

# Low Voltage Databook

Logic (LVQ)
Interface
Real Time Clocks
Clock Generation and Support (CGS)
Linear
EPROM, EEPROM, and SRAM
ASIC
Embedded Controllers



# LOW VOLTAGE DATABOOK

1992 Edition

Low Voltage Logic (LVQ)

Interface

Real Time Clocks, Clock Generation and Support (CGS)

Linear

EPROM, EEPROM, and SRAM

**ASIC** 

**Embedded Controllers** 

**Physical Dimensions** 

1

3

4

5

7

8

#### **TRADEMARKS**

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

FACT Quiet Series™ MICROWIRE/PLUSTM SERIES/800™ Abuseable™ **FAIRCADTM** MOLETM Series 900™ Series 3000™ Anadig™ Fairtech™ **MPATM** ANS-R-TRAN™ FAST® MSTTM. Series 32000® **FASTr<sup>TM</sup>** Naked-8™ **APPSTM** Shelf ✓ Chek™ National® Simple Switcher™ **ASPECT™** 5-Star Service™ Auto-Chem Deflasher™ Flash™ National Semiconductor® SofChekTM ВСРТМ **GENIXTM** National Semiconductor SONICTM SPIRETM BI-FETTM **GNXTM** Corp.® **GTOTM** NAX 800TM BI-FET IITM Staggered RefreshTM BI-LINETM Nitride Plus™ STARTM **HAMRTM BIPLANTM** HandiScan™ Nitride Plus Oxide™ Starlink<sup>TM</sup> HEX 3000™ STARPLEXTM. **BLCTM NMLTM** BLXTM **НРСТМ** NOBUSTM ST-NICTM ВМАСТМ HyBal™ NSC800TM SuperATTM |3<u>L</u>® Brite-Lite™ **NSCISETM** Super-Block™ IСМ<sup>ТМ</sup> **BSITM** NSX-16™ SuperChip<sup>TM</sup> INFOCHEX™ SuperScript™ BSI-2TM NS-XC-16TM CDDTM **NTERCOM™** SYS32TM Integral ISETM CheckTrack™ IntelisplayTM **NURAMTM** TapePak® Inter-LERICTM **TDSTM** СІМТМ **OPALTM OXISSTM CIMBUSTM** Inter-RICTM TeleGate<sup>TM</sup> **CLASICTM ISETM** P2CMOS™ The National Anthem® Clock ✓ Chek™ ISE/06TM PC Master™ Time ✓ Chek™ TINATM COMBO® ISE/08TM Perfect Watch™ **TLCTM** СОМВО ІТМ ISE/16™ Pharma ✓ Chek™ COMBO IITM ISE32™ PLANTM Trapezoidal™ COPS™ microcontrollers **ISOPLANAR™ PLANAR**<sup>TM</sup> TRI-CODE™ TRI-POLYTM **CRDTM** ISOPLANAR-ZTM **PLAYERTM** KeyScan™ Plus-2TM DA4TM TRI-SAFETM Datachecker® LERICTM Polycraft™ TRI-STATE® **LMCMOSTM** POSilink™ **DENSPAKTM TROPICTM** DIRTM M2CMOSTM TROPIC PELETM

DISTILLTM
DNR®
DPVMTM
E2CMOSTM
ELSTARTM
Embedded System
ProcessorTM

ЕРТМ

E-Z-LINKTM

**FACTTM** 

**DISCERNTM** 

Macrocomponent™
MAPL™
MAXI-ROM®
MeatwChek™
MenuMaster™
Microbus™ data bus
MICRO-DAC™
µtalker™
Microtalker™

MICROWIRE™

Macrobus™

PLANARTM
PLAYERTM
Plus-2TM
PolycraftTM
POSilinkTM
POSitalkerTM
POWER + ControlTM
POWERplanarTM
QUAD3000TM
QUIKLOOKTM
RATTM
RICTM
RTX16TM
SABRTM
SCANTM

Script/Chek™

**SCXTM** 

TROPIC REEFTM
TURBOTRANSCEIVERTM
VIPTM
VR32TM
WATCHDOGTM
XMOSTM
XPUTM
Z STARTM
883B/RETSTM
883S/RETSTM

IBM®, PC®, PC-AT® and PC-XT® are registered trademarks of International Business Machines Corporation. iceMASTER™ is a trademark of MetaLink Corporation.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 1-800-272-9959 TWX (910) 339-9240

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.



## **Product Status Definitions**

## **Definition of Terms**

| Data Sheet Identification     | Product Status            | Definition                                                                                                                                                                                                                                                             |  |  |  |  |  |
|-------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Advance Information           | Formative or<br>In Design | This data sheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                                                    |  |  |  |  |  |
| Preliminary                   | First<br>Production       | This data sheet contains preliminary data, and supplementary data will be published at a later date. National Semiconductor Corporation reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |
| No<br>Identification<br>Noted | Full<br>Production        | This data sheet contains final specifications. National Semiconductor Corporation reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |  |  |  |  |  |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.



## INTRODUCTION

National Semiconductor is a leading supplier of low voltage semiconductors and offers an extensive breadth of low voltage products targeted for battery-operated and high performance computing systems. This data book, which contains National's initial low voltage portfolio, demonstrates a strong commitment to the future of low voltage semiconductor intensive applications. As National's low voltage portfolio continues to grow so will the data book. Future low voltage devices will be included in subsequent editions of the Low Voltage Data Book.

This data book is a design tool for design, component and system engineers to support low voltage system designs with National components. The products found in this data book are specified for low voltage operation and include Logic, Interface, Clock Circuits, Linear, ASIC, Memory and Embedded Controllers. Also included is technical information relevant to low voltage designs.

The Low Voltage Data Book is consistent with National Semiconductor's mission to excel in serving chosen markets, by delivering semiconductor-intensive products and services of the highest quality and value, thereby providing a competitive advantage to our customers worldwide.

# Table of Contents

| Section 1 Low Voltage Logic (LVQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 1.1 LVQ Family Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1-3                                                                                                                         |
| 1.2 LVQ Ratings, Specifications, and Waveforms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1-16                                                                                                                        |
| 1.3 LVQ Design Considerations and Applications Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1-26                                                                                                                        |
| 74LVQ00 Quad 2-Input NAND Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1-45                                                                                                                        |
| 74LVQ02 Quad 2-Input NOR Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1-48                                                                                                                        |
| 74LVQ04 Hex Inverter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1-51                                                                                                                        |
| 74LVQ08 Quad 2-Input AND Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1-54                                                                                                                        |
| 74LVQ14 Hex Inverter Schmitt Trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1-57                                                                                                                        |
| 74LVQ32 Quad 2-Input OR Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1-60                                                                                                                        |
| 74LVQ74 Dual D Flip-Flop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-63                                                                                                                        |
| 74LVQ86 Quad 2-Input Exclusive-OR Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1-68                                                                                                                        |
| 74LVQ138 1 of 8 Decoder/Demultiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1-71                                                                                                                        |
| 74LVQ151 8-Input Multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1-76                                                                                                                        |
| 74LVQ157 Quad 2-Input Multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1-81                                                                                                                        |
| 74LVQ174 Hex D Flip/Flop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-86                                                                                                                        |
| 74LVQ241 Octal Buffer/Line Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1-91                                                                                                                        |
| 74LVQ244 Octal Buffer/Line Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1-95                                                                                                                        |
| 74LVQ245 Octal Bidirectional Transceiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-98                                                                                                                        |
| 74LVQ273 Octal D Flip-Flop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1-102                                                                                                                       |
| 74LVQ373 Octal D Latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1-107                                                                                                                       |
| 74LVQ374 Octal D Flip-Flop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1-112                                                                                                                       |
| 74LVQ573 Octal D Latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1-117                                                                                                                       |
| Section 2 Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                             |
| DS14C561 Single Supply EIA-562 4x5 Driver/Receiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-3                                                                                                                         |
| Section 3 Real Time Clocks, Clock Generation and Support (CGS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3-3                                                                                                                         |
| LV8570A Timer Clock Peripheral (TCP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3-3<br>3-25                                                                                                                 |
| LV8570A Timer Clock Peripheral (TCP)LV8571A Timer Clock Peripheral (TCP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3-25                                                                                                                        |
| LV8570A Timer Clock Peripheral (TCP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3-25<br>3-47                                                                                                                |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3-25<br>3-47<br>3-65                                                                                                        |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3-25<br>3-47<br>3-65<br>3-80                                                                                                |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS54C2526 1-to-8 Minimum Skew Clock Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3-25<br>3-47<br>3-65<br>3-80<br>3-80                                                                                        |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS74C2525 1-to-8 Minimum Skew Clock Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80                                                                                |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3-25<br>3-47<br>3-65<br>3-80<br>3-80                                                                                        |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80                                                                                |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>3-80                                                                        |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>3-80                                                                        |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19                                                                 |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier                                                                                                                                                                                                                                                                                                                                                           | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>3-80                                                                        |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES                                                                                                                                                                                                                                                                                                                           | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27                                                         |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier                                                                                                                                                                                                                                                                                  | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27                                                         |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier  LM1896 Dual Power Audio Amplifier                                                                                                                                                                                                                                               | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40                                         |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier  LM1896 Dual Power Audio Amplifier  LMC555 CMOS Timer                                                                                                                                                                                                                            | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48                                 |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier  LM1896 Dual Power Audio Amplifier  LMC555 CMOS Timer  LMC568 Low Power Phase-Locked Loop                                                                                                                                                                                        | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40                                         |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier  LM1896 Dual Power Audio Amplifier  LMC555 CMOS Timer  LMC568 Low Power Phase-Locked Loop  VOLTAGE REFERENCES                                                                                                                                                                    | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48<br>4-51                         |
| LV8570A Timer Clock Peripheral (TCP)  LV8571A Timer Clock Peripheral (TCP)  LV8572A Real Time Clock (RTC)  LV8573A Real Time Clock (RTC)  CGS54C2525 1-to-8 Minimum Skew Clock Driver  CGS54C2526 1-to-8 Minimum Skew Clock Driver  CGS74C2525 1-to-8 Minimum Skew Clock Driver  CGS74C2526 1-to-8 Minimum Skew Clock Driver  Section 4 Linear  OPERATIONAL AMPLIFIERS  LM10 Operational Amplifier and Voltage Reference  LM4250 Programmable Operational Amplifier  LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier  SPECIAL PURPOSE LINEAR DEVICES  LM831 Low Voltage Audio Power Amplifier  LM1896 Dual Power Audio Amplifier  LMC555 CMOS Timer  LMC568 Low Power Phase-Locked Loop  VOLTAGE REFERENCES  LM185/LM285/LM385-1.2 Micropower Voltage Reference Diodes-1.2V                                                                                                    | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48<br>4-51                         |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS54C2526 1-to-8 Minimum Skew Clock Driver CGS74C2525 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver Section 4 Linear OPERATIONAL AMPLIFIERS LM10 Operational Amplifier and Voltage Reference LM4250 Programmable Operational Amplifier LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier SPECIAL PURPOSE LINEAR DEVICES LM831 Low Voltage Audio Power Amplifier LMC555 CMOS Timer LMC555 CMOS Timer LMC568 Low Power Phase-Locked Loop VOLTAGE REFERENCES LM185/LM285/LM385-1.2 Micropower Voltage Reference Diodes-1.2V LM185/LM285/LM385-2.5 Micropower Voltage Reference Diodes-2.5V                            | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48<br>4-51                         |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS54C2526 1-to-8 Minimum Skew Clock Driver CGS74C2525 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver Section 4 Linear OPERATIONAL AMPLIFIERS LM10 Operational Amplifier and Voltage Reference LM4250 Programmable Operational Amplifier LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier SPECIAL PURPOSE LINEAR DEVICES LM831 Low Voltage Audio Power Amplifier LMC555 CMOS Timer LMC555 CMOS Timer LMC568 Low Power Phase-Locked Loop VOLTAGE REFERENCES LM185/LM285/LM385-1.2 Micropower Voltage Reference Diodes-1.2V LM185/LM285/LM385-2.5 Micropower Voltage Reference Diodes-2.5V LM313 Reference Diode-1.2V | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48<br>4-51<br>4-84<br>4-91<br>4-74 |
| LV8570A Timer Clock Peripheral (TCP) LV8571A Timer Clock Peripheral (TCP) LV8572A Real Time Clock (RTC) LV8573A Real Time Clock (RTC) CGS54C2525 1-to-8 Minimum Skew Clock Driver CGS54C2526 1-to-8 Minimum Skew Clock Driver CGS74C2525 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver CGS74C2526 1-to-8 Minimum Skew Clock Driver Section 4 Linear OPERATIONAL AMPLIFIERS LM10 Operational Amplifier and Voltage Reference LM4250 Programmable Operational Amplifier LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier SPECIAL PURPOSE LINEAR DEVICES LM831 Low Voltage Audio Power Amplifier LMC555 CMOS Timer LMC555 CMOS Timer LMC568 Low Power Phase-Locked Loop VOLTAGE REFERENCES LM185/LM285/LM385-1.2 Micropower Voltage Reference Diodes-1.2V LM185/LM285/LM385-2.5 Micropower Voltage Reference Diodes-2.5V                            | 3-25<br>3-47<br>3-65<br>3-80<br>3-80<br>3-80<br>4-3<br>4-19<br>4-27<br>4-28<br>4-40<br>4-48<br>4-51                         |

## Table of Contents (Continued)

| Section 4 Linear (Continued)                                                                                                                          |                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| VOLTAGE REGULATORS                                                                                                                                    |                           |
|                                                                                                                                                       | 4-177                     |
|                                                                                                                                                       | 4-238<br>4-193            |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                 | 4-193<br>4-205            |
|                                                                                                                                                       | 4-205<br>4-215            |
|                                                                                                                                                       | 4-215<br>4-226            |
|                                                                                                                                                       | 4-250<br>4-250            |
|                                                                                                                                                       | 4-262                     |
| LM2575-ADJ/LM2575HV-ADJ Simple Switcher™ 1 Amp Step-Down Switching                                                                                    |                           |
| Regulators                                                                                                                                            | 4-97                      |
| LM2576-ADJ Simple Switcher M 3 Amp Step-Down Switching Regulator                                                                                      | 4-109                     |
|                                                                                                                                                       | 4-121<br>4-137            |
|                                                                                                                                                       | 4-137<br>4-184            |
|                                                                                                                                                       | 4-164<br>4-151            |
|                                                                                                                                                       | 4-151<br>4-164            |
|                                                                                                                                                       | 4-104                     |
| Section 5 EPROM, EEPROM, & SRAM                                                                                                                       |                           |
| EPROM                                                                                                                                                 | - 40                      |
| NM27LV010 1,048,576-Bit (128k x 8) Low Voltage EPROM                                                                                                  | 5-13                      |
| NM27LV210 1,048,576-Bit (64k x 16) Low Voltage EPROM                                                                                                  | 5-21                      |
| NM27LV512 524,288-Bit (64k x 8) Low Voltage EPROM                                                                                                     | 5-3                       |
| EEPROM  NM24C02L 2K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire                                                      |                           |
| Bus)                                                                                                                                                  | E 60                      |
| NM24C03L 2K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire                                                              | 5-63                      |
| Bus) and Write-Protect                                                                                                                                | 5-75                      |
| NM24C04L 4K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire                                                              |                           |
| Bus)                                                                                                                                                  | 5-63                      |
| NM24C05L 4K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire                                                              |                           |
| Bus) and Write-Protect                                                                                                                                | 5-75                      |
| NM93C06L 256-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                                                                   | 5-30                      |
| NM93C46AL 1024-Bit Serial EEPROM 64 x 16-Bit or 128 x 8-Bit Configurable                                                                              | 5-53                      |
| NM93C46L 1024-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                                                                  | 5-30                      |
| NM93C56L 2048-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                                                                  | 5-30                      |
| NM93C66L 4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)<br>NM93CS06L 256-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data | 5-30                      |
| Protect                                                                                                                                               | 5-40                      |
| NM93CS46L 1024-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data                                                                        |                           |
| Protect                                                                                                                                               | 5-40                      |
| NM93CS56L 2048-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data Protect                                                                | 5-40                      |
| NM93CS66L 4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data                                                                        | 5-40                      |
| ProtectSRAM                                                                                                                                           | 3-40                      |
| NMS64X4EV 16k x 4 High-Speed CMOS STATIC RAM with Extended Operating                                                                                  |                           |
| Voltage                                                                                                                                               | 5-94                      |
| · ·                                                                                                                                                   | 5-9 <del>4</del><br>5-101 |
| NMS64X8EV 8k x 8 High-Speed CMOS STATIC RAM with Extended Operating                                                                                   | 5 101                     |
| Voltage                                                                                                                                               | 5-87                      |
| Tollago                                                                                                                                               | 5.57                      |

## Table of Contents (Continued)

| Section 5 | EPROM, EEPROM, & SRAM (Continued)                                  |               |
|-----------|--------------------------------------------------------------------|---------------|
| NMS64X    | 8LV 8k x 8 High-Speed CMOS SRAM (3.3V)                             | 5-93          |
|           | X8LV 32k x 8 High Performance CMOS SRAM with Low Operating Voltage | 5-102         |
| NMS102    | 4X8LV 128k x 8 High Performance CMOS SRAM with Low Operating       |               |
| Voltag    | e                                                                  | 5-103         |
| Section 6 | ASIC                                                               |               |
| SCLADE    | Вµ CMOS Standard Cell Family                                       | 6-3           |
|           |                                                                    |               |
| Section / | Embedded Controllers C Single-Chip CMOS Microcontroller            | 7-3           |
|           |                                                                    |               |
|           | C Single-Chip CMOS Microcontroller                                 | 7-3           |
| COPSIS    | C Single-Chip CMOS Microcontroller                                 | 7-18          |
| COP324    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
| COP325    | C Single-Chip CMOS Microcontroller                                 |               |
| COP326    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
| COP344    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
|           | C Single-Chip CMOS Microcontroller                                 | 7-32          |
|           | C Single-Chip CMOS Microcontroller                                 | 7-3           |
|           | C Single-Chip CMOS Microcontroller                                 | 7-3           |
|           | C Single-Chip CMOS Microcontroller                                 | 7-18          |
|           | C Single-Chip CMOS Microcontroller                                 | 7-32          |
|           | C Single-Chip CMOS Microcontroller                                 | 7-32          |
| COP426    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
| COP444    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
| COP445    | C Single-Chip CMOS Microcontroller                                 | 7-32          |
|           | C Microcontroller                                                  | 7-74          |
| COP681    | C Microcontroller                                                  | 7-74          |
|           | C Single-Chip microCMOS Microcontroller                            | 7-52          |
| COP822    | C Single-Chip microCMOS Microcontroller                            | 7-52          |
| COP840    | C Single-Chip microCMOS Microcontroller                            | 7-52          |
| COP842    | C Single-Chip microCMOS Microcontroller                            | 7-52          |
| COP880    | C Microcontroller                                                  | 7-74          |
| COP881    | C Microcontroller                                                  | 7-74          |
|           | CF Single-Chip microCMOS Microcontroller                           | 7-97          |
|           | CG Single-Chip microCMOS Microcontroller                           | 7-131         |
|           | CL Microcontroller                                                 | 7-167         |
|           | CS Single-Chip microCMOS Microcontroller                           | 7-202         |
| COP884    | EG Single-Chip microCMOS Microcontroller                           | 7-242         |
| COP888    | CF Single-Chip microCMOS Microcontroller                           | 7-97          |
|           | CG Single-Chip microCMOS Microcontroller                           | 7-131         |
|           | CL Microcontroller                                                 | 7-167         |
|           | CS Single-Chip microCMOS Microcontroller                           | 7-202         |
|           | EG Single-Chip microCMOS Microcontroller                           | 7-242         |
|           | C Single-Chip microCMOS Microcontroller                            | 7-52          |
|           | C Single-Chip microCMOS Microcontroller                            | 7-52          |
|           | C Single-Chip microCMOS Microcontroller                            | 7-52          |
|           | C Single-Chip microCMOS Microcontroller                            | 7-52<br>7-52  |
| COPORO    | C Microcontroller                                                  | 7-32<br>7-74  |
|           | C Microcontroller                                                  | 7-74<br>7-74  |
| COPORA    | C Microcontroller  CF Single-Chip microCMOS Microcontroller        | 7-74          |
| COP964    | CL Microcontroller                                                 | 7-97<br>7-167 |
|           | CS Single-Chip microCMOS Microcontroller                           | 7-107         |
| COP984    | OS Single-Only microCiviOS iviicrocontroller                       | 1-202         |

## Table of Contents (Continued)

| Section 7 Embedded Controllers (Continued)                |       |
|-----------------------------------------------------------|-------|
| COP988CF Single-Chip microCMOS Microcontroller            | 7-97  |
| COP988CL Microcontroller                                  | 7-167 |
| COP988CS Single-Chip microCMOS Microcontroller            | 7-202 |
| Section 8 Physical Dimensions                             |       |
| Ordering Information for Low Voltage Logic and CMOS SRAMs | 8-3   |
| Physical Dimensions                                       | 8-4   |
| Bookshelf                                                 |       |
| Distributors                                              |       |

The state of the s



Section 1
Low Voltage
Logic (LVQ)



## **Section 1 Contents**

| 1.1 LVQ Family Characteristics                      | 1-3   |
|-----------------------------------------------------|-------|
| 1.2 LVQ Ratings, Specifications, and Waveforms      | 1-16  |
| 1.3 LVQ Design Considerations and Applications Note | 1-26  |
| 74LVQ00 Quad 2-Input NAND Gate                      | 1-45  |
| 74LVQ02 Quad 2-Input NOR Gate                       | 1-48  |
| 74LVQ04 Hex Inverter                                | 1-51  |
| 74LVQ08 Quad 2-Input AND Gate                       | 1-54  |
| 74LVQ14 Hex Inverter Schmitt Trigger                | 1-57  |
| 74LVQ32 Quad 2-Input OR Gate                        | 1-60  |
| 74LVQ74 Dual D Flip-Flop                            | 1-63  |
| 74LVQ86 Quad 2-Input Exclusive-OR Gate              | 1-68  |
| 74LVQ138 1 of 8 Decoder/Demultiplexer               | 1-71  |
| 74LVQ151 8-Input Multiplexer                        | 1-76  |
| 74LVQ157 Quad 2-Input Multiplexer                   | 1-81  |
| 74LVQ174 Hex D Flip/Flop                            | 1-86  |
| 74LVQ241 Octal Buffer/Line Driver                   | 1-91  |
| 74LVQ244 Octal Buffer/Line Driver                   | 1-95  |
| 74LVQ245 Octal Bidirectional Transceiver            | 1-98  |
| 74LVQ273 Octal D Flip-Flop                          | 1-102 |
| 74LVQ373 Octal D Latch                              | 1-107 |
| 74LVQ374 Octal D Flip-Flop                          | 1-112 |
| 74LVQ573 Octal D Latch                              | 1-117 |



## LVQ Descriptions and Family Characteristics

In 1985, a family of high speed advanced CMOS circuits was introduced. FACT<sup>TM</sup> (Fairchild Advanced CMOS Technology) Logic offered a combination of high speed, low power dissipation, high noise immunity, wide fanout capability, extended power supply range and high reliability.

The 1.3-micron silicon gate CMOS process utilized in this family was proven in the field of high performance gate arrays, CMOS ASIC, and FACT. It was further enhanced to meet JEDEC standards for 74ACXX logic. In 1989, National Semiconductor introduced the FACT Quiet Series<sup>TM</sup> product line. This line of mostly octal bus-oriented logic functions is an enhancement of the original FACT line. Manufactured on a sub-micron silicon gate CMOS process, the FACT QS devices offer the lowest noise characteristics of any Advanced CMOS process with AC performance that is faster than FACT.

National's introduction of Low Voltage CMOS products in 1992 incorporates the advantages found in both the FACT and FACT QS product lines. The 'LVQ product line operates at 3.3V  $\pm 0.3$ V and uses the Quiet Series design techniques in the octal functions.

This data book describes the product line with device specification as well as material discussing design considerations and compares the 'LVQ family to predecessor technologies.

#### Characteristics

- Operating range 3V ±0.3V Guaranteed (operation from 2V-6V V<sub>DD</sub>)
- Industry Standard Functions and Pinouts
- Common Output Specifications for Standard Gates and Buffer/Drivers
- Temperature Range
  - Commercial -40°C to +85°C
  - Military -55°C to +125°C
- Improved ESD Protection, typically >4000V
- Improved Latch-Up Immunity
- $\blacksquare$  Guaranteed incident wave switching into 75 $\Omega$
- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Guaranteed simultaneous switching noise level and dynamic threshold performance

## Interfacing

While 'LVQ devices have a wide operating voltage range ( $V_{DD} = 2~V_{DC}$  to 6  $V_{DC}$ ), the specs herein are guaranteed for 3V  $\pm$ 0.3V operation. 'LVQ has sufficient current drive to interface with most other logic families available today, with CMOS input switching levels and buffered CMOS outputs that can drive  $\pm$ 12 mA of  $I_{OH}$  and  $I_{OL}$  current. Industry standard nomenclature and pinouts are used. See the section titled Design Considerations, for more details.

# Low Voltage/Low Power CMOS Operation

Low power dissipation has always been the hallmark of CMOS devices. Together with a low voltage operating environment, the combination is unbeatable for battery operated computing systems such as laptop computers, notebook PCs, pen-based systems and palmtops.

In the quiescent state, 'LVQ draws 1000 times less power than the equivalent LS or ALS TTL device. This enhances system reliability, because costly regulated high current power supplies, heat sinks and fans are eliminated. Power consumption of various technologies with a clock frequency of 1 MHz is shown below.

LVQ = 0.1 mW/Gate HCMOS = 0.1 mW/Gate FACT = 0.1 mW/Gate ALS = 1.2 mW/Gate LS = 2.0 mW/Gate

Figure 1.1-1 illustrates the effects of  $I_{DD}$  versus power supply voltage ( $V_{DD}$ ) for two load capacitance values: 50 pF and stray capacitance. The clock frequency was 1 MHz for the measurements.



FIGURE 1.1-1. IDD vs VDD

| Product Comparison                                                                                                                                                  |                                                                                                                           |                                                                |                                                                                  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|
| Feature                                                                                                                                                             | LVQ                                                                                                                       | FACT AC/ACT                                                    | FACT ACQ/ACTQ                                                                    |  |  |  |  |
| Dynamic line driving guaranteed to switch on incident wave into transmission line impedance as low as $50\Omega$ at $+85^{\circ}$ C; $75\Omega$ at $+125^{\circ}$ C | Yes* I <sub>OLD</sub> = 36 mA I <sub>OHD</sub> = -25 mA                                                                   | Yes<br>I <sub>OLD</sub> /I <sub>OHD</sub> : ±75 mA             | Yes<br>I <sub>OLD</sub> /I <sub>OHD</sub> : ±75 mA                               |  |  |  |  |
| Guaranteed High Output Drive                                                                                                                                        | I <sub>OL</sub> /I <sub>OH</sub> : ±12 mA                                                                                 | I <sub>OL</sub> /I <sub>OH</sub> : ±24 mA                      | I <sub>OL</sub> /I <sub>OH</sub> : ±24 mA                                        |  |  |  |  |
| Very High Speed Frequency                                                                                                                                           | ≤1 ns Internal Gate Delay;<br>up to 100 MHz<br>Toggle Frequency                                                           | 1 ns Internal Gate Delay;<br>up to 100 MHz<br>Toggle Frequency | ≤1 ns Internal Gate Delay<br>up to 100 MHz<br>Toggle Frequency                   |  |  |  |  |
| CMOS Power                                                                                                                                                          | 5 μW/Gate                                                                                                                 | 5 μW/Gate                                                      | 5 μW/Gate                                                                        |  |  |  |  |
| CMOS Input Loading                                                                                                                                                  | ±1 μA                                                                                                                     | ±1 μA                                                          | ±1 μA                                                                            |  |  |  |  |
| Extended Operating Voltage Range                                                                                                                                    | 2.0V to 6.0V                                                                                                              | 2.0V to 6.0V                                                   | 2.0V to 6.0V                                                                     |  |  |  |  |
| DC/AC Characteristics Guaranteed                                                                                                                                    | 3.3V ±0.3V                                                                                                                | 3V and 5V ±10%                                                 | 3V and 5V ± 10%                                                                  |  |  |  |  |
| Excellent Symmetrical Noise<br>Margin (CMOS Inputs)                                                                                                                 | 0.9V High<br>0.7V Low                                                                                                     | 1.55V High; 1.55V Low                                          | 1.55V High; 1.55V Low                                                            |  |  |  |  |
| Dynamic Thresholds<br>(TTL-Compatible Inputs)                                                                                                                       | Maximum 2.0V High<br>(V <sub>IHD</sub> ); Minimum 0.8V<br>Low (V <sub>ILD</sub> )                                         |                                                                | Maximum 2.2V High (V <sub>IHD</sub> ); Minimum 0.8V Low (V <sub>ILD</sub> )      |  |  |  |  |
| Guaranteed Latchup Immunity                                                                                                                                         | ±300 mA at +125°C                                                                                                         | ± 100 mA at + 125°C                                            | ±300 mA at +125°C                                                                |  |  |  |  |
| ESD Immunity                                                                                                                                                        | MIL Class 2 (2,000V - 3,999V); Typical 6,000V                                                                             | MIL Class 2 (2,000V - 3,999V); Typical 6,000V                  | MIL Class 2 (2,000V - 3,999V); Typical 6,000V                                    |  |  |  |  |
| Pin-to-Pin Output Propagation<br>Delay Skew (Maximum)                                                                                                               | 1.5 ns (t <sub>OS</sub> ); Typical 1.0 ns                                                                                 |                                                                | 1.0 ns (t <sub>OS</sub> ); Typical 0.5 ns                                        |  |  |  |  |
| Guaranteed Output Noise Levels<br>(Maximum)                                                                                                                         | Octals: 0.8V V <sub>OLP</sub> (Ground Bounce);<br>-0.8V V <sub>OLV</sub> (Undershoot)<br>Others: See Datasheet Guarantees |                                                                | 2.1V V <sub>OLP</sub> (Ground<br>Bounce); -1.2V V <sub>OLV</sub><br>(Undershoot) |  |  |  |  |
| Inherently Radiation Tolerant                                                                                                                                       | Yes                                                                                                                       | Yes                                                            | Yes                                                                              |  |  |  |  |
| Inputs Compatible with: CMOS<br>TTL                                                                                                                                 | LVQ<br>LVQ                                                                                                                | AC<br>ACT                                                      | ACQ<br>ACTQ                                                                      |  |  |  |  |
| Full Compatibility (Function, Part<br>Number, Pinout) with Standard<br>54/74 Functions                                                                              | Yes                                                                                                                       | Yes                                                            | Yes (≥8 Bits)                                                                    |  |  |  |  |

<sup>\*</sup>Dynamic line driving guaranteed to switch on incident wave into transmission line impedance as low as 75 $\Omega$  at  $\pm$ 85°C.

#### **AC Performance**

In comparison to LS, ALS and HC families, 'LVQ devices have faster internal gate delays as well as the basic gate delays. Additionally, as the level of integration increases, 'LVQ logic lends itself to systems operating up to 33 MHz while maintaining low power consumption.

The examples below describe typical values for a 74XX138, 3-to-8 line decoder and a 74xx244 line driver.

```
'138

LVQ = 8.0 ns @ C<sub>L</sub> = 50 pF at 3.3V

FACT AC = 6.0 ns @ C<sub>L</sub> = 50 pF at 5.0V

ALS = 12.0 ns @ C<sub>L</sub> = 50 pF at 5.0V

LS = 22.0 ns @ C<sub>L</sub> = 15 pF at 5.0V

HC = 17.5 ns @ C<sub>L</sub> = 50 pF at 5.0V
```

```
'244
LVQ = 7.0 ns @ C<sub>L</sub> = 50 pF at 3.3V
FACT ACQ = 4.0 ns @ C<sub>L</sub> = 50 pF at 5.0V
FACT AC = 5.0 ns @ C<sub>L</sub> = 50 pF at 5.0V
ALS = 7.0 ns @ C<sub>L</sub> = 50 pF at 5.0V
LS = 12.0 ns @ C<sub>L</sub> = 45 pF at 5.0V
HC = 14.0 ns @ C<sub>L</sub> = 50 pF at 5.0V
```

'LVQ AC performance specifications are guaranteed at 3.3V  $\pm$ 0.3V. For worst case design at 2.0V V<sub>DD</sub> on all device types, the formula below can be used to determine AC performance

AC performance at 2.0V  $V_{DD} = 1.9 \times$  AC specification at 3.3V.

## **Multiple Output Switching**

Propagation delay is affected by the number of outputs switching simultaneously. Typically, devices with more than one output will follow the rule: for each output switching, derate the databook specification by 250 ps. This effect typically is not significant on an octal device unless more than four outputs are switching simultaneously. This derating is valid for the entire temperature range and 3.3V  $\pm 0.3V$  VpD.

## **Noise Immunity**

The DC noise immunity of a logic family is also an important equipment cost factor in terms of decoupling components, power supply dynamic resistance and regulation as well as layout rules for PC boards and signal cables.

The comparisons shown describe the difference between the input threshold of a device and the output voltage,  $|V_{IL} - V_{OL}|/|V_{IH} - V_{OH}|$  at worst case  $V_{DD}$ .

```
LVQ = 0.7V/0.9V @3.0V V<sub>DD</sub>

FACT = 1.25V/1.25V @4.5V V<sub>DD</sub>

ALS = 0.4V/0.7V @ 4.5V V<sub>DD</sub>

LS = 0.3V/0.7V @ 4.75V V<sub>DD</sub>

HC = 0.8V/1.25V @ 4.5V V<sub>DD</sub>
```

## **Output Characteristics**

All 'LVQ outputs are buffered to ensure consistent output voltage and current specifications across the family. Two clamp diodes are internally connected to the output pin to suppress voltage overshoot and undershoot in noisy system application which can result from impedance mismatching. The balanced output design allows for controlled edge rates and equal rise and fall times. In order to minimize device generated noise, the octal devices incorporate Quiet Series technology design and process techniques. All SSI and octal 'LVQ devices are guaranteed to sink and source 12 mA. The 'LVQ devices are capable of driving 75 $\Omega$  transmission lines.

## I<sub>OL</sub>/I<sub>OH</sub> Characteristics

## **Dynamic Output Drive**

Traditionally, in order to predict what incident wave voltages would occur in a system, the designer was required to do an output analysis using a Bergeron diagram. Not only is this a long and time consuming operation, but the designer needed to depend upon the accuracy and reliability of the manufacturer-supplied "typical" output I/V curve. Additionally, there was no way to guarantee that any supplied device would meet these "typical" performance values across the operating voltage and temperature limits. Fortunately for the system designers, 'LVQ has taken the necessary steps to guarantee incident wave switching on transmission lines with impedances as low as  $75\Omega$  for the commercial temperature range.

Figure 1.1-2 shows a Bergeron diagram for switching both HIGH-to-LOW and LOW-to-HIGH. On the right side of the graph ( $I_{OUT} > 0$ ), are the  $V_{OH}$  and  $I_{IH}$  curves for 'LVQ logic while on the left side ( $I_{OUT} < 0$ ), are the curves for  $V_{OL}$  and  $I_{IL}$ . Although we will only discuss here the LOW-to-HIGH transition, the information presented may be applied to a HIGH-to-LOW transition.

Begin analysis at the  $V_{OL}$  (quiescent) point. This is the intersection of the  $V_{OL}/I_{OL}$  curve for the output and the  $V_{IN}/I_{IN}$  curve for the input. For CMOS inputs and outputs, this point will be approximately 100 mV. Then draw a 75 $\Omega$  load line from this intersection to the  $V_{OH}/I_{OH}$  curve as shown by Line 1. This intersection is the voltage that the incident wave will have. Here it occurs at approximately 2.85V. Then draw a line with a slope of  $-75\Omega$  from this first intersection point to the  $V_{IN}/I_{IN}$  curve as shown by Line 2. This second intersection will be the first reflection back from the input gate. Continue this process of drawing the load lines from each intersection to the next. Lines terminating on the  $V_{OH}/I_{OH}$  curve should have positive slopes while lines terminating on the  $V_{IN}/I_{IN}$  curve should have negative slopes.

## **Dynamic Output Drive (Continued)**



FIGURE 1.1-2. Gate Driving 75 $\Omega$  Line Reflection Diagram

Each intersection point predicts the voltage of each reflected wave on the transmission line. Intersection points on the  $V_{OH}/I_{OH}$  curve will be waves travelling from the driver to the receiver while intersection points on the  $V_{IN}/I_{IN}$  curve will be waves travelling from the receiver to the driver.

While this exercise can be done for 'LVQ, it is no longer necessary. 'LVQ is guaranteed to drive an incident wave of enough voltage to switch another 'LVQ input.

We can calculate what current is required by looking at the Bergeron diagram. The quiescent voltage on the line will be within 100 mV of either rail. We know what voltage is required to guarantee a valid voltage at the receiver. This is either at V<sub>IH</sub> or V<sub>IL</sub> levels. The formula for calculating the current and voltage required is  $|(V_{OQ}-V_I)/Z_O|$  at V<sub>I</sub>. For V<sub>OQ</sub> = 100 mV, V<sub>IH</sub> = 2.00V, V<sub>DD</sub> = 3.6V and Z<sub>O</sub> = 75 $\Omega$ , the required  $I_{OH}$  at 2.0V is 25.0 mA. For the HIGH-to-LOW transition, V<sub>OQ</sub> = 3.5V, V<sub>IL</sub> = 0.8V and Z<sub>O</sub> = 75 $\Omega$ ,  $I_{OL}$  is 36 mA at 0.8V. 'LVQ's I/O specifications include these limits. For transmission lines with impedances greater than 75 $\Omega$ , the current requirements are less and switching is still quaranteed.

It is important to note that the typical 12 mA DC drive specification is not adequate to guarantee incident wave switching. The only way to guarantee this is to guarantee the current required to switch a transmission line from the output quiescent point to the valid V<sub>IN</sub> level.

The following performance charts are provided in order to aid the designer in determining dynamic output current drive of 'LVQ devices with various power supply voltages.



FIGURE 1.1-3. Output Characteristics V<sub>OH</sub>/I<sub>OH</sub>, 'LVQ244

## **Dynamic Output Drive (Continued)**



FIGURE 1.1-4. Output Characteristics
Vol/IoL, 'LVQ244



FIGURE 1.1-5. Input Characteristics V<sub>IN</sub>/I<sub>IN</sub>

## **Choice of Voltage Specifications**

To obtain better performance and higher density, semiconductor technologies are reducing the vertical and horizontal dimensions of integrated device structures. Due to a number of electrical limitations in the manufacture of VLSI devices and the need for low voltage operation in memory cards, it was decided by the JEDEC committee to establish interface standards for devices operating at 3.3V  $\pm 0.3$ V. To this end, National Semiconductor guarantees all of its devices operational at 3.3V  $\pm 0.3$ V.

## **Operating Voltage Ranges**



## **Logic Comparisons**

Figure 1.1-6 shows the relative position of various logic families in speed/power performance. LVQ exhibits 1 ns internal propagation delays while consuming 1  $\mu$ W of power.

The Logic Family Comparisons table below summarizes the key performance specifications for various competitive technology logic families.



FIGURE 1.1-6. Internal Gate Delays

#### General Characteristics (All Max Ratings) **FACT Symbol** Characteristics LVQ Units 'AC/'ACQ 'ACT/'ACTQ **HCMOS** Operating Voltage Range $3.3 \pm 0.3V$ 5 ±5% 5 ±10% 5 ± 10% V<sub>CC/EE/DD</sub> TA 74 Series Operating -40 to +85-40 to +85-40 to +85-40 to +85°C T<sub>A</sub> 54 Series Temperature Range -55 to +125 -55 to +125-55 to +125 -55 to +125 ٧ VIH (Min) Input Voltage 2.0 3.15 3.85 2.0 (Limits) VIL (Max) v 8.0 0.9 1.65 8.0 **Output Voltage** $V_{DD}-0.1$ ٧ VOH (Min) $V_{DD} - 0.1$ $V_{DD} - 0.1$ $V_{DD} - 0.1$ (Limits) VOL (Max) 0.1 0.1 0.1 0.1 ٧ Input Current +1.0+1.0 +1.0+1.0μΑ -1.0-1.0-1.0-1.0μΑ **Output Current** -12@V<sub>DD</sub>--0.54 -24 @ V<sub>DD</sub> - 0.8 -24 @ V<sub>DD</sub> - 0.8 -4.0 @ V<sub>DD</sub> - 0.8 mΑ Юн at V<sub>0</sub> (Limit) 12 @ 0.44V 4.0 @ 0.4V 24 @ 0.44V 4.0 @ 0.4V OL mΑ DCM DC Noise Margin 0.7/0.9 1.25/1.25 0.7/2.4 0.8/1.25 ٧ LOW/HIGH ( $V_{DD} = 4.5V$ ) (Note 1)

Note: All DC parameters are specified over the commercial temperature range.

Note 1: At  $V_{DD} = 3.0V$ 

## Speed/Power Characteristics (All Typical Ratings)

| Symbol                             | Characteristics               |     | LVQ    | FACT AC | HCMOS  | Units |  |
|------------------------------------|-------------------------------|-----|--------|---------|--------|-------|--|
| lg                                 | Quiescent Supply Current/Gate |     | 0.0005 | 0.0005  | 0.0005 | mA    |  |
| $P_{G}$                            | Power/Gate (Quiescent)        |     | 0.0015 | 0.0025  | 0.0025 | mW    |  |
| t <sub>Pd</sub>                    | Propagation Delay ('244 Typ.) |     | 7.0    | 5.0     | 14.0   | ns    |  |
|                                    | Speed Power Product           |     | 0.01   | 0.01    | 0.04   | pJ    |  |
| f <sub>max</sub>                   | Clock Frequency D/FF          |     | 125    | 160     | 50     | MHz   |  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | 74XX00                        | Тур | 7.0    | 5.0     | 8.0    | ns    |  |
|                                    |                               | Max | 10.0   | 8.5     | 23.0   | ns    |  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | 74XX74                        | Тур | 10.5   | 8.0     | 12.0   | ns    |  |
| (Clock to Q)                       |                               | Max | 13.5   | 10.5    | 44.0   | ns    |  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | 74XX163                       | Тур |        | 5.0     | 20.0   | ns    |  |
| (Clock to Q)                       |                               | Max | _      | 10.0    | 52.0   | ns    |  |

Conditions: (LVQ)  $V_{DD}=3.3V\pm0.3V$ ,  $C_L=50$  pF, Over Temperature:  $-40^{\circ}C$  to  $+85^{\circ}C$ . (HC/FACT)  $V_{DD}=5.0V\pm10\%$ ,  $C_L=50$  pF, Over Temp, Max values at  $-40^{\circ}C$  to  $+85^{\circ}C$  for HC/FACT.

FIGURE 1.1-7. Logic Family Comparisons

## **Circuit Characteristics**

#### POWER DISSIPATION

One advantage to using CMOS logic is its extremely low power consumption. During quiescent conditions, 'LVQ will consume several orders of magnitude less current than its bipolar counterparts. But DC power consumption is not the whole picture. Any circuit will have AC power consumption, whether it is built with CMOS or bipolar technologies.

Total power dissipation of 'LVQ device under AC conditions is a function of three basic sources, quiescent power, internal dynamic power, and output dynamic power dissipation. Firstly, an 'LVQ device will dissipate power in the quiescent or static condition. This can be calculated by using the formula: (Note: In many datasheets  $I_{DD}, \Delta I_{DD}, I_{DDT}$ , and  $V_{DD}$  are referred to as  $I_{CC}, \Delta I_{CC}, I_{CCT}$ , and  $V_{CC}$ , respectively. There are no differences.)

Eq. 1 
$$PD_Q = I_{DD} \bullet V_{DD}$$

PD<sub>O</sub> = Quiescent Power Dissipation

I<sub>DD</sub> = Quiescent Power Supply Current Drain

V<sub>DD</sub> = Power Supply Voltage

Secondly, an 'LVQ device will dissipate power dynamically by charging and discharging internal capacitance. This can be calculated by using one of the following two formulas:

Eq. 2

$$PD_{INT} = (C_{PD} \cdot V_S \cdot f) \cdot V_{DD}$$

 $PD_{INT} = Internal Dynamic Power$ 

Dissipation

CPD = Device Power Dissipation

Capacitance

V<sub>S</sub> = Output Voltage Swing

= Internal Frequency of

Operation

V<sub>DD</sub> = Power Supply Voltage

C<sub>PD</sub> values are specified for each 'LVQ device and are measured per JEDEC standards as described later on in the section titled Ratings, Specifications, and Waveforms. On 'LVQ device data sheets, C<sub>PD</sub> is a typical value and is given either for the package or for the individual stages with the device (see the section titled Ratings, Specifications, and Waveforms). For 'LVQ devices, V<sub>S</sub> and V<sub>DD</sub> are the same value and can be replaced by V<sub>DD</sub><sup>2</sup> in the above formula.

Thirdly, an 'LVQ device will dissipate power dynamically by charging and discharging any load capacitance. This can be calculated by using the following formula:

Eq. 3 
$$PD_{OUT} = (C_L \cdot V_S \cdot f) \cdot V_{DD}$$

PD<sub>OUT</sub> = Output Power Dissipation

C<sub>I</sub> = Load Capacitance

V<sub>S</sub> = Output Voltage Swing

f = Output Operating Frequency

V<sub>DD</sub> = Power Supply Voltage

In many cases the output frequency is the same as the internal operation frequency. Also  $V_{\rm S}$  is similar to  $V_{\rm DD}$  and can be replaced by  $V_{\rm DD}{}^2$ . In the case of internal and output frequencies being identical Eq. 2 and Eq. 3 may be combined as follows:

Eq. 4 PD = 
$$(C_L + C_{PD}) \cdot V_{DD}^2 \cdot f$$

The total 'LVQ device power dissipation is the sum of the quiescent power and all of the dynamic power dissipation. This is best described as:

Eq. 5 
$$PD_{TOTAL} = PD_{Q} + PD_{DYNAMIC}$$
 or  $PD_{TOTAL} = PD_{Q} + PD_{INT} + PD_{OUT}$ 

The following is an exercise in calculating total dynamic I<sub>DD</sub> for the 'LVQ family. The device used as an example is the 'LVQ374. Static I<sub>DD</sub>, I<sub>DDT</sub> and C<sub>PD</sub> numbers can be found in the 'LVQ374 data sheet. I<sub>DD</sub> numbers used will be worst-case commercial guarantees. Room temperature power will be less. These are approximate worst-case calculations. The results are compared with 'ACQ374.

The following assumptions have been made:

- 1. I<sub>DD</sub> will be calculated per input/output (as per JEDEC C<sub>PD</sub> calculations). The total for the 'LVQ374 will be the calculated I<sub>DD</sub>  $\times$  8.
- Worst case conditions and JEDEC would require that the data is being toggled at the clock frequency in order to change the outputs at the maximum rate (½ CP).
- 3. The data and clock input signals are derived from TTL level drivers (0V to 3.0V swing) at 50% duty cycle.
- 4. The clock frequency is 16 MHz.
- 5.  $I_{DD}$  will be calculated for  $C_L = 50$  pF, 100 pF and 150 pF.
- 6.  $V_{DD} = 3V$ .
- 7. Total POWER dissipation can be obtained by multiplying total  $I_{DD}$  by  $V_{DD}$  (3.0V).
- 8. Quiescent  $I_{DD}$  will be neglected in the total  $I_{DD}$  calculation because it is 1000 times less than dynamic  $I_{DD}$ .
- There is no DC load on the outputs, i.e. outputs are either unterminated or terminated with series or AC shunt termination.

The IDD calculations are as follows:

Internal 
$$I_{DD} = (V_{SWING}) \times (C_{PD}) \times (CP \text{ freq})$$

$$= (3.0) \times (40 \times 10^{-12}) \times (16 \times 10^{+6})$$

Output 
$$I_{DD} = (V_{SWING} \times (C_L) \times (Q \text{ freq})$$

a) 
$$C_L = 50 \text{ pF}$$

$$= (3.0) \times (50 \times 10^{-12}) \times (8 \times 10^{+6})$$

b) 
$$C_L = 100 pF$$

$$= (3.0) \times (100 \times 10^{-12}) \times (8 \times 10^{+6})$$

c) 
$$C_L = 150 \text{ pF}$$

$$= (3.0) \times (150 \times 10^{-12}) \times (8 \times 10^{+6})$$

The combination of lower operating voltage and low CMOS power dissipation can be seen more clearly in this example at various capacitive loads.

Adding Internal and Output I<sub>DD</sub> together and multiplying by 8 I/O per 'LVQ374, the approximate worst-case I<sub>DD</sub> calculated results are as follows:

| Device  | CL     | I <sub>DD</sub> Total |
|---------|--------|-----------------------|
| 'LVQ374 | 50 pF  | 25 mA or 74.9 mW*     |
| 'ACQ374 | 50 pF  | 42.9 mA or 214.5 mW*  |
| 'LVQ374 | 100 pF | 34.6 mA or 103.7 mW*  |
| 'ACQ374 | 100 pF | 58.9 mA or 294.5 mW*  |
| 'LVQ374 | 150 pF | 53.8 mA or 161.3 mW*  |
| 'ACQ374 | 150 pF | 90.9 mA or 454.5 mW*  |

<sup>\*</sup>Power is obtained by multiplying IDD by VDD; CP = 16 MHz.

#### SPECIFICATION DERIVATION

At first glance, the specifications for 'LVQ logic might appear to be widely spread, possibly indicating wide design margins are required. However, several effects are reflected in each specification.

Figures 1.1-10a through 1.1-10e illustrate how the data from the characterization of actual devices is transformed into the specifications that appear on the data sheet. This data is taken from the 'LVQ244.

Figure 1.1-10a shows the data taken (from one part) on a typical, single path,  $t_{PHL}$ , over temperature at 3.3V; there is negligible variation in the value of  $t_{PHL}$ . The next graph, Figure 1.1-10b, depicts data taken on the same device; this set of curves represents the data on all paths. The data on this plot indicates only a small variation for  $t_{PHL}$ .

The graphs in *Figures 1.1-10a*-b include data at 3.3V; *Figure 1.1-10c* shows the variation of delay times over the standard 3.3V  $\pm 0.3$ V voltage range. Note there is only a  $\pm 6$ % variation in delay time due to voltage effects.

Now refer to Figure 1.1-10d which illustrates the process effects on delay time. This graph indicates that the process effects contribute to the spread in specifications more than any other factor in that the effects of the theoretical process spread can increase or decrease specification times by 30%. Because this 30% spread represents considerably more than  $\pm 3$  standard deviations, this guarantees an increase in the manufacturability and the quality level of 'LVQ product. To further ensure parts within specification will pass on testers at the limits of calibration, tester guard-bands are incorporated.

With voltage and process effects added (Figure 1.1-10e), the full range of the specification can be seen. For reference, the data sheet values are shown on the graph.

This linear behavior with temperature and voltage is typical of CMOS. Although the graphs are drawn for a specific device, other part types have very similar graphical representations. Therefore, for performance-critical applications, where not all variables need to be taken into account at once, the user can narrow the specifications. For example, all parts in a critically timed subcircuit are together on a board, so it may be assumed the devices are at the same supply and temperature.

The same reasoning can be applied to setup and hold times. Consider the 'LVQ74. The setup time is 4.0 ns while the hold time is 0.5 ns. Theoretically, if these numbers were violated, the device would malfunction; however, in actuality, the device probably will not malfunction. Looking at the typical setup and hold times gives a better understanding of the device operation.



TL/F/10976-7

FIGURE 1.1-10a. tpHL Single Path



TL/F/10976-8

FIGURE 1.1-10b. tpHL, 'LVQ244, All Paths



FIGURE 1.1-10c. Voltage Effects on Delay Times



FIGURE 1.1-10d. LVQ Process Effects on Delay Times



FIGURE 1.1-10e. tpHL, 'LVQ244, with Voltage and Process Variation

At 25°C and 3.3V, the setup time is 1.5 ns while the hold time is -2.0 ns. They are virtually the same; a positive setup time means the control signal to be valid before the clock edge, a positive hold time indicates the control signal will be held valid after the clock edge for the specified time, and a negative hold time means the control signal can transition before the clock edge. 'LVQ devices were designed to be as immune to metastability as possible. This is reflected in the typical specifications. The true "critical" time where the input is actually sampled is extremely short: less than 50 ps. By applying the same reasoning as we did to the propagation delays to the setup and hold times, it becomes obvious that the spread from setup to hold time (3.5 ns worst-case) really covers devices across the entire process/temperature/voltage spread. The real difference between the setup and hold times for any single device, at a specified temperature and voltage, is negligible.

#### **CAPACITIVE LOADING EFFECTS**

In addition to temperature and power supply effects, capacitive loading effects for loads greater than 50 pF should be

taken into account for propagation delays of 'LVQ devices. Minimum delay numbers may be determined from the table below. Propagation delay are measured to the 50% point of the output waveform.

TL/F/10976-10

|                  | arameter               | ٧        | Units    |          |       |
|------------------|------------------------|----------|----------|----------|-------|
|                  | arameter               | 3.0      | 4.5      | 5.5      | Oints |
| tpLH             | 'LVQ Gates 'LVQ Octals | 31<br>34 | 22<br>19 | 19<br>19 | ps/pF |
| t <sub>PHL</sub> | 'LVQ Gates 'LVQ Octals | 18<br>32 | 13<br>22 | 13<br>20 | ps/pF |

 $T_A = 25^{\circ}C$ 

Figures 1.1-11 and 1.1-12 describe propagation delays on 'LVQ devices as affected by variations in power supply voltage (V<sub>DD</sub>) and lumped load capacitance (C<sub>L</sub>). Figures 1.1-13 and 1.1-14 show the effects of lumped load capacitance on rise and fall times for 'LVQ devices.



FIGURE 1.1-11. Propagation Delay vs V<sub>DD</sub> ('LVQ Gates)



FIGURE 1.1-12. Propagation Delay vs V<sub>DD</sub> ('LVQ Octal)

TL/F/10976-13



TL/F/10976-14

FIGURE 1.1-13.  $t_{rise}$  ( $V_{IL}-V_{IH}$ ) vs Capacitance



FIGURE 1.1-14. t<sub>fall</sub> (V<sub>IH</sub> - V<sub>IH</sub>) vs Capacitance

#### **LATCH-UP**

A major problem with CMOS has been its sensitivity to latch-up, usually attributed to high parasitic gains and high input impedance. 'LVQ logic is guaranteed not to latch-up with dynamic currents of 100 mA (300 mA for Octals) forced into or out of the inputs or the outputs under worst case conditions (TA = 125°C and  $V_{DD} = 3.6 \, V_{DC}$ ). At room temperature the parts can typically withstand dynamic currents of close to 1A. For most designs, latch-up will not be a problem, but the designer should be aware of its causes and how to prevent it.

Devices are designed to reduce the possibility of latch-up occurring; National Semiconductor accomplished this by lowering the gain of the parasitic transistors, reducing substrate and p-well resistivity to increase external drive current required to cause a parasitic to turn ON, and careful design and layout to minimize the substrate-injected current coupling to other circuit areas.

#### **ELECTROSTATIC DISCHARGE (ESD) SENSITIVITY**

'LVQ circuits show excellent resistance to ESD-type damage. These logic devices are classified as category "B" of MIL-STD-883C, test method 3015, and withstand in excess of 4000V typically. 'LVQ logic is guaranteed to have 2000V ESD immunity on all inputs and outputs. 'LVQ parts do not require any special handling procedures. However, normal handling precautions should be observed as in the case of any semiconductor device.

Figure 1.1-16 shows the ESD test circuit used in the sensitivity analysis for this specification. Figure 1.1-17 is the pulse waveform required to perform the sensitivity test.



FIGURE 1.1-15. CMOS EPI Process Cross Section with Latch-up Circuit Model

The test procedure is as follows; five pulses, each of at least 2000V, are applied to every combination of pins with a five second cool-down period between each pulse. The polarity is then reversed and the same procedure, pulse and pin combination used for an additional five discharges. Continue until all pins have been tested. If none of the devices from the sample population fails the DC and AC test characteristics, the device shall be classified as category B of Mil-

STD-883C, TM-3015. Devices that result in ESD immunity in the 2000V–3999V range are listed as ESD Class 2. Devices that result in ESD immunity in the 4000+V range are listed as ESD Class 3.

For further specifications of TM-3015, refer to the relevant standard. The voltage is increased and the testing procedure is again performed; this entire process is repeated until all pins fail. This is done to thoroughly evaluate all pins.



FIGURE 1.1-16. ESD Test Circuit



FIGURE 1.1-17. ESD Pulse Waveform

#### **RADIATION TOLERANCE**

Information on radiation tolerance is included in this data-book but does not imply testing has been performed on 'LVQ devices. Semiconductors subjected to radiation environments undergo degradation in operating life as their exposure to radiation increases. As technology advances, so does the demand for radiation-tolerant devices. National met this challenge by developing the FACT family into a comprehensive radiation tolerant product for present and future rad-hard needs. Such applications include:

- Space (Commercial and Military)
- Satellites
- · Airborne and Military (Tactical Arena)
- Fighters/Bombers
- Missile Systems
- Ground Based Systems
- Navigation & Communications
- Commercial
- Power Stations
- Medical
- Food and Bacterial Control

Radiation tolerant semiconductors increase the useful life of the product in which they are incorporated. Additionally, radiation tolerant devices reduce shielding requirements and improve stabilization of parametric performance, resulting in cost reductions for shielding and weight, reduce power consumption and size.

#### **SUMMARY OF TESTING**



FIGURE 1.1-18. Total Dose Response (54AC245)

Total dose irradiation is presently performed "in-house" using a AECL Gamma Cell 220, Cobalt-60, source (National Bureau of Standards certified). Step-stress radiation testing is performed on each part-type per MIL STD 883 Method 1019.3. After each total dose level, a complete parametric test (DC and AC) is done and the parametric values evaluated.

#### **FACT IS RADIATION TOLERANT**

FACT logic employs the use of thin gate oxides, oxidation cycles, and annealing steps that enhance the tolerance of the standard FACT product line.

FACT's epitaxial layer and low-resistivity substrate provide inherent latch-up immunity under dose rate and single event phenomenon (SEP) conditions.

Figure 1.1-18 shows a FACT 'AC245 I<sub>DD</sub> supply current versus total dose radiation. With the exception of I<sub>DD</sub> and I<sub>OZ</sub>, all FACT devices tested to date suffer no parametric degradation or functional failures up to several hundred krads. Due to circuit and Iayout differences, each function has a unique response to radiation. Relaxed limits for I<sub>DD</sub> and I<sub>OZ</sub> are per the applicable /750XX slash sheet, standard military drawing (SMD), or datasheet.

#### DOSE RATE TEST RESULTS

Analysis of the FACT 54AC299 8-Bit Universal Shift Register upset test data indicates that minimum upset threshold levels occurred under the worst-case conditions of a wide pulse (1 µs), lowest V<sub>DD</sub> voltage (4.0V DC), and the DUT in the dynamic operating mode.

Measured minimum upset levels were 1.90 to 2.22  $\times$  10<sup>9</sup> rad(Si)/sec. Narrow pulse (50 ns) data demonstrated radiation upset levels from 4.40 to 5.66  $\times$  10<sup>9</sup> rad(Si)/sec under dynamic operation.

Upon completion of radiation upset testing, latchup and survivability tests were performed at  $+25^{\circ}\text{C}$ ,  $+80^{\circ}\text{C}$ ,  $+100^{\circ}\text{C}$ , and  $+116^{\circ}\text{C}$  for  $\text{V}_{DD}=4.5\text{V}$  DC, 5.0V DC, and 5.5V DC. Test results indicated no latchup occurred for either narrow pulse (50 ns) or wide pulse (1 ms) radiation. The radiation test level for narrow pulse was  $10^{10}$  rad(Si)/sec at  $+25^{\circ}\text{C}$ . Due to the heating of the circuit, the highest radiation level was limited at  $+116^{\circ}\text{C}$  to  $7.5\times10^{9}$  rad(Si)/sec.

After completion of latchup and survivability tests, verification of latchup windows was performed. Test results indicate no existence of latchup windows under worst case conditions for narrow and wide pulse radiation.

#### LOW VOLTAGE LOGIC

Employing a low voltage power system not only reduces the magnitude of the radiation-induced leakage current, but also minimizes the threshold voltage shifts and the total dose enhancement of the "hot electron" effect. Dose rate and SEP (Single Event Phenomena) latchup performance is also improved.

Care must be used when using a low-voltage power system in a radiation environment. While improvements are observed as previously mentioned, there are trade-offs to be considered, particularly concerning non-radiation performance. However, one issue of concern in the radiation environment is radiation-induced upset due to dose rate or SEP. As supply voltages are reduced, this function becomes more easily upsettable.

When there is full understanding of the total radiation environment as well as each system's particular design, lowvoltage supply is a viable choice.



## Ratings, Specifications, and Waveforms

## **Specifying LVQ Devices**

Traditionally, when a semiconductor manufacturer completed a new device for introduction, specifications were based on the characterization of just a few parts. While these specifications were appealing to the designer, they were often too tight and, over time, the IC manufacturers had difficulty producing devices to the original specs. This forced the manufacturer to relax circuit specifications to reflect the actual performance of the device.

As a result, designers were required to review system designs to ensure the system would remain reliable with the new specifications. National Semiconductor realized and understood the problems associated with characterizing devices too aggressively.

To provide more realistic and manufacturable specs, National Semiconductor devised a systematic and thorough process to generate specifications. Devices are selected from multiple wafer lots to ensure process variations are taken into account. In addition, the process parameters are measured and compared to the known process limits. With more than five years of experience manufacturing LVQ logic, National Semiconductor can accurately predict how these wafer lots compare with the best and worse case lots that can possibly be expected.

This method of characterizing parts more accurately represents the product across time, voltage, temperature and process rather than portraying the fastest possible device.

These specification guidelines allow designers to design systems more efficiently since the devices used will behave as documented. Unspecified guardbands no longer need to be added by the designer to ensure system reliability.

# Power Dissipation—Test Philosophy

In an effort to reduce confusion about measuring power dissipation capacitance, C<sub>PD</sub>, a JEDEC standard test procedure (7A Appendix E) has been adopted which specifies the test setup for each type of device. This allows a device to be exercised in a consistent manner for the purpose of specification comparison.

The following is a list of different types of logic functions, along with the input setup conditions under which the  $C_{PD}$  was measured for each type of device. By understanding how the device was exercised during  $C_{PD}$  measurements, the designer can understand whether the  $C_{PD}$  specified for that particular device reflects the total power dissipation ca-

pacitance for either the entire device or for just a certain stage of that device. For example, from the following list, it is apparent that the C<sub>PD</sub> value specified for a counter reflects the internal capacitance for the entire device, since the entire device is being exercised during measurement. On the other hand, the C<sub>PD</sub> value specified for an octal line driver reflects the internal capacitance for only one of eight stages, since only one input was being switched during test. Therefore the octal's overall power dissipation should be calculated for each of the eight stages, individually.

During the  $C_{PD}$  measurements, each output that is being switched should be loaded with the standard 50 pF and 500 $\Omega$  load. All device measurements are made with  $V_{DD}=3.3V$  at 25°C, with TRI-STATE® outputs enabled.

Gates/Buffers/ Switch one input. Bias the remaining in-Line Drivers: puts such that one output switches.

Latches: Switch the Enable and D inputs such that

the latch toggles.

Flip-Flops: Switch the clock pin while changing D (or bias J and K) such that the output(s)

change each clock cycle. For parts with a common clock, exercise only one flip-

flop.

Decoders: Switch one address pin which changes

two outputs.

Multiplexers: Switch one address pin with the corre-

sponding data inputs at opposite logic levels so that the output switches.

Counters: Switch the clock pin with other inputs bi-

ased such that the device counts.

Shift Registers: Switch the clock pin with other inputs biased such that the device shifts.

Switch one data input. For bidirectional

devices enable only one direction.

Parity Generator: Switch one input.

Priority Encoders: Switch the lowest priority input.

## **AC Loading and Waveforms**

#### LOADING CIRCUIT

Transceivers:

Figure 1.2-1 shows the AC loading circuit used in characterizing and specifying propagation delays of all LVQ devices unless otherwise specified in the data sheet of a specific device

## AC Loading and Waveforms (Continued)

The use of this load, which is equivalent to the FAST® (Fairchild Advanced Schottky TTL) test jig, differs somewhat from previous (HCMOS) practice. This provides more meaningful information and minimizes problems of instrumentation and customer correlation. In the past, +25°C propagation delays for TTL devices were specified with a load of 15 pF to ground; this required great care in building test jigs to minimize stray capacitance and implied the use of high impedance, high frequency scope probes. FAST circuits changed to 50 pF of capacitance, allowing more leeway in stray capacitance and also loading the device during rising or falling output transitions. This more closely resembles the inloading to be expected in average applications and thus gives the designer more useful delay figures. We have incorporated this scheme into the LVQ product line. The net effect of the change in AC load is to increase the average observed propagation delay by about 1 ns.

The  $500\Omega$  resistor to ground can be a high frequency passive probe for a sampling oscilloscope, which costs much less than the equivalent high impedance probe. Alternately, the  $500\Omega$  resistor to ground can simply be a  $450\Omega$  resistor feeding into a  $50\Omega$  coaxial cable leading to a sampling scope input connector, with the internal  $50\Omega$  termination of the scope completing the path to ground. This is the preferred scheme for correlation. (See *Figure 1.2-1.*) With this scheme there should be a matching cable from the device input pin to the other input of the sampling scope; this also serves as a  $50\Omega$  termination for the pulse generator that supplies the input signal.

Shown in Figure 1.2-1 is a second  $500\Omega$  resistor from the device output to a switch. For most measurements this

switch is open; it is closed for measuring one set of the Enable/Disable parameters (LOW-to-OFF and OFF-to-LOW) of a TRI-STATE output. With the switch closed, the pair of  $500\Omega$  resistors and the 2  $\times$  V<sub>DD</sub> supply voltage establish a quiescent HIGH level.

#### **Test Conditions**

Figure 1.2-2 describes the input signal voltage levels to be used when testing LVQ circuits. The AC test conditions follow industry convention requiring  $V_{\rm IN}$  to range from 0V to  $V_{\rm DD}$ . The DC parameters are normally tested with  $V_{\rm IN}$  at guaranteed input levels, that is  $V_{\rm IH}$  to  $V_{\rm IL}$  (see data tables for details). Care must be taken to adequately decouple these high performance parts and to protect the test signals from electrical noise. In an electrically noisy environment, (e.g., a tester and handler not specifically designed for high speed work), DC input levels may need to be adjusted to increase the noise margin to allow for the extra noise in the tester which would not be seen in a system.

Noise immunity testing is performed by raising  $V_{IN}$  to the nominal supply voltage of 3.3V then dropping to a level corresponding to  $V_{IH}$  characteristics, and then raising again to the 3.3V level. Noise tests can also be performed on the  $V_{IL}$  characteristics by raising  $V_{IN}$  from 0V to  $V_{IL}$ , then returning to 0V. Both  $V_{IH}$  and  $V_{IL}$  noise immunity tests should not induce a switch condition on the appropriate outputs of the LVQ device.

Good high frequency wiring practices should be used in constructing test jigs. Leads on the load capacitor should be as short as possible to minimize ripples on the output wave-



FIGURE 1.2-1. AC Loading Circuit for LVQ

TL/F/10973-1



FIGURE 1.2-2. Test Input Signal Levels

#### Test Conditions (Continued)

form transitions and to minimize undershoot. Generous ground metal (preferably a ground plane) should be used for the same reasons. A  $V_{DD}$  bypass capacitor should be provided at the test socket, also with minimum lead lengths.

#### Rise and Fall Times

Input signals should have rise and fall times of 3.0 ns and signal swing of 0V to  $V_{DD}$  for 'LVQ devices. Rise and fall times less than or equal to 1 ns should be used for testing  $f_{max}$  or pulse widths.

CMOS devices, including 4000 Series CMOS, HC, HCT, FACT™ and LVQ families, tend to oscillate when the input rise and fall times become lengthy. As a direct result of its increased performance, LVQ devices can be more sensitive to slow input rise and fall times than other lower performance technologies.

It is important to understand why this oscillation occurs. Consider the outputs, where the problem is initiated. Usually, CMOS outputs drive capacitive loads with low DC leakage. When the output changes from a HIGH level to a LOW level, or from a LOW level to a HIGH level, this capacitance has to be charged or discharged. With the present high performance technologies, this charging or discharging takes place in a very short time, typically 2–3 ns. The requirement to charge or discharge the capacitive loads quickly creates a condition where the instantaneous current change through the output structure is quite high. A voltage is generated across the VDD or ground leads inside the package due to the inductance of these leads. The internal ground of the chip will change in reference to the outside world because of this induced voltage.

Consider the input. If the internal ground changes, the input voltage level appears to change to the DUT. If the input rise time is slow enough, its level might still be in the device threshold region, or very close to it, when the output switches. If the internally-induced voltage is large enough, it is possible to shift the threshold region enough so that it recrosses the input level. If the gain of the device is sufficient and the input rise or fall time is slow enough, then the device may go into oscillation. As device propagation delays become shorter, the inputs will have less time to rise or fall through the threshold region. As device gains increase, the outputs will swing more, creating more induced voltage. Instantaneous current change will be greater as outputs become quicker, generating more induced voltage.

#### Waveforms



FIGURE 1.2-3. Waveform for Inverting and Non-Inverting Functions for LVQ

Package-related causes of output oscillation are not entirely to blame for problems with input rise and fall time measurements. All testers have V<sub>DD</sub> and ground leads with a finite inductance. This inductance needs to be added to the inductance in the package to determine the overall voltage which will be induced when the outputs change. As the reference for the input signals moves further away from the pin under test, the test will be more susceptible to problems caused by the inductance of the leads and stray noise. Any noise on the input signal will also cause problems. With LVQ logic having gains as high as 100, it merely takes a 30 mV change in the input to generate a full 3V swing on the output.

## Propagation Delays, f<sub>max</sub>, Set and Hold Times

A 1.0 MHz square wave is recommended for most propagation delay tests. The repetition rate must necessarily be increased for testing f<sub>max</sub>. A 50% duty cycle should always be used when testing f<sub>max</sub>. Two pulse generators are usually required for testing such parameters as setup time, hold time, recovery time, etc. See *Figures 1.2-3* and *1.2-4*.

#### **Enable and Disable Times**

Figures 1.2-5 and 1.2-6 show that the disable times are measured at the point where the output voltage has risen or fallen by 0.3V from VOL or VOH, respectively. This change enhances the repeatability of measurements, and gives the system designer more realistic delay times to use in calculating minimum cycle times. Since the high impedance state rising or falling waveform is RC-controlled, the first 0.3V of change is more linear and is less susceptible to external influences. More importantly, perhaps from the system designer's point of view, a change in voltage of 0.3V is adequate to ensure that a device output has turned OFF. Measuring to a larger change in voltage merely exaggerates the apparent Disable times and thus penalizes system performance since the designer must use the Enable and Disable times to devise worst case timing signals to ensure that the output of one device is disabled before that of another device is enabled. Note that the measurement points have been changed from the previous 10% and 90% points. This better reflects actual test points and does not change specification limits.



FIGURE 1.2-4. Propagation Delay, Pulse Width and t<sub>rec</sub> Waveforms for LVQ

## Waveforms (Continued)



FIGURE 1.2-5. TRI-STATE Output High Enable and Disable Times for LVQ



FIGURE 1.2-6. TRI-STATE Output Low Enable and Disable Times for LVQ



FIGURE 1.2-7. Setup Time, Hold Time and Recovery Time for LVQ

## **Electrostatic Discharge**

Precautions should be taken to prevent damage to devices by electrostatic discharge. Static charge tends to accumulate on insulated surfaces such as synthetic fabrics or carpeting, plastic sheets, trays, foam, tubes or bags, and on ungrounded electrical tools or appliances. The problem is much worse in a dry atmosphere. In general, it is recommended that individuals take the precaution of touching a known ground before handling devices. To effectively avoid electrostatic damage to LVQ devices, it is recommended that individuals wear a grounded wrist strap when handling devices. More often, handling equipment, which is not properly grounded, causes damage to parts. Ensure that all plastic parts of the tester, which are near the device, are conductive and connected to ground.

## **LVQ Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of LVQ.

#### Equipment:

Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture or Equivalent Tektronics Model 7854 Oscilloscope or Equivalent Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500\Omega$ .
- 2. Deskew the word generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. Swap out the channels that have more than 150 ps of skew until all channels being used are within 150 ps. It is important to deskew the word generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- 4. Set V<sub>DD</sub> to 3.3V.
- Set the word generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and affect the results of the measurement.
- Set the word generator input levels at 0V LOW and 3.3V HIGH for LVQ devices. Verify levels with a digital volt meter.

TI /F/10973-8



FIGURE 1.2-8. Quiet Output Noise Voltage Waveforms

Note A. VOHV and VOLP are measured with respect to ground reference.

Note B. Input pulses have the following characteristics: f = 1 MHz,  $t_r = 3$  ns,  $t_f = 3$  ns, skew < 150 ps.

1-19

## LVQ Noise Characteristics (Continued)

VOLP/VOLV and VOHP/VOHV:

- Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output LOW during the HL transition. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output HIGH during the LH transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

#### VILD and VIHD:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>II D</sub>.
- Next increase the input HIGH voltage level on the word generator, V<sub>IH</sub> until the output begins to oscillate. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.

 Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

## Skew Definitions and Examples

Minimizing output skew is a key design criteria in today's high-speed clocking schemes, and National has incorporated skew specifications into the 'LVQ family of devices.

This section provides general definitions and examples of skew. Common Edge Skew is guaranteed for 'LVQ devices; however other forms of skew are also defined in this section.

#### **CLOCK SKEW**

Skew is the variation of propagation delay differences between output clock signal(s). See *Figure 1.2-10*.

#### Example:

If signal appears at out #1 in 3 ns and in 4 ns at output #5, the skew is 1 ns.

Without skew specifications, a designer must approximate timing uncertainties. Skew specifications have been created to help clock designers define output propagation delay differences within a given device, duty cycle and device-to-device delay differences.



FIGURE 1.2-9. Simultaneous Switching Test Circuit

TL/F/10973-9



FIGURE 1.2-10. Clock Output Skew

#### SOURCES OF CLOCK SKEW

Total system clock skew includes intrinsic and extrinsic skew. Intrinsic skew is defined as the differences in delays between the outputs of device(s). Extrinsic skew is defined as the differences in trace delays and loading conditions.



FIGURE 1.2-11. Sources of Clock Skew

TL/F/10973-11

Example: 50 MHz Clock signal distribution on a PC Board.

50 MHz signals produces 20 ns clock cycles Total system skew budget = 10% of clock cycle\* = 2 ns → 2 ns If extrinsic skew = 1 ns → - 1 ns Device skew (intrinsic skew) must be less than 1 nsl ← 1 ns \*Clock Design Rule of thumb.

#### **CLOCK DUTY CYCLE**

• Clock Duty Cycle is a measure of the amount of time a signal is High or Low in a given clock cycle.



TL/F/10973-12

TL/F/10973-13

Duty Cycle = t/T \* 100%

#### FIGURE 1.2-12. Duty Cycle Calculation



## Example:

t<sub>HIGH</sub> and t<sub>LOW</sub> are each 50% of the clock cycle therefore the clock signal has a Duty Cycle of 50/50%.

FIGURE 1.2-13. Clock Cycle

· Clock skew effects the Duty Cycle of a signal.



TL/F/10973-14

Example: 50 MHz clock distribution on a PC board.

Skew must be guaranteed less than 1 ns at 50 MHz to achieve 55/45% Duty Cycle requirements of core silicon!

#### TABLE I

| System<br>Frequency        | Skew                 | tHIGH                   | t <sub>LOW</sub>      | Duty Cycle                 |          |                                                                                                                                                    |  |  |
|----------------------------|----------------------|-------------------------|-----------------------|----------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 50 MHz<br>50 MHz<br>50 MHz | 0 ns<br>2 ns<br>1 ns | 10 ns<br>12 ns<br>11 ns | 10 ns<br>8 ns<br>9 ns | 50/50%<br>60/40%<br>55/45% | <b>←</b> | Ideal Duty Cycle (50/50%) occurs for zero skew.                                                                                                    |  |  |
| 33 MHz                     | 2 ns                 | 17 ns                   | 15 ns                 | 55/45%                     | <b>←</b> | Note that at lower frequencies, the skew budget is not as tight and skew does not effect the Duty Cycle as severely as seen at higher frequencies. |  |  |

## **Definition of Parameters**

## t<sub>OSLH</sub>, t<sub>OSHL</sub> (Common Edge Skew)

t<sub>OSHL</sub> and t<sub>OSLH</sub> are parameters which describe the delay from one driver to another on the same chip. This specification is the worst-case number of the delta between the fastest to the slowest path on the same chip. An example of where this parameter is critical is the case of the cache controller and the CPU, where both units use the same transition of the clock. In order for the CPU and the controller to be synchronized, t<sub>OSLH/HL</sub> needs to be minimized.

#### Definition

t<sub>OSHL</sub>, t<sub>OSLH</sub> (Output Skew for High-to-Low Transitions):

 $t_{OSHL} = |t_{PHL_{MAX}} - t_{PHL_{MIN}}|$ 

Output Skew for Low-to-High Transitions:

 $t_{OSLH} = |t_{PLH_{MAX}} - t_{PLH_{MIN}}|$ 

Propagation delays are measured across the outputs of any given device.



FIGURE 1.2-15. t<sub>OSLH</sub>, t<sub>OSHL</sub>

## **Definition of Parameters (Continued)**

#### tps (Pin Skew or Transition Skew)

tps, describes opposite edge skews, i.e., the difference between the delay of the low-to-high transition and the high-to-low transition on the same pin. This parameter is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. Ideally this number needs to be 0 ns. Effectively, 0 ns means that there is no degradation of the input signal's Duty Cycle.

Many of today's microprocessors require a minimum of a 45:55 percent Duty Cycle. System clock designers typically achieve this in one of two ways. The first method is with an expensive crystal oscillator which meets the 45:55 percent Duty Cycle requirement. An alternative approach is to use a less expensive crystal oscillator and implement a divide by two function. Some microprocessors have addressed this by internally performing the divide by two.

Since Duty Cycle is defined as a percentage, the room for error becomes tighter as the system clock frequency increases. For example in a 25 MHz system clock with a 45:55 percent Duty Cycle requirement, tps cannot exceed a maximum of 4 ns (tpLH of 18 ns and tpLH of 22 ns) and still meet the Duty Cycle requirement. However for a 50 MHz system clock with a 45:55 percent Duty Cycle requirement, tps cannot exceed a maximum of 2 ns (tpLH of 9 ns and tpHL of 11 ns) and still meet the Duty Cycle requirement. This analysis assumes a perfect 50:50 percent Duty Cycle input signal.

#### Definition

tps (Pin Skew or Transition Skew):

 $t_{PS} = |t_{PHL} - t_{PLH}|$ 

Both high-to-low and low-to-high propagation delays are measured at each output pin across the given device.



TL/F/10973-16

FIGURE 1.2-16. tpS

**Example:** A 33 MHz, 50/50% duty cycle input signal would be degraded by 2.6% due to a  $t_{PS} = 0.8$  ns. (See Table and Illustration below.)

Note: Output symmetry degradation also depends on input duty cycle.

#### TABLE II. Duty Cycle Degradation of 33 MHz

|       | Input              |                          |                      | Device                  |                          | % Δ DC                   |                            |                 |  |
|-------|--------------------|--------------------------|----------------------|-------------------------|--------------------------|--------------------------|----------------------------|-----------------|--|
| (MHz) | DC Input           | t <sub>IN</sub><br>(ns)  | T <sub>IN</sub> (ns) | t <sub>PS</sub><br>(ns) | t <sub>OUT</sub><br>(ns) | T <sub>OUT</sub><br>(ns) | DC<br>Output               | Input to Output |  |
| 33    | 50%/50%<br>45%/55% | 15.15/15.15<br>13.6/16.6 | 30.3<br>30.3         | 0.8<br>1.5              | 14.35/15.95<br>12.1/18.1 | 30.3<br>30.3             | 47.4%/52.6%<br>39.9%/60.1% | 2.6%<br>5.1%    |  |



FIGURE 1.2-17. Pulse Width Degradation

## **Definition of Parameters (Continued)**

#### t<sub>OST</sub> (Opposite Edge Skew)

t<sub>OST</sub> defines the difference between the fastest and the slowest of both transitions within a given chip. Given a specific system with two components, one being positive-edge triggered and one being negative-edge triggered, t<sub>OST</sub> helps to calculate the required delay elements if synchronization of the positive- and negative-clock edges is required.



#### Definition

tost (Opposite Edge Skew):

$$t_{OST} = |t_{P\varphi m} - t_{P\varphi n}|$$

where  $\varphi$  is any edge transition (high-to-low or low-to-high) measured between any two outputs (m or n) within any given device.



## **Definition of Parameters (Continued)**

## tpv (Part Variation Skew)

tpv illustrates the distribution of propagation delays between the outputs of any two devices.

Part-to-part skew, t<sub>PV</sub>, becomes a critical parameter as the driving scheme becomes more complicated. This usually applies to higher-end systems which go from single clock drivers to distributed clock trees to increase fanout (shown below). In a distributed clock tree, part-to-part skew between U2 and U3 must be minimized to optimize system clock frequency. In the case of the clock tree, the total skew becomes a function of tosthyll of U1 plus t<sub>PV</sub> of U2 and U3.



FIGURE 1.2-20. Clock Distribution

Case 1: Single Clock Driver

Total Skew = Pin-to-Pin Skew U1

= t<sub>OSLH</sub> or t<sub>OSHL</sub> of U1



Case 2: Distributed Clock Tree

Total Skew (U2, U3) = Pin-to-Pin Skew (U1) + Part-to-Part Skew (U2, U3)

#### Definition

## tpv (Part Variation Skew):

$$t_{PV} = |t_{P\varphi U,V} - t_{P\varphi X,y}|$$

where  $\varphi$  is any edge transition (high-to-low or low-to-high) measured from the outputs of any two devices.



FIGURE 1.2-21. tpv



FIGURE 1.2-22. tpv



#### **Design Considerations**

Today's portable and battery-operated system designer is faced with the problem of keeping ahead when addressing system performance, long battery life and reliability. National Semiconductor's advanced CMOS helps designers achieve these goals. Low Voltage CMOS Logic, LVQ, like FACTTM (Fairchild Advanced CMOS Technology) logic, was designed to alleviate many of the drawbacks that are common to present technology logic circuits. LVQ logic combines the low static power consumption and the high noise margins of CMOS with a high fan-out, low input loading and a  $75\Omega$  transmission line drive capability. Performance features such as advanced Schottky speeds at CMOS power levels, excellent noise suppression, ESD protection, and latch-up immunity are characteristics that designers of state-of-the-art systems require.

To fully utilize the advantages provided by LVQ, the system designer should have an understanding of the flexibility as well as the trade-offs of CMOS design. The following section discusses common design concerns relative to the performance and requirements of LVQ. There are six items of interest which need to be evaluated when implementing LVQ devices in new designs:

- Interfacing—Interboard and technology interfaces, battery backup and power down or live insert/extract systems require some special thought.
- Transmission Line Driving
- Power Supplies and Decoupling—Maximize ground and V<sub>DD</sub> traces to keep V<sub>DD</sub>/ground impedance as low as possible; full ground/V<sub>DD</sub> planes are best. Decouple any device driving a transmission line; otherwise add one capacitor for every package.
- Noise effects—As edge rates increase, the probability of crosstalk and ground bounce problems increases. The noise immunity and high threshold levels improve LVQ's resistance to system-generated problems.
- Board Layout—Prudent board layout will ensure that most noise effects are minimized.
- Electromagnetic Interference

#### **Interfacing Dual Voltage Systems**

In order to reliably interface one integrated circuit to another, recommended input and output specifications for voltage and current must be satisfied. Output specifications of the driving IC must meet the input requirements (V $_{\rm IL}$  and V $_{\rm IH}$ ) of

the receiver IC in order to justify the circuit design. This "noise margin" protects the design against malfunction during system and environmentally generated noise.

For better than two decades, almost all digital signal processing has been designed around a 5V standard power supply. During this period of time countless IC vendors have introduced new product families with higher drive, faster speeds, and lower power. As a result several Input/Output standards exist in the 5V world and interfacing between them can get confusing. Because of the inherent restrictions, pure-TTL technologies cannot operate with a 3.3V power supply. Therefore, the core technology for all 3V ICs will be MOS. In a straight 3V MOS system, all connections can be done directly, both on the outputs and on the inputs. However, it will be guite some time before ALL components in a portable/desktop PC can operate at 3.3V. This is especially true for peripheral devices such as displays, printers. and faxes. Therefore, at some point in the system, 3V ICs must interface with 5V ICs. If mishandled, this interface will waste power and reduce the reliability of the products at the

## INTERFACING 5.0V TTL OR "REDUCED SWING" CMOS TO 3.3V LVQ

voltage interfaces are outlined.

interface. On the following pages, solutions to possible dual

Bipolar TTL ICs or the newly introduced "reduced swing" (NMOS pull-up) CMOS ICs are the easiest of the 5V technologies to interface with because of their 3V output signal. 3V ICs such as LVQ have input specifications similar to the 5V TTL or TTL-compatible CMOS ICs. In this case, interfacing at this point may be direct. To safeguard this configuration against voltage and temperature fluctuations the designer should regulate BOTH the 3.3V and 5V power supplies together. Another option is to purposely run the 5V power supply on the low side to decrease the 5V-to-3V VOH-to-VCC delta. This optimum configuration reduces any DC power loss from termination at the interface to zero.

However, if the same system is allowed to operate with power supply tolerances that could vary  $\pm 10\%$  independently (example: 5.0V  $\pm 10\%$  and 3.3V -10%), then the input specifications for LVQ products would be violated. In order to remain within the absolute maximum specifications for LVQ products, the V $_{OH}$  of the TTL I/O must be held to within 0.5V of the LVQ V $_{CC}$ . The best way to reduce V $_{OH}$  while retaining signal fidelity and specified propagation delays is to add a parallel resistor termination (to GND) to every signal line at the dual voltage interface.

#### Interfacing Dual Voltage Systems (Continued)



FIGURE 1.3-1a. Dual Voltage with Parallel Resistor Termination

The "R" value in Figure 1.3-1a and 1.3-1b is derived using manufacturer supplied  $I_{OH}/V_{OH}$  curves in conjunction with the formula: R = 3.5V/ $I_{OH}$  @  $V_{OH}$  = 3.5V). In this example, the Bipolar  $I_{OH}/V_{OH}$  curve is from the FAST Applications Handbook. Although only the 74F244 case is shown, the method also applies to a "reduced swing" CMOS, BICMOS, and other Bipolar devices.

#### **INTERFACING 5.0V CMOS TO 3.3V LVQ**

To provide an interface solution between 5V CMOS and LVQ, National Semiconductor has introduced a unidirectional buffer translator product 74LVX244 especially designed to couple 5.0V designs with new 3.3V LVQ designs. These devices, operating with a supply voltage of 3.3V, are designed to interface with CMOS outputs operating from a 5.0V supply.



TL/F/10974-45
FIGURE 1.3-2. Dual Voltage with LVQ Translator

When ordinary LVQ inputs are driven beyond  $V_{CC}$ , large currents will flow into the silicon substrate raising the internal  $V_{CC}$  of the LVQ product to 4.0V or above. Therefore, it is



Output HIGH Current (mA)

#### TL/F/10974-47 FIGURE 1.3-1b. 74F244 Output Drive

generally not recommended to interface CMOS at 5.0V to non-translator LVQ device at 3.3V. However, such a configuration may become unavoidable in some mixed/dual voltage designs. In order to reduce the V $_{\rm OH}$  level of a CMOS device, a voltage divider must be set up on the output to provide the correct V $_{\rm OH}$  level to the LVQ device. One possible configuration is shown in the Figure 1.3-3.



TL/F/10974-44

#### FIGURE 1.3-3. Dual Voltage with Resistor Divider Network

Although DC power is consumed by the voltage divider, using higher values of resistance for the voltage divider will create an additional propagation delay across the interface. This is due to the RC time constant setup by LVQ device inputs and the Thevenin equivalent resistance of the voltage divider. The resistance values shown exhibit a good compromise between DC power loss and signal fidelity.

#### **INTERFACING 3.3V LVQ TO 5.0V INPUTS**

Interfacing a 3V LVQ IC's output to a 5V TTL-compatible CMOS input can be done directly. LVQ 3V output specifications and 5V TTL-compatible CMOS specifications are compatible. Interfacing a 3V LVQ output to a 5V CMOS (V $_{\rm IH}=3.15$ V @ V $_{\rm CC}=5.0$ V) input should NEVER be done, be-

#### **Interfacing Dual Voltage Systems**

(Continued)

cause the 5V CMOS part will require a low impedance pull up to  $V_{CC}$  to satisfy its input requirements. Whenever a LVQ output is pulled up beyond its  $V_{CC}$ , an intrinsic diode in the output structure will begin to forward bias causing excessive currents to flow from the interface through the LVQ output and into the 3.3V power supply. This could raise the output level of the 3.3V supply to a level exceeding the maximum rated voltages for some low voltage devices.

Many types of 5V Bipolar inputs can present a similar problem at the dual voltage interface. It is common for a Bipolar device to have 10 k $\Omega$ –20 k $\Omega$  internal pull-up resistors on every input pin connected directly to the 5V V $_{CC}$  plane. In this case, external pull-down resistors are recommended to create a voltage divider network that would set the logic HIGH voltage to a safe level for the LVQ output as described earlier. Figure 1.3-4 illustrates such an interface. This type of pull-down is also ideal for any bus with Bipolar

3.3V

4k Ohms

100 ig

TL/F/10974-43
FIGURE 1.3-4. Dual Voltage System Bus

or "Reduced Swing" I/O that can be TRI-STATED with high-impedance driver outputs. In the past, busses of this type were pulled up to  $V_{CC}$  with 4 k $\Omega$  resistors. The same results, pulling the bus away from threshold sensitive areas, are achieved with the pull-down resistor recommended. The value of this resistor is chosen based on the desired voltage divider network.

In summary, to make interfacing easier, reduce the amount of interfacing needed by minimizing the amount of 5V circuitry. Concentrate the 5V circuitry into one area of the system and minimize the number of signals needed to interface with 3V ICs. Wherever possible utilize a direct interface to minimize power consumption and maximize board integration, if necessary use the 74LVX244 translator. For the remaining interface signals, select an external interface solution that best reduces the risk of violating the LVQ absolute maximum voltages while maintaining the best possible noise margins and lowest power dissipation. The table below summarizes all of the interface options that a systems designer may be confronted with in a mixed/dual voltage system design.

| Driver                                                       | Receiver                      | Direct Interface                          |
|--------------------------------------------------------------|-------------------------------|-------------------------------------------|
| LVQ Logic                                                    | Bioplar Input<br>BiCMOS Input | OKAY* *See Text on 3.3V LVQ to 5V Bipolar |
| LVQ Logic                                                    | TTL-Compatible CMOS Input     | Use ACT or ACTQ                           |
| LVQ Logic                                                    | CMOS Input                    | Unacceptible                              |
| Bipolar Output<br>BiCMOS Output<br>Reduced Swing CMOS Output | LVQ Logic                     | OKAY* * See Text on 5V TTL to 3.3V LVQ    |
| CMOS Output                                                  | LVQ Logic                     | Use 74LVX244                              |

Note: In the table above it can be assumed that LVQ is always at a  $V_{CC}$  of 3.3V. The outputs driving LVQ and the inputs being driven by LVQ are operating with a  $V_{CC}$  of 5.0V.

#### Line Driving and Termination

With the available high-speed logic families, designers can reach new heights in system performance. Yet, these faster devices require a closer look at transmission line effects.

Although all circuit conductors have transmission line properties, these characteristics become more significant when the edge rates of the drivers are equal to or less than three times the propagation delay of the line. Significant transmission line properties may be exhibited in an example where devices have edge rates of 3 ns and lines of 8 inches or greater, assuming propagation delays of 1.7 ns/ft for an unloaded printed circuit trace.

Of the many properties of transmission lines, two are of major interest to the system designer:  $Z'_{o}$ , the effective equivalent impedance of the line, and  $t_{pde}$ , the effective propagation delay down the line. It should be noted that the intrinsic values of line impedance and propagation delay,  $Z_{o}$  and  $t_{pd}$ , are geometry-dependent. Once the intrinsic values are known, the effects of gate loading can be calculated. The loaded values for  $Z'_{o}$  and  $t_{pde}$  can be calculated with:

$$Z'_{o} = \frac{Z_{o}}{\sqrt{1 + C_{D}/C_{L}}}$$
$$t_{ode} = t_{od}\sqrt{1 + C_{D}/C_{L}}$$

where  $C_L$  = intrinsic line capacitance and  $C_D$  = additional capacitance due to gate loading.

The formulas indicate that the loading of lines decreases the effective impedance of the line and increases the propagation delay. Lines that have a propagation delay greater than one third the rise time of the signal driver should be evaluated for transmission line effects. When performing transmission line analysis on a bus, only the longest, most heavily loaded and the shortest, least loaded lines need to be analyzed. All lines in a bus should be terminated equally; if one line requires termination, all lines in the bus should be terminated. This will ensure similar signals on all of the lines.



Length of Transmission Line = L Distributed Load Capacitance per Unit Length =  $C_D = \sum_{l=1}^{N} C_{l}/L$ 

Characteristic impedance of a Transmission Line Altered by Distributed Loading 
$$= \frac{Z_O}{\frac{L_O}{C_O + C_D}} = \frac{Z_O}{\sqrt{1 + \frac{C_D}{C_O}}}$$

Effective Reflection Coefficient at Termination =  $\rho = \frac{Z_T - Z'_C}{Z_T + Z'_C}$ 

FIGURE 1.3-5a. Transmission Line with Distributed Loading

TL/F/10974-2



- Length of Transmission Line = L
- Delay of Transmission Line = T
- Time of Sample = t
- Incident Wave Current = I1
- Incident Wave Voltage = V<sub>1</sub>
- Reflected Wave Current = IR
- Reflected Wave Voltage = V<sub>R</sub>
- Characteristic Impedance of Line = Z<sub>O</sub>
- Termination Impedance = Z<sub>T</sub>
- Voltage at Termination = V<sub>T</sub>

FIGURE 1.3-5b. Reflections Due to Impedance Mismatching

#### Line Driving and

#### Termination (Continued)

There are several termination schemes which may be used. Included are series, parallel, AC parallel, and Thevenin terminations. AC parallel and series terminations are the most useful for low power applications since they do not consume any DC power. Parallel and Thevenin terminations experience high DC power consumption.

#### **SERIES TERMINATIONS**

Series terminations are most useful in high-speed applications where most of the loads are at the far end of the line or especially for single point loads. Loads that are between the driver and the end of the line will receive a two-step waveform. The first step will be the incident wave, Vi. The amplitude is dependent upon the output impedance of the driver, the value of the series resistor, and the impedance of the line according to the formula

$$V_i = V_{DD} \bullet Z'_o/(Z'_o + R_S + Z_S)$$

The amplitude will be one-half the voltage swing if RS (the series resistor) plus the output impedance (ZS) of the driver is equal to the line impedance. ZS for 'LVQ is approximately  $17\Omega$ . The second step of the waveform is the reflection from the end of the line and will have an amplitude equal to that of the first step. All devices on the line will receive a valid level only after the wave has propagated down the line and returned to the driver. Therefore, all inputs will see the full voltage swing within two times the delay of the line.

#### PARALLEL TERMINATION

Parallel terminations are not generally recommended for CMOS circuits due to their power consumption, which can exceed the power consumption of the logic itself. The power consumption of parallel terminations is a function of the resistor value and the duty cycle of the signal. In addition, parallel termination tends to bias the output levels of the driver towards either VDD or ground. While this feature is not desirable for driving CMOS inputs, it can be useful for driving TTL inputs.

#### **AC PARALLEL TERMINATION**

AC parallel terminations work well for applications where the delays caused by series terminations are unacceptable. The terminating effects of AC parallel terminations are similar to the effects of standard parallel terminations. The major difference is that the capacitor blocks any DC current path and helps to reduce power consumption.

#### Thevenin Termination

Thevenin terminations are also not generally recommended due to their power consumption. Like parallel termination, a DC path to ground is created by the terminating resistors. The power consumption of a Thevenin termination, though, will generally not be a function of the signal duty cycle. Thevenin terminations are more applicable for driving CMOS inputs because they do not bias the output levels as paralleled terminations do. It should be noted that lines with Thevenin terminations should not be left floating since this will cause the input levels to float between VDD or ground, increasing power consumption.

> ■ Parallel: ■ Thevenin:

Resistor =  $Z_0$ 

Resistor =  $2 \times Z_0$ Resistor =  $Z_0 - Z_{out}$ 

Series:

Resistor =  $Z_0$ 

Capacitor =  $C \ge \frac{3\pi}{Z_0}$ 

FIGURE 1.3-6b. Suggested Termination Values



TL/F/10974-08

FIGURE 1.3-6c. LVQ IDD vs Termination



#### Thevenin Termination (Continued)

LVQ circuits have been designed to drive  $75\Omega$  transmission lines over the full commercial temperature range. This is guaranteed by the specified dynamic drive capability of 36 mA source and 25 mA sink current. This ensures incident wave switching on  $75\Omega$  transmission lines and is consistent with the 3 ns rated edge transition time.

LVQ product inputs take advantage of high output levels to deliver the maximum noise immunity to the system designer.  $V_{IH}$  and  $V_{IL}$  are specified at 2.0V and 0.8V respectively. The corresponding output levels,  $V_{OH}$  and  $V_{OL}$ , are specified to be within 0.1V of the rails, of which the output is sourcing or sinking 50  $\mu\text{A}$  or less. These noise margins are outlined in Figure 1.3-7.



FIGURE 1.3-7, LVQ Input Threshold

#### **CMOS Bus Loading**

CMOS logic devices have clamp diodes from all inputs and outputs to  $V_{DD}$  and ground. While these diodes increase system reliability by damping out undershoot and overshoot noise, they can cause problems if power is lost.

Figure 1.3-8 exemplifies the situation when power is removed. Any input driven above the  $V_{DD}$  pin will forward-bias the clamp diode. Current can then flow into the device, and out  $V_{DD}$  or any output that is HIGH. Depending upon the system, this current,  $I_{IN}$ , can be quite high, and may not allow the bus voltage to reach a valid HIGH state. One possible solution to eliminate this problem is to place a series resistor in the line. Another possible solution would be to ensure that the output enable input is inactive, preventing the outputs from turning on and loading down the bus. This may be accomplished by hardwiring a 4.7 kΩ pull-up resistor to the  $V_{DD}$  pin of the LVQ device.



FIGURE 1.3-8. Noise Effects

#### **Noise Effects**

LVQ offers excellent noise immunity. With input thresholds specified at 2.0V and 0.8V and outputs that drive to within 100 mV of the rails, LVQ devices offer noise margins approaching 30% of VpD. At 3.3V VpD, LVQ specified input and output levels give almost 1.0V of noise margin for both ground- and VpD-born noise. With realistic input thresholds closer to 50% of VpD, the actual margins approach 1.5V.

However, even the most advanced technology cannot alone eliminate noise problems. Good circuit board layout techniques are essential to take full advantage of the performance of LVQ circuits.

Well-designed circuit boards also help eliminate manufacturing and testing problems.

Another recommended practice is to segment the board into a high-speed area, a medium-speed area and a low-speed area. The circuit areas with high current requirements (i.e., buffer circuits and high-speed logic) should be as close to the power supplies as possible; low-speed circuit areas can be furthest away.

Decoupling capacitors should be adjacent to all buffer chips; they should be distributed throughout the logic: one capacitor per chip. Transmission lines need to be terminated to keep reflections minimal. To minimize crosstalk, long signal lines should not be close together.

#### Crosstalk

The problem of crosstalk and how to deal with it is becoming more important as system performance and board densities increase. Crosstalk is the coupling of signals from one line to another. The amplitude of the noise generated on the nactive line is directly related to the edge rates of the signal on the active line, the proximity of the two lines and the distance that the two lines are adjacent.

Crosstalk has two basic causes. Forward crosstalk, *Figures 1.3-9b* and *1.3-9d*, is caused by the wavefront propagating down the printed circuit trace at two different velocities. This difference in velocities is due to the difference in the dielectric constants of air ( $\epsilon_{\rm f}=1.0$ ) and epoxy glass ( $\epsilon_{\rm f}=4.7$ ).

#### Crosstalk (Continued)

As the wave propagates down the trace, this difference in velocities will cause one edge to reach the end before the other. This delay is the cause of forward crosstalk; it increases with longer trace length, so consequently the magnitude of forward crosstalk will increase with distance.

Reverse crosstalk, *Figures 1.3-9c* and *1.3-9e*, is caused by the mutual inductance and capacitance between the lines

which is a transformer action. Reverse crosstalk increases linearly with distance up to a critical length. This critical length is the distance that the signal can travel during its rise or fall time.

Although crosstalk cannot be totally eliminated, there are some design techniques that can reduce system problems resulting from crosstalk. LVQ's AC noise margins, shown in Figure 1.3-10b, show the immunity to everyday noise which can effect system reliability.



TL/F/10974-11

■ Two parallel signal lines provide mutual inductance and shunt capacitance.

FIGURE 1.3-9a. Where Does Crosstalk Take Place?

A control to the control of the control of

#### Crosstalk (Continued)



- Current through the Characteristic Inductance of Transmission Line = I<sub>L</sub>
- Capacitively Coupled Current = I<sub>C</sub> = -C dV<sub>i</sub>/dt
- Mutually Induced Current = I<sub>M</sub> = mI<sub>L</sub>
- Forward Crosstalk Current = I<sub>CF</sub>
- $\blacksquare$  As the active signal, V<sub>i</sub>, propagates from A to B a negative-going spike, V<sub>f</sub>, propagates from C to D, coincident with V<sub>i</sub>.



TL/F/10974-13

FIGURE 1.3-9b. Forward Crosstalk-Refresher



- Current through the Characteristic Inductance of Transmission Line = I<sub>L</sub>
- Capacitively Coupled Current = I<sub>C</sub> = -C dV<sub>i</sub>/dt
- Mutually Induced Current = I<sub>M</sub> = ml<sub>L</sub>
- Reverse Crosstalk Current = I<sub>CR</sub>
- As the active signal, V<sub>i</sub>, propagates from A to B a positive pulse appears at C for a duration twice the coupled line delay T.



TL/F/10974-15

FIGURE 1.3-9c. Reverse Crosstalk-Refresher





This figure shows traces taken on a test fixture designed to exaggerate the amplitude of crosstalk pulses.

FIGURE 1.3-9d. Forward Crosstalk on PCB Traces

TL/F/10974-16

TL/F/10974-17



This figure shows traces taken on a test fixture designed to exaggerate the amplitude of crosstalk pulses. FIGURE 1.3-9e. Reverse Crosstalk on PCB Traces

#### Crosstalk (Continued)







FIGURE 1.3-9f. Partially Coupled Lines



TL/F/10974-22 FIGURE 1.3-10a. High Noise Margin



TL/F/10974-21

FIGURE 1.3-10b. LVQ High Noise Margin

#### Crosstalk (Continued)



TL/F/10974-25
FIGURE 1.3-10c. Low Noise Margin

TL/F/10974-24

TL/F/10974-26

#### FIGURE 1.3-10d. FACT AC/ACQ Low Noise Margin

In any design, the distance that lines run adjacent to each other should be kept as short as possible. The best situation is when the lines are perpendicular to each other. For those situations where lines must run parallel, the effects of cross-

talk can be minimized by line termination. Terminating a line in its characteristic impedance reduces the amplitude of an initial crosstalk pulse by 50%. Terminating the line will also reduce the amount of ringing. Crosstalk problems can also be reduced by moving lines further apart or by inserting ground lines or planes between them.



FIGURE 1.3-11a. Recommended Crosstalk—Avoidance Structure



- Minimize parallel trace lengths
- Maximize distance "S" between traces to minimize crosstalk
- Add ground trace between signal traces
- Minimize distance h to keep line impedance low

TL/F/10974-27

FIGURE 1.3-11b. PCB Layout Tips for Crosstalk Avoidance

#### **Decoupling Requirements**

National Semiconductor Advanced CMOS, as with other high-performance, high-drive logic families, has special decoupling and printed circuit board layout requirements. Adhering to these requirements will ensure the maximum advantages are gained with LVQ products.

Local high frequency decoupling is required to supply power to the chip when it is transitioning from a LOW to HIGH value. This power is necessary to charge the load capacitance or drive a line impedance. *Figure 1.3-12* displays various V<sub>DD</sub> and ground layout schemes along with associated impedances.

For most power distribution networks, the typical impedance is between  $100\Omega$  and  $150\Omega$ . This impedance appears in series with the load impedance and will cause a droop in the  $V_{DD}$  at the part. This limits the available voltage swing at the local node, unless some form of decoupling is used. This drooping of rails will cause the rise and fall times to become elongated. Consider the example described in  $\emph{Figure 1.3-13}$  to calculate the amount of decoupling necessary. This cir-

cuit utilizes an LVQ244 driving a 150 $\Omega$  bus from a point somewhere in the middle.



FIGURE 1.3-13. Octal Buffer Driving a 150 $\Omega$  Bus



FIGURE 1.3-12. Power Distribution Impedances

#### **Decoupling Requirements (Continued)**

Being in the middle of the bus, the driver will see two 150 $\Omega$ loads in parallel, or an effective impedance of  $75\Omega$ . To switch the line from rail to rail, a drive of 37 mA is needed; more than 300 mA will be required if all eight lines switch at once. This instantaneous current requirement will generate a voltage drop across the impedance of the power lines, causing the actual V<sub>DD</sub> at the chip to droop. This droop limits the voltage swing available to the driver. The net effect of the voltage droop will lengthen device rise and fall times and slow system operation. A local decoupling capacitor is required to act as a low impedance supply for the driver chip during high current conditions. It will maintain the voltage within acceptable limits and keep rise and fall times to a minimum. The necessary values for decoupling capacitors can be calculated with the formula given in Figure 1.3-14.

In this example, if the  $V_{DD}$  droop is to be kept below 20 mV and the edge rate equals 4 ns, a 0.10  $\mu F$  capacitor is needed

It is good practice to distribute decoupling capacitors evenly through the logic, placing one capacitor for every package.



Select C<sub>B</sub> ≥ 0.10 µF

FIGURE 1.3-14. Formula for Calculating Decoupling Capacitors

#### Capacitor Types

Decoupling capacitors need to be of the high K ceramic type with low equivalent series resistance (ESR), consisting primarily of series inductance and series resistance. Capacitors using 5ZU dielectric have suitable properties and make a good choice for decoupling capacitors; they offer minimum cost and effective performance.



TL/F/10974-32

- Need to decouple board at the point of power supply entry
- This capacitor (A) will smooth low frequency bulk switching noise
- A large value electrolytic capacitor is typically used (50 μF-100 μF)

FIGURE 1.3-15. Board-Level Decoupling Capacitor

#### **Electromagnetic Interference**

One of the features of advanced CMOS is its fast output edge rates. For the first time a non-ECL logic family is capable of switching outputs at ECL speeds. In fact, advanced CMOS edge rates exceed that of ECL. ECL outputs typically swing 900 mV in 700 ps, translating into an edge rate of 1.3 V/ns. Advanced CMOS outputs, on the other hand, swing 5.0V in approximately 3.0 ns, translating into an edge rate of 1.6 V/ns. Logic families driving at these speeds, however, are more prone to generate higher levels of system noise. Electronic systems using advanced CMOS logic, as with any other high performance logic system, require a higher level of design considerations.

One element of system noise that will be discussed here is referred to as Electromagnetic Interference, or EMI. The level of EMI generated from a system can be greatly reduced with the use of proper Electromagnetic Compatibility (EMC) design techniques. These design considerations begin at the circuit board level and continue through the system level to the enclosures themselves; EMC needs to be a concern at the initial system design stage.

#### WHAT IS EMI/RFI?

Electromagnetic Interference, or EMI, is an electrical phenomenon where electric field energy and magnetic field energy are transmitted from one source to create interference of transmitted and/or received signals from another source. This may result in the information becoming distorted.

EMI can be an issue of emissions, that is, energy radiated from one system to another or within the same system. It can also be an issue of susceptibility, from high powered microwave signals or nuclear EMP (Electromagnetic Pulse)—an issue more applicable in the military arena than commercial. While this section will specifically address radiated energy, many comments may also apply to susceptibility.

#### SOURCES OF ELECTROMAGNETIC INTERFERENCE

EMI generation in an electronic system may result from several sources. All mediums of signal transmission—from the signal origin to its destination—are possible sources of radiated EMI. Understanding how each medium—including ICs, coaxial cables, and connectors—can radiate EMI is paramount in effective, high performance system design.

As Figure 1.3-16 illustrates, EMI in a typical electronic circuit is generated by a current flowing in some current path configured within the circuit. These paths can be either V<sub>DD</sub>-to-GND loops or output transmission lines. The propagating current pulse creates magnetic field energy, while the voltage drop across the loop area creates electric field energy. The current path material itself acts as an antenna radiating—or receiving—both the electric and magnetic fields.

EMI generation is a function of several factors. Transmitted signal frequency, duty cycle, edge rate, and output voltage swings are the major factors of the resultant EMI levels. Figure 1.3-17 illustrates a generalized Fourier transformation of the transmitted signal from the time domain to the

frequency domain. To think in terms of EMI, one must think in terms of the frequency domain. This illustration helps to realize the role of the time domain signal components in the frequency domain. Notice that as the signal's period decreases, duty cycle decreases, or rise/fall time decreases that the radiated bandwidth increases.

On the circuit level, in addition to the signal component factors mentioned earlier, radiating area, and the resultant antenna's radiating efficiency also play an important role in EMI generation. Also, current spikes, power line noise, and output ringing caused by outputs switching also contribute to the overall EMI. Good design techniques that moderate this noise will play a major role in minimizing radiated EMI.

#### **OVERALL SYSTEM EMI**

System EMI is a function of the current loop area. Some of the largest loop areas in a system consist of circuit board signal transmission lines, backplane transmission lines, and I/O cables. The current loop areas of the integrated circuit packages—V<sub>DD</sub>-to-GND loops—are small in comparison to those of the transmission lines and I/O cables. Differences in IC package pinout schemes are much less noticeable in terms of overall system radiated EMI.

The formula used to model the maximum electric field is listed below. This formula takes into account the antenna dimension and efficiency as well as the basic signal components.

$$|E|_{Max} = \frac{1.32 \times 10^{-3} \bullet I \bullet A \bullet Freq^2}{D} \left[ 1 + \left(\frac{\lambda}{2} \, \pi D\right)^2 \, \right]^{1/2} \frac{\mu V}{m}$$

where,

 $|\mathsf{E}|_{\text{Max}}$  is the maximum E-field in the plane of the loop

I is the current amplitude in milliamps

A is the antenna area in square cm

 $\lambda$  is the wavelength at the frequency of interest

D is the observation distance in meters

Freq is the frequency in MHz

and the perimeter of the loop  $P \ll \lambda$ .

Figure 1.3-18 illustrates lab measurements of radiated emissions from a test board populated with FACT and LVQ logic. The device under test is driving a similar device across 26 cm of printed circuit board trace.

At higher frequencies where, for example, quarter wavelengths approach the lengths of transmission lines common in typical backplanes and plug-in cards, LVQ radiates substantially less EMI than other ACMOS logic.

#### **CIRCUIT BOARD DESIGN CONSIDERATIONS**

Original equipment manufacturers cannot afford to fail electromagnetic emissions tests. Since these tests are measured outside of the system, precautions to shield the enclosures, I/O cables, and connections are paramount. However, EMI within a system may also cause errors in data trans-

#### **Electromagnetic Interference** (Continued)

mission or unreliable system operation. Therefore, good EMC design techniques at the circuit board level are just as necessary.

Designing a system free of all EMI is an overwhelming task. However, considering the following design recommendations at the circuit board level forms a good foundation on which to design a system with good EMC.

- The use of multilayer printed circuit board is a virtual necessity. Two-sided printed circuit board and wire-wrap boards provide no shielding of EMI. Two-sided boards also do not allow the use of power and ground planes. Instead they require the use of high impedance power and ground traces. Planes provide impedances several orders of magnitude lower than that of traces, reducing transient voltage drops in the power distribution and return loops. As a result of these lower voltage drops, power supply induced EMI can also be reduced.
- In addition to the reduced impedance, these power and ground planes have an inherent EMI shielding effect that the large areas of copper provide. With the use of striplines or signal transmission lines sandwiched between the power and ground planes, the designer can take full advantage of the planes' shielding capabilities. To maximize this shielding effect, keep the power and ground plane areas as homogeneous as possible.
- Since plastic provides no EMI shielding, and sockets of any profile provide plenty of lead length, ICs should be soldered directly to the board. Solder power and ground pins directly to the power and ground planes, respectively. Minimize the IC and associated component lead lengths wherever possible.
- Minimizing the number of simultaneously switching outputs will also help to moderate the current pulse amplitude and output ringing.
- Terminating signal traces longer than 8 inches (typical) will minimize reflections and ringing due to those reflections.
- Avoid capacitively coupling signals from one transmission line to another—crosstalk—by avoiding long parallel signal transmission lines. If parallel transmission lines are unavailable, maximize the distance between the two lines, or insert a ground trace. Minimizing the spacing between the signal plane and ground plane will also help reduce crosstalk. For more details, see section on Crosstalk.

#### POWER SUPPLY DECOUPLING CONSIDERATIONS

Much of a system's radiated EMI may originate from the power supply itself. Propagation of power supply noise throughout a system is a very undersirable situation in any respect, including EMI. Suppression of this power supply noise is highly recommended. Decoupling the power supply at every level, from the system supply distribution network, down to the individual IC, is also a necessity when designing for low noise—and low EMI.

 On the system level, the use of a tantalum or aluminum electrolytic capacitor in the power supply distribution network is recommended.

- Decoupling the power supply at the point of entry onto the printed circuit board is also highly recommended.
   The use of a low equivalent series inductance, or ESL, multilayer ceramic capacitor, 50 μF to 100 μF, provides good low to medium frequency filtering and EMI suppression
- To further suppress power supply noise and associated EMI throughout the circuit board itself, the use of a low ESL chip capacitor for each IC is highly recommended. Because the location of any transient noise on a power or ground plane would be impossible to predict, and the IC density of different circuit boards vary dramatically, every IC on these circuit boards should be adequately decoupled. A 0.10 μF chip capacitor, located as close to each ground pin as possible, will provide good high frequency power supply noise filtering and added EMI suppression.

#### **BACKPLANE CONSIDERATIONS**

The above discussion emphasized design techniques for printed circuit boards. However, because the backplane may, and usually does, consist of several long signal transmission lines, the same low noise design techniques should be used.

- Multilayer board techniques should also be applied to the backplane. If possible, these transmission lines should be shielded individually. This would allow for a denser parallel layout of transmission lines as well as providing good EMC.
- Use multiple ground and power connections from the backplane to the circuit boards' power and ground planes to minimize the connection impedance. This will help to further suppress any source of power supply generated EMI.

#### SYSTEM CONSIDERATIONS

One of the major sources of radiated system EMI are the edge connectors, I/O cables, and their associated connectors.

- Use care to ensure that, not only the cables are shielded and the shield properly grounded, but that the shield totally envelopes both the cable and its connectors. The shield should seat firmly into a grounded chassis and touch the chassis a full 360° around the connection. An open ended cable or an improperly grounded connector shield will be a prime suspect for out-of-spec EMI emissions and should be avoided. Use shielded coaxial cables whenever possible. If ribbon cable is preferred, shield all ribbon cables with commercially available ribbon cable shielding. Again, ensure that this shield is properly attached to the connector shield by a full 360°.
- In choosing or designing the enclosure for the system, minimize the number of openings in the enclosure. Since high performance logic now deals with smaller wavelengths than the older technologies, enclosure opening sizes should also be considered. Keep openings as small as possible. If openings are necessary (displays, controls, fans, etc.) there are commercially available accessories that offer good built-in EMI shielding.
- If access panels are necessary, ensure that these panels are properly sealed with some sort of shielding material (gaskets, copper brushes, etc.).
- Of course, the enclosure itself should be of a material that provides good shielding against electric fields.

#### **Electromagnetic Interference (Continued)**



FIGURE 1.3-16. EMI is Generated by a Current Flowing along Some Path (Loop)



TL/F/10974-34

TL/F/10974-35

TL/F/10974-33

T - Poriod

Pulse Width HIGH

■ T = Period

A = Amplitude

#### Frequency Domain: Worst-Case Upper Bound Approximation

Amplitude (dB)
Linear scale

2Ab

Slope = -20 dB/decade

Slope = -40 dB/decade

Frequency
(Hertz)
Log Scale

f₁ = 1st Breakpointf₂ = 2nd Breakpoint

 $\bullet \delta = \text{Duty Cycle} = \tau/T$ 

1

FIGURE 1.3-17. Time Domain to Frequency Domain Conversion

1-41

#### **Electromagnetic Interference** (Continued)



FIGURE 1.3-18a. Radiation—LVQ versus ACT244

TL/F/10974-36

#### Testing Advanced CMOS Devices with I/O Pins

There are more and more CMOS families becoming available which can replace TTL circuits. Although testing these new CMOS units with programs and fixtures which were developed for bipolar devices will yield acceptable results most of the time, there are some cases where this approach will cause the test engineer problems.

Such is the case with parts that have a bidirectional pin, exemplified by the '245 Octal Transceiver. If the proper testing methods are not followed, these types of parts may not pass those tests for I<sub>DD</sub> and input leakage currents, even when there is no fault with the devices.

CMOS circuits, unlike their bipolar counterparts, have static  $I_{DD}$  specification orders of magnitude less than standard load currents. Most CMOS  $I_{DD}$  specifications are usually less than 100  $\mu\text{A}.$  When conducting an  $I_{DD}$  test, greater care must be taken so that other currents will not mask the actual  $I_{DD}$  of the device. These currents are usually sourced from the inputs and outputs.

Since the static  $I_{DD}$  requirements of CMOS devices are so low, output load currents must be prevented from masking the current load of the device during an  $I_{DD}$  test. Even a standard  $500\Omega$  load resistor will sink 6 mA at 3V, which is more than twice the  $I_{DD}$  level being tested. Thus, most manufacturers will specify that all outputs must be unloaded during  $I_{DD}$  tests.

Another area of concern is identified when considering the inputs of the device. When the input is in the transition region,  $I_{DD}$  can be several orders of magnitude greater than the specification. When the input voltage is in the transition region, both the n-channel and the p-channel transistors in the input totem-pole structure will be slightly ON, and a conduction is created from  $V_{DD}$  to ground. This conduction path

# Testing Advanced CMOS Devices with I/O Pins (Continued)

leads to the increased  $I_{DD}$  current seen in the  $I_{DD}$  vs  $V_{IN}$  curve. When the input is at either rail, the input structure no longer conducts. Most  $I_{DD}$  testing is done with all of the inputs tied to either  $V_{DD}$  or ground. If the inputs are allowed to float, they will typically float to the middle of the transition region, and the input structure will conduct an order of magnitude more current than the actual  $I_{DD}$  of the device under test which is being measured by the tester.

When testing the  $I_{DD}$  of an LVQ245, problems can arise depending upon how the test is conducted. Note the structure of the '245's I/O pins illustrated below.



FIGURE 1.3-22. '245 I/O Structure

Each I/O pin is connected to both an input device and an output device. The pin can be viewed as having three states: input, output and output disabled. However, only two states actually exist.

The pin is either an input or an output. When testing the  $I_{DD}$  of the device, the pins selected as outputs by the T/R signal must either be enabled and left open or be disabled and tied to either rail. If the output device is disabled and allowed to float, the input device will also float, and an excessive amount of current will flow from  $V_{DD}$  to ground. A simple rule to follow is to treat any output which is disabled as an input. This will help insure the integrity of an  $I_{DD}$  test.

Another area which might precipitate problems is the measurement of the leakages on I/O pins. The I/O pin internal structure is depicted below.

The pin is internally connected to both an input device and an output device; the limit for a leakage test must be the combined  $I_{IN}$  specification of the input and the  $I_{OZ}$  specification of the output. This combined leakage test is defined as IOZ<sub>T</sub>. For LVQ devices,  $I_{IN}$  is specified at  $\pm 1~\mu A$  while  $I_{OZ}$  is specified at  $\pm 6~\mu A$ . Combining these gives a limit of  $\pm 7~\mu A$  for I/O pins. Usually, I/O pins will show leakages that are less than the  $I_{OZ}$  specification of the output alone.



FIGURE 1.3-23. I/O Pin Internal Structure

Testing CMOS circuits is no more difficult than testing their bipolar counterparts. However, there are some areas of concern that will be new to many test engineers beginning to work with CMOS. Becoming familiar with and understanding these areas of concern prior to creating a test philosophy will avert many problems that might otherwise arise later.

# Testing Disable Times of TRI-STATE® Outputs in a Transmission Line Environment

Traditionally, the disable time of a TRI-STATE buffer has been measured from the 50% point on the disable input, to the ( $V_{OL}+0.3V$ ) or ( $V_{OH}-0.3V$ ) point on the output. On a bench test site, the output waveform is generated by a load capacitor and a pull-up/pull-down resistor. This circuit gives an RC charge/discharge curve as shown below.



FIGURE 1.3-24. Typical Bench TRI-STATE Waveform

ATE test sites generally are unable to duplicate the bench test structure. ATE test loads differ because they are usually programmable and are situated away from the actual device. A commonly used test load is a Wheatstone bridge. The following figure illustrates the Wheatstone bridge test structure when used on the MCT 2000 test-system to duplicate the bench load.



TL/F/10974-40

FIGURE 1.3-25. MCT Wheatstone Bridge Test Load

# Testing Disable Times of TRI-STATE Outputs in a Transmission Line Environment (Continued)

The voltage source provides a pull-up/pull-down voltage while the current sources provide  $I_{OH}$  and  $I_{OL}$ . When devices with slow output slew rates are tested with the ATE load, the resultant waveforms closely approximate the bench waveform, and a high degree of correlation can be achieved. However, when devices with high output slew rates are tested, different results are observed that make correlating tester results with bench results more difficult. This difference is due to the transmission line properties of the test equipment. Most disable tests are preceded by establishing a current flow through the output structure. Typically, these currents will be between 5 mA and 20 mA. The device is then disabled, and a comparator detects when the output has risen to the  $(\mathsf{V}_{\mathsf{OL}} + 0.3\mathsf{V})$  level or fallen to the  $(\mathsf{V}_{\mathsf{OH}} - 0.3\mathsf{V})$  level.

Consider the situation where the connection between the device under test (DUT) and the comparator is a transmission line. Visualize the device output as a switch; the effect is easier to see. There is current flowing through the line, and then the switch is opened. At the device end, the reflection coefficient changes from 0 to 1. This generates a current edge flowing back down the line equal to the current flowing in the line prior to the opening of the switch. This current wave will propagate down the line where it will encounter the high impedance tester load. This will cause the wave to be reflected back down the line toward the DUT. The current wave will continue to reflect in the transmission line until it reaches the voltage applied to the tester load. At this point, the current source impedance decreases and it will dissipate the current. A typical waveshape on a modern ATE is depicted in Figure 1.3-26.



FIGURE 1.3-26. Typical ATE TRI-STATE Waveform

Transmission line theory states the voltage level of this current wave is equal to the current in the line times the impedance of the line. With typical currents as low as 5 mA and impedances of  $50\Omega$  to  $60\Omega$ , this voltage step can be as minimal as 250 mV. If the comparator was programmed to the disable measurement points, it would be looking for a step of approximately 300 mV at 3.0V VDD. Three reflections of the current pulse would be required before the comparator would detect the level. It is this added delay time caused by the transmission line environment of the ATE that may cause parts to fail customer's incoming tests, even though the device meets specifications. The figure below graphically shows this stepout.

Point A represents the typical 50% measurement point on tester driven waveforms. Point B reprsents the point at which the delay time would be measured on a bench test fixture. Point C represents where the delay time could be measured on ATE fixtures. The delay time measured on the ATE fixture can vary from the bench measured delay time to some greater value, depending upon the voltage level that the tester is set. If the voltage level of the tester is close to voltage levels of the plateaus, the results may become non-repeatable.



FIGURE 1.3-27. Measurement Stepout



#### 54LVQ/74LVQ00 Low Voltage Quad 2-Input NAND Gate

#### **General Description**

The 'LVQ00 contains four 2-input NAND gates.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

Ordering Code: See Section 8

#### **Logic Symbol**

### **Connection Diagrams**







TL/F/11341-3

| Pin Names                       | Description |
|---------------------------------|-------------|
| A <sub>n</sub> , B <sub>n</sub> | Inputs      |
| Ō <sub>n</sub>                  | Outputs     |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

DC Input Voltage (V<sub>I</sub>) -0.5V to V<sub>CC</sub> + 0.5V DC Output Diode Current (I<sub>OK</sub>)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA DC Output Voltage ( $V_{O}$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current
per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA
Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

Storage Temperature (T<sub>STG</sub>) -65°C

DC Latch-Up Source or

Sink Current

Sink Current ± 100 mA

Junction Temperature (T,1)

CDIP 175°C
PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

 Supply Voltage (V<sub>CC</sub>)
 3.0V to 3.6V

 'LVQ
 3.0V to 3.6V

 Input Voltage (V<sub>I</sub>)
 0V to V<sub>CC</sub>

 Output Voltage (V<sub>O</sub>)
 0V to V<sub>CC</sub>

 Operating Temperature (T<sub>A</sub>)
 1000 to 1.05%

74LVQ -40°C to +85°C 54LVQ -55°C to +125°C

Minimum Input Edge Rate (ΔV/Δt)

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 3.0V 125 mV/ns

#### **DC Characteristics**

|                 |                                     | ,                      | 74               | LVQ . | 54LVQ                               | 74LVQ                           |       | :                                                                |
|-----------------|-------------------------------------|------------------------|------------------|-------|-------------------------------------|---------------------------------|-------|------------------------------------------------------------------|
| Symbol          | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | +25°C | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                       |
|                 |                                     |                        | Тур              |       | Guaranteed Li                       | ]                               |       |                                                                  |
| VIH             | Minimum High Level<br>Input Voltage | 3.0                    | 1.5              | 2.0   | 2.0                                 | 2.0                             | V     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V             |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5              | 0.8   | 0.8                                 | 0.8                             | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                           |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99             | 2.9   | 2.9                                 | 2.9                             | V     | $I_{OUT} = -50 \mu A$                                            |
|                 | Output Voltage                      | 3.0                    |                  | 2.56  | 2.4                                 | 2.46                            | V     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -12 \text{ mA}$   |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002            | 0.1   | 0.1                                 | 0.1                             | V     | I <sub>OUT</sub> = 50 μA                                         |
|                 | Output Voltage                      | 3.0                    |                  | 0.36  | 0.5                                 | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$ |
| liN             | Maximum Input<br>Leakage Current    | 3.6                    |                  | ±0.1  | ±1.0                                | ±1.0                            | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                           |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### **DC Characteristics**

|                  |                                                 |                        | 741                    | LVQ  | 54LVQ                            | 74LVQ                           |       |                                          |  |
|------------------|-------------------------------------------------|------------------------|------------------------|------|----------------------------------|---------------------------------|-------|------------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                               |  |
|                  |                                                 |                        | Тур                    |      | Guaranteed Li                    | imits                           |       |                                          |  |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6                    |                        |      |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)     |  |
| I <sub>OHD</sub> | Output Current                                  | 3.6                    |                        |      | _                                | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)     |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                        | 2.5  | 50                               | 25                              | μА    | V <sub>IN</sub> = V <sub>CC</sub> or GND |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.6                    | 1.0  |                                  |                                 | ٧     | (Notes 2, 3)                             |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.5                   | -1.0 |                                  |                                 | ٧     | (Notes 2, 3)                             |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.5 2.0                |      |                                  |                                 | ٧     | (Notes 2, 4)                             |  |
| V <sub>ILD</sub> | Maximum Low Level<br>Dynamic Input Voltage      | 3.3                    | 1.5                    | 0.8  |                                  |                                 | ٧     | (Notes 2, 4)                             |  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

|                  |                                        |                          |     | 74LVQ                                            |     | 541                                                          | LVQ  | 74LVQ                                                        |      |       | -           |
|------------------|----------------------------------------|--------------------------|-----|--------------------------------------------------|-----|--------------------------------------------------------------|------|--------------------------------------------------------------|------|-------|-------------|
| Symbol           | Parameter                              | V <sub>CC</sub> *<br>(V) |     | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     | $T_A = -55^{\circ}C$<br>$to + 125^{\circ}C$<br>$C_L = 50 pF$ |      | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|                  |                                        |                          | Min | Тур                                              | Max | Min                                                          | Max  | Min                                                          | Max  | ]     |             |
| t <sub>PLH</sub> | Propagation Delay                      | 3.3                      | 2.0 | 7.0                                              | 9.5 | 1.0                                                          | 11.0 | 2.0                                                          | 10.0 | ns    | 1.2-3,4     |
| t <sub>PHL</sub> | Propagation Delay                      | 3.3                      | 1.5 | 5.5                                              | 8.0 | 1.0                                                          | 9.0  | 1.0                                                          | 8.5  | ns    | 1.2-3,4     |
| toshl,<br>toslh  | Output to Output Skew** Data to Output | 3.3                      |     | 1.0                                              | 1.5 |                                                              |      |                                                              | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage range is 3.3V  $\pm 0.3$ V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 22  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: CPD is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toshi) or LOW to HIGH (toshi). Parameter guaranteed by design.



#### 54LVQ/74LVQ02 Low Voltage Quad 2-Input NOR Gate

#### **General Description**

The 'LVQ02 contains four, 2-input NOR gates.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**







TL/F/11342-3

| Pin Names                       | Description |
|---------------------------------|-------------|
| A <sub>n</sub> , B <sub>n</sub> | Inputs      |
| Ō <sub>n</sub> ⋅                | Outputs     |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )  | -0.5V to $+7.0V$                   |
|------------------------------------|------------------------------------|
| DC Input Diode Current (IIK)       |                                    |
| $V_I = -0.5V$                      | −20 mA                             |
| $V_I = V_{CC} + 0.5V$              | + 20 mA                            |
| DC Input Voltage (V <sub>I</sub> ) | $-0.5V$ to $V_{CC} + 0.5V$         |
| DC Output Diode Current (IOK)      | ,                                  |
| $V_O = -0.5V$                      | −20 mA                             |
| $V_O = V_{CC} + 0.5V$              | + 20 mA                            |
| DC Output Voltage (VO)             | -0.5V to V <sub>CC</sub> $+ 0.5$ V |
| DO 0.44 0                          |                                    |

DC Output Voltage (V<sub>O</sub>) -0.5V to V<sub>CC</sub> + 0.5V

DC Output Source
or Sink Current (I<sub>O</sub>) ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA Storage Temperature ( $T_{STG}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C DC Latch-Up Source or

 Sink Current
 ± 100 mA

 Junction Temperature (T<sub>J</sub>)
 175°C

 PDIP
 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )       |                       |
|-----------------------------------------|-----------------------|
| 'LVQ                                    | 3.0V to 3.6V          |
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )        | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) |                       |
| 74LVQ                                   | -40°C to +85°C        |
| 54LVQ                                   | -55°C to +125°C       |
| Minimum Input Edge Rate (ΔV/Δt)         |                       |
| V <sub>IN</sub> from 0.8V to 2.0V       |                       |
| V <sub>CC</sub> @ 3.0V                  | 125 mV/ns             |

#### **DC Characteristics**

|                  |                                     |                        | 74               | LVQ                                                      | 54LVQ         | 74LVQ                           |       |                                                                |
|------------------|-------------------------------------|------------------------|------------------|----------------------------------------------------------|---------------|---------------------------------|-------|----------------------------------------------------------------|
| Symbol           | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | $T_A = +25^{\circ}C$ $T_A = -55^{\circ}C \text{ to } +1$ |               | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                     |
|                  |                                     |                        | Тур              |                                                          | Guaranteed Li | Guaranteed Limits               |       |                                                                |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage | 3.0                    | 1.5              | 2.0                                                      | 2.0           | 2.0                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                         |
| V <sub>IL.</sub> | Maximum Low Level Input Voltage     | 3.0                    | 1.5              | 0.8                                                      | 0.8           | 0.8                             | V,    | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                         |
| V <sub>OH</sub>  | Minimum High Level                  | 3.0                    | 2.99             | 2.9                                                      | 2.9           | 2.9                             | ٧     | $I_{OUT} = -50 \mu A$                                          |
|                  | Output Voltage                      | 3.0                    |                  | 2.56                                                     | 2.4           | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -12 \text{ mA}$ |
| VOL              | Maximum Low Level                   | 3.0                    | 0.002            | 0.1                                                      | 0.1           | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                       |
|                  | Output Voltage                      | 3.0                    |                  | 0.36                                                     | 0.5           | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$  |
| IN               | Maximum Input<br>Leakage Current    | 3.6                    | į                | ±0.1                                                     | ±1.0          | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                         |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### DC Characteristics (Continued)

|                  |                                                 |                        | 74                     | LVQ  | 54LVQ                            | 74LVQ                           |       |                                          |  |
|------------------|-------------------------------------------------|------------------------|------------------------|------|----------------------------------|---------------------------------|-------|------------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                               |  |
|                  |                                                 |                        | Тур                    |      | Guaranteed L                     | imits                           |       |                                          |  |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6                    |                        |      |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)     |  |
| IOHD             | Output Current                                  | 3.6                    |                        |      |                                  | -25                             | mΑ    | V <sub>OHD</sub> = 2.0V Min (Note 1)     |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    | 5-14<br>1 4 14         | 2.5  | 50 .                             | 25                              | μА    | V <sub>IN</sub> = V <sub>CC</sub> or GND |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.6                    | 1.0  |                                  |                                 | ٧     | (Notes 2 & 3)                            |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.7                   | -1.0 |                                  |                                 | V.    | (Notes 2 & 3)                            |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7                    | 2.0  |                                  |                                 | ٧     | (Notes 2 & 4)                            |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.7                    | 0.8  |                                  |                                 | V :   | (Notes 2 & 4)                            |  |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

|                  |                                        |                          | 74LVQ  T <sub>A</sub> = +25°C  C <sub>L</sub> = 50 pF |     |     | 541                                                            | 54LVQ |                                                              | 74LVQ |       |             |
|------------------|----------------------------------------|--------------------------|-------------------------------------------------------|-----|-----|----------------------------------------------------------------|-------|--------------------------------------------------------------|-------|-------|-------------|
| Symbol           | Parameter                              | V <sub>CC</sub> *<br>(V) |                                                       |     |     | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF |       | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |       | Units | Fig.<br>No. |
|                  |                                        |                          | Min                                                   | Тур | Max | Min                                                            | Max   | Min                                                          | Max   | ]     |             |
| t <sub>PLH</sub> | Propagation Delay                      | 3.3                      | 1.5                                                   | 5.0 | 7.5 | 1.0                                                            | 9.0   | 1.0                                                          | 8.0   | ns    | 1.2-3,4     |
| t <sub>PHL</sub> | Propagation Delay                      | 3.3                      | 1.5                                                   | 5.0 | 7.5 | 1.0                                                            | 9.0   | 1.0                                                          | 8.0   | ns    | 1.2-3,4     |
| toshl,<br>toslh  | Output to Output Skew** Data to Output | 3.3                      |                                                       | 1.0 | 1.5 |                                                                |       |                                                              | 1.5   | ns    | 1.2-19      |

<sup>\*</sup>Voltage range is 3.3V ±0.3V

#### Capacitance

| Symbol                   | Parameter                     | Тур | Units | Conditions      |
|--------------------------|-------------------------------|-----|-------|-----------------|
| C <sub>IN</sub>          | Input Capacitance             | 4.5 | pF    | $V_{CC} = 3.3V$ |
| C <sub>PD</sub> (Note 1) | Power Dissipation Capacitance | 20  | pF    | $V_{CC} = 3.3V$ |

Note 1:  $C_{\mbox{\scriptsize PD}}$  is measured at 10 MHz.

Note 1: Incident wave switching on transmission lines with impedances as low as 750 for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toshi) or LOW to HIGH (toshi). Parameter guaranteed by design.



#### 54LVQ/74LVQ04 Low Voltage Hex Inverter

#### **General Description**

The 'LVQ04 contains six inverters.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

#### Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**







| Pin Names | Description |
|-----------|-------------|
| An        | Inputs      |
| Ōn        | Outputs     |

TL/F/11343-3

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V DC Input Diode Current ( $I_{IK}$ )  $V_I = -0.5V$  -20 mA  $V_I = V_{CC} + 0.5V$  +20 mA

 $V_{\rm I} = V_{\rm CC} + 0.5 V$  + 20 mA DC Input Voltage (V<sub>I</sub>) -0.5V to  $V_{\rm CC} + 0.5 V$ 

DC Output Diode Current (IOK)

 $V_{O} = -0.5V$  -20 mA  $V_{O} = V_{CC} + 0.5V$  +20 mA

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ DC Output Source or Sink Current ( $I_O$ )  $\pm 50$  mA

DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA torage Temperature (T<sub>STG</sub>) -65°C to +150°C

Storage Temperature (T<sub>STG</sub>)
DC Latch-Up Source or

Sink Current ±100 mA

Junction Temperature (T<sub>J</sub>)

CDIP 175°C PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of LVQ circuits outside databook specifications.

# Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

 'LVQ
 3.0V to 3.6V

 Input Voltage (V<sub>I</sub>)
 0V to V<sub>CC</sub>

 Output Voltage (V<sub>O</sub>)
 0V to V<sub>CC</sub>

Operating Temperature (T<sub>A</sub>)

74LVQ -40°C to +85°C 54LVQ -55°C to +125°C

Minimum Input Edge Rate (ΔV/Δt)

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 3.0V 125 mV/ns

**Note:** Plastic DIP packaging is not recommended for applications requiring greater than 2000 temperature cycles from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **DC Characteristics**

|                 |                                     |                        | 74               | LVQ   | 54LVQ                            | 74LVQ                           |       |                                                                   |
|-----------------|-------------------------------------|------------------------|------------------|-------|----------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol          | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | +25°C | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                 |                                     |                        | Тур              |       | Guaranteed Li                    | mits                            |       |                                                                   |
| VIH             | Minimum High Level<br>Input Voltage | 3.0                    | 1.5              | 2.0   | 2.0                              | 2.0                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| VIL             | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5              | 0.8   | 0.8 0.8                          |                                 | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99             | 2.9   | 2.9                              | 2.9                             | ٧     | $I_{OUT} = -50 \mu A$                                             |
|                 | Output Voltage                      | 3.0                    |                  | 2.56  | 2.4                              | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002            | 0.1   | 0.1                              | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
|                 | Output Voltage 3                    |                        |                  | 0.36  | 0.5                              | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current    | 3.6                    |                  | ±0.1  | ±1.0                             | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### **DC Characteristics** (Continued)

|                  |                                                 |                        | 74LVQ |      | 54LVQ                               | 74LVQ                           |       |                                          |
|------------------|-------------------------------------------------|------------------------|-------|------|-------------------------------------|---------------------------------|-------|------------------------------------------|
| Symbol Parameter |                                                 | V <sub>CC</sub><br>(V) |       |      | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                               |
|                  |                                                 |                        | Тур   |      | Guaranteed L                        | imits                           |       |                                          |
| lold             | †Minimum Dynamic                                | 3.6                    |       |      |                                     | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)     |
| I <sub>OHD</sub> | Output Current                                  | 3.6                    |       |      |                                     | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)     |
| lcc              | Maximum Quiescent<br>Supply Current             | 3.6                    |       | 2.5  | 50                                  | 25                              | μΑ    | V <sub>IN</sub> = V <sub>CC</sub> or GND |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.8   | 1.1  |                                     |                                 | v     | (Notes 2 & 3)                            |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.8  | -1.1 | A. Carlotte                         |                                 | ٧     | (Notes 2 & 3)                            |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7   | 2.0  |                                     |                                 | ٧     | (Notes 2 & 4)                            |
| V <sub>ILD</sub> | Maximum Low Level<br>Dynamic Input Voltage      | 3.3                    | 1.6   | 0.8  |                                     |                                 | ٧     | (Notes 2 & 4)                            |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 750 for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold  $(V_{ILD})$  0V to threshold  $(V_{ILD})$  f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

| Symbol           | 1                                      |                          |     | 74LVQ |     | . 541                                            | LVQ  | 741                                                           | _VQ  |                                                            | 1       |       |             |
|------------------|----------------------------------------|--------------------------|-----|-------|-----|--------------------------------------------------|------|---------------------------------------------------------------|------|------------------------------------------------------------|---------|-------|-------------|
|                  | Parameter                              | V <sub>CC</sub> *<br>(V) |     | •••   |     | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |      | $T_A = -40^{\circ}C$<br>$to +85^{\circ}C$<br>$C_L = 50 pF$ |         | Units | Fig.<br>No. |
|                  |                                        | [                        | Min | Тур   | Max | Min                                              | Max  | Min                                                           | Max  |                                                            |         |       |             |
| t <sub>PLH</sub> | Propagation Delay                      | 3.3                      | 1.5 | 4.5   | 9.0 | 1.0                                              | 11.0 | 1.0                                                           | 10.0 | ns                                                         | 1.2-3,4 |       |             |
| t <sub>PHL</sub> | Propagation Delay                      | 3.3                      | 1.5 | 4.5   | 8.5 | 1.0                                              | 10.0 | 1.0                                                           | 9.5  | ns                                                         | 1.2-3,4 |       |             |
| toshl,           | Output to Output Skew** Data to Output | 3.3                      |     | 1.0   | 1.5 |                                                  |      |                                                               | 1.5  | ns                                                         | 1.2-19  |       |             |

<sup>\*</sup>Voltage range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| CiN                         | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 17  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (tosht) or LOW to HIGH (tosth). Parameter guaranteed by design.



#### 54LVQ/74LVQ08 Low Voltage Quad 2-Input AND Gate

#### **General Description**

The 'LVQ08 contains four, 2-input AND gates.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

Ordering Code: See Section 8

#### **Logic Symbols**

# 

# Connection Diagrams





| Pin Names                       | Description |
|---------------------------------|-------------|
| A <sub>n</sub> , B <sub>n</sub> | Inputs      |
| On                              | Outputs     |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                                             | -0.5V to +7.0V                  |
|-------------------------------------------------------------------------------|---------------------------------|
| DC Input Diode Current ( $I_{IK}$ )<br>$V_I = -0.5V$<br>$V_I = V_{CC} + 0.5V$ | 20 mA<br>+- 20 mA               |
| DC Input Voltage (V <sub>I</sub> )                                            | $-0.5V$ to $V_{CC} + 0.5V$      |
| DC Output Diode Current (IOK)                                                 |                                 |
| $V_0 = -0.5V$                                                                 | −20 mA                          |
| $V_O = V_{CC} + 0.5V$                                                         | + 20 mA                         |
| DC Output Voltage (V <sub>O</sub> )                                           | -0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Source                                                              |                                 |
| or Sink Current (I <sub>O</sub> )                                             | ±50 mA                          |
| DC V <sub>CC</sub> or Ground Current                                          |                                 |

DC V<sub>CC</sub> or Ground Current per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>)

Storage Temperature (T<sub>STG</sub>)

DC Latch-Up Source or Sink Current

Junction Temperature (T<sub>J</sub>). CDIP

PDIP

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, remperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )       |                         |
|-----------------------------------------|-------------------------|
| 'LVQ                                    | 3.0V to 3.6V            |
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub>   |
| Output Voltage (V <sub>O</sub> )        | . 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) |                         |
| 74LVQ                                   | -40°C to +85°C          |
| 54LVQ                                   | -55°C to +125°C         |
| Minimum Input Edge Rate (ΔV/Δt)         |                         |
| V <sub>IN</sub> from 0.8V to 2.0V       |                         |
| V <sub>CC</sub> @ 3.0V                  | 125 mV/ns               |

#### **DC Characteristics**

|                  |                                     |                        | 741   | LVQ  | 54LVQ                            | 74LVQ                              |       | ··                                                                |
|------------------|-------------------------------------|------------------------|-------|------|----------------------------------|------------------------------------|-------|-------------------------------------------------------------------|
| Symbol Parameter |                                     | V <sub>CC</sub><br>(V) |       |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> =<br>-40°C to +85°C | Units | Conditions                                                        |
|                  |                                     |                        | Тур   |      | Guaranteed Li                    | mits                               |       |                                                                   |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage | 3.0                    | 1.5   | 2.0  | 2.0 2.0                          |                                    | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5   | 0.8  | 0.8                              | 0.8                                | ٧     | $V_{OUT} = 0.1V$                                                  |
| V <sub>OH</sub>  | Minimum High Level                  | 3.0                    | 2.99  | 2.9  | 2.9                              | 2.9                                | ٧     | $I_{OUT} = -50 \mu\text{A}$                                       |
|                  | Output Voltage                      | 3.0                    |       | 2.56 | 2.4                              | 2.46                               | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low Level                   | 3.0                    | 0.002 | 0.1  | 0.1                              | 0.1                                | ٧     | I <sub>OUT</sub> = 50 μA                                          |
| :                | Output Voltage                      | 3.0                    |       | 0.36 | 0.5                              | 0.44                               | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$     |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current    | 3.6                    |       | ±0.1 | ±1.0                             | ±1.0                               | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

 $\pm 50 \, \text{mA}$ 

± 100 mA

175°C

140°C

-65°C to +150°C

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### **DC Characteristics**

|                  |                                                 |                        | 74LVQ<br>T <sub>A</sub> = +25°C |      | 54LVQ                                | 74LVQ                           |       | Conditions                                  |  |
|------------------|-------------------------------------------------|------------------------|---------------------------------|------|--------------------------------------|---------------------------------|-------|---------------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) |                                 |      | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units |                                             |  |
|                  |                                                 |                        | Тур                             |      | Guaranteed L                         | imits                           |       |                                             |  |
| lold             | †Minimum Dynamic                                | 3.6                    |                                 |      |                                      | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)        |  |
| IOHD             | Output Current                                  | 3.6                    |                                 |      | •                                    | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)        |  |
| lcc              | Maximum Quiescent<br>Supply Current             | 3.6                    | 100                             | 2.5  | 50                                   | 25                              | μА    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.4                             | 0.8  |                                      |                                 | ٧     | (Notes 2 & 3)                               |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.4                            | -0.8 |                                      |                                 | v     | (Notes 2 & 3)                               |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.8                             | 2.0  |                                      |                                 | ٧     | (Notes 2 & 4)                               |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.8                             | 0.8  |                                      |                                 | ٧     | (Notes 2 & 4)                               |  |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

#### AC Electrical Characteristics: See Section 1.2 for waveforms.

|                  |                                        |                          | 74LVQ |                       |     | 54LVQ                                                          |      | 74LVQ                                                        |      |       |             |
|------------------|----------------------------------------|--------------------------|-------|-----------------------|-----|----------------------------------------------------------------|------|--------------------------------------------------------------|------|-------|-------------|
| Symbol           | Parameter                              | V <sub>CC</sub> *<br>(V) |       | A = +25°<br>CL = 50 p |     | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF |      | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|                  |                                        | •                        | Min   | Тур                   | Max | Min                                                            | Max  | Min                                                          | Max  |       |             |
| t <sub>PLH</sub> | Propagation Delay                      | 3.3                      | 1.5   | 7.5                   | 9.5 | 1.0                                                            | 12.5 | 1.0                                                          | 10.0 | ns    | 1.2-3, 4    |
| t <sub>PHL</sub> | Propagation Delay                      | 3.3                      | 1.5   | 7.0                   | 8.5 | 1.0                                                            | 11.5 | 1.0                                                          | 9.0  | ns    | 1.2-3, 4    |
| toshl,<br>toslh  | Output to Output Skew** Data to Output | 3.3                      | ; .   | 1.0                   | 1.5 | + 5                                                            |      |                                                              | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage range is 3.3V  $\pm 0.3$ V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 17  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: CPD is measured at 10 MHz.

Note 1: Incident wave switching on transmission lines with impedances as low as 75 $\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.

# 54LVQ/74LVQ14 Low Voltage Hex Inverter with Schmitt Trigger Input

#### **General Description**

The 'LVQ14 contains six inverter gates each with a Schmitt trigger input. They are capable of transforming slowly changing input signals into sharply defined, jitter-free output signals. In addition, they have a greater noise margin than conventional inverters.

The 'LVQ14 has hysteresis between the positive-going and negative-going input thresholds (typically 1.0V) which is determined internally by transistor ratios and is essentially insensitive to temperature and supply voltage variations.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- lacksquare Guaranteed incident wave switching into 75 $\Omega$

Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**





# Pin Assignment for DIP, Flatpak and SOIC $\begin{array}{c|c} I_0 & 14 \\ \hline 0_0 & 2 \\ \hline 0_1 & 3 \\ \hline 0_1 & 4 \\ \hline 0_2 & 5 \\ \hline 0_2 & 6 \\ \hline 0_1 & 4 \\ \hline 0_2 & 6 \\ \hline 0_2 & 6 \\ \hline 0_3 & 7 \\ \hline 0_1 & 4 \\ \hline 0_2 & 6 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ 10 & 14 \\ \hline 0_2 & 9 \\ 13 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ 14 & 12 \\ \hline 0_2 & 6 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ \hline 0_2 & 12 \\ \hline 0_3 & 9 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ \hline 0_2 & 12 \\ \hline 0_3 & 9 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ \hline 0_2 & 12 \\ \hline 0_3 & 9 \\ \hline 0_3 & 7 \\ \hline 0_1 & 11 \\ \hline 0_2 & 12 \\ \hline 0_3 & 12 \\ \hline 0_4 & 12 \\ \hline 0_5 & 12 \\ \hline 0_7 & 13 \\ \hline 0_7 & 1$



Pin Assignment

TL/F/11345-3

#### **Function Table**

| Input | Output |
|-------|--------|
| Α     | ō      |
| L     | Н      |
| Н.,   | L L    |

| Pin Names      | Description |
|----------------|-------------|
| - In           | Inputs      |
| Ō <sub>n</sub> | Outputs     |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| my and specifications.          |
|---------------------------------|
| -0.5V to $+7.0V$                |
|                                 |
| −20 mA                          |
| + 20 mA                         |
| $-0.5V$ to $V_{CC} + 0.5V$      |
| 277                             |
| −20 mA                          |
| + 20 mA                         |
| $-0.5$ V to to $V_{CC} + 0.5$ V |
|                                 |
| ± 50 mA                         |
|                                 |
| $\pm$ 50 mA                     |
|                                 |

Sink Current
Junction Temperature (T<sub>J</sub>)
CDIP
PDIP

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

-65°C to +150°C

±100 mA

175°C

140°C

# Recommended Operating Conditions

| 00                                                                                         |                                   |
|--------------------------------------------------------------------------------------------|-----------------------------------|
| Supply Voltage (V <sub>CC</sub> ) 'LVQ                                                     | 3.0V to 3.6V                      |
| Input Voltage (V <sub>I</sub> )                                                            | 0V to V <sub>CC</sub>             |
| Output Voltage (VO)                                                                        | 0V to V <sub>CC</sub>             |
| Operating Temperature (T <sub>A</sub> )<br>74LVQ<br>54LVQ                                  | -40°C to +85°C<br>-55°C to +125°C |
| Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) $V_{IN}$ from 0.8V to 2.0V $V_{CC}$ @ 3.0V | 125 mV/ns                         |

#### **DC Characteristics**

Storage Temperature (T<sub>STG</sub>)

DC Latch-Up Source or

|                  |                                      |                        | 74LVQ<br>T <sub>A</sub> = +25°C |      | 54LVQ                                | 74LVQ                           | Units | <u> </u>                                                          |
|------------------|--------------------------------------|------------------------|---------------------------------|------|--------------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol           | Parameter                            | V <sub>CC</sub><br>(V) |                                 |      | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C |       | Conditions                                                        |
| ٠.               |                                      |                        | Тур                             |      | Guaranteed Li                        | mits                            |       |                                                                   |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0                    | 2.99                            | 2.9  | 2.9                                  | 2.9                             | ٧     | I <sub>OUT</sub> = -50 μA                                         |
|                  |                                      | 3.0                    |                                 | 2.56 | 2.4                                  | 2.46                            |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage  | 3.0                    | 0.002                           | 0.1  | 0.1                                  | 0.1                             | ٧.    | I <sub>OUT</sub> = 50 μA                                          |
|                  |                                      | 3.0                    |                                 | 0.36 | 0.5                                  | 0.44                            | V     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 3.6                    |                                 | ±0.1 | ±1.0                                 | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |
| V <sub>t+</sub>  | Maximum Positive<br>Threshold        | 3.0                    |                                 | 2.2  | 2.2                                  | 2.2                             | ٧     | T <sub>A</sub> = Worst Case                                       |
| V <sub>t</sub> _ | Minimum Negative<br>Threshold        | 3.0                    |                                 | 0.5  | 0.5                                  | 0.5                             | ٧     | T <sub>A</sub> = Worst Case                                       |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### **DC Characteristics** (Continued)

|                     | Parameter                                       | V <sub>CC</sub> | 74LVQ T <sub>A</sub> = +25°C |      | 54LVQ                            | 74LVQ                           |       | Conditions                               |  |
|---------------------|-------------------------------------------------|-----------------|------------------------------|------|----------------------------------|---------------------------------|-------|------------------------------------------|--|
| Symbol              |                                                 |                 |                              |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units |                                          |  |
|                     |                                                 |                 | Тур                          |      | Guaranteed Limits                |                                 |       |                                          |  |
| V <sub>h(max)</sub> | Maximum Hysteresis                              | 3.0             |                              | 1.2  | 1.2                              | 1.2                             | >     | T <sub>A</sub> = Worst Case              |  |
| V <sub>h(min)</sub> | Minimum Hysteresis                              | 3.0             |                              | 0.3  | 0.3                              | 0.3                             | ٧     | T <sub>A</sub> = Worst Case              |  |
| lold                | †Minimum Dynamic                                | 3.6             |                              |      |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)     |  |
| lohd                | Output Current                                  | 3.6             |                              |      |                                  | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)     |  |
| Icc                 | Maximum Quiescent<br>Supply Current             | 3.6             |                              | 2.5  | 50                               | 25                              | μΑ    | V <sub>IN</sub> = V <sub>CC</sub> or GND |  |
| V <sub>OLP</sub>    | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3             | 0.9                          | 1.1  |                                  |                                 | ٧     | (Notes 2, 3)                             |  |
| V <sub>OLV</sub>    | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3             | -0.8                         | -1.1 |                                  |                                 | ٧     | (Notes 2, 3)                             |  |
| V <sub>IHD</sub>    | Maximum High Level<br>Dynamic Input Voltage     | 3.3             | 1.9                          | 2.0  |                                  |                                 | ٧     | (Notes 2, 4)                             |  |
| V <sub>ILD</sub>    | Maximum Low Level<br>Dynamic Input Voltage      | 3.3             | 1.3                          | 2.0  |                                  |                                 | ٧     | (Notes 2, 4)                             |  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75 $\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

|                                          |                                              |                          | 74LVQ |                                   |      | 54LVQ |                         | 74LVQ |                         | ·     |             |
|------------------------------------------|----------------------------------------------|--------------------------|-------|-----------------------------------|------|-------|-------------------------|-------|-------------------------|-------|-------------|
| Symbol                                   | Parameter                                    | V <sub>CC</sub> *<br>(V) |       | A = +25°<br>C <sub>L</sub> = 50 p |      | to +  | −55°C<br>125°C<br>50 pF | to +  | −40°C<br>·85°C<br>50 pF | Units | Fig.<br>No. |
|                                          |                                              |                          | Min   | Тур                               | Max  | Min   | Max                     | Min   | Max                     |       |             |
| t <sub>PLH</sub>                         | Propagation Delay                            | 3.3                      | 1.5   | 9.5                               | 13.5 | 1.0   | 16.0                    | 1.5   | 15.0                    | ns    | 1.2-3,4     |
| tpHL                                     | Propagation Delay                            | 3.3                      | 1.5   | 7.5                               | 11.5 | 1.0   | 14.0                    | 1.5   | 13.0                    | ns    | 1.2-3,4     |
| t <sub>OSHL</sub> ,<br>t <sub>OSLH</sub> | Output to Output<br>Skew**<br>Data to Output | 3.3                      |       | 1.0                               | 1.5  |       |                         |       | 1.5                     | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 20  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.



#### 54LVQ/74LVQ32 Low Voltage Quad 2-Input OR Gate

#### **General Description**

The 'LVQ32 contains four, 2-input OR gates.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- $\blacksquare$  Guaranteed incident wave switching into 75 $\Omega$

Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**







TL/F/11346-3

| Pin Names                       | Description |
|---------------------------------|-------------|
| A <sub>n</sub> , B <sub>n</sub> | Inputs      |
| On                              | Outputs     |

125 mV/ns

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

|                                     | , and oppositions.             |
|-------------------------------------|--------------------------------|
| Supply Voltage (V <sub>CC</sub> )   | -0.5V to $+7.0V$               |
| DC Input Diode Current (IIK)        |                                |
| $V_{l} = -0.5V$                     | 20 mA                          |
| $V_I = V_{CC} + 0.5V$               | +20 mA                         |
| DC Input Voltage (V <sub>I</sub> )  | $-0.5V$ to $V_{CC} + 0.5V$     |
| DC Output Diode Current (IOK)       |                                |
| $V_O = -0.5V$                       | 20 mA                          |
| $V_O = V_{CC} + 0.5V$               | + 20 mA                        |
| DC Output Voltage (V <sub>O</sub> ) | $-0.5$ V to to $V_{CC}$ + 0.5V |
| DC Output Source                    |                                |

or Sink Current (I<sub>O</sub>)
DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

DC Latch-Up Source or Sink Current

Junction Temperature (T<sub>J</sub>)
CDIP
PDIP

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# **Recommended Operating Conditions**

V<sub>CC</sub> @ 3.0V

±50 mA

 $\pm\,100~\text{mA}$ 

175°C

140°C

| Supply Voltage (V <sub>CC</sub> )       |                       |
|-----------------------------------------|-----------------------|
| 'LVQ                                    | 3.0V to 3.6V          |
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )        | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) |                       |
| 74LVQ                                   | -40°C to +85°C        |
| 54LVQ                                   | -55°C to +125°C       |
| Minimum Input Edge Rate (ΔV/Δt)         |                       |
| VINI from 0.8V to 2.0V                  |                       |

#### DC Characteristics

| Symbol          | Parameter                            | V <sub>CC</sub><br>(V) | 74LVQ<br>T <sub>A</sub> = +25°C     |      | 54LVQ<br>T <sub>A</sub> =<br>-55°C to + 125°C | 74LVQ<br>T <sub>A</sub> =<br>-40°C to +85°C | Units | Conditions                                                        |
|-----------------|--------------------------------------|------------------------|-------------------------------------|------|-----------------------------------------------|---------------------------------------------|-------|-------------------------------------------------------------------|
|                 |                                      |                        |                                     |      |                                               |                                             |       |                                                                   |
| VIH             |                                      |                        | Minimum High Level<br>Input Voltage | 3.0  | 1.5                                           | 2.0                                         | 2.0   | 2.0                                                               |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage   | 3.0                    | 1.5                                 | 0.8  | 0.8                                           | 0.8                                         | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0                    | 2.99                                | 2.9  | 2.9                                           | 2.9                                         | ٧     | $I_{OUT} = -50 \mu\text{A}$                                       |
|                 |                                      | 3.0                    |                                     | 2.56 | 2.4                                           | 2.46                                        | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | 3.0                    | 0.002                               | 0.1  | 0.1                                           | 0.1                                         |       | I <sub>OUT</sub> = 50 μA                                          |
|                 |                                      | 3.0                    |                                     | 0.36 | 0.5                                           | 0.44                                        | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$     |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current     | 3.6                    |                                     | ±0.1 | ±1.0                                          | ±1.0                                        | μΑ    | $V_{I} = V_{CC}$ , GND                                            |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 74               | LVQ    | 54LVQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 74LVQ |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-------------------------------------------------|------------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>-55°C to + 125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | · ~   | Units | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  | 1 1.                                            |                        | Тур              |        | Guaranteed L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | imits | :     | the state of the s |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6                    |                  |        | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 36    | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| IOHD             | Output Current                                  | 3.6                    |                  |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -25   | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    | 1.55             | 2.5    | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25    | μΑ    | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.5              | 0.8    | 0.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | * *** | ٧     | (Notes 2 & 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.5             | -0.8   | , + .2-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | ٧     | (Notes 2 & 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.9              | 2.0    | und in the second secon |       | V     | (Notes 2 & 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>ILD</sub> | Maximum Low Level<br>Dynamic Input Voltage      | 3.3                    | 1.8              | 0.8    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | V     | (Notes 2 & 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75 $\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

|                  | Parameter                              | V <sub>CC</sub> * | 74LVQ  T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF |     |     | 54LVQ  T <sub>A</sub> = -55°C  to + 125°C  C <sub>L</sub> = 50 pF |       | 74LVQ  T <sub>A</sub> = -40°C  to +85°C  C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|------------------|----------------------------------------|-------------------|------------------------------------------------------|-----|-----|-------------------------------------------------------------------|-------|-----------------------------------------------------------------|------|-------|-------------|
| Symbol           |                                        |                   |                                                      |     |     |                                                                   |       |                                                                 |      |       |             |
|                  |                                        |                   | Min                                                  | Тур | Max | Min                                                               | Max   | Min                                                             | Max  |       |             |
| t <sub>PLH</sub> | Propagation Delay                      | 3.3               | 1.5                                                  | 7.0 | 9.0 | 1.0                                                               | ,12.0 | 1.5                                                             | 10.0 | ns    | 1.2-3, 4    |
| t <sub>PHL</sub> | Propagation Delay                      | 3.3               | 1.5                                                  | 7.0 | 8.5 | 1.0                                                               | 11.5  | 1.0                                                             | 9.0  | ns .  | 1.2-3, 4    |
| toshl,<br>toslh  | Output to Output Skew** Data to Output | 3.3               |                                                      | 1.0 | 1.5 |                                                                   |       |                                                                 | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                     | Тур | Units | Conditions                   |  |
|-----------------------------|-------------------------------|-----|-------|------------------------------|--|
| CiN                         | Input Capacitance             | 4.5 | pF    | V <sub>CC</sub> = 3.3V······ |  |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation Capacitance | 17  | pF    | V <sub>CC</sub> = 3.3V       |  |

Note 1:  $C_{PD}$  is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toshi) or LOW to HIGH (toshi). Parameter guaranteed by design.



#### 54LVQ/74LVQ74 **Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop**

#### **General Description**

The 'LVQ74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q, Q) outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. After the Clock Pulse input threshold voltage has been passed, the Data input is locked out and information present will not be transferred to the outputs until the next rising edge of the Clock Pulse input.

Asynchronous Inputs:

LOW input to SD (Set) sets Q to HIGH level LOW input to CD (Clear) sets Q to LOW level Clear and Set are independent of clock Simultaneous LOW on  $\overline{C}_D$  and  $\overline{S}_D$  makes both Q and  $\overline{Q}$ 

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

Ordering Code: See Section 8

#### **Logic Symbols**



IEEE/IEC

# <u>s</u><sub>D2</sub>. CP2 D<sub>2</sub> · C<sub>D2</sub> TI /F/11347-3

| Pin Names                                                | Description         |
|----------------------------------------------------------|---------------------|
| D <sub>1</sub> , D <sub>2</sub>                          | Data Inputs         |
| CP <sub>1</sub> , CP <sub>2</sub>                        | Clock Pulse Inputs  |
| $\overline{C}_{D1}, \overline{C}_{D2}$                   | Direct Clear Inputs |
| $\overline{\mathbb{S}}_{D1}, \overline{\mathbb{S}}_{D2}$ | Direct Set Inputs   |
| $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$               | Outputs             |

#### **Connection Diagrams**



TL/F/11347-4



Pin Assignment for LCC



TL/F/11347-5

#### Truth Table (Each Half)

|                | Inp        | Outputs |   |       |                  |
|----------------|------------|---------|---|-------|------------------|
| S <sub>D</sub> | <u>C</u> D | СР      | œ | Q     |                  |
| L              | H          | х       | Х | Н     | 7                |
| н              | L          | Х       | X | L     | н                |
| L              | L          | Х       | X | Н     | Н (              |
| н              | Н          |         | Н | Н     | L                |
| н              | Н          |         | L | L     | н                |
| Н              | Н          | L       | X | $Q_0$ | $\overline{Q}_0$ |

- $\begin{array}{ll} H = HIGH \ Voltage \ Level \\ L = LOW \ Voltage \ Level \\ X = Immaterial \\ \nearrow = LOW \ to-HIGH \ Clock \ Transition \\ Q_0(\overline{O}_0) = Previous \ Q(\overline{O}) \ before \ LOW-to-HIGH \ Transition \ of \ Clock \end{array}$

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )  | -0.5V to $+7.0V$           |
|------------------------------------|----------------------------|
| DC Input Diode Current (IIK)       |                            |
| $V_1 = -0.5V$                      | −20 mA                     |
| $V_I = V_{CC} + 0.5V$              | + 20 mA                    |
| DC Input Voltage (V <sub>I</sub> ) | $-0.5V$ to $V_{CC} + 0.5V$ |
| DC Output Diode Current (IOK)      |                            |
| $V_0 = -0.5V$                      | −20 mA                     |
| $V_O = V_{CC} + 0.5V$              | + 20 mA                    |
|                                    |                            |

DC Output Voltage (V<sub>O</sub>) -0.5V to to  $V_{CC} + 0.5$ V DC Output Source  $\pm$  50 mA or Sink Current (IO) DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>)  $\pm 50 \, mA$ Storage Temperature (T<sub>STG</sub>) -65°C to +150°C DC Latch-Up Source or

Sink Current Junction Temperature (T<sub>J</sub>)

CDIP 175°C **PDIP** 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

#### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )       |                       |
|-----------------------------------------|-----------------------|
| 'LVQ                                    | 3.0V to 3.6V          |
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )        | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) |                       |
| 74LVQ                                   | -40°C to +85°C        |
| 54LVQ                                   | -55°C to +125°C       |
| Minimum Input Edge Rate (ΔV/Δt)         |                       |
| V <sub>IN</sub> from 0.8V to 2.0V       |                       |
| V <sub>CC</sub> @ 3.0V                  | 125 mV/ns             |

#### **DC Characteristics**

|                 | Parameter                          |                        | 74LVQ<br>T <sub>A</sub> = +25°C |      | 54LVQ                             | 74LVQ                           |       | ,                                                                  |
|-----------------|------------------------------------|------------------------|---------------------------------|------|-----------------------------------|---------------------------------|-------|--------------------------------------------------------------------|
| Symbol          |                                    | V <sub>CC</sub><br>(V) |                                 |      | T <sub>A</sub> = -55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                         |
|                 |                                    |                        | Тур                             |      | Guaranteed Limits                 |                                 |       |                                                                    |
| V <sub>IH</sub> | Minimum High Level                 | 3.0                    | 1.5                             | 2.0  | 2.0                               | 2.0                             | v     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                             |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage | 3.0                    | 1.5                             | 0.8  | 0.8                               | 0.8                             | v     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                             |
| V <sub>OH</sub> | Minimum High Level                 | 3.0                    | 2.99                            | 2.9  | 2.9                               | 2.9                             | V     | $I_{OUT} = -50 \mu\text{A}$                                        |
|                 | Output Voltage                     | 3.0                    |                                 | 2.56 | 2.4                               | 2.46                            | V     | $*V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level                  | 3.0                    | 0.002                           | 0.1  | 0.1                               | 0.1                             | V     | I <sub>OUT</sub> = 50 μA                                           |
|                 | Output Voltage                     | 3.0                    |                                 | 0.36 | 0.5                               | 0.44                            | • ;   | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$  |
| l <sub>IN</sub> | Maximum Input<br>Leakage Current   | 3.6                    |                                 | ±0.1 | ±1.0                              | ± 1.0                           | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                             |

±100 mA

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 74LVQ T <sub>A</sub> = +25°C |      | 54LVQ                            | 74LVQ                           |       |                                      |  |
|------------------|-------------------------------------------------|------------------------|------------------------------|------|----------------------------------|---------------------------------|-------|--------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) |                              |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                           |  |
|                  |                                                 |                        | Тур                          |      | Guaranteed L                     | mits                            |       |                                      |  |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6                    |                              |      |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1) |  |
| I <sub>OHD</sub> | Output Current                                  | 3.6                    |                              |      |                                  | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1) |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                              | 2.5  | 50                               | 25                              | μА    | $V_{IN} = V_{CC}$ or GND             |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.2                          | 0.8  |                                  |                                 | ٧     | (Notes 2 and 3)                      |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.2                         | -0.8 |                                  |                                 | ٧     | (Notes 2 and 3)                      |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7                          | 2.0  |                                  |                                 | ٧٠    | (Notes 2 and 4)                      |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6                          | 0.8  |                                  |                                 | V     | (Notes 2 and 4)                      |  |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                  | Parameter                                                                                 | V <sub>CC</sub> *<br>(V) | 74LVQ  T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF |      |      | 54LVQ  T <sub>A</sub> = -55°C  to + 125°C  C <sub>L</sub> = 50 pF |      | $74LVQ$ $T_A = -40^{\circ}C$ $to +85^{\circ}C$ $C_L = 50 \text{ pF}$ |      | Units | Fig.<br>No. |
|------------------|-------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------|------|------|-------------------------------------------------------------------|------|----------------------------------------------------------------------|------|-------|-------------|
| Symbol           |                                                                                           |                          |                                                      |      |      |                                                                   |      |                                                                      |      |       |             |
|                  |                                                                                           |                          | Min                                                  | Тур  | Max  | Min                                                               | Max  | Min                                                                  | Max  |       | •           |
| f <sub>max</sub> | Maximum Clock<br>Frequency                                                                | 3.3                      | 100                                                  | 125  |      | 70                                                                |      | 95                                                                   |      | MHz   |             |
| t <sub>PLH</sub> | Propagation Delay $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to $\overline{Q}_n$          | 3.3                      | 3.5                                                  | 8.0  | 12.0 | 1.0                                                               | 13.0 | 2.5                                                                  | 13.0 | ns    | 1.2-3, 4    |
| t <sub>PHL</sub> | Propagation Delay $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to $Q_n$ or $\overline{Q}_n$ | 3.3                      | 4.0                                                  | 10.5 | 12.0 | 1.0                                                               | 14.0 | 3.5                                                                  | 13.5 | ns    | 1.2-3, 4    |
| t <sub>PLH</sub> | Propagation Delay CP <sub>n</sub> to Q <sub>n</sub> or Q n                                | 3.3                      | 4.5                                                  | 8.0  | 13.5 | 1.0                                                               | 17.5 | 4.0                                                                  | 16.0 | ns    | 1.2-3, 4    |
| t <sub>PHL</sub> | Propagation Delay CP <sub>n</sub> to Q <sub>n</sub> or Q n                                | 3.3                      | 3.5                                                  | 8.0  | 14.0 | 1.0                                                               | 13.5 | 3.5                                                                  | 14.5 | ns    | 1.2-3, 4    |
| toshl,<br>toslh  | Output to Output Skew** Data to Output                                                    | 3.3                      |                                                      | 1.0  | 1.5  |                                                                   |      |                                                                      | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage range is 3.3V  $\pm 0.3$ V

Note 1: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ. Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{IHD}$ , 0V to threshold ( $V_{IHD}$ , f = 1 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (tosh) or LOW to HIGH (tosh). Parameter guaranteed by design.

|                  |                                                                              |                          | 741                                              | .VQ | 54LVQ 74LVQ                                                   |                                                            |       |             |
|------------------|------------------------------------------------------------------------------|--------------------------|--------------------------------------------------|-----|---------------------------------------------------------------|------------------------------------------------------------|-------|-------------|
| Symbol           | Parameter                                                                    | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | $T_A = -40^{\circ}C$<br>to $+85^{\circ}C$<br>$C_L = 50 pF$ | Units | Fig.<br>No. |
|                  |                                                                              |                          | Тур                                              |     | Guaranteed Minimum                                            |                                                            |       |             |
| ts               | Set-up Time, HIGH or LOW<br>D <sub>n</sub> to CP <sub>n</sub>                | 3.3                      | 1.5                                              | 4.0 | 5.0                                                           | 4.5                                                        | ns    | 1.2-7       |
| tH               | Hold Time, HIGH or LOW<br>D <sub>n</sub> to CP <sub>n</sub>                  | 3.3                      | -2.0                                             | 0.5 | 0.5                                                           | 0.5                                                        | ns    | 1.2-7       |
| t <sub>W</sub>   | CP <sub>n</sub> or $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$<br>Pulse Width | 3.3                      | 3.0                                              | 5.5 | 8.0                                                           | 7.0                                                        | ns    | 1.2-3       |
| t <sub>rec</sub> | Recovery Time  CDn or SDn to CP                                              | 3.3                      | -2.5                                             | 0   | 0.5                                                           | 0                                                          | ns    | 1.2-3, 7    |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 25  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: CPD is measured at 10 MHz.



#### 54LVQ/74LVQ86 Low Voltage Quad 2-Input Exclusive-OR Gate

#### **General Description**

The 'LVQ86 contains four, 2-input exclusive-OR gates.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- lacktriangle Guaranteed incident wave switching into 75 $\Omega$

Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**







| Pin Names                      | Description |
|--------------------------------|-------------|
| A <sub>0</sub> -A <sub>3</sub> | Inputs      |
| B <sub>0</sub> -B <sub>3</sub> | inputs      |
| O <sub>0</sub> -O <sub>3</sub> | Outputs     |

TL/F/11348-3

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office/Distributors for availability                  | and specifications.          |
|-------------------------------------------------------|------------------------------|
| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to $+7.0V$             |
| DC Input Diode Current (I <sub>IK</sub> )             |                              |
| $V_I = -0.5V$                                         | −20 mA                       |
| $V_I = V_{CC} + 0.5V$                                 | + 20 mA                      |
| DC Input Voltage (V <sub>I</sub> )                    | $-0.5$ V to $V_{CC}+0.5$ V   |
| DC Output Diode Current (IOK)                         |                              |
| $V_O = -0.5V$                                         | -20 mA                       |
| $V_O = V_{CC} + 0.5V$                                 | + 20 mA                      |
| DC Output Voltage (V <sub>O</sub> )                   | $-0.5$ V to $V_{CC} + 0.5$ V |
| DC Output Source                                      |                              |
| or Sink Current (IO)                                  | ±50 mA                       |
| DC V <sub>CC</sub> or Ground Current                  |                              |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ± 50 mA                      |
| Storage Temperature (T <sub>STG</sub> )               | -65°C to +150°C              |
| DC Latch-Up Source or                                 |                              |
| Sink Current                                          | ± 100 mA                     |
| Junction Temperature (T <sub>1</sub> )                |                              |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> ) |                       |
|-----------------------------------|-----------------------|
| 'LVQ                              | 3.0V to 3.6V          |
| Input Voltage (V <sub>I</sub> )   | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )  | 0V to V <sub>CC</sub> |
| Operating Temperature (TA)        |                       |
| 74LVQ                             | -40°C to +85°C        |
| 54LVQ                             | -55°C to +125°C       |
| Minimum Input Edge Rate (ΔV/Δt)   |                       |
| V <sub>IN</sub> from 0.8V to 2.0V |                       |
| V <sub>CC</sub> @ 3.0V            | 125 mV/ns             |

#### **DC Characteristics**

CDIP PDIP

|                 | :                                   |                        | 74L                   | .vQ  | 54LVQ                            | 74LVQ                           |       |                                                                   |
|-----------------|-------------------------------------|------------------------|-----------------------|------|----------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol          | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                 |                                     |                        | Тур                   |      | Guaranteed L                     | imits                           |       |                                                                   |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0                    | 1.5                   | 2.0  | 2.0                              | 2.0                             | v     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5                   | 0.8  | 0.8                              | 0.8                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99                  | 2.9  | 2.9                              | 2.9                             | ٧     | $I_{OUT} = -50 \mu A$                                             |
|                 | Output Voltage                      | 3.0                    |                       | 2.56 | 2.4                              | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002                 | 0.1  | 0.1                              | 0.1                             | V     | $I_{OUT} = 50 \mu\text{A}$                                        |
|                 | Output Voltage                      | 3.0                    |                       | 0.36 | 0.50                             | 0.44                            |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$     |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current    | 3.6                    |                       | ±0.1 | ±1.0                             | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

175°C

140°C

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 74LVQ T <sub>A</sub> = +25°C |      | 54LVQ                            | 74LVQ                           |              | Conditions                           |  |
|------------------|-------------------------------------------------|------------------------|------------------------------|------|----------------------------------|---------------------------------|--------------|--------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) |                              |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units        |                                      |  |
|                  |                                                 |                        | Тур                          |      | Guaranteed L                     | lmits                           | 1            | and the second                       |  |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6                    |                              |      |                                  | 36                              | mA           | V <sub>OLD</sub> = 0.8V Max (Note 1) |  |
| I <sub>OHD</sub> | Output Current                                  | 3.6                    |                              |      | 1.                               | -25                             | mA           | V <sub>OHD</sub> = 2.0V Min (Note 1) |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                              | 2.5  | 50                               | 25                              | μА           | $V_{IN} = V_{CC}$ or GND             |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.5                          | 0.8  | *                                |                                 | ٧            | (Notes 2, 3)                         |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.5                         | -0.8 |                                  |                                 | <b>V</b> , , | (Notes 2, 3)                         |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.8                          | 2.0  |                                  | . *                             | ٧            | (Notes 2, 4)                         |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.8                          | 0.8  |                                  |                                 | ٧            | (Notes 2, 4)                         |  |

†Maximum test duration 20 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. input-under-test switching: 3.3V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{IHD})$ , f = 1 MHz.

## AC Electrical Characteristics: See Section 1.2 for Waveforms

|                  |                                        | •                 |                                                  | 74LVQ 54LVQ |      | $74LVQ$ $T_A = -40^{\circ}C$ $to +85^{\circ}C$ $C_L = 50 \text{ pF}$ |      | Units | Fig. |                                                               |          |
|------------------|----------------------------------------|-------------------|--------------------------------------------------|-------------|------|----------------------------------------------------------------------|------|-------|------|---------------------------------------------------------------|----------|
| Symbol           | Parameter                              | V <sub>CC</sub> * | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |             |      |                                                                      |      |       |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |          |
|                  |                                        |                   | Min                                              | Тур         | Max  | Min                                                                  | Max  | Min   | Max  |                                                               |          |
| t <sub>PHL</sub> | Propagation Delay<br>Inputs to Outputs | 3.3               | 2.0                                              | 6.0         | 11.5 | 1.0                                                                  | 14.0 | 1.5   | 12.5 | ns                                                            | 1.2-3, 4 |
| t <sub>PLH</sub> | Propagation Delay<br>Inputs to Outputs | 3.3               | 2.0                                              | 6.5         | 11.5 | 1.0                                                                  | 14.0 | 1.5   | 12.5 | ns                                                            | 1.2-3, 4 |
| toshL,<br>toshH  | Output to Output Skew** Data to Output | 3.3               |                                                  | 1.0         | 1.5  |                                                                      |      |       | 1.5  | ns                                                            | 1.2-19   |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                     | Тур | Units | Conditions             |
|-----------------------------|-------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance             | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation Capacitance | 23  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: CPD is measured at 10 MHz.

<sup>\*\*</sup>Skews defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (tosh) or LOW to HIGH (tosh). Parameter guaranteed by design.



#### 54LVQ/74LVQ138 Low Voltage 1-of-8 Decoder/Demultiplexer

#### **General Description**

The 'LVQ138 is a high-speed 1-of-8 decoder/demultiplexer. This device is ideally suited for high-speed bipolar memory chip select address decoding. The multiple input enables allow parallel expansion to a 1-of-24 decoder using just three 'LVQ138 devices or a 1-of-32 decoder using four 'LVQ138 devices and one inverter.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity
- Demultiplexing capability
- Multiple input enable for each expansion
- Active LOW mutually exclusive outputs

Ordering Code: See Section 8

#### **Logic Symbol**

#### **Connection Diagrams**







| Pin Names                         | Description    |
|-----------------------------------|----------------|
| A <sub>0</sub> -A <sub>2</sub>    | Address Inputs |
| E1-E2                             | Enable Inputs  |
| E <sub>3</sub>                    | Enable Input   |
| $\overline{O}_0 - \overline{O}_7$ | Outputs        |





TL/F/11350-3

#### **Functional Description**

The 'LVQ138 high-speed 1-of-8 decoder/demultiplexer accepts three binary weighted inputs (A<sub>0</sub>, A<sub>1</sub>, A<sub>2</sub>) and, when enabled, provides eight mutually exclusive active-LOW outputs ( $\overline{O}_0$ - $\overline{O}_7$ ). The 'LVQ138 features three Enable inputs, two active-LOW ( $\overline{E}_1$ ,  $\overline{E}_2$ ) and one active-HIGH (E<sub>3</sub>). All outputs will be HIGH unless  $\overline{E}_1$  and  $\overline{E}_2$  are LOW and  $\overline{E}_3$  is HIGH. This multiple enable function allows easy parallel ex-

pansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four 'LVQ138 devices and one inverter (see Figure 1). The 'LVQ138 can be used as an 8-output demultiplexer by using one of the active LOW Enable inputs as the data input and the other Enable inputs as strobes. The Enable inputs which are not used must be permanently tied to their appropriate active-HIGH or active-LOW state.

#### **Truth Table**

|                |                | Inp            | uts            |                |                |                |                |                | Out | puts             |                  |                |                |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|------------------|------------------|----------------|----------------|
| Ē <sub>1</sub> | Ē <sub>2</sub> | E <sub>3</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | O <sub>0</sub> | Ō <sub>1</sub> | Ō <sub>2</sub> | Ō₃  | $\overline{O}_4$ | $\overline{O}_5$ | Ō <sub>6</sub> | Ō <sub>7</sub> |
| Н              | X              | х              | Х              | х              | Х              | Н              | Н.             | Η              | Н   | н                | Н                | Н              | н              |
| X              | Н              | x l            | х              | x              | х              | н              | Н              | Н:             | Н   | н                | • Н              | Н              | н              |
| X              | X              | L              | Х              | χ.             | Х              | н              | Н              | Н              | н   | Н                | Н                | н              | н              |
| }              |                |                |                |                |                |                |                |                |     |                  |                  |                |                |
| L :            | L              | H              | L              | L              | · L            | L              | Н              | н              | Н   | H                | Н                | Н              | н              |
| L              | L              | Н              | Н              | L              | L              | · H            | L              | н              | H , | Н                | Н                | H              | н              |
| L              | L              | Н              | L              | Н              | L              | Н              | Н              | L.             | Н   | Н                | Н                | Н              | Н              |
| L              | L              | H ·            | Н              | Н              | L              | Н              | Н -            | Н              | L   | Н                | Н                | н              | н              |
|                |                |                |                |                |                |                |                |                |     |                  | -                |                | ,              |
| L '            | L              | Н              | L              | L              | Н              | H              | Н              | Н              | Н   | L                | Н                | H              | H              |
| L              | L              | Н              | Н              | L              | Н              | н              | Н              | Н              | Н   | Н                | L                | H              | н              |
| L              | L              | Н              | L              | Н              | Н              | Н              | Η.             | Н              | н   | Н                | Н                | L              | н              |
| L              | L              | Н              | Н              | Н              | Н              | Н              | Н              | Н              | Н   | Н                | н                | Н              | L              |

H == HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

#### **Logic Diagram**



TL/F/11350-5

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.



FIGURE 1. Expansion to 1-of-32 Decoding

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )  | -0.5V to $+7.0V$             |
|------------------------------------|------------------------------|
| DC Input Diode Current (IIK)       | 2                            |
| $V_I = -0.5V$                      | −20 mA                       |
| $V_I = V_{CC} + 0.5V$              | +20 mA                       |
| DC Input Voltage (V <sub>I</sub> ) | $-0.5$ V to $V_{CC} + 0.5$ V |
| DC Output Diode Current (IOK)      |                              |
| $V_0 = -0.5V$                      | −20 mA                       |
| $V_O = V_{CC} + 0.5V$              | + 20 mA                      |
| DC Output Voltage (VO)             | $-0.5V$ to $V_{CC} + 0.5V$   |
| DC Output Source                   |                              |

or Sink Current (IO) DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

DC Latch-Up Source or

Sink Current ±300 mA

Junction Temperature (T<sub>J</sub>) CDIP PDIP

175°C 140°C

 $\pm 50 \, \text{mA}$ 

 $\pm$  50 mA

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

#### **Recommended Operating Conditions**

Supply Voltage (V<sub>CC</sub>) 'LVQ 3.0V to 3.6V Input Voltage (V<sub>I</sub>) 0V to V<sub>CC</sub> Output Voltage (VO) 0V to V<sub>CC</sub> Operating Temperature (T<sub>A</sub>) 74LVQ -40°C to +85°C 54LVQ -55°C to +125°C Minimum Input Edge Rate (ΔV/Δt) V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 3.0V 125 mV/ns Note: Plastic DIP packaging is not recommended for applications requiring

greater than 2000 temperature cycles from -40°C to +125°C.

#### DC Characteristics

|                  |                                      |                        | 74               | LVQ    | 54LVQ                                | 74LVQ                           |       |                                                                   |
|------------------|--------------------------------------|------------------------|------------------|--------|--------------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol           | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                  |                                      |                        | Тур              |        | Guaranteed Li                        | mits                            |       |                                                                   |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 3.0                    | 1.5              | 2.0    | 2.0                                  | 2.0                             | V     | $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$                               |
| V <sub>IL</sub>  | Maximum Low Level Input Voltage      | 3.0                    | 1.5              | 0.8    | 0.8                                  | 0.8                             | v     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0                    | 2.99             | 2.9    | 2.9                                  | 2.9                             | ٧     | $I_{OUT} = -50 \mu\text{A}$                                       |
|                  |                                      | 3.0                    |                  | 2.56   | 2.4                                  | 2.46                            | v     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low Level                    | 3.0                    | 0.002            | 0.1    | 0.1                                  | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
|                  | Outut Voltage                        | 3.0                    |                  | 0.36   | 0.50                                 | 0.44                            | v     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$     |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 3.6                    |                  | ±0.1   | ± 1.0                                | ± 1.0                           | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |
| lold             | †Minimum Dynamic                     | 3.6                    |                  |        |                                      | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)                              |
| I <sub>OHD</sub> | Output Current                       | 3.6                    |                  |        |                                      | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)                              |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

| Symbol           | Parameter                                       |                        | 74LVQ<br>T <sub>A</sub> = +25°C |      | 54LVQ                            | 74LVQ                           | Units    |                                             |
|------------------|-------------------------------------------------|------------------------|---------------------------------|------|----------------------------------|---------------------------------|----------|---------------------------------------------|
|                  |                                                 | V <sub>CC</sub><br>(V) |                                 |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C |          | Conditions                                  |
|                  |                                                 |                        | Тур                             |      | Guaranteed Li                    | mits                            |          |                                             |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                                 | 5.0  | 100                              | 50                              | μΑ       | V <sub>IN</sub> = V <sub>CC</sub><br>or GND |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    |                                 | 0.8  |                                  |                                 | <b>V</b> | (Notes 2 & 3)                               |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    |                                 | -0.8 |                                  | £ "                             | ٧        | (Notes 2 & 3)                               |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7                             | 2.0  |                                  |                                 | ·V       | (Notes 2 & 4)                               |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.7                             | 0.8  |                                  |                                 | V        | (Notes 2 & 4)                               |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                  |                                                                            |                          |     | 74LVQ |                                                               | .541   | _VQ                                                  | 741 | _VQ   |             |          |
|------------------|----------------------------------------------------------------------------|--------------------------|-----|-------|---------------------------------------------------------------|--------|------------------------------------------------------|-----|-------|-------------|----------|
| Symbol           | Parameter                                                                  | V <sub>CC</sub> *<br>(V) |     |       | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |        | $T_A = -40^{\circ}C$ $to +85^{\circ}C$ $C_L = 50 pF$ |     | Units | Fig.<br>No. |          |
|                  |                                                                            |                          | Min | Тур   | Max                                                           | . Min. | Max                                                  | Min | Max   |             |          |
| t <sub>PLH</sub> | Propagation Delay<br>A <sub>n</sub> to O <sub>n</sub>                      | 3.3                      | 1.5 | 8.5   | 13.0                                                          | 1.0    | 16.0                                                 | 1.5 | 15.0  | ns          | 1.2-3, 4 |
| t <sub>PHL</sub> | Propagation Delay<br>A <sub>n</sub> to O <sub>n</sub>                      | 3.3                      | 1.5 | 8.0   | 12.5                                                          | 1.0    | 15.0                                                 | 1.5 | 14.0  | ns          | 1.2-3, 4 |
| t <sub>PLH</sub> | Propagation Delay $\overline{E}_1$ or $\overline{E}_2$ to $\overline{O}_n$ | 3.3                      | 1.5 | 11.0  | 15.0                                                          | 1.0    | 16.5                                                 | 1.5 | 16.0  | ns          | 1.2-3, 4 |
| t <sub>PHL</sub> | Propagation Delay<br>E <sub>1</sub> or E <sub>2</sub> to O <sub>n</sub>    | 3.3                      | 1.5 | 9.5   | 13.5                                                          | 1.0    | 15.5                                                 | 1.5 | 15.0  | ns          | 1.2-3, 4 |
| t <sub>PLH</sub> | Propagation Delay E <sub>3</sub> to O <sub>n</sub>                         | 3.3                      | 1.5 | 11.0  | 15.5                                                          | 1.0    | 17.0                                                 | 1.5 | 16.5  | ns          | 1.2-3, 4 |
| t <sub>PHL</sub> | Propagation Delay<br>E <sub>3</sub> to O <sub>n</sub>                      | 3.3                      | 1.5 | 8.5   | 13.0                                                          | 1.0    | 15.0                                                 | 1.5 | 14.0  | ns          | 1.2-3, 4 |
| toshl,<br>toslh  | Output to Output Skew** Data to Output                                     | 3.3                      |     | 1.0   | 1.5                                                           |        |                                                      |     | 1.5   | ns          | 1.2-19   |

<sup>\*</sup>Voltage range is 3.3V ±0.3V.

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions      |
|-----------------------------|----------------------------------|-----|-------|-----------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$ |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 45  | pF    | $V_{CC} = 3.3V$ |

Note 1: CPD is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toshi) or LOW to HIGH (toshi). Parameter guaranteed by design.



#### 54LVQ/74LVQ151 Low Voltage 8-Input Multiplexer

#### **General Description**

The 'LVQ151 is a high-speed 8-input digital multiplexer. It provides, in one package, the ability to select one line of data from up to eight sources. The 'LVQ151 can be used as a universal function generator to generate any logic function of four variables. Both true and complementary outputs are provided.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75Ω

**Connection Diagrams** 

Ordering Code: See Section 8

#### **Logic Symbol**

#### Pin Assignment



# Pin Assignment for LCC



TL/F/11351-3

# S<sub>0</sub> S<sub>1</sub> S<sub>2</sub> Z Z TL/F/11351-1

#### IEEE/IEC



| Pin Names                      | Description   |
|--------------------------------|---------------|
| 10-17                          | Data Inputs   |
| S <sub>0</sub> -S <sub>2</sub> | Select Inputs |
| Ē                              | Enable Input  |

Data Output

Inverted Data Output

Z

Z

#### Truth Table

|     | Inp            | Out            | puts           |                |                  |
|-----|----------------|----------------|----------------|----------------|------------------|
| Ē   | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Z              | z                |
| Н   | X              | Χ              | X              | Н              | L                |
| L   | \ L            | L              | L '            | Īo             | l <sub>o</sub>   |
| .L  | L              | L.             | н              | Ī <sub>1</sub> | l <sub>1</sub>   |
| L   | L              | н              | L              | Ī <sub>2</sub> | l <sub>2</sub>   |
| - L | L              | H.             | H.             | Īз             | l <sub>3</sub> . |
| L   | H H            | L.             | L. L           | Ī <sub>4</sub> | 1 <sub>4</sub>   |
| L   | H              | L              | Н              | Ī <sub>5</sub> | l <sub>5</sub>   |
| L   | Н              | H              | L              | Ī <sub>6</sub> | l <sub>6</sub>   |
| L   | - H            | H              | H              | <sub>7</sub>   | <sub>7</sub>     |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

The 'LVQ151 is a logic implementation of a single pole, 8-position switch with the switch position controlled by the state of three Select inputs,  $S_0$ ,  $S_1$ ,  $S_2$ . Both true and complementary outputs are provided. The Enable input (E) is active LOW. When it is not activated, the complementary output is HIGH and the true output is LOW regardless of all other inputs. The logic function provided at the output is:

$$\begin{split} Z &= \overline{E} \bullet (I_0 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + I_1 \bullet S_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + \\ &I_2 \bullet \overline{S}_0 \bullet S_1 \bullet \overline{S}_2 + I_3 \bullet S_0 \bullet S_1 \bullet \overline{S}_2 + \\ &I_4 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet S_2 + I_5 \bullet S_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + \\ &I_6 \bullet \overline{S}_0 \bullet S_1 \bullet S_2 + I_7 \bullet S_0 \bullet S_1 \bullet \overline{S}_2) \end{split}$$

The 'LVQ151 provides the ability, in one package to select from eight sources of data or control information. By proper manipulation of the inputs, the 'LVQ151 can provide any logic function of four variables and its complement.

#### **Logic Diagram**



TL/F/11351-5

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| O moor Brown Batoro for a famability      | and opermeaneries          |
|-------------------------------------------|----------------------------|
| Supply Voltage (V <sub>CC</sub> )         | -0.5V to $+7.0V$           |
| DC Input Diode Current (I <sub>IK</sub> ) |                            |
| $V_1 = -0.5V$                             | −20 mA                     |
| $V_1 = V_{CC} + 0.5V$                     | + 20 mA                    |
| DC Input Voltage (V <sub>I</sub> )        | $-0.5V$ to $V_{CC} + 0.5V$ |
| DC Output Diode Current (IOK)             |                            |
| $V_0 = -0.5V$                             | -20 mA                     |

 $\begin{array}{lll} {\rm V_O} = -0.5 {\rm V} & -20 \ {\rm mA} \\ {\rm V_O} = {\rm V_{CC}} + 0.5 {\rm V} & +20 \ {\rm mA} \\ {\rm DC\ Output\ Voltage\ (V_O)} & -0.5 {\rm V\ to\ V_{CC}} + 0.5 {\rm V} \\ \end{array}$ 

 DC Output Source
 or Sink Current (Io)
 ±50 mA

 DC V<sub>CC</sub> or Ground Current
 ±50 mA

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

DC Latch-Up Source or Sink Current ± 100 mA

Junction Temperature (T<sub>J</sub>)
CDIP 175°C
PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception; to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| LVQ                                     | 3.0V to 3.6V                |
|-----------------------------------------|-----------------------------|
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub>       |
| Output Voltage (V <sub>O</sub> )        | 0V to V <sub>CC</sub>       |
| Operating Temperature (T <sub>A</sub> ) | the state of the            |
| 74LVQ                                   | -40°C to +85°C              |
| 54LVQ                                   | -55°C to +125°C             |
| Minimum Input Edge Rate (ΔV/Δt)         | 1 n - 1                     |
| V <sub>IN</sub> from 0.8V to 2.0V       | and the first of the second |
| V <sub>CC</sub> @ 3.0V                  | 125 mV/ns                   |

#### **DC Characteristics**

|                  |                                     |                        | . 74L | vo    | 54LVQ                            | 74LVQ                           |       |                                                                |
|------------------|-------------------------------------|------------------------|-------|-------|----------------------------------|---------------------------------|-------|----------------------------------------------------------------|
| Symbol Parameter |                                     | V <sub>CC</sub><br>(V) |       |       | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                     |
|                  |                                     |                        | Тур   |       | Guaranteed L                     | imits                           |       |                                                                |
| VIH              | Minimum High Level<br>Input Voltage | 3.0                    | 1.5   | 2.0   | 2.0                              | 2.0                             | ٧     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V           |
| V <sub>IL</sub>  | Maximum Low Level Input Voltage .   | 3.0                    | 1.5   | 0.8   | 0.8                              | 0.8                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                         |
| V <sub>OH</sub>  | Minimum High Level                  | 3.0                    | 2.99  | . 2.9 | 2.9                              | 2.9                             | ٧     | l <sub>OUT</sub> = -50 μA                                      |
|                  | Output Voltage                      | 3.0                    |       | 2.56  | 2.4                              | 2.46                            | v     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low Level                   | 3.0                    | 0.002 | 0.1   | 0.1                              | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                       |
| Output Voltage   |                                     | 3.0                    |       | 0.36  | 0.50                             | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current    | 3.6                    |       | ±0.1  | ±1.0                             | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                         |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 74               | LVQ   | 54LVQ                            | 74LVQ                           |       | 1                                           |
|------------------|-------------------------------------------------|------------------------|------------------|-------|----------------------------------|---------------------------------|-------|---------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | +25°C | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                  |
|                  |                                                 |                        | Тур              |       | Guaranteed Li                    | mits                            |       | • •                                         |
| I <sub>OLD</sub> | †Minimum Dynamic<br>Output Current              | 3.6                    |                  |       |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)     |
| IOHD             |                                                 | 3.6                    |                  |       |                                  | -25                             | mA    | V <sub>OHD</sub> = 2.0V (Note 1)            |
| lcc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                  | 5.0   | 100                              | 50                              | μА    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    |                  | 0.8   |                                  |                                 | ٧     | (Notes 2 & 3)                               |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    |                  | -0.8  |                                  |                                 | v     | (Notes 2 & 3)                               |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7              | 2.0   |                                  |                                 | ٧     | (Notes 2 & 4)                               |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.7              | 0.8   |                                  |                                 | ٧     | (Notes 2 & 4)                               |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                  |                                               |                          |                                                  | 74LVQ |                                                               | 541 | _VQ                                                          | 741 | LVQ   |             |         |
|------------------|-----------------------------------------------|--------------------------|--------------------------------------------------|-------|---------------------------------------------------------------|-----|--------------------------------------------------------------|-----|-------|-------------|---------|
| Symbol           | Parameter                                     | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |     | Units | Fig.<br>No. |         |
|                  |                                               |                          | Min                                              | Тур   | Max                                                           | Min | Max                                                          | Min | Max   |             |         |
| t <sub>PLH</sub> | Propagation Delay<br>S <sub>n</sub> to Z or Z | 3.3                      | 3.0                                              | 11.5  | 18.0                                                          | 1.0 | 22.0                                                         | 3.0 | 20.0  | ns          | 1.2-3,4 |
| t <sub>PHL</sub> | Propagation Delay<br>S <sub>n</sub> to Z or Z | 3.3                      | 2.5                                              | 12.0  | 18.0                                                          | 1.0 | 22.0                                                         | 2.5 | 20.0  | ns          | 1.2-3,4 |
| t <sub>PLH</sub> | Propagation Delay<br>E to Z or Z              | 3.3                      | 2.5                                              | 8.0   | 13.0                                                          | 1.0 | 15.5                                                         | 2.0 | 14.0  | ns          | 1.2-3,4 |
| t <sub>PHL</sub> | Propagation Delay<br>E to Z or Z              | 3.3                      | 1.5                                              | 8.5   | 13.0                                                          | 1.0 | 15.5                                                         | 1.5 | 14.0  | ns          | 1.2-3,4 |
| t <sub>PLH</sub> | Propagation Delay In to Z or Z                | 3.3                      | 2.5                                              | 9.5   | 14.0                                                          | 1.0 | 16.0                                                         | 2.0 | 15.5  | ns          | 1.2-3,4 |
| t <sub>PHL</sub> | Propagation Delay<br>I <sub>n</sub> to Z or ₹ | 3.3                      | 2.5                                              | 9.5   | 15.0                                                          | 1.0 | 18.0                                                         | 2.0 | 16.0  | ns          | 1.2-3,4 |
| toshl,<br>toslh  | Output to Output Skew** Data to Output        | 3.3                      |                                                  | 1.0   | 1.5                                                           |     |                                                              |     | 1.5   | ns          | 1.2-19  |

<sup>\*</sup>Voltage range is 3.3V  $\pm 0.3$ V

Note 1: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold  $(V_{IHD})$ , f = 1 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (LOSHL) or LOW to HIGH (LOSLH). Parameter guaranteed by design.

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions      |
|-----------------------------|----------------------------------|-----|-------|-----------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$ |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 45  | pF    | $V_{CC} = 3.3V$ |

Note 1: CPD is measured at 10 MHz.



#### 54LVQ/74LVQ157 Low Voltage Quad 2-Input Multiplexer

#### **General Description**

The 'LVQ157 is a high-speed quad 2-input multiplexer. Four bits of data from two sources can be selected using the common Select and Enable inputs. The four outputs present the selected data in the true (noninverted) form. The 'LVQ157 can also be used as a function generator.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Guaranteed incident wave switching into 75 $\Omega$ .

#### Ordering Code: See Section 8

#### **Logic Symbols**

TL/F/11352-1



| Pin Names                        | Description          |
|----------------------------------|----------------------|
| loa-lod                          | Source 0 Data Inputs |
| I <sub>1a</sub> -I <sub>1d</sub> | Source 1 Data Inputs |
| Ē                                | Enable Input         |
| S                                | Select Input         |
| Z <sub>a</sub> -Z <sub>d</sub>   | Outputs              |

#### **Connection Diagrams**

# Pin Assignment for DIP, Flatpak and SOIC



TL/F/11352-2

#### Pin Assignment for LCC



TL/F/11352-4

#### **Functional Description**

The 'LVQ157 is a quad 2-input multiplexer. It selects four bits of data from two sources under the control of a common Select input (S). The Enable input ( $\overline{E}$ ) is active-LOW. When  $\overline{E}$  is HIGH, all of the outputs (Z) are forced LOW regardless of all other inputs. The 'LVQ157 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The logic equations for the outputs are shown below:

$$Z_a = \overline{E} \bullet (I_{1a} \bullet S + I_{0a} \bullet \overline{S})$$

$$Z_b = \overline{E} \bullet (I_{1b} \bullet S + I_{0b} \bullet \overline{S})$$

$$Z_{c} = \overline{E} \bullet (I_{1c} \bullet S + I_{0c} \bullet \overline{S})$$

$$Z_d = \overline{E} \cdot (I_{1d} \cdot S + I_{0d} \cdot \overline{S})$$

A common use of the 'LVQ157 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is

as a function generator. The 'LVQ157 can generate any four of the sixteen different functions of two variables with one variable common. This is useful for implementing gating functions.

#### **Truth Table**

|    | Inp   | Outputs        |                |   |
|----|-------|----------------|----------------|---|
| Ē  | S     | l <sub>0</sub> | l <sub>1</sub> | z |
| Н  | Х     | х              | X              | L |
| L  | н     | Х              | L              | L |
| L' | - # H | X              | н              | Н |
| L  | L     | L              | . X            | L |
| L  | L     | Н              | X              | н |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

#### **Logic Diagram**



TL/F/11352-5

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

-0.5V to +7.0VSupply Voltage (V<sub>CC</sub>) DC Input Diode Current (IIK)

 $V_I = -0.5V$ -20 mA +20 mA  $V_I = V_{CC} + 0.5V$ DC Input Voltage (V<sub>I</sub>) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Diode Current (IOK)  $V_O = -0.5V$ -20 mA  $V_O = V_{CC} + 0.5V$ +20 mA DC Output Voltage (VO) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source or Sink Current (IO) DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) Storage Temperature (T<sub>STG</sub>)

DC Latch-Up Source or Sink Current

Junction Temperature (T<sub>J</sub>) CDIP

PDIP 140°C Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recom-

mend operation of 'LVQ circuits outside databook specifications.

**Recommended Operating Conditions** 

Supply Voltage (V<sub>CC</sub>) 'LVQ Input Voltage (VI)

Output Voltage (VO)

Operating Temperature (TA)

74LVQ 54LVQ

Minimum Input Edge Rate (ΔV/Δt) V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 3.0V

125 mV/ns

-40°C to +85°C

-55°C to +125°C

3.0V to 3.6V

0V to V<sub>CC</sub>

0V to V<sub>CC</sub>

#### **DC Characteristics**

|                 |                                     | l .                    | 74L              | VQ     | 54LVQ                            | 74LVQ                           |       |                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|-------------------------------------|------------------------|------------------|--------|----------------------------------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                                                                                                                                                                                                                                                                                                        |
|                 |                                     |                        | Тур              |        | Guaranteed L                     | imits                           |       | $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$ $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$ $I_{OUT} = -50 \mu\text{A}$ $V_{IN} = V_{IL}  \text{or}  V_{IH}$ $V_{IOH} = -12  \text{mA}$ $V_{IN} = V_{IL}  \text{or}  V_{IH}$ $V_{IOL} = 12  \text{mA}$ |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0                    | 1.5              | 2.0    | 2.0                              | 2.0                             | ٧     |                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5              | 0.8    | 0.8                              | 0.8                             | ٧     |                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99             | 2.9    | 2.9                              | 2.9                             | V     | $I_{OUT} = -50 \mu A$                                                                                                                                                                                                                                                                                                                             |
|                 | Output Voltage                      | 3.0                    |                  | 2.56   | 2.4                              | 2.46                            | v .   | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$                                                                                                                                                                                                                                                                                 |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002            | 0.1    | 0.1                              | 0.1                             | V     | l <sub>OUT</sub> = 50 μA                                                                                                                                                                                                                                                                                                                          |
| · .             | Output Voltage                      | 3.0                    |                  | 0.36   | 0.50                             | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$                                                                                                                                                                                                                                                                                  |
| liN             | Maximum Input<br>Leakage Current    | 3.6                    |                  | ±0.1   | ±1.0                             | ±1.0                            | μΑ    | $V_{I} = V_{CC}$ , GND                                                                                                                                                                                                                                                                                                                            |

±50 mA

±50 mA

± 100 mA

175°C

-65°C to +150°C

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 741                    | LVQ  | 54LVQ                            | 74LVQ                           | -     |                                         |
|------------------|-------------------------------------------------|------------------------|------------------------|------|----------------------------------|---------------------------------|-------|-----------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                              |
|                  |                                                 |                        | Тур                    |      | Guaranteed L                     | imits                           |       |                                         |
| l <sub>OLD</sub> | †Minimum Dynamic<br>Output Current              | 3.6                    |                        |      |                                  | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max<br>(Note 1) |
| IOHD             | 4, 4                                            | 3.6                    |                        |      |                                  | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)    |
| lcc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                        | 5.0  | 100                              | 50                              | μА    | $V_{IN} = V_{CC}$ or GND                |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.7                    | 0.8  |                                  |                                 | ٧     | (Notes 2 & 3)                           |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.4                   | -0.8 |                                  |                                 | V.    | (Notes 2 & 3)                           |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.7                    | 2.0  |                                  |                                 | V     | (Notes 2 & 4)                           |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6                    | 0.8  | d                                |                                 | ٧     | (Notes 2 & 4)                           |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms.

| Symbol             |                                          |                          | 74LVQ  T <sub>A</sub> = +25°C  C <sub>L</sub> = 50 pF |     |      | 54LVQ  T <sub>A</sub> = -55°C  to + 125°C  C <sub>L</sub> = 50 pF |      | 74LVQ<br>T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No.                                 |
|--------------------|------------------------------------------|--------------------------|-------------------------------------------------------|-----|------|-------------------------------------------------------------------|------|-----------------------------------------------------------------------|------|-------|---------------------------------------------|
|                    | Parameter                                | V <sub>CC</sub> *<br>(V) |                                                       |     |      |                                                                   |      |                                                                       |      |       |                                             |
|                    |                                          |                          | Min                                                   | Тур | Max  | Min                                                               | Max  | Min                                                                   | Max  |       | No.  1.2-3, 4  1.2-3, 4  1.2-3, 4  1.2-3, 4 |
| t <sub>PLH</sub> , | Propagation Delay<br>S to Z <sub>n</sub> | 3.3                      | 1.5                                                   | 7.0 | 11.5 | 1.0                                                               | 16.0 | 1.5                                                                   | 13.0 | ns    | 1.2-3, 4                                    |
| t <sub>PHL</sub>   | Propagation Delay<br>S to Z <sub>n</sub> | 3.3                      | 1.5                                                   | 6.5 | 11.0 | 1.0                                                               | 14.0 | 1.5                                                                   | 12.0 | ns    | 1.2-3, 4                                    |
| t <sub>PLH</sub>   | Propagation Delay<br>E to Z <sub>n</sub> | 3.3                      | 1.5                                                   | 7.0 | 11.5 | 1.0                                                               | 16.0 | 1.5                                                                   | 13.0 | ns    | 1.2-3, 4                                    |
| t <sub>PHL</sub>   | Propagation Delay E to Z <sub>n</sub>    | 3.3                      | 1.5                                                   | 6.5 | 11.0 | 1.0                                                               | 14.0 | 1.5                                                                   | 12.0 | ns    | 1.2-3, 4                                    |
| t <sub>PLH</sub>   | Propagation Delay In to Zn               | 3.3                      | 1.5                                                   | 5.0 | 8.5  | 1.0                                                               | 11.0 | 1.0                                                                   | 9.0  | ns    | 1.2-3, 4                                    |
| t <sub>PHL</sub>   | Propagation Delay<br>In to Zn            | 3.3                      | 1.5                                                   | 5.0 | 8.0  | 1.0                                                               | 11.0 | 1.0                                                                   | 9.0  | ns    | 1.2-3, 4                                    |
| toshl,<br>toslh    | Output to Output Skew** Data to Output   | 3.3                      |                                                       | 1.0 | 1.5  |                                                                   |      |                                                                       | 1.5  | ns    | 1.2-19                                      |

<sup>\*</sup>Voltage range is 3.3V ±0.3V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSH) or LOW to HIGH (toSLH). Parameter guaranteed by design.

#### F

#### Capacitance

| Symbol                      | Parameter                        | Тур  | Units | Conditions             |
|-----------------------------|----------------------------------|------|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5  | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 34.0 | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



#### 54LVQ/74LVQ174 Low Voltage Hex D Flip-Flop with Master Reset

#### **General Description**

The 'LVQ174 is a high-speed hex D flip-flop. The device is used primarily as a 6-bit edge-triggered storage register. The information on the D inputs is transferred to storage during the LOW-to-HIGH clock transition. The device has a Master Reset to simultaneously clear all flip-flops.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- lacktriangle Guaranteed incident wave switching into 75 $\Omega$

Ordering Code: See Section 8

**Logic Symbols** 

#### **Connection Diagrams**





#### Pin Assignment for DIP, Flatpak and SOIC



#### Pin Assignment for LCC



| Pin Names                      | Description        |
|--------------------------------|--------------------|
| D <sub>0</sub> -D <sub>5</sub> | Data Inputs        |
| CP                             | Clock Pulse Input  |
| MR                             | Master Reset Input |
| Q <sub>0</sub> -Q <sub>5</sub> | Outputs            |

#### **Functional Description**

The 'LVQ174 consists of six edge-triggered D flip-flops with individual D inputs and Q outputs. The Clock (CP) and Master Reset ( $\overline{\text{MR}}$ ) are common to all flip-flops. Each D input's state is transferred to the corresponding flip-flop's output following the LOW-to-HIGH Clock (CP) transition. A LOW input to the Master Reset ( $\overline{\text{MR}}$ ) will force all outputs LOW independent of Clock or Data inputs. The 'LVQ174 is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

#### Truth Table

| - 11 | Inputs |   | Output |  |  |
|------|--------|---|--------|--|--|
| MR   | СР     | D | Q      |  |  |
| L    | Х      | Х | L      |  |  |
| Н    | ~      | н | н      |  |  |
| Н    | ~      | L | · L    |  |  |
| н    | L      | Х | Q      |  |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

✓ = LOW-to-HIGH Transition

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| mry and specifications.    |
|----------------------------|
| -0.5V to $+7.0$ V          |
| And the second second      |
| −20 mA                     |
| + 20 mA                    |
| $-0.5V$ to $V_{CC} + 0.5V$ |
|                            |
| -20 mA                     |
| + 20 mA                    |
| $-0.5V$ to $V_{CC} + 0.5V$ |
|                            |
| ±50 mA                     |
|                            |
| ±50 mA                     |
| -65°C to +150°C            |
|                            |
| ±100 mA                    |
|                            |
| 175°C                      |
| 140°C                      |
|                            |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> ) 'LVQ                            | 3.0V to 3.6V          |
|-------------------------------------------------------------------|-----------------------|
| Input Voltage (V <sub>I</sub> )                                   | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )                                  | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> )                           |                       |
|                                                                   | 10°C to +85°C         |
| 54LVQ -55                                                         | 5°C to +125°C         |
| Minimum Input Edge Rate (ΔV/Δt) V <sub>IN</sub> from 0.8V to 2.0V | 5.7                   |
| V <sub>CC</sub> @ 3.0V                                            | 125 mV/ns             |

#### DC Characteristics

|                 |                                      |                        | 74L              | .VQ    | 54LVQ                               | 74LVQ                           | }     |                                                                   |
|-----------------|--------------------------------------|------------------------|------------------|--------|-------------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol          | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                 |                                      |                        | Тур              |        | Guaranteed L                        | imits                           |       |                                                                   |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  | 3.0                    | 1.5              | 2.0    | 2.0                                 | 2.0                             | ٧     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V              |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage   | 3.0                    | 1.5              | 0.8    | 0.8                                 | 0.8                             | v     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V              |
| Vон             | Minimum High Level<br>Output Voltage | 3.0                    | 2.99             | 2.9    | 2.9                                 | 2.9                             | v     | $I_{OUT} = -50 \mu\text{A}$                                       |
|                 |                                      | 3.0                    |                  | 2.56   | 2.4                                 | 2.46                            | v     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | 3.0                    | 0.002            | 0.1    | 0.1                                 | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
|                 |                                      | 3.0                    |                  | 0.36   | 0.50                                | 0.44                            | v     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$     |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current     | 3.6                    |                  | ±0.1   | ±1.0                                | ±1.0                            | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 741              | .VQ    | 54LVQ                                | 74LVQ                           |       |                                             |  |
|------------------|-------------------------------------------------|------------------------|------------------|--------|--------------------------------------|---------------------------------|-------|---------------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                  |  |
| _                |                                                 |                        | Тур              |        | Guaranteed Lir                       | mits                            |       |                                             |  |
| lord             | †Minimum Dynamic<br>Output Current              | 3.6                    |                  |        |                                      | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)     |  |
| IOHD             |                                                 | 3.6                    |                  |        |                                      | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min<br>(Note 1)     |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                  | 5.0    | 100                                  | 50                              | μΑ    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.7              | 0.8    |                                      | ,                               | ٧     | (Notes 2, 3)                                |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.6             | -0.8   |                                      |                                 | V.    | (Notes 2, 3)                                |  |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.8              | 2.0    |                                      |                                 | ٧     | (Notes 2, 4)                                |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6              | 0.8    |                                      |                                 | V     | (Notes 2, 4)                                |  |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for waveforms

|                  |                                           |                          |                                                  | 74LVQ |      | 541                                                           | _VQ  | 74LVQ                                                        |      |         |             |
|------------------|-------------------------------------------|--------------------------|--------------------------------------------------|-------|------|---------------------------------------------------------------|------|--------------------------------------------------------------|------|---------|-------------|
| Symbol           | Parameter                                 | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |      | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units   | Fig.<br>No. |
|                  |                                           |                          | Min                                              | Тур   | Max  | Min                                                           | Max  | Min                                                          | Max  | <u></u> |             |
| f <sub>max</sub> | Maximum Clock<br>Frequency                | 3.3                      | 90                                               | 100   |      | 65                                                            |      | 70                                                           |      | MHz     |             |
| t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | 3.3                      | 2.0                                              | 9.0   | 11.5 | 1.0                                                           | 14.0 | 1.5                                                          | 12.5 | ns      | 1.2-3,4     |
| t <sub>PHL</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | 3.3                      | 2.0                                              | 8.5   | 11.0 | 1.0                                                           | 13.0 | 1.5                                                          | 12.0 | ns      | 1.2-3,4     |
| t <sub>PHL</sub> | Propagation Delay MR to Qn                | 3.3                      | 2.5                                              | 9.0   | 11.5 | 1.0                                                           | 13.5 | 2.0                                                          | 12.5 | ns      | 1.2-3,4     |
| toshl,<br>toslh  | Output to Output Skew** Data to Output    | 3.3                      |                                                  | 1.0   | 1.5  |                                                               |      |                                                              | 1.5  | ns      | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.

#### AC Operating Requirements: See Section 1.2 for waveforms

|                  | 1.4.                                            |                          | : 741 | LVQ             | 54LVQ                                                          | 74LVQ                                                        |                |             |
|------------------|-------------------------------------------------|--------------------------|-------|-----------------|----------------------------------------------------------------|--------------------------------------------------------------|----------------|-------------|
| Symbol           | Parameter                                       | V <sub>CC</sub> *<br>(V) |       | + 25°C<br>50 pF | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Units          | Fig.<br>No. |
|                  |                                                 |                          | Тур   |                 | Guaranteed Min                                                 | imum                                                         | ns<br>ns<br>ns |             |
| t <sub>s</sub>   | Setup Time, HIGH or LOW<br>D <sub>n</sub> to CP | 3.3                      | 2.5   | 6.5             | 7.5                                                            | 7.0                                                          |                | 1.2-7       |
| t <sub>h</sub>   | Hold Time, HIGH or LOW<br>D <sub>n</sub> to CP  | 3.3                      | 1.0   | 3.0             | 3.0                                                            | 3.0                                                          | ns             | 1.2-7       |
| t <sub>w</sub>   | MR Pulse Width, LOW                             | 3.3                      | 1.0   | 5.5             | 7.0                                                            | 7.0                                                          | ns             | 1.2-3       |
| t <sub>w</sub>   | CP Pulse Width                                  | 3.3                      | 1.0   | 5.5             | 7.0                                                            | 7.0                                                          | ns             | 1.2-3       |
| t <sub>rec</sub> | Recovery Time<br>MR to CP                       | 3.3                      | 0     | 2.5             | 3.0                                                            | 2.5                                                          | ns             | 1.2-3,7     |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 23  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: CPD is measured at 10 MHz.



#### 54LVQ/74LVQ241 Low Voltage Octal Buffer/Line Driver with TRI-STATE® Outputs

#### **General Description**

The 'LVQ241 is an octal buffer and line driver designed to be employed as a memory address driver, clock driver and bus oriented transmitter or receiver which provides improved PC board density.

#### **Features**

- Ideal for low power/low noise 3.3V applications
   Implements patented Quiet Series EMI reduction
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved fatch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity

**Connection Diagrams** 

#### Ordering Code: See Section 8

#### **Logic Symbol**

# | EE/IEC | EN | O<sub>0</sub> | O<sub>1</sub> | O<sub>1</sub> | O<sub>2</sub> | O<sub>3</sub> | O<sub>4</sub> | O<sub>5</sub> | O<sub>6</sub> | O<sub>7</sub> |

#### Pin Assignment for DIP,



#### Pin Assignment for LCC



1L/F/11355

#### **Truth Tables**

| Pin Names | Description                    |
|-----------|--------------------------------|
| ŌĒ₁, OE₂  | TRI-STATE Output Enable Inputs |
| 10-17     | Inputs                         |
| 00-07     | Outputs                        |
|           | i .                            |

| Inpu            | ıts | Outputs               |
|-----------------|-----|-----------------------|
| ŌE <sub>1</sub> | In  | (Pins 12, 14, 16, 18) |
| L               | L   | L                     |
| L               | Н   | Н                     |
| Н               | ×   | Z                     |

| Inpu            | ıts            | Outputs           |
|-----------------|----------------|-------------------|
| OE <sub>2</sub> | l <sub>n</sub> | (Pins 3, 5, 7, 9) |
| L               | x              | Z                 |
| Н               | н              | н                 |
| н               | L.             | L.                |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Immaterial
- Z = High Impedance

#### **Absolute Maximum Rating (Note 1)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

DC Input Diode Current ( $I_{IK}$ )  $V_I = -0.5V$ 

-20 mA

-0.5V to +7.0V

V<sub>I</sub> = V<sub>CC</sub> + 0.5V
DC Input Voltage (V<sub>I</sub>)
DC Output Diode Current (I<sub>OK</sub>)

+ 20 mA -0.5V to V<sub>CC</sub> + 0.5V

 $V_O = -0.5V$   $V_O = V_{CC} + 0.5V$ 

Supply Voltage (V<sub>CC</sub>)

-20 mA +20 mA

DC Output Voltage (V<sub>O</sub>)
DC Output Source

-0.5V to V<sub>CC</sub> + 0.5V  $\pm 50$  mA

or Sink Current (IO)

DC V<sub>CC</sub> or Ground Current per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>)

±50 mA

Storage Temperature (T<sub>STG</sub>)
DC Latch-Up Source or

-65°C to +150°C

Sink Current

PDIP

±300 mA

Junction Temperature (T<sub>J</sub>) CDIP

175°C 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

'LVQ Input Voltage (V<sub>I</sub>) 3.0V to 3.6V

Output Voltage (V<sub>O</sub>)

0V to V<sub>CC</sub> 0V to V<sub>CC</sub>

Operating Temperature (T<sub>A</sub>)

74LVQ 54LVQ -40°C to +85°C -55°C to +125°C

Minimum Input Edge Rate ΔV/Δt

V<sub>IN</sub> 0.8V to 2.0V V<sub>CC</sub> @ 3.0V

125 mV/ns

**Note:** Plastic DIP packaging is not recommended for applications requiring greater than 2000 temperature cycles from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **DC Characteristics**

| -,-             | and the second                       |                        | 74L              | .VQ    | 54LVQ                             | 74LVQ                           | 1     | • :                                                               |
|-----------------|--------------------------------------|------------------------|------------------|--------|-----------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol          | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> = -55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                 |                                      |                        | Тур              |        | Guaranteed L                      | imits                           |       |                                                                   |
| VIH             | Minimum High Level<br>Input Voltage  | 3.0                    | 1.5              | 2.0    | 2.0                               | 2.0                             | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage   | 3.0                    | 1.5              | 0.8    | 0.8                               | 0.8                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0                    | 2.99             | 2.9    | 2.9                               | 2.9                             | V     | $I_{OUT} = -50 \mu\text{A}$                                       |
|                 |                                      | 3.0                    |                  | 2.56   | 2.4                               | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level Output Voltage     | 3.0                    | 0.002            | 0.1    | 0.1                               | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
| p               |                                      | 3.0                    |                  | 0.36   | 0.50                              | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current     | 3.6                    |                  | ±0.1   | ±1.0                              | ±1.0                            | μΑ    | $V_1 = V_{CC}$ , GND                                              |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

|                  |                                                 |                        | 74LVQ                  |                       | 54LVQ                             | 74LVQ                              | ,     | •                                                                              |
|------------------|-------------------------------------------------|------------------------|------------------------|-----------------------|-----------------------------------|------------------------------------|-------|--------------------------------------------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |                       | T <sub>A</sub> = -55°C to + 125°C | T <sub>A</sub> =<br>-40°C to +85°C | Units | Conditions                                                                     |
|                  |                                                 |                        | Тур                    | Typ Guaranteed Limits |                                   |                                    |       |                                                                                |
| lold             | †Minimum Dynamic<br>Output Current              | 3.6                    |                        |                       |                                   | 36                                 | mA    | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)                                        |
| IOHD             |                                                 | 3.6                    |                        |                       |                                   | -25                                | mA    | V <sub>OHD</sub> = 2.0V Min<br>(Note 1)                                        |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                        | 5.0                   | 100                               | 50.0                               | μΑ    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 1)                           |
| loz              | Maximum TRI-STATE<br>Leakage Current            | 3.6                    |                        | ±0.5                  | ±10.0                             | ±5.0                               | μА    | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$ |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.4                    | 0.8                   |                                   |                                    | v     | (Notes 2, 3)                                                                   |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.4                   | -0.8                  |                                   |                                    | V     | (Notes 2, 3)                                                                   |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.6                    | 2.0                   |                                   |                                    | ٧     | (Notes 2, 4)                                                                   |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6                    | 0.8                   |                                   |                                    | V     | (Notes 2, 4)                                                                   |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data Inputs are driven 0V to 3.3V. One output @ GND.

Note 4: Max number of Data Inputs (n) switching. n – 1 Inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                                     |                                           |                          | 74LVQ                                            |     | 54LVQ                                                         |     | 74LVQ                                                        |     | j l   | ĺ           |          |
|-------------------------------------|-------------------------------------------|--------------------------|--------------------------------------------------|-----|---------------------------------------------------------------|-----|--------------------------------------------------------------|-----|-------|-------------|----------|
| Symbol                              | Parameter                                 | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |     | Units | Fig.<br>No. |          |
|                                     |                                           |                          | Min                                              | Тур | Max                                                           | Min | Max                                                          | Min | Max   |             | ł        |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>Data to Output       | 3.3                      | 2.0                                              | 6.5 | 9.0                                                           |     |                                                              | 2.0 | 9.5   | ns          | 1.2-3, 4 |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time                        | 3.3                      | 2.5                                              | 8.0 | 13.0                                                          |     |                                                              | 2.5 | 13.5  | ns          | 1.2-5, 6 |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                       | 3.3                      | 1.0                                              | 8.5 | 14.5                                                          |     |                                                              | 1.0 | 15.0  | ns          | 1.2-5, 6 |
| toshL,<br>toshH                     | Output to Output<br>Skew **Data to Output | 3.3                      |                                                  | 1.0 | 1.5                                                           |     |                                                              |     | 1.5   | ns          | 1.2-19   |

Voltage Range is 3.3V ±0.3V.

\*\*Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 70  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



#### 54LVQ/74LVQ244 Low Voltage Octal Buffer/Line Driver with TRI-STATE® Outputs

#### **General Description**

The 'LVQ244 is an octal buffer and line driver designed to be employed as a memory address driver, clock driver and bus oriented transmitter or receiver which provides improved PC board density.

#### Features

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity

**Connection Diagrams** 

#### Ordering Code: See Section 8

#### **Logic Symbol**

# IEE/IEC TL/F/11356-1

#### Pin Assignment for DIP, Flatpak and SOIC



#### Pin Assignment for LCC



TL/F/11356-3

#### Truth Tables

| Pin Names                      | Description                    |
|--------------------------------|--------------------------------|
| ŌE₁, ŌE₂                       | TRI-STATE Output Enable Inputs |
| 10-17                          | Inputs                         |
| O <sub>0</sub> -O <sub>7</sub> | Outputs                        |

| Inpu            | ıts | Outputs               |
|-----------------|-----|-----------------------|
| ŌĒ <sub>1</sub> | In  | (Pins 12, 14, 16, 18) |
| L               | L   | . L                   |
| L               | н   | Н                     |
| Н               | X   | Z                     |

| Inpu | ıts            | Outputs           |
|------|----------------|-------------------|
| ŌĒ₂  | l <sub>n</sub> | (Pins 3, 5, 7, 9) |
| L    | L              | L                 |
| L    | Н              | Н                 |
| H H  | X              | Z                 |

- H = HIGH Voltage Level
- = LOW Voltage Level
- Z = High Impedance

#### Absolute Maximum Rating (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office/Distributors for availabilit                   | y and specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to $+7.0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DC Input Diode Current (I <sub>IK</sub> )             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_I = -0.5V$                                         | -20 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $V_I = V_{CC} + 0.5V$                                 | + 20 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DC Input Voltage (V <sub>I</sub> )                    | -0.5V to V <sub>CC</sub> $+$ 0.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DC Output Diode Current (IOK)                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_O = -0.5V$                                         | −20 mA<br>+20 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $V_O = V_{CC} + 0.5V$                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DC Output Voltage (V <sub>O</sub> )                   | $-0.5$ V to $V_{CC} + 0.5$ V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DC Output Source                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| or Sink Current (I <sub>O</sub> )                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DC V <sub>CC</sub> or Ground Current                  | Section 1988                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Storage Temperature (T <sub>STG</sub> )               | -65°C to +150°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DC Latch-Up Source or                                 | and the state of t |
| Sink Current                                          | ±300 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Junction Temperature (T <sub>J</sub> )                | $(x_1, x_2, \dots, x_n) = (x_1, \dots, x_n) = (x_1, \dots, x_n) = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CDIP                                                  | 175°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PDIP                                                  | 140°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )            | the second second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 'LVQ                                         | 3.0V to 3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Input Voltage (V <sub>I</sub> )              | ov to V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Operating Temperature (T <sub>A</sub> )      | OA 10 ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 74LVQ                                        | -40°C to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 54LVQ 474, 421 474 474 11                    | -55°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Minimum Input Edge Rate ΔV/Δt                | with the control of t |
| V <sub>IN</sub> from 0.8V to 2.0V            | Carlotta and the Carlotta and the Carlotta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| F V <sub>CC</sub> @ 3.0V                     | 125 mV/ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Note: Plastic DIP packaging is not recommend |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### **DC Electrical Characteristics**

|                 |                                     |                        | 74               | LVQ                   | 54LVQ                            | 74LVQ                           |       | i i                                                            |  |
|-----------------|-------------------------------------|------------------------|------------------|-----------------------|----------------------------------|---------------------------------|-------|----------------------------------------------------------------|--|
| Symbol          | Parameter                           | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | +25°C                 | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                     |  |
| 4               |                                     |                        | Тур              | Typ Guaranteed Limits |                                  |                                 |       | 1                                                              |  |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0                    | 1.5              | 2.0                   | 2.0                              | 2.0                             | ٧     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V           |  |
| VIL             | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5              | 0.8                   | 0.8                              | 0.8                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                         |  |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99             | 2.9                   | 2.9                              | 2.9                             | ٧     | $I_{OUT} = -50 \mu\text{A}$                                    |  |
|                 | Output Voltage                      | 3.0                    | . v.             | 2.56                  | 2.4                              | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -12 \text{ mA}$ |  |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002            | 0.1                   | 0.1                              | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                       |  |
| Output Voltage  |                                     | 3.0                    |                  | 0.36                  | 0.50                             | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$  |  |
| liN             | Maximum Input<br>Leakage Current    | 3.6                    |                  | ±0.1                  | ±1.0                             | ±1.0                            | μΑ    | V <sub>I</sub> = V <sub>CC</sub> , GND                         |  |

<sup>\*</sup>All outputs loaded thresholds on input associated with output under test.

#### DC Electrical Characteristics (Continued)

|                  |                                                 | V <sub>CC</sub> | 74LVQ<br>T <sub>A</sub> = +25°C |      | 54LVQ                               | 74LVQ                              |       | Conditions                                                                     |  |
|------------------|-------------------------------------------------|-----------------|---------------------------------|------|-------------------------------------|------------------------------------|-------|--------------------------------------------------------------------------------|--|
| Symbol           | Parameter                                       |                 |                                 |      | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> =<br>-40°C to +85°C | Units |                                                                                |  |
|                  |                                                 |                 | Тур                             |      | Guaranteed Limits                   |                                    |       |                                                                                |  |
| I <sub>OLD</sub> | †Minimum Dynamic                                | 3.6             |                                 |      | :                                   | 36                                 | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)                                           |  |
| I <sub>OHD</sub> | Output Current                                  | 3.6             |                                 |      |                                     | -25                                | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)                                           |  |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6             |                                 | 5.0  | 100                                 | 50.0                               | μА    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND                                    |  |
| loz              | Maximum TRI-STATE<br>Leakage Current            | 3.6             |                                 | ±0.5 |                                     | ±5.0                               | μΑ    | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$ |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3             | 0.4                             | 0.8  | ·                                   |                                    | v     | (Notes 2, 3)                                                                   |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3             | -0.4                            | -0.8 |                                     |                                    | v     | (Notes 2, 3)                                                                   |  |
| V <sub>IHD</sub> | Minimum High Level<br>Dynamic Input Voltage     | 3.3             | 1.7                             | 2.0  |                                     |                                    | v     | (Notes 2, 4)                                                                   |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3             | 1.7                             | 0.8  |                                     |                                    | ٧     | (Notes 2, 4)                                                                   |  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as  $75\Omega$  for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven OV to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{ILD})$ , f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                                     | Parameter                                 | V <sub>CC</sub> *<br>(V) | 74LVQ  T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF |     |      | $54LVQ$ $T_{A} = -55^{\circ}C$ $to + 125^{\circ}C$ $C_{L} = 50 \text{ pF}$ |     | $74LVQ$ $T_A = -40^{\circ}C$ $to +85^{\circ}C$ $C_L = 50 \text{ pF}$ |      | Units | Fig.<br>No. |
|-------------------------------------|-------------------------------------------|--------------------------|------------------------------------------------------|-----|------|----------------------------------------------------------------------------|-----|----------------------------------------------------------------------|------|-------|-------------|
| Symbol                              |                                           |                          |                                                      |     |      |                                                                            |     |                                                                      |      |       |             |
|                                     |                                           |                          | Min -                                                | Тур | Max  | Min                                                                        | Max | Min                                                                  | Max  |       |             |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>Data to Output       | 3.3                      | 2.0                                                  | 7.0 | 9.0  |                                                                            |     | 2.0                                                                  | 9.5  | ns    | 1.2-3, 4    |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time                        | 3.3                      | 2.5                                                  | 8.0 | 12.0 |                                                                            |     | 2.5                                                                  | 12.5 | ns    | 1.2-5, 6    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                       | 3.3                      | 1.0                                                  | 9.0 | 13.5 |                                                                            |     | 1.0                                                                  | 14.0 | ns    | 1.2-5, 6    |
| toshl,<br>toslh                     | Output to Output<br>Skew** Data to Output | 3.3                      |                                                      | 1.0 | 1.5  |                                                                            |     |                                                                      | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V.

#### Capacitance

| Symbol          | Parameter                        | Тур | Units | Conditions      |
|-----------------|----------------------------------|-----|-------|-----------------|
| C <sub>IN</sub> | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$ |
| C <sub>PD</sub> | Power Dissipation<br>Capacitance | 70  | pF    | $V_{CC} = 3.3V$ |

Note 1: CPD is measured at 10 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.



# 54LVQ/74LVQ245 Low Voltage Octal Bidirectional Transceiver with TRI-STATE® Inputs/Outputs

#### **General Description**

The 'LVQ245 contains eight non-inverting bidirectional buffers with TRI-STATE outputs and is intended for bus-oriented applications. Current sinking capability is 12 mA at both the A and B ports. The Transmit/Receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active-HIGH) enables data from A ports to B ports; Receive (active-LOW) enables data from B ports to A ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a HIGH Z condition.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity

Ordering Code: See Section 8

#### **Logic Symbols**

# -O OE T/R BO B1 B2 B3 B4 B5 B6 B7 TL/F/11357-1

| Pin<br>Names                                | Description                                                      |
|---------------------------------------------|------------------------------------------------------------------|
| OE<br>T/R<br>A <sub>0</sub> -A <sub>7</sub> | Output Enable Input Transmit/Receive Input Side A TRI-STATE      |
| B <sub>0</sub> -B <sub>7</sub>              | Inputs or TRI-STATE Outputs Side B TRI-STATE Inputs or TRI-STATE |
|                                             | Outputs                                                          |

# 

## **Connection Diagrams**

#### Pin Assignment for DIP, Flatpak and SOIC



#### Pin Assignment for LCC



TL/F/11357-4

#### **Truth Table**

| Inp | outs | Outputs             |  |
|-----|------|---------------------|--|
| ŌĒ  | T/R  | Outputs             |  |
| L   | L    | Bus B Data to Bus A |  |
| L   | Н    | Bus A Data to Bus B |  |
| н   | X    | HIGH-Z State        |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| OTHEO, PICTIPATOR TO A TANABAN            | ty and oppointeditions.      |
|-------------------------------------------|------------------------------|
| Supply Voltage (V <sub>CC</sub> )         | -0.5V to $+7.0V$             |
| DC Input Diode Current (I <sub>IK</sub> ) | and the second of the second |
| $V_1 = -0.5V$                             | −20 mA                       |
| $V_I = V_{CC} + 0.5V$                     | + 20 mA                      |
| DC Input Voltage (V <sub>I</sub> )        | $-0.5$ V to $V_{CC} + 0.5$ V |
| DC Output Diode Current (IOK)             |                              |
| $V_0 = -0.5V$                             | −20 mA                       |
| $V_O = V_{CC} + 0.5V$                     | + 20 mA                      |
| DC Output Voltage (VO)                    | $-0.5V$ to $V_{CC} + 0.5V$   |
| DC Output Source                          |                              |
| or Sink Current (IO)                      | ± 50 mA                      |
|                                           |                              |

DC V<sub>CC</sub> or Ground Current
per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>)

Storage Temperature (T<sub>STG</sub>)

+50 mA

-65°C to +150°C

DC Latch-Up Source or Sink Current ±300 mA Junction Temperature (T<sub>J</sub>)

CDIP 175°C
PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply,

temperature, and output/input loading variables. National does not recom-

**Recommended Operating Conditions** 

| Supply Voltage (V <sub>CC</sub> ) 'LVQ                                               | 3.0V to 3.6V                      |
|--------------------------------------------------------------------------------------|-----------------------------------|
| Input Voltage (V <sub>I</sub> )                                                      | 0V to V <sub>CC</sub>             |
| Output Voltage (VO)                                                                  | 0V to V <sub>CC</sub>             |
| Operating Temperature (T <sub>A</sub> )<br>74LVQ<br>54LVQ                            | -40°C to +85°C<br>-55°C to +125°C |
| Minimum Input Edge Rate ( $\Delta V/\Delta t$ )<br>V <sub>IN</sub> from 0.8V to 2.0V |                                   |
| V <sub>CC</sub> @ 3.0V                                                               | 125 mV/ ns                        |
| Note: Plastic DIP packaging is not recommend                                         | led for applications requiring    |

greater than 2000 temperature cycles from -40°C to +125°C.

mend operation of 'LVQ circuits outside databook specifications.

DC Electrical Characteristics

| Symbol Parameter |                                      |                        | 74L                    | VQ                   | 54LVQ                             | 74LVQ                           |       |                                                                   |
|------------------|--------------------------------------|------------------------|------------------------|----------------------|-----------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
|                  |                                      | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |                      | T <sub>A</sub> = -55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions <sup>1</sup>                                           |
|                  |                                      |                        | Тур                    | yp Guaranteed Limits |                                   |                                 |       |                                                                   |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 3.0                    | 1.5                    | 2.0                  | 2.0                               | 2.0 2.0                         |       | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage   | 3.0                    | 1.5                    | 0.8                  | 0.8                               | 0.8                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0                    | 2.99                   | 2.9                  | 2.9                               | 2.9                             | V     | $I_{OUT} = -50 \mu A$                                             |
|                  |                                      | 3.0                    |                        | 2.56                 | 2.4                               | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>  | Maximum Low Level Output Voltage     | 3.0                    | 0.002                  | 0.1                  | 0.1                               | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
|                  |                                      | 3.0                    |                        | 0.36                 | 0.50                              | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = +12 \text{ mA}$ |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 3.6                    |                        | ±0.1                 | ±1.0                              | ±1.0                            | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### DC Electrical Characteristics (Continued)

|                  |                                                 |                        | 74                     | LVQ  | 54LVQ                                | 74LVQ                           |       | graft <sup>1</sup>                                                             |
|------------------|-------------------------------------------------|------------------------|------------------------|------|--------------------------------------|---------------------------------|-------|--------------------------------------------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                                     |
| _                |                                                 |                        | Тур                    |      | Guaranteed Li                        | mits                            |       |                                                                                |
| lold             | †Minimum Dynamic<br>Output Current              | 3.6                    |                        | ,    |                                      | 36                              | mA    | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)                                        |
| IOHD             | ,                                               | 3.6                    |                        | -    | <u> </u>                             | -25                             | mA    | V <sub>OHD</sub> = 2.0V Min<br>(Note 1)                                        |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    | ÷ -                    | 5.0  | 100                                  | 50.0                            | μА    | $V_{IN} = V_{CC}$ or GND                                                       |
| lozt             | Maximum I/O<br>Leakage Current                  | 3.6                    |                        | ±0.6 | ±11.0                                | ±6.0                            | μΑ    | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$ |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.5                    | 0.8  |                                      |                                 | V     | (Notes 2, 3)                                                                   |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.5                   | -0.8 |                                      |                                 | ٧     | (Notes 2, 3)                                                                   |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.6                    | 2.0  |                                      |                                 | ٧     | (Notes 2, 4)                                                                   |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.7                    | 0.8  |                                      |                                 | ٧     | (Notes 2, 4)                                                                   |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                                     |                                              |                          |     | 74LVQ |      | 54L                                                           | _vQ | 741                                                          | _VQ  |       |             |
|-------------------------------------|----------------------------------------------|--------------------------|-----|-------|------|---------------------------------------------------------------|-----|--------------------------------------------------------------|------|-------|-------------|
| Symbol Parameter                    |                                              | V <sub>CC</sub> *<br>(V) |     |       |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|                                     |                                              |                          | Min | Тур   | Max  | Min                                                           | Max | Min                                                          | Max  | 1     |             |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>Data to Output          | 3.3                      | 2.0 | 7.5   | 10.0 |                                                               |     | 2.0                                                          | 10.5 | ns    | 1.2-3, 4    |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time                           | 3.3                      | 3.0 | 8.5   | 13.0 |                                                               |     | 3.0                                                          | 13.5 | ns    | 1.2-5, 6    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                          | 3.3                      | 1.0 | 8.5   | 14.5 |                                                               |     | 1.0                                                          | 15.0 | ns    | 1.2-5, 6    |
| toshl,<br>toshh                     | Output to Output<br>Skew**<br>Data to Output | 3.3                      |     | 1.0   | 1.5  |                                                               |     |                                                              | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHI) or LOW to HIGH (toSLH). Parameter guaranteed by design.

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>I/O</sub>            | Input/Output<br>Capacitance      | 15  | pF    | V <sub>CC</sub> = 3.3V |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 67  | pF    | V <sub>CC</sub> = 3.3V |

the contribution of the first property of the second section of the section of t

Store of Carlot of Carlot

And the second of the second of

A contract to the second of the

en ing talah masa menjadi sebigai menjadi sebigai menjadi sebigai sebigai menjadi sebigai sebigai sebigai sebig Sebigai sebiga

Note 1: CPD is measured at 10 MHz.

and the second second second



# 54LVQ/74LVQ273 Low Voltage Octal D Flip-Flop

#### **General Description**

The 'LVQ273 has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset ( $\overline{\text{MR}}$ ) input load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the  $\overline{\text{MR}}$  input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- $\blacksquare$  Guaranteed incident wave switching into 75 $\Omega$
- 4 kV minimum ESD immunity

Ordering Code: See Section 8

**Logic Symbols** 

#### **Connection Diagrams**







| Pin Names                      | Description       |
|--------------------------------|-------------------|
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs       |
| MR                             | Master Reset      |
| CP                             | Clock Pulse Input |
| Q <sub>0</sub> -Q <sub>7</sub> | Data Outputs      |

# Pin Assignment for LCC



#### Mode Select-Function Table

| Operating Mode |    | Outputs |                |    |
|----------------|----|---------|----------------|----|
| Operating Mode | MR | СР      | D <sub>n</sub> | Qn |
| Reset (Clear)  | L  | X       | X              | L  |
| Load-'1'       | Н  | <i></i> | н              | Н  |
| Load '0'       | Н  | •       | L              | L. |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

\_\_ = LOW-to-HIGH Transition

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                    | -0.5V to +7.0V               |
|------------------------------------------------------|------------------------------|
| DC Input Diode Current ( $I_{IK}$ )<br>$V_I = -0.5V$ |                              |
| $V_{I} = -0.5V$                                      | -20 mA                       |
| $V_i = V_{CC} + 0.5V$                                | + 20 mA                      |
| DC Input Voltage (V <sub>I</sub> )                   | $-0.5$ V to $V_{CC} + 0.5$ V |

| DC Output Diode Current (IOK)       |          |                         |
|-------------------------------------|----------|-------------------------|
| $V_O = -0.5V$                       |          | 20 m/                   |
| $V_O = V_{CC} + 0.5V$               | 2        | + 20 m/                 |
| DC Output Voltage (V <sub>O</sub> ) | −0.5V to | 0 V <sub>CC</sub> + 0.5 |

DC Output Source or Sink Current ( $I_O$ )  $\pm 50$  mA

DC  $V_{CC}$  or Ground Current per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA

Storage Temperature ( $T_{STG}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C

DC Latch-up Source or

Junction Temperature (T<sub>J</sub>)
CDIP 175°C
PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating \*\* Conditions

| Supply Voltage (V <sub>CC</sub> )                                                  | The Subsection of                  |
|------------------------------------------------------------------------------------|------------------------------------|
| LVQ                                                                                | 3.0V to 3.6V                       |
| Input Voltage (V <sub>I</sub> )                                                    | 0V to V <sub>CC</sub>              |
| Output Voltage (VO)                                                                | <sup>∞</sup> 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) 74LVQ 54LVQ                                | -40°C to +85°C<br>-55°C to +125°C  |
| Minimum Input Edge Rate $\Delta V/\Delta t$<br>V <sub>IN</sub> from 0.8V to 2.0V   |                                    |
| V <sub>CC</sub> @ 3.0V                                                             | , 125 mV/ns                        |
| Note: Plastic DIP packaging is not recommoreater than 2000 temperature cycles from |                                    |

#### **DC Characteristics**

Sink Current

|                 | Parameter                            |                        | 74L                    | .vQ  | 54LVQ                               | 74LVQ                           |       |                                                                |
|-----------------|--------------------------------------|------------------------|------------------------|------|-------------------------------------|---------------------------------|-------|----------------------------------------------------------------|
| Symbol          |                                      | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                     |
|                 |                                      |                        | Тур                    |      | Guaranteed L                        | imits                           |       |                                                                |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  | 3.0                    | 1.5                    | 2.0  | 2.0                                 | 2.0                             | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                         |
| VIL             | Maximum Low Level<br>Input Voltage   | 3.0                    | 1.5                    | 0.8  | 0.8                                 | 0.8                             | V     | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V           |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0                    | 2.99                   | 2.9  | 2.9                                 | 2.9                             | v     | $I_{OUT} = -50 \mu\text{A}$                                    |
|                 |                                      | 3.0                    |                        | 2.56 | 2.4                                 | 2.46                            |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | 3.0                    | 0.002                  | 0.1  | 0.1                                 | 0.1                             | v     | I <sub>OUT</sub> = 50 μA                                       |
|                 |                                      | 3.0                    |                        | 0.36 | 0.50                                | 0.44                            |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current     | 3.6                    |                        | ±0.1 | ±1.0                                | ±1.0                            | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                         |

±300 mA

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### DC Characteristics (Continued)

|                  |                                                 |                        | 74               | LVQ    | 54LVQ                             | 74LVQ                           |            | Conditions                                           |  |
|------------------|-------------------------------------------------|------------------------|------------------|--------|-----------------------------------|---------------------------------|------------|------------------------------------------------------|--|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> = -55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units      |                                                      |  |
|                  | <u> </u>                                        |                        | Тур              |        | Guaranteed Li                     | mits                            |            |                                                      |  |
| lold             | †Minimum Dynamic<br>Output Current              | 3.6                    |                  |        |                                   | 36                              | mA         | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)              |  |
| IOHD             |                                                 | 3.6                    |                  |        |                                   | -25                             | mA         | V <sub>OHD</sub> = 2.0V Min<br>(Note 1)              |  |
| lcc .            | Maximum Quiescent<br>Supply Current             | 3.6                    |                  | 5.0    | 100                               | 50                              | μА         | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 1) |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.4              | 0.8    |                                   |                                 | ٧          | (Notes 2, 3)                                         |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.3             | -0.8   |                                   |                                 | ٧          | (Notes 2, 3)                                         |  |
| V <sub>IHD</sub> | Maximum High Level Dynamic Input Voltage        | 3.3                    | 1.7              | 2.0    |                                   |                                 | ٧          | (Notes 2, 4)                                         |  |
| V <sub>ILD</sub> | Maximum Low Level<br>Dynamic Input Voltage      | 3.3                    | 1.6              | 0.8    |                                   |                                 | . <b>v</b> | (Notes 2, 4)                                         |  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data Inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                  | Parameter                                 | V <sub>CC</sub> *<br>(V) | I <sub>A</sub> = +25°C |     | 541                                                            | 54LVQ |                                                              | ACQ |       |             |          |
|------------------|-------------------------------------------|--------------------------|------------------------|-----|----------------------------------------------------------------|-------|--------------------------------------------------------------|-----|-------|-------------|----------|
| Symbol           |                                           |                          |                        |     | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF |       | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |     | Units | Fig.<br>No. |          |
|                  |                                           |                          | Min                    | Тур | Max                                                            | Min   | Max                                                          | Min | Max   | 1           |          |
| f <sub>max</sub> | Maximum Clock<br>Frequency                | 3.3                      |                        |     | 90                                                             |       | 75                                                           |     | 75    | MHz         |          |
| t <sub>PLH</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | 3.3                      | 4.0                    | 8.0 | 12.5                                                           | 1.0   | 15.0                                                         | 3.0 | 14.0  | ns          | 1.2-3, 4 |
| t <sub>PHL</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | 3.3                      | 4.0                    | 8.5 | 13.0                                                           | 1.0   | 16.0                                                         | 3.5 | 14.5  | ns          | 1.2-3, 4 |
| t <sub>PHL</sub> | Propagation Delay MR to Qn                | 3.3                      | 4.0                    | 8.5 | 13.0                                                           | 1.0   | 16.0                                                         | 3.5 | 14.0  | ns          | 1.2-3, 4 |
| toshl,           | Output to Output<br>Skew**                | 3.3                      |                        | 1.0 | 1.5                                                            |       |                                                              |     | 1.5   | ns          | 1.2-19   |

<sup>\*</sup>Voltage Range is 3.3V  $\pm 0.3$ V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (tosh) or LOW to HIGH (tosh). Parameter guaranteed by design. Not tested.

## AC Operating Requirements: See Section 1.2 for Waveforms

|                |                                                |                          | 74L                                              | .VQ   | 54LVQ                                                         | 74LVQ                                                        |       |             |
|----------------|------------------------------------------------|--------------------------|--------------------------------------------------|-------|---------------------------------------------------------------|--------------------------------------------------------------|-------|-------------|
| Symbol         | Parameter                                      | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Units | Fig.<br>No. |
|                |                                                |                          | Тур                                              | * *** | Guaranteed Min                                                | imum                                                         | 100   |             |
| ts             | Setup Time, HIGH or LOW<br>Dn to CP            | 3.3                      |                                                  | 5.0   | 8.0                                                           | 6.0                                                          | ns    | 1.2-7       |
| th             | Hold Time, HIGH or LOW<br>D <sub>n</sub> to CP | 3.3                      |                                                  | 0.0   | 0.0                                                           | 0.0                                                          | ns    | 1.2-7       |
| t <sub>w</sub> | Clock Pulse Width<br>HIGH or LOW               | 3.3                      |                                                  | 5.5   | 6.5                                                           | 6.0                                                          | ns    | 1.2-7       |
| t <sub>w</sub> | MR Pulse Width<br>HIGH or LOW                  | 3.3                      |                                                  | 5.5   | 10.0                                                          | 6.0                                                          | ns    | 1.2-7       |
| t <sub>w</sub> | Recovery Time<br>MR to CP                      | 3.3                      |                                                  | 4.0   | 6.0                                                           | 4.5                                                          | ns    | 1.2-3       |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 35  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



# 54LVQ/74LVQ373 **Low Voltage Octal Transparent Latch** with TRI-STATE® Outputs

#### **General Description**

The 'LVQ373 consists of eight latches with TRI-STATE outputs for bus organized system applications. The latches appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity

Ordering Code: See Section 8

#### **Logic Symbols**

# **Connection Diagrams**

Pin Assignment for DIP.





| Flatpak and SOIC |    |          |                                    |  |  |  |  |  |
|------------------|----|----------|------------------------------------|--|--|--|--|--|
| ÖE —             | 1  | 20       | −v <sub>cc</sub>                   |  |  |  |  |  |
| <b>∞</b> −       | 2  | 19       | —0 <sub>7</sub>                    |  |  |  |  |  |
| D <sub>0</sub> — | 3  | 18<br>17 | — D <sub>7</sub>                   |  |  |  |  |  |
| 다 ㅡ<br>다         | 5  | 16       | —0 <sub>6</sub><br>—0 <sub>6</sub> |  |  |  |  |  |
| 02               | 6  | 15       | -0 <sub>5</sub>                    |  |  |  |  |  |
| D <sub>2</sub> — | 7  | 14       | —D <sub>5</sub>                    |  |  |  |  |  |
| D <sub>3</sub>   | 8  | 13       | <b>—</b> D₄                        |  |  |  |  |  |
| 03               | 9  | 12       | <b>−</b> 0 <sub>4</sub>            |  |  |  |  |  |
| GND —            | 10 | 11       | — LE                               |  |  |  |  |  |
|                  |    | TI       | _/F/11359-3                        |  |  |  |  |  |

| Pin Names                      | Description             |
|--------------------------------|-------------------------|
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs             |
| LE                             | Latch Enable Input      |
| ŌĒ                             | Output Enable Input     |
| O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs |

# Pin Assignment for LCC



TL/F/11359-4

#### **Functional Description**

The 'LVQ373 contains eight D-type latches with TRI-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the  $D_n$  inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE standard outputs are controlled by the Output Enable  $(\overline{\text{OE}})$  input. When  $\overline{\text{OE}}$  is LOW, the standard outputs are in the 2-state mode. When  $\overline{\text{OE}}$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

#### **Truth Table**

|     | Inputs |                |                |  |  |  |
|-----|--------|----------------|----------------|--|--|--|
| LE  | ŌĒ     | D <sub>n</sub> | On             |  |  |  |
| Х   | Н      | Х              | Z              |  |  |  |
| н   | L      | L              | L              |  |  |  |
| H · | L `· ' | Н              | Н              |  |  |  |
| L   | L      | Х              | O <sub>0</sub> |  |  |  |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- Z = High Impedance
- X = Immaterial
- O<sub>0</sub> = Previous O<sub>0</sub> before HIGH to Low transition of Latch Enable

## **Logic Diagram**



TL/F/11359-5

Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office, Distributors for availab                      | ility and specifications.  |
|-------------------------------------------------------|----------------------------|
| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to +7.0V             |
| DC Input Diode Current (IIK)                          |                            |
| $V_I = -0.5V$                                         | -20 mA                     |
| $V_I = V_{CC} + 0.5V$                                 | + 20 mA                    |
| DC Input Voltage (V <sub>I</sub> )                    | $-0.5V$ to $V_{CC} + 0.5V$ |
| DC Output Diode Current (IOK)                         |                            |
| $V_O = -0.5V$                                         | −20 mA                     |
| $V_O = V_{CC} + 0.5V$                                 | + 20 mA                    |
| DC Output Voltage (V <sub>O</sub> )                   | $-0.5V$ to $V_{CC} + 0.5V$ |
| DC Output Source                                      | •                          |
| or Sink Current (IO)                                  | ±50 mA                     |
| DC V <sub>CC</sub> or Ground Current                  | •                          |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                     |
| Storage Temperature (TSTG)                            | -65°C to +150°C            |
| DC Latch-Up Source or                                 |                            |
| Sink Current                                          | ±300 mA                    |
| Junction Temperature (T <sub>.I</sub> )               |                            |
| CDIP                                                  | 175°C                      |
| PDIP                                                  | 140°C                      |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )       |                       |
|-----------------------------------------|-----------------------|
| 'LVQ                                    | 3.0V to 3.6V          |
| Input Voltage (V <sub>I</sub> )         | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )        | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> ) | A second              |
| 74LVQ                                   | -40°C to +85°C        |
| 54LVQ                                   | -55°C to +125°C       |
| Minimum Input Edge Rate (ΔV/Δt)         | or a contract         |
| V <sub>IN</sub> from 0.8V to 2.0V       |                       |
| V <sub>CC</sub> @ 3.0V                  | 125 mV/ns             |
|                                         |                       |

Note: Plastic DIP packaging is not recommended for applications requiring greater than 2000 temperature cycles from -40°C to +125°C.

#### **DC Characteristics**

|                      |                                     | }                      | 74    | LVQ  | 54LVQ                            | 74LVQ                                                               | }  |                                                                    |
|----------------------|-------------------------------------|------------------------|-------|------|----------------------------------|---------------------------------------------------------------------|----|--------------------------------------------------------------------|
| Symbol               | Parameter                           | V <sub>CC</sub><br>(V) |       |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = T <sub>A</sub> =<br>-55°C to +125°C -40°C to +85°C |    | Conditions                                                         |
|                      |                                     | 1                      | Тур   |      | Guaranteed Li                    | mits                                                                | ]  | •                                                                  |
| V <sub>IH</sub>      | Minimum High Level<br>Input Voltage | 3.0                    | 1.5   | 2.0  | 2.0                              | 2.0                                                                 | V  | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                             |
| V <sub>IL</sub>      | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5   | 0.8  | 0.8                              | 0.8                                                                 | ٧  | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                             |
| V <sub>OH</sub>      | Minimum High Level                  | 3.0                    | 2.99  | 2.9  | 2.9                              | 2.9                                                                 | ٧. | $I_{OUT} = -50 \mu A$                                              |
|                      | Output Voltage                      | 3.0                    |       | 2.56 | 2.4                              | 2.46                                                                | ٧  | $*V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub>      | Maximum Low Level                   | 3.0                    | 0.002 | 0.1  | 0.1                              | 0.1                                                                 | v  | I <sub>OUT</sub> = 50 μA                                           |
|                      | Output Voltage                      | 3.0                    |       | 0.36 | 0.50                             | 0.44                                                                | V  | $V_{IN} = V_{IL} \text{ or } V_{IH}$ $I_{OL} = 12 \text{ mA}$      |
| l <sub>IN to t</sub> | Maximum Input<br>Leakage Current    | 3.6                    |       | ±0.1 | ±1.0                             | ±1.0                                                                | μΑ | $V_I = V_{CC}$ , GND                                               |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

See All outputs loaded; thresholds on input associated with output under test.

#### DC Electrical Characteristics (Continued)

|                  |                                                 |                        | 74               | LVQ    | 54LVQ                                | 74LVQ                                | 15 S  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-------------------------------------------------|------------------------|------------------|--------|--------------------------------------|--------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = .<br>-40°C to +85°C | Units | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  | Typ Guaranteed Limits                           |                        |                  |        |                                      |                                      |       | and the state of t |
| IOLD             | †Minimum Dynamic                                | 3.6                    | 10               |        |                                      | 36                                   | mA    | V <sub>OLD</sub> = 0.8V Max (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| I <sub>OHD</sub> | Output Current                                  | 3.6                    |                  |        | *                                    | -25                                  | mA    | V <sub>OHD</sub> = 2.0V Min (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| lcc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                  | 5.0    | 100                                  | 50                                   | μА    | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| loz              | Maximum TRI-STATE<br>Leakage Current            | 3.6                    |                  | ±0.5   | ±10.0                                | ±5.0                                 | μΑ    | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.4              | 0.8    |                                      |                                      | ٧     | (Notes 2, 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.3             | -0.8   |                                      |                                      | ٧     | (Notes 2, 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>IHD</sub> | Maximum High Level Dynamic Input Voltage        | 3.3                    | 1.7              | 2.0    |                                      |                                      | ٧     | (Notes 2, 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6              | 0.8    | J .                                  |                                      | ٧     | (Notes 2, 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

Contract Contract Contract

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                                     |                                                          | 74LVQ                    |                                                  | 54LVQ |      | 74LVQ                                                         |     |                                                              |      |       |             |
|-------------------------------------|----------------------------------------------------------|--------------------------|--------------------------------------------------|-------|------|---------------------------------------------------------------|-----|--------------------------------------------------------------|------|-------|-------------|
| Symbol                              | Parameter                                                | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|                                     |                                                          |                          | Min                                              | Тур   | Max  | Min                                                           | Max | Min                                                          | Max  |       |             |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>D <sub>n</sub> to O <sub>n</sub>    | 3.3                      | 2.5                                              | 8.0   | 10.5 |                                                               |     | 2.5                                                          | 11.0 | ns    | 1.2-3, 4    |
| t <sub>PLH</sub> , t <sub>PLH</sub> | Propagation Delay<br>LE to O <sub>n</sub>                | 3.3                      | 2.5                                              | 8.0   | 12.0 |                                                               |     | 2.5                                                          | 12.5 | ns    | 1.2-3, 4    |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time                                       | 3.3                      | 2.5                                              | 8.5   | 13.0 |                                                               |     | 2.5                                                          | 13.5 | ns    | 1.2-5, 6    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                                      | 3.3                      | 1.0                                              | 9.0   | 14.5 |                                                               | , - | 1.0                                                          | 15.0 | ns    | 1.2-5, 6    |
| toshl,<br>toshh                     | Output to Output Skew** D <sub>n</sub> to O <sub>n</sub> | 3.3                      |                                                  | 1.0   | 1.5  |                                                               |     |                                                              | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V  $\pm 0.3$ V.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3,3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHI) or LOW to HIGH (toSLH). Parameter guaranteed by design.

## AC Operating Requirements: See Section 1.2 for Waveforms

| Symbol         | Parameter                                       |                   | 74LVQ  T <sub>A</sub> = +25°C C <sub>L</sub> = 50 pF |     | 54LVQ                                                          | 74LVQ                                                        | Units | Fig.<br>No. |
|----------------|-------------------------------------------------|-------------------|------------------------------------------------------|-----|----------------------------------------------------------------|--------------------------------------------------------------|-------|-------------|
|                |                                                 | V <sub>CC</sub> * |                                                      |     | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |       |             |
|                |                                                 |                   | Тур                                                  |     | Guaranteed Min                                                 |                                                              |       |             |
| t <sub>s</sub> | Setup Time, HIGH or LOW<br>D <sub>n</sub> to LE | 3.3               | 0                                                    | 3.0 |                                                                | 3.0                                                          | ns    | 1.2-7       |
| t <sub>h</sub> | Hold Time, HIGH or LOW<br>D <sub>n</sub> to LE  | 3.3               | 0                                                    | 1.5 |                                                                | 1.5                                                          | ns    | 1.2-7       |
| t <sub>w</sub> | LE Pulse Width, HIGH                            | 3.3               | 2.0                                                  | 4.0 |                                                                | 4.0                                                          | ns    | 1.2-3       |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V.

#### Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| CIN                         | Input Capacitance                | 4.5 | pF    | V <sub>CC</sub> = 3.3V |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 39  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



# 54LVQ/74LVQ374 Low Voltage Octal D Flip-Flop with TRI-STATE® Outputs

#### **General Description**

The 'LVQ374 is a high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and TRI-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flip-flops.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry

- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- Guaranteed incident wave switching into 75Ω
- 4 kV minimum ESD immunity
- Buffered positive edge-triggered clock
- TRI-STATE outputs drive bus lines or buffer memory address registers

Ordering Code: See Section 8

#### **Logic Symbols**

# Connection Diagrams

Pin Assignment for DIP,





| Flatpak and SOIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                      |                                              |                                                                                                                                          |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| OE — O <sub>0</sub> — O <sub>1</sub> — O <sub>2</sub> — O <sub>2</sub> — O <sub>3</sub> | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 20<br>19<br>18<br>17<br>16<br>15<br>14<br>13 | - V <sub>CC</sub> - O <sub>7</sub> - D <sub>7</sub> - D <sub>6</sub> - O <sub>6</sub> - O <sub>5</sub> - D <sub>5</sub> - D <sub>4</sub> |  |  |  |  |  |  |
| GND —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                   | 11                                           | ⊢ CP                                                                                                                                     |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                      |                                              | <b>』</b><br>TL/F/11360−3                                                                                                                 |  |  |  |  |  |  |

| Pin Names                      | Description                   |
|--------------------------------|-------------------------------|
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs                   |
| CP                             | Clock Pulse Input             |
| ŌĒ                             | TRI-STATE Output Enable Input |
| $O_0 - O_7$                    | TRI-STATE Outputs             |



#### **Functional Description**

The 'LVQ374 consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable ( $\overline{\rm OE}$ ) LOW, the contents of the eight flip-flops are available at the outputs. When the  $\overline{\rm OE}$  is HIGH, the outputs go to the high impedance state. Operation of the  $\overline{\rm OE}$  input does not affect the state of the flip-flops.

#### **Truth Table**

|                | Inputs |    |    |  |  |  |  |
|----------------|--------|----|----|--|--|--|--|
| D <sub>n</sub> | СР     | ŌĒ | On |  |  |  |  |
| Н              | ~      | L  | Н  |  |  |  |  |
| L              |        | L  | L  |  |  |  |  |
| X              | X      | Н  | z  |  |  |  |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Z = High Impedance

/ = LOW-to-HIGH Transition

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V            | cc)                        | -0.5V to $+7.0$ V            |
|------------------------------|----------------------------|------------------------------|
| DC Input Diode C             | urrent (I <sub>IK</sub> )  |                              |
| $V_1 = -0.5V$                |                            | —20 mA                       |
| $V_{I} = V_{CC} + 0.5$       | 5V                         | + 20 m/                      |
| DC Input Voltage (           | (V <sub>I</sub> )          | $-0.5$ V to $V_{CC} + 0.5$ V |
| DC Output Diode              | Current (I <sub>OK</sub> ) | •                            |
| $V_0 = -0.5V$                |                            | −20 m/                       |
| $V_O = V_{CC} + 0.$          | 5V                         | + 20 mA                      |
| DC Output Voltage            | ∍ (V <sub>O</sub> )        | $-0.5$ V to $V_{CC} + 0.5$ V |
| DC Output Source             | 9                          |                              |
| or Sink Current              | (I <sub>O</sub> )          | ± 50 mA                      |
| DC V <sub>CC</sub> or Ground | d Current                  |                              |
| per Output Pin (             |                            | ±50 mA                       |
| Storage Temperat             | ure (T <sub>STG</sub> )    | -65°C to +150°C              |
| DC Latch-Up Sour             | rce or                     |                              |
| Sink Current                 | , e                        | ±300 m/                      |
| Junction Tempera             | ture (Ti)                  | 4                            |
| CDIP                         | ( . 0)                     | 175°C                        |
| DDID                         |                            | 14000                        |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> ) 'LVO       | 3.0V to 3.6V                   |
|----------------------------------------------|--------------------------------|
| Input Voltage (V <sub>I</sub> )              | 0V to V <sub>CC</sub>          |
| • • • • • • • • • • • • • • • • • • • •      |                                |
| Output Voltage (V <sub>O</sub> )             | 0V to V <sub>CC</sub>          |
| Operating Temperature (T <sub>A</sub> )      |                                |
| 74LVQ                                        | -40°C to +85°C                 |
| 54LVQ                                        | -55°C to +125°C                |
| Minimum Input Edge Rate (ΔV/Δt)              |                                |
| V <sub>IN</sub> from 0.8V to 2.0V            |                                |
| V <sub>CC</sub> @ 3.0V                       | 125 mV/ns                      |
| Note: Plastic DIP packaging is not recommend | led for applications requiring |

greater than 2000 temperature cycles from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **DC Electrical Characteristics**

|                 | Parameter                           |                        | 741                    | _VQ                   | 54LVQ                            | 74LVQ                           |                                                                   |                                                                   |
|-----------------|-------------------------------------|------------------------|------------------------|-----------------------|----------------------------------|---------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|
| Symbol          |                                     | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |                       | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units                                                             | Conditions                                                        |
|                 |                                     |                        | Тур                    | Typ Guaranteed Limits |                                  |                                 |                                                                   |                                                                   |
| VIH             | Minimum High Level<br>Input Voltage | 3.0                    | 1.5                    | 2.0                   | 2.0                              | 2.0                             | ٧                                                                 | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V              |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5                    | 0.8                   | 0.8                              | 0.8                             | ٧                                                                 | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99                   | 2.9                   | 2.9                              | 2.9                             | V                                                                 | $I_{OUT} = -50 \mu\text{A}$                                       |
|                 | Output Voltage                      | 3.0                    |                        | 2.56                  | 2.4                              | 2.46                            | ٧                                                                 | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002                  | 0.1                   | 0.1                              | 0.1                             | ٧                                                                 | $I_{OUT} = 50 \mu A$                                              |
| Output Voltage  | 3.0                                 |                        | 0.36                   | 0.50                  | 0.44                             | v                               | $*V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$ |                                                                   |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current    | 3.6                    |                        | ±0.1                  | ±1.0                             | ±1.0                            | μΑ                                                                | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

 $<sup>^{\</sup>bullet}\text{All}$  outputs loaded; thresholds on input associated with output under test.

#### DC Electrical Characteristics (Continued)

|                  | ٠                                               |     | 741                    | _VQ                   | 54LVQ                                                                 | 74LVQ |                  |                                                                                |  |
|------------------|-------------------------------------------------|-----|------------------------|-----------------------|-----------------------------------------------------------------------|-------|------------------|--------------------------------------------------------------------------------|--|
| Symbol           | Symbol Parameter                                |     | T <sub>A</sub> = +25°C |                       | T <sub>A</sub> = T <sub>A</sub> =<br>-55°C to +125°C   -40°C to +85°C |       | Units            | Conditions                                                                     |  |
|                  |                                                 |     | Тур                    | Typ Guaranteed Limits |                                                                       | }     | 1                |                                                                                |  |
| lord "           | †Minimum Dynamic<br>Output Current              | 3.6 |                        |                       |                                                                       | 36    | m <sub>.</sub> A | V <sub>OLD</sub> = 0.8V Max<br>(Note 1)                                        |  |
| ГОНD             |                                                 | 3.6 |                        |                       |                                                                       | -25   | mA               | V <sub>OHD</sub> = 2.0V Min<br>(Note 1)                                        |  |
| ,lcc             | Maximum Quiescent<br>Supply Current             | 3.6 | -                      | 5.0                   | 100                                                                   | 50    | μА               | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 1)                           |  |
| loz              | Maximum TRI-STATE<br>Leakage Current            | 3.6 |                        | ±0.5                  | ±10.0                                                                 | ±50   | μА               | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$ |  |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3 | 0.5                    | 0.8                   |                                                                       |       | ٧                | (Notes 2, 3)                                                                   |  |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3 | -0.3                   | -0.8                  |                                                                       |       | V                | (Notes 2, 3)                                                                   |  |
| V <sub>IHD</sub> | Maximum High Level Dynamic Input Voltage        | 3.3 | 1.7                    | 2.0                   |                                                                       |       | V                | (Notes 2, 4)                                                                   |  |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3 | 1.6                    | 0.8                   |                                                                       |       | ٧                | (Notes 2, 4)                                                                   |  |

†Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 750 for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

|                                     |                                           |                          |                                                  | 74LVG |                                                               | 54L | .VQ                                         | 741 | LVQ   |             |          |
|-------------------------------------|-------------------------------------------|--------------------------|--------------------------------------------------|-------|---------------------------------------------------------------|-----|---------------------------------------------|-----|-------|-------------|----------|
| Symbol                              | Parameter                                 | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | $T_A = -40$ °C<br>to +85°C<br>$C_L = 50$ pF |     | Units | Fig.<br>No. |          |
|                                     |                                           |                          | Min                                              | Тур   | Max                                                           | Min | Max                                         | Min | Max   |             |          |
| f <sub>max</sub>                    | Maximum Clock Frequency                   | 3.3                      | 75                                               |       |                                                               |     |                                             | 70  |       | MHz         |          |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay<br>CP to O <sub>n</sub> | 3.3                      | 3.0                                              | 9.5   | 13.0                                                          |     |                                             | 3.0 | 13.5  | ns          | 1.2-3, 4 |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time                        | 3.3                      | 3.0                                              | 9.5   | 13.0                                                          |     |                                             | 3.0 | 13.5  | ns          | 1.2-5, 6 |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time                       | 3.3                      | 1.0                                              | 9.5   | 14.5                                                          |     |                                             | 1.0 | 15.0  | ns          | 1.2-5, 6 |
| toshl,<br>toslh                     | Output to Output Skew**<br>CP to On       | 3.3                      |                                                  | 1.0   | 1.5                                                           |     |                                             |     | 1.5   | ns          | 1.2-19   |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL) or LOW to HIGH (toSLH). Parameter guaranteed by design.

# AC Operating Requirements: See Section 1.2 for Waveforms

|                  |                                                 | Parameter $V_{CC}^*$ $T_A = +25^{\circ}C$ $T_A = -55^{\circ}C$ | 74LVQ |     |                |                                                              |       |             |
|------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|----------------|--------------------------------------------------------------|-------|-------------|
| Symbol           | Parameter                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |     | to + 125°C     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Units | Fig.<br>No. |
|                  |                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Тур   |     | Guaranteed Min | ilmum                                                        |       |             |
| ts               | Setup Time, HIGH or LOW<br>D <sub>n</sub> to CP | 3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0     | 3.0 |                | 3.0                                                          | ns    | 1.2-7       |
| . t <sub>h</sub> | Hold Time, HIGH or LOW<br>D <sub>n</sub> to CP  | 3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0     | 1.5 |                | 1.5                                                          | ns    | 1.2-7       |
| t <sub>w</sub>   | CP Pulse Width,<br>HIGH or LOW                  | 3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.0   | 4.0 |                | 4.0                                                          | ns    | 1,2-3       |

# Capacitance

| Symbol                   | Parameter                        | Тур | Units | Conditions             |
|--------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>          | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub> (Note 1) | Power Dissipation<br>Capacitance | 39  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



# 54LVQ/74LVQ573 Low Voltage Octal Latch with TRI-STATE® Outputs

#### **General Description**

The 'LVQ573 is a high-speed octal latch with buffered common Latch Enable (LE) and buffered common Output Enable ( $\overline{\text{OE}}$ ) inputs. The 'LVQ573 is functionally identical to the 'LVQ373 but with inputs and outputs on opposite sides of the package.

#### **Features**

- Ideal for low power/low noise 3.3V applications
- Implements patented Quiet Series EMI reduction circuitry
- Available in SOIC and QSOP packages
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Improved latch-up immunity
- $\blacksquare$  Guaranteed incident wave switching into 75 $\Omega$
- 4 kV minimum ESD immunity

Ordering Code: See Section 8

## **Logic Symbols**





#### **Connection Diagrams**

Pin Assignment for DIP, Flatpak and SOIC



| Pin Names                      | Description                   |
|--------------------------------|-------------------------------|
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs                   |
| LE                             | Latch Enable Input            |
| ŌĒ                             | TRI-STATE Output Enable Input |
| O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs       |

# Pin Assignment for LCC



TL/F/11361-4

#### **Functional Description**

The 'LVQ573 contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the  $D_n$  inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable ( $\overline{OE}$ ) input. When  $\overline{OE}$  is LOW, the buffers are enabled. When  $\overline{OE}$  is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

# Truth Table

|    | Inputs |   | Outputs        |
|----|--------|---|----------------|
| ŌĒ | LE     | D | O <sub>n</sub> |
| L  | Н.     | н | H.             |
| L  | Н      | L | L              |
| L  | L      | x | O <sub>0</sub> |
| н  | X      | X | Z              |

H = HIGH Voltage

L = LOW Voltage

Z = High Impedance

X = Immaterial
O<sub>0</sub> = Previous O<sub>0</sub> before HIGH-to-LOW transition of Latch Enable

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings (Note 1)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

DC Input Diode Current ( $I_{IK}$ )  $V_I = -0.5V$  -20 mA  $V_I = V_{CC} + 0.5V$  +20 mA

 $V_I = V_{CC} + 0.5V$  + 20 mA DC Input Voltage (V<sub>I</sub>) -0.5V to  $V_{CC} + 0.5V$ 

-0.5V to +7.0V

DC Output Diode Current (IOK)

Supply Voltage (V<sub>CC</sub>)

DC Output Source
or Sink Current (In) ±50 mA

or Sink Current (I<sub>O</sub>)
DC V<sub>CC</sub> or Ground Current

per Output Pin (I<sub>CC</sub> or I<sub>GND</sub>) ±50 mA Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

DC Latch-Up Source or

Sink Current ±300 mA

Junction Temperature (T<sub>J</sub>)

CDIP 175°C PDIP 140°C

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of 'LVQ circuits outside databook specifications.

# Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

 LVQ
 3.0V to 3.6V

 Input Voltage (V<sub>I</sub>)
 0V to V<sub>CC</sub>

 Output Voltage (V<sub>O</sub>)
 0V to V<sub>CC</sub>

Operating Temperature (T<sub>A</sub>)

74LVQ -40°C to +85°C 54LVQ -55°C to +125°C

Minimum Input Edge Rate ( $\Delta V/\Delta t$ )

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 3.0V 125 mV/ns

Note: Plastic DIP packaging is not recommended for applications requiring greater than 2000 temperature cycles from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **DC Characteristics**

|                 | Parameter                           |                        | 74                     | LVQ  | 54LVQ                            | 74LVQ                           |       |                                                                   |
|-----------------|-------------------------------------|------------------------|------------------------|------|----------------------------------|---------------------------------|-------|-------------------------------------------------------------------|
| Symbol          |                                     | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                        |
|                 |                                     |                        | Тур                    |      | Guaranteed Lin                   | nits                            |       |                                                                   |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0                    | 1.5                    | 2.0  | 2.0                              | 2.0                             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage  | 3.0                    | 1.5                    | 0.8  | 0.8                              | 0.8                             | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                            |
| V <sub>OH</sub> | Minimum High Level                  | 3.0                    | 2.99                   | 2.9  | 2.9                              | 2.9                             | ٧     | $I_{OUT} = -50 \mu A$                                             |
|                 | Output Voltage                      | 3.0                    |                        | 2.56 | 2.4                              | 2.46                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OH} = -12 \text{ mA}$ |
| V <sub>OL</sub> | Maximum Low Level                   | 3.0                    | 0.002                  | 0.1  | 0.1                              | 0.1                             | ٧     | I <sub>OUT</sub> = 50 μA                                          |
|                 | Output Voltage                      | 3.0                    |                        | 0.36 | 0.50                             | 0.44                            | ٧     | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$I_{OL} = 12 \text{ mA}$  |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current    | 3.6                    |                        | ±0.1 | ±1.0                             | ±1.0                            | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND                            |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

#### DC Characteristics (Continued)

|                  |                                                 |                        | 74LVQ 54LVQ 74LVQ |        | -                                    |                                 |       |                                                                                |
|------------------|-------------------------------------------------|------------------------|-------------------|--------|--------------------------------------|---------------------------------|-------|--------------------------------------------------------------------------------|
| Symbol           | Parameter                                       | V <sub>CC</sub><br>(V) | T <sub>A</sub> =  | + 25°C | T <sub>A</sub> =<br>-55°C to + 125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                                     |
|                  |                                                 |                        | Тур               |        | Guaranteed Li                        | mits                            |       |                                                                                |
| lold             | †Minimum Dynamic<br>Output Current              | 3.6                    |                   |        |                                      | 36                              | mA    | V <sub>OLD</sub> = 0.8 V <sub>Max</sub><br>(Note 1)                            |
| lohd             |                                                 | 3.6                    |                   |        |                                      | -25                             | mA    | V <sub>OHD</sub> = 2.0V V <sub>Min</sub><br>(Note 1)                           |
| Icc              | Maximum Quiescent<br>Supply Current             | 3.6                    |                   | 5.0    | 100                                  | 50                              | μΑ    | V <sub>IN</sub> = V <sub>CC</sub><br>or GND (Note 1)                           |
| loz              | Maximum TRI-STATE<br>Leakage Curent             | 3.6                    |                   | ±0.5   | ±11.0                                | ±5.0                            | μΑ    | $V_{I}(OE) = V_{IL}, V_{IH}$<br>$V_{I} = V_{CC}, GND$<br>$V_{O} = V_{CC}, GND$ |
| V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3                    | 0.4               | 0.8    |                                      |                                 | ٧     | (Notes 2, 3)                                                                   |
| V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3                    | -0.4              | -0.8   |                                      |                                 | ٧     | (Notes 2, 3)                                                                   |
| V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage     | 3.3                    | 1.6               | 2.0    |                                      |                                 | ٧     | (Notes 2, 4)                                                                   |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage         | 3.3                    | 1.6               | 0.8    |                                      |                                 | ٧     | (Notes 2, 4)                                                                   |

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

Note 1: Incident wave switching on transmission lines with impedances as low as 75Ω for commercial temperature range is guaranteed for 74LVQ.

Note 2: Worst case package.

Note 3: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND.

Note 4: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ), f = 1 MHz.

#### AC Electrical Characteristics: See Section 1.2 for Waveforms

| Symbol                                 |                                                          |                          |                                                  | 74LVQ |      | 54L                                                           | _VQ | 741                                                          | -VQ  |       |             |
|----------------------------------------|----------------------------------------------------------|--------------------------|--------------------------------------------------|-------|------|---------------------------------------------------------------|-----|--------------------------------------------------------------|------|-------|-------------|
|                                        | Parameter                                                | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |       |      | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |     | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      | Units | Fig.<br>No. |
|                                        |                                                          |                          | Min                                              | Тур   | Max  | Min                                                           | Max | Min                                                          | Max  |       |             |
| t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation Delay<br>D <sub>n</sub> to O <sub>n</sub>    | 3.3                      | 2.5                                              | 8.5   | 10.5 |                                                               |     | 2.5                                                          | 11.0 | ns    | 1.2-3, 4    |
| t <sub>PLH</sub> ,                     | Propagation Delay<br>LE to O <sub>n</sub>                | 3.3                      | 2.5                                              | 8.5   | 12.0 |                                                               |     | 2.5                                                          | 12.5 | ns    | 1.2-3, 4    |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time                                       | 3.3                      | 2.5                                              | 8.5   | 13.0 |                                                               |     | 2.5                                                          | 13.5 | ns    | 1.2-5, 6    |
| t <sub>PHZ</sub> ,<br>t <sub>PLZ</sub> | Output Disable Time                                      | 3.3                      | 1.0                                              | 9.0   | 14.5 |                                                               |     | 1.0                                                          | 15.0 | ns    | 1.2-5, 6    |
| toshL,<br>toslh                        | Output to Output Skew** D <sub>n</sub> to O <sub>n</sub> | 3.3                      |                                                  | 1.0   | 1.5  |                                                               |     |                                                              | 1.5  | ns    | 1.2-19      |

<sup>\*</sup>Voltage Range is 3.3V ±0.3V

<sup>\*\*</sup>Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (toSHL or LOW to HIGH (toSLH)). Parameter guaranteed by design.

# AC Operating Requirements: See Section 1.2 for Waveforms

|                |                                                 |                          | 74LVQ |                 | 54LVQ                                                          | 74LVQ                                                        |       |             |
|----------------|-------------------------------------------------|--------------------------|-------|-----------------|----------------------------------------------------------------|--------------------------------------------------------------|-------|-------------|
| Symbol         | Parameter                                       | V <sub>CC</sub> *<br>(V) |       | + 25°C<br>50 pF | T <sub>A</sub> = -55°C<br>to + 125°C<br>C <sub>L</sub> = 50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF | Units | Fig.<br>No. |
|                |                                                 |                          | Тур   |                 | Guaranteed Min                                                 |                                                              |       |             |
| ts             | Setup Time, HIGH or LOW<br>D <sub>n</sub> to LE | 3.3                      | 0     | 3.0             |                                                                | 3.0                                                          | ns    | 1.2-7       |
| t <sub>H</sub> | Hold Time, HIGH or LOW<br>D <sub>n</sub> to LE  | 3.3                      | 0     | 1.5             |                                                                | 1.5                                                          | ns    | 1.2-7       |
| t <sub>W</sub> | LE Pulse Width, HIGH                            | 3.3                      | 2.0   | 4.0             |                                                                | 4.0                                                          | ns    | 1.2-3       |

<sup>\*</sup>Voltage Range 3.3 is 3.3V ±0.3V

## Capacitance

| Symbol                      | Parameter                        | Тур | Units | Conditions             |
|-----------------------------|----------------------------------|-----|-------|------------------------|
| C <sub>IN</sub>             | Input Capacitance                | 4.5 | pF    | $V_{CC} = 3.3V$        |
| C <sub>PD</sub><br>(Note 1) | Power Dissipation<br>Capacitance | 37  | pF    | V <sub>CC</sub> = 3.3V |

Note 1: C<sub>PD</sub> is measured at 10 MHz.



Section 2 Interface



#### **Section 2 Contents**

2-2



#### DS14C561

#### +3.3V-Powered 4 x 5 Driver/Receiver

#### **General Description**

The DS14C561 is a +3.3V-powered device that conforms to the new EIA/TIA-562 standard. This standard provides a faster, lower-power alternative to EIA/TIA-232-E (RS-232) Interfaces, while guaranteeing interoperation with EIA/TIA-232-E Interfaces. The DS14C561 is guaranteed to operate with a minimum supply voltage of +3V, while maintaining the EIA/TIA-562 output signal levels ±3.7V.

The DS14C561 features an internal DC-DC converter, with four external 1.0  $\mu$ F capacitors to double and invert +3.3V to  $\pm 6.6V$ . The device also offers a shutdown mode that reduces supply current to 10  $\mu$ A, making the part ideal for use in battery-powered or power-conscious applications.

#### **Features**

- Conforms to EIA/TIA-562
- Full AC Specifications
- Internal DC-DC converter
- Operates with a single +3.3V supply
- Low power requirement I<sub>CC</sub> 6 mA max
- Shutdown mode I<sub>CX</sub> 10 µA max
- Operates over 64 kbps
- Receiver noise filtering
- TRI-STATE® receiver outputs
- Direct replacement of MAX561

#### **Connection Diagram**



Order Number DS14C561WM See NS Package Number M28B

#### **Functional Diagram**



TL/F/11363-2

#### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 $\begin{array}{lll} \text{Supply Voltage (V$_{CC}$)} & -0.3 \text{V to } +6 \text{V} \\ \text{V}^{+} & \text{Pin} & (\text{V}_{CC} - 0.3 \text{V}) \text{ to } +14 \text{V} \\ \text{V}^{-} & \text{Pin} & +0.3 \text{V to } -14 \text{V} \\ \text{Driver Input Voltage} & -0.3 \text{V to } (\text{V}_{CC} + 0.3 \text{V}) \end{array}$ 

 $\begin{array}{ll} \text{Driver Output Voltage} & \text{(V}^+ + 0.3\text{V) to (V}^- - 0.3\text{V)} \\ \text{Receiver Input Voltage} & \pm 25\text{V} \\ \text{Receiver Output Voltage} & -0.3\text{V to (V}_{\text{CC}} + 0.3\text{V)} \\ \end{array}$ 

Junction Temperature

Maximum Package Power Dissipation

@ +25°C (Note 6) Wide SOIC (WM) Package

Wide SOIC (WM) Package 1520 mW

Storage Temperature Range -65°C to +150°C
Lead Temperature (Soldering, 4 sec.) +260°C
Short Circuit Duration (D<sub>OUT</sub>) continuous

# Recommended Operating Conditions

 Min
 Max
 Units

 Supply Voltage (V<sub>CC</sub>)
 3.0
 3.6
 V

 Operating Free Air Temp. (T<sub>A</sub>)
 V
 V
 C

 DS14C561
 0
 +70
 °C

#### **Electrical Characteristics**

 $V_{CC} = +3.3V \pm 0.3V$ , C1-C4 = 1  $\mu$ F,  $T_A = 0^{\circ}$ C to  $+70^{\circ}$ C, unless otherwise specified (Note 2)

+150°C

| Symbol          | Parameter                         | Conditions                              |                                 | Min    | Тур  | Max             | Units |
|-----------------|-----------------------------------|-----------------------------------------|---------------------------------|--------|------|-----------------|-------|
| DEVICE CH       | HARACTERISTICS                    |                                         |                                 |        |      |                 |       |
| ۷+              | Positive Power Supply             | $R_1 = 3 k\Omega$ , $C1-C4 = 1.0 \mu F$ | $D_{IN} = 0.4V$                 |        | 6.0  |                 | ٧     |
| ٧-              | Negative Power Supply             | η[ – 3 κι, 01–04 – 1.0 με               | $D_{IN} = 0.4V$ $D_{IN} = 2.4V$ |        | -5.0 |                 | ٧     |
| lcc             | Supply Current (V <sub>CC</sub> ) | No Load                                 |                                 |        | 3.5  | 6.0             | mA    |
| I <sub>CX</sub> | Supply Current Shutdown           | $R_L = 3 k\Omega$ , $SD = V_{CC}$       |                                 |        | 0.1  | 10              | μΑ    |
| VIH             | High Level Enable Voltage         |                                         | SD                              | 2.0    |      | V <sub>CC</sub> | V     |
| $V_{IL}$        | Low Level Enable Voltage          |                                         |                                 | GND    |      | 0.4             | V     |
| l <sub>IH</sub> | High Level Enable Current         |                                         |                                 | -10    |      | +10             | μΑ    |
| I <sub>IL</sub> | Low Level Enable Current          |                                         |                                 | -10    |      | +10             | μΑ    |
| DRIVER C        | HARACTERISTICS                    |                                         |                                 |        |      |                 |       |
| V <sub>IH</sub> | High Level Input Voltage          |                                         | D <sub>IN</sub>                 | 2.0    |      | Vcc             | V     |
| V <sub>IL</sub> | Low Level Input Voltage           |                                         |                                 | GND    |      | 0.4             | V     |
| I <sub>IH</sub> | High Level Input Current          | V <sub>IN</sub> ≥ 2.0V                  |                                 | -10    |      | +10             | μΑ    |
| I <sub>IL</sub> | Low Level Input Current           | V <sub>IN</sub> ≤ 0.4V                  |                                 | -10    |      | +10             | μΑ    |
|                 |                                   | V <sub>IN</sub> = 0V                    |                                 | -10    |      | +10             | μΑ    |
| V <sub>OH</sub> | High Level Output Voltage         | $R_L = 3 k\Omega$                       |                                 | 3.7    | 5.0  | 13.2            | V     |
| V <sub>OL</sub> | Low Level Output Voltage          | 3 Drivers Loaded                        |                                 | -13.2  | -4.0 | -3.7            | V     |
| V <sub>OH</sub> | High Level Output Voltage         | $R_L = 3 k\Omega$                       |                                 | 3.7    | 4.8  | 13.2            | V     |
| V <sub>OL</sub> | Low Level Output Voltage          | 4 Drivers Loaded, $V_{CC} = +3.3$       | 3V                              | - 13.2 | -4.2 | -3.7            | ٧     |
| los+            | Output High Short Circuit Current | $V_{O} = 0V, V_{IN} = 0.4V$             |                                 | -20    | -10  | -2              | m/    |
| los-            | Output Low Short Circuit Current  | $V_{O} = 0V, V_{IN} = 2.0V$             |                                 | 2.0    | 8.0  | 20              | mA    |
| Ro              | Output Resistance                 | $-2V \le V_0 \le +2V, V_{CC} = GN$      | 1D = 0V                         | 300    |      |                 | Ω     |
| RECEIVER        | CHARACTERISTICS                   |                                         |                                 |        |      |                 |       |
| V <sub>TH</sub> | Input High Threshold Voltage      |                                         |                                 |        | 1.3  | 2.0             | v     |
| V <sub>TL</sub> | Input Low Threshold Voltage       |                                         |                                 | 0.4    | 1.0  |                 | V     |
| V <sub>HY</sub> | Hysteresis                        |                                         |                                 | 0.05   | 0.3  |                 | V     |
| R <sub>IN</sub> | Input Resistance                  | $T_A = 0$ °C to $+70$ °C                |                                 | 3.0    | 4.5  | 7.0             | kΩ    |

#### **Electrical Characteristics (Continued)**

 $V_{CC} = +3.3V \pm 0.3V$ , C1-C4 = 1  $\mu$ F,  $T_A = 0^{\circ}$ C to  $+70^{\circ}$ C, unless otherwise specified (Note 2)

| Symbol          | Parameter                 | Condition                                           | 5  | Min  | Тур | Max             | Units |
|-----------------|---------------------------|-----------------------------------------------------|----|------|-----|-----------------|-------|
| RECEIVER        | CHARACTERISTICS (Continu  | ied)                                                |    |      |     |                 |       |
| liN             | Input Current             | V <sub>IN</sub> = +25V                              |    | 3.57 |     | +8.3            | mA    |
|                 |                           | V <sub>IN</sub> = +3V                               |    | 0.43 |     | +1.0            | mA    |
|                 | ,                         | $V_{IN} = -3V$                                      |    | -1.0 |     | -0.43           | mA    |
|                 |                           | V <sub>IN</sub> = -25V                              |    | -8.3 |     | -3.57           | mA    |
| V <sub>OH</sub> | High Level Output Voltage | $V_{IN} = -3V, I_{O} = -200 \mu A$                  |    | 2.6  | 3.0 |                 | >     |
| V <sub>OL</sub> | Low Level Output Voltage  | $V_{IN} = +3V, I_{O} = +1.6 \text{ mA}$             |    |      | 0.2 | 0.4             | ٧     |
| V <sub>IH</sub> | High Level Input Voltage  |                                                     | EN | 2.0  |     | V <sub>CC</sub> | ٧     |
| V <sub>IL</sub> | Low Level Input Voltage   |                                                     |    | GND  |     | 0.4             | ٧     |
| l <sub>IH</sub> | High Level Input Current  | V <sub>IN</sub> ≥ 2.0V                              |    | -10  |     | +10             | μΑ    |
| liL             | Low Level Input Current   | V <sub>IN</sub> ≤ 0.4V                              |    | -10  |     | +10             | μΑ    |
| loz             | Output Leakage Current    | $\overline{EN} = V_{CC}, 0V \le R_{OUT} \le V_{CC}$ | c  | -10  |     | +10             | μΑ    |

**Parameter** 

Symbol

Switching Characteristics  $V_{CC}=+3.3V~\pm0.3V$ , C1–C4 = 1  $\mu$ F,  $T_A=0^{\circ}$ C to  $+70^{\circ}$ C, unless otherwise specified (Note 4)

| DRIVER                          | CHARACTERISTICS         |                                        |                                          |     |     |     |      |    |
|---------------------------------|-------------------------|----------------------------------------|------------------------------------------|-----|-----|-----|------|----|
| t <sub>PLH</sub>                | Propagation Delay LOW   | to HIGH                                | $R_L = 3 k\Omega$                        |     | 1.0 | 4.0 | μs   |    |
| t <sub>PHL</sub>                | Propagation Delay HIGH  | to LOW                                 | $C_L = 50  \text{pF}$                    |     | 0.8 | 4.0 | μs   |    |
| tsĸ                             | Skew  tpLH-tpHL         |                                        | (Figures 1 and 2)                        |     | 0.2 | 1.0 | μs   |    |
| SR1                             | Output Slew Rate        |                                        | $R_L = 3 k\Omega \text{ to } 7 k\Omega,$ |     |     | 30  | V/µs |    |
| SR2                             | Output Slew Rate        |                                        | $R_L = 3 k\Omega, C_L = 29$              |     |     | 30  | V/μs |    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise, Fall Time  | $V_{CC} = 3.3V$                        | $R_L = 3 k\Omega, C_L = 25$              | 0.2 | 2.7 | 3.1 | μs   |    |
|                                 | (Note 7)                |                                        | $R_L = 3 k\Omega, C_L = 10$              | 0.2 | 1.7 | 2.1 | μs   |    |
| RECEIVE                         | R CHARACTERISTICS       |                                        |                                          |     |     |     |      |    |
| t <sub>PLH</sub>                | Propagation Delay LOW   | to HIGH                                | Input Pulse Width >                      |     | 3.7 | 9.0 | μs   |    |
| tpHL                            | Propagation Delay HIGH  | to LOW                                 | C <sub>L</sub> = 150 pF                  |     | 4.7 | 9.0 | μs   |    |
| tsĸ                             | Skew  tpLH-tpHL         |                                        | (Figures 3 and 4)                        |     | 1.0 | 3.0 | μs   |    |
| tpLZ                            |                         |                                        | (Figures 5 and 7)                        |     |     | 0.2 |      | μs |
| t <sub>PZL</sub>                |                         | ······································ |                                          | -   |     | 1.2 |      | μs |
| t <sub>PHZ</sub>                |                         |                                        | (Figures 5 and 6)                        |     |     | 0.4 |      | μs |
| tpzH                            |                         |                                        |                                          |     |     | 1.2 |      | μs |
| t <sub>NW</sub>                 | Noise Pulse Width Rejec | cted                                   | (Figures 3 and 4)                        |     | 4.0 | 1.0 | μs   |    |

Conditions

Min

Тур

Max

Units

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.

Note 2: Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified.

Note 3: IOS+ and IOS- values are for one output at a time. If more than one output is shorted simultaneously, the device power dissipation may be exceeded. Note 4: Receiver AC input waveform for test purposes:  $t_f = t_f = 200$  ns,  $V_{IH} = 3V$ ,  $V_{IL} = -3V$ , f = 32 kHz (64 kbit/sec). Driver AC input waveform for test purposes:  $t_r = t_f = \le 10$  ns,  $V_{IH} = 3V$ ,  $V_{IL} = 0V$ , f = 32 kHz (64 kbit/sec).

Note 5: All typicals are given for  $V_{CC} = 3.3V$  and  $T_A = +25^{\circ}C$ .

Note 6: Ratings apply to ambient temperature at +25°C. Above this temperature derate: WM package 14.3 mW/°C..

Note 7: Rise and Fall Times (t<sub>r</sub>, t<sub>f</sub>) are measured between the ±3.3V levels on the driver output. One output switching.

## **Parameter Measurement Information**



FIGURE 1. Driver Load Circuit

TL/F/11363-3

TL/F/11363-5

TL/F/11363-4

TL/F/11363-6



FIGURE 2. Driver Switching Waveform

0 | R | V<sub>OUT</sub> | C<sub>L</sub> = 50 pF

FIGURE 3. Receiver Load Circuit



FIGURE 4. Receiver Propagation Delays and Noise Rejection

FIGURE 5. Receiver Disable Load Circuit

TL/F/11363-7

#### Parameter Measurement Information (Continued)



FIGURE 6. Receiver TRI-STATE® Delay Timing (t<sub>PHZ</sub>, t<sub>PZH</sub>)



FIGURE 7. Receiver TRI-STATE® Delay Timing (tpLZ, tpZL)

#### **Pin Descriptions**

 $V_{CC}$  (pin 11)—Power supply pin for the device,  $\pm 3.3 \text{V} \pm 0.3 \text{V}$ .

V+ (pin 13)—Positive supply for drivers. Recommended external capacitor: C4 = 1  $\mu$ F. This supply is not intended to be loaded externally.

V<sup>-</sup> (pln 17)—Negative supply for drivers. Recommended external capacitor: C3 = 1  $\mu$ F. This supply is not intended to be loaded externally.

C1+, C1- (pins 12 and 14)—External capacitor connection pins. Recommended capacitor: 1µF.

C2+, C2- (pins 15 and 16)—External capacitor connection pins. Recommended capacitor: 1  $\mu\text{F}.$ 

**EN** (pln 24)—Controls the Receiver output TRI-STATE® Circuit. A HIGH level on this pin will disable the Receiver Output.

SHUTDOWN (SD) (pin 25)—A High on the SHUTDOWN pin will lower the total  $I_{CC}$  current to less than 10  $\mu$ A. Providing a low power state.

TL/F/11363-8

TL/F/11363-9

 $\textbf{D}_{\textbf{IN}}$  1–4 (pins 7, 6, 20 and 21)—Inputs of unused drivers may be left open, an internal pull-up resistor pulls input to V<sub>CC</sub>. Output will be LOW for open inputs. (300 k $\Omega$  minimum, typically 3.3  $\text{M}\Omega)$ 

D<sub>OUT</sub> 1-4 (pins 2, 3, 1 and 28)—Driver output pins conform to EIA/TIA-562 levels.

 $R_{IN}$  1–5 (pins 9, 4, 27, 23 and 18)—Receiver input pins accept EIA/TIA-562 input voltages ( $\pm\,25$ V). Receivers feature a noise filter and guaranteed hysteresis of 100 mV. Unused receiver input pins may be left open. Internal input resistor (5 k $\Omega$ ) pulls input LOW, providing a failsafe HIGH output.

**R<sub>OUT</sub>1-5 (pins 8, 5, 26, 22 and 19)**—Receiver output pins generate a maximum  $V_{OL}$  of 0.4V given an  $I_O$  of 1.6 mA and a minimum  $V_{OH}$  of 2.6V given an  $I_O$  of  $-200~\mu$ A.

GND (pin 10)—Ground pin.

| 4.45 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                         | e a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |                                         | The second secon |
|      | 4 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

| , |  |  |  |  |  |  |  |  |
|---|--|--|--|--|--|--|--|--|



Section 3
Real Time Clocks,
Clock Generation and
Support (CGS)



#### **Section 3 Contents**

entary substantial control of the

| LV8570A Timer Clock Peripheral (TCP)        | 3-3  |
|---------------------------------------------|------|
| LV8571A Timer Clock Peripheral (TCP)        | 3-25 |
| LV8572A Real Time Clock (RTC)               | 3-47 |
| LV8573A Real Time Clock (RTC)               | 3-65 |
| CGS54C2525 1-to-8 Minimum Skew Clock Driver | 3-80 |
| CGS54C2526 1-to-8 Minimum Skew Clock Driver | 3-80 |
| CGS74C2525 1-to-8 Minimum Skew Clock Driver | 3-80 |
| CGS74C2526 1-to-8 Minimum Skew Clock Driver | 3-80 |
|                                             |      |



# LV8570A Low Voltage Timer Clock Peripheral (TCP)

#### **General Description**

The LV8570A is intended for use in microprocessor based systems where information is required for multi-tasking, data logging or general time of day/date information. This device is implemented in low voltage silicon gate microCMOS technology to provide low standby power in battery back-up environments. The circuit's architecture is such that it looks like a contiguous block of memory or I/O ports. The address space is organized as 2 software selectable pages of 32 bytes. This includes the Control Registers, the Clock Counters, the Alarm Compare RAM, the Timers and their data RAM, and the Time Save RAM. Any of the RAM locations that are not being used for their intended purpose may be used as general purpose CMOS RAM.

Time and date are maintained from 1/100 of a second to year and leap year in a BCD format, 12 or 24 hour modes. Day of week, day of month and day of year counters are provided. Time is controlled by an on-chip crystal oscillator requiring only the addition of the crystal and two capacitors. The choice of crystal frequency is program selectable.

Two independent multifunction 10 MHz 16-bit timers are provided. These timers operate in four modes. Each has its own prescaler and can select any of 8 possible clock inputs. Thus, by programming the input clocks and the timer counter values a very wide range of timing durations can be achieved. The range is from about 400 ns (4.915 MHz oscillator) to 65,535 seconds (18 hrs., 12 min.).

Power failure logic and control functions have been integrated on chip. This logic is used by the TCP to issue a power fail

interrupt, and lock out the  $\mu p$  interface. The time power fails may be logged into RAM automatically when  $V_{BB} > V_{CC}$ . Additionally, two supply pins are provided. When  $V_{BB} > V_{CC}$ , internal circuitry will automatically switch from the main supply to the battery supply. Status bits are provided to indicate initial application of battery power, system power, and low battery detect. (Continued)

#### **Features**

- 3.3V ±5% Supply
- Full function real time clock/calendar
  - 12/24 hour mode timekeeping
  - Day of week and day of years counters
  - Four selectable oscillator frequencies
  - Parallel Resonant Oscillator
- Two 16-bit timers
  - 10 MHz external clock frequency
  - Programmable multi-function output
  - Flexible re-trigger facilities
- Power fail features
  - Internal power supply switch to external battery
  - Power Supply Bus glitch protection
  - Automatic log of time into RAM at power failure
- On-chip interrupt structure
- Periodic, alarm, timer and power fail interrupts
- Up to 44 bytes of CMOS RAM
- INTR/MFO pins programmable High/Low and push-pull or open drain

#### **Block Diagram** osc osc TCK GO/1 T1 out in PFAIL Supply Switch Logic Two Real Time Multi-mode Clock Counters Fail Logic μР Bus Logic CMOS Alarm Compare Interrupt Control Registers RAM and Time Save Logic RAM INTR TI /F/11415-1 FIGURE 1

# Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{\rm CC}$ )  $-0.5 {\rm V}$  to  $+7.0 {\rm V}$  DC Input Voltage ( $V_{\rm IN}$ )  $-0.5 {\rm V}$  to  $V_{\rm CC}$   $+0.5 {\rm V}$  DC Output Voltage ( $V_{\rm OUT}$ )  $-0.5 {\rm V}$  to  $V_{\rm CC}$   $+0.5 {\rm V}$  Storage Temperature Range  $-65 {\rm ^{\circ}C}$  to  $+150 {\rm ^{\circ}C}$  Power Dissipation (PD)  $-500 {\rm ~mW}$  Lead Temperature (Soldering, 10 sec.)  $-260 {\rm ^{\circ}C}$ 

**Operation Conditions** 

Min Unit Max Supply Voltage (V<sub>CC</sub>) (Note 3) 3.2 3.6 Supply Voltage (VBB) (Note 3) V<sub>CC</sub>-0.4 DC Input or Output Voltage ٧ 0.0 Vcc (VIN, VOUT) Operation Temperature (TA) +85 °C Electr-Static Discharge Rating TBD k۷ Typical Values  $\theta_{JA}$  DIP Board = 45°C/W Socket = 50°C/W  $\theta_{\mathsf{JA}}$  PLCC Board =  $77^{\circ}$ C/W

Socket = 85°C/W

# **DC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 5\%$ ,  $V_{BB} = TBD$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100 \ pF$  (unless otherwise specified)

| Symbol           | ymbol Parameter Conditions                                   |                                                                                                                                                                                                               | Min                          | Max                   | Units          |
|------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|----------------|
| V <sub>IH</sub>  | High Level Input Voltage<br>(Note 4)                         | Any Inputs Except OSC IN,<br>OSC IN with External Clock                                                                                                                                                       | 2.0<br>V <sub>BB</sub> - 0.1 | V <sub>CC</sub> + 0.3 | V<br>V         |
| V <sub>IL</sub>  | Low Level Input Voltage                                      | All Inputs Except OSC IN OSC IN with External Clock                                                                                                                                                           |                              |                       | V<br>V         |
| V <sub>OH</sub>  | High Level Output Voltage (Excluding OSC OUT)                | $I_{OUT} = -100 \mu\text{A}$ $I_{OUT} = -2 \text{mA}$                                                                                                                                                         | V <sub>CC</sub> - 0.2<br>2.4 |                       | V              |
| V <sub>OL</sub>  | Low Level Output Voltage<br>(Excluding OSC OUT)              | $I_{OUT} = 100 \mu A$ $I_{OUT} = 2 mA$                                                                                                                                                                        |                              | 0.2<br>0.3            | V              |
| I <sub>IN</sub>  | Input Current (Except OSC IN)                                | $V_{IN} = V_{CC}$ or GND                                                                                                                                                                                      |                              | ±1.0                  | μΑ             |
| loz              | Output TRI-STATE® Current                                    | $V_{OUT} = V_{CC}$ or GND                                                                                                                                                                                     |                              |                       | μΑ             |
| I <sub>LKG</sub> | Output High Leakage Current<br>T1, MFO, INTR Pins            | V <sub>OUT</sub> = V <sub>CC</sub> or GND<br>Outputs Open Drain                                                                                                                                               |                              |                       | μΑ             |
| Icc              | Quiescent Supply Current<br>(Note 7)                         | $\begin{aligned} F_{OSC} &= 32.768 \text{ kHz} \\ V_{IN} &= V_{CC} \text{ or GND (Note 5)} \\ V_{IN} &= V_{CC} \text{ or GND (Note 6)} \\ V_{IN} &= V_{IH} \text{ or } V_{IL} \text{ (Note 6)} \end{aligned}$ |                              |                       | μA<br>mA<br>mA |
|                  | e e                                                          | $F_{OSC} = 4.194304 \text{ MHz or}  4.9152 \text{ MHz}  V_{IN} = V_{CC} \text{ or GND (Note 6)}  V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 6)}$                                                         | ,                            |                       | mA<br>mA       |
| Icc              | Quiescent Supply Current<br>(Single Supply Mode)<br>(Note 7) | V <sub>BB</sub> = GND<br>V <sub>IN</sub> = V <sub>CC</sub> or GND<br>F <sub>OSC</sub> = 32.768 kHz<br>F <sub>OSC</sub> = 4.9152 MHz or<br>4.194304 MHz                                                        |                              |                       | μΑ<br>mA       |
| I <sub>BB</sub>  | Standby Mode Battery<br>Supply Current<br>(Note 8)           | V <sub>CC</sub> = GND OSC OUT = Open Circuit, Other Pins = GND F <sub>OSC</sub> = 32.768 kHz F <sub>OSC</sub> = 4.9152 MHz or 4.194304 MHz                                                                    |                              |                       | μΑ<br>μΑ       |
| I <sub>BLK</sub> | Battery Supply Leakage                                       | $ \begin{array}{l} 2.2 \text{V} \leq \text{V}_{BB} \leq \\ \text{Other Pins at GND} \\ \text{V}_{CC} = \text{GND, V}_{BB} = \\ \text{V}_{CC} = \text{V}_{BB} = 2.2 \text{V} \end{array} $                     |                              |                       | μΑ<br>μΑ       |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: For F<sub>OSC</sub> = 4.194304 or 4.9152 MHz, V<sub>BB</sub> minimum = 2.8V. In battery backed mode, V<sub>BB</sub> ≤ V<sub>CC</sub> −0.4V. Single Supply Mode: Data retention voltage is 2.2V min.

In single Supply Mode (Power connected to  $V_{CC}$  pin)  $3.2V \le V_{CC} \le 3.6V$ .

Note 4: This parameter (VIH) is not tested on all pins at the same time.

Note 5: This specification tests I<sub>CC</sub> with all power fail circuitry disabled, by setting D7 of Interrupt Control Register 1 to 0.

Note 6: This specification tests I<sub>CC</sub> with all power fail circuitry enabled, by setting D7 of Interrupt Control Register 1 to 1.

Note 7: This specification is tested with both the timers and OSC IN driven by a signal generator. Contents of the Test Register = 00(H), the MFO pin is not configured as buffered oscillator out and MFO, T1, INTR, are configured as open drain.

Note 8: This specification is tested with both the timers off, and only OSC IN is driven by a signal generator. Contents of the Test Register = 00(H) and the MFO pin is not configured as buffered oscillator out.

# **AC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 5\%$ ,  $V_{BB} = TBD$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100$  pF (unless otherwise specified)

| Symbol            | Parameter Min                                             |    | Max | Units |  |
|-------------------|-----------------------------------------------------------|----|-----|-------|--|
| EAD TIMING        |                                                           |    |     |       |  |
| tAR               | Address Valid Prior to Read Strobe                        |    |     | ns    |  |
| t <sub>RW</sub>   | Read Strobe Width (Note 9)                                |    |     | ns    |  |
| t <sub>CD</sub>   | Chip Select to Data Valid Time                            |    |     | ns    |  |
| t <sub>RAH</sub>  | Address Hold after Read (Note 10)                         |    |     | ns    |  |
| t <sub>RD</sub>   | Read Strobe to Valid Data                                 |    |     | ns    |  |
| t <sub>DZ</sub>   | Read or Chip Select to TRI-STATE                          |    |     | ns    |  |
| t <sub>RCH</sub>  | Chip Select Hold after Read Strobe                        |    |     | ns    |  |
| t <sub>DS</sub>   | Minimum Inactive Time between Read or Write Accesses      |    |     | ns    |  |
| RITE TIMING       |                                                           |    |     |       |  |
| t <sub>AW</sub>   | Address Valid before Write Strobe                         |    |     | ns    |  |
| t <sub>WAH</sub>  | Address Hold after Write Strobe (Note 10)                 |    |     | ns    |  |
| t <sub>CW</sub>   | Chip Select to End of Write Strobe                        |    |     | ns    |  |
| tww               | Write Strobe Width (Note 11)                              |    |     | ns    |  |
| t <sub>DW</sub>   | Data Valid to End of Write Strobe                         |    |     | ns    |  |
| t <sub>WDH</sub>  | Data Hold after Write Strobe (Note 10)                    |    |     | ns    |  |
| twch              | Chip Select Hold after Write Strobe                       |    |     | ns    |  |
| IMER O/TIMER 1    | TIMING                                                    |    |     |       |  |
| F <sub>TCK</sub>  | Input Frequency Range                                     | DC |     | MHz   |  |
| t <sub>CK</sub>   | Propagation Delay Clock to Output _TŁ                     |    |     | ns    |  |
| t <sub>GO</sub>   | Propagation Delay G0 to G1<br>to Timer Output (Note 12) — |    |     | ns    |  |
| t <sub>PGW</sub>  | Pulse Width G0 or G1 _T_ (Note 12)                        |    |     | ns    |  |
| t <sub>GS</sub>   | Setup Time, G0, G1 to TCK (Note 13)                       |    |     | ns    |  |
| NTERRUPT TIMI     | NG                                                        |    |     |       |  |
| t <sub>ROLL</sub> | Clock Rollover to INTR Out is Typically                   |    |     |       |  |

Note 9: Read Strobe width as used in the read timing table is defined as the period when both chip select and read inputs are low. Hence read commences when both signals are low and terminates when either signal returns high.

Note 10: Hold time is guaranteed by design but not production tested. This limit is not used to calculate outgoing quality levels.

Note 11: Write Strobe width as used in the write timing table is defined as the period when both chip select and write inputs are low. Hence write commences when both signals are low and terminates when either signal returns high.

Note 12: Timers in Mode 3.

Note 13: Guaranteed by design, not production tested. This limit is not used to calculate outgoing quality levels.

# **AC Test Conditions**

| Input Pulse Levels                   | GND to 3.0V    |
|--------------------------------------|----------------|
| Input Rise and Fall Times            | 6 ns (10%-90%) |
| Input and Output<br>Reference Levels | 1.3V           |
| TRI-STATE Reference                  | Active High +  |
| Levels (Note 15)                     | Active Low —   |

Note 14:  $C_L = 100$  pF, includes jig and scope capacitance.

Note 15: S1 =  $V_{CC}$  for active low to high impedance measurements.

S1 = GND for active high to high impedance measurements.

S1 = open for all other timing measurements.

# Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Symbol          | Parameter<br>(Note 16) | Тур | Units |  |  |  |
|-----------------|------------------------|-----|-------|--|--|--|
| C <sub>IN</sub> | Input Capacitance      | 5   | pF    |  |  |  |
| COUT            | Output Capacitance     | 7   | pF    |  |  |  |

Note 16: This parameter is not 100% tested.

Note 17: Output rise and fall times 25 ns max (10%-90%) with 100 pF load.



# **Timing Waveforms**

# Read Timing Diagram A0-4 CS RD Valid Data

TL/F/11415-3



# **General Description (Continued)**

The LV8570A's interrupt structure provides four basic types of interrupts: Periodic, Alarm/Compare, Timer, and Power Fail. Interrupt mask and status registers enable the masking and easy determination of each interrupt.

One dedicated general purpose interrupt output is provided. A second interrupt output is available on the Multiple Function Output (MFO) pin. Each of these may be selected to generate an interrupt from any source. Additionally, the MFO pin may be programmed to be either as oscillator output or Timer 0's output.

# **Pin Description**

 $\overline{\text{CS}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$  (Inputs): These pins interface to  $\mu P$  control lines. The  $\overline{\text{CS}}$  pin is an active low enable for the read and write operations. Read and Write pins are also active low and enable reading or writing to the TCP. All three pins are disabled when power failure is detected. However, if a read or write is in progress at this time, it will be allowed to complete its cycle.

A0-A4 (Inputs): These 5 pins are for register selection. They individually control which location is to be accessed. These inputs are disabled when power failure is detected.

**OSC IN (Input): OSC OUT (Output):** These two pins are used to connect the crystal to the internal parallel resonant oscillator. The oscillator is always running when power is applied to  $V_{BB}$  and  $V_{CC}$ , and the correct crystal select bits in the Real Time Mode Register have been set.

MFO (Output): The multi-function output can be used as a second interrupt output for interrupting the  $\mu P.$  This pin can also provide an output for the oscillator or the internal Timer 0. The MFO output can be programmed active high or low, open drain or push-pull. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than  $V_{BB}$ . This pin is configured open drain during battery operation ( $V_{BB} > V_{CC}$ ).

INTR (Output): The interrupt output is used to interrupt the processor when a timing event or power fail has occurred and the respective interrupt has been enabled. The INTR output can be programmed active high or low, push-pull or open drain. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than  $V_{BB}$ . This pin is configured open drain during battery operation ( $V_{BB} > V_{CC}$ ).

**D0-D7 (Input/Output):** These 8 bidirectional pins connect to the host μP's data bus and are used to read from and write to the TCP. When the PFAIL pin goes low and a write is not in progress, these pins are at TRI-STATE.

PFAIL (Input): In battery backed mode, this pin can have a digital signal applied to it via some external power detection logic. When PFAIL = logic 0 the TCP goes into a lockout mode, in a minimum of 30 μs or a maximum of 63 μs unless lockout delay is programmed. In the single power supply mode, this pin is not useable as an input and should be tied to V<sub>CC</sub>. Refer to section on Power Fail Functional Description

 $V_{BB}$  (Battery Power Pin): This pin is connected to a back-up power supply. This power supply is switched to the internal circuitry when the  $V_{CC}$  becomes lower than  $V_{BB}.$  Utilizing this pin eliminates the need for external logic to switch in and out the back-up power supply. If this feature is not to be used then this pin must be tied to ground, the TCP programmed for single power supply only, and power applied to the  $V_{CC}$  pin.

TCK, G1, G0, (Inputs), T1 (Output): TCK is the clock input to both timers when they have an external clock selected. In modes 0, 1, and 2, G0 and G1 are active low enable inputs for timers 0 and 1 respectively. In mode 3, G0 and G1 are positive edge triggers to the timers. T1 is dedicated to the timer 1 output. The T1 output can be programmed active high or low, push-pull or open drain. Timer 0 output is available through MFO pin if desired. If in battery backed mode and a pull-up resistor is attached to T1, it should be connected to a voltage no greater than  $V_{\rm BB}$ . The T1 pin is configured open drain during battery operation ( $V_{\rm BB} > V_{\rm CC}$ ).

V<sub>CC</sub>: This is the main system power pin.

GND: This is the common ground power pin for both  $V_{\mbox{\footnotesize{BB}}}$  and  $V_{\mbox{\footnotesize{CC}}}.$ 

# **Connection Diagrams**

**Dual-In-Line** 



TL/F/11415-5

**Top View** 

Order Number LV8570AN See NS Package Number N28B

# **Plastic Chip Carrier**



TL/F/11415-6

Top View

Order Number LV8570AV See NS Package Number V28A

# **Functional Description**

The LV8570A contains a fast access real time clock, two 10 MHz 16-bit timers, interrupt control logic, power fail detect logic, and CMOS RAM. All functions of the TCP are controlled by a set of nine registers. A simplified block diagram that shows the major functional blocks is given in *Figure 1*.

The blocks are described in the following sections:

- 1. Real Time Clock
- 2. Oscillator Prescaler
- 3. Interrupt Logic
- 4. Power Failure Logic
- 5. Additional Supply Management
- 6. Timers

The memory map of the TCP is shown in the memory addressing table. The memory map consists of two 31 byte pages with a main status register that is common to both pages. A control bit in the Main Status Register is used to select either page. Figure 2 shows the basic concept. Page 0 contains all the clock timer functions, while page 1 has scratch pad RAM. The control registers are split into two separate blocks to allow page 1 to be used entirely as scratch pad RAM. Again a control bit in the Main Status Register is used to select either control register block.

|          |         | Page Select = 0           |                           |                 |
|----------|---------|---------------------------|---------------------------|-----------------|
|          | 1F      | RAM/TEST Register         |                           | Page Select = 1 |
|          | 1E      | RAM                       | 16                        | RAM             |
|          | 1D      | Months Time Save RAM      | 16                        | RAM             |
|          | 1C      | Day of Month Time Save RA | M . 10                    | RAM             |
|          | 1B      | Hours Time Save RAM       | 10                        | RAM             |
|          | 1A      | Minutes Time Save RAM     | 15                        | RAM             |
|          | 19      | Seconds Time Save RAM     | 14                        | RAM .           |
|          | 18      | Day of Week Compare RAM   |                           | RAM             |
|          | 17      | Months Compare RAM        | 18                        | RAM             |
|          | 16      | Day of Month Compare RAM  | - 17                      | RAM             |
|          | 15      | Hours Compare RAM         | 16                        | RAM             |
|          | 14      | Minutes Compare RAM       | 15                        | RAM             |
|          | 13      | Seconds Compare RAM       | 14                        | RAM             |
|          | 12      | Timer 1 MSB               | <b>-</b>                  | RAM             |
|          | 11      | Timer 1 LSB               | 12                        | RAM             |
|          | 10      | Timer 0 MSB               | 1                         | 1 RAM           |
|          | 0F      | Timer O LSB               | 10                        | RAM             |
|          | 0E      | Day of Week Clock Counter | OF                        | RAM             |
|          | OD      | 100's Julian Clock Counte | r OE                      | RAM             |
|          | - oc    | Units Julian Clock Counte | · 00                      | RAM             |
|          | 0B      | Years Clock Counter       | 00                        | RAM             |
|          | 0 A     | Months Clock Counter      | <b></b>                   | RAM             |
|          | 09      | Day of Month Clock Counte | r 0 <i>A</i>              | RAM             |
|          | 08      | Hours Clock Counter       | 09                        | RAM             |
|          | 07      | Minutes Clock Counter     | 08                        | RAM             |
|          | 06      | Seconds Clock Counter     | 07                        | RAM             |
|          | 05      | 1/100 Second Counter      | 06                        | RAM             |
|          | •       |                           |                           | RAM             |
|          |         |                           | 04                        | RAM             |
| Registe  | r Selec | t = 0                     | Register Select = 1 03    | RAM             |
| Interrup | t Rout  | ing Register 04 Interr    | upt Control Register 1 02 | RAM             |
| Period   | lic Fla | g Register 03 Intern      | upt Control Register 0 0  | 1 RAM           |
| Timer    | 1 Cont  | rol Register 02 Ou        | tput Mode Register        |                 |
| Timer    | 0 Cont  | rol Register 01 Real      | Time Mode Register        |                 |
|          | -       |                           | 1                         |                 |
|          |         | 00                        | Main Status Register      |                 |

FIGURE 2. LV8570A Internal Memory Map

TL/F/11415-7

# INITIAL POWER-ON of BOTH $V_{\mbox{\footnotesize{BB}}}$ and $V_{\mbox{\footnotesize{CC}}}$

 $V_{BB}$  and  $V_{CC}$  may be applied in any sequence. In order for the power fail circuitry to function correctly, whenever power is off, the  $V_{CC}$  pin must see a path to ground through a maximum of 1  $M\Omega$ . The user should be aware that the control registers will contain random data. The first task to be carried out in an initialization routine is to start the oscillator by writing to the crystal select bits in the Real Time Mode Register. If the LV8570A is configured for single supply mode, an extra 50  $\mu A$  may be consumed until the crystal select bits are programmed. The user should also ensure that the TCP is not in test mode (see register descriptions).

### **REAL TIME CLOCK FUNCTIONAL DESCRIPTION**

As shown in Figure 2, the clock has 10 bytes of counters, which count from 1/100 of a second to years. Each counter counts in BCD and is synchronously clocked. The count sequence of the individual byte counters within the clock is shown later in Table VII. Note that the day of week, day of month, day of year, and month counters all roll over to 1. The hours counter in 12 hour mode rolls over to 1 and the AM/PM bit toggles when the hours rolls over to 12 (AM = 0, PM = 1). The AM/PM bit is bit D7 in the hours counter.

All other counters roll over to 0. Also note that the day of year counter is 12 bits long and occupies two addresses. Upon initial application of power the counters will contain random information.

## **READING THE CLOCK: VALIDATED READ**

Since clocking of the counter occurs asynchronously to reading of the counter, it is possible to read the counter while it is being incremented (rollover). This may result in an incorrect time reading. Thus to ensure a correct reading of the entire contents of the clock (or that part of interest), it must be read without a clock rollover occurring. In general this can be done by checking a rollover bit. On this chip the periodic interrupt status bits can serve this function. The following program steps can be used to accomplish this.

- 1. Initialize program for reading clock.
- 2. Dummy read of periodic status bit to clear it.
- 3. Read counter bytes and store.
- 4. Read rollover bit, and test it.
- 5. If rollover occured go to 3.
- 6. If no rollover, done.

To detect the rollover, individual periodic status bits can be polled. The periodic bit chosen should be equal to the highest frequency counter register to be read. That is if only SECONDS through HOURS counters are read, then the SECONDS periodic bit should be used.

# **READING THE CLOCK: INTERRUPT DRIVEN**

Enabling the periodic interrupt mask bits cause interrupts just as the clock rolls over. Enabling the desired update rate and providing an interrupt service routine that executes in less than 10 ms enables clock reading without checking for a rollover.

### READING THE CLOCK: LATCHED READ

Another method to read the clock that does not require checking the rollover bit is to write a one into the Time Save Enable bit (D7) of the Interrupt Routing Register, and then to write a zero. Writing a one into this bit will enable the clock contents to be duplicated in the Time Save RAM. Changing the bit from a one to a zero will freeze and store the contents of the clock in Time Save RAM. The time then can be read without concern for clock rollover, since internal logic takes care of synchronization of the clock. Because only the bits used by the clock counters will be latched, the Time Save RAM should be cleared prior to use to ensure that random data stored in the unused bits do not confuse the host microprocessor. This bit can also provide time save at power failure, see the Additional Supply Management Functions section. With the Time Save Enable bit at a logical 0, the Time Save RAM may be used as RAM if the latched read function is not necessary.

# INITIALIZING AND WRITING TO THE CALENDAR-CLOCK

Upon initial application of power to the TCP or when making time corrections, the time must be written into the clock. To correctly write the time to the counters, the clock would normally be stopped by writing the Start/Stop bit in the Real Time Mode Register to a zero. This stops the clock from counting and disables the carry circuitry. When initializing the clock's Real Time Mode Register, it is recommended that first the various mode bits be written while maintaining the Start/Stop bit reset, and then writing to the register a second time with the Start/Stop bit set.

The above method is useful when the entire clock is being corrected. If one location is being updated the clock need not be stopped since this will reset the prescaler, and time will be lost. An ideal example of this is correcting the hours for daylight savings time. To write to the clock "on the fly" the best method is to wait for the 1/100 of a second periodic interrupt. Then wait an additional  $16~\mu s$ , and then write the data to the clock.

# PRESCALER/OSCILLATOR FUNCTIONAL DESCRIPTION

Feeding the counter chain is a programmable prescaler which divides the crystal oscillator frequency to 32 kHz and further to 100 Hz for the counter chain (see *Figure 3*). The crystal frequency that can be selected are: 32 kHz, 32.768 kHz, 4.9152 MHz, and 4.194304 MHz.

Once 32 kHz is generated it feeds both timers and the clock. The clock and timer prescalers can be independently enabled by controlling the timer or clock Start/Stop bits.



FIGURE 3. Programmable Clock Prescaler Block

The oscillator is programmed via the Real Time Mode Register to operate at various frequencies. The crystal oscillator is designed to offer optimum performance at each frequency. Thus, at 32.768 kHz the oscillator is configured as a low frequency and low power oscillator. At the higher frequencies the oscillator inverter is reconfigured. In addition to the inverter, the oscillator feedback bias resistor is included on chip, as shown in *Figure 4*. The oscillator input may be driven from an external source if desired. Refer to test mode application note for details. The oscillator stability is enhanced through the use of an on chip regulated power supply.

The typical range of trimmer capacitor (as shown in Oscillator Circuit Diagram Figure 4, and in the typical application) at the oscillator input pin is suggested only to allow accurate tuning of the oscillator. This range is based on a typical printed circuit board layout and may have to be changed depending on the parasitic capacitance of the printed circuit board or fixture being used. In all cases, the load capacitance specified by the crystal manufacturer (nominal value 11 pF for the 32.768 crystal) is what determines proper oscillation. This load capcitance is the series combination of capacitance on each side of the crystal (with respect to ground).



TL/F/11415-9
FIGURE 4. Oscillator Circuit Diagram

| XTAL         | Co    | C <sub>t</sub> | R <sub>OUT</sub><br>(Switched Internally)                        |
|--------------|-------|----------------|------------------------------------------------------------------|
| 4.194304 MHz | 68 pF | 0 pF-80 pF     | 150 k $\Omega$ to 350 k $\Omega$<br>500 $\Omega$ to 900 $\Omega$ |
| 4.9152 MHz   | 68 pF | 29 pF-49 pF    | 500Ω to 900Ω                                                     |

# INTERRUPT LOGIC FUNCTIONAL DESCRIPTION

The TCP has the ability to coordinate processor timing activities. To enhance this, an interrupt structure has been implemented which enables several types of events to cause interrupts. Interrupts are controlled via two Control Registers in block 1 and two Status Registers in block 0. (See Register Description for notes on paging and also Figure 5 and Table I.)

The interrupts are enabled by writing a one to the appropriate bits in Interrupt Control Register 0 and/or 1. Any of the interrupts can be routed to either the INTR pin or the MFO pin, depending on how the Interrupt Routing register is programmed. This, for example, enables the user to dedicate the MFO as a non-maskable interrupt pin to the CPU for power failure detection and enable all other interrupts to appear on the INTR pin. The polarity for the active interrupt can be programmed in the Output Mode Register for either active high or low, and open drain or push pull outputs.

TABLE I. Registers that are Applicable to Interrupt Control

| Register Name          | Register<br>Select | Page<br>Select | Address |
|------------------------|--------------------|----------------|---------|
| Main Status Register   | X                  | X              | 00H     |
| Periodic Flag Register | 0                  | 0              | 03H     |
| Interrupt Routing      | _                  | 0              | 04H     |
| Register               | "                  | "              | 0411    |
| Interrupt Control      | 1                  | 0              | 03H     |
| Register 0             |                    |                | 0011    |
| Interrupt Control      | 1                  | ٠ ،            | 04H     |
| Register 1             |                    |                | , 0411  |
| Output Mode            | 1                  | ١ ،            | 02H     |
| Register               | 6                  | "              |         |

The Interrupt Status Flag D0, in the Main Status Register, indicates the state of INTR and MFO outputs. It is set when either output becomes active and is cleared when all TCP interrupts have been cleared and no further interrupts are pending (i.e., both INTR and MFO are returned to their inactive state). This flag enables the TCP to be rapidly polled by the  $\mu P$  to determine the source of an interrupt in a wired—OR interrupt system.

Note that the Interrupt Status Flag will only monitor the state of the MFO output if it has been configured as an interrupt output (see Output Mode Register description). This is true, regardless of the state of the Interrupt Routing Register. Thus the Interrupt Status Flag provides a true reflection of all conditions routed to the external pins.

Status for the interrupts are provided by the Main Status Register and the Periodic Flag Register. Bits D1-D5 of the Main Status Register are the main interrupt bits.

These register bits will be set when their associated timing events occur. Enabled Alarm or Timer interrupts that occur will set its Main Status Register bit to a one. However, an external interrupt will only be generated if the appropriate Alarm or Timer interrupt enable bits are set (see *Figure 5*). Disabling the periodic bits will mask the Main Status Register periodic bit. but not the Periodic Flag Register bits. The

Power Fail Interrupt bit is set when the interrupt is enabled and a power fail event has occurred, and is not reset until the power is restored. If all interrupt enable bits are 0 no interrupt will be asserted. However, status still can be read from the Main Status Register in a polled fashion (see Figure 5).

To clear a flag in bits D2-D5 of the Main Status Register a 1 must be written back into the bit location that is to be cleared. For the Periodic Flag Register reading the status will reset all the periodic flags.

Interrupts Fall Into Four Categories:

- 1. The Timer Interrupts: For description see Timer Section.
- 2. The Alarm Compare Interrupt: Issued when the value in the time compared RAM equals the counter.
- The Periodic Interrupts: These are issued at every increment of the specific clock counter signal. Thus, an interrupt is issued every minute, second, etc. Each of these interrupts occurs at the roll-over of the specific counter.
- 4. The Power Fail Interrupt: Issued upon recognition of a power fail condition by the internal sensing logic. The power failed condition is determined by the signal on the PFAIL pin. The internal power fail signal is gated with the chip select signal to ensure that the power fail interrupt does not lock the chip out during a read or write.

# **ALARM COMPARE INTERRUPT DESCRIPTON**

The alarm/time comparison interrupt is a special interrupt similar to an alarm clock wake up buzzer. This interrupt is generated when the clock time is equal to a value programmed into the alarm compare registers. Up to six bytes can be enabled to perform alarm time comparisons on the counter chain. These six bytes, or some subset thereof, would be loaded with the future time at which the interrupt will occur. Next, the appropriate bits in the Interrupt Control Register 1 are enabled or disabled (refer to detailed description of Interrupt Control Register 1). The TCP then compares these bytes with the clock time. When all the enabled compare registers equal the clock time an alarm interrupt is issued, but only if the alarm compare interrupt is enabled can the interrupt be generated externally. Each alarm compare bit in the Control Register will enable a specific byte for comparison to the clock. Disabling a compare byte is the same as setting its associated counter comparator to an "always equal" state. For example, to generate an interrupt at 3:15 AM of every day, load the hours compare with 0 3 (BCD), the minutes compare with 1 5 (BCD) and the faster counters with 0 0 (BCD), and then disable all other compare registers. So every day when the time rolls over from 3:14:59.99, an interrupt is issued. This bit may be reset by writing a one to bit D3 in the Main Status Register at any time after the alarm has been generated.

If time comparison for an individual byte counter is disabled, that corresponding RAM location can then be used as general purpose storage.

# PERIODIC INTERRUPTS DESCRIPTION

The Periodic Flag Register contains six flags which are set by real-time generated "ticks" at various time intervals, see Figure 5. These flags constantly sense the periodic signals and may be used whether or not interrupts are enabled. These flags are cleared by any read or write operation performed on this register.

To generate periodic interrupts at the desired rate, the associated Periodic Interrupt Enable bit in Interrupt Control Register 0 must be set. Any combination of periodic interrupts may be enabled to operate simultaneously. Enabled periodic interrupts will now affect the Periodic Interrupt Flag in the Main Status Register. The Periodic Route bit in the Interrupt Routing Register is used to route the periodic interrupt events to either the INTR output or the MFO output.

When a periodic event occurs, the Periodic Interrupt Flag in the Main Status Register is set, causing an interrupt to be generated. The  $\mu P$  clears both flag and interrupt by writing a "1" to the Periodic Interrupt Flag. The individual flags in the periodic Interrupt Flag Register do not require clearing to cancel the interrupt.

If all periodic interrupts are disabled and a periodic interrupt is left pending (i.e., the Periodic Interrupt Flag is still set), the Periodic Interrupt Flag will still be required to be cleared to cancel the pending interrupt.

## POWER FAIL INTERRUPTS DESCRIPTION

The Power Fail Status Flag in the Main Status Register monitors the state of the internal power fail signal. This flag may be interrogated by the  $\mu P$ , but it cannot be cleared; it is cleared automatically by the TCP when system power is restored. To generate an interrupt when the power fails, the Power Fail Interrupt Enable bit in Interrupt Control Register 1 is set.

The Power Fail Route bit determines which output the interrupt will appear on. Although this interrupt may not be cleared, it may be masked by clearing the Power Fail Interrupt Enable bit.

# POWER FAILURE CIRCUITRY FUNCTIONAL DESCRIPTION

Since the clock must be operated from a battery when the main system supply has been turned off, the LV8570A provides circuitry to simplify design in battery backed systems. This circuitry switches over to the back up supply, and isolates the LV8570A from the host system. Figure 6 shows a simplified block diagram of this circuitry, which consists of three major sections; 1) power loss logic: 2) battery switch over logic: and 3) isolation logic.

Detection of power loss occurs when  $\overline{\text{PFAIL}}$  is low. Debounce logic provides a 30  $\mu s$ -63  $\mu s$  debounce time, which will prevent noise on the  $\overline{\text{PFAIL}}$  pin from being interpreted as a system failure. After 30  $\mu s$ -63  $\mu s$  the debounce logic times out and a signal is generated indicating that system power is marginal and is failing. The Power Fail Interrupt will then be generated.



FIGURE 6. System-Battery Switchover (Upper Left), Power Fail and Lock-Out Circuits (Lower Right)

TL/F/11415-11

The user may choose to have this power failed signal lockout the TCP's data bus within 30 µs min/63 µs max or to delay the lock-out to enable µP access after power failure is detected. This delay is enabled by setting the delay enable bit in the Routing Register. Also, if the lock-out delay was not enabled the TCP will disconnect itself from the bus within 30  $\mu$ s min  $\rightarrow$  63  $\mu$ s max. If chip select is low when a power failure is detected, a safety circuit will ensure that if a read or write is held active continuously for greater than 30 µs after the power fail signal is asserted, the lock-out will be forced. If a lock-out delay is enabled, the LV8570A will remain active for 480  $\mu s$  after power fail is detected. This will enable the µP to perform last minute bookkeeping before total system collapse. When the host CPU is finished accessing the TCP it may force the bus lock-out before 480 μs has elapsed by resetting the delay enable bit.

The battery switch over circuitry is completely independent of the  $\overline{\text{PFAIL}}$  pin. A separate circuit compares  $V_{CC}$  to the  $V_{BB}$  voltage. As the main supply fails, the TCP will continue to operate from the  $V_{CC}$  pin until  $V_{CC}$  falls below the  $V_{BB}$  voltage. At this time, the battery supply is switched in,  $V_{CC}$  is disconnected, and the device is now in the standby mode. If indeterminate operation of the battery switch over circuit is to be avoided, then the voltage at the  $V_{CC}$  pin must not be allowed to equal the voltage at the  $V_{BB}$  pin.

After the generation of a lock-out signal, and eventual switch in of the battery supply, the pins of the TCP will be configured as shown in Table II. Outputs that have a pull-up resistor should be connected to a voltage no greater than  $V_{BB}$ .

TABLE II. Pin Isolation during a Power Failure

| Pin             | PFAIL =<br>Logic 0 | Standby Mode<br>V <sub>BB</sub> > V <sub>CC</sub> |
|-----------------|--------------------|---------------------------------------------------|
| CS, RD, WR      | Locked Out         | Locked Out                                        |
| A0-A4           | Locked Out         | Locked Out                                        |
| D0-D7           | Locked Out         | Locked Out                                        |
| Oscillator      | Not Isolated       | Not Isolated                                      |
| TCK, G0, G1     | Not Isolated       | Locked Out                                        |
| PFAIL           | Not Isolated       | Not Isolated                                      |
| INTR, MFO<br>T1 | Not Isolated       | Open Drain                                        |

The Timer and Interrupt Power Fail Operation bits in the Real-Time Mode Register determine whether or not the timers and interrupts will continue to function after a power fail event

As power returns to the system, the battery switch over circuit will switch back to  $V_{CC}$  power as soon as it becomes greater than the battery voltage. The chip will remain in the locked out state as long as  $\overline{PFAIL} = 0$ . When  $\overline{PFAIL} = 1$ 

the chip is unlocked, but only after another 30  $\mu s$  min  $\rightarrow$  63  $\mu s$  max debounce time. The system designer must ensure that his system is stable when power has returned.

The power fail circuitry contains active linear circuitry that draws supply current from  $V_{CC}.$  In some cases this may be undesirable, so this circuit can be disabled by masking the power fail interrupt. The power fail input can perform all lock-out functions previously mentioned, except that no external interrupt will be issued. Note that the linear power fail circuitry is switched off automatically when using  $V_{BB}$  in standby mode.

# LOW BATTERY, INITIAL POWER ON DETECT, AND POWER FAIL TIME SAVE

There are three other functions provided on the LV8570A to ease power supply control. These are an initial Power On detect circuit, which also can be used as a time keeping failure detect, a low battery detect circuit, and a time save on power failure.

On initial power up the Oscillator Fail Flag will be set to a one and the real time clock start bit reset to a zero. This indicates that an oscillator fail event has occurred, and time keeping has failed.

The Oscillator Fail flag will not be reset until the real-time clock is started. This allows the system to discriminate between an initial power-up and recovery from a power failure. If the battery backed mode is selected, then bit D6 of the Periodic Flag Register must be written low. This will not affect the contents of the Oscillator Fail Flag.

Another status bit is the low battery detect. This bit is set only when the clock is operating under the  $V_{\rm CC}$  pin, and when the battery voltage is determined to be less than 2.1V (typical). When the power fail interrupt enable bit is low, it disables the power fail circuit and will also shut off the low battery voltage detection circuit as well.

To relieve CPU overhead for saving time upon power failure, the Time Save Enable bit is provided to do this automatically. (See also Reading the Clock: Latched Read.) The Time Save Enable bit, when set, causes the Time Save RAM to follow the contents of the clock. This bit can be reset by software, but if set before a power failure occurs, it will automatically be reset when the clock switches to the battery supply (not when a power failure is detected by the PFAIL pin). Thus, writing a one to the Time Save bit enables both a software write or power fail write.

### SINGLE POWER SUPPLY APPLICATIONS

The LV8570A can be used in a single power supply application. To achieve this, the  $V_{BB}$  pin must be connected to ground, and the power connected to  $V_{CC}$  and PFAIL pins. The Oscillator Failed/Single Supply bit in the Periodic Flag Register should be set to a logic 1, which will disable the oscillator battery reference circuit. The power fail interrupt should also be disabled. This will turn off the linear power fail detection circuits, and will eliminate any quiescent power drawn through these circuits. Until the crystal select bits are initialized, the LV8570A may consume about 50  $\mu A$  due to arbitrary oscillator selection at power on.

(This extra 50  $\mu\text{A}$  is not consumed if the battery backed mode is selected).

## TIMER FUNCTIONAL DESCRIPTION

The LV8570A contains 2 independent multi-mode timers. Each timer is composed of a 16-bit negative edge triggered binary down counter and associated control. The operation is similar to existing  $\mu P$  peripheral timers except that several features have been enhanced. The timers can operate in four modes, and in addition, the input clock frequency can be selected from a prescaler over a wide range of frequencies. Furthermore, these timers are capable of generating interrupts as well as hardware output signals, and both the interrupt and timer outputs are fully programmable active high, or low, open drain, or push-pull.

Figure 7 shows the functional block diagram of one of the timers. The timer consists of a 16-bit counter, two 8-bit input registers, two 8-bit output registers, clock prescaler, mode control logic, and output control logic. The timer and the data registers are organized as two bytes for each timer. Under normal operations a read/write to the timer locations will read or write to the data input register. The timer contents can be read by setting the counter Read bit (RD) in the timer control register.

# **TIMER INITIALIZATION**

The timer's operation is controlled by a set of registers, as listed in Table III. These consist of 2 data input registers and one control register per timer. The data input registers contain the timers count down value. The Timer Control Register is used to set up the mode of operation and the input clock rate. The timer related interrupts can be controlled by programming the Interrupt Routing Register and Interrupt Control Register 0. The timer outputs are configured by the Output Mode Register.

**TABLE III. Timer Associated Registers** 

| Register Name              | Register<br>Select | Page<br>Select | Address |
|----------------------------|--------------------|----------------|---------|
| Timer 0 Data MSB           | Х                  | 0              | 10H     |
| Timer 0 Data LSB           | Х                  | 0              | 0FH     |
| Timer 0 Control Register   | 0                  | 0              | 01H     |
| Timer 1 Data MSB           | Χ                  | 0              | 12H     |
| Timer 1 Data LSB           | Х                  | 0              | -11H    |
| Timer 1 Control Register   | 0                  | 0              | 02H     |
| Interrupt Routing Register | 0                  | · o            | 04H     |
| Interrupt Control Reg. 0   | 1                  | 0              | 03H     |
| Output Mode Register       | 1                  | 0              | 02H     |

All these registers must be initialized prior to starting the timer(s). The Timer Control Register should first be set to select the timer mode with the timer start/stop bit reset. Then when the timer is to be started the control register should be rewritten identically but with the start/stop bit set.

# **TIMER OPERATION**

Each timer is capable of operation in one of four modes. As mentioned, these modes are programmed in each timer's Control Register which is described later. All four modes operate in a similar manner. They operate on the two 8-bit data words stored into the Data Input Register. At the beginning of a counting cycle the 2 bytes are loaded into the timer and the timer commences counting down towards zero. The exact action taken when zero is reached depends on the mode selected, but in general, the timer output will change state, and an interrupt will be generated if the timer interrupts are unmasked.

## INPUT CLOCK SELECTION

The input frequency to the timers may be selected. Each timer has a prescaler that gives a wide selection of clocking rates. In addition, the LV8570A has a single external clock input pin that can be selected for either of the timers. Table IV shows the range of programmable clocks available and the corresponding setting in the Timer Control Register.

**TABLE IV. Programmable Timer Input Clocks** 

| C2 | C1 | CO    | Selected Clock         |
|----|----|-------|------------------------|
| 0  | 0  | 0     | External               |
| 0  | 0  | 1 1   | Crystal Oscillator     |
| 0  | 1  | 0     | (Crystal Oscillator)/4 |
| 0  | 1  | 1 1   | 93.5 μs (10.7 kHz)     |
| 1  | 0  | 0     | 1 ms (1 kHz)           |
| 1  | 0  | 1 : 1 | 10 ms (100 Hz)         |
| 1  | 1  | 0     | 1/10 Second (10 Hz)    |
| 1  | 1  | 1 1   | 1 Second (1 Hz)        |

Note that the second and third selections are not fixed frequencies, but depend on the crystal oscillator frequency chosen.

Since the input clock frequencies are usually running asynchronously to the timer Start/Stop control bit, a 1 clock cycle error may result. This error results when the Start/Stop occurs just after the clock edge (max error). To minimize this error on all clocks an independent prescaler is used for each timer and is designed so that its Start/Stop error is less than 1 clock cycle.

The count hold/gate bit in the Timer Control Register and the external enable pins, G0/G1, can be used to suspend the timer operation in modes 0, 1, and 2 (in mode 3 it is the trigger input). The external pin and the register bit are OR'ed

together, so that when either is high the timers are suspended. Suspending the timer causes the same synchronization error that starting the timer does. The range of errors is specified in Table V.

**TABLE V. Maximum Synchronization Errors** 

| Clock Selected | Error                    |
|----------------|--------------------------|
| External       | + Ext. Clock Period      |
| Crystal        | + 1 Crystal Clock Period |
| Crystal/4      | +1 Crystal Clock Period  |
| 10.7 kHz       | +32 μs                   |
| 1 kHz          | +32 μs                   |
| 100 Hz         | + 32 μs                  |
| 10 Hz          | +32 μs                   |
| 1 Hz           | +32 μs                   |

### MODES OF OPERATION

Bits M0 and M1 in the Timer Control Registers are used to specify the modes of operation. The mode selection is described in Table VI.

**TABLE VI. Programmable Timer Modes of Operation** 

| М1 | MO | Function                     | Modes  |
|----|----|------------------------------|--------|
| 0  | 0  | Single Pulse Generator       | Mode 0 |
| 0  | 1  | Rate Generator, Pulse Output | Mode 1 |
| 1  | 0  | Square Wave Output           | Mode 2 |
| 1  | 1  | Retriggerable One Shot       | Mode 3 |

### MODE 0: SINGLE PULSE GENERATOR

When the timer is in this mode the output will be initially low if the Timer Start/Stop bit is low (stopped). When this mode is initiated the timer output will go high on the next falling edge of the prescaler's input clock, the contents



FIGURE 7. LV8570A Timer Block Diagram

of the input data registers are loaded into the timer. The output will stay high until the counter reaches zero. At zero the output is reset. The result is an output pulse whose duration is equal to the input clock period times the count value (N) loaded into the input data register. This is shown in *Figure 8*.

Pulse Width = Clock Period  $\times$  N

An interrupt is generated when the zero count is reached. This can be used for one-time interrupts that are set to occur a certain amount of time in the future. In this mode the Timer Start/Stop bit (TSS) is automatically reset upon zero detection. This removes the need to reset TSS before starting another operation.

The count down operation may be temporarily suspended either under software control by setting the Count Hold/ Gate bit in the timer register high, or in hardware by setting the G0 or G1 pin high.

The above discussion assumes that the timer outputs were programmed to be non-inverting outputs (active high). If the polarity of the output waveform is wrong for the application the polarity can be reversed by configuring the Output Mode Register. The drive configuration can also be programmed to be push pull or open drain.

### **MODE 1: RATE GENERATOR**

When operating in this mode the timer will operate continuously. Before the timer is started its output is low. When the timer is started the input data register contents are loaded into the counter on the negative clock edge and the output is set high (again assuming the Output Mode Register is programmed active high). The timer will then count down to zero. Once the zero count is reached the output goes low

for one clock period of the timer clock. Then on the next clock the counter is reloaded automatically and the countdown repeats itself. The output, shown in *Figure 9*, is a waveform whose pulse width and period is determined by N, the input register value, and the input clock period:

Period = (N + 1) (Clock Period)

Pulse Width = Clock Period

The G0 or G1 pin and the count hold/gate bit can be used to suspend the appropriate timer countdown when either is high. Again, the output polarity is controllable as in mode 0. If enabled, an interrupt is generated whenever the zero count is reached. This can be used to generate a periodic interrupt.

### **MODE 2: SQUARE WAVE GENERATOR**

This mode is also cyclic but in this case a square wave rather than a pulse is generated. The output square wave period is determined by the value loaded into the timer input register. This period and the duty cycle are:

Period = 2(N + 1) (Clock Period)

Duty Cycle = 0.5

When the timer is stopped the output will be low, and when the Start/Stop bit is set high the timer's counter will be loaded on the next clock falling transition and the output will be set high.

The output will be toggled after the zero count is detected and the counter will then be reloaded, and the cycle will continue. Thus, every N+1 counts the output gets toggled, as shown in *Figure 10*. Like the other modes the timer operation can be suspended either by software setting the count hold/gate bit (CHG) in the Timer Control Register or by using the gate pins. An interrupt will be generated every falling edge of the timer output, if enabled.





FIGURE 10. Timing Waveforms for Timer Mode 2 (Timer Output Programmed Active High)

# **MODE 3: RETRIGGERABLE ONE SHOT**

This mode is different from the previous three modes in that this is the only mode which uses the external gate to trigger the output. Once the timer Start/Stop bit is set the output stays inactive, and nothing happens until a positive transition is received on the G1 or G0 pins, or the Count Hold/ Gate (CHG) bit is set in the timer control register. When a transition ocurs the one shot output is set active immediately; the counter is loaded with the value in the input register on the next transition of the input clock and the countdown begins. If a retrigger occurs, regardless of the current counter value, the counters will be reloaded with the value in the input register and the counter will be restarted without changing the output state. See Figure 11. A trigger count can occur at any time during the count cycle and can be a hardware or software signal (G0, G1 or CHG). In this mode the timer will output a single pulse whose width is determined by the value in the input data register (N) and the input clock period.

Pulse Width = Clock Period  $\times$  N

Before entering mode 3, if a spurious edge has occurred on G0/G1 or the CHG bit is set to logic 1, then a pulse will appear at MFO or T1 or INTR output pin when the timer is started. To ensure this does not happen, do the following

steps before entering mode 3: Configure the timer for mode 0, load a count of zero, then start the timer.

The timer will generate an interrupt only when it reaches a count of zero. This timer mode is useful for continuous "watch dog" timing, line frequency power failure detection, etc.

## **READING THE TIMERS**

Normally reading the timer data register addresses, 0FH and 10H for Timer 0 and 11H and 12H for Timer 1 will result in reading the input data register which contains the preset value for the timers. During timer operation it is often useful to read the contents of the 16-bit down counter. This reading may be an erroneous value of FFFFH.

To read a timer, the  $\mu P$  first sets the timer read bit in the appropriate Timer Control Register high. This will cause the counter's contents to be latched to 2–8 bit output registers, and will enable these registers to be read if the  $\mu P$  reads the timer's input data register addresses. On reading the LSB byte the timer read bit is internally reset and subsequent reads of the timer locations will return the input register values.

### DETAILED REGISTER DESCRIPTION

There are 5 external address bits: Thus, the host microprocessor has access to 32 locations at one time. An internal switching scheme provides a total of 67 locations.

This complete address space is organized into two pages. Page 0 contains two blocks of control registers, timers, real time clock counters, and special purpose RAM, while page 1 contains general purpose RAM. Using two blocks enables the 9 control registers to be mapped into 5 locations. The only register that does not get switched is the Main Status Register. It contains the page select bit and the register select bit as well as status information.

A memory map is shown in *Figure 2* and register addressing in Table VII. They show the name, address and page locations for the LV8570A.



FIGURE 11. Timing Waveforms for Timer Mode 3, Output Programmed Active High

# TABLE VII. Register/Counter/RAM Addressing for LV8570A

| A0-4                      | PS<br>(Note 1) | RS<br>(Note 2) | Descr                        | iption          |  |  |  |
|---------------------------|----------------|----------------|------------------------------|-----------------|--|--|--|
| CONT                      | ROL REC        | SISTERS        |                              |                 |  |  |  |
| 00                        | X              | х              | Main Status Register         |                 |  |  |  |
| 01                        | 0              | 0              | Timer 0 Control Regis        | ter             |  |  |  |
| 02                        | 0              | 0              | Timer 1 Control Register     |                 |  |  |  |
| 03                        | . 0            | 0              | Periodic Flag Register       |                 |  |  |  |
| 04                        | 0              | 0 .            | Interrupt Routing Reg        |                 |  |  |  |
| 01                        | 0              | 1 .            | Real Time Mode Regi          |                 |  |  |  |
| 02                        | 0              | . 1            | Output Mode Registe          |                 |  |  |  |
| 03                        | 0              | 1              | Interrupt Control Register 0 |                 |  |  |  |
| 04                        | 0              | 1              | Interrupt Control Register 1 |                 |  |  |  |
| COUNTERS (CLOCK CALENDAR) |                |                |                              |                 |  |  |  |
| 05                        | 0              | Х              | 1/100, 1/10 Seconds          | (0-99)          |  |  |  |
| 06                        | 0              | X              | Seconds                      | (0-59)          |  |  |  |
| 07                        | 0              | X              | Minutes                      | (0-59)          |  |  |  |
| 08                        | 0              | X              | Hours                        | (1-12, 0-23)    |  |  |  |
| 09                        | 0              | Х              | Days of                      |                 |  |  |  |
|                           |                | 1.1            | Month                        | (1-28/29/30/31) |  |  |  |
| 0A                        | 0              | Х              | Months                       | (1-12)          |  |  |  |
| 0B                        | 0              | Х              | Years                        | (0-99)          |  |  |  |
| 0C                        | 0              | X              | Julian Date (LSB)            | (1-99)          |  |  |  |
| 0D                        | 0 ;            | X              | Julian Date                  | (0-3)           |  |  |  |
| 0E                        | 0              | X              | Day of Week                  | (1-7)           |  |  |  |
| TIME                      | R DATA F       | EGISTE         | RS .                         | 41 - 1          |  |  |  |
| 0F                        | 0              | Х              | Timer 0 LSB                  | 1. Company      |  |  |  |
| 10                        | . 0            | . X            | Timer 0 MSB                  |                 |  |  |  |
| 11                        | - 0            | Х              | Timer 1 LSB                  | 4.0             |  |  |  |
| 12                        | 0              | X              | Timer 1 MSB                  |                 |  |  |  |
| TIME                      | COMPAR         | E RAM          |                              | 1.00            |  |  |  |
| 13                        | . 0            | X              | Sec Compare RAM              | (0-59)          |  |  |  |
| 14                        | 0              | · X            | Min Compare RAM              | (0-59)          |  |  |  |
| 15                        | 0              | Х              | Hours Compare                |                 |  |  |  |
|                           |                |                | RAM                          | (1-12, 0-23)    |  |  |  |
| 16                        | 0              | X              | DOM Compare                  |                 |  |  |  |
|                           |                |                | RAM                          | (1-28/29/30/31) |  |  |  |
| 17                        | 0              | Х              | Months Compare               |                 |  |  |  |
|                           |                |                | RAM                          | (1-12)          |  |  |  |
| 18                        | 0              | X              | DOW Compare RAM              | (1-7)           |  |  |  |
| TIME                      | SAVE RA        | M              | ·                            |                 |  |  |  |
| 19                        | 0              | Х              | Seconds Time Save F          | MAF             |  |  |  |
| 1A                        | 0              | X              | Minutes Time Save R          | AM ·            |  |  |  |
| 1B                        | 0              | х              | Hours Time Save RAI          |                 |  |  |  |
| 1C                        | 0              | X              | Day of Month Time Sa         |                 |  |  |  |
| 1D                        | 0              | X              | Months Time Save R           | AM              |  |  |  |
| 1E                        | 0              | 1              | RAM                          |                 |  |  |  |
| 1F                        | o              | X              | RAM/Test Mode Reg            | ister           |  |  |  |
| 01-1F                     | 1              | X              | 2nd Page General Pu          |                 |  |  |  |
| V1-1F                     |                | ^              | Ziid rayo delielai ru        | I POSO FIZIVI   |  |  |  |

<sup>1</sup> PS-Page Select (Bit D7 of Main Status Register)

# **MAIN STATUS REGISTER**



The Main Status Register is always located at address 0 regardless of the register block or the page selected.

D0: This read only bit is a general interrupt status bit that is taken directly from the interrupt pins. The bit is a one when an interrupt is pending on either the INTR pin or the MFO pin (when configured as an interrupt). This sunlike D3-D5 which can be set by an internal event but may not cause an interrupt. This bit is reset when the interrupt status bits in the Main Status Register are cleared.

D1–D5: These five bits of the Main Status Register are the main interrupt status bits. Any bit may be a one when any of the interrupts are pending. Once an interrupt is asserted the  $\mu P$  will read this register to determine the cause. These interrupt status bits are not reset when read. Except for D1, to reset an interrupt a one is written back to the corresponding bit that is being tested. D1 is reset whenever the  $\overline{PFAIL}$  pin = logic 1. This prevents loss of interrupt status when reading the register in a polled mode. D1, D3–D5 are set regardless of whether these interrupts are masked or not by bits D6 and D7 of Interrupt Control Registers 0 and 1.

D6 and D7: These bits are Read/Write bits that control which register block or RAM page is to be selected. Bit D6 controls the register block to be accessed (see memory map). The memory map of the clock is further divided into two memory pages. One page is the registers, clock and timers, and the second page contains 31 bytes of general purpose RAM. The page selection is determined by bit D7.

<sup>2</sup> RS-Register Select (Bit D6 of Main Status Register)

# **TIMER 0 AND 1 CONTROL REGISTER**



TL/F/11415-18

These registers control the operation of the timers. Each timer has its own register.

**D0:** This bit will Start (1) or Stop (0) the timer. When the timer is stopped the timer's prescaler and counter are reset, and the timer will restart from the beginning when started again. In mode 0 on time out the TSS bit is internally reset.

**D1 and D2:** These control the count mode of the timers. See Table VI.

D3-D5: These bits control which clock signal is applied to the timer's counter input. There is one external clock input pin (TCK) and either (or both) timer(s) can be selected to run off this pin: refer to Table IV for details.

D6: This is the read bit. If a one is written into this location it will cause the contents of the timer to be latched into a holding register, which can be read by the  $\mu P$  at any time. Reading the least significant byte of the timer will reset the RD bit. The timer read cycle can be aborted by writing RD to zero.

D7: The CHG bit has two mode dependent functions. In modes 0 through 2 writing a one to this bit will suspend the timer operation (without resetting the timer prescaler). However, in mode 3 this bit is used to trigger or re-trigger the count sequence as with the gate pins. If retriggering is desired using the CHG bit, it is not necessary to write a zero to this location prior to the re-trigger. The action of further writing a one to this bit will re-trigger the count.

### PERIODIC FLAG REGISTER



The Periodic Flag Register has the same bit for bit correspondence as Interrupt Control Register 0 except for D6 and D7. For normal operation (i.e., not a single supply application) this register must be written to on initial power up or after an oscillator fail event. D0-D5 are read only bits, D6 and D7 are read/write.

**D0-D5:** These bits are set by the real time rollover events: (Time Change = 1). The bits are reset when the register is read and can be used as selective data change flags.

D6: This bit performs a dual function. When this bit is read, a one indicates that an oscillator failure has occurred and the time information may have been lost. Some of the ways an oscillator failure can be caused are: failure of the crystal; shorting OSC IN or OSC OUT to GND or  $V_{CC}$ : removal of crystal; removal of battery when in the battery backed mode (when a '0' is written to D6); lowering the voltage at the  $V_{\rm BB}$  pin to a value less than 2.2V when in the battery backed mode. Bit D6 is automatically set to 1 on initial power-up or an oscillator fail event. The oscillator fail flag is reset by writing a one to the clock start/stop bit in the Real Time Mode Register, with the crystal oscillating.

When D6 is written to, it defines whether the TCP is being used in battery backed (normal) or in a single supply mode application. When set to a one this bit configures the TCP for single power supply applications. This bit is automatically set on initial power-up or an oscillator fail event. When set, D6 disables the oscillator reference circuit. The result is that the oscillator is referenced to  $V_{\rm CC}$ . When a zero is written to D6 the oscillator reference is enabled, thus the oscillator is referenced to  $V_{\rm BB}$ . This allows operation in standard battery standby applications.

At initial power on, if the LV8570A is going to be programmed for battery backed mode, the  $V_{BB}$  pin should be connected to a potential in the range of 2.2V to  $V_{CC}$  – 0.4V.

For single supply mode operation, the  $V_{BB}$  pin should be connected to GND and the  $\overline{PFAIL}$  pin connected to  $V_{CC}$ .

D7: Writing a one to this bit enables the test mode register at location 1F (see Table VII). This bit should be forced to zero during initialization for normal operation. If the test mode has been entered, clear the test mode register before leaving test mode. (See separate test mode application note for further details.)

### INTERRUPT ROUTING REGISTER



TL/F/11415-20

D0-D4: The lower 5 bits of this register are associated with the main interrupt sources created by this chip. The purpose of this register is to route the interrupts to either the MFO (multi-function pin), or to the main interrupt pin. When any bit is set the associated interrupt signal will be sent to the MFO pin, and when zero it will be sent to the INTR pin.

D5: The Delay Enable bit is used when a power fail occurs. If this bit is set, a 480  $\mu s$  delay is generated internally before the  $\mu P$  interface is locked out. This will enable the  $\mu P$  to access the registers for up to 480  $\mu s$  after it receives a power fail interrupt. After a power failure is detected but prior to the 480  $\mu s$  delay timing out, the host  $\mu P$  may force immediate lock out by resetting the Delay Enable bit. Note if this bit is a 0 when power fails then after a delay of 30  $\mu s$  min/63  $\mu s$  max the  $\mu P$  cannot read the chip.

D6: This read only bit is set and reset by the voltage at the  $V_{BB}$  pin. It can be used by the  $\mu P$  to determine whether the battery voltage at the  $V_{BB}$  pin is getting too low. A comparator monitors the battery and when the voltage is lower than 2.1V (typical) this bit is set. The power fall interrupt must be enabled to check for a low battery voltage.

D7: Time Save Enable bit controls the loading of real-time-clock data into the Time Save RAM. When a one is written to this bit the Time Save RAM will follow the corresponding clock registers, and when a zero is written to this bit the time in the Time Save RAM is frozen. This eliminates any synchronization problems when reading the clock, thus negating the need to check for a counter rollover during a read cycle.

This bit must be set to a one prior to power failing to enable the Time Save feature. When the power fails this bit is automatically reset and the time is saved in the Time Save RAM.

# **REAL TIME MODE REGISTER**



D0-D1: These are the leap year counter bits. These bits are written to set the number of years from the previous leap year. The leap year counter increments on December 31st and it internally enables the February 29th counter state. This method of setting the leap year allows leap year to occur whenever the user wishes to, thus providing flexibility in implementing Japanese leap year function.

| LY1 | LY0 | Leap Year<br>Counter   |
|-----|-----|------------------------|
| 0   | 0   | Leap Year Current Year |
| 0   | 1   | Leap Year Last Year    |
| 1   | o   | Leap Year 2 Years Ago  |
| 1   | 1   | Leap Year 3 Years Ago  |

**D2:** The count mode for the hours counter can be set to either 24 hour mode or 12 hour mode with AM/PM indicator. A one will place the clock in 12 hour mode.

D3: This bit is the master Start/Stop bit for the clock. When a one is written to this bit the real time counter's prescaler and counter chain are enabled. When this bit is reset to zero the contents of the real time counter is stopped and the prescaler is cleared. When the TCP is initially powered up this bit will be held at a logic 0 until the oscillator starts functioning correctly after which this bit may be modified. If an oscillator fail event occurs, this bit will be reset to logic 0.

**D4:** This bit controls the operation of the interrupt output in standby mode. If set to a one it allows Alarm, Periodic, and Power Fail interrupts to be functional in standby mode. Timer interrupts will also be functional provided that bit D5 is also set. Note that the MFO and INTR pins are configured as open drain in standby mode.

If bit D4 is set to a zero then interrupt control register 0 and bits D6 and D7 of interrupt control register 1 will be reset when the TCP enters the standby mode. They will have to be re-configured when system (V<sub>CC</sub>) power is restored.

**D5:** This bit controls the operation of the timers in standby mode. If set to a one the timers will continue to function when the TCP is in standby mode. The input pins TCK, G0, G1 are locked out in standby mode, and cannot be used.

Therefore external control of the timers is not possible in standby mode. Note also that MFO and T1 pins are automatically reconfigured open drain during standby.

**D6 and D7:** These two bits select the crystal clock frequency as per the following table:

| XT1 | хто | Crystal<br>Frequency |
|-----|-----|----------------------|
| 0   | , 0 | 32.768 kHz           |
| 0   | 1   | 4.194304 MHz         |
| 1   | 0   | 4.9152 MHz           |
| 1   | 1   | 32.000 kHz           |

All bits are Read/Write, and any mode written into this register can be determined by reading the register. On initial power up these bits are random.

## **OUTPUT MODE REGISTER**



D0: This bit, when set to a one makes the T1 (timer 1) output pin active high, and when set to a zero, it makes this pin active low.

D1: This bit controls whether the T1 pin is an open drain or push-pull output. A one indicates push pull.

D2: This bit, when set to a one makes the INTR output pin active high, and when set to a zero, it makes this pin active low.

D3: This bit controls whether the INTR pin is an open drain or push-pull output. A one indicates push-pull.

D4: This bit, when set to a one makes the MFO output pin active high, and when set to a zero, it makes this pin active low.

**D5:** This bit controls whether the MFO pin is an open drain or push-pull output. A one indicates push-pull.

**D6 and D7:** These bits are used to program the signal appearing at the MFO output, as follows:

| • |    |    |                             |
|---|----|----|-----------------------------|
|   | D7 | D6 | MFO Output Signal           |
|   | 0  | 0  | 2nd Interrupt               |
|   | 0  | 1  | Timer 0 Waveform            |
|   | 1  | X  | Buffered Crystal Oscillator |

# INTERRUPT CONTROL REGISTER 0



D0-D5: These bits are used to enable one of the selected periodic interrupts by writing a one into the appropriate bit. These interrupts are issued at the rollover of the clock. For example, the minutes interrupt will be issued whenever the minutes counter increments. In all likelihood the interrupt will be enabled asynchronously with the real time change. Therefore, the very first interrupt will occur in less than the

periodic time chosen, but after the first interrupt all subsequent interrupts will be spaced correctly. These interrupts are useful when minute, second, real time reading, or task switching is required. When all six bits are written to a 0 this disables periodic interrupts from the Main Status Register and the interrupt pin.

D6 and D7: These are individual timer enable bits. A one written to these bits enable the timers to generate interrupts to the  $\mu P$ .

# **INTERRUPT CONTROL REGISTER 1**



D0-D5: Each of these bits are enable bits which will enable a comparison between an individual clock counter and its associated compare RAM. If any bit is a zero then that clock-RAM comparator is set to the "always equal" state and the associated TIME COMPARE RAM byte can be used as general purpose RAM. However, to ensure that an alarm interrupt is not generated at bit D3 of the Main Status Regis-

ter, all bits must be written to a logic zero.

D6: In order to generate an external alarm compare interrupt to the  $\mu P$  from bit D3 of the Main Status Register, this bit must be written to a logic 1.

**D7:** The MSB of this register is the enable bit for the Power Fail Interrupt. When this bit is set to a one an interrupt will be generated to the  $\mu P$  when  $\overline{PFAIL}=0$ .

This bit also enables the low battery detection analog circuitry.

If the user wishes to mask the power fail interrupt, but utilize the analog circuitry, this bit should be enabled, and the Routing Register can be used to route the interrupt to the MFO pin. The MFO pin can then be left open or configured as the Timer 0 or buffered oscillator output.

| Select   Select   Interrupt    | D7                                                                                                                                           | D6                                                                                                                          | D5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D4                                                                                                                                         | D3                                                                                                                                       | D2                                                                                                         | D1                                                                                       | D0                                                                                             | 1 Desethy                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Page   Select   Select   Timer 1   Timer 0   Alarm   Periodic   Power Fall   Interrupt   Status   PFAIL pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                              | -                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          | R/W <sup>1</sup>                                                                                           | R <sup>2</sup>                                                                           | R3                                                                                             | writing                                                                                |
| PFAIL pin. 3. Reset whe all pending interrupts are remove.  Timer 1 Count Hold Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Input Clock   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Select M0   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Input Clock   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Input Clock   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input Clock   Input Clock   Select M0   Select M0   Start/Stop    Tount Hold Timer   Input Clock   Input C | - 1                                                                                                                                          | •                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                          |                                                                                                                                          | 1                                                                                                          |                                                                                          | 1 ' 1                                                                                          | 2. Set/reset                                                                           |
| all pending interrupts are removed and process. The count Hold and process. The count Hold are removed and process. The count  | ,                                                                                                                                            |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <del></del>                                                                                                                                |                                                                                                                                          |                                                                                                            |                                                                                          | - 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1                                                        | PFAIL pin.                                                                             |
| interrupts are removed and removed are removed are removed are removed are removed and removed are removed are removed and removed are removed are rem |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          |                                                                                                            | 1 - 1 - 1                                                                                |                                                                                                | 3. Reset whe                                                                           |
| Count Hold   Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Selec   |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          | **                                                                                                         | 14 1 1 1808 P.                                                                           | er i vide et i                                                                                 | interrupts                                                                             |
| Read   Select C2   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | mer 0 Contr                                                                                                                                  | ol Register PS                                                                                                              | = 0 RS =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 Address =                                                                                                                                | 01H                                                                                                                                      |                                                                                                            |                                                                                          | and the second                                                                                 | are remov                                                                              |
| Read   Select C2   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Count Hold                                                                                                                                   | Timer                                                                                                                       | Input Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Input Clock                                                                                                                                | Input Clock                                                                                                                              | Mode                                                                                                       | Mode                                                                                     | Timer                                                                                          | ΔII Rite R/W                                                                           |
| Count Hold Gate Read Select C2 Input Clock Select C0 Select M1 Select M0 Sel | Gate                                                                                                                                         | Read                                                                                                                        | Select C2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Select C1                                                                                                                                  | Select C0                                                                                                                                | Select M1                                                                                                  | Select M0                                                                                | Start/Stop                                                                                     | All Dits 11/ W                                                                         |
| All Bits R/W  Gate  Read  Select C2  Select C1  Select C0  Select M1  Select M0  Select M1  Select M0  Select M0  Select M1  Select M0  Select M0  Select M0  Select M1  Select M0  Select M1  Select M0  Select M0  Select M1  Select M0  Select M1  Select M0  Minute Flag  Select M1  Select M0  Minute Flag  Select M1  Select M0  Minute Flag   | mer 1 Contr                                                                                                                                  | ol Register PS                                                                                                              | = 0 R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | S = 0 Ac                                                                                                                                   | ddress = 02⊦                                                                                                                             | <u> </u>                                                                                                   | 14. 14. 1                                                                                |                                                                                                |                                                                                        |
| R/W R/W R/W R5 Write 0 BE R5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                              |                                                                                                                             | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                            |                                                                                                                                          | 1                                                                                                          |                                                                                          |                                                                                                | All Bits R/W                                                                           |
| R/W R/W R/W R5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | riodic Flag                                                                                                                                  | Register PS =                                                                                                               | 0 RS=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | = 0 Addr                                                                                                                                   | ess = 03H                                                                                                                                |                                                                                                            |                                                                                          |                                                                                                |                                                                                        |
| Test Mode Single Supply Flag Flag Flag Flag Flag Flag Flag Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •                                                                                                                                            | •                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            | R5                                                                                                                                       | R5                                                                                                         | R5                                                                                       | R5                                                                                             | 4. Read Osc                                                                            |
| terrupt Routing Register PS = 0 RS = 0 Address = 04H  R/W R6 R/W R/W R/W R/W R/W R/W R/W R/W R/W  Time Save Enable Register PS = 0 RS = 1 Address = 01H  Crystal Crystal Freq. XT0 on Back-Up on Back-Up on Back-Up Start/Stop MGe  MFO Address = 02H  MFO Address = 02H  MFO Address = 02H  MFO Address = 02H  MFO Address = 03H  All Bits R/W  All Bits R/W  All Bits R/W  All Bits R/W  Address = 03H  Timer 1 Timer 0 PP/OD Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO Enable Interrupt Inte |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          |                                                                                                            |                                                                                          |                                                                                                | Backed M<br>Write 1 Sir                                                                |
| terrupt Routing Register PS = 0 RS = 0 Address = 04H R/W R6 R/W R/W R/W R/W R/W R/W R/W  Time Save Enable Low Battery Flag Delay Enable MFO/iNT Int. Route MFO/iNT MFO | 51                                                                                                                                           |                                                                                                                             | <del> </del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <u> </u>                                                                                                                                   |                                                                                                                                          | <u></u>                                                                                                    |                                                                                          |                                                                                                | Supply Mo                                                                              |
| terrupt Routing Register PS = 0 RS = 0 Address = 04H R/W R6 R/W R/W R/W R/W R/W R/W R/W R/W Time Save Enable Low Battery Flag Power Fail Delay Int. Route Enable MFO/INT MFO/I |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          |                                                                                                            |                                                                                          |                                                                                                |                                                                                        |
| R/W R6 R/W R/W R/W R/W R/W R/W R/W R/W  Time Save Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          |                                                                                                            |                                                                                          |                                                                                                |                                                                                        |
| Delay Enable   Delay Enable   Delay Enable   Int. Route MFO/INT   Int.   |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 70                                                                                                                                         |                                                                                                                                          |                                                                                                            |                                                                                          |                                                                                                | positive ed                                                                            |
| Enable Flag Delay Enable Int. Route MFO/INT MF |                                                                                                                                              |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |                                                                                                                                          |                                                                                                            | R/W                                                                                      | R/W                                                                                            | positive ec                                                                            |
| Peal Time Mode Register PS = 0 RS = 1 Address = 01H  Crystal Freq. XT0 Freq. XT0 on Back-Up on Back-Up Start/Stop Mode  MFO as MFO as MFO Active HI/LO PP/OD Active H | R/W                                                                                                                                          | R6                                                                                                                          | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W                                                                                                                                        | R/W                                                                                                                                      | R/W                                                                                                        |                                                                                          |                                                                                                | positive ed<br>of read.                                                                |
| Crystal Freq. XT1 Freq. XT0 on Back-Up on Ba | R/W<br>Time Save                                                                                                                             | R6<br>Low Battery                                                                                                           | R/W<br>Power Fail<br>Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R/W Timer 1 Int. Route                                                                                                                     | R/W Timer 0 Int. Route                                                                                                                   | R/W<br>Alarm<br>Int. Route                                                                                 | Periodic<br>Int. Route                                                                   | Power Fail<br>Int. Route                                                                       | positive ed<br>of read.<br>6. Set and re<br>by V <sub>BB</sub>                         |
| Freq. XT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/W<br>Time Save<br>Enable                                                                                                                   | R6<br>Low Battery<br>Flag                                                                                                   | R/W Power Fail Delay Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W Timer 1 Int. Route                                                                                                                     | R/W Timer 0 Int. Route                                                                                                                   | R/W<br>Alarm<br>Int. Route                                                                                 | Periodic<br>Int. Route                                                                   | Power Fail<br>Int. Route                                                                       | positive ed<br>of read.<br>6. Set and re<br>by V <sub>BB</sub>                         |
| MFO as                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W<br>Time Save<br>Enable                                                                                                                   | R6<br>Low Battery<br>Flag                                                                                                   | R/W Power Fail Delay Enable S = 0 F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W Timer 1 Int. Route MFO/INT                                                                                                             | R/W Timer 0 Int. Route MFO/INT                                                                                                           | R/W Alarm Int. Route MFO/INT                                                                               | Periodic<br>Int. Route                                                                   | Power Fail<br>Int. Route                                                                       | positive ed<br>of read.<br>6. Set and re<br>by V <sub>BB</sub>                         |
| MFO as Crystal Timer 0 MFO Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO All Bits R/W  terrupt Control Register 0 PS = 0 RS = 1 Address = 03H  Timer 1 Timer 0 1 ms 10 ms 100 ms Seconds 10 Second Minute Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Enable  terrupt Control Register 1 PS = 0 RS = 1 Address = 04H  Power Fail Alarm DOW Month Interrupt Interru | R/W Time Save Enable eal Time Mo Crystal                                                                                                     | R6 Low Battery Flag  de Register PS Crystal                                                                                 | R/W Power Fail Delay Enable $S = 0$ Timers EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W Timer 1 Int. Route MFO/INT IS = 1 A Interrupt EN                                                                                       | R/W Timer 0 Int. Route MFO/INT ddress = 018 Clock                                                                                        | R/W Alarm Int. Route MFO/INT                                                                               | Periodic<br>Int. Route<br>MFO/INT                                                        | Power Fail Int. Route MFO/INT                                                                  | positive ed<br>of read.<br>6. Set and re<br>by V <sub>BB</sub>                         |
| Crystal Timer 0 PP/OD Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO PP/OD Active HI/LO All Bits H/W  terrupt Control Register 0 PS = 0 RS = 1 Address = 03H  Timer 1 Timer 0 1 ms Interrupt Interrupt Interrupt Enable  terrupt Control Register 1 PS = 0 RS = 1 Address = 04H  Power Fail Interrupt Interrupt Interrupt Enable | R/W Time Save Enable eal Time Mo Crystal Freq. XT1                                                                                           | R6 Low Battery Flag  de Register PS Crystal Freq. XT0                                                                       | Power Fail Delay Enable  S = 0 F  Timers EN on Back-Up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W Timer 1 Int. Route MFO/INT IS = 1 Interrupt EN on Back-Up                                                                              | Timer 0 Int. Route MFO/INT  ddress = 01I  Clock Start/Stop                                                                               | R/W Alarm Int. Route MFO/INT                                                                               | Periodic<br>Int. Route<br>MFO/INT                                                        | Power Fail Int. Route MFO/INT                                                                  | positive ecof read.  6. Set and reby VBB voltage.                                      |
| terrupt Control Register 0 PS = 0 RS = 1 Address = 03H  Timer 1 Timer 0 1 ms 10 ms 100 ms Seconds 10 Second Minute Interrupt Interrupt Interrupt Interrupt Enable Enable Enable Enable Enable Enable Enable Enable  terrupt Control Register 1 PS = 0 RS = 1 Address = 04H  Power Fail Alarm DOW Month Interrupt Interrupt Enable En | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode                                                                              | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS =                                                        | Power Fail Delay Enable  S = 0 F Timers EN on Back-Up  0 RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W Timer 1 Int. Route MFO/INT IS = 1 Interrupt EN on Back-Up  Addr                                                                        | R/W Timer 0 Int. Route MFO/INT ddress = 01I Clock Start/Stop ress = 02H                                                                  | Alarm Int. Route MFO/INT  I 12/24 Hr. Mode                                                                 | Periodic<br>Int. Route<br>MFO/INT<br>Leap Year<br>MSB                                    | Power Fail<br>Int. Route<br>MFO/INT<br>Leap Year<br>LSB                                        | positive ed<br>of read.  6. Set and re<br>by V <sub>BB</sub><br>voltage.               |
| Timer 1 Timer 0 1 ms 10 ms 100 ms Seconds 10 Second Minute Interrupt Enable Ena | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as                                                                       | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS =                                                        | Power Fail Delay Enable S = 0 F Timers EN on Back-Up 0 RS =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W Timer 1 Int. Route MFO/INT IS = 1 Interrupt EN on Back-Up  1 Addr MFO                                                                  | R/W Timer 0 Int. Route MFO/INT ddress = 01I Clock Start/Stop ess = 02H INTR                                                              | R/W Alarm Int. Route MFO/INT  1 12/24 Hr. Mode                                                             | Periodic<br>Int. Route<br>MFO/INT<br>Leap Year<br>MSB                                    | Power Fail<br>Int. Route<br>MFO/INT<br>Leap Year<br>LSB                                        | positive ed<br>of read.  6. Set and re<br>by V <sub>BB</sub><br>voltage.               |
| Interrupt Enable | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal                                                               | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0                                         | Power Fail Delay Enable  S = 0 F Timers EN on Back-Up  0 RS =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO                                                | R/W Timer 0 Int. Route MFO/INT ddress = 01H Clock Start/Stop ress = 02H INTR PP/OD                                                       | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO                                           | Periodic<br>Int. Route<br>MFO/INT<br>Leap Year<br>MSB                                    | Power Fail<br>Int. Route<br>MFO/INT<br>Leap Year<br>LSB                                        | positive ed<br>of read.  6. Set and re<br>by V <sub>BB</sub><br>voltage.  All Bits R/W |
| Enable  terrupt Control Register 1 PS = 0 RS = 1 Address = 04H  Power Fail Alarm DOW Month DOM Hours Minute Second Interrupt Interrupt Interrupt Interrupt Interrupt All Bits R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal terrupt Con                                                   | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0  trol Register 0                        | P/W Power Fail Delay Enable S = 0 F Timers EN on Back-Up 0 RS = MFO PP/OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/W Timer 1 Int. Route MFO/INT IS = 1 A Interrupt EN on Back-Up = 1 Addr MFO Active HI/LO RS = 1                                           | R/W Timer 0 Int. Route MFO/INT ddress = 01I Clock Start/Stop ess = 02H INTR PP/OD Address =                                              | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO                                           | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD                                     | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO                                  | positive ecof read.  6. Set and reby VBB voltage.  All Bits R/W                        |
| Power Fail Alarm DOW Month DOM Hours Minute Second Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt All Bits R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode  MFO as Crystal terrupt Con Timer 1                                          | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0  trol Register 0                        | P/W Power Fail Delay Enable S = 0 F Timers EN on Back-Up 0 RS = MFO PP/OD PS = 0 1 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO  RS = 1 10 ms                                  | R/W Timer 0 Int. Route MFO/INT ddress = 01I Clock Start/Stop ess = 02H INTR PP/OD Address = 100 ms                                       | Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO  03H  Seconds                                  | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD                                     | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO                                  | positive ecof read.  6. Set and reby V <sub>BB</sub> voltage.  All Bits R/W            |
| Power Fail Alarm DOW Month DOM Hours Minute Second Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt All Bits R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal terrupt Con Timer 1 Interrupt                                 | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0 Interrupt                               | P/W Power Fail Delay Enable S = 0 F Timers EN on Back-Up 0 RS = MFO PP/OD PS = 0 1 ms Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO  RS = 1  10 ms Interrupt                       | R/W Timer 0 Int. Route MFO/INT ddress = 01I Clock Start/Stop ess = 02H INTR PP/OD Address = 1 100 ms Interrupt                           | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO  33H  Seconds Interrupt                   | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD  10 Second Interrupt                | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO  Minute Interrupt                | positive ecof read.  6. Set and reby VBB voltage.  All Bits R/W                        |
| Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt All Bits R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal  terrupt Con Timer 1 Interrupt Enable                         | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0  trol Register 0 Interrupt Enable       | Power Fail Delay Enable  S = 0 F Timers EN on Back-Up  0 RS: MFO PP/OD  PS = 0 1 ms Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO  RS = 1  10 ms Interrupt Enable                | R/W Timer 0 Int. Route MFO/INT ddress = 01t Clock Start/Stop ess = 02H INTR PP/OD Address = 100 ms Interrupt Enable                      | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO  3H  Seconds Interrupt Enable             | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD  10 Second Interrupt                | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO  Minute Interrupt                | positive ecof read.  6. Set and reby V <sub>BB</sub> voltage.  All Bits R/W            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal  iterrupt Con Timer 1 Interrupt Enable                        | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0 Interrupt Enable  trol Register 1       | PS = 0  R/W  Power Fail Delay Enable  S = 0 F  Timers EN on Back-Up  0 RS =  MFO PP/OD  1 PS = 0  1 ms Interrupt Enable  PS = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W  Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO  RS = 1  10 ms Interrupt Enable  RS = 1       | R/W Timer 0 Int. Route MFO/INT  ddress = 01H Clock Start/Stop  ess = 02H INTR PP/OD  Address = 100 ms Interrupt Enable  Address = 1      | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO  33H  Seconds Interrupt Enable            | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD  10 Second Interrupt Enable         | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO  Minute Interrupt Enable         | positive ed of read.  6. Set and re by V <sub>BB</sub> voltage.  All Bits R/W          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W Time Save Enable  eal Time Mo Crystal Freq. XT1  utput Mode MFO as Crystal  terrupt Con Timer 1 Interrupt Enable  terrupt Con Power Fail | R6 Low Battery Flag  de Register PS Crystal Freq. XT0  Register PS = MFO as Timer 0 Interrupt Enable  trol Register 1 Alarm | PS = 0  Institute the properties of the properti | R/W Timer 1 Int. Route MFO/INT  IS = 1 A Interrupt EN on Back-Up  = 1 Addr MFO Active HI/LO  RS = 1  10 ms Interrupt Enable  RS = 1  Month | R/W Timer 0 Int. Route MFO/INT  ddress = 01H Clock Start/Stop  ess = 02H INTR PP/OD  Address = 100 ms Interrupt Enable  Address = 100 ms | R/W  Alarm Int. Route MFO/INT  12/24 Hr. Mode  INTR Active HI/LO  3H  Seconds Interrupt Enable  04H  Hours | Periodic Int. Route MFO/INT  Leap Year MSB  T1 PP/OD  10 Second Interrupt Enable  Minute | Power Fail Int. Route MFO/INT  Leap Year LSB  T1 Active HI/LO  Minute Interrupt Enable  Second | positive ed of read.  6. Set and re by V <sub>BB</sub> voltage.  All Bits R/W          |

# **Application Hints**

Suggested Initialization Procedure for LV8570A in battery backed applications that use the  $V_{BB}$  pin

- Enter the test mode by writing a 1 to bit D7 in the Periodic Flag Register.
- Write zero to the RAM/TEST mode Register located in page 0, address HEX 1F.
- 3. Leave the test mode by writing a 0 to bit D7 in the Periodic Flag Register. Steps 1, 2, 3 guarantee that if the test mode had been entered during power on (due to random pulses from the system), all test mode conditions are cleared. Most important is that the OSC Fail Disable bit is cleared. Refer to AN-589 for more information on test mode operation.
- After power on (V<sub>CC</sub> and V<sub>BB</sub> powered), select the correct crystal frequency bits (D7, D6 in the Real Time Mode Register) as shown in Table I.

TABLE I

| Frequency    | D7 | D6 |
|--------------|----|----|
| 32.768 kHz   | 0  | 0  |
| 4.194304 MHz | 0  | 1  |
| 4.9152 MHz   | 1  | 0  |
| 32.0 kHz     | 1  | 1  |

- Enter a software loop that does the following:Set a 3 second (approx.) software counter. The crystal oscillator may take 1 second to start.
  - 5.1 Write a 1 to bit D3 in the Real Time Mode Register (try to start the clock). Make sure the crystal select bits remain the same as in step 1. Under normal

- operation, this bit can be set only if the oscillator is running. During the software loop, RAM, real time counters, output configuration, interrupt control and timer functions may be initialized.
- 6. Test bit D6 in the Periodic Flag Register:

IF a 1, go to 5.1. If this bit remains a 1 after 3 seconds, then abort and check hardware. The crystal may be defective or not installed. There may be a short at OSC IN or OSC OUT to  $V_{CC}$  or GND, or to some impedance that is less than 10 M $\Omega$ .

IF a 0, then the oscillator is running, go to step 7.

7. Write a 0 to bit D6 in the Periodic Flag Register. This action puts the clock chip in the battery backed mode. This mode can be entered only if the osc fail flag (bit D6 of the Periodic Flag Register) is a 0. Reminder, Bit D6 is a dual function bit. When read, D6 returns oscillator status. When written, D6 causes either the Baltery Backed Mode, or the Single Supply Mode of operation.
The only method to ensure the chip is in the battery.

The only method to ensure the chip is in the battery backed mode is to measure the waveform at the OSC OUT pin. If the battery backed mode was selected successfully, then the peak to peak waveform at OSC OUT is referenced to the battery voltage. If not in battery backed mode, the waveform is referenced to  $V_{\rm CC}$ . The measurement should be made with a high impedance low capacitance probe (10 M $\Omega$ , 10 pF oscilloscope probe or better). Typical peak to peak swings are within (TBD on bench) and ground respectively.

- 8. Write a 1 to bit D7 of Interrupt Control Register 1. This action enables the PFAIL pin and associated circuitry.
- 9. Initialize the rest of the chip as needed.

# **Typical Application**



\*These components may be necessary to meet UL requirements for lithium batteries. Consult battery manufacturer. TL/F/11415-25

# **Typical Performance Characteristics**



**Standby Current vs Power** Supply Voltage  $(F_{OSC} = 32.768 \text{ kHz})$ 



TL/F/11415-28

**Operating Current vs Supply Voltage** (Battery Backed Mode F<sub>OSC</sub> = 32.768 kHz) TBD



TL/F/11415-27

**Standby Current vs Power** Supply Voltage F<sub>OSC</sub> = 4.194304 MHz



TL/F/11415-29



# LV8571A Low Voltage Timer Clock Peripheral (TCP)

# **General Description**

The LV8571A is intended for use in microprocessor based systems where information is required for multi-tasking, data logging or general time of day/date information. This device is implemented in low voltage silicon gate microCMOS technology to provide low standby power in battery back-up environments. The circuit's architecture is such that it looks like a contiguous block of memory or I/O ports. The address space is organized as 2 software selectable pages of 32 bytes. This includes the Control Registers, the Clock Counters, the Alarm Compare RAM, the Timers and their data RAM, and the Time Save RAM. Any of the RAM locations that are not being used for their intended purpose may be used as general purpose CMOS RAM.

Time and date are maintained from 1/100 of a second to year and leap year in a BCD format, 12 or 24 hour modes. Day of week, day of month and day of year counters are provided. Time is controlled by an on-chip crystal oscillator requiring only the addition of the crystal and two capacitors. The choice of crystal frequency is program selectable.

Two independent multifunction 10 MHz 16-bit timers are provided. These timers operate in four modes. Each has its own prescaler and can select any of 7 possible clock inputs. Thus, by programming the input clocks and the timer counter values a very wide range of timing durations can be achieved. The range is from about 400 ns (4.915 MHz oscillator) to 65,535 seconds (18 hrs., 12 min.).

Power failure logic and control functions have been integrated on chip. This logic is used by the TCP to issue a power fail

interrupt, and lock out the  $\mu p$  interface. The time power fails may be logged into RAM automatically when  $V_{BB} > V_{CC}$ . Additionally, two supply pins are provided. When  $V_{BB} > V_{CC}$ , internal circuitry will automatically switch from the main supply to the battery supply. Status bits are provided to indicate initial application of battery power, system power, and low battery detect. (Continued)

# **Features**

- 3.3V ±10% supply
- Full function real time clock/calendar
  - 12/24 hour mode timekeeping
  - Day of week and day of years counters
  - Four selectable oscillator frequencies
  - Parallel resonant oscillator
- Two 16-bit timers
- 10 MHz external clock frequency
- Programmable multi-function output
- Flexible re-trigger facilities
- Power fail features
  - Internal power supply switch to external battery
  - Power Supply Bus glitch protection
- Automatic log of time into RAM at power failure
- On-chip interrupt structure
  - Periodic, alarm, timer and power fail interrupts
- Up to 44 bytes of CMOS RAM
- INTR/MFO pins programmable High/Low and push-pull or open drain

# Block Diagram



FIGURE 1

# Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office, Distributors for availability | and specifications.                                      |
|---------------------------------------|----------------------------------------------------------|
| Supply Voltage (V <sub>CC</sub> )     | -0.5V to $+7.0$ V                                        |
| DC Input Voltage (V <sub>IN</sub> )   | $-0.5 \mbox{V}$ to $\mbox{V}_{\mbox{CC}} + 0.5 \mbox{V}$ |
| DC Output Voltage (VOUT)              | $-0.5V$ to $V_{CC} + 0.5V$                               |
| Storage Temperature Range             | -65°C to +150°C                                          |
| Power Dissipation (PD)                | 500 mW                                                   |
| Lead Temperature (Soldering, 10 sec.  | 260°C                                                    |

# **Operation Conditions**

|                                                                  | Min            | Max                  | Unit             |
|------------------------------------------------------------------|----------------|----------------------|------------------|
| Supply Voltage (V <sub>CC</sub> ) (Note 3)                       | 3.0            | 3.6                  | . <b>V</b>       |
| Supply Voltage (V <sub>BB</sub> ) (Note 3)                       | 2.2            | V <sub>CC</sub> -0.4 | V                |
| DC Input or Output Voltage (V <sub>IN</sub> , V <sub>OUT</sub> ) | 0.0            | V <sub>CC</sub>      | <b>V</b>         |
| Operation Temperature (T <sub>A</sub> )                          | -40            | +85                  | °C               |
| Electr-Static Discharge Rating TBD                               | ١.,            | 1.                   | kV               |
| Typical Values                                                   |                |                      | :                |
| $	heta_{JA}$ DIP                                                 | Board<br>Socke |                      |                  |
| $	heta_{JA}$ PLCC                                                | Board<br>Socke |                      | 77°C/W<br>85°C/W |

# **DC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ ,  $V_{BB} = 2.5V$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100$  pF (unless otherwise specified)

| Symbol           | Parameter                                                    | Conditions                                                                                                                                                                        | Min<br>(Note 16)            | Max<br>(Note 16)      | Units          |
|------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|----------------|
| V <sub>IH</sub>  | High Level Input Voltage (Note 4)                            | Any Inputs Except OSC IN,<br>OSC IN with External Clock                                                                                                                           | 2.0<br>V <sub>BB</sub> -0.2 | V <sub>CC</sub> + 0.3 | V<br>V         |
| V <sub>IL</sub>  | Low Level Input Voltage                                      | All Inputs Except OSC IN OSC IN with External Clock                                                                                                                               | -0.3<br>-0.3                | 0.8<br>0.2            | V<br>V         |
| V <sub>OH</sub>  | High Level Output Voltage (Excluding OSC OUT)                | $I_{OUT} = -20 \mu A$ $I_{OUT} = -2.0 \text{ mA}$                                                                                                                                 | V <sub>CC</sub> -0.2<br>2.4 |                       | V<br>V         |
| V <sub>OL</sub>  | Low Level Output Voltage<br>(Excluding OSC OUT)              | $I_{OUT} = 20 \mu A$ $I_{OUT} = 2.0 \text{ mA}$                                                                                                                                   | twi                         | 0.1<br>0.3            | V              |
| I <sub>IN</sub>  | Input Current (Except OSC IN)                                | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                          |                             | ±1.0                  | μΑ             |
| loz              | Output TRI-STATE® Current                                    | $V_{OUT} = V_{CC}$ or GND                                                                                                                                                         |                             | ±5                    | μΑ             |
| I <sub>LKG</sub> | Output High Leakage Current<br>MFO, INTR Pins                | V <sub>OUT</sub> = V <sub>CC</sub> or GND<br>Outputs Open Drain                                                                                                                   |                             | ±5                    | μΑ             |
| Icc              | Quiescent Supply Current (Note 7)                            | $F_{OSC} = 32.768 \text{ kHz}$<br>$V_{IN} = V_{CC} \text{ or GND (Note 5)}$<br>$V_{IN} = V_{CC} \text{ or GND (Note 6)}$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 6)}$ |                             | 200<br>700<br>8       | μΑ<br>μΑ<br>mA |
|                  |                                                              | F <sub>OSC</sub> = 4.194304 MHz or<br>4.9152 MHz<br>V <sub>IN</sub> = V <sub>CC</sub> or GND (Note 6)<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> (Note 6)            | :                           | 6<br>7                | mA<br>mA       |
| lcc              | Quiescent Supply Current<br>(Single Supply Mode)<br>(Note 7) | $V_{BB} = GND$ $V_{IN} = V_{CC}$ or $GND$ $F_{OSC} = 32.768$ kHz $F_{OSC} = 4.9152$ MHz or $4.194304$ MHz                                                                         |                             | 60<br>6               | μA<br>mA       |
| I <sub>BB</sub>  | Standby Mode Battery<br>Supply Current<br>(Note 8)           | V <sub>CC</sub> = GND OSC OUT = open circuit, other pins = GND F <sub>OSC</sub> = 32.768 kHz F <sub>OSC</sub> = 4.9152 MHz or 4.194304 MHz                                        |                             | 8<br>400              | μΑ<br>μΑ       |
| I <sub>BLK</sub> | Battery, Supply Leakage                                      | $2.2V \le V_{BB} \le 2.6V$<br>other pins at GND<br>$V_{CC} = \text{GND}, V_{BB} = 2.6V$<br>$V_{CC} = 3.6V, V_{BB} = 2.2V$                                                         | -5                          | 1.5                   | μΑ<br>μΑ       |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: For  $F_{OSC} = 4.194304$  or 4.9152 MHz,  $V_{BB}$  minimum = 2.8V. In battery backed mode,  $V_{BB} \le V_{CC} - 0.4$ V. Single Supply Mode: Data retention voltage is 2.2V min. In single Supply Mode (Power connected to  $V_{CC}$  pin) 3.0V  $\le V_{CC} \le 3.6$ V.

Note 4: This parameter (VIH) is not tested on all pins at the same time.

Note 5: This specification tests I<sub>CC</sub> with all power fail circuitry disabled, by setting D7 of Interrupt Control Register 1 to 0.

Note 6: This specification tests I<sub>CC</sub> with all power fail circuitry enabled, by setting D7 of Interrupt Control Register 1 to 1.

Note 7: This specification is tested with both the timers and OSC IN driven by a signal generator. Contents of the Test Register = 00(H), the MFO pin is not configured as buffered oscillator out and MFO, INTR, are configured as open drain.

Note 8: This specification is tested with both the timers off, and only OSC IN is driven by a signal generator. Contents of the Test Register = 00(H) and the MFO pin is not configured as buffered oscillator out.

# **AC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ ,  $V_{BB} = 2.5V$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100$  pF (unless otherwise specified)

| Symbol            | Parameter                                            | Min<br>(Note 16) | Max<br>(Note 16) | Units |  |  |  |
|-------------------|------------------------------------------------------|------------------|------------------|-------|--|--|--|
| READ TIMING       |                                                      |                  |                  |       |  |  |  |
| t <sub>AR</sub>   | Address Valid Prior to Read Strobe                   | 10               |                  | ns    |  |  |  |
| t <sub>RW</sub>   | Read Strobe Width (Note 9)                           | 80               |                  | ns    |  |  |  |
| t <sub>CD</sub>   | Chip Select to Data Valid Time                       |                  | 80               | ns    |  |  |  |
| tRAH              | Address Hold after Read (Note 10)                    | 0                |                  | ns    |  |  |  |
| t <sub>RD</sub>   | Read Strobe to Valid Data                            |                  | 70               | ns    |  |  |  |
| t <sub>DZ</sub>   | Read or Chip Select to TRI-STATE                     |                  | 70               | ns    |  |  |  |
| tRCH              | Chip Select Hold after Read Strobe (Note 10)         | 0                |                  | ns    |  |  |  |
| t <sub>DS</sub>   | Minimum Inactive Time between Read or Write Accesses | 40               |                  | ns    |  |  |  |
| /RITE TIMING      |                                                      |                  |                  |       |  |  |  |
| t <sub>AW</sub>   | Address Valid before Write Strobe                    | 10               |                  | ns    |  |  |  |
| t <sub>WAH</sub>  | Address Hold after Write Strobe (Note 10)            | 0                |                  | ns    |  |  |  |
| t <sub>CW</sub>   | Chip Select to End of Write Strobe                   | 60               |                  | ns    |  |  |  |
| t <sub>WW</sub>   | Write Strobe Width (Note 11)                         | 50               |                  | ns    |  |  |  |
| t <sub>DW</sub>   | Data Valid to End of Write Strobe                    | 40               |                  | ns    |  |  |  |
| t <sub>WDH</sub>  | Data Hold after Write Strobe (Note 10)               | 2                |                  | ns    |  |  |  |
| twch              | Chip Select Hold after Write Strobe (Note 10)        | 0                |                  | ns    |  |  |  |
| ITERRUPT TI       | MING                                                 |                  |                  |       |  |  |  |
| t <sub>ROLL</sub> | Clock rollover to INTR out is typically 20 μs        |                  |                  |       |  |  |  |
|                   |                                                      |                  |                  |       |  |  |  |

Note 9: Read Strobe width as used in the read timing table is defined as the period when both chip select and read inputs are low. Hence read commences when both signals are low and terminates when either signal returns high.

Note 10: Hold time is guaranteed by design but not production tested. This limit is not used to calculate outgoing quality levels.

Note 11: Write Strobe width as used in the write timing table is defined as the period when both chip select and write inputs are low. Hence write commences when both signals are low and terminates when either signal returns high.

# **AC Test Conditions**

| GND to 3.0V    |
|----------------|
| 6 ns (10%-90%) |
|                |
|                |
| Active High +  |
| Active Low -   |
|                |

Note 12: C<sub>L</sub> = 100 pF, includes jig and scope capacitance.

Note 13: S1 =  $V_{CC}$  for active low to high impedance measurements.

S1 = GND for active high to high impedance measurements.

S1 = open for all other timing measurements.

# Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Symbol           | Parameter<br>(Note 14) | Тур | Units |
|------------------|------------------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance      | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance     | 7   | pF    |

Note 14: This parameter is not 100% tested.

Note 15: Output rise and fall times 25 ns max (10%-90%) with 100 pF load.

Note 16: Room temperature values only.



# **Timing Waveforms**



# TL/F/11416-3

# 

3-28

TL/F/11416-5

# General Description (Continued)

The LV8571A's interrupt structure provides four basic types of interrupts: Periodic, Alarm/Compare, Timer, and Power Fail. Interrupt mask and status registers enable the masking and easy determination of each interrupt.

One dedicated general purpose interrupt output is provided. A second interrupt output is available on the Multiple Function Output (MFO) pin. Each of these may be selected to generate an interrupt from any source. Additionally, the MFO pin may be programmed to be either as oscillator output or Timer 0's output.

# **Pin Description**

 $\overline{\text{CS}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$  (Inputs): These pins interface to  $\mu\text{P}$  control lines. The  $\overline{\text{CS}}$  pin is an active low enable for the read and write operations. Read and Write pins are also active low and enable reading or writing to the TCP. All three pins are disabled when power failure is detected. However, if a read or write is in progress at this time, it will be allowed to complete its cycle.

A0-A4 (Inputs): These 5 pins are for register selection. They individually control which location is to be accessed. These inputs are disabled when power failure is detected.

**OSC IN (Input): OSC OUT (Output):** These two pins are used to connect the crystal to the internal parallel resonant oscillator. The oscillator is always running when power is applied to  $V_{BB}$  and  $V_{CC}$ , and the correct crystal select bits in the Real Time Mode Register have been set.

**MFO (Output):** The multi-function output can be used as a second interrupt output for interrupting the  $\mu P$ . This pin can also provide an output for the oscillator or the internal Timer 0. The MFO output can be programmed active high or low, open drain or push-pull. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than  $V_{BB}$ . This pin is configured open drain during battery operation ( $V_{BB} > V_{CC}$ ).

INTR (Output): The interrupt output is used to interrupt the processor when a timing event or power fail has occurred and the respective interrupt has been enabled. The INTR output can be programmed active high or low, push-pull or open drain. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than  $V_{\rm BB}$ . This pin is configured open drain during battery operation ( $V_{\rm BB} > V_{\rm CC}$ ).

**D0-D7 (Input/Output):** These 8 bidirectional pins connect to the host μP's data bus and are used to read from and write to the TCP. When the PFAIL pin goes low and a write is not in progress, these pins are at TRI-STATE.

**PFAIL** (Input): In battery backed mode, this pin can have a digital signal applied to it via some external power detection logic. When PFAIL = logic 0 the TCP goes into a lockout mode, in a minimum of 30  $\mu$ s or a maximum of 63  $\mu$ s unless lockout delay is programmed. In the single power supply mode, this pin is not useable as an input and should be tied to V<sub>CC</sub>. Refer to section on Power Fail Functional Description.

 $V_{BB}$  (Battery Power Pin): This pin is connected to a back-up power supply. This power supply is switched to the internal circuitry when the  $V_{CC}$  becomes lower than  $V_{BB}.$  Utilizing this pin eliminates the need for external logic to switch in and out the back-up power supply. If this feature is not to be used then this pin must be tied to ground, the TCP programmed for single power supply only, and power applied to the  $V_{CC}$  pin.

V<sub>CC</sub>: This is the main system power pin.

**GND:** This is the common ground power pin for both  $V_{BB}$  and  $V_{CC}$ .

# **Connection Diagram**





Top View

Order Number LV8571AN See NS Package Number N24C

# **Functional Description**

The LV8571A contains a fast access real time clock, two 10 MHz 16-bit timers, interrupt control logic, power fail detect logic, and CMOS RAM. All functions of the TCP are controlled by a set of nine registers. A simplified block diagram that shows the major functional blocks is given in *Figure 1*.

The blocks are described in the following sections:

- 1. Real Time Clock
- 2. Oscillator Prescaler
- 3. Interrupt Logic
- 4. Power Failure Logic
- Additional Supply Management
- 6. Timers

The memory map of the TCP is shown in the memory addressing table. The memory map consists of two 31 byte pages with a main status register that is common to both pages. A control bit in the Main Status Register is used to select either page. Figure 2 shows the basic concept. Page 0 contains all the clock timer functions, while page 1 has scratch pad RAM. The control registers are split into two separate blocks to allow page 1 to be used entirely as scratch pad RAM. Again a control bit in the Main Status Register is used to select either control register block.



# INITIAL POWER-ON of BOTH VBB and VCC

 $V_{BB}$  and  $V_{CC}$  may be applied in any sequence. In order for the power fail circuitry to function correctly, whenever power is off, the  $V_{CC}$  pin must see a path to ground through a maximum of 1 M $\Omega$ . The user should be aware that the control registers will contain random data. The first task to be carried out in an initialization routine is to start the oscillator by writing to the crystal select bits in the Real Time Mode Register. If the LV8571A is configured for single supply mode, an extra 50  $\mu A$  may be consumed until the crystal select bits are programmed. The user should also ensure that the TCP is not in test mode (see register descriptions).

# **REAL TIME CLOCK FUNCTIONAL DESCRIPTION**

As shown in *Figure 2*, the clock has 10 bytes of counters, which count from 1/100 of a second to years. Each counter counts in BCD and is synchronously clocked. The count sequence of the individual byte counters within the clock is shown later in Table VII. Note that the day of week, day of month, day of year, and month counters all roll over to 1. The hours counter in 12 hour mode rolls over to 1 and the AM/PM bit toggles when the hours rolls over to 12 (AM = 0, PM = 1). The AM/PM bit is bit D7 in the hours counter.

All other counters roll over to 0. Also note that the day of year counter is 12 bits long and occupies two addresses. Upon initial application of power the counters will contain random information.

### **READING THE CLOCK: VALIDATED READ**

Since clocking of the counter occurs asynchronously to reading of the counter, it is possible to read the counter while it is being incremented (rollover). This may result in an incorrect time reading. Thus to ensure a correct reading of the entire contents of the clock (or that part of interest), it must be read without a clock rollover occurring. In general this can be done by checking a rollover bit. On this chip the periodic interrupt status bits can serve this function. The following program steps can be used to accomplish this.

- 1. Initialize program for reading clock.
- 2. Dummy read of periodic status bit to clear it.
- 3. Read counter bytes and store.
- 4. Read rollover bit, and test it.
- 5. If rollover occured go to 3.
- 6. If no rollover, done.

To detect the rollover, individual periodic status bits can be polled. The periodic bit chosen should be equal to the highest frequency counter register to be read. That is if only SECONDS through HOURS counters are read, then the SECONDS periodic bit should be used.

# **READING THE CLOCK: INTERRUPT DRIVEN**

Enabling the periodic interrupt mask bits cause interrupts just as the clock rolls over. Enabling the desired update rate and providing an interrupt service routine that executes in less than 10 ms enables clock reading without checking for a rollover.

# READING THE CLOCK: LATCHED READ

Another method to read the clock that does not require checking the rollover bit is to write a one into the Time

Save Enable bit (D7) of the Interrupt Routing Register, and then to write a zero. Writing a one into this bit will enable the clock contents to be duplicated in the Time Save RAM. Changing the bit from a one to a zero will freeze and store the contents of the clock in Time Save RAM. The time then can be read without concern for clock rollover, since internal logic takes care of synchronization of the clock. Because only the bits used by the clock counters will be latched, the Time Save RAM should be cleared prior to use to ensure that random data stored in the unused bits do not confuse the host microprocessor. This bit can also provide time save at power failure, see the Additional Supply Management Functions section. With the Time Save Enable bit at a logical 0, the Time Save RAM may be used as RAM if the latched read function is not necessary.

# INITIALIZING AND WRITING TO THE CALENDAR-CLOCK

Upon initial application of power to the TCP or when making time corrections, the time must be written into the clock. To correctly write the time to the counters, the clock would normally be stopped by writing the Start/Stop bit in the Real Time Mode Register to a zero. This stops the clock from counting and disables the carry circuitry. When initializing the clock's Real Time Mode Register, it is recommended that first the various mode bits be written while maintaining the Start/Stop bit reset, and then writing to the register a second time with the Start/Stop bit set.

The above method is useful when the entire clock is being corrected. If one location is being updated the clock need not be stopped since this will reset the prescaler, and time will be lost. An ideal example of this is correcting the hours for daylight savings time. To write to the clock "on the fly" the best method is to wait for the 1/100 of a second periodic interrupt. Then wait an additional 16  $\mu s$ , and then write the data to the clock.

# PRESCALER/OSCILLATOR FUNCTIONAL DESCRIPTION

Feeding the counter chain is a programmable prescaler which divides the crystal oscillator frequency to 32 kHz and further to 100 Hz for the counter chain (see *Figure 3*). The crystal frequency that can be selected are: 32 kHz, 32.768 kHz, 4.9152 MHz, and 4.194304 MHz.

Once 32 kHz is generated it feeds both timers and the clock. The clock and timer prescalers can be independently enabled by controlling the timer or clock Start/Stop bits.



FIGURE 3. Programmable Clock Prescaler Block

The oscillator is programmed via the Real Time Mode Register to operate at various frequencies. The crystal oscillator is designed to offer optimum performance at each frequency. Thus, at 32.768 kHz the oscillator is configured as a low frequency and low power oscillator. At the higher frequencies the oscillator inverter is reconfigured. In addition to the inverter, the oscillator feedback bias resistor is included on chip, as shown in *Figure 4*. The oscillator input may be driven from an external source if desired. Refer to test mode application note for details. The oscillator stability is enhanced through the use of an on chip regulated power supply.

The typical range of trimmer capacitor (as shown in Oscillator Circuit Diagram Figure 4, and in the typical application) at the oscillator input pin is suggested only to allow accurate tuning of the oscillator. This range is based on a typical printed circuit board layout and may have to be changed depending on the parasitic capacitance of the printed circuit board or fixture being used. In all cases, the load capacitance specified by the crystal manufacturer (nominal value 11 pF for the 32.768 crystal) is what determines proper oscillation. This load capcitance is the series combination of capacitance on each side of the crystal (with respect to ground).



FIGURE 4. Oscillator Circuit Diagram

| XTAL          | Co    | Ct          | R <sub>OUT</sub><br>(Switched<br>Internally) |
|---------------|-------|-------------|----------------------------------------------|
| 32/32.768 kHz | 47 pF | 2 pF-22 pF  | 150 k $\Omega$ to 350 k $\Omega$             |
| 4.194304 MHz  | 68 pF | 0 pF-80 pF  | $500\Omega$ to $900\Omega$                   |
| 4.9152 MHz    | 68 pF | 29 pF-49 pF | $500\Omega$ to $900\Omega$                   |

# INTERRUPT LOGIC FUNCTIONAL DESCRIPTION

The TCP has the ability to coordinate processor timing activities. To enhance this, an interrupt structure has been implemented which enables several types of events to cause interrupts. Interrupts are controlled via two Control Registers in block 1 and two Status Registers in block 0. (See Register Description for notes on paging and also Figure 5 and Table I.)

The interrupts are enabled by writing a one to the appropriate bits in Interrupt Control Register 0 and/or 1. Any of the interrupts can be routed to either the INTR pin or the MFO pin, depending on how the Interrupt Routing register is programmed. This, for example, enables the user to dedicate the MFO as a non-maskable interrupt pin to the CPU for power failure detection and enable all other interrupts to appear on the INTR pin. The polarity for the active interrupt can be programmed in the Output Mode Register for either active high or low, and open drain or push pull outputs.

TABLE I. Registers that are Applicable to Interrupt Control

| Register Name                   | Register<br>Select | Page<br>Select | Address |
|---------------------------------|--------------------|----------------|---------|
| Main Status Register            | X                  | Х              | 00H     |
| Periodic Flag Register          | 0                  | 0              | 03H     |
| Interrupt Routing Register      | 0                  | 0 .            | 04H     |
| Interrupt Control<br>Register 0 | 1                  | 0              | 03H     |
| Interrupt Control<br>Register 1 | 1                  | 0              | 04H     |
| Output Mode<br>Register         | . <b>1</b>         | 0              | 02H     |

The Interrupt Status Flag D0, in the Main Status Register, indicates the state of INTR and MFO outputs. It is set when either output becomes active and is cleared when all TCP interrupts have been cleared and no further interrupts are pending (i.e., both INTR and MFO are returned to their inactive state). This flag enables the TCP to be rapidly polled by the  $\mu P$  to determine the source of an interrupt in a wired—OR interrupt system.

Note that the Interrupt Status Flag will only monitor the state of the MFO output if it has been configured as an interrupt output (see Output Mode Register description). This is true, regardless of the state of the Interrupt Routing Register. Thus the Interrupt Status Flag provides a true reflection of all conditions routed to the external pins.

Status for the interrupts are provided by the Main Status Register and the Periodic Flag Register. Bits D1-D5 of the Main Status Register are the main interrupt bits.

These register bits will be set when their associated timing events occur. Enabled Alarm or Timer interrupts that occur will set its Main Status Register bit to a one. However, an external interrupt will only be generated if the appropriate Alarm or Timer interrupt enable bits are set (see Figure 5). Disabling the periodic bits will mask the Main Status Register periodic bit, but not the Periodic Flag Register bits. The Power Fail Interrupt bit is set when the interrupt is enabled and a power fail event has occurred, and is not reset until the power is restored. If all interrupt enable bits are 0 no interrupt will be asserted. However, status still can be read from the Main Status Register in a polled fashion (see Figure 5).

To clear a flag in bits D2-D5 of the Main Status Register a 1 must be written back into the bit location that is to be cleared. For the Periodic Flag Register reading the status will reset all the periodic flags.

Interrupts Fall Into Four Categories:

- 1. The Timer Interrupts: For description see Timer Section.
- 2. The Alarm Compare Interrupt: Issued when the value in the time compared RAM equals the counter.
- 3. The Periodic Interrupts: These are issued at every increment of the specific clock counter signal. Thus, an interrupt is issued every minute, second, etc. Each of these interrupts occurs at the roll-over of the specific counter.
- 4. The Power Fail Interrupt: Issued upon recognition of a power fail condition by the internal sensing logic. The power failed condition is determined by the signal on the PFAIL pin. The internal power fail signal is gated with the chip select signal to ensure that the power fail interrupt does not lock the chip out during a read or write.

# **ALARM COMPARE INTERRUPT DESCRIPTON**

The alarm/time comparison interrupt is a special interrupt similar to an alarm clock wake up buzzer. This interrupt is generated when the clock time is equal to a value programmed into the alarm compare registers. Up to six bytes can be enabled to perform alarm time comparisons on the counter chain. These six bytes, or some subset thereof, would be loaded with the future time at which the interrupt will occur. Next, the appropriate bits in the Interrupt Control Register 1 are enabled or disabled (refer to detailed description of Interrupt Control Register 1). The TCP then compares these bytes with the clock time. When all the enabled compare registers equal the clock time an alarm interrupt is issued, but only if the alarm compare interrupt is enabled can the interrupt be generated externally. Each alarm compare bit in the Control Register will enable a specific byte for comparison to the clock. Disabling a compare byte is the same as setting its associated counter comparator to an "always equal" state. For example, to generate an interrupt at 3:15 AM of every day, load the hours compare with 0 3 (BCD), the minutes compare with 1 5 (BCD) and the faster counters with 0 0 (BCD), and then disable all other compare registers. So every day when the time rolls over from 3:14:59.99, an interrupt is issued. This bit may be reset by writing a one to bit D3 in the Main Status Register at any time after the alarm has been generated.

If time comparison for an individual byte counter is disabled, that corresponding RAM location can then be used as general purpose storage.

### PERIODIC INTERRUPTS DESCRIPTION

The Periodic Flag Register contains six flags which are set by real-time generated "ticks" at various time intervals, see Figure 5. These flags constantly sense the periodic signals and may be used whether or not interrupts are enabled. These flags are cleared by any read or write operation performed on this register.

To generate periodic interrupts at the desired rate, the associated Periodic Interrupt Enable bit in Interrupt Control Register 0 must be set. Any combination of periodic interrupts may be enabled to operate simultaneously. Enabled periodic interrupts will now affect the Periodic Interrupt Flag in the Main Status Register. The Periodic Route bit in the Interrupt Routing Register is used to route the periodic interrupt events to either the INTR output or the MFO output.

When a periodic event occurs, the Periodic Interrupt Flag in the Main Status Register is set, causing an interrupt to be generated. The  $\mu$ P clears both flag and interrupt by writing a "1" to the Periodic Interrupt Flag. The individual flags in the periodic Interrupt Flag Register do not require clearing to cancel the interrupt.

If all periodic interrupts are disabled and a periodic interrupt is left pending (i.e., the Periodic Interrupt Flag is still set), the Periodic Interrupt Flag will still be required to be cleared to cancel the pending interrupt.

## **POWER FAIL INTERRUPTS DESCRIPTION**

The Power Fail Status Flag in the Main Status Register monitors the state of the internal power fail signal. This flag may be interrogated by the  $\mu P$ , but it cannot be cleared; it is cleared automatically by the TCP when system power is restored. To generate an interrupt when the power fails, the Power Fail Interrupt Enable bit in Interrupt Control Register 1 is set.

The Power Fail Route bit determines which output the interrupt will appear on. Although this interrupt may not be cleared, it may be masked by clearing the Power Fail Interrupt Enable bit.

# POWER FAILURE CIRCUITRY FUNCTIONAL DESCRIPTION

Since the clock must be operated from a battery when the main system supply has been turned off, the LV8571A provides circuitry to simplify design in battery backed systems. This circuitry switches over to the back up supply, and isolates the LV8571A from the host system. Figure 6 shows a simplified block diagram of this circuitry, which consists of three major sections; 1) power loss logic: 2) battery switch over logic: and 3) isolation logic.

Detection of power loss occurs when  $\overline{\text{PFAIL}}$  is low. Debounce logic provides a 30  $\mu s$  –63  $\mu s$  debounce time, which will prevent noise on the  $\overline{\text{PFAIL}}$  pin from being interpreted as a system failure. After 30  $\mu s$  –63  $\mu s$  the debounce logic times out and a signal is generated indicating that system power is marginal and is failing. The Power Fail Interrupt will then be generated.



FIGURE 6. System-Battery Switchover (Upper Left), Power Fail and Lock-Out Circuits (Lower Right)

TL/F/11416-10

The user may choose to have this power failed signal lockout the TCP's data bus within 30 µs min/63 µs max or to delay the lock-out to enable µP access after power failure is detected. This delay is enabled by setting the delay enable bit in the Routing Register. Also, if the lock-out delay was not enabled the TCP will disconnect itself from the bus within 30  $\mu$ s min  $\rightarrow$  63  $\mu$ s max. If chip select is low when a power failure is detected, a safety circuit will ensure that if a read or write is held active continuously for greater than 30 µs after the power fail signal is asserted, the lock-out will be forced. If a lock-out delay is enabled, the LV8571A will remain active for 480 µs after power fail is detected. This will enable the µP to perform last minute bookkeeping before total system collapse. When the host CPU is finished accessing the TCP it may force the bus lock-out before 480 µs has elapsed by resetting the delay enable bit.

The battery switch over circuitry is completely independent of the  $\overline{\text{PFAIL}}$  pin. A separate circuit compares  $V_{CC}$  to the  $V_{BB}$  voltage. As the main supply fails, the TCP will continue to operate from the  $V_{CC}$  pin until  $V_{CC}$  falls below the  $V_{BB}$  voltage. At this time, the battery supply is switched in,  $V_{CC}$  is disconnected, and the device is now in the standby mode. If indeterminate operation of the battery switch over circuit is to be avoided, then the voltage at the  $V_{CC}$  pin must not be allowed to equal the voltage at the  $V_{BB}$  pin.

After the generation of a lock-out signal, and eventual switch in of the battery supply, the pins of the TCP will be configured as shown in Table II. Outputs that have a pull-up resistor should be connected to a voltage no greater than  $V_{\mbox{\footnotesize{BB}}}.$ 

TABLE II. Pin Isolation during a Power Failure

| Pin        | PFAIL =<br>Logic 0 | Standby Mode<br>V <sub>BB</sub> > V <sub>CC</sub> |
|------------|--------------------|---------------------------------------------------|
| CS, RD, WR | Locked Out         | Locked Out                                        |
| A0-A4      | Locked Out         | Locked Out                                        |
| D0-D7      | Locked Out         | Locked Out                                        |
| Oscillator | Not Isolated       | Not isolated                                      |
| PFAIL      | Not Isolated       | Not Isolated                                      |
| INTR, MFO  | Not Isolated       | Open Drain                                        |

The Timer and Interrupt Power Fail Operation bits in the Real-Time Mode Register determine whether or not the timers and interrupts will continue to function after a power fail event.

As power returns to the system, the battery switch over circuit will switch back to  $V_{CC}$  power as soon as it becomes greater than the battery voltage. The chip will remain in the locked out state as long as  $\overline{PFAIL} = 0$ . When  $\overline{PFAIL} = 1$ 

the chip is unlocked, but only after another 30  $\mu s$  min  $\rightarrow$  63  $\mu s$  max debounce time. The system designer must ensure that his system is stable when power has returned.

The power fail circuitry contains active linear circuitry that draws supply current from  $V_{CC}.$  In some cases this may be undesirable, so this circuit can be disabled by masking the power fail interrupt. The power fail input can perform all lock-out functions previously mentioned, except that no external interrupt will be issued. Note that the linear power fail circuitry is switched off automatically when using  $V_{BB}$  in standby mode.

# LOW BATTERY, INITIAL POWER ON DETECT, AND POWER FAIL TIME SAVE

There are three other functions provided on the LV8571A to ease power supply control. These are an initial Power On detect circuit, which also can be used as a time keeping failure detect, a low battery detect circuit, and a time save on power failure.

On initial power up the Oscillator Fail Flag will be set to a one and the real time clock start bit reset to a zero. This indicates that an oscillator fail event has occurred, and time keeping has failed.

The Oscillator Fail flag will not be reset until the real-time clock is started. This allows the system to discriminate between an initial power-up and recovery from a power failure. If the battery backed mode is selected, then bit D6 of the Periodic Flag Register must be written low. This will not affect the contents of the Oscillator Fail Flag.

Another status bit is the low battery detect. This bit is set only when the clock is operating under the  $V_{CC}$  pin, and when the battery voltage is determined to be less than 2.1V (typical). When the power fail interrupt enable bit is low, it disables the power fail circuit and will also shut off the low battery voltage detection circuit as well.

To relieve CPU overhead for saving time upon power failure, the Time Save Enable bit is provided to do this automatically. (See also Reading the Clock: Latched Read.) The Time Save Enable bit, when set, causes the Time Save RAM to follow the contents of the clock. This bit can be reset by software, but if set before a power failure occurs, it will automatically be reset when the clock switches to the battery supply (not when a power failure is detected by the PFAIL pin). Thus, writing a one to the Time Save bit enables both a software write or power fail write.

# SINGLE POWER SUPPLY APPLICATIONS

The LV8571A can be used in a single power supply application. To achieve this, the  $V_{BB}$  pin must be connected to ground, and the power connected to  $V_{CC}$  and  $\overline{PFAIL}$  pins. The Oscillator Failed/Single Supply bit in the Periodic Flag Register should be set to a logic 1, which will disable the oscillator battery reference circuit. The power fail interrupt should also be disabled. This will turn off the linear power fail detection circuits, and will eliminate any quiescent power drawn through these circuits. Until the crystal select bits are initialized, the LV8571A may consume about 50  $\mu$ A due to arbitrary oscillator selection at power on.

(This extra 50  $\mu$ A is not consumed if the battery backed mode is selected).

## TIMER FUNCTIONAL DESCRIPTION

The LV8571A contains 2 independent multi-mode timers. Each timer is composed of a 16-bit negative edge triggered

binary down counter and associated control. The operation is similar to existing  $\mu P$  peripheral timers except that several features have been enhanced. The timers can operate in four modes, and in addition, the input clock frequency can be selected from a prescaler over a wide range of frequencies. Furthermore, these timers are capable of generating interrupts and the Timer 0 output signal is available as a hardware output via the MFO pin. Timer 1 output, however, is not available as a hardware output signal. Both the interrupt and MFO outputs are fully programmable active high, or low, open drain, or push-pull.

one of the second of the contract of the

Figure 7 shows the functional block diagram of one of the timers. The timer consists of a 16-bit counter, two 8-bit input registers, two 8-bit output registers, clock prescaler, mode control logic, and output control logic. The timer and the data registers are organized as two bytes for each timer. Under normal operations a read/write to the timer locations will read or write to the data input register. The timer contents can be read by setting the counter Read bit (RD) in the timer control register.

### **TIMER INITIALIZATION**

The timer's operation is controlled by a set of registers, as listed in Table III. These consist of 2 data input registers and one control register per timer. The data input registers contain the timers count down value. The Timer Control Register is used to set up the mode of operation and the input clock rate. The timer related interrupts can be controlled by programming the Interrupt Routing Register and Interrupt Control Register 0. The timer outputs are configured by the Output Mode Register.

**TABLE III. Timer Associated Registers** 

| Register Name              | Register<br>Select | Page<br>Select | Address |  |
|----------------------------|--------------------|----------------|---------|--|
| Timer 0 Data MSB           | Х                  | 0              | 10H     |  |
| Timer 0 Data LSB           | X                  | 0              | 0FH     |  |
| Timer 0 Control Register   | 0                  | 0              | 01H     |  |
| Timer 1 Data MSB           | X                  | 0              | 12H     |  |
| Timer 1 Data LSB           | Х                  | 0 با           | 11H     |  |
| Timer 1 Control Register   | 0                  | <b>"</b> o     | 02H     |  |
| Interrupt Routing Register | 0                  | 0              | 04H     |  |
| Interrupt Control Reg. 0   | 1                  | 0              | 03H     |  |
| Output Mode Register       | 1                  | 0              | 02H     |  |

All these registers must be initialized prior to starting the timer(s). The Timer Control Register should first be set to select the timer mode with the timer start/stop bit reset. Then when the timer is to be started the control register should be rewritten identically but with the start/stop bit set.

### **TIMER OPERATION**

Each timer is capable of operation in one of four modes. As mentioned, these modes are programmed in each timer's Control Register which is described later. All four modes operate in a similar manner. They operate on the two 8-bit data words stored into the Data Input Register. At the beginning of a counting cycle the 2 bytes are loaded into the timer and the timer commences counting down towards zero. The exact action taken when zero is reached depends on the mode selected, but in general, the timer output will change state, and an interrupt will be generated if the timer interrupts are unmasked.

# INPUT CLOCK SELECTION

The input frequency to the timers may be selected. Each timer has a prescaler that gives a wide selection of clocking rates. Table IV shows the range of programmable clocks available and the corresponding setting in the Timer Control Register. Note that the output of Timer 1 may be used as the input to Timer 0. This is a cascade option for the timers and allows them to be clocked as a 32-bit down counter.

**TABLE IV. Programmable Timer Input Clocks** 

| C2  | C1  | Ç0      | Selected Clock         |
|-----|-----|---------|------------------------|
| 0   | 0   | 0       | Timer 1 Output         |
| 0   | 0   | 1       | Crystal Oscillator     |
| 0   | 1   | . 0     | (Crystal Oscillator)/4 |
| . 0 | 1 1 | 1       | 93.5 μs (10.7 kHz)     |
| 1   | 0   | 0       | 1 ms (1 kHz)           |
| .1  | 0   | 1       | 10 ms (100 Hz)         |
| . 1 | 1   | 0       | 1/10 Second (10 Hz)    |
| 1   | 1   | · · 1 . | 1 Second (1 Hz)        |

Note that the second and third selections are not fixed frequencies, but depend on the crystal oscillator frequency chosen.

Since the input clock frequencies are usually running asynchronously to the timer Start/Stop control bit, a 1 clock cycle error may result. This error results when the Start/Stop occurs just after the clock edge (max error). To minimize this error on all clocks an independent prescaler is used for each timer and is designed so that its Start/Stop error is less than 1 clock cycle.

The count hold/gate bit in the Timer Control Register can be used to suspend the timer operation in modes 0, 1, and 2 (in mode 3 it is the trigger input). Suspending the timer causes the same synchronization error that starting the timer does. The range of errors is specified in Table V.

**TABLE V. Maximum Synchronization Errors** 

| Clock Selected | Error                    |  |
|----------------|--------------------------|--|
| External       | + Ext. Clock Period      |  |
| Crystal        | + 1 Crystal Clock Period |  |
| Crystal/4      | + 1 Crystal Clock Period |  |
| 10.7 kHz       | +32 μs                   |  |
| 1 kHz          | + 32 μs                  |  |
| 100 Hz         | +32 μs                   |  |
| 10 Hz          | +32 μs                   |  |
| 1 Hz           | +32 μs                   |  |

# MODES OF OPERATION

Bits M0 and M1 in the Timer Control Registers are used to specify the modes of operation. The mode selection is described in Table VI.

**TABLE VI. Programmable Timer Modes of Operation** 

| М1 | МО  | Function                     | Modes  |
|----|-----|------------------------------|--------|
| 0  | 0   | Single Pulse Generator       | Mode 0 |
| 0  | -1  | Rate Generator, Pulse Output | Mode 1 |
| 1  | 0   | Square Wave Output           | Mode 2 |
| 1  | 1 - | Retriggerable One Shot       | Mode 3 |

# **MODE 0: SINGLE PULSE GENERATOR**

When the timer is in this mode the output will be initially low if the Timer Start/Stop bit is low (stopped). When this mode is initiated the timer output will go high on the next falling edge of the prescaler's input clock, the contents of the



FIGURE 7. LV8571A Timer Block Diagram

input data registers are loaded into the timer. The output will stay high until the counter reaches zero. At zero the output is reset. The result is an output pulse whose duration is equal to the input clock period times the count value (N) loaded into the input data register. This is shown in Figure 8.

Pulse Width = Clock Period × N

An interrupt is generated when the zero count is reached. This can be used for one-time interrupts that are set to occur a certain amount of time in the future. In this mode the Timer Start/Stop bit (TSS) is automatically reset upon zero detection. This removes the need to reset TSS before starting another operation.

The count down operation may be temporarily suspended either under software control by setting the Count Hold/Gate bit in the timer register high, or in hardware by setting the G0 or G1 pin high.

The above discussion assumes that the MFO output is programmed to be non-inverting outputs (active high). If the polarity of the output waveform is wrong for the application the polarity can be reversed by configuring the Output Mode Register. The drive configuration can also be programmed to be push pull or open drain.

### **MODE 1: RATE GENERATOR**

When operating in this mode the timer will operate continuously. Before the timer is started its output is low. When the timer is started the input data register contents are loaded into the counter on the negative clock edge and the output is set high (again assuming the Output Mode Register is programmed active high). The timer will then count down to zero. Once the zero count is reached the output goes low

for one clock period of the timer clock. Then on the next clock the counter is reloaded automatically and the count-down repeats itself. The output, shown in *Figure 9*, is a waveform whose pulse width and period is determined by N, the input register value, and the input clock period:

$$Period = (N + 1) (Clock Period)$$

Pulse Width = Clock Period

Again, the output polarity is controllable as in mode 0. If enabled, an interrupt is generated whenever the zero count is reached. This can be used to generate a periodic interrupt.

### **MODE 2: SQUARE WAVE GENERATOR**

This mode is also cyclic but in this case a square wave rather than a pulse is generated. The output square wave period is determined by the value loaded into the timer input register. This period and the duty cycle are:

Period = 2(N + 1) (Clock Period)

Duty Cycle = 0.5

When the timer is stopped the output will be low, and when the Start/Stop bit is set high the timer's counter will be loaded on the next clock falling transition and the output will be set high.

The output will be toggled after the zero count is detected and the counter will then be reloaded, and the cycle will continue. Thus, every N+1 counts the output gets toggled, as shown in *Figure 10*. Like the other modes the timer operation can be suspended by setting the count hold/gate bit (CHG) in the Timer Control Register. An interrupt will be generated every falling edge of the timer output, if enabled.





FIGURE 10. Timing Waveforms for Timer Mode 2 (MFO Output Programmed Active High)

# **MODE 3: RETRIGGERABLE ONE SHOT**

Once the timer Start/Stop bit is set the output stays inactive, and nothing happens until the Count Hold/Gate (CHG) bit is set in the timer control register. When a transition ocurs the one shot output is set active immediately; the counter is loaded with the value in the input register on the next transition of the input clock and the countdown begins. If a retrigger occurs, regardless of the current counter value, the counters will be reloaded with the value in the input register and the counter will be restarted without changing the output state. See Figure 11. A trigger count can occur at any time during the count cycle. In this mode the timer will output a single pulse whose width is determined by the value in the input data register (N) and the input clock period.

Pulse Width = Clock Period  $\times$  N

The timer will generate an interrupt only when it reaches a count of zero. This timer mode is useful for continuous "watch dog" timing, line frequency power failure detection, etc.

### **READING THE TIMERS**

Normally reading the timer data register addresses, 0FH and 10H for Timer 0 and 11H and 12H for Timer 1 will result in reading the input data register which contains the preset value for the timers. During timer operation it is often useful to read the contents of the 16-bit down counter. This reading may be an erroneous value of FFFFH.

To read a timer, the  $\mu P$  first sets the timer read bit in the appropriate Timer Control Register high. This will cause the counter's contents to be latched to 2–8 bit output registers, and will enable these registers to be read if the  $\mu P$  reads the timer's input data register addresses. On reading the LSB byte the timer read bit is internally reset and subsequent reads of the timer locations will return the input register values.

### **DETAILED REGISTER DESCRIPTION**

There are 5 external address bits: Thus, the host microprocessor has access to 32 locations at one time. An internal switching scheme provides a total of 67 locations.

This complete address space is organized into two pages. Page 0 contains two blocks of control registers, timers, real time clock counters, and special purpose RAM, while page 1 contains general purpose RAM. Using two blocks enables the 9 control registers to be mapped into 5 locations. The only register that does not get switched is the Main Status Register. It contains the page select bit and the register select bit as well as status information.

A memory map is shown in *Figure 2* and register addressing in Table VII. They show the name, address and page locations for the LV8571A.



FIGURE 11. Timing Waveforms for Timer Mode 3, MFO Output Programmed Active High

#### TABLE VII. Register/Counter/RAM Addressing for LV8571A

| A0-4     | PS<br>(Note 1) | RS<br>(Note 2) | Description                         |
|----------|----------------|----------------|-------------------------------------|
| CONT     | ROL REC        | SISTERS        |                                     |
| 00       | ×              | Х              | Main Status Register                |
| 01.      | . 0            | 0              | Timer 0 Control Register            |
| 02       | . 0            | 0              | Timer 1 Control Register            |
| 03       | 0              | .0             | Periodic Flag Register              |
| 04       | 0              | 0              | Interrupt Routing Register          |
| 01       | 0              | 1              | Real Time Mode Register             |
| 02       | 0              | 1              | Output Mode Register                |
| 03       | 0              | 1              | Interrupt Control Register 0        |
| 04       | 0              | -1             | Interrupt Control Register 1        |
| COUN     | TERS (C        | LOCK CA        | LENDAR)                             |
| 05       | 0              | X              | 1/100, 1/10 Seconds (0-99)          |
| 06       | 0              | Х              | Seconds (0-59)                      |
| 07       | 0              | X              | Minutes (0-59)                      |
| 08       | 0 .            | X.             | Hours (1-12, 0-23)                  |
| 09       | 0              | . X            | Days of                             |
|          |                |                | Month (1-28/29/30/31)               |
| .0A      | 0              | Х              | Months (1-12)                       |
| 0B       | 0              | X              | Years (0-99)                        |
| OC       | 0              | X              | Julian Date (LSB) (1-99)            |
| 0D       | 0              | Х              | Julian Date (0-3)                   |
| 0E       | 0              | X              | Day of Week (1-7)                   |
| TIME     | R DATA F       | EGISTE         | RS                                  |
| 0F       | 0              | Х              | Timer 0 LSB                         |
| 10       | 0              | Х              | Timer 0 MSB                         |
| 11       | 0              | X              | Timer 1 LSB                         |
| 12       | 0              | X              | Timer 1 MSB                         |
| TIME     | COMPAR         | ERAM           |                                     |
| 13       | 0              | Х              | Sec Compare RAM (0-59)              |
| 14       | 0              | X              | Min Compare RAM (0-59)              |
| 15       | 0              | Х              | Hours Compare                       |
|          |                |                | RAM (1-12, 0-23)                    |
| 16       | 0              | X              | DOM Compare                         |
|          |                |                | RAM (1-28/29/30/31                  |
| 17       | 0              | Х              | Months Compare                      |
|          | _              |                | RAM (1–12)                          |
| _18      | 0              | X              | DOW Compare RAM (1-7)               |
| TIME     | SAVE RA        | M              | P                                   |
| 19       | 0              | X              | Seconds Time Save RAM               |
| 1A       | 0              | x              | Minutes Time Save RAM               |
| 1B       | 0              | X              | Hours Time Save RAM                 |
| 1C       | 0              | X              | Day of Month Time Save RAM          |
| 1D       | 0              | X              | Months Time Save RAM                |
| 1E       | 0              | 1              | RAM                                 |
| 1F       | 0              | x              | RAM/Test Mode Register              |
| 01-1F    | 1              | X              | 2nd Page General Purpose RAM        |
| 5 I - II |                |                | Lina i ago delletar i arpose rizili |

<sup>1</sup> PS-Page Select (Bit D7 of Main Status Register)

#### MAIN STATUS REGISTER



The Main Status Register is always located at address 0 regardless of the register block or the page selected.

D0: This read only bit is a general interrupt status bit that is taken directly from the interrupt pins. The bit is a one when an interrupt is pending on either the INTR pin or the MFO pin (when configured as an interrupt). This is unlike D3–D5 which can be set by an internal event but may not cause an interrupt. This bit is reset when the interrupt status bits in the Main Status Register are cleared.

D1–D5: These five bits of the Main Status Register are the main interrupt status bits. Any bit may be a one when any of the interrupts are pending. Once an interrupt is asserted the  $\mu P$  will read this register to determine the cause. These interrupt status bits are not reset when read. Except for D1, to reset an interrupt a one is written back to the corresponding bit that is being tested. D1 is reset whenever the  $\overline{PFAIL}$  pin = logic 1. This prevents loss of interrupt status when reading the register in a polled mode. D1, D3–D5 are set regardless of whether these interrupts are masked or not by bits D6 and D7 of Interrupt Control Registers 0 and 1.

D6 and D7: These bits are Read/Write bits that control which register block or RAM page is to be selected. Bit D6 controls the register block to be accessed (see memory map). The memory map of the clock is further divided into two memory pages. One page is the registers, clock and timers, and the second page contains 31 bytes of general purpose RAM. The page selection is determined by bit D7.

<sup>2</sup> RS-Register Select (Bit D6 of Main Status Register)

# Functional Description (Continued) TIMER 0 AND 1 CONTROL REGISTER



TL/F/11416-17

These registers control the operation of the timers. Each timer has its own register.

D0: This bit will Start (1) or Stop (0) the timer. When the timer is stopped the timer's prescaler and counter are reset, and the timer will restart from the beginning when started again. In mode 0 on time out the TSS bit is internally reset.

D1 and D2: These control the count mode of the timers. See Table VI.

D3-D5: These bits control which clock signal is applied to the timer's counter input. Refer to Table IV for details.

D6: This is the read bit. If a one is written into this location it will cause the contents of the timer to be latched into a holding register, which can be read by the  $\mu P$  at any time. Reading the least significant byte of the timer will reset the RD bit. The timer read cycle can be aborted by writing RD to zero.

D7: The CHG bit has two mode dependent functions. In modes 0 through 2 writing a one to this bit will suspend the timer operation (without resetting the timer prescaler). However, in mode 3 this bit is used to trigger or re-trigger the count sequence as with the gate pins. If retriggering is desired using the CHG bit, it is not necessary to write a zero to this location prior to the re-trigger. The action of further writing a one to this bit will re-trigger the count.

#### PERIODIC FLAG REGISTER



TL/F/11416-18

The Periodic Flag Register has the same bit for bit correspondence as Interrupt Control Register 0 except for D6 and D7. For normal operation (i.e., not a single supply application) this register must be written to on initial power up or after an oscillator fail event. D0-D5 are read only bits, D6 and D7 are read/write.

**D0-D5:** These bits are set by the real time rollover events: (Time Change = 1). The bits are reset when the register is read and can be used as selective data change flags.

D6: This bit performs a dual function. When this bit is read, a one indicates that an oscillator failure has occurred and the time information may have been lost. Some of the ways an oscillator failure can be caused are: failure of the crystal, shorting OSC IN or OSC OUT to GND or  $V_{\rm CC}$ , removal of crystal, removal of battery when in the battery backed mode (when a "0" is written to D6), lowering the voltage at the  $V_{\rm BB}$  pin to a value less than 2.2V when in the battery backed mode. Bit D6 is automatically set to 1 on initial power-up or an oscillator fail event. The oscillator fail flag is reset by writing a one to the clock start/stop bit in the Real Time Mode Register, with the crystal oscillating.

When D6 is written to, it defines whether the TCP is being used in battery backed (normal) or in a single supply mode application. When set to a one this bit configures the TCP for single power supply applications. This bit is automatically set on initial power-up or an oscillator fail event. When set, D6 disables the oscillator reference circuit. The result is that the oscillator is referenced to  $V_{\rm CC}$ . When a zero is written to D6 the oscillator reference is enabled, thus the oscillator is referenced to  $V_{\rm BB}$ . This allows operation in standard battery standby applications.

At initial power on, if the LV8571A is going to be programmed for battery backed mode, the  $V_{BB}$  pin should be connected to a potential in the range of 2.2V to  $V_{CC}$ -0.4V. For single supply mode operation, the  $V_{BB}$  pin should be connected to GND and the  $\overline{PFAIL}$  pin connected to  $V_{CC}$ .

D7: Writing a one to this bit enables the test mode register at location 1F (see Table VII). This bit should be forced to zero during initialization for normal operation. If the test mode has been entered, clear the test mode register before leaving test mode. (See separate test mode application note for further details.)

#### INTERRUPT ROUTING REGISTER



D0-D4: The lower 5 bits of this register are associated with the main interrupt sources created by this chip. The purpose of this register is to route the interrupts to either the MFO (multi-function pin), or to the main interrupt pin. When any bit is set the associated interrupt signal will be sent to the MFO pin, and when zero it will be sent to the INTR pin.

**D5:** The Delay Enable bit is used when a power fail occurs. If this bit is set, a 480  $\mu$ s delay is generated internally before the  $\mu$ P interface is locked out. This will enable the  $\mu$ P to access the registers for up to 480  $\mu$ s after it receives a power fail interrupt. After a power failure is detected but prior to the 480  $\mu$ s delay timing out, the host  $\mu$ P may force immediate lock out by resetting the Delay Enable bit. Note if this bit is a 0 when power fails then after a delay of 30  $\mu$ s min/63  $\mu$ s max the  $\mu$ P cannot read the chip.

**D6:** This read only bit is set and reset by the voltage at the  $V_{BB}$  pin. It can be used by the  $\mu P$  to determine whether the battery voltage at the  $V_{BB}$  pin is getting too low. A comparator monitors the battery and when the voltage is lower than 2.1V (typical) this bit is set. The power fail interrupt must be enabled to check for a low battery voltage.

D7: Time Save Enable bit controls the loading of real-timeclock data into the Time Save RAM. When a one is written to this bit the Time Save RAM will follow the corresponding clock registers, and when a zero is written to this bit the time in the Time Save RAM is frozen. This eliminates any synchronization problems when reading the clock, thus negating the need to check for a counter rollover during a read cycle.

This bit must be set to a one prior to power failing to enable the Time Save feature. When the power fails this bit is automatically reset and the time is saved in the Time Save RAM.

#### **REAL TIME MODE REGISTER**



D0-D1: These are the leap year counter bits. These bits are written to set the number of years from the previous leap year. The leap year counter increments on December 31st and it internally enables the February 29th counter state. This method of setting the leap year allows leap year to occur whenever the user wishes to, thus providing flexibility in implementing Japanese leap year function.

| LY1 | LY0 | Leap Year<br>Counter   |
|-----|-----|------------------------|
| . 0 | 0   | Leap Year Current Year |
| 0   | 1   | Leap Year Last Year    |
| 1   | 0   | Leap Year 2 Years Ago  |
| · 1 | . 1 | Leap Year 3 Years Ago  |

**D2:** The count mode for the hours counter can be set to either 24 hour mode or 12 hour mode with AM/PM indicator. A one will place the clock in 12 hour mode.

D3: This bit is the master Start/Stop bit for the clock. When a one is written to this bit the real time counter's prescaler and counter chain are enabled. When this bit is reset to zero the contents of the real time counter is stopped and the prescaler is cleared. When the TCP is initially powered up this bit will be held at a logic 0 until the oscillator starts functioning correctly after which this bit may be modified. If an oscillator fail event occurs, this bit will be reset to logic 0.

D4: This bit controls the operation of the interrupt output in standby mode. If set to a one it allows Alarm, Periodic, and Power Fall interrupts to be functional in standby mode. Timer interrupts will also be functional provided that bit D5 is also set. Note that the MFO and INTR pins are configured as open drain in standby mode.

If bit D4 is set to a zero then interrupt control register 0 and bits D6 and D7 of interrupt control register 1 will be reset when the TCP enters the standby mode. They will have to be re-configured when system (V<sub>CC</sub>) power is restored.

**D5:** This bit controls the operation of the timers in standby mode. If set to a one the timers will continue to function when the TCP is in standby mode. The input pins TCK, G0, G1 are locked out in standby mode, and cannot be used.

Therefore external control of the timers is not possible in standby mode. Note also that MFO and T1 pins are automatically reconfigured open drain during standby.

**D6 and D7:** These two bits select the crystal clock frequency as per the following table:

|   | XT1 | XT0 | Crystal<br>Frequency |
|---|-----|-----|----------------------|
|   | Ö.  | 0   | 32.768 kHz           |
|   | 0   | 1   | 4.194304 MHz         |
| İ | 1   | 0   | 4.9152 MHz           |
|   | 1   | -1  | 32.000 kHz           |

All bits are Read/Write, and any mode written into this register can be determined by reading the register. On initial power up these bits are random.

#### **OUTPUT MODE REGISTER**



D0 and D1: These bits are available as general purpose RAM.

D2: This bit, when set to a one makes the INTR output pin active high, and when set to a zero, it makes this pin active low.

D3: This bit controls whether the INTR pin is an open drain or push-pull output. A one indicates push-pull.

D4: This bit, when set to a one makes the MFO output pin active high, and when set to a zero, it makes this pin active low.

**D5:** This bit controls whether the MFO pin is an open drain or push-pull output. A one indicates push-pull.

D6 and D7: These bits are used to program the signal appearing at the MFO output, as follows:

| D7 | D6 | MFO Output Signal           |  |  |
|----|----|-----------------------------|--|--|
| 0  | 0  | 2nd Interrupt               |  |  |
| 0  | 1  | Timer 0 Waveform            |  |  |
| 1  | Х  | Buffered Crystal Oscillator |  |  |

#### INTERRUPT CONTROL REGISTER 0



D0-D5: These bits are used to enable one of the selected periodic interrupts by writing a one into the appropriate bit. These interrupts are issued at the rollover of the clock. For example, the minutes interrupt will be issued whenever the minutes counter increments. In all likelihood the interrupt will be enabled asynchronously with the real time change. Therefore, the very first interrupt will occur in less than the periodic time chosen, but after the first interrupt all subse-

quent interrupts will be spaced correctly. These interrupts are useful when minute, second, real time reading, or task switching is required. When all six bits are written to a 0 this disables periodic interrupts from the Main Status Register and the interrupt pin.

D6 and D7: These are individual timer enable bits. A one written to these bits enable the timers to generate interrupts to the  $\mu P$ .

#### INTERRUPT CONTROL REGISTER 1



TI /F/11416-23

D0-D5: Each of these bits are enable bits which will enable a comparison between an individual clock counter and its associated compare RAM. If any bit is a zero then that clock-RAM comparator is set to the "always equal" state and the associated TIME COMPARE RAM byte can be used as general purpose RAM. However, to ensure that an alarm interrupt is not generated at bit D3 of the Main Status Register, all bits must be written to a logic zero.

**D6:** In order to generate an external alarm compare interrupt to the  $\mu P$  from bit D3 of the Main Status Register, this bit must be written to a logic 1.

**D7:** The MSB of this register is the enable bit for the Power Fail Interrupt. When this bit is set to a one an interrupt will be generated to the  $\mu P$  when  $\overline{PFAIL} = 0$ .

This bit also enables the low battery detection analog circuitry.

If the user wishes to mask the power fail interrupt, but utilize the analog circuitry, this bit should be enabled, and the Routing Register can be used to route the interrupt to the MFO pin. The MFO pin can then be left open or configured as the Timer 0 or buffered oscillator output.

| R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | D6               | D5          | D4          | D3             | D2                  | D1             | D0             |                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------|-------------|----------------|---------------------|----------------|----------------|-------------------------------------------------|
| Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                         | •                |             |             |                | R/W1                | R2             | R3             | 1. Reset by writing                             |
| Imer 0 Control Register PS = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Page                    | Register         | Timer 1     | Timer 0     | Alarm          | Periodic            | Power Fail     | Interrupt      | 1 to bit.<br>2. Set/reset b                     |
| Count Hold   Gate   Read   Input Clock   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Select                  | Select           | Interrupt   | Interrupt   | Interrupt      | Interrupt           | Interrupt      | Status         | voltage at                                      |
| Count Hold   Gate   Read   Input Clock   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                  | ti e        |             |                | N. De T<br>Chillian |                |                | PFAIL pin. 3. Reset wher all pending interrupts |
| Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | mer 0 Contr             | ol Register PS   | 6 = 0 RS =  | 0 Address = | 01H            | +                   |                |                | are remove                                      |
| Count Hold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Count Hold              | Timer            | Input Clock | Input Clock | Input Clock    | Mode                | Mode           | Timer          | All Bits R/W                                    |
| Count Hold   Timer   Input Clock   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Gate                    | Read             | Select C2   | Select C1   | Select C0      | Select M1           | Select M0      | Start/Stop     | All bits H/W                                    |
| Read   Select C2   Select C1   Select C0   Select M1   Select M0   Start/Stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mer 1 Contr             | ol Register PS   | S = 0 RS    | S = 0 A     | ddress = 02H   | :                   |                | i              | •                                               |
| R/W   R/W   R/W   R/S   R5   R5   R5   R5   R5   R5   R5   R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         | I                | •           | 1 ' 1       |                |                     |                |                | All Bits R/W                                    |
| R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Gate                    | Read             | Select C2   | Select C1   | Select C0      | Select M1           | Select M0      | Start/Stop     | ]                                               |
| Test   Osc. Fail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | riodic Flag             | Register PS =    | : 0 RS =    | = 0 Addr    | ess = 03H      |                     |                |                |                                                 |
| Mode   Single Supply   Flag    R/W                     | R/W <sup>4</sup> | R5          | R5          | R <sup>5</sup> | R5                  | R <sup>5</sup> | R <sup>5</sup> | 4. Read Osc fa<br>Write 0 Batt                  |
| Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | l l                     |                  | 1 ms        | 10 ms       | 100 ms         | Seconds             | 10 Second      | Minute         | Backed Mo                                       |
| R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Mode                    | Single Supply    | Flag        | Flag        | Flag           | Flag                | Flag           | Flag           | Write 1 Sing<br>Supply Mod                      |
| Int. Route   Int |                         | · ·              |             |             |                |                     | R/W            | R/W            |                                                 |
| Enable   Flag   Delay   Enable   Int. Route   Int. Rout | Time Save               | Low Battery      | Power Fail  | Timer 1     | Timer 0        | Alarm               | Periodic       | Power Fail     | 6. Set and res                                  |
| Real Time Mode Register PS = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         | - 1              |             |             |                |                     |                |                | by V <sub>BB</sub><br>voltage.                  |
| Crystal Freq. XT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         |                  | Enable      | MFO/INT     | MFO/INT        | MFO/INT             | MFO/IN1        | MFO/IN1        | ] Voltage.                                      |
| Freq. XT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | al Time Mo              | de Register PS   | 3 = 0 R     | S = 1 : A   | ddress = 01H   | 1                   |                |                | •                                               |
| MFO as Crystal Timer 0 PS = 0 RS = 1 Address = 02H  MFO as Crystal Timer 0 PP/OD Active HI/LO PP/OD Active HI/LO RAM RAM  METO Active HI/LO PP/OD Active HI/LO RAM RAM RAM  METO Active HI/LO RAM RAM RAM RAM  METO Active HI/LO RAM RAM RAM RAM  METO Active HI/LO RAM RAM RAM RAM RAM  METO Active HI/LO RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 1                     | -                |             |             |                |                     | •              |                | All Bits R/W                                    |
| MFO as Crystal MFO as Timer 0 MFO Active HI/LO MFO Active HI/LO MFO Active HI/LO RAM RAM  Interrupt Control Register 0 PS = 0 RS = 1 Address = 03H  Timer 1 Timer 0 1 ms 10 ms Seconds 10 Second Minute Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Freq. XT1               | Freq. XT0        | on Back-Up  | on Back-Up  | Start/Stop     | Mode                | MSB            | LSB            |                                                 |
| Crystal         Timer 0         PP/OD         Active HI/LO         PP/OD         Active HI/LO         HAM         HAM           Interrupt Control Register 0 PS = 0         RS = 1         Address = 03H           Timer 1         Timer 0         1 ms         10 ms         Seconds         10 Second         Minute           Interrupt         Interrupt         Interrupt         Interrupt         Interrupt         Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ıtput Mode l            | Register PS =    | 0 RS =      | = 1 Addr    | ess = 02H      |                     | *.             |                |                                                 |
| nterrupt Control Register 0 PS = 0 RS = 1 Address = 03H  Timer 1 Timer 0 1 ms 10 ms Seconds 10 Second Minute Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |                  |             |             |                |                     | RAM            | RAM            | All Bits R/W                                    |
| Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                         | rol Register 0   | PS = 0      | I           | Address = 0    |                     |                |                | J                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Timer 1                 | Timer 0          | 1 ms        | 10 ms       | 100 ms         | Seconds             | 10 Second      | Minute         |                                                 |
| Enable Enable Enable Enable Enable Enable Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | •                | Interrupt   |             | Interrupt      | Interrupt           | Interrupt      | Interrupt      | All Bits R/W                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Enable                  | Enable           | Enable      | Enable      | Enable         | Enable              | Enable         | Enable         | ]                                               |
| nterrupt Control Register 1 PS = 0 RS = 1 Address = 04H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                         | rol Register 1   | PS = 0      | RS = 1      | Address = 0    | 04H                 |                |                | _                                               |
| Power Fail Alarm DOW Month DOM Hours Minute Second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | terrupt Con             | Alarm            | DOW         | Month       | DOM            | Hours               | Minute         | Second         |                                                 |
| Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |                  | Interrupt   | Interrupt   | Interrupt      |                     |                | Interrupt      | All Bits R/W                                    |
| Enable Enable Enable Enable Enable Enable Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Power Fail<br>Interrupt | , ,              |             | l           | per 1 1        |                     |                | per _ 1 1      |                                                 |

### **Application Hints**

Suggested initialization procedure for LV8571A in battery backed applications that use the  $V_{\rm BB}$  pin.

- Enter the test mode by writing a 1 to bit D7 in the Periodic Flag Register.
- Write zero to the RAM/TEST mode Register located in page 0, address HEX 1F.
- 3. Leave the test mode by writing a 0 to bit D7 in the Periodic Flag Register. Steps 1, 2, 3 guarantee that if the test mode had been entered during power on (due to random pulses from the system), all test mode conditions are cleared. Most important is that the OSC Fail Disable bit is cleared. Refer to AN-589 for more information on test mode operation.
- After power on (V<sub>CC</sub> and V<sub>BB</sub> powered), select the correct crystal frequency bits (D7, D6 in the Real Time Mode Register) as shown in Table 1.

Table 1

| Frequency    | D7 | D6 |
|--------------|----|----|
| 32.768 KHz   | 0  | 0  |
| 4.194304 MHz | 0  | 1  |
| 4.9152 MHz   | 1  | 0  |
| 32.0 KHz     | 1  | 1  |

- Enter a software loop that does the following:
   Set a 3 second(approx) software counter. The crystal oscillator may take 1 second to start.
- 5.1 Write a 1 to bit D3 in the Real Time Mode Register (try to start the clock). Make sure the crystal select bits remain the same as in step 1. Under normal operation, this

bit can be set only if the oscillator is running. During the software loop, RAM, real time counters, output configuration, interrupt control and timer functions may be initialized.

6. Test bit D6 in the Periodic Flag Register:

IF a 1, go to 5.1 If this bit remains a 1 after 3 seconds, then abort and check hardware. The crystal may be defective or not installed. There may be a short at OSC IN or OSC OUT to  $V_{CC}$  or GND, or to some impedance that is less than 10 M $\Omega$ .

IF a 0, then the oscillator is running, go to step 7.

- 7. Write a 0 to bit D6 in the Periodic Flag Register. This action puts the clock chip in the battery backed mode. This mode can be entered only if the OSC fail flag (bit D6 of the Periodic Flag Register) is a 0. Reminder, bit D6 is a dual function bit. When read, D6 returns oscillator status. When written, D6 causes either the Battery Backed Mode, or the Single Supply Mode of operation. The only method to ensure the chip is in the battery backed mode is to measure the waveform at the OSC OUT pin. If the battery backed mode was selected successfully, then the peak to peak waveform at OSC OUT is referenced to the battery voltage. If not in battery backed mode, the waveform is referenced to V<sub>CC</sub>. The measurement should be made with a high impedance low capacitance probe (10 M $\Omega$ , 10 pF oscilloscope probe or better). Typical peak to peak swings are within TBD of V<sub>CC</sub> and ground respectively.
- Write a 1 to bit D7 of Interrupt Control Register 1. This action enables the PFAIL pin and associated circuitry.
  - Initialize the rest of the chip as needed.

Typical Application



\*These components may be necessary to meet UL requirements for lithium batteries. Consult battery manufacturer.

## **Typical Performance Characteristics**





TL/F/11416-25

### Standby Current vs Power Supply Voltage (F<sub>OSC</sub> = 32.768 kHz)



TL/F/11416-27

### Operating Current vs Supply Voltage (TBD) (Battery Backed Mode F<sub>OSC</sub> = 32.768 kHz)



TL/F/11416-26

#### Standby Current vs Power Supply Voltage (FOSC = 4.194304 MHz)



TL/F/11416-28

TL/F/11417-1



## LV8572A Low Voltage Real Time Clock (RTC)

### **General Description**

The LV8572A is intended for use in microprocessor based systems where information is required for multi-tasking, data logging or general time of day/date information. This device is implemented in low voltage silicon gate microCMOS technology to provide low standby power in battery back-up environments. The circuit's architecture is such that it looks like a contiguous block of memory or I/O ports. The address space is organized as 2 software selectable pages of 32 bytes. This includes the Control Registers, the Clock Counters, the Alarm Compare RAM, and the Time Save RAM. Any of the RAM locations that are not being used for their intended purpose may be used as general purpose CMOS RAM.

Time and date are maintained from 1/100 of a second to year and leap year in a BCD format, 12 or 24 hour modes. Day of week, day of month and day of year counters are provided. Time is controlled by an on-chip crystal oscillator requiring only the addition of the crystal and two capacitors. The choice of crystal frequency is program selectable.

Power failure logic and control functions have been integrated on chip. This logic is used by the RTC to issue a power fail interrupt, and lock out the  $\mu p$  interface. The time power fails may be logged into RAM automatically when  $V_{BB} >$ 

 $V_{CC}$ . Additionally, two supply pins are provided. When  $V_{BB} > V_{CC}$ , internal circuitry will automatically switch from the main supply to the battery supply. Status bits are provided to indicate initial application of battery power, system power, and low battery detect. (Continued)

#### **Features**

- 3.3V ±10% supply
- Full function real time clock/calendar
  - 12/24 hour mode timekeeping
  - Day of week and day of years counters
  - Four selectable oscillator frequencies
  - Parallel resonant oscillator
- Power fail features
  - Internal power supply switch to external battery
  - Power Supply Bus glitch protection
- Automatic log of time into RAM at power failure
- On-chip interrupt structure
  - Periodic, alarm, and power fail interrupts
- Up to 44 bytes of CMOS RAM
- MIL-STD-883C compliant
- SMD #5962-91641-01MJX (future)



3-47

### Absolute Maximum Ratings (Notes 1 & 2) Specifications for the 883 version of this product are

### **Operation Conditions**

Min Max Unit Supply Voltage (V<sub>CC</sub>) (Note 3) 3.0 3.6 Supply Voltage (V<sub>BB</sub>) (Note 3) 2.2 V<sub>CC</sub>-0.4 ٧ DC Input or Output Voltage 0.0 Vcc ٧ (VIN, VOUT) -40°C Operation Temperature (T<sub>A</sub>) +85Electr-Static Discharge Rating TBD 1 k۷ Typical Values

 $heta_{
m JA}$  DIP Board Socket  $heta_{
m JA}$  PLCC Board

Board 80°C/W Socket 88°C/W

### **DC Electrical Characteristics**

 $V_{CC}=3.3V~\pm10\%,\,V_{BB}=2.5V,\,V_{\overline{PFAIL}}>V_{IH},\,C_{L}=100~pF$  (unless otherwise specified)

| Symbol           | Parameter                                                    | Conditions                                                                                                                                                                                                               | Min<br>(Note 15)            | Max<br>(Note 15)      | Units          |
|------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|----------------|
| V <sub>IH</sub>  | High Level Input Voltage<br>(Note 4)                         | Any Inputs Except OSC IN,<br>OSC IN with External Clock                                                                                                                                                                  | 2.0<br>V <sub>BB</sub> -0.2 | V <sub>CC</sub> + 0.3 | V V            |
| V <sub>IL</sub>  | Low Level Input Voltage                                      | All Inputs Except OSC IN OSC IN with External Clock                                                                                                                                                                      | -0.3<br>-0.3                | 0.8<br>0.2            | V<br>V         |
| V <sub>OH</sub>  | High Level Output Voltage<br>(Excluding OSC OUT)             | $I_{OUT} = -20 \mu A$ $I_{OUT} = -2.0 \text{ mA}$                                                                                                                                                                        | V <sub>CC</sub> −0,2<br>2.4 |                       | V<br>V         |
| V <sub>OL</sub>  | Low Level Output Voltage<br>(Excluding OSC OUT)              | $I_{OUT} = 20 \mu A$<br>$I_{OUT} = 2.0 \text{ mA}$                                                                                                                                                                       |                             | 0.1<br>0.3            | V<br>V         |
| I <sub>IN</sub>  | Input Current (Except OSC IN)                                | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                 |                             | ±1.0                  | μΑ             |
| loz              | Output TRI-STATE® Current                                    | $V_{OUT} = V_{CC}$ or GND                                                                                                                                                                                                |                             | ±5                    | μΑ             |
| ILKG             | Output High Leakage Current MFO, INTR Pins                   | V <sub>OUT</sub> = V <sub>CC</sub> or GND<br>Outputs Open Drain                                                                                                                                                          |                             | ±5                    | μΑ             |
| Icc              | Quiescent Supply Current<br>(Note 7)                         | $\begin{aligned} & F_{OSC} = 32.768 \text{ kHz} \\ & V_{IN} = V_{CC} \text{ or GND (Note 5)} \\ & V_{IN} = V_{CC} \text{ or GND (Note 6)} \\ & V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 6)} \end{aligned}$        | ,                           | 200<br>700<br>8       | μΑ<br>μΑ<br>mA |
|                  |                                                              | $F_{OSC} = 4.194304$ MHz or<br>4.9152 MHz<br>$V_{IN} = V_{CC}$ or GND (Note 6)<br>$V_{IN} = V_{IH}$ or $V_{IL}$ (Note 6)                                                                                                 |                             | 4<br>6                | mA<br>mA       |
| lcc              | Quiescent Supply Current<br>(Single Supply Mode)<br>(Note 7) | $V_{BB} = GND$ $V_{IN} = V_{CC}$ or $GND$ $F_{OSC} = 32.768$ kHz $F_{OSC} = 4.9152$ MHz or $4.194304$ MHz                                                                                                                | A Company                   | 20<br>3               | μA<br>mA       |
| I <sub>BB</sub>  | Standby Mode Battery<br>Supply Current<br>(Note 7)           | V <sub>CC</sub> = GND<br>OSC OUT = open circuit,<br>other pins = GND<br>F <sub>OSC</sub> = 32.768 kHzμA<br>F <sub>OSC</sub> = 4.9152 MHz or<br>4.194304 MHz                                                              |                             | 8<br>400              | μΑ<br>μΑ       |
| I <sub>BLK</sub> | Battery Leakage                                              | $\begin{array}{c} 2.2 \text{V} \leq \text{V}_{BB} \leq 2.6 \text{V} \\ \text{other pins at GND} \\ \text{V}_{CC} = \text{GND, V}_{BB} = 2.6 \text{V} \\ \text{V}_{CC} = 3.6 \text{V, V}_{BB} = 2.2 \text{V} \end{array}$ | -5                          | 1.5                   | μΑ<br>μΑ       |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: For  $F_{OSC}=4.194304$  or 4.9152 MHz,  $V_{BB}$  minimum = 2.8V. In battery backed mode,  $V_{BB} \le V_{CC} - 0.4V$ . Single Supply Mode: Data retention voltage is 2.2V min.

In single Supply Mode (Power connected to  $V_{CC}$  pin) 3.0V  $\leq$   $V_{CC}$   $\leq$  3.6.

Note 4: This parameter ( $V_{IH}$ ) is not tested on all pins at the same time.

Note 5: This specification tests ICC with all power fail circuitry disabled, by setting D7 of Interrupt Control Register 1 to 0.

Note 6: This specification tests I<sub>CC</sub> with all power fail circuitry enabled, by setting D7 of Interrupt Control Register 1 to 1.

Note 7: OSC IN is driven by a signal generator. Contents of the Test Register = 00(H) and the MFO pin is not configured as buffered oscillator out.

### **AC Electrical Characteristics**

 $V_{CC}$  = 3.3V  $\pm$ 10%,  $V_{BB}$  = 2.5V,  $V_{\overline{PFAIL}}$  >  $V_{IH}$ ,  $C_L$  = 100 pF (unless otherwise specified)

| Symbol            | Parameter                                            | Min<br>(Note 15) | Max<br>(Note 15) | Units |
|-------------------|------------------------------------------------------|------------------|------------------|-------|
| EAD TIMING        |                                                      |                  |                  |       |
| tAR               | Address Valid Prior to Read Strobe                   | 10               |                  | ns    |
| t <sub>RW</sub>   | Read Strobe Width (Note 8)                           | 80               |                  | ns    |
| tCD               | Chip Select to Data Valid Time                       |                  | 80               | ns    |
| t <sub>RAH</sub>  | Address Hold after Read (Note 9)                     | 0                |                  | ns    |
| t <sub>RD</sub>   | Read Strobe to Valid Data                            |                  | 70               | ns    |
| t <sub>DZ</sub>   | Read or Chip Select to TRI-STATE                     |                  | 70               | ns    |
| t <sub>RCH</sub>  | Chip Select Hold after Read Strobe (Note 9)          | 0                |                  | ns    |
| t <sub>DS</sub>   | Minimum Inactive Time between Read or Write Accesses | 40               |                  | ns    |
| RITE TIMING       |                                                      |                  |                  |       |
| t <sub>AW</sub>   | Address Valid before Write Strobe                    | 10               |                  | ns    |
| t <sub>WAH</sub>  | Address Hold after Write Strobe (Note 9)             | 0                |                  | ns    |
| t <sub>CW</sub>   | Chip Select to End of Write Strobe                   | 60               |                  | ns    |
| t <sub>WW</sub>   | Write Strobe Width (Note 10)                         | 50               |                  | ns    |
| t <sub>DW</sub>   | Data Valid to End of Write Strobe                    | 40               |                  | ns    |
| twDH              | Data Hold after Write Strobe (Note 9)                | 2                |                  | ns    |
| twch              | Chip Select Hold after Write Strobe (Note 9)         | 0                |                  | ns    |
| ITERRUPT TIN      | MING                                                 |                  |                  |       |
| t <sub>ROLL</sub> | Clock Rollover to INTR Out is Typically 20 μs        |                  |                  |       |

Note 8: Read Strobe width as used in the read timing table is defined as the period when both chip select and read inputs are low. Hence read commences when both signals are low and terminates when either signal returns high.

Note 9: Hold time is guaranteed by design but not production tested. This limit is not used to calculate outgoing quality levels.

Note 10: Write Strobe width as used in the write timing table is defined as the period when both chip select and write inputs are low. Hence write commences when both signals are low and terminates when either signal returns high.

### **AC Test Conditions**

| Input Pulse Levels                   | GND to 3.0V       |
|--------------------------------------|-------------------|
| Input Rise and Fall Times            | 6 ns (10%-90%)    |
| Input and Output<br>Reference Levels | 1.3V              |
| TRI-STATE Reference                  | Active High +0.5V |
| Levels (Note 12)                     | Active Low -0.5V  |

Note 11: C<sub>L</sub> = 100 pF, includes jig and scope capacitance.

Note 12: S1 = V<sub>CC</sub> for active low to high impedance measurements.

S1 = GND for active high to high impedance measurements.

S1 = open for all other timing measurements.

### Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| •                |                        | -   |       |
|------------------|------------------------|-----|-------|
| Symbol           | Parameter<br>(Note 13) | Тур | Units |
| C <sub>IN</sub>  | Input Capacitance      | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance     | 7   | pF    |

Note 13: This parameter is not 100% tested.

Note 14: Output rise and fall times 25 ns max (10%-90%) with 100 pF load.

Note 15: Room temperature values only.



## **Timing Waveforms**







3-50

### General Description (Continued)

The LV8572A's interrupt structure provides three basic types of interrupts: Periodic, Alarm/Compare, and Power Fail. Interrupt mask and status registers enable the masking and easy determination of each interrupt.

### **Pin Description**

CS, RD, WR (Inputs): These pins interface to μP control lines. The CS pin is an active low enable for the read and write operations. Read and Write pins are also active low and enable reading or writing to the RTC. All three pins are disabled when power failure is detected. However, if a read or write is in progress at this time, it will be allowed to complete its cycle.

A0-A4 (Inputs): These 5 pins are for register selection. They individually control which location is to be accessed. These inputs are disabled when power failure is detected.

OSC IN (Input): OSC OUT (Output): These two pins are used to connect the crystal to the internal parallel resonant oscillator. The oscillator is always running when power is applied to  $V_{BB}$  and  $V_{CC}$ , and the correct crystal select bits in the Real Time Mode Register have been set.

MFO (Output): The multi-function output can be used as a second interrupt output for interrupting the  $\mu P$ . This pin can also provide an output for the oscillator. The MFO output is configured as push-pull, active high for normal or single power supply operation and as an open drain during standby mode (V<sub>BB</sub> > V<sub>CC</sub>). If in battery backed mode and a pullup resistor is attached, it should be connected to a voltage no greater than V<sub>BB</sub>.

INTR (Output): The interrupt output is used to interrupt the processor when a timing event or power fail has occurred and the respective interrupt has been enabled. The INTR output is permanently configured active low, open drain. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than VBB.

**D0-D7 (Input/Output):** These 8 bidirectional pins connect to the host μP's data bus and are used to read from and write to the RTC. When the PFAIL pin goes low and a write is not in progress, these pins are at TRI-STATE.

PFAIL (Input): In battery backed mode, this pin can have a digital signal applied to it via some external power detection logic. When  $\overline{PFAIL} = \text{logic 0}$  the RTC goes into a lockout mode, in a minimum of 30 μs or a maximum of 63 μs unless lockout delay is programmed. In the single power supply mode, this pin is not useable as an input and should be tied to V<sub>CC</sub>. Refer to section on Power Fail Functional Description

 $V_{BB}$  (Battery Power Pin): This pin is connected to a back-up power supply. This power supply is switched to the internal circuitry when the  $V_{CC}$  becomes lower than  $V_{BB}$ . Utilizing this pin eliminates the need for external logic to switch in and out the back-up power supply. If this feature is not to be used then this pin must be tied to ground, the RTC programmed for single power supply only, and power applied to the  $V_{CC}$  pin.

V<sub>CC</sub>: This is the main system power pin.

GND: This is the common ground power pin for both  $V_{BB}$  and  $V_{CC}$ .

### **Connection Diagrams**



TL/F/11417-5

Top View
Order Number LV8572AN
See NS Package Number N24C

### Plastic Chip Carrier



TL/F/11417-6

**Top View** 

Order Number LV8572AV See NS Package Number V28A

## Functional Description

The LV8572A contains a fast access real time clock, interrupt control logic, power fail detect logic, and CMOS RAM. All functions of the RTC are controlled by a set of seven registers. A simplified block diagram that shows the major functional blocks is given in Figure 1.

The blocks are described in the following sections:

- 1. Real Time Clock
- 2. Oscillator Prescaler
- 3. Interrupt Logic
- 4. Power Failure Logic
- 5. Additional Supply Management

The memory map of the RTC is shown in the memory addressing table. The memory map consists of two 31 byte pages with a main status register that is common to both pages. A control bit in the Main Status Register is used to select either page. Figure 2 shows the basic concept. Page 0 contains all the clock timer functions, while page 1 has scratch pad RAM. The control registers are split into two separate blocks to allow page 1 to be used entirely as scratch pad RAM. Again a control bit in the Main Status Register is used to select either control register block.

gray to a 1886

ingle. Such

TL/F/11417-7



3-52

#### INITIAL POWER-ON of BOTH VBB and VCC

 $V_{BB}$  and  $V_{CC}$  may be applied in any sequence. In order for the power fail circuitry to function correctly, whenever power is off, the  $V_{CC}$  pin must see a path to ground through a maximum of 1 M $\Omega$ . The user should be aware that the control registers will contain random data. The first task to be carried out in an initialization routine is to start the oscillator by writing to the crystal select bits in the Real Time Mode Register. If the LV8572A is configured for single supply mode, an extra 50  $\mu A$  may be consumed until the crystal select bits are programmed. The user should also ensure that the RTC is not in test mode (see register descriptions).

#### **REAL TIME CLOCK FUNCTIONAL DESCRIPTION**

As shown in Figure 2, the clock has 10 bytes of counters, which count from 1/100 of a second to years. Each counter counts in BCD and is synchronously clocked. The count sequence of the individual byte counters within the clock is shown later in Table VII. Note that the day of week, day of month, day of year, and month counters all roll over to 1. The hours counter in 12 hour mode rolls over to 1 and the AM/PM bit toggles when the hours rolls over to 12 (AM = 0, PM = 1). The AM/PM bit is bit D7 in the hours counter.

All other counters roll over to 0. Also note that the day of year counter is 12 bits long and occupies two addresses. Upon initial application of power the counters will contain random information.

#### READING THE CLOCK: VALIDATED READ

Since clocking of the counter occurs asynchronously to reading of the counter, it is possible to read the counter while it is being incremented (rollover). This may result in an incorrect time reading. Thus to ensure a correct reading of the entire contents of the clock (or that part of interest), it must be read without a clock rollover occurring. In general this can be done by checking a rollover bit. On this chip the periodic interrupt status bits can serve this function. The following program steps can be used to accomplish this.

- Initialize program for reading clock.
- 2. Dummy read of periodic status bit to clear it.
- 3. Read counter bytes and store.
- 4. Read rollover bit, and test it.
- 5. If rollover occured go to 3.
- 6. If no rollover, done.

To detect the rollover, individual periodic status bits can be polled. The periodic bit chosen should be equal to the highest frequency counter register to be read. That is if only SECONDS through HOURS counters are read, then the SECONDS periodic bit should be used.

#### READING THE CLOCK: INTERRUPT DRIVEN

Enabling the periodic interrupt mask bits cause interrupts just as the clock rolls over. Enabling the desired update rate and providing an interrupt service routine that executes in less than 10 ms enables clock reading without checking for a rollover.

#### READING THE CLOCK: LATCHED READ

Another method to read the clock that does not require checking the rollover bit is to write a one into the Time Save Enable bit (D7) of the Time Save Control Register, and then to write a zero. Writing a one into this bit will enable the clock contents to be duplicated in the Time Save RAM. Changing the bit from a one to a zero will freeze and store the contents of the clock in Time Save RAM. The time then can be read without concern for clock rollover, since internal logic takes care of synchronization of the clock. Because only the bits used by the clock counters will be latched, the Time Save RAM should be cleared prior to use to ensure that random data stored in the unused bits do not confuse the host microprocessor. This bit can also provide time save at power failure, see the Additional Supply Management Functions section. With the Time Save Enable bit at a logical 0, the Time Save RAM may be used as RAM if the latched read function is not necessary.

## INITIALIZING AND WRITING TO THE CALENDAR-CLOCK

Upon initial application of power to the RTC or when making time corrections, the time must be written into the clock. To correctly write the time to the counters, the clock would normally be stopped by writing the Start/Stop bit in the Real Time Mode Register to a zero. This stops the clock from counting and disables the carry circuitry. When initializing the clock's Real Time Mode Register, it is recommended that first the various mode bits be written while maintaining the Start/Stop bit reset, and then writing to the register a second time with the Start/Stop bit set.

The above method is useful when the entire clock is being corrected. If one location is being updated the clock need not be stopped since this will reset the prescaler, and time will be lost. An ideal example of this is correcting the hours for daylight savings time. To write to the clock "on the fly" the best method is to wait for the 1/100 of a second periodic interrupt. Then wait an additional 16  $\mu s$ , and then write the data to the clock.

## PRESCALER/OSCILLATOR FUNCTIONAL DESCRIPTION

Feeding the counter chain is a programmable prescaler which divides the crystal oscillator frequency to 32 kHz and further to 100 Hz for the counter chain (see *Figure 3*). The crystal frequency that can be selected are: 32 kHz, 32.768 kHz, 4.9152 MHz, and 4.194304 MHz.



FIGURE 3. Programmable Clock Prescaler Block

The oscillator is programmed via the Real Time Mode Register to operate at various frequencies. The crystal oscillator is designed to offer optimum performance at each frequency. Thus, at 32.768 kHz the oscillator is configured as a low frequency and low power oscillator. At the higher frequencies the oscillator inverter is reconfigured. In addition to the inverter, the oscillator feedback bias resistor is included on chip, as shown in *Figure 4*. The oscillator input may be driven from an external source if desired. Refer to test mode application note for details. The oscillator stability is enhanced through the use of an on chip regulated power supply.

The typical range of trimmer capacitor (as shown in Oscillator Circuit Diagram *Figure 4*, and in the typical application) at the oscillator input pin is suggested only to allow accurate tuning of the oscillator. This range is based on a typical printed circuit board layout and may have to be changed depending on the parasitic capacitance of the printed circuit board or fixture being used. In all cases, the **load capacitance** specified by the crystal manufacturer (nominal value 11 pF for the 32.768 crystal) is what determines proper oscillation. This load capcitance is the series combination of capacitance on each side of the crystal (with respect to ground).



FIGURE 4. Oscillator Circuit Diagram

| XTAL          | Co    | Ct          | R <sub>OUT</sub><br>(Switched<br>Internally) |
|---------------|-------|-------------|----------------------------------------------|
| 32/32.768 kHz | 47 pF | 2 pF-22 pF  | 150 k $\Omega$ to 350 k $\Omega$             |
| 4.194304 MHz  | 68 pF | 0 pF-80 pF  | 500 $\Omega$ to 900 $\Omega$                 |
| 4.9152 MHz    | 68 pF | 29 pF-49 pF | 500 $\Omega$ to 900 $\Omega$                 |

#### INTERRUPT LOGIC FUNCTIONAL DESCRIPTION

The RTC has the ability to coordinate processor timing activities. To enhance this, an interrupt structure has been implemented which enables several types of events to cause interrupts. Interrupts are controlled via two Control Registers in block 1 and two Status Registers in block 0. (See Register Description for notes on paging and also Figure 5 and Table I.)

The interrupts are enabled by writing a one to the appropriate bits in Interrupt Control Register 0 and/or 1.

TABLE I. Registers that are Applicable to Interrupt Control

| Register Name                   | Register<br>Select | Page<br>Select | Address |
|---------------------------------|--------------------|----------------|---------|
| Main Status Register            | Х                  | х              | 00H     |
| Periodic Flag Register          | . 0                | . 0            | 03H     |
| Interrupt Control<br>Register 0 | 1                  | 0              | 03H     |
| Interrupt Control Register 1    | 1                  | 0              | 04H     |
| Output Mode<br>Register         | 1                  | О              | 02H     |

The Interrupt Status Flag D0, in the Main Status Register, indicates the state of INTR and MFO outputs. It is set when either output becomes active and is cleared when all RTC interrupts have been cleared and no further interrupts are pending (i.e., both INTR and MFO are returned to their inactive state). This flag enables the RTC to be rapidly polled by the  $\mu P$  to determine the source of an interrupt in a wired—OR interrupt system. (The Interrupt Status Flag provides a true reflection of all conditions routed to the external pins.) Status for the interrupts are provided by the Main Status Register and the Periodic Flag Register. Bits D1–D5 of the Main Status Register are the main interrupt bits.

These register bits will be set when their associated timing events occur. Enabled Alarm comparisons that occur will set its Main Status Register bit to a one. However, an external interrupt will only be generated if the Alarm interrupt enable bit is set (see *Figure 5*).

Disabling the periodic interrupts will mask the Main Status Register periodic bit, but not the Periodic Flag Register bits. The Power Fail Interrupt bit is set when the interrupt is enabled and a power fail event has occurred, and is not reset until the power is restored. If all interrupt enable bits are 0 no interrupt will be asserted. However, status still can be read from the Main Status Register in a polled fashion (see Figure 5).

To clear a flag in bits D2 and D3 of the Main Status Register a 1 must be written back into the bit location that is to be cleared. For the Periodic Flag Register reading the status will reset all the periodic flags.

Interrupts Fall Into Three Categories:

- The Alarm Compare Interrupt: Issued when the value in the time compared RAM equals the counter.
- The Periodic Interrupts: These are issued at every increment of the specific clock counter signal. Thus, an interrupt is issued every minute, second, etc. Each of these interrupts occurs at the roll-over of the specific counter.
- 3. The Power Fail Interrupt: Issued upon recognition of a power fail condition by the internal sensing logic. The power failed condition is determined by the signal on the PFAIL pin. The internal power fail signal is gated with the chip select signal to ensure that the power fail interrupt does not lock the chip out during a read or write.

#### **ALARM COMPARE INTERRUPT DESCRIPTON**

The alarm/time comparison interrupt is a special interrupt similar to an alarm clock wake up buzzer. This interrupt is generated when the clock time is equal to a value programmed into the alarm compare registers. Up to six bytes can be enabled to perform alarm time comparisons on the counter chain. These six bytes, or some subset thereof, would be loaded with the future time at which the interrupt will occur. Next, the appropriate bits in the Interrupt Control Register 1 are enabled or disabled (refer to detailed description of Interrupt Control Register 1). The RTC then compares these bytes with the clock time. When all the enabled compare registers equal the clock time an alarm interrupt is issued, but only if the alarm compare interrupt is enabled can the interrupt be generated externally. Each alarm compare bit in the Control Register will enable a specific byte for comparison to the clock. Disabling a compare byte is the same as setting its associated counter comparator to an "always equal" state. For example, to generate an interrupt at 3:15 AM of every day, load the hours compare with 0 3 (BCD), the minutes compare with 1 5 (BCD) and the faster. counters with 0 0 (BCD), and then disable all other compare registers. So every day when the time rolls over from 3:14:59.99, an interrupt is issued. This bit may be reset by writing a one to bit D3 in the Main Status Register at any time after the alarm has been generated.

If time comparison for an individual byte counter is disabled, that corresponding RAM location can then be used as general purpose storage.

#### PERIODIC INTERRUPTS DESCRIPTION

The Periodic Flag Register contains six flags which are set by real-time generated "ticks" at various time intervals, see Figure 5. These flags constantly sense the periodic signals and may be used whether or not interrupts are enabled. These flags are cleared by any read or write operation performed on this register.

To generate periodic interrupts at the desired rate, the associated Periodic Interrupt Enable bit in Interrupt Control Register 0 must be set. Any combination of periodic interrupts may be enabled to operate simultaneously. Enabled periodic interrupts will now affect the Periodic Interrupt Flag in the Main Status Register.

When a periodic event occurs, the Periodic Interrupt Flag in the Main Status Register is set, causing an interrupt to be generated. The  $\mu P$  clears both flag and interrupt by writing a "1" to the Periodic Interrupt Flag. The individual flags in the periodic Interrupt Flag Register do not require clearing to cancel the interrupt.

If all periodic interrupts are disabled and a periodic interrupt is left pending (i.e., the Periodic Interrupt Flag is still set), the Periodic Interrupt Flag will still be required to be cleared to cancel the pending interrupt.

#### **POWER FAIL INTERRUPTS DESCRIPTION**

The Power Fail Status Flag in the Main Status Register monitors the state of the internal power fail signal. This flag may be interrogated by the  $\mu$ P, but it cannot be cleared; it is cleared automatically by the RTC when system power is restored. To generate an interrupt when the power fails, the Power Fail Interrupt Enable bit in Interrupt Control Register 1 is set. Although this interrupt may not be cleared, it may be masked by clearing the Power Fail Interrupt Enable bit.

## POWER FAILURE CIRCUITRY FUNCTIONAL DESCRIPTION

Since the clock must be operated from a battery when the main system supply has been turned off, the LV8572A provides circuitry to simplify design in battery backed systems. This switches over to the back up supply, and isolates itself from the host system. *Figure 6* shows a simplified block diagram of this circuitry, which consists of three major sections; 1) power loss logic: 2) battery switch over logic: and 3) isolation logic.

Detection of power loss occurs when  $\overline{\text{PFAIL}}$  is low. Debounce logic provides a 30  $\mu s$  –63  $\mu s$  debounce time, which will prevent noise on the  $\overline{\text{PFAIL}}$  pin from being interpreted as a system failure. After 30  $\mu s$  –63  $\mu s$  the debounce logic times out and a signal is generated indicating that system power is marginal and is failing. The Power Fail Interrupt will then be generated.



FIGURE 5. Interrupt Control Logic Overview

TL/F/11417-10



FIGURE 6. System-Battery Switchover (Upper Left), Power Fail and Lock-Out Circuits (Lower Right)

If chip select is low when a power failure is detected, a safety circuit will ensure that if a read or write is held active continuously for greater than 30  $\mu s$  after the power fail signal is asserted, the lock-out will be forced. If a lock-out delay is enabled, the LV8572A will remain active for 480  $\mu s$  after power fail is detected. This will enable the  $\mu P$  to perform last minute bookkeeping before total system collapse. When the host CPU is finished accessing the RTC it may force the bus lock-out before 480  $\mu s$  has elapsed by resetting the delay enable bit.

The battery switch over circuitry is completely independent of the  $\overline{\text{PFAIL}}$  pin. A separate circuit compares  $V_{CC}$  to the  $V_{BB}$  voltage. As the main supply fails, the RTC will continue to operate from the  $V_{CC}$  pin until  $V_{CC}$  falls below the  $V_{BB}$  voltage. At this time, the battery supply is switched in,  $V_{CC}$  is disconnected, and the device is now in the standby mode. If indeterminate operation of the battery switch over circuit is to be avoided, then the voltage at the  $V_{CC}$  pin must not be allowed to equal the voltage at the  $V_{BB}$  pin.

After the generation of a lock-out signal, and eventual switch in of the battery supply, the pins of the RTC will be configured as shown in Table II. Outputs that have a pull-up

resistor should be connected to a voltage no greater than  $\ensuremath{V_{BB}}$ 

TABLE II. Pin Isolation during a Power Failure

| Pin        | PFAIL =<br>Logic 0 | Standby Mode<br>V <sub>BB</sub> > V <sub>CC</sub> |
|------------|--------------------|---------------------------------------------------|
| CS, RD, WR | Locked Out         | Locked Out                                        |
| A0-A4      | Locked Out         | Locked Out                                        |
| D0-D7      | Locked Out         | Locked Out                                        |
| Oscillator | Not Isolated       | Not Isolated                                      |
| PFAIL      | Not Isolated       | Not isolated                                      |
| INTR, MFO  | Not Isolated       | Open Drain                                        |

The Interrupt Power Fail Operation bit in the Real-Time Mode Register determine whether or not the interrupts will continue to function after a power fail event.

As power returns to the system, the battery switch over circuit will switch back to  $V_{CC}$  power as soon as it becomes greater than the battery voltage. The chip will remain in the locked out state as long as  $\overline{PFAIL} = 0$ . When  $\overline{PFAIL} = 1$ 

the chip is unlocked, but only after another 30  $\mu$ s min  $\rightarrow$  63  $\mu$ s max debounce time. The system designer must ensure that his system is stable when power has returned.

The power fail circuitry contains active linear circuitry that draws supply current from  $V_{CC}.$  In some cases this may be undesirable, so this circuit can be disabled by masking the power fail interrupt. The power fail input can perform all lock-out functions previously mentioned, except that no external interrupt will be issued. Note that the linear power fail circuitry is switched off automatically when using  $V_{BB}$  in standby mode.

## LOW BATTERY, INITIAL POWER ON DETECT, AND POWER FAIL TIME SAVE

There are three other functions provided on the LV8572A to ease power supply control. These are an initial Power On detect circuit, which also can be used as a time keeping failure detect, a low battery detect circuit, and a time save on power failure.

On initial power up the Oscillator Fail Flag will be set to a one and the real time clock start bit reset to a zero. This indicates that an oscillator fail event has occurred, and time keeping has failed.

The Oscillator Fail flag will not be reset until the real-time clock is started. This allows the system to discriminate between an initial power-up and recovery from a power failure. If the battery backed mode is selected, then bit D6 of the Periodic Flag Register must be written low. This will not affect the contents of the Oscillator Fail Flag.

Another status bit is the low battery detect. This bit is set only when the clock is operating under the  $V_{CC}$  pin, and when the battery voltage is determined to be less than 2.1V (typical). When the power fail interrupt enable bit is low, it disables the power fail circuit and will also shut off the low battery voltage detection circuit as well.

To relieve CPU overhead for saving time upon power failure, the Time Save Enable bit is provided to do this automatically. (See also Reading the Clock: Latched Read.) The Time Save Enable bit, when set, causes the Time Save RAM to follow the contents of the clock. This bit can be reset by software, but if set before a power failure occurs, it will automatically be reset when the clock switches to the battery supply (not when a power failure is detected by the PFAIL pin). Thus, writing a one to the Time Save bit enables both a software write or power fail write.

#### SINGLE POWER SUPPLY APPLICATIONS

The LV8572A can be used in a single power supply application. To achieve this, the  $V_{BB}$  pin must be connected to ground, and the power connected to  $V_{CC}$  and  $\overline{PFAIL}$  pins. The Oscillator Failed/Single Supply bit in the Periodic Flag Register should be set to a logic 1, which will disable the oscillator battery reference circuit. The power fail interrupt should also be disabled. This will turn off the linear power fail detection circuits, and will eliminate any quiescent power drawn through these circuits. Until the crystal select bits are initialized, the LV8572A may consume about 50  $\mu A$  due to arbitrary oscillator selection at power on.

(This extra 50  $\mu$ A is not consumed if the battery backed mode is selected).

#### **DETAILED REGISTER DESCRIPTION**

There are 5 external address bits: Thus, the host microprocessor has access to 28 locations at one time. An internal switching scheme provides a total of 61 locations.

This complete address space is organized into two pages. Page 0 contains two blocks of control registers, timers, real time clock counters, and special purpose RAM, while page 1 contains general purpose RAM. Using two blocks enables the 9 control registers to be mapped into 5 locations. The only register that does not get switched is the Main Status Register. It contains the page select bit and the register select bit as well as status information.

A memory map is shown in *Figure 2* and register addressing in Table III. They show the name, address and page locations for the LV8572A.

#### TABLE III. Register/Counter/RAM Addressing for LV8572A

| A0-4  | PS<br>(Note 1)   | RS<br>(Note 2) | Description                       |  |  |  |
|-------|------------------|----------------|-----------------------------------|--|--|--|
| CONT  | ROL REC          | SISTERS        |                                   |  |  |  |
| 00    | Х                | X              | Main Status Register              |  |  |  |
| 03    | 0                | 0              | Periodic Flag Register            |  |  |  |
| 04    | 0                | 0              | Time Save Control Register        |  |  |  |
| 01    | 0                | 1              | Real Time Mode Register           |  |  |  |
| 02    | 0                | 1              | Output Mode Register              |  |  |  |
| 03    | 0                | 1              | Interrupt Control Register 0      |  |  |  |
| 04    | 0                | 1              | Interrupt Control Register 1      |  |  |  |
| COUN  | ITERS (C         | LOCK CA        | LENDAR)                           |  |  |  |
| 05    | 0                | X.             | 1/100, 1/10 Seconds (0-99)        |  |  |  |
| 06    | 0                | Х              | Seconds (0-59)                    |  |  |  |
| 07    | 0                | Χ.             | Minutes (0-59)                    |  |  |  |
| 08    | 0 .              | Х              | Hours (1-12, 0-23)                |  |  |  |
| 09    | 0                | X              | Days of                           |  |  |  |
|       |                  |                | Month (1-28/29/30/31)             |  |  |  |
| OA -  | 0                | Х              | Months (1-12)                     |  |  |  |
| OB    | 0                | Х              | Years (0-99)                      |  |  |  |
| OC    | 0                | , X            | Julian Date (LSB) (1-99)          |  |  |  |
| 0D    | 0                | X              | Julian Date (0-3)                 |  |  |  |
| 0E    | 0                | X              | Day of Week (1-7)                 |  |  |  |
| TIME  | TIME COMPARE RAM |                |                                   |  |  |  |
| 13    | 0                | X              | Sec Compare RAM (0-59)            |  |  |  |
| 14    | 0 .              | Х              | Min Compare RAM (0-59)            |  |  |  |
| 15    | 0                | X              | Hours Compare<br>RAM (1-12, 0-23) |  |  |  |
| 16    | 0                | х              | DOM Compare (1–28/29/30/31)       |  |  |  |
| 17    | 0                | · · X          | Months Compare                    |  |  |  |
| 18    | 0                | Х              | DOW Compare RAM (1-12)            |  |  |  |
| TIME  | SAVE RA          | M              |                                   |  |  |  |
| 19    | 0                | X              | Seconds Time Save RAM             |  |  |  |
| 1A.   | Ō                | ×              | Minutes Time Save RAM             |  |  |  |
| 1B    | Ō                | X              | Hours Time Save RAM               |  |  |  |
| 1C    | 0                | X              | Day of Month Time Save RAM        |  |  |  |
| 1D    | 0                | Х              | Months Time Save RAM              |  |  |  |
| 1E    | . 0              | 1              | RAM                               |  |  |  |
| 1F    | 0                | ×              | RAM/Test Mode Register            |  |  |  |
| 01-1F | 1                | Х              | 2nd Page General Purpose RAM      |  |  |  |

<sup>1</sup> PS-Page Select (Bit D7 of Main Status Register)

<sup>2</sup> RS—Register Select (Bit D6 of Main Status Register)

#### **MAIN STATUS REGISTER**



TL/F/11417-12

The Main Status Register is always located at address 0 regardless of the register block or the page selected.

D0: This read only bit is a general interrupt status bit that is taken directly from the interrupt pins. The bit is a one when an interrupt is pending on either the INTR pin or the MFO pin (when configured as an interrupt). This is unlike D3 which can be set by an internal event but may not cause an interrupt. This bit is reset when the interrupt status bits in the Main Status Register are cleared.

D1-D3: These three bits of the Main Status Register are the main interrupt status bits. Any bit may be a one when any of the interrupts are pending. Once an interrupt is asserted the  $\mu P$  will read this register to determine the cause. These interrupt status bits are not reset when read. Except for D1, to reset an interrupt a one is written back to the corresponding bit that is being tested. D1 is reset whenever the  $\overline{PFAIL}$  pin = logic 1. This prevents loss of interrupt status when reading the register in a polled mode. D1 and D3 are set regardless of whether these interrupts are masked or not by bits D6 and D7 of Interrupt Control Registers 0 and 1.

D4-D5: General purpose RAM bits.

**D6 and D7:** These bits are Read/Write bits that control which register block or RAM page is to be selected. Bit D6 controls the register block to be accessed (see memory map). The memory map of the clock is further divided into two memory pages. One page is the registers, clock and timers, and the second page contains 31 bytes of general purpose RAM. The page selection is determined by bit D7.

### PERIODIC FLAG REGISTER



The Periodic Flag Register has the same bit for bit correspondence as Interrupt Control Register 0 except for D6 and D7. For normal operation (i.e., not a single supply application) this register must be written to on initial power up or after an oscillator fail event. D0–D5 are read only bits, D6 and D7 are read/write.

**D0-D5:** These bits are set by the real time rollover events: (Time Change = 1). The bits are reset when the register is read and can be used as selective data change flags.

D6: This bit performs a dual function. When this bit is read, a one indicates that an oscillator failure has occurred and the time information may have been lost. Some of the ways an oscillator failure can be caused are: failure of the crystal, shorting OSC IN or OSC OUT to GND or  $V_{CC}$ , removal of crystal, removal of battery when in the battery backed mode (when a "0" is written to D6), lowering the voltage at the  $V_{BB}$  pin to a value less than 2.2V when in the battery backed mode. Bit D6 is automatically set to 1 on initial power-up or an oscillator fail event. The oscillator fail flag is reset by writing a one to the clock start/stop bit in the Real Time Mode Register, with the crystal oscillating.

When D6 is written to, it defines whether the TCP is being used in battery backed (normal) or in a single supply mode application. When set to a one this bit configures the TCP for single power supply applications. This bit is automatically set on initial power-up or an oscillator fail event. When set, D6 disables the oscillator reference circuit. The result is that the oscillator is referenced to  $V_{\rm CC}$ . When a zero is written to D6 the oscillator reference is enabled, thus the oscillator is referenced to  $V_{\rm BB}$ . This allows operation in standard battery standby applications.

At initial power on, if the LV8572A is going to be programmed for battery backed mode, the  $V_{BB}$  pin should be connected to a potential in the range of 2.2V to  $V_{CC}-0.4V$ .

For single supply mode operation, the  $V_{BB}$  pin should be connected to GND and the  $\overline{PFAIL}$  pin connected to  $V_{CC}$ .

D7: Writing a one to this bit enables the test mode register at location 1F (see Table III). This bit should be forced to zero during initialization for normal operation. If the test mode has been entered, clear the test mode register before leaving test mode. (See separate test mode application note for further details.)

#### TIME SAVE CONTROL REGISTER



D0-D4: General purpose RAM bits.

D5: The Delay Enable bit is used when a power fail occurs. If this bit is set, a 480  $\mu s$  delay is generated internally before the  $\mu P$  interface is locked out. This will enable the  $\mu P$  to access the registers for up to 480  $\mu s$  after it receives a power fail interrupt. After a power failure is detected but prior to the 480  $\mu s$  delay timing out, the host  $\mu P$  may force immediate lock out by resetting the Delay Enable bit. Note if this bit is a 0 when power fails then after a delay of 30  $\mu s$  min/63  $\mu s$  max the  $\mu P$  cannot read the chip.

D6: This read only bit is set and reset by the voltage at the  $V_{BB}$  pin. It can be used by the  $\mu P$  to determine whether the battery voltage at the  $V_{BB}$  pin is getting too low. A comparator monitors the battery and when the voltage is lower than 2.1V (typical) this bit is set. The power fail interrupt must be enabled to check for a low battery voltage.

D7: Time Save Enable bit controls the loading of real-time-clock data into the Time Save RAM. When a one is written to this bit the Time Save RAM will follow the corresponding clock registers, and when a zero is written to this bit the time in the Time Save RAM is frozen. This eliminates any synchronization problems when reading the clock, thus negating the need to check for a counter rollover during a read cycle.

This bit must be set to a one prior to power failing to enable the Time Save feature. When the power fails this bit is automatically reset and the time is saved in the Time Save RAM.

#### **REAL TIME MODE REGISTER**



D0-D1: These are the leap year counter bits. These bits are written to set the number of years from the previous leap year. The leap year counter increments on December 31st and it internally enables the February 29th counter state. This method of setting the leap year allows leap year to occur whenever the user wishes to, thus providing flexibility in implementing Japanese leap year function.

| LY1 | LY0 | Leap Year<br>Counter   |
|-----|-----|------------------------|
| 0   | 0   | Leap Year Current Year |
| 0   | 1   | Leap Year Last Year    |
| 1   | 0   | Leap Year 2 Years Ago  |
| . 1 | 1   | Leap Year 3 Years Ago  |

the first and an experience of

**D2:** The count mode for the hours counter can be set to either 24 hour mode or 12 hour mode with AM/PM indicator. A one will place the clock in 12 hour mode.

D3: This bit is the master Start/Stop bit for the clock. When a one is written to this bit the real time counter's prescaler and counter chain are enabled. When this bit is reset to zero the contents of the real time counter is stopped and the prescaler is cleared. When the RTC is initially powered up this bit will be held at a logic 0 until the oscillator starts functioning correctly after which this bit may be modified. If an oscillator fail event occurs, this bit will be reset to logic 0.

D4: This bit controls the operation of the interrupt output in standby mode. If set to a one it allows Alarm, Periodic, and Power Fail interrupts to be functional in standby mode. Note that the MFO pin is configured as open drain in standby mode.

If bit D4 is set to a zero then interrupt control register and the periodic interrupt flag will be reset when the RTC enters the standby mode. They will have to be re-configured when system ( $V_{CC}$ ) power is restored.

D5: General purpose RAM.

**D6 and D7:** These two bits select the crystal clock frequency as per the following table:

|       | XT1 | XT0 | Crystal<br>Frequency |
|-------|-----|-----|----------------------|
|       | 0   | . 0 | 32.768 kHz           |
| - T-6 | 0 : | 1.1 | 4.194304 MHz         |
| 1.5   | 1   | 0   | 4.9152 MHz           |
|       | 1   | 1   | 32.000 kHz           |

All bits are Read/Write, and any mode written into this register can be determined by reading the register. On initial power up these bits are random.

#### OUTPUT MODE REGISTER



D0-D6: General Purpose RAM

**D7:** This bit is used to program the signal appearing at the MFO output, as follows:

| D7 | MFO Output Signal           |
|----|-----------------------------|
| 0  | Power Fail Interrupt        |
| 1  | Buffered Crystal Oscillator |

#### INTERRUPT CONTROL REGISTER 0



TL/F/11417-17

D0-D5: These bits are used to enable one of the selected periodic interrupts by writing a one into the appropriate bit. These interrupts are issued at the rollover of the clock. For example, the minutes interrupt will be issued whenever the minutes counter increments. In all likelihood the interrupt will be enabled asynchronously with the real time change. Therefore, the very first interrupt will occur in less than the periodic time chosen, but after the first interrupt all subsequent interrupts will be spaced correctly. These interrupts are useful when minute, second, real time reading, or task switching is required. When all six bits are written to a 0 this disables periodic interrupts from the Main Status Register and the interrupt pin.

D6 and D7: General Purpose RAM.

#### **INTERRUPT CONTROL REGISTER 1**



D0-D5: Each of these bits are enable bits which will enable a comparison between an individual clock counter and its associated compare RAM. If any bit is a zero then that clock-RAM comparator is set to the "always equal" state and the associated TIME COMPARE RAM byte can be used as general purpose RAM. However, to ensure that an alarm interrupt is not generated at bit D3 of the Main Status Register, all bits must be written to a logic zero.

**D6:** In order to generate an external alarm compare interrupt to the  $\mu P$  from bit D3 of the Main Status Register, this bit must be written to a logic 1.

**D7:** The MSB of this register is the enable bit for the Power Fail Interrupt. When this bit is set to a one an interrupt will be generated to the  $\mu P$  when  $V_{BB} > V_{CC}$ .

This bit also enables the low battery detection analog circuitry.

| ster PS = X R/W Register Select  gister PS = | R/W<br>RAM                                               | ADDRESS = 0<br>R/W<br>RAM                                                                                                                                                           | R/W <sup>1</sup> Alarm Interrupt                                                                                                                | R/W1<br>Periodic<br>Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R2 Power Fail Interrupt                        | R3<br>Interrupt<br>Status                      | 1. Reset by writing 1 to bit. 2. Set/reset by voltage at PFAIL pin. |
|----------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------|
| Register<br>Select                           |                                                          |                                                                                                                                                                                     | Alarm                                                                                                                                           | Periodic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Power Fail                                     | Interrupt                                      | 2. Set/reset b                                                      |
|                                              | DAIVI                                                    | HAIW                                                                                                                                                                                | Interrupt                                                                                                                                       | Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Interrupt                                      | Status                                         | voltage at                                                          |
| jister PS =                                  |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | PFAIL pin.                                                          |
| jister PS =                                  |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                |                                                                     |
| jister PS =                                  |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | <ol><li>Reset whe<br/>all pending</li></ol>                         |
| gister PS =                                  |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.1                                            |                                                | interrupts                                                          |
| gister PS =                                  | . 50                                                     |                                                                                                                                                                                     |                                                                                                                                                 | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                |                                                | are remove                                                          |
| D /W/A                                       | 0 RS =                                                   | = 0 Addr<br><b>R</b> 5                                                                                                                                                              | ess = 03H<br><b>R</b> 5                                                                                                                         | R5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R5 ·                                           | R5                                             | 4. Read Osc                                                         |
| R/W <sup>4</sup>                             |                                                          | т — т                                                                                                                                                                               |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | Write 0 Bat                                                         |
|                                              |                                                          | 1                                                                                                                                                                                   |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | Backed Mo                                                           |
| igie Supply                                  | riay                                                     | riay                                                                                                                                                                                | riay                                                                                                                                            | riay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | riay                                           | riay                                           | Write 1 Sin<br>Supply Mo                                            |
|                                              |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | 5. Reset by                                                         |
|                                              |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                              |                                                | positive ed                                                         |
| ol Begister (                                | PS = 0                                                   | RS = 0                                                                                                                                                                              | Address = 0                                                                                                                                     | лΗ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                                | of read.                                                            |
| •                                            |                                                          |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                            | R/W                                            |                                                                     |
|                                              | Power Fail                                               | T T                                                                                                                                                                                 |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                | 77, 17                                         | 6. Set and re                                                       |
|                                              | Delay                                                    | RAM                                                                                                                                                                                 | RAM                                                                                                                                             | RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RAM .                                          | RAM                                            | by V <sub>BB</sub>                                                  |
| Flag                                         | Enable                                                   |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - A - A - A                                    |                                                | voltage.                                                            |
| Dogietor DS                                  | = 0 B                                                    | S — 1 A                                                                                                                                                                             | ddroce = 01H                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                |                                                                     |
|                                              |                                                          | 1                                                                                                                                                                                   |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Loop Your                                      | Loop Voor                                      |                                                                     |
| - 1                                          | RAM                                                      | , ,                                                                                                                                                                                 |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                | •                                              | All Bits R/W                                                        |
| 104.7.10                                     |                                                          | on Buon op                                                                                                                                                                          | Otari Otop                                                                                                                                      | 111000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <u></u>                                        |                                                |                                                                     |
| gister PS =                                  | 0 RS =                                                   | = 1 Addr                                                                                                                                                                            | ess = 02H                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                | ·                                                                   |
| RAM                                          | RAM                                                      | RAM                                                                                                                                                                                 | RAM                                                                                                                                             | RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RAM                                            | RAM                                            | All Bits R/W                                                        |
|                                              |                                                          | L                                                                                                                                                                                   |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                |                                                                     |
| Register 0                                   | PS = 0                                                   | RS = 1                                                                                                                                                                              | Address = 0                                                                                                                                     | 3H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                                |                                                                     |
|                                              | 1 ms                                                     | 10 ms                                                                                                                                                                               | 100 ms                                                                                                                                          | Seconds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10 Second                                      | Minute                                         | ]                                                                   |
| RAM                                          | Interrupt                                                | Interrupt                                                                                                                                                                           | Interrupt                                                                                                                                       | Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Interrupt                                      | Interrupt                                      | All Bits R/W                                                        |
|                                              | Enable                                                   | Enable                                                                                                                                                                              | Enable                                                                                                                                          | Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Enable                                         | Enable                                         | }                                                                   |
|                                              | Ellable                                                  |                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                                                |                                                                     |
| Register 1                                   |                                                          | RS = 1                                                                                                                                                                              | Address = 0                                                                                                                                     | 4H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                                |                                                                     |
| Register 1                                   | PS = 0                                                   | RS = 1                                                                                                                                                                              |                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Minute                                         | Second                                         | ]                                                                   |
| Register 1                                   |                                                          |                                                                                                                                                                                     | Address = 0  DOM Interrupt                                                                                                                      | 4H<br>Hours<br>Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Minute<br>Interrupt                            | Second<br>Interrupt                            | All Bits R/W                                                        |
|                                              | Register PS Crystal Freq. XT0 gister PS = RAM Register 0 | ol Register PS = 0 R6 R/W  ow Battery Flag  Register PS = 0 Power Fail Delay Enable  Register PS = 0 R  Crystal Freq. XT0  gister PS = 0 RAM  RAM  RAM  RAM  REgister 0 PS = 0 1 ms | ol Register PS = 0 RS = 0 R6 R/W R/W  ow Battery Flag RAM Flag Enable RAM Crystal RAM Freq. XT0 RAM | Power Fail   Pow | Page   Page   Page   Page   Page   Page   Page | Flag   Flag   Flag   Flag   Flag   Flag   Flag | Flag   Flag   Flag   Flag   Flag   Flag   Flag   Flag   Flag   Flag |

### 2

### **Application Hints**

Suggested Initialization Procedure for LV8572A in Battery Backed Applications that use the  $V_{BB}$  Pin.

- Enter the test mode by writing a 1 to bit D7 in the Periodic Flag Register.
- Write zero to the RAM/TEST mode Register located in page 0, address HEX 1F.
- 3. Leave the test mode by writing a 0 to bit D7 in the Periodic Flag Register. Steps 1,2,3 guarantee that if the test mode had been entered during power on (due to random pulses from the system), all test mode conditions are cleared. Most important is that the OSC Fail Disable bit is cleared. Refer to AN-589 for more information on test mode operation.
- After power on (V<sub>CC</sub> and V<sub>BB</sub> powered), select the correct crystal frequency bits (D7, D6 in the Real Time Mode Register) as shown in Table IV.

**TABLE IV** 

| Frequency    | D7  | D6 |
|--------------|-----|----|
| 32.768 kHz   | 0   | 0  |
| 4.194304 MHz | 0   | 1  |
| 4.9152 MHz   | 1   | 0  |
| 32.0 kHz     | . 1 | 1  |

- Enter a software loop that does the following:
   Set a 3 second(approx) software counter. The crystal oscillator may take 1 second to start.
- 5.1 Write a 1 to bit D3 in the Real Time Mode Register (try to start the clock). Make sure the crystal select bits re-

main the same as in step 1. Under normal operation, this bit can be set only if the oscillator is running. During the software loop, RAM, real time counters, output configuration, interrupt control and timer functions may be initialized.

- 6. Test bit D6 in the Periodic Flag Register:
  - IF a 1, go to 5.1. If this bit remains a 1 after 3 seconds, then abort and check hardware. The crystal may be defective or not installed. There may be a short at OSC IN or OSC OUT to  $V_{CC}$  or GND, or to some impedance that is less than 10 M $\Omega$ .
  - IF a 0, then the oscillator is running, go to step 7.
- 7. Write a 0 to bit D6 in the Periodic Flag Register, This action puts the clock chip in the battery backed mode. This mode can be entered only if the OSC fail flag (bit D6 of the Periodic Flag Register) is a 0. Reminder, Bit D6 is a dual function bit. When read, D6 returns oscillator status. When written, D6 causes either the Battery Backed Mode, or the Single Supply Mode of operation. The only method to ensure the chip is in the battery backed mode is to measure the waveform at the OSC OUT pin. If the battery backed mode was selected successfully, then the peak to peak waveform at OSC OUT is referenced to the battery voltage. If not in battery backed mode, the waveform is referenced to V<sub>CC</sub>. The measurement should be made with a high impedance low capacitance probe (10  $M\Omega$ , 10 pF oscilloscope probe or better). Typical peak to peak swings are within 0.6V of V<sub>CC</sub> and ground respectively.
- 8. Write a 1 to bit D7 of Interrupt Control Register 1. This action enables the PFAIL pin and associated circuitry.
- 9. Initialize the rest of the chip as needed.



\*These components may be necessary to meet UL requirements for lithium batteries. Consult battery manufacturer.

## **Typical Performance Characteristics**

Operating Current vs Supply Voltage (TBD) (Single Supply Mode Fosc = 32.768 kHz)



TL/F/11417-20

Standby Current vs Power





TL/F/11417-22

Operating Current vs Supply Voltage (TBD) (Battery Backed Mode



TL/F/11417-21

Standby Current vs Power Supply Voltage





TL/F/11417-23



## LV8573A Low Voltage Real Time Clock (RTC)

### **General Description**

The LV8573A is intended for use in microprocessor based systems where information is required for multi-tasking, data logging or general time of day/date information. This device is implemented in low voltage silicon gate microCMOS technology to provide low standby power in battery back-up environments. The circuit's architecture is such that it looks like a contiguous block of memory or I/O ports organized as one block of 32 bytes. This includes the Control Registers, the Clock Counters, the Alarm Compare RAM, and the Time Save RAM.

Time and date are maintained from 1/100 of a second to year and leap year in a BCD format, 12 or 24 hour modes. Day of week and day of month counters are provided. Time is controlled by an on-chip crystal oscillator requiring only the addition of the 32.768 kHz crystal and two capacitors.

Power failure logic and control functions have been integrated on chip. This logic is used by the RTC to issue a power fail interrupt, and lock out the  $\mu P$  interface. The time power fails may be logged into RAM automatically when  $V_{BB} > V_{CC}$ . Additionally, two supply pins are provided. When  $V_{BB}$ 

> V<sub>CC</sub>, internal circuitry will automatically switch from the main supply to the battery supply.

The LV8573A's interrupt structure provides three basic types of interrupts: Periodic, Alarm/Compare, and Power Fail. Interrupt mask and status registers enable the masking and easy determination of each interrupt.

### **Features**

- 3.3V ±10% supply
- Full function real time clock/calendar
  - 12/24 hour mode timekeeping
  - Day of week counter
  - Parallel resonant oscillator
- Power fail features
  - Internal power supply switch to external battery
  - Power Supply Bus glitch protection
  - Automatic log of time into RAM at power failure
- On-chip interrupt structure
  - Periodic, alarm, and power fail interrupts

### **Block Diagram**



FIGURE 1

### Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| · · · · · · · · · · · · · · · · · · · | , ap                               |
|---------------------------------------|------------------------------------|
| Supply Voltage (V <sub>CC</sub> )     | -0.5V to $+7.0V$                   |
| DC Input Voltage (VIN)                | $-0.5V$ to $V_{CC} + 0.5V$         |
| DC Output Voltage (VOUT)              | -0.5V to V <sub>CC</sub> $+ 0.5$ V |
| Storage Temperature Range             | -65°C to +150°C                    |
| Power Dissipation (PD)                | 500 mW                             |
| Lead Temperature (Soldering, 10 se    | c.) 260°C                          |
|                                       |                                    |

### **Operation Conditions**

| Supply Voltage (V <sub>CC</sub> ) (Note 3)                       | 3.0 | 3.6                  | ٧          |  |
|------------------------------------------------------------------|-----|----------------------|------------|--|
| Supply Voltage (VBB) (Note 3)                                    | 2.2 | V <sub>CC</sub> -0.4 | , V        |  |
| DC Input or Output Voltage (V <sub>IN</sub> , V <sub>OUT</sub> ) | 0.0 | V <sub>CC</sub>      | · <b>V</b> |  |
| Operation Temperature (T <sub>A</sub> )                          | 40  | +85                  | °C         |  |
| Electr-Static Discharge Rating TBD                               | 1 1 | 1.                   | kV         |  |
| Typical Values                                                   |     |                      |            |  |

Unit

θ<sub>JA</sub> DIP Board Socket

 $heta_{
m JA}$  PLCC Board 80°C/W Socket 88°C/W

### **DC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ ,  $V_{BB} = 2.5V$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100$  pF unless otherwise specified

| Symbol                           | Parameter                                                    | Conditions                                                                                                                                                                                                    | Min<br>(Note 15)             | Max<br>(Note 15)     | Units          |
|----------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|----------------|
| V <sub>IH</sub>                  | High Level Input Voltage (Note 4)                            | Any Inputs Except OSC IN,<br>OSC IN with External Clock                                                                                                                                                       | 2.0<br>V <sub>BB</sub> - 0.2 | V <sub>CC</sub> +0.3 | V<br>V         |
| $v_{IL_{(1,1;\mathbb{N}^{n})}},$ | Low Level Input Voltage                                      | All Inputs Except OSC IN OSC IN with External Clock                                                                                                                                                           | -0.31<br>-0.3                | 0.8<br>0.2           | V<br>V         |
| V <sub>OH</sub>                  | High Level Output Voltage<br>(Excluding OSC OUT)             | $I_{OUT} = -20 \mu\text{A}$ $I_{OUT} = -2.0 \text{mA}$                                                                                                                                                        | V <sub>CC</sub> −0.2<br>2.4  |                      | . V<br>V       |
| V <sub>OL</sub>                  | Low Level Output Voltage<br>(Excluding OSC OUT)              | l <sub>OUT</sub> = 20 μA<br>l <sub>OUT</sub> = 2.0 mA                                                                                                                                                         |                              | 0.2<br>0.3           | V<br>V         |
| liN                              | Input Current (Except OSC IN)                                | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                                      |                              | ±1                   | μΑ             |
| loz                              | Output TRI-STATE® Current                                    | $V_{OUT} = V_{CC}$ or GND                                                                                                                                                                                     |                              | ±5                   | μΑ             |
| llkg                             | Output High Leakage Current<br>MFO, INTR Pins                | V <sub>OUT</sub> = V <sub>CC</sub> or GND<br>Outputs Open Drain                                                                                                                                               |                              | ±5                   | μΑ             |
| lcc                              | Quiescent Supply Current<br>(Note 6)                         | $\begin{aligned} F_{OSC} &= 32.768 \text{ kHz} \\ V_{IN} &= V_{CC} \text{ or GND (Note 5)} \\ V_{IN} &= V_{CC} \text{ or GND (Note 6)} \\ V_{IN} &= V_{IH} \text{ or } V_{IL} \text{ (Note 6)} \end{aligned}$ |                              | 200<br>700<br>8      | μΑ<br>μΑ<br>mA |
| lcc                              | Quiescent Supply Current<br>(Single Supply Mode)<br>(Note 7) | $V_{BB} = GND$ $V_{IN} = V_{CC} \text{ or GND}$ $F_{OSC} = 32.768 \text{ kHz}$                                                                                                                                |                              | 20                   | μΑ             |
| l <sub>BB</sub>                  | Standby Mode Battery<br>Supply Current<br>(Note 7)           | V <sub>CC</sub> = GND OSC OUT = open circuit, other pins = GND F <sub>OSC</sub> = 32.768 kHz                                                                                                                  |                              | 8                    | μΑ             |
| I <sub>BLK</sub>                 | Battery Leakage                                              | $2.2V \le V_{BB} \le 2.6V$<br>other pins at GND<br>$V_{CC} = \text{GND}, V_{BB} = 2.6V$<br>$V_{CC} = 3.6V$                                                                                                    | -5                           | 1.5                  | μΑ<br>μΑ       |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: In battery backed mode,  $V_{BB} \le V_{CC} - 0.4V$ .

Single Supply Mode: Data retention voltage is 2.2V min.

In single Supply Mode (Power connected to  $V_{CC}$  pin) 3.0V  $\leq$   $V_{CC} \leq$  3.6V.

Note 4: This parameter (VIH) is not tested on all pins at the same time.

Note 5: This specification tests I<sub>CC</sub> with all power fail circuitry disabled, by setting D7 of Interrupt Control Register 1 to 0.

Note 6: This specification tests I<sub>CC</sub> with all power fail circuitry enabled, by setting D7 of Interrupt Control Register 1 to 1.

Note 7: OSC IN is driven by a signal generator. Contents of the Test Register = 00(H) and the MFO pin is not configured as buffered oscillator out.

### **AC Electrical Characteristics**

 $V_{CC} = 3.3V \pm 10\%$ ,  $V_{BB} = 2.5V$ ,  $V_{\overline{PFAIL}} > V_{IH}$ ,  $C_L = 100$  pF unless otherwise specified

| Symbol           | Parameter                                            | Min<br>(Note 15) | Max<br>(Note 15) | Units |
|------------------|------------------------------------------------------|------------------|------------------|-------|
| AD TIMING        |                                                      |                  |                  |       |
| t <sub>AR</sub>  | Address Valid Prior to Read Strobe                   | 10               |                  | ns    |
| t <sub>RW</sub>  | Read Strobe Width (Note 8)                           | 80               |                  | ns    |
| t <sub>CD</sub>  | Chip Select to Data Valid Time                       |                  | 80               | ns    |
| <sup>t</sup> RAH | Address Hold after Read (Note 9)                     | 0                |                  | ns    |
| t <sub>RD</sub>  | Read Strobe to Valid Data                            |                  | 70               | ns    |
| t <sub>DZ</sub>  | Read or Chip Select to TRI-STATE                     |                  | 70               | ns    |
| t <sub>RCH</sub> | Chip Select Hold after Read Strobe (Note 9)          | 0                |                  | ns    |
| t <sub>DS</sub>  | Minimum Inactive Time between Read or Write Accesses | 40               |                  | ns    |
| RITE TIMING      |                                                      |                  |                  |       |
| t <sub>AW</sub>  | Address Valid before Write Strobe                    | 10               |                  | ns    |
| t <sub>WAH</sub> | Address Hold after Write Strobe (Note 9)             | 0                |                  | ns    |
| t <sub>CW</sub>  | Chip Select to End of Write Strobe                   | 60               |                  | ns    |
| t <sub>WW</sub>  | Write Strobe Width (Note 10)                         | 50               |                  | ns    |
| t <sub>DW</sub>  | Data Valid to End of Write Strobe                    | . 40             |                  | ns    |
| t <sub>WDH</sub> | Data Hold after Write Strobe (Note 9)                | 2                |                  | ns    |
| twch             | Chip Select Hold after Write Strobe (Note 9)         | 0                |                  | ns    |
| TERRUPT TI       | MING                                                 |                  |                  |       |
| †ROLL            | Clock rollover to INTR out typically 20 µs           |                  |                  |       |

Note 8: Read Strobe width as used in the read timing table is defined as the period when both chip select and read inputs are low. Hence read commences when both signals are low and terminates when either signal returns high.

Note 9: Hold time is guaranteed by design but not production tested. This limit is not used to calculate outgoing quality levels.

Note 10: Write Strobe width as used in the write timing table is defined as the period when both chip select and write inputs are low. Hence write commences when both signals are low and terminates when either signal returns high.

### **AC Test Conditions**

| Input Pulse Levels        | GND to 3.0V       |  |  |
|---------------------------|-------------------|--|--|
| Input Rise and Fall Times | 6 ns (10%-90%)    |  |  |
| Input and Output          | 1.3V              |  |  |
| Reference Levels          | 1.30              |  |  |
| TRI-STATE Reference       | Active High +0.5V |  |  |
| Levels (Note 12)          | Active Low -0.5V  |  |  |

Note 11: C<sub>L</sub> = 100 pF, includes jig and scope capacitance.

Note 12: S1 = V<sub>CC</sub> for active low to high impedance measurements.

S1 = GND for active high to high impedance measurements.

S1 = open for all other timing measurements.

## Capacitance ( $T_A = 25^{\circ}C$ , f = 1 MHz)

| Symbol           | Parameter<br>(Note 14) | Тур | Units |
|------------------|------------------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance      | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance     | 7   | pF    |

Note 13: This parameter is not 100% tested.

Note 14: Output rise and fall times 25 ns max (10%-90%) with 100 pF load.

Note 15: Room temperature values only.



### **Timing Waveforms**



TL/F/11418-3



TL/F/11418-4

### **Pin Description**

 $\overline{\text{CS}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$  (Inputs): These pins interface to  $\mu\text{P}$  control lines. The  $\overline{\text{CS}}$  pin is an active low enable for the read and write operations. Read and Write pins are also active low and enable reading or writing to the RTC. All three pins are disabled when power failure is detected. However, if a read or write is in progress at this time, it will be allowed to complete its cycle.

A0-A4 (Inputs): These 5 pins are for register selection. They individually control which location is to be accessed. These inputs are disabled when power failure is detected.

OSC IN (Input): OSC OUT (Output): These two pins are used to connect the crystal to the internal parallel resonant oscillator. The oscillator is always running when power is applied to  $V_{BB}$  and  $V_{CC}$ .

MFO (Output): The multi-function output can be used as a second interrupt (Power fail) output for interrupting the  $\mu P.$  This pin can also provide an output for the oscillator. The MFO output is configured as push-pull, active high for normal or single power supply operation and as an open drain during standby mode (VBB > VCC). If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than VBB.

INTR (Output): The interrupt output is used to interrupt the processor when a timing event or power fail has occurred and the respective interrupt has been enabled. The INTR

output is permanently configured active low, open drain. If in battery backed mode and a pull-up resistor is attached, it should be connected to a voltage no greater than  $V_{BB}$ .

**D0-D7 (Input/Output):** These 8 bidirectional pins connect to the host  $\mu$ P's data bus and are used to read from and write to the RTC. When the PFAIL pin goes low and a write is not in progress, these pins are at TRI-STATE.

PFAIL (Input): In battery backed mode, this pin can have a digital signal applied to it via some external power detection logic. When PFAIL = logic 0 the RTC goes into a lockout mode, in a minimum of 30  $\mu s$  or a maximum of 63  $\mu s$  unless lockout delay is programmed. In the single power supply mode, this pin is not useable as an input and should be tied to  $V_{CC}$ . Refer to section on Power Fail Functional Description.

 $V_{BB}$  (Battery Power Pin): This pin is connected to a back-up power supply. This power supply is switched to the internal circuitry when the  $V_{CC}$  becomes lower than  $V_{BB}$ . Utilizing this pin eliminates the need for external logic to switch in and out the back-up power supply. If this feature is not to be used then this pin-must be tied to ground, the RTC programmed for single power supply only, and power applied to the  $V_{CC}$  pin.

V<sub>CC</sub>: This is the main system power pin.

GND: This is the common ground power pin for both  $\mbox{V}_{BB}$  and  $\mbox{V}_{CC}.$ 

### **Connection Diagrams**



TL/F/11418-5

**Top View** 

Order Number LV8573AN See NS Package Number N24C

### **Functional Description**

The LV8573A contains a fast access real time clock, interrupt control logic, and power fail detect logic. All functions of the RTC are controlled by a set of seven registers. A simplified block diagram that shows the major functional blocks is given in *Figure 1*.

The blocks are described in the following sections:

- 1. Real Time Clock
- 2. Oscillator Prescaler
- 3. Interrupt Logic
- 4. Power Failure Logic
- 5. Additional Supply Management

The memory map of the RTC is shown in the memory addressing table (Figure 2). A control bit in the Main Status Register is used to select either control register block.

### INITIAL POWER-ON of BOTH $V_{\mbox{\footnotesize{BB}}}$ and $V_{\mbox{\footnotesize{CC}}}$

 $V_{BB}$  and  $V_{CC}$  may be applied in any sequence. In order for the power fail circuitry to function correctly, whenever power is off, the  $V_{CC}$  pin must see a path to ground through a maximum of 1  $M\Omega$ . The user should be aware that the control registers will contain random data. The user should ensure that the RTC is not in test mode (see register descriptions).

#### REAL TIME CLOCK FUNCTIONAL DESCRIPTION

As shown in *Figure 2*, the clock has 8 bytes of counters, which count from 1/100 of a second to years. Each counter counts in BCD and is synchronously clocked. The count sequence of the individual byte counters within the clock is shown later in Table VII. Note that the day of week, day of month, and month counters all roll over to 1. The hours counter in 12 hour mode rolls over to 1 and the AM/PM bit toggles when the hours rolls over to 12 (AM = 0, PM = 1). The AM/PM bit is bit D7 in the hours counter.

All other counters roll over to 0. Upon initial application of power the counters will contain random information.

#### Plastic Chip Carrier



TL/F/11418-6

Top View

Order Number LV8573AV See NS Package Number V28A

|      | •                          |
|------|----------------------------|
| 1F   | RAM/TEST Register          |
| 1E   | RAM                        |
| 10   | Months Time Save RAM       |
| 1C   | Day of Month Time Save RAM |
| 18   | Hours Time Save RAM        |
| 1A   | Minutes Time Save RAM      |
| 19   | Seconds Time Save RAM      |
| 18   | Day of Week Compare RAM    |
| 17   | Months Compare RAM         |
| 16   | Day of Month Compare RAM   |
| 15   | Hours Compare RAM          |
| 14   | Minutes Compare RAM        |
| 13   | Seconds Compare RAM        |
| 12   | N/A                        |
| 11   | N/A                        |
| 10   | N/A                        |
| OF   | N/A                        |
| 0E   | Day of Week Clock Counter  |
| OD   | DO and D1 Bits Only        |
| OC   | RAM                        |
| OB   | Years Clock Counter        |
| . OA | Months Clock Counter       |
| 09   | Day of Month Clock Counter |
| 08   | Hours Clock Counter        |
| 07   | Minutes Clock Counter      |
| 06   | Seconds Clock Counter      |
| 05   | 1/100 Second Counter       |
|      |                            |

Register Select = 0

Time Save Control Register
Periodic Flag Register
N/A

N/A

O1

Main Status Register

O5

Register Select = 1

Interrupt Control Register 1

Interrupt Control Register 0

Output Mode Register

Real Time Mode Register

TL/F/11418-7

FIGURE 2. LV8573A Internal Memory Map

#### READING THE CLOCK: VALIDATED READ

Since clocking of the counter occurs asynchronously to reading of the counter, it is possible to read the counter while it is being incremented (rollover). This may result in an incorrect time reading. Thus to ensure a correct reading of the entire contents of the clock (or that part of interest), it must be read without a clock rollover occurring. In general this can be done by checking a rollover bit. On this chip the periodic interrupt status bits can serve this function. The following program steps can be used to accomplish this.

- 1. Initialize program for reading clock.
- 2. Dummy read of periodic status bit to clear it.
- 3. Read counter bytes and store.
- 4. Read rollover bit, and test it.
- 5. If rollover occured go to 3.
- 6. If no rollover, done.

To detect the rollover, individual periodic status bits can be polled. The periodic bit chosen should be equal to the highest frequency counter register to be read. That is if only SECONDS through HOURS counters are read, then the SECONDS periodic bit should be used.

#### **READING THE CLOCK: INTERRUPT DRIVEN**

Enabling the periodic interrupt mask bits cause interrupts just as the clock rolls over. Enabling the desired update rate and providing an interrupt service routine that executes in less than 10 ms enables clock reading without checking for a rollover.

#### READING THE CLOCK: LATCHED READ

Another method to read the clock that does not require checking the rollover bit is to write a one into the Time Save Enable bit (D7) of the Time Save Control Register, and then to write a zero. Writing a one into this bit will enable the clock contents to be duplicated in the Time Save RAM. Changing the bit from a one to a zero will freeze and store the contents of the clock in Time Save RAM. The time then can be read without concern for clock rollover, since internal logic takes care of synchronization of the clock. Because only the bits used by the clock counters will be latched, the Time Save RAM should be cleared prior to use to ensure that random data stored in the unused bits do not confuse the host microprocessor. This bit can also provide time save at power failure, see the Additional Supply Management Functions section. With the Time Save Enable bit at a logical 0, the Time Save RAM may be used as RAM if the latched read function is not necessary.

## INITIALIZING AND WRITING TO THE CALENDAR-CLOCK

Upon initial application of power to the TCP or when making time corrections, the time must be written into the clock. To correctly write the time to the counters, the clock would normally be stopped by writing the Start/Stop bit in the Real Time Mode Register to a zero. This stops the clock from counting and disables the carry circuitry. When initializing the clock's Real Time Mode Register, it is recommended that first the various mode bits be written while maintaining the Start/Stop bit reset, and then writing to the register a second time with the Start/Stop bit set.

The above method is useful when the entire clock is being corrected. If one location is being updated the clock need not be stopped since this will reset the prescaler, and time will be lost. An ideal example of this is correcting the hours for daylight savings time. To write to the clock "on the fly" the best method is to wait for the 1/100 of a second periodic interrupt. Then wait an additional 16  $\mu$ s, and then write the data to the clock.

# PRESCALER/OSCILLATOR FUNCTIONAL DESCRIPTION

Feeding the counter chain is a programmable prescaler which divides the crystal oscillator frequency to 32 kHz and further to 100 Hz for the counter chain (see *Figure 3*).



TL/F/11418-8

#### FIGURE 3. Programmable Clock Prescaler Block

In addition to the inverter, the oscillator feedback bias resistor is included on chip, as shown in *Figure 4*. The oscillator input may be driven from an external source if desired. Refer to test mode application note for details. The oscillator stability is enhanced through the use of an on chip regulated power supply.

The typical range of trimmer capacitor (as shown in Oscillator Circuit Diagram Figure 4, and in the typical application) at the oscillator input pin is suggested only to allow accurate tuning of the oscillator. This range is based on a typical printed circuit board layout and may have to be changed depending on the parasitic capacitance of the printed circuit board or fixture being used. In all cases, the load capacitance specified by the crystal manufacturer (nominal value 11 pF for the 32.768 crystal) is what determines proper oscillation. This load capacitance is the series combination of capacitance on each side of the crystal (with respect to ground).



FIGURE 4. Oscillator Circuit Diagram

| XTAL       | Co    | Ct         | R <sub>OUT</sub>                 |
|------------|-------|------------|----------------------------------|
| 32.768 kHz | 47 pF | 2 pF-22 pF | 150 k $\Omega$ to 350 k $\Omega$ |

#### INTERRUPT LOGIC FUNCTIONAL DESCRIPTION

The RTC has the ability to coordinate processor timing activities. To enhance this, an interrupt structure has been implemented which enables several types of events to cause interrupts. Interrupts are controlled via two Control Registers in block 1 and two Status Registers in block 0. (See Register Description for notes on paging and Table I.)

The interrupts are enabled by writing a one to the appropriate bits in Interrupt Control Register 0 and/or 1.

TABLE I. Registers that are Applicable to Interrupt Control

| Register Name                | Register<br>Select | Address |
|------------------------------|--------------------|---------|
| Main Status Register         | Х                  | 00Н     |
| Periodic Flag Register       | 0                  | 03H     |
| Interrupt Control Register 0 | 1                  | 03H     |
| Interrupt Control Register 1 | 1 1                | 04H     |
| Output Mode Register         | 1                  | 02H     |

The Interrupt Status Flag D0, in the Main Status Register, indicates the state of  $\overline{\text{INTR}}$  and MFO outputs. It is set when either output becomes active and is cleared when all RTC interrupts have been cleared and no further interrupts are pending (i.e., both  $\overline{\text{INTR}}$  and MFO are returned to their inactive state). This flag enables the RTC to be rapidly polled by the  $\mu\text{P}$  to determine the source of an interrupt in a wired—OR interrupt system. (The Interrupt Status Flag provides a true reflection of all conditions routed to the external pins.) Status for the interrupts are provided by the Main Status Register and the Periodic Flag Register. Bits D1–D5 of the Main Status Register are the main interrupt bits.

These register bits will be set when their associated timing events occur. Enabled Alarm comparisons that occur will set its Main Status Register bit to a one. However, an external interrupt will only be generated if the Alarm interrupt enable bit is set (see *Figure 5*).

Disabling the periodic interrupts will mask the Main Status Register periodic bit, but not the Periodic Flag Register bits. The Power Fail Interrupt bit is set when the interrupt is enabled and a power fail event has occurred, and is not reset until the power is restored. If all interrupt enable bits are 0 no interrupt will be asserted. However, status still can be read from the Main Status Register in a polled fashion (see Figure 5).

To clear a flag in bits D2 and D3 of the Main Status Register a 1 must be written back into the bit location that is to be cleared. For the Periodic Flag Register reading the status will reset all the periodic flags.

Interrupts Fall Into Three Categories:

- 1. The Alarm Compare Interrupt: Issued when the value in the time compared RAM equals the counter.
- The Periodic Interrupts: These are issued at every increment of the specific clock counter signal. Thus, an interrupt is issued every minute, second, etc. Each of these interrupts occurs at the roll-over of the specific counter.

3. The Power Fail Interrupt: Issued upon recognition of a power fail condition by the internal sensing logic. The power failed condition is determined by the signal on the PFAIL pin. The internal power fail signal is gated with the chip select signal to ensure that the power fail interrupt does not lock the chip out during a read or write.

#### ALARM COMPARE INTERRUPT DESCRIPTON

The alarm/time comparison interrupt is a special interrupt similar to an alarm clock wake up buzzer. This interrupt is generated when the clock time is equal to a value programmed into the alarm compare registers. Up to six bytes can be enabled to perform alarm time comparisons on the counter chain. These six bytes, or some subset thereof, would be loaded with the future time at which the interrupt will occur. Next, the appropriate bits in the Interrupt Control Register 1 are enabled or disabled (refer to detailed description of Interrupt Control Register 1). The RTC then compares these bytes with the clock time. When all the enabled compare registers equal the clock time an alarm interrupt is issued, but only if the alarm compare interrupt is enabled can the interrupt be generated externally. Each alarm compare bit in the Control Register will enable a specific byte for comparison to the clock. Disabling a compare byte is the same as setting its associated counter comparator to an "always equal" state. For example, to generate an interrupt at 3:15 AM of every day, load the hours compare with 0 3 (BCD), the minutes compare with 1 5 (BCD) and the faster counters with 0 0 (BCD), and then disable all other compare registers. So every day when the time rolls over from 3:14:59.99, an interrupt is issued. This bit may be reset by writing a one to bit D3 in the Main Status Register at any time after the alarm has been generated.

If time comparison for an individual byte counter is disabled, that corresponding RAM location can then be used as general purpose storage.

#### PERIODIC INTERRUPTS DESCRIPTION

The Periodic Flag Register contains six flags which are set by real-time generated "ticks" at various time intervals, see *Figure 5*. These flags constantly sense the periodic signals and may be used whether or not interrupts are enabled. These flags are cleared by any read or write operation performed on this register.

To generate periodic interrupts at the desired rate, the associated Periodic Interrupt Enable bit in Interrupt Control Register 0 must be set. Any combination of periodic interrupts may be enabled to operate simultaneously. Enabled periodic interrupts will now affect the Periodic Interrupt Flag in the Main Status Register.

When a periodic event occurs, the Periodic Interrupt Flag in the Main Status Register is set, causing an interrupt to be generated. The  $\mu$ P clears both flag and interrupt by writing a "1" to the Periodic Interrupt Flag. The individual flags in the periodic Interrupt Flag Register do not require clearing to cancel the interrupt.

If all periodic interrupts are disabled and a periodic interrupt is left pending (i.e., the Periodic Interrupt Flag is still set), the Periodic Interrupt Flag will still be required to be cleared to cancel the pending interrupt.

#### **POWER FAIL INTERRUPTS DESCRIPTION**

The Power Fail Status Flag in the Main Status Register monitors the state of the internal power fail signal. This flag may be interrogated by the  $\mu P$ , but it cannot be cleared, it is cleared automatically by the RTC when system power is restored. To generate an interrupt when the power fails, the Power Fail Interrupt Enable bit in Interrupt Control Register 1 is set. Although this interrupt may not be cleared, it may be masked by clearing the Power Fail Interrupt Enable bit.

## POWER FAILURE CIRCUITRY FUNCTIONAL DESCRIPTION

Since the clock must be operated from a battery when the main system supply has been turned off, the LV8573A provides circuitry to simplify design in battery backed systems. This switches over to the back up supply, and isolates itself from the host system. Figure  $\theta$  shows a simplified block diagram of this circuitry, which consists of three major sections; 1) power loss logic: 2) battery switch over logic: and 3) isolation logic.

Detection of power loss occurs when  $\overline{\text{PFAIL}}$  is low. Debounce logic provides a 30  $\mu s$  –63  $\mu s$  debounce time, which will prevent noise on the  $\overline{\text{PFAIL}}$  pin from being interpreted as a system failure. After 30  $\mu s$  –63  $\mu s$  the debounce logic times out and a signal is generated indicating that system power is marginal and is failing. The Power Fail Interrupt will then be generated.

If chip select is low when a power failure is detected, a safety circuit will ensure that if a read or write is held active continuously for greater than 30  $\mu s$  after the power fail signal is asserted, the lock-out will be forced.

The battery switch over circuitry is completely independent of the  $\overline{\text{PFAIL}}$  pin. A separate circuit compares  $V_{CC}$  to the  $V_{BB}$  voltage. As the main supply fails, the RTC will continue to operate from the  $V_{CC}$  pin until  $V_{CC}$  falls below the  $V_{BB}$  voltage. At this time, the battery supply is switched in,  $V_{CC}$  is

disconnected, and the device is now in the standby mode. If indeterminate operation of the battery switch over circuit is to be avoided, then the voltage at the  $V_{CC}$  pin must not be allowed to equal the voltage at the  $V_{BB}$  pin.

After the generation of a lock-out signal, and eventual switch in of the battery supply, the pins of the RTC will be configured as shown in Table II. Outputs that have a pull-up resistor should be connected to a voltage no greater than  $V_{\rm BB}$ .

TABLE II. Pin Isolation during a Power Failure

| Pin        | PFAIL =<br>Logic 0 | Standby Mode<br>V <sub>BB</sub> > V <sub>CC</sub> |
|------------|--------------------|---------------------------------------------------|
| CS, RD, WR | Locked Out         | Locked Out                                        |
| A0-A4      | Locked Out         | Locked Out                                        |
| D0-D7      | Locked Out         | Locked Out                                        |
| Oscillator | Not Isolated       | Not Isolated                                      |
| PFAIL      | Not Isolated       | , Not Isolated                                    |
| INTR, MFO  | Not Isolated       | Open Drain                                        |

The Interrupt Power Fail Operation bit in the Real-Time Mode Register determines whether or not the interrupts will continue to function after a power fail event.

As power returns to the system, the battery switch over circuit will switch back to  $V_{CC}$  power as soon as it becomes greater than the battery voltage. The chip will remain in the locked out state as long as  $\overline{\text{PFAIL}}\!=\!0$ . When  $\overline{\text{PFAIL}}\!=\!1$  the chip is unlocked, but only after another 30  $\mu s$  min  $\longrightarrow$  63  $\mu s$  max debounce time. The system designer must ensure that his system is stable when power has returned.

The power fail circuitry contains active linear circuitry that draws supply current from  $V_{CC}$ . In some cases this may be undesirable, so this circuit can be disabled by masking the power fail interrupt. The power fail input can perform all lock-out functions previously mentioned, except that no ex-



TL/F/11418-11

FIGURE 6. System-Battery Switchover (Upper Left), Power Fail and Lock-Out Circuits (Lower Right)

ternal interrupt will be issued. Note that the linear power fail circuitry is switched off automatically when using  $V_{BB}$  in standby mode.

## INITIAL POWER ON DETECT AND POWER FAIL TIME SAVE

There are two other functions provided on the LV8573A to ease power supply control. These are an initial Power On detect circuit, which also can be used as a time keeping failure detect, and a time save on power failure.

On initial power up the Oscillator Fail Flag will be set to a one and the real time clock start bit reset to a zero. This indicates that an oscillator fail event has occurred, and time keeping has failed.

The Oscillator Fail flag will not be reset until the real-time clock is started. This allows the system to discriminate between an initial power-up and recovery from a power failure. If the battery backed mode is selected, then bit D6 of the Periodic Flag Register must be written low. This will not affect the contents of the Oscillator Fail Flag.

To relieve CPU overhead for saving time upon power failure, the Time Save Enable bit is provided to do this automatically. (See also Reading the Clock: Latched Read.) The Time Save Enable bit, when set, causes the Time Save RAM to follow the contents of the clock. This bit can be reset by software, but if set before a power failure occurs, it will automatically be reset when the clock switches to the battery supply (not when a power failure is detected by the PFAIL pin). Thus, writing a one to the Time Save bit enables both a software write or power fail write.

#### SINGLE POWER SUPPLY APPLICATIONS

The LV8573A can be used in a single power supply application. To achieve this, the  $V_{BB}$  pin must be connected to ground, and the power connected to  $V_{CC}$ . The Oscillator Failed/Single Supply bit in the Periodic Flag Register should be set to a logic 1, which will disable the oscillator battery reference circuit. The power fail interrupt should also be disabled. This will turn off the linear power fail detection circuits, and will eliminate any quiescent power drawn through these circuits.

#### **DETAILED REGISTER DESCRIPTION**

There are 5 external address bits: Thus, the host microprocessor has access to 28 locations at one time. An internal switching scheme provides a total of 30 locations.

The only register that does not get switched is the Main Status Register. It contains the register select bit as well as status information.

A memory map is shown in *Figure 2* and register addressing in Table III. They show the name, address and page locations for the LV8573A.

#### TABLE III. Register/Counter/RAM Addressing for LV8573A

| Addressing for LV8573A |                   |                                 |  |
|------------------------|-------------------|---------------------------------|--|
| A0-4                   | RS<br>(Note 1)    | Description                     |  |
| CONT                   | CONTROL REGISTERS |                                 |  |
| 00                     | X                 | Main Status Register            |  |
| 01                     | . 0               | N/A                             |  |
| 02                     | 0                 | N/A                             |  |
| 03                     | 0 .               | Periodic Flag Register          |  |
| 04                     | 0                 | Time Save Control Register      |  |
| 01                     | 1 1               | Real Time Mode Register         |  |
| 02                     | 1                 | Output Mode Register            |  |
| 03                     | 1                 | Interrupt Control Register 0    |  |
| 04                     | 1                 | Interrupt Control Register 1    |  |
| COU                    | NTERS (C          | LOCK CALENDAR)                  |  |
| 05                     | X                 | 1/100, 1/10 Seconds (0-99)      |  |
| 06                     | х                 | Seconds (0-59)                  |  |
| 07                     | х                 | Minutes (0-59)                  |  |
| 08                     | Х                 | Hours (1-12, 0-23)              |  |
| 09                     | X                 | Days of Month (1-28/29/30/31)   |  |
| 0A .                   | X                 | Months (1-12)                   |  |
| 0B                     | . X               | Years (0-99)                    |  |
| 0C                     | Х                 | RAM                             |  |
| : 0D                   | Х                 | D0, D1 bits only                |  |
| 0E                     | X                 | Day of Week (1-7)               |  |
| OF                     | X                 | N/A                             |  |
| 10                     | Χ                 | N/A                             |  |
| 11                     | X .               | N/A                             |  |
| 12                     | X                 | N/A                             |  |
| TIME                   | COMPAR            | RERAM                           |  |
| 13                     | Х                 | Sec Compare RAM (0-59)          |  |
| 14                     | x                 | Min Compare RAM (0-59)          |  |
| 15                     | X                 | Hours Compare RAM (1-12, 0-23)  |  |
| 16                     | X                 | DOM Compare RAM (1-28/29/30/31) |  |
| 17                     | X                 | Months Compare RAM (1-12)       |  |
| 18                     | X                 | DOW Compare RAM (1-7)           |  |
| TIME                   | TIME SAVE RAM     |                                 |  |
| 19                     | Χ                 | Seconds Time Save RAM           |  |
| 1A                     | ×                 | Minutes Time Save RAM           |  |
| 1B                     | x                 | Hours Time Save RAM             |  |
| 1C                     | X                 | Day of Month Time Save RAM      |  |
| 1D                     | Х                 | Months Time Save RAM            |  |
| 1E                     | 1                 | RAM                             |  |
| 1F                     | x                 | RAM/Test Mode Register          |  |
| 111.                   | ^_                | TITUTE TOST WIGGO FEGURATOR     |  |

Note 1: RS—Register Select (Bit D6 of Main Status Register)

#### **MAIN STATUS REGISTER**



TL/F/11418-12

The Main Status Register is always located at address 0 regardless of the register block selected.

D0: This read only bit is a general interrupt status bit that is taken directly from the interrupt pins. The bit is a one when an interrupt is pending on either the NTR pin or the MFO pin (when configured as an interrupt). This is unlike D3 which can be set by an internal event but may not cause an interrupt. This bit is reset when the interrupt status bits in the Main Status Register are cleared.

D1-D3: These three bits of the Main Status Register are the main interrupt status bits. Any bit may be a one when any of the interrupts are pending. Once an interrupt is asserted the  $\mu P$  will read this register to determine the cause. These interrupt status bits are not reset when read. Except for D1, to reset an interrupt a one is written back to the corresponding bit that is being tested. D1 is reset whenever the  $\overline{PFAIL}$  pin = logic 1. This prevents loss of interrupt status when reading the register in a polled mode. D1 and D3 are set regardless of whether these interrupts are masked or not by bits D6 and D7 of Interrupt Control Registers 0 and 1.

D4, D5 and D7: General purpose RAM bits.

**D6:** Bit D6 controls the register block to be accessed (see memory map).

#### PERIODIC FLAG REGISTER



TL/F/11418-13

The Periodic Flag Register has the same bit for bit correspondence as Interrupt Control Register 0 except for D6 and D7. For normal operation (i.e., not a single supply application) this register must be written to on initial power up or after an oscillator fail event. D0–D5 are read only bits, D6 and D7 are read/write.

**D0-D5:** These bits are set by the real time rollover events: (Time Change = 1). The bits are reset when the register is read and can be used as selective data change flags.

**D6:** This bit performs a dual function. When this bit is read, a one indicates that an oscillator failure has occurred and the

time information may have been lost. Some of the ways an oscillator failure can be caused are: failure of the crystal, shorting OSC IN or OSC OUT to GND or  $V_{CC}$ , removal of crystal, removal of battery when in the battery backed mode (when a "0" is written to D6), lowering the voltage at the  $V_{BB}$  pin to a value less than 2.2V when in the battery backed mode. Bit D6 is automatically set to 1 on initial power-up or an oscillator fail event. The oscillator fail flag is reset by writing a one to the clock start/stop bit in the Real Time Mode Register, with the crystal oscillating.

When D6 is written to, it defines whether the TCP is being used in battery backed (normal) or in a single supply mode application. When set to a one this bit configures the TCP for single power supply applications. This bit is automatically set on initial power-up or an oscillator fail event. When set, D6 disables the oscillator reference circuit. The result is that the oscillator is referenced to  $V_{CC}$ . When a zero is written to D6 the oscillator reference is enabled, thus the oscillator is referenced to  $V_{BB}$ . This allows operation in standard battery standby applications.

At initial power on, if the LV8573A is going to be programmed for battery backed mode, the  $V_{BB}$  pin should be connected to a potential in the range of 2.2V to  $V_{CC}-0.4V$ .

For single supply mode operation, the  $V_{BB}$  pin should be connected to GND and the  $\overline{PFAIL}$  pin connected to  $V_{CC}$ .

D7: Writing a one to this bit enables the test mode register at location 1F (see Table III). This bit should be forced to zero during initialization for normal operation. If the test mode has been entered, clear the test mode register before leaving test mode. (See separate test mode application note for further details.)

#### TIME SAVE CONTROL REGISTER



TL/F/11418-14

D0-D5: General purpose RAM bits.

D6: Not Available, appears as logic 0 when read.

D7: Time Save Enable bit controls the loading of real-time-clock data into the Time Save RAM. When a one is written to this bit the Time Save RAM will follow the corresponding clock registers, and when a zero is written to this bit the time in the Time Save RAM is frozen. This eliminates any synchronization problems when reading the clock, thus negating the need to check for a counter rollover during a read cycle.

This bit must be set to a one prior to power failing to enable the Time Save feature. When the power fails this bit is automatically reset and the time is saved in the Time Save RAM.

# Functional Description (Continued)

**REAL TIME MODE REGISTER** 



D0-D1: These are the leap year counter bits. These bits are written to set the number of years from the previous leap year. The leap year counter increments on December 31st and it internally enables the February 29th counter state. This method of setting the leap year allows leap year to occur whenever the user wishes to, thus providing flexibility in implementing Japanese leap year function.

| LY1 | LYO | Leap Year<br>Counter   |
|-----|-----|------------------------|
| 0   | 0   | Leap Year Current Year |
| 0   | 1   | Leap Year Last Year    |
| . 1 | 0 . | Leap Year 2 Years Ago  |
| 1   | 1   | Leap Year 3 Years Ago  |

D2: The count mode for the hours counter can be set to either 24 hour mode or 12 hour mode with AM/PM indicator. A one will place the clock in 12 hour mode.

D3: This bit is the master Start/Stop bit for the clock. When a one is written to this bit the real time counter's prescaler and counter chain are enabled. When this bit is reset to zero the contents of the real time counter is stopped. When the RTC is initially powered up this bit will be held at a logic 0 until the oscillator starts functioning correctly after which this bit may be modified. If an oscillator fail event occurs, this bit will be reset to logic 0.

**D4:** This bit controls the operation of the interrupt output in standby mode. If set to a one it allows Alarm, Periodic, and Power Fail interrupts to be functional in standby mode. Note that the MFO pin is configured as open drain in standby mode.

If bit D4 is set to a zero then the interrupt control register and the periodic interrupt flag will be reset when the RTC enters the standby mode. They will have to be re-configured when system (V<sub>CC</sub>) power is restored.

D5-D7: General purpose RAM bits.

#### **OUTPUT MODE REGISTER**



D0-D6: General purpose RAM bits.

**D7:** This bit is used to program the signal appearing at the MFO output, as follows:

| D7 | MFO Output Signal           |
|----|-----------------------------|
| 0  | Power Fail Interrupt        |
| 1  | Buffered Crystal Oscillator |

#### **INTERRUPT CONTROL REGISTER 0**



TL/F/11418-17

D0-D5: These bits are used to enable one of the selected periodic interrupts by writing a one into the appropriate bit. These interrupts are issued at the rollover of the clock. For example, the minutes interrupt will be issued whenever the minutes counter increments. In all likelihood the interrupt will be enabled asynchronously with the real time change. Therefore, the very first interrupt will occur in less than the periodic time chosen, but after the first interrupt all subsequent interrupts will be spaced correctly. These interrupts are useful when minute, second, real time reading, or task switching is required. When all six bits are written to a 0 this disables periodic interrupts from the Main Status Register and the interrupt pin.

D6 and D7: General purpose RAM.

#### **INTERRUPT CONTROL REGISTER 1**



TI /F/11418-18

D0-D5: Each of these bits are enable bits which will enable a comparison between an individual clock counter and its associated compare RAM. If any bit is a zero then that clock-RAM comparator is set to the "always equal" state and the associated TIME COMPARE RAM byte can be used as general purpose RAM. However, to ensure that an alarm interrupt is not generated at bit D3 of the Main Status Register, all bits must be written to a logic zero.

**D6:** In order to generate an external alarm compare interrupt to the  $\mu P$  from bit D3 of the Main Status Register, this bit must be written to a logic 1.

D7: The MSB of this register is the enable bit for the Power Fail Interrupt. When this bit is set to a one an interrupt will be generated to the  $\mu P$  when a  $V_{BB} > V_{CC}$ .

| D7                                                                       | D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D5                                                            | D4                                                                                 | D3                                                                                        | D2                                                | D1                      | D0                                             | 1. Reset by                                         |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------|------------------------------------------------|-----------------------------------------------------|
| ain Status F<br>R/W                                                      | Register PS = 2<br>R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W                                                           | R/W                                                                                | юн<br><b>R/W¹</b> ′                                                                       | R/W1                                              | R <sup>2</sup>          | R3                                             | writing                                             |
| RAM                                                                      | Register<br>Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RAM                                                           | RAM                                                                                | Alarm<br>Interrupt                                                                        | Periodic<br>Interrupt                             | Power Fail<br>Interrupt | Interrupt<br>Status                            | 1 to bit.<br>2. Set/reset to<br>voltage at          |
| A. W. A                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                                                    |                                                                                           |                                                   |                         |                                                | PFAIL pin. 3. Reset whe all pending interrupts      |
| eriodic Flag                                                             | Register PS =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 RS =                                                        | = 0 Addr                                                                           | ess = 03H                                                                                 |                                                   |                         |                                                | are remove                                          |
| R/W                                                                      | R/W <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R <sup>5</sup>                                                | R <sup>5</sup>                                                                     | R5                                                                                        | R5                                                | . H2                    | R5                                             | 4. Read Osc                                         |
| Test<br>Mode                                                             | Osc. Fail/<br>Single Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 ms<br>Flag                                                  | 10 ms<br>Flag                                                                      | 100 ms<br>Flag                                                                            | Seconds<br>Flag                                   | 10 Second<br>Flag       | Minute<br>Flag                                 | Write 0 Ba<br>Backed Mo<br>Write 1 Sir              |
| , , ,                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |                                                                                    |                                                                                           |                                                   |                         | .,                                             | Supply Mo<br>5. Reset by<br>positive ed<br>of read. |
| me Save Co                                                               | ontroi Reaister                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PS = 0                                                        | HS = U A001                                                                        | ress = U4H                                                                                |                                                   |                         |                                                |                                                     |
| me Save Co<br>Time Save<br>Enable                                        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PS = 0                                                        | RS = 0 Addi                                                                        | RAM                                                                                       | RAM                                               | RAM                     | RAM                                            | All Bits R/W                                        |
| Time Save<br>Enable                                                      | T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RAM                                                           | RAM                                                                                |                                                                                           |                                                   | RAM                     | RAM                                            | All Bits R/W                                        |
| Time Save<br>Enable                                                      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RAM                                                           | RAM                                                                                | RAM                                                                                       |                                                   | RAM Leap Year MSB       | RAM Leap Year LSB                              | ]<br>]                                              |
| Time Save<br>Enable<br>eal Time Mo                                       | N/A  ode Register PS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RAM<br>S = 0 R                                                | RAM S = 1 A Interrupt EN on Back-Up                                                | RAM  ddress = 01H  Clock                                                                  | 12/ <u>24</u> Hr.                                 | Leap Year               | Leap Year                                      | All Bits R/W                                        |
| Time Save<br>Enable<br>eal Time Mo                                       | N/A  ode Register PS  RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RAM<br>S = 0 R                                                | RAM S = 1 A Interrupt EN on Back-Up                                                | RAM  ddress = 01H  Clock  Start/Stop                                                      | 12/ <u>24</u> Hr.                                 | Leap Year               | Leap Year                                      | All Bits R/W                                        |
| Time Save Enable eal Time Mc RAM  utput Mode  MFO as Crystal             | N/A  Property of the second of | RAM $S = 0 R$ RAM $0 RS = 0$                                  | RAM  S = 1 A  Interrupt EN on Back-Up  = 1 Addr                                    | RAM  ddress = 01H  Clock Start/Stop  ress = 02H                                           | 12/ <del>24</del> Hr.<br>Mode                     | Leap Year<br>MSB        | Leap Year<br>LSB                               | ]                                                   |
| Time Save Enable eal Time Mc RAM  utput Mode  MFO as Crystal             | N/A  Definition of the second  | RAM $S = 0 R$ RAM $0 RS = 0$                                  | RAM  S = 1 A  Interrupt EN on Back-Up  1 Addr                                      | RAM  ddress = 01H  Clock Start/Stop  ess = 02H  RAM                                       | 12/ <del>24</del> Hr.<br>Mode                     | Leap Year<br>MSB        | Leap Year<br>LSB                               | All Bits R/W                                        |
| Time Save Enable eal Time Mc RAM  Itput Mode MFO as Crystal  terrupt Con | N/A  Definition of the second  | RAM  S = 0 R  RAM  O RS =  RAM  PS = 0  1 ms Interrupt Enable | RAM  S = 1 A  Interrupt EN on Back-Up  = 1 Addr  RAM  RS = 1  10 ms Interrupt      | RAM  ddress = 01H  Clock Start/Stop  ess = 02H  RAM  Address = 0  100 ms Interrupt        | 12/24 Hr. Mode  RAM  3H  Seconds Interrupt Enable | Leap Year<br>MSB<br>RAM | Leap Year<br>LSB<br>RAM<br>Minute<br>Interrupt | All Bits R/W                                        |
| Time Save Enable eal Time Mc RAM  Itput Mode MFO as Crystal  terrupt Con | N/A  Dide Register PS  RAM  Register PS =  RAM  Atrol Register 0  RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RAM  S = 0 R  RAM  O RS =  RAM  PS = 0  1 ms Interrupt Enable | RAM  S = 1 A  Interrupt EN on Back-Up  1 Addr  RAM  RS = 1  10 ms Interrupt Enable | RAM  ddress = 01H  Clock Start/Stop  ess = 02H  RAM  Address = 0  100 ms Interrupt Enable | 12/24 Hr. Mode  RAM  3H  Seconds Interrupt Enable | Leap Year<br>MSB<br>RAM | Leap Year<br>LSB<br>RAM<br>Minute<br>Interrupt | All Bits R/W                                        |

# **Application Hints**

Suggested Initialization Procedure for LV8573A in Battery Backed Applications that use the  $\rm V_{BB}$  Pin

Control and Status Register Address Rit Man

- Enter the test mode by writing a 1 to bit D7 in the Periodic Flag Register.
- 2. Write zero to the RAM/TEST mode Register located in page 0, address HEX 1F.
- 3. Leave the test mode by writing a 0 to bit D7 in the Periodic Flag Register. Steps 1, 2, 3 guarantee that if the test mode had been entered during power on (due to random pulses from the system), all test mode conditions are cleared. Most important is that the OSC Fail Disable bit is cleared. Refer to AN-589 for more information on test mode operation.
- Enter a software loop that does the following:
   Set a 3 second(approx) software counter. The crystal oscillator may take 1 second to start.
- 4.1 Write a 1 to bit D3 in the Real Time Mode Register (try to start the clock). Under normal operation, this bit can be set only if the oscillator is running. During the software loop, RAM, real time counters, output configuration, interrupt control and timer functions may be initialized.

### **Application Hints** (Continued)

5. Test bit D6 in the Periodic Flag Register:

IF a 1, go to 4.1. If this bit remains a 1 after 3 seconds, then abort and check hardware. The crystal may be defective or not installed. There may be a short at OSC IN or OSC OUT to  $V_{CC}$  or GND, or to some impedance that is less than 10 M $\Omega$ .

IF a 0, then the oscillator is running, go to step 7.

6. Write a 0 to bit D6 in the Periodic Flag Register. This action puts the clock chip in the battery backed mode. This mode can be entered only if the OSC fail flag (bit D6 of the Periodic Flag Register) is a 0. Reminder, bit D6 is a dual function bit. When read, D6 returns oscillator status. When written, D6 causes either the Battery Backed Mode, or the Single Supply Mode of operation.

The only method to ensure the chip is in the battery backed mode is to measure the waveform at the OSC OUT pin. If the battery backed mode was selected successfully, then the peak to peak waveform at OSC OUT is referenced to the battery voltage. If not in battery backed mode, the waveform is referenced to V $_{\rm CC}$ . The measurement should be made with a high impedance low capacitance probe (10  $M\Omega_{\rm L}$  10 pF oscilloscope probe or better). Typical peak to peak swings are within 0.6V of V $_{\rm CC}$  and ground respectively.

- Write a 1 to bit D7 of Interrupt Control Register 1. This action enables the PFAIL pin and associated circuitry.
- 8. Initialize the rest of the chip as needed.

## **Typical Application**



\*These components may be necessary to meet UL requirements for lithium batteries. Consult battery manufacturer.

TL/F/11418-1

# **Typical Performance Characteristics**









# CGS54C/74C2525 • CGS54CT/74CT2525 CGS54C/74C2526 • CGS54CT/74CT2526 1-to-8 Minimum Skew Clock Driver

The CGS 'C/CT2525 is a minimum skew clock driver with one input driving eight outputs specifically designed for signal generation and clock distribution applications. The '2525 is designed to distribute a single clock to eight separate receivers with low skew across all outputs during both the tpLH and tpHL transitions. The '2526 is similar to the '2525 but contains a multiplexed clock input to allow for systems with dual clock speeds or systems where a separate test clock has been implemented.

#### **Features**

- These CGS devices implement National's FACT™ family
- Ideal for signal generation and clock distribution
- Guaranteed pin to pin and part to part skew
- Multiplexed clock input ('2526)
- Guaranteed 2000V minimum ESD protection
- Symmetric output current drive of 24 mA for I<sub>OL</sub>/I<sub>OH</sub>
- 'CT has TTL-compatible inputs
- These products identical to 74AC/ACT2525 and 2526

Ordering Code: See Section 8

**Logic Symbols** 

#### **Connection Diagrams**



# **Functional Description**

On the multiplexed clock device, the SEL pin is used to determine which  $\mathsf{CK}_n$  input will have an active effect on the outputs of the circuit. When  $\mathsf{SEL}=1$ , the  $\mathsf{CK}_1$  input is selected and when  $\mathsf{SEL}=0$ , the  $\mathsf{CK}_0$  input is selected. The non-selected  $\mathsf{CK}_n$  input will not have any effect on the logical output level of the circuit. The output pins act as a single entity and will follow the state of the  $\mathsf{CK}_{IN}$  or  $\mathsf{CK}_1/\mathsf{CK}_0$  pins when either the multiplexed ('2526) or the straight ('2525) clock distribution chip is selected.

#### **Pin Description**

| Pin Names                         | Names Description    |  |  |
|-----------------------------------|----------------------|--|--|
| CKIN                              | Clock Input ('2525)  |  |  |
| CK <sub>0</sub> , CK <sub>1</sub> | Clock Inputs ('2526) |  |  |
| 00-07                             | Outputs              |  |  |
| SEL                               | Clock Select ('2526) |  |  |



# **Truth Tables**

#### '2525

| Inputs | Outputs |
|--------|---------|
| CKIN   | 01-07   |
| L      | L       |
| Н      | Н       |

#### '2526

|                 | Inputs          |     | Outputs |
|-----------------|-----------------|-----|---------|
| CK <sub>0</sub> | CK <sub>1</sub> | SEL | 01-07   |
| L               | Х               | L   | L       |
| Н               | Х               | L   | Н       |
| X               | L               | Н   | L       |
| X               | Н               | Н   | Н       |

L = Low Voltage Level

H = High Voltage Level

X = Immaterial



PDIP

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office, Pictipatore for availabili                    | ty and opcomodionor               |
|-------------------------------------------------------|-----------------------------------|
| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to $+7.0V$                  |
| DC Input Diode Current (IIK)                          |                                   |
| $V_I = -0.5V$                                         | -20 mA                            |
| $V_I = V_{CC} + 0.5V$                                 | + 0.2 mA                          |
| DC Input Voltage (V <sub>I</sub> )                    | -0.5V to V <sub>CC</sub> $+0.5$ V |
| DC Output Diode Current (IOK)                         |                                   |
| $V_O = 0.5V$                                          | −20 mA                            |
| $V_O = V_{CC} + 0.5V$                                 | + 20 mA                           |
| DC Output Voltage (VO)                                | $-0.5V$ to $V_{CC} + 0.5V$        |
| DC Output Source                                      |                                   |
| or Sink Current (I <sub>O</sub> )                     | ±50 mA                            |
| DC V <sub>CC</sub> or Ground Current                  |                                   |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 MA                            |
| Storage Temperature (TSTG)                            | -65°C to +150°C                   |
| Junction Temperature (T <sub>.1</sub> )               |                                   |
| CDIP                                                  | 175°C                             |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of CGS circuits outside databook specifications.

# Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 'C                                                 | 2.0V to 6.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 'СТ                                                | 4.5V to 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Input Voltage (V <sub>I</sub> )                    | 0V to V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Output Voltage (V <sub>O</sub> )                   | 0V to V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Operating Temperature (T <sub>A</sub> )            | The state of the s |
| CGS74C/CT                                          | -40°C to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CGS54C/CT                                          | -55°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Minimum Input Edge Rate (ΔV/Δt)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 'C Devices                                         | 1. 118 (5) (1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>CC</sub> @ 3.3V, 4.5V, 5.5V                 | 125 mV/ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Minimum Input Edge Rate (ΔV/Δt)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 'CT Devices                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>IN</sub> from 0.8V to 2.0V                  | e de la companya del companya de la companya de la companya del companya de la co |
| Vcc. @ 4.5V, 5.5V                                  | 125 mV/ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# DC Electrical Characteristics for CGS54C/74C Family Devices

|                 |                                      |                        | CGS74C                  |                      | CGS54C                              | CGS74C                          |       |                                                                                                                                        |
|-----------------|--------------------------------------|------------------------|-------------------------|----------------------|-------------------------------------|---------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> =        | + 25°C               | T <sub>A</sub> =<br>-55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units | Conditions                                                                                                                             |
|                 |                                      |                        | Тур                     |                      | mits                                |                                 |       |                                                                                                                                        |
| V <sub>IH</sub> | Minimum High Level<br>Input Voltage  | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 25 3.15 3.15         |                                     | 2.1<br>3.15<br>3.85             | ٧     | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                                                                 |
| V <sub>IL</sub> | Maximum Low Level<br>Input Voltage   | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65                 | 0.9<br>1.35<br>1.65             | V     | $V_{OUT} = 0.1V$<br>or $V_{CC} = 0.1V$                                                                                                 |
| V <sub>OH</sub> | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5      | 2.99<br>4.49<br>5.49    | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4                   | 2.9<br>4.4<br>5.4               | V     | $I_{OUT} = -50 \mu\text{A}$                                                                                                            |
|                 |                                      | 3.0<br>4.5<br>5.5      |                         | 2.56<br>3.86<br>4.86 | 2.4<br>3.7<br>4.7                   | 2.46<br>3.76<br>4.76            | V     | $\begin{tabular}{l} *V_{IN} = V_{IL} \mbox{ or } V_{IH} \\12 \mbox{ mA} \\ I_{OH} & -24 \mbox{ mA} \\ -24 \mbox{ mA} \\ \end{tabular}$ |
| V <sub>OL</sub> | Maximum Low Level<br>Output Voltage  | 3.0<br>4.5<br>5.5      | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1                   | 0.1<br>0.1<br>0.1               | ٧     | I <sub>OUT</sub> = 50 μA                                                                                                               |
|                 |                                      | 3.0<br>4.5<br>5.5      |                         | 0.36<br>0.36<br>0.36 | 0.40<br>0.50<br>0.50                | 0.44<br>0.44<br>0.44            | v     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                  |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

# DC Electrical Characteristics for CGS54C/74C Family Devices (Continued)

| Symbol          | Parameter                           |                        | CGS74C<br>T <sub>A</sub> = +25°C |      | CGS54C                           | CGS74C                          |       | Conditions                   |  |
|-----------------|-------------------------------------|------------------------|----------------------------------|------|----------------------------------|---------------------------------|-------|------------------------------|--|
|                 |                                     | V <sub>CC</sub><br>(V) |                                  |      | T <sub>A</sub> = -55°C to +125°C | T <sub>A</sub> = -40°C to +85°C | Units |                              |  |
|                 |                                     |                        | Тур                              |      | Guaranteed Lir                   | nits                            | , ,   |                              |  |
| I <sub>IN</sub> | Maximum Input<br>Leakage Current    | 5.5                    |                                  | ±0.1 | ±1.0                             | ± 1.0                           | μА    | $V_I = V_{CC}$ , GND         |  |
| lold .          | †Minimum Dynamic                    | 5.5                    |                                  |      | 50                               | 75                              | mA    | V <sub>OLD</sub> = 1.65V Max |  |
| IOHD            | Output Current                      | 5.5                    |                                  |      | -50                              | -75                             | mA    | V <sub>OHD</sub> = 3.85V Min |  |
| Icc             | Maximum Quiescent<br>Supply Current | 5.5                    |                                  | 8.0  | 80.0                             | 80.0                            | μΑ    | $V_{IN} = V_{CC}$ or GND     |  |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

Note:  $I_{IN}$  and  $I_{CC}$  @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V  $V_{CC}$ .

ICC for CGS54C @ 25°C is identical to CGS74C @ 25°C.

# DC Electrical Characteristics for CGS54CT/74CT Family Devices

|                  |                                      |                        | CGS74CT          |              | CGS54CT                              | CGS74CT      |    |                                                                                               |  |
|------------------|--------------------------------------|------------------------|------------------|--------------|--------------------------------------|--------------|----|-----------------------------------------------------------------------------------------------|--|
| Symbol           | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> = | + 25°C       | T <sub>A</sub> =<br>-55°C to + 125°C |              |    | Conditions                                                                                    |  |
|                  |                                      |                        | Тур              |              | Guaranteed Li                        |              |    |                                                                                               |  |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 4.5<br>5.5             | 1.5<br>1.5       | 2.0<br>2.0   | 2.0<br>2.0                           | 2.0<br>2.0   | ٧  | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                        |  |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage   | 4.5<br>5.5             | 1.5<br>1.5       | 0.8<br>0.8   | 0.8<br>0.8                           | 0.8<br>0.8   | ٧  | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$                                                        |  |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 4.5<br>5.5             | 4.49<br>5.49     | 4.4<br>5.4   | 4.4<br>5.4                           | 4.4<br>5.4   | ٧  | $I_{OUT} = -50 \mu\text{A}$                                                                   |  |
|                  | l<br>!                               | 4.5<br>5.5             |                  | 3.86<br>4.86 | 3.70<br>4.70                         | 3.76<br>4.76 | V  | $^*V_{\text{IN}} = V_{\text{IL}} \text{ or } V_{\text{IH}}$ $-24 \text{ mA}$ $-24 \text{ mA}$ |  |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage  | 4.5<br>5.5             | 0.001<br>0.001   | 0.1<br>0.1   | 0.1<br>0.1                           | 0.1<br>0.1   | V  | I <sub>OUT</sub> = 50 μA                                                                      |  |
| :                |                                      | 4.5<br>5.5             |                  | 0.36<br>0.36 | 0.50<br>0.50                         | 0.44<br>0.44 | V  | $^{*}V_{IN} = V_{IL} \text{ or } V_{IH}$ $^{I}_{OL} \qquad ^{24 \text{ mA}}_{24 \text{ mA}}$  |  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5                    |                  | ±0.1         | ±1.0                                 | ±1.0         | μА | $V_I = V_{CC}$ , GND                                                                          |  |
| Ісст             | Maximum I <sub>CC</sub> /Input       | 5.5                    | 0.6              | 5            | 1.6                                  | 1.5          | mA | $V_I = V_{CC} - 2.1V$                                                                         |  |
| l <sub>OLD</sub> | †Minimum Dynamic                     | 5.5                    |                  |              | 50                                   | 75           | mA | V <sub>OLD</sub> = 1.65V Max                                                                  |  |
| lohd             | Output Current                       | 5.5                    |                  |              | -50                                  | -75          | mA | V <sub>OHD</sub> = 3.85V Min                                                                  |  |
| Icc              | Maximum Quiescent<br>Supply Current  | 5.5                    |                  | 8.0          | 160.0                                | 80.0         | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                      |  |

<sup>\*</sup>All outputs loaded; thresholds on input associated with output under test.

Note: ICC for CGS54CT @ 25°C is identical to CGS74CT @ 25°C.

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

<sup>†</sup>Maximum test duration 2.0 ms, one output loaded at a time.

# **AC Electrical Characteristics**

|                                          | Parameter                                                                 |                             |            | $\begin{array}{c c} & CGS74C \\ \hline V_{CC}^* & T_A = +25^{\circ}C \\ (V) & C_L = 50 \ pF \end{array}$ |            | CGS                                                           | 554C       | CGS                                               |            |             |    |
|------------------------------------------|---------------------------------------------------------------------------|-----------------------------|------------|----------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------|------------|---------------------------------------------------|------------|-------------|----|
| Symbol                                   |                                                                           |                             |            |                                                                                                          |            | T <sub>A</sub> = -55°C<br>to +125°C<br>C <sub>L</sub> = 50 pF |            | T <sub>A</sub> = -<br>to +8<br>C <sub>L</sub> = 8 | Units      |             |    |
|                                          |                                                                           |                             |            | Min                                                                                                      | Тур        | Max                                                           | Min        | Max                                               | Min Ty     | ) Max       | 1  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Propagation Delay<br>CK to O <sub>n</sub> ('2525)                         |                             | 3.3<br>5.0 | 3.0<br>3.2                                                                                               | 6.5<br>5.0 | 11.0<br>7.8                                                   | 3.0<br>2.5 | 11.0<br>8.2                                       | 3.0<br>2.9 | 12.5<br>8.1 | ns |
| t <sub>PLH,</sub><br>t <sub>PHL</sub>    | Propagation Delay<br>CK(n) to O <sub>n</sub> ('2526)                      |                             | 3.3<br>5.0 | 3.0<br>3.6                                                                                               | 7.0<br>5.5 | 13.0<br>7.8                                                   | 1          |                                                   | 3.0<br>3.3 | 14.0<br>8.6 | ns |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Propagation Delay<br>SEL to O <sub>n</sub> ('2526)                        |                             | 3.3<br>5.0 | 3.0<br>4.0                                                                                               | 8.0<br>6.5 | 14.0<br>8.5                                                   |            |                                                   | 3.0<br>3.5 | 15.0<br>9.5 | ns |
| toshl                                    | Maximum Skew Common Edge Output-to-Output (N                              | lote 1)                     | 3.3<br>5.0 |                                                                                                          | 0.3        | 1.0                                                           |            | 1.5<br>1.0                                        |            | 1.0<br>0.7  | ns |
| toslh                                    | Variation  Maximum Skew  Common Edge  Output-to-Output (Note 1)           |                             | 3.3<br>5.0 |                                                                                                          | 0.3        | 1.0                                                           |            | 1.5<br>1.0                                        |            | 1.0         | ns |
| tost                                     | Variation  Maximum Skew Opposite Edge Output-to-Output (Note 1) Variation |                             | 5.0        | <br>                                                                                                     | 0.4        | 1.0                                                           |            | 1.5                                               |            | 1.0         | ns |
| t <sub>PV</sub>                          | Maximum Skew<br>Part-to-Part<br>Variation (Note 2)                        | 'C2525<br>'CT2525<br>'C2526 | 5.0        |                                                                                                          |            | 3.5                                                           |            | 4.0                                               |            |             | ns |
|                                          |                                                                           | 'CT2526                     | 5.0        |                                                                                                          |            | 5.0                                                           | :          |                                                   | 1, 11      |             | ns |
| t <sub>rise</sub> ,<br>t <sub>fall</sub> | Maximum<br>Rise/Fall Time<br>(20% to 80% V <sub>CC</sub> )                |                             | 5.0        |                                                                                                          |            | 3.0                                                           |            | 4.0                                               |            | 3.75        | ns |
| t <sub>rise</sub> ,<br>t <sub>fall</sub> | Maximum Rise/Fall Time (0.8V/2.0V and 2.0V/0.8V)                          |                             |            |                                                                                                          | 0.9        |                                                               | i er.      |                                                   | 1.1        |             | ns |

<sup>\*</sup>Voltage Range 3.3 is 3.3V  $\pm$ 0.3V Voltage Range 5.0 is 5.0V  $\pm$ 0.5V

Note 1: Output to-Output Skew is defined as the absolute value of the difference between the CLK to Q propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH to LOW (toSHL) or LOW to HIGH (toSLH) or in opposite directions both HL and LH (tost).

Note 2: Part-to-part skew is defined as the absolute value of the difference between the propagation delay for any outputs from device to device. The parameter is specified for a given set of conditions (i.e., capacitive load, V<sub>CC</sub>, temperature, # of outputs switching, etc.). Parameter guaranteed by design.

#### **AC Electrical Characteristics**

| •                                      | ·                                                    |                          |            | CGS74CT                                          |      | cgs  | 54CT                    | CGS                                          | 74CT |       |
|----------------------------------------|------------------------------------------------------|--------------------------|------------|--------------------------------------------------|------|------|-------------------------|----------------------------------------------|------|-------|
| Symbol                                 | Parameter                                            | V <sub>CC</sub> *<br>(V) | <br>-<br>- | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |      | to + | −55°C<br>125°C<br>50 pF | T <sub>A</sub> =<br>to +<br>C <sub>L</sub> = | 85°C | Units |
|                                        |                                                      |                          | Min        | Тур                                              | Max  | Min  | Max                     | Min                                          | Max  | - +:  |
| t <sub>PLH</sub> ,                     | Propagation Delay<br>CK to O <sub>n</sub> ('2525)    | 5.0                      | 4.6        | 6.5                                              | 9.0  |      |                         | 4.0                                          | 10.1 | ns    |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>CK(n) to O <sub>n</sub> ('2526) | 5.0                      | 5.8        | 8.5                                              | 11.1 |      |                         | 5.1                                          | 12.4 | ns    |

# **AC Electrical Characteristics (Continued)**

|                                          |                                                                   |                             | Ì                        | (   | CGS740           | T    | cgs  | 54CT                    | CGS74CT                                                      |     |      |       |
|------------------------------------------|-------------------------------------------------------------------|-----------------------------|--------------------------|-----|------------------|------|------|-------------------------|--------------------------------------------------------------|-----|------|-------|
| Symbol                                   | Parameter                                                         |                             | V <sub>CC</sub> *<br>(V) |     | \ = +2<br>L = 50 |      | to + | -55°C<br>125°C<br>50 pF | T <sub>A</sub> = -40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |     |      | Units |
|                                          |                                                                   |                             |                          | Min | Тур              | Max  | Min  | Max                     | Min                                                          | Тур | Max  |       |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Propagation Delay<br>SEL to O <sub>n</sub> ('2526)                |                             | 5.0                      | 5.1 | 8.5              | 12.4 |      |                         | 4.4                                                          |     | 14.1 | ns    |
| toshl                                    | Maximum Skew<br>Common Edge<br>Output-to-Output (N<br>Variation   | lote 1)                     | 5.0                      |     | 0.2              | 0.7  |      |                         |                                                              |     | 0.7  | ns    |
| toslh                                    | Maximum Skew<br>Common Edge<br>Output-to-Output (N<br>Variation   | lote 1)                     | 5.0                      |     | 0.2              | 0.7  |      |                         |                                                              |     | 0.7  | ns    |
| tost                                     | Maximum Skew<br>Opposite Edge<br>Output-to-Output (N<br>Variation | lote 1)                     | 5.0                      |     | 0.4              | 1.0  |      |                         |                                                              |     | 1.0  | ns    |
| t <sub>PV</sub>                          | Maximum Skew Part-to-Part Variation (Note 2)                      | AC2525<br>ACT2525<br>AC2526 | 5.0                      |     | -                | 3.5  |      |                         |                                                              |     |      | ns    |
|                                          |                                                                   | ACT2526                     | 5.0                      |     |                  | 5.0  |      |                         |                                                              |     |      | ns    |
| t <sub>rise</sub> ,<br>t <sub>fall</sub> | Maximum<br>Rise/Fall Time<br>(20% to 80% V <sub>CC</sub> )        |                             | 5.0                      |     |                  | 3.0  |      |                         |                                                              |     | 3.75 | ns    |
| t <sub>rise</sub> ,<br>t <sub>fall</sub> | Maximum<br>Rise/Fall Time<br>(0.8V/2.0V and 2.0                   | V/0.8V)                     |                          |     | 0.9              |      |      |                         |                                                              | 1.1 |      | ns    |

<sup>\*</sup>Voltage Range 5.0 is 5.0V ±0.5V

Note 1: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH to LOW (tosh) or LOW to HIGH (tosh) or in opposite directions both HL and LH (tosh).

Note 2: Part-to-part skew is defined as the absolute value of the difference between the propagation delay for any outputs from device to device. The parameter is specified for a given set of conditions (i.e., capacitive load, V<sub>CC</sub>, temperature, # of outputs switching, etc.). Parameter guaranteed by design.

# Capacitance

| Symbol          | Parameter                             | Тур                                 | Units | Conditions             |
|-----------------|---------------------------------------|-------------------------------------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance                     | 4.5                                 | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>PD</sub> | Power Dissipation Capacitance ('2525) | 820 pF-1.2 x 10 <sup>-18</sup> (f)* | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>PD</sub> | Power Dissipation Capacitance ('2526) | 820 pF-1.2 x 10 <sup>-18</sup> (f)* | pF    | V <sub>CC</sub> = 5.0V |

<sup>\*</sup>f = frequency

#### Recommended Maximum Power Dissipation (W)

| LFPM    | T <sub>A</sub> = | 25°C  | T <sub>A</sub> = | 85°C  |
|---------|------------------|-------|------------------|-------|
| 211.111 | PDIP             | SOIC  | PDIP             | SOIC  |
| 0       | 1.105            | 0.858 | 0.528            | 0.41  |
| 225     | 1.493            | 1.055 | 0.714            | 0.504 |
| 500     | 1.71             | 1.210 | 0.820            | 0.578 |



Section 4 **Linear** 



# **Section 4 Contents**

| OPERATIONAL AMPLIFIERS                                                        |       |
|-------------------------------------------------------------------------------|-------|
| LM10 Operational Amplifier and Voltage Reference                              | 4-3   |
| LM4250 Programmable Operational Amplifier                                     | 4-19  |
| LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier         | 4-27  |
| SPECIAL PURPOSE LINEAR DEVICES                                                |       |
| LM831 Low Voltage Audio Power Amplifier                                       | 4-28  |
| LM1896 Dual Power Audio Amplifier                                             | 4-40  |
| LMC555 CMOS Timer                                                             | 4-48  |
| LMC568 Low Power Phase-Locked Loop                                            | 4-51  |
| VOLTAGE REFERENCES                                                            |       |
| LM185/LM285/LM385-1.2 Micropower Voltage Reference Diodes-1.2V                | 4-84  |
| LM185/LM285/LM385-2.5 Micropower Voltage Reference Diodes-2.5V                | 4-91  |
| LM313 Reference Diode-1.2V                                                    | 4-74  |
| LM336-2.5 Reference Diode-2.5V                                                | 4-77  |
| LM4040-2.5 Precision Micropower Shunt Voltage Reference                       | 4-55  |
| VOLTAGE REGULATORS                                                            |       |
| LM78S40 Universal Switching Regulator Subsystem                               | 4-177 |
| LM150 3-Amp Adjustable Power Regulator                                        | 4-238 |
| LM317A 3-Terminal Adjustable Regulator                                        | 4-193 |
| LM317HV 3-Terminal Adjustable Regulator                                       | 4-205 |
| LM317L 3-Terminal Adjustable Regulator                                        | 4-215 |
| LM338 5-Amp Adjustable Power Regulator                                        | 4-226 |
| LM396 10-Amp Adjustable Voltage Regulator                                     | 4-250 |
| LM723 Voltage Regulator                                                       | 4-262 |
| LM2575-ADJ/LM2575HV-ADJ Simple Switcher™ 1 Amp Step-Down Switching Regulators | 4-97  |
| LM2576-ADJ Simple Switcher™ 3 Amp Step-Down Switching Regulator               | 4-109 |
| LM2577-ADJ Simple Switcher™ Step-Up Switching Regulator                       | 4-121 |
| LM2578A Switching Regulator                                                   | 4-137 |
| LMC7660 Switched Capacitor Voltage Converter                                  | 4-184 |
| LP2951 Adjustable Micropower Voltage Regulator                                | 4-151 |
| LP2952/LP2953 Adjustable Micropower Low-Dropout Linear Regulators             | 4-164 |



# LM10/LM10B(L)/LM10C(L) Operational Amplifier and Voltage Reference

2.0 mV (max)

0.7 nA (max)

20 nA (max)

0.1% (max)

0.002%/°C

2μV/°C

#### **General Description**

The LM10 series are monolithic linear ICs consisting of a precision reference, an adjustable reference buffer and an independent, high quality op amp.

The unit can operate from a total supply voltage as low as 1.1V or as high as 40V, drawing only  $270\mu A$ . A complementary output stage swings within 15 mV of the supply terminals or will deliver  $\pm 20$  mA output current with  $\pm 0.4V$  saturation. Reference output can be as low as 200 mV. Some other characteristics of the LM10 are

| input-offset | voltage |
|--------------|---------|
| input-offset | current |

■ input-bias current

■ reference regulation

■ offset-voltage drift

■ reference drift

The circuit is recommended for portable equipment and is completely specified for operation from a single power cell. In contrast, high output-drive capability, both voltage and current, along with thermal overload protection, suggest it in demanding general-purpose applications.

The device is capable of operating in a floating mode, independent of fixed supplies. It can function as a remote comparator, signal conditioner, SCR controller or transmitter for analog signals, delivering the processed signal on the same line used to supply power. It is also suited for operation in a wide range of voltage- and current-regulator applications, from low voltages to several hundred volts, providing greater precision than existing ICs.

This series is available in the three standard temperature ranges, with the commercial part having relaxed limits. In addition, a low-voltage specification (suffix "L") is available in the limited temperature ranges at a cost savings.

# **Connection and Functional Diagrams**

#### Metal Can Package (H)



TL/H/5652-1

Order Number LM10H, LM10BH, LM10CH, LM10BLH or LM10CLH See NS Package Number H08A

#### Small Outline Package (M)



TL/H/5652-17

Order Number LM10CWM or LM10CLWM See NS Package Number M14B

#### Dual-In-Line Package (N)



TL/H/5652-15

Order Number LM10CN or LM10CLN See NS Package Number N08E



# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 7)

LM10/LM10B/LM10C LM10BL/LM10CL

Total Supply Voltage 45V

′ <u>7</u>V

Differential Input Voltage (note 1) ±40V ±7V
Power Dissipation (note 2) internally limited

Power Dissipation (note 2) i Output Short-circuit Duration (note 3)

continuous

Storage-Temp. Range

-55°C to +150°C

Lead Temp. (Soldering, 10 seconds) Metal Can

300°C

Lead Temp. (Soldering, 10 seconds) DIP

260°C 215°C

Vapor Phase (60 seconds) Infrared (15 seconds)

215°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

ESD rating is to be determined.

#### **Electrical Characteristics**

 $T_J = 25^{\circ}C$ ,  $T_{MIN} \le T_J \le T_{MAX}$  (note 4) (Boldface type refers to limits over temperature range)

| Parameter                     | Conditions                                                                                                                                                                                                                                                                                                      |                                     | LM10/LM10B        |                       |                                                          | LM10C             |                      |                                      |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------|-----------------------|----------------------------------------------------------|-------------------|----------------------|--------------------------------------|
| i didinotoi                   | Contamons                                                                                                                                                                                                                                                                                                       | Min                                 | Min Typ           |                       | Min                                                      | Тур               | Max                  | Units                                |
| Input offset voltage          |                                                                                                                                                                                                                                                                                                                 |                                     | 0.3               | 2.0<br><b>3.0</b>     |                                                          | 0.5               | 4.0<br><b>5.0</b>    | mV<br>mV                             |
| Input offset current (note 5) |                                                                                                                                                                                                                                                                                                                 |                                     | 0.25              | 0.7<br><b>1.5</b>     |                                                          | 0.4               | 2.0<br><b>3.0</b>    | nA<br>.nA                            |
| Input bias current            |                                                                                                                                                                                                                                                                                                                 |                                     | 10                | 20<br><b>30</b>       |                                                          | 12                | 30<br><b>40</b>      | nA<br>nA                             |
| Input resistance              | ,                                                                                                                                                                                                                                                                                                               | 250<br><b>150</b>                   | 500               |                       | 150<br><b>115</b>                                        | 400               |                      | kΩ<br>kΩ                             |
| Large signal voltage<br>gain  | $\begin{array}{l} V_S = \pm 20V, I_{OUT} = 0 \\ V_{OUT} = \pm 19.95V \\ V_S = \pm 20V, V_{OUT} = \pm 19.4V \\ I_{OUT} = \pm 20 \text{ mA ($\pm$ 15 mA)} \\ V_S = \pm 0.6V (\textbf{0.65V}), I_{OUT} = \pm 2 \text{ mA} \\ V_{OUT} = \pm 0.4V (\pm \textbf{0.3V}), V_{\textbf{CM}} = -\textbf{0.4V} \end{array}$ | 120<br>80<br>50<br>20<br>1.5<br>0.5 | 400<br>130<br>3.0 |                       | 80<br><b>50</b><br>25<br><b>15</b><br>1.0<br><b>0.75</b> | 400<br>130<br>3.0 |                      | V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV |
| Shunt gain (note 6)           | 1.2V (1.3V) $\leq$ V <sub>OUT</sub> $\leq$ 40V,<br>R <sub>L</sub> = 1.1 k $\Omega$<br>0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 5 mA<br>1.5V $\leq$ V $+$ $\leq$ 40V, R <sub>L</sub> = 250 $\Omega$<br>0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 20 mA                                                                  | 14<br><b>6</b><br>8<br><b>4</b>     | 33<br>25          |                       | 10<br><b>6</b><br>6<br><b>4</b>                          | 33<br>25          |                      | V/mV<br>V/mV<br>V/mV<br>V/mV         |
| Common-mode rejection         | $-20V \le V_{CM} \le 19.15V$ (19V)<br>$V_{S} = \pm 20V$                                                                                                                                                                                                                                                         | 93<br><b>87</b>                     | 102               |                       | 90<br><b>87</b>                                          | 102               |                      | dB<br>dB                             |
| Supply-voltage rejection      | $-0.2V \ge V^- \ge -39V$<br>$V^+ = 1.0V (1.1V)$<br>$1.0V (1.1V) \le V^+ \le 39.8V$<br>$V^- = -0.2V$                                                                                                                                                                                                             | 90<br><b>84</b><br>96<br><b>90</b>  | 96<br>106         |                       | 87<br><b>84</b><br>93<br><b>90</b>                       | 96<br>106         |                      | dB<br>dB<br>dB<br>dB                 |
| Offset voltage drift          |                                                                                                                                                                                                                                                                                                                 |                                     | 2.0               |                       |                                                          | 5.0               |                      | μV/°C                                |
| Offset current drift          |                                                                                                                                                                                                                                                                                                                 |                                     | 2.0               |                       |                                                          | 5.0               |                      | pA/°C                                |
| Bias current drift            | T <sub>C</sub> <100°C                                                                                                                                                                                                                                                                                           |                                     | 60                |                       |                                                          | 90                |                      | pA/°C                                |
| Line regulation               | 1.2V (1.3V) \le V <sub>S</sub> \le 40V<br>0 \le I <sub>REF</sub> \le 1.0 mA, V <sub>REF</sub> = 200 mV                                                                                                                                                                                                          |                                     | 0.001             | 0.003<br><b>0.006</b> |                                                          | 0.001             | 0.008<br><b>0.01</b> | %/V<br>%/V                           |
| Load regulation               | 0≤I <sub>REF</sub> ≤1.0 mA<br>V+-V <sub>REF</sub> ≥1.0V ( <b>1.1V</b> )                                                                                                                                                                                                                                         |                                     | 0.01              | 0.1<br><b>0.15</b>    |                                                          | 0.01              | 0.15<br><b>0.2</b>   | %<br>%                               |

Electrical Characteristics  $T_J = 25^{\circ}C$ ,  $T_{MIN} \le T_J \le T_{MAX}$ , (note 4) (Boldface type refers to limits over temperature range) (Continued)

| Parameter              | Conditions LM10/                        |                   | M10/LM10 | 110/LM10B         |                   | LM10C |                   |              |
|------------------------|-----------------------------------------|-------------------|----------|-------------------|-------------------|-------|-------------------|--------------|
| raiamotei              | Conditions                              | Min               | . Тур    | Max               | Min               | Тур   | Max               | Units        |
| Amplifier gain         | 0.2V≤V <sub>REF</sub> ≤35V              | 50<br><b>23</b>   | 75       |                   | 25<br><b>15</b>   | 70    |                   | V/mV<br>V/mV |
| Feedback sense voltage |                                         | 195<br><b>194</b> | 200      | 205<br><b>206</b> | 190<br><b>189</b> | 200   | 210<br><b>211</b> | mV<br>mV     |
| Feedback current       |                                         |                   | 20       | 50<br><b>65</b>   | ,                 | 22    | 75<br><b>90</b>   | nA<br>nA     |
| Reference drift        |                                         |                   | 0.002    |                   |                   | 0.003 |                   | %/°C         |
| Supply current         |                                         |                   | 270      | 400<br><b>500</b> |                   | 300   | 500<br><b>570</b> | μΑ<br>μΑ     |
| Supply current change  | 1.2V <b>(1.3V)</b> ≤V <sub>S</sub> ≤40V |                   | 15       | 75                |                   | 15    | 75                | μΑ           |

| Parameter                        | Conditions                                                                                                                                                                  | LM10BL                             |           |                     | LM10CL                  |           |                     | Units                |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------|---------------------|-------------------------|-----------|---------------------|----------------------|
| raiametei                        | Conditions                                                                                                                                                                  | Min Typ                            |           | Max                 | Min                     | Тур       | Max                 | J.,,,,,              |
| Input offset voltage             |                                                                                                                                                                             |                                    | 0.3       | 2.0<br><b>3.0</b>   | 4.                      | 0.5       | 4.0<br><b>5.0</b>   | mV<br>mV             |
| Input offset current<br>(note 5) |                                                                                                                                                                             |                                    | 0.1       | 0.7<br><b>1.5</b>   |                         | 0.2       | 2.0<br><b>3.0</b>   | nA<br>nA             |
| Input bias current               |                                                                                                                                                                             |                                    | 10        | 20<br><b>30</b>     |                         | 12        | 30<br><b>40</b>     | nA<br>nA             |
| Input resistance                 |                                                                                                                                                                             | 250<br><b>150</b>                  | 500       |                     | 150<br><b>115</b>       | 400       |                     | kΩ<br>kΩ             |
| Large signal voltage gain        | $V_S = \pm 3.25V, I_{OUT} = 0$<br>$V_{OUT} = \pm 3.2V$<br>$V_S = \pm 3.25V, I_{OUT} = 10 \text{ mA}$                                                                        | 60<br><b>40</b><br>10              | 300<br>25 |                     | 40<br><b>25</b><br>5    | 300<br>25 |                     | V/mV<br>V/mV         |
|                                  | $V_{OUT} = \pm 2.75 \text{ V}$<br>$V_S = \pm 0.6 \text{ V}$ (0.65V), $I_{OUT} = \pm 2 \text{ mA}$<br>$V_{OUT} = \pm 0.4 \text{ V}$ ( $\pm$ 0.3V), $V_{CM} = -0.4 \text{ V}$ | 1.5<br>0.5                         | 3.0       |                     | 3<br>1.0<br><b>0.75</b> | 3.0       |                     | V/mV<br>V/mV<br>V/mV |
| Shunt gain (note 6)              | $1.5V \le V^+ \le 6.5V$ , $R_L = 500\Omega$<br>0.1 mA $\le I_{OUT} \le 10$ mA                                                                                               | 8<br><b>4</b>                      | 30        |                     | 6<br><b>4</b>           | 30        |                     | V/mV<br>V/mV         |
| Common-mode rejection            | $-3.25V \le V_{CM} \le 2.4V$ (2.25V)<br>$V_{S} = \pm 3.25V$                                                                                                                 | 89<br><b>83</b>                    | 102       | 4.1                 | 80<br><b>74</b>         | 102       |                     | dB<br>dB             |
| Supply-voltage rejection         | -0.2V≥V⁻≥-5.4V<br>V+=1.0V (1.2V)<br>1.0V (1.1V)≤V+≤6.3V<br>V==0.2V                                                                                                          | 86<br><b>80</b><br>94<br><b>88</b> | 96<br>106 |                     | 80<br>74<br>80<br>74    | 96<br>106 |                     | dB<br>dB<br>dB<br>dB |
| Offset voltage drift             |                                                                                                                                                                             |                                    | 2.0       |                     |                         | 5.0       | ** .                | μV/°C                |
| Offset current drift             |                                                                                                                                                                             | *                                  | 2.0       |                     |                         | 5.0       |                     | pA/°C                |
| Bias current drift               |                                                                                                                                                                             |                                    | 60        |                     |                         | 90        |                     | pA/°C                |
| Line regulation                  | 1.2V <b>(1.3V)</b> ≤V <sub>S</sub> ≤6.5V<br>0≤I <sub>REF</sub> ≤0.5 mA, V <sub>REF</sub> =200 mV                                                                            |                                    | 0.001     | 0.01<br><b>0.02</b> |                         | 0.001     | 0.02<br><b>0.03</b> | %/V<br>%/V           |
| Load regulation                  | $0 \le I_{REF} \le 0.5 \text{ mA}$<br>V+- $V_{REF} \ge 1.0V (1.1V)$                                                                                                         |                                    | 0.01      | 0.1<br><b>0.15</b>  |                         | 0.01      | 0.15<br><b>0.2</b>  | %<br>%               |
| Amplifier gain                   | 0.2V≤V <sub>REF</sub> ≤5.5V                                                                                                                                                 | 30<br><b>20</b>                    | 70        |                     | 20<br><b>15</b>         | 70        |                     | V/mV<br>V/mV         |

#### **Electrical Characteristics**

 $T_J = 25^{\circ}C$ ,  $T_{MIN} \le T_J \le T_{MAX}$ , (note 4) (Boldface type refers to limits over temperature range) (Continued)

| Parameter              | Conditions | LM10BL            |       |                   | . *.              | Units |                   |          |
|------------------------|------------|-------------------|-------|-------------------|-------------------|-------|-------------------|----------|
| , urumoter             | Conditions | Min               | Тур   | Max               | Min               | Тур   | Max               | Oillio   |
| Feedback sense voltage |            | 195<br><b>194</b> | 200   | 205<br><b>206</b> | 190<br><b>189</b> | 200   | 210<br><b>211</b> | mV<br>mV |
| Feedback current       |            |                   | 20    | 50<br><b>65</b>   |                   | 22    | 75<br><b>90</b>   | nA<br>nA |
| Reference drift        |            |                   | 0.002 |                   | ٠                 | 0.003 | :                 | %/°C     |
| Supply current         |            |                   | 260   | 400<br><b>500</b> |                   | 280   | 500<br><b>570</b> | μΑ<br>μΑ |

Note 1: The Input voltage can exceed the supply voltages provided that the voltage from the input to any other terminal does not exceed the maximum differential input voltage and excess dissipation is accounted for when  $V_{IN} < V^-$ .

Note 2: The maximum, operating-junction temperature is 150°C for the LM10, 100°C for the LM10B(L) and 85°C for the LM10C(L). At elevated temperatures, devices must be derated based on package thermal resistance.

Note 3: Internal thermal limiting prevents excessive heating that could result in sudden failure, but the IC can be subjected to accelerated stress with a shorted output and worst-case conditions.

Note 4: These specifications apply for  $V^- \le V_{CM} \le V^+ - 0.85V$  (1.0V), 1.2V (1.3V)  $\le V_S \le V_{MAX}$ ,  $V_{REF} = 0.2V$  and  $0 \le I_{REF} \le 1.0$  mA, unless otherwise specified:  $V_{MAX} = 40V$  for the standard part and 6.5V for the low voltage part. Normal typeface indicates 25°C limits. **Boldface type indicates limits and altered test conditions for full-temperature-range operation;** this is -55°C to 125°C for the LM10, -25°C to 85°C for the LM10B(L) and 0°C to 70°C for the LM10C(L). The specifications do not include the effects of thermal gradients ( $\tau_1 \cong 20$  ms), die heating ( $\tau_2 \cong 0.2s$ ) or package heating. Gradient effects are small and tend to offset the electrical error (see curves).

Note 5: For  $T_J > 90^{\circ}C$ ,  $I_{OS}$  may exceed 1.5 nA for  $V_{CM} = V^-$ . With  $T_J = 125^{\circ}C$  and  $V^- \le V_{CM} \le V^- + 0.1V$ ,  $I_{OS} \le 5$  nA.

Note 6: This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sup>+</sup> terminal of the IC and input common mode is referred to V<sup>-</sup> (see typical applications). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.

Note 7: Refer to RETS10X for LM10H military specifications.

#### **Definition of Terms**

Input offset voltage: That voltage which must be applied between the input terminals to bias the unloaded output in the linear region.

**Input offset current:** The difference in the currents at the input terminals when the unloaded output is in the linear region.

**Input bias current:** The absolute value of the average of the two input currents.

**Input resistance:** The ratio of the change in input voltage to the change in input current on either input with the other grounded.

Large signal voltage gain: The ratio of the specified output voltage swing to the change in differential input voltage required to produce it.

Shunt gain: The ratio of the specified output voltage swing to the change in differential input voltage required to produce it with the output tied to the V $^+$  terminal of the IC. The load and power source are connected between the V $^+$  and V $^-$  terminals, and input common-mode is referred to the V $^-$  terminal.

Common-mode rejection: The ratio of the input voltage range to the change in offset voltage between the extremes.

Supply-voltage rejection: The ratio of the specified supply-voltage change to the change in offset voltage between the extremes.

Line regulation: The average change in reference output voltage over the specified supply voltage range.

Load regulation: The change in reference output voltage from no load to that load specified.

Feedback sense voltage: The voltage, referred to V<sup>-</sup>, on the reference feedback terminal while operating in regulation

Reference amplifier gain: The ratio of the specified reference output change to the change in feedback sense voltage required to produce it.

Feedback current: The absolute value of the current at the feedback terminal when operating in regulation.

**Supply current:** The current required from the power source to operate the amplifier and reference with their outputs unloaded and operating in the linear range.

#### **Typical Performance Characteristics (Op Amp)** Offset Voltage Drift **Input Current Common Mode Limits** 15 0.5 0 V<sub>CM</sub> = V RIAS COMMON-MODE LIMITS (V) OFFSET VOLTAGE (mV) V<sub>CM</sub> = 19V\_ INPUT CURRENT (nA) 0 Vs = ±20V 2Vos < 0.1 mV -15 ام < 0.2 nA عاد = 1 nA 0.6 Vos < 0.5 m\ os < 2 nA اد An O1 > والد 0 -25 50 75 100 -25 -50 -25 -50 ٥ 25 125 -50 n 25 50 75 100 125 ٥ 25 50 75 100 TEMPERATURE (°C) TEMPERATURE (°C) TEMPERATURE (°C) Input Noise Voltage DC Voltage Gain **Transconductance** 100 130 50 OUTPUT CURRENT CHANGE (±mA) 20 120 INPUT NOISE (nV/VHZ) T<sub>A</sub> = -55°C VOLTAGE GAIN (4B) R<sub>S</sub> = 1M 10 5 Ш 100 110 2 1 Rs = 0 100 0.5 125°C 0.2 0.1 0.01 0.02 100% 0.05 10 100k 10k 16 OFFSET VOLTAGE CHANGE (±mV) FREQUENCY (Hz) LOAD RESISTANCE (Ω) **Output Saturation Output Saturation Output Saturation** Characteristics Characteristics **Characteristics** 1.0 1.0 1.0 I<sub>OUT</sub> = 20 mA 0.5 0.5 0.5 10 mA SATURATION VOLTAGE (V) ATURATION VOLTAGE (V) SATURATION VOLTAGE (V) 0.2 0.2 0.2 0.1 0.1 0.1 0.05 0.05 0.85 -1 mA... 0.02 0.02 0.02 = 0.1 mA !\_ = -0.1 mA 0.01 0.01 0.01 0.005 0.005 0.005 ±2V Vs = ±2V Ve = ±2V 0.002 0.002 0.082 TA = -55°C TA = 125°C 0.001 0.001 0 0 0.1 0.2 -0.2 -0.1 1.0 -0.8 -0.6 -0.4 -0.2 0 0.2 0.4 OFFSET VOLTAGE CHANGE (mV) OFFSET VOLTAGE CHANGE (mV) OFFSET VOLTAGE CHANGE (mV) Minimum Supply Voltage Minimum Supply Voltage Minimum Supply Voltage T\_ = 25°C FOTAL SUPPLY VOLTAGE (V) - PNP TOTAL SUPPLY VOLTAGE (V) TOTAL SUPPLY VOLTAGE (V) TA = 125°C 1.6 SAT = 1.0V 1.4 20 mA 1.2 1.2 10 mA 1.0 10 ..A

TL/H/5652-2

10 mA

-0.5

OFFSET VOLTAGE CHANGE (mV)

0.8

OFFSET VOLTAGE CHANGE (mV)

-0.1

0.8

0.8

0.3

0.1

OFFSET VOLTAGE CHANGE (mV)

-0.1 -0.2

#### Typical Performance Characteristics (Op Amp) (Continued) **Frequency Response Typical Stability Range Output Impedance** 140 120 OUTPUT IMPEDANCE (S2) 100 CAPACITIVE LOADING (F) 10~7 PHASE LAG (DEGREES) VOLTAGE GAIN (48) 80 60 10 150 40 20 PHÁSE -20 0.1 10 100 1k 10k 10 0.1 ±0.01 -0.1 -1 -10 -100 FREQUENCY (Hz) LOAD CURRENT (mA) FREQUENCY (Hz) **Comparator Response Comparator Response Time For Various Time For Various Input Overdrives Input Overdrives** Large Signal Response INPUT VOLTAGE (mV) OUTPUT VOLTAGE (V) INPUT VOLTAGE (mV) OUTPUT VOLTAGE (V) V<sub>OD</sub> = 50 mV OUTPUT VOLTAGE (±V) 3 3 50 mV 10 mV 2 2 0 0 100 50 100 1k 100k -0.2 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 -0.2 O 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 FREQUENCY (Hz) **Follower Pulse Noise Rejection Rejection Slew Limiting** Response VREF = 200 mV MAXIMUM NOISE VOLTAGE (Vp-p) 120 LINE REGULATION PSRR' OUTPUT VOLTAGE (V) NOISE REJECTION (48) ۸1.0 > REF < 80 1.0 10 0 0.1 PSRR 100 1k 100 10k TIME (ms) FREQUENCY (Hz) FREQUENCY (Hz) **Thermal Gradient Thermal Gradient** Feedback Cross-coupling **Supply Current** 0.4 REFERENCE VOLTAGE CHANGE (%) OFFSET VOLTAGE CHANGE (mV) SUPPLY CURRENT (mA) 0.1 0.05 l<sub>OUT</sub> = 20 mA V<sub>8</sub> ±20V ~50 -25 0 -20 0 20 60 -20 25 50 75 TIME (ms) TIME (ms) TEMPERATURE (°C) TL/H/5652-3

# Typical Performance Characteristics (Op Amp) (Continued)







TL/H/5652~4

# **Typical Performance Characteristics (Reference)**













# Typical Applications†† (Pin numbers are for devices in 8-pin packages)

#### **Op Amp Offset Adjustment**

Standard



**Limited Range** 



Limited Range With Boosted Reference



#### Positive Regulators†

#### Low Voltage



**Best Regulation** 



#### Zero Output



 $<sup>^{\</sup>dagger}$ Use only electrolytic output capacitors.

<sup>††</sup>Circuit descriptions available in application note AN-211.

# Typical Applications†† (Pin numbers are for devices in 8-pin packages) (Continued)

#### **Current Regulator**



**Shunt Regulator** 



**Negative Regulator** 



**Precision Regulator** 



#### **Laboratory Power Supply**



<sup>††</sup>Circuit descriptions available in application note AN-211.

# Typical Applications † † (Pin numbers are for devices in 8-pin packages) (Continued)







\*Provides Hysteresis

# Remote Amplifier



# Remote Thermocouple Amplifier



††Circuit descriptions available in application note AN-211.



# Typical Applications †† (Pin numbers are for devices in 8-pin packages) (Continued)

#### Thermocouple Transmitter

# CHROMEL ALUMEL PROBE 2 2 7 1 4 200°C≤Tp≤700°C 1 mA≤louт≤5 mA †Gain Trim

#### Logarithmic Light Sensor



#### **Battery-level Indicator**

JUNCTION COMP



#### **Battery-threshold Indicator**



#### Single-cell Voltage Monitor



#### **Double-ended Voltage Monitor**



<sup>††</sup>Circuit descriptions available in application note AN-211.

# Typical Applications †† (Pin numbers are for devices in 8-pin packages) (Continued)



#### Light Meter



#### Microphone Amplifier



††Circuit descriptions available in application note AN-211.

# Typical Applications †† (Pin numbers are for devices in 8-pin packages) (Continued)

#### **Isolated Voltage Sensor**



#### **Light-level Controller**



TL/H/5652-12

# **Application Hints**

With heavy amplifier loading to  $V^-$ , resistance drops in the  $V^-$  lead can adversely affect reference regulation. Lead resistance can approach  $1\Omega$ . Therefore, the common to the reference circuitry should be connected as close as possible to the package.

<sup>††</sup>Circuit descriptions available in application note AN-211.







# LM4250/LM4250C Programmable Operational Amplifier

# **General Description**

The LM4250 and LM4250C are extremely versatile programmable monolithic operational amplifiers. A single external master bias current setting resistor programs the input bias current, input offset current, quiescent power consumption, slew rate, input noise, and the gain-bandwidth product. The device is a truly general purpose operational amplifier.

The LM4250C is identical to the LM4250 except that the LM4250C has its performance guaranteed over a 0°C to +70°C temperature range instead of the -55°C to +125°C temperature range of the LM4250.

#### **Features**

- ±1V to ±18V power supply operation
- 3 nA input offset current
- Standby power consumption as low as 500 nW
- No frequency compensation required
- Programmable electrical characteristics
- Offset voltage nulling capability
- Can be powered by two flashlight batteries
- Short circuit protection

# **Connection Diagrams**

#### Metal Can Package



Top View

#### Dual-In-Line Package



# **Ordering Information**

| Temperatur                                                                                                               | Temperature Range                          |                        |                   |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------|-------------------|--|--|--|
| $\begin{array}{c} \text{Military} \\ -55^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \end{array}$ | Commercial<br>0°C ≤ T <sub>A</sub> ≤ +70°C | Package                | Package<br>Number |  |  |  |
|                                                                                                                          | LM4250CN                                   | 8-Pin<br>Molded DIP    | N08E              |  |  |  |
|                                                                                                                          | LM4250CM                                   | 8-Pin<br>Surface Mount | M08E              |  |  |  |
| LM4250J<br>LM4250J-MIL                                                                                                   | LM4250CJ                                   | 8-Pin<br>Ceramic DIP   | J08E              |  |  |  |
| LM4250H<br>LM4250H-MIL                                                                                                   | LM4250CH                                   | 8-Pin<br>Metal Can     | H08C              |  |  |  |

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. (Note 2)

|                                                          | LM4250                                     | LM4250C                                   |
|----------------------------------------------------------|--------------------------------------------|-------------------------------------------|
| Supply Voltage                                           | ± 18V                                      | ±18V                                      |
| Operating Temp. Range                                    | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | $0^{\circ}C \leq T_{A} \leq +70^{\circ}C$ |
| Differential Input Voltage                               | ±30V                                       | ±30V                                      |
| Input Voltage (Note 1)                                   | ±15V                                       | ±15V                                      |
| I <sub>SFT</sub> Current                                 | 150 nA                                     | 150 nA                                    |
| Output Short Circuit Duration                            | Continuous                                 | Continuous                                |
| T <sub>.IMAX</sub>                                       |                                            |                                           |
| H-Package                                                | 150°C                                      | 100°C                                     |
| N-Package                                                |                                            | 100°C                                     |
| J-Package                                                | 150°C                                      | 100°C                                     |
| M-Package                                                |                                            | 100°C                                     |
| Power Dissipation at T <sub>A</sub> = 25°C               |                                            |                                           |
| H-Package (Still Air)                                    | 500 mW                                     | 300 mW                                    |
| (400 LF/Min Air Flow)                                    | 1200 mW                                    | 1200 mW                                   |
| N-Package                                                |                                            | 500 mW                                    |
| J-Package                                                | 1000 mW                                    | 600 mW                                    |
| M-Package                                                | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,    | 350 mW                                    |
| Thermal Resistance (Typical) $\theta_{\text{JA}}$        |                                            |                                           |
| H-Package (Still Air)                                    | 165°C/W                                    | 165°C/W                                   |
| (400 LF/Min Air Flow)                                    | 65°C/W                                     | 65°C/W                                    |
| N-Package                                                |                                            | 130°C/W                                   |
| J-Package                                                | 108°C/W                                    | 108°C/W                                   |
| M-Package                                                | 755 57 11                                  | 190°C/W                                   |
|                                                          |                                            |                                           |
| (Typical) $	heta_{\sf JC}$                               |                                            |                                           |
| H-Package                                                | 21°C/W                                     | 21°C/W                                    |
| Storage Temperature Range<br>Information<br>Line Package | -65°C to +150°C                            | -65°C to +150°C                           |
| rine (40 accepts)                                        | 0000                                       |                                           |

Soldering In

Dual-In-Li

Soldering (10 seconds)

Small Outline Package

Vapor Phase (60 seconds) Infrared (15 seconds)

260°C

215°C 220°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

ESD tolerance (Note 3)

Note 1: For supply voltages less than ±15V, the absolute maximum input voltage is equal to the supply voltage.

Note 2: Refer to RETS4250X for military specifications.

Note 3: Human body model, 1.5 k $\Omega$  in series with 100 pF.

# **Resistor Biasing**

#### Set Current Setting Resistor to V-

| I <sub>SET</sub> |         |         |         |         |         |  |
|------------------|---------|---------|---------|---------|---------|--|
| ٧s               | 0.1 μΑ  | 0.5 μΑ  | 1.0 μΑ  | 5 μΑ    | 10 μΑ   |  |
| ±1.5V            | 25.6 MΩ | 5.04 MΩ | 2.5 ΜΩ  | 492 kΩ  | 244 kΩ  |  |
| ±3.0V            | 55.6 MΩ | 11.0 MΩ | 5.5 MΩ  | 1.09 MΩ | 544 kΩ  |  |
| ±6.0V            | 116 MΩ  | 23.0 ΜΩ | 11.5 MΩ | 2.29 ΜΩ | 1.14 ΜΩ |  |
| ±9.0V            | 176 MΩ  | 35.0 MΩ | 17.5 MΩ | 3.49 MΩ | 1.74 ΜΩ |  |
| ±12.0V           | 236 ΜΩ  | 47.0 MΩ | 23.5 MΩ | 4.69 MΩ | 2.34 ΜΩ |  |
| ±15.0V           | 296 ΜΩ  | 59.0 MΩ | 29.5 MΩ | 5.89 MΩ | 2.94 ΜΩ |  |

| Electrical Characteristics LM4250 | $(-55^{\circ}C \le T_A \le +125^{\circ}C$ unless otherwise specified.) $T_A = T_J$ |
|-----------------------------------|------------------------------------------------------------------------------------|
|-----------------------------------|------------------------------------------------------------------------------------|

|                                | Conditions                                                                                                 | $V_S = \pm 1.5V$        |              |                          |                |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------|--------------|--------------------------|----------------|--|
| Parameter                      |                                                                                                            | I <sub>SET</sub> = 1 μA |              | I <sub>SET</sub> = 10 μA |                |  |
| ·                              |                                                                                                            | Min                     | Max          | Min                      | Max            |  |
| V <sub>OS</sub>                | $R_S \leq 100 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$                                                |                         | 3 mV         |                          | 5 mV           |  |
| los                            | T <sub>A</sub> = 25°C                                                                                      |                         | 3 nA         |                          | 10 nA          |  |
| bias                           | T <sub>A</sub> = 25°C                                                                                      | ,                       | 7.5 nA       |                          | 50 nA          |  |
| Large Signal Voltage<br>Gain   | $R_L = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$<br>$V_O = \pm 0.6\text{V}, R_L = 10 \text{ k}\Omega$ | 40k                     |              | 50k                      |                |  |
| Supply Current                 | T <sub>A</sub> = 25°C                                                                                      |                         | 7.5 μΑ       |                          | 80 μΑ          |  |
| Power Consumption              | T <sub>A</sub> = 25°C                                                                                      |                         | 23 μW        |                          | 240 μW         |  |
| V <sub>OS</sub>                | $R_S \le 100  k\Omega$                                                                                     |                         | 4 mV         |                          | 6 mV           |  |
| los .                          | $T_A = +125^{\circ}C$<br>$T_A = -55^{\circ}C$                                                              |                         | 5 nA<br>3 nA |                          | 10 nA<br>10 nA |  |
| l <sub>bias</sub>              |                                                                                                            |                         | 7.5 nA       |                          | 50 nA          |  |
| Input Voltage Range            |                                                                                                            | ±0.6V                   |              | ±0.6V                    |                |  |
| Large Signal Voltage<br>Gain   | $V_O = \pm 0.5 V$ , $R_L = 100 \text{ k}\Omega$<br>$R_L = 10 \text{ k}\Omega$                              | 30k                     |              | 30k                      |                |  |
| Output Voltage Swing           | $R_{L} = 100 \text{ k}\Omega$ $R_{L} = 10 \text{ k}\Omega$                                                 | ±0.6V                   |              | ±0.6V                    |                |  |
| Common Mode Rejection Ratio    | R <sub>S</sub> ≤ 10 kΩ                                                                                     | 70 dB                   |              | 70 dB                    |                |  |
| Supply Voltage Rejection Ratio | R <sub>S</sub> ≤ 10 kΩ                                                                                     | 76 dB                   | 1            | 76 dB                    |                |  |
| Supply Current                 | •                                                                                                          |                         | 8 μΑ         |                          | 90 μA          |  |
| Power Consumption              |                                                                                                            |                         | 24 μW        |                          | 270 μW         |  |

| • •                            | Conditions                                                                                                | V <sub>S</sub> = ±15V   |               |                          |                |
|--------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|---------------|--------------------------|----------------|
| Parameter                      |                                                                                                           | i <sub>SET</sub> = 1 μA |               | I <sub>SET</sub> = 10 μA |                |
|                                | ·                                                                                                         | Min :                   | Max           | Min                      | Max            |
| Vos                            | $R_S \le 100 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$                                                |                         | 3 mV          |                          | 5 mV           |
| los                            | T <sub>A</sub> = 25°C                                                                                     |                         | 3 nA          |                          | 10 nA          |
| I <sub>bias</sub>              | T <sub>A</sub> = 25°C                                                                                     | ,                       | 7.5 nA        |                          | 50 nA          |
| Large Signal Voltage<br>Gain   | $R_L = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$<br>$V_O = \pm 10\text{V}, R_L = 10 \text{ k}\Omega$ | 100k                    |               | 100k                     |                |
| Supply Current                 | T <sub>A</sub> = 25°C                                                                                     |                         | 10 μΑ         |                          | 90 μΑ          |
| Power Consumption              | T <sub>A</sub> = 25°C                                                                                     |                         | 300 μW        |                          | 2.7 mW         |
| Vos                            | R <sub>S</sub> ≤ 100 kΩ                                                                                   |                         | 4 mV          |                          | 6 mV           |
| los                            | $T_A = +125^{\circ}C$<br>$T_A = -55^{\circ}C$                                                             |                         | 25 nA<br>3 nA |                          | 25 nA<br>10 nA |
| l <sub>bias</sub>              |                                                                                                           |                         | 7.5 nA        |                          | 50 nA          |
| Input Voltage Range            |                                                                                                           | ± 13.5V                 |               | ±13.5V                   |                |
| Large Signal Voltage<br>Gain   | $V_O = \pm 10V, R_L = 100 \text{ k}\Omega$<br>$R_L = 10 \text{ k}\Omega$                                  | 50k                     |               | 50k                      |                |
| Output Voltage Swing           | $R_L = 100 \text{ k}\Omega$<br>$R_L = 10 \text{ k}\Omega$                                                 | ±12V                    |               | ±12V                     |                |
| Common Mode Rejection Ratio    | R <sub>S</sub> ≤ 10 kΩ                                                                                    | 70 dB                   |               | 70 dB                    |                |
| Supply Voltage Rejection Ratio | $R_S \le 10 \text{ k}\Omega$                                                                              | 76 dB                   | i             | 76 dB                    |                |
| Supply Current                 |                                                                                                           |                         | 11 μΑ         |                          | 100 μΑ         |
| Power Consumption              |                                                                                                           |                         | 330 μW        |                          | 3 mW           |

Output Voltage Swing

**Supply Current** 

Power Consumption

Common Mode Rejection Ratio

Supply Voltage Rejection Ratio

|                                |                                                                                                            | V <sub>S</sub> = ±1.5V  |        |                          |        |
|--------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------|--------|--------------------------|--------|
| Parameter                      | Conditions                                                                                                 | ISET                    | = 1 μΑ | I <sub>SET</sub> =       | 10 μΑ  |
|                                |                                                                                                            | Min                     | Max    | Min                      | Max    |
| V <sub>OS</sub>                | $R_S \le 100 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$                                                 |                         | 5 mV   |                          | 6 mV   |
| los                            | T <sub>A</sub> = 25°C                                                                                      |                         | 6 nA   |                          | 20 nA  |
| bias                           | T <sub>A</sub> = 25°C                                                                                      |                         | 10 nA  |                          | 75 nA  |
| Large Signal Voltage<br>Gain   | $R_L = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$<br>$V_O = \pm 0.6\text{V}, R_L = 10 \text{ k}\Omega$ | 25k                     |        | 25k                      |        |
| Supply Current                 | T <sub>A</sub> = 25°C                                                                                      |                         | 8 μΑ   |                          | 90 μΑ  |
| Power Consumption              | T <sub>A</sub> = 25°C                                                                                      |                         | 24 μW  |                          | 270 μV |
| Vos                            | R <sub>S</sub> ≤ 10 kΩ                                                                                     |                         | 6.5 mV |                          | 7.5 m\ |
| los                            |                                                                                                            |                         | 8 nA   |                          | 25 nA  |
| I <sub>bias</sub>              |                                                                                                            |                         | 10 nA  |                          | 80 nA  |
| Input Voltage Range            |                                                                                                            | ±0.6V                   |        | ±0.6V                    |        |
| Large Signal Voltage<br>Gain   | $V_O = \pm 0.5 V, R_L = 100 \text{ k}\Omega$<br>$R_L = 10 \text{ k}\Omega$                                 | 25k                     |        | 25k                      |        |
| Output Voltage Swing           | $R_{L} = 100 k\Omega$ $R_{L} = 10 k\Omega$                                                                 | ±0.6V                   |        | ±0.6V                    |        |
| Common Mode Rejection Ratio    | $R_S \le 10 \text{ k}\Omega$                                                                               | 70 dB                   |        | . 70 dB                  |        |
| Supply Voltage Rejection Ratio | $R_S \le 10 \text{ k}\Omega$                                                                               | 74 dB                   |        | 74 dB                    |        |
| Supply Current                 |                                                                                                            |                         | 8 μΑ   |                          | 90 μΑ  |
| Power Consumption              |                                                                                                            |                         | 24 μW  |                          | 270 μ\ |
|                                |                                                                                                            | V <sub>S</sub> = ±15V   |        |                          |        |
| Parameter                      | Conditions                                                                                                 | I <sub>SET</sub> = 1 μA |        | I <sub>SET</sub> = 10 μA |        |
|                                |                                                                                                            | Min                     | Max    | Min                      | Max    |
| Vos                            | $R_S \le 100 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$                                                 |                         | 5 mV   |                          | 6 mV   |
| los                            | T <sub>A</sub> = 25°C                                                                                      | The section of          | 6 nA   |                          | 20 n/  |
| bias                           | T <sub>A</sub> = 25°C                                                                                      |                         | 10 nA  |                          | 75 n/  |
| Large Signal Voltage<br>Gain   | $R_L = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$<br>$V_O = \pm 10\text{V}, R_L = 10 \text{ k}\Omega$  | 60k                     |        | 60k                      |        |
| Supply Current                 | T <sub>A</sub> = 25°C                                                                                      |                         | 11 μΑ  |                          | 100 μ  |
| Power Consumption              | T <sub>A</sub> = 25°C                                                                                      |                         | 330 μW |                          | 3 mV   |
| V <sub>OS</sub>                | R <sub>S</sub> ≤ 100 kΩ                                                                                    |                         | 6.5 mV |                          | 7.5 m  |
| los                            |                                                                                                            |                         | 8 nA   |                          | 25 n/  |
| l <sub>bias</sub>              |                                                                                                            |                         | 10 nA  |                          | 80 n/  |
| Input Voltage Range            |                                                                                                            | ± 13.5V                 |        | ± 13.5V                  |        |
| Large Signal Voltage           | $V_O = \pm 10V$ , $R_L = 100 \text{ k}\Omega$<br>$R_L = 10 \text{ k}\Omega$                                | 50k                     |        | 50k                      |        |
| Gain                           | 1 11 - 10 1/21                                                                                             |                         |        | J 50K                    |        |

±12V

70 dB

74 dB

 $R_L=100\,k\Omega$ 

 $R_L = 10 k\Omega$ 

 $R_S \le 10 \, k\Omega$ 

 $R_S \leq 10 \ k\Omega$ 

±12V

70 dB

74 dB

100 μΑ

3 mW

11 μΑ

330 μW

# **Typical Performance Characteristics**

























TL/H/9300-6

# Typical Performance Characteristics (Continued)







TL/H/9300-7

# **Typical Applications**

X5 Difference Amplifier



#### 500 Nano-Watt X10 Amplifier



TL/H/9300-8

TL/H/9300-4

Quiescent PD = 0.6 mW

TL/H/9300-3

Quiescent P<sub>D</sub> = 500 nW

#### Floating Input Meter Amplifier 100 nA Full Scale



Quiescent  $P_D = 1.8 \mu W$ 

\*Meter movement (0–100  $\mu\text{A},$  2  $k\Omega)$  marked for 0–100 nA full scale.

# Typical Applications (Continued)

#### X100 Instrumentation Amplifier 10 $\mu$ W



Note 1: Quiescent  $P_D = 10 \mu W$ .

Note 2: R2, R3, R4, R5, R6 and R7 are 1% resistors.

Note 3: R11 and C1 are for DC and AC common mode rejection adjustments.

### R<sub>SET</sub> Connected to V-



TL/H/9300-10

#### R<sub>SET</sub> Connected to Ground



TL/H/9300-11

#### I<sub>SET</sub> Equations:

$$I_{SET} \approx \frac{V^+ + |V^-| - 0.5}{R_{SET}}$$
 where  $R_{SET}$  is connected to  $V^-$ 

TL/H/9300-9

$$I_{SET} \approx \frac{V^+ - 0.5}{R_{SET}}$$
 where  $R_{SET}$  is connected to ground.

#### **Transistor Current Sourcing Biasing**



\*R1 limits I<sub>SET</sub> maximum

TL/H/9300-12

#### FET Current Sourcing Biasing



TL/H/9300-13

#### Offset Null Circuit



TL/H/9300~14

# **Schematic Diagram**



# National Semiconductor

# ADVANCE INFORMATION

# LMC6484/LMC6484A CMOS Quad Rail-to-Rail Input and Output Operational Amplifier

# **General Description**

The LMC6484 low power amplifier offers the advantage of both rail-to-rail input common-mode voltage range and rail-to-rail output swing. This performance is important when designing systems with a single-supply voltage range from 3V to 15V. Special design techniques provide an excellent common-mode rejection ratio of 85 dB. CMRR is an often overlooked parameter for amplifiers in this class. For an example of where this performance is critical, consider single-supply data acquisition systems. The LMC6484 will maintain the linearity performance of single-supply data acquisition systems because of its high CMRR that extends across the full input common-mode range.

Applications of the LMC6484 include signal conditioning circuits, peak detectors, low-droop sample and holds, pH detectors, wide dynamic-range current sources and low supply voltage transducer applications.

See the LMC6482 data sheet for a Dual CMOS operational amplifier with these same features.

#### Features (Typical unless otherwise noted)

- Rail-to-Rail input common-mode voltage range
- Rail-to-Rail output swing
- Operates from 3V to 15V Supply
- Large capacitive load capability up to 500 pF
- Excellent Rail-to-Rail CMRR

and insult officet welltone

85 dB 3 mV Max

■ Low input offset voltage ■ Low offset voltage drift

1.5 μV/°C

■ Ultra low input current

20 fA

■ High voltage gain ( $R_L = 100 \text{ k}\Omega$ )

120 dB

■ Low current consumption

500 μA/Amplifier

■ Specified for loads to 600Ω

# apromou to touch

# **Applications**

- Transducer and sensor amplifier
- Portable analytic equipment (medical & military)
- Signal conditioning circuits

# **Connection Diagram**



#### TL/H/11395-1

# Ordering Information

| grade, see st           | Tem                         | perature Range               | + + + + + + + + + + |
|-------------------------|-----------------------------|------------------------------|---------------------|
| Package                 | Military<br>-55°C to +125°C | Industrial<br>-40°C to +85°C | NSC<br>Drawing      |
| 14-Pin<br>Molded DIP    | LMC6484MN                   | LMC6484AIN<br>LMC6484IN      | N14A                |
| 14-Pin<br>Small Outline | V. (1)                      | LMC6484AIM<br>LMC6484IM      | M14A                |

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office or Distributors for availability and specifications.



# **LM831 Low Voltage Audio Power Amplifier**

# **General Description**

The LM831 is a dual audio power amplifier optimized for very low voltage operation. The LM831 has two independent amplifiers, giving stereo or higher power bridge (BTL) operation from two- or three-cell power supplies.

The LM831 uses a patented compensation technique to reduce high-frequency radiation for optimum performance in AM radio applications. This compensation also results in lower distortion and less wide-band noise.

The input is direct-coupled to the LM831, eliminating the usual coupling capacitor. Voltage gain is adjustable with a single resistor.

# **Features**

- Low voltage operation, 1.8V to 6.0V
- High power, 440 mW, 8Ω, BTL, 3V
- Low AM radiation
- Low noise
- Low THD

# **Applications**

- Portable tape recorders
- Portable radios
- Headphone stereo
- Portable speakers

# **Typical Application**

#### **Dual Amplifier with Minimum Parts**



 $A_V$ = 46 dB,BW = 250 Hz to 35 kHz  $P_{OUT}$  = 220 mW/Ch,R<sub>L</sub> = 4 $\Omega$ 

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage, V<sub>S</sub>
Input Voltage, V<sub>IN</sub>

 $\begin{array}{lll} \mbox{Power Dissipation (Note 1), $P_D$} & 1.4W \\ \mbox{Operating Temperature (Note 1), $T_{opr}$} & -40^{\circ}\mbox{C to } +85^{\circ}\mbox{C} \\ \mbox{Storage Temperature, $T_{stg}$} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Junction Temperature, $T_{j}$} & +150^{\circ}\mbox{C} \\ \mbox{Lead Temp. (Soldering, 10 sec.), $T_L$} & +260^{\circ}\mbox{C} \end{array}$ 

TL/H/6754-2

# **Electrical Characteristics**

Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_S = 3V$ , f = 1 kHz, test circuit is dual or BTL amplifier with minimum parts.

7.5V

±0.4V

| Symbol           | Parameter                     | Conditions                                                         | Тур    | Tested Limit | Unit (Limit)         |
|------------------|-------------------------------|--------------------------------------------------------------------|--------|--------------|----------------------|
| Vs               | Operating Voltage             |                                                                    | 3<br>3 | 1.8<br>6     | V(Min)<br>V(Max)     |
| la               | Supply Current                | V <sub>IN</sub> = 0, Dual Mode<br>V <sub>IN</sub> = 0, BTL Mode    | 5<br>6 | 10<br>15     | mA (Max)<br>mA (Max) |
| Vos              | Output DC Offset              | V <sub>IN</sub> = 0, BTL Mode                                      | 10     | 50           | mV (Max)             |
| R <sub>IN</sub>  | Input Resistance              |                                                                    | 25     | 15<br>35     | k (Min)<br>k (Max)   |
| A <sub>V</sub>   | Voltage Gain                  | V <sub>IN</sub> = 2.25 mV <sub>rms</sub> , f = 1 kHz,<br>Dual Mode | 46     | 44<br>48     | dB (Min)<br>dB (Max) |
| PSRR             | Supply Rejection              | $V_S = 3V + 200 \text{ mV}_{rms} @ f = 1 \text{ kHz}$              | 46     | 30           | dB (Min)             |
| P <sub>OD</sub>  | Power Out                     | $V_S = 3V$ , $R_L = 4\Omega$ , 10% THD, Dual Mode                  | 220    | 150          | mW (Min)             |
| P <sub>ODL</sub> | Power Out Low, V <sub>S</sub> | $V_S = 1.8V$ , $R_L = 4\Omega$ , 10% THD, Dual Mode                | 45     | 10           | mW (Min)             |
| РОВ              | Power Out                     | $V_S = 3V$ , $R_L = 8\Omega$ , 10% THD, BTL Mode                   | 440    | 300          | mW (Min)             |
| P <sub>OBL</sub> | Power Out Low, V <sub>S</sub> | $V_S = 1.8V$ , $R_L = 8\Omega$ , 10% THD, BTL Mode                 | 90     | 20           | mW (Min)             |
| Sep              | Channel Separation            | Referenced to V <sub>O</sub> = 200 mV <sub>rms</sub>               | 52     | 40           | dB (Min)             |
| IB               | Input Bias Current            |                                                                    | 1      | 2            | μΑ (Max)             |
| E <sub>n0</sub>  | Output Noise                  | Wide Band (250 ~ 35 kHz)                                           | 250    | 500          | μV (Max)             |
| THD              | Distortion                    | $V_S = 3V$ , $P_O = 50$ mW, $f = 1$ kHz, Dual                      | 0.25   | 1            | % (Max)              |

Note 1: For operation in ambient temperatures above 25°C, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 90°C/W junction to ambient.

# **Connection Diagram**

#### **Dual-In-Line Package**



Order Number LM831N See NS Package Number N16E

# **Typical Performance Characteristics**













# Typical Performance Characteristics (Continued)













# Typical Performance Characteristics (Continued)













# **Power Dissipation vs Power Output**



#### **Power Dissipation vs Power Output**



# 4

# **Typical Performance Characteristics (Continued)**











Note 2: 1 kHz curve is measured with 400 Hz-30 kHz Filter.

# **Typical Applications**

# **BTL Amplifier with Minimum Parts**



 $A_V = 52$  dB, BW = 250 Hz to 25 kHz  $P_{OUT} = 440$  mW,  $R_L = 8\Omega$  TL/H/6754-8

TL/H/6754-9

# **BTL** Amplifier for Hi-Fi Quality



 $\begin{aligned} \text{A}_{\text{V}} &= 40 \text{ dB, BW} = 20 \text{ Hz to } 20 \text{ kHz} \\ \text{P}_{\text{OUT}} &= 440 \text{ mW, R}_{\text{L}} = 8\Omega \\ \text{(Dynamic Range Over 80 dB)} \end{aligned}$ 

# Typical Applications (Continued)

# **Dual Amplifier for Hi-Fi Quality**



 $A_V = 34 \, dB$ ,  $BW = 50 \, Hz$  to 20 kHz

TL/H/6754-10

TL/H/6754-11

 $P_{OUT} = 220 \text{ mW/Ch}, R_L = 4\Omega$  (Dynamic Range Over 80 dB)

# Low-Cost Power Amplifier (No Bootstrap)



P<sub>OUT</sub> = 150 mW/Ch, BW = 300 Hz to 35 kHz BTL Mode is also possible

\*For 3-cell applications, the 120k resistor should be changed to 20K.

# LM831 Circuit Description Refer to the external component diagram and equivalent schematic.

The power supply is applied to Pin 9 and is filtered by resistor  $R_1$  and capacitor  $C_{BY}$  on Pin 16. This filtered voltage at Pin 16 is used to bias all of the LM831 circuits except the power output stage. Resistor  $R_0$  generates a biasing current that sets the output DC voltage for optimum output power for any given supply voltage.

Feedback is provided to the input transistor  $\textbf{Q}_1$  emitter by  $\textbf{R}_6$  and  $\textbf{R}_7.$ 

The capacitor  $C_{\mbox{\scriptsize NF}}$  on Pin 2 provides unity DC gain for maximum DC accuracy.

 $\mathbf{Q}_2$  provides voltage gain and the rest of the devices buffer the output load from  $\mathbf{Q}_2$  's collector.

Bootstrapping of Pin 5 by  $C_{\text{BS}}$  allows maximum output swing and improved supply rejection.

R<sub>5</sub> is provided for bridge (BTL) operation.

#### **External Component Diagram**



 $R_{\text{AV}}$ 

| Component        | Comments                                                                                                                                                                                                                                                    | Min                                     | Max       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------|
| СО               | Required to stabilize output stage.                                                                                                                                                                                                                         | 0.33 μF                                 | 1 μF      |
| C <sub>c</sub>   | Output coupling capacitors for Dual Mode. Sets a low-frequency pole in the frequency response. $\mathfrak{f}_L = \frac{1}{2\pi C_c R_L}$                                                                                                                    | 100 μF                                  | 10,000 μF |
| C <sub>BS</sub>  | Bootstrap capacitors. Sets a low-frequency pole in the power BW. Recommended value is $C_{BS} = \frac{1}{10 • 2\pi • f_L • R_L}$                                                                                                                            | 22 μF or<br>(short Pins<br>4 & 12 to 9) | 470 μF    |
| C <sub>S</sub>   | Supply bypass. Larger values improve low-battery performance by reducing supply ripple.                                                                                                                                                                     | 47 μF                                   | 10,000 μΕ |
| C <sub>BY</sub>  | Filters the supply for improved low-voltage operation. Also sets turn-on delay.                                                                                                                                                                             | 47 μF                                   | 470 μF    |
| C <sub>NF</sub>  | Sets a low-frequency response. Also affects turn-on delay. $f_L = \frac{1}{2\pi^{\bullet}C_{NF}^{\bullet}(R_{AV} + 80)}$                                                                                                                                    | 10 μF                                   | 100 μF    |
|                  | In BTL Mode, C <sub>NF</sub> on Pin 15 can be reduced without affecting the frequency response. However, the turn-on "POP" will be worsened.                                                                                                                |                                         |           |
| C <sub>BTL</sub> | Used only in the Bridge Mode. Connects the output of the first amplifier to the inverting input of the other through an internal resistor. Sets a low-frequency pole in one-half the frequency response. $f_L = \frac{1}{2\pi \bullet C_{BTL} \bullet 16k}$ | 0.1 μF                                  | 1 μF      |
| C <sub>BW</sub>  | Improves clipping waveform and sets the high-frequency bandwidth. Works with an internal 16k resistor. (This equation applies for $R_{AV} \neq 0$ . For 46 dB application, see $BW-C_{BW}$ curve.) $f_H = \frac{1}{2\pi \Phi C_{DW} \Phi 16k}$              | See table below                         |           |

| Typical A <sub>V</sub> | RAV   | C <sub>BV</sub> | ·       |
|------------------------|-------|-----------------|---------|
| Typical Ay             | ''AV  | Min             | Max     |
| 46 dB                  | Short | Open            | 4700 pF |
| 40 dB                  | 82    | 100 pF          | 4700 pF |
| 34 dB                  | 240   | 270 pF          | 4700 pF |
| 28 dB                  | 560   | 500 pF          | 4700 pF |

See table below

Used to reduce the gain and improve the distortion and signal to noise. If this is desired,  $C_{\mbox{\footnotesize{BW}}}$  must also be used.

# Printed Circuit Layout for LM831N (Foil Side View) Refer to External Component Diagram



TL/H/6754-14

Note: Power ground pattern should be as wide as possible. Supply bypass capacitor should be as close to the IC as possible. Output compensation capacitors should also be close to the IC.



# LM1896/LM2896 Dual Power Audio Amplifier

# **General Description**

The LM1896 is a high performance 6V stereo power amplifier designed to deliver 1 watt/channel into  $4\Omega$  or 2 watts bridged monaural into  $8\Omega$ . Utilizing a unique patented compensation scheme, the LM1896 is ideal for sensitive AM radio applications. This new circuit technique exhibits lower wideband noise, lower distortion, and less AM radiation than conventional designs. The amplifier's wide supply range (3V–9V) is ideal for battery operation. For higher supplies (Vs $\,>\,$ 9V) the LM2896 is available in an 11-lead single-inline package. The LM2896 package has been redesigned, resulting in the slightly degraded thermal characteristics shown in the figure Device Dissipation vs Ambient Temperature.

# **Features**

- Low AM radiation
- Low noise
- 3V,  $4\Omega$ , stereo  $P_0 = 250 \text{ mW}$
- Wide supply operation 3V-15V (LM2896)
- Low distortion
- No turn on "pop"
- Adjustable voltage gain and bandwidth
- Smooth waveform clipping
- Po = 9W bridged, LM2896

# **Applications**

- Compact AM-FM radios
- Stereo tape recorders and players
- High power portable stereos

# **Typical Applications**



TL/H/7920-1

FIGURE 1. LM2896 in Bridge Configuration (A<sub>V</sub> = 400, BW = 20 kHz)
Order Number LM1896N Order Number LM2896P
See NS Package Number N14A See NS Package Number P11A

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage LM1896 LM2896

 $V_S = 12V$  $V_S = 18V$  Operating Temperature (Note 1)

Storage Temperature

Junction Temperature

Lead Temperature (Soldering, 10 sec.)

0°C to +70°C

-65°C to +150°C

150°C

260°C

# **Electrical Characteristics**

Unless otherwise specified,  $T_A=25^{\circ}C$ ,  $A_V=200$  (46 dB). For the LM1896;  $V_S=6V$  and  $R_L=4\Omega$ . For LM2896,  $T_{TAB}=25^{\circ}C$ ,  $V_S=12V$  and  $R_L=8\Omega$ . Test circuit shown in *Figure 2*.

| Parameter                                                        | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LM1896 |                   |     | LM2896     |                          |     | Units                          |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|-----|------------|--------------------------|-----|--------------------------------|
| rarameter                                                        | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | Тур               | Max | Min        | Тур                      | Max | Oille                          |
| Supply Current                                                   | Po = 0W, Dual Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | 15                | 25  |            | 25                       | 40  | mA                             |
| Operating Supply Voltage                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3      |                   | 10  | 3          |                          | 15  | ٧                              |
| Output Power<br>LM1896N-1<br>LM1896N-2<br>LM2896P-1<br>LM2896P-2 | $ \begin{array}{l} \text{THD} = 10\%, \text{f} = 1 \text{ kHz} \\ \text{V}_S = 6\text{V}, \text{R}_L = 4\Omega \text{ Dual Mode} \\ \text{V}_S = 6\text{V}, \text{R}_L = 8\Omega \text{ Bridge Mode} \\ \text{V}_S = 9\text{V}, \text{R}_L = 8\Omega \text{ Dual Mode} \\ \text{V}_S = 12\text{V}, \text{R}_L = 8\Omega \text{ Dual Mode} \\ \text{V}_S = 12\text{V}, \text{R}_L = 8\Omega \text{ Bridge Mode} \\ \text{V}_S = 9\text{V}, \text{R}_L = 4\Omega \text{ Bridge Mode} \\ \text{V}_S = 9\text{V}, \text{R}_L = 4\Omega \text{ Dual Mode} \\ \end{array} \right\} $ | 0.9    | 1.1<br>1.8<br>1.3 | 2.1 | 2.0<br>7.2 | 2.5<br>9.0<br>7.8<br>2.5 | ,   | W/ch<br>W/ch<br>W/ch<br>W<br>W |
| Distortion                                                       | $f = 1 \text{ kHz}$ $P_0 = 50 \text{ mW}$ $P_0 = 0.5 \text{W}$ $P_0 = 1 \text{W}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | 0.09<br>0.11      |     |            | 0.09<br>0.11<br>0.14     |     | %<br>%<br>%                    |
| Power Supply Rejection<br>Ratio (PSRR)                           | $C_{BY} = 100 \mu\text{F}, f = 1 \text{ kHz}, C_{\text{IN}} = 0.1 \mu\text{F}$<br>Output Referred, $V_{\text{RIPPLE}} = 250 \text{ mV}$                                                                                                                                                                                                                                                                                                                                                                                                                                        | -40    | -54               |     | -40        | -54                      |     | dB                             |
| Channel Separation                                               | $C_{BY} = 100~\mu\text{F}, f = 1~\text{kHz}, C_{IN} = 0.1~\mu\text{F}$ Output Referred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -50    | -64               |     | -50        | -64                      |     | dВ                             |
| Noise                                                            | Equivalent Input Noise $R_S=0$ , $C_{\rm IN}=0.1~\mu F$ , $BW=20-20~kHz$ CCIR/ARM Wideband                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        | 1.4<br>1.4<br>2.0 |     |            | 1.4<br>1.4<br>2.0        |     | μV<br>μV<br>μV                 |
| DC Output Level                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.8    | 3                 | 3.2 | 5.6        | 6                        | 6.4 | <b>V</b>                       |
| Input Impedance                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50     | 100               | 350 | 50         | 100                      | 350 | kΩ                             |
| Input Offset Voltage                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | 5                 |     |            | 5                        |     | mV                             |
| Voltage Difference<br>between Outputs                            | LM1896N-2, LM2896P-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        | 10                | 20  |            | 10                       | 20  | mV                             |
| Input Bias Current                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | 120               |     |            | 120                      |     | nA                             |

Note 1: For operation at ambient temperature greater than 25°C, the LM1896/LM2896 must be derated based on a maximum 150°C junction temperature using a thermal resistance which depends upon mounting techniques.

# **Typical Performance Curves**



# Typical Performance Curves (Continued)







TL/H/7920-3

# **Equivalent Schematic**



- 6, 9 No connection on LM1896
- () indicates pin number for LM2896

# TL/H/7920-4

# **Connection Diagrams**





**Top View** 

TL/H/7920-6

# Typical Applications (Continued)





- 6, 9 No connection on LM1896
- () Indicates pin number for LM2896

FIGURE 2. Stereo Amplifier with  $A_V=200$ ,  $BW=30\ kHz$ 

Comments

# External Components (Figure 2)

Components

| components .        | Comments                                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 1. R2, R5, R10, R13 | Sets voltage gain, $A_V = 1 + R5/R2$ for one channel and $A_V = 1 + R10/R13$ for the other channel.                          |
| 2. R3, R12          | Bootstrap resistor sets drive current for output stage and allows pins 3 and 12 to go above V <sub>S</sub> .                 |
| 3. R <sub>o</sub>   | Works with Co to stabilize output stage.                                                                                     |
| 4. C1, C14          | Input coupling capacitor. Pins 1 and 14 are at a DC potential of V <sub>S</sub> /2. Low frequency pole set by:  1            |
|                     | $f_L = \frac{1}{2\pi R_{IN} C1}$                                                                                             |
| 5. C2, C13          | Feedback capacitors. Ensure unity gain at DC. Also a low frequency pole at:                                                  |
|                     | $f_L = \frac{1}{2\pi R_2 C_2}$                                                                                               |
| 6. C3, C12          | Bootstrap capacitors, used to increase drive to output stage. A low frequency                                                |
|                     | pole is set by:                                                                                                              |
|                     | $f_{L} = \frac{1}{2\pi R3C3}$                                                                                                |
| 7. C5, C10          | Compensation capacitor. These stabilize the amplifiers and adjust their bandwidth. See curve of bandwidth vs allowable gain. |
| 8. C7               | Improves power supply rejection (See Typical Performance Curves). Increasing                                                 |
|                     | C7 increases turn-on delay.                                                                                                  |
| 9. C <sub>C</sub>   | Output coupling capacitor. Isolates pins 5 and 10 from the load. Low frequency                                               |
|                     | pole set by:                                                                                                                 |
|                     | $f_L = \frac{1}{2\pi C_c R_L}$                                                                                               |
| 10. C <sub>o</sub>  | Works with Ro to stabilize output stage.                                                                                     |
| 11. C <sub>S</sub>  | Provides power supply filtering.                                                                                             |
|                     |                                                                                                                              |

# **Application Hints**

#### **AM Radios**

The LM1896/LM2896 has been designed to fill a wide range of audio power applications. A common problem with IC audio power amplifiers has been poor signal-to-noise performance when used in AM radio applications. In a typical radio application, the loopstick antenna is in close proximity to the audio amplifer. Current flowing in the speaker and power supply leads can cause electromagnetic coupling to the loopstick, resulting in system oscillation. In addition, most audio power amplifiers are not optimized for lowest noise because of compensation requirements. If noise from the audio amplifier radiates into the AM section, the sensitivity and signal-to-noise ratio will be degraded.

The LM1896 exhibits extremely low wideband noise due in part to an external capacitor C5 which is used to tailor the bandwidth. The circuit shown in *Figure 2* is capable of a signal-to-noise ratio in excess of 60 dB referred to 50 mW. Capacitor C5 not only limits the closed loop bandwidth, it also provides overall loop compensation. Neglecting C2 in *Figure 2*, the gain is:

$$A_V(S) = \frac{S + A_V \, \omega_o}{S + \omega_o}$$
 where  $A_V = \frac{R2 + R5}{R2}$ ,  $\omega_o = \frac{1}{R5C5}$ 

A curve of -3 dB BW  $(\omega_{0})$  vs  $A_{V}$  is shown in the Typical Performance Curves.

Figure 3 shows a plot of recovered audio as a function of field strength in  $\mu$ V/M. The receiver section in this example is an LM3820. The power amplifier is located about two inches from the loopstick antenna. Speaker leads run parallel to the loopstick and are 1/8 inch from it. Referenced to a 20 dB S/N ratio, the improvement in noise performance over conventional designs is about 10 dB. This corresponds to an increase in usable sensitivity of about 8.5 dB.

#### **Bridge Amplifiers**

The LM1896/LM2896 can be used in the bridge mode as a monaural power amplifier. In addition to much higher power output, the bridge configuration does not require output coupling capacitors. The load is connected directly between the amplifier outputs as shown in *Figure 4*.

Amp 1 has a voltage gain set by 1 + R5/R2. The output of amp 1 drives amp 2 which is configured as an inverting amplifier with unity gain. Because of this phase inversion in amp 2, there is a 6 dB increase in voltage gain referenced to  $V_i$ . The voltage gain in bridge is:

$$\frac{V_0}{V_i} = 2\left(1 + \frac{R5}{R2}\right)$$

C<sub>B</sub> is used to prevent DC voltage on the output of amp 1 from causing offset in amp 2. Low frequency response is influenced by:

$$f_L = \frac{1}{2\pi \; R_B C_B}$$

Several precautions should be observed when using the LM1896/LM2896 in bridge configuration. Because the amplifiers are driving the load out of phase, an  $8\Omega$  speaker will appear as a  $4\Omega$  load, and a  $4\Omega$  speaker will appear as a  $2\Omega$  load. Power dissipation is twice as severe in this situation. For example, if  $V_S=6V$  and  $R_L=8\Omega$  bridged, then the maximum dissipation is:

$$P_D = \frac{V_S^2}{20 R_L} \times 2 = \frac{6^2}{20 \times 4} \times 2$$
 $P_D = 0.9 \text{ Watts}$ 

This amount of dissipation is equivalent to driving two  $4\Omega$  loads in the stereo configuration.

When adjusting the frequency response in the bridge configuration, R5C5 and R10C10 form a 2 pole cascade and the -3 dB bandwidth is actually shifted to a lower frequency:

$$BW = \frac{0.707}{2\pi RC}$$

where R = feedback resistor

C = feedback capacitor

To measure the output voltage, a floating or differential meter should be used because a prolonged output short will over dissipate the package. *Figure 1* shows the complete bridge amplifier.



TL/H/7920-9

FIGURE 3. Improved AM Sensitivity over Conventional Design

# **Application Hints** (Continued)



Figure 4. Bridge Amplifier Connection

TL/H/7920-10

# **Printed Circuit Layout**

#### **Printed Circuit Board Layout**

Figure 5 and Figure 6 show printed circuit board layouts for the LM1896 and LM2896. The circuits are wired as stereo amplifiers. The signal source ground should return to the input ground shown on the boards. Returning the loads to power supply ground through a separate wire will keep the THD at its lowest value. The inputs should be terminated in

less than 50 k $\Omega$  to prevent an input-output oscillation. This oscillation is dependent on the gain and the proximity of the bridge elements R $_{B}$  and C $_{B}$  to the (+) input. If the bridge mode is not used, do not insert R $_{B}$ , C $_{B}$  into the PCB.

To wire the amplifer into the bridge configuration, short the capacitor on pin 7 (pin 1 of the LM1896) to ground. Connect together the nodes labeled BRIDGE and drive the capacitor connected to pin 5 (pin 14 of the LM1896).



FIGURE 5. Printed Circuit Board Layout for the LM1896

TL/H/7920-11



FIGURE 6. Printed Circuit Board Layout for the LM2896

# **LMC555 CMOS Timer**

# **General Description**

The LMC555 is a CMOS version of the industry standard 555 series general purpose timers. It offers the same capability of generating accurate time delays and frequencies but with much lower power dissipation and supply current spikes. When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In the astable mode the oscillation frequency and duty cycle are accurately set by two external resistors and one capacitor. The use of National Semiconductor's LMCMOSTM process extends both the frequency range and low supply capability.

#### **Features**

- Less than 1 mW typical power dissipation at 5V supply
- 3 MHz astable frequency capability
- 1.5V supply operating voltage guaranteed
- Output fully compatible with TTL and CMOS logic at 5V supply
- Tested to -10 mA, +50 mA output current levels
- Reduced supply current spikes during output transitions
- Extremely low reset, trigger, and threshold currents
- Excellent temperature stability
- Pin-for-pin compatible with 555 series of timers

# **Block and Connection Diagrams**



TL/H/8669-1

(Pinouts for Molded and Metal Can Packages are identical)

Order Number LMC555CH, LMC555CM or LMC555CN See NS Package Number H08C, M08A or N08E

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage, V8 Input Voltages, V2, V4, V5, V6 -0.3V to  $V_S + 0.3V$ Output Voltages, V3, V7 15V Output Current I3, I7 100 mA

Operating Temperature Range (Note 1) -40°C to +85°C\* Storage Temperature Range -65°C to +150°C

Soldering Information

Dual-In-Line Package Soldering (10 seconds)

Small Outline Package Vapor Phase (60 seconds) 260°C 215°C

Infrared (15 seconds) 220°C See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering sur-

face mount devices.

 $\textbf{Electrical Characteristics} \ \ \text{Test Circuit, T} = 25^{\circ}\text{C, all switches open, } \ \overline{\text{RESET}} \ \text{to V}_S \ \text{unless otherwise noted}$ 

| Symbol                          | Parameter                        | Conditions                                                                                                      | Min                | Тур                 | Max                  | Units<br>(Limits) |
|---------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|---------------------|----------------------|-------------------|
| 18                              | Supply Current                   | V <sub>S</sub> = 1.5V<br>V <sub>S</sub> = 5V<br>V <sub>S</sub> = 12V                                            |                    | 50<br>100<br>150    | 150<br>250<br>400    | μΑ                |
| V5                              | Control Voltage                  | V <sub>S</sub> = 1.5V<br>V <sub>S</sub> = 5V<br>V <sub>S</sub> = 12V                                            | 0.8<br>2.9<br>7.4  | 1.0<br>3.3<br>8.0   | 1.2<br>3.8<br>8.6    | ٧                 |
| V7                              | Discharge Saturation<br>Voltage  | $V_S = 1.5V, I_7 = 1 \text{ mA}$<br>$V_S = 5V, I_7 = 10 \text{ mA}$                                             |                    | 75<br>150           | 150<br>300           | mV                |
| V3 <sub>L</sub>                 | Output Voltage<br>(Low)          | $V_S = 1.5V$ , $I_3 = 1 \text{ mA}$<br>$V_S = 5V$ , $I_3 = 8 \text{ mA}$<br>$V_S = 12V$ , $I_3 = 50 \text{ mA}$ |                    | 0.2<br>0.3<br>1.0   | 0.4<br>0.6<br>2.0    | ٧                 |
| V3 <sub>H</sub>                 | Output Voltage<br>(High)         | $V_S = 1.5V$ , $I_3 = -0.25$ mA<br>$V_S = 5V$ , $I_3 = -2$ mA<br>$V_S = 12V$ , $I_3 = -10$ mA                   | 1.0<br>4.4<br>10.5 | 1.25<br>4.7<br>11.3 |                      | V                 |
| V2                              | Trigger Voltage                  | V <sub>S</sub> = 1.5V<br>V <sub>S</sub> = 12V                                                                   | 0.4<br>3.7         | 0.5<br>4.0          | 0.6<br>4.3           | V                 |
| 12                              | Trigger Current                  | V <sub>S</sub> = 5V                                                                                             |                    | 10                  |                      | pΑ                |
| V4                              | Reset Voltage                    | V <sub>S</sub> = 1.5V (Note 2)<br>V <sub>S</sub> = 12V                                                          | 0.4<br>0.4         | 0.7<br>0.75         | 1.0<br>1.1           | >                 |
| 14                              | Reset Current                    | $V_S = 5V$                                                                                                      |                    | 10                  |                      | pА                |
| 16                              | Threshold Current                | V <sub>S</sub> = 5V                                                                                             |                    | 10                  |                      | pΑ                |
| 17                              | Discharge Leakage                | V <sub>S</sub> = 12V                                                                                            |                    | 1.0                 | 100                  | nA                |
| t                               | Timing Accuracy                  | SW 2, 4 Closed<br>V <sub>S</sub> = 1.5V<br>V <sub>S</sub> = 5V<br>V <sub>S</sub> = 12V                          | 0.9<br>1.0<br>1.0  | 1.1<br>1.1<br>1.1   | 1.25<br>1.20<br>1.25 | ms                |
| Δt/ΔVs                          | Timing Shift with Supply         | $V_S = 5V \pm 1V$                                                                                               |                    | 0.3                 |                      | %/V               |
| Δt/ΔT                           | Timing Shift with<br>Temperature | $V_S = 5V$<br>-40°C \le T \le +85°C                                                                             |                    | 75                  |                      | ppm/°C            |
| f <sub>A</sub>                  | Astable Frequency                | SW 1, 3 Closed<br>V <sub>S</sub> = 12V                                                                          | 4.0                | 4.8                 | 5.6                  | kHz               |
| fMAX                            | Maximum Frequency                | Max. Freq. Test<br>Circuit, V <sub>S</sub> = 5V                                                                 |                    | 3.0                 |                      | MHz               |
| t <sub>R</sub> , t <sub>F</sub> | Output Rise and<br>Fall Times    | Max. Freq. Test Circuit<br>V <sub>S</sub> = 5V, C <sub>L</sub> = 10 pF                                          |                    | 15                  |                      | ns                |
| t <sub>PD</sub>                 | Trigger Propagation Delay        | V <sub>S</sub> = 5V, Measure Delay from Trigger to Output                                                       |                    | 100                 |                      | ns                |

<sup>\*</sup> Refer to RETSC555X drawing for specifications of military LMC555H version.

Note 1: For operation at elevated temperatures, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 111°C/W for the LMC555CN, 167°C/W for the LMC555CH, and 169°C/W for the LMC555CM. Maximum allowable dissipation at 25°C is 1126 mW for the LMC555CN, 755 mW for the LMC555CH, and 740 mW for the LMC555CM.

Note 2: If the RESET pin is to be used at temperatures of -20°C and below Vs is required to be 2.0V or greater.





# **Typical Applications**

#### Monostable (One-Shot)



 $t_H=1.1\,R_AC$  (Gives time that output is high following trigger) RESET overrides TRIGGER, which can override THRESHOLD. Therefore, the trigger pulse must be shorter than the desired  $t_H$ .

The minimum trigger pulse width is 20 ns.

The minimum reset pulse width is 400 ns.

# Variable Duty Cycle Oscillator



 $\begin{aligned} &f_{OSC.} = \frac{1.44}{(R_A + 2R_B)C} \\ &\text{Duty Cycle} = \frac{R_B}{R_A + 2R_B} \end{aligned} &\text{(Gives fraction of total period that output is low)} \end{aligned}$ 

#### 50% Duty Cycle Oscillator





# LMC568 Low Power Phase-Locked Loop

# **General Description**

The LMC568 is an amplitude-linear phase-locked loop consisting of a linear VCO, fully balanced phase detectors, and a carrier detect output. LMCMOS™ technology is employed for high performance with low power consumption.

The VCO has a linearized control range of ±30% to allow demodulation of FM and FSK signals. Carrier detect is indicated when the PLL is locked to an input signal greater than 26 mVrms. LMC568 applications include FM SCA and TV second audio program decoders, FSK data demodulators, and voice pagers.

#### **Features**

- Demodulates ±15% deviation FM/FSK signals
- Carrier Detect Output with hysteresis
- Operation to 500 kHz input frequency
- Low THD-0.5% typ. for ±10% deviation
- 2V to 9V supply voltage range
- Low supply current drain

# Typical Application (100 kHz input frequency, refer to notes pg. 3)



Order Number LMC568CM or LMC568CN See NS Package Number M08A or N08E

TL/H/9135-1

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Input Voltage, Pin 3  $2\,V_{n-n}$ 

 Operating Temperature Range (T<sub>A</sub>) -25°C to +125°C

Storage Temperature Range -55°C to +150°C

Soldering Information
Dual-In-Line Package
Soldering (10 seconds) 260°C

Small Outline Package
Vapor Phase (60 seconds) 215°C
Infrared (15 seconds) 220°C

See AN-450 "Surface Mounting Methods and their Effect on Product Reliability" for other methods of soldering surface mount devices.

# **Electrical Characteristics**

Test Circuit, T<sub>A</sub> = 25°C, V<sub>S</sub> = 5V, RtCt #2, Sw. 1 Pos. 0; and no input unless otherwise noted.

| Symbol            | Parameter                                                                   | Conditions                                                                                                                    |                     | Min | Тур  | Max  | Units |
|-------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|------|-------|
| 14                | Power Supply Current                                                        | RtCt #1, Quiescent                                                                                                            | V <sub>S</sub> = 2V |     | 0.35 |      |       |
|                   |                                                                             | or Activated                                                                                                                  | $V_S = 5V$          |     | 0.75 | 1.5  | mAdc  |
|                   |                                                                             |                                                                                                                               | V <sub>S</sub> = 9V |     | 1.2  | 2.4  |       |
| V3                | Input D.C. Bias                                                             |                                                                                                                               | ·                   |     | 0    |      | mVdc  |
| R3                | Input Resistance                                                            | ·                                                                                                                             |                     |     | 40   |      | kΩ    |
| 18                | Output Leakage                                                              |                                                                                                                               |                     |     | 1    | 100  | nAdc  |
| f <sub>0</sub>    | Center Frequency                                                            | RtCt #2, Measure Oscillator                                                                                                   | V <sub>S</sub> = 2V |     | 98   |      |       |
|                   | F <sub>osc</sub> ÷2                                                         | Frequency and Divide by 2                                                                                                     | V <sub>S</sub> = 5V | 90  | 103  | 115  | kHz   |
|                   | n .                                                                         |                                                                                                                               | V <sub>S</sub> = 9V |     | 105  |      |       |
| Δf <sub>0</sub>   | Center Frequency<br>Shift with Supply                                       | $\frac{f_0 _{9V} - f_0 _{2V}}{7 f_0 _{5V}} \times 100$                                                                        |                     |     | 1.0  | 2.0  | %/V   |
| V <sub>in</sub>   | in Input Threshold                                                          | Set Input Frequency Equal to fo                                                                                               | V <sub>S</sub> = 2V | 8   | 16   | 25   |       |
|                   |                                                                             | Measured Above, Increase Input                                                                                                | V <sub>S</sub> = 5V | 15  | 26   | 42   | mVrm: |
|                   |                                                                             | Level until Pin 8 Goes Low.                                                                                                   | V <sub>S</sub> = 9V |     | 45   |      | İ     |
| ΔV <sub>in</sub>  | Input Hysteresis                                                            | Starting at Input Threshold, Decrease Input Level until Pin 8 Goes High.                                                      |                     |     | 1.5  |      | m∨rm  |
| V8                | Output 'Sat' Voltage Inpu                                                   |                                                                                                                               | 18 = 2 mA           |     | 0.06 | 0.15 | Vdc   |
|                   | :                                                                           | Choose RL for Specified I8                                                                                                    | 18 = 20 mA          |     | 0.7  |      | ) Vuc |
| L.D.B.W.          | Largest Detection                                                           | Measure F <sub>osc</sub> with Sw. 1 in                                                                                        | V <sub>S</sub> = 2V |     | 30   |      |       |
|                   | Bandwidth                                                                   | Pos. 0, 1, and 2;                                                                                                             | $V_S = 5V$          | 40  | 55   |      | %     |
|                   | $L.D.B.W. = \frac{F_{osc} _{P2} - F_{osc} _{P1}}{F_{osc} _{P0}} \times 100$ | V <sub>S</sub> = 9V                                                                                                           |                     | 60  |      |      |       |
| ΔBW               | Bandwidth Skew                                                              | Skew = $\left(\frac{F_{\text{osc}} P_2 + F_{\text{osc}} P_1}{2F_{\text{osc}} P_0} - 1\right) \times 1$                        | 100                 |     | 1    | ±5   | %     |
| V <sub>out</sub>  | Recovered Audio                                                             | Typical Application Circuit                                                                                                   | V <sub>S</sub> = 2V |     | 170  |      |       |
|                   |                                                                             | Input = 100 mVrms, F = 100 kHz                                                                                                | V <sub>S</sub> = 5V |     | 270  |      | m∨rm  |
|                   |                                                                             | $F_{mod} = 400 \text{ Hz}, \pm 10 \text{ kHz Dev}.$                                                                           |                     |     | 400  |      |       |
| THD               | Total Harmonic<br>Distortion                                                | Typical Application Circuit as Above, Measure V <sub>out</sub> Distortion.                                                    |                     |     | 0.5  |      | %     |
| <u>S + N</u><br>N | Signal to Noise Ratio                                                       | Typical Application Circuit Remove Modulation, Measure V <sub>n</sub> (S + N)/N = 20 log (V <sub>out</sub> /V <sub>n</sub> ). |                     |     | 65   |      | dB    |
| f <sub>max</sub>  | Highest Center Freq.                                                        | RtCt #3, Measure Oscillator Frequency and Divide by 2                                                                         | •                   |     | 700  |      | kHz   |

#### **Test Circuit**



| RtCt | Rt   | Ct     |
|------|------|--------|
| #1   | 100k | 300 pF |
| #2   | 10k  | 300 pF |
| #3   | 5.1k | 62 pF  |

TL/H/9135-3

# **Notes to Typical Application**

#### SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close to possible to pin 4. Also, due to pin voltages tracking supply, a large C4 is necessary for low frequency PSRR.

#### **OSCILLATOR TIMING COMPONENTS**

The voltage-controlled oscillator (VCO) on the LMC568 must be set up to run at twice the frequency of the input signal. The components shown in the typical application are for  $F_{\rm osc}=200~\rm kHz$  (100 kHz input frequency). For operation at lower frequencies, increase the capacitor value; for higher frequencies proportionally reduce the resistor values.

If low distortion is not a requirement, the series diode/resistor between pins 6 and 5 may be omitted. This will reduce VCO supply dependence and increase V<sub>out</sub> by approximately 2 dB with THD = 2% typical. The center frequency as a function of Rt and Ct is given by:

$$F_{\rm osc} \cong \frac{1}{1.4 \, {\rm Rt} \, {\rm Ct}} \, {\rm Hz}$$

To allow for I.C. and component value tolerences, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC568 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct.

#### INPUT PIN

The input pin 3 is internally ground-referenced with a nominal 40  $k\Omega$  resistor. Signals that are centered on 0V may be directly coupled to pin 3; however, any d.c. potential must be isolated via C3.

#### **OUTPUT TAKEOFF**

The output signal is taken off the loop filter at pin 2. Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). The nominal pin 2 source resistance is 80 k $\Omega$ , requiring the use of an external buffer transistor to drive nominal loads.

For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built-in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will become narrower than the LDBW. However, the maximum hold-in range will always equal the LDBW. The 2 kHz de-emphasis pole shown may be modified or omitted as required by the application.

#### CARRIER DETECT

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of 7/9  $V_S$ . The output at pin 8 is an N-channel FET switch to ground which is activated when the PLL is locked and the input is of sufficient amplitude to cause pin 1 to fall below 2/3  $V_S$ . The carrier detect threshold is internally set to 26 mVrms typical on a 5V supply.

Capacitor C1 in conjunction with the nominal 40 k $\Omega$  pin 1 internal resistance forms the output filter. The size of C1 is a tradeoff between slew rate and carrier ripple at the output comparator. Optional resistor R<sub>H</sub> increases the hysteresis in the pin 8 output for applications such as audio mute control. The minimum allowable value for R<sub>H</sub> is 330 k $\Omega$ .

# **LMC568 Typical Performance Characteristics**







(4) A service of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of t

A DESCRIPTION OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY

and the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of t



# LM4040 Precision Micropower Shunt Voltage Reference

# **General Description**

Ideal for space critical applications, the LM4040 precision voltage reference is available in the sub-miniature (3 mm x 1.3 mm) SOT-23 surface-mount package. The LM4040's advanced design eliminates the need for an external stabilizing capacitor while ensuring stability with any capacitive load, thus making the LM4040 easy to use. Further reducing design effort is the availability of several fixed reverse breakdown voltages: 2.500V, 4.096V, 5.000V, 8.192V, and 10.000V. The minimum operating current increases from 60  $\mu$ A for the LM4040-2.5 to 100  $\mu$ A for the LM4040-10.0. All versions have a maximum operating current of 15 mA.

The LM4040 utilizes fuse and zener-zap reverse breakdown voltage trim during wafer sort to ensure that the prime parts have an accuracy of better than  $\pm 0.1\%$  (A grade) at 25°C. Bandgap reference temperature drift curvature correction and low dynamic impedance ensure stable reverse breakdown voltage accuracy over a wide range of operating temperatures and currents.

Also available is the LM4041 with two reverse breakdown voltage versions: adjustable and 1.2V. Please see the LM4041 data sheet.

# **Features**

- Small packages: SOT-23, TO-92, and SO-8
- No output capacitor required

- Tolerates capacitive loads
- Fixed reverse breakdown voltages of 2.500V, 4.096V, 5.000V, 8.192V, and 10.000V
- Contact National Semiconductor Analog Marketing for parts with extended temperature range

# **Key Specifications** (LM4040-2.5)

- Output voltage tolerance (A grade, 25°C) ±0.1% (max)
- Low output noise (10 Hz to 100 kHz) 35 μV<sub>rms</sub> (typ)
- Wide operating current range
- 60 μA to 15 mA
- Industrial temperature range
- -40°C to +85°C
- Low temperature coefficient
- 100 ppm/°C (max)
- Contact National Semiconductor Analog Marketing for parts with lower temperature coefficient

# **Applications**

- Portable, Battery-Powered Equipment
- Data Acquisition Systems
- Instrumentation
- Process Control
- Energy Management
- Product Testing
- Automotive
- Precision Audio Components

# **Connection Diagrams**



TL/H/11323-1

\*This pin must be left floating or connected to pin 3.

**Top View** 

See NS Package Number TO-236AB



TL/H/11323-2

Top View

See NS Package Number M08A



**Bottom View** 

See NS Package Number Z03A

TL/H/11323-3

4

#### **Ordering Information** Reverse Breakdown Package Voltage Tolerance at 25°C and Average Reverse Breakdown M3 (SOT-23) Z (TO-92) M (SO-8) **Voltage Temperature Coefficient** 0.1%, 100 ppm/°C max (A grade) LM4040AIM3-2.5, LM4040AIZ-2.5, LM4040AIM-2.5, LM4040AIZ-4.1, LM4040AIM3-4.1, LM4040AIM-4.1, LM4040AIM3-5.0. LM4040AIZ-5.0. LM4040AIM-5.0, LM4040AIM3-8.2, LM4040AIZ-8.2, LM4040AIM-8.2, LM4040AIM3-10.0 LM4040AIZ-10.0 LM4040AIM-10.0 See NS Package See NS Package See NS Package **Number TO-236AB** Number Z03A Number M08A 0.2%, 100 ppm/°C max (B grade) LM4040BIM3-2.5, LM4040BIZ-2.5, LM4040BIM-2.5, LM4040BIM3-4.1, LM4040BIZ-4.1, LM4040BIM-4.1, LM4040BIM3-5.0, LM4040BIZ-5.0, LM4040BIM-5.0, LM4040BIM3-8.2. LM4040BIZ-8.2. LM4040BIM-8.2, LM4040BIM3-10.0 LM4040BIZ-10.0 LM4040BIM-10.0 See NS Package See NS Package See NS Package Number TO-236AB Number Z03A Number M08A 0.5%, 100 ppm/°C max (C grade) LM4040CIM3-2.5. LM4040CIM-2.5. LM4040CIZ-2.5. LM4040ClM3-4.1, LM4040CIZ-4.1, LM4040CIM-4.1, LM4040CIM3-5.0, LM4040CIZ-5.0, LM4040CIM-5.0, LM4040CIM3-8.2, LM4040CIZ-8.2, LM4040CIM-8.2, LM4040CIM-10.0 LM4040CIM3-10.0 LM4040CIZ-10.0 See NS Package See NS Package See NS Package Number TO-236AB Number Z03A Number M08A 1.0%, 150 ppm/°C max (D grade) LM4040DIM3-2.5. LM4040DIZ-2.5. LM4040DIM-2.5. LM4040DIM3-4.1, LM4040DIZ-4.1, LM4040DIM-4.1, LM4040DIM3-5.0, LM4040DIZ-5.0, LM4040DIM-5.0, LM4040DIM3-8.2. LM4040DIZ-8.2. LM4040DIM-8.2. LM4040DIM3-10.0 LM4040DIZ-10.0, LM4040DIM-10.0 See NS Package See NS Package See NS Package Number TO-236AB Number Z03A Number M08A LM4040EIM3-2.5 LM4040EIZ-2.5 2.0%, 150 ppm/°C max (E grade) See NS Package See NS Package Number TO-236AB Number Z03A

| <b>Absolute</b> | Maximum | Ratings (Note 1) |
|-----------------|---------|------------------|
|                 |         |                  |

| If Military/Aerospace specified devices are replease contact the National Semiconductor |        |
|-----------------------------------------------------------------------------------------|--------|
| Office/Distributors for availability and specification                                  | tions. |
| Reverse Current                                                                         | 20 mA  |
| Forward Current                                                                         | 10 mA  |
| Power Dissipation (T <sub>A</sub> = 25°C) (Note 2)                                      |        |
| M Package                                                                               | 540 mW |
| M3 Package                                                                              | 306 mW |

Z Package 550 mW -65°C to +150°C Storage Temperature

Lead Temperature

M and M3 Packages Vapor phase (60 seconds) +215°C Infrared (15 seconds) +220°C Z Package

Soldering (10 seconds) +260°C **ESD Susceptibility** 

Human Body Model (Note 3) 2 kV Machine Model (Note 3) 200V

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

# Oneveting Detings

| Operating Ratings               | (Notes 1 & 2)                                                         |
|---------------------------------|-----------------------------------------------------------------------|
| Temperature Range               |                                                                       |
| $(T_{min} \le T_A \le T_{max})$ | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |
| Reverse Current                 |                                                                       |
| LM4040-2.5                      | 60 μA to 15 mA                                                        |
| LM4040-4.1                      | 68 μA to 15 mA                                                        |
| LM4040-5.0                      | 74 μA to 15 mA                                                        |
| LM4040-8.2                      | 91 μA to 15 mA                                                        |
| LM4040-10.0                     | 100 μA to 15 mA                                                       |
|                                 |                                                                       |

# LM4040-2.5

# **Electrical Characteristics**

Boldface limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}$ C. The grades A and B designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.1\%$  and  $\pm 0.2\%$ , respectively.

| Symbol                           | Parameter                                                            | Conditions                                                                                            | Typical<br>(Note 4) | LM4040AIM<br>LM4040AIM3<br>LM4040AIZ<br>Limits<br>(Note 5) | LM4040BIM<br>LM4040BIM3<br>LM4040BIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| $V_{R}$                          | Reverse Breakdown Voltage                                            | I <sub>R</sub> = 100 μA                                                                               | 2.500               |                                                            |                                                            | V                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                               | I <sub>R</sub> = 100 μA                                                                               |                     | ±2.5<br>± <b>19</b>                                        | ±5.0<br>± <b>21</b>                                        | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                            |                                                                                                       | 45                  | 60<br><b>65</b>                                            | 60<br><b>65</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown<br>Voltage Temperature<br>Coefficient      | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu \text{A}$                                   | 20<br>15<br>15      | 100                                                        | 100                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage<br>Change with Operating<br>Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                                             | 0.3                 | 0.8<br><b>1.0</b>                                          | 0.8<br><b>1.0</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                      | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                                                         | 2.5                 | 6.0<br><b>8.0</b>                                          | 6.0<br><b>8.0</b>                                          | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                            | $I_R = 1 \text{ mA, } f = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$                                      | 0.3                 | 0.8                                                        | 0.8                                                        | $\Omega$ $\Omega$ (max)          |
| e <sub>N</sub>                   | Wideband Noise                                                       | $I_R$ = 100 μA<br>10 Hz ≤ f ≤ 10 kHz                                                                  | 35                  |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage<br>Long Term Stability                     | t = 1000  hrs<br>$T = 25^{\circ}\text{C} \pm 0.1^{\circ}\text{C}$<br>$I_{\text{R}} = 100 \mu\text{A}$ | 120                 |                                                            |                                                            | ppm                              |

# LM4040-2.5 (Continued)

**Electrical Characteristics** (Continued) **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX};** all other limits  $T_A = T_J = 25^{\circ}$ C. The grades C, D and E designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.5\%$ ,  $\pm 1.0\%$  and  $\pm 2.0\%$ , respectively.

| Symbol                           | Parameter                                                            | Conditions                                                          | Typical<br>(Note 4) | LM4040CIM<br>LM4040CIM3<br>LM4040CIZ<br>Limits<br>(Note 5) | LM4040DIM<br>LM4040DIM3<br>LM4040DIZ<br>Limits<br>(Note 5) | LM4040EIM3<br>LM4040EIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                            | I <sub>R</sub> = 100 μA                                             | 2.500               |                                                            |                                                            |                                               | <b>V</b>                         |
|                                  | Reverse Breakdown Voltage<br>Tolerance                               | I <sub>R</sub> = 100 μA                                             |                     | ±12<br>± <b>29</b>                                         | ±25<br>± <b>49</b>                                         | ±50<br>± <b>74</b>                            | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                            | 7 - 7 <b>.</b> A                                                    | 45                  | 60<br><b>65</b>                                            | 65<br><b>70</b>                                            | 65<br><b>70</b>                               | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown<br>Voltage Temperature<br>Coefficient      | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu \text{A}$ | 20<br>15<br>15      | 100                                                        | 150                                                        | 150                                           | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage<br>Change with Operating<br>Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                           | 0.4                 | 0.8<br><b>1.0</b>                                          | 1.0<br><b>1.2</b>                                          | 1.0<br><b>1.2</b>                             | mV<br>mV (max)<br>mV (max)       |
| ,                                |                                                                      | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                       | 2.5                 | 6.0<br><b>8.0</b>                                          | 8.0<br><b>10.0</b>                                         | 8.0<br><b>10.0</b>                            | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                            | $I_R = 1 \text{ mA}, f = 120 \text{ Hz}$<br>$I_{AC} = 0.1 I_R$      | 0.3                 | 0.9                                                        | 1.1                                                        | 1.1                                           | $\Omega$ $\Omega$ (max)          |
| e <sub>N</sub>                   | Wideband Noise                                                       | $I_R = 100 \mu A$<br>$10 \text{ Hz} \le f \le 10 \text{ kHz}$       | 35                  |                                                            |                                                            |                                               | μV <sub>rms</sub>                |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage<br>Long Term Stability                     | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 100 μA          | 120                 |                                                            |                                                            | 11. 4.                                        | ppm                              |

# LM4040-4.1

**Electrical Characteristics Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX};** all other limits  $T_A = T_J = 25^{\circ}C$ . The grades A and B designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.1\%$  and  $\pm 0.2\%$ , respectively.

| Symbol                    | Parameter                                                      | Conditions                                                         | Typical<br>(Note 4) | LM4040AIM<br>LM4040AIM3<br>LM4040AIZ<br>Limits<br>(Note 5) | LM4040BIM<br>LM4040BIM3<br>LM4040BIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|---------------------------|----------------------------------------------------------------|--------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                        | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 100 μA                                            | 4.096               |                                                            |                                                            | ٧                                |
|                           | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 100 μA                                            |                     | ±4.1<br>±31                                                | ±8.2<br>± <b>35</b>                                        | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>         | Minimum Operating Current                                      |                                                                    | 50                  | 68<br><b>73</b>                                            | 68<br><b>73</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ       | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu\text{A}$ | 30<br>20<br>20      | 100                                                        | 100                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| $\Delta V_R / \Delta I_R$ | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                          | 0.5                 | 0.9<br><b>1.2</b>                                          | 0.9<br><b>1.2</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                           |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                      | 3.0                 | 7.0<br><b>10.0</b>                                         | 7.0<br><b>10.0</b>                                         | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>            | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$    | 0.5                 | 1.0                                                        | 1.0                                                        | Ω<br>Ω (max)                     |
| e <sub>N</sub>            | Wideband Noise                                                 | $I_R = 100 \mu A$<br>$10 \text{ Hz} \le f \le 10 \text{ kHz}$      | 80                  |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔVR                       | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 100 μA         | 120                 |                                                            |                                                            | ppm                              |

# LM4040-4.1 (Continued)

**Electrical Characteristics** (Continued) **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX};** all other limits  $T_A = T_J = 25^{\circ}$ C. The grades C and D designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.5\%$  and  $\pm 1.0\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                          | Typical<br>(Note 4) | LM4040CIM<br>LM4040CIM3<br>LM4040CIZ<br>Limits<br>(Note 5) | LM4040DIM<br>LM4040DIM3<br>LM4040DIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 100 μA                                             | 4.096               |                                                            | :                                                          | V                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 100 μA                                             |                     | ±20<br>± <b>47</b>                                         | ±41<br>±81                                                 | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                      |                                                                     | 50                  | 68<br><b>73</b>                                            | 73<br><b>78</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu \text{A}$ | 30<br>20<br>20      | 100                                                        | 150                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                           | 0.5                 | 0.9<br><b>1.2</b>                                          | 1.2<br><b>1.5</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                       | 3.0                 | 7.0<br><b>10.0</b>                                         | 9.0<br><b>13.0</b>                                         | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$     | 0.5                 | 1.0                                                        | 1.3                                                        | Ω<br>Ω (max)                     |
| e <sub>N</sub>                   | Wideband Noise                                                 | l <sub>R</sub> = 100 μA<br>10 Hz ≤ f ≤ 10 kHz                       | 80                  |                                                            |                                                            | $\mu V_{rms}$                    |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 100 μA          | 120                 |                                                            |                                                            | ppm                              |

# LM4040-5.0

# **Electrical Characteristics**

Boldface limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25$ °C. The grades A and B designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.1\%$  and  $\pm 0.2\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                          | Typical<br>(Note 4) | LM4040AIM<br>LM4040AIM3<br>LM4040AIZ<br>Limits<br>(Note 5) | LM4040BIM<br>LM4040BIM3<br>LM4040BIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                      | l <sub>R</sub> = 100 μA                                             | 5.000               |                                                            |                                                            | ٧                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 100 μA                                             |                     | ±5.0<br>± <b>38</b>                                        | ±10<br>± <b>43</b>                                         | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                      |                                                                     | 54                  | 74<br>80                                                   | 74<br><b>80</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu \text{A}$ | 30<br>20<br>20      | 100                                                        | 100                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                           | 0.5                 | 1.0<br><b>1.4</b>                                          | 1.0<br><b>1.4</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                       | 3.5                 | 8.0<br><b>12.0</b>                                         | 8.0<br><b>12.0</b>                                         | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$     | 0.5                 | 1.1                                                        | 1.1                                                        | Ω<br>Ω (max)                     |
| eN                               | Wideband Noise                                                 | I <sub>R</sub> = 100 μA<br>10 Hz ≤ f ≤ 10 kHz                       | 80                  |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔVR                              | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 100 μA          | 40                  |                                                            |                                                            | ppm                              |

#### LM4040-5.0 (Continued)

**Electrical Characteristics** (Continued) **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}**; all other limits  $T_A = T_J = 25^{\circ}C$ . The grades C and D designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.5\%$  and  $\pm 1.0\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                                                     | Typical<br>(Note 4) | LM4040CIM<br>LM4040CIM3<br>LM4040CIZ<br>Limits<br>(Note 5) | LM4040DIM<br>LM4040DIM3<br>LM4040DIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 100 μA                                                                        | 5.000               |                                                            |                                                            | V                                |
| 1 1 1                            | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 100 μA                                                                        |                     | ±25<br>± <b>58</b>                                         | ±50<br>± <b>99</b>                                         | mV (max)<br>mV (max)             |
| JEWIN                            | Minimum Operating Current                                      | :<br>                                                                                          | 54                  | 74<br><b>80</b>                                            | 79<br><b>85</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$ $I_R = 1 \text{ mA}$ $I_R = 100 \mu\text{A}$                             | 30<br>20<br>20      | 100                                                        | 150                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                                      | 0.5                 | 1.0<br>1.3                                                 | 1.3<br><b>1.8</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ l <sub>R</sub> ≤ 15 mA                                                                  | 3.5                 | 8.0<br><b>12.0</b>                                         | 10.0<br><b>15.0</b>                                        | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$                                | 0.5                 | 1.1                                                        | 1.5                                                        | Ω<br>Ω (max)                     |
| e <sub>N</sub>                   | Wideband Noise                                                 | $I_R = 100 \mu A$<br>10 Hz $\leq f \leq 10 \text{ kHz}$                                        | 80                  |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔVR                              | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000  hrs<br>$T = 25^{\circ}\text{C} \pm 0.1^{\circ}\text{C}$<br>$I_{R} = 100 \mu\text{A}$ | 120                 |                                                            |                                                            | ppm                              |

#### LM4040-8.2

#### **Electrical Characteristics**

Boldface limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}$ C. The grades A and B designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.1\%$  and  $\pm 0.2\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                               | Typical<br>(Note 4) | LM4040AIM<br>LM4040AIM3<br>LM4040AIZ<br>Limits<br>(Note 5) | LM4040BIM<br>LM4040BIM3<br>LM4040BIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 150 μA                                                  | 8.192               |                                                            |                                                            | V                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 150 μA                                                  |                     | ±8.2<br>± <b>61</b>                                        | ±16<br>±70                                                 | mV (max)<br>mV (max)             |
| IRMIN                            | Minimum Operating Current                                      |                                                                          | 67                  | 91<br><b>95</b>                                            | 91<br><b>95</b>                                            | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$<br>$I_R = 1 \text{ mA}$<br>$I_R = 150 \mu\text{A}$ | 40<br>20<br>20      | 100                                                        | 100                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                | 0.6                 | 1.3<br><b>2.5</b>                                          | 1.3<br><b>2.5</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                            | 7.0                 | 10.0<br><b>18.0</b>                                        | 10.0<br><b>18.0</b>                                        | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$          | 0.6                 | 1.5                                                        | 1.5                                                        | $\Omega$ $\Omega$ (max)          |
| e <sub>N</sub>                   | Wideband Noise                                                 | l <sub>R</sub> = 150 μA<br>10 Hz ≤ f ≤ 10 kHz                            | 130                 |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 150 μA               | 120                 |                                                            |                                                            | ppm                              |

#### LM4040-8.2 (Continued)

**Electrical Characteristics** (Continued) **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX};** all other limits  $T_A = T_J = 25^{\circ}C$ . The grades C and D designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.5\%$  and  $\pm 1.0\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                                 | Typical<br>(Note 4) | LM4040CIM<br>LM4040CIM3<br>LM4040CIZ<br>Limits<br>(Note 5) | LM4040DIM<br>LM4040DIM3<br>LM4040DIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| VR                               | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 150 μA                                                    | 8.192               |                                                            |                                                            | ٧                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 150 μA                                                    |                     | ±41<br>± <b>94</b>                                         | ±82<br>± <b>162</b>                                        | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                      |                                                                            | 67                  | 91<br><b>95</b>                                            | 96<br><b>100</b>                                           | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | I <sub>R</sub> = 10 mA<br>I <sub>R</sub> = 1 mA<br>I <sub>R</sub> = 150 μA | 40<br>20<br>20      | 100                                                        | 150                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                  | 0.6                 | 1.3<br><b>2.5</b>                                          | 1.7<br><b>3.0</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                              | 7.0                 | 10.0<br><b>18.0</b>                                        | 15.0<br><b>24.0</b>                                        | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, f} = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$            | 0.6                 | 1.5                                                        | 1.9                                                        | Ω<br>Ω (max)                     |
| e <sub>N</sub>                   | Wideband Noise                                                 | $I_R = 150 \mu A$<br>10 Hz $\leq f \leq$ 10 kHz                            | 130                 |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 150 μA                 | 120                 |                                                            |                                                            | ppm                              |

#### LM4040-10.0

**Electrical Characteristics Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}; all other limits T\_A = T\_J = 25^{\circ}C. The grades A and B designate initial Reverse Breakdown Voltage tolerances of \pm 0.1\% and \pm 0.2\%, respectively.** 

| Symbol                           | Parameter                                                      | Conditions                                                               | Typical<br>(Note 4) | LM4040AIM<br>LM4040AIM3<br>LM4040AIZ<br>Limits<br>(Note 5) | LM4040BIM<br>LM4040BIM3<br>LM4040BIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| V <sub>R</sub>                   | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 150 μA                                                  | 10.00               |                                                            |                                                            | V                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 150 μA                                                  |                     | ±10<br>± <b>75</b>                                         | ±20<br>± <b>85</b>                                         | mV (max)<br>mV (max)             |
| IRMIN                            | Minimum Operating Current                                      |                                                                          | 75                  | 100<br><b>103</b>                                          | 100<br><b>103</b>                                          | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$<br>$I_R = 1 \text{ mA}$<br>$I_R = 150 \mu\text{A}$ | 40<br>20<br>20      | 100                                                        | 100                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔI <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                | 0.8                 | 1.5<br><b>3.5</b>                                          | 1.6<br><b>3.5</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  | :                                                              | 1 mA ≤ l <sub>R</sub> ≤ 15 mA                                            | 8.0                 | 12.0<br><b>23.0</b>                                        | 12.0<br><b>23.0</b>                                        | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, } f = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$         | 0.7                 | 1.7                                                        | 1.7                                                        | $\Omega$ $\Omega$ (max)          |
| eN                               | Wideband Noise                                                 | $I_R = 150 \mu A$<br>10 Hz $\leq f \leq$ 10 kHz                          | 180                 |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔV <sub>R</sub>                  | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 150 μA               | 120                 |                                                            |                                                            | ppm                              |

#### LM4040-10.0 (Continued)

#### **Electrical Characteristics (Continued)**

Boldface limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}$ C. The grades C and D designate initial Reverse Breakdown Voltage tolerances of  $\pm 0.5\%$  and  $\pm 1.0\%$ , respectively.

| Symbol                           | Parameter                                                      | Conditions                                                               | Typical<br>(Note 4) | LM4040CIM<br>LM4040CIM3<br>LM4040CIZ<br>Limits<br>(Note 5) | LM4040DIM<br>LM4040DIM3<br>LM4040DIZ<br>Limits<br>(Note 5) | Units<br>(Limit)                 |
|----------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| V <sub>R</sub>                   | Reverse Breakdown Voltage                                      | I <sub>R</sub> = 150 μA                                                  | 10.00               |                                                            | 6.5                                                        | V                                |
|                                  | Reverse Breakdown Voltage<br>Tolerance                         | I <sub>R</sub> = 150 μA                                                  |                     | ±50<br>± <b>115</b>                                        | ±100<br>± <b>198</b>                                       | mV (max)<br>mV (max)             |
| I <sub>RMIN</sub>                | Minimum Operating Current                                      |                                                                          | 75                  | 100<br><b>103</b>                                          | 110<br><b>113</b>                                          | μΑ<br>μΑ (max)<br>μΑ (max)       |
| ΔV <sub>R</sub> /ΔΤ              | Average Reverse Breakdown Voltage<br>Temperature Coefficient   | $I_R = 10 \text{ mA}$<br>$I_R = 1 \text{ mA}$<br>$I_R = 150 \mu\text{A}$ | 40<br>20<br>20      | 100                                                        | 150                                                        | ppm/°C<br>ppm/°C (max)<br>ppm/°C |
| ΔV <sub>R</sub> /ΔΙ <sub>R</sub> | Reverse Breakdown Voltage Change with Operating Current Change | I <sub>RMIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                | 0.8                 | 1.5<br><b>3.5</b>                                          | 2.0<br><b>4.0</b>                                          | mV<br>mV (max)<br>mV (max)       |
|                                  |                                                                | 1 mA ≤ I <sub>R</sub> ≤ 15 mA                                            | 8.0                 | 12.0<br><b>23.0</b>                                        | 18.0<br><b>29.0</b>                                        | mV<br>mV (max)<br>mV (max)       |
| Z <sub>R</sub>                   | Reverse Dynamic Impedance                                      | $I_R = 1 \text{ mA, } f = 120 \text{ Hz,}$<br>$I_{AC} = 0.1 I_R$         | 0.7                 | 1.7                                                        | 2.3                                                        | Ω<br>Ω (max)                     |
| eN                               | Wideband Noise                                                 | $I_{R} = 150 \mu A$<br>10 Hz $\leq f \leq$ 10 kHz                        | 180                 |                                                            |                                                            | μV <sub>rms</sub>                |
| ΔVR                              | Reverse Breakdown Voltage Long<br>Term Stability               | t = 1000 hrs<br>T = 25°C ±0.1°C<br>I <sub>R</sub> = 150 μA               | 120                 | , · <u>.</u> .                                             |                                                            | ppm                              |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test

Note 2: The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature),  $\theta_{JA}$  (junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is PD<sub>max</sub> = (T<sub>Jmax</sub> - T<sub>A</sub>)/ $\theta$ <sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM4040, T<sub>Jmax</sub> = 125°C, and the typical thermal resistance (d<sub>JA</sub>), when board mounted, is 185°C/W for the M package, 326°C/W for the SOT-23 package, and 180°C/W with 0.4\* lead length and 170°C/W with 0.125" lead length for the TO-92 package.

Note 3: The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin.

Note 4: Typicals are at T<sub>J</sub> = 25°C and represent most likely parametric norm.

Note 5: Limits are 100% production tested at 25°C. Limits over temperature are guaranteed through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate National's AOQL.

Note 6: The boldface (over-temperature) limit for Reverse Breakdown Voltage Tolerance is defined as the room temperature Reverse Breakdown Voltage Tolerance ± [(ΔV<sub>R</sub>/ΔT)(65°C)(V<sub>R</sub>)]. ΔV<sub>R</sub>/ΔT is the V<sub>R</sub> temperature coefficient, 65°C is the temperature range from -40°C to the reference point of 25°C, and V<sub>R</sub> is the reverse breakdown voltage. The total over-temperature tolerance for the different grades is shown below:

A-grade:  $\pm 0.75\% = \pm 0.1\% \pm 100 \text{ ppm/°C} \times 65^{\circ}\text{C}$ B-grade:  $\pm 0.85\% = \pm 0.2\% \pm 100 \text{ ppm/°C} \times 65^{\circ}\text{C}$ 

C-grade:  $\pm 1.15\% = \pm 0.5\% \pm 100 \text{ ppm/°C} \times 65^{\circ}\text{C}$ 

D-grade:  $\pm 1.98\% = \pm 1.0\% \pm 150 \text{ ppm/°C} \times 65^{\circ}\text{C}$ 

E-grade:  $\pm 2.98\% = \pm 1.0\% \pm 150 \text{ ppm/°C} \times 65°C$ 

Therefore, as an example, the A-grade LM4040-2.5 has an over-temperature Reverse Breakdown Voltage tolerance of ±2.5V × 0.75% = ±19 mV.

#### Z

#### **Typical Performance Characteristics**



TL/H/11323-4



TL/H/11323-10



TL/H/11323-11



Noise Voltage vs Frequency 10  $I_R = 200 \, \mu A$ 5.0 NOISE (µV/1/Hz) 107 2.0 57 1.0 2.5 0.5 0.2 10 10k 100k 100 1k FREQUENCY (Hz)

TL/H/11323-13

#### **Start-Up Characteristics**



TL/H/11323-5



TL/H/11323-7



TL/H/11323-8



TL/H/11323-9



TL/H/11323-14

#### **Applications Information**

The LM4040 is a precision micro-power curvature-corrected bandgap shunt voltage reference. For space critical applications, the LM4040 is available in the sub-miniature SOT-23 surface-mount package. The LM4040 has been designed for stable operation without the need of an external capacitor connected between the "+" pin and the "-" pin. If, however, a bypass capacitor is used, the LM4040 remains stable. Reducing design effort is the availability of several fixed reverse breakdown voltages: 2.500V, 4.096V, 5.000V, 8.192V, and 10.000V. The minimum operating current increases from 60  $\mu A$  for the LM4040-2.5 to 100  $\mu A$  for the LM4040-10.0. All versions have a maximum operating current of 15 mA.

LM4040s in the SOT-23 packages have a parasitic Schottky diode between pin 3 (-) and pin 1 (Die attach interface contact). Therefore, pin 1 of the SOT-23 package must be left floating or connected to pin 3.

The 4.096V version allows single +5V 12-bit ADCs or DACs to operate with an LSB equal to 1 mV. For 12-bit ADCs or DACs that operate on supplies of 10V or greater, the 8.192V version gives 2 mV per LSB.

In a conventional shunt regulator application (*Figure 1*), an external series resistor ( $R_S$ ) is connected between the supply voltage and the LM4040.  $R_S$  determines the current that flows through the load ( $I_L$ ) and the LM4040 ( $I_O$ ). Since load current and supply voltage may vary,  $R_S$  should be small

enough to supply at least the minimum acceptable  $I_Q$  to the LM4040 even when the supply voltage is at its minimum and the load current is at its maximum value. When the supply voltage is at its maximum and  $I_L$  is at its minimum,  $R_S$  should be large enough so that the current flowing through the LM4040 is less than 15 mA.

 $R_S$  is determined by the supply voltage, (V<sub>S</sub>), the load and operating current, (I<sub>L</sub> and I<sub>Q</sub>), and the LM4040's reverse breakdown voltage, V<sub>R</sub>.

$$R_S = \frac{V_S - V_R}{I_L + I_Q}$$

#### **Typical Applications**



TL/H/11323-15

FIGURE 1. Shunt Regulator



FIGURE 2. LM4040-4.1's Nominal 4.096 breakdown voltage gives ADC12451 1 mV/LSB TL/H/11323-16



FIGURE 3. Bounded amplifier reduces saturation-induced delays and can prevent succeeding stage damage.

Nominal clamping voltage is ± 11.5V (LM4040's reverse breakdown voltage + 2 diode V<sub>F</sub>).

TL/H/11323-19

#### **Typical Applications (Continued)**



FIGURE 4. Protecting Op Amp input. The bounding voltage is  $\pm$  4V with the LM4040-2.5 (LM4040's reverse breakdown voltage + 3 diode V<sub>F</sub>).



FIGURE 5. Precision ±4.096V Reference



FIGURE 6. Programmable Current Source

TL/H/11323-20



FIGURE 7. Precision 1  $\mu\text{A}$  to 1 mA Current Sources

TL/H/11323-24

#### **Packaging Information**



Plastic Surface Mount Package (M3) NS Package Number TO-236AB



#### LM113/LM313 Reference Diode

#### **General Description**

The LM113/LM313 are temperature compensated, low voltage reference diodes. They feature extremely-tight regulation over a wide range of operating currents in addition to an unusually-low breakdown voltage and good temperature stability.

The diodes are synthesized using transistors and resistors in a monolithic integrated circuit. As such, they have the same low noise and long term stability as modern IC op amps. Further, output voltage of the reference depends only on highly-predictable properties of components in the IC; so they can be manufactured and supplied to tight tolerances.

- Dynamic impedance of 0.3Ω from 500 μA to 20 mA
- Temperature stability typically 1% over 55°C to 125°C range (LM113), 0°C to 70°C (LM313)
- Tight tolerance: ±5%, ±2% or ±1%

The characteristics of this reference recommend it for use in bias-regulation circuitry, in low-voltage power supplies or in battery powered equipment. The fact that the breakdown voltage is equal to a physical property of silicon—the energy-band gap voltage—makes it useful for many temperature-compensation and temperature-measurement functions

#### **Features**

■ Low breakdown voltage: 1.220V

#### **Schematic and Connection Diagrams**



#### Metal Can Package



Note: Pin 2 connected to case TOP VIEW

Order Number LM113H or LM113-1H or LM113-2H or LM313H See NS Package Number H02A

TL/H/5713-1

#### **Typical Applications**

#### **Level Detector for Photodiode**



#### Low Voltage Regulator



TL/H/5713-2

#### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 3)

Power Dissipation (Note 1) 100 mW Reverse Current 50 mA

Reverse Current 50 mA Forward Current 50 mA Storage Temperature Range

Lead Temperature (Soldering, 10 seconds)

Operating Temperature Range LM113

LM313

 $-65^{\circ}\text{C to} + 150^{\circ}\text{C}$ 

300°C

-55°C to + 125°C 0°C to +70°C

#### Electrical Characteristics (Note 2)

| Parameter                                                                                                                                     | Conditions                                                                                                  | Min                     | Тур                   | Max                     | Units       |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|-------------------------|-------------|
| Reverse Breakdown Voltage<br>LM113/LM313<br>LM113-1<br>LM113-2                                                                                | I <sub>R</sub> = 1 mA                                                                                       | 1.160<br>1.210<br>1.195 | 1.220<br>1.22<br>1.22 | 1.280<br>1.232<br>1.245 | V<br>V<br>V |
| Reverse Breakdown Voltage<br>Change                                                                                                           | 0.5 mA ≤ I <sub>R</sub> ≤ 20 mA                                                                             |                         | 6.0                   | 15                      | mV          |
| Reverse Dynamic Impedance                                                                                                                     | I <sub>R</sub> = 1 mA<br>I <sub>R</sub> = 10 mA                                                             |                         | 0.2<br>0.25           | 1.0<br>0.8              | Ω           |
| Forward Voltage Drop                                                                                                                          | I <sub>F</sub> = 1.0 mA                                                                                     |                         | 0.67                  | 1.0                     | ٧           |
| RMS Noise Voltage                                                                                                                             | $10 \text{ Hz} \le f \le 10 \text{ kHz}$ $I_{R} = 1 \text{ mA}$                                             |                         | 5                     |                         | μV          |
| Reverse Breakdown Voltage 0.5 mA $\leq$ I <sub>R</sub> $\leq$ 10 mA Change with Current $T_{MIN} \leq$ T <sub>A</sub> $\leq$ T <sub>MAX</sub> |                                                                                                             |                         |                       | 15                      | mV          |
| Breakdown Voltage Temperature<br>Coefficient                                                                                                  | 1.0 mA $\leq$ I <sub>R</sub> $\leq$ 10 mA<br>T <sub>MIN</sub> $\leq$ T <sub>A</sub> $\leq$ T <sub>MAX</sub> |                         | 0.01                  |                         | %/°C        |

Note 1: For operating at elevated temperatures, the device must be derated based on a 150°C maximum junction and a thermal resistance of 80°C/W junction to case or 440°C/W junction to ambient.

Note 2: These specifications apply for  $T_A=25^{\circ}$ C, unless stated otherwise. At high currents, breakdown voltage should be measured with lead lengths less than 1/4 inch. Kelvin contact sockets are also recommended. The diode should not be operated with shunt capacitances between 200 pF and 0.1  $\mu$ F, unless isolated by at least a 100 $\Omega$  resistor, as it may oscillate at some currents.

Note 3: Refer to the following RETS drawings for military specifications: RETS113-1X for LM113-1, RETS113-2X for LM113-2 or RETS113X for LM113.

#### **Typical Performance Characteristics**







TL/H/5713-3

#### Typical Performance Characteristics (Continued)













TL/H/5713-4

#### Typical Applications (Continued)

#### Amplifier Biasing for Constant Gain with Temperature





# Thermometer 25967 10K 280222 200K 6K 1N Adjust for 0V at 0°C †Adjust for 100 mV/°C

TL/H/5713-5



#### LM136-2.5/LM236-2.5/LM336-2.5V Reference Diode

#### **General Description**

The LM136-2.5/LM236-2.5 and LM336-2.5 integrated circuits are precision 2.5V shunt regulator diodes. These monolithic IC voltage references operate as a low-temperature-coefficient 2.5V zener with  $0.2\Omega$  dynamic impedance. A third terminal on the LM136-2.5 allows the reference voltage and temperature coefficient to be trimmed easily.

The LM136-2.5 series is useful as a precision 2.5V low voltage reference for digital voltmeters, power supplies or op amp circuitry. The 2.5V make it convenient to obtain a stable reference from 5V logic supplies. Further, since the LM136-2.5 operates as a shunt regulator, it can be used as either a positive or negative voltage reference.

The LM136-2.5 is rated for operation over -55°C to +125°C while the LM236-2.5 is rated over a -25°C to +85°C temperature range.

The LM336-2.5 is rated for operation over a 0°C to +70°C temperature range. See the connection diagrams for available packages.

#### **Features**

- Low temperature coefficient
- Wide operating current of 400 µA to 10 mA
- $\blacksquare$  0.2 $\Omega$  dynamic impedance
- ±1% initial tolerance available
- Guaranteed temperature stability
- Easily trimmed for minimum temperature drift
- Fast turn-on
- Three lead transistor package

#### **Connection Diagrams**

TO-92 Plastic Package



TL/H/5715-8

#### **Bottom View**

Order Number LM236Z-2.5, LM236AZ-2.5, LM336Z-2.5 or LM336BZ-2.5 See NS Package Number Z03A

#### TO-46 Metal Can Package



**Bottom View** 

Order Number LM136H-2.5, LM136H-2.5/883, LM236H-2.5, LM336H-2.5, LM136AH-2.5 or LM236AH-2.5 See NS Package Number H03H

## NC NC ADJ 8 7 6 5

SO Package

TL/H/5715-12 **Top View** 

NC

Order Number LM236M-2.5, LM336M-2.5 or LM336BM-2.5 See NS Package Number M08A

NC

#### **Typical Applications**

#### 2.5V Reference



TL/H/5715-9

#### 2.5V Reference with Minimum Temperature Coefficient



#### Wide Input Range Reference



#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Reverse Current 15 mA Forward Current 10 mA

Storage Temperature -60°C to +150°C

Operating Temperature Range (Note 2) LM136 -55°C to +150°C

LM236 -25°C to +85°C LM336 0°C to +70°C Soldering Information
TO-92 Package (10 sec.) 260°C
TO-46 Package (10 sec.) 300°C
SO Package

 Vapor Phase (60 sec.)
 215°C

 Infrared (15 sec.)
 220°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" (Appendix D) for other methods of soldering surface mount devices.

#### **Electrical Characteristics** (Note 3)

| Parameter                                | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LM136A-2.5/LM236A-2.5<br>LM136-2.5/LM236-2.5 |                  |                | LM336B-2.5<br>LM336-2.5 |                |                | Units          |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------|----------------|-------------------------|----------------|----------------|----------------|
|                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min                                          | Тур              | Max            | Min                     | Тур            | Max            |                |
| Reverse Breakdown Voltage                | T <sub>A</sub> =25°C, I <sub>R</sub> =1 mA<br>LM136/LM236/LM336<br>LM136A/LM236A, LM336B                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2.440<br>2.465                               | 2.490<br>2.490   | 2.540<br>2.515 | 2.390<br>2.440          | 2.490<br>2.490 | 2.590<br>2.540 | V<br>V         |
| Reverse Breakdown Change<br>With Current | T <sub>A</sub> =25°C,<br>400 μA≤I <sub>R</sub> ≤10 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                              | 2.6              | 6              |                         | 2.6            | 10             | mV             |
| Reverse Dynamic Impedance                | $T_A = 25^{\circ}C$ , $I_R = 1$ mA, $f = 100$ Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                              | 0.2              | 0.6            |                         | 0.2            | 1              | Ω              |
| Temperature Stability<br>(Note 4)        | $\begin{array}{l} V_{\text{R}} \ \text{Adjusted to 2.490V} \\ I_{\text{R}} = 1 \ \text{mA}, \ \textit{(Figure 2)} \\ 0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70^{\circ}\text{C} \ (\text{LM336}) \\ -25^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +85^{\circ}\text{C} \\ \ (\text{LM236H}, \text{LM236Z}) \\ -25^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +85^{\circ}\text{C} \ (\text{LM236M}) \\ -55^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \ (\text{LM136}) \end{array}$ |                                              | 3.5<br>7.5<br>12 | 9<br>18<br>18  |                         | 1.8            | 6              | mV<br>mV<br>mV |
| Reverse Breakdown Change<br>With Current | 400 μA≤I <sub>R</sub> ≤10 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                              | 3                | 10             |                         | 3              | 12             | mV             |
| Reverse Dynamic Impedance                | I <sub>R</sub> =1 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              | 0.4              | 1              |                         | 0.4            | 1.4            | Ω              |
| Long Term Stability                      | $T_A = 25^{\circ}C \pm 0.1^{\circ}C$ , $I_R = 1$ mA,<br>t = 1000 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              | 20               |                |                         | 20             |                | ppm            |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Electrical specifications do not apply when operating the device beyond its specified operating conditions.

Note 2: For elevated temperature operation, T<sub>i</sub> max is:

LM136 150°C LM236 125°C LM336 100°C

| Thermal Resistance                     | TO-92                                         | TO-46   | SO-8    |
|----------------------------------------|-----------------------------------------------|---------|---------|
| $\theta_{ m ja}$ (Junction to Ambient) | 180°C/W (0.4" leads)<br>170°C/W (0.125" lead) | 440°C/W | 165°C/W |
| $\theta_{ja}$ (Junction to Case)       | n/a                                           | 80°C/W  | n/a     |

Note 3: Unless otherwise specified, the LM136-2.5 is specified from  $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ , the LM236-2.5 from  $-25^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$  and the LM336-2.5 from  $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ .

Note 4: Temperature stability for the LM336 and LM236 family is guaranteed by design. Design limits are guaranteed (but not 100% production tested) over the indicated temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels. Stability is defined as the maximum change in V<sub>ref</sub> from 25°C to T<sub>A</sub> (min) or T<sub>A</sub> (max).

#### **Typical Performance Characteristics**







TL/H/5715-2

#### **Typical Performance Characteristics (Continued)**









TL/H/5715-3

#### **Application Hints**

The LM136 series voltage references are much easier to use than ordinary zener diodes. Their low impedance and wide operating current range simplify biasing in almost any circuit. Further, either the breakdown voltage or the temperature coefficient can be adjusted to optimize circuit performance.

Figure 1 shows an LM136 with a 10k potentiometer for adjusting the reverse breakdown voltage. With the addition of R1 the breakdown voltage can be adjusted without affecting the temperature coefficient of the device. The adjustment range is usually sufficient to adjust for both the initial device tolerance and inaccuracies in buffer circuitry.

If minimum temperature coefficient is desired, two diodes can be added in series with the adjustment potentiometer as shown in *Figure 2*. When the device is adjusted to 2.490V the temperature coefficient is minimized. Almost any silicon signal diode can be used for this purpose such as a 1N914, 1N4148 or a 1N457. For proper temperature compensation the diodes should be in the same thermal environment as the LM136. It is usually sufficient to mount the diodes near the LM136 on the printed circuit board. The absolute resistance of R1 is not critical and any value from 2k to 20k will work.



FIGURE 1. LM136 With Pot for Adjustment of Breakdown Voltage (Trim Range = ±120 mV typical)



FIGURE 2. Temperature Coefficient Adjustment (Trim Range =  $\pm$ 70 mV typical)

#### Low Cost 2 Amp Switching Regulator<sup>†</sup>



\*L1 60 turns #16 wire on Arnold Core A-254168-2 †Efficiency  $\approx$  80% TL/H/5715-5

#### **Precision Power Regulator with Low Temperature Coefficient**



\*Adjust for 3.75V across R1

TL/H/5715-13

#### 5V Crowbar



TL/H/5715-14

#### Trimmed 2.5V Reference with Temperature Coefficient Independent of Breakdown Voltage



\*Does not affect temperature coefficient

TL/H/5715-1

#### Adjustable Shunt Regulator



TL/H/5715-6

#### Linear Ohmmeter



TL/H/5715-16



## Typical Applications (Continued) 5V Buffered Reference 7V ≤ V<sub>IN</sub> ≤ 38V 20k 1% 5.1k 2 LM308 8



**Schematic Diagram** 





#### LM185-1.2/LM285-1.2/LM385-1.2 **Micropower Voltage Reference Diode**

#### **General Description**

The LM185-1.2/LM285-1.2/LM385-1.2 are micropower 2-terminal band-gap voltage regulator diodes. Operating over a 10 µA to 20 mA current range, they feature exceptionally low dynamic impedance and good temperature stability. On-chip trimming is used to provide tight voltage tolerance. Since the LM185-1.2 band-gap reference uses only transistors and resistors, low noise and good long term stability result.

Careful design of the LM185-1.2 has made the device exceptionally tolerant of capacitive loading, making it easy to use in almost any reference application. The wide dynamic operating range allows its use with widely varying supplies with excellent regulation.

The extremely low power drain of the LM185-1.2 makes it useful for micropower circuitry. This voltage reference can be used to make portable meters, regulators or general purpose analog circuitry with battery life approaching shelf life.

Further, the wide operating current allows it to replace older references with a tighter tolerance part.

The LM185-1.2 is rated for operation over a -55°C to 125°C temperature range while the LM285-1.2 is rated -40°C to 85°C and the LM385-1.2 0°C to 70°C. The LM185-1.2/LM285-1.2 are available in a hermetic TO-46 package and the LM285-1.2/LM385-1.2 are also available in a lowcost TO-92 molded package, as well as S.O.

#### **Features**

- ±4 mV (±0.3%) max. initial tolerance (A grade)
- Operating current of 10 µA to 20 mA
- 0.6Ω max dynamic impedance (A grade)
- Low temperature coefficient
- Low voltage reference—1.235V
- 2.5V device and adjustable device also available LM185-2.5 series and LM185 series, respectively

#### **Connection Diagrams**

TO-92 Plastic Package (Z)



TL/H/5518-10 **Bottom View** 

Order Number LM285Z-1.2, LM285AZ-1.2. LM285AXZ-1.2. LM285AYZ-1.2, LM285BXZ-1.2, LM285BYZ-1.2, LM385Z-1.2, LM385AZ-1.2,

LM385AXZ-1.2, LM385AYZ-1.2, LM385BZ-1.2, LM385BXZ-1.2 or LM385BYZ-1.2 See NS Package Number Z03A

> SO Package Alternate Pinout

**TO-46** Metal Can Package (H)



TL/H/5518-6

**Bottom View** 

**Order Number** LM185H-1.2, LM185H-1.2/883, LM185AH-1.2, LM185AXH-1.2, LM185AYH-1.2, LM185BXH-1.2, LM185BYH-1.2, LM285H-1.2, LM285AH-1.2, LM285AXH-1.2, LM285AYH-1.2. LM285BXH-1.2. LM285BYH-1.2 or LM385H-1.2 See NS Package Number H02A

SO Package



TL/H/5518-9

Order Number LM285M-1.2, LM285AM-1.2, LM285AXM-1.2, LM285AYM-1.2, LM285BXM-1.2, LM285BYM-1.2. LM385M-1.2. LM385AM-1.2, LM385AXM-1.2, LM385AYM-1.2, LM385BM-1.2, LM385BXM-1.2 or LM385BYM-1.2 See NS Package Number M08A

#### **Typical Application**

TL/H/5518-11

Order Number LM385SM-1.2, LM385ASM-1.2 See NS Package Number M08A

Wide Input Range Reference



TL/H/5518-8

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 2)

Reverse Current Forward Current 30 mA

Operating Temperature Range (Note 3)

10 mA

LM185-1.2

-55°C to +125°C

LM285-1.2

-40°C to +85°C

LM385-1.2

0°C to 70°C

Storage Temperature

Soldering Information

TO-92 package: 10 sec.

260°C

-55°C to +150°C

TO-46 package: 10 sec.

300°C

SO package: Vapor phase (60 sec.) Infrared (15 sec.)

215°C 220°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

#### **Electrical Characteristics** (Note 4)

| Parameter                                   | Conditions                                                                      |                       | LM185A-1.2<br>LM185AX-1.2<br>LM185AY-1.2<br>LM285A-1.2<br>LM285AX-1.2<br>LM285AY-1.2 |                             | Units<br>(Limit) |                             |                             |                                      |
|---------------------------------------------|---------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------|-----------------------------|------------------|-----------------------------|-----------------------------|--------------------------------------|
|                                             |                                                                                 | Тур                   | Tested<br>Limit<br>(Notes 5, 8)                                                      | Design<br>Limit<br>(Note 6) | Тур              | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) |                                      |
| Reverse Breakdown<br>Voltage                | Ι <sub>R</sub> = 100 μΑ                                                         | 1.235<br><b>1.230</b> | 1.231<br>1.239                                                                       | 1.220<br>1.245              | 1.235<br>1.235   | 1.231<br>1.239              | 1.225<br>1.245              | V(Min)<br>V(Max)<br>V(Min)<br>V(Max) |
| Minimum Operating<br>Current                |                                                                                 | 7                     | . 8                                                                                  | 10                          | 7                | 8                           | 10                          | μΑ<br>(Max)                          |
| Reverse Breakdown<br>Voltage Change with    | I <sub>MIN</sub> ≤ I <sub>R</sub> ≤ 1 mA                                        |                       | 1                                                                                    | 1.5                         |                  | 1                           | 1.5                         | mV<br>(Max)                          |
| Current                                     | 1 mA ≤ I <sub>R</sub> ≤ 20 mA                                                   |                       | 10                                                                                   | 20                          | -                | 10                          | 20                          | mV<br>(Max)                          |
| Reverse Dynamic<br>Impedance                | $I_{R} = 100  \mu A, f = 20  Hz$                                                | 0.2                   |                                                                                      | 0.6<br><b>1.5</b>           | 0.2              |                             | 0.6<br><b>1.5</b>           | Ω<br>(Max)                           |
| Wideband Noise (rms)                        | $I_{R} = 100 \mu\text{A},$<br>10 Hz $\leq f \leq$ 10 kHz                        | 60                    |                                                                                      |                             | 60               |                             |                             | μ٧                                   |
| Long Term Stability                         | $I_{R} = 100 \mu A, T = 1000 Hr,$<br>$T_{A} = 25^{\circ}C \pm 0.1^{\circ}C$     | 20                    |                                                                                      |                             | 20               |                             |                             | ppm                                  |
| Average Temperature<br>Coefficient (Note 7) | I <sub>MIN</sub> ≤ I <sub>R</sub> ≤ 20 mA<br>X Suffix<br>Y Suffix<br>All Others |                       | 30<br>50                                                                             | 150                         |                  | 30<br>50                    | 150                         | ppm/°C<br>(Max)                      |

#### Electrical Characteristics (Continued) (Note 4)

| Parameter                                   | Conditions                                                                      |       | LM185-1.2<br>LM185BY-1.2<br>LM185BY-1.2<br>LM285-1.2<br>LM285BX-1.2<br>LM285BY-1.2 |                             | LM385B-1.2<br>LM385BX-1.2<br>LM385BY-1.2 |                             | LM385-1.2                   |                             | Units<br>(Limit)                    |
|---------------------------------------------|---------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------|-----------------------------|------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------------|
| 5 (1)<br>1 (2) (3)                          |                                                                                 | •     | Tested<br>Limit<br>(Notes 5, 8)                                                    | Design<br>Limit<br>(Note 6) | Tested<br>Limit<br>(Note 5)              | Design<br>Limit<br>(Note 6) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) |                                     |
| Reverse Breakdown<br>Voltage                | $T_A = 25$ °C,<br>10 $\mu$ A $\leq$ I <sub>R</sub> $\leq$ 20 mA                 | 1.235 | 1.223<br>1.247                                                                     |                             | 1.223<br>1.247                           |                             | 1.205<br>1.260              |                             | V(Min)<br>V(Max)                    |
| Minimum Operating<br>Current                |                                                                                 | 8     | 10                                                                                 | 20                          | 15                                       | 20                          | 15                          | 20                          | μA<br>(Max)                         |
| Reverse Breakdown<br>Voltage Change with    | $10 \mu A \le I_R \le 1 mA$                                                     |       | 1                                                                                  | 1.5                         | 1                                        | 1.5                         | 1                           | 1.5                         | mV<br>(Max)                         |
| Current                                     | 1 mA ≤ I <sub>R</sub> ≤ 20 mA                                                   |       | 10                                                                                 | 20                          | 20                                       | 25                          | 20                          | 25                          | mV<br>(Max)                         |
| Reverse Dynamic<br>Impedance                | $I_{R} = 100 \mu\text{A}, f = 20 \text{Hz}$                                     | 1     |                                                                                    |                             |                                          |                             |                             |                             | Ω                                   |
| Wideband Noise (rms)                        | $I_{\text{R}} = 100 \mu\text{A},$ $10 \text{Hz} \le \text{f} \le 10 \text{kHz}$ | 60    |                                                                                    |                             |                                          |                             |                             |                             | μV                                  |
| Long Term Stability                         | $I_R = 100 \mu A, T = 1000 Hr,$<br>$T_A = 25^{\circ}C \pm 0.1^{\circ}C$         | 20    |                                                                                    |                             |                                          |                             |                             |                             | ppm                                 |
| Average Temperature<br>Coefficient (Note 7) | I <sub>R</sub> = 100 µA<br>X Suffix<br>Y Suffix<br>All Others                   |       | 30<br>50                                                                           | 150                         | 30<br>50                                 | 150                         |                             | 150                         | ppm/°C<br>ppm/°C<br>ppm/°C<br>(Max) |

Note 1: Absolute Maximum Ratings Indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Note 2: Refer to RETS185H-1.2 for military specifications.

Note 3: For elevated temperature operation, Ti max is:

LM185 150°C LM285

125°C LM385 100°C

| Thermal Resistance                 | TO-92                                          | TO-46   | SO-8    |
|------------------------------------|------------------------------------------------|---------|---------|
| $	heta_{JA}$ (junction to ambient) | 180°C/W (0.4" leads)<br>170°C/W (0.125" leads) | 440°C/W | 165°C/W |
| θ <sub>JC</sub> (junction to case) | N/A                                            | 80°C/W  | N/A     |

Note 4: Parameters identified with boldface type apply at temperature extremes. All other numbers apply at T<sub>A</sub> = T<sub>J</sub> = 25°C.

Note 5: Guaranteed and 100% production tested.

Note 6: Guaranteed, but not 100% production tested. These limits are not used to calculate average outgoing quality levels.

Note 7: The average temperature coefficient is defined as the maximum deviation of reference voltage at all measured temperatures between the operating T<sub>MAX</sub> and  $T_{MIN}$ , divided by  $T_{MAX}-T_{MIN}$ . The measured temperatures are  $-55^{\circ}\text{C}$ ,  $-40^{\circ}\text{C}$ ,  $0^{\circ}\text{C}$ ,  $25^{\circ}\text{C}$ ,  $70^{\circ}\text{C}$ ,  $85^{\circ}\text{C}$ ,  $125^{\circ}\text{C}$ .

Note 8: A military RETS electrical specification is available on request.

#### **Typical Performance Characteristics**



















TL/H/5518-3

#### Micropower Reference from 9V Battery



#### Reference from 1.5V Battery



TL/H/5518-2

#### Micropower\* 5V Regulator



#### Micropower\* 10V Reference



#### Precision 1 $\mu$ A to 1 mA Current Sources





 $\bullet I_{OUT} = \frac{1.23V}{R2}$ 

TL/H/5518-4

#### 0°C - 100°C Thermometer

# 0-100 μA M IOUT V R1 4k R2 1.5V (1.3-1.6V)<sup>†</sup> R3 100 R4 220

#### **METER THERMOMETERS**

#### **Lower Power Thermometer**



- \* 2N3638 or 2N2907 select for inverse HFE = 5
- † Select for operation at 1.3V
- $\ddagger I_Q \approx 600 \mu A \text{ to } 900 \mu A$

#### Calibration

- 1. Short LM385-1.2, adjust R3 for  $I_{OUT}$  = temp at 1  $\mu$ A/°K
- 2. Remove short, adjust R2 for correct reading in centigrade

†I<sub>O</sub> at 1.3V ≈ 500 μA

IQ at 1.6V ≈ 2.4 mA

#### 0°F-50°F Thermometer



#### Micropower Thermocouple Cold Junction Compensator



#### TL/H/5518-5

#### Calibration

- 1. Short LM385-1.2, adjust R3 for  $I_{OUT}$  = temp at 1.8  $\mu$ A/°K
- 2. Remove short, adjust R2 for correct reading in °F

#### Adjustment Procedure

- 1. Adjust TC ADJ pot until voltage across R1 equals Kelvin temperature multiplied by the thermocouple Seebeck coefficient.
- Adjust zero ADJ pot until voltage across R2 equals the thermocouple Seebeck coefficient multiplied by 273.2.

| Thermocouple<br>Type | Seebeck<br>Coefficient<br>(µV/°C) | R1<br>(Ω) | R2<br>(Ω)    | Voltage<br>Across R1<br>@ 25°C<br>(mV) | Voltage<br>Across R2<br>(mV) |
|----------------------|-----------------------------------|-----------|--------------|----------------------------------------|------------------------------|
| J                    | 52.3                              | 523       | 1.24k        | 15.60                                  | 14.32                        |
| т                    | 42.8                              | 432       | 1k           | 12.77                                  | 11.78                        |
| K                    | 40.8                              | 412       | $953\Omega$  | 12.17                                  | 11.17                        |
| S                    | 6.4                               | 63.4      | 150 $\Omega$ | 1.908                                  | 1.766                        |

Typical supply current 50 μA

#### **Centigrade Thermometer**



#### Calibration

- 1. Adjust R1 so that V1 = temp at 1 mV/°K
- 2. Adjust V2 to 273.2 mV
- $\dagger I_Q$  for 1.3V to 1.6V battery voltage = 50  $\mu$ A to 150  $\mu$ A

TL/H/5518-1

#### **Schematic Diagram**



TL/H/5518-7

#### Connection Diagrams (Continued)



TL/H/5518-12

Order Number LM185-1.2/883 or LM185-2.5/883 See NS Package Number E20A



### LM185-2.5/LM285-2.5/LM385-2.5 Micropower Voltage Reference Diode

#### **General Description**

The LM185-2.5/LM285-2.5/LM385-2.5 are micropower 2-terminal band-gap voltage regulator diodes. Operating over a 20 μA to 20 mA current range, they feature exceptionally low dynamic impedance and good temperature stability. Onchip trimming is used to provide tight voltage tolerance. Since the LM-185-2.5 band-gap reference uses only transistors and resistors, low noise and good long term stability result.

Careful design of the LM185-2.5 has made the device exceptionally tolerant of capacitive loading, making it easy to use in almost any reference application. The wide dynamic operating range allows its use with widely varying supplies with excellent regulation.

The extremely low power drain of the LM185-2.5 makes it useful for micropower circuitry. This voltage reference can be used to make portable meters, regulators or general purpose analog circuitry with battery life approaching shelf life.

Further, the wide operating current allows it to replace older references with a tighter tolerance part. For applications requiring 1.2V see LM185-1.2.

The LM185-2.5 is rated for operation over a  $-55^{\circ}$ C to 125°C temperature range while the LM285-2.5 is rated  $-40^{\circ}$ C to 85°C and the LM385-2.5 0°C to 70°C. The LM185-2.5/LM285-2.5 are available in a hermetic TO-46 package and the LM285-2.5/LM385-2.5 are also available in a low-cost TO-92 molded package, as well as S.O.

#### **Features**

- ±20 mV (±0.8%) max. initial tolerance (A grade)
- Operating current of 20 µA to 20 mA
- 0.6Ω dynamic impedance (A grade)
- Low temperature coefficient
- Low voltage reference—2.5V
- 1.2V device and adjustable device also available— LM185-1.2 series and LM185 series, respectively

#### **Applications**

#### Wide Input Range Reference



TL/H/5519-12

#### Micropower Reference from 9V Battery



TL/H/5519~2

#### **Connection Diagrams**

TO-92 Plastic Package



TL/H/5519-8

#### **Bottom View**

Order Number LM285Z-2.5, LM285AZ-2.5, LM285AXZ-2.5, LM285BXZ-2.5, LM285BYZ-2.5, LM385Z-2.5, LM385AZ-2.5, LM385AXZ-2.5, LM385AXZ-2.5, LM385BZ-2.5, LM385BXZ-2.5 or LM385BYZ-2.5 See NS Package Number Z03A

#### TO-46 Metal Can Package



TL/H/5519-13

Bottom View
Order Number LM185H-2.5,
LM185H-2.5/883
LM185AH-2.5, LM185AXH-2.5,
LM185BYH-2.5, LM285H-2.5,
LM285AH-2.5, LM285AXH-2.5,
LM285AYH-2.5, LM285BXH-2.5,
CM285AYH-2.5, LM285BXH-2.5
or LM285BYH-2.5
See NS Package Number H02A

#### SO Package



Order Number LM285M-2.5, LM285AM-2.5, LM285AXM-2.5, LM285AYM-2.5, LM285BXM-2.5, LM285BYM-2.5, LM385M-2.5, LM385AM-2.5, LM385AXM-2.5, LM385AYM-2.5, LM385BM-2.5, LM385BXM-2.5 or LM385BYM-2.5 See NS Package Number M08A

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 2)

Reverse Current

30 mA

Forward Current

10 mA

Operating Temperature Range (Note 3) LM185-2.5 LM285-2.5 LM385-2.5

-55°C to + 125°C -40°C to + 85°C

0°C to 70°C

Storage Temperature

-55°C to + 150°C

Soldering Information

TO-92 Package (10 sec.) TO-46 Package (10 sec.) 260°C 300°C

SO Package

Vapor Phase (60 sec.)

215°C

Infrared (15 sec.)

220°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

#### **Electrical Characteristics** (Note 4)

| Parameter                                   | Conditions                                                                 | Тур            | LM185A-2.5<br>LM185AX-2.5<br>LM185AY-2.5<br>LM285A-2.5<br>LM285AX-2.5<br>LM285AY-2.5 |                             | LM385A-2.5<br>LM385AX-2.5<br>LM385AY-2.5 |                             | Units<br>(Limits)                    |
|---------------------------------------------|----------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------|-----------------------------|------------------------------------------|-----------------------------|--------------------------------------|
|                                             |                                                                            |                | Tested<br>Limit<br>(Notes 5, 8)                                                      | Design<br>Limit<br>(Note 6) | Tested<br>Limit<br>(Note 5)              | Design<br>Limit<br>(Note 6) | l .                                  |
| Reverse Breakdown<br>Voltage                | I <sub>R</sub> = 100 μA                                                    | 2.500<br>2.500 | 2.480<br>2.520                                                                       | 2.460<br>2.535              | 2.480<br>2.520                           | 2.470<br>2.530              | V(Min)<br>V(Max)<br>V(Min)<br>V(Max) |
| Minimum Operating<br>Current                |                                                                            | 12             | 18                                                                                   | 20                          | 18                                       | 20                          | μΑ<br>(Max)                          |
| Reverse Breakdown<br>Voltage Change with    | I <sub>MIN</sub> ≤ I <sub>R</sub> ≤ 1mA                                    |                | 1                                                                                    | 1.5                         | 1                                        | 1.5                         | mV<br>(Max)                          |
| Current                                     | 1 mA ≤ I <sub>R</sub> ≤ 20 mA                                              |                | 10                                                                                   | 20                          | 10                                       | 20                          | mV<br>(Max)                          |
| Reverse Dynamic<br>Impedance                | i <sub>R</sub> = 100 μA,<br>f = 20 Hz                                      | 0.2            |                                                                                      | 0.6<br><b>1.5</b>           |                                          | 0.6<br><b>1.5</b>           | Ω                                    |
| Wideband Noise (rms)                        | $I_R = 100 \mu\text{A}$<br>10 Hz \le f \le 10 kHz                          | 120            |                                                                                      |                             |                                          |                             | μ٧                                   |
| Long Term Stability                         | $I_R = 100 \mu A,$<br>T = 1000 Hr,<br>$T_A = 25^{\circ}C \pm 0.1^{\circ}C$ | 20             |                                                                                      |                             |                                          | E Mo                        | ppm                                  |
| Average Temperature<br>Coefficient (Note 7) | $I_{MIN} \le I_R \le 20 \text{ mA}$<br>X Suffix<br>Y Suffix<br>All Others  |                | 30<br>50                                                                             | 150                         | 30<br>50                                 | 150                         | ppm/°C<br>(Max)                      |

#### Electrical Characteristics (Continued) (Note 4)

| Parameter                                           | Conditions                                                                 | Тур | LM185-2.5<br>LM185BX-2.5<br>LM185BY-2.5<br>LM285-2.5<br>LM285BX-2.5<br>LM285BY-2.5 |                             | LM385B-2.5<br>LM385BX-2.5<br>LM385BY-2.5 |                             | LM385-2.5                   |                             | Units<br>(Limit)                    |
|-----------------------------------------------------|----------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------|-----------------------------|------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------------|
|                                                     |                                                                            |     | Tested<br>Limit<br>(Notes 5, 8)                                                    | Design<br>Limit<br>(Note 6) | Tested<br>Limit<br>(Note 5)              | Design<br>Limit<br>(Note 6) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) |                                     |
| Reverse Breakdown<br>Voltage                        | $T_A = 25^{\circ}C,$<br>20 $\mu$ A $\leq I_R \leq 20 \text{ mA}$           | 2.5 | 2.462<br>2.538                                                                     |                             | 2.462<br>2.538                           |                             | 2.425<br>2.575              |                             | V(Min)<br>V(Max)                    |
| Minimum Operating<br>Current                        |                                                                            | 13  | 20                                                                                 | 30                          | 20                                       | 30                          | 20                          | 30                          | μA<br>(Max)                         |
| Reverse Breakdown<br>Voltage Change with<br>Current | 20 μA ≤ I <sub>R</sub> ≤ 1 mA                                              |     | 1                                                                                  | 1.5                         | 2.0                                      | 2.5                         | 2.0                         | 2.5                         | mV<br>(Max)                         |
|                                                     | 1 mA ≤ I <sub>R</sub> ≤ 20 mA                                              |     | 10                                                                                 | 20                          | 20                                       | 25                          | 20                          | 25                          | mV<br>(Max)                         |
| Reverse Dynamic<br>Impedance                        | $I_{R} = 100 \mu\text{A},$<br>f = 20 Hz                                    | 1   |                                                                                    |                             |                                          |                             |                             |                             | Ω                                   |
| Wideband Noise (rms)                                | $I_{R} = 100 \mu\text{A},$<br>$10 \text{Hz} \le f \le 10 \text{kHz}$       | 120 |                                                                                    |                             |                                          |                             |                             |                             | μV                                  |
| Long Term Stability                                 | $I_{R} = 100 \mu A,$ $T = 1000 Hr,$ $T_{A} = 25^{\circ}C \pm 0.1^{\circ}C$ | 20  | 1                                                                                  |                             |                                          | :                           |                             |                             | ppm                                 |
| Average Temperature<br>Coefficient (Note 7)         | I <sub>R</sub> = 100 μA<br>X Suffix<br>Y Suffix<br>All Others              |     | 30<br>50                                                                           | 150                         | 30<br>50                                 | 150                         |                             | 150                         | ppm/°C<br>ppm/°C<br>ppm/°C<br>(Max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Note 2: Refer to RETS185H-2.5 for military specifications.

Note 3: For elevated temperature operation,  $T_{J\ MAX}$  is:

LM185 150°C LM285 125°C LM385 100°C

| Thermal Resistance                           | TO-92                                          | TO-46   | SO-8    |  |
|----------------------------------------------|------------------------------------------------|---------|---------|--|
| $\theta_{\mathrm{ja}}$ (Junction to Ambient) | 180°C/W (0.4" Leads)<br>170°C/W (0.125" Leads) | 440°C/W | 165°C/W |  |
| $\theta_{ja}$ (Junction to Case)             | N/A                                            | 80°C/W  | N/A     |  |

Note 4: Parameters identified with boldface type apply at temperature extremes. All other numbers apply at  $T_A = T_J = 25^{\circ}C$ .

Note 5: Guaranteed and 100% production tested.

Note 6: Guaranteed, but not 100% production tested. These limits are not used to calculate average outgoing quality levels.

Note 7: The average temperature coefficient is defined as the maximum deviation of reference voltage at all measured temperatures between the operating T<sub>MAX</sub> and T<sub>MIN</sub>. divided by T<sub>MAX</sub>-T<sub>MIN</sub>. The measured temperatures are -55°C, -40°C, 0°C, 25°C, 70°C, 85°C, 125°C.

Note 8: A military RETS electrical specification available on request.

#### **Typical Performance Characteristics**



















TL/H/5519-3

#### LM385-2.5 Applications

#### Micropower\* 5V Regulator



#### Micropower\* 10V Reference



\* $I_Q \cong 30 \mu A$  standby current

\*IQ ≅ 40 µA

#### Precision 1 $\mu$ A to 1 mA Current Sources





 $*I_{OUT} = \frac{2.5V}{R2}$ 

TL/H/5519-4

TL/H/5519~5

#### **METER THERMOMETERS**

#### 0°C-100°C Thermometer



#### Calibration

- 1. Short LM385-2.5, adjust R3 for  $I_{OUT}$  = temp at  $1\mu A/^{\circ} K$
- 2. Remove short, adjust R2 for correct reading in centigrade

#### 0°F-50°F Thermometer



#### Calibration

- 1. Short LM385-2.5, adjust R3 for IOUT = temp at 1.8 μA/°K
- 2. Remove short, adjust R2 for correct reading in °F

#### LM385-2.5 Applications (Continued)

#### Micropower Thermocouple Cold Junction Compensator



#### Adjustment Procedure

- 1. Adjust TC ADJ pot until voltage across R1 equals Kelvin temperature multiplied by the thermocouple Seebeck coefficient.
- 2. Adjust zero ADJ pot until voltage across R2 equals the thermocouple Seebeck coefficient multiplied by 273.2.

TL/H/5519-6

| Thermocouple<br>Type   | Seebeck<br>Co-<br>efficient<br>("V/°C) | R1<br>(Ω) | R2<br>(Ω)    | Voltage<br>Across R1<br>@25°C<br>(mV) | Voltage<br>Across R2<br>(mV) | Improving Regulation of Adjustable<br>Regulators |
|------------------------|----------------------------------------|-----------|--------------|---------------------------------------|------------------------------|--------------------------------------------------|
| J                      | 52.3                                   | 523       | 1.24k        | 15.60                                 | 14.32                        | V <sub>IN</sub> LM338                            |
| Τ .                    | 42.8                                   | 432       | 1k           | 12.77                                 | 11.78                        | <del></del>                                      |
| K                      | 40.8                                   | 412       | $953\Omega$  | 12.17                                 | 11.17                        | <b>★L</b> M385. <b>₹</b> 375                     |
| S                      | 6.4                                    | 63.4      | 150 $\Omega$ | 1.908                                 | 1.766                        | 2.5                                              |
| Typical supply current | 50 μΑ                                  |           |              |                                       |                              | <b>_</b>                                         |
|                        |                                        | **        |              |                                       | *                            | · · · · · · · · · · · · · · · · · · ·            |
|                        |                                        |           |              |                                       | to supplied the              | ₹ 120                                            |
|                        |                                        |           |              |                                       | *                            | 1                                                |

#### **Schematic Diagram**



TL/H/5519-1

TL/H/5519-7



#### LM1575/LM2575-ADJ, LM2575HV-ADJ Simple Switcher™ 1 Amp Step-Down Voltage Regulator

#### **General Description**

The LM1575-ADJ series are monolithic integrated circuits that provide all the active functions for a step-down (buck) switching regulator. These devices feature an output voltage which is adjustable from 1.23V to 37V (57V for the HV version) and is capable of driving a 1A load with excellent line and load regulation.

Requiring a minimum number of external components, these regulators are simple to use and include internal frequency compensation and a fixed-frequency oscillator.

The LM1575-ADJ series offers a high efficiency replacement for popular three-terminal adjustable linear regulators. It substantially reduces the size of the heat sink, and in many cases no heat sink is required.

A standard series of inductors are available from several different manufacturers optimized for use with the LM1575-ADJ series. This feature greatly simplifies the design of switch-mode power supplies.

Other features include a guaranteed  $\pm2\%$  tolerance on feedback voltage within specified input voltages and output load conditions, and  $\pm10\%$  on the oscillator frequency. External shutdown is included, featuring less than 200  $\mu\text{A}$  standby current. The output switch includes cycle-by-cycle current limiting, as well as thermal shutdown for full protection under fault conditions.

#### **Features**

- Adjustable output, reference voltage ±2% max over line and load conditions
- Guaranteed 1A output current
- Wide input voltage range, 4V to 40V (60V for HV)
- Wide output voltage range, 1.23V to 37V (57V for HV)
  - Requires only 6 external components
- 52 kHz fixed frequency internal oscillator
- Low power standby mode, I<sub>O</sub> typically < 200 µA
- Efficiency typically over 80%
- Uses readily available standard inductors
- Thermal shutdown and current limit protection
- 100% electrical thermal limit burn-in

#### **Applications**

- Simple high-efficiency step-down (buck) regulator
- Efficient pre-regulator for linear regulators
- On-card switching regulators
- Positive to negative converter (Inverting Buck-Boost)
- Isolated Flyback Converter using minimum number of external components
- Negative Boost Converter

#### **Typical Application and Ordering Information**



Note: Pin numbers are for TO-220 Package.

| Package<br>Type                        | NGO Daakana            | Order Nur                        | T                            |                                                                        |
|----------------------------------------|------------------------|----------------------------------|------------------------------|------------------------------------------------------------------------|
|                                        | NSC Package<br>Drawing | Standard Voltage<br>Rating (40V) | High Voltage<br>Rating (60V) | Temperature<br>Range                                                   |
| 5-Lead TO-220<br>Straight Leads        | T05A                   | LM2575T-ADJ                      | LM2575HVT-ADJ                |                                                                        |
| 5-Lead TO-220<br>Bent, Staggered Leads | T05D                   | LM2575T-ADJ<br>Flow LB03         | LM2575HVT-ADJ<br>Flow LB03   |                                                                        |
| 16-Pin Molded DIP                      | N16A                   | LM2575N-ADJ                      | LM2575HVN-ADJ                | ]                                                                      |
| 24-Pin Surface Mount                   | M24B                   | LM2575M-ADJ                      | LM2575HVM-ADJ                |                                                                        |
| 4-Pin TO-3                             | K04A                   | LM1575K-ADJ/883                  |                              | $-55^{\circ}\text{C} \le \text{T}_{\text{J}} \le +150^{\circ}\text{C}$ |

Refer to Connection Diagrams at end of datasheet

Patent Pending

## **Absolute Maximum Ratings** (Note 1)

Maximum Supply Voltage

FB Pin (Pin 4)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 Supply Voltage
 40V

 LM1575/LM2575
 40V

 LM2575HV
 60V

**Electrical Characteristics** Specifications with standard type face are for  $T_J = 25^{\circ}C$ , and those with **boldface** type apply over full Operating Temperature Range. Unless otherwise specified,  $V_{IN} = 12V$ , and  $I_{LOAD} = 200$  mA.

1 kV

| Symbol                                 | Parameter                         | Conditions                                                                                                                                                                                                                                               |                                         | LM1575-ADJ                                 | LM2575-ADJ<br>LM2575HV-ADJ                 | Units                       |  |
|----------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------------|--|
| Symbol                                 | Januario Solumbia                 |                                                                                                                                                                                                                                                          | Тур                                     | Limit<br>(Note 2)                          | Limit<br>(Note 3)                          | (Limits)                    |  |
| SYSTEM                                 | PARAMETERS (Note 4)               | Test Circuit Figure 1                                                                                                                                                                                                                                    |                                         | -                                          |                                            |                             |  |
| V <sub>OUT</sub>                       | Feedback Voltage                  | V <sub>IN</sub> = 12V, I <sub>LOAD</sub> = 0.2A<br>V <sub>OUT</sub> = 5V, Circuit of <i>Figure 1</i>                                                                                                                                                     | 1.230                                   | 1.217<br>1.243                             | 1.217<br>1.243                             | V<br>V(min)<br>V(max)       |  |
| Vout                                   | Feedback Voltage<br>LM1575/LM2575 | $0.2A \le I_{LOAD} \le 1A, 8V \le V_{IN} \le 40V$<br>$V_{OUT} = 5V$ , Circuit of Figure 1                                                                                                                                                                | 1.230                                   | 1.205/ <b>1.193</b><br>1.255/ <b>1.267</b> | 1.193/ <b>1.180</b><br>1.267/ <b>1.280</b> | V<br>V(min)<br>V(max)       |  |
| Vout                                   | Feedback Voltage<br>LM2575HV      | $0.2A \le I_{LOAD} \le 1A$ , $8V \le V_{IN} \le 60V$<br>$V_{OUT} = 5V$ , Circuit of Figure 1                                                                                                                                                             | 1.230                                   |                                            | 1.193/ <b>1.180</b><br>1.273/ <b>1.286</b> | V<br>V(min)<br>V(max)       |  |
| η                                      | Efficiency                        | $V_{IN} = 12V$ , $I_{LOAD} = 1A$ , $V_{OUT} = 5V$                                                                                                                                                                                                        | 82                                      |                                            |                                            | %                           |  |
| DEVICE                                 | PARAMETERS                        |                                                                                                                                                                                                                                                          |                                         |                                            |                                            |                             |  |
| l <sub>b</sub>                         | Feedback Bias Current             | V <sub>OUT</sub> = 5V                                                                                                                                                                                                                                    | 50                                      | 100/500                                    | 100/500                                    | nA                          |  |
| fo                                     | Oscillator Frequency              | (Note 11)                                                                                                                                                                                                                                                | 52                                      | 47/ <b>43</b><br>58/ <b>62</b>             | 47/ <b>42</b><br>58/ <b>63</b>             | kHz<br>kHz(min)<br>kHz(max) |  |
| V <sub>SAT</sub>                       | Saturation Voltage                | I <sub>OUT</sub> = 1A (Note 5)                                                                                                                                                                                                                           | 0.9                                     | 1.2/ <b>1.4</b>                            | 1.2/ <b>1.4</b>                            | V<br>V(max)                 |  |
| DC                                     | Max Duty Cycle (ON)               | (Note 6)                                                                                                                                                                                                                                                 | 98                                      | 93                                         | 93                                         | %<br>%(min)                 |  |
| I <sub>CL</sub>                        | Current Limit                     | Peak Current, t <sub>ON</sub> ≤ 3 μs (Note 5)                                                                                                                                                                                                            | 2.2                                     | 1.7/ <b>1.3</b><br>3.0/ <b>3.2</b>         | 1.7/ <b>1.3</b><br>3.0/ <b>3.2</b>         | A<br>A(min)<br>A(max)       |  |
| <u> </u>                               | Output Leakage Current            | $V_{IN} = 40V \text{ (Note 7)}$ Output = 0V<br>$V_{IN} = 60V \text{ for HV}$ Output = -1V<br>(Note 7) Output = -1V                                                                                                                                       | 7.5                                     | 2<br>30                                    | 2<br>30                                    | .mA(max)<br>.mA<br>mA(max)  |  |
| IQ                                     | Quiescent Current                 | (Note 7)                                                                                                                                                                                                                                                 | 5                                       | 10/12                                      | 10                                         | mA<br>mA(max)               |  |
| ISTBY                                  | Standby Quiescent<br>Current      | ON/OFF Pin = 5V (OFF)                                                                                                                                                                                                                                    | 50                                      | 200/ <b>500</b>                            | 200                                        | μΑ<br>μΑ(max)               |  |
| θJA<br>θJA<br>θJA<br>θJA<br>θJA<br>θJA | Thermal Resistance                | K Package, Junction to Ambient K Package, Junction to Case T Package, Junction to Ambient (Note 8) T Package, Junction to Ambient (Note 9) T Package, Junction to Case N Package, Junction to Ambient (Note 10) M Package, Junction to Ambient (Note 10) | 35<br>1.5<br>65<br>45<br>2<br>85<br>100 |                                            |                                            | °C/W                        |  |

**Electrical Characteristics** Specifications with standard type face are for  $T_J = 25^{\circ}\text{C}$ , and those with **boldface** type apply over full Operating Temperature Range. Unless otherwise specified,  $V_{IN} = 12\text{V}$ , and  $I_{LOAD} = 200$  mA. (Continued)

| Symbol                             | Parameter                            | Conditions                                     | Тур        | LM1575-ADJ                         | LM2575-ADJ<br>LM2575HV-ADJ         | Units            |  |  |  |
|------------------------------------|--------------------------------------|------------------------------------------------|------------|------------------------------------|------------------------------------|------------------|--|--|--|
|                                    | raiailletei                          | Conditions                                     | Тур        | Limit<br>(Note 2)                  | Limit<br>(Note 3)                  | (Limits)         |  |  |  |
| ON/OFF C                           | ON/OFF CONTROL Test Circuit Figure 1 |                                                |            |                                    |                                    |                  |  |  |  |
| V <sub>IH</sub><br>V <sub>IL</sub> | ON/OFF Pin Logic<br>Input Level      | V <sub>OUT</sub> = 0V<br>V <sub>OUT</sub> = 5V | 1.4<br>1.2 | 2.2/ <b>2.4</b><br>1.0/ <b>0.8</b> | 2.2/ <b>2.4</b><br>1.0/ <b>0.8</b> | V(min)<br>V(max) |  |  |  |
| lін                                | ON/OFF Pin Input<br>Current          | ON/OFF Pin = 5V (OFF)                          | 12         | 30                                 | 30                                 | μΑ<br>μΑ(max)    |  |  |  |
| կլ                                 |                                      | ON/OFF Pin = 0V (ON)                           | 0          | 10                                 | 10                                 | μΑ<br>μΑ(max)    |  |  |  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.

Note 2: All limits guaranteed at room temperature (standard type face) and at temperature extremes (bold type face). All limits are used to calculate Average Outgoing Quality Level, and all are 100% production tested.

Note 3: All limits guaranteed at room temperature (standard type face) and at temperature extremes (bold type face). All room temperature limits are 100% production tested. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.

Note 4: External components such as the catch diode, inductor, input and output capacitors can affect switching regulator system performance. When the LM1575/LM2575 is used as shown in the Figure 1 test circuit, system performance will be as shown in system parameters section of Electrical Characteristics.

Note 5: Output (pin 2) sourcing current. No diode, inductor or capacitor connected to output.

Note 6: Feedback (pin 4) removed from output and connected to 0V.

Note 7: Feedback (pin 4) removed from output and connected to 12V to force the output transistor OFF.

Note 8: Junction to ambient thermal resistance (no external heat sink) for the 5 lead TO-220 package mounted vertically, with 1/2" leads in a socket, or on a PC board with minimum copper area.

Note 9: Junction to ambient thermal resistance (no external heat sink) for the 5 lead TO-220 package mounted vertically, with 1/4" leads soldered to a PC board containing approximately 4 square inches of copper area surrounding the leads.

Note 10: Junction to ambient thermal resistance with approximately 1 square inch of pc board copper surrounding the leads. Additional copper area will lower thermal resistance further. See thermal model in Switchers made Simple software.

Note 11: The oscillator frequency reduces to approximately 18 kHz in the event of an output short or an overload which pulls the feedback voltage lower than 0.7V. This self-protection feature lowers the average power dissipation of the IC by reducing the minimum duty cycle from 5% to approximately 2%.

Note 12: Refer to RETS LM1575K-ADJ for current revision of military RETS/SMD.

## Typical Performance Characteristics (Circuit of Figure 1)







TL/H/10737-5

## Typical Performance Characteristics (Circuit of Figure 1) (Continued)





















TL/H/10737-4

## Typical Performance Characteristics (Circuit of Figure 1) (Continued)



100μsec/div.

TL/H/10737-6

### **Switching Waveforms**



TL/H/10737-7

V<sub>OUT</sub> = 5V

- A: Output pin voltage, 10V/div
- B: Output pin current, 1A/div
- C: Inductor current, 0.5A/div
- D: Output ripple voltage, 20 mV/div, AC-coupled Horizontal Time Base: 5 µs/div

## **Test Circuit and Layout Guidelines**



 $C_{IN}~=~100~\mu\text{F},~75\text{V},$  Aluminum Electrolytic  $C_{OUT}--~470~\mu\text{F},~15\text{V},$  Aluminum Electrolytic

D1 — Schottky, MBR360

L1 — 330 μH, 415-0926 (AIE) R1 — 1k, 0.01%

R2 — 3.065k, 0.01%

5-pin TO-220 socket-2936 (Loranger Mfg. Co.)

4-pin TO-3 socket-8112-AG7 (Augat Inc.)

\*HV Version

 $V_{OUT} = 5V$ 

Note: Pin numbers are for the TO-220 package.

FIGURE 1

As in any switching regulator, layout is very important. Rapidly switching currents associated with wiring inductance generate voltage transients which can cause problems. For minimal stray inductance and ground loops, the length of the leads indicated by heavy lines should be **kept** as **short** as possible. Single-point grounding (as indicated) or ground plane construction should be used for best results.

## **Block Diagram and Typical Application**



Note: Pin numbers are for the TO-220 package.

FIGURE 2

## LM1575-ADJ Series Buck Regulator Design Procedure

## Procedure Example

#### Given:

VOUT = Regulated Output Voltage

V<sub>IN</sub>(max) = Maximum input voltage

I<sub>LOAD</sub>(max) = Maximum load current

F = Switching frequency (fixed at 52 kHz)

Programming Output Voltage (selecting R<sub>1</sub> and R<sub>2</sub>)
 Use the following formula to select the appropriate resistor values.

$$V_{OUT} = V_{REF} \left( 1 + \frac{R_2}{R_1} \right)$$
 where  $V_{REF} = 1.23V$ 

R1 can be between 1k and 10k. (for best temperature coefficient and stability with time, use 1% metal film resistors)

$$R_2 = R_1 \left( \frac{V_{OUT}}{V_{RFF}} - 1 \right)$$

- 2. Inductor Selection (L1)
  - A. Calculate E T (V μs), from the following formula;

$$\mathsf{E} \bullet \mathsf{T} = (\mathsf{V_{1N}} - \mathsf{V_{OUT}}) \frac{\mathsf{V_{OUT}}}{\mathsf{V_{1N}}} \bullet \frac{1000}{\mathsf{F}(\textit{in kHz})} (\mathsf{V} \bullet \mu \mathsf{s})$$

- B. Use the E T value from the previous formula and match it with the E ● T number on the vertical axis of the inductor value selection guide shown in Figure
- C. On the horizontal axis, select the maximum load current.
- D. Identify the region intersected by the E T value and the maximum load current value, and note the inductor code for that region.
- E. Match Inductor code to the inductor value as shown in Figure 5. (and manufacturer's part number)
- 3. Output Capacitor Selection (COUT)

The value of the output capacitor together with the inductor defines the dominant pole-pair of the switching regulator loop. For stable operation, the capacitor must satisfy the following requirement:

A. 
$$C_{OUT} \ge 7,785 \frac{V_{IN}(max)}{V_{OUT} \cdot L(\mu H)} (\mu F)$$

The above formula yields capacitor values between 10  $\mu F$  and 2200  $\mu F$  that will satisfy the loop requirements for stable operation. But to achieve an acceptable output ripple voltage (approximately 1% of the output voltage) and transient response, the output capacitor may need to be several times larger than the above formula yields.

#### Given:

 $V_{OUT} = 10V$ 

 $V_{IN}(max) = 25V$ 

 $I_{LOAD}(max) = 1A$ 

F = 52 kHz

1. Programming Output Voltage (selecting R<sub>1</sub> and R<sub>2</sub>)

$$V_{OUT} = 1.23 \left( 1 + \frac{R_2}{R_1} \right) \qquad \text{select } R_1 = 1 \text{k}$$

$$R_2 = R_1 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) = 1k \left( \frac{10V}{1.23V} - 1 \right)$$

 $R_2 = 1k (8.13 - 1) = 7.13k$ , use closest 1% value 7.15k

- 2. Inductor Selection (L1)
  - A. Calculate E T (V μs)

$$E \bullet T = (25 - 10) \bullet \frac{10}{25} \bullet \frac{1000}{52} = 115 \text{ V} \bullet \mu\text{s}$$

- B.  $E \bullet T = 115 V \bullet \mu s$
- C.  $I_{LOAD}(max) = 1A$
- D. Inductor code = H470
- E. Inductor value = 470 μH *Choose from AIE part* #430-0634, *Pulse Engineering* part #PE-53118, or *Renco* part #RL1961.
- 3. Output Capacitor Selection (COUT)

A. 
$$C_{OUT} > 7,785 \frac{25}{10 \cdot 150} = 130 \,\mu\text{F}$$

However, for acceptable output ripple voltage select  $C_{OUT} \ge 220 \ \mu F$ 

C<sub>OUT</sub> = 220 μF electrolytic Capacitor

## LM1575-ADJ Series Buck Regulator Design Procedure (Continued)

#### Procedure

Example

The amount of output ripple voltage is primarily a function of the ESR (Equivalent Series Resistance) of the output capacitor. The value and the type of capacitor used will determine the amount of ESR it contains. Selecting a capacitor with a low ESR will result in a low output ripple voltage. In general, the lower capacitor values have the higher ESR ratings.

The lower capacitor values (220  $\mu$ F-680  $\mu$ F) will allow typically 50 mV to 150 mV of output ripple voltage, while larger-value capacitors will reduce the ripple to approximately 35 mV to 50 mV.

$$V_{RIPPLE p-p} \ge 0.3 \times I_{LOAD}(max) \times ESR$$

To further reduce the output ripple voltage, several standard electrolytic capacitors may be paralleled, or a higher-grade capacitor may be used. Such capacitors are often called "high-frequency", "low-inductance", or "low-ESR". These will reduce the output ripple to 10 mV to 20 mV. However, reducing the ESR below  $0.05\Omega$  can cause instability. For this reason, the use of a tantalum capacitor as the sole capacitor is not recommended. Tantalum capacitors (because of their good low temperature characteristics) can be used in parallel with aluminum electrolytics, with the tantalum making up 10% or 20% of the total capacitance.

The capacitor's ripple current rating at 52 kHz should be at least 50% higher than the ripple component of the inductor current.

 $I_{RiPPLE}(max) \ge 1.5 \times 0.3 \times I_{LOAD}(max)$ 

B. The capacitor's voltage rating should be at least 1.25 times greater than the output voltage. For a 10V output, a rating of at least 15V is appropriate, and a 20V rating is recommended.

#### 4. Catch Diode Selection (D1)

The catch-diode current rating must be at least 1.2 times greater than the maximum load current. Also, if the power supply design must withstand continuous shorted output conditions, the diode current rating should be greater than 1A. The most stressful condition for this diode is an overload or short circuit condition.

- A. The reverse voltage rating of the diode should be at least 1.25 times the maximum input voltage.
- B. Because of their fast switching speed and low forward voltage drop, Schottky diodes provide the best efficiency, especially in low output voltage switching regulators (less than 5V). Fast-Recovery, High-Efficiency, or Ultra-Fast Recovery diodes are also suitable, but some types with an abrupt turn-off characteristic may cause instability and EMI problems. A fast-recovery diode with soft recovery characteristics is a better choice. Standard 60 Hz diodes (e.g., 1N4001, or IN5400, etc.) are also not suitable. See Figure 3 for Schottky and "soft" fast-recovery diode selection guide.

| VIN | Scho                                 | ottky                               | Fast Recovery                      |                               |  |
|-----|--------------------------------------|-------------------------------------|------------------------------------|-------------------------------|--|
| (   |                                      | 3A                                  | 1A                                 | 3A                            |  |
| 20V | 1N5817<br>MBR120P<br>SR102           | 1N5820<br>MBR320P<br>SR302          |                                    |                               |  |
| 30V | 1N5818<br>MBR130P<br>11DQ03<br>SR103 | 1N5821<br>MBR330<br>31DQ03<br>SR303 | The following                      | The following diodes are      |  |
| 40V | 1N5819<br>MBR140P<br>11DQ04<br>SR104 | 1N5822<br>MBR340<br>31DQ04<br>SR304 | diodes are<br>all rated<br>to 100V | all rated<br>to 100V<br>31DF1 |  |
| 50V | MBR150 MBR350                        |                                     | MUR110<br>HER102                   | MUR310<br>HER302              |  |
| 60V | MBR1601<br>11DQ06<br>SR106           | MBR3603<br>31DQ06<br>SR306          |                                    |                               |  |

FIGURE 3. Diode Selection Guide

To further simplify the buck regulator design procedure, National Semiconductor is making available computer design software to be used with the Simple Switcher<sup>TM</sup> line of switching regulators. Switchers Made Simple is available on a (5½") diskette for IBM compatible computers from a National Semiconductor sales office in your area.

## LM1575-ADJ Series Buck Regulator Design Procedure (Continued)



FIGURE 4. Inductor Value Selection Guide (for Continuous Mode Operation)

| Inductor Code | Inductor Value | AIE1     | Pulse Eng.2 | Renco <sup>3</sup> |
|---------------|----------------|----------|-------------|--------------------|
| L47           | 47 μH          | 415-0932 | PE-53112    | RL2442             |
| L68           | 68 μΗ          | 415-0931 | PE-92114    | RL2443             |
| L100          | 100 μΗ         | 415-0930 | PE-92108    | RL2444             |
| L150          | 150 μH         | 415-0953 | PE-53113    | RL1954             |
| L220          | 220 μΗ         | 415-0922 | PE-52626    | RL1953             |
| L330          | 330 μH         | 415-0926 | PE-52627    | RL1952             |
| L470          | 470 μH         | 415-0927 | PE-53114    | RL1951             |
| L680          | 680 μH         | 415-0928 | PE-52629    | RL1950             |
| H150          | 150 μΗ         | 415-0936 | PE-53115    | RL2445             |
| H220          | 220 μΗ         | 430-0636 | PE-53116    | RL2446             |
| H330          | 330 μH         | 430-0635 | PE-53117    | RL2447             |
| H470          | 470 μH         | 430-0634 | PE-53118    | RL1961             |
| H680          | 680 μH         | 415-0935 | PE-53119    | RL1960             |
| H1000         | 1000 μΗ        | 415-0934 | PE-53120    | RL1959             |
| H1500         | 1500 μΗ        | 415-0933 | PE-53121    | RL1958             |
| H2200         | 2200 μΗ        | 415-0945 | PE-53122    | RL2448             |

FIGURE 5. Inductor Selection by Manufacturer's Part Number

Note 1: AIE Magnetics, div. Vernatron Corp. Passive Components Group, (813) 347-2181 2801 72nd Street North, St. Petersburg, FL 33710

**Note 2:** Pulse Engineering, (619) 268-2400 P.O. Box 12235, San Diego, CA 92112

Note 3: Renco Electronics Inc., (516) 586-5566

60 Jeffryn Blvd. East, Deer Park, NY 11729

## **Typical Applications**



FIGURE 6. Inverting Buck-Boost

TL/H/10737-13



FIGURE 7. Undervoltage Lockout

Figure 6 shows an LM2575-ADJ in a very simple buck-boost configuration to generate a negative 5.2V output, from a positive input voltage. This circuit bootstraps the regulator's ground pin to the negative output voltage, then by grounding the feedback pin, the regulator senses the inverted output voltage and regulates it to -5.2V.

The maximum available output current in this configuration is approximately 0.25A. Higher currents (up to 0.4A) are possible with input voltages greater than 8V, or by increasing the value of the output capacitor.

The pulsed switch currents in this buck-boost configuration are higher than in the standard buck-mode design. To avoid exceeding the maximum switch current rating, the available output current is less than the standard buck configuration. Also, the Start-up input current is higher than the standard buck-mode regulator, and this could overload the input power source. Using a delayed turn-on or an undervoltage lock-out circuit would allow the input voltage to rise to a high

enough level before the switcher would be allowed to turn on. The circuit in *Figure 7* can be modified for the buckboost under-voltage lockout by wiring the emitter of Q1 and the low side of R1, to the ground pin of the LM2575, which is the negative output of the inverting buck-boost circuit.

The buck regulator design procedure section can not be used to select the inductor, because of the structural differences between the buck and the buck-boost regulator topologies. The recommended range of inductor values for the buck-boost designs is between 47  $\mu H$  and 200  $\mu H$ . The peak inductor current, which is the same as the peak switch current, can be calculated from the following formula:

$$I_{p} \approx \frac{I_{LOAD}\left(V_{IN} + V_{O}\right)}{V_{IN}} + \frac{V_{IN}V_{O}}{V_{IN} + V_{O}} \times \frac{1}{2L_{1}\,f_{OSC}}$$

Where  $f_{OSC}=52$  kHz. Under normal continuous inductor current operating conditions, the minimum  $V_{IN}$  represents the worst case. Select an inductor that is rated for the peak current anticipated.

The *Switchers Made Simple* design software can be used to determine the feasibility of regulator designs using different topologies, different input-output parameters, different components, etc.

In some applications it is desirable to keep the regulator off until the input voltage reaches a certain threshold. An undervoltage lockout circuit which accomplishes this task is shown in *Figure 7*. This circuit keeps the regulator off until the input voltage reaches a predetermined level.

$$V_{TH} \approx V_{Z1} + V_{BE} (Q1)$$

A 1A power supply that features an adjustable output voltage is shown in *Figure 8*. An additional L-C filter that reduces the output ripple by a factor of 10 or more, to about 5 mV, is included in this circuit.



FIGURE 8. 1.2V to 55V Adjustable 1A Power Supply with Low Output Ripple

## **Application Hints**

### INPUT CAPACITOR (CIN)

To maintain stability, the regulator input pin must be bypassed with at least a 47  $\mu\text{F}$  low-ESR electrolytic capacitor. Capacitors with high voltage ratings, or capacitors which are physically larger, generally have a lower ESR. The capacitor's leads must be kept short, and located as close as possible to the regulator.

If the operating temperature range includes temperatures below  $-25^{\circ}\text{C}$ , the input capacitor value may need to be larger. With most electrolytic capacitors, the capacitance value decreases and the ESR increases with lower temperatures and age. Adding a ceramic or solid tantalum capacitor near the input pin will increase the regulator stability at cold temperatures. For maximum capacitor operating lifetime, the capacitor's RMS ripple current rating should be greater than 1.2  $\times$  (toN/T)  $\times$  ILOAD.

#### INDUCTOR SELECTION

The inductor value selection guide of *Figure 4* was designed for buck regulator designs of the continuous inductor current type. When using inductor values shown in the inductor selection guide, the peak-to-peak inductor ripple current will be approximately 20% to 30% of the maximum DC current. With relatively heavy load currents, the circuit operates in the continuous mode (inductor current always flowing), but under light load conditions, the circuit will be forced to the discontinuous mode (inductor current falls to zero for a period of time). This discontinuous mode of operation is perfectly acceptable. For light loads (less than approximately 200 mA) it may be desirable to operate the regulator in the discontinuous mode, primarily because of the lower inductor values required for the discontinuous mode.

The LM2575 can be used for both continuous and discontinuous modes of operation. The selection guide chooses inductor values suitable for continuous mode operation, but if the inductor value chosen is prohibitively high, the designer should investigate the possibility of discontinuous operation. The computer design software *Switchers Made Simple* will provide all component values for discontinuous (as well as continuous) mode of operation.

Inductors are available in different styles such as pot core, toroid, E-frame, bobbin core, etc., as well as different core materials, such as ferrites and powdered iron. The least expensive, the bobbin core type, consists of wire wrapped on a ferrite rod core. This type of construction makes for an inexpensive inductor, but since the magnetic flux is not completely contained within the core, it generates more electromagnetic interference (EMI). This EMI can cause problems in sensitive circuits, or can give incorrect scope readings because of induced voltages in the scope probe.

The inductors listed in the selection chart include ferrite pot core construction for AIE, powdered iron toroid for Pulse Engineering, and ferrite bobbin core for Renco.

An inductor should not be operated beyond its maximum rated current because it may saturate. When an inductor begins to saturate, the inductance decreases rapidly and the inductor begins to look mainly resistive (the DC resistance of the winding). This will cause the switch current to rise very rapidly. Different inductor types have different saturation characteristics, and this should be kept in mind when selecting an inductor.

The inductor manufacturers' data sheets include current and energy limits to avoid inductor saturation.

#### **OUTPUT VOLTAGE RIPPLE AND TRANSIENTS**

The output voltage of a switching power supply will contain a sawtooth ripple voltage at the switcher frequency, and may also contain short voltage spikes at the peaks of the sawtooth waveform.

The output ripple voltage is due mainly to the inductor sawtooth ripple current multiplied by the ESR of the output capacitor (see Section 3A of design procedure).

The voltage spikes are present because of the fast switching action of the output switch, and the parasitic inductance of the output filter capacitor. To minimize these voltage spikes, special low inductance capacitors must be used, and their lead lengths must be kept short. Wiring inductance, stray capacitance, as well as the scope probe used to evaluate these transients, all contribute to the amplitude of these spikes.

An additional small LC filter can be added to the output to further reduce the amount of output ripple and transients, as in *Figure 8*.

#### **FEEDBACK CONNECTION**

The LM2575-ADJ feedback circuitry is designed so that, when the output voltage is connected directly to the Feedback pin, the output voltage is 1.230V.

#### **ON/OFF INPUT**

For normal operation, the ON/OFF pin should be grounded or driven with a low-level TTL voltage (typically below 1.6V). To put the regulator into standby mode, drive this pin with a high-level TTL or CMOS signal.

#### GROUNDING

To maintain output voltage stability, the power ground connections must be low-impedance (see *Figure 1*). For the TO-3 style package, the case is ground. For the 5-lead TO-220 style package, both the tab and pin 3 are ground and either connection may be used, as they are both part of the same copper lead frame.

With the N or M packages, all the pins labeled ground, power ground, or signal ground should be soldered directly to wide printed circuit board copper traces. This assures both low inductance connections and good thermal properties.

#### **HEAT SINK/THERMAL CONSIDERATIONS**

In many cases, no heat sink is required to keep the LM2575 junction temperature within the allowed operating range. For each application, to determine whether or not a heat sink will be required, the following must be identified:

- 1. Maximum ambient temperature (in the application).
- 2. Maximum regulator power dissipation (in application).
- Maximum allowed junction temperature (150°C for LM1575 or 125°C for the LM2575). For a safe, conservative design, a temperature approximately 15°C cooler than the maximum temperatures should be selected.
- 4. LM2575 package thermal resistances  $\theta_{JA}$  and  $\theta_{JC}$ . Total power dissipated by the LM2575 can be estimated as follows:

 $P_D = (V_{IN}) \, (I_Q) + (V_O/V_{IN}) \, (I_{LOAD}) \, (V_{SAT})$  where  $I_Q$  (quiescent current) and  $V_{SAT}$  can be found in the Characteristic Curves shown previously,  $V_{IN}$  is the applied minimum input voltage,  $V_O$  is the regulated output voltage, and  $I_{LOAD}$  is the load current. The dynamic losses during turn-on and turn-off are negligible if a Schottky type catch diode is used.

When no heat sink is used, the junction temperature rise can be determined by the following:

$$\Delta T_{J} = (P_{D}) (\theta_{JA})$$

To arrive at the actual operating junction temperature, add the junction temperature rise to the maximum ambient temperature.

$$T_J = \Delta T_J + T_A$$

If the actual operating junction temperature is greater than the selected safe operating junction temperature determined in step 3, then a heat sink is required.

When using a heat sink, the junction temperature rise can be determined by the following:

$$\Delta T_{J} = (P_{D})(\theta_{JC} + \theta_{interface} + \theta_{Heat sink})$$

The operating junction temperature will be:

$$T_J = T_A + \Delta T_J$$

As above, if the actual operating junction temperature is greater than the selected safe operating junction temperature, then a larger heat sink is required (one that has a lower thermal resistance).

When using the LM2575 in the plastic DIP (N) or surface mount (M) packages, several items about the thermal properties of the packages should be understood. The majority of the heat is conducted out of the package through the leads, with a minor portion through the plastic parts of the package. Since the lead frame is solid copper, heat from the die is readily conducted through the leads to the printed circuit board copper, which is acting as a heat sink.

For best thermal performance, the ground pins and all the unconnected pins should be soldered to generous amounts of printed circuit board copper, such as a ground plane. Large areas of copper provide the best transfer of heat to the surrounding air. Copper on both sides of the board is also helpful in getting the heat away from the package, even if there is no direct copper contact between the two sides. Thermal resistance numbers as low as 40 °C/W for the SO package, and 30 °C/W for the N package can be realized with a carefully engineered pc board.

Included on the *Switcher Made Simple* design software is a more precise (non-linear) thermal model that can be used to determine junction temperature with different input-output parameters or different component values. It can also calculate the heat sink thermal resistance required to maintain the regulators junction temperature below the maximum operating temperature.

### **Definition of Terms**

### **BUCK REGULATOR**

A switching regulator topology in which a higher voltage is converted to a lower voltage. Also known as a step-down switching regulator.

### **BUCK-BOOST REGULATOR**

A switching regular topology in which a positive voltage is converted to a negative voltage without a transformer.

### **DUTY CYCLE (D)**

Ratio of the output switch's on-time to the oscillator period.

$$D = \frac{t_{ON}}{T} = \frac{V_{OUT}}{V_{IN}}$$

for buck-boost regulator

$$D = \frac{t_{ON}}{T} = \frac{|V_O|}{|V_O| + V_{IN}}$$

where T is the oscillator period, typically 1/52 kHz or  $19 \mu s$ .

### **CATCH DIODE OR CURRENT STEERING DIODE**

The diode which provides a return path for the load current when the LM2575 switch is OFF.

#### EFFICIENCY (η)

The proportion of input power actually delivered to the load.

$$\eta = \frac{P_{OUT}}{P_{IN}} = \frac{P_{OUT}}{P_{OUT} + P_{LOSS}}$$

#### **EQUIVALENT SERIES INDUCTANCE (ESL)**

The pure inductance component of a capacitor (see *Figure 9*). The amount of inductance is determined to a large extent on the capacitor's construction. In a buck regulator, this unwanted inductance causes voltage spikes to appear on the output.

#### **EQUIVALENT SERIES RESISTANCE (ESR)**

The purely resistive component of a real capacitor's impedance (see *Figure 9*). It causes power loss resulting in capacitor heating, which directly affects the capacitor's operating lifetime. When used as a switching regulator output filter, higher ESR values result in higher output ripple voltages. Most standard aluminum electrolytic capacitors in the 470  $\mu$ F-2000  $\mu$ F range have 0.05 $\Omega$  to 0.3 $\Omega$  ESR. Highergrade capacitors ("low-ESR", "high-frequency", or "low-inductance") in the 220  $\mu$ F-1000  $\mu$ F range generally have ESR of less than 0.15 $\Omega$ .



TL/H/10737-16

#### FIGURE 9. Simple Model of a Real Capacitor

### **OUTPUT RIPPLE VOLTAGE**

The AC component of the switching regulator's output voltage. It is usually dominated by the output capacitor's ESR multiplied by the inductor's ripple current. The peak-to-peak value of this sawtooth ripple current will be typically 30% of the maximum load current (when the Design Procedure in the datasheet is followed).

#### CAPACITOR RIPPLE CURRENT

RMS value of the maximum allowable alternating current at which a capacitor can be operated continuously at a specified temperature.

#### STANDBY QUIESCENT CURRENT (ISTRY)

Supply current required by the LM2575 when in the standby mode (ON/OFF pin is driven to TTL-high voltage), thus turning the output switch OFF.

### INDUCTOR RIPPLE CURRENT

The peak-to-peak value of the inductor current waveform, typically a sawtooth waveform when the regulator is operating continuous (vs. discontinuous)

#### CONTINUOUS/DISCONTINUOUS MODE OF OPERATION

Relates to the inductor current. In the continuous mode, the inductor current is always flowing and never drops to zero, vs. the discontinuous mode, where the inductor current drops to zero for a period of time.

#### INDUCTOR SATURATION

The condition which exists when an inductor cannot hold any more magnetic flux. When an inductor saturates, the inductor appears less inductive and the resistive component dominates. Inductor current is then limited only by the DC resistance of the wire and the available source current.

## **Connection Diagrams**

### Straight Leads 5-Lead TO-220 (T)



Top View

TL/H/10737-17

Order Number LM2575T-ADJ or LM2575HVT-ADJ See NS Package Number T05A

### 16-Lead DIP (N)



\*No Internal Connection

Top View

Order Number LM2575N-ADJ or LM2575HVN-ADJ See NS Package Number N16A

### Bent, Staggered Leads 5-Lead TO-220 (T)



TL/H/10737-18

Order Number LM2575T-ADJ Flow LB03 or LM2575HVT-ADJ Flow LB03 See NS Package Number T05D

**Top View** 

### 24-Lead Surface Mount (M)



TL/H/10737-3

\*No Internal Connection

Top View

Order Number LM2575M-ADJ or LM2575HVM-ADJ See NS Package Number M24B

### 4-Lead TO-3 (K)



**Bottom View** 

Order Number LM1575K-ADJ/883 See NS Package Number K04A TL/H/10737-9



# LM2576-ADJ/LM2576HV-ADJ Simple Switcher™ 3 Amp Step-Down Voltage Regulator

## **General Description**

The LM2576-ADJ series are monolithic integrated circuits that provide all the active functions for a step-down (buck) switching regulator. These devices feature an output voltage which is adjustable from 1.23V to 37V and is capable of driving a 3A load with excellent line and load regulation.

Requiring a minimum number of external components, these regulators are simple to use and include internal frequency compensation and a fixed-frequency oscillator.

The LM2576-ADJ series offers a high efficiency replacement for popular three-terminal adjustable linear regulators. It substantially reduces the size of the heat sink, and in some cases no heat sink is required.

A standard series of inductors are available from several different manufacturers optimized for use with the LM2576-ADJ series. This feature greatly simplifies the design of switch-mode power supplies.

Other features include a guaranteed  $\pm 3\%$  tolerance on feedback voltage within specified input voltages and output load conditions, and  $\pm 10\%$  on the oscillator frequency. External shutdown is included, featuring less than 200  $\mu$ A standby current. The output switch includes cycle-by-cycle current limiting, as well as thermal shutdown for full protection under fault conditions.

### **Features**

- Adjustable output, reference voltage ±3% max over line and load conditions
- Guaranteed 3A output current
- Wide input voltage range, 4V to 40V (60V for HV)
- Wide output voltage range, 1.23V to 37V
- Requires only 6 external components
- 52 kHz fixed frequency internal oscillator
- Low power standby mode, lo typically < 200 µA
- Efficiency typically over 80%
- Uses readily available standard inductors
- Thermal shutdown and current limit protection
- 100% electrical thermal limit burn-in

### **Applications**

- Simple high-efficiency step-down (buck) regulator
- Efficient pre-regulator for linear regulators
- On-card switching regulators
- Positive to negative converter (Inverting Buck-Boost)
- Negative Boost Converter

## **Typical Application**



TL/H/11052-2

TL/H/11052-1

## **Connection Diagrams**

Straight Leads
5-Lead TO-220 (T)

6nd
4- Feedback
3- Ground
2- Output

Top View

Order Number LM2576T-ADJ or LM2576HVT-ADJ See NS Package Number T05A Bent, Staggered Leads 5-Lead TO-220 (T)



TL/H/11052-3

Top View

Order Number LM2576T-ADJ Flow LB03 or LM2576HVT-ADJ Flow LB03 See NS Package Number T05D

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Maximum Supply Voltage LM2576 LM2576HV

 $\overline{\text{ON}}/\text{OFF}$  Pin Input Voltage  $-0.3 \le \text{V} \le +40\text{V}$ Output Voltage to Ground (Steady State) -1V

Power Dissipation Internally Limited Storage Temperature Range -65°C to +150°C

Minimum ESD Rating

(C = 100 pF, R = 1.5 k $\Omega$ ) FB Pin (Pin 4) Lead Temperature (Soldering, 10 sec.)

**Operating Ratings** 

Maximum Junction Temperature

Temperature Range LM2576/LM2576HV

 $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ 

Supply Voltage

LM2576 LM2576HV 40V 60V

260°C

150°C

**Electrical Characteristics** Specifications with standard type face are for  $T_J = 25^{\circ}C$ , and those with **boldface** type apply over full **Operating Temperature Range**. Unless otherwise specified,  $V_{IN} = 12V$ , and  $I_{LOAD} = 500$  mA.

45V

63V

2 kV

1 kV

| Symbol                                                | Parameter                    | Conditions                                                                                                  | Тур           | LM2576-ADJ<br>LM2576HV-ADJ<br>Limit<br>(Note 2) | Units<br>(Limits)           |
|-------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------------|-----------------------------|
| SYSTEM                                                | PARAMETERS (Note 3) Test     | Circuit Figure 1                                                                                            |               |                                                 |                             |
| V <sub>ОUТ</sub>                                      | Feedback Voltage             | V <sub>IN</sub> = 12V, I <sub>LOAD</sub> = 0.5A<br>V <sub>OUT</sub> = 5V, Circuit of <i>Figure 1</i>        | 1.230         | 1.217<br>1.243                                  | V<br>V(min)<br>V(max)       |
| V <sub>OUT</sub>                                      | Feedback Voltage<br>LM2576   | $0.5A \le I_{LOAD} \le 3A, 8V \le V_{IN} \le 40V$ $V_{OUT} = 5V$ , Circuit of Figure 1                      | 1.230         | 1.193/ <b>1.180</b><br>1.267/ <b>1.280</b>      | V<br>V(min)<br>V(max)       |
| V <sub>OUT</sub>                                      | Feedback Voltage<br>LM2576HV | $0.5A \le I_{LOAD} \le 3A$ , $8V \le V_{IN} \le 60V$<br>$V_{OUT} = 5V$ , Circuit of <i>Figure 1</i>         | 1.230         | 1.193/ <b>1.180</b><br>1.273/ <b>1.286</b>      | V<br>V(min)<br>V(max)       |
| η                                                     | Efficiency                   | $V_{IN} = 12V$ , $I_{LOAD} = 3A$ , $V_{OUT} = 5V$                                                           | 82            |                                                 | %                           |
| DEVICE P                                              | ARAMETERS                    |                                                                                                             |               |                                                 |                             |
| l <sub>b</sub>                                        | Feedback Bias Current        | V <sub>OUT</sub> = 5V                                                                                       | 50            | 100/ <b>500</b>                                 | nA                          |
| fo                                                    | Oscillator Frequency         | (Note 9)                                                                                                    | 52            | 47/ <b>42</b><br>58/ <b>63</b>                  | kHz<br>kHz(min)<br>kHz(max) |
| V <sub>SAT</sub>                                      | Saturation Voltage           | I <sub>OUT</sub> = 3A (Note 4)                                                                              | 1.4           | 1.8/2.0                                         | V<br>V(max)                 |
| DC                                                    | Max Duty Cycle (ON)          | (Note 5)                                                                                                    | 98            | 93                                              | %<br>%(min)                 |
| l <sub>CL</sub>                                       | Current Limit                | (Notes 4 and 9)                                                                                             | 5.8           | 4.2/ <b>3.5</b><br>6.9/ <b>7.5</b>              | A<br>A(min)<br>A(max)       |
| IL                                                    | Output Leakage Current       | $V_{IN} = 40V$ , (Note 6), Output = $0V$<br>Output = $-1V$<br>Output = $-1V$                                | 7.5           | 2<br>30                                         | mA(max)<br>mA<br>mA(max)    |
| la                                                    | Quiescent Current            | (Note 6)                                                                                                    | 5             | 10                                              | mA<br>mA(max)               |
| ISTBY                                                 | Standby Quiescent<br>Current | ON/OFF Pin = 5V (OFF)                                                                                       | 50            | 200                                             | μΑ<br>μΑ(max)               |
| θ <sub>JA</sub><br>θ <sub>JA</sub><br>θ <sub>JC</sub> | Thermal Resistance           | T Package, Junction to Ambient (Note 7) T Package, Junction to Ambient (Note 8) T Package, Junction to Case | 65<br>45<br>2 |                                                 | °C/W                        |

| Symbol                             | Parameter                       | Conditions                       | Тур        | LM2576-ADJ<br>LM2576HV-ADJ<br>Limit<br>(Note 2) | Units<br>(Limits) |
|------------------------------------|---------------------------------|----------------------------------|------------|-------------------------------------------------|-------------------|
| ON/OFF CO                          | ONTROL Test Circuit Figure      | 1                                | _          |                                                 |                   |
| V <sub>IH</sub><br>V <sub>IL</sub> | ON/OFF Pin Logic<br>Input Level | $V_{OUT} = 0V$<br>$V_{OUT} = 5V$ | 1.4<br>1.2 | 2.2/ <b>2.4</b><br>1.0/ <b>0.8</b>              | V(min)<br>V(max)  |
| lн                                 | ON/OFF Pin Input<br>Current     | ON/OFF Pin = 5V (OFF)            | 12         | 30                                              | μΑ<br>μΑ(max)     |
| <sub> </sub>                       |                                 | ON/OFF Pin = 0V (ON)             | 0          | 10                                              | μΑ<br>μΑ(max)     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.

Note 2: All limits guaranteed at room temperature (standard type face) and at temperature extremes (bold type face). All room temperature limits are 100% production tested. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.

Note 3: External components such as the catch diode, inductor, input and output capacitors can affect switching regulator system performance. When the LM2576 is used as shown in the Figure 1 test circuit, system performance will be as shown in system parameters section of Electrical Characteristics.

Note 4: Output (pin 2) sourcing current. No diode, inductor or capacitor connected to output.

Note 5: Feedback (pin 4) removed from output and connected to 0V.

Note 6: Feedback (pin 4) removed from output and connected to 12V to force the output transistor OFF.

Note 7: Junction to ambient thermal resistance (no external heat sink) for the 5 lead TO-220 package mounted vertically, with ½" leads in a socket, or on a PC board with minimum copper area.

Note 8: Junction to ambient thermal resistance (no external heat sink) for the 5 lead TO-220 package mounted vertically, with 1/4" leads soldered to a PC board containing approximately 4 square inches of copper area surrounding the leads.

Note 9: The oscillator frequency reduces to approximately 11 kHz in the event of an output short or an overload which pulls the feedback voltage lower than 0.7V. This self-protection feature lowers the average power dissipation of the IC by reducing the minimum duty cycle from 5% to approximately 2%.

## Typical Performance Characteristics (Circuit of Figure 1)







TL/H/11052-4

## Typical Performance Characteristics (Circuit of Figure 1) (Continued)





















TL/H/11052-5

# Typical Performance Characteristics (Circuit of Figure 1) (Continued)





TL/H/11052-6

### **Switching Waveforms**



5 μs/div.

TL/H/11052~7

- A: Output pin voltage, 50V/div
- B: Output pin current, 2A/div
- C: Inductor current, 2A/div
- D: Output ripple voltage, 50 mV/div, AC-coupled Horizontal Time Base: 5 µs/div.

## **Test Circuit and Layout Guidelines**



FIGURE 1

C<sub>IN</sub> — 100 µF, 50V, Aluminum Electrolytic C<sub>OUT</sub> — 1000 µF, 15V, Aluminum Electrolytic D1 — Schottky, 118822 L1 — 100 µH, Pulse Eng. PE-92108 R1 — 1k, 0.01% R2 — 3.065k, 0.01% 5-pin TO-220 socket—2936 (Loranger Mfg. Co.)

As in any switching regulator, layout is very important. Rapidly switching currents associated with wiring inductance generate voltage transients which can cause problems. For minimal stray inductance and ground loops, the length of the leads indicated by heavy lines should be **kept** as **short** as possible. Single-point grounding (as indicated) or ground plane construction should be used for best results.

## **Block Diagram and Typical Application**



FIGURE 2

## LM2576-ADJ Series Buck Regulator Design Procedure

#### Procedure

#### Given:

V<sub>OUT</sub> = Regulated Output Voltage

V<sub>IN</sub>(max) = Maximum input voltage

I<sub>LOAD</sub>(max) = Maximum load current

F = Switching frequency (fixed at 52 kHz)

Programming Output Voltage (selecting R<sub>1</sub> and R<sub>2</sub>)
 Use the following formula to select the appropriate resistor values.

$$V_{OUT} = V_{REF} \left( 1 + \frac{R_2}{R_1} \right)$$
 where  $V_{REF} = 1.23V$ 

R1 can be between 1k and 10k. (for best temperature coefficient and stability with time, use 1% metal film resistors)

$$R_2 = R_1 \left( \frac{V_{OUT}}{V_{RFF}} - 1 \right)$$

- 2. Inductor Selection (L1)
  - A. Calculate E T (V μs), from the following formula;

$$\label{eq:energy_energy} E \bullet T = (V_{IN} - V_{OUT}) \frac{V_{OUT}}{V_{IN}} \bullet \frac{1000}{F(\textit{in kHz})} (V \bullet \mu s)$$

- B. Use the E T value from the previous formula and match it with the E • T number on the vertical axis of the inductor value selection guide shown in Figure 4.
- C. On the horizontal axis, select the maximum load current
- D. Identify the region intersected by the E T value and the maximum load current value, and note the inductor code for that region.
- E. Match Inductor code to the inductor value as shown in Figure 5. (and manufacturer's part number)
- 3. Output Capacitor Selection (COUT)

The value of the output capacitor together with the inductor defines the dominant pole-pair of the switching regulator loop. For stable operation, the capacitor must satisfy the following requirement:

A. 
$$C_{OUT} \ge 13,300 \frac{V_{IN}(max)}{V_{OUT} \cdot L(\mu H)} (\mu F)$$

The above formula yields capacitor values between 10  $\mu$ F and 2200  $\mu$ F that will satisfy the loop requirements for stable operation. But to achieve an acceptable output ripple voltage (approximately 1% of the output voltage) and transient response, the output capacitor may need to be several times larger than the above formula yields.

#### Example

#### Given:

 $V_{OUT} = 10V$ 

 $V_{IN}(max) = 25V$ 

 $I_{LOAD}(max) = 3A$ 

F = 52 kHz

1. Programming Output Voltage (selecting  $R_1$  and  $R_2$ )

$$\begin{split} V_{OUT} &= 1.23 \left( 1 + \frac{R_2}{R_1} \right) & \text{ select R}_1 = 1k \\ R_2 &= R_1 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) = 1k \left( \frac{10V}{1.23V} - 1 \right) \\ R_2 &= 1k \; (8.13 \; -1) = \; 7.13k, \; \text{ use closest } 1\% \; \text{ value} \\ 7.15k \end{split}$$

- 2. Inductor Selection (L1)
  - A. Calculate E T (V μs)

$$E \bullet T = (25 - 10) \bullet \frac{10}{25} \bullet \frac{1000}{52} = 115 \text{ V} \bullet \mu\text{s}$$

- B.  $E \bullet T = 115 V \bullet \mu s$
- C.  $I_{LOAD}(max) = 3A$
- D. Inductor code = H150
- E. Inductor value = 150 µH Choose from AIE part #415-0936, Pulse Engineering part #PE-53115, or Renco part #RL2445.
- 3. Output Capacitor Selection (COUT)

A. 
$$C_{OUT} > 13,300 \frac{25}{10 \cdot 150} = 221 \,\mu\text{F}$$

However, for acceptable output ripple voltage select  $C_{OUT} \geq 680~\mu\text{F}$ 

 $C_{OUT} = 680 \mu F$  electrolytic Capacitor

B. Capacitor voltage rating = 20V

Higher voltage electrolytic capacitors generally have lower ESR numbers, and for this reason it may be necessary to select a capacitor rated for a higher voltage that would normally be needed. If instability occurs, (especially at the higher input voltages) the ESR of the output capacitor may be at fault, and a higher voltage capacitor or a low ESR switching capacitor should be used.

### LM2576-ADJ Series Buck Regulator Design Procedure (Continued)

The amount of output ripple voltage is primarily a function of the ESR (Equivalent Series Resistance) of the output capacitor. The value and the type of capacitor used will determine the amount of ESR it contains. Selecting a capacitor with a low ESR will result in a low

used will determine the amount of ESR it contains. Selecting a capacitor with a low ESR will result in a low output ripple voltage. In general, the lower capacitor values have the higher ESR ratings.

**Procedure** 

The lower capacitor values (220  $\mu$ F-1000  $\mu$ F) will allow typically 50 mV to 150 mV of output ripple voltage, while larger-value capacitors will reduce the ripple to approximately 35 mV to 50 mV.

 $V_{RIPPLE p-p} \ge 0.3 \times I_{LOAD}(max) \times ESR$ 

To further reduce the output ripple voltage, several standard electrolytic capacitors may be paralleled, or a higher-grade capacitor may be used. Such capacitors are often called "high-frequency", "low-inductance", or "low-ESR". These will reduce the output ripple to 10 mV to 20 mV. However, reducing the ESR below  $0.05\Omega$  can cause instability. For this reason, the use of a tantalum capacitor as the sole capacitor is not recommended. Tantalum capacitors (because of their good low temperature characteristics) can be used in parallel with aluminum electrolytics, with the tantalum making up 10% or 20% of the total capacitance.

The capacitor's ripple current rating at 52 kHz should be at least 50% higher than the ripple component of the inductor current.

 $I_{RIPPLE}(max) \ge 1.5 \times 0.3 \times I_{LOAD}(max)$ 

B. The capacitor's voltage rating should be at least 1.25 times greater than the output voltage. For a 10V output, a rating of at least 15V is appropriate, and a 20V or 25V rating is recommended.

#### 4. Catch Diode Selection (D1)

The catch-diode current rating must be at least 1.2 times greater than the maximum load current. Also, if the power supply design must withstand continuous shorted output conditions, the diode current rating should be greater than 3A. The most stressful condition for this diode is an overload or short circuit condition.

- A. The reverse voltage rating of the diode should be at least 1.25 times the maximum input voltage.
- B. Because of their fast switching speed and low forward voltage drop, Schottky diodes provide the best efficiency, especially in low output voltage switching regulators (less than 5V). Fast-Recovery, High-Efficiency, or Ultra-Fast Recovery diodes are also suitable, but some types with an abrupt turn-off characteristic may cause instability and EMI problems. A fast-recovery diode with soft recovery characteristics is a better choice. Standard 60 Hz diodes (e.g., 1N4001, or IN5400, etc.) are also **not suitable**. See Figure 3 for Schottky and "soft" fast-recovery diode selection guide.

| V <sub>IN</sub> | Schottky                            |                                      | Fast Re                            | covery                         |
|-----------------|-------------------------------------|--------------------------------------|------------------------------------|--------------------------------|
| (max)           | 3 <b>A</b>                          | 4A-6A                                | 3A                                 | 4A-6A                          |
| 20V             | 1N5820<br>MBR320P<br>SR302          | 1N5823                               |                                    |                                |
| 30V             | 1N5821<br>MBR330<br>31DQ03<br>SR303 | 50WQ03<br>31DQ03<br>1N5824           | The following                      | The following diodes are       |
| 40V             | 1N5822<br>MBR340<br>31DQ04<br>SR304 | MBR340<br>31DQ04<br>50WQ04<br>1N5825 | diodes are<br>all rated<br>to 100V | all rated<br>to 100V<br>50WF10 |
| 50V             | MBR350<br>31DQ05<br>SR305           | 50WQ05                               | HER302                             | MUR410<br>HER602               |
| 60V             | MBR360<br>DQ06<br>SR306             | 50WQ06<br>50SQ060                    |                                    |                                |

Example

FIGURE 3. Diode Selection Guide

To further simplify the buck regulator design procedure, National Semiconductor is making available computer design software to be used with the Simple Switcher<sup>TM</sup> line of switching regulators. **Switchers Made Simple** is available on a (5½") diskette for IBM compatible computers from a National Semiconductor sales office in your area.

## LM2576-ADJ Series Buck Regulator Design Procedure (Continued)



FIGURE 4. Inductor Value Selection Guide (for Continuous Mode Operation)

TL/H/11052-10

| Inductor Code | Inductor Value | AIE1     | Pulse Eng. <sup>2</sup> | Renco <sup>3</sup> |
|---------------|----------------|----------|-------------------------|--------------------|
| L47           | 47 μΗ          | 415-0932 | PE-53112                | RL2442             |
| L68           | 68 μH          | 415-0931 | PE-92114                | RL2443             |
| L100          | 100 μΗ         | 415-0930 | PE-92108                | RL2444             |
| L150          | 150 μΗ         | 415-0953 | PE-53113                | RL1954             |
| L220          | 220 μΗ         | 415-0922 | PE-52626                | RL1953             |
| L330          | 330 μΗ         | 415-0926 | PE-52627                | RL1952             |
| L470          | 470 μH         | 415-0927 | PE-53114                | RL1951             |
| L680          | 680 μH         | 415-0928 | PE-52629                | RL1950             |
| H150          | 150 μΗ         | 415-0936 | PE-53115                | RL2445             |
| H220          | 220 μΗ         | 430-0636 | PE-53116                | RL2446             |
| H330          | 330 μΗ         | 430-0635 | PE-53117                | RL2447             |
| H470          | 470 μH         | 430-0634 | PE-53118                | RL1961             |
| H680          | 680 μΗ         | 415-0935 | PE-53119                | RL1960             |
| H1000         | 1000 μΗ        | 415-0934 | PE-53120                | RL1959             |
| H1500         | 1500 μΗ        | 415-0933 | PE-53121                | RL1958             |
| H2200         | 2200 μΗ        | 415-0945 | PE-53122                | RL2448             |

FIGURE 5. Inductor Selection by Manufacturer's Part Number

Note 1: AIE Magnetics, div. Vernatron Corp. Passive Components Group, (813) 347-2181 2801 72nd Street North, St. Petersburg, FL 33710 Note 2: Pulse Engineering, (619) 268-2400 P.O. Box 12235, San Diego, CA 92112 Note 3: Renco Electronics Inc., (516) 586-5566 60 Jeffryn Blvd. East, Deer Park, NY 11729

## **Typical Applications**



FIGURE 6. Inverting Buck-Boost

TL/H/11052-11



TL/H/11052-12

FIGURE 7. Undervoltage Lockout

Figure 6 shows an LM2576HV-ADJ in a very simple buck-boost configuration to generate a negative 5.2V output, from a positive input voltage. This circuit bootstraps the regulator's ground pin to the negative output voltage, then by grounding the feedback pin, the regulator senses the inverted output voltage and regulates it to -5.2V.

The maximum available output current in this configuration is approximately 0.4A. Higher currents (up to 0.7A) are possible with input voltages greater than 8V, or by increasing the value of the output capacitor.

The pulsed switch currents in this buck-boost configuration are higher than in the standard buck-mode design. To avoid exceeding the maximum switch current rating, the available output current is less than the standard buck configuration. Also, the Start-up input current is higher than the standard buck-mode regulator, and this could overload the input power source. Using a delayed turn-on or an undervoltage lock-out circuit would allow the input voltage to rise to a high enough level before the switcher would be allowed to turn

on. The circuit in *Figure 7* can be modified for the buck-boost under-voltage lockout by wiring the emitter of Q1 and the low side of R1, to the ground pin of the LM2576, which is the negative output of the inverting buck-boost circuit.

The maximum voltage appearing across the inverting regulator is the absolute sum of the input and output voltage. For a -5V output, the maximum input voltage for the LM2576 is +35V, or +55V for the LM2576HV.

The buck regulator design procedure section can not be used to select the inductor, because of the structural differences between the buck and the buck-boost regulator topologies. The recommended range of inductor values for the buck-boost designs is between 47  $\mu$ H and 200  $\mu$ H. The peak inductor current, which is the same as the peak switch current, can be calculated from the following formula:

$$I_{p} \approx \frac{I_{LOAD} \left(V_{IN} + V_{O}\right)}{V_{IN}} + \frac{V_{IN} V_{O}}{V_{IN} + V_{O}} \times \frac{1}{2L1 \, f_{OSC}}$$

Where  $f_{OSC}=52$  kHz. Under normal continuous inductor current operating conditions, the minimum  $V_{IN}$  represents the worst case. Select an inductor that is rated for the peak current anticipated.

The **Switchers Made Simple** design software can be used to determine the feasibility of regulator designs using different topologies, different input-output parameters, different components, etc.

In some applications it is desirable to keep the regulator off until the input voltage reaches a certain threshold. An undervoltage lockout circuit which accomplishes this task is shown in *Figure 7*. This circuit keeps the regulator off until the input voltage reaches a predetermined level.

$$V_{TH} \approx V_{Z1} + 2V_{BE} (Q1)$$

A 3A power supply that features an adjustable output voltage is shown in *Figure 8*. An additional L-C filter that reduces the output ripple by a factor of 10 or more, to about 5 mV, is included in this circuit.



FIGURE 8. 1.2V to 50V Adjustable 3A Power Supply with Low Output Ripple

TL/H/11052-13

## **Application Hints**

### INPUT CAPACITOR (CIN)

Because of higher switching currents, input supply bypassing is more important in the LM2576 than in the LM2575. To maintain stability, the regulator input pin must be bypassed with at least a 47  $\mu\text{F}$  low-ESR electrolytic capacitor. Capacitors with high voltage ratings, or capacitors which are physically larger, generally have a lower ESR. The capacitor's leads must be kept short, and located as close as possible to the regulator.

If the operating temperature range includes temperatures below  $-25^{\circ}\text{C}$ , the input capacitor value may need to be larger. With most electrolytic capacitors, the capacitance value decreases and the ESR increases with lower temperatures and age. Adding a ceramic or solid tantalum capacitor near the input pin will increase the regulator stability at cold temperatures. For maximum capacitor operating lifetime, the capacitor's RMS ripple current rating should be greater than 1.2  $\times$  (toN/T)  $\times$  ILOAD.

### INDUCTOR SELECTION

The inductor value selection guide of *Figure 4* was designed for buck regulator designs of the continuous inductor current type. When using inductor values shown in the inductor selection guide, the peak-to-peak inductor ripple current will be approximately 20% to 30% of the maximum DC current. With relatively heavy load currents, the circuit operates in the continuous mode (inductor current always flowing), but under light load conditions, the circuit will be forced to the discontinuous mode (inductor current falls to zero for a period of time). This discontinuous mode of operation is perfectly acceptable. For light loads (less than approximately 300 mA) it may be desirable to operate the regulator in the discontinuous mode, primarily because of the lower inductor values required for the discontinuous mode.

The LM2576 can be used for both continuous and discontinuous modes of operation. The selection guide chooses inductor values suitable for continuous mode operation, but if the inductor value chosen is prohibitively high, the designer should investigate the possibility of discontinuous operation. The computer design software *Switchers Made Simple* will provide all component values for discontinuous (as well as continuous) mode of operation.

Inductors are available in different styles such as pot core, toroid, E-frame, bobbin core, etc., as well as different core materials, such as ferrites and powdered iron. The least expensive, the bobbin core type, consists of wire wrapped on a ferrite rod core. This type of construction makes for an inexpensive inductor, but since the magnetic flux is not completely contained within the core, it generates more electromagnetic interference (EMI). This EMI can cause problems in sensitive circuits, or can give incorrect scope readings becauseof induced voltages in the scope probe.

The inductors listed in the selection chart include ferrite pot core construction for AIE, powdered iron toroid for Pulse Engineering, and ferrite bobbin core for Renco.

An inductor should not be operated beyond its maximum rated current because it may saturate. When an inductor begins to saturate, the inductance decreases rapidly and the inductor begins to look mainly resistive (the DC resistance of the winding). This can cause the switch current to

rise very rapidly and may cause problems. Different inductor types have different saturation characteristics, and this should be kept in mind when selecting an inductor.

The inductor manufacturers' data sheets include current and energy limits to avoid inductor saturation.

#### **OUTPUT VOLTAGE RIPPLE AND TRANSIENTS**

The output voltage of a switching power supply will contain a sawtooth ripple voltage at the switcher frequency, and may also contain short voltage spikes at the peaks of the sawtooth waveform.

The output ripple voltage is due mainly to the inductor sawtooth ripple current multiplied by the ESR of the output capacitor (see Section 3A of design procedure).

The voltage spikes are present because of the fast switching action of the output switch, and the parasitic inductance of the output filter capacitor. To minimize these voltage spikes, special low inductance capacitors must be used, and their lead lengths must be kept short. Wiring inductance, stray capacitance, as well as the scope probe used to evaluate these transients, all contribute to the amplitude of these spikes.

An additional small LC filter can be added to the output to further reduce the amount of output ripple and transients, as in  $\it Figure~8$ .

#### **FEEDBACK CONNECTION**

The LM2576-ADJ feedback circuitry is designed so that, when the output voltage is connected directly to the Feedback pin, the output voltage is 1.230V.

#### **ON/OFF INPUT**

For normal operation, the ON/OFF pin should be grounded or driven with a low-level TTL voltage (typically below 1.6V). To put the regulator into standby mode, drive this pin with a high-level TTL or CMOS signal.

### GROUNDING

To maintain output voltage stability, the power ground connections must be low-impedance (see *Figure 1*). For the 5-lead TO-220 style package, both the tab and pin 3 are ground and either connection may be used, as they are both part of the same copper lead frame.

#### **HEAT SINK/THERMAL CONSIDERATIONS**

In many cases, only a small heat sink is required to keep the LM2576 junction temperature within the allowed operating range. For each application, to determine whether or not a heat sink will be required, the following must be identified:

- 1. Maximum ambient temperature (in the application).
- 2. Maximum regulator power dissipation (in application).
- Maximum allowed junction temperature (125°C for the LM2576). For a safe, conservative design, a temperature approximately 15°C cooler than the maximum temperatures should be selected.
- 4. LM2576 package thermal resistances  $\theta_{JA}$  and  $\theta_{JC}$ . Total power dissipated by the LM2576 can be estimated as follows:

 $P_D = (V_{IN}) (I_Q) + (V_Q/V_{IN}) (I_{LOAD}) (V_{SAT})$ 

where  $I_Q$  (quiescent current) and  $V_{SAT}$  can be found in the Characteristic Curves shown previously,  $V_{IN}$  is the applied minimum input voltage,  $V_Q$  is the regulated output voltage, and  $I_{LOAD}$  is the load current. The dynamic losses during turn-on and turn-off are negligible if a Schottky type catch diode is used.

When no heat sink is used, the junction temperature rise can be determined by the following:

$$\Delta T_{J} = (P_{D}) (\theta_{JA})$$

To arrive at the actual operating junction temperature, add the junction temperature rise to the maximum ambient temperature.

$$T_J = \Delta T_J + T_A$$

If the actual operating junction temperature is greater than the selected safe operating junction temperature determined in step 3, then a heat sink is required.

When using a heat sink, the junction temperature rise can be determined by the following:

$$\Delta T_{J} = (P_{D})(\theta_{JC} + \theta_{interface} + \theta_{Heat sink})$$

The operating junction temperature will be:

$$T_J = T_A + \Delta T_J$$

As above, if the actual operating junction temperature is greater than the selected safe operating junction temperature, then a larger heat sink is required (one that has a lower thermal resistance).

Included on the *Switcher Made Simple* design software is a more precise (non-linear) thermal model that can be used to determine junction temperature with different input-output parameters or different component values. It can also calculate the heat sink thermal resistance required to maintain the regulators junction temperature below the maximum operating temperature.

### **Definition of Terms**

#### **BUCK REGULATOR**

A switching regulator topology in which a higher voltage is converted to a lower voltage. Also known as a step-down switching regulator.

### **BUCK-BOOST REGULATOR**

A switching regular topology in which a positive voltage is converted to a negative voltage without a transformer.

### DUTY CYCLE (D)

Ratio of the output switch's on-time to the oscillator period.

$$D = \frac{t_{ON}}{T} = \frac{V_{OUT}}{V_{IN}}$$

for buck-boost regulator

$$D = \frac{t_{ON}}{T} = \frac{|V_O|}{|V_O| + V_{IN}}$$

where T is the oscillator period, typically 1/52 kHz or 19 μs.

#### CATCH DIODE OR CURRENT STEERING DIODE

The diode which provides a return path for the load current when the LM2576 switch is OFF.

### EFFICIENCY (η)

The proportion of input power actually delivered to the load.

$$\eta = \frac{\mathsf{P}_\mathsf{OUT}}{\mathsf{P}_\mathsf{IN}} = \frac{\mathsf{P}_\mathsf{OUT}}{\mathsf{P}_\mathsf{OUT} + \mathsf{P}_\mathsf{LOSS}}$$

#### **EQUIVALENT SERIES INDUCTANCE (ESL)**

The pure inductance component of a capacitor (see Figure 9). The amount of inductance is determined to a large extent on the capacitor's construction. In a buck regulator, this unwanted inductance causes voltage spikes to appear on the output.

#### **EQUIVALENT SERIES RESISTANCE (ESR)**

The purely resistive component of a real capacitor's impedance (see *Figure 9*). It causes power loss resulting in capacitor heating, which directly affects the capacitor's operating lifetime. When used as a switching regulator output filter, higher ESR values result in higher output ripple voltages.

Most standard aluminum electrolytic capacitors in the 470  $\mu$ F-2000  $\mu$ F range have 0.05 $\Omega$  to 0.3 $\Omega$  ESR. Higher-grade capacitors ("low-ESR", "high-frequency", or "low-inductance") in the 220  $\mu$ F-1000  $\mu$ F range generally have ESR of less than 0.15 $\Omega$ .



TL/H/11052-14

FIGURE 9. Simple Model of a Real Capacitor

#### **OUTPUT RIPPLE VOLTAGE**

The AC component of the switching regulator's output voltage. It is usually dominated by the output capacitor's ESR multiplied by the inductor's ripple current. The peak-to-peak value of this sawtooth ripple current will be typically 20% to 30% of the maximum load current (when the Design Procedure in the datasheet is followed).

#### CAPACITOR RIPPLE CURRENT

RMS value of the maximum allowable alternating current at which a capacitor can be operated continuously at a specified temperature.

### STANDBY QUIESCENT CURRENT (ISTBY)

Supply current required by the LM2576 when in the standby mode (ON/OFF pin is driven to TTL-high voltage), thus turning the output switch OFF.

#### INDUCTOR RIPPLE CURRENT

The peak-to-peak value of the inductor current waveform, typically a sawtooth waveform when the regulator is operating continuous (vs. discontinuous)

### CONTINUOUS/DISCONTINUOUS MODE OF OPERATION

Relates to the inductor current. In the continuous mode, the inductor current is always flowing and never drops to zero, vs. the discontinuous mode, where the inductor current drops to zero for a period of time.

#### INDUCTOR SATURATION

The condition which exists when an inductor cannot hold any more magnetic flux. When an inductor saturates, the inductor appears less inductive and the resistive component dominates. Inductor current is then limited only by the DC resistance of the wire and the available source current.

### OPERATING VOLT-MICROSECOND CONSTANT (E-Top)

The product (in Volte useconds) of the voltage applied to the inductor and the time the voltage is applied. This EeTop constant is a measure of the energy handling capability of an inductor and is dependent upon the type of core, the core area, the number of turns, and the duty cycle.



# LM1577-ADJ/LM2577-ADJ Simple Switcher™ Step-Up Voltage Regulator

## **General Description**

The LM1577-ADJ/LM2577-ADJ are monolithic integrated circuits that provide all of the power and control functions for step-up (boost), flyback, and forward converter switching regulators. The output voltage is adjustable, providing up to 60V as a step-up regulator, and even higher voltages as a flyback or forward converter regulator.

Requiring a minimum number of external components, these regulators are cost effective, and simple to use. Listed in this data sheet are a family of standard inductors and flyback transformers designed to work with these switching regulators.

Included on the chip is a 3.0A NPN switch and its associated protection circuitry, consisting of current and thermal limiting, and undervoltage lockout. Other features include a 52 kHz fixed-frequency oscillator that requires no external components, a soft start mode to reduce in-rush current during start-up, and current mode control for improved rejection of input voltage and output load transients.

### **Features**

- Requires few external components
- NPN output switches 3.0A, can stand off 65V
- Wide input voltage range: 3.5V to 40V
- Current-mode operation for improved transient response, line regulation, and current limit
- 52 kHz internal oscillator
- Soft-start function reduces in-rush current during start-un
- Output switch protected by current limit, under-voltage lockout, and thermal shutdown

## **Typical Applications**

- Simple boost regulator
- Flyback and forward regulators
- Multiple-output regulator

## **Typical Application**



TL/H/10743-1

## **Ordering Information**

| Package Type                           | NSC Package<br>Drawing | Order Number             | Temperature<br>Range            |
|----------------------------------------|------------------------|--------------------------|---------------------------------|
| 5-Lead TO-220, Straight Leads          | T05A                   | LM2577T-ADJ              |                                 |
| 5-Lead TO-220<br>Bent, Staggered Leads | T05D                   | LM2577T-ADJ<br>Flow LB03 | -40°C ≤ T₁ ≤ +125°C             |
| 16-Pin Molded DIP                      | N16A                   | LM2577N-ADJ              | Ü                               |
| 24-Pin Surface Mount                   | M24B                   | LM2577M-ADJ              |                                 |
| 4-Pin TO-3                             | K04A                   | LM1577K-ADJ/883          | -55°C ≤ T <sub>J</sub> ≤ +150°C |

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 45V
Output Switch Voltage 65V
Output Switch Current (Note 2) 6.0A

Power Dissipation Internally Limited Storage Temperature Range -65°C to +150°C

Lead Temperature (Soldering, 10 sec.) 260°C
Maximum Junction Temperature 150°C

Minimum ESD Rating

 $(C = 100 \text{ pF}, R = 1.5 \text{ k}\Omega)$ 

**Operating Ratings** 

Supply Voltage
Output Switch Voltage
Output Switch Current
Junction Temperature Range

LM1577 LM2577  $3.5V \leq V_{IN} \leq 40V$   $0V \leq V_{SWITCH} \leq 60V$ 

I<sub>SWITCH</sub> ≤ 3.0A

-55°C  $\leq$  T<sub>J</sub>  $\leq$  +150°C -40°C  $\leq$  T<sub>J</sub>  $\leq$  +125°C

## **Electrical Characteristics**

Specifications with standard type face are for  $T_J=25^{\circ}\text{C}$ , and those in **bold type face** apply over full **Operating Temperature Range**. Unless otherwise specified,  $V_{\text{IN}}=5V$ ,  $V_{\text{FEDBACK}}=V_{\text{REF}}$ , and  $I_{\text{SWITCH}}=0$ .

2 kV

| Symbol                                    | Parameter                            | Conditions                                                                                  | Typical                              | LM1577-ADJ<br>Limit<br>(Notes 3, 8)        | LM2577-ADJ<br>Limit<br>(Note 4)            | Units<br>(Limits)             |
|-------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------|
| SYSTEM P                                  | ARAMETERS Circuit of F               | igure 1 (Note 5)                                                                            |                                      |                                            |                                            |                               |
| V <sub>OUT</sub>                          | Output Voltage                       | $V_{IN} = 5V \text{ to } 10V$<br>$I_{LOAD} = 100 \text{ mA to } 800 \text{ mA}$<br>(Note 3) | 12.0                                 | 11.60/ <b>11.40</b><br>12.40/ <b>12.60</b> | 11.60/ <b>11.40</b><br>12.40/ <b>12.60</b> | V<br>V(min)<br>V(max)         |
| $\Delta V_{OUT} / \Delta V_{IN}$          | Line Regulation                      | $V_{IN} = 3.5V \text{ to } 10V$ $I_{LOAD} = 300 \text{ mA}$                                 | 20                                   | 50/ <b>100</b>                             | 50/ <b>100</b>                             | mV<br>mV(max)                 |
| ΔV <sub>OUT</sub> /<br>ΔΙ <sub>LOAD</sub> | Load Regulation                      | $V_{IN} = 5V$ $I_{LOAD} = 100 \text{ mA to } 800 \text{ mA}$                                | 20                                   | 50/ <b>100</b>                             | 50/ <b>100</b>                             | mV<br>mV(max)                 |
| η                                         | Efficiency                           | $V_{IN} = 5V$ , $I_{LOAD} = 800 \text{ mA}$                                                 | .80                                  |                                            |                                            | %                             |
| DEVICE PA                                 | ARAMETERS                            |                                                                                             |                                      |                                            |                                            |                               |
| Is                                        | Input Supply Current                 | V <sub>FEEDBACK</sub> = 1.5V (Switch Off)                                                   | 7.5                                  | 10.0/ <b>14.0</b>                          | 10.0/ <b>14.0</b>                          | mA<br>mA(max)                 |
|                                           |                                      | I <sub>SWITCH</sub> = 2.0A<br>V <sub>COMP</sub> = 2.0V (Max Duty Cycle)                     | 25                                   | 50/ <b>85</b>                              | 50/ <b>85</b>                              | mA<br>mA(max)                 |
| Vuv                                       | Input Supply<br>Undervoltage Lockout | I <sub>SWITCH</sub> = 100 mA                                                                | 2.90                                 | 2.70/ <b>2.65</b><br>3.10/ <b>3.15</b>     | 2.70/ <b>2.65</b><br>3.10/ <b>3.15</b>     | V<br>V(min)<br>V(max)         |
| fo                                        | Oscillator Frequency                 | Measured at Switch Pin<br>I <sub>SWITCH</sub> = 100 mA                                      | 52<br>48/ <b>42</b><br>56/ <b>62</b> |                                            | 48/ <b>42</b><br>56/ <b>62</b>             | kHz<br>kHz(min)<br>kHz(max)   |
| V <sub>REF</sub>                          | Reference<br>Voltage                 | Measured at Feedback Pin V <sub>IN</sub> = 3.5V to 40V V <sub>COMP</sub> = 1.0V             | 1.230                                | 1.214/ <b>1.206</b><br>1.246/ <b>1.254</b> | 1.214/ <b>1.206</b><br>1.246/ <b>1.254</b> | V<br>V(min)<br>V(max)         |
| ΔV <sub>REF</sub> /                       | Reference Voltage<br>Line Regulation | $V_{IN} = 3.5V \text{ to } 40V$                                                             | 0.5                                  |                                            |                                            | mV                            |
| I <sub>B</sub>                            | Error Amp<br>Input Bias Current      | $V_{COMP} = 1.0V$                                                                           | 100                                  | 300/800                                    | 300/800                                    | nA<br>nA(max)                 |
| G <sub>M</sub>                            | Error Amp<br>Transconductance        | $I_{COMP} = -30 \mu A \text{ to } +30 \mu A$ $V_{COMP} = 1.0V$                              | 3700                                 | 2400/ <b>1600</b><br>4800/ <b>5800</b>     | 2400/ <b>1600</b><br>4800/ <b>5800</b>     | μmho<br>μmho(min)<br>μmho(max |
| A <sub>VOL</sub>                          | Error Amp<br>Voltage Gain            | $V_{COMP} = 1.1V \text{ to } 1.9V$ $R_{COMP} = 1.0 \text{ M}\Omega \text{ (Note 6)}$        | 800                                  | 500/ <b>250</b>                            | 500/ <b>250</b>                            | V/V<br>V/V(min)               |

### **Electrical Characteristics** (Continued)

Specifications with standard type face are for  $T_J = 25^{\circ}$ C, and those in **bold type face** apply over full **Operating Temperature Range**. Unless otherwise specified,  $V_{IN} = 5V$ ,  $V_{FEEDBACK} = V_{REF}$ , and  $I_{SWITCH} = 0$ .

| Symbol                                       | Parameter Conditions            |                                                                         | Typical   | LM1577-ADJ<br>Limit<br>(Notes 3, 8)   | LM2577-ADJ<br>Limit<br>(Note 4)       | Units<br>(Limits)        |
|----------------------------------------------|---------------------------------|-------------------------------------------------------------------------|-----------|---------------------------------------|---------------------------------------|--------------------------|
| DEVICE PAR                                   | AMETERS (Continued)             |                                                                         |           |                                       |                                       |                          |
|                                              | Error Amplifier<br>Output Swing | Upper Limit<br>V <sub>FEEDBACK</sub> = 1.0V                             | 2.4       | 2.2/ <b>2.0</b>                       | 2.2/ <b>2.0</b>                       | V<br>V(min)              |
|                                              |                                 | Lower Limit<br>V <sub>FEEDBACK</sub> = 1.5V                             | 0.3       | 0.40/ <b>0.55</b>                     | 0.40/ <b>0.55</b>                     | V<br>V(max)              |
|                                              | Error Amp<br>Output Current     | V <sub>FEEDBACK</sub> = 1.0V to 1.5V<br>V <sub>COMP</sub> = 1.0V        | ±200      | ±130/± <b>90</b><br>±300/± <b>400</b> | ±130/± <b>90</b><br>±300/± <b>400</b> | μΑ<br>μΑ(min)<br>μΑ(max) |
| Iss                                          | Soft Start Current              | Soft Start Current $V_{FEEDBACK} = 1.0V$ $V_{COMP} = 0V$                |           | 2.5/ <b>1.5</b><br>7.5/ <b>9.5</b>    | 2.5/ <b>1.5</b><br>7.5/ <b>9.5</b>    | μΑ<br>μΑ(min)<br>μΑ(max) |
| D                                            | Maximum Duty Cycle              | V <sub>COMP</sub> = 1.5V<br>I <sub>SWITCH</sub> = 100 mA                | 95        | 93/ <b>90</b>                         | 93/ <b>90</b>                         | %<br>%(min)              |
| ΔI <sub>SWITCH</sub> /<br>ΔV <sub>COMP</sub> | Switch<br>Transconductance      |                                                                         | 12.5      |                                       |                                       | A/V                      |
| l <sub>L</sub>                               | Switch Leakage<br>Current       | V <sub>SWITCH</sub> = 65V<br>V <sub>FEEDBACK</sub> = 1.5V (Switch Off)  | 10        | 300/ <b>600</b>                       | 300/ <b>600</b>                       | μΑ<br>μΑ(max)            |
| V <sub>SAT</sub> .                           | Switch Saturation<br>Voltage    | I <sub>SWITCH</sub> = 2.0A<br>V <sub>COMP</sub> = 2.0V (Max Duty Cycle) | 0.5       | 0.7/ <b>0.9</b>                       | 0.7/ <b>0.9</b>                       | V<br>V(max)              |
|                                              | NPN Switch<br>Current Limit     | V <sub>COMP</sub> = 2.0V                                                | 4.3       | 3.7/ <b>3.0</b><br>5.3/ <b>6.0</b>    | 3.7/ <b>3.0</b><br>5.3/ <b>6.0</b>    | A<br>A(min)<br>A(max)    |
| θ <sub>JA</sub><br>θ <sub>JC</sub>           | Thermal Resistance              | K Package, Junction to Ambient<br>K Package, Junction to Case           | 35<br>1.5 |                                       |                                       |                          |
| $	heta_{	extsf{JA}} 	heta_{	extsf{JC}}$      |                                 | T Package, Junction to Ambient<br>T Package, Junction to Case           | 65<br>2   |                                       |                                       | °C/W                     |
| $\theta_{JA}$                                |                                 | N Package, Junction to<br>Ambient (Note 7)                              | 85        |                                       |                                       | ]                        |
| $\theta_{JA}$                                |                                 | M Package, Junction<br>to Ambient (Note 7)                              | 100       |                                       |                                       |                          |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions the device is intended to be functional, but device parameter specifications may not be guaranteed under these conditions. For guaranteed specifications and test conditions, see the Electrical Characteristics.

Note 2: Output current cannot be internally limited when the LM1577/LM2577 is used as a step-up regulator. To prevent damage to the switch, its current must be externally limited to 6.0A. However, output current is internally limited when the LM1577/LM2577 is used as a flyback or forward converter regulator in accordance to the Application Hints.

Note 3: All limits guaranteed at room temperature (standard type face) and at temperature extremes (boldface type). All limits are used to calculate Outgoing Quality Level, and are 100% production tested.

Note 4: All limits guaranteed at room temperature (standard type face) and at temperature extremes (boldface type). All room temperature limits are 100% production tested. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.

Note 5: External components such as the diode, inductor, input and output capacitors can affect switching regulator performance. When the LM1577/LM2577 is used as shown in the Test Circuit, system performance will be as specified by the system parameters.

Note 6: A 1.0 M $\Omega$  resistor is connected to the compensation pin (which is the error amplifier's output) to ensure accuracy in measuring A<sub>VOL</sub>. In actual applications, this pin's load resistance should be  $\geq$  10 M $\Omega$ , resulting in A<sub>VOL</sub> that is typically twice the guaranteed minimum limit.

Note 7: Junction to ambient thermal resistance with approximately 1 square inch of pc board copper surrounding the leads. Additional copper area will lower thermal resistance further. See thermal model in "Switchers Made Simple" software.

Note 8: A military RETS electrical test specification is available on request. At the time of printing, the LM1577K-ADJ/883 RETS specification complied fully with the boldface limits in this column. The LM1577K-ADJ/883 may also be procured to a Standard Military Drawing specification.

## **Typical Performance Characteristics**

























TL/H/10743-4

## **Connection Diagrams**





TL/H/10743-22

**Top View** 

Order Number LM2577T-ADJ See NS Package Number T05A Bent, Staggered Leads 5-Lead TO-220 (T)



**Top View** 

Order Number LM2577T-ADJ Flow LB03 See NS Package Number T05D



Order Number LM2577N-ADJ See NS Package Number N16A



Order Number LM2577M-ADJ See NS Package Number M24B

4-Lead TO-3 (K)



**Bottom View** 

Order Number LM1577K-ADJ/883 See NS Package Number K04A

## **Application Hints**



FIGURE 1. Circuit Used to Specify System Parameters



FIGURE 2. LM1577/LM2577 Block Diagram and Boost Regulator Application

#### STEP-UP (BOOST) REGULATOR

Figure 2 shows the LM1577/LM2577 used as a Step-Up Regulator. This is a switching regulator used for producing an output voltage greater than the input supply voltage.

A basic explanation of how it works is as follows. The LM1577/LM2577 turns its output switch on and off at a frequency of 52 kHz, and this creates energy in the inductor (L). When the NPN switch turns on, the inductor current charges up at a rate of  $V_{IN}/L$ , storing current in the inductor. When the switch turns off, the lower end of the inductor flies above  $V_{IN}$ , discharging its current through diode (D) into the

output capacitor ( $C_{OUT}$ ) at a rate of ( $V_{OUT}-V_{IN}$ )/L. Thus, energy stored in the inductor during the switch on time is transferred to the output during the switch off time. The output voltage is controlled by the amount of energy transferred which, in turn, is controlled by modulating the peak inductor current. This is done by feeding back a portion of the output voltage to the error amp, which amplifies the difference between the feedback voltage and a 1.230V reference. The error amp output voltage is compared to a voltage proportional to the switch current (i.e., inductor current during the switch on time).

The comparator terminates the switch on time when the two voltages are equal, thereby controlling the peak switch current to maintain a constant output voltage.

Voltage and current waveforms for this circuit are shown in *Figure 3*, and formulas for calculating them are given in *Figure 4*.



TL/H/10743-7

FIGURE 3. Step-Up Regulator Waveforms

| Duty Cycle                       | D                     | $\frac{V_{OUT} + V_F - V_{IN}}{V_{OUT} + V_F - V_{SAT}} \approx \frac{V_{OUT} - V_{IN}}{V_{OUT}}$ |
|----------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|
| Average Inductor<br>Current      | I <sub>IND(AVE)</sub> | <u> </u> LOAD<br>1 – D                                                                            |
| Inductor Current<br>Ripple       | Δl <sub>IND</sub>     | V <sub>IN</sub> - V <sub>SAT</sub> D<br>L 52,000                                                  |
| Peak Inductor<br>Current         | I <sub>IND(PK)</sub>  | $\frac{I_{LOAD}}{1-D} + \frac{\Delta I_{IND}}{2}$                                                 |
| Peak Switch<br>Current           | I <sub>SW(PK)</sub>   | $\frac{I_{LOAD}}{1-D} + \frac{\Delta I_{IND}}{2}$                                                 |
| Switch Voltage<br>When Off       | V <sub>SW(OFF)</sub>  | V <sub>OUT</sub> + V <sub>F</sub>                                                                 |
| Diode Reverse<br>Voltage         | V <sub>R</sub>        | V <sub>OUT</sub> - V <sub>SAT</sub>                                                               |
| Average Diode<br>Current         | I <sub>D(AVE)</sub>   | ILOAD                                                                                             |
| Peak Diode<br>Current            | I <sub>D(PK)</sub>    | $\frac{I_{LOAD}}{1-D} + \frac{\Delta I_{IND}}{2}$                                                 |
| Power Dissipation of LM1577/2577 | PD                    | $0.25\Omega \left(\frac{ LOAD }{1-D}\right)^2 D + \frac{ LOAD D V_{IN}}{50(1-D)}$                 |

V<sub>F</sub> = Forward Biased Diode Voltage

I<sub>LOAD</sub> = Output Load Current

FIGURE 4. Step-Up Regulator Formulas

### STEP-UP REGULATOR DESIGN PROCEDURE

The following design procedure can be used to select the appropriate external components for the circuit in *Figure 2*, based on these system requirements.

### Given:

V<sub>IN</sub> (min) = Minimum input supply voltage

V<sub>OUT</sub> = Regulated output voltage I<sub>LOAD(max)</sub> = Maximum output load current

Before proceeding any further, determine if the LM1577/LM2577 can provide these values of  $V_{OUT}$  and  $I_{LOAD(max)}$  when operating with the minimum value of  $V_{IN}$ . The upper limits for  $V_{OUT}$  and  $I_{LOAD(max)}$  are given by the following equations.

$$\begin{array}{ll} V_{OUT} \leq 60V \\ \text{and} & V_{OUT} \leq 10 \times V_{IN(min)} \\ I_{LOAD(max)} \leq \frac{2.1A \times V_{IN(min)}}{V_{OUT}} \end{array}$$

These limits must be greater than or equal to the values specified in this application.

### 1. Inductor Selection (L)

A. Preliminary Calculations:

The inductor section is based on the calculation of the following three parameters:

 $D_{(max)}$ , the maximum switch duty cycle (0  $\leq$  D  $\leq$  0.9):

$$D_{(max)} = \frac{V_{OUT} + V_F - V_{IN(min)}}{V_{OUT} + V_F - 0.6V}$$

where  $V_F = 0.5V$  for Schottky diodes and 0.8V for fast recovery diodes (typically);

 $\emph{E} {\mbox{\scriptsize e}} {\mbox{\scriptsize f}}$  , the product of volts  $\times$  time that charges the inductor:

$$E \bullet T = \frac{D_{(max)} (V_{IN(min)} - 0.6V)10^6}{52,000 \text{ Hz}} \qquad (V \bullet \mu s)$$

I<sub>IND.DC</sub>, the average inductor current under full load;

$$I_{\text{IND,DC}} = \frac{1.05 \times I_{\text{LOAD(max)}}}{1 - D_{\text{(max)}}}$$

B. Identify Inductor Value:

- 1. From Figure 5, identify the inductor code for the region indicated by the intersection of E•T and I<sub>IND,DC</sub>. This code gives the inductor value in microhenries. The L or H prefix signifies whether the inductor is rated for a maximum E•T of 90 V•µs (L) or 250 V•µs (H).
- 2. If D < 0.85, go on to step C. If D  $\geq$  0.85, then calculate the minimum inductance needed to ensure the switching regulator's stability:

$$L_{MIN} = \frac{6.4 \text{ (V}_{IN(min)} - 0.6\text{V) (2D}_{(max)} - 1)}{1 - D_{(max)}}$$
 (µH

If L<sub>MIN</sub> is smaller than the inductor value found in step B1, go on to step C. Otherwise, the inductor value found in step B1 is too low; an appropriate inductor code should be obtained from the graph as follows:

- 1. Find the lowest value inductor that is greater than  $\mathsf{L}_{\mathsf{MIN}}$
- Find where E•T intersects this inductor value to determine if it has an L or H prefix. If E•T intersects both the L and H regions, select the inductor with an H prefix.





TL/H/10743-8

#### Note:

This chart assumes that the inductor ripple current inductor is approximately 20% to 30% of the average inductor current (when the regulator is under full load). Greater ripple current causes higher peak switch currents and greater output ripple voltage; lower ripple current is achieved with larger-value inductors. The factor of 20 to 30% is chosen as a convenient balance between the two extremes.

### **FIGURE 5. Inductor Selection Graph**

C. Select an inductor from the table of Figure 6 which crossreferences the inductor codes to the part numbers of three different manufacturers. Complete specifications for these inductors are available from the respective manufacturers. The inductors listed in this table have the following characteristics:

AIE: ferrite, pot-core inductors; Benefits of this type are low electro-magnetic interference (EMI), small physical size, and very low power dissipation (core loss). Be careful not to operate these inductors too far beyond their maximum ratings for E•T and peak current, as this will saturate the core.

Pulse: powdered iron, toroid core inductors; Benefits are low EMI and ability to withstand E•T and peak current above rated value better than ferrite cores.

Renco: ferrite, bobbin-core inductors; Benefits are low cost and best ability to withstand E•T and peak current above rated value. Be aware that these inductors generate more EMI than the other types, and this may interfere with signals sensitive to noise.

| Inductor | Manufacturer's Part Number |            |        |  |
|----------|----------------------------|------------|--------|--|
| Code     | AIE                        | Pulse      | Renco  |  |
| L47      | 415 - 0932                 | PE - 53112 | RL2442 |  |
| L68      | 415 - 0931                 | PE - 92114 | RL2443 |  |
| L100     | 415 - 0930                 | PE - 92108 | RL2444 |  |
| L150     | 415 - 0953                 | PE - 53113 | RL1954 |  |
| L220     | 415 - 0922                 | PE - 52626 | RL1953 |  |
| L330     | 415 - 0926                 | PE - 52627 | RL1952 |  |
| L470.    | 415 - 0927                 | PE - 53114 | RL1951 |  |
| L680     | 415 - 0928                 | PE - 52629 | RL1950 |  |
| H150     | 415 - 0936                 | PE - 53115 | RL2445 |  |
| H220     | 430 - 0636                 | PE - 53116 | RL2446 |  |
| H330     | 430 - 0635                 | PE - 53117 | RL2447 |  |
| H470     | 430 - 0634                 | PE - 53118 | RL1961 |  |
| H680     | 415 - 0935                 | PE - 53119 | RL1960 |  |
| H1000    | 415 - 0934                 | PE - 53120 | RL1959 |  |
| H1500    | 415 - 0933                 | PE - 53121 | RL1958 |  |
| H2200    | 415 - 0945                 | PE - 53122 | RL2448 |  |

AIE Magnetics, div. Vernitron Corp., (813) 347-2181 2801 72nd Street North, St. Petersburg, FL 33710

Pulse Engineering, (619) 268-2400

P.O. Box 12235, San Diego, CA 92112 Renco Electronics Inc., (516) 586-5566

60 Jeffryn Blvd. East, Deer Park, NY 11729

FIGURE 6. Table of Standardized Inductors and Manufacture's Part Numbers

# 2. Compensation Network (R<sub>C</sub>, C<sub>C</sub>) and Output Capacitor ( $C_{OUT}$ ) Selection

 $R_C$  and  $C_C$  form a pole-zero compensation network that stabilizes the regulator. The values of  $R_C$  and  $C_C$  are mainly dependant on the regulator voltage gain,  $I_{LOAD(max)}$ , L and  $C_{OUT}$ . The following procedure calculates values for  $R_C$ ,  $C_C$ , and  $C_{OUT}$  that ensure regulator stability. Be aware that this procedure doesn't necessarily result in  $R_C$  and  $C_C$  that provide optimum compensation. In order to guarantee optimum compensation, one of the standard procedures for testing loop stability must be used, such as measuring  $V_{OUT}$  transient response when pulsing  $I_{LOAD}$ . (See *Figure 11*.)

A. First, calculate the maximum value for Rc.

$$R_C \leq \frac{750 \times I_{LOAD(max)} \times V_{OUT}^2}{V_{IN(min)}^2}$$

Select a resistor less than or equal to this value, and it should also be no greater than 3  $k\Omega.$ 

B. Calculate the minimum value for  $C_{\mbox{\scriptsize OUT}}$  using the following two equations.

$$C_{OUT} \ge \frac{0.19 \times L \times R_C \times I_{LOAD(max)}}{V_{IN(min)} \times V_{OUT}}$$

and

$$C_{OUT} \geq \frac{V_{IN(min)} \times R_C \times (V_{IN(min)} + (3.74 \times 10^5 \times L))}{487,800 \times V_{OUT}^3}$$

The larger of these two values is the minmum value that ensures stability.

C. Calculate the minimum value of C<sub>C</sub>.

$$C_{C} \geq \frac{58.5 \times V_{OUT}^{2} \times C_{OUT}}{R_{C}^{2} \times V_{IN(min)}}$$

The compensation capacitor is also part of the soft start circuitry. When power to the regulator is turned on, the switch duty cycle is allowed to rise at a rate controlled by this capacitor (with no control on the duty cycle, it would immediately rise to 90%, drawing huge currents from the input power supply). In order to operate properly, the soft start circuit requires  $C_C \geq 0.22~\mu F$ .

The value of the output filter capacitor is normally large enough to require the use of aluminum electrolytic capacitors. Figure 7 lists several different types that are recommended for switching regulators, and the following parameters are used to select the proper capacitor.

Working Voltage (WVDC): Choose a capacitor with a working voltage at least 20% higher than the regulator output voltage.

Ripple Current: This is the maximum RMS value of current that charges the capacitor during each switching cycle. For step-up and flyback regulators, the formula for ripple current is

$$I_{\text{RIPPLE(RMS)}} = \frac{I_{\text{LOAD(max)}} \times D_{\text{(max)}}}{1 - D_{\text{(max)}}}$$

Choose a capacitor that is rated at least 50% higher than this value at 52 kHz.

Equivalent Series Resistance (ESR): This is the primary cause of output ripple voltage, and it also affects the values of R<sub>C</sub> and C<sub>C</sub> needed to stabilize the regulator. As a result, the preceding calculations for C<sub>C</sub> and R<sub>C</sub> are only valid if ESR doesn't exceed the maximum value specified by the following equations.

$$\text{ESR} \leq \frac{0.01 \times 15 \text{V}}{I_{\text{RIPPLE(P-P)}}} \text{ and } \leq \frac{8.7 \times (10) - 3 \times \text{V}_{\text{IN}}}{I_{\text{LOAD(max)}}}$$

where

$$I_{\text{RIPPLE(P-P)}} = \frac{1.15 \times I_{\text{LOAD(max)}}}{1 - D_{\text{(max)}}}$$

Select a capacitor with ESR, at 52 kHz, that is less than or equal to the lower value calculated. Most electrolytic capacitors specify ESR at 120 Hz which is 15% to 30% higher than at 52 kHz. Also, be aware that ESR increases by a factor of 2 when operating at  $-20^{\circ}$ C.

In general, low values of ESR are achieved by using large value capacitors (C  $\geq$  470  $\mu$ F), and capacitors with high WVDC, or by paralleling smaller-value capacitors.

### 3. Output Voltage Selection (R1 and R2)

Resistors R1 and R2 divide the output down so it can be compared with the LM1577/LM2577 internal 1.23V reference. For a given desired output voltage V<sub>OUT</sub>, select R1 and R2 so that

$$\frac{R1}{R2} = \frac{V_{OUT}}{1.23V} - 1$$

### 4. Input Capacitor Selection (CIN)

The switching action in the step-up regulator causes a triangular ripple current to be drawn from the supply source. This in turn causes noise to appear on the supply voltage. For proper operation of the LM1577, the input voltage should be decoupled. Bypassing the Input Voltage pin directly to

Cornell Dublier—Types 239, 250, 251, UFT, 300, or 350

P.O. Box 128, Pickens, SC 29671 (803) 878-6311

Nichicon—Types PF, PX, or PZ

927 East Parkway, Schaumburg, IL 60173 (708) 843-7500

Sprague—Types 672D, 673D, or 674D Box 1, Sprague Road, Lansing, NC 28643 (919) 384-2551

United Chemi-Con—Types LX, SXF, or SXJ 9801 West Higgins Road, Rosemont, IL 60018 (708) 696-2000

FIGURE 7. Aluminum Electrolytic Capacitors
Recommended for Switching Regulators

ground with a good quality, low ESR, 0.1 µF capacitor (leads as short as possible) is normally sufficient.

If the LM1577 is located far from the supply source filter capacitors, an additional large electrolytic capacitor (e.g. 47  $\mu$ F) is often required.

#### 5. Diode Selection (D)

The switching diode used in the boost regulator must withstand a reverse voltage equal to the circuit output voltage, and must conduct the peak output current of the LM2577. A suitable diode must have a minimum reverse breakdown voltage greater than the circuit output voltage, and should be rated for average and peak current greater than ILOAD(max) and ID(PK). Schottky barrier diodes are often favored for use in switching regulators. Their low forward voltage drop allows higher regulator efficiency than if a (less expensive) fast recovery diode was used. See *Figure 8* for recommended part numbers and voltage ratings of 1A and 3A diodes.

| V <sub>OUT</sub> | Schottky                    |                             | Fast Recovery                       |                                   |
|------------------|-----------------------------|-----------------------------|-------------------------------------|-----------------------------------|
| (max)            | 1A                          | 3A                          | 1A .                                | 3A                                |
| 20V              | 1N5817<br>MBR120P           | 1N5820<br>MBR320P           |                                     |                                   |
| 30V              | 1N5818<br>MBR130P<br>11DQ03 | 1N5821<br>MBR330P<br>31DQ03 |                                     |                                   |
| 40V              | 1N5819<br>MBR140P<br>11DQ04 | 1N5822<br>MBR340P<br>31DQ04 |                                     |                                   |
| 50V              | MBR150<br>11DQ05            | MBR350<br>31DQ05            | 1N4933<br>MUR105                    |                                   |
| 100V             |                             |                             | 1N4934<br>HER102<br>MUR110<br>10DL1 | MR851<br>30DL1<br>MR831<br>HER302 |

FIGURE 8. Diode Selection Chart

By adding a few external components (as shown in *Figure 9*), the LM2577 can be used to produce a regulated output voltage that is greater than the applied input voltage. Typi-

cal performance of this regulator is shown in *Figures 10* and *11*. The switching waveforms observed during the operation of this circuit are shown in *Figure 12*.



TL/H/10743-9



FIGURE 10. Line Regulation (Typical) of Step-Up Regulator of Figure 9

Note: Pin numbers shown are for TO-220 (T) package.

FIGURE 9. Step-up Regulator Delivers 12V from a 5V Input



TL/H/10743-11

FIGURE 11. Load Transient Response of Step-Up

Regulator of Figure 9

A: Output Voltage Change, 100 mV/div. (AC-coupled) B: Load current, 0.2 A/div Horizontal: 5 ms/div



TL/H/10743-12

FIGURE 12. Switching Waveforms of Step-Up
Regulator of Figure 9

- A: Switch pin voltage, 10 V/div
- B: Switch pin current, 2 A/div
- C: Inductor current, 2 A/div
- D: Output ripple voltage, 100 mV/div (AC-coupled)

Horizontal: 5 µs/div

### **FLYBACK REGULATOR**

A Flyback regulator can produce single or multiple output voltages that are lower or greater than the input supply voltage. Figure 13 shows the LM1577/LM2577 used as a flyback regulator with positive and negative regulated outputs. Its operation is similar to a step-up regulator, except the output switch controls the primary current of a flyback transformer. Note that the primary and secondary windings are out of phase, so no current flows through secondary when current flows through the primary. This allows the primary to charge up the transformer core when the switch is on. When the switch turns off, the core discharges by sending current through the secondary, and this produces voltage at the outputs. The output voltages are controlled by adjusting the peak primary current, as described in the step-up regulator section.

Voltage and current waveforms for this circuit are shown in Figure 14, and formulas for calculating them are given in Figure 15.

### **FLYBACK REGULATOR DESIGN PROCEDURE**

#### 1. Transformer Selection

A family of standardized flyback transformers are available for creating flyback regulators that produce  $\pm$  dual output voltages, as shown in Figure 13. Figure 16 lists these transformers with the input voltage, output voltages and maximum load current they are designed for.

# 2. Compensation Network ( $C_C$ , $R_C$ ) and Output Capacitor ( $C_{OUT}$ ) Selection

As explained in the Step-Up Regulator Design Procedure,  $C_C$ ,  $R_C$  and  $C_{OUT}$  must be selected as a group. The following procedure is for a dual output flyback regulator with equal turns ratios for each secondary (i.e. both output voltages have the same magnitude). The equations can be used for a single output regulator by changing  $\Sigma I_{LOAD(max)}$  to  $I_{LOAD(max)}$  in the following equations.

A. First, calculate the maximum value for R<sub>C</sub>.

$$\mathsf{R}_{C} \leq \frac{750 \times \Sigma \mathsf{I}_{LOAD(max)} \times (\mathsf{V}_{OUT} + \mathsf{V}_{IN(min)}\mathsf{N})^{2}}{\mathsf{V}_{IN(min)}^{2}}$$

Where  $\Sigma I_{LOAD(max)}$  is the sum of the load current (magnitude) required from both outputs. Select a resistor less than or equal to this value, and no greater than 3 k $\Omega$ .

B. Calculate the minimum value for  $\Sigma C_{OUT}$  (sum of  $C_{OUT}$  at both outputs) using the following two equations.

$$C_{OUT} \ge \frac{0.19 \times R_{C} \times L_{P} \times \Sigma I_{LOAD(max)}}{V_{OUT} \times V_{IN(min)}}$$

and

$$C_{OUT} \ge \frac{V_{IN(min)} \times R_C \times N^2 \times (V_{IN(min)} + (3.74 \times 10^5 \times L_P))}{487,800 \times V_{OUT}^2 \times (V_{OUT} + V_{IN(min)} \times N)}$$

The larger of these two values must be used to ensure regulator stability.



FIGURE 14. Flyback Regulator Waveforms



TL/H/10743-14

Note: Pin numbers shown are for the TO-220 (T) package.

FIGURE 13. LM1577/LM2577 Flyback Regulator with ± Outputs

| Duty Cycle                            | D                    | $\frac{\frac{V_{OUT} + V_F}{N (V_{IN} - V_{SAT}) + V_{OUT} + V_F}}{\frac{V_{OUT}}{N (V_{IN}) + V_{OUT}}} \approx$ |
|---------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------|
| Primary Current<br>Variation          | ΔΙρ                  | $\frac{D (V_{IN} - V_{SAT})}{L_P \times 52,000}$                                                                  |
| Peak Primary<br>Current               | I <sub>P(PK)</sub>   | $\frac{N}{\eta} \times \frac{\Sigma I_{LOAD}}{1 - D} + \frac{\Delta I_{PK}}{2}$                                   |
| Switch Voltage<br>when Off            | V <sub>SW(OFF)</sub> | $V_{IN} + \frac{V_{OUT} + V_F}{N}$                                                                                |
| Diode Reverse<br>Voltage              | V <sub>R</sub>       | V <sub>OUT</sub> + N (V <sub>IN</sub> - V <sub>SAT</sub> )                                                        |
| Average Diode<br>Current              | ID(AVE)              | ILOAD                                                                                                             |
| Peak Diode<br>Current                 | I <sub>D(PK)</sub>   | $\frac{I_{LOAD}}{1-D} + \frac{\Delta I_{IND}}{2}$                                                                 |
| Short Circuit<br>Diode Current        |                      | $\approx \frac{6A}{N}$                                                                                            |
| Power Dissipation<br>of LM1577/LM2577 | P <sub>D</sub>       | $0.25\Omega \left(\frac{N \Sigma I_{LOAD}}{1 - D}\right)^{2} + \frac{N I_{LOAD}D}{50 (1 - D)} V_{IN}$             |

 $N = Transformer Turns Ratio = \frac{number of secondary turns}{...}$ 

### FIGURE 15. Flyback Regulator Formulas

C. Calculate the minimum value of CC

$$C_C \ge \frac{58.5 \times C_{OUT} \times V_{OUT} \times (V_{OUT} + (V_{IN(min)} \times N))}{2.5 \times 10^{-10}}$$

 $R_{C^2} \times V_{IN(min)} \times N$ 

D. Calculate the maximum ESR of the  $+V_{OUT}$  and  $-V_{OUT}$ output capacitors in parallel.

$$\label{eq:esr} \text{ESR} + \|\text{ESR}_- \leq \frac{8.7 \times 10^{-3} \times \text{V}_{\text{IN(min)}} \times \text{V}_{\text{OUT}} \times \text{N}}{\Sigma I_{\text{LOAD(max)}} \times (\text{V}_{\text{OUT}}^+ (\text{V}_{\text{IN(min)}} \times \text{N}))}$$

This formula can also be used to calculate the maximum ESR of a single output regulator.

At this point, refer to this same section in the Step-Up Regulator Design Procedure for more information regarding the selection of Cour.

 $<sup>\</sup>eta = \text{Transformer Efficiency (typically 0.95)}$   $\Sigma |_{\text{LOAD}} = |+|_{\text{LOAD}}|+|-|_{\text{LOAD}}|$ 

### 3. Output Voltage Selection

Resistors R1 and R2 divide the output down so that it can be compared to the LM1577/LM2577 internal reference. For a desired output voltage, select R1 and R2 so that

$$\frac{R1}{R2} = \frac{V_{OUT}}{1.23V} - 1$$

### 4. Diode Selection

The switching diode in a flyback converter must withstand the reverse voltage specified by the following equation.

$$V_{R} = V_{OUT} + \frac{V_{IN}}{N}$$

A suitable diode must have a reverse voltage rating greater than this. In addition it must be rated for more than the average and peak diode currents listed in *Figure 15*.

### 5. Input Capacitor Selection

The primary of a flyback transformer draws discontinuous pulses of current from the input supply. As a result, a fly-

|     | Fransformer<br>Type            | Input<br>Voltage | Dual<br>Output<br>Voltage | Maximum<br>Output<br>Current |
|-----|--------------------------------|------------------|---------------------------|------------------------------|
|     | L <sub>P</sub> = 100 μH        | 5V               | ±10V                      | 325 mA                       |
| 1   | N = 1                          | . 5V             | ±12V                      | 275 mA                       |
|     | N = 1                          | 5V               | ±15V                      | 225 mA                       |
|     |                                | 10V              | ±10V                      | 700 mA                       |
|     |                                | 10V              | ±12V                      | 575 mA                       |
| 2   | 1 200                          | 10V              | ±15V                      | 500 mA                       |
| -   | $L_{P} = 200 \mu H$<br>N = 0.5 | 12V              | ±10V                      | 800 mA                       |
| l   | N - 0.5                        | 12V              | ±12V                      | 700 mA                       |
| l   |                                | 12V              | ± 15V                     | 575 mA                       |
| 3   | 1 - 050 - 11                   | 15V              | ±10V                      | 900 mA                       |
| l ³ | $L_P = 250 \mu H$<br>N = 0.5   | 15V              | ±12V                      | 825 mA                       |
|     | 6.0 – 71                       | 15V              | ± 15V                     | 700 mA                       |

| Transformer | Manufac  | cturers' Part Numbers |         |  |  |  |  |
|-------------|----------|-----------------------|---------|--|--|--|--|
| Туре        | AIE      | Pulse                 | Renco   |  |  |  |  |
| 1           | 326-0637 | PE-65300              | RL-2580 |  |  |  |  |
| 2           | 330-0202 | PE-65301              | RL-2581 |  |  |  |  |
| 3           | 330-0203 | PE-65302              | RL-2582 |  |  |  |  |

FIGURE 16. Flyback Transformer Selection Guide

back regulator generates more noise at the input supply than a step-up regulator, and this requires a larger bypass capacitor to decouple the LM1577/LM2577  $V_{\text{IN}}$  pin from this noise. For most applications, a low ESR, 1.0  $\mu\text{F}$  cap will be sufficient, if it is connected very close to the  $V_{\text{IN}}$  and Ground pins.

In addition to this bypass cap, a larger capacitor ( $\geq$  47  $\mu$ F) should be used where the flyback transformer connects to the input supply. This will attenuate noise which may interfere with other circuits connected to the same input supply voltage.

### 6. Snubber Circuit

A "snubber" circuit is required when operating from input voltages greater than 10V, or when using a transformer with  $L_P \geq 200~\mu H$ . This circuit clamps a voltage spike from the transformer primary that occurs immediately after the output switch turns off. Without it, the switch voltage may exceed the 65V maximum rating. As shown in *Figure 17*, the snuber consists of a fast recovery diode, and a parallel RC. The RC values are selected for switch clamp voltage (V<sub>CLAMP</sub>) that is 5V to 10V greater than V<sub>SW(OFF)</sub>. Use the following equations to calculate R and C;

$$\begin{split} C &\geq \frac{0.02 \times L_P \times I_{P(PK)}^2}{\left(V_{CLAMP}\right)^2 - (VSW_{(OFF)})^2} \\ R &\leq \left(\frac{V_{CLAMP} + V_{SW(OFF)} - V_{IN}}{2}\right)^2 \times \left(\frac{19.2 \times 10^{-4}}{L_P \times I_{P(PK)}^2}\right) \end{split}$$

Power dissipation (and power rating) of the resistor is;

$$P = \left(\frac{V_{CLAMP} + V_{SW(OFF)} - V_{IN}}{2}\right)^2 / R$$

The fast recovery diode must have a reverse voltage rating greater than  $\ensuremath{V_{\text{CLAMP}}}$ .



TL/H/10743-15

FIGURE 17. Snubber Circuit

# **Application Hints** (Continued)

The circuit of Figure 18 produces  $\pm$ 15V (at 225 mA each) from a single 5V input. The output regulation of this circuit is shown in Figures 19 and 20, while the load transient re-

sponse is shown in *Figures 21* and *22*. Switching waveforms seen in this circuit are shown in *Figure 15*.



FIGURE 18. Flyback Regulator Easily Provides Additional Outputs



FIGURE 19. Line Regulation (Typical) of Flyback Regulator of *Figure 13*, + 15V Output



TL/H/10743-18
FIGURE 20. Line Regulation (Typical) of Flyback
Regulator of Figure 13, - 15V Output

1

# **Application Hints** (Continued)



FIGURE 21. Load Transient Response of Flyback Regulator of *Figure 13*, + 15V Output

A: Output Voltage Change, 100 mV/div B: Output Current, 100 mA/div Horizontal: 10 ms/div



FIGURE 22. Load Transient Response of Flyback Regulator of Figure 13, -15V Output

A: Output Voltage Change, 100 mV/div B: Output Current, 100 mA/div Horizontal: 10 ms/div



TL/H/10743-21

FIGURE 23. Switching Waveforms of Flyback Regulator of Figure 13, Each Output Loaded with  $60\Omega$ 

- A: Switch pin voltage, 20 V/div
- B: Primary current, 2 A/div
- C: +15V Secondary current, 1 A/div
- D: +15V Output ripple voltage, 100 mV/div Horizontal: 5 μs/div



# LM1578A/LM2578A/LM3578A Switching Regulator

# **General Description**

The LM1578A is a switching regulator which can easily be set up for such DC-to-DC voltage conversion circuits as the buck, boost, and inverting configurations. The LM1578A features a unique comparator input stage which not only has separate pins for both the inverting and non-inverting inputs, but also provides an internal 1.0V reference to each input, thereby simplifying circuit design and p.c. board layout. The output can switch up to 750 mA and has output pins for its collector and emitter to promote design flexibility. An external current limit terminal may be referenced to either the ground or the V<sub>in</sub> terminal, depending upon the application. In addition, the LM1578A has an on board oscillator, which sets the switching frequency with a single external capacitor from <1 Hz to 100 kHz (typical).

The LM1578A is an improved version of the LM1578, offering higher maximum ratings for the total supply voltage and output transistor emitter and collector voltages.

# **Features**

- Inverting and non-inverting feedback inputs
- 1.0V reference at inputs
- Operates from supply voltages of 2V to 40V
- Output current up to 750 mA, saturation less than 0.9V
- Current limit and thermal shut down
- Duty cycle up to 90%

# **Applications**

- Switching regulators in buck, boost, inverting, and single-ended transformer configurations
- Motor speed control
- Lamp flasher

# **Functional Diagram**



TL/H/8711-1

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 Total Supply Voltage
 50V

 Collector Output to Ground
 -0.3V to +50V

 Emitter Output to Ground (Note 2)
 -1V to +50V

 Power Dissipation (Note 3)
 Internally limited

 Output Current
 750 mA

 Storage Temperature
 -65°C to +150°C

Lead Temperature
(soldering, 10 seconds)
260°C

Maximum Junction Temperature 150°C ESD Tolerance (Note 4) 2 kV

# **Operating Ratings**

Ambient Temperature Range LM1578A  $-55^{\circ}\text{C} \le T_{\text{A}} \le +125^{\circ}\text{C}$  LM2578A  $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ 

LM3578A

 $0^{\circ}C \le T_A \le +70^{\circ}C$ 

# **Electrical Characteristics**

These specifications apply for  $2V \le V_{IN} \le 40V$  (2.2 $V \le V_{IN} \le 40V$  for  $T_J \le -25^{\circ}C$ ), timing capacitor  $C_T = 3900$  pF, and 25%  $\le$  duty cycle  $\le 75^{\circ}$ , unless otherwise specified. Values in standard typeface are for  $T_J = 25^{\circ}C$ ; values in **boldface type** apply for operation over the specified operating junction temperature range.

| Symbol                       | Parameter                                         | Conditions                                                            | Typical<br>(Note 5) | LM1578A<br>Limit<br>(Note 6)               | LM2578A/<br>LM3578A<br>Limit<br>(Note 7)   | Units                         |
|------------------------------|---------------------------------------------------|-----------------------------------------------------------------------|---------------------|--------------------------------------------|--------------------------------------------|-------------------------------|
| OSCILLATO                    | R                                                 |                                                                       |                     |                                            |                                            |                               |
| fosc                         | Frequency                                         |                                                                       | 20                  | 22.4<br>17.6                               | 24<br>16                                   | kHz<br>kHz (max)<br>kHz (min) |
| Δf <sub>OSC</sub> /ΔT        | Frequency Drift with<br>Temperature               |                                                                       | -0.13               |                                            |                                            | %/°C                          |
|                              | Amplitude                                         |                                                                       | 550                 |                                            |                                            | mV <sub>p-p</sub>             |
| REFERENCE                    | COMPARATOR (Note                                  | e 8)                                                                  | ,                   |                                            |                                            |                               |
| V <sub>R</sub>               | Input Reference<br>Voltage                        | $I_1 = I_2 = 0$ mA and $I_1 = I_2 = 1$ mA ±1% (Note 9)                | 1.0                 | 1.035/ <b>1.050</b><br>0.965/ <b>0.950</b> | 1.050/ <b>1.070</b><br>0.950/ <b>0.930</b> | V<br>V (max)<br>V (min)       |
| $\Delta V_{R}/\Delta V_{IN}$ | Input Reference Voltage Line Regulation           | $I_1 = I_2 = 0$ mA and $I_1 = I_2 = 1$ mA ±1% (Note 9)                | 0.003               | 0.01/ <b>0.02</b>                          | 0.01/ <b>0.02</b>                          | %/V<br>%/V (max)              |
| I <sub>INV</sub>             | Inverting Input<br>Current                        | $I_1 = I_2 = 0$ mA, duty cycle = 25%                                  | 0.5                 |                                            |                                            | μΑ                            |
|                              | Level Shift Accuracy                              | Level Shift Current = 1 mA                                            | 1.0                 | 5/ <b>8</b>                                | 10/ <b>13</b>                              | %<br>% (max)                  |
| ΔV <sub>R</sub> /Δt          | Input Reference<br>Voltage Long Term<br>Stability |                                                                       | 100                 |                                            |                                            | ppm/1000h                     |
| OUTPUT                       |                                                   |                                                                       |                     |                                            |                                            |                               |
| V <sub>C</sub> (sat)         | Collector Saturation<br>Voltage                   | I <sub>C</sub> = 750 mA pulsed, Emitter grounded                      | 0.7                 | 0.85/1.2                                   | 0.90/1.0                                   | V<br>V (max)                  |
| V <sub>E</sub> (sat)         | Emitter Saturation<br>Voltage                     | $I_O = 80$ mA pulsed,<br>$V_{IN} = V_C = 40V$                         | 1.4                 | 1.6/ <b>2.1</b>                            | 1.7/ <b>2.0</b>                            | V<br>V (max)                  |
| ICES                         | Collector Leakage<br>Current                      | V <sub>IN</sub> = V <sub>CE</sub> = 40V, Emitter grounded, Output OFF | 0.1                 | 50/ <b>100</b>                             | 200/ <b>250</b>                            | μΑ<br>μΑ (max)                |
| BV <sub>CEO(SUS)</sub>       | Collector-Emitter<br>Sustaining Voltage           | I <sub>SUST</sub> = 0.2A (pulsed), V <sub>IN</sub> = 0                | 60                  | 50                                         | 50                                         | V<br>V (min)                  |

| Electri              | cal Characteris                    | Stics (Continued)                                  |            |                              |                                          |                            |
|----------------------|------------------------------------|----------------------------------------------------|------------|------------------------------|------------------------------------------|----------------------------|
| Symbol Parameter     |                                    | Conditions Typical (Note 5)                        |            | LM1578A<br>Limit<br>(Note 6) | LM2578A/<br>LM3578A<br>Limit<br>(Note 7) | Units                      |
| CURRENT              | LIMIT                              |                                                    |            |                              |                                          |                            |
| V <sub>CL</sub>      | Sense Voltage<br>Shutdown Level    | Referred to V <sub>IN</sub> or Ground<br>(Note 10) | 110        | 95<br>140                    | 80<br>160                                | mV<br>mV (min)<br>mV (max) |
| ΔV <sub>CL</sub> /ΔT | Sense Voltage<br>Temperature Drift |                                                    | 0.3        |                              |                                          | %/°C                       |
| ICL                  | Sense Bias Current                 | Referred to V <sub>IN</sub><br>Referred to ground  | 4.0<br>0.4 |                              |                                          | μΑ<br>μΑ                   |
| DEVICE PO            | WER CONSUMPTION                    |                                                    | •          |                              |                                          |                            |
| Is                   | Supply Current                     | Output OFF, V <sub>E</sub> = 0V                    | 2.0        | 3.0/ <b>3.3</b>              | 3.5/ <b>4.0</b>                          | mA<br>mA (max)             |
|                      |                                    | Output ON, $I_C = 750$ mA pulsed, $V_E = 0V$       | 14         | ,                            |                                          | mA                         |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions.

Note 2: For T<sub>J</sub> ≥ 100°C, the Emitter pin voltage should not be driven more than 0.6V below ground (see Application Information).

Note 3: At elevated temperatures, devices must be derated based on package thermal resistance. The device in the TO-99 package must be derated at 150°C/W, junction to ambient, or 45°C/W, junction to case. The device in the 8-pin DIP must be derated at 95°C/W, junction to ambient. The device in the surface-mount package must be derated at 150°C/W, junction-to-ambient.

Note 4: Human body model, 1.5 k $\Omega$  in series with 100 pF.

Note 5: Typical values are for T<sub>.1</sub> = 25°C and represent the most likely parametric norm.

Note 6: All limits guaranteed and 100% production tested at room temperature (standard type face) and at temperature extremes (bold type face). All limits are used to calculate Average Outgoing Quality Level (AOQL).

Note 7: All limits guaranteed at room temperature (standard type face) and at temperature extremes (bold type face). Room temperature limits are 100% production tested. Limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate AOQL.

Note 8: Input terminals are protected from accidental shorts to ground but if external voltages higher than the reference voltage are applied, excessive current will flow and should be limited to less than 5 mA.

Note 9: I<sub>1</sub> and I<sub>2</sub> are the external sink currents at the inputs (refer to Test Circuit).

Note 10: Connection of a 10 k $\Omega$  resistor from pin 1 to pin 4 will drive the duty cycle to its maximum, typically 90%. Applying the minimum Current Limit Sense Voltage to pin 7 will not reduce the duty cycle to less than 50%. Applying the maximum Current Limit Sense Voltage to pin 7 is certain to reduce the duty cycle below 50%. Increasing this voltage by 15 mV may be required to reduce the duty cycle to 0%, when the Collector output swing is 40V or greater (see Ground-Referred Current Limit Sense Voltage typical curve).

# **Connection Diagram and Ordering Information**



TL/H/8711-28

Top View Order Number LM1578AH, LM2578AH, or LM3578AH See NS Package Number H08C



TL/H/8711-29

Order Number LM3578AM, LM2578AN or LM3578AN See NS Package Number M08A or N08E

# **Typical Performance Characteristics**













0.2

COLLECTOR YOLTAGE (Y)



**Ground Referred** 







EMITTER-COLLECTOR VOLTAGE (V)















TL/H/8711-2

TEMPERATURE (°C)

# **Test Circuit\***

Parameter tests can be made using the test circuit shown. Select the desired  $V_{in}$ , collector voltage and duty cycle with adjustable power supplies. A digital volt meter with an input resistance greater than 100  $M\Omega$  should be used to measure the following:

Input Reference Voltage to Ground; S1 in either position.

Level Shift Accuracy (%) =  $(T_{P3}(V)/1V) \times 100\%$ ; S1 at  $I_1 = I_2 = 1$  mA

Input Current (mA) =  $(1V - T_{p3} (V))/1 M\Omega$ : S1 at  $I_1 = I_2 = 0$  mA.

Oscillator parameters can be measured at T<sub>p4</sub> using a frequency counter or an oscilloscope.

The Current Limit Sense Voltage is measured by connecting an adjustable 0-to-1V floating power supply in series with the current limit terminal and referring it to either the ground or the V<sub>in</sub> terminal. Set the duty cycle to 90% and monitor test point T<sub>P5</sub> while adjusting the floating power supply voltage until the LM1578A's duty cycle just reaches 0%. This voltage is the Current Limit Sense Voltage.

The Supply Current should be measured with the duty cycle at 0% and S1 in the  $I_1 = I_2 = 0$  mA position.

\*LM1578A specifications are measured using automated test equipment. This circuit is provided for the customer's convenience when checking parameters. Due to possible variations in testing conditions, the measured values from these testing procedures may not match those of the factory.



# **Definition of Terms**

**Input Reference Voltage:** The reference voltage referred to ground, applied to either the inverting or non-inverting inputs, which will cause the output to switch ON or OFF.

**Input Reference Current:** The current applied to either the inverting or the non-inverting input which will cause the output to switch ON or OFF.

Input Level Shift Accuracy: If there are two equal resistors sinking current from the inverting and non-inverting input terminals, the Input Level Shift Accuracy is the ratio of the voltage across the resistors to produce a given duty cycle at the output.

Collector Saturation Voltage: With the inverting input terminal grounded thru a 10 k $\Omega$  resistor and the output transistor's emitter connected to ground, the Collector Saturation Voltage is the collector-to-emitter voltage for a given collector current.

Emitter Saturation Voltage: With the inverting input terminal grounded thru a 10  $k\Omega$  resistor and the output transis-

tor's collector connected to V<sub>in</sub>, the Emitter Saturation Voltage is the collector-to-emitter voltage for a given emitter current.

TL/H/8711-3

Collector Emitter Sustaining Voltage: The collector-emitter breakdown voltage of the output transistor, measured at a specified current.

Current Limit Sense Voltage: The voltage at the Current Limit pin, referred to either the supply or the ground terminal, which (via logic circuitry) will cause the output transistor to turn OFF and resets cycle-by-cycle at the oscillator frequency.

Current Limit Sense Current: The bias current for the Current Limit terminal with the applied voltage equal to the Current Limit Sense Voltage.

**Supply Current:** The IC power supply current, excluding the current drawn through the output transistor, with the oscillator operating.

# **Functional Description**

The LM1578A is a pulse-width modulator designed for use as a switching regulator controller. It may also be used in other applications which require controlled pulse-width voltage drive.

A control signal, usually representing output voltage, fed into the LM1578A's comparator is compared with an internally-generated reference. The resulting error signal and the oscillator's output are fed to a logic network which determines when the output transistor will be turned ON or OFF. The following is a brief description of the subsections of the LM1578A.

### **COMPARATOR INPUT STAGE**

The LM1578A's comparator input stage is unique in that both the inverting and non-inverting inputs are available to the user, and both contain a 1.0V reference. This is accomplished as follows: A 1.0V reference is fed into a modified voltage follower circuit (see FUNCTIONAL DIAGRAM). When both input pins are open, no current flows through R1 and R2. Thus, both inputs to the comparator will have the potential of the 1.0V reference,  $V_A$ . When one input, for example the non-inverting input, is pulled  $\Delta V$  away from  $V_A$ , a current of  $\Delta V/R1$  will flow through R1. This same current flows through R2, and the comparator sees a total voltage of  $2\Delta V$  between its inputs. The high gain of the system, through feedback, will correct for this imbalance and return both inputs to the 1.0V level.

This unusual comparator input stage increases circuit flexibility, while minimizing the total number of external components required for a voltage regulator system. The inverting switching regulator configuration, for example, can be set up without having to use an external op amp for feedback polarity reversal (see TYPICAL APPLICATIONS).

### **OSCILLATOR**

The LM1578A provides an on-board oscillator which can be adjusted up to 100 kHz. Its frequency is set by a single external capacitor, C<sub>1</sub>, as shown in *Figure 1*, and follows the equation

$$f_{OSC} = 8 \times 10^{-5}/C_1$$

The oscillator provides a blanking pulse to limit maximum duty cycle to 90%, and a reset pulse to the internal circuitry.



FIGURE 1. Value of Timing Capacitor vs
Oscillator Frequency

### **OUTPUT TRANSISTOR**

The output transistor is capable of delivering up to 750 mA with a saturation voltage of less than 0.9V. (see *Collector Saturation Voltage* and *Emitter Saturation Voltage* curves).

The emitter must not be pulled more than 1V below ground (this limit is 0.6V for  $T_{\rm J} \geq 100^{\circ}{\rm C}$ ). Because of this limit, an external transistor must be used to develop negative output voltages (see the Inverting Regulator Typical Application). Other configurations may need protection against violation of this limit (see the Emitter Output section of the Applications Information).

### **CURRENT LIMIT**

The LM1578A's current limit may be referenced to either the ground or the V<sub>in</sub> pins, and operates on a cycle-by-cycle basis.

The current limit section consists of two comparators: one with its non-inverting input referenced to a voltage 110 mV below  $V_{in}$ , the other with its inverting input referenced 110 mV above ground (see FUNCTIONAL DIAGRAM). The current limit is activated whenever the current limit terminal is pulled 110 mV away from either  $V_{in}$  or ground.

# **Applications Information**

### **CURRENT LIMIT**

As mentioned in the functional description, the current limit terminal may be referenced to either the V<sub>in</sub> or the ground terminal. Resistor R3 converts the current to be sensed into a voltage for current limit detection.



TL/H/8711-15

FIGURE 2. Current Limit, Ground Referred



TL/H/8711-16

FIGURE 3. Current Limit, Vin Referred

# **Applications Information (Continued)**

### **CURRENT LIMIT TRANSIENT SUPPRESSION**

When noise spikes and switching transients interfere with proper current limit operation, R1 and C1 act together as a low pass filter to control the current limit circuitry's response time.

Because the sense current of the current limit terminal varies according to where it is referenced, R1 should be less than 2  $k\Omega$  when referenced to ground, and less than 100 $\Omega$  when referenced to  $V_{in}$ .



FIGURE 4. Current Limit Transient Suppressor,
Ground Referred



TL/H/8711~18

FIGURE 5. Current Limit Transient Suppressor, V<sub>In</sub> Referred

### **C.L. SENSE VOLTAGE MULTIPLICATION**

When a larger sense resistor value is desired, the voltage divider network, consisting of R1 and R2, may be used. This effectively multiplies the sense voltage by (1 + R1/R2). Also, R1 can be replaced by a diode to increase current limit sense voltage to about 800 mV (diode  $V_f + 110$  mV).



FIGURE 6. Current Limit Sense Voltage Multiplication, Ground Referred



TL/H/8711-20

FIGURE 7. Current Limit Sense Voltage Multiplication, V<sub>in</sub> Referred

### **UNDER-VOLTAGE LOCKOUT**

Under-voltage lockout is accomplished with few external components. When  $V_{in}$  becomes lower than the zener breakdown voltage, the output transistor is turned off. This occurs because diode D1 will then become forward biased, allowing resistor R3 to sink a greater current from the non-inverting input than is sunk by the parallel combination of R1 and R2 at the inverting terminal. R3 should be one-fifth of the value of R1 and R2 in parallel.



TL/H/8711-22

FIGURE 8. Under-Voltage Lockout

### MAXIMUM DUTY CYCLE LIMITING

The maximum duty cycle can be externally limited by adjusting the charge to discharge ratio of the oscillator capacitor with a single external resistor. Typical values are 50  $\mu A$  for the charge current, 450  $\mu A$  for the discharge current, and a voltage swing from 200 mV to 750 mV. Therefore, R1 is selected for the desired charging and discharging slopes and C1 is readjusted to set the oscillator frequency.

# **Applications Information (Continued)**



TL/H/8711-21

FIGURE 9. Maximum Duty Cycle Limiting

### **DUTY CYCLE ADJUSTMENT**

When manual or mechanical selection of the output transistor's duty cycle is needed, the cirucit shown below may be used. The output will turn on with the beginning of each oscillator cycle and turn off when the current sunk by R2 and R3 from the non-inverting terminal becomes greater than the current sunk from the inverting terminal.

With the resistor values as shown, R3 can be used to adjust the duty cycle from 0% to 90%.

When the sum of R2 and R3 is twice the value of R1, the duty cycle will be about 50%. C1 may be a large electrolytic capacitor to lower the oscillator frequency below 1 Hz.



FIGURE 10. Duty Cycle Adjustment

### **REMOTE SHUTDOWN**

The LM1578A may be remotely shutdown by sinking a greater current from the non-inverting input than from the inverting input. This may be accomplished by selecting resistor R3 to be approximately one-half the value of R1 and R2 in parallel.



TL/H/8711-24

FIGURE 11. Shutdown Occurs when V<sub>L</sub> is High

### **EMITTER OUTPUT**

When the LM1578A output transistor is in the OFF state, if the Emitter output swings below the ground pin voltage, the output transistor will turn ON because its base is clamped near ground. The Collector Current with Emitter Output Below Ground curve shows the amount of Collector current drawn in this mode, vs temperature and Emitter voltage. When the Collector-Emitter voltage is high, this current will cause high power dissipation in the output transistor and should be avoided.

This situation can occur in the high-current high-voltage buck application if the Emitter output is used and the catch diode's forward voltage drop is greater than 0.6V. A fast-recovery diode can be added in series with the Emitter output to counter the forward voltage drop of the catch diode (see Figure 2). For better efficiency of a high output current buck regulator, an external PNP transistor should be used as shown in Figure 16.



FIGURE 12. D1 Prevents Output Transistor from Improperly Turning ON due to D2's Forward Voltage

# **Applications Information (Continued)**

### SYNCHRONIZING DEVICES

When several devices are to be operated at once, their oscillators may be synchronized by the application of an external signal. This drive signal should be a pulse waveform with a minimum pulse width of 2  $\mu$ s. and an amplitude from 1.5V to 2.0V. The signal source must be capable of 1.) driving capacitive loads and 2.) delivering up to 500  $\mu$ A for each LM1578A.

Capacitors C1 thru CN are to be selected for a 20% slower frequency than the synchronization frequency.



TL/H/8711-25
FIGURE 13. Synchronizing Devices

# **Typical Applications**

The LM1578A may be operated in either the continuous or the discontinuous conduction mode. The following applications (except for the Buck-Boost Regulator) are designed for continuous conduction operation. That is, the inductor current is not allowed to fall to zero. This mode of operation has higher efficiency and lower EMI characteristics than the discontinuous mode.

### **BUCK REGULATOR**

The buck configuration is used to step an input voltage down to a lower level. Transistor Q1 in *Figure 14* chops the input DC voltage into a squarewave. This squarewave is then converted back into a DC voltage of lower magnitude by the low pass filter consisting of L1 and C1. The duty cycle, D, of the squarewave relates the output voltage to the input voltage by the following equation:

$$V_{out} = D \times V_{in} = V_{in} \times (t_{on})/(t_{on} + t_{off}).$$



FIGURE 14. Basic Buck Regulator

Figure 15 is a 15V to 5V buck regulator with an output current,  $I_0$ , of 350 mA. The circuit becomes discontinuous at 20% of  $I_{0(\text{max})}$ , has 10 mV of output voltage ripple, an efficiency of 75%, a load regulation of 30 mV (70 mA to 350 mA) and a line regulation of 10 mV (12  $\leq$  V<sub>in</sub>  $\leq$  18V).

Component values are selected as follows:

$$R1 = (V_0 - 1) \times R2$$
 where  $R2 = 10 \text{ k}\Omega$ 

 $R3 = V/I_{sw(max)}$ 

 $R3 = 0.15\Omega$ 

where:

V is the current limit sense voltage, 0.11V

I<sub>sw(max)</sub> is the maximum allowable current thru the output transistor.

L1 is the inductor and may be found from the inductance calculation chart (Figure 16) as follows:

Given 
$$V_{in} = 15V$$
  $V_{o} = 5V$ 

 $I_{o(max)} = 350 \text{ mA } f_{OSC} = 50 \text{ kHz}$ 

Discontinuous at 20% of Io(max).

Note that since the circuit will become discontinuous at 20% of  $I_{o(max)}$ , the load current must not be allowed to fall below 70 mA.

**Step 1:** Calculate the maximum DC current through the inductor,  $I_{L(max)}$ . The necessary equations are indicated at the top of the chart and show that  $I_{L(max)} = I_{o(max)}$  for the buck configuration. Thus,  $I_{L(max)} = 350$  mA.

**Step 2:** Calculate the inductor Volts-sec product, E-T<sub>op</sub>, according to the equations given from the chart. For the Buck:

$$E-T_{op} = (V_{in} - V_o) (V_o/V_{in}) (1000/f_{osc})$$

=(15-5)(5/15)(1000/50)

 $= 66V-\mu s.$ 

with the oscillator frequency,  $f_{\text{osc}}$ , expressed in kHz.



TL/H/8711-6

FIGURE 15. Buck or Step-Down Regulator

**Step 3:** Using the graph with axis labeled "Discontinuous At %  $I_{OUT}$ " and " $I_{L(max, DC)}$ " find the point where the desired maximum inductor current,  $I_{L(max, DC)}$  intercepts the desired discontinuity percentage.

In this example, the point of interest is where the 0.35A line intersects with the 20% line. This is nearly the midpoint of the horizontal axis.

Step 4: This last step is merely the translation of the point found in Step 3 to the graph directly below it. This is accomplished by moving straight down the page to the point which intercepts the desired E-Top. For this example, E-Top is 66V- $\mu s$  and the desired inductor value is 470  $\mu H$ . Since this example was for 20% discontinuity, the bottom chart could have been used directly, as noted in step 3 of the chart instructions.

# Ľ

# Typical Applications (Continued)

For a full line of standard inductor values, contact Pulse Engineering (San Diego, Calif.) regarding their PE526XX series, or A. I. E. Magnetics (Nashville, Tenn.).

A more precise inductance value may be calculated for the Buck, Boost and Inverting Regulators as follows:

### BUCK

$$L = V_0 (V_{in} - V_0)/(\Delta I_L V_{in} f_{osc})$$

### BOOST

$$L = V_{in}^2 (V_0 - V_{in})/(\Delta I_L f_{OSC} V_0^2)$$

### INVERT

$$L = V_{in}^2 |V_o|/[\Delta I_L(V_{in} + |V_o|)^2 f_{osc}]$$

where  $\Delta I_L$  is the current ripple through the inductor.  $\Delta I_L$  is usually chosen based on the minimum load current expected of the circuit. For the buck regulator, since the inductor current  $I_L$  equals the load current  $I_O$ ,

$$\Delta I_L = 2 \bullet I_{O(min)}$$

 $\Delta I_L = 140$  mA for this circuit.  $\Delta I_L$  can also be interpreted as  $\Delta I_L = 2 \bullet (Discontinuity Factor) \bullet I_1$ 

where the Discontinuity Factor is the ratio of the minimum load current to the maximum load current. For this example, the Discontinuity Factor is 0.2.

The remainder of the components of *Figure 15* are chosen as follows:

C1 is the timing capacitor found in Figure 1.

$$C2 \ge V_0 (V_{in} - V_0)/(8f_{osc} 2V_{in}V_{ripple}L1)$$

where V<sub>ripple</sub> is the peak-to-peak output voltage ripple.

C3 is necessary for continuous operation and is generally in the 10 pF to 30 pF range.

D1 should be a Schottky type diode, such as the 1N5818 or 1N5819.

### **BUCK WITH BOOSTED OUTPUT CURRENT**

For applications requiring a large output current, an external transistor may be used as shown in *Figure 17*. This circuit steps a 15V supply down to 5V with 1.5A of output current. The output ripple is 50 mV, with an efficiency of 80%, a load regulation of 40 mV (150 mA to 1.5A), and a line regulation of 20 mV (12V  $\leq$  Vin  $\leq$  18V).

Component values are selected as outlined for the buck regulator with a discontinuity factor of 10%, with the addition of R4 and R5:

$$R4 = 10V_{BE1}B_f/I_p$$

R5 = 
$$(V_{in} - V - V_{BE1} - V_{sat}) B_f/(I_{L(max, DC)} + I_{R4})$$
 where:

V<sub>BE1</sub> is the V<sub>BE</sub> of transistor Q1.

 $V_{\text{sat}}$  is the saturation voltage of the LM1578A output transistor.

V is the current limit sense voltage.

 $B_{\mbox{\scriptsize f}}$  is the forced current gain of transistor Q1 (B  $_{\mbox{\scriptsize f}}=30$  for Figure 17).

$$I_{R4} = V_{BE1}/R4$$

$$I_p = I_{L(max, DC)} + 0.5\Delta I_L$$



Q1 = D45

TL/H/8711-8

 $R3 = 0.05\Omega$ 

FIGURE 17. Buck Converter with Boosted Output Current

### **BOOST REGULATOR**

The boost regulator converts a low input voltage into a higher output voltage. The basic configuration is shown in *Figure 18*. Energy is stored in the inductor while the transistor is on and then transferred with the input voltage to the output capacitor for filtering when the transistor is off. Thus,

TL/H/8711-9
FIGURE 18. Basic Boost Regulator

The circuit of *Figure 19* converts a 5V supply into a 15V supply with 150 mA of output current, a load regulation of 14 mV (30 mA to 150 mA), and a line regulation of 35 mV ( $4.5V \le V_{in} \le 8.5V$ ).



FIGURE 19. Boost or Step-Up Regulator

 $R1 = (V_0 - 1) R2$  where  $R2 = 10 k\Omega$ .

R3 = 
$$V/(I_{L(max, DC)} + 0.5 \Delta I_{L})$$

where:

$$\Delta I_L = 2(I_{LOAD(min)})(V_o/V_{in})$$

R4, C3 and C4 are necessary for continuous operation and are typically 220 k $\Omega$ , 20 pF, and 0.0022  $\mu$ F respectively.

C1 is the timing capacitor found in Figure 1.

 $C2 \ge I_0 (V_0 - V_{in})/(f_{osc} V_0 V_{ripple}).$ 

D1 is a Schottky type diode such as a IN5818 or IN5819.

L1 is found as described in the buck converter section.

### **INVERTING REGULATOR**

Figure 20 shows the basic configuration for an inverting regulator. The input voltage is of a positive polarity, but the output is negative. The output may be less than, equal to, or greater in magnitude than the input. The relationship between the magnitude of the input voltage and the output voltage is  $V_o = V_{in} \times (t_{on}/t_{off})$ .



TL/H/8711-10

### FIGURE 20. Basic Inverting Regulator

Figure 21 shows an LM1578A configured as a 5V to  $-15\mathrm{V}$  polarity inverter with an output current of 300 mA, a load regulation of 44 mV (60 mA to 300 mA) and a line regulation of 50 mV (4.5V  $\leq$  Vin  $\leq$  8.5V).

$$\begin{split} \text{R1} &= (|V_0| + 1)\,\text{R2}\,\text{where}\,\text{R2} = 10\,\text{k}\Omega.\\ \text{R3} &= V/(I_{L(\text{max},\,\text{DC})} + 0.5\,\Delta I_{L}).\\ \text{R4} &= 10V_{\text{BE1}}B_f/(I_{L(\text{max},\,\text{DC})} + 0.5\,\Delta I_{L}). \end{split}$$

where:

V, V<sub>BE1</sub>, V<sub>sat</sub>, and B<sub>f</sub> are defined in the "Buck Converter with Boosted Output Current" section.

$$\Delta I_{L} = 2(I_{LOAD(min)})(V_{in} + |V_{o}|)/V_{IN}$$

R5 is defined in the "Buck with Boosted Output Current" section.

R6 serves the same purpose as R4 in the Boost Regulator circuit and is typically 220  $k\Omega.$ 

C1, C3 and C4 are defined in the "Boost Regulator" section.

$$C2 \ge I_0 |V_0|/[f_{osc}(|V_0| + V_{in}) V_{ripple}]$$

L1 is found as outlined in the section on buck converters, using the inductance chart for the invert configuration and 20% discontinuity.



FIGURE 21. Inverting Regulator

$$\begin{array}{l} V_{in} = 5V \\ V_{0} = -15V \\ V_{tipple} = 5 \text{ mV} \\ I_{0} = 300 \text{ mA, } I_{min} = 60 \text{ mA} \\ f_{osc} = 50 \text{ kHz} \\ \text{R1} = 160 \text{ k}\Omega \text{ R2} = 10 \text{ k}\Omega \\ \text{R3} = 0.01 \ \Omega \text{ R4} = 190\Omega \\ \text{R5} = 82\Omega \text{ R6} = 220 \text{ k}\Omega \\ \text{C1} = 1820 \text{ pF} \\ \text{C2} = 1000 \ \mu\text{F} \\ \text{C3} = 20 \text{ pF} \\ \text{C4} = 0.0022 \ \mu\text{F} \\ \text{L1} = 150 \ \mu\text{H} \\ \text{D1} = 1N5818 \\ \end{array}$$

TL/H/8711-12

### **BUCK-BOOST REGULATOR**

The Buck-Boost Regulator, shown in Figure 22, may step a voltage up or down, depending upon whether or not the desired output voltage is greater or less than the input voltage. In this case, the output voltage is 12V with an input voltage from 9V to 15V. The circuit exhibits an efficiency of 75%, with a load regulation of 60 mV (10 mA to 100 mA) and a line regulation of 52 mV.

$$R1 = (V_0 - 1) R2$$
 where  $R2 = 10 k\Omega$ 

$$R3 = V/0.75A$$

R4, C1, C3 and C4 are defined in the "Boost Regulator" section.

D1 and D2 are Schottky type diodes such as the 1N5818 or

$$C2 \ge \frac{(I_{o}/V_{ripple}) (V_{o} + 2V_{d})}{[f_{osc} (V_{in} + V_{o} + 2V_{d} - V_{sat} - V_{sat1})]}$$

### where:

V<sub>d</sub> is the forward voltage drop of the diodes.

V<sub>sat</sub> is the saturation voltage of the LM1578A output transistor.

V<sub>sat1</sub> is the saturation voltage of transistor Q1.

$$L1 \ge (V_{in} - V_{sat} - V_{sat1}) (t_{on}/l_p)$$

### where:

$$\begin{split} t_{on} &= \frac{(1/f_{osc}) \left( V_o + 2V_d \right)}{\left( V_o + V_{in} + 2V_d - V_{sat} - V_{sat1} \right)} \\ I_p &= \frac{2I_o \left( V_{in} + V_o + 2V_d - V_{sat} - V_{sat1} \right)}{\left( V_{in} - V_{sat} - V_{sat1} \right)} \end{split}$$

### RS-232 LINE DRIVER POWER SUPPLY

The power supply, shown in Figure 23, operates from an input voltage as low as 4.2V (5V nominal), and delivers an output of  $\pm$  12V at  $\pm$  40 mA with better than 70% efficiency. The circuit provides a load regulation of  $\pm$  150 mV (from 10% to 100% of full load) and a line regulation of  $\pm$  10 mV. Other notable features include a cycle-by-cycle current limit and an output voltage ripple of less than 40 mVp-p.

A unique feature of this circuit is its use of feedback from both outputs. This dual feedback configuration results in a sharing of the output voltage regulation by each output so that neither side becomes unbalanced as in single feedback systems. In addition, since both sides are regulated, it is not necessary to use a linear regulator for output regulation.

The feedback resistors, R2 and R3, may be selected as follows by assuming a value of 10 k $\Omega$  for R1;

$$R2 = (V_0 - 1V)/45.8 \,\mu A = 240 \,k\Omega$$

$$R3 = (|V_0| + 1V)/54.2 \,\mu A = 240 \,k\Omega$$

Actually, the currents used to program the values for the feedback resistors may vary from 40  $\mu A$  to 60  $\mu A$ , as long as their sum is equal to the 100  $\mu A$  necessary to establish the 1V threshold across R1. Ideally, these currents should be equal (50  $\mu A$  each) for optimal control. However, as was done here, they may be mismatched in order to use standard resistor values. This results in a slight mismatch of regulation between the two outputs.

The current limit resistor, R4, is selected by dividing the current limit threshold voltage by the maximum peak current level in the output switch. For our purposes R4 =  $90 \text{ mV}/750 \text{ mA} = 0.12\Omega$ . A value of  $0.1\Omega$  was used.



TL/H/8711-13

FIGURE 22. Buck-Boost Regulator



 $V_{in} = 5V$   $V_{o} = \pm 12V$   $I_{o} = \pm 40 \text{ mA}$   $f_{osc} = 80 \text{ kHz}$   $R1 = 10 \text{ k}\Omega$   $R2 = 240 \text{ k}\Omega$  $R3 = 240 \text{ k}\Omega$ 

R4 = 0.1 Ω C1 = 820 pF C2 = 10 pF

C3 = 220 µF D1, D2, D3 = 1N5819 T1 = PE-64287

TL/H/8711-14

FIGURE 23. RS-232 Line Driver Power Supply

Capacitor C1 sets the oscillator frequency and is selected from Figure 1.

Capacitor C2 serves as a compensation capacitor for synchronous operation and a value of 10 to 50 pF should be sufficient for most applications.

A minimum value for an ideal output capacitor C3, could be calculated as  $C=I_0\times t/\Delta V$  where  $I_0$  is the load current, t is the transistor on time (typically 0.4/f<sub>0sc</sub>), and  $\Delta V$  is the peak-to-peak output voltage ripple. A larger output capacitor than this theoretical value should be used since electrolytics have poor high frequency performance. Experience has shown that a value from 5 to 10 times the calculated value should be used.

្រាត ម៉ាស់ស្លាស់ ស្លាស់ ស្លាស់ និ ក្រុម ស្រាស់ ស្លាស់ ស្លាស់ ស្លាស់ ស For good efficiency, the diodes must have a low forward voltage drop and be fast switching. 1N5819 Schottky diodes work well.

Transformer selection should be picked for an output transistor "on" time of  $0.4/f_{\rm osc}$ , and a primary inductance high enough to prevent the output transistor switch from ramping higher than the transistor's rating of 750 mA. Pulse Engineering (San Diego, Calif.) and Renco Electronics, Inc. (Deer Park, N.Y.) can provide further assistance in selecting the proper transformer for a specific application need. The transformer used in *Figure 23* was a Pulse Engineering PE-64287.

State of the same 


# LP2950/LP2950AC/LP2950C 5V and LP2951/LP2951AC/LP2951C Adjustable Micropower Voltage Regulators

# **General Description**

The LP2950 and LP2951 are micropower voltage regulators with very low quiescent current (75  $\mu$ A typ.) and very low dropout voltage (typ. 40 mV at light loads and 380 mV at 100 mA). They are ideally suited for use in battery-powered systems. Furthermore, the quiescent current of the LP2950/LP2951 increases only slightly in dropout, prolonging battery life.

The LP2950 in the popular 3-pin TO-92 package is pin-compatible with older 5V regulators. The 8-lead LP2951 is available in plastic, ceramic dual-in-line, or metal can packages and offers additional system functions.

One such feature is an error flag output which warns of a low output voltage, often due to falling batteries on the input. It may be used for a power-on reset. A second feature is the logic-compatible shutdown input which enables the regulator to be switched on and off. Also, the part may be pin-strapped for a 5V output or programmed from 1.24V to 29V with an external pair of resistors.

Careful design of the LP2950/LP2951 has minimized all contributions to the error budget. This includes a tight initial

tolerance (.5% typ.), extremely good load and line regulation (.05% typ.) and a very low output voltage temperature coefficient, making the part useful as a low-power voltage reference.

# **Features**

- High accuracy 5V, guaranteed 100 mA output
- Extremely low quiescent current
- Low dropout voltage
- Extremely tight load and line regulation
- Very low temperature coefficient
- Use as Regulator or Reference
- Needs only 1 µF for stability
- Current and Thermal Limiting

# LP2951 versions only

- Error flag warns of output dropout
- Logic-controlled electronic shutdown
- Output programmable from 1.24 to 29V

# **Block Diagram and Typical Applications**





# **Connection Diagrams and Ordering Information**

### TO-92 Plastic Package (Z)



TL/H/8546-2

**Bottom View** 

Order Number LP2950ACZ-5.0 or LP2950CZ-5.0 See NS Package Number Z03A

FEEDBACK SHUTDOWN GROUND ERROR

**Dual-In-Line Packages (N, J)** 

Surface-Mount Package (M)

**Top View** 

Order Number LP2951CJ, LP2951ACJ, LP2951J, LP2951J/883 or 5962-3870501MPA See NS Package Number J08A

Order Number LP2951ACN or LP2951CN See NS Package Number N08E

Order Number LP2951ACM or LP2951CM See NS Package Number M08A

### Metal Can Package (H)



TL/H/8546-19

Order Number LP2951H, LP2951H/883 or 5962-3870501MGA See NS Package Number H08C

**Top View** 

### Leadless Chip Carrier (E)



**Top View** 

Order Number LP2951E/883 or 5962-3870501M2A See NS Package Number E20A

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

**Power Dissipation** Internally Limited

Lead Temp. (Soldering, 5 seconds) -65° to +150°C Storage Temperature Range

Operating Junction Temperature Range (Note 8)

LP2951 -55° to +150°C

LP2950AC/LP2950C, LP2951AC/LP2951C

-40° to +125°C

260°C

| Input Supply Voltage                       | -0.3  to  +30 V |
|--------------------------------------------|-----------------|
| Feedback Input Voltage<br>(Notes 9 and 10) | -1.5  to  +30 V |
| Shutdown Input Voltage<br>(Note 9)         | -0.3  to  +30V  |

**Error Comparator Output** 

-0.3 to +30V Voltage (Note 9)

ESD Rating is to be determined.

# **Electrical Characteristics** (Note 1)

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Conditions                                                                                                        | LP2951 |                                  | LP2950AC<br>LP2951AC |                             |                             | LP2950C<br>LP2951C |                             |                             |                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------|----------------------------------|----------------------|-----------------------------|-----------------------------|--------------------|-----------------------------|-----------------------------|----------------------------------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Note 2)                                                                                                          | Тур    | Tested<br>Limit<br>(Notes 3, 16) | Тур                  | Tested<br>Limit<br>(Note 3) | Design<br>Limit<br>(Note 4) | Тур                | Tested<br>Limit<br>(Note 3) | Design<br>Limit<br>(Note 4) | Units                            |
| Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | T <sub>J</sub> = 25°C                                                                                             | 5.0    | 5.025<br>4.975                   | 5.0                  | 5.025<br>4.975              |                             | 5.0                | 5.05<br>4.95                |                             | V max<br>V min                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -25°C ≤ T <sub>J</sub> ≤ 85°C                                                                                     |        |                                  |                      | -                           | 5.05<br>4.95                | -                  |                             | 5.075<br>4.925              | V max<br>V min                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Full Operating<br>Temperature Range                                                                               |        | 5.06<br>4.94                     |                      |                             | 5.06<br>4.94                |                    |                             | 5.1<br>4.9                  | V max<br>V min                   |
| Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $\begin{array}{l} 100~\mu\text{A} \leq \text{I}_{L} \leq 100~\text{mA} \\ T_{J} \leq T_{J\text{MAX}} \end{array}$ |        | 5.075<br>4.925                   |                      |                             | 5.07<br>4.93                |                    |                             | 5.12<br>4.88                | V max<br>V min                   |
| Output Voltage<br>Temperature Coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Note 12)                                                                                                         | 20     | 120                              | 20                   |                             | 100                         | 50                 |                             | 150                         | ppm/°C                           |
| Line Regulation<br>(Note 14)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6V ≤ V <sub>in</sub> ≤ 30V<br>(Note 15)                                                                           | 0.03   | 0.1<br><b>0.5</b>                | 0.03                 | 0.1                         | 0.2                         | 0.04               | 0.2                         | 0.4                         | % max<br>% max                   |
| Load Regulation<br>(Note 14)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 100 μA ≤ I <sub>L</sub> ≤ 100 mA                                                                                  | 0.04   | 0.1<br><b>0.3</b>                | 0.04                 | 0.1                         | 0.2                         | 0.1                | 0.2                         | 0.3                         | % max<br>% max                   |
| Dropout Voltage (Note 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | IL = 100 μA                                                                                                       | 50     | 80<br><b>150</b>                 | 50                   | 80                          | 150                         | 50                 | 80                          | 150                         | mV max<br>mV max                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>L</sub> = 100 mA                                                                                           | 380    | 450<br><b>600</b>                | 380                  | 450                         | 600                         | 380                | 450                         | 600                         | mV max<br>mV max                 |
| Ground<br>Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I <sub>L</sub> = 100 μA                                                                                           | 75     | 120<br>140                       | 75                   | 120                         | 140                         | 75                 | 120                         | 140                         | μΑ max<br>μΑ max                 |
| at the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of | I <sub>L</sub> = 100 mA                                                                                           | 8      | 12<br><b>14</b>                  | 8                    | 12                          | 14                          | 8                  | 12                          | 14_                         | mA max<br>mA max                 |
| Dropout<br>Ground Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>in</sub> = 4.5V<br>I <sub>L</sub> = 100 μA                                                                 | 110    | 170<br><b>200</b>                | 110                  | 170                         | 200                         | 110                | 170                         | 200                         | μΑ max<br>μΑ max                 |
| Current Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>out</sub> = 0                                                                                              | 160    | 200<br><b>220</b>                | 160                  | 200                         | 220                         | 160                | 200                         | 220                         | mA max<br>mA max                 |
| Thermal Regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Note 13)                                                                                                         | 0.05   | 0.2                              | 0.05                 | 0.2                         |                             | 0.05               | 0.2                         |                             | %/W max                          |
| Output Noise,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $C_L = 1 \mu F$                                                                                                   | 430    | :                                | 430                  |                             |                             | 430                |                             |                             | μV rms                           |
| 10 Hz to 100 KHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $C_L = 200 \mu\text{F}$                                                                                           | 160    |                                  | 160                  |                             |                             | 160                |                             |                             | μV rms                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $C_L = 3.3 \mu F$<br>(Bypass = 0.01 $\mu F$<br>Pins 7 to 1 (LP2951))                                              | 100    |                                  | 100                  | ,<br>,                      |                             | 100                |                             |                             | μV rms                           |
| 8-Pin Versions only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                   |        | LP2951                           |                      | LP2951                      | AC .                        |                    | LP2951                      | С                           |                                  |
| Reference<br>Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                   | 1.235  | 1.25<br>1.26<br>1.22<br>1.2      | 1.235                | 1.25                        | 1.26<br>1.2                 | 1.235              | 1.26<br>1.21                | 1.27                        | V max<br>V max<br>V min<br>V min |
| Reference<br>Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (Note 7)                                                                                                          |        | 1.27<br>1.19                     | -                    |                             | 1.27<br>1.19                |                    |                             | 1.285<br>1.185              | V max<br>V min                   |

|                                                         |                                               | LP2951 LP2951AC |                                  |      | AC                          | LP2951C                     |      |                             |                             |                     |
|---------------------------------------------------------|-----------------------------------------------|-----------------|----------------------------------|------|-----------------------------|-----------------------------|------|-----------------------------|-----------------------------|---------------------|
| Parameter                                               | Conditions<br>(Note 2)                        | Тур             | Tested<br>Limit<br>(Notes 3, 16) | Тур  | Tested<br>Limit<br>(Note 3) | Design<br>Limit<br>(Note 4) | Тур  | Tested<br>Limit<br>(Note 3) | Design<br>Limit<br>(Note 4) | Units               |
| 8-Pin Versions only (Co                                 | ntinued)                                      |                 |                                  |      |                             |                             |      |                             |                             |                     |
| Feedback Pin<br>Bias Current                            |                                               | 20              | 40<br><b>60</b>                  | 20   | 40                          | 60                          | 20   | 40                          | 60                          | nA max<br>nA max    |
| Reference Voltage<br>Temperature Coefficient            | (Note 12)                                     | 20              |                                  | 20   |                             |                             | 50   |                             |                             | ppm/°C              |
| Feedback Pin Bias<br>Current Temperature<br>Coefficient |                                               | 0.1             |                                  | 0.1  |                             |                             | 0.1  |                             | 4                           | nA/°C               |
| Error Comparator                                        |                                               |                 |                                  |      |                             |                             |      |                             |                             |                     |
| Output Leakage<br>Current                               | V <sub>OH</sub> = 30V                         | 0.01            | 1<br>2                           | 0.01 | 1                           | 2                           | 0.01 | 1                           | 2                           | μA max<br>μA max    |
| Output Low<br>Voltage                                   | $V_{in} = 4.5V$<br>$I_{OL} = 400 \mu\text{A}$ | 150             | 250<br><b>400</b>                | 150  | 250                         | 400                         | 150  | 250                         | 400                         | mV max<br>mV max    |
| Upper Threshold<br>Voltage                              | (Note 6)                                      | 60              | 40<br><b>25</b>                  | 60   | 40                          | 25                          | 60   | 40                          | 25                          | mV min<br>mV min    |
| Lower Threshold<br>Voltage                              | (Note 6)                                      | 75              | 95<br><b>140</b>                 | 75   | 95                          | 140                         | 75   | 95                          | 140                         | mV max<br>mV max    |
| Hysteresis                                              | (Note 6)                                      | 15              |                                  | 15   |                             |                             | 15   |                             |                             | mV                  |
| Shutdown Input                                          |                                               |                 |                                  | 21   |                             |                             |      |                             |                             |                     |
| Input<br>Logic<br>Voltage                               | Low (Regulator ON)<br>High (Regulator OFF)    | 1.3             | 0.6<br>2.0                       | 1.3  |                             | 0.7<br>2.0                  | 1.3  |                             | 0.7<br>2.0                  | V<br>V max<br>V min |
| Shutdown Pin<br>Input Current                           | V <sub>shutdown</sub> = 2.4V                  | 30              | 50<br><b>100</b>                 | 30   | 50                          | 100                         | 30   | 50                          | 100                         | μΑ max<br>μΑ max    |
|                                                         | V <sub>shutdown</sub> = 30V                   | 450             | 600<br><b>750</b>                | 450  | 600                         | 750                         | 450  | 600                         | 750                         | μΑ max<br>μΑ max    |
| Regulator Output<br>Current in Shutdown                 | (Note 11)                                     | 3               | 10<br><b>20</b>                  | 3    | - 10                        | 20                          | 3    | 10                          | 20                          | μΑ max<br>μΑ max    |

### Note 1: Boldface limits apply at temperature extremes.

Note 2: Unless otherwise specified all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{in} = 6V$ ,  $I_L = 100~\mu A$  and  $C_L = 1~\mu F$ . Additional conditions for the 8-pin versions are Feedback tied to 5V Tap and Output tied to Output Sense ( $V_{out} = 5V$ ) and  $V_{shutdown} \le 0.8V$ .

Note 3: Guaranteed and 100% production tested.

Note 4: Guaranteed but not 100% production tested. These limits are not used to calculate outgoing AQL levels.

Note 5: Dropout Voltage is defined as the input to output differential at which the output voltage drops 100 mV below its nominal value measured at 1V differential. At very low values of programmed output voltage, the minimum input supply voltage of 2V (2.3V over temperature) must be taken into account.

Note 6: Comparator thresholds are expressed in terms of a voltage differential at the Feedback terminal below the nominal reference voltage measured at 6V input. To express these thresholds in terms of output voltage change, multiply by the error amplifier gain = V<sub>out</sub>V<sub>ref</sub> = (R1 + R2)/R2. For example, at a programmed output voltage of 5V, the Error output is guaranteed to go low when the output drops by 95 mV × 5V/1.235V = 384 mV. Thresholds remain constant as a percent of V<sub>out</sub> as V<sub>out</sub> is varied, with the dropout warning occurring at typically 5% below nominal, 7.5% guaranteed.

Note 7:  $V_{ref} \le V_{out} \le (V_{in} - 1V)$ , 2.3V  $\le V_{in} \le$  30V, 100  $\mu A \le I_L \le$  100 mA,  $T_J \le T_{JMAX}$ .

Note 8: The junction-to-ambient thermal resistance of the TO-92 package is 180°C/W with 0.4" leads and 160°C/W with 0.25" leads to a PC board. The thermal resistance of the 8-pin DIP packages is 105°C/W for the molded plastic (N) and 130°C/W for the cerdip (J) junction to ambient when soldered directly to a PC board. Thermal resistance for the metal can (H) is 160°C/W junction to ambient and 20°C/W junction to case. Junction to ambient thermal resistance for the S.O. (M) package is 160°C/W. Thermal resistance for the leadless chip carrier (E) package is 95°C/W junction to ambient and 24°C/W junction to case.

Note 9: May exceed input supply voltage.

Note 10: When used in dual-supply systems where the output terminal sees loads returned to a negative supply, the output voltage should be diode-clamped to ground.

Note 11: V<sub>shutdown</sub> ≥ 2V, V<sub>in</sub> ≤ 30V, V<sub>out</sub> = 0, Feedback pin tied to 5V Tap.

Note 12: Output or reference voltage temperature coefficient is defined as the worst case voltage change divided by the total temperature range.

Note 13: Thermal regulation is defined as the change in output voltage at a time T after a change in power dissipation is applied, excluding load or line regulation effects. Specifications are for a 50 mA load pulse at V<sub>IN</sub> = 30V (1.25W pulse) for T = 10 ms.

Note 14: Regulation is measured at constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specification for thermal regulation.

Note 15: Line regulation for the LP2951 is tested at 150°C for  $I_L = 1$  mA. For  $I_L = 100$   $\mu$ A and  $T_J = 125$ °C, line regulation is guaranteed by design to 0.2%. See Typical Performance Characteristics for line regulation versus temperature and load current.

Note 16: A Military RETS spec is available on request. At time of printing, the LP2951 RETS spec complied with the boldface limits in this column. The LP2951H, E, or J may also be procured as Standard Military Drawing Spec #5962-3870501MGA, M2A, or MPA.

# **Typical Performance Characteristics**





**Dropout Characteristics** 





















TL/H/8546-3



# **Typical Performance Characteristics** (Continued)

















TL/H/8546-5

# **Application Hints**

### **EXTERNAL CAPACITORS**

A 1.0  $\mu F$  (or greater) capacitor is required between the LP2950/LP2951 output and ground for stability. Without this capacitor the part will oscillate. Most types of tantalum or aluminum electrolytics work fine here; even film types work but are not recommended for reasons of cost. Many aluminum electrolytics have electrolytes that freeze at about  $-30^{\circ}\text{C}$ , so solid tantalums are recommended for operation below  $-25^{\circ}\text{C}$ . The important parameters of the capacitor are an ESR of about 5  $\Omega$  or less and a resonant frequency above 500 kHz. The value of this capacitor may be increased without limit.

At lower values of output current, less output capacitance is required for stability. The capacitor can be reduced to 0.33  $\mu$ F for currents below 10 mA or 0.1  $\mu$ F for currents below 1 mA. Using the 8-Pin versions at voltages below 5V

runs the error amplifier at lower gains so that *more* output capacitance is needed. For the worst-case situation of a 100 mA load at 1.23V output (Output shorted to Feedback) a 3.3  $\mu$ F (or greater) capacitor should be used.

Unlike many other regulators, the LP2950 will remain stable and in regulation with no load in addition to the internal voltage divider. This is especially important in CMOS RAM keep-alive applications. When setting the output voltage of the LP2951 version with external resistors, a minimum load of 1 µA is recommended.

A 1  $\mu$ F tantalum or aluminum electrolytic capacitor should be placed from the LP2950/LP2951 input to ground if there is more than 10 inches of wire between the input and the AC filter capacitor or if a battery is used as the input.

Stray capacitance to the LP2951 Feedback terminal (pin 7) can cause instability. This may especially be a problem

# **Application Hints** (Continued)

when using high value external resistors to set the output voltage. Adding a 100 pF capacitor between Output and Feedback and increasing the output capacitor to at least 3.3  $\mu$ F will fix this problem.

### **ERROR DETECTION COMPARATOR OUTPUT**

The comparator produces a logic low output whenever the LP2951 output falls out of regulation by more than approximately 5%. This figure is the comparator's built-in offset of about 60 mV divided by the 1.235 reference voltage. (Refer to the block diagram in the front of the datasheet.) This trip level remains "5% below normal" regardless of the programmed output voltage of the 2951. For example, the error flag trip level is typically 4.75V for a 5V output or 11.4V for a 12V output. The out of regulation condition may be due either to low input voltage, current limiting, or thermal limiting. Figure 1 below gives a timing diagram depicting the ERROR signal and the regulated output voltage as the LP2951 input is ramped up and down. The ERROR signal becomes valid (low) at about 1.3V input. It goes high at about 5V input (the input voltage at which VOUT = 4.75). Since the LP2951's dropout voltage is load-dependent (see curve in typical performance characteristics), the input voltage trip point (about 5V) will vary with the load current. The output voltage trip point (approx. 4.75V) does not vary with load.

The error comparator has an open-collector output which requires an external pullup resistor. This resistor may be returned to the 5V output or some other supply voltage depending on system requirements. In determining a value for this resistor, note that while the output is rated to sink 400  $\mu\text{A}$ , this sink current adds to battery drain in a low battery condition. Suggested values range from 100k to 1  $\text{M}\Omega$ . The resistor is not required if this output is unused.

### PROGRAMMING THE OUTPUT VOLTAGE (LP2951)

The LP2951 may be pin-strapped for 5V using its internal voltage divider by tying Pin 1 (output) to Pin 2 (sense) and Pin 7 (feedback) to Pin 6 (5V Tap). Alternatively, it may be programmed for any output voltage between its 1.235V reference and its 30V maximum rating. As seen in *Figure 2*, an external pair of resistors is required.



\*When  $V_{IN} \leq 1.3V$ , the error flag pin becomes a high impedance, and the error flag voltage rises to its pull-up voltage. Using  $V_{OUT}$  as the pull-up voltage (see Figure 2), rather than an external 5V source, will keep the error flag voltage under 1.2V (typ.) in this condition. The user may wish to divide down the error flag voltage using equal-value resistors (10 kΩ suggested), to ensure a low-level logic signal during any fault condition, while still allowing a valid high logic level during normal operation.

FIGURE 1, ERROR Output Timing

The complete equation for the output voltage is

$$V_{OUT} = V_{REF} \bullet \left(1 + \frac{R_1}{R_2}\right) + I_{FB}R_1$$

where  $V_{REF}$  is the nominal 1.235 reference voltage and  $I_{FB}$  is the feedback pin bias current, nominally  $-20\,$  nA. The minimum recommended load current of 1  $\mu A$  forces an upper limit of 1.2  $M\Omega$  on the value of  $R_2$ , if the regulator must work with no load (a condition often found in CMOS in standby).  $I_{FB}$  will produce a 2% typical error in  $V_{OUT}$  which may be eliminated at room temperature by trimming  $R_1$ . For better accuracy, choosing  $R_2=100k$  reduces this error to 0.17% while increasing the resistor program current to 12  $\mu A$ . Since the LP2951 typically draws 60  $\mu A$  at no load with Pin 2 open-circuited, this is a small price to pay.

### **REDUCING OUTPUT NOISE**

In reference applications it may be advantageous to reduce the AC noise present at the output. One method is to reduce the regulator bandwidth by increasing the size of the output capacitor. This is the only way noise can be reduced on the 3 lead LP2950 but is relatively inefficient, as increasing the capacitor from 1  $\mu\text{F}$  to 220  $\mu\text{F}$  only decreases the noise from 430  $\mu\text{V}$  to 160  $\mu\text{V}$  rms for a 100 kHz bandwidth at 5V output.

Noise can be reduced fourfold by a bypass capacitor accross  $\mathbf{R}_1$ , since it reduces the high frequency gain from 4 to unity. Pick

$$C_{\text{BYPASS}} \cong \frac{1}{2\pi R_1 \bullet 200 \text{ Hz}}$$

or about 0.01  $\mu F.$  When doing this, the output capacitor must be increased to 3.3  $\mu F$  to maintain stability. These changes reduce the output noise from 430  $\mu V$  to 100  $\mu V$  rms for a 100 kHz bandwidth at 5V output. With the bypass capacitor added, noise no longer scales with output voltage so that improvements are more dramatic at higher output voltages.



TL/H/8546-7

FIGURE 2. Adjustable Regulator

\*See Application Hints
$$V_{out} = V_{Ref} \left( 1 + \frac{R_1}{R_2} \right)$$

\*\*Drive with TTL-high to shut down. Ground or leave open if shutdown feature is not to be used.

Note: Pins 2 and 6 are left open.

# **Typical Applications**



TL/H/8546-22



### Wide Input Voltage Range Current Limiter



TL/H/8546-9

\*Minimum input-output voltage ranges from 40 mV to 400 mV, depending on load current. Current limit is typically 160 mA.

# **Low Drift Current Source**



TL/H/8546-8



TL/H/8546-10

\*Minimum input-output voltage ranges from 40 mV to 400 mV, depending on load current. Current limit is typically 160 mA.

### Regulator with Early Warning and Auxiliary Output



- Early warning flag on low input voltage
- Main output latches off at lower input voltages
- Battery backup on auxiliary output

Operation: Reg. #1's  $V_{out}$  is programmed one diode drop above 5V. Its error flag becomes active when  $V_{in} \le 5.7V$ . When  $V_{in}$  drops below 5.3V, the error flag of Reg. #2 becomes active and via Q1 latches the main output off. When  $V_{in}$  again exceeds 5.7V Reg. #1 is back in regulation and the early warning signal rises, unlatching Reg. #2 via D3.

# **Latch Off When Error Flag Occurs**



### 2 Ampere Low Dropout Regulator



For 5Vout, use internal resistors. Wire pin 6 to 7, & wire pin 2 to +Vout Buss.

### 5V Regulator with 2.5V Sleep Function



\*High input lowers Vout to 2.5V

TL/H/8546-14

# Open Circuit Detector for 4 → 20 mA Current Loop



TL/H/8546-17

# Typical Applications (Continued)

### Regulator with State-of-Charge Indicator



TL/H/8546-16

### **Low Battery Disconnect**

For values shown, Regulator shuts down when V<sub>in</sub> < 5.5V and turns on again at 6.0V. Current drain in disconnected mode is ≈ 150 µA.



<sup>\*</sup>Sets disconnect Voltage

<sup>\*</sup>Optional Latch off when drop out occurs. Adjust R3 for C2 Switching when Vin is 6.0V.

<sup>\*\*</sup>Outputs go low when V<sub>in</sub> drops below designated thresholds.

<sup>\*\*</sup>Sets disconnect Hysteresis

# **System Overtemperature Protection Circuit**



TL/H/8546-18

LM34 for 125°F Shutdown LM35 for 125°C Shutdown



LP2950/ LP2950AC/ LP2950C/ LP2951/ LP2951AC/ LP2951C



# LP2952/LP2952A/LP2953/LP2953A Adjustable Micropower Low-Dropout Voltage Regulators

# **General Description**

The LP2952 and LP2953 are micropower voltage regulators with very low quiescent current (130  $\mu A$  typical at 1 mA load) and very low dropout voltage (typ. 60 mV at light load and 470 mV at 250 mA load current). They are ideally suited for battery-powered systems. Furthermore, the quiescent current increases only slightly at dropout, which prolongs battery life.

The LP2952 and LP2953 retain all the desirable characteristics of the LP2951, but offer increased output current, additional features, and an improved shutdown function.

The internal crowbar pulls the output down quickly when the shutdown is activated.

The error flag goes low if the output voltage drops out of regulation.

Reverse battery protection is provided.

The internal voltage reference is made available for external use, providing a low-T.C. reference with very good line and load regulation.

The parts are available in plastic DIP and surface mount packages.

# **Features**

- Output voltage adjusts from 1.23V to 29V
- Guaranteed 250 mA output current
- Extremely low quiescent current
- Low dropout voltage
- Extremely tight line and load regulation
- Very low temperature coefficient
- Current and thermal limiting
- Reverse battery protection
- 50 mA (typical) output pulldown crowbar

# LP2953 Versions Only

 Auxiliary comparator included with CMOS/TTL compatible output levels. Can be used for fault detection, low input line detection, etc.

# **Applications**

- High-efficiency linear regulator
- Regulator with under-voltage shutdown
- Low dropout battery-powered regulator
- Snap-ON/Snap-OFF regulator

# **Block Diagrams**





# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature Range -65°C to +150°C

Operating Junction Temperature Range

LP2952AI/LP2952I LP2953AI/LP2953I

-40°C to +125°C -40°C to +125°C Lead Temp. (Soldering, 5 seconds) Power Dissipation (Note 2)

Input Supply Voltage Feedback Input Voltage (Note 3)

Comparator Input Voltage (Note 4) Shutdown Input Voltage (Note 4)

Comparator Output Voltage (Note 4) ESD Rating (Note 15)

260°C Internally Limited

-20V to +30V-0.3V to +5V

-0.3V to +30V

-0.3V to +30V

-0.3V to +30V2 kV

Electrical Characteristics Limits in standard typeface are for T<sub>J</sub> = 25°C, bold typeface applies over the -40°C to +125°C junction temperature range. Limits are guaranteed by production testing or correlation techniques using standard Statistical Quality Control (SQL) methods. Unless otherwise specified:  $V_{IN} = 6V$ ,  $I_{L} = 1$  mA,  $C_{L} = 2.2$   $\mu$ F, Feedback pin is tied to 5V Tap pin, Output pin is tied to Output Sense pin,  $V_{OUT} = 5V$ .

| Symbol                          | Parameter                                     | Conditions                                                         | Typical |                       | 52AI<br>53AI          | 29<br>29              | Units                 |        |
|---------------------------------|-----------------------------------------------|--------------------------------------------------------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|--------|
|                                 |                                               |                                                                    |         | Min                   | Max                   | Min                   | Max                   |        |
| V <sub>O</sub>                  | Output Voltage                                |                                                                    | 5.0     | 4.975<br><b>4.940</b> | 5.025<br><b>5.060</b> | 4.950<br><b>4.900</b> | 5.050<br><b>5.100</b> | V      |
|                                 |                                               | 1 mA ≤ I <sub>L</sub> ≤ 250 mA                                     | 5.0     | 4.930                 | 5.070                 | 4.880                 | 5.120                 |        |
| $\frac{\Delta V_{O}}{\Delta T}$ | Output Voltage<br>Temp. Coefficient           | (Note 5)                                                           | 20      |                       | 100                   |                       | 150                   | ppm/°C |
| $\frac{\Delta V_{O}}{V_{O}}$    | Output Voltage<br>Line Regulation             | V <sub>IN</sub> = 6V to 30V                                        | 0.03    |                       | 0.1<br><b>0.2</b>     |                       | 0.2<br><b>0.4</b>     | %      |
| $\frac{\Delta V_{O}}{V_{O}}$    | Output Voltage<br>Load Regulation<br>(Note 6) | I <sub>L</sub> = 1 mA to 250 mA<br>I <sub>L</sub> = 0.1 mA to 1 mA | 0.04    |                       | 0.16<br><b>0.20</b>   |                       | 0.20<br><b>0.30</b>   | % .    |
| V <sub>IN</sub> -V <sub>O</sub> | Dropout Voltage<br>(Note 7)                   | I <sub>L</sub> = 1 mA                                              | 60      |                       | 100<br><b>150</b>     |                       | 100<br><b>150</b>     |        |
|                                 |                                               | I <sub>L</sub> = 50 mA                                             | 240     |                       | 300<br><b>420</b>     |                       | 300<br><b>420</b>     | m∨     |
|                                 |                                               | I <sub>L</sub> = 100 mA                                            | 310     |                       | 400<br><b>520</b>     |                       | 400<br><b>520</b>     | ,v     |
|                                 |                                               | I <sub>L</sub> = 250 mA                                            | 470     |                       | 600<br><b>800</b>     |                       | 600<br><b>800</b>     |        |
| IGND                            | Ground Pin Current<br>(Note 8)                | I <sub>L</sub> = 1 mA                                              | 130     |                       | 170<br><b>200</b>     |                       | 170<br><b>200</b>     | μΑ     |
|                                 |                                               | I <sub>L</sub> = 50 mA                                             | 1.1     |                       | 2<br><b>2.5</b>       |                       | 2<br><b>2.5</b>       |        |
|                                 |                                               | I <sub>L</sub> = 100 mA                                            | 4.5     |                       | 6<br><b>8</b>         |                       | 6<br><b>8</b>         | mA     |
|                                 |                                               | I <sub>L</sub> = 250 mA                                            | 21      |                       | 28<br><b>33</b>       |                       | 28<br><b>33</b>       |        |
| I <sub>GND</sub>                | Ground Pin Current at Dropout (Note 8)        | $V_{IN} = 4.5V$ $I_{L} = 100 \mu\text{A}$                          | 165     |                       | 210<br><b>240</b>     |                       | 210<br><b>240</b>     | μΑ     |
| I <sub>GND</sub>                | Ground Pin Current<br>at Shutdown (Note 8)    | (Note 9)                                                           | 105     |                       | 140                   |                       | 140                   | μΑ     |

**Electrical Characteristics** Limits in standard typeface are for  $T_J=25^{\circ}\text{C}$ , **bold typeface** applies over the  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$  junction temperature range. Limits are guaranteed by production testing or correlation techniques using standard Statistical Quality Control (SQL) methods. Unless otherwise specified:  $V_{IN}=6V$ ,  $I_L=1$  mA,  $C_L=2.2$   $\mu\text{F}$ , Feedback pin is tied to 5V Tap pin, Output pin is tied to Output Sense pin,  $V_{OUT}=5V$ . (Continued)

| Symbol                                | Parameter                              | Conditions                                                               | Typical |                       | 2AI<br>3AI            | 29<br>29              | Units                 |            |
|---------------------------------------|----------------------------------------|--------------------------------------------------------------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|------------|
|                                       |                                        |                                                                          |         | Min                   | Max                   | Min                   | Max                   | -          |
| ILIMIT                                | Current Limit                          | V <sub>OUT</sub> = 0                                                     | 380     |                       | 500<br><b>530</b>     |                       | 500<br><b>530</b>     | mA         |
| $\frac{\Delta V_{O}}{\Delta Pd}$      | Thermal Regulation                     | (Note 10)                                                                | 0.05    |                       | 0.2                   |                       | 0.2                   | %/W        |
| en                                    | Output Noise Voltage                   | $C_L = 2.2  \mu F$                                                       | 400     |                       |                       |                       |                       |            |
|                                       | (10 Hz to 100 kHz)                     | C <sub>L</sub> = 33 μF                                                   | 260     |                       |                       |                       |                       | μV RMS     |
|                                       | 1 - 100 IIIA                           | C <sub>L</sub> = 33 μF (Note 11)                                         | . 80    |                       |                       |                       | 1.                    |            |
| V <sub>REF</sub>                      | Reference Voltage                      | (Note 12)                                                                | 1.230   | 1.215<br><b>1.205</b> | 1.245<br><b>1.255</b> | 1.205<br><b>1.190</b> | 1.255<br><b>1.270</b> | <b>V</b> . |
| ΔV <sub>REF</sub><br>V <sub>REF</sub> | Reference Voltage<br>Line Regulation   | V <sub>IN</sub> = 2.5V to 6V<br>V <sub>IN</sub> = 6V to 30V<br>(Note 13) | 0.03    |                       | 0.1<br><b>0.2</b>     |                       | 0.2<br><b>0.4</b>     | %          |
| ΔV <sub>REF</sub><br>V <sub>REF</sub> | Reference Voltage<br>Load Regulation   | $I_{REF} = 0$ to 200 $\mu$ A                                             | 0.25    |                       | 0.4<br><b>0.6</b>     |                       | 0.8<br><b>1.0</b>     | %          |
| $\frac{\Delta V_{REF}}{\Delta T}$     | Reference Voltage<br>Temp. Coefficient | (Note 5)                                                                 | 20      |                       |                       |                       | *                     | ppm/°C     |
| I <sub>B</sub> (FB)                   | Feedback Pin<br>Bias Current           |                                                                          | 20      |                       | 40<br><b>60</b>       |                       | 40<br><b>60</b>       | nA ·       |
| l <sub>O</sub><br>(SINK)              | Output "OFF" Pulldown Current          | (Note 9)                                                                 | 50      | 30<br><b>20</b>       |                       | 30<br><b>20</b>       |                       | mA         |
| ROPOUT                                | DETECTION COMPARA                      | TOR                                                                      |         |                       |                       |                       |                       |            |
| Іон                                   | Output "HIGH"<br>Leakage               | V <sub>OH</sub> = 30V                                                    | 0.01    |                       | 1<br><b>2</b>         | _ :                   | 1<br>2                | μΑ         |
| V <sub>OL</sub>                       | Output "LOW"<br>Voltage                | $V_{IN} = 4V$ $I_O(COMP) = 400 \mu A$                                    | 150     |                       | 250<br><b>400</b>     |                       | 250<br><b>400</b>     | mV         |
| V <sub>THR</sub><br>(MAX)             | Upper Threshold<br>Voltage             | (Note 14)                                                                | -240    | -320<br>- <b>380</b>  | -150<br>-130          | -320<br>- <b>380</b>  | -150<br>- <b>130</b>  | mV         |
| V <sub>THR</sub><br>(MIN)             | Lower Threshold<br>Voltage             | (Note 14)                                                                | -350    | -450<br>- <b>640</b>  | -280<br>- <b>180</b>  | -450<br>- <b>640</b>  | -280<br>- <b>180</b>  | mV         |
| HYST                                  | Hysteresis                             | (Note 14)                                                                | 60      |                       |                       |                       |                       | mV         |
| HUTDOW                                | N INPUT (Note 16)                      |                                                                          |         |                       |                       |                       |                       |            |
| Vos                                   | Input Offset Voltage                   | (Referred to V <sub>REF</sub> )                                          | ±3      | -7.5<br>-10           | 7.5<br><b>10</b>      | -7.5<br>- <b>10</b>   | 7.5<br><b>10</b>      | mV         |
| HYST                                  | Hysteresis                             |                                                                          | 6       |                       |                       |                       |                       | mV         |
| IB                                    | Input Bias Current                     | $V_{IN}(S/D) = 0 \text{ to } 5V$                                         | 10      | -30<br>- <b>50</b>    | 30<br><b>50</b>       | -30<br>- <b>50</b>    | 30<br><b>50</b>       | nA         |

| Symbol          | Parameter              | Conditions                                         | Typical | 295<br>295         |                   | 29:<br>29:          | Units             |    |
|-----------------|------------------------|----------------------------------------------------|---------|--------------------|-------------------|---------------------|-------------------|----|
|                 |                        |                                                    |         | Min                | Max               | Min                 | Max               |    |
| AUXILIARY       | COMPARATOR (LP2953 Onl | ly)                                                |         |                    |                   |                     |                   |    |
| Vos             | Input Offset Voltage   | (Referred to V <sub>REF</sub> )                    | ±3      | -7.5<br>-10        | 7.5<br><b>10</b>  | -7.5<br>- <b>10</b> | 7.5<br><b>10</b>  | mV |
| HYST            | Hysteresis             |                                                    | 6       |                    |                   |                     |                   | mV |
| lB              | Input Bias Current     | $V_{IN}(COMP) = 0 \text{ to 5V}$                   | 10      | -30<br>- <b>50</b> | 30<br><b>50</b>   | -30<br>- <b>50</b>  | 30<br><b>50</b>   | nA |
| ЮН              | Output "HIGH" Leakage  | $V_{OH} = 30V$<br>$V_{IN}(COMP) = 1.3V$            | 0.01    |                    | 1<br>2            | :                   | 1<br>2            | μΑ |
| V <sub>OL</sub> | Output "LOW" Voltage   | $V_{IN}(COMP) = 1.1V$<br>$I_{O}(COMP) = 400 \mu A$ | 150     |                    | 250<br><b>400</b> |                     | 250<br><b>400</b> | mV |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.

Note 2: The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J(MAX)$ , the junction-to-ambient thermal resistance,  $\theta_{J-A}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using:  $P(MAX) = \frac{T_J(MAX) - T_A}{\theta_{I-A}}$ .

Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. See APPLICATION HINTS for additional information on heatsinking and thermal resistance.

Note 3: When used in dual-supply systems where the regulator load is returned to a negative supply, the output voltage must be diode-clamped to ground.

Note 4: May exceed the input supply voltage.

Note 5: Output or reference voltage temperature coefficient is defined as the worst case voltage change divided by the total temperature range.

Note 6: Load regulation is measured at constant junction temperature using low duty cycle pulse testing. Two separate tests are performed, one for the range of 100 µA to 1 mA and one for the 1 mA to 250 mA range. Changes in output voltage due to heating effects are covered by the thermal regulation specification.

Note 7: Dropout voltage is defined as the input to output differential at which the output voltage drops 100 mV below the value measured with a 1 volt differential. At very low values of programmed output voltage, the input voltage minimum of 2V (2.3V over temperature) must be observed.

Note 8: Ground pin current is the regulator quiescent current. The total current drawn from the source is the sum of the ground pin current, output load current, and current through the external resistive divider (if used).

Note 9:  $V_{SHUTDOWN} \le 1.1V$ ,  $V_{OUT} = 5V$ .

Note 10: Thermal regulation is the change in output voltage at a time T after a change in power dissipation, excluding load or line regulation effects. Specifications are for a 200 mA load pulse at V<sub>IN</sub> = 20V (3W pulse) for T = 10 ms.

Note 11: Connect a 0.1  $\mu\text{F}$  capacitor from the output to the feedback pin.

Note 12:  $V_{REF} \le V_{OUT} \le (V_{IN} - 1V)$ , 2.3V  $\le V_{IN} \le$  30V, 100  $\mu A \le I_L \le$  250 mA.

Note 13: Two separate tests are performed, one covering 2.5V  $\leq$  V<sub>IN</sub>  $\leq$  6V and the other test for 6V  $\leq$  V<sub>IN</sub>  $\leq$  30V.

Note 14: Comparator thresholds are referred to a 5V output. To express the threshold voltages in terms of a differential at the Feedback terminal, divide by the error amplifier gain = VOLIT/VREF.

Note 15: Human body model, 200 pF discharged through 1.5 k $\Omega$ .

Note 16: Drive Shutdown pin with TTL or CMOS-low level to shut regulator OFF, high level to turn regulator ON.

# **Typical Performance Characteristics**

























TL/H/11127-3

# **Typical Performance Characteristics (Continued)**

























TL/H/11127-4



### **Application Hints**

#### **HEATSINK REQUIREMENTS**

A heatsink may be required with the LP2952/LP2953 depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible operating conditions, the junction temperature must be within the range specified under Absolute Maximum Ratings.

To determine if a heatsink is required, the maximum power dissipated by the regulator, P(max), must be calculated. It is important to remember that if the regulator is powered from a transformer connected to the AC line, the **maximum specified AC input voltage** must be used (since this produces the maximum DC input voltage to the regulator). Figure 1 shows the voltages and currents which are present in the circuit. The formula for calculating the power dissipated in the regulator is also shown in Figure 1:



 $P_{TOTAL} = (V_{IN} - V_{OUT}) I_L + (V_{IN}) I_G$ FIGURE 1. Current/Voltage Diagram

The next parameter which must be calculated is the maximum allowable temperature rise,  $T_{R}(\text{max})$ . This is calculated by using the formula:

$$T_R(max) = T_J(max) - T_A(max)$$

where:  $T_J(\text{max})$  is the maximum allowable junction temperature

T<sub>A</sub>(max) is the maximum ambient temperature

Using the calculated values for  $T_R(max)$  and P(max), the required value for junction-to-ambient thermal resistance,  $\theta_{(J-A)}$ , can now be found:

$$\theta_{(J-A)} = T_R(max)/P(max)$$

The heatsink for the LP2952 and LP2953 is made using the PC board copper. The heat is conducted from the die, through the lead frame (inside the part), and out the pins which are soldered to the PC board. The pins used for heat conduction are:

TABLE I

| IADELI  |                    |                     |  |
|---------|--------------------|---------------------|--|
| Part    | Package            | Pins                |  |
| LP2952N | 14-Pin DIP         | 3, 4, 5, 10, 11, 12 |  |
| LP2953N | 16-Pin DIP         | 4, 5, 12, 13        |  |
| LP2952M | 16-Pin Surface Mt. | 1, 8, 9, 16         |  |
| LP2953M | 16-Pin Surface Mt. | 1, 8, 9, 16         |  |

Figure 2 shows copper patterns which may be used to dissipate heat from the LP2952 and LP2953:



TL/H/11127-8

\*For best results, use L = 2H

\*\*14-Pin DIP is similar, refer to Table I for pins designated for heatsinking.

FIGURE 2. Copper Heatsink Patterns

Table II shows some values of junction-to-ambient thermal resistance  $(\theta_{J-A})$  for values of L and W for 1 oz. copper:

TABLE II

| IABLEII       |         |         |                         |  |
|---------------|---------|---------|-------------------------|--|
| Package       | Ĺ (in.) | H (in.) | θ <sub>J-A</sub> (°C/W) |  |
| 16-Pin DIP    | 1       | 0.5     | 70                      |  |
|               | 2       | 1       | 60                      |  |
|               | 3       | 1.5     | 58                      |  |
|               | 4       | 0.19    | 66                      |  |
|               | 6       | 0.19    | 66                      |  |
| 14-Pin DIP    | 1       | 0.5     | 65                      |  |
| ·             | 2       | 1       | 51                      |  |
|               | 3       | 1.5     | 49                      |  |
| Surface Mount | 1       | 0.5     | 83                      |  |
|               | 2       | 1       | 70                      |  |
|               | 3       | 1.5     | 67                      |  |
|               | 6       | 0.19    | 69                      |  |
|               | 4       | 0.19    | 71                      |  |
|               | 2       | 0.19    | 73                      |  |

### **Application Hints** (Continued)

#### **EXTERNAL CAPACITORS**

A 2.2  $\mu F$  (or greater) capacitor is required between the output pin and ground to assure stability. Without this capacitor, the part may oscillate. Most type of tantalum or aluminum electrolytics will work here. Film types will work, but are more expensive. Many aluminum electrolytics contain electrolytes which freeze at  $-30^{\circ} C$ , which requires the use of solid tantalums below  $-25^{\circ} C$ . The important parameters of the capacitor are an ESR of about  $5\Omega$  or less and a resonant frequency above 500 kHz (the ESR may increase by a factor of 20 or 30 as the temperature is reduced from  $25^{\circ} C$  to  $-30^{\circ} C$ ). The value of this capacitor may be increased without limit.

At lower values of output current, less output capacitance is required for stability. The capacitor can be reduced to 0.68  $\mu$ F for currents below 10 mA or 0.22  $\mu$ F for currents below 1 mA.

Programming the output for voltages below 5V runs the error amplifier at lower gains requiring *more* output capacitance for stability. For the worst-case condition of 1.23V output and 250 mA of load current, a 6.8  $\mu\text{F}$  (or larger) capacitor should be used.

A 1  $\mu$ F capacitor should be placed from the input pin to ground if there is more than 10 inches of wire between the input and the AC filter capacitor or if a battery input is used. Stray capacitance to the Feedback terminal can cause instability. This problem is most likely to appear when using high value external resistors to set the output voltage. Adding a 100 pF capacitor between the Output and Feedback pins and increasing the output capacitance to 6.8  $\mu$ F (or greater) will cure the problem.

#### MINIMUM LOAD

When setting the output voltage using an external resistive divider, a minimum current of 1  $\mu$ A is recommended through the resistors to provide a minimum load.

It should be noted that a minimum load current is specified in several of the electrical characteristic test conditions, so this value must be used to obtain correlation on these tested limits.

#### PROGRAMMING THE OUTPUT VOLTAGE

The regulator may be pin-strapped for 5V operation using its internal resistive divider by tying the Output and Sense pins together and also tying the Feedback and 5V Tap pins together.

Alternatively, it may be programmed for any voltage between the 1.23V reference and the 30V maximum rating using an external pair of resistors (see *Figure 3*). The complete equation for the output voltage is:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right) + (I_{FB} \times R1)$$

where V<sub>REF</sub> is the 1.23V reference and I<sub>FB</sub> is the Feedback pin bias current (-20 nA typical). The minimum recommended load current of 1  $\mu$ A sets an upper limit of 1.2 M $\Omega$  on the value of R2 in cases where the regulator must work with no load (see **MINIMUM LOAD**). I<sub>FB</sub> will produce a typical 2% error in V<sub>OUT</sub> which can be eliminated at room temperature by trimming R1. For better accuracy, choosing R2 = 100 k $\Omega$  will reduce this error to 0.17% while increasing the resistor program current to 12  $\mu$ A. Since the typical quiescent current is 120  $\mu$ A, this added current is negligible.



FIGURE 3. Adjustable Regulator

\*See Application Hints

#### DROPOUT VOLTAGE

The dropout voltage of the regulator is defined as the minimum input-to-output voltage differential required for the output voltage to stay within 100 mV of the output voltage measured with a 1V differential. The dropout voltage is independent of the programmed output voltage.

#### DROPOUT DETECTION COMPARATOR

This comparator produces a logic "LOW" whenever the output falls out of regulation by more than about 5%. This figure results from the comparator's built-in offset of 60 mV divided by the 1.23V reference (refer to block diagrams on page 1). The 5% low trip level remains constant regardless of the programmed output voltage. An out-of-regulation condition can result from low input voltage, current limiting, or thermal limiting.

Figure 4 gives a timing diagram showing the relationship between the output voltage, the ERROR output, and input voltage as the input voltage is ramped up and down to a regulator programmed for 5V output. The ERROR signal becomes low at about 1.3V input. It goes high at about 5V input, where the output equals 4.75V. Since the dropout voltage is load dependent, the **input** voltage trip points will vary with load current. The **output** voltage trip point does not vary.

The comparator has an open-collector output which requires an external pull-up resistor. This resistor may be connected to the regulator output or some other supply voltage. Using the regulator output prevents an invalid "HIGH" on the comparator output which occurs if it is pulled up to an external voltage while the regulator input voltage is reduced below 1.3V. In selecting a value for the pull-up resistor, note that while the output can sink 400  $\mu\text{A}$ , this current adds to battery drain. Suggested values range from 100 k $\Omega$  to 1 M $\Omega$ . This resistor is not required if the output is unused.

When  $V_{IN} \leq 1.3V$ , the error flag pin becomes a high impedance, allowing the error flag voltage to rise to its pull-up voltage. Using  $V_{OUT}$  as the pull-up voltage (rather than an external 5V source) will keep the error flag voltage below 1.2V (typical) in this condition. The user may wish to divide down the error flag voltage using equal-value resistors (10 k $\Omega$  suggested) to ensure a low-level logic signal during any fault condition, while still allowing a valid high logic level during normal operation.

<sup>\*\*</sup>Drive with TTL-low to shut down

### **Application Hints** (Continued)



#### FIGURE 4. ERROR Output Timing

\*In shutdown mode, ERROR will go high if it has been pulled up to an external supply. To avoid this invalid response, pull up to regulator output.

\*\*Exact value depends on dropout voltage. (See Application Hints)

#### **OUTPUT ISOLATION**

The regulator output can be left connected to an active voltage source (such as a battery) with the regulator input power shut off, as long as the regulator ground pin is connected to ground. If the ground pin is left floating, damage to the regulator can occur if the output is pulled up by an external voltage source.

#### **REDUCING OUTPUT NOISE**

In reference applications it may be advantageous to reduce the AC noise present on the output. One method is to reduce regulator bandwidth by increasing output capacitance. This is relatively inefficient, since large increases in capacitance are required to get significant improvement.

Noise can be reduced more effectively by a bypass capacitor placed across R1 (refer to Figure 3). The formula for selecting the capacitor to be used is:

$$C_{B} = \frac{1}{2\pi R1 \times 20 Hz}$$

This gives a value of about 0.1  $\mu$ F. When this is used, the output capacitor must be 6.8  $\mu$ F (or greater) to maintain stability. The 0.1  $\mu$ F capacitor reduces the high frequency gain of the circuit to unity, lowering the output noise from 260  $\mu$ V to 80  $\mu$ V using a 10 Hz to 100 kHz bandwidth. Also, noise is no longer proportional to the output voltage, so improvements are more pronounced at high output voltages.

#### **AUXILIARY COMPARATOR (LP2953 only)**

The LP2953 contains an auxiliary comparator whose inverting input is connected to the 1.23V reference. The auxiliary comparator has an open-collector output whose electrical characteristics are similar to the dropout detection comparator. The non-inverting input and output are brought out for external connections.

#### **SHUTDOWN INPUT**

When the operating junction temperature is between  $-40^{\circ}$ C and  $+125^{\circ}$ C, the shutdown input may be left open (floating) for normal regulator operation (regulator output ON).

Operation at junction temperatures above the 125°C maximum (which is **not recommended**) has shown that leaving the shutdown pin open may cause the part to turn ON and OFF. This occurs when internal leakage current activates the shutdown pin, causing the output to go OFF. This

reduces power dissipation, which results in die cooling. This allows the part to turn back ON, and the cycle starts over. If the part is operated above 125°C, the shutdown pin must be connected to the regulator input voltage through a pullup resistor to assure that the regulator remains ON. This resistor is not required for operation between -40°C and + 125°C, but can be used without affecting performance.

### **Pinout Drawings**





### **Ordering Information**

#### I D2052

| LF2952       |                                     |             |                       |  |  |
|--------------|-------------------------------------|-------------|-----------------------|--|--|
| Order Number | Temp. Range<br>(T <sub>J</sub> ) °C | Package     | NSC Drawing<br>Number |  |  |
| LP2952IN     | -40 to +125                         | 14-Pin      | N14A                  |  |  |
| LP2952AIN    | -4010 1 125                         | Molded DIP  | NITA                  |  |  |
| LP2952IM     | -40 to +125                         | 16-Pin      | M16A                  |  |  |
| LP2952AIM    | -40 to + 125                        | Surface Mt. | IVITOA                |  |  |

#### LP2953

| Order Number          | Temp. Range<br>(T <sub>J</sub> ) °C | Package               | NSC Drawing<br>Number |
|-----------------------|-------------------------------------|-----------------------|-----------------------|
| LP2953IN<br>LP2953AIN | -40 to +125                         | 16-Pin<br>Molded DIP  | N16A                  |
| LP2953IM<br>LP2953AIM | -40 to +125                         | 16-Pin<br>Surface Mt. | M16A                  |

### **Typical Applications**

### **Basic 5V Regulator** V<sub>OUT</sub> **5V OUT** SENSE LP2952/ LP2953 μF GND TL/H/11127-15

#### 5V Current Limiter with Load Fault Indicator



TL/H/11127-16

- \*Output voltage equals + VIN minum dropout voltage, which varies with output current. Current limits at a maximum of 380 mA (typical).
- \*\*Select R1 so that the comparator input voltage is 1,23V at the output voltage which corresponds to the desired fault current value.

#### Low T.C. Current Sink



#### 5V Regulator with Error Flags for LOW BATTERY and OUT OF REGULATION



TL/H/11127-18

\*Connect to Logic or  $\mu P$  control inputs.

LOW BATT flag warns the user that the battery has discharged down to about 5.8V, giving the user time to recharge the battery or power down some hardware with high power requirements. The output is still in regulation at

OUT OF REGULATION flag indicates when the battery is almost completely discharged, and can be used to initiate a power-down sequence.

#### 5V Battery Powered Supply with Backup and Low Battery Flag



### 5V Regulator with Timed Power-On Reset



#### **Timing Diagram for Timed Power-On Reset**



## 5V Regulator with Snap-On/Snap-Off Feature and Hysteresis



\*Turns ON at V<sub>IN</sub> = 5.87V Turns OFF at V<sub>IN</sub> = 5.64V (for component values shown)

# 5V Regulator with Error Flags for LOW BATTERY and OUT OF REGULATION with SNAP-ON/SNAP-OFF Output



TL/H/11127-23

\*Connect to Logic or µP control inputs.

OUTPUT has SNAP-ON/SNAP-OFF feature.

LOW BATT flag warns the user that the battery has discharged down to about 5.8V, giving the user time to recharge the battery or shut down hardware with high power requirements. The output is still in regulation at this time.

OUT OF REGULATION flag goes low if the output goes below about 4.7V, which could occur from a load fault.

OUTPUT has SNAP-ON/SNAP-OFF feature. Regulator snaps ON at about 5.7V input, and OFF at about 5.6V.

#### 5V Regulator with Timed Power-On Reset, Snap-On/Snap-Off Feature and Hysteresis





Td = (0.28) RC = 28 ms for components shown.



### LM78S40 Universal Switching Regulator Subsystem

### **General Description**

The LM78S40 is a monolithic regulator subsystem consisting of all the active building blocks necessary for switching regulator systems. The device consists of a temperature compensated voltage reference, a duty-cycle controllable oscillator with an active current limit circuit, an error amplifier, high current, high voltage output switch, a power diode and an uncommitted operational amplifier. The device can drive external NPN or PNP transistors when currents in excess of 1.5A or voltages in excess of 40V are required. The device can be used for step-down, step-up or inverting switching regulators as well as for series pass regulators. It features wide supply voltage range, low standby power dissipation, high efficiency and low drift. It is useful for any stand-alone, low part count switching system and works extremely well in battery operated systems.

#### **Features**

- Step-up, step-down or inverting switching regulators
- Output adjustable from 1.25V to 40V
- Peak currents to 1.5A without external transistors
- Operation from 2.5V to 40V input
- Low standby current drain
- 80 dB line and load regulation
- High gain, high current, independent op amp
- Pulse width modulation with no double pulsing

### **Block and Connection Diagrams**



### 

### **Ordering Information**

|   | Device<br>Code | Package<br>Code | Package<br>Description |
|---|----------------|-----------------|------------------------|
| ř | LM78S40J       | J16A            | Ceramic DIP            |
| i | LM78S40N       | · N16A          | Molded DIP             |
|   | LM78S40CJ      | J16A            | Ceramic DIP            |
|   | LM78S40CN      | N16A            | Molded DIP             |

### **Absolute Maximum Ratings**

| If Military/Aerospace specified devices a please contact the National Semicond Office/Distributors for availability and spec | uctor Sales                                | Common Mode Input Range<br>(Comparator and Op Amp)                                  | -0.3 to V+                         |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------|
| Storage Temperature Range Ceramic DIP -65°                                                                                   | C to +175°C<br>C to +150°C                 | Differential Input Voltage<br>(Note 3)<br>Output Short Circuit<br>Duration (Op Amp) | ±30V<br>Continuous                 |
| Industrial (LM78S40N) -40°                                                                                                   | C to +125°C<br>C to +125°C<br>0°C to +70°C | Current from V <sub>REF</sub> Voltage from Switch Collectors to GND                 | 10 mA<br>40V                       |
| Lead Temperature Ceramic DIP (Soldering, 60 sec.) Molded DIP (Soldering, 10 sec.)                                            | 300°C<br>265°C                             | Voltage from Switch Emitters to GND Voltage from Switch                             | 40V                                |
| Internal Power Dissipation (Notes 1, 2)<br>16L-Ceramic DIP<br>16L-Molded DIP                                                 | 1.50W<br>1.04W                             | Collectors to Emitter Voltage from Power Diode to GND Reverse Power Diode Voltage   | 40V<br>40V<br>40V                  |
| Input Voltage from $V_{IN}$ to GND Input Voltage from $V^+$ (Op Amp) to GND                                                  | 40V<br>40V                                 | Current through Power Switch<br>Current through Power Diode<br>ESD Susceptibility   | 1.5A<br>1.5A<br>(to be determined) |

### LM78S40

Electrical Characteristics  $T_A = \text{Operating temperature range, } V_{IN} = \frac{5.0 \text{V}, \text{V}^+ (\text{Op Amp})}{5.0 \text{V}, \text{V}^+ (\text{Op Amp})} = \frac{5.0 \text{V}, \text{unless otherwise specified}}{5.0 \text{V}}$ 

| Symbol                            | Parameter                            | Conditions                                                                                                                                                                                                                                   | Min   | Тур   | Max   | Units |
|-----------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| GENERAL                           | CHARACTERISTICS                      |                                                                                                                                                                                                                                              | e 1.5 |       |       |       |
| Icc                               | Supply Current                       | V <sub>IN</sub> = 5.0V                                                                                                                                                                                                                       |       | 1.8   | 3.5   | mA    |
|                                   | (Op Amp Disconnected)                | V <sub>IN</sub> = 40V                                                                                                                                                                                                                        |       | 2.3   | 5.0   | mA    |
| lcc -                             | Supply Current                       | V <sub>IN</sub> = 5.0V                                                                                                                                                                                                                       |       |       | 4.0   | mA    |
|                                   | (Op Amp Connected)                   | V <sub>IN</sub> = 40V                                                                                                                                                                                                                        |       |       | 5.5   | mA    |
| REFEREN                           | ICE SECTION                          |                                                                                                                                                                                                                                              |       |       |       |       |
| V <sub>REF</sub>                  | Reference Voltage                    | $\begin{split} I_{REF} = 1.0 \text{ mA} & \text{Extend} -55^{\circ}\text{C} < T_{A} < +125^{\circ}\text{C}, \\ \text{Comm} \ 0 < T_{A} < +70^{\circ}\text{C}, \\ \text{Indus} -40^{\circ}\text{C} < T_{A} < +85^{\circ}\text{C} \end{split}$ | 1.180 | 1.245 | 1.310 | · V   |
| V <sub>R LINE</sub>               | Reference Voltage<br>Line Regulation | $V_{IN} = 3.0V \text{ to } V_{IN} = 40V,$<br>$I_{REF} = 1.0 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                                                                                            |       | 0.04  | 0.2   | mV/V  |
| V <sub>R</sub> LOAD               | Reference Voltage<br>Load Regulation | $I_{REF} = 1.0$ mA to $I_{REF} = 10$ mA,<br>$T_A = 25$ °C                                                                                                                                                                                    |       | 0.2   | 0.5   | mV/m/ |
| OSCILLA                           | TOR SECTION                          |                                                                                                                                                                                                                                              |       |       |       |       |
| ICHG                              | Charging Current                     | $V_{IN} = 5.0V, T_A = 25^{\circ}C$                                                                                                                                                                                                           | 20    |       | 50    | μΑ    |
| I <sub>CHG</sub>                  | Charging Current                     | $V_{IN} = 40V, T_A = 25^{\circ}C$                                                                                                                                                                                                            | 20    |       | 70    | μΑ    |
| IDISCHG                           | Discharge Current                    | $V_{IN} = 5.0V, T_A = 25^{\circ}C$                                                                                                                                                                                                           | 150   |       | 250   | μΑ    |
| IDISCHG                           | Discharge Current                    | $V_{IN} = 40V, T_A = 25^{\circ}C$                                                                                                                                                                                                            |       |       | 350   | μΑ    |
| Vosc                              | Oscillator Voltage Swing             | $V_{IN} = 5.0V, T_A = 25^{\circ}C$                                                                                                                                                                                                           |       | 0.5   |       | . V   |
| t <sub>on</sub> /t <sub>off</sub> | Ratio of Charge/<br>Discharge Time   |                                                                                                                                                                                                                                              |       | 6.0   |       | μs/μs |

### LM78S40

**Electrical Characteristics** (Continued)  $T_A = \text{Operating Temperature Range, } V_{IN} = 5.0V, V^+(\text{Op Amp}) = 5.0V, \text{ unless otherwise specified}$ 

| Symbol             | Parameter                      | Conditions                                                                                                              | Min                  | Тур  | Max                 | Units |
|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|-------|
| CURRE              | NT LIMIT SECTION               |                                                                                                                         |                      |      |                     |       |
| V <sub>CLS</sub>   | Current Limit Sense Voltage    | T <sub>A</sub> = 25°C                                                                                                   | 250                  |      | 350                 | m∨    |
| OUTPU              | T SWITCH SECTION               |                                                                                                                         |                      |      |                     |       |
| V <sub>SAT 1</sub> | Output Saturation Voltage 1    | I <sub>SW</sub> = 1.0A (Figure 1)                                                                                       |                      | 1.1  | 1.3                 | ٧     |
| V <sub>SAT 2</sub> | Output Saturation Voltage 2    | I <sub>SW</sub> = 1.0A (Figure 2)                                                                                       |                      | 0.45 | 0.7                 | V     |
| h <sub>FE</sub>    | Output Transistor Current Gain | I <sub>C</sub> = 1.0A, V <sub>CE</sub> = 5.0V, T <sub>A</sub> = 25°C                                                    |                      | 70   |                     |       |
| IL                 | Output Leakage Current         | V <sub>O</sub> = 40V, T <sub>A</sub> = 25°C                                                                             |                      | 10   |                     | nA    |
| POWER              | DIODE                          |                                                                                                                         |                      |      |                     |       |
| $V_{FD}$           | Forward Voltage Drop           | I <sub>D</sub> = 1.0A                                                                                                   |                      | 1.25 | 1.5                 | ٧     |
| I <sub>DR</sub>    | Diode Leakage Current          | V <sub>D</sub> = 40V, T <sub>A</sub> = 25°C                                                                             |                      | 10   |                     | nA    |
| COMPA              | RATOR                          |                                                                                                                         |                      |      |                     |       |
| V <sub>IO</sub>    | Input Offset Voltage           | V <sub>CM</sub> = V <sub>REF</sub>                                                                                      |                      | 1.5  | 15                  | mV    |
| I <sub>IB</sub>    | Input Bias Current             | V <sub>CM</sub> = V <sub>REF</sub>                                                                                      |                      | 35   | 200                 | nΑ    |
| lo_                | Input Offset Current           | V <sub>CM</sub> = V <sub>REF</sub>                                                                                      |                      | 5.0  | 75                  | nA    |
| V <sub>CM</sub>    | Common Mode Voltage Range      | T <sub>A</sub> = 25°C                                                                                                   | 0                    |      | V <sub>IN</sub> -2  | V     |
| PSRR               | Power Supply Rejection Ratio   | $V_{IN} = 3.0V \text{ to } 40V, T_A = 25^{\circ}C$                                                                      | 70                   | 96   |                     | dB    |
| OPERA'             | TIONAL AMPLIFIER               |                                                                                                                         |                      |      |                     |       |
| V <sub>IO</sub>    | Input Offset Voltage           | V <sub>CM</sub> = 2.5V                                                                                                  |                      | 4.0  | 15                  | mV    |
| I <sub>IB</sub>    | Input Bias Current             | V <sub>CM</sub> = 2.5V                                                                                                  |                      | 30   | 200                 | nA    |
| 110                | Input Offset Current           | V <sub>CM</sub> = 2.5V                                                                                                  | -                    | 5.0  | 75                  | nA    |
| Avs+               | Voltage Gain+                  | $R_L = 2.0 \text{ k}\Omega \text{ to GND;}$<br>$V_O = 1.0 \text{V to 2.5 V}, T_A = 25 ^{\circ}\text{C}$                 | 25                   | 250  |                     | V/m\  |
| A <sub>VS</sub> -  | Voltage Gain -                 | $R_L = 2.0 \text{ k}\Omega \text{ to V}^+ \text{ (Op Amp)}$<br>$V_O = 1.0 \text{V to 2.5 V}, T_A = 25 ^{\circ}\text{C}$ | 25                   | 250  |                     | V/m\  |
| V <sub>CM</sub>    | Common Mode Voltage Range      | T <sub>A</sub> = 25°C                                                                                                   | . 0                  |      | V <sub>CC</sub> - 2 | V     |
| CMR                | Common Mode Rejection          | $V_{CM} = 0V \text{ to } 3.0V, T_A = 25^{\circ}C$                                                                       | 76                   | 100  |                     | dB    |
| PSRR               | Power Supply Rejection Ratio   | $V^+$ (Op Amp) = 3.0V to 40V, $T_A = 25^{\circ}C$                                                                       | 76                   | 100  |                     | dB    |
| lo+                | Output Source Current          | T <sub>A</sub> = 25°C                                                                                                   | 75                   | 150  |                     | mA    |
| 10-                | Output Sink Current            | T <sub>A</sub> = 25°C                                                                                                   | 10                   | 35   |                     | mA    |
| SR                 | Slew Rate                      | T <sub>A</sub> = 25°C                                                                                                   |                      | 0.6  |                     | V/μ:  |
| V <sub>OL</sub>    | Output Voltage LOW             | $I_L = -5.0 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                       |                      |      | 1.0                 | ٧     |
| V <sub>OH</sub>    | Output Voltage High            | $I_L = 50 \text{ mA}, T_A = 25^{\circ}\text{C}$                                                                         | V + (Op<br>Amp) - 3V |      |                     | ٧     |

Note 1: T<sub>J Max</sub> = 150°C for the Molded DIP, and 175°C for the Ceramic DIP.

Note 2: Ratings apply to ambient temperature at 25°C. Above this temperature, derate the 16L-Ceramic DIP at 10 mW/°C, and the 16L-Molded DIP at 8.3 mW/°C.

Note 3: For supply voltages less than 30V, the absolute maximum voltage is equal to the supply voltage.

### **Typical Performance Characteristics**



TL/H/10057-6



TL/H/10057-7



TL/H/10057-8



TL/H/10057-9

### **Design Formulas**

| <u>~</u>                                  |                                                                               |                                                           |                                                           |       |
|-------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-------|
| Characteristic                            | Step-Down                                                                     | Step-Up                                                   | Inverting                                                 | Units |
| t <sub>on</sub><br>t <sub>off</sub>       | $\frac{V_{O} + V_{D}}{V_{I} - V_{SAT} - V_{O}}$                               | $\frac{V_{O} + V_{D} - V_{I}}{V_{I} - V_{SAT}}$           | $\frac{ V_{O}  + V_{D}}{V_{I} - V_{SAT}}$                 | •     |
| (t <sub>on</sub> + t <sub>off</sub> ) Max | 1<br>f <sub>Min</sub>                                                         | 1<br>f <sub>Min</sub>                                     | 1<br>f <sub>MIN</sub>                                     | μs    |
| СТ                                        | $4 \times 10^{-5}  t_{on}$                                                    | $4 \times 10^{-5}  t_{on}$                                | $4 \times 10^{-5}  t_{on}$                                | μF    |
| I <sub>pk</sub>                           | 2 I <sub>O Max</sub>                                                          | 2 l <sub>O Max</sub> • $\frac{t_{on} + t_{off}}{t_{off}}$ | 2 I <sub>O Max</sub> • $\frac{t_{on} + t_{off}}{t_{off}}$ | Α     |
| L <sub>Min</sub>                          | $\left(\frac{V_{I}-V_{SAT}-V_{O}}{I_{pk}}\right)t_{on Max}$                   | $\left(\frac{V_{I} - V_{SAT}}{I_{pk}}\right) t_{on Max}$  | $\left(\frac{V_{I} - V_{SAT}}{I_{pk}}\right) t_{on Max}$  | μН    |
| R <sub>SC</sub>                           | 0.33/l <sub>pk</sub>                                                          | 0.33/l <sub>pk</sub>                                      | 0.33/l <sub>pk</sub>                                      | Ω     |
| CO                                        | I <sub>pk</sub> (t <sub>on</sub> + t <sub>off)</sub><br>8 V <sub>ripple</sub> | $\approx \frac{I_{O}}{V_{ripple}} \bullet t_{on}$         | $\approx \frac{I_{O}}{V_{ripple}} \bullet t_{on}$         | μF    |

Note:  $V_{SAT} = Saturation voltage of the switching element.$ 

V<sub>D</sub> = Forward voltage of the flyback diode.

### **Functional Description**

#### SWITCHING FREQUENCY CONTROL

The LM78S40 is a variable frequency, variable duty cycle device. The initial switching frequency is set by the timing capacitor. (Oscillator frequency is set by a single external capacitor and may be varied over a range of 100 Hz to 100 kHz). The initial duty cycle is 6:1. This switching frequency and duty cycle can be modified by two mechanisms—the current limit circuitry (I<sub>pk sense</sub>) and the comparator.

The comparator modifies the OFF time. When the output voltage is correct, the comparator output is in the HIGH state and has no effect on the circuit operation. If the output voltage is too high then the comparator output goes LOW. In the LOW state the comparator inhibits the turn-on of the output stage switching transistors. As long as the comparator is LOW the system is in OFF time. As the output current rises the OFF time decreases. As the output current nears its maximum the OFF time approaches its minimum value. The comparator can inhibit several ON cycles, one ON cycle or any portion of an ON cycle. Once the ON cycle has begun the comparator cannot inhibit until the beginning of the next ON cycle.

The current limit modifies the ON time. The current limit is activated when a 300 mV potential appears between lead 13 ( $V_{\rm CC}$ ) and lead 14 ( $I_{\rm pk}$ ). This potential is intended to result when designed for peak current flows through RSC. When the peak current is reached the current limit is turned on. The current limit circuitry provides for a quick end to ON time and the immediate start of OFF time.

Generally the oscillator is free running but the current limit action tends to reset the timing cycle.

Increasing load results in more current limited ON time and less OFF time. The switching frequency increases with load current.

### USING THE INTERNAL REFERENCE, DIODE, AND SWITCH

The internal 1.245V reference (pin 8) must be bypassed, with 0.1  $\mu$ F directly to the ground pin (pin 11) of the LM78S40, to assure its stability.

 $V_{FD}$  is the forward voltage drop across the internal power diode. It is listed on the data sheet as 1.25V typical, 1.5V maximum. If an external diode is used, then its own forward voltage drop must be used for  $V_{FD}$ .

V<sub>SAT</sub> is the voltage across the switch element (output transistors Q1 and Q2) when the switch is closed or ON. This is listed on the data sheet as Output Saturation Voltage.

"Output saturation voltage 1" is defined as the switching element voltage for Q2 and Q1 in the Darlington configuration with collectors tied together. This applies to Figure 1, the step down mode.

"Output saturation voltage 2" is the switching element voltage for Q1 only when used as a transistor switch. This applies to *Figure 2*, the step up mode.

For the inverting mode, *Figure 3*, the saturation voltage of the external transistor should be used for V<sub>SAT</sub>.

### **Typical Applications**



FIGURE 1. Typical Step-Down Regulator and Operational Performance (T<sub>A</sub> = 25°C)

| Characteristic     | Condition                                          | Typical<br>Value |
|--------------------|----------------------------------------------------|------------------|
| Output Voltage     | I <sub>O</sub> = 200 mA                            | 10V              |
| Line Regulation    | $20V \le V_{\parallel} \le 30V$                    | 1.5 mV           |
| Load Regulation    | 5.0 mA ≤ I <sub>O</sub><br>I <sub>O</sub> ≤ 300 mA | 3.0 mV           |
| Max Output Current | V <sub>O</sub> = 9.5V                              | 500 mA           |
| Output Ripple      | I <sub>O</sub> = 200 mA                            | 50 mV            |
| Efficiency         | I <sub>O</sub> = 200 mA                            | 74%              |
| Standby Current    | I <sub>O</sub> = 200 mA                            | 2.8 mA           |

Note A: For  $I_O \ge 200$  mA use external diode to limit on-chip power dissipation.



FIGURE 2. Typical Step-Up Regulator and Operational Performance (T<sub>A</sub> = 25°C)

| Characteristic     | Condition                                          | Typical<br>Value |
|--------------------|----------------------------------------------------|------------------|
| Output Voltage     | I <sub>O</sub> = 50 mA                             | 25V              |
| Line Regulation    | 5.0V ≤ V <sub>I</sub> ≤ 15V                        | 4.0 mV           |
| Load Regulation    | 5.0 mA ≤ I <sub>O</sub><br>I <sub>O</sub> ≤ 100 mA | 2.0 mV           |
| Max Output Current | V <sub>O</sub> = 23.75V                            | 160 mA           |
| Output Ripple      | I <sub>O</sub> = 50 mA                             | 30 mV            |
| Efficiency         | I <sub>O</sub> = 50 mA                             | 79%              |
| Standby Current    | I <sub>O</sub> = 50 mA                             | 2.6 mA           |



FIGURE 3. Typical Inverting Regulator and Operational Performance (T<sub>A</sub> = 25°C)

| Characteristic     | Condition                                          | Typical<br>Value |
|--------------------|----------------------------------------------------|------------------|
| Output Voltage     | I <sub>O</sub> = 100 mA                            | 15V              |
| Line Regulation    | 8.0V ≤ V <sub>I</sub> ≤ 18V                        | 5.0 mV           |
| Load Regulation    | 5.0 mA ≤ I <sub>O</sub><br>I <sub>O</sub> ≤ 150 mA | 3.0 mV           |
| Max Output Current | V <sub>O</sub> = 14.25V                            | 160 mA           |
| Output Ripple ;    | I <sub>O</sub> = 100 mA                            | 20 mV            |
| Efficiency         | I <sub>O</sub> = 100 mA                            | 70%              |
| Standby Current    | I <sub>O</sub> = 100 mA                            | 2.3 mA           |

TL/H/10057-10



FIGURE 4. Pulse Width Modulated Step-Down Regulator (f $_{
m OSC} = 20~{\rm kHz}$ )



### **LMC7660 Switched Capacitor Voltage Converter**

### **General Description**

The LMC7660 is a CMOS voltage converter capable of converting a positive voltage in the range of  $\pm 1.5$ V to  $\pm 10$ V to the corresponding negative voltage of  $\pm 1.5$ V to  $\pm 10$ V. The LMC7660 is a pin-for-pin replacement for the industry-standard 7660. The converter features: operation over full temperature and voltage range without need for an external diode, low quiescent current, and high power efficiency.

The LMC7660 uses its built-in oscillator to switch 4 power MOS switches and charge two inexpensive electrolytic capacitors.

#### **Features**

- Operation over full temperature and voltage range without an external diode
- Low supply current, 200 µA max
- Pin-for-pin replacement for the 7660
- Wide operating range 1.5V to 10V
- 97% Voltage Conversion Efficiency
- 95% Power Conversion Efficiency
- Easy to use, only 2 external components
- Extended temperature range

### **Block Diagram**



TL/H/9136-1

### **Pin Configuration**



### **Ordering Information**

LMC7660MJ  $-55^{\circ}$ C  $\leq T_{A} \leq +125^{\circ}$ C LMC7660IN  $-40^{\circ}$ C  $\leq T_{A} \leq +85^{\circ}$ C

TL/H/9136-2

### **Absolute Maximum Ratings** (Note 1)

| please contact the      | specified devices are required,<br>National Semiconductor Sales<br>availability and specifications. |
|-------------------------|-----------------------------------------------------------------------------------------------------|
| Supply Voltage          | 10.5V                                                                                               |
| Input Voltage on Pin 6, | 7                                                                                                   |
| (Note 2)                | $-0.3V$ to $(V^+ + 0.3V)$                                                                           |

(Note 2) -0.3V to  $(V^+ + 0.3V)$ for  $V^+ < 5.5V$  $(V^+ - 5.5V)$  to  $(V^+ +$ 

 $(V^+ - 5.5V)$  to  $(V^+ + 0.3V)$ for  $V^+ > 5.5V$ 

Current into Pin 6 (Note 2)

Output Short Circuit Duration
(V+ ≤ 5.5V)

20 μΑ

Continuous

|                                  | Pack      | и<br>N<br>1.4W |  |
|----------------------------------|-----------|----------------|--|
|                                  | J         | N              |  |
| Power Dissipation (Note 3)       | 0.9W      | 1.4W           |  |
| T <sub>j</sub> Max (Note 3)      | 150°C     | 150°C          |  |
| $\theta_{ja}$ (Note 3)           | 140°C/W   | 90°C/W         |  |
| Storage Temp. Range              | -65°C ≤ T | ≤ 150°C        |  |
| Lead Temp.<br>(Soldering, 5 sec) | 260°C     | 260°C          |  |
| ESD Tolerance (Note 8)           |           | ±2000V         |  |

### **Electrical Characteristics** (Note 4)

|                    |                                       |                                                                              |            | LMC7660MJ                   | LMC                         |                             |                 |
|--------------------|---------------------------------------|------------------------------------------------------------------------------|------------|-----------------------------|-----------------------------|-----------------------------|-----------------|
| Symbol             | Parameter                             | Conditions                                                                   | Тур        | Tested<br>Limit<br>(Note 5) | Tested<br>Limit<br>(Note 5) | Design<br>Limit<br>(Note 6) | Units<br>Limits |
| ls                 | Supply Current                        | R <sub>L</sub> = ∞                                                           | 120        | 200<br><b>400</b>           | 200                         | 400                         | μA<br>max       |
| V <sup>+</sup> H   | Supply Voltage<br>Range High (Note 7) | R <sub>L</sub> = 10 kΩ, Pin 6 Open<br>Voltage Efficiency ≥ 90%               | 3 to 10    | 3 to 10                     | 3 to 10                     | 3 to 10                     | v               |
| V+L                | Supply Voltage<br>Range Low           | $R_L = 10 \text{ k}\Omega$ , Pin 6 to Gnd.<br>Voltage Efficiency $\geq 90\%$ | 1.5 to 3.5 | 1.5 to 3.5                  | 1.5 to 3.5                  | 1.5 to 3.5                  | ٧               |
| Rout               | Output Source<br>Resistance           | I <sub>L</sub> = 20 mA                                                       | 55         | 100<br><b>150</b>           | 100                         | 120                         | Ω<br>max        |
|                    |                                       | $V = 2V$ , $I_L = 3$ mA<br>Pin 6 Short to Gnd.                               | 110        | 200<br><b>300</b>           | 200                         | 300                         | Ω<br>max        |
| Fosc               | Oscillator<br>Frequency               |                                                                              | 10         | İ                           |                             |                             | kHz             |
| Peff               | Power Efficiency                      | $R_L = 5 k\Omega$                                                            | 97         | 95<br><b>90</b>             | 95                          | 90                          | %<br>min        |
| V <sub>o eff</sub> | Voltage Conversion<br>Efficiency      | R <sub>L</sub> = ∞                                                           | 99.9       | 97<br><b>95</b>             | 97                          | 95                          | %<br>min        |
| losc               | Oscillator Sink or<br>Source Current  | Pin 7 = Gnd. or V+                                                           | 3          |                             |                             |                             | μΑ              |

Note 1: Absolute Maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions. See Note 4 for conditions.

Note 2: Connecting any input terminal to voltages greater than V+or less than ground may cause destructive latchup. It is recommended that no inputs from sources operating from external supplies be applied prior to "power-up" of the LMC7660.

Note 3: For operation at elevated temperature, these devices must be derated based on a thermal resistance of  $\theta_{ia}$  and  $T_{ij}$  max,  $T_{ij} = T_{ij} + \theta_{ij}$  Pp.

Note 4: Boldface numbers apply at temperature extremes. All other numbers apply at T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, C<sub>osc</sub> = 0, and apply for the LMC7660 unless otherwise specified. Test circuit is shown in *Figure 1*.

Note 5: Guaranteed and 100% production tested.

Note 6: Guaranteed over the operating temperature range (but not 100% tested). These limits are not used to calculate outgoing quality levels.

Note 7: The LMC7660 can operate without an external diode over the full temperature and voltage range. The LMC7660 can also be used with the external diode Dx, when replacing previous 7660 designs.

Note 8: The test circuit consists of the human body model of 100 pF in series with 1500 $\Omega$ .



FIGURE 1. LMC7660 Test Circuit

TL/H/9136-5

### **Typical Performance Characteristics**



















#### CIRCUIT DESCRIPTION

The LMC7660 contains four large CMOS switches which are switched in a sequence to provide supply inversion Vout = -Vin. Energy transfer and storage are provided by two inexpensive electrolytic capacitors. Figure 2 shows how the LMC7660 can be used to generate -V+ from V+. When switches S1 and S3 are closed, Cp charges to the supply voltage V+. During this time interval, switches S2 and S4 are open. After Cp charges to V+, S1 and S3 are opened, S2 and S4 are then closed. By connecting S2 to ground, Cp develops a voltage -V+/2 on Cr. After a number of cycles  $C_r$  will be pumped to exactly  $-V^+$ . This transfer will be exact assuming no load on Cr, and no loss in the switches. In the circuit of Figure 2, S1 is a P-channel device and S2, S3, and S4 are N-channel devices. Because the output is biased below ground, it is important that the p- wells of S3 and S4 never become forward biased with respect to either their sources or drains. A substrate logic circuit guarantees that these p- wells are always held at the proper voltage. Under all conditions S4 p well must be at the lowest potential in the circuit. To switch off S4, a level translator generates V<sub>GS4</sub> = 0V, and this is accomplished by biasing the level translator from the S4 p- well.

An internal RC oscillator and  $\div$  2 circuit provide timing signals to the level translator. The built-in regulator biases the oscillator and divider to reduce power dissipation on high supply voltage. The regulator becomes active at about V+= 6.5V. Low voltage operation can be improved if the LV pin is shorted to ground for V+  $\le$  3.5V. For V+  $\ge$  3.5V, the LV pin must be left open to prevent damage to the part.

#### **POWER EFFICIENCY AND RIPPLE**

It is theoretically possible to approach 100% efficiency if the following conditions are met:

- 1) The drive circuitry consumes little power.
- 2) The power switches are matched and have low Ron-
- The impedance of the reservoir and pump capacitors are negligibly small at the pumping frequency.

The LMC7660 closely approaches 1 and 2 above. By using a large pump capacitor  $\mathbf{C}_p$ , the charge removed while supplying the reservoir capacitor is small compared to  $\mathbf{C}_p$ 's total charge. Small removed charge means small changes in the pump capacitor voltage, and thus small energy loss and high efficiency. The energy loss by  $\mathbf{C}_p$  is:

$$E = \frac{1}{2}C_p (V1^2 - V2^2)$$

By using a large reservoir capacitor, the output ripple can be reduced to an acceptable level. For example, if the load current is 5 mA and the accepted ripple is 200 mV, then the reservoir capacitor can omit approximately be calculated from:

$$Is = C_r \frac{dv}{dt}$$

$$\sim C_{r} \times \frac{\text{V}_{\text{ripple p-p}}}{\text{4/F}_{\text{OSC}}} \qquad C_{r} = \frac{\text{0.5 mA}}{\text{0.5V/ms}} = \text{10 } \mu\text{F}$$

#### **PRECAUTIONS**

- 1) Do not exceed the maximum supply voltage or junction temperature.
- Do not short pin 6 (LV terminal) to ground for supply voltages greater than 3.5V.
- 3) Do not short circuit the output to V+.
- 4) External electrolytic capacitors C<sub>r</sub> and C<sub>p</sub> should have their polarities connected as shown in *Figure 1*.

#### **REPLACING PREVIOUS 7660 DESIGNS**

To prevent destructive latchup, previous 7660 designs require a diode in series with the output when operated at elevated temperature or supply voltage. Although this prevented the latchup problem of these designs, it lowered the available output voltage and increased the output series resistance.

The National LMC7660 has been designed to solve the inherent latch problem. The LCM7660 can operate over the



FIGURE 2. Idealized Voltage Converter

TL/H/9136-6

entire supply voltage and temperature range without the need for an output diode. When replacing existing designs, the LMC7660 can be operated with diode Dx.

### **Typical Applications**

#### **Changing Oscillator Frequency**

It is possible to dramatically reduce the quiescent operating current of the LMC7660 by lowering the oscillator frequency. The oscillator frequency can be lowered from a nominal 10 kHz to several hundred hertz, by adding a slow-down capacitor Cosc (Figure 3). As shown in the Typical Performance Curves the supply current can be lowered to the 10  $\mu$ A range. This low current drain can be extremely useful when

used in  $\mu$ Power and battery back-up equipment. It must be understood that the lower operating frequency and supply current cause an increased impedance of  $C_r$  and  $C_p$ . The increased impedance, due to a lower switching rate, can be offset by raising  $C_r$  and  $C_p$  until ripple and load current requirements are met.

#### Synchronizing to an External Clock

Figure 4 shows an LMC7660 synchronized to an external clock. The CMOS gate overrides the internal oscillator when it is necessary to switch faster or reduce power supply interference. The external clock still passes through the  $\div 2$  circuit in the 7660, so the pumping frequency will be 1/2 the external clock frequency.



FIGURE 3. Reduce Supply Current by Lowering Oscillator Frequency



FIGURE 4. Synchronizing to an External Clock

#### **Lowering Output Impedance**

Paralleling two or more LMC7660's lowers output impedance. Each device must have it's own pumping capacitor  $C_p$ , but the reservoir capacitor  $C_r$  is shared as depicted in Figure 5. The composite output resistance is:

$$R_{out} = \frac{R_{out} \text{ of one LMC7660}}{\text{Number of devices}}$$

#### **Increasing Output Voltage**

Stacking the LMC7660s is an easy way to produce a greater negative voltage. It should be noted that the input

current required for each stage is twice the load current on that stage as shown in Figure 6A. The effective output resistance is approximately the sum of the individual  $R_{\rm out}$  values, and so only a few levels of multiplication can be used. It is possible to generate  $-15\rm V$  from  $+5\rm V$  by connecting the second 7660's pin 8 to  $+5\rm V$  instead of ground as shown in Figure 6B. Note that the second 7660 sees a full 20V and the input supply should not be increased beyond  $+5\rm V$ .



TL/H/9136-9

FIGURE 5. Lowering Output Resistance by Paralleling Devices



FIGURE 6A. Higher Voltage by Cascade

TL/H/9136-10



FIGURE 6B. Getting - 15V from +5V

TL/H/9136-11

#### Split V+ In Half

Figure 7 is one of the more interesting applications for the LMC7660. The circuit can be used as a precision voltage divider (for very light loads), alternately it is used to generate a  $\frac{1}{2}$  supply point in battery applications. In the  $\frac{1}{2}$  cycle when S1 and S3 are closed, the supply voltage divides across the capacitors in a conventional way proportional to their value. In the  $\frac{1}{2}$  cycle when S2 and S4 are closed, the capacitors switch from a series connection to a parallel connection. This forces the capacitors to have the same voltage; the charge redistributes to maintain precisely V+/2, across Cp and Cr. In this application all devices are only V+/2, and the supply voltage can be raised to 20V giving exactly 10V at  $V_{\text{out}}$ .

#### Getting Up . . . and Down

The LMC7660 can also be used as a positive voltage multiplier. This application, shown in Figure 8, requires 2 additional diodes. During the first  $1\!\!/_2$  cycle S2 charges  $C_p1$  through D1; D2 is reverse biased. In the next  $1\!\!/_2$  cycle S2 is open and S1 is closed. Since  $C_p1$  is charged to  $V^+ - V_{D1}$  and is referenced to  $V^+$  through S1, the junction of D1 and D2 is at  $V^+ + (V^+ - V_{D1})$ . D1 is reverse biased in this interval. This application uses only two of the four switches in the 7660. The other two switches can be put to use in performing a negative conversion at the same time as shown in Figure 9. In the  $1\!\!/_2$  cycle that D1 is charging  $C_p1$ ,  $C_p2$  is connected from ground to  $-V_{\text{out}}$  via S2 and S4, and  $C_72$  is storing  $C_p2$ 's charge. In the interval that S1 and S3 are closed,  $C_p1$  pumps the junction of D1 and D2 above  $V^+$ , while  $C_p2$  is refreshed from  $V^+$ .



FIGURE 7. Split V+ in Half

TL/H/9136-12



FIGURE 8. Positive Voltage Multiplier

TL/H/9136-13

### 4

### Typical Applications (Continued)



TL/H/9136-14

FIGURE 9. Combined Negative Converter and Positive Multiplier

#### Thermometer Spans 180°C

Using the combined negative and positive multiplier of Figure 10 with an LM35 it is possible to make a  $\mu Power$  thermometer that spans a 180°C temperature range. The LM35 temperature sensor has an output sensitivity of 10 mV/°C, while drawing only 50  $\mu A$  of quiescent current. In order for the LM35 to measure negative temperatures, a pull down to a negative voltage is required. Figure 10 shows a thermometer circuit for measuring temperatures from  $-55^{\circ} C$  to  $+125^{\circ} C$  and requiring only two 1.5V cells. End of battery life can be extended by replacing the up converter diodes with Schottky's.

#### Regulating - Vout

It is possible to regulate the output of the LMC7660 and still maintain  $\mu Power$  performance. This is done by enclosing

the LMC7660 in a loop with a LP2951. The circuit of Figure 11 will regulate  $V_{out}$  to -5V for  $I_L=10$  mA, and  $V_{in}=6V.$  For  $V_{in}>7V$ , the output stays in regulation up to  $I_L=25$  mA. The error flag on pin 5 of the LP2951 sets low when the regulated output at pin 4 drops by about 5%. The LP2951 can be shutdown by taking pin 3 high; the LMC7660 can be shutdown by shorting pin 7 and pin 8.

The LP2951 can be reconfigured to an adjustable type regulator, which means the LMC7660 can give a regulated output from -2.0V to -10V dependent on the resistor ratios R1 and R2, as shown in *Figure 12*,  $V_{ref} = 1.235V$ :

$$V_{out} = V_{ref} \left( 1 + \frac{R1}{R2} \right)$$



\*For lower voltage operation, use Schottky rectifiers

TL/H/9136-15

FIGURE 10.  $\mu$ Power Thermometer Spans 180°C, and Pulls Only 150  $\mu$ A



FIGURE 11. Regulated -5V with 200  $\mu$ A Standby Current

TL/H/9136-16



 $V_{\text{out}} = V_{\text{ref}} \left( 1 + \frac{H}{R2} \right)$  $V_{\text{ref}} = 1.235V$ 

\*Low voltage operation

FIGURE 12. LMC7660 and LP2951 Make a Negative Adjustable Regulator



### LM117A/LM117/LM317A/LM317 3-Terminal Adjustable Regulator

### **General Description**

The LM117 series of adjustable 3-terminal positive voltage regulators is capable of supplying in excess of 1.5A over a 1.2V to 37V output range. They are exceptionally easy to use and require only two external resistors to set the output voltage. Further, both line and load regulation are better than standard fixed regulators. Also, the LM117 is packaged in standard transistor packages which are easily mounted and handled.

In addition to higher performance than fixed regulators, the LM117 series offers full overload protection available only in IC's. Included on the chip are current limit, thermal overload protection and safe area protection. All overload protection circuitry remains fully functional even if the adjustment terminal is disconnected.

Normally, no capacitors are needed unless the device is situated more than 6 inches from the input filter capacitors in which case an input bypass is needed. An optional output capacitor can be added to improve transient response. The adjustment terminal can be bypassed to achieve very high ripple rejection ratios which are difficult to achieve with standard 3-terminal regulators.

Besides replacing fixed regulators, the LM117 is useful in a wide variety of other applications. Since the regulator is "floating" and sees only the input-to-output differential voltage, supplies of several hundred volts can be regulated as long as the maximum input to output differential is not exceeded, i.e., avoid short-circuiting the output.

Also, it makes an especially simple adjustable switching regulator, a programmable output regulator, or by connecting a fixed resistor between the adjustment pin and output, the LM117 can be used as a precision current regulator. Supplies with electronic shutdown can be achieved by clamping the adjustment terminal to ground which programs the output to 1.2V where most loads draw little current.

For applications requiring greater output current, see LM150 series (3A) and LM138 series (5A) data sheets. For the negative complement, see LM137 series data sheet.

LM117 Series Packages and Power Capability

| Limit it octios rackages and rower capability |         |                               |                           |  |  |  |
|-----------------------------------------------|---------|-------------------------------|---------------------------|--|--|--|
| Part Number<br>Suffix                         | Package | Rated<br>Power<br>Dissipation | Design<br>Load<br>Current |  |  |  |
| K                                             | TO-3    | 20W                           | 1.5A                      |  |  |  |
| Н                                             | TO-39   | 2W                            | 0.5A                      |  |  |  |
| Т                                             | TO-220  | 20W                           | 1.5A                      |  |  |  |
| : MP                                          | TO-202  | 2W                            | 0.5A                      |  |  |  |
| E                                             | LCC     | 2W                            | 0.5A                      |  |  |  |

#### **Features**

- Guaranteed 1% output voltage tolerance (LM117A, LM317A)
- Guaranteed max. 0.01%/V line regulation (LM117A, LM317A)
- Guaranteed max. 0.3% load regulation (LM117A, LM117)
- Guaranteed 1.5A output current
- Adjustable output down to 1.2V
- Current limit constant with temperature
- P+ Product Enhancement tested
- 80 dB ripple rejection
- Output is short-circuit protected

### **Typical Applications**

#### 1.2V-25V Adjustable Regulator



Full output current not available at high input-output voltages

\*Needed if device is more than 6 inches from filter capacitors.

†Optional—improves transient response. Output capacitors in the range of 1 µF to 1000 µF of aluminum or tantalum electrolytic are commonly used to provide improved output impedance and rejection of transients.

$$\dagger \dagger V_{OUT} = 1.25V \left( 1 + \frac{R2}{R1} \right) + I_{ADJ}(R_2)$$

#### **Digitally Selected Outputs**



\*Sets maximum VOUT

### **Absolute Maximum Ratings (Note 1)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 2)

Power Dissipation
Input-Output Voltage Differential

ESD Tolerance (Note 5)

Internally Limited +40V, -0.3V

Storage Temperature -65°C to +150°C Lead Temperature

Metal Package (Soldering, 10 seconds)
Plastic Package (Soldering, 4 seconds)

300°C 260°C 3 kV **Operating Temperature Range** 

**Preconditioning** 

Thermal Limit Burn-In All Devices 100%

### **Electrical Characteristics**

Specifications with standard type face are for  $T_J=25^{\circ}\text{C}$ , and those with **boldface type** apply over **full Operating Temperature Range**. Unless otherwise specified,  $V_{\text{IN}}-V_{\text{OUT}}=5\text{V}$ , and  $I_{\text{OUT}}=10$  mA. (Note 3)

| Parameter                                                  | Conditions                                                                                         | LM117A (Note 2) |                 |            | LM117 (Note 2) |            |            | Units  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|-----------------|------------|----------------|------------|------------|--------|
| raidilletei                                                |                                                                                                    | Min             | Тур             | Max        | Min            | Тур        | Max        | ]      |
| Reference Voltage                                          |                                                                                                    | 1.238           | 1.250           | 1.262      |                |            |            | ٧      |
|                                                            | $3V \le (V_{IN} - V_{OUT}) \le 40V$ ,<br>$10 \text{ mA} \le I_{OUT} \le I_{MAX}$ , $P \le P_{MAX}$ | 1.225           | 1.250           | 1.270      | 1.20           | 1.25       | 1.30       | ٧      |
| Line Regulation                                            | $3V \le (V_{IN} - V_{OUT}) \le 40V \text{ (Note 4)}$                                               |                 | 0.005           | 0.01       |                | 0.01       | 0.02       | %/\    |
|                                                            |                                                                                                    |                 | 0.01            | 0.02       |                | 0.02       | 0.05       | %/\    |
| Load Regulation                                            | 10 mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub> (Note 4)                                               |                 | 0.1             | 0.3        |                | 0.1        | 0.3        | %      |
|                                                            |                                                                                                    |                 | 0.3             | 1          |                | 0.3        | -1         | %      |
| Thermal Regulation                                         | 20 ms Pulse                                                                                        |                 | 0.03            | 0.07       |                | 0.03       | 0.07       | %/V    |
| Adjustment Pin Current                                     |                                                                                                    |                 | 50              | 100        |                | 50         | 100        | μΑ     |
| Adjustment Pin Current Change                              | $10 \text{ mA} \le I_{OUT} \le I_{MAX}$ $3V \le (V_{IN} - V_{OUT}) \le 40V$                        |                 | 0.2             | 5          |                | 0.2        | 5          | μΑ     |
| Temperature Stability                                      | T <sub>MIN</sub> ≤ T <sub>J</sub> ≤ T <sub>MAX</sub>                                               |                 | 1               |            |                | 1          |            | %      |
| Minimum Load Current                                       | $(V_{IN} - V_{OUT}) = 40V$                                                                         |                 | 3.5             | 5          |                | 3.5        | 5          | mA     |
| Current Limit                                              | (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 15V<br>K Package<br>H, K Packages                          | 1.5<br>0.5      | 2.2<br>0.8      | 3.4<br>1.8 | 1.5<br>0.5     | 2.2<br>0.8 | 3.4<br>1.8 | A<br>A |
| 19 (19 (19 (19 (19 (19 (19 (19 (19 (19 (                   | (V <sub>IN</sub> - V <sub>OUT</sub> ) = 40V<br>K Package<br>H, K Packages                          | 0.3<br>0.15     | 0.4<br>0.2      |            | 0.3<br>0.15    | 0.4<br>0.2 |            | A      |
| RMS Output Noise, % of VOUT                                | 10 Hz ≤ f ≤ 10 kHz                                                                                 |                 | 0.003           |            |                | 0.003      | -          | %      |
| Ripple Rejection Ratio                                     | $V_{OUT} = 10V$ , $f = 120$ Hz,<br>$C_{ADJ} = 0 \mu F$                                             |                 | 65              |            |                | 65         |            | dB     |
|                                                            | $V_{OUT} = 10V, f = 120 \text{ Hz},$<br>$C_{ADJ} = 10 \mu\text{F}$                                 | 66              | 80              |            | 66             | 80         |            | dB     |
| Long-Term Stability                                        | T <sub>J</sub> = 125°C, 1000 hrs                                                                   |                 | 0.3             | 1          |                | 0.3        | 1          | %      |
| Thermal Resistance,<br>Junction-to-Case                    | K Package<br>H Package<br>E Package                                                                |                 | 2.3<br>12<br>5  | 3<br>15    |                | 2.3<br>12  | 3<br>15    | *C/\   |
| Thermal Resistance, Junction-<br>to-Ambient (No Heat Sink) | K Package<br>H Package<br>E Package                                                                |                 | 35<br>140<br>88 |            |                | 35<br>140  |            | °C/    |

### **Electrical Characteristics (Continued)**

Specifications with standard type face are for  $T_J=25^{\circ}$ C, and those with **boldface type** apply over **full Operating Temperature Range**. Unless otherwise specified,  $V_{IN}-V_{OUT}=5V$ , and  $I_{OUT}=10$  mA. (Note 3)

| Parameter                                                  | Conditions                                                                                              | LM317A        |                       |              | LM317         |                       |            | Units                |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------|-----------------------|--------------|---------------|-----------------------|------------|----------------------|
|                                                            |                                                                                                         | Min           | Тур                   | Max          | Min           | Тур                   | Max        | )                    |
| Reference Voltage                                          |                                                                                                         | 1.238         | 1.250                 | 1.262        |               |                       |            | ٧                    |
|                                                            | $3V \le (V_{IN} - V_{OUT}) \le 40V$ ,<br>$10 \text{ mA} \le I_{OUT} \le I_{MAX}$ , $P \le P_{MAX}$      | 1.225         | 1.250                 | 1.270        | 1.20          | 1.25                  | 1.30       | ٧                    |
| Line Regulation                                            | $3V \le (V_{IN} - V_{OUT}) \le 40V \text{ (Note 4)}$                                                    |               | 0.005                 | 0.01         |               | 0.01                  | 0.04       | %/V                  |
|                                                            |                                                                                                         |               | 0.01                  | 0.02         |               | 0.02                  | 0.07       | %/V                  |
| Load Regulation                                            | 10 mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub> (Note 4)                                                    |               | 0.1                   | 0.5          |               | 0.1                   | 0.5        | %                    |
|                                                            |                                                                                                         |               | 0.3                   | 1            |               | 0.3                   | 1.5        | %                    |
| Thermal Regulation                                         | 20 ms Pulse                                                                                             |               | 0.04                  | 0.07         |               | 0.04                  | 0.07       | %/V                  |
| Adjustment Pin Current                                     |                                                                                                         |               | 50                    | 100          |               | 50                    | 100        | μΑ                   |
| Adjustment Pin Current Change                              | $10 \text{ mA} \le I_{\text{OUT}} \le I_{\text{MAX}}$ $3V \le (V_{\text{IN}} - V_{\text{OUT}}) \le 40V$ |               | 0.2                   | 5            |               | 0.2                   | 5          | μΑ                   |
| Temperature Stability                                      | T <sub>MIN</sub> ≤ T <sub>J</sub> ≤ T <sub>MAX</sub>                                                    |               | 1                     |              |               | 1                     |            | %                    |
| Minimum Load Current                                       | $(V_{IN} - V_{OUT}) = 40V$                                                                              |               | 3.5                   | 10           |               | 3.5                   | 10         | mA                   |
| Current Limit                                              | (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 15V<br>K, T Packages<br>H, P Packages                           | 1.5<br>0.5    | 2.2<br>0.8            | 3.4<br>1.8   | 1.5<br>0.5    | 2.2<br>0.8            | 3.4<br>1.8 | A<br>A               |
|                                                            | (V <sub>IN</sub> - V <sub>OUT</sub> ) = 40V<br>K, T Packages<br>H, P Packages                           | 0.15<br>0.075 | 0.4<br>0.2            |              | 0.15<br>0.075 | 0.4<br>0.2            |            | A<br>A               |
| RMS Output Noise, % of VOUT                                | 10 Hz ≤ f ≤ 10 kHz                                                                                      |               | 0.003                 |              |               | 0.003                 |            | %                    |
| Ripple Rejection Ratio                                     | V <sub>OUT</sub> = 10V, f = 120 Hz,<br>C <sub>ADJ</sub> = 0 μF                                          |               | 65                    |              |               | 65                    |            | dB                   |
|                                                            | $V_{OUT} = 10V, f = 120 \text{ Hz},$ $C_{ADJ} = 10 \mu\text{F}$                                         | 66            | 80                    |              | 66            | 80                    |            | dB                   |
| Long-Term Stability                                        | T <sub>J</sub> = 125°C, 1000 hrs                                                                        |               | 0.3                   | 1            | ,             | 0.3                   | 1          | %                    |
| Thermal Resistance, Junction-to-Case                       | K Package<br>H Package<br>T Package<br>P Package                                                        |               | 2.3<br>12<br>4<br>7   | 3<br>15<br>5 |               | 2.3<br>12<br>4<br>7   | 3<br>15    | *C/V<br>*C/V<br>*C/V |
| Thermal Resistance, Junction-<br>to-Ambient (No Heat Sink) | K Package<br>H Package<br>T Package<br>P Package                                                        |               | 35<br>140<br>50<br>80 | ·            |               | 35<br>140<br>50<br>80 |            | *C/V<br>*C/V<br>*C/V |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Note 2: Refer to RETS117AH drawing for the LM117AH, the RETS117H drawing for the LM117H, the RETS117AK drawing for the LM117AK, or the RETS117K for the LM117K military specifications.

Note 3: Although power dissipation is internally limited, these specifications are applicable for maximum power dissipations of 2W for the TO-39 and TO-202, and 20W for the TO-3 and TO-220. I<sub>MAX</sub> is 1.5A for the TO-3 and TO-220 packages and 0.5A for the TO-39 and TO-202 packages. All limits (i.e., the numbers in the Min. and Max. columns) are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 4: Regulation is measured at a constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specifications for thermal regulation.

Note 5: Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

### **Typical Performance Characteristics**

Output Capacitor =  $0 \mu F$  unless otherwise noted

























TL/H/9063-4

### **Application Hints**

In operation, the LM117 develops a nominal 1.25V reference voltage, V<sub>REF</sub>, between the output and adjustment terminal. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current I<sub>1</sub> then flows through the output set resistor R2, giving an output voltage of

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) + I_{ADJ}R2$$



TL/H/9063-5

Since the 100  $\mu$ A current from the adjustment terminal represents an error term, the LM117 was designed to minimize I<sub>ADJ</sub> and make it very constant with line and load changes. To do this, all quiescent operating current is returned to the output establishing a minimum load current requirement. If there is insufficient load on the output, the output will rise.

#### **External Capacitors**

An input bypass capacitor is recommended. A 0.1  $\mu$ F disc or 1  $\mu$ F solid tantalum on the input is suitable input bypassing for almost all applications. The device is more sensitive to the absence of input bypassing when adjustment or output capacitors are used but the above values will eliminate the possibility of problems.

The adjustment terminal can be bypassed to ground on the LM117 to improve ripple rejection. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. With a 10  $\mu\text{F}$  bypass capacitor 80 dB ripple rejection is obtainable at any output level. Increases over 10  $\mu\text{F}$  do not appreciably improve the ripple rejection at frequencies above 120 Hz. If the bypass capacitor is used, it is sometimes necessary to include protection diodes to prevent the capacitor from discharging through internal low current paths and damaging the device.

In general, the best type of capacitors to use is solid tantalum. Solid tantalum capacitors have low impedance even at high frequencies. Depending upon capacitor construction, it takes about 25  $\mu F$  in aluminum electrolytic to equal 1  $\mu F$  solid tantalum at high frequencies. Ceramic capacitors are also good at high frequencies; but some types have a large decrease in capacitance at frequencies around 0.5 MHz. For this reason, 0.01  $\mu F$  disc may seem to work better than a 0.1  $\mu F$  disc as a bypass.

Although the LM117 is stable with no output capacitors, like any feedback circuit, certain values of external capacitance can cause excessive ringing. This occurs with values be-

tween 500 pF and 5000 pF. A 1  $\mu$ F solid tantalum (or 25  $\mu$ F aluminum electrolytic) on the output swamps this effect and insures stability. Any increase of the load capacitance larger than 10  $\mu$ F will merely improve the loop stability and output impedance.

#### Load Regulation

The LM117 is capable of providing extremely good load regulation but a few precautions are needed to obtain maximum performance. The current set resistor connected between the adjustment terminal and the output terminal (usually 240 $\Omega$ ) should be tied directly to the output (case) of the regulator rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 15V regulator with  $0.05\Omega$  resistance between the regulator and load will have a load regulation due to line resistance of  $0.05\Omega \times I_{\rm L}$ . If the set resistor is connected near the load the effective line resistance will be  $0.05\Omega$  (1 + R2/R1) or in this case, 11.5 times worse.

Figure 2 shows the effect of resistance between the regulator and  $240\Omega$  set resistor.



TL/H/9063-6

## FIGURE 2. Regulator with Line Resistance in Output Lead

With the TO-3 package, it is easy to minimize the resistance from the case to the set resistor, by using two separate leads to the case. However, with the TO-5 package, care should be taken to minimize the wire length of the output lead. The ground of R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation.

#### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator. Most 10  $\mu F$  capacitors have low enough internal series resistance to deliver 20A spikes when shorted. Although the surge is short, there is enough energy to damage parts of the IC.

When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and the rate of decrease of  $V_{\text{IN}}.$  In the LM117, this discharge path is through a large junction that is able to sustain 15A surge with no problem. This is not true of other types of positive regulators. For output capacitors of 25  $\mu\text{F}$  or less, there is no need to use diodes.

### **Application Hints** (Continued)

The bypass capacitor on the adjustment terminal can discharge through a low current junction. Discharge occurs when *either* the input or output is shorted, internal to the LM117 is a  $50\Omega$  resistor which limits the peak discharge

current. No protection is needed for output voltages of 25V or less and 10  $\mu$ F capacitance. *Figure 3* shows an LM117 with protection diodes included for use with outputs greater than 25V and high values of output capacitance.



$$V_{OUT} = 1.25V \left(1 + \frac{R2}{R1}\right) + I_{ADJ}R2$$

D1 protects against C1
D2 protects against C2

TL/H/9063-7

(2) In the second of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control

FIGURE 3. Regulator with Protection Diodes

### Schematic Diagram



#### 5V Logic Regulator with Electronic Shutdown\*



\*Min. output ≈ 1.2V

TL/H/9063-3

### Slow Turn-On 15V Regulator



TL/H/9063-9

#### Adjustable Regulator with Improved Ripple Rejection



\*Discharges C1 if output is shorted to ground

TL/H/9063-10

### High Stability 10V Regulator



TL/H/9063-11

TL/H/9063-12

#### **High Current Adjustable Regulator**



\*Minimum load current = 30 mA

‡Optional—improves ripple rejection

ages

### **Typical Applications (Continued)**



**Power Follower** 10V-40V LM195 INPUT R1 10k OUTPUT ±0.6A VIN VOUT ADJ

TL/H/9063-13

TL/H/9063-14

#### **5A Constant Voltage/Constant Current Regulator**



\*Lights in constant current mode

TL/H/9063-15



#### **Tracking Preregulator**



TL/H/9063-22

#### **Current Limited Voltage Regulator**



-Short circuit current is approximately  $\frac{600 \text{ mV}}{83}$ , or 120 mA

(Compared to LM117's higher current limit)

-At 50 mA output only 3/4 volt of drop occurs in R3 and R4

#### Adjusting Multiple On-Card Regulators with Single Control\*



TL/H/9063-24

TL/H/9063-23

#### **AC Voltage Regulator** LM317



TL/H/9063-25



TL/H/9063-26 \*R<sub>S</sub>—sets output impedance of charger:  $Z_{OUT} = R_S \left(1 + \frac{R2}{R1}\right)$ 

Use of R<sub>S</sub> allows low charging rates with fully charged battery.

#### 50 mA Constant Current Battery Charger





TL/H/9063-29

TL/H/9063-28

#### **Current Limited 6V Charger**



\*Sets peak current (0.6A for  $1\Omega$ )

\*\*The 1000  $\mu F$  is recommended to filter out input transients

### **Connection Diagrams**

(TO-3) Metal Can Package



TL/H/9063-30

**Bottom View** 

Steel Package Order Number LM117AK STEEL, LM117AK/883, LM117K STEEL, LM117K STEEL/883, LM317AK STEEL or LM317K STEEL See NS Package Number K02A

> **Aluminum Package** Order Number LM317KC See NS Package Number KC02A

(TO-39) Metal Can Package - INPUT ADJUSTMENT

> CASE IS OUTPUT **Bottom View**

TL/H/9063-31

Order Number LM117AH, LM117AH/883, LM117H, LM117H/883, LM317AH or LM317H See NS Package Number H03A

(TO-220) **Plastic Package** 

> TL/H/9063-32 **Front View**

Order Number LM317AT or LM317T See NS Package Number T03B

(TO-202) **Plastic Package** VOUT TL/H/9063-33

Front View

**Order Number** LM317AMP or LM317MP See NS Package Number P03A



**Top View** 

Order Number LM117E/883 See NS Package Number E20A



### LM117HV/LM317HV 3-Terminal Adjustable Regulator

### **General Description**

The LM117HV/LM317HV are adjustable 3-terminal positive voltage regulators capable of supplying in excess of 1.5A over a 1.2V to 57V output range. They are exceptionally easy to use and require only two external resistors to set the output voltage. Further, both line and load regulation are better than standard fixed regulators. Also, the LM117HV is packaged in standard transistor packages which are easily mounted and handled.

In addition to higher performance than fixed regulators, the LM117HV series offers full overload protection available only in IC's. Included on the chip are current limit, thermal overload protection and safe area protection. All overload protection circuitry remains fully functional even if the adjustment terminal is disconnected.

Normally, no capacitors are needed unless the device is situated more than 6 inches from the input filter capacitors in which case an input bypass is needed. An optional output capacitor can be added to improve transient response. The adjustment terminal can be bypassed to achieve very high ripple rejections ratios which are difficult to achieve with standard 3-terminal regulators.

Besides replacing fixed regulators, the LM117HV is useful in a wide variety of other applications. Since the regulator is "floating" and sees only the input-to-output differential voltage, supplies of several hundred volts can be regulated as long as the maximum input to output differential is not exceeded, i.e. do not short the output to ground.

Also, it makes an especially simple adjustable switching regulator, a programmable output regulator, or by connecting a fixed resistor between the adjustment and output, the LM117HV can be used as a precision current regulator. Supplies with electronic shutdown can be achieved by clamping the adjustment terminal to ground which programs the output to 1.2V where most loads draw little current.

The LM117HVK STEEL and LM317HVK STEEL are packaged in standard TO-3 transistor packages, while the LM117HVH and LM317HVH are packaged in a solid Kovar base TO-39 transistor package. The LM317HVT uses a TO-220 plastic package. The LM117HV is rated for operation from -55°C to +150°C, and the LM317HV from 0°C to +125°C.

#### **Features**

- Adjustable output down to 1.2V
- Guaranteed 1.5A output current
- Line regulation typically 0.01%/V
- Load regulation typically 0.1%
- Current limit constant with temperature
- 100% electrical burn-in
- Eliminates the need to stock many voltages
- Standard 3-lead transistor package
- 80 dB ripple rejection
- Output is short-circuit protected

### **Typical Applications**

#### 1.2V-45V Adjustable Regulator



Full output current not available at high input-output voltages

†Optional—improves transient response. Output capacitors in the range of 1  $\mu F$  to 1000  $\mu F$  of aluminum or tantalum electrolytic are commonly used to provide improved output impedance and rejection of transients.

\*Needed if device is more than 6 inches from filter capacitors.

$$1 + V_{OUT} = 1.25V \left(1 + \frac{R^2}{R^1}\right) + I_{ADJ} R_2$$

#### **Digitally Selected Outputs**



TL/H/9062-2
\*Sets maximum V<sub>OUT</sub>

#### 5V Logic Regulator with Electronic Shutdown\*



\*Min. output ≈ 1.2V

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

(Note 3)

Power Dissipation Internally limited Input—Output Voltage Differential +60V, -0.3V

Operating Junction Temperature Range

LM117HV —5 LM317HV

-55°C to +150°C 0°C to +125°C S (Note 1)

Storage Temperature -65°C to +150°C
Lead Temperature (Soldering, 10 sec.) 300°C
Preconditioning Burn-In in
Thermal Limit 100% All Devices
ESD Tolerance (Note 4) 2000V

# Electrical Characteristics (Note 1)

| Parameter                                                 | Conditions                                                                                                                                                           | LM117HV    |                           |              | L          | Units                     |            |                      |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------|--------------|------------|---------------------------|------------|----------------------|
| raiameter                                                 | Conditions                                                                                                                                                           | Min        | Тур                       | Max          | Min        | Тур                       | Max        | Units                |
| Line Regulation                                           | $T_J = 25^{\circ}\text{C}, 3V \le V_{IN} - V_{OUT} \le 60V$<br>(Note 2) $I_L = 10 \text{ mA}$                                                                        |            | 0.01                      | 0.02         |            | 0.01                      | 0.04       | %/V                  |
| Load Regulation                                           | $T_{\rm J} = 25^{\circ}{\rm C}$ , 10 mA $\leq I_{\rm OUT} \leq I_{\rm MAX}$                                                                                          |            | 0.1                       | 0.3          |            | 0.1                       | 0.5        | %                    |
| Thermal Regulation                                        | T <sub>J</sub> = 25°C, 20 ms Pulse                                                                                                                                   |            | 0.03                      | 0.07         |            | 0.04                      | 0.07       | %/W                  |
| Adjustment Pin Current                                    |                                                                                                                                                                      |            | 50                        | 100          |            | 50                        | 100        | μΑ                   |
| Adjustment Pin Current Change                             | $\begin{aligned} &10 \text{ mA} \leq I_{L} \leq I_{MAX} \\ &3.0 \text{ V} \leq (V_{IN} - V_{OUT}) \leq 60 \text{V} \end{aligned}$                                    |            | 0.2                       | 5            |            | 0.2                       | 5          | μА                   |
| Reference Voltage                                         | $3.0 \text{ V} \le (V_{\text{IN}} - V_{\text{OUT}}) \le 60 \text{V}, \text{(Note 3)}$<br>$10 \text{ mA} \le I_{\text{OUT}} \le I_{\text{MAX}}, P \le P_{\text{MAX}}$ | 1.20       | 1.25                      | 1.30         | 1.20       | 1.25                      | 1.30       | ٧                    |
| Line Regulation                                           | $3.0V \le (V_{IN} - V_{OUT}) \le 60V$ , $I_L = 10$ mA, (Note 2)                                                                                                      |            | 0.02                      | 0.05         |            | 0.02                      | 0.07       | %/V                  |
| Load Regulation                                           | 10 mA ≤ I <sub>OUT</sub> ≤ I <sub>MAX</sub> (Note 2)                                                                                                                 |            | 0.3                       | · 1          |            | 0.3                       | 1.5        | %                    |
| Temperature Stability                                     | $T_{MIN} \le T_{J} \le T_{MAX}$                                                                                                                                      |            | 1                         |              |            | 1                         |            | %                    |
| Minimum Load Current                                      | $(V_{IN} - V_{OUT}) = 60V$                                                                                                                                           |            | 3.5                       | 7            |            | 3.5                       | 12         | mA                   |
| Current Limit                                             | (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 15V<br>K, T Packages<br>H Package<br>(V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 60V<br>K, T Packages<br>H Package               | 1.5<br>0.5 | 2.2<br>0.8<br>0.1<br>0.03 | 3.5<br>1.8   | 1.5<br>0.5 | 2.2<br>0.8<br>0.1<br>0.03 | 3.7<br>1.9 | A<br>A<br>A          |
| RMS Output Noise, % of V <sub>OUT</sub>                   | $T_{J} = 25^{\circ}C$ , 10 Hz $\leq f \leq$ 10 kHz                                                                                                                   |            | 0.003                     |              |            | 0.003                     |            | %                    |
| Ripple Rejection Ratio                                    | $V_{OUT} = 10V, f = 120 \text{ Hz}$<br>$C_{ADJ} = 10 \mu\text{F}$                                                                                                    | 66         | 65<br>80                  |              | 66         | 65<br>80                  |            | dB<br>dB             |
| Long-Term Stability                                       | T <sub>J</sub> = 125°C                                                                                                                                               |            | 0.3                       | 1            | e.         | 0.3                       | 1          | %                    |
| Thermal Resistance,<br>Junction to Case                   | H Package<br>T Package<br>K Package                                                                                                                                  |            | 12<br>4<br>2.3            | 15<br>5<br>3 |            | 12<br>4<br>2.3            | 15<br>3    | *C/W<br>*C/W<br>*C/W |
| Thermal Resistance,<br>Junction to Ambient (no heat sink) | H Package<br>T Package<br>K Package                                                                                                                                  |            | 140<br>50<br>35           |              |            | 140<br>50<br>35           |            | *C/W<br>*C/W         |

Note 1: Unless otherwise specified, these specifications apply:  $-55^{\circ}\text{C} \le \text{T}_{\text{J}} \le +150^{\circ}\text{C}$  for the LM117HV, and  $0^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$  for the LM317HV;  $V_{\text{IN}} - V_{\text{OUT}} = 5$  and  $V_{\text{OUT}} = 0.5$  for the TO-3 and TO-220 packages. Although power dissipation is internally limited, these specifications are applicable for power dissipations of 2W for the TO-39 and 20W for the TO-3 and TO-220.  $V_{\text{MAX}} = 0.5$  for the TO-3 and TO-220 and 0.5A for the TO-39 package.

Note 2: Regulation is measured at constant junction temperature. Changes in output voltage due to heating effects must be taken into account separately. Pulse testing with low duty cycle is used.

Note 3: Refer to RETS117HVH for LM117HVH or RETS117HVK for LM117HVK military specifications.

Note 4: Human body model, 1.5 k $\Omega$  in series with 100 pF.

# Typical Performance Characteristics Output capacitor = 0 $\mu F$ unless otherwise noted.

























TL/H/9062-4

# **Application Hints**

In operation, the LM117HV develops a nominal 1.25V reference voltage,  $V_{\rm REF}$ , between the output and adjustment terminal. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current  $I_1$  then flows through the output set resistor R2, giving an output voltage of

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) + I_{ADJ}R2$$



TL/H/9062-5

Since the 100  $\mu$ A current from the adjustment terminal represents an error term, the LM117HV was designed to minimize I<sub>ADJ</sub> and make it very constant with line and load changes. To do this, all quiescent operating current is returned to the output establishing a minimum load current requirement. If there is insufficient load on the output, the output will rise.

FIGURE 1

#### **External Capacitors**

An input bypass capacitor is recommended. A 0.1  $\mu$ F disc or 1  $\mu$ F solid tantalum on the input is suitable input bypassing for almost all applications. The device is more sensitive to the absence of input bypassing when adjustment or output capacitors are used but the above values will eliminate the possiblity of problems.

The adjustment terminal can be bypassed to ground on the LM117HV to improve ripple rejection. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. With a 10  $\mu\text{F}$  bypass capacitor 80 dB ripple rejection is obtainable at any output level. Increases over 10  $\mu\text{F}$  do not appreciably improve the ripple rejection at frequencies above 120 Hz. If the bypass capacitor is used, it is sometimes necessary to include protection diodes to prevent the capacitor from discharging through internal low current paths and damaging the device.

In general, the best type of capacitors to use are solid tantalum. Solid tantalum capacitors have low impedance even at high frequencies. Depending upon capacitor construction, it takes about 25  $\mu\text{F}$  in aluminum electrolytic to equal 1  $\mu\text{F}$  solid tantalum at high frequencies. Ceramic capacitors are also good at high frequencies; but some types have a large decrease in capacitance at frequencies around 0.5 MHz. For this reason, 0.01  $\mu\text{F}$  disc may seem to work better than a 0.1  $\mu\text{F}$  disc as a bypass.

Although the LM117HV is stable with no output capacitors, like any feedback circuit, certain values of external capaci-

tance can cause excessive ringing. This occurs with values between 500 pF and 5000 pF. A 1  $\mu\text{F}$  solid tantalum (or 25  $\mu\text{F}$  aluminum electrolytic) on the output swamps this effect and insures stability. Any increase of load capacitance larger than 10  $\mu\text{F}$  will merely improve the loop stability and output impedance.

#### **Load Regulation**

The LM117HV is capable of providing extremely good load regulation but a few precautions are needed to obtain maximum performance. The current set resistor connected between the adjustment terminal and the output terminal (usually 240 $\Omega$ ) should be tied directly to the output of the regulator rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 15V regulator with  $0.05\Omega$  resistance between the regulator and load will have a load regulation due to line resistance of  $0.05\Omega \times I_{\rm L}$ . If the set resistor is connected near the load the effective line resistance will be  $0.05\Omega$  (1  $\pm$  R2/R1) or in this case, 11.5 times worse.

Figure 2 shows the effect of resistance between the regulator and 240  $\!\Omega$  set resistor.



TL/H/9062-6

# FIGURE 2. Regulator with Line Resistance in Output Lead

With the TO-3 package, it is easy to minimize the resistance from the case to the set resistor, by using two separate leads to the case. However, with the TO-5 package, care should be taken to minimize the wire length of the output lead. The ground of R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation.

#### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator. Most 10  $\mu F$  capacitors have low enough internal series resistance to deliver 20A spikes when shorted. Although the surge is short, there is enough energy to damage parts of the IC.

When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and the rate of decrease of V<sub>IN</sub>. In the LM117HV, this discharge path is through a large junction that is able to sustain 15A surge with no problem. This is not true of other types of positive regulators. For output capacitors of 25  $\mu F$  or less, there is no need to use diodes.

The bypass capacitor on the adjustment terminal can discharge through a low current junction. Discharge occurs when  $\it either$  the input or output is shorted. Internal to the LM117HV is a  $50\Omega$  resistor which limits the peak discharge current. No protection is needed for output voltages of 25V or less and 10  $\mu F$  capacitance.  $\it Figure~3$  shows an LM117HV with protection diodes included for use with outputs greater than 25V and high values of output capacitance.

#### **Current Limit**

Internal current limit will be activated whenever the output current exceeds the limit indicated in the Typical Performance Characteristics. However, if during a short circuit condition the regulator's differential voltage exceeds the Absolute Maximum Rating of 60V (e.g.  $\rm V_{IN} \geq 60V, \rm V_{OUT} = 0V)$ , internal junctions in the regulator may break down and the device may be damaged or fail. Failure modes range from an apparent open or short from input to output of the regulator, to a destroyed package (most common with the TO-220 package). To protect the regulator, the user is advised to be aware of voltages that may be applied to the regulator during fault conditions, and to avoid violating the Absolute Maximum Ratings.



TL/H/9062-7

FIGURE 3. Regulator with Protection Diodes

 $V_{OUT} = 1.25V \left(1 + \frac{R2}{R1}\right) + I_{ADJ}R2$ 

- D1 protects against C1
- D2 protects against C2

# **Schematic Diagram**



# Slow Turn-On 15V Regulator



TL/H/9062-9

# Adjustable Regulator with Improved Ripple Rejection



TL/H/9062-10

†Solid tantalum

\*Discharges C1 if output is shorted to ground

#### **High Stability 10V Regulator**



TL/H/9062-11

#### **High Current Adjustable Regulator**



TL/H/9062-12

†Solid tantalum

\*Minimum load current = 30 mA

‡Optional—improves ripple rejection

#### 0 to 30V Regulator



Full output current not available at high input-output voltages

#### **Power Follower**



TL/H/9062-14

TL/H/9062-13

# 5A Constant Voltage/Constant Current Regulator



TL/H/9062-15





TL/H/9062-16

#### 1.2V-20V Regulator with Minimum Program Current



TL/H/9062-17

\*Minimum load current ≈ 4 mA

# Typical Applications (Continued) **High Gain Amplifier Low Cost 3A Switching Regulator** VIN VOU LM117HV LM317HV v<sub>ou</sub>. 8V-35V 1.8V TO 32V OUTPUT OUTPUT ADJUST C4 100µF<sup>†</sup> R6 15k R1 10k LM195 **≶** R5 1N3880 300 pF TL/H/9062-18 †Solid tantalum TL/H/9062-19 \*Core-Arnold A-254168-2 60 turns **4A Switching Regulator with Overload Protection Precision Current Limiter** 3-LM195 IN PARALLEL LM317HV 2N2905 TL/H/9062-21 $*0.8\Omega \le R1 \le 120\Omega$ LM117HV **Tracking Preregulator** vou C2 100 pF LM317 LM317HV ADJUST TL/H/9062-22 TL/H/9062-20 †Solid tantalum \*Core-Arnold A-254168-2 60 turns Adjustable Multiple On-Card Regulators with Single Control\* LM117HV LM117HV LM117HV Vou VOUT VIN 120 \*All outputs within ±100 mV †Minimum load-10 mA TL/H/9062-23

#### **AC Voltage Regulator**



TL/H/9062-24



\*R<sub>S</sub>—sets output impedance of charger  $Z_{OUT} = R_S \left( 1 + \frac{R_2}{R_1} \right)$ 

Use of RS allows low charging rates with fully charged battery. \*\*The 1000  $\mu F$  is recommended to filter out input transients

#### 50 mA Constant Current Battery Charger



TL/H/9062-26



#### **Current Limited 6V Charger**



\*Sets peak current (0.6A for  $1\Omega$ )

\*\*The 1000  $\mu\text{F}$  is recommended to filter out input transients

# Connection Diagrams (See Physical Dimension section for further information)

(TO-3 Steel) Metal Can Package



TL/H/9062-29

Case is Output Bottom View

Order Number LM117HVK STEEL, LM317HVK STEEL See NS Package Number K02A

(TO-39) Metal Can Package



TL/H/9062-30

Case is Output Bottom View

Order Number LM117HVH, or LM317HVH See NS Package Number H03A





TL/H/9062-31

**Front View** 

Order Number LM317HVT See NS Package Number T03B



# LM317L 3-Terminal Adjustable Regulator

# **General Description**

The LM317L is an adjustable 3-terminal positive voltage regulator capable of supplying 100 mA over a 1.2V to 37V output range. It is exceptionally easy to use and requires only two external resistors to set the output voltage. Further, both line and load regulation are better than standard fixed regulators. Also, the LM317L is available packaged in a standard TO-92 transistor package which is easy to use.

In addition to higher performance than fixed regulators, the LM317L offers full overload protection. Included on the chip are current limit, thermal overload protection and safe area protection. All overload protection circuitry remains fully functional even if the adjustment terminal is disconnected.

#### **Features**

- Adjustable output down to 1.2V
- Guaranteed 100 mA output current
- Line regulation typically 0.01%V
- Load regulation typically 0.1%
- Current limit constant with temperature
- Eliminates the need to stock many voltages
- Standard 3-lead transistor package
- 80 dB ripple rejection
- Output is short circuit protected

Normally, no capacitors are needed unless the device is situated more than 6 inches from the input filter capacitors in which case an input bypass is needed. An optional output capacitor can be added to improve transient response. The adjustment terminal can be bypassed to achieve very high ripple rejection ratios which are difficult to achieve with standard 3-terminal regulators.

Besides replacing fixed regulators, the LM317L is useful in a wide variety of other applications. Since the regulator is "floating" and sees only the input-to-output differential voltage, supplies of several hundred volts can be regulated as long as the maximum input-to-output differential is not exceeded.

Also, it makes an especially simple adjustable switching regulator, a programmable output regulator, or by connecting a fixed resistor between the adjustment and output, the LM317L can be used as a precision current regulator. Supplies with electronic shutdown can be achieved by clamping the adjustment terminal to ground which programs the output to 1.2V where most loads draw little current.

The LM317L is available in a standard TO-92 transistor package and the SO-8 package. The LM317L is rated for operation over a  $-25^{\circ}$ C to  $125^{\circ}$ C range.

# **Connection Diagram**



Order Number LM317LZ See NS Package Number Z03A Order Number LM317LM See NS Package Number M08A

# **Typical Applications**

#### 1.2V-25V Adjustable Regulator



TL/H/9064-1

Full output current not available at high input-output voltages

†Optional—improves transient response

\*Needed if device is more than 6 inches from filter capacitors

$$\dagger \dagger V_{OUT} = 1.25 V \left( 1 + \frac{R2}{R1} \right) + I_{ADJ} (R_2)$$

# Fully Protected (Bulletproof) Lamp Driver





Lamp Flasher

TL/H/9064-3

Output rate—4 flashes per second at 10% duty cycle

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Power Dissipation

Internally Limited

40V

Input-Output Voltage Differential Operating Junction Temperature Range -40°C to +125°C Storage Temperature

-55°C to +150°C

260°C

Lead Temperature (Soldering, 4 seconds)

Output is Short Circuit Protected ESD rating to be determined.

# **Electrical Characteristics** (Note 1)

| Parameter                                 | Conditions                                                                                             | Min       | Тур               | Max        | Units                |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------|-------------------|------------|----------------------|
| Line Regulation                           | $T_j = 25^{\circ}C$ , $3V \le (V_{IN} - V_{OUT}) \le 40V$ , $I_L \le 20$ mA (Note 2)                   |           | 0.01              | 0.04       | %/V                  |
| Load Regulation                           | $T_j = 25$ °C, 5 mA $\leq I_{OUT} \leq I_{MAX}$ , (Note 2)                                             |           | 0.1               | 0.5        | %                    |
| Thermal Regulation                        | T <sub>j</sub> = 25°C, 10 ms Pulse                                                                     |           | 0.04              | 0.2        | %/W                  |
| Adjustment Pin Current                    |                                                                                                        |           | 50                | 100        | μΑ                   |
| Adjustment Pin Current Change             | $5 \text{ mA} \le I_L \le 100 \text{ mA}$<br>$3V \le (V_{IN} - V_{OUT}) \le 40V, P \le 625 \text{ mW}$ |           | 0.2               | 5          | μΑ                   |
| Reference Voltage                         | $3V \le (V_{IN} - V_{OUT}) \le 40V$ , (Note 3)<br>5 mA $\le I_{OUT} \le 100$ mA, P $\le 625$ mW        | 1.20      | 1.25              | 1.30       | V                    |
| Line Regulation                           | $3V \le (V_{IN} - V_{OUT}) \le 40V$ , $I_L \le 20$ mA (Note 2)                                         |           | 0.02              | 0.07       | %/V                  |
| Load Regulation                           | 5 mA ≤ I <sub>OUT</sub> ≤ 100 mA, (Note 2)                                                             |           | 0.3               | 1.5        | %                    |
| Temperature Stability                     | $T_{MIN} \leq T_{j} \leq T_{Max}$                                                                      |           | 0.65              |            | %                    |
| Minimum Load Current                      | $(V_{IN} - V_{OUT}) \le 40V$<br>$3V \le (V_{IN} - V_{OUT}) \le 15V$                                    |           | 3.5<br>1.5        | 5<br>2.5   | mA                   |
| Current Limit                             | $3V \le (V_{IN} - V_{OUT}) \le 13V$<br>$(V_{IN} - V_{OUT}) = 40V$                                      | 100<br>25 | 200<br>50         | 300<br>150 | mA<br>mA             |
| Rms Output Noise, % of V <sub>OUT</sub>   | $T_{j} = 25^{\circ}C$ , 10 Hz $\leq f \leq$ 10 kHz                                                     |           | 0.003             |            | %                    |
| Ripple Rejection Ratio                    | $V_{OUT} = 10V, f = 120 \text{ Hz}, C_{ADJ} = 0$<br>$C_{ADJ} = 10 \mu\text{F}$                         | 66        | 65<br>80          |            | dB<br>dB             |
| Long-Term Stability                       | T <sub>j</sub> = 125°C, 1000 Hours                                                                     |           | 0.3               | 1          | %                    |
| Thermal Resistance<br>Junction to Ambient | Z Package 0.4" Leads<br>Z Package 0.125 Leads<br>SO-8 Package                                          |           | 180<br>160<br>165 |            | *C/W<br>*C/W<br>*C/W |
| Thermal Rating of SO Package              |                                                                                                        |           | 165               |            | °C/W                 |

Note 1: Unless otherwise noted, these specifications apply: −25°C ≤ T<sub>I</sub> ≤ 125°C for the LM317L; V<sub>IN</sub> − V<sub>OUT</sub> = 5V and I<sub>OUT</sub> = 40 mA. Although power dissipation is internally limited, these specifications are applicable for power dissipations up to 625 mW. IMAX is 100 mA.

Note 2: Regulation is measured at constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specification for thermal regulation.

Note 3: Thermal resistance of the TO-92 package is 180°C/W junction to ambient with 0.4° leads from a PC board and 160°C/W junction to ambient with 0.125" lead length to PC board.

#### 4

# Typical Performance Characteristics (Output capacitor = 0 μF unless otherwise noted.)

























TL/H/9064~6

# **Application Hints**

In operation, the LM317L develops a nominal 1.25V reference voltage,  $V_{\rm REF}$ , between the output and adjustment terminal. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current  $I_1$  then flows through the output set resistor R2, giving an output voltage of

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) + I_{ADJ}(R2)$$

Since the 100  $\mu$ A current from the adjustment terminal represents an error term, the LM317L was designed to minimize I<sub>ADJ</sub> and make it very constant with line and load changes. To do this, all quiescent operating current is returned to the output establishing a minimum load current requirement. If there is insufficient load on the output, the output will rise.



TL/H/9064-7

#### FIGURE 1

#### **External Capacitors**

An input bypass capacitor is recommended in case the regulator is more than 6 inches away from the usual large filter capacitor. A 0.1  $\mu\text{F}$  disc or 1  $\mu\text{F}$  solid tantalum on the input is suitable input bypassing for almost all applications. The device is more sensitive to the absence of input bypassing when adjustment or output capacitors are used, but the above values will eliminate the possibility of problems.

The adjustment terminal can be bypassed to ground on the LM317L to improve ripple rejection and noise. This bypass capacitor prevents ripple and noise from being amplified as the output voltage is increased. With a 10  $\mu\text{F}$  bypass capacitor 80 dB ripple rejection is obtainable at any output level. Increases over 10  $\mu\text{F}$  do not appreciably improve the ripple rejection at frequencies above 120 Hz. If the bypass capacitor is used, it is sometimes necessary to include protection diodes to prevent the capacitor from discharging through internal low current paths and damaging the device.

In general, the best type of capacitors to use is solid tantalum. Solid tantalum capacitors have low impedance even at high frequencies. Depending upon capacitor construction, it takes about 25  $\mu\text{F}$  in aluminum electrolytic to equal 1  $\mu\text{F}$  solid tantalum at high frequencies. Ceramic capacitors are also good at high frequencies; but some types have a large decrease in capacitance at frequencies around 0.5 MHz. For this reason, a 0.01  $\mu\text{F}$  disc may seem to work better than a 0.1  $\mu\text{F}$  disc as a bypass.

Although the LM317L is stable with no output capacitors, like any feedback circuit, certain values of external capacitance can cause excessive ringing. This occurs with values between 500 pF and 5000 pF. A 1  $\mu\text{F}$  solid tantalum (or 25  $\mu\text{F}$  aluminum electrolytic) on the output swamps this effect and insures stability.

#### **Load Regulation**

The LM317L is capable of providing extremely good load regulation but a few precautions are needed to obtain maximum performance. The current set resistor connected between the adjustment terminal and the output terminal (usually 240 $\Omega$ ) should be tied directly to the output of the regulator rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 15V regulator with  $0.05\Omega$  resistance between the regulator and load will have a load regulation due to line resistance of  $0.05\Omega \times I_{\rm L}$ . If the set resistor is connected near the load the effective line resistance will be  $0.05\Omega$  (1  $\pm$  R2/R1) or in this case, 11.5 times worse.

Figure 2 shows the effect of resistance between the regulator and 240  $\!\Omega$  set resistor.

With the TO-92 package, it is easy to minimize the resistance from the case to the set resistor, by using two separate leads to the output pin. The ground of R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation.



TL/H/9064-8

FIGURE 2. Regulator with Line Resistance in Output Lead

# **Application Hints** (Continued)

#### Thermal Regulation

When power is dissipated in an IC, a temperature gradient occurs across the IC chip affecting the individual IC circuit components. With an IC regulator, this gradient can be especially severe since power dissipation is large. Thermal regulation is the effect of these temperature gradients on output voltage (in percentage output change) per watt of power change in a specified time. Thermal regulation error is independent of electrical regulation or temperature coefficient, and occurs within 5 ms to 50 ms after a change in power dissipation. Thermal regulation depends on IC layout as well as electrical design. The thermal regulation of a voltage regulator is defined as the percentage change of V<sub>OUT</sub>, per watt, within the first 10 ms after a step of power is applied. The LM317L specification is 0.2%/W, maximum.

In the Thermal Regulation curve at the bottom of the Typical Performance Characteristics page, a typical LM317L's output changes only 7 mV (or 0.07% of  $V_{OUT} = -10V$ ) when a 1W pulse is applied for 10 ms. This performance is thus well inside the specification limit of 0.2%/W  $\times$  1W = 0.2% maximum. When the 1W pulse is ended, the thermal regulation again shows a 7 mV change as the gradients across the LM317L chip die out. Note that the load regulation error of about 14 mV (0.14%) is additional to the thermal regulation error.

#### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to pre-

vent the capacitors from discharging through low current points into the regulator. Most 10  $\mu$ F capacitors have low enough internal series resistance to deliver 20A spikes when shorted. Although the surge is short, there is enough energy to damage parts of the IC.

When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and the rate of decrease of  $V_{IN}.$  In the LM317L, this discharge path is through a large junction that is able to sustain a 2A surge with no problem. This is not true of other types of positive regulators. For output capacitors of 25  $\mu F$  or less, the LM317L's ballast resistors and output structure limit the peak current to a low enough level so that there is no need to use a protection diode.

The bypass capacitor on the adjustment terminal can discharge through a low current junction. Discharge occurs when  $\it{either}$  the input or output is shorted. Internal to the LM317L is a  $50\Omega$  resistor which limits the peak discharge current. No protection is needed for output voltages of 25V or less and 10  $\mu F$  capacitance.  $\it{Figure 3}$  shows an LM317L with protection diodes included for use with outputs greater than 25V and high values of output capacitance.



FIGURE 3. Regulator with Protection Diodes

$$V_{OUT} = 1.25V \left(1 + \frac{R2}{R1}\right) I_{ADJ} R2$$

D1 protects against C1 D2 protects against C2

#### 4

# **Typical Applications (Continued)**

#### **Digitally Selected Outputs**



TL/H/9064-11

\*Sets maximum  $V_{\text{OUT}}$ 

#### **Adjustable Current Limiter**



TL/H/9064-13 12 ≤ R1 ≤ 240

#### Slow Turn-On 15V Regulator



TL/H/9064-15

#### **High Stability 10V Regulator**



#### **High Gain Amplifier**



TL/H/9064-12

#### **Precision Current Limiter**



TL/H/9064-14

TL/H/9064-16

#### Adjustable Regulator with Improved Ripple Rejection



†Solid tantalum

\*Discharges C1 if output is shorted to ground

#### to ground

# Adjustable Regulator with Current Limiter



TL/H/9064-18

Short circuit current is approximately 600 mV/R3, or 60 mA (compared to LM317LZ's 200 mA current limit).

At 25 mA output only 3/4V of drop occurs in R3 and R4.



Regulator With 15 mA Short Circuit Current



**Power Follower** 10V-40V LM395 RI 10k OUTPUT VIN VOUT LM317L **≸**R2 12

TL/H/9064-21

TL/H/9064-19 Full output current not available at high input-out-

put voltages

# Adjusting Multiple On-Card Regulators with Single Control\*



\*All outputs within ± 100 mV †Minimum load -5mA

TL/H/9064-22

#### 100 mA Current Regulator



1.2V-12V Regulator with Minimum **Program Current** 



50 mA Constant Current Battery Charger for Nickel-Cadmium Batteries



TL/H/9064-25

5V Logic Regulator with Electronic Shutdown\*



TL/H/9064-26 \*Minimum output ≈ 1.2V



\*Sets peak current, I<sub>PEAK</sub> = 0.6V/R1

\*\*1000  $\mu\text{F}$  is recommended to filter out any input transients.

#### **Short Circuit Protected 80V Supply**



TL/H/9064-28



TL/H/9064-29

# **Precision High Voltage Regulator**



# Tracking Regulator VIN VIN ADJ OUT S ADJ OUT ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUSTY ADJUS

TL/H/9064-31

A1 = LM301A, LM307, or LF13741 only R1, R2 = matched resistors with good TC tracking

# **Regulator With Trimmable Output Voltage**



TL/H/9064-32

#### Trim Procedure:

- If VOUT is 23.08V or higher, cut out R3 (if lower, don't cut it out).
- Then if Vout is 22.47V or higher, cut out R4 (if lower, don't).
- Then if Vout is 22.16V or higher, cut out R5 (if lower, don't).

This will trim the output to well within  $\pm$  1% of 22.00 V<sub>DC</sub>, without any of the expense or uncertainty of a trim pot (see LB-46). Of course, this technique can be used at any output voltage level.

#### **Precision Reference with Short-Circuit Proof Output**



\*R1-R4 from thin-film network, Beckman 694-3-R2K-D or similar TL/H/9064-33



# LM138A/LM138, LM338A/LM338 5-Amp Adjustable Regulators

# **General Description**

The LM138 series of adjustable 3-terminal positive voltage regulators is capable of supplying in excess of 5A over a 1.2V to 32V output range. They are exceptionally easy to use and require only 2 resistors to set the output voltage. Careful circuit design has resulted in outstanding load and line regulation—comparable to many commercial power supplies. The LM138 family is supplied in a standard 3-lead transistor package.

A unique feature of the LM138 family is time-dependent current limiting. The current limit circuitry allows peak currents of up to 12A to be drawn from the regulator for short periods of time. This allows the LM138 to be used with heavy transient loads and speeds start-up under full-load conditions. Under sustained loading conditions, the current limit decreases to a safe value protecting the regulator. Also included on the chip are thermal overload protection and safe area protection for the power transistor. Overload protection remains functional even if the adjustment pin is accidentally disconnected.

Normally, no capacitors are needed unless the device is situated more than 6 inches from the input filter capacitors in which case an input bypass is needed. An output capacitor can be added to improve transient response, while bypassing the adjustment pin will increase the regulator's ripple rejection.

Besides replacing fixed regulators or discrete designs, the LM138 is useful in a wide variety of other applications. Since the regulator is "floating" and sees only the input-to-output differential voltage, supplies of several hundred volts can be

regulated as long as the maximum input to output differential is not exceeded, i.e., do not short-circuit output to ground. The part numbers in the LM138 series which have a K suffix are packaged in a standard Steel TO-3 package, while those with a T suffix are packaged in a TO-220 plastic package. The LM138A/LM138 are rated for  $-55^{\circ}\text{C} \le T_J \le +150^{\circ}\text{C}$ , while the LM338 is rated for  $-40^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$ , and the LM338 is rated for  $0^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$ .

#### **Features**

- Guaranteed 7A peak output current
- Guaranteed 5A output current
- Adjustable output down to 1.2V
- Guaranteed thermal regulation
- Current limit constant with temperature
- 100% electrical burn-in in thermal limit
- Output is short-circuit protected
- Guaranteed 1% output voltage tolerance (LM138A, LM338A)
- Guaranteed max. 0.01%/V line regulation (LM138A, LM338A)
- Guaranteed max. 0.3% load regulation (LM138A, LM338A)

# **Applications**

- Adjustable power supplies
- Constant current regulators
- Battery chargers

# Connection Diagrams (See Physical Dimension section for further information)



Order Number LM138AK STEEL/LM138K STEEL/ LM338AK STEEL/LM338K STEEL See NS Package Number K02A (TO-220) Plastic Package



TL/H/9060-31

Front View

Order Number LM338AT/LM338T, See NS Package Number T03B

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 4)

Power Dissipation

Internally limited

Input/Output Voltage Differential

+40V. -0.3V

Storage Temperature

-65°C to +150°C

Lead Temperature

Metal Package (Soldering, 10 seconds)

Plastic Package (Soldering, 4 seconds)

300°C 260°C **ESD Tolerance** 

**Operating Temperature Range** 

LM138A/LM138

 $-55^{\circ}\text{C} \le \text{T}_{\text{J}} \le +150^{\circ}\text{C}$ 

LM338A

 $-40^{\circ}\text{C} \le T_{J} \le +125^{\circ}\text{C}$  $0^{\circ}\text{C} \le T_{J} \le +125^{\circ}\text{C}$ 

LM338

# **Preconditioning**

Thermal Limit Burn-In

All Devices 100%

TBD

# **Electrical Characteristics**

Specifications with standard type face are for  $T_J=25^{\circ}C$ , and those with **boldface type** apply over **full Operating Temperature Range.** Unless otherwise specified,  $V_{IN}-V_{OUT}=5V$ ; and  $I_{OUT}=10$  mA. (Note 2)

| Parameter                                              | Conditions                                                                                                      |        | LM138A   |       | LM138  |          |      | Units    |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------|----------|-------|--------|----------|------|----------|
| rarameter                                              | Conditions                                                                                                      | Min    | Тур      | Max   | Min    | Тур      | Max  |          |
| Reference Voltage                                      | I <sub>OUT</sub> = 10 mA, T <sub>J</sub> = 25°C                                                                 | 1.238  | 1.250    | 1.262 |        |          |      | V        |
| · .                                                    | $3V \le (V_{IN} - V_{OUT}) \le 35V$ ,<br>10 mA $\le I_{OUT} \le 5A$ , P $\le 50W$                               | 1.225  | 1.250    | 1.270 | 1.19   | 1.24     | 1.29 | V,       |
| Line Regulation                                        | 3V ≤ (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 35V (Note 3)                                                       |        | 0.005    | 0.01  |        | 0.005    | 0.01 | %/\      |
|                                                        |                                                                                                                 |        | 0.02     | 0.04  |        | 0.02     | 0.04 | %/\      |
| Load Regulation                                        | 10 mA ≤ I <sub>OUT</sub> ) ≤ 5V (Note 3)                                                                        |        | 0.1      | 0.3   |        | 0.1      | 0.3  | %        |
|                                                        |                                                                                                                 |        | 0.3      | 0.6   |        | 0.3      | 0.6  | %        |
| Thermal Regulation                                     | 20 ms Pulse                                                                                                     |        | 0.002    | 0.01  |        | 0.002    | 0.01 | %/V      |
| Adjustment Pin Current                                 |                                                                                                                 |        | 45       | 100   |        | 45       | 100  | μΑ       |
| Adjustment Pin Current Change                          | 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 5A,<br>3V $\leq$ (V <sub>IN</sub> $-$ V <sub>OUT</sub> ) $\leq$ 35V        |        | 0.2      | 5     |        | 0.2      | 5    | μА       |
| Temperature Stability                                  | $T_{MIN} \le T_{J} \le T_{MAX}$                                                                                 |        | · 1      |       |        | 1        |      | %        |
| Minimum Load Current                                   | $V_{IN} - V_{OUT} = 35V$                                                                                        |        | 3.5      | 5     |        | 3.5      | 5    | mA       |
| Current Limit                                          | V <sub>IN</sub> — V <sub>OUT</sub> ≤ 10V<br>DC<br>0.5 ms Peak                                                   | 5<br>7 | 8<br>12  |       | 5<br>7 | 8<br>12  |      | A        |
|                                                        | $V_{IN} - V_{OUT} = 30V$                                                                                        |        |          | 1     |        |          | 1    | Α        |
| RMS Output Noise, % of VOUT                            | 10 Hz ≤ f ≤ 10 kHz                                                                                              |        | 0.001    |       |        | 0.003    |      | %        |
| Ripple Rejection Ratio                                 | $V_{OUT} = 10V$ , $f = 120$ Hz, $C_{ADJ} = 0$ $\mu F$<br>$V_{OUT} = 10V$ , $f = 120$ Hz, $C_{ADJ} = 10$ $\mu F$ | 60     | 60<br>75 |       | 60     | 60<br>75 | 1.0  | dB<br>dB |
| Long-Term Stability                                    | T <sub>J</sub> = 125°C, 1000 Hrs                                                                                | ,      | 0.3      | 1     |        | 0.3      | 1    | %        |
| Thermal Resistance,<br>Junction to Case                | K Package                                                                                                       | .      |          | 1     |        |          | 1    | °C/\     |
| Thermal Resistance, Junction to Ambient (No Heat Sink) | K Package                                                                                                       |        | 35       |       |        | 35       |      | °C/      |

#### **Electrical Characteristics** (Continued)

Specifications with standard type face are for  $T_J = 25^{\circ}$ C, and those with **boldface type** apply over **full Operating Temperature Range**. Unless otherwise specified,  $V_{IN} - V_{OUT} = 5V$ ; and  $I_{OUT} = 10$  mA. (Note 2)

| Parameter                                              | Conditions                                                                                              |        | LM338A    |       |        | Units    |        |          |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------|-----------|-------|--------|----------|--------|----------|
| i arameter                                             | Conditions                                                                                              | Min    | Тур       | Max   | Min    | Тур      | Max    |          |
| Reference Voltage                                      | I <sub>OUT</sub> = 10 mA, T <sub>J</sub> = 25°C                                                         | 1.238  | 1.250     | 1.262 |        |          |        | ٧        |
|                                                        | $3V \le (V_{IN} - V_{OUT}) \le 35V$ ,<br>10 mA $\le I_{OUT} \le 5A$ , P $\le 50W$                       | 1.225  | 1.250     | 1.270 | 1.19   | 1.24     | 1.29   | ٧        |
| Line Regulation                                        | $3V \le (V_{IN} - V_{OUT}) \le 35V \text{ (Note 3)}$                                                    |        | 0.005     | 0.01  | 1      | 0.005    | 0.03   | %/V      |
|                                                        |                                                                                                         |        | 0.02      | 0.04  |        | 0.02     | 0.06   | %/V      |
| Load Regulation                                        | 10 mA ≤ I <sub>OUT</sub> ) ≤ 5V (Note 3)                                                                |        | 0.1       | 0.3   |        | 0.1      | 0.5    | %        |
|                                                        |                                                                                                         |        | 0.3       | 0.6   |        | 0.3      | 1      | %        |
| Thermal Regulation                                     | 20 ms Pulse                                                                                             |        | 0.002     | 0.02  |        | 0.002    | 0.02   | %/W      |
| Adjustment Pin Current                                 |                                                                                                         |        | 45        | 100   |        | 45       | 100    | μΑ       |
| Adjustment Pin Current Change                          | $10 \text{ mA} \le I_{OUT} \le 5A,$ $3V \le (V_{IN} - V_{OUT}) \le 35V$                                 |        | 0.2       | 5     |        | 0.2      | 5      | μΑ       |
| Temperature Stability                                  | $T_{MIN} \le T_{J} \le T_{MAX}$                                                                         |        | <u></u> 1 |       |        | 1        |        | %        |
| Minimum Load Current                                   | $V_{IN} - V_{OUT} = 35V$                                                                                |        | 3.5       | 1.0   |        | 3.5      | 10     | mA       |
| Current Limit                                          | V <sub>IN</sub>                                                                                         | 5<br>7 | 8<br>12   |       | 5<br>7 | 8<br>12  |        | A        |
| est ta                                                 | $V_{IN} - V_{OUT} = 30V$                                                                                |        |           | 1     |        |          | 1      | Α        |
| RMS Output Noise, % of VOUT                            | 10 Hz ≤ f ≤ 10 kHz                                                                                      |        | 0.001     |       |        | 0.003    |        | %        |
| Ripple Rejection Ratio                                 | $V_{OUT} = 10V$ , f = 120 Hz, $C_{ADJ} = 0 \mu F$<br>$V_{OUT} = 10V$ , f = 120 Hz, $C_{ADJ} = 10 \mu F$ | 60     | 60<br>75  | -     | 60     | 60<br>75 |        | dB<br>dB |
| Long-Term Stability                                    | T <sub>J</sub> = 125°C, 1000 hrs                                                                        |        | 0.3       | 1     |        | 0.3      | 1      | %        |
| Thermal Resistance<br>Junction to Case                 | K Package<br>T Package                                                                                  |        |           | 1 4   |        |          | 1<br>4 | °C/W     |
| Thermal Resistance, Junction to Ambient (No Heat Sink) | K Package<br>T Package                                                                                  |        | 35<br>50  |       |        | 35<br>50 |        | °C/W     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.

Note 2: These specifications are applicable for power dissipations up to 50W for the TO-3 (K) package and 25W for the TO-220 (T) package. Power dissipation is guaranteed at these values up to 15V input-output differential. Above 15V differential, power dissipation will be limited by internal protection circuitry. All limits (i.e., the numbers in the Min. and Max. columns) are guaranteed to National's AOOL (Average Outgoing Quality Level).

Note 3: Regulation is measured at a constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specifications for thermal regulation.

Note 4: Refer to RETS138K drawing for military specifications of LM138K.

# **Typical Performance Characteristics**







1L/H/9000-4

# Typical Performance Characteristics (Continued)























TL/H/9060-5

# **Application Hints**

In operation, the LM138 develops a nominal 1.25V reference voltage,  $V_{\rm REF}$ , between the output and adjustment terminal. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current  $I_1$  then flows through the output set resistor R2, giving an output voltage of

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) + I_{ADJ}R2$$

$$V_{IN} \quad V_{OUT} \quad V_{REF} \quad R1$$

$$V_{ADJ} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT} \quad V_{OUT}$$

FIGURE 1

TL/H/9060-6

Since the 50  $\mu$ A current from the adjustment terminal represents an error term, the LM138 was designed to minimize  $I_{ADJ}$  and make it very constant with line and load changes. To do this, all quiescent operating current is returned to the output establishing a minimum load current requirement. If there is insufficient load on the output, the output will rise.

#### **External Capacitors**

An input bypass capacitor is recommended. A 0.1  $\mu$ F disc or 1  $\mu$ F solid tantalum on the input is suitable input bypassing for almost all applications. The device is more sensitive to the absence of input bypassing when adjustment or output capacitors are used but the above values will eliminate the possiblity of problems.

The adjustment terminal can be bypassed to ground on the LM138 to improve ripple rejection. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. With a 10  $\mu\text{F}$  bypass capacitor 75 dB ripple rejection is obtainable at any output level. Increases over 20  $\mu\text{F}$  do not appreciably improve the ripple rejection at frequencies above 120 Hz. If the bypass capacitor is used, it is sometimes necessary to include protection diodes to prevent the capacitor from discharging through internal low current paths and damaging the device.

In general, the best type of capacitors to use are solid tantalum. Solid tantalum capacitors have low impedance even at high frequencies. Depending upon capacitor construction, it takes about 25  $\mu\text{F}$  in aluminum electrolytic to equal 1  $\mu\text{F}$  solid tantalum at high frequencies. Ceramic capacitors are also good at high frequencies; but some types have a large decrease in capacitance at frequencies around 0.5 MHz. For this reason, 0.01  $\mu\text{F}$  disc may seem to work better than a 0.1  $\mu\text{F}$  disc as a bypass.

Although the LM138 is stable with no output capacitors, like any feedback circuit, certain values of external capacitance can cause excessive ringing. This occurs with values between 500 pF and 5000 pF. A 1  $\mu\text{F}$  solid tantalum (or 25  $\mu\text{F}$  aluminum electrolytic) on the output swamps this effect and insures stability.

#### **Load Regulation**

The LM138 is capable of providing extremely good load regulation but a few precautions are needed to obtain maximum performance. The current set resistor connected between the adjustment terminal and the output terminal (usually 240 $\Omega$ ) should be tied directly to the output of the regulator (case) rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 15V regulator with  $0.05\Omega$  resistance between the regulator and load will have a load regulation due to line resistance of  $0.05\Omega \times I_{\rm L}$ . If the set resistor is connected near the load the effective line resistance will be  $0.05\Omega$  (1 + R2/R1) or in this case, 11.5 times worse.

Figure 2 shows the effect of resistance between the regulator and 240 $\Omega$  set resistor.



TL/H/9060-7

# FIGURE 2. Regulator with Line Resistance in Output Lead

With the TO-3 package, it is easy to minimize the resistance from the case to the set resistor, by using 2 separate leads to the case. The ground of R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation.

#### **Protection Diodes**

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator. Most 20  $\mu F$  capacitors have low enough internal series resistance to deliver 20A spikes when shorted. Although the surge is short, there is enough energy to damage parts of the IC.

When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and the rate of decrease of  $V_{\rm IN}$ . In the LM138 this discharge path is through a large junction that is able to sustain 25A surge with no problem. This is not true of other types of positive regulators. For output capacitors of 100  $\mu F$  or less at output of 15V or less, there is no need to use diodes.

The bypass capacitor on the adjustment terminal can discharge through a low current junction. Discharge occurs when  $\it{either}$  the input or output is shorted. Internal to the LM138 is a  $50\Omega$  resistor which limits the peak discharge current. No protection is needed for output voltages of 25V or less and 10  $\mu F$  capacitance.  $\it{Figure 3}$  shows an LM138 with protection diodes included for use with outputs greater than 25V and high values of output capacitance.

# **Application Hints (Continued)**



D1 protects against C1 D2 protects against C2

Dz protects against 02

FIGURE 3. Regulator with Protection Diodes

# **Typical Applications**

Regulator and Voltage Reference



TL/H/9060-3

# .



**Temperature Controller** 

TL/H/9060-8



Full output current not available

at high input-output voltages †Optional—improves transient response. Output capacitors in the range of 1  $\mu$ F to 1000  $\mu$ F of aluminum or tantalum electrolytic are commonly used to provide improved output impedance and rejection of transients. \*Needed if device is more than 6 inches from filter capacitors.

 $††V_{OUT} = 1.25V \left(1 + \frac{R2}{R1}\right) + I_{ADJ}(F)$ 

\*\*R1 = 240 $\Omega$  for LM138. R1, R2 as an assembly can be ordered from Bourns:

MIL part no. 7105A-AT2-502 COMM part no. 7105A-AT7-502 4-232

# **Precision Power Regulator with Low Temperature Coefficient**



Slow Turn-On 15V Regulator



TL/H/9060-13

#### High Stability 10V Regulator



TL/H/9060~15

# Adjustable Regulator with Improved Ripple Rejection

TL/H/9060-12



TL/H/9060-14

†Solid tantalum
\*Discharges C1 if output is shorted to ground

\*\*R1 =  $240\Omega$  for LM138

#### Digitally Selected Outputs



TL/H/9060-16

\*Sets maximum VOUT

\*\*R1 =  $240\Omega$  for LM138

# 

TL/H/9060-17

#### 5V Logic Regulator with Electronic Shutdown\*\*



\*\*Minimum output  $\approx$  1.2V

TL/H/9060-18

# Light Controller VIN IN ADJ OUT Zk TL/H/9060-11

0 to 22V Regulator



TL/H/9060-19

\*R1 = 240Ω, R2 = 5k for LM138

Full output current not available

at high input-output voltages



TL/H/9060-23

#### Adjusting Multiple On-Card Regulators with Single Control\*



TL/H/9060-25



Simple 12V Battery Charger



TL/H/9060-28

\*R<sub>S</sub>—sets output impedance of charger  $Z_{OUT} = R_S \left(1 + \frac{R2}{R1}\right)$ 

Use of  $R_S$  allows low charging rates with fully charged battery.

\*\*The 1000  $\mu\text{F}$  is recommended to filter out input transients



**Current Limited 6V Charger** 



\*Set max charge current to 3A

\*\*The 1000  $\mu F$  is recommended to filter out input transients.

TL/H/9060-26



TL/H/9060-2



# LM150A/LM150, LM350A/LM350 3-Amp Adjustable Regulators

# **General Description**

The LM150 series of adjustable 3-terminal positive voltage regulators is capable of supplying in excess of 3A over a 1.2V to 33V output range. They are exceptionally easy to use and require only 2 external resistors to set the output voltage. Further, both line and load regulation are comparable to discrete designs. Also, the LM150 is packaged in standard transistor packages which are easily mounted and handled.

In addition to higher performance than fixed regulators, the LM150 series offers full overload protection available only in IC's. Included on the chip are current limit, thermal overload protection and safe area protection. All overload protection circuitry remains fully functional even if the adjustment terminal is accidentally disconnected.

Normally, no capacitors are needed unless the device is situated more than 6 inches from the input filter capacitors in which case an input bypass is needed. An output capacitor can be added to improve transient response, while bypassing the adjustment pin will increase the regulator's ripple rejection.

Besides replacing fixed regulators or discrete designs, the LM150 is useful in a wide variety of other applications. Since the regulator is "floating" and sees only the input-to-output differential voltage, supplies of several hundred volts can be regulated as long as the maximum input to output differential is not exceeded, i.e., avoid short-circuiting the output.

By connecting a fixed resistor between the adjustment pin and output, the LM150 can be used as a precision current regulator. Supplies with electronic shutdown can be achieved by clamping the adjustment terminal to ground which programs the output to 1.2V where most loads draw little current.

The part numbers in the LM150 series which have a K suffix are packaged in a standard Steel TO-3 package, while those with a T suffix are packaged in a TO-220 plastic package. The LM150A/LM150 are rated for  $-55^{\circ}\text{C} \le T_J \le +150^{\circ}\text{C}$ , while the LM350A is rated for  $-40^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$ , and the LM350 is rated for  $0^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$ .

#### **Features**

- Adjustable output down to 1.2V
- Guaranteed 3A output current
- Guaranteed thermal regulation
- Output is short circuit protected
- Current limit constant with temperature
- 100% electrical burn-in in thermal limit
- 86 dB ripple rejection
- Guaranteed 1% output voltage tolerance (LM150A, LM350A)
- Guaranteed max. 0.01%/V line regulation (LM150A, LM350A)
- Guaranteed max. 0.3% load regulation (LM150A, LM350A)

# **Applications**

- Adjustable power supplies
- Constant current regulators
- Battery chargers

# **Connection Diagrams**

(TO-3 STEEL) Metal Can Package



Order Number LM150AK STEEL, LM150K STEEL, LM350AK STEEL or LM350K STEEL See NS Package Number K02A (TO-220) Plastic Package



TL/H/9061-5

Front View

Order Number LM350AT or LM350T See NS Package Number T03B If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 4)

**Power Dissipation** 

Internally Limited

Input-Output Voltage Differential

+35V

Storage Temperature Lead Temperature

-65°C to +150°C

Metal Package (Soldering, 10 sec.) Plastic Package (Soldering, 4 sec.) 300°C 260°C **ESD Tolerance** 

Operating Temperature Range

LM150A/LM150

LM350A LM350

 $-55^{\circ}\text{C} \le \text{T}_{\text{J}} \le +150^{\circ}\text{C}$ 

TBD

 $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ 

 $0^{\circ}C \le T_{J} \le +125^{\circ}C$ 

# **Preconditioning**

Thermal Limit Burn-In

All Devices 100%

# **Electrical Characteristics**

Specifications with standard type face are for T<sub>J</sub> = 25°C, and those with boldface type apply over full Operating Temperature Range. Unless otherwise specified,  $V_{IN}-V_{OUT}=5V$ , and  $I_{OUT}=10$  mA. (Note 2)

| Parameter                                              | Conditions                                                                                            | LM150A         |            |       |                | Units        |      |        |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|------------|-------|----------------|--------------|------|--------|
|                                                        | Conditions                                                                                            | Min Typ        | Тур        | Max   | Min            | Тур          | Max  | Oilits |
| Reference Voltage                                      | I <sub>OUT</sub> = 10 mA, T <sub>J</sub> = 25°C                                                       | 1.238          | 1.250      | 1.262 |                |              |      | ٧      |
|                                                        | $3V \le (V_{IN} - V_{OUT}) \le 35V$ ,<br>10 mA $\le I_{OUT} \le 3A$ , P $\le 30W$                     | 1.225          | 1.250      | 1.270 | 1.20           | 1.25         | 1.30 | V      |
| Line Regulation                                        | 3V ≤ (V <sub>IN</sub> - V <sub>OUT</sub> ) ≤ 35V (Note 3)                                             | . :            | 0.005      | 0.01  |                | 0.005        | 0.01 | %/V    |
|                                                        |                                                                                                       |                | 0.02       | 0.05  |                | 0.02         | 0.05 | %/V    |
| Load Regulation                                        | 10 mA ≤ I <sub>OUT</sub> ≤ 3A (Note 3)                                                                |                | 0.1        | 0.3   |                | 0.1          | 0.3  | %      |
|                                                        |                                                                                                       |                | 0.3        | - 1   |                | 0.3          | 1    | %      |
| Thermal Regulation                                     | 20 ms Pulse                                                                                           |                | 0.002      | 0.01  |                | 0.002        | 0.01 | %/W    |
| Adjustment Pin Current                                 |                                                                                                       |                | 50         | 100   |                | 50           | 100  | μΑ     |
| Adjustment Pin Current Change                          | 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 3A, 3V $\leq$ (V <sub>IN</sub> $-$ V <sub>OUT</sub> ) $\leq$ 35V |                | 0.2        | 5     |                | 0.2          | 5    | μА     |
| Temperature Stability                                  | $T_{MIN} \le T_{J} \le T_{MAX}$                                                                       |                | 1          |       |                | 1            |      | %      |
| Minimum Load Current                                   | $V_{IN} - V_{OUT} = 35V$                                                                              |                | 3.5        | 5     |                | 3.5          | 5    | mA     |
| Current Limit                                          | $\begin{aligned} &V_{IN} - V_{OUT} \le 10V \\ &V_{IN} - V_{OUT} = 30V \end{aligned}$                  | <b>3.0</b> 0.3 | <b>4.5</b> |       | <b>3.0</b> 0.3 | <b>4.5</b> 1 |      | A      |
| RMS Output Noise, % of VOUT                            | 10 Hz ≤ f ≤ 10 kHz                                                                                    |                | 0.001      |       |                | 0.001        |      | %      |
| Ripple Rejection Ratio                                 | V <sub>OUT</sub> = 10V, f = 120 Hz, C <sub>ADJ</sub> = 0 μF                                           | a =            | 65         |       |                | 65           |      | dB     |
|                                                        | V <sub>OUT</sub> = 10V, f = 120 Hz, C <sub>ADJ</sub> = 10 μF                                          | 66             | 86         |       | 66             | 86           |      | dB     |
| Long-Term Stability                                    | T <sub>J</sub> = 125°C, 1000 hrs                                                                      |                | 0.3        | 1     |                | 0.3          | 1    | %      |
| Thermal Resistance, Junction to Case                   | K Package                                                                                             |                | 1.2        | 1.5   |                | 1.2          | 1.5  | °C/W   |
| Thermal Resistance, Junction to Ambient (No Heat Sink) | K Package                                                                                             |                | 35         |       |                | 35           |      | °C/W   |

**Electrical Characteristics** (Continued) Specifications with standard type face are for  $T_J=25^{\circ}\text{C}$ , and those with **boldface type** apply over **full Operating Temperature Range**. Unless otherwise specified,  $V_{\text{IN}}-V_{\text{OUT}}=5\text{V}$ , and  $I_{\text{OUT}}=10$  mA. (Note 2) (Continued)

| Parameter                                              | Conditions                                                                                            |                | LM350A     | \        | LM350           |            |          | Units |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|------------|----------|-----------------|------------|----------|-------|
|                                                        | Conditions                                                                                            |                | Тур        | Max      | Min             | Тур        | Max      |       |
| Reference Voltage                                      | I <sub>OUT</sub> = 10 mA, T <sub>J</sub> = 25°C                                                       | 1.238          | 1.250      | 1.262    |                 |            |          | V     |
|                                                        | $3V \le (V_{IN} - V_{OUT}) \le 35V$ ,<br>$10 \text{ mA} \le I_{OUT} \le 3A$ , $P \le 30W$             | 1.225          | 1.250      | 1.270    | 1.20            | 1.25       | 1.30     | v     |
| Line Regulation                                        | 3V ≤ (V <sub>IN</sub> - V <sub>OUT</sub> ) ≤ 35V (Note 3)                                             |                | 0.005      | 0.01     |                 | 0.005      | 0.03     | %/V   |
|                                                        |                                                                                                       |                | 0.02       | 0.05     |                 | 0.02       | 0.07     | %/V   |
| Load Regulation                                        | 10 mA ≤ I <sub>OUT</sub> ≤ 3A (Note 3)                                                                |                | 0.1        | 0.3      |                 | 0.1        | 0.5      | %     |
|                                                        |                                                                                                       | -              | 0.3        | 1        |                 | 0.3        | 1.5      | %     |
| Thermal Regulation                                     | 20 ms Pulse                                                                                           |                | 0.002      | 0.01     |                 | 0.002      | 0.03     | %/W   |
| Adjustment Pin Current                                 |                                                                                                       |                | 50         | 100      | _               | 50         | 100      | μА    |
| Adjustment Pin Current Change                          | 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 3A, 3V $\leq$ (V <sub>IN</sub> $-$ V <sub>OUT</sub> ) $\leq$ 35V |                | 0.2        | 5        |                 | 0.2        | 5        | μА    |
| Temperature Stability                                  | $T_{MIN} \le T_{J} \le T_{MAX}$                                                                       |                | 1          |          |                 | 1          |          | %     |
| Minimum Load Current                                   | $V_{IN} - V_{OUT} = 35V$                                                                              |                | 3.5        | 10       |                 | 3.5        | 10       | mA    |
| Current Limit                                          | $\begin{aligned} &V_{IN} - V_{OUT} \leq 10V \\ &V_{IN} - V_{OUT} = 30V \end{aligned}$                 | <b>3.0</b> 0.3 | <b>4.5</b> |          | <b>3.0</b> 0.25 | <b>4.5</b> |          | A     |
| RMS Output Noise, % of VOUT                            | 10 Hz ≤ f ≤ 10 kHz                                                                                    |                | 0.001      |          |                 | 0.001      |          | %     |
| Ripple Rejection Ratio                                 | $V_{OUT} = 10V, f = 120 \text{ Hz}, C_{ADJ} = 0 \mu\text{F}$                                          |                | 65         |          |                 | 65         |          | dB    |
|                                                        | $V_{OUT} = 10V, f = 120 \text{ Hz}, C_{ADJ} = 10 \mu\text{F}$                                         | 66             | 86         |          | 66              | 86         |          | dB    |
| Long-Term Stability                                    | T <sub>J</sub> = 125°C, 1000 hrs                                                                      |                | 0.25       | 1        |                 | 0.25       | 1        | %     |
| Thermal Resistance, Junction to Case                   | K Package<br>T Package                                                                                |                | 1.2<br>3   | 1.5<br>4 |                 | 1.2<br>3   | 1.5<br>4 | °C/W  |
| Thermal Resistance, Junction to Ambient (No Heat Sink) | K Package<br>T Package                                                                                |                | 35<br>50   |          |                 | 35<br>. 50 |          | °C/W  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. Note 2: These specifications are applicable for power dissipations up to 30W for the TO-3 (K) package and 25W for the TO-220 (T) package. Power dissipation is guaranteed at these values up to 15V input-output differential. Above 15V differential, power dissipation will be limited by internal protection circuitry. All limits (i.e., the numbers in the Min. and Max. columns) are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 3: Regulation is measured at a constant junction temperature, using pulse testing with a low duty cycle. Changes in output voltage due to heating effects are covered under the specifications for thermal regulation.

Note 4: Refer to RETS150K drawing for military specifications of the LM150K.

# **Typical Performance Characteristics**

























TL/H/9061-6

## **Application Hints**

In operation, the LM150 develops a nominal 1.25V reference voltage, V<sub>REF</sub>, between the output and adjustment terminal. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current I<sub>1</sub> then flows through the output set resistor R2, giving an output voltage of

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) + I_{ADJ} R2.$$



TL/H/9061-7

FIGURE 1

Since the 50  $\mu$ A current from the adjustment terminal represents an error term, the LM150 was designed to minimize I<sub>ADJ</sub> and make it very constant with line and load changes. To do this, all quiescent operating current is returned to the output establishing a minimum load current requirement. If there is insufficient load on the output, the output will rise.

#### **EXTERNAL CAPACITORS**

An input bypass capacitor is recommended. A 0.1  $\mu$ F disc or 1  $\mu$ F solid tantalum on the input is suitable input bypassing for almost all applications. The device is more sensitive to the absence of input bypassing when adjustment or output capacitors are used but the above values will eliminate the possibility of problems.

The adjustment terminal can be bypassed to ground on the LM150 to improve ripple rejection. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. With a 10  $\mu\text{F}$  bypass capacitor 86 dB ripple rejection is obtainable at any output level. Increases over 10  $\mu\text{F}$  do not appreciably improve the ripple rejection at frequencies above 120 Hz. If the bypass capacitor is used, it is sometimes necessary to include protection diodes to prevent the capacitor from discharging through internal low current paths and damaging the device.

In general, the best type of capacitors to use is solid tantalum. Solid tantalum capacitors have low impedance even at high frequencies. Depending upon capacitor construction, it takes about 25  $\mu F$  in aluminum electrolytic to equal 1  $\mu F$  solid tantalum at high frequencies. Ceramic capacitors are also good at high frequencies, but some types have a large decrease in capacitance at frequencies around 0.5 MHz. For this reason, 0.01  $\mu F$  disc may seem to work better than a 0.1  $\mu F$  disc as a bypass.

Although the LM150 is stable with no output capacitors, like any feedback circuit, certain values of external capacitance can cause excessive ringing. This occurs with values between 500 pF and 5000 pF. A 1  $\mu F$  solid tantalum (or 25  $\mu F$  aluminum electrolytic) on the output swamps this effect and insures stability.

#### LOAD REGULATION

The LM150 is capable of providing extremely good load regulation but a few precautions are needed to obtain maximum performance. The current set resistor connected between the adjustment terminal and the output terminal (usually 240 $\Omega$ ) should be tied directly to the output (case) of the regulator rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 15V regulator with  $0.05\Omega$  resistance between the regulator and load will have a load regulation due to line resistance of  $0.05\Omega \times l_{OUT}$ . If the set resistor is connected near the load the effective line resistance will be  $0.05\Omega$  (1 + R2/R1) or in this case, 11.5 times worse.

Figure 2 shows the effect of resistance between the regulator and 240 $\Omega$  set resistor.



TL/H/9061-8

FIGURE 2. Regulator with Line Resistance in Output Lead

With the TO-3 package, it is easy to minimize the resistance from the case to the set resistor, by using two separate leads to the case. The ground of R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation.

#### **PROTECTION DIODES**

When external capacitors are used with  $any\, IC$  regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator. Most 10  $\mu F$  capacitors have low enough internal series resistance to deliver 20A spikes when shorted. Although the surge is short, there is enough energy to damage parts of the IC.

When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and the rate of decrease of  $V_{\text{IN}}.$  In the LM150, this discharge path is through a large junction that is able to sustain 25A surge with no problem. This is not true of other types of positive regulators. For output capacitors of 25  $\mu\text{F}$  or less, there is no need to use diodes.

The bypass capacitor on the adjustment terminal can discharge through a low current junction. Discharge occurs when either the input or output is shorted. Internal to the LM150 is a  $50\Omega$  resistor which limits the peak discharge current. No protection is needed for output voltages of 25V or less and 10  $\mu F$  capacitance. Figure 3 shows an LM150 with protection diodes included for use with outputs greater than 25V and high values of output capacitance.



D1 protects against C1 D2 protects against C2

$$V_{OUT} = 1.25V \left(1 + \frac{R2}{R1}\right) + I_{ADJ}R2$$

TL/H/9061-9

FIGURE 3. Regulator with Protection Diodes

# **Schematic Diagram**



#### TL/H/9061-10

# **Typical Applications**

1.2V-25V Adjustable Regulator



TL/H/9061-1

Full output current not available at high input-output voltages.

†Optional—improves transient response. Output capacitors in the range of 1  $\mu F$  to 1000  $\mu F$  of aluminum or tantalum electrolytic are commonly used to provide improved output impedance and rejection of transients.

\*Needed if device is more than 6 inches from filter capacitors.

$$††V_{OUT} = 1.25V \left(1 + \frac{R^2}{R^1}\right) + I_{ADJ}(R^2)$$

Note: Usually R1 = 240 $\Omega$  for LM150 and R1 = 120 $\Omega$  for LM350.

# Precision Power Regulator with Low Temperature Coefficient



\*Adjust for 3.75V across R1

TL/H/9061-13

# Adjustable Regulator with Improved Ripple Rejection



†Solid tantalum

TL/H/9061-15

\*Discharges C1 if output is shorted to ground

#### **Digitally Selected Outputs**



TL/H/9061-17

\*Sets maximum V<sub>OUT</sub>

#### Slow Turn-ON 15V Regulator



TL/H/9061-14

#### **High Stability 10V Regulator**



TL/H/9061-16

#### **Regulator and Voltage Reference**



TL/H/9061-3



\*Minimum load current 50 mA

TL/H/9061-18



\*Min output ≈ 1.2V



Full output current not available at high input-output voltages

## **5A Constant Voltage/Constant Current Regulator**



TL/H/9061-21



#### Adjustable Current Regulator





V., ......

#### 1.2V-20V Regulator with Minimum Program Current



TL/H/9061-25

## 3A Current Regulator



TL/H/9061-26

\*Minimum output current ≈ 4 mA

## Tracking Preregulator



TL/H/9061-27

# Adjusting Multiple On-Card Regulators with Single Control\*



TL/H/9061-28

†Minimum load--10 mA

\*All outputs within ±100 mV

#### **AC Voltage Regulator**



TL/H/9061-29

#### Simple 12V Battery Charger



TL/H/9061-30

\*R<sub>S</sub>—sets output impedance of charger:  $Z_{OUT} = R_S \left( 1 + \frac{R_2}{R_1} \right)$ 

Use of  $\ensuremath{\mathsf{R}}_S$  allows low charging rates with fully charged battery.

\*\*1000  $\mu F$  is recommended to filter out any input transients

#### Temperature Controller



#### **Light Controller**





TL/H/9061-31

#### **Current Limited 6V Charger**



TL/H/9061-32

\*Sets peak current (2A for 0.3 $\Omega$ )

\*\*1000  $\mu\text{F}$  is recommended to filter out any input transients.



TL/H/9061-2



# LM196/LM396 10 Amp Adjustable Voltage Regulator

## **General Description**

The LM196 is a 10 amp regulator, adjustable from 1.25V to 15V, which uses a revolutionary new IC fabrication structure to combine high power discrete transistor technology with modern monolithic linear IC processing. This combination yields a high-performance single-chip regulator capable of supplying in excess of 10 amps and operating at power levels up to 70 watts. The regulators feature on-chip trimming of reference voltage to ±0.8% and simultaneous trimming of reference temperature drift to 30 ppm/°C typical. Thermal interaction between control circuitry and the pass transistor which affects the output voltage has been reduced to extremely low levels by strict attention to isothermal layout. This interaction, called thermal regulation, is 100% tested.

These new regulators have all the protection features of popular lower power adjustable regulators such as LM117 and LM138, including current limiting and thermal limiting. The combination of these features makes the LM196 immune to blowout from output overloads or shorts, even if the adjustment pin is accidentally disconnected. All devices are "burned-in" in thermal shutdown to guarantee proper operation of these protective features under actual overload conditions.

Output voltage is continuously adjustable from 1.25V to 15V. Higher output voltages are possible if the maximum input-output voltage differential specification is not exceeded. Full load current of 10A is available at all output voltages, subject only to the maximum power limit of 70W and of course, maximum junction temperature.

The LM196 is exceptionally easy to use. Only two external resistors are used to to set output voltage. On-chip adjustment of the reference voltage allows a much tighter specification of output voltage, eliminating any need for trimming in most cases. The regulator will tolerate an extremely wide range of reactive loads, and does not depend on external capacitors for frequency stabilization. Heat sink requirements are much less stringent, because overload situations do not have to be accounted for—only worst-case full load conditions.

The LM196 is in a TO-3 package with oversized (0.060") leads to provide best possible load regulation. Operating junction temperature range is  $-55^{\circ}$ C to  $+150^{\circ}$ C. The LM396 is specified for a 0°C to  $+125^{\circ}$ C junction temperature range.

#### Features

- Output pre-trimmed to ±0.8%
- 10A guaranteed output current
- 100% burn-in in thermal limit
- 70W maximum power dissipation
- Adjustable output—1.25V to 15V
- Internal current and power limiting
- Guaranteed thermal resistance
   Output voltage guaranteed under worst-case conditions
- Output is short circuit protected

## **Typical Applications**

$$V_{OUT} = (1.25V) \left(\frac{R1 + R2}{R1}\right) + I_{ADJ}(R2)$$

$$V_{IN} \qquad V_{IN} \qquad V_{OUT} \qquad C2^{\dagger\dagger} \qquad C3^{\dagger} \qquad SOLID \qquad TANT$$

$$CAPACITOR \qquad TANT \qquad R1^* \qquad C3^{\dagger} \qquad TANT$$

FIGURE 1. Basic 1.25V to 15V Regulator

TI /H/9059-1

- \*For best TC of  $V_{OUT}$ , R1 should be wirewound or metal film, 1% or better.
- \*\*R2 should be same type as R1, with TC tracking of 30 ppm/°C or better.
- †C1 is necessary only if main filter capacitor is more than 6" away, assuming #18 or larger leads
- ††C2 is not absolutely necessary, but is suggested to lower high frequency output impedance. Output capacitors in the range of 1  $\mu F$  to 1000  $\mu F$  of aluminum or tantalum electrolytic are commonly used to provide improved output impedance and rejection of transients.
- 'C3 improves ripple rejection, output impedance, and noise. C2 should be 1  $\mu F$  or larger close to the regulator if C3 is used.

-65°C to +150°C

300°C

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Power Dissipation

Internally Limited

Input-Output Voltage Differential
Operating Junction Temperature Range

20V

LM196 Control Section

-55°C to +150°C

Power Transistor

-55°C to +200°C

LM396 Control Section Power Transistor 0°C to +125°C 0°C to +175°C ESD rating to be determined **Pre-Conditioning** 

Lead Temperature (Soldering, 10 seconds)

Storage Temperature

# Pre-Conditioning 100% Burn-In in Thermal Limit

**Electrical Characteristics** (Note 1)

| Parameter                                         | Conditions                                                                                                                                                    |           | LM196      |              |           | LM396      |              | Units      |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|--------------|-----------|------------|--------------|------------|
| - urameter                                        |                                                                                                                                                               |           | Тур        | Max          | Min       | Тур        | Max          | Omis       |
| Reference Voltage                                 | I <sub>OUT</sub> = 10 mA                                                                                                                                      | 1.24      | 1.25       | 1.26         | 1.23      | 1.25       | 1.27         | V          |
| Reference Voltage<br>(Note 2)                     | $V_{MIN} \le (V_{IN} - V_{OUT}) \le 20V$<br>10 mA $\le I_{OUT}$ 10A, P $\le P_{MAX}$<br>Full Temperature Range                                                |           | 1.25       | 1.28         | 1.21      | 1.25       | 1.29         | ٧          |
| Line Regulation (Note 3)                          | V <sub>MIN</sub> ≤ (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 20V<br>Full Temperature Range                                                                      |           | 0.005      | 0.01<br>0.05 |           | 0.005      | 0.02<br>0.05 | %/V<br>%/V |
| Load Regulation<br>LM196/LM396<br>(Note 4)        | $\begin{array}{l} 10 \text{ mA} \leq I_{OUT} \leq 10A \\ V_{MIN} \leq V_{IN} - V_{OUT} \leq 10V, P \leq P_{MAX} \\ \text{Full Temperature Range} \end{array}$ | :         |            | 0.1<br>0.15  | -         |            | 0.1<br>0.15  | %/V<br>%/A |
| Ripple Rejection<br>(Note 5)                      | C <sub>ADJ</sub> = 25 μF, f = 120 Hz<br>Full Temperature Range                                                                                                | 60<br>54  | 74         |              | 66<br>54  | 74         |              | dB<br>dB   |
| Thermal Regulation (Note 6)                       | $V_{IN} - V_{OUT} = 5V$ , $I_{OUT} = 10A$                                                                                                                     |           | 0.003      | 0.005        |           | 0.003      | 0.015        | %/W        |
| Average Output Voltage<br>Temperature Coefficient | $T_{jMIN} \le T_j \le T_{jMAX}$<br>(See Curves for Limits)                                                                                                    |           | 0.003      |              |           | 0.003      |              | %/°C       |
| Adjustment Pin Current                            |                                                                                                                                                               |           | 50         | 100          |           | 50         | 100          | μΑ         |
| Adjustment Pin Current<br>Change (Note 7)         | 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 10A<br>3V $\leq$ V <sub>IN</sub> $-$ V <sub>OUT</sub> $\leq$ 20V<br>P $\leq$ P <sub>MAX</sub> , Full Temperature Range   |           | i, el      | 3            |           |            | 3            | μΑ         |
| Minimum Load Current<br>(Note 9)                  | 2.5V ≤ (V <sub>IN</sub> − V <sub>OUT</sub> ) ≤ 20V<br>Full Temperature Range                                                                                  |           |            | 10           |           |            | 10           | mA         |
| Current Limit<br>(Note 8)                         | $2.5 \le (V_{IN} - V_{OUT} \le 7V$ $V_{IN} - V_{OUT} = 20V$                                                                                                   | 10<br>1.5 | 14<br>3    | 20<br>8      | 10<br>1.5 | 14<br>3    | 20<br>8      | A<br>A     |
| Rms Output Noise                                  | 10 Hz ≤ f ≤ 10 kHz                                                                                                                                            |           | 0.001      |              |           | 0.001      |              | %Vou       |
| Long Term Stability                               | T <sub>j</sub> = 125°C, t = 1000 Hours                                                                                                                        |           | 0.3        | 1.0          |           | 0.3        | 1.0          | %          |
| Thermal Resistance Junction to Case (Note 10)     | Control Circuitry<br>Power Transistor                                                                                                                         |           | 0.3<br>1.0 | 0.5<br>1.2   |           | 0.3<br>1.0 | 0.5<br>1.2   | °C/W       |

## Electrical Characteristics (Note 1) (Continued)

| Parameter                             | Conditions                          | LM196 |     |      |     | Units |         |         |
|---------------------------------------|-------------------------------------|-------|-----|------|-----|-------|---------|---------|
| - unumotor                            | Conditions                          | Min   | Тур | Max  | Min | Тур   | Тур Мах | J.III.S |
| Power Dissipation (P <sub>MAX</sub> ) | $7.0V \le V_{IN} - V_{OUT} \le 12V$ | 70    | 100 |      | 70  | 100   |         | W       |
| (Note 11)                             | $V_{IN} - V_{OUT} = 15V$            | 50    | 1   |      | 50  |       |         | W       |
|                                       | $V_{IN} - V_{OUT} = 18V$            | 36    |     |      | 36  |       |         | W       |
| Drop-Out Voltage                      | I <sub>OUT</sub> = 10A,             |       | 2.1 | 2.5  | _   | 2.1   | 2.5     | ٧       |
| LM196/LM396                           | Full Temperature Range              |       |     | 2.75 |     |       | 2.75    |         |

Note 1: Unless otherwise stated, these specifications apply for T<sub>i</sub> = 25°C, V<sub>IN</sub> - V<sub>OUT</sub> = 5V, I<sub>OUT</sub> = 10 mA to 10A.

Note 2: This is a worst-case specification which includes all effects due to input voltage, output current, temperature, and power dissipation. Maximum power (P<sub>MAX</sub>) is specified under Electrical Characteristics.

Note 3: Line regulation is measured on a short-pulse, low-duty-cycle basis to maintain constant junction temperature. Changes in output voltage due to thermal gradients or temperature changes must be taken into account separately. See discussion of Line Regulation under Application Hints.

Note 4: Load regulation on the 2-pin package is determined primarily by the voltage drop along the output pin. Specifications apply for an external Kelvin sense connection at a point on the output pin 1/4" from the bottom of the package. Testing is done on a short-pulse-width, low-duty-cycle basis to maintain constant junction temperature. Changes in output voltage due to thermal gradients or temperature changes must be taken into account separately. See discussion of Load Regulation under Application Hints.

Note 5: Ripple rejection is measured with the adjustment pin bypassed with 25  $\mu$ F capacitor, and is therefore independent of output voltage. With no load or bypass capacitor, ripple rejection is determined by line regulation and may be calculated from; RR = 20 log<sub>10</sub> [100/(K  $\times$  V<sub>OUT</sub>)] where K is line regulation expressed in %/V. At frequencies below 100 Hz, ripple rejection may be limited by thermal effects, if load current is above 1A.

Note 6: Thermal regulation is defined as the change in output voltage during the time period of 0.2 ms to 20 ms after a change in power dissipation in the regulator, due to either a change in input voltage or output current. See graphs and discussion of thermal effects under Application Hints.

Note 7: Adjustment pin current change is specified for the worst-case combination of input voltage, output current, and power dissipation. Changes due to temperature must be taken into account separately. See graph of adjustment pin current vs temperature.

Note 8: Current limit is measured 10 ms after a short is applied to the output. DC measurements may differ slightly due to the rapidly changing junction temperature, tending to drop slightly as temperature increases. A minimum available load current of 10A is guaranteed over the full temperature range as long as power dissipation does not exceed 70W, and V<sub>IN</sub> - V<sub>OLIT</sub> is less than 7.0V.

Note 9: Minimum load current of 10 mA is normally satisfied by the resistor divider which sets up output voltage.

Note 10: Total thermal resistance, junction-to-ambient, will include junction-to-case thermal resistance plus interface resistance and heat sink resistance. See discussion of Heat Sinking under Application Hints.

Note 11: Although power dissipation is internally limited, electrical specifications apply only for power dissipation up to the limits shown. Derating with temperature is a function of both power transistor temperature and control area temperature, which are specified differently. See discussion of Heat Sinking under Application Hints. For V<sub>IN</sub> - V<sub>OUT</sub> less than 7V, power dissipation is limited by current limit of 10A.

Note 12: Dropout voltage is input-output voltage differential measured at a forced reference voltage of 1.15V, with a 10A load, and is a measurement of the minimum input/output differential at full load.

## **Application Hints**

Further improvements in efficiency can be obtained by using Schottky diodes or high efficiency diodes with lower forward voltage, combined with larger filter capacitors to reduce ripple. However, this reduces the voltage difference between input and drive pins and may not allow sufficient voltage to fully saturate the pass transistor. Special transformers are available from Signal Transformer that have a 1V tap on the output winding to provide the extra voltage for the drive pin. The transformers are available as standard items for 5V applications at 5A, 10A and 20A. Other voltages are available on special request.

#### **Heat Sinking**

Because of its extremely high power dissipation capability, the *major limitation* in the load driving capability of the LM196 is *heat sinking*. Previous regulators such as LM109, LM340, LM117, etc., had internal power limiting circuitry which limited power dissipation to about 30W. The LM196

is guaranteed to dissipate up to 70W continuously, as long as the maximum junction temperature limit is not exceeded. This requires careful attention to all sources of thermal resistance from junction-to-ambient, including junction-tocase resistance, case-to-heat sink interface resistance (0.1-1.0°C/W), and heat sink resistance itself. A good thermal joint compound such as Wakefield type 120 or Thermalloy Thermocote must be used when mounting the LM196, especially if an electrical insulator is used to isolate the regulator from the heat sink. Interface resistance without this compound will be no better than 0.5°C/W, and probably much worse. With the compound, and no insulator, interface resistance will be 0.2°C/W or less, assuming 0.005" or less combined flatness run-out of TO-3 and heat sink. Proper torquing of the mounting bolts is important to achieve minimum thermal resistance. Four to six inch pounds is recommended. Keep in mind that good electrical, as well as thermal, contact must be made to the case.

The actual heat sink chosen for the LM196 will be determined by the worst-case continuous full load current, input voltage and maximum ambient temperature. Overload or short circuit output conditions do not normally have to be considered when selecting a heat sink because the thermal shutdown built into the LM196 will protect it under these conditions. An exception to this is in situations where the regulator must recover very quickly from overload. The LM196 may take some time to recover to within specified output tolerance following an extended overload, if the regulator is cooling from thermal shutdown temperature (approximately 175°) to specified operating temperature (125°C or 150°C). The procedure for heat sink selection is as follows:

Calculate worst-case continuous average power dissipation in the regulator from  $P = (V_{IN} - V_{OUT}) \times (I_{OUT})$ . To do this, you must know the raw power supply voltage/current characteristics fairly accurately. For example, consider a 10V output with 15V nominal input voltage. At full load of 10A, the regulator will dissipate  $P = (15 - 10) \times$ (10) = 50W. If input voltage rises by 10%, power dissipation will increase to (16.5 - 10)  $\times$  (10) = 65W, a 30% increase. It is strongly suggested that a raw supply be assembled and tested to determine its average DC output voltage under full load with maximum line voltage. Do not over-design by using unloaded voltage as a worst-case, since the regulator will not be dissipating any power under no load conditions. Worst-case regulator dissipation normally occurs under full load conditions except when the effective DC resistance of the raw supply (ΔV/ΔI) is larger than (VIN\* - VOUT)/2IfL, where VIN\* is the lightly-loaded raw supply voltage and IfL is full load current. For (VIN\* - V<sub>OUT</sub>) = 5V - 8V, and I<sub>fL</sub> = 5A-10A, this gives a resistance of  $0.25\Omega$  to  $0.8\Omega$ . If raw supply resistance is higher than this, the regulator power dissipation may be less at full load current, then at some intermediate current, due to the large drop in input voltage. Fortunately, most well designed raw supplies have low enough output resistance that regulator dissipation does maximize at full load current, or very close to it, so tedious testing is not usually required to find worst-case power dissipation.

A very important consideration is the size of the filter capacitor in the raw supply. At these high current levels, capacitor size is usually dictated by ripple current ratings rather than just obtaining a certain ripple voltage. Capacitor ripple current (rms) is 2-3 times the DC output current of the filter. If the capacitor has just  $0.05\Omega$  DC resistance, this can cause 30W internal power dissipation at 10A output current. Capacitor life is very sensitive to operating temperature, decreasing by a factor of two for each 15°C rise in internal temperature. Since capacitor life is not all that great to start with, it is obvious that a small capacitor with a large internal temperature rise is inviting very short mean-time-to-failure. A second consideration is the loss of usable input voltage to the regulator. If the capacitor is small, the large dips in the input voltage may cause the LM196 to drop out of regulation. 2000 µF per ampere of load current is the minimum recommended value, yielding about 2 Vp-p ripple of 120 Hz. Larger values will have longer life and the reduced ripple will allow lower DC input voltage to the regulator, with subsequent cost savings in the transformer and heat sink. Sometimes several capacitors in parallel are better to decrease series resistance and increase heat dissipating area.

After the raw supply characteristics have been determined. and worst-case power dissipation in the LM196 is known, the heat sink thermal resistance can be found from the graphs titled Maximum Heat Sink Thermal Resistance. These curves indicate the minimim size heat sink required as a function of ambient temperature. They are derived from a case-to-control area thermal resistance of 0.5°C/W and a case-to-power transistor thermal resistance of 1.2°C/W. 0.2°C/W is assumed for interface resistance. A maximum control area temperature of 150°C is used for the LM196 and 125°C for the LM396. Maximum power transistor temperature is 200°C for the LM196 and 175°C for the LM396. For conservative designs, it is suggested that when using these curves, you assume an ambient temperature 25°C-50°C higher than is actually anticipated, to avoid running the regulator right at its design limits of operating temperature.

A quick look at the curves show that heat sink resistance  $(\theta_{SA})$  will normally fall into the range of 0.2°C/W-1.5°C/W. These are *not* small heat sinks. A model 441, for instance, which is sold by several manufacturers, has a  $\theta_{SA}$  of 0.6°C/W with natural convection and is about five inches on a side. Smaller sinks are more volumetrically efficient, and larger sinks, less so. A rough formula for estimating the volume of heat sink required is: V =  $50/\theta_{SA}^{1.5}$  CU. IN. This holds for natural convection only. If the heat sink is inside a small sealed enclosure,  $\theta_{SA}$  will increase substantially because the air is not free to form natural convection currents. Fan-forced convection can reduce  $\theta_{SA}$  by a factor of two at 200 FPM air velocity, and by four at 1000 FPM.

#### Ripple Rejection

Ripple rejection at the normal ripple frequency of 120 Hz is a function of both electrical and thermal effects in the LM196. If the adjustment pin is not bypassed with a capacitor, it is also dependent on output voltage. A 25  $\mu$ F capacitor from the adjustment pin to ground will make ripple rejection independent of output voltage for frequencies above 100 Hz. If lower ripple frequencies are encountered, the capacitor should be increased proportionally.

To keep in mind that the bypass capacitor on the adjustment pin will limit the turn-on time of the regulator. A 25  $\mu F$  capacitor, combined with the output divider resistance, will give an extended output voltage settling time following the application of input power.

#### Load Regulation (LM196/LM396)

Because the LM196 is a three-terminal device, it is not possible to provide true remote load sensing. Load regulation will be limited by the resistance of the output pin and the wire connecting the regulator to the load. For the data sheet specification, regulation is measured 1/4" from the bottom of the package on the output pin. Negative side sensing is a true Kelvin connection, with the bottom of the output divider returned to the negative side of the load.

Although it may not be immediately obvious, best load regulation is obtained when the top of the divider is connected *directly* to the output pin, *not to the load*. This is illustrated in *Figure 2*. If R1 were connected to the load, the effective resistance between the regulator and the load would be

$$(Rw) \times \left(\frac{R2 + R1}{R1}\right)$$

Rw = Line Resistance

Connected as shown, Rw is not multiplied by the divider ratio. Rw is about  $0.004\Omega$  per foot using 16 gauge wire. This translates to 40 mV/ft at 10A load current, so it is important to keep the positive lead between regulator and load as short as possible.



TL/H/9059-2

## FIGURE 2. Proper Divider Connection

The input resistance of the sense pin is typically 6 k $\Omega$ , modeled as a resistor between the sense pin and the output pin. Load regulation will start to degrade if a resistance higher than  $10\Omega$  is inserted in series with the sense. This assumes a worst-case condition of 0.5V between output and sense pins. Lower differential voltage will allow higher sense series resistance.

#### **Thermal Load Regulation**

Thermal, as well as electrical, load regulation must be considered with IC regulators. Electrical load regulation occurs in microseconds, thermal regulation due to die thermal gradients occurs in the 0.2 ms-20 ms time frame, and regulation due to overall temperature changes in the die occurs over a 20 ms to 20 minute period, depending on the time constant of the heat sink used. Gradient induced load regulation is calculated from

$$\Delta V_{OUT} = (V_{IN} - V_{OUT}) \times (\Delta I_{OUT}) \times (\beta)$$

 $\beta$  = Thermal regulation specified on data sheet.

For  $V_{IN}=9V$ ,  $V_{OUT}=5V$ ,  $\Delta I_{OUT}=10A$ , and  $\beta=0.005\%/W$ , this yields a 0.2% change in output voltage. Changes in output voltage due to overall temperature rise are calculated from

$$V_{OUT} = (V_{IN} - V_{OUT}) \times (\Delta I_{OUT}) \times (TC) \times (\theta_{iA})$$

TC = Temperature coefficient of output voltage.

 $\theta_{jA}$  = Thermal resistance from junction to ambient.  $\theta_{jA}$  is approximately 0.5°C/W +  $\theta$  of heat sink.

For the same conditions as before, with TC = 0.003%/°C, and  $\theta_{jA} = 1.5^{\circ}\text{C/W}$ , the change in output voltage will be 0.18%. Because these two thermal terms can have either polarity, they may subtract from, or add to, electrical load regulation. For worst-case analysis, they must be assumed to add. If the output of the regulator is trimmed under load, only that portion of the load that changes need be used in the previous calculations, significantly improving output accuracy.

#### Line Regulation

Electrical line regulation is very good on the LM196—typically less than 0.005% change in output voltage for a 1V change in input. This level of regulation is achieved only for very low load currents, however, because of thermal effects. Even with a thermal regulation of 0.002%.W, and a temperature coefficient of 0.003%/°C, DC line regulation will be dominated by thermal effects as shown by the following example:

Assume 
$$V_{OUT} = 5V$$
,  $V_{IN} = 9V$ ,  $I_{OUT} = 8A$ 

Following a 10% change in input voltage (0.9), the output will change quickly (≤100 µs), due to electrical effects, by  $(0.005\%V) \times (0.9V) = 0.0045\%$ . In the next 20 ms, the output will change an additional (0.002%/W) imes (8A) imes(0.9V) = 0.0144% due to thermal gradients across the die. After a much longer time, determined by the time constant of the heat sink, the output will change an additional  $(0.003\%)^{\circ}$ C) × (8A) × (0.9V) × (2°C/W) = 0.043% due to the temperature coefficient of output voltage and the thermal resistance from die to ambient. (2°C/W was chosen for this calculation). The sign of these last two terms varies from part to part, so no assumptions can be made about any cancelling effects. All three terms must be added for a proper analysis. This yields 0.0045 + 0.0144 + 0.043 =0.062% using typical values for thermal regulation and temperature coefficient. For worst-case analysis, the maximum data sheet specifications for thermal regulation and temperature coefficient should be used, along with the actual thermal resistance of the heat sink being used.

#### **Paralleling Regulators**

Direct paralleling of regulators is not normally recommended because they do not share currents equally. The regulator with the highest reference voltage will supply all the current to the load until it current limits. With an 18A load, for instance, one regulator might be operating in current limit at 16A while the second device is only carrying 2A: Power dissipation in the high current regulator is extremely high with attendant high junction temperatures. Long term reliability cannot be guaranteed under these conditions.

Quasi-paralleling may be accomplished if load regulation is not critical. The connection shown in *Figure 5a* will typically share to within 1A, with a worst-case of about 3A. Load regulation is degraded by 150 mV at 20A loads. An external op amp may be used as in *Figure 5b* to improve load regulation and provide remote sensing.

#### **Input and Output Capacitors**

The LM196 will tolerate a wide range of input and output capacitance, but long wire runs or small values of output capacitance can sometimes cause problems. If an output capacitor is used, it should be 1  $\mu\text{F}$  or larger. We suggest 10  $\mu\text{F}$  solid tantalum if significant improvements in high frequency output impedance are needed (see output impedance graph). This capacitor should be as close to the regulator as possible, with short leads, to reduce the effects of lead inductance. No input capacitor is needed if the regulator is within 6 inches of the power supply filter capacitor, using 18 gauge stranded wire. For longer wire runs, the LM196 input should be bypassed locally with a 4.7  $\mu\text{F}$  (or larger) solid tantalum capacitor, or a 100  $\mu\text{F}$  (or larger) aluminum electrolytic capacitor.

#### Correcting for Output Wire Losses (LM196/LM396)

Three-terminal regulators can only provide partial Kelvin load sensing (see Load Regulation). Full remote sensing can be added by using an external op amp to cancel the effect of voltage drops in the unsensed positive output lead. In Figure 7, the LM301A op amp forces the voltage loss across the unsensed output lead to appear across R3. The current through R3 then flows out the V⁻ pin of the op amp through R4. The voltage drop across R4 will raise the output voltage by an amount equal to the line loss, just cancelling the line loss itself. A small (≅ 40 mV) initial output voltage error is created by the quiescent current of the op amp. Cancellation range is limited by the maximum output current of the op amp, about 300 mV as shown. This can be raised by increasing R3 or R4 at the expense of more initial output error.

#### **Transformers and Diodes**

Proper transformer ratings are very important in a high current supply because of the conflicting requirements of efficiency and tolerance to low-line conditions. A transformer with a high secondary voltage will waste power and cause unnecessary heating in the regulator. Too low a secondary voltage will cause loss of regulation under low-line conditions. The following formulas may be used to calculate the required secondary voltage and current ratings using a full-wave center tap:

$$\begin{split} V_{rms} &= \left(\frac{V_{OUT} + V_{REG} + V_{RECT} + V_{RIPPLE}}{\sqrt{2}}\right) \\ &\qquad \left(\frac{V_{NOM}}{V_{LOW}}\right) \left(\text{(1.1)}^{\bullet}\right) \\ I_{rms} &= \left(I_{OUT}\right) \text{(1.2)} \end{split} \tag{Full-wave center tap)}$$

VOUT = DC regulated output voltage

V<sub>REG</sub> = Minimum input-output voltage of regulator

V<sub>RECT</sub> = Rectifier forward voltage drop at three times DC output current

$$V_{RIPPLE} = 1/2$$
 peak-to-peak capacitor ripple voltage  
=  $\frac{(5.3 \times 10^{-3}) (I_{OUT})}{20}$ 

$$\begin{split} &V_{NOM} = \text{Nominal line voltage AC rms} \\ &V_{LOW} = \text{Low line voltage AC rms} \\ &I_{OUT} = \text{DC output current} \\ &\text{Example: } I_{OUT} = 10\text{A, } V_{OUT} = 5\text{V} \\ &\text{Assume: } V_{REG} = 2.2\text{V, } V_{RECT} = 1.2\text{V} \\ &V_{RIPPLE} = 2.\text{Vp-p, } V_{NOM} = 115\text{V, } \\ &V_{LOW} = 105\text{V} \\ &V_{rms} = \left(\frac{5+2.2+1.2+1}{\sqrt{2}}\right) \left(\frac{115}{105}\right) 1.1 \\ &= 8.01\,\text{V_{rms}} \\ &\text{Capacitor C} = \frac{(5.3\times10^{-3})\,\text{(lout)}}{2\times\text{V_{RIPPLE}}} \\ &= \frac{(5.3\times10^{-3})(10)}{2} = 26,500\,\mu\text{F} \end{split}$$

The diodes used in a full-wave rectified capacitor input supply must have a DC current rating considerably higher than the average current flowing through them. In a 10A supply, for instance, the average current through each diode is only 5A, but the diodes should have a rating of 10A-15A. There are many reasons for this, both thermal and electrical. The diodes conduct current in pulses about 3.5 ms wide with a peak value of 5-8 times the average value, and an rms value 1.5-2.0 times the average value. This results in long term diode heating roughly equivalent to 10A DC current. The most demanding condition however, may be the one cycle surge through the diode during power turn on. The peak value of the surge is about 10-20 times the DC output current of the supply, or 100A-200A for a 10A supply. The diodes must have a one cycle non-repetitive surge rating of 200A or more, and this is usually not found in a diode with less than 10A average current rating. Keep in mind that even though the LM196 may be used at current levels below 10A, the diodes may still have to survive shorted output conditions where average current could rise to 12A-15A. Smaller transformers and filter capacitors used in lower current supplies will reduce surge currents, but unless specific information is available on worst-case surges, it is best not to economize on diodes. Stud-mounted devices in a DO-4 package are recommended. Cathode-to-case types may be bolted directly to the same heat sink as the LM196 because the case of the regulator is its power input. Part numbers to consider are the 1N1200 series rated at 12A average current in a DO-4 stud package. Additional types include common cathode duals in a TO-3 package, both standard and Schottky, and various duals in plastic filled assemblies. Schottky diodes will improve efficiency, especially in low voltage applications. In a 5V supply for instance, Schottky diodes will decrease wasted power by up to 6W, or alternatively provide an additional 5% "drop out" margin for lowline conditions. Several manufacturers are producing "high efficiency" diodes with a forward voltage drop nearly as good as Schottkys at high current levels. These devices do not have the low breakdown voltages of Schottkys, so are much less prone to reverse breakdown induced failures.

<sup>\*</sup>The factor of 1.1 is only an approximate factor accounting for load regulation of the transformer.

## **Typical Performance Characteristics**







\*V<sub>IN</sub> is reduced until output drops 2%

\*V<sub>IN</sub> is reduced until output drops 2%





\*As limited by maximum junction temperature.

\*See "Heat Sinking" under Applications Hints.







\*See "Heat Sinking" under Application Hints.

TL/H/9059-5

## **Typical Performance Characteristics (Continued)**



Ripple Rejection

80

70

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT - 10 A

10UT



TL/H/9059-6

\*To obtain output noise, multiply by VOUT/1.25 if adjustment pinis not bypassed.







TL/H/9059-7
\*For output voltages other than 5V, multiply vertical scale readings by VOUT/5.







TL/H/9059-8 \*With no adjustment pin bypass. For output voltages other than 5V, multiply vertical scale by V<sub>OUT</sub>/5.

## **Typical Performance Characteristics** (Continued)



TL/H/9059-9

\*With no adjustment pin bypass. For output voltages other than 5V, multiply vertical scale by Vour/5.

## Typical Applications (Continued)



TL/H/9059-10

\*Regulation can be improved by adding an LM336 reference diode to increase the effective reference voltage to 3.75V. Load and line regulation are improved by 3:1, including thermal effects.

## FIGURE 3. Improving Regulation\*



\*R3 is selected to supply partial load current. Therefore, a minimum load must always be maintained to prevent the regulated output from rising uncontrolled. R3 must be greater than  $(V_{MAX} - V_{OUT})/I_{MIN}$ , where  $V_{MAX}$  is worst-case high input voltage, and  $I_{MIN}$  is the minimum load current. R3 must be rated for at least  $(V_{IN} - V_{OUT})^2/R3$  watts. Regulator power dissipation will be reduced by a factor of 2–3 in a typical situation where minimum load current is 1/2 full load current. Regulator dissipation will peak at:

$$V_{IN} = \frac{(R3)(I_{OUT})}{2} + V_{OUT}$$

and will be equal to:

$$P_{MAX} = \frac{(R3)(I_{OUT})^2}{4} \text{ Assuming: (R3)(I_{OUT})} \le V_{MAX} - V_{OUT}$$

A few words of caution; (1) R3 power rating must be increased to  $(V_{MAX})^2/R3$  if continuous output shorts are possible. (2) Under normal load conditions, system power dissipation is not changed, but under short circuit conditions *system* power dissipation increases by  $(V_{in})^2/R3$  watts over the already high power of a shorted regulator. The LM196 will not be harmed and neither will R3 if it is rated properly, but the raw supply components must be able to withstand the overload also. Thermal shutdown of the LM196 will probably occur for sustained shorts, somewhat alleviating the problem.

FIGURE 4. Reducing Regulator Power Dissipation



FIGURE 5a. Paralleling Regulators



\*2 feet of #18 CU wire

<sup>\*\*</sup>Total voltage drop across output wire and connector should not exceed 0.3V FIGURE 5b



TL/H/9059-14

Output will be within  $\pm 20$  mV at 25°C, no load. Regulation of tracking units is improved by  $V_{OUT}/1.25$  compared to a normal connection. Regulation of master unit is unchanged. Load or input voltage changes on slave units do not affect other units, but all units will be affected by changes on master. A short on any output will cause all other outputs to drop to approximately 2V.

FIGURE 6. Tracking Regulators



\*Parasatic line resistance created by wiring connectors, or parallel ballasting.

FIGURE 7. Correcting for Line Losses



TL/H/9059-16

TL/H/9059-15

Power NPNs have low collecter resistance, and do not require collector bond wires. Collectors are all common to substrate. Standard NPNs are still isolated.

**FIGURE 8. Process Technology** 

# **Connection Diagram**

# Metal Can Package VOUT ADJUSTMENT CASE IS VIN

TL/H/9059-18

Order Number LM196K STEEL or LM396K STEEL See NS Package Number K02B

**Bottom View** 



96EW7/96FW7



# LM723/LM723C Voltage Regulator

## **General Description**

The LM723/LM723C is a voltage regulator designed primarily for series regulator applications. By itself, it will supply output currents up to 150 mA; but external transistors can be added to provide any desired load current. The circuit features extremely low standby current drain, and provision is made for either linear or foldback current limiting.

The LM723/LM723C is also useful in a wide range of other applications such as a shunt regulator, a current regulator or a temperature controller.

The LM723C is identical to the LM723 except that the LM723C has its performance guaranteed over a  $0^{\circ}$ C to  $+70^{\circ}$ C temperature range, instead of  $-55^{\circ}$ C to  $+125^{\circ}$ C.

#### **Features**

- 150 mA output current without external pass transistor
- Output currents in excess of 10A possible by adding external transistors
- Input voltage 40V max
- Output voltage adjustable from 2V to 37V
- Can be used as either a linear or a switching regulator

## **Connection Diagrams**

#### Dual-In-Line Package



Top View

Order Number LM723J, LM723CJ, LM723CM or LM723CN See NS Package J14A, M14A or N14A

#### Metal Can Package



TL/H/8563-3

Note: Pin 5 connected to case.

Top View

Order Number LM723H or LM723CH See NS Package H10C

## **Equivalent Circuit\***



\*Pin numbers refer to metal can package.

TL/H/8563-4

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 9) Pulse Voltage from V+ to V- (50 ms) 50V

Continuous Voltage from V+ to V-40V Input-Output Voltage Differential 40V Maximum Amplifier Input Voltage (Either Input) 8.5V Maximum Amplifier Input Voltage (Differential) 5V Current from Vz 25 mA Internal Power Dissipation Metal Can (Note 1) 800 mW 900 mW Cavity DIP (Note 1) Molded DIP (Note 1) 660 mW Operating Temperature Range LM723 -55°C to +150°C 0°C to +70°C

LM723C Storage Temperature Range Metal Can -65°C to +150°C Molded DIP -55°C to +150°C

Lead Temperature (Soldering, 4 sec. max.)

Hermetic Package 300°C 260°C Plastic Package 1200V

**ESD Tolerance** (Human body model, 1.5 k $\Omega$  in series with 100 pF)

## Electrical Characteristics (Note 2)

Current from VREE

| D                                                          | Conditions                                                                                                                                                    |      | LM72      | 3           |      | LM723     | 11mlAn |                                                                |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|-------------|------|-----------|--------|----------------------------------------------------------------|
| Parameter                                                  | Conditions                                                                                                                                                    | Min  | Тур       | Max         | Min  | Тур       | Max    | Units                                                          |
| Line Regulation                                            | $V_{IN} = 12V \text{ to } V_{IN} = 15V$<br>$-55^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$<br>$0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$  |      | 0.01      | 0.1<br>0.3  |      | 0.01      | 0.1    | % V <sub>OUT</sub><br>% V <sub>OUT</sub><br>% V <sub>OUT</sub> |
| 1 1                                                        | $V_{IN} = 12V \text{ to } V_{IN} = 40V$                                                                                                                       |      | 0.02      | 0.2         |      | 0.1       | 0.5    | % V <sub>OUT</sub>                                             |
| Load Regulation                                            | $I_L = 1 \text{ mA to } I_L = 50 \text{ mA}$<br>$-55^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$<br>$0^{\circ}\text{C} \le T_A \le +70^{\circ}\text{C}$ |      | 0.03      | 0.15<br>0.6 |      | 0.03      | 0.2    | % V <sub>OUT</sub><br>% V <sub>OUT</sub><br>% V <sub>OUT</sub> |
| Ripple Rejection                                           | $f = 50 \text{ Hz to } 10 \text{ kHz, } C_{REF} = 0$<br>$f = 50 \text{ Hz to } 10 \text{ kHz, } C_{REF} = 5 \mu\text{F}$                                      |      | 74<br>86  |             |      | 74<br>86  |        | dB<br>dB                                                       |
| Average Temperature Coefficient of Output Voltage (Note 8) | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$<br>$0^{\circ}C \le T_{A} \le +70^{\circ}C$                                                                         |      | 0.002     | 0.015       |      | 0.003     | 0.015  | %/°C<br>%/°C                                                   |
| Short Circuit Current Limit                                | $R_{SC} = 10\Omega$ , $V_{OUT} = 0$                                                                                                                           |      | 65        |             |      | 65        |        | mA                                                             |
| Reference Voltage                                          |                                                                                                                                                               | 6.95 | 7.15      | 7.35        | 6.80 | 7.15      | 7.50   | ٧                                                              |
| Output Noise Voltage                                       | BW = 100 Hz to 10 kHz, $C_{REF} = 0$<br>BW = 100 Hz to 10 kHz, $C_{REF} = 5 \mu F$                                                                            |      | 86<br>2.5 |             |      | 86<br>2.5 |        | μVrms<br>μVrms                                                 |
| Long Term Stability                                        |                                                                                                                                                               |      | 0.05      |             |      | 0.05      |        | %/1000 hrs                                                     |
| Standby Current Drain                                      | I <sub>L</sub> = 0, V <sub>IN</sub> = 30V                                                                                                                     |      | 1.7       | 3.5         |      | 1.7       | 4.0    | mA                                                             |
| Input Voltage Range                                        |                                                                                                                                                               | 9.5  |           | 40          | 9.5  |           | 40     | · V                                                            |
| Output Voltage Range                                       |                                                                                                                                                               | 2.0  |           | 37          | 2.0  |           | 37     | V                                                              |
| Input-Output Voltage Differential                          |                                                                                                                                                               | 3.0  |           | 38          | 3.0  |           | 38     | V                                                              |
| $\theta_{JA}$                                              | Molded DIP                                                                                                                                                    |      | 105       |             |      | 105       |        | °C/W                                                           |
| $\theta_{JA}$                                              | Cavity DIP                                                                                                                                                    |      | 150       |             |      | 150       |        | °C/W                                                           |
| $\theta_{JA}$                                              | H10C Board Mount in Still Air                                                                                                                                 |      | 165       |             |      | 165       |        | °C/W                                                           |
| $\theta_{JA}$                                              | H10C Board Mount in 400 LF/Min Air Flow                                                                                                                       |      | 66        |             |      | 66        |        | °C/W                                                           |
| $\theta_{JA}$                                              | so                                                                                                                                                            |      |           |             |      | 125       |        | °C/W                                                           |
| $\theta_{\sf JC}$                                          |                                                                                                                                                               |      | 22        |             |      | 22        |        | °C/W                                                           |

15 mA

Note 1: See derating curves for maximum power rating above 25°C.

Note 2: Unless otherwise specified,  $T_A = 25^{\circ}C$ ,  $V_{IN} = V^{+} = V_{C} = 12V$ ,  $V^{-} = 0$ ,  $V_{OUT} = 5V$ ,  $I_{L} = 1$  mA,  $R_{SC} = 0$ ,  $C_{1} = 100$  pF,  $C_{REF} = 0$  and divider impedance as seen by error amplifier ≤ 10 kΩ connected as shown in Figure 1. Line and load regulation specifications are given for the condition of constant chip temperature. Temperature drifts must be taken into account separately for high dissipation conditions.

Note 3: L<sub>1</sub> is 40 turns of No. 20 enameled copper wire wound on Ferroxcube P36/22-3B7 pot core or equivalent with 0.009 in, air gap.

Note 4: Figures in parentheses may be used if R1/R2 divider is placed on opposite input of error amp.

Note 5: Replace R1/R2 in figures with divider shown in Figure 13.

Note 6: V<sup>+</sup> and V<sub>CC</sub> must be connected to a +3V or greater supply.

Note 7: For metal can applications where Vz is required, an external 6.2V zener diode should be connected in series with VOUT.

Note 8: Guaranteed by correlation to other tests.

Note 9: Refer to RETS723X military specifications for the LM723.



|                                    |                     | TAI                                              | BLE I. R | esistor            | Value                 | s (kΩ)           | for Standard ( | Output Voltage                   | •    |      |     |     |      |
|------------------------------------|---------------------|--------------------------------------------------|----------|--------------------|-----------------------|------------------|----------------|----------------------------------|------|------|-----|-----|------|
| Positive Applicable Output Figures |                     | Fixed Output Output Adjustable ±5% ±10% (Note 5) |          | Negative<br>Output | Applicable<br>Figures | Fixed Output ±5% |                | 5% Output<br>Adjustable<br>± 10% |      |      |     |     |      |
| Voltage                            | (Note 4)            | R1                                               | R2       | R1                 | P1                    | R2               | Voltage        |                                  | R1   | R2   | R1  | P1  | R2   |
| +3.0                               | 1, 5, 6, 9, 12 (4)  | 4.12                                             | 3.01     | 1.8                | 0.5                   | 1.2              | +100           | 7                                | 3.57 | 102  | 2.2 | 10  | 91   |
| +3.6                               | 1, 5, 6, 9, 12 (4)  | 3.57                                             | 3.65     | 1.5                | 0.5                   | 1.5              | +250           | . 7                              | 3.57 | 255  | 2.2 | 10  | 240  |
| +5.0                               | 1, 5, 6, 9, 12 (4)  | 2.15                                             | 4.99     | 0.75               | 0.5                   | 2.2              | -6 (Note 6)    | 3, (10)                          | 3.57 | 2.43 | 1.2 | 0.5 | 0.75 |
| +6.0                               | 1, 5, 6, 9, 12 (4)  | 1.15                                             | 6.04     | 0.5                | 0.5                   | 2.7              | -9             | 3, 10                            | 3.48 | 5.36 | 1.2 | 0.5 | 2.0  |
| +9.0                               | 2, 4, (5, 6, 9, 12) | 1.87                                             | 7.15     | 0.75               | 1.0                   | 2.7              | -12            | 3, 10                            | 3.57 | 8.45 | 1.2 | 0.5 | 3.3  |
| +12                                | 2, 4, (5, 6, 9, 12) | 4.87                                             | 7.15     | 2.0                | 1.0                   | 3.0              | -15            | 3, 10                            | 3.65 | 11.5 | 1.2 | 0.5 | 4.3  |
| + 15                               | 2, 4, (5, 6, 9, 12) | 7.87                                             | 7.15     | 3.3                | 1.0                   | 3.0              | -28            | 3, 10                            | 3.57 | 24.3 | 1.2 | 0.5 | 10   |
| +28                                | 2, 4, (5, 6, 9, 12) | 21.0                                             | 7.15     | 5.6                | 1.0                   | 2.0              | -45            | 8                                | 3.57 | 41.2 | 2.2 | 10  | 33   |
| +45                                | - 7                 | 3.57                                             | 48.7     | 2.2                | 10                    | 39               | -100           | 8                                | 3.57 | 97.6 | 2.2 | 10  | 91   |
| +75                                | 7                   | 3.57                                             | 78.7     | 2.2                | 10                    | 68               | -250           | 8                                | 3.57 | 249  | 2.2 | 10  | 240  |

## **TABLE II. Formulae for Intermediate Output Voltages**

| Outputs from +2 to +7 volts<br>(Figures 1, 5, 6, 9, 12, [4])<br>$V_{OUT} = \left(V_{REF} \times \frac{R2}{R1 + R2}\right)$ | Outputs from +4 to +250 volts (Figure 7) $V_{OUT} = \left(\frac{V_{REF}}{2} \times \frac{R2 - R1}{R1}\right); R3 = R4$         | Current Limiting $I_{LIMIT} = \frac{V_{SENSE}}{R_{SC}}$                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outputs from +7 to +37 volts (Figures 2, 4, [5, 6, 9, 12]) $V_{OUT} = \left(V_{REF} \times \frac{R1 + R2}{R2}\right)$      | Outputs from -6 to -250 volts (Figures 3, 8, 10) $V_{OUT} = \left(\frac{V_{REF}}{2} \times \frac{R1 + R2}{R1}\right); R3 = R4$ | $\begin{aligned} & \textbf{Foldback Current Limiting} \\ & \textbf{I}_{KNEE} = \left( \frac{\textbf{V}_{OUT}  \textbf{R3}}{\textbf{R}_{SC}  \textbf{R4}} + \frac{\textbf{V}_{SENSE}  (\textbf{R3} + \textbf{R4})}{\textbf{R}_{SC}  \textbf{R4}} \right) \\ & \textbf{I}_{SHORT  CKT} = \left( \frac{\textbf{V}_{SENSE}}{\textbf{R}_{SC}} \times \frac{\textbf{R3} + \textbf{R4}}{\textbf{R4}} \right) \end{aligned}$ |

# **Typical Applications**

for minimum temperature drift.



FIGURE 1. Basic Low Voltage Regulator  $(V_{OUT} = 2 \text{ to 7 Volts})$ 

Regulated Output Voltage

Line Regulation ( $\Delta V_{IN} = 3V$ )

Load Regulation ( $\Delta I_L = 50 \text{ mA}$ )



R1 R2 Note: R3 = R1 + R2

Regulated Output Voltage for minimum temperature drift. Line Regulation ( $\Delta V_{IN} = 3V$ ) R3 may be eliminated for Load Regulation ( $\Delta l_L = 50 \text{ mA}$ ) minimum component count.

> FIGURE 2. Basic High Voltage Regulator  $(V_{OUT} = 7 \text{ to } 37 \text{ Volts})$

**Typical Performance** 

15V

1.5 mV

4.5 mV

5V

0.5 mV

1.5 mV



#### Typical Performance

Regulated Output Voltage -15V Line Regulation ( $\Delta V_{IN} = 3V$ ) 1 mV Load Regulation ( $\Delta I_{L} = 100$  mA) 2 mV

#### FIGURE 3. Negative Voltage Regulator



**Typical Performance** Regulated Output Voltage Line Regulation ( $\Delta V_{IN} = 3V$ ) 1.5 mV Load Regulation (ΔI<sub>L</sub> = 1A) 15 mV

#### **FIGURE 4. Positive Voltage Regulator** (External NPN Pass Transistor)



Typical Performance

Regulated Output Voltage Line Regulation ( $\Delta V_{IN} = 3V$ ) 0.5 mV Load Regulation ( $\Delta I_L = 1A$ )

FIGURE 5. Positive Voltage Regulator (External PNP Pass Transistor)



**Typical Performance** 

+5V Regulated Output Voltage Line Regulation ( $\Delta V_{IN} = 3V$ ) 0.5 mV Load Regulation (ΔI<sub>L</sub> = 10 mA) 1 mV Short Circuit Current 20 mA

FIGURE 6. Foldback Current Limiting



TL/H/8563-14

Typical Performance

Regulated Output Voltage Line Regulation ( $\Delta V_{IN} = 20V$ ) Load Regulation ( $\Delta I_{L} = 50$  mA)

FIGURE 7. Positive Floating Regulator

+50V

15 mV

-100V

30 mV



TL/H/8563-15

Load Regulation ( $\Delta I_L = 100 \text{ mA}$ ) 20 mV FIGURE 8. Negative Floating Regulator

Regulated Output Voltage

Line Regulation ( $\Delta V_{IN} = 20V$ )



**Typical Performance** 

+5V

Regulated Output Voltage Line Regulation ( $\Delta V_{IN} = 30V$ ) Load Regulation ( $\Delta I_{L} = 2A$ ) 10 mV 80 mV

FIGURE 9. Positive Switching Regulator

## TL/H/8563-16





Note: Current limit transistor may be used for shutdown if current limiting is not required.

**Typical Performance** Regulated Output Voltage +5V Line Regulation ( $\Delta V_{IN} = 3V$ ) 0.5 mV Load Regulation ( $\Delta I_L = 50 \text{ mA}$ ) 1.5 mV

FIGURE 11. Remote Shutdown Regulator with Current Limiting



TL/H/8563-19

TL/H/8563-18

Typical Performance Regulated Output Voltage +5V Line Regulation ( $\Delta V_{IN} = 10V$ ) Load Regulation ( $\Delta I_{L} = 100$  mA) 0.5 mV 1.5 mV

FIGURE 12. Shunt Regulator



FIGURE 13. Output Voltage Adjust (See Note 5)

## **Schematic Diagram**





Section 5
EPROM, EEPROM,
and SRAM



## **Section 5 Contents**

| EPROM .                                                                                                         |       |
|-----------------------------------------------------------------------------------------------------------------|-------|
| NM27LV010 1,048,576-Bit (128k x 8) Low Voltage EPROM                                                            | 5-13  |
| NM27LV210 1,048,576-Bit (64k x 16) Low Voltage EPROM                                                            | 5-21  |
| NM27LV512 524,288-Bit (64k x 8) Low Voltage EPROM                                                               | 5-3   |
| EEPROM                                                                                                          |       |
| NM24C02L 2K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire Bus)                   | 5-63  |
| NM24C03L 2K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire Bus) and Write-Protect | 5-75  |
| NM24C04L 4K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire Bus)                   | 5-63  |
| NM24C05L 4K-Bit Serial EEPROM with Extended Voltage (I <sup>2</sup> C Synchronous 2-Wire Bus) and Write-Protect | 5-75  |
| NM93C06L 256-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                             | 5-30  |
| NM93C46AL 1024-Bit Serial EEPROM 64 x 16-Bit or 128 x 8-Bit Configurable                                        | 5-53  |
| NM93C46L 1024-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                            | 5-30  |
| NM93C56L 2048-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                            | 5-30  |
| NM93C66L 4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)                                            | 5-30  |
| NM93CS06L 256-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data Protect .                         | 5-40  |
| NM93CS46L 1024-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data                                  |       |
| Protect                                                                                                         | 5-40  |
| NM93CS56L 2048-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data Protect                          | 5-40  |
| NM93CS66L 4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data                                  | 3-40  |
| Protect                                                                                                         | 5-40  |
| SRAM                                                                                                            | 0 40  |
| NMS64X4EV 16k x 4 High-Speed CMOS STATIC RAM with Extended Operating Voltage                                    | 5-94  |
| NMS64X4LV 16k x 4 High-Speed CMOS SRAM with Low Operating Voltage                                               | 5-101 |
| NMS64X8EV 8k x 8 High-Speed CMOS STATIC RAM with Extended Operating Voltage                                     | 5-87  |
| NMS64X8LV 8k x 8 High-Speed CMOS SRAM (3.3V)                                                                    | 5-93  |
| NMS256X8LV 32k x 8 High Performance CMOS SRAM with Low Operating Voltage                                        | 5-102 |
| NMS1024X8LV 128k x 8 High Performance CMOS SRAM with Low Operating Voltage                                      | 5-103 |



# NM27LV512 524,288-Bit (64k x 8) Low Voltage EPROM

## **General Description**

The NM27LV512 is a high performance Low Voltage Electrical Programmable Read Only Memory. It is manufactured using National's latest 1.2 $\mu$  CMOS split gate SVG EPROM technology. This technology allows the part to operate at speeds as fast as 200 ns over commercial temperature (0°C to 70°C), and 250 ns over industrial temperatures (-40°C to +85°C).

This Low Voltage and Low Power EPROM is designed with power sensitive handheld and portable battery products in mind. This allows for code storage of firmware for applications like notebook computers, palm top computers, cellular phones, and HDD.

National still maintains its' commitment to high quality and reliability with EPI processing on the NM27LV512. Latch-up immunity is guaranteed for stresses up to 200 mA on address and data pins from  $-1\mbox{V}$  to  $\mbox{V}_{CC}$  + 0.3V. ESD protection is guaranteed to 2000V.

Small outline packages are just as critical to portable applications as Low Voltage and Low Power. National Semiconductor has forseen this need and provides windowed LCC for prototyping and software development, PLCC for production runs, and TSOP for PC board space sensitive users.

The NM27LV512 is one member of National's growing Low Voltage product family.

## **Features**

- 3.0V to 5.5V operation
- 200 ns access time
- Low current operation
  - 15 mA I<sub>CC</sub> Active Current @ 5 MHz
  - 20 μA I<sub>CC</sub> Standby Current @ 5 MHz
- Ultra Low Power operation
  - -- 50 μW Standby Power @ 3.3V
  - 50 mW Active Power @ 3.3V
- High reliability EPI processing
  - Latch up immunity up to 200 mA
  - 2000V ESD protection
- Surface mount package options
- 28-pin CERPACK
- 32-pin PLCC

## **Block Diagram**



TL/D/11375-1

## **Connection Diagram**

#### Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Access Time (ns)* |
|------------------------|-------------------|
| NM27LV512 L, V 200     | 200               |
| NM27LV512 L, V 250     | 250               |
| NM27LV512 L, V 300     | 300               |

#### Pin Names

| A0-A15 | Addresses                |
|--------|--------------------------|
| CE     | Chip Enable              |
| ŌĒ     | Output Enable            |
| 00-07  | Outputs                  |
| PGM    | Program                  |
| XX     | Don't Care (During Read) |

#### Extended Temp Range ( $-40^{\circ}$ C to $+85^{\circ}$ C)

| Parameter/Order Number   | Access Time (ns)* |
|--------------------------|-------------------|
| NM27LV512 LE, VE, TE 250 | 250               |

Note: Surface mount PLCC package available for commercial and extended temperature ranges only.

\*All versions are guaranteed to function for slower speeds.

Package Types: NM27LV512 L, T, V V = PLCC Package L = LCC Package





TL/D/11375-3

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

-65°C to +150°C Storage Temperature

All Input Voltages Except A9 with Respect to Ground

VPP and A9 with Respect to Ground -0.7V to +14V V<sub>CC</sub> Supply Voltage with Respect to Ground

**ESD Protection** 

(MIL Std. 883, Method 3015.2)

All Output Voltages with

Respect to Ground

 $V_{CC} + 1.0V$  to GND -0.6V

-0.6V to +7V

>2000V

**Operating Range** 

| Range      | Temperature    | V <sub>CC</sub> | Tolerance |
|------------|----------------|-----------------|-----------|
| Comm'l     | 0°C to +70°C   | 3.3V            | ±0.3V     |
| Industrial | -40°C to +85°C | 3.3V            | ±0.3V     |

-0.6V to +7V

# **Read Operation**

## **DC Electrical Characteristics**

| Symbol           | Parameter                                     | Test Conditions                                                                                                     | Min                   | Max                   | Units |
|------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-------|
| V <sub>IL</sub>  | Input Low Level                               |                                                                                                                     | -0.3                  | 0.8                   | V     |
| V <sub>IH</sub>  | Input High Level                              |                                                                                                                     | 2.0                   | V <sub>CC</sub> + 0.3 | V     |
| V <sub>OL1</sub> | Output Low Voltage (TTL)                      | I <sub>OL</sub> = 2.0 mA                                                                                            |                       | 0.4                   | V     |
| V <sub>OH1</sub> | Output High Voltage (TTL)                     | I <sub>OH</sub> = -2.0 mA                                                                                           | 2.4                   |                       | V     |
| V <sub>OL2</sub> | Output Low Voltage (CMOS)                     | i <sub>OL</sub> = 100 μA                                                                                            |                       | 0.2                   | ٧     |
| V <sub>OH2</sub> | Output High Voltage (CMOS)                    | I <sub>OH</sub> = -100 μA                                                                                           | V <sub>CC</sub> - 0.3 |                       | V     |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS)        | CE = V <sub>CC</sub> ±0.3V                                                                                          |                       | 20                    | μΑ    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL)         | CE = V <sub>IH</sub>                                                                                                |                       | 50                    | μΑ    |
| lcc1             | V <sub>CC</sub> Active Current                | $\overline{CE} = \overline{OE} = V_{IL}$ f = 5 MHz                                                                  |                       | 15                    | mA    |
| I <sub>CC2</sub> | V <sub>CC</sub> Active Current<br>CMOS Inputs | $\overline{\text{CE}} = \text{GND}, f = 5 \text{ MHz}$ Inputs = $V_{\text{CC}}$ or GND, I/O = 0 mA C, I Temp Ranges |                       | 15                    | mA    |
| Ірр              | V <sub>PP</sub> Supply Current                | $V_{PP} = V_{CC}$                                                                                                   |                       | 10                    | μΑ    |
| V <sub>PP</sub>  | V <sub>PP</sub> Read Voltage                  |                                                                                                                     | V <sub>CC</sub> - 0.7 | V <sub>CC</sub>       | V     |
| I <sub>LI</sub>  | Input Load Current                            | V <sub>IN</sub> = 3.3V or GND                                                                                       | -1                    | 1                     | μΑ    |
| lo               | Output Leakage Current                        | V <sub>OUT</sub> = 3.3V or GND                                                                                      | -1                    | 1                     | μА    |

## **AC Electrical Characteristics**

| Symbol          | Parameter                                                            | 200 |     | 250 |     | 300 |     | Units |
|-----------------|----------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-------|
|                 | Faranteter                                                           | Min | Max | Min | Max | Min | Max | Oints |
| tACC            | Address to Output<br>Delay                                           |     | 200 |     | 250 |     | 300 |       |
| tCE             | CE to Output Delay                                                   |     | 200 |     | 250 |     | 300 |       |
| t <sub>OE</sub> | OE to Output Delay                                                   |     | 75  |     | 100 |     | 120 |       |
| t <sub>DF</sub> | Output Disable to<br>Output Float                                    | 0   | 60  | 0   | 60  | 0   | 105 | ns    |
| tон             | Output Hold from<br>Addresses, CE or OE,<br>Whichever Occurred First | 0   |     | 0   |     | 0   |     |       |

## Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol           | Parameter                                      | Conditions            | Тур | Max | Units |
|------------------|------------------------------------------------|-----------------------|-----|-----|-------|
| C <sub>IN1</sub> | Input Capacitance<br>except OE/V <sub>PP</sub> | V <sub>IN</sub> = 0V  | 6   | 12  | pF    |
| C <sub>OUT</sub> | Output Capacitance                             | V <sub>OUT</sub> = 0V | 9   | 12  | pF    |
| C <sub>IN2</sub> | OE/V <sub>PP</sub> Input<br>Capacitance        | V <sub>IN</sub> = 0V  | 20  | 25  | pF    |

## **AC Test Conditions**

**Output Load** 

1 TTL Gate and

Timing Measurement Reference Level (Note 9)

 $C_1 = 100 pF (Note 8)$ 

0.8V and 2V Outputs 0.8V and 2V

Input Rise and Fall Times Input Pulse Levels

0.45V to 2.4V

≤5 ns

## AC Waveforms (Notes 6, 7)



TL/D/11375-5

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC}$  -  $t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The top and top compare level is determined as follows:

High to TRI-STATE, the measured V<sub>OH1</sub> (DC) - 0.10V;

Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V. Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}\,+\,1.0V$  to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400$   $\mu$ A.

CL: 100 pF includes fixture capacitance.

Note 9: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Programming Characteristics | (Notes 1 and 2) |
|-----------------------------|-----------------|
|-----------------------------|-----------------|

| Symbol           | Parameter                                                  | Conditions                                   | Min  | Тур   | Max  | Units    |
|------------------|------------------------------------------------------------|----------------------------------------------|------|-------|------|----------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                              | 1    |       |      | μs       |
| toes             | OE Setup Time                                              |                                              | 1    |       |      | μs       |
| t <sub>DS</sub>  | Data Setup Time                                            |                                              | 1    |       |      | μs       |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                              | 1    |       |      | μs       |
| t <sub>AH</sub>  | Address Hold Time                                          |                                              | 0    |       |      | μs       |
| t <sub>DH</sub>  | Data Hold Time                                             |                                              | 1    |       |      | μs       |
| t <sub>CF</sub>  | Chip Enable to Output Float Delay                          | OE = VIL                                     | 0    |       | 60   | ns       |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                              | 95   | 100   | 105  | μs       |
| t <sub>OEH</sub> | ŌĒ Hold Time                                               |                                              | 1    |       |      | μs       |
| t <sub>DV</sub>  | Data Valid from CE                                         | ŌĒ = V <sub>IL</sub>                         |      |       | 250  | ns       |
| t <sub>PRT</sub> | OE Pulse Rise Time<br>during Programming                   |                                              | 50   |       | +1   | ns       |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time                              |                                              | 1    |       |      | μs       |
| Ірр              | V <sub>PP</sub> Supply Current during<br>Programming Pulse | CE = V <sub>IL</sub><br>OE = V <sub>PP</sub> |      | 1     | 30   | mA       |
| Icc              | V <sub>CC</sub> Supply Current                             |                                              |      |       | 50   | mA       |
| TR               | Temperature Ambient                                        | 10                                           | 20   | 25    | 30   | °C       |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                              | 6    | 6.25  | 6.5  | >        |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                              | 12.5 | 12.75 | 13   | ٧        |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                              | 5    |       |      | ns       |
| V <sub>IL</sub>  | Input Low Voltage                                          |                                              |      | . 0   | 0.45 | V        |
| V <sub>IH</sub>  | Input High Voltage                                         |                                              | 2.4  | 4     |      | >        |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                              | 0.8  |       | 2    | <b>V</b> |
| t <sub>OUT</sub> | Output Timing Reference Voltage                            |                                              | 0.8  | 1     | 2    | ٧        |

# **Programming Waveforms**



TL/D/11375-6

Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm at typical power supply voltages and timings.





# **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the EPROM are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $\overline{\text{OE}}/V_{PP}$ . The  $\overline{\text{OE}}/V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 3.3V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 3.3V in the other three modes.

#### Read Mode

The EPROM has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}/\text{Vpp}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from  $\overline{\text{OE}}$  to output ( $t_{\text{CE}}$ ). Data is available at the outputs  $t_{\text{OE}}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $\overline{\text{CE}}$  has been low and addresses have been stable for at least  $t_{\text{ACC}}$ – $t_{\text{OE}}$ .

#### Standby Mode

The EPROM has a standby mode which reduces the active power dissipation by over 99%, from 44 mW to 110  $\mu$ W. The EPROM is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **Output Disable**

The EPROM is placed in output disable by applying a TTL high signal to the  $\overline{OE}$  input. When in output disable all circuitry is enabled, except the outputs are in a high impedance state (TRI-STATE).

#### **Output OR-Tying**

Because the EPROM is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{\text{CE}}$  be decoded and used as the primary device selecting function, while  $\overline{\text{OE}}/\text{V}_{PP}$  be made a common connection to all devices in the array and connected to the READ line from the system control bus.

This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### **Programming**

CAUTION: Exceeding 14V on pin 22 ( $\overline{\text{OE}}/\text{V}_{PP}$ ) will damage the EPROM.

Initially, and after each erasure, all bits of the EPROM are in the "1's" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The EPROM is in the programming mode when the OE/V<sub>PP</sub> is at 12.75V. It is required that at least a 0.1  $\mu\text{F}$  capacitor be placed across V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTI

When the address and data are stable, an active low, TTL program pulse is applied to the CE input. A program pulse must be applied at each address location to be programmed.

The EPROM is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$ s pulse.

The EPROM must not be programmed with a DC signal applied to the CE input.

Programming multiple EPROM in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel EPROM may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{\text{CE}}$  input programs the paralleled EPROM.

Note: Some programmer manufacturers, due to equipment limitation, may offer interactive program Algorithm (shown in Figure 2).

#### Program Inhibit

Programming multiple EPROMs in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}/V_{PP}$ ) of the parallel EPROMs may be common. A TTL low level program pulse applied to an EPROM's  $\overline{CE}$  input with  $\overline{OE}/V_{PP}$  at 12.75V will program that EPROM. A TTL high level  $\overline{CE}$  input inhibits the other EPROMs from being programmed.

# Functional Description (Continued)

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with  $\overline{\text{OE}}/\text{V}_{PP}$  and  $\overline{\text{CE}}$  at  $\text{V}_{IL}$ . Data should be verified  $T_{DV}$  after the falling edge of  $\overline{\text{CE}}$ .

#### AFTER PROGRAMMING

Opaque labels should be placed over the EPROM window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

#### MANUFACTURER'S IDENTIFICATION CODE

The EPROM has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and device type. The code for NM27LV512 is "8F85", where "8F" designates that it is made by National Semiconductor, and "85" designates a 512k part.

The code is accessed by applying 12V  $\pm 0.5$ V to address pin A9. Addresses A1–A8, A10–A15, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the eight data pins, O<sub>0</sub>–O<sub>7</sub>. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the device are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range.

The recommended erasure procedure for the EPROM is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be minimum of 15W-sec/cm².

The EPROM should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

An erasure system should be calibrated periodically. The distance from lamp to device should be maintained at one inch. The erasure time increase as the square of the distance from the lamp (if distance is doubled the erasure time increases by factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer: the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent of the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

#### **Mode Selection**

The modes of operation of the NM27LV512 are listed in Table I. A single 3.3V power supply is required in the read mode. All inputs are TTL levels excepts for  $V_{PP}$  and A9 for device signature.

# TABLE I. Mode Selection

| Pins<br>Mode    | CE              | ŌĒ/V <sub>PP</sub> | Vcc   | Outputs          |
|-----------------|-----------------|--------------------|-------|------------------|
| Read            | V <sub>IL</sub> | V <sub>IL</sub>    | 3.3V  | D <sub>OUT</sub> |
| Output Disable  | X<br>(Note 1)   | V <sub>IH</sub>    | 3.3V  | High Z           |
| Standby         | V <sub>IH</sub> | . X                | 3.3V  | High Z           |
| Programming     | V <sub>IL</sub> | 12.75V             | 6.25V | D <sub>IN</sub>  |
| Program Verify  | V <sub>IL</sub> | V <sub>IL</sub>    | 6.25V | D <sub>OUT</sub> |
| Program Inhibit | V <sub>IH</sub> | 12.75V             | 6.25V | High Z           |

Note 1: X can be VIL or VIH.

# TABLE II. Manufacturer's Identification Code

| Pins              | A0<br>(10)      | A9<br>(24) | 07<br>(19) | 06<br>(18) | 05<br>(17) | 04<br>(16) | 03<br>(15) | 02<br>(13) | 01<br>(12) | 00<br>(11) | Hex<br>Data |
|-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------|
| Manufacturer Code | V <sub>IL</sub> | 12V        | 1          | 0          | 0          | 0          | 1          | 1          | 1          | 1          | 8F          |
| Device Code       | V <sub>IH</sub> | 12V        | 1          | 0          | 0          | 0          | 0          | 1          | 0          | 1          | 85          |



# NM27LV010 1,048,576-Bit (128k x 8) Low Voltage EPROM

# **General Description**

The NM27LV010 is a high performance Low Voltage Electrically Programmable Read Only Memory. It is manufactured using National's latest 1.2 $\mu$  CMOS split gate SVG EPROM technology. This technology allows the part to operate at speeds as fast as 200 ns over Industrial temperatures ( $-40^{\circ}$ C to  $+85^{\circ}$ C).

This Low Voltage and Low Power EPROM is designed with power sensitive hand held and portable battery products in mind. This allows for code storage of firmware for applications like notebook computers, palm top computers, cellular phones, and HDD.

National still maintains its commitment to high quality and reliability with EPI processing on the NM27LV010. Latch-up immunity is guaranteed for stresses up to 200 mA on address and data pins from -1V to  $V_{CC} + 0.3V$ . ESD protection is guaranteed for 2000V.

Small outline packages are just as critical to portable applications as Low Voltage and Low Power. National Semiconductor has foreseen this need and provides windowed LCC for prototyping and software development, PLCC for production runs, and TSOP for PC board sensitive applications.

The NM27C010 is one member of National's growing Low Voltage product Family.

## **Features**

- 3.0V to 5.5V operation
- 200 ns access time
- Low current operation
  - 15 mA I<sub>CC</sub> active current @ 5 MHz
  - 20 μA I<sub>CC</sub> standby current @ 5 MHz
- Ultra low power operation
  - 33 μW standby power @ 3.3V
- 50 mW active power @ 3.3V
- High reliability EPI processing
  - Latch-up immunity up to 200 mA
- 2000V ESD protection
- Surface mount package options
  - TSOP package
  - 32-pin PLCC

# **Block Diagram**



TL/D/11377-1

# **Connection Diagram**

#### **PLCC and CLCC Pin Configuration**



Top View

# Commercial Temperature Range (0°C to $\pm$ 70°C) $V_{CC} = 3.3 \pm 0.3$

| •                      |                  |
|------------------------|------------------|
| Parameter/Order Number | Access Time (ns) |
| NM27LV010 L, V, T 200  | 200              |
| NM27LV010 L, V, T 250  | 250              |
| NM27LV010 L, V, T 300  | 300              |

#### **Pin Names**

| A0-A16          | Addresses                |
|-----------------|--------------------------|
| CE              | Chip Enable              |
| ŌĒ              | Output Enable            |
| 00-07           | Outputs                  |
| PGM             | Program                  |
| XX              | Don't Care (During Read) |
| V <sub>PP</sub> | Programming Voltage      |

# Extended Temperature Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) $V_{CC}=3.3\pm0.3$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NM27LV010 LE, VE, TE   | 250              |
| NM27LV010 LE, VE, TE   | 300              |

Note: Surface mount PLCC available for commercial and extended temperature ranges only.

Package Types: NM27LV010 L, V, T

L = Quartz-Windowed LCC Package

T = TSOP

V = PLCC

- All packages conform to the JEDEC standard.
- All versions are guaranteed to function for slower speeds.

#### **TSOP Pin Configuration**



TL/D/11377-2 **Top View** 

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature

All Input Voltages except A9 with

Respect to Ground (Note 10) -0.6V to +7V

VPP and A9 with Respect to Ground

-0.6V to +14V

-65°C to +150°C

V<sub>CC</sub> Supply Voltage with Respect to Ground

-0.6V to +7V

**ESD Protection** 

>2000V

**Operating Range** 

Temperature

-40°C to +85°C

0°C to +70°C

Vcc

3.3V

3.3V

**Tolerance** 

±0.3

±0.3

Range

Commercial

Industrial

All Output Voltages with

 $V_{CC} + 1.0V$ 

Respect to Ground (Note 10)

to GND - 0.6V

# DC Electrical Characteristics Over Operating Range with Vpp = Vcc

| Symbol           | Parameter                                 | Test Conditions                                                                              | Min                   | Max                   | Units |
|------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------|-----------------------|-------|
| V <sub>IL</sub>  | Input Low Level                           | and the second second                                                                        | -0.3                  | 0.8                   | ٧     |
| V <sub>IH</sub>  | Input High Level                          |                                                                                              | 2.0                   | V <sub>CC</sub> + 0.3 | ٧     |
| V <sub>OL1</sub> | Output Low Voltage (TTL)                  | I <sub>OL</sub> = 2.0 mA                                                                     |                       | 0.4                   | ٧     |
| V <sub>OH1</sub> | Output High Voltage (TTL)                 | I <sub>OH</sub> = -2.0 mA                                                                    | 2.4                   |                       | ٧     |
| V <sub>OL2</sub> | Output Low Voltage                        | I <sub>OL</sub> = 100 μA                                                                     |                       | 0.2                   | ٧     |
| V <sub>OH2</sub> | Output High Voltage (CMOS)                | I <sub>OH</sub> = -100 μA                                                                    | V <sub>CC</sub> - 0.3 |                       |       |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current<br>(CMOS) | CE = V <sub>CC</sub> ±0.3V                                                                   |                       | 20                    | μΑ    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current(TTL)      | CE = VIH                                                                                     |                       | 100                   | μΑ    |
| Icc              | V <sub>CC</sub> Active Current            | $\overrightarrow{CE} + \overrightarrow{OE} = V_{ L}, \qquad f = 5 \text{ M}$ $I/O = 0 \mu A$ | Hz                    | 15                    | mA    |
| lpp              | V <sub>PP</sub> Supply Current            | V <sub>PP</sub> = V <sub>CC</sub>                                                            |                       | 10                    | μΑ    |
| V <sub>PP</sub>  | V <sub>PP</sub> Read Voltage              |                                                                                              | V <sub>CC</sub> - 0.7 | Vcc                   | ٧     |
| l <sub>Ll</sub>  | Input Load Current                        | V <sub>IN</sub> = 3.0V or GND                                                                |                       | 1                     | μΑ    |
| ILO              | Output Leakage Current                    | V <sub>OUT</sub> = 3.0V or GND                                                               | -1                    | 1                     | μΑ    |

# AC Electrical Characteristics Over Operating Range with VPP = VCC

| Symbol                      | Parameter                                                            | 200 |     | 250 |     | 300            |     | Units     |  |
|-----------------------------|----------------------------------------------------------------------|-----|-----|-----|-----|----------------|-----|-----------|--|
|                             | raidilletei                                                          | Min | Max | Min | Max | Min            | Max | Ointo     |  |
| tACC                        | Address to Output Delay                                              |     | 200 |     | 250 |                | 300 |           |  |
| t <sub>CE</sub>             | CE to Output Delay                                                   |     | 200 |     | 250 |                | 300 |           |  |
| toE                         | OE to Output Delay                                                   |     | 70  | · · | 70  |                | 75  | 1 * 1 - 1 |  |
| t <sub>DF</sub><br>(Note 2) | Output Disable to Output Float                                       |     | 50  |     | 50  | And the second | 60  | ns        |  |
| t <sub>OH</sub><br>(Note 2) | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | 0   |     | 0   |     | 0              |     |           |  |

# Capacitance $T_A = +25$ °C, 1 = 1 MHz (Note 2)

| Symbol           | Parameter          | Conditions            | Тур | Max | Units |
|------------------|--------------------|-----------------------|-----|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$         | 9   | 15  | pF    |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 12  | 15  | pF    |

## **AC Test Conditions**

Output Load

1 TTL Gate and

Timing Measurement Reference Level

C<sub>L</sub> = 100 pF (Note 8)

Inputs Outputs 0.8V and 2V 0.8V and 2V

Input Rise and Fall Times Input Pulse Levels

0.45V to 2.4V

AC Waveforms (Notes 6, 7, and 9)



Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operations sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{\text{OE}}$  may be delayed up to  $t_{ACC}-t_{CE}$  after the falling edge of  $\overline{\text{CE}}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE®, the measured VOH1 (DC) - 0.10V; Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.2  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to V<sub>CC</sub> + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL}=1.6$  mA,  $I_{OH}=-400$   $\mu A$ .

CL: 100 pF includes fixture capacitance.

Note 9: VPP may be connected to VCC except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Programming | <b>Characteristics</b> | (Notes 1, 2, 3, 4 and 5) |
|-------------|------------------------|--------------------------|
|-------------|------------------------|--------------------------|

| Symbol                                                 | Parameter                                                  | Conditions               | Min  | Тур   | Max  | Units |
|--------------------------------------------------------|------------------------------------------------------------|--------------------------|------|-------|------|-------|
| t <sub>AS</sub>                                        | Address Setup Time                                         |                          | 1    |       |      | μs    |
| toes                                                   | OE Setup Time                                              |                          | 1    |       |      | μs    |
| t <sub>DS</sub>                                        | Data Setup Time                                            |                          | 1    |       |      | μs    |
| t <sub>VPS</sub>                                       | V <sub>PP</sub> Setup Time                                 |                          | 1    |       |      | μs    |
| tvcs                                                   | V <sub>CC</sub> Setup Time                                 |                          | 1    |       |      | μs    |
| t <sub>AH</sub>                                        | Address Hold Time                                          |                          | 0    |       |      | μs    |
| tDH                                                    | Data Hold Time                                             |                          | 1    |       |      | μs    |
| t <sub>DF</sub> Output Enable to Output<br>Float Delay |                                                            | CE/PGM = V <sub>IL</sub> | 0    |       | 60   | ns    |
| t <sub>PW</sub>                                        | Program Pulse Width                                        |                          | . 95 | 100   | 105  | μs    |
| toE                                                    | Data Valid from OE                                         | CE/PGM = V <sub>IL</sub> |      |       | 100  | ns    |
| Ірр                                                    | V <sub>PP</sub> Supply Current<br>during Programming Pulse | CE/PGM = V <sub>IL</sub> |      |       | 20   | mA    |
| lcc                                                    | V <sub>CC</sub> Supply Current                             |                          |      |       | 20   | mA    |
| T <sub>A</sub>                                         | Temperature Ambient                                        |                          | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>                                        | Power Supply Voltage                                       |                          | 6.0  | 6.25  | 6.5  | V     |
| V <sub>PP</sub>                                        | Programming Supply Voltage                                 |                          | 12.5 | 12.75 | 13.0 | ٧     |
| t <sub>FR</sub>                                        | Input Rise, Fall Time                                      |                          | 5    |       |      | ns    |
| V <sub>IL</sub>                                        | Input Low Voltage                                          |                          |      | 0.0   | 0.45 | ٧     |
| V <sub>IH</sub>                                        | Input High Voltage                                         |                          | 2.4  | 4.0   |      | ٧     |
| t <sub>IN</sub>                                        | Input Timing Reference Voltage                             |                          | 0.8  |       | 2.0  | V     |
| t <sub>OUT</sub>                                       | Output Timing Reference Voltage                            |                          | 0.8  |       | 2.0  | V     |

# **Programming Waveform** (Note 3)



TL/D/11377-4

Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 μF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

Note 5: During power up the  $\overline{PGM}$  pin must be brought high (≥ V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>.



## **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the EPROM are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 3.3V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 3.3V in the other three modes.

#### Read Mode

The EPROM has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{\text{CE}}$ ). Data is available at the outputs  $t_{\text{OE}}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $\overline{\text{CE}}$  has been low and addresses have been stable for at least  $t_{\text{ACC}}$ – $t_{\text{OE}}$ .

#### Standby Mode

The EPROM has a standby mode which reduces the active power dissipation by over 99%, from 50 mW to 33  $\mu$ W. The EPROM is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **Output Disable**

The EPROM is placed in output disable by applying a TTL high signal to the  $\overline{OE}$  input. When in output disable all circuitry is enabled, except the outputs are in a high impedance state (TRI-STATE).

#### **Output OR-Tying**

Because the EPROM is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  be decoded and used as the primary device selecting function, while  $\overline{OE}$  be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### **Programming**

CAUTION: Exceeding 14V on pin 1 ( $V_{PP}$ ) will damage the EPROM.

Initially, and after each erasure, all bits of the EPROM are in the "1's" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The EPROM is in the programming mode when the Vpp power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across Vpp and V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. The EPROM is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$ s pulse.

The EPROM must not be programmed with a DC signal applied to the PGM input.

Programming multiple EPROM in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel EPROM may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overrightarrow{PGM}$  input programs the paralleled EPROM.

#### Program Inhibit

Programming multiple EPROM's in parallel with different data is also easily accomplished. Except for  $\overline{\text{CE}}$ , all like inputs (including  $\overline{\text{OE}}$  and  $\overline{\text{PGM}}$ ) of the parallel EPROM may be common. A TTL low level program pulse applied to an EPROM's  $\overline{\text{PGM}}$  input with  $\overline{\text{CE}}$  at  $V_{\text{IL}}$  and  $V_{\text{PP}}$  at 12.75V will program that EPROM. A TTL high level  $\overline{\text{CE}}$  input inhibits the other EPROM's from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.75V.  $V_{PP}$  must be at  $V_{CC}$ , except during programming and program verify.

#### AFTER PROGRAMMING

Opaque labels should be placed over the EPROM window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

#### **MANUFACTURER'S IDENTIFICATION CODE**

The EPROM has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and device type. The code for the NM27LV010 is "8F86", where "8F" designates that it is made by National Semiconductor, and "86" designates a 1 Megabit (128k x 8) part.

The code is accessed by applying 12V  $\pm 0.5$ V to address pin A9. Addresses A1–A8, A10–A16, and all control pins are held at VI<sub>IL</sub> Address pin A0 is held at VI<sub>IL</sub> for the manufacturer's code, and held at VI<sub>IH</sub> for the device code. The code is read on the lower eight data pins, O0–07. Proper code access is only guaranteed at 25°C  $\pm$  5°C.

# Functional Description (Continued)

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the device are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å–4000Å range.

The recommended erasure procedure for the EPROM is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15W-sec/cm².

The EPROM should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

An erasure system should be calibrated periodically. The distance from lamp to device should be maintained at one inch. The erasure time increases as the square of the distance from the lamp (if distance is doubled the erasure time increases by factor of 4). Lamps lose intensity as they age. When a lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Program-

mers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer: the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

#### **Mode Selection**

The modes of operation of the NM27LV010 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and A9 for device signature.

**TABLE I. Modes Selection** 

| Pins            | CE/PGM          | ŌĒ              | V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |
|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| Mode            | 0271 dill       |                 | 1 1             |                 |                  |
| Read            | V <sub>IL</sub> | V <sub>IL</sub> | Vcc             | 3.3V            | D <sub>OUT</sub> |
| Output Disable  | X               | V <sub>IH</sub> | Vcc             | 3.3V            | High Z           |
| Standby         | V <sub>IH</sub> | . X             | V <sub>CC</sub> | 3.3V            | High Z           |
| Programming     | V <sub>IL</sub> | V <sub>IH</sub> | 12.75V          | 6.25V           | D <sub>IN</sub>  |
| Program Verify  | X               | VIL             | 12.75V          | 12.75V          | D <sub>OUT</sub> |
| Program Inhibit | VIH             | V <sub>IH</sub> | 12.75V          | 6.25V           | High Z           |

Note 1: X can be VIL or VIH

**TABLE II. Manufacturer's Identification Code** 

| Pins              | A0<br>(12)      | A9<br>(26) | O7<br>(21) | O6<br>(20) | O5<br>(19) |   | - | _ | O1<br>(14) | O0<br>(13) | Hex<br>Data |
|-------------------|-----------------|------------|------------|------------|------------|---|---|---|------------|------------|-------------|
| Manufacturer Code | VIL             | 12V        | 1          | 0          | 0          | 0 | 1 | 1 | 1          | 1          | 8F          |
| Device Code       | V <sub>IH</sub> | 12V        | 1          | 0          | 0          | 0 | 0 | 1 | 1          | 0          | 86          |



# NM27LV210 1,048,576-Bit (64K x 16) Low Voltage EPROM

# **General Description**

The NM27LV210 is a high performance Low Voltage Electrical Programmable read only memory. It is manufactured using National's latest 1.2 $\mu$  CMOS split gate SVG EPROM technology. This technology allows the part to operate at speeds as fast as 200 ns over commercial temperature (0°C to +70°C) and 250 ns over industrial temperatures (-40°C to +85°C).

This Low Voltage and Low Power EPROM is designed with power sensitive hand held and portable battery products in mind. This allows for code storage of firmware for applications like notebook computers, palm top computers, cellular phones, and HDD.

National still maintains its commitment to High Quality and Reliability with EPI processing on the NM27LV210. Latch up immunity is guaranteed for stresses up to 200 mA on address and data pins from  $-1\mbox{V}$  to  $\mbox{V}_{CC}$  + 0.3V. ESD protection is also guaranteed up to 2000V.

Small outline packages are just as critical to portable applications as Low Voltage and Low Power. National Semiconductor has foreseen this need and provides windowed LCC for prototyping and software development, PLCC for production runs, and TSOP for PC board sensitive users.

The NM27LV010 is one member of National's growing Low Voltage product family.

#### **Features**

- 3.0V to 5.5V operation
- 200 ns maximum access time
- Low current operation
  - 15 mA I<sub>CC</sub> active current @ 5 MHz
     20 μA I<sub>CC</sub> standby current @ 5 MHz
- Ultra low power operation
  - 60 µA standby power @ 3.3V
  - 50 mW active power @ 3.3V
- High reliability EPI processing
- Latch up immunity up to 200 mA
- 2000V ESD protection
- Surface mount package options
  - TSOP package
  - 44-Pin PLCC

# **Block Diagram**



TL/D/11376-1

# **TSOP Pin Configuration**

#### **PLCC Pin Configuration**



**Top View** 

TL/D/11376-3

# Commercial Temperature Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NM27LV210 V, T         | 200              |
| NM27LV210 V, T         | 250              |
| NM27LV210 V, T         | 300              |

#### **Pin Names**

| A0-A15          | Addresses                |
|-----------------|--------------------------|
| CE              | Chip Enable              |
| Œ               | Output Enable            |
| 00-015          | Outputs                  |
| PGM             | Program                  |
| XX              | Don't Care (During Read) |
| NC              | No Connect               |
| V <sub>PP</sub> | Programming Voltage      |

#### Extended Temperature Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) $V_{CC} = 5V \pm 10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NM27LV210 VE, TE       | 250              |
| NM27LV210 VE, TE       | 300              |

**Note:** Surface mount PLCC package available for commercial and extended temperature ranges only.

Package Types: NM27LV210 V, TXXX

T = TSOP Type 1

V = PLCC package

- · All packages conform to JEDEC standard.
- All versions are guaranteed to function in slower applications.

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature

 $-65^{\circ}\text{C}$  to  $+\,150^{\circ}\text{C}$ 

All Input Voltages except A9 with Respect to Ground (Note 10)

-0.6V to +7V

**Operating Range** 

Temperature

-40°C to +85°C

0°C to +70°C

Vcc

3.3

3.3

Tolerance

±0.3

±0.3

Range

Commercial

Industrial

V<sub>PP</sub> and A9 with Respect to Ground

-0.6V to +14V

V<sub>CC</sub> Supply Voltage with Respect to Ground

-0.6V to +7V

ESD Protection

>2000V

All Output Voltages with Respect to Ground (Note 10)

# DC Read Characteristics Over Operating Range with VPP = VCC

V<sub>CC</sub> + 1.0V to GND - 0.6V

| Symbol           | Parameter                              | Test Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ons       | Min                | Max                   | Units |
|------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------|-----------------------|-------|
| V <sub>IL</sub>  | Input Low Level                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | -0.3               | 0.8                   | ٧     |
| V <sub>IH</sub>  | Input High Level                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | 2.0                | V <sub>CC</sub> ± 0.3 | ٧     |
| V <sub>OL1</sub> | Output Low Voltage (TTL)               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                    | 0.4                   | ٧     |
| V <sub>OH1</sub> | Output High Voltage (TTL)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | • • • •   | 2.4                |                       | ٧     |
| V <sub>OL2</sub> | Output Low Voltage (CMOS)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                    | 0.2                   | ٧     |
| V <sub>OH2</sub> | Output High Voltage (CMOS)             | and the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second s |           | V <sub>A</sub> 0.3 |                       | ٧     |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (TTL)  | CE = VIH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |                    | 50                    | μΑ    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0.3V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1         |                    | 20                    | μΑ    |
| lcc              | V <sub>CC</sub> Active Current         | $\overline{CE} = \overline{OE} = V_{IL},$ $I/O = 0 \mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | f = 5 MHz |                    | 20                    | mA    |
| Ірр .            | V <sub>PP</sub> Supply Current         | V <sub>PP</sub> = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           |                    | 10                    | μΑ    |
| iti              | input Load Current                     | V <sub>IN</sub> = 3.3 or GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | -1                 | 1                     | μΑ    |
| lo               | Output Leakage Current                 | V <sub>OUT</sub> = 3.3V or GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1.0       | + +1 - 1           | 1                     | μΑ    |

# AC Read Characteristics Over Operating Range with VPP = VCC

| Symbol                      | Parameter                                                            | 200 |     | 250 |     | 300   |     | Units |  |
|-----------------------------|----------------------------------------------------------------------|-----|-----|-----|-----|-------|-----|-------|--|
|                             | rafameter                                                            | Min | Max | Min | Max | Min   | Max | 0,,,, |  |
| t <sub>ACC</sub>            | Address to Output Delay                                              |     | 200 |     | 250 | 5 E & | 300 |       |  |
| t <sub>CE</sub>             | CE to Output Delay                                                   |     | 200 |     | 250 |       | 300 | ]     |  |
| toE                         | OE to Output Delay                                                   |     | 70  |     | 70  |       | 75  | ]     |  |
| t <sub>DF</sub><br>(Note 2) | Output Disable to Output Float                                       | 0   | 50  | 0   | 50  | 0     | 60  | ns    |  |
| <sup>t</sup> OH<br>(Note 2) | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | 0   |     | 0   |     | 0     |     |       |  |

## Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol           | Parameter          | Conditions            | Тур | Max | Units |
|------------------|--------------------|-----------------------|-----|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$         | 12  | 20  | pF    |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 13  | 20  | pF    |

## **AC Test Conditions**

Output Load

1 TTL Gate and  $C_1 = 100 pF (Note 8)$  Timing Measurement Reference Level

Inputs Outputs

Input Rise and Fall Times

≤5 ns

Input Pulse Levels

0.45V to 2.4V

0.8V and 2V

## AC Waveforms (Notes 6, 7, & 9)



TL/D/11376-4

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The  $t_{\mbox{\footnotesize{DF}}}$  and  $t_{\mbox{\footnotesize{CF}}}$  compare level is determined as follows:

High to TRI-STATE®, the measured V<sub>OH1</sub> (DC) - 0.10V;

Low to TRI-STATE, the measured VOL1 (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC} + 1.0V$  to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400$   $\mu A$ .

CL: 100 pF includes fixture capacitance.

Note 9: Vpp may be connected to V<sub>CC</sub> except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

# **Programming Characteristics** (Notes 1, 2, 3, 4 & 5)

| Symbol           | Parameter                                                  | Conditions                                    | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|-----------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                               | 1    |       |      | μs    |
| toes             | OE Setup Time                                              |                                               | 1    |       |      | μs    |
| tces             | CE Setup Time                                              | OE = VIH                                      | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                               | 1    |       |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                               | 1    |       |      | μs    |
| t <sub>VCS</sub> | V <sub>CC</sub> Setup Time                                 |                                               | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          | -                                             | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                               | 1    |       |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | CE = VIL                                      | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                               | 95   | 100   | 105  | μs    |
| toE              | Data Valid from OE                                         | CE = V <sub>IL</sub>                          |      |       | 100  | ns    |
| Ірр              | V <sub>PP</sub> Supply Current during<br>Programming Pulse | CE = V <sub>IL</sub><br>PGM = V <sub>IL</sub> |      |       | 40   | mA    |
| lcc              | V <sub>CC</sub> Supply Current                             |                                               |      |       | 50   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                               | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                               | 6.0  | 6.25  | 6.5  | V     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                               | 12.5 | 12.75 | 13.0 | V     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                               | 5    |       |      | ns    |
| V <sub>IL</sub>  | Input Low Voltage                                          | ·                                             |      | 0.0   | 0.45 | V     |
| V <sub>IH</sub>  | Input High Voltage                                         |                                               | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                               | 0.8  |       | 2.0  | V     |
| tout             | Output Timing Reference Voltage                            |                                               | 0.8  |       | 2.0  | V     |

# Programming Waveforms (Note 3)



TL/D/11376-5

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

Note 5: During power up the PGM pin must be brought high (≥VIH) either coincident with or before power is applied to Vpp.



# **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the EPROM are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 3.3V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 3.3V in the other three modes.

#### Read Mode

The EPROM has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{\text{CE}}$ ). Data is available at the outputs  $t_{\text{OE}}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $\overline{\text{CE}}$  has been low and addresses have been stable for at least  $t_{\text{ACC}}$ – $t_{\text{OE}}$ .

#### Standby Mode

The EPROM has a standby mode which reduces the active power dissipation by over 99%, from 66 mW to 0.66  $\mu$ W. The EPROM is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **Output Disable**

The EPROM is placed in output disable by applying a TTL high signal to the  $\overline{\text{OE}}$  input. When in output disable all circuitry is enabled, except the outputs are in a high impedance state (TRI-STATE).

#### **Output OR-Tying**

Because the EPROM is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that CE be decoded and used as the primary device selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on the  $V_{PP}$  or A9 pin will damage the EPROM.

Initially, and after each erasure, all bits of the EPROM are in the "1's" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The EPROM is in the programming mode when the V<sub>PP</sub> power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. The EPROM is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100  $\mu s$  pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu s$  pulse.

The EPROM must not be programmed with a DC signal applied to the  $\overline{\text{PGM}}$  input.

Programming multiple EPROM in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel EPROM may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled EPROM.

## Functional Description (Continued)

#### **Program Inhibit**

Programming multiple EPROM's in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$  and  $\overline{PGM}$ ) of the parallel EPROM may be common. A TTL low level program pulse applied to an EPROM's  $\overline{PGM}$  input with  $\overline{CE}$  at  $V_{IL}$  and  $V_{PP}$  at 12.75V will program that EPROM. A TTL high level  $\overline{CE}$  input inhibits the other EPROM's from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.75V.  $V_{PP}$  must be at  $V_{CC}$ , except during programming and program verify.

#### AFTER PROGRAMMING

Opaque labels should be placed over the EPROM window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

#### MANUFACTURER'S IDENTIFICATION CODE

The EPROM has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and device type. The code for the NM27LV210 is "8FD6", where "8F" designates that it is made by National Semiconductor, and "D6" designates a 1 Megabit (64K x 16) part.

The code is accessed by applying 12V  $\pm 0.5$ V to address pin A<sub>9</sub>. Addresses A<sub>1</sub>-A<sub>8</sub>, A<sub>10</sub>-A<sub>15</sub>, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the lower eight data pins, O<sub>0</sub>-O<sub>7</sub>. Proper code access is only guaranteed at 25°C  $\pm$  5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the device are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å–4000Å range.

The recommended erasure procedure for the EPROM is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>

The EPROM should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

An erasure system should be calibrated periodically. The distance from lamp to device should be maintained at one inch. The erasure time increases as the square of the distance from the lamp (if distance is doubled the erasure time increases by factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer: the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between VCC and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

## **MODE SELECTION**

The modes of operation of the NM27LV210 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and A9 for device signature.

TABLE I. Modes Selection

| Pins            | CE              | ŌĒ              | PGM             | V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| Mode            |                 |                 | 1 4             | <b>*PP</b>      |                 | - Catput         |
| Read            | V <sub>IL</sub> | V <sub>IL</sub> | X<br>(Note 1)   | х               | 3.3V            | D <sub>OUT</sub> |
| Output Disable  | Х               | V <sub>IH</sub> | ×               | x               | 3.3V            | High Z           |
| Standby         | ViH             | Х               | ×               | . <b>x</b>      | 3.3V            | High Z           |
| Programming     | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 12.75V          | 6.25V           | D <sub>IN</sub>  |
| Program Verify  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 12.75V          | 6.25V           | D <sub>OUT</sub> |
| Program Inhibit | V <sub>IH</sub> | Х               | X               | 12.75V          | 6.25V           | High Z           |

Note 1: X can be VIL or VIH.

TABLE II. Manufacturer's Identification Code

| Pins              | A0<br>(21)      | A9<br>(31) | O <sub>7</sub> (12) | O <sub>6</sub> (13) | O <sub>5</sub> (14) |   | O <sub>3</sub> (16) |     |   | O <sub>0</sub> (19) | Hex<br>Data |
|-------------------|-----------------|------------|---------------------|---------------------|---------------------|---|---------------------|-----|---|---------------------|-------------|
| Manufacturer Code | VIL             | 12V        | .1                  | 0                   | 0                   | 0 | 1                   | 1   | 1 | 1                   | 8F          |
| Device Code       | V <sub>IH</sub> | 12V        | 1                   | 1                   | 0                   | 1 | 0                   | . 1 | 1 | 0                   | D6          |



# NM93C06L/C46L/C56L/C66L 256-/1024-/2048-/4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V)

# **General Description**

The NM93C06L/C46L/C56L/C66L devices are 256/1024/2048/4096 bits, respectively, of non-volatile electrically erasable memory divided into 16/64/128/256 x 16-bit registers (addresses). The NM93CxxL Family functions in an extended voltage operating range, requires only a single power supply and is fabricated using National Semiconductor's floating gate CMOS technology for high reliability, high endurance and low power consumption. These devices are available in an SO package for small space considerations.

The NM93CxxL Family interfaces to microprocessors and microcontrollers via a single 4-wire MICROWIRETM bus which possesses the following parameters: SK (Serial Clock), CS (Chip Select), DI (Data Input) and DO (Data-Output). DI includes: instruction, address and data to be written. DO offers data read and programming status information. Serial interfacing allows 8-pin DIP or 8-pin SO packaging to minimize board space. The following seven instructions (op codes) control device operation: EWEN (Erase/Write Enable), EWDS (Erase/Write Disable), READ (Read), ERAL

(Erase all registers), ERASE (Erase a register/address), WRAL (Write all registers with 16 bits of data) and WRITE (Write a register/address).

#### **Features**

- 2.0V to 5.5V operation in read mode
- 2.5V to 5.5V operation in all other modes
- Typical active current of 400 μA; Typical standby current of 25 μA
- Direct write
- Reliable CMOS floating gate technology
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- Device status during programming mode
- 40 years data retention
- Endurance: 10<sup>6</sup> data changes
- Packages available: 8-pin SO, 8-pin DIP

# **Block Diagram**



# **Connection Diagrams**

## Dual-In-Line Package (N) and 8-Pin SO (M8)



**Top View** 

TL/D/10045-2

Pin Names

| cs              | Chip Select        |
|-----------------|--------------------|
| SK              | Serial Data Clock  |
| DI              | Serial Data Input  |
| DO              | Serial Data Output |
| GND             | Ground             |
| V <sub>CC</sub> | Power Supply       |

See NS Package Number N08E or M08A

# **Ordering Information**

#### Commercial Temp. Range (0°C to +70°C)

| <br>Commorcial Comprisation (CCC) |
|-----------------------------------|
| Order Number                      |
| NM93C06LN/NM93C46LN               |
| NM93C56LN/NM93C66LN               |
| NM93C06LM8/NM93C46LM8             |
| NM93C56LM8/NM93C66LM8             |

#### Extended Temp. Range (-40°C to +85°C)

|   | 3 ( 12 2 3 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 |  |
|---|----------------------------------------------|--|
|   | Order Number                                 |  |
|   | NM93C06LEN/NM93C46LEN                        |  |
|   | NM93C56LEN/NM93C66LEN                        |  |
|   | NM93C06LEM8/NM93C46LEM8                      |  |
| 1 | NM93C56LEM8/NM93C66LEM8                      |  |

#### Alternate (Turned) SO Pinoui

| Alternate (Turneu) 50 Pinout |
|------------------------------|
| Order Number                 |
| NM93C46TLM8/NM93C46TLEM8     |

### Alternate SO Pinout (TM8)



TL/D/10045-12

See NS Package Number M08A

# **LOW VOLTAGE (<4.5V) SPECIFICATIONS**

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages

+6.5V to -0.3V

with Respect to Ground

Lead Temp. (Soldering, 10 sec.) **ESD Rating** 

+300°C 2000V

# **Operating Conditions**

Ambient Operating Temperature NM93C06L-NM93C66L NM93C06LE-NM93C66LE

0°C to +70°C -40°C to +85°C

Power Supply (V<sub>CC</sub>) Range Read Mode

All Other Modes

2.0V to 5.5V 2.5V to 5.5V

## **DC and AC Electrical Characteristics**

| Symbol                               | Parameter                                 | Part Number                              | Conditions                                                                             | Min                         | Max                                         | Units |
|--------------------------------------|-------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------|-------|
| I <sub>CC1</sub>                     | Operating Current<br>CMOS Input Levels    | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | CS = V <sub>IH</sub> , SK = 250 kHz                                                    |                             | 2<br>2                                      | mA    |
| lcc2                                 | Operating Current<br>TTL Input Levels     | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | $CS = V_{IH}, SK = 250 \text{ kHz}$ $4.5V \le V_{CC} \le 5.5V$                         |                             | 3<br>3                                      | mA    |
| ICC3                                 | Standby Current                           | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | CS = 0V                                                                                |                             | 50<br>50                                    | μΑ    |
| lլլ                                  | Input Leakage                             | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | $V_{IN} = 0V \text{ to } V_{CC}$                                                       | -2.5<br>-10                 | 2.5<br>10                                   | μΑ    |
| l <sub>OL</sub>                      | Output Leakage                            | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | $V_{IN} = 0V$ to $V_{CC}$                                                              | -2.5<br>-10                 | 2.5<br>10                                   | μΑ    |
| V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage   |                                          | 4.5V ≤ V <sub>CC</sub> ≤ 5.5V                                                          | 2                           | 0.8                                         | ٧     |
| V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage   |                                          | 2V ≤ V <sub>CC</sub> ≤ 4.5V                                                            | -0.1<br>0.8 V <sub>CC</sub> | 0.15 V <sub>CC</sub><br>V <sub>CC</sub> + 1 | ٧     |
| V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage |                                          | $4.5V \le V_{CC} \le 5.5V$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OH} = -400 \mu\text{A}$ | 2.4                         | 0.4                                         | V     |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                          | $2V \le V_{CC} \le 4.5V$<br>$I_{OL} = 10 \mu A$<br>$I_{OH} = -10 \mu A$                | 0.9 V <sub>CC</sub>         | 0.1 V <sub>CC</sub>                         | > >   |
| fsk                                  | SK Clock Frequency                        | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE |                                                                                        | 0<br>0                      | 250<br>250                                  | kHz   |
| <sup>t</sup> skH                     | SK High Time                              | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 2)                                                                               | 1<br>1                      |                                             | μs    |
| tskL                                 | SK Low Time                               | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 2)                                                                               | 1                           |                                             | μs    |
| t <sub>SKS</sub>                     | SK Setup Time                             | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | Relative to CS                                                                         | 50<br>50<br>100             |                                             | ns    |
| tcs                                  | Minimum CS<br>Low Time                    | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 3)                                                                               | 1<br>1                      |                                             | μs    |
| tcss                                 | CS Setup Time                             | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | Relative to SK                                                                         | 0.2<br>0.2                  |                                             | μs    |
| t <sub>DH</sub>                      | DO Hold Time                              |                                          | Relative to SK                                                                         | 10                          |                                             | ns    |

# LOW VOLTAGE (<4.5V) SPECIFICATIONS

# **DC and AC Electrical Characteristics**

| Symbol           | Parameter              | Part Number                              | Conditions                      | Min | Max        | Units |
|------------------|------------------------|------------------------------------------|---------------------------------|-----|------------|-------|
| t <sub>DIS</sub> | DI Setup Time          | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | Relative to SK                  | 0.4 |            | μs    |
| t <sub>CSH</sub> | CS Hold Time           |                                          | Relative to SK                  | 0   |            | μs    |
| t <sub>DIH</sub> | DI Hold Time           |                                          | Relative to SK                  | 0.4 |            | μs    |
| t <sub>PD1</sub> | Output Delay to "1"    | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |     | 2<br>2     | μs    |
| t <sub>PD0</sub> | Output Delay to "0"    | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |     | 2<br>2     | μs    |
| tsv              | CS to Status Valid     | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |     | 1          | μs    |
| t <sub>DF</sub>  | CS to DO in TRI-STATE® | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test<br>CS = V <sub>IL</sub> |     | 0.4<br>0.4 | μs    |
| t <sub>WP</sub>  | Write Cycle Time       |                                          |                                 |     | 15         | ms    |

# Capacitance (Note 4) T<sub>A</sub> = 25°C f = 1 MHz

| Symbol           | Test               | Max | Units |
|------------------|--------------------|-----|-------|
| C <sub>OUT</sub> | Output Capacitance | 5   | pF    |
| C <sub>IN</sub>  | Input Capacitance  | 5   | pF    |

## **AC Test Conditions**

| Output Lo                     | oad: 1 TTL Gate and $C_L = 10$                               | 0 pF            |  |  |
|-------------------------------|--------------------------------------------------------------|-----------------|--|--|
| V <sub>CC</sub> Range         | AC Test Conditions                                           |                 |  |  |
|                               | Input Pulse Levels                                           | 0.8V and 2.0V   |  |  |
| 4.5V < V <sub>CC</sub> < 5.5V | Timing Measurement Level (V <sub>IL</sub> /V <sub>IH</sub> ) | 0.9V and 1.9V   |  |  |
|                               | Timing Measurement Level (VOL/VOH)                           | 0.8V and 2.0V   |  |  |
|                               | (TTL Load Conditions:                                        |                 |  |  |
|                               | $I_{OL} = 2.1 \text{ mA}, I_{OH} = -0.4 \text{ r}$           | ).4 mA)         |  |  |
|                               | Input Pulse Levels                                           | 0.3V and 1.8V   |  |  |
| 2.0V < V <sub>CC</sub> < 4.5V | Timing Measurement Level (V <sub>IL</sub> /V <sub>IH</sub> ) | . 0.4V and 1.6V |  |  |
|                               | Timing Measurement Level (VOL/VOH)                           | 0.8V and 1.6V   |  |  |
|                               | (CMOS Load Conditions:                                       |                 |  |  |
|                               | $I_{OL} = 10 \mu\text{A}, I_{OH} = -10 \mu\text{A}$          | A)              |  |  |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The above SK frequency specifies a minimum SK clock period of 4 µs; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 4 µs. For example, if t<sub>SKL</sub> = 1 µs, then the minimum t<sub>SKH</sub> = 3 µs in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu s$  (t<sub>CS</sub>) between consecutive instruction cycles.

Note 4: This parameter is periodically sampled and not 100% tested.

# STANDARD VOLTAGE (4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V) SPECIFICATIONS

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages with Respect to Ground

+6.5V to -0.3V

Lead Temp. (Soldering, 10 sec.) ESD Rating +300°C 2000V

# **Operating Conditions**

Ambient Operating Temperature NM93C06L-NM93C66L NM93C06LE-NM93C66LE

0°C to +70°C -40°C to +85°C

Power Supply (V<sub>CC</sub>)

4.5V to 5.5V

# DC and AC Electrical Characteristics $v_{CC} = 5.0V \pm 10\%$ unless otherwise specified

| Symbol                             | Parameter                               | Part Number                              | Conditions                                           | Min         | Max                        | Units    |
|------------------------------------|-----------------------------------------|------------------------------------------|------------------------------------------------------|-------------|----------------------------|----------|
| lcc1                               | Operating Current<br>CMOS Input Levels  | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 1 MHz      |             | 2                          | mA       |
| I <sub>CC2</sub>                   | Operating Current<br>TTL Input Levels   | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 1 MHz      |             | 3<br>3                     | mA       |
| I <sub>CC3</sub>                   | Standby Current                         | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | CS = 0V                                              |             | 50<br>50                   | μΑ       |
| l <sub>IL</sub>                    | Input Leakage                           | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | $V_{IN} = 0V \text{ to } V_{CC}$                     | −2.5<br>−10 | 2.5<br>10                  | μΑ       |
| loL                                | Output Leakage                          | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | $V_{IN} = 0V \text{ to } V_{CC}$                     | −2.5<br>~10 | 2.5<br>10                  | μΑ       |
| V <sub>IL</sub><br>V <sub>IH</sub> | Input Low Voltage<br>Input High Voltage |                                          | . Facility                                           | -0.1<br>2   | 0.8<br>V <sub>CC</sub> + 1 | ۷.       |
| V <sub>OL1</sub>                   | Output Low Voltage                      | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 2.1 mA |             | 0.4<br>0.4                 | <b>V</b> |
| V <sub>OH1</sub>                   | Output High Voltage                     |                                          | I <sub>OH</sub> = -400 μA                            | 2.4         |                            | ٧        |
| V <sub>OL2</sub>                   | Output Low Voltage                      | NM93C06LE-NM93C66LE                      | I <sub>OL</sub> = 10 μA                              |             | 0.2                        | ٧        |
| fsk                                | SK Clock Frequency                      | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE |                                                      | 0           | 1<br>1                     | MHz      |
| <sup>t</sup> skH                   | SK High Time                            | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 2)<br>(Note 3)                                 | 250<br>300  |                            | ns       |
| tskL                               | SK Low Time                             | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 2)<br>(Note 3)                                 | 250<br>250  |                            | ns       |
| tcs                                | Minimum CS<br>Low Time                  | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | (Note 4)<br>(Note 5)                                 | 250<br>250  |                            | ns       |
| tcss                               | CS Setup Time                           | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | Relative to SK                                       | 50<br>50    |                            | ns       |
| t <sub>DH</sub>                    | DO Hold Time                            | . 49                                     | Relative to SK                                       | 10          |                            | ns       |

# STANDARD VOLTAGE (4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V) SPECIFICATIONS

DC and AC Electrical Characteristics V<sub>CC</sub> = 5.0V ±10% unless otherwise specified (Continued)

| Symbol                         | Parameter                | Part Number                              | Conditions                      | Min        | Max        | Units |
|--------------------------------|--------------------------|------------------------------------------|---------------------------------|------------|------------|-------|
| t <sub>DIS</sub> DI Setup Time |                          | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | Relative to SK                  | 100<br>200 |            | ns    |
| t <sub>CSH</sub>               | CS Hold Time             |                                          | Relative to SK                  | 0          |            | ns    |
| t <sub>DIH</sub>               | DI Hold Time             |                                          | Relative to SK                  | 20         |            | ns    |
| t <sub>PD1</sub>               | Output Delay to "1"      | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |            | 500<br>500 | ns ·  |
| t <sub>PD0</sub>               | Output Delay to "0"      | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |            | 500<br>500 | ns    |
| tsv                            | CS to Status Valid       | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test                         |            | 500<br>500 | ns    |
| t <sub>DF</sub>                | CS to DO in<br>TRI-STATE | NM93C06L-NM93C66L<br>NM93C06LE-NM93C66LE | AC Test<br>CS = V <sub>IL</sub> |            | 100<br>100 | ns    |
| t <sub>WP</sub>                | Write Cycle Time         |                                          |                                 |            | 10         | ms    |

Note: Throughout this table "M" refers to temperature range (-55°C to +125°C), not package.

# Capacitance (Note 6)

 $T_A = 25$ °C, f = 1 MHz

| Symbol           | Test               | Тур | Max | Units |
|------------------|--------------------|-----|-----|-------|
| C <sub>OUT</sub> | Output Capacitance |     | 5   | pF    |
| C <sub>IN</sub>  | Input Capacitance  |     | 5   | pF    |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial and Extended temperature range parts specifies a minimum SK clock period of 1  $\mu$ s; therefore, in an SK clock cycle,  $t_{SKH} + t_{SKL}$  must be greater than or equal to 1  $\mu$ s. For example, if  $t_{SKL} = 250$  ns then the minimum  $t_{SKH} = 750$  ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Military Temperature parts specifies a minimum SK clock period of 2  $\mu$ s; therefore, in an SK clock cycle,  $t_{SKH} + t_{SKL}$  must be greater than or equal to 2  $\mu$ s. For example, if the  $t_{SKL} = 500$  ns, then the minimum  $t_{SKH} = 1.5$   $\mu$ s in order to meet the SK frequency specification.

Note 4: For Commercial and Extended temperature range parts, CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Military Temperature parts CS must be brought low for a minimum of 500 ns (tcs) between consecutive instruction cycles.

Note 6: This parameter is periodically sampled and not 100% tested.

# **Functional Description**

The NM93CxxL Family has seven instruction sets as described below. Note that each instruction set is broken down into the Start Bit (SB), Op code, Address (if applicable) and Data (if applicable). As shown in the timing diagrams and INSTRUCTION SET tables, address bits will have 6 bits for the NM93C06 and NM93C46 and 8 bits for the NM93C56 and NM93C66 devices. All instruction bits are entered into the device on the SK low-to-high transitions.

Programming is enabled by bringing CS to a Logical 0 state for the required  $t_{CS}$  period. After this  $t_{CS}$  period the self-timed operation may be monitored by bringing CS to a logical 1 and observing the DO status: Logical 1 = READY (Programming in progress).

#### Erase/Write Enable (EWEN):

When  $V_{CC}$  is applied to the device, it powers up in the programming Erase/Write disabled state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once this instruction is executed, programming remains enabled until the Erase/Write Disable (EWDS) instruction is executed or until  $V_{CC}$  is removed from the part.

#### Erase/Write Disable (EWDS):

To protect against accidental data disturbance, the Erase/Write Disable instruction disables all programming modes and should follow the end of all programming cycles.

#### Read (READ):

The READ instruction outputs the specified address data on the DO pin. After the READ instruction is received, the instruction and address are decoded and data is transferred from the address to a 16-bit shift register output buffer. A dummy bit (logical 0) precedes all 16-bit data out strings. The READ instruction may be executed from either the enabled or disabled state.

#### Erase (ERASE):

This instruction, when followed by an address location, programs all bits in the selected register/address to a 1 state (Register erase).

#### Erase All (ERAL):

This instruction programs all registers/addresses in the memory array to a 1 state, (Bulk erase).

#### Write (WRITE):

This instruction, when followed by an address location and 16 bits of data, programs the selected register/address.

#### Write All (WRAL):

This instruction, when followed by 16 bits of data, programs all registers/addresses in the memory array with the specified data pattern, (Bulk write).

## Instruction Set for the NM93C06L and NM93C46L

| Instruction | SB  | Op Code | Address | Data           | Comments                                          |
|-------------|-----|---------|---------|----------------|---------------------------------------------------|
| READ        | . 1 | 10      | A5-A0   | and the second | Reads data stored in memory at specified address. |
| EWEN        | 1   | 00      | 11XXXX  |                | Write enable must precede all programming modes.  |
| ERASE       | 1   | 11      | A5-A0   |                | Erase register A5A4A3A2A1A0.                      |
| WRITE       | 1   | 01      | A5-A0   | D15-D0         | Writes register.                                  |
| ERAL        | 1   | 00      | 10XXXX  |                | Erases all registers.                             |
| WRAL        | 1   | 00      | 01XXXX  | D15-D0         | Writes all registers.                             |
| EWDS        | 1   | 00      | 00XXXX  |                | Disables all programming instructions.            |

#### Instruction Set for the NM93C56L and NM93C66L

| Instruction | SB | Op Code | Address  | Data   | Comments                                          |
|-------------|----|---------|----------|--------|---------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | Reads data stored in memory at specified address. |
| EWEN        | 1  | 00      | 11XXXXXX |        | Write enable must precede all programming modes.  |
| ERASE       | 1  | 11      | A7-A0    |        | Erase register A7A6A5A4A3A2A1A0.                  |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | Writes register.                                  |
| ERAL        | 1  | 00      | 10XXXXXX |        | Erases all registers.                             |
| WRAL        | 1  | 00      | 01XXXXXX | D15-D0 | Writes all registers.                             |
| EWDS        | 1  | 00      | 00XXXXXX |        | Disables all programming instructions.            |





\*This is the minimum SK period (Note 2).

 $<sup>^{\</sup>dagger}t_{SKS}$  is not needed if DI  $\,=\,V_{IL}$  when CS is going active (HIGH).



\*Address bits  $A_5$  and  $A_4$  become "don't care" for NM93C06L.

<sup>\*</sup>Address bit A7 becomes a "don't care" for NM93C56L.



\*The NM93C56L and NM93C66L require a minimum of 11 clock cycles. The NM93C06L and NM93C46L require a minimum of 9 clock cycles.

# 

\*The NM93C56L and NM93C66L require a minimum of 11 clock cycles. The NM93C06L and NM93C46L require a minimum of 9 clock cycles.



\*Address bit A<sub>5</sub> and A<sub>4</sub> become "don't care" for NM93C06L.





\*The NM93C56L and NM93C66L require a minimum of 11 clock cycles. The NM93C06L and NM93C46L require a minimum of 9 clock cycles.

TL/D/10045-11





# NM93CS06L/CS46L/CS56L/CS66L 256-/1024-/2048-/4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data Protect

# **General Description**

The NM93CS06L/CS46L/CS56L/CS66L devices are 256/1024/2048/4096 bits, respectively, of non-volatile electrically erasable memory divided into 16/64/128/256 x 16-bit registers (addresses). The NM93CSxxL Family functions in an extended voltage operating range and is fabricated using National Semiconductor's floating gate CMOS technology for high reliability, high endurance and low power consumption. N registers (N $\leq$ 16, N $\leq$ 64, N $\leq$ 128, N $\leq$ 256) can be protected against data modification by programming the Protect Register with the address of the first register to be protected against data modification. Additionally, this address can be "locked" into the device, making all future attempts to change data impossible.

These devices are available in an SO package for small space considerations.

The serial interface that control these EEPROMs is MICROWIRETM compatible, providing simple interfacing to standard microcontrollers and microprocessors. There are a total of 10 instructions, 5 which operate on the EEPROM memory and 5 which operate on the Protect Register. The memory instructions are READ, WRITE, WRITE ALL, WRITE ENABLE, and WRITE DISABLE. The Protect register instructions are PRREAD, PRWRITE, PREN, PRCLEAR, and PRDS.

#### **Features**

- Sequential register read
- Write protection in a user defined section of memory
- 2.0V to 5.5V operating range in read mode
- 2.5V to 5.5V operating range in other modes
- Typical active current of 400  $\mu$ A; typical standby current of 25  $\mu$ A
- Direct Write
- Reliable CMOS floating gate technology
- MICROWIRE compatible serial I/O
- Self timed write cycle
- Device status during programming mode
- 40 year data retention
- Endurance: 10<sup>6</sup> data changes
- Packages Available: 8-pin SO, 8-pin DIP

# **Block Diagram**



TL/D/10044-1

# **Connection Diagrams**

Dual-In-Line Package (N) and 8-Pin SO Package (M8)



See NS Package Number N08E (N) See NS Package Number M08A (M8)

#### Pin Names

| CS  | Chip Select             |
|-----|-------------------------|
| SK  | Serial Data Clock       |
| DI  | Serial Data Input       |
| DO  | Serial Data Output      |
| GND | Ground                  |
| PE  | Program Enable          |
| PRE | Protect Register Enable |
| Vcc | Power Supply            |

#### PIN OUT:



See NS Package Number M14A (M)

# **Ordering Information**

Commercial Temp. Range (0°C to +70°C)

#### **Order Number**

NM93CS06LN/NM93CS46LN/NM93CS56LN/NM93CS66LN NM93CS06LM8/NM93CS46LM8/NM93CS56LM8/NM93CS66LM\*

#### Extended Temp. Range (-40°C to +85°C)

#### **Order Number**

NM93CS06LEN/NM93CS46LEN/NM93CS56LEN/NM93CS66LEN NM93CS06LEM8/NM93CS46LEM8/NM93CS56LEM8/NM93CS66LEM\*

Note: 14-pin SO availability on the 93CS06, CS46 and CS56, contact your local National Semiconductor Sales Office.

<sup>\*</sup>The NM93CS66 is available in 8-pin DIP and 14-pin SO only.

# LOW VOLTAGE (<4.5) SPECIFICATIONS

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages with Respect to Ground

+6.5V to -0.3V

Lead Temperature (Soldering, 10 sec.) ESD rating

+300°C 2000V

# **Operating Conditions**

Ambient Operating Temperature NM93CSxxL

NM93CSxxLE

0°C to +70°C -40°C to +85°C

Power Supply (V<sub>CC</sub>) Range

Read Mode All Other Modes 2.0V to 5.5V 2.5V to 5.5V

# **DC and AC Electrical Characteristics**

| Symbol                               | Parameter                                 | Part Number                                   | Conditions                                                                       | Min                         | Max                                         | Units |
|--------------------------------------|-------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------|-----------------------------|---------------------------------------------|-------|
| VRPP                                 | Power Supply Ripple                       |                                               | Peak-to-Peak<br>(Note 5)                                                         |                             | 0.1 V <sub>CC</sub>                         | ٧     |
| lcc1                                 | Operating Current<br>CMOS Input Levels    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | CS = V <sub>IH</sub> , SK = 250 kHz                                              |                             | 2                                           | mA    |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CSS66LE | CS = V <sub>IH</sub> , SK = 250 kHz<br>4.5V≤V <sub>CC</sub> ≤5.5V                |                             | 3                                           | mA    |
| I <sub>CC3</sub>                     | Standby Current                           | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | CS = 0V                                                                          |                             | 50<br>50                                    | μΑ    |
| l <sub>IL</sub>                      | Input Leakage                             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                          | -2.5<br>-10                 | 2.5<br>10                                   | μΑ    |
| IOL                                  | Output Leakage                            | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CSS66LE | V <sub>OUT</sub> = 0V to V <sub>CC</sub>                                         | 2.5<br>10                   | 2.5<br>10                                   | μΑ    |
| V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage   |                                               | 4.5V≤V <sub>CC</sub> ≤5.5V                                                       | 2                           | 0.8                                         | ٧     |
| V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage   | same services and services                    | 2V≤V <sub>CC</sub> ≤4.5V                                                         | -0.1<br>0.8 V <sub>CC</sub> | 0.15 V <sub>CC</sub><br>V <sub>CC</sub> + 1 | ٧     |
| V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage |                                               | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = 2.1 \text{ mA}$ $I_{OH} = -400 \mu\text{A}$ | 2.4                         | 0.4                                         | V     |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                               | $2V \le V_{CC} \le 4.5V$ $I_{OL} = 10 \mu A$ $I_{OH} = -10 \mu A$                | 0.9 V <sub>CC</sub>         | 0.1 V <sub>CC</sub>                         | ٧     |
| fsk                                  | SK Clock Frequency                        | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  |                                                                                  | 0                           | 250<br>250                                  | kHz   |
| tskH                                 | SK High Time                              | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | (Note 2)                                                                         | 1 1                         |                                             | μs    |
| t <sub>SKL</sub>                     | SK Low Time                               | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | (Note 2)                                                                         | 1 1                         |                                             | μs    |
| t <sub>SKS</sub>                     | SK Setup Time                             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | Relative to CS                                                                   | 50<br>50<br>100             |                                             | ns    |
| tcs                                  | Minimum CS<br>Low Time                    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | (Note 3)                                                                         | 1                           |                                             | μs    |
| tcss                                 | CS Setup Time                             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | Relative to SK                                                                   | 0.2<br>0.2                  |                                             | μs    |
| tPRES                                | PRE Setup Time                            | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE  | Relative to SK                                                                   | 0.2<br>0.2                  |                                             | μs    |

# LOW VOLTAGE (<4.5) SPECIFICATIONS (Continued)

# DC and AC Electrical Characteristics (Continued)

| Symbol            | Parameter              | Part Number                                  | Conditions                       | Min        | Max        | Units |
|-------------------|------------------------|----------------------------------------------|----------------------------------|------------|------------|-------|
| tpES              | PE Setup Time          | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK                   | 0.2<br>0.2 |            | μs    |
| t <sub>DIS</sub>  | DI Setup Time          | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK                   | 0.4<br>0.4 |            | μs    |
| t <sub>DH</sub>   | DO Hold Time           |                                              | Relative to SK                   | 10         |            | ns    |
| tcsH              | CS Hold Time           |                                              | Relative to SK                   | 0          |            | μs    |
| t <sub>PEH</sub>  | PE Hold Time           | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to CS<br>Relative to CS | 0.4<br>0.4 |            | μs    |
| t <sub>PREH</sub> | PRE Hold Time          |                                              | Relative to SK                   | 0          |            | μs    |
| t <sub>DIH</sub>  | DI Hold Time           |                                              | Relative to SK                   | 0.4        |            | μs    |
| t <sub>PD1</sub>  | Output Delay to "1"    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          | -          | 2 2        | μs    |
| t <sub>PD0</sub>  | Output Delay to "0"    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          |            | 2<br>2     | μs    |
| tsv               | CS to Status Valid     | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          |            | 1 1        | μs    |
| t <sub>DF</sub>   | CS to DO in TRI-STATE® | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | CS = V <sub>IL</sub><br>AC Test  |            | 0.4<br>0.4 | μs    |
| t <sub>WP</sub>   | Write Cycle Time       |                                              |                                  |            | 15         | ms    |

# Capacitance (Note 4) T<sub>A</sub> = 25°C, f = 1MHz

| Symbol           | Test               | Max | Units |
|------------------|--------------------|-----|-------|
| C <sub>OUT</sub> | Output Capacitance | 5   | pF    |
| C <sub>IN</sub>  | Input Capacitance  | 5   | pF    |

# **AC Test Conditions**

| Output Load: 1 TTL Gate and $C_L = 100 pF$ |                                                               |                          |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------|--------------------------|--|--|--|--|
| V <sub>CC</sub> Range                      | AC Test Conditions                                            |                          |  |  |  |  |
|                                            | Input Pulse Levels                                            | 0.8V and 2.0V            |  |  |  |  |
| 4.5V < V <sub>CC</sub> < 5.5V              | Timing Measurement Level (V <sub>IL</sub> /V <sub>IN</sub> ): | 0.9V and 1.9V            |  |  |  |  |
| •                                          | Timing Measurement Level (V <sub>OL</sub> /V <sub>OH</sub> ): | 0.8V and 2.0V            |  |  |  |  |
|                                            | (TTL Load Conditions: $I_{OL} = 2.1 \text{ mA}$ ; $I_{O}$     | $_{H} = -0.4  mA$ )      |  |  |  |  |
|                                            | Input Pulse Levels:                                           | 0.3V and 1.8V            |  |  |  |  |
| 2.0V < V <sub>CC</sub> < 4.5V              | Timing Measurement Level (V <sub>IL</sub> /V <sub>IH</sub> ): | 0.4V and 1.6V            |  |  |  |  |
|                                            | Timing Measurement Level (V <sub>OL</sub> /V <sub>OH</sub> ): | 0.8V and 1.6V            |  |  |  |  |
|                                            | (CMOS Load Conditions: $I_{OL} = 10 \mu A$ ; $I_{C}$          | <sub>OH</sub> = - 10 μA) |  |  |  |  |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The above SK frequency specifies a minimum SK clock period of 4 µs; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 4 µs. For example, if  $t_{SKL}=1~\mu s$ , then the minimum  $t_{SKH}=3~\mu s$  in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu s$  (t<sub>CS</sub>) between consecutive instruction cycles.

Note 4: This parameter is periodically sampled and not 100% tested.

Note 5: Rate of voltage change must be less than 0.5 V/ms.

## STANDARD VOLTAGE (4.5 $\leq$ V $\leq$ 5.5) SPECIFICATIONS

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages

+6.5V to -0.3V

with Respect to Ground

Lead Temp. (Soldering, 10 second) **ESD Rating** 

+300°C 2000V

## **Operating Conditions**

**Ambient Operating Temperature** NM93CSxxL

NM93CSxxLE Power Supply (V<sub>CC</sub>)

0°C to +70°C -40°C to +85°C

4.5V to 5.5V

DC and AC Electrical Characteristics  $v_{CC} = 4.5 \text{V}$  to 5.5V unless otherwise specified Throughout this table "M" refers to temperature range ( $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ) not package.

| Symbol                               | Parameter                                 | Part Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Conditions                                          | Min                  | Max                       | Units |
|--------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|---------------------------|-------|
| I <sub>CC1</sub>                     | Operating Current<br>CMOS Input Levels    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $CS = V_{IH}$ , $SK = 1.0 MHz$<br>SK = 1.0 MHz      |                      | 2<br>2                    | mA    |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $CS = V_{IH}$ , $SK = 1.0 MHz$<br>SK = 1.0 MHz      |                      | 3<br>3                    | mA    |
| I <sub>CC3</sub>                     | Standby Current                           | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CS = 0V                                             |                      | 50<br>50                  | μА    |
| I <sub>IL</sub>                      | Input Leakage                             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{IN} = 0V \text{ to } V_{CC}$                    | -2.5<br>-10          | 2.5<br>10                 | μΑ    |
| loL                                  | Output Leakage                            | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{OUT} = 0V \text{ to } V_{CC}$                   | -2.5<br>-10          | 2.5<br>10                 | μΑ    |
| V <sub>IL</sub><br>V <sub>IH</sub>   | Input Low Voltage<br>Input High Voltage   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     | -0.1<br>2            | 0.8<br>V <sub>CC</sub> +1 | V     |
| V <sub>OL1</sub>                     | Output Low Voltage                        | NM93CS06LE-NM93CS66LE<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $I_{OL} = 2.1 \text{ mA}$ $I_{OL} = 2.1 \text{ mA}$ |                      | 0.4<br>0.4                | , V   |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $I_{OL} = 10 \mu A$ $I_{OL} = -10 \mu A$            | V <sub>CC</sub> -0.2 | 0.2                       | ٧     |
| fsk                                  | SK Clock Frequency                        | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     | 0                    | 1                         | MHz   |
| t <sub>SKH</sub>                     | SK High Time                              | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (Note 2)<br>(Note 2)                                | 250<br>300           |                           | ns    |
| tskL                                 | SK Low Time                               | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (Note 2)<br>(Note 2)                                | 250<br>250           |                           | ns    |
| t <sub>CS</sub>                      | Minimum CS<br>Low Time                    | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (Note 4)<br>(Note 4)                                | 250<br>250           |                           | ns    |
| tcss                                 | CS Setup Time                             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Relative to SK                                      | 50<br>50             |                           | ns    |
| <sup>t</sup> PRES                    | PRE Setup Time                            | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Relative to SK                                      | 50<br>50             |                           | ns    |
| t <sub>DH</sub>                      | DO Hold Time                              | the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the s | Relative to SK                                      | - 10                 |                           | ns    |

## STANDARD VOLTAGE (4.5 $\leq$ V $\leq$ 5.5) SPECIFICATIONS (Continued)

# DC and AC Electrical Characteristics $V_{CC}=4.5 V$ to 5.5V unless otherwise specified Throughout this table "M" refers to temperature range ( $-55^{\circ}$ C to $+125^{\circ}$ C) not package. (Continued)

| Symbol            | - Parameter               | Part Number                                  | Conditions                       | Min        | Max        | Units |
|-------------------|---------------------------|----------------------------------------------|----------------------------------|------------|------------|-------|
| tpES              | PE Setup Time             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK                   | 50<br>50   |            | ns    |
| t <sub>DIS</sub>  | DI Setup Time             | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK                   | 100<br>100 |            | ns    |
| t <sub>CSH</sub>  | CS Hold Time              |                                              | Relative to SK                   | 0          | 1 4.4      | ns    |
| t <sub>PEH</sub>  | PE Hold Time              | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to CS<br>Relative to CS | 250<br>250 |            | ns    |
| t <sub>PREH</sub> | PRE Hold Time             |                                              | Relative to SK                   | 0          |            | ns    |
| t <sub>DIH</sub>  | DI Hold Time              |                                              | Relative to SK                   | 20         |            | ns    |
| t <sub>PD1</sub>  | Output Delay to "1"       | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          |            | 500<br>500 | ns    |
| t <sub>PD0</sub>  | Output Delay to "0"       | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          |            | 500<br>500 | ns    |
| t <sub>SV</sub>   | CS to Status Valid        | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test                          |            | 500<br>500 | ns    |
| t <sub>DF</sub>   | CS to DO in<br>TRI-STATE® | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test<br>CS = V <sub>IL</sub>  |            | 100<br>100 | ns    |
| t <sub>WP</sub>   | Write Cycle Time          |                                              |                                  |            | 10         | ms    |

## Capacitance (Note 6)

 $T_A = 25^{\circ}C f = 1 MHz$ 

| Symbol           | Test               | Max | Units |  |
|------------------|--------------------|-----|-------|--|
| C <sub>OUT</sub> | Output Capacitance | 5   | pF    |  |
| C <sub>IN</sub>  | Input Capacitance  | 5   | , pF  |  |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial and Extended parts specifies a minimum SK clock period of 1 microsecond; therefore, in an SK clock cycle, tskH + tskL must be greater than or equal to 1 microsecond. For example, if tskL = 250 ns, then the minimum tskH = 750 ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Military Temperature parts specifies a minimum SK clock period of 2 microseconds; therefore, in an SK clock cycle,  $t_{SKL} + t_{SKL}$  must be greater than or equal to 2 microseconds. For example, if  $t_{SKL} = 500$  ns, then the minimum  $t_{SKH} = 1.5$  microseconds in order to meet the SK frequency exactification.

Note 4: For Commercial and Extended parts, CS must be brought low for a minimum of 250 ns (tos) between consecutive instruction cycles.

Note 5: For Military Temperature parts, CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 6.: This parameter is periodically sampled and not 100% tested.

## **Functional Description**

The extended voltage EEPROMs of the NM93CSxxL Family have 10 instructions as described below. Note that there is a difference in the length of the instruction for the NM93CS06L and NM93CS46L vs. the NM93CS56L and NM93CS66L since the two larger devices require 2 additional address bits which are not required for the smaller devices. Within the two groups of devices the number of address bits remain constant even though in some cases the most significant bit(s) are not used. In every instruction, the first bit is always a "1" and is viewed as a start bit. The next 8 or 10 bits, depending on device size, carry the op code and address. The address is either 6 or 8 bits, depending on the device size.

#### Read and Sequential Register Read (READ):

The Read (READ) instruction outputs serial data on the D0 pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the **Sequential Read** mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained.

#### Write Enable (WEN):

When  $V_{CC}$  is applied to the part, it "powers up" in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed, programming remains enabled until a Write Disable (WDS) instruction is executed or  $V_{CC}$  is removed from the part.

#### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is allocated to the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The PE pin MUST be held high while loading the WRITE instruction; however, after loading the WRITE instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". The D0 pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). D0 = logical 0 indicates that programming is still in progress. D0 = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and that the part is ready for another instruction.

#### Write All (WRALL):

The Write All (WRALL) instruction is valid only when the Protect Register has been cleared by executing a PRCLEAR instruction. The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin MUST be held high while loading the WRALL instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>).

#### Write Disable (WDS):

To protect against accidental data disturb, the Write Disable (WDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions.

#### **Protect Register Read (PRREAD):**

The Protect Register Read (PRREAD) instruction outputs the address stored in the Protect Register on the DO pin. The PRE pin MUST be held high while loading the instruction. Following the PRREAD instruction the 6- or 8-bit address stored in the memory protect register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 6- or 8-bit address string.

#### Protect Register Enable (PREN):

The Protect Register Enable (PREN) instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins MUST be held high while loading the instruction.

Note that a PREN instruction must **immediately** precede a PRCLEAR PRWRITE, or PRDS instruction.

#### **Protect Register Clear (PRCLEAR):**

The Protect Register Clear (PRCLEAR) instruction clears the address stored in the Protect Register and therefore enables all registers for the WRITE and WRALL instruction. The PRE and PE pins must be held high while loading the instruction; however, after loading the PRCLEAR instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must Immediately precede a PRCLEAR instruction. The Protect Register will be read as 0s after it is cleared.

#### Protect Register Write (PRWRITE):

The Protect Register Write (PRWRITE) instruction is used to write into the Protect Register which is the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction, the Protect Register must first be cleared by executing a PRCLEAR operation and the PRE and PE pins must be held high while loading the instruction; however, after loading the PRWRITE instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must immediately precede a PRWRITE instruction.

#### Protect Register Disable (PRDS):

The Protect Register Disable (PRDS) instruction is a **one** time only instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins **must** be held high while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care".

Note that a PREN instruction must **immediately** precede a PRDS instruction.

| ٠ | ı | ı |
|---|---|---|
| ľ | ı |   |

| Instruction Set for the NM93CS06L and NM93CS46L |    |         |         |        |     |    |                                                                                                                                        |
|-------------------------------------------------|----|---------|---------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                                     | SB | Op Code | Address | Data   | PRE | PE | Comments                                                                                                                               |
| READ                                            | 1  | 10      | A5-A0   |        | 0   | Х  | Reads data stored in memory, starting at specified address.                                                                            |
| WEN                                             | 1  | 00      | 11XXXX  |        | 0   | 1  | Write enable must precede all programming modes.                                                                                       |
| WRITE                                           | 1  | 01      | A5-A0   | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                             |
| WRALL                                           | 1  | 00      | 01XXXX  | D15-D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared.                                                                     |
| WDS                                             | 1  | 00      | 00XXXX  |        | 0   | X  | Disables all programming instructions.                                                                                                 |
| PRREAD                                          | 1  | 10      | XXXXXX  |        | 1   | х  | Reads address stored in Protect Register.                                                                                              |
| PREN                                            | 1  | 00      | 11XXXX  |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions.                                                                      |
| PRCLEAR                                         | 1  | 11      | 111111  |        | 1   | 1  | Clears the Protect Register so that no registers are protected from WRITE. Cleared state is read as 0's.                               |
| PRWRITE                                         | 1  | 01      | A5-A0   |        | 1   | 1  | Programs address into Protect Register. Thereafter,<br>memory addresses ≥ the address in Protect Register are<br>protected from WRITE. |
| PRDS                                            | 1  | 00      | 000000  |        | 1   | 1  | One time only instruction after which the address in the Protect Register cannot be altered.                                           |

# Instruction Set for the NM93CS56L and NM93CS66L

| Instruction | SB | Op Code | Address  | Data   | PRE | PE | Comments                                                                                                                         |
|-------------|----|---------|----------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | 0   | Х  | Reads data stored in memory, starting at specified address.                                                                      |
| WEN         | 1. | 00      | 11XXXXXX |        | 0   | 1  | Write enable must precede all programming modes.                                                                                 |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                       |
| WRALL       | 1  | 00      | 01XXXXXX | D15-D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared.                                                               |
| WDS         | 1  | 00      | 00XXXXXX |        | 0   | X. | Disables all programming instructions.                                                                                           |
| PRREAD      | 1  | 10      | xxxxxxx  |        | 1   | Х  | Reads address stored in Protect Register.                                                                                        |
| PREN        | 1  | 00      | 11XXXXXX |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions.                                                                |
| PRCLEAR     | 1  | 11      | 11111111 |        | 1   | 1  | Clears the "protect register" so that no registers are protected from WRITE. Cleared state is read as 0's.                       |
| PRWRITE     | 1  | 01      | A7-A0    |        | 1   | 1  | Programs address into Protect Register. Thereafter, memory addresses ≥ the address in Protect Register are protected from WRITE. |
| PRDS        | 1  | 00      | 00000000 |        | 1   | 1  | One time only instruction after which the address in the Protect Register cannot be altered.                                     |

# **Timing Diagrams**

#### **Synchronous Data Timing**



TL/D/10044-15

\*This is the minimum SK period (Note 2).  $t_{SKS} \mbox{ is not needed if DI} = \mbox{V}_{IL} \mbox{ when CS is going active (HIGH)}.$ 



\*Address bit A7 becomes "don't care" for NM93CS56L.

<sup>†</sup>The memory automatically cycles to the next register.

TL/D/10044-5

<sup>\*</sup>Address bits A5 and A4 become "don't cares" for NM93CS06L.



\*The NM93CS56L and NM93CS66L require a minimum of 11 clock cycles. The NM93CS06L and NM93CS46L require a minimum of 9 clock cycles.



TL/D/10044-7

\*The NM93CS56L and NM93CS66L require a minimum of 11 clock cycles. The NM93CS06L and NM93CS46L require a minimum of 9 clock cycles.



- Address bit A7 becomes a "don't care" for NM93CS56L.
- · Address bits A5 and A4 become "don't cares" for NM93CS06L.







\*ONE TIME ONLY instruction. A PREN cycle must immediately precede a PRDS cycle.

READY

TL/D/10044-14



# NM93C46AL 1024-Bit Serial EEPROM 64 x 16-Bit or 128 x 8-Bit Configurable

## **General Description**

The NM93C46AL is 1024 bits of CMOS non-volatile electrically erasable memory organized as either 64 16-bit registers or 128 8-bit registers. The organization is determined by the status of the ORG input. The memory device is fabricated using National Semiconductor's floating gate CMOS process for high reliability, low power consumption and a wide operating voltage range.

The interface is MICROWIRETM compatible for simple interfacing to a wide variety of microcontrollers and microprocessors. There are 7 instructions that operate the NM93C46AL: Read, Erase/Write Enable, Erase, Write, Erase/Write Disable, Write All, and Erase All.

The NM93C46AL is compatible with National Semiconductor's NM93C46L if the ORG pin (Pin 6) is left floating, as it is internally pulled up to  $V_{CC}$  to default to the 64 x 16 configuration.

#### **Features**

- 2.0V to 5.5V operation in read mode
- 2.5V to 5.5V operation in all other modes
- Typical active current of 400 μA; typical standby current of 25 μA
- Direct write
- Reliable CMOS floating gate technology
- MICROWIRE compatible interface
- Self-timed programming cycle
- 40 years data retention
- Endurance: 106 data changes
- Packages available: 8-pin SO, 8-pin DIP

## **Block Diagram**



# **Connection Diagrams**

Dual-In-Line Package (N) and 8-Pin SO (M8)



TL/D/11330-2

Top View See NS Package Number N08E and M08A

#### Pin Names

| CS  | Chip Select        |
|-----|--------------------|
| SK  | Serial Data Clock  |
| DI  | Serial Data Input  |
| DO  | Serial Data Output |
| GND | Ground             |
| Vcc | Power Supply       |
| ORG | Organization       |

# **Ordering Information**

Commercial Temp. Range (0°C to +70°C)

|              | <br>  |     |      |
|--------------|-------|-----|------|
| Order Number |       |     | - 47 |
| NM93C46ALN   |       |     | -    |
| NM93C46ALM8  | <br>1 | : ' |      |

Extended Temp. Range (-40°C to +85°C)

| Order Number |      |
|--------------|------|
| NM93C46ALEN  | <br> |
| NM93C46ALEM8 |      |

# **LOW VOLTAGE (<4.5V) SPECIFICATIONS**

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages with Respect to Ground

+6.5V to -0.3V

Lead Temperature

ESD Rating

(Soldering, 10 Seconds)

+300°C 2000V

## **Operating Conditions**

Ambient Operating Temperature NM93C46AL

NM93C46ALE Power Supply Range Read Mode All Other Modes 0°C to +70°C -40°C to +85°C

> 2.0V to 5.5V 2.5V to 5.5V

## DC and AC Electrical Characteristics

| Symbol                               | Parameter                               | Part Number             | Conditions                                                                       | Min                         | Max                                        | Units |
|--------------------------------------|-----------------------------------------|-------------------------|----------------------------------------------------------------------------------|-----------------------------|--------------------------------------------|-------|
| lcc1                                 | Operating Current<br>CMOS Input Levels  | NM93C46AL<br>NM93C46ALE | CS = V <sub>IH</sub> , SK = 250 kHz                                              |                             | 2<br>2                                     | mA    |
| ICC2                                 | Operating Current TTL Input Levels      | NM93C46AL<br>NM93C46ALE | $CS = V_{IH}, SK = 250 \text{ kHz}$ $4.5V \le V_{CC} \le 5.5V$                   |                             | 3<br>3                                     | mA    |
| ICC3                                 | Standby Current                         | NM93C46AL<br>NM93C46ALE | CS = 0V                                                                          |                             | 50<br>100                                  | μА    |
| InL'                                 | Input Leakage                           | NM93C46AL<br>NM93C46ALE | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                          | -2.5<br>-10                 | 2.5<br>10                                  | μА    |
|                                      | Pin 6                                   |                         |                                                                                  | -10                         | 10                                         |       |
| lor                                  | Output Leakage                          | NM93C46AL<br>NM93C46ALE | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                          | -2.5<br>-10                 | 2.5<br>10                                  | μА    |
| V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage |                         | 4.5V ≤ V <sub>CC</sub> ≤ 5.5V                                                    | 2                           | 0.8                                        | v     |
| V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage |                         | 2V ≤ V <sub>CC</sub> ≤ 4.5V                                                      | -0.1<br>0.8 V <sub>CC</sub> | 0.2 V <sub>CC</sub><br>V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>                     | Output Low Voltage Output High Voltage  | NM93C46AL<br>NM93C46ALE | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = 2.1 \text{ mA}$ $I_{OH} = -400 \mu\text{A}$ | 2.4                         | 0.4                                        | V     |
| V <sub>OL2</sub>                     | Output Low Voltage                      |                         | $2V \le V_{CC} \le 4.5V$ $I_{OL} = 10 \mu\text{A}$                               |                             | 0.1 V <sub>CC</sub>                        | v     |
| V <sub>OH2</sub>                     | Output High Voltage                     |                         | I <sub>OH</sub> = -10 μA                                                         | 0.9 V <sub>CC</sub>         |                                            | V     |
| fsk                                  | SK Clock Frequency                      | NM93C46AL<br>NM93C46ALE |                                                                                  | 0                           | 250<br>250                                 | kHz   |
| <sup>t</sup> skH                     | SK High Time                            | NM93C46AL<br>NM93C46ALE | (Note 2)                                                                         | 1                           |                                            | μs    |
| tskL                                 | SK Low Time                             | NM93C46AL<br>NM93C46ALE | (Note 2)                                                                         | 1                           |                                            | μs    |
| tcs                                  | Minimum CS<br>Low Time                  | NM93C46AL<br>NM93C46ALE | (Note 3)                                                                         | 1 1                         |                                            | μs    |

## **LOW VOLTAGE (<4.5V) SPECIFICATIONS**

## DC and AC Electrical Characteristics (Continued)

| Symbol           | Parameter              | Part Number             | Conditions                      | Min        | Max        | Units |
|------------------|------------------------|-------------------------|---------------------------------|------------|------------|-------|
| tcss             | CS Setup Time          | NM93C46AL<br>NM93C46ALE | Relative to SK                  | 0.2<br>0.2 |            | μs    |
| tois             | DI Setup Time          | NM93C46AL<br>NM93C46ALE | Relative to SK                  | 0.4<br>0.4 |            | μs    |
| tcsH             | CS Hold Time           |                         | Relative to SK                  | 0          |            | μs    |
| t <sub>DIH</sub> | DI Hold Time           |                         | Relative to SK                  | 0.4        |            | μs    |
| t <sub>PD1</sub> | Output Delay to "1"    | NM93C46AL<br>NM93C46ALE | AC Test                         | žu i       | 2 2        | μs    |
| t <sub>PD0</sub> | Output Delay to "0"    | NM93C46AL<br>NM93C46ALE | AC Test                         |            | 2<br>2     | μs    |
| tsv              | CS to Status Valid     | NM93C46AL<br>NM93C46ALE | AC Test                         |            | 1<br>1     | μs    |
| t <sub>DF</sub>  | CS to DO in TRI-STATE® | NM93C46AL<br>NM93C46ALE | AC Test<br>CS = V <sub>IL</sub> |            | 0.4<br>0.4 | μs    |
| t <sub>WP</sub>  | Write Cycle Time       |                         |                                 |            | 15         | ms    |
| t <sub>DH</sub>  | D0 Hold Time           | 1                       | Relative to SK                  | 10         |            | ns    |

## Capacitance (Note 4)

 $T_A = +25^{\circ}C$ , f = 1 MHz

| Symbol           | Test               | Max | Units |
|------------------|--------------------|-----|-------|
| C <sub>OUT</sub> | Output Capacitance | 5   | pF    |
| C <sub>IH</sub>  | Input Capacitance  | 5   | pF    |

# **AC Test Conditions** (>4.5V)

Output Load

1 TTL Gate and C<sub>I</sub> = 100 pF

Input Pulse Levels

0.4V to 2.4V

Timing Measurement Reference Level Input

1V and 2V 0.8V and 2V

Output

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial and Extended temperature range parts specifies a minimum SK clock period of 4  $\mu$ s; therefore, in an SK clock cycle,  $t_{SKH} + t_{SKL}$  must be greater than or equal to 4  $\mu$ s. For example, if  $t_{SKL} = 1$   $\mu$ s, then the minimum  $t_{SKH} = 3$   $\mu$ s in order to meet the SK frequency specification.

Note 3: For Commercial parts, CS must be brought low for a minimum of 1  $\mu s$  between consecutive instruction cycles.

Note 4: This parameter is periodically sampled and not 100% tested.

# STANDARD VOLTAGE $(4.5 \le V \le 5.5)$

-65°C to +150°C

+6.5V to -0.3V

+300°C

2000V

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

All Input or Output Voltages with Respect to Ground

Lead Temperature

(Soldering, 10 Seconds)

ESD Rating

# **Operating Conditions**

Ambient Operating Temperature NM93C46AL

NM93C46ALE

Positive Power Supply (V<sub>CC</sub>)

0°C to +70°C -40°C to +85°C

4.5V to 5.5V

## **DC and AC Electrical Characteristics**

| Symbol           | Parameter                              | Part Number             | Conditions                                           | Min                   | Max                | Units |
|------------------|----------------------------------------|-------------------------|------------------------------------------------------|-----------------------|--------------------|-------|
| lcc1             | Operating Current<br>CMOS Input Levels | NM93C46AL<br>NM93C46ALE | CS = V <sub>IH</sub> , SK = 1 MHZ<br>SK = 0.5 MHz    |                       | 2<br>2             | mA    |
| I <sub>CC2</sub> | Operating Current TTL Input Levels     | NM93C46AL<br>NM93C46ALE | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 0.5 MHz    |                       | 3<br>3             | mA    |
| I <sub>CC3</sub> | Standby Current                        | NM93C46AL<br>NM93C46ALE | CS = 0V                                              |                       | 50<br>100          | μΑ    |
| <b>հ</b> ∟ .     | Input Leakage                          | NM93C46AL<br>NM93C46ALE | V <sub>IN</sub> = 0V to V <sub>CC</sub>              | -2.5<br>-10           | 2.5<br>10          | μΑ    |
| loL              | Output Leakage                         | NM93C46AL<br>NM93C46ALE | $V_{IN} = 0V \text{ to } V_{CC}$                     | -2.5<br>-10           | 2.5<br>10          | μΑ    |
| V <sub>IL</sub>  | Input Low Voltage                      |                         |                                                      | -0.1                  | 0.8                | ٧     |
| V <sub>IH</sub>  | Input High Voltage                     |                         |                                                      | 2                     | V <sub>CC</sub> +1 | ٧     |
| V <sub>OL1</sub> | Output Low Voltage                     | NM93C46AL<br>NM93C46ALE | I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 2.1 mA |                       | 0.4<br>0.4         | ٧     |
| V <sub>OH1</sub> | Output High Voltage                    |                         | $I_{OH} = -400  \mu A$                               | 2.4                   |                    | ٧     |
| V <sub>OL2</sub> | Output Low Voltage                     |                         | I <sub>OL</sub> = 10 μA                              |                       | 0.2                | V     |
| V <sub>OH2</sub> | Output High Voltage                    |                         | I <sub>OH</sub> = -10 μA                             | V <sub>CC</sub> - 0.2 |                    | ٧     |
| fsĸ              | SK Clock Frequency                     | NM93C46AL<br>NM93C46ALE |                                                      | 0                     | 1<br>0.5           | МН    |
| <sup>t</sup> skH | SK High Time                           | NM93C46AL<br>NM93C46ALE | (Note 2)<br>(Note 3)                                 | 250<br>500            |                    | ns    |
| <sup>†</sup> SKL | SK Low Time                            | NM93C46AL<br>NM93C46ALE | (Note 2)<br>(Note 3)                                 | 250<br>500            |                    | ns    |
| t <sub>CS</sub>  | Minimum CS<br>Low Time                 | NM93C46AL<br>NM93C46ALE | (Note 4)<br>(Note 5)                                 | 250<br>500            |                    | ns    |

## STANDARD VOLTAGE (4.5 \leq V \leq 5.5) (Continued)

# DC and AC Electrical Characteristics (Continued)

| Symbol           | Parameter                | Part Number             | Conditions                      | Min        | Max         | Units |
|------------------|--------------------------|-------------------------|---------------------------------|------------|-------------|-------|
| tcss             | CS Setup Time            | NM93C46AL<br>NM93C46ALE | Relative to SK                  | 50<br>100  |             | ns    |
| t <sub>DIS</sub> | DI Setup Time            | NM93C46AL<br>NM93C46ALE | Relative to SK                  | 100<br>200 |             | ns    |
| t <sub>CSH</sub> | CS Hold Time             |                         | Relative to SK                  | 0          |             | ns    |
| t <sub>DIH</sub> | DI Hold Time             | NM93C46AL<br>NM93C46ALE | Relative to SK                  | 100<br>200 |             | ns    |
| t <sub>PD1</sub> | Output Delay to "1"      | NM93C46AL<br>NM93C46ALE | AC Test                         |            | 500<br>1000 | ns    |
| t <sub>PD0</sub> | Output Delay to "0"      | NM93C46AL<br>NM93C46ALE | AC Test                         |            | 500<br>1000 | ns    |
| tsv              | CS to Status Valid       | NM93C46AL<br>NM93C46ALE | AC Test                         |            | 500<br>1000 | ns    |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE | NM93C46AL<br>NM93C46ALE | AC Test<br>CS = V <sub>IL</sub> |            | 100<br>200  | ns    |
| t <sub>WP</sub>  | Write Cycle Time         |                         |                                 |            | 10          | ms    |

#### Capacitance (Note 6)

 $T_A = +25^{\circ}C$ , f = 1 MHz

| Symbol           | Test               | Max | Units |
|------------------|--------------------|-----|-------|
| C <sub>OUT</sub> | Output Capacitance | - 5 | pF    |
| CiH              | Input Capacitance  | 5   | pF    |

## **AC Test Conditions** (>4.5V)

1 TTL Gate and C<sub>L</sub> = 100 pF Output Load Input Pulse Levels 0.4V to 2.4V

Timing Measurement Reference Level

Input

Output 0.8V and 2V

1V and 2V

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 µs; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 1  $\mu$ s. For example, if  $t_{SKL}=250$  ns, then the minimum  $t_{SKH}=750$  ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Extended Temperature parts specifies a minimum SK clock period of 2 µs; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2  $\mu s$ . For example, if the  $t_{SKL} = 500$  ns, then the minimum  $t_{SKH} = 1.5$   $\mu s$  in order to meet the SK frequency specification.

Note 4: For Commercial parts, CS must be brought low for a minimum of 250 ns (tcs) between consecutive instruction cycles.

Note 5: For Extended Temperature parts, CS must be brought low for a minimum of 500 ns (tos) between consecutive instruction cycles.

Note 6: This parameter is periodically sampled and not 100% tested.

## **Functional Description**

The NM93C46AL has seven instruction sets as described below. Note that each instruction set is broken down into the Start Bit (SB), Op code, Address (if applicable) and Data (if applicable). As shown in the timing diagrams and IN-STRUCTION SET tables, address bits will have 6/7 bits and 8/16 bits for the data. All instruction bits are entered into the device on the SK low-to-high transitions.

Programming is enabled by bringing CS to a Logical 0 state for the required  $t_{CS}$  period. After this  $t_{CS}$  period the self-timed operation may be monitored by bringing CS to a logical 1 and observing the DO status: Logical 1 = READY (Ready for the next instruction) and Logical 0 = BUSY (Programming in progress).

#### Erase/Write Enable (EWEN):

When  $V_{CC}$  is applied to the device, it powers up in the programming Erase/Write disabled state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once this instruction is executed, programming remains enabled until the Erase/Write Disable (EWDS) instruction is executed or until  $V_{CC}$  is removed from the part.

#### Erase/Write Disable (EWDS):

To protect against accidental data disturbance, the Erase/Write Disable instruction disables all programming modes and should follow the end of all programming cycles.

#### Read (READ):

The Read instruction outputs the specified address data on the DO pin. After the READ instruction is received, the instruction and address are decoded and data is transferred from the address to an 8-/16-bit shift register output buffer. A dummy bit (logical 0) precedes all 8-/16-bit data out strings. The READ instruction may be executed from either the enabled or disabled state.

#### Erase (ERASE):

This instruction, when followed by an address location, programs all bits in the selected register/address to a 1 state (Register erase).

#### Erase All (ERAL):

This instruction programs all registers/addresses in the memory array to a 1 state (Bulk erase).

#### Write (WRITE):

This instruction, when followed by an address location and 8/16 bits of data, programs the selected register/address.

#### Write All (WRAL):

This instruction, when followed by 8/16 bits of data, programs all registers/addresses in the memory array with the specified data pattern (Bulk write).

Note: The NM93C46AL device does not require an 'ERASE' or 'ERASE ALL' prior to the 'WRITE' and 'WRITE ALL' instructions. The 'ERASE' and 'ERASE ALL' instructions are included to maintain compatibility with the NMOS NMC9346.

## **Instruction Set**

| Instruction | Start Bit  | Onc | ode | Addr    | ess*    | D       | ata     | Comments              |
|-------------|------------|-----|-----|---------|---------|---------|---------|-----------------------|
| mon denon   | Otal ( Dit | Орс |     | 128 x 8 | 64 x 16 | 128 x 8 | 64 x 16 | Comments              |
| READ        | 1          | 1   | 0   | A6-A0   | A5-A0   |         |         | Read Address AN-A0    |
| ERASE       | 1          | 1   | 1   | A6-A0   | A5-A0   |         |         | Erase Address AN-A0   |
| WRITE       | 1          | 0   | 1   | A6-A0   | A5-A0   | D7-D0   | D15-D0  | Write Address AN-A0   |
| EWEN        | 1          | 0   | 0   | 11XXXXX | 11XXXX  |         |         | Program Enable        |
| EWDS        | 1          | 0   | 0   | 00XXXXX | 00XXXX  |         |         | Program Disable       |
| ERAL        | 1          | 0   | 0   | 10XXXXX | 10XXXX  |         |         | Erase All Addresses   |
| WRAL        | 1          | 0   | 0   | 01XXXXX | 01XXXX  | D7-D0   | D15-D0  | Program All Addresses |

<sup>\*</sup>It is necessary to clock in the "Don't Care" Address Bits.

# **Timing Diagrams**



<sup>\*</sup>This is the minimum SK period (Note 2).  $tt_{SKS}$  is not needed if DI =  $v_{IL}$  when CS is going active (HIGH).



# Timing Diagrams (Continued) EWDS† DO = TRI-STATE cs TL/D/11330-6 WRITE BUSY READY TL/D/11330-7 WRAL† SK

TL/D/11330~8

BUSY

READY

†For the EWEN, EWDS, WRAL and ERAL it is necessary to provide a minimum number of clock cycles after the last bit of opcode is clocked in. In the 64x16 configuration a minimum of 4 additional clock cycles are required. In the 128 x 8 configuration a minimum of 5 additional clock cycles are required.

# Timing Diagrams (Continued)





†For the EWEN, EWDS, WRAL and ERAL it is necessary to provide a minimum number of clock cycles after the last bit of opcode is clocked in. In the 64x16 configuration a minimum of 4 additional clock cycles are required. In the 128 x 8 configuration a minimum of 5 additional clock cycles are required.



# NM24C02L/C04L 2K-/4K-Bit Serial EEPROM with Extended Voltage (I<sup>2</sup>C Synchronous 2-Wire Bus)

## **General Description**

The NM24C02L/04L devices are 2048/4096 bits, respectively, of CMOS non-volatile electrically erasable memory. These devices conform to all specifications in the I2C 2-wire protocol and are designed to minimize device pin count and simplify PC board layout requirements. National EEPROMs are designed and tested for applications requiring high reliability, high endurance and low power consumption.

These devices have an operating voltage range of 2.5V to 5.5V and are offered in an 8-pin small outline (SO) package, making these devices perfectly suited for low power applications that require minimal board space usage.

This communication protocol uses CLOCK (SCL) and DATA I/O (SDA) lines to synchronously clock data between the master (for example a microprocessor) and the slave EEP-ROM device(s). In addition, this bus structure allows for a maximum of 16K of EEPROM memory. This is supported by the NSC family in 2K, 4K, 8K and 16K devices, allowing the

user to configure the memory as the application requires with any combination of EEPROMs (not to exceed 16K).

#### **Features**

- Extended operating voltage, 2.5V-5.5V
- Low Power CMOS
- 2 mA active current typical
- 60 μA standby current typical
- 2-wire I<sup>2</sup>C serial interface
  - Provides bidirectional data transfer protocol
- Sixteen byte page write mode
   Minimizes total write time per byte
- Self timed write cycle
- Typical write cycle time of 5 ms
- Endurance: 106 data changes
- Data retention greater than 40 years
- Packages available: 8 pin mini-DIP or 8 pin SO package

## **Functional Diagram**



TL/D/11272-1

# **Connection Diagrams**

# Dual-In-Line Package (N) and SO Package (M8)



TL/D/11272-2

#### **Pin Names**

| A0, A1, A2      | Device Address Inputs |
|-----------------|-----------------------|
| V <sub>SS</sub> | Ground                |
| SDA             | Data I/O              |
| SCL             | Clock Input           |
| NC              | No Connection         |
| V <sub>CC</sub> | +5V                   |

See NS Package Number M08A (M8) and N08E (N)

# **Ordering Information**

#### Commercial Temperature Range (0°C to +70°C)

| Order Number        |  |
|---------------------|--|
| NM24C02LN/NM24C04LN |  |
| NM24C02LM/NM24C04LM |  |

#### Extended Temperature Range (-40°C to +85°C)

| Order Number          |  |
|-----------------------|--|
| NM24C02LEN/NM24C04LEN |  |
| NM24C02LEM/NM24C04LEM |  |

0°C to +70°C

2.5V to 5.5V

-40°C to +85°C

# LOW VOLTAGE (2.5V $\leq$ V<sub>CC</sub> < 4.5V) SPECIFICATIONS **Operating Conditions**

**Ambient Operating Temperature** 

NM2402L/C04L

NM24C02EL/04EL

Positive Power Supply (V<sub>CC</sub>)

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages with Respect to Ground

+6.5V to -0.3V

Lead Temperature

(Soldering, 10 seconds)

+300°C

**ESD Rating** 

2000V min

## DC and AC Electrical Characteristics $V_{CC} = 2.5V$ to 4.5V (unless otherwise specified)

| Symbol          | Parameter                   | Test Conditions                          | Min                 | Typ<br>(Note 1) | Max                   | Units |
|-----------------|-----------------------------|------------------------------------------|---------------------|-----------------|-----------------------|-------|
| ICCA            | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz               |                     | 2.0             | 3.0                   | mA    |
| I <sub>SB</sub> | Standby Current             | V <sub>IN</sub> = GND or V <sub>CC</sub> |                     | 60              | 100                   | μА    |
| lLI             | Input Leakage Current       | $V_{IN} = GND \text{ to } V_{CC}$        |                     | 0.1             | 10                    | μΑ    |
| ILO             | Output Leakage Current      | $V_{OUT} = GND \text{ to } V_{CC}$       |                     | 0.1             | 10                    | μА    |
| V <sub>IL</sub> | Input Low Voltage           |                                          | -0.3                |                 | $V_{CC} \times 0.3$   | V     |
| V <sub>IH</sub> | Input High Voltage          |                                          | $V_{CC} \times 0.7$ |                 | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub> | Output Low Voltage          | I <sub>OL</sub> = 200 μA                 |                     |                 | 0.4                   | V     |

# $\textbf{Capacitance} \ T_{A} = 25^{\circ}\text{C, f} = 1.0 \ \text{MHz, V}_{CC} = 5\text{V}$

| Symbol                    | Test                                    | Conditions            | Max | Units |
|---------------------------|-----------------------------------------|-----------------------|-----|-------|
| C <sub>I/O</sub> (Note 2) | Input/Output Capacitance (SDA)          | V <sub>I/O</sub> = 0V | 8   | pF    |
| C <sub>IN</sub> (Note 2)  | Input Capacitance (A0, A1, A2, SCL, WP) | V <sub>IN</sub> = 0V  | 6   | pF    |

## **AC Conditions of Test**

| Input Pulse Levels                | $V_{CC} \times 0.1$ to $V_{CC} \times 0.9$ |
|-----------------------------------|--------------------------------------------|
| Input Rise and Fall Times         | 10 ns                                      |
| Input and Output<br>Timing Levels | V <sub>CC</sub> × 0.5                      |
| Output Load                       | 1 TTL Gate and<br>C <sub>L</sub> = 100 pF  |

Note 1: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage (5V). Note 2: This parameter is periodically sampled and not 100% tested.

# LOW VOLTAGE (2.5V $\leq$ V\_CC $\leq$ 4.5V) SPECIFICATIONS

# **Read and Write Cycle Limits**

| Symbol                   | Parameter                                                           | Min | Max | Units |
|--------------------------|---------------------------------------------------------------------|-----|-----|-------|
| fscL                     | SCL Clock Frequency                                                 |     | 80  | kHz   |
| Tı                       | Noise Suppression Time<br>Constant at SCL, SDA Inputs               |     | 100 | ns    |
| t <sub>AA</sub>          | SCL Low to SDA Data Out Valid                                       | 0.3 | 7.0 | μs    |
| t <sub>BUF</sub>         | Time the Bus Must Be Free<br>before a New Transmission<br>Can Start | 6.7 |     | μs    |
| tHD:STA                  | Start Condition Hold Time                                           | 4.5 |     | μs    |
| t <sub>LOW</sub>         | Clock Low Period                                                    | 6.7 |     | μs    |
| tHIGH                    | Clock High Period                                                   | 4.5 |     | μs    |
| tsu:STA                  | Start Condition Setup Time<br>(for a Repeated Start Condition)      | 6.7 |     | μs    |
| thD:DAT                  | Data in Hold Time                                                   | 0   |     | μs    |
| tsu:dat                  | Data in Setup Time                                                  | 500 |     | ns    |
| t <sub>R</sub>           | SDA and SCL Rise Time                                               |     | 1   | μs    |
| · t <sub>F</sub>         | SDA and SCL Fall Time                                               |     | 300 | ns    |
| tsu:sto                  | Stop Condition Setup Time                                           | 6.7 |     | μs    |
| t <sub>DH</sub>          | Data Out Hold Time                                                  | 300 |     | ns    |
| t <sub>WR</sub> (Note 3) | Write Cycle Time                                                    |     | 15  | -ms   |

Note 3: The write cycle time (twp) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24Cxx bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address.

# **Bus Timing**



0°C to +70°C

2.5V to 5.5V

-40°C to +85°C

# STANDARD VOLTAGE (4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V) SPECIFICATIONS **Operating Conditions**

**Ambient Operating Temperature** 

NM24C02L/C04L

NM24C02EL/C04EL

Positive Power Supply (V<sub>CC</sub>)

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales

Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages

with Respect to Ground

+6.5V to -0.3V

Lead Temperature (Soldering, 10 seconds)

+300°C

**ESD Rating** 

2000V min

## DC and AC Electrical Characteristics V<sub>CC</sub> = 4.5V to 5.5V (unless otherwise specified)

| Symbol            |                             |                                    |                     | -               |                       |       |
|-------------------|-----------------------------|------------------------------------|---------------------|-----------------|-----------------------|-------|
|                   | Parameter                   | Test Conditions                    | Min                 | Typ<br>(Note 1) | Max                   | Units |
| ICCA              | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz         |                     | 2.0             | 3.0                   | mA    |
| I <sub>SB</sub>   | Standby Current             | $V_{IN} = GND \text{ or } V_{CC}$  |                     | 60              | 100                   | μА    |
| ILI               | Input Leakage Current       | $V_{IN} = GND \text{ to } V_{CC}$  |                     | 0.1             | 10                    | μΑ    |
| lo                | Output Leakage Current      | $V_{OUT} = GND \text{ to } V_{CC}$ |                     | 0.1             | 10                    | μΑ    |
| V <sub>IL</sub>   | Input Low Voltage           |                                    | -0.3                |                 | $V_{CC} \times 0.3$   | ٧     |
| V <sub>IH</sub> · | Input High Voltage          |                                    | $V_{CC} \times 0.7$ |                 | V <sub>CC</sub> + 0.5 | ٧     |
| V <sub>OL</sub>   | Output Low Voltage          | I <sub>OL</sub> = 3 mA             |                     |                 | 0.4                   | V     |

# Capacitance $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$

| Symbol                    | Test                                | Conditions     | Max | Units |
|---------------------------|-------------------------------------|----------------|-----|-------|
| C <sub>I/O</sub> (Note 2) | Input/Output Capacitance (SDA)      | $V_{I/O} = 0V$ | 8   | pF    |
| C <sub>IN</sub> (Note 2)  | Input Capacitance (A0, A1, A2, SCL) | $V_{IN} = 0V$  | 6   | pF    |

## **AC Conditions of Test**

| Input Pulse Levels                | $V_{CC} \times 0.1$ to $V_{CC} \times 0.9$ |
|-----------------------------------|--------------------------------------------|
| Input Rise and<br>Fall Times      | 10 ns                                      |
| Input and Output<br>Timing Levels | V <sub>CC</sub> × 0.5                      |
| Output Load                       | 1 TTL Gate and C <sub>L</sub> = 100 pF     |

Note 1: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage (5V). Note 2: This parameter is periodically sampled and not 100% tested.

# STANDARD VOLTAGE (4.5V $\leq$ $V_{\mbox{\scriptsize CC}} \leq$ 5.5V) SPECIFICATIONS

# **Read and Write Cycle Limits**

| Symbol                   | Parameter                                                           | Min 6           | Max     | Units |
|--------------------------|---------------------------------------------------------------------|-----------------|---------|-------|
| fscL                     | SCL Clock Frequency                                                 | Security of the | 100     | kHz   |
| Tı                       | Noise Suppression Time<br>Constant at SCL, SDA Inputs               |                 | 100     | ns    |
| t <sub>AA</sub>          | SCL Low to SDA Data Out Valid                                       | 0.3             | 3.5     | μs    |
| <sup>t</sup> euf         | Time the Bus Must Be Free<br>before a New Transmission<br>Can Start | 4.7             |         | μs    |
| t <sub>HD:STA</sub>      | Start Condition Hold Time                                           | 4.0             |         | μs    |
| t <sub>LOW</sub>         | Clock Low Period                                                    | 4.7             | 1 .     | μs    |
| t <sub>HIGH</sub>        | Clock High Period                                                   | 4.0             |         | μs    |
| tsu:sta                  | Start Condition Setup Time (for a Repeated Start Condition)         | 4.7             |         | μs    |
| t <sub>HD:DAT</sub>      | Data in Hold Time                                                   | 0               | and the | μs    |
| t <sub>SU:DAT</sub>      | Data in Setup Time                                                  | 250             |         | ns    |
| t <sub>R</sub>           | SDA and SCL Rise Time                                               |                 | 1       | μs    |
| t <sub>F</sub>           | SDA and SCL Fall Time                                               |                 | 300     | ns    |
| tsu:sto                  | Stop Condition Setup Time                                           | 4.7             | 1.4.    | μs    |
| t <sub>DH</sub>          | Data Out Hold Time                                                  | 300             |         | ns    |
| t <sub>WR</sub> (Note 3) | Write Cycle Time                                                    |                 | 10      | ms    |

Note 3: The write cycle time (twn) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24Cxx bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address.

# **Bus Timing**



TL/D/11272-18

#### BACKGROUND INFORMATION (I2C Bus)

As mentioned, the I<sup>2</sup>C bus allows synchronous bidirectional communication between Transmitter/Receiver using the SCL (clock) and SDA (Data I/O) lines. All communication must be started with a valid START condition, concluded with a STOP condition and acknowledged by the Receiver with an ACKNOWLEDGE condition.

In addition, since the I<sup>2</sup>C bus is designed to support other devices such as RAM, EPROM, etc., the device type identifier string must follow the START condition. For EEPROMs, this 4-bit string is 1010.

As shown below, the EEPROMs on the I<sup>2</sup>C bus may be configured in any manner required, providing the total memory addressed does not exceed 16K (16,834 bits). EEPROM memory addressing is controlled by two methods:

- Hardware configuring the A0, A1 and A2 pins (Device Address pins) with pull-up or pull-down resistors. ALL UNUSED PINS MUST BE GROUNDED (Tied to Vss).
- Software addressing the required PAGE BLOCK within the device memory array (as sent in the Slave Address string).

Addressing an EEPROM memory location involves sending a command string with the following information:

[DEVICE TYPE]—[DEVICE ADDRESS]—[PAGE BLOCK ADDRESS]—[BYTE ADDRESS]

|             | DEFINITIONS                                                                                                      |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| WORD        | 8 bits (byte) of data.                                                                                           |  |  |  |  |  |
| PAGE        | 16 sequential addresses (one byte<br>each) that may be programmed<br>during a "Page Write" programming<br>cycle. |  |  |  |  |  |
| PAGE BLOCK  | 2,048 (2K) bits organized into 16 pages of addressable memory. (8 bits) x (16 bytes) x (16 pages) = 2,048 bits   |  |  |  |  |  |
| MASTER      | Any I <sup>2</sup> C device CONTROLLING the transfer of data (such as a microprocessor).                         |  |  |  |  |  |
| SLAVE       | Device being controlled (EEPROMs are always considered Slaves).                                                  |  |  |  |  |  |
| TRANSMITTER | Device currently SENDING data on<br>the bus (may be either a Master OR<br>Slave).                                |  |  |  |  |  |
| RECEIVER    | Device currently receiving data on the bus (Master or Slave).                                                    |  |  |  |  |  |

#### Example of 8K (1/2 of Maximum Size) of Memory on 2-Wire Bus



TL/D/11272-17

Note 1: The SDA pull-up resistor is required due to the open-drain/open-collector output of I<sup>2</sup>C bus devices.

Note 2: The SCL pull-up resistor is recommended because of the normal SCL line inactive "high" state.

Note 3: It is recommended that the total line capacitance be less than 400 pF.

Note 4: Specific timing and addressing considerations are described in greater detail in the following sections.

| Device   | A               | ddress Pins | S  | Memory Size     | Number of   |
|----------|-----------------|-------------|----|-----------------|-------------|
| Device   | A0              | A1          | A2 | - Michiory Cize | Page Blocks |
| NM24C02L | DA              | DA          | DA | 2048 Bits       | 1           |
| NM24C04L | V <sub>SS</sub> | DA          | DA | 4096 Bits       | 2           |

DA: Device Address

## **Pin Descriptions**

#### SERIAL CLOCK (SCL)

The SCL input is used to clock all data into and out of the device.

#### **SERIAL DATA (SDA)**

SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs.

#### DEVICE ADDRESS INPUTS (A0, A1, A2)

Device address pins A0, A1 and A2 are connected to  $V_{CC}$  or  $V_{SS}$  to configure the EEPROM address. The following table (Table A) shows the active pins across the NM24Cxx device family.

TABLE A

| Device  | A0  | A1  | A2  | Effects of Addresses |                          |  |
|---------|-----|-----|-----|----------------------|--------------------------|--|
| NM24C02 | ADR | ADR | ADR | $2^3 = 8$            | $(8) \times (2K) = 16K$  |  |
| NM24C04 | Х   | ADR | ADR | $2^2 = 4$            | $(4) \times (4K) = 16K$  |  |
| NM24C08 | Х   | Х   | ADR | $2^{1} = 2$          | $(2) \times (8K) = 16K$  |  |
| NM24C16 | Х   | Х   | Х   | $2^0 = 1$            | $(1) \times (16K) = 16K$ |  |

ADR: Denotes an active pin used for device addressing X: Not used for addressing (must be tied to Ground/V<sub>SS</sub>)

## **Device Operation**

The NM24C02L/C04L supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device that is controlled is the slave. The master will always initiate data transfers, and provide the clock for both transmit and receive operations. Therefore, the NM24C02L/C04L will be considered a slave in all applications.

#### CLOCK AND DATA CONVENTIONS

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to *Figures 1* and 2

#### START CONDITION

All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The NM24CxxL continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

#### STOP CONDITION

All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the NM24Cxx to place the device in the standby power mode.







FIGURE 3. Acknowledge Response from Receiver

#### ACKNOWLEDGE

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to Figure 3.

The NM24CxxL will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write operation have been selected, the NM24CxxL will respond with an acknowledge after the receipt of each subsequent eight bit word.

In the read mode the NM24CxxL will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to the standby power mode.

## **Device Addressing**

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are those of the device type identifier, (see *Figure 4*). This is fixed as 1010 for both devices: NM24C02L and NM24C04L.

TI /D/11272-7



FIGURE 4. Slave Addresses

Refer to the following table for Slave Address string details:

| Device  | AO | <b>A</b> 1 | A2 | Number of<br>Page Blocks | Page Block Addresses |
|---------|----|------------|----|--------------------------|----------------------|
| NM24C02 | Α  | Α          | Α  | 1 (2K)                   | (NONE)               |
| NM24C04 | P  | Α          | Α  | 2 (4K)                   | 0 1                  |
| NM24C08 | Р  | Р          | Α  | 4 (8K)                   | 00 01 10 11          |
| NM24C02 | Р  | P          | P  | 8 (16K)                  | 000 001 010 011 111  |

A: Refers to a hardware configured Device Address pin

P: Refers to an internal PAGE BLOCK memory segment

All I<sup>2</sup>C EEPROMs use an internal protocol that defines a PAGE BLOCK size of 2K bits (for Word addresses 0000 through 1111). Therefore, address bits A0, A1 or A2 (if designated "P") are used to access a PAGE BLOCK in conjunction with the Word address used to access any individual data byte (Word).

## Device Addressing (Continued)

The last bit of the slave address defines whether a write or read condition is requested by the master. A "1" indicates that a read operation is to be executed and a "0" initiates the write mode.

A simple review: After the NM24C02L/C04L recognizes the start condition, the devices interfaced to the I2C bus wait for a slave address to be transmitted over the SDA line. If the transmitted slave address matches an address of one of the devices, the designated slave pulls the line LOW with an acknowledge signal and awaits further transmissions.

## **Write Operations**

#### BYTE WRITE

For a write operation a second address field is required which is a word address that is comprised of eight bits and provides access to any one of the 256 words in the selected page of memory. Upon receipt of the word address the NM24C02L/C04L responds with an acknowledge and waits for the next eight bits of data, again, responding with an acknowledge. The master then terminates the transfer by generating a stop condition, at which time the NM24CxxL begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress the NM24CxxL inputs are disabled, and the device will not respond to any requests from the master. Refer to Figure 5 for the address, acknowledge and data transfer sequence.

#### **PAGE WRITE**

The NM24CxxL is capable of a sixteen byte page write operation. It is initiated in the same manner as the byte write operation; but instead of terminating the write cycle after the first data word is transerred, the master can transmit up to fifteen more words. After the receipt of each word, the NM24CxxL will respond with an acknowledge.

After the receipt of each word, the internal address counter increments to the next address and the next SDA data is accepted. If the master should transmit more than sixteen words prior to generating the stop condition, the address counter will "roll over" and the previously written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to Figure 6 for the address, acknowledge and data transfer sequence.



TL/D/11272-13

### Write Operations (Continued)

#### **ACKNOWLEDGE POLLING**

Once the stop condition is issued to indicate the end of the host's write operation, the NM24CxxL initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the NM24CxxL is still busy with the write operation, no ACK will be returned. If the NM24CxxL has completed the write operation, an ACK will be returned and the host can then proceed with the next read or write operation.

## **Read Operations**

Read operations are initiated in the same manner as write operations, with the exception that the R/W bit of the slave address is set to a one. There are three basic read operations: current address read, random read and sequential read.

#### **CURRENT ADDRESS READ**

NM24C02L/C04L

Internally the NM24CxxL contains an address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation would access data from address n  $\pm$  1. Upon receipt of the slave address with R/W set to one, the NM24CxxL issues an acknowledge and transmits the eight bit word. The master will not acknowledge the transfer but does generate a stop condition, and therefore the NM24CxxL discontinues tranmission. Refer to Figure 7 for the sequence of address, acknowledge and data transfer.

#### **RANDOM READ**

Random read operations allow the master to access any memory location in a random manner. Prior to issuing the slave address with the  $R/\overline{W}$  bit set to one, the master must first perform a "dummy" write operation. The master issues a start condition, slave address and then the word address it is to read. After the word address acknowledge, the master immediately reissues the start condition and the slave address with the  $R/\overline{W}$  bit set to one. This will be followed by an acknowledge from the NM24CxxL and then by the eight bit word. The master will not acknowledge the transfer but does generate the stop condition, and the NM24CxxL discontinues transmission. Refer to Figure 8 for the address, acknowledge and data transfer sequence.

#### **SEQUENTIAL READ**

Sequential reads can be initiated as either a current address read or random access read. The first word is transmitted in the same manner as the other read modes; however, the master now responds with an acknowledge, indicating it requires additional data. The NM24CxxL continues to output data for each acknowledge received. The read operation is terminated by the master not responding with an acknowledge or by generating a stop condition.

The data output is sequential, with the data from address n followed by the data from n+1. The address counter for read operations increments all word address bits, allowing the entire memory contents to be serially read during one operation. After the entire memory has been read, the counter "rolls over" and the NM24CxxL continues to output data for each acknowledge received. Refer to Figure 9 for the address, acknowledge and data transfer sequence.



## Write Operations (Continued)



FIGURE 10. Typical System Configuration



# NM24C03L/C05L 2K-/4K-Bit Serial EEPROM with Write Protect and Extended Voltage (I<sup>2</sup>C Synchronous 2-Wire Bus)

## **General Description**

The NM24C03L/C05L devices are 2048/4096 bits, respectively, of CMOS non-volatile electrically erasable memory. These devices conform to all specifications in the I<sup>2</sup>C 2-wire protocol, and are designed to minimize device pin count and simplify PC board layout requirements. National EEPROMs are designed and tested for applications requiring high endurance, high reliability, and low power consumption.

The upper half of the memory can be disabled (Write Protected) by connecting the WP pin to  $V_{CC}$ . This section of memory then becomes ROM.

These devices have an operating voltage range of 2.5V to 5.5V and are offered in an 8-pin small outline (SO) package, making these devices perfectly suited for low power applications that require minimal board space usage.

This communication protocol uses CLOCK (SCL) and DATA I/O (SDA) lines to synchronously clock data between the master (for example a microprocessor) and the slave EEPROM device(s). In addition, this bus structure allows for a maximum of 16K of EEPROM memory. This is supported by the NSC family in 2K, 4K, 8K and 16K devices, allowing the user to configure the memory as the application requires with any combination of EEPROMs (not to exceed 16K).

#### **Features**

- Hardwire write protect for upper block
- Low Power CMOS
  - 2 mA active current typical
  - 60 µA standby current typical
- 2-wire I2C serial interface
- Provides bidirectional data transfer protocol
- Sixteen byte page write mode
  - Minimizes total write time per byte
- Self timed write cycle
- Typical write cycle time of 5 ms
- Endurance: 10<sup>6</sup> data changes
- Data retention greater than 40 years
- Packages available: 8-pin mini-DIP or 14-pin SO package

# **Functional Diagram**



TL/D/11400-1

# **Connection Diagram**

#### Dual-In-Line Package (N)



TL/D/11400-2

#### Pin Names

| A0, A1, A2      | Device Address Inputs |
|-----------------|-----------------------|
| V <sub>SS</sub> | Ground                |
| SDA             | Data I/O              |
| SCL             | Clock Input           |
| V <sub>CC</sub> | +5V                   |
| WP              | Write Protect         |

See NS Package Number N08E (N) and M08A (M8)

# **Ordering Information**

#### Commercial Temperature Range (0°C to +70°C)

| 1.0 | 777 | Order Number          | <u>'</u> |  |
|-----|-----|-----------------------|----------|--|
|     |     | NM24C03LN/NM24C05LN   |          |  |
|     |     | NM24C03LM8/NM24C05LM8 |          |  |

#### Extended Temperature Range (-40°C to +85°C)

| Order Number            |  |
|-------------------------|--|
| NM24C03LEN/NM24C05LEN   |  |
| NM24C03LEM8/NM24C05LEM8 |  |

.0°C to +70°C

2.5V to 5.5V

-40°C to +85°C

# LOW VOLTAGE (2.5V $\leq$ V<sub>CC</sub> < 4.5V) SPECIFICATIONS

**Operating Conditions** 

Ambient Operating Temperature

NM24C03L/C05L

NM24C03LE/C05LE

Positive Power Supply (V<sub>CC</sub>)

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature -65°C to +150°C

All Input or Output Voltages with Respect to Ground

+6.5V to -0.3V

Lead Temperature

(Soldering, 10 seconds) ESD Rating

+300°C 2000V min

# DC and AC Electrical Characteristics V<sub>CC</sub> = 2.5V to 4.5V (unless otherwise specified)

|                 | and the second second       |                                    |                     | 1 .             |                       |       |
|-----------------|-----------------------------|------------------------------------|---------------------|-----------------|-----------------------|-------|
| Symbol          | Parameter                   | Test Conditions                    | Min                 | Typ<br>(Note 1) | Max                   | Units |
| ICCA            | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz         |                     | 2.0             | 3.0                   | mA    |
| I <sub>SB</sub> | Standby Current             | $V_{IN} = GND \text{ or } V_{CC}$  |                     | 60              | 100                   | μΑ    |
| ILI             | Input Leakage Current       | $V_{IN} = GND \text{ to } V_{CC}$  |                     | 0.1             | 10                    | μΑ    |
| lLO             | Output Leakage Current      | $V_{OUT} = GND \text{ to } V_{CC}$ |                     | 0.1             | 10                    | μΑ    |
| V <sub>IL</sub> | Input Low Voltage           |                                    | -0.3                |                 | $V_{CC} \times 0.3$   | ٧     |
| V <sub>IH</sub> | Input High Voltage          |                                    | $V_{CC} \times 0.7$ |                 | V <sub>CC</sub> + 0.5 | ٧     |
| V <sub>OL</sub> | Output Low Voltage          | $I_{OL} = 200 \mu\text{A}$         |                     |                 | 0.4                   | ٧     |

Note 1: Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage (5V).

# **Capacitance** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$

| Symbol                    | Test                                    | Conditions     | Max | Units |
|---------------------------|-----------------------------------------|----------------|-----|-------|
| C <sub>I/O</sub> (Note 2) | Input/Output Capacitance (SDA)          | $V_{I/O} = 0V$ | 8   | pF    |
| C <sub>IN</sub> (Note 2)  | Input Capacitance (A0, A1, A2, SCL, WP) | $V_{IN} = 0V$  | 6   | pF    |

Note 2: This parameter is periodically sampled and not 100% tested.

## **AC Conditions of Test**

| Input Pulse Levels                | $V_{CC} \times 0.1$ to $V_{CC} \times 0.9$ |  |
|-----------------------------------|--------------------------------------------|--|
| Input Rise and Fall Times         | 10 ns                                      |  |
| Input and Output<br>Timing Levels | V <sub>CC</sub> × 0.5                      |  |
| Output Load                       | 1 TTL Gate and $C_L = 100 \text{ pF}$      |  |

# LOW VOLTAGE (2.5V $\leq$ V<sub>CC</sub> < 4.5V) SPECIFICATIONS

# **Read and Write Cycle Limits**

| Symbol                   | Parameter                                                           | Min | Max | Units |
|--------------------------|---------------------------------------------------------------------|-----|-----|-------|
| fscL                     | SCL Clock Frequency                                                 | ·   | 80  | kHz   |
| Τ <sub>I</sub>           | T <sub>I</sub> Noise Suppression Time Constant at SCL, SDA Inputs   |     | 100 | ns    |
| t <sub>AA</sub>          | SCL Low to SDA Data Out Valid                                       | 0.3 | 7.0 | μs    |
| teur                     | Time the Bus Must Be Free<br>before a New Transmission<br>Can Start | 6.7 |     | μs    |
| t <sub>HD:STA</sub>      | Start Condition Hold Time                                           | 4.5 |     | μs    |
| t <sub>LOW</sub>         | Clock Low Period                                                    | 6.7 |     | μs    |
| t <sub>HIGH</sub>        | Clock High Period                                                   | 4.5 |     | μs    |
| tsu:sta                  | Start Condition Setup Time (for a Repeated Start Condition)         | 6.7 |     | μs    |
| t <sub>HD:DAT</sub>      | Data in Hold Time                                                   | 0   |     | μs    |
| t <sub>SU:DAT</sub>      |                                                                     |     |     | ns    |
| t <sub>R</sub>           | SDA and SCL Rise Time                                               |     | 1   | μs    |
| t <sub>F</sub>           | SDA and SCL Fall Time                                               |     | 300 | ns    |
| t <sub>SU:STO</sub>      | Stop Condition Setup Time                                           | 6.7 |     | μs    |
| t <sub>DH</sub>          | Data Out Hold Time                                                  | 300 |     | ns    |
| t <sub>WR</sub> (Note 3) | Write Cycle Time                                                    |     | 15  | ms    |

Note 3: The write cycle time (twp) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24Cxx bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address.

# **Bus Timing**



TL/D/11400-3

0°C to +70°C

2.5V to 5.5V

-40°C to +85°C

# STANDARD VOLTAGE (4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V) SPECIFICATIONS

**Operating Conditions** 

**Ambient Operating Temperature** 

NM24C03L/C05L

NM24C03LE/C05LE

Positive Power Supply (V<sub>CC</sub>)

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Ambient Storage Temperature

-65°C to +150°C

All Input or Output Voltages

with Respect to Ground

+6.5V to -0.3V

Lead Temperature

(Soldering, 10 seconds)

+300°C

ESD Rating

2000V min

# DC and AC Electrical Characteristics V<sub>CC</sub> = 4.5V to 5.5V (unless otherwise specified)

| Symbol Para     |                             | ameter Test Conditions                   | Limits              |                 |                       | 1.    |
|-----------------|-----------------------------|------------------------------------------|---------------------|-----------------|-----------------------|-------|
|                 | Parameter                   |                                          | Min                 | Typ<br>(Note 1) | Max                   | Units |
| ICCA            | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz               |                     | 2.0             | 3.0                   | mA    |
| I <sub>SB</sub> | Standby Current             | V <sub>IN</sub> = GND or V <sub>CC</sub> |                     | 60              | 100                   | μΑ    |
| lLI             | Input Leakage Current       | V <sub>IN</sub> = GND to V <sub>CC</sub> |                     | 0.1             | 10                    | μΑ    |
| lro             | Output Leakage Current      | $V_{OUT} = GND \text{ to } V_{CC}$       |                     | 0.1             | 10                    | μΑ    |
| V <sub>IL</sub> | Input Low Voltage           |                                          | -0.3                |                 | V <sub>CC</sub> × 0.3 | ٧     |
| V <sub>IH</sub> | Input High Voltage          |                                          | $V_{CC} \times 0.7$ |                 | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub> | Output Low Voltage          | I <sub>OL</sub> = 3 mA                   |                     |                 | 0.4                   | V     |

Note 1: Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltage (5V).

## Capacitance TA = 25°C, f = 1.0 MHz, VCC = 5V

| Symbol                    | Test                                | Conditions            | Max | Units |
|---------------------------|-------------------------------------|-----------------------|-----|-------|
| C <sub>I/O</sub> (Note 2) | Input/Output Capacitance (SDA)      | V <sub>I/O</sub> = 0V | 8   | pF    |
| C <sub>IN</sub> (Note 2)  | Input Capacitance (A0, A1, A2, SCL) | V <sub>IN</sub> = 0V  | 6   | pF    |

Note 2: This parameter is periodically sampled and not 100% tested.

## **AC Conditions of Test**

| Input Pulse Levels                | $V_{CC} \times 0.1$ to $V_{CC} \times 0.9$ |  |
|-----------------------------------|--------------------------------------------|--|
| Input Rise and<br>Fall Times      | 10 ns                                      |  |
| Input and Output<br>Timing Levels | V <sub>CC</sub> × 0.5                      |  |
| Output Load                       | 1 TTL Gate and $C_L = 100  pF$             |  |

# STANDARD VOLTAGE (4.5V $\leq$ $V_{CC} \leq$ 5.5V) SPECIFICATIONS Read and Write Cycle Limits

| Symbol                   | Parameter                                                           | Min | Max                                   | Units |
|--------------------------|---------------------------------------------------------------------|-----|---------------------------------------|-------|
| f <sub>SCL</sub>         | SCL Clock Frequency                                                 |     | 100                                   | kHz   |
| Tı                       | Noise Suppression Time<br>Constant at SCL, SDA Inputs               |     | 100                                   | ns    |
| t <sub>AA</sub>          | SCL Low to SDA Data Out Valid                                       | 0.3 | 3.5                                   | μs    |
| t <sub>BUF</sub>         | Time the Bus Must Be Free<br>before a New Transmission<br>Can Start | 4.7 |                                       | μs    |
| t <sub>HD:STA</sub>      | Start Condition Hold Time                                           | 4.0 |                                       | μs    |
| tLOW                     | Clock Low Period                                                    | 4.7 |                                       | μs    |
| thigh 🗀                  | Clock High Period                                                   | 4.0 |                                       | μs    |
| tsu:STA                  | Start Condition Setup Time (for a Repeated Start Condition)         | 4.7 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | μs    |
| t <sub>HD:DAT</sub>      | Data in Hold Time                                                   | 0   |                                       | μs    |
| t <sub>SU:DAT</sub>      | Data in Setup Time                                                  | 250 |                                       | ns    |
| t <sub>R</sub>           | SDA and SCL Rise Time                                               |     | 1                                     | μs    |
| t <sub>F</sub>           | SDA and SCL Fall Time                                               |     | 300                                   | ns    |
| tsu:sto                  | Stop Condition Setup Time                                           | 4.7 |                                       | μs    |
| t <sub>DH</sub>          | Data Out Hold Time                                                  | 300 |                                       | ns    |
| t <sub>WR</sub> (Note 3) | Write Cycle Time                                                    |     | 10                                    | ms    |

Note 3: The write cycle time (t<sub>WR</sub>) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24Cxx bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address.

# **Bus Timing**



TL/D/11400-4

#### **BACKGROUND INFORMATION (I<sup>2</sup>C Bus)**

As mentioned, the I<sup>2</sup>C bus allows synchronous bidirectional communication between Transmitter/Receiver using the SCL (clock) and SDA (Data I/O) lines. All communication must be started with a valid START condition, concluded with a STOP condition and acknowledged by the Receiver with an ACKNOWLEDGE condition.

In additon, since the I<sup>2</sup>C bus is designed to support other devices such as RAM, EPROM, etc., the device type identifier string must follow the START condition. For EEPROMs, this 4-bit string is 1010.

As shown below, the EEPROMs on the I<sup>2</sup>C bus may be configured in any manner required, providing the total memory addressed does not exceed 16K (16,834 bits). EEPROM memory addressing is controlled by two methods:

- Hardware configuring the A0, A1 and A2 pins (Device Address pins) with pull-up or pull-down resistors. ALL UNUSED PINS MUST BE GROUNDED (tied to V<sub>SS</sub>).
- Software addressing the required PAGE BLOCK within the device memory array (as sent in the Slave Address string)

Addressing an EEPROM memory location involves sending a command string with the following information:

[DEVICE TYPE]-[DEVICE ADDRESS]-[PAGE BLOCK ADDRESS]-[BYTE ADDRESS]

|             | DEFINITIONS                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------|
| WORD        | 8 bits (byte) of data.                                                                                  |
| PAGE        | 16 sequential addresses (one byte each) that may be programmed during a "Page Write" programming cycle. |
| PAGE BLOCK  | 2,048 (2K) bits organized into 16 pages of addressable memory.                                          |
|             | (8 bits) x (16 bytes) x (16 pages) = 2,048 bits                                                         |
| MASTER      | Any I <sup>2</sup> C device CONTROLLING the<br>transfer of data (such as a<br>microprocessor).          |
| SLAVE       | Device being controlled (EEPROMs are always considered Slaves).                                         |
| TRANSMITTER | Device currently SENDING data on<br>the bus (may be either a Master OR<br>Slave).                       |
| RECEIVER    | Device currently receiving data on the bus (Master or Slave).                                           |

#### Example of 8k (1/2 Maximum Size) of Memory on 2-Wire Bus



TL/D/11400-05

#### Notes:

The SDA pull-up resistor is required due to the open-drain/open-collector output of I<sup>2</sup>C bus devices. The SCL pull-up resistor is recommended because of the normal SCL line inactive "high" state.

It is recommended that the total line capacitance be less than 400 pF.

Specific timing and addressing considerations are described in greater detail in the following sections.

| Device   | A               | ddress Pin | ıs | Memory Size | Number of   |  |
|----------|-----------------|------------|----|-------------|-------------|--|
| Bevice   | A0              | A1         | A2 | Memory Size | Page Blocks |  |
| NM24C03L | DA              | DA         | DA | 2048 Bits   | 1           |  |
| NM24C05L | V <sub>SS</sub> | DA         | DA | 4096 Bits   | 2           |  |

DA: Device Address

# **Pin Descriptions**

#### **SERIAL CLOCK (SCL)**

The SCL input is used to clock all data into and out of the device.

#### SERIAL DATA (SDA)

SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs.

#### **DEVICE ADDRESS INPUTS (A0. A1. A2)**

Device address pins A0, A1 and A2 are connected to  $V_{CC}$  or  $V_{SS}$  to configure the EEPROM address. The following table (Table A) shows the active pins across the NM24Cxx device family.

**TABLE A** 

| Device   | A0  | A1  | A2  | Effects of Addresse |                         |  |
|----------|-----|-----|-----|---------------------|-------------------------|--|
| NM24C03L | ADR | ADR | ADR | $2^3 = 8$           | $(8) \times (2K) = 16K$ |  |
|          |     |     |     |                     | $(4) \times (4K) = 16K$ |  |

ADR: Denotes an active pin used for device addressing X: Not used for addressing (must be tied to Ground/V<sub>SS</sub>)

#### WP WRITE PROTECTION

If tied to V<sub>CC</sub>, PROGRAM operations onto the upper half of the memory will not be executed. READ operations are possible. If tied to V<sub>SS</sub>, normal memory operation is enabled, READ/WRITE over the entire memory is possible.

This feature allows the user to assign the upper half of the memory as ROM which can be protected against accidental programming. When write is disabled, slave address and word address will be acknowledged but data will not be acknowledged.

# **Device Operation**

The NM24C03L/C05L supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device that is controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the NM24Cox is considered a slave in all applications.

#### **CLOCK AND DATA CONVENTIONS**

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to *Figures 1* and 2

#### START CONDITION

All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The NM24Cxx continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

# **Write Cycle Timing**





FIGURE 3. Acknowledge Response from Receiver

#### STOP CONDITION

All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the NM24Cxx to place the device in the standby power mode.

#### **ACKNOWLEDGE**

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to Figure 3.

The NM24Cxx device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write operation have been selected, the NM24Cxx will respond with an acknowledge after the receipt of each subsequent eight bit word.

In the read mode the NM24Cxx slave will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to the standby power mode.

# **Device Addressing**

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are those of the device type identifier, (see *Figure 4*). This is fixed as 1010 for both devices: NM24C03L and NM24C05L.

TL/D/11400-9



FIGURE 4. Slave Addresses

#### **Device Addressing (Continued)**

Refer to the following table for Slave Address string details:

| Device               | A0     | A1 | A2             | Number of<br>Page Blocks | Page Block Addresses |
|----------------------|--------|----|----------------|--------------------------|----------------------|
| NM24C03L<br>NM24C05L | A<br>P | A  | A <sub>1</sub> | 1 (2K)<br>2 (4K)         | (None)<br>0 1        |

A: Refers to a hardware configured Device Address pin
P: Refers to an internal PAGE BLOCK memory segment

All I<sup>2</sup>C EEPROMs use an internal protocol that defines a PAGE BLOCK size of 2K bits (for Word addresses 0000 through 1111). Therefore, address bits A0, A1 or A2 (if designated "P") are used to access a PAGE BLOCK in conjunction with the Word address used to access any individual data byte (Word).

The last bit of the slave address defines whether a write or read condition is requested by the master. A "1" indicates that a read operation is to be executed and a "0" initiates the write mode.

A simple review: After the NM24C03L/C05L recognizes the start condition, the devices interfaced to the I<sup>2</sup>C bus wait for a slave address to be transmitted over the SDA line. If the transmitted slave address matches an address of one of the devices, the designated slave pulls the line LOW with an acknowledge signal and awaits further transmissions.

# **Write Operations**

#### BYTE WRITE

For a write operation a second address field is required which is a word address that is comprised of eight bits and provides access to any one of the 256 words in the selected page of memory. Upon receipt of the word address the NM24Cxx responds with an acknowledge and waits for the next eight bits of data, again, responding with an acknowledge. The master then terminates the transfer by generating a stop condition, at which time the NM24Cxx begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress the NM24Cxx inputs are disabled, and the device will not respond to any requests from the master. Refer to Figure 5 for the address, acknowledge and data transfer sequence.



#### Write Operations (Continued)

#### PAGE WRITE

The NM24Cxx is capable of a sixteen byte page write operation. It is initiated in the same manner as the byte write operation; but instead of terminating the write cycle after the first data word is transferred, the master can transmit up to fifteen more words. After the receipt of each word, the NM24Cxx will respond with an acknowledge.

After the receipt of each word, the internal address counter increments to the next address and the next SDA data is accepted. If the master should transmit more than sixteen words prior to generating the stop condition, the address counter will "roll over" and the previously written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to Figure 6 for the address, acknowledge and data transfer sequence.

#### **ACKNOWLEDGE POLLING**

Once the stop condition is issued to indicate the end of the host's write operation, the NM24Cxx initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the NM24Cxx is still busy with the write operation, no ACK will be returned. If the NM24Cxx has completed the write operation, an ACK will be returned and the host can then proceed with the next read or write operation.

#### WRITE PROTECTION

Programming of the upper half of the memory will not take place if the WP pin of the NM24Cxx is connected to V<sub>CC</sub> (+5V). The NM24Cxx will accept slave and word addresses; but if the memory accessed is write protected by the WP pin, the NM24Cxx will not generate an acknowledge after the first byte of data has been received, and thus the program cycle will not be started when the stop condition is asserted.

#### **Read Operations**

Read operations are initiated in the same manner as write operations, with the exception that the  $R/\overline{W}$  bit of the slave address is set to a one. There are three basic read operations: current address read, random read and sequential read.

#### **CURRENT ADDRESS READ**

Internally the NM24Cxx contains an address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation would access data from address n + 1. Upon receipt of the slave address with R/ $\overline{\rm W}$  set to one, the NM24Cxx issues an acknowledge and transmits the eight bit word. The master will not acknowledge the transfer but does generate a stop condition, and therefore the NM24Cxx discontinues tranmission. Refer to Figure 7 for the sequence of address, acknowledge and data transfer.

#### **RANDOM READ**

Random read operations allow the master to access any memory location in a random manner. Prior to issuing the slave address with the  $R/\overline{W}$  bit set to one, the master must first perform a "dummy" write operation. The master issues a start condition, slave address and then the word address it is to read. After the word address acknowledge, the master immediately reissues the start condition and the slave address with the  $R/\overline{W}$  bit set to one. This will be followed by an acknowledge from the NM24Cxx and then by the eight bit word. The master will not acknowledge the transfer but does generate the stop condition, and therefore the NM24Cxx discontinues transmission. Refer to Figure 8 for the address, acknowledge and data transfer sequence.

TL/D/11400-14



FIGURE 6. Page Write



FIGURE 7. Current Address Read

#### **Read Operations (Continued)**

#### **SEQUENTIAL READ**

Sequential reads can be initiated as either a current address read or random access read. The first word is transmitted in the same manner as the other read modes; however, the master now responds with an acknowledge, indicating it requires additional data. The NM24Cxx continues to output data for each acknowledge received. The read operation is terminated by the master not responding with an acknowledge or by generating a stop condition.

The data output is sequential, with the data from address n followed by the data from n+1. The address counter for read operations increments all word address bits, allowing the entire memory contents to be serially read during one operation. After the entire memory has been read, the counter "rolls over" and the NM24Cxx continues to output data for each acknowledge received. Refer to Figure 9 for the address, acknowledge and data transfer sequence.

TL/D/11400-17



FIGURE 10. Typical System Configuration



# NMS64X8EV 8k x 8 High Speed CMOS Static Ram with Extended Operating Voltage

#### **General Description**

The NSC NMS64X8EV is a very high speed, low power, 8192 words by 8-bit static RAM. It is fabricated using NSC's high performance CMOS double metal technology. This highly reliable process coupled with innovative circuit design technology, yields access times as fast as 25 ns with low power consumption.

When  $\overline{\text{CE1}}$  is high or CE2 is low (deselected), the device assumes a standby mode at which the power dissipation can be reduced down to 25  $\mu\text{W}$  (typical) with CMOS input levels.

Easy memory expansion is provided by using two chip Enable Inputs, CE1 and CE2. The active low Write Enable (WE) controls both writing and reading of the memory.

The NMS64X8EV is packaged in the JEDEC standard 28-pin, 300 mil DIP and SOJ surface mount packages.

#### **Features**

- Very high speed-25, 30, 35 ns (max)
- Fast output enable (t<sub>OE</sub>) for cache applications
- Automatic power-down when chip is deselected
- CMOS low power operation
  - 165 mW (typical) operating
  - 6 mW (typical) standby
  - 25 μW (typical) power-down
- TTL compatible interface levels
- Single power supply-3.0V to 5.5V
- Fully static operation—no clock refresh required
- Three state outputs
- Two chip enables (CE1 and CE2) for simple memory expansion
- Data retention as low as 2V for battery back-up

# **Functional Block Diagram**

#### V<sub>CC</sub> ROW ROW 256 X 256 BUFFER DECODER MEMORY ARRAY INPUT/ INPUT/ COLUMN I/O OUTPUT OUTPUT DATA DATA BUFFER CIRCUIT COLUMN DECODE COLUMN CE2 O BUFFER CE1 O CONTROL CIRCUIT OE O A1 A2 A3 A10 WE O

# **Pin Configuration**



TL/D/11398-1

# Absolute Maximum Ratings (Note 1)

Terminal Voltage with Respect to GND (V<sub>TERM</sub>) -0.5V to +6.0V

Temperature under Bias (T<sub>BIAS</sub>) -55°C to +125°C Storage Temperature (T<sub>STG</sub>) -65°C to +150°C

Storage Temperature (T<sub>STG</sub>)  $-65^{\circ}$ C to  $+150^{\circ}$ C Power Dissipation (P<sub>T</sub>) 0.8W DC Output Current (low) (I<sub>OUT</sub>) 20 m/s

Note 1: Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **Operating Range**

Amblent Range Temperature

Vcc

Commercial

0°C to 70°C

 $3.3V \pm 0.3V$ 

# Electrical Characteristics Over Operating Range

| Symbol           | Parameter                                   | Test Condition                                                                                                |                      | NMS64X | (8EV-25 | NMS64X | (8EV-30 | NMS64X8EV-35 |      | Units |
|------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|--------|---------|--------|---------|--------------|------|-------|
| Symbol Farametel |                                             | rest Conditions                                                                                               |                      | Min    | Max     | Min    | Max     | Min          | Max  | Uints |
| V <sub>OH</sub>  | Output High Voltage                         | $V_{CC} = 3V$ , $I_{OH} = -1.0$ n<br>$V_{CC} = 5V$ , $I_{OH} = -4.0$ n                                        |                      | 2.4    |         | 2.4    |         | 2.4          |      | V     |
| V <sub>OL</sub>  | Output Low Voltage                          | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 m.                                                              | A                    |        | 0.4     |        | 0.4     |              | 0.4  | ٧     |
| V <sub>IH</sub>  | Input High Voltage                          |                                                                                                               |                      | 2.2    | Vcc     | 2.2    | Vcc     | 2.2          | Vcc  | V     |
| V <sub>IL</sub>  | Input Low Voltage<br>(Note 2)               | 4.                                                                                                            |                      | -0.5   | 0.8     | -0.5   | 0.8     | -0.5         | 0.8  | V     |
| ILI              | Input Leakage                               | $GND \le V_{IN} \le V_{CC}$                                                                                   |                      | -10    | 10      | -10    | 10      | 10           | -10  | μА    |
| lo               | Output Leakage                              | $\begin{aligned} &\text{GND} \leq \text{V}_{OUT} \leq \text{V}_{CC} \\ &\text{Output Disabled} \end{aligned}$ |                      | -10    | 10      | -10    | 10      | 10           | -10  | μΑ    |
| los              | Output Short<br>Circuit Current<br>(Note 1) | V <sub>CC</sub> = Max,<br>V <sub>OUT</sub> = GND                                                              |                      |        | -150    |        | -150    |              | -150 | mA    |
| I <sub>CC1</sub> | V <sub>CC</sub> Operating                   | V <sub>CC</sub> = Max                                                                                         | V <sub>CC</sub> = 5V |        | 150     |        | 150     |              | 130  |       |
|                  | Supply Current<br>(Note 3)                  | I <sub>OUT</sub> = 0 mA,<br>f = 0                                                                             | $V_{CC} = 3V$        |        | 70      |        | 60      |              | 60   | mA    |
| I <sub>CC2</sub> | V <sub>CC</sub> Dynamic                     | V <sub>CC</sub> = Max,                                                                                        | V <sub>CC</sub> = 5V |        | 180     |        | 180     |              | 155  |       |
|                  | Operating Supply<br>Current (Note 3)        | $I_{OUT} = 0 \text{ mA},$ $f = f_{max}$                                                                       | V <sub>CC</sub> = 3V |        | 90      |        | 80      |              | 70   | mA    |
| I <sub>SB1</sub> | TTL Standby                                 | $V_{IN} = V_{IH} \text{ or } V_{IN} = V_{IL},$                                                                | V <sub>CC</sub> = 5V |        | 25      |        | 20      |              | 20   | ]     |
|                  | Current<br>(TTL Inputs) (Note 3)            | $\overline{CE1} \ge V_{IH} \text{ or } \overline{CE2} \le V_{IL},$ $V_{CC} = Max, f = 0$                      | V <sub>CC</sub> = 3V |        | 6       |        | 6       |              | 6    | mA    |
| I <sub>SB2</sub> | CMOS Standby<br>Current                     | $V_{IN} \ge V_{CC} - 0.2V$ ,<br>or $V_{IN} \le 0.2V$ , $f = 0$                                                | V <sub>CC</sub> = 5V |        | 4       |        | 3       |              | 3    |       |
|                  | (CMOS Inputs)<br>(Note 3)                   | $\overline{\text{CE}}$ 1 $\geq$ V <sub>CC</sub> $-$ 0.2V,<br>CE2 $\leq$ 0.2V, V <sub>CC</sub> $=$ Max         | V <sub>CC</sub> = 3V |        | 2       |        | 2       |              | 2    | mA    |

Note 1: Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.

Note 2:  $V_{\rm IL} = -3.0 V$  for pulse width less than 10 ns.

Note 3: At  $f = f_{max}$  address and data input are cycling at the maximum frequency, f = 0 means no input lines change.

# Capacitance (Notes 1, 2)

| Symbol           | Parameter          | Conditions            | Max | Units |
|------------------|--------------------|-----------------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$         | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7   | pF    |

Note 1: This parameter is guaranteed and not tested.

Note 2: Test condition:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{CC} = 5.0V$ .

# **Truth Table**

| Mode              | WE | CE1 | CE2 | ŌĒ | I/O Operation    | V <sub>CC</sub> Current             |
|-------------------|----|-----|-----|----|------------------|-------------------------------------|
| Not Selected      | X  | Н   | X   | X  | High Z           | I <sub>SB1, ISB2</sub>              |
| (Power Down)      | Х  | Х   | L   | х  | High Z           | I <sub>SB1</sub> , I <sub>SB2</sub> |
| Output Disababled | Н  | L   | Н   | Н  | High Z           | lcc1, lcc2                          |
| Read              | н  | L   | н   | L  | D <sub>OUT</sub> | lcc1, lcc2                          |
| Write             | L  | L   | ) н | x  | D <sub>IN</sub>  | ICC1, ICC2                          |

# Switching Characteristics Over Operating Range (Note 1)

| Symbol                     | Parameter                        | NMS64X8EV-25 |     | NMS64X8EV-30 |     | NMS64X8EV-35 |                                         | Units |
|----------------------------|----------------------------------|--------------|-----|--------------|-----|--------------|-----------------------------------------|-------|
| Symbol                     | Parameter                        | Min          | Max | Min          | Max | Min          | Max                                     | Units |
| READ CYCLE                 |                                  |              |     |              |     |              |                                         |       |
| t <sub>RC</sub>            | Read Cycle Time                  | 25           |     | 30           |     | 35           |                                         | ns    |
| t <sub>AA</sub>            | Address Access Time              |              | 25  |              | 30  |              | 35                                      | ns    |
| t <sub>OHA</sub>           | Output Hold Time                 | 3            |     | 3            |     | 3            |                                         | ns    |
| t <sub>ACE1</sub>          | CE1 Access Time                  |              | 25  |              | 30  |              | 35                                      | ns    |
| t <sub>ACE2</sub>          | CE2 Access Time                  |              | 25  |              | 30  |              | 35                                      | ns    |
| tDOE                       | OE Access Time                   |              | 9   |              | 12  |              | 15                                      | ns    |
| t <sub>LZOE</sub>          | OE to Low Z Output               | 0            |     | 0            |     | 0            |                                         | ns    |
| t <sub>HZOE</sub> (Note 2) | OE to High Z Output              |              | 9   |              | 12  |              | 15                                      | ns    |
| tLZCE1                     | CE1 to Low Z Output              | 3            |     | 3            |     | 3            |                                         | ns    |
| t <sub>LZCE2</sub>         | CE2 to Low Z Output              | 3            |     | . 3          |     | 3            |                                         | ns    |
| t <sub>HZCE</sub> (Note 2) | CE1 or CE2 to High Z Output      |              | 12  |              | 15  |              | 18                                      | ns    |
| t <sub>PU</sub>            | CE1 or CE2 to Power Up           | 0            |     | 0            |     | 0            |                                         | ns    |
| t <sub>PD</sub>            | CE1 or CE2 to Power Down         |              | 20  |              | 20  |              | 20                                      | ns    |
| WRITE CYCLE (N             | ote 3)                           |              |     |              |     |              |                                         |       |
| twc                        | Write Cycle Time                 | 25           |     | 30           |     | 35           |                                         | ns    |
| t <sub>SCE1</sub>          | CE1 to Write End                 | 22           |     | 25           |     | 28           |                                         | ns    |
| t <sub>SCE2</sub>          | CE2 to Write End                 | 22           |     | 25           |     | 28           | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ns    |
| t <sub>AW</sub>            | Address Set-Up Time to Write End | 20           |     | 25           |     | 28           |                                         | ns    |
| t <sub>HA</sub>            | Address Hold from Write End      | 0            |     | 0            | ,   | 0            |                                         | ns    |
| t <sub>SA</sub>            | Address Set-Up Time              | 0            |     | . 0          |     | 0            |                                         | ns    |
| t <sub>PWE</sub> (Note 4)  | WE Pulse Width                   | 15           |     | 18           | 4.4 | 20           |                                         | ns    |
| t <sub>SD</sub>            | Data Set-Up to Write End         | 12           |     | 15           |     | 18           |                                         | ns    |
| t <sub>HD</sub>            | Data Hold from Write End         | 0            |     | 0            |     | 0            |                                         | ns    |
| t <sub>HZWE</sub> (Note 2) | WE Low to High Z Output          |              | 12  |              | 15  |              | 18                                      | ns    |
| tLZWE                      | WE High to Low Z Output          | 0            |     | 0            |     | 0            |                                         | ns    |

Note 1: Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, Input pulse levels of 0V to 3.0V and output loading specified in Figure 1a.

Note 2: Tested with the load in Figure 1b. Transition is measured  $\pm$  500 mV from steady state voltage.

Note 3: The internal write time is defined by the overlap of CE1 low, CE2 high and WE low. All signals must be in valid states to initiate a Write, but anyone can go inactive to terminate the Write. The Data input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.

Note 4: Tested with OE high.

Note 5: WE is high for a Read Cycle.

Note 6: The device is continuously selected.  $\overline{\text{OE}}$ ,  $\overline{\text{CE1}} = \text{V}_{\text{IL}}$ , CE2 = V<sub>IH</sub>.

Note 7: Address is valid prior to or coincident with CE1 Low and CE2 High transitions.

Note 8: I/O will assume the High Z state if  $\overline{OE} = V_{IH}$ .

# **AC Test Conditions**

| Input Pulse Level                           | 0V to 3.0V |
|---------------------------------------------|------------|
| Input Rise and Fall Times                   | 5 ns       |
| Input and Output Timing and Reference Level | 1.5V       |

#### **AC Test Loads and Waveforms**



# **AC Waveforms**

#### Read Cycle No. 1 (Notes 5, 6)



#### Read Cycle No. 2 (Notes 5, 7)



TL/D/11398-6

# AC Waveforms (Continued)

Write Cycle No. 1 (WE Controlled) (Notes 3, 8)



Write Cycle No. 2 (CE1, CE2 Controlled) (Notes 3, 8)



TL/D/11398-8

TL/D/11398-7

| Symbol           | Parameter                             | Test Conditions                    | Min             | Max | Unit |
|------------------|---------------------------------------|------------------------------------|-----------------|-----|------|
| V <sub>DR</sub>  | V <sub>CC</sub> for Retention of Data | V <sub>CC</sub> = 2.0V             | 2.0             | _   | ٧    |
| ICCDR            | Data Retention Current                | $\overline{CE1} \ge V_{CC} - 0.2V$ | _               | 100 | μΑ   |
| t <sub>CDR</sub> | Chip Deselect to Data Retention Time  | CE2 ≤ 0.2V,<br>CMOS Inputs         | 0               |     | ns   |
| t <sub>R</sub>   | Operation Recovery Time               |                                    | t <sub>RC</sub> | _   | ns   |
| ILI              | Input Leakage Current                 |                                    | . —             | 2   | μΑ   |

#### **Data Retention Waveform**



TL/D/11398-9

#### **Pin Descriptions**

ŌĒ

A0-A2 Address Inputs. These 13 address inputs select one of the 8192 8-bit words in the RAM.

CE1, CE2

Chip Enable 1 Input, Chip Enable 2 Input, CE1 is active Low and CE2 is active High. Both chip enables must be active to read from or write to the device. If either chip enable is not active, the device is deselected and is in a standby power mode. The I/O pins will be in the high-impedance state when the device is deselected.

Output Enable Input. The output enable input is active Low. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the I/O pins. The I/O pins will be in the high-impedance state when OE is inactive.

WE Write Enable Input. The write enable input is active Low and controls read and write operations. With the chip selected, when WE is Low input data present on the I/O pins will be written into the selected memory location.

I/O0-I/O7 These 8 bidirectional ports are used to read data from or write data into the RAM.

V<sub>CC</sub> Power GND Ground

# NMS64X8LV 8k x 8 High Speed CMOS SRAM (3.3V) with Low Operating Voltage

#### **Features**

- Organization: 8,192 words x 8 bits
- Power Supply:  $V_{CC} = 3.3V \pm 0.3V$
- High Speed:
  - 15/20/25/35 ns t<sub>AA</sub>/t<sub>ACE</sub> access time
  - 4/5/5/8 ns toE access time
- Low Standby Current: Full standby current of 2 μA maximum
- 2V Data Retention for battery back-up operation Data Retention of 60 μA maximum
- TTL compatible inputs and outputs
- Reduced power after initial access for lap-top computer applications

- Automatic power-down when de-selected
- Completely static memory; no clocks or timing strobe required
- Equal access and cycle times
- JEDEC pin compatible
- For high density, a slim 300 mil, 28-pin DIP or SOJ
- ESD protection exceeds 2000V
- Latch-up current > 200 mA

# Logic Block Diagram



# Pin Arrangement



#### **Selection Guide**

|                                |   | NMS64X8LV-15 | NMS64X8LV-20 | NMS64X8LV-25 | NMS64X8LV-35 |
|--------------------------------|---|--------------|--------------|--------------|--------------|
| Maximum Access Time (ns)       |   | 15           | 20           | 25           | 35           |
| Maximum Operating Current (mA) |   | 65           | 60           | 55           | 50           |
| Maximum Standby Current (mA)   |   | 1.0          | 1.0          | 1.0          | 1.0          |
| Γ                              | L | 0.05         | 0.05         | 0.05         | 0.05         |



#### **PRELIMINARY**

# NMS64X4EV 16k x 4 High Speed CMOS Static RAM with Extended Operating Voltage

#### **General Description**

The NSC NMS64X4EV is a very high speed, low power, 16,384-words by 4-bit static RAM. The device is fabricated using NSC's high performance CMOS double metal technology. This highly reliable process coupled with innovative circuit design techniques, yields access times as fast as 25 ns with low power consumption.

When  $\overline{\text{CE}}1$  is high the device assumes a standby with low power consumption mode at which the power dissipation can be reduced down to 25  $\mu\text{W}$  (typical) with CMOS input levels.

Easy memory expansion is provided by using active low Chip Enable,  $\overline{\text{CE}}$  and three state drivers.

The NMS64X4EV is packaged in the JEDEC standard 22-pin 300 mil DIP and JEDEC Standard 24-pin SOJ surface mount packages.

#### **Features**

- Very high speed 25, 30, 35 ns (Max)
- Automatic power-down when chip is deselected
- CMOS low power operation
  - 165 mW (typical) operating
  - 6 mW (typical) standby
  - 25 μW (typical) power-down
- TTL compatible interface levels
- Single power supply -3.0V to 5.5V
- Fully static operating—no clock refresh required
- Three state outputs
- Chip enables (CE1 for simple memory expansion)
- Data retention as low as 2V for battery back-up (L-version)

# **Functional Block Diagram**



TL/D/11397-1

# **Pin Configuration**



TL/D/11397-3

# **Truth Table**

| Mode                       | WE | CE | I/O Operation    | V <sub>CC</sub> Current             |
|----------------------------|----|----|------------------|-------------------------------------|
| Not Select<br>(Power Down) | х  | Н  | High Z           | I <sub>SB1</sub> , I <sub>SB2</sub> |
| Read                       | Н  | L  | D <sub>OUT</sub> | Icc <sub>1</sub> , Icc <sub>2</sub> |
| Write                      | L  | L  | D <sub>IN</sub>  | ICC <sub>1</sub> , ICC <sub>2</sub> |

affect reliability.

#### Absolute Maximum Ratings(Note 1)

Terminal Voltage with Respect to GND ( $V_{TERM}$ ) -0.5V to +6.0VTemperature under Bias ( $T_{BIAS}$ )  $-55^{\circ}$ C to  $+125^{\circ}$ C
Storage Temperature ( $T_{STG}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C

Power Dissipation (P<sub>T</sub>) 0.8W DC Output Current (Low) (I<sub>OUT</sub>) 20 mA

Note 1: Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may

Operating Range

| Range      | Ambient<br>Temperature | V <sub>CC</sub> |  |
|------------|------------------------|-----------------|--|
| Commercial | 0°C to +70°C           | 3.3V ±0.3V      |  |

# **Electrical Characteristics over Operating Range**

| Symbol Parameter |                                          | Test Conditions                                                                                               |                      | NMS64 | X4EV-25 | NMS64X4EV-30 |      | NMS64X4EV-35 |                 | Units |
|------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|-------|---------|--------------|------|--------------|-----------------|-------|
| Symbol           | Farameter                                | 1000 Commission                                                                                               |                      | Min   | Max     | Min          | Max  | Min          | Max             |       |
| V <sub>OH</sub>  | Output High Voltage                      | $V_{CC} = 3V$ , $I_{OH} = -1.0$ n<br>$V_{CC} = 5V$ , $I_{OH} = -4.0$ n                                        |                      | 2.4   |         | 2.4          |      | 2.4          |                 | ٧     |
| V <sub>OL</sub>  | Output Low Voltage                       | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 m/                                                               | A                    |       | 0.4     |              | 0.4  |              | 0.4             | ٧     |
| V <sub>IH</sub>  | Input High Voltage                       |                                                                                                               |                      | 2.2   | Vcc     | 2.2          | Vcc  | 2.2          | V <sub>CC</sub> | ٧     |
| V <sub>IL</sub>  | Input Low Voltage<br>(Note 2)            |                                                                                                               |                      | -0.5  | 0.8     | -0.5         | 0.8  | -0.5         | 0.8             | v     |
| I <sub>LI</sub>  | Input Leakage                            | GND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                                                       |                      | -10   | 10      | -10          | 10   | 10           | -10             | μΑ    |
| llo              | Output Leakage                           | $\begin{aligned} &\text{GND} \leq \text{V}_{OUT} \leq \text{V}_{CC} \\ &\text{Output Disabled} \end{aligned}$ |                      | -10   | 10      | -10          | 10   | 10           | -10             | μΑ    |
| los              | Output Short Circuit<br>Current (Note 1) | V <sub>CC</sub> = Max,<br>V <sub>OUT</sub> = GND                                                              |                      |       | -150    |              | -150 |              | -150            | mA    |
| I <sub>CC1</sub> | V <sub>CC</sub> Operating Supply         |                                                                                                               | V <sub>CC</sub> = 5V |       | 150     |              | 150  |              | 130             | mA    |
|                  | Current (Note 3)                         | $I_{OUT} = 0 \text{ mA, f} = 0$                                                                               | $V_{CC} = 3V$        |       | 70      |              | 60   |              | 60              |       |
| ICC2             | V <sub>CC</sub> Dynamic                  | V <sub>CC</sub> = Max                                                                                         | $V_{CC} = 5V$        |       | 180     |              | 180  |              | 155             |       |
|                  | Operating Supply<br>Current (Note 3)     | $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX}$                                                                       | $V_{CC} = 3V$        |       | 90      |              | 80   |              | 70              | mA    |
| I <sub>SB1</sub> | TTL Standby<br>Current (TTL              | $V_{IN} = V_{IH} \text{ or } V_{IN} = V_{IL}, \overline{CE1} \ge V_{IH}$                                      | V <sub>CC</sub> = 5V |       | 25      |              | 20   |              | 20              | mA    |
|                  | (Inputs) (Note 3)                        | or CE2 $\leq$ V <sub>IL</sub> ,<br>V <sub>CC</sub> = Max, f = 0                                               | $V_{CC} = 3V$        |       | 6       |              | 6    |              | 6               | ''''  |
| I <sub>SB2</sub> | CMOS Standby<br>Current                  | $V_{IN} \ge V_{CC} - 0.2V$ ,<br>or $V_{IN} \le 0.2V$ , $f = 0$                                                | V <sub>CC</sub> = 5V |       | 4       |              | 3    |              | 3               | mA    |
|                  | (CMOS Inputs)<br>(Note 3)                | $\overline{CE}$ 1 $\geq$ V <sub>CC</sub> $-$ 0.2V,<br>CE2 $\leq$ 0.2V, V <sub>CC</sub> $=$ Max                | $V_{CC} = 3V$        |       | 2       |              | 2    |              | 2               |       |

Note 1: Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.

Note 2:  $V_{IL} = -3.0V$  for pulse width less than 10 ns.

Note 3: At  $f = f_{max}$  address and data input are cycling at the maximum frequency, f = 0 means no input lines change.

| Symbol Para                  | Parameter                       | NMS64X4EV-25 |     | NMS64X4EV-30 |     | NMS64X4EV-35 |          | Units |
|------------------------------|---------------------------------|--------------|-----|--------------|-----|--------------|----------|-------|
| Symbol                       | rai anietei                     | Min          | Max | Min          | Max | Min          | Max      | Onits |
| READ CYC                     | LE                              |              |     |              |     |              |          |       |
| t <sub>RC</sub>              | Read Cycle Time                 | 25           |     | 30           |     | 35           |          | ns    |
| t <sub>AA</sub>              | Address Access Time             |              | 25  |              | 30  |              | 35       | ns    |
| t <sub>OHA</sub>             | Output Hold Time                | 3            |     | 3            |     | 3            |          | ns    |
| t <sub>ACE</sub>             | CE Access Time                  |              | 25  |              | 30  |              | 35       | ns    |
| tLZCE                        | CE to Low Z Output              | 3            |     | 3            |     | 3            |          | ns    |
| tHZCE<br>(Note 2)            | CE to High Z Output             |              | 12  |              | 15  |              | 18       | ns    |
| t <sub>PU</sub>              | CE to Power Up                  | 0            |     | 0            |     | 0            |          | ns    |
| t <sub>PD</sub>              | CE to Power Down                |              | 20  |              | 20  |              | 20       | ns    |
| WRITE CY                     | CLE (Note 3)                    |              |     |              |     |              |          |       |
| twc                          | Write Cycle Time                | 25           |     | 30           |     | 35           |          | ns    |
| tSCE                         | CE to Write End                 | 22           |     | 25           |     | 28           |          | ns    |
| t <sub>AW</sub>              | Address Setup Time to Write End | 20           |     | 25           |     | 28           |          | ns    |
| t <sub>HA</sub>              | Address Hold from Write End     | 0            |     | 0            |     | 0            | 1 1 1380 | ns    |
| t <sub>SA</sub>              | Address Setup Time              | 0            | ,   | 0            |     | 0            |          | ns    |
| t <sub>PWE</sub><br>(Note 4) | WE Pulse Width                  | 20           |     | 25           |     | 28           |          | ns    |
| t <sub>SD</sub>              | Data Setup to Write End         | 12           |     | 15           |     | 18           |          | ns    |
| t <sub>HD</sub>              | Data Hold from Write End        | 0            |     | 0            |     | 0            |          | ns    |
| t <sub>HZWE</sub>            | WE LOW to High-Z Output         |              | 8   |              | 10  |              | 12       | ns    |
| tLZWE                        | WE HIGH to Low-Z Output         | 0            |     | 0            |     | 0            |          | ns    |

Note 1: Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1a.

Note 2: Tested with the load in Figure 1b . Transition is measured  $\pm 500$  mV from steady state voltage.

Note 3: The internal write time is defined by the overlap of CE low and WE low. All signals must be in valid states to initiate a Write, but anyone can go inactive to terminate the Write. The Data input Setup and Hold timing are referenced to the rising edge of the signal that terminates the write.

Note 4: Apply input data after WE TRI-STATE® the output.

Note 5: WE is high for a Read Cycle.

Note 6: The device is continuously selected.  $\overline{CE} = V_{IL}$ .

Note 7: Address is valid prior to or coincident with  $\overline{\text{CE}}$  Low transitions.

# Capacitance (Notes 1, 2)

| Symbol           | Parameter          | Conditions     | Max | Units |
|------------------|--------------------|----------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$  | 5   | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 7   | pF    |

Note 1. This parameter is guaranteed and not tested.

Note 2. Test condition:  $T_A = 25$ °C, f = 1 MHz,  $V_{CC} = 5.0V$ 

# **AC Test Conditions**

| Input Pulse Level                           | 0V to 3.0V |
|---------------------------------------------|------------|
| Input Rise and Fall Times                   | 5 ns       |
| Input and Output Timing and Reference Level | 1.5V       |

#### **AC Test Loads and Waveforms**





#### **AC Waveforms**

READ CYCLE NO. 1 (Notes 5, 6)



TL/D/11397-6

READ CYCLE NO. 2 (Notes 5, 7)



TL/D/11397-7

# AC Waveforms (Continued)

WRITE CYCLE No. 1 (WE Controlled) (Note 3)



TL/D/11397-8

WRITE CYCLE NO. 2 (CE Controlled) (Note 3)



TL/D/11397-9

# Data Retention Characteristics (L Version Only)

| Symbol          | Parameter                             | Test Conditions                                   | Min             | Max | Units |
|-----------------|---------------------------------------|---------------------------------------------------|-----------------|-----|-------|
| V <sub>DR</sub> | V <sub>CC</sub> for Retention of Data |                                                   | 2.0             |     | ٧     |
| ICCDR           | Data Retention Current                | V <sub>CC</sub> = 2.0V                            |                 | 100 | μΑ    |
| todr            | Chip Deselect to Data Retention Time  | $V_{CC} = 2.0V$ $\overline{CE} \ge V_{CC} - 0.2V$ | 0               |     | ns    |
| t <sub>R</sub>  | Operation Recovery Time               | CMOS Inputs                                       | t <sub>RC</sub> |     | ns    |
| I <sub>LI</sub> | Input Leakage Current                 |                                                   |                 | 2   | μΑ    |

#### **Data Retention Waveform**



# **Pin Descriptions**

#### A0-A13 Address Inputs

These 14 address inputs select one of the 16,384 4-bit words in the RAM.

#### **CE** Chip Enable Input

 $\overline{\text{CE}}$  is active Low. The chip enable must be active to read from or write to the device. If the chip enable is not active, the device is deselected and is in a standby power mode. The I/O pins will be in the high-impedance state when the device is deselected.

#### GND-Ground

#### WE Write Enable Input

The write enable input is active Low and controls read and write operations. With the chip selected, when  $\overline{WE}$  is Low, Input data present on the I/O pins will be written into the selected memory location.

TL/D/11397-10

#### 1/00-1/03

These 4 bidirectional ports are used to read data from or write data into the RAM.

#### V<sub>CC</sub>--Power



#### ADVANCE INFORMATION

# NMS64X4LV 16k x 4 High Speed CMOS SRAM with Low Operating Voltage

#### **Features**

- Organization: 16,384 words x 4 bits
- Power Supply: V<sub>CC</sub> = 3.3V ± 0.3V
- High Speed:
  - 15/20/25/35 ns tAA/tACE access time 4/5/5/8 ns toE access time
- Low Standby Current:
  - Full standby current of 50 µA maximum
- 2V Data Retention for battery back-up operation Data Retention of 20 µA maximum
- TTL compatible inputs and outputs
- Reduced power consumption after initial access for laptop computer applications

- Output Enable (OE) Feature (NMS64X4)
- Automatic power-down when de-selected
- Completely static memory. No clocks or timing strobes required
- Equal access and cycle times
- JEDEC standard compatible pinout
- Slim 300 mil, 20- and 24-pin plastic as well as 24-pin J-Bend SOIC
- ESD protection exceeds 2000V
- Latch-up current > 200 mA

# **Logic Block Diagram**



# Pin Arrangement

|                                      |                       | DIP           |                                                                        |
|--------------------------------------|-----------------------|---------------|------------------------------------------------------------------------|
|                                      |                       |               | _                                                                      |
| A0                                   | 1                     | $\overline{}$ | 22 - V <sub>CC</sub>                                                   |
| A1                                   | 2                     |               | 21 - A13                                                               |
| A2 -                                 | 3                     |               | 20 - A12                                                               |
| A3 -                                 | 4                     |               | 19 A11                                                                 |
| A4 -                                 | 5                     |               | 18 - A10                                                               |
| . A5 -                               | 6                     |               | 17 - A9                                                                |
| A6                                   | 7                     |               | 16 -1/03                                                               |
| A7 —                                 | 8                     |               | 15 - 1/02                                                              |
| A8                                   | 9                     |               | 14 - 1/01                                                              |
| CE -                                 | 10                    |               | 13 - 1/00                                                              |
|                                      |                       |               |                                                                        |
| GND -                                | 11                    |               | 12 - WE                                                                |
| GND —                                | 11                    |               |                                                                        |
| GND —                                | 11                    |               | 12 - WE<br>TL/D/11452-2                                                |
| GND —                                | 11                    | SOJ           |                                                                        |
| GND —                                | 11                    | SOJ           |                                                                        |
| GND —                                | 11                    | soJ           | TL/D/11452-2                                                           |
|                                      |                       | soJ           | TL/D/11452-2                                                           |
| A0 —                                 | 1                     | soJ           | TL/D/11452-2                                                           |
| A0 —                                 | 1 2                   | soJ           | TL/D/11452-2  24 - V <sub>CC</sub> 23 - A13                            |
| A0 —<br>A1 —<br>A2 —                 | 1 2 3                 | soJ           | TL/D/11452-2  24 — V <sub>CC</sub> 23 — A13  22 — A12                  |
| A0 —<br>A1 —<br>A2 —<br>A3 —         | 1 2 3 4               | soJ           | TL/D/11452-2  24 — V <sub>CC</sub> 23 — A13  22 — A12  21 — A11        |
| A0 —<br>A1 —<br>A2 —<br>A3 —<br>A4 — | 1<br>2<br>3<br>4<br>5 | soJ           | TL/D/11452-2  24 - V <sub>CC</sub> 23 - A13 22 - A12 21 - A11 20 - A10 |

TL/D/11452-3

- 1/02 - 1/01 1/00

# **Selection Guide**

|                                |        | NMS64X4LV-15 | NMS64X4LV-20 | NMS64X4LV-25 | NMS64X4LV-35 |
|--------------------------------|--------|--------------|--------------|--------------|--------------|
| Maximum Access Time (ns)       |        | 15           | 20           | 25           | 35           |
| Maximum Operating Current (mA) |        | 65           | 60           | 55           | 50           |
| Maximum Standby Current (mA)   | $\neg$ | 1.0          | 1.0          | 1.0          | 1.0          |
|                                | L      | 0.05         | 0.05         | 0.05         | 0.05         |



#### ADVANCE INFORMATION

# NMS256X8LV High Performance 32K x 8 CMOS SRAM with Low Operating Voltage

#### **Features**

- Organization: 32,768 words x 8 bits
- Power Supply: V<sub>CC</sub> = 3.3V ±0.3V
- Specifications optimized for notebook/laptop applications at 25/33/40 MHz
- High Speed:
  - 20/25/35 ns t<sub>AA</sub> access time
  - 5/5/8 ns tOE access time
- Low Standby Current:
  - Full standby current of 50 µA maximum
- 2V Data Retention for battery back-up operations Data Retention current of 20 µA maximum
- TTL compatible inputs and outputs

- Reduced power consumption after initial access for notebook/laptop computer applications
- Automatic power-down when de-selected
- Completely static memory. No clocks or timing strobe required
- Equal access and cycle times
- JEDEC standard compatible pinout
- Slim 300 mil 28-pin plastic DIP as well as a J-bend, SOJ package for high board density
- ESD protection exceeds 2000V
- Latch-up current ≥ 200 mA

# **Logic Block Diagram**

# **Pin Arrangement**

# AO A1 A2 A3 A4 A4 A5 A6 A6 A1 COLUMN DECODER CONTROL



TL/D/11396-1

#### **Selection Guide**

|                                |   | NMS256X8LV-20 | NMS256X8LV-25 | NMS256X8LV-35 |
|--------------------------------|---|---------------|---------------|---------------|
| Maximum Access Time (ns)       |   | 20            | 25            | 35            |
| Maximum Operating Current (mA) |   | 60            | - 55          | 55            |
|                                | L | 55            | 50            | 50            |
| Maximum Standby Current (mA)   |   | 1.0           | 1.0           | 1.0           |
|                                | L | 0.05          | 0.05          | 0.05          |

CIRCUIT



#### **ADVANCE INFORMATION**

# NMS1024X8LV High Performance 128K x 8 CMOS SRAM with Low Operating Voltage

#### **Features**

- Organization: 131,072 words x 8 bits
- Power Supply:  $V_{CC} = 3.3V \pm 0.3V$
- Specifications optimized for notebook/laptop applications at 25/33/40/50 MHz
- High Speed:
  - 25/35/45 ns toE access time
- 5/8/8 ns toE access time
- Low Standby Current: Full standby current of 50 μA maximum
- 2V Data Retention for battery back-up operation Data Retention current of 20 μA maximum
- TTL compatible inputs and outputs

- Reduced power consumption after initial access for notebook/laptop computer applications
- Automatic power-down when de-selected
- Completely static memory. No clocks or timing strobe required
- Equal access and cycle time
- JEDEC standard compatible pinout
- Slim 300 mil 32-pin plastic DIP as well as SOJ surface mount package for high board density
- ESD protection exceeds 2000V
- Latch-up current ≥ 200 mA

# **Logic Block Diagram**



#### **Pin Arrangement**

#### 32-Pin DIP/SOJ



TL/D/11399-2

# **Selection Guide**

|                                |   | NMS1024X8LV-25 | NMS1024X8LV-35 | NMS1024X8LV-45 |
|--------------------------------|---|----------------|----------------|----------------|
| Maximum Access Time (ns)       |   | 25             | 35             | 45             |
| Maximum Operating Current (mA) |   | 55             | 50             | 50             |
|                                | L | 50             | 45             | 45             |
| Maximum Standby Current (mA)   |   | 1.0            | 1.0            | 1.0            |
|                                | L | 0.05           | 0.05           | 0.05           |



Section 6 **ASIC** 



| Sect | ion ( | 6 Ca | nte | nts |
|------|-------|------|-----|-----|
|------|-------|------|-----|-----|



# SCLA 0.8 µ CMOS Standard Cell Family

#### 1.0 General Description

National Semiconductor's CMOS standard cell family utilizes a 0.8 micron Leffective (1.0 micron drawn) dual metal, silicon gate CMOS technology (microCMOS). This high performance process is capable of achieving operating speeds similar to Schottky-TTL but with the inherent lower power dissipation of standard CMOS technology. All I/O and pad cells in the microCMOS family have high noise immunity and are protected from static discharge.

Supporting the needs for low power systems, National Semiconductor provides libraries characterized for low voltage operation. The libraries enable designers to accurately simulate designs with power supplies centered around 3.0V, 3.3V, and 5.0V operation while maintaining the capability for implementing high density "systems on a chip."

National Semiconductor supports standard cell designs with a variety of design interfaces. This ranges from producing integrated circuits from the user's schematic to accepting his database for mask generation. A large dedicated staff of integrated circuit design consultants are readily available at National's Technology Centers to help the users determine the most efficient and cost effective way to meet their semicustom integrated circuit requirements.

A well rounded package of easy-to-use design automation software is available to help the user quickly and easily implement and verify the design. These tools include workstation design kits, as well as sun-based software for design integrity verification, logic and timing simulation, automatic cell placement and routing, and IC layout design verification. The system is tailored to allow the user to participate in the development of his circuit to whatever level he desires.

#### 2.0 Product Features

- lacktriangle State-of-the-art N-well CMOS technology with 0.8  $\mu$ Leffective, (1.0 µ drawn) geometries, silicon gates and dual-metal layered interconnects
- Libraries characterized for low voltage operation
- Ultra-high performance; 0.5 ns typical gate delay
- Minimal power dissipation
- All inputs fully protected from over-voltage, latch-up, and static discharge
- A full range of I/O cells for a variety of off-chip interfaces and drive capabilities:
  - Bidirectional inputs/outputs
  - Inputs compatible with TTL, CMOS, or Schmitt Trig-
  - Push-pull or TRI-STATE outputs
  - High current output drivers available
- A variety of packaging configurations with up to 323 pins
- Multiple cell families available:
  - Large number of logical functions and I/O
  - configurations
  - RAMs, ROMs
  - Design compatibility with National Semiconductor SCL 2.0 u standard cell family

- Module generator of high density static RAMs and **ROMs**
- Separate power ring for core and for I/O to minimize
- Optional on-chip test circuitry for outputs and I/O buffers to facilitate parametric testing

#### ON-CHIP TEST CIRCUIT

National Semiconductor's CMOS standard cell family provides the optional On-Chip Test Circuitry, at the cost of a single input pin, to create the TEST MODE for parametric

With this pin active (low), two additional pre-defined inputs are jointly employed to force all outputs and bidirectional IOs to high, low or hi-Z states and thus reduce test time in gathering output parametrics.

The dedicated Test Mode Control (TMC) pin, when low, activates the On-Chip Test Circuitry. The Data Test (DT) and the TRI-STATE Test Control (TSTC) pins can be used in the user's design as the normal input pin without any performance penalty. Any input will be assigned to DT or TSTC test pin when the selected macro has the suffix td or ts respectively. The DT and TSTC pins are only active when the TMC input is enabled.

Note: The TMC pin has an internal pull-up resistor of typical 120 k $\Omega$ .

#### Truth Table of the On-Chip Test Circuit

| тмс | DT(1) | TSTC(1) | Push-Pull<br>Output | TRI-STATE<br>Output <sup>(2)</sup> |  |
|-----|-------|---------|---------------------|------------------------------------|--|
| 1   | Х     | Х       | Normal Operation    |                                    |  |
| 0   | 1     | 0       | 0                   | 0 .                                |  |
| 0   | 0     | 0       | 1                   | 1                                  |  |
| 0   | Х     | 11      | NA                  | Z                                  |  |

Note 1: The state of the DT and TSTC test pins is given for a non-inverting input buffer. The state will be inverted in case an inverting input buffer is

Note 2: Including all bidirectional I/O buffer.

#### **Module Generated Functional Blocks**

| Module Generated<br>Functional Block | Maximum Size<br>(Per Block) | Possible<br>Configuration              |
|--------------------------------------|-----------------------------|----------------------------------------|
| Single Port RAM                      | 18 Kbits                    | 4 to 36 Bits/Word,<br>16 to 1024 Words |
| ROM                                  | 64 Kbits                    | 1 to 64 Bits/Word,<br>1 to 64K Words   |
| Dual Port RAM                        | 18 Kbits                    | 6 to 72 Bits/Word,<br>16 to 1024 Words |

and the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second o



# Section 7

Embedded Controllers



# **Section 7 Contents**

| COP310C Single-Chip CMOS Microcontroller       | 7-3   |
|------------------------------------------------|-------|
| COP311C Single-Chip CMOS Microcontroller       | 7-3   |
| COP313C Single-Chip CMOS Microcontroller       | 7-18  |
| COP324C Single-Chip CMOS Microcontroller       | 7-32  |
| COP325C Single-Chip CMOS Microcontroller       | 7-32  |
| COP326C Single-Chip CMOS Microcontroller       | 7-32  |
| COP344C Single-Chip CMOS Microcontroller       | 7-32  |
| COP345C Single-Chip CMOS Microcontroller       | 7-32  |
| COP410C Single-Chip CMOS Microcontroller       | 7-3   |
| COP411C Single-Chip CMOS Microcontroller       | 7-3   |
| COP413C Single-Chip CMOS Microcontroller       | 7-18  |
| COP424C Single-Chip CMOS Microcontroller       | 7-32  |
| COP425C Single-Chip CMOS Microcontroller       | 7-32  |
| COP426C Single-Chip CMOS Microcontroller       | 7-32  |
| COP444C Single-Chip CMOS Microcontroller       | 7-32  |
| COP445C Single-Chip CMOS Microcontroller       | 7-32  |
| COP680C Microcontroller                        | 7-74  |
| COP681C Microcontroller                        | 7-74  |
| COP820C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP822C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP840C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP842C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP880C Microcontroller                        | 7-74  |
| COP881C Microcontroller                        | 7-74  |
| COP884CF Single-Chip microCMOS Microcontroller | 7-97  |
| COP884CG Single-Chip microCMOS Microcontroller | 7-131 |
| COP884CL Microcontroller                       | 7-167 |
| COP884CS Single-Chip microCMOS Microcontroller | 7-202 |
| COP884EG Single-Chip microCMOS Microcontroller | 7-242 |
| COP888CF Single-Chip microCMOS Microcontroller | 7-97  |
| COP888CG Single-Chip microCMOS Microcontroller | 7-131 |
| COP888CL Microcontroller                       | 7-167 |
| COP888CS Single-Chip microCMOS Microcontroller | 7-202 |
| COP888EG Single-Chip microCMOS Microcontroller | 7-242 |
| COP920C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP922C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP940C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP942C Single-Chip microCMOS Microcontroller  | 7-52  |
| COP980C Microcontroller                        | 7-74  |
| COP981C Microcontroller                        | 7-74  |
| COP984CF Single-Chip microCMOS Microcontroller | 7-97  |
| COP984CL Microcontroller                       | 7-167 |
| COP984CS Single-Chip microCMOS Microcontroller | 7-202 |
| COP988CF Single-Chip microCMOS Microcontroller | 7-97  |
| COP988CL Microcontroller                       | 7-167 |
| COP988CS Single-Chip microCMOS Microcontroller | 7-202 |
|                                                |       |



# COP410C/COP411C/COP310C/COP311C Single-Chip CMOS Microcontrollers

#### **General Description**

The COP410C, COP411C, COP310C, and COP311C fully static, single-chip CMOS microcontrollers are members of the COPSTM family, fabricated using double-poly, silicongate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP411C is identical to the COP410C but with 16 I/O lines instead of 20. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller-oriented processor at a low endproduct cost.

The COP310C/COP311C is the extended temperature range version of the COP410C/COP411C.

The COP404C should be used for exact emulation.

#### **Features**

- Lowest power dissipation (40 µW typical)
- Low cost
- Power-saving HALT Mode with Continue function
- Powerful instruction set
- 512 x 8 ROM, 32 x 4 RAM
- 20 I/O lines (COP410C)
- Two-level subroutine stack
- DC to 4 µs instruction time
- Single supply operation (2.4V to 5.5V)
- General purpose and TRI-STATE® outputs
- Internal binary counter register with MICROWIRE™ compatible serial I/O
- LSTTL/CMOS compatible in and out
- Software/hardware compatible with other members of the COP400 family
- Extended temperature (-40°C to +85°C) devices available
- The military temperature range devices (-55°C to +125°C) are specified on COP210C/211C data sheet.

# **Block Diagram**





# COP410C/COP411C

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 6V

Voltage at Any Pin -0.3V to  $V_{CC}+0.3$ V Total Allowable Source Current 25 mA

Total Allowable Sink Current 25 mA

Operating Temperature Range  $0^{\circ}\text{C to } + 70^{\circ}\text{C}$ Storage Temperature Range  $-65^{\circ}\text{C to } + 150^{\circ}\text{C}$ 

Lead Temperature (Soldering, 10 sec.)

300°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics $0^{\circ}C \le T_{A} \le 70^{\circ}C$ unless otherwise specified

| Parameter                                                                                                    | Conditions                                                                                                                                                                                       | Min .                       | Max                 | Units                |
|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|----------------------|
| Operating Voltage                                                                                            |                                                                                                                                                                                                  | 2.4                         | 5.5                 | V                    |
| Power Supply Ripple (Notes 5, 6)                                                                             |                                                                                                                                                                                                  |                             | 0.1 V <sub>CC</sub> | V                    |
| Supply Current (Note 1)                                                                                      | $V_{CC} = 2.4V, t_C = 125 \mu s$<br>$V_{CC} = 5.0V, t_C = 16 \mu s$<br>$V_{CC} = 5.0V, t_C = 4 \mu s$<br>( $t_C$ is instruction cycle time)                                                      |                             | 80<br>500<br>2000   | μΑ<br>μΑ<br>μΑ       |
| HALT Mode Current (Note 2)                                                                                   | $V_{CC} = 5.0V, F_{IN} = 0 \text{ kHz}$<br>$V_{CC} = 2.4V, F_{IN} = 0 \text{ kHz}$                                                                                                               |                             | 30<br>10            | μA<br>μA             |
| Input Voltage Levels<br>RESET, CKI<br>Logic High<br>Logic Low<br>All Other Inputs<br>Logic High<br>Logic Low |                                                                                                                                                                                                  | 0.9 V <sub>CC</sub>         | 0.1 V <sub>CC</sub> | V<br>V<br>V          |
| Hi-Z Input Leakage                                                                                           |                                                                                                                                                                                                  | -1                          | +1                  | μΑ                   |
| Input Capacitance (Note 6)                                                                                   |                                                                                                                                                                                                  |                             | 7                   | pF                   |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High                         | Standard Outputs $V_{CC} = 5.0V \pm 10\%$ $I_{OH} = -25 \mu A$ $I_{OL} = 400 \mu A$ $I_{OH} = -10 \mu A$                                                                                         | 2.7<br>V <sub>CC</sub> -0.2 | 0.4                 | V V                  |
| Logic Low Output Current Levels (Note 4) (Except CKO) Sink                                                   | $I_{OL} = 10 \mu A$ $V_{CC} = 4.5V, V_{OUT} = V_{CC}$ $V_{CC} = 2.4V, V_{OUT} = V_{CC}$                                                                                                          | 1.2<br>0.2                  | 0.2                 | mA<br>mA             |
| Source (Standard<br>Option)<br>Source (Low<br>Current Option)                                                | V <sub>CC</sub> = 4.5V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 2.4V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 4.5V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 2.4V, V <sub>OUT</sub> = 0V | -0.5<br>-0.1<br>-30<br>-6   | -330<br>-80         | mA<br>mA<br>μA<br>μA |
| CKO Current Levels (As Clock Out) Sink                                                                       | $V_{CC} = 4.5V, CKI = V_{CC}, V_{OUT} = V_{CC}$ $V_{CC} = 4.5V, CKI = 0V, V_{OUT} = 0V$                                                                                                          | 0.3<br>0.6<br>1.2<br>-0.3   |                     | mA<br>mA<br>mA<br>mA |
| ÷ 8<br>÷ 16                                                                                                  | 4.54, 514 = 54, 4001 = 54                                                                                                                                                                        | -0.6<br>-1.2                |                     | mA<br>mA             |
| Allowable Sink/Source Current Per Pin (Note 4)                                                               |                                                                                                                                                                                                  |                             | 5                   | mA                   |

#### COP410C/COP411C

#### DC Electrical Characteristics (Continued)

| Parameter                                                                 | Conditions                                                                                                                     | Min | Max        | Units    |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------|
| Allowable Loading on CKO<br>(as HALT I/O pin)                             | 100                                                                                                                            |     | 100        | pF       |
| Current Needed to<br>Override HALT <sup>3</sup><br>To Continue<br>To Halt | V <sub>CC</sub> = 4.5V, V <sub>IN</sub> = 0.2 V <sub>CC</sub><br>V <sub>CC</sub> = 4.5V, V <sub>IN</sub> = 0.7 V <sub>CC</sub> |     | 0.6<br>1.6 | mA<br>mA |
| TRI-STATE or Open Drain<br>Leakage Current                                |                                                                                                                                | -2  | +2         | μΑ       |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to V<sub>CC</sub> with 5k resistors. See current drain equation on page 13.

Note 2: The Halt mode will stop CKI from oscillating in the RC and crystal configurations.

Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns) to flip the HALT flip-flop.

Note 4: SO output sink current must be limited to keep VOL less than 0.2 VCC when part is running in order to prevent entering test mode.

Note 5: Voltage change must be less than 0.5V in a 1 ms period.

Note 6: This parameter is only sampled and not 100% tested.

Note 7: Variation due to the device included.

#### COP410C/COP411C

# AC Electrical Characteristics 0°C ≤ T<sub>A</sub> ≤ 70°C unless otherwise specified

| Parameter                                | Conditions                               | Min      | Max | Units |
|------------------------------------------|------------------------------------------|----------|-----|-------|
| Instruction Cycle Time (t <sub>c</sub> ) | V <sub>CC</sub> ≥ 4.5V                   | 4        | DC  | μS    |
|                                          | $4.5V > V_{CC} \ge 2.4V$                 | 16       | DC  | μs    |
| Operating CKI ÷ 4 mode                   | . )                                      | DC       | 1.0 | MHz   |
| Frequency ÷8 mode                        | } V <sub>CC</sub> ≥ 4.5V                 | DC       | 2.0 | MHz   |
| ÷16 mode                                 | <b>)</b>                                 | DC       | 4.0 | MHz   |
| ÷ 4 mode                                 | <b>)</b>                                 | DC       | 250 | kHz   |
| ÷8 mode                                  | } 4.5V > V <sub>CC</sub> ≥ 2.4V          | DC       | 500 | kHz   |
| ÷ 16 mode                                | J                                        | DC       | 1.0 | MHz   |
| Instruction Cycle Time                   | $R = 30k \pm 5\%, V_{CC} = 5V$           |          |     |       |
| RC Oscillator <sup>7</sup>               | $C = 82 pF \pm 5\% (\div 4 Mode)$        | 8        | 16  | μs    |
| Duty Cycle <sup>6</sup>                  | f <sub>I</sub> = 4 MHz                   | 40       | 60  | %     |
| Rise Time <sup>6</sup>                   | f <sub>I</sub> = 4 MHz External Clock    |          | 60  | ns    |
| Fall Time <sup>6</sup>                   | f <sub>I</sub> = 4 MHz External Clock    |          | 40  | ns    |
| Inputs (See Figure 3)                    |                                          |          |     |       |
| t <sub>SETUP</sub>                       | G Inputs )                               | tc/4+0.7 | ] ] | μs    |
|                                          | SI Input                                 | 0.3      |     | μs    |
|                                          | All Others J                             | 1.7      | 1   | μs    |
| tHOLD                                    | V <sub>CC</sub> ≥ 4.5V                   | 0.25     | 1   | μs    |
|                                          | V <sub>CC</sub> ≥ 2.4V                   | 1.0      |     | μs    |
| Output Propagation                       | . ,                                      |          |     |       |
| Delay                                    | $V_{OUT} = 1.5V, C_L = 100 pF, R_L = 5k$ | ĺ        |     |       |
| t <sub>PD1</sub> , t <sub>PD0</sub>      | V <sub>CC</sub> ≤ 4.5V                   |          | 1.0 | μs    |
| tpD1, tpD0                               | V <sub>CC</sub> ≤ 2.4V                   |          | 4.0 | μS    |

# COP310C/COP311C

# **Absolute Maximum Ratings**

if Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage Voltage at Any Pin -0.3V to V<sub>CC</sub>+0.3V

Total Allowable Source Current 25 mA

Total Allowable Sink Current 25 mA **Operating Temperature Range** -40°C to +85°C Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 sec.)

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                              | Conditions                                                                                                                                                                                                                                                                                                                   | Min                                       | Max                 | Units                            |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------|----------------------------------|
| Operating Voltage                                                                                      |                                                                                                                                                                                                                                                                                                                              | 3.0                                       | 5.5V                | V                                |
| Power Supply Ripple (Notes 5, 6)                                                                       |                                                                                                                                                                                                                                                                                                                              |                                           | 0.1 V <sub>CC</sub> | V                                |
| Supply Current (Note 1)                                                                                | $V_{CC}=3.0V$ , $t_{c}=125 \mu s$<br>$V_{CC}=5.0V$ , $t_{c}=16 \mu s$<br>$V_{CC}=5.0V$ , $t_{c}=4 \mu s$<br>( $t_{c}$ is instruction cycle time)                                                                                                                                                                             |                                           | 100<br>600<br>2500  | μΑ<br>μΑ<br>μΑ                   |
| HALT Mode Current (Note 2)                                                                             | $V_{CC} = 5.0V, F_{IN} = 0 \text{ kHz}$<br>$V_{CC} = 3.0V, F_{IN} = 0 \text{ kHz}$                                                                                                                                                                                                                                           |                                           | 50<br>20            | μA<br>μA                         |
| Input Voltage Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High                       |                                                                                                                                                                                                                                                                                                                              | 0.9 V <sub>CC</sub>                       | 0.1 V <sub>CC</sub> | V<br>V                           |
| Logic Low                                                                                              |                                                                                                                                                                                                                                                                                                                              |                                           | 0.2 V <sub>CC</sub> | V                                |
| Hi-Z Input Leakage                                                                                     |                                                                                                                                                                                                                                                                                                                              | -2                                        | +2                  | μΑ                               |
| Input Capacitance (Note 6)                                                                             |                                                                                                                                                                                                                                                                                                                              |                                           | 7                   | pF                               |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low         | Standard Outputs $V_{CC}=5.0V\pm10\%$ $I_{OH}=-25~\mu\text{A}$ $I_{OL}=400~\mu\text{A}$ $I_{OL}=10~\mu\text{A}$ $I_{OL}=10~\mu\text{A}$                                                                                                                                                                                      | 2.7<br>V <sub>CC</sub> -0.2               | 0.4                 | V<br>V<br>V                      |
| Output Current Levels (Note 4) (Except CKO) Sink  Source (Standard Option) Source (Low Current Option) | V <sub>CC</sub> = 4.5V, V <sub>OUT</sub> = V <sub>CC</sub><br>V <sub>CC</sub> = 3.0V, V <sub>OUT</sub> = V <sub>CC</sub><br>V <sub>CC</sub> = 4.5V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 3.0V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 4.5V, V <sub>OUT</sub> = 0V<br>V <sub>CC</sub> = 3.0V, V <sub>OUT</sub> = 0V | 1.2<br>0.2<br>-0.5<br>-0.1<br>-30<br>-8   | 440<br>200          | mA<br>mA<br>mA<br>μΑ<br>μΑ       |
| CKO Current Levels (As Clock Out) Sink                                                                 | $V_{CC} = 4.5V, CKI = V_{CC}, V_{OUT} = V_{CC}$ $V_{CC} = 4.5V, CKI = 0V, V_{OUT} = 0V$                                                                                                                                                                                                                                      | 0.3<br>0.6<br>1.2<br>-0.3<br>-0.6<br>-1.2 |                     | mA<br>mA<br>mA<br>mA<br>mA<br>mA |
| Allowable Sink/Source<br>Current Per Pin (Note 4)                                                      |                                                                                                                                                                                                                                                                                                                              |                                           | 5                   | mA                               |

#### COP310C/COP311C

# DC Electrical Characteristics (Continued)

| Parameter                                                                 | Conditions                                                                | Min | Max        | Units    |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|------------|----------|
| Allowable Loading on CKO<br>(as HALT I/O pin)                             |                                                                           |     | 100        | pF       |
| Current Needed to<br>Override HALT <sup>3</sup><br>To Continue<br>To Halt | $V_{CC} = 4.5V, V_{IN} = 0.2 V_{CC}$ $V_{CC} = 4.5V, V_{IN} = 0.7 V_{CC}$ |     | 0.8<br>2.0 | mA<br>mA |
| TRI-STATE or Open Drain<br>Leakage Current                                |                                                                           | -4  | +4         | μΑ       |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to V<sub>CC</sub> with 5k resistors. See current drain equation on page 13.

Note 2: The Halt mode will stop CKI from oscillating in the RC and crystal configurations.

Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns) to flip the HALT flip-flop.

Note 4: SO output sink current must be limited to keep VOL less than 0.2 VCC when part is running in order to prevent entering test mode.

Note 5: Voltage change must be less than 0.5V in a 1 ms period.

Note 6: This parameter is only sampled and not 100% tested.

Note 7: Variation due to the device included.

# COP310C/COP311C

# AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                | Conditions                               | Min      | Max | Units |
|------------------------------------------|------------------------------------------|----------|-----|-------|
| Instruction Cycle Time (t <sub>c</sub> ) | V <sub>CC</sub> ≥ 4.5V                   | 4        | DC  | μs    |
|                                          | 4.5V > V <sub>CC</sub> ≥ 3.0V            | 16       | DC  | μs    |
| Operating CKI ÷ 4 mode                   | )                                        | DC       | 1.0 | MHz   |
| Frequency ÷8 mode                        | } V <sub>CC</sub> ≥ 4.5V                 | DC       | 2.0 | MHz   |
| ÷16 mode                                 | } J                                      | DC       | 4.0 | MHz   |
| ÷4 mode                                  |                                          | DC       | 250 | kHz   |
| ÷8 mode                                  | $A.5V > V_{CC} \ge 3.0V$                 | DC       | 500 | kHz   |
| ÷ 16 mode                                | J                                        | DC       | 1.0 | MHz   |
| Instruction Cycle Time                   | $R = 30k \pm 5\%, V_{CC} = 5V$           | }        | 1   |       |
| RC Oscillator <sup>7</sup>               | $C = 82 pF \pm 5\% ( \div 4 Mode)$       | 8        | 16  | μs    |
| Duty Cycle <sup>6</sup>                  | f <sub>I</sub> = 4 MHz                   | 40       | 60  | %     |
| Rise Time <sup>6</sup>                   | f <sub>I</sub> = 4 MHz External Clock    |          | 60  | ns    |
| Fall Time <sup>6</sup>                   | f <sub>I</sub> = 4 MHz External Clock    |          | 40  | ns    |
| Inputs (See Figure 3)                    |                                          |          |     |       |
| <sup>t</sup> SETUP                       | G Inputs )                               | tc/4+0.7 |     | μs    |
|                                          | SI Input                                 | 0.3      |     | μs    |
|                                          | All Others                               | 1.7      | 1   | μs    |
| thold                                    | V <sub>CC</sub> ≥ 4.5V                   | 0.25     | · · | μs    |
|                                          | V <sub>CC</sub> ≥ 3.0V                   | 1.0      |     | μs    |
| Output Propagation                       |                                          |          |     |       |
| Delay                                    | $V_{OUT} = 1.5V, C_L = 100 pF, R_L = 5k$ | 1        |     |       |
| t <sub>PD1</sub> , t <sub>PD0</sub>      | V <sub>CC</sub> ≤ 4.5V                   | 1        | 1.0 | μs    |
| t <sub>PD1</sub> , t <sub>PD0</sub>      | V <sub>CC</sub> ≤ 3.0V                   | (        | 4.0 | μs    |

## **Connection Diagrams**

S.O. Wide and DIP 2 19 L3 3 18 -1.7 L2 17 RESE COP411C COP311C 16 L1 -CKI LO 15 - DG SI 14 ·D1 SO 13 ·G2 SK 12 -G1 GND 11

**Top View** 

Order Number COP311C-XXX/D or COP411C-XXX/D See NS Hermetic Package Number D20A (Prototype Package Only)

Order Number COP311C-XXX/N or COP411C-XXX/N See NS Molded Package Number N20A

Order Number COP311C-XXX/WM or COP411C-XXX/WM See NS Surface Mount Package Number M20B S.O. Wide and DIP



TL/DD/5015-3

**Top View** 

Order Number COP310C-XXX/D or COP410C-XXX/D See NS Hermetic Package Number D24C (Prototype Package Only)

Order Number COP310C-XXX/N or COP410C-XXX/N See NS Molded Package Number N24A

Order Number COP310C-XXX/WM or COP410C-XXX/WM See NS Surface Mount Package Number M24B

FIGURE 2

TL/DD/5015-2

## **Pin Descriptions**

| Pin                            | Description                                         | Pin   | Description                             |
|--------------------------------|-----------------------------------------------------|-------|-----------------------------------------|
| $L_7-L_0$                      | 8-bit bidirectional I/O port with TRI-STATE         | SK    | Logic-controlled clock                  |
| G3-G0                          | 4-bit bidirectional I/O port                        |       | (or general purpose output)             |
|                                | (G <sub>2</sub> -G <sub>0</sub> for 20-pin package) | CKI   | System oscillator input                 |
| D <sub>3</sub> -D <sub>0</sub> | 4-bit general purpose output port                   | СКО   | Crystal oscillator output, or HALT mode |
|                                | (D <sub>1</sub> -D <sub>0</sub> for 20-pin package) |       | I/O port (24-pin package only)          |
| SI                             | Serial input (or counter input)                     | RESET | System reset input                      |
| so                             | Serial output (or general purpose output)           | Vcc   | System power supply                     |
|                                |                                                     | GND - | System Ground                           |

## **Timing Diagram**



FIGURE 3. Input/Output (Divide-by-8 Mode)

TL/DD/5015-4

## **Functional Description**

To ease reading of this description, only COP410C and/or COP411C are referenced; however, all such references apply equally to COP310C and/or COP311C, respectively.

A block diagram of the COP410C is given in *Figure 1*. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1"; when a bit is reset, it is a logic "0".

#### **PROGRAM MEMORY**

Program memory consists of a 512-byte ROM. As can be seen by an examination of the COP410C/411C instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words (bytes) each.

#### **ROM ADDRESSING**

ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 512 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9-bit binary count value. Two levels of subroutine nesting are implemented by two 9-bit subroutine save registers, SA and SB.

ROM instruction words are fetched, decoded, and executed by the instruction decode, control and skip logic circuitry.

#### **DATA MEMORY**

Data Memory consists of a 128-bit RAM, organized as four data registers of 8 × 4-bit digits. RAM addressing is implemented by a 6-bit B register whose upper two bits (Br) selects one of four data registers and lower three bits of the 4-bit Bd select one of eight 4-bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), they may also be loaded into the Q latches or loaded from the L ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

The most significant bit of Bd is not used to select a RAM digit. Hence, each physical digit of RAM may be selected by two different values of Bd as shown in *Figure 4*. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 to 15, but *not* between 7 and 8 (see Table III).

#### INTERNAL LOGIC

The internal logic of the COP410C/411C is designed to ensure fully static operation of the device.

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load four bits of the 8-bit Q latch data and to perform data exchanges with the SIO register.

The 4-bit adder performs the arithmetic and logic functions of the COP410C/411C, storing its results in A. It also outputs the carry information to a 1-bit carry register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description below.)

The G register contents are outputs to four general purpose bidirectional I/O ports.

The Q register is an internal, latched, 8-bit register, used to hold data loaded from RAM and A, as well as 8-bit data from ROM. Its contents are output to the L I/O ports when the L drivers are enabled under program control. (See LEI instruction.)

The eight L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into A and RAM.



TL/DD/5015~5

FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter, depending upon the contents of the EN register. (See EN register description below.) Its contents can be exchanged with A, allowing it to input or output a continuous serial data stream. With SIO functioning as a serial-in/serial-out shift register and SK as a sync clock, the COP410C/411C is MICROWIRE compatible.

The D register provides four general purpose outputs and is used as the destination register for the 4-bit contents of Bd. The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK is a sync clock, inhibited when SKL is a logic "0". The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register (EN3–EN0).

- 1. The least significant bit of the enable register, EN0, selects the SIO register as either a 4-bit shift register or as a 4-bit binary counter. With EN0 set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse ("4" to "0") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of EN3. With EN0 reset, SIO is a serial shift register, shifting left each instruction cycle time. The data present at SI is shifted into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each instruction cycle time. (See 4, below.) The SK output becomes a logic-controlled clock.
- 2. EN 1 is not used, it has no effect on the COP410C/411C.
- With EN2 set, the L drivers are enabled to output the data in Q to the L I/O ports. Resetting EN2 disables the L drivers, placing the L I/O ports in a high impedance input state
- 4. EN3, in conjunction with EN0, affects the SO output. With EN0 set (binary counter option selected), SO will output the value loaded into EN3. With EN0 reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected, disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to "0".

#### INITIALIZATION

The internal reset logic will initialize the device upon power-up if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz, otherwise the external RC network shown in *Figure 5* must be connected to the RESET pin. The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to V<sub>CC</sub>. Initialization will occur whenever a logic "0" is applied to the RESET input, providing it stays low for at least three instruction cycle times.

When  $V_{CC}$  power is applied, the internal reset logic will keep the chip in initialization mode for up to 2500 instruction cycles. If the CKI clock is running at a low frequency, this could take a long time, therefore, the internal logic should be disabled by a mask option with initialization controlled solely by  $\overline{\text{RESET}}$  pin.

Note: If CKI clock is less than 32 kHz, the internal reset logic (Option 25 = 1) must be disabled and the external RC network must be present.

Upon initialization, the PC register is cleared to 0 (ROM address 0) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).



TL/DD/5015-6

 $RC > 5 \times Power Supply Rise Time and <math>RC > 100 \times CKI Period$ 

FIGURE 5. Power-Up Clear Circuit

#### COP411C

If the COP410C is bonded as a 20-pin package, it becomes the COP411C, illustrated in *Figure 2*, COP410C/411C Connection Diagrams. Note that the COP411C does not contain D2, D3, G3, or CKO. Use of this option, of course, precludes use of D2, D3, G3, and CKO options. All other options are available for the COP411C.

TABLE I. Enable Register Modes -- Bits EN0 and EN3

| EN0 | EN3 | SIO            | SI               | so     | SK                          |
|-----|-----|----------------|------------------|--------|-----------------------------|
| 0   | 0   | Shift Register | Input to Shift   | 0      | If SKL = 1, SK = clock      |
|     |     |                | Register         |        | If $SKL = 0$ , $SK = 0$     |
| 0   | 1   | Shift Register | Input to Shift   | Serial | If $SKL = 1$ , $SK = clock$ |
|     |     |                | Register         | out    | If $SKL = 0$ , $SK = 0$     |
| 1   | 0   | Binary Counter | Input to Counter | 0      | SK = SKL                    |
| 1   | 1   | Binary Counter | Input to Counter | 1      | SK = SKL                    |

#### HALT MODE

The COP410C/411C is a *fully static* circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip also may be halted by the HALT instruction or by forcing CKO high when it is used as a HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.

The HALT mode has slight differences depending upon the type of oscillator used.

a. 1-pin oscillator-RC or external

The HALT mode may be entered into by either program control (HALT instruction) or by forcing CKO to a logic "1" state.

The circuit may be awakened by one of two different methods:

- Continue function. By forcing CKO to a logic "0", the system clock is re-enabled and the circuit continues to operate from the point where it was stopped.
- Restart. Forcing the RESET pin to a logic "0" will restart the chip regardless of HALT or CKO (see initialization).
- b. 2-pin oscillator-crystal

The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic "1" state. The circuit can be awakened only by the RESET function.



#### **CKO Pin Options**

In a crystal-controlled oscillator system, CKO is used as an output to the crystal network. CKO will be forced high during the execution of a HALT instruction, thus inhibiting the crystal network. If a 1-pin oscillator system is chosen (RC or external), CKO will be selected as HALT and is an I/O

flip-flop which is an indicator of the HALT status. An external signal can override this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and the CKO output will go high to keep the chip stopped. By forcing a low level to CKO, the chip will continue and CKO output will go low.

All features associated with the CKO I/O pin are available with the 24-pin package only.

#### **OSCILLATOR OPTIONS**

There are three options available that define the use of CKI and CKO.

- a. Crystal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16 (optionally by 8 or 4).
- b. External Oscillator. CKI is configured as LSTTL-compatible input accepting an external clock signal. The external frequency is divided by 16 (optionally by 8 or 4) to give the instruction cycle time. CKO is the HALT I/O port.
- c. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port.

The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional 100 μA at 5V). However, when the part halts, it stops with CKI high and the halt current is at the minimum.



FIGURE 6. COP410C Oscillator

**RC-Controlled** 

Oscillator

#### **Crystal or Resonator**

|           |      |     |         |       |       |             | 0001114101 |            |
|-----------|------|-----|---------|-------|-------|-------------|------------|------------|
| Crystal   |      | Cor | mponent | Value |       |             | Cycle      |            |
| Value     | R1   | R2  | C1 pF   | C2 pF | R     | С           | Time       | Vcc        |
| 32 kHz    | 220k | 20M | 30      | 5-36  | 15k   | 82 pF       | 4-9 μs     | ≥4.5V      |
| 455 kHz   | 5k   | 10M | 80      | 40    | 30k   | 82 pF       | 8-16 μs    | ≥4.5V      |
| 2.096 MHz | 2k   | 1M  | 30      | 6-36  | 47k   | 100 pF      | 16-32 μs   | 2.4 to 4.5 |
| 4.0 MHz   | 1k   | 1M  | 30      | 6-36  | Note: | : 15k ≤ R : | ≤ 150k,    |            |
| i         |      |     |         |       | 50 pf | ≤ C ≤ 150   | 0 pF       |            |

5

## COP410C/COP411C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP410C/411C instruction set.

#### TABLE II. COP410C/411C Instruction Set Table Symbols

| Symbol                                  | Definition                                                                                                                                                                                                                                                                      | Symbol                               | Definition                                                                                               |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|
| INTERNA                                 | AL ARCHITECTURE SYMBOLS                                                                                                                                                                                                                                                         | INSTRU                               | UCTION OPERAND SYMBOLS                                                                                   |
| A<br>B<br>Br<br>Bd<br>C<br>D<br>EN<br>G | 4-bit Accumulator 6-bit RAM Address Register Upper 2 bits of B (register address) Lower 4 bits of B (digit address) 1-bit Carry Register 4-bit Data Output Port 4-bit Enable Register 4-bit Register to latch data for G I/O Port                                               | d<br>r<br>a<br>y<br>RAM(s)<br>ROM(t) | •                                                                                                        |
| L                                       | 8-bit TRI-STATE I/O Port                                                                                                                                                                                                                                                        | OPERA'                               | ATIONAL SYMBOLS                                                                                          |
| M<br>PC<br>Q<br>SA<br>SB<br>SIO<br>SK   | 4-bit contents of RAM Memory pointed to by B Register 9-bit ROM Address Register (program counter) 8-bit Register to latch data for L I/O Port 9-bit Subroutine Save Register A 9-bit Subroutine Save Register B 4-bit Shift Register and Counter Logic-Controlled Clock Output | +<br>-<br>→<br>←<br>=<br>A<br>⊕      | Plus Minus Replaces Is exchanged with Is equal to The one's complement of A Exclusive-OR Range of values |

#### TABLE III. COP410C/411C Instruction Set

| Mnemonic  | Operand   | Hex<br>Code | Machine<br>Language Code<br>(Binary) | Data Flow                                               | Skip Conditions | Description                               |
|-----------|-----------|-------------|--------------------------------------|---------------------------------------------------------|-----------------|-------------------------------------------|
| ARITHMETI | C INSTRUC | TIONS       |                                      |                                                         |                 |                                           |
| ASC       |           | 30          | [0011]0000]                          | $A + C + RAM(B) \rightarrow A$<br>Carry $\rightarrow C$ | Carry           | Add with Carry, Skip on<br>Carry          |
| ADD       |           | 31          | 0011 0001                            | A + RAM(B) → A                                          | None            | Add RAM to A                              |
| AISC      | y         | 5-          | 0101  y                              | A + y → A                                               | Carry           | Add immediate, Skip on Carry (y $\neq$ 0) |
| CLRA      |           | 00          | 0000   0000                          | 0 → A                                                   | None            | Clear A                                   |
| COMP      |           | 40          | 0100   0000                          | $\overline{A} \rightarrow A$                            | None            | One's complement of A to A                |
| NOP       |           | 44          | 0100   0100                          | None                                                    | None            | No Operation                              |
| RC        | 4         | 32          | 0011 0010                            | "0" → C                                                 | None            | Reset C                                   |
| SC        |           | 22          | 0010 0010                            | "1" → C                                                 | None            | Set C                                     |
| XOR       |           | 02          | [0000]0010]                          | A ⊕ RAM(B) → A                                          | None            | Exclusive-OR RAM with A                   |

## Instruction Set (Continued)

| TABLE III. COP410C/411C Instruction Set (Continued) |                   |                      |                                                                |                                                                                                                                                     |                       |                                             |  |  |
|-----------------------------------------------------|-------------------|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------|--|--|
| Mnemonic                                            | Operand           | Hex<br>Code          | Machine<br>Language Code<br>(Binary)                           | Data Flow                                                                                                                                           | Skip Conditions       | Description                                 |  |  |
| TRANSFER                                            | OF CONTR          | OL INST              | TRUCTIONS                                                      |                                                                                                                                                     |                       |                                             |  |  |
| JID .                                               |                   | FF                   | [1111]1111]                                                    | ROM (PC <sub>8</sub> , A,M) → PC <sub>7:0</sub>                                                                                                     | None .                | Jump Indirect (Note 2)                      |  |  |
| JMP                                                 | <b>a</b>          | 6 <i>-</i><br>-      | 0110 000 a <sub>8</sub>  <br>a <sub>7:0</sub>                  | a → PC                                                                                                                                              | None                  | Jump                                        |  |  |
| JP                                                  | a                 | -                    | [1  a <sub>6:0</sub> ]<br>(pages 2,3 only)                     | a → PC <sub>6:0</sub>                                                                                                                               | None                  | Jump within Page<br>(Note 1)                |  |  |
| • •                                                 |                   | -                    | or $11 \mid a_{5:0}$ (all other pages)                         | a → PC <sub>5:0</sub>                                                                                                                               |                       |                                             |  |  |
| JSRP                                                | а                 | -                    | 10 a <sub>5:0</sub>                                            | $PC + 1 \rightarrow SA \rightarrow SB$                                                                                                              | None                  | Jump to Subroutine Page<br>(Note 2)         |  |  |
|                                                     |                   |                      |                                                                | $\begin{array}{c} 010 \longrightarrow PC_{8:6} \\ a \longrightarrow PC_{5:0} \end{array}$                                                           |                       | , , , , , , , , , , , , , , , , , , ,       |  |  |
| JSR                                                 | a                 | 6-<br>-              | 0110   100   a <sub>8</sub>   a <sub>7:0</sub>                 | $PC + 1 \rightarrow SA \rightarrow SB$<br>$a \rightarrow PC$                                                                                        | None                  | Jump to Subroutine                          |  |  |
| RET                                                 |                   | 48                   | 0100   1000                                                    | $SB \rightarrow SA \rightarrow PC$                                                                                                                  | None                  | Return from Subroutine                      |  |  |
| RETSK                                               | •                 | 49                   | 0100   10011                                                   | $SB \rightarrow SA \rightarrow PC$                                                                                                                  | Always Skip on Return | Return from Subroutine then Skip            |  |  |
| HALT                                                |                   | 33<br>38             | 0011 0011                                                      |                                                                                                                                                     | None                  | Halt processor                              |  |  |
| MEMORY R                                            | EFERENCE          | INSTRU               | JCTIONS                                                        |                                                                                                                                                     |                       |                                             |  |  |
| CAMQ                                                |                   | 33<br>3C             | 0011 0011                                                      | $A \rightarrow Q_{7:4}$<br>RAM(B) $\rightarrow Q_{3:0}$                                                                                             | None                  | Copy A, RAM to Q                            |  |  |
| CQMA                                                |                   | 33<br>2C             | 0011 0011 0010 1100                                            | $Q_{7:4} \rightarrow RAM(B)$<br>$Q_{3:0} \rightarrow A$                                                                                             | None                  | Copy Q to RAM, A                            |  |  |
| de LD 🗀                                             | ***** <b>r</b> ** | -5                   | [00 r 0101]                                                    | $\begin{array}{c} RAM(B)  \longrightarrow  A \\ Br  \oplus  r  \longrightarrow  Br \end{array}$                                                     | None                  | Load RAM into A<br>Exclusive-OR Br with r   |  |  |
| LOID                                                | 1 11 14           | BF                   | [1011]1111]                                                    | $ROM(PC_8,A,M) \rightarrow Q$<br>$SA \rightarrow SB$                                                                                                | None                  | Load Q Indirect                             |  |  |
| RMB                                                 | 0<br>1<br>2<br>3  | 4C<br>45<br>42<br>43 | 0100   1100  <br>0100   0101  <br>0100   0010  <br>0100   0011 | $\begin{array}{c} 0 \longrightarrow RAM(B)_0 \\ 0 \longrightarrow RAM(B)_1 \\ 0 \longrightarrow RAM(B)_2 \\ 0 \longrightarrow RAM(B)_3 \end{array}$ | None                  | Reset RAM Bit                               |  |  |
| SMB                                                 | 0<br>1<br>2<br>3  | 4D<br>47<br>46<br>4B | 0100   1101  <br>0100   0111  <br>0100   0110  <br>0100   1011 | $\begin{array}{c} 1 \longrightarrow RAM(B)_0 \\ 1 \longrightarrow RAM(B)_1 \\ 1 \longrightarrow RAM(B)_2 \\ 1 \longrightarrow RAM(B)_3 \end{array}$ | None                  | Set RAM Bit                                 |  |  |
| STII                                                | <b>y</b>          | 7-                   | 0111 y                                                         | $y \rightarrow RAM(B)$<br>Bd + 1 $\rightarrow$ Bd                                                                                                   | None                  | Store Memory Immediate and Increment Bd     |  |  |
| <b>X</b>                                            | ing services.     | - <b>6</b>           | [00 r 0110]                                                    | $\begin{array}{c} RAM(B) \longleftrightarrow A \\ Br \oplus r \longrightarrow Br \end{array}$                                                       | None                  | Exchange RAM with A, Exclusive-OR Br with r |  |  |
|                                                     | 3,15              | 23                   | 0010 0011                                                      | RAM(3,15) ←→ A                                                                                                                                      | None                  | Exchange A with RAM                         |  |  |

## Instruction Set (Continued)

#### TABLE III. COP410C/411C Instruction Set (Continued)

| Mnemonic   | Operand           | Hex                        | Machine<br>Language Code                                       | 2410C/411C Instruction Se  Data Flow                                                                                       | Skip Conditions                                                                      | Description                                                 |
|------------|-------------------|----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|
|            | <u> </u>          | Code                       | (Binary)                                                       |                                                                                                                            |                                                                                      |                                                             |
| MEMORY RI  | EFERENCE          | INSTRU                     | CTIONS (Continued                                              | d)                                                                                                                         |                                                                                      |                                                             |
| XDS        | r                 | -7                         | 00 r 0111                                                      | $\begin{array}{c} RAM(B) \longleftrightarrow A \\ Bd - 1 \longrightarrow Bd \\ Br \oplus r \longrightarrow Br \end{array}$ | Bd decrements past 0                                                                 | Exchange RAM with A and Decrement Bd Exclusive-OR Br with r |
| XIS        | r                 | -4                         | [00 r 0100]                                                    | $\begin{array}{c} RAM(B) \longleftrightarrow A \\ Bd + 1 \longrightarrow Bd \\ Br \oplus r \longrightarrow Br \end{array}$ | Bd increments past 15                                                                | Exchange RAM with A and Increment Bd Exclusive-OR Br with r |
| REGISTER F | REFERENCI         | E INSTR                    | UCTIONS                                                        |                                                                                                                            |                                                                                      |                                                             |
| CAB        |                   | 50                         | 0101   0000                                                    | A → Bd                                                                                                                     | None                                                                                 | Copy A to Bd                                                |
| CBA        | 4                 | 4E                         | 0100 1110                                                      | Bd → A                                                                                                                     | None                                                                                 | Copy Bd to A                                                |
| LBI        | r,d               | -                          | $\frac{ 00 r (d-1)}{(d=0,9:15)}$                               | r,d → B                                                                                                                    | Skip until not a LBI                                                                 | Load B Immediate with r,d                                   |
| LEI ·      | <b>y</b>          | 33<br>6-                   | [0011   0011 ]<br>[0010   y                                    | y → EN                                                                                                                     | None                                                                                 | Load EN Immediate                                           |
| TEST INSTR | RUCTIONS          |                            |                                                                |                                                                                                                            |                                                                                      |                                                             |
| SKC        |                   | 20                         | 0010 0000                                                      | ,                                                                                                                          | C = "1"                                                                              | Skip if C is True                                           |
| SKE        |                   | 21                         | 0010   0001                                                    |                                                                                                                            | A = RAM(B)                                                                           | Skip if A Equals RAM                                        |
| SKGZ       | *.                | 33<br>21                   | 0011 0011                                                      |                                                                                                                            | $G_{3:0} = 0$                                                                        | Skip if G is Zero<br>(all 4 bits)                           |
| SKGBZ      | 0<br>1<br>2<br>3  | 33<br>01<br>11<br>03<br>13 | 0011 0011 0000 0001 0000 0011 0010 0011                        | 1st byte 2nd byte                                                                                                          | G <sub>0</sub> = 0<br>G <sub>1</sub> = 0<br>G <sub>2</sub> = 0<br>G <sub>3</sub> = 0 | Skip if G Bit is Zero                                       |
| SKMBZ      | 0 .<br>1 2<br>3 3 | 01<br>11<br>03<br>13       | 0000   0001  <br>0001   0001  <br>0000   0011  <br>0001   0011 |                                                                                                                            | $RAM(B)_0 = 0$<br>$RAM(B)_1 = 0$<br>$RAM(B)_2 = 0$<br>$RAM(B)_3 = 0$                 | Skip if RAM Bit is Zero                                     |
| INPUT/OUT  | PUT INSTR         | UCTION                     | S                                                              |                                                                                                                            |                                                                                      |                                                             |
| ING        |                   | 33<br>2A                   | 0011 0011 0010                                                 | $G \rightarrow A$                                                                                                          | None                                                                                 | Input G Ports to A                                          |
| INL        |                   | 33<br>2E                   | 0011 0011 0010 1110                                            | $L_{7:4} \rightarrow RAM(B)$<br>$L_{3:0} \rightarrow A$                                                                    | None                                                                                 | Input L Ports to RAM, A                                     |
| OBD        |                   | 33<br>3E                   | 0011 0011                                                      | Bd → D                                                                                                                     | None                                                                                 | Output Bd to D Output                                       |
| OMG        | 4                 | 33<br>3A                   | 0011 0011                                                      | RAM(B) → G                                                                                                                 | None                                                                                 | Output RAM to G Ports                                       |
| XAS        |                   | 4F                         | 0100 1111                                                      | $A \longleftrightarrow SIO, C \to SKL$                                                                                     | None                                                                                 | Exchange A with SIO                                         |

Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3. The JP instruction, otherwise, permits a jump to a ROM location within the current 64-word page. JP may not jump to the last word of a page.

Note 2: A JSRP transfers program control to subroutine page 2 (0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not jump to the last word in page 2.

# **Description of Selected Instructions**

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP410C/411C programs.

#### **XAS INSTRUCTION**

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register). If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

#### JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower eight bits of the ROM address register PC with the contents of ROM addressed by the 9-bit word,  $PC_8$ , A, M.  $PC_8$  is not affected by this instruction.

Note: JID uses two instruction cycles if executed, one if skipped.

#### LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9-bit word PC<sub>8</sub>, A, M. LQID can be used for table look-up or code conversion such as BCD to 7-segment. The LQID instruction "pushes" the stack (PC + 1  $\rightarrow$  SA  $\rightarrow$  SB) and replaces the least significant eight bits of the PC as follows: A  $\rightarrow$  PC<sub>7.4</sub>, RAM(B)  $\rightarrow$  PC<sub>3:0</sub>, leaving PC<sub>8</sub> unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB  $\rightarrow$  SA  $\rightarrow$  PC), restoring the saved value of the PC to continue sequential program execution. Since LQID pushes SA  $\rightarrow$  SB, the previous contents of SB are lost.

Note: LQID uses two instruction cycles if executed, one if skipped.

#### INSTRUCTION SET NOTES

- The first word of a COP410C/411C program (ROM address 0) must be a CLRA (Clear A) instruction.
- b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
- c. The ROM is organized into eight pages of 64 words each. The program counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

#### POWER DISSIPATION

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minimize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will draw additional current. An RC oscillator will draw even more current since the input is a slow rising signal.

If using an external squarewave oscillator, the following equation can be used to calculate the COP410C current drain.

$$lc = lq + (V \times 20 \times Fi) + (V \times 1280 \times FI/Dv)$$

where Ic = chip current drain in microamps

Iq = quiescent leakage current (from curve)

FI = CKI frequency in megahertz  $V = chip V_{CC}$  in volts

Dv = divide by option selected

For example, at 5V  $V_{CC}$  and 400 kHz (divide by 4),

$$Ic = 10 + (5 \times 20 \times 0.4) + (5 \times 1280 \times 0.4/4)$$

$$Ic = 10 + 40 + 640 = 690 \,\mu A$$

#### I/O OPTIONS

COP410C/411C outputs have the following optional configurations, illustrated in *Figure 7*:

- a. Standard. A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to  $V_{CC}$ , compatible with CMOS and LSTTL.
- b. Low Current. This is the same configuration as (a) above except that the sourcing current is much less.
- c. Open Drain. An N-channel device to ground only, allowing external pull-up as required by the user's application.
- d. Standard TRI-STATE L Output. A CMOS output buffer similar to (a) which may be disabled by program control.
- e. Low-Current TRI-STATE L Output. This is the same as
   (d) above except that the sourcing current is much less.
- f. Open-Drain TRI-STATE L Output. This has the N-channel device to ground only.

The SI and RESET inputs are Hi-Z inputs (Figure 7a).

When using either the G or L I/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the low-current output option. Now, by setting the output registers to a logic "1" level, the P-channel devices will act as the pull-up load. Note that when using the L ports in this fashion, the Q registers must be set to a logic "1" level and the L drivers *must be enabled* by an LEI instruction.



a. Standard Push-Pull Output



b. Low Current Push-Pull Output



c. Open Drain Output



d. Standard TRI-STATE "L" Output



e. Low Current TRI-STATE
"L" Output



"L" Output

FIGURE 7. I/O Configurations

TL/DD/5015-9

## **Typical Performance Characteristics**



COP410C/COP411C
Low Current Option
Maximum Source Current

500
5.5.5V
400
4.5.V
200
0
1.0 2.0 3.0 4.0 5.0 6.0

Voh (VOLTS)





FIGURE 8





TL/DD/5015-10

All output drivers uses one or more of three common devices numbered 1 to 3. Minimum and maximum current ( $l_{OUT}$  and  $V_{OUT}$ ) curves are given in *Figure 8* for each of these devices to allow the designer to effectively use these I/O configurations.

## **Option List**

The COP410C/411C mask-programmable options are assigned numbers which correspond with the COP410C pins.

The following is a list of COP410C options. When specifying a COP411 chip, options 20, 21, and 22 must be set to 0. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.

Option 1: 0 = Ground Pin. No options available.

Option 2: CKO I/O Port. (Determined by Option 3.)

= 0: No option.

(a. is crystal oscillator output for two pin oscillator.

b. is HALT I/O for one pin oscillator.)

Option 3: CKI Input.

= 0: Crystal-controlled oscillator input (÷ 4).

= 1: Single-pin RC-controlled oscillator ( $\div$  4).

= 2: External oscillator input (÷ 4).
= 3: Crystal oscillator input (÷ 8).

= 4: External oscillator input (÷ 8).

= 5: Crystal oscillator input (÷ 16).

= 6: External oscillator input (÷ 16).

Option 4: RESET Input = 1: Hi-Z input. No option avail-

able.

Option 5: L7 Driver

= 0: Standard TRI-STATE push-pull output.

= 1: Low-current TRI-STATE push-pull output.

= 2: Open-drain TRI-STATE output.

Option 6: L<sub>6</sub> Driver. (Same as Option 5.)

Option 7: L<sub>5</sub> Driver. (Same as Option 5.)

Option 8: L<sub>4</sub> Driver. (Same as Option 5.)

Option 9: V<sub>CC</sub> Pin = 0 no option.

Option 10: L<sub>3</sub> Driver. (Same as Option 5.)

Option 11: L<sub>2</sub> Driver. (Same as Option 5.)

Option 12: L<sub>1</sub> Driver. (Same as Option 5.) Option 13: L<sub>0</sub> Driver. (Same as Option 5.)

Option 14: SI Input.

No option available.

= 1: Hi-Z input.

Option 15: SO Output.

= 0: Standard push-pull output.= 1: Low-current push-pull output.

= 2: Open-drain output.

Option 16: SK Driver. (Same as Option 15.)

Option 17: G<sub>0</sub> I/O Port. (Same as Option 15.)

Option 18: G<sub>1</sub> I/O Port. (Same as Option 15.)

Option 19: G<sub>2</sub> I/O Port. (Same as Option 15.)

Option 20: G<sub>3</sub> I/O Port. (Same as Option 15.) Option 21: D<sub>3</sub> Output. (Same as Option 15.)

Option 22: D<sub>2</sub> Output. (Same as Option 15.) Option 23: D<sub>1</sub> Output. (Same as Option 15.)

Option 24: D<sub>0</sub> Output. (Same as Option 15.)

Option 25: Internal Initialization Logic.

= 0: Normal operation.

= 1: No internal initialization logic.

Option 26: No option available.

Option 27: COP Bonding

= 0: COP410C (24-pin device).

= 1: COP411C (20-pin device). See note.

= 2: COP410C and COP411C. See note.

Note: If opt. #27 = 1 or 2 then opt #20 must = 0.

## **Option Table**

Please fill out a photocopy of the option table and send it along with your EPROM.

#### **Option Table**

| Option   | 1 Value =  | 0   | is: Ground Pin            | Option 15 Value = | <br>is: SO Output               |
|----------|------------|-----|---------------------------|-------------------|---------------------------------|
| Option   | 2 Value =  | 0   | is: CKO Pin               | Option 16 Value = | <br>is: SK Driver               |
| Option   | 3 Value =  |     | is: CKI Input             | Option 17 Value = | <br>is: G <sub>0</sub> I/O Port |
| Option   | 4 Value =  | 1   | is: RESET Input           | Option 18 Value = | <br>is: G <sub>1</sub> I/O Port |
| Option   | 5 Value =  |     | is: L <sub>7</sub> Driver | Option 19 Value = | <br>is: G <sub>2</sub> I/O Port |
| Option   | 6 Value =  |     | is: L <sub>6</sub> Driver | Option 20 Value = | <br>is: G <sub>3</sub> I/O Port |
| Option   | 7 Value =  |     | is: L <sub>5</sub> Driver | Option 21 Value = | <br>is: D <sub>3</sub> Output   |
| Option   | 8 Value =  |     | is: L <sub>4</sub> Driver | Option 22 Value = | <br>is: D <sub>2</sub> Output   |
| Option   | 9 Value =  | . 0 | is: Vcc Pin               | Option 23 Value = | <br>is: D₁ Output               |
| Option   |            |     |                           | Option 24 Value = | is: Do Output                   |
| •        |            |     | •                         | Option 25 Value = | is: Internal                    |
| •        |            |     | -                         |                   | Initialization                  |
| •        |            |     | •                         |                   | Logic                           |
| •        |            |     | •                         |                   | <br>•                           |
| Option ' | 14 Value = |     | is: SI Input              | Option 26 Value = | <br>is: N/A                     |
|          |            |     |                           | Option 27 Value = | <br>is: COP Bonding             |
|          |            |     |                           | •                 |                                 |



## COP413C/COP413CH/COP313C/COP313CH Single-Chip CMOS Microcontrollers

## **General Description**

The COP413C, COP413CH, COP313C, and COP313CH fully static, single-chip CMOS microcontrollers are members of the COPSTM family, fabricated using double-poly, silicongate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP413CH is identical to the COP413C except for operating voltage and frequency. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide a customized controller-oriented processor at a low end-product cost.

The COP313C/COP313CH is the extended temperature range version of the COP413C/COP413CH.

For emulation use the ROMless COP404C.

#### **Features**

- Lowest power dissipation (40 µW typical)
- Low cost
- Power-saving HALT Mode
- Powerful instruction set
- 512 x 8 ROM, 32 x 4 RAM
- 15 I/O lines
- Two-level subroutine stack
- DC to 4 µs instruction time
- Single supply operation (3V to 5.5V)
- General purpose and TRI-STATE® outputs
- Internal binary counter register with MICROWIRE™ compatible serial I/O
- Software/hardware compatible with other members of the COP400 family
- Extended temperature (-40°C to +85°C) devices available

## **Block Diagram**



## COP413C/COP413CH

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 6V

Voltage at Any Pin -0.3V to  $V_{CC} + 0.3V$ 

Total Allowable Source Current 25 mA

Total Allowable Sink Current 25 mA

Operating Temperature Range Storage Temperature Range 0°C to +70°C

-65°C to +150°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified

| Davamatan                                                                            | O-malial and                                                                               | COP4                  | 13C                 | COP413CH              |                     |                |
|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|---------------------|----------------|
| Parameter                                                                            | Conditions                                                                                 | Min                   | Max                 | Min                   | Max                 | Units          |
| Operating Voltage                                                                    |                                                                                            | 3.0                   | 5.5                 | 4.5                   | 5.5                 | V              |
| Power Supply Ripple (Notes 4, 5)                                                     |                                                                                            |                       | 0.1 V <sub>CC</sub> |                       | 0.1 V <sub>CC</sub> | V              |
| Supply Current (Note 1)                                                              | $V_{CC} = 5.0V$ , $t_c = Min$ $V_{CC} = 3.0V$ , $t_c = Min$ $(t_c \text{ is inst. cycle})$ |                       | 500<br>300          |                       | 2000                | μA<br>μA       |
| HALT Mode Current (Note 2)                                                           | $V_{CC} = 5.0V, F_{I} = 0 \text{ kHz}$<br>$V_{CC} = 3.0V, F_{I} = 0 \text{ kHz}$           |                       | 30<br>10            |                       | 30                  | μA<br>μA       |
| Input Voltage Levels RESET, CKI Logic High Logic Low All Other Inputs                |                                                                                            | 0.9 V <sub>CC</sub>   | 0.1 V <sub>CC</sub> | 0.9 V <sub>CC</sub>   | 0.1 V <sub>CC</sub> | V              |
| Logic High<br>Logic Low                                                              |                                                                                            | 0.7 V <sub>CC</sub>   | 0.2 V <sub>CC</sub> | 0.7 V <sub>CC</sub>   | 0.2 V <sub>CC</sub> | V<br>V         |
| RESET, SI Input Leakage                                                              |                                                                                            | -1                    | +1                  | -1                    | +1                  | μΑ             |
| Input Capacitance (Notes 5, 6)                                                       |                                                                                            |                       | 7                   |                       | 7                   | pF             |
| Output Voltage Levels<br>(SO, SK, L Port)<br>Logic High<br>Logic Low                 | I <sub>OH</sub> = -10 μA<br>I <sub>OL</sub> = 10 μA                                        | V <sub>CC</sub> - 0.2 | 0.2                 | V <sub>CC</sub> - 0.2 | 0.2                 | V              |
| Output Current Levels<br>Sink (Note 3)<br>Source (SO, SK, L Port)<br>Source (G Port) | $V_{CC} = Min, V_{OUT} = V_{CC}$ $V_{CC} = Min, V_{OUT} = 0V$ $V_{CC} = Min, V_{OUT} = 0V$ | 0.2<br>-0.1<br>-8     | -150                | 1.2<br>-0.5<br>-30    | -330                | mA<br>mA<br>μA |
| Allowable Sink/Source<br>Current Per Pin (Note 3)                                    |                                                                                            |                       | 5                   |                       | 5                   | mA             |
| TRI-STATE Leakage<br>Current                                                         |                                                                                            | -2                    | +2                  | -2                    | +2                  | μΑ             |

## COP413C/COP413CH

## AC Electrical Characteristics $0^{\circ}C \le T_A \le 70^{\circ}C$ unless otherwise specified

|                                                      |                                                                | COP413C                         |     | COP413CH                         |      | l                    |
|------------------------------------------------------|----------------------------------------------------------------|---------------------------------|-----|----------------------------------|------|----------------------|
| Parameter                                            | Conditions                                                     | Min                             | Max | Min                              | Max  | Units                |
| Instruction Cycle Time                               |                                                                | 16                              | DC  | 4                                | DC   | μs                   |
| Operating CKI Frequency                              | ÷8 Mode                                                        | DC                              | 500 | DC                               | 2000 | kHz                  |
| Instruction Cycle Time<br>RC Oscillator ÷ 4          | R = 30k $\pm$ 5%, V <sub>CC</sub> = 5V<br>C = 82 pF $\pm$ 5%   |                                 |     | 8                                | 16   | μs                   |
| Instruction Cycle Time<br>RC Oscillator ÷ 4 (Note 6) | $R = 56k \pm 5\%, V_{CC} = 5V$<br>$C = 100 pF \pm 5\%$         | 16                              | 32  | 16                               | 32   | μs                   |
| Duty Cycle (Note 5)                                  | Fi = Max freq ext clk                                          | 40                              | 60  | 40                               | 60   | %                    |
| Rise Time (Note 5)                                   | Fi = Max freq ext clk                                          |                                 | 60  |                                  | 60   | ns                   |
| Fall Time (Note 5)                                   | Fi = Max freq ext clk                                          |                                 | 40  |                                  | 40   | ns                   |
| Inputs (See <i>Figure 3</i> )  tSETUP  tHOLD         | G Inputs<br>SI Input<br>L Inputs                               | tc/4 + 2.8<br>1.2<br>6.8<br>1.0 |     | tc/4 + 0.7<br>0.3<br>1.7<br>0.25 |      | րs<br>րs<br>րs<br>րs |
| Output Propagation Delay tpD1, tpD0                  | $V_{OUT} = 1.5$ , $C_L = 100 \text{ pF}$<br>$R_L = 5 \text{k}$ |                                 | 4.0 |                                  | 1.0  | μs                   |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled to V<sub>CC</sub> with 5k resistors.

Note 2: The Halt mode will stop CKI from oscillating.

Note 3: SO output sink current must be limited to keep V<sub>OL</sub> less tha 0.2 V<sub>CC</sub> when part is running in order to prevent entering test mode.

Note 4: Voltage change must be less than 0.5V in a 1 ms period.

Note 5: This parameter is only sampled and not 100% tested.

Note 6: Variation due to the device included.

## COP313C/COP313CH

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 6V Voltage at Any Pin -0.3V to  $V_{CC} + 0.3$ V Total Allowable Source Current 25 mA

Total Allowable Sink Current 25 mA
Operating Temperature Range -40°C to +85°C
Storage Temperature Range -65°C to +150°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics $-40^{\circ}C \le T_A \le +85^{\circ}C$ unless otherwise specified

| Parameter                                                                            | Conditions                                                                                                                                            | СОРЗ                  | 13C                 | COP31                 | Units               |                |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|---------------------|----------------|
| rarameter                                                                            | Conditions                                                                                                                                            | Min                   | Max                 | Min                   | Max                 | Omis           |
| Operating Voltage                                                                    |                                                                                                                                                       | 3.0                   | 5.5                 | 4.5                   | 5.5                 | V              |
| Power Supply Ripple (Notes 4, 5)                                                     |                                                                                                                                                       |                       | 0.1 V <sub>CC</sub> |                       | 0.1 V <sub>CC</sub> | V              |
| Supply Current (Note 1)                                                              | $V_{CC} = 5.0V$ , $t_c = Min$ $V_{CC} = 3.0V$ , $t_c = Min$ $(t_c \text{ is inst. cycle})$                                                            |                       | 600<br>360          |                       | 2500                | μA<br>μA       |
| Halt Mode Current (Note 2)                                                           | $V_{CC} = 5.0V, Fi = 0 \text{ kHz}$<br>$V_{CC} = 3.0V, Fi = 0 \text{ kHz}$                                                                            |                       | 50<br>20            |                       | 50                  | μA<br>μA       |
| Input Voltage Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High     |                                                                                                                                                       | 0.9 V <sub>CC</sub>   | 0.1 V <sub>CC</sub> | 0.9 V <sub>CC</sub>   | 0.1 V <sub>CC</sub> | V<br>V         |
| Logic Low                                                                            |                                                                                                                                                       | - 00                  | 0.2 V <sub>CC</sub> |                       | 0.2 V <sub>CC</sub> | V              |
| RESET, SI Input Leakage                                                              |                                                                                                                                                       | -2                    | +2                  | -2                    | +2                  | μΑ             |
| Input Capacitance (Notes 5, 6)                                                       |                                                                                                                                                       |                       | 7                   |                       | 7                   | pF             |
| Output Voltage Levels<br>(SO, SK, L Port)<br>Logic High<br>Logic Low                 | I <sub>OH</sub> = -10 μA<br>I <sub>OL</sub> = 10 μA                                                                                                   | V <sub>CC</sub> - 0.2 | 0.2                 | V <sub>CC</sub> - 0.2 | 0.2                 | V<br>V         |
| Output Current Levels<br>Sink (Note 3)<br>Source (SO, SK, L Port)<br>Source (G Port) | $\begin{aligned} &V_{CC} = \text{Min, } V_{OUT} = V_{CC} \\ &V_{CC} = \text{Min, } V_{OUT} = 0V \\ &V_{CC} = \text{Min, } V_{OUT} = 0V \end{aligned}$ | 0.2<br>-0.1<br>-8     | -200                | 1.2<br>-0.5<br>-30    | 440                 | mA<br>mA<br>μA |
| Allowable Sink/Source<br>Current Per Pin (Note 3)                                    |                                                                                                                                                       |                       | 5                   |                       | 5                   | mA             |
| TRI-STATE Leakage<br>Current (Note 3)                                                |                                                                                                                                                       | -4                    | +4                  | -4                    | +4                  | μΑ             |

## COP313C/COP313CH

## AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                            | Conditions                                             | COP31                    | 3C         | COP313                   | Units |                |
|------------------------------------------------------|--------------------------------------------------------|--------------------------|------------|--------------------------|-------|----------------|
| raiametei                                            | Conditions                                             | Min                      | Max        | Min                      | Max   | Ointo          |
| Instruction Cycle Time                               |                                                        | 16                       | DC         | 4                        | DC    | μs             |
| Operating CKI Frequency                              | ÷ 8 Mode                                               | DC                       | 500        | DC                       | 2000  | kHz            |
| Instruction Cycle Time<br>RC Oscillator ÷ 4          | R = 30k ±5%, $V_{CC}$ = 5V<br>C = 82 pF ± 5%           |                          |            | 8                        | 16    | μs             |
| Instruction Cycle Time<br>RC Oscillator ÷ 4 (Note 6) | $R = 56k \pm 5\%, V_{CC} = 5V$<br>$C = 100 pF \pm 5\%$ | 16                       | 32         | 16                       | 32    | μs             |
| Duty Cycle (Note 5)                                  | Fi = Max Freq Ext Clk                                  | 40                       | 60         | 40                       | 60    | %              |
| Rise Time (Note 5)                                   | Fi = Max Freq Ext Clk                                  |                          | 60         |                          | 60    | ns             |
| Fall Time (Note 5)                                   | Fi = Max Freq Ext Clk                                  |                          | 40         |                          | 40    | ns             |
| Inputs (See <i>Figure 3</i> )<br>t <sub>SETUP</sub>  | G Inputs<br>SI Input<br>L Inputs                       | tc/4 + 2.8<br>1.2<br>6.8 |            | tc/4 + 0.7<br>0.3<br>1.7 |       | μs<br>μs<br>μs |
| thold thold                                          |                                                        | 1.0                      | ļ <u> </u> | 0.25                     |       | μs             |
| Output Propagation<br>Delay                          | $V_{OUT} = 1.5V, C_{L} = 100 pF$<br>$R_{L} = 5k$       |                          |            |                          |       |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                  |                                                        |                          | 4.0        |                          | 1.0   | μs             |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to V<sub>CC</sub> with 5k resistors. See current drain equation on page 13.

Note 2: The Halt mode will stop CKI from oscillating.

Note 3: SO output sink current must be limited to keep VOL less than 0.2 VCC when part is running in order to prevent entering test mode.

Note 4: Voltage change must be less than 0.5V in a 1 ms period.

Note 5: This parameter is only sampled and not 100% tested.

Note 6: Variation due to the device included.

## **Connection Diagram**

SO.

SK

#### 20 19 **-**L6 VCC 17 L3 18 L2 17 RESET COP413C COP413CH 16 -CKI COP313C -CKO LO 15 COP313CH SI 14 G3

13

12

·G2

·G1

**Top View** 

## **Pin Descriptions**

| Pin       | Description                                 |
|-----------|---------------------------------------------|
| L7-L0     | 8-bit bidirectional I/O port with TRI-STATE |
| $G_3-G_0$ | 4-bit bidirectional I/O port                |
| SI        | Serial input (or counter input)             |
| so        | Serial output (or general purpose output)   |
| SK        | Logic-controlled clock                      |
|           | (or general purpose output)                 |
| CKI       | System oscillator input                     |
| CKO       | Crystal oscillator output, or NC            |
| RESET     | System reset input                          |
| Vcc       | System power supply                         |
| GND       | System Ground                               |

### FIGURE 2

TL/DD/8537-2

Order Number COP313C-XXX/D, COP313CH-XXX/D, COP413C-XXX/D or COP413CH-XXX/D See NS Hermetic Package Number D20A

Order Number COP313C-XXX/N, COP313CH-XXX/N, COP413C-XXX/N or COP413CH-XXX/N See NS Molded Package Number N20A

Order Number COP313C-XXX/WM or COP413C-XXX/WM See NS Small Outline Package Number M20B

## **Timing Waveform**



TL/DD/8537-3

FIGURE 3. Input/Output Timing Diagrams (Divide-by-8 Mode)

## **Development Support**

The MOLE (Microcontroller On Line Emulator) is a low cost development system and real time emulator for COPS' products. They also include TMP, 8050 and the new 16 bit HPC microcontroller family. The MOLE provides effective support for the development of both software and hardware in the user's application.

The purpose of the MOLE is to provide a tool to write and assemble code, emulate code for the target microcontroller and assist in debugging of the system.

The MOLE can be connected to various hosts, IBM PC, STARPLEXTM, Kaypro, Apple and Intel systems, via RS-232 port. This link facilitates the up loading/down loading of code, supports host assembly and mass storage.

The MOLE consists of three parts; brain, personality and optional host software.

The brain board is the computing engine of the system. It is a self-contained computer with its own firmware which provides for all system operation, emulation control, communication, from programming and diagnostic operation. It has three serial ports which can be connected to a terminal, host system, printer, modem or to other MOLE's in a multi-MOLE environment.

The personality board contains the necessary hardware and firmware needed to emulate the target microcontroller. The emulation cable which replaces the target controller attaches to this board. The software contains a cross assembler and a communications program for up loading and down loading code from the MOLE.

#### **MOLE Ordering Information**

P/N

Description

MOLE-BRAIN MOLE-COPS-PB1 MOLE Computer Board COPS Personality Board

Optional Software

MOLE-XXX-YYY

Where XXX = COPS

YYY = Host System, IBM, Apple,

KAY (Kaypro), CP/M

7

## **Functional Description**

To ease reading of this description, only COP413C is referenced; however, all such references apply equally to COP413CH, COP313C, and COP313CH.

A block diagram of the COP413C is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1"; when a bit is reset, it is a logic "0".

#### PROGRAM MEMORY

Program memory consists of a 512-byte ROM. As can be seen by an examination of the COP413C instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words (bytes) each.

#### **ROM ADDRESSING**

ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 512 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9-bit binary count value. Two levels of subroutine nesting are implemented by two 9-bit subroutine save registers, SA and SB.

ROM instruction words are fetched, decoded, and executed by the instruction decode, control and skip logic circuitry.

#### **DATA MEMORY**

Data Memory consists of a 128-bit RAM, organized as four data registers of 8  $\times$  4-bit digits. RAM addressing is implemented by a 6-bit B register whose upper two bits (Br) selects one of four data registers and lower three bits of the 4-bit Bd select one of eight 4-bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), they may also be loaded into the Q latches or loaded from the L ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction.

The most significant bit of Bd is not used to select a RAM digit. Hence, each physical digit of RAM may be selected by two different values of Bd as shown in *Figure 4*. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 to 15, but *not* between 7 and 8 (see Table III).

#### INTERNAL LOGIC

The internal logic of the COP413C is designed to ensure fully static operation of the device.

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load four bits of the 8-bit Q latch data and to perform data exchanges with the SIO register.

The 4-bit adder performs the arithmetic and logic functions of the COP413C, storing its results in A. It also outputs the carry information to a 1-bit carry register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description below.)

The G register contents are outputs to four general purpose bidirectional I/O ports.

The Q register is an internal, latched, 8-bit register, used to hold data loaded from RAM and A, as well as 8-bit data from ROM. Its contents are output to the L I/O ports when the L drivers are enabled under program control. (See LEI instruction.)

The eight L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into A and RAM.



TL/DD/8537-4

FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter, depending upon the contents of the EN register. (See EN register description below.) Its contents can be exchanged with A, allowing it to input or output a continuous serial data stream. With SIO functioning as a serial-in/serial-out shift register and SK as a sync clock, the COP413C is MICROWIRE compatible.

The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK is a sync clock, inhibited when SKL is a logic "0".

The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register (EN3–EN0).

- 1. The least significant bit of the enable register, EN0, selects the SIO register as either a 4-bit shift register or as a 4-bit binary counter. With EN0 set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse ("1" to "0") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of EN3. With EN0 reset, SIO is a serial shift register, shifting left each instruction cycle time. The data present at SI is shifted into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each instruction cycle time. (See 4, below.) The SK output becomes a logic-controlled clock.
- 2. EN 1 is not used, it has no effect on the COP413C.
- With EN2 set, the L drivers are enabled to output the data in Q to the L I/O ports. Resetting EN2 disables the L drivers, placing the L I/O ports in a high impedance input state.
- EN3, in conjunction with EN0, affects the SO output. With EN0 set (binary counter option selected), SO will output the value loaded into EN3. With EN0 reset (serial shift

register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected, disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to "0".

#### INITIALIZATION

The external RC network shown in Figure 5 must be connected to the  $\overline{\text{RESET}}$  pin. The  $\overline{\text{RESET}}$  pin is configured as a Schmitt trigger input. If not used, it should be connected to  $V_{CC}$ . Initialization will occur whenever a logic "0" is applied to the  $\overline{\text{RESET}}$  input, providing it stays low for at least three instruction cycle times.

Upon initialization, the PC register is cleared to 0 (ROM address 0) and the A, B, C, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).



TL/DD/8537-5

RC > 5  $\times$  Power Supply Rise Time and RC > 100  $\times$  CKI Period

FIGURE 5. Power-Up Clear Circuit

TABLE I. Enable Register Modes—Bits EN0 and EN3

| EN0 | EN3 | SIO            | SI                         | so            | SK                                                     |
|-----|-----|----------------|----------------------------|---------------|--------------------------------------------------------|
| 0   | 0   | Shift Register | Input to Shift<br>Register | 0 ,           | If SKL = 1, SK = clock If SKL = 0, SK = 0              |
| 0   | 1   | Shift Register | Input to Shift<br>Register | Serial<br>out | If $SKL = 1$ , $SK = clock$<br>If $SKL = 0$ , $SK = 0$ |
| 1   | 0   | Binary Counter | Input to Counter           | . 0           | SK = SKL                                               |
| 1   | 1   | Binary Counter | Input to Counter           | 1             | SK = SKL                                               |

#### HALT MODE

The COP413C is a *fully static* circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may be halted by the HALT instruction. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.

The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic "1" state. The circuit can be awakened only by the RESET function.

#### POWER DISSIPATION

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minimize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will draw more than a square-wave input. An RC oscillator will draw even more current since the input is a slow rising signal.

If using an external squarewave oscillator, the following equation can be used to calculate the COP413C current drain.

$$Ic = Iq + (V \times 20 \times Fi) + (V \times 1280 \times FI/Dv)$$

where Ic = chip current drain in microamps

Iq = quiescent leakage current (from curve)

FI = CKI frequency in megahertz

 $V = chip V_{CC} in volts$ 

Dv = divide by option selected

For example, at 5V V<sub>CC</sub> and 400 kHz (divide by 8),

$$Ic = 30 + (5 \times 20 \times 0.4) + (5 \times 1280 \times 0.4/8)$$

$$Ic = 30 + 40 + 320 = 390 \mu A$$

#### **OSCILLATOR OPTIONS**

There are two options available that define the use of CKI and CKO.

- a. Cyrstal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 8.
- B. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is NC.

The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional 100  $\mu$ A at 5V). However, when the part halts, it stops with CKI high and the halt current is at the minimum.



TL/DD/8537-6

FIGURE 6. COP413C Oscillator

#### **Crystal or Resonator**

#### RC-Controlled Oscillator

| Crystal   |      | Co  | mponent V | alue  | 5.    |             | Cycle    |                          |
|-----------|------|-----|-----------|-------|-------|-------------|----------|--------------------------|
| Value     | R1   | R2  | C1 pF     | C2 pF | R     | С           | Time     | V <sub>CC</sub>          |
| 32 kHz    | 220k | 20M | 30        | 5–36  | 15k   | 82 pF       | 4–9 μs   | ≥ 4.5V COP413CH Only     |
| 455 kHz   | 5k   | 10M | 80        | 40    | 30k   | 82 pF       | 8-16 μs  | ≥ 4.5V COP413CH Only     |
| 2.000 MHz | 2k   | 1M  | 30        | 6-36  | 47k   | 100 pF      | 16–32 μs | 3.0 to 4.5V COP413C Only |
|           |      |     |           |       | 56k   | 100 pF      | 16–32 μs | ≥ 4.5V                   |
|           |      |     |           |       | Note: | 15k ≤ R ≤ 1 | 50k,     |                          |
|           |      |     |           |       | 50 pF | ≤ C ≤ 150 p | F        |                          |

#### I/O CONFIGURATIONS

COP413C outputs have the following configurations, illustrated in Figure 7:

- a. Standard SO, SK Output. A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to V<sub>CC</sub>, compatible with CMOS and LSTTL.
- b. Low Current G Output. This is the same configuration as (a) above except that the sourcing current is much less.
- c. Standard TRI-STATE L Output. L output is a CMOS output buffer similar to (a) which may be disabled by program control.

The SI and RESET inputs are Hi-Z inputs (Figure 7d).

When using the G I/O port as an input, set the output register to a logic "1" level. The P-channel device will act as a pull-up load. When using the L I/O port as an input, disable the L drivers with the LEI instruction. The drivers are then in TRI-STATE mode and can be driven externally.

All output drivers use one or more of three common devices numbered 1 to 3. Minimum and maximum current (IOUT and VOUT) curves are given in Figure 8 for each of these devices to allow the designer to effectively use these I/O configura-



a. Standard Push-Pull Output



b. Low Current Push-Pull Output



c. Standard TRI-STATE "L" Output



d. Hi-Z Input

TL/DD/8537-7

FIGURE 7. I/O Configurations













## **COP413C Instruction Set**

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP413C instruction set.

## TABLE II. COP413C Instruction Set Table Symbols

| Symbol  | Definition                                               | Symbo                 | Definition                                          |
|---------|----------------------------------------------------------|-----------------------|-----------------------------------------------------|
| INTERNA | AL ARCHITECTURE SYMBOLS                                  | INSTRU                | UCTION OPERAND SYMBOLS                              |
| Α       | 4-bit Accumulator                                        | d                     | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| В       | 6-bit RAM Address Register                               | r                     | 2-bit Operand Field, 0-3 binary (RAM Register       |
| Br      | Upper 2 bits of B (register address)                     |                       | Select)                                             |
| Bd      | Lower 4 bits of B (digit address)                        | а                     | 9-bit Operand Field, 0-511 binary (ROM Address)     |
| С       | 1-bit Carry Register                                     | у                     | 4-bit Operand Field, 0-15 binary (Immediate Data)   |
| EN      | 4-bit Enable Register                                    | RAM(s)                | Contents of RAM location addressed by s             |
| G       | 4-bit Register to latch data for G I/O Port              | ROM(t)                | Contents of ROM location addressed by t             |
| L       | 8-bit TRI-STATE I/O Port                                 |                       | •                                                   |
| М       | 4-bit contents of RAM Memory pointed to by B<br>Register | OPERA                 | ATIONAL SYMBOLS                                     |
| PC      | 9-bit ROM Address Register (program counter)             | +                     | Plus                                                |
| Q       | 8-bit Register to latch data for L I/O Port              | <del>-</del>          | Minus                                               |
| SA      | 9-bit Subroutine Save Register A                         | $\rightarrow$         | Replaces                                            |
| SB      | 9-bit Subroutine Save Register B                         | $\longleftrightarrow$ | Is exchanged with                                   |
| SIO     | 4-bit Shift Register and Counter                         | =                     | Is equal to                                         |
| SK      | Logic-Controlled Clock Output                            | Ā                     | The one's complement of A                           |
|         | -03.0 00.11.01100 0.10011 0dipat                         | ⊕ `                   | Exclusive-OR                                        |
|         |                                                          | :                     | Range of values                                     |

### **TABLE III. COP413C Instruction Set**

| Mnemonic  | Operand   | Hex<br>Code | Machine<br>Language Code<br>(Binary) | Data Flow                                               | Skip Co | nditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                               |
|-----------|-----------|-------------|--------------------------------------|---------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| ARITHMETI | C INSTRUC | TIONS       |                                      |                                                         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |
| ASC       |           | 30          | [0011 0000]                          | $A + C + RAM(B) \rightarrow A$<br>Carry $\rightarrow C$ | Carry   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Add with Carry, Skip on<br>Carry          |
| ADD       |           | 31          | 0011 0001                            | A + RAM(B) → A                                          | None    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Add RAM to A                              |
| AISC      | <b>y</b>  | 5           | 0101  y                              | $A + y \rightarrow A$                                   | Carry   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Add immediate, Skip on Carry (y $\neq$ 0) |
| CLRA      |           | 00          | 0000   0000                          | 0, → A ··· . · · ·                                      | None    | <i>.</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Clear A                                   |
| СОМР      |           | 40          | [0100   0000]                        | $\overline{A} \rightarrow A$                            | None    | indentification of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second | One's complement of A to A                |
| NOP       | ~         | 44          | 0100   0100                          | None                                                    | None    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No Operation                              |
| RC        |           | 32          | 0011 0010                            | "o" → C                                                 | None    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reset C                                   |
| sc        | •         | 22          | 0010   0010                          | "1" → C                                                 | None    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Set C                                     |
| XOR       | 4.        | 02          | 0000   0010                          | A ⊕ RAM(B) → A                                          | None    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Exclusive-OR RAM with A                   |

| Mnemonic     | Operand          | Hex<br>Code          | Machine<br>Language Code                                       | Data Flow                                                                                                                                           | Skip Conditions       | Description                                    |
|--------------|------------------|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------|
| TRANSFER     | OF CONTR         | OL INS               | (Binary) FRUCTIONS                                             |                                                                                                                                                     |                       |                                                |
| JID          |                  | FF.                  | [1111][1111]                                                   | $PC_{7:0}$ ROM (PC <sub>8</sub> , A,M) $\rightarrow$                                                                                                | None                  | Jump Indirect (Note 2)                         |
| JMP          | <b>a</b> .       | 6-<br>-              | 0110   000   a <sub>8</sub>   a <sub>7:0</sub>                 | a → PC                                                                                                                                              | None                  | Jump                                           |
| JP           | а                | -                    | 1 a <sub>6:0</sub> pages 2, 3 only)                            | a → PC <sub>6:0</sub>                                                                                                                               | None                  | Jump within Page<br>(Note 1)                   |
| •            |                  | -                    | or<br>11 a <sub>5:0</sub><br>(all other pages)                 | a → PC <sub>5:0</sub>                                                                                                                               |                       | + <del>-</del>                                 |
| JSRP         | a                | -                    | 10 a <sub>5:0</sub>                                            | $PC + 1 \rightarrow SA \rightarrow SB$                                                                                                              | None                  | Jump to Subroutine Page<br>(Note 2)            |
|              |                  |                      |                                                                | $\begin{array}{c} 010 \longrightarrow PC_{8:6} \\ a \longrightarrow PC_{5:0} \end{array}$                                                           |                       |                                                |
| JSR          | <b>a</b> .       | 6-                   | 0110   100   a <sub>8</sub>   a <sub>7:0</sub>                 | $PC + 1 \rightarrow SA \rightarrow SB$<br>$a \rightarrow PC$                                                                                        | None                  | Jump to Subroutine                             |
| RET          |                  | 48                   | 0100   1000                                                    | $SB \rightarrow SA \rightarrow PC$                                                                                                                  | None                  | Return from Subroutine                         |
| RETSK        |                  | 49                   | 0100   10011                                                   | $SB \rightarrow SA \rightarrow PC$                                                                                                                  | Always Skip on Return | Return from Subroutine then Skip               |
| HALT         |                  | 33<br>38             | 0011 0011                                                      |                                                                                                                                                     | None                  | Halt processor                                 |
| MEMORY R     | EFERENCE         | INSTRU               | JCTIONS                                                        |                                                                                                                                                     |                       |                                                |
| CAMQ         |                  | 33<br>3C             | 0011 0011 0011 1100                                            | $A \rightarrow Q_{7:4}$<br>RAM(B) $\rightarrow Q_{3:0}$                                                                                             | None                  | Copy A, RAM to Q                               |
| CQMA         |                  | 33<br>2C             | 0011   0011   0010   1100                                      | $Q_{7:4} \longrightarrow RAM(B)$<br>$Q_{3:0} \longrightarrow A$                                                                                     | None                  | Copy Q to RAM, A                               |
| LD           | r '              | -5                   | [00 r 0101]                                                    | $\begin{array}{c} RAM(B)  \longrightarrow  A \\ Br  \oplus  r  \longrightarrow  Br \end{array}$                                                     | None                  | Load RAM into A<br>Exclusive-OR Br with r      |
| LQID         |                  | BF                   | [1011 [1111]                                                   | $ROM(PC_8,A,M) \rightarrow Q$<br>$SA \rightarrow SB$                                                                                                | None                  | Load Q Indirect                                |
| RMB          | 0<br>1<br>2<br>3 | 4C<br>45<br>42<br>43 | 0100   1100  <br>0100   0101  <br>0100   0010  <br>0100   0011 | $\begin{array}{c} 0 \longrightarrow RAM(B)_0 \\ 0 \longrightarrow RAM(B)_1 \\ 0 \longrightarrow RAM(B)_2 \\ 0 \longrightarrow RAM(B)_3 \end{array}$ | None                  | Reset RAM Bit                                  |
| SMB          | 0<br>1<br>2<br>3 | 4D<br>47<br>46<br>4B | 0100   1101  <br>0100   0111  <br>0100   0110  <br>0100   1011 | $\begin{array}{l} 1 \longrightarrow RAM(B)_0 \\ 1 \longrightarrow RAM(B)_1 \\ 1 \longrightarrow RAM(B)_2 \\ 1 \longrightarrow RAM(B)_3 \end{array}$ | None                  | Set RAM Bit                                    |
| STII         | ÿ                | 7-                   | 0111  y                                                        | $y \rightarrow RAM(B)$<br>Bd + 1 $\rightarrow$ Bd                                                                                                   | None                  | Store Memory Immediate and Increment Bd        |
| · . <b>X</b> | r. Tree          | -6                   | [00 r 0110]                                                    | $\begin{array}{c} RAM(B) \longleftrightarrow A \\ Br \oplus r \longrightarrow Br \end{array}$                                                       | None                  | Exchange RAM with A,<br>Exclusive-OR Br with r |
| XAD          | 3,15             | 23<br>BF             | 0010 0011                                                      | RAM(3,15) ←→ A                                                                                                                                      | None                  | Exchange A with RAM (3,15)                     |

LEI

SKC

SKE

SKGZ

SKGBZ

SKMBZ

XAS

**TEST INSTRUCTIONS** 

У

0

1

2

3

0

1

2

3

INPUT/OUTPUT INSTRUCTIONS

33

6-

20

21

33

21

33

01

11

03

13

01

11

03

13

4F

|0011|0011|

0010 | v

|0010|0000|

|0010|0001|

|0011|0011|

0010 0001

|0011|0011|

0000 | 0001 |

0001 | 0001 |

0000 0011

0010 | 0011 |

|0000|0001|

0001 | 0001 |

0000 | 0011 |

0001 | 0011

|0100|1111|

#### COP413C Instruction Set (Continued) TABLE III. COP413C Instruction Set (Continued) Machine Hex Mnemonic Operand Language Code **Skip Conditions Data Flow** Description Code (Binary) **MEMORY REFERENCE INSTRUCTIONS (Continued)** XDS -7 $RAM(B) \longleftrightarrow A$ 00 | r | 0111 | Bd decrements past 0 Exchange RAM with A $Bd - 1 \rightarrow Bd$ and Decrement Bd $Br \oplus r \rightarrow Br$ Exclusive-OR Br with r XIS -4 $RAM(B) \longleftrightarrow A$ Bd increments past 15 Exchange RAM with A r |00|r|0100| $Bd + 1 \rightarrow Bd$ and Increment Bd $Br \oplus r \rightarrow Br$ Exclusive-OR Br with r REGISTER REFERENCE INSTRUCTIONS CAB 0101 | 0000 | $A \rightarrow Bd$ None Copy A to Bd CBA 4E Copy Bd to A |0100|1110| $Bd \rightarrow A$ None LBI r,d |00|r|(d-1)| $r,d \rightarrow B$ Skip until not a LBI Load B Immediate with (d = 0.9:15)

 $y \rightarrow EN$ 

1st byte

2nd byte

None

C = "1"

 $G_{3:0} = 0$ 

 $G_0 = 0$ 

 $G_1 = 0$ 

 $G_2 = 0$ 

 $G_3 = 0$ 

None

 $RAM(B)_0 = 0$ 

 $RAM(B)_1 = 0$ 

 $RAM(B)_2 = 0$ 

 $RAM(B)_3 = 0$ 

A = RAM(B)

Load EN Immediate

Skip if C is True

Skip if G is Zero

Skip if G Bit is Zero

Skip if RAM Bit is Zero

Exchange A with SIO

(all 4 bits)

Skip if A Equals RAM

| ING | 33<br>2A | 0011 0011 | $G \rightarrow A$                                                                          | None | Input G Ports to A      |
|-----|----------|-----------|--------------------------------------------------------------------------------------------|------|-------------------------|
| INL | 33<br>2E | 0011 0011 | $\begin{array}{c} L_{7:4} \longrightarrow RAM(B) \\ L_{3:0} \longrightarrow A \end{array}$ | None | Input L Ports to RAM, A |
| ОМС | 33<br>3A | 0011 0011 | RAM(B) → G                                                                                 | None | Output RAM to G Ports   |

Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3. The JP instruction, otherwise, permits a jump to a ROM location within the current 64-word page. JP may not jump to the last word of a page.

 $A \longleftrightarrow SIO, C \to SKL$ 

Note 2: A JSRP transfers program control to subroutine page 2 (0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not jump to the last word in page 2.

## **Description of Selected Instructions**

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP413C programs.

#### XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register.) If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

#### JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower eight bits of the ROM address register PC with the contents of ROM addressed by the 9-bit word,  $PC_8$ , A, M.  $PC_8$  is not affected by this instruction.

Note: JID uses two instruction cycles if executed, one if skipped.

#### **LQID INSTRUCTION**

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9-bit word PC8, A, M. LQID can be used for table look-up or code conversion such as BCD to 7-segment. The LQID instruction "pushes" the stack (PC + 1  $\rightarrow$  SA  $\rightarrow$  SB) and replaces the least significant eight bits of the PC as follows: A  $\rightarrow$  PC7;4, RAM(B)  $\rightarrow$  PC3:0, leaving PC8 unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB  $\rightarrow$  SA  $\rightarrow$  PC), restoring the saved value of the PC to continue sequential program execution. Since LQID pushes SA  $\rightarrow$  SB, the previous contents of SB are lost.

Note: LQID uses two instruction cycles if executed, one if skipped.

#### INSTRUCTION SET NOTES

- a. The first word of a COP413C program (ROM address 0) must be a CLRA (Clear A) instruction.
- b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
- c. The ROM is organized into eight pages of 64 words each. The program counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LOID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LOID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

#### **COPS Programming Manual**

For detailed information on writing. COPS programs, the COPS Programming Manual 424410284-001 provides an indepth discussion of the COPS architecture, instruction set and general techniques of COPS programming. This manual is written with the programmer in mind.

#### OPTION LIST-OSCILLATOR SELECTION

The oscillator option selected must be sent in with the EPROM of ROM Code for masking into the COP413C. Select the appropriate option, make a photocopy of the table and send it with the EPROM.

#### COP413C/COP313C

Option 1: Oscillator selection

- = 0 Ceramic Resonator input frequency divided by 8. CKO is oscillator output.
- 1 Single pin RC controlled oscillator divided by 4. CKO is no connection.

**Note:** The following option information is to be sent to National along with the EPROM.

Option 1: Value = \_\_\_\_ is Oscillator Selected.



# COP424C, COP425C, COP426C, COP324C, COP325C, COP326C and COP444C, COP445C, COP344C, COP345C Single-Chip 1k and 2k CMOS Microcontrollers

## **General Description**

The COP424C, COP425C, COP426C, COP444C and COP445C fully static, Single-Chip CMOS Microcontrollers are members of the COPSTM family, fabricated using double-poly, silicon gate microCMOS technology. These Controller Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP424C and COP444C are 28 pin chips. The COP425C and COP445C are 24-pin versions (4 inputs removed) and COP426C is 20-pin version with 15 I/O lines. Standard test procedures and reliable high-density techniques provide the medium to large volume customers with a customized microcontroller at a low end-product cost. These microcontrollers are appropriate choices in many demanding control environments especially those with human

The COP424C is an improved product which replaces the COP420C.

#### **Features**

- Lowest power dissipation (50 µW typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode
- 4 µs instruction time, plus software selectable clocks
- 2k x 8 ROM, 128 x 4 RAM (COP444C/COP445C)
- 1k x 8 ROM, 64 x 4 RAM (COP424C/COP425C/COP426C)
- 23 I/O lines (COP444C and COP424C)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation (2.4V to 5.5V)
- Programmable read/write 8-bit timer/event counter
- Internal binary counter register with MICROWIRE™ serial I/O capability
- General purpose and TRI-STATE® outputs
- LSTTL/CMOS output compatible
- Microbus™ compatible
- Software/hardware compatible with COP400 family
- Extended temperature range devices COP324C/ COP325C/COP326C and COP344C/COP345C (-40°C to +85°C)
- Military devices (-55°C to +125°C) to be available



## COP424C/COP425C/COP426C and COP444C/COP445C

## **Absolute Maximum Ratings**

Supply Voltage ( $V_{CC}$ ) 6V Voltage at any Pin -0.3V to  $V_{CC}+0.3$ V Total Allowable Source Current 25 mA 25 mA

Operating Temperature Range 0°C to +70°C Storage Temperature Range -65°C to +150°C

Lead Temperature (soldering, 10 seconds)

(soldering, 10 seconds) 300°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics 0°C ≤ TA ≤ 70°C unless otherwise specified

| Parameter                                                                                                                               | Conditions                                                                                                                                                                                                                                            | Min                                     | Max                        | Uni                        |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------|----------------------------|
| Operating Voltage<br>Power Supply Ripple (Notes 4, 5)                                                                                   | Peak to Peak                                                                                                                                                                                                                                          | 2.4                                     | 5.5<br>0.1 V <sub>CC</sub> | V                          |
| Supply Current<br>(Note 1)                                                                                                              | $V_{CC}$ = 2.4V, tc = 64 μs $V_{CC}$ = 5.0V, tc = 16 μs $V_{CC}$ = 5.0V, tc = 4 μs (tc is instruction cycle time)                                                                                                                                     |                                         | 120<br>700<br>3000         | μΑ<br>μΑ<br>μΑ             |
| HALT Mode Current<br>(Note 2)                                                                                                           | V <sub>CC</sub> =5.0V, F <sub>IN</sub> =0 kHz<br>V <sub>CC</sub> =2.4V, F <sub>IN</sub> =0 kHz                                                                                                                                                        |                                         | 40<br>12                   | μ <i>Α</i><br>μ <i>Α</i>   |
| Input Voltage Levels<br>RESET, CKI, D <sub>0</sub> (clock input)<br>Logic High<br>Logic Low<br>All Other Inputs                         |                                                                                                                                                                                                                                                       | 0.9 V <sub>CC</sub>                     | 0.1 V <sub>CC</sub>        | V                          |
| Logic High<br>Logic Low                                                                                                                 |                                                                                                                                                                                                                                                       | 0.7 V <sub>CC</sub>                     | 0.2 V <sub>CC</sub>        | > >                        |
| Input Pull-Up Current                                                                                                                   | V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0                                                                                                                                                                                                             | -30                                     | -330                       | μA                         |
| Hi-Z Input Leakage                                                                                                                      |                                                                                                                                                                                                                                                       | -1                                      | +1                         | μΑ                         |
| Input Capacitance (Note 4)                                                                                                              |                                                                                                                                                                                                                                                       |                                         | , 7                        | , pF                       |
| Output Voltage Levels<br>LSTTL Operation<br>Logic High<br>Logic Low<br>CMOS Operation                                                   | Standard Outputs $V_{CC} = 5.0V \pm 10\%$ $I_{OH} = -100 \mu A$ $I_{OL} = 400 \mu A$                                                                                                                                                                  | 2.7                                     | 0.4                        | <b>&gt;</b>                |
| Logic High<br>Logic Low                                                                                                                 | I <sub>OH</sub> = -10 μA<br>I <sub>OL</sub> =10 μA                                                                                                                                                                                                    | V <sub>CC</sub> -0.2                    | 0.2                        | >>                         |
| Output Current Levels (except CKO) Sink (Note 6) Source (Standard Option) Source (Low Current Option) CKO Current Levels (As Clock Out) | $\begin{array}{c} V_{CC}\!=\!4.5V, V_{OUT}\!=\!V_{CC} \\ V_{CC}\!=\!2.4V, V_{OUT}\!=\!V_{CC} \\ V_{CC}\!=\!4.5V, V_{OUT}\!=\!0V \\ V_{CC}\!=\!2.4V, V_{OUT}\!=\!0V \\ V_{CC}\!=\!4.5V, V_{OUT}\!=\!0V \\ V_{CC}\!=\!2.4V, V_{OUT}\!=\!0V \end{array}$ | 1.2<br>0.2<br>-0.5<br>-0.1<br>-30<br>-6 | -330<br>-80                | m/<br>m/<br>m/<br>μ/<br>μ/ |
| Sink ÷ 4<br>÷ 8<br>÷ 16  Source ÷ 4<br>÷ 8<br>÷ 16                                                                                      | V <sub>CC</sub> =4.5V, CKI=V <sub>CC</sub> , V <sub>OUT</sub> =V <sub>CC</sub> V <sub>CC</sub> =4.5V, CKI=0V, V <sub>OUT</sub> =0V                                                                                                                    | 0.3<br>0.6<br>1.2<br>0.3<br>0.6<br>1.2  |                            | m/<br>m/<br>m/<br>m/<br>m/ |
| Allowable Sink/Source Current per Pin<br>(Note 6)                                                                                       |                                                                                                                                                                                                                                                       |                                         | 5                          | m/                         |
| Allowable Loading on CKO (as HALT)                                                                                                      |                                                                                                                                                                                                                                                       |                                         | 100                        | . pf                       |
| Current Needed to Over-Ride HALT<br>(Note 3)<br>To Continue                                                                             | V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0.2V <sub>CC</sub>                                                                                                                                                                                            |                                         | 0.7                        | m/                         |
| To Halt                                                                                                                                 | V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0.2V <sub>CC</sub><br>V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0.7V <sub>CC</sub>                                                                                                                              |                                         | 1.6                        | m                          |
| TRI-STATE or Open Drain<br>Leakage Current                                                                                              |                                                                                                                                                                                                                                                       | 2.5                                     | +2.5                       | μ./                        |

## COP324C/COP325C/COP326C and COP344C/COP345C

## **Absolute Maximum Ratings**

Lead Temperature (soldering, 10 seconds)

 Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics -40°C≤T<sub>A</sub>≤+85°C unless otherwise specified

300°C

| Parameter                                                                                                                               | Conditions                                                                                                                                                                                                                                                                                        | Min                                       | Max                        | Units                            |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------|----------------------------------|
| Operating Voltage<br>Power Supply Ripple (Notes 4, 5)                                                                                   | Peak to Peak                                                                                                                                                                                                                                                                                      | 3.0                                       | 5.5<br>0.1 V <sub>CC</sub> | V                                |
| Supply Current<br>(Note 1)                                                                                                              | $V_{CC}$ =3.0V, tc=64 μs $V_{CC}$ =5.0V, tc=16 μs $V_{CC}$ =5.0V, tc=4 μs (tc is instruction cycle time)                                                                                                                                                                                          |                                           | 180<br>800<br>3600         | μΑ<br>μΑ<br>μΑ                   |
| HALT Mode Current<br>(Note 2)                                                                                                           | V <sub>CC</sub> =5.0V, F <sub>IN</sub> =0 kHz<br>V <sub>CC</sub> =3.0V, F <sub>IN</sub> =0 kHz                                                                                                                                                                                                    |                                           | 60<br>30                   | μA<br>μA                         |
| Input Voltage Levels RESET, CKI, D <sub>O</sub> (clock input) Logic High Logic Low All Other Inputs Logic High                          |                                                                                                                                                                                                                                                                                                   | 0.9 V <sub>CC</sub>                       | 0.1 V <sub>CC</sub>        | V<br>V                           |
| Logic Low                                                                                                                               |                                                                                                                                                                                                                                                                                                   | 5., <b>1</b> CC                           | 0.2 V <sub>CC</sub>        | v                                |
| Input Pull-Up Current                                                                                                                   | V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0                                                                                                                                                                                                                                                         | -30                                       | -440                       | μΑ                               |
| Hi-Z Input Leakage                                                                                                                      |                                                                                                                                                                                                                                                                                                   | -2                                        | +2                         | μΑ                               |
| Input Capacitance (Note 4)                                                                                                              |                                                                                                                                                                                                                                                                                                   |                                           | 7                          | pF                               |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High                                                    | Standard Outputs $V_{CC}$ = 5.0V $\pm$ 10% $I_{OH}$ = $-$ 100 $\mu$ A $I_{OL}$ = 400 $\mu$ A                                                                                                                                                                                                      | 2.7                                       | 0.4                        | V<br>V                           |
| Logic High<br>Logic Low                                                                                                                 | I <sub>OH</sub> = -10 μA<br>I <sub>OL</sub> = 10 μA                                                                                                                                                                                                                                               | V <sub>CC</sub> -0.2                      | 0.2                        | v                                |
| Output Current Levels (except CKO) Sink (Note 6) Source (Standard Option) Source (Low Current Option) CKO Current Levels (As Clock Out) | V <sub>CC</sub> =4.5V, V <sub>OUT</sub> =V <sub>CC</sub> V <sub>CC</sub> =3.0V, V <sub>OUT</sub> =V <sub>CC</sub> V <sub>CC</sub> =4.5V, V <sub>OUT</sub> =0V V <sub>CC</sub> =3.0V, V <sub>OUT</sub> =0V V <sub>CC</sub> =4.5V, V <sub>OUT</sub> =0V V <sub>CC</sub> =3.0V, V <sub>OUT</sub> =0V | 1.2<br>0.2<br>-0.5<br>-0.1<br>-30<br>-8   | -440<br>-200               | mA<br>mA<br>mA<br>μA<br>μA       |
| Sink                                                                                                                                    | V <sub>CC</sub> =4.5V, CKI=V <sub>CC</sub> , V <sub>OUT</sub> =V <sub>CC</sub> V <sub>CC</sub> =4.5V, CKI=0V, V <sub>OUT</sub> =0V                                                                                                                                                                | 0.3<br>0.6<br>1.2<br>-0.3<br>-0.6<br>-1.2 |                            | mA<br>mA<br>mA<br>mA<br>mA<br>mA |
| Allowable Sink/Source Current per<br>Pin (Note 6)                                                                                       |                                                                                                                                                                                                                                                                                                   |                                           | 5                          | mA                               |
| Allowable Loading on CKO (as HALT)                                                                                                      |                                                                                                                                                                                                                                                                                                   |                                           | 100                        | pF                               |
| Current Needed to Over-Ride HALT<br>(Note 3)<br>To Continue<br>To Halt                                                                  | V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0.2V <sub>CC</sub><br>V <sub>CC</sub> =4.5V, V <sub>IN</sub> =0.7V <sub>CC</sub>                                                                                                                                                                          |                                           | 0.9<br>2.1                 | mA<br>mA                         |
| TRI-STATE or Open Drain<br>Leakage Current                                                                                              |                                                                                                                                                                                                                                                                                                   | -5                                        | +5                         | μА                               |

## COP424C/COP425C/COP426C and COP444C/COP445C

AC Electrical Characteristics 0°C ≤ TA ≤ 70°C unless otherwise specified.

| Parameter                                          | Conditions                               | Min        | Max | Units |
|----------------------------------------------------|------------------------------------------|------------|-----|-------|
| Instruction Cycle Time (tc)                        | V <sub>CC</sub> ≥4.5V                    | 4          | DC  | μs    |
|                                                    | 4.5V>V <sub>CC</sub> ≥2.4V               | 16         | DC  | μs    |
| Operating CKI ÷ 4 mode                             |                                          | DC         | 1.0 | MHz   |
| Frequency ÷8 mode }                                | V <sub>CC</sub> ≥4.5V                    | DC         | 2.0 | MHz   |
| ÷16 mode J                                         |                                          | DC         | 4.0 | MHz   |
| ÷ 4 mode                                           |                                          | DC         | 250 | kHz   |
| ÷8 mode }                                          | 4.5V>V <sub>CC</sub> ≥2.4V               | DC         | 500 | kHz   |
| ÷16 mode J                                         |                                          | DC         | 1.0 | MHz   |
| Duty Cycle (Note 4)                                | f <sub>1</sub> =4 MHz                    | 40         | 60  | %     |
| Rise Time (Note 4)                                 | f <sub>1</sub> =4 MHz External Clock     |            | 60  | ns    |
| Fall Time (Note 4)                                 | f <sub>1</sub> =4 MHz External Clock     |            | 40  | ns    |
| Instruction Cycle Time                             | $R = 30k \pm 5\%$ , $V_{CC} = 5V$        | 5          | 11  | μs    |
| RC Oscillator (Note 4)                             | C=82 pF ±5% (÷4 Mode)                    | J          | ''  | μο    |
| Inputs: (See Figure 3)                             |                                          | l <u>-</u> |     |       |
| <sup>t</sup> SETUP                                 | G Inputs                                 | tc/4+.7    |     | μs    |
|                                                    | SI Input V <sub>CC</sub> ≥ 4.5V          | 0.3        | ŀ   | μs    |
|                                                    | All Others J                             | 1.7        |     | μs    |
| thold                                              | V <sub>CC</sub> ≥ 4.5V                   | 0.25       | ļ   | μs    |
|                                                    | 4.5V>V <sub>CC</sub> ≥2.4V               | 1.0        |     | μs    |
| Output Propagation Delay                           | $V_{OUT} = 1.5V, C_L = 100 pF, R_L = 5k$ |            |     |       |
| tPD1, tPD0                                         | V <sub>CC</sub> ≥ 4.5V                   |            | 1.0 | μs    |
| t <sub>PD1</sub> , t <sub>PD0</sub>                | 4.5V>V <sub>CC</sub> ≥2.4V               |            | 4.0 | μs    |
| Microbus Timing                                    | CL=50 pF, $V_{CC}$ =5 $V\pm5\%$          |            |     |       |
| Read Operation (Figure 4)                          |                                          |            |     |       |
| Chip Select Stable before RD -t <sub>CSR</sub>     |                                          | 65         |     | ns    |
| Chip Select Hold Time for RD -t <sub>RCS</sub>     |                                          | 20         |     | ns    |
| RD Pulse Width—t <sub>RR</sub>                     |                                          | 400        |     | ns    |
| Data Delay from RD —t <sub>RD</sub>                |                                          |            | 375 | ns    |
| RD to Data Floating -tDF (Note 4)                  |                                          |            | 250 | ns    |
| Write Operation (Figure 5)                         |                                          |            |     |       |
| Chip Select Stable before WR −t <sub>CSW</sub>     |                                          | 65         |     | ns    |
| Chip Select Hold Time for WR −t <sub>WCS</sub>     |                                          | -20        |     | ns    |
| WR Pulse Width – t <sub>WW</sub>                   |                                          | 400        |     | ns    |
| Data Set-Up Time for WR -t <sub>DW</sub>           |                                          | 320        |     | ns    |
| Data Hold Time for WR -tWD                         |                                          | 100        |     | ns    |
| INTR Transition Time from $\overline{WR} - t_{WI}$ |                                          | l          | 700 | ns    |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to V<sub>CC</sub> with 5k resistors. See current drain equation on page 17.

Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to V<sub>CC</sub>, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.

Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns) to flip the HALT flip-flop.

Note 4: This parameter is only sampled and not 100% tested. Variation due to the device included.

Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.

Note 6: SO output sink current must be limited to keep V<sub>OL</sub> less than 0.2V<sub>CC</sub> when part is running in order to prevent entering test mode.

## COP324C/COP325C/COP326C and COP344C/COP345C

AC Electrical Characteristics  $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$  unless otherwise specified.

| Parameter                                                                                                                                                                                                                                                                                                                                                           | Conditions                                                                                              | Min                                  | Max                      | Units                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|----------------------------|
| Instruction Cycle Time (tc)                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> ≥4.5V<br>4.5V>V <sub>CC</sub> ≥3.0V                                                     | 4<br>16                              | DC<br>DC                 | μs<br>μs                   |
| Operating CKI ÷ 4 mode Frequency ÷ 8 mode ÷ 16 mode ÷ 4 mode                                                                                                                                                                                                                                                                                                        | V <sub>CC</sub> ≥4.5V                                                                                   | DC<br>DC<br>DC                       | 1.0<br>2.0<br>4.0<br>250 | MHz<br>MHz<br>MHz<br>kHz   |
| ÷ 8 mode<br>÷ 16 mode                                                                                                                                                                                                                                                                                                                                               | 4.5V>V <sub>CC</sub> ≥3.0V                                                                              | DC<br>DC                             | 500<br>1.0               | kHz<br>MHz                 |
| Duty Cycle (Note 4)                                                                                                                                                                                                                                                                                                                                                 | f <sub>1</sub> = 4 MHz                                                                                  | 40                                   | 60                       | %                          |
| Rise Time (Note 4)                                                                                                                                                                                                                                                                                                                                                  | f <sub>1</sub> = 4 MHz external clock                                                                   |                                      | 60                       | ns                         |
| Fall Time (Note 4)                                                                                                                                                                                                                                                                                                                                                  | f <sub>1</sub> = 4 MHz external clock                                                                   |                                      | 40                       | ns                         |
| Instruction Cycle Time<br>RC Oscillator (Note 4)                                                                                                                                                                                                                                                                                                                    | $R = 30k \pm 5\%, V_{CC} = 5V$<br>$C = 82 pF \pm 5\% (\div 4 Mode)$                                     | 5                                    | 11                       | μs                         |
| Inputs: (See <i>Figure 3</i> )  tSETUP  tHOLD                                                                                                                                                                                                                                                                                                                       | G Inputs SI Inputs All Others $V_{CC} \ge 4.5V$ $4.5V > V_{CC} \ge 3.0V$                                | tc/4+.7<br>0.3<br>1.7<br>0.25<br>1.0 |                          | րs<br>րs<br>րs<br>րs       |
| Output Propagation Delay  tpD1, tpD0  tpD1, tpD0                                                                                                                                                                                                                                                                                                                    | $V_{OUT} = 1.5V$ , $C_L = 100 \text{ pF}$ , $R_L = 5k$<br>$V_{CC} \ge 4.5V$<br>$4.5V > V_{CC} \ge 3.0V$ |                                      | 1.0<br>4.0               | μs<br>μs                   |
| Microbus Timing Read Operation ( <i>Figure 4</i> ) Chip Select Stable before $\overline{\text{RD}} - t_{\text{CSR}}$ Chip Select Hold Time for $\overline{\text{RD}} - t_{\text{RCS}}$ $\overline{\text{RD}}$ Pulse Width $-t_{\text{RR}}$ Data Delay from $\overline{\text{RD}} - t_{\text{RD}}$ $\overline{\text{RD}}$ to Data Floating $-t_{\text{DF}}$ (Note 4) | $C_L = 50 \text{ pF, V}_{CC} = 5V \pm 5\%$                                                              | 65<br>20<br>400                      | 375<br>250               | ns<br>ns<br>ns<br>ns       |
| Write Operation (Figure 5) Chip Select Stable before WR -t <sub>CSW</sub> Chip Select Hold Time for WR -t <sub>WCS</sub> WR Pulse Width -t <sub>WW</sub> Data Set-Up Time for WR -t <sub>DW</sub> Data Hold Time for WR -t <sub>WD</sub> INTR Transition Time from WR -t <sub>WI</sub>                                                                              | avela times with a servera wave clock on CVI CVO                                                        | 65<br>20<br>400<br>320<br>100        | 700                      | ns<br>ns<br>ns<br>ns<br>ns |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to V<sub>CC</sub> with 5k resistors. See current drain equation on page 17.

Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to V<sub>CC</sub>, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.

Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns) to flip the HALT flip-flop.

Note 4: This parameter is only sampled and not 100% tested. Variation due to the device included.

Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.

Note 6: SO output sink current must be limited to keep V<sub>OL</sub> less than 0.2V<sub>CC</sub> when part is running in order to prevent entering test mode.

TL/DD/5259-2

## **Connection Diagrams**





TL/DD/5259-16

Top View

Order Number COP326C-XXX/D or COP426C-XXX/D See NS Hermetic Package D20A (Prototype Package Only) Order Number COP326C-XXX/N or COP426C-XXX/N See NS Molded Package N20A Order Number COP326C-XXX/WM

or COP426C-XXX/WM See NS Surface Mount Package M20B



**Top View** 

Order Number COP325C-XXX/D, COP445C-XXX/D, COP425C-XXX/D or COP345C-XXX/D See NS Hermetic Package D24C (Prototype Package Only)

Order Number COP325C-XXX/N, COP345C-XXX/N, COP425C-XXX/N or COP445C-XXX/N See NS Molded Package N24A

Order Number COP325C-XXX/WM, COP345C-XXX/WM, COP425C-XXX/WM or COP445C-XXX/WM See NS Surface Mount Package M24B

#### Dual-In-Line Package



**Top View** 

Order Number COP324C-XXX/D, COPC324-XXX/WM, COP344C-XXX/D, COP424C-XXX/D, COPC424-XXX/WM or COP444C-XXX/D See NS Hermetic Package D28C (Prototype Package Only)

Order Number COP324C-XXX/N, COP344C-XXX/N, COPC344-XXX/WM, COP424C-XXX/N, COP444C-XXX/N or COPC444-XXX/WM See NS Molded Package N28B

#### FIGURE 2

| Pin     | Description                             |
|---------|-----------------------------------------|
| L7-L0   | 8-bit bidirectional port with TRI-STATE |
| G3-G0   | 4-bit bidirectional I/O port            |
| D3-D0   | 4-bit output port                       |
| IN3-IN0 | 4-bit input port (28-pin package only)  |
| SI      | Serial input or counter input           |
| SO      | Serial or general purpose output        |

| Pin             | Description                                               |  |
|-----------------|-----------------------------------------------------------|--|
| SK              | Logic controlled clock output                             |  |
| CKI             | Chip oscillator input                                     |  |
| СКО             | Oscillator output, HALT I/O port or general purpose input |  |
| RESET           | Reset input                                               |  |
| V <sub>CC</sub> | Most positive power supply                                |  |
| GND             | Ground                                                    |  |

TL/DD/5259-3

## **Functional Description**

The internal architecture is shown in *Figure 1*. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1", when a bit is reset, it is a logic "0".

For ease of reading only the COP424C/425C/COP426C/444C/445C are referenced; however, all such references apply equally to COP324C/325C/COP326C/344C/345C.

#### **PROGRAM MEMORY**

Program Memory consists of ROM, 1024 bytes for the COP424C/425C/426C and 2048 bytes for the COP444C/445C. These bytes of ROM may be program instructions, constants or ROM addressing data.

ROM addressing is accomplished by a 11-bit PC register which selects one of the 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.

Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt pushes the next PC address into the stack. Each return pops the stack back into the PC register.

#### **DATA MEMORY**

Data memory consists of a 512-bit RAM for the COP444C/ 445C, organized as 8 data registers of 16 × 4-bit digits. RAM addressing is implemented by a 7-bit B register whose upper 3 bits (Br) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 16 4-bit digits in the selected data register. Data memory consists of a 256-bit RAM for the COP424C/ 425C/426C, organized as 4 data registers of 16 imes 4-bits digits. The B register is 6 bits long. Upper 2 bits (Br) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 16 4-bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the Q latches or T counter or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions.

The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

#### **INTERNAL LOGIC**

The processor contains its own 4-bit A register (accumulator) which is the source and destination register for most I/O, arithmetic, logic, and data memory access operations. It can also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8-bit Q latch or T counter, to input 4-bits of L I/O ports data, to input 4-bit G, or IN ports, and to perform data exchanges with the SIO register.

A 4-bit adder performs the arithmetic and logic functions, storing the results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.

The 8-bit T counter is a binary up counter which can be loaded to and from M and A using CAMT and CTMA instructions. When the T counter overflows, an overflow flag will be set (see SKT and IT instructions below). The T counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 10a.

Four general-purpose inputs, IN3-IN0, are provided. IN1, IN2 and IN3 may be selected, by a mask-programmable option as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in Microbus application.

The D register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. In the dual clock mode, D0 latch controls the clock selection (see dual oscillator below).

The G register contents are outputs to a 4-bit general-purpose bidirectional I/O port. G0 may be mask-programmed as an output for Microbus applications.

The Q register is an internal, latched, 8-bit register, used to hold data loaded to or from M and A, as well as 8-bit data from ROM. Its contents are outputted to the L I/O ports when the L drivers are enabled under program control. With the Microbus option selected, Q can also be loaded with the 8-bit contents of the L I/O ports upon the occurrence of a write strobe from the host CPU.

The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O port. Also, the contents of L may be read directly into A and M. As explained above, the Microbus option allows L I/O port data to be latched into the Q register.

The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with A.

The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.

EN is an internal 4-bit register loaded by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN regis-

- 0. The least significant bit of the enable register, EN0, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With EN0 set, SIO is an asynchronous binary counter, decrementing its value by one upon
- each low-going pulse ("1" to "0") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With EN0 reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.
- 1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
- 2. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the L I/O port in a high-impedance input







FIGURE 4. Microbus Read Operation Timing



FIGURE 5. Microbus Write Operation Timing

TL/DD/5259-6

TL/DD/5259-5

3. EN3, in conjunction with EN0, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With EN0 reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to "0".

The following features are associated with interrupt procedure and protocol and must be considered by the program-INTERRUPT mer when utilizing interrupts.

- a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is
  - b. An interrupt will be recognized only on the following con-

    - 2. A low-going pulse ("1" to "0") at least two instruction ditions: cycles wide has occurred on the IN1 input.
    - 3. A currently executing instruction has been completed.
    - 4. All successive transfer of control instructions and successive LBIs have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruc-
    - c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.

- d. The instruction at hex address 0FF must be a NOP.
- e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

The COP444C/424C has an option which allows it to be MICROBUS INTERFACE used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor (µP). IN1, IN2 and IN3 general purpose inputs become Microbus compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes  $\overline{RD}$  — a logic "0" on this input will cause Q latch data to be enabled to the L ports for input to the uP. IN2 becomes  $\overline{\text{CS}}$  — a logic "0" on this line set lects the COP444C/424C as the uP peripheral device by enabling the operation of the RD and WR lines and allows for the selection of one of several peripheral components. IN3 becomes  $\overline{\text{WR}}$  — a logic "0" on this line will write bus data from the L ports to the Q latches for input to the COP444C/424C. Go becomes INTR a "ready" output, reset by a write pulse from the uP on the WR line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP444C/424C.

This option has been designed for compatibility with National's Microbus — a standard interconnect system for 8-bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See Microbus National Publication.) The functioning and timing relationships between the signal lines affected by this option are as specified for the Microbus interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP444C/424C to the Microbus is shown in Figure 6.



FIGURE 6. Microbus Option Interconnect

TABLE I. Enable Register Modes — Bits EN0 and EN3

|                     |                                             | Mode                               | s - B | ts ENG and                       |
|---------------------|---------------------------------------------|------------------------------------|-------|----------------------------------|
| TABLE               | I. Enable I                                 | Register Mode                      | -001  | SK                               |
|                     | SIO                                         | SI                                 |       | - 1 SK = Clock                   |
| EN0 EN3 0 0 0 1 1 0 | Shift Register Shift Register Binary Counte | Register Input to Counter Input to |       | If SKL=0,5K<br>If SKL=1,SK=clock |
|                     | Count                                       | er Counter                         |       |                                  |

The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with A.

The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.

EN is an internal 4-bit register loaded by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register:

0. The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon

each low-going pulse ("1" to "0") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With EN0 reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

- With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
  - With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the L I/O port in a high-impedance input state.



FIGURE 3. Input/Output Timing Diagrams (divide by 8 mode)



FIGURE 4. Microbus Read Operation Timing



FIGURE 5. Microbus Write Operation Timing

7

TL/DD/5259-6

3. EN3, in conjunction with EN0, affects the SO output. With EN0 set (binary counter option selected) SO will output the value loaded into EN3. With EN0 reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to "0".

#### INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.

- a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
- An interrupt will be recognized only on the following conditions:
  - 1. EN1 has been set.
  - 2. A low-going pulse ("1" to "0") at least two instruction cycles wide has occurred on the  $IN_1$  input.
  - 3. A currently executing instruction has been completed.
  - 4. All successive transfer of control instructions and successive LBIs have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).
- c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address 0FF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.

- d. The instruction at hex address 0FF must be a NOP.
- e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

#### MICROBUS INTERFACE

The COP444C/424C has an option which allows it to be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor (µP). IN1. IN2 and IN3 general purpose inputs become Microbus compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes RD - a logic "0" on this input will cause Q latch data to be enabled to the L ports for input to the uP. IN2 becomes  $\overline{\text{CS}}$  — a logic "0" on this line selects the COP444C/424C as the uP peripheral device by enabling the operation of the RD and WR lines and allows for the selection of one of several peripheral components. IN3 becomes WR — a logic "0" on this line will write bus data from the L ports to the Q latches for input to the COP444C/424C. G0 becomes INTR a "ready" output, reset by a write pulse from the uP on the WR line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP444C/424C.

This option has been designed for compatibility with National's Microbus — a standard interconnect system for 8-bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See Microbus National Publication.) The functioning and timing relationships between the signal lines affected by this option are as specified for the Microbus interface, and are given in the AC electrical characteristics and shown in the timing diagrams (*Figures 4* and *5*). Connection of the COP444C/424C to the Microbus is shown in *Figure 6*.



FIGURE 6. Microbus Option Interconnect

TABLE I. Enable Register Modes — Bits EN0 and EN3

| ENO | EN3 | SIO      | SI             | so     | SK                |
|-----|-----|----------|----------------|--------|-------------------|
| 0   | 0   | Shift    | Input to Shift | 0      | If SKL=1,SK=clock |
| i i |     | Register | Register       |        | If SKL=0,SK=0     |
| 0   | 1   | Shift    | Input to Shift | Serial | If SKL=1,SK=clock |
|     |     | Register | Register       | out    | If SKL=0,SK=0     |
| 1   | 0   | Binary   | Input to       | 0      | SK=SKL            |
| }   | ·   | Counter  | Counter        |        |                   |
| 1   | 1   | Binary   | Input to       | 1      | SK=SKL            |
| l   |     | Counter  | Counter        |        |                   |

#### INITIALIZATION

The internal reset logic will initialize the device upon power-up if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz, otherwise the external RC network shown in *Figure 7* must be connected to the RESET pin (the conditions in *Figure 7* must be met). The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to V<sub>CC</sub>. Initialization will occur whenever a logic "0" is applied to the RESET input, providing it stays low for at least three instruction cycle times.

Note: If CKI clock is less than 32 kHz, the internal reset logic (option #29 = 1) MUST be disabled and the external RC circuit must be used.



TL/DD/5259-8

FIGURE 7. Power-Up Circuit

Upon initialization, the PC register is cleared to 0 (ROM address 0) and the A, B, C, D, EN, IL, T and G registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).



Crystal or Resonator

| Crystal   | Component Values |     |        |        |  |
|-----------|------------------|-----|--------|--------|--|
| Value     | R1               | R2  | C1(pF) | C2(pF) |  |
| 32 kHz    | 220k             | 20M | 30     | 6-36   |  |
| 455 kHz   | 5k               | 10M | - 80   | 40     |  |
| 2.096 MHz | 2k               | 1M  | 30     | 6-36   |  |
| 4.0 MHz   | 1k               | 1M  | 30     | 6-36   |  |

#### TIMER

The timer can be operated as a time-base counter.

The instruction cycle frequency generated from CKI passes through a 2-bit divide-by-4 prescaler. The output of this prescaler increments the 8-bit T counter thus providing a 10-bit timer. The pre-scaler is cleared during execution of a CAMT instruction and on reset.

For example, using a 4 MHz crystal with a divide-by-16 option, the instruction cycle frequency of 250 kHz increments the 10-bit timer every 4  $\mu$ s. By presetting the counter and detecting overflow, accurate timeouts between 16  $\mu$ s (4 counts) and 4.096 ms (1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.

#### HALT MODE

The COP444C/445C/424C/425C/426C is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by the HALT instruction or by forcing CKO high when it is mask-programmed as an HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The chip may be awakened by one of two different methods:

- Continue function: by forcing CKO low, if it mask-programmed as an HALT I/O port, the system clock is reenabled and the circuit continues to operate from the point where it was stopped.
- Restart: by forcing the RESET pin low (see Initialization).



TL/DD/5259-9

RC Controlled Oscillator (±5% R, ±5% C)

| R   | C      | Cycle<br>Time | V <sub>CC</sub> |
|-----|--------|---------------|-----------------|
| 30k | 82 pF  | 5-11 μs       | ≥4.5V           |
| 60k | 100 pF | 12-24 μs      | 2.4-4.5V        |

Note: 15k≤R≤150k 50 pF≤C≤150 pF

FIGURE 8. Oscillator Component Values

The HALT mode is the minimum power dissipation state.

Note: If the user has selected dual-clock with D0 as external oscillator (option 30=2) AND the COP444C/424C is running with the D0 clock, the HALT mode — either hardware or software — will NOT be entered. Thus, the user should switch to the CKI clock to HALT. Alternatively, the user may stop the D0 clock to minimize power.

#### **CKO PIN OPTIONS**

a. Two-pin oscillator — (Crystal). See Figure 9A.

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. The HALT mode may be entered by program control (HALT instruction) which forces CKO high, thus inhibiting the crystal network. The circuit can be awakened only by forcing the RESET pin to a logic "0" (restart).

- b. One-pin oscillator (RC or external). See *Figure 9B*.
   If a one-pin oscillator system is chosen, two options are available for CKO:
  - CKO can be selected as the HALT I/O port. In that
    case, it is an I/O flip-flop which is an indicator of the
    HALT status. An external signal can over-ride this pin
    to start and stop the chip. By forcing a high level to
    CKO, the chip will stop as soon as CKI is high and
    CKO output will stay high to keep the chip stopped if
    the external driver returns to high impedance state.
    By forcing a low level to CKO, the chip will continue
    and CKO will stay low.
  - As another option, CKO can be a general purpose input, read into bit 2 of A (accumulator) upon execution of an INIL instruction.

#### **OSCILLATOR OPTIONS**

There are four basic clock oscillator configurations available as shown by  $Figure \ 8$ .

- a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency optionally divided by 4, 8 or 16.
- External Oscillator. The external frequency is optionally divided by 4, 8 or 16 to give the instruction cycle time.
   CKO is the HALT I/O port or a general purpose input.

- c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port or a general purpose input.
- d. Dual oscillator. By selecting the dual clock option, pin D0 is now a single pin oscillator input. Two configurations are available: RC controlled Schmitt trigger oscillator or external oscillator.

The user may software select between the D0 oscillator (in that case, the instruction cycle time equals the D0 oscillation frequency divided by 4) by setting the D0 latch high or the CKI (CKO) oscillator by resetting D0 latch low. Note that even in dual clock mode, the counter, if mask-programmed as a time-base counter, is always connected to the CKI oscillator.

For example, the user may connect up to a 1 MHz RC circuit to D0 for faster processing and a 32 kHz watch crystal to CKI and CKO for minimum current drain and time keeping.

Note: CTMA instruction is not allowed when chip is running from D0 clock.

Figures 10A and 10B show the clock and timer diagrams with and without Dual clock.

#### COP445C AND COP425C 24-PIN PACKAGE OPTION

If the COP444C/424C is bonded in a 24-pin package, it becomes the COP445C/425C, illustrated in *Figure 2*, Connection diagrams. Note that the COP445C/425C does not contain the four general purpose IN inputs (IN3–IN0). Use of this option precludes, of course, use of the IN options, interrupt feature, external event counter feature, and the Microbus option which uses IN1–IN3. All other options are available for the COP445C/425C.

Note: If user selects the 24-pin package, options 9, 10, 19 and 20 must be selected as a "0" (load to V<sub>CC</sub> on the IN inputs). See option list.

#### COP426C 20-PIN PACKAGE OPTION

If the COP425C is bonded as 20-pin device it becomes the COP426C. Note that the COP426C contains all the COP425C pins except  $D_0$ ,  $D_1$ ,  $G_0$ , and  $G_1$ .

# **Block Diagram** (Continued)



FIGURE 9A. Halt Mode - Two-Pin Oscillator

TL/DD/5259-10

TL/DD/5259-11

TL/DD/5259-12

# Block Diagram (Continued) INSTRUCTION RESET CKI HALT I/O PORT INPUT TO ACCUMULATOR TO CLOCK GENERATOR FIGURE 9B. Halt Mode — One-Pin Oscillator



FIGURE 10A. Clock and Timer without Dual-Clock



# **Instruction Set**

Table II is a symbol table providing internal architecture, instruction operan and operation symbols used in the instruction set table.

TABLE II. Instruction Set Table Symbols

| Internal Architecture Symbols  A 4-bit accumulator  B 7-bit RAM address register (6-bit for COP424C)  Br Upper 3 bits of B (register address) (2-bit for COP424C)  Bd Lower 4 bits of B (digit address)  C 1-bit carry register  D 4-bit data output port  EN 4-bit enable register  G 4-bit general purpose I/O port  IL two 1-bit (INO and IN3) latches  IN 4-bit input port  L 8-bit TRI-STATE I/O port  M 4-bit contents of RAM addressed by B  PC 11-bit ROM address program counter  Q 8-bit latch for L port |                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Definition                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Internal A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4-bit accumulator 7-bit RAM address register (6-bit for COP424C) Upper 3 bits of B (register address) (2-bit for COP424C) Lower 4 bits of B (digit address) 1-bit carry register 4-bit data output port 4-bit enable register |  |  |  |  |  |  |  |
| Α                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-bit accumulator                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7-bit RAM address register (6-bit for COP424C)                                                                                                                                                                                |  |  |  |  |  |  |  |
| Br                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Upper 3 bits of B (register address)                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (2-bit for COP424C)                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Bd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Lower 4 bits of B (digit address)                                                                                                                                                                                             |  |  |  |  |  |  |  |
| С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1-bit carry register                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-bit data output port                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4-bit enable register                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-bit general purpose I/O port                                                                                                                                                                                                |  |  |  |  |  |  |  |
| IL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | two 1-bit (IN0 and IN3) latches                                                                                                                                                                                               |  |  |  |  |  |  |  |
| IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4-bit input port                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-bit TRI-STATE I/O port                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-bit contents of RAM addressed by B                                                                                                                                                                                          |  |  |  |  |  |  |  |
| PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 11-bit ROM address program counter                                                                                                                                                                                            |  |  |  |  |  |  |  |
| Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-bit latch for L port                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| SA,SB,SC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 11-bit 3-level subroutine stack                                                                                                                                                                                               |  |  |  |  |  |  |  |
| SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4-bit shift register and counter                                                                                                                                                                                              |  |  |  |  |  |  |  |
| SK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Logic-controlled clock output                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| SKL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1-bit latch for SK output                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-bit timer                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                               |  |  |  |  |  |  |  |

Table III provides the mnemonic, operand, machine code data flow, skip conditions and description of each instruction.

| Instruct              | ion Operand Symbols                                 |
|-----------------------|-----------------------------------------------------|
| d                     | 4-bit operand field, 0-15 binary (RAM digit select) |
| <b>r</b> 15           | 3(2)-bit operand field, 0-7(3) binary               |
|                       | (RAM register select)                               |
| a .                   | 11-bit operand field, 0-2047 (1023)                 |
| y                     | 4-bit operand field, 0-15 (immediate data)          |
| RAM(x)                | RAM addressed by variable x                         |
| ROM(x)                | ROM addressed by variable x                         |
|                       |                                                     |
| Operation             | onal Symbols                                        |
| +                     | Plus                                                |
| <del>-</del> . :: .   | Minus                                               |
| $\rightarrow$         | Replaces                                            |
| $\longleftrightarrow$ | Is exchanged with                                   |
| =                     | Is equal to                                         |
| Ā                     | One's complement of A                               |
| ⊕ .                   | Exclusive-or                                        |
| :                     | Range of values                                     |
|                       |                                                     |
| *                     | en en en en en en en en en en en en en e            |
|                       |                                                     |

#### TABLE III. COP444C/445C Instruction Set

| Mnemonic   | Operand     | Hex<br>Code     | Machine<br>Language<br>Code<br>(Binary) | Data Flow                                                          | Skip<br>Conditions | Description                                     |
|------------|-------------|-----------------|-----------------------------------------|--------------------------------------------------------------------|--------------------|-------------------------------------------------|
| ARITHMETIC | INSTRUCTION | ONS             |                                         |                                                                    | . '                |                                                 |
| ASC        |             | 30              | 0011 0000                               | $A+C+RAM(B) \longrightarrow A$<br>Carry $\longrightarrow C$        | Carry              | Add with Carry, Skip on Carry                   |
| ADD        |             | 31              | 0011   0001                             | A+RAM(B) → A                                                       | None               | Add RAM to A                                    |
| ADT        |             | 4A              | 0100   1010                             | $A+10_{10} \rightarrow A$                                          | None               | Add Ten to A                                    |
| AISC       | <b>y</b>    | 5-              | 0101   y                                | A+y → A                                                            | Carry              | Add Immediate. Skip on Carry (y $\neq$ 0)       |
| CASC       |             | 10              | 0001   0000                             | $\overline{A} + RAM(B) + C \rightarrow A$<br>Carry $\rightarrow C$ | Carry              | Complement and Add with<br>Carry, Skip on Carry |
| CLRA       |             | 00              | 0000   0000                             | 0 → A                                                              | None               | Clear A                                         |
| COMP       |             | <sup>'</sup> 40 | 0100   0000                             | $\overline{A} \rightarrow A$                                       | None               | Ones complement of A to A                       |
| NOP        |             | 44              | 0100   0100                             | None                                                               | None               | No Operation                                    |
| RC         |             | 32              | 0011   0010                             | "0" → C                                                            | None               | Reset C                                         |
| sc         |             | 22              | 0010 0010                               | "1" → C                                                            | None               | Set C                                           |
| XOR        |             | 02              | 0000   0010                             | A⊕RAM(B) → A                                                       | None               | Exclusive-OR RAM with A                         |

# Instruction Set (Continued)

Table III. COP444C/445C Instruction Set (Continued)

| Mnemonic     | Operand          | Hex<br>Code          | Machine<br>Language<br>Code<br>(Binary)                        | Data Flow                                                                                                                                           | Skip<br>Conditions       | Description                                 |
|--------------|------------------|----------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|
| TRANSFER     | CONTROL II       | NSTRUC               | TIONS                                                          |                                                                                                                                                     | * * .                    |                                             |
| JID .        |                  | FF                   | [1111   1111]                                                  | ROM (PC <sub>10:8</sub> A,M) $\rightarrow$ PC <sub>7:0</sub>                                                                                        | None                     | Jump Indirect (Notes 1, 3)                  |
| JMP \(\tau\) | а                | 6                    | 0110   0   a <sub>10:8</sub>  <br>  a <sub>7:0</sub>           | a → PC                                                                                                                                              | None                     | Jump                                        |
| JP           | а                | <del>-</del> -       | 1 a <sub>6:0</sub> (pages 2,3 only)                            | $a \rightarrow PC_{6:0}$                                                                                                                            | None                     | Jump within Page (Note 4)                   |
|              |                  | . <del></del>        | 11   a <sub>5:0</sub>  <br>(all other pages)                   | a → PC <sub>5:0</sub>                                                                                                                               |                          |                                             |
| JSRP         | a                |                      | [10   a <sub>5:0</sub> ]                                       | $PC+1 \rightarrow SA \rightarrow SB \rightarrow SC$<br>$00010 \rightarrow PC_{10:6}$<br>$a \rightarrow PC_{5:0}$                                    | None                     | Jump to Subroutine Page<br>(Note 5)         |
| JSR          | а                | 6-<br>               | 0110   1   a <sub>10:8</sub>  <br>a <sub>7:0</sub>             | $PC+1 \xrightarrow{\bullet} SA \xrightarrow{\bullet} SB \xrightarrow{\bullet} SC$ $a \xrightarrow{\bullet} PC$                                      | None                     | Jump to Subroutine                          |
| RET          |                  | 48                   | 0100   1000                                                    | $SC \rightarrow SB \rightarrow SA \rightarrow PC$                                                                                                   | None                     | Return from Subroutine                      |
| RETSK        |                  | 49                   | [0100   1001 ]                                                 | $SC \rightarrow SB \rightarrow SA \rightarrow PC$                                                                                                   | Always Skip<br>on Return | Return from Subroutine then Skip            |
| HALT         |                  | 33                   | 0011 0011                                                      |                                                                                                                                                     | None                     | HALT Processor                              |
| IT           |                  | 38<br>33<br>39       | 0011   1000  <br>  0011   0011  <br>  0011   1001              |                                                                                                                                                     | None                     | IDLE till Timer<br>Overflows then Continues |
| MEMORY R     | EFERENCE I       | NSTRUC               | TIONS                                                          |                                                                                                                                                     |                          |                                             |
| CAMT         | * *              | 33<br>3F             | 0011 0011<br>0011 1111                                         | $A \longrightarrow T_{7:4}$ $RAM(B) \longrightarrow T_{3:0}$                                                                                        | None                     | Copy A, RAM to T                            |
| CTMA         |                  | 33<br>2F             | 0011 0011 0011 0010 1111                                       | $T_{7:4} \longrightarrow RAM(B)$<br>$T_{3:0} \longrightarrow A$                                                                                     | None                     | Copy T to RAM, A (Note 9                    |
| CAMQ         |                  | 33<br>3C             | 0011 0011<br>0011 1100                                         | $A \longrightarrow Q_{7:4}$<br>RAM(B) $\longrightarrow Q_{3:0}$                                                                                     | None                     | Copy A, RAM to Q                            |
| CQMA         |                  | 33<br>2C             | 0011 0011<br>0010 1100                                         | $Q_{7:4} \longrightarrow RAM(B)$ $Q_{3:0} \longrightarrow A$                                                                                        | None                     | Copy Q to RAM, A                            |
| LD           | r                | -5                   | (r=0:3)                                                        | RAM(B) → A<br>Br⊕r → Br                                                                                                                             | None                     | Load RAM into A,<br>Exclusive-OR Br with r  |
| LDD          | r,d              | 23<br>               | 0010 0011<br>0   r   d                                         | $RAM(r,d) \longrightarrow A$                                                                                                                        | None                     | Load A with RAM pointed to directly by r,d  |
| LQID         | 5 <sup>3</sup>   | BF                   | [1011]1111]                                                    | $ROM(PC_{10:8},A,M) \rightarrow Q$ $SB \rightarrow SC$                                                                                              | None                     | Load Q Indirect (Note 3)                    |
| RMB          | 0<br>1<br>2<br>3 | 4C<br>45<br>42<br>43 | 0100   1100<br>  0100   0101<br>  0100   0010<br>  0100   0011 | $\begin{array}{c} 0 \longrightarrow RAM(B)_0 \\ 0 \longrightarrow RAM(B)_1 \\ 0 \longrightarrow RAM(B)_2 \\ 0 \longrightarrow RAM(B)_3 \end{array}$ | None                     | Reset RAM Bit                               |
| SMB          | 0<br>1<br>2<br>3 | 4D<br>47<br>46<br>4B | 0100   1101  <br>0100   0111  <br>0100   0110  <br>0100   1011 | $1 \longrightarrow RAM(B)_0$ $1 \longrightarrow RAM(B)_1$ $1 \longrightarrow RAM(B)_2$ $1 \longrightarrow RAM(B)_3$                                 | None                     | Set RAM Bit                                 |

# Instruction Set (Continued)

Table III. COP444C/445C Instruction Set (Continued)

| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                              | Skip<br>Conditions                               | Data Flow                                | le Code<br>(Binary)                 | Code           | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mnemo   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|------------------------------------------|-------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <u> </u>                                                 |                                                  |                                          | CTIONS (Continued)                  | INSTRUCTI      | Y REFERENCE IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MEMOF   |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Store Memory Immed<br>1 and Increment Bd                 | None                                             |                                          | 0111 y                              | 7-             | . <b>y</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | STII    |
| XDS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Exchange RAM with A Exclusive-OR Br with                 | None                                             | 1 ' '                                    |                                     | -6             | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | X       |
| XIS r −4 $\frac{ OO  \ r  O100 }{ (r=0:3)}$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Bf  \oplus r  \to Br }$ $\frac{ Bd-1  \to Bd }{ Af  \to Br }$ $\frac{ Bd-1  \to Bd }{ Af  \to Br }$ $\frac{ Bd-1  \to Bd }{ Af  \to Br }$ $\frac{ Bd-1  \to Bd }{ Af  \to Br }$ $\frac{ Bd-1  \to Bd }{ Af  \to Br }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }{ Af }$ $\frac{ Af }$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Exchange A with RAM<br>Pointed to Directly by            | None                                             | RAM(r,d) ←→ A                            |                                     | 23             | r,d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | XAD     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Exchange RAM with and Decrement Bd. Exclusive-OR Br with | decrements                                       | Bd−1 → Bd                                |                                     | -7             | <b>r</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | XDS     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bd,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Exchange RAM with and Increment Bd, Exclusive-OR Br with | increments                                       | $Bd+1 \longrightarrow Bd$                |                                     | -4             | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | XIS     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                          |                                                  |                                          | ICTIONS                             | INSTRUCT       | ER REFERENCE II                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | REGIST  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Copy A to Bd                                             | None                                             | $A \longrightarrow Bd$                   | [0101   0000]                       | 50             | es Maria de La Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de Caractería de C | CAB     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Copy Bd to A                                             | None                                             | $Bd \rightarrow A$                       | 0100   1110                         | 4E             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CBA     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ate with r,d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Load B Immediate wit<br>(Note 6)                         |                                                  | $r,d \rightarrow B$                      | (r=0:3:                             |                | r,d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LBI     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | e de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de la companya de l | is<br>Vitalijas (j. 1904.)<br>Vitalijas (j. 1904.)       |                                                  |                                          | 0011 0011  <br>- 1 r d              |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ¥1.     |
| SKC   20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | diate (Note 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Load EN Immediate (                                      | None                                             | y → EN                                   | L                                   |                | <b>y</b><br>1900 - 1900 - 1900                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LEI     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | h Br (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Exchange A with Br (                                     | None                                             | A ←→ Br                                  | [0001   0010 ]                      | 12             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | XABR    |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <del></del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ···                                                      | -                                                | I                                        |                                     |                | STRUCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TEST IN |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Skip if C is True                                        | C="1"                                            |                                          | 10010100001                         | 20             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Skip if A Equals RAM                                     |                                                  |                                          | ، لـــــــــا                       |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                                        | G <sub>3:0</sub> =0                              |                                          |                                     |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SKGZ    |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Skip if G Bit is Zero                                    | G <sub>1</sub> =0<br>G <sub>2</sub> =0           |                                          | 0000 0001<br>0001 0001<br>0000 0011 | 01<br>11<br>03 | 1<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SKGBZ   |
| counter carry (Note 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | is Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Skip if RAM Bit is Zer                                   | $RAM(B)_1 = 0$<br>$RAM(B)_2 = 0$                 | eriones<br>eriones<br>eriones<br>eriones | 0001 0001                           | 11<br>03       | 1<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SKMBZ   |
| since last test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                          | counter carry<br>has occurred<br>since last test |                                          | [0100 0001]                         | 41             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SKT     |

# Instruction Set (Continued)

Table III. COP444C/445C Instruction Set (Continued)

| Mnemonic         | Operand     | Hex<br>Code | Machine<br>Language<br>Code<br>(Binary) | Data Flow                                                    | Skip<br>Conditions | Description                    |
|------------------|-------------|-------------|-----------------------------------------|--------------------------------------------------------------|--------------------|--------------------------------|
| INPUT/OUT        | PUT INSTRUC | TIONS       |                                         |                                                              |                    |                                |
| ING              |             | 33<br>2A    | 0011 0011                               | $G \rightarrow A$                                            | None               | Input G Ports to A             |
| ININ             | •           | 33<br>28    | 0011 0011                               | IN → A                                                       | None               | Input IN Inputs to A (Note 2)  |
| INIL             |             | 33<br>29    | 0011   0011                             | $IL_3$ , CKO,"0", $IL_0 \rightarrow A$                       | None               | Input IL Latches to A (Note 3) |
| INL              |             | 33<br>2E    | 0011 0011                               | $L_{7:4} \longrightarrow RAM(B)$ $L_{3:0} \longrightarrow A$ | None               | Input L Ports to RAM,A         |
| OBD              |             | 33<br>3E    | 0011 0011                               | $Bd \rightarrow D$                                           | None               | Output Bd to D Outputs         |
| OGI <sup>*</sup> | у           | 33<br>5-    | 0011 0011 0101 y                        | y → G                                                        | None               | Output to G Ports<br>Immediate |
| OMG              |             | 33<br>3A    | 0011 0011                               | RAM(B) → G                                                   | None               | Output RAM to G Ports          |
| XAS              |             | 4F          | 0100   1111                             | $A \longleftrightarrow SIO, C \to SKL$                       | None               | Exchange A with SIO (Note 3)   |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 significes the least significant bit (low-order, right-most bit). For example, A<sub>3</sub> indicates the most significant (left-most) bit of the 4-bit A register.

Note 2: The ININ instruction is not available on the 24-pin packages since these devices do not contain the IN inputs.

Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.

Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3. The JP instruction, otherwise, permits a jump to a ROM location within the current 64-word page. JP may not jump to the last word of a page.

Note 5: A JSRP transfers program control to subroutine page 2 (0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not jump to the last word in page 2.

Note 6: LBI is a single-byte instruction if d = 0, 9, 10, 11, 12, 13, 14, or 15. The machine code for the lower 4 bits equals the binary value of the "d" data *minus* 1, e.g., to load the lower four bits of B(Bd) with the value 9 (1001<sub>2</sub>), the lower 4 bits of the LBI instruction equal 8 (1000<sub>2</sub>). To load 0, the lower 4 bits of the LBI instruction should equal 15 (1111<sub>2</sub>).

Note 7: Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN, where a "1" or "0" in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

Note 8: For 2K ROM devices, A  $\longleftrightarrow$  Br (0  $\to$  A3). For 1K ROM devices, A  $\longleftrightarrow$  Br (0,0  $\to$  A3, A2).

Note 9: Do not use CTMA instruction when dual-clock option is selected and part is running from Do clocks.

# **Description of Selected Instructions**

#### **XAS INSTRUCTION**

XAS (Exchange A with SIO) copies C to the SKL latch and exchanges the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. If SIO is selected as a shift register, an XAS instruction can be performed once every 4 instruction cycles to effect a continuous data stream.

#### LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 11-bit word PC10:PC8,A,M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC+1  $\rightarrow$  SA  $\rightarrow$  SB  $\rightarrow$  SC) and replaces the least significant 8 bits of the PC as follows: A  $\rightarrow$  PC(7:4), RAM(B)  $\rightarrow$  PC(3:0), leaving PC(10), PC(9) and PC(8) unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SC  $\rightarrow$  SB  $\rightarrow$  SA  $\rightarrow$  PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB  $\rightarrow$  SC, the previous contents of SC are lost.

Note: LQID uses 2 instruction cycles if executed, one if skipped.

#### JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, PC10:8,A,M. PC10,PC9 and PC8 are not affected by JID.

Note: JID uses 2 instruction cycles if executed, one if skipped.

#### **SKT INSTRUCTION**

The SKT (Skip On Timer) instruction tests the state of the T counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal.

Note: If the most significant bit of the T counter is a 1 when a CAMT instruction loads the counter, the overflow flag will be set. The following sample of codes should be used when loading the counter:

CAMT ; load T counter

T; skip if overflow flag is set and reset it

NOP

# IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an idle state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped.

#### **INIL INSTRUCTION**

INIL (Input IL Latches to A) inputs 2 latches, IL3 and IL0, CKO and 0 into A. The IL3 and IL0 latches are set if a low-going pulse ("1" to "0") has occurred on the IN3 and IN0 inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and IL0 into A3 and A0 respectively,

and resets these latches to allow them to respond to subsequent low-going pulses on the IN3 and IN0 lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a "1" will be placed in A2. A0 is input into A1. It latches are cleared on reset. IL latches are not available on the COP445C/425C, and COP426C.

#### **INSTRUCTION SET NOTES**

- a. The first word of a program (ROM address 0) must be a CLRA (Clear A) instruction.
- b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
- c. The ROM is organized into pages of 64 words each. The Program Counter is a 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address 0FF, 1FF, 2FF, 3FF, 4FF, etc.) will access data in the next group of four pages.

Note: The COP424C/425C/426C needs only 10 bits to address its ROM. Therefore, the eleventh bit (P10) is ignored.

# **Power Dissipation**

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal or resonator generated clock input will draw additional current. An R/C oscillator will draw even more current since the input is a slow rising signal.

If using an external squarewave oscillator, the following equation can be used to calculate operating current drain.

 $I_{CO} = I_O + V \times 40 \times Fi + V \times 1400 \times Fi/Dv$ 

where  $I_{CO}$  = chip operating current drain in microamps quiescent leakage current (from curve)

CKI frequency in MegaHertz

chip V<sub>CC</sub> in volts

divide by option selected

For example at 5 volts V<sub>CC</sub> and 400 kHz (divide by 4)

 $I_{CO} = 20 + 5 \times 40 \times 0.4 + 5 \times 1400 \times 0.4/4$ 

 $I_{CO} = 20 + 80 + 700 = 800 \mu A$ 

At 2.4 volts V<sub>CC</sub> and 30 kHz (divide by 4)

 $I_{CO} = 6 + 2.4 \times 40 \times 0.03 + 2.4 \times 1400 \times 0.03/4$ 

 $I_{CO} = 6 + 2.88 + 25.2 = 34.08 \mu A$ 

$$Ici = I_O + V \times 40 \times Fi$$

For example, at 5 volts  $V_{CC}$  and 400 kHz

$$Ici = 20 + 5 \times 40 \times 0.4 = 100 \mu A$$

The total average current will then be the weighted average of the operating current and the idle current:

$$Ita = I_{CO} \times \frac{To}{To + Ti} + Ici \times \frac{Ti}{To + Ti}$$

where: Ita=total average current

I<sub>CO</sub> = operating current

lci=idle current

To = operating time

Ti=idle time

#### I/O OPTIONS

Outputs have the following optional configurations, illustrated in *Figure 11*:

- a. Standard A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to V<sub>CC</sub>, compatible with CMOS and LSTTL.
- b. Low Current This is the same configuration as a. above except that the sourcing current is much less.

- c. Open Drain An N-channel device to ground only, allowing external pull-up as required by the user's application.
- d. Standard TRI-STATE L Output A CMOS output buffer similar to a. which may be disabled by program control.
- e. Low-Current TRI-STATE L Output This is the same as d. above except that the sourcing current is much less.
- f. Open-Drain TRI-STATE L Output This has the N-channel device to ground only.

All inputs have the following options:

- g. Input with on chip load device to V<sub>CC</sub>.
- h. Hi-Z input which must be driven by the users logic.

When using either the G or L I/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the low-current output option. Now, by setting the output registers to a logic "1" level, the P-channel devices will act as the pull-up load. Note that when using the L ports in this fashion the Q registers must be set to a logic "1" level and the L drivers MUST BE ENABLED by an LEI instruction (see description above). All output drivers use one or more of three common devices

All output drivers use one or more of three common devices numbered 1 to 3. Minimum and maximum current (I<sub>OUT</sub> and V<sub>OUT</sub>) curves are given in *Figure 12* for each of these devices to allow the designer to effectively use these I/O configurations.



a. Standard Push-Pull Output



b. Low Current Push-Pull Output



c. Open-Drain Output



d. Standard TRI-STATE "L" Output



e. Low Current TRI-STATE "L" Output



f. Open Drain TRI-STATE "L" Output



g. Input with Load



h. Hi-Z Input

FIGURE 11. Input/Output Configurations

5

TL/DD/5259-14

#### Power Dissipation (Continued) Standard **Low Current Option** Minimum Sink Current **Minimum Source Current Minimum Source Current** 2.4 1.2 2.0 1.0 5.5V 1.6 0.8 Ĭ Am) HO 30 20 3.0 V 3.0 V 10 2.0 3.0 4.0 2.0 3.0 4.0 5.0 4.0 5.0 2.0 3.0 VOL (VOLTS) VOH (VOLTS) VOH (VOLTS) COP444C/424C/445C/425C COP344C/345C/324C/325C **Low Current Option** Low Current Option **Maximum Quiescent Current** Maximum Source Current Maximum Source Current 120 600 600 500 500 400 400 Icc (MA) 85 300 40 200 200 100 100 3.0 4.0 5.0 2.0 3.0 4.0 5.0 2.0 3 VOH (VOLTS) VOH (VOLTS) Vcc (V) TL/DD/5259-15

FIGURE 12. Input/Output Characteristics

# **Option List**

The COP444C/445C/424C/425C/COP426C mask-programmable options are assigned numbers which correspond with the COP444C/424C pins.

The following is a list of options. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.

PLEASE FILL OUT THE OPTION TABLE on the next page. Xerox the option data and send it in with your disk or EPROM.

Option 1 = 0: Ground Pin — no options available
Option 2: CKO Pin

- =0: clock generator output to crystal/resonator
- = 1: HALT I/O port
- =2: general purpose input with load device to V<sub>CC</sub>
- =3: general purpose input, high-Z

#### Option 3: CKI input

- =0: Crystal controlled oscillator input divide by 4
- = 1: Crystal controlled oscillator input divide by 8
- =2: Crystal controlled oscillator input divide by 16
- =4: Single-pin RC controlled oscillator (divide by 4)
- =5: External oscillator input divide by 4
- =6: External oscillator input divide by 8
- =7: External oscillator input divide by 16

Option 4: RESET input

- =0: load device to V<sub>CC</sub>
- =1: Hi-Z input

#### Option 5: L7 Driver

- = 0: Standard TRI-STATE push-pull output
- = 1: Low-current TRI-STATE push-pull output
- = 2: Open-drain TRI-STATE output
- Option 6: L6 Driver (same as option 5)
- Option 7: L5 Driver (same as option 5)
- Option 8: L4 Driver (same as option 5)

#### Option 9: IN1 input

- =0: load device to V<sub>CC</sub>
- = 1: Hi-Z input

Option 10: IN2 input -- (same as option 9)

Option 11=0: V<sub>CC</sub> Pin — no option available

Option 12: L3 Driver - (same as option 5)

Option 13: L2 Driver - (same as option 5)

Option 14: L1 Driver - (same as option 5)

Option 15: L0 Driver - (same as option 5)

Option 16: SI input — (same as option 9)

#### Option 17: SO Driver

- =0: Standard push-pull output
- = 1: Low-current push-pull output
- = 2: Open-drain output

#### Option List (Continued) Option 18: SK Driver - (same as option 17) Option 32: Microbus Option 19: IN0 Input — (same as option 9) =0: Normal Option 20: IN3 Input — (same as option 9) = 1: Microbus (opt. #31 must=0) Option 21: G0 I/O Port — (same as option 17) Option 33: COP bonding Option 22: G1 I/O Port — (same as option 17) (1k and 2K Microcontroller) Option 23: G2 I/O Port - (same as option 17) =0: 28-pin package Option 24: G3 I/O Port — (same as option 17) = 1: 24-pin package Option 25: D3 Output — (same as option 17) = 2: Same die purchased in both Option 26: D2 Output — (same as option 17) 24 and 28 pin version. Option 27: D1 Output — (same as option 17) (1K Microcontroller only) Option 28: D0 Output -- (same as option 17) =3: 20-pin package Option 29: Internal Initialization Logic =4: 28- and 20-pin package =0: Normal operation = 5: 24- and 20-pin package = 1: No internal initialization logic =6: 28-, 24- and 20-pin package Option 30: Dual Clock =0: Normal operation Note:--if opt. #33=1 or 2 then opt. #9, 10, 19, 20 and 32 must = 0-if opt. #33=3, 4, 5 or 6 then opt. #9, 10, 19, = 1: Dual Clock. D0 RC oscillator (opt. #28 must = 2) 20, 21, 22, 30 and 32 must = 0. = 2: Dual Clock. D0 ext. clock input Option 31: Timer =0: No Option Available

# **Option Table**

The following option information is to be sent to National along with the EPROM.

|          | OPTION DATA |                 | OPTION DATA        |                    |
|----------|-------------|-----------------|--------------------|--------------------|
| OPTION   | 1 VALUE =0  | IS: GROUND PIN  | OPTION 17 VALUE =  | IS: SO DRIVER      |
| OPTION   | 2 VALUE =   | IS: CKO PIN     | OPTION 18 VALUE =  | IS: SK DRIVER      |
| OPTION   | 3 VALUE =   | IS: CKI INPUT   | OPTION 19 VALUE =  | IS: INO INPUT      |
| OPTION   | 4 VALUE =   | IS: RESET INPUT | OPTION 20 VALUE =  | IS: IN3 INPUT      |
| OPTION   | 5 VALUE =   | IS: L(7) DRIVER | OPTION 21 VALUE =  | IS: G0 I/O PORT    |
| OPTION   | 6 VALUE =   | IS: L(6) DRIVER | OPTION 22 VALUE =  | IS: G1 I/O PORT    |
| OPTION   | 7 VALUE =   | IS: L(5) DRIVER | OPTION 23 VALUE =  | IS: G2 I/O PORT    |
| OPTION   | 8 VALUE =   | IS: L(4) DRIVER | OPTION 24 VALUE =  | IS: G3 I/O PORT    |
| OPTION   | 9 VALUE =   | IS: IN1 INPUT   | OPTION 25 VALUE =  | IS: D3 OUTPUT      |
| OPTION 1 | 10 VALUE =  | IS: IN2 INPUT   | OPTION 26 VALUE =  | IS: D2 OUTPUT      |
| OPTION 1 | 11 VALUE == | S: VCC PIN      | OPTION 27 VALUE =  | IS: D1 OUTPUT      |
| OPTION 1 | 12 VALUE =  | IS: L(3) DRIVER | OPTION 28 VALUE =  | IS: DO OUTPUT      |
| OPTION 1 | 13 VALUE =  | IS: L(2) DRIVER | OPTION 29 VALUE =  | IS: INT INIT LOGIC |
| OPTION 1 | 14 VALUE =  | IS: L(1) DRIVER | OPTION 30 VALUE =  | IS: DUAL CLOCK     |
| OPTION 1 | 15 VALUE =  | IS: L(0) DRIVER | OPTION 31 VALUE =0 | IS: TIMER          |
| OPTION 1 | 16 VALUE =  | IS: SI INPUT    | OPTION 32 VALUE =  | IS: MICROBUS       |
|          |             |                 | OPTION 33 VALUE =  | IS: COP BONDING    |



# COP620C/COP622C/COP640C/COP642C/COP820C/COP822C/COP840C/COP842C/COP920C/COP922C/COP940C/COP942C Single-Chip microCMOS Microcontrollers

# **General Description**

The COP820C and COP840C are members of the COPSTM microcontroller family. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This low cost microcontroller is a complete microcomputer containing all system timing, interrupt logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16-bit timer/counter with capture register and a multi-sourced interrupt. Each I/O pin has software selectable options to adapt the COP820C and COP840C to the specific application. The part operates over a voltage range of 2.5 to 6.0V. High throughput is achieved with an efficient, regular instruction set operating at a 1 microsecond per instruction rate.

#### **Features**

- Low Cost 8-bit microcontroller
- Fully static CMOS
- 1 µs instruction time (10 MHz clock)
- Low current drain (2.2 mA at 3 μs instruction rate) Low current static HALT mode (Typically < 1 μA)</p>
- Single supply operation: 2.5 to 6.0V

- 1024 bytes ROM/64 Bytes RAM—COP820C
- 2048 bytes ROM/128 Bytes RAM—COP840C
- 16-bit read/write timer operates in a variety of modes
  - Timer with 16-bit auto reload register
  - 16-bit external event counter
  - Timer with 16-bit capture register (selectable edge)
- Multi-source interrupt
  - Reset master clear
  - External interrupt with selectable edge
- Timer interrupt or capture interrupt
- Software interrupt
- 8-bit stack pointer (stack in RAM)
- Powerful instruction set, most instructions single byte
- BCD arithmetic instructions
- MICROWIRE/PLUS serial I/O
- 28 pin package (optionally 20 pin package)
- 24 input/output pins (28-pin package)
- Software selectable I/O options (TRI-STATE®, pushpull, weak pull-up)
- Schmitt trigger inputs on Port G
- Temperature ranges: 0°C to +70°C, -40°C to +85°C, -55°C to +125°C
- Form Factor emulation devices
- Fully supported by National's development system

# **Block Diagram**



FIGURE 1

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) Voltage at any Pin  $-0.3 \text{V to V}_{\text{CC}} + 0.3 \text{V}$ Total Current into V<sub>CC</sub> Pin (Source)

Total Current out of GND Pin (Sink) 60 mA Storage Temperature Range -65°C to +140°C Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electri-

cal specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP92XC, COP94XC; 0°C ≤ T<sub>A</sub> ≤ +70°C unless otherwise specified

| Parameter                                                                                                                                                                                                       | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Min                                                                    | Тур          | Max                                    | Units                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------|----------------------------------------|----------------------------------------------|
| Operating Voltage<br>COP9XXC<br>COP9XXCH                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.3<br>4.0                                                             |              | 4.0<br>6.0                             | V                                            |
| Power Supply Ripple (Note 1)                                                                                                                                                                                    | Peak to Peak                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                        |              | 0.1 V <sub>CC</sub>                    | V                                            |
| Supply Current (Note 2)  CKI = 10 MHz  CKI = 4 MHz  CKI = 4 MHz  CKI = 1 MHz  HALT Current (Note 3)                                                                                                             | $V_{CC} = 6V$ , tc = 1 $\mu$ s<br>$V_{CC} = 6V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 4V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 4V$ , tc = 10 $\mu$ s<br>$V_{CC} = 6V$ , CKI = 0 MHz<br>$V_{CC} = 4V$ , CKI = 0 MHz                                                                                                                                                                                                                                                                                                                                    |                                                                        | <0.7<br><0.4 | 7.5<br>4.0<br>2.0<br>1.2<br>8.0<br>5.0 | mA<br>mA<br>mA<br>mA<br>μA<br>μA             |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.9 V <sub>CC</sub>                                                    |              | 0.1 V <sub>CC</sub>                    | V<br>V<br>V                                  |
| Hi-Z Input Leakage<br>Input Pullup Current                                                                                                                                                                      | $V_{CC} = 6.0V$<br>$V_{CC} = 6.0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -1<br>40                                                               |              | + 1<br>250                             | μA<br>μA                                     |
| G Port Input Hysteresis                                                                                                                                                                                         | 1 100 0.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                        |              | 0.35 V <sub>CC</sub>                   | V                                            |
| Output Current Levels D Outputs Source Sink  All Others Source (Weak Pull-Up) Source (Push-Pull Mode) Sink (Push-Pull Mode) TRI-STATE Leakage Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 2.3V, V <sub>OH</sub> = 1.6V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 1.0V<br>V <sub>CC</sub> = 2.3V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 2.3V, V <sub>OH</sub> = 3.2V<br>V <sub>CC</sub> = 2.3V, V <sub>OH</sub> = 1.6V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 2.3V, V <sub>OH</sub> = 1.6V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 6.0V | 0.4<br>0.2<br>10<br>2<br>10<br>2.5<br>0.4<br>0.2<br>1.6<br>0.7<br>-1.0 |              | 110<br>33<br>+1.0                      | mA<br>mA<br>mA<br>μA<br>μA<br>mA<br>mA<br>μA |
| Maximum Input Current (Note 4) Without Latchup (Room Temp)                                                                                                                                                      | Room Temp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                        |              | ±100                                   | mA                                           |
| RAM Retention Voltage, Vr                                                                                                                                                                                       | 500 ns Rise and Fall Time (Min)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.0                                                                    |              |                                        | V                                            |
| Input Capacitance                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                        |              | 7                                      | pF                                           |
| Load Capacitance on D2                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                        |              | 1000                                   | pF                                           |

# COP920C/COP922C/COP940C/COP942C

#### DC Electrical Characteristics (Continued)

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Except pin G7: +100 mA, -25 mA (COP920C only). Sampled and not 100% tested. Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

# AC Electrical Characteristics $0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

| Parameter                                                                                                                                 | Condition                                                                                                                                                                                   | Min                     | Тур | Max                     | Units                  |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|------------------------|
| Instruction Cycle Time (tc) Ext., Crystal/Resonator (Div-by 10) R/C Oscillator Mode (Div-by 10)                                           | $V_{CC} \ge 4.0V$ $2.3V \le V_{CC} \le 4.0V$ $V_{CC} \ge 4.0V$ $2.3V \le V_{CC} \le 4.0V$                                                                                                   | 1<br>2.5<br>3<br>7.5    |     | DC<br>DC<br>DC<br>DC    | μs<br>μs<br>μs<br>μs   |
| CKI Clock Duty Cycle (Note 5)<br>Rise Time (Note 5)<br>Fall Time (Note 5)                                                                 | fr = Max<br>fr = 10 MHz Ext Clock<br>fr = 10 MHz Ext Clock                                                                                                                                  | 40                      |     | 60<br>12<br>8           | %<br>ns<br>ns          |
| Inputs tsetup tHOLD                                                                                                                       | $V_{CC} \ge 4.0V$ $2.3V \le V_{CC} \le 4.0V$ $V_{CC} \ge 4.0V$ $2.3V \le V_{CC} \le 4.0V$                                                                                                   | 200<br>500<br>60<br>150 |     |                         | ns<br>ns<br>ns<br>ns   |
| Output Propagation Delay  tpD1, tpD0 SO, SK  All Others                                                                                   | $C_L = 100 \text{ pF}, R_L = 2.2 \text{ k}\Omega$ $V_{CC} \ge 4.0 \text{V}$ $2.5 \text{V} \le V_{CC} \le 4.0 \text{V}$ $V_{CC} \ge 4.0 \text{V}$ $2.5 \text{V} \le V_{CC} \le 4.0 \text{V}$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | μs<br>μs<br>μs<br>μs   |
| MICROWIRETM Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                                                                                             | 20<br>56                |     | 220                     | a ns a ns              |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input How Time                           |                                                                                                                                                                                             | tc<br>tc<br>tc          |     |                         | aug (V) de<br>de video |
| Reset Pulse Width                                                                                                                         | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                       | 1.0                     | :   |                         | μs                     |

Note 5: Parameter sampled (not 100% tested).

# COP820C/COP822C/COP840C/COP842C

**Absolute Maximum Ratings** 

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)

7V

Voltage at any Pin Total Current into V<sub>CC</sub> Pin (Source) -0.3V to  $V_{CC} + 0.3V$ 

Total Current out of GND Pin (Sink) Storage Temperature Range 60 mA -65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP82XC, COP84XC: $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                           | Condition                                                                                                                                                                    | Min                 | Тур                  | Max                        | Units                      |
|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|----------------------------|----------------------------|
| Operating Voltage<br>Power Supply Ripple (Note 1)                                                   | Peak to Peak                                                                                                                                                                 | 2.5                 |                      | 6.0<br>0.1 V <sub>CC</sub> | <b>&gt;</b>                |
| Supply Current (Note 2)  CKI = 10 MHz  CKI = 4 MHz  CKI = 4 MHz  CKI = 1 MHz  HALT Current (Note 3) | $V_{CC} = 6V$ , tc = 1 $\mu$ s<br>$V_{CC} = 6V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 4.0V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 4.0V$ , tc = 10 $\mu$ s<br>$V_{CC} = 6V$ , CKI = 0 MHz |                     | <1                   | 7.5<br>4.0<br>2.0<br>1.2   | mA<br>mA<br>mA<br>mA<br>μA |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs                                       |                                                                                                                                                                              | 0.9 V <sub>CC</sub> |                      | 0.1 V <sub>CC</sub>        | V<br>V                     |
| Logic High<br>Logic Low                                                                             |                                                                                                                                                                              | 0.7 V <sub>CC</sub> |                      | 0.2 V <sub>CC</sub>        | V<br>V                     |
| Hi-Z Input Leakage<br>Input Pullup Current                                                          | $V_{CC} = 6.0V$ $V_{CC} = 6.0V$                                                                                                                                              | -2<br>40            |                      | + 2<br>250                 | μA<br>μA                   |
| G Port Input Hysteresis                                                                             |                                                                                                                                                                              |                     | 0.35 V <sub>CC</sub> |                            | V                          |
| Output Current Levels D Outputs Source                                                              | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V                                                                                                                               | 0.4                 |                      |                            | mA                         |
| Sink                                                                                                | $V_{CC} = 2.5V, V_{OH} = 1.8V$ $V_{CC} = 4.5V, V_{OL} = 1.0V$ $V_{CC} = 2.5V, V_{OL} = 0.4V$                                                                                 | 0.2<br>10<br>2      |                      |                            | mA<br>mA<br>mA             |
| All Others<br>Source (Weak Pull-Up)                                                                 | $V_{CC} = 4.5V, V_{OH} = 3.2V$                                                                                                                                               | 10                  |                      | 110                        | μΑ                         |
| Source (Push-Pull Mode)                                                                             | $V_{CC} = 2.5V, V_{OH} = 1.8V$ $V_{CC} = 4.5V, V_{OH} = 3.8V$ $V_{CC} = 2.5V, V_{OH} = 1.8V$                                                                                 | 2.5<br>0.4<br>0.2   |                      | 33                         | μA<br>mA                   |
| Sink (Push-Pull Mode)                                                                               | V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 2.5V, V <sub>OL</sub> = 0.4V                                                                             | 1.6<br>0.7          |                      |                            | mA                         |
| TRI-STATE Leakage                                                                                   |                                                                                                                                                                              | -2.0                |                      | +2.0                       | μΑ                         |
| Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others                                   |                                                                                                                                                                              |                     |                      | 15<br>3                    | mA<br>mA                   |
| Maximum Input Current (Note 4) Without Latchup (Room Temp)                                          | Room Temp                                                                                                                                                                    |                     |                      | ± 100                      | mA                         |
| RAM Retention Voltage, Vr                                                                           | 500 ns Rise and<br>Fall Time (Min)                                                                                                                                           | 2.0                 |                      |                            | ٧                          |
| Input Capacitance                                                                                   |                                                                                                                                                                              |                     |                      | 7                          | pF                         |
| Load Capacitance on D2                                                                              |                                                                                                                                                                              |                     |                      | 1000                       | pF                         |

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Except pin G7: +100 mA, -25 mA (COP820C only). Sampled and not 100% tested. Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

# COP820C/COP822C/COP840C/COP842C

# AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                                                               | Condition                                                                                                                       | Min                     | Тур | Max                     | Units          |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|----------------|
| Instruction Cycle Time (tc) Ext. or Crystal/Resonator (Div-by 10) R/C Oscillator Mode (Div-by 10)                                       | $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$ $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$                                           | 1<br>2.5<br>3<br>7.5    |     | DC<br>DC<br>DC          | րs<br>հե<br>հե |
| CKI Clock Duty Cycle (Note 6) Rise Time (Note 6) Fall Time (Note 6)                                                                     | fr = Max<br>fr = 10 MHz Ext Clock<br>fr = 10 MHz Ext Clock                                                                      | 40                      |     | 60<br>12<br>8           | %<br>ns<br>ns  |
| Inputs tsetup tHOLD                                                                                                                     | $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$ $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$                                           | 200<br>500<br>60<br>150 |     |                         | ns<br>ns<br>ns |
| Output Propagation Delay  tpD1, tpD0 SO, SK  All Others                                                                                 | $C_L = 100  pF, R_L = 2.2  k\Omega$ $V_{CC} \ge 4.5 V$ $2.5 V \le V_{CC} < 4.5 V$ $V_{CC} \ge 4.5 V$ $2.5 V \le V_{CC} < 4.5 V$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | րs<br>իs<br>իs |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                                 | 20<br>56                |     | 220                     | ns<br>ns       |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time                         |                                                                                                                                 | tc<br>tc<br>tc          |     |                         |                |
| Reset Pulse Width                                                                                                                       |                                                                                                                                 | 1.0                     |     |                         | μs             |

Note 5: Parameter sampled (not 100% tested).

# **Timing Diagram**



TL/DD/9103-19

# COP620C/COP622C/COP640C/COP642C

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) 6V

Voltage at any Pin -0.3V to  $V_{CC} + 0.3$ V

Total Current into V<sub>CC</sub> Pin (Source) 40 mA

Total Current out of GND Pin (Sink)

48 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP62XC, COP64XC: −55°C ≤ T<sub>A</sub> ≤ +125°C unless otherwise specified

| Parameter                                     | Condition                                                        | Min                 | Тур | Max                  | Units                                 |
|-----------------------------------------------|------------------------------------------------------------------|---------------------|-----|----------------------|---------------------------------------|
| Operating Voltage                             |                                                                  | 4.5                 |     | 5.5                  | ٧                                     |
| Power Supply Ripple (Note 1)                  | Peak to Peak                                                     |                     |     | 0.1 V <sub>CC</sub>  | . V                                   |
| Supply Current (Note 2)                       |                                                                  | ]]                  |     |                      |                                       |
| CKI = 10 MHz                                  | $V_{CC} = 5.5V$ , tc = 1 $\mu$ s                                 |                     |     | 7.5                  | , mA                                  |
| CKI = 4 MHz                                   | $V_{CC} = 5.5V$ , tc = 2.5 $\mu$ s                               | 1                   |     | 4                    | mA                                    |
| HALT Current (Note 3)                         | $V_{CC} = 5.5V$ , CKI = 0 MHz                                    |                     | <10 | 30                   | . μΑ                                  |
| Input Levels                                  |                                                                  | <b> </b>            |     |                      | ļ                                     |
| RESET, CKI                                    |                                                                  | 1 004               |     |                      | <sub>v</sub>                          |
| Logic High<br>Logic Low                       |                                                                  | 0.9 V <sub>CC</sub> |     | 0.1 \/               | v                                     |
| All Other inputs                              |                                                                  |                     | •   | 0.1 V <sub>CC</sub>  | ļ <b>v</b>                            |
| Logic High                                    |                                                                  | 0.7 V <sub>CC</sub> |     |                      | . v                                   |
| Logic Low                                     | ·                                                                | " '66               |     | 0.2 V <sub>CC</sub>  | v                                     |
| Hi-Z Input Leakage                            | V <sub>CC</sub> = 5.5V                                           | -5                  |     | +5                   | μА                                    |
| Input Pullup Current                          | V <sub>CC</sub> = 4.5V                                           | 35                  |     | 300                  | μΑ                                    |
| G Port Input Hysteresis                       |                                                                  |                     |     | 0.35 V <sub>CC</sub> | V                                     |
| Output Current Levels                         |                                                                  | Ţ                   |     |                      |                                       |
| D Outputs                                     |                                                                  |                     |     |                      |                                       |
| Source                                        | $V_{CC} = 4.5V, V_{OH} = 3.8V$                                   | 0.35                |     |                      | mA                                    |
| Sink                                          | $V_{CC} = 4.5V, V_{OL} = 1.0V$                                   | 9                   |     | *                    | mA                                    |
| All Others                                    | V 45V V 0.0V                                                     |                     |     | 400                  | ١ ,                                   |
| Source (Weak Pull-Up) Source (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OH} = 3.2V$                                   | 9 0.35              | ļ   | 120                  | μA<br>l mA                            |
| Sink (Push-Pull Mode)                         | $V_{CC} = 4.5V, V_{OH} = 3.8V$<br>$V_{CC} = 4.5V, V_{OI} = 0.4V$ | 1.4                 |     |                      | mA                                    |
| TRI-STATE Leakage                             | VCC = 4.5V, VOL = 0.4V                                           | -5.0                |     | +5.0                 | μΑ                                    |
| Allowable Sink/Source                         |                                                                  |                     |     |                      | , , , , , , , , , , , , , , , , , , , |
| Current Per Pin                               |                                                                  | ļ i                 |     |                      |                                       |
| D Outputs (Sink)                              |                                                                  | 1                   | l   | 12                   | mA                                    |
| All Others                                    |                                                                  |                     |     | 2.5                  | mA                                    |
| Maximum Input Current (Room Temp)             |                                                                  |                     |     |                      |                                       |
| Without Latchup (Note 5)                      | Room Temp                                                        |                     |     | ± 100                | mA                                    |
| RAM Retention Voltage, Vr                     | 500 ns Rise and                                                  |                     |     |                      |                                       |
|                                               | Fall Time (Min)                                                  | 2.5                 |     |                      | V                                     |
| Input Capacitance                             |                                                                  |                     |     | 7                    | pF                                    |
| Load Capacitance on D2                        |                                                                  |                     |     | 1000                 | pF                                    |

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Except pin G7: +100 mA, -25 mA (COP620C only). Sampled and not 100% tested. Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

# COP620C/COP622C/COP640C/COP642C

AC Electrical Characteristics  $-55^{\circ}C \le T_{A} \le +125^{\circ}C$  unless otherwise specified

| Parameter                                                                                                                        | Condition                                                              | Min            | Тур | Max        | Units    |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------|-----|------------|----------|
| Instruction Cycle Time (tc) Ext. or Crystal/Resonant (Div-by 10)                                                                 | V <sub>CC</sub> ≥ 4.5V                                                 | 1              |     | DC         | με       |
| CKI Clock Duty Cycle<br>(Note 6)<br>Rise Time (Note 6)                                                                           | fr = Max fr = 10 MHz Ext Clock                                         | 40             | ,   | 60<br>12   | %<br>ns  |
| Fall Time (Note 6)                                                                                                               | fr = 10 MHz Ext Clock                                                  |                |     | 8          | ns       |
| Inputs  tsetup tHOLD                                                                                                             | V <sub>CC</sub> ≥ 4.5V<br>V <sub>CC</sub> ≥ 4.5V                       | 220<br>66      |     |            | ns<br>ns |
| Output Propagation Delay tPD1, tPD0 SO, SK All Others                                                                            | $R_L = 2.2k, C_L = 100 \text{ pF}$ $V_{CC} \ge 4.5V$ $V_{CC} \ge 4.5V$ |                |     | 0.8<br>1.1 | μs<br>μs |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Valid Time (t <sub>UPD</sub> ) |                                                                        | 20<br>56       |     | 220        | ns<br>ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time                  |                                                                        | to<br>to<br>to |     |            |          |
| Reset Pulse Width                                                                                                                |                                                                        | 1              |     |            | μs       |

Note 5: Parameter sampled (not 100% tested).

# Typical Performance Characteristics ( $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ )













#### Port L/G Push-Pull Sink Current











TL/DD/9103-26

# **Connection Diagrams**

#### **DUAL-IN-LINE PACKAGE**



Order Number COP622C-XXX/N. COP642C-XXX/N, COP822C-XXX/N, COP842C-XXX/N, COP922C-XXX/N or COP942C-XXX/N See NS Package Number N20A



Order Number COP620C-XXX/N, COP640C-XXX/N, COP820C-XXX/N, COP840C-XXX/D, COP920C-XXX/N or COP940C-XXX/N See NS Package Number N28B

#### SURFACE MOUNT



Order Number COP822C-XXX/WM. COP842C-XXX/WM, COP922C-XXX/WM or COP942C-XXX/WM See NS Package Number M20B

#### 28-Lead SO P/N



Order Number COP820C-XXX/WM, COP840C-XXX/WM, COP920C-XXX/WM or COP940C-XXX/WM See NS Package Number M28A

TL/DD/9103-18

# **20 DIP/SO**



#### **28 DIP/SO**



# **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). See Oscillator description.

RESET is the master reset input. See Reset description.

PORT I is a four bit Hi-Z input port.

PORT L is an 8-bit I/O port.

There are two registers associated with each L I/O port: a data register and a configuration register. Therefore, each L I/O bit can be individually configured under software control as shown below:

| Port L<br>Config. | Port L<br>Data | Port L<br>Setup         |
|-------------------|----------------|-------------------------|
| 0                 | 0              | Hi-Z Input (TRI-STATE)  |
| 0                 | 1              | Input With Weak Pull-Up |
| 1                 | 0              | Push-Pull "0" Output    |
| 1                 | 1              | Push-Pull "1" Output    |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins.

PORT G is an 8-bit port with 6 I/O pins (G0-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs. The G7 pin functions as an input pin under normal operation and as the continue pin to exit the HALT mode. There are two registers with each I/O port: a data register and a configuration register. Therefore, each I/O bit can be individually configured under software control as shown below.

| Port G<br>Config. | Port G<br>Data | Port G<br>Setup         |
|-------------------|----------------|-------------------------|
| 0                 | 0              | Hi-Z Input (TRI-STATE)  |
| 0 .               | 1:             | Input With Weak Pull-Up |
| 1                 | 0              | Push-Pull "0" Output    |
| 1.                | 1 . 1          | Push-Pull "1" Output    |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins. Since G6 and G7 are input only pins, any attempt by the user to set them up as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will return zeros. Note that the chip will be placed in the HALT mode by setting the G7 data bit.

Six bits of Port G have alternate features:

G0 INTR (an external interrupt)

G3 TIO (timer/counter input/output)

G4 SO (MICROWIRE serial data output)

G5 SK (MICROWIRE clock I/O)

G6 SI (MICROWIRE serial data input)

G7 CKO crystal oscillator output (selected by mask option) or HALT restart input (general purpose input)

Pins G1 and G2 currently do not have any alternate functions

PORT D is a four bit output port that is set high when RESET goes low.

# **Functional Description**

Figure 1 shows the block diagram of the internal architecture. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device.

#### **ALU AND CPU REGISTERS**

The ALU can do an 8-bit addition, subtraction, logical or shift operation in one cycle time.

There are five CPU registers:

A is the 8-bit Accumulator register

PU is the upper 7 bits of the program counter (PC)

PL is the lower 8 bits of the program counter (PC)

B is the 8-bit address register, can be auto incremented or decremented.

X is the 8-bit alternate address register, can be incremented or decremented.

SP is the 8-bit stack pointer, points to subroutine stack (in RAM).

B, X and SP registers are mapped into the on chip RAM. The B and X registers are used to address the on chip RAM. The SP register is used to address the stack in RAM during subroutine calls and returns.

#### **PROGRAM MEMORY**

Program memory for the COP820C consists of 1024 bytes of ROM (2048 bytes of ROM for the COP840C). These bytes may hold program instructions or constant data. The program memory is addressed by the 15-bit program counter (PC). ROM can be indirectly read by the LAID instruction for table lookup.

#### **DATA MEMORY**

The data memory address space includes on chip RAM, I/O and registers. Data memory is addressed directly by the instruction or indirectly by the B, X and SP registers.

The COP820C has 64 bytes of RAM and the COP840C has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" that can be loaded immediately, decremented or tested. Three specific registers: B, X and SP are mapped into this space, the other bytes are available for general lisage.

The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except the A & PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested.

#### RESET

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the ports L and G are placed in the TRI-STATE mode and the Port D is set high. The PC, PSW and CNTRL registers are cleared. The data and configuration registers for Ports L & G are cleared.

The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes.



TL/DD/9103-9

RC ≥ 5X Power Supply Rise Time

#### FIGURE 4. Recommended Reset Circuit

#### **OSCILLATOR CIRCUITS**

Figure 5 shows the three clock oscillator configurations available for the COP820C and COP840C.

#### A. CRYSTAL OSCILLATOR

The COP820C/COP840C can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO.

Table I shows the component values required for various standard crystal values.

#### **B. EXTERNAL OSCILLATOR**

CKI can be driven by an external clock signal. CKO is available as a general purpose input and/or HALT restart control.

#### C. R/C OSCILLATOR

CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT restart control.

Table II shows the variation in the oscillator frequencies as functions of the component (R and C) values.



TL/DD/9103-10

FIGURE 5. Crystal and R-C Connection Diagrams

#### OSCILLATOR MASK OPTIONS

The COP820C and COP840C can be driven by clock inputs between DC and 10 MHz.

TABLE I. Crystal Oscillator Configuration, T<sub>A</sub> = 25°C

|            |            |            |            | · · · · · · · · · · · · · · · · · · · |                      |
|------------|------------|------------|------------|---------------------------------------|----------------------|
| R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz)                     | Conditions           |
| 0          | 1          | 30         | 30-36      | 10                                    | V <sub>CC</sub> = 5V |
| 0          | 1          | 30         | 30-36      | 4                                     | $V_{CC} = 5V$        |
| . ,. 0     | 1          | 200        | 100-150    | 0.455                                 | $V_{CC} = 5V$        |

TABLE II. RC Oscillator Configuration, T<sub>A</sub> = 25°C

| R<br>(kΩ) | C<br>(pF) | CKI Freq.<br>(MHz) | instr. Cycle<br>(μs) | Conditions           |
|-----------|-----------|--------------------|----------------------|----------------------|
| 3.3       | 82        | 2.2 to 2.7         | 3.7 to 4.6           | $V_{CC} = 5V$        |
| 5.6       | 100       | 1.1 to 1.3         | 7.4 to 9.0           | V <sub>CC</sub> = 5V |
| 6.8       | 100       | 0.9 to 1.1         | 8.8 to 10.8          | V <sub>CC</sub> = 5V |

Note:  $3k \le R \le 200k$ ,  $50 pF \le C \le 200 pF$ 

antonia Aladina antonin 1995 ant Kanadap Germana (1995) antoni

The COP820C and COP840C microcontrollers have three mask options for configuring the clock input. The CKI and CKO pins are automatically configured upon selecting a particular option.

- Crystal (CKI/10) CKO for crystal configuration
- External (CKI/10) CKO available as G7 input
- R/C (CKI/10) CKO available as G7 input

G7 can be used either as a general purpose input or as a control input to continue from the HALT mode.

#### **CURRENT DRAIN**

The total current drain of the chip depends on:

- 1) Oscillator operating mode-I1
- 2) Internal switching current-I2
- 3) Internal leakage current-13
- 4) Output source current-I4
- DC current caused by external input not at V<sub>CC</sub> or GND— I5

Thus the total current drain, It is given as

$$It = I1 + I2 + I3 + I4 + I5$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw the least current when in the normal mode. The high speed mode will draw additional current. The R/C mode will draw the most. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$I2 = CxVxf$$

Where

C = equivalent capacitance of the chip.

V = operating voltage

f = CKI frequency

#### HALT MODE

The COP820C and COP840C support a power saving mode of operation: HALT. The controller is placed in the HALT mode by setting the G7 data bit, alternatively the user can stop the clock input. In the HALT mode all internal processor activities including the clock oscillator are stopped. The fully static architecture freezes the state of the controller and retains all information until continuing. In the HALT mode, power requirements are minimal as it draws only leakage currents and output current. The applied voltage (VCC) may be decreased down to Vr (minimum RAM retention voltage) without altering the state of the machine.

There are two ways to exit the HALT mode: via the RESET or by the CKO pin. A low on the RESET line reinitializes the microcontroller and starts executing from the address

0000H. A low to high transition on the CKO pin causes the microcontroller to continue with no reinitialization from the address following the HALT instruction. This also resets the G7 data bit.

#### **INTERRUPTS**

The COP820C and COP840C have a sophisticated interrupt structure to allow easy interface to the real word. There are three possible interrupt sources, as shown below.

A maskable interrupt on external G0 input (positive or negative edge sensitive under software control)

A maskable interrupt on timer underflow or timer capture A non-maskable software/error interrupt on opcode zero

#### INTERRUPT CONTROL

The GIE (global interrupt enable) bit enables the interrupt function. This is used in conjunction with ENI and ENTI to select one or both of the interrupt sources. This bit is reset when interrupt is acknowledged.

ENI and ENTI bits select external and timer interrupt respectively. Thus the user can select either or both sources to interrupt the microcontroller when GIE is enabled.

IEDG selects the external interrupt edge (0 = rising edge, 1 = falling edge). The user can get an interrupt on both rising and falling edges by toggling the state of IEDG bit after each interrupt.

IPND and TPND bits signal which interrupt is pending. After interrupt is acknowledged, the user can check these two bits to determine which interrupt is pending. This permits the interrupts to be prioritized under software. The pending flags have to be cleared by the user. Setting the GIE bit high inside the interrupt subroutine allows nested interrupts.

The software interrupt does not reset the GIE bit. This means that the controller can be interrupted by other interrupt sources while servicing the software interrupt.

#### INTERRUPT PROCESSING

The interrupt, once acknowledged, pushes the program counter (PC) onto the stack and the stack pointer (SP) is decremented twice. The Global Interrupt Enable (GIE) bit is reset to disable further interrupts. The microcontroller then vectors to the address 00FFH and resumes execution from that address. This process takes 7 cycles to complete. At the end of the interrupt subroutine, any of the following three instructions return the processor back to the main program: RET, RETSK or RETI. Either one of the three instructions will pop the stack into the program counter (PC). The stack pointer is then incremented twice. The RETI instruction additionally sets the GIE bit to re-enable further interrupts.

Any of the three instructions can be used to return from a hardware interrupt subroutine. The RETSK instruction should be used when returning from a software interrupt subroutine to avoid entering an infinite loop.



FIGURE 6. Interrupt Block Diagram

TL/DD/9103-11

#### **DETECTION OF ILLEGAL CONDITIONS**

The COP820C and COP840C incorporate a hardware mechanism that allows it to detect illegal conditions which may occur from coding errors, noise and 'brown out' voltage drop situations. Specifically it detects cases of executing out of undefined ROM area and unbalanced stack situations.

Reading an undefined ROM location returns 00 (hexadecimal) as its contents. The opcode for a software interrupt is also '00'. Thus a program accessing undefined ROM will cause a software interrupt.

Reading an undefined RAM location returns an FF (hexadecimal). The subroutine stack on the COP820C and COP840C grows down for each subroutine call. By initializing the stack pointer to the top of RAM, the first unbalanced return instruction will cause the stack pointer to address undefined RAM. As a result the program will attempt to execute from FFFF (hexadecimal), which is an undefined ROM location and will trigger a software interrupt.

#### MICROWIRE/PLUSTM

MICROWIRE/PLUS is a serial synchronous bidirectional communications interface. The MICROWIRE/PLUS capability enables the COP820C and COP840C to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, EEPROMS, etc.) and with other microcontrollers which support the MICROWIRE/PLUS interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 7 shows the block diagram of the MICROWIRE/PLUS interface.

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS interface with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS interface with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, S0 and S1, in the CNTRL register. Table III details the different clock rates that may be selected.

TABLE III

| S1 | S0 | SK Cycle Time   |
|----|----|-----------------|
| 0  | 0  | 2t <sub>C</sub> |
| 0  | 1  | 4t <sub>C</sub> |
| 1  | ×  | 8t <sub>C</sub> |

where,

t<sub>C</sub> is the instruction cycle clock.

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MI-CROWIRE/PLUS arrangement to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP820C and COP840C may enter the MI-CROWIRE/PLUS mode either as a Master or as a Slave. Figure 8 shows how two COP820C microcontrollers and several peripherals may be interconnected using the MI-CROWIRE/PLUS arrangement.

#### Master MICROWIRE/PLUS Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP820C. The MICROWIRE/PLUS Master always initiates all data exchanges. (See *Figure 8*). The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table IV summarizes the bit settings required for Master mode of operation.

#### SLAVE MICROWIRE/PLUS OPERATION

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by appropriately setting up the Port G configuration register. Table IV summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. (See *Figure 8*.)

#### **TABLE IV**

| G4<br>Config. | G5<br>Config. | G4<br>Fun. | G5<br>Fun. | G6<br>Fun. | Operation        |
|---------------|---------------|------------|------------|------------|------------------|
| Bit           | Bit           |            |            |            |                  |
| 1             | 1             | SO         | Int. SK    | SI         | MICROWIRE Master |
| 0             | 1             | TRI-STATE  | Int. SK    | SI         | MICROWIRE Master |
| 1             | 0             | so         | Ext. SK    | SI         | MICROWIRE Slave  |
| 0             | 0             | TRI-STATE  | Ext. SK    | SI         | MICROWIRE Slave  |

#### TIMER/COUNTER

The COP820C and COP840C have a powerful 16-bit timer with an associated 16-bit register enabling them to perform extensive timer functions. The timer T1 and its register R1 are each organized as two 8-bit read/write registers. Control bits in the register CNTRL allow the timer to be started and stopped under software control. The timer-register pair can be operated in one of three possible modes. Table V details various timer operating modes and their requisite control settings.



FIGURE 7. MICROWIRE/PLUS Block Diagram

#### MODE 1. TIMER WITH AUTO-LOAD REGISTER

In this mode of operation, the timer T1 counts down at the instruction cycle rate. Upon underflow the value in the register R1 gets automatically reloaded into the timer which continues to count down. The timer underflow can be programmed to interrupt the microcontroller. A bit in the control register CNTRL enables the TIO (G3) pin to toggle upon timer underflows. This allow the generation of square-wave outputs or pulse width modulated outputs under software control. (See Figure 9)

#### MODE 2. EXTERNAL COUNTER

In this mode, the timer T1 becomes a 16-bit external event counter. The counter counts down upon an edge on the TIO pin. Control bits in the register CNTRL program the counter to decrement either on a positive edge or on a negative edge. Upon underflow the contents of the register R1 are automatically copied into the counter. The underflow can also be programmed to generate an interrupt. (See Figure 9)

#### MODE 3. TIMER WITH CAPTURE REGISTER

Timer T1 can be used to precisely measure external frequencies or events in this mode of operation. The timer T1 counts down at the instruction cycle rate. Upon the occurrence of a specified edge on the TIO pin the contents of the timer T1 are copied into the register R1. Bits in the control register CNTRL allow the trigger edge to be specified either as a positive edge or as a negative edge. In this mode the user can elect to be interrupted on the specified trigger edge. (See Figure 10.)



TL/DD/9103-13

**TABLE V. Timer Operating Modes** 

| CNTRL<br>Bits<br>765 | Operation Mode                        | T Interrupt   | Timer<br>Counts<br>On |
|----------------------|---------------------------------------|---------------|-----------------------|
| 000                  | External Counter W/Auto-Load Reg.     | Timer Carry   | TIO Pos. Edge         |
| 001                  | External Counter W/Auto-Load Reg.     | Timer Carry   | TIO Neg. Edge         |
| 010                  | Not Allowed                           | Not Allowed   | Not Allowed           |
| 011                  | Not Allowed                           | Not Allowed   | Not Allowed           |
| 100                  | Timer W/Auto-Load Reg.                | Timer Carry   | tc                    |
| 101                  | Timer W/Auto-Load Reg./Toggle TIO Out | Timer Carry   | tc                    |
| 110                  | Timer W/Capture Register              | TIO Pos. Edge | tc                    |
| 111                  | Timer W/Capture Register              | TIO Neg. Edge | tc                    |



FIGURE 9. Timer/Counter Auto Reload Mode Block Diagram



FIGURE 10. Timer Capture Mode Block Diagram

#### **TIMER PWM APPLICATION**

Figure 11 shows how a minimal component D/A converter can be built out of the Timer-Register pair in the Auto-Reload mode. The timer is placed in the "Timer with auto reload" mode and the TIO pin is selected as the timer output. At the outset the TIO pin is set high, the timer T1 holds the on time and the register R1 holds the signal off time. Setting TRUN bit starts the timer which counts down at the instruction cycle rate. The underflow toggles the TIO output and copies the off time into the timer, which continues to run. By alternately loading in the on time and the off time at each successive interrupt a PWM frequency can be easily generated.



FIGURE 11. Timer Application

# **Control Registers**

#### **CNTRL REGISTER (ADDRESS X'00EE)**

The Timer and MICROWIRE/PLUS control register contains the following bits:

S1 & S0 Select the MICROWIRE/PLUS clock divide-by

IEDG External interrupt edge polarity select

(0 = rising edge, 1 = falling edge)

Enable MICROWIRE/PLUS functions SO and SK

**MSEL** TRUN Start/Stop the Timer/Counter (1 = run, 0 =

TC3 Timer input edge polarity select (0 = rising edge,

1 = falling edge)

TC2 Selects the capture mode

TC1 Selects the timer mode

TC2 TC3 TC1 TRUN MSEL IEDG S1 S0 BIT 7 BIT 0

#### **PSW REGISTER (ADDRESS X'00EF)**

The PSW register contains the following select bits:

GIE Global interrupt enable

ENI External interrupt enable BUSY MICROWIRE/PLUS busy shifting

IPND External interrupt pending

ENTI Timer interrupt enable TPND Timer interrupt pending

Half carry Flag

C Carry Flag

TPND IPND BUSY HC GIE Bit 7 Bit 0

# **Addressing Modes**

#### REGISTER INDIRECT

This is the "normal" mode of addressing for COP820C and COP840C. The operand is the memory addressed by the B register or X register.

HC

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### **IMMEDIATE**

The instruction contains an 8-bit immediate field as the operand.

#### REGISTER INDIRECT (AUTO INCREMENT AND DECREMENT)

This is a register indirect mode that automatically increments or decrements the B or X register after executing the

#### RELATIVE

This mode is used for the JP instruction, the instruction field is added to the program counter to get the new program location. JP has a range of from -31 to +32 to allow a one byte relative jump (JP + 1 is implemented by a NOP instruction). There are no 'pages' when using JP, all 15 bits of PC are used.

# Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address  | Contents                                     |
|----------|----------------------------------------------|
| COP8200  |                                              |
| 00 to 2F | On Chip RAM Bytes                            |
| 30 to 7F | Unused RAM Address Space (Reads as all Ones) |
| COP8400  |                                              |
| 00 to 6F | On Chip RAM Bytes                            |
| 70 to 7F | Unused RAM Address Space (Reads as all Ones) |
| COP8200  | and COP840C                                  |
| 80 to BF | Expansion Space for on Chip EERAM            |
| C0 to CF | Expansion Space for I/O and Registers        |
| D0 to DF | On Chip I/O and Registers                    |
| D0       | Port L Data Register                         |
| D1       | Port L Configuration Register                |
| D2       | Port L Input Pins (Read Only)                |
| D3       | Reserved for Port L                          |
| D4       | Port G Data Register                         |
| D5       | Port G Configuration Register                |
| - D6     | Port G Input Pins (Read Only)                |
| D7       | Port I Input Pins (Read Only)                |
| D8-DB    | Reserved for Port C                          |
| DC       | Port D Data Register                         |
| DD-DF    | Reserved for Port D                          |
| E0 to EF | On Chip Functions and Registers              |
| E0-E7    | Reserved for Future Parts                    |
| E8       | Reserved                                     |
| E9       | MICROWIRE/PLUS Shift Register                |
| EA       | Timer Lower Byte                             |
| EB ·     | Timer Upper Byte                             |
| EC       | Timer Autoload Register Lower Byte           |
| ED       | Timer Autoload Register Upper Byte           |
| EE       | CNTRL Control Register                       |
| EF       | PSW Register                                 |
| F0 to FF | On Chip RAM Mapped as Registers              |
| FC       | X Register                                   |
| FD       | SP Register                                  |
| FE       | B Register                                   |

Reading unused memory locations below 7FH will return all ones. Reading other unused memory locations will return undefined data.

# **Instruction Set**

#### **REGISTER AND SYMBOL DEFINITIONS**

#### Registers

A 8-bit Accumulator register

B 8-bit Address register

X 8-bit Address register

SP 8-bit Stack pointer register

PC 15-bit Program counter register

PU upper 7 bits of PC

PL lower 8 bits of PC

C 1-bit of PSW register for carry

HC Half Carry

GIE 1-bit of PSW register for global interrupt enable

#### **Symbols**

[B] Memory indirectly addressed by B register

[X] Memory indirectly addressed by X register

Mem Direct address memory or [B]

Meml Direct address memory or [B] or Immediate data

Imm 8-bit Immediate data

Reg Register memory: addresses F0 to FF (Includes B, X

and SP)

Bit Bit number (0 to 7)

← Loaded with

←→ Exchanged with

#### **Instruction Set**

| <br>                                    | ··                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <del>,</del>                                                                                                                                                                                                                                                                    |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD                                     | add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A ← A + Meml                                                                                                                                                                                                                                                                    |
| ADC                                     | add with carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A ← A + Meml + C, C ← Carry                                                                                                                                                                                                                                                     |
| ł                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | HC ← Half Carry                                                                                                                                                                                                                                                                 |
| SUBC                                    | subtract with carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $A \leftarrow A + \overline{Meml} + C, C \leftarrow Carry$                                                                                                                                                                                                                      |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | HC ← Half Carry                                                                                                                                                                                                                                                                 |
| AND                                     | Logical AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A ← A and Memi                                                                                                                                                                                                                                                                  |
| OR I                                    | Logical OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A ← A or Memi                                                                                                                                                                                                                                                                   |
| XOR                                     | Logical Crit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A ← A xor Meml                                                                                                                                                                                                                                                                  |
| IFEQ                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                 |
|                                         | IF equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Compare A and Meml, Do next if A = Meml                                                                                                                                                                                                                                         |
| IFGT                                    | IF greater than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Compare A and Meml, Do next if A > Meml                                                                                                                                                                                                                                         |
| IFBNE                                   | IF B not equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Do next if lower 4 bits of B ≠ Imm                                                                                                                                                                                                                                              |
| DRSZ                                    | Decrement Reg. ,skip if zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg ← Reg − 1, skip if Reg goes to 0                                                                                                                                                                                                                                            |
| SBIT                                    | Set bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 to bit,                                                                                                                                                                                                                                                                       |
| İ                                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mem (bit = 0 to 7 immediate)                                                                                                                                                                                                                                                    |
| RBIT                                    | Reset bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 to bit,                                                                                                                                                                                                                                                                       |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mem                                                                                                                                                                                                                                                                             |
| IFBIT                                   | If bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | If bit.                                                                                                                                                                                                                                                                         |
| =                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mem is true, do next instr.                                                                                                                                                                                                                                                     |
| <br>                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                 |
| ×                                       | Exchange A with memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A ←→ Mem                                                                                                                                                                                                                                                                        |
| LDA                                     | Load A with memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A ← MemI                                                                                                                                                                                                                                                                        |
| LD mem                                  | Load Direct memory Immed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Mem ← Imm                                                                                                                                                                                                                                                                       |
| LD Reg                                  | Load Register memory Immed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reg ← Imm                                                                                                                                                                                                                                                                       |
| X                                       | Exchange A with memory [B]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \longleftrightarrow [B]  (B \leftarrow B \pm 1)$                                                                                                                                                                                                                             |
| x 1                                     | Exchange A with memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \longleftrightarrow [X]  (X \leftarrow X \pm 1)$                                                                                                                                                                                                                             |
| LDA I                                   | Load A with memory [B]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow [B]  (B \leftarrow B \pm 1)$                                                                                                                                                                                                                                      |
| LDA                                     | Load A with memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow [X]  (X \leftarrow X \pm 1)$                                                                                                                                                                                                                                      |
| LDM                                     | Load Memory Immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $[B] \leftarrow \operatorname{Imm}(B \leftarrow B \pm 1)$                                                                                                                                                                                                                       |
| <br>                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                 |
| CLRA                                    | Clear A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A ← 0                                                                                                                                                                                                                                                                           |
| INCA                                    | Increment A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A ← A + 1                                                                                                                                                                                                                                                                       |
| DECA                                    | Decrement A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A ← A − 1                                                                                                                                                                                                                                                                       |
| LAID                                    | Load A indirect from ROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A ← ROM(PU,A)                                                                                                                                                                                                                                                                   |
| DCORA                                   | DECIMAL CORRECT A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A ← BCD correction (follows ADC, SUBC)                                                                                                                                                                                                                                          |
| RRCA                                    | ROTATE A RIGHT THRU C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $C \rightarrow A7 \rightarrow \rightarrow A0 \rightarrow C$                                                                                                                                                                                                                     |
| SWAPA                                   | Swap nibbles of A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A7A4 ←→ A3A0                                                                                                                                                                                                                                                                    |
| sc                                      | Set C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | C ← 1.HC ← 1                                                                                                                                                                                                                                                                    |
| RC I                                    | Reset C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C ← 0, HC ← 0                                                                                                                                                                                                                                                                   |
| IFC                                     | If C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                 |
|                                         | and the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of t | If C is true, do next instruction                                                                                                                                                                                                                                               |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                 |
| <br>IFNC                                | If not C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | If C is not true, do next instruction                                                                                                                                                                                                                                           |
| JMPL                                    | Jump absolute long                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PC ← ii (ii = 15 bits, 0 to 32k)                                                                                                                                                                                                                                                |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                 |
| JMPL                                    | Jump absolute long<br>Jump absolute                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PC ← ii (ii = 15 bits, 0 to 32k)<br>PC110 ← i (i = 12 bits)                                                                                                                                                                                                                     |
| <br>JMPL<br>JMP<br>JP                   | Jump absolute long<br>Jump absolute<br>Jump relative short                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PC ← ii (ii = 15 bits, 0 to 32k) PC110 ← i (i = 12 bits) PC ← PC + r (r is -31 to +32, not 1)                                                                                                                                                                                   |
| JMPL<br>JMP<br>JP<br>JSRL               | Jump absolute long<br>Jump absolute<br>Jump relative short<br>Jump subroutine long                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PC ← ii (ii = 15 bits, 0 to 32k)  PC110 ← i (i = 12 bits)  PC ← PC + r (r is -31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii                                                                                                                                             |
| JMPL<br>JMP<br>JP<br>JSRL<br>JSR        | Jump absolute long Jump absolute Jump relative short Jump subroutine long Jump subroutine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PC ← ii (ii = 15 bits, 0 to 32k)  PC11.0 ← i (i = 12 bits)  PC ← PC + r(ris -31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC11 0 ← i                                                                                                       |
| JMPL<br>JMP<br>JP<br>JSRL<br>JSR<br>JID | Jump absolute long Jump absolute Jump relative short Jump subroutine long Jump subroutine Jump indirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PC ← ii (ii = 15 bits, 0 to 32k)  PC110 ← i (i = 12 bits)  PC ← PC + r (r is −31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC110 ← i  PL ← ROM(PU,A)                                                                                       |
| JMPL JMP JP JSRL JSR JID RET            | Jump absolute long Jump absolute Jump relative short Jump subroutine long Jump subroutine Jump indirect Return from subroutine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PC ← ii (ii = 15 bits, 0 to 32k)  PC11.0 ← i (i = 12 bits)  PC ← PC + r (r is $-31$ to $+32$ , not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC11 0 ← i  PL ← ROM(PU,A)  SP+2,PL ← [SP],PU ← [SP-1]                                                    |
| JMPL JMP JP JSRL JSR JJID RET RETSK     | Jump absolute long Jump absolute Jump relative short Jump subroutine long Jump subroutine Jump indirect Return from subroutine Return and Skip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PC ← ii (ii = 15 bits, 0 to 32k)  PC11.0 ← i (i = 12 bits)  PC ← PC + r (r is -31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC11 0 ← i  PL ← ROM(PU,A)  SP+2,PL ← [SP],PU ← [SP-1]  SP+2,PL ← [SP],PU ← [SP-1],Skip next instruction       |
| JMPL JMP JP JSRL JSR JID RET RETSK RETI | Jump absolute long Jump relative short Jump relative short Jump subroutine Jump subroutine Jump indirect Return from subroutine Return and Skip Return from Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PC ← ii (ii = 15 bits, 0 to 32k)  PC110 ← i (i = 12 bits)  PC ← PC + r (r is -31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC110 ← i  PL ← ROM(PU,A)  SP+2,PL ← [SP],PU ← [SP-1],Skip next instruction  SP+2,PL ← [SP],PU ← [SP-1],GIE ← 1 |
| JMPL JMP JP JSRL JSR JJID RET RETSK     | Jump absolute long Jump absolute Jump relative short Jump subroutine long Jump subroutine Jump indirect Return from subroutine Return and Skip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PC ← ii (ii = 15 bits, 0 to 32k)  PC11.0 ← i (i = 12 bits)  PC ← PC + r (r is -31 to +32, not 1)  [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii  [SP] ← PL,[SP-1] ← PU,SP-2,PC11 0 ← i  PL ← ROM(PU,A)  SP+2,PL ← [SP],PU ← [SP-1]  SP+2,PL ← [SP],PU ← [SP-1],Skip next instruction       |

|        |        |           |          |               |               |               |               | <u> </u>       |                |          |          |                  | <u> </u>         |         |         | Т |
|--------|--------|-----------|----------|---------------|---------------|---------------|---------------|----------------|----------------|----------|----------|------------------|------------------|---------|---------|---|
|        | E      | D         | С        | В             | Α             | 9             | 8             | 7              | 6              | 5        | 4        | 3                | 2                | 1       | 0       | t |
| IP -15 | JP -31 | LD 0F0,#i | DRSZ 0F0 | RRCA          | RC            | ADC A,<br>#i  | ADC A,<br>[B] | IFBIT<br>0,[B] | *              | LD B, OF | IFBNE 0  | JSR<br>0000-00FF | JMP<br>0000-00FF | JP + 17 | INTR    |   |
| JP -14 | JP -30 | LD 0F1,#i | DRSZ 0F1 | *             | sc            | SUBC A,<br>#i | SUBC<br>A,[B] | IFBIT<br>1,[B] | *              | LD B, 0E | IFBNE 1  | JSR<br>0100-01FF | JMP<br>0100-01FF | JP + 18 | JP + 2  |   |
| JP -13 | JP -29 | LD 0F2,#i | DRSZ 0F2 | X A,<br>[X+]  | X A,<br>[B+]  | IFEQ A,<br>#i | IFEQ<br>A,[B] | IFBIT<br>2,[B] | *              | LD B, 0D | IFBNE 2  | JSR<br>0200-02FF | JMP<br>0200-02FF | JP + 19 | JP + 3  |   |
| JP -12 | JP -28 | LD 0F3,#i | DRSZ 0F3 | X A,<br>[X-]  | X A,<br>[B-]  | IFGT A,<br>#i | IFGT<br>A,[B] | IFBIT<br>3,[B] | *              | LD B, OC | IFBNE 3  | JSR<br>0300-03FF | JMP<br>0300-03FF | JP + 20 | JP + 4  | I |
| JP -11 | JP -27 | LD 0F4,#i | DRSZ 0F4 | *             | LAID          | ADD A,<br>#i  | ADD<br>A,[B]  | IFBIT<br>4,[B] | CLRA           | LD B, 0B | IFBNE 4  | JSR<br>0400-04FF | JMP<br>0400-04FF | JP + 21 | JP + 5  |   |
| JP -10 | JP -26 | LD 0F5,#i | DRSZ 0F5 | *             | JID           | AND A,<br>#i  | AND<br>A,[B]  | IFBIT<br>5,[B] | SWAPA          | LD B, 0A | IFBNE 5  | JSR<br>0500-05FF | JMP<br>0500-05FF | JP + 22 | JP + 6  |   |
| JP -9  | JP -25 | LD 0F6,#i | DRSZ 0F6 | X A,<br>[X]   | X A,<br>[B]   | XOR A,<br>#i  | XOR<br>A,[B]  | IFBIT<br>6,[B] | DCORA          | LD B, 9  | IFBNE 6  | JSR<br>0600-06FF | JMP<br>0600-06FF | JP + 23 | JP + 7  |   |
| JP-8   | JP -24 | LD 0F7,#i | DRSZ 0F7 | *             | *             | OR A,<br>#i   | OR<br>A,[B]   | IFBIT<br>7,[B] | *              | LD B, 8  | IFBNE 7  | JSR<br>0700-07FF | JMP<br>0700-07FF | JP + 24 | JP + 8  |   |
| JP-7   | JP -23 | LD 0F8,#i | DRSZ 0F8 | NOP           | *             | LD A,<br>#i   | IFC           | SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, 7  | IFBNE 8  | JSR<br>0800-08FF | JMP<br>0800-08FF | JP + 25 | JP + 9  |   |
| JP-6   | JP -22 | LD 0F9,#i | DRSZ 0F9 | *             | *             | *             | IFNC          | SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B, 6  | IFBNE 9  | JSR<br>0900-09FF | JMP<br>0900-09FF | JP + 26 | JP + 10 |   |
| JP -5  | JP -21 | LD 0FA,#i | DRSZ 0FA | LD A,<br>[X+] | LD A,<br>[B+] | LD<br>[B+],#i | INCA          | SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B, 5  | IFBNE 0A | JSR<br>0A00-0AFF | JMP<br>0A00-0AFF | JP + 27 | JP + 11 |   |
| JP -4  | JP -20 | LD 0FB,#i | DRSZ 0FB | LD A,<br>[X-] | LD A,<br>[B-] | LD<br>[B-],#i | DECA          | SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B, 4  | IFBNE 0B | JSR<br>0B00-0BFF | JMP<br>0B00-0BFF | JP + 28 | JP + 12 |   |
| JP-3   | JP -19 | LD 0FC,#i | DRSZ 0FC | LD Md,<br>#i  | JMPL          | X A,Md        | *             | SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B, 3  | IFBNE 0C | JSR<br>0C00-0CFF | JMP<br>0C00-0CFF | JP + 29 | JP + 13 | 1 |
| JP-2   | JP -18 | LD 0FD,#i | DRSZ 0FD | DIR           | JSRL          | LD A,<br>Md   | RETSK         | SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B, 2  | IFBNE 0D | JSR<br>0D00-0DFF | JMP<br>0D00-0DFF | JP + 30 | JP + 14 |   |
| JP-1   | JP -17 | LD 0FE,#i | DRSZ 0FE | LDA,<br>[X]   | LD A,<br>[B]  | LD<br>[B], #i | RET           | SBIT<br>6, [B] | RBIT<br>6, [B] | LD B, 1  | IFBNE 0E | JSR<br>0E00-0EFF | JMP<br>0E00-0EFF | JP + 31 | JP + 15 |   |
| JP-0   | JP -16 | LD 0FF,#1 | DRSZ 0FF | *             | *             | *             | RETI          | SBIT<br>7.[B]  | RBIT<br>7,[B]  | LD B, 0  | IFBNE 0F | JSR<br>0F00-0FFF | JMP<br>0F00-0FFF | JP + 32 | JP + 16 | 1 |

#### **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instruction taking two bytes).

Most single instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details.

# BYTES and CYCLES per INSTRUCTION

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

| <u> </u> | (B)  | Direct | Immed. |
|----------|------|--------|--------|
| ADD      | 1/1  | 3/4    | 2/2    |
| ADC      | 1/1  | 3/4    | 2/2    |
| SUBC     | 1/1. | 3/4    | 2/2    |
| AND      | 1/1  | 3/4    | 2/2    |
| OR       | 1/1  | 3/4    | 2/2    |
| XOR -    | 1/1  | 3/4    | 2/2    |
| IFEQ     | 1/1  | 3/4    | 2/2    |
| IFGT     | 1/1  | 3/4    | 2/2    |
| IFBNE    | 1/1  |        |        |
| DRSZ     |      | zs 1/3 |        |
| SBIT     | 1/1  | 3/4    |        |
| RBIT     | 1/1  | 3/4    |        |
| IFBIT    | 1/1  | 3/4    |        |

The following table shows the instructions assigned to unused opcodes. This table is for information only. The operations performed are subject to change without notice. Do not use these opcodes.

| Unused<br>Opcode | Instruction | Unused<br>Opcode | Instruction |
|------------------|-------------|------------------|-------------|
| 60               | NOP         | A9               | . NOP       |
| 61               | NOP         | AF               | LD A, [B]   |
| 62               | NOP         | B1               | C → HC      |
| 63               | NOP         | B4               | NOP         |
| 67               | NOP         | B5               | NOP         |
| 8C               | RET         | B7               | X A, [X]    |
| 99               | NOP         | B9               | NOP         |
| 9F               | LD [B], #i  | BF               | LD A, [X]   |
| A7               | X A, [B]    |                  |             |
| 8A               | NOP         |                  |             |

#### **Memory Transfer Instructions**

|            |     | ister<br>rect<br>[X] | Direct | Immed. | Auto Inc | Indirect<br>cr & Decr<br>[X+, X-] |             |
|------------|-----|----------------------|--------|--------|----------|-----------------------------------|-------------|
| X A,*      | 1/1 | 1/3                  | 2/3    |        | 1/2      | 1/3                               | la de l     |
| LD A,*     | 1/1 | 1/3                  | 2/3    | 2/2    | 1/2      | 1/3                               | ·           |
| LD B,Imm   | 1   |                      |        | 1/1    |          | j                                 | (If B < 16) |
| LD B,Imm   |     |                      | ,      | 2/3    | 1 4      |                                   | (if B > 15) |
| LD Mem,Imm | 2,  | /2                   | 3/3    |        | 2/2      |                                   |             |
| LD Reg,Imm | L   |                      |        | 2/3    |          |                                   |             |

<sup>= &</sup>gt; Memory location addressed by B or X or directly.

#### Instructions Using A & C **Transfer of Control Instructions CLRA** 1/1 **JMPL** 3/4 INCA 1/1 **JMP** 2/3 DECA 1/1 JΡ 1/3 LAID 1/3 **JSRL** 3/5 **DCORA** 1/1 **JSR** 2/5 RRCA 1/1 JID 1/3 **SWAPA** RET 1/1 1/5 SC 1/1 RETSK 1/5 RC 1/1 1/5 RETI **IFC** 1/1 INTR 1/7 **IFNC** NOP

# **Option List**

The COP820C/COP840C mask programmable options are listed out below. The options are programmed at the same time as the ROM pattern to provide the user with hardware flexibility to use a variety of oscillator configuration.

#### **OPTION 1: CKI INPUT**

- = 1 Crystal (CKI/10) CKO for crystal configuration
- = 2 External (CKI/10) CKO available as G7 input
- = 3 R/C (CKI/10) CKO available as G7 input

#### OPTION 2: COP820C/COP840C BONDING

- = 1 28 pin package
- = 2 N.A.
- = 3 20 pin package
- = 4 20 SO package
- = 5 28 SO package

The following option information is to be sent to National along with the EPROM.

#### **Option Data**

Option 1 Value\_is: CKI Input
Option 2 Value\_is: COP Bonding

#### **How to Order**

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

#### **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper is an Electronic Bulletin Board information system.

# **Development Support**

#### IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM—COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface for maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code

address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bargraph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use windowed interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefineable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information:

#### Emulator Ordering Information

| Part Number | Description                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| IM-COP8/400 | MetaLink Base Unit In-circuit Emulator<br>for all COP8 Devices, Symbolic<br>Debugger Software and RS-232 Serial<br>Interface Cable |
| MHW-PS3     | Power Supply 110V/60 Hz                                                                                                            |
| MHW-PS4     | Power Supply 220V/50 Hz                                                                                                            |

#### Probe Card Ordering Information

| Part Number    | Package | Voltage Range | Emulates                   |
|----------------|---------|---------------|----------------------------|
| MHW-880C20D5PC | 20 DIP  | 4.5V-5.5V     | COP822C, 842C, 8782C       |
| MHW-880C20DWPC | 20 DIP  | 2.5V-6.0V     | COP822C, 842C, 8782C       |
| MHW-880C28D5PC | 28 DIP  | 4.5V-5.5V     | COP820C, 840C, 881C, 8781C |
| MHW-880C28DWPC | 28 DIP  | 2.5V-6.0V     | COP820C, 840C, 881C, 8781C |

# **Development Support (Continued)**

#### MACRO CROSS ASSEMBLER

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### **Assembler Ordering Information**

| Part Number   | Description                                                | Manual        |
|---------------|------------------------------------------------------------|---------------|
| MOLE-COP8-IBM | COP8 Macro Cross<br>Assembler for IBM<br>PC-XT®, PC-AT® or | 424410527-001 |
|               | Compatible                                                 |               |

#### **SIMULATOR**

The COP8 Designer's is Tool Kit is available for evaluating National Semiconductor's COP8 microcontroller family. The kit contains programmer's manuals, device datasheets, pocket reference guide, assembler and simulator, which allows the user to write, test, debug and run code on an industry standard compatible PC. The simulator has a windowed user interface and can handle script files that simulate hard-

ware inputs, interrupts and automatic command processing. The capture file feature enables the user to record to a file current cycle count and output port changes which are caused by the program under test.

#### **Simulator Ordering Information**

| Part Number   | Description                                            | Manual                         |
|---------------|--------------------------------------------------------|--------------------------------|
| COP8-TOOL-KIT | COP8 Designer's<br>Tool Kit Assembler<br>and Simulator | 420420270-001<br>424420269-001 |

#### SINGLE CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit, and function emulators. Two types of single chip emulators are available: Multi-Chip Module (MCM) emulators, which combine the microcontroller-die and an EPROM-die in one package, and emulators where the microcontroller's standard ROM is replaced with an on-chip EPROM. For more detailed information refer to the emulation device specific data sheets and the form, fit, function emulator selection table below.

#### Single Chip Emulator Selection Table

| Device Number | Clock Option                                    | Package | Description                                 | Emulates            |
|---------------|-------------------------------------------------|---------|---------------------------------------------|---------------------|
| COP881CMHD-X  | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 28 DIP  | Multi-Chip Module (MCM),<br>UV Erasable     | COP840C,<br>COP820C |
| COP881CMHEA-X | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 28 LCC  | MCM, (Same Footprint as 28 SO), UV Erasable | COP840C,<br>COP820C |
| COP842CMHD-X  | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 20 DIP  | MCM, UV Erasable                            | COP842C             |
| COP822CMHD-X  | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 20 DIP  | MCM, UV Erasable                            | COP822C             |
| COP8781CN     | Programmable                                    | 28 DIP  | One Time Programmable (OTP)                 | COP840C,<br>COP820C |
| COP8781CJ     | Programmable                                    | 28 DIP  | UV Erasable                                 | COP840C,<br>COP820C |
| COP8781CWM    | Programmable                                    | 28 SO   | OTP .                                       | COP840C,<br>COP820C |
| COP8781CMC    | Programmable                                    | 28 SO   | UV Erasable                                 | COP840C,<br>COP820C |
| COP8782CN     | Programmable                                    | 20 DIP  | ОТР                                         | COP842C,<br>COP822C |
| COP8782CJ     | Programmable                                    | 20 DIP  | UV Erasable                                 | COP842C,<br>COP822C |
| COP8782CWM    | Programmable                                    | 20 SO   | ОТР                                         | COP842C,<br>COP822C |
| COP8782CMC    | Programmable                                    | 20 SO   | UV Erasable                                 | COP842C,<br>COP822C |

# **Development Support (Continued)**

#### PROGRAMMING SUPPORT

Programming of the single chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code from a standard programmed EPROM to the single chip emulator and vice versa.

Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444 FAX: (206) 882-1043

**Duplicator Board Ordering Information** 

| Part Number   | Description                                                      | Devices Supported                      |
|---------------|------------------------------------------------------------------|----------------------------------------|
| COP8-PRGM-28D | Duplicator Board for 28 DIP and for<br>Use with Scrambler Boards | COP881CMHD                             |
| COP8-SCRM-DIP | Multi-Chip Module (MCM) Scrambler Board for 20 DIP Socket        | COP842CMHD,<br>COP822CMHD              |
| COP8-SCRM-SBX | MCM Scrambler Board for 28 LCC Sockets                           | COP881CMHEA                            |
| COP8-PRGM-DIP | Duplicator Board with COP8-SCRM-DIP<br>Scrambler Board           | COP881CMHD, 842CMHD,<br>822CMHD        |
| COP8-PRGM-87A | Duplicator Board with COP87XX<br>Scrambler for 28 DIP and 28 SO  | COP8781CN, 8781CJ,<br>8781CWM, 8781CMC |
| COP8-PRGM-87B | Duplicator Board with COP87XX<br>Scrambler for 20 DIP and 20 SO  | COP8782CN, 8782CJ,<br>8782CWM, 8782CMC |

#### **INFORMATION SYSTEM**

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem.

If the user has a PC with a communications package then files from the FILE SECTION can be down-loaded to disk for later use.

#### ORDER P/N: MOLE-DIAL-A-HLP

Information System Package contains:

Dial-A-Helper Users Manual

Public Domain Communications Software

#### **FACTORY APPLICATIONS SUPPORT**

Dial-A-Helper also provides immediate factory applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

Voice: (408) 721-5582

Modem: (408) 739-1162

311. (400) 739-11

Baud: 300 or 1200 baud

Setup: Length: 8-Bit

Parity: None

Stop Bit: 1

Operation: 24 Hrs. 7 Days



# COP680C/COP681C/COP880C/COP881C/COP980C/COP981C Microcontrollers

# **General Description**

The COP880C and COP881C are members of the COPSTM microcontroller family. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This low cost microcontroller is a complete microcomputer containing all system timing, interrupt logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16-bit timer/counter with capture register and a multisourced interrupt. Each I/O pin has software selectable options to adapt the COP880C and COP881C to the specific application. The part operates over a voltage range of 2.5 to 6.0V. High throughput is achieved with an efficient, regular instruction set operating at a 1 microsecond per instruction rate.

#### **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS
- 1 μs instruction time
- Low current drain
- Low current static HALT mode (Typically < 1 μA)
- Single supply operation: 2.5 to 6.0V
- 4096 bytes ROM/128 Bytes RAM

- 16-bit read/write timer operates in a variety of modes
  - Timer with 16-bit auto reload register
  - 16-bit external event counter
  - Timer with 16-bit capture register (selectable edge)
- Multi-source interrupt
  - Reset master clear
  - External interrupt with selectable edge
  - Timer interrupt or capture interrupt
  - Software interrupt
- 8-bit stack pointer (stack in RAM)
- Powerful instruction set, most instructions single byte
- BCD arithmetic instructions
- MICROWIRE PLUS™ serial I/O
- 44 PLCC, 36 I/O pins
- 40 DIP, 36 I/O pins
- 28 DIP and SO, 24 I/O pins
- Software selectable I/O options (TRI-STATE®, push-pull, weak pull-up)
- Schmitt trigger inputs on Port G
- Temperature ranges: COP98XC/COP98XCH 0°C to 70°C, COP88XC −40°C to +85°C, COP68XC −55°C to +125°C.
- Form factor emulation devices
- Fully supported by National's development system

#### **Block Diagram**



# COP980C/COP981C

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) 7V Voltage at any Pin -0.3V to V<sub>CC</sub> + 0.3V

Total Current into V<sub>CC</sub> Pin (Source)

Storage Temperature Range -65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the de-

vice at absolute maximum ratings.

Total Current out of GND Pin (Sink)

# DC Electrical Characteristics COP980XC; $0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

50 mA

| Parameter                      | Condition                                                        | Min                 | Тур          | Max                  | Units   |
|--------------------------------|------------------------------------------------------------------|---------------------|--------------|----------------------|---------|
| Operating Voltage              |                                                                  | 1                   | [            | .*                   |         |
| 98XC                           |                                                                  | 2.3                 |              | 4.0                  | V       |
| 98XCH                          |                                                                  | 4.0                 |              | 6.0                  | V.      |
| Power Supply Ripple (Note 1)   | Peak to Peak                                                     | <u> </u>            |              | 0.1 V <sub>CC</sub>  | V       |
| Supply Current                 |                                                                  |                     |              |                      |         |
| CKI = 10 MHz                   | $V_{CC} = 6V$ , tc = 1 $\mu$ s                                   |                     |              | 8.0                  | mA      |
| CKI = 4 MHz                    | $V_{CC} = 6V, tc = 2.5 \mu s$                                    |                     |              | 4.4                  | mA .    |
| CKI = 4 MHz                    | $V_{CC} = 4.0V, tc = 2.5 \mu s$                                  |                     |              | 2.2                  | mA      |
| CKI = 1 MHz                    | $V_{CC} = 4.0V, tc = 10 \mu s$                                   | . [                 | 1            | 1.4                  | mA      |
| (Note 2)                       |                                                                  | 1                   |              | *                    |         |
| HALT Current                   | $V_{CC} = 6V, CKI = 0 MHz$                                       |                     | <0.7         | 8                    | μΑ      |
| (Note 3)                       | V <sub>CC</sub> = 4.0V, CKI = 0 MHz                              | 1                   | <0.4         | 5                    | μΑ      |
| Input Levels                   |                                                                  |                     |              |                      |         |
| RESET, CKI                     |                                                                  | 1                   |              |                      | l       |
| Logic High                     | <b>\</b>                                                         | 0.9 V <sub>CC</sub> |              | ļ                    | . v     |
| Logic Low                      |                                                                  | 5.5 700             |              | 0.1 V <sub>CC</sub>  | ľv      |
| All Other Inputs               |                                                                  |                     |              | • •                  |         |
| Logic High                     |                                                                  | 0.7 V <sub>CC</sub> |              |                      | l v     |
| Logic Low                      |                                                                  | 0.7 400             | ļ            | 0.2 V <sub>CC</sub>  | ľ       |
| Hi-Z Input Leakage             | V <sub>CC</sub> = 6.0V                                           | -1.0                |              | +1.0                 | μА      |
| Input Pullup Current           | V <sub>CC</sub> = 6.0V                                           | 40                  | 1            | 250                  | μA      |
| G Port Input Hysteresis        | 1                                                                |                     |              | 0.35 V <sub>CC</sub> | v       |
| Output Current Levels          |                                                                  | 1                   |              |                      | <b></b> |
| D Outputs                      |                                                                  |                     |              |                      |         |
| Source                         | $V_{CC} = 4.5V, V_{OH} = 3.8V$                                   | 0.4                 | 1            | 1                    | mA      |
|                                | $V_{CC} = 2.3V, V_{OH} = 1.6V$                                   | 0.2                 |              |                      | mA      |
| Sink                           | $V_{CC} = 4.5V, V_{OL} = 1.0V$                                   | 10                  | 1            | 1                    | mA      |
| <b></b>                        | $V_{CC} = 2.3V, V_{OL} = 0.4V$                                   | 2                   |              |                      | mA      |
| All Others                     | 1. 100 2.01, 102 0111                                            | _                   |              | i .                  | 1       |
| Source (Weak Pull-Up)          | $V_{CC} = 4.5V, V_{OH} = 3.2V$                                   | 10                  |              | 110                  | μА      |
| Cource (Weak I dil-Op)         | V <sub>CC</sub> = 2.3V, V <sub>OH</sub> = 1.6V                   | 2.5                 | 1            | 33                   | μA      |
| Source (Push-Pull Mode)        | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V                   | 0.4                 |              | 55                   | mA      |
| Source (Fusit-Full Mode)       | $V_{CC} = 4.3V, V_{OH} = 3.6V$<br>$V_{CC} = 2.3V, V_{OH} = 1.6V$ | 0.4                 | 1            | ] .                  | '''     |
| Cink (Duch Dull Mode)          |                                                                  | 1.6                 | Į            |                      |         |
| Sink (Push-Pull Mode)          | $V_{CC} = 4.5V, V_{OL} = 0.4V$                                   | 0.7                 | 1            |                      | mA      |
| TRI-STATE Leakage              | $V_{CC} = 2.3V, V_{OL} = 0.4V$<br>$V_{CC} = 6.0V$                | -1.0                |              | + 1.0                | μΑ      |
| Allowable Sink/Source          | 700 0.01                                                         | 1.0                 | <del> </del> | 1 110                |         |
| Current Per Pin                |                                                                  |                     | 1            | 1                    | 1       |
|                                | •                                                                |                     | ŀ            | 15                   | mA      |
| D Outputs (Sink)               |                                                                  |                     | 1            | 3                    | mA      |
| All Others                     | ļ                                                                | <del> </del>        | <del> </del> |                      | 11174   |
| Maximum Input Current (Note 4) | Boom Tomp                                                        |                     | 1            | ±400                 |         |
| Without Latchup (Room Temp)    | Room Temp                                                        | -                   |              | ±100                 | mA      |
| RAM Retention Voltage, Vr      | 500 ns Rise and                                                  |                     | 1            | 1                    | ١       |
| (Note 5)                       | Fall Time (Min)                                                  | 2.0                 |              |                      | V       |
| Input Capacitance              |                                                                  |                     |              | 7                    | pF      |
|                                |                                                                  |                     |              |                      |         |

# COP980C/COP981C

# DC Electrical Characteristics (Continued)

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typ). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ .

Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously.

# AC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified

| Parameter                              | Condition                                         | Min            | Тур | Max  | Units  |
|----------------------------------------|---------------------------------------------------|----------------|-----|------|--------|
| Instruction Cycle Time (tc)            |                                                   |                |     |      |        |
| Crystal/Resonator or External          | V <sub>CC</sub> ≥ 4.0V                            | 1              | ľ   | DC   | μs     |
| (Div-by 10)                            | $2.3V \le V_{CC} \le 4.0V$                        | 2.5            |     | DC   | μs     |
| R/C Oscillator Mode                    | V <sub>CC</sub> ≥ 4.0V                            | 3              |     | DC   | μs     |
| (Div-by 10)                            | $2.3V \le V_{CC} \le 4.0V$                        | 7.5            |     | DC   | μs     |
| CKI Clock Duty Cycle (Note 6)          | fr = Max                                          | 40             |     | 60   | %      |
| Rise Time (Note 6)                     | fr = 10 MHz Ext Clock                             |                |     | 12   | ns     |
| Fall Time (Note 6)                     | fr = 10 MHz Ext Clock                             | 1              | ĺ   | 8    | ns     |
| Inputs                                 |                                                   |                |     |      | 1.11   |
| tsetup                                 | V <sub>CC</sub> ≥ 4.0V                            | 200            |     |      | ns .   |
|                                        | $2.3V \le V_{CC} \le 4.0V$                        | 500            | ĺ   | ľ    | ns     |
| thold                                  | V <sub>CC</sub> ≥ 4.0V                            | 60             |     | ļ    | ··· ns |
|                                        | $2.3V \le V_{CC} \le 4.0V$                        | 150            |     |      | ns     |
| Output Propagation Delay               | $C_L = 100 \text{ pF, R}_L = 2.2 \text{ k}\Omega$ |                |     |      |        |
| t <sub>PD1</sub> , t <sub>PD0</sub>    | 1                                                 | 1              | ļ   |      |        |
| SO, SK                                 | V <sub>CC</sub> ≥ 4.0V                            |                |     | 0.7  | μs     |
|                                        | $2.3V \le V_{CC} \le 4.0V$                        |                | ŀ   | 1.75 | μs     |
| All Others                             | V <sub>CC</sub> ≥ 4.0V                            | }              |     | 1    | μs     |
| <u> </u>                               | $2.3V \le V_{CC} \le 4.0V$                        |                |     | 2.5  | μs     |
| MICROWIRE™ Setup Time (tuws)           |                                                   | 20             |     |      | ns     |
| MICROWIRE Hold Time (t <sub>UWH)</sub> | ļa .                                              | 56             | J   |      | ns     |
| MICROWIRE Output                       |                                                   |                | 1   |      |        |
| Propagation Delay (t <sub>UPD</sub> )  |                                                   |                |     | 220  | ns     |
| Input Pulse Width                      |                                                   |                |     |      |        |
| Interrupt Input High Time              |                                                   | t <sub>C</sub> | 1   |      | *:     |
| Interrupt Input Low Time               |                                                   | tc             | ł - |      |        |
| Timer Input High Time                  |                                                   | tc             |     |      |        |
| Timer Input Low Time                   |                                                   | tc             |     |      | ĺ      |
| Reset Pulse Width                      |                                                   | 1.0            |     |      | μs     |

Note 6: Parameter sampled (not 100% tested).

# **COP880C/COP881C**

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.3V to  $V_{CC} + 0.3V$ Voltage at any Pin

Total Current into V<sub>CC</sub> Pin (Source)

Total Current out of GND Pin (Sink) 60 mA -65°C to +140°C Storage Temperature Range Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electri-

cal specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP88XC; $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ unless otherwise specified

50 mA

| Parameter                                                                          | Condition                                                                                                                                                                                            | Min                     | Тур        | Max                        | Units                |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|----------------------------|----------------------|
| Operating Voltage<br>Power Supply Ripple (Note 1)                                  | Peak to Peak                                                                                                                                                                                         | 2.5                     |            | 6.0<br>0.1 V <sub>CC</sub> | V                    |
| Supply Current CKI = 10 MHz CKI = 4 MHz CKI = 4 MHz CKI = 4 MHz CKI = 1 MHz        | $V_{CC} = 6V$ , $tc = 1 \mu s$ $V_{CC} = 6V$ , $tc = 2.5 \mu s$ $V_{CC} = 4.0V$ , $tc = 2.5 \mu s$ $V_{CC} = 4.0V$ , $tc = 10 \mu s$                                                                 |                         |            | 8.0<br>4.4<br>2.2<br>1.4   | mA<br>mA<br>mA       |
| (Note 2)<br>HALT Current<br>(Note 3)                                               | V <sub>CC</sub> = 6V, CKI = 0 MHz<br>V <sub>CC</sub> = 3.5V, CKI = 0 MHz                                                                                                                             |                         | <1<br><0.5 | 10<br>6                    | μΑ<br>μΑ             |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low |                                                                                                                                                                                                      | 0.9 V <sub>CC</sub>     |            | 0.1 V <sub>CC</sub>        | V<br>V<br>V          |
| Hi-Z Input Leakage<br>Input Pullup Current                                         | $V_{CC} = 6.0V$ $V_{CC} = 6.0V$                                                                                                                                                                      | -2<br>40                |            | +2<br>250                  | μA<br>μA             |
| G Port Input Hysteresis                                                            |                                                                                                                                                                                                      |                         |            | 0.35 V <sub>CC</sub>       | . v                  |
| Output Current Levels D Outputs Source Sink                                        | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 1.0V<br>V <sub>CC</sub> = 2.5V, V <sub>OL</sub> = 0.4V | 0.4<br>0.2<br>10<br>2   |            |                            | mA<br>mA<br>mA<br>mA |
| All Others<br>Source (Weak Pull-Up)<br>Source (Push-Pull Mode)                     | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.2V<br>V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V | 10<br>2.5<br>0.4<br>0.2 |            | 110<br>33                  | μΑ<br>μΑ<br>mA       |
| Sink (Push-Pull Mode) TRI-STATE Leakage                                            | V <sub>CC</sub> = 2.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 2.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 6.0V                                                                           | 1.6<br>0.7<br>-2.0      | ii         | + 2.0                      | mA<br>μA             |
| Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others                  | VGC - 0.0V                                                                                                                                                                                           | -2.0                    |            | 15                         | mA<br>mA             |
| Maximum Input Current (Note 4)<br>Without Latchup (Room Temp)                      | Room Temp                                                                                                                                                                                            |                         |            | ± 100                      | mA                   |
| RAM Retention Voltage, Vr<br>(Note 5)                                              | 500 ns Rise and<br>Fall Time (Min)                                                                                                                                                                   | 2.0                     |            |                            | V                    |
| Input Capacitance                                                                  |                                                                                                                                                                                                      |                         |            | 7                          | pF                   |
| Load Capacitance on D2                                                             |                                                                                                                                                                                                      |                         |            | 1000                       | pF                   |

# COP880C/COP881C

### DC Electrical Characteristics (Continued)

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typ). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously.

# AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                                                                       | rameter Condition                                                                                                         |                         | Тур | Max                     | Units                |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|----------------------|--|
| Instruction Cycle Time (tc) Crystal/Resonator or External (Div-by 10) R/C Oscillator Mode (Div-by 10)                                           | tal/Resonator or External $V_{CC} \ge 4.5V$<br>by 10) $2.5V \le V_{CC} < 4.5V$<br>Oscillator Mode $V_{CC} \ge 4.5V$       |                         |     | DC<br>DC<br>DC<br>DC    | μs<br>μs<br>μs<br>μs |  |
| CKI Clock Duty Cycle (Note 6)<br>Rise Time (Note 6)<br>Fall Time (Note 6)                                                                       | fr = Max<br>fr = 10 MHz Ext Clock<br>fr = 10 MHz Ext Clock                                                                | 40                      |     | 60<br>12<br>8           | %<br>ns<br>ns        |  |
| Inputs tsetup tHOLD                                                                                                                             | $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$ $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$                                     | 200<br>500<br>60<br>150 |     |                         | ns<br>ns<br>ns<br>ns |  |
| Output Propagation Delay tpD1, tpD0 SO, SK All Others                                                                                           | $C_L = 100  pF, R_L = 2.2  k\Omega$ $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$ $V_{CC} \ge 4.5V$ $2.5V \le V_{CC} < 4.5V$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | μs<br>μs<br>μs<br>μs |  |
| MICROWIRE™ Setup Time (t <sub>UWS)</sub><br>MICROWIRE Hold Time (t <sub>UWH)</sub><br>MICROWIRE Output<br>Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                           | 20<br>56                |     | 220                     | ns<br>ns<br>ns       |  |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time                                 |                                                                                                                           | t0 t0 t0                |     |                         |                      |  |
| Reset Pulse Width                                                                                                                               |                                                                                                                           | 1.0                     |     |                         | μs                   |  |

Note 6: Parameter sampled (not 100% tested).

# **Timing Diagram**



TL/DD/10802-2

### COP680C/COP681C

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin -0.3V to  $V_{CC} + 0.3V$ 

Total Current into V<sub>CC</sub> Pin (Source)

Total Current Out of GND Pin (Sink)

48 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# 40 mA DC Electrical Characteristics COP68XC: -55°C ≤ T<sub>A</sub> ≤ +125°C unless otherwise specified

| Parameter                                                                                                    | Condition                                                                                                    | Min                      | Тур                  | Max                              | Units                |
|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|----------------------------------|----------------------|
| Operating Voltage Power Supply Ripple (Note 1)                                                               | Peak to Peak                                                                                                 | 4.5                      |                      | 5.5<br>0.1 V <sub>CC</sub>       | V<br>V               |
| Supply Current (Note 2) CKI = 10 MHz CKI = 4 MHz HALT Current (Note 3)                                       | $V_{CC} = 5.5V$ , tc = 1 $\mu$ s<br>$V_{CC} = 5.5V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 5.5V$ , CKI = 0 MHz      |                          | <10                  | 8.0<br>4.4<br>30                 | mA<br>mA<br>μA       |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High                                     |                                                                                                              | 0.9 V <sub>CC</sub>      |                      | 0.1 V <sub>CC</sub>              | V<br>V               |
| Logic Low  Hi-Z Input Leakage Input Pullup Current                                                           | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 4.5V                                                             | -5<br>35                 | 1                    | 0.2 V <sub>CC</sub><br>+5<br>300 | μA<br>μA             |
| G Port Input Hysteresis                                                                                      |                                                                                                              |                          | 0.05 V <sub>CC</sub> |                                  | V                    |
| Output Current Levels<br>D Outputs<br>Source<br>Sink                                                         | $V_{CC} = 4.5V, V_{OH} = 3.8V$ $V_{CC} = 4.5V, V_{OL} = 1.0V$                                                | 0.35<br>9                |                      |                                  | mA<br>mA             |
| All Others<br>Source (Weak Pull-Up)<br>Source (Push-Pull Mode)<br>Sink (Push-Pull Mode)<br>TRI-STATE Leakage | $V_{CC} = 4.5V, V_{OH} = 3.2V$ $V_{CC} = 4.5V, V_{OH} = 3.2V$ $V_{CC} = 4.5V, V_{OL} = 3.8V$ $V_{CC} = 5.5V$ | 9<br>0.35<br>1.4<br>-5.0 |                      | 120<br>+5.0                      | μΑ<br>mA<br>mA<br>μΑ |
| Allowable Sink/Source Current per Pin<br>D Outputs (Sink)<br>All Others                                      |                                                                                                              |                          |                      | 12<br>2.5                        | mA<br>mA             |
| Maximum Input Current (Room Temp)<br>without Latchup (Note 4)                                                | Room Temp                                                                                                    |                          |                      | ± 100                            | mA                   |
| RAM Retention Voltage, Vr (Note 5)                                                                           | 500 ns Rise and Fall Time (Min)                                                                              | 2.5                      |                      |                                  | V                    |
| Iприt Capacitance                                                                                            |                                                                                                              |                          |                      | 7                                | pF                   |
| Load Capacitance on D2                                                                                       |                                                                                                              |                          |                      | 1000                             | pF                   |

Note 1: Rate of voltage change must be less than 0.5V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.

Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously.

# COP680C/COP681C

# AC Electrical Characteristics −55°C ≤ T<sub>A</sub> ≤ +125°C unless otherwise specified

| Parameter                                                                                                                        | Condition                                                               | Min            | Тур | Max           | Units          |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------|-----|---------------|----------------|
| Instruction Cycle Time (tc) Ext. or Crystal/Resonant (Div-by 10)                                                                 | V <sub>CC</sub> ≥ 4.5V                                                  | 1              | 11  | DC *          | με             |
| CKI Clock Duty Cycle<br>(Note 6)<br>Rise Time (Note 6)<br>Fall Time (Note 6)                                                     | fr = Max  fr = 10 MHz Ext Clock fr = 10 MHz Ext Clock                   | 40             |     | 60<br>12<br>8 | %<br>ns<br>ns  |
| Inputs<br>tsetup<br>thold                                                                                                        | V <sub>CC</sub> ≥ 4.5V<br>V <sub>CC</sub> ≥ 4.5V                        | 220<br>66      | ,   |               | ns<br>ns       |
| Output Propagation Delay tpD1, tpD0 SO, SK All Others                                                                            | $R_L = 2.2k$ , $C_L = 100 pF$<br>$V_{CC} \ge 4.5V$<br>$V_{CC} \ge 4.5V$ |                |     | 0.8<br>1.1    | μs<br>μs       |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Valid Time (t <sub>UPD</sub> ) | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                   | 20<br>56       | _   | 220           | ns<br>ns<br>ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time                  |                                                                         | to<br>to<br>to |     |               |                |
| Reset Pulse Width                                                                                                                |                                                                         | 1              |     |               | μs             |

Note 6: Parameter sampled (not 100% tested)

# Typical Performance Characteristics ( $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ )

















TL/DD/10802-22

# **Connection Diagrams**



Top View
Order Number COP680C-XXX/V, COP880C-XXX/V, COP980C-XXX/V or COP980CH-XXX/V

TL/DD/10802-3



Top View
Order Number COP680C-XXX/N, COP880C-XXX/N,
COP980C-XXX/N or COP980CH-XXX/N

FIGURE 3

### **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). See Oscillator description.

RESET is the master reset input. See Reset description.

PORT I is an 8-bit Hi-Z input port.

PORT L is an 8-bit I/O port.

PORT C is a 4-bit I/O port.

Three memory locations are allocated for the L, G and C ports, one each for data register, configuration register and the input pins. Reading bits 4–7 of the C-Configuration register, data register, and input pins returns undefined data.

There are two registers associated with the L and C ports: a data register and a configuration register. Therefore, each L and C I/O bit can be individually configured under software control as shown below:

| Config. | Data | Ports L and C Setup                  |
|---------|------|--------------------------------------|
| 0       | 0    | Hi-Z Input (TRI-STATE Output)        |
| 0       | 1    | Input with Pull-Up (Weak One Output) |
| 1 1     | 0    | Push-Pull Zero Output                |
| 1       | 1    | Push-Pull One Output                 |

On the 28-pin part, it is recommended that all bits of Port C be configured as outputs.

PORT G is an 8-bit port with 6 I/O pins (G0-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs.

There are two registers associated with the G port: a data register and a configuration register. Therefore, each G port bit can be individually configured under software control as shown below:

| Config. | Data | Port G Setup                         |
|---------|------|--------------------------------------|
| 0       | 0    | Hi-Z Input (TRI-STATE Output)        |
| 0       | 1 1  | Input with Pull-Up (Weak One Output) |
| 1       | 0    | Push-Pull Zero Output                |
| 11_     | 1    | Push-Pull One Output                 |

Since G6 and G7 are input only pins, any attempt by the user to configure them as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will return zeros. The COP880C will be placed in the HALT mode by writing to the G7 bit in the G-port data register.

Six pins of Port G have alternate features:

G0 INTR (an external interrupt)

G3 TIO (timer/counter input/output)

G4 SO (MICROWIRE serial data output)

G5 SK (MICROWIRE clock I/O)

G6 SI (MICROWIRE serial data input)

G7 CKO crystal oscillator output (selected by mask option) or HALT restart input (general purpose input)

Pins G1 and G2 currently do not have any alternate functions

PORT D is an 8-bit output port that is preset high when RESET goes low. Care must be exercised with the D2 pin operation. At RESET, the external loads on this pin must ensure that the output voltages stay above 0.9 V<sub>CC</sub> to prevent the chip from entering special modes. Also, keep the external loading on D2 to less than 1000 pF.

### **Functional Description**

Figure 1 shows the block diagram of the internal architecture. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device.

#### ALU AND CPU REGISTERS

The ALU can do an 8-bit addition, subtraction, logical or shift operation in one cycle time.

There are five CPU registers:

A is the 8-bit Accumulator register

PU is the upper 7 bits of the program counter (PC)

PL is the lower 8 bits of the program counter (PC)

B is the 8-bit address register, can be auto incremented or decremented.

X is the 8-bit alternate address register, can be incremented or decremented.

SP is the 8-bit stack pointer, points to subroutine stack (in RAM).

B, X and SP registers are mapped into the on chip RAM. The B and X registers are used to address the on chip RAM. The SP register is used to address the stack in RAM during subroutine calls and returns.

#### **PROGRAM MEMORY**

Program memory for the COP880C/COP881C consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data. The program memory is addressed by the 15-bit program counter (PC). ROM can be indirectly read by the LAID instruction for table lookup.

#### **DATA MEMORY**

The data memory address space includes on chip RAM, I/O and registers. Data memory is addressed directly by the instruction or indirectly by the B, X and SP registers.

The COP880C/COP881C has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" that can be loaded immediately, decremented or tested. Three specific registers: B, X and SP are mapped into this space, the other bytes are available for general usage.

The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except the A & PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. A is not memory mapped, but bit operations can be still performed on it.

#### RESET

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the ports L, G and C are placed in the TRI-STATE mode and the Port D is set high. The PC, PSW and CNTRL registers are cleared. The data and configuration registers for Ports L, G and C are cleared.

The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes.



TL/DD/10802-6

RC ≥ 5X Power Supply Rise Time

**FIGURE 4. Recommended Reset Circuit** 

#### **OSCILLATOR CIRCUITS**

Figure 5 shows the three clock oscillator configurations available for the COP880C and COP881C.

#### A. CRYSTAL OSCILLATOR

The COP880C/COP881C can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO.

Table I shows the component values required for various standard crystal values.

#### **B. EXTERNAL OSCILLATOR**

CKI can be driven by an external clock signal. CKO is available as a general purpose input and/or HALT restart control.

#### C. R/C OSCILLATOR

CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT restart control.

Table II shows the variation in the oscillator frequencies as functions of the component (R and C) values.



TL/DD/10802-7

# FIGURE 5. Crystal and R-C Connection Diagrams

# OSCILLATOR MASK OPTIONS

The COP880C and COP881C can be driven by clock inputs between DC and 10 MHz.

TABLE I. Crystal Oscillator Configuration, T<sub>A</sub> = 25°C

|   | R1 (kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions           |
|---|---------|------------|------------|------------|-------------------|----------------------|
| ١ | 0       | 1          | 30         | 30-36      | 10                | V <sub>CC</sub> = 5V |
| ١ | 0       | 1          | 30         | 30-36      | 4                 | $V_{CC} = 2.5V$      |
| ۱ | 5.6     | [ 1        | 200        | 100-150    | 0.455             | $V_{CC} = 5V$        |

### TABLE II. RC Oscillator Configuration, $T_A = 25^{\circ}C$

| R<br>(kΩ) | C<br>(pF) | CKI Freq.<br>(MHz) | Instr. Cycle<br>(μs) | Conditions    |
|-----------|-----------|--------------------|----------------------|---------------|
| 3.3       | 82        | 2.2 to 2.7         | 3.7 to 4.6           | $V_{CC} = 5V$ |
| 5.6       | 100       | 1.1 to 1.3         | 7.4 to 9.0           | $V_{CC} = 5V$ |
| 6.8       | 100       | 0.9 to 1.1         | 8.8 to 10.8          | $V_{CC} = 5V$ |

Note: (R/C Oscillator Configuration):  $3k \le R \le 200k$ ,  $50 \text{ pF} \le C \le 200 \text{ pF}$ .

The COP880C and COP881C microcontrollers have five mask options for configuring the clock input. The CKI and CKO pins are automatically configured upon selecting a particular option.

- Crystal (CKI/10); CKO for crystal configuration
- External (CKI/10); CKO available as G7 input
- R/C (CKI/10); CKO available as G7 input

G7 can be used either as a general purpose input or as a control input to continue from the HALT mode.

#### **CURRENT DRAIN**

The total current drain of the chip depends on:

- 1) Oscillator operating mode-I1
- 2) Internal switching current-12
- 3) Internal leakage current-13
- 4) Output source current—I4
- DC current caused by external input not at V<sub>CC</sub> or GND—

Thus the total current drain, It is given as

$$It = I1 + I2 + I3 + I4 + I5$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw the least current when in the normal mode. The high speed mode will draw additional current. The R/C mode will draw the most. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

 $I2 = C \times V \times f$ 

Where

C = equivalent capacitance of the chip.

V = operating voltage

f = CKI frequency

#### HALT MODE

The COP880C and COP881C support a power saving mode of operation: HALT. The controller is placed in the HALT mode by setting the G7 data bit, alternatively the user can stop the clock input. In the HALT mode all internal processor activities including the clock oscillator are stopped. The fully static architecture freezes the state of the controller and retains all information until continuing. In the HALT mode, power requirements are minimal as it draws only leakage currents and output current. The applied voltage (V<sub>CC</sub>) may be decreased down to Vr (minimum RAM retention voltage) without altering the state of the machine.

There are two ways to exit the HALT mode: via the RESET or by the CKO pin. A low on the RESET line reinitializes the microcontroller and starts executing from the address

0000H. A low to high transition on the CKO pin causes the microcontroller to continue with no reinitialization from the address following the HALT instruction. This also resets the G7 data bit.

#### INTERRUPTS

The COP880C and COP881C have a sophisticated interrupt structure to allow easy interface to the real world. There are three possible interrupt sources, as shown below.

A maskable interrupt on external G0 input (positive or negative edge sensitive under software control)

A maskable interrupt on timer underflow or timer capture A non-maskable software/error interrupt on opcode zero

#### INTERRUPT CONTROL

The GIE (global interrupt enable) bit enables the interrupt function. This is used in conjunction with ENI and ENTI to select one or both of the interrupt sources. This bit is reset when interrupt is acknowledged.

ENI and ENTI bits select external and timer interrupt respectively. Thus the user can select either or both sources to interrupt the microcontroller when GIE is enabled.

IEDG selects the external interrupt edge (0 = rising edge, 1 = falling edge). The user can get an interrupt on both rising and falling edges by toggling the state of IEDG bit after each interrupt.

IPND and TPND bits signal which interrupt is pending. After interrupt is acknowledged, the user can check these two bits to determine which interrupt is pending. This permits the interrupts to be prioritized under software. The pending flags have to be cleared by the user. Setting the GIE bit high inside the interrupt subroutine allows nested interrupts.

The software interrupt does not reset the GIE bit. This means that the controller can be interrupted by other interrupt sources while servicing the software interrupt.

#### INTERRUPT PROCESSING

The interrupt, once acknowledged, pushes the program counter (PC) onto the stack and the stack pointer (SP) is decremented twice. The Global Interrupt Enable (GIE) bit is reset to disable further interrupts. The microcontroller then vectors to the address 00FFH and resumes execution from that address. This process takes 7 cycles to complete. At the end of the interrupt subroutine, any of the following three instructions return the processor back to the main program: RET, RETSK or RETI. Either one of the three instructions will pop the stack into the program counter (PC). The stack pointer is then incremented twice. The RETI instruction additionally sets the GIE bit to re-enable further interrupts.

Any of the three instructions can be used to return from a hardware interrupt subroutine. The RETSK instruction should be used when returning from a software interrupt subroutine to avoid entering an infinite loop.



FIGURE 6. Interrupt Block Diagram

TL/DD/10802-8

#### **DETECTION OF ILLEGAL CONDITIONS**

The COP880C and COP881C incorporate a hardware mechanism that allows it to detect illegal conditions which may occur from coding errors, noise and 'brown out' voltage drop situations. Specifically it detects cases of executing out of undefined ROM area and unbalanced stack situations.

Reading an undefined ROM location returns 00 (hexadecimal) as its contents. The opcode for a software interrupt is also '00'. Thus a program accessing undefined ROM will cause a software interrupt.

Reading an undefined RAM location returns an FF (hexadecimal). The subroutine stack on the COP880C and COP881C grows down for each subroutine call. By initializing the stack pointer to the top of RAM, the first unbalanced return instruction will cause the stack pointer to address undefined RAM. As a result the program will attempt to execute from FFFF (hexadecimal), which is an undefined ROM location and will trigger a software interrupt.

#### MICROWIRE/PLUSTM

MICROWIRE/PLUS is a serial synchronous bidirectional communications interface. The MICROWIRE/PLUS capability enables the COP880C and COP881C to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, EEPROMS, etc.) and with other microcontrollers which support the MICROWIRE/PLUS interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 7 shows the block diagram of the MICROWIRE/PLUS interface.

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS interface with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS interface with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, S0 and S1, in the CNTRL register. Table III details the different clock rates that may be selected.

TABLE III

| S1  | S0 | SK Cycle Time   |
|-----|----|-----------------|
| 0   | 0  | 2t <sub>C</sub> |
| 0 . | 1  | 4t <sub>C</sub> |
| 1   | ×  | 8t <sub>C</sub> |

where,

t<sub>C</sub> is the instruction cycle clock.

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MI-CROWIRE/PLUS arrangement to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP880C and COP881C may enter the MI-CROWIRE/PLUS mode either as a Master or as a Slave. Figure 8 shows how two COP880C microcontrollers and several peripherals may be interconnected using the MI-CROWIRE/PLUS arrangement.

#### Master MICROWIRE/PLUS Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP880C. The MICROWIRE/PLUS Master always initiates all data exchanges. (See *Figure 8*). The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table IV summarizes the bit settings required for Master mode of operation.

#### SLAVE MICROWIRE/PLUS OPERATION

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by appropriately setting up the Port G configuration register. Table IV summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. (See Figure 8.)

#### **TABLE IV**

| G4<br>Config.<br>Bit | G5<br>Config.<br>Bit | G4<br>Fun. | G5<br>Fun. | G6<br>Fun. | Operation        |
|----------------------|----------------------|------------|------------|------------|------------------|
| 1                    | 1                    | so         | Int. SK    | ទ          | MICROWIRE Master |
| 0                    | 1                    | TRI-STATE  | Int. SK    | Si         | MICROWIRE Master |
| 1                    | 0                    | so         | Ext. SK    | SI         | MICROWIRE Slave  |
| 0                    | 0                    | TRI-STATE  | Ext. SK    | SI         | MICROWIRE Slave  |

#### TIMER/COUNTER

The COP880C and COP881C have a powerful 16-bit timer with an associated 16-bit register enabling them to perform extensive timer functions. The timer T1 and its register R1 are each organized as two 8-bit read/write registers. Control bits in the register CNTRL allow the timer to be started and stopped under software control. The timer-register pair can be operated in one of three possible modes. Table V details various timer operating modes and their requisite control settings.



TL/DD/10802-9

### FIGURE 7. MICROWIRE/PLUS Block Diagram



FIGURE 8. MICROWIRE/PLUS Application

#### **MODE 1. TIMER WITH AUTO-LOAD REGISTER**

In this mode of operation, the timer T1 counts down at the instruction cycle rate. Upon underflow the value in the register R1 gets automatically reloaded into the timer which continues to count down. The timer underflow can be programmed to interrupt the microcontroller. A bit in the control register CNTRL enables the TIO (G3) pin to toggle upon timer underflows. This allow the generation of square-wave outputs or pulse width modulated outputs under software control. (See *Figure 9*.)

#### **MODE 2. EXTERNAL COUNTER**

In this mode, the timer T1 becomes a 16-bit external event counter. The counter counts down upon an edge on the TIO pin. Control bits in the register CNTRL program the counter to decrement either on a positive edge or on a negative edge. Upon underflow the contents of the register R1 are automatically copied into the counter. The underflow can also be programmed to generate an interrupt. (See *Figure 9*)

#### **MODE 3. TIMER WITH CAPTURE REGISTER**

Timer T1 can be used to precisely measure external frequencies or events in this mode of operation. The timer T1 counts down at the instruction cycle rate. Upon the occurrence of a specified edge on the TIO pin the contents of the timer T1 are copied into the register R1. Bits in the control register CNTRL allow the trigger edge to be specified either as a positive edge or as a negative edge. In this mode the user can elect to be interrupted on the specified trigger edge. (See Figure 10.)

TABLE V. Timer Operating Modes

| CNTRL<br>Bits<br>7 6 5 | Operation Mode                        | T Interrupt   | Timer<br>Counts<br>On |
|------------------------|---------------------------------------|---------------|-----------------------|
| 000                    | External Counter W/Auto-Load Reg.     | Timer Carry   | TIO Pos. Edge         |
| 001                    | External Counter W/Auto-Load Reg.     | Timer Carry   | TIO Neg. Edge         |
| 010                    | Not Allowed                           | Not Allowed   | Not Allowed           |
| 011                    | Not Allowed                           | Not Allowed   | Not Allowed           |
| 100                    | Timer W/Auto-Load Reg.                | Timer Carry   | tc                    |
| 101                    | Timer W/Auto-Load Reg./Toggle TIO Out | Timer Carry   | tc                    |
| 110                    | Timer W/Capture Register              | TIO Pos. Edge | tc                    |
| 111                    | Timer W/Capture Register              | TIO Neg. Edge | tc                    |



FIGURE 9. Timer/Counter Auto Reload Mode Block Diagram



TL/DD/10802-12
FIGURE 10. Timer Capture Mode Block Diagram

#### **TIMER PWM APPLICATION**

Figure 11 shows how a minimal component D/A converter can be built out of the Timer-Register pair in the Auto-Reload mode. The timer is placed in the "Timer with auto reload" mode and the TIO pin is selected as the timer output. At the outset the TIO pin is set high, the timer T1 holds the on time and the register R1 holds the signal off time. Setting TRUN bit starts the timer which counts down at the instruction cycle rate. The underflow toggles the TIO output and copies the off time into the timer, which continues to run. By alternately loading in the on time and the off time at each successive interrupt a PWM frequency can be easily generated.



FIGURE 11. Timer Application

### **Control Registers**

#### CNTRL REGISTER (ADDRESS X'00EE)

The Timer and MICROWIRE/PLUS control register contains the following bits:

S1 & S0 Select the MICROWIRE/PLUS clock divide-by

**IEDG** External interrupt edge polarity select

(0 = rising edge, 1 = falling edge)

**MSEL** Enable MICROWIRE/PLUS functions SO and SK TRUN

Start/Stop the Timer/Counter (1 = run. 0 =

TC3 Timer input edge polarity select (0 = rising edge,

1 = falling edge)

TC2 Selects the capture mode

TC1 Selects the timer mode

TC1 TC2 TC3 TRUN MSEL IEDG S1 BIT 7 BIT 0

#### PSW REGISTER (ADDRESS X'00EF)

The PSW register contains the following select bits:

GIE Global interrupt enable

ENI External interrupt enable

BUSY MICROWIRE/PLUS busy shifting

IPND External interrupt pending ENTI Timer interrupt enable

TPND Timer interrupt pending

С Carry Flag

HC Half carry Flag

| нс    | С | TPND | ENTI | IPND | BUSY | ENI | GIE   |
|-------|---|------|------|------|------|-----|-------|
| Bit 7 |   |      |      |      |      |     | Bit 0 |

# **Addressing Modes**

#### REGISTER INDIRECT

This is the "normal" mode of addressing for COP880C and COP881C. The operand is the memory addressed by the B register or X register.

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### IMMEDIATE

The instruction contains an 8-bit immediate field as the operand.

#### REGISTER INDIRECT (AUTO INCREMENT AND DECREMENT)

This is a register indirect mode that automatically increments or decrements the B or X register after executing the instruction.

#### RELATIVE

Address

This mode is used for the JP instruction, the instruction field is added to the program counter to get the new program location. JP has a range of from -31 to +32 to allow a one byte relative jump (JP + 1 is implemented by a NOP instruction). There are no 'pages' when using JP, all 15 bits of PC are used.

### **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

O-----

| Address  | Contents                                     |
|----------|----------------------------------------------|
| 00 to 6F | On Chip RAM Bytes                            |
|          | Unused RAM Address Space (Reads as all Ones) |
| 80 to BF | Expansion Space for on Chip EERAM            |
| C0 to CF | Expansion Space for I/O and Registers        |
|          | On Chip I/O and Registers                    |
| D0       | Port L Data Register                         |
| D1       | Port L Configuration Register                |
| D2       | Port L Input Pins (Read Only)                |
| D3       | Reserved for Port L                          |
| D4       | Port G Data Register                         |
| D5       | Port G Configuration Register                |
| D6       | Port G Input Pins (Read Only)                |
| D7       | Port I Input Pins (Read Only)                |
| D8       | Port C Data Register                         |
| D9       | Port C Configuration Register                |
| DA       | Port C Input Pins (Read Only)                |
| DB       | Reserved for Port C                          |
| DC       | Port D Data Register                         |
| DD-DF    | Reserved for Port D                          |
|          | On Chip Functions and Registers              |
| E0-E7    | Reserved for Future Parts                    |
| E8       | Reserved                                     |
| E9       | MICROWIRE/PLUS Shift Register                |
| EA       | Timer Lower Byte                             |
| EB       | Timer Upper Byte                             |
| EC       | Timer Autoload Register Lower Byte           |
| ED       | Timer Autoload Register Upper Byte           |
| EE       | CNTRL Control Register                       |
| EF       | PSW Register                                 |
| F0 to FF | On Chip RAM Mapped as Registers              |
| FC       | X Register                                   |
| FD       | SP Register                                  |
| FE       | B Register                                   |
| FD       | SP Register<br>B Register                    |

Reading unused memory locations below 7FH will return all ones. Reading other unused memory locations will return undefined data.

# **Instruction Set**

# REGISTER AND SYMBOL DEFINITIONS

| Regis |                                                   | Symbols                                                |
|-------|---------------------------------------------------|--------------------------------------------------------|
| Α     | 8-bit Accumulator register                        | [B] Memory indirectly addressed by B register          |
| В     | 8-bit Address register                            | [X] Memory indirectly addressed by X register          |
| X     | 8-bit Address register                            | Mem Direct address memory or [B]                       |
| SP    | 8-bit Stack pointer register                      | Meml Direct address memory or [B] or Immediate data    |
| PC    | 15-bit Program counter register                   | Imm 8-bit Immediate data                               |
| PU    | upper 7 bits of PC                                | Reg Register memory: addresses F0 to FF (Includes B, X |
| PL    | lower 8 bits of PC                                | and SP)                                                |
| С     | 1-bit of PSW register for carry                   | Bit Bit number (0 to 7)                                |
| HC    | Half Carry                                        | ← Loaded with                                          |
| GIE   | 1-bit of PSW register for global interrupt enable | ←→ Exchanged with                                      |
|       | Instruction                                       | on Sat                                                 |

#### Instruction Set

|   | ADD    | add                          | A ← A + Memi                                                                 |
|---|--------|------------------------------|------------------------------------------------------------------------------|
|   | ADC    | add with carry               | $A \leftarrow A + Menii$<br>$A \leftarrow A + Menii + C, C \leftarrow Carry$ |
|   | ADC    | add with carry               | HC ← Half Carry                                                              |
|   | SUBC   | subtract with carry          | $A \leftarrow A + \overline{Meml} + C, C \leftarrow Carry$                   |
|   |        |                              | HC ← Half Carry                                                              |
|   | AND    | Logical AND                  | A ← A and Meml                                                               |
|   | OR     | Logical OR                   | A ← A or Memi                                                                |
|   | XOR    | Logical Exclusive-OR         | A ← A xor Memi                                                               |
|   | IFEQ   | IF equal                     | Compare A and Meml, Do next if A = Meml                                      |
|   | IFGT   |                              |                                                                              |
|   |        | IF greater than              | Compare A and Meml, Do next if A > Meml                                      |
|   | IFBNE  | IF B not equal               | Do next if lower 4 bits of B ≠ Imm                                           |
|   | DRSZ   | Decrement Reg. ,skip if zero | Reg ← Reg − 1, skip if Reg goes to 0                                         |
|   | SBIT   | Set bit                      | 1 to bit,                                                                    |
|   |        |                              | Mem (bit = 0 to 7 immediate)                                                 |
|   | RBIT   | Reset bit                    | 0 to bit,                                                                    |
|   |        |                              | Mem                                                                          |
|   | IFBIT  | If bit                       | If bit,                                                                      |
|   |        | 7 (35)                       | Mem is true, do next instr.                                                  |
|   | ×      | Exchange A with memory       | A ←→ Mem                                                                     |
|   | LD A   |                              | A ← Memi                                                                     |
|   |        | Load A with memory           | 111111111111111111111111111111111111111                                      |
|   | LD mem | Load Direct memory Immed.    | Mem ← Imm                                                                    |
|   | LD Reg | Load Register memory Immed.  | Reg ← Imm                                                                    |
|   | X      | Exchange A with memory [B]   | $A \longleftrightarrow [B]  (B \leftarrow B\pm 1)$                           |
|   | X      | Exchange A with memory [X]   | $A \longleftrightarrow [X]  (X \leftarrow X \pm 1)$                          |
|   | LD A   | Load A with memory [B]       | $A \leftarrow [B]  (B \leftarrow B \pm 1)$                                   |
|   | LD A   | Load A with memory [X]       | $A \leftarrow [X]  (X \leftarrow X \pm 1)$                                   |
|   | LD M   | Load Memory Immediate        | [B] ← lmm (B ← B±1)                                                          |
| _ | CLRA   | Clear A                      | A ← 0                                                                        |
|   | INCA   | Increment A                  |                                                                              |
|   | DECA   | Decrement A                  | A ← A + 1<br>A ← A − 1                                                       |
|   | LAID   | Load A indirect from ROM     | $A \leftarrow ROM(PU,A)$                                                     |
|   | DCORA  |                              |                                                                              |
|   |        | DECIMAL CORRECT A            | A ← BCD correction (follows ADC, SUBC)                                       |
|   | RRCA   | ROTATE A RIGHT THRU C        | $C \to A7 \to \dots \to A0 \to C$                                            |
|   | SWAPA  | Swap nibbles of A            | A7A4 ←→ A3A0                                                                 |
|   | SC     | Set C                        | C ← 1, HC ← 1                                                                |
|   | RC     | Reset C                      | C ← 0, HC ← 0                                                                |
|   | IFC    | If C                         | If C is true, do next instruction                                            |
|   | _IFNC  | If not C                     | If C is not true, do next instruction                                        |
|   | JMPL   | Jump absolute long           | PC ← ii (ii = 15 bits, 0 to 32k)                                             |
|   | JMP    | Jump absolute                | PC110 ← i (i = 12 bits)                                                      |
|   | JP     | Jump relative short          | $PC \leftarrow PC + r(ris - 31 \text{ to } + 32, \text{not } 1)$             |
|   | JSRL   | Jump subroutine long         | [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii                                           |
|   | JSR    | Jump subroutine              | $[SP] \leftarrow PL,[SP-1] \leftarrow PU,SP-2,PC110 \leftarrow i$            |
|   | JID    |                              | PL ← ROM(PU,A)                                                               |
|   |        | Jump indirect                |                                                                              |
|   | RET    | Return from subroutine       | $SP+2,PL \leftarrow [SP],PU \leftarrow [SP-1]$                               |
|   | RETSK  | Return and Skip              | SP+2,PL ← [SP],PU ← [SP-1],Skip next instruction                             |
|   | RETI   | Return from Interrupt        | SP+2,PL ← [SP],PU ← [SP-1],GIE ← 1                                           |
|   | INTR   | Generate an interrupt        | $[SP] \leftarrow PL,[SP-1] \leftarrow PU,SP-2,PC \leftarrow OFF$             |
|   | NOP    | No operation                 | PC ← PC + 1                                                                  |

|        | Bits 7–4 |           |          |               |               |               |               |                |                |          |          |                  |                  |         |         |   |
|--------|----------|-----------|----------|---------------|---------------|---------------|---------------|----------------|----------------|----------|----------|------------------|------------------|---------|---------|---|
| F      | E        | D         | С        | В             | Α             | 9             | 8             | 7              | 6              | 5        | 4        | 3                | 2                | 1       | 0       |   |
| JP -15 | JP-31    | LD 0F0,#i | DRSZ 0F0 | RRCA          | RC            | ADC A,<br>#i  | ADC A,<br>[B] | IFBIT<br>0,[B] | *              | LD B, 0F | IFBNE 0  | JSR<br>0000-00FF | JMP<br>0000-00FF | JP + 17 | INTR    | 0 |
| JP -14 | JP -30   | LD 0F1,#i | DRSZ 0F1 | *             | SC            | SUBC A,<br>#i | SUBC<br>A,[B] | IFBIT<br>1,[B] | *              | LD B, 0E | IFBNE 1  | JSR<br>0100-01FF | JMP<br>0100-01FF | JP + 18 | JP + 2  | 1 |
| JP -13 | JP -29   | LD 0F2,#i | DRSZ 0F2 | X A,<br>[X+]  | X A,<br>[B+]  | IFEQ A,<br>#i | IFEQ<br>A,[B] | IFBIT<br>2,[B] | *              | LD B, 0D | IFBNE 2  | JSR<br>0200-02FF | JMP<br>0200-02FF | JP + 19 | JP + 3  | 2 |
| JP-12  | JP -28   | LD 0F3,#i | DRSZ 0F3 | X A,<br>[X-]  | X A,<br>[B-]  | IFGT A,<br>#i | IFGT<br>A,[B] | IFBIT<br>3,[B] | *              | LD B, OC | IFBNE 3  | JSR<br>0300-03FF | JMP<br>0300-03FF | JP + 20 | JP + 4  | 3 |
| JP-11  | JP -27   | LD 0F4,#i | DRSZ 0F4 | *             | LAID          | ADD A,<br>#i  | ADD<br>A,[B]  | IFBIT<br>4,[B] | CLRA           | LD B, 0B | IFBNE 4  | JSR<br>0400-04FF | JMP<br>0400-04FF | JP + 21 | JP + 5  | 4 |
| JP -10 | JP -26   | LD 0F5,#i | DRSZ 0F5 | *             | JID           | AND A,<br>#i  | AND<br>A,[B]  | IFBIT<br>5,[B] | SWAPA          | LD B, 0A | IFBNE 5  | JSR<br>0500-05FF | JMP<br>0500-05FF | JP + 22 | JP + 6  | 5 |
| JP-9   | JP -25   | LD 0F6,#i | DRSZ 0F6 | X A,<br>[X]   | X A,<br>[B]   | XOR A,<br>#i  | XOR<br>A,[B]  | IFBIT<br>6,[B] | DCORA          | LD B, 9  | IFBNE 6  | JSR<br>0600-06FF | JMP<br>0600-06FF | JP + 23 | JP + 7  | 6 |
| JP-8   | JP -24   | LD 0F7,#i | DRSZ 0F7 | *             | *             | OR A,<br>#i   | OR<br>A,[B]   | IFBIT<br>7,[B] | *              | LD B, 8  | IFBNE 7  | JSR<br>0700-07FF | JMP<br>0700-07FF | JP + 24 | JP + 8  | 7 |
| JP-7   | JP -23   | LD 0F8,#i | DRSZ 0F8 | NOP           | *             | LD A,<br>#i   | IFC           | SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, 7  | IFBNE 8  | JSR<br>0800-08FF | JMP<br>0800-08FF | JP + 25 | JP + 9  | 8 |
| JP-6   | JP -22   | LD 0F9,#i | DRSZ 0F9 | *             | *             | *             | IFNC          | SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B, 6  | IFBNE 9  | JSR<br>0900-09FF | JMP<br>0900-09FF | JP + 26 | JP + 10 | 9 |
| JP-5   | JP -21   | LD 0FA,#i | DRSZ 0FA | LD A,<br>[X+] | LD A,<br>[B+] | LD<br>[B+],#i | INCA          | SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B, 5  | IFBNE 0A | JSR<br>0A00-0AFF | JMP<br>0A00-0AFF | JP + 27 | JP + 11 | Α |
| JP-4   | JP -20   | LD 0FB,#i | DRSZ 0FB | LD A,<br>[X-] | LD A,<br>[B-] | LD<br>[B-],#i | DECA          | SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B, 4  | IFBNE 0B | JSR<br>0B00-0BFF | JMP<br>0B00-0BFF | JP + 28 | JP + 12 | В |
| JP-3   | JP -19   | LD 0FC,#i | DRSZ 0FC | LD Md,<br>#i  | JMPL          | X A,Md        | *             | SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B, 3  | IFBNE 0C | JSR<br>0C00-0CFF | JMP<br>0C00-0CFF | JP + 29 | JP + 13 | С |
| JP-2   | JP -18   | LD 0FD,#i | DRSZ 0FD | DIR           | JSRL          | LD A,<br>Md   | RETSK         | SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B, 2  | IFBNE 0D | JSR<br>0D00-0DFF | JMP<br>0D00-0DFF | JP + 30 | JP + 14 | D |
| JP-1   | JP-17    | LD 0FE,#i | DRSZ 0FE | LD A,<br>[X]  | LD A,<br>[B]  | LD<br>[B], #i | RET           | SBIT<br>6, [B] | RBIT<br>6, [B] | LD B, 1  | IFBNE 0E | JSR<br>0E00-0EFF | JMP<br>0E00-0EFF | JP + 31 | JP + 15 | Ε |
| JP-0   | JP-16    | LD 0FF,#1 | DRSZ 0FF | *             | *             | *             | RETI          | SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B, 0  | IFBNE 0F | JSR<br>0F00-0FFF | JMP<br>0F00-0FFF | JP + 32 | JP + 16 | F |

where, i

i is the immediate data

Md is a directly addressed memory location

\* is an unused opcode (see following table)

# **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instruction taking two bytes).

Most single instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details.

# BYTES and CYCLES per INSTRUCTION

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

|       | [B]   | Direct | immed. |
|-------|-------|--------|--------|
| ADD   | 1/1   | 3/4    | 2/2    |
| ADC   | 1/1   | 3/4    | 2/2    |
| SUBC  | 1/1   | 3/4    | 2/2    |
| AND   | 1/1   | 3/4    | 2/2    |
| OR    | 1/1   | 3/4    | 2/2    |
| XOR   | 1/1   | 3/4    | 2/2    |
| IFEQ  | 1/1   | 3/4    | 2/2    |
| IFGT  | 1/1   | 3/4    | 2/2    |
| IFBNE | 1/1   |        |        |
| DRSZ  |       | 1/3    |        |
| SBIT  | 1/1   | 3/4    |        |
| RBIT  | : 1/1 | 3/4    |        |
| IFBIT | 1/1   | 3/4    | , ,    |

#### **Memory Transfer Instructions**

| -          | Register<br>Indirect<br>[B] [X] | Direct | Immed. | Auto Inc | Indirect<br>or & Decr<br>[X+, X-]     | :           |
|------------|---------------------------------|--------|--------|----------|---------------------------------------|-------------|
| X A,*      | 1/1 1/3                         | 2/3    |        | 1/2      | 1/3                                   |             |
| LD A,*     | 1/1 1/3                         | 2/3    | 2/2    | 1/2      | 1/3                                   |             |
| LD B,Imm   |                                 |        | 1/1    |          |                                       | (If B < 16) |
| LD B,Imm   |                                 |        | 2/3    |          | , '                                   | (If B > 15) |
| LD Mem,Imm | 2/2                             | 3/3    |        | . 2/2    |                                       |             |
| LD Reg,Imm |                                 |        | 2/3    |          | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |             |

<sup>=&</sup>gt; Memory location addressed by B or X or directly.

|   | Instructions U | Jsing A & C | Transfer of Control Instruction |     |  |
|---|----------------|-------------|---------------------------------|-----|--|
| Γ | CLRA           | 1/1         | JMPL                            | 3/4 |  |
|   | INCA           | 1/1         | JMP                             | 2/3 |  |
|   | DECA           | 1/1         | JP                              | 1/3 |  |
|   | LAID           | 1/3         | JSRL                            | 3/5 |  |
| 1 | DCORA          | 1/1         | JSR                             | 2/5 |  |
| 1 | RRCA           | 1/1         | JID                             | 1/3 |  |
|   | SWAPA          | 1/1         | RET                             | 1/5 |  |
|   | SC.            | 1/1         | RETSK                           | 1/5 |  |
|   | RC :           | 1/1         | RETI                            | 1/5 |  |
|   | IFC            | 1/1         | INTR                            | 1/7 |  |
| ł | IFNC -         | 1/1         | NOP                             | 1/1 |  |

# **BYTES and CYCLES per INSTRUCTION** (Continued)

The following table shows the instructions assigned to unused opcodes. This table is for information only. The operations performed are subject to change without notice. Do not use these opcodes.

| Unused<br>Opcode | Instruction | Unused<br>Opcode | Instruction |
|------------------|-------------|------------------|-------------|
| 60               | NOP         | A9               | NOP         |
| 61               | NOP         | AF               | LD A, [B]   |
| 62               | NOP         | B1               | C → HC      |
| 63               | NOP         | B4               | NOP         |
| 67               | NOP         | B5               | NOP         |
| 8C               | RET         | B7               | X A, [X]    |
| 99               | NOP         | B9               | NOP         |
| 9F               | LD [B], #i  | BF               | LD A, [X]   |
| A7               | X A, [B]    |                  |             |
| A8               | NOP         |                  |             |

### **Option List**

The COP880C/COP881C mask programmable options are listed out below. The options are programmed at the same time as the ROM pattern to provide the user with hardware flexibility to use a variety of oscillator configuration.

#### **OPTION 1: CKI INPUT**

- = 1 Crystal (CKI/10) CKO for crystal configuration
- = 2 External (CKI/10) CKO available as G7 input
- = 3 R/C

(CKI/10) CKO available as G7 input

#### OPTION 2: COP880C/COP881C BONDING

- = 1 44-Pin PLCC
- = 2 40-Pin DIP
- = 3 28-Pin SO
- = 4 28-Pin DIP

The following option information is to be sent to National along with the EPROM.

#### **Option Data**

Option 1 Value\_is: CKI Input Option 2 Value\_\_is: COP Bonding

# **Development Support**

#### IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface for maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real-time, full-speed emulation up to 10 MHz, 32 kbytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flowof-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu$ s. The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bargraph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy-to-use windowed interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

#### **Emulator Ordering Information**

| Lindator Ordering morniador |                                                                                                                                    |  |  |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Part Number                 | Description                                                                                                                        |  |  |  |
| IM-COP8/400                 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic debugger<br>software and RS-232 serial interface<br>cable |  |  |  |
| MHW-PS3                     | Power Supply 110V/60 Hz                                                                                                            |  |  |  |
| MHW-PS4                     | MHW-PS4 Power Supply 220V/50 Hz                                                                                                    |  |  |  |

#### Probe Card Ordering Information

| Probe Card Ordering Information |         |                  |                                     |  |  |  |
|---------------------------------|---------|------------------|-------------------------------------|--|--|--|
| Part<br>Number                  | Package | Voltage<br>Range | Emulates                            |  |  |  |
| MHW-880C28D5PC                  | 28 DIP  | 4.5V-5.5V        | COP820C,<br>840C,<br>881C,<br>8781C |  |  |  |
| MHW-880C28DWPC                  | 28 DIP  | 2.5V-6.0V        | COP820C,<br>840C,<br>881C,<br>8781C |  |  |  |
| MHW-880C40D5PC                  | 40 DIP  | 4.5V-5.5V        | COP880C,<br>8780C                   |  |  |  |
| MHW-880C40DWPC                  | 40 DIP  | 2.5V-6.0V        | COP880C,<br>8780C                   |  |  |  |
| MHW-880C44D5PC                  | 44 PLCC | 4.5V-5.5V        | COP880C,<br>8780C                   |  |  |  |
| MHW-880C44DWPC                  | 44 PLCC | 2.5V-6.0V        | COP880C,<br>8780C                   |  |  |  |

#### **MACRO CROSS ASSEMBLER**

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### Assembler Ordering Information

| Part Number   | Description                                                               | Manual        |  |  |  |
|---------------|---------------------------------------------------------------------------|---------------|--|--|--|
| MOLE-COP8-IBM | COP8 macro cross<br>assembler for IBM<br>PC-XT®, PC-AT®,<br>or compatible | 424410527-001 |  |  |  |

# **Development Support (Continued)**

### SINGLE-CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. Two types of single-chip emulators are available: Multi-Chip Module emulators, which combine the microcontroller-die and an EPROM-die in one package,

and emulators where the microcontroller's standard ROM has been replaced with an on-chip EPROM. For more detailed information, refer to the emulation device specific data sheets and the form, fit, function emulator selection table below.

### Single-Chip Emulator Selection Table

| Device Number | Clock Option                                    | Package | Description                                | Emulates |
|---------------|-------------------------------------------------|---------|--------------------------------------------|----------|
| COP880CMHEL-X | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 44 LDCC | Multi-Chip Module (MCM), UV Erasable       | COP880C  |
| COP880CMHD-X  | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 40 DIP  | MCM, UV Erasable                           | COP880C  |
| COP881CMHD-X  | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 28 DIP  | MCM, UV Erasable                           | COP881C  |
| COP881CMHEA-X | X = 1: Crystal<br>X = 2: External<br>X = 3: R/C | 28 LCC  | MCM (Same Footprint as 28 SO), UV Erasable | COP881C  |
| COP8780CV     | Programmable                                    | 44 PLCC | One-Time Programmable (OTP)                | COP880C  |
| COP8780CEL    | Programmable                                    | 44 LDCC | UV Erasable                                | COP880C  |
| COP8780CN     | Programmable                                    | 40 DIP  | ОТР                                        | COP880C  |
| COP8780CJ     | Programmable                                    | 40 DIP  | UV Erasable                                | COP880C  |
| COP8781CN     | Programmable                                    | 28 DIP  | ОТР                                        | COP881C  |
| COP8781CJ     | Programmable                                    | 28 DIP  | UV Erasable                                | COP881C  |
| COP8781CWM    | Programmable                                    | 28 SO   | ОТР                                        | COP881C  |
| COP8781CMC    | Programmable                                    | 28 SO   | UV Erasable                                | COP881C  |

### PROGRAMMING SUPPORT

Programming of the single-chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code from a standard programmed EPROM to the single-chip emulator and vice versa. Data I/O supports COP8 emulator

device programming with its UniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

FAX: (206) 882-1043

**Duplicator Board Ordering Information** 

| Duplicator Board Ordering Information              |                                                                                       |                                                                    |  |  |  |
|----------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| Part Number Description                            |                                                                                       | Devices Supported                                                  |  |  |  |
| COP8-PRGM-28D                                      | Duplicator Board for 28 DIP Multi-Chip Module (MCM) and for Use with Scrambler Boards | COP881CMHD                                                         |  |  |  |
| COP8-SCRM-DIP                                      | MCM Scrambler Board for 40 DIP Socket                                                 | COP880CMHD                                                         |  |  |  |
| COP8-SCRM-PCC MCM Scrambler Board for 44 PLCC/LDCC |                                                                                       | COP880CMHEL                                                        |  |  |  |
| COP8-SCRM-SBX                                      | MCM Scrambler Board for 28 LCC Socket                                                 | COP881CMHEA                                                        |  |  |  |
| COP8-PRGM-DIP                                      | Duplicator Board with COP8-SCRM-DIP Scrambler Board                                   | COP881CMHD, COP880CMHD                                             |  |  |  |
| COP8-PRGM-PCC                                      | Duplicator Board with COP8-SCRM-PCC Scrambler Board                                   | COP880CMEL, COP881CMHD                                             |  |  |  |
| COP8-PRGM-87A                                      | Duplicator Board with COP87XX Scrambler for 28 DIP, 28 SO, and 40 DIP                 | COP8781CN, COP8781CJ, COP8781CWM, COP8781CMC, COP8780CN, COP8780CJ |  |  |  |
| COP8-PRGM-87B                                      | Duplicator Board with COP87XX Scrambler for 44 PLCC/LDCC                              | COP8780CV, COP8780CEL                                              |  |  |  |

# **Development Support (Continued)**

### DIAL-A-HELPER

Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper is an Electronic Bulletin Board information system.

#### INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modern

If the user has a PC with a communications package then files from the FILE SECTION can be down-loaded to disk for later use.

#### FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to, or under extraordinary circumstances he can arrange for us to actually take control of his system via modem for debugging purposes.

Voice: (408) 721-5582 Modem: (408) 739-1162

Baud: 300 or 1200 baud

Setup: Length: 8-Bit

Parity: None

Stop Bit: 1

Operation: 24 Hrs. 7 Days



# COP988CF/COP984CF/COP888CF/COP884CF Single-Chip microCMOS Microcontroller

### **General Description**

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M2CMOSTM process technology. The COP888CF is a member of this expandable 8-bit core processor family of microcontrollers. (Continued)

### **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- 1 µs instruction cycle time
- 4096 bytes on-board ROM
- 128 bytes on-board RAM
- Single supply operation: 2.5V-6V
- 8-channel A/D converter with prescaler and both differential and single ended modes
- MICROWIRE/PLUS™ serial I/O
- WATCHDOG™ and Clock Monitor logic
- Ten multi-source vectored interrupts servicing
  - External Interrupt
  - Idle Timer T0
  - Two Timers (Each with 2 Interrupts)
  - MICROWIRE/PLUS
  - Multi-Input Wake Up
  - Software Trap
  - Default VIS
- Idle Timer

- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- Two 16-bit timers, each with two 16-bit registers supporting:
  - Processor Independent PWM mode
  - External Event counter mode
  - Input Capture mode
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and X)
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PLCC or 40 N
  - 44 PLCC with 37 I/O pins
  - 40 N with 33 I/O pins
  - 28 SO or 28 N, each with 23 I/O pins
- Software selectable I/O options
  - TRI-STATE® Output
  - Push-Pull Output
  - Weak Pull Up Input
- High Impedance Input
   Schmitt trigger inputs on ports G and L
- Temperature ranges: 0°C to +70°C
  - -40°C to + 85°C
- Emulation device—COP888CFMH
- Real time emulation and full program debug offered by National's Development Systems

# **Block Diagram**



FIGURE 1. COP888CF Block Diagram

7

TL/DD/9425-1

### General Description (Continued)

It is a fully static part, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, two 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), an 8-channel, 8-bit A/D converter with both differential and single ended modes, and two power savings modes (HALT and

IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CF operates over a voltage range of 2.5V to 6V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1  $\mu$ s per instruction rate.

# Connection Diagrams



Order Number COP888CF-XXX/V See NS Plastic Chip Package Number V44A



Order Number COP884CF-XXX/N or COP884CF-XXX/WM See NS Package Number D28G or M28B



Order Number COP888F-XXX/N See NS Molded Package Number N40A

# **Connection Diagrams** (Continued)

COP888CF Pinouts for 28-, 40- and 44-Pin Packages

| Port                                         | Туре                                                 | Alt. Fun                                                     | Alt. Fun                         | 28-Pin<br>Pack.                        | 40-Pin<br>Pack.                              | 44-Pin<br>Pack.                            |
|----------------------------------------------|------------------------------------------------------|--------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------------------------|--------------------------------------------|
| L0<br>L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0        | MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU | T2A<br>T2B                       | 11<br>12<br>13<br>14<br>15<br>16<br>17 | 17<br>18<br>19<br>20<br>21<br>22<br>23<br>24 |                                            |
| G0<br>G1<br>G2<br>G3<br>G4<br>G5<br>G6<br>G7 | I/O<br>WDOUT<br>I/O<br>I/O<br>I/O<br>I<br>I<br>I/CKO | INT T1B T1A SO SK SI HALT Restart                            |                                  | 25<br>26<br>27<br>28<br>1<br>2<br>3    | 35<br>36<br>37<br>38<br>3<br>4<br>5          | 39<br>40<br>41<br>42<br>3<br>4<br>5<br>6   |
| D0<br>D1<br>D2<br>D3                         | 0 0 0                                                |                                                              |                                  | 19<br>20<br>21<br>22                   | 25<br>26<br>27<br>28                         | 29<br>30<br>31<br>32                       |
| 10<br>11<br>12<br>13                         |                                                      | ACH0<br>ACH1<br>ACH2<br>ACH3                                 |                                  | , 7<br>8                               | 9<br>10<br>11<br>12                          | 9<br>10<br>11<br>12                        |
| 14<br>15<br>16<br>17                         | -                                                    | ACH4<br>ACH5<br>ACH6<br>ACH7                                 |                                  | :                                      | 13<br>14                                     | 13<br>14<br>15<br>16                       |
| D4<br>D5<br>D6<br>D7                         | 0 0 0                                                |                                                              |                                  |                                        | 29<br>30<br>31<br>32                         | 33<br>34<br>35<br>36                       |
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7 | I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O        |                                                              |                                  |                                        | 39<br>40<br>1<br>2                           | 43<br>44<br>1<br>2<br>21<br>22<br>23<br>24 |
| VREF<br>AGND<br>VCC<br>GND<br>CKI<br>RESET   | +V <sub>REF</sub><br>AGND                            |                                                              | era<br>Station of<br>The Station | 10<br>9<br>6<br>23<br>5                | 16<br>15<br>8<br>33<br>7<br>34               | 18<br>17<br>8<br>37<br>7<br>38             |

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)

Voltage at Any Pin -0.3V to  $V_{CC} + 0.3V$ 

Total Current into V<sub>CC</sub> Pin (Source)

Total Current out of GND Pin (Sink)

Storage Temperature Range

-65°C to +140°C

110 mA

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics 988CF: $0^{\circ}$ C $\leq T_{A} \leq +70^{\circ}$ C unless otherwise specified

| Parameter                                                                     | Conditions                                                                                                                                                   | Min                      | Тур          | Max                       | Units                |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|---------------------------|----------------------|
| Operating Voltage<br>988CF<br>998CFH                                          |                                                                                                                                                              | 2.5<br>4.0               |              | 4.0<br>6.0                | <b>&gt; &gt;</b>     |
| Power Supply Ripple (Note 1)                                                  | Peak-to-Peak                                                                                                                                                 |                          |              | 0.1 V <sub>CC</sub>       | ٧                    |
| Supply Current (Note 2) CKI = 10 MHz CKI = 4 MHz CKI = 4 MHz CKI = 1 MHz      | $V_{CC} = 6V, t_{c} = 1 \mu s$ $V_{CC} = 6V, t_{c} = 2.5 \mu s$ $V_{CC} = 4V, t_{c} = 2.5 \mu s$ $V_{CC} = 4V, t_{c} = 10 \mu s$                             |                          |              | 12.5<br>5.5<br>2.5<br>1.4 | mA<br>mA<br>mA<br>mA |
| HALT Current (Note 3)                                                         | $V_{CC} = 6V$ , CKI = 0 MHz<br>$V_{CC} = 4.0V$ , CKI = 0 MHz                                                                                                 |                          | <0.7<br><0.3 | 8<br>4                    | μΑ<br>μΑ             |
| IDLE Current CKI = 10 MHz CKI = 4 MHz CKI = 1 MHz                             | $V_{CC} = 6V, t_{c} = 1 \mu s$ $V_{CC} = 6V, t_{c} = 2.5 \mu s$ $V_{CC} = 4.0V, t_{c} = 10 \mu s$                                                            |                          |              | 3.5<br>2.5<br>0.7         | mA<br>mA<br>mA       |
| Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes) |                                                                                                                                                              | 0.8 V <sub>CC</sub>      |              | 0.2 V <sub>CC</sub>       | <b>&gt; &gt;</b>     |
| Logic High<br>Logic Low<br>All Other Inputs<br>Logic High<br>Logic Low        |                                                                                                                                                              | 0.7 V <sub>CC</sub>      |              | 0.2 V <sub>CC</sub>       | <b>V V V V</b>       |
| Hi-Z Input Leakage                                                            | V <sub>CC</sub> = 6V                                                                                                                                         | -1                       |              | +1                        | μΑ                   |
| Input Pullup Current                                                          | V <sub>CC</sub> = 6V                                                                                                                                         | 40                       |              | 250                       | μΑ                   |
| G and L Port Input Hysteresis                                                 |                                                                                                                                                              |                          |              | 0.35 V <sub>CC</sub>      | ٧                    |
| Output Current Levels D Outputs Source Sink                                   | $V_{CC} = 4V, V_{OH} = 3.3V$ $V_{CC} = 2.5V, V_{OH} = 1.8V$ $V_{CC} = 4V, V_{OL} = 1V$ $V_{CC} = 2.5V, V_{OL} = 0.4V$                                        | 0.4<br>0.2<br>10<br>2.0  |              |                           | mA<br>mA<br>mA       |
| All Others<br>Source (Weak Pull-Up Mode)                                      | $V_{CC} = 4V, V_{OH} = 2.7V$<br>$V_{CC} = 2.5V, V_{OH} = 1.8V$                                                                                               | 10<br>2.5                |              | 100<br>33                 | μA<br>μA             |
| Source (Push-Pull Mode) Sink (Push-Pull Mode)                                 | $\begin{aligned} &V_{CC} = 4V, V_{OH} = 3.3V \\ &V_{CC} = 2.5V, V_{OH} = 1.8V \\ &V_{CC} = 4V, V_{OL} = 0.4V \\ &V_{CC} = 2.5V, V_{OL} = 0.4V \end{aligned}$ | 0.4<br>0.2<br>1.6<br>0.7 |              |                           | mA<br>mA<br>mA<br>mA |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The A/D is disabled. VREF is tied to AGND (effectively shorting the Reference resistor). The clock monitor is disabled.

# DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified (Continued)

| Parameter                                                                  | Conditions                         | Min | Тур | Max     | Units    |
|----------------------------------------------------------------------------|------------------------------------|-----|-----|---------|----------|
| TRI-STATE Leakage                                                          | V <sub>CC</sub> = 6.0V             | 1   |     | +1      | μΑ       |
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others |                                    |     |     | 15<br>3 | mA<br>mA |
| Maximum Input Current without Latchup (Note 6)                             | T <sub>A</sub> = 25°C              |     |     | ±100    | mA       |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min) | 2   |     |         | <b>V</b> |
| Input Capacitance                                                          |                                    |     |     | 7       | pF       |
| Load Capacitance on D2                                                     |                                    |     |     | 1000    | pF       |

# A/D Converter Specifications $V_{CC} = 5V \pm 10\% (V_{SS} - 0.050V) \le Any Input \le (V_{CC} + 0.050V)$

| Parameter                        | Conditions                                                               | Min  | Тур | Max              | Units               |
|----------------------------------|--------------------------------------------------------------------------|------|-----|------------------|---------------------|
| Resolution                       |                                                                          |      |     | 8                | Bits                |
| Reference Voltage Input          | AGND = 0V                                                                | 3    | }   | V <sub>CC</sub>  | V                   |
| Absolute Accuracy                | V <sub>REF</sub> = V <sub>CC</sub>                                       |      |     | ±1               | LSB                 |
| Non-Linearity                    | V <sub>REF</sub> = V <sub>CC</sub> Deviation from the Best Straight Line |      |     | ± 1/2            | LSB                 |
| Differential Non-Linearity       | V <sub>REF</sub> = V <sub>CC</sub>                                       |      |     | ± 1/2            | LSB                 |
| Input Reference Resistance       |                                                                          | 1.6  |     | 4.8              | kΩ                  |
| Common Mode Input Range (Note 7) |                                                                          | AGND |     | V <sub>REF</sub> | V                   |
| DC Common Mode Error             |                                                                          |      |     | ± 1/4            | LSB                 |
| Off Channel Leakage Current      |                                                                          |      | 1   |                  | μΑ                  |
| On Channel Leakage Current       |                                                                          |      | 1   |                  | μΑ                  |
| A/D Clock Frequency (Note 5)     |                                                                          | 0.1  |     | 1.67             | MHz                 |
| Conversion Time (Note 4)         |                                                                          |      | 12  |                  | A/D Clock<br>Cycles |

Note 4: Conversion Time includes sample and hold time.

Note 5: See Prescaler description.

Note 6: Pins G6 and  $\overline{\text{RESET}}$  are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ .

Note 7: For  $V_{IN}(-) \ge V_{IN}(+)$  the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input. The diodes will forward conduct for analog input voltages below ground or above the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0  $V_{DC}$  to 5  $V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.950  $V_{DC}$  over temperature variations, initial tolerance and loading.

| AC Electrical | Characteristics 0°C ≤ T <sub>A</sub> ≤ +70°C unless otherwise specified |
|---------------|-------------------------------------------------------------------------|
|---------------|-------------------------------------------------------------------------|

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Conditions                                     | Min | Тур | Max      | Units          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|-----|----------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                |     |     |          |                |
| Crystal, Resonator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 1 . |     | DC       | μs             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.5V ≤ V <sub>CC</sub> < 4V                    | 2.5 |     | DÇ       | μs             |
| R/C Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 3   |     | DC       | μs             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.5V ≤ V <sub>CC</sub> < 4V                    | 7.5 |     | DC       | μs             |
| CKI Clock Duty Cycle (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | f <sub>r</sub> = Max                           | 40  |     | 60       | %              |
| Rise Time (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | f <sub>r</sub> = 10 MHz Ext Clock              |     |     | 5        | ns             |
| Fall Time (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | f <sub>r</sub> = 10 MHz Ext Clock              |     |     | 5        | ns             |
| Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                |     |     |          |                |
| tsetup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 200 |     |          | ns             |
| A Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Company of the Comp | $2.5V \le V_{CC} < 4V$                         | 500 |     |          | ns             |
| tHOLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 60  |     | <u> </u> | ns             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $2.5V \le V_{CC} < 4V$                         | 150 |     |          | ns             |
| Output Propagation Delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R <sub>L</sub> = 2.2k, C <sub>L</sub> = 100 pF |     |     |          |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                |     |     | }        |                |
| SO, SK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4V ≤ V <sub>CC</sub> ≤ 6V                      |     |     | 0.7      | μs             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.5V ≤ V <sub>CC</sub> < 4V                    |     |     | 1.75     | μs             |
| All Others                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4V ≤ V <sub>CC</sub> ≤ 6V                      |     |     | 1        | μs             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.5V ≤ V <sub>CC</sub> < 4V                    |     |     | 2.5      | μs             |
| MICROWIRE™ Setup Time (t <sub>UWS</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                | 20  |     | ľ        | ns             |
| MICROWIRE Hold Time (t <sub>UWH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                | 56  |     | )        | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                | · . |     | 220      | ns             |
| Input Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |     |     | 1        |                |
| Interrupt Input High Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                | 1 . |     | ļ ·      | tc             |
| Interrupt Input Low Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                | 1   |     |          | t <sub>c</sub> |
| Timer Input High Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                | 1   |     | i        | t <sub>c</sub> |
| Timer Input Low Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                | 11  |     |          | t <sub>c</sub> |
| Reset Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                | 1   |     |          | μs             |

Note 8: Parameter sample (not 100% tested).



### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) 7V Voltage at Any Pin -0.3V to  $V_{CC}+0.3$ V

Total Current into V<sub>CC</sub> Pin (Source) 100 mA

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range -65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics 888CF: -40°C ≤ T<sub>A</sub> ≤ +85°C unless otherwise specified

| Parameter                             | Conditions                         | Min                 | Тур  | Max                  | Units |
|---------------------------------------|------------------------------------|---------------------|------|----------------------|-------|
| Operating Voltage                     |                                    | 2.5                 |      | 6                    | V     |
| Power Supply Ripple (Note 1)          | Peak-to-Peak                       |                     |      | 0.1 V <sub>CC</sub>  | V     |
| Supply Current (Note 2)               |                                    |                     |      |                      |       |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{c} = 1 \mu s$     | 1                   |      | 12.5                 | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{C} = 2.5 \mu s$   |                     |      | 5.5                  | mA    |
| CKI = 4 MHz                           | $V_{CC} = 4V, t_{C} = 2.5 \mu s$   | j                   |      | 2.5                  | mA    |
| CKI = 1 MHz                           | $V_{CC} = 4V$ , $t_{c} = 10 \mu s$ |                     |      | 1.4                  | mA    |
| HALT Current (Note 3)                 | V <sub>CC</sub> = 6V, CKI = 0 MHz  | 1 1                 | <1   | 10                   | μΑ    |
| · · · · · · · · · · · · · · · · · · · | V <sub>CC</sub> = 4V, CKI = 0 MHz  |                     | <0.5 | 6                    | μΑ    |
| IDLE Current                          | }                                  | 1                   |      |                      | -     |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{C} = 1 \mu s$     | 1                   |      | 3.5                  | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{C} = 2.5 \mu s$   |                     |      | 2.5                  | mA    |
| CKI = 1 MHz                           | $V_{CC} = 4V, t_{C} = 10 \mu s$    |                     |      | 0.7                  | mA    |
| Input Levels                          |                                    | [ [                 |      |                      |       |
| RESET                                 | 1                                  |                     |      |                      |       |
| Logic High                            | l                                  | 0.8 V <sub>CC</sub> |      |                      | V     |
| Logic Low                             | 1                                  | 1                   |      | 0.2 V <sub>CC</sub>  | V     |
| CKI (External and Crystal Osc. Modes) | l                                  | (                   |      | ·                    |       |
| Logic High                            |                                    | 0.7 V <sub>CC</sub> |      |                      | V     |
| Logic Low                             | t                                  |                     |      | 0.2 V <sub>CC</sub>  | V     |
| All Other Inputs                      | ]                                  |                     |      |                      |       |
| Logic High                            | l                                  | 0.7 V <sub>CC</sub> |      |                      | V     |
| Logic Low                             |                                    |                     |      | 0.2 V <sub>CC</sub>  | V     |
| Hi-Z Input Leakage                    | V <sub>CC</sub> = 6V               | -2                  |      | +2                   | μΑ    |
| Input Pullup Current                  | V <sub>CC</sub> = 6V               | 40                  |      | 250                  | μΑ    |
| G and L Port Input Hysteresis         |                                    | 1.1                 |      | 0.35 V <sub>CC</sub> | ٧     |
| Output Current Levels                 |                                    |                     |      |                      |       |
| D Outputs                             |                                    |                     |      |                      |       |
| Source                                | $V_{CC} = 4V, V_{OH} = 3.3V$       | 0.4                 |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 0.2                 |      | ,                    | mÀ    |
| Sink                                  | $V_{CC} = 4V, V_{OL} = 1V$         | 10                  |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$     | 2.0                 |      |                      | mA    |
| All Others                            |                                    |                     |      |                      |       |
| Source (Weak Pull-Up Mode)            | $V_{CC} = 4V, V_{OH} = 2.7V$       | 10                  |      | 100                  | μΑ    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 2.5                 |      | 33                   | μΑ    |
| Source (Push-Pull Mode)               | $V_{CC} = 4V, V_{OH} = 3.3V$       | 0.4                 |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 0.2                 |      |                      | mA    |
| Sink (Push-Pull Mode)                 | $V_{CC} = 4V, V_{OL} = 0.4V$       | 1.6                 |      | İ                    | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$     | 0.7                 |      |                      | mA    |
| TRI-STATE Leakage                     | V <sub>CC</sub> = 6.0V             | -2                  |      | +2                   | μΑ    |

Note 1: Rate of voltage change must be loss then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The A/D is disabled. V<sub>REF</sub> is tied to AGND (effectively shorting the Reference resistor). The clock monitor is disabled.

7-103

# DC Electrical Characteristics 888CF: $-40^{\circ}$ C $\leq T_A \leq +85^{\circ}$ C unless otherwise specified (Continued)

| Parameter                                                                  | Conditions                                               | Min | Тур | Max     | Units    |
|----------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|---------|----------|
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others | andro<br>Grand Grand<br>State Grand Grand<br>With the Co |     |     | 15<br>3 | mA<br>mA |
| Maximum Input Current without Latchup (Note 6)                             | T <sub>A</sub> = 25°C                                    |     |     | ±100    | .mA      |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min)                       | 2   |     |         | V.       |
| Input Capacitance                                                          |                                                          |     |     | 7       | pF       |
| Load Capacitance on D2                                                     |                                                          |     |     | 1000    | pF       |

# A/D Converter Specifications 888CF: $V_{CC} = 5V \pm 10\% (V_{SS} - 0.050V) \le Any Input \le (V_{CC} + 0.050V)$

| Parameter                        | Conditions                                                               | Min  | Тур | Max              | Units               |
|----------------------------------|--------------------------------------------------------------------------|------|-----|------------------|---------------------|
| Resolution                       |                                                                          |      |     | 8                | Bits                |
| Reference Voltage Input          | AGND = 0V                                                                | 3    |     | V <sub>CC</sub>  | V                   |
| Absolute Accuracy                | $V_{REF} = V_{CC}$                                                       |      |     | ±1               | LSB                 |
| Non-Linearity                    | V <sub>REF</sub> = V <sub>CC</sub> Deviation from the Best Straight Line |      |     | ± 1/2            | LSB                 |
| Differential Non-Linearity       | $V_{REF} = V_{CC}$                                                       |      |     | ± 1/2            | LSB                 |
| Input Reference Resistance       |                                                                          | 1.6  |     | 4.8              | kΩ                  |
| Common Mode Input Range (Note 7) |                                                                          | AGND |     | V <sub>REF</sub> | V.                  |
| DC Common Mode Error             |                                                                          |      |     | ± 1/4            | LSB                 |
| Off Channel Leakage Current      |                                                                          |      | 1   |                  | μΑ                  |
| On Channel Leakage Current       |                                                                          |      | 1   |                  | μА                  |
| A/D Clock Frequency (Note 5)     |                                                                          | 0.1  |     | 1.67             | MHz                 |
| Conversion Time (Note 4)         |                                                                          |      | 12  |                  | A/D Clock<br>Cycles |

Note 4: Conversion Time includes sample and hold time.

Note 5: See Prescaler description.

Note 6: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to V<sub>CC</sub> is 750Ω (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

Note 7: For V<sub>IN</sub>(-)≥V<sub>IN</sub>(+) the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input. The diodes will forward conduct for analog input voltages below ground or above the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog VIN does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 VDC to 5 V<sub>DC</sub> input voltage range will therefore require a minimum supply voltage of 4.950 V<sub>DC</sub> over temperature variations, initial tolerance and loading.

| <b>AC Electrical</b> | <b>Characteristics 888</b> | <b>CF:</b> -40°C ≤ T <sub>A</sub> ≤ | +85°C unless otherwise specified |
|----------------------|----------------------------|-------------------------------------|----------------------------------|
|----------------------|----------------------------|-------------------------------------|----------------------------------|

| Parameter                                              | Conditions                        | Min | Тур | Max  | Units          |
|--------------------------------------------------------|-----------------------------------|-----|-----|------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )               |                                   |     |     |      |                |
| Crystal, Resonator                                     | 4V ≤ V <sub>CC</sub> ≤ 6V         | 1 1 |     | DC   | μs             |
| •                                                      | 2.5V ≤ V <sub>CC</sub> < 4V       | 2.5 |     | DC   | μs             |
| R/C Oscillator                                         | 4V ≤ V <sub>CC</sub> ≤ 6V         | 3   |     | DC   | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       | 7.5 |     | DC   | μs             |
| CKI Clock Duty Cycle (Note 8)                          | $f_r = Max$                       | 40  |     | 60   | %              |
| Rise Time (Note 8)                                     | f <sub>r</sub> = 10 MHz Ext Clock |     |     | 5    | ns             |
| Fall Time (Note 8)                                     | f <sub>r</sub> = 10 MHz Ext Clock | 1   |     | 5    | ns             |
| Inputs                                                 |                                   |     |     |      |                |
| tSETUP                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V         | 200 |     |      | ns             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       | 500 |     |      | ns             |
| thold .                                                | 4V ≤ V <sub>CC</sub> ≤ 6V         | 60  |     |      | ns             |
|                                                        | $2.5V \le V_{CC} < 4V$            | 150 |     |      | ns             |
| Output Propagation Delay                               | $R_L = 2.2k, C_L = 100 pF$        |     | -   |      |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                    |                                   |     |     |      |                |
| SO, SK                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V         |     |     | 0.7  | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       |     |     | 1.75 | μs             |
| All Others                                             | 4V ≤ V <sub>CC</sub> ≤ 6V         |     |     | 1 1  | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       |     |     | 2.5  | μs             |
| MICROWIRE™ Setup Time (t <sub>UWS</sub> )              |                                   | 20  |     |      | ns             |
| MICROWIRE Hold Time (t <sub>UWH</sub> )                |                                   | 56  |     |      | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                   |     |     | 220  | ns             |
| Input Pulse Width                                      |                                   |     | -   |      |                |
| Interrupt Input High Time                              |                                   | 1 1 |     |      | tc             |
| Interrupt Input Low Time                               |                                   | 1 1 |     |      | tc             |
| Timer Input High Time                                  |                                   | 1 1 |     | 1    | tc             |
| Timer Input Low Time                                   |                                   | 1   |     |      | t <sub>c</sub> |
| Reset Pulse Width                                      |                                   | 1   |     |      | μs             |

Note 8: Parameter sample (not 100% tested).



TL/DD/9425-26



### **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

V<sub>REF</sub> and AGND are the reference voltage pins for the onboard A/D converter.

CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.

RESET is the master reset input. See Reset Description section.

The COP888CF contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports G and L), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CF memory map for the various addresses associated with the I/O ports.) Figure 4 shows the I/O port configurations for the COP888CF. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up                      |
|---------------------------|------------------|----------------------------------|
| 0                         | 0                | Hi-Z Input<br>(TRI-STATE Output) |
| 0                         | 1                | Input with Weak Pull-Up          |
| 1                         | 0                | Push-Pull Zero Output            |
| ] 1                       | 1 .              | Push-Pull One Output             |



TL/DD/9425-6

FIGURE 4. I/O Port Configurations

PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.

Port L supports Multi-Input Wakeup (MIWU) on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B. L0 and L1 are not available on the 44-pin version of the COP888CF, since they are replaced by V<sub>REF</sub> and AGND. L0 and L1 are not terminated on the 44-pin version. Consequently, reading L0 or L1 as inputs will return unreliable data with the 44-pin package, so this data should be masked out with user software when the L port is read for input data. It is recommended that the pins be configured as outputs.

Port L has the following alternate features:

LO MIWU

L1 MIWU

L2 MIWU

L3 MIWU

L4 MIWU or T2A

L5 MIWU or T2B

L6 MIWU

L7 MIWU

Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WatchDog output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin, but is also used to bring the device out of HALT mode with a low to high transition on G7. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin or general purpose input (R/C clock configuration), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.

Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register.

Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used.

|    | Config Reg.  | Data Reg. |
|----|--------------|-----------|
| G7 | CLKDLY       | HALT      |
| G6 | Alternate SK | IDLE      |

Port G has the following alternate features:

G0 INTR (External Interrupt Input)

G2 T1B (Timer T1 Capture Input)

G3 T1A (Timer T1 I/O)

G4 SO (MICROWIRE Serial Data Output)

G5 SK (MICROWIRE Serial Clock)

G6 SI (MICROWIRE Serial Data Input)

Port G has the following dedicated functions:

G1 WDOUT WatchDog and/or Clock Monitor dedicated output

G7 CKO Oscillator dedicated output or general purpose input

Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredictable values.

### Pin Descriptions (Continued)

Port I is an 8-bit Hi-Z input port, and also provides the analog inputs to the A/D converter. The 28-pin device does not have a full complement of Port I pins. The unavailable pins are not terminated (i.e. they are floating). A read operation from these unterminated pins will return unpredictable values. The user should ensure that the software takes this into account by either masking out these inputs, or else restricting the accesses to bit operations only. If unterminated, Port I pins will draw power only when addressed.

Port D is an 8-bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

### **Functional Description**

The architecture of the COP888CF is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CF architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

#### **CPU REGISTERS**

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction ( $t_{\rm c}$ ) cycle time.

There are five CPU registers:

A is the 8-bit Accumulator Register

PC is the 15-bit Program Counter Register

PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC)

B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.

X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.

SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset.

All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

#### **PROGRAM MEMORY**

Program memory for the COP888CF consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the COP888CF vector to program memory location 0FF Hex.

### **DATA MEMORY**

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X and SP pointers.

The COP888CF has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers X, SP, and B are memory mapped into this space at address locations 0FC to 0FE Hex respectively, with the other registers (other than reserved register 0FF) being available for general usage.

The instruction set of the COP888CF permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CF (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

### Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for Ports L, G, and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WatchDog and/or Clock Monitor error output pin. Port D is initialized high with RESET. The PC, PSW, CNTRL, ICNTRL, and T2CNTRL control registers are cleared. The Multi-Input Wakeup registers WKEN, WKEDG, and WKPND are cleared. The A/D control register ENAD is cleared, resulting in the ADC being powered down initially. The Stack Pointer, SP, is initialized to 06F Hex.

The COP888CF comes out of reset with both the WatchDog logic and the Clock Monitor detector armed, and with both the WatchDog service window bits set and the Clock Monitor bit set. The WatchDog and Clock Monitor detector circuits are inhibited during reset. The WatchDog service window bits are initialized to the maximum WatchDog service window of 64k t<sub>c</sub> clock cycles. The Clock Monitor bit is initialized high, and will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16–32 t<sub>c</sub> clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.

The external RC network shown in *Figure 5* should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes.



TL/DD/9425-7

RC > 5 × Power Supply Rise Time FIGURE 5. Recommended Reset Circuit

### **Oscillator Circuits**

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

Figure 6 shows the Crystal and R/C diagrams.

#### **CRYSTAL OSCILLATOR**

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

Table A shows the component values required for various standard crystal values.

#### R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart pin.

Table B shows the variation in the oscillator frequencies as functions of the component (R and C) values.



FIGURE 6. Crystal and R/C Oscillator Diagrams

TABLE A. Crystal Oscillator Configuration,  $T_A = 25^{\circ}C$ 

| R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions    |
|------------|------------|------------|------------|-------------------|---------------|
| 0          | 1          | 30         | 30-36      | 10                | $V_{CC} = 5V$ |
| 0          | 1          | 30         | 30-36      | 4                 | $V_{CC} = 5V$ |
| 0          | 1          | 200        | 100-150    | 0.455             | $V_{CC} = 5V$ |

TABLE B. R/C Oscillator Configuration,  $T_A = 25^{\circ}C$ 

| R (kΩ) | C<br>(pF) | CKI Freq<br>(MHz) | Instr. Cycle<br>(μs) | Conditions    |
|--------|-----------|-------------------|----------------------|---------------|
| 3.3    | 82        | 2.2 to 2.7        | 3.7 to 4.6           | $V_{CC} = 5V$ |
| 5.6    | 100       | 1.1 to 1.3        | 7.4 to 9.0           | $V_{CC} = 5V$ |
| 6.8    | 100       | 0.9 to 1.1        | 8.8 to 10.8          | $V_{CC} = 5V$ |

Note:  $3k \le R \le 200k$ 50 pF ≤ C ≤ 200 pF

### Current Drain

The total current drain of the chip depends on:

- Oscillator operation mode—I1
- Internal switching current—I2
- 3. Internal leakage current-13
- 4. Output source current-14
- 5. DC current caused by external input not at V<sub>CC</sub> or GND-15

- 6. DC reference current contribution from the A/D converter-16
- 7. Clock Monitor current when enabled-17

Thus the total current drain, It, is given as

$$11 = 11 + 12 + 13 + 14 + 15 + 16 + 17$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$12 = C \times V \times f$$

where C = equivalent capacitance of the chip

V = operating voltage

f = CKI frequency

# **Control Registers**

#### CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits:

SL1 & SL0 Select the MICROWIRE/PLUS clock divide by (00 = 2, 01 = 4, 1x = 8)

**IEDG** External interrupt edge polarity select

(0 = Rising edge, 1 = Falling edge) **MSEL** Selects G5 and G4 as MICROWIRE/PLUS

signals SK and SO respectively

T1C0 Timer T1 Start/Stop control in timer

modes 1 and 2 Timer T1 Underflow Interrupt Pending Flag in

timer mode 3

T1C1 Timer T1 mode control bit

T1C2 Timer T1 mode control bit T1C3 Timer T1 mode control bit

T1C3 T1C2 T1C1 T1C0 MSEL IEDG SL<sub>1</sub> SL0 Bit 7 Bit 0

### PSW Register (Address X'00EF)

The PSW register contains the following select bits:

GIE Global interrupt enable (enables interrupts)

EXEN Enable external interrupt

BUSY MICROWIRE/PLUS busy shifting flag

EXPND External interrupt pending

T1ENA Timer T1 Interrupt Enable for Timer Underflow or T1A Input capture edge

T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A capture edge in mode 3)

С Carry Flag

HC Half Carry Flag

C T1PNDA T1ENA EXPND BUSY HC EXEN GIE Bit 7

Bit 0

### Control Registers (Continued)

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

#### ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:

T1ENB Timer T1 Interrupt Enable for T1B Input capture

T1PNDB Timer T1 Interrupt Pending Flag for T1B cap-

ture edge

μWEN Enable MICROWIRE/PLUS interrupt μWPND MICROWIRE/PLUS interrupt pending T0EN Timer T0 Interrupt Enable (Bit 12 toggle)

TOPND Timer T0 Interrupt pending

LPEN

L Port Interrupt Enable (Multi-Input Wakeup/In-

terrupt)

Bit 7 could be used as a flag

| Unused LPEN | TOPND | T0EN | μWPND | μWEN | T1PNDB | T1ENB |
|-------------|-------|------|-------|------|--------|-------|
| Bit 7       |       |      |       |      |        | Bit 0 |

#### T2CNTRL Register (Address X'00C6)

The T2CNTRL register contains the following bits:

T2ENB Timer T2 Interrupt Enable for T2B Input capture edge

T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edae

Timer T2 Interrupt Enable for Timer Underflow T2ENA or T2A Input capture edge

T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)

T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending

Flag in timer mode 3

Timer T2 mode control bit T2C1 T2C2 Timer T2 mode control bit

T2C3 Timer T2 mode control bit

| T2C3  | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB |
|-------|------|------|------|--------|-------|--------|-------|
| Bit 7 |      |      |      |        |       |        | Bit 0 |

#### Timers

The COP888CF contains a very versatile set of timers (T0, T1, T2). All timers and associated autoreload/capture registers power up containing random data.

Figure 7 shows a block diagram for the timers on the COP888CF.

#### TIMER TO (IDLE TIMER)

The COP888CF supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, tc. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions:

Exit out of the Idle Mode (See Idle Mode description) WatchDog logic (See WatchDog description)

Start up delay out of the HALT mode

The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_c = 1 \mu s$ ). A control flag T0EN allows the interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt.

#### **TIMER T1 AND TIMER T2**

The COP888CF has a set of two powerful timer/counter blocks, T1 and T2. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the two timer blocks, T1 and T2, are identical, all comments are equally applicable to either timer block.

Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the COP888CF to



FIGURE 7. Timers for the COP888CF

easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.

The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

### Timers (Continued)

#### Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CF to generate a PWM signal with very minimal user intervention. The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.

In this mode the timer Tx counts down at a fixed rate of t<sub>c</sub>. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.

The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.

Figure 8 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to generate interrupts.

Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.

Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.



FIGURE 8. Timer in PWM Mode

#### Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the

timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.

Figure 9 shows a block diagram of the timer in External Event Counter mode.

Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.



FIGURE 9. Timer in External Event Counter Mode

#### Mode 3. Input Capture Mode

The COP888CF can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode.

In this mode, the timer Tx is constantly running at the fixed  $t_{\rm c}$  rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin.

The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.

The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxC0 control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both

#### Timers (Continued)

whether a TxA input capture or a timer underflow (or both) caused the interrupt.

Figure 10 shows a block diagram of the timer in Input Capture mode.



TL/DD/9425-15

FIGURE 10. Timer in Input Capture Mode

#### TIMER CONTROL FLAGS

The timers T1 and T2 have indentical control structures. The control bits and their functions are summarized below.

TxC0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture)

TxPNDA Timer Interrupt Pending Flag
TxPNDB Timer Interrupt Pending Flag

TxENA Timer Interrupt Enable Flag
TxENB Timer Interrupt Enable Flag

1 = Timer Interrupt Enabled

0 = Timer Interrupt Disabled

TxC3 Timer mode control
TxC2 Timer mode control
TxC1 Timer mode control

The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below:

| TxC3 TxC2 TxC1 |   | Timer Mode | Interrupt A<br>Source                                           | Interrupt B<br>Source                     | Timer<br>Counts On |                  |  |
|----------------|---|------------|-----------------------------------------------------------------|-------------------------------------------|--------------------|------------------|--|
| 0              | 0 | 0          | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge   | TxA<br>Pos. Edge |  |
| 0              | 0 | 1          | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge   | TxA<br>Neg. Edge |  |
| 1              | 0 | 1          | MODE 1 (PWM)<br>TxA Toggle                                      | Autoreload<br>RA                          | Autoreload<br>RB   | t <sub>c</sub>   |  |
| 1              | 0 | 0          | MODE 1 (PWM)<br>No TxA Toggle                                   | Autoreload<br>RA                          | Autoreload<br>RB   | t <sub>c</sub>   |  |
| 0              | 1 | 0          | MODE 3 (Capture)<br>Captures:<br>TxA Pos. Edge<br>TxB Pos. Edge | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge   | t <sub>c</sub>   |  |
| 1              | 1 | 0          | MODE 3 (Capture)<br>Captures:<br>TxA Pos. Edge<br>TxB Neg. Edge | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge   | t <sub>c</sub>   |  |
| 0              | 1 | 1          | MODE 3 (Capture)<br>Captures:<br>TxA Neg. Edge<br>TxB Pos. Edge | Neg. TxB<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge   | , <b>t</b> c     |  |
| . 1            | 1 | 1          | MODE 3 (Capture)<br>Captures:<br>TxA Neg. Edge<br>TxB Neg. Edge | Neg. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge   | t <sub>c</sub>   |  |

### **Power Save Modes**

The COP888CF offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry and timer T0 are active but all other microcontroller activities are stopped. In either mode, all onboard RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

#### HALT MODE

The COP888CF is placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock, timers, and A/D converter, are stopped. The WatchDog logic on the COP888CF is disabled during the HALT mode. However, the clock monitor circuitry if enabled remains active and will cause the WatchDog output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the COP888CF are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine.

The COP888CF supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET pin low.

Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the tc instruction cycle clock. The tc clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset.

The COP888CF has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CF will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CF cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).

The WatchDog detector circuit is inhibited during the HALT mode. However, the clock monitor circuit if enabled remains active during HALT mode in order to ensure a clock monitor error if the COP888CF inadvertently enters the HALT mode as a result of a runaway program or power glitch.

#### IDLE MODE

The COP888CF is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activity, except the associated on-board oscillator circuitry, the Watch-Dog logic, the clock monitor and the IDLE Timer TO, is stopped. The power supply requirements of the microcontroller in this mode of operation are typically around 30% of normal power requirement of the microcontroller.

As with the HALT mode, the COP888CF can be returned to normal operation with a reset, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz,  $t_{\rm c}=1~\mu{\rm s}$ ) of the IDLE Timer toggles.

This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag.

The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa.

The user can enter the IDLE mode with the Timer T0 interrupt enabled. In this case, when the T0PND bit gets set, the C0P888CF will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the COP888CF will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes.

# Multi-Input Wakeup

The Multi-Input Wakeup feature is used to return (wakeup) the COP888CF from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

Figure 11 shows the Multi-Input Wakeup logic for the COP888CF microcontroller.

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CF to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated L port pin.

The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.

An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

RBIT 5, WKEN

SBIT 5, WKEDG

RBIT 5, WKPND

SBIT 5, WKEN

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following reset, since the L port inputs are left floating as a result of reset.

The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CF will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.

The WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset.

## **PORT L INTERRUPTS**

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port L shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.



TL/DD/9425-16

# Multi-Input Wakeup (Continued)

The GIE (global interrupt enable) bit enables the interrupt function. A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.

Since Port L is also used for waking the COP888CF out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the COP888CF will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the COP888CF will first execute the interrupt service routine and then revert to normal operation.

The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the COP888CF to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the t<sub>c</sub> instruction cycle clock. The t<sub>c</sub> clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options.

# A/D Converter

The COP888CF contains an 8-channel, multiplexed input, successive approximation, A/D converter. Two dedicated pins, V<sub>BFF</sub> and AGND are provided for voltage reference.

# **OPERATING MODES**

The A/D converter supports ratiometric measurements. It supports both Single Ended and Differential modes of operation.

Four specific analog channel selection modes are supported. These are as follows:

Allow any specific channel to be selected at one time. The A/D converter performs the specific conversion requested and stops.

Allow any specific channel to be scanned continuously. In other words, the user will specify the channel and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last conversion. The user does not have to wait for the current conversion to be completed.

Allow any differential channel pair to be selected at one time. The A/D converter performs the specific differential conversion requested and stops.

Allow any differential channel pair to be scanned continuously. In other words, the user will specify the differential channel pair and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last differential conversion. The user does not have to wait for the current conversion to be completed.

The A/D converter is supported by two memory mapped registers, the result register and the mode control register. When the COP888CF is reset, the control register is cleared and the A/D is powered down. The A/D result register has unknown data following reset.

### A/D Control Register

A control register, Reg: ENAD, contains 3 bits for channel selection, 3 bits for prescaler selection, and 2 bits for mode selection. An A/D conversion is initiated by writing to the ENAD control register. The result of the conversion is available to the user from the A/D result register, Reg: ADRSLT.

#### Reg: ENAD

| CHANNEL SELECT | MODE SELECT | PRESCALER SELECT |
|----------------|-------------|------------------|
| Bits 7, 6, 5   | Bits 4,3    | Bits 2, 1, 0     |

#### CHANNEL SELECT

This 3-bit field selects one of eight channels to be the  $V_{IN\,+}$ . The mode selection determines the  $V_{IN\,-}$  input.

#### Single Ended mode:

| Bit 7 | Bit 6 | Bit 5 | Channel No. |
|-------|-------|-------|-------------|
| - 0   | 0     | 0     | 0           |
| 0     | 0     | 1     | 1           |
| 0     | 1     | 0     | . 2         |
| 0     | 1     | 1.    | 3           |
| 1     | 0     | 0     | 4           |
| 1 .   | 0     | 1 .   | 5           |
| 1     | 1     | 0     | 6           |
| 4     | . 4   | - 1   | . 7         |

# Differential mode:

| Bit 7 | Bit 6 | Bit 5 | Channel Pairs (+) |
|-------|-------|-------|-------------------|
| 0     | 0     | o ·   | 0, 1              |
| 0     | 0     | 1     | 1, 0              |
| 0     | 1     | 0     | 2, 3              |
| 0     | 1     | . 1   | 3, 2              |
| 1     | 0     | 0     | 4, 5              |
| 1     | 0     | 1     | 5, 4              |
| 1     | 1     | 0     | 6, 7              |
| 1     | 1     | 1     | 7,6               |

#### MODE SELECT

This 2-bit field is used to select the mode of operation (single conversion, continuous conversions, differential, single ended) as shown in the following table.

| Bit 4 | Bit 3 | Mode                                                                                  |
|-------|-------|---------------------------------------------------------------------------------------|
| 0     | 0     | Single Ended mode, single conversion                                                  |
| 0     | 1     | Single Ended mode, continuous scan<br>of a single channel into the result<br>register |
| 1     | 0     | Differential mode, single conversion                                                  |
| 1     | 1     | Differential mode, continuous scan of a channel pair into the result register         |

# A/D Converter (Continued)

PRESCALER SELECT

This 3-bit field is used to select one of the seven prescaler clocks for the A/D converter. The prescaler also allows the A/D clock inhibit power saving mode to be selected. The following table shows the various prescaler options.

| Bit 2 | Bit 1 | Bit 0 | Clock Select      |
|-------|-------|-------|-------------------|
| 0     | 0     | 0     | Inhibit A/D clock |
| 0     | 0     | 1     | Divide by 1       |
| 0     | 1     | 0     | Divide by 2       |
| 0     | 1     | 1     | Divide by 4       |
| 1.    | 0     | 0     | Divide by 6       |
| 1     | 0     | 1     | Divide by 12      |
| 1 .   | 1     | 0     | Divide by 8       |
| 1     | 1     | 1     | Divide by 16      |

# **ADC Operation**

The A/D converter interface works as follows. Writing to the A/D control register ENAD initiates an A/D conversion unless the prescaler value is set to 0, in which case the ADC clock is stopped and the ADC is powered down. The conversion sequence starts at the beginning of the write to ENAD operation powering up the ADC. At the first falling edge of the converter clock following the write operation (not counting the falling edge if it occurs at the same time as the write operation ends), the sample signal turns on for two clock cycles. The ADC is selected in the middle of the sample period. If the ADC is in single conversion mode, the conversion complete signal from the ADC will generate a power down for the A/D converter. If the ADC is in continuous mode, the conversion complete signal will restart the conversion sequence by deselecting the ADC for one converter clock cycle before starting the next sample. The ADC 8-bit result is loaded into the A/D result register (ADRSLT) except during LOAD clock high, which prevents transient data (resulting from the ADC writing a new result over an old one) being read from ADRSLT.

#### **PRESCALER**

The COP888CF A/D Converter (ADC) contains a prescaler option which allows seven different clock selections. The A/D clock frequency is equal to CKI divided by the prescaler value. Note that the prescaler value must be chosen such that the A/D clock falls within the specified range. The maximum A/D frequency is 1.67 MHz. This equates to a 600 ns ADC clock cycle.

The A/D converter takes 12 ADC clock cycles to complete a conversion. Thus the minimum ADC conversion time for the COP888CF is 7.2  $\mu s$  when a prescaler of 6 has been selected. These 12 ADC clock cycles necessary for a conversion consist of 1 cycle at the beginning for reset, 2 cycles for sampling, 8 cycles for converting, and 1 cycle for loading the result into the COP888CF A/D result register (ADRSLT). This A/D result register is a read-only register. The COP888CF cannot write into ADRSLT.

The prescaler also allows an A/D clock inhibit option, which saves power by powering down the A/D when it is not in use.

Note: The A/D converter is also powered down when the COP888CF is in either the HALT or IDLE modes. If the ADC is running when the COP888CF enters the HALT or IDLE modes, the ADC will power down during the HALT or IDLE, and then will reinitialize the conversion when the COP888CF comes out of the HALT or IDLE modes.

# **Analog Input and Source Resistance Considerations**

Figure 12 shows the A/D pin model for the COP888CF in single ended mode. The differential mode has similiar A/D pin model. The leads to the analog inputs should be kept as short as possible. Both noise and digital clock coupling to an A/D input can cause conversion errors. The clock lead should be kept away from the analog input line to reduce coupling. The A/D channel input pins do not have any internal output driver circuitry connected to them because this circuitry would load the analog input signals due to output buffer leakage current.

Source impedances greater than 1 k $\Omega$  on the analog input lines will adversely affect internal RC charging time during input sampling. As shown in *Figure 12*, the analog switch to the DAC array is closed only during the 2 A/D cycle sample time. Large source impedances on the analog inputs may result in the DAC array not being charged to the correct voltage levels, causing scale errors.

If large source resistance is necessary, the recommended solution is to slow down the A/D clock speed in proportion to the source resistance. The A/D converter may be operated at the maximum speed for  $R_S$  less than 1 k $\Omega$ . For  $R_S$  greater than 1 k $\Omega$ , A/D clock speed needs to be reduced. For example, with  $R_S=2$  k $\Omega$ , the A/D converter may be operated at half the maximum speed. A/D converter clock speed may be slowed down by either increasing the A/D prescaler divide-by or decreasing the CKI clock frequency. The A/D clock speed may be reduced to its minimum frequency of 100 kHz.

TL/DD/9425-28



\*The analog switch is closed only during the sample time.

FIGURE 12. A/D Pin Model (Single Ended Mode)

# Interrupts

The COP888CF supports a vectored interrupt scheme. It supports a total of ten interrupt sources. The following table lists all the possible COP888CF interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.

The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

- 1. The GIE (Global Interrupt Enable) bit is reset.
- The address of the instruction about to be executed is pushed into the stack.
- The PC (Program Counter) branches to address 00FF.
   This procedure takes 7 t<sub>c</sub> cycles to execute.

At this time, since GIE=0, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.

Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.

Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.

The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.

VIS and the vector table must be located in the same 256byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first 256-byte block.

The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the

| Arbitration<br>Ranking | Source         | Description                                 | Vector<br>Address<br>Hi-Low Byte |
|------------------------|----------------|---------------------------------------------|----------------------------------|
| (1) Highest            | Software       | INTR Instruction                            | 0yFE-0yFF                        |
|                        | Reserved       | for Future Use                              | 0yFC-0yFD                        |
| (2)                    | External       | Pin G0 Edge                                 | 0yFA-0yFB                        |
| (3)                    | Timer T0       | Underflow                                   | 0yF8-0yF9                        |
| (4)                    | Timer T1       | T1A/Underflow                               | 0yF6-0yF7                        |
| (5)                    | Timer T1       | T1B                                         | 0yF4-0yF5                        |
| (6)                    | MICROWIRE/PLUS | BUSY Goes Low                               | 0yF2-0yF3                        |
|                        | Reserved       | for Future Use                              | 0yF0-0yF1                        |
|                        | Reserved       | for UART                                    | 0yEE-0yEF                        |
|                        | Reserved       | for UART                                    | 0yEC-0yED                        |
| (7)                    | Timer T2       | T2A/Underflow                               | 0yEA-0yEB                        |
| (8)                    | Timer T2       | T2B                                         | 0yE8-0yE9                        |
|                        | Reserved       | for Future Use                              | 0yE6-0yE7                        |
|                        | Reserved       | for Future Use                              | 0yE4-0yE5                        |
| (9)                    | Port L/Wakeup  | Port L Edge                                 | 0yE2-0yE3                        |
| (10) Lowest            | Default        | VIS Instr. Execution without Any Interrupts | 0yE0-0yE1                        |

y is VIS page, y ≠ 0

# Interrupts (Continued)



FIGURE 13, COP888CF Interrupt Block Diagram

TL/DD/9425-18

maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte).

The Software Trap has the highest rank and its vector is located at 0yFE and 0yFF.

If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.

Figure 13 shows the COP888CF Interrupt block diagram.

#### **SOFTWARE TRAP**

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.

When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to RESET, but not necessarily containing all of the same initialization procedures) before restarting.

The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This bit is also cleared on reset.

The ST has the highest rank among all interrupts.

Nothing (except another ST) can interrupt an ST being serviced.

# WATCHDOG

The COP888CF contains a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used

to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.

Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table I shows the WDSVR register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window.

Table II shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit.

**TABLE I. WATCHDOG Service Register** 

|   | dow<br>ect |     | к | ey Da | ta |   | Clock<br>Monitor |
|---|------------|-----|---|-------|----|---|------------------|
| Х | Х          | 0   | 1 | 1     | 0  | 0 | Y                |
| 7 | 6          | - 5 | 4 | 3     | 2  | 1 | 0                |

**TABLE II. WATCHDOG Service Window Select** 

| WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) |
|----------------|----------------|----------------------------------------|
| 0              | 0              | 2k-8k t <sub>c</sub> Cycles            |
| 0              | 1              | 2k-16k t <sub>c</sub> Cycles           |
| 1              | 0              | 2k-32k t <sub>c</sub> Cycles           |
| 1              | 1              | 2k-64k t <sub>c</sub> Cycles           |

# **Clock Monitor**

The Clock Monitor aboard the COP888CF can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz.

# **WATCHDOG Operation**

The WATCHDOG and Clock Monitor are disabled during reset. The COP888CF comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.

The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table III shows the sequence of events that can occur.

The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service.

The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional  $16\,t_c\!-\!32\,t_c$  cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CF will stop forcing the WDOUT output low.

The WATCHDOG service window will restart when the WDOUT pin goes high. It is recommended that the user tie the WDOUT pin back to V<sub>CC</sub> through a resistor in order to pull WDOUT high.

A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state.

The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16  $\rm t_c$ –32  $\rm t_c$  clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:

1/t<sub>c</sub> > 10 kHz--No clock rejection.

1/t<sub>c</sub> < 10 Hz—Guaranteed clock rejection.

#### WATCHDOG AND CLOCK MONITOR SUMMARY

The following salient points regarding the COP888 WATCH-DOG and CLOCK MONITOR should be noted:

- Both the WATCHDOG and Clock Monitor detector circuits are inhibited during RESET.
- Following RESET, the WATCHDOG and CLOCK MONITOR are both enabled, with the WATCHDOG having the maximum service window selected.
- The WATCHDOG service window and Clock Monitor enable/disable option can only be changed once, during the initial WATCHDOG service following RESET.
- The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error.
- Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG errors.
- The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's.
- The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes.
- The Clock Monitor detector circuit is active during both the HALT and IDLE modes. Consequently, the COP888 inadvertently entering the HALT mode will be detected as a Clock Monitor error (provided that the Clock Monitor enable option has been selected by the program).
- With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode.

#### **TABLE III. WATCHDOG Service Actions**

| Key<br>Data | Window<br>Data | Clock<br>Monitor | Action                                |
|-------------|----------------|------------------|---------------------------------------|
| Match       | Match          | Match            | Valid Service: Restart Service Window |
| Don't Care  | Mismatch       | Don't Care       | Error: Generate WATCHDOG Output       |
| Mismatch    | Don't Care     | Don't Care       | Error: Generate WATCHDOG Output       |
| Don't Care  | Don't Care     | Mismatch         | Error: Generate WATCHDOG Output       |

# **WATCHDOG Operation** (Continued)

- With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error.
- . The IDLE timer T0 is not initialized with RESET.
- The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles). The user is responsible for resetting the T0PND flag.
- A hardware WATCHDOG service occurs just as the COP888 exits the IDLE mode. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error.
- Following RESET, the initial WATCHDOG service (where the service window and the CLOCK MONITOR enable/ disable must be selected) may be programmed anywhere within the maximum service window (65,536 instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCH-DOG error.

# **Detection of Illegal Conditions**

The COP888CF can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.

Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.

The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F Hex is read as all 1's, which in turn will cause the program to return to address 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:

- a. Executing from undefined ROM
- b. Over "POP"ing the stack by having more returns than calls.

When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures).

# MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CF to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E²PROMS etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 14 shows a block diagram of the MICROWIRE/PLUS logic.



FIGURE 14. MICROWIRE/PLUS Block Diagram

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS arrangement with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the master mode the SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. TABLE IV details the different clock rates that may be selected.

TABLE IV. MICROWIRE/PLUS Master Mode Clock Selection

| SL1 | SL0 | SK                                                                             |
|-----|-----|--------------------------------------------------------------------------------|
| 0   | 0 - | $2 \times t_{c}$                                                               |
| 0   | 1   | 4 × t <sub>c</sub>                                                             |
| 1   | ×   | $\begin{array}{c} 2\times t_{c} \\ 4\times t_{c} \\ 8\times t_{c} \end{array}$ |

Where t<sub>c</sub> is the instruction cycle clock

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MI-CROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The COP888CF may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 15 shows how two COP888CF microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

#### Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. SK clock is normally low when not shifting.

Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

#### MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CF. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table V summarizes the bit settings required for Master mode of operation.



FIGURE 15. MICROWIRE/PLUS Application

TL/DD/9425-21

# MICROWIRE/PLUS (Continued)

#### MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table V summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

#### Alternate SK Phase Operation

The COP888CF allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase mode the SIO register is shifted on the rising edge of the SK clock.

A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE V
This table assumes that the control flag MSEL is set.

|                        |                        |               |            | <u> </u>                 |
|------------------------|------------------------|---------------|------------|--------------------------|
| G4 (SO)<br>Config. Bit | G5 (SK)<br>Config. Bit | G4<br>Fun.    | G5<br>Fun. | Operation                |
| . 1                    | 1                      | so            |            | MICROWIRE/PLUS<br>Master |
| 0                      | 1                      | TRI-<br>STATE |            | MICROWIRE/PLUS<br>Master |
| 1                      | 0                      | so            | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |
| 0                      | 0                      | TRI-<br>STATE | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |

# **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space

| Address                                                                                | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00 to 6F                                                                               | On-Chip RAM bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 70 to BF                                                                               | Unused RAM Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>CA<br>CB<br>CC<br>CD to CF | Timer T2 Lower Byte Timer T2 Upper Byte Timer T2 Autoload Register T2RA Lower Byte Timer T2 Autoload Register T2RA Upper Byte Timer T2 Autoload Register T2RB Lower Byte Timer T2 Autoload Register T2RB Upper Byte Timer T2 Autoload Register T2RB Upper Byte Timer T2 Control Register WATCHDOG Service Register (Reg:WDSVR) MIWU Edge Select Register (Reg:WKEDG) MIWU Enable Register (Reg:WKEN) MIWU Pending Register (Reg:WKPND) A/D Converter Control Register (Reg:ENAD) A/D Converter Result Register (Reg: ADRSLT) Reserved |
| D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD to DF                                        | Port L Data Register Port L Configuration Register Port L Input Pins (Read Only) Reserved for Port L Port G Data Register Port G Configuration Register Port G Input Pins (Read Only) Port I Input Pins (Read Only) Port C Data Register Port C Configuration Register Port C Input Pins (Read Only) Reserved for Port C Port D Data Register Reserved for Port D                                                                                                                                                                     |
| E0 to E5<br>E6<br>E7<br>E8<br>E9<br>EA<br>EB<br>EC<br>ED<br>EE                         | Reserved Timer T1 Autoload Register T1RB Lower Byte Timer T1 Autoload Register T1RB Upper Byte ICNTRL Register MICROWIRE Shift Register Timer T1 Lower Byte Timer T1 Upper Byte Timer T1 Autoload Register T1RA Lower Byte Timer T1 Autoload Register T1RA Upper Byte CNTRL Control Register PSW Register                                                                                                                                                                                                                             |
| FO to FB<br>FC<br>FD<br>FE<br>FF                                                       | On-Chip RAM Mapped as Registers<br>X Register<br>SP Register<br>B Register<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Reading memory locations 70-7F Hex will return all ones. Reading other unused memory locations will return undefined data.

# **Addressing Modes**

The COP888CF has ten addressing modes, six for operand addressing and four for transfer of control.

#### **OPERAND ADDRESSING MODES**

## **Register Indirect**

This is the "normal" addressing mode for the COP888CF. The operand is the data memory addressed by the B pointer or X pointer.

# Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

#### **Direct**

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### **Immediate**

The instruction contains an 8-bit immediate field as the operand.

#### Short Immediate

This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand.

#### Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

#### TRANSFER OF CONTROL ADDRESSING MODES

#### Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP + 1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

#### Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment.

# **Absolute Long**

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space.

#### Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction.

Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt service routine.

# Instruction Set

# **Register and Symbol Definition**

| Registers |                                      |  |  |  |
|-----------|--------------------------------------|--|--|--|
| Α         | 8-Bit Accumulator Register           |  |  |  |
| В         | 8-Bit Address Register               |  |  |  |
| X         | 8-Bit Address Register               |  |  |  |
| SP        | 8-Bit Stack Pointer Register         |  |  |  |
| PC        | 15-Bit Program Counter Register      |  |  |  |
| PU        | Upper 7 Bits of PC                   |  |  |  |
| PL        | Lower 8 Bits of PC                   |  |  |  |
| С         | 1 Bit of PSW Register for Carry      |  |  |  |
| HC        | 1 Bit of PSW Register for Half Carry |  |  |  |
| GIE       | 1 Bit of PSW Register for Global     |  |  |  |
|           | Interrupt Enable                     |  |  |  |
| VU        | Interrupt Vector Upper Byte          |  |  |  |
| VL ·      | Interrupt Vector Lower Byte          |  |  |  |

| Symbols               |                                                            |  |  |  |  |
|-----------------------|------------------------------------------------------------|--|--|--|--|
| [B]                   | Memory Indirectly Addressed by B<br>Register               |  |  |  |  |
| [X]                   | Memory Indirectly Addressed by X<br>Register               |  |  |  |  |
| MD                    | Direct Addressed Memory                                    |  |  |  |  |
| Mem                   | Direct Addressed Memory or [B]                             |  |  |  |  |
| Meml                  | Direct Addressed Memory or [B] or<br>Immediate Data        |  |  |  |  |
| lmm                   | 8-Bit Immediate Data                                       |  |  |  |  |
| Reg                   | Register Memory: Addresses F0 to FF (Includes B, X and SP) |  |  |  |  |
| Bit                   | Bit Number (0 to 7)                                        |  |  |  |  |
| ←                     | Loaded with                                                |  |  |  |  |
| $\longleftrightarrow$ | Exchanged with                                             |  |  |  |  |

# Instruction Set (Continued)

# INSTRUCTION SET

| ADD     | A,Meml          | ADD                                     | A ← A + Meml                                                                                                               |
|---------|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| ADC     | A,Meml          | ADD with Carry                          | A ← A + Meml + C, C ← Carry                                                                                                |
| ,       |                 |                                         | HC ← Half Carry                                                                                                            |
| SUBC    | A,Meml          | Subtract with Carry                     | A ← A Memi + C, C ← Carry                                                                                                  |
| · ·     |                 |                                         | HC ← Half Carry                                                                                                            |
| AND     | A,Meml          | Logical AND                             | A ← A and Meml                                                                                                             |
| ANDSZ   | A,lmm           | Logical AND Immed., Skip if Zero        | Skip next if (A and Imm) = 0                                                                                               |
| OR      | A,Meml          | Logical OR                              | A ← A or Meml                                                                                                              |
| XOR     | A,Meml          | Logical EXclusive OR                    | A ← A xor Meml                                                                                                             |
| IFEQ    | MD,Imm          | IF EQual                                | Compare MD and Imm, Do next if MD = Imm                                                                                    |
| IFEQ    | A,Meml          | IF EQual                                | Compare A and Memi, Do next if A = Memi                                                                                    |
| IFNE    | A,Meml          | IF Not Equal                            | Compare A and Memi, Do next if A ≠ Memi                                                                                    |
| IFGT    | A,Meml          | IF Greater Than                         | Compare A and Memi, Do next if A > Memi                                                                                    |
|         |                 |                                         |                                                                                                                            |
| IFBNE   | #               | If B Not Equal                          | Do next if lower 4 bits of B ≠ Imm                                                                                         |
| DRSZ    | Reg             | Decrement Reg., Skip if Zero            | Reg ← Reg – 1, Skip if Reg = 0                                                                                             |
| SBIT    | #,Mem           | Set BIT                                 | 1 to bit, Mem (bit = 0 to 7 immediate)                                                                                     |
| RBIT    | #,Mem           | Reset BIT                               | 0 to bit, Mem                                                                                                              |
| IFBIT   | #,Mem           | IF BIT                                  | If bit in A or Mem is true do next instruction                                                                             |
| RPND    |                 | Reset PeNDing Flag                      | Reset Software Interrupt Pending Flag                                                                                      |
| X       | A.Mem           | EXchange A with Memory                  | A ←→ Mem                                                                                                                   |
| l â     | A,[X]           | EXchange A with Memory [X]              | $A \longleftrightarrow [X]$                                                                                                |
| ĹD      | A,[A]<br>A,Meml | LoaD A with Memory                      | A ← Meml                                                                                                                   |
| LD      | A,Memi<br>A.[X] |                                         | A ← [X]                                                                                                                    |
|         | ,               | LoaD A with Memory [X]                  |                                                                                                                            |
| LD      | B,Imm           | LoaD B with Immed.                      | B ← Imm                                                                                                                    |
| LD      | Mem,Imm         | LoaD Memory Immed                       | Mem ← Imm                                                                                                                  |
| LD      | Reg,Imm         | LoaD Register Memory Immed.             | Reg ← Imm                                                                                                                  |
| x       | A, [B ±]        | EXchange A with Memory [B]              | $A \longleftrightarrow [B], (B \longleftarrow B \pm 1)$                                                                    |
| l x     | A, [X ±]        | EXchange A with Memory [X]              | $A \longleftrightarrow [X], (X \longleftarrow \pm 1)$                                                                      |
| LD      | A, [B±]         | LoaD A with Memory [B]                  | $A \leftarrow [B], (B \leftarrow B \pm 1)$                                                                                 |
| LD      | A, [X±]         | LoaD A with Memory [X]                  | $A \leftarrow [X], (X \leftarrow X \pm 1)$                                                                                 |
| LD      | $[B\pm]$ ,Imm   | LoaD Memory [B] Immed.                  | $[B] \leftarrow Imm, (B \leftarrow B \pm 1)$                                                                               |
| 01.0    |                 | • • • • • • • • • • • • • • • • • • • • |                                                                                                                            |
| CLR     | A               | CLeaR A                                 | A ← 0                                                                                                                      |
| INC     | Α               | INCrement A                             | A ← A + 1                                                                                                                  |
| DEC     | Α               | DECrementA                              | $A \leftarrow A - 1$                                                                                                       |
| LAID    |                 | Load A InDirect from ROM                | A ← ROM (PU,A)                                                                                                             |
| DCOR    | Α               | Decimal CORrect A                       | A ← BCD correction of A (follows ADC, SUBC)                                                                                |
| RRC     | Α               | Rotate A Right thru C                   | $C \rightarrow A7 \rightarrow \rightarrow A0 \rightarrow C$                                                                |
| RLC     | Α               | Rotate A Left thru C                    | $C \leftarrow A7 \leftarrow \leftarrow A0 \leftarrow C$                                                                    |
| SWAP    | Α .             | SWAP nibbles of A                       | A7A4 ←→ A3A0                                                                                                               |
| SC      |                 | Set C                                   | C ← 1, HC ← 1                                                                                                              |
| RC      |                 | Reset C                                 | C ← 0, HC ← 0                                                                                                              |
| IFC     |                 | IFC                                     | IF C is true, do next instruction                                                                                          |
| IFNC    |                 | IF Not C                                | If C is not true, do next instruction                                                                                      |
| POP     | Α               | POP the stack into A                    | SP ← SP + 1, A ← [SP]                                                                                                      |
| PUSH    | Â               | PUSH A onto the stack                   | [SP] ← A, SP ← SP − 1                                                                                                      |
|         |                 |                                         |                                                                                                                            |
| VIS     |                 | Vector to Interrupt Service Routine     | $PU \leftarrow [VU], PL \leftarrow [VL]$                                                                                   |
| JMPL    | Addr.           | Jump absolute Long                      | PC ← ii (ii = 15 bits, 0 to 32k)                                                                                           |
| JMP     | Addr.           | Jump absolute                           | PC90 ← i (i = 12 bits)                                                                                                     |
| JP      | Disp.           | Jump relative short                     | PC ← PC + r (r is -31 to +32, except 1)                                                                                    |
| JSRL    | Addr.           | Jump SubRoutine Long                    | [SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii                                                                                       |
| JSR     | Addr            | Jump SubRoutine                         | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC90 \leftarrow i$                                                        |
| JID     |                 | Jump InDirect                           | PL ← ROM (PU,A)                                                                                                            |
| RET     |                 | RETurn from subroutine                  | SP + 2, PL ← [SP], PU ← [SP-1]                                                                                             |
| 1       |                 |                                         |                                                                                                                            |
| I RETSK |                 | BETurn and SKip                         | $SP + 2.PL \leftarrow [SP].PU \leftarrow [SP-1]$                                                                           |
| RETSK   |                 | RETurn and SKip                         | $SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1]$<br>$SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1], GIF \leftarrow 1$ |
| RETI    |                 | RETurn from Interrupt                   | SP + 2, PL ← [SP],PU ← [SP-1],GIE ← 1                                                                                      |
|         |                 | 1                                       |                                                                                                                            |

# **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).

Most single byte instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details.

# Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

|        | [B] | Direct | Immed. |
|--------|-----|--------|--------|
| ADD    | 1/1 | 3/4    | 2/2    |
| ADC    | 1/1 | 3/4    | 2/2    |
| SUBC . | 1/1 | 3/4    | 2/2    |
| AND    | 1/1 | 3/4    | 2/2    |
| OR     | 1/1 | 3/4    | 2/2    |
| XOR    | 1/1 | 3/4    | 2/2    |
| IFEQ   | 1/1 | 3/4    | 2/2    |
| IFNE   | 1/1 | 3/4    | 2/2    |
| IFGT   | 1/1 | 3/4    | 2/2    |
| IFBNE  | 1/1 |        |        |
| DRSZ   |     | 1/3    |        |
| SBIT   | 1/1 | 3/4    |        |
| RBIT   | 1/1 | 3/4    |        |
| IFBIT  | 1/1 | 3/4    |        |

| Instructi | ons U | sing A | & C |
|-----------|-------|--------|-----|
|           |       |        |     |

| CLRA  | 1/1 |
|-------|-----|
| INCA  | 1/1 |
| DECA  | 1/1 |
| LAID  | 1/3 |
| DCOR  | 1/1 |
| RRCA  | 1/1 |
| RLCA  | 1/1 |
| SWAPA | 1/1 |
| SC    | 1/1 |
| RC    | 1/1 |
| IFC   | 1/1 |
| IFNC  | 1/1 |
| PUSHA | 1/3 |
| POPA  | 1/3 |
| ANDSZ | 2/2 |

# Transfer of Control Instructions

| JMPL  | 3/4 |
|-------|-----|
| JMP   | 2/3 |
| JP    | 1/3 |
| JSRL  | 3/5 |
| JSR   | 2/5 |
| JID   | 1/3 |
| VIS   | 1/5 |
| RET   | 1/5 |
| RETSK | 1/5 |
| RETI  | 1/5 |
| INTR  | 1/7 |
| NOP   | 1/1 |

RPND 1/1

**Memory Transfer Instruction** 

|              |                      | Memory Transfer Instructions |        |        |         |                        |  |  |  |  |
|--------------|----------------------|------------------------------|--------|--------|---------|------------------------|--|--|--|--|
|              | Register<br>Indirect |                              | Direct | Immed. |         | Indirect<br>r. & Decr. |  |  |  |  |
| · .          | [B]                  | [X]                          |        |        | [B+,B-] | [X+,X-]                |  |  |  |  |
| X A,*        | 1/1                  | 1/3                          | 2/3    |        | 1/2     | 1/3                    |  |  |  |  |
| LD A,*       | 1/1                  | 1/3                          | 2/3    | 2/2    | 1/2     | 1/3                    |  |  |  |  |
| LD B, Imm    |                      |                              |        | 1/1 .  |         |                        |  |  |  |  |
| LD B, Imm    |                      |                              |        | 2/2    |         |                        |  |  |  |  |
| LD Mem, Imm  | 2/2                  |                              | 3/3    |        | 2/2     |                        |  |  |  |  |
| LD Reg, Imm  |                      |                              | 2/3    |        |         |                        |  |  |  |  |
| IFEQ MD, Imm |                      |                              | 3/3    |        |         |                        |  |  |  |  |

(IF B < 16) (IF B > 15)

<sup>\* = &</sup>gt; Memory location addressed by B or X or directly.

# COP888CF Opcode Table Upper Nibble Along X-Axis

Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

| F       | E      | D           | С        | В             | . A :         | 9            | 8          |   |
|---------|--------|-------------|----------|---------------|---------------|--------------|------------|---|
| JP -15  | JP -31 | LD 0F0, # i | DRSZ 0F0 | RRCA          | RC            | ADC A,#i     | ADC A,[B]  | 0 |
| JP 14   | JP -30 | LD 0F1, # i | DRSZ 0F1 | •             | sc            | SUBC A, #i   | SUB A,[B]  | 1 |
| JP 13   | JP -29 | LD 0F2, # i | DRSZ 0F2 | X A, [X+]     | X A,[B+]      | IFEQ A,#i    | IFEQ A,[B] | 2 |
| JP - 12 | JP -28 | LD 0F3, # i | DRSZ 0F3 | X A, [X-]     | X A,[B-]      | IFGT A,#i    | IFGT A,[B] | 3 |
| JP -11  | JP -27 | LD 0F4, # i | DRSZ 0F4 | VIS           | LAID          | ADD A,#i     | ADD A,[B]  | 4 |
| JP -10  | JP -26 | LD 0F5, # i | DRSZ 0F5 | RPND          | JID           | AND A, #i    | AND A,[B]  | 5 |
| JP -9   | JP -25 | LD 0F6, # i | DRSZ 0F6 | X A,[X]       | X A,[B]       | XOR A,#i     | XOR A,[B]  | 6 |
| JP8     | JP -24 | LD 0F7, # i | DRSZ 0F7 | *             | *             | OR A,#i      | OR A,[B]   | 7 |
| JP -7   | JP -23 | LD 0F8, # i | DRSZ 0F8 | NOP           | RLCA          | LD A,#i      | IFC        | 8 |
| JP -6   | JP -22 | LD 0F9, # i | DRSZ 0F9 | IFNE<br>A,[B] | IFEQ<br>Md,#i | IFNE<br>A,#i | IFNC       | 9 |
| JP5     | JP -21 | LD 0FA, # i | DRSZ 0FA | LD A,[X+]     | LD A,[B+]     | LD [B+],#i   | INCA       | А |
| JP -4   | JP -20 | LD 0FB, # i | DRSZ 0FB | LD A,[X-]     | LD A,[B-]     | LD [B-],#i   | DECA       | В |
| JP -3   | JP -19 | LD 0FC, # i | DRSZ 0FC | LD Md,#i      | JMPL          | X A,Md       | POPA       | С |
| JP -2   | JP 18  | LD 0FD, # i | DRSZ 0FD | DIR           | JSRL          | LD A,Md      | RETSK      | D |
| JP -1   | JP -17 | LD OFE, # i | DRSZ 0FE | LD A,[X]      | LD A,[B]      | LD [B],#i    | RET        | E |
| JP0     | JP -16 | LD 0FF, # i | DRSZ 0FF | *             | *             | LDB,#i       | RETI       | F |

# **COP888CF Opcode Table** (Continued) Upper Nibble Along X-Axis

Lower Nibble Along Y-Axis

| 7              | 6              | 5         | 4        | 3                | 2                | 1       | 0       |   |
|----------------|----------------|-----------|----------|------------------|------------------|---------|---------|---|
| IFBIT<br>0,[B] | ANDSZ<br>A, #i | LD B,#0F  | IFBNE 0  | JSR<br>x000-x0FF | JMP<br>x000-x0FF | JP + 17 | INTR    | 0 |
| IFBIT<br>1,[B] | *              | LD B, #0E | IFBNE 1  | JSR<br>x100-x1FF | JMP<br>x100-x1FF | JP + 18 | JP + 2  | 1 |
| IFBIT<br>2,[B] | *              | LD B, #0D | IFBNE 2  | JSR<br>x200-x2FF | JMP<br>x200-x2FF | JP + 19 | JP + 3  | 2 |
| IFBIT<br>3,[B] | *              | LDB,#0C   | IFBNE 3  | JSR<br>x300-x3FF | JMP<br>x300-x3FF | JP +20  | JP + 4  | 3 |
| IFBIT<br>4,[B] | CLRA           | LD B, #0B | IFBNE 4  | JSR<br>x400-x4FF | JMP<br>x400-x4FF | JP +21  | JP + 5  | 4 |
| IFBIT<br>5,[B] | SWAPA          | LDB,#0A   | IFBNE 5  | JSR<br>x500-x5FF | JMP<br>x500-x5FF | JP +22  | JP + 6  | 5 |
| IFBIT<br>6,[B] | DCORA          | LD B, #09 | IFBNE 6  | JSR<br>x600-x6FF | JMP<br>x600-x6FF | JP +23  | JP + 7  | 6 |
| IFBIT<br>7,[B] | PUSHA          | LD B,#08  | IFBNE 7  | JSR<br>x700-x7FF | JMP<br>x700-x7FF | JP +24  | JP + 8  | 7 |
| SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, #07 | IFBNE 8  | JSR<br>x800-x8FF | JMP<br>x800-x8FF | JP +25  | JP + 9  | 8 |
| SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B, #06 | IFBNE 9  | JSR<br>x900-x9FF | JMP<br>x900-x9FF | JP +26  | JP + 10 | 9 |
| SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B,#05  | IFBNE 0A | JSR<br>xA00-xAFF | JMP<br>xA00-xAFF | JP +27  | JP + 11 | Α |
| SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B, #04 | IFBNE 0B | JSR<br>xB00-xBFF | JMP<br>xB00-xBFF | JP +28  | JP + 12 | В |
| SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B, #03 | IFBNE 0C | JSR<br>xC00-xCFF | JMP<br>xC00-xCFF | JP +29  | JP + 13 | С |
| SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B, #02 | IFBNE 0D | JSR<br>xD00-xDFF | JMP<br>xD00-xDFF | JP +30  | JP + 14 | D |
| SBIT<br>6,[B]  | RBIT<br>6,[B]  | LD B,#01  | IFBNE 0E | JSR<br>xE00-xEFF | JMP<br>xE00-xEFF | JP +31  | JP + 15 | Е |
| SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B,#00  | IFBNE 0F | JSR<br>xF00-xFFF | JMP<br>xF00-xFFF | JP +32  | JP + 16 | F |

Where,

i is the immediate data

Md is a directly addressed memory location

\* is an unused opcode

Note: The opcode 60 Hex is also the opcode for IFBIT #i,A

# **Mask Options**

The COP888CF mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

OPTION 1: CLOCK CONFIGURATION

= 1 Crystal Oscillator (CKI/10)

G7 (CKO) is clock generator output to crystal/resonator CKI is the clock input

= 2 Single-pin RC controlled

oscillator (CKI/10)

G7 is available as a HALT restart and/or general purpose input

OPTION 2: HALT

= 1 Enable HALT mode
= 2 Disable HALT mode

OPTION 3: COP888CF BONDING

= 1 44-Pin PLCC

= 2 40-Pin DIP

= 3 N/A

= 4 28-Pin DIP

= 5 28-Pin S0

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1/I_{\rm c}$ ).

# **Development Support**

# IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface or maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use window interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC® via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

#### **Emulator Ordering Information**

| Part Number | Description                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| IM-COP8/400 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic debugger<br>software and RS 232 serial interface<br>cable. |
| MHW-PS3     | Power supply 110V/60 Hz                                                                                                             |
| MHW-PS4     | Power supply 220V/50 Hz                                                                                                             |

## **Probe Card Ordering Information**

| Part Number     | Package  | Voltage<br>Range | Emulates |
|-----------------|----------|------------------|----------|
| MHW-884CF28D5PC | 28 DIP   | 4.5V-5.5V        | COP884CF |
| MHW-884CF28DWPC | 28 DIP   | 2.5V-6.0V        | COP884CF |
| MHW-888CF40D5PC | 40 DIP   | 4.5V-5.5V        | COP888CF |
| MHW-888CF40DWPC | 40 DIP · | 2.5V-6.0V        | COP888CF |
| MWH-888CF44D5PC | 44 PLCC  | 4.5V-5.5V        | COP888CF |
| MHW-888CF44DWPC | 44 PLCC  | 2.5V-6.0V        | COP888CF |

#### MACRO CROSS ASSEMBLER

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### **Assembler Ordering Information**

| Part Number   | Description                                                                 | Manual        |
|---------------|-----------------------------------------------------------------------------|---------------|
| MOLE-COP8-IBM | COP8 macro cross<br>assembler for IBM®,<br>PC/XT®, PC-AT®<br>or compatible. | 424410527-001 |

# **Development Support (Continued)**

#### SIMULATOR

The COP8 Designer's Tool Kit is available for evaluating National Semiconductor's COP8 microcontroller family. The kit contains programmer's manuals, device datasheets, pocket reference guide, assembler and simulator, which allows the user to write, test, debug and run code on an industry standard compatible PC. The simulator has a windowed user interface and can handle script files that simulate hardware inputs, interrupts and automatic command processing. The capture file feature enables the user to record to a file current cycle count and output port changes which are caused by the program under test.

## **Simulator Ordering Information**

| Part Number   | Description                           | Manual                         |
|---------------|---------------------------------------|--------------------------------|
| COP8-TOOL-KIT | COP8 Designer's<br>Tool Kit Assembler | 420420270-001<br>424420269-001 |
| •             | and Simulator                         |                                |

#### SINGLE CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. For more detailed information refer to the emulation device specific datasheets and the form, fit, function emulator selection table below.

## PROGRAMMING SUPPORT

Programming of the single chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board, which allows the transfer of program code from a standard programmed EPROM to the single chip emulator and vice versa. Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

Fax: (206) 882-1043

# Single Chip Emulator Selection Table

| Device Number  | Clock Option                 | Package | Description                                | Emulates |
|----------------|------------------------------|---------|--------------------------------------------|----------|
| COP888CFMHEL-X | X = 1: crystal<br>X = 3: R/C | 44 LDCC | Multi-Chip Module<br>(MCM), UV erasable    | COP888CF |
| COP888CFMHD-X  | X = 1: crystal<br>X = 3: R/C | 40 DIP  | MCM, UV erasable                           | COP888CF |
| COP884CFMHD-X  | X = 1: crystal<br>X = 3: R/C | 28 DIP  | MCM, UV erasable                           | COP884CF |
| COP884CFMHEA-X | X = 1: crystal<br>X = 3: R/C | 28 LCC  | MCM (same footprint as 28 SO), UV erasable | COP884CF |

#### **Duplicator Board Ordering Information**

| Part Number   | Description                                                                           | Devices Supported           |
|---------------|---------------------------------------------------------------------------------------|-----------------------------|
| COP8-PRGM-28D | Duplicator Board for 28 DIP Multi-Chip Module (MCM) and for use with Scrambler Boards | COP884CFMHD                 |
| COP8-SCRM-DIP | MCM Scrambler Board for 40 DIP socket                                                 | COP888CFMHD                 |
| COP8-SCRM-PCC | MCM Scrambler Board for 44 PLCC/LDCC                                                  | COP888CFMHEL                |
| COP8-SCRM-SBX | Hybrid Scrambler Board for 28 LCC Socket                                              | COP884CFMHEA                |
| COP8-PRGM-DIP | Duplicator Board with COP8-SCRM-DIP Scrambler Board                                   | COP884CFMHD,<br>COP888CFMHD |
| COP8-PRGM-PCC | Duplicator Board with COP8-SCRM-PCC Scrambler Board                                   | COP888CFMEL,<br>COP884CFMHD |

# **Development Support (Continued)**

# **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system.

# INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem.

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

#### ORDER P/N: MOLE-DIAL-A-HLP

Information System Package Contents:

Dial-A-Helper Users Manual

**Public Domain Communications Software** 

# **FACTORY APPLICATIONS SUPPORT**

Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

Voice: (408) 721-5582

Modem: (408) 739-1162

Baud: 300 or 1200 Baud

Set-Up: Length: 8-Bit Parity: None

Stop Bit: 1

Operation: 24 Hours, 7 Days



# COP884CG/COP888CG Single-Chip microCMOS Microcontrollers

# **General Description**

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M²CMOS™ process technology. The COP888CG is a member of this expandable 8-bit core processor family of microcontrollers. (Continued)

# **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- 1 μs instruction cycle time
- 4096 bytes on-board ROM (COP888CG)
- 192 bytes on-board RAM (COP888CG)
- Single supply operation: 2.5V-6V
- Full duplex UART
- Two analog comparators
- MICROWIRE/PLUS™ serial I/O
- WATCHDOG™ and Clock Monitor logic
- Idle Timer
- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- Three 16-bit timers, each with two 16-bit registers supporting:
  - Processor Independent PWM mode
  - External Event counter mode
  - Input Capture mode
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and X)

- Fourteen multi-source vectored interrupts servicing
  - External Interrupt
  - Idle Timer T0
  - Three Timers (Each with 2 Interrupts)
  - MICROWIRE/PLUS
  - Multi-Input Wake Up
  - Software Trap
  - -- UART (2)
  - -- Default VIS
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PLCC or 40 N or 28 N or 28 PLCC
  - 44 PLCC with 39 I/O pins
  - 40 N with 35 I/O pins
  - 28 N with 23 I/O pins
- Software selectable I/O options
  - TRI-STATE® Output
  - Push-Pull Output
  - Weak Pull Up InputHigh Impedance Input
- Schmitt trigger inputs on ports G and L
- Temperature ranges: -40°C to +85°C,
  - -55°C to +125°C
- Form factor emulation devices
- Real time emulation and full program debug offered by National's Development Systems

# **Block Diagram**



FIGURE 1. COP888CG Block Diagram

7

TL/DD/9765-1

# General Description (Continued)

They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, three 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), full duplex UART, two comparators, and two power savings modes (HALT and IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The devices operate over a voltage range of 2.5V to 6V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 µs per instruction rate.

# **Connection Diagrams**

# **Plastic Chip Carrier**



**Top View** 

Order Number COP888CG-XXX/V See NS Plastic Chip Package Number V44A

# **Dual-In-Line Package**



TL/DD/9765-4

Order Number COP888CG-XXX/N See NS Molded Package Number N40A

#### **Dual-in-Line Package**



TL/DD/9765-5

**Top View** 

Order Number COP884CG-XXX/N See NS Molded Package Number N28A

FIGURE 2a. COP888CG Connection Diagrams

# Connection Diagrams (Continued)

COP888CG Pinouts for 28-, 40- and 44-Pin Packages

| Port     | Туре       | Alt. Fun     | Alt. Fun | 28-Pin<br>Pack. | 40-Pin<br>Pack. | 44-Pin<br>Pack. |
|----------|------------|--------------|----------|-----------------|-----------------|-----------------|
| LO       | 1/0        | MIWU         |          | 11              | 17              | 17              |
| L1       | 1/0        | MIWU         | скх      | 12              | 18              | 18              |
| L2       | 1/0        | MIWU         | TDX      | 13              | 19              | 19              |
| L3       | 1/0        | MIWU         | RDX      | 14              | 20              | 20              |
| L4       | 1/0        | MIWU         | T2A      | 15              | 21              | 25              |
| L5       | 1/0        | MIWU         | T2B      | 16              | 22              | 26              |
| L6       | 1/0        | MIWU         | T3A      | 17              | 23              | 27              |
| L7       | 1/0        | MIWU         | T3B      | 18              | 24              | 28              |
| G0       | 1/0        | INT          |          | 25              | 35              | 39              |
| G1       | WDOUT      | 1141         |          | 26              | 36              | 40              |
| G2       | 1/0        | T1B          |          | 27              | 37              | 41              |
| G2<br>G3 | 1/0        | 1            |          | 27              | 37              | 41              |
|          |            | T1A          |          |                 |                 |                 |
| G4       | 1/0        | so           |          | 1               | 3               | 3               |
| G5       | 1/0        | SK           | i .      | 2               | 4               | 4               |
| G6<br>G7 | I<br>I/CKO | SI           |          | 3<br>4          | 5               | 5<br>6          |
|          |            | HALT Restart |          |                 | 6               | ļ               |
| D0       | 0          |              |          | 19              | 25              | 29              |
| D1       | 0          |              |          | 20              | 26              | 30              |
| D2       | 0          | 1            | ļ        | 21              | 27              | 31              |
| D3       | 0          |              |          | 22              | 28              | 32              |
| 10       | 1          |              |          | 7               | 9               | 9               |
| 1        | 1          | COMP1IN-     |          | 8               | 10              | 10              |
| 12       | 1          | COMP1IN+     | ļ        | 9               | 11              | 11              |
| 13       | 1          | COMP1OUT     |          | 10              | 12              | 12              |
| 14       | ı          | COMP2IN-     |          |                 | 13              | 13              |
| 15       | 1          | COMP2IN+     |          |                 | 14              | 14              |
| 16       | 1          | COMP2OUT     |          |                 | 15              | 15              |
| 17       | 1          |              |          |                 | 16              | 16              |
| D4       | 0          |              |          |                 | 29              | 33              |
| D5       | 0          | 1            |          |                 | 30              | 34              |
| D6       | 0          |              |          |                 | 31              | 35              |
| D7       | 0          |              |          |                 | 32              | 36              |
| CO       | 1/0        |              |          |                 | 39              | 43              |
| C1       | 1/0        |              |          |                 | 40              | 44              |
| C2       | 1/0        |              |          |                 | 1               | 1               |
| C3       | 1/0        |              |          |                 | 2               | 2               |
| C4       | 1/0        | !            |          |                 | _               | 21              |
| C5       | 1/0        |              |          |                 |                 | 22              |
| C6       | 1/0        | 1            |          |                 |                 | 23              |
| C7       | 1/0        |              |          |                 |                 | 24              |
| Vcc      |            |              |          | 6               | 8               | 8               |
| GND      |            | •            |          | 23              | 33              | 37              |
| CKI      |            |              |          | 5               | 7               | 7               |
| RESET    |            |              |          | 24              | 34              | 38              |

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)

-0.3V to V<sub>CC</sub> + 0.3V

Voltage at Any Pin Total Current into V<sub>CC</sub> Pin (Source)

100 mA

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics $-40^{\circ}C \le T_A \le +85^{\circ}C$ unless otherwise specified

| Parameter                             | Conditions                                       | Min                 | Тур  | Max                  | Units |
|---------------------------------------|--------------------------------------------------|---------------------|------|----------------------|-------|
| Operating Voltage                     |                                                  | 2.5                 |      | 6                    | ٧     |
| Power Supply Ripple (Note 1)          | Peak-to-Peak                                     |                     |      | 0.1 V <sub>CC</sub>  | ٧     |
| Supply Current (Note 2)               |                                                  |                     |      |                      |       |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{C} = 1 \mu s$                   |                     |      | 12.5                 | mA.   |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{c} = 2.5 \mu s$                 | ł                   |      | 5.5                  | mA    |
| CKI = 4 MHz                           | $V_{CC} = 4.0V, t_{c} = 2.5 \mu s$               |                     |      | 2.5                  | mA.   |
| CKI = 1 MHz                           | $V_{CC} = 4.0V, t_{C} = 10 \mu s$                |                     |      | 1.4                  | mA    |
| HALT Current (Note 3)                 | $V_{CC} = 6V, CKI = 0 MHz$                       |                     | <1   | 10                   | μA    |
|                                       | V <sub>CC</sub> = 4.0V, CKI = 0 MHz              |                     | <0.5 | 6                    | μΑ    |
| IDLE Current<br>CKI = 10 MHz          | \ \ \ 0\\ A 4 \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                     |      | 0.5                  |       |
| -::: ::::=                            | $V_{CC} = 6V, t_{c} = 1 \mu s$                   | }                   |      | 3.5                  | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{c} = 2.5 \mu s$                 |                     |      | 2.5                  | mA    |
| CKI = 1 MHz                           | $V_{CC} = 4.0V, t_{C} = 10 \mu s$                | <del></del>         |      | 0.7                  | mA    |
| Input Levels RESET                    |                                                  |                     | '    |                      |       |
| Logic High                            |                                                  | 0.8 V <sub>CC</sub> |      |                      | v     |
| Logic Low                             |                                                  | 0.5 100             |      | 0.2 V <sub>CC</sub>  | v     |
| CKI (External and Crystal Osc. Modes) |                                                  |                     |      | 0.2 100              | •     |
| Logic High                            |                                                  | 0.7 V <sub>CC</sub> |      |                      | v     |
| Logic Low                             |                                                  | 3 100               |      | 0.2 V <sub>CC</sub>  | v     |
| All Other Inputs                      |                                                  |                     |      | 0.2 100              | •     |
| Logic High                            | 1                                                | 0.7 V <sub>CC</sub> |      |                      | v     |
| Logic Low                             |                                                  | 3 100               |      | 0.2 V <sub>CC</sub>  | v     |
| Hi-Z Input Leakage                    | V <sub>CC</sub> = 6V                             | -2                  |      | +2                   | μΑ    |
| Input Pullup Current                  | V <sub>CC</sub> = 6V                             | 40                  |      | 250                  | μΑ    |
| G and L Port Input Hysteresis         |                                                  |                     |      | 0.35 V <sub>CC</sub> | ٧     |
| Output Current Levels                 |                                                  |                     |      |                      |       |
| D Outputs                             |                                                  | İ                   |      |                      | {     |
| Source                                | $V_{CC} = 4V, V_{OH} = 3.3V$                     | 0.4                 |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$                   | 0.2                 |      |                      | mA    |
| Sink                                  | $V_{CC} = 4V, V_{OL} = 1V$                       | 10                  |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$                   | 2.0                 | 1    |                      | mA    |
| All Others                            |                                                  |                     | ļ    |                      | ļ     |
| Source (Weak Pull-Up Mode)            | $V_{CC} = 4V, V_{OH} = 2.7V$                     | 10                  |      | 100                  | μΑ    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$                   | 2.5                 | ĺ    | 33                   | μΑ    |
| Source (Push-Pull Mode)               | $V_{CC} = 4V, V_{OH} = 3.3V$                     | 0.4                 |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$                   | 0.2                 |      | ]                    | mA    |
| Sink (Push-Pull Mode)                 | $V_{CC} = 4V, V_{OL} = 0.4V$                     | 1.6                 |      |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$                   | 0.7                 |      |                      | mA    |
| TRI-STATE Leakage                     | V <sub>CC</sub> = 6.0V                           | -2                  |      | +2                   | μΑ    |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a crystal/resonator oscillator, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C, and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

# $\label{eq:decomposition} \textbf{DC Electrical Characteristics} \ -40^{\circ}\text{C} \le T_{A} \le \ +85^{\circ}\text{C unless otherwise specified (Continued)}$

| Parameter                                                                  | Conditions                         | Min | Тур | Max     | Units    |
|----------------------------------------------------------------------------|------------------------------------|-----|-----|---------|----------|
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others |                                    |     |     | 15<br>3 | mA<br>mA |
| Maximum Input Current without Latchup (Note 5)                             | T <sub>A</sub> = 25°C              |     |     | ±100    | mA       |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min) | 2   |     |         | v        |
| Input Capacitance                                                          |                                    |     |     | 7       | pF       |
| Load Capacitance on D2                                                     |                                    |     |     | 1000    | pF       |

# AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                              | ·                  | Conditions                    | 3      | Min | Тур | Max  | Units          |
|--------------------------------------------------------|--------------------|-------------------------------|--------|-----|-----|------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )               |                    |                               |        |     |     |      |                |
| Crystal, Resonator,                                    | 4V ≤               | $V_{CC} \le 6V$               |        | 1   |     | DC   | μs             |
| R/C Oscillator                                         | 2.5V               | ≤ V <sub>CC</sub> < 4V        |        | 2.5 |     | DC   | μs             |
|                                                        | 4V ≤               | $V_{CC} \le 6V$               |        | 3   | 1   | . DC | μs             |
|                                                        | 2.5V               | ≤ V <sub>CC</sub> < 4V        | '      | 7.5 |     | DC   | μs             |
| CKI Clock Duty Cycle (Note 4)                          | $f_r = 1$          | Лах                           |        | 40  |     | 60   | %              |
| Rise Time (Note 4)                                     | f <sub>r</sub> = - | 10 MHz Ext C                  | Clock  |     |     | 5    | ns             |
| Fall Time (Note 4)                                     | f <sub>r</sub> =   | 0 MHz Ext C                   | Clock  |     |     | 5    | ns             |
| Inputs                                                 |                    |                               |        |     |     |      |                |
| t <sub>SETUP</sub>                                     | 4V ≤               | $V_{CC} \le 6V$               |        | 200 |     |      | nś             |
|                                                        | 2.5V               | ≤ V <sub>CC</sub> < 4V        | ,      | 500 |     |      | ns             |
| thold                                                  | 4V ≤               | $V_{CC} \le 6V$               |        | 60  |     |      | ns             |
|                                                        | 2.5V               | ≤ V <sub>CC</sub> < 4V        | ·      | 150 |     |      | ns             |
| Output Propagation Delay                               | R <sub>L</sub> =   | 2.2k, C <sub>L</sub> =        | 100 pF |     | 1   | : 1  |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                    |                    |                               |        | ļ   | ļ   |      |                |
| SO, SK                                                 | 4V ≤               | $V_{CC} \le 6V$               |        | 1 . |     | 0.7  | μs             |
|                                                        | 2.5V               | $\leq$ V <sub>CC</sub> $<$ 4V | ,      |     |     | 1.75 | μs             |
| All Others                                             | 4V ≤               | $V_{CC} \le 6V$               |        |     |     | 1    | μs             |
|                                                        | 2.5V               | ≤ V <sub>CC</sub> < 4V        | ·      |     |     | 2.5  | μs             |
| MICROWIRE™ Setup Time (t <sub>UWS</sub> )              | 1                  |                               |        | 20  |     |      | ns             |
| MICROWIRE Hold Time (t <sub>UWH</sub> )                |                    |                               |        | 56  |     |      | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                    |                               |        |     |     | 220  | ns             |
| Input Pulse Width                                      | :                  |                               |        |     |     |      |                |
| Interrupt Input High Time                              |                    |                               |        | 1   |     |      | t <sub>c</sub> |
| Interrupt Input Low Time                               | - 1                |                               |        | 1   |     |      | t <sub>c</sub> |
| Timer Input High Time                                  |                    |                               |        | 1   |     |      | t <sub>c</sub> |
| Timer Input Low Time                                   |                    |                               |        | 1   | 100 | 100  | t <sub>c</sub> |
| Reset Pulse Width                                      |                    |                               |        | 1   |     |      | μs             |

Note 4: Parameter sampled but not 100% tested.

Note 5: Except pin G7: -60 mA to +100 mA (sampled but not 100% tested).

# Comparators AC and DC Characteristics V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C

| Parameter                                       | Conditions                                        | Min | Тур | Max                   | Units |
|-------------------------------------------------|---------------------------------------------------|-----|-----|-----------------------|-------|
| Input Offset Voltage                            | $0.4V \le V_{\text{IN}} \le V_{\text{CC}} - 1.5V$ |     | ±10 | ±25                   | mV    |
| Input Common Mode Voltage Range                 |                                                   | 0.4 |     | V <sub>CC</sub> - 1.5 | V     |
| Low Level Output Current                        | V <sub>OL</sub> = 0.4V                            | 1.6 |     |                       | mA    |
| High Level Output Current                       | V <sub>OH</sub> = 4.6V                            | 1.6 |     | 441                   | mA    |
| DC Supply Current Per Comparator (When Enabled) |                                                   |     |     | 250                   | μΑ    |
| Response Time                                   | TBD mV Step, TBD mV<br>Overdrive, 100 pF Load     |     | 1   |                       | μs    |



FIGURE 2. MICROWIRE/PLUS Timing

# **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.

RESET is the master reset input. See Reset Description section.

The COP888CG contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports L and G), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up                      |
|---------------------------|------------------|----------------------------------|
| 0                         | . 0              | Hi-Z Input<br>(TRI-STATE Output) |
| 0                         | 1                | Input with Weak Pull-Up          |
| 1                         | 0                | Push-Pull Zero Output            |
| 1                         | 1                | Push-Pull One Output             |



FIGURE 3. I/O Port Configurations

PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.

The Port L supports Multi-Input Wake Up on all eight pins. L1 is used for the UART external clock. L2 and L3 are used for the UART transmit and receive. L4 and L5 are used for the timer input functions T2A and T2B. L6 and L7 are used for the timer input functions T3A and T3B.

The Port L has the following alternate features:

| LO   | MIWU        |
|------|-------------|
| L1   | MIWU or CKX |
| L2   | MIWU or TDX |
| L3   | MIWU or RDX |
| L4 · | MIWU or T2A |
| L5   | MIWU or T2B |
| L6   | MIWU or T3A |
| L7   | MIWU or T3B |

Port G is an 8-bit port with 5 I/O pins (G0, G2–G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2–G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WATCHDOG output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin but is also used to bring the device out of HALT mode with a low to high transition on G7. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2–G5) can be individually configured under software control.

# Pin Descriptions (Continued)

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin (crystal clock option) or general purpose input (R/C clock option), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.

Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register.

Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used.

|    | Config Reg.  | Data Reg. |
|----|--------------|-----------|
| G7 | CLKDLY       | HALT      |
| G6 | Alternate SK | IDLE      |

Port G has the following alternate features:

- G0 INTR (External Interrupt Input)
- G2 T1B (Timer T1 Capture Input)
- G3 T1A (Timer T1 I/O)
- G4 SO (MICROWIRETM Serial Data Output)
- G5 SK (MICROWIRE Serial Clock)
- G6 SI (MICROWIRE Serial Data Input)
- Port G has the following dedicated functions:
  - G1 WDOUT WATCHDOG and/or Clock Monitor dedicated output
  - G7 CKO Oscillator dedicated output or general purpose input

Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredicatable values.

PORT I is an eight-bit Hi-Z input port. The 28-pin device does not have a full complement of Port I pins. The unavailable pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the accesses to bit operations. The unterminated Port I pins will draw power only when addressed.

Port I1-I3 are used for Comparator 1. Port I4-I6 are used for Comparator 2.

The Port I has the following alternate features.

- I1 COMP1—IN (Comparator 1 Negative Input)
- 12 COMP1+IN (Comparator 1 Positive Input)
- I3 COMP1OUT (Comparator 1 Output)
- 14 COMP2—IN (Comparator 2 Negative Input)
- 15 COMP2+IN (Comparator 2 Positive Input)
- 16 COMP2OUT (Comparator 2 Output)

Port D is an 8-bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

# **Functional Description**

The architecture of the COP888CG is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

# **CPU REGISTERS**

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction (t<sub>c</sub>) cycle time.

There are six CPU registers:

A is the 8-bit Accumulator Register

PC is the 15-bit Program Counter Register

PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC)

B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.

X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.

SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset.

S is the 8-bit Data Segment Address Register used to extend the lower half of the address range (00 to 7F) into 256 data segments of 128 bytes each.

All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

#### PROGRAM MEMORY

The program memory consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the devices vector to program memory location 0FF Hex.

#### **DATA MEMORY**

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X, SP pointers and S register.

The COP888CG has 192 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers X, SP, B and S are memory mapped into this space at address locations 0FC to 0FF Hex respectively, with the other registers being available for general usage.

The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

# **Data Memory Segment RAM Extension**

Data memory address 0FF is used as a memory mapped location for the Data Segment Address Register (S).

The data store memory is either addressed directly by a single byte address within the instruction, or indirectly relative to the reference of the B, X, or SP pointers (each contains a single-byte address). This single-byte address allows an addressing range of 256 locations from 00 to FF hex. The upper bit of this single-byte address divides the data store memory into two separate sections as outlined previously. With the exception of the RAM register memory from address locations 00F0 to 00FF, all RAM memory is memory mapped with the upper bit of the single-byte address being equal to zero. This allows the upper bit of the single-byte address to determine whether or not the base address range (from 0000 to 00FF) is extended. If this upper bit equals one (representing address range 0080 to 00FF), then address extension does not take place. Alternatively, if this upper bit equals zero, then the data segment extension register S is used to extend the base address range (from 0000 to 007F) from XX00 to XX7F, where XX represents the 8 bits from the S register. Thus the 128-byte data segment extensions are located from addresses 0100 to 017F for data segment 1, 0200 to 027F for data segment 2, etc., up to FF00 to FF7F for data segment 255. The base address range from 0000 to 007F represents data segment 0.

Figure 4 illustrates how the S register data memory extension is used in extending the lower half of the base address range (00 to 7F hex) into 256 data segments of 128 bytes each, with a total addressing range of 32 kbytes from XX00 to XX7F. This organization allows a total of 256 data segments of 128 bytes each with an additional upper base segment of 128 bytes. Furthermore, all addressing modes are available for all data segments. The S register must be changed under program control to move from one data segment (128 bytes) to another. However, the upper base segment (containing the 16 memory registers, I/O registers, control registers, etc.) is always available regardless of the contents of the S register, since the upper base segment (address range 0080 to 00FF) is independent of data segment extension.

The instructions that utilize the stack pointer (SP) always reference the stack as part of the base segment (Segment 0), regardless of the contents of the S register. The S register is not changed by these instructions. Consequently, the stack (used with subroutine linkage and interrupts) is always located in the base segment. The stack pointer will be intitialized to point at data memory location 006F as a result of reset.

The 128 bytes of RAM contained in the base segment are split between the lower and upper base segments. The first 116 bytes of RAM are resident from address 0000 to 006F in the lower base segment, while the remaining 16 bytes of RAM represent the 16 data memory registers located at addresses 00F0 to 00FF of the upper base segment. No RAM is located at the upper sixteen addresses (0070 to 007F) of the lower base segment.

Additional RAM beyond these initial 128 bytes, however, will always be memory mapped in groups of 128 bytes (or less) at the data segment address extensions (XX00 to XX7F) of the lower base segment. The additional 64 bytes of RAM in

the COP888CG (beyond the initial 128 bytes) are memory mapped at address locations 0100 to 013F hex.



\*Reads as all ones.

FIGURE 4. RAM Organization

# Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for ports L, G and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WATCHDOG and/or Clock Monitor error output pin. Port D is set high. The PC, PSW, ICNTRL, CNTRL, T2CNTRL and T3CNTRL control registers are cleared. The UART registers PSR, ENU (except that TBMT bit is set), ENUR and ENUI are cleared. The Comparator Select Register is cleared. The S register is initialized to zero. The Multi-Input Wakeup registers WKEN, WKEDG and WKPND are cleared. The stack pointer, SP, is initialized to 6F Hex.

The device comes out of reset with both the WATCHDOG logic and the Clock Monitor detector armed, with the WATCHDOG service window bits set and the Clock Monitor bit set. The WATCHDOG and Clock Monitor circuits are inhibited during reset. The WATCHDOG service window bits being initialized high default to the maximum WATCHDOG service window of 64k t<sub>C</sub> clock cycles. The Clock Monitor bit being initialized high will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16 t<sub>C</sub>-32 t<sub>C</sub> clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode. The external RC network shown in Figure 5 should be used to ensure that the RESET pin is held low until the power

supply to the chip stabilizes.

# Reset (Continued)



TL/DD/9765-10

RC > 5 × Power Supply Rise Time FIGURE 5. Recommended Reset Circuit

# **Oscillator Circuits**

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

Figure 6 shows the Crystal and R/C diagrams.

# **CRYSTAL OSCILLATOR**

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

Table A shows the component values required for various standard crystal values.

#### R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart input. Table B shows the variation in the oscillator frequencies as functions of the component (R and C) values.





TL/DD/9765-11

FIGURE 6. Crystal and R/C Oscillator Diagrams

TABLE A. Crystal Oscillator Configuration,  $T_A = 25^{\circ}C$ 

| .R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions           |
|-------------|------------|------------|------------|-------------------|----------------------|
| 0           | 1          | 30         | 30-36      | 10                | V <sub>CC</sub> = 5V |
| 0           | 1          | 30         | 30-36      | 4                 | $V_{CC} = 5.0V$      |
| 0           | 1          | 200        | 100-150    | 0.455             | $V_{CC} = 5V$        |

TABLE B. RC Oscillator Configuration,  $T_A = 25^{\circ}C$ 

| R<br>(kΩ) | .   . |            | Instr. Cycle<br>(μs) | Conditions    |  |
|-----------|-------|------------|----------------------|---------------|--|
| 3.3       | 82    | 2.2 to 2.7 | 3.7 to 4.6           | $V_{CC} = 5V$ |  |
| 5.6       | 100   | 1.1 to 1.3 | 7.4 to 9.0           | $V_{CC} = 5V$ |  |
| 6.8       | 100   | 0.9 to 1.1 | 8.8 to 10.8          | $V_{CC} = 5V$ |  |

Note:  $3k \le R \le 200k$ 

50 pF  $\leq$  C  $\leq$  200 pF

# **Current Drain**

The total current drain of the chip depends on:

- 1. Oscillator operation mode-I1
- 2. Internal switching current-12
- 3. Internal leakage current—I3
- 4. Output source current-14
- 5. DC current caused by external input not at V<sub>CC</sub> or GND—I5
- 6. Comparator DC supply current when enabled-16
- 7. Clock Monitor current when enabled-17

Thus the total current drain, It, is given as

$$1t = 11 + 12 + 13 + 14 + 15 + 16 + 17$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$12 = C \times V \times f$$

where C = equivalent capacitance of the chip

V = operating voltage

f = CKI frequency

Some sample current drain values at V<sub>CC</sub> = 5V are:

| CKI (MHz) | Inst. Cycle (μs) | It (mA)       |
|-----------|------------------|---------------|
| 10        | 1                | 15            |
| 3.58      | 2.8              | 5.4           |
| 2         | 5                | 3             |
| 0.3       | 33               | 0.45          |
| 0 (HALT)  |                  | <0.001 (typ.) |

# **Control Registers**

### CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits:

SL1 & SL0 Select the MICROWIRE/PLUS clock divide by (00 = 2, 01 = 4, 1x = 8)

IEDG External interrupt edge polarity select (0 = Rising edge, 1 = Falling edge)

MSEL Selects G5 and G4 as MICROWIRE/PLUS

signals SK and SO respectively

T1C0 Timer T1 Start/Stop control in timer

modes 1 and 2

Timer T1 Underflow Interrupt Pending Flag in timer mode 3

unier mode 3

T1C1 Timer T1 mode control bit

T1C2 Timer T1 mode control bit

T1C3 Timer T1 mode control bit

T1C3 T1C2 T1C1 T1C0 MSEL IEDG SL1 SL0

Bit 7 Bit 0

# Control Registers (Continued)

#### PSW Register (Address X'00EF)

The PSW register contains the following select bits:

Global interrupt enable (enables interrupts)

**EXEN** Enable external interrupt

MICROWIRE/PLUS busy shifting flag BUSY

EXPND External interrupt pending

Timer T1 Interrupt Enable for Timer Underflow

or T1A Input capture edge

T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A cap-

ture edge in mode 3)

С Carry Flag

HC Half Carry Flag

| нс    | С | T1PNDA | T1ENA | EXPND | BUSY | EXEN | GIE   |
|-------|---|--------|-------|-------|------|------|-------|
| Bit 7 |   |        |       |       |      |      | Bit 0 |

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

## ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:

T1ENB Timer T1 Interrupt Enable for T1B Input capture

T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge

μWEN Enable MICROWIRE/PLUS interrupt

μWPND MICROWIRE/PLUS interrupt pending

T0EN Timer T0 Interrupt Enable (Bit 12 toggle)

TOPND Timer T0 Interrupt pending

LPEN L Port Interrupt Enable (Multi-Input Wakeup/In-

terrupt)

Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | μWPND | μWEN | T1PNDB | T1ENB |
|--------|------|-------|------|-------|------|--------|-------|
| Bit 7  |      |       |      |       |      | ,      | Bit 0 |

# T2CNTRL Register (Address X'00C6)

The T2CNTRL register contains the following bits:

T2ENB Timer T2 Interrupt Enable for T2B Input capture

T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge

T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge

T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)

T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3

T2C1 Timer T2 mode control bit T2C2 Timer T2 mode control bit T2C3 Timer T2 mode control bit

| T2C3  | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB | l |
|-------|------|------|------|--------|-------|--------|-------|---|
| Bit 7 |      |      |      |        |       |        | Bit 0 |   |

# T3CNTRL Register (Address X'00B6)

The T3CNTRL register contains the following bits:

T3ENB Timer T3 Interrupt Enable for T3B

T3PNDB Timer T3 Interrupt Pending Flag for T3B pin (T3B capture edge)

Timer T3 Interrupt Enable for Timer Underflow T3ENA or T3A pin

T3PNDA Timer T3 Interrupt Pending Flag (Autoload RA in mode 1, T3 Underflow in mode 2, T3a capture edge in mode 3)

T3C0 Timer T3 Start/Stop control in timer modes 1

> Timer T3 Underflow Interrupt Pending Flag in timer mode 3

T3C1 Timer T3 mode control bit T3C2 Timer T3 mode control bit T3C3 Timer T3 mode control bit

| ТЗСЗ  | T3C2 | T3C1 | T3C0 | T3PNDA | T3ENA | T3PNDB | T3ENB |
|-------|------|------|------|--------|-------|--------|-------|
| Di+ 7 |      |      |      |        |       |        | D# 0  |

## Timers

The COP888CG contains a very versatile set of timers (To. T1, T2, T3). All timers and associated autoreload/capture registers power up containing random data.

#### TIMER TO (IDLE TIMER)

The devices support applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, tc. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions:

Exit out of the Idle Mode (See Idle Mode description) WATCHDOG logic (See WATCHDOG description) Start up delay out of the HALT mode

The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_c = 1 \mu s$ ). A control flag T0EN allows the interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt.

# Timers (Continued)

#### TIMER T1, TIMER T2 AND TIMER T3

The devices have a set of three powerful timer/counter blocks, T1, T2 and T3. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the three timer blocks, T1, T2 and T3 are identical, all comments are equally applicable to any of the three timer blocks.

Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the device to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.

The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

# Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the device to generate a PWM signal with very minimal user intervention. The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.

In this mode the timer Tx counts down at a fixed rate of  $t_c$ . Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.

The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.

Figure 7 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to generate interrupts.

Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.

Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.



TL/DD/9765-14

FIGURE 7. Timer in PWM Mode

## Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.

Figure  $\theta$  shows a block diagram of the timer in External Event Counter mode.

Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.



FIGURE 8. Timer in External Event Counter Mode

# Mode 3. Input Capture Mode

The device can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode.

In this mode, the timer Tx is constantly running at the fixed  $t_{\rm c}$  rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin.

# Timers (Continued)

The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.

The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxC0 control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxC0 pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.

Figure 9 shows a block diagram of the timer in Input Capture mode.



TL/DD/9765-16

FIGURE 9. Timer in Input Capture Mode

#### TIMER CONTROL FLAGS

The timers T1, T2 and T3 have indentical control structures. The control bits and their functions are summarized below.

Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External

Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in

Mode 3 (Input Capture)

TxPNDA Timer Interrupt Pending Flag TxPNDB Timer Interrupt Pending Flag

**TxENA** Timer Interrupt Enable Flag

**TxENB** Timer Interrupt Enable Flag

1 = Timer Interrupt Enabled

0 = Timer Interrupt Disabled

TxC3 Timer mode control

TxC2 Timer mode control TxC1 Timer mode control The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below:

| TxC3 |   |   | Timer Mode                                                      | Interrupt A<br>Source                     | •                |                  |
|------|---|---|-----------------------------------------------------------------|-------------------------------------------|------------------|------------------|
| 0    | 0 | 0 | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge | TxA<br>Pos. Edge |
| 0    | 0 | 1 | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge | TxA<br>Neg. Edge |
| 1    | 0 | 1 | MODE 1 (PWM)<br>TxA Toggle                                      | Autoreload<br>RA                          | Autoreload<br>RB | t <sub>c</sub>   |
| 1    | 0 | 0 | MODE 1 (PWM)<br>No TxA Toggle                                   | Autoreload<br>RA                          | Autoreload<br>RB | t <sub>c</sub>   |
| 0    | 1 | 0 | MODE 3 (Capture)<br>Captures:<br>TxA Pos. Edge<br>TxB Pos. Edge | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge | t <sub>c</sub>   |
| 1    | 1 | 0 | MODE 3 (Capture) Captures: TxA Pos. Edge TxB Neg. Edge          | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge | t <sub>c</sub>   |
| 0    | 1 | 1 | MODE 3 (Capture) Captures: TxA Neg. Edge TxB Pos. Edge          | Neg. TxB<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge | t <sub>c</sub>   |
| 1    | 1 | 1 | MODE 3 (Capture)<br>Captures:<br>TxA Neg. Edge<br>TxB Neg. Edge | Neg. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge | t <sub>c</sub>   |

# **Power Save Modes**

The devices offer the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the on-board oscillator circuitry the WATCHDOG logic, the Clock Monitor and timer T0 are active but all other microcontroller activities are stopped. In either mode, all on-board RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

#### **HALT MODE**

The devices can be placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock and timers, are stopped. The WATCHDOG logic on the device is disabled during the HALT mode. However, the clock monitor circuitry if enabled remains active and will cause the WATCHDOG output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the device are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine.

The devices support three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock con-

figuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the  $\overline{\text{RESET}}$  pin low.

Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the t<sub>c</sub> instruction cycle clock. The t<sub>c</sub> clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset.

# Power Save Modes (Continued)

The devices have two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the device will enter and exit the HALT mode as described above. With the HALT disable mask option, the device cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).

The WATCHDOG detector circuit is inhibited during the HALT mode. However, the clock monitor circuit if enabled remains active during HALT mode in order to ensure a clock monitor error if the device inadvertently enters the HALT mode as a result of a runaway program or power glitch.

#### **IDLE MODE**

The device is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activities, except the associated on-board oscillator circuitry, the WATCH-DOG logic, the clock monitor and the IDLE Timer T0, are stopped. The power supply requirements of the micro-controller in this mode of operation are typically around 30% of normal power requirement of the microcontroller.

As with the HALT mode, the device can be returned to normal operation with a reset, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz,  $t_{\rm c}=1~\mu{\rm s})$  of the IDLE Timer toggles.

This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag.

The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa.

The user can enter the IDLE mode with the Timer T0 interrupt enabled. In this case, when the TOPND bit gets set, the device will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the device will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes.

# **Multi-Input Wakeup**

The Multi-Input Wakeup feature is ued to return (wakeup) the device from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

Figure 10 shows the Multi-Input Wakeup logic for the COP888CG microcontroller.



FIGURE 10. Multi-Input Wake Up Logic

TL/DD/9765-17

# Multi-Input Wakeup (Continued)

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the device to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated L port pin.

The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.

An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

RBIT 5, WKEN

SBIT 5, WKEDG

RBIT 5, WKPND

SBIT 5, WKEN

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following reset, since the L port inputs are left floating as a result of reset.

The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending register for the occurrence of selected wakeup conditions, the device will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.

WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset.

#### **PORT L INTERRUPTS**

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port L shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.

The GIE (Global Interrupt Enable) bit enables the interrupt function.

A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.

Since Port L is also used for waking the device out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the device will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the device will first execute the interrupt service routine and then revert to normal operation.

The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the device to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the to instruction cycle clock. The t<sub>c</sub> clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options.

# **UART**

The COP888CG contains a full-duplex software programmable UART. The UART (Figure 11) consists of a transmit shift register, a receiver shift register and seven addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART receive control and status register (ENUR), a UART interrupt and clock source register (ENUI), a prescaler select register (PSR) and baud (BAUD) register. The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame (7, 8 or 9 bits), the value of the ninth bit in transmission, and parity selection bits. The ENUR register flags framming, data overrun and parity errors while the UART is receiving.

Other functions of the ENUR register include saving the ninth bit received in the data frame, enabling or disabling the UART's attention mode of operation and providing additional receiver/transmitter status information via RCVG and XMTG bits. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts. A control flag in this register can also select the UART mode of operation: asynchronous or synchronous.



7-146

# **UART** (Continued)

# **UART CONTROL AND STATUS REGISTERS**

The operation of the UART is programmed through three registers: ENU, ENUR and ENUI. The function of the individual bits in these registers is as follows:

ENU-UART Control and Status Register (Address at 0BA)

| PEN | PSEL1 | XBIT9/ | CHL1 | CHLO | ERR | RBFL | ТВМТ |
|-----|-------|--------|------|------|-----|------|------|
|     |       | PSELO  |      |      |     |      |      |
| 0RW | 0RW   | ORW    | 0RW  | ORW  | 0R  | 0R   | 1R   |

**ENUR-UART Receive Control and Status Register** (Address at 0BB)

| DC | DΕ | FE  | PE  | SPARE | RBIT9 | ATTN | XMTG | RCVG |
|----|----|-----|-----|-------|-------|------|------|------|
| OΠ | D  | 0RD | 0RD | 0RW*  | 0R    | 0RW  | 0R   | 0R   |

Bit7 **ENUI-UART Interrupt and Clock Source Register** (Address at OBC)

| STP2 | STP78 | ETDX | SSEL | XRCLK | XTCLK | ERI | ETI |
|------|-------|------|------|-------|-------|-----|-----|
| 0RW  | 0RW   | 0RW  | orw  | 0RW   | 0RW   | 0RW | 0RW |

\*Bit is not used.

Bit7

Bit0

Bit 0

Bit0

- Bit is cleared on reset.
- Bit is set to one on reset.
- Bit is read-only; it cannot be written by software.
- RW Bit is read/write.
- Bit is cleared on read; when read by software as a one, it is cleared automatically. Writing to the bit does not affect its state.

## **DESCRIPTION OF UART REGISTER BITS**

## **ENU—UART CONTROL AND STATUS REGISTER**

TBMT: This bit is set when the UART transfers a byte of data from the TBUF register into the TSFT register for transmission. It is automatically reset when software writes into the TBUF register.

RBFL: This bit is set when the UART has received a complete character and has copied it into the RBUF register. It is automatically reset when software reads the character from RBUF.

ERR: This bit is a global UART error flag which gets set if any or a combination of the errors (DOE, FE, PE) occur.

CHL1, CHL0: These bits select the character frame format. Parity is not included and is generated/verified by hardware.

The frame contains eight data bits. CHL1 = 0, CHL0 = 0The frame contains seven data CHL1 = 0, CHL0 = 1

CHL1 = 1, CHL0 = 0The frame contains nine data bits. CHL1 = 1, CHL0 = 1Loopback Mode selected. Transmitter output internally looped back to receiver input. Nine bit

XBIT9/PSEL0: Programs the ninth bit for transmission when the UART is operating with nine data bits per frame. For seven or eight data bits per frame, this bit in conjunction with PSEL1 selects parity.

framing format is used.

PSEL1, PSEL0: Parity select bits.

PSEL1 = 0, PSEL0 = 0 Odd Parity (if Parity enabled)

PSEL1 = 0, PSEL0 = 1 Even Parity (if Parity enabled)

PSEL1 = 1, PSEL0 = 0Mark(1) (if Parity enabled)

PSEL1 = 1, PSEL0 = 1Space(0) (if Parity enabled)

PEN: This bit enables/disables Parity (7- and 8-bit modes

PEN = 0Parity disabled.

PEN = 1 Parity enabled.

## ENUR-UART RECEIVE CONTROL AND STATUS REGISTER

RCVG: This bit is set high whenever a framing error occurs and goes low when RDX goes high.

XMTG: This bit is set to indicate that the UART is transmitting. It gets reset at the end of the last frame (end of last Stop bit).

ATTN: ATTENTION Mode is enabled while this bit is set. This bit is cleared automatically on receiving a character with data bit nine set.

RBIT9: Contains the ninth data bit received when the UART is operating with nine data bits per frame.

SPARE: Reserved for future use.

PE: Flags a Parity Error.

PE = 0 Indicates no Parity Error has been detected since the last time the ENUR register was read.

Indicates the occurrence of a Parity Error. PF = 1

FE: Flags a Framing Error.

FE = 0 Indicates no Framing Error has been detected since the last time the ENUR register was read.

FE = 1 Indicates the occurrence of a Framing Error.

DOE: Flags a Data Overrun Error.

DOE = 0 Indicates no Data Overrun Error has been detected since the last time the ENUR register was read

DOF = 1Indicates the occurrence of a Data Overrun Er-

#### ENUI-UART INTERRUPT AND CLOCK SOURCE REGISTER

ETI: This bit enables/disables interrupt from the transmitter section.

ETI = 0Interrupt from the transmitter is disabled.

ETI = 1Interrupt from the transmitter is enabled.

ERI: This bit enables/disables interrupt from the receiver section.

Interrupt from the receiver is disabled. FRI = 0

ERI = 1 Interrupt from the receiver is enabled.

XTCLK: This bit selects the clock source for the transmittersection.

XTCLK = 0The clock source is selected through the PSR and BAUD registers.

XTCLK = 1 Signal on CKX (L1) pin is used as the clock.

XRCLK: This bit selects the clock source for the receiver section.

XRCLK = 0 The clock source is selected through the PSR and BAUD registers.

XRCLK = 1 Signal on CKX (L1) pin is used as the clock.

SSEL: UART mode select.

SSEL = 0 Asynchronous Mode.

SSEL = 1 Synchronous Mode.

# **UART** (Continued)

ETDX: TDX (UART Transmit Pin) is the alternate function assigned to Port L pin L2; it is selected by setting ETDX bit. To simulate line break generation, software should reset ETDX bit and output logic zero to TDX pin through Port L data and configuration registers.

**STP78:** This bit is set to program the last Stop bit to be 7/8th of a bit in length.

STP2: This bit programs the number of Stop bits to be transmitted.

STP2 = 0 One Stop bit transmitted.

STP2 = 1 Two Stop bits transmitted.

# **Associated I/O Pins**

Data is transmitted on the TDX pin and received on the RDX pin. TDX is the alternate function assigned to Port L pin L2; it is selected by setting ETDX (in the ENUI register) to one. RDX is an inherent function of Port L pin L3, requiring no setup.

The baud rate clock for the UART can be generated onchip, or can be taken from an external source. Port L pin L1 (CKX) is the external clock I/O pin. The CKX pin can be either an input or an output, as determined by Port L Configuration and Data registers (Bit 1). As an input, it accepts a clock signal which may be selected to drive the transmitter and/or receiver. As an output, it presents the internal Baud Rate Generator output.

# **UART Operation**

The UART has two modes of operation: asynchronous mode and synchronous mode.

## **ASYNCHRONOUS MODE**

This mode is selected by resetting the SSEL (in the ENUI register) bit to zero. The input frequency to the UART is 16 times the baud rate.

The TSFT and TBUF registers double-buffer data for transmission. While TSFT is shifting out the current character on the TDX pin, the TBUF register may be loaded by software with the next byte to be transmitted. When TSFT finishes transmitting the current character the contents of TBUF are transferred to the TSFT register and the Transmit Buffer Empty Flag (TBMT in the ENU register) is set. The TBMT flag is automatically reset by the UART when software loads a new character into the TBUF register. There is also the XMTG bit which is set to indicate that the UART is transmitting. This bit gets reset at the end of the last frame (end of last Stop bit). TBUF is a read/write register.

The RSFT and RBUF registers double-buffer data being received. The UART receiver continually monitors the signal on the RDX pin for a low level to detect the beginning of a Start bit. Upon sensing this low level, it waits for half a bit time and samples again. If the RDX pin is still low, the receiver considers this to be a valid Start bit, and the remaining bits in the character frame are each sampled a single time, at the mid-bit position. Serial data input on the RDX pin is shifted into the RSFT register. Upon receiving the complete character, the contents of the RSFT register are copied into the RBUF register and the Received Buffer Full Flag (RBFL) is set. RBFL is automatically reset when software reads the character from the RBUF register. RBUF is a read only register. There is also the RCVG bit which is set high

when a framing error occurs and goes low once RDX goes high. TBMT, XMTG, RBFL and RCVG are read only bits.

#### **SYNCHRONOUS MODE**

In this mode data is transferred synchronously with the clock. Data is transmitted on the rising edge and received on the falling edge of the synchronous clock.

This mode is selected by setting SSEL bit in the ENUI register. The input frequency to the UART is the same as the baud rate.

When an external clock input is selected at the CKX pin, data transmit and receive are performed synchronously with this clock through TDX/RDX pins.

If data transmit and receive are selected with the CKX pin as clock output, the device generates the synchronous clock output at the CKX pin. The internal baud rate generator is used to produce the synchronous clock. Data transmit and receive are performed synchronously with this clock.

#### FRAMING FORMATS

The UART supports several serial framing formats (Figure 12). The format is selected using control bits in the ENU, ENUR and ENUI registers.

The first format (1, 1a, 1b, 1c) for data transmission (CHL0 = 1, CHL1 = 0) consists of Start bit, seven Data bits (excluding parity) and 7/8, one or two Stop bits. In applications using parity, the parity bit is generated and verified by hardware

The second format (CHL0 = 0, CHL1 = 0) consists of one Start bit, eight Data bits (excluding parity) and 7/8, one or two Stop bits. Parity bit is generated and verified by hardware.

The third format for transmission (CHL0 = 0, CHL1 = 1) consists of one Start bit, nine Data bits and 7/8, one or two Stop bits. This format also supports the UART "ATTENTION" feature. When operating in this format, all eight bits of TBUF and RBUF are used for data. The ninth data bit is transmitted and received using two bits in the ENU and ENUR registers, called XBIT9 and RBIT9. RBIT9 is a read only bit. Parity is not generated or verified in this mode.

For any of the above framing formats, the last Stop bit can be programmed to be 7/8th of a bit in length. If two Stop bits are selected and the 7/8th bit is set (selected), the second Stop bit will be 7/8th of a bit in length.

The parity is enabled/disabled by PEN bit located in the ENU register. Parity is selected for 7- and 8-bit modes only. If parity is enabled (PEN = 1), the parity selection is then performed by PSEL0 and PSEL1 bits located in the ENU register.

Note that the XBIT9/PSEL0 bit located in the ENU register serves two mutually exclusive functions. This bit programs the ninth bit for transmission when the UART is operating with nine data bits per frame. There is no parity selection in this framing format. For other framing formats XBIT9 is not needed and the bit is PSEL0 used in conjunction with PSEL1 to select parity.

The frame formats for the receiver differ from the transmitter in the number of Stop bits required. The receiver only requires one Stop bit in a frame, regardless of the setting of the Stop bit selection bits in the control register. Note that an implicit assumption is made for full duplex UART operation that the framing formats are the same for the transmitter and receiver.



FIGURE 12. Framing Formats

#### **UART INTERRUPTS**

The UART is capable of generating interrupts. Interrupts are generated on Receive Buffer Full and Transmit Buffer Empty. Both interrupts have individual interrupt vectors. Two bytes of program memory space are reserved for each interrupt vector. The two vectors are located at addresses 0xEC to 0xEF Hex in the program memory space. The interrupts can be individually enabled or disabled using Enable Transmit Interrupt (ETI) and Enable Receive Interrupt (ERI) bits in the ENUI register.

The interrupt from the Transmitter is set pending, and remains pending, as long as both the TBMT and ETI bits are set. To remove this interrupt, software must either clear the ETI bit or write to the TBUF register (thus clearing the TBMT bit).

The interrupt from the receiver is set pending, and remains pending, as long as both the RBFL and ERI bits are set. To remove this interrupt, software must either clear the ERI bit or read from the RBUF register (thus clearing the RBFL bit).

# **Baud Clock Generation**

The clock inputs to the transmitter and receiver sections of the UART can be individually selected to come either from an external source at the CKX pin (port L, pin L1) or from a source selected in the PSR and BAUD registers. Internally, the basic baud clock is created from the oscillator frequency through a two-stage divider chain consisting of a 1–16 (increments of 0.5) prescaler and an 11-bit binary counter. (Figure 13) The divide factors are specified through two read/write registers shown in Figure 14. Note that the 11-bit Baud Rate Divisor spills over into the Prescaler Select Register (PSR). PSR is cleared upon reset.

As shown in Table I, a Prescaler Factor of 0 corresponds to NO CLOCK. NO CLOCK condition is the UART power down mode where the UART clock is turned off for power saving purpose. The user must also turn the UART clock off when a different baud rate is chosen.

The correspondences between the 5-bit Prescaler Select and Prescaler factors are shown in Table I. Therer are many ways to calculate the two divisor factors, but one particularly effective method would be to achieve a 1.8432 MHz frequency coming out of the first stage. The 1.8432 MHz prescaler output is then used to drive the software programmable baud rate counter to create a x16 clock for the following baud rates: 110, 134.5, 150, 300, 600, 1200, 1800, 2400, 3600, 4800, 7200, 9600, 19200 and 38400 (Table II). Other baud rates may be created by using appropriate divisors. The x16 clock is then divided by 16 to provide the rate for the serial shift registers of the transmitter and receiver.

# **Baud Clock Generation** (Continued)



FIGURE 13. UART BAUD Clock Generation

TL/DD/9765-20



FIGURE 14. UART BAUD Clock Divisor Registers

**TABLE I. Prescaler Factors** 

Prescaler Prescaler Select Factor 00000 NO CLOCK 00001 1 00010 1.5 00011 2 00100 2.5 00101 3 00110 3.5 00111 4 01000 4.5 01001 5 01010 5.5 01011 6 01100 6.5 01101 7 01110 7.5 01111 8 10000 8.5 10001 9 10010 9.5 10011 10 10100 10.5 10101 11 10110 11.5 10111 12 11000 12.5 11001 13 11010 13.5 11011 14 11100 14.5 11101 15 11110 15.5 11111 16

TABLE II. Baud Rate Divisors (1.8432 MHz Prescaler Output)

TL/DD/9765-21

| Baud<br>Rate   | Baud Rate<br>Divisor — 1 (N-1) |
|----------------|--------------------------------|
| 110 (110.03)   | 1046                           |
| 134.5 (134.58) | 855                            |
| 150            | 767                            |
| 300            | 383                            |
| 600            | - 191                          |
| 1200           | 95                             |
| 1800           | 63                             |
| 2400           | 47                             |
| 3600           | 31                             |
| 4800           | 23                             |
| 7200           | 15                             |
| 9600           | . 11                           |
| 19200          | 5                              |
| 38400          | 2                              |

The entries in Table II assume a prescaler output of 1.8432 MHz. In the asynchronous mode the baud rate could be as high as 625k.

As an example, considering the Asynchronous Mode and a CKI clock of 4.608 MHz, the prescaler factor selected is:

4.608/1.8432 = 2.5

The 2.5 entry is available in Table I. The 1.8432 MHz prescaler output is then used with proper Baud Rate Divisor (Table II) to obtain different baud rates. For a baud rate of 19200 e.g., the entry in Table II is 5.

$$N-1=5$$
 (N - 1 is the value from Table II)

N = 6 (N is the Baud Rate Divisor)

Baud Rate =  $1.8432 \, \text{MHz}/(16 \times 6) = 19200$ 

The divide by 16 is performed because in the asynchronous mode, the input frequency to the UART is 16 times the baud rate. The equation to calculate baud rates is given below.

The actual Baud Rate may be found from:

$$BR = Fc/(16 \times N \times P)$$

# **Baud Clock Generation** (Continued)

Where:

BR is the Baud Rate

Fc is the CKI frequency

N is the Baud Rate Divisor (Table II).

P is the Prescaler Divide Factor selected by the value in the Prescaler Select Register (Table I)

Note: In the Synchronous Mode, the divisor 16 is replaced by two.

Example:

Asynchronous Mode:

Crystal Frequency = 5 MHz Desired baud rate = 9600

Using the above equation  $N \times P$  can be calculated first.

$$N \times P = (5 \times 10^6)/(16 \times 9600) = 32.552$$

Now 32.552 is divided by each Prescaler Factor (Table II) to obtain a value closest to an integer. This factor happens to be  $6.5 \ (P=6.5)$ .

$$N = 32.552/6.5 = 5.008 (N = 5)$$

The programmed value (from Table II) should be 4 (N - 1). Using the above values calculated for N and P:

BR = 
$$(5 \times 10^6)/(16 \times 5 \times 6.5) = 9615.384$$
  
% error =  $(9615.385 - 9600)/9600 = 0.16$ 

# Effect of HALT/IDLE

The UART logic is reinitialized when either the HALT or IDLE modes are entered. This reinitialization sets the TBMT flag and resets all read only bits in the UART control and status registers. Read/Write bits remain unchanged. The Transmit Buffer (TBUF) is not affected, but the Transmit Shift register (TSFT) bits are set to one. The receiver registers RBUF and RSFT are not affected.

The device will exit from the HALT/IDLE modes when the Start bit of a character is detected at the RDX (L3) pin. This feature is obtained by using the Multi-Input Wakeup scheme provided on the device.

Before entering the HALT or IDLE modes the user program must select the Wakeup source to be on the RDX pin. This selection is done by setting bit 3 of WKEN (Wakeup Enable) register. The Wakeup trigger condition is then selected to be high to low transition. This is done via the WKEDG register (Bit 3 is zero.)

If the device is halted and crystal oscillator is used, the Wakeup signal will not start the chip running immediately because of the finite start up time requirement of the crystal oscillator. The idle timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the device to execute code. The user has to consider this delay when data transfer is expected immediately after exiting the HALT mode.

# **Diagnostic**

Bits CHARL0 and CHARL1 in the ENU register provide a loopback feature for diagnostic testing of the UART. When these bits are set to one, the following occur: The receiver input pin (RDX) is internally connected to the transmitter output pin (TDX); the output of the Transmitter Shift Register is "looped back" into the Receive Shift Register input. In this mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit and receive data paths of the UART.

Note that the framing format for this mode is the nine bit format; one Start bit, nine data bits, and 7/8, one or two Stop bits. Parity is not generated or verified in this mode.

# **Attention Mode**

The UART Receiver section supports an alternate mode of operation, referred to as ATTENTION Mode. This mode of operation is selected by the ATTN bit in the ENUR register. The data format for transmission must also be selected as having nine Data bits and either 7/8, one or two Stop bits.

The ATTENTION mode of operation is intended for use in networking the device with other processors. Typically in such environments the messages consists of device addresses, indicating which of several destinations should receive them, and the actual data. This Mode supports a scheme in which addresses are flagged by having the ninth bit of the data field set to a 1. If the ninth bit is reset to a zero the byte is a Data byte.

While in ATTENTION mode, the UART monitors the communication flow, but ignores all characters until an address character is received. Upon receiving an address character, the UART signals that the character is ready by setting the RBFL flag, which in turn interrupts the processor if UART Receiver interrupts are enabled. The ATTN bit is also cleared automatically at this point, so that data characters as well as address characters are recognized. Software examines the contents of the RBUF and responds by deciding either to accept the subsequent data stream (by leaving the ATTN bit reset) or to wait until the next address character is seen (by setting the ATTN bit again).

Operation of the UART Transmitter is not affected by selection of this Mode. The value of the ninth bit to be transmitted is programmed by setting XBIT9 appropriately. The value of the ninth bit received is obtained by reading RBIT9. Since this bit is located in ENUR register where the error flags reside, a bit operation on it will reset the error flags.

# **Comparators**

The devices contain two differential comparators, each with a pair of inputs (positive and negative) and an output. Ports I1–I3 and I4–I6 are used for the comparators. The following is the Port I assignment:

- 11 Comparator1 negative input
- 12 Comparator1 positive input
- 13 Comparator1 output
- 14 Comparator2 negative input
- 15 Comparator2 positive input
- 16 Comparator2 output

A Comparator Select Register (CMPSL) is used to enable the comparators, read the outputs of the comparators internally, and enable the outputs of the comparators to the pins. Two control bits (enable and output enable) and one result bit are associated with each comparator. The comparator result bits (CMP1RD and CMP2RD) are read only bits which will read as zero if the associated comparator is not enabled. The Comparator Select Register is cleared with reset, resulting in the comparators being disabled. The comparators should also be disabled before entering either the HALT or IDLE modes in order to save power. The configuration of the CMPSL register is as follows:

# Comparators (Continued)

## CMPSL REGISTER (ADDRESS X'00B7)

The CMPSL register contains the following bits:

CMP1EN Enable comparator 1

CMP1RD Comparator 1 result (this is a read only bit, which will read as 0 if the comparator is not

CMP10E Selects pin I3 as comparator 1 output provided

that CMPIEN is set to enable the comparator

CMP2EN Enable comparator 2

CMP2RD Comparator 2 result (this is a read only bit,

which will read as 0 if the comparator is not

enabled)

CMP20E Selects pin I6 as comparator 2 output provided

that CMP2EN is set to enable the comparator

Unused CMP20E CMP2RD CMP2EN CMP10E CMP1RD CMP1EN Unused

Note that the two unused bits of CMPSL may be used as software flags.

Comparator outputs have the same spec as Ports L and G except that the rise and fall times are symmetrical.

# Interrupts

The devices support a vectored interrupt scheme. It supports a total of fourteen interrupt sources. The following table lists all the possible device interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.

The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

- 1. The GIE (Global Interrupt Enable) bit is reset.
- 2. The address of the instruction about to be executed is pushed into the stack.
- 3. The PC (Program Counter) branches to address 00FF. This procedure takes 7 t<sub>c</sub> cycles to execute.



FIGURE 15. Interrupt Block Diagram

TL/DD/9765-22

# Interrupts (Continued)

| Arbitration<br>Ranking | Source         | Description                                 | Vector<br>Address<br>Hi-Low Byte |
|------------------------|----------------|---------------------------------------------|----------------------------------|
| (1) Highest            | Software       | INTR Instruction                            | 0yFE-0yFF                        |
|                        | Reserved       | for Future Use                              | 0yFC-0yFD                        |
| (2)                    | External       | Pin G0 Edge                                 | 0yFA-0yFB                        |
| (3)                    | Timer T0       | Underflow                                   | 0yF8-0yF9                        |
| (4)                    | Timer T1       | T1A/Underflow                               | 0yF6-0yF7                        |
| (5)                    | Timer T1       | T1B                                         | 0yF4-0yF5                        |
| (6)                    | MICROWIRE/PLUS | BUSY Goes Low                               | 0yF2-0yF3                        |
|                        | Reserved       | for Future Use                              | 0yF0-0yF1                        |
| (7)                    | UART           | Receive                                     | 0yEE-0yEF                        |
| (8)                    | UART           | Transmit                                    | 0yEC-0yED                        |
| (9)                    | Timer T2       | T2A/Underflow                               | 0yEA-0yEB                        |
| (10)                   | Timer T2       | T2B                                         | 0yE8-0yE9                        |
| (11)                   | Timer T3       | T3A/Underflow                               | 0yE6-0yE7                        |
| (12)                   | Timer T3       | ТЗВ                                         | 0yE4-0yE5                        |
| (13)                   | Port L/Wakeup  | Port L Edge                                 | 0yE2-0yE3                        |
| (14) Lowest            | Default        | VIS Instr. Execution without Any Interrupts | 0yE0-0yE1                        |

y is VIS page, y ≠ 0.

At this time, since GIE = 0, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.

Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.

Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.

The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.

VIS and the vector table must be located in the same 256-byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first 256-byte block (y  $\neq$  0).

The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte).

The Software Trap has the highest rank and its vector is located at 0yFE and 0yFF.

If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.

Figure 15 shows the Interrupt block diagram.

## **SOFTWARE TRAP**

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.

# Interrupts (Continued)

When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to reset, but not necessarily containing all of the same initialization procedures) before restarting.

The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This pending bit is also cleared on reset.

The ST has the highest rank among all interrupts.

Nothing (except another ST) can interrupt an ST being serviced.

# WATCHDOG

The devices contain a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.

Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table III shows the WDSVR register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window.

Table IV shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit.

TABLE III. WATCHDOG Service Register (WDSVR)

| Wind |    |   | к | ey Da | ta |   | Clock<br>Monitor |
|------|----|---|---|-------|----|---|------------------|
| X    | X. | 0 | 1 | 1     | 0  | 0 | . Y              |
| 7    | 6  | 5 | 4 | 3     | 2  | 1 | 0                |

**TABLE IV. WATCHDOG Service Window Select** 

| WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) |
|----------------|----------------|----------------------------------------|
| 0              | 0              | 2k-8k t <sub>c</sub> Cycles            |
| 0              | 1 1            | 2k-16k t <sub>c</sub> Cycles           |
| 1              | 0              | 2k-32k t <sub>c</sub> Cycles           |
| 1              | 1              | 2k-64k t <sub>c</sub> Cycles           |

## Clock Monitor

The Clock Monitor aboard the device can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz.

# **WATCHDOG Operation**

The WATCHDOG and Clock Monitor are disabled during reset. The device comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select bits (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.

The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table V shows the sequence of events that can occur.

The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service.

The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional 16  $t_{\rm c}{-}$  32  $t_{\rm c}$  cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the device will stop forcing the WDOUT output low.

The WATCHDOG service window will restart when the WDOUT pin goes high. It is recommended that the user tie the WDOUT pin back to  $V_{CC}$  through a resistor in order to pull WDOUT high.

A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state.

The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16  $t_{\rm c}{-}32\ t_{\rm c}$  clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:

1/t<sub>c</sub> > 10 kHz-No clock rejection.

1/t<sub>c</sub> < 10 Hz—Guaranteed clock rejection.

# **Watchdog and Clock Monitor Summary**

The following salient points regarding the COP888CG WATCHDOG and CLOCK MONITOR should be noted:

- Both the WATCHDOG and CLOCK MONITOR detector circuits are inhibited during RESET.
- Following RESET, the WATCHDOG and CLOCK MONITOR are both enabled, with the WATCHDOG having he maximum service window selected.
- The WATCHDOG service window and CLOCK MONI-TOR enable/disable option can only be changed once, during the initial WATCHDOG service following RESET.
- The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error.
- Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG errors.
- The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's.
- The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes.
- The CLOCK MONITOR detector circuit is active during both the HALT and IDLE modes. Consequently, the COP888 inadvertently entering the HALT mode will be detected as a CLOCK MONITOR error (provided that the CLOCK MONITOR enable option has been selected by the program).

- With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode.
- With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error.
- The IDLE timer T0 is not initialized with RESET.
- The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles).
   The user is responsible for resetting the T0PND flag.
- A hardware WATCHDOG service occurs just as the device exits the IDLE mode. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error.
- Following RESET, the initial WATCHDOG service (where the service window and the CLOCK MONITOR enable/ disable must be selected) may be programmed anywhere within the maximum service window (65,536 instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCH-DOG error.

# **Detection of Illegal Conditions**

The device can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.

Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.

The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F (Segment 0), 140 to 17F (Segment 1), and all other segments (i.e., Segments 3 ... etc.) is read as all 1's, which in turn will cause the program to return to address 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:

- a. Executing from undefined ROM
- Over "POP"ing the stack by having more returns than calls.

When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures). The recovery program should reset the software interrupt pending bit using the RPND instruction.

# MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the device to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E2PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 12 shows a block diagram of the MICROWIRE/PLUS logic.



TL/DD/9765-23

## FIGURE 16. MICROWIRE/PLUS Block Diagram

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS arrangement with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the master mode, the SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table VI details the different clock rates that may be selected.

**TABLE V. WATCHDOG Service Actions** 

| Key<br>Data | Window<br>Data | Clock<br>Monitor | Action                                |  |  |
|-------------|----------------|------------------|---------------------------------------|--|--|
| Match       | Match          | Match            | Valid Service: Restart Service Window |  |  |
| Don't Care  | Mismatch       | Don't Care       | Error: Generate WATCHDOG Output       |  |  |
| Mismatch    | Don't Care     | Don't Care       | Error: Generate WATCHDOG Output       |  |  |
| Don't Care  | Don't Care     | Mismatch         | Error: Generate WATCHDOG Output       |  |  |

## TABLE VI. MICROWIRE/PLUS Master Mode Clock Select

| SL1 | SL0 | SK                 |
|-----|-----|--------------------|
| 0   | 0   | $2 \times t_c$     |
| 0   | 1   | 4 × t <sub>c</sub> |
| 1   | x   | $8 \times t_c$     |

Where t<sub>c</sub> is the instruction cycle clock

# MICROWIRE/PLUS (Continued)

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The device may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 13 shows how two devices, microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

#### Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. SK clock is normally low when not shifting.

Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

## MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the device. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table VII summarizes the bit settings required for Master mode of operation.

#### MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table VII summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

#### Alternate SK Phase Operation

The device allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock and shifted out on the rising edge of the SK clock.

A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE VII
This table assumes that the control flag MSEL is set.

| G4 (SO)<br>Config. Bit | G5 (SK)<br>Config. Bit | G4<br>Fun.    | G5<br>Fun. | Operation                |
|------------------------|------------------------|---------------|------------|--------------------------|
| 1                      | 1                      | so            | 1          | MICROWIRE/PLUS<br>Master |
| 0                      | 1                      | TRI-<br>STATE |            | MICROWIRE/PLUS<br>Master |
| 1                      | 0                      | so            | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |
| 0                      | 0                      | TRI-<br>STATE | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |



FIGURE 17. MICROWIRE/PLUS Application

TL/DD/9765-24

# **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address<br>S/ADD REG | Contents                                                       |
|----------------------|----------------------------------------------------------------|
| 0000 to 006F         | On-Chip RAM bytes (112 bytes)                                  |
| 0070 to 007F         | Unused RAM Address Space (Reads<br>As All Ones)                |
| xx80 to xxAF         | Unused RAM Address Space (Reads<br>Undefined Data)             |
| xxB0                 | Timer T3 Lower Byte                                            |
| XXB1                 | Timer T3 Upper Byte                                            |
| xxB2                 | Timer T3 Autoload Register T3RA<br>Lower Byte                  |
| xxB3                 | Timer T3 Autoload Register T3RA Upper Byte                     |
| xxB4                 | Timer T3 Autoload Register T3RB<br>Lower Byte                  |
| xxB5                 | Timer T3 Autoload Register T3RB                                |
| vavB€                | Upper Byte                                                     |
| xxB6                 | Timer T3 Control Register                                      |
| xxB7<br>xxB8         | Comparator Select Register (CMPSL) UART Transmit Buffer (TBUF) |
| xxB9                 | UART Receive Buffer (RBUF)                                     |
| xxBA                 | UART Control and Status Register                               |
|                      | (ENU)                                                          |
| xxBB                 | UART Receive Control and Status<br>Register (ENUR)             |
| xxBC                 | UART Interrupt and Clock Source<br>Register (ENUI)             |
| xxBD                 | UART Baud Register (BAUD)                                      |
| xxBE                 | UART Prescale Select Register (PSR)                            |
| xxBF                 | Reserved for UART                                              |
| xxC0                 | Timer T2 Lower Byte                                            |
| xxC1                 | Timer T2 Upper Byte                                            |
| xxC2                 | Timer T2 Autoload Register T2RA Lower Byte                     |
| xxC3                 | Timer T2 Autoload Register T2RA Upper Byte                     |
| xxC4                 | Timer T2 Autoload Register T2RB Lower Byte                     |
| xxC5                 | Timer T2 Autoload Register T2RB                                |
| xxC6                 | Upper Byte Timer T2 Control Register                           |
| xxC7                 | WATCHDOG Service Register<br>(Reg:WDSVR)                       |
| xxC8                 | MIWU Edge Select Register (Reg:WKEDG)                          |
| xxC9                 | MIWU Enable Register (Reg:WKEN)                                |
| xxCA                 | MIWU Pending Register (Reg:WKPND)                              |
| xxCB                 | Reserved                                                       |
| XXCC                 | Reserved                                                       |
|                      |                                                                |
| xxCD to xxCF         | Reserved                                                       |

| Address<br>S/ADD REG | Contents                                   |
|----------------------|--------------------------------------------|
| xxD0                 | Port L Data Register                       |
| xxD1                 | Port L Configuration Register              |
| xxD2                 | Port L Input Pins (Read Only)              |
| xxD3                 | Reserved for Port L                        |
| xxD4                 | Port G Data Register                       |
| xxD5                 | Port G Configuration Register              |
| xxD6                 | Port G Input Pins (Read Only)              |
| xxD7                 | Port I Input Pins (Read Only)              |
| xxD8                 | Port C Data Register                       |
| xxD9                 | Port C Configuration Register              |
| xxDA                 | Port C Input Pins (Read Only)              |
| xxDB                 | Reserved for Port C                        |
| xxDC                 | Port D                                     |
| xxDD to DF           | Reserved for Port D                        |
| xxE0 to xxE5         | Reserved for EE Control Registers          |
| xxE6                 | Timer T1 Autoload Register T1RB            |
|                      | Lower Byte                                 |
| xxE7                 | Timer T1 Autoload Register T1RB            |
|                      | Upper Byte                                 |
| xxE8                 | ICNTRL Register                            |
| xxE9                 | MICROWIRE/PLUS Shift Register              |
| xxEA                 | Timer T1 Lower Byte                        |
| xxEB                 | Timer T1 Upper Byte                        |
| xxEC                 | Timer T1 Autoload Register T1RA Lower Byte |
| xxED                 | Timer T1 Autoload Register T1RA            |
|                      | Upper Byte                                 |
| xxEE                 | CNTRL Control Register                     |
| xxEF                 | PSW Register                               |
| xxF0 to FB           | On-Chip RAM Mapped as Registers            |
| xxFC                 | X Register                                 |
| xxFD                 | SP Register                                |
| xxFE                 | B Register                                 |
| xxFF                 | S Register                                 |
| 0100-013F            | On-Chip 64 RAM Bytes                       |

Reading memory locations 0070H–007FH (Segment 0) will return all ones. Reading unused memory locations 0080H–00AFH (Segment 0) will return undefined data. Reading unused memory locations 0140–017F (Segment 1) will return all ones. Reading memory locations from other Segments (i.e., Segment 2, Segment 3, ... etc.) will return all ones.

# **Addressing Modes**

There are ten addressing modes, six for operand addressing and four for transfer of control.

#### **OPERAND ADDRESSING MODES**

#### **Register Indirect**

This is the "normal" addressing mode. The operand is the data memory addressed by the B pointer or X pointer.

# Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

#### **Direct**

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### Immediate

The instruction contains an 8-bit immediate field as the operand.

#### **Short Immediate**

This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand.

#### Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

#### TRANSFER OF CONTROL ADDRESSING MODES

#### Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP + 1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

#### **Absolute**

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment.

## **Absolute Long**

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space.

#### Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction.

Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt service routine.

# Instruction Set

# **Register and Symbol Definition**

|     | Registers                            |
|-----|--------------------------------------|
| Α   | 8-Bit Accumulator Register           |
| В   | 8-Bit Address Register               |
| Х   | 8-Bit Address Register               |
| SP  | 8-Bit Stack Pointer Register         |
| PC  | 15-Bit Program Counter Register      |
| PU  | Upper 7 Bits of PC                   |
| PL  | Lower 8 Bits of PC                   |
| С   | 1 Bit of PSW Register for Carry      |
| HC  | 1 Bit of PSW Register for Half Carry |
| GIE | 1 Bit of PSW Register for Global     |
|     | Interrupt Enable                     |
| VU  | Interrupt Vector Upper Byte          |
| VL  | Interrupt Vector Lower Byte          |

|                       | Symbols                                                    |
|-----------------------|------------------------------------------------------------|
| [B]                   | Memory Indirectly Addressed by B<br>Register               |
| [X]                   | Memory Indirectly Addressed by X<br>Register               |
| MD                    | Direct Addressed Memory                                    |
| Mem                   | Direct Addressed Memory or [B]                             |
| Meml                  | Direct Addressed Memory or [B] or<br>Immediate Data        |
| lmm                   | 8-Bit Immediate Data                                       |
| Reg                   | Register Memory: Addresses F0 to FF (Includes B, X and SP) |
| Bit                   | Bit Number (0 to 7)                                        |
| ←                     | Loaded with                                                |
| $\longleftrightarrow$ | Exchanged with                                             |

# Instruction Set (Continued)

# INSTRUCTION SET

| ·                                                            |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                              | A,Meml                           | ADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $A \leftarrow A + Meml$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ADC A                                                        | A,Meml                           | ADD with Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $A \leftarrow A + Meml + C, C \leftarrow Carry$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                              |                                  | and the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second s | HC ← Half Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SUBC A                                                       | A,Meml                           | Subtract with Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $A \leftarrow A - \overline{Meml} + C, C \leftarrow Carry$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| "                                                            |                                  | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | HC ← Half Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AND A                                                        | A,Meml                           | Logical AND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A ← A and Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                              | lmm                              | Logical AND Immed., Skip if Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Skip next if (A and Imm) = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                              | A,Meml                           | Logical OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A ← A or Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1                                                            | ' I                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                              | A,Meml                           | Logical EXclusive OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A ← A xor Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| · ·                                                          | /ID,Imm                          | IF EQual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Compare MD and Imm, Do next if MD = Imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| l                                                            | A,Meml                           | IF EQual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Compare A and Meml, Do next if $A = Meml$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IFNE A                                                       | A,Meml                           | IF Not Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Compare A and Meml, Do next if A $\neq$ Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IFGT A                                                       | A,Meml                           | IF Greater Than                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Compare A and Meml, Do next if A > Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IFBNE #                                                      | #                                | If B Not Equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Do next if lower 4 bits of B ≠ Imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DRSZ F                                                       | Reg                              | Decrement Reg., Skip if Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reg ← Reg − 1, Skip if Reg = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                              | #.Mem                            | Set BIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 to bit, Mem (bit = 0 to 7 immediate)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                              | #.Mem                            | Reset BIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 to bit. Mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                              | #,Mem                            | IF BIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | If bit in A or Mem is true do next instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                              | *,welli                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RPND                                                         |                                  | Reset PeNDing Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reset Software Interrupt Pending Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| X A                                                          | A,Mem                            | EXchange A with Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A ←→ Mem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                              | 1,[X]                            | EXchange A with Memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \longleftrightarrow [X]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                              | A,Meml                           | LoaD A with Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A ← Meml                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                              | A,[X]                            | LoaD A with Memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow [X]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1                                                            | /                                | Load B with Immed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A ← [∧]<br>B ← lmm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1                                                            | 3,Imm                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| •                                                            | /lem,lmm                         | LoaD Memory Immed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mem ← Imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LD F                                                         | Reg,Imm                          | LoaD Register Memory Immed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reg ← Imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| X A                                                          | A, [B ±]                         | EXchange A with Memory [B]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \longleftrightarrow [B], (B \longleftarrow B \pm 1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                              | X, [X ±]                         | EXchange A with Memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \longleftrightarrow [X], (X \longleftarrow \pm 1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                              | [B±]                             | LoaD A with Memory [B]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow [B], (B \leftarrow B \pm 1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                              | A, [X±]                          | LoaD A with Memory [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $A \leftarrow [X], (X \leftarrow X \pm 1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                              |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LD [                                                         | B±],Imm                          | LoaD Memory [B] Immed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | [B] ← lmm, (B ← B±1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CLR A                                                        | ۱ .                              | CLeaR A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A .← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| INC A                                                        | ·                                | INCrement A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $A \leftarrow A + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DEC A                                                        |                                  | DECrementA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A ← A − 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LAID                                                         | `                                | Load A InDirect from ROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A ← ROM (PU,A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DCOR A                                                       |                                  | Decimal CORrect A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A ← BCD correction of A (follows ADC, SUBC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RRC A                                                        |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $C \rightarrow A7 \rightarrow \rightarrow A0 \rightarrow C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                              |                                  | Rotate A Right thru C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RLC                                                          |                                  | Rotate A Left thru C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $C \leftarrow A7 \leftarrow \ldots \leftarrow A0 \leftarrow C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SWAP A                                                       | <b>1</b>                         | SWAP nibbles of A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A7 A4 ←→ A3 A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SC                                                           |                                  | Set C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | C ← 1, HC ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RC                                                           | .                                | Reset C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C ← 0, HC ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| IFC                                                          | ļ                                | IF C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IF C is true, do next instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| IFNC.                                                        |                                  | IF Not C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | If C is not true, do next instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                              |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| i POP 🛮 🗚                                                    | <b>λ</b> Ι                       | POP the stack into A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $SP \leftarrow SP + 1.A \leftarrow [SP]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| POP A                                                        | I                                | POP the stack into A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $SP \leftarrow SP + 1, A \leftarrow [SP]$<br>$[SP] \leftarrow A, SP \leftarrow SP - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PUSH A                                                       | I                                | PUSH A onto the stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | [SP] ← A, SP ← SP − 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PUSH A                                                       | <del>\</del>                     | PUSH A onto the stack  Vector to Interrupt Service Routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $[SP] \leftarrow A, SP \leftarrow SP - 1$<br>$PU \leftarrow [VU], PL \leftarrow [VL]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PUSH A                                                       | I                                | PUSH A onto the stack                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | [SP] ← A, SP ← SP − 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PUSH A VIS JMPL A                                            | <del>\</del>                     | PUSH A onto the stack  Vector to Interrupt Service Routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $[SP] \leftarrow A, SP \leftarrow SP - 1$<br>$PU \leftarrow [VU], PL \leftarrow [VL]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PUSH A VIS JMPL A JMP A                                      | Addr.<br>Addr.                   | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PUSH A VIS JMPL A JMP A JP E                                 | Addr.<br>Addr.<br>Disp.          | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$ $PC \leftarrow PC + r (ris - 31 to + 32, except 1)$                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PUSH A VIS JMPL A JMP A JP D JSRL A                          | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$ $PC \leftarrow PC + r (r is -31 to +32, except 1)$ $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii$                                                                                                                                                                                                                                                                                                                                               |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A                    | Addr.<br>Addr.<br>Disp.          | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$ $PC \leftarrow PC + r (r is -31 to +32, except 1)$ $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii$ $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i$                                                                                                                                                                                                                                                                    |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A JID                | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\begin{split} [SP] &\leftarrow A, SP \leftarrow SP-1 \\ PU \leftarrow [VU], PL \leftarrow [VL] \\ PC \leftarrow ii \ (ii = 15 \ bits, 0 \ to \ 32k) \\ PC9 \dots 0 \leftarrow i \ (i = 12 \ bits) \\ PC \leftarrow PC + r \ (ris - 31 \ to + 32, \ except \ 1) \\ [SP] \leftarrow PL, \ [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii \\ [SP] \leftarrow PL, \ [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i \\ PL \leftarrow ROM \ (PU,A) \end{split}$                                                                                                                                                                              |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A JID RET            | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$ $PC \leftarrow PC + r (r is - 31 to + 32, except 1)$ $[SP] \leftarrow PL, [SP - 1] \leftarrow PU, SP - 2, PC \leftarrow ii$ $[SP] \leftarrow PL, [SP - 1] \leftarrow PU, SP - 2, PC9 \dots 0 \leftarrow i$ $PL \leftarrow ROM (PU,A)$ $SP + 2, PL \leftarrow [SP], PU \leftarrow [SP - 1]$                                                                                                                                                                          |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A JID RET RETSK      | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn and SKip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $\begin{split} [SP] &\leftarrow A, SP \leftarrow SP-1 \\ PU \leftarrow [VU], PL \leftarrow [VL] \\ PC \leftarrow ii \ (ii = 15 \ bits, 0 \ to \ 32k) \\ PC9 \dots 0 \leftarrow i \ (i = 12 \ bits) \\ PC \leftarrow PC + r \ (r \ is - 31 \ to + 32, \ except \ 1) \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i \\ PL \leftarrow ROM \ (PU,A) \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \end{split}$                   |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A JID RET            | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $[SP] \leftarrow A, SP \leftarrow SP - 1$ $PU \leftarrow [VU], PL \leftarrow [VL]$ $PC \leftarrow ii (ii = 15 bits, 0 to 32k)$ $PC9 \dots 0 \leftarrow i (i = 12 bits)$ $PC \leftarrow PC + r (r is - 31 to + 32, except 1)$ $[SP] \leftarrow PL, [SP - 1] \leftarrow PU, SP - 2, PC \leftarrow ii$ $[SP] \leftarrow PL, [SP - 1] \leftarrow PU, SP - 2, PC9 \dots 0 \leftarrow i$ $PL \leftarrow ROM (PU,A)$ $SP + 2, PL \leftarrow [SP], PU \leftarrow [SP - 1]$                                                                                                                                                                          |
| PUSH A VIS JMPL A JMP A JP E JSRL A JSR A JID RET RETSK      | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn from Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $\begin{split} [SP] &\leftarrow A, SP \leftarrow SP-1 \\ PU \leftarrow [VU], PL \leftarrow [VL] \\ PC \leftarrow ii \ (ii = 15 \ bits, 0 \ to \ 32k) \\ PC9 \dots 0 \leftarrow i \ (i = 12 \ bits) \\ PC \leftarrow PC + r \ (r \ is -31 \ to +32, \ except \ 1) \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i \\ PL \leftarrow ROM \ (PU,A) \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \end{split}$                     |
| PUSH A VIS JMPL A JMP A JP D JSRL A JSR A JID RET RETSK RETI | Addr.<br>Addr.<br>Disp.<br>Addr. | PUSH A onto the stack  Vector to Interrupt Service Routine Jump absolute Long Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn and SKip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $\begin{split} [SP] &\leftarrow A, SP \leftarrow SP-1 \\ PU \leftarrow [VU], PL \leftarrow [VL] \\ PC \leftarrow ii \ (ii = 15 \ bits, 0 \ to \ 32k) \\ PC9 \dots 0 \leftarrow i \ (i = 12 \ bits) \\ PC \leftarrow PC + r \ (r \ is - 31 \ to + 32, \ except \ 1) \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow ii \\ [SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i \\ PL \leftarrow ROM \ (PU,A) \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1] \\ SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1], GIE \leftarrow 1 \end{split}$ |

# **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).

Most single byte instructions take one cycle time to execute.

See the BYTES and CYCLES per INSTRUCTION table for details.

# Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

| '     | [B]   | Direct | Immed.          |
|-------|-------|--------|-----------------|
| ADD   | 1/1   | 3/4    | 2/2             |
| ADC   | 1/1   | 3/4    | 2/2             |
| SUBC  | 1/1   | 3/4    | 2/2             |
| AND   | 1/1   | 3/4    | 2/2             |
| OR    | 1/1   | 3/4    | 2/2             |
| XOR   | . 1/1 | 3/4    | 2/2             |
| IFEQ  | 1/1   | 3/4    | 2/2             |
| IFNE  | 1/1   | 3/4    | 2/2             |
| IFGT  | 1/1   | 3/4    | 2/2             |
| IFBNE | 1/1   |        |                 |
| DRSZ  |       | 1/3    |                 |
| SBIT  | 1/1   | 3/4    |                 |
| RBIT  | 1/1   | 3/4    | land the second |
| IFBIT | 1/1   | 3/4    |                 |

| Instructions U | Instructions Using A & C |  |  |  |  |  |
|----------------|--------------------------|--|--|--|--|--|
| CLRA           | 1/1                      |  |  |  |  |  |
| INCA           | 1/1                      |  |  |  |  |  |
| DECA           | 1/1                      |  |  |  |  |  |
| LAID           | 1/3                      |  |  |  |  |  |
| DCOR           | 1/1                      |  |  |  |  |  |
| RRCA           | 1/1                      |  |  |  |  |  |
| RLCA           | 1/1                      |  |  |  |  |  |
| SWAPA          | 1/1                      |  |  |  |  |  |
| SC             | 1/1                      |  |  |  |  |  |
| RC             | 1/1                      |  |  |  |  |  |
| İFC            | 1/1                      |  |  |  |  |  |
| IFNC           | 1/1                      |  |  |  |  |  |
| PUSHA          | 1/3                      |  |  |  |  |  |

1/3

2/2

POPA

ANDSZ

| Transfer of Control<br>Instructions |     |  |  |  |  |
|-------------------------------------|-----|--|--|--|--|
| JMPL                                | 3/4 |  |  |  |  |
| JMP                                 | 2/3 |  |  |  |  |
| JP                                  | 1/3 |  |  |  |  |
| JSRL                                | 3/5 |  |  |  |  |
| JSR                                 | 2/5 |  |  |  |  |
| JID                                 | 1/3 |  |  |  |  |
| VIS                                 | 1/5 |  |  |  |  |
| RET                                 | 1/5 |  |  |  |  |
| RETSK                               | 1/5 |  |  |  |  |
| RETI                                | 1/5 |  |  |  |  |
| INTR                                | 1/7 |  |  |  |  |
| NOP                                 | 1/1 |  |  |  |  |
|                                     |     |  |  |  |  |

| RPND | 1/1 |
|------|-----|

## **Memory Transfer Instructions**

|              | _   | ister<br>rect | Direct | Immed. | Register Indirect<br>Auto Incr. & Decr. |         |
|--------------|-----|---------------|--------|--------|-----------------------------------------|---------|
|              | [B] | [X]           |        |        | [B+,B-]                                 | [X+,X-] |
| X A,*        | 1/1 | 1/3           | 2/3    |        | 1/2                                     | 1/3     |
| LD A,*       | 1/1 | 1/3           | 2/3    | 2/2    | 1/2                                     | 1/3     |
| LD B, Imm    |     |               | 1      | 1/1    |                                         |         |
| LD B, Imm    |     |               |        | 2/2    |                                         |         |
| LD Mem, Imm  | 2/2 |               | 3/3    |        | 2/2                                     |         |
| LD Reg, Imm  |     |               | 2/3    |        |                                         |         |
| IFEQ MD, Imm |     |               | 3/3    |        |                                         |         |

(IF B < 16) (IF B > 15)

 <sup>= &</sup>gt; Memory location addressed by B or X or directly.

Opcode Table
Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

|         |        |             | I        | I             | T             |              | T -,       |   |
|---------|--------|-------------|----------|---------------|---------------|--------------|------------|---|
| F       | E      | D           | С        | В             | Α             | 9            | 8          |   |
| JP -15  | JP -31 | LD 0F0, # i | DRSZ 0F0 | RRCA          | RC            | ADC A,#i     | ADC A,[B]  | 0 |
| JP -14  | JP -30 | LD 0F1, # i | DRSZ 0F1 | *             | sc            | SUBC A, #i   | SUB A,[B]  | 1 |
| JP -13  | JP -29 | LD 0F2, # i | DRSZ 0F2 | X A, [X+]     | X A,[B+]      | IFEQ A,#i    | IFEQ A,[B] | 2 |
| JP -12  | JP -28 | LD 0F3, # i | DRSZ 0F3 | X A, [X-]     | X A,[B-]      | IFGT A,#i    | IFGT A,[B] | 3 |
| JP -11  | JP -27 | LD 0F4, # i | DRSZ 0F4 | VIS           | LAID          | ADD A,#i     | ADD A,[B]  | 4 |
| JP - 10 | JP -26 | LD 0F5, # i | DRSZ 0F5 | RPND          | JID           | AND A,#i     | AND A,[B]  | 5 |
| JP -9   | JP −25 | LD 0F6, # i | DRSZ 0F6 | X A,[X]       | X A,[B]       | XOR A,#i     | XOR A,[B]  | 6 |
| JP -8   | JP -24 | LD 0F7, # i | DRSZ 0F7 | *             | *             | OR A,#i      | OR A,[B]   | 7 |
| JP -7   | JP -23 | LD 0F8, # i | DRSZ 0F8 | NOP           | RLCA          | LD A,#i      | IFC        | 8 |
| JP -6   | JP -22 | LD 0F9, # i | DRSZ 0F9 | IFNE<br>A,[B] | IFEQ<br>Md,#i | IFNE<br>A,#i | IFNC       | 9 |
| JP -5   | JP -21 | LD 0FA, # i | DRSZ 0FA | LD A,[X+]     | LD A,[B+]     | LD [B+],#i   | INCA       | Α |
| JP4     | JP -20 | LD 0FB, # i | DRSZ 0FB | LD A,[X-]     | LD A,[B-]     | LD [B-],#i   | DECA       | В |
| JP -3   | JP -19 | LD 0FC, # i | DRSZ 0FC | LD Md,#i      | JMPL          | X A,Md       | POPA       | С |
| JP -2   | JP -18 | LD 0FD, # i | DRSZ 0FD | DIR           | JSRL          | LD A,Md      | RETSK      | D |
| JP -1   | JP -17 | LD 0FE, # i | DRSZ 0FE | LD A,[X]      | LD A,[B]      | LD [B],#i    | RET        | E |
| JP -0   | JP -16 | LD 0FF, # i | DRSZ 0FF | *             | *             | LD B,#i      | RETI       | F |

# Opcode Table (Continued)

Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

| 7              | 6              | 5         | 4        | 3                | 2                | 1       | 0       | } |
|----------------|----------------|-----------|----------|------------------|------------------|---------|---------|---|
| IFBIT<br>0,[B] | ANDSZ<br>A, #i | LDB,#0F   | IFBNE 0  | JSR<br>x000-x0FF | JMP<br>x000-x0FF | JP +17  | INTR    | 0 |
| IFBIT<br>1,[B] | *              | LD B, #0E | IFBNE 1  | JSR<br>x100-x1FF | JMP<br>x100-x1FF | JP + 18 | JP + 2  | 1 |
| IFBIT<br>2,[B] | •              | LDB,#0D   | IFBNE 2  | JSR<br>x200-x2FF | JMP<br>x200-x2FF | JP + 19 | JP + 3  | 2 |
| IFBIT<br>3,[B] | •              | LDB,#0C   | IFBNE 3  | JSR<br>x300-x3FF | JMP<br>x300-x3FF | JP +20  | JP + 4  | 3 |
| IFBIT<br>4,[B] | CLRA           | LD B, #0B | IFBNE 4  | JSR<br>x400-x4FF | JMP<br>x400-x4FF | JP +21  | JP + 5  | 4 |
| IFBIT<br>5,[B] | SWAPA          | LDB,#0A   | IFBNE 5  | JSR<br>x500-x5FF | JMP<br>x500-x5FF | JP +22  | JP + 6  | 5 |
| IFBIT<br>6,[B] | DCORA          | LD B,#09  | IFBNE 6  | JSR<br>x600-x6FF | JMP<br>x600-x6FF | JP +23  | JP + 7  | 6 |
| IFBIT<br>7,[B] | PUSHA          | LD B, #08 | IFBNE 7  | JSR<br>x700-x7FF | JMP<br>x700-x7FF | JP +24  | JP + 8  | 7 |
| SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, #07 | IFBNE 8  | JSR<br>x800-x8FF | JMP<br>x800-x8FF | JP +25  | JP + 9  | 8 |
| SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B,#06  | IFBNE 9  | JSR<br>x900-x9FF | JMP<br>x900-x9FF | JP +26  | JP + 10 | 9 |
| SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B, #05 | IFBNE 0A | JSR<br>xA00-xAFF | JMP<br>xA00-xAFF | JP +27  | JP + 11 | Α |
| SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B, #04 | IFBNE 0B | JSR<br>xB00-xBFF | JMP<br>xB00-xBFF | JP +28  | JP + 12 | В |
| SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B,#03  | IFBNE 0C | JSR<br>xC00-xCFF | JMP<br>xC00-xCFF | JP +29  | JP + 13 | С |
| SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B, #02 | IFBNE 0D | JSR<br>xD00-xDFF | JMP<br>xD00-xDFF | JP +30  | JP + 14 | D |
| SBIT<br>6,[B]  | RBIT<br>6,[B]  | LD B, #01 | IFBNE 0E | JSR<br>xE00-xEFF | JMP<br>xE00-xEFF | JP +31  | JP + 15 | E |
| SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B,#00  | IFBNE 0F | JSR<br>xF00-xFFF | JMP<br>xF00-xFFF | JP +32  | JP + 16 | F |

Where,

Note: The opcode 60 Hex is also the opcode for IFBIT #i,A

# **Mask Options**

The COP888CG mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

OPTION 1: CLOCK CONFIGURATION

= 1 Crystal Oscillator (CKI/10)

G7 (CKO) is clock generator output to crystal/resonator CKI is the clock input

= 2 Single-pin RC controlled

oscillator (CKI/10)

G7 is available as a HALT restart and/or general purpose input

OPTION 2: HALT

= 1 Enable HALT mode

= 2 Disable HALT mode

OPTION 3: BONDING OPTIONS

= 1 44-Pin PLCC

= 2 40-Pin DIP

= 3 N/A

= 4 28-Pin DIP

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/1<sub>c</sub>).

i is the immediate data

Md is a directly addressed memory location

<sup>\*</sup> is an unused opcode

# **Development Support**

#### **IN-CIRCUIT EMULATOR**

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface or maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use window interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC® via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

## **Emulator Ordering Information**

| Part Number | Description                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| IM-COP8/400 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic debugger<br>software and RS-232 serial interface<br>cable |
| MHW-PS3     | Power supply 110V/60 MHz                                                                                                           |
| MHW-PS4     | Power supply 220V/50 Hz                                                                                                            |

#### **Probe Card Ordering Information**

| Part Number     | Package | Voltage<br>Range | Emulates |
|-----------------|---------|------------------|----------|
| MHW-884CG28D5PC | 28 DIP  | 4.5V-5.5V        | COP884CG |
| MHW-884CG28DWPC | 28 DIP  | 2.5V-6.0V        | COP884CG |
| MHW-888CG40D5PC | 40 DIP  | 4.5V-5.5V        | COP888CG |
| MHW-888CG40DWPC | 40 DIP  | 2.5V-6.0V        | COP888CG |
| MWH-888CG44D5PC | 44 PLCC | 4.5V-5.5V        | COP888CG |
| MHW-888CG44DWPC | 44 PLCC | 2.5V-6.0V        | COP888CG |

#### MACRO CROSS ASSEMBLER

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### **Assembler Ordering Information**

| Part Number   | Description                                                                 | Manual        |
|---------------|-----------------------------------------------------------------------------|---------------|
| MOLE-COP8-IBM | COP8 macro cross<br>assembler for IBM®,<br>PC-/XT®, PC-AT®<br>or compatible | 424410527-001 |

# **Development Support (Continued)**

#### SIMULATOR

The COP8 Designer's Tool Kit is available for evaluating National Semiconductor's COP8 microcontroller family. The kit contains programmer's manuals, device datasheets, pocket reference guide, assembler and simulator, which allows the user to write, test, debug and run code on an industry standard compatible PC. The simulator has a windowed user interface and can handle script files that simulate hardware inputs, interrupts and automatic command processing. The capture file feature enables the user to record to a file current cycle count and output port changes which are caused by the program under test.

## Simulator Ordering Information

| Part Number   | Description                                            | Manual                         |
|---------------|--------------------------------------------------------|--------------------------------|
| COP8-TOOL-KIT | COP8 Designer's<br>Tool Kit Assembler<br>and Simulator | 420420270-001<br>424420269-001 |

#### SINGLE CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. For more detailed information refer to the emulation device specific datasheets and the form, fit, function emulator selection table below.

#### PROGRAMMING SUPPORT

Programming of the single chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code from a standard programmed EPROM to the single chip emulator and vice versa. Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

Fax: (206) 882-1043

## **Single Chip Emulator Selection Table**

| Device Number  | Clock Option                 | Package | Description                             | Emulates |  |  |
|----------------|------------------------------|---------|-----------------------------------------|----------|--|--|
| COP888CGMHEL-X | X = 1: crystal<br>X = 3: R/C | 44 LDCC | Multi-Chip Module<br>(MCM), UV erasable | COP888CG |  |  |
| COP888CGMHD-X  | X = 1: crystal<br>X = 3: R/C | 40 DIP  | MCM, UV erasable                        | COP888CG |  |  |
| COP884CGMHD-X  | X = 1: crystal<br>X = 3: R/C | 28 DIP  | MCM, UV erasable                        | COP884CG |  |  |

## **Duplicator Board Ordering Information**

| Part Number   | Description                                                                                  | Devices Supported           |
|---------------|----------------------------------------------------------------------------------------------|-----------------------------|
| COP8-PRGM-28D | Duplicator Board for 28 DIP Multi-<br>Chip Module (MCM) and for use with<br>Scrambler Boards | COP884CGMHD                 |
| COP8-SCRM-DIP | MCM Scrambler Board for 40 DIP socket                                                        | COP888CGMHD                 |
| COP8-SCRM-PCC | MCM Scrambler Board for 44 PLCC/<br>LDCC                                                     | COP888CGMHEL                |
| COP8-SCRM-SBX | MCM Scrambler board for 28 LCC socket                                                        | COP884CGMHEA                |
| COP8-PRGM-DIP | Duplicator Board with COP8-SCRM-<br>DIP scrambler board                                      | COP884CGMHD,<br>COP888CGMHD |
| COP8-PRGM-PCC | Duplicator Board with COP8-SCRM-<br>PCC scrambler board                                      | COP888CGMEL,<br>COP884CGMHD |

# **Development Support (Continued)**

# **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system.

#### INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem.

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

#### ORDER P/N: MOLE-DIAL-A-HLP

Information System Package contains:
Dial-A-Helper Users Manual
Public Domain Communications Software

# **FACTORY APPLICATIONS SUPPORT**

Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

Voice: (408) 721-5582

Modem: (408) 739-1162

Baud: 300 or 1200 Baud

Set-up: Length: 8-Bit

Parity: None Stop Bit: 1

Operation: 24 Hrs., 7 Days



# COP688CL/COP684CL, COP888CL/COP884CL, COP988CL/COP984CL Single-Chip microCMOS Microcontroller

# **General Description**

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M²CMOS™ process technology. The COP888CL is a member of this expandable 8-bit core processor family of microcontrollers. (Continued)

## **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- 1 μs instruction cycle time
- 4096 bytes on-board ROM
- 128 bytes on-board RAM
- Single supply operation: 2.5V-6V
- MICROWIRE/PLUS™ serial I/O
- WATCHDOG™ and Clock Monitor logic
- Idle Timer
- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- Ten multi-source vectored interrupts servicing
  - External Interrupt
  - Idle Timer T0
  - Timers TA. TB (Each with 2 Interrupts)
  - MICROWIRE/PLUS
  - Multi-Input Wake Up
  - Software Trap
  - Default VIS

- Two 16-bit timers, each with two 16-bit registers supporting:
  - Processor Independent PWM mode
  - External Event counter mode
  - Input Capture mode
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and X)
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PLCC or 40 N or 28 N or 28 SO
  - 44 PLCC with 39 I/O pins
  - 40 N with 33 I/O pins
  - 28 SO or 28 N, each with 23 I/O pins
- Software selectable I/O options
  - TRI-STATE® Output
  - Push-Pull Output
  - Weak Pull Up InputHigh Impedance Input
- Schmitt trigger inputs on ports G and L
- Temperature ranges: 0°C to +70°C.
  - -40°C to +85°C.
  - -55°C to +125°C
- Single chip hybrid emulation device COP888CLMH
- Real time emulation and full program debug offered by National's Development Systems

# **Block Diagram**



FIGURE 1. COP888CL Block Diagram

TL/DD/9766-1

# **General Description** (Continued)

It is a fully static part, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, two 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), and two power savings modes (HALT and IDLE), both with a multi-

sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CL operates over a voltage range of 2.5V to 6V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 µs per instruction rate.

# **Connection Diagrams**





Top View

Order Number COP688CL-XXX/V, COP888CL-XXX/V or COP988CL-XXX/V
See NS Plastic ChipPackage Number V44A

#### **Dual-In-Line Package**



TL/DD/9766-4

Order Number COP688CL-XXX/N, COP888CL-XXX/N or COP988CL-XXX/N
See NS Molded Package Number N40A

## **Dual-In-Line Package**



Order Number COP688CL-XXX/N, COP884CL-XXX/N or COP984CL-XXX/N
See NS Molded Package Number N28B

Order Number COP684CL-XXX/WM, COP884CL-XXX/WM or COP984CL-XXX/WM See NS Surface Mount Package Number M28B

FIGURE 2. COP888CL Connection Diagrams

TL/DD/9766-5

# **Connection Diagrams** (Continued)

COP888CL Pinouts for 28-, 40- and 44-Pin Packages

| Port                                          | Туре                                                   | Alt. Fun                                             | Alt. Fun   | 28-Pin<br>Pack.                          | 40-Pin<br>Pack.                              | 44-Pin<br>Pack.                              |
|-----------------------------------------------|--------------------------------------------------------|------------------------------------------------------|------------|------------------------------------------|----------------------------------------------|----------------------------------------------|
| L0<br>L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7  | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0          | MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU<br>MIWU | T2A<br>T2B | 11<br>12<br>13<br>14<br>15<br>16<br>17   | 17<br>18<br>19<br>20<br>21<br>22<br>23<br>24 | 17<br>18<br>19<br>20<br>25<br>26<br>27<br>28 |
| G0<br>G1<br>G2<br>G3<br>G4<br>G5<br>G6<br>G7  | I/O<br>WDOUT<br>I/O<br>I/O<br>I/O<br>I/O<br>I<br>I/CKO | INT T1B T1A SO SK SI HALT RESTART                    |            | 25<br>26<br>27<br>28<br>1<br>2<br>3<br>4 | 35<br>36<br>37<br>38<br>3<br>4<br>5          | 39<br>40<br>41<br>42<br>3<br>4<br>5          |
| D0<br>D1<br>D2<br>D3                          | 0<br>0<br>0                                            |                                                      |            | 19<br>20<br>21<br>22                     | 25<br>26<br>27<br>28                         | 29<br>30<br>31<br>32                         |
| 10<br>11<br>12<br>13                          | 1                                                      |                                                      |            | 7<br>8                                   | 9<br>10<br>11<br>12                          | 9<br>10<br>11<br>12                          |
| 14<br>15<br>16<br>17                          |                                                        |                                                      |            | 9<br>10                                  | 13<br>14                                     | 13<br>14<br>15<br>16                         |
| D4<br>D5<br>D6<br>D7                          | 0 0 0                                                  |                                                      |            | :                                        | 29<br>30<br>31<br>32                         | 33<br>34<br>35<br>36                         |
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7  | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0          |                                                      |            |                                          | 39<br>40<br>1<br>2                           | 43<br>44<br>1<br>2<br>21<br>22<br>23<br>24   |
| Unused* Unused* V <sub>CC</sub> GND CKI RESET | :                                                      |                                                      |            | 6<br>23<br>5<br>24                       | 16<br>15<br>8<br>33<br>7<br>34               | 8<br>37<br>7<br>38                           |

On the 40-pin package Pins 15 and 16 must be connected to GND

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin

-0.3V to V<sub>CC</sub> + 0.3V 100 mA

Total Current into V<sub>CC</sub> Pin (Source)

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP98XCL: $0^{\circ}$ C $\leq T_{A} \leq +70^{\circ}$ C unless otherwise specified

| Parameter                             | Conditions                                     | Min                 | Тур    | Max                  | Units      |
|---------------------------------------|------------------------------------------------|---------------------|--------|----------------------|------------|
| Operating Voltage                     |                                                | a 1                 |        |                      |            |
| COP98XCL                              |                                                | 2.5                 |        | 4.0                  | ٧          |
| COP98XCLH                             |                                                | 4.0                 |        | 6.0                  | V          |
| Power Supply Ripple (Note 1)          | Peak-to-Peak                                   |                     | 1      | 0.1 V <sub>CC</sub>  | V          |
| Supply Current (Note 2)               |                                                |                     |        |                      |            |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{C} = 1 \mu s$                 |                     | 1,1    | 12.5                 | mΑ         |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{C} = 2.5 \mu s$               |                     |        | 5.5                  | mA         |
| CKI = 4 MHz                           | $V_{CC} = 4V, t_{C} = 2.5 \mu s$               |                     | 11 V V | 2.5                  | mA         |
| CKI = 1 MHz                           | $V_{CC} = 4V, t_{C} = 10 \mu s$                |                     |        | 1.4                  | mA         |
| HALT Current (Note 3)                 | V <sub>CC</sub> = 6V, CKI = 0 MHz              |                     | <0.7   | 8                    | μA         |
|                                       | V <sub>CC</sub> = 4V, CKI = 0 MHz              |                     | <0.4   | 5                    | μΑ         |
| IDLE Current                          | × /                                            |                     | 5.4    |                      |            |
| CKI = 10 MHz                          | $V_{CC} = 6V$ , $t_c = 1 \mu s$                |                     | 15.512 | 3.5                  | mA         |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{c} = 2.5 \mu s$               |                     |        | 2.5                  | mA         |
| CKI = 1 MHz                           | $V_{CC} = 4V, t_{C} = 10 \mu s$                | :                   | 1      | 0.7                  | mA         |
| Input Levels RESET                    |                                                |                     |        |                      | _          |
| Logic High                            | 1                                              | 0.8 V <sub>CC</sub> |        |                      | ٧          |
| Logic Low                             | 1                                              | 1 5.5               | 1 1    | 0.2 V <sub>CC</sub>  | v          |
| CKI (External and Crystal Osc. Modes) |                                                |                     |        | 112 100              | ·          |
| Logic High                            |                                                | 0.7 V <sub>CC</sub> |        | . 1                  | V          |
| Logic Low                             |                                                |                     |        | 0.2 V <sub>CC</sub>  | V          |
| All Other Inputs                      |                                                |                     |        |                      |            |
| Logic High                            | J                                              | 0.7 V <sub>CC</sub> |        |                      | V          |
| Logic Low                             |                                                |                     | 1,11   | 0.2 V <sub>CC</sub>  | ٧          |
| Hi-Z Input Leakage                    | V <sub>CC</sub> = 6V                           | -1,                 |        | +1.                  | μΑ         |
| Input Pullup Current                  | V <sub>CC</sub> = 6V                           | 40                  |        | 250                  | <u>μ</u> Α |
| G and L Port Input Hysteresis         |                                                |                     |        | 0.35 V <sub>CC</sub> | V          |
| Output Current Levels                 |                                                |                     |        |                      |            |
| D Outputs                             |                                                | 1                   |        |                      |            |
| Source                                | $V_{CC} = 4V, V_{OH} = 3.3V$                   | 0.4                 |        | 214                  | mA         |
|                                       | V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V | 0.2                 |        |                      | mA         |
| Sink                                  | $V_{CC} = 4V, V_{OL} = 1V$                     | 10                  |        |                      | mA         |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$                 | 2.0                 |        |                      | mA         |
| All Others                            | 55                                             |                     |        |                      |            |
| Source (Weak Pull-Up Mode)            | $V_{CC} = 4V, V_{OH} = 2.7V$                   | 10                  |        | 100                  | μΑ         |
| , ,                                   | $V_{CC} = 2.5V, V_{OH} = 1.8V$                 | 2.5                 | 1      | 33                   | μΑ         |
| Source (Push-Pull Mode)               | $V_{CC} = 4V, V_{OH} = 3.3V$                   | 0.4                 |        |                      | mA         |
| - , , , ,                             | $V_{CC} = 2.5V, V_{OH} = 1.8V$                 | 0.2                 | ĺ      | i .                  | mA         |
| Sink (Push-Pull Mode)                 | $V_{CC} = 4V_1 V_{OL} = 0.4V$                  | 1.6                 |        |                      | mA         |
| ·                                     | $V_{CC} = 2.5V, V_{OL} = 0.4V$                 | 0.7                 | [      | į ·                  | mA         |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor is disabled.

# DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified (Continued)

| Parameter                                                                  | Conditions                         | Min | Тур | Max     | Units    |
|----------------------------------------------------------------------------|------------------------------------|-----|-----|---------|----------|
| TRI-STATE Leakage                                                          | V <sub>CC</sub> = 6.0V             | -1  | 1 4 | +1      | μΑ       |
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others |                                    |     |     | 15<br>3 | mA<br>mA |
| Maximum Input Current without Latchup (Note 5)                             | T <sub>A</sub> = 25°C              |     |     | ±100    | mA       |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min) | 2   |     |         | V        |
| Input Capacitance                                                          |                                    |     |     | 7       | pF       |
| Load Capacitance on D2                                                     |                                    |     |     | 1000    | pF       |

# AC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified

| Parameter                                              | Conditions                        | Min | Тур     | Max  | Units          |
|--------------------------------------------------------|-----------------------------------|-----|---------|------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )               |                                   |     |         |      |                |
| Crystal or Resonator                                   | 4V ≤ V <sub>CC</sub> ≤ 6V         | 1 1 |         | DC   | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       | 2.5 |         | DC   | μs             |
| R/C Oscillator                                         | 4V ≤ V <sub>CC</sub> ≤ 6V         | 3   |         | DC   | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       | 7.5 |         | DC   | μs             |
| CKI Clock Duty Cycle (Note 4)                          | f <sub>r</sub> = Max              | 40  |         | 60   | %              |
| Rise Time (Note 4)                                     | f <sub>r</sub> = 10 MHz Ext Clock |     |         | 5    | ns             |
| Fall Time (Note 4)                                     | f <sub>r</sub> = 10 MHz Ext Clock |     |         | 5    | ns             |
| Inputs                                                 |                                   |     |         |      |                |
| tSETUP                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V         | 200 |         |      | ns             |
| •                                                      | 2.5V ≤ V <sub>CC</sub> < 4V       | 500 |         |      | ns             |
| thold :                                                | 4V ≤ V <sub>CC</sub> ≤ 6V         | 60  |         |      | ns             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       | 150 |         |      | ns             |
| Output Propagation Delay                               | $R_L = 2.2k, C_L = 100 pF$        |     |         |      |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                    |                                   |     |         |      |                |
| SO, SK                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V         | ,   |         | 0.7  | _ μs           |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       |     |         | 1.75 | μs             |
| All Others                                             | 4V ≤ V <sub>CC</sub> ≤ 6V         |     |         | 1    | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V       |     | * * * * | 2.5  | μs             |
| MICROWIRE™ Setup Time (t <sub>UWS</sub> )              | 1                                 | 20  |         |      | : ns           |
| MICROWIRE Hold Time (t <sub>UWH</sub> )                |                                   | 56  |         |      | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) | J. P.                             |     |         | 220  | ns             |
| Input Pulse Width                                      |                                   |     |         |      |                |
| Interrupt Input High Time                              |                                   | 1   |         |      | t <sub>c</sub> |
| Interrupt Input Low Time                               |                                   | 1   |         |      | t <sub>c</sub> |
| Timer Input High Time                                  |                                   | 1   |         |      | t <sub>c</sub> |
| Timer Input Low Time                                   | <u> </u>                          | 1   |         |      | t <sub>c</sub> |
| Reset Pulse Width                                      |                                   | 1   |         |      | μs             |

Note 4: Parameter sampled (not 100% tested).

Note 5: Pins G6 and  $\overline{\text{RESET}}$  are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)

Voltage at Any Pin Total Current into V<sub>CC</sub> Pin (Source) -0.3V to  $V_{CC} + 0.3V$ 

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP88XCL: $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Conditions                         | Min                 | Тур    | Max                  | Units    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------|--------|----------------------|----------|
| Operating Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    | 2.5                 |        | 6                    | ٧        |
| Power Supply Ripple (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Peak-to-Peak                       |                     |        | 0.1 V <sub>CC</sub>  | V        |
| Supply Current (Note 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |                     |        |                      |          |
| CKI = 10 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{CC} = 6V, t_{c} = 1 \mu s$     |                     | 1      | 12.5                 | mA       |
| CKI = 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} = 6V, t_{C} = 2.5 \mu s$   |                     |        | 5.5                  | mA       |
| CKI = 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} = 4V, t_{c} = 2.5 \mu s$   |                     |        | 2.5                  | mA       |
| CKI = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} = 4V, t_{C} = 10 \mu s$    |                     |        | 1.4                  | mA       |
| HALT Current (Note 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> = 6V, CKI = 0 MHz  |                     | <1     | 10                   | μΑ       |
| `                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{CC} = 4V, CKI = 0 MHz$         |                     | <0.5   | 6                    | μΑ       |
| IDLE Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |                     |        |                      |          |
| CKI = 10 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{CC} = 4V, t_{c} = 1 \mu s$     |                     |        | 3.5                  | mA       |
| CKI = 4 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} = 6V, t_{C} = 2.5 \mu s$   |                     |        | 2.5                  | mA       |
| CKI = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $V_{CC} = 4V$ , $t_{C} = 10 \mu s$ |                     |        | 0.7                  | mA       |
| Input Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |                     |        |                      |          |
| RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |                     |        |                      |          |
| Logic High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    | 0.8 V <sub>CC</sub> |        | 1.                   | V        |
| Logic Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |                     |        | 0.2 V <sub>CC</sub>  | V        |
| CKI (External and Crystal Osc. Modes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | · ·                                |                     |        |                      |          |
| Logic High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    | 0.7 V <sub>CC</sub> |        |                      | V        |
| Logic Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |                     |        | 0.2 V <sub>CC</sub>  | V        |
| All Other Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |                     |        |                      |          |
| Logic High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    | 0.7 V <sub>CC</sub> |        |                      | V        |
| Logic Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |                     |        | 0.2 V <sub>CC</sub>  | <u> </u> |
| Hi-Z Input Leakage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub> = 6V               | -1                  |        | +1                   | μΑ       |
| Input Pullup Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>CC</sub> = 6V               | 40                  |        | 250                  | μΑ       |
| G and L Port Input Hysteresis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <u> </u>                           |                     |        | 0.35 V <sub>CC</sub> | V        |
| Output Current Levels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |                     |        |                      |          |
| D Outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |                     | 150.00 | <b>.</b>             |          |
| Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{CC} = 4V, V_{OH} = 3.3V$       | 0.4                 | .4     |                      | mA       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 0.2                 |        |                      | mA       |
| Sink                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $V_{CC} = 4V, V_{OL} = 1V$         | 10                  |        |                      | mA       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{CC} = 2.5V, V_{OL} = 0.4V$     | 2.0                 |        |                      | mA       |
| All Others                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |                     |        |                      |          |
| Source (Weak Pull-Up Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $V_{CC} = 4V, V_{OH} = 2.7V$       | 10                  |        | 100                  | μΑ       |
| The second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second secon | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 2.5                 |        | 33                   | μΑ       |
| Source (Push-Pull Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $V_{CC} = 4V, V_{OH} = 3.3V$       | 0.4                 |        | **                   | mA       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{CC} = 2.5V, V_{OH} = 1.8V$     | 0.2                 | 1 2    |                      | mA ·     |
| Sink (Push-Pull Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $V_{CC} = 4V, V_{OL} = 0.4V$       | 1.6                 | 1.5    |                      | mA       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{CC} = 2.5V, V_{OL} = 0.4V$     | 0.7                 | 1000   |                      | mA       |
| TRI-STATE Leakage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>CC</sub> = 6.0V             | -2                  |        | +2                   | μΑ       |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor is disabled.

| Parameter                                      | Conditions                         | Min | Тур | Max                                              | Units |
|------------------------------------------------|------------------------------------|-----|-----|--------------------------------------------------|-------|
| Allowable Sink/Source                          |                                    |     |     |                                                  |       |
| Current per Pin                                | ·                                  |     | i   |                                                  |       |
| D Outputs (Sink)                               | 1                                  |     | 1   | 15                                               | mA    |
| All others                                     |                                    |     |     | 3                                                | mA    |
| Maximum Input Current without Latchup (Note 5) | T <sub>A</sub> = 25°C              |     |     | ±100                                             | mA    |
| <del></del>                                    |                                    |     | -   | <del>                                     </del> |       |
| RAM Retention Voltage, V <sub>r</sub>          | 500 ns Rise<br>and Fall Time (Min) | 2   |     |                                                  | ٧     |
| Input Capacitance                              | 1                                  |     |     | 7 ′                                              | pF    |
| Load Capacitance on D2                         |                                    |     | 1   | 1000                                             | pF    |

# AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                              | Conditions                                     | Min | Тур | Max  | Units          |
|--------------------------------------------------------|------------------------------------------------|-----|-----|------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )               |                                                |     |     |      |                |
| Crystal or Resonator                                   | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 1   |     | DC   | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V                    | 2.5 |     | DC   | μs             |
| R/C Oscillator                                         | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 3   |     | DC   | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V                    | 7.5 |     | DC   | μs             |
| CKI Clock Duty Cycle (Note 4)                          | f <sub>r</sub> = Max                           | 40  |     | 60   | %              |
| Rise Time (Note 4)                                     | f <sub>r</sub> = 10 MHz Ext Clock              |     |     | 5    | ns             |
| Fall Time (Note 4)                                     | f <sub>r</sub> = 10 MHz Ext Clock              |     |     | 5    | ns             |
| Inputs                                                 |                                                |     |     |      |                |
| t <sub>SETUP</sub>                                     | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 200 |     |      | ns             |
|                                                        | $2.5V \le V_{CC} < 4V$                         | 500 | 1   |      | ns             |
| thold                                                  | 4V ≤ V <sub>CC</sub> ≤ 6V                      | 60  | l   |      | ns             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V                    | 150 | }   |      | ns             |
| Output Propagation Delay                               | R <sub>L</sub> = 2.2k, C <sub>L</sub> = 100 pF |     |     |      |                |
| tpD1, tpD0                                             | ,                                              |     | 1   | 1    | 1              |
| SO, SK                                                 | 4V ≤ V <sub>CC</sub> ≤ 6V                      |     | ļ   | 0.7  | μs             |
| and the second of the second                           | 2.5V ≤ V <sub>CC</sub> < 4V                    |     | 1   | 1.75 | μs             |
| All Others                                             | 4V ≤ V <sub>CC</sub> ≤ 6V                      |     | 1   | 1    | μs             |
|                                                        | 2.5V ≤ V <sub>CC</sub> < 4V                    |     |     | 2.5  | μs             |
| MICROWIRE Setup Time (tuws)                            |                                                | 20  |     | i    | ns             |
| MICROWIRE Hold Time (tuwh)                             |                                                | 56  |     |      | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                | 1   |     | 220  | ns             |
| Input Pulse Width                                      |                                                |     |     |      |                |
| Interrupt Input High Time                              |                                                | 1   | 1   | }    | t <sub>c</sub> |
| Interrupt Input Low Time                               |                                                | 1   | l   | ŀ    | t <sub>c</sub> |
| Timer Input High Time                                  |                                                | 1   |     |      | tc             |
| Timer Input Low Time                                   |                                                | 1   |     |      | t <sub>c</sub> |
| Reset Pulse Width                                      |                                                | 1   |     | }    | μs             |

Note 4: Parameter sampled (not 100% tested).

Note 5: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ .

# **Electrical Specifications**

DC ELECTRICAL SPECIFICATIONS

**COP688CL Absolute Specifications** 

Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin

-0.3V to  $V_{CC} + 0.3V$ 

Total Current into V<sub>CC</sub> Pin (Source) Total Current out of GND Pin (Sink) 90 mA 100 mA

Storage Temperature Range

-65°C to +150°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics COP68XCL: $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified

| Parameter                                                                                           | Conditions                                                                                                                                                                   | Min                       | Тур        | Max                  | Units                |
|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|----------------------|----------------------|
| Operating Voltage                                                                                   |                                                                                                                                                                              | 4.5                       |            | 5.5                  | V                    |
| Power Supply Ripple (Note 1)                                                                        | Peak-to-Peak                                                                                                                                                                 |                           |            | 0.1 V <sub>CC</sub>  | ٧                    |
| Supply Current (Note 2)<br>CKI = 10 MHz<br>CKI = 4 MHz                                              | $V_{CC} = 5.5V, t_{c} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{c} = 2.5 \mu s$                                                                                                       |                           |            | 12.5<br>5.5          | mA<br>mA             |
| HALT Current (Note 3)                                                                               | $V_{CC} = 5.5V$ , CKI = 0 MHz                                                                                                                                                |                           | <10        | 30                   | μΑ                   |
| IDLE Current<br>CKI = 10 MHz<br>CKI = 4 MHz                                                         | $V_{CC} = 5.5V, t_{c} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{c} = 2.5 \mu s$                                                                                                       |                           |            | 3.5<br>2.5           | mA<br>mA             |
| Input Levels RESET Logic High Logic Low                                                             |                                                                                                                                                                              | 0.8 V <sub>CC</sub>       |            | 0.2 V <sub>CC</sub>  | V                    |
| CKI (External and Crystal Osc. Modes) Logic High Logic Low All Other Inputs Logic High              |                                                                                                                                                                              | 0.7 V <sub>CC</sub>       |            | 0.2 V <sub>CC</sub>  | V<br>V               |
| Logic Low                                                                                           | artin de la companya de la companya de la companya de la companya de la companya de la companya de la companya                                                               |                           |            | 0.2 V <sub>CC</sub>  | v                    |
| Hi-Z Input Leakage                                                                                  | $V_{CC} = 5.5V, V_{IN} = 0V$                                                                                                                                                 | -5                        |            | +5                   | μΑ                   |
| Input Pullup Current                                                                                | $V_{CC} = 5.5V, V_{IN} = 0V$                                                                                                                                                 | 35                        |            | 400                  | μΑ                   |
| G and L Port Input Hysteresis                                                                       |                                                                                                                                                                              |                           |            | 0.35 V <sub>CC</sub> | V                    |
| Output Current Levels D Outputs                                                                     |                                                                                                                                                                              |                           |            |                      |                      |
| Source<br>Sink<br>All Others                                                                        | $V_{CC} = 4.5V, V_{OH} = 3.8V$<br>$V_{CC} = 4.5V, V_{OL} = 1.0V$                                                                                                             | 0.4                       |            |                      | mA<br>mA             |
| Source (Weak Pull-Up Mode)<br>Source (Push-Pull Mode)<br>Sink (Push-Pull Mode)<br>TRI-STATE Leakage | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V<br>V <sub>CC</sub> = 5.5V | 9.0<br>0.4<br>1.4<br>-5.0 | <u>5</u> 1 | 140<br>+5.0          | μΑ<br>mA<br>mA<br>μΑ |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI Input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor is disabled.

# $\label{eq:continued} \textbf{DC Electrical Characteristics} \ -55^{\circ}\text{C} \le T_{A} \le \ +25^{\circ}\text{C unless otherwise specified (Continued)}$

| Parameter                                                                  | Conditions                         | Min | Тур | Max       | Units    |
|----------------------------------------------------------------------------|------------------------------------|-----|-----|-----------|----------|
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others |                                    |     |     | 12<br>2.5 | mA<br>mA |
| Maximum Input Current without Latchup (Note 5)                             |                                    |     |     | 150       | mA       |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min) | 2.0 |     |           | ٧        |
| Input Capacitance                                                          |                                    | T . |     | 7         | pF       |
| Load Capacitance on D2                                                     |                                    |     |     | 1000      | pF       |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The Clock Monitor and the comparators are disabled.

# **AC Specifications for COP688CL**

# AC Electrical Characteristics $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified

| Parameter                                                                           | Conditions                        | Min     | Тур | Max      | Units          |
|-------------------------------------------------------------------------------------|-----------------------------------|---------|-----|----------|----------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, or External Oscillator | V <sub>CC</sub> ≥ 4.5V            | 1       |     | DC       | μs             |
| R/C Oscillator (div-by 10)                                                          | V <sub>CC</sub> ≥ 4.5V            | 3       |     | DC       | μs             |
| CKI Clock Duty Cycle (Note 4)<br>(Crystal Resonator or External Clock)              | f <sub>r</sub> = Max              | 45      |     | 55       | %              |
| Rise Time (Note 4)                                                                  | f <sub>r</sub> = 10 MHz Ext Clock | Į.      | }   | 12       | ns             |
| Fall Time (Note 4)                                                                  | f <sub>r</sub> = 10 MHz Ext Clock | 25 - 25 | .e  | . 8      | ns             |
| Inputs                                                                              |                                   |         |     |          |                |
| tsetup                                                                              | V <sub>CC</sub> ≥ 4.5V            | 200     |     |          | ns             |
| thold thold                                                                         | V <sub>CC</sub> ≥ 4.5V            | 60      |     | ·        | ns             |
| Output Propagation Delay                                                            | $R_L = 2.2k, C_L = 100 pF$        |         |     |          |                |
| t <sub>PD1</sub> , t <sub>PD0</sub>                                                 | 1                                 |         |     | ,        | 1              |
| SO, SK                                                                              | V <sub>CC</sub> ≥ 4.5V            | '       |     | 0.7      | μs             |
| All Others                                                                          | V <sub>CC</sub> ≥ 4.5V            |         |     | 1        | μs             |
| MICROWIRE Setup Time (tuws)                                                         |                                   | 20      | 1   | <b>i</b> | ns             |
| MICROWIRE Hold Time(t <sub>UWH</sub> )                                              |                                   | 56      |     | ` .      | ns             |
| MICROWIRE Output Propagation Delay (t <sub>UPD</sub> )                              |                                   |         |     | 220      | ns             |
| Input Pulse Width                                                                   |                                   |         |     |          |                |
| Interrupt Input High Time                                                           |                                   | 1 1     |     |          | t <sub>c</sub> |
| Interrupt Input Low Time                                                            |                                   | 1       |     |          | t <sub>c</sub> |
| Timer Input High Time                                                               |                                   | 1       | 1   |          | t <sub>c</sub> |
| Timer Input Low Time                                                                |                                   | . 1     |     |          | t <sub>c</sub> |
| Reset Pulse Width                                                                   |                                   | 1 .     |     | ,        | μs             |

Note 4: Parameter sampled (not 100% tested).

Note 5: Pins G6 and  $\overline{\text{RESET}}$  are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.



# **AC Electrical Characteristics** (Continued)



Timina

FIGURE 2. MICROWIRE/PLUS Timing

# **Pin Descriptions**

 $\ensuremath{\text{V}_{\text{CC}}}$  and GND are the power supply pins.

CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.

RESET is the master reset input. See Reset Description section.

The COP888CL contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports G and L), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CL memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations for the COP888CL. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up             |
|---------------------------|------------------|-------------------------|
| 0                         | 0                | Hi-Z Input              |
|                           |                  | (TRI-STATE Output)      |
| 0                         | 1                | Input with Weak Pull-Up |
| 1                         | 0 '              | Push-Pull Zero Output   |
| 1                         | 1                | Push-Pull One Output    |



FIGURE 3. I/O Port Configurations

PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.

Port L supports Multi-Input Wakeup (MIWU) on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B.

Port L has the following alternate features:

| LO | MIWU |
|----|------|
| L1 | MIWU |
| L2 | MIWU |
| L3 | MIWU |

L4 MIWU or T2A L5 MIWU or T2B

L6 MIWU L7 MIWU

Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WATCHDOG output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin, but is also used to bring the device out of HALT mode with a low to high transition. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin or general purpose input (R/C clock configuration), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.

Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register.

Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used.

|      | Config Reg.  | Data Reg. |
|------|--------------|-----------|
| - G7 | CLKDLY       | HALT      |
| G6   | Alternate SK | IDLE      |

Port G has the following alternate features:

| G0 | INTR | (External | Interrupt | Input) |
|----|------|-----------|-----------|--------|
|    |      |           |           |        |

G2 T1B (Timer T1 Capture Input)

G3 T1A (Timer T1 I/O)

G5

G4 SO (MICROWIRE™ Serial Data Output)

SK (MICROWIRE Serial Clock)

G6 SI (MICROWIRE Serial Data Input)

# Pin Descriptions (Continued)

Port G has the following dedicated functions:

- G1 WDOUT WATCHDOG and/or Clock Monitor dedicated output
- G7 CKO Oscillator dedicated output or general purpose input

Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredictable values.

Port I is an 8-bit Hi-Z input port. The 40-pin device does not have a full complement of Port I pins. Pins 15 and 16 on this package must be connected to GND.

The 28-pin device has four I pins (I0, I1, I4, I5). The user should pay attention when reading port I to the fact that I4 and I5 are in bit positions 4 and 5 rather than 2 and 3.

The unavailable pins (I4–I7) are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes into account by either masking or restricting the accesses to bit operations. The unterminated port I pins will draw power only when addressed.

Port D is an 8-bit output port that is preset high when RE-SET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

# Functional Description

The architecture of the COP888CL is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CL architecture, though based on Harvard architecture, program of data from ROM to RAM.

#### **CPU REGISTERS**

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction  $(t_c)$  cycle time.

There are five CPU registers:

A is the 8-bit Accumulator Register

PC is the 15-bit Program Counter Register

PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC)

B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.

X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.

SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset.

All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

#### PROGRAM MEMORY

Program memory for the COP888CL consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors

for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the COP888CL vector to program memory location 0FF Hex.

#### **DATA MEMORY**

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X and SP pointers.

The COP888CL has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers X, SP, and B are memory mapped into this space at address locations 0FC to 0FE Hex respectively, with the other registers (other than reserved register 0FF) being available for general usage.

The instruction set of the COP888CL permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CL (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

## Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for Ports L, G, and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WATCHDOG and/or Clock Monitor error output pin. Port D is initialized high with RESET. The PC, PSW, CNTRL, ICNTRL, and T2CNTRL control registers are cleared. The Multi-Input Wakeup registers WKEN, WKEDG, and WKPND are cleared. The Stack Pointer, SP, is initialized to 06F Hex.

The COP888CL comes out of reset with both the WATCH-DOG logic and the Clock Monitor detector armed, and with both the WATCHDOG service window bits set and the Clock Monitor bit set. The WATCHDOG and Clock Monitor detector circuits are inhibited during reset. The WATCHDOG service window bits are initialized to the maximum WATCHDOG service window of 64k t<sub>c</sub> clock cycles. The Clock Monitor bit is initialized high, and will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16–32 t<sub>c</sub> clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.

The external RC network shown in Figure 4 should be used to ensure that the  $\overline{\text{RESET}}$  pin is held low until the power supply to the chip stabilizes.

# Reset (Continued)



RC > 5 × Power Supply Rise Time FIGURE 4. Recommended Reset Circuit

# Oscillator Circuits

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

Figure 5 shows the Crystal and R/C diagrams.

#### CRYSTAL OSCILLATOR

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

Table A shows the component values required for various standard crystal values.

## R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart pin.

Table B shows the variation in the oscillator frequencies as functions of the component (R and C) values.



FIGURE 5. Crystal and R/C Oscillator Diagrams

TABLE A Crystal Oscillator Configuration T. = 25°C

| IADI       | TABLE A. Crystal Oscillator Configuration, 1A - 25 C |            |            |                   |                        |  |  |  |  |
|------------|------------------------------------------------------|------------|------------|-------------------|------------------------|--|--|--|--|
| R1<br>(kΩ) | R2<br>(MΩ)                                           | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions             |  |  |  |  |
| 0          | 1                                                    | 30         | 30-36      | 10                | V <sub>CC</sub> = 5V   |  |  |  |  |
| 0          | 1                                                    | 30         | 30-36      | 4                 | V <sub>CC</sub> = 5.0V |  |  |  |  |
| 0          | 1                                                    | 200        | 100-150    | 0.455             | V <sub>CC</sub> = 5V   |  |  |  |  |

TABLE B. RC Oscillator Configuration, T<sub>A</sub> = 25°C

| R<br>(kΩ) | •   • • • |            | Instr. Cycle<br>(µs) | Conditions           |
|-----------|-----------|------------|----------------------|----------------------|
| 3.3       | 82        | 2.2 to 2.7 | 3.7 to 4.6           | $V_{CC} = 5V$        |
| 5.6       | 100       | 1.1 to 1.3 | 7.4 to 9.0           | V <sub>CC</sub> = 5V |
| 6.8       | 100       | 0.9 to 1.1 | 8.8 to 10.8          | $V_{CC} = 5V$        |

Note:  $3k \le R \le 200k$ ,  $50 pF \le C \le 200 pF$ 

# Current Drain

The total current drain of the chip depends on:

- 1. Oscillator operation mode-I1
- 2. Internal switching current-12
- 3. Internal leakage current—I3
- 4. Output source current-14
- 5. DC current caused by external input not at VCC or GND-15
- Clock Monitor current when enabled—I6

Thus the total current drain. It, is given as

$$1t = 11 + 12 + 13 + 14 + 15 + 16$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$12 = C \times V \times f$$
.

where C = equivalent capacitance of the chip

V = operating voltage

f = CKI frequency

# **Control Registers**

#### CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits:

SL1 & SL0 Select the MICROWIRE/PLUS clock divide

by (00 = 2, 01 = 4, 1x = 8)

**IEDG** External interrupt edge polarity select (0 = Rising edge, 1 = Falling edge)

MSEL Selects G5 and G4 as MICROWIRE/PLUS

signals

SK and SO respectively

# Control Registers (Continued)

Timer T1 Start/Stop control in timer T1C0

modes 1 and 2

Timer T1 Underflow Interrupt Pending Flag in

timer mode 3

Timer T1 mode control bit T1C1 T1C2 Timer T1 mode control bit

T1C3 Timer T1 mode control bit

T1C3 | T1C2 T1C1 T1C0 MSEL **IEDG** SL0 Bit 7 Bit 0

## PSW Register (Address X'00EF)

The PSW register contains the following select bits:

GIE Global interrupt enable (enables interrupts)

Enable external interrupt EXEN

BUSY MICROWIRE/PLUS busy shifting flag

EXPND External interrupt pending

T1ENA Timer T1 Interrupt Enable for Timer Underflow

or T1A Input capture edge

T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A cap-

ture edge in mode 3)

С Carry Flag HC Half Carry Flag

T1PNDA T1ENA HC EXPND BUSY EXEN

Bit 7 Bit 0

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

#### ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:

T1ENB Timer T1 Interrupt Enable for T1B Input capture edge

T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge

uWEN Enable MICROWIRE/PLUS interrupt µWPND MICROWIRE/PLUS interrupt pending TOEN Timer T0 Interrupt Enable (Bit 12 toggle) TOPND Timer T0 Interrupt pending

LPEN

L Port Interrupt Enable (Multi-Input Wakeup/In-

terrupt)

Bit 7 could be used as a flag

| Unused | LPEN | TOPND | T0EN | μWPND | μWEN | T1PNDB | T1ENB |
|--------|------|-------|------|-------|------|--------|-------|
| Bit 7  |      |       |      |       |      |        | Bit 0 |

#### T2CNTRL Register (Address X'00C6)

The T2CNTRL register contains the following bits:

Timer T2 Interrupt Enable for T2B Input capture T2ENB

T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge

T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge

T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)

T2C0 Timer T2 Start/Stop control in timer modes 1

and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3

T2C1 Timer T2 mode control bit T2C2 Timer T2 mode control bit T2C3 Timer T2 mode control bit

T2C3|T2C2|T2C1|T2C0|T2PNDA|T2ENA|T2PNDB|T2ENB| Bit 7 Bit 0

## Timers

The COP888CL contains a very versatile set of timers (T0, T1, T2). All timers and associated autoreload/capture registers power up containing random data.

Figure 6 shows a block diagram for the timers on the COP888CL.



FIGURE 6. Timers for the COP888CL

TL/DD/9766-11

# TIMER TO (IDLE TIMER)

The COP888CL supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, t<sub>c</sub>. The user cannot read or write to the IDLE Timer T0, which is a count down timer.

The Timer T0 supports the following functions:

Exit out of the Idle Mode (See Idle Mode description)

WATCHDOG logic (See WATCHDOG description)

Start up delay out of the HALT mode

The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the T0PND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_{\rm C}=1~\mu s$ ). A control flag T0EN allows the interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt.

#### **TIMER T1 AND TIMER T2**

The COP888CL has a set of two powerful timer/counter blocks, T1 and T2. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the two timer blocks, T1 and T2, are identical, all comments are equally applicable to either timer block.

Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer

block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the COP888CL to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.

The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

#### Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CL to generate a PWM signal with very minimal user intervention.

The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.

In this mode the timer Tx counts down at a fixed rate of  $t_{\rm c}$ . Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.

The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.

Figure 7 shows a block diagram of the timer in PWM mode.



FIGURE 7. Timer in PWM Mode

The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to gener-

ate interrupts.

Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.

Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.

#### Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.

TL/DD/9766-13

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.

Figure  $\theta$  shows a block diagram of the timer in External Event Counter mode.

Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.



7-182

## Mode 3. Input Capture Mode

The COP888CL can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode.

In this mode, the timer Tx is constantly running at the fixed  $t_{\text{c}}$  rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin.

The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.

The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxE-NA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxC0 control bit serves as the timer under-

flow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxC0 pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.

Figure 9 shows a block diagram of the timer in Input Capture mode.

#### TIMER CONTROL FLAGS

The timers T1 and T2 have indentical control structures. The control bits and their functions are summarized below.

TxC0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture)

TxPNDA Timer Interrupt Pending Flag TxPNDB Timer Interrupt Pending Flag

TxENA Timer Interrupt Enable Flag

TxENB Timer Interrupt Enable Flag

1 = Timer Interrupt Enabled0 = Timer Interrupt Disabled

Times med assets!

TxC3 Timer mode control
TxC2 Timer mode control
TxC1 Timer mode control



FIGURE 9. Timer in Input Capture Mode

TL/DD/9766-15

The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below:

| TxC3 | TxC2  | TxC1 | Timer Mode                                                      | Interrupt A<br>Source                     | Interrupt B<br>Source | Timer<br>Counts On                               |
|------|-------|------|-----------------------------------------------------------------|-------------------------------------------|-----------------------|--------------------------------------------------|
| 0    | 0 1 2 | 0    | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge      | TxA<br>Pos. Edge                                 |
| 0    | 0     | 1    | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. TxB<br>Edge      | TxA<br>Neg. Edge                                 |
| 1    | 0     | 1    | MODE 1 (PWM)<br>TxA Toggle                                      | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>                                   |
| • 1  | . 0   | 0    | MODE 1 (PWM)<br>No TxA Toggle                                   | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>                                   |
| 0    | 1     | 0    | MODE 3 (Capture) Captures: TxA Pos. Edge TxB Pos. Edge          | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge      | <b>tc</b> + 22 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |
| 1    | 1     | 0    | MODE 3 (Capture) Captures: TxA Pos. Edge TxB Neg. Edge          | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge      | to                                               |
| 0    | 1     | 1    | MODE 3 (Capture) Captures: TxA Neg. Edge TxB Pos. Edge          | Neg. TxB<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge      | totoria.<br>Properties de S<br>Properties de S   |
| 1    | 1     | 1    | MODE 3 (Capture)<br>Captures:<br>TxA Neg. Edge<br>TxB Neg. Edge | Neg. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge      | t <sub>c</sub>                                   |

# **Power Save Modes**

The COP888CL offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry and timer T0 are active but all other microcontroller activities are stopped. In either mode, all onboard RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

#### **HALT MODE**

The COP888CL is placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock, timers, are stopped. The WATCHDOG logic on the COP888CL is disabled during the HALT mode. However, the clock monitor circuitry, if enabled, remains active and will cause the WATCHDOG output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the COP888CL are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine.

The COP888CL supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is

with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET pin low.

Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the tc instruction cycle clock. The tc clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

# Power Save Modes (Continued)

If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset.

The COP888CL has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CL will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CL cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).

The WATCHDOG detector circuit is inhibited during the HALT mode. However, the clock monitor circuit, if enabled, remains active during HALT mode in order to ensure a clock monitor error if the COP888CL inadvertently enters the HALT mode as a result of a runaway program or power glitch.

#### **IDLE MODE**

The COP888CL is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activity, except the associated on-board oscillator circuitry, the WATCHDOG logic, the clock monitor and the IDLE Timer T0, is stopped. The power supply requirements of the microcontroller in this mode of operation are typically around 30% of normal power requirement of the microcontroller.

As with the HALT mode, the COP888CL can be returned to normal operation with a reset, or with a Multi-Input Wake-up from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz,  $t_{\rm c}=1~\mu{\rm s})$  of the IDLE Timer toggles.

This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag.

The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa.

The user can enter the IDLE mode with the Timer T0 interrupt enabled. In this case, when the T0PND bit gets set, the C0P888CL will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the COP888CL will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes.

# **Multi-Input Wakeup**

The Multi-Input Wakeup feature is used to return (wakeup) the COP888CL from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

Figure 10 shows the Multi-Input Wakeup logic for the COP888CL microcontroller.

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CL to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated L port pin.

The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.

An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

RBIT 5, WKEN

SBIT 5, WKEDG

RBIT 5, WKPND

SBIT 5, WKEN

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following reset, since the L port inputs are left floating as a result of reset.

The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CL will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.

The WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset.

#### **PORT L INTERRUPTS**

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port L shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to



# Multi-Input Wakeup (Continued)

be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.

The GIE (Global Interrupt Enable) bit enables the interrupt function.

A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.

Since Port L is also used for waking the COP888CL out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the COP888CL will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the COP888CL will first execute the interrupt service routine and then revert to normal operation.

The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the COP888CL to execute instructions. In this

case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the  $t_{\rm c}$  instruction cycle clock. The  $t_{\rm c}$  clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options.

# Interrupts

The COP888CL supports a vectored interrupt scheme. It supports a total of ten interrupt sources. The following table lists all the possible COP888CL interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

| Arbitration<br>Ranking | Source         | Description                                 | Vector<br>Address<br>Hi-Low Byte |
|------------------------|----------------|---------------------------------------------|----------------------------------|
| (1) Highest            | Software       | INTR Instruction                            | 0yFE-0yFF                        |
| -                      | Reserved       | for Future Use                              | 0yFC-0yFD                        |
| (2)                    | External       | Pin G0 Edge                                 | 0yFA-0yFB                        |
| (3)                    | Timer T0       | Underflow                                   | 0yF8-0yF9                        |
| (4)                    | Timer T1       | T1A/Underflow                               | 0yF6-0yF7                        |
| (5)                    | Timer T1       | T1B                                         | 0yF4-0yF5                        |
| (6)                    | MICROWIRE/PLUS | BUSY Goes Low                               | 0yF2-0yF3                        |
|                        | Reserved       | for Future Use                              | 0yF0-0yF1                        |
|                        | Reserved       | for UART                                    | OyEE-OyEF                        |
|                        | Reserved       | for UART                                    | 0yEC-0yED                        |
| (7)                    | Timer T2       | T2A/Underflow                               | 0yEA-0yEB                        |
| (8)                    | Timer T2       | T2B                                         | 0yE8-0yE9                        |
|                        | Reserved       | for Future Use                              | 0yE6-0yE7                        |
|                        | Reserved       | for Future Use                              | 0yE4-0yE5                        |
| (9)                    | Port L/Wakeup  | Port L Edge                                 | 0yE2-0yE3                        |
| (10) Lowest            | Default        | VIS Instr. Execution without Any Interrupts | 0yE0-0yE1                        |

y is VIS page, y ≠ 0.

### Interrupts (Continued)

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.

The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

- 1. The GIE (Global Interrupt Enable) bit is reset.
- The address of the instruction about to be executed is pushed into the stack.
- The PC (Program Counter) branches to address 00FF.
   This procedure takes 7 t<sub>C</sub> cycles to execute.

At this time, since GIE = 0, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.

Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service

routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.

Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.

The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.

VIS and the vector table must be located in the same 256-byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first 256-byte block.

The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte).

The Software Trap has the highest rank and its vector is located at 0yFE and 0yFF.

If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.

Figure 11 shows the COP888CL Interrupt block diagram.



### Interrupts (Continued)

#### SOFTWARE TRAP

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.

When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to reset, but not necessarily containing all of the same initialization procedures) before restarting.

The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This pending bit is also cleared on reset.

The ST has the highest rank among all interrupts.

Nothing (except another ST) can interrupt an ST being serviced.

#### WATCHDOG

The COP888CL contains a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.

Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table I shows the WDSVR register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window.

Table II shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5-bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit.

TABLE I. WATCHDOG Service Register (WDSVR)

|   | dow<br>ect |   | к  | ey Da | ıta |    | Clock<br>Monitor |
|---|------------|---|----|-------|-----|----|------------------|
| Х | Х          | 0 | .1 | 1     | 0   | 0  | Y                |
| 7 | 6          | 5 | 4  | 3     | . 2 | 1. | 0                |

**TABLE II. WATCHDOG Service Window Select** 

| WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) |
|----------------|----------------|----------------------------------------|
| 0              | 0              | 2k-8k t <sub>c</sub> Cycles            |
| 0              | 1              | 2k-16k t <sub>c</sub> Cycles           |
| 1              | 0              | 2k-32k t <sub>c</sub> Cycles           |
| , . 1          | 1              | 2k-64k t <sub>c</sub> Cycles           |

### **Clock Monitor**

The Clock Monitor aboard the COP888CL can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz.

### **WATCHDOG Operation**

The WATCHDOG and Clock Monitor are disabled during reset. The COP888CL comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select bits (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.

The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table III shows the sequence of events that can occur.

The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service.

The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional  $16\,t_c\!-\!32\,t_c$  cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CL will stop forcing the WDOUT output low.

The WATCHDOG service window will restart when the WDOUT pin goes high It is recommended that the user tie the WDOUT pin back to  $V_{CC}$  through a resistor in order to pull WDOUT high.

A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state.

### **WATCHDOG Operation (Continued)**

#### **TABLE III. WATCHDOG Service Actions**

| Key<br>Data | Window<br>Data | Clock<br>Monitor | Action                                |
|-------------|----------------|------------------|---------------------------------------|
| Match       | Match          | Match            | Valid Service: Restart Service Window |
| Don't Care  | Mismatch       | Don't Care       | Error: Generate WATCHDOG Output       |
| Mismatch    | Don't Care     | Don't Care       | Error: Generate WATCHDOG Output       |
| Don't Care  | Don't Care     | Mismatch         | Error: Generate WATCHDOG Output       |

#### TABLE IV. MICROWIRE/PLUS Master Mode Clock Select

| SL1 | SL0 | SK                 |
|-----|-----|--------------------|
| 0   | 0   | 2×t <sub>c</sub>   |
| 0   | - 1 | $4 \times t_c$     |
| 1   | x   | 8 × t <sub>c</sub> |

Where t<sub>c</sub> is the instruction cycle clock

The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16  $t_{\rm c}$ –32  $t_{\rm c}$  clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:

1/t<sub>c</sub> > 10 kHz—No clock rejection.

 $1/t_{\rm C} <$  10 Hz—Guaranteed clock rejection.

#### WATCHDOG AND CLOCK MONITOR SUMMARY

The following salient points regarding the COP888 WATCH-DOG and Clock Monitor should be noted:

- Both WATCHDOG and Clock Monitor detector circuits are inhibited during reset.
- Following reset, the WATCHDOG and Clock Monitor are both enabled, with the WATCHDOG having the maximum service window selected.
- The WATCHDOG service window and Clock Monitor enable/disable option can only be changed once, during the initial WATCHDOG service following reset.
- The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error.
- Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG er-
- The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's.
- The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes.
- The Clock Monitor detector circuit is active during both the HALT and IDLE modes. Consequently, the COP888 inadvertently entering the HALT mode will be detected as a Clock Monitor error (provided that the Clock Monitor enable option has been selected by the program).

- With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode.
- With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error.
- The IDLE timer T0 is not initialized with reset.
- The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles).
   The user is responsible for resetting the T0PND flag.
- A hardware WATCHDOG service occurs just as the COP888 exits the IDLE mode. Consequently, the Watchdog should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error.
- Following reset, the initial WATCHDOG service (where the service window and the Clock Monitor enable/disable must be selected) may be programmed anywhere within the maximum service window (65,536 instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCH-DOG error.

# **Detection of Illegal Conditions**

The COP888CL can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.

Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.

# **Detection of Illegal**

# **Conditions** (Continued)

The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F Hex is read as all 1's, which in turn will cause the program to return to addresse 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:

- a. Executing from undefined ROM
- Over "POP"ing the stack by having more returns than calls.

When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures). The recovery program should reset the software interrupt pending bit using the RPND instruction.

#### MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CL to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E²PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 12 shows a block diagram of the MICROWIRE logic.

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/ PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.



TL/DD/9766-20
FIGURE 12. MICROWIRE/PLUS Block Diagram

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the

master mode, the SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table IV details the different clock rates that may be selected.

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The COP888CL may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 13 shows how two COP888CL microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

#### Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. The SK clock is normally low when not shifting.

Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low

#### MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CL. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table V summarizes the bit settings required for Master mode of operation.

#### MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table V summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

#### **Alternate SK Phase Operation**

The COP888CL allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock and shifted out on the rising edge of the SK clock.

# MICROWIRE/PLUS (Continued)



FIGURE 13. MICROWIRE/PLUS Application

TL/DD/9766-21

A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE V
This table assumes that the control flag MSEL is set.

| G4<br>(SO)<br>Config.<br>Bit | G5<br>(SK)<br>Config.<br>Bit | G4<br>Fun.    | G5<br>Fun. | Operation                |
|------------------------------|------------------------------|---------------|------------|--------------------------|
| 1                            | 1                            | so            | Int.<br>SK | MICROWIRE/PLUS<br>Master |
| 0                            | 1                            | TRI-<br>STATE | Int.<br>SK | MICROWIRE/PLUS<br>Master |
| 1                            | 0                            | so            | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |
| 0                            | 0                            | TRI-<br>STATE | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |

## **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space

| Address                                                                                | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00 to 6F                                                                               | On-Chip RAM bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 70 to BF                                                                               | Unused RAM Address Space                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>CA<br>CB<br>CC<br>CD to CF | Timer T2 Lower Byte Timer T2 Upper Byte Timer T2 Upper Byte Timer T2 Autoload Register T2RA Lower Byte Timer T2 Autoload Register T2RA Upper Byte Timer T2 Autoload Register T2RB Lower Byte Timer T2 Autoload Register T2RB Upper Byte Timer T2 Control Register T2RB Upper Byte Timer T2 Control Register WATCHDOG Service Register (Reg:WDSVR) MIWU Edge Select Register (Reg:WKEDG) MIWU Enable Register (Reg:WKEN) MIWU Pending Register (Reg:WKPND) Reserved Reserved |
| DO D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD to DF                                        | Port L Data Register Port L Configuration Register Port L Input Pins (Read Only) Reserved for Port L Port G Data Register Port G Configuration Register Port G Input Pins (Read Only) Port I Input Pins (Read Only) Port C Data Register Port C Configuration Register Port C Input Pins (Read Only) Reserved for Port C Port D Data Register Reserved for Port D                                                                                                           |
| E0 to E5 E6 E7 E8 E9 EA EB EC ED EE                                                    | Reserved Timer T1 Autoload Register T1RB Lower Byte Timer T1 Autoload Register T1RB Upper Byte ICNTRL Register MICROWIRE Shift Register Timer T1 Lower Byte Timer T1 Upper Byte Timer T1 Autoload Register T1RA Lower Byte Timer T1 Autoload Register T1RA Upper Byte CNTRL Control Register PSW Register                                                                                                                                                                   |
| F0 to FB<br>FC<br>FD<br>FE<br>FF                                                       | On-Chip RAM Mapped as Registers<br>X Register<br>SP Register<br>B Register<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                      |

Reading memory locations 70-7F Hex will return all ones. Reading other unused memory locations will return undefined data.

# **Addressing Modes**

The COP888CL has ten addressing modes, six for operand addressing and four for transfer of control.

#### **OPERAND ADDRESSING MODES**

#### Register Indirect

This is the "normal" addressing mode for the COP888CL. The operand is the data memory addressed by the B pointer or X pointer.

# Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

#### Direct

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### Immediate

The instruction contains an 8-bit immediate field as the operand.

#### **Short Immediate**

This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand.

#### Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

#### TRANSFER OF CONTROL ADDRESSING MODES

#### Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP + 1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

#### Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment.

#### **Absolute Long**

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space.

#### Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction

Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt service routine.

# **Instruction Set**

Register and Symbol Definition

| Registers  |                                      |  |  |  |
|------------|--------------------------------------|--|--|--|
| A          | 8-Bit Accumulator Register           |  |  |  |
| В          | 8-Bit Address Register               |  |  |  |
| ×          | 8-Bit Address Register               |  |  |  |
| SP         | 8-Bit Stack Pointer Register         |  |  |  |
| PC         | 15-Bit Program Counter Register      |  |  |  |
| PU         | Upper 7 Bits of PC                   |  |  |  |
| PL         | Lower 8 Bits of PC                   |  |  |  |
| С          | 1 Bit of PSW Register for Carry      |  |  |  |
| нс         | 1 Bit of PSW Register for Half Carry |  |  |  |
| GIE        | 1 Bit of PSW Register for Global     |  |  |  |
| ł          | Interrupt Enable                     |  |  |  |
| . VU       | Interrupt Vector Upper Byte          |  |  |  |
| <b>V</b> L | Interrupt Vector Lower Byte          |  |  |  |

| Symbols               |                                                            |  |  |  |
|-----------------------|------------------------------------------------------------|--|--|--|
| [B]                   | Memory Indirectly Addressed by B<br>Register               |  |  |  |
| [X]                   | Memory Indirectly Addressed by X<br>Register               |  |  |  |
| MD                    | Direct Addressed Memory                                    |  |  |  |
| Mem                   | Direct Addressed Memory or [B]                             |  |  |  |
| Memi                  | Direct Addressed Memory or [B] or<br>Immediate Data        |  |  |  |
| lmm                   | 8-Bit Immediate Data                                       |  |  |  |
| Reg                   | Register Memory: Addresses F0 to FF (Includes B, X and SP) |  |  |  |
| Bit                   | Bit Number (0 to 7)                                        |  |  |  |
| ←-                    | Loaded with                                                |  |  |  |
| $\longleftrightarrow$ | Exchanged with                                             |  |  |  |

# Instruction Set (Continued)

# INSTRUCTION SET

| 400                                             | A 341                   | T .nn                                                                                                                                             | T A . A . A . A A                                                                                                                                                                                                                                                               |
|-------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD                                             | A,Meml                  | ADD                                                                                                                                               | A ← A + Memi                                                                                                                                                                                                                                                                    |
| ADC                                             | A,MemI                  | ADD with Carry                                                                                                                                    | $A \leftarrow A + Meml + C, C \leftarrow Carry$                                                                                                                                                                                                                                 |
| 01100                                           |                         |                                                                                                                                                   | HC ← Half Carry                                                                                                                                                                                                                                                                 |
| SUBC                                            | A,Meml                  | Subtract with Carry                                                                                                                               | $A \leftarrow A - \overline{\text{Meml}} + C, C \leftarrow Carry$                                                                                                                                                                                                               |
|                                                 |                         |                                                                                                                                                   | HC ← Half Carry                                                                                                                                                                                                                                                                 |
| AND                                             | A,Meml                  | Logical AND                                                                                                                                       | A ← A and Meml                                                                                                                                                                                                                                                                  |
| ANDSZ                                           | A,Imm                   | Logical AND Immed., Skip if Zero                                                                                                                  | Skip next if (A and Imm) = 0                                                                                                                                                                                                                                                    |
| OR                                              | A,Meml                  | Logical OR                                                                                                                                        | A ← A or Meml                                                                                                                                                                                                                                                                   |
| XOR                                             | A,MemI                  | Logical EXclusive OR                                                                                                                              | A ← A xor Meml                                                                                                                                                                                                                                                                  |
| IFEQ                                            | MD,Imm                  | IF EQual                                                                                                                                          | Compare MD and Imm, Do next if MD = Imm                                                                                                                                                                                                                                         |
| IFEQ                                            | A,Meml                  | IF EQual                                                                                                                                          | Compare A and Meml, Do next if A = Meml                                                                                                                                                                                                                                         |
| IFNE                                            | A,Meml                  | IF Not Equal                                                                                                                                      | Compare A and Meml, Do next if A ≠ Meml                                                                                                                                                                                                                                         |
| IFGT                                            | A,MemI                  | IF Greater Than                                                                                                                                   | Compare A and Meml, Do next if A > Meml                                                                                                                                                                                                                                         |
| IFBNE                                           | #                       | If B Not Equal                                                                                                                                    | Do next if lower 4 bits of B ≠ Imm                                                                                                                                                                                                                                              |
| DRSZ                                            | Reg                     | Decrement Reg., Skip if Zero                                                                                                                      | Reg ← Reg – 1, Skip if Reg = 0                                                                                                                                                                                                                                                  |
| SBIT                                            | #,Mem                   | Set BIT                                                                                                                                           | 1 to bit, Mem (bit = 0 to 7 immediate)                                                                                                                                                                                                                                          |
| RBIT                                            | #,Mem                   | Reset BIT                                                                                                                                         | 0 to bit, Mem                                                                                                                                                                                                                                                                   |
| IFBIT                                           | #.Mem                   | IF BIT                                                                                                                                            | If bit in A or Mem is true do next instruction                                                                                                                                                                                                                                  |
|                                                 | # ,IVIOIII              |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 |
| RPND                                            |                         | Reset PeNDing Flag                                                                                                                                | Reset Software Interrupt Pending Flag                                                                                                                                                                                                                                           |
| X                                               | A,Mem                   | EXchange A with Memory                                                                                                                            | A ←→ Mem                                                                                                                                                                                                                                                                        |
| X                                               | A,[X]                   | EXchange A with Memory [X]                                                                                                                        | $A \longleftrightarrow [X]$                                                                                                                                                                                                                                                     |
| LD                                              | A.Meml                  | LoaD A with Memory                                                                                                                                | A ← Meml                                                                                                                                                                                                                                                                        |
| LD                                              | A,[X]                   | LoaD A with Memory [X]                                                                                                                            | A ← [X]                                                                                                                                                                                                                                                                         |
| LD                                              | B,Imm                   | LoaD B with Immed.                                                                                                                                | B ← Imm                                                                                                                                                                                                                                                                         |
| LD                                              | Mem.lmm                 | LoaD Memory Immed                                                                                                                                 | Mem ← Imm                                                                                                                                                                                                                                                                       |
| LD                                              | Reg.Imm                 | LoaD Register Memory Immed.                                                                                                                       | Reg ← Imm                                                                                                                                                                                                                                                                       |
|                                                 |                         |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 |
| X                                               | A, [B ±]                | EXchange A with Memory [B]                                                                                                                        | $A \longleftrightarrow [B], (B \leftarrow B \pm 1)$                                                                                                                                                                                                                             |
| X                                               | A, [X ±]                | EXchange A with Memory [X]                                                                                                                        | $A \longleftrightarrow [X], (X \leftarrow \pm 1)$                                                                                                                                                                                                                               |
| LD                                              | A, [B±]                 | LoaD A with Memory [B]                                                                                                                            | $A \leftarrow [B], (B \leftarrow B \pm 1)$                                                                                                                                                                                                                                      |
| LD                                              | A, [X±]                 | LoaD A with Memory [X]                                                                                                                            | $A \leftarrow [X], (X \leftarrow X \pm 1)$                                                                                                                                                                                                                                      |
| LD                                              | $[B\pm]$ , $lmm$        | LoaD Memory [B] Immed.                                                                                                                            | $[B] \leftarrow \text{Imm}, (B \leftarrow \pm 1)$                                                                                                                                                                                                                               |
| CLR                                             | A                       | CLeaR A                                                                                                                                           | A ← 0                                                                                                                                                                                                                                                                           |
| INC                                             | A                       | INCrement A                                                                                                                                       | A ← A + 1                                                                                                                                                                                                                                                                       |
| DEC                                             | Ä                       | DECrementA                                                                                                                                        | A←A−1                                                                                                                                                                                                                                                                           |
| LAID                                            | ^                       | Load A InDirect from ROM                                                                                                                          | A ← ROM (PU,A)                                                                                                                                                                                                                                                                  |
| DCOR                                            | Α                       | Decimal CORrect A                                                                                                                                 | A ← BCD correction of A (follows ADC, SUBC)                                                                                                                                                                                                                                     |
|                                                 | • •                     | l .                                                                                                                                               |                                                                                                                                                                                                                                                                                 |
| RRC                                             | Α                       | Rotate A Right thru C                                                                                                                             | $C \longleftrightarrow A7 \longleftrightarrow \longleftrightarrow A0 \longleftrightarrow C$                                                                                                                                                                                     |
| RLC                                             | Α                       | Rotate A Left thru C                                                                                                                              | $C \leftarrow A7 \leftarrow \leftarrow A0 \leftarrow C$                                                                                                                                                                                                                         |
| SWAP                                            | Α                       | SWAP nibbles of A                                                                                                                                 | A7A4 ←→ A3A0                                                                                                                                                                                                                                                                    |
| SC                                              |                         | Set C                                                                                                                                             | C ← 1, HC ← 1                                                                                                                                                                                                                                                                   |
| RC                                              |                         | Reset C                                                                                                                                           | C ← 0, HC ← 0                                                                                                                                                                                                                                                                   |
| IFC                                             |                         | IFC                                                                                                                                               | IF C is true, do next instruction                                                                                                                                                                                                                                               |
| IFNC                                            |                         | IF Not C                                                                                                                                          | If C is not true, do next instruction                                                                                                                                                                                                                                           |
| POP                                             | Α                       | POP the stack into A                                                                                                                              | $SP \leftarrow SP + 1, A \leftarrow [SP]$                                                                                                                                                                                                                                       |
| PUSH                                            | Α                       | PUSH A onto the stack                                                                                                                             | [SP] ← A, SP ← SP − 1                                                                                                                                                                                                                                                           |
| VIS                                             |                         |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 |
|                                                 |                         | Vector to Interrupt Service Routine                                                                                                               | PU ← [VU], PL ← [VL]                                                                                                                                                                                                                                                            |
|                                                 |                         |                                                                                                                                                   | PC ← ii (ii = 15 bits, 0 to 32k)                                                                                                                                                                                                                                                |
| JMPL                                            | Addr.                   | Jump absolute Long                                                                                                                                |                                                                                                                                                                                                                                                                                 |
| JMP                                             | Addr.                   | Jump absolute                                                                                                                                     | PC90 ← i (i = 12 bits)                                                                                                                                                                                                                                                          |
| JMP<br>JP                                       | Addr.<br>Disp.          | Jump absolute Jump relative short                                                                                                                 | PC90 ← i (i = 12 bits) PC ← PC + r (r is -31 to +32, except 1)                                                                                                                                                                                                                  |
| JMP<br>JP<br>JSRL                               | Addr.<br>Disp.<br>Addr. | Jump absolute                                                                                                                                     | PC90 $\leftarrow$ i (i = 12 bits)<br>PC $\leftarrow$ PC + r (r is -31 to +32, except 1)<br>[SP] $\leftarrow$ PL, [SP-1] $\leftarrow$ PU,SP-2, PC $\leftarrow$ ii                                                                                                                |
| JMP<br>JP                                       | Addr.<br>Disp.          | Jump absolute Jump relative short                                                                                                                 | PC90 $\leftarrow$ i (i = 12 bits)<br>PC $\leftarrow$ PC + r (r is -31 to +32, except 1)<br>[SP] $\leftarrow$ PL, [SP-1] $\leftarrow$ PU,SP-2, PC $\leftarrow$ ii                                                                                                                |
| JMP<br>JP<br>JSRL                               | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long                                                                                            | PC90 $\leftarrow$ i (i = 12 bits)<br>PC $\leftarrow$ PC + r (r is -31 to +32, except 1)<br>[SP] $\leftarrow$ PL, [SP-1] $\leftarrow$ PU,SP-2, PC $\leftarrow$ ii                                                                                                                |
| JMP<br>JP<br>JSRL<br>JSR<br>JID                 | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect                                                              | PC90 $\leftarrow$ i (i = 12 bits)<br>PC $\leftarrow$ PC + r (r is -31 to +32, except 1)<br>[SP] $\leftarrow$ PL, [SP-1] $\leftarrow$ PU,SP-2, PC $\leftarrow$ ii<br>[SP] $\leftarrow$ PL, [SP-1] $\leftarrow$ PU,SP-2, PC90 $\leftarrow$<br>PL $\leftarrow$ ROM (PU,A)          |
| JMP<br>JP<br>JSRL<br>JSR<br>JID<br>RET          | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine                                       | PC90 ← i (i = 12 bits)<br>PC ← PC + r (r is -31 to +32, except 1)<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC90 ←<br>PL ← ROM (PU,A)<br>SP+2, PL ← [SP], PU ← [SP-1]                                                                             |
| JMP<br>JP<br>JSRL<br>JSR<br>JID<br>RET<br>RETSK | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn and SKip                       | PC90 ← i (i = 12 bits)<br>PC ← PC + r (r is -31 to +32, except 1)<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC90 ← ii<br>PL ← ROM (PU,A)<br>SP+2, PL ← [SP], PU ← [SP-1]<br>SP+2, PL ← [SP], PU ← [SP-1]                                          |
| JMP JP JSRL JSR JID RET RETSK RETI              | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn and SKip RETurn from Interrupt | PC90 ← i (i = 12 bits)<br>PC ← PC + r (r is -31 to +32, except 1)<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC90 ← ii<br>PL ← ROM (PU,A)<br>SP+2, PL ← [SP], PU ← [SP-1]<br>SP+2, PL ← [SP], PU ← [SP-1]<br>SP+2, PL ← [SP], PU ← [SP-1], GIE ← 1 |
| JMP<br>JP<br>JSRL<br>JSR<br>JID<br>RET<br>RETSK | Addr.<br>Disp.<br>Addr. | Jump absolute Jump relative short Jump SubRoutine Long Jump SubRoutine Jump InDirect RETurn from subroutine RETurn and SKip                       | PC90 ← i (i = 12 bits)<br>PC ← PC + r (r is $-31$ to $+32$ , except 1)<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii<br>[SP] ← PL, [SP-1] ← PU,SP-2, PC90 ←<br>PL ← ROM (PU,A)<br>SP+2, PL ← [SP], PU ← [SP-1]<br>SP+2, PL ← [SP], PU ← [SP-1]                                        |

# **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).

Most single byte instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details.

### Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

| ,     | [B] | Direct | Immed.   |
|-------|-----|--------|----------|
| ADD   | 1/1 | 3/4    | 2/2      |
| ADC . | 1/1 | 3/4    | 2/2      |
| SUBC  | 1/1 | 3/4    | 2/2      |
| AND   | 1/1 | 3/4    | 2/2      |
| OR    | 1/1 | 3/4    | 2/2      |
| XOR   | 1/1 | 3/4    | 2/2      |
| IFEQ  | 1/1 | 3/4    | 2/2      |
| IFNE  | 1/1 | 3/4    | 2/2      |
| IFGT  | 1/1 | 3/4    | 2/2      |
| IFBNE | 1/1 |        |          |
| DRSZ  |     | 1/3    |          |
| SBIT  | 1/1 | 3/4    |          |
| RBIT  | 1/1 | 3/4    |          |
| IFBIT | 1/1 | 3/4    | <u> </u> |

| Instructions Using A & C | i |
|--------------------------|---|
|--------------------------|---|

| CLRA  | 1/1   |
|-------|-------|
| INCA  | 1/1   |
| DECA  | 1/1   |
| LAID  | 1/3   |
| DCOR  | 1/1   |
| RRCA  | 1/1   |
| RLCA  | 1/1   |
| SWAPA | 1/1   |
| SC    | 1/1   |
| RC    | 1/1   |
| IFC   | - 1/1 |
| IFNC  | 1/1.  |
| PUSHA | 1/3   |
| POPA  | 1/3   |
| ANDSZ | 2/2   |
|       |       |

# Transfer of Control Instructions

| JMPL  | 3/4 |
|-------|-----|
| JMP   | 2/3 |
| JP    | 1/3 |
| JSRL  | 3/5 |
| JSR   | 2/5 |
| JID   | 1/3 |
| VIS   | 1/5 |
| RET   | 1/5 |
| RETSK | 1/5 |
| RETI  | 1/5 |
| INTR  | 1/7 |
| NOP   | 1/1 |
|       |     |

# RPND 1/1

#### **Memory Transfer Instructions**

|              |                      | memory transfer modulons |     |     |                                         |         |  |
|--------------|----------------------|--------------------------|-----|-----|-----------------------------------------|---------|--|
|              | Register<br>Indirect |                          |     |     | Register Indirect<br>Auto Incr. & Decr. |         |  |
|              | [B]                  | [X]                      |     |     | [B+,B-]                                 | [X+,X-] |  |
| X A,*        | 1/.1                 | 1/3                      | 2/3 |     | 1/2                                     | 1/3     |  |
| LD A,*       | 1/1                  | 1/3                      | 2/3 | 2/2 | 1/2                                     | 1/3     |  |
| LD B, Imm    |                      |                          |     | 1/1 |                                         |         |  |
| LD B, Imm    |                      |                          |     | 2/2 |                                         | 1       |  |
| LD Mem, Imm  | 2/2                  |                          | 3/3 | }   | 2/2                                     |         |  |
| LD Reg, imm  |                      |                          | 2/3 |     |                                         |         |  |
| IFEQ MD, Imm |                      |                          | 3/3 |     |                                         |         |  |

(IF B < 16) (IF B > 15)

<sup>\* = &</sup>gt; Memory location addressed by B or X or directly.

# COP888CL Opcode Table Upper Nibble Along X-Axis

Lower Nibble Along Y-Axis

| F      | E       | D           | С        | В             | A             | 9            | 8          |   |
|--------|---------|-------------|----------|---------------|---------------|--------------|------------|---|
| JP 15  | JP -31  | LD 0F0, # i | DRSZ 0F0 | RRCA          | RC            | ADC A,#i     | ADC A,[B]  | 0 |
| JP -14 | JP -30  | LD 0F1, # i | DRSZ 0F1 |               | SC            | SUBC A, #i   | SUB A,[B]  | 1 |
| JP -13 | JP 29   | LD 0F2, # i | DRSZ 0F2 | X A, [X+]     | X A,[B+]      | IFEQ A,#i    | IFEQ A,[B] | 2 |
| JP -12 | JP -28  | LD 0F3, # i | DRSZ 0F3 | X A, [X-]     | X A,[B-]      | IFGT A,#i    | IFGT A,[B] | 3 |
| JP -11 | JP -27  | LD 0F4, # i | DRSZ 0F4 | VIS           | LAID          | ADD A,#i     | ADD A,[B]  | 4 |
| JP 10  | JP -26  | LD 0F5, # i | DRSZ 0F5 | RPND          | JID           | AND A,#i     | AND A,[B]  | 5 |
| JP -9  | JP -25  | LD 0F6, # i | DRSZ 0F6 | X A,[X]       | X A,[B]       | XOR A,#i     | XOR A,[B]  | 6 |
| JP -8  | JP24    | LD 0F7, # i | DRSZ 0F7 | •             | •             | OR A,#i      | OR A,[B]   | 7 |
| JP -7  | JP -23  | LD 0F8, # i | DRSZ 0F8 | NOP           | RLCA          | LD A,#i      | IFC        | 8 |
| JP6    | JP 22   | LD 0F9, # i | DRSZ 0F9 | IFNE<br>A,[B] | IFEQ<br>Md,#i | IFNE<br>A,#i | IFNC       | 9 |
| JP -5  | JP -21  | LD 0FA, # i | DRSZ 0FA | LD A,[X+]     | LD A,[B+]     | LD [B+],#i   | INCA       | Α |
| JP -4  | JP -20  | LD 0FB, # i | DRSZ 0FB | LD A,[X-]     | LD A,[B-]     | LD [B-],#i   | DECA       | В |
| JP -3  | JP -19  | LD 0FC, # i | DRSZ 0FC | LD Md,#i      | JMPL          | X A,Md       | POPA       | С |
| JP -2  | JP 18   | LD 0FD, # i | DRSZ 0FD | DIR           | JSRL          | LD A,Md      | RETSK      | D |
| JP -1  | JP -17  | LD 0FE, # i | DRSZ 0FE | LD A,[X]      | LD A,[B]      | LD [B],#i    | RET        | Е |
| JP -0  | JP - 16 | LD 0FF, # i | DRSZ 0FF | *             | •             | LD B,#i      | RETI       | F |

# COP888CL Opcode Table (Continued)

Upper Nibble Along X-Axis

Lower Nibble Along Y-Axis

| 7              | 6              | 5         | 4        | 3                | 2                | . 1     | 0       |   |
|----------------|----------------|-----------|----------|------------------|------------------|---------|---------|---|
| IFBIT<br>0,[B] | ANDSZ<br>A, #i | LD B, #0F | IFBNE 0  | JSR<br>x000-x0FF | JMP<br>x000-x0FF | JP + 17 | INTR    | 0 |
| IFBIT<br>1,[B] | •              | LD B,#0E  | IFBNE 1  | JSR<br>x100-x1FF | JMP<br>x100-x1FF | JP + 18 | JP + 2  | 1 |
| IFBIT<br>2,[B] |                | LD B,#0D  | IFBNE 2  | JSR<br>x200-x2FF | JMP<br>x200-x2FF | JP + 19 | JP + 3  | 2 |
| IFBIT<br>3,[B] | •              | LDB,#0C   | IFBNE 3  | JSR<br>x300-x3FF | JMP<br>x300-x3FF | JP +20  | JP + 4  | 3 |
| IFBIT<br>4,[B] | CLRA           | LD B,#0B  | IFBNE 4  | JSR<br>x400-x4FF | JMP<br>x400-x4FF | JP +21  | JP + 5  | 4 |
| IFBIT<br>5,[B] | SWAPA          | LD B,#0A  | IFBNE 5  | JSR<br>x500-x5FF | JMP<br>x500-x5FF | JP +22  | JP + 6  | 5 |
| IFBIT<br>6,[B] | DCORA          | LD B,#09  | IFBNE 6  | JSR<br>x600-x6FF | JMP<br>x600-x6FF | JP +23  | JP + 7  | 6 |
| IFBIT<br>7,[B] | PUSHA          | LD B,#08  | IFBNE 7  | JSR<br>x700-x7FF | JMP<br>x700-x7FF | JP +24  | JP + 8  | 7 |
| SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B,#07  | IFBNE 8  | JSR<br>x800-x8FF | JMP<br>x800-x8FF | JP +25  | JP + 9  | 8 |
| SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B, #06 | IFBNE 9  | JSR<br>x900-x9FF | JMP<br>x900-x9FF | JP +26  | JP + 10 | 9 |
| SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B,#05  | IFBNE 0A | JSR<br>xA00-xAFF | JMP<br>xA00-xAFF | JP +27  | JP + 11 | Α |
| SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B,#04  | IFBNE 0B | JSR<br>xB00-xBFF | JMP<br>xB00-xBFF | JP +28  | JP + 12 | В |
| SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B,#03  | IFBNE 0C | JSR<br>xC00-xCFF | JMP<br>xC00-xCFF | JP +29  | JP + 13 | С |
| SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B,#02  | IFBNE 0D | JSR<br>xD00-xDFF | JMP<br>xD00-xDFF | JP +30  | JP + 14 | D |
| SBIT<br>6,[B]  | RBIT<br>6,[B]  | LD B, #01 | IFBNE 0E | JSR<br>xE00-xEFF | JMP<br>xE00-xEFF | JP +31  | JP + 15 | E |
| SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B,#00  | IFBNE 0F | JSR<br>xF00-xFFF | JMP<br>xF00-xFFF | JP +32  | JP + 16 | F |

### Where,

i is the immediate data

Md is a directly addressed memory location

Note: The opcode 60 Hex is also the opcode for IFBIT #i,A

<sup>\*</sup> is an unused opcode

## **Mask Options**

The COP888CL mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

OPTION 1: CLOCK CONFIGURATION

= 1 Crystal Oscillator (CKI/10)

G7 (CKO) is clock generator output to crystal/resonator CKI is the clock input

= 2 Single-pin RC controlled

oscillator (CKI/10)

G7 is available as a HALT restart and/or general purpose

OPTION 2: HALT

= 1 Enable HALT mode

= 2 Disable HALT mode

OPTION 3: COP888CL BONDING

= 1 44-Pin PCC

= 2 40-Pin DIP

= 3 N.A.

= 4 28-Pin DIP

= 5 28-Pin S0

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

# **Development Support**

#### IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface for maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real-time, full-speed emulation, up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user-selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formate.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time

spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use windowed interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC® via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

#### **Emulator Ordering Information**

| Part Number | Description                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| IM-COP8/400 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic debugger<br>software and RS 232 serial interface<br>cable |
| MHW-PS3     | Power Supply 110V/60 Hz                                                                                                            |
| MHW-PS4     | Power Supply 220V/50 Hz                                                                                                            |

#### **Probe Card Ordering Information**

| riobe out       | Probe data ordering information |                  |          |  |  |  |  |  |
|-----------------|---------------------------------|------------------|----------|--|--|--|--|--|
| Part Number     | Package                         | Voltage<br>Range | Emulates |  |  |  |  |  |
| MHW-884CL28D5PC | 28 DIP                          | 4.5V-5.5V        | COP884CL |  |  |  |  |  |
| MHW-884CL28DWPC | 28 DIP                          | 2.5V-6.0V        | COP884CL |  |  |  |  |  |
| MHW-888CL40D5PC | 40 DIP                          | 4.5V-5.5V        | COP888CL |  |  |  |  |  |
| MHW-888CL40DWPC | 40 DIP                          | 2.5V-6.0V        | COP888CL |  |  |  |  |  |
| MHW-888CL44D5PC | 44 PLCC                         | 4.5V-5.5V        | COP888CL |  |  |  |  |  |
| MHW-888CL44DWPC | 44 PLCC                         | 2.5V-6.0V        | COP888CL |  |  |  |  |  |

#### **MACRO CROSS ASSEMBLER**

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### **Assembler Ordering Information**

| Part Number   | Description                                                                  | Manual        |
|---------------|------------------------------------------------------------------------------|---------------|
| MOLE-COP8-IBM | COP8 macro<br>cross assembler<br>for IBM®<br>PC-XT®, PC-AT®<br>or compatible | 424410527-001 |

# **Development Support (Continued)**

#### SIMULATOR

The COP8 Designer's Tool Kit is available for evaluating National Semiconductor's COP8 microcontroller family. The kit contains programmer's manuals, device datasheets, pocket reference guide, assembler and simulator, which allows the user to write, test, debug and run code on an industry standard compatible PC. The simulator has a windowed user interface and can handle script files that simulate hardware inputs, interrupts and automatic command processing. The capture file feature enables the user to record to a file current cycle and output port changes which are caused by the program under test.

#### **Simulator Ordering Information**

| Part Number   | Description                                               | Manual                         |
|---------------|-----------------------------------------------------------|--------------------------------|
| COP8-TOOL-KIT | COP8 Designer's<br>Tool Kit<br>Assembler and<br>Simulator | 420420270-001<br>424420269-001 |

#### SINGLE-CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. For more detailed information refer to the emulation device specific data sheets and the form, fit, function emulator selection table below.

#### **PROGRAM SUPPORT**

Programming of the single-chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code from a standard programmed EPROM to the single-chip emulator and vice versa. Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

FAX: (206) 882-104

#### **Duplicate Board Ordering Information**

| Part Number   | Description                                                                                       | Devices<br>Supported        |
|---------------|---------------------------------------------------------------------------------------------------|-----------------------------|
| COP8-PRGM-28D | Duplicator Board for<br>28 DIP Multi-Chip<br>Module (MCM) and<br>for use with<br>Scrambler Boards | COP884CLMHD                 |
| COP8-SCRM-DIP | MCM Scrambler<br>Board for 40 DIP<br>Socket                                                       | COP888CLMHD                 |
| COP8-SCRM-PCC | MCM Scrambler<br>Board for 44 PLCC/<br>LDCC                                                       | COP888CLMHEL                |
| COP8-SCRM-SBX | MCM Scrambler<br>Board for 28 LCC<br>Socket                                                       | COP884CLMHEA                |
| COP8-PRGM-DIP | Duplicator Board<br>with COP8-SCRM-<br>DIP Scrambler<br>Board                                     | COP884CLMHD,<br>COP888CLMHD |
| COP8-PRGM-PCC | Duplicator Board<br>with COP8-SCRM-<br>PCC Scrambler<br>Board                                     | COP888CLMEL,<br>COP884CLMHD |

### Single-Chip Emulator Selection Table

| onigic only Emalater colouter rubic |                              |         |                                            |          |  |  |
|-------------------------------------|------------------------------|---------|--------------------------------------------|----------|--|--|
| Device Number                       | Clock Option                 | Package | Description                                | Emulates |  |  |
| COP888CLMHEL-X                      | X = 1: crystal<br>X = 3: R/C | 44 LDCC | Multi-Chip Module<br>(MCM), UV Erasable    | COP888CL |  |  |
| COP888CLMHD-X                       | X = 1: crystal<br>X = 3: R/C | 40 DIP  | MCM, UV Erasable                           | COP888CL |  |  |
| COP884CLMHD-X                       | X = 1: crystal<br>X = 3: R/C | 28 DIP  | MCM, UV Erasable                           | COP884CL |  |  |
| COP884CLMHEA-X                      | X = 1: crystal<br>X = 3: R/C | 28 LCC  | MCM (same footprint as 28 SO), UV Erasable | COP884CL |  |  |

# **Development Support (Continued)**

#### **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information System.

#### Information System

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem.

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

#### Order P/N: MOLE-DIAL-A-HLP

Information System Package Contents
Dial-A-Helper User Manual P/N
Public Domain Communications Software

#### **Factory Applications Support**

Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

Voice:

(408) 721-5582

Modem:

(408) 739-1162 Baud: 300 or 1200 baud

Set-up: Length: 8-Bit

Parity: None

Stop Bit 1

Operation: 24 Hours, 7 Days



# COP688CS/COP684CS/COP888CS/COP884CS/ COP988CS/COP984CS Single-Chip microCMOS Microcontroller

# **General Description**

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M²CMOS™ process technology. The COP888CS is a member of this expandable 8-bit core processor family of microcontrollers. (Continued)

#### **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- 1 μs instruction cycle time
- 4096 bytes on-board ROM
- 192 bytes on-board RAM
- Single supply operation: 2.5V-6V
- Full duplex UART
- One analog comparator
- MICROWIRE/PLUS™ serial I/O
- WATCHDOG™ and Clock Monitor logic
- Idle Timer
- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- One 16-bit timer, with two 16-bit registers supporting:
  - Processor Independent PWM mode
  - External Event counter mode
  - Input Capture mode
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and X)

- Ten multi-source vectored interrupts servicing
  - External Interrupt
  - Idle Timer T0
  - Timer (2)
  - MICROWIRE/PLUS
  - Multi-Input Wake Up
  - Software Trap
  - UART (2)
  - Default VIS
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PLCC or 40 N or 28 N or 28 SOIC
  - 44 PLCC with 39 I/O pins
  - 40 N with 35 I/O pins
  - 28 SO or 28 N, each with 23 I/O pins
- Software selectable I/O options
  - TRI-STATE® Output
  - Push-Pull Output
  - Weak Pull Up Input
  - High Impedance Input
- Schmitt trigger inputs on ports G and L
- Form factor emulation devices
- Real time emulation and full program debug offered by National's Development Systems
- For other COP800 devices with a UART see COP888CG and COP888EG

# **Block Diagram**



FIGURE 1. COP888CS Block Diagram

TL/DD/10830-1

It is a fully static part, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, one 16-bit timer/counter supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), full duplex UART, one comparator, and two power savings modes (HALT and

IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CS operates over a voltage range of 2.5V to 6V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1  $\mu s$  per instruction rate.

# **Connection Diagrams**



**Top View** 

Order Number COP888CS-XXX/V See NS Package Number V44A



TL/DD/10830-3

Order Number COP888S-XXX/N See NS Package Number N40A





TL/DD/10830-5

Order Number COP884CS-XXX/N See NS Package Number N28B

Order Number COP884CS-XXX/WM See NS Package Number M28B

FIGURE 2. COP888CS Connection Diagrams

# Connection Diagrams (Continued)

### COP888CS Pinouts for 28-, 40- and 44-Pin Packages

| Port            | Туре  | Alt. Fun     | Alt. Fun | 28-Pin<br>Pack. | 40-Pin<br>Pack. | 44-Pin<br>Pack. |
|-----------------|-------|--------------|----------|-----------------|-----------------|-----------------|
| LO              | 1/0   | MIWU         |          | 11              | 17              | . 17            |
| L1              | 1/0   | MIWU         | СКХ      | 12              | 18              | 18              |
| L2              | 1/0   | MIWU         | TDX      | 13              | 19              | 19              |
| L3              | 1/0   | MIWU         | RDX      | 14              | 20              | 20              |
| L4              | 1/0   | MIWU         |          | 15              | 21              | 25              |
| L5              | 1/0   | MIWU         |          | 16              | 22              | 26              |
| L6              | 1/0   | MIWU         |          | 17              | 23              | 27              |
| L7              | 1/0   | MIWU         |          | 18              | 24              | 28              |
| G0              | 1/0   | INT          |          | 25              | 35              | 39              |
| G1              | WDOUT |              |          | 26              | 36              | 40              |
| G2              | 1/0   | T1B          |          | 27              | 37              | 41              |
| G3              | 1/0   | T1A          |          | 28              | 38              | 42              |
| G4              | 1/0   | SO           |          | 1               | 3               | 3               |
| G5 ·            | 1/0   | SK           |          | 2               | 4               | 4               |
| G6              | 1     | SI           |          | 3               | 5               | 5               |
| G7              | I/CKO | HALT Restart |          | 4               | 6               | 6               |
| D0              | 0     |              |          | 19              | 25              | 29              |
| D1              | 0     |              |          | 20              | 26              | 30              |
| D2              | 0     |              |          | 21              | 27              | 31              |
| D3              | 0     |              |          | 22              | 28              | 32              |
| 10              | l .   |              |          | 7               | 9               | 9               |
| 11              | 1     | COMP1IN-     | '        | 8               | 10              | 10              |
| 12              | 1     | COMP1IN+     |          | 9               | 11              | , 11            |
| 13              | ı     | COMP1OUT     |          | 10              | 12              | 12              |
| 14              | L     |              |          |                 | 13              | 13              |
| 15              | 1     |              |          |                 | 14              | 14              |
| . 16            | 1     | -            |          |                 | 15              | 15              |
| 17              | l l   | 7 °          |          |                 | 16              | 16              |
| D4              | 0     |              |          |                 | 29              | 33              |
| D5              | 0     |              |          |                 | 30              | 34              |
| D6              | 0     |              |          |                 | . 31            | 35              |
| D7              | 0     |              | l        |                 | 32              | 36              |
| CO              | 1/0   |              |          |                 | 39              | 43              |
| C1              | 1/0   |              |          |                 | 40              | 44              |
| C2              | 1/0   |              |          |                 | 1               | 1               |
| C3              | 1/0   |              | 1        |                 | 2               | 2               |
| C4              | 1/0   |              | ł        |                 |                 | 21              |
| C5              | 1/0   |              |          |                 |                 | 22              |
| C6              | 1/0   |              |          |                 |                 | 23              |
| C7              | 1/0   |              |          |                 |                 | 24              |
| V <sub>CC</sub> |       |              |          | 6               | 8               | 8               |
| GND             |       |              | }        | 23              | 33              | 37              |
| СКІ             |       |              |          | 5               | 7               | 7               |
| RESET           |       |              |          | 24              | 34              | 38              |

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)

Voltage at Any Pin -0.3V to V<sub>CC</sub> + 0.3V

Total Current into V<sub>CC</sub> Pin (Source)

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range -65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics $98XCS: 0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

100 mA

| Parameter                             | Conditions                             | Min                 | Тур          | Max                  | Units |
|---------------------------------------|----------------------------------------|---------------------|--------------|----------------------|-------|
| Operating Voltage COP98XCS            |                                        | 2.5                 | 1            | 4.0                  | V     |
| COP98XCSH                             | Deales Beel                            | 4.0                 | <del> </del> | 6.0                  | V     |
| Power Supply Ripple (Note 1)          | Peak-to-Peak                           |                     | <del></del>  | 0.1 V <sub>CC</sub>  |       |
| Supply Current (Note 2)               |                                        |                     | }            |                      |       |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{C} = 1 \mu s$         | l                   | ļ            | 12.5                 | mA.   |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{C} = 2.5 \mu s$       |                     | 1.           | 5.5                  | mA.   |
| CKI = 4 MHz                           | $V_{CC} = 4V, t_{C} = 2.5 \mu\text{s}$ | 1                   | 1            | 2.5                  | mA    |
| CKI = 1 MHz                           | $V_{CC} = 4V$ , $t_{c} = 10 \mu s$     |                     | <b> </b>     | 1.4                  | mA    |
| HALT Current (Note 3)                 | $V_{CC} = 6V, CKI = 0 MHz$             | 1                   | <0.7         | 8                    | μА    |
|                                       | V <sub>CC</sub> = 4V, CKI = 0 MHz      | <b></b>             | <0.3         | 4                    | μΑ    |
| IDLE Current                          |                                        | l                   |              |                      |       |
| CKI = 10 MHz                          | $V_{CC} = 6V$ , $t_c = 1 \mu s$        |                     | 1            | 3.5                  | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{c} = 2.5 \mu s$       | 1                   | 1            | 2.5                  | mA.   |
| CKI = 1 MHz                           | $V_{CC} = 4V$ , $t_c = 10 \mu s$       |                     | ļ            | 0.7                  | mA    |
| Input Levels                          |                                        | 1                   |              | ĺ                    | l     |
| RESET                                 | İ                                      | 1                   | l            | ]                    |       |
| Logic High                            |                                        | 0.8 V <sub>CC</sub> | ł            | ì                    | l v   |
| Logic Low                             | 1                                      |                     | Ţ            | 0.2 V <sub>CC</sub>  | \     |
| CKI (External and Crystal Osc. Modes) | · ·                                    | [ .                 | 1            |                      |       |
| Logic High                            | 1                                      | 0.7 V <sub>CC</sub> | ì            |                      | ) v   |
| Logic Low                             | (                                      | ł                   | 1            | 0.2 V <sub>CC</sub>  | \     |
| All Other Inputs                      |                                        | ł                   | l            | ļ                    | ĺ     |
| Logic High                            | 1                                      | 0.7 V <sub>CC</sub> |              | İ                    | l v   |
| Logic Low                             | <u> </u>                               |                     | ļ            | 0.2 V <sub>CC</sub>  | V     |
| Hi-Z Input Leakage                    | $V_{CC} = 6V, V_{IN} = 0V$             | -1                  | <u> </u>     | +1                   | μΑ    |
| Input Pullup Current                  | $V_{CC} = 6V, V_{IN} = 0V$             | 40                  |              | 250                  | μΑ    |
| G and L Port Input Hysteresis         |                                        |                     |              | 0.35 V <sub>CC</sub> | V     |
| Output Current Levels                 |                                        |                     |              |                      |       |
| D Outputs                             | <u>'</u>                               | i                   |              |                      | !     |
| Source                                | $V_{CC} = 4V, V_{OH} = 3.3V$           | 0.4                 | ]            | 1                    | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$         | 0.2                 | ł            |                      | mA    |
| Sink                                  | $V_{CC} = 4V, V_{OL} = 1V$             | 10                  |              | Į                    | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$         | 2.0                 |              |                      | . mA  |
| All Others                            | - <b>1</b>                             | 1                   | ĺ            |                      |       |
| Source (Weak Pull-Up Mode)            | $V_{CC} = 4V, V_{OH} = 2.7V$           | 10                  | }            | 100                  | μΑ    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$         | 2.5                 |              | 33                   | μΑ    |
| Source (Push-Pull Mode)               | $V_{CC} = 4V, V_{OH} = 3.3V$           | 0.4                 |              |                      | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$         | 0.2                 | 1            | 1                    | mA    |
| Sink (Push-Pull Mode)                 | $V_{CC} = 4V, V_{OL} = 0.4V$           | 1.6                 |              | 1                    | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$         | 0.7                 |              |                      | mA    |
| TRI-STATE Leakage                     | $V_{CC} = 6.0V$                        | -1                  |              | +1                   | μΑ    |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

# DC Electrical Characteristics 98XCS: 0°C ≤ T<sub>A</sub> ≤ +70°C unless otherwise specified (Continued)

| Parameter                                      | Conditions                         | Min | Тур | Max     | Units      |
|------------------------------------------------|------------------------------------|-----|-----|---------|------------|
| Allowable Sink/Source Current per Pin          | 1 × 2                              |     |     |         |            |
| D Outputs (Sink)<br>All others                 |                                    |     |     | 15<br>3 | mA<br>mA   |
| Maximum Input Current without Latchup (Note 6) | T <sub>A</sub> = 25°C              |     |     | ±100    | mA         |
| RAM Retention Voltage, V <sub>r</sub>          | 500 ns Rise<br>and Fall Time (Min) | 2   |     |         | , <b>V</b> |
| Input Capacitance                              |                                    |     |     | 7       | pF         |
| Load Capacitance on D2                         |                                    |     |     | 1000    | pF         |

# AC Electrical Characteristics $98XCS: 0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

| Parameter                                                                                                                                 | Conditions                                                                                                             | Min                     | Тур | Max                     | Units                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|----------------------------------------------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator                                                               | $4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$<br>$4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$                   | 1<br>2.5<br>3<br>7.5    |     | DC<br>DC<br>DC<br>DC    | μs<br>μs<br>μs<br>μs                               |
| CKI Clock Duty Cycle (Note 5) Rise Time (Note 5) Fall Time (Note 5)                                                                       | $f_r = Max$ $f_r = 10 MHz Ext Clock$ $f_r = 10 MHz Ext Clock$                                                          | 40                      |     | 60<br>5<br>5            | %<br>ns<br>ns                                      |
| Inputs tsetup thold                                                                                                                       | $4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$<br>$4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$                   | 200<br>500<br>60<br>150 | ·   | in english              | ns<br>ns<br>ns                                     |
| Output Propagation Delay  tpD1, tpD0 SO, SK  All Others                                                                                   | $R_L = 2.2k, C_L = 100 pF$ $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} < 4V$ $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} < 4V$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | րs<br>րs<br>րs                                     |
| MICROWIRETM Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                        | 20<br>56                |     | 220                     | ns<br>ns<br>ns                                     |
| Input Pulse Width<br>Interrupt Input High Time<br>Interrupt Input Low Time<br>Timer Input High Time<br>Timer Input Low Time               |                                                                                                                        | 1<br>1<br>1             |     |                         | t <sub>c</sub><br>t <sub>c</sub><br>t <sub>c</sub> |
| Reset Pulse Width                                                                                                                         |                                                                                                                        | 1                       |     |                         | μs                                                 |

Note 5: Parameter sampled but not 100% tested.

Note 6: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ .

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) 7V Voltage at Any Pin -0.3V to  $V_{CC} + 0.3$ V

Total Current into V<sub>CC</sub> Pin (Source) 100 mA

Total Current out of GND Pin (Sink)

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics 88XCS: -40°C ≤ T<sub>A</sub> ≤ +85°C unless otherwise specified

| Parameter                             | Conditions                                                     | Min                 | Тур  | Max                                              | Units |
|---------------------------------------|----------------------------------------------------------------|---------------------|------|--------------------------------------------------|-------|
| Operating Voltage                     |                                                                | 2.5                 |      | 6                                                | _ · V |
| Power Supply Ripple (Note 1)          | Peak-to-Peak                                                   |                     |      | 0.1 V <sub>CC</sub>                              | ٧     |
| Supply Current (Note 2)               |                                                                |                     |      |                                                  |       |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{C} = 1 \mu s$                                 |                     |      | 12.5                                             | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{c} = 2.5 \mu s$                               | ,                   |      | 5.5                                              | mA    |
| HALT Current (Note 3)                 | V <sub>CC</sub> = 6V, CKI = 0 MHz                              |                     | <1   | 10                                               | μΑ    |
|                                       | $V_{CC} = 4V, CKI = 0 MHz$                                     |                     | <0.5 | 6                                                | μΑ    |
| IDLE Current                          |                                                                |                     |      |                                                  |       |
| CKI = 10 MHz                          | $V_{CC} = 6V, t_{c} = 1 \mu s$                                 | ]                   |      | 3.5                                              | mA    |
| CKI = 4 MHz                           | $V_{CC} = 6V, t_{C} = 2.5 \mu s$                               |                     |      | 2.5                                              | mA    |
| CKI = 1 MHZ                           | $V_{CC} = 4V, t_{C} = 10 \mu s$                                |                     |      | 0.7                                              | mA    |
| Input Levels                          | 100 1110 10 10                                                 | <u> </u>            |      | <del>                                     </del> |       |
| RESET                                 |                                                                | ļ                   |      | ļ                                                |       |
| Logic High                            | 1                                                              | 0.8 V <sub>CC</sub> |      |                                                  | l v   |
| Logic Low                             | }                                                              | 0.5 VCC             |      | 0.2 V <sub>CC</sub>                              | v     |
| S .                                   | ·                                                              |                     |      | 0.2 VCC                                          | · •   |
| CKI (External and Crystal Osc. Modes) |                                                                | 0.71/               |      |                                                  |       |
| Logic High                            | · ·                                                            | 0.7 V <sub>CC</sub> |      |                                                  | V     |
| Logic Low                             |                                                                |                     |      | 0.2 V <sub>CC</sub>                              | V     |
| All Other Inputs                      |                                                                |                     |      |                                                  |       |
| Logic High                            |                                                                | 0.7 V <sub>CC</sub> |      |                                                  | V     |
| Logic Low                             |                                                                |                     |      | 0.2 V <sub>CC</sub>                              | V     |
| Hi-Z Input Leakage                    | $V_{CC} = 6V, V_{IN} = 0V$                                     | -2                  |      | +2                                               | μΑ    |
| Input Pullup Current                  | $V_{CC} = 6V, V_{IN} = 0V$                                     | 40                  |      | 250                                              | μΑ    |
| G and L Port Input Hysteresis         |                                                                |                     |      | 0.35 V <sub>CC</sub>                             | V     |
| Output Current Levels                 | 1                                                              |                     |      |                                                  |       |
| D Outputs                             |                                                                | 1                   |      |                                                  | 1     |
| Source                                | $V_{CC} = 4V, V_{OH} = 3.3V$                                   | 0.4                 |      |                                                  | mA    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$                                 | 0.2                 |      |                                                  | mA    |
| Sink                                  | $V_{CC} = 4V, V_{OL} = 1V$                                     | 10                  |      |                                                  | mA    |
|                                       | $V_{CC} = 2.5V, V_{OL} = 0.4V$                                 | 2.0                 |      |                                                  | mA    |
| All Others                            | 1                                                              | 1                   |      |                                                  |       |
| Source (Weak Pull-Up Mode)            | $V_{CC} = 4V, V_{OH} = 2.7V$                                   | 10                  |      | 100                                              | μА    |
|                                       | $V_{CC} = 2.5V, V_{OH} = 1.8V$                                 | 2.5                 |      | 33                                               | μA    |
| Source (Push-Pull Mode)               | $V_{CC} = 4V, V_{OH} = 3.3V$                                   | 0.4                 |      |                                                  | mA    |
| - Sales (i asii i ali Mode)           | $V_{CC} = 2.5V, V_{OH} = 1.8V$                                 | 0.2                 |      |                                                  | mA    |
| Sink (Push-Pull Mode)                 | $V_{CC} = 2.5V, V_{OH} = 1.5V$<br>$V_{CC} = 4V, V_{OI} = 0.4V$ | 1.6                 |      |                                                  | mA    |
| Silik (Fusit-Full Mode)               | $V_{CC} = 4V, V_{OL} = 0.4V$<br>$V_{CC} = 2.5V, V_{OL} = 0.4V$ | 0.7                 |      |                                                  | mA    |
|                                       | VCC - 2.3V, VCL - 0.4V                                         |                     |      |                                                  |       |
| TRI-STATE Leakage                     |                                                                | -2                  |      | +2                                               | μΑ    |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

# $\textbf{DC Electrical Characteristics} \ 88XCS: \ -40^{\circ}C \le T_{A} \le \ +85^{\circ}C \ unless \ otherwise \ specified \ (Continued)$

| Parameter                                                                  | Conditions                         | Min | Тур | Max     | Units    |
|----------------------------------------------------------------------------|------------------------------------|-----|-----|---------|----------|
| Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All others |                                    |     |     | 15<br>3 | mA<br>mA |
| Maximum Input Current without Latchup (Note 6)                             | T <sub>A</sub> = 25°C              |     |     | ±100    | mA       |
| RAM Retention Voltage, V <sub>r</sub>                                      | 500 ns Rise<br>and Fall Time (Min) | 2   |     |         | V        |
| Input Capacitance                                                          |                                    |     |     | 7       | pF       |
| Load Capacitance on D2                                                     |                                    |     |     | 1000    | pF       |

# AC Electrical Characteristics 88XCS: $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                                                               | Conditions                                                                                                               | Min                     | Тур | Max                     | Units                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|-------------------------------------------------------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator                                                             | $4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$<br>$4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$                     | 1<br>2.5<br>3<br>7.5    |     | DC<br>DC<br>DC          | րs<br>րs<br>իs                                              |
| CKI Clock Duty Cycle (Note 5)<br>Rise Time (Note 5)<br>Fall Time (Note 5)                                                               | f <sub>r</sub> = Max<br>f <sub>r</sub> = 10 MHz Ext Clock<br>f <sub>r</sub> = 10 MHz Ext Clock                           | 40                      |     | 60<br>5<br>5            | %<br>ns<br>ns                                               |
| Inputs tsetup thold                                                                                                                     | $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} < 4V$ $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} < 4V$                              | 200<br>500<br>60<br>150 |     |                         | ns<br>ns<br>ns                                              |
| Output Propagation Delay tpD1, tpD0 SO, SK All Others                                                                                   | $R_L = 2.2k, C_L = 100 pF$ $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} < 4V$ $4V \le V_{CC} \le 6V$ $2.5V \le V_{CC} \le 4V$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | he<br>he<br>he                                              |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                          | 20<br>56                |     | 220                     | ns<br>ns<br>ns                                              |
| Input Pulse Width<br>Interrupt Input High Time<br>Interrupt Input Low Time<br>Timer Input High Time<br>Timer Input Low Time             |                                                                                                                          | 1<br>1<br>1             |     |                         | t <sub>c</sub> t <sub>c</sub> t <sub>c</sub> t <sub>c</sub> |
| Reset Pulse Width                                                                                                                       | 1                                                                                                                        | 1                       | 1   |                         | μs                                                          |

Note 5: Parameter sampled but not 100% tested.

Note 6: Pins G6 and  $\overline{\text{RESET}}$  are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin

-0.3V to  $V_{CC} + 0.3V$ 

Total Current into V<sub>CC</sub> Pin (Source)

100 mA

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range -65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

# DC Electrical Characteristics $68XCS: -55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified

| Parameter                                                                      | Conditions                                                                                                                                         | Min                 | Тур | Max                  | Units          |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----------------------|----------------|
| Operating Voltage                                                              |                                                                                                                                                    | 4.5                 |     | 5.5                  | V              |
| Power Supply Ripple (Note 1)                                                   | Peak-to-Peak                                                                                                                                       |                     |     | 0.1 V <sub>CC</sub>  | V              |
| Supply Current (Note 2)<br>CKI = 10 MHz<br>CKI = 4 MHz                         | $V_{CC} = 5.5V, t_{c} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{c} = 2.5 \mu s$                                                                             |                     |     | 12.5<br>5.5          | mA<br>mA       |
| HALT Current (Note 3)                                                          | $V_{CC} = 5.5V$ , CKI = 0 MHz                                                                                                                      |                     | <10 | 30                   | μΑ             |
| IDLE Current<br>CKI = 10 MHz<br>CKI = 4 MHz                                    | $V_{CC} = 5.5V, t_{c} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{c} = 2.5 \mu s$                                                                             |                     |     | 3.5<br>2.5           | mA<br>mA       |
| Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes)  |                                                                                                                                                    | 0.8 V <sub>CC</sub> |     | 0.2 V <sub>CC</sub>  | V              |
| Logic High<br>Logic Low<br>All Other Inputs                                    |                                                                                                                                                    | 0.7 V <sub>CC</sub> |     | 0.2 V <sub>CC</sub>  | v<br>v         |
| Logic High<br>Logic Low                                                        |                                                                                                                                                    | 0.7 V <sub>CC</sub> |     | 0.2 V <sub>CC</sub>  | V<br>V         |
| Hi-Z Input Leakage                                                             | $V_{CC} = 5.5V, V_{IN} = 0V$                                                                                                                       | -5                  |     | +5                   | μΑ             |
| Input Pullup Current                                                           | $V_{CC} = 5.5V, V_{IN} = 0V$                                                                                                                       | 35                  |     | 400                  | μΑ             |
| G and L Port Input Hysteresis                                                  |                                                                                                                                                    |                     |     | 0.35 V <sub>CC</sub> | V              |
| Output Current Levels<br>D Outputs                                             |                                                                                                                                                    |                     |     |                      |                |
| Source<br>Sink<br>All Others                                                   | $V_{CC} = 4.5V, V_{OH} = 3.8V$ $V_{CC} = 4.5V, V_{OL} = 1V$                                                                                        | 9                   |     | }<br> -              | mA<br>mA       |
| Source (Weak Pull-Up Mode)<br>Source (Push-Pull Mode)<br>Sink (Push-Pull Mode) | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.2V<br>V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.8V<br>V <sub>CC</sub> = 4.5V, V <sub>OL</sub> = 0.4V | 9<br>0.4<br>1.4     |     | 140                  | μA<br>mA<br>mA |
| TRI-STATE Leakage                                                              | V <sub>CC</sub> = 5.5V                                                                                                                             | -5                  |     | +5                   | μΑ             |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

# DC Electrical Characteristics 68XCS: −55°C ≤ T<sub>A</sub> ≤ +125°C unless otherwise specified (Continued)

| Parameter                                      | Conditions                         | Min | Тур | Max  | Units |
|------------------------------------------------|------------------------------------|-----|-----|------|-------|
| Allowable Sink/Source                          |                                    |     |     |      |       |
| Current per Pin                                |                                    | ĺ   | i   |      | i     |
| D Outputs (Sink)                               |                                    | ł   | }   | 12   | mA.   |
| All others                                     | l                                  |     |     | 2.5  | mA    |
| Maximum Input Current without Latchup (Note 6) | T <sub>A</sub> = 25°C              |     |     | ±100 | mA    |
| RAM Retention Voltage, V <sub>r</sub>          | 500 ns Rise<br>and Fall Time (Min) | 2   |     |      | V     |
| Input Capacitance                              |                                    |     |     | 7    | pF    |
| Load Capacitance on D2                         |                                    |     |     | 1000 | pF    |

# AC Electrical Characteristics $68XCS: -55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified

| Parameter                                                                                                                               | Conditions                                                                                     | Min         | Тур | Max           | Units          |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------|-----|---------------|----------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator                                                             | $4.5V \le V_{CC} \le 5.5V$<br>$4.5V \le V_{CC} \le 5.5V$                                       | 3           |     | DC<br>DC      | μs<br>μs       |
| CKI Clock Duty Cycle (Note 5) Rise Time (Note 5) Fall Time (Note 5)                                                                     | f <sub>r</sub> = Max<br>f <sub>r</sub> = 10 MHz Ext Clock<br>f <sub>r</sub> = 10 MHz Ext Clock | 45          |     | 55<br>12<br>8 | %<br>ns<br>ns  |
| Inputs<br>tsetup<br>thold                                                                                                               | 4.5V ≤ V <sub>CC</sub> ≤ 5.5V<br>4.5V ≤ V <sub>CC</sub> ≤ 5.5V                                 | 200<br>60   |     |               | ns<br>ns       |
| Output Propagation Delay  tpD1, tpD0  SO, SK  All Others                                                                                | $R_L = 2.2k, C_L = 100 \text{ pF}$<br>$4.5V \le V_{CC} \le 5.5V$<br>$4.5V \le V_{CC} \le 5.5V$ |             |     | 0.7<br>1      | μs<br>μs       |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                | 20<br>56    |     | 220           | ns<br>ns<br>ns |
| Input Pulse Width<br>Interrupt Input High Time<br>Interrupt Input Low Time<br>Timer Input High Time<br>Timer Input Low Time             |                                                                                                | 1<br>1<br>1 |     |               | to to to       |
| Reset Pulse Width                                                                                                                       |                                                                                                | 1           |     |               | μs             |

Note 5: Parameter sampled but not 100% tested.

Note 6: Pins G6 and  $\overline{\text{RESET}}$  are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V.

| Parameter                           | Conditions                                        | Min | Тур | Max                   | Units       |
|-------------------------------------|---------------------------------------------------|-----|-----|-----------------------|-------------|
| Input Offset Voltage                | $0.4V \le V_{\text{IN}} \le V_{\text{CC}} - 1.5V$ |     | ±10 | ±25                   | mV          |
| Input Common Mode Voltage Range     |                                                   | 0.4 |     | V <sub>CC</sub> − 1.5 | <b>&gt;</b> |
| Low Level Output Current            | $V_{OL} = 0.4V$                                   | 1.6 |     |                       | mA          |
| High Level Output Current           | V <sub>OH</sub> = 4.6V                            | 1.6 |     |                       | mA          |
| DC Supply Current<br>(When Enabled) |                                                   |     |     | 250                   | μΑ          |
| Response Time                       | TBD mV Step, TBD mV<br>Overdrive, 100 pF Load     |     | 1 . |                       | μs          |



FIGURE 3. MICROWIRE/PLUS Timing

# Typical Performance Characteristics (-40°C to +85°C)













# Port L/C/G Push-Pull Source Current







# Port D Source Current



#### Port D Sink Current



# **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.

RESET is the master reset input. See Reset Description

The COP888CS contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports L and G), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CS memory map for the various addresses associated with the I/O ports.) Figure 4 shows the I/O port configurations for the COP888CS. The DATA and CONFIGURA-TION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up                      |
|---------------------------|------------------|----------------------------------|
| 0                         | 0                | Hi-Z Input<br>(TRI-STATE Output) |
| 0                         | 1                | Input with Weak Pull-Up          |
| 1                         | 0 '              | Push-Pull Zero Output            |
| 1                         | 1                | Push-Pull One Output             |



FIGURE 4. I/O Port Configurations

Port L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.

The Port L supports Multi-Input Wake Up on all eight pins. L1 is used for the UART external clock, L2 and L3 are used for the UART transmit and receive.

The Port L has the following alternate features:

- L0 MIWU
- L1 MIWU or CKX
- L2 MIWU or TDX
- MIWU or RDX L3

- MIWU L4
- L5 MIWU
- 1.6 MIWU
- L7 MIWU

Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WATCHDOG output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin but is also used to bring the device out of HALT mode with a low to high transition on G7. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin (crystal clock option) or general purpose input (R/C clock option), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.

Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register.

Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used.

|    | Config Reg.  | Data Reg. |
|----|--------------|-----------|
| G7 | CLKDLY       | HALT      |
| G6 | Alternate SK | IDLE      |

Port G has the following alternate features:

- G0 INTR (External Interrupt Input)
- G2 T1B (Timer T1 Capture Input)
- G3 T1A (Timer T1 I/O)
- G4 SO (MICROWIRE Serial Data Output)
- G5 SK (MICROWIRE Serial Clock)
- G6 SI (MICROWIRE Serial Data Input)

Port G has the following dedicated functions:

- G1 WDOUT WATCHDOG and/or Clock Monitor dedicated output
- · G7 CKO Oscillator dedicated output or general pur-

Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredictable values.

Port I is an eight-bit Hi-Z input port. The 28-pin device does not have a full complement of Port I pins. The unavailable

### Pin Descriptions (Continued)

pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the accesses to bit operations. The unterminated Port I pins will draw power only when addressed.

Ports I1-I3 are used for Comparator 1.

Ports I1-I3 have the following alternate features.

- I1 COMP1—IN (Comparator 1 Negative Input)
- 12 COMP1 + IN (Comparator 1 Positive Input)
- I3 COMP1OUT (Comparator 1 Output)

Port D is an 8-bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

# **Functional Description**

The architecture of the COP888CS is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CS architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

#### **CPU REGISTERS**

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction ( $t_c$ ) cycle time.

There are six CPU registers:

A is the 8-bit Accumulator Register

PC is the 15-bit Program Counter Register

PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC)

B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.

X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.

SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset.

S is the 8-bit Data Segment Address Register used to extend the lower half of the address range (00 to 7F) into 256 data segments of 128 bytes each.

All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

#### PROGRAM MEMORY

Program memory for the COP888CS consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the COP888CS vector to program memory location 0FF Hex.

#### **DATA MEMORY**

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data

and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X, SP pointers and S register.

The COP888CS has 192 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers SP, B and S are memory mapped into this space at address locations 0FC to 0FF Hex respectively, with the other registers being available for general usage.

The instruction set of the COP888CS permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CS (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

# Data Memory Segment RAM Extension

Data memory address 0FF is used as a memory mapped location for the Data Segment Address Register (S) in the COP888CS.

The data store memory is either addressed directly by a single byte address within the instruction, or indirectly relative to the reference of the B, X, or SP pointers (each contains a single-byte address). This single-byte address allows an addressing range of 256 locations from 00 to FF hex. The upper bit of this single-byte address divides the data store memory into two separate sections as outlined previously. With the exception of the RAM register memory from address locations 00F0 to 00FF, all RAM memory is memory mapped with the upper bit of the single-byte address being equal to zero. This allows the upper bit of the single-byte address to determine whether or not the base address range (from 0000 to 00FF) is extended. If this upper bit equals one (representing address range 0080 to 00FF), then address extension does not take place. Alternatively, if this upper bit equals zero, then the data segment extension register S is used to extend the base address range (from 0000 to 007F) from XX00 to XX7F, where XX represents the 8 bits from the S register. Thus the 128-byte data segment extensions are located from addresses 0100 to 017F for data segment 1, 0200 to 027F for data segment 2, etc., up to FF00 to FF7F for data segment 255. The base address range from 0000 to 007F represents data segment 0.

Figure 5 illustrates how the S register data memory extension is used in extending the lower half of the base address range (00 to 7F hex) into 256 data segments of 128 bytes each, with a total addressing range of 32 kbytes from XX00 to XX7F. This organization allows a total of 256 data segments of 128 bytes each with an additional upper base segment of 128 bytes. Furthermore, all addressing modes are available for all data segments. The S register must be changed under program control to move from one data segment (128 bytes) to another. However, the upper base segment (containing the 16 memory registers, I/O registers, control registers, etc.) is always available regardless of the

contents of the S register, since the upper base segment (address range 0080 to 00FF) is independent of data segment extension.

The instructions that utilize the stack pointer (SP) always reference the stack as part of the base segment (Segment 0), regardless of the contents of the S register. The S register is not changed by these instructions. Consequently, the stack (used with subroutine linkage and interrupts) is always located in the base segment. The stack pointer will be intitialized to point at data memory location 006F as a result of reset.

The 128 bytes of RAM contained in the base segment are split between the lower and upper base segments. The first 112 bytes of RAM are resident from address 0000 to 006F in the lower base segment, while the remaining 16 bytes of RAM represent the 16 data memory registers located at addresses 00F0 to 00FF of the upper base segment. No RAM is located at the upper sixteen addresses (0070 to 007F) of the lower base segment.

Additional RAM beyond these initial 128 bytes, however, will always be memory mapped in groups of 128 bytes (or less) at the data segment address extensions (XX00 to XX7F) of the lower base segment. The additional 64 bytes of RAM in the COP888CS (beyond the initial 128 bytes) are memory mapped at address locations 0100 to 013F hex.



<sup>\*</sup>Reads as all ones.

FIGURE 5. RAM Organization

#### Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for ports L, G and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WATCHDOG and/or Clock Monitor error output pin. Port D is set high. The PC, PSW, ICNTRL, CNTRL, are cleared. The UART registers PSR, ENU (except that TBMT bit is set), ENUR and ENUI are cleared. The Comparator Select Register is cleared. The S register is initialized to zero. The Multi-Input Wakeup registers WKEN,

WKEDG and WKPND are cleared. The stack pointer, SP, is initialized to 6F Hex.

The COP888CS comes out of reset with both the WATCHDOG logic and the Clock Monitor detector armed, with the WATCHDOG service window bits set and the Clock Monitor bit set. The WATCHDOG and Clock Monitor circuits are inhibited during reset. The WATCHDOG service window bits being initialized high default to the maximum WATCHDOG service window of 64k t<sub>C</sub> clock cycles. The Clock Monitor bit being initialized high will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error output on pin G1. This error output will continue until 16 t<sub>C</sub>–32 t<sub>C</sub> clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.

The external RC network shown in Figure 6 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes.



TL/DD/10830-9

RC > 5 × Power Supply Rise Time FIGURE 6. Recommended Reset Circuit

# **Oscillator Circuits**

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

Figure 7 shows the Crystal and R/C diagrams.

#### **CRYSTAL OSCILLATOR**

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

Table A shows the component values required for various standard crystal values.

#### R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart input.

Table B shows the variation in the oscillator frequencies as functions of the component (R and C) values.



FIGURE 7. Crystal and R/C Oscillator Diagrams

7

### Oscillator Circuits (Continued)

TABLE A. Crystal Oscillator Configuration,  $T_{\Delta} = 25^{\circ}C$ 

| R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions           |  |
|------------|------------|------------|------------|-------------------|----------------------|--|
| 0          | 1          | 30         | 30-36      | 10                | V <sub>CC</sub> = 5V |  |
| 0          | 1          | 30         | 30-36      | 4                 | $V_{CC} = 5.0V$      |  |
| 0.         | 1          | 200        | 100-150    | 0.455             | $V_{CC} = 2.5V$      |  |

TABLE B. RC Oscillator Configuration,  $T_{\Delta} = 25^{\circ}C$ 

| R<br>(kΩ) | C (pF) | CKI Freq<br>(MHz) | Instr. Cycle<br>(μs) | Conditions    |
|-----------|--------|-------------------|----------------------|---------------|
| 3.3       | 82     | 2.2 to 2.7        | 3.7 to 4.6           | $V_{CC} = 5V$ |
| 5.6       | 100    | 1.1 to 1.3        | 7.4 to 9.0           | $V_{CC} = 5V$ |
| 6.8       | 100    | 0.9 to 1.1        | 8.8 to 10.8          | $V_{CC} = 5V$ |

Note:  $3k \le R \le 200k$ 

 $50 \, pF \le C \le 200 \, pF$ 

#### **Current Drain**

The total current drain of the chip depends on:

- 1. Oscillator operation mode-I1
- 2. Internal switching current-12
- 3. Internal leakage current-13
- 4. Output source current-I4
- 5. DC current caused by external input not at V<sub>CC</sub> or GND---15
- 6. Comparator DC supply current when enabled-16
- 7. Clock Monitor current when enabled---17

Thus the total current drain, It, is given as

$$It = I1 + I2 + I3 + I4 + I5 + I6 + I7$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$12 = C \times V \times f$$

where C = equivalent capacitance of the chip

V = operating voltage

f = CKI frequency

# **Control Registers**

#### CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits:

SL1 & SL0 Select the MICROWIRE/PLUS clock divide

by (00 = 2, 01 = 4, 1x = 8)

IEDG External interrupt edge polarity select (0 = Rising edge, 1 = Falling edge)

Selects G5 and G4 as MICROWIRE/PLUS MSEL

signals

SK and SO respectively

Timer T1 Start/Stop control in timer T1C0

modes 1 and 2

Timer T1 Underflow Interrupt Pending Flag in

Bit 0

timer mode 3

T1C1 Timer T1 mode control bit T1C2 Timer T1 mode control bit

T1C3 Timer T1 mode control bit

T1C3 | T1C2 | T1C1 | T1C0 | MSEL | IEDG SL0 Bit 7

PSW Register (Address X'00EF)

The PSW register contains the following select bits:

GIE Global interrupt enable (enables interrupts)

**EXEN** Enable external interrupt

BUSY MICROWIRE/PLUS busy shifting flag

EXPND External interrupt pending

T1ENA Timer T1 Interrupt Enable for Timer Underflow

or T1A Input capture edge

T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A cap-

ture edge in mode 3)

С Carry Flag HC Half Carry Flag

T1PNDA T1ENA HC C EXPND BUSY EXEN GIE

Bit 7 Bit 0

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

### Control Registers (Continued)

#### ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:

T1ENB Timer T1 Interrupt Enable for T1B Input capture

edge

T1PNDB Timer T1 Interrupt Pending Flag for T1B cap-

ture edge

μWEN Enable MICROWIRE/PLUS interrupt μWPND MICROWIRE/PLUS interrupt pending

T0EN Timer T0 Interrupt Enable (Bit 12 toggle)

TOPND Timer T0 Interrupt pending

LPEN L Port Interrupt Enable (Multi-Input Wakeup/In-

errupt)

Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | μWPND | μWEN | T1PNDB | T1ENB |
|--------|------|-------|------|-------|------|--------|-------|
| Bit 7  |      |       |      |       |      |        | Rit 0 |

#### **Timers**

The COP888CS contains a very versatile set of timers (T0, T1). All timers and associated autoreload/capture registers power up containing random data.

#### TIMER TO (IDLE TIMER)

The COP888CS supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, t<sub>c</sub>. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions:

Exit out of the Idle Mode (See Idle Mode description) WATCHDOG logic (See WATCHDOG description) Start up delay out of the HALT mode

The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the T0PND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_c = 1 \mu s$ ). A control flag T0EN allows the

interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt.

#### TIMER T1

The COP888CS has a powerful timer/counter block.

The timer block consists of a 16-bit timer, T1, and two supporting 16-bit autoreload/capture registers, R1A and R1B. It has two pins associated with it, T1A and T1B. The pin T1A supports I/O required by the timer block, while the pin T1B is an input to the timer block. The powerful and flexible timer block allows the COP888CS to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.

The control bits T1C3, T1C2, and T1C1 allow selection of the different modes of operation.

#### Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CS to generate a PWM signal with very minimal user intervention.

The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.

In this mode the timer T1 counts down at a fixed rate of t<sub>c</sub>. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, R1A and R1B. The very first underflow of the timer causes the timer to reload from the register R1A. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register R1B.

The T1 Timer control bits, T1C3, T1C2 and T1C1 set up the timer for PWM mode operation.

Figure 8 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the T1A output pin. The underflows can also be programmed to generate interrupts.



FIGURE 8. Timer in PWM Mode

TL/DD/10830-12

#### Timers (Continued)

Underflows from the timer are alternately latched into two pending flags, T1PNDA and T1PNDB. The user must reset these pending flags under software control. Two control enable flags, T1ENA and T1ENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag T1ENA will cause an interrupt when a timer underflow causes the R1A register to be reloaded into the timer. Setting the timer enable flag T1ENB will cause an interrupt when a timer underflow causes the R1B register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.

Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.

#### Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, T1, is clocked by the input signal from the T1A pin. The Tx timer control bits, T1C3, T1C2 and T1C1 allow the timer to be clocked either on a positive or negative edge from the T1A pin. Underflows from the timer are latched into the T1PNDA pending flag. Setting the T1ENA control flag will cause an interrupt when the timer underflows.

In this mode the input pin T1B can be used as an independent positive edge sensitive interrupt input if the T1ENB control flag is set. The occurrence of a positive edge on the T1B input pin is latched into the T1PNDB flag.

Figure 9 shows a block diagram of the timer in External Event Counter mode.

Note: The PWM output is not available in this mode since the T1A pin is being used as the counter input clock.

#### Mode 3. Input Capture Mode

The COP888CS can precisely measure external frequencies or time external events by placing the timer block, T1, in the input capture mode.

In this mode, the timer T1 is constantly running at the fixed  $t_{\rm c}$  rate. The two registers, R1A and R1B, act as capture registers. Each register acts in conjunction with a pin. The register R1A acts in conjunction with the T1A pin and the register R1B acts in conjunction with the T1B pin.

FIGURE 9. Timer in External Event Counter Mode

The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, T1C3, T1C2 and T1C1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.

The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the T1A and T1B pins will be respectively latched into the pending flags, T1PNDA and T1PNDB. The control flag T1ENA allows the interrupt on T1A to be either enabled or disabled. Setting the T1ENA flag enables interrupts to be generated when the selected trigger condition occurs on the T1A pin. Similarly, the flag T1ENB controls the interrupts from the T1B pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer T1C0 pending flag (the T1C0 control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the T1C0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the T1ENA control flag. When a T1A interrupt occurs in the Input Capture mode, the user must check both the T1PNDA and T1C0 pending flags in order to determine whether a T1A input capture or a timer underflow (or both) caused the interrupt.

Figure 10 shows a block diagram of the timer in Input Capture mode

#### **TIMER CONTROL FLAGS**

The control bits and their functions are summarized below.

T1C0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture)

T1PNDA Timer Interrupt Pending Flag

T1PNDB Timer Interrupt Pending Flag

T1ENA Timer Interrupt Enable Flag

T1ENB Timer Interrupt Enable Flag

1 = Timer Interrupt Enabled0 = Timer Interrupt Disabled

T1C3 Timer mode control

T1C2 Timer mode control

T1C1 Timer mode control



TL/DD/10830-14

FIGURE 10. Timer in Input Capture Mode

The timer mode control bits (T1C3, T1C2 and T1C1) are detailed below:

| T1C3 | T1C2 | T1C1 | Timer Mode                                                      | Interrupt A<br>Source                     | Interrupt B<br>Source | Timer<br>Counts On |
|------|------|------|-----------------------------------------------------------------|-------------------------------------------|-----------------------|--------------------|
| 0    | 0    | 0    | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. T1B<br>Edge      | T1A<br>Pos. Edge   |
| . 0  | 0    | 1    | MODE 2 (External<br>Event Counter)                              | Timer<br>Underflow                        | Pos. T1B<br>Edge      | T1A<br>Neg. Edge   |
| 1    | 0    | 1 ·  | MODE 1 (PWM)<br>T1A Toggle                                      | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>     |
| 1    | 0    | 0    | MODE 1 (PWM)<br>No T1A Toggle                                   | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>     |
| . 0  | 1    | 0    | MODE 3 (Capture)<br>Captures:<br>T1A Pos. Edge<br>T1B Pos. Edge | Pos. T1A<br>Edge or<br>Timer<br>Underflow | Pos. T1B<br>Edge      | t <sub>c</sub>     |
| 1    | 1    | 0    | MODE 3 (Capture)<br>Captures:<br>T1A Pos. Edge<br>T1B Neg. Edge | Pos. T1A<br>Edge or<br>Timer<br>Underflow | Neg. T1B<br>Edge      | t <sub>c</sub>     |
| 0    | 1    | 1    | MODE 3 (Capture)<br>Captures:<br>T1A Neg. Edge<br>T1B Pos. Edge | Neg. T1B<br>Edge or<br>Timer<br>Underflow | Pos. T1B<br>Edge      | t <sub>c</sub>     |
| 1    | 1    | 1    | MODE 3 (Capture)<br>Captures:<br>T1A Neg. Edge<br>T1B Neg. Edge | Neg. T1A<br>Edge or<br>Timer<br>Underflow | Neg. T1B<br>Edge      | <b>t</b> c         |

#### **Power Save Modes**

The COP888CS offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry the WATCHDOG logic, the Clock Monitor and timer T0 are active but all other microcontroller activities are stopped. In either mode, all on-board RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

#### HALT MODE

The COP888CS is placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock and timers, are stopped. The WATCHDOG logic on the COP888CS is disabled during the HALT mode. However, the clock monitor circuitry if enabled remains active and will cause the WATCHDOG output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the COP888CS are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine.

The COP888CS supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is

with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET pin low.

Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the tc instruction cycle clock. The tc clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

### Power Save Modes (Continued)

If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset.

The COP888CS has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CS will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CS cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).

The WATCHDOG detector circuit is inhibited during the HALT mode. However, the clock monitor circuit if enabled remains active during HALT mode in order to ensure a clock monitor error if the COP888CS inadvertently enters the HALT mode as a result of a runaway program or power glitch.

#### **IDLE MODE**

The COP888CS is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activities, except the associated on-board oscillator circuitry, the WATCHDOG logic, the clock monitor and the IDLE Timer T0, are stopped. The power supply requirements of the micro-controller in this mode of operation are typically around 30% of normal power requirement of the microcontroller.

As with the HALT mode, the COP888CS can be returned to normal operation with a reset, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes

normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz,  $t_c = 1 \mu s$ ) of the IDLE Timer toggles.

This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag.

The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa.

The user can enter the IDLE mode with the Timer T0 interrupt enabled. In this case, when the T0PND bit gets set, the C0P888CS will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the COP888CS will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes.

### Multi-Input Wakeup

The Multi-Input Wakeup feature is ued to return (wakeup) the COP888CS from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

Figure 11 shows the Multi-Input Wakeup logic for the COP888CS microcontroller.



FIGURE 11. Multi-Input Wake Up Logic

TL/DD/10830-15

## Multi-Input Wakeup (Continued)

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CS to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated L port pin.

The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.

An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

RBIT 5. WKEN

SBIT 5. WKEDG

RBIT 5, WKPND

SBIT 5. WKEN

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following reset, since the L port inputs are left floating as a result of reset.

The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CS will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.

WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset.

#### **PORT L INTERRUPTS**

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port L shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.

The GIE (Global Interrupt Enable) bit enables the interrupt function.

A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.

Since Port L is also used for waking the COP888CS out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the COP888CS will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the COP888CS will first execute the interrupt service routine and then revert to normal operation.

The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the COP888CS to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the t<sub>c</sub> instruction cycle clock. The t<sub>c</sub> clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options.

#### **UART**

The COP888CS contains a full-duplex software programmable UART. The UART (Figure 12) consists of a transmit shift register, a receiver shift register and seven addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART receive control and status register (ENUR), a UART interrupt and clock source register (ENUI), a prescaler select register (PSR) and baud (BAUD) register. The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame (7, 8 or 9 bits), the value of the ninth bit in transmission, and parity selection bits. The ENUR register flags framming, data overrun and parity errors while the UART is receiving.

Other functions of the ENUR register include saving the ninth bit received in the data frame, enabling or disabling the UART's attention mode of operation and providing additional receiver/transmitter status information via RCVG and XMTG bits. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts. A control flag in this register can also select the UART mode of operation: asynchronous or synchronous.

#### **UART CONTROL AND STATUS REGISTERS**

The operation of the UART is programmed through three registers: ENU, ENUR and ENUI. The function of the individual bits in these registers is as follows:

ENU-UART Control and Status Register (Address at 0BA)

| PEN | PSEL1 | XBIT9/ | CHL1 | CHLO | ERR | RBFL | твмт |
|-----|-------|--------|------|------|-----|------|------|
|     |       | PSEL0  |      |      |     | ·    |      |
| 0RW | orw   | 0RW    | ORW  | 0RW  | 0R  | 0R   | 1R   |

Rit 7

Bit 0

ENUR-UART Receive Control and Status Register (Address at 0BB)

| DOE | FE  | PE  | SPARE | RBIT9 | ATTN | XMTG | RCVG |
|-----|-----|-----|-------|-------|------|------|------|
| ORD | ORD | ORD | 0RW*  | 0R    | ORW  | 0R   | 0R   |

Bit7

Bit0

ENUI-UART Interrupt and Clock Source Register (Address at 0BC)

| STP2 | STP78 | ETDX | SSEL | XRCLK | XTCLK | ERI | ETI |
|------|-------|------|------|-------|-------|-----|-----|
| 0RW  | 0RW   | ORW  | 0RW  | 0RW   | 0RW   | 0RW | 0RW |

Bit7

Bit0

- \*Bit is not used.
- 0 Bit is cleared on reset.
- 1 Bit is set to one on reset.
- R Bit is read-only; it cannot be written by software.
- RW Bit is read/write.
- D Bit is cleared on read; when read by software as a one, it is cleared automatically. Writing to the bit does not affect its state.



FIGURE 12. UART Block Diagram

TL/DD/10830-16

#### **UART** (Continued)

#### **DESCRIPTION OF UART REGISTER BITS**

#### **ENU—UART CONTROL AND STATUS REGISTER**

TBMT: This bit is set when the UART transfers a byte of data from the TBUF register into the TSFT register for transmission. It is automatically reset when software writes into the TBUF register.

RBFL: This bit is set when the UART has received a complete character and has copied it into the RBUF register. It is automatically reset when software reads the character

ERR: This bit is a global UART error flag which gets set if any or a combination of the errors (DOE, FE, PE) occur.

CHL1, CHL0: These bits select the character frame format. Parity is not included and is generated/verified by hardware.

CHL1 = 0, CHL0 = 0 The frame contains eight data bits. CHL1 = 0, CHL0 = 1The frame contains seven data

CHL1 = 1, CHL0 = 0The frame contains nine data bits. CHL1 = 1, CHL0 = 1Loopback Mode selected. Transmitter output internally looped back to receiver input. Nine bit

framing format is used.

XBIT9/PSEL0: Programs the ninth bit for transmission when the UART is operating with nine data bits per frame. For seven or eight data bits per frame, this bit in conjunction with PSEL1 selects parity.

PSEL1, PSEL0: Parity select bits.

PSEL1 = 0. PSEL0 = 0 Odd Parity (if Parity enabled)

PSEL1 = 0, PSEL0 = 1Even Parity (if Parity enabled)

PSEL1 = 1, PSEL0 = 0Mark(1) (if Parity enabled)

PSEL1 = 1, PSEL0 = 1 Space(0) (if Parity enabled)

PEN: This bit enables/disables Parity (7- and 8-bit modes only).

PEN = 0 Parity disabled.

PEN = 1 Parity enabled.

#### **ENUR-UART RECEIVE CONTROL AND** STATUS REGISTER

RCVG: This bit is set high whenever a framing error occurs and goes low when RDX goes high.

XMTG: This bit is set to indicate that the UART is transmitting. It gets reset at the end of the last frame (end of last Stop bit).

ATTN: ATTENTION Mode is enabled while this bit is set. This bit is cleared automatically on receiving a character with data bit nine set.

RBIT9: Contains the ninth data bit received when the UART is operating with nine data bits per frame,

SPARE: Reserved for future use.

PE: Flags a Parity Error.

PE = 0 Indicates no Parity Error has been detected since the last time the ENUR register was read.

PE = 1 Indicates the occurence of a Parity Error.

FE: Flags a Framing Error.

FE = 0 Indicates no Framing Error has been detected since the last time the ENUR register was read.

Indicates the occurence of a Framing Error.

DOE: Flags a Data Overrun Error.

DOE = 0 Indicates no Data Overrun Error has been detected since the last time the ENUR register was read.

Indicates the occurence of a Data Overrun Er-DOE = 1

#### **ENUI-UART INTERRUPT AND CLOCK SOURCE REGISTER**

ETI: This bit enables/disables interrupt from the transmitter

ETI = 0Interrupt from the transmitter is disabled.

ETI = 1Interrupt from the transmitter is enabled.

ERI: This bit enables/disables interrupt from the receiver section.

ERI = 0Interrupt from the receiver is disabled.

ERI = 1 Interrupt from the receiver is enabled.

XTCLK: This bit selects the clock source for the transmittersection.

XTCLK = 0The clock source is selected through the PSR and BAUD registers.

XTCLK = 1Signal on CKX (L1) pin is used as the clock. XRCLK: This bit selects the clock source for the receiver

section. XRCLK = 0The clock source is selected through the

PSR and BAUD registers. XRCLK = 1 Signal on CKX (L1) pin is used as the clock.

SSEL: UART mode select.

SSEL = 0 Asynchronous Mode.

SSEL = 1 Synchronous Mode.

ETDX: TDX (UART Transmit Pin) is the alternate function assigned to Port L pin L2; it is selected by setting ETDX bit. To simulate line break generation, software should reset ETDX bit and output logic zero to TDX pin through Port L data and configuration registers.

STP78: This bit is set to program the last Stop bit to be 7/8th of a bit in length.

STP2: This bit programs the number of Stop bits to be transmitted.

STP2 = 0 One Stop bit transmitted.

STP2 = 1 Two Stop bits transmitted.

#### Associated I/O Pins

Data is transmitted on the TDX pin and received on the RDX pin. TDX is the alternate function assigned to Port L pin L2; it is selected by setting ETDX (in the ENUI register) to one. RDX is an inherent function of Port L pin L3, requiring no setup.

The baud rate clock for the UART can be generated onchip, or can be taken from an external source. Port L pin L1 (CKX) is the external clock I/O pin. The CKX pin can be either an input or an output, as determined by Port L Configuration and Data registers (Bit 1). As an input, it accepts a clock signal which may be selected to drive the transmitter and/or receiver. As an output, it presents the internal Baud Rate Generator output.

## **UART Operation**

The UART has two modes of operation: asynchronous mode and synchronous mode.

#### **ASYNCHRONOUS MODE**

This mode is selected by resetting the SSEL (in the ENUI register) bit to zero. The input frequency to the UART is 16 times the baud rate.

The TSFT and TBUF registers double-buffer data for transmission. While TSFT is shifting out the current character on the TDX pin, the TBUF register may be loaded by software with the next byte to be transmitted. When TSFT finishes transmitting the current character the contents of TBUF are transferred to the TSFT register and the Transmit Buffer Empty Flag (TBMT in the ENU register) is set. The TBMT flag is automatically reset by the UART when software loads a new character into the TBUF register. There is also the XMTG bit which is set to indicate that the UART is transmitting. This bit gets reset at the end of the last frame (end of last Stop bit). TBUF is a read/write register.

The RSFT and RBUF registers double-buffer data being received. The UART receiver continually monitors the signal on the RDX pin for a low level to detect the beginning of a Start bit. Upon sensing this low level, it waits for half a bit time and samples again. If the RDX pin is still low, the receiver considers this to be a valid Start bit, and the remaining bits in the character frame are each sampled a single time, at the mid-bit position, Serial data input on the RDX pin is shifted into the RSFT register. Upon receiving the complete character, the contents of the RSFT register are copied into the RBUF register and the Received Buffer Full Flag (RBFL) is set. RBFL is automatically reset when software reads the character from the RBUF register. RBUF is a read only register. There is also the RCVG bit which is set high when a framing error occurs and goes low once RDX goes high. TBMT, XMTG, RBFL and RCVG are read only bits.

#### SYNCHRONOUS MODE

In this mode data is transferred synchronously with the clock. Data is transmitted on the rising edge and received on the falling edge of the synchronous clock.

This mode is selected by setting SSEL bit in the ENUI register. The input frequency to the UART is the same as the baud rate.

When an external clock input is selected at the CKX pin, data transmit and receive are performed synchronously with this clock through TDX/RDX pins.

If data transmit and receive are selected with the CKX pin as clock output, the  $\mu$ C generates the synchronous clock output at the CKX pin. The internal baud rate generator is used to produce the synchronous clock. Data transmit and receive are performed synchronously with this clock.

#### FRAMING FORMATS

The UART supports several serial framing formats (Figure 13). The format is selected using control bits in the ENU, ENUR and ENUI registers.

The first format (1, 1a, 1b, 1c) for data transmission (CHL0 = 1, CHL1 = 0) consists of Start bit, seven Data bits (excluding parity) and 7/8, one or two Stop bits. In applications using parity, the parity bit is generated and verified by hardware

The second format (CHL0 = 0, CHL1 = 0) consists of one Start bit, eight Data bits (excluding parity) and 7/8, one or two Stop bits. Parity bit is generated and verified by hardware.

The third format for transmission (CHL0 = 0, CHL1 = 1) consists of one Start bit, nine Data bits and 7/8, one or two Stop bits. This format also supports the UART "ATTENTION" feature. When operating in this format, all eight bits of TBUF and RBUF are used for data. The ninth data bit is transmitted and received using two bits in the ENU and ENUR registers, called XBIT9 and RBIT9. RBIT9 is a read only bit. Parity is not generated or verified in this mode.

For any of the above framing formats, the last Stop bit can be programmed to be 7/8th of a bit in length. If two Stop bits are selected and the 7/8th bit is set (selected), the second Stop bit will be 7/8th of a bit in length.

The parity is enabled/disabled by PEN bit located in the ENU register. Parity is selected for 7- and 8-bit modes only. If parity is enabled (PEN = 1), the parity selection is then performed by PSEL0 and PSEL1 bits located in the ENU register.

Note that the XBIT9/PSEL0 bit located in the ENU register serves two mutually exclusive functions. This bit programs the ninth bit for transmission when the UART is operating with nine data bits per frame. There is no parity selection in this framing format. For other framing formats XBIT9 is not needed and the bit is PSEL0 used in conjunction with PSEL1 to select parity.

The frame formats for the receiver differ from the transmitter in the number of Stop bits required. The receiver only requires one Stop bit in a frame, regardless of the setting of the Stop bit selection bits in the control register. Note that an implicit assumption is made for full duplex UART operation that the framing formats are the same for the transmitter and receiver.



#### FIGURE 13. Framing Formats

#### **UART INTERRUPTS**

The UART is capable of generating interrupts. Interrupts are generated on Receive Buffer Full and Transmit Buffer Empty. Both interrupts have individual interrupt vectors. Two bytes of program memory space are reserved for each interrupt vector. The two vectors are located at addresses OxEC to 0xEF Hex in the program memory space. The interrupts can be individually enabled or disabled using Enable Transmit Interrupt (ETI) and Enable Receive Interrupt (ERI) bits in the ENUI register.

The interrupt from the Transmitter is set pending, and remains pending, as long as both the TBMT and ETI bits are set. To remove this interrupt, software must either clear the ETI bit or write to the TBUF register (thus clearing the TBMT bit).

The interrupt from the receiver is set pending, and remains pending, as long as both the RBFL and ERI bits are set. To remove this interrupt, software must either clear the ERI bit or read from the RBUF register (thus clearing the RBFL bit).

## **Baud Clock Generation**

The clock inputs to the transmitter and receiver sections of the UART can be individually selected to come either from an external source at the CKX pin (port L, pin L1) or from a source selected in the PSR and BAUD registers. Internally, the basic baud clock is created from the oscillator frequency through a two-stage divider chain consisting of a 1–16 (increments of 0.5) prescaler and an 11-bit binary counter. (Figure 14) The divide factors are specified through two read/write registers shown in Figure 15. Note that the 11-bit Baud Rate Divisor spills over into the Prescaler Select Register (PSR). PSR is cleared upon reset.

As shown in Table I, a Prescaler Factor of 0 corresponds to NO CLOCK. NO CLOCK condition is the UART power down mode where the UART clock is turned off for power saving purpose. The user must also turn the UART clock off when a different baud rate is chosen.

The correspondences between the 5-bit Prescaler Select and Prescaler factors are shown in Table I. Therer are many ways to calculate the two divisor factors, but one particularly effective method would be to achieve a 1.8432 MHz frequency coming out of the first stage. The 1.8432 MHz prescaler output is then used to drive the software programmable baud rate counter to create a x16 clock for the following baud rates: 110, 134.5, 150, 300, 600, 1200, 1800, 2400, 3600, 4800, 7200, 9600, 19200 and 38400 (Table II). Other baud rates may be created by using appropriate divisors. The x16 clock is then divided by 16 to provide the rate for the serial shift registers of the transmitter and receiver.

#### **Baud Clock Generation (Continued)**



#### FIGURE 14. UART BAUD Clock Generation

TL/DD/10830-18



FIGURE 15. UART BAUD Clock Divisor Registers

TL/DD/10830-19

| TABLE I. Prescaler Factors |           |  |  |  |  |
|----------------------------|-----------|--|--|--|--|
| Prescaler                  | Prescaler |  |  |  |  |
| Select                     | Factor    |  |  |  |  |
| 00000                      | NO CLOCK  |  |  |  |  |
| 00001                      | 1         |  |  |  |  |
| 00010                      | 1.5       |  |  |  |  |
| 00011                      | 2         |  |  |  |  |
| 00100                      | 2.5       |  |  |  |  |
| 00101                      | 3         |  |  |  |  |
| 00110                      | 3.5       |  |  |  |  |
| 00111                      | 4         |  |  |  |  |
| 01000                      | 4.5       |  |  |  |  |
| 01001                      | 5         |  |  |  |  |
| 01010                      | 5.5       |  |  |  |  |
| 01011                      | 6         |  |  |  |  |
| 01100                      | 6.5       |  |  |  |  |
| 01101                      | 7         |  |  |  |  |
| 01110                      | 7.5       |  |  |  |  |
| 01111                      | 8         |  |  |  |  |
| 10000                      | 8.5       |  |  |  |  |
| 10001                      | 9         |  |  |  |  |
| 10010                      | 9.5       |  |  |  |  |
| 10011                      | 10        |  |  |  |  |
| 10100                      | 10.5      |  |  |  |  |
| 10101                      | 11        |  |  |  |  |
| 10110                      | 11.5      |  |  |  |  |
| 10111                      | 12        |  |  |  |  |
| 11000                      | 12.5      |  |  |  |  |
| 11001                      | 13        |  |  |  |  |
| 11010                      | 13.5      |  |  |  |  |
| 11011                      | 14        |  |  |  |  |
| 11100                      | 14.5      |  |  |  |  |
| 11101                      | 15        |  |  |  |  |
| 11110                      | 15.5      |  |  |  |  |
| 11111                      | 16        |  |  |  |  |

TABLE II. Baud Rate Divisors (1.8432 MHz Prescaler Output)

| (              |                                |  |  |  |  |  |
|----------------|--------------------------------|--|--|--|--|--|
| Baud<br>Rate   | Baud Rate<br>Divisor – 1 (N-1) |  |  |  |  |  |
| 110 (110.03)   | 1046                           |  |  |  |  |  |
| 134.5 (134.58) | 855                            |  |  |  |  |  |
| 150            | 767                            |  |  |  |  |  |
| 300            | 383                            |  |  |  |  |  |
| 600            | 191                            |  |  |  |  |  |
| 1200           | 95                             |  |  |  |  |  |
| 1800           | 63                             |  |  |  |  |  |
| 2400           | 47                             |  |  |  |  |  |
| 3600           | 31                             |  |  |  |  |  |
| 4800           | 23                             |  |  |  |  |  |
| 7200           | 15                             |  |  |  |  |  |
| 9600           | 11                             |  |  |  |  |  |
| 19200          | 5                              |  |  |  |  |  |
| 38400          | 2                              |  |  |  |  |  |

The entries in Table II assume a prescaler output of 1.8432 MHz. In the asynchronous mode the baud rate could be as high as 625k.

As an example, considering the Asynchronous Mode and a CKI clock of 4.608 MHz, the prescaler factor selected is:

$$4.608/1.8432 = 2.5$$

The 2.5 entry is available in Table I. The 1.8432 MHz prescaler output is then used with proper Baud Rate Divisor (Table II) to obtain different baud rates. For a baud rate of 19200 e.g., the entry in Table II is 5.

$$N-1=5$$
 (N  $-1$  is the value from Table II)

N = 6 (N is the Baud Rate Divisor)

Baud Rate = 
$$1.8432 \, \text{MHz}/(16 \times 6) = 19200$$

The divide by 16 is performed because in the asynchronous mode, the input frequency to the UART is 16 times the baud rate. The equation to calculate baud rates is given below.

The actual Baud Rate may be found from:

$$BR = Fc/(16 \times N \times P)$$

## Baud Clock Generation (Continued)

Where:

BR is the Baud Rate

Fc is the CKI frequency

N is the Baud Rate Divisor (Table II).

P is the Prescaler Divide Factor selected by the value in the Prescaler Select Register (Table I)

Note: In the Synchronous Mode, the divisor 16 is replaced by two if internal Baud Rate generator is used. Replaced by one if external clock is

Example:

Asynchronous Mode:

Crystal Frequency = 5 MHz

Desired baud rate = 9600

Using the above equation  $N \times P$  can be calculated first.

$$N \times P = (5 \times 10^6)/(16 \times 9600) = 32.552$$

Now 32.552 is divided by each Prescaler Factor (Table II) to obtain a value closest to an integer. This factor happens to be 6.5 (P = 6.5).

$$N = 32.552/6.5 = 5.008 (N = 5)$$

The programmed value (from Table II) should be 4 (N - 1). Using the above values calculated for N and P:

BR = 
$$(5 \times 10^6)/(16 \times 5 \times 6.5) = 9615.384$$
  
% error =  $(9615.385 - 9600)/9600 = 0.16$ 

### Effect of HALT/IDLE

The UART logic is reinitialized when either the HALT or IDLE modes are entered. This reinitialization sets the TBMT flag and resets all read only bits in the UART control and status registers. Read/Write bits remain unchanged. The Transmit Buffer (TBUF) is not affected, but the Transmit Shift register (TSFT) bits are set to one. The receiver registers RBUF and RSFT are not affected.

The  $\mu$ C will exit from the HALT/IDLE modes when the Start bit of a character is detected at the RDX (L3) pin. This feature is obtained by using the Multi-Input Wakeup scheme provided on the  $\mu$ C.

Before entering the HALT or IDLE modes the user program must select the Wakeup source to be on the RDX pin. This selection is done by setting bit 3 of WKEN (Wakeup Enable) register. The Wakeup trigger condition is then selected to be high to low transition. This is done via the WKEDG register (Bit 3 is zero.)

If the microcontroller is halted and crystal oscillator is used, the Wakeup signal will not start the chip running immediately because of the finite start up time requirement of the crystal oscillator. The idle timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the  $\mu\text{C}$  to execute code. The user has to consider this delay when data transfer is expected immediately after exiting the HALT mode.

## Diagnostic

Bits CHARLO and CHARL1 in the ENU register provide a loopback feature for diagnostic testing of the UART. When these bits are set to one, the following occur: The receiver input pin (RDX) is internally connected to the transmitter output pin (TDX); the output of the Transmitter Shift Regis-

ter is "looped back" into the Receive Shift Register input. In this mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit and receive data paths of the UART.

Note that the framing format for this mode is the nine bit format; one Start bit, nine data bits, and 7/8, one or two Stop bits. Parity is not generated or verified in this mode.

### **Attention Mode**

The UART Receiver section supports an alternate mode of operation, referred to as ATTENTION Mode. This mode of operation is selected by the ATTN bit in the ENUR register. The data format for transmission must also be selected as having nine Data bits and either 7/8, one or two Stop bits.

The ATTENTION mode of operation is intended for use in networking the COP888CS with other processors. Typically in such environments the messages consists of device addresses, indicating which of several destinations should receive them, and the actual data. This Mode supports a scheme in which addresses are flagged by having the ninth bit of the data field set to a 1. If the ninth bit is reset to a zero the byte is a Data byte.

While in ATTENTION mode, the UART monitors the communication flow, but ignores all characters until an address character is received. Upon receiving an address character, the UART signals that the character is ready by setting the RBFL flag, which in turn interrupts the processor if UART Receiver interrupts are enabled. The ATTN bit is also cleared automatically at this point, so that data characters as well as address characters are recognized. Software examines the contents of the RBUF and responds by deciding either to accept the subsequent data stream (by leaving the ATTN bit reset) or to wait until the next address character is seen (by setting the ATTN bit again).

Operation of the UART Transmitter is not affected by selection of this Mode. The value of the ninth bit to be transmitted is programmed by setting XBIT9 appropriately. The value of the ninth bit received is obtained by reading RBIT9. Since this bit is located in ENUR register where the error flags reside, a bit operation on it will reset the error flags.

## Comparator

The COP888CS contains one differential comparator, with a pair of inputs (positive and negative) and an output. Ports I1–I3 are used for the comparator. The following is the Port I assignment:

- 11 Comparator1 negative input
- 12 Comparator1 positive input
- 13 Comparator1 output

A Comparator Select Register (CMPSL) is used to enable the comparators, read the outputs of the comparator internally, and enable the output of the comparator to the pins. Two control bits (enable and output enable) and one result bit are associated with the comparator. The comparator result bit (CMP1RD) is read only bit which will read as zero if the comparator is not enabled. The Comparator Select Register is cleared with reset, resulting in the comparator being disabled. The comparator should also be disabled before entering either the HALT or IDLE modes in order to save power. The configuration of the CMPSL register is as follows:

## Comparator (Continued)

#### CMPSL REGISTER (ADDRESS X'00B7)

The CMPSL register contains the following bits:

CMP1EN Enable comparator 1

CMP1RD Comparator 1 result (this is a read only bit, which will read as 0 if the comparator is not enabled)

enabled

CMP10E Selects pin I3 as comparator 1 output provided that CMPIEN is set to enable the comparator

| Unused | Unused | Unused | Unused | CMP10E | CMP1RD | CMP1EN | Unused |
|--------|--------|--------|--------|--------|--------|--------|--------|
| Bit 7  |        |        |        |        |        |        | Bit 0  |

Comparator outputs have the same spec as Ports L and G except that the rise and fall times are symmetrical.

## Interrupts

The COP888CS supports a vectored interrupt scheme. It supports a total of fourteen interrupt sources. The following table lists all the possible COP888CS interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.

The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

- 1. The GIE (Global Interrupt Enable) bit is reset.
- The address of the instruction about to be executed is pushed into the stack.
- The PC (Program Counter) branches to address 00FF.
   This procedure takes 7 t<sub>c</sub> cycles to execute.

At this time, since GIE=0, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.

Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.

Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service rou-

| Arbitration<br>Ranking | Source         | Description                                 | Vector<br>Address<br>Hi-Low Byte |
|------------------------|----------------|---------------------------------------------|----------------------------------|
| (1) Highest            | Software       | INTR Instruction                            | 0yFE-0yFF                        |
|                        | Reserved       | for Future Use                              | 0yFC-0yFD                        |
| (2)                    | External       | Pin G0 Edge                                 | 0yFA-0yFB                        |
| (3)                    | Timer T0       | Underflow                                   | 0yF8-0yF9                        |
| (4)                    | Timer T1       | T1A/Underflow                               | 0yF6-0yF7                        |
| (5)                    | Timer T1       | T1B                                         | 0yF4-0yF5                        |
| (6)                    | MICROWIRE/PLUS | BUSY Goes Low                               | 0yF2-0yF3                        |
|                        | Reserved       | for Future Use                              | 0yF0-0yF1                        |
| (7)                    | UART           | Receive                                     | 0yEE-0yEF                        |
| (8)                    | UART           | Transmit                                    | 0yEC-0yED                        |
| (9)                    | Reserved       |                                             | 0yEA-0yEB                        |
| (10)                   | Reserved       |                                             | 0yE8-0yE9                        |
| (11)                   | Reserved       |                                             | 0yE6-0yE7                        |
| (12)                   | Reserved       |                                             | 0yE4-0yE5                        |
| (13)                   | Port L/Wakeup  | Port L Edge                                 | 0yE2-0yE3                        |
| (14) Lowest Default    |                | VIS Instr. Execution without Any Interrupts | 0yE0-0yE1                        |

y is VIS page,  $y \neq 0$ .

#### Interrupts (Continued)

tine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.

The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.

VIS and the vector table must be located in the same 256byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first

The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte).

The Software Trap has the highest rank and its vector is located at 0yFE and 0yFF.

If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.

Figure 16 shows the COP888CS Interrupt block diagram.

#### SOFTWARE TRAP

256-byte block (y  $\neq$  0).

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.

When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to reset, but not necessarily containing all of the same initialization procedures) before restarting.

The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This pending bit is also cleared on reset.

The ST has the highest rank among all interrupts.

Nothing (except another ST) can interrupt an ST being serviced.

#### WATCHDOG

The COP888CS contains a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.

Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table III shows the WDSVR register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window.



#### WATCHDOG (Continued)

Table IV shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit.

TABLE III. WATCHDOG Service Register (WDSVR)

| Window<br>Select |   |   | Key Data |   |     |   | Clock<br>Monitor |
|------------------|---|---|----------|---|-----|---|------------------|
| Х                | Х | 0 | . 1      | 1 | - 0 | 0 | Y                |
| 7                | 6 | 5 | 4        | 3 | 2   | 1 | . 0              |

TABLE IV. WATCHDOG Service Window Select

| WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) |
|----------------|----------------|----------------------------------------|
| 0              | 0              | 2k-8k t <sub>c</sub> Cycles            |
| 0              | 1              | 2k-16k t <sub>c</sub> Cycles           |
| 1              | 0              | 2k-32k t <sub>c</sub> Cycles           |
| 1 .            | 1              | 2k-64k t <sub>c</sub> Cycles           |

#### **Clock Monitor**

The Clock Monitor aboard the COP888CS can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz.

## **WATCHDOG Operation**

The WATCHDOG and Clock Monitor are disabled during reset. The COP888CS comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select bits (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.

The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table V shows the sequence of events that can occur.

The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service. The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional  $16\,t_c\!-\!32\,t_c$  cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CS will stop forcing the WDOUT output low.

The WATCHDOG service window will restart when the WDOUT pin goes high. It is recommended that the user tie the WDOUT pin back to  $V_{CC}$  through a resistor in order to pull WDOUT high.

A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state.

The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16  $t_{\rm c}$ –32  $t_{\rm c}$  clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:

1/t<sub>c</sub> > 10 kHz-No clock rejection.

1/t<sub>c</sub> < 10 Hz—Guaranteed clock rejection.

#### WATCHDOG AND CLOCK MONITOR SUMMARY

The following salient points regarding the COP888 WATCH-DOG and CLOCK MONITOR should be noted:

- Both the WATCHDOG and Clock Monitor detector circuits are inhibited during RESET.
- Following RESET, the WATCHDOG and CLOCK MONI-TOR are both enabled, with the WATCHDOG having the maximum service window selected.
- The WATCHDOG service window and Clock Monitor enable/disable option can only be changed once, during the initial WATCHDOG service following RESET.
- The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error.
- Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG errors.
- The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's.
- The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes.
- The Clock Monitor detector circuit is active during both the HALT and IDLE modes. Consequently, the COP888 inadvertently entering the HALT mode will be detected as a Clock Monitor error (provided that the Clock Monitor enable option has been selected by the program).
- With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode.
- With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will

#### **WATCHDOG Operation (Continued)**

be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error.

- The IDLE timer T0 is not initialized with RESET.
- The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles).
   The user is responsible for resetting the T0PND flag.
- A hardware WATCHDOG service occurs just as the COP888 exits the IDLE mode. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error.
- Following RESET, the initial WATCHDOG service (where the service window and the CLOCK MONITOR enable/disable must be selected) may be programmed anywhere within the maximum service window (65,536 instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCH-DOG error.

## **Detection of Illegal Conditions**

The COP888CS can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.

Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.

The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F (Segment 0), 140 to 17F (Segment 1), and all other segments (i.e., Segments 3 ... etc.) is read as all 1's, which in turn will cause the program to return to address 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:

- a. Executing from undefined ROM
- b. Over "POP"ing the stack by having more returns than calls.

When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures). The recovery program should reset the software interrupt pending bit using the RPND instruction.

#### MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CS to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E²PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 17 shows a block diagram of the MICROWIRE/PLUS logic.



TL/DD/10830-21

## FIGURE 17. MICROWIRE/PLUS Block Diagram

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS arrangement with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the master mode, the SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table VI details the different clock rates that may be selected.

**TABLE V. WATCHDOG Service Actions** 

|             | 17.522 77 17.77 6.75 6.45 7.64 6.15 |            |                                       |  |  |  |  |  |
|-------------|-------------------------------------|------------|---------------------------------------|--|--|--|--|--|
| Key<br>Data |                                     |            | Action                                |  |  |  |  |  |
| Match       | Match                               | Match      | Valid Service: Restart Service Window |  |  |  |  |  |
| Don't Care  | Mismatch                            | Don't Care | Error: Generate WATCHDOG Output       |  |  |  |  |  |
| Mismatch    | Don't Care                          | Don't Care | Error: Generate WATCHDOG Output       |  |  |  |  |  |
| Don't Care  | Don't Care                          | Mismatch   | Error: Generate WATCHDOG Output       |  |  |  |  |  |

#### TABLE VI. MICROWIRE/PLUS

**Master Mode Clock Select** 

| SL1 | SL0 | SK             |
|-----|-----|----------------|
| 0   | 0   | $2 \times t_c$ |
| 0   | 1   | $4 \times t_c$ |
| 1   | x   | $8 \times t_c$ |

Where t<sub>c</sub> is the instruction cycle clock

#### MICROWIRE/PLUS (Continued)

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MI-CROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The COP888CS may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 14 shows how two COP888CS microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

#### Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. SK clock is normally low when not shifting.

Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock for the SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

#### MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CS. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table VII summarizes the bit settings required for Master mode of operation.

#### **MICROWIRE/PLUS Slave Mode Operation**

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table VII summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

#### Alternate SK Phase Operation

The COP888CS allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock and shifted out on the rising edge of the SK clock.

A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE VII
This table assumes that the control flag MSEL is set.

| G4 (SO)<br>Config. Bit | G5 (SK)<br>Config. Bit | G4<br>Fun.    | G5<br>Fun. | Operation                |
|------------------------|------------------------|---------------|------------|--------------------------|
| .1                     | 1                      | so            | Int.<br>SK | MICROWIRE/PLUS<br>Master |
| 0                      | 1                      | TRI-<br>STATE |            | MICROWIRE/PLUS<br>Master |
| . 1                    | . 0                    | so            | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |
| 0                      | 0                      | TRI-<br>STATE | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |



FIGURE 18. MICROWIRE/PLUS Application

TL/DD/10830-22

## **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address<br>S/ADD REG | Contents                                           |
|----------------------|----------------------------------------------------|
| 0000 to 006F         | On-Chip RAM bytes (112 bytes)                      |
| 0070 to 007F         | Unused RAM Address Space (Reads<br>As All Ones)    |
| xx80 to xxAF         | Unused RAM Address Space (Reads<br>Undefined Data) |
| xxB0 to xxB6         | Reserved                                           |
| xxB7                 | Comparator Select Register (CMPSL)                 |
| xxB8                 | UART Transmit Buffer (TBUF)                        |
| xxB9                 | UART Receive Buffer (RBUF)                         |
| xxBA                 | UART Control and Status Register (ENU)             |
| xxBB                 | UART Receive Control and Status<br>Register (ENUR) |
| xxBC                 | UART Interrupt and Clock Source<br>Register (ENUI) |
| xxBD                 | UART Baud Register (BAUD)                          |
| xxBE                 | UART Prescale Select Register (PSR)                |
| xxBF                 | Reserved for UART                                  |
| xxC0 to xxC6         | Reserved                                           |
| xxC7                 | WATCHDOG Service Register (Reg:WDSVR)              |
| xxC8                 | MIWU Edge Select Register (Reg:WKEDG)              |
| xxC9                 | MIWU Enable Register (Reg:WKEN)                    |
| xxCA                 | MIWU Pending Register<br>(Reg:WKPND)               |
| xxCB                 | Reserved                                           |
| xxCC                 | Reserved                                           |
| xxCD to xxCF         | Reserved                                           |

| Address<br>S/ADD REG | Contents                          |
|----------------------|-----------------------------------|
| xxD0                 | Port L Data Register              |
| xxD1                 | Port L Configuration Register     |
| xxD2                 | Port L Input Pins (Read Only)     |
| xxD3                 | Reserved for Port L               |
| xxD4                 | Port G Data Register              |
| xxD5                 | Port G Configuration Register     |
| xxD6                 | Port G Input Pins (Read Only)     |
| xxD7                 | Port I Input Pins (Read Only)     |
| xxD8                 | Port C Data Register              |
| xxD9                 | Port C Configuration Register     |
| xxDA                 | Port C Input Pins (Read Only)     |
| xxDB                 | Reserved for Port C               |
| XXDC                 | Port D                            |
| xxDD to DF           | Reserved for Port D               |
| xxE0 to xxE5         | Reserved for EE Control Registers |
| xxE6                 | Timer T1 Autoload Register T1RB   |
| 1                    | Lower Byte                        |
| xxE7                 | Timer T1 Autoload Register T1RB   |
| 1000                 | Upper Byte                        |
| xxE8                 | ICNTRL Register                   |
| xxE9                 | MICROWIRE/PLUS Shift Register     |
| xxEA                 | Timer T1 Lower Byte               |
| xxEB                 | Timer T1 Upper Byte               |
| xxEC                 | Timer T1 Autoload Register T1RA   |
|                      | Lower Byte                        |
| xxED                 | Timer T1 Autoload Register T1RA   |
| \FF                  | Upper Byte                        |
| XXEE                 | CNTRL Control Register            |
| xxEF                 | PSW Register                      |
| xxF0 to FB           | On-Chip RAM Mapped as Registers   |
| xxFC                 | X Register                        |
| xxFD                 | SP Register                       |
| xxFE                 | B Register                        |
| xxFF                 | S Register                        |
| 0100-013F            | On-Chip RAM Bytes (64 bytes)      |

Reading memory locations 0070H-007FH (Segment 0) will return all ones. Reading unused memory locations 0080H-00AFH (Segment 0) will return undefined data. Reading unused memory locations 0140-017F (Segment 1) will return all ones. Reading memory locations from other Segments (i.e., Segment 2, Segment 3, ... etc.) will return all ones.

All reserved location reads undefined data.

## **Addressing Modes**

The COP888CS has ten addressing modes, six for operand addressing and four for transfer of control.

#### **OPERAND ADDRESSING MODES**

#### Register Indirect

This is the "normal" addressing mode for the COP888CS. The operand is the data memory addressed by the B pointer or X pointer.

## Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

#### Direct

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### **Immediate**

The instruction contains an 8-bit immediate field as the operand.

#### Short Immediate

This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand.

#### Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

#### TRANSFER OF CONTROL ADDRESSING MODES

#### Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP + 1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

#### Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment.

#### **Absolute Long**

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space.

#### Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction

Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt

### **Instruction Set**

#### Register and Symbol Definition

| Registers |                                      |  |  |  |  |
|-----------|--------------------------------------|--|--|--|--|
| Α         | 8-Bit Accumulator Register           |  |  |  |  |
| В         | 8-Bit Address Register               |  |  |  |  |
| X         | 8-Bit Address Register               |  |  |  |  |
| SP        | 8-Bit Stack Pointer Register         |  |  |  |  |
| PC        | 15-Bit Program Counter Register      |  |  |  |  |
| PU        | Upper 7 Bits of PC                   |  |  |  |  |
| PL        | Lower 8 Bits of PC                   |  |  |  |  |
| С         | 1 Bit of PSW Register for Carry      |  |  |  |  |
| HC        | 1 Bit of PSW Register for Half Carry |  |  |  |  |
| GIE       | 1 Bit of PSW Register for Global     |  |  |  |  |
|           | Interrupt Enable                     |  |  |  |  |
| VŲ        | Interrupt Vector Upper Byte          |  |  |  |  |
| VL        | Interrupt Vector Lower Byte          |  |  |  |  |

|      | Symbols                                                    |  |  |  |  |  |
|------|------------------------------------------------------------|--|--|--|--|--|
| [B]  | Memory Indirectly Addressed by B<br>Register               |  |  |  |  |  |
| [X]  | Memory Indirectly Addressed by X<br>Register               |  |  |  |  |  |
| MD   | Direct Addressed Memory                                    |  |  |  |  |  |
| Mem  | Direct Addressed Memory or [B]                             |  |  |  |  |  |
| Meml | Direct Addressed Memory or [B] or<br>Immediate Data        |  |  |  |  |  |
| Imm  | 8-Bit Immediate Data                                       |  |  |  |  |  |
| Reg  | Register Memory: Addresses F0 to FF (Includes B, X and SP) |  |  |  |  |  |
| Bit  | Bit Number (0 to 7)                                        |  |  |  |  |  |
| ←    | Loaded with                                                |  |  |  |  |  |
| ←→   | Exchanged with                                             |  |  |  |  |  |

## Instruction Set (Continued)

## INSTRUCTION SET

| ADD   | A,Meml   | ADD                                 | A ← A + Meml                                                               |
|-------|----------|-------------------------------------|----------------------------------------------------------------------------|
| ADC   | A,Meml   | ADD with Carry                      | A ← A + Meml + C, C ← Carry                                                |
|       | ,        |                                     | HC ← Half Carry                                                            |
| SUBC  | A,Memi   | Subtract with Carry                 | $A \leftarrow A - \overline{Meml} + C, C \leftarrow Carry$                 |
| 1     | · ·      | ·                                   | HC ← Half Carry                                                            |
| AND   | A,Meml   | Logical AND                         | A ← A and MemI                                                             |
| ANDSZ | A,lmm    | Logical AND Immed., Skip if Zero    | Skip next if (A and Imm) = 0                                               |
| OR    | A,Meml   | Logical OR                          | A ← A or Meml                                                              |
| XOR   | A,Meml   | Logical EXclusive OR                | A ← A xor Meml                                                             |
| IFEQ  | MD,Imm   | IF EQual                            | Compare MD and Imm, Do next if MD = Imm                                    |
| IFEQ  | A,Meml   | IF EQual                            | Compare A and Memi, Do next if A = Memi                                    |
| IFNE  | A,Meml   | IF Not Equal                        | Compare A and Meml, Do next if A ≠ Meml                                    |
| IFGT  | A,Meml   | IF Greater Than                     | Compare A and Meml, Do next if A > Meml                                    |
| IFBNE | #        | If B Not Equal                      | Do next if lower 4 bits of B ≠ Imm                                         |
| DRSZ  | Reg      | Decrement Reg., Skip if Zero        | $Reg \leftarrow Reg - 1$ , $Skip if Reg = 0$                               |
| SBIT  | #,Mem    | Set BIT                             | 1 to bit, Mem (bit = 0 to 7 immediate)                                     |
| RBIT  | #,Mem    | Reset BIT                           | 0 to bit, Mem                                                              |
| IFBIT | #,Mem    | IF BIT                              | If bit in A or Mem is true do next instruction                             |
| RPND  |          | Reset PeNDing Flag                  | Reset Software Interrupt Pending Flag                                      |
| X     | A,Mem    | EXchange A with Memory              | A ←→ Mem                                                                   |
| LD ·  | A,Meml   | LoaD A with Memory                  | A ← Memi                                                                   |
| LD    | B,Imm    | LoaD B with Immed.                  | B ← lmm                                                                    |
| LD    | Mem,Imm  | LoaD Memory Immed                   | Mem ← Imm                                                                  |
| LD    | Reg,Imm  | LoaD Register Memory Immed.         | Reg ← Imm                                                                  |
| X     | A, [B ±] | EXchange A with Memory [B]          | $A \longleftrightarrow [B], (B \longleftarrow B \pm 1)$                    |
| X     | A, [X ±] | EXchange A with Memory [X]          | $A \longleftrightarrow [X], (X \leftarrow \pm 1)$                          |
| LD    | A, [B±]  | LoaD A with Memory [B]              | $A \leftarrow [B], (B \leftarrow B \pm 1)$                                 |
| LD    | A, [X±]  | LoaD A with Memory [X]              | $A \leftarrow [X], (X \leftarrow X \pm 1)$                                 |
| LD    | [B±],lmm | LoaD Memory [B] Immed.              | $[B] \leftarrow Imm, (B \leftarrow B \pm 1)$                               |
| CLR   | Α        | CLeaR A                             | A ← 0                                                                      |
| INC   | Â        | INCrement A                         | A ← A + 1                                                                  |
| DEC   | Â        | DECrementA                          | A ← A − 1 ······                                                           |
| LAID  | ^        | Load A InDirect from ROM            | A ← ROM (PU,A)                                                             |
| DCOR  | Α Ι      | Decimal CORrect A                   | A ← BCD correction of A (follows ADC, SUBC)                                |
| RRC   | Ä        | Rotate A Right thru C               | $C \rightarrow A7 \rightarrow \rightarrow A0 \rightarrow C$                |
| RLC   | Â        | Rotate A Left thru C                | $C \leftarrow A7 \leftarrow \dots \leftarrow A0 \leftarrow C$              |
| SWAP  | Ä        | SWAP nibbles of A                   | A7A4 ←→ A3A0                                                               |
| SC    |          | Set C                               | C ← 1, HC ← 1                                                              |
| RC    | l        | Reset C                             | C ← 0, HC ← 0                                                              |
| IFC   | ļ        | IFC                                 | IF C is true, do next instruction                                          |
| IFNC  |          | IF Not C                            | If C is not true, do next instruction                                      |
| POP   | A        | POP the stack into A                | SP ← SP + 1, A ← [SP]                                                      |
| PUSH  | A        | PUSH A onto the stack               | [SP] ← A, SP ← SP − 1                                                      |
| VIS   |          | Vector to Interrupt Service Routine | PU ← [VU], PL ← [VL]                                                       |
| JMPL  | Addr.    | Jump absolute Long                  | PC ← ii (ii = 15 bits, 0 to 32k)                                           |
| JMP   | Addr.    | Jump absolute                       | PC90 ← i (i = 12 bits)                                                     |
| JP    | Disp.    | Jump relative short                 | PC ← PC + r (r is -31 to +32, except 1)                                    |
| JSRL  | Addr.    | Jump SubRoutine Long                | [SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii                                       |
| JSR   | Addr     | Jump SubRoutine                     | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i$ |
| JID   | , tuui   | Jump InDirect                       | PL ← ROM (PU,A)                                                            |
| RET   |          | RETurn from subroutine              | SP + 2, PL ← [SP], PU ← [SP-1]                                             |
| RETSK | İ        | RETurn and SKip                     | SP + 2, PL ← [SP], PU ← [SP-1]                                             |
| RETI  |          | RETurn from Interrupt               | SP + 2, PL ← [SP], PU ← [SP-1], GIE ← 1                                    |
| INTR  |          | Generate an Interrupt               | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow 0FF$        |
| NOP   |          | No OPeration                        | $PC \leftarrow PC + 1$                                                     |
| I NOP |          | 140 OF GIAUOII                      | 10 10 1                                                                    |

## **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).

Most single byte instructions take one cycle time to execute.

See the BYTES and CYCLES per INSTRUCTION table for details.

#### Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

|       | [B]  | Direct | Immed. |
|-------|------|--------|--------|
| ADD   | 1/1  | 3/4    | 2/2    |
| ADC   | 1/1  | 3/4    | 2/2    |
| SUBC  | 1/1  | 3/4    | 2/2    |
| AND   | 1/1  | 3/4    | 2/2    |
| OR    | 1/1  | 3/4    | 2/2    |
| XOR   | 1/1  | 3/4    | 2/2    |
| IFEQ  | 1/1  | 3/4    | 2/2    |
| IFNE  | 1/1  | 3/4    | 2/2    |
| IFGT  | 1/1  | 3/4    | 2/2    |
| IFBNE | 1/1. |        |        |
| DRSZ  |      | 1/3    | t i    |
| SBIT  | 1/1  | 3/4    |        |
| RBIT  | 1/1  | 3/4    |        |
| IFBIT | 1/1  | 3/4    |        |

| Instructions U | sing A & C |
|----------------|------------|
| CLRA           | 1/1        |
| INCA           | 1/1        |
| DECA           | 1/1        |
| LAID           | 1/3        |
| DCOR           | 1/1        |
| RRCA           | 1/1        |
| RLCA           | 1/1        |
| SWAPA          | 1/1        |
| SC             | 1/1        |
| RC             | 1/1        |
| IFC            | 1/1        |
| IFNC           | 1/1        |
| PUSHA          | 1/3        |
| POPA           | 1/3        |
| ANDSZ          | 2/2        |
|                |            |

| Instructions |     |  |  |  |  |
|--------------|-----|--|--|--|--|
| JMPL         | 3/4 |  |  |  |  |
| JMP          | 2/3 |  |  |  |  |
| JP           | 1/3 |  |  |  |  |
| JSRL         | 3/5 |  |  |  |  |
| JSR          | 2/5 |  |  |  |  |
| JID          | 1/3 |  |  |  |  |
| VIS          | 1/5 |  |  |  |  |
| RET          | 1/5 |  |  |  |  |
| RETSK        | 1/5 |  |  |  |  |
| RETI         | 1/5 |  |  |  |  |
| INTR         | 1/7 |  |  |  |  |
| NOP          | 1/1 |  |  |  |  |
|              |     |  |  |  |  |

| RPND | - 1 | 1/1 |
|------|-----|-----|

#### **Memory Transfer Instructions**

|              | Register<br>Indirect |       | T Direct Immed |     | Register Indirect<br>Auto Incr. & Decr. |         |  |
|--------------|----------------------|-------|----------------|-----|-----------------------------------------|---------|--|
|              | [B]                  | [X]   |                |     | [B+,B-]                                 | [X+,X-] |  |
| X A,*        | 1/1                  | . 1/3 | 2/3            |     | 1/2                                     | 1/3     |  |
| LD A,*       | 1/1                  | 1/3   | 2/3            | 2/2 | 1/2                                     | 1/3     |  |
| LD B, Imm    |                      |       | İ              | 1/1 |                                         |         |  |
| LD B, Imm    |                      |       |                | 2/2 |                                         | 255944  |  |
| LD Mem, Imm  | 2/2                  |       | 3/3            |     | 2/2                                     | P.      |  |
| LD Reg, Imm  |                      |       | 2/3            | ļ   |                                         |         |  |
| IFEQ MD, Imm |                      |       | 3/3            |     |                                         | 1 1 1 1 |  |

(IFB < 16) (IFB > 15)

 <sup>= &</sup>gt; Memory location addressed by B or X or directly.

# COP888CS Opcode Table Upper Nibble Along X-Axis

Lower Nibble Along Y-Axis

| F       | E       | D           | С        | В             | A             | 9            | 8          |     |
|---------|---------|-------------|----------|---------------|---------------|--------------|------------|-----|
| JP - 15 | JP -31  | LD 0F0, # i | DRSZ 0F0 | RRCA          | RC            | ADC A,#i     | ADC A,[B]  | 0   |
| JP -14  | JP -30  | LD 0F1, # i | DRSZ 0F1 | *             | SC            | SUBC A, #i   | SUB A,[B]  | 1   |
| JP 13   | JP -29  | LD 0F2, # i | DRSZ 0F2 | X A, [X+]     | X A,[B+]      | IFEQ A,#i    | IFEQ A,[B] | 2   |
| JP 12   | JP -28  | LD 0F3, # i | DRSZ 0F3 | X A, [X-]     | X A,[B-]      | IFGT A,#i    | IFGT A,[B] | 3   |
| JP -11  | JP -27  | LD 0F4, # i | DRSZ 0F4 | VIS           | LAID          | ADD A,#i     | ADD A,[B]  | - 4 |
| JP -10  | JP -26  | LD 0F5, # i | DRSZ 0F5 | RPND          | JID           | AND A,#i     | AND A,[B]  | 5   |
| JP -9   | JP 25   | LD 0F6, # i | DRSZ 0F6 | X A,[X]       | X A,[B]       | XOR A,#i     | XOR A,[B]  | 6   |
| JP -8   | JP -24  | LD 0F7, # i | DRSZ 0F7 | *             | *             | OR A,#i      | OR A,[B]   | 7   |
| JP -7   | JP -23  | LD 0F8, # i | DRSZ 0F8 | NOP           | RLCA          | LD A,#i      | IFC        | 8   |
| JP -6   | JP -22  | LD 0F9, # i | DRSZ 0F9 | IFNE<br>A,[B] | IFEQ<br>Md,#i | IFNE<br>A,#i | IFNC       | 9   |
| JP -5   | JP -21  | LD 0FA, # i | DRSZ 0FA | LD A,[X+]     | LD A,[B+]     | LD [B+],#i   | INCA       | Α   |
| JP -4   | JP -20  | LD 0FB, # i | DRSZ 0FB | LD A,[X-]     | LD A,[B-]     | LD [B-],#i   | DECA       | В   |
| JP -3   | JP -19  | LD 0FC, # i | DRSZ 0FC | LD Md,#i      | JMPL          | X A,Md       | POPA       | С   |
| JP -2   | JP 18   | LD 0FD, # i | DRSZ 0FD | DIR           | JSRL          | LD A,Md      | RETSK      | D   |
| JP -1   | JP -17  | LD 0FE, # i | DRSZ 0FE | LD A,[X]      | LD A,[B]      | LD [B],#i    | RET        | E   |
| JP -0   | JP - 16 | LD 0FF, # i | DRSZ 0FF | *             | *             | LD B,#i      | RETI       | F   |

## COP888CS Opcode Table (Continued)

Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

| 7              | 6              | 5         | 4        | 3                | 2                | 1      | 0       |      |
|----------------|----------------|-----------|----------|------------------|------------------|--------|---------|------|
| IFBIT<br>0,[B] | ANDSZ<br>A, #i | LDB,#0F   | IFBNE 0  | JSR<br>x000-x0FF | JMP<br>x000-x0FF | JP +17 | INTR    | 0    |
| IFBIT<br>1,[B] | _              | LD B, #0E | IFBNE 1  | JSR<br>x100-x1FF | JMP<br>x100-x1FF | JP +18 | JP + 2  | . 1. |
| IFBIT<br>2,[B] | •              | LDB,#0D   | IFBNE 2  | JSR<br>x200-x2FF | JMP<br>x200-x2FF | JP +19 | JP + 3  | 2    |
| IFBIT<br>3,[B] | •              | LD B, #0C | IFBNE 3  | JSR<br>x300-x3FF | JMP<br>x300-x3FF | JP +20 | JP + 4  | 3    |
| IFBIT<br>4,[B] | CLRA           | LD B, #0B | IFBNE 4  | JSR<br>x400-x4FF | JMP<br>x400-x4FF | JP +21 | JP + 5  | 4    |
| IFBIT<br>5,[B] | SWAPA          | LD B,#0A  | IFBNE 5  | JSR<br>x500-x5FF | JMP<br>x500-x5FF | JP +22 | JP + 6  | 5    |
| IFBIT<br>6,[B] | DCORA          | LD B, #09 | IFBNE 6  | JSR<br>x600-x6FF | JMP<br>x600-x6FF | JP +23 | JP + 7  | 6    |
| IFBIT<br>7,[B] | PUSHA          | LD B,#08  | IFBNE 7  | JSR<br>x700-x7FF | JMP<br>x700-x7FF | JP +24 | JP + 8  | 7    |
| SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, #07 | IFBNE 8  | JSR<br>x800-x8FF | JMP<br>x800-x8FF | JP +25 | JP + 9  | 8    |
| SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B,#06  | IFBNE 9  | JSR<br>x900-x9FF | JMP<br>x900-x9FF | JP +26 | JP + 10 | 9    |
| SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B,#05  | IFBNE 0A | JSR<br>xA00-xAFF | JMP<br>xA00-xAFF | JP +27 | JP + 11 | Α    |
| SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B,#04  | IFBNE 0B | JSR<br>xB00-xBFF | JMP<br>xB00-xBFF | JP +28 | JP + 12 | В    |
| SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B,#03  | IFBNE 0C | JSR<br>xC00-xCFF | JMP<br>xC00-xCFF | JP +29 | JP + 13 | С    |
| SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B,#02  | IFBNE 0D | JSR<br>xD00-xDFF | JMP<br>xD00-xDFF | JP +30 | JP + 14 | D    |
| SBIT<br>6,[B]  | RBIT<br>6,[B]  | LD B,#01  | IFBNE 0E | JSR<br>xE00-xEFF | JMP<br>xE00-xEFF | JP +31 | JP + 15 | E    |
| SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B,#00  | IFBNE 0F | JSR<br>xF00-xFFF | JMP<br>xF00-xFFF | JP +32 | JP + 16 | F    |

#### Where,

i is the immediate data

Md is a directly addressed memory location

\* is an unused opcode

Note: The opcode 60 Hex is also the opcode for IFBIT #i,A

## **Mask Options**

The COP888CS mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

OPTION 1: CLOCK CONFIGURATION

= 1 Crystal Oscillator (CKI/10)

G7 (CKO) is clock generator output to crystal/resonator CKI is the clock input

= 2 Single-pin RC controlled

oscillator (CKI/10)

G7 is available as a HALT restart and/or general purpose input

OPTION 2: HALT

= 1 Enable HALT mode = 2 Disable HALT mode

OPTION 3: OPTIONS BONDING

= 1 44-Pin PLCC

= 2 40-Pin DIP

= 3 NA

= 4 28-Pin DIP

= 5 28-Pin S0

## **Development Support**

#### IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface for maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpcints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as diassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed.

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use windowed interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefineable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC® via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

#### **Emulator Ordering Information**

| Part Number | Description                                                                                                                        |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| IM-COP8/400 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic<br>debugger software and RS-232 serial<br>interface cable |  |  |  |
| MHW-PS3     | Power Supply 110V/60 Hz                                                                                                            |  |  |  |
| MHW-PS4     | Power Supply 220V/50 Hz                                                                                                            |  |  |  |

#### Probe Card Ordering Information

| Part<br>Number  | Package |           | Emulates |
|-----------------|---------|-----------|----------|
| MHW-884CG28D5PC | 28 DIP  | 4.5V-5.5V | COP884CS |
| MHW-884CG28DWPC | 28 DIP  | 2.5V-6.0V | COP884CS |
| MHW-888CG40D5PC | 40 DIP  | 4.5V-5.5V | COP888CS |
| MHW-888CG40DWPC | 40 DIP  | 2.5V-6.0V | COP888CS |
| MHW-888CG44D5PC | 44 PLCC | 4.5V-5.5V | COP888CS |
| MHW-888CG44DWPC | 44 PLCC | 2.5V-6.0V | COP888CS |

## **Development Support (Continued)**

#### MACRO CROSS ASSEMBLER

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### SINGLE CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. For more detailed information refer to the emulation device specific data sheets and the form, fit, function emulator selection table below.

#### PROGRAMMING SUPPORT

Programming of the single chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code from a standard programmed EPROM to the single chip emulator and vice versa. Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

FAX: (206) 882-1043

#### **Assembler Ordering Information**

| Part Number   | Description                                                      | Manual        |
|---------------|------------------------------------------------------------------|---------------|
| MOLE-COP8-IBM | COP8 macro cross assembler for IBM® PC/XT®, PC-AT® or compatible | 424410527-001 |

#### **Single Chip Emulator Selection Table**

| Device<br>Number | Clock<br>Option                | Package | Description                                | Emulates |
|------------------|--------------------------------|---------|--------------------------------------------|----------|
| COP888CSMHEL-X   | X = 1 : Crystal<br>X = 3 : R/C | 44 LDCC | Multi-Chip Module (MCM),<br>UV Erasable    | COP888CS |
| COP888CSMHD-X    | X = 1 : Crystal<br>X = 3 : R/C | 40 DIP  | MCM, UV Erasable                           | COP888CS |
| COP884CSMHD-X    | X = 1 : Crystal<br>X = 3 : R/C | 28 DIP  | MCM, UV Erasable                           | COP884CS |
| COP884CSMHEA-X   | X = 1 : Crystal<br>X = 3 : R/C | 28 LCC  | MCM (Same Footprint as 28 SO), UV Erasable | COP884CS |

#### **Duplicator Board Ordering Information**

| Part<br>Number | Description                                                                           | Devices<br>Supported        |
|----------------|---------------------------------------------------------------------------------------|-----------------------------|
| COP8-PRGM-28D  | Duplicator Board for 28 DIP Multi-Chip Module (MCM) and for use with Scrambler Boards | COP884CSMHD                 |
| COP8-SCRM-DIP  | MCM Scrambler Board for 40 DIP Socket                                                 | COP888CSMHD                 |
| COP8-SCRM-PCC  | MCM Scrambler Board for 44 PLCC/LDCC                                                  | COP888CSMHEL                |
| COP8-SCRM-SBX  | MCM Scrambler Board for 28 LCC Socket                                                 | COP884CSMHEA                |
| COP8-PRGM-DIP  | Duplicator Board with COP8-SCRM-DIP<br>Scrambler Board                                | COP884CSMHD,<br>COP888CSMHD |
| COP8-PRGM-PCC  | Duplicator Board with COP8-SCRM-PCC<br>Scrambler Board                                | COP888CSMEL,<br>COP884CSMHD |

## **Development Support (Continued)**

#### **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system.

#### INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

#### ORDER P/N: MOLE-DIAL-A-HLP

Information System Package contains: Dial-A-Helper Users Manual

Public Domain Communications Software

#### **FACTORY APPLICATIONS SUPPORT**

Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

> Voice: (408) 721-5582 Modem: (408) 739-1162

> > Baud: 300 or 1200 Baud Set-up:

Length: 8-Bit Parity: None Stop Bit: 1

Operation: 24 Hrs., 7 Days



## COP688EG/COP684EG/COP888EG/COP884EG/ COP988EG/COP984EG

## **Single-Chip microCMOS Microcontrollers**

## **General Description**

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M2CMOSTM process technology. The COP888EG/COP884EG is a member of this expandable 8-bit core processor family of microcontrollers. (Continued)

#### **Features**

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- 1 µs instruction cycle time
- 8k bytes on-board ROM
- 256 bytes on-board RAM
- Single supply operation: 2.5V-6V
- Full duplex UART
- Two analog comparators
- MICROWIRE/PLUS™ serial I/O
- WATCHDOG™ and Clock Monitor logic
- Idle Timer
- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- Three 16-bit timers, each with two 16-bit registers supporting:
  - Processor Independent PWM mode
  - External Event counter mode
  - Input Capture mode
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and X)

- Fourteen multi-source vectored interrupts servicing
  - External Interrupt
  - Idle Timer T0
  - Three Timers (Each with 2 Interrupts)
  - MICROWIRE/PLUS
  - Multi-Input Wake Up
  - Software Trap
  - UART (2)
  - Default VIS
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PLCC or 40 N or 28 N or 28 SO
  - -- 44 PLCC with 39 I/O pins
  - 40 N with 35 I/O pins
  - 28 SO or 28 N, each with 23 I/O pins
- Software selectable I/O options
  - TRI-STATE® Output
  - Push-Pull Output
  - Weak Pull Up Input
  - High Impedance Input
- Schmitt trigger inputs on ports G and L
- Temperature ranges: 0°C to +70°C,

-40°C to +85°C

-55°C to +125°C

- Form factor emulation devices
- Real time emulation and full program debug offered by National's Development Systems

## **Block Diagram**



FIGURE 1. COP888EG Block Diagram

TL/DD/11214-1

## General Description (Continued)

They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, three 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), full duplex UART, two comparators, and two power savings modes

(HALT and IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The devices operate over a voltage range of 2.5V to 6V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1  $\mu s$  per instruction rate.

## **Connection Diagrams**



Top View

Order Number COP888EG-XXX/V See NS Plastic Chip Package Number V44A

#### **Dual-In-Line Package**



Top View

TL/DD/11214-4

Order Number COP888EG-XXX/N See NS Molded Package Number N40A

TL/DD/11214-3



Top View

Order Number COP884EG-XXX/WM or COP884EG-XXX/N See NS Molded Package Number M28B or N28A

FIGURE 2a. COP888EG Connection Diagrams

## **Connection Diagrams** (Continued)

## COP888EG Pinouts for 28-, 40- and 44-Pin Packages

| Port            | Туре       | Alt. Fun             | Alt. Fun | 28-Pin<br>Pack. | 40-Pin<br>Pack. | 44-Pin<br>Pack. |
|-----------------|------------|----------------------|----------|-----------------|-----------------|-----------------|
| LO              | 1/0        | MIWU                 |          | - 11            | 17              | 17              |
| L1              | 1/0        | MIWU                 | скх      | 12              | 18              | 18              |
| L2              | 1/0        | MIWU                 | TDX      | 13              | 19              | 19              |
| L3              | 1/0        | MIWU                 | RDX      | 14              | 20              | 20              |
| L4              | 1/0        | MIWU                 | T2A      | 15              | 21              | 25              |
| L5              | 1/0        | MIWU                 | T2B      | 16              | 22              | 26              |
| L6              | 1/0        | MIWU                 | ТЗА      | 17              | 23              | 27              |
| L7              | 1/0        | MIWU                 | тзв      | 18              | 24              | 28              |
| G0              | 1/0        | INT                  |          | 25              | 35              | 39              |
| G1              | WDOUT      | 1                    |          | 26              | 36              | 40              |
| G2              | I/O        | T1B                  |          | 27              | 37              | 41              |
| G3              | 1/0        | T1A                  |          | 28              | 38              | 42              |
| G4              | 1/0        | so                   |          | 1               | 3               | 3               |
| G5              | 1/0        | SK                   |          | 2               | 4               | 4               |
| G6              | 1          | SI                   |          | 3               | 5               | 5               |
| G7              | I/CKO      | HALT Restart         |          | 4               | 6               | 6               |
| D0              | 0          |                      |          | 19              | 25              | 29              |
| D1              | Ö          |                      |          | 20              | 26              | 30              |
| D2              | Ö          |                      |          | 21              | 27              | 31              |
| D3              | Ö          |                      |          | 22              | 28              | 32              |
| 10              | ı          |                      |          | 7               | 9               | 9               |
| 11              | i i        | COMP1IN-             |          | 8               | 10              | 10              |
| 12              | l i        | COMP1IN+             |          | 9               | 11              | 11              |
| 13              | li         | COMP1OUT             |          | 10              | 12              | 12              |
| 14              | 1          | COMP2IN-             |          |                 | 13              | 13              |
| 15              |            | COMP2IN+             |          | '               | 14              | 14              |
| 16              | 3 .        | COMP2INT<br>COMP2OUT |          |                 | 15              | 15              |
| 17              |            | COMPZOUT             |          |                 | 16              | 16              |
|                 |            |                      |          |                 | <u> </u>        |                 |
| D4              | 0          |                      |          |                 | 29              | 33              |
| D5              | 0          |                      |          |                 | 30              | 34              |
| D6<br>D7        | 0          |                      |          |                 | 31<br>32        | 35<br>36        |
|                 |            |                      |          |                 |                 |                 |
| C0              | 1/0        |                      |          |                 | 39              | 43              |
| C1              | 1/0        | 0.00                 |          |                 | 40              | 44              |
| C2              | 1/0        |                      |          |                 | 1               | 1               |
| C3              | 1/0        |                      |          |                 | 2               | 2               |
| C4              | 1/0        |                      |          |                 |                 | 21              |
| C5<br>C6        | 1/O<br>1/O | ,                    |          |                 |                 | 22              |
| C7              | 1/0        |                      |          |                 |                 | 23<br>24        |
| <del></del>     | - "0       | i                    |          |                 |                 |                 |
| V <sub>CC</sub> |            |                      |          | 6               | 8               | 8               |
| GND             |            |                      |          | 23              | 33              | 37              |
| CKI             |            |                      |          | 5               | 7               | 7               |
| RESET           |            |                      | <u> </u> | 24              | 34              | 38              |

-0.3V to  $V_{CC} + 0.3V$ 

Voltage at Any Pin
Total Current into V<sub>CC</sub> Pin (Source)

100 mA

Total Current out of GND Pin (Sink)

Storage Temperature Range

110 mA

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics $98XEG: 0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

| Parameter                               | Conditions                        | Min                 | Тур  | Max                  | Units        |
|-----------------------------------------|-----------------------------------|---------------------|------|----------------------|--------------|
| Operating Voltage COP98XCS              |                                   | 2.5                 |      | 4.0                  | , <b>V</b> , |
| COP98XCSH                               |                                   | 4.0                 |      | 6.0                  | V            |
| Power Supply Ripple (Note 1)            | Peak-to-Peak                      |                     |      | 0.1 V <sub>CC</sub>  | ٧            |
| Supply Current (Note 2)                 | <b>\</b>                          |                     |      |                      |              |
| CKI = 10 MHz                            | $V_{CC} = 6V, t_{C} = 1 \mu s$    | 1                   |      | 12.5                 | mA           |
| CKI = 4 MHz                             | $V_{CC} = 6V, t_{C} = 2.5 \mu s$  | İ                   |      | 5.5                  | · mA         |
| CKI = 4 MHz                             | $V_{CC} = 4V, t_{C} = 2.5 \mu s$  |                     | -    | 2.5                  | mA           |
| CKI = 1 MHz                             | $V_{CC} = 4V, t_{C} = 10 \mu s$   |                     |      | 1.4                  | mA           |
| HALT Current (Note 3)                   | $V_{CC} = 6V, CKI = 0 MHz$        |                     | <0.7 | 8                    | μΑ           |
|                                         | V <sub>CC</sub> = 4V, CKI = 0 MHz |                     | <0.3 | 4                    | μΑ           |
| IDLE Current                            |                                   |                     |      |                      |              |
| CKI = 10 MHz                            | $V_{CC} = 6V, t_C = 1 \mu s$      |                     |      | 3.5                  | . mA         |
| CKI = 4 MHz                             | $V_{CC} = 6V, t_{C} = 2.5 \mu s$  |                     |      | 2.5                  | mA           |
| CKI = 1 MHz                             | $V_{CC} = 4V, t_{c} = 10 \mu s$   |                     |      | 0.7                  | mA           |
| Input Levels                            |                                   |                     |      |                      |              |
| RESET                                   |                                   |                     |      | ,                    |              |
| Logic High                              |                                   | 0.8 V <sub>CC</sub> |      |                      | V            |
| Logic Low                               |                                   |                     |      | 0.2 V <sub>CC</sub>  | ٧            |
| CKI (External and Crystal Osc. Modes)   |                                   |                     |      |                      |              |
| Logic High                              |                                   | 0.7 V <sub>CC</sub> |      |                      | V            |
| Logic Low                               |                                   |                     |      | 0.2 V <sub>CC</sub>  | V            |
| All Other Inputs                        |                                   | 071                 |      |                      |              |
| Logic High                              |                                   | 0.7 V <sub>CC</sub> |      | 0.014                | V            |
| Logic Low                               |                                   |                     |      | 0.2 V <sub>CC</sub>  | V            |
| Hi-Z Input Leakage                      | $V_{CC} = 6V, V_{IN} = 0V$        | -1                  |      | +1                   | μΑ           |
| Input Pullup Current                    | $V_{CC} = 6V, V_{IN} = 0V$        | 40                  |      | 250                  | μΑ           |
| G and L Port Input Hysteresis           |                                   |                     | ,    | 0.35 V <sub>CC</sub> | · V          |
| Output Current Levels                   | 1.3                               |                     |      |                      |              |
| D Outputs                               |                                   |                     |      |                      |              |
| Source                                  | $V_{CC} = 4V, V_{OH} = 3.3V$      | 0.4                 |      |                      | · mA         |
|                                         | $V_{CC} = 2.5V, V_{OH} = 1.8V$    | 0.2                 |      |                      | · · mA       |
| Sink                                    | $V_{CC} = 4V, V_{OL} = 1V$        | 10                  |      | 1.                   | mΑ           |
| and the organization of the contract of | $V_{CC} = 2.5V, V_{OL} = 0.4V$    | 2.0                 |      |                      | mA           |
| All Others                              | l                                 |                     |      |                      |              |
| Source (Weak Pull-Up Mode)              | $V_{CC} = 4V, V_{OH} = 2.7V$      | 10                  |      | 100                  | μΑ           |
|                                         | $V_{CC} = 2.5V, V_{OH} = 1.8V$    | 2.5                 |      | 33                   | μΑ           |
| Source (Push-Pull Mode)                 | $V_{CC} = 4V, V_{OH} = 3.3V$      | 0.4                 |      |                      | mA           |
| Olivia (Durah Dullan III)               | $V_{CC} = 2.5V, V_{OH} = 1.8V$    | 0.2                 |      |                      | mA           |
| Sink (Push-Pull Mode)                   | $V_{CC} = 4V, V_{OL} = 0.4V$      | 1.6                 | -    |                      | mA           |
|                                         | $V_{CC} = 2.5V, V_{OL} = 0.4V$    | 0.7                 |      |                      | mA           |
| TRI-STATE Leakage                       | $V_{CC} = 6.0V$                   | -1                  |      | +1                   | μΑ           |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

## DC Electrical Characteristics 98XEG: 0°C ≤ T<sub>A</sub> ≤ +70°C unless otherwise specified (Continued)

| Parameter                                      | Conditions                         | Min | Тур                                   | Max                                     | Units |
|------------------------------------------------|------------------------------------|-----|---------------------------------------|-----------------------------------------|-------|
| Allowable Sink/Source                          |                                    |     | 44. 3.4                               | - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 |       |
| Current per Pin                                |                                    |     |                                       | 5                                       | 1.0   |
| D Outputs (Sink)                               |                                    | 1   | The second                            | 15                                      | mA ·  |
| All others                                     |                                    | 1   |                                       | 3                                       | mA_   |
| Maximum Input Current without Latchup (Note 6) | T <sub>A</sub> = 25°C              |     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | ±100                                    | mA    |
| RAM Retention Voltage, V <sub>r</sub>          | 500 ns Rise<br>and Fall Time (Min) | 2   | , ,                                   |                                         | ٧     |
| Input Capacitance                              |                                    |     |                                       | 7                                       | pF    |
| Load Capacitance on D2                         |                                    |     |                                       | 1000                                    | ρF    |

## AC Electrical Characteristics 98XEG: $0^{\circ}C \le T_{A} \le +70^{\circ}C$ unless otherwise specified

| Parameter                                 | Conditions                        | Min | Тур | Max   | Units          |
|-------------------------------------------|-----------------------------------|-----|-----|-------|----------------|
| Instruction Cycle Time (t <sub>c</sub> )  | 4V ≤ V <sub>CC</sub> ≤ 6V         | 1   |     | DC:   | μs             |
| Crystal, Resonator,                       | 2.5V ≤ V <sub>CC</sub> < 4V       | 2.5 |     | DC    | μs             |
| R/C Oscillator                            | 4V ≤ V <sub>CC</sub> ≤ 6V         | 3   |     | DC    | μs             |
|                                           | 2.5V ≤ V <sub>CC</sub> < 4V       | 7.5 |     | DC    | μs             |
| CKI Clock Duty Cycle (Note 5)             | f <sub>r</sub> = Max              | 40  |     | 60    | %              |
| Rise Time (Note 5)                        | f <sub>r</sub> = 10 MHz Ext Clock |     | }   | 5     | ns             |
| Fall Time (Note 5)                        | f <sub>r</sub> = 10 MHz Ext Clock |     |     | 5     | ns             |
| Inputs                                    |                                   |     |     | 41.   | 4, 5, 7        |
| tsetup                                    | 4V ≤ V <sub>CC</sub> ≤ 6V         | 200 |     |       | ns             |
|                                           | 2.5V ≤ V <sub>CC</sub> < 4V       | 500 |     | : -   | ee thins       |
| thold                                     | 4V ≤ V <sub>CC</sub> ≤ 6V         | 60  | İ   |       | ns             |
|                                           | 2.5V ≤ V <sub>CC</sub> < 4V       | 150 |     |       | ns             |
| Output Propagation Delay                  | $R_L = 2.2k, C_L = 100 pF$        |     |     |       | 1.00           |
| t <sub>PD1</sub> , t <sub>PD0</sub>       |                                   |     |     | İ     |                |
| SO, SK                                    | 4V ≤ V <sub>CC</sub> ≤ 6V         | ļ   |     | 0.7   | μs             |
| <u>'</u>                                  | 2.5V ≤ V <sub>CC</sub> < 4V       | 1   |     | 1.75  | μs             |
| All Others                                | 4V ≤ V <sub>CC</sub> ≤ 6V         |     |     | 1     | μs             |
|                                           | 2.5V ≤ V <sub>CC</sub> < 4V       |     |     | 2.5   | μs             |
| MICROWIRE™ Setup Time (tuws)              |                                   | 20  |     | 1.000 | ns             |
| MICROWIRE Hold Time (t <sub>UWH</sub> )   |                                   | 56  |     |       | ns             |
| MICROWIRE Output Propagation Delay (tupo) |                                   |     |     | 220   | ns             |
| Input Pulse Width                         |                                   |     |     |       | In a           |
| Interrupt Input High Time                 |                                   | 1   |     |       | t <sub>c</sub> |
| Interrupt Input Low Time                  |                                   | 1 1 |     | ļ     | t <sub>c</sub> |
| Timer Input High Time                     |                                   | 1   |     |       | t <sub>c</sub> |
| Timer Input Low Time                      |                                   | 1   |     |       | t <sub>c</sub> |
| Reset Pulse Width                         |                                   | 1   |     |       | μs             |

Note 5: Parameter sampled but not 100% tested.

Note 6: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than  $V_{CC}$  and the pins will have sink current to  $V_{CC}$  when biased at voltages greater than  $V_{CC}$  (the pins do not have source current when biased at a voltage below  $V_{CC}$ ). The effective resistance to  $V_{CC}$  is 750 $\Omega$  (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ .

Supply Voltage (V<sub>CC</sub>)

-0.3V to  $V_{CC} + 0.3V$ 

Voltage at Any Pin Total Current into V<sub>CC</sub> Pin (Source)

100 mA

Note: Absolute maximum ratings indicate limits beyond

Storage Temperature Range

Total Current out of GND Pin (Sink)

110 mA

-65°C to +140°C

which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics 888EG: $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                | Conditions                                                                                                                                                                                                                       | Min                 | Тур        | Max                       | Units                |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|---------------------------|----------------------|
| Operating Voltage                                                                        |                                                                                                                                                                                                                                  | 2.5                 |            | 6                         | V                    |
| Power Supply Ripple (Note 1)                                                             | Peak-to-Peak                                                                                                                                                                                                                     |                     |            | 0.1 V <sub>CC</sub>       | V                    |
| Supply Current (Note 2)  CKI = 10 MHz  CKI = 4 MHz  CKI = 4 MHz  CKI = 1 MHz             | $\begin{array}{c} V_{CC} = 6\text{V},  t_{c} = 1  \mu\text{s} \\ V_{CC} = 6\text{V},  t_{c} = 2.5  \mu\text{s} \\ V_{CC} = 4.0\text{V},  t_{c} = 2.5  \mu\text{s} \\ V_{CC} = 4.0\text{V},  t_{c} = 10  \mu\text{s} \end{array}$ |                     |            | 12.5<br>5.5<br>2.5<br>1.4 | mA<br>mA<br>mA<br>mA |
| HALT Current (Note 3)                                                                    | $V_{CC} = 6V$ , CKI = 0 MHz<br>$V_{CC} = 4.0V$ , CKI = 0 MHz                                                                                                                                                                     | ,                   | <1<br><0.5 | 10<br>6                   | μA<br>μA             |
| IDLE Current<br>CKI = 10 MHz<br>CKI = 4 MHz<br>CKI = 1 MHz                               | $V_{CC} = 6V, t_C = 1 \mu s$ $V_{CC} = 6V, t_C = 2.5 \mu s$ $V_{CC} = 4.0V, t_C = 10 \mu s$                                                                                                                                      |                     |            | 3.5<br>2.5<br>0.7         | mA<br>mA<br>mA       |
| Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes) Logic High |                                                                                                                                                                                                                                  | 0.8 V <sub>CC</sub> |            | 0.2 V <sub>CC</sub>       | V<br>V               |
| Logic Low<br>All Other Inputs<br>Logic High<br>Logic Low                                 |                                                                                                                                                                                                                                  | 0.7 V <sub>CC</sub> |            | 0.2 V <sub>CC</sub>       | V<br>V<br>V          |
| Hi-Z Input Leakage                                                                       | V <sub>CC</sub> = 6V                                                                                                                                                                                                             | -2                  |            | +2                        | μА                   |
| Input Pullup Current                                                                     | V <sub>CC</sub> = 6V                                                                                                                                                                                                             | 40                  |            | 250                       | μΑ                   |
| G and L Port Input Hysteresis                                                            |                                                                                                                                                                                                                                  |                     |            | 0.35 V <sub>CC</sub>      | V ,                  |
| Output Current Levels D Outputs Source                                                   | V <sub>CC</sub> = 4V, V <sub>OH</sub> = 3.3V<br>V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V                                                                                                                                   | 0.4<br>0.2          |            |                           | mA<br>mA             |
| Sink                                                                                     | $V_{CC} = 2.5V, V_{OL} = 1.6V$ $V_{CC} = 4V, V_{OL} = 1V$ $V_{CC} = 2.5V, V_{OL} = 0.4V$                                                                                                                                         | 10<br>2.0           |            |                           | mA<br>mA             |
| All Others<br>Source (Weak Pull-Up Mode)                                                 | V <sub>CC</sub> = 4V, V <sub>OH</sub> = 2.7V<br>V <sub>CC</sub> = 2.5V, V <sub>OH</sub> = 1.8V                                                                                                                                   | 10<br>2.5           |            | 100<br>33                 | μA<br>μA             |
| Source (Push-Pull Mode) Sink (Push-Pull Mode)                                            | $V_{CC} = 4V, V_{OH} = 3.3V$ $V_{CC} = 2.5V, V_{OH} = 1.8V$ $V_{CC} = 4V, V_{OL} = 0.4V$                                                                                                                                         | 0.4<br>0.2<br>1.6   |            |                           | mA<br>mA<br>mA       |
| TRI-STATE Leakage                                                                        | $V_{CC} = 2.5V, V_{OL} = 0.4V$ $V_{CC} = 6.0V$                                                                                                                                                                                   | 0.7<br>-2           |            | +2                        | mA<br>μA             |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a crystal/resonator oscillator, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C, and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

## DC Electrical Characteristics 888EG: $-40^{\circ}$ C $\leq T_{A} \leq +85^{\circ}$ C unless otherwise specified (Continued)

| Parameter                                | Conditions                         | Min | Тур | Max        | Units    |
|------------------------------------------|------------------------------------|-----|-----|------------|----------|
| Allowable Sink/Source<br>Current per Pin |                                    |     |     | That is an | A        |
| D Outputs (Sink) All others              |                                    |     |     | 15<br>3    | mA<br>mA |
| Maximum Input Current without Latchup    | T <sub>A</sub> = 25°C              |     |     | ±.100      | mA       |
| RAM Retention Voltage, V <sub>r</sub>    | 500 ns Rise<br>and Fall Time (Min) | 2   |     |            | V        |
| Input Capacitance                        |                                    |     |     | 7          | pF       |
| Load Capacitance on D2                   | -                                  |     |     | 1000       | pF       |

## AC Electrical Characteristics 888EG: $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ unless otherwise specified

| Parameter                                                                                                                                | Conditions                                                                                                                                                                                                                                                                                                   | Min                     | Тур | Max                     | Units                                              |
|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-------------------------|----------------------------------------------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator                                                              | $4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$<br>$4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$                                                                                                                                                                                                         | 1<br>2.5<br>3<br>7.5    |     | DC<br>DC<br>DC<br>DC    | μs<br>μs<br>μs<br>μs                               |
| CKI Clock Duty Cycle (Note 4) Rise Time (Note 4) Fall Time (Note 4)                                                                      | f <sub>r</sub> = Max<br>f <sub>r</sub> = 10 MHz Ext Clock<br>f <sub>r</sub> = 10 MHz Ext Clock                                                                                                                                                                                                               | 40                      |     | 60<br>5<br>5            | %<br>ns<br>ns                                      |
| Inputs tsetup tHOLD                                                                                                                      | $4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$<br>$4V \le V_{CC} \le 6V$<br>$2.5V \le V_{CC} < 4V$                                                                                                                                                                                                         | 200<br>500<br>60<br>150 |     | in a service state.     | ns<br>ns<br>ns                                     |
| Output Propagation Delay tPD1, tPD0 SO, SK All Others                                                                                    | $\begin{aligned} R_L &= 2.2 \text{k, } C_L = 100 \text{ pF} \\ 4 \text{V} &\leq \text{V}_{\text{CC}} \leq 6 \text{V} \\ 2.5 \text{V} &\leq \text{V}_{\text{CC}} < 4 \text{V} \\ 4 \text{V} &\leq \text{V}_{\text{CC}} \leq 6 \text{V} \\ 2.5 \text{V} &\leq \text{V}_{\text{CC}} < 4 \text{V} \end{aligned}$ |                         |     | 0.7<br>1.75<br>1<br>2.5 | μs<br>μs<br>μs<br>μs                               |
| MICROWIRE™ Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                                                                                                                                                                                                                              | 20<br>56                |     | 220                     | ns<br>ns<br>ns                                     |
| Input Pulse Width<br>Interrupt Input High Time<br>Interrupt Input Low Time<br>Timer Input High Time<br>Timer Input Low Time              |                                                                                                                                                                                                                                                                                                              | 1<br>1<br>1             |     |                         | t <sub>c</sub><br>t <sub>c</sub><br>t <sub>c</sub> |
| Reset Pulse Width                                                                                                                        | 1000                                                                                                                                                                                                                                                                                                         | 1                       |     |                         | μs                                                 |

Note 4: Parameter sampled but not 100% tested.

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>)
Voltage at Any Pin

-0.3V to  $V_{CC} + 0.3V$ 

Total Current into V<sub>CC</sub> Pin (Source)

100 mA

Total Current out of GND Pin (Sink)

110 mA

Storage Temperature Range

-65°C to +140°C

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electri-

cal specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics 688EG: $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ $+125^{\circ}$ C unless otherwise specified

| Parameter                                                                     | Conditions                                                                                   | Min                 | Тур                                   | Max                  | Units          |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|---------------------------------------|----------------------|----------------|
| Operating Voltage                                                             |                                                                                              | 4.5                 |                                       | 6                    | <b>V</b>       |
| Power Supply Ripple (Note 1)                                                  | Peak-to-Peak                                                                                 |                     |                                       | 0.1 V <sub>CC</sub>  | ٧              |
| Supply Current (Note 2) CKI = 10 MHz CKI = 4 MHz                              | $V_{CC} = 5.5V, t_{C} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{C} = 2.5 \mu s$                       |                     |                                       | 12.5<br>5.5          | mA<br>mA       |
| HALT Current (Note 3)                                                         | $V_{CC} = 5.5V$ , $CKI = 0 MHz$                                                              |                     | <10                                   | 30                   | μΑ             |
| IDLE Current<br>CKI = 10 MHz<br>CKI = 4 MHz                                   | $V_{CC} = 5.5V, t_{c} = 1 \mu s$<br>$V_{CC} = 5.5V, t_{c} = 2.5 \mu s$                       |                     |                                       | 3.5<br>2.5           | mA<br>mA       |
| Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes) |                                                                                              | 0.8 V <sub>CC</sub> |                                       | 0.2 V <sub>CC</sub>  | V<br>V         |
| Logic High<br>Logic Low<br>All Other Inputs<br>Logic High                     |                                                                                              | 0.7 V <sub>CC</sub> |                                       | 0.2 V <sub>CC</sub>  | ><br>><br>>    |
| Logic Low                                                                     |                                                                                              |                     |                                       | 0.2 V <sub>CC</sub>  | ٧              |
| Hi-Z Input Leakage                                                            | $V_{CC} = 5.5V$                                                                              | -5                  |                                       | +5                   | μΑ             |
| Input Pullup Current                                                          | V <sub>CC</sub> = 5.5V                                                                       | 35                  |                                       | 400                  | μΑ             |
| G and L Port Input Hysteresis                                                 |                                                                                              |                     |                                       | 0.35 V <sub>CC</sub> | V              |
| Output Current Levels D Outputs                                               |                                                                                              | 1                   |                                       |                      |                |
| Source<br>Sink<br>All Others                                                  | $V_{CC} = 4.5V, V_{OH} = 3.3V$<br>$V_{CC} = 4.5V, V_{OL} = 1V$                               | 0.4<br>9            | * 1                                   |                      | mA<br>mA       |
| Source (Weak Pull-Up Mode) Source (Push-Pull Mode) Sink (Push-Pull Mode)      | $V_{CC} = 4.5V, V_{OH} = 2.7V$ $V_{CC} = 4.5V, V_{OH} = 3.3V$ $V_{CC} = 4.5V, V_{OL} = 0.4V$ | 9<br>0.4<br>1.4     | e e e e e e e e e e e e e e e e e e e | 140                  | μA<br>mA<br>mA |
| TRI-STATE Leakage                                                             | V <sub>CC</sub> = 5.5V                                                                       | -5                  |                                       | +5                   | μΑ             |

Note 1: Rate of voltage change must be less then 0.5 V/ms.

Note 2: Supply current is measured after running 2000 cycles with a crystal/resonator oscillator, inputs at rails and outputs open.

Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C, and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The clock monitor and the comparators are disabled.

## DC Electrical Characteristics 688EG: $-55^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ unless otherwise specified (Continued)

| Parameter                                   | Conditions                         | Min | Тур | Max       | Units    |
|---------------------------------------------|------------------------------------|-----|-----|-----------|----------|
| Allowable Sink/Source                       |                                    |     |     |           |          |
| Current per Pin D Outputs (Sink) All others |                                    |     |     | 12<br>2.5 | mA<br>mA |
| Maximum Input Current without Latchup       | T <sub>A</sub> = 25°C              |     |     | ±100      | mΑ       |
| RAM Retention Voltage, V <sub>r</sub>       | 500 ns Rise<br>and Fall Time (Min) | 2   |     |           | ٧        |
| Input Capacitance                           |                                    |     |     | 7         | pF       |
| Load Capacitance on D2                      |                                    |     |     | 1000      | pF       |

## AC Electrical Characteristics $688EG: -55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified

| Parameter                                                                                                                               | Conditions                                                                                     | Min           | Тур         | Max           | Units                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------|-------------|---------------|----------------------------------------------|
| Instruction Cycle Time (t <sub>c</sub> ) Crystal, Resonator, R/C Oscillator                                                             | V <sub>CC</sub> ≥ 4.5V<br>V <sub>CC</sub> ≥ 4.5V                                               | 1 3           |             | DC<br>DC      | μs<br>μs                                     |
| CKI Clock Duty Cycle (Note 4) Rise Time (Note 5) Fall Time (Note 5)                                                                     | f <sub>r</sub> = Max<br>f <sub>r</sub> = 10 MHz Ext Clock<br>f <sub>r</sub> = 10 MHz Ext Clock | 45            |             | 55<br>12<br>8 | %<br>ns<br>ns                                |
| Inputs tsetup thold                                                                                                                     | V <sub>CC</sub> ≥ 4.5V<br>V <sub>CC</sub> ≥ 4.5V                                               | 200<br>60     |             | . *           | ns<br>ns                                     |
| Output Propagation Delay tpD1, tpD0 SO, SK All Others                                                                                   | $R_L = 2.2k, C_L = 100 \text{ pF}$ $V_{CC} \ge 4.5V$ $V_{CC} \ge 4.5V$                         | :             |             | 0.7           | μs<br>μs                                     |
| MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Propagation Delay (t <sub>UPD</sub> ) |                                                                                                | 20<br>56      |             | 220           | ns<br>ns<br>ns                               |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time                         |                                                                                                | 1<br>. 1<br>1 |             |               | t <sub>c</sub> t <sub>c</sub> t <sub>c</sub> |
| Reset Pulse Width                                                                                                                       |                                                                                                | 1             | <del></del> |               | μs                                           |

Note 4: Parameter sampled but not 100% tested.

| Comparators A | C and DC | Characteristics | $V_{CC} = 5V, T_A = 25^{\circ}C$ |
|---------------|----------|-----------------|----------------------------------|
|---------------|----------|-----------------|----------------------------------|

| Parameter                                       | Conditions                                                                        | Min | Тур | Max                   | Units<br>mV |  |
|-------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----------------------|-------------|--|
| Input Offset Voltage                            | $0.4 \text{V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}} - 1.5 \text{V}$ |     | ±10 | ± 25                  |             |  |
| Input Common Mode Voltage Range                 |                                                                                   | 0.4 |     | V <sub>CC</sub> - 1.5 | V           |  |
| Low Level Output Current                        | V <sub>OL</sub> = 0.4V                                                            | 1.6 |     |                       | mA          |  |
| High Level Output Current                       | V <sub>OH</sub> = 4.6V                                                            | 1.6 |     |                       | mA          |  |
| DC Supply Current Per Comparator (When Enabled) |                                                                                   |     |     | 250                   | μА          |  |
| Response Time                                   | TBD mV Step, TBD mV<br>Overdrive, 100 pF Load                                     |     | 1   |                       | μs          |  |



FIGURE 2. MICROWIRE/PLUS Timing

## Typical Performance Characteristics ( $-40^{\circ}C \le T_A \le +85^{\circ}C$ )







TL/DD/11214-8











Port L/C/G Push-Pull Sink Current









## **Pin Descriptions**

V<sub>CC</sub> and GND are the power supply pins.

CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.

RESET is the master reset input. See Reset Description

The device contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports L and G), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION<br>Register | DATA<br>Register | Port Set-Up                      |
|---------------------------|------------------|----------------------------------|
| 0                         | 0                | Hi-Z Input<br>(TRI-STATE Output) |
| 0                         | 1 '              | Input with Weak Pull-Up          |
| 1                         | 0                | Push-Pull Zero Output            |
| 1                         | 1                | Push-Pull One Output             |

PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.

The Port L supports Multi-Input Wake Up on all eight pins. L1 is used for the UART external clock, L2 and L3 are used for the UART transmit and receive, L4 and L5 are used for the timer input functions T2A and T2B. L6 and L7 are used for the timer input functions T3A and T3B.

The Port L has the following alternate features:

LO MIWU MIWU or CKX L1 L2 MIWU or TDX 13 MIWU or RDX L4 MIWU or T2A L5 MIWU or T2B L6 MIWU or T3A

17 MIWU or T3B

Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WATCHDOG output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin but is also used to bring the device out of HALT mode with a low to high transition on G7. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.

Tt /DD/11214-6



FIGURE 3. I/O Port Configurations

## Pin Descriptions (Continued)

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin (crystal clock option) or general purpose input (R/C clock option), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.

Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register.

Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used.

|    | Config Reg.  | Data Reg. |
|----|--------------|-----------|
| G7 | CLKDLY       | HALT      |
| G6 | Alternate SK | IDLE      |

Port G has the following alternate features:

- G0 INTR (External Interrupt Input)
- G2 T1B (Timer T1 Capture Input)
- G3 T1A (Timer T1 I/O)
- G4 SO (MICROWIRETM Serial Data Output)
- G5 SK (MICROWIRE Serial Clock)
- G6 SI (MICROWIRE Serial Data Input)

Port G has the following dedicated functions:

- G1 WDOUT WATCHDOG and/or Clock Monitor dedicated output
- G7 CKO Oscillator dedicated output or general purpose input

Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredicatable values.

PORT I is an eight-bit Hi-Z input port. The 28-pin device does not have a full complement of Port I pins. The unavailable pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the accesses to bit operations. The unterminated Port I pins will draw power only when addressed.

Port I1-I3 are used for Comparator 1. Port I4-I6 are used for Comparator 2.

The Port I has the following alternate features.

- 11 COMP1-IN (Comparator 1 Negative Input)
- I2 COMP1 + IN (Comparator 1 Positive Input)
- 13 COMP1OUT (Comparator 1 Output)
- I4 COMP2—IN (Comparator 2 Negative Input)
- 15 COMP2+IN (Comparator 2 Positive Input)
- 16 COMP2OUT (Comparator 2 Output)

Port D is an 8-bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

## **Functional Description**

The architecture of the device is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

#### CPU REGISTERS

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction ( $t_c$ ) cycle time.

There are six CPU registers:

A is the 8-bit Accumulator Register

PC is the 15-bit Program Counter Register

PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC)

B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.

X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.

SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset.

S is the 8-bit Data Segment Address Register used to extend the lower half of the address range (00 to 7F) into 256 data segments of 128 bytes each.

All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

#### PROGRAM MEMORY

The program memory consists of 8092 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the devices vector to program memory location OFF Hex.

#### **DATA MEMORY**

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X, SP pointers and S register.

The data memory consists of 256 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers X, SP, B and S are memory mapped into this space at address locations 0FC to 0FF Hex respectively, with the other registers being available for general usage.

The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

The data store memory is either addressed directly by a single byte address within the instruction, or indirectly relative to the reference of the B, X, or SP pointers (each contains a single-byte address). This single-byte address allows an addressing range of 256 locations from 00 to FF hex. The upper bit of this single-byte address divides the data store memory into two separate sections as outlined previously. With the exception of the RAM register memory from address locations 00F0 to 00FF, all RAM memory is memory mapped with the upper bit of the single-byte address being equal to zero. This allows the upper bit of the single-byte address to determine whether or not the base address range (from 0000 to 00FF) is extended. If this upper bit equals one (representing address range 0080 to 00FF), then address extension does not take place. Alternatively, if this upper bit equals zero, then the data segment extension register S is used to extend the base address range (from 0000 to 007F) from XX00 to XX7F, where XX represents the 8 bits from the S register. Thus the 128-byte data segment extensions are located from addresses 0100 to 017F for data segment 1, 0200 to 027F for data segment 2, etc., up to FF00 to FF7F for data segment 255. The base address range from 0000 to 007F represents data segment 0.

Figure 4 illustrates how the S register data memory extension is used in extending the lower half of the base address range (00 to 7F hex) into 256 data segments of 128 bytes each, with a total addressing range of 32 kbytes from XX00 to XX7F. This organization allows a total of 256 data segments of 128 bytes each with an additional upper base segment of 128 bytes. Furthermore, all addressing modes are available for all data segments. The S register must be changed under program control to move from one data segment (128 bytes) to another. However, the upper base segment (containing the 16 memory registers, I/O registers, control registers, etc.) is always available regardless of the contents of the S register, since the upper base segment (address range 0080 to 00FF) is independent of data segment extension.

The instructions that utilize the stack pointer (SP) always reference the stack as part of the base segment (Segment 0), regardless of the contents of the S register. The S register is not changed by these instructions. Consequently, the stack (used with subroutine linkage and interrupts) is always located in the base segment. The stack pointer will be intitialized to point at data memory location 006F as a result of reset

The 128 bytes of RAM contained in the base segment are split between the lower and upper base segments. The first 116 bytes of RAM are resident from address 0000 to 006F in the lower base segment, while the remaining 16 bytes of RAM represent the 16 data memory registers located at addresses 00F0 to 00FF of the upper base segment. No RAM is located at the upper sixteen addresses (0070 to 007F) of the lower base segment.

Additional RAM beyond these initial 128 bytes, however, will always be memory mapped in groups of 128 bytes (or less) at the data segment address extensions (XX00 to XX7F) of the lower base segment. The additional 128 bytes of RAM are memory mapped at address locations 0100 to 017F hex.



\*Reads as all ones.

FIGURE 4. RAM Organization

#### Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for ports L, G and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WATCHDOG and/or Clock Monitor error output pin. Port D is set high. The PC, PSW, ICNTRL, CNTRL, T2CNTRL and T3CNTRL control registers are cleared. The UART registers PSR, ENU (except that TBMT bit is set), ENUR and ENUI are cleared. The Comparator Select Register is cleared. The S register is initialized to zero. The Multi-Input Wakeup registers WKEN, WKEDG and WKPND are cleared. The stack pointer, SP, is initialized to 6F Hex.

The device comes out of reset with both the WATCHDOG logic and the Clock Monitor detector armed, with the WATCHDOG service window bits set and the Clock Monitor bit set. The WATCHDOG and Clock Monitor circuits are inhibited during reset. The WATCHDOG service window bits being initialized high default to the maximum WATCHDOG service window of 64k t<sub>C</sub> clock cycles. The Clock Monitor bit being initialized high will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16 t<sub>C</sub>-32 t<sub>C</sub> clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.

The external RC network shown in Figure 5 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes.

#### Reset (Continued)



TL/DD/11214-16

RC > 5 × Power Supply Rise Time

FIGURE 5. Recommended Reset Circuit

#### **Oscillator Circuits**

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>).

Figure 6 shows the Crystal and R/C diagrams.

#### CRYSTAL OSCILLATOR

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

Table A shows the component values required for various standard crystal values.

#### R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart input.

Table B shows the variation in the oscillator frequencies as functions of the component (R and C) values.





TL/DD/11214-17

FIGURE 6. Crystal and R/C Oscillator Diagrams

TABLE A. Crystal Oscillator Configuration, TA = 25°C

| R1<br>(kΩ) | · R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions           |
|------------|--------------|------------|------------|-------------------|----------------------|
| 0          | 1            | 30         | 30-36      | 10                | $V_{CC} = 5V$        |
| 0          | 1            | 30         | 30-36      | 4                 | V <sub>CC</sub> = 5V |
| 0          | 1            | 200        | 100-150    | 0.455             | $V_{CC} = 5V$        |

TABLE B. RC Oscillator Configuration,  $T_A = 25^{\circ}C$ 

|   | R<br>(kΩ) | C<br>(pF) | CKI Freq<br>(MHz) | Instr. Cycle<br>(μs) | Conditions           |
|---|-----------|-----------|-------------------|----------------------|----------------------|
| Ì | 3.3       | 82        | 2.2 to 2.7        | 3.7 to 4.6           | $V_{CC} = 5V$        |
| Ì | 5.6       | 100       | 1.1 to 1.3        | 7.4 to 9.0           | V <sub>CC</sub> = 5V |
| ı | 6.8       | 100       | 0.9 to 1.1        | 8.8 to 10.8          | $V_{CC} = 5V$        |

**Note:** 3k ≤ R ≤ 200k

 $50 \text{ pF} \leq \text{C} \leq 200 \text{ pF}$ 

#### **Current Drain**

The total current drain of the chip depends on:

- Oscillator operation mode—I1
- 2. Internal switching current-12
- 3. Internal leakage current-13
- 4. Output source current-14
- DC current caused by external input not at V<sub>CC</sub> or GND—I5
- 6. Comparator DC supply current when enabled-16
- 7. Clock Monitor current when enabled-17

Thus the total current drain, It, is given as

$$|t = 11 + 12 + 13 + 14 + 15 + 16 + 17$$

To reduce the total current drain, each of the above components must be minimum.

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$12 = C \times V \times f$$

where C = equivalent capacitance of the chip

V = operating voltage

f = CKI frequency

## **Control Registers**

#### CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits:

SL1 & SL0 Select the MICROWIRE/PLUS clock divide by (00 = 2, 01 = 4, 1x = 8)

IEDG External interrupt edge polarity select

(0 = Rising edge, 1 = Falling edge)

MSEL Selects G5 and G4 as MICROWIRE/PLUS

signals

SK and SO respectively

T1C0 Timer T1 Start/Stop control in timer

modes 1 and 2

Timer T1 Underflow Interrupt Pending Flag in

timer mode 3

T1C1 Timer T1 mode control bit

T1C2 Timer T1 mode control bit

T1C3 Timer T1 mode control bit

## Control Registers (Continued)

#### PSW Register (Address X'00EF)

The PSW register contains the following select bits:

Global interrupt enable (enables interrupts)

**EXEN** Enable external interrupt

BUSY MICROWIRE/PLUS busy shifting flag

EXPND External interrupt pending

T1ENA Timer T1 Interrupt Enable for Timer Underflow

or T1A Input capture edge

T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1. T1 Underflow in Mode 2. T1A cap-

ture edge in mode 3)

С Carry Flag

HC Half Carry Flag

| HC C T1PNDA T1ENA EXPND BUSY EXEN GIE | нс | С | T1PNDA | T1ENA | EXPND | BUSY | EXEN | GE |
|---------------------------------------|----|---|--------|-------|-------|------|------|----|
|---------------------------------------|----|---|--------|-------|-------|------|------|----|

Bit 7

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

#### ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:

T1ENB Timer T1 Interrupt Enable for T1B Input capture

T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge

Enable MICROWIRE/PLUS interrupt **uWEN** 

µWPND MICROWIRE/PLUS interrupt pending

**TOEN** Timer T0 Interrupt Enable (Bit 12 toggle)

**TOPND** Timer T0 Interrupt pending

LPEN L Port Interrupt Enable (Multi-Input Wakeup/In-

terrupt)

Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | μWPND | μWEN | T1PNDB | T1ENB |
|--------|------|-------|------|-------|------|--------|-------|
| Rit 7  |      |       |      |       |      |        | Rit 0 |

#### T2CNTRL Register (Address X'00C6)

The T2CNTRL register contains the following bits:

T2ENB Timer T2 Interrupt Enable for T2B Input capture

T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge

T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge

T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)

T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3

T2C1 Timer T2 mode control bit T2C2 Timer T2 mode control bit T2C3 Timer T2 mode control bit

| T2C3 | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB |
|------|------|------|------|--------|-------|--------|-------|
|      |      |      |      |        |       |        |       |

Rit 7 Bit 0

#### T3CNTRL Register (Address X'00B6)

The T3CNTRL register contains the following bits:

T3ENB Timer T3 Interrupt Enable for T3B

T3PNDB Timer T3 Interrupt Pending Flag for T3B pin

(T3B capture edge)

T3ENA Timer T3 Interrupt Enable for Timer Underflow

or T3A pin

T3PNDA Timer T3 Interrupt Pending Flag (Autoload RA in mode 1. T3 Underflow in mode 2. T3a cap-

ture edge in mode 3)

T3C0 Timer T3 Start/Stop control in timer modes 1

and 2

Timer T3 Underflow Interrupt Pending Flag in

timer mode 3

T3C1 Timer T3 mode control bit T3C2 Timer T3 mode control bit

**T3C3** Timer T3 mode control bit

| ТЗСЗ | T3C2 | T3C1 | T3C0 | T3PNDA | T3ENA | T3PNDB | T3ENB |
|------|------|------|------|--------|-------|--------|-------|
|      |      |      |      |        |       |        |       |

Bit 7

Bit 0

#### Timers

The device contains a very versatile set of timers (T0, T1, T2, T3). All timers and associated autoreload/capture registers power up containing random data.

#### TIMER TO (IDLE TIMER)

The devices support applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, tc. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions:

Exit out of the Idle Mode (See Idle Mode description) WATCHDOG logic (See WATCHDOG description) Start up delay out of the HALT mode

The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_c = 1 \mu s$ ). A control flag T0EN allows the interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt.

### Timers (Continued)

#### TIMER T1, TIMER T2 AND TIMER T3

The devices have a set of three powerful timer/counter blocks, T1, T2 and T3. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the three timer blocks, T1, T2 and T3 are identical, all comments are equally applicable to any of the three timer blocks.

Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the device to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.

The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

#### Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the device to generate a PWM signal with very minimal user intervention. The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.

In this mode the timer Tx counts down at a fixed rate of t<sub>c</sub>. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.

The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.

Figure 7 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to generate interrupts.

Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.

Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.



FIGURE 7. Timer in PWM Mode

Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.

Figure  $\theta$  shows a block diagram of the timer in External Event Counter mode.

Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.



FIGURE 8. Timer in External Event Counter Mode

#### Mode 3. Input Capture Mode

The device can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode.

In this mode, the timer Tx is constantly running at the fixed  $t_{\text{C}}$  rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin.

#### Timers (Continued)

The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.

The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxC0 control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxC0 pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.

Figure 9 shows a block diagram of the timer in Input Capture mode.



TL/DD/11214-21

FIGURE 9. Timer in Input Capture Mode

#### TIMER CONTROL FLAGS

TxC3

TxC2

TxC1

The timers T1, T2 and T3 have indentical control structures. The control bits and their functions are summarized below.

TxC0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture)

TXPNDA Timer Interrupt Pending Flag TXPNDB Timer Interrupt Pending Flag TXENA Timer Interrupt Enable Flag TXENB Timer Interrupt Enable Flag

1 = Timer Interrupt Enabled0 = Timer Interrupt Disabled

Timer mode control
Timer mode control

Timer mode control

E

#### Timers (Continued)

The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below:

| TxC3 | TxC2 | TxC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Timer Mode                                             | Interrupt A<br>Source                     | Interrupt B<br>Source | Timer<br>Counts On |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------|-----------------------|--------------------|
| 0    | 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 2 (External<br>Event Counter)                     | Timer<br>Underflow                        | Pos. TxB<br>Edge      | TxA<br>Pos. Edge   |
| 0    | 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 2 (External<br>Event Counter)                     | Timer<br>Underflow                        | Pos. TxB<br>Edge      | TxA<br>Neg. Edge   |
| 1    | 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 1 (PWM)<br>TxA Toggle                             | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>     |
| 1    | 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 1 (PWM)<br>No TxA Toggle                          | Autoreload<br>RA                          | Autoreload<br>RB      | t <sub>c</sub>     |
| 0    | 1.   | <b>0</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MODE 3 (Capture) Captures: TxA Pos. Edge TxB Pos. Edge | Pos. TxA Edge or Timer Underflow          | Pos. TxB<br>Edge      | t <sub>c</sub>     |
| 1    | 1    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 3 (Capture) Captures: TxA Pos. Edge TxB Neg. Edge | Pos. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge      | t <sub>c</sub>     |
| 0    | 1    | en i produce de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition de la composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition della composition | MODE 3 (Capture) Captures: TxA Neg. Edge TxB Pos. Edge | Neg. TxB<br>Edge or<br>Timer<br>Underflow | Pos. TxB<br>Edge      | te                 |
| 1    | 1    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE 3 (Capture) Captures: TxA Neg. Edge TxB Neg. Edge | Neg. TxA<br>Edge or<br>Timer<br>Underflow | Neg. TxB<br>Edge      | t <sub>c</sub>     |

## **Power Save Modes**

The devices offer the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the on-board oscillator circuitry the WATCHDOG logic, the Clock Monitor and timer T0 are active but all other microcontroller activities are stopped. In either mode, all on-board RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

#### HALT MODE

The devices can be placed in the HALT mode by writing a "11" to the HALT flag (G7 data bit). All microcontroller activities, including the clock and timers, are stopped. The WATCHDOG logic on the device is disabled during the HALT mode. However, the clock monitor circuitry if enabled remains active and will cause the WATCHDOG output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the device are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine.

The devices support three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock con-

figuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET pin low.

Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the to instruction cycle clock. The to clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset.

## Power Save Modes (Continued)

The devices have two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the device will enter and exit the HALT mode as described above. With the HALT disable mask option, the device cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).

The WATCHDOG detector circuit is inhibited during the HALT mode. However, the clock monitor circuit if enabled remains active during HALT mode in order to ensure a clock monitor error if the device inadvertently enters the HALT mode as a result of a runaway program or power glitch.

#### **IDLE MODE**

The device is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activities, except the associated on-board oscillator circuitry, the WATCH-DOG logic, the clock monitor and the IDLE Timer T0, are stopped. The power supply requirements of the micro-controller in this mode of operation are typically around 30% of normal power requirement of the microcontroller.

As with the HALT mode, the device can be returned to normal operation with a reset, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz,  $t_{\rm c}=1~\mu{\rm s}$ ) of the IDLE Timer toggles.

This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag.

The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa.

The user can enter the IDLE mode with the Timer T0 interrupt enabled. In this case, when the T0PND bit gets set, the device will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the device will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes.

# Multi-Input Wakeup

The Multi-Input Wakeup feature is ued to return (wakeup) the device from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

Figure 10 shows the Multi-Input Wakeup logic.



FIGURE 10. Multi-Input Wake Up Logic

TL/DD/11214-22

## Multi-Input Wakeup (Continued)

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the device to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated L port pin.

The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.

An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

RBIT 5, WKEN

SBIT 5, WKEDG

RBIT 5. WKPND

SBIT 5, WKEN

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following reset, since the L port inputs are left floating as a result of reset.

The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending register for the occurrence of selected wakeup conditions, the device will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.

WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset.

#### **PORT L INTERRUPTS**

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port L shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.

The GIE (Global Interrupt Enable) bit enables the interrupt function.

A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.

Since Port L is also used for waking the device out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the device will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the device will first execute the interrupt service routine and then revert to normal operation.

The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the device to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the to instruction cycle clock. The t<sub>c</sub> clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.

If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options.

### **UART**

The device contains a full-duplex software programmable UART. The UART (Figure 11) consists of a transmit shift register, a receiver shift register and seven addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART interrupt and clock source register (ENUI), a prescaler select register (PSR) and baud (BAUD) register. The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame (7, 8 or 9 bits), the value of the ninth bit in transmission, and parity selection bits. The ENUR register flags framming, data overrun and parity errors while the UART is receiving.

Other functions of the ENUR register include saving the ninth bit received in the data frame, enabling or disabling the UART's attention mode of operation and providing additional receiver/transmitter status information via RCVG and XMTG bits. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts. A control flag in this register can also select the UART mode of operation: asynchronous or synchronous.



FIGURE 11. UART Block Diagram

TL/DD/11214-23

## **UART** (Continued)

#### **UART CONTROL AND STATUS REGISTERS**

The operation of the UART is programmed through three registers: ENU, ENUR and ENUI. The function of the individual bits in these registers is as follows:

ENU-UART Control and Status Register (Address at 0BA)

| PEN | PSEL1 | XBIT9/ | CHL1 | CHL0 | ERR | RBFL | твмт |
|-----|-------|--------|------|------|-----|------|------|
| 1   |       | PSEL0  |      |      |     |      |      |
| 0RW | orw   | orw    | ORW  | 0RW  | 0R  | OR . | 1R   |

Bit 7

Bit 0

**ENUR-UART Receive Control and Status Register** (Address at 0BB)

| DOE | FE  | PE  | SPARE | RBIT9 | ATTN | хмтс | RCVG |
|-----|-----|-----|-------|-------|------|------|------|
| 0RD | 0RD | 0RD | ORW*  | 0R    | 0RW  | 0R   | 0R   |

Bit7

Bit0

**ENUI-UART Interrupt and Clock Source Register** (Address at 0BC)

|     |     |     |     | XRCLK |     |     |       |
|-----|-----|-----|-----|-------|-----|-----|-------|
| ORW | ORW | 0RW | 0RW | 0RW   | 0RW | ORW | ORW . |

Rit7

\*Bit is not used. Bit is cleared on reset. Bit0

- Bit is set to one on reset.
- R Bit is read-only; it cannot be written by software.
- RW Bit is read/write.
- Bit is cleared on read; when read by software as a one, it is cleared automatically. Writing to the bit does not affect its state.

#### **DESCRIPTION OF UART REGISTER BITS**

#### **ENU-UART CONTROL AND STATUS REGISTER**

TBMT: This bit is set when the UART transfers a byte of data from the TBUF register into the TSFT register for transmission. It is automatically reset when software writes into the TBUF register.

RBFL: This bit is set when the UART has received a complete character and has copied it into the RBUF register. It is automatically reset when software reads the character from RBUF.

ERR: This bit is a global UART error flag which gets set if any or a combination of the errors (DOE, FE, PE) occur.

CHL1. CHL0: These bits select the character frame format. Parity is not included and is generated/verified by hardware.

CHL1 = 0, CHL0 = 0The frame contains eight data bits. The frame contains seven data CHL1 = 0, CHL0 = 1

CHL1 = 1, CHL0 = 0The frame contains nine data bits.

Loopback Mode selected. Transmitter output internally looped back to receiver input. Nine bit framing format is used.

XBIT9/PSELO: Programs the ninth bit for transmission when the UART is operating with nine data bits per frame. For seven or eight data bits per frame, this bit in conjunction with PSEL1 selects parity.

PSEL1, PSEL0: Parity select bits.

CHL1 = 1, CHL0 = 1

PSEL1 = 0, PSEL0 = 0 Odd Parity (if Parity enabled)

PSEL1 = 0, PSEL0 = 1 Even Parity (if Parity enabled)

PSEL1 = 1, PSEL0 = 0 Mark(1) (if Parity enabled)

PSEL1 = 1, PSEL0 = 1 Space(0) (if Parity enabled)

PEN: This bit enables/disables Parity (7- and 8-bit modes only).

PEN = 0 Parity disabled.

PEN = 1Parity enabled.

#### **ENUR—UART RECEIVE CONTROL AND** STATUS REGISTER

RCVG: This bit is set high whenever a framing error occurs and goes low when RDX goes high.

XMTG: This bit is set to indicate that the UART is transmitting. It gets reset at the end of the last frame (end of last Stop bit).

ATTN: ATTENTION Mode is enabled while this bit is set. This bit is cleared automatically on receiving a character with data bit nine set.

RBIT9: Contains the ninth data bit received when the UART is operating with nine data bits per frame.

SPARE: Reserved for future use.

PE: Flags a Parity Error.

PE = 0 Indicates no Parity Error has been detected since the last time the ENUR register was read.

Indicates the occurrence of a Parity Error.

FE: Flags a Framing Error.

FE = 0 Indicates no Framing Error has been detected since the last time the ENUR register was read.

FE = 1 Indicates the occurrence of a Framing Error.

DOE: Flags a Data Overrun Error.

Indicates no Data Overrun Error has been de-DOE = 0tected since the last time the ENUR register was read.

DOE = 1Indicates the occurrence of a Data Overrun Er-

#### **ENUI—UART INTERRUPT AND CLOCK SOURCE REGISTER**

ETI: This bit enables/disables interrupt from the transmitter section.

ETI = 0Interrupt from the transmitter is disabled.

ETI = 1 Interrupt from the transmitter is enabled.

ERI: This bit enables/disables interrupt from the receiver section.

ERI = 0 Interrupt from the receiver is disabled.

ER! = 1 Interrupt from the receiver is enabled.

XTCLK: This bit selects the clock source for the transmittersection.

XTCLK = 0The clock source is selected through the PSR and BAUD registers.

XTCLK = 1 Signal on CKX (L1) pin is used as the clock.

XRCLK: This bit selects the clock source for the receiver section.

XRCLK = 0The clock source is selected through the PSR and BAUD registers.

XRCLK = 1 Signal on CKX (L1) pin is used as the clock.

SSEL: UART mode select.

SSEL = 0 Asynchronous Mode.

SSEL = 1 Synchronous Mode. ETDX: TDX (UART Transmit Pin) is the alternate function assigned to Port L pin L2; it is selected by setting ETDX bit. To simulate line break generation, software should reset ETDX bit and output logic zero to TDX pin through Port L data and configuration registers.

**STP78:** This bit is set to program the last Stop bit to be 7/8th of a bit in length.

STP2: This bit programs the number of Stop bits to be transmitted.

STP2 = 0 One Stop bit transmitted.

STP2 = 1 Two Stop bits transmitted.

### Associated I/O Pins

Data is transmitted on the TDX pin and received on the RDX pin. TDX is the alternate function assigned to Port L pin L2; it is selected by setting ETDX (in the ENUI register) to one. RDX is an inherent function of Port L pin L3, requiring no setup.

The baud rate clock for the UART can be generated onchip, or can be taken from an external source. Port L pin L1 (CKX) is the external clock I/O pin. The CKX pin can be either an input or an output, as determined by Port L Configuration and Data registers (Bit 1). As an input, it accepts a clock signal which may be selected to drive the transmitter and/or receiver. As an output, it presents the internal Baud Rate Generator output.

# **UART Operation**

The UART has two modes of operation: asynchronous mode and synchronous mode.

#### ASYNCHRONOUS MODE

This mode is selected by resetting the SSEL (in the ENUI register) bit to zero. The input frequency to the UART is 16 times the baud rate.

The TSFT and TBUF registers double-buffer data for transmission. While TSFT is shifting out the current character on the TDX pin, the TBUF register may be loaded by software with the next byte to be transmitted. When TSFT finishes transmitting the current character the contents of TBUF are transferred to the TSFT register and the Transmit Buffer Empty Flag (TBMT in the ENU register) is set. The TBMT flag is automatically reset by the UART when software loads a new character into the TBUF register. There is also the XMTG bit which is set to indicate that the UART is transmitting. This bit gets reset at the end of the last frame (end of last Stop bit). TBUF is a read/write register.

The RSFT and RBUF registers double-buffer data being received. The UART receiver continually monitors the signal on the RDX pin for a low level to detect the beginning of a Start bit. Upon sensing this low level, it waits for half a bit time and samples again. If the RDX pin is still low, the receiver considers this to be a valid Start bit, and the remaining bits in the character frame are each sampled a single time, at the mid-bit position. Serial data input on the RDX pin is shifted into the RSFT register. Upon receiving the complete character, the contents of the RSFT register are copied into the RBUF register and the Received Buffer Full Flag (RBFL) is set. RBFL is automatically reset when software reads the character from the RBUF register. RBUF is a read only register. There is also the RCVG bit which is set high

when a framing error occurs and goes low once RDX goes high. TBMT, XMTG, RBFL and RCVG are read only bits.

#### SYNCHRONOUS MODE

In this mode data is transferred synchronously with the clock. Data is transmitted on the rising edge and received on the falling edge of the synchronous clock.

This mode is selected by setting SSEL bit in the ENUI register. The input frequency to the UART is the same as the baud rate.

When an external clock input is selected at the CKX pin, data transmit and receive are performed synchronously with this clock through TDX/RDX pins.

If data transmit and receive are selected with the CKX pin as clock output, the device generates the synchronous clock output at the CKX pin. The internal baud rate generator is used to produce the synchronous clock. Data transmit and receive are performed synchronously with this clock.

#### FRAMING FORMATS

The UART supports several serial framing formats (Figure 12). The format is selected using control bits in the ENU, ENUR and ENUI registers.

The first format (1, 1a, 1b, 1c) for data transmission (CHL0 = 1, CHL1 = 0) consists of Start bit, seven Data bits (excluding parity) and 7/8, one or two Stop bits. In applications using parity, the parity bit is generated and verified by hardware

The second format (CHL0 = 0, CHL1 = 0) consists of one Start bit, eight Data bits (excluding parity) and 7/8, one or two Stop bits. Parity bit is generated and verified by hard-ware

The third format for transmission (CHL0 = 0, CHL1 = 1) consists of one Start bit, nine Data bits and 7/8, one or two Stop bits. This format also supports the UART "ATTENTION" feature. When operating in this format, all eight bits of TBUF and RBUF are used for data. The ninth data bit is transmitted and received using two bits in the ENU and ENUR registers, called XBIT9 and RBIT9. RBIT9 is a read only bit. Parity is not generated or verified in this mode.

For any of the above framing formats, the last Stop bit can be programmed to be 7/8th of a bit in length. If two Stop bits are selected and the 7/8th bit is set (selected), the second Stop bit will be 7/8th of a bit in length.

The parity is enabled/disabled by PEN bit located in the ENU register. Parity is selected for 7- and 8-bit modes only. If parity is enabled (PEN = 1), the parity selection is then performed by PSEL0 and PSEL1 bits located in the ENU register.

Note that the XBIT9/PSEL0 bit located in the ENU register serves two mutually exclusive functions. This bit programs the ninth bit for transmission when the UART is operating with nine data bits per frame. There is no parity selection in this framing format. For other framing formats XBIT9 is not needed and the bit is PSEL0 used in conjunction with PSEL1 to select parity.

The frame formats for the receiver differ from the transmitter in the number of Stop bits required. The receiver only requires one Stop bit in a frame, regardless of the setting of the Stop bit selection bits in the control register. Note that an implicit assumption is made for full duplex UART operation that the framing formats are the same for the transmitter and receiver.



FIGURE 12. Framing Formats

#### **UART INTERRUPTS**

The UART is capable of generating interrupts. Interrupts are generated on Receive Buffer Full and Transmit Buffer Empty. Both interrupts have individual interrupt vectors. Two bytes of program memory space are reserved for each interrupt vector. The two vectors are located at addresses 0xEC to 0xEF Hex in the program memory space. The interrupts can be individually enabled or disabled using Enable Transmit Interrupt (ETI) and Enable Receive Interrupt (ERI) bits in the ENUI register.

The interrupt from the Transmitter is set pending, and remains pending, as long as both the TBMT and ETI bits are set. To remove this interrupt, software must either clear the ETI bit or write to the TBUF register (thus clearing the TBMT bit).

The interrupt from the receiver is set pending, and remains pending, as long as both the RBFL and ERI bits are set. To remove this interrupt, software must either clear the ERI bit or read from the RBUF register (thus clearing the RBFL bit).

### **Baud Clock Generation**

The clock inputs to the transmitter and receiver sections of the UART can be individually selected to come either from an external source at the CKX pin (port L, pin L1) or from a source selected in the PSR and BAUD registers. Internally, the basic baud clock is created from the oscillator frequency through a two-stage divider chain consisting of a 1–16 (increments of 0.5) prescaler and an 11-bit binary counter. (Figure 13) The divide factors are specified through two read/write registers shown in Figure 14. Note that the 11-bit Baud Rate Divisor spills over into the Prescaler Select Register (PSR). PSR is cleared upon reset.

As shown in Table I, a Prescaler Factor of 0 corresponds to NO CLOCK. NO CLOCK condition is the UART power down mode where the UART clock is turned off for power saving purpose. The user must also turn the UART clock off when a different baud rate is chosen.

The correspondences between the 5-bit Prescaler Select and Prescaler factors are shown in Table I. Therer are many ways to calculate the two divisor factors, but one particularly effective method would be to achieve a 1.8432 MHz frequency coming out of the first stage. The 1.8432 MHz prescaler output is then used to drive the software programmable baud rate counter to create a x16 clock for the following baud rates: 110, 134.5, 150, 300, 600, 1200, 1800, 2400, 3600, 4800, 7200, 9600, 19200 and 38400 (Table II). Other baud rates may be created by using appropriate divisors. The x16 clock is then divided by 16 to provide the rate for the serial shift registers of the transmitter and receiver.

## **Baud Clock Generation (Continued)**



#### FIGURE 13. UART BAUD Clock Generation



FIGURE 14. UART BAUD Clock Divisor Registers

TL/DD/11214-26

TL/DD/11214-25

| TABLE I. Prescaler Factors |           |  |  |  |  |  |
|----------------------------|-----------|--|--|--|--|--|
| Prescaler                  | Prescaler |  |  |  |  |  |
| Select                     | Factor    |  |  |  |  |  |
| 00000                      | NO CLOCK  |  |  |  |  |  |
| 00001                      | 1         |  |  |  |  |  |
| 00010                      | 1.5       |  |  |  |  |  |
| 00011                      | . 2       |  |  |  |  |  |
| 00100                      | 2.5       |  |  |  |  |  |
| 00101                      | 3         |  |  |  |  |  |
| 00110                      | 3.5       |  |  |  |  |  |
| 00111                      | 4         |  |  |  |  |  |
| 01000                      | 4.5       |  |  |  |  |  |
| 01001                      | 5         |  |  |  |  |  |
| 01010                      | 5.5       |  |  |  |  |  |
| 01011                      | 6         |  |  |  |  |  |
| 01100                      | 6.5       |  |  |  |  |  |
| 01101                      | 7:        |  |  |  |  |  |
| 01110                      | 7.5       |  |  |  |  |  |
| 01111                      | 8 :-      |  |  |  |  |  |
| 10000                      | 8.5       |  |  |  |  |  |
| 10001                      | 9:        |  |  |  |  |  |
| 10010                      | 9.5       |  |  |  |  |  |
| 10011                      | 10        |  |  |  |  |  |
| 10100                      | 10.5      |  |  |  |  |  |
| 10101                      | 11        |  |  |  |  |  |
| 10110                      | 11.5      |  |  |  |  |  |
| 10111                      | 12        |  |  |  |  |  |
| 11000                      | 12.5      |  |  |  |  |  |
| 11001                      | 13        |  |  |  |  |  |
| 11010                      | 13.5      |  |  |  |  |  |
| 11011                      | 14        |  |  |  |  |  |
| 11100                      | 14.5      |  |  |  |  |  |
| 11101                      | 15        |  |  |  |  |  |
| 11110                      | 15.5      |  |  |  |  |  |
| 11111                      | 16        |  |  |  |  |  |

TABLE II. Baud Rate Divisors (1.8432 MHz Prescaler Output)

|   | (1.8432 MHZ Prescaler Output) |                                |  |  |  |  |  |
|---|-------------------------------|--------------------------------|--|--|--|--|--|
|   | Baud<br>Rate                  | Baud Rate<br>Divisor — 1 (N-1) |  |  |  |  |  |
|   | 110 (110.03)                  | 1046                           |  |  |  |  |  |
|   | 134.5 (134.58)                | . 855                          |  |  |  |  |  |
|   | 150                           | 767                            |  |  |  |  |  |
|   | 300                           | 383                            |  |  |  |  |  |
|   | 600                           | 191                            |  |  |  |  |  |
|   | 1200                          | 95                             |  |  |  |  |  |
|   | 1800                          | 63                             |  |  |  |  |  |
|   | 2400                          | 47                             |  |  |  |  |  |
|   | 3600                          | 31                             |  |  |  |  |  |
| ı | 4800                          | 23                             |  |  |  |  |  |
|   | 7200                          | 15                             |  |  |  |  |  |
|   | 9600                          | .11                            |  |  |  |  |  |
|   | 19200                         | 5                              |  |  |  |  |  |
|   | 38400                         | 2                              |  |  |  |  |  |
|   |                               |                                |  |  |  |  |  |

The entries in Table II assume a prescaler output of 1.8432 MHz. In the asynchronous mode the

As an example, considering the Asynchronous Mode and a CKI clock of 4.608 MHz, the prescaler factor selected is: 4.608/1.8432 = 2.5

The 2.5 entry is available in Table I. The 1.8432 MHz prescaler output is then used with proper Baud Rate Divisor (Table II) to obtain different baud rates. For a baud rate of 19200 e.g., the entry in Table II is 5.

$$N-1=5$$
 (N  $-1$  is the value from Table II)

baud rate could be as high as 625k.

$$N = 6$$
 (N - 1 is the value from Table II  
 $N = 6$  (N is the Baud Rate Divisor)

Baud Rate =  $1.8432 \text{ MHz}/(16 \times 6) = 19200$ 

The divide by 16 is performed because in the asynchronous mode, the input frequency to the UART is 16 times the baud rate. The equation to calculate baud rates is given below.

The actual Baud Rate may be found from:

$$BR = Fc/(16 \times N \times P)$$

### **Baud Clock Generation (Continued)**

Where:

BR is the Baud Rate

Fc is the CKI frequency

N is the Baud Rate Divisor (Table II).

P is the Prescaler Divide Factor selected by the value in the Prescaler Select Register (Table I)

Note: In the Synchronous Mode, the divisor 16 is replaced by two. Example:

Asynchronous Mode:

Crystal Frequency = 5 MHz

Desired baud rate = 9600

Using the above equation  $N \times P$  can be calculated first.

$$N \times P = (5 \times 10^6)/(16 \times 9600) = 32.552$$

Now 32.552 is divided by each Prescaler Factor (Table II) to obtain a value closest to an integer. This factor happens to be 6.5 (P = 6.5).

$$N = 32.552/6.5 = 5.008 (N = 5)$$

The programmed value (from Table II) should be 4 (N - 1). Using the above values calculated for N and P:

BR = 
$$(5 \times 10^6)/(16 \times 5 \times 6.5) = 9615.384$$

% error = (9615.385 - 9600)/9600 = 0.16

### Effect of HALT/IDLE

The UART logic is reinitialized when either the HALT or IDLE modes are entered. This reinitialization sets the TBMT flag and resets all read only bits in the UART control and status registers. Read/Write bits remain unchanged. The Transmit Buffer (TBUF) is not affected, but the Transmit Shift register (TSFT) bits are set to one. The receiver registers RBUF and RSFT are not affected.

The device will exit from the HALT/IDLE modes when the Start bit of a character is detected at the RDX (L3) pin. This feature is obtained by using the Multi-Input Wakeup scheme provided on the device.

Before entering the HALT or IDLE modes the user program must select the Wakeup source to be on the RDX pin. This selection is done by setting bit 3 of WKEN (Wakeup Enable) register. The Wakeup trigger condition is then selected to be high to low transition. This is done via the WKEDG register (Bit 3 is zero.)

If the device is halted and crystal oscillator is used, the Wakeup signal will not start the chip running immediately because of the finite start up time requirement of the crystal oscillator. The idle timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the device to execute code. The user has to consider this delay when data transfer is expected immediately after exiting the HALT mode.

# Diagnostic

Bits CHARL0 and CHARL1 in the ENU register provide a loopback feature for diagnostic testing of the UART. When these bits are set to one, the following occur: The receiver input pin (RDX) is internally connected to the transmitter output pin (TDX); the output of the Transmitter Shift Register is "looped back" into the Receive Shift Register input. In this mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit and receive data paths of the UART.

Note that the framing format for this mode is the nine bit format; one Start bit, nine data bits, and 7/8, one or two Stop bits. Parity is not generated or verified in this mode.

### **Attention Mode**

The UART Receiver section supports an alternate mode of operation, referred to as ATTENTION Mode. This mode of operation is selected by the ATTN bit in the ENUR register. The data format for transmission must also be selected as having nine Data bits and either 7/8, one or two Stop bits.

The ATTENTION mode of operation is intended for use in networking the device with other processors. Typically in such environments the messages consists of device addresses, indicating which of several destinations should receive them, and the actual data. This Mode supports a scheme in which addresses are flagged by having the ninth bit of the data field set to a 1. If the ninth bit is reset to a zero the byte is a Data byte.

While in ATTENTION mode, the UART monitors the communication flow, but ignores all characters until an address character is received. Upon receiving an address character, the UART signals that the character is ready by setting the RBFL flag, which in turn interrupts the processor if UART Receiver interrupts are enabled. The ATTN bit is also cleared automatically at this point, so that data characters as well as address characters are recognized. Software examines the contents of the RBUF and responds by deciding either to accept the subsequent data stream (by leaving the ATTN bit reset) or to wait until the next address character is seen (by setting the ATTN bit again).

Operation of the UART Transmitter is not affected by selection of this Mode. The value of the ninth bit to be transmitted is programmed by setting XBIT9 appropriately. The value of the ninth bit received is obtained by reading RBIT9. Since this bit is located in ENUR register where the error flags reside, a bit operation on it will reset the error flags.

# **Comparators**

The devices contain two differential comparators, each with a pair of inputs (positive and negative) and an output. Ports I1–I3 and I4–I6 are used for the comparators. The following is the Port I assignment:

- I1 Comparator1 negative input
- 12 Comparator1 positive input
- 13 Comparator1 output
- 4 Comparator2 negative input
- 15 Comparator2 positive input
- 16 Comparator2 output

A Comparator Select Register (CMPSL) is used to enable the comparators, read the outputs of the comparators internally, and enable the outputs of the comparators to the pins. Two control bits (enable and output enable) and one result bit are associated with each comparator. The comparator result bits (CMP1RD and CMP2RD) are read only bits which will read as zero if the associated comparator is not enabled. The Comparator Select Register is cleared with reset, resulting in the comparators being disabled. The comparators should also be disabled before entering either the HALT or IDLE modes in order to save power. The configuration of the CMPSL register is as follows:

### **Comparators** (Continued)

#### CMPSL REGISTER (ADDRESS X'00B7)

The CMPSL register contains the following bits:

CMP1EN Enable comparator 1

CMP1RD Comparator 1 result (this is a read only bit, which will read as 0 if the comparator is not

enabled)

CMP10E Selects pin I3 as comparator 1 output provided that CMPIEN is set to enable the comparator

CMP2EN Enable comparator 2

CMP2RD Comparator 2 result (this is a read only bit.

which will read as 0 if the comparator is not

enabled)
CMP20E Selects p

Selects pin I6 as comparator 2 output provided that CMP2EN is set to enable the comparator

Unused CMP20E CMP2RD CMP2EN CMP10E CMP1RD CMP1EN Unused

Note that the two unused bits of CMPSL may be used as software flags.

Comparator outputs have the same spec as Ports L and G except that the rise and fall times are symmetrical.

## **Interrupts**

The devices support a vectored interrupt scheme. It supports a total of fourteen interrupt sources. The following table lists all the possible device interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.

The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

- 1. The GIE (Global Interrupt Enable) bit is reset.
- The address of the instruction about to be executed is pushed into the stack.
- The PC (Program Counter) branches to address 00FF.
   This procedure takes 7 t<sub>c</sub> cycles to execute.



FIGURE 15. Interrupt Block Diagram

.

## Interrupts (Continued)

| Arbitration<br>Ranking | Source         | Description                                 | Vector<br>Address<br>HI-Low Byte |
|------------------------|----------------|---------------------------------------------|----------------------------------|
| (1) Highest            | Software       | INTR Instruction                            | 0yFE-0yFF                        |
|                        | Reserved       | for Future Use                              | 0yFC-0yFD                        |
| (2)                    | External       | Pin G0 Edge                                 | 0yFA-0yFB                        |
| (3)                    | Timer T0       | Underflow                                   | 0yF8-0yF9                        |
| (4)                    | Timer T1       | T1A/Underflow                               | 0yF6-0yF7                        |
| (5)                    | Timer T1       | T1B                                         | 0yF4-0yF5                        |
| (6)                    | MICROWIRE/PLUS | BUSY Goes Low                               | 0yF2-0yF3                        |
|                        | Reserved       | for Future Use                              | 0yF0-0yF1                        |
| (7)                    | UART           | Receive                                     | 0yEE-0yEF                        |
| (8)                    | UART           | Transmit                                    | 0yEC-0yED                        |
| (9)                    | Timer T2       | T2A/Underflow                               | 0yEA-0yEB                        |
| (10)                   | Timer T2       | T2B                                         | 0yE8-0yE9                        |
| (11)                   | Timer T3       | T3A/Underflow                               | 0yE6-0yE7                        |
| (12)                   | Timer T3       | ТЗВ                                         | 0yE4-0yE5                        |
| (13)                   | Port L/Wakeup  | Port L Edge                                 | 0yE2-0yE3                        |
| (14) Lowest            | Default        | VIS Instr. Execution without Any Interrupts | 0yE0-0yE1                        |

y is VIS page,  $y \neq 0$ .

At this time, since  ${\sf GIE}=0$ , other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.

Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.

Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.

The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.

VIS and the vector table must be located in the same 256-byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first 256-byte block (y  $\neq$  0).

The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte).

The Software Trap has the highest rank and its vector is located at 0yFE and 0yFF.

If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.

Figure 15 shows the Interrupt block diagram.

#### **SOFTWARE TRAP**

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.

### Interrupts (Continued)

When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to reset, but not necessarily containing all of the same initialization procedures) before restarting.

The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This pending bit is also cleared on reset.

The ST has the highest rank among all interrupts.

Nothing (except another ST) can interrupt an ST being serviced.

## **WATCHDOG**

The devices contain a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.

Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table III shows the WDSVR register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window.

Table IV shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit.

TABLE III. WATCHDOG Service Register (WDSVR)

|   | dow<br>ect | Key Data |   |   |   |   | Clock<br>Monitor |
|---|------------|----------|---|---|---|---|------------------|
| X | х          | 0        | 1 | 1 | 0 | 0 | Y                |
| 7 | 6          | 5        | 4 | 3 | 2 | 1 | 0                |

TABLE IV. WATCHDOG Service Window Select

| WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) |
|----------------|----------------|----------------------------------------|
| 0              | 0              | 2k-8k t <sub>c</sub> Cycles            |
| 0              | 1              | 2k-16k t <sub>c</sub> Cycles           |
| 1              | 0              | 2k-32k t <sub>c</sub> Cycles           |
| 1              | 1              | 2k-64k t <sub>c</sub> Cycles           |

## **Clock Monitor**

The Clock Monitor aboard the device can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz.

# **WATCHDOG Operation**

The WATCHDOG and Clock Monitor are disabled during reset. The device comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select bits (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.

The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table V shows the sequence of events that can occur.

The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service.

The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional 16  $t_{\rm c}{-}$ 32  $t_{\rm c}$  cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the device will stop forcing the WDOUT output low.

The WATCHDOG service window will restart when the WDOUT pin goes high. It is recommended that the user tie the WDOUT pin back to  $V_{CC}$  through a resistor in order to pull WDOUT high.

A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state.

The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16  $t_{\rm c}{-}32\ t_{\rm c}$  clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:

1/t<sub>c</sub> > 10 kHz-No clock rejection.

1/t<sub>c</sub> < 10 Hz—Guaranteed clock rejection.

# WATCHDOG Operation (Continued) WATCHDOG AND CLOCK MONITOR SUMMARY

The following salient points regarding the COP888EG WATCHDOG and CLOCK MONITOR should be noted:

- Both the WATCHDOG and CLOCK MONITOR detector circuits are inhibited during RESET.
- Following RESET, the WATCHDOG and CLOCK MONI-TOR are both enabled, with the WATCHDOG having he maximum service window selected.
- The WATCHDOG service window and CLOCK MONI-TOR enable/disable option can only be changed once, during the initial WATCHDOG service following RESET.
- The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error.
- Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG errors.
- The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's.
- The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes.
- The CLOCK MONITOR detector circuit is active during both the HALT and IDLE modes. Consequently, the COP888 inadvertently entering the HALT mode will be detected as a CLOCK MONITOR error (provided that the CLOCK MONITOR enable option has been selected by the program).

- With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode.
- With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error.
- The IDLE timer T0 is not initialized with RESET.
- The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles).
   The user is responsible for resetting the T0PND flag.
- A hardware WATCHDOG service occurs just as the device exits the IDLE mode. Consequently, the WATCH-DOG should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error.
- Following RESET, the initial WATCHDOG service (where the service window and the CLOCK MONITOR enable/ disable must be selected) may be programmed anywhere within the maximum service window (65,536 Instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCH-DOG error.

# **Detection of Illegal Conditions**

The device can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.

Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.

The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F (Segment 0), 140 to 17F (Segment 1), and all other segments (i.e., Segments 3 ... etc.) is read as all 1's, which in turn will cause the program to return to address 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:

- a. Executing from undefined ROM
- b. Over "POP"ing the stack by having more returns than calls

When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures). The recovery program should reset the software interrupt pending bit using the RPND instruction.

### MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the device to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E<sup>2</sup>PROMs etc.) and with other microcontrollers which sperial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 12 shows a block diagram of the MICROWIRE/PLUS logic.



TI /DD/11214-28

#### FIGURE 16. MICROWIRE/PLUS Block Diagram

The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS arrangement with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the master mode, the SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table VI details the different clock rates that may be selected.

TABLE V. WATCHDOG Service Actions

| TABLE V. WATCHDOG Service Actions |                |                  |                                       |  |  |  |
|-----------------------------------|----------------|------------------|---------------------------------------|--|--|--|
| Key<br>Data                       | Window<br>Data | Clock<br>Monitor | Action                                |  |  |  |
| Match                             | Match          | Match            | Valid Service: Restart Service Window |  |  |  |
| Don't Care                        | Mismatch       | Don't Care       | Error: Generate WATCHDOG Output       |  |  |  |
| Mismatch                          | Don't Care     | Don't Care       | Error: Generate WATCHDOG Output       |  |  |  |
| Don't Care                        | Don't Care     | Mismatch         | Error: Generate WATCHDOG Output       |  |  |  |

#### TABLE VI. MICROWIRE/PLUS Master Mode Clock Select

| SL1 | SL0 | SK                 |
|-----|-----|--------------------|
| - 0 | 0   | $2 \times t_{c}$   |
| 0   | 1 1 | 4 × t <sub>c</sub> |
| 1   | x   | $8 \times t_c$     |

Where t<sub>c</sub> is the instruction cycle clock

### MICROWIRE/PLUS (Continued)

#### MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The device may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 13 shows how two devices, microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

#### Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. SK clock is normally low when not shifting.

Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

#### MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the device. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table VII summarizes the bit settings required for Master mode of operation.

#### MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table VII summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

#### Alternate SK Phase Operation

The device allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock and shifted out on the rising edge of the SK clock.

A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternates SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE VII

This table assumes that the control flag MSEL is set.

| G4 (SO)<br>Config. Bit | G5 (SK)<br>Config. Bit | G4<br>Fun.    | G5<br>Fun. | Operation                |
|------------------------|------------------------|---------------|------------|--------------------------|
| 1                      | 1                      | SO            | Int.<br>SK | MICROWIRE/PLUS<br>Master |
| 0                      | 1                      | TRI-<br>STATE | Int.<br>SK | MICROWIRE/PLUS<br>Master |
| 1                      | 0                      | so            | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |
| 0                      | 0                      | TRI-<br>STATE | Ext.<br>SK | MICROWIRE/PLUS<br>Slave  |



TL/DD/11214-29

# **Memory Map**

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address<br>S/ADD REG | Contents                                           |
|----------------------|----------------------------------------------------|
| 0000 to 006F         | On-Chip RAM bytes (112 bytes)                      |
| 0070 to 007F         | Unused RAM Address Space (Reads<br>As All Ones)    |
| xx80 to xxAF         | Unused RAM Address Space (Reads<br>Undefined Data) |
| xxB0                 | Timer T3 Lower Byte                                |
| XXB1                 | Timer T3 Upper Byte                                |
| xxB2                 | Timer T3 Autoload Register T3RA Lower Byte         |
| xxB3                 | Timer T3 Autoload Register T3RA<br>Upper Byte      |
| xxB4                 | Timer T3 Autoload Register T3RB<br>Lower Byte      |
| xxB5                 | Timer T3 Autoload Register T3RB<br>Upper Byte      |
| xxB6                 | Timer T3 Control Register                          |
| xxB7                 | Comparator Select Register (CMPSL)                 |
| xxB8                 | UART Transmit Buffer (TBUF)                        |
| xxB9                 | UART Receive Buffer (RBUF)                         |
| xxBA                 | UART Control and Status Register (ENU)             |
| xxBB                 | UART Receive Control and Status<br>Register (ENUR) |
| xxBC                 | UART Interrupt and Clock Source<br>Register (ENUI) |
| xxBD                 | UART Baud Register (BAUD)                          |
| xxBE                 | UART Prescale Select Register (PSR)                |
| xxBF                 | Reserved for UART                                  |
| xxC0                 | Timer T2 Lower Byte                                |
| xxC1                 | Timer T2 Upper Byte                                |
| xxC2                 | Timer T2 Autoload Register T2RA Lower Byte         |
| xxC3                 | Timer T2 Autoload Register T2RA Upper Byte         |
| xxC4                 | Timer T2 Autoload Register T2RB<br>Lower Byte      |
| xxC5                 | Timer T2 Autoload Register T2RB Upper Byte         |
| xxC6                 | Timer T2 Control Register                          |
| xxC7                 | WATCHDOG Service Register (Reg:WDSVR)              |
| xxC8                 | MIWU Edge Select Register (Reg:WKEDG)              |
| xxC9                 | MIWU Enable Register (Reg:WKEN)                    |
| xxCA                 | MIWU Pending Register<br>(Reg:WKPND)               |
| xxCB                 | Reserved                                           |
| xxCC                 | Reserved                                           |
| xxCD to xxCF         | Reserved                                           |

| data memory addr     | ess space.                                 |
|----------------------|--------------------------------------------|
| Address<br>S/ADD REG | Contents                                   |
| xxD0                 | Port L Data Register                       |
| xxD1                 | Port L Configuration Register              |
| xxD2                 | Port L Input Pins (Read Only)              |
| xxD3                 | Reserved for Port L                        |
| xxD4                 | Port G Data Register                       |
| xxD5                 | Port G Configuration Register              |
| xxD6                 | Port G Input Pins (Read Only)              |
| xxD7                 | Port I Input Pins (Read Only)              |
| xxD8                 | Port C Data Register                       |
| xxD9                 | Port C Configuration Register              |
| xxDA                 | Port C Input Pins (Read Only)              |
| xxDB                 | Reserved for Port C                        |
| xxDC                 | Port D                                     |
| xxDD to DF           | Reserved for Port D                        |
| xxE0 to xxE5         | Reserved for EE Control Registers          |
| xxE6                 | Timer T1 Autoload Register T1RB            |
| 1                    | Lower Byte                                 |
| xxE7                 | Timer T1 Autoload Register T1RB            |
| ļ i                  | Upper Byte                                 |
| xxE8                 | ICNTRL Register                            |
| xxE9                 | MICROWIRE/PLUS Shift Register              |
| xxEA                 | Timer T1 Lower Byte                        |
| xxEB                 | Timer T1 Upper Byte                        |
| xxEC                 | Timer T1 Autoload Register T1RA            |
| xxED                 | Lower Byte Timer T1 Autoload Register T1RA |
| I WED                | Upper Byte                                 |
| XXEE                 | CNTRL Control Register                     |
| xxEF                 | PSW Register                               |
|                      |                                            |
| xxF0 to FB           | On-Chip RAM Mapped as Registers X Register |
| xxFD                 | SP Register                                |
| xxFE                 | B Register                                 |
| XXFE                 | S Register                                 |
|                      |                                            |
| 0100-017F            | On-Chip 128 RAM Bytes                      |

Reading memory locations 0070H-007FH (Segment 0) will return all ones. Reading unused memory locations 0080H-00AFH (Segment 0) will return undefined data. Reading memory locations from other Segments (i.e., Segment 2, ... etc.) will return all ones.

# **Addressing Modes**

There are ten addressing modes, six for operand addressing and four for transfer of control.

#### **OPERAND ADDRESSING MODES**

#### **Register Indirect**

This is the "normal" addressing mode. The operand is the data memory addressed by the B pointer or X pointer.

# Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

#### Direct

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

#### **Immediate**

The instruction contains an 8-bit immediate field as the operand.

#### **Short Immediate**

This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand.

#### Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

#### TRANSFER OF CONTROL ADDRESSING MODES

#### Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP + 1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

#### Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment.

#### **Absolute Long**

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space.

#### Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction.

Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt service routine.

### Instruction Set

#### **Register and Symbol Definition**

| Registers |                                      |  |  |  |  |
|-----------|--------------------------------------|--|--|--|--|
| Α         | 8-Bit Accumulator Register           |  |  |  |  |
| В         | 8-Bit Address Register               |  |  |  |  |
| ×         | 8-Bit Address Register               |  |  |  |  |
| SP        | 8-Bit Stack Pointer Register         |  |  |  |  |
| PC ·      | 15-Bit Program Counter Register      |  |  |  |  |
| PU        | Upper 7 Bits of PC                   |  |  |  |  |
| PL        | Lower 8 Bits of PC                   |  |  |  |  |
| С         | 1 Bit of PSW Register for Carry      |  |  |  |  |
| HC        | 1 Bit of PSW Register for Half Carry |  |  |  |  |
| GIE       | 1 Bit of PSW Register for Global     |  |  |  |  |
|           | Interrupt Enable                     |  |  |  |  |
| VU        | Interrupt Vector Upper Byte          |  |  |  |  |
| VL        | Interrupt Vector Lower Byte          |  |  |  |  |

| Symbols |                                                            |  |  |  |  |
|---------|------------------------------------------------------------|--|--|--|--|
| [8]     | Memory Indirectly Addressed by B<br>Register               |  |  |  |  |
| [X]     | Memory Indirectly Addressed by X<br>Register               |  |  |  |  |
| MD      | Direct Addressed Memory                                    |  |  |  |  |
| Mem     | Direct Addressed Memory or [B]                             |  |  |  |  |
| Meml    | Direct Addressed Memory or [B] or<br>Immediate Data        |  |  |  |  |
| lmm     | 8-Bit Immediate Data                                       |  |  |  |  |
| Reg     | Register Memory: Addresses F0 to FF (Includes B, X and SP) |  |  |  |  |
| Bit     | Bit Number (0 to 7)                                        |  |  |  |  |
| ←       | Loaded with                                                |  |  |  |  |
| ←→      | Exchanged with                                             |  |  |  |  |

# Instruction Set (Continued)

# INSTRUCTION SET

| MSTACCTIC |                  |                                         |                                                                               |
|-----------|------------------|-----------------------------------------|-------------------------------------------------------------------------------|
| ADD       | A,MemI           | ADD                                     | A ← A + Meml                                                                  |
| ADC       | A.Meml           | ADD with Carry                          | A ← A + Meml + C, C ← Carry                                                   |
| ADO       | A,WIGHI          | ADD with Carry                          |                                                                               |
| OUDO      | A 54             | 0.1. 1. 11. 0.                          | HC ← Half Carry                                                               |
| SUBC      | A,Meml           | Subtract with Carry                     | $A \leftarrow A - \overline{Meml} + C, C \leftarrow Carry$                    |
|           |                  | i                                       | HC ← Half Carry                                                               |
| AND       | A,Memi           | Logical AND                             | A ← A and Memi                                                                |
| ANDSZ     | A,Imm            | Logical AND Immed., Skip if Zero        | Skip next if (A and Imm) = 0                                                  |
| OR        | A.Meml           | Logical OR                              | A ← A or Meml                                                                 |
| XOR       | A,Meml           | Logical EXclusive OR                    | A ← A xor Meml                                                                |
| IFEQ      | MD.lmm           | IF EQual                                | Compare MD and Imm, Do next if MD = Imm                                       |
| IFEQ      | A,Meml           | IF EQual                                |                                                                               |
|           | •                | 1                                       | Compare A and Meml, Do next if A = Meml                                       |
| IFNE      | A,Meml           | IF Not Equal                            | Compare A and Meml, Do next if A ≠ Meml                                       |
| IFGT      | A,Meml           | IF Greater Than                         | Compare A and Meml, Do next if A > Meml                                       |
| IFBNE     | #                | If B Not Equal                          | Do next if lower 4 bits of B ≠ Imm                                            |
| DRSZ      | Reg              | Decrement Reg., Skip if Zero            | Reg ← Reg - 1, Skip if Reg = 0                                                |
| SBIT      | #.Mem            | Set BIT                                 | 1 to bit, Mem (bit = 0 to 7 immediate)                                        |
| RBIT      | #.Mem            | Reset BIT                               | 0 to bit. Mem                                                                 |
| IFBIT     | # Mem            | IFBIT                                   | If bit in A or Mem is true do next instruction                                |
| RPND      | # HAIGHT         |                                         |                                                                               |
|           |                  | Reset PeNDing Flag                      | Reset Software Interrupt Pending Flag                                         |
| X         | A,Mem            | EXchange A with Memory                  | A ←→ Mem                                                                      |
| X         | A.[X]            | EXchange A with Memory [X]              | $A \longleftrightarrow [X]$                                                   |
| ĹD        | A,Meml           | LoaD A with Memory                      | A ← Meml                                                                      |
| LD        | A,[X]            | LoaD A with Memory [X]                  | A ← [X]                                                                       |
|           |                  |                                         |                                                                               |
| LD        | B,lmm            | LoaD B with Immed.                      | B ← Imm                                                                       |
| LD        | Mem,Imm          | LoaD Memory Immed                       | Mem ← Imm                                                                     |
| LD        | Reg,lmm          | LoaD Register Memory Immed.             | Reg ← Imm                                                                     |
| Х         | A, [B ±]         | EXchange A with Memory [B]              | $A \longleftrightarrow [B], (B \longleftrightarrow B \pm 1)$                  |
|           |                  | , , , , , , , , , , , , , , , , , , , , |                                                                               |
| X         | A, [X ±]         | EXchange A with Memory [X]              | $A \longleftrightarrow [X], (X \leftarrow \pm 1)$                             |
| LD        | A, [B±]          | LoaD A with Memory [B]                  | $A \leftarrow [B], (B \leftarrow B \pm 1)$                                    |
| LD        | A, [X±]          | LoaD A with Memory [X]                  | $A \leftarrow [X], (X \leftarrow X \pm 1)$                                    |
| LD        | $[B\pm]$ , $lmm$ | LoaD Memory [B] Immed.                  | $[B] \leftarrow Imm, (B \leftarrow B \pm 1)$                                  |
| CLR       | Α                | CLeaR A                                 | A ← 0                                                                         |
| INC       | Â                | INCrement A                             | A — A + 1                                                                     |
|           |                  |                                         |                                                                               |
| DEC       | Α                | DECrementA                              | A ← A − 1                                                                     |
| LAID      |                  | Load A InDirect from ROM                | A ← ROM (PU,A)                                                                |
| DCOR      | Α                | Decimal CORrect A                       | A ← BCD correction of A (follows ADC, SUBC)                                   |
| RRC       | Α                | Rotate A Right thru C                   | $C \rightarrow A7 \rightarrow \rightarrow A0 \rightarrow C$                   |
| RLC       | Α                | Rotate A Left thru C                    | $C \leftarrow A7 \leftarrow \dots \leftarrow A0 \leftarrow C$                 |
| SWAP      | Α                | SWAP nibbles of A                       | A7A4 ←→ A3A0                                                                  |
| SC SC     | • •              | Set C                                   | C ← 1, HC ← 1                                                                 |
|           |                  |                                         | C ← 0, HC ← 0                                                                 |
| RC        |                  | Reset C                                 | 1                                                                             |
| IFC       |                  | IFC                                     | IF C is true, do next instruction                                             |
| IFNC      |                  | IF Not C                                | If C is not true, do next instruction                                         |
| POP       | Α                | POP the stack into A                    | $SP \leftarrow SP + 1, A \leftarrow [SP]$                                     |
| PUSH      | Α                | PUSH A onto the stack                   | [SP] ← A, SP ← SP − 1                                                         |
| VIC       |                  | Vester to Interrupt Condes Deviles      |                                                                               |
| VIS       |                  | Vector to Interrupt Service Routine     | PU ← [VU], PL ← [VL]                                                          |
| JMPL      | Addr.            | Jump absolute Long                      | PC ← ii (ii = 15 bits, 0 to 32k)                                              |
| JMP       | Addr.            | Jump absolute                           | PC90 ← i (i = 12 bits)                                                        |
| JP        | Disp.            | Jump relative short                     | $PC \leftarrow PC + r (r \text{ is } -31 \text{ to } +32, \text{ except } 1)$ |
| JSRL      | Addr.            | Jump SubRoutine Long                    | [SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii                                          |
| JSR       | Addr             | Jump SubRoutine                         | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i$    |
| JID       | , wa             | Jump InDirect                           | PL ← ROM (PU,A)                                                               |
|           |                  |                                         |                                                                               |
| RET       |                  | RETurn from subroutine                  | $SP + 2, PL \leftarrow [SP], PU \leftarrow [SP-1]$                            |
| RETSK     |                  | RETurn and SKip                         | SP + 2, PL ← [SP],PU ← [SP-1]                                                 |
| RETI      |                  | RETurn from Interrupt                   | SP + 2, PL ← [SP],PU ← [SP-1],GIE ← 1                                         |
| INTR      |                  | Generate an Interrupt                   | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow OFF$           |
| NOP       |                  | No OPeration                            | PC ← PC + 1                                                                   |
|           |                  |                                         |                                                                               |

# **Instruction Execution Time**

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).

Most single byte instructions take one cycle time to execute.

See the BYTES and CYCLES per INSTRUCTION table for details.

## Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle.

|       | [B] | Direct | Immed. |
|-------|-----|--------|--------|
| ADD   | 1/1 | 3/4    | 2/2    |
| ADC   | 1/1 | 3/4    | 2/2    |
| SUBC  | 1/1 | 3/4    | 2/2    |
| AND   | 1/1 | 3/4    | 2/2    |
| OR    | 1/1 | 3/4    | 2/2    |
| XOR   | 1/1 | 3/4    | 2/2    |
| IFEQ  | 1/1 | 3/4    | . 2/2  |
| IFNE  | 1/1 | 3/4    | 2/2    |
| IFGT  | 1/1 | 3/4    | 2/2    |
| IFBNE | 1/1 |        |        |
| DRSZ  |     | 1/3    |        |
| SBIT  | 1/1 | 3/4    |        |
| RBIT  | 1/1 | 3/4    |        |
| IFBIT | 1/1 | 3/4    |        |

| Instructions U | sing A & C |
|----------------|------------|
| CLRA           | 1/1        |
| INCA           | 1/1        |
| DECA           | 1/1        |
| LAID           | 1/3        |
| DCOR           | 1/1        |
| RRCA           | 1/1        |
| RLCA           | 1/1        |
| SWAPA          | 1/1        |
| sc             | 1/1        |
| RC             | 1/1        |
| IFC            | 1/1        |
| IFNC           | 1/1        |
| PUSHA          | 1/3        |
| POPA           | 1/3        |
| ANDSZ          | 2/2        |

| Instructions |  |  |  |  |  |
|--------------|--|--|--|--|--|
| 3/4          |  |  |  |  |  |
| 2/3          |  |  |  |  |  |
| 1/3          |  |  |  |  |  |
| 3/5          |  |  |  |  |  |
| 2/5          |  |  |  |  |  |
| 1/3          |  |  |  |  |  |
| 1/5          |  |  |  |  |  |
| 1/5          |  |  |  |  |  |
| 1/5          |  |  |  |  |  |
| 1/5          |  |  |  |  |  |
| 1/7          |  |  |  |  |  |
| 1/1          |  |  |  |  |  |
|              |  |  |  |  |  |

**Transfer of Control** 

| RPND | 1/1 |
|------|-----|

#### **Memory Transfer Instructions**

| :            | Register<br>Indirect |     |     |     | Direct  | Immed.  | Register Indirect<br>Auto Incr. & Decr. |  |
|--------------|----------------------|-----|-----|-----|---------|---------|-----------------------------------------|--|
|              | [B]                  | [X] |     |     | [B+,B-] | [X+,X-] |                                         |  |
| X A,*        | 1/1                  | 1/3 | 2/3 |     | 1/2     | 1/3     |                                         |  |
| LD A,*       | 1/1                  | 1/3 | 2/3 | 2/2 | 1/2     | 1/3     |                                         |  |
| LD B, Imm    | ľ                    |     |     | 1/1 |         |         |                                         |  |
| LD B, Imm    | 200                  |     |     | 2/2 | 9.00    |         |                                         |  |
| LD Mem, Imm  | 2/2                  |     | 3/3 |     | 2/2     |         |                                         |  |
| LD Reg, Imm  |                      |     | 2/3 |     |         |         |                                         |  |
| IFEQ MD, Imm |                      |     | 3/3 |     |         | ,       |                                         |  |

(IF B < 16) (IF B > 15)

 <sup>= &</sup>gt; Memory location addressed by B or X or directly.

# **Opcode Table**

Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

| F      | E       | D           | С        | В             | A             | 9            | 8          |   |
|--------|---------|-------------|----------|---------------|---------------|--------------|------------|---|
| JP 15  | JP -31  | LD 0F0, # i | DRSZ 0F0 | RRCA          | RC            | ADC A,#i     | ADC A,[B]  | 0 |
| JP -14 | JP -30  | LD 0F1, # i | DRSZ 0F1 | *             | SC            | SUBC A, #i   | SUB A,[B]  | 1 |
| JP -13 | JP -29  | LD 0F2, # i | DRSZ 0F2 | X A, [X+]     | X A,[B+]      | IFEQ A,#i    | IFEQ A,[B] | 2 |
| JP -12 | JP -28  | LD 0F3, # i | DRSZ 0F3 | X A, [X-]     | X A,[B-]      | IFGT A,#i    | IFGT A,[B] | 3 |
| JP -11 | JP -27  | LD 0F4, # i | DRSZ 0F4 | VIS           | LAID          | ADD A,#i     | ADD A,[B]  | 4 |
| JP -10 | JP -26  | LD 0F5, # i | DRSZ 0F5 | RPND          | JID           | AND A,#i     | AND A,[B]  | 5 |
| JP -9  | JP -25  | LD 0F6, # i | DRSZ 0F6 | X A,[X]       | X A,[B]       | XOR A,#i     | XOR A,[B]  | 6 |
| JP -8  | JP -24  | LD 0F7, # i | DRSZ 0F7 | *             | *             | OR A,#i      | OR A,[B]   | 7 |
| JP -7  | JP -23  | LD 0F8, # i | DRSZ 0F8 | NOP           | RLCA          | LD A,#i      | IFC        | 8 |
| JP6    | JP -22  | LD 0F9, # i | DRSZ 0F9 | IFNE<br>A,[B] | IFEQ<br>Md,#i | IFNE<br>A,#i | IFNC       | 9 |
| JP −5  | JP -21  | LD 0FA, # i | DRSZ 0FA | LD A,[X+]     | LD A,[B+]     | LD [B+],#i   | INCA       | А |
| JP -4  | JP -20  | LD 0FB, # i | DRSZ 0FB | LD A,[X-]     | LD A,[B-]     | LD [B-],#i   | DECA       | В |
| JP -3  | JP - 19 | LD 0FC, # i | DRSZ 0FC | LD Md,#i      | JMPL          | X A,Md       | POPA       | С |
| JP −2  | JP -18  | LD 0FD, # i | DRSZ 0FD | DIR           | JSRL          | LD A,Md      | RETSK      | D |
| JP -1  | JP -17  | LD 0FE, # i | DRSZ 0FE | LD A,[X]      | LD A,[B]      | LD [B],#i    | RET        | E |
| JP -0  | JP 16   | LD 0FF, # i | DRSZ 0FF | *             | *             | LD B,#i      | RETI       | F |

## Opcode Table (Continued)

Upper Nibble Along X-Axis Lower Nibble Along Y-Axis

| 7              | - 6            | 5         | 4        | 3 .              | 2                | 1       | 0       |   |
|----------------|----------------|-----------|----------|------------------|------------------|---------|---------|---|
| IFBIT<br>0,[B] | ANDSZ<br>A, #i | LDB,#0F   | IFBNE 0  | JSR<br>x000-x0FF | JMP<br>x000-x0FF | JP + 17 | INTR    | 0 |
| IFBIT<br>1,[B] | *              | LD B,#0E  | IFBNE 1  | JSR<br>x100-x1FF | JMP<br>x100-x1FF | JP + 18 | JP + 2  | 1 |
| IFBIT<br>2,[B] | *              | LD B,#0D  | IFBNE 2  | JSR<br>x200-x2FF | JMP<br>x200-x2FF | JP + 19 | JP + 3  | 2 |
| IFBIT<br>3,[B] |                | LD B,#0C  | IFBNE 3  | JSR<br>x300-x3FF | JMP<br>x300-x3FF | JP +20  | JP + 4  | 3 |
| IFBIT<br>4,[B] | CLRA           | LD B,#0B  | IFBNE 4  | JSR<br>x400-x4FF | JMP<br>x400-x4FF | JP +21  | JP + 5  | 4 |
| IFBIT<br>5,[B] | SWAPA          | LD B, #0A | IFBNE 5  | JSR<br>x500-x5FF | JMP<br>x500-x5FF | JP +22  | JP + 6  | 5 |
| IFBIT<br>6,[B] | DCORA          | LD B, #09 | IFBNE 6  | JSR<br>x600-x6FF | JMP<br>x600-x6FF | JP +23  | JP + 7  | 6 |
| IFBIT<br>7,[B] | PUSHA          | LD B,#08  | IFBNE 7  | JSR<br>x700-x7FF | JMP<br>x700-x7FF | JP +24  | JP + 8  | 7 |
| SBIT<br>0,[B]  | RBIT<br>0,[B]  | LD B, #07 | IFBNE 8  | JSR<br>x800-x8FF | JMP<br>x800-x8FF | JP +25  | JP + 9  | 8 |
| SBIT<br>1,[B]  | RBIT<br>1,[B]  | LD B,#06  | IFBNE 9  | JSR<br>x900-x9FF | JMP<br>x900-x9FF | JP + 26 | JP + 10 | 9 |
| SBIT<br>2,[B]  | RBIT<br>2,[B]  | LD B,#05  | IFBNE 0A | JSR<br>xA00-xAFF | JMP<br>xA00-xAFF | JP + 27 | JP + 11 | Α |
| SBIT<br>3,[B]  | RBIT<br>3,[B]  | LD B,#04  | IFBNE 0B | JSR<br>xB00-xBFF | JMP<br>xB00-xBFF | JP +28  | JP + 12 | В |
| SBIT<br>4,[B]  | RBIT<br>4,[B]  | LD B,#03  | IFBNE 0C | JSR<br>xC00-xCFF | JMP<br>xC00-xCFF | JP +29  | JP + 13 | С |
| SBIT<br>5,[B]  | RBIT<br>5,[B]  | LD B, #02 | IFBNE 0D | JSR<br>xD00-xDFF | JMP<br>xD00-xDFF | JP +30  | JP + 14 | D |
| SBIT<br>6,[B]  | RBIT<br>6,[B]  | LD B,#01  | IFBNE 0E | JSR<br>xE00-xEFF | JMP<br>xE00-xEFF | JP +31  | JP + 15 | E |
| SBIT<br>7,[B]  | RBIT<br>7,[B]  | LD B,#00  | IFBNE 0F | JSR<br>xF00-xFFF | JMP<br>xF00-xFFF | JP +32  | JP + 16 | F |

Where,

i is the immediate data

Md is a directly addressed memory location

Note: The opcode 60 Hex is also the opcode for IFBIT #i,A

# **Mask Options**

The mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

OPTION 1: CLOCK CONFIGURATION

= 1 Crystal Oscillator (CKI/10)

G7 (CKO) is clock generator output to crystal/resonator CKI is the clock input

= 2 Single-pin RC controlled

oscillator (CKI/10)

G7 is available as a HALT restart and/or general purpose input

OPTION 2: HALT

= 1 Enable HALT mode

= 2 Disable HALT mode

OPTION 3: BONDING OPTIONS

= 1 44-Pin PLCC

= 2 40-Pin DIP

= 3 N/A

= 4 28-Pin DIP

= 5 28-Pin S0

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>o</sub>).

<sup>\*</sup> is an unused opcode

# **Development Support**

#### IN-CIRCUIT EMULATOR

The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface or maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family.

The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kBytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats.

During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed

The iceMASTER's performance analyzer offers a resolution of better than 6  $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count.

Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window.

The iceMASTER comes with an easy to use window interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down-menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window.

The iceMASTER connects easily to a PC® via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds.

The following tables list the emulator and probe cards ordering information.

#### **Emulator Ordering Information**

| Part Number | Description                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| IM-COP8/400 | MetaLink base unit in-circuit emulator<br>for all COP8 devices, symbolic debugger<br>software and RS-232 serial interface<br>cable |
| MHW-PS3     | Power supply 110V/60 MHz                                                                                                           |
| MHW-PS4     | Power supply 220V/50 Hz                                                                                                            |

#### **Probe Card Ordering Information**

| Part Number     | Package | Voltage<br>Range | Emulates |  |  |
|-----------------|---------|------------------|----------|--|--|
| MHW-884EG28D5PC | 28 DIP  | 4.5V-5.5V        | COP884EG |  |  |
| MHW-884EG28DWPC | 28 DIP  | 2.5V-6.0V        | COP884EG |  |  |
| MHW-888EG40D5PC | 40 DIP  | 4.5V-5.5V        | COP888EG |  |  |
| MHW-888EG40DWPC | 40 DIP  | 2.5V-6.0V        | COP888EG |  |  |
| MWH-888EG44D5PC | 44 PLCC | 4.5V-5.5V        | COP888EG |  |  |
| MHW-888EG44DWPC | 44 PLCC | 2.5V-6.0V        | COP888EG |  |  |

#### MACRO CROSS ASSEMBLER

National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators.

#### Assembler Ordering Information

| Part Number   | Description                                                                 | Manual        |  |
|---------------|-----------------------------------------------------------------------------|---------------|--|
| MOLE-COP8-IBM | COP8 macro cross<br>assembler for IBM®,<br>PC-/XT®, PC-AT®<br>or compatible | 424410527-001 |  |

# **Development Support (Continued)**

#### SINGLE CHIP EMULATOR DEVICE

The COP8 family is fully supported by single chip form, fit and function emulators. For more detailed information refer to the emulation device specific datasheets and the form, fit, function emulator selection table below.

#### PROGRAMMING SUPPORT

Programming of the single chip emulator devices is supported by different sources. National Semiconductor offers a duplicator board which allows the transfer of program code

from a standard programmed EPROM to the single chip emulator and vice versa. Data I/O supports COP8 emulator device programming with its uniSite 48 and System 2900 programmers. Further information on Data I/O programmers can be obtained from any Data I/O sales office or the following USA numbers:

Telephone: (206) 881-6444

Fax: (206) 882-1043

#### Single Chip Emulator Selection Table

| Device Number  | Clock Option                 | Package | Description                             | Emulates |
|----------------|------------------------------|---------|-----------------------------------------|----------|
| COP888EGMHEL-X | X = 1: crystal<br>X = 3: R/C | 44 LDCC | Multi-Chip Module<br>(MCM), UV erasable | COP888EG |
| COP888EGMHD-X  | X = 1: crystal<br>X = 3: R/C | 40 DIP  | MCM, UV erasable                        | COP888EG |

### **Duplicator Board Ordering Information**

| Duplicator Dourd Ordering Information |                                                         |                   |  |
|---------------------------------------|---------------------------------------------------------|-------------------|--|
| Part Number                           | Description                                             | Devices Supported |  |
| COP8-SCRM-DIP                         | MCM Scrambler Board for 40 DIP socket                   | COP888EGMHD       |  |
| COP8-SCRM-PCC                         | MCM Scrambler Board for 44 PLCC/<br>LDCC                | COP888EGMHEL      |  |
| COP8-PRGM-DIP                         | Duplicator Board with COP8-SCRM-<br>DIP scrambler board | COP888EGMHD       |  |
| COP8-PRGM-PCC                         | Duplicator Board with COP8-SCRM-PCC scrambler board     | COP888EGMEL       |  |

# **Development Support (Continued)**

#### **DIAL-A-HELPER**

Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system.

#### **INFORMATION SYSTEM**

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem.

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

#### ORDER P/N: MOLE-DIAL-A-HLP

Information System Package contains:
Dial-A-Helper Users Manual
Public Domain Communications Software

#### **FACTORY APPLICATIONS SUPPORT**

Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to.

Voice: (408) 721-5582 Modem: (408) 739-1162

Baud: 300 or 1200 Baud

Set-up: Length: 8-Bit

Parity: None

Stop Bit: 1

Operation: 24 Hrs., 7 Days

the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the control of the co

A METERS OF THE SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND SECOND



Section 8 **Physical Dimensions** 



# **Section 8 Contents**

| Ordering Information for Low Voltage Logic and CMOS SRAMs | 8-3 |
|-----------------------------------------------------------|-----|
| Physical Dimensions                                       | 8-4 |
| Bookshelf                                                 |     |
| Distributors                                              |     |



# Ordering Information for Low Voltage Logic (LVQ)

The device number is used to form part of a simplified purchasing code where a package type and temperature range is defined as follows:



# Ordering Information for Low Voltage CMOS SRAMs



Example: NMS64X8EVN20 = 8k x 8 CMOS SRAM, V<sub>CC</sub> = 3.0V-5.5V, 300-mil Plastic DIP, 20 ns.

# Ordering Information for Clock Generation and Support (CGS)



# 20 Lead Hermetic Dual-In-Line Package NS Package Number D20A



# 24 Lead Hermetic Dual-In-Line Package NS Package Number D24C



# 28 Lead Hermetic Dual-In-Line Package NS Package Number D28C



# 20 Terminal Ceramic Leadless Chip Carrier NS Package Number E20A



# 2 Lead (0.100" Diameter P.C.) TO-46 Metal Can Package NS Package Number H02A





HOZA (REV (

# 3 Lead (0.200" Diameter P.C.) Metal Can Package NS Package Number H03A





# 3 Lead (0.100" Diameter P.C.) TO-46 Metal Can Package NS Package Number H03H



# 8 Lead (0.230" Diameter P.C.) Metal Can Package NS Package Number H08A



# 8 Lead (0.200" Diameter P.C.) TO-99 Metal Can Package NS Package Number H08C



# 10 Lead (0.230" Diameter P.C.) TO-100 Metal Can Package NS Package Number H10C



H10C (REV E)

# 8 Narrow Lead Ceramic Dual-In-Line Package NS Package Number J08A



# 14 Lead Ceramic Dual-In-Line Package NS Package Number J14A





## 16 Lead Ceramic Dual-In-Line Package NS Package Number J16A



d \$ .

### 20 Lead Ceramic Dual-In-Line Package NS Package Number J20A



### 2 Lead TO-3 Metal Can Package NS Package Number K02A



## 2 Lead (.060 Diameter) TO-3 Metal Can Package NS Package Number K02B



# 4 Lead TO-3 Metal Can Package NS Package Number K04A





# 2 Lead TO-3 Aluminum Metal Can Package NS Package Number KC02A





# 8 Lead (0.150" Wide) Small Outline Integrated Circuit NS Package Number M08A







## 14 Lead Small Outline Integrated Circuit NS Package Number M14A







## 14 Lead Small Outline Integrated Circuit NS Package Number M14B







# 16 Lead Small Outline Integrated Circuit NS Package Number M16A







# 20 Lead Small Outline Integrated Circuit NS Package Number M20B







# 24 Lead Small Outline Integrated Circuit NS Package Number M24B







MJA24A (REVA)



0.047





## 20 Lead Small Outline SOJ Package NS Package Number MTA20A



## 8 Lead Plastic Dual-In-Line Package NS Package Number N08E



# 14 Lead Plastic Dual-In-Line Package NS Package Number N14A



## 16 Lead Plastic Dual-In-Line Package NS Package Number N16A



N16A (REV E)

## 16 Lead Plastic Dual-In-Line Package NS Package Number N16E



# 20 Lead Plastic Dual-In-Line Package NS Package Number N20A



# 22 Lead Plastic Dual-In-Line Package NS Package Number N22B







N228 (HEV 0)

## 24 Lead Plastic Dual-In-Line Package NS Package Number N24A



## 24 Lead Slim (0.300" Wide) Plastic Dual-In-Line Package NS Package Number N24C



# 28 Lead Plastic Dual-In-Line Package NS Package Number N28B



N28D (REVA)



### 40 Lead Plastic Dual-In-Line Package **NS Package Number N40A**



# 3 Lead TO-202 Molded Package NS Package Number P03A



### 11 Lead Molded SIP NS Package Number P11A



## 3 Lead TO-220 Molded Package NS Package Number T03B



# 5 Lead TO-220 Molded Package NS Package Number T05A



## **5 Lead TO-220 Molded Package NS Package Number T05D**



TOSD (REV A)

# 28 Lead Plastic Chip Carrier NS Package Number V28A



# 44 Lead Plastic Chip Carrier NS Package Number V44A



# 32 Lead Plastic Chip Carrier NS Package Number VA32A



### 14 Lead Ceramic Flatpak NS Package Number W14B



### 16 Lead Ceramic Flatpak NS Package Number W16A



### 20 Lead Ceramic Flatpak NS Package Number W20A



## 3 Lead TO-92 Molded Package NS Package Number Z03A





Z03A (REV E)



### **Bookshelf of Technical Support Information**

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.

This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.

Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf. For datasheets on new products and devices still in production but not found in a databook, please contact the National Semiconductor Customer Response Center at 1-800-272-9959.

We are interested in your comments on our technical literature and your suggestions for improvement.

Please send them to:

Technical Communications Dept. M/S 16-300 2900 Semiconductor Drive P.O. Box 58090 Santa Clara. CA 95052-8090

### ALS/AS LOGIC DATABOOK—1990

Introduction to Advanced Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

### ASIC DESIGN MANUAL/GATE ARRAYS & STANDARD CELLS-1987

SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging

### CMOS LOGIC DATABOOK-1988

CMOS AC Switching Test Circuits and Timing Waveforms • CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • Surface Mount

### **DATA ACQUISITION LINEAR DEVICES—1989**

Active Filters • Analog Switches/Multiplexers • Analog-to-Digital Converters • Digital-to-Analog Converters Sample and Hold • Temperature Sensors • Voltage Regulators • Surface Mount

### DATA ACQUISITION DATABOOK SUPPLEMENT—1992

New devices released since the printing of the 1989 Data Acquisition Linear Devices Databook.

### DISCRETE SEMICONDUCTOR PRODUCTS DATABOOK—1989

Selection Guide and Cross Reference Guides • Diodes • Bipolar NPN Transistors
Bipolar PNP Transistors • JFET Transistors • Surface Mount Products • Pro-Electron Series
Consumer Series • Power Components • Transistor Datasheets • Process Characteristics

### DRAM MANAGEMENT HANDBOOK—1991

Dynamic Memory Control ● Error Detection and Correction ● Microprocessor Applications for the DP8408A/09A/17/18/19/28/29 ● Microprocessor Applications for the DP8420A/21A/22A Microprocessor Applications for the NS32CG821

### EMBEDDED CONTROLLERS DATABOOK-1992

COP400 Family • COP800 Family • COPS Applications • HPC Family • HPC Applications MICROWIRE and MICROWIRE/PLUS Peripherals • Microcontroller Development Tools

### FDDI DATABOOK—1991

FDDI Overview • DP83200 FDDI Chip Set • Development Support • Application Notes and System Briefs

### F100K ECL LOGIC DATABOOK & DESIGN GUIDE—1992

Family Overview • 300 Series (Low-Power) Datasheets • 100 Series Datasheets • 11C Datasheets

Design Guide • Circuit Basics • Logic Design • Transmission Line Concepts • System Considerations

Power Distribution and Thermal Considerations • Testing Techniques • 300 Series Package Qualification

Quality Assurance and Reliability • Application Notes

#### FACT™ ADVANCED CMOS LOGIC DATABOOK—1990

Description and Family Characteristics • Ratings, Specifications and Waveforms
Design Considerations • 54AC/74ACXXX • 54ACT/74ACTXXX • Quiet Series: 54ACQ/74ACQXXX
Quiet Series: 54ACTQ/74ACTQXXX • 54FCT/74FCTXXX • FCTA: 54FCTXXXA/74FCTXXXA

### FAST® ADVANCED SCHOTTKY TTL LOGIC DATABOOK—1990

Circuit Characteristics • Ratings, Specifications and Waveforms • Design Considerations • 54F/74FXXX

### FAST® APPLICATIONS HANDBOOK—1990

Reprint of 1987 Fairchild FAST Applications Handbook

Contains application information on the FAST family: Introduction • Multiplexers • Decoders • Encoders Operators • FIFOs • Counters • TTL Small Scale Integration • Line Driving and System Design FAST Characteristics and Testing • Packaging Characteristics

### GENERAL PURPOSE LINEAR DEVICES DATABOOK—1989

Continuous Voltage Regulators • Switching Voltage Regulators • Operational Amplifiers • Buffers • Voltage Comparators Instrumentation Amplifiers • Surface Mount

### IBM DATA COMMUNICATIONS HANDBOOK—1992

IBM Data Communications . Application Notes

### INTERFACE: LINE DRIVERS AND RECEIVERS DATABOOK—1992

EIA-232 • EIA-422/423 • EIA-485 • Line Drivers • Receivers • Repeaters • Transceivers • Application Notes

### LINEAR APPLICATIONS HANDBOOK-1991

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.

Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

### LOCAL AREA NETWORK DATABOOK-1992

Integrated Ethernet Network Interface Controller Products • Ethernet Physical Layer Transceivers

Ethernet Repeater Interface Controller Products • Hardware and Software Support Products • FDDI Products • Glossary

#### LOW VOLTAGE DATABOOK—1992

This databook contains information on National's expanding portfolio of low and extended voltage products. Product datasheets included for: Low Voltage Logic (LVQ), Linear, EPROM, EEPROM, SRAM, Interface, ASIC, Embedded Controllers, Real Time Clocks, and Clock Generation and Support (CGS).

### MASS STORAGE HANDBOOK—1989

Rigid Disk Pulse Detectors • Rigid Disk Data Separators/Synchronizers and ENDECs
Rigid Disk Data Controller • SCSI Bus Interface Circuits • Floppy Disk Controllers • Disk Drive Interface Circuits
Rigid Disk Preamplifiers and Servo Control Circuits • Rigid Disk Microcontroller Circuits • Disk Interface Design Guide

### MEMORY DATABOOK—1992

CMOS EPROMs • CMOS EEPROMs • PROMs • Application Notes .

### PROGRAMMABLE LOGIC DEVICE DATABOOK AND DESIGN GUIDE—1990

Product Line Overview • Datasheets • Design Guide: Designing with PLDs • PLD Design Methodology PLD Design Development Tools • Fabrication of Programmable Logic • Application Examples

#### REAL TIME CLOCK HANDBOOK—1991

Real Time Clocks and Timer Clock Peripherals • Application Notes

### **RELIABILITY HANDBOOK—1987**

Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510

The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices

Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization

Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device

European Reliability Programs • Reliability and the Cost of Semiconductor Ownership

Reliability Testing at National Semiconductor • The Total Millitary/Aerospace Standardization Program

883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products

Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging

Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms

Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

### SPECIAL PURPOSE LINEAR DEVICES DATABOOK—1989

Audio Circuits • Radio Circuits • Video Circuits • Motion Control Circuits • Special Function Circuits Surface Mount

### **TELECOMMUNICATIONS—1992**

COMBO and SLIC Devices • ISDN • Digital Loop Devices • Analog Telephone Components • Software Application Notes



#### **National Semiconductor Corporation**

2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1-800-272-9959 TWX: (910) 339-9240

### SALES OFFICES (Continued)

### INTERNATIONAL OFFICES

National Semiconductor (Australia) Pty, Ltd. 16 Business Park Dr. Notting Hill, VIC 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998

National Semiconductor (Australia) Pty, Ltd. Suite #4, Level 5 3 Thomas Holt Drive North Ryde, N.S.W. 2113 Sydney, Australia Tel: (02) 887-4355 Telex: AA 27173 Fax: (02) 885-0298

National Semiconductores Do Brazil Ltda.

Av. Brig. Faria Lima, 1409 6 Andar Cep-01451, Paulistano, Sao Paulo, SP Brazil Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181

National Semiconductor Bulgaria

P.C.I.S.A. Dondukov Bld. 25/3 Sofia 1000 Bulgaria Tel: (02) 88 01 16 Fax: (02) 80 36 18

National Semiconductor (UK) Ltd.

Valdemarsgade 21 DK-4100 Ringsted Denmark Tel: (57) 67 20 80 Fax: (57) 67 20 82

National Semiconductor (UK) Ltd.

Mekaanikonkatu 13 SF-00810 Helsinki Finland Tel: 358-0-759-1855 Telex: 126116 Fax: 358-0-759-1393 National Semiconductor France

Prance
Centre d'Affaires "La Boursidière'
Bâtiment Champagne
BP 90
Route Nationale 186
F-92357 Le Plessis Robinson
Paris, France
Tel: (01) 40-94-88-88
Telex: 631065
Fax: (01) 40-94-88-11
National Semiconductor

GmbH
Dieselstrasse 23
D-3004 Isernhagen 2
Germany

D-3004 Isernnagen 2 Germany Tel: (05-11) 72 34 49 Fax: (05-11) 77 88 72 National Semiconductor

GmbH Eschborner Landstrasse 130-132 D-6000 Frankfurt 90

\* Tel: (0-69) 78 91 09 0 Telex: 4185397 Fax: (0-69) 78 95 38 3

National Semiconductor GmbH

Industriestrasse 10 D-8080 Fürstenfeldbruck Germany Tel: (0-81-41) 103-0 Telex: 527649 Fax: (0-81-41) 10-35-06

National Semiconductor GmbH Untere Waldplätze 37

D-7000 Stuttgart 80 Germany Tel: (07-11) 68-65-11 Telex: 7255993 Fax: (07-11) 68-65-260

Fax: (07-11) 68-65-260

National Semiconductor
Hong Kong Ltd.

13th Floor, Straight Block Ocean Centre 5 Canton Rd. Tsimshatsui, East Kowloon Hong Kong Tel: (852) 737-1600 Telex: 51292 NSHKL Fax: (852) 736-9960 National Semiconductor (UK) Ltd.

Unit 2A Clonskeagh Square Clonskeagh Road Dublin 14 Ireland Tel: (01) 269-5344 Fax: (01) 283-0650

National Semiconductor SpA Strada 7, Pallazo R/3 I-20089 Rozzano-Milanofiori Italy Tel: (02) 57500300

Tel: (02) 57500300 Telex: 352647 Fax: (02) 57500400

National Semiconductor Japan Ltd. Sanseido Bldg. 5F

Shinjuku-ku Tokyo Japan 160 Tel: (03) 3299-7001

National Semiconductor (Far East) Ltd.

(rar east) Ltd.
Korean Branch
13th Floor, Dai Han
Life Insurance 63 Building
60, Yoldo-dong. Youngdeungpo-ku
Seoul
Korea 150-763
Tel: (02) 784-8051
Telex: 24942 NSRKLO
Fax: (02) 784-8054

Electronica NSC de Mexico SA Juventino Rosas No. 118-2 Col Guadalupe Inn Mexico, 01020 D.F. Mexico

Col Guadalupe Inn Mexico, 01020 D.F. Mexico Tel: (525) 524-9402 Fax: (525) 524-9342 National Semiconductor

Benelux B.V. Flevolaan 4 NL-1382 JZ Weesp

The Netherlands
Tel: (0-2) 9-40 3-04-48
Fax: (0-2) 9-40 3-04-30

National Semiconductor (UK) Ltd. Isveien 45

N-1390 Vollen Norway Tel: (2) 79-6500 Fax: (2) 79-6040 National Semiconductor Asia Pacific Pte. Ltd. Southpoint 200

200 Cantonment Road #13-Singapore 0208 Singapore 7 Tel: (65) 225-2229 Telex: NATSEMI RS 50808 Fax: (65) 225-7080

National Semiconductor Calle Agustin de Foxa, 27 (9°D) E-28036 Madrid Spain Tel: (01) 7-33-29-58

Telex: 46133 Fax: (01) 7-33-80-18

National Semiconductor AB P.O. Box 1009 Grosshandlarvagen 7 S-121 23 Johanneshov Sweden Tel: (08) 7228050 Fax: (08) 7229095

National Semiconductor Alte Winterthurerstrasse 53 CH-8304 Wallisellen-Zürich Switzerland

Switzerland Tel: (01) 8-30-27-27 Fax: (01) 8-30-19-00

National Semiconductor (Far East) Ltd. Taiwan Branch 9th Floor, No. 18 Sec. 1, Chang An East Road

Sec. 1, Chang An East Road Taipei, Taiwan, R.O.C. Tel: (02) 521-3288 Fax: (02) 561-3054 National Semiconductor

(UK) Ltd.
The Maples, Kembrey Park
Swindon, Wiltshire SN2 6UT
United Kingdom
Tel: (07-93) 61 41 41
Telex: 444674
Fax: (07-93) 52 21 80