# Memory Databook

- BiCMOS ECL I/O SRAMs
- CMOS EPROMs
- CMOS/NMOS EEPROMs
- TTL I/O SRAMs
- Bipolar PROMs

1990

Memory Databook

# MEMORY DATABOOK

1990 Edition

**CMOS EPROMs** 

**EEPROMs** 

**PROMs** 

ECL I/O Static RAMs

TTL I/O Static RAMs

**Appendices/Physical Dimensions** 

#### TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

Abuseable™ Anadig™ ANS-R-TRAN™ APPSTM **ASPECT™** Auto-Chem Deflasher™ **BCPTM** BI-FET™ BI-FET II™ BI-LINE™ **BIPLANTM BLCTM BLXTM** Brite-Lite™ **BTL™** CheckTrack™ **CIMTM CIMBUS™ CLASIC™** Clock**⊮**Chek™ **СОМВО™** COMBO ITM COMBO II™ COPS™ microcontrollers Datachecker® **DENSPAKTM** DIB<sup>TM</sup> Digitalker® DISCERNTM DISTILL™ **DNR® DPVMTM** ELSTAR™ Embedded System Processor™ E-Z-LINK™ **FACT™** 

**FAIRCAD™ Fairtech™ FAST®** 5-Star Service™ **GENIX™** GNX™ **HAMR™** HandiScan™ HEX 3000™ НРС™ |3L® **ICM™ INFOCHEX™** Integral ISE™ Intelisplav<sup>™</sup> ISE™ ISE/06™ ISE/08™ ISE/16™ ISE32™ **ISOPLANAR™** ISOPLANAR-Z™ KeyScan™ LMCMOS™ M<sup>2</sup>CMOS™ Macrobus™ Macrocomponent<sup>™</sup> MAXI-ROM® Meat**⊮**Chek™ MenuMaster™ Microbus™ data bus MICRO-DAC™ μtalker™ Microtalker™ **MICROWIRE™** MICROWIRE/PLUS™ **MOLETM** 

**MST™** Naked-8™ National® National Semiconductor® National Semiconductor Corp.® NAX 800™ Nitride Plus™ Nitride Plus Oxide™ **NML™ NOBUSTM** NSC800TM **NSCISETM** NSX-16™ NS-XC-16TM **NTERCOM™ NURAMTM OXISS™** P<sup>2</sup>CMOS™ PC Master™ Perfect Watch™ Pharmar/Chek™ **PLANTM PLANARTM** Plus-2™ Polvcraft™ POSilink™ POSitalker™ Power + Control™ POWERplanar™ QUAD3000™ **QUIKLOOKTM RATTM** RTX16™ **SABR™** Script/Chek™ **SCXTM** 

SERIES/800™ Series 900™ Series 3000TM Series 32000® Shelf**⊮**Chek™ SofChek™ **SONIC™** SPIRETM Staggered Refresh™ **STAR™** Starlink<sup>TM</sup> STARPLEX™ Super-Block™ SuperChip™ SuperScript™ SYS32™ TapePak® TDSTM TeleGate™ The National Anthem® Timer/Chek™ TINATM **TLCTM Trapezoidal<sup>TM</sup> TRI-CODE™ TRI-POLY™** TRI-SAFE™ TRI-STATE® TURBOTRANSCEIVER™ VIDTM VR32™ **WATCHDOG™** XMOS™ **XPU™** Z STAR™ 883B/RETS™ 883S/RETS™

ABEL® is a registered trademark of Data I/O Corporation.

CUPL® is a registered trademark of Assisted Technology, Inc.

PAL® is a registered trademark of and used under license from Monolithic Memories, Inc.

Z80® is a registered trademark of Zilog Corporation.

TouchTone™ is a trademark of Western Electric Co., Inc.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR COR-PORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 (408) 721-5000 TWX (910) 339-9240

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.



## Memory Databook Introduction

National Semiconductor's Memory Databook is a comprehensive collection of information on advanced memory products intended to meet the needs of virtually every electronic system being designed today. National Semiconductor is committed to designing and supplying high performance memory products ranging from state-of-the-art static RAMs to programmable non-volatile EPROMs and EEPROMs.

National Semiconductor has an array of advanced technology processes to apply to memory design and development. These range from our unparalleled BiCMOS process used for the industry's most advanced line of high density ECL I/O SRAMs, to our small geometry, silicon gate, oxide isolated CMOS technology which is now producing unsurpassed, high performance EPROM and EEPROM non-volatile memory devices.

National Semiconductor is committed to excellence in design, manufacturing, reliability, and service to our customers through the continuing development of new products and technologies. As new information and devices become available, individual new data sheets will be issued. For the most current information, please contact your local National Semiconductor sales office or Distributor.

# National Semiconductor

# **Product Status Definitions**

## **Definition of Terms**

| Data Sheet Identification Product Status |                           | Definition                                                                                                                                                                                                                                                                      |  |  |
|------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information                      | Formative or<br>In Design | This data sheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                                                             |  |  |
| Prêliminary                              | First<br>Production       | This data sheet contains preliminary data, and supplementary data will<br>be published at a later date. National Semiconductor Corporation<br>reserves the right to make changes at any time without notice in order<br>to improve design and supply the best possible product. |  |  |
| No<br>Identification<br>Noted            | Full<br>Production        | This data sheet contains final specifications. National Semiconductor<br>Corporation reserves the right to make changes at any time without<br>notice in order to improve design and supply the best possible product.                                                          |  |  |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

# **Table of Contents**

| Alphanumeric Index                                                               | х     |
|----------------------------------------------------------------------------------|-------|
| Section 1 CMOS EPROMS                                                            |       |
| CMOS EPROM Selection Guide                                                       | 1-3   |
| ONE TIME PROGRAMMABLE EPROMS AND SURFACE MOUNT                                   |       |
| PACKAGING—INTRODUCTION                                                           | 1-4   |
| NMC27C16 16,384-Bit (2048 x 8) UV Erasable CMOS PROM                             | 1-5   |
| NMC27C32 32,768-Bit (4096 x 8) UV Erasable CMOS PROM                             | 1-12  |
| NMC27C32B 32,768-Bit (4k x 8) High Speed Version UV Erasable CMOS PROM           | 1-19  |
| NMC27C64 65,536-Bit (8k x 8) UV Erasable CMOS PROM                               | 1-28  |
| NMC27C64N 65,536-Bit (8k x 8) One-Time Programmable CMOS PROM                    | 1-37  |
| NMC27C128B High Speed Version 131,072 (16k x 8) CMOS PROM                        | 1-46  |
| NMC27C128BN High Speed Version 131,072-Bit (16k x 8) One-Time Programmable       |       |
| CMOS PROM                                                                        | 1-56  |
| NMC27C256 262,144-Bit (32k x 8) UV Erasable CMOS PROM                            | 1-67  |
| NMC27C256B High Speed Version 262,144-Bit (32k x 8) UV Erasable CMOS PROM        | 1-76  |
| NMC27C256BN High Speed Version 262,144-Bit (32k x 8) One-Time Programmable       |       |
|                                                                                  | 1-86  |
| NMC27C512A 524,288-Bit High Speed Version (64k x 8) UV Erasable CMOS PROM        | 1-97  |
| NMC27C512AN 524,288-Bit (64k x 8) One-Time Programmable CMOS PROM                | 1-107 |
| NMC27C010 1,048,576-Bit (128k x 8) UV Erasable CMOS PROM                         | 1-116 |
| NMC27C1024 1,048,576-Bit (64k x 16) UV Erasable CMOS PROM                        | 1-127 |
| Section 2 EEPROMS                                                                |       |
| Electrically Erasable Programmable Memory Selection Guide                        | 2-3   |
| SERIAL ELECTRICALLY ERASABLE PROGRAMMABLE MEMORY                                 | ~ 4   |
| NMC9306 256-Bit Serial Electrically Erasable Programmable Memory                 | 2-4   |
| NMC93C06/C46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memory.  | 2-11  |
| NMC93CS06/CS46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memory | 2-19  |
| NMC9307 256-Bit Serial Electrically Erasable Programmable Memory                 | 2-19  |
| NMC9313B 256-Bit Serial Electrically Erasable Programmable Memory                | 2-30  |
| NMC9346 1024-Bit Serial Electrically Erasable Programmable Memory                | 2-30  |
| NMC9314B 1024-Bit Serial Electrically Erasable Programmable Memory               | 2-48  |
| NMC93C56/C66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable         | 2 10  |
| Memory                                                                           | 2-53  |
| NMC93CS56/CS66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable       |       |
| Memory                                                                           | 2-61  |
| NMC93CS06x3/CS46x3/CS56x3/CS66x3 Extended Voltage Serial EEPROM                  | 2-72  |
| NMC93C06x3/C46x3/C56x3/C66x3 Extended Voltage Serial EEPROM                      | 2-83  |
| APPLICATION SPECIFIC EEPROM                                                      |       |
| NMC95C12 1024-Bit CMOS EEPROM with DIP Switches                                  | 2-91  |
| APPLICATIONS NOTES                                                               |       |
| AB-15 Protecting Data in Serial Electrically Erasable Programmable Memory        | 2-100 |
| AB-18 Electronic Compass Calibration Made Easy with Electrically Erasable        |       |
| Programmable Memory                                                              | 2-102 |
| AB-22 Automatic Low Cost Thermostat                                              | 2-103 |
| AN-338 Designing with the NMC9306                                                | 2-105 |
| AN-423 NMC9346—An Amazing Device                                                 | 2-111 |
| AN-431 An Easy/Low Cost Serial Electrically Erasable Programmable Memory         |       |
| Interface                                                                        | 2-114 |
| AN-433 Using the NMC9306 for Configuration and Production Information            | 2-117 |
| AN-481 Common I/O Applications for the NMC9306 and NMC9346                       | 2-120 |

# Table of Contents (Continued)

| Section 2 EEPROMS (Continued)                                                     |       |
|-----------------------------------------------------------------------------------|-------|
| AN-482 Error Detection and Correction Techniques                                  | 2-123 |
| AN-507 Using the NMC93CSXX Family of Electrically Erasable Programmable           |       |
| Memory                                                                            | 2-128 |
| Reliability of National Semiconductor's Electrically Erasable Programmable Memory |       |
| Products                                                                          | 2-142 |
| Section 3 PROMS                                                                   |       |
| Bipolar PROM Selection Guide                                                      | 3-3   |
| NON-REGISTERED BIPOLAR PROMS                                                      |       |
| PL77/87X288B (32 x 8) 256-Bit TTL Logic PROMs                                     | 3-6   |
| DM54/74S188 (32 x 8) 256-Bit TTL PROM                                             | 3-10  |
| DM54/74S288 (32 x 8) 256-Bit TTL PROM                                             | 3-14  |
| DM54/74S287 (256 x 4) 1024-Bit TTL PROM                                           | 3-18  |
| DM54/74S387 (256 x 4) 1024-Bit TTL PROM                                           | 3-22  |
| DM54/74LS471 (256 x 8) 2048-Bit TTL PROM                                          | 3-26  |
| DM54/74S472 (512 x 8) 4096-Bit TTL PROM                                           | 3-30  |
| DM54/74S473 (512 x 8) 4096-Bit TTL PROM                                           | 3-34  |
| DM54/74S474 (512 x 8) 4096-Bit TTL PROM                                           | 3-38  |
| DM54/74S475 (512 x 8) 4096-Bit TTL PROM                                           | 3-42  |
| DM54/74S570 (512 x 4) 2048-Bit TTL PROM                                           | 3-46  |
| DM54/74S571 (512 x 4) 2048-Bit TTL PROM                                           | 3-50  |
| DM54/74S572 (1024 x 4) 4096-Bit TTL PROM                                          | 3-54  |
| DM54/74S573 (1024 x 4) 4096-Bit TTL PROM                                          | 3-58  |
| DM77/87S180, DM77/87S280 (1024 x 8) 8192-Bit TTL PROMs                            | 3-62  |
| DM77/87S181, DM77/87S281 (1024 x 8) 8192-Bit TTL PROMs                            | 3-66  |
| DM77/87S184 (2048 x 4) 8192-Bit TTL PROM                                          | 3-70  |
| DM77/87S185 (2048 x 4) 8192-Bit TTL PROM<br>REGISTERED BIPOLAR PROMS              | 3-74  |
| DM77/87SR474 (512 x 8) 4k-Bit Registered TTL PROM                                 | 3-78  |
| DM77/87SR474 (512 x 8) 4k-Bit Registered TTL PROM                                 | 3-78  |
| DM77/87SR27 (512 x 8) 4k-Bit Registered TTL PROM                                  | 3-86  |
| DM77/87SR181 (1024 x 8) 8k-Bit Registered TTL PROM                                | 3-91  |
| APPLICATIONS INFORMATION                                                          | 0-01  |
| Bipolar PROM Devices in Plastic Leaded Chip Carriers                              | 3-95  |
| Non-Registered PROM Programming Procedure                                         | 3-99  |
| Registered PROM Programming Procedure                                             | 3-101 |
| Standard Test Load                                                                | 3-103 |
| Switching Time Waveforms                                                          | 3-103 |
| Approved Programmers/Quality Enhancement                                          | 3-105 |
| Section 4 ECL I/O STATIC RAMS                                                     |       |
| BiCMOS ECL I/O SRAM Selection Guide                                               | 4-3   |
| BICMOS SRAMS (ECL I/O)                                                            | 10    |
| NM5100/NM100500 ECL I/O 256k BiCMOS SRAM 262,144 x 1-Bit                          | 4-4   |
| NM100504/NM5104 256k BiCMOS SRAM 64k x 4 Bit                                      | 4-11  |
| NM100494 64k BiCMOS SRAM 16k x 4 Bit                                              | 4-18  |
| NM10494 64k BiCMOS SRAM 16k x 4 Bit                                               | 4-25  |
| NM100492/NM4492 2k x 9 Advanced Self-Timed SRAM                                   | 4-32  |
| NM10E149 256 x 4-Bit ECL EPROM                                                    | 4-45  |
| NM100E149 256 x 4-Bit ECL EPROM                                                   | 4-53  |

# Table of Contents (Continued)

| Section 4 ECL I/O STATIC RAMS (Continued)                                  |      |
|----------------------------------------------------------------------------|------|
| APPLICATION NOTES                                                          |      |
| AN-565 Memory System Efficiency and How National Semiconductor's 256k x 1  |      |
| BiCMOS SRAM Helps                                                          | 4-62 |
| AN-566 National Semiconductor's BiCMOS III Process Is Latch-Up Immune      | 4-64 |
| AN-567 Hot Carrier and Gate Oxide Reliability Characterization of National |      |
| Semiconductor's BiCMOS III Technology                                      | 4-67 |
| AN-568 The Reliability of National Semiconductor's 256k x 1 BiCMOS SRAM    |      |
| (NM5100/NM100500)                                                          | 4-69 |
| AN-569 256k x 1 BiCMOS ECL SRAM Memory Cell Characterization and Alpha     |      |
| Sensitivity Testing                                                        | 4-72 |
| AN-572 Understanding Advanced Self-Timed SRAMs                             | 4-73 |
| AN-573 Design Considerations for High Speed Architectures                  | 4-80 |
| Section 5 TTL I/O STATIC RAMS                                              |      |
| TTL I/O—MOS SRAM Selection Guide                                           | 5-3  |
| BIPOLAR STATIC RAMS                                                        |      |
| DM54S189/DM74S189 64-Bit (16 x 4) TRI-STATE RAM                            | 5-4  |
| DM54S189A/DM74S189A High Speed 64-Bit TRI-STATE RAM                        | 5-4  |
| DM74S289 64-Bit (16 x 4) Open Collector RAM                                | 5-11 |
| 93L415A 1024 x 1-Bit Static Random Access Memory                           | 5-15 |
| 93L422A 256 x 4-Bit Static Random Access Memory                            | 5-20 |
| 93L425A 1024 x 1-Bit Static Random Access Memory                           | 5-26 |
| 93479 256 x 9-Bit Static Random Access Memory                              | 5-32 |
| MOS STATIC RAMS                                                            |      |
| MM54/74C89 65-Bit TRI-STATE Random Access Read/Write Memory                | 5-39 |
| MM54/74C200 256-Bit TRI-STATE Random Access Read/Write Memory              | 5-44 |
| MM54/74C910 256-Bit TRI-STATE Random Access Read/Write Memory              | 5-48 |
| MM54/74C989 64-Bit (16 x 4) TRI-STATE Random Access Memory                 | 5-53 |
| NMC2147H 4096 x 1-Bit Static RAM                                           | 5-57 |
| NMC2148H 1024 x 4-Bit Static RAM                                           | 5-62 |
| EDGE TRIGGERED REGISTERS                                                   |      |
| DM75S68/68A/85S68/68A 16 x 4 Edge Triggered Registers                      | 5-67 |
| Section 6 Appendices/Physical Dimensions                                   |      |
| STAR™ Surface Mount Tape-and-Reel Specification                            | 6-3  |
| Physical Dimensions                                                        | 6-31 |
| Bookshelf                                                                  |      |
| Distributors                                                               |      |

# Alpha-Numeric Index

| 93L415A 1024 x 1-Bit Static Random Access Memory                                             |        |
|----------------------------------------------------------------------------------------------|--------|
| 93L422A 256 x 4-Bit Static Random Access Memory                                              | . 5-20 |
| 93L425A 1024 x 1-Bit Static Random Access Memory                                             |        |
| 93479 256 x 9-Bit Static Random Access Memory                                                | . 5-32 |
| AN-388 Designing with the NMC9306                                                            | 2-105  |
| AN-423 NMC9346—An Amazing Device                                                             | 2-111  |
| AN-433 Using the NMC9306 for Configuration and Production Information                        | 2-117  |
| AN-481 Common I/O Applications for the NMC9306                                               | 2-120  |
| AN-481 Common I/O Applications for the NMC9346                                               | 2-120  |
| AN-507 Using the NMC93CSXX Family of Electrically Erasable Programmable Memory               | 2-128  |
| AN-565 Memory System Efficiency and How National Semiconductor's 256k x 1 BiCMOS SRAM        |        |
| Helps                                                                                        | . 4-62 |
| AN-566 National Semiconductor's BiCMOS III Process Is Latch-Up Immune                        | . 4-64 |
| AN-567 Hot Carrier and Gate Oxide Reliability Characterization of National Semiconductor's   |        |
| BiCMOS III Technology                                                                        | . 4-67 |
| AN-568 The Reliability of National Semiconductor's 256k x 1 BiCMOS SRAM                      |        |
| (NM5100/NM100500)                                                                            | . 4-69 |
| AN-569 256k x 1 BiCMOS ECL SRAM Memory Cell Characterization and Alpha Sensitivity Testing . |        |
| AN-572 Understanding Advanced Self-Timed SRAMs                                               |        |
| AN-573 Design Considerations for High Speed Architectures                                    |        |
| DM54LS471 (256 x 8) 2048-Bit TTL PROM                                                        |        |
| DM54S188 (32 x 8) 256-Bit TTL PROM                                                           | 3-10   |
| DM54S189 64-Bit (16 x 4) TRI-STATE RAM                                                       |        |
| DM54S189A High Speed 64-Bit TRI-STATE RAM                                                    |        |
| DM54S287 (256 x 4) 1024-Bit TTL PROM                                                         |        |
| DM54S288 (32 x 8) 256-Bit TTL PROM                                                           |        |
| DM54S387 (256 x 4) 1024-Bit TTL PROM                                                         |        |
| DM54S472 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM54S473 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM54S474 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM54S474 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM545473 (512 x 4) 2048-Bit TTL PROM                                                         |        |
| DM54S570 (512 x 4) 2048-Bit TTL PROM                                                         |        |
| DM54S577 (512 x 4) 2046-Bit TTL PROM                                                         |        |
| DM54S572 (1024 x 4) 4096-Bit TTL PROM                                                        |        |
| DM74LS471 (256 x 8) 2048-Bit TTL PROM                                                        |        |
| DM74L3471 (256 x 6) 2046-Bit TTL PROM                                                        |        |
| DM745166 (32 x 6) 250-Dit TTL FROM<br>DM74S189 64-Bit (16 x 4) TRI-STATE RAM                 |        |
| DM74S1896 High Speed 64-Bit TRI-STATE RAM                                                    |        |
|                                                                                              |        |
| DM74S287 (256 x 4) 1024-Bit TTL PROM<br>DM74S288 (32 x 8) 256-Bit TTL PROM                   |        |
|                                                                                              |        |
| DM74S289 64-Bit (16 x 4) Open Collector RAM<br>DM74S387 (256 x 4) 1024-Bit TTL PROM          |        |
| DM74S387 (256 X 4) 1024-Bit TTL PROM<br>DM74S472 (512 x 8) 4096-Bit TTL PROM                 | . 3-22 |
|                                                                                              |        |
| DM74S473 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM74S474 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM74S475 (512 x 8) 4096-Bit TTL PROM                                                         |        |
| DM74S570 (512 x 4) 2048-Bit TTL PROM                                                         |        |
| DM74S571 (512 x 4) 2048-Bit TTL PROM                                                         |        |
| DM74S572 (1024 x 4) 4096-Bit TTL PROM                                                        |        |
| DM74S573 (1024 x 4) 4096-Bit TTL PROM                                                        | . 3-58 |

# Alpha-Numeric Index (Continued)

| -                                                                                                                |
|------------------------------------------------------------------------------------------------------------------|
| DM75S68 16 x 4 Edge Triggered Registers                                                                          |
| DM75S68A 16 x 4 Edge Triggered Registers 5-67                                                                    |
| DM77S180 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM77S181 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM77S184 (2048 x 4) 8192-Bit TTL PROM                                                                            |
| DM77S185 (2048 x 4) 8192-Bit TTL PROM                                                                            |
| DM77S280 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM77S281 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM77SR27 (512 x 8) 4k-Bit Registered TTL PROM                                                                    |
| DM77SR181 (1024 x 8) 8k-Bit Registered TTL PROM                                                                  |
| DM77SR474 (512 x 8) 4k-Bit Registered TTL PROM                                                                   |
| DM77SR476 (512 x 8) 4k-Bit Registered TTL PROM                                                                   |
| DM85S68 16 x 4 Edge Triggered Registers                                                                          |
| DM85S68A 16 x 4 Edge Triggered Registers                                                                         |
|                                                                                                                  |
| DM87S180 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM87S181 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM87S184 (2048 x 4) 8192-Bit TTL PROM                                                                            |
| DM87S185 (2048 x 4) 8192-Bit TTL PROM                                                                            |
| DM87S280 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM87S281 (1024 x 8) 8192-Bit TTL PROM                                                                            |
| DM87SR27 (512 x 8) 4k-Bit Registered TTL PROM 3-86                                                               |
| DM87SR181 (1024 x 8) 8k-Bit Registered TTL PROM                                                                  |
| DM87SR474 (512 x 8) 4k-Bit Registered TTL PROM                                                                   |
| DM87SR476 (512 x 8) 4k-Bit Registered TTL PROM                                                                   |
| MM54C89 65-Bit TRI-STATE Random Access Read/Write Memory                                                         |
| MM54C200 256-Bit TRI-STATE Random Access Read/Write Memory                                                       |
| MM54C910 256-Bit TRI-STATE Random Access Read/Write Memory                                                       |
| MM54C989 64-Bit (16 x 4) TRI-STATE Random Access Memory                                                          |
| MM74C89 65-Bit TRI-STATE Random Access Read/Write Memory                                                         |
| MM74C200 256-Bit TRI-STATE Random Access Read/Write Memory                                                       |
| MM74C910 256-Bit TRI-STATE Random Access Read/Write Memory                                                       |
| MM74C989 64-Bit (16 x 4) TRI-STATE Random Access Memory                                                          |
| NM10E149 256 x 4-Bit ECL EPROM                                                                                   |
| NM10E149 256 x 4-Bit ECL EPROM                                                                                   |
| NM4492 2k x 9 Advanced Self-Timed SRAM                                                                           |
| NM/4492 2K X 9 Advanced Sen-Timed SRAM                                                                           |
|                                                                                                                  |
| NM5104 256k BiCMOS SRAM 64k x 4 Bit         4-11           NM100492 2k x 9 Advanced Self-Timed SRAM         4-32 |
| NM 100492 2k x 9 Advanced Sell-Timed SRAM                                                                        |
|                                                                                                                  |
| NM100494 64k BiCMOS SRAM 16k x 4 Bit                                                                             |
| NM100500 ECL I/O 256k BiCMOS SRAM 262,144 x 1-Bit                                                                |
| NM100504 256k BiCMOS SRAM 64k x 4 Bit                                                                            |
| NMC27C010 1,048,576-Bit (128k x 8) UV Erasable CMOS PROM                                                         |
| NMC27C16 16,384-Bit (2048 x 8) UV Erasable CMOS PROM 1-5                                                         |
| NMC27C32 32,768-Bit (4096 x 8) UV Erasable CMOS PROM 1-12                                                        |
| NMC27C32B 32,768-Bit (4k x 8) High Speed Version UV Erasable CMOS PROM 1-19                                      |
| NMC27C64 65,536-Bit (8k x 8) UV Erasable CMOS PROM                                                               |
| NMC27C64N 65,536-Bit (8k x 8) One-Time Programmable CMOS PROM                                                    |
| NMC27C128B High Speed Version 131,072 (16k x 8) CMOS PROM                                                        |
| NMC27C128BN High Speed Version 131,072-Bit (16k x 8) One-Time Programmable CMOS PROM . 1-56                      |
| NMC27C256 262,144-Bit (32k x 8) UV Erasable CMOS PROM                                                            |
|                                                                                                                  |

# Alpha-Numeric Index (Continued)

| NMC27C256B High Speed Version 262,144-Bit (32k x 8) UV Erasable CMOS PROM 1-76              |
|---------------------------------------------------------------------------------------------|
| NMC27C256BN High Speed Version 262,144-Bit (32k x 8) One-Time Programmable CMOS PROM . 1-86 |
| NMC27C512A 524,288-Bit High Speed Version (64k x 8) UV Erasable CMOS PROM                   |
| NMC27C512AN 524,288-Bit (64k x 8) One-Time Programmable CMOS PROM                           |
| NMC27C1024 1,048,576-Bit (64k x 16) UV Erasable CMOS PROM                                   |
| NMC93C06 256-Bit Serial Electrically Erasable Programmable Memory                           |
| NMC93C06x3 Extended Voltage Serial EEPROM                                                   |
| NMC93C46 1024-Bit Serial Electrically Erasable Programmable Memory                          |
| NMC93C46x3 Extended Voltage Serial EEPROM                                                   |
| NMC93C56 2048-Bit Serial Electrically Erasable Programmable Memory                          |
| NMC93C56x3 Extended Voltage Serial EEPROM                                                   |
| NMC93C66 4096-Bit Serial Electrically Erasable Programmable Memory                          |
| NMC93C66x3 Extended Voltage Serial EEPROM                                                   |
| NMC93CS06 256-Bit Serial Electrically Erasable Programmable Memory                          |
| NMC93CS06x3 Extended Voltage Serial EEPROM                                                  |
| NMC93CS46 1024-Bit Serial Electrically Erasable Programmable Memory                         |
| NMC93CS46x3 Extended Voltage Serial EEPROM                                                  |
| NMC93CS56 2048-Bit Serial Electrically Erasable Programmable Memory                         |
| NMC93CS56x3 Extended Voltage Serial EEPROM                                                  |
| NMC93CS66 4096-Bit Serial Electrically Erasable Programmable Memory                         |
| NMC93CS66x3 Extended Voltage Serial EEPROM                                                  |
| NMC95C12 1024-Bit CMOS EEPROM with DIP Switches                                             |
| NMC2147H 4096 x 1-Bit Static RAM                                                            |
| NMC2148H 1024 x 4-Bit Static RAM                                                            |
| NMC9306 256-Bit Serial Electrically Erasable Programmable Memory 2-4                        |
| NMC9307 256-Bit Serial Electrically Erasable Programmable Memory                            |
| NMC9313B 256-Bit Serial Electrically Erasable Programmable Memory 2-36                      |
| NMC9314B 1024-Bit Serial Electrically Erasable Programmable Memory 2-48                     |
| NMC9346 1024-Bit Serial Electrically Erasable Programmable Memory 2-41                      |
| PL77X288B (32 x 8) 256-Bit TTL Logic PROM                                                   |
| PL87X288B (32 x 8) 256-Bit TTL Logic PROM                                                   |



# Section 1 CMOS EPROMs

.



### **Section 1 Contents**

| CMOS EPROM Selection Guide                                                    | -3 |
|-------------------------------------------------------------------------------|----|
| ONE TIME PROGRAMMABLE EPROMS AND SURFACE MOUNT                                |    |
| PACKAGING—INTRODUCTION 1-                                                     | -4 |
| NMC27C16 16,384-Bit (2048 x 8) UV Erasable CMOS PROM                          | -5 |
| NMC27C32 32,768-Bit (4096 x 8) UV Erasable CMOS PROM 1-1                      | 12 |
| NMC27C32B 32,768-Bit (4k x 8) High Speed Version UV Erasable CMOS PROM 1-1    | 19 |
| NMC27C64 65,536-Bit (8k x 8) UV Erasable CMOS PROM 1-2                        | 28 |
| NMC27C64N 65,536-Bit (8k x 8) One-Time Programmable CMOS PROM 1-3             | 37 |
| NMC27C128B High Speed Version 131,072 (16k x 8) CMOS PROM 1-4                 | 46 |
| NMC27C128BN High Speed Version 131,072-Bit (16k x 8) One-Time Programmable    |    |
| CMOS PROM                                                                     | 56 |
| NMC27C256 262,144-Bit (32k x 8) UV Erasable CMOS PROM 1-6                     | 67 |
| NMC27C256B High Speed Version 262,144-Bit (32k x 8) UV Erasable CMOS PROM 1-7 | 76 |
| NMC27C256BN High Speed Version 262,144-Bit (32k x 8) One-Time Programmable    |    |
| CMOS PROM                                                                     | 86 |
| NMC27C512A 524,288-Bit High Speed Version (64k x 8) UV Erasable CMOS PROM 1-9 | 97 |
| NMC27C512AN 524,288-Bit (64k x 8) One-Time Programmable CMOS PROM 1-10        | 07 |
| NMC27C010 1,048,576-Bit (128k x 8) UV Erasable CMOS PROM 1-11                 | 16 |
| NMC27C1024 1,048,576-Bit (64k x 16) UV Erasable CMOS PROM 1-12                | 27 |

.



# CMOS EPROMs Non-Volatile Memory Selection Guide

### **CMOS EPROMs and OTP PROMs**

| Part No.                 | Org.               | Size       | No. of<br>Pins | Access<br>Time            | Prog.<br>Volt. | PS<br>Tol.     | Temp.<br>Range                    |
|--------------------------|--------------------|------------|----------------|---------------------------|----------------|----------------|-----------------------------------|
| NMC27C16Q                | 2k x 8             | 16k        | 24             | 300, 350, 450, 550        | 25             | 5%             | 0°C to +70°C                      |
| NMC27C16QE               | 2k x 8             | 16k        | 24             | 450                       | 25             | 5%             | -40°C to +85°C                    |
|                          |                    |            |                |                           |                |                |                                   |
| NMC27C32Q                | 4k x 8             | 32k        | 24             | 300, 350, 450, 550        | 25             | 5%             | 0°C to +70°C                      |
| NMC27C32QE               | 4k x 8             | 32k        | 24             | 450                       | 25             | 5%             | -40°C to +85°C                    |
|                          |                    |            |                |                           |                |                |                                   |
| NMC27C32BQ               | 4k x 8             | 32k        | 24             | 150, 200, 250             | 13<br>13       | 5%, 10%<br>10% | 0°C to + 70°C                     |
| NMC27C32BQE              | 4k x 8             | 32k        | 24             | 200, 250                  | 13             | 10%            | -40°C to +85°C                    |
|                          | 04.4.0             | CAL        |                | 150                       | 10             | E 9/           | 0°C to 1 70°C                     |
| NMC27C64Q<br>NMC27C64Q/N | 8k x 8             | 64k        | 28<br>28       | 150                       | 13<br>13       | 5%<br>10%      | 0°C to + 70°C<br>0°C to + 70°C    |
| NMC27C64Q/N              | 8 k x 8<br>8 k x 8 | 64k<br>64k |                | 150, 200, 250<br>150, 200 | 13             | 10%            | $-40^{\circ}$ C to $+85^{\circ}$  |
| NMC27C64QE               | 8k x 8             | 64k        | 28<br>28       | 200, 250                  | 13             | 10%            | $-55^{\circ}$ C to $+125^{\circ}$ |
| 11111027004Q10           | 06.2.0             | 04K        | 20             | 200, 250                  | 13             | 10 /8          | -55 0 10 + 125                    |
| NMC27C128BQ/BN           | 16k x 8            | 128k       | 28             | 150, 200, 250             | 13             | 5%, 10%        | 0°C to +70°C                      |
| NMC27C128BQE             | 16k x 8            | 128k       | 28             | 150, 200                  | 13             | 10%            | -40°C to +85°                     |
| NMC27C128QM              | 16k x 8            | 128k       | 28             | 150, 200                  | 13             | 10%            | -55°C to +125                     |
|                          |                    |            |                |                           |                |                |                                   |
| NMC27C256Q               | 32k x 8            | 256k       | 28             | 170, 200, 250             | 13             | 5%             | 0°C to + 70°C                     |
| NMC27C256Q               | 32k x 8            | 256k       | 28             | 200, 250, 300             | 13             | 10%            | 0°C to + 70°C                     |
| NMC27C256QE              | 32k x 8            | 256k       | 28             | 200, 250                  | 13             | 10%            | -40°C to +85°                     |
| NMC27C256QM              | 32k x 8            | 256k       | 28             | 250, 350                  | 13             | 10%            | -55°C to +125°                    |
|                          | 001 0              | 0501       |                | 450,000,050               | 1.10           | 501 4001       | 010 1- 1 7010                     |
| NMC27C256BQ/BN           | 32k x 8            | 256k       | 28             | 150, 200, 250             | 13             | 5%, 10%        | 0°C to +70°C                      |
| NMC27C256BQE             | 32k x 8            | 256k       | 28             | 150, 200                  | 13             | 10%            | -40°C to +85°                     |
| NMC27C256BQM             | 32k x 8            | 256k       | 28             | 150, 200                  | 13             | 10%            | -55°C to +125                     |
| NMC27C512AQ/AN           | 64k x 8            | 512k       | 28             | 150, 170, 200, 250        | 13             | 5%, 10%        | 0°C to +70°C                      |
| NMC27C512AQE             | 64k x 8            | 512k       | 28             | 150, 170, 200, 250        | 13             | 10%            | -40°C to +85°                     |
| NMC27C512AQE             | 64k x 8            | 512k       | 28             | 150, 170, 200, 250        | 13             | 10%            | -40°C to +85°                     |
| NMC27C512AQM             | 64k x 8            | 512k       | 28             | 150, 170, 200, 250        | 13             | 10%            | -55°C to +125                     |
|                          | 0111/10            | 0121       |                | 100, 110, 200, 200        | 1              |                |                                   |
| NMC27C010Q               | 128k x 8           | 1024k      | 32             | 150, 170, 200, 250        | 13             | 5%, 10%        | 0°C to +70°C                      |
| NMC27C010QE              | 128k x 8           | 1024k      | 32             | 150, 170, 200, 250        | 13             | 10%            | -40°C to +85°                     |
| NMC27C010QM              | 128k x 8           | 1024k      | 32             | 170, 200, 250             | 13             | 10%            | -55°C to +125                     |
|                          |                    | r          |                | T                         | r              | [              |                                   |
| NMC27C1024Q              | 64k x 16           | 1024k      | 40             | 120, 150, 170, 200, 250   | 13             | 5%, 10%        | 0°C to +70°C                      |
| NMC27C1024QE             | 64k x 16           | 1024k      | 40             | 150, 170, 200             | 13             | 10%            | -40°C to +85°                     |
| NMC27C1024QM             | 64k x 16           | 1024k      | 40             | 170, 200                  | 13             | 10%            | -55°C to +125                     |

1

# National Semiconductor

# **ONE TIME PROGRAMMABLE EPROMs**

One Time Programmable is the term coined for EPROMs encapsulated in packages without a quartz window. The absence of the quartz window prevents erasure as the EPROM die is no longer capable of being exposed to any source of UV light. Thus the user can program the device only once, thereby giving rise to the term One Time Programmable or OTP.

One Time Programmable EPROMs are frequently packaged in Dual-In-Line Packages (DIP) or surface mount Plastic Leaded Chip Carriers (PLCC).

### **Dual-In-Line Package**

The plastic DIP has lead spacing of 0.100 inch and is particularly advantageous for users of EPROMs that are in high volume production. Plastic being less brittle than ceramic, the PDIPs can be used with auto insertion equipment, thereby offering an additional advantage to high volume users by reducing manufacturing throughput time.

| Density  | Product Nomenclature |
|----------|----------------------|
| 64 kbit  | NMC27C64N            |
| 128 kbit | NMC27C128BN          |
| 256 kbit | NMC27C256BN          |
| 512 kbit | NMC27C512AN          |

### **Surface Mount Package**

Plastic Leaded Chip Carriers (PLCC) allow for a three to one improvement in surface mounting density over the plastic DIP, due to the tighter lead spacings of 0.050 inch. As the leads bond to the surface of the board (vs. through hole mounting for DIPs), system design engineers can optimize their PC board density by placing components on both sides of the PC board.

These packages are advantageous for cost sensitive, high volume users that are board space constrained and want to increase their manufacturing throughput with the aid of auto insertion equipment.

National Semiconductor's scheduled introduction of a broad range of high density EPROMs in PLCC through early 1990 include:

| Density      | Product Nomenclature |
|--------------|----------------------|
| 128 kbit     | NMC27C128BV          |
| 256 kbit     | NMC27C256BV          |
| 512 kbit     | NMC27C512AV          |
| 1 Mbit (×8)  | NMC27C010V           |
| 1 Mbit (×16) | NMC27C1024V          |

National Semiconductor has had many years of experience building surface mount packages. The company has an excellent reputation in the industry for product reliability. EPROMs in both the Plastic Dual-In-Line Package and the Plastic Leaded Chip Carrier will be built with the same stringent reliability standards as other National products.

# National Semiconductor

## NMC27C16 16,384-Bit (2048 x 8) UV Erasable CMOS PROM

### **General Description**

The NMC27C16 is a high speed 16k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C16 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure.

This EPROM is fabricated with the reliable, high volume, time proven, P<sup>2</sup>CMOS™ silicon gate technology.

#### **Features**

- Access time down to 300 ns
- Low CMOS power consumption — Active Power: 26.25 mW max
  - Standby Power: 0.53 mW max (98% savings)
- Performance compatible to NSC800<sup>TM</sup> CMOS microprocessor
- Single 5V power supply
- Extended temperature range available (NMC27C16E-45), -40°C to +85°C, 450 ns ±5% power supply
- Pin compatible to MM2716 and higher density EPROMs
- Static—no clocks required
- TTL compatible inputs/outputs
- TRI-STATE® output

### **Block Diagram**



Pin Names

| A0-A10                         | Addresses     |
|--------------------------------|---------------|
| CE                             | Chip Enable   |
| ŌĒ                             | Output Enable |
| 0 <sub>0</sub> -0 <sub>7</sub> | Outputs       |
| PGM                            | Program       |
| NC                             | No Connect    |

TL/D/5275-1

**NMC27C16** 

### **Connection Diagram**

| 27C256          | 27C128          | 27C64           | 27C32          |        |                   |       | 27C32              | 27C64          | 27C128          | 27C256          |
|-----------------|-----------------|-----------------|----------------|--------|-------------------|-------|--------------------|----------------|-----------------|-----------------|
| 27256           | 27128           | 2764            | 2732           |        |                   |       | 2732               | 2764           | 27128           | 27256           |
| V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> |                | Dua    | al-In-Line Packag | e     |                    | Vcc            | V <sub>CC</sub> | V <sub>CC</sub> |
| A12             | A12             | A12             |                |        | NMC27Ç16          | _     |                    | PGM            | PGM             | A14             |
| A7              | A7              | A7              | A7             | A7 1   | 24                | - Vcc | Vcc                | NC             | A13             | A13             |
| A6              | A6              | A6              | A6             | A6 2   | 23                | AB    | A8                 | A8             | A8              | A8              |
| A5              | A5              | A5              | A5             | A5 3   | . 22              | A9    | A9                 | A9             | A9              | A9              |
| A4              | A4              | A4              | A4             | A4 — 4 | 21                | - VPP | A11                | A11            | A11             | A11             |
| AЗ              | AЗ              | A3              | A3             | A3 5   | 20                | OE    | OE/V <sub>PP</sub> | ŌĒ             | ŌĒ              | ŌĒ              |
| A2              | A2              | A2              | A2             | A2 6   | 19                | A10   | A10                | A10            | A10             | A10             |
| A1              | A1              | A1              | A1             | A1 7   | 18                | - CE  | CE                 | CE             | CE              | CE              |
| A0              | AO              | A0              | A0             | A0 8   | 17                | 07    | 07                 | 07             | 07              | 07              |
| O <sub>0</sub>  | O <sub>0</sub>  | O <sub>0</sub>  | O <sub>0</sub> | 00 9   | 16                | 06    | O <sub>6</sub>     | 0 <sub>6</sub> | 0 <sub>6</sub>  | 0 <sub>6</sub>  |
| 0 <sub>1</sub>  | 0 <sub>1</sub>  | 0 <sub>1</sub>  | 01             | 01 10  | ) 15              | 05    | O5                 | O5             | O5              | 0 <sub>5</sub>  |
| O <sub>2</sub>  | O2              | 0 <sub>2</sub>  | O2             | 02 11  | I 14              | - 04  | O4                 | O4             | O4              | O4              |
| GND             | GND             | GND             | GND            | GND 12 | 2 13              | 03    | 03                 | O3             | O3              | O3              |

TL/D/5275-2 Top View

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C16 pins.

#### Order Number NMC27C16 See NS Package Number J24AQ

#### Commercial Temp Range (0°C to $\,+\,70^{\circ}\text{C})$ V\_{CC} = 5V $\pm\,5\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C16-30            | 300              |
| NMC27C16-35            | 350              |
| NMC27C16-45            | 450              |
| NMC27C16-55            | 550              |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                         | -10°C to +80°C                    |
|--------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                            | -65°C to +125°C                   |
| All Input Voltages with<br>Respect to Ground                                   | +6.5V to -0.3V                    |
| All Output Voltages with<br>Respect to Ground (Note 11)                        | V <sub>CC</sub> +0.3V to GND-0.3V |
| V <sub>PP</sub> Supply Voltage with<br>Respect to Ground<br>During Programming | + 26.5∨ to −0.3∨                  |
|                                                                                |                                   |

| Power Dissipation                        | 1.0W  |
|------------------------------------------|-------|
| Lead Temperature (Soldering, 10 seconds) | 300°C |

### Operating Conditions (Note 9)

| Temperature Range                            |                 |
|----------------------------------------------|-----------------|
| NMC27C16-30, -35, -45, -55                   | 0°C to +70°C    |
| NMC27C16E-45                                 | -40°C to +85°C  |
| V <sub>CC</sub> Power Supply (Notes 2 and 3) | 5V ±5%          |
| V <sub>PP</sub> Power Supply (Note 3)        | V <sub>CC</sub> |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                                                                                   | Min                   | Typ (Note 4) | Max                 | Units |
|------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|---------------------|-------|
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                                                                                            |                       |              | 10                  | μΑ    |
| I <sub>LO</sub>              | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                                                                                                   |                       |              | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 3) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{OE} = \overline{CE} = V_{IL}, f = 1 \text{ MHz}$<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA                                                      |                       | 2            | 10                  | mA    |
| I <sub>CC2</sub><br>(Note 3) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $ \overline{\text{OE}} = \overline{\text{CE}} = \text{V}_{\text{IL}}, \text{f} = 1 \text{ MHz} $ $ \text{Inputs} = \text{V}_{\text{CC}} \text{ or GND, I/O} = 0 \text{ mA} $ |                       | 1            | 5                   | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                                                                                                     |                       | 0.1          | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                                                                                     |                       | 0.01         | 0.1                 | mA    |
| VIL                          | Input Low Voltage                                |                                                                                                                                                                              | -0.1                  |              | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                                                                                              | 2.0                   |              | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                                                                                                    |                       |              | 0.45                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -400 \mu A$                                                                                                                                                        | 2.4                   |              |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 0 \ \mu A$                                                                                                                                                         |                       |              | 0.1                 | V     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = 0 \ \mu A$                                                                                                                                                         | V <sub>CC</sub> - 0.1 |              |                     | V     |

### **AC Electrical Characteristics**

|                             |                                                                      |                                          | NMC27C16 |     |     |     |      |        |     |     |       |
|-----------------------------|----------------------------------------------------------------------|------------------------------------------|----------|-----|-----|-----|------|--------|-----|-----|-------|
| Symbol                      | Parameter                                                            | Conditions                               |          | 30  | -:  | 35  | E-45 | 5, -45 | -!  | 55  | Units |
|                             |                                                                      |                                          | Min      | Max | Min | Max | Min  | Max    | Min | Max |       |
| tACC                        | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |          | 300 |     | 350 |      | 450    |     | 550 | ns    |
| t <sub>CE</sub>             | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |          | 300 |     | 350 |      | 450    |     | 550 | ns    |
| t <sub>OE</sub>             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |          | 120 |     | 120 |      | 120    |     | 160 | ns    |
| t <sub>DF</sub>             | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0        | 100 | 0   | 100 | 0    | 100    | 0   | 100 | ns    |
| t <sub>OH</sub><br>(Note 5) | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0        |     | 0   |     | 0    |        | 0   |     | ns    |

1

NMC27C16

| Symbol         | Parameter                                               |            | Conditions              | Тур             | Max               | Units                    |                                                 |                        |
|----------------|---------------------------------------------------------|------------|-------------------------|-----------------|-------------------|--------------------------|-------------------------------------------------|------------------------|
| CIN            | Input Capacitanc                                        | e          | $V_{IN} = 0V$           | 4               | 6                 | pF                       | 1                                               |                        |
| COUT           | Output Capacitar                                        | ice        | $V_{OUT} = 0V$          | 8               | 12                | pF                       | 1                                               |                        |
|                | L                                                       |            |                         |                 |                   |                          |                                                 |                        |
| AC Tes         | t Conditions                                            | 5          |                         |                 |                   |                          |                                                 |                        |
| Output Load    |                                                         |            | 1 TTL Ga                |                 |                   | •                        | surement Reference Level                        |                        |
|                |                                                         |            | -                       | 100 pF          |                   | nputs                    |                                                 | 1V and 2<br>0.8V and 2 |
| Input Rise a   | nd Fall Times                                           |            | :                       | ≤20 ns          | C                 | Outputs                  |                                                 | 0.8V and 2             |
| nput Pulse I   | _evels                                                  |            | 0.8V                    | to 2.2V         |                   |                          |                                                 |                        |
| AC Way         | veforms (Note                                           | s 2. 8     | 9, 10)                  |                 |                   |                          |                                                 |                        |
|                |                                                         |            |                         |                 |                   |                          |                                                 |                        |
|                | ADDRESSES                                               | ViH<br>Vii | X                       | A               | DDRESSES<br>VALID |                          | X                                               |                        |
|                |                                                         | <u> </u>   |                         |                 |                   |                          |                                                 |                        |
|                |                                                         | _          |                         |                 |                   |                          |                                                 |                        |
|                | ĈĒ                                                      | VIH        |                         |                 |                   |                          | 7                                               |                        |
|                |                                                         | VIL        | ¥                       |                 |                   | ,,,                      | /                                               |                        |
|                |                                                         |            | <b> ∢</b>               | t <sub>CE</sub> |                   |                          |                                                 |                        |
|                |                                                         | VIH        | +                       |                 |                   |                          |                                                 |                        |
|                | DE                                                      | Vit        |                         | -               |                   |                          |                                                 |                        |
|                |                                                         |            |                         | ← toe (NOTE     | 6)-+              |                          | tor (NOTE 7)                                    |                        |
|                |                                                         | VOH        | Hi-Z                    |                 |                   |                          |                                                 |                        |
|                | OUTPUT                                                  | VOH        | n=2                     |                 | Ж                 | VALID                    |                                                 |                        |
|                |                                                         | *UL        | tage (                  | NOTE 6)         |                   |                          |                                                 |                        |
|                |                                                         |            | 1 IACC (1               | NOTE 0)-        | -1                |                          | toн —►  /<<br>ті /г                             | D/5275-3               |
| Note 1: Stress | as above those listed und                               | ler ''Ah   | solute Maximum Ba       | atinas" mav     | cause perr        | nanent dam               | nage to the device. This is a stress rating o   |                        |
|                |                                                         |            |                         |                 |                   |                          | tions of this specification is not implied. Exp |                        |
|                | g conditions for extended                               | -          | -                       | -               |                   |                          |                                                 |                        |
|                | ust be applied simultane                                |            |                         |                 |                   |                          |                                                 |                        |
|                |                                                         |            |                         |                 | he sum of t       | ne I <sub>CC</sub> activ | e and Ipp read currents.                        |                        |
|                | I values are for $T_A = +3$<br>arameter is only sampled |            |                         | onages.         |                   |                          |                                                 |                        |
|                | iv be delayed up to tACC                                |            |                         |                 | thout impac       |                          |                                                 |                        |
|                | F compare level is deter                                |            |                         |                 | inout impac       | CONTACC.                 |                                                 |                        |
|                | STATE, the measured V <sub>C</sub>                      |            |                         |                 |                   |                          |                                                 |                        |
|                | STATE, the measured VC                                  |            |                         |                 |                   |                          |                                                 |                        |
|                | ATE may be attained us                                  | -          |                         |                 |                   |                          | · · · · · · · · · · · · · · · · · · ·           |                        |
|                | wer switching characteri<br>n V <sub>CC</sub> and GND.  | stics of   | EPROMs require c        | areful devic    | e decouplin       | g. It is reco            | mmended that a 0.1 µF ceramic capacitor         | be used on eve         |
|                | MC27C16 requires one                                    | addres     | s transition after init | tial power-u    | ip to reset t     | he outputs.              |                                                 |                        |
| Note 10: The N | inear ere requiree ene                                  |            |                         |                 |                   | ne earparer              |                                                 |                        |

### PROGRAMMING CHARACTERISTICS (Note 1)

#### DC Programming Characteristics (Notes 2 & 3)

 $(T_A = +25^{\circ}C \pm 5^{\circ}C, V_{CC} = 5V \pm 5\%, V_{PP} = 25V \pm 1V)$ 

| Symbol | Parameter                                                  | Conditions                                               | Min  | Тур | Max                 | Units |
|--------|------------------------------------------------------------|----------------------------------------------------------|------|-----|---------------------|-------|
| lu     | Input Current (for Any Input)                              | $V_{IN} = V_{CC} \text{ or } GND$                        |      |     | 10                  | μA    |
| Ipp    | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{\text{CE}}/\text{PGM} = \text{V}_{\text{IH}}$ |      |     | 30                  | mA    |
| Icc    | V <sub>CC</sub> Supply Current                             |                                                          |      |     | 10                  | mA    |
| VIL    | Input Low Level                                            |                                                          | -0.1 | -   | 0.8                 | v     |
| VIH    | Input High Level                                           |                                                          | 2.0  |     | V <sub>CC</sub> + 1 | v     |

### AC Programming Characteristics (Notes 2 & 3)

 $(T_A = +25^{\circ}C \pm 5^{\circ}C, V_{CC} = 5V \pm 5\%, V_{PP} = 25V \pm 1V)$ 

| Symbol          | Parameter                           | Conditions                   | Min | Тур | Max | Units |
|-----------------|-------------------------------------|------------------------------|-----|-----|-----|-------|
| t <sub>AS</sub> | Address Setup Time                  |                              | 2   |     |     | μs    |
| tOES            | OE Setup Time                       |                              | 2   |     |     | μs    |
| t <sub>DS</sub> | Data Setup Time                     |                              | 2   |     |     | μs    |
| t <sub>AH</sub> | Address Hold Time                   |                              | 2   |     |     | μs    |
| tOEH            | OE Hold Time                        |                              | 2   |     |     | μs    |
| t <sub>DH</sub> | Data Hold Time                      |                              | 2   |     |     | μs    |
| t <sub>DF</sub> | Output Enable to Output Float Delay | $\overline{CE}/PGM = V_{IL}$ | 0   |     | 160 | ns    |
| tOE             | Output Enable to Output Delay       | $\overline{CE}/PGM = V_{IL}$ |     |     | 160 | ns    |
| t <sub>PW</sub> | Program Pulse Width                 |                              | 45  | 50  | 55  | ms    |
| tPRT            | Program Pulse Rise Time             |                              | 5   |     |     | ns    |
| tPFT            | Program Pulse Fall Time             |                              | 5   |     |     | ns    |

### **AC Test Conditions**

| V <sub>CC</sub>           | 5V ±5%       |
|---------------------------|--------------|
| V <sub>PP</sub>           | $25V \pm 1V$ |
| Input Rise and Fall Times | ≤20 ns       |
| Input Pulse Levels        | 0.8V to 2.2V |
|                           |              |

 Timing Measurement Reference Level

 Inputs

 Outputs

 0.8V and 2V



Note: All times shown in parentheses are minimum and in  $\mu$ s unless otherwise specified.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The NMC27C16 must not be inserted into or removed from a board with V<sub>PP</sub> at 25V ±1V to prevent damage to the device.

Note 3: The maximum allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 26V. Care must be taken when switching the V<sub>PP</sub> supply to prevent overshoot exceeding this 26V maximum specification. A 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

### **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the NMC27C16 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are a 5V V<sub>CC</sub> and a V<sub>PP</sub>. The V<sub>PP</sub> power supply must be at 25V during the three programming modes, and must be at 5V in the other three modes.

#### Read Mode

The NMC27C16 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{CE}$  to output ( $t_{CE}$ ). Data is available at the outputs  $t_{OE}$  after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least  $t_{ACC}-t_{OE}$ . The NMC27C16 requires one address transition after initial power-up to reset the outputs.

#### Standby Mode

The NMC27C16 has a standby mode which reduces the active power dissipation by 98%, from 26.25 mW to 0.53 mW. The NMC27C16 is placed in the standby mode by applying a TTL high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because NMC27C16s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 18) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 20) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 26.5V on pin 21 (V\_PP) will damage the NMC27C16.

Initially, and after each erasure, all bits of the NMC27C16 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C16 is in the programming mode when the V<sub>PP</sub> power supply is at 25V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, a 50 ms, active high, TTL program pulse is applied to the  $\overline{CE}/PGM$  input. A program pulse must be applied at each address location to be programmed. You can program any location at any time either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms. The NMC27C16 must not be programmed with a DC signal applied to the  $\overline{CE}/$ PGM input.

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

#### Functional Description (Continued)

Programming multiple NMC27C16s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C16s may be connected together when they are programmed with the same data. A high level TTL pulse applied to the  $\overline{CE}/PGM$  input programs the paralleled NMC27C16s.

#### Program Inhibit

Programming multiple NMC27C16s in parallel with different data is also easily accomplished. Except for  $\overrightarrow{CE}/PGM$ , all like inputs (including  $\overrightarrow{OE}$ ) of the parallel NMC27C16s may be common. A TTL level program pulse applied to an NMC27C16's  $\overrightarrow{CE}/PGM$  input with  $V_{PP}$  at 25V will program that NMC27C16. A low level  $\overrightarrow{CE}/PGM$  input inhibits the other NMC27C16 from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with V<sub>PP</sub> at 25V. V<sub>PP</sub> must be at V<sub>CC</sub>, except during programming and program verify.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C16 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. Opaque labels should be placed over the NMC27C16 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C16 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 21 minutes using an ultraviolet lamp with a 12,000  $\mu$ W/cm<sup>2</sup> power rating. The NMC27C16 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

Note: The NMC27C16-55 may take up to 60 minutes for complete erasure to occur.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced on the falling and rising edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

|                 |                   | ABLE I. MODE Select |                        |                         |                          |
|-----------------|-------------------|---------------------|------------------------|-------------------------|--------------------------|
| Pins<br>Mode    | CE/PGM<br>(18)    | OE<br>(20)          | V <sub>P</sub><br>(21) | V <sub>CC</sub><br>(24) | Outputs<br>(9–11, 13–17) |
| Read            | VIL               | VIL                 | V <sub>CC</sub>        | 5                       | D <sub>OUT</sub>         |
| Standby         | V <sub>IH</sub>   | Don't Care          | V <sub>CC</sub>        | 5                       | Hi-Z                     |
| Program         | Pulsed VIL to VIH | VIH                 | 25                     | 5                       | D <sub>IN</sub>          |
| Program Verify  | VIL               | VIL                 | 25                     | 5                       | D <sub>OUT</sub>         |
| Program Inhibit | VIL               | VIH                 | 25                     | 5                       | Hi-Z                     |
| Output Disable  | Х                 | VIH                 | V <sub>CC</sub>        | 5                       | Hi-Z                     |

TABLE I. Mode Selection

# National Semiconductor

## NMC27C32 32,768-Bit (4096 x 8) UV Erasable CMOS PROM

### **General Description**

The NMC27C32 is a high speed 32k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C32 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure.

This EPROM is fabricated with the reliable, high volume, time proven,  $p^2CMOS^{TM}$  silicon gate technology.

#### Features

- Access time down to 300 ns
- Low CMOS power consumption Active power: 26.25 mW max Standby power: 0.53 mW max (98% savings)
- Extended temperature range available (NMC27C32E-45 and NMC27C32HE-45), -40°C to +85°C, 450 ns ±5% power supply
- 10 ms programming available (NMC27C32H), an 80% time savings
- Pin compatible to NMC2732 and higher density EPROMs
- Static-no clocks required
- TTL compatible inputs/ outputs
- Two-line control
- TRI-STATE® output



## **Block Diagram**

| Conn            | ection          | Diag            | ram            |      |                    |            |                 |                 |                |                 |
|-----------------|-----------------|-----------------|----------------|------|--------------------|------------|-----------------|-----------------|----------------|-----------------|
| 27C256          | 27C128          | 27C64           | 27C16          |      |                    |            | 27C216          | 27C64           | 27C128         | 27C256          |
| 27256           | 27128           | 2764            | 2716           |      |                    |            | 27216           | 2764            | 27128          | 27256           |
| V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> |                |      | NMC27C32           |            |                 | V <sub>CC</sub> | Vcc            | V <sub>CC</sub> |
| A12             | A12             | A12             |                |      | Dual-In-Line Packa | ge         |                 | PGM             | PGM            | A14             |
| A7              | A7              | A7              | A7             | A7 — | 1 2                | 4 Vcc      | Vcc             | NC              | A13            | A13             |
| A6              | A6              | A6              | A6             | A6   | 2 2                | 3 AB       | A8              | A8              | A8             | A8              |
| A5              | A5              | A5              | A5             | A5   | 3 2                | 2 A9       | A9              | A9              | A9             | A9              |
| A4              | A4              | A4              | A4             | A4   | 4 2                | 1 A11      | V <sub>PP</sub> | A11             | A11            | A11             |
| A3              | A3              | AЗ              | AЗ             | A3   | 5 2                | 0 0E / Vpp | ŌĒ              | ŌĒ              | ŌE             | ŌĒ              |
| A2              | A2              | A2              | A2             | A2   | 6 1                | 9 A10      | A10             | A10             | A10            | A10             |
| A1              | A1              | A1              | A1             | A1   | 7 1                | 8 CE       | CE              | CE              | CE             | ĈĒ              |
| A0              | A0              | A0              | AO             | A0   | 8 1                | 7 07       | 07              | 07              | 07             | 07              |
| 0 <sub>0</sub>  | oo              | 0 <sub>0</sub>  | 0 <sub>0</sub> | Oo   | 9 1                | 6 06       | 0 <sub>6</sub>  | 0 <sub>6</sub>  | 0 <sub>6</sub> | O <sub>6</sub>  |
| 01              | 01              | 01              | 01             | 01   | 10 1               | 5 05       | O <sub>5</sub>  | 0 <sub>5</sub>  | 0 <sub>5</sub> | O <sub>5</sub>  |
| 0 <sub>2</sub>  | 02              | O2              | O <sub>2</sub> | 02   | 11 1               | 4 04       | O <sub>4</sub>  | 04              | O <sub>4</sub> | 04              |
| GND             | GND             | GND             | GND            | GND  | 12 1               | 3 03       | O <sub>3</sub>  | 03              | O <sub>3</sub> | 03              |

TL/D/5274-2

NMC27C32

Top View

#### Order Number NMC27C32 See NS Package Number J24AQ

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C32 pins.

#### Commercial Temp Range (0°C to $\,+\,70^{\circ}\text{C})\,V_{\text{CC}}=\,5V\,\pm5\%$

| Parameter/Order Number    | Access Time (ns) |
|---------------------------|------------------|
| NMC27C32-30, NMC27C32H-30 | 300              |
| NMC27C32-35, NMC27C32H-35 | 350              |
| NMC27C32-45, NMC27C32H-45 | 450              |
| NMC27C32-55, NMC27C32H-55 | 550              |

Extended Temp Range ( $-40^\circ\text{C}$  to  $+85^\circ\text{C}$ ) V\_{CC} = 5V  $\pm5\%$ 

| Parameter/Order Number      | Access Time (ns) |
|-----------------------------|------------------|
| NMC27C32E-45, NMC27C32EH-45 | 450              |

#### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required,

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature under Bias                                                 | -10°C to +80°C                      |
|------------------------------------------------------------------------|-------------------------------------|
| Storage Temperature                                                    | -65°C to +125°C                     |
| All Input Voltages with<br>Respect to Ground                           | +6.5V to -0.3V                      |
| All Output Voltages with<br>Respect to Ground                          | V <sub>CC</sub> + 0.3V to GND -0.3V |
| V <sub>PP</sub> Supply Voltage with Resp<br>to Ground during Programmi |                                     |

| Power Dissipation                        | 1.0W  |
|------------------------------------------|-------|
| Lead Temperature (Soldering, 10 seconds) | 300°C |

### **Operating Conditions** (Note 7)

| Temperature Range            |                |
|------------------------------|----------------|
| NMC27C32-30, NMC27C32-35,    |                |
| NMC27C32-45, NMC27C32-55,    |                |
| NMC27C32H-30, NMC27C32H-35,  |                |
| NMC27C32H-45, NMC27C32H-55   | 0°C to +70°C   |
| NMC27C32HE-45, NMC27C32E-45  | -40°C to +85°C |
| V <sub>CC</sub> Power Supply | 5V ±5%         |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol             | Parameter                                        | Conditions                                                                                                  | Min                   | Typ (Note 2) | Max                 | Units |
|--------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------|--------------|---------------------|-------|
| iLI                | Input Load Current                               | $V_{IH} = V_{CC} \text{ or GND}$                                                                            |                       |              | 10                  | μA    |
| ILO                | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                                  |                       |              | 10                  | μA    |
| I <sub>CC1</sub>   | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $ \overrightarrow{OE} = \overrightarrow{CE} = V_{IL} $ Inputs = $V_{IH}$ or $V_{IL}$ , f = 1 MHz I/O = 0 mA |                       | 2            | 10                  | mA    |
| ICC2               | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{OE} = \overline{CE} = V_{IL}$ Inputs = $V_{CC}$ or GND, f = 1 MHz I/O = 0 mA                     |                       | 1            | 5                   | mA    |
| ICCSB1             | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | <del>CE</del> = V <sub>IH</sub>                                                                             |                       | 0.1          | 1                   | mA    |
| I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                    |                       | 0.01         | 0.1                 | mA    |
| VIL                | Input Low Voltage                                |                                                                                                             | -0.1                  |              | 0.8                 | v     |
| VIH                | Input High Voltage                               |                                                                                                             | 2.0                   |              | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>   | Output Low Voltage                               | I <sub>OL</sub> = 2.1 mA                                                                                    |                       |              | 0.45                | v     |
| V <sub>OH1</sub>   | Output High Voltage                              | l <sub>OH</sub> = -400 μA                                                                                   | 2.4                   |              |                     | v     |
| V <sub>OL2</sub>   | Output Low Voltage                               | l <sub>OL</sub> = 0 μA                                                                                      |                       |              | 0.1                 | v     |
| V <sub>OH2</sub>   | Output High Voltage                              | $I_{OH} = 0 \ \mu A$                                                                                        | V <sub>CC</sub> - 0.1 |              |                     | v     |

### **AC Electrical Characteristics**

| i.                                                                   |                                                                                                                                                      | NMC27C32                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                         |                                                        |                                                        |                                                         |                                                         |                                                         |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|
| Parameter                                                            | Conditions -                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -30, H-30 -3                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -35, H-35                                               |                                                        | -45, H-45<br>E-45; HE-45                               |                                                         | -55, H-55                                               |                                                         |
|                                                                      |                                                                                                                                                      | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                | Max                                                                                                                    | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Max                                                     | Min                                                    | Max                                                    | Min                                                     | Max                                                     |                                                         |
| Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 300                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 350                                                     |                                                        | 450                                                    |                                                         | 550                                                     | ns                                                      |
| CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 300                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 350                                                     |                                                        | 450                                                    |                                                         | 550                                                     | 'ns                                                     |
| OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 150                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 150                                                     |                                                        | 150                                                    |                                                         | 150                                                     | ns                                                      |
| OE High to Output Float                                              | $\overline{CE} = V_{1L}$                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 130                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 130                                                     | 0                                                      | 130                                                    | 0                                                       | 130                                                     | ns                                                      |
| Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         | 0                                                      |                                                        | 0                                                       |                                                         | ns                                                      |
|                                                                      | Address to Output Delay<br>CE to Output Delay<br>OE to Output Delay<br>OE High to Output Float<br>Output Hold from Addresses,<br>CE or OE, Whichever | Address to Output Delay $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{CE}$ to Output Delay $\overline{OE} = V_{IL}$ $\overline{OE}$ to Output Delay $\overline{CE} = V_{IL}$ $\overline{OE}$ High to Output Float $\overline{CE} = V_{IL}$ $\overline{OE}$ High to Output Float $\overline{CE} = V_{IL}$ $\overline{Output}$ Hold from Addresses,<br>$\overline{CE}$ or $\overline{OE}$ , Whichever $\overline{CE} = \overline{OE} = V_{IL}$ | $ \begin{array}{c} -30, \\ \hline \\ $ | Image: second secon | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ |

| Capacitance T <sub>A</sub> = +25°C, f = 1 MHz (Note 3) |                                                |                       |     |     |       |  |
|--------------------------------------------------------|------------------------------------------------|-----------------------|-----|-----|-------|--|
| Symbol                                                 | Parameter                                      | Conditions            | Тур | Max | Units |  |
| C <sub>IN1</sub>                                       | Input Capacitance<br>Except OE/V <sub>PP</sub> | $V_{IN} = 0V$         | 4   | 6   | pF    |  |
| C <sub>IN2</sub>                                       | OE/V <sub>PP</sub> Input<br>Capacitance        | $V_{IN} = 0V$         |     | 20  | pF    |  |
| COUT                                                   | Output Capacitance                             | V <sub>OUT</sub> = 0V | 8   | 12  | pF    |  |

## **AC Test Conditions**

| 1 TTL Gate and         |
|------------------------|
| $C_L = 100 \text{ pF}$ |
| ≤20 ns                 |
| 0.45V to 2.4V          |

| Timing Measurement Reference Level |  |
|------------------------------------|--|
| Inputs                             |  |
| Outputs                            |  |

#### Input Rise and Fall Times Input Pulse Levels

AC Waveforms (Notes 6 & 8)



TL/D/5274-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: Typical values are for  $T_A = +25^{\circ}C$  and nominal supply voltages.

Note 3: This parameter is only sampled and is not 100% tested.

Note 4:  $\overline{\text{OE}}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{\text{CE}}$  without impacting  $t_{ACC}$ .

Note 5: The t<sub>DF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 6: TRI-STATE may be attained using  $\overline{OE}$  or  $\overline{CE}$ .

Note 7: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 8: The outputs must be restricted to  $V_{CC}$  + 0.3V to avoid latch-up and device damage.

1V and 2V 0.8V and 2V

### PROGRAMMING (Note 1)

DC Programming Characteristics  $T_A = +25^{\circ}C \pm 5^{\circ}C$ ,  $V_{CC} = 5V \pm 5^{\circ}$ ,  $V_{PP} = 25V \pm 1V$  (Notes 2 and 3)

| Symbol          | Parameter                                   | Conditions                                       | Min  | Тур | Max                 | Units |
|-----------------|---------------------------------------------|--------------------------------------------------|------|-----|---------------------|-------|
| ۱ <sub>LI</sub> | Input Current (All Inputs)                  | $V_{IN} = V_{CC} \text{ or } GND$                |      |     | 10                  | μA    |
| V <sub>OL</sub> | Output Low Voltage During Verify            | l <sub>OL</sub> = 2.1 mA                         |      |     | 0.45                | v     |
| V <sub>OH</sub> | Output High Voltage During Verify           | l <sub>OH</sub> = - 400 μA                       | 2.4  |     |                     | v     |
| ICC             | V <sub>CC</sub> Supply Current              |                                                  |      | 2   | ··· 10              | mA    |
| VIL             | Input Low Level (All Inputs)                |                                                  | -0.1 |     | 0.8                 | v     |
| VIH             | Input High Level (All Inputs except OE/VPP) |                                                  | 2.0  |     | V <sub>CC</sub> + 1 | v     |
| Ipp             | V <sub>PP</sub> Supply Current              | $\overline{CE} = V_{IL}, \overline{OE} = V_{PP}$ |      |     | 30                  | mA    |

### AC Programming Characteristics $T_A = +25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{PP} = 25V \pm 1V$

| Symbol           | Parameter                             | Conditions                                       | NMC27C32 |     |     | NMC27C32H |     |     | Units |
|------------------|---------------------------------------|--------------------------------------------------|----------|-----|-----|-----------|-----|-----|-------|
|                  |                                       |                                                  | Min      | Тур | Max | Min       | Тур | Max | Units |
| t <sub>AS</sub>  | Address Setup Time                    |                                                  | 2        |     |     | 2         |     |     | μs    |
| tOES             | OE Setup Time                         |                                                  | 2        |     |     | 2         |     |     | μs    |
| t <sub>DS</sub>  | Data Setup Time                       |                                                  | 2        |     |     | 2         |     |     | μs    |
| t <sub>AH</sub>  | Address Hold Time                     |                                                  | 0        |     |     | 0         |     |     | μs    |
| t <sub>OEH</sub> | OE Hold Time                          |                                                  | 2        |     |     | 2         |     |     | μs    |
| t <sub>DH</sub>  | Data Hold Time                        |                                                  | 2        |     |     | 2         |     |     | μs    |
| t <sub>DF</sub>  | Chip Enable to Output Float Delay     |                                                  | 0        |     | 130 | 0         |     | 130 | ns    |
| t <sub>DV</sub>  | Data Valid from CE                    | $\overline{CE} = V_{IL}, \overline{OE} = V_{IL}$ |          |     | 1   |           |     | 1   | μs    |
| t <sub>PW</sub>  | CE Pulse Width during Programming     |                                                  | 45       | 50  | 55  | 9         | 10  | 11  | ms    |
| t <sub>PRT</sub> | OE Pulse Rise Time during Programming |                                                  | 50       |     |     | 50        |     |     | ns    |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time         |                                                  | 2        |     |     | 2         |     |     | μs    |

| ٩C | Test | Conditions |  |
|----|------|------------|--|
|    |      |            |  |

ļ

| VCC                       | $5V \pm 5\%$  |
|---------------------------|---------------|
| V <sub>PP</sub>           | 25V ± 1V      |
| Input Rise and Fall Times | ≤20 ns        |
| Input Pulse Levels        | 0.45V to 2.4V |
|                           |               |

Timing Measurement Reference Level Inputs Outputs

1V and 2V

0.8V and 2V

#### Programming Waveforms (Note 3)



TL/D/5274-4

Note: All times shown in parentheses are minimum and in  $\mu s$  unless otherwise specified...

The input timing reference level is 1V for a  $V_{IL}$  and 2V for a  $V_{IH}.$ 

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must not be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The NMC27C32 must not be inserted into or removed from a board with V<sub>PP</sub> at 25V ± 1V to prevent damage to the device.

Note 3: The maximum allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 26V. Care must be taken when switching the V<sub>PP</sub> supply to prevent overshoot exceeding this 26V maximum specification. A 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

#### Functional Description (Continued)

#### **DEVICE OPERATION**

The 6 modes of operation of the NMC27C32 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for  $\overrightarrow{\text{OE}}/\text{V}_{\text{PP}}$  during programming. In the program mode the  $\overrightarrow{\text{OE}}/\text{V}_{\text{PP}}$  input is pulsed from a TTL level to 25V.

#### **Read Mode**

The NMC27C32 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{CE}$  to output ( $t_{\overline{CE}}$ ). Data is available at the outputs after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least  $t_{ACC}-t_{\overline{OE}}$ .

#### Standby Mode

The NMC27C32 has a standby mode which reduces the active power dissipation by 98%, from 26.25 mW to 0.53 mW. The NMC27C32 is placed in the standby mode by applying a TTL high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because EPROMS are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connection. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 18) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 20) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 26.5V on pin 20 (VPP) will damage the NMC27C32.

Initially, and after each erasure, all bits of the NMC27C32 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

#### Functional Description (Continued)

The NMC27C32 is in the programming mode when the  $\overline{\text{OE}}/V_{\text{PP}}$  input is at 25V. It is required that a 0.1  $\mu\text{F}$  capacitor be placed across  $\overline{\text{OE}}/V_{\text{PP}}, V_{\text{CC}}$ , and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, a 50 ms (10 ms for the NMC27C32H devices) active low TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed. You can program any location at any time—either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms (11 ms for the NMC27C32H devices). The NMC27C32 must not be programmed with a DC signal applied to the  $\overline{CE}$  input.

Programming of multiple NMC27C32s in parallel with the same data can easily be accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C32s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{CE}$  input programs the paralleled NMC27C32s.

#### **Program Inhibit**

Programming multiple NMC27C32s in parallel with different data is also easily accomplished. Except for  $\overline{CE}$ , all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C32s may be common. A TTL level program pulse applied to an NMC27C32's  $\overline{CE}$  input with  $\overline{OE}/V_{PP}$  at 25V will program that NMC27C32. A high level  $\overline{CE}$  input inhibits the other NMC27C32s from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with  $\overline{OE}/V_{PP}$  and  $\overline{CE}$  at V<sub>IL</sub>. Data should be verified t<sub>DV</sub> after the falling edge of  $\overline{CE}$ .

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C32 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the NMC27C32 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C32 is exprosure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 21 minutes using an ultraviolet lamp with a 12,000  $\mu$ W/cm<sup>2</sup> power rating. The NMC27C32 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure.

Note: The NMC27C32-55 and NMC27C32H-55 may take up to 60 minutes for complete erasure to occur.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occuring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in-complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced on the falling and rising edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, a 4.7 µF bulk electrolytic capacitor should be used between  $V_{\mbox{CC}}$  and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins            | CE         | OE/V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |
|-----------------|------------|--------------------|-----------------|------------------|
| Mode            | (18)       | (20)               | (24)            | (9–11, 13–17)    |
| Read            | VIL        | VIL                | 5               | D <sub>OUT</sub> |
| Standby         | VIH        | Don't Care         | 5               | Hi-Z             |
| Output Disable  | Don't Care | VIH                | 5               | Hi-Z             |
| Program         | VIL        | V <sub>PP</sub>    | 5               | D <sub>IN</sub>  |
| Program Verify  | VIL        | VIL                | 5               | D <sub>OUT</sub> |
| Program Inhibit | VIH        | V <sub>PP</sub>    | 5               | Hi-Z             |

#### **TABLE I. Mode Selection**

## PRELIMINARY

# National Semiconductor

# NMC27C32B 32,768-Bit (4k x 8) High Speed Version UV Erasable CMOS PROM

## **General Description**

The NMC27C32B is a high-speed 32k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C32B is designed to operate with a single  $\pm$  5V power supply with  $\pm$ 10% tolerance. The CMOS design allows the part to operate over the Extended Temperature Range.

The NMC27C32B is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

#### Features

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption — Active Power 55 mW Max — Standby Power 0.55 mW Max
- Optimal EPROM for total CMOS systems
- Single 5V power supply
- Extended temperature range (NMC27C32BQE), -40°C to +85°C, available
- Pin compatible with NMOS 32k EPROMs
- Fast and reliable programming—100 µs typical/byte
- Static operation-no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Manufacturer's identification code for automatic programming control
- High current CMOS level output drivers

### **Block Diagram**



| Pi                 | n Names                                  |
|--------------------|------------------------------------------|
| A0-A11             | Addresses                                |
| CE                 | Chip Enable                              |
| OE/V <sub>PP</sub> | Output Enable/<br>Programming<br>Voltage |
| 00-07              | Outputs                                  |

1

NMC27C32B

### **Connection Diagram**

| 27C256<br>27256 | 27C128<br>27128 | 27C64<br>2764   | 27C16<br>2716  |                                   |    |                          | 27C16<br>2716  | 27C64<br>2764  | 27C128<br>27128 | 27C256<br>27256 |
|-----------------|-----------------|-----------------|----------------|-----------------------------------|----|--------------------------|----------------|----------------|-----------------|-----------------|
| V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> |                | NMC27C32B<br>Dual-In-Line Package |    |                          |                | Vcc            | Vcc             | V <sub>CC</sub> |
| A12             | A12             | A12             |                | ں<br>۱                            |    |                          |                | PGM            | PGM             | A14             |
| A7              | A7              | A7              | A7             | A7 —                              |    | 24 – V <sub>CC</sub>     | Vcc            | NC             | A13             | A13             |
| A6              | A6              | A6              | A6             | A6 -                              | 2  | 23 <b>A</b> 8            | A8             | A8             | A8              | A8              |
| A5              | A5              | A5              | A5             | A5 —                              | 3  | 22 - A9                  | A9             | A9             | A9              | A9              |
| A4              | A4              | A4              | A4             | A4 —                              | 4  | 21 <b>—</b> A11          | VPP            | A11            | A11             | A11             |
| A3              | A3              | AЗ              | A3             | A3 —                              | 5  | 20 - 0E/ V <sub>PP</sub> | ŌĒ             | ŌĒ             | ŌĒ              | ŌĒ              |
| A2              | A2              | A2              | A2             | A2 —                              | 6  | 19 A10                   | A10            | A10            | A10             | A10             |
| A1              | A1              | A1              | A1             | A1 —                              | 7  | 18 - CE                  | CE             | CE             | CE              | ĈĒ              |
| A0              | A0              | AO              | AO             | A0                                | 8  | 17 — 0 <sub>7</sub>      | 07             | 07             | 07              | 0 <sub>7</sub>  |
| O <sub>0</sub>  | O <sub>0</sub>  | 0 <sub>0</sub>  | O0             | ₀                                 | 9  | 16 — 0 <sub>6</sub>      | O <sub>6</sub> | 0 <sub>6</sub> | O <sub>6</sub>  | 0 <sub>6</sub>  |
| O <sub>1</sub>  | 0 <sub>1</sub>  | 01              | 0 <sub>1</sub> | 0 <sub>1</sub>                    | 10 | 15 — 0 <sub>5</sub>      | O <sub>5</sub> | O <sub>5</sub> | O5              | O <sub>5</sub>  |
| 0 <sub>2</sub>  | O <sub>2</sub>  | 0 <sub>2</sub>  | O2             | 0 <sub>2</sub> -                  | 11 | 14 <b>0</b> 4            | O4             | O4             | 04              | O <sub>4</sub>  |
| GND             | GND             | GND             | GND            | GND -                             | 12 | 13 — 0 <sub>3</sub>      | O <sub>3</sub> | O3             | O3              | O3              |

TL/D/8827-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C32B pins.

#### Order Number NMC27C32BQ See NS Package Number J24AQ

Commercial Temp Range (0°C to  $\,+\,70^{\circ}\text{C})$  V\_CC = 5V  $\pm\,5\,\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C32BQ15           | 150              |

#### Commercial Temp Range (0°C to $\,+\,70^{\circ}\text{C})\,V_{CC}=\,5V\,\pm\,10\,\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C32BQ150          | 150              |
| NMC27C32BQ200          | 200              |
| NMC27C32BQ250          | 250              |

Extended Temp Range (-40°C to +85°C) V<sub>CC</sub> = 5V  $\pm$  10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C32BQE200         | 200              |
| NMC27C32BQE250         | 250              |

### **COMMERCIAL TEMPERATURE RANGE**

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                   | -10°C to +80°C                    |
|----------------------------------------------------------|-----------------------------------|
| Extended Temp Parts                                      | Operating Temp                    |
| Storage Temperature                                      | -65°C to +150°C                   |
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground | +7.0V to -0.6V                    |
| All Input Voltages except A9<br>and OE/VPP with          |                                   |
| Respect to Ground (Note 9)                               | +6.5V to -0.6V                    |
| All Output Voltages with                                 |                                   |
| Respect to Ground (Note 9)                               | V <sub>CC</sub> +1.0V to GND-0.6V |

| OE VPP Supply and A9 Voltage with     |                 |
|---------------------------------------|-----------------|
| Respect to Ground                     | +14.0V to -0.6V |
| Power Dissipation                     | 1.0W            |
| Lead Temperature (Soldering, 10 sec.) | 300°C           |
| ESD Rating                            |                 |
| (Mil Spec 883C, Method 3015.2)        | 2000V           |

(Mil Spec 883C, Method 3015.2)

#### **Operating Conditions** (Note 6) Temperature Range

| NMC27C32BQ150, 200, 250      | 0°C to +70°C  |
|------------------------------|---------------|
| NMC27C32BQE200, 250          | 40°C to +85°C |
| V <sub>CC</sub> Power Supply | +5V ±10%      |
| except NMC27C32BQ15          | +5V ±5%       |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol             | Parameter                                        | Conditions                                                                                       | Min                   | Тур  | Max                 | Units |
|--------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|-------|
| ILI                | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       | 0.01 | 1                   | μΑ    |
| Ipp                | OE/VPP Load Current                              | $\overline{OE}/V_{PP} = V_{CC} \text{ or } GND$                                                  |                       |      | 10                  | μΑ    |
| ILO                | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       | 0.01 | 1                   | μA    |
| ICC1               | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 1 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 8    | 20                  | mA    |
| I <sub>CC2</sub>   | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 1 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 3    | 10                  | mA    |
| ICCSB1             | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | <del>CE</del> = V <sub>IH</sub>                                                                  |                       | 0.1  | 1                   | mA    |
| I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5  | 100                 | μΑ    |
| VIL                | Input Low Voltage                                |                                                                                                  | -0.2                  |      | 0.8                 | v     |
| VIH                | Input High Voltage                               |                                                                                                  | 2.0                   |      | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>   | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |      | 0.45                | v     |
| V <sub>OH1</sub>   | Output High Voltage                              | $I_{OH} = -400 \ \mu A$                                                                          | 2.4                   |      |                     | v     |
| V <sub>OL2</sub>   | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                          |                       |      | 0.1                 | V     |
| V <sub>OH2</sub>   | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |      |                     | V     |

### **AC Electrical Characteristics**

| Symbol           | Parameter                                                            | Conditions                               | NMC27C32B |     |             |     |             |     |       |
|------------------|----------------------------------------------------------------------|------------------------------------------|-----------|-----|-------------|-----|-------------|-----|-------|
|                  |                                                                      |                                          | Q15, Q150 |     | Q200, QE200 |     | Q250, QE250 |     | Units |
|                  |                                                                      |                                          | Min       | Max | Min         | Мах | Min         | Max | 1     |
| t <sub>ACC</sub> | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |           | 150 |             | 200 |             | 250 | ns    |
| t <sub>CE</sub>  | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |           | 150 |             | 200 |             | 250 | ns    |
| t <sub>OE</sub>  | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |           | 60  |             | 60  |             | 70  | ns    |
| t <sub>DF</sub>  | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0         | 50  | 0           | 60  | 0           | 60  | ns    |
| t <sub>CF</sub>  | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0         | 50  | 0           | 60  | 0           | 60  | ns    |
| tон              | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0         |     | 0           |     | 0           |     | ns    |

1

| Symbol           | Parame                         | ter                       | Conditions     | Тур   | Max | Units  |                           |  |
|------------------|--------------------------------|---------------------------|----------------|-------|-----|--------|---------------------------|--|
| C <sub>IN1</sub> | Input Capacitance e            | except OE/V <sub>PP</sub> | $V_{IN} = 0V$  | 6     | 8   | . pF   |                           |  |
| C <sub>IN2</sub> | OE/V <sub>PP</sub> Input Capa  | citance                   | $V_{IN} = 0V$  | 25    | 28  | рF     |                           |  |
| COUT             | Output Capacitance             |                           | $V_{OUT} = 0V$ | 9     | 12  | pF     |                           |  |
| AC Wa            | aveforms (Note                 | e 7)                      |                |       |     |        |                           |  |
|                  | ADDRESSES                      | 2.0V<br>0.8V              | ADDRESSES      | VALID |     |        |                           |  |
|                  | ĊĒ                             | 2.0V<br>0.8V              |                |       |     | ,<br>, |                           |  |
|                  | <del>de</del> /v <sub>pp</sub> | 2.0V<br>0.8V              |                |       |     | (t     | (NOTES 4, 5)              |  |
|                  | ΟΠΤΡΠΤ                         | 2.0V Hi-Z                 | (NOTE 3)       |       |     |        | +DF<br>(NOTES 4, 5) +Hi-Z |  |

TL/D/8827-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

VALID OUTPUT

Note 2: This parameter is only sampled and is not 100% tested.

OUTPUT

0.8V

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The tDF and tCF compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V; Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400 \mu$ A. CL: 100 pF includes fixture capacitance.

Note 9: Inputs and outputs can undershoot to -2.0V for 20 ns Max, except for OE/VPP which cannot exceed -0.2V.

tACC (NOTE 3)

| - |
|---|
| - |
|   |
| 0 |
| N |
| 7 |
| 0 |
| ω |
| N |
|   |

| Symbol           | Parameter                                                  | Conditions                                          | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|-----------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                     | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                     | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                     | 1    |       |      | μs    |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                     | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                     | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                     | 1    |       |      | μs    |
| t <sub>CF</sub>  | Chip Enable to Output Float Delay                          | $\overline{OE} = V_{IL}$                            | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                     | 95   | 100   | 105  | μs    |
| tоен             | OE Hold Time                                               |                                                     | 1 .  |       |      | ns    |
| t <sub>DV</sub>  | Data Valid from CE                                         | $\overline{OE} = V_{IL}$                            |      |       | 250  | ns    |
| <sup>t</sup> PRT | OE Pulse Rise Time<br>During Programming                   |                                                     | 50   |       |      | ns    |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time                              |                                                     | 1    |       |      | μs    |
| Ipp              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}, \\ \overline{OE} = V_{PP}$ |      |       | 30   | mA    |
| lcc              | V <sub>CC</sub> Supply Current                             |                                                     |      |       | 10   | mA    |
| Τ <sub>Α</sub>   | Temperature Ambient                                        |                                                     | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                     | 6.0  | 6.25  | 6.5  | v     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                     | 12.5 | 12.75 | 13.0 | v     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                     | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                     |      | 0.0   | 0.45 | v     |
| V <sub>IH</sub>  | Input High Voltage                                         |                                                     | 2.4  | 4.0   |      | v     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                     | 0.8  | 1.5   | 2.0  | v     |
| tout             | Output Timing Reference Voltage                            |                                                     | 0.8  | 1.5   | 2.0  | v     |

### **Programming Waveforms**



TL/D/8827-4

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.





1

## **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C32B are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for OE/VPP during programming. In the program mode the OE/Vpp input is pulsed from a TTL low level to 12.75V.

#### **Read Mode**

The NMC27C32B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins. independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tCE). Data is available at the outputs tOE after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tACC-tOF.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore the maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data.

#### Standby Mode

The NMC27C32B has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27C32B is placed in the standby mode by applying a CMOS high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input.

#### **Output OR-Tying**

Because EPROMs are usually used in larger memory arrays. National has provided a 2-line control function that accommodates this use of multiple memory connection. The 2-line control function allows for:

- a. The lowest possible memory power dissipation, and
- b. complete assurance that output bus contention will not occur

To most efficiently use these two control lines, it is recommended that CE (pin 18) be decoded and used as the primary device selecting function, while OE (pin 20) be made a

common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 20 OE/Vpp will damage the NMC27C32B.

Initially, and after each erasure, all bits of the NMC27C32B are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "Os" will be programmed, both "1s" and "Os" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C32B is in the programming mode when OE/ VPP is at 12.75V. It is required that at least a 0.1 µF capacitor be placed across  $V_{CC}$  and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C32B is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100 µs pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will Program with a single 100 us pulse.

Note: Some programmer manufactures due to equipment limitation may offer interactive program Algorithm (Shown in Figure 2).

The NMC27C32B must not be programmed with a DC signal applied to the CE input.

Programming multiple NMC27C32Bs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C32B may be connected together when they are programmed with the same data. A low level TTL pulse applied to the CE input programs the paralleled NMC27C32B.

| Pins            | CE              | OE/V <sub>PP</sub> | Vcc   | Outputs          |  |
|-----------------|-----------------|--------------------|-------|------------------|--|
| Mode            | (18)            | (20)               | (24)  | (9–11, 13–17)    |  |
| Read            | V <sub>IL</sub> | V <sub>IL</sub>    | 5V    | D <sub>OUT</sub> |  |
| Standby         | VIH             | Don't Care         | 5V    | Hi-Z             |  |
| Program         | VIL             | 12.75V             | 6.25V | D <sub>IN</sub>  |  |
| Program Verify  | VIL             | VIL                | 6.25V | D <sub>OUT</sub> |  |
| Program Inhibit | VIH             | 12.75V             | 6.25V | Hi-Z             |  |
| Output Disable  | Don't Care      | VIH                | 5V    | Hi-Z             |  |

### Functional Description (Continued)

#### Program Inhibit

Programming multiple NMC27C32B in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C32B may be common. A TTL low level program pulse applied to an NMC27C32B's  $\overline{CE}$  input with  $\overline{OE}/V_{PP}$  at 12.75V will program that NMC27C32B. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C32B from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bit to determine whether they were correctly programmed. The verify is accomplished with  $\overline{OE}/V_{PP}$  and  $\overline{CE}$  at  $V_{IL}$ . Data should be verified  $t_{DV}$  after the falling edge of  $\overline{CE}$ .

#### MANUFACTURER'S IDENTIFICATION CODE

The NMC27C32B has a manufacturer's identification code to aide in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C32B is, "8F01", where "8F" designates that it is made by National Semiconductor, and "01" designates a 32k part.

The code is accessed by applying 12.0V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A11,  $\overrightarrow{CE}$ , and  $\overrightarrow{OE}$  are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm$  5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C32B are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $3000\text{\AA}-4000\text{\AA}$  range. After programming, opaque labels should be placed over the NMC27C32B's window to prevent unintentional

erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C32B is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>.

The NMC27C32B should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C32B erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A0<br>(8) | 0 <sub>7</sub><br>(17) | O <sub>6</sub><br>(16) | O <sub>5</sub><br>(15) | O <sub>4</sub><br>(14) | O <sub>3</sub><br>(13) | O <sub>2</sub><br>(11) | 0 <sub>1</sub><br>(10) | O <sub>0</sub><br>(9) | Hex<br>Data |
|-------------------|-----------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-----------------------|-------------|
| Manufacturer Code | VIL       | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                     | 8F          |
| Device Code       | VIH       | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      | 0                      | 1                     | 01          |

#### TABLE II. Manufacturer's Identification Code

#### TABLE III. Minimum NMC27C32B Erasure Time

| Light Intensity<br>(µW/cm²) | Erasure Time<br>(Minutes) |
|-----------------------------|---------------------------|
| 15,000                      | 20                        |
| 10,000                      | 25                        |
| 5,000                       | 50                        |

## National Semiconductor

## NMC27C64 65,536-Bit (8k x 8) UV Erasable CMOS PROM

### **General Description**

The NMC27C64 is a high-speed 64k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C64 is designed to operate with a single  $\pm$ 5V power supply with  $\pm$ 5% or  $\pm$ 10% tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C64 is packaged in a 28-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

### **Features**

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption
   Active Power: 55 mW max
  - Standby Power: 0.55 mW max
- Performance compatible to NSC800<sup>TM</sup> CMOS microprocessor
- Single 5V power supply
- Extended temperature range (NMC27C64QE), -40°C to +85°C, and military temperature range (NMC27C64QM), -55°C to +125°C, available
- Pin compatible with NMOS 64k EPROMs
- Fast and reliable programming
- Static operation—no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum EPROM for total CMOS systems
- Manufacturer's identification code for automatic programming control

### **Block Diagram**



| Pin Names |               |  |  |  |  |
|-----------|---------------|--|--|--|--|
| A0-A12    | Addresses     |  |  |  |  |
| CE        | Chip Enable   |  |  |  |  |
| ŌĒ        | Output Enable |  |  |  |  |
| 00-07     | Outputs       |  |  |  |  |
| PGM       | Program       |  |  |  |  |
| NC        | No Connect    |  |  |  |  |

TL/D/8634-1

### **Connection Diagram**

| 27C512<br>27512 | 27C256<br>27256 | 27C128<br>27128 | 27C32<br>2732 | 27C16<br>2716 |                   | NMC27C64Q<br>-In-Line Package | 27C16<br>2716  | 27C32<br>2732      | 27C128<br>27128 | 27C256<br>27256 | 27C512<br>27512    |
|-----------------|-----------------|-----------------|---------------|---------------|-------------------|-------------------------------|----------------|--------------------|-----------------|-----------------|--------------------|
| A15             | VPP             | VPP             |               |               | Vpp 1             | 28 V <sub>CC</sub>            |                |                    | Vcc             | Vcc             | Vcc                |
| A12             | A12             | A12             |               |               | A12 - 2           | 27 PGM                        |                |                    | PGM             | A14             | A14                |
| A7              | A7              | A7              | A7            | A7            | A7 🗕 3            | 26 NC                         | Vcc            | Vcc                | A13             | A13             | A13                |
| A6              | A6              | A6              | A6            | A6            | A6 4              | 25 AB                         | A8             | A8                 | A8              | A8              | A8                 |
| A5              | A5              | A5              | A5            | A5            | A5 5              | 24 A9                         | A9             | A9                 | A9              | A9              | A9                 |
| A4              | A4              | A4              | A4            | A4            | A4 6              | 23 A11                        | VPP            | A11                | A11             | A11             | A11                |
| AЗ              | AЗ              | AЗ              | AЗ            | AЗ            | A3 7              | 22 OE                         | ŌĒ             | OE/V <sub>PP</sub> | ŌĒ              | ŌĒ              | OE/V <sub>PP</sub> |
| A2              | A2              | A2              | A2            | A2            | A2 8              | 21 — A10                      | A10            | A10                | A10             | A10             | A10                |
| A1              | A1              | A1              | A1            | A1            | A1                | 20 CE                         | CE/PGM         | CE                 | CE              | CE/PGM          | CE                 |
| A0              | A0              | A0              | AO            | A0            | A0 10             | 19 <b></b> 0 <sub>7</sub>     | 07             | 07                 | 07              | 07              | 07                 |
| 00              | O <sub>0</sub>  | O0              | 00            | 00            | 00 11             | 18 O <sub>6</sub>             | O <sub>6</sub> | O <sub>6</sub>     | O <sub>6</sub>  | 0 <sub>6</sub>  | O <sub>6</sub>     |
| 01              | 01              | 01              | 01            | 01            | 01 - 12           | 17 0 <sub>5</sub>             | O5             | O5                 | O5              | O5              | O <sub>5</sub>     |
| O2              | O2              | O2              | 02            | 02            | 0 <sub>2</sub> 13 | 16 <b></b> 0 <sub>4</sub>     | O4             | O4                 | O <sub>4</sub>  | O4              | O <sub>4</sub>     |
| GND             | GND             | GND             | GND           | GND           | GND 14            | 15 0 <sub>3</sub>             | O3             | O3                 | O <sub>3</sub>  | O3              | O <sub>3</sub>     |

TL/D/8634-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C64 pins.

#### Order Number NMC27C64Q See NS Package Number J28AQ

#### Commercial Temp Range (0°C to +70°C)

 $V_{CC}=5V\pm5\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C64Q15            | 150              |

| Vcc  | <br>5V | ± | 10% |  |
|------|--------|---|-----|--|
| <br> | <br>   |   |     |  |

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C64Q150           | 150              |
| NMC27C64Q200           | 200              |
| NMC27C64Q250           | 250              |
| NMC27C64Q300           | 300              |

#### Extended Temp Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) V<sub>CC</sub> = 5V ±10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C64QE150          | 150              |
| NMC27C64QE200          | 200              |

Military Temp Range (-55°C to +125°C)  $V_{CC}=5V\pm10\%$ 

| Parameter/Order Number | Access Time (ns) |  |  |
|------------------------|------------------|--|--|
| NMC27C64QM200          | 200              |  |  |
| NMC27C64QM250          | 250              |  |  |

NOTE: For plastic DIP requirements please refer to NMC27C64N data sheet.

NMC27C64

Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                           |                                   |
|------------------------------------------------------------------|-----------------------------------|
| Commercial                                                       | -10°C to +80°C                    |
| Military and Extended                                            | Operating Temp. Range             |
| Storage Temperature                                              | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | ∩<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)          | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground  |                                   |
| During Programming                                               | +14.0V to -0.6V                   |

| +7.0V to -0.6V |
|----------------|
| 1.0W           |
| 300°C          |
| 2000V          |
|                |

### **Operating Conditions** (Note 7)

| Temperature Range            |                 |
|------------------------------|-----------------|
| NMC27C64Q15, Q150, 200, 250  | 0°C to + 70°C   |
| NMC27C64QE150, 200           | -40°C to +85°C  |
| NMC27C64QM200, M250          | -55°C to +125°C |
| V <sub>CC</sub> Power Supply | +5V ±10%        |
| except NMC27C64Q15           | $+5V \pm 5\%$   |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                           | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| lц                           | Input Load Current                               | $V_{IN} = V_{CC}$ or GND                                                             |                       |     | 10                  | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                           |                       |     | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{ L}, f = 5 \text{ MHz}$<br>Inputs = V_{ H} or V_{ L}, I/O = 0 mA |                       | 5   | 20                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA     |                       | 3   | 10                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                             |                       | 0.1 | 1                   | mA    |
| ICCSB2                       | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                             |                       | 0.5 | 100                 | μΑ    |
| IPP                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                    |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                      | -0.1                  |     | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                      | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                            |                       |     | 0.45                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -400 \ \mu A$                                                              | 2.4                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 0 \ \mu A$                                                                 |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = 0 \ \mu A$                                                                 | V <sub>CC</sub> - 0.1 |     |                     | v     |

### **AC Electrical Characteristics**

|                 |                                                                      |                                                                       | NMC27C64Q     |     |         |          |           |     |       |  |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|---------------|-----|---------|----------|-----------|-----|-------|--|
| Symbol          | Parameter                                                            | Conditions                                                            | 15, 150, E150 |     | 200, E2 | 00, M200 | 250, M250 |     | Units |  |
|                 |                                                                      |                                                                       | Min           | Max | Min     | Max      | Min       | Max |       |  |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$    |               | 150 |         | 200      |           | 250 | ns    |  |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     |               | 150 |         | 200      |           | 250 | ns    |  |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     |               | 60  |         | 60       |           | 70  | ns    |  |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0             | 60  | 0       | 60       | 0         | 60  | ns    |  |
| tCF             | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0             | 60  | 0       | 60       | 0         | 60  | ns    |  |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$<br>$\overline{PGM} = V_{IH}$ | 0             |     | 0       |          | 0         |     | ns    |  |

### Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol | Parameter          | Conditions            | Тур | Max | Units |
|--------|--------------------|-----------------------|-----|-----|-------|
| CIN    | Input Capacitance  | $V_{IN} = 0V$         | 6   | 8   | pF    |
| COUT   | Output Capacitance | V <sub>OUT</sub> = 0V | 9   | 12  | pF    |

### **AC Test Conditions**

Output Load

1 TTL Gate and  $C_L = 100 \text{ pF}$  (Note 8)  $\leq 5 \text{ ns}$ 0.45V to 2.4V

| Timing Measurement Reference Level |
|------------------------------------|
| Inputs                             |
| Outputs                            |

0.8V and 2V 0.8V and 2V

## AC Waveforms (Notes 6 & 9)

Input Rise and Fall Times

Input Pulse Levels



TL/D/8634-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The tDF and tCF compare level is determined as follows:

High to TRI-STATE, the measured V<sub>OH1</sub> (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL}$  = 1.6 mA,  $I_{OH}$  =  $-400~\mu A.$ 

CL: 100 pF includes fixture capacitance.

Note 9: VPP may be connected to VCC except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol          | Parameter                                                  | Conditions                                         | Min  | Тур  | Max  | Units |
|-----------------|------------------------------------------------------------|----------------------------------------------------|------|------|------|-------|
| tAS             | Address Setup Time                                         |                                                    | 2    |      |      | μs    |
| tOES            | OE Setup Time                                              |                                                    | 2    |      |      | μs    |
| tCES            | CE Setup Time                                              |                                                    | 2    |      |      | μs    |
| t <sub>DS</sub> | Data Setup Time                                            |                                                    | 2    |      |      | μs    |
| tvps            | V <sub>PP</sub> Setup Time                                 |                                                    | 2    |      |      | μs    |
| tvcs            | V <sub>CC</sub> Setup Time                                 |                                                    | 2    |      |      | μs    |
| t <sub>AH</sub> | Address Hold Time                                          |                                                    | 0    |      |      | μs    |
| t <sub>DH</sub> | Data Hold Time                                             |                                                    | 2    |      |      | μs    |
| t <sub>DF</sub> | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                           | 0    |      | 130  | ns    |
| t <sub>PW</sub> | Program Pulse Width                                        |                                                    | 0.45 | 0.5  | 0.55 | ms    |
| t <sub>OE</sub> | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                           |      |      | 150  | ns    |
| IPP             | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{PGM} = V_{IL}$ |      |      | 30   | mA    |
| Icc             | V <sub>CC</sub> Supply Current                             |                                                    |      |      | 10   | mA    |
| T <sub>A</sub>  | Temperature Ambient                                        |                                                    | 20   | 25   | 30   | °C    |
| V <sub>CC</sub> | Power Supply Voltage                                       |                                                    | 5.75 | 6.0  | 6.25 | v     |
| V <sub>PP</sub> | Programming Supply Voltage                                 |                                                    | 12.2 | 13.0 | 13.3 | V     |
| tFR             | Input Rise, Fall Time                                      |                                                    | 5    |      |      | ns    |
| V <sub>IL</sub> | Input Low Voltage                                          |                                                    |      | 0.0  | 0.45 | V     |
| VIH             | Input High Voltage                                         |                                                    | 2.4  | 4.0  |      | v     |
| t <sub>IN</sub> | Input Timing Reference Voltage                             |                                                    | 0.8  | 1.5  | 2.0  | v     |
| tout            | Output Timing Reference Voltage                            |                                                    | 0.8  | 1.5  | 2.0  | v     |

#### Programming Waveforms (Note 3) PROGRAM PROGRAM VERIFY " ADDRESSES 2V 0.8V ADDRESS N " tas t<sub>AH</sub> DATA OUT VALID DATA $\frac{2V}{0.8V}$ DATA IN STABLE Hi-Z t<sub>DS</sub> tDH 6.0 Vcc tvcs 13.0\ VDD tvps ĈĒ 0.8V -t<sub>CES</sub> tpw t<sub>OE</sub>. toes→ TL/D/8634-6

Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the interactive Program Algorithm, at typical power supply voltages and timings.

1

NMC27C64



### **Functional Description**

### DEVICE OPERATION

The six modes of operation of the NMC27C64 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The  $V_{CC}$  power supply must be at 6V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The NMC27C64 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. The programming pin ( $\overline{\text{PGM}}$ ) should be at V<sub>IH</sub> except during programming. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{CE}$ ). Data is available at the outputs  $t_{OE}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $t_{ACC}$ -tor.

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C64 has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27C64 is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because NMC27C64s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (V\_PP) will damage the NMC27C64.

Initially, all bits of the NMC27C64 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. A "0" cannot be changed to a "1" once the bit has been programmed.

The NMC27C64 is in the programming mode when the V<sub>PP</sub> power supply is at 13.0V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

For programming,  $\overline{CE}$  should be kept TTL low at all times while V<sub>PP</sub> is kept at 13.0V.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C64 is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). The NMC27C64 must not be programmed with a DC signal applied to the  $\overline{PGM}$  input.

Programming multiple NMC27C64s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C64s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled NMC27C64s.

| Pins<br>Mode    | CE<br>(20) | OE<br>(22) | PGM<br>(27) | V <sub>PP</sub><br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) |  |  |  |  |
|-----------------|------------|------------|-------------|------------------------|-------------------------|---------------------------|--|--|--|--|
| Read            | VIL        | VIL        | VIH         | 5V                     | 5V                      | D <sub>OUT</sub>          |  |  |  |  |
| Standby         | VIH        | Don't Care | Don't Care  | 5V                     | 5V                      | Hi-Z                      |  |  |  |  |
| Output Disable  | Don't Care | VIH        | VIH         | 5V                     | 5V                      | Hi-Z                      |  |  |  |  |
| Program         | VIL        | VIH        |             | 13V                    | 6V                      | D <sub>IN</sub>           |  |  |  |  |
| Program Verify  | VIL        | VIL        | VIH         | 13V                    | 6V                      | D <sub>OUT</sub>          |  |  |  |  |
| Program Inhibit | VIH        | Don't Care | Don't Care  | 13V                    | 6V                      | Hi-Z                      |  |  |  |  |

#### **TABLE I. Mode Selection**

### Functional Description (Continued)

#### **Program Inhibit**

Programming multiple NMC27C64s in parallel with different data is also easily accomplished. Except for CE all like inputs (including OE and PGM) of the parallel NMC27C64 may be common. A TTL low level program pulse applied to an NMC27C64's PGM input with CE at VIL and VPP at 13.0V will program that NMC27C64. A TTL high level CE input inhibits the other NMC27C64s from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with VPP at 13.0V. VPP must be at V<sub>CC</sub>, except during programming and program verify.

#### MANUFACTURER'S IDENTIFICATION CODE

The NMC27C64 has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C64 is "8FC2", where "8F" designates that it is made by National Semiconductor, and "C2" designates a 64k part.

The code is accessed by applying 12V ± 0.5V to address pin A9. Addresses A1-A8, A10-A12, CE, and OE are held at VIL. Address A0 is held at VIL for the manufacturer's code, and at  $V_{IH}$  for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C ± 5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in a EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### ERASURE CHARACTERISTICS

The erasure characteristics of the NMC27C64 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range.

After programming, opaque labels should be placed over the NMC27C64's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C64 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C64 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C64 erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| TABLE II. Manufacturer's Identification Code |                        |                        |                        |                        |                        |                        |                        |                        |                        |             |  |
|----------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|--|
| Pins                                         | A <sub>0</sub><br>(10) | O <sub>7</sub><br>(19) | O <sub>6</sub><br>(18) | O <sub>5</sub><br>(17) | O <sub>4</sub><br>(16) | O <sub>3</sub><br>(15) | O <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | O <sub>0</sub><br>(11) | Hex<br>Data |  |
| Manufacturer Code                            | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |  |
| Device Code                                  | VIH                    | 1                      | 1                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | C2          |  |

### Monufectures's Identification

| TABLE III. | Minimum            | NMC27C64    | Erasure | Time   |
|------------|--------------------|-------------|---------|--------|
|            | 141111111111111111 | 1410/02/004 | Liaguic | 1 mile |

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |
|---------------------------------------------------|---------------------------|
| 15,000                                            | 20                        |
| 10,000                                            | 25                        |
| 5,000                                             | 50                        |



## NMC27C64N 65,536-Bit (8k x 8) One-Time Programmable CMOS PROM

### **General Description**

The NMC27C64N is a high-speed 64k one-time programmable CMOS PROM. It is ideally suited for high volume production applications where low cost, fast turnaround, and low power consumption are important factors and reprogramming is not required.

The NMC27C64N is designed to operate with a single +5V power supply with  $\pm 10\%$  tolerance. The NMC27C64N is packaged in a 28-pin dual-in-line plastic molded package without a transparent lid. This part is ideally suited for high volume production applications where cost is an important factor and programming only needs to be done once. Also the plastic molded package works well in auto insertion equipment used in automated assembly lines.

This device is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

### Features

- Clocked sense amps for fast access time down to 150 ns, CMOS technology
- Low CMOS power consumption
   Active Power: 55 mW max
   Standby Power: 0.55 mW max
- Pin compatible with all 64k EPROMs
- Fast and reliable programming
- Static operation—no clocks required
- TTL. CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum PROM for total CMOS systems
- Manufacture's identification code for automatic programming control

### **Block Diagram**



| Pin Names                      |               |  |  |  |  |  |  |
|--------------------------------|---------------|--|--|--|--|--|--|
| A0-A12                         | Addresses     |  |  |  |  |  |  |
| CE                             | Chip Enable   |  |  |  |  |  |  |
| ŌĒ                             | Output Enable |  |  |  |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | Outputs       |  |  |  |  |  |  |
| PGM                            | Program       |  |  |  |  |  |  |
| NC                             | No Connect    |  |  |  |  |  |  |
|                                |               |  |  |  |  |  |  |

TL/D/9686-1

### **Connection Diagram**

| 27C512<br>27512 | 27C256<br>27256 | 27C128<br>27128 | 27C32<br>2732  | 27C16<br>2716  |                     | C27C64N<br>Line Package   | 27C16<br>2716   | 27C32<br>2732      | 27C128<br>27128 | 27C256<br>27256 | 27C512<br>27512    |
|-----------------|-----------------|-----------------|----------------|----------------|---------------------|---------------------------|-----------------|--------------------|-----------------|-----------------|--------------------|
| A15             | V <sub>PP</sub> | V <sub>PP</sub> |                |                | Vpp 1               | 28 V <sub>CC</sub>        |                 |                    | Vcc             | V <sub>CC</sub> | Vcc                |
| A12             | A12             | A12             |                |                | A12 - 2             | 27 PGM                    |                 |                    | PGM             | A14             | A14                |
| A7              | A7              | A7              | A7             | A7             | A7 — 3              | 26 NC                     | V <sub>CC</sub> | V <sub>CC</sub>    | A13             | A13             | A13                |
| A6              | A6              | A6              | A6             | A6             | A6 — 4              | 25 AB                     | A8              | A8                 | A8              | A8              | A8                 |
| A5              | A5              | A5              | A5             | A5             | A5 5                | 24 A9                     | A9              | A9                 | A9              | A9              | A9                 |
| A4              | A4              | A4              | A4             | A4             | A4 6                | 23 A11                    | V <sub>PP</sub> | A11                | A11             | A11             | A11                |
| A3              | A3              | AЗ              | AЗ             | AЗ             | A3 7                | 22 ŌE                     | ŌĒ              | OE/V <sub>PP</sub> | ŌĒ              | ŌĒ              | OE/V <sub>PP</sub> |
| A2              | A2              | A2              | A2             | A2             | A2 8                | 21 A10                    | A10             | A10                | A10             | A10             | A10                |
| A1              | A1              | A1              | A1             | A1             | A1 — 9              | 20 CE                     | CE/PGM          | CE                 | CE              | CE/PGM          | ĈĒ                 |
| A0              | A0              | A0              | A0             | A0             | A0 10               | 19 07                     | 07              | 07                 | 07              | 07              | 07                 |
| O <sub>0</sub>  | O <sub>0</sub>  | O <sub>0</sub>  | O0             | 00             | 00 11               | 18 <b></b> 0 <sub>6</sub> | O <sub>6</sub>  | 0 <sub>6</sub>     | 0 <sub>6</sub>  | 0 <sub>6</sub>  | 0 <sub>6</sub>     |
| 01              | 01              | 01              | 01             | 01             | 01 12               | 17 05                     | O <sub>5</sub>  | 0 <sub>5</sub>     | O <sub>5</sub>  | O <sub>5</sub>  | O <sub>5</sub>     |
| O <sub>2</sub>  | O <sub>2</sub>  | O <sub>2</sub>  | 0 <sub>2</sub> | O <sub>2</sub> | 0 <sub>2</sub> — 13 | 16 04                     | O4              | O4                 | O <sub>4</sub>  | O4              | O4                 |
| GND             | GND             | GND             | GND            | GND            | GND 14              | 15 03                     | O <sub>3</sub>  | O3                 | O3              | O3              | O <sub>3</sub>     |

TL/D/9686-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C64N pins.

#### Order Number NMC27C64N See NS Package Number N28B

#### Commercial Temp Range (0°C to +70°C)

#### $V_{CC}=5V\,\pm10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C64N150           | 150              |
| NMC27C64N200           | 200              |
| NMC27C64N250           | 250              |

(For Non Commercial Temp. Range Parts, Call Factory)

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                                | -10°C to +80°C                    |
|---------------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | h<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | +14.0V to -0.6V                   |
|                                                                                       |                                   |

### **READ OPERATION**

### **DC Electrical Characteristics**

| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground | +7.0V to −0.6V |
|----------------------------------------------------------|----------------|
| Power Dissipation                                        | 1.0W           |
| Lead Temperature (Soldering, 10 sec.)                    | 300°C          |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2)             | 2000V          |

### **Operating Conditions** (Note 7)

| Temperature Range            | 0°C to +70°C   |
|------------------------------|----------------|
| V <sub>CC</sub> Power Supply |                |
| NMC27C64N150, 200, 250       | $+5V \pm 10\%$ |

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 10                  | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 6   | 20                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  |                                                                                                  |                       | 3   | 10                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| Ipp                          | V <sub>PP</sub> Load Current                     | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μA    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.1                  |     | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | V     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.45                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -400 \text{ mA}$                                                                       | 2.4                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 0 \ \mu A$                                                                             |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = 0 \ \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | v     |

### **AC Electrical Characteristics**

| Symbol          | Parameter                                                            | Conditions                                                         | 150 |     | 200 |     | 250 |     | Units |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-------|
|                 |                                                                      |                                                                    | Min | Max | Min | Max | Min | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ |     | 150 |     | 200 |     | 250 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  |     | 150 |     | 200 |     | 250 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  |     | 60  |     | 60  |     | 70  | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0   | 60  | 0   | 60  | 0   | 60  | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0   | 60  | 0   | 60  | 0   | 60  | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ | 0   |     | 0   |     | 0   |     | ns    |

NMC27C64N

1

### **Capacitance** $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol          | Parameter          | Conditions            | Тур | Max | Units |
|-----------------|--------------------|-----------------------|-----|-----|-------|
| C <sub>IN</sub> | Input Capacitance  | $V_{IN} = 0V$         | 5   | 10  | pF    |
| COUT            | Output Capacitance | V <sub>OUT</sub> = 0V | 8   | 10  | pF    |

### AC Test Conditions

| Output Load               | 1 TTL Gate and $C_L = 100 \text{ pF}$ (Note 8) | Timing Measurement Reference Level<br>Inputs | 0.8V and 2V |
|---------------------------|------------------------------------------------|----------------------------------------------|-------------|
| Input Rise and Fall Times | ≤5 ns                                          | Outputs                                      | 0.8V and 2V |
| Input Pulse Levels        | 0.45V to 2.4V                                  |                                              |             |

### AC Waveforms (Notes 6, 7 & 9)



TL/D/9686-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{\text{OE}}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{\text{CE}}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6 \text{ mA}$ ,  $I_{OH} = -400 \mu \text{A}$ .

CL: 100 pF includes fixture capacitance.

Note 9:  $V_{PP}$  may be connected to  $V_{CC}$  except during programming.

Note 10: Inputs and outputs can undershoot to -0.2V for 20 ns Max.

NMC27C64N

| Symbol           | Parameter Conditions                                       |                                                    | Min  | Тур  | Max  | Units |  |
|------------------|------------------------------------------------------------|----------------------------------------------------|------|------|------|-------|--|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                    | 2    |      |      | μs    |  |
| tOES             | OE Setup Time                                              |                                                    | 2    |      |      | μs    |  |
| tCES             | CE Setup Time                                              |                                                    | 2    |      |      | μs    |  |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                    | 2    |      |      | μs    |  |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                    | 2    |      |      | μs    |  |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                    | 2    |      |      | μs    |  |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                    | 0    |      |      | μs    |  |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                    | 2    |      |      | μs    |  |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                           | 0    |      | 130  | ns    |  |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                    | 0.45 | 0.5  | 0.55 | ms    |  |
| tOE              | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                           |      |      | 150  | ns    |  |
| IPP              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{PGM} = V_{IL}$ |      |      | 30   | mA    |  |
| ICC              | V <sub>CC</sub> Supply Current                             |                                                    |      |      | 10   | mA    |  |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                    | 20   | 25   | 30   | °C    |  |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                    | 5.75 | 6.0  | 6.25 | V     |  |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                    | 12.2 | 13.0 | 13.3 | ٧     |  |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                    | 5    |      |      | ns    |  |
| VIL              | Input Low Voltage                                          |                                                    |      | 0.0  | 0.45 | V     |  |
| VIH              | Input High Voltage                                         |                                                    | 2.4  | 4.0  |      | V     |  |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                    | 0.8  | 1.5  | 2.0  | ۷     |  |
| tout             | Output Timing Reference Voltage                            |                                                    | 0.8  | 1.5  | 2.0  | v     |  |

Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2:  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ . The EPROM must not be inserted into or removed from a board with voltage applied to  $V_{PP}$  or  $V_{CC}$ .

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least 0.1  $\mu$ F capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the Interactive Program Algorithm, at typical power supply voltages and timings.

1

### Programming Waveforms (Note 3)



NMC27C64N



Ľ

### **Functional Description**

### DEVICE OPERATION

The six modes of operation of the NMC27C64N are listed in Table I. It should be noted that all iniputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The  $V_{CC}$  power supply must be at 6V during the three programming modes, and at 5V in the other three modes.

#### Read Mode

The NMC27C64N has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. The programming pin (PGM) should be at V<sub>IH</sub> except during programming. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{CE}$ ). Data is available at the outputs  $t_{OE}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $t_{ACC}$ -toe.

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C64N has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27C64N is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

### **Output OR-Tying**

Because NMC27C64Ns are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (VPP) will damage the NMC27C64N.

Initially, all bits of the NMC27C64N are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. A "0" cannot be changed to a "1" once the bit has been programmed. Due to package constraints programmability of the device is only tested in wafer form.

The NMC27C64N is in the programming mode when the V<sub>PP</sub> power supply is at 13.0V and  $\overrightarrow{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data outputs pins. The levels required for the address and data inputs are TTL.

For programming,  $\overline{CE}$  should be kept TTL low at all times while  $V_{PP}$  is kept at 13.0V.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C64N is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). The NMC27C64N must not be programmed with a DC signal applied to the  $\overline{PGM}$  input.

Programming multiple NMC27C64Ns in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C64Ns may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overrightarrow{PGM}$  input programs the paralleled NMC27C64Ns.

The NMC27C64N is packaged in a plastic molded package which does not have a transparent lid. Therefore the memory cannot be erased. This means that after a user has programmed a memory cell to a "0" it cannot be changed back to a "1".

If an application requires erasing and reprogramming, the NMC27C64Q UV erasable PROM in a windowed package should be used.

| Pins            | CE            | ŌĒ            | PGM           | V <sub>PP</sub> | Vcc  | Outputs          |
|-----------------|---------------|---------------|---------------|-----------------|------|------------------|
| Mode            | (20)          | (22)          | (27)          | (1)             | (28) | (11–13, 15–19)   |
| Read            | VIL           | VIL           | VIH           | 5V              | 5V   | D <sub>OUT</sub> |
| Standby         | VIH           | Don't<br>Care | Don't<br>Care | 5V              | 5V   | Hi-Z             |
| Program         | VIL           | VIH           | VIL           | 13.0V           | 6V   | D <sub>IN</sub>  |
| Program Verify  | VIL           | VIL           | VIH           | 13.0V           | 6V   | D <sub>OUT</sub> |
| Program Inhibit | VIH           | Don't<br>Care | Don't<br>Care | 13.0V           | 6V   | Hi-Z             |
| Output Disable  | Don't<br>Care | VIH           | VIH           | 5V              | 5V   | Hi-Z             |

#### TABLE I. Mode Select

### Functional Description (Continued)

#### **Program Inhibit**

Programming multiple NMC27C64Ns in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$  and  $\overline{PGM}$ ) of the parallel NMC27C64N may be common. A TTL low level program pulse applied to an NMC27C64Ns  $\overline{PGM}$  input with  $\overline{CE}$  at V<sub>IL</sub> and V<sub>PP</sub> at 13.0V will program that NMC27C64N. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C64Ns from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with V<sub>PP</sub> at 13.0V. V<sub>PP</sub> must be at V<sub>CC</sub>, except during programming and program verify.

#### MANUFACTURER'S INDENTIFICATION CODE

The NMC27C64N has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C64N is "8FC2", where "8F" designates that it is made by National Semiconductor, and "C2" designates a 64k part.

The code is accessed by applying 12V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A12,  $\overline{CE}$  and  $\overline{OE}$  are held at VIL. Address A0 is held at VIL for the manufacturer's code, and at VIH for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### SYSTEM CONSIDERATION

The power switching characteristics of this device require careful decoupling. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between  $V_{CC}$  and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

#### **TABLE II. Manufacturer's Identification Code**

| Pins              | A <sub>0</sub><br>(10) | O <sub>7</sub><br>(19) | O <sub>6</sub><br>(18) | O <sub>5</sub><br>(17) | O <sub>4</sub><br>(16) | O <sub>3</sub><br>(15) | O <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | O <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH                    | 1                      | 1                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | C2          |

# National Semiconductor

# PRELIMINARY

## NMC27C128B High Speed Version 131,072-Bit (16k x 8) UV Erasable CMOS PROM

### **General Description**

The NMC27C128B is a high-speed 128k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C128B is designed to operate with a single  $\pm$ 5V power supply with  $\pm$ 5% or  $\pm$ 10% tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C128B is packaged in a 28-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

### Features

- Clock sense amps for fast access time down to 150 ns
- Low CMOS power consumption
  - Active Power: 110 mW max
- Standby Power: 0.55 mW max
- Extended temperature range (NMC27C128BQE), -40°C to +85°C, and military temperature range (NMC27C128BQM), -55°C to +125°C available
- Pin compatible with NMOS 128k EPROMs
- Fast and reliable programming-100 µs typical/byte
- Static operation—no clocks required
  - TTL, CMOS compatible inputs/outputs
  - TRI-STATE® output
  - Optimum EPROM for total CMOS systems
  - Manufacturer's identification code for automatic programming control
  - High current CMOS level output drivers



 Pin Names

 A0-A13
 Addresses

 CE
 Chip Enable

 OE
 Output Enable

 O0-O7
 Outputs

 PGM
 Program

 NC
 No Connect

TL/D/9689-1

### **Block Diagram**

### **Connection Diagrams**

|                | 27C256          |                 |      |                | NMC27C128B<br>Dual-In-Line Package |    |    |                         | 27C16          |                    | 27C64          |                 | 27C512         |
|----------------|-----------------|-----------------|------|----------------|------------------------------------|----|----|-------------------------|----------------|--------------------|----------------|-----------------|----------------|
| 27512          | 27256           | 2764            | 2732 | 2716           | 1                                  |    |    |                         | 2716           | 2732               | 2764           | 27256           | 27512          |
| A15            | V <sub>PP</sub> | V <sub>PP</sub> |      |                | v <sub>PP</sub>                    | 1  | 28 |                         |                |                    | Vcc            | V <sub>CC</sub> | Vcc            |
| A12            | A12             | A12             |      |                | A12 —                              | 2  | 27 | - PGM                   |                |                    | PGM            | A14             | - A14          |
| A7             | A7              | A7              | A7   | A7             | A7                                 | 3  |    | — A13                   | Vcc            | Vcc                | NC             | A13             | A13            |
| A6             | A6              | A6              | A6   | A6             | A6 —                               | 4  | 25 |                         | A8             | A8                 | A8             | A8              | A8             |
| A5             | A5              | A5              | A5   | A5             | A5 —                               | 5  | 24 | <b>—</b> A9             | A9             | A9                 | A9             | A9              | A9             |
| A4             | A4              | A4              | A4   | A4             | A4 —                               | 6  | 23 | —A11                    | VPP            | A11                | A11            | A11             | A11            |
| A3             | A3              | AЗ              | AЗ   | A3             | A3 —                               | 7  | 22 | - OE                    | ŌĒ             | OE/V <sub>PP</sub> | ŌĒ             | ŌĒ              | OE/VPP         |
| A2             | A2              | A2              | A2   | A2             | A2 —                               | 8  | 21 | —A10                    | A10            | A10                | A10            | A10             | A10            |
| A1             | A1              | A1              | A1   | A1             | A1-                                | 9  | 20 |                         | CE/PGM         | CE                 | CE             | CE/PGM          | CE             |
| A0             | A0              | A0              | A0   | A0             | A0 —                               | 10 | 19 | '                       | 07             | 07                 | 07             | 07              | 07             |
| O <sub>0</sub> | O <sub>0</sub>  | O <sub>0</sub>  | 00   | O <sub>0</sub> | 0 <sub>0</sub> -                   | 11 | 18 | v                       | O <sub>6</sub> | O <sub>6</sub>     | O <sub>6</sub> | O <sub>6</sub>  | 0 <sub>6</sub> |
| 0 <sub>1</sub> | 01              | 01              | 01   | 01             | 0 <sub>1</sub>                     | 12 | 17 | - 5                     | O5             | 0 <sub>5</sub>     | O5             | 0 <sub>5</sub>  | 0 <sub>5</sub> |
| O2             | 0 <sub>2</sub>  | O2              | O2   | 02             | 0 <sub>2</sub> -                   | 13 | 16 | <b>−</b> 0 <sub>4</sub> | O <sub>4</sub> | O4                 | 04             | O4              | 0 <sub>4</sub> |
| GND            | GND             | GND             | GND  | GND            | GND —                              | 14 | 15 | -0 <sub>3</sub>         | O3             | O3                 | O3             | O3              | O3             |

TL/D/9689-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C128B pins.

#### Order Number NMC27C128BQ See NS Package Number J28AQ

Commercial Temp Range (0°C to +70°C) V<sub>CC</sub> = 5V  $\pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C128BQ150         | 150              |
| NMC27C128BQ200         | 200              |
| NMC27C128BQ250         | 250              |

Extended Temp Range (-40°C to +85°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C128BQE150        | 150              |
| NMC27C128BQE200        | 200              |

Commercial Temp Range (0°C to +70°C) Vcc = 5V  $\pm 5\%$ 

| 00                     |                  |
|------------------------|------------------|
| Parameter/Order Number | Access Time (ns) |
| NMC27C128BQ15          | 150              |
| NMC27C128BQ20          | 200              |
| NMC27C128BQ25          | 250              |

Military Temp Range ( $-55^{\circ}$ C to  $+ 125^{\circ}$ C) V<sub>CC</sub> = 5V ± 10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C128BQM150        | 150              |
| NMC27C128BQM200        | 200              |

NOTE: For plastic DIP and surface mount PLCC package requirements please refer to NMC27C128BN datasheet.

### **COMMERCIAL TEMPERATURE RANGE**

### Absolute Maximum Ratings (Note 1)

| Temperature Under Bias                                                                | -10°C to +80°C                |
|---------------------------------------------------------------------------------------|-------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C               |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | n<br>+6.5V to −0.6V           |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | $V_{CC}$ + 1.0V to GND - 0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | + 14.0V to −0.6V              |
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground                              | +7.0V to -0.6V                |

| Power Dissipation                            | 1.0W  |
|----------------------------------------------|-------|
| Lead Temperature (Soldering, 10 sec.)        | 300°C |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2) | 2000V |
| Operating Conditions (Note 7)                |       |

| operaning containerie (*     | 10101)       |
|------------------------------|--------------|
| Temperature Range            | 0°C to +70°C |
| V <sub>CC</sub> Power Supply |              |
| NMC27C128BQ150, 200, 250     | +5V ±10%     |
| NMC27C128BQ15, 20, 25        | ±5V ±5%      |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур  | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|-------|
| ۱ <sub>LI</sub>              | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       | 0.01 | 1                   | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       | 0.01 | 1                   | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 10   | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 8    | 20                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1  | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5  | 100                 | μΑ    |
| I <sub>PP</sub>              | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |      | 10                  | μA    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |      | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |      | V <sub>CC</sub> + 1 | V,    |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |      | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                       | 3.5                   |      |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 10 \ \mu A$                                                                            |                       |      | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |      |                     | v     |

### **AC Electrical Characteristics**

|                 | Parameter                                                            | Conditions                                                         | NMC27C128B |     |           |     |           |     |       |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------------|------------|-----|-----------|-----|-----------|-----|-------|
| Symbol          |                                                                      |                                                                    | Q15, Q150  |     | Q20, Q200 |     | Q25, Q250 |     | Units |
|                 |                                                                      |                                                                    | Min        | Max | Min       | Max | Min       | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ |            | 150 |           | 200 |           | 250 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  |            | 150 |           | 200 |           | 250 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  |            | 60  |           | 75  |           | 100 | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| t <sub>ОН</sub> | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First |                                                                    | 0          |     | o         |     | o         |     | ns    |

### MILITARY AND EXTENDED TEMPERATURE RANGE

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                                | Operating Temp. Range             |
|---------------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | h<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | + 14.0V to −0.6V                  |
|                                                                                       |                                   |

| V <sub>CC</sub> Supply Voltage with   |                |
|---------------------------------------|----------------|
| Respect to Ground                     | +7.0V to -0.6V |
| Power Dissipation                     | 1.0W           |
| Lead Temperature (Soldering, 10 sec.) | 300°C          |
| ESD Rating                            |                |
| (Mil Spec 883C, Method 3015.2)        | 2000V          |

### **Operating Conditions** (Note 7)

| Temperature Range            |                 |
|------------------------------|-----------------|
| NMC27C128BQE150, 200         | -40°C to +85°C  |
| NMC27C128BQM150, 200         | -55°C to +125°C |
| V <sub>CC</sub> Power Supply | $+5V \pm 10\%$  |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| IЦ                           | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 10                  | μA    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μA    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 10  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 8   | 20                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | CE = V <sub>IH</sub>                                                                             |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| IPP                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -1.6 \text{ mA}$                                                                       | 3.5                   |     |                     | V     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                          |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | v     |

### **AC Electrical Characteristics**

|                 |                                                                      |                                                                    |      | NMC27  | C128BQ |       |    |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------------|------|--------|--------|-------|----|
| Symbol          | Parameter                                                            | Conditions                                                         | E150 | , M150 | E200   | Units |    |
|                 |                                                                      |                                                                    | Min  | Max    | Min    | Max   |    |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ |      | 150    |        | 200   | ns |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  |      | 150    |        | 200   | ns |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  |      | 60     |        | 75    | ns |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0    | 50     | 0      | 55    | ns |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0    | 50     | 0      | 55    | ns |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ | 0    |        | 0      |       | ns |

NMC27C128B

| Capa | Capacitance T <sub>A</sub> = +25°C, f = 1 MHz (Note 2) |                       |     |     |       |  |  |  |  |
|------|--------------------------------------------------------|-----------------------|-----|-----|-------|--|--|--|--|
| Symb | ol Parameter                                           | Conditions            | Тур | Max | Units |  |  |  |  |
| CIN  | Input Capacitance                                      | $V_{IN} = 0V$         | 6   | 12  | pF    |  |  |  |  |
| COUT | Output Capacitance                                     | V <sub>OUT</sub> = 0V | 9   | 12  | pF    |  |  |  |  |

### **AC Test Conditions**

Output Load

Input Rise and Fall Times Input Pulse Levels 1 TTL Gate and  $C_L = 100 \text{ pF}$  (Note 8)  $\leq 5 \text{ ns}$ 0.45V to 2.4V

| Timing Measurement Reference | Leve |
|------------------------------|------|
| Inputs                       |      |
| Outputs                      |      |

AC Waveforms (Notes 6, 7 & 9)



TL/D/9689-3

0.8V and 2V

0.8V and 2V

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured V<sub>OH1</sub> (DC) -0.10V;

Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V.

Note 5: TRI-STATE may be attained using  $\overline{OE}$  or  $\overline{CE}$ .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400 \ \mu$ A.

CL: 100 pF includes fixture capacitance.

Note 9:  $V_{PP}$  may be connected to  $V_{CC}$  except during programming. Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol           | Parameter                                                  | Conditions                                         | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|----------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                    | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                    | 1    |       |      | μs    |
| t <sub>CES</sub> | CE Setup Time                                              | $\overline{OE} = V_{IH}$                           | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                    | 1    |       |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| t <sub>VCS</sub> | V <sub>CC</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                    | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                    | 1    |       |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                           | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                    | 95   | 100   | 105  | μs    |
| tOE              | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                           |      |       | 100  | ns    |
| lpp              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{PGM} = V_{IL}$ |      |       | 30   | mA    |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                    |      |       | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                    | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                    | 6.0  | 6.25  | 6.5  | v     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                    | 12.5 | 12.75 | 13.0 | v     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                    | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                    |      | 0.0   | 0.45 | ٧     |
| VIH              | Input High Voltage                                         |                                                    | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                    | 0.8  | 1.5   | 2.0  | v     |
| tout             | Output Timing Reference Voltage                            |                                                    | 0.8  | 1.5   | 2.0  | v     |

### Programming Waveforms (Note 3)



Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

TL/D/9689-4





1

### **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the NMC27C128B are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are V<sub>CC</sub> and VPP. The VPP power supply must be at 12.75V during the three programming modes, and must be at  $\mathsf{V}_{CC}$  in the other three modes. The V<sub>CC</sub> power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### Read Mode

The NMC27C128B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. The programming pin (PGM) should be at VIH except during programming. Assuming that addresses are stable, address access time (tACC) is equal to the delay from  $\overline{CE}$  to output (t<sub>CE</sub>). Data is available at the outputs tor after the falling edge of  $\overline{OE}$ , assuming that CE has been low and addresses have been stable for at least tACC-tOE.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C128B has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C128B is placed in the standby mode by applying a CMOS high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input.

#### **Output OR-Tying**

Because NMC27C128Bs are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that CE (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (VPP) will damage the NMC27C128B.

Initially, and after each erasure, all bits of the NMC27C128B are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C128B is in the programming mode when the VPP power supply is at 12.75V and OE is at VIH. It is required that at least a 0.1 µF capacitor be placed across VPP, VCC to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

For programming, CE should be kept TTL low at all times while VPP is kept at 12.75V

When the address and data are stable, an active low, TTL program pulse is applied to the PGM input. A program pulse must be applied at each address location to be programmed. The NMC27C128B is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100 µs pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 µs pulse.

Note: Some programmer manufacturers due to equipment limitation may offer interactive program Algorithm (shown in Figure 2).

The NMC27C128B must not be programmed with a DC signal applied to the PGM input.

Programming multiple NMC27C128Bs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C128Bs may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled NMC27C128Bs.

| TABLE I. Mode Selection |                 |                 |               |                        |                         |                           |  |  |
|-------------------------|-----------------|-----------------|---------------|------------------------|-------------------------|---------------------------|--|--|
| Pins<br>Mode            | CE<br>(20)      | OE<br>(22)      | PGM<br>(27)   | V <sub>PP</sub><br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) |  |  |
| Read                    | V <sub>IL</sub> | VIL             | VIH           | V <sub>CC</sub>        | 5V                      | D <sub>OUT</sub>          |  |  |
| Standby                 | VIH             | Don't<br>Care   | Don't<br>Care | V <sub>CC</sub>        | 5V                      | Hi-Z                      |  |  |
| Output Disable          | Don't<br>Care   | V <sub>IH</sub> | VIH           | V <sub>CC</sub>        | 5V                      | Hi-Z                      |  |  |
| Program                 | VIL             | VIH             | VIL           | 12.75V                 | 6.25V                   | D <sub>IN</sub>           |  |  |
| Program Verify          | VIL             | VIL             | VIH           | 12.75V                 | 6.25V                   | D <sub>OUT</sub>          |  |  |
| Program Inhibit         | VIH             | Don't<br>Care   | Don't<br>Care | 12.75V                 | 6.25V                   | Hi-Z                      |  |  |

#### Functional Description (Continued) Program Inhibit

Programming multiple NMC27C128s in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$  and  $\overline{PGM}$ ) of the parallel NMC27C128Bs may be common. A TTL low level program pulse applied to an NMC27C128B's  $\overline{PGM}$  input with  $\overline{CE}$  at V<sub>IL</sub> and V<sub>PP</sub> at 12.75V will program that NMC27C128B. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C128Bs from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.75V.  $V_{PP}$  must be at  $V_{CC}$  except during programming and program verify.

#### MANUFACTURER'S IDENTIFICATION CODE

The NMC27C128B has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C128B is "8F83", where "8F" designates that it is made by National Semiconductor, and "83" design nates a 128k part.

The code is accessed by applying 12.0V  $\pm$ 0.5V to address pin A9. Addresses A1–A8, A10–A13,  $\overline{CE}$ , and  $\overline{OE}$  are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### ERASURE CHARACTERISTICS

The erasure characteristics of the NMC27C128B are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $3000\text{\AA}-4000\text{\AA}$  range.

After programming opaque labels should be placed over the NMC27C128B's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C128B is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C128B should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C128B erasure time for various light intensities.

An erasure system should be cailbrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of this device require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A0<br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL        | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH        | 1                      | 0                      | 0                      | 0                      | 0                      | 0                      | 1                      | 1                      | 83          |

#### TABLE II. Manufacturer's Identification Code

#### TABLE III. Minimum NMC27C128B Erasure Time

| Light Intensity<br>(μW/cm²) | Erasure Time<br>(Minutes) |
|-----------------------------|---------------------------|
| 15,000                      | 20                        |
| 10,000                      | 25                        |
| 5,000                       | 50                        |

### PRELIMINARY

## National Semiconductor

### NMC27C128BN High Speed Version 131,072-Bit (16k x 8) One Time Programmable CMOS PROM

### **General Description**

The NMC27C128BN is a high-speed 128k one time programmable CMOS PROM, ideally suited for applications where fast turnaround and low power consumption are important requirements.

The NMC27C128BN is designed to operate with a single  $+\,5V$  power supply with  $\pm\,5\%$  or  $\pm\,10\%$  tolerance.

The NMC27C128BN is packaged in a 28-pin dual-in-line plastic molded package without a transparent lid. This part is ideally suited for high volume production applications where cost is an important factor and programming only needs to be done once. Also the plastic molded package works well in auto insertion equipment used in automated assembly lines.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

### **Features**

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption
   Active Power: 11.0 mW max
   Constitute Power: 0.55 mW max
  - Standby Power: 0.55 mW max
- Optimum EPROM for total CMOS systems
- Pin compatible with NMOS 128k EPROMs
- Fast and reliable programming—100 µs typical/byte
- Static operation—no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Manufacturer's identification code for automatic programming control

Pin Names

Addresses

**Output Enable** 

Chip Enable

Outputs

Program

High current CMOS level output drivers

### **Block Diagram**



| 27C512         | 27C256          | 27C64 | 27C32          | 27C16 |      |                   |                    | 27C16          | 27C32              | 27C64          | 27C256         | 27C512            |
|----------------|-----------------|-------|----------------|-------|------|-------------------|--------------------|----------------|--------------------|----------------|----------------|-------------------|
| 27512          | 27256           | 2764  | 2732           | 2716  | C    | ual-In-Line Packa | ge                 | 2716           | 2732               | 2764           | 27256          | 27512             |
| A15            | V <sub>PP</sub> | VPP   |                |       | VPP  | 1                 | 28 Vcc             |                |                    | Vcc            | Vcc            | Vcc               |
| A12            | A12             | A12   |                |       | A12  |                   | 7 PGM              |                |                    | PGM            | A14            | A14               |
| A7             | A7              | A7    | A7             | A7    | A7   | 3                 | 6 A13              | Vcc            | V <sub>CC</sub>    | NC             | A13            | A13               |
| A6             | A6              | A6    | A6             | A6    | A6   |                   | 5 A8               | A8             | A8                 | A8             | A8             | A8                |
| A5             | A5              | A5    | A5             | A5    | A5 — | 5 :               | A9                 | A9             | A9                 | A9             | A9.            | A9                |
| A4             | A4              | A4    | A4             | A4    | A4   | 6 2               | 3 A11              | VPP            | A11                | A11            | A11            | A11               |
| AЗ             | A3              | AЗ    | AЗ             | AЗ    | A3 — | 7 2               |                    | ŌĒ             | OE/V <sub>PP</sub> | ŌĒ             | ŌĒ             | OE/V <sub>F</sub> |
| A2             | A2              | A2    | A2             | A2    | A2   | 8 :               | A10                | A10            | A10                | A10            | A10            | A10               |
| A1             | A1              | A1    | A1             | A1    | A1   | 9 2               |                    | CE/PGM         | CE                 | CE             | CE/PGM         | CE                |
| A0             | A0              | A0    | A0             | A0    | A0   | 10 1              | 9 07               | 07             | 07                 | 07             | 07             | 07                |
| O <sub>0</sub> | O <sub>0</sub>  | O0    | O <sub>0</sub> | 00    | ₀ —  | 11 1              | 8 06               | O <sub>6</sub> | 0 <sub>6</sub>     | O <sub>6</sub> | 0 <sub>6</sub> | 0 <sub>6</sub>    |
| 0 <sub>1</sub> | 0 <sub>1</sub>  | 01    | 01             | 01    | 01   | 12                | 7 05               | 0 <sub>5</sub> | 0 <sub>5</sub>     | 0 <sub>5</sub> | O <sub>5</sub> | 0 <sub>5</sub>    |
| O2             | O2              | 02    | O2             | 02    | 02   | <b>13</b> 1       | 6 04               | O <sub>4</sub> | O <sub>4</sub>     | 04             | 04             | 04                |
| GND            | GND             | GND   | GND            | GND   | GND  | 14                | 5 - 0 <sub>3</sub> | O3             | O3                 | 03             | O3             | 03                |

- 03 TL/D/9690-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C128BN pins.

#### Order Number NMC27C128BN See NS Package Number N28B

# $\begin{array}{l} \mbox{Commercial Temp Range (0^{\circ}\mbox{C to } +70^{\circ}\mbox{C})} \\ \mbox{V}_{\mbox{CC}} = 5\mbox{V} \pm 5\mbox{\%} \end{array}$

| Parameter/Order Number | Access Time (ns) |  |  |  |  |  |
|------------------------|------------------|--|--|--|--|--|
| NMC27C128BN15          | 150              |  |  |  |  |  |
| NMC27C128BN20          | 200              |  |  |  |  |  |
| NMC27C128BN25          | 250              |  |  |  |  |  |

#### Commercial Temp Range (0°C to +70°C) $V_{CC}=5V\pm10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C128BN150         | 150              |
| NMC27C128BN200         | 200              |
| NMC27C128BN250         | 250              |

For non-commercial temperature range parts, call the factory.

### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required,

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                                | -10°C to +80°C                    |
|---------------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | n<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | +14.0V to -0.6V                   |
| During Programming                                                                    | 14.00 10 0.00                     |

| V <sub>CC</sub> Supply Voltage with          |                |
|----------------------------------------------|----------------|
| Respect to Ground                            | +7.0V to -6.0V |
| Power Dissipation                            | 1.0W           |
| Lead Temperature (Soldering, 10 sec.)        | 300°C          |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2) | 2000V          |

### Operating Conditions (Note 7)

| Temperature Range            | 0°C to +70°C  |
|------------------------------|---------------|
| V <sub>CC</sub> Power Supply |               |
| NMC27C128BN150, 200, 250     | +5V ±10%      |
| NMC27C128BN15, 20, 25        | $+5V \pm 5\%$ |

### **READ OPERATION**

### **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                                                                               | Min                   | Тур  | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|-------|
| ILI -                        | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                                                                                        |                       | 0.01 | 1                   | μA    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                                                                                               |                       | 0.01 | 1                   | μA    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\label{eq:cell} \begin{split} \overline{CE}  =  V_{IL},  f  =  5 \; \text{MHz} \\ \text{Inputs}  =  V_{IH} \; \text{or} \; V_{IL},  I/O  =  0 \; \text{mA} \end{split}$ |                       | 10   | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND, f = 5 MHz$<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                                                                                          |                       | 8    | 20                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                                                                                                 |                       | 0.1  | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                                                                                 |                       | 0.5  | 100                 | μΑ    |
| Ipp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                                                                                        |                       |      | 10                  | μΑ    |
| V <sub>IL</sub>              | Input Low Voltage                                |                                                                                                                                                                          | -0.2                  |      | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                                                                                          | 2.0                   |      | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                                                                                                |                       |      | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5  \text{mA}$                                                                                                                                               | 3.5                   |      |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 10 \mu A$                                                                                                                                                      |                       |      | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | I <sub>OH</sub> = -10 μA                                                                                                                                                 | V <sub>CC</sub> - 0.1 |      |                     | v     |

### **AC Electrical Characteristics**

| Symbol Parameter |                                                                      |                                                                       | NMC27C128B |     |           |     |           |     |       |
|------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|------------|-----|-----------|-----|-----------|-----|-------|
|                  | Parameter                                                            | Conditions                                                            | N15, N150  |     | N20, N200 |     | N25, N250 |     | Units |
|                  |                                                                      |                                                                       | Min        | Max | Min       | Max | Min       | Max |       |
| tACC             | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$<br>$\overline{PGM} = V_{IH}$ |            | 150 |           | 200 |           | 250 | ns    |
| t <sub>CE</sub>  | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     |            | 150 |           | 200 |           | 250 | ns    |
| tOE              | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     |            | 60  |           | 75  |           | 100 | ns    |
| t <sub>DF</sub>  | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| t <sub>CF</sub>  | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| <sup>t</sup> OH  | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$    | 0          |     | o         |     | 0         |     | ns    |

Capacitance  $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol          | Parameter          | Conditions     | Тур | Max | Units |
|-----------------|--------------------|----------------|-----|-----|-------|
| C <sub>IN</sub> | Input Capacitance  | $V_{IN} = 0V$  | 5   | 10  | pF    |
| COUT            | Output Capacitance | $V_{OUT} = 0V$ | 8   | 10  | pF    |

### **AC Test Conditions**

| Output Load               | 1 TTL Gate and $C_L = 100 \text{ pF}$ (Note 8) | Timing Measurement Reference Level<br>Inputs | 0.8V and 2V |
|---------------------------|------------------------------------------------|----------------------------------------------|-------------|
| Input Rise and Fall Times | ≤5 ns                                          | Outputs                                      | 0.8V and 2V |
| Input Pulse Levels        | 0.45V to 2.4V                                  |                                              |             |

### AC Waveforms (Notes 6, 7 & 9)



TL/D/9690-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{ACC}} - t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impacting  $t_{\text{ACC}}$ .

Note 4: The  $t_{DF}$  and  $t_{CF}$  compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400 \mu$ A.

CL: 100 pF includes fixture capacitance.

Note 9:  $V_{PP}$  may be connected to  $V_{CC}$  except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns max.

| Symbol           | Parameter                                                  | Conditions                                         | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|----------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                    | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                    | 1    |       |      | μs    |
| tCES             | CE Setup Time                                              | $\overline{OE} = V_{IH}$                           | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                    | 1    |       |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                    | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                    | 1    |       |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                           | 0    |       | 60   | ns    |
| tpw              | Program Pulse Width                                        |                                                    | 95   | 100   | 105  | μs    |
| tOE              | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                           |      |       | 100  | ns    |
| IPP              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{PGM} = V_{IL}$ |      |       | 30   | mA    |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                    |      |       | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                    | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                    | 6.0  | 6.25  | 6.5  | v     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                    | 12.5 | 12.75 | 13.0 | v     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                    | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                    |      | 0.0   | 0.45 | V     |
| VIH              | Input High Voltage                                         |                                                    | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                    | 0.8  | 1.5   | 2.0  | v     |
| tOUT             | Output Timing Reference Voltage                            |                                                    | 0.8  | 1.5   | 2.0  | v     |



Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.





# **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C128BN are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at  $V_{CC}$  in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The NMC27C128BN has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output put control and should be used to gate data to the output pins, independent of device selection. The programming pin (PGM) should be at V<sub>IH</sub> except during programming. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{CE}$ ). Data is available at the outputs  $t_{OE}$  after the falling edge of  $\overline{\text{OE}}$ , assuming that  $t_{ACC}$ -toe.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C128BN has a standby mode which reduces the active power dissipation over 99%, from 110 mW to 0.55 mW. The NMC27C128BN is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because NMC27C128BNs are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (Vpp) will damage the NMC27C128BN.

Initially, and after each erasure, all bits of the NMC27C128BN are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word.

The NMC27C128BN is in the programming mode when the V<sub>PP</sub> power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

For programming,  $\overline{CE}$  should be kept TTL low at all times while Vpp is kept at 12.75V.

When the address and data are stable, an active low TTL program pulse is applied to the PGM input. A program pulse must be applied at each address location to be programmed. The NMC27C128BN is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will Program with a single 100  $\mu$ s pulse.

Note: Some programmer manufacturers due to equipment limitation may offer interactive program Algorithm (Shown in Figure 2).

The NMC27C128BN must not be programmed with a DC signal applied to the  $\overrightarrow{PGM}$  input.

Programming multiple NMC27C128BNs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C128BNs may be connected together when they are programmed with the same data. A low level TTL pulse applied to the <u>PGM</u> input programs the paralleled NMC27C128BNs.

| Pins            | CE         | OE              | PGM        | V <sub>PP</sub> | Vcc   | Outputs          |
|-----------------|------------|-----------------|------------|-----------------|-------|------------------|
| Mode            | (20)       | (22)            | (27)       | (1)             | (28)  | (11–13, 15–19)   |
| Read            | ViL        | V <sub>IL</sub> | VIH        | V <sub>CC</sub> | 5V    | D <sub>OUT</sub> |
| Standby         | VIH        | Don't Care      | Don't Care | V <sub>CC</sub> | 5V    | Hi-Z             |
| Output Disable  | Don't Care | VIH             | VIH        | V <sub>CC</sub> | 5V    | Hi-Z             |
| Program         | VIL        | VIH             | VIL        | 12.75V          | 6.25V | D <sub>IN</sub>  |
| Program Verify  | VIL        | VIL             | VIH        | 12.75V          | 6.25V | D <sub>OUT</sub> |
| Program Inhibit | VIH        | Don't Care      | Don't Care | 12.75V          | 6.25V | Hi-Z             |

TABLE I. Mode Selection

# Functional Description (Continued)

The NMC27C128BN is packaged in a plastic molded package which does not have a transparent lid. Therefore the memory cannot be erased. This means that after a user has programmed a memory cell to a "0" it cannot be changed back to a "1".

If an application requires erasing and reprogramming, the NMC27C128BQ UV Erasable PROM in a windowed package should be used.

#### Program Inhibit

Programming multiple NMC27C128BNs in parallel with different data is also easily accomplished. Except for  $\overrightarrow{CE}$  all like inputs (including  $\overrightarrow{OE}$  and  $\overrightarrow{PGM}$ ) of the parallel NMC27C128BNs may be common. A TTL low level program pulse applied to an NMC27C128BNs  $\overrightarrow{PGM}$  input with  $\overrightarrow{CE}$  at V<sub>IL</sub> and V<sub>PP</sub> at 12.75V will program that NMC27C128BNs. A TTL high level  $\overrightarrow{CE}$  input inhibits the other NMC27C128BNs from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with V<sub>PP</sub> at 12.75V (V<sub>PP</sub> must be at V<sub>CC</sub>) except during programming and program verify.

#### MANUFACTURER'S IDENTIFICATION CODE

The NMC27C128BN has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C128BN is "8F83", where "8F" designates that it is made by National Semiconductor, and "83" designates a 128k part.

The code is accessed by applying 12.0V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A13,  $\overline{CE}$ , and  $\overline{OE}$  are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read out on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm$  5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in a EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level. and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A <sub>0</sub><br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH                    | 1                      | 0                      | 0                      | 0                      | 0                      | 0                      | 1                      | 1                      | 83          |

TABLE II. Manufacturer's Identification Code



#### **Package Information**



32-Lead PLCC Package Order Number NMC27C128BV VIEW A-A

0.045

(1.143) ×45°

# National Semiconductor

# NMC27C256 262,144-Bit (32k x 8) UV Erasable CMOS PROM

# **General Description**

The NMC27C256 is a high-speed 256k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C256 is designed to operate with a single  $\pm$ 5V power supply with  $\pm$ 5% or  $\pm$ 10% tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C256 is packaged in a 28-pin dual in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

#### Features

- Clocked sense amps for fast access time down to 170 ns
- Low CMOS power consumption
   Active power: 55 mW max
   Standby power: 0.55 mW max
- Performance compatible to NSC800™ CMOS microprocessor
- Single 5V power supply
- Extended temperature range (NMC27C256QE), -40°C to +85°C, and military temperature range (NMC27C256QM), -55°C to +125°C, available
- Pin compatible with NMOS 256k EPROMs
- Fast and reliable programming (0.5 ms for most bytes)
- Static operation-no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum EPROM for total CMOS systems



# Block Diagram

Ð

# **Connection Diagram**

| 27C512<br>27512 | 27C128<br>27128 | 27C64<br>2764 | 27C32<br>2732 | 27C16<br>2716  | NMC27C256Q<br>Dual-In-Line Package |       |                | 27C16<br>2716   | 27C32<br>2732  | 27C64<br>2764  | 27C128<br>27128 | 27C512<br>27512 |
|-----------------|-----------------|---------------|---------------|----------------|------------------------------------|-------|----------------|-----------------|----------------|----------------|-----------------|-----------------|
| A15             | V <sub>PP</sub> | VPP           |               |                | Vpp                                | 1 28  | - Vcc          |                 |                | Vcc            | V <sub>CC</sub> | V <sub>CC</sub> |
| A12             | A12             | A12           |               |                | A12                                | 2 27  | A14            |                 |                | PGM            | PGM             | A14             |
| A7              | A7              | A7            | A7            | A7             | A7                                 | 3 26  | - A13          | Vcc             | Vcc            | NC             | A13             | A13             |
| A6              | A6              | A6            | A6            | A6             | A6                                 | 4 25  | A8             | A8              | A8             | A8             | A8              | A8              |
| A5              | A5              | A5            | A5            | A5             | A5                                 | 5 24  | A9             | A9              | A9             | A9             | A9              | A9              |
| A4              | A4              | A4            | A4            | A4             | A4                                 | 6 23  | A11            | V <sub>PP</sub> | A11            | A11            | A11             | A11             |
| A3              | A3              | AЗ            | AЗ            | A3             | A3                                 | 7 22  | OE             | ŌĒ              | OE/VPP         | ŌĒ             | ŌĒ              | OE/VPP          |
| A2              | A2              | A2            | A2            | A2             | A2                                 | 8 21  | A10            | A10             | A10            | A10            | A10             | A10             |
| A1              | A1              | A1            | A1            | A1             | A1                                 | 9 20  | CE/PGM         | CE/PGM          | CE             | ĈĒ             | CE              | CE              |
| A0              | A0              | A0            | A0            | A0             | A0                                 | 10 19 | 07             | 07              | 07             | 07             | 07              | 07              |
| O0              | O0              | O0            | 00            | O <sub>0</sub> | 00 —                               | 11 18 | 0 <sub>6</sub> | O <sub>6</sub>  | O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub>  | O <sub>6</sub>  |
| 01              | 01              | 01            | 01            | 01             | 01                                 | 12 17 | 05             | O5              | O5             | O <sub>5</sub> | O <sub>5</sub>  | O <sub>5</sub>  |
| O2              | O2              | 02            | 02            | O <sub>2</sub> | 02                                 | 13 16 | - 04           | 04              | O4             | 04             | O4              | O4              |
| GND             | GND             | GND           | GND           | GND            | GND                                | 14 15 | 03             | O3              | O3             | O3             | O <sub>3</sub>  | O3              |

TL/D/7512-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C256 pins.

#### Order Number NMC27C256Q See NS Package Number J28AQ

Commercial Temp Range (0°C to +70°C)

 $V_{CC} = 5V \pm 5\%$ 

| Parameter/Order Number | Access Time |
|------------------------|-------------|
| NMC27C256Q17           | 170         |
| NMC27C256Q20           | 200         |
| NMC27C256Q25           | 250         |

Extended Temp Range (-40°C to +85°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time |
|------------------------|-------------|
| NMC27C256QE200         | 200         |
| NMC27C256QE250         | 250         |

Commercial Temp Range (0°C to +70°C) V<sub>CC</sub> = 5V  $\pm 10\%$ 

| Parameter/Order Number | Access Time |
|------------------------|-------------|
| NMC27C256Q200          | 200         |
| NMC27C256Q250          | 250         |
| NMC27C256Q300          | 300         |

Military Temp Range ( $-55^\circ\text{C}$  to  $\,+\,125^\circ\text{C})$   $V_{\text{CC}}=\,5\text{V}\,\pm\,10\,\%$ 

| Parameter/Order Number | Access Time |
|------------------------|-------------|
| NMC27C256QM250         | 250         |
| NMC27C256QM350         | 350         |

NOTE: For plastic DIP and surface mount PLCC package requirements please refer to NMC27C256BN data sheet.

# COMMERCIAL TEMPERATURE RANGE

# Absolute Maximum Ratings (Note 1)

| Temperature Under Bias                                                      | -10°C to +80°C                    |
|-----------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                         | -65°C to +150°C                   |
| All Input Voltages with<br>Respect to Ground (Note 10)                      | +6.5V to -0.6V                    |
| All Output Voltages with<br>Respect to Ground (Note 10)                     | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage with Respective to Ground During Programming |                                   |

| Power Dissipation                                        | 1.0W           |
|----------------------------------------------------------|----------------|
| Lead Temperature (Soldering, 10 sec.)                    | 300°C          |
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground | +7.0V to -0.6V |

# Operating Conditions (Note 7)

| Temperature Range            | 0°C to + 70°C |
|------------------------------|---------------|
| V <sub>CC</sub> Power Supply |               |
| NMC27C256Q17, 20, 25         | 5V ±5%        |
| NMC27C256Q200, 250, 300      | 5V ±10%       |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max          | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|--------------|-------|
| l <sub>LI</sub>              | Input Load Current                               | $V_{IN} = V_{CC}$ or GND                                                                         |                       |     | 10           | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10           | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 6   | 20           | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE}$ = GND, f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                  |                       | 3   | 10           | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | CE = V <sub>IH</sub>                                                                             |                       | 0.1 | 1            | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100          | μΑ    |
| IPP                          | V <sub>PP</sub> Load Current                     | $V_{PP} = V_{CC}$                                                                                |                       |     | 10           | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.1                  |     | 0.8          | V     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | $V_{CC} + 1$ | V     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.45         | V     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -400 \ \mu A$                                                                          | 2.4                   |     |              | V     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 0 \ \mu A$                                                                             |                       |     | 0.1          | V     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = 0 \mu A$                                                                               | V <sub>CC</sub> - 0.1 |     |              | V     |

# **AC Electrical Characteristics**

|                 |                                                                      |                                          | NMC27C256 |     |           |     |           |     |      |     | ļ     |
|-----------------|----------------------------------------------------------------------|------------------------------------------|-----------|-----|-----------|-----|-----------|-----|------|-----|-------|
| Symbol          | Parameter                                                            | Conditions                               | Q17       |     | Q20, Q200 |     | Q25, Q250 |     | Q300 |     | Units |
|                 |                                                                      |                                          | Min       | Max | Min       | Max | Min       | Max | Min  | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |           | 170 |           | 200 |           | 250 |      | 300 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |           | 170 |           | 200 |           | 250 |      | 300 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |           | 75  |           | 75  |           | 100 |      | 120 | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0         | 60  | 0         | 60  | 0         | 60  | 0    | 105 | ns    |
| tCF             | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0         | 60  | 0         | 60  | 0         | 60  | 0    | 105 | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0         |     | 0         |     | 0         |     | 0    |     | ns    |

NMC27C256

# MILITARY AND EXTENDED TEMPERATURE RANGE

#### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required,

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                         | Operating Temp Range              |
|--------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                            | -65°C to +150°C                   |
| All Input Voltages with<br>Respect to Ground (Note 10)                         | +6.5V to -0.6V                    |
| All Output Voltages with<br>Respect to Ground (Note 10)                        | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage with<br>Respect to Ground<br>During Programming | + 14.0V to −0.6V                  |
|                                                                                |                                   |

| 1.0W           |
|----------------|
| 300°C          |
|                |
| +7.0V to -0.6V |
|                |

# **Operating Conditions** (Note 7)

| Temperature Range            |                 |
|------------------------------|-----------------|
| NMC27C256QE200, 250          | -40°C to +85°C  |
| NMC27C256QM250, M350         | -55°C to +125°C |
| V <sub>CC</sub> Power Supply | 5V ±10%         |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| l <u>u</u>                   | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 10                  | μA    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μA    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 6   | 20                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 3   | 10                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| Ірр                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.1                  |     | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.45                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -400 \ \mu A$                                                                          | 2.4                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | I <sub>OH</sub> = 0 μA                                                                           |                       |     | 0.1                 | V     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = 0 \ \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | V     |

# **AC Electrical Characteristics**

|                 |                                                                     |                                          | NMC27C256Q |     |     |            |     |     |       |
|-----------------|---------------------------------------------------------------------|------------------------------------------|------------|-----|-----|------------|-----|-----|-------|
| Symbol          | Parameter                                                           | Conditions                               | E          | 200 |     | 250<br>250 | M   | 350 | Units |
|                 |                                                                     |                                          | Min        | Max | Min | Max        | Min | Max |       |
| tACC            | Address to Output Delay                                             | $\overline{CE} = \overline{OE} = V_{IL}$ |            | 200 |     | 250        |     | 350 | ns    |
| tCE             | CE to Output Delay                                                  | $\overline{OE} = V_{IL}$                 |            | 200 |     | 250        |     | 350 | ns    |
| tOE             | OE to Output Delay                                                  | $\overline{CE} = V_{IL}$                 |            | 75  |     | 100        |     | 120 | ns    |
| tDF             | OE High to Output Float                                             | $\overline{CE} = V_{IL}$                 | 0          | 60  | 0   | 60         | 0   | 105 | ns    |
| tон             | Output Hold from Addresses,<br>CE or OE Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0          |     | 0   |            | 0   |     | ns    |
| t <sub>CF</sub> | CE High to Output Float                                             | $\overline{OE} = V_{IL}$                 | 0          | 60  | 0   | 60         | 0   | 105 | ns    |

| റ        |
|----------|
| N        |
| 2        |
| റ        |
| N        |
| сл<br>Сл |
| ത        |

# Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol | Parameter          | Conditions     | Тур | Max | Units |
|--------|--------------------|----------------|-----|-----|-------|
| CIN    | Input Capacitance  | $V_{IN} = 0V$  | 6   | 12  | pF    |
| COUT   | Output Capacitance | $V_{OUT} = 0V$ | 9   | 12  | pF    |

#### **AC Test Conditions**

Input Rise and Fall Times Input Pulse Levels

| Output Lo | ad |
|-----------|----|
|-----------|----|

| I I I L Gale and                 |  |
|----------------------------------|--|
| C <sub>L</sub> = 100 pF (Note 8) |  |
| ≤5 ns                            |  |
| 0.45V to 2.4V                    |  |

TTI Cata and

Timing Measurement Reference Level Inputs Outputs

0.8V and 2V 0.8V and 2V

# AC Waveforms (Notes 6, 7 & 9)



TL/D/7512-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The  $t_{DF}$  and  $t_{CF}$  compare level is determined as follows: High to TRI-STATE, the measured V\_{OH1} (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

**Note 8:** 1 TTL Gate:  $I_{OL} = 1.6 \text{ mA}$ ,  $I_{OH} = -400 \mu \text{A}$ .

C<sub>L</sub>: 100 pF includes fixture capacitance.

Note 9: V<sub>PP</sub> may be connected to V<sub>CC</sub> except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol           | Parameter                                                  | Conditions                                           | Min  | Тур  | Max  | Units |
|------------------|------------------------------------------------------------|------------------------------------------------------|------|------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                      | 2    |      |      | μs    |
| tOES             | OE Setup Time                                              |                                                      | 2    |      |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                      | 2    |      |      | μs    |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                      | 2    |      |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                      | 2    |      |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                      | 0    |      |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                      | 2    |      |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                             | 0    |      | 130  | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                      | 0.5  | 0.5  | 10   | ms    |
| tOE              | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                             |      |      | 150  | ns    |
| IPP              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | <u>CE</u> = V <sub>IL</sub><br>PGM = V <sub>IL</sub> |      |      | 30   | mA    |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                      |      |      | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                      | 20   | 25   | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                      | 5.75 | 6.0  | 6.25 | v     |
| VPP              | Programming Supply Voltage                                 |                                                      | 12.2 | 13.0 | 13.3 | v     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                      | 5    |      |      | ns    |
| VIL              | Input Low Voltage                                          |                                                      |      | 0.0  | 0.45 | v     |
| VIH              | Input High Voltage                                         |                                                      | 2.4  | 4.0  |      | v     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                      | 0.8  | 1.5  | 2.0  | v     |
| tout             | Output Timing Reference Voltage                            |                                                      | 0.8  | 1.5  | 2.0  | v     |

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the Interactive Program Algorithm, at typical power supply voltages and timings.

# Programming Waveforms (Note 3)







# **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C256 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are V<sub>CC</sub> and V<sub>PP</sub>. The V<sub>PP</sub> power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The V<sub>CC</sub> power supply must be at 6V during the three programming modes, and at 5V in the other three modes.

#### Read Mode

The NMC27C256 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (t<sub>ACC</sub>) is equal to the delay from  $\overline{CE}$  to output (t<sub>CE</sub>). Data is available at the outputs t<sub>OE</sub> after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least t<sub>ACC</sub> — t<sub>OE</sub>.

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data.

#### Standby Mode

The NMC27C256 has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27C256 is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because NMC27C256s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (Vpp) will damage the NMC27C256.

Initially, and after each erasure, all bits of the NMC27C256 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C256 is in the programming mode when the V<sub>PP</sub> power supply is at 13.0V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low TTL program pulse is applied to the  $\overline{CE}/\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. Any location may be programmed at any time—either individually, sequentially, or at random. The NMC27C256 is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). The NMC27C256 must not be programmed with a DC signal applied to the  $\overline{CE}/\overline{PGM}$  input.

Programming multiple NMC27C256s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C256s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{\text{CE}/\text{PGM}}$  input programs the paralleled NMC27C256s.

| TABLE I. MODE Selection |                 |                   |                        |                         |                           |
|-------------------------|-----------------|-------------------|------------------------|-------------------------|---------------------------|
| Pins<br>Mode            | CE/PGM<br>(20)  | <u>OE</u><br>(22) | V <sub>PP</sub><br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) |
| Read                    | V <sub>IL</sub> | V <sub>IL</sub>   | 5V                     | 5V                      | D <sub>OUT</sub>          |
| Standby                 | VIH             | Don't Care        | 5V                     | 5V                      | Hi-Z                      |
| Program                 | V <sub>IL</sub> | VIH               | 13.0V                  | 6V                      | D <sub>IN</sub>           |
| Program Verify          | VIH             | VIL               | 13.0V                  | 6V                      | D <sub>OUT</sub>          |
| Program Inhibit         | VIH             | VIH               | 13.0V                  | 6V                      | Hi-Z                      |
| Output Disable          | Don't Care      | VIH               | 5V                     | 5V                      | Hi-Z                      |

#### TABLE I. Mode Selection

# Functional Description (Continued)

#### Program Inhibit

Programming multiple NMC27C256s in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C256s may be common. A TTL low level program pulse applied to an NMC27C256's  $\overline{CE}/\overline{PGM}$  input with V<sub>PP</sub> at 13.0V will program that NMC27C256. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C256s from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 13.0V.  $V_{PP}$  must be at  $V_{CC}$ , except during programming and program verify.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C256 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $3000\text{\AA}-4000\text{\AA}$  range.

After programming, opaque labels should be placed over the NMC27C256's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C256 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C256 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II

shows the minimum NMC27C256 erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level. and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between  $V_{CC}$  and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |  |  |  |  |
|---------------------------------------------------|---------------------------|--|--|--|--|
| 15,000                                            | 20                        |  |  |  |  |
| 10,000                                            | 25                        |  |  |  |  |
| 5,000                                             | 50                        |  |  |  |  |

#### TABLE II. Minimum NMC27C256 Erasure Time

# PRELIMINARY

# NMC27C256B

# National Semiconductor

# NMC27C256B High Speed Version 262,144-Bit (32k x 8) UV Erasable CMOS PROM

# **General Description**

The NMC27C256B is a high-speed 256k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C256B is designed to operate with a single  $\pm$  5V power supply with  $\pm$  5% or  $\pm$  10% tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C256B is packaged in a 28-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

# Features

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption
   Active power: 110 mW max
   Standby power: 0.55 mW max
- Optimal EPROM for total CMOS systems
- Extended temperature range (NMC27C256BQE), -40°C to +85°C, and military temperature range (NMC27C256BQM), -55°C to +125°C available
- Pin compatible with NMOS 256k EPROMs
- Fast and reliable programming—100 µs typical/byte
- Static operation-no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Manufacturer's identification code for automatic programming control
- High current CMOS level output drivers

# Block Diagram



| Pin | Names |
|-----|-------|
|     |       |

| A0-A14                         | Addresses     |
|--------------------------------|---------------|
| CE                             | Chip Enable   |
| ŌĒ                             | Output Enable |
| O <sub>0</sub> -O <sub>7</sub> | Outputs       |
| PGM                            | Program       |
| NC                             | No Connect    |

TL/D/9125-1

|                 |                 |                 |               |               | 1    | NMC27C256BQ      | n in the second s | 07040         | 07000                  |                 | 070400          | 070540             |
|-----------------|-----------------|-----------------|---------------|---------------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------|-----------------|-----------------|--------------------|
| 27C512<br>27512 | 27C128<br>27128 | 27C64<br>2764   | 27C32<br>2732 | 27C16<br>2716 |      | al-In-Line Packa |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 27C16<br>2716 | 27C32<br>2732          | 27C64<br>2764   | 27C128<br>27128 | 27C512<br>27512    |
| A15             | V <sub>PP</sub> | V <sub>PP</sub> |               |               | Vpp  | 1 28             | vcc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |                        | V <sub>CC</sub> | V <sub>CC</sub> | Vcc                |
| A12             | A12             | A12             |               |               | A12  | 2 27             | A14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |                        | PGM             | PGM             | A14                |
| A7              | A7              | A7              | A7            | A7            | A7   | 3 26             | A13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Vcc           | Vcc                    | NC              | A13             | A13                |
| A6              | A6              | A6              | A6            | A6            | A6   | 4 25             | A8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A8            | A8                     | A8              | A8              | A8                 |
| A5              | A5              | A5              | A5            | A5            | A5   | 5 24             | A9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A9            | A9                     | A9              | A9              | A9                 |
| A4              | A4              | A4              | A4            | A4            | A4   | 6 23             | A11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VPP           | A11                    | A11             | A11             | A11                |
| AЗ              | A3              | A3              | A3            | A3            | A3 — | 7 22             | - OE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OE            | $\overline{OE}/V_{PP}$ | ŌĒ              | ŌĒ              | OE/V <sub>PP</sub> |
| A2              | A2              | A2              | A2            | A2            | A2   | 8 21             | A10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A10           | A10                    | A10             | A10             | A10                |
| A1              | A1              | A1              | A1            | A1            | A1   | 9 20             | CE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CE/PGM        | CE                     | CE              | CE              | ĈĒ                 |
| A0              | AO              | AO              | A0            | A0            | A0   | 10 19            | 07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 07            | 07                     | 07              | 07              | 07                 |
| O0              | 00              | 00              | 00            | 00            | o    | 11 18            | - 0 <b>,</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 06            | 0 <sub>6</sub>         | O <sub>6</sub>  | 06              | 0 <sub>6</sub>     |
| O1              | 01              | 01              | 01            | 01            | 01   | 12 17            | 03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 05            | 0 <sub>5</sub>         | O <sub>5</sub>  | 05              | O5                 |
| O2              | 02              | 02              | 02            | 02            | 02   | 13 16            | 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 04            | O <sub>4</sub>         | O4              | 04              | O4                 |
| GND             | GND             | GND             | GND           | GND           | GND  | 14 15            | 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | O3            | O3                     | O3              | 03              | 03                 |

NMC27C256B

TL/D/9125-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C256B pins.

#### Order Number NMC27C256BQ See NS Package Number J28AQ

Commercial Temp Range (0°C to +70°C)  $V_{CC} = 5V \pm 5\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BQ15          | 150              |
| NMC27C256BQ20          | 200              |
| NMC27C256BQ25          | 250              |

Commercial Temp Range (0°C to +70°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BQ150         | 150              |
| NMC27C256BQ200         | 200              |
| NMC27C256BQ250         | 250              |

Extended Temp Range (-40°C to +85°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BQE150        | 150              |
| NMC27C256BQE200        | 200              |

Military Temp Range (-55°C to + 125°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BQM150        | 150              |
| NMC27C256BQM200        | 200              |

NOTE: For plastic DIP and surface mount PLCC package requirements please refer to NMC27C256BN data sheet.

# **COMMERCIAL TEMPERATURE RANGE**

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                           | -10°C to +80°C                    |
|------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                              | -65°C to +150°C                   |
| V <sub>CC</sub> Supply Voltages with<br>Respect to Ground        | +7.0V to -0.6V                    |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | n<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)          | V <sub>CC</sub> +1.0V to GND-0.6V |

| V <sub>PP</sub> Supply Voltage and A9        |                 |
|----------------------------------------------|-----------------|
| with Respect to Ground                       | +14.0V to -0.6V |
| Power Dissipation                            | 1.0W            |
| Lead Temperature (Soldering, 10 sec.)        | 300°C           |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2) | 2000V           |

# Operating Conditions (Note 6)

| Temperature Range            | 0°C to +70°C  |
|------------------------------|---------------|
| V <sub>CC</sub> Power Supply |               |
| NMC 27C256BQ15, 20, 25       | $+5V \pm 5\%$ |
| NMC 27C256BQ150, 200, 250    | +5V ±10%      |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                                                                   | Min                   | Тур | Max          | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|--------------|-------|
| ιLI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                                                                            |                       |     | 1.0          | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$                                                                                                          |                       |     | 1.0          | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\label{eq:cell} \begin{split} \overline{CE} &= V_{IL}, f = 5 \text{ MHz} \\ \text{All Inputs} &= V_{IH} \text{ or } V_{IL}, I/O = 0 \text{ mA} \end{split}$ |                       | 15  | 30           | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND, f = 5 \text{ MHz}$<br>All Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                                                                  |                       | 10  | 20           | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | CE = V <sub>IH</sub>                                                                                                                                         |                       | 0.1 | 1            | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                                                                     |                       | 0.5 | 100          | μA    |
| Ipp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                                                                            | 4                     |     | 10           | μA    |
| VIL                          | Input Low Voltage                                |                                                                                                                                                              | -0.2                  |     | 0.8          | v     |
| VIH                          | Input High Voltage                               |                                                                                                                                                              | 2.0                   |     | $V_{CC} + 1$ | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                                                                                    |                       |     | 0.40         | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                                                                                   | 3.5                   |     |              | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                                                                                      |                       |     | 0.1          | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | I <sub>OH</sub> = -10 μA                                                                                                                                     | V <sub>CC</sub> - 0.1 |     |              | v     |

# **AC Electrical Characteristics**

|                 | Parameter                                                            | Conditions                               | NMC27C256B |     |           |     |           |     |       |
|-----------------|----------------------------------------------------------------------|------------------------------------------|------------|-----|-----------|-----|-----------|-----|-------|
| Symbol          |                                                                      |                                          | Q15, Q150  |     | Q20, Q200 |     | Q25, Q250 |     | Units |
|                 |                                                                      |                                          | Min        | Max | Min       | Max | Min       | Max | i l   |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |            | 150 |           | 200 |           | 250 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |            | 150 |           | 200 |           | 250 | ns    |
| t <sub>OE</sub> | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |            | 60  |           | 75  |           | 100 | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0          | 50  | 0         | 55  |           | 60  | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| t <sub>OH</sub> | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0          |     | 0         |     | 0         |     | ns    |

# NMC27C256B

# MILITARY AND EXTENDED TEMPERATURE RANGE

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                           | Operating Temp. Range         |
|------------------------------------------------------------------|-------------------------------|
| Storage Temperature                                              | -65°C to +150°C               |
| V <sub>CC</sub> Supply Voltages with<br>Respect to Ground        | +7.0V to -0.6V                |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | +6.5V to -0.6V                |
| All Output Voltages with<br>Respect to Ground (Note 10)          | $V_{CC}$ + 1.0V to GND - 0.6V |

| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground | + 14.0V to −0.6V |
|-----------------------------------------------------------------|------------------|
| Power Dissipation                                               | 1.0W             |
| Lead Temperature (Soldering, 10 sec.)                           | 300°C            |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2)                    | 2000V            |

# Operating Conditions (Note 6)

5V ±10%

| -40°C to +85°C  |
|-----------------|
| −55°C to +125°C |
|                 |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                                                                                                                                  | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                                                                                                                                           |                       |     | 10                  | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$                                                                                                                                                                         |                       |     | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\label{eq:cell} \begin{split} \overline{\text{CE}} &= \text{V}_{\text{IL}}, \text{f} = 5 \text{ MHz} \\ \text{All Inputs} &= \text{V}_{\text{IH}} \text{ or } \text{V}_{\text{IL}}, \text{I/O} = 0 \text{ mA} \end{split}$ |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE}$ = GND, f = 5 MHz<br>All Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                                                                                                                                         |                       | 10  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                                                                                                                                                    |                       | 0.1 | 1                   | mA    |
| ICCSB2                       | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                                                                                                                                    |                       | 0.5 | 100                 | μΑ    |
| IPP                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                                                                                                                                           |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                                                                                                                                             |                       |     | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                                                                                                                                             | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                                                                                                                                                   |                       |     | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -1.6 \text{ mA}$                                                                                                                                                                                                  | 3.5                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 10 \ \mu A$                                                                                                                                                                                                       |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \ \mu A$                                                                                                                                                                                                      | V <sub>CC</sub> - 0.1 |     |                     | v     |

# **AC Electrical Characteristics**

| Symbol          | Parameter                                                            | Conditions                               | QE150,<br>QM150 |     | QE200,<br>QM200 |     | Units |
|-----------------|----------------------------------------------------------------------|------------------------------------------|-----------------|-----|-----------------|-----|-------|
|                 |                                                                      |                                          | Min             | Max | Min             | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |                 | 150 |                 | 200 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |                 | 150 |                 | 200 | ns    |
| t <sub>OE</sub> | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |                 | 60  |                 | 75  | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0               | 50  | 0               | 55  | ns    |
| tCF             | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0               | 50  | 0               | 55  | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0               |     | 0               |     | ns    |

#### **Capacitance** $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol | Parameter          | Conditions            | Тур | Max | Units |
|--------|--------------------|-----------------------|-----|-----|-------|
| CIN    | Input Capacitance  | $V_{IN} = 0V$         | 6   | 12  | pF    |
| COUT   | Output Capacitance | V <sub>OUT</sub> = 0V | 9   | 12  | pF    |

# **AC Test Conditions**

| Output Load               | 1 TTL Gate and $C_L = 100 \text{ pF}$ (Note 8) | Timing Measurement Reference Level<br>Inputs |
|---------------------------|------------------------------------------------|----------------------------------------------|
| Input Rise and Fall Times | ≤5 <b>ns</b>                                   | Outputs                                      |
| Input Pulse Levels        | 0.45V to 2.4V                                  |                                              |

#### AC Waveforms (Notes 6, 7 & 9)



TL/D/9125-3

0.8V and 2V 0.8V and 2V

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V.

Note 5: TRI-STATE may be attained using  $\overline{OE}$  or  $\overline{CE}$ .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6 \text{ mA}, I_{OH} = -400 \mu \text{A}.$ 

CL: 100 pF includes fixture capacitance.

Note 9:  $V_{\text{PP}}$  may be connected to  $V_{\text{CC}}$  except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol          | Parameter                                                  | Conditions                                              | Min  | Тур   | Max  | Units |
|-----------------|------------------------------------------------------------|---------------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub> | Address Setup Time                                         |                                                         | 1    |       |      | μs    |
| tOES            | OE Setup Time                                              |                                                         | 1    |       |      | μs    |
| t <sub>DS</sub> | Data Setup Time                                            |                                                         | 1    |       |      | μs    |
| tvps            | V <sub>PP</sub> Setup Time                                 |                                                         | 1    |       |      | μs    |
| tvcs            | V <sub>CC</sub> Setup Time                                 |                                                         | 1    |       |      | μs    |
| t <sub>AH</sub> | Address Hold Time                                          |                                                         | 0    |       |      | μs    |
| t <sub>DH</sub> | Data Hold Time                                             |                                                         | 1    |       |      | μs    |
| t <sub>DF</sub> | Output Enable to Output Float Delay                        |                                                         | 0    |       | 60   | ns    |
| t <sub>PW</sub> | Program Pulse Width                                        |                                                         | 95   | 100   | 105  | μs    |
| t <sub>OE</sub> | Data Valid from OE                                         | $\overline{OE} = V_{IL}$                                |      |       | 100  | ns    |
| IPP             | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\frac{\overline{CE} = V_{IL}}{\overline{OE} = V_{IH}}$ |      |       | 30   | mA    |
| lcc             | V <sub>CC</sub> Supply Current                             |                                                         |      |       | 10   | mA    |
| T <sub>A</sub>  | Temperature Ambient                                        |                                                         | 20   | 25    | 30   | °C    |
| V <sub>CC</sub> | Power Supply Voltage                                       |                                                         | 6.0  | 6.25  | 6.5  | V     |
| V <sub>PP</sub> | Programming Supply Voltage                                 |                                                         | 12.5 | 12.75 | 13.0 | V     |
| t <sub>FR</sub> | Input Rise, Fall Time                                      |                                                         | 5    |       |      | ns    |
| VIL             | Input Low Voltage                                          |                                                         |      | 0.0   | 0.45 | V     |
| VIH             | Input High Voltage                                         |                                                         | 2.4  | 4.0   |      | v     |
| t <sub>IN</sub> | Input Timing Reference Voltage                             |                                                         | 0.8  | 1.5   | 2.0  | V     |
| tout            | Output Timing Reference Voltage                            |                                                         | 0.8  | 1.5   | 2.0  | V     |

# **Programming Waveforms**



TL/D/9125-5

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

NMC27C256B







# **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C256B are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The NMC27C256B has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (t<sub>ACC</sub>) is equal to the delay from  $\overline{CE}$  to output (t<sub>CE</sub>). Data is available at the outputs to<sub>E</sub> after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least t<sub>ACC</sub> — t<sub>OE</sub>.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C256B has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C256B is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **Output OR-Tying**

Because NMC27C256Bs are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (V\_PP) will damage the NMC27C256B.

Initially, and after each erasure, all bits of the NMC27C256B are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C256B is in the programming mode when the V<sub>PP</sub> power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C256B is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$ s pulse. The NMC27C256B must not be programmed with a DC signal applied to the  $\overline{CE}$  input.

Note: Some programmer manufactures due to equipment limitation may offer interactive program Algorithm (shown in *Figure 2*).

| Pins<br>Mode    | <u>CE</u><br>(20) | <u>OE</u><br>(22) | V <sub>P</sub><br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) |
|-----------------|-------------------|-------------------|-----------------------|-------------------------|---------------------------|
| Read            | VIL               | VIL               | 5V                    | 5V                      | D <sub>OUT</sub>          |
| Standby         | VIH               | Don't Care        | 5V                    | 5V                      | Hi-Z                      |
| Output Disable  | Don't Care        | VIH               | 5V                    | 5V                      | Hi-Z                      |
| Program         | V <sub>IL</sub>   | V <sub>IH</sub>   | 12.75V                | 6.25V                   | D <sub>IN</sub>           |
| Program Verify  | VIH               | V <sub>IL</sub>   | 12.75V                | 6.25V                   | D <sub>OUT</sub>          |
| Program Inhibit | VIH               | VIH               | 12.75V                | 6.25V                   | Hi-Z                      |

**TABLE I. Mode Selection** 

# Functional Description (Continued)

Programming multiple NMC27C256Bs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C256B may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{CE}$  input programs the paralleled NMC27C256B.

#### **Program Inhibit**

Programming multiple NMC27C256Bs in parallel with different data is also easily accomplished. Except  $\overline{CE}$ , all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C256Bs may be common. A TTL low level program pulse applied to an NMC27C256B  $\overline{CE}$  input with V<sub>PP</sub> at 12.75V will program that NMC27C256Bs. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C256Bs from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.75V.  $V_{PP}$  must be at  $V_{CC}$  except during programming and program verify.

#### Manufacturer's Identification Code

The NMC27C256B has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for NMC27C256B is "8F04", where "8F" designates that it is made by National Semiconductor, and "04" designates a 256k part.

The code is accessed by applying 12.0V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A14, and all control pins are held at V<sub>IL</sub> Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the eight data pins, O<sub>0</sub>–O<sub>7</sub>. Proper code access is only guaranteed at 25°C  $\pm$  5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C256B are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the NMC27C256B window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C256B is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C256B should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C256B erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in-complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A0<br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL        | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH        | 0                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | 0                      | 04          |

#### TABLE III. Minimum NMC27C256B Erasure Time

| Erasure Time<br>(Minutes) |
|---------------------------|
| 20                        |
| 25                        |
| 50                        |
|                           |

# PRELIMINARY

# National Semiconductor

# NMC27C256BN High Speed Version 262,144-Bit (32k x 8) **One-Time Programmable CMOS PROM**

# **General Description**

The NMC27C256BN is a high-speed 256k one-time programmable CMOS PROM, ideally suited for applications where fast turnaround and low power consumption are important requirements.

The NMC27C256BN is designed to operate with a single +5V power supply with  $\pm 5\%$  or  $\pm 10\%$  tolerance.

The NMC27C256BN is packaged in a 28-pin dual-in-line plastic molded package without a transparent lid. This part is ideally suited for high volume production applications where cost is an important factor and programming only needs to be done once. Also the plastic molded package works well in auto insertion equipment used in automated assembly lines.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

#### Features

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption - Active power: 110 mW max — Standby power: 0.55 mW max
- Pin compatible with NMOS 256k EPROMs
- Fast and reliable programming—100 µs typical/byte
- Static operation—no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum EPROM for total CMOS systems
- Manufacturer's identification code for automatic programming control
- High current CMOS level output drivers

# **Block Diagram**



| Pin Names                      |               |  |  |  |  |
|--------------------------------|---------------|--|--|--|--|
| A0-A14                         | Addresses     |  |  |  |  |
| CE                             | Chip Enable   |  |  |  |  |
| ŌĒ                             | Output Enable |  |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | Outputs       |  |  |  |  |
| PGM                            | Program       |  |  |  |  |
| NC                             | No Connect    |  |  |  |  |

TL/D/9691-1

# **Connection Diagram**

| 27C512<br>27512 | 27C128<br>27128        | 27C64<br>2764          | 27C32<br>2732  | 27C16<br>2716  | NMC27C256BN<br>Dual-In-Line Package |    | 27C16<br>2716        | 27C32<br>2732   | 27C64<br>2764      | 27C128<br>27128        | 27C512<br>27512        |                        |
|-----------------|------------------------|------------------------|----------------|----------------|-------------------------------------|----|----------------------|-----------------|--------------------|------------------------|------------------------|------------------------|
| A15<br>A12      | V <sub>PP</sub><br>A12 | V <sub>PP</sub><br>A12 |                |                | Vpp                                 | 1  | 28 - V <sub>CC</sub> |                 |                    | V <sub>CC</sub><br>PGM | V <sub>CC</sub><br>PGM | V <sub>CC</sub><br>A14 |
| A7              | A7                     | A7                     | A7             | A7             | A12                                 | -  | 27 A14<br>26 A13     | Vcc             | Vcc                | NC                     | A13                    | A13                    |
| A6              | A6                     | A6                     | A6             | A6             | A6                                  | 4  | 25 - A8              | A8              | A8                 | A8                     | A8                     | A8                     |
| A5              | A5                     | A5                     | A5             | A5             | A5                                  | 5  | 24 A9                | A9              | A9                 | A9                     | A9                     | A9                     |
| A4              | A4                     | A4                     | A4             | A4             | м —                                 | 6  | 23 A11               | V <sub>PP</sub> | A11                | A11                    | A11                    | A11                    |
| A3              | A3                     | A3                     | A3             | A3             | A3                                  | 7  | 22 - ŌĔ              | ŌĒ              | OE/V <sub>PP</sub> | ŌĒ                     | ŌĒ                     | OE/V <sub>PP</sub>     |
| A2              | A2                     | A2                     | A2             | A2             | A2                                  | 8  | 21 A10               | A10             | A10                | A10                    | A10                    | A10                    |
| A1              | A1                     | A1                     | A1             | A1             | A1                                  | 9  | 20 <b>—</b> ČE       | CE/PGM          | CE                 | ĈĒ                     | CE                     | CE                     |
| A0              | A0                     | A0                     | A0             | A0             | A0                                  | 10 | 19 07                | 07              | 07                 | 07                     | 07                     | 07                     |
| O0              | 00                     | O <sub>0</sub>         | O0             | O <sub>0</sub> | 0 <sub>0</sub>                      | 11 | 18 06                | O <sub>6</sub>  | 0 <sub>6</sub>     | O <sub>6</sub>         | O <sub>6</sub>         | 0 <sub>6</sub>         |
| 01              | 01                     | 01                     | 0 <sub>1</sub> | 01             | 01                                  | 12 | 17 - O5              | O5              | O5                 | O <sub>5</sub>         | O <sub>5</sub>         | O5                     |
| O2              | O <sub>2</sub>         | 02                     | O2             | O <sub>2</sub> | 0 <sub>2</sub>                      | 13 | 16 O4                | O4              | O4                 | O4                     | O <sub>4</sub>         | O4                     |
| GND             | GND                    | GND                    | GND            | GND            | GND                                 | 14 | 15 03                | O3              | O3                 | O3                     | O3                     | O3                     |
|                 |                        |                        |                |                |                                     | ,  | TL/D/9691-2          |                 |                    |                        |                        |                        |

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C256BN pins.

#### Order Number NMC27C256BN See NS Package Number N28B

# Commercial Temp Range (0°C to $\,+\,70^{\circ}\text{C})$ $V_{CC}=\,5V\,\pm5\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BN15          | 150              |
| NMC27C256BN20          | 200              |
| NMC27C256BN25          | 250              |

# $\begin{array}{l} \mbox{Commercial Temp Range (0^{\circ}\mbox{C to } + 70^{\circ}\mbox{C})} \\ \mbox{V}_{\mbox{CC}} = 5\mbox{ 5V } \pm 10\mbox{ \%} \end{array}$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BN150         | 150              |
| NMC27C256BN200         | 200              |
| NMC27C256BN250         | 250              |

Note: For non-commercial temperature range parts, call factory.

#### Extended Temp. Range ( $-40^{\circ}$ C to $+85^{\circ}$ C) V<sub>CC</sub> = 5V ±5%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BNE15         | 150              |
| NMC27C256BNE20         | 200              |
| NMC27C256BNE25         | 250              |

# Extended Temp Range ( $-40^\circ\text{C}$ to $+85^\circ\text{C}\text{)}$ $V_{\text{CC}}=$ 5V $\pm$ 10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C256BNE150        | 150              |
| NMC27C256BNE200        | 200              |
| NMC27C256BNE250        | 250              |

# Absolute Maximum Ratings (Note 1)

| Temperature Under Bias                                           | 10°C to + 80°C                    |
|------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                              | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | +6.5V to −0.6V                    |
| All Output Voltages with<br>Respect to Ground (Note 10)          | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9 with<br>Respect to Ground  | +14.0V to -0.6V                   |
| Power Dissipation                                                | 1.0W                              |
|                                                                  |                                   |

| V <sub>CC</sub> Supply Voltage<br>with Respect to Ground | +7.0V to -0.6V |
|----------------------------------------------------------|----------------|
| Lead Temperature (Soldering, 10 sec.)                    | 300°C          |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2)             | 2000V          |
| <b>Operating Conditions</b> (Not                         | e 6)           |
|                                                          |                |

| Temperature Range            | 0°C to +70°C |
|------------------------------|--------------|
| V <sub>CC</sub> Power Supply |              |
| NMC27C256BN15, 20, 25        | +5V ±5%      |
| NMC27C256BN150, 200, 250     | +5V ±10%     |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| I <sub>LI</sub>              | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 1                   | μA    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 1                   | μA    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 10  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| lpp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μA    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.40                | V     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                       | 3.5                   |     |                     | V     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                          |                       |     | 0.1                 | V     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | v     |

# **AC Electrical Characteristics**

|                 |                                                                      | Conditions                               | NMC27C256B |     |           |     |           |     |       |
|-----------------|----------------------------------------------------------------------|------------------------------------------|------------|-----|-----------|-----|-----------|-----|-------|
| Symbol          | Parameter                                                            |                                          | N15, N150  |     | N20, N200 |     | N25, N250 |     | Units |
|                 |                                                                      |                                          | Min        | Max | Min       | Max | Min       | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |            | 150 |           | 200 |           | 250 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |            | 150 |           | 200 |           | 250 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |            | 60  |           | 75  |           | 100 | ns    |
| tDF             | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| <sup>t</sup> CF | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0          | 50  | 0         | 55  | 0         | 60  | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0          |     | 0         |     | 0         | x   | ns    |

# **EXTENDED TEMPERATURE RANGE**

# Absolute Maximum Ratings (Note 1)

|                                                                  | • • •                             |
|------------------------------------------------------------------|-----------------------------------|
| Temperature Under Bias                                           | Operating Temp. Range             |
| Storage Temperature                                              | -65°C to +150°C                   |
| V <sub>CC</sub> Supply Voltages<br>with Respect to Ground        | +7.0V to -0.6V                    |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | n<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)          | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9 with<br>Respect to Ground  | +14.0V to -0.6V                   |
| Power Dissipation                                                | 1.0W                              |

| Lead Temperature (Soldering, 10 sec.) | 300°C |
|---------------------------------------|-------|
| ESD Rating                            |       |
| (Mil Spec 883C, Method 3015.2)        | 2000V |

# **Operating Conditions** (Note 6)

| Temperature Range -4         | 10°C to +85°C |
|------------------------------|---------------|
| V <sub>CC</sub> Power Supply |               |
| NMC27C256BNE15, 20, 25       | +5V ±5%       |
| NMC27C256BNE150, 200, 250    | +5V ±10%      |

# **READ OPERATION**

# **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                                                                                                                                   | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                                                                                                                                            |                       |     | 10                  | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                                                                                                                                                   |                       |     | 10                  | μA    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\label{eq:cell} \begin{array}{l} \overline{\text{CE}} = \text{V}_{\text{IL}}, \text{f} = 5 \text{ MHz} \\ \text{All inputs} = \text{V}_{\text{IH}} \text{ or } \text{V}_{\text{IL}}, \text{I/O} = 0 \text{ mA} \end{array}$ |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>All Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                                                                                                                                         |                       | 10  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | <del>CE</del> = V <sub>IH</sub>                                                                                                                                                                                              |                       | 0.1 | 1                   | mA    |
| ICCSB2                       | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                                                                                                                                     |                       | 0.5 | 100                 | μΑ    |
| lpp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                                                                                                                                            |                       |     | 10                  | μΑ    |
| VIL Input Low Voltage        |                                                  |                                                                                                                                                                                                                              | -0.2                  |     | 0.8                 | v     |
| VIH Input High Voltage       |                                                  |                                                                                                                                                                                                                              | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             |                                                  |                                                                                                                                                                                                                              |                       |     | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | I <sub>OH</sub> = −1.6 mA                                                                                                                                                                                                    | 3.5                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                                                                                                                                                      |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \ \mu A$                                                                                                                                                                                                       | V <sub>CC</sub> - 0.1 |     |                     | v     |

# **AC Electrical Characteristics**

|                  |                                                                      |                                          | NMC27C256B     |     |                |     |                |     |       |
|------------------|----------------------------------------------------------------------|------------------------------------------|----------------|-----|----------------|-----|----------------|-----|-------|
| Symbol           | Parameter                                                            | Conditions                               | NE15,<br>NE150 |     | NE20,<br>NE200 |     | NE25,<br>NE250 |     | Units |
|                  |                                                                      |                                          | Min            | Max | Min            | Max | Min            | Max |       |
| t <sub>ACC</sub> | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |                | 150 |                | 200 |                | 250 | ns    |
| t <sub>CE</sub>  | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |                | 150 |                | 200 |                | 250 | ns    |
| tOE              | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |                | 60  |                | 75  |                | 100 | ns    |
| t <sub>DF</sub>  | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0              | 50  | 0              | 55  | 0              | 60  | ns    |
| t <sub>CF</sub>  | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0              | 50  | 0              | 55  | 0              | 60  | ns    |
| tон              | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0              |     | 0              |     | 0              |     | ns    |

.

NMC27C256BN

| Symbol                                            | Parameter                                                                                | Conditions                 | Тур              | Max         | Units                   |                                       |                            |
|---------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------|------------------|-------------|-------------------------|---------------------------------------|----------------------------|
| CIN                                               | Input Capacitance                                                                        | $V_{IN} = 0V$              | 5                | 10          | pF                      |                                       |                            |
| COUT                                              | Output Capacitanc                                                                        |                            | 8                | 10          | pF                      |                                       |                            |
|                                                   | L                                                                                        |                            |                  | I           |                         |                                       |                            |
| AC Tes                                            | t Conditions                                                                             |                            |                  |             |                         |                                       | ;                          |
| Output Load                                       | l                                                                                        | 1 TTL Ga                   |                  |             |                         | rement Reference Level                |                            |
|                                                   | nd Coll Times                                                                            | C <sub>L</sub> = 100 pF (I |                  |             | nputs<br>Dutputs        |                                       | 0.8V and 2V<br>0.8V and 2V |
| nput Rise a<br>nput Pulse I                       | nd Fall Times                                                                            | 0.451                      | ≤5 ns<br>to 2.4V |             | Juputo                  |                                       | 0.01 410 21                |
| •                                                 |                                                                                          |                            | 10 2.4 V         |             |                         |                                       |                            |
| AC Way                                            | /eforms (Notes                                                                           | 6, 7 & 9)                  |                  |             |                         |                                       |                            |
|                                                   |                                                                                          |                            |                  |             | (                       | (                                     | -                          |
|                                                   | ADDRESSES                                                                                | 2.0V<br>0.8V               | ADDRESSES        | S VALID     |                         | ,X                                    | -                          |
|                                                   |                                                                                          |                            |                  |             |                         | ·                                     |                            |
|                                                   | CE                                                                                       | 2.0V<br>0.8V               |                  |             | _                       | · · /                                 |                            |
|                                                   |                                                                                          | 0.8V                       |                  |             |                         | (NOTES 4, 5)                          |                            |
|                                                   |                                                                                          |                            |                  |             |                         | (101204)0)                            |                            |
|                                                   | ŌĒ                                                                                       | 2.0V<br>0.8V               |                  |             |                         |                                       |                            |
|                                                   |                                                                                          |                            |                  | - /         |                         | -> (NOTES 4, 5)                       |                            |
|                                                   | OUTPUT                                                                                   | 2.0V Hi-Z                  | uuu              | VALI        |                         | States Hi                             | <u>-Z</u>                  |
|                                                   |                                                                                          | 0.8V                       |                  |             |                         | , toula                               |                            |
|                                                   |                                                                                          | (NOTE 3                    | 5)               |             |                         |                                       | TL/D/9691-3                |
|                                                   |                                                                                          |                            |                  |             |                         | e to the device. This is a stress     |                            |
|                                                   | e device at these or any oth<br>g conditions for extended p                              |                            |                  | in the oper | ational section         | ns of this specification is not imp   | lied. Exposure to absolute |
| Note 2: This pa                                   | arameter is only sampled a                                                               | nd is not 100% tested.     |                  |             |                         |                                       |                            |
|                                                   | y be delayed up to t <sub>ACC</sub> -                                                    |                            | e of CE wit      | hout impac  | ting t <sub>ACC</sub> . |                                       | x                          |
| High to TRI-S                                     | <sub>F</sub> and t <sub>CF</sub> compare level is<br>STATE, the measured V <sub>OH</sub> | 1 (DC) - 0.10V;            |                  |             |                         |                                       |                            |
|                                                   | TATE, the measured VOL1                                                                  |                            |                  |             |                         |                                       | ,                          |
|                                                   | ATE may be attained using<br>wer switching characteristic                                | -                          | reful device     | decoupline  | a. It is recomme        | ended that at least a 0.1 $\mu$ F cer | amic capacitor be used on  |
| every device be                                   | etween V <sub>CC</sub> and GND.                                                          |                            |                  |             | -                       |                                       | •                          |
|                                                   | tputs must be restricted to                                                              |                            | tch-up and       | device dan  | lage.                   |                                       |                            |
|                                                   | Gate: I <sub>OL</sub> = 1.6 mA, I <sub>OH</sub> =<br>) pF includes fixture capaci        |                            |                  |             |                         |                                       | -                          |
|                                                   | ay be connected to V <sub>CC</sub> ex                                                    |                            | -                |             |                         |                                       |                            |
| C <sub>L</sub> : 100<br>Note 9: V <sub>PP</sub> m | e and outpute can undoreby                                                               | pot to -2.0V for 20 ns M   | lax.             |             |                         |                                       |                            |
| C <sub>L</sub> : 100<br>Note 9: V <sub>PP</sub> m | s and outputs can undersite                                                              |                            |                  |             |                         |                                       |                            |
| C <sub>L</sub> : 100<br>Note 9: V <sub>PP</sub> m |                                                                                          |                            |                  |             |                         |                                       |                            |
| C <sub>L</sub> : 100<br>Note 9: V <sub>PP</sub> m |                                                                                          |                            |                  |             |                         |                                       |                            |

| Symbol           | Parameter                                                  | Conditions                                                              | Min  | Тур   | Max  | Units |  |
|------------------|------------------------------------------------------------|-------------------------------------------------------------------------|------|-------|------|-------|--|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                                         | 1    |       |      | μs    |  |
| tOES             | OE Setup Time                                              |                                                                         | 1    |       |      | μs    |  |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                                         | 1    |       |      | μs    |  |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                                         | 1    |       |      | μs    |  |
| t <sub>VCS</sub> | V <sub>CC</sub> Setup Time                                 |                                                                         | 1    |       |      | μs    |  |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                                         | 0    |       |      | μs    |  |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                                         | 1    |       |      | μs    |  |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        |                                                                         | 0    |       | 60   | ns    |  |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                                         | 95   | 100   | 105  | μs    |  |
| tOE              | Data Valid from OE                                         | $\overline{OE} = V_{IL}$                                                |      |       | 100  | ns    |  |
| lpp              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\frac{\overline{CE}}{\overline{OE}} = V_{IL}$ $\overline{OE} = V_{IH}$ |      |       | 30   | mA    |  |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                                         |      |       | 10   | mA    |  |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                                         | 20   | 25    | 30   | °C    |  |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                                         | 6.0  | 6.25  | 6.5  | V     |  |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                                         | 12.5 | 12.75 | 13.0 | V     |  |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                                         | 5    |       |      | ns    |  |
| VIL              | Input Low Voltage                                          |                                                                         |      | 0.0   | 0.45 | V     |  |
| VIH              | Input High Voltage                                         |                                                                         | 2.4  | 4.0   |      | V     |  |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                                         | 0.8  | 1.5   | 2.0  | ns    |  |
| tout             | Output Timing Reference Voltage                            |                                                                         | 0.8  | 1.5   | 2.0  | ns    |  |

# **Programming Waveforms**



TL/D/9691-4

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.







1

# **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the NMC27C256BN are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are V<sub>CC</sub> and VPP. The VPP power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The V<sub>CC</sub> power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### Read Mode

The NMC27C256BN has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (t<sub>CE</sub>). Data is available at the outputs top after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$ has been low and addresses have been stable for at least tACC - tOE.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C256BN has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C256BN is placed in the standby mode by applying a CMOS high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input.

#### **Output OR-Tying**

Because NMC27C256BN are usually used in larger memory arrays. National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that TE (pin 20) be decoded and used as the primary device selecting function, while OE (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 1 (VPP) will damage the NMC27C256BN.

Initially, and after each erasure, all bits of the NMC27C256BN are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C256BN is in the programming mode when the VPP power supply is at 12.75V and OE is at VIH. It is required that at least a 0.1 µF capacitor be placed across VPP, VCC to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low TTL program pulse is applied to the CE input. A program pulse must be applied at each address location to be programmed. The NMC27C256BN is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100 µs pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 µs pulse. The NMC27C256BN must not be programmed with a DC signal applied to the CE input.

Note: Some program manufacturers due to equipment limitation may offer interactive program Algorithm (shown in Figure 2).

Programming multiple NMC27C256BNs in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C256BNs may be connected together when they are programmed with the same data. A low level

|                 |            | TABLE I. Mode S | Selection             |                         |                           |
|-----------------|------------|-----------------|-----------------------|-------------------------|---------------------------|
| Pins<br>Mode    | CE<br>(20) | OE<br>(22)      | V <sub>P</sub><br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11-13, 15-19) |
| Read            | VIL        | VIL             | 5V                    | 5V                      | D <sub>OUT</sub>          |
| Standby         | VIH        | Don't Care      | 5V                    | 5V                      | Hi-Z                      |
| Output Disable  | Don't Care | V <sub>IH</sub> | 5V                    | 5V                      | Hi-Z                      |
| Program         | VIL        | VIH             | 12.75V                | 6.25V                   | D <sub>IN</sub>           |
| Program Verify  | VIH        | VIL             | 12.75V                | 6.25V                   | D <sub>OUT</sub>          |
| Program Inhibit | VIH        | VIH             | 12.75V                | 6.25V                   | Hi-Z                      |

. . . . . . .

# Functional Description (Continued)

TTL pulse applied to the  $\overline{\text{CE}}$  input programs the paralleled NMC27C256BNs.

The NMC27C256BN is packaged in a plastic molded package which does not have a transparent lid. Therefore the memory cannot be erased. This means that after a user has programmed a memory cell to a "0" it cannot be changed back to a "1".

If an application requires erasing and reprogramming, the NMC27C256BQ UV erasable PROM in a windowed package should be used.

#### **Program Inhibit**

Programming multiple NMC27C256BNs in parallel with different data is also easily accomplished. Except  $\overrightarrow{CE}$ , all like inputs (including  $\overrightarrow{OE}$ ) of the parallel NMC27C256BNs may be common. A TTL low level program pulse applied to an NMC27C256BNs  $\overrightarrow{CE}$  input with V<sub>PP</sub> at 12.75V will program that NMC27C256BN. A TTL high level  $\overrightarrow{CE}$  input inhibits the other NMC27C256BNs from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with V<sub>PP</sub> at 12.75V. V<sub>PP</sub> must be at V<sub>CC</sub> except during programming and program verify.

#### Manufacturer's Identification Code

The NMC27C256BN has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for NMC27C256BN is "8F04", where "8F" designates that it is made by National Semiconductor, and "04" designates a 256k part.

The code is accessed by applying 12.0V  $\pm$ 0.5V to address pin A9. Addresses A1–A8, A10–A14, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the eight data pins, O<sub>0</sub>–O<sub>7</sub>. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between  $V_{CC}$  and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A <sub>0</sub><br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH                    | 0                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | 0                      | 04          |

# **Packaging Information**



32-Lead PLCC Package Order Number NMC27C256 TL/D/9691-7

# PRELIMINARY

# National Semiconductor

# NMC27C512A 524,288-Bit (64k x 8) UV Erasable CMOS PROM

# **General Description**

The NMC27C512A is a high-speed 512k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C512A is designed to operate with a single  $+\,5V$  power supply with  $\pm\,5\%$  or  $\pm\,10\%$  tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C512A is packaged in a 28-pin dual in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

#### Features

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption
   Active Power: 110 mW max
   Standby Power: 0.55 mW max
- Optimum EPROM for total CMOS system
- Extended temperature range (NMC27C512AQE), -40°C to 85°C, and military temperature range (NMC27C512AQM), -55°C to 125°C, available
- Pin compatible with NMOS 512k EPROM
- Fast and reliable programming—100 µs typical/byte
- Static operation—no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Manufacturer's identification code for automatic programming control.
- High current CMOS level output drivers

# **Block Diagram**



## **Connection Diagram**

| 27C256<br>27256 | 27C128<br>27128 | 27C64<br>2764 | 27C32<br>2732 | 27C16<br>2716  | NMC27C512AQ<br>Dual-In-Line Package |           | 27C16<br>2716      | 27C32<br>2732  | 27C64<br>2764 | 27C128<br>27128 | 27C25<br>27256 |
|-----------------|-----------------|---------------|---------------|----------------|-------------------------------------|-----------|--------------------|----------------|---------------|-----------------|----------------|
| VPP             | VPP             | VPP           |               |                | A15 -1                              | 28 Vcc    |                    |                | Vcc           | Vcc             | Vcc            |
| A12             | A12             | A12           |               |                | A12 2                               | 27 A14    |                    |                | PGM           | PGM             | A14            |
| A7              | A7              | A7            | A7            | A7             | A7                                  | 26 A13    | Vcc                | Vcc            | NC            | A13             | A13            |
| A6              | A6              | A6            | A6            | A6             | A6 4                                | 25 A8     | A8                 | A8             | A8            | A8              | A8             |
| A5              | A5              | A5            | A5            | A5             | A5 5                                | 24 A9     | A9                 | A9             | A9            | A9              | A9             |
| A4              | A4              | A4            | A4            | A4             | A4                                  | 23 A11    | VPP                | A11            | A11           | A11             | A11            |
| A3              | ÁЗ              | A3            | A3            | A3             | A3 7                                | 22 DE/VPP | OE                 | OE/VPP         | OE            | ŌĒ              | OE             |
| A2              | A2              | A2            | A2            | A2             | A2 8                                | 21 A10    | A10                | A10            | A10           | A10             | A10            |
| A1              | A1              | A1            | A1            | A1             | A1 - 9                              | 20 CE     | CE/V <sub>PP</sub> | CE             | CE            | CE              | CE             |
| A0              | A0              | AO            | - A0          | A0             | A0 10                               | 19 07     | 07                 | 07             | 07            | 07              | 07             |
| O <sub>0</sub>  | O0              | 00            | 00            | O <sub>0</sub> | 08 11                               | 18 06     | 0 <sub>6</sub>     | O <sub>6</sub> | 06            | 0 <sub>6</sub>  | 06             |
| 01              | 01              | 01            | 01            | 01             | 01 12                               | 17 05     | O <sub>5</sub>     | O5             | 05            | O5              | 05             |
| O2              | O2              | 02            | O2            | O2             | 02 - 13                             | 16 04     | O4                 | O4             | 04            | 04              | 04             |
| GND             | GND             | GND           | GND           | GND            | GND 14                              | 15 03     | O3                 | O3             | 03            | 03              | 03             |

#### TL/D/9181-2 Order Part Number NMC27C512AQ See NS Package Number J28AQ

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C512A pins.

Commercial Temp Range (0°C to +70°C) V<sub>CC</sub> = 5V  $\pm$ 5%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C512AQ15          | 150              |
| NMC27C512AQ17          | 170              |
| NMC27C512AQ20          | 200              |
| NMC27C512AQ25          | 250              |

## Commercial Temp Range (0°C to +70°C) V<sub>CC</sub> = 5V ± 10%

|   | Parameter/Order Number | Access Time (ns) |
|---|------------------------|------------------|
|   | NMC27C512AQ150         | 150              |
| Γ | NMC27C512AQ170         | 170              |
|   | NMC27C512AQ200         | 200              |
| Γ | NMC27C512AQ250         | 250              |

| Extended Temp Range (-40°C to +85°C | ) |
|-------------------------------------|---|
| $V_{CC} = 5V \pm 10\%$              |   |

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C512AQE150        | 150              |
| NMC27C512AQE170        | 170              |
| NMC27C512AQE200        | 200              |
| NMC27C512AQE250        | 250              |

#### Military Temp Range ( $-55^{\circ}$ C to $+125^{\circ}$ C) V<sub>CC</sub> = 5V ± 10%

| Parameter/Order Number | Access Time (ns) |  |  |  |
|------------------------|------------------|--|--|--|
| NMC27C512AQM150        | 150              |  |  |  |
| NMC27C512AQM170        | 170              |  |  |  |
| NMC27C512AQM200        | 200              |  |  |  |
| NMC27C512AQM250        | 250              |  |  |  |

NOTE: For plastic DIP and surface mount PLCC package requirements please refer to NMC27C512AN data sheet.

## COMMERCIAL TEMPERATURE RANGE

## Absolute Maximum Ratings (Note 1)

| Temperature Under Bias                                                               | -10°C to +80°C   |
|--------------------------------------------------------------------------------------|------------------|
| Storage Temperature                                                                  | -65°C to +150°C  |
| All Input Voltages except A9 & OE/V <sub>PP</sub><br>with Respect to Ground (Note 9) | +6.5V to -0.6V   |
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground                             | +7.0V to -0.6V   |
| ESD Rating<br>(Mil. Std. 883C, Method 3015.2)                                        | 2000V            |
| All Output Voltages with<br>Respect to Ground (Note 9) V <sub>CC</sub> +             | 1.0V to GND-0.6V |

## OE/Vpp Supply Voltage & A9 with Respect to Ground + 14.0V to -0.6V Power Dissipation 1.0W Lead Temperature (Soldering, 10 sec.) 300°C

## Operating Conditions (Note 6)

| Temperature Range             | 0°C to +70°C |
|-------------------------------|--------------|
| V <sub>CC</sub> Power Supply  |              |
| NMC27C512AQ15, 17, 20, 25     | 5V ±5%       |
| NMC27C512AQ150, 170, 200, 250 | 5V ±10%      |

## **READ OPERATION**

## **DC Electrical Characteristics**

| Symbol             | bol Parameter Conditions                         |                                                                                                  | Min                   | Тур  | Max                 | Units |
|--------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|-------|
| l <sub>LI</sub>    | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       | 0.01 | 1                   | μA    |
| ILO                | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       | 0.01 | 1                   | μA    |
| Ipp                | V <sub>PP</sub> Load Current                     | $\overline{OE}/V_{PP} = V_{CC} \text{ or } GND$                                                  |                       |      | 10                  | μA    |
| I <sub>CC1</sub>   | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}, f = 5 \text{ MHz}$<br>Inputs = $V_{IH}$ or $V_{IL}, I/O = 0 \text{ mA}$ |                       | 15   | 30                  | mA    |
| I <sub>CC2</sub>   | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND, f = 5 MHz$<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                  |                       | 10   | 20                  | mA    |
| ICCSB1             | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1  | 1                   | mA    |
| I <sub>CCSB2</sub> | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5  | 100                 | μA    |
| VIL                | Input Low Voltage                                |                                                                                                  | -0.2                  |      | 0.8                 | V     |
| VIH                | Input High Voltage                               |                                                                                                  | 2.0                   |      | V <sub>CC</sub> + 1 | V     |
| V <sub>OL1</sub>   | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |      | 0.40                | V     |
| V <sub>OH1</sub>   | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                       | 3.5                   |      |                     | V     |
| V <sub>OL2</sub>   | Output Low Voltage                               | I <sub>OL</sub> = 10 μA                                                                          |                       |      | 0.1                 | v     |
| V <sub>OH2</sub>   | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |      |                     | v     |

## **AC Electrical Characteristics**

|                 |                                                                      |                                          | NMC27C512A |      |      |      |      |      |      |      |       |
|-----------------|----------------------------------------------------------------------|------------------------------------------|------------|------|------|------|------|------|------|------|-------|
| Symbol          | Parameter                                                            | Conditions                               | Q15,       | Q150 | Q17, | Q170 | Q20, | Q200 | Q25, | Q250 | Units |
|                 |                                                                      |                                          | Min        | Max  | Min  | Max  | Min  | Max  | Min  | Max  |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |            | 150  |      | 170  |      | 200  |      | 250  | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |            | 150  |      | 170  |      | 200  |      | 250  | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |            | 60   |      | 75   |      | 75   |      | 100  | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0          | 50   | 0    | 55   | 0    | 55   | 0    | 60   | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0          | 50   | 0    | 55   | 0    | 55   | 0    | 60   | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0          |      | 0    |      | 0    |      | 0    |      | ns    |

1

## MILITARY AND EXTENDED TEMPERATURE RANGE

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                           | Operating Temp. Range             |
|------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                              | -65°C to +150°C                   |
| All Input Voltages except A9 &<br>with Respect to Ground (Note   |                                   |
| All Output Voltages with<br>Respect to Ground (Note 9)           | V <sub>CC</sub> +1.0V to GND-0.6V |
| OE/V <sub>PP</sub> Supply Voltage & A9<br>with Respect to Ground | + 14.0V to -0.6V                  |
| Power Dissipation                                                | 1.0W                              |

| Lead Temperature (Soldering, 10 sec.)                    | 300°C          |
|----------------------------------------------------------|----------------|
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground | +7.0V to −0.6V |
| ESD Rating<br>(Mil. Std. 883C, Method 3015.2)            | 2000V          |

## Operating Conditions (Note 6)

Temperature Range

| NMC27C256BQE150, 170, 200, 250 | -40°C to +85°C    |
|--------------------------------|-------------------|
| NMC27C256BQM150, 170, 200, 250 | - 55°C to + 125°C |
| V <sub>CC</sub> Power Supply   | $+5V \pm 10\%$    |

## **READ OPERATION**

## **DC Electrical Characteristics**

| Symbol           | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| ILI              | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 10                  | μΑ    |
| ILO              | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μA    |
| I <sub>CC1</sub> | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{ L}$ , f = 5 MHz<br>Inputs = V <sub> H</sub> or V <sub> L</sub> , I/O = 0 mA |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub> | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 10  | , 20                | mA    |
| ICCSB1           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| ICCSB2           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| Ipp              | VPP Load Current                                 | $\overline{OE}/V_{PP} = V_{CC} \text{ or } GND$                                                  |                       |     | 10                  | μΑ    |
| VIL              | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | v     |
| VIH              | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub> | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.4                 | v     |
| V <sub>OH1</sub> | Output High Voltage                              | $I_{OH} = -1.6 \text{ mA}$                                                                       | 3.5                   |     |                     | v     |
| V <sub>OL2</sub> | Output Low Voltage                               | I <sub>OL</sub> = 10 μA                                                                          |                       |     | 0.1                 | v     |
| V <sub>OH2</sub> | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | v     |

## **AC Electrical Characteristics**

|                 |                                                                      |                                          | NMC27C512A   |     |              |     |              |     |              |     |       |
|-----------------|----------------------------------------------------------------------|------------------------------------------|--------------|-----|--------------|-----|--------------|-----|--------------|-----|-------|
| Symbol          | Parameter                                                            | Conditions                               | QE150, QM150 |     | QE170, QM170 |     | QE200, QM200 |     | QE250, QM250 |     | Units |
|                 |                                                                      |                                          | Min          | Max | Min          | Max | Min          | Max | Min          | Max | 1     |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |              | 150 |              | 170 |              | 200 |              | 250 | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | <del>o</del> e = v <sub>il</sub>         |              | 150 |              | 170 |              | 200 |              | 250 | ns    |
|                 | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |              | 60  |              | 75  |              | 75  |              | 100 | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | CE = V <sub>IL</sub>                     | 0            | 50  | 0            | 55  | 0            | 55  | 0            | 60  | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | OE = V <sub>IL</sub>                     | 0            | 50  | 0            | 55  | 0            | 55  | 0            | 60  | ns    |
|                 | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0            |     | 0            |     | 0            |     | 0            |     | ns    |

NMC27C512A

Capacitance  $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol           | Parameter                                      | Conditions           | Тур | Max | Units |
|------------------|------------------------------------------------|----------------------|-----|-----|-------|
| C <sub>IN1</sub> | Input Capacitance<br>except OE/V <sub>PP</sub> | V <sub>IN</sub> = 0V | 6   | 12  | pF    |
| COUT             | Output Capacitance                             | $V_{OUT} = 0V$       | 9   | 12  | pF    |
| C <sub>IN2</sub> | OE/V <sub>PP</sub> Input<br>Capacitance        | $V_{IN} = 0V$        | 20  | 25  | pF    |

## **AC Test Conditions**

Output Load

Input Rise and Fall Times Input Pulse Levels 1 TTL Gate and  $C_L = 100 \text{ pF}$  (Note 8)  $\leq 5 \text{ ns}$ 0.45V to 2.4V Timing Measurement Reference Level Inputs Outputs

0.8V and 2V 0.8V and 2V

## AC Waveforms (Notes 6, 7)



TL/D/9181-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) + 0.10V.

Note 5: TRI-STATE may be attained using  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6 \text{ mA}$ ,  $I_{OH} = -400 \mu \text{A}$ .

CL: 100 pF includes fixture capacitance.

Note 9: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol           | Parameter                                                  | Conditions                                        | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|---------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                   | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                   | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                   | 1    |       |      | μs    |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                   | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                   | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                   | 1    |       |      | μs    |
| t <sub>cf</sub>  | Chip Enable to Output Float Delay                          | $\overline{OE} = V_{IL}$                          | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                   | 95   | 100   | 105  | μs    |
| t <sub>OEH</sub> | OE Hold Time                                               |                                                   | 1    |       |      | μs    |
| t <sub>DV</sub>  | Data Valid from $\overline{CE}$                            | $\overline{OE} = V_{IL}$                          |      |       | 250  | ns    |
| t <sub>PRT</sub> | OE Pulse Rise Time<br>During Programming                   |                                                   | 50   |       |      | ns    |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time                              |                                                   | 1    |       |      | μs    |
| IPP              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{OE} = V_{PP}$ |      |       | 30   | mA    |
| lcc              | V <sub>CC</sub> Supply Current                             |                                                   |      |       | 10   | mA    |
| T <sub>R</sub>   | Temperature Ambient                                        |                                                   | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                   | 6    | 6.25  | 6.5  | v     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                   | 12.5 | 12.75 | 13   | v     |
| T <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                   | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                   |      | 0     | 0.45 | v     |
| VIH              | Input High Voltage                                         |                                                   | 2.4  | 4     |      | v     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                   | 0.8  | 1.5   | 2    | v     |
| tout             | Output Timing Reference Voltage                            |                                                   | 0.8  | 1.5   | 2    | v     |

Note 1: National's standard product warranty applies to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.

## **Programming Waveforms**





1



## **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the NMC27C512A are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for  $\overrightarrow{OE}/V_{PP}$  during programming. In the program mode the  $\overrightarrow{OE}/V_{PP}$  input is pulsed from a TTL low level to 12.75V.

#### **Read Mode**

The NMC27C512A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output ins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{CE}$  to output ( $t_{CE}$ ). Data is available at the outputs after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least  $t_{ACC}-t_{OE}$ .

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C512A has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C512A is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **Output OR-Tying**

Because NMC27C512A are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}/V_{PP}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus.

This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 22 ( $\overline{OE}/V_{PP})$  will damage the NMC27C512A.

Initially, and after each erasure, all bits of the NMC27C512A are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C512A is in the programming mode when the  $\overline{OE}/V_{PP}$  is at 12.75V. It is required that at least a 0.1  $\mu F$  capacitor be placed across  $V_{CC}$  and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed.

The NMC27C512A is programmed with the Fast Programming Algorithm shown in *Figure 1.* Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will Program with a single 100  $\mu$ s pulse.

The NMC27C512A must not be programmed with a DC signal applied to the  $\overline{\text{CE}}$  input.

Programming multiple NMC27C512AS in parallel with the same data can be easily acccomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C512A may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{CE}$  input programs the paralleled NMC27C512A.

Note: Some programmer manufacturers due to equipment limitation may offer interactive program Algorithm (Shown in *Figure 2*).

| Pins            | CE         | OE/V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |
|-----------------|------------|--------------------|-----------------|------------------|
| Mode            | (20)       | (22)               | (28)            | (11-13, 15-19)   |
| Read            | VIL        | VIL                | 5.0V            | D <sub>OUT</sub> |
| Standby         | VIH        | Don't Care         | 5.0V            | Hi-Z             |
| Program         | VIL        | 12.75V             | 6.25V           | D <sub>IN</sub>  |
| Program Verify  | VIL        | VIL                | 6.25V           | D <sub>OUT</sub> |
| Program Inhibit | VIH        | 12.75V             | 6.25V           | Hi-Z             |
| Output Disable  | Don't Care | VIH                | 5.0V            | Hi-Z             |

## Functional Description (Continued)

#### **Program Inhibit**

Programming multiple NMC27C512A in parallel with different data is also easily accomplished. Except  $\overline{CE}$  all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C512A may be common. A TTL low level program pulse applied to an NMC27C512A's  $\overline{CE}$  input with  $\overline{OE}/VpP$  at 12.75V will program that NMC27C512A. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C512A from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with  $\overline{OE}/V_{PP}$  and  $\overline{CE}$  at V<sub>IL</sub>. data should be verified t<sub>DV</sub> after the falling edge of  $\overline{CE}$ .

#### Manufacturer's Identification Code

The NMC27C512A has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for the NMC27C512A is, "8F 85", where "8F" designates that it is made by National Semiconductor, and "85" designates 512k part.

The code is accessed by applying 12V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A15,  $\overline{CE}$ , and  $\overline{OE}$  are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read on the 8 data pins. Proper code access is only guaranteed at 25°C  $\pm 5^{\circ}C$ .

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C512A are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range.

After programming opaque labels should be placed over the NMC27C512A's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C512A is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C512A should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C512A erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated Voc transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between  $V_{CC}$  and GND for each eight devices. The bulk, capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A <sub>0</sub><br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH                    | 1                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | 1                      | 85          |

#### TABLE III. Minimum NMC27C512A Erasure Time

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |
|---------------------------------------------------|---------------------------|
| 15,000                                            | 20                        |
| 10,000                                            | 25                        |
| 5,000                                             | 50                        |

## PRELIMINARY

## National Semiconductor

## NMC27C512AN 524,288-Bit (64k x 8) **One Time Programmable CMOS PROM**

## **General Description**

**Block Diagram** 

The NMC27C512AN is a high-speed 512k UV one time programmable CMOS EPROM, ideally suited for applications where fast turnaround and low power consumption are important requirements.

The NMC27C512AN is designed to operate with a single +5V power supply with  $\pm 5\%$  or  $\pm 10\%$  tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C512AN is packaged in a 28-pin dual-in-line plastic molded package without a transparent lid. This part is ideally suited for high volume production applications where cost is an important factor and programming only needs to be done once. Also the plastic molded package works well in auto insertion equipment used in automated assembly lines.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

## Features

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption - Active Power: 110 mW max
  - Standby Power: 0.55 mW max
- Optimum EPROM for total CMOS systems
- Pin compatible with NMOS 512k EPROMs
- Fast and reliable programming —100 µs typical/byte
- Static operation—no clocks required
- TTL. CMOS compatible inputs/outputs
- TRI-STATE® output
- Manufacturer's identification code for automatic programming control
- High current CMOS level output drivers



| Pin Names                      |                                        |  |  |  |  |
|--------------------------------|----------------------------------------|--|--|--|--|
| A0-A15                         | Addresses                              |  |  |  |  |
| CE                             | Chip Enable                            |  |  |  |  |
| OE/V <sub>PP</sub>             | Output Enable/Pro-<br>gramming Voltage |  |  |  |  |
| 0 <sub>0</sub> -0 <sub>7</sub> | Outputs                                |  |  |  |  |
| PGM                            | Program                                |  |  |  |  |
| NC                             | No Connect                             |  |  |  |  |

## **Connection Diagram**

| 27C256<br>27256 | 27C128<br>27128 | 27C64<br>2764 | 27C32<br>2732 | 27C16<br>2716 |
|-----------------|-----------------|---------------|---------------|---------------|
| Vpp             | Vpp             | VPP           |               |               |
| A12             | A12             | A12           |               |               |
| A7              | A7              | A7            | A7            | A7            |
| A6              | A6              | A6            | A6            | A6            |
| A5              | A5              | A5            | A5            | A5            |
| A4              | A4              | A4            | A4            | A4            |
| AЗ              | A3              | A3            | AЗ            | A3            |
| A2              | A2              | A2            | A2            | A2            |
| A1              | A1              | A1            | A1            | A1            |
| A0              | A0              | A0            | A0            | A0            |
| O0              | 00              | 00            | 00            | 00            |
| 01              | 01              | 01            | 01            | 01            |
| O2              | 02              | O2            | 02            | 02            |
| GND             | GND             | GND           | GND           | GND           |

| NMC27C512AN<br>Dual-In-Line Package |    |    |                   |  |  |  |
|-------------------------------------|----|----|-------------------|--|--|--|
| A15                                 | 1  | 28 | — v <sub>cc</sub> |  |  |  |
| A12                                 | 2  | 27 | A14               |  |  |  |
| A7                                  | 3  | 26 | A13               |  |  |  |
| A6                                  | 4  | 25 | A8                |  |  |  |
| A5                                  | 5  | 24 | - A9              |  |  |  |
| A4                                  | 6  | 23 | - A11             |  |  |  |
| A3                                  | 7  | 22 | DE/VPP            |  |  |  |
| A2                                  | 8  | 21 | A10               |  |  |  |
| A1                                  | 9  | 20 | CE                |  |  |  |
| A0                                  | 10 | 19 | 07                |  |  |  |
| 00                                  | 11 | 18 | 06                |  |  |  |
| 01                                  | 12 | 17 | 05                |  |  |  |
| 0 <sub>2</sub>                      | 13 | 16 | 04                |  |  |  |
| GND                                 | 14 | 15 | - 0 <sub>3</sub>  |  |  |  |
|                                     |    |    | TL /D /97         |  |  |  |

| ······         |                |                |                |                |
|----------------|----------------|----------------|----------------|----------------|
| 27C16          | 27C32          | 27C64          | 27C128         | 27C256         |
| 2716           | 2732           | 2764           | 27128          | 27256          |
|                |                | Vcc            | Vcc            | Vcc            |
|                |                | PGM            | PGM            | A14            |
| Vcc            | Vcc            | NC             | A13            | A13            |
| A8             | A8             | A8             | A8             | A8             |
| A9             | A9             | A9             | A9             | A9             |
| VPP            | A11            | A11            | A11            | A11            |
| ŌĒ             | OE/VPP         | ŌE             | OE             | ŌĒ             |
| A10            | A10            | A10            | A10            | A10            |
| CE/VPP         | CE             | CE             | CE             | CE             |
| 07             | 07             | 07             | 07             | 07             |
| O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub> | 0 <sub>6</sub> | O <sub>6</sub> |
| O5             | O5             | O5             | 05             | O5             |
| 04             | O4             | 04             | O4             | O <sub>4</sub> |
| O3             | O3             | O3             | O3             | O <sub>3</sub> |

TL/D/8754-2

#### Order Number NMC27C512AN See NS Package Number N28B

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C512AN pins.

Commercial Temp Range (0°C to +70°C)

| V <sub>CC</sub> = | 5V | ± | 5% |
|-------------------|----|---|----|
|-------------------|----|---|----|

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C512AN15          | 150              |
| NMC27C512AN17          | 170              |
| NMC27C512AN20          | 200              |
| NMC27C512AN25          | 250              |

| Vcc | = | 5V  | + | 10%   |  |
|-----|---|-----|---|-------|--|
| VCC |   | 5 V | - | 10 70 |  |

| ~~~~                   |                  |
|------------------------|------------------|
| Parameter/Order Number | Access Time (ns) |
| NMC27C512AN150         | 150              |
| NMC27C512AN170         | 170              |
| NMC27C512AN200         | 200              |
| NMC27C512AN250         | 250              |

#### Extended Temp Range (-40°C to +85°C)

| V <sub>CC</sub> = 5V ±5% |                  |  |  |  |  |  |
|--------------------------|------------------|--|--|--|--|--|
| Parameter/Order Number   | Access Time (ns) |  |  |  |  |  |
| NMC27C512ANE15           | 150              |  |  |  |  |  |
| NMC27C512ANE17           | 170              |  |  |  |  |  |
| NMC27C512ANE20           | 200              |  |  |  |  |  |
| NMC27C512ANE25           | 250              |  |  |  |  |  |

 $V_{CC}=5V\,\pm10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C512ANE150        | 150              |
| NMC27C512ANE170        | 170              |
| NMC27C512ANE200        | 200              |
| NMC27C512ANE250        | 250              |

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                              | -10°C to +80°C             |
|---------------------------------------------------------------------|----------------------------|
| Storage Temperature                                                 | -65°C to +150°C            |
| All Input Voltages except A9 and<br>OE/V <sub>PP</sub> with Respect |                            |
| to Ground (Note 9)                                                  | +6.5V to -0.6V             |
| V <sub>CC</sub> Supply Voltage with<br>with Respect to Ground       | +7.0V to −0.6V             |
| All Output Voltages with<br>Respect to Ground (Note 9)              | $V_{CC}$ + 1 to GND - 0.6V |
| OE/V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground  | + 14.0V to -0.6V           |

| Power Dissipation                                   | 1.0W  |
|-----------------------------------------------------|-------|
| Lead Temperature (Soldering, 10 sec.)<br>ESD Rating | 300°C |
| (Mil Std. 883C, Method 3015.2)                      | 2000V |

## **Operating Conditions** (Note 6)

| Temperature Range              | 0°C to +70°C   |
|--------------------------------|----------------|
| V <sub>CC</sub> Power Supply   |                |
| NMC27C512AN15, 17, 20, 25      | $+5V \pm 5\%$  |
| NMC27C512AN150, 170, 200, 250  | $+5V \pm 10\%$ |
| Temperature Range              | -40°C to +85°C |
| V <sub>CC</sub> Power Supply   |                |
| NMC27C512ANE15, 17, 20, 25     | +5V ±5%        |
| NMC27C512ANE150, 170, 200, 250 | $+5V \pm 10\%$ |

## **READ OPERATION**

## **DC Electrical Characteristics**

| Symbol             | Parameter                                        | Conditions                                                                                                   | Min                  | Тур  | Max                 | Units |
|--------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|-------|
| I <sub>LI</sub>    | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                            |                      | 0.01 | 1                   | μΑ    |
| ILO                | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or } \text{GND } \overline{\text{CE}} = V_{IH}$                                     |                      | 0.01 | 1                   | μΑ    |
| I <sub>CC1</sub>   | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $ \overline{CE} = V_{IL}, f = 5 \text{ MHz} $ $ Inputs = V_{IH} \text{ or } V_{IL}, $ $ I/O = 0 \text{ mA} $ |                      | 10   | 30                  | mA    |
| I <sub>CC2</sub>   | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = \text{GND, f} = 5 \text{ MHz}$<br>Inputs = V <sub>CC</sub> or GND,<br>I/O = 0 mA            |                      | 8    | 20                  | mA    |
| I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | <del>CE</del> = V <sub>IH</sub>                                                                              |                      | 0.1  | 1                   | mA    |
| ICCSB2             | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                     |                      | 0.5  | 100                 | μA    |
| IPP                | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                            |                      |      | 10                  | μΑ    |
| VIL                | Input Low Voltage                                |                                                                                                              | -0.2                 |      | 0.8                 | V     |
| VIH                | Input High Voltage                               |                                                                                                              | 2.0                  |      | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>   | Output Low Voltage                               | l <sub>OL</sub> = 2.1 mA                                                                                     |                      |      | 0.4                 | V     |
| V <sub>OH1</sub>   | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                                   | 3.5                  |      |                     | V     |
| V <sub>OL2</sub>   | Output Low Voltage                               | $I_{OL} = 10 \ \mu A$                                                                                        |                      |      | 0.1                 | v     |
| V <sub>OH2</sub>   | Output High Voltage                              | I <sub>OH</sub> = -10 μA                                                                                     | V <sub>CC</sub> -0.1 |      |                     | v     |

## **AC Electrical Characteristics**

|                 |                                                                      |                                          | NMC27C512AN/ANE |     |         |     |         |     |         |     |       |
|-----------------|----------------------------------------------------------------------|------------------------------------------|-----------------|-----|---------|-----|---------|-----|---------|-----|-------|
| Symbol          | Parameter                                                            | Conditions                               | 15, 150         |     | 17, 170 |     | 20, 200 |     | 25, 250 |     | Units |
|                 |                                                                      |                                          | Min             | Max | Min     | Max | Min     | Max | Min     | Max |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ |                 | 150 |         | 170 |         | 200 |         | 250 | ns    |
| tCE             | CE to Output Delay                                                   | $\overline{OE} = V_{IL}$                 |                 | 150 |         | 170 |         | 200 |         | 250 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}$                 |                 | 60  |         | 75  |         | 75  |         | 100 | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}$                 | 0               | 50  | 0       | 55  | 0       | 55  | 0       | 60  | ns    |
| t <sub>CF</sub> | CE High to Output Float                                              | $\overline{OE} = V_{IL}$                 | 0               | 50  | 0       | 55  | 0       | 55  | 0       | 60  | ns    |
| tон             | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ | 0               |     | 0       |     | 0       |     | 0       |     | ns    |

NMC27C512AN

NMC27C512AN

## Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol           | Parameter                                      | Conditions            | Тур | Max | Units |
|------------------|------------------------------------------------|-----------------------|-----|-----|-------|
| C <sub>IN</sub>  | Input Capacitance<br>Except OE/V <sub>PP</sub> | $V_{IN} = 0V$         | 5   | 10  | pF    |
| COUT             | Output Capacitance                             | V <sub>OUT</sub> = 0V | 8   | 10  | рF    |
| C <sub>IN2</sub> | OE/V <sub>PP</sub> Input<br>Capacitance        | $V_{IN} = 0V$         | 16  | 20  | pF    |

## **AC Test Conditions**

Input Rise and Fall Times Input Pulse Levels

| C. = | 1 TTL Gate and<br>100 pF (Note 8) |
|------|-----------------------------------|
| υĽ   | ≤5 ns                             |
|      | 0.45V to 2.4V                     |

| <b>Timing Measurement</b> | Reference Level |
|---------------------------|-----------------|
| Inputs                    |                 |
| Outputs                   |                 |

#### 0.8V and 2V 0.8V and 2V

### AC Waveforms (Notes 6, 7)



TL/D/8754-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC}-t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{\mbox{OH1}}$  (DC) -0.10V.

Low to TRI-STATE, the measured  $V_{OL1}$  (DC) +0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}$  + 1.0V to avoid latch-up and device damage.

**Note 8:** 1 TTL Gate:  $I_{OL} = 1.6 \text{ mA}$ ,  $I_{OH} = -400 \mu \text{A}$ .

CL: 100 pF includes fixture capacitance.

Note 9: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol           | Parameter                                                  | Conditions                                                              | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|-------------------------------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                                         | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                                         | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                                         | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                                         | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                                         | 1    |       |      | μs    |
| tCF              | Chip Enable to Output Float Delay                          | $\overline{OE} = V_{IL}$                                                | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                                         | 95   | 100   | 105  | μs    |
| t <sub>OEH</sub> | OE Hold Time                                               |                                                                         | 1    |       |      | μs    |
| t <sub>DV</sub>  | Data Valid from CE                                         | $\overline{OE} = V_{IL}$                                                |      |       | 250  | ns    |
| t <sub>PRT</sub> | OE Pulse Rise Time<br>During Programming                   |                                                                         | 50   |       |      | ns    |
| t <sub>VR</sub>  | V <sub>PP</sub> Recovery Time                              |                                                                         | 1    |       |      | μs    |
| lpp              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\frac{\overline{CE}}{\overline{OE}} = V_{IL}$ $\overline{OE} = V_{PP}$ |      |       | 30   | mA    |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                                         |      |       | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                                         | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                                         | 6.0  | 6.25  | 6.5  | V     |
| VPP              | Programming Supply Voltage                                 |                                                                         | 12.5 | 12.75 | 13.0 | V     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                                         | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                                         |      | 0.0   | 0.45 | V     |
| VIH              | Input High Voltage                                         |                                                                         | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                                         | 0.8  | 1.5   | 2.0  | V     |
| tout             | Output Timing Reference Voltage                            |                                                                         | 0.8  | 1.5   | 2.0  | v     |
| t <sub>VCS</sub> | V <sub>CC</sub> Setup Time                                 |                                                                         | 1    |       |      | μS    |

## **Programming Waveforms**



TL/D/8754-4

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2:  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ . The EPROM must not be inserted into or removed from a board with voltage applied to  $V_{PP}$  or  $V_{CC}$ .

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm at typical power supply voltages and timings.







## **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C512AN are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for  $\overline{OE}/V_{PP}$  during programming. In the program mode the  $\overline{OE}/V_{PP}$  input is pulsed from a TTL low level to 12.75V.

#### **Read Mode**

The NMC27C512AN has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from CE to output ( $t_{CE}$ ). Data is available at the outputs after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least  $t_{ACC}$ - $t_{OE}$ .

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data.

#### Standby Mode

The NMC27C512AN has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C512AN is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because EPROMs are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connection. The 2-line control function allows for:

- a) the lowest possible memory power dissipation, and
- b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 20) be decoded and used as the primary device selecting function, while  $\overline{OE}/V_{PP}$  (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on pin 22 ( $\overline{OE}/V_{PP}$ ) will damage the NMC27C512AN.

Initially, and after each erasure, all bits of the NMC27C512AN are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C512AN is in the programming mode when  $\overline{\text{OE}}/V_{PP}$  is at 12.75V. It is required that at least a 0.1  $\mu\text{F}$  capacitor be placed across  $V_{CC}$  and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{CE}$  input. A program pulse must be applied at each address location to be programmed. The NMC is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$  pulse.

Note: Some programmer manufacturers due to equipment limitation may offer interactive program Algorithm (shown in *Figure 2*).

The NMC27C512AN must not be programmed with a DC signal applied to the  $\overline{CE}$  input.

Programming multiple NMC27C512As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27C512AN may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{CE}$  input programs the paralleled NMC27C512AN.

The NMC27C512AN is packaged in a plastic molded package which does not have a transparent lid. Therefore the memory cannot be erased. This means that after a user has programmed a memory cell to a "0" it cannot be changed back to a "1".

If an application requires erasing and reprogramming, the NMC27C512AQ UV Erasable PROM in a windowed package should be used.

#### **PROGRAM INHIBIT**

Programming multiple NMC27C512ANs in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$ ) of the parallel NMC27C512AN may be common. A TTL low level program pulse applied to

| Pins            | CE         | OE/Vpp          | Vcc   | Outputs          |
|-----------------|------------|-----------------|-------|------------------|
| Mode            | (20)       | (22)            | (28)  | (11–13, 15–19)   |
| Read            | VIL        | VIL             | 5.0V  | D <sub>OUT</sub> |
| Standby         | VIH        | Don't Care      | 5.0V  | Hi-Z             |
| Output Disable  | Don't Care | VIH             | 5.0V  | Hi-Z             |
| Program         | VIL        | 12.75V          | 6.25V | D <sub>IN</sub>  |
| Program Verify  | VIL        | V <sub>IL</sub> | 6.25V | D <sub>OUT</sub> |
| Program Inhibit | VIH        | 12.75V          | 6.25V | Hi-Z             |

#### TABLE I. Mode Selection

## Functional Description (Continued)

an NMC27C512A's  $\overline{CE}$  input with  $\overline{OE}/V_{PP}$  at 12.75V will program that NMC27C512AN. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C512A from being programmed.

#### PROGRAM VERIFY

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify is accomplished with  $\overline{OE}/V_{PP}$  and  $\overline{CE}$  at  $V_{IL}$ . Data should be verified  $t_{DV}$  after the falling edge of  $\overline{CE}$ .

#### MANUFACTURER'S IDENTIFICATION CODE

The NMC27C512AN has a manufacturer's identification code to aid in programming. The code, shown in Table II, is two bytes wide and is stored in a ROM configuration on the chip. It identifies the manufacturer and the device type. The code for NMC27C512AN is "8F 85", where "8F" designates that it is made by National Semiconductor, and "85" designates a 512k part.

The code is accessed by applying 12V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A15,  $\overline{CE}$  and  $\overline{OE}$  are held at V<sub>IL</sub>. Address A0 is held at V<sub>IL</sub> for the manufacturer's code, and at V<sub>IH</sub> for the device code. The code is read out on the eight data pins. Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

The primary purpose of the manufacturer's identification code is automatic programming control. When the device is

inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| TABLE II. | Manufacturer' | s Identification | Code |
|-----------|---------------|------------------|------|
|           |               |                  |      |

| Pins              | A <sub>0</sub><br>(10) | 0 <sub>7</sub><br>(19) | 0 <sub>6</sub><br>(18) | 0 <sub>5</sub><br>(17) | 0 <sub>4</sub><br>(16) | 0 <sub>3</sub><br>(15) | 0 <sub>2</sub><br>(13) | 0 <sub>1</sub><br>(12) | 0 <sub>0</sub><br>(11) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | VIH                    | 1                      | 0                      | 0                      | 0                      | 0                      | 1                      | 0                      | 1                      | 85          |



## National Semiconductor

## PRELIMINARY

## NMC27C010 (Former NMC27C1023)\* 1,048,576-Bit (128k x 8) UV Erasable CMOS PROM

## **General Description**

The NMC27C010 is a high-speed 1024k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C010 is designed to operate with a single  $\pm$ 5V power supply with  $\pm$ 5% or  $\pm$ 10% tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C010 is packaged in a 32-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

#### **Features**

- Clocked sense amps for fast access time down to 150 ns
- Low CMOS power consumption
   Active power: 110 mW max
   Standby power: 0.55 mW max
- Extended temperature range (NMC27C010QE), -40°C to +85°C and military temperature range (NMC27C010QM), -55°C to +125°C, available
- Pin compatible with NMOS bytewide 1024k EPROMs
- Fast and reliable programming—100 µs typical/byte
- Static operation-no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum EPROM for total CMOS systems
- Manufacturer's identification code for automatic programming control
- High current CMOS level output drivers

## **Block Diagram**



Pin Names

| A0-A16 | Addresses     |
|--------|---------------|
| CE     | Chip Enable   |
| ŌĒ     | Output Enable |
| 00-07  | Outputs       |
| PGM    | Program       |
| NC     | No Connect    |

TL/D/9182-1

## **Connection Diagram**

|                 |                 | п                 |    | 7C010Q<br>ine Packag | Ie I             |                 |                |
|-----------------|-----------------|-------------------|----|----------------------|------------------|-----------------|----------------|
| 4 Mbit          | 2 Mbit          |                   |    | ine r dokag          |                  | 2 Mbit          | 4 Mbit         |
| V <sub>PP</sub> | V <sub>PP</sub> | ۷ <sub>PP</sub> — | 1  | 32                   | -v <sub>cc</sub> | V <sub>CC</sub> | Vcc            |
| A16             | A16             | A16 —             | 2  | 31                   | - PGM            | PGM             | A18            |
| A15             | A15             | A15 —             | 3  | 30                   | -NC              | A17             | A17            |
| A12             | A12             | A12 —             | 4  | 29                   | - A14            | A14             | A14            |
| A7              | A7              | A7 —              | 5  | 28                   | — A13            | A13             | A13            |
| A6              | A6              | A6 —              | 6  | 27                   | - A8             | A8              | A8             |
| A5              | A5              | A5 —              | 7  | 26                   | - A9             | A9              | A9             |
| A4              | A4              | A4 —              | 8  | 25                   | — A11            | A11             | A11            |
| AЗ              | A3              | A3 —              | 9  | 24                   | - ŌĒ             | ŌĒ              | ŌĒ             |
| A2              | A2              | A2 —              | 10 | 23                   | - A10            | A10             | A10            |
| A1              | A1              | A1                | 11 | 22                   | - CE             | CE              | CE             |
| A0              | A0              | A0-               | 12 | 21                   | -0 <sub>7</sub>  | 07              | 07             |
| O <sub>0</sub>  | O <sub>0</sub>  | 0 <sub>0</sub> -  | 13 | 20                   | -0 <sub>6</sub>  | O <sub>6</sub>  | 0 <sub>6</sub> |
| 0 <sub>1</sub>  | 01              | 0 <sub>1</sub> -  | 14 | 19                   | -0 <sub>5</sub>  | 0 <sub>5</sub>  | 0 <sub>5</sub> |
| O2              | O2              | 0 <sub>2</sub> -  | 15 | 18                   | -0 <sub>4</sub>  | O4              | O <sub>4</sub> |
| GND             | GND             | GND -             |    | 17                   | -0 <sub>3</sub>  | O <sub>3</sub>  | O3             |

TL/D/9182-2

Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C010 pins.

#### Order Number NMC27C010Q See NS Package Number J32AQ

#### Commercial Temperature Range (0°C to +70°C) V<sub>CC</sub> = 5V $\pm$ 5%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C010Q15           | 150              |
| NMC27C010Q17           | 170              |
| NMC27C010Q20           | 200              |
| NMC27C010Q25           | 250              |

Extended Temperature Range (-40°C to +85°C)  $V_{CC} = 5V \pm 10\%$ 

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C010QE170         | 170              |
| NMC27C010QE200         | 200              |
| NMC27C010QE250         | 250              |

#### Commercial Temperature Range (0°C to +70°C) V<sub>CC</sub> = 5V $\pm$ 10%

| Parameter/Order Number | Access Time (ns) |  |  |  |  |
|------------------------|------------------|--|--|--|--|
| NMC27C010Q150          | 150              |  |  |  |  |
| NMC27C010Q170          | 170              |  |  |  |  |
| NMC27C010Q200          | 200              |  |  |  |  |
| NMC27C010Q250          | 250              |  |  |  |  |

Military Temperature Range ( $-55^{\circ}$ C to  $+125^{\circ}$ C) V<sub>CC</sub> = 5V  $\pm 10\%$ 

| Parameter/Order Number<br>NMC27C010QM170<br>NMC27C010QM200<br>NMC27C010QM250 | Access Time (ns) |  |  |  |  |  |  |
|------------------------------------------------------------------------------|------------------|--|--|--|--|--|--|
| NMC27C010QM170                                                               | 170              |  |  |  |  |  |  |
| NMC27C010QM200                                                               | 200              |  |  |  |  |  |  |
| NMC27C010QM250                                                               | 250              |  |  |  |  |  |  |

NOTE: Surface mount PLCC package available for commercial and extended temperature ranges only.

## COMMERCIAL TEMPERATURE RANGE

## Absolute Maximum Ratings (Note 1)

| Temperature Under Bias $-10^{\circ}$ C to $+80^{\circ}$ CStorage Temperature $-65^{\circ}$ C to $+150^{\circ}$ CAll Input Voltages except A9 with<br>Respect to Ground (Note 10) $+6.5$ V to $-0.6$ VAll Output Voltages with<br>Respect to Ground (Note 10) $V_{CC} + 1.0$ V to GND $-0.6$ VVpP Supply Voltage and A9<br>with Respect to Ground<br>During Programming $+14.0$ V to $-0.6$ VV <sub>CC</sub> Supply Voltage with<br>Respect to Ground $+7.0$ V to $-0.6$ V |                        |                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------|
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) $+6.5$ V to $-0.6$ V<br>All Output Voltages with<br>Respect to Ground (Note 10) $V_{CC}+1.0$ V to GND $-0.6$ V<br>V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming $+14.0$ V to $-0.6$ V<br>V <sub>CC</sub> Supply Voltage with                                                                                                                                     | Temperature Under Bias | -10°C to +80°C                    |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                      | Storage Temperature    | -65°C to +150°C                   |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                      |                        |                                   |
| with Respect to Ground During Programming $+14.0V$ to $-0.6V$ V <sub>CC</sub> Supply Voltage with                                                                                                                                                                                                                                                                                                                                                                         |                        | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>CC</sub> Supply Voltage with                                                                                                                                                                                                                                                                                                                                                                                                                                       | with Respect to Ground | + 14.0  / to  - 0.6  /            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 0 0                  | 14.00 10 0.00                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        | +7.0V to -0.6V                    |

| Power Dissipation                            | 1.0W  |
|----------------------------------------------|-------|
| Lead Temperature (Soldering, 10 sec.)        | 300°C |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2) | 2000V |

## Operating Conditions (Note 7)

| Temperature Range            | 0°C to +70°C   |
|------------------------------|----------------|
| V <sub>CC</sub> Power Supply |                |
| NMC27C010Q15, 17, 20, 25     | +5V ±5%        |
| NMC27C010Q150, 170, 200, 250 | $+5V \pm 10\%$ |

## **READ OPERATION**

## **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| lLI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 1                   | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 1                   | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND, f = 5 MHz$<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                  |                       | 10  | 20                  | mA    |
| I <sub>CCSB1</sub>           | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| lpp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μA    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $l_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.40                | v     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                       | 3.5                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 10 \mu A$                                                                              |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | v     |

## **AC Electrical Characteristics**

|                 | •                                                                    | · .                                                                   | NMC27C010 |     |           |     |           |     |           |       | 1     |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|-----------|-------|-------|
| Symbol          | Parameter                                                            | Conditions                                                            | Q15, Q150 |     | Q17, Q170 |     | Q20, Q200 |     | Q25, Q250 |       | Units |
|                 |                                                                      |                                                                       | Min       | Max | Min       | Max | Min       | Max | Min       | Max   |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$<br>$\overline{PGM} = V_{IH}$ |           | 150 |           | 170 |           | 200 |           | 250   | ns    |
| t <sub>CE</sub> | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     |           | 150 |           | 170 |           | 200 |           | . 250 | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     |           | 60  |           | 75  |           | 75  |           | 100   | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0         | 50  | 0         | 55  | 0         | 55  | 0         | 60    | ns    |
| <sup>t</sup> CF | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                     | 0         | 50  | 0         | 55  | 0         | 55  | 0         | 60    | ns    |
| <sup>t</sup> OH | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$<br>$\overline{PGM} = V_{IH}$ | 0         |     | 0         |     | 0         |     | 0         |       | ns    |

## MILITARY AND EXTENDED TEMPERATURE RANGE

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                                | Operating Temp. Range             |
|---------------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | h<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | +14.0V to -0.6V                   |
| Respect to Ground (Note 10)<br>Vpp Supply Voltage and A9<br>with Respect to Ground    |                                   |

| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground | +7.0V to -0.6V |
|----------------------------------------------------------|----------------|
| Power Dissipation                                        | 1.0W           |
| Lead Temperature (Soldering, 10 sec.)                    | 300°C          |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2)             | 2000V          |

## Operating Conditions (Note 7)

| Temperature Range             |                 |
|-------------------------------|-----------------|
| NMC27C010QE150, 170, 200, 250 | -40°C to +85°C  |
| NMC27C010QM170, 200, 250      | -55°C to +125°C |
| V <sub>CC</sub> Power Supply  | $+5V \pm 10\%$  |

## **READ OPERATION**

## **DC Electrical Characteristics**

|                              | r                                                | r                                                                                                |                       |     | 1                   |       |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC}$ or GND                                                                         |                       |     | 10                  | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{IL}, f = 5 \text{ MHz}$<br>Inputs = $V_{IH}$ or $V_{IL}, I/O = 0 \text{ mA}$ |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND$ , f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                 |                       | 10  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | <del>CE</del> = V <sub>IH</sub>                                                                  |                       | 0.1 | 1                   | mA    |
| I <sub>CCSB2</sub>           | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| Ipp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | v     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.40                | V     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -1.6 \text{ mA}$                                                                       | 3.5                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                          |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \ \mu A$                                                                           | V <sub>CC</sub> - 0.1 |     |                     | v     |

## **AC Electrical Characteristics**

|                  |                                                                      |                                                                          | NMC27C010Q |     |            |     |            |     |            |     |       |
|------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------|------------|-----|------------|-----|------------|-----|------------|-----|-------|
| Symbol           | Parameter                                                            | Conditions                                                               | E150       |     | E170, M170 |     | E200, M200 |     | E250, M250 |     | Units |
|                  |                                                                      |                                                                          | Min        | Max | Min        | Max | Min        | Max | Min        | Max | 1     |
| t <sub>ACC</sub> | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$<br>$\overline{PGM} = V_{IH}$    |            | 150 |            | 170 |            | 200 |            | 250 | ns    |
| t <sub>CE</sub>  | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                        |            | 150 |            | 170 |            | 200 |            | 250 | ns    |
| tOE              | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                        |            | 60  |            | 75  |            | 75  |            | 100 | ns    |
| t <sub>DF</sub>  | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                        | 0          | 50  | 0          | 55  | 0          | 55  | 0          | 60  | ns    |
| t <sub>CF</sub>  | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                        | 0          | 50  | 0          | 55  | 0          | 55  | 0          | 60  | ns    |
| <sup>t</sup> OH  | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\frac{\overline{CE} = \overline{OE} = V_{IL}}{\overline{PGM} = V_{IH}}$ | 0          |     | 0          |     | 0          |     | 0          |     | ns    |

## Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol | Parameter          | Conditions            | Тур | Max | Units |
|--------|--------------------|-----------------------|-----|-----|-------|
| CIN    | Input Capacitance  | $V_{IN} = 0V$         | 9   | 15  | рF    |
| COUT   | Output Capacitance | V <sub>OUT</sub> = 0V | 12  | 15  | pF    |

## **AC Test Conditions**

| Out | out l | oad |
|-----|-------|-----|
|     |       |     |

| Output Load               | 1 TTL Gate and<br>$C_L = 100  pF$ (Note 8) | Timing Measurement Reference Level<br>Inputs |
|---------------------------|--------------------------------------------|----------------------------------------------|
| Input Rise and Fall Times | ≤5 ns                                      | Outputs                                      |
| Input Pulse Levels        | 0.45V to 2.4V                              | ,                                            |

#### AC Waveforms (Notes 6, 7, & 9)



TL/D/9182-3

0.8V and 2V 0.8V and 2V

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3: OE may be delayed up to tACC - tOE after the falling edge of CE without impacting tACC.

Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows:

High to TRI-STATE, the measured  $V_{OH1}$  (DC) - 0.10V;

Low to TRI-STATE, the measured VOL1 (DC) + 0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to V<sub>CC</sub> + 1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL}=$  1.6 mA,  $I_{OH}=$   $-400~\mu A.$ 

CL: 100 pF includes fixture capacitance.

Note 9: VPP may be connected to VCC except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

| Symbol           | Parameter                                                  | Conditions                                         | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|----------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Setup Time                                         |                                                    | 1    |       |      | μs    |
| tOES             | OE Setup Time                                              |                                                    | 1    |       |      | μs    |
| tCES             | CE Setup Time                                              | $\overline{OE} = V_{IH}$                           | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Setup Time                                            |                                                    | 1    |       |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| tvcs             | V <sub>CC</sub> Setup Time                                 |                                                    | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                    | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                    | 1    |       |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                           | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                    | 95   | 100   | 105  | μs    |
| t <sub>OE</sub>  | Data Valid from OE                                         | $\overline{CE} = V_{IL}$                           |      |       | 100  | ns    |
| IPP              | V <sub>PP</sub> Supply Current During<br>Programming Pulse | $\overline{CE} = V_{IL}$ $\overline{PGM} = V_{IL}$ |      |       | 30   | mA    |
| lcc              | V <sub>CC</sub> Supply Current                             |                                                    |      |       | 10   | mA    |
| T <sub>A</sub>   | Temperature Ambient                                        |                                                    | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                    | 6.0  | 6.25  | 6.5  | v     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                    | 12.5 | 12.75 | 13.0 | v     |
| t <sub>FR</sub>  | Input Rise, Fall Time                                      |                                                    | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                    |      | 0.0   | 0.45 | v     |
| VIH              | Input High Voltage                                         |                                                    | 2.4  | 4.0   |      | v     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                    | 0.8  | 1.5   | 2.0  | v     |
| tout             | Output Timing Reference Voltage                            |                                                    | 0.8  | 1.5   | 2.0  | v     |

NMC27C010

1

## NMC27C010

## Programming Waveforms (Note 3)



Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings.



## **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C010 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The NMC27C010 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (t<sub>ACC</sub>) is equal to the delay from  $\overline{CE}$  to output (t<sub>CE</sub>). Data is available at the outputs to<sub>E</sub> after the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least t<sub>ACC</sub>-t<sub>OE</sub>.

The sense amps are clocked for fast access time.  $V_{CC}$  should therefore be maintained at operating voltage during read and verify. If  $V_{CC}$  temporarily drops below the specified voltage (but not to ground) an address transition must be performed after the drop to insure proper output data.

#### Standby Mode

The NMC27C010 has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C010 is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because the NMC27C010 is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  be decoded and used as the primary device selecting function, while  $\overline{OE}$  be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on the  $V_{\mbox{PP}}$  or A9 pin will damage the NMC27C010.

Initially, and after each erasure, all bits of the NMC27C010 are in the "1" state. Data is introduced by selectively pro-

gramming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C010 is in the programming mode when the V<sub>PP</sub> power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the  $\overline{PGM}$  input. A program pulse must be applied at each address location to be programmed. The NMC27C010 is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$ s pulse. The NMC27C010 must not be programmed with a DC signal applied to the  $\overline{PGM}$  input.

Programming multiple NMC27C010 in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel NMC27C010 may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled NMC27C010.

#### Program Inhibit

Programming multiple NMC27C010's in parallel with different data is also easily accomplished. Except for  $\overline{CE}$  all like inputs (including  $\overline{OE}$  and  $\overline{PGM}$ ) of the parallel NMC27C010 may be common. A TTL low level program pulse applied to an NMC27C010's  $\overline{PGM}$  input with  $\overline{CE}$  at V<sub>IL</sub> and V<sub>PP</sub> at 12.75V will program that NMC27C010. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C010's from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.75V.  $V_{PP}$  must be at  $V_{CC}$ , except during programming and program verify.

#### Manufacturer's Identification Code

The NMC27C010 has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for the NMC27C010 is "8F86", where "8F" designates that it is made by National Semiconductor, and "86" designates a 1Megabit byte-wide part.

|                 | ······          | TABLE      | I. Mode Selection | l               |                 |                  |
|-----------------|-----------------|------------|-------------------|-----------------|-----------------|------------------|
| Pins            | CE              | ŌĒ         | PGM               | V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |
| Mode            | (22)            | (24)       | (31)              | (1)             | (32)            | (13–15, 17–21)   |
| Read            | V <sub>IL</sub> | VIL        | VIH               | V <sub>CC</sub> | 5V              | D <sub>OUT</sub> |
| Standby         | VIH             | Don't Care | Don't Care        | V <sub>CC</sub> | 5V              | Hi-Z             |
| Output Disable  | Don't Care      | VIH        | VIH               | V <sub>CC</sub> | 5V              | Hi-Z             |
| Program         | VIL             | VIH        | VIL               | 12.75V          | 6.25V           | D <sub>IN</sub>  |
| Program Verify  | VIL             | VIL        | VIH               | 12.75V          | 6.25V           | D <sub>OUT</sub> |
| Program Inhibit | VIH             | Don't Care | Don't Care        | 12.75V          | 6.25V           | Hi-Z             |

| TABLE II. Manufacturer's Identification Code |                        |                        |                        |                        |                        |                        |                        |                        |                        |             |
|----------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Pins                                         | A <sub>0</sub><br>(12) | 0 <sub>7</sub><br>(21) | O <sub>6</sub><br>(20) | O <sub>5</sub><br>(19) | O <sub>4</sub><br>(18) | O <sub>3</sub><br>(17) | O <sub>2</sub><br>(15) | 0 <sub>1</sub><br>(14) | O <sub>0</sub><br>(13) | Hex<br>Data |
| Manufacturer Code                            | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code                                  | VIH                    | 1                      | 0                      | 0                      | 0                      | 0                      | 1                      | 1                      | 0                      | 86          |

#### TABLE II. Manufacturer's Identificatiion Code

The code is accessed by applying 12V  $\pm 0.5V$  to address pin A9. Addresses A1–A8, A10–A16, and all control pins are held at  $V_{IL}$ . Address pin A0 is held at  $V_{IL}$  for the manufacturer's code, and held at  $V_{IH}$  for the device code. The code is read on the eight data pins,  $O_0{-}O_7.$  Proper code access is only guaranteed at 25°C  $\pm$ 5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C010 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $3000\text{\AA}-4000\text{\AA}$  range.

#### AFTER PROGRAMMING

Opaque labels should be placed over the NMC27C010 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C010 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>.

The NMC27C010 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C010 erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is

changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system design)-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

#### TABLE III. NMC27C010 Minimum Erasure Time

| Light Intensity<br>(µWatts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |
|----------------------------------------------|---------------------------|
| 15,000                                       | 20                        |
| 10,000                                       | 25                        |
| 5,000                                        | 50                        |

NMC27C010

## **Package Information**

.



## PRELIMINARY

## National Semiconductor

## NMC27C1024 1,048,576-Bit (64k x 16) UV Erasable CMOS PROM

## **General Description**

The NMC27C1024 is a high-speed 1024k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements.

The NMC27C1024 is designed to operate with a single +5V power supply with  $\pm 5\%$  or  $\pm 10\%$  tolerance. The CMOS design allows the part to operate over extended and military temperature ranges.

The NMC27C1024 is packaged in a 40-pin dual in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure.

This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability.

## Features

- Clocked sense amps for fast access time down to 120 ns
- Low CMOS power consumption
   Active Power: 110 mW max
   Standby Power: 550 µW max
- Performance compatible to 16-bit and 32-bit microprocessors
- Extended temperature range (NMC27C1024QE), -40°C to +85°C, and military temperature range (NMC27C1024QM), -55°C to +125°C, available
- Pin compatible with NMOS wordwide 1024k EPROMs
- Fast and reliable programming-100 µs typical/byte
- Static operation—no clocks required
- TTL, CMOS compatible inputs/outputs
- TRI-STATE® output
- Optimum EPROM for total CMOS systems
- Manufacturer's Identification Code for automatic programming control
- High current CMOS level output drivers



# NMC27C1024

## **Connection Diagram**





TL/D/8806-2

#### Order Number NMC27C1024Q See NS Package Number J40AQ

Note: National's socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C1024 pins.

#### Commercial Temperature Range (0°C to +70°C) V<sub>CC</sub> = 5V $\pm$ 5%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C1024Q12          | 120              |
| NMC27C1024Q15          | 150              |
| NMC27C1024Q17          | 170              |
| NMC27C1024Q20          | 200              |
| NMC27C1024Q25          | 250              |

## Extended Temperature (-40°C to +85°C) $V_{CC} = 5V \pm 10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C1024QE150        | 150              |
| NMC27C1024QE170        | 170              |
| NMC27C1024QE200        | 200              |

Commercial Temperature Range (0°C to + 70°C)  $V_{CC}=$  5V  $\pm$  10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C1024Q120         | 120              |
| NMC27C1024Q150         | 150              |
| NMC27C1024Q170         | 170              |
| NMC27C1024Q200         | 200              |
| NMC27C1024Q250         | . 250            |

Military Temperature Range ( $-55^{\circ}$ C to  $+125^{\circ}$ C) V<sub>CC</sub> = 5V ± 10%

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NMC27C1024QM170        | 170              |
| NMC27C1024QM200        | 200              |

Note: Surface mount PLCC package available for commercial and extended temperature ranges only.

## COMMERCIAL TEMPERATURE RANGE

## Absolute Maximum Ratings (Note 1)

|                                                                  | <b>U</b>                         |
|------------------------------------------------------------------|----------------------------------|
| Temperature Under Bias                                           | -10°C to +80°C                   |
| Storage Temperature                                              | -65°C to +150°C                  |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10) | +6.5V to -0.6V                   |
| All Output Voltages with<br>Respect to Ground (Note 10)          | V <sub>CC</sub> +1.0 to GND-0.6V |
| VPP Supply Voltage and A9 with                                   |                                  |
| Respect to Ground<br>During Programming                          | +14.0V to -0.6V                  |
| V <sub>CC</sub> Supply Voltage with<br>Respect to Ground         | +7.0V to −0.6V                   |
|                                                                  |                                  |

| Power Dissipation                           | 1.0W  |
|---------------------------------------------|-------|
| Lead Temperature (Soldering, 10 sec.)       | 300°C |
| ESD rating<br>(MiL Spec 883C Method 3015.2) | 2000V |

## **Operating Conditions** (Note 7)

| Temperature Range                  | 0°C to +70°C |
|------------------------------------|--------------|
| V <sub>CC</sub> Power Supply       |              |
| NMC27C1024Q12, 15, 17, 20, 25      | +5V ±5%      |
| NMC27C1024Q120, 150, 170, 200, 250 | +5V ±10%     |

## **READ OPERATION**

## **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                                   | Min                  | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|-----|---------------------|-------|
| lu -                         | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                            |                      |     | 1                   | μΑ    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                                   |                      |     | 1                   | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $ \overline{CE} = V_{IL}, f = 5 \text{ MHz}  \text{Inputs} = V_{IH} \text{ or } V_{IL}  I/O = 0 \text{ mA} $ |                      | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE} = GND, f = 5 MHz$<br>Inputs = V <sub>CC</sub> or GND,<br>I/O = 0 mA                           |                      | 13  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                                     |                      | 0.1 | 1                   | mA    |
| ICCSB2                       | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                                     |                      | 0.5 | 100                 | μA    |
| IPP                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                            |                      |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                              | -0.2                 |     | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                              | 2.0                  |     | V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                                    |                      |     | 0.40                | V     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -2.5 \text{ mA}$                                                                                   | 3.5                  |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | $I_{OL} = 10 \mu A$                                                                                          |                      |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | l <sub>OH</sub> = -10 μA                                                                                     | V <sub>CC</sub> -0.1 |     |                     | V     |

## **AC Electrical Characteristics**

| Symbol          | Parameter                                                               | Parameter Conditions                                                     | Q12, Q120 |     | Q15, Q150 |     | Q17, Q170 |     | Q20, Q200 |     | Q25, Q250 |     | Units |
|-----------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|-----------|-----|-------|
| Cymbol          | rarameter                                                               | Conditions                                                               | Min       | Max |       |
| tACC            | Address to<br>Output Delay                                              | $\frac{\overline{CE} = \overline{OE} = V_{IL}}{\overline{PGM} = V_{IH}}$ |           | 120 |           | 150 |           | 170 |           | 200 |           | 250 | ns    |
| t <sub>CE</sub> | CE to Output<br>Delay                                                   | $\overline{OE} = V_{IL}$<br>PGM = V <sub>IH</sub>                        |           | 120 |           | 150 |           | 170 |           | 200 |           | 250 | ns    |
| <sup>t</sup> OE | OE to Output<br>Delay                                                   | $\frac{\overline{CE} = V_{IL}}{\overline{PGM} = V_{IH}}$                 |           | 50  |           | 60  |           | 75  |           | 75  |           | 100 | ns    |
| t <sub>DF</sub> | OE High to Output<br>Float                                              | $\overline{CE} = V_{IL}$<br>PGM = V <sub>IH</sub>                        | 0         | 40  | 0         | 50  | 0         | 55  | 0         | 55  | 0         | 60  | ns    |
| tCF             | CE High to<br>Output Float                                              | $\overline{OE} = V_{IL}$<br>PGM = V <sub>IH</sub>                        | 0         | 40  | 0         | 50  | 0         | 55  | 0         | 55  | 0         | 60  | ns    |
| <sup>t</sup> OH | Output Hold from<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | <u>ČE = OE</u> = V <sub>IL</sub><br>PGM = V <sub>IH</sub>                | 0         |     | 0         |     | 0         |     | 0         |     | 0         |     | ns    |

NMC27C1024

## MILITARY AND EXTENDED TEMPERATURE RANGE

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Temperature Under Bias                                                                | Operating Temp. Range             |
|---------------------------------------------------------------------------------------|-----------------------------------|
| Storage Temperature                                                                   | -65°C to +150°C                   |
| All Input Voltages except A9 with<br>Respect to Ground (Note 10)                      | n<br>+6.5V to −0.6V               |
| All Output Voltages with<br>Respect to Ground (Note 10)                               | V <sub>CC</sub> +1.0V to GND-0.6V |
| V <sub>PP</sub> Supply Voltage and A9<br>with Respect to Ground<br>During Programming | +14.0V to −0.6V                   |
|                                                                                       |                                   |

| V <sub>CC</sub> Supply Voltage with          |                |
|----------------------------------------------|----------------|
| Respect to Ground                            | +7.0V to -0.6V |
| Power Dissipation                            | 1.0W           |
| Lead Temperature (Soldering, 10 sec.)        | 300°C          |
| ESD Rating<br>(Mil Spec 883C, Method 3015.2) | 2000V          |

## Operating Conditions (Note 7)

| Temperature Range            |                 |
|------------------------------|-----------------|
| NMC27C1024QE150, 170, 200    | -40°C to +85°C  |
| NMC27C1024QM170, 200         | -55°C to +125°C |
| V <sub>CC</sub> Power Supply | $+5V \pm 10\%$  |

## READ OPERATION

## **DC Electrical Characteristics**

| Symbol                       | Parameter                                        | Conditions                                                                                       | Min                   | Тур | Max                 | Units |
|------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------|
| ILI                          | Input Load Current                               | $V_{IN} = V_{CC} \text{ or } GND$                                                                |                       |     | 10                  | μA    |
| ILO                          | Output Leakage Current                           | $V_{OUT} = V_{CC} \text{ or GND, } \overline{CE} = V_{IH}$                                       |                       |     | 10                  | μΑ    |
| I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs   | $\overline{CE} = V_{ L}$ , f = 5 MHz<br>Inputs = V <sub>IH</sub> or V <sub>IL</sub> , I/O = 0 mA |                       | 15  | 30                  | mA    |
| I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs  | $\overline{CE}$ = GND, f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA                  |                       | 13  | 20                  | mA    |
| ICCSB1                       | V <sub>CC</sub> Current (Standby)<br>TTL Inputs  | $\overline{CE} = V_{IH}$                                                                         |                       | 0.1 | 1                   | mA    |
| ICCSB2                       | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | $\overline{CE} = V_{CC}$                                                                         |                       | 0.5 | 100                 | μΑ    |
| lpp                          | VPP Load Current                                 | $V_{PP} = V_{CC}$                                                                                |                       |     | 10                  | μΑ    |
| VIL                          | Input Low Voltage                                |                                                                                                  | -0.2                  |     | 0.8                 | V     |
| VIH                          | Input High Voltage                               |                                                                                                  | 2.0                   |     | V <sub>CC</sub> + 1 | V     |
| V <sub>OL1</sub>             | Output Low Voltage                               | $I_{OL} = 2.1 \text{ mA}$                                                                        |                       |     | 0.40                | V     |
| V <sub>OH1</sub>             | Output High Voltage                              | $I_{OH} = -1.6 \text{ mA}$                                                                       | 3.5                   |     |                     | v     |
| V <sub>OL2</sub>             | Output Low Voltage                               | l <sub>OL</sub> = 10 μA                                                                          |                       |     | 0.1                 | v     |
| V <sub>OH2</sub>             | Output High Voltage                              | $I_{OH} = -10 \mu A$                                                                             | V <sub>CC</sub> - 0.1 |     |                     | V     |

## **AC Electrical Characteristics**

|                 |                                                                      |                                                                    |     |     | NMC27 | C1024Q |      |        |       |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-------|--------|------|--------|-------|
| Symbol          | Parameter                                                            | Conditions                                                         | E   | 50  | E170  | M170   | E200 | , M200 | Units |
|                 |                                                                      |                                                                    | Min | Max | Min   | Max    | Min  | Max    |       |
| tACC            | Address to Output Delay                                              | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ |     | 150 |       | 170    |      | 200    | ns    |
| tCE             | CE to Output Delay                                                   | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  |     | 150 |       | 170    |      | 200    | ns    |
| tOE             | OE to Output Delay                                                   | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  |     | 60  |       | 75     |      | 75     | ns    |
| t <sub>DF</sub> | OE High to Output Float                                              | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0   | 50  | 0     | 55     | 0    | 55     | ns    |
| tCF             | CE High to Output Float                                              | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$                  | 0   | 50  | 0     | 55     | 0    | 55     | ns    |
| t <sub>ОН</sub> | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | $\overline{CE} = \overline{OE} = V_{IL}$ $\overline{PGM} = V_{IH}$ | 0   |     | 0     |        | 0    |        | ns    |

## Capacitance $T_A = +25^{\circ}C$ , f = 1 MHz (Note 2)

| Symbol          | Parameter          | Conditions     | Тур | Max | Units |
|-----------------|--------------------|----------------|-----|-----|-------|
| C <sub>iN</sub> | Input Capacitance  | $V_{IN} = 0V$  | 12  | 20  | pF    |
| COUT            | Output Capacitance | $V_{OUT} = 0V$ | 13  | 20  | pF    |

## **AC Test Conditions**

| Output Load            | 1 TTL Gate and CL | = 100 pF (Note 8) |
|------------------------|-------------------|-------------------|
| Input Rise and Fall Ti | mes               | ≤ 5 ns            |
| Input Pulse Levels     |                   | 0.45V to 2.4V     |

| Timing N | Measurement Reference Level |
|----------|-----------------------------|
| Inputs   | i                           |
| Outpu    | ts                          |

#### 0.8V and 2V 0.8V and 2V

## AC Waveforms (Notes 6, 7, & 9)



TL/D/8806-3

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC}-t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The  $t_{DF}$  and  $t_{CF}$  compare level is determined as follows:

High to TRI-STATE, the measured V<sub>OH1</sub> (DC) - 0.10V

Low to TRI-STATE, the measured VOL1 (DC) + 0.10V

Note 5: TRI-STATE may be attained using  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to V<sub>CC</sub> +1.0V to avoid latch-up and device damage.

Note 8: 1 TTL Gate:  $I_{OL} = 1.6$  mA,  $I_{OH} = -400 \ \mu$ A.

CL: 100 pF includes fixture capacitance.

Note 9:  $V_{\text{PP}}$  may be connected to  $V_{\text{CC}}$  except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns max.

| Symbol           | Parameter                                                  | Conditions                                               | Min  | Тур   | Max  | Units |
|------------------|------------------------------------------------------------|----------------------------------------------------------|------|-------|------|-------|
| t <sub>AS</sub>  | Address Set-Up Time                                        |                                                          | 1    |       |      | μs    |
| tOES             | OE Set-Up Time                                             |                                                          | 1    |       |      | μs    |
| tCES             | CE Set-Up Time                                             |                                                          | 1    |       |      | μs    |
| t <sub>DS</sub>  | Data Set-Up Time                                           |                                                          | 1    |       |      | μs    |
| t <sub>VPS</sub> | V <sub>PP</sub> Set-Up Time                                |                                                          | 1    |       |      | μs    |
| t <sub>VCS</sub> | V <sub>CC</sub> Set-Up Time                                |                                                          | 1    |       |      | μs    |
| t <sub>AH</sub>  | Address Hold Time                                          |                                                          | 0    |       |      | μs    |
| t <sub>DH</sub>  | Data Hold Time                                             |                                                          | 1    |       |      | μs    |
| t <sub>DF</sub>  | Output Enable to Output Float Delay                        | $\overline{CE} = V_{IL}$                                 | 0    |       | 60   | ns    |
| t <sub>PW</sub>  | Program Pulse Width                                        |                                                          | 95   | 100   | 105  | μs    |
| t <sub>OE</sub>  | Data Valid From OE                                         | $\overline{CE} = V_{IL}$                                 |      |       | 100  | ns    |
| Ipp              | V <sub>PP</sub> Supply Current during<br>Programming Pulse | $\frac{\overline{CE} = V_{IL}}{\overline{PGM} = V_{IL}}$ |      |       | 60   | mA    |
| Icc              | V <sub>CC</sub> Supply Current                             |                                                          |      |       | 10   | mA    |
| t <sub>R</sub>   | Temp Ambient                                               |                                                          | 20   | 25    | 30   | °C    |
| V <sub>CC</sub>  | Power Supply Voltage                                       |                                                          | 6.0  | 6.25  | 6.5  | V     |
| V <sub>PP</sub>  | Programming Supply Voltage                                 |                                                          | 12.5 | 12.75 | 13.0 | v     |
| T <sub>CR</sub>  | Input Rise, Fall Time                                      |                                                          | 5    |       |      | ns    |
| VIL              | Input Low Voltage                                          |                                                          |      | 0.0   | 0.45 | v     |
| VIH              | Input High Voltage                                         |                                                          | 2.4  | 4.0   |      | v     |
| t <sub>IN</sub>  | Input Timing Reference Voltage                             |                                                          | 0.8  | 1.5   | 2.0  | v     |
| tout             | Output Timing Reference Voltage                            |                                                          | 0.8  | 1.5   | 2.0  | v     |

## Programming Waveforms (Note 3)



TL/D/8806-10

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>.

Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the Fast Program Algorithm, at typical power supply voltages and timings.



# **Functional Description**

#### DEVICE OPERATION

The six modes of operation of the NMC27C1024 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are  $V_{CC}$  and  $V_{PP}$ . The  $V_{PP}$  power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The  $V_{CC}$  power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The NMC27C1024 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (t<sub>ACC</sub>) is equal to the delay from  $\overline{CE}$  to output (t<sub>CE</sub>). Data is available at the outputs to<sub>E</sub> after the falling edge of  $\overline{OE}$ , assuming that CE has been low and addresses have been stable for at least t<sub>ACC</sub>-t<sub>OE</sub>.

The sense amps are clocked for fast access time. V<sub>CC</sub> should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to ensure proper output data.

#### Standby Mode

The NMC27C1024 has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C1024 is placed in the standby mode by applying a CMOS high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.

#### **Output OR-Tying**

Because NMC27C1024s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for:

a) the lowest possible memory power dissipation, and

b) complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that  $\overline{CE}$  (pin 2) be decoded and used as the primary device selecting function, while  $\overline{OE}$  (pin 20) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on the  $V_{PP}$  or A9 pin will damage the NMC27C1024.

Initially, and after each erasure, all bits of the NMC27C1024 are in the "1" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NMC27C1024 is in the programming mode when the V<sub>PP</sub> power supply is at 12.75V and  $\overline{OE}$  is at V<sub>IH</sub>. It is required that at least a 0.1  $\mu$ F capacitor be placed across V<sub>PP</sub>, V<sub>CC</sub> to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the PGM input. A program pulse must be applied at each address location to be programmed. The NMC27C1024 is programmed with the Fast Programming Algorithm shown in *Figure 1*. Each Address is programmed with a series of 100  $\mu$ s pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100  $\mu$ s pulse. The NMC27C1024 must not be programmed with a DC signal applied to the PGM input.

Programming multiple NMC27C1024s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel NMC27C1024s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the  $\overline{PGM}$  input programs the paralleled NMC27C1024s.

|                 |            | TABLE      | . Mode Selection |                 |       |                  |
|-----------------|------------|------------|------------------|-----------------|-------|------------------|
| Pins            | CE         | ŌĒ         | PGM              | VPP             | Vcc   | Outputs          |
| Mode            | (2)        | (20)       | (39)             | (1)             | (40)  | (3-10, 12-19)    |
| Read            | VIL        | VIL        | VIH              | V <sub>CC</sub> | 5V    | D <sub>OUT</sub> |
| Standby         | VIH        | Don't Care | Don't Care       | V <sub>CC</sub> | 5V    | Hi-Z             |
| Output Disable  | Don't Care | VIH        | VIH              | V <sub>CC</sub> | 5V    | Hi-Z             |
| Program         | VIL        | VIH        | VIL              | 12.75V          | 6.25V | D <sub>IN</sub>  |
| Program Verify  | VIL        | VIL        | VIH              | 12.75V          | 6.25V | D <sub>OUT</sub> |
| Program Inhibit | VIH        | Don't Care | Don't Care       | 12.75V          | 6.25V | Hi-Z             |

#### **TABLE I. Mode Selection**

# Functional Description (Continued)

#### Program Inhibit

Programming multiple NMC27C1024s in parallel with different data is also easily accomplished. Except for  $\overline{CE}$ , all like inputs (including  $\overline{OE}$  and  $\overline{PGM}$ ) of the parallel NMC27C1024 may be common. A TTL low level program pulse applied to an NMC27C1024  $\overline{PGM}$  input with CE at V<sub>IL</sub> and V<sub>PP</sub> at 12.5V will program that NMC27C1024. A TTL high level  $\overline{CE}$  input inhibits the other NMC27C1024s from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with  $V_{PP}$  at 12.5V.  $V_{PP}$  must be at  $V_{CC}$  except during programming and program verify.

#### Manufacturer's Identification Code

The NMC27C1024 has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for the NMC27C1024 is "8FD6", where "8F" designates that it is made by National Semiconductor, and "D6" designates a 1 Meg part.

The code is accessed by applying 12 ±0.5V to address pin A9. Addresses A1–A8, A10–A15, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the lower eight data pins, O<sub>0</sub>–O<sub>7</sub>. Proper code access is only guaranteed at 25°C ±5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NMC27C1024 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $3000\text{\AA}-4000\text{\AA}$  range. After programming opaque labels should be placed

over the NMC27C1024 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NMC27C1024 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>.

The NMC27C1024 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C1024 erasure time for various light intensities.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in-complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, Icc. has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

| Pins              | A <sub>0</sub><br>(21) | 0 <sub>7</sub><br>(12) | 0 <sub>6</sub><br>(13) | 0 <sub>5</sub><br>(14) | 0 <sub>4</sub><br>(15) | 0 <sub>3</sub><br>(16) | 0 <sub>2</sub><br>(17) | 0 <sub>1</sub><br>(18) | 0 <sub>0</sub><br>(19) | Hex<br>Data |
|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-------------|
| Manufacturer Code | VIL                    | 1                      | 0                      | 0                      | 0                      | 1                      | 1                      | 1                      | 1                      | 8F          |
| Device Code       | ViH                    | 1                      | 1                      | 0                      | 1                      | 0                      | 1                      | 1                      | 0                      | D6          |

#### TABLE II. Manufacturer's Identification Code

#### TABLE III. Minimum NMC27C1024 Erasure Time

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |
|---------------------------------------------------|---------------------------|
| 15,000                                            | 20                        |
| 10,000                                            | 25                        |
| 5,000                                             | 50                        |

.



# Section 2 EEPROMs

\_



# **Section 2 Contents**

| Electrically Erasable Programmable Memory Selection Guide                          | 2-3   |
|------------------------------------------------------------------------------------|-------|
|                                                                                    |       |
| NMC9306 256-Bit Serial Electrically Erasable Programmable Memory                   | 2-4   |
| NMC93C06/C46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memory     | 2-11  |
| NMC93CS06/CS46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memory   | 2-19  |
| NMC9307 256-Bit Serial Electrically Erasable Programmable Memory                   | 2-30  |
| NMC9313B 256-Bit Serial Electrically Erasable Programmable Memory                  | 2-36  |
| NMC9346 1024-Bit Serial Electrically Erasable Programmable Memory                  | 2-41  |
| NMC9314B 1024-Bit Serial Electrically Erasable Programmable Memory                 | 2-48  |
| NMC93C56/C66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable Memory    | 2-53  |
| NMC93CS56/CS66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable Memory  | 2-61  |
| NMC93CS06x3/CS46x3/CS56x3/CS66x3 Extended Voltage Serial EEPROM                    | 2-72  |
| NMC93C06x3/C46x3/C56x3/C66x3 Extended Voltage Serial EEPROM                        | 2-83  |
| APPLICATION SPECIFIC EEPROM                                                        |       |
| NMC95C12 1024-Bit CMOS EEPROM with DIP Switches                                    | 2-91  |
| APPLICATIONS NOTES                                                                 | х     |
| AB-15 Protecting Data in Serial Electrically Erasable Programmable Memory          | 2-100 |
| AB-18 Electronic Compass Calibration Made Easy with Electrically Erasable          |       |
| Programmable Memory                                                                | 2-102 |
| AB-22 Automatic Low Cost Thermostat.                                               | 2-103 |
| AN-388 Designing with the NMC9306                                                  | 2-105 |
| AN-423 NMC9346—An Amazing Device                                                   | 2-111 |
| AN-431 An Easy/Low Cost Serial Electrically Erasable Programmable Memory Interface | 2-114 |
| AN-433 Using the NMC9306 for Configuration and Production Information              | 2-117 |
| AN-481 Common I/O Applications for the NMC9306 and NMC9346                         | 2-120 |
| AN-482 Error Detection and Correction Techniques                                   | 2-123 |
| AN-507 Using the NMC93CSXX Family of Electrically Erasable Programmable Memory     | 2-128 |
| Reliability of National Semiconductor's Electrically Erasable Programmable Memory  | 2 120 |
| Products                                                                           | 2-142 |
|                                                                                    |       |

|                       |                    | nization Part<br>Number | Access       | Cycle<br>Time<br>(ns) | Power<br>Supply<br>(V) | Power D        | Dissipation     | Packaging |       | Operating   |
|-----------------------|--------------------|-------------------------|--------------|-----------------------|------------------------|----------------|-----------------|-----------|-------|-------------|
| Capacity Organization | Organization       |                         | Time<br>(ns) |                       |                        | Active<br>(mA) | Standby<br>(μA) | DIP       | SO    | Temperature |
| CMOS EEPRO            | M                  |                         |              |                       |                        |                |                 |           |       |             |
| 256-Bit               | 16 x 16<br>Serial  | NMC93C06<br>NMC93CS06*  | 500          | 500                   | +5                     | 2              | 50              | 8         | 14    |             |
| 1024-Bit              | 64 x 16<br>Serial  | NMC93C46<br>NMC93CS46*  | 500          | 500                   | +5                     | 2              | 50              | 8         | 14    |             |
| 2048-Bit              | 128 x 16<br>Serial | NMC93C56<br>NMC93CS56*  | 500          | 500                   | +5                     | 2              | 50              | 8         | 14    |             |
| 4096-Bit              | 256 x 16<br>Serial | NMC93C66<br>NMC93CS66*  | 500          | 500                   | +5                     | 2              | 50              | 8         | 14    |             |
| NMOS EEPRO            | M                  |                         |              |                       |                        |                |                 |           |       |             |
| 256-Bit               |                    | NMC9306                 | 2            | 4                     |                        | 10             | 3               | 8         | 14, 8 | C, E, M     |
|                       | 16 x 16            | NMC9307                 | 2            | 4                     | +5                     | 10             | 3               | 8         |       | 0, L, W     |
|                       |                    | NMC9313B                | 2            | 5                     |                        | 15             | 5               | 8         |       | С           |
| 1024-Bit              | 64 x 16            | NMC9346                 | 2            | 4                     | +5                     | 12             | 3               | 8         | 14, 8 | C, E, M     |
|                       |                    | NMC9314B                | 2            | 5                     |                        | 17             | 5               | 8         |       | С           |

\*On chip write protection circuitry

Temperature Ranges

 $\begin{array}{l} C \,=\, 0^{\circ} C \,\, to \,\, + \, 70^{\circ} C \\ E \,\, = \,\, - \, 40^{\circ} C \,\, to \,\, + \, 85^{\circ} C \\ M \,\, = \,\, - \, 55^{\circ} C \,\, to \,\, + \, 125^{\circ} C \end{array}$ 

**EEPROM Selection Guide** 

\*

National Semiconductor

# National Semiconductor

# NMC9306 256-Bit Serial Electrically Erasable **Programmable Memory**

# **General Description**

The NMC9306 is a 256-bit non-volatile sequential access memory fabricated using advanced floating gate N-channel E<sup>2</sup>PROM technology. It is accessed via the simple MICROWIRE™ serial interface and is designed for data storage and/or timing applications. The device contains 256 bits of read/write memory divided into 16 registers of 16 bits each. Each register can be serially read or written by a COP400 series controller. Written information is stored in a floating gate cell with at least 10 years data retention and can be updated by an erase-write cycle. The NMC9306 has been designed to meet applications requiring up to  $4 \times 10^4$ erase/write cycles per register. A power down mode reduces power consumption by 70 percent.

# **Block Diagram**

# Features

- Low cost
- Single supply operation (5V ± 10%)
- TTL compatible
- 16×16 serial read/write memory
- MICROWIRE compatible serial I/O
- Compatible with COP400 processors
- Low standby power
- Non-volatile erase and write
- Reliable floating gate technology
- Designed for 40,000 erase/write cycles



# **Connection Diagram**





Top View See NS Package Number N08E

# **Ordering Information**

Commercial Temperature Range (0°C to  $\,+\,$  70°C)  $V_{CC}=\,5V\,\pm\,10\%$ 

| Order Number | Device Marking |
|--------------|----------------|
| NMC9306N     | NMC9306N       |
| NMC9306M8    | 9306           |

Extended Temperature Range ( $-40^\circ\text{C}$  to  $+85^\circ\text{C}\text{)}$   $V_{\text{CC}}$  = 5V  $\pm$  10%

| Order Number | Device Marking |
|--------------|----------------|
| NMC9306EN    | NMC9306EN      |
| NMC9306EM8   | 9306E          |



# **Absolute Maximum Ratings**

|                             | <b>v</b>        |
|-----------------------------|-----------------|
| Voltage Relative to GND     | +6V to -0.3V    |
| Ambient Storage Temperature | -65°C to +125°C |
| Lead Temperature            |                 |
| (Soldering, 10 seconds)     | 300°C           |
| ESD rating                  | 2000V           |
|                             |                 |

# **Operating Conditions**

| Ambient Operating Temperature |                |
|-------------------------------|----------------|
| NMC9306/COP494                | 0°C to +70°C   |
| NMC9306E                      | -40°C to +85°C |
| Positive Supply Voltage       | 4.5V to 5.5V   |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameter                                                                                                         | Part Number       | Conditions                                                                                                              | Min                    | Тур | Max                        | Units                |
|-------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------|-----|----------------------------|----------------------|
| Operating Voltage (V <sub>CC</sub> )                                                                              | NMC9306, NMC9306E |                                                                                                                         | 4.5                    |     | 5.5                        | v                    |
| Operating Current (I <sub>CC1</sub> )                                                                             | NMC9306           | $V_{\rm CC} = 5.5 V, \rm CS = 1$                                                                                        |                        |     | 10                         | mA                   |
|                                                                                                                   | NMC9306E          | $V_{CC} = 5.5V, CS = 1$                                                                                                 |                        |     | 12                         | mA                   |
| Standby Current (I <sub>CC2)</sub>                                                                                | NMC9306           | $V_{\rm CC} = 5.5 V, \rm CS = 0$                                                                                        |                        |     | 3                          | mA                   |
|                                                                                                                   | NMC9306E          | $V_{CC} = 5.5V, CS = 0$                                                                                                 |                        |     | 4                          | mA                   |
| Input Voltage Levels<br>VIL<br>VIH                                                                                | NMC9306           |                                                                                                                         | -0.1<br>2.0            |     | 0.8<br>V <sub>CC</sub> + 1 | v<br>v               |
| VIL<br>VIH                                                                                                        | NMC9306E          |                                                                                                                         | -0.1<br>2.0            |     | 0.8<br>V <sub>CC</sub> + 1 | v<br>v               |
| Output Voltage Levels<br>V <sub>OL</sub><br>V <sub>OH</sub>                                                       | NMC9306, NMC9306E | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OH} = -400 \mu \text{A}$                                                               | 2.4                    |     | 0.4                        | >>                   |
| Input Leakage Current                                                                                             | NMC9306, NMC9306E | $V_{IN} = 5.5V$                                                                                                         |                        |     | 10                         | μΑ                   |
| Output Leakage Current                                                                                            | NMC9306, NMC9306E | $V_{OUT} = 5.5V, CS = 0$                                                                                                |                        |     | 10                         | μΑ                   |
| SK Frequency<br>SK HIGH TIME t <sub>SKH</sub> (Note 2)<br>SK LOW TIME t <sub>SKL</sub> (Note 2)                   | NMC9306           |                                                                                                                         | 0<br>1<br>1            |     | 250                        | kHz<br>μs<br>μs      |
| SK Frequency<br>SK HIGH TIME t <sub>SKH</sub> (Note 2)<br>SK LOW TIME t <sub>SKL</sub> (Note 2)                   | NMC9306E          |                                                                                                                         | 0<br>1<br>1            |     | 250                        | kHz<br>μs<br>μs      |
| Input Set-up and Hold Times<br>CS t <sub>CSS</sub><br>t <sub>CSH</sub><br>DI t <sub>DIS</sub><br>t <sub>DIH</sub> | NMC9306, NMC9306E |                                                                                                                         | 0.2<br>0<br>0.4<br>0.4 |     |                            | μs<br>μs<br>μs<br>μs |
| Output Delay<br>DO t <sub>PD1</sub><br>t <sub>PD0</sub>                                                           | NMC9306, NMC9306E | $\begin{array}{l} C_L = 100 \ p F \\ V_{OL} = 0.8 V, \ V_{OH} = 2.0 V \\ V_{IL} = 0.45 V, \ V_{IH} = 2.4 V \end{array}$ |                        |     | 2<br>2                     | μs<br>μs             |
| Erase/Write Pulse Width<br>(t <sub>E/W</sub> ) (Note 1)                                                           | NMC9306, NMC9306E |                                                                                                                         | 10                     |     | 30                         | ms                   |
| CS Low Time<br>(t <sub>CS</sub> ) (Note 3)                                                                        | NMC9306, NMC9306E |                                                                                                                         | 1                      |     |                            | μs                   |

#### Electrical Characteristics $V_{CC} = 5V \pm 10\%$ unless otherwise specified

Note 1:  $t_{E/W}$  measured to rising edge of SK or CS, whichever occurs last.

Note 2: The SK frequency spec. specifies a minimum SK clock period of 4  $\mu$ s, therefore in an SK clock cycle,  $t_{SKH} + t_{SKL}$  must be greater than or equal to 4  $\mu$ s. e.g. if  $t_{SKL} = 1 \ \mu$ s then the minimum  $t_{SKH} = 3 \ \mu$ s in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu$ s (t<sub>CS</sub>) between consecutive instruction cycles.

# **Functional Description**

The NMC9306 is a small peripheral memory intended for use with COPSTM controllers and other non-volatile memory applications. Its organization is sixteen registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 10-bit instructions can be executed. The instruction format has a logical 0 as a start bit, followed by a logical 1, four bits as an op code, and four bits of address. An SK clock cycle is necessary after CS equals logical 0 followed by a logical 1 before the instruction can be loaded. The on-chip programming-voltage generator allows the user to use a single power supply ( $V_{CC}$ ). Only during the read mode is the serial output (DO) pin valid. During all other modes the DO pin is in TRI-STATE®, eliminating bus contention.

#### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

#### ERASE/WRITE ENABLE AND DISABLE

Programming must be preceded once by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction is executed. The programming enable instruction (EWEN) is needed to keep the part in the enable state if the power supply (V<sub>CC</sub>) noise falls below operating range. The programming disable instruction is provided to protect against accidental data disturb. Execution of a READ instruction is independent of both EWEN and EWDS instructions.

#### ERASE (Note 4)

Like most E<sup>2</sup>PROMS, the register must first be erased (all bits set to 1's) before the register can be written (certain bits

## **Instruction Set**

set to 0's). After an ERASE instruction is input, CS is dropped low. This falling edge of CS determines the start of programming. The register at the address specified in the instruction is then set entirely to 1's. When the erase/write programming time ( $t_{E/W}$ ) constraint has been satisfied, CS is brought up for at least one SK period. A new instruction may then be input, or a low-power standby state may be achieved by dropping CS low.

#### WRITE (Note 4)

The WRITE instruction is followed by 16 bits of data which are written into the specified address. This register must have been previously erased. Like any programming mode, erase/write time is determined by the low state of CS following the instruction. The on-chip high voltage section only generates high voltage during these programming modes, which prevents spurious programming during other modes. When CS rises to V<sub>IH</sub>, the programming cycle ends. All programming modes should be ended with CS high for one SK period, or followed by another instruction.

#### CHIP ERASE (Note 4)

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a 1. Each register is then ready for a WRITE instruction.

#### CHIP WRITE (Note 4)

All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle, except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction.

Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the Erase/Write pulse width (t<sub>E/W</sub>).

| Instruction | SB | Op Code | Address  | Data   | Comments                |
|-------------|----|---------|----------|--------|-------------------------|
| READ        | 01 | 10xx    | A3A2A1A0 |        | Read Register A3A2A1A0  |
| WRITE       | 01 | 01xx    | A3A2A1A0 | D15-D0 | Write Register A3A2A1A0 |
| ERASE       | 01 | 11xx    | A3A2A1A0 |        | Erase Register A3A2A1A0 |
| EWEN        | 01 | 0011    | XXXX     |        | Erase/Write Enable      |
| EWDS        | 01 | 0000    | XXXX     |        | Erase/Write Disable     |
| ERAL        | 01 | 0010    | XXXX     |        | Erase All Registers     |
| WRAL        | 01 | 0001    | XXXX     | D15-D0 | Write All Registers     |

NMC9306 has 7 instructions as shown. Note that MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 4-bit address for 1 of 16, 16-bit registers. X is a don't care state.

## NMC9306



⊳ 8



2-9

90863MN

.

#### NMC9306



2-10

# National Semiconductor

# NMC93C06/C46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memory

# **General Description**

The NMC93C06/NMC93C46 are 256/1024 bits of CMOS electrically erasable memory divided into 16-bit registers. They are fabricated using National Semiconductor's floating-gate CMOS process for high speed and low power. They operate from a single 5V supply since Vpp is generated onboard. The serial organization allows the NMC93C06/NMC93C46 to be packaged in an 8-pin DIP or 8-pin SO package to save board space.

The memories feature a serial interface with the instruction. address, and write data, input on the Data-In (DI) pin. All read data and device status is output on the Data-Out (DO) pin. A low-to-high transition of shift clock (SK) shifts all data in and out. This serial interface is MICROWIRE™ compatible for simple interface to standard microcontrollers and microprocessors. There are 7 instructions: Read, Erase/Write Enable, Erase, Erase All, Write, Write All, Erase/Write Disable. The NMC93C06/NMC93C46 do not require an erase cycle prior to the Write and Write All instructions. The Erase and Erase All instructions are available to maintain complete read and programming compatibility with the NMOS NMC9346. All programming cycles are completely selftimed for simplified operation. The busy status is available on the DO pin to indicate the completion of a programming cycle. EEPROMs are shipped in the erased state where all bits are logical 1's.

# **Compatibility with Other Devices**

These memories are pin compatible to National Semiconductor's NMOS EEPROMs, NMC9306 and NMC9346. The NMC93C06/NMC93C46 are both pin and function compatible with the NMC93C56 2048-bit EEPROM and the NMC93C66 4096-bit EEPROM with the one exception that both of these larger devices require two additional address bits.

#### **Features**

- Typical active current 400 μA; Typical standby current 25 μA
- Reliable CMOS floating gate technology
- 5V only operation in all modes
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- Device status signal during programming mode
- Over 40 years data retention
- Designed for 100,000 write cycles



# **Connection Diagrams**



See NS Package Number N08E

# **Ordering Information**



CS Chip Select SK Serial Data Clock DI Serial Data Input DO Serial Data Output GND Ground V<sub>CC</sub> Power Supply



See NS Package Number M08A

# $\begin{array}{l} \mbox{Commercial Temp. Range (0^{\circ}\mbox{C to } + 70^{\circ}\mbox{C}) \\ \mbox{V}_{\mbox{CC}} = 5\mbox{V} \pm 10\mbox{\%} \end{array}$

#### Order Number

NMC93C06N/NMC93C46N NMC93C06M8/NMC93C46M8

Extended Temp. Range ( $-40^{\circ}$ C to  $+85^{\circ}$ C) V<sub>CC</sub> = 5V ± 10%

#### Order Number

NMC93C06EN/NMC93C46EN NMC93C06EM8/NMC93C46EM8

#### Military Temp. Range (-55°C to + 125°C)

#### **Order Number**

NMC93C06MN/NMC93C46MN NMC93C06MM8/NMC93C46MM8

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| All Input or Output Voltages<br>with Respect to Ground | +6.5V to -0.3V  |
|--------------------------------------------------------|-----------------|
| Ambient Storage Temperature                            | -65°C to +150°C |
| Lead Temperature<br>(Soldering, 10 seconds)            | + 300°C         |
| ESD rating                                             | 2000V           |

## **Operating Conditions**

Ambient Operating Temperature NMC93C06/46 NMC93C06/46E NMC93C06/46M Positive Supply Voltage

0°C to +70°C -40°C to +85°C -55°C to +125°C 4.5V to 5.5V

# DC and AC Electrical Characteristics $v_{CC} = 5V \pm 10\%$ unless otherwise specified

| Symbol                               | Parameter                                 | Part Number                                  | Conditions                                                                                                                                                                      | Min                   | Max                        | Units |
|--------------------------------------|-------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|-------|
| I <sub>CC1</sub>                     | Operating Current<br>CMOS Input Levels    | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M* | $\label{eq:cs} \begin{split} \text{CS} &= \text{V}_{\text{IH}}, \; \text{SK} = 1 \; \text{MHz} \\ \text{SK} &= 0.5 \; \text{MHz} \\ \text{SK} &= 0.5 \; \text{MHz} \end{split}$ |                       | 2<br>2<br>2                | mA    |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | $\label{eq:cs} \begin{split} \text{CS} &= \text{V}_{\text{IH}}\text{, } \text{SK} = 1 \text{ MHz} \\ \text{SK} &= 0.5 \text{ MHz} \\ \text{SK} &= 0.5 \text{ MHz} \end{split}$  |                       | 3<br>. 3<br>4              | mA    |
| I <sub>CC3</sub>                     | Standby Current                           | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | CS = 0V                                                                                                                                                                         |                       | 50<br>100<br>100           | μΑ    |
| Ι <sub>ΙL</sub>                      | Input Leakage                             | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | $V_{IN} = 0V$ to $V_{CC}$                                                                                                                                                       | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ    |
| lol                                  | Output Leakage                            | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | $V_{OUT} = 0V$ to $V_{CC}$                                                                                                                                                      | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ    |
| V <sub>IL</sub><br>V <sub>IH</sub>   | Input Low Voltage<br>Input High Voltage   |                                              |                                                                                                                                                                                 | -0.1<br>2             | 0.8<br>V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>                     | Output Low Voltage                        | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 1.8 \text{ mA}$                                                                                             |                       | 0.4<br>0.4<br>0.4          | v     |
| V <sub>OH1</sub>                     | Output High Voltage                       |                                              | l <sub>OH</sub> =400 μA                                                                                                                                                         | 2.4                   |                            |       |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                              | $I_{OL} = 10 \ \mu A$ $I_{OH} = -10 \ \mu A$                                                                                                                                    | V <sub>CC</sub> - 0.2 | 0.2                        | v     |
| fsk                                  | SK Clock Frequency                        | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  |                                                                                                                                                                                 | 0<br>0<br>0           | 1<br>0.5<br>0.5            | MH    |
| tsкн                                 | SK High Time                              | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                                                                                | 250<br>500<br>500     |                            | ns    |
| tSKL                                 | SK Low Time                               | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                                                                                | 250<br>500<br>500     |                            | ns    |
| t <sub>CS</sub>                      | Minimum CS<br>Low Time                    | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | (Note 4)<br>(Note 5)<br>(Note 5)                                                                                                                                                | 250<br>500<br>500     |                            | ns    |
| tcss                                 | CS Setup Time                             | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M  | Relative to SK                                                                                                                                                                  | 50<br>100<br>100      |                            | ns    |

\*Note: Thruout this table "M" refers to temperature range (-55°C to +125°C), not package.

NMC93C06/NMC93C46

| Symbol           | Parameter                 | Part Number                                 | Conditions                      | Min               | Max                 | Units |
|------------------|---------------------------|---------------------------------------------|---------------------------------|-------------------|---------------------|-------|
| t <sub>DIS</sub> | DI Setup Time             | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | Relative to SK                  | 100<br>200<br>200 |                     | ns    |
| t <sub>CSH</sub> | CS Hold Time              |                                             | Relative to SK                  | 0                 |                     | ns    |
| tDIH             | DI Hold Time              | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | Relative to SK                  | 100<br>200<br>200 |                     | ns    |
| <sup>t</sup> PD1 | Output Delay to "1"       | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | AC Test                         |                   | 500<br>1000<br>1000 | ns    |
| t <sub>PD0</sub> | Output Delay to "0"       | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | AC Test                         | x                 | 500<br>1000<br>1000 | ns    |
| tsv              | CS to Status Valid        | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | AC Test                         |                   | 500<br>1000<br>1000 | ns    |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE® | NMC93C06/46<br>NMC93C06/46E<br>NMC93C06/46M | CS = V <sub>IL</sub><br>AC Test |                   | 100<br>200<br>200   | ns    |
| twp              | Write Cycle Time          |                                             |                                 |                   | 10                  | ms    |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 1  $\mu$ s. For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 750 ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2 µs, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2 µs. For example, if t<sub>SKL</sub> = 500 ns then the minimum t<sub>SKH</sub> = 1.5 µs in order to meet the SK frequency specification. Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles. Note 6: This parameter is periodically sampled and not 100% tested.

# Capacitance (Note 6)

 $T_A = 25^{\circ}C, f = 1 \text{ MHz}$ 

| Symbol          | Symbol Test        |  | Max | Units |
|-----------------|--------------------|--|-----|-------|
| COUT            | Output Capacitance |  | 5   | рF    |
| C <sub>IN</sub> | Input Capacitance  |  | 5   | pF    |

# **AC Test Conditions**

| Output Load               | 1 TTL Gate and $C_L = 100  pF$ |  |
|---------------------------|--------------------------------|--|
| Input Pulse Levels        | 0.4V to 2.4V                   |  |
| Timing Measurement Refere | nce Level                      |  |
| Input                     | 1V and 2V                      |  |
| Output                    | 0.8V and 2V                    |  |

# NMC93C06/NMC93C46

# **Functional Description**

The NMC93C06/NMC93C46 has 7 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 6-bit address for selection of 1 of 16 or 64 16-bit registers.

#### Read (READ):

The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical "0") precedes the 16-bit data output string. Output data changes are initiated by a low-to-high transition of the SK clock.

#### Erase/Write Enable (EWEN):

When V<sub>CC</sub> is applied to the part, it "powers up" in the Erase/Write Disable (EWDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V<sub>CC</sub> is removed from the part.

#### Erase (ERASE):

The ERASE instruction will program all bits in the specified register to the logical "1" state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). DO = logical "0" indicates that programming is still in progress. DO = logical "1" indicates that the register, at the address specified in the instruction, has been erased, and the part is ready for another instruction.

#### Write (WRITE)

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is clocked in on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns ( $t_{CS}$ ). DO = logical "0" indicates that programming is still in progress. DO = logical "1" indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

#### Erase All (ERAL)

The ERAL instruction will simultaneously program all registers in the memory array and set each bit to the logical "1" state. The Erase All cycle is identical to the ERASE cycle except for the different op-code.

As in the ERASE mode, the DO pin indicates the READY/ BUSY status of the chip if CS is brought high after a minimum of 250 ns ( $t_{CS}$ ).

#### Write All (WRAL):

The WRAL instruction will simultaneously program all registers with the data pattern specified in the instruction. As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 50 ns ( $t_{CS}$ ).

#### Erase/Write Disable (EWDS):

To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions.

| Instruction | SB | Op Code | Address | Data   | Comments                                       |  |
|-------------|----|---------|---------|--------|------------------------------------------------|--|
| READ        | 1  | 10      | A5-A0   |        | Reads data stored in memory.                   |  |
| EWEN        | 1  | 00      | 11XXXX  |        | Write enable must precede all programming mode |  |
| ERASE       | 1  | 11      | A5-A0   |        | Erase register A5A4A3A2A1A0.                   |  |
| WRITE       | 1  | 01      | A5-A0   | D15-D0 | Writes register.                               |  |
| ERAL        | 1  | 00      | 10XXXX  |        | Erase all registers.                           |  |
| WRAL        | 1  | 00      | 01XXXX  | D15-D0 | Writes all registers.                          |  |
| EWDS        | 1  | 00      | 00XXXX  |        | Disables all programming instructions.         |  |

# Instruction Set for the NMC93C06/46

# NMC93C06/NMC93C46





<sup>\*</sup>This is the minimum SK period (Note 2).

TL/D/8790-4

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 1  $\mu$ s. For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 750 ns in order to meet the SK frequency specification.



\*Address bits A5 and A4 become "don't care" for NMC93C06.







# National Semiconductor

# NMC93CS06/CS46 256-Bit/1024-Bit Serial Electrically Erasable Programmable Memories

# **General Description**

The NMC93CS06/NMC93CS46 are 256/1024 bits of read/write memory divided into 16/64 registers of 16 bits each. N registers (N  $\leq$  16 or N  $\leq$  64) can be protected against data modification by programming into a special on-chip register called the memory protect register the address of the first register to be protected. This address can be locked into the device, so that these registers can be permanently protected. Thereafter, all attempts to alter data in a register whose address is equal to or greater than the address stored in the protect register will be aborted.

The read instruction loads the address of the first register to be read into a 6-bit address pointer. Then the data is clocked out serially on the D0 pin and automatically cycles to the next register to produce a serial data stream. In this way the entire memory can be read in one continuous data stream or as registers of varying length from 16 to 256/1024 bits. Thus, the NMC93CS06/NMC93CS46 can be viewed as a non-volatile shift register.

The write cycle is completely self-timed. No separate erase cycle is required before write. The write cycle is only enabled when pin 6 (program enable) is held high. If the address of the register to be written is less than the address

in the protect register then the data is written 16 bits at a time into one of the 16/64 data registers. If CS is brought high following the initiation of a write cycle the D0 pin indicates the ready/busy status of the chip.

National Semiconductor's EEPROMs are designed and tested for applications requiring extended endurance. Refer to device operation for further endurance information. Data retention is specified to be greater than 40 years.

## Features

- Write protection in user defined section of memory
- Typical active current 400 μA; Typical standby current 25 μA
- Reliable CMOS floating gate technology
- 5 volt only operation in all modes
- Microwire compatible serial I/O
- Self-timed programming cycle
- Device status signal during programming mode
- Sequential register read
- Over 40 years data retention
- Designed for 100,000 write cycles

# Block Diagram



# **Connection Diagrams**



See NS Package Number N08E

#### Pin Names

- CS Chip Select
- SK Serial Data Clock
- DI Serial Data Input
- DO Serial Data Output
- GND Ground
- PE Program Enable
- PRE Protect Register Enable
- V<sub>CC</sub> Power Supply



Top View

See NS Package Number M14A

# **Ordering Information**

# Commercial Temp. Range (0°C to $\,+\,70^{\circ}\text{C})$ $V_{CC}\,=\,5V\,\pm\,10\,\%$

#### Order Number

NMC93CS06N/NMC93CS46N NMC93CS06M/NMC93CS46M

Extended Temp. Range ( $-40^\circ C$  to  $+85^\circ C$ )  $V_{CC}=5V~\pm~10\%$ 

| Order Number            |  |
|-------------------------|--|
| NMC93CS06EN/NMC93CS46EN |  |
| NMC93CS06EM/NMC93CS46EM |  |

#### Military Temp. Range (-55°C to + 125°C)

| Order Number            |  |
|-------------------------|--|
| NMC93CS06MN/NMC93CS46MN |  |
| NMC93CS06MM/NMC93CS46MM |  |

2-20

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Ambient Storage Temperature           | -65°C to +150°C |
|---------------------------------------|-----------------|
| All Input or Output Voltages          | +6.5V to -0.3V  |
| with Respect to Ground                |                 |
| Lead Temperature (Soldering, 10 sec.) | + 300°C         |
| ESD rating                            | 2000V           |

# **Operating Conditions**

| Ambient Operating Temperature |                 |
|-------------------------------|-----------------|
| NMC93CS06/NMC93CS46           | 0°C to +70°C    |
| NMC93CS06E/NMC93CS46E         | -40°C to +85°C  |
| NMC93CS06M/NMC93CS46M         | -55°C to +125°C |
| (Mil. Temp.)                  |                 |
| Positive Power Supply         | 4.5V to 5.5V    |

# DC and AC Electrical Characteristics $\nu_{CC}=$ 5V $\pm\,10\%$ unless otherwise specified

| Symbol                               | Parameter                                 | Part Number                                                            | Conditions                                                                                                                   | Min                   | Max                        | Units |
|--------------------------------------|-------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|-------|
| ICC1                                 | Operating Current<br>CMOS Input Levels    | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M* | $\label{eq:cs} \begin{array}{l} CS = V_{IH}, SK = 1 \text{ MHz} \\ SK = 0.5 \text{ MHz} \\ SK = 0.5 \text{ MHz} \end{array}$ |                       | 2<br>2<br>2                | mA    |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | $\label{eq:cs} \begin{array}{l} CS = V_{IH}, SK = 1 \text{ MHz} \\ SK = 0.5 \text{ MHz} \\ SK = 0.5 \text{ MHz} \end{array}$ |                       | 3<br>3<br>4                | mA    |
| ICC3                                 | Standby Current                           | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | CS = 0V                                                                                                                      |                       | 50<br>100<br>100           | μΑ    |
| l <sub>IL</sub>                      | Input Leakage                             | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | $V_{IN} = 0V$ to $V_{CC}$                                                                                                    | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ    |
| lol                                  | Output Leakage                            | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | $V_{OUT} = 0V$ to $V_{CC}$                                                                                                   | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ    |
| V <sub>IL</sub><br>VIH               | Input Low Voltage<br>Input High Voltage   |                                                                        |                                                                                                                              | -0.1<br>2             | 0.8<br>V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub>                     | Output Low Voltage                        | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 1.8 \text{ mA}$                                          |                       | 0.4<br>0.4<br>0.4          | v     |
| V <sub>OH1</sub>                     | Output High Voltage                       |                                                                        | I <sub>OH</sub> = -400 μA                                                                                                    | 2.4                   |                            |       |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                                                        | I <sub>OL</sub> = 10 μA<br>I <sub>OH</sub> = −10 μA                                                                          | V <sub>CC</sub> - 0.2 | 0.2                        | v     |
| f <sub>SK</sub>                      | SK Clock Frequency                        | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  |                                                                                                                              | 0<br>0<br>0           | 1<br>0.5<br>0.5            | MHz   |
| t <sub>SKH</sub>                     | SK High Time                              | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                             | 250<br>500<br>500     |                            | ns    |
| t <sub>SKL</sub>                     | SK Low Time                               | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                             | 250<br>500<br>500     |                            | ns    |
| tcs                                  | Minimum CS<br>Low Time                    | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | (Note 4)<br>(Note 5)<br>(Note 5)                                                                                             | 250<br>500<br>500     |                            | ns    |
| t <sub>CSS</sub>                     | CS Setup Time                             | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | Relative to SK                                                                                                               | 50<br>100<br>100      |                            | ns    |
| tPRES                                | PRE Setup Time                            | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M  | Relative to SK                                                                                                               | 50<br>100<br>100      |                            | ns    |

| Symbol             | Parameter                 | Part Number                                                           | Conditions                                         | Min               | Max                 | Units |
|--------------------|---------------------------|-----------------------------------------------------------------------|----------------------------------------------------|-------------------|---------------------|-------|
| t <sub>PES</sub>   | PE Setup Time             | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | Relative to SK                                     | 50<br>100<br>100  |                     | ns    |
| t <sub>DIS</sub>   | DI Setup Time             | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | Relative to SK                                     | 100<br>200<br>200 |                     | ns    |
| t <sub>CSH</sub>   | CS Hold Time              |                                                                       | Relative to SK                                     | 0                 |                     | ns    |
| · <sup>t</sup> PEH | PE Hold Time              | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | Relative to CS<br>Relative to CS<br>Relative to CS | 250<br>500<br>500 |                     | ns    |
| tPREH              | PRE Hold Time             |                                                                       | Relative to SK                                     | 0                 |                     | ns    |
| t <sub>DIH</sub>   | DI Hold Time              | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | Relative to SK                                     | 100<br>200<br>200 |                     | ns    |
| t <sub>PD1</sub>   | Output Delay to "1"       | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | AC Test                                            |                   | 500<br>1000<br>1000 | ns    |
| t <sub>PD0</sub>   | Output Delay to "0"       | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | AC Test                                            |                   | 500<br>1000<br>1000 | ns    |
| t <sub>SV</sub>    | CS to Status Valid        | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | AC Test                                            |                   | 500<br>1000<br>1000 | ns    |
| t <sub>DF</sub>    | CS to DO in<br>TRI-STATE® | NMC93CS06/NMC93CS46<br>NMC93CS06E/NMC93CS46E<br>NMC93CS06M/NMC93CS46M | CS = V <sub>IL</sub><br>AC Test                    |                   | 100<br>200<br>200   | ns    |
| twp                | Write Cycle Time          |                                                                       |                                                    |                   | 10                  | ms    |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 microsecond, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 1 microsecond. For example if  $t_{SKL} = 250$  ns then the minimum  $t_{SKH} = 750$  ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2 microseconds, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 2 microseconds. For example, if  $t_{SKL} = 500$  ns then the minimum  $t_{SKH} = 1.5$  microseconds in order to meet the SK frequency specification.

Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles. Note 6: This parameter is periodically sampled and not 100% tested.

# Capacitance (Note 6)

 $T_A = 25^{\circ}C, f = 1MHz$ 

| Symbol          | Test               | Тур | Max | Units |
|-----------------|--------------------|-----|-----|-------|
| COUT            | Output Capacitance |     | 5   | pF    |
| C <sub>IN</sub> | Input Capacitance  |     | 5   | pF    |

# AC Test Conditions

| Output Load                | 1 TTL Gate and $C_L = 100 \text{ pF}$ |  |  |  |
|----------------------------|---------------------------------------|--|--|--|
| Input Pulse Levels         | 0.4V to 2.4V                          |  |  |  |
| Timing Measurement Referen | nce Level                             |  |  |  |
| Input                      | 1V and 2V                             |  |  |  |
| Output                     | 0.8V and 2V                           |  |  |  |

# **Functional Description**

The NMC93CS06 and NMC93CS46 have 10 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8-bits carry the op code and the 6-bit address for selection of 1 of 16 or 64 16-bit registers.

#### Read (READ):

The Read (READ) instruction outputs serial data on the D0 pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the NONVOLATILE SHIFT-REGISTER mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained.

#### Write Enable (WEN):

When V<sub>CC</sub> is applied to the part, it "powers up" in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed programming remains enabled until a Write Disable (WDS) instruction is executed or V<sub>CC</sub> is removed from the part.

#### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data (D0) is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The PE pin **MUST** be held high while loading the WRITE instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". The D0 pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). D0 = logical 1 indicates

that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

#### Write All (WRALL):

The Write All (WRALL) instruction is valid only when the Protect Register has been cleared by executing a PRCLEAR instruction. The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin **MUST** be held high while loading the WRALL instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>).

#### Write Disable (WDS):

To protect against accidental data disturb, the Write Disable (WDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions.

#### Protect Register Read (PRREAD):

The Protect Register Read (PRREAD) instruction outputs the address stored in the Protect Register on the DO pin. The PRE pin **MUST** be held high while loading the instruction. Following the PRREAD instruction the 6-bit address stored in the memory protect register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 6-bit address string.

#### Protect Register Enable (PREN):

The Protect Register Enable (PREN) instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins **MUST** be held high while loading the instruction.

Note that a PREN instruction must **immediately** precede a PRCLEAR, PRWRITE, or PRDS instruction.

# Instruction Set for the NMC93CS06 and NMC93CS46

| Instruction | SB | Op Code | Address | Data   | PRE | PE | Comments                                                                                                                               |
|-------------|----|---------|---------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| READ        | 1  | 10      | A5-A0   |        | 0   | х  | Reads data stored in memory, starting at specified address.                                                                            |
| WEN         | 1  | 00      | 11XXXX  |        | 0   | 1  | Write enable must precede all programming modes.                                                                                       |
| WRITE       | 1  | 01      | A5-A0   | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                             |
| WRALL       | 1  | 00      | 01XXXX  | D15–D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared.                                                                     |
| WDS         | 1  | 00      | 00XXXX  |        | 0   | х  | Disables all programming instructions.                                                                                                 |
| PRREAD      | 1  | 10      | XXXXXX  |        | 1   | х  | Reads address stored in Protect Register.                                                                                              |
| PREN        | 1  | 00      | 11XXXX  |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions.                                                                      |
| PRCLEAR     | 1  | 11      | 111111  |        | 1   | 1  | Clears the Protect Register so that no registers are<br>protected from WRITE.                                                          |
| PRWRITE     | 1  | 01      | A5-A0   |        | 1   | 1  | Programs address into Protect Register. Thereafter,<br>memory addresses ≥ the address in Protect Register are<br>protected from WRITE. |
| PRDS        | 1  | 00      | 000000  |        | 1   | 1  | One time only instruction after which the address in the<br>Protect Register cannot be altered.                                        |

### Functional Description (Continued)

#### **Protect Register Clear (PRCLEAR):**

The Protect Register Clear (PRCLEAR) instruction clears the address stored in the Protect Register and, therefore, enables all registers for the WRITE and WRALL instruction. The PRE and PE pins must be held high while loading the instruction, however, after loading the PRCLEAR instruction the PRE and PE pins become "don't care". Note that a PREN instruction must immediately precede a PRCLEAR instruction.

#### **Protect Register Write (PRWRITE):**

The Protect Register Write (PRWRITE) instruction is used to write into the Protect Register the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction the Protect Register must first be cleared by executing a PRCLEAR operation and that the PRE and PE pins must be held high while loading the instruction, however, after loading the PRWRITE instruction the PRE and PE pins become 'don't care'. Note that a PREN instruction must immediately precede a **PRWRITE** instruction.

#### Protect Register Disable (PRDS):

The Protect Register Disable (PRDS) instruction is a one time only instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins must be held high while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care"

Note that a PREN instruction must immediately precede a PRDS instruction.

# **Timing Diagrams**



Synchronous Data Timing

\*This is the minimum SK period (See Note 2).



2

2-25





# NMC93CS06/CS46







2

# National Semiconductor

# NMC9307 256-Bit Serial Electrically Erasable Programmable Memory

# **General Description**

The NMC9307 is a 256-bit non-volatile sequential access memory fabricated using advanced floating gate N-channel E<sup>2</sup>PROM technology. It is a peripheral memory designed for data storage and/or timing and is accessed via the simple MICROWIRE™ serial interface. The device contains 256 bits of read/write memory divided into 16 registers of 16 bits each. Each register can be serially read or written by a COP400 series controller. Bulk programming instructions (chip erase, chip write) can be enabled or disabled by the user for enhanced data protection. Written information is stored in a floating gate cell with at least 10 years data retention and can be updated by an erase-write cycle. The NMC9307 has been designed to meet applications requiring up to 40,000 erase/write cycles per register. A power down mode reduces power consumption by 70 percent.

## **Features**

- 40,000 erase/write cycles
- 10 year data retention
- Low cost
- Single supply operation (5V±10%)
- TTL compatible
- 16×16 serial read/write memory
- MICROWIRE compatible serial I/O
- Compatible with COP400 processors
- Low standby power
- Non-volatile erase and write
- Reliable floating gate technology







## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage Relative to GND       | +6V to -0.3V    |
|-------------------------------|-----------------|
| Ambient Operating Temperature |                 |
| NMC9307                       | 0°C to +70°C    |
| NMC9307E                      | -40°C to +85°C  |
| Ambient Storage Temperature   | -65°C to +125°C |

Lead Temperature (Soldering, 10 sec.) ESD Rating 300°C 2000V NMC9307

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Electrical Characteristics**

| Electrical Characteristics                                                                                        |                                                                                                    | r       |                        | r                         |                      |  |
|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------|------------------------|---------------------------|----------------------|--|
| Parameter                                                                                                         | Conditions                                                                                         | Part No | Min                    | Max                       | Units                |  |
| Operating Voltage (V <sub>CC</sub> )                                                                              |                                                                                                    |         | 4.5                    | 5.5                       | V                    |  |
| Operating Current (I <sub>CC1</sub> )                                                                             | $V_{CC} = 5.5V, CS = 1$                                                                            | 9307    |                        | 10                        | mA                   |  |
|                                                                                                                   |                                                                                                    | 9307E   |                        | 12                        |                      |  |
| Standby Current (I <sub>CC2)</sub>                                                                                | $V_{CC} = 5.5V, CS = 0$                                                                            | 9307    |                        | 3                         | mA                   |  |
|                                                                                                                   |                                                                                                    | 9307E   |                        | 4                         |                      |  |
| Input Voltage Levels<br>VIL<br>VIH                                                                                |                                                                                                    |         | -0.1<br>2.0            | 0.8<br>V <sub>CC</sub> +1 | v<br>v               |  |
| Output Voltage Levels<br>V <sub>OL</sub><br>V <sub>OH</sub>                                                       | I <sub>OL</sub> =2.1 mA<br>I <sub>OH</sub> =-400 μA                                                |         | 2.4                    | 0.4                       | v<br>v               |  |
| Input Leakage Current                                                                                             | V <sub>IN</sub> =5.5V                                                                              |         |                        | 10                        | μΑ                   |  |
| Input Leakage Current<br>PINS 1, 2, 3<br>PIN 6                                                                    | V <sub>IN</sub> =0 to 5.5V                                                                         |         |                        | ±10<br>±50                | μA<br>μA             |  |
| Output Leakage Current                                                                                            | $V_{OUT} = 5.5V, CS = 0$                                                                           |         |                        | 10                        | μΑ                   |  |
| SK Frequency<br>SK HIGH TIME t <sub>SKH</sub> (Note 2)<br>SK LOW TIME t <sub>SKL</sub> (Note 2)                   |                                                                                                    |         | 0<br>1<br>1            | 250                       | kHz<br>μs<br>μs      |  |
| Input Set-Up and Hold Times<br>CS t <sub>CSS</sub><br>t <sub>CSH</sub><br>DI t <sub>DIS</sub><br>t <sub>DIH</sub> |                                                                                                    |         | 0.2<br>0<br>0.4<br>0.4 |                           | μs<br>μs<br>μs<br>μs |  |
| Output Delay<br>DO <sup>t</sup> PD1<br><sup>t</sup> PD0                                                           | $CL=100 \text{ pF} \\ V_{OL}=0.8V, V_{OH}=2.0V \\ V_{IL}=0.45V, V_{IH}=2.40V \\ \label{eq:Volume}$ |         |                        | 2<br>2                    | μs<br>μs             |  |
| Erase/Write Pulse Width ( $t_{E/W}$ ) (Note 1)                                                                    |                                                                                                    |         | 10                     | 30                        | ms                   |  |
| CS Low Time (t <sub>CS</sub> ) (Note 3)                                                                           |                                                                                                    |         | 1                      |                           | μs                   |  |
| Endurance                                                                                                         | Number of Data<br>Changes per Bit                                                                  |         | 40, 000 Typical        |                           |                      |  |

Note 1: t<sub>E/W</sub> measured to rising edge of SK or CS, whichever occurs last.

Note 2: The SK frequency spec. specifies a minimum SK clock period of 4  $\mu$ s, therefore in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 4  $\mu$ s. e.g. if t<sub>SKL</sub> = 1 $\mu$ s then the minimum t<sub>SKH</sub> = 3  $\mu$ s in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu$ s (t<sub>CS</sub>) between consecutive instruction cycles.

# **Instruction Set**

| Instruction | SB   | Op Code | Address  | Data   | Comments                |
|-------------|------|---------|----------|--------|-------------------------|
| READ        | 0, 1 | 10xx    | A3A2A1A0 |        | Read register A3A2A1A0  |
| WRITE       | 0, 1 | 01xx    | A3A2A1A0 | D15-D0 | Write register A3A2A1A0 |
| ERASE       | 0, 1 | 11xx    | A3A2A1A0 |        | Erase register A3A2A1A0 |
| EWEN        | 0, 1 | 0011    | XXXX     |        | Erase/write enable      |
| EWDS        | 0, 1 | 0000    | XXXX     |        | Erase/write disable     |
| ERAL        | 0, 1 | 0010    | XXXX     |        | Erase all registers     |
| WRAL        | 0, 1 | 0001    | XXXX     | D15-D0 | Write all registers     |

The NMC9307 has 7 instructions as shown. Note that MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 4-bit address for 1 of 16, 16-bit registers. X is a don't care state.

# **Functional Description**

The NMC9307 is a small peripheral memory intended for use with COPS<sup>TM</sup> controllers and other non-volatile memory applications. The NMC9307 is organized as sixteen registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 9-bit instructions can be executed. The instruction format has a logical '1' as a start bit, four bits as an op code, and four bits of address. SK clock cycle is necessary after CS equals logical "1" before the instruction can be loaded. The on-chip programming-voltage generator allows the user to use a single power supply (V<sub>CC</sub>). Only during the read mode is the serial output (DO) pin valid. During all other modes the DO pin is in TRI-STATE<sup>®</sup>, eliminating bus contention.

#### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

#### ERASE/WRITE ENABLE AND DISABLE

Programming must be preceded once by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction is executed. The programming disable instruction is provided to protect against accidental data disturb. Execution of a READ instruction is independent of both EWEN and EWDS instructions.

#### ERASE (Note 4)

Like most E<sup>2</sup>PROMS, the register must first be erased (all bits set to 1s) before the register can be written (certain bits set to 0s). After an ERASE instruction is input, CS is dropped low. This falling edge of CS determines the start of programming. The register at the address specified in the instruction is then set entirely to 1s. When the erase/write programming time ( $t_{E/W}$ ) constraint has been satisfied, CS is brought up for at least one SK period. A new instruction may then be input, or a low-power standby state may be achieved by dropping CS low.

#### WRITE (Note 4)

The WRITE instruction is followed by 16 bits of data which are written into the specified address. This register must have been previously erased. Like any programming mode, erase/write time is determined by the low state of CS following the instruction. The on-chip high voltage section only generates high voltage during these programming modes, which prevents spurious programming during other modes. When CS rises to V<sub>IH</sub>, the programming cycle ends. All programming modes should be ended with CS high for one SK period, or followed by another instruction.

#### CHIP ERASE (Note 4)

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a 1. Each register is then ready for a WRITE instruction. The chip erase (ERAL) instruction is ignored if the BPE pin is at  $V_{IL}$ , i.e., data is not changed.

#### CHIP WRITE (Note 4)

All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle, except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction.

The chip write (WRAL) instruction is ignored if the BPE pin is at  $V_{IL}$ , i.e., the array data is not changed.

Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the Erase/ Write pulse width (t<sub>Er/W</sub>).





## NMC9307



2-34



# National Semiconductor

# NMC9313B 256-Bit Serial Electrically Erasable Programmable Memory

# **General Description**

The NMC9313B is a 256-bit non-volatile sequential access memory fabricated using advanced floating gate N-channel E<sup>2</sup>PROM technology. It is a peripheral memory designed for data storage and/or timing and is accessed via the simple MICROWIRE<sup>TM</sup> serial interface. The device contains 256 bits of read/write memory divided into 16 registers of 16 bits each. Each register can be serially read or written by a COP400 series controller. Written information is stored in a floating gate cell with at least 10 years data retention and can be updated by an erase-write cycle. The NMC9313B has been designed to meet applications requiring up to  $1 \times 10^4$  erase/write cycles per register. A power down mode reduces power consumption by 67 percent.

### Features Low cost

- Single supply operation (5V±10%)
- TTL compatible
- 16×16 serial read/write memory
- MICROWIRE compatible serial I/O
- Compatible with COP400 processors
- Low standby power
- Non-volatile erase and write
- Reliable floating gate technology



# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage Relative to GND                            | +6V to -0.3V    |
|----------------------------------------------------|-----------------|
| Ambient Operating Temperature<br>NMC9313B/COP494   | 0°C to +70°C    |
| Ambient Storage Temperature<br>with Data Retention | -65°C to +125°C |

### Lead Temperature (Soldering, 10 seconds) ESD Rating

300°C 2000V NMC9313B

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Electrical Characteristics** $0^{\circ}C \le TA \le 70^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ unless otherwise specified

| Parameter                               | Conditions                                     | Min  | Тур | Max            | Units |
|-----------------------------------------|------------------------------------------------|------|-----|----------------|-------|
| Operating Voltage (V <sub>CC</sub> )    |                                                | 4.5  |     | 5.5            | V     |
| Operating Current (I <sub>CC1</sub> )   | V <sub>CC</sub> =5.5V, CS=1                    |      |     | 15             | mA    |
| Standby Current (I <sub>CC2)</sub>      | $V_{CC} = 5.5V, CS = 0$                        |      |     | 5              | mA    |
| Input Voltage Levels<br>VIL             |                                                | -0.1 |     | 0.8            | v     |
| VIH                                     |                                                | 2.0  |     | $V_{CC} + 0.5$ | v     |
| Output Voltage Levels                   |                                                |      |     |                |       |
| V <sub>OL</sub>                         | I <sub>OL</sub> =2.1 mA                        |      | (   | 0.4            | V     |
| V <sub>OH</sub>                         | I <sub>OH</sub> =-400 μA                       | 2.4  |     |                | V     |
| Input Leakage Current                   | V <sub>IN</sub> =5.5V                          |      |     | 10             | μΑ    |
| Output Leakage Current                  | $V_{OUT} = 5.5V, CS = 0$                       |      |     | 10             | μΑ    |
| SK Frequency                            |                                                | 0    |     | 200            | kHz   |
| SK HIGH TIME t <sub>SKH</sub> (Note 2)  |                                                | 3    |     |                | μs    |
| SK LOW TIME t <sub>SKL</sub> (Note 2)   |                                                | 2    |     |                | μs    |
| Input Set-Up and Hold Times             |                                                |      |     |                |       |
| CS t <sub>CSS</sub>                     |                                                | 0.2  |     |                | μs    |
| tcsH                                    |                                                | 0    |     |                | μs    |
| DI t <sub>DIS</sub>                     |                                                | 0.4  |     |                | μs    |
| t <sub>DIH</sub>                        |                                                | 0.4  |     |                | μs    |
| Output Delay                            | CL=100 pF                                      |      |     |                |       |
| DO t <sub>PD1</sub>                     | V <sub>OL</sub> =0.8V, V <sub>OH</sub> =2.0V   |      |     | 2              | μs    |
| t <sub>PD0</sub>                        | V <sub>IL</sub> =0.45V, V <sub>IH</sub> =2.40V |      |     | 2              | μs    |
| Erase/Write Pulse Width (tE/W) (Note 1) |                                                | 10   |     | 30             | ms    |
| CS Low Time (t <sub>CS</sub> ) (Note 3) |                                                | 1    |     |                | μs    |

Note 1:  $t_{E/W}$  measured to rising edge of SK or CS, whichever occurs last.

Note 2: The SK frequency spec. specifies a minimum SK clock period of 5  $\mu$ s, therefore in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 5  $\mu$ s. e.g. if t<sub>SKL</sub> = 2  $\mu$ s then the minimum t<sub>SKH</sub> = 3  $\mu$ s in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1 µs (t<sub>CS</sub>) between consecutive instruction cycles.

# **Instruction Set**

| Instruction | SB | Op Code | Address  | Data   | Comments                |
|-------------|----|---------|----------|--------|-------------------------|
| READ        | 01 | 10xx    | A3A2A1A0 |        | Read register A3A2A1A0  |
| WRITE       | 01 | 01xx    | A3A2A1A0 | D15-D0 | Write register A3A2A1A0 |
| ERASE       | 01 | 11xx    | A3A2A1A0 |        | Erase register A3A2A1A0 |
| EWEN        | 01 | 0011    | хххх     |        | Erase/write enable      |
| EWDS        | 01 | 0000    | хххх     |        | Erase/write disable     |
| ERAL        | 01 | 0010    | хххх     |        | Erase all registers     |
| WRAL        | 01 | 0001    | xxxx     | D15-D0 | Write all registers     |

NMC9313B has 7 instructions as shown. Note that MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 4-bit address for 1 of 16, 16-bit registers. X is a don't care state.

# **Functional Description**

The NMC9313B is a small peripheral memory intended for use with COPST<sup>M</sup> controllers and other non-volatile memory applications. Its organization is sixteen registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 10-bit instructions can be executed. The instruction format has a logical 0, 1 as start bits, four bits as an op code, and four bits of address. The on-chip programming-voltage generator allows the user to use a single power supply ( $V_{CC}$ ). Only during the read mode is the serial output (DO) pin valid. During all other modes the DO pin is in TRI-STATE<sup>®</sup>, eliminating bus contention.

### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

### ERASE/WRITE ENABLE AND DISABLE

Programming must be preceded once by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction is executed. The programming disable instruction is provided to protect against accidental data disturb. Execution of a READ instruction is independent of both EWEN and EWDS instructions.

### ERASE (Note 4)

Like most E<sup>2</sup>PROMS, the register must first be erased (all bits set to 1s) before the register can be written (certain bits

set to 0s). After an ERASE instruction is input, CS is dropped low. This falling edge of CS determines the start of programming. The register at the address specified in the instruction is then set entirely to 1s. When the erase/write programming time ( $t_{E/W}$ ) constraint has been satisfied, CS is brought up for at least one SK period. A new instruction may then be input, or a low-power standby state may be achieved by dropping CS low.

### WRITE (Note 4)

The WRITE instruction is followed by 16 bits of data which are written into the specified address. This register must have been previously erased. Like any programming mode, erase/write time is determined by the low state of CS following the instruction. The on-chip high voltage section only generates high voltage during these programming modes, which prevents spurious programming during other modes. When CS rises to V<sub>IH</sub>, the programming cycle ends. All programming modes should be ended with CS high for one SK period, or followed by another instruction.

### **CHIP ERASE (Note 4)**

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a 1. Each register is then ready for a WRITE instruction.

### CHIP WRITE (Note 4)

All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle, except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction.

Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the Erase/ Write pulse width ( $E_{\rm FW}$ ).



Synchronous Data Timing

# Timing Diagrams



N

2-39

### NMC9313B



2-40

# National Semiconductor

# NMC9346 1024-Bit Serial Electrically Erasable **Programmable Memory**

# **General Description**

The NMC9346 is a 1024-bit non-volatile, sequential E<sup>2</sup>PROM, fabricated using advanced N-channel E<sup>2</sup>PROM technology. It is an external memory with the 1024 bits of read/write memory divided into 64 registers of 16 bits each. Each register can be serially read or written by a COP400 controller, or a standard microprocessor. Written information is stored in a floating gate cell until updated by an erase and write cycle. The NMC9346 has been designed for applications requiring up to 4 x 10<sup>4</sup> erase/write cycles per register. A power-down mode is provided by CS to reduce power consumption by 75 percent.

### Features

- Designed for 40,000 erase/write cycles
- 10 year data retention
- Low cost
- Single supply read/write/erase operations (5V±10%)
- TTL compatible
- 64 x 16 serial read/write memory
- MICROWIRE™ compatible serial I/O
- Simple interfacing
- Low standby power
- Non-volatile erase and write
- Reliable floating gate technology
- Self-timed programming cycle
- Device status signal during programming



# **Block Diagram**

# **Connection Diagrams**





# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Order Number

NMC9346N

NMC9346M8

| ,               |
|-----------------|
| +6V to -0.3V    |
| -65°C to +125°C |
|                 |
| . 300°C         |
| 2000V           |
|                 |

# **Operating Conditions**

| Ambient Storage Temperatures |                |
|------------------------------|----------------|
| NMC9346                      | 0°C to +70°C   |
| NMC9346E                     | -40°C to +85°C |
| Positive Supply Voltage      | 4.5V to 5.5V   |

# DC and AC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ unless otherwise specified

| Symbol           | Parameter                                          | Part Number       | Conditions                                         | Min | Max      | Units     |
|------------------|----------------------------------------------------|-------------------|----------------------------------------------------|-----|----------|-----------|
| V <sub>CC</sub>  | Operating Voltage                                  | NMC9346, NMC9346E |                                                    | 4.5 | 5.5      | V         |
| I <sub>CC1</sub> | Operating Current<br>Erase/Write Operating Current | NMC9346           | $V_{CC} = 5.5V, CS = 1, SK = 1$<br>$V_{CC} = 5.5V$ |     | 12<br>12 | mA<br>∿mA |
|                  | Operating Current<br>Erase/Write Operating Current | NMC9346E          | $V_{CC} = 5.5V, CS = 1, SK = 1$<br>$V_{CC} = 5.5V$ |     | 14<br>14 | mA<br>mA  |

| Symbol                                 | Parameter                                                     | Part Number       | Conditions                                                             | Min                    | Max                       | Units                |
|----------------------------------------|---------------------------------------------------------------|-------------------|------------------------------------------------------------------------|------------------------|---------------------------|----------------------|
| I <sub>CC2</sub>                       | Standby Current                                               | NMC9346           | $V_{CC} = 5.5V, CS = 0$                                                |                        | 3                         | mA                   |
|                                        | Standby Current                                               | NMC9346E          | $V_{CC} = 5.5V, CS = 0$                                                |                        | 4                         | mA                   |
| V <sub>IL</sub><br>VIH                 | Input Voltage Levels                                          | NMC9346, NMC9346E |                                                                        | -0.1<br>2.0            | 0.8<br>V <sub>CC</sub> +1 | v<br>v               |
| V <sub>OL</sub><br>V <sub>OH</sub>     | Output Voltage Levels                                         | NMC9346, NMC9346E | I <sub>OL</sub> =2.1 mA<br>I <sub>OH</sub> =-400 μA                    | 2.4                    | 0.4                       | v<br>v               |
| ILI                                    | Input Leakage Current NMC9346, NMC9346E V <sub>IN</sub> =5.5V |                   |                                                                        | 10                     | μΑ                        |                      |
| ILO                                    | Output Leakage Current                                        | NMC9346, NMC9346E | $V_{OUT} = 5.5V, CS = 0$                                               |                        | 10                        | μΑ                   |
| t <sub>SKH</sub><br>t <sub>SKL</sub>   | SK Frequency<br>SK High Time (Note 2)<br>SK Low Time (Note 2) | MMC9346           |                                                                        | 0<br>1<br>1            | 250                       | kHz<br>μs<br>μs      |
|                                        | SK Frequency<br>SK High Time (Note 2)<br>SK Low Time (Note 2) | MMC9346E          |                                                                        | 0<br>1<br>1            | 250                       | kHz<br>μs<br>μs      |
| tCSS<br>tCSH<br>tDIS<br>tDIH           | Inputs<br>CS<br>DI                                            | NMC9346, NMC9346E |                                                                        | 0.2<br>0<br>0.4<br>0.4 |                           | μs<br>μs<br>μs<br>μs |
| t <sub>pd</sub> 1<br>t <sub>pd</sub> 0 | Output<br>DO                                                  | NMC9346, NMC9346E | C <sub>L</sub> =100 pF<br>V <sub>OL</sub> =0.8V, V <sub>OH</sub> =2.0V |                        | 2                         | μs                   |
| t <sub>E/W</sub>                       | Self-Timed Program Cycle                                      | NMC9346           |                                                                        |                        | 10                        | ms                   |
|                                        | Self-Timed Program Cycle                                      | NMC9346E          |                                                                        |                        | 10                        | ms                   |
| t <sub>CS</sub>                        | Min CS Low Time (Note 3)                                      | NMC9346, NMC9346E |                                                                        | 1                      |                           | μs                   |
| t <sub>SV</sub>                        | Rising Edge of CS to Status Valid                             | NMC9346, NMC9346E | C <sub>L</sub> =100 pF                                                 |                        | 1                         | μs                   |
| t <sub>OH</sub> , t <sub>IH</sub>      | Falling Edge of CS to DO TRI-STATE®                           | NMC9346, NMC9346E |                                                                        |                        | 0.4                       | μs                   |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency spec. specifies a minimum SK clock period of 4  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 4  $\mu$ s. e.g., if t<sub>SKL</sub> = 1  $\mu$ s then the minimum t<sub>SKH</sub> = 3  $\mu$ s in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu$ s (t<sub>CS</sub>) between consecutive instruction cycles.

\*Thruout this table "M" refers to temperature range ( $-55^{\circ}$ C to  $+125^{\circ}$ C), not package.

# **Functional Description**

The NMC9346 is a small peripheral memory intended for use with COPS™ controllers and other nonvolatile memory applications. The NMC9346 is organized as sixty-four registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 9-bit instructions can be executed. The instruction format has a logical '1' as a start bit, two bits as an op code, and six bits of address. The programming cycle is self-timed, with the data out (DO) pin indicating the ready/busy status of the chip. The on-chip programming voltage generator allows the user to use a single power supply (V<sub>CC</sub>). It only generates high voltage during the programming modes (write, erase, chip erase, chip write) to prevent spurious programming during other modes. The DO pin is valid as data out during the read mode, and if initiated, as a ready/busy status indicator during a programming cycle. During all other modes the DO pin is in TRI-STATE, eliminating bus contention.

### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a read instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

### ERASE/WRITE ENABLE AND DISABLE

When V<sub>CC</sub> is applied to the part it powers up in the programming disable (EWDS) state, programming must be preceded by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) in struction is executed or V<sub>CC</sub> is removed from the part. The programming enable instruction (EWEN) is needed to keep the part in the enable state if the power supply (V<sub>CC</sub>) noise falls below operating range. The programming disable instruction is provided to protect against accidental data disturb. Execution of a read instruction is independent of both EWEN and EWDS instructions.

### ERASE (Note 4)

Like most E<sup>2</sup>PROMs, the register must first be erased (all bits set to logical '1') before the register can be written (cer-

tain bits set to logical '0'). After an erase instruction is input, CS is dropped low. This falling edge of CS determines the start of the self-timed programming cycle. If CS is brought high subsequently (after observing the  $t_{CS}$  specification), the DO pin will indicate the ready/busy status of the chip. The DO pin will go low if the chip is still programming. The DO pin will go high when all bits of the register at the address specified in the instruction have been set to a logical '1'. The part is now ready for the next instruction sequence.

### WRITE (Note 4)

The write instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data (D0) is put on the data in (D1) pin CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. Like all programming modes, DO indicates the ready/busy status of the chip if CS is brought high after a minimum of 1  $\mu$ S (t<sub>CS</sub>). DO=logical '0' indicates that programming is still in progress. DO=logical '1' indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready have been previously erased.

### CHIP ERASE (Note 4)

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a logical '1'. Each register is then ready for a write instruction. The chip erase cycle is identical to the erase cycle except for the different op code.

### CHIP WRITE (Note 4)

All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction.

Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the self-timed programming cycle and status check.

| Instruction | SB | Op Code | Address      | Address Data Comments                        |                             |
|-------------|----|---------|--------------|----------------------------------------------|-----------------------------|
| READ        | 1  | 10      | A5A4A3A2A1A0 |                                              | Read Register A5A4A3A2A1A0  |
| WRITE       | 1  | 01      | A5A4A3A2A1A0 | A5A4A3A2A1A0 D15-D0 Write Register A5A4A3A2A |                             |
| ERASE       | 1  | 11      | A5A4A3A2A1A0 |                                              | Erase Register A5A4A3A2A1A0 |
| EWEN        | 1  | 00      | 11xxxx       |                                              | Erase/Write Enable          |
| EWDS        | 1  | 00      | 00xxxx       |                                              | Erase/Write Disable         |
| ERAL        | 1  | 00      | 10xxxx       |                                              | Erase All Registers         |
| WRAL        | 1  | 00      | 01xxxx       | D15-D0                                       | Write All Registers         |

# Instruction Set for NMC9346

NMC9346 has 7 instructions as shown. Note that the MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 6-bit address for 1 of 64, 16-bit registers.





\*This is the minimum SK period (5 µs for NMC9306M)

2

NMC9346

# NMC9346





2-47

2

97263WN

# National Semiconductor

# NMC9314B 1024-Bit Serial Electrically Erasable Programmable Memory

# **General Description**

The NMC9314B is a 1024-bit non-volatile, sequential E<sup>2</sup>PROM, fabricated using advanced N-channel E<sup>2</sup>PROM technology. It is an external memory with the 1024 bits of read/write memory divided into 64 registers of 16 bits each. Each register can be serially read or written by a COP400 controller, or a standard microprocessor. Written information is stored in a floating gate cell until updated by an erase and write cycle. The NMC9314B has been designed for applications requiring up to 10<sup>4</sup> erase/write cycles per register. A power-down mode is provided by CS to reduce power consumption by 75 percent.

# **Features**

- 10,000 erase/write cycles
- 10 year data retention
- Low cost
- Single supply read/write/erase operations (5V±10%)
- TTL compatible
- 64 x 16 serial read/write memory
- MICROWIRE™ compatible serial I/Ò
- Simple interfacing
- Low standby power
- Non-volatile erase and write
- Reliable floating gate technology
- Self-timed programming cycle
- Device status signal during programming



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Voltage Relative to GND +6V to -0.3V

Voltage Relative to GND Ambient Operating Temperature

 $0^{\circ}C$  to  $+70^{\circ}C$ 

 Ambient Storage Temp.
 -65°C to +125°C

 Lead Temperature (Soldering, 10 seconds)
 300°C

 ESD Rating
 >2000V

NMC9314E

### **DC and AC Electrical Characteristics** $0^{\circ}C \le T_A \le 70^{\circ}C$ , $V_{CC} = 5V \pm 10^{\circ}$ unless specified

| Symbol                                                                       | Parameter                                                     | Conditions                                                                                   | Min                    | Max                         | Units                |
|------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------|-----------------------------|----------------------|
| V <sub>CC</sub>                                                              | Operating Voltage                                             |                                                                                              | 4.5                    | 5.5                         | v                    |
| ICC1                                                                         | Operating Current<br>Erase/Write Operating Current            |                                                                                              | 17<br>17               | mA<br>mA                    |                      |
| ICC2                                                                         | Standby Current                                               | $V_{CC} = 5.5V, CS = 0$                                                                      |                        | 5                           | mA                   |
| V <sub>IL</sub><br>V <sub>IH</sub>                                           | Input Voltage Levels                                          |                                                                                              | -0.1<br>2.0            | 0.8<br>V <sub>CC</sub> +0.5 | v<br>v               |
| V <sub>OL</sub><br>V <sub>OH</sub>                                           | Output Voltage Levels                                         | I <sub>OL</sub> =2.1 mA<br>I <sub>OH</sub> =-400 μA                                          | 2.4                    | 0.4                         | v<br>v               |
| ILI                                                                          | Input Leakage Current                                         | V <sub>IN</sub> =5.5V                                                                        |                        | 10                          | μΑ                   |
| ILO                                                                          | Output Leakage Current                                        | V <sub>OUT</sub> =5.5V, CS=0                                                                 |                        | 10                          | μΑ                   |
| tskh<br>tskl                                                                 | SK Frequency<br>SK High Time (Note 2)<br>SK Low Time (Note 2) |                                                                                              | 0<br>3<br>2            | 200                         | kHz<br>μs<br>μs      |
| <sup>t</sup> css<br><sup>t</sup> csн<br>t <sub>DIS</sub><br>t <sub>DIH</sub> | Inputs<br>CS<br>DI                                            |                                                                                              | 0.2<br>0<br>0.4<br>0.4 |                             | μs<br>μs<br>μs<br>μs |
| t <sub>pd</sub> 1<br>t <sub>pd</sub> 0                                       | Output<br>DO                                                  | $C_L = 100 \text{ pF}$<br>$V_{OL} = 0.8V, V_{OH} = 2.0V$<br>$V_{IL} = 0.45V, V_{IH} = 2.40V$ |                        | 2<br>2                      | μs<br>μs             |
| t <sub>E/W</sub>                                                             | Self-Timed Program Cycle                                      |                                                                                              |                        | 15                          | ms                   |
| t <sub>CS</sub>                                                              | Min CS Low Time (Note 3)                                      |                                                                                              | 1                      |                             | μs                   |
| t <sub>SV</sub>                                                              | Rising Edge of CS to Status Valid                             | C <sub>L</sub> =100 pF                                                                       |                        | 1                           | μs                   |
| t <sub>oH</sub> , t <sub>IH</sub>                                            | Falling Edge of CS to DO TRI-STATE®                           |                                                                                              |                        | 0.4                         | μs                   |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency spec. specifies a minimum SK clock period of 5  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 5  $\mu$ s. e.g., if t<sub>SKL</sub> = 2  $\mu$ s then the minimum t<sub>SKH</sub> = 3  $\mu$ s in order to meet the SK frequency specification.

Note 3: CS must be brought low for a minimum of 1  $\mu s$  (t<sub>CS</sub>) between consecutive instruction cycles.

# Instruction Set for NMC9314B

| Instruction | SB | Op Code | Address      | Data                                         | Comments                    |  |
|-------------|----|---------|--------------|----------------------------------------------|-----------------------------|--|
| READ        | 1  | 10      | A5A4A3A2A1A0 |                                              | Read register A5A4A3A2A1A0  |  |
| WRITE       | 1  | 01      | A5A4A3A2A1A0 | A5A4A3A2A1A0 D15-D0 Write register A5A4A3A2A |                             |  |
| ERASE       | 1  | 11      | A5A4A3A2A1A0 |                                              | Erase register A5A4A3A2A1A0 |  |
| EWEN        | 1  | 00      | 11xxxx       |                                              | Erase/write enable          |  |
| EWDS        | 1  | 00      | 00xxxx       | x Erase/write disable                        |                             |  |
| ERAL        | 1  | 00      | 10xxxx       |                                              | Erase all registers         |  |
| WRAL        | 1  | 00      | 01xxxx       | D15-D0                                       | Write all registers         |  |

NMC9314B has 7 instructions as shown. Note that the MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 6-bit address for 1 of 64, 16-bit registers.

# **NMC9314B**

# **Functional Description**

The NMC9314B is a small peripheral memory intended for use with COPS™ controllers and other nonvolatile memory applications. Its organization is sixty-four registers and each register is sixteen bits wide. The input and output pins are controlled by separate serial formats. Seven 9-bit instructions can be executed. The instruction format has a logical '1' as a start bit, two bits as an op code, and six bits of address. The programming cycle is self-timed, with the data out (DO) pin indicating the ready/busy status of the chip. The on-chip programming voltage generator allows the user to use a single power supply (V<sub>CC</sub>). It only generates high voltage during the programming modes (write, erase, chip erase, chip write). The DO pin is valid as data out during the read mode, and if initiated, as a ready/busy status indicator during a programming cycle. During all other modes the DO pin is in TRI-STATE, eliminating bus contention.

### READ

The read instruction is the only instruction which outputs serial data on the DO pin. After a read instruction is received, the instruction and address are decoded, followed by data transfer from the memory register into a 16-bit serial-out shift register. A dummy bit (logical '0') precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

### ERASE/WRITE ENABLE AND DISABLE

When  $V_{CC}$  is applied to the part it powers up in the programming disable (EWDS) state, programming must be preceded by a programming enable (EWEN) instruction. Programming remains enabled until a programming disable (EWDS) instruction is executed or  $V_{CC}$  is removed from the part. The programming disable instruction is provided to protect against accidental data disturb. Execution of a read instruction is independent of both EWEN and EWDS instructions.

### ERASE (Note 4)

Like most E<sup>2</sup>PROMs, the register must first be erased (all bits set to logical '1') before the register can be written (certain bits set to logical '0'). After an erase instruction is input, CS is dropped low. This falling edge of CS determines the start of the self-timed programming cycle. If CS is brought high subsequently (after observing the  $t_{CS}$  specification), the DO pin will indicate the ready/busy status of the chip. The DO pin will go low if the chip is still programming. The DO pin will go high when all bits of the register at the address specified in the instruction have been set to a logical '1'. The part is now ready for the next instruction sequence.

### WRITE (Note 4)

The write instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data (D0) is put on the data in (DI) pin CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. Like all programming modes, DO indicates the ready/busy status of the chip if CS is brought high after a minimum of 1  $\mu$ S (t<sub>CS</sub>). DO=logical '0' indicates that programming is still in progress. DO=logical '1' indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction. The register to be written into must have been previously erased.

### CHIP ERASE (Note 4)

Entire chip erasing is provided for ease of programming. Erasing the chip means that all registers in the memory array have each bit set to a logical '1'. Each register is then ready for a write instruction. The chip erase cycle is identical to the erase cycle except for the different op code.

### CHIP WRITE (Note 4)

All registers must be erased before a chip write operation. The chip write cycle is identical to the write cycle except for the different op code. All registers are simultaneously written with the data pattern specified in the instruction.

Note 4: During a programming mode (write, erase, chip erase, chip write), SK clock is only needed while the actual instruction, i.e., start bit, op code, address and data, is being input. It can remain deactivated during the selftimed programming cycle and status check.

# **Timing Diagrams**



TL/D/9144-3



AMC9314B

### NMC9314B



2-52

# National Semiconductor

# NMC93C56/C66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable Memories

# **General Description**

The NMC93C56/NMC93C66 are 2048/4096 bits of CMOS electrically erasable memory divided into 128/256 16-bit registers. They are fabricated using National Semiconductor's floating-gate CMOS process for high speed and low power. They operate from a single 5V supply since Vpp is generated on-board. The serial organization allow the NMC93C56/66 to be packaged in an 8-pin DIP or 14-pin SO package to save board space.

The memories feature a serial interface with the instruction. address, and write data, input on the Data-In (DI) pin. All read data and device status come out on the Data-Out (DO) pin. A low-to-high transition of shift clock (SK) shifts all data in and out. This serial interface is MICROWIRE™ compatible for simple interface to standard microcontrollers and microprocessors. There are 7 instructions: Read, Erase/Write Enable, Erase, Erase All, Write, Write All, and Erase/Write Disable. The NMC93C56/66 do not require an erase cycle prior to the Write and Write All instructions. The Erase and Erase All instructions are available to maintain complete read and programming capability with the NMOS NMC9346. All programming cycles are completely self-timed for simplified operation. The busy status is available on the DO pin to indicate the completion of a programming cycle. EEPROMs are shipped in the erased state where all bits are logical 1's.

# **Compatibility with Other Devices**

These memories are pin compatible to National Semiconductor's NMOS EEPROMs, NMC9306 and NMC9346 and CMOS EEPROMs NMC93C06/46. The NMC93C56/66 are both pin and function compatible with the NMC93C06/46, 256/1024-bit EEPROM with the one exception that the NMC93C56/66 require 2 additional address bits.

# Features

- Typical active current 400 μA; Typical standby current 25 μA
- Reliable CMOS floating gate technology
- 5V only operation in all modes
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- Device status signal during programming mode
- Sequential register read
- Over 40 years data retention
- Designed for 100,000 write cycles

# Block Diagram



# **Connection Diagrams**



See NS Package Number N08E

| Pin Names       |                    |  |  |  |
|-----------------|--------------------|--|--|--|
| CS              | Chip Select        |  |  |  |
| SK              | Serial Data Clock  |  |  |  |
| DI              | Serial Data Input  |  |  |  |
| DO              | Serial Data Output |  |  |  |
| GND             | Ground             |  |  |  |
| V <sub>CC</sub> | Power Supply       |  |  |  |



Top View

See NS Package Number M14A

# **Ordering Information**

Commercial Temp. Range (0°C to +70°C)

| Order Number        |
|---------------------|
| NMC93C56N/NMC93C66N |
| NMC93C56M/NMC93C66M |

### Extended Temp. Range ( $-40^{\circ}$ C to $+85^{\circ}$ C)

| Order Number              |
|---------------------------|
| NMC93C56EN/NMC93C66EN     |
| <br>NMC93C56EM/NMC93C66EM |

### Military Temp. Range ( $-55^{\circ}$ C to $+125^{\circ}$ C)

| Order Number          | _ |
|-----------------------|---|
| NMC93C56MN/NMC93C66MN |   |
| NMC93C56MM/NMC93C66MM |   |

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| -65°C to +150°C |
|-----------------|
| +6.5V to -0.3V  |
|                 |
| + 300°C         |
| 2000V           |
|                 |

# **Operating Conditions**

| Ambient Operating Temperature |                 |
|-------------------------------|-----------------|
| NMC93C56/NMC93C66             | 0°C to + 10°C   |
| NMC93C56E/NMC93C66E           | -40°C to +85°C  |
| NMC93C56M/NMC93C66M           |                 |
| (Mil. Temp.)                  | -55°C to +125°C |
| Positive Power Supply         | 4.5V to 5.5V    |

### 2000V **cteristics** $V_{co} = 5V + 10\%$ (upless otherwise specified)

| Symbol                               | Parameter                                 | Part Number                                                           | Conditions                                                                                                                   | Min                   | Max                        | Units    |
|--------------------------------------|-------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|----------|
| I <sub>CC1</sub>                     | Operating Current<br>CMOS Input Levels    | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M*      | $\label{eq:cs} \begin{split} &CS = V_{IH}, SK = 1 \text{ MHz} \\ &SK = 0.5 \text{ MHz} \\ &SK = 0.5 \text{ MHz} \end{split}$ |                       | 2<br>2<br>2                | mA       |
| ICC2                                 | Operating Current<br>TTL Input Levels     | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | $\label{eq:cs} \begin{split} &CS = V_{IH}, SK = 1 \text{ MHz} \\ &SK = 0.5 \text{ MHz} \\ &SK = 0.5 \text{ MHz} \end{split}$ |                       | 3<br>3<br>4                | mA       |
| I <sub>CC3</sub>                     | Standby Current                           | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | CS = 0V                                                                                                                      |                       | 50<br>100<br>100           | μΑ       |
| lıL                                  | Input Leakage                             | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | $V_{IN} = 0V$ to $V_{CC}$                                                                                                    | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ<br>μΑ |
| lol                                  | Output Leakage                            | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | $V_{IN} = 0V$ to $V_{CC}$                                                                                                    | 2.5<br>10<br>10       | 2.5<br>10<br>10            | μΑ<br>μΑ |
| V <sub>IL</sub><br>V <sub>IH</sub>   | Input Low Voltage<br>Input High Voltage   |                                                                       |                                                                                                                              | -0.1<br>2             | 0.8<br>V <sub>CC</sub> + 1 | v<br>v   |
| V <sub>OL1</sub>                     | Output Low<br>Voltage                     | NMC93CS56/NMC93C566<br>NMC93CS56E/NMC93C566E<br>NMC93CS56M/NMC93C566M | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 1.8 \text{ mA}$                                          |                       | 0.4<br>0.4<br>0.4          | v        |
| V <sub>OH1</sub>                     | Output High<br>Voltage                    |                                                                       | I <sub>OH</sub> = 400 μA                                                                                                     | 2.4                   |                            | v        |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                                                       | $I_{OL} = 10 \ \mu A$<br>$I_{OH} = -10 \ \mu A$                                                                              | V <sub>CC</sub> - 0.2 | 0.2                        | v<br>v   |
| f <sub>SK</sub>                      | SK Clock Frequency                        | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       |                                                                                                                              | 0<br>0<br>0           | 1<br>0.5<br>0.5            | MHz      |
| <sup>t</sup> SKH                     | SK High Time                              | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                             | 250<br>500<br>500     |                            | ns       |
| t <sub>SKL</sub>                     | SK Low Time                               | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | (Note 2)<br>(Note 3)<br>(Note 3)                                                                                             | 250<br>500<br>500     |                            | ns       |
| tcs                                  | Minimum CS<br>Low Time                    | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | (Note 4)<br>(Note 5)<br>(Note 5)                                                                                             | 250<br>500<br>500     |                            | ns       |
| tcss                                 | CS Setup Time                             | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M       | Relative to SK                                                                                                               | 50<br>100<br>100      |                            | ns       |

2

| Symbol           | Parameter                 | Part Number                                                     | Conditions                      | Min               | Max                 | Units |
|------------------|---------------------------|-----------------------------------------------------------------|---------------------------------|-------------------|---------------------|-------|
| t <sub>DIS</sub> | DI Setup Time             | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | Relative to SK                  | 100<br>200<br>200 |                     | ns    |
| t <sub>CSH</sub> | CS Hold Time              |                                                                 | Relative to SK                  | 0                 |                     | ns    |
| t <sub>DIH</sub> | DI Hold Time              | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | Relative to SK                  | 100<br>200<br>200 |                     | ns    |
| t <sub>PD1</sub> | Output Delay to "1"       | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test                         |                   | 500<br>1000<br>1000 | ns    |
| t <sub>PD0</sub> | Output Delay to "0"       | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test                         |                   | 500<br>1000<br>1000 | ns    |
| t <sub>SV</sub>  | CS to Status Valid        | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test                         |                   | 500<br>1000<br>1000 | ns    |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE® | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test<br>CS = V <sub>IL</sub> |                   | 100<br>200<br>200   | ns    |
| twp              | Write Cycle Time          |                                                                 |                                 |                   | 10                  | ms    |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 µs, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 1 µs. For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 750 ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2 µs, therefore in an SK clock cycle tskH + tskL must be greater than or equal to 2 µs. For example, if the tskL = 500 ns then the minimum tskH = 1.5 µs in order to meet the SK frequency specification.

Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles. Note 6: This parameter is periodically sampled and not 100% tested.

# $\begin{array}{l} \textbf{Capacitance} \text{ (Note 6)} \\ T_A = 25^\circ C \text{ f} = 1 \text{ MHz} \end{array}$

| Symbol Test |                    | Тур | Max | Units |
|-------------|--------------------|-----|-----|-------|
| COUT        | Output Capacitance |     | 5   | pF    |
| CIN         | Input Capacitance  |     | 5   | pF    |

# **AC Test Conditions**

| Output Load               | 1 TTL Gate and $C_L = 100  pF$ |
|---------------------------|--------------------------------|
| Input Pulse Levels        | 0.4V to 2.4V                   |
| Timing Measurement Refere | nce Level                      |
| Input                     | 1V and 2V                      |
| Output                    | 0.8V and 2V                    |

# **Functional Description**

The NMC93C56 and NMC93C66 have 7 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 10-bits carry the op code and the 8-bit address for register selection.

### Read (READ):

The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

### Erase/Write Enable (EWEN):

When V<sub>CC</sub> is applied to the part, it powers up in the Erase/ Write Disable (EWDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V<sub>CC</sub> is removed from the part.

### Erase (ERASE):

The ERASE instruction will program all bits in the specified register to the logical '1' state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns ( $t_{CS}$ ). DO = logical '0' indicates that programming is still in progress. DO = logical '1' indicates that the register, at the address specified in the instruction, has been erased, and the part is ready for another instruction.

### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). DO = logical 0 indicates that programming is still in progress. DO = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another in-struction.

### Erase All (ERAL):

The ERAL instruction will simultaneously program all registers in the memory array and set each bit to the logical '1' state. The Erase All cycle is identical to the ERASE cycle except for the different op-code. As in the ERASE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>).

### Write All (WRAL):

The (WRAL) instruction will simultaneously program all registers with the data pattern specified in the instruction. As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns ( $t_{CS}$ ).

### Erase/Write Disable (EWDS):

To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions.

# Instruction Set for the NMC93C56 and NMC93C66

| Instruction | SB | Op Code | Address  | Data   | Comments                                                           |  |  |
|-------------|----|---------|----------|--------|--------------------------------------------------------------------|--|--|
| READ        | 1  | 10      | A7-A0    |        | Reads data stored in memory.                                       |  |  |
| EWEN        | 1  | 00      | 11XXXXXX |        | Write enable must precede all programming modes.                   |  |  |
| ERASE       | 1  | 11      | A7-A0    |        | Erase register A7A6A5A4A3A2A1A0.                                   |  |  |
| ERAL        | 1  | 00      | 10XXXXXX |        | Erases all registers.                                              |  |  |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | Writes register if address is unprotected.                         |  |  |
| WRAL        | 1  | 00      | 01XXXXXX | D15-D0 | Writes all registers. Valid only when Protect Register is cleared. |  |  |
| EWDS        | 1  | 00      | 00XXXXXX |        | Disables all programming instructions.                             |  |  |



2-58





# National Semiconductor

# NMC93CS56/CS66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable Memories

# **General Description**

The NMC93CS56/NMC93CS66 are 2048/4096 bits of read/write memory divided into 128/256 registers of 16 bits each. N registers (N  $\leq$  128 or N  $\leq$  256) can be protected against data modification by programming into a special on-chip register, called the memory "protect register", the address of the first register to be protected. This address can be "locked" into the device, so that these registers can be permanently protected. Thereafter, all attempts to alter data in a register whose address is equal to or greater than the address stored in the "protect register" will be aborted.

The "read" instruction loads the address of the first register to be read into an 8-bit address pointer. Then the data is clocked out serially on the "DO" pin and automatically cycles to the next register to produce a serial data stream. In this way the entire memory can be read in one continuous data stream or as registers of varying length from 16 to 2048/4096 bits. Thus, the NMC93CS56/NMC93CS66 can be viewed as a non-volatile shift register.

The "write" cycle is completely self-timed. No separate erase cycle is required before write. The "write" cycle is only enabled when pin 6 (program enable) is held "high". If the address of the register to be written is less than the address in the "protect register" then the data is written 16 bits at a time into one of the 128/256 data registers. If "CS" is brought "high" following the initiation of a "write" cycle, the "DO" pin indicates the ready/busy status of the chip.

National Semiconductor's EEPROMs are designed and tested for applications requiring extended endurance. Refer to device operation for further endurance information. Data retention is specified to be greater than 40 years.

# Features

Write protection in user defined section of memory

- Typical active current 400 μA; Typical standby current 25 μA
- Reliable CMOS floating gate technology
- 5 volt only operation in all modes
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- Device status signal during programming mode
- Sequential register read
- Over 40 years data retention
- Designed for 100,000 write cycles



# **Connection Diagrams**

### PIN OUT:



See NS Package Number N08E

### Pin Names CS Chip Select SK Serial Data Clock Serial Data Input DI DO Serial Data Output GND Ground PE Program Enable PRE Protect Register Enable Power Supply Vcc



See NS Package Number M14A

# **Ordering Information**

### Commercial Temp. Range (0°C to + 70°C)

Order Number NMC93CS56N/NMC93CS66N NMC93CS56M/NMC93CS66M

### Extended Temp. Range (-40°C to +85°C)

### Order Number

NMC93CS56EN/NMC93CS66EN NMC93CS56EM/NMC93CS66EM

### Military Temp. Range (-55°C to +125°C)

### Order Number

NMC93CS56MN/NMC93CS66MN NMC93CS56MM/NMC93CS66MM

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Ambient Storage Temperature     | -65°C to +150°C |
|---------------------------------|-----------------|
| All Input or Output Voltages    | +6.5V to -0.3V  |
| with Respect to Ground          |                 |
| Lead Temp. (Soldering, 10 sec.) | + 300°C         |
| ESD rating                      | 2000V           |

# **Operating Conditions**

| Ambient Storage Temperature |                 |
|-----------------------------|-----------------|
| NMC93CS56/MNC93CS66         | 0°C to +70°C    |
| NMC93CS56E/NMC93CS66E       | -40°C to +85°C  |
| NMC93CS56M/NMC93CS66M       |                 |
| (Mil. Temp.)                | -55°C to +125°C |
| Positive Power Supply       | 4.5V to 5.5V    |

# DC and AC Electrical Characteristics $V_{CC}$ = 5V $\pm$ 10% (unless otherwise specified)

| Symbol                               | Parameter                                 | Part Number                                                            | Conditions                                                                                                     | Min                   | Max                        | Units    |
|--------------------------------------|-------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|----------|
| ICC1                                 | Operating Current<br>CMOS Input Levels    | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M* | $\begin{array}{l} CS = V_{IH}, SK = 1 \text{ MHz} \\ SK = 0.5 \text{ MHz} \\ SK = 0.5 \text{ MHz} \end{array}$ |                       | 2<br>2<br>2                | mA       |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | $\begin{array}{l} CS = V_{IH}, SK = 1 \text{ MHz} \\ SK = 0.5 \text{ MHz} \\ SK = 0.5 \text{ MHz} \end{array}$ |                       | 3<br>3<br>4                | mA       |
| I <sub>CC3</sub>                     | Standby Current                           | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | CS = 0V                                                                                                        |                       | 50<br>100<br>100           | μΑ       |
| կլ                                   | Input Leakage                             | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | $V_{IN} = 0V$ to $V_{CC}$                                                                                      | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ<br>μΑ |
| I <sub>OL</sub>                      | Output Leakage                            | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | $V_{OUT} = 0V \text{ to } V_{CC}$                                                                              | -2.5<br>-10<br>-10    | 2.5<br>10<br>10            | μΑ<br>μΑ |
| V <sub>IL</sub><br>ViH               | Input Low Voltage<br>Input High Voltage   |                                                                        |                                                                                                                | -0.1<br>2             | 0.8<br>V <sub>CC</sub> + 1 | V<br>V   |
| V <sub>OL1</sub>                     | Output Low Voltage                        | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 1.8 \text{ mA}$                            |                       | 0.4<br>0.4<br>0.4          | v        |
| V <sub>OH1</sub>                     | Output High Voltage                       |                                                                        | $I_{OH} = -400 \ \mu A$                                                                                        | 2.4                   |                            | V        |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                                                        | I <sub>OL</sub> = 10 μA<br>I <sub>OH</sub> = -10 μA                                                            | V <sub>CC</sub> - 0.2 | 0.2                        | v<br>v   |
| f <sub>SK</sub>                      | SK Clock Frequency                        | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  |                                                                                                                | 0<br>0<br>0           | 1<br>0.5<br>0.5            | MHz      |
| tsкн                                 | SK High Time                              | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                               | 250<br>500<br>500     |                            | ns       |
| tSKL                                 | SK Low Time                               | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | (Note 2)<br>(Note 3)<br>(Note 3)                                                                               | 250<br>500<br>500     |                            | ns       |
| tcs                                  | Minimum CS<br>Low Time                    | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | (Note 4)<br>(Note 5)<br>(Note 5)                                                                               | 250<br>500<br>500     |                            | ns       |
| tcss                                 | CS Setup Time                             | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | Relative to SK                                                                                                 | 50<br>100<br>100      |                            | ns       |
| <sup>t</sup> PRES                    | PRE Setup Time                            | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M  | Relative to SK                                                                                                 | 50<br>100<br>100      |                            | ns       |

\*Thruout this table "M" refers to temperature range ( $-55^\circ\text{C}$  to  $\,+\,125^\circ\text{C})$  not package.

2

# **DC and AC Electrical Characteristics**

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified) (Continued)

| Symbol            | Parameter                 | Part Number                                                           | Conditions                      | Min               | Max                 | Units<br>ns |
|-------------------|---------------------------|-----------------------------------------------------------------------|---------------------------------|-------------------|---------------------|-------------|
| t <sub>PES</sub>  | PE Setup Time             | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | Relative to SK                  | 50<br>100<br>100  |                     |             |
| t <sub>DIS</sub>  | DI Setup Time             | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | Relative to SK                  | 100<br>200<br>200 |                     | ns          |
| t <sub>CSH</sub>  | CS Hold Time              |                                                                       | Relative to SK                  | 0                 |                     | ns          |
| t <sub>PEH</sub>  | PE Hold Time              | NMC93CS56E/NMC93CS66E Relative to CS 500                              |                                 | 250<br>500<br>500 |                     | ns          |
| t <sub>PREH</sub> | PRE Hold Time             |                                                                       | Relative to SK                  | 0                 |                     | ns          |
| <sup>t</sup> DIH  | DI Hold Time              | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | Relative to SK                  | 100<br>200<br>200 |                     | ns          |
| t <sub>PD1</sub>  | Output Delay to "1"       | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | AC Test                         |                   | 500<br>1000<br>1000 | ns          |
| t <sub>PD0</sub>  | Output Delay to "0"       | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | AC Test                         |                   | 500<br>1000<br>1000 | ns          |
| tsv               | CS to Status Valid        | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | AC Test                         |                   | 500<br>1000<br>1000 | ns          |
| t <sub>DF</sub>   | CS to DO in<br>TRI-STATE® | NMC93CS56/NMC93CS66<br>NMC93CS56E/NMC93CS66E<br>NMC93CS56M/NMC93CS66M | AC Test<br>CS = V <sub>IL</sub> |                   | 100<br>200<br>200   | ns          |
| twp               | Write Cycle Time          |                                                                       |                                 |                   | 10                  | ms          |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 microsecond, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 1 microsecond. For example if  $t_{SKL} = 250$  ns then the minimum  $t_{SKH} = 750$  ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2 microseconds, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 2 microseconds. For example, if  $t_{SKL} = 500$  ns then the minimum  $t_{SKH} = 1.5$  microseconds in order to meet the SK frequency specification.

Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles. Note 6: This parameter is periodically sampled and not 100% tested.

# Capacitance (Note 6)

 $T_A = 25^{\circ}C, f = 1MHz$ 

| Symbol | Test               | Тур | Max | Units |
|--------|--------------------|-----|-----|-------|
| COUT   | Output Capacitance |     | 5   | pF    |
| CIN    | Input Capacitance  |     | 5   | pF    |

# **AC Test Conditions**

| Output Load                        | 1 TTL Gate and $C_L = 100  pF$ |  |  |  |  |  |
|------------------------------------|--------------------------------|--|--|--|--|--|
| Input Pulse Levels                 | 0.4V to 2.4V                   |  |  |  |  |  |
| Timing Measurement Reference Level |                                |  |  |  |  |  |
| Input                              | 1V and 2V                      |  |  |  |  |  |
| Output                             | 0.8V and 2V                    |  |  |  |  |  |

# **Functional Description**

The NMC93CS56 and NMC93CS66 have 10 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 10-bits carry the op code and the 8-bit address for register selection.

### Read (READ):

The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the NONVOLATILE SHIFT-REGISTER mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained.

### Write Enable (WEN):

When V<sub>CC</sub> is applied to the part, it powers up in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed programming remains enabled until a Write Disable (WDS) instruction is executed or V<sub>CC</sub> is removed from the part.

### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. The PE pin **MUST** be held "high" while loading the WRITE instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". The DO pin indicates the READY/ BUSY status of the chip if CS is brought high after a minimum of 250 ns ( $t_{CS}$ ). DO = logical 0 indicates that programming is still in progress. DO = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

### Write All (WRALL):

The Write All (WRALL) instruction is valid only when the "protect register" has been cleared by executing a PRCLEAR instruction. The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin **MUST** be held "high" while loading the WRALL instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>).

### Write Disable (WDS):

To protect against accidental data disturb, the Write Disable (WDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions.

### Protect Register Read (PRREAD):

The Protect Register Read (PRREAD) instruction outputs the address stored in the "protect register" on the DO pin. The PRE pin **MUST** be held "high" while loading the instruction. Following the PRREAD instruction the 8-bit address stored in the memory Protect Register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 8-bit address string.

### Protect Register Enable (PREN):

The Protect Register Enable (PREN) instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before

# Instruction Set for the NMC93CS56 and NMC93CS66

| Instruction | SB | Op Code | Address  | Data   | PRE | PE | Comments                                                                                                                               |
|-------------|----|---------|----------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | 0   | Х  | Reads data stored in memory, starting at specified address.                                                                            |
| WEN         | 1  | 00      | 11XXXXXX |        | 0   | 1  | Write enable must precede all programming modes.                                                                                       |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                             |
| WRALL       | 1  | 00      | 01XXXXXX | D15-D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared.                                                                     |
| WDS         | 1  | 00      | 00XXXXXX |        | 0   | Х  | Disables all programming instructions.                                                                                                 |
| PRREAD      | 1  | 10      | XXXXXXXX |        | 1   | Х  | Reads address stored in Protect Register.                                                                                              |
| PREN        | 1  | 00      | 11XXXXXX |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions.                                                                      |
| PRCLEAR     | 1  | 11      | 11111111 |        | 1   | 1  | Clears the "protect register" so that no registers are protected from WRITE.                                                           |
| PRWRITE     | 1  | 01      | A7-A0    |        | 1   | 1  | Programs address into Protect Register. Thereafter,<br>memory addresses ≥ the address in Protect Register are<br>protected from WRITE. |
| PRDS        | 1  | 00      | 00000000 |        | 1   | 1  | One time only instruction after which the address in the<br>Protect Register cannot be altered.                                        |

# NMC93CS56/NMC93CS66

## Functional Description (Continued)

the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins **MUST** be held "high" while loading the instruction.

Note that a PREN instruction must **immediately** precede a PRCLEAR, PRWRITE, or PRDS instruction.

### Protect Register Clear (PRCLEAR):

The Protect Register Clear (PRCLEAR) instruction clears the address stored in the Protect Register and, therefore, enables **all** registers for the WRITE and WRALL instruction. The PRE and PE pins **must** be held "high" while loading the instruction, however, after loading the PRCLEAR instruction the PRE and PE pins become "don't care". Note that a PREN instruction must **immediately** precede a PRCLEAR instruction.

### Protect Register Write (PRWRITE):

The Protect Register Write (PRWRITE) instruction is used to write into the Protect Register the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction the Protect Register must first be cleared by executing a PRCLEAR operation and that the PRE and PE pins **must** be held "high" while loading the instruction, however, after loading the PRWRITE instruction the PRE and PE pins become 'don't care'. Note that a PREN instruction must *immediately* precede a PRWRITE instruction.

### Protect Register Disable (PRDS):

The Protect Register Disable (PRDS) instruction is a **one time only** instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins **must** be held "high" while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care".

Note that a PREN instruction must **immediately** precede a PRDS instruction.

# **Timing Diagrams**



\*This is the minimum SK period (See Note 2).





.







# NMC93CS56/NMC93CS66





2

# National Semiconductor

# NMC93CS06x3/CS46x3/CS56x3/CS66x3 Extended Voltage 256-/1024-/2048-/4096-Bit Serial EEPROM with Protect Register

## **General Description**

The NMC93CS family of extended operating voltage serial EEPROM are 256/1024/2048/4096 bits of read/write memory divided into 16/64/128/256 registers of 16 bits each. N registers (N≤16, N≤64, N≤128, N≤256) can be protected against data modification by programming a special on-chip register called the Protect Register with the address of the first register to be protected against data modification. Additionally, this address can be "locked" into the device, making all future attempts to change data impossible.

These memories feature a serial interface with the instruction, address, and write data input on the Data-In pin. All data-out, and device status are available on the Data-Out pin. A low to high transition of Serial Data Clock (SK) shifts all data in or out of the memory. This serial interface is MICROWIRE™ compatible providing simple interfacing to standard microcontrollers and microprocessors. There are a total of 10 instructions, 5 which operate on the EEPROM memory, and 5 which operate on the Protect Register. The memory instructions are READ, WRITE, WRITE ALL,\* WRITE ENABLE, and WRITE DISABLE. To perform any of the memory instructions, the input PRE must be low. The instructions to the Protect Register are similar, except the

\*The WRITE ALL instruction is only functional from 4.5V to 5.5V V<sub>CC</sub>. Its

input PRE must be high. The Protect register instructions are PRREAD, PRWRITE, PREN, PRCLEAR, and PRDS.

These memories feature a unique EEPROM memory cell which does not require erasing prior to writing, therefore reduces the total number of programming cycles, thus increasing the endurance of the device in actual application. These EEPROM memories are designed for applications requiring 40 years data retention and 100,000 data changes per bit. They are ideal for battery operated applications due to the wide operating voltage range. They are fully functional in all modes of operation across a guaranteed range of 3.0V-5.5V.

#### Features

- 3.0V to 5.5V guaranteed operating range
- Typical active current 400 μA; typical standby current 25 μA
- Write protection in a user defined section of memory
- Reliable CMOS floating gate technology
- MICROWIRE compatible serial I/O
- Self timed write cycle
- Device status during write mode
- 40 year data retention
- 100,000 data changes per bit

## **Block Diagram**

primary purpose is as a test mode.



NMC93CS06x3/CS46x3/CS56x3/CS66x3

## **Connection Diagrams**



NMC93CS06N3/ NMC93CS46N3/NMC93CS56N3/NMC93CS66N3 NMC93CS06M3/ NMC93CS46M3/NMC93CS56M3/NMC93CS66M3

#### Extended Temp. Range ( $-40^{\circ}$ C to $+85^{\circ}$ C)

| Order Number                           |
|----------------------------------------|
| NMC93CS06EN3/                          |
| NMC93CS46EN3/NMC93CS56EN3/NMC93CS66EN3 |
| NMC93CS06EM3/                          |
| NMC93CS46EM3/NMC93CS56EM3/NMC93CS66EM3 |

2

## **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Ambient Storage Temperature           | -65°C to +150°C |
|---------------------------------------|-----------------|
| All Input or Output Voltages          | +6.5V to -0.3V  |
| with Respect to Ground                |                 |
| Lead Temperature (Soldering, 10 sec.) | + 300°C         |
| ESD rating                            | 2000V           |

## **Operating Conditions**

Ambient Operating Temperature NMC93CSxx NMC93CSxxE Positive Power Supply

0°C to +70°C -40°C to +85°C 3.0V to 5.5V

## DC and AC Electrical Characteristics $V_{CC} = 3.0V$ to 5.5V unless otherwise specified

| Symbol                               | Parameter                                 | Part Number                                   | Conditions                                                                                                                                                                  | Min                   | Max                        | Units |
|--------------------------------------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|-------|
| V <sub>RPP</sub>                     | Power Supply Ripple                       |                                               | Peak-to-Peak<br>(Note 7)                                                                                                                                                    |                       | 0.1 V <sub>CC</sub>        | v     |
| ICC1                                 | Operating Current<br>CMOS Input Levels    | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | $CS = V_{IH}, SK = 1.0 MHz$                                                                                                                                                 |                       | 2<br>2                     | mA    |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CSS66E | $\label{eq:cs} \begin{array}{l} \text{CS} = \text{V}_{\text{IH}} \text{, SK} = 1.0 \text{ MHz} \\ 4.5 \text{V} {\leq} \text{V}_{\text{CC}} {\leq} 5.5 \text{V} \end{array}$ |                       | 3<br>3                     | mA    |
| ICC3                                 | Standby Current                           | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | CS = 0V                                                                                                                                                                     |                       | 50<br>100                  | μΑ    |
| l <sub>IL</sub>                      | Input Leakage                             | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | $V_{IN} = 0V$ to $V_{CC}$                                                                                                                                                   | -2.5<br>-10           | 2.5<br>10                  | μΑ    |
| IOL                                  | Output Leakage                            | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CSS66E | $V_{OUT} = 0V$ to $V_{CC}$                                                                                                                                                  | -2.5<br>-10           | 2.5<br>10                  | μΑ    |
| V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage   |                                               | 4.5V≤V <sub>CC</sub> ≤5.5V                                                                                                                                                  | 2                     | 0.8                        | v     |
| V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage   |                                               | 3V≤V <sub>CC</sub> ≤4.5V                                                                                                                                                    | -0.1<br>2             | 0.6<br>V <sub>CC</sub> + 1 | v     |
| V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage |                                               | $4.5V \le V_{CC} \le 5.5V$<br>$I_{OL} = 2.1 \text{ mA}$<br>$I_{OH} = -400 \ \mu\text{A}$                                                                                    | 2.4                   | 0.4                        | v     |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                               | $\begin{array}{l} 3V \leq V_{CC} \leq 4.5V \\ I_{OL} = 10 \ \mu A \\ I_{OH} = -10 \ \mu A \end{array}$                                                                      | V <sub>CC</sub> – 0.2 | 0.2                        | v     |
| fsĸ                                  | SK Clock Frequency                        | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  |                                                                                                                                                                             | 0<br>0                | 1<br>0.5                   | MHz   |
| t <sub>SKH</sub>                     | SK High Time                              | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | (Note 2)<br>(Note 3)                                                                                                                                                        | 500<br>500            |                            | ns    |
| t <sub>SKL</sub>                     | SK Low Time                               | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | (Note 2)<br>(Note 3)                                                                                                                                                        | 250<br>500            |                            | ns    |
| t <sub>CS</sub>                      | Minimum CS<br>Low Time                    | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | (Note 4)<br>(Note 5)                                                                                                                                                        | 250<br>500            |                            | ns    |
| tcss                                 | CS Setup Time                             | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | Relative to SK                                                                                                                                                              | 50<br>100             |                            | ns    |
| <b>t</b> PRES                        | PRE Setup Time                            | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | Relative to SK                                                                                                                                                              | 50<br>100             |                            | ns    |
| tPES                                 | PE Setup Time                             | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | Relative to SK                                                                                                                                                              | 50<br>100             |                            | ns    |
| t <sub>DIS</sub>                     | DI Setup Time                             | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E  | Relative to SK                                                                                                                                                              | 100<br>200            |                            | ns    |

| Symbol           | Parameter                 | Part Number                                  | Conditions                           | Min                | Max         | Units |
|------------------|---------------------------|----------------------------------------------|--------------------------------------|--------------------|-------------|-------|
| t <sub>CSH</sub> | CS Hold Time              |                                              | Relative to SK                       | 0                  |             | ns    |
| t <sub>PEH</sub> | PE Hold Time              | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | Relative to CS<br>Relative to CS     | 250<br>500         |             | ns    |
| tPREH            | PRE Hold Time             |                                              | Relative to SK                       | 0                  |             | ns    |
| <sup>t</sup> DIH | DI Hold Time              | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | Relative to SK                       | 100<br>200         |             | ns    |
| t <sub>PD1</sub> | Output Delay to "1"       | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | AC Test                              |                    | 500<br>1000 | ns    |
| t <sub>PD0</sub> | Output Delay to "0"       | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | AC Test                              |                    | 500<br>1000 | ns    |
| t <sub>SV</sub>  | CS to Status Valid        | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | AC Test                              |                    | 500<br>1000 | ns    |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE® | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | CS = V <sub>IL</sub><br>AC Test      |                    | 100<br>200  | ns    |
| t <sub>WP</sub>  | Write Cycle Time          |                                              |                                      |                    | 15          | ms    |
|                  | Endurance                 |                                              | Number of<br>Data Changes<br>per Bit | Typical<br>100,000 |             | Cycle |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 microsecond, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 1 microsecond. For example if  $t_{SKL} = 250$  ns then the minimum  $t_{SKH} = 750$  ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Extended Temperature parts specifies a minimum SK clock period of 2 microseconds, therefore in an SK clock cycle  $t_{SKH} + t_{SKL}$  must be greater than or equal to 2 microseconds. For example, if  $t_{SKL} = 500$  ns then the minimum  $t_{SKH} = 1.5$  microseconds in order to meet the SK frequency specification.

Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 6: This parameter is periodically sampled and not 100% tested.

Note 7: Rate of voltage change must be less than 0.5 V/ms.

## Capacitance (Note 6)

| $T_A =$ | 25°C, 1 | = 1MHz |
|---------|---------|--------|
|---------|---------|--------|

| Symbol          | Test               | Тур | Max | Units |
|-----------------|--------------------|-----|-----|-------|
| COUT            | Output Capacitance |     | 5   | pF    |
| C <sub>IN</sub> | Input Capacitance  |     | 5   | pF    |

## **AC Test Conditions**

| Output Load                | 1 TTL Gate and $C_L = 100 \text{ pF}$ |
|----------------------------|---------------------------------------|
| Input Pulse Levels         | 0.4V to 2.4V                          |
| Timing Measurement Referen | ce Level                              |
| Input                      | 1V and 2V                             |
| Output                     | 0.8V and 2V                           |

## **Functional Description**

The NMC93CSxx family of extended voltage EEPROM have 10 instructions as described below. Note that there is a difference in the length of the instruction for the NMC93CS06 and NMC93CS46 vs. the NMC93CS56 and NMC93CS66. This is due to the fact that the two larger devices require 2 additional address bits which are not required for the smaller devices. Within the two groups of devices the number of address bits remain constant even though in some cases the most significant bit(s) are not used. In every instruction, the first bit is always a "1" and is viewed as a start bit. The next 8 or 10 bits (depending on device size) carry the op code and address. The address is either 6 or 8 bits depending on the device size.

#### Read (READ):

The Read (READ) instruction outputs serial data on the D0 pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the NONVOLATILE SHIFT-REGISTER mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained.

#### Write Enable (WEN):

When V<sub>CC</sub> is applied to the part, it "powers up" in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed programming remains enabled until a Write Disable (WDS) instruction is executed or V<sub>CC</sub> is removed from the part.

#### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The PE pin **MUST** be held high while loading the WRITE instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". The D0 pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). D0 = logical 0 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

#### Write All (WRALL):

The Write All (WRALL) instruction is valid only when the Protect Register has been cleared by executing a PRCLEAR instruction. Additionally, it is only guaranteed at  $V_{CC}=5.0V\pm10\%$ . The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin **MUST** be held high while loading the WRALL instruction, however, after loading the WRITE instruction the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>).

#### Write Disable (WDS):

To protect against accidental data disturb, the Write Disable (WDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions.

#### Protect Register Read (PRREAD):

The Protect Register Read (PRREAD) instruction outputs the address stored in the Protect Register on the DO pin. The PRE pin **MUST** be held high while loading the instruction. Following the PRREAD instruction the 6- or 8-bit address stored in the memory protect register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 6- or 8-bit address string.

#### Protect Register Enable (PREN):

The Protect Register Enable (PREN) instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins **MUST** be held high while loading the instruction.

Note that a PREN instruction must **immediately** precede a PRCLEAR, PRWRITE, or PRDS instruction.

#### Protect Register Clear (PRCLEAR):

The Protect Register Clear (PRCLEAR) instruction clears the address stored in the Protect Register and, therefore, enables **all** registers for the WRITE and WRALL instruction. The PRE and PE pins **must** be held high while loading the instruction, however, after loading the PRCLEAR instruction the PRE and PE pins become "don't care". Note that a PREN instruction must **immediately** precede a PRCLEAR instruction.

#### Protect Register Write (PRWRITE):

The Protect Register Write (PRWRITE) instruction is used to write into the Protect Register the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction the Protect Register must first be cleared by executing a PRCLEAR operation and that the PRE and PE pins **must** be held high while loading the instruction, however, after loading the PRWRITE instruction the PRE and PE pins become 'don't care'. Note that a PREN instruction must **immediately** precede a PRWRITE instruction.

#### Protect Register Disable (PRDS):

The Protect Register Disable (PRDS) instruction is a **one** time only instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins **must** be held high while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care".

Note that a PREN instruction must **immediately** precede a PRDS instruction.

|             |    |         |         |        |     | -  |                                                                                                                                        |
|-------------|----|---------|---------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| Instruction | SB | Op Code | Address | Data   | PRE | PE | Comments                                                                                                                               |
| READ        | 1  | 10      | A5-A0   |        | 0   | x  | Reads data stored in memory, starting at specified address.                                                                            |
| WEN         | 1  | 00      | 11XXXX  |        | 0   | 1  | Write enable must precede all programming modes.                                                                                       |
| WRITE       | 1  | 01      | A5-A0   | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                             |
| WRALL       | 1  | 00      | 01XXXX  | D15-D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared. Valid only at V $_{CC}=4.5V$ to 5.5V.                               |
| WDS         | 1  | 00      | 00XXXX  |        | 0   | X  | Disables all programming instructions.                                                                                                 |
| PRREAD      | 1  | 10      | XXXXXX  |        | 1   | X  | Reads address stored in Protect Register.                                                                                              |
| PREN        | 1  | 00      | 11XXXX  |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions.                                                                      |
| PRCLEAR     | 1  | 11      | 111111  |        | 1   | 1  | Clears the Protect Register so that no registers are<br>protected from WRITE.                                                          |
| PRWRITE     | 1  | 01      | A5-A0   |        | 1   | 1  | Programs address into Protect Register. Thereafter,<br>memory addresses ≥ the address in Protect Register are<br>protected from WRITE. |
| PRDS        | 1  | 00      | 000000  |        | 1   | 1  | One time only instruction after which the address in the<br>Protect Register cannot be altered.                                        |

## Instruction Set for the NMC93CS56x3 and NMC93CS66x3

| Instruction | SB | Op Code | Address  | Data   | PRE | PE | Comments                                                                                                                               |
|-------------|----|---------|----------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | 0   | x  | Reads data stored in memory, starting at specified address.                                                                            |
| WEN         | 1  | 00      | 11XXXXXX |        | 0   | 1  | Write enable must precede all programming modes.                                                                                       |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | 0   | 1  | Writes register if address is unprotected.                                                                                             |
| WRALL       | 1  | 00      | 01XXXXXX | D15-D0 | 0   | 1  | Writes all registers. Valid only when Protect Register is cleared. Valid only at $V_{CC}=4.5V$ to 5.5V.                                |
| WDS         | 1  | 00      | 00XXXXXX |        | 0   | X  | Disables all programming instructions.                                                                                                 |
| PRREAD      | 1  | 10      | XXXXXXXX |        | 1   | X  | Reads address stored in Protect Register.                                                                                              |
| PREN        | 1  | 00      | 11XXXXXX |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE, and<br>PRDS instructions.                                                                   |
| PRCLEAR     | 1  | 11      | 11111111 |        | 1   | 1  | Clears the "protect register" so that no registers are<br>protected from WRITE.                                                        |
| PRWRITE     | 1  | 01      | A7-A0    |        | 1   | 1  | Programs address into Protect Register. Thereafter,<br>memory addresses ≥ the address in Protect Register are<br>protected from WRITE. |
| PRDS        | 1  | 00      | 00000000 |        | 1   | 1  | One time only instruction after which the address in the<br>Protect Register cannot be altered.                                        |

2

## **Timing Diagrams**





\*This is the minimum SK period (See Note 2).



\*Address bit A7 becomes "don't care" for NMC93CS56 \*Address bits A5 and A4 become "don't cares" for NMC93CS06 †The memory automatically cycles to the next register. TL/D/10044-5



2-79

2







# National Semiconductor

# NMC93C06x3/C46x3/C56x3/C66x3 Extended Voltage 256-/1024/2048/4096-Bit Serial EEPROM

## **General Description**

The NMC93C06x3/C46x3/C56x3/C66x3 are 256/1024/ 2048/4096 bits of CMOS electrically erasable memory divided into 16/64/128/256 16-bit registers. They are fabricated using National Semiconductor's floating-gate CMOS process for high speed and low power. They operate from a single 3.0V to 5.5V supply since Vpp is generated on-board. The serial organization allow the NMC93C06x3/C46x3/ C56x3/C66x3 to be packaged in an 8-pin DIP or 14-pin SO package to save board space.

The memories feature a serial interface with the instruction, address, and write data, input on the Data-In (DI) pin. All read data and device status come out on the Data-Out (DO) pin. A low-to-high transition of shift clock (SK) shifts all data in and out. This serial interface is MICROWIRE™ compatible for simple interface to standard microcontrollers and microcorcessors. There are 7 instructions: Read, Erase/Write Enable, Erase, Erase All\*, Write, Write All\*, and Erase/Write Disable. The NMC93C06x3/C46x3/C56x3/C66x3 do not require an erase cycle prior to the Write and Write All instructions. The Erase and Erase All instructions are available to maintain complete read and programming cycles are completely self-timed for simplified operation. The busy status is

available on the DO pin to indicate the completion of a programming cycle. EEPROMs are shipped in the erased state where all bits are logical 1's.

## Compatibility with Other Devices

These memories are pin compatible to National Semiconductor's NMOS EEPROMs, NMC9306 and NMC9346 and CMOS EEPROMs NMC93C06x3/C46x3/C56x3/C66x3.

## Features

- Typical active current 400 μA; Typical standby current 25 μA
- Reliable CMOS floating gate technology
- 3.0V to 5.5V operation in all modes
- MICROWIRE compatible serial I/O
- Self-timed programming cycle
- Device status signal during programming mode
- Sequential register read
- 40 years data retention
- 100,000 write cycles

\*The instructions Erase All and Write All are functional only from  $V_{CC}=4.5V$  to 5.5V. Their primary purpose is as test modes.

## **Block Diagram**



## **Connection Diagrams**



| Pin Names       |                    |  |  |  |  |
|-----------------|--------------------|--|--|--|--|
| CS              | Chip Select        |  |  |  |  |
| SK              | Serial Data Clock  |  |  |  |  |
| DI              | Serial Data Input  |  |  |  |  |
| DO              | Serial Data Output |  |  |  |  |
| GND             | Ground             |  |  |  |  |
| V <sub>CC</sub> | Power Supply       |  |  |  |  |



See NS Package Number M14A

## **Ordering Information**

#### Commercial Temp. Range (0°C to +70°C)

Order Number NMC93C06N3 NMC93C46N3/NMC93C56N3/NMC93C66N3 NMC93C46M3/NMC93C56M3/NMC93C66M3 NMC93C06M83/NMC93C46M83

#### Extended Temp. Range (-40°C to +85°C)

#### Order Number

NMC93C06EN3 NMC93C46EN3/NMC93C56EN3/NMC93C66EN3 NMC93C46EM3/NMC93C56EM3/NMC93C66EM3 NMC93C06EM83/NMC93C46EM83

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Ambient Storage Temperature     | -65°C to +150°C |
|---------------------------------|-----------------|
| All Input or Output Voltages    | +6.5V to -0.3V  |
| with Respect to Ground          |                 |
| Lead Temp. (Soldering, 10 sec.) | + 300°C         |
| ESD Rating                      | 2000V           |

## **Operating Conditions**

Ambient Operating Temperature NMC93C56-NMC93C66 NMC93C56E-NMC93C66E Positive Power Supply

0°C to + 10°C -40°C to +85°C 3.0V to 5.5V

## DC and AC Electrical Characteristics $V_{CC} = 3.0V$ to 5.5V (unless otherwise specified)

| Symbol                               | Parameter                                 | Part Number                                  | Conditions                                                                                                          | Min                   | Max                        | Units      |
|--------------------------------------|-------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------|------------|
| ICC1                                 | Operating Current<br>CMOS Input Levels    | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | $CS = V_{IH}$ , $SK = 0.5 MHz$                                                                                      |                       | 2<br>2                     | mA         |
| I <sub>CC2</sub>                     | Operating Current<br>TTL Input Levels     | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | $CS = V_{IH}$ , $SK = 0.5 MHz$                                                                                      |                       | 3<br>3                     | mA         |
| I <sub>CC3</sub>                     | Standby Current                           | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | CS = 0V                                                                                                             |                       | 50<br>100                  | μA         |
| l <sub>IL</sub>                      | Input Leakage                             | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | $V_{IN} = 0V$ to $V_{CC}$                                                                                           | -2.5<br>-10           | 2.5<br>10                  | μA         |
| I <sub>OL</sub>                      | Output Leakage                            | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | $V_{IN} = 0V$ to $V_{CC}$                                                                                           | -2.5<br>-10           | 2.5<br>10                  | μΑ         |
| V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage   |                                              | $4.5 \mathrm{V} \leq \mathrm{V_{CC}} \leq 5.5 \mathrm{V}$                                                           | 2                     | 0.8                        | v          |
| V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage   |                                              | $3V \le V_{CC} \le 4.5V$                                                                                            | -0.1<br>2             | 0.6<br>V <sub>CC</sub> + 1 | . <b>V</b> |
| V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage |                                              | $\begin{array}{l} 4.5V \leq V_{CC} \leq 5.5V \\ I_{OL} = 2.1 \text{ mA} \\ I_{OH} = -400 \ \mu\text{A} \end{array}$ | 2.4                   | 0.4                        | v<br>v     |
| V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage |                                              | $\begin{aligned} 3V &\leq V_{CC} \leq 4.5V \\ I_{OL} &= 10 \ \mu A \\ I_{OH} &= -10 \ \mu A \end{aligned}$          | V <sub>CC</sub> – 0.2 | 0.2                        | v<br>v     |
| fsĸ                                  | SK Clock Frequency                        | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     |                                                                                                                     | 0<br>0                | 1<br>0.5                   | MHz        |
| <sup>t</sup> SKH                     | SK High Time                              | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | (Note 2)<br>(Note 3)                                                                                                | 500<br>500            |                            | ns         |
| t <sub>SKL</sub>                     | SK Low Time                               | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | (Note 2)<br>(Note 3)                                                                                                | 250<br>500            |                            | ns         |
| t <sub>CS</sub>                      | Minimum CS<br>Low Time                    | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | (Note 4)<br>(Note 5)                                                                                                | 250<br>500            |                            | ns         |
| t <sub>CSS</sub>                     | CS Setup Time                             | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E     | Relative to SK                                                                                                      | 50<br>100             |                            | ns         |
| tPRES                                | PRE Setup Time                            | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | Relative to SK                                                                                                      | 50<br>100             |                            | ns         |
| tPES                                 | PE Setup Time                             | NMC93CS06-NMC93CS66<br>NMC93CS06E-NMC93CS66E | Relative to SK                                                                                                      | 50<br>100             |                            | ns         |

| Symbol           | Parameter                 | Part Number                              | Conditions                        | Min                | Max         | Units  |
|------------------|---------------------------|------------------------------------------|-----------------------------------|--------------------|-------------|--------|
| t <sub>DIS</sub> | DI Setup Time             | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | Relative to SK                    | 100<br>200         |             | ns     |
| t <sub>CSH</sub> | CS Hold Time              |                                          | Relative to SK                    | 0                  |             | ns     |
| t <sub>DIH</sub> | DI Hold Time              | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | Relative to SK                    | 100<br>200         |             | ns     |
| t <sub>PD1</sub> | Output Delay to "1"       | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | AC Test                           |                    | 500<br>1000 | ns     |
| t <sub>PD0</sub> | Output Delay to "0"       | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | AC Test                           |                    | 500<br>1000 | ns     |
| tsv              | CS to Status Valid        | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | AC Test                           |                    | 500<br>1000 | ns     |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE® | NMC93C06-NMC93C66<br>NMC93C06E-NMC93C66E | AC Test<br>CS = V <sub>IL</sub>   |                    | 100<br>200  | ns     |
| t <sub>WP</sub>  | Write Cycle Time          |                                          |                                   |                    | 15          | ms     |
|                  | Endurance                 |                                          | Number of Data<br>Changes per Bit | Typical<br>100,000 |             | Cycles |

Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 2  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2  $\mu$ s. For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 1750 ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Extended Temperature parts specifies a minimum SK clock period of 2  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2  $\mu$ s. For example, if the t<sub>SKL</sub> = 500 ns then the minimum t<sub>SKH</sub> = 1.5  $\mu$ s in order to meet the SK frequency specification. Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 6: This parameter is periodically sampled and not 100% tested.

#### Capacitance (Note 6)

 $T_A = 25^{\circ}C f = 1 MHz$ 

| Symbol          | Test               | Тур | Max | Units |
|-----------------|--------------------|-----|-----|-------|
| COUT            | Output Capacitance |     | 5   | рF    |
| C <sub>IN</sub> | Input Capacitance  |     | 5   | pF    |

## **AC Test Conditions**

| Output Load               | 1 TTL Gate and $C_L = 100  pF$ |
|---------------------------|--------------------------------|
| Input Pulse Levels        | 0.4V to 2.4V                   |
| Timing Measurement Refere | nce Level                      |
| Input                     | 1V and 2V                      |
| Output                    | 0.8V and 2V                    |

## **Functional Description**

The NMC93C06/C46/C56/C66 have 7 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 10-bits carry the op code and the 8-bit address for register selection.

#### Read (READ):

The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock.

#### Erase/Write Enable (EWEN):

When V<sub>CC</sub> is applied to the part, it powers up in the Erase/ Write Disable (EWDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V<sub>CC</sub> is removed from the part.

#### Erase (ERASE):

The ERASE instruction will program all bits in the specified register to the logical '1' state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle.

The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). DO = logical '0' indicates that programming is still in progress. DO = logical '1' indicates that the register, at the address specified in the instruction, has been erased, and the part is ready for another instruction.

#### Write (WRITE):

The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). DO = logical 0 indicates that programming is still in progress. DO = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction.

#### Erase All (ERAL):

The ERAL instruction will simultaneously program all registers in the memory array and set each bit to the logical '1' state. The Erase All cycle is identical to the ERASE cycle except for the different op-code. As in the ERASE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). The ERAL instruction is valid only at V<sub>CC</sub> = 5.0V ± 10%.

#### Write All (WRAL):

The (WRAL) instruction will simultaneously program all registers with the data pattern specified in the instruction. As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). The WRAL instruction is valid only at V<sub>CC</sub> = 5.0V  $\pm$  10%.

#### Erase/Write Disable (EWDS):

To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions.

## Instruction Set for the NMC93C06 and NMC93C46

| Instruction | SB | Op Code | Address | Data   | Comments                                                     |
|-------------|----|---------|---------|--------|--------------------------------------------------------------|
| READ        | 1  | 10      | A5-A0   |        | Reads data stored in memory, at specified address.           |
| EWEN        | 1  | 00      | 11XXXX  |        | Write enable must precede all programming modes.             |
| ERASE       | 1  | 11      | A5-A0   |        | Erase register A5A4A3A2A1A0.                                 |
| WRITE       | 1  | 01      | A5-A0   | D15-D0 | Writes register.                                             |
| ERAL        | 1  | 00      | 10XXXX  |        | Erases all registers. Valid only at $V_{CC} = 4.5V$ to 5.5V. |
| WRAL        | 1  | 00      | 01XXXX  | D15-D0 | Writes all registers. Valid only at $V_{CC} = 4.5V$ to 5.5V. |
| EWDS        | 1  | 00      | 00XXXX  |        | Disables all programming instructions.                       |

## Instruction Set for the NMC93C56 and NMC93C66

| Instruction | SB | Op Code | Address  | Data   | Comments                                                                                                  |
|-------------|----|---------|----------|--------|-----------------------------------------------------------------------------------------------------------|
| READ        | 1  | 10      | A7-A0    |        | Reads data stored in memory, at specified address.                                                        |
| EWEN        | 1  | 00      | 11XXXXXX |        | Write enable must precede all programming modes.                                                          |
| ERASE       | 1  | 11      | A7-A0    |        | Erase register A7A6A5A4A3A2A1A0.                                                                          |
| ERAL        | 1  | 00      | 10XXXXXX |        | Erases all registers. Valid only at $V_{CC} = 4.5V$ to 5.5V.                                              |
| WRITE       | 1  | 01      | A7-A0    | D15-D0 | Writes register if address is unprotected.                                                                |
| WRAL        | 1  | 00      | 01XXXXXX | D15-D0 | Writes all registers. Valid only when Protect Register is cleared. Valid only at $V_{CC} = 4.5V$ to 5.5V. |
| EWDS        | 1  | 00      | 00XXXXXX |        | Disables all programming instructions.                                                                    |

## **Timing Diagrams**



\*This is the minimum SK period (Note 2).





2



## PRELIMINARY

# NMC95C12 1024-Bit CMOS EEPROM with DIP Switches

## **General Description**

**Block Diagram** 

National Semiconductor

The NMC95C12 is a 1024-bit, CMOS EEPROM with 8 programmable outputs that can be used as DIP switches. The 1024 bits of memory are divided into 64 registers of 16 bits each and each register can be individually accessed. Registers 61–63 are dedicated to storing the switch settings.

In addition to the 1024 bits of EEPROM memory, the NMC95C12 contains eight individually programmable outputs which can be used as DIP switches. Each output may be programmed to provide either a High or Low level. These outputs may also be programmed to form four individual pairs of SPST switches.

The switch configuration information is obtained from a non volatile register whenever power is first applied to the device. This ensures the switches will always have a user determined state upon power-up.

The NMC95C12 is designed to meet applications requiring 40,000 write cycles per register and at least 10 year data retention.

#### Features

- 1024 bits of CMOS EEPROM memory
- 8 DIP switch positions or 4 SPST switch positions
- 4 mA (max) operating current, 50 μA (max) standby current
- Software write protection
- Serial I/O interface fully MICROWIRE compatible
- Single +5V ±10% operation
- 14-pin DIP or SO package availability
- 40,000 write operations
- 10 year data retention
- Reliable floating gate technology
- Sequential register read
- Self-timed write cycle
- Erase cycles not necessary
- Compatible with COPS™ microcontrollers



FIGURE 1. Block Diagram

TL/D/9632-1

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage V <sub>CC</sub>  | 6.5V            |
|---------------------------------|-----------------|
| Voltage at Any Pin              | -0.3 to +6.5V   |
| Storage Temperature Range       | -65°C to +150°C |
| Maximum Power Dissipation @25°C | 500 mW          |
| Lead Temperature                |                 |
| (Soldering, 10 seconds)         | 300°C           |
| ESD Rating                      | 2000V           |

## **Operating Conditions**

Ambient Operating Temperature NMC95C12 NMC95C12E NMC95C12M\*

0°C to +70°C -40°C to +85°C -55°C to +125°C 4.5V to 5.5V

Power Supply Voltage \*Contact factory for availability

| 4.5V to 5.5 |
|-------------|
|             |

## DC Electrical Characteristics $v_{CC} = 5V \pm 10\%$

| Symbol           | Parameter                                         | Conditions                        | Min  | Max                 | Units |
|------------------|---------------------------------------------------|-----------------------------------|------|---------------------|-------|
| I <sub>CC1</sub> | Operating Current CMOS Input Levels               | $C_S = V_{IH}$ , SK = 1 MHz       |      | 4                   | mA    |
| I <sub>CC2</sub> | Operating Current TTL Input Levels                | $C_S = V_{IH}$ , SK = 1 MHz       |      | 6                   | mA    |
| I <sub>CC3</sub> | Standby Current<br>CMOS Input Levels on Switches  | $C_S = 0V$                        |      | 50                  | μA    |
| I <sub>CC4</sub> | Standby Current<br>TTL Input Levels on Switches   | $C_S = 0V$                        |      | 800                 | μA    |
| l <sub>iL</sub>  | Input Leakage                                     | $V_{IN} = 0V \text{ to } V_{CC}$  | -2.5 | + 2.5               | μA    |
| I <sub>oL</sub>  | Output Leakage                                    | $V_{OUT} = 0V \text{ to } V_{CC}$ | -2.5 | 2.5                 | μA    |
| VIL              | Input Low Voltage                                 |                                   | -0.1 | 0.8                 | v     |
| VIH              | Input High Voltage                                |                                   | 2.0  | V <sub>CC</sub> + 1 | v     |
| V <sub>OL</sub>  | Output Low Voltage                                | l <sub>OL</sub> = 2.1 mA          |      | 0.4                 | v     |
| V <sub>OH</sub>  | Output High Voltage                               | l <sub>OH</sub> = -400 μA         | 2.4  |                     | v     |
| R <sub>ON</sub>  | Switch On Resistance                              |                                   |      | 200                 | Ω     |
| R <sub>OFF</sub> | Switch Off Resistance                             |                                   | 10   |                     | MΩ    |
| VS               | Maximum Voltage Allowed<br>on any Switch Terminal |                                   |      | V <sub>CC</sub> + 1 | v     |

## AC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ unless otherwise specified

| Symbol           | Parameter          | Part Number | Conditions     | Min | Max | Units |
|------------------|--------------------|-------------|----------------|-----|-----|-------|
| fsk              | SK Clock Frequency | NMC95C12    |                | 0   | 1   |       |
|                  |                    | NMC95C12E   |                | 0   | 0.5 | MHz   |
|                  |                    | NMC95C12M   |                | 0   | 0.5 |       |
| <sup>t</sup> sкн | SK High Time       | NMC95C12    | (Note 2)       | 250 |     |       |
|                  | _                  | NMC95C12E   | (Note 3)       | 500 |     | ns    |
|                  |                    | NMC95C12M   | (Note 3)       | 500 |     |       |
| tSKL             | SK Low Time        | NMC95C12    | (Note 2)       | 250 |     |       |
|                  |                    | NMC95C12E   | (Note 3)       | 500 |     | ns    |
|                  |                    | NMC95C12M   | (Note 3)       | 500 |     |       |
| tcs              | Minimum CS         | NMC95C12    | (Note 4)       | 250 |     |       |
|                  | Low Time           | NMC95C12E   | (Note 5)       | 500 |     | ns    |
|                  |                    | NMC95C12M   | (Note 5)       | 500 |     |       |
| tcss             | CS Setup Time      | NMC95C12    | Relative to SK | 50  |     |       |
|                  | 1                  | NMC95C12E   |                | 100 |     | ns    |
|                  |                    | NMC95C12M   |                | 100 |     |       |

| Symbol           | Parameter                                   | Part Number                        | Conditions                        | Min               | Max                 | Units  |
|------------------|---------------------------------------------|------------------------------------|-----------------------------------|-------------------|---------------------|--------|
| t <sub>DIS</sub> | DI Setup Time                               | NMC95C12<br>NMC95C12E<br>NMC95C12M | Relative to SK                    | 100<br>200<br>200 |                     | ns     |
| t <sub>CSH</sub> | CS Hold Time                                |                                    | Relative to SK                    | 0                 |                     | ns     |
| t <sub>DIH</sub> | DI Hold Time                                | NMC95C12<br>NMC95C12E<br>NMC95C12M | Relative to SK                    | 100<br>200<br>200 |                     | ns     |
| t <sub>PD1</sub> | Output Delay to "1"                         | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 500<br>1000<br>1000 | ns     |
| t <sub>PD0</sub> | Output Delay to "0"                         | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 500<br>1000<br>1000 | ns     |
| t <sub>SV</sub>  | CS to Status Valid                          | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 500<br>1000<br>1000 | ns     |
| t <sub>DF</sub>  | CS to DO in<br>TRI-STATE®                   | NMC95C12<br>NMC95C12E<br>NMC95C12M | CS = V <sub>IL</sub><br>AC Test   |                   | 100<br>200<br>200   | ns     |
| tISWD            | Switch Delay<br>from Switch Input           | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 250<br>500<br>500   | ns     |
| tSWPD0           | Switch Delay<br>to 0 from<br>Config. Change | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 500<br>1000<br>1000 | ns     |
| tSWPD1           | Switch Delay<br>to 1 from<br>Config. Change | NMC95C12<br>NMC95C12E<br>NMC95C12M | AC Test                           |                   | 500<br>1000<br>1000 | ns     |
| tsws             | A1–A4, B1–B4<br>Setup Time                  | NMC95C12<br>NMC95C12E<br>NMC95C12M |                                   | 100<br>200<br>200 |                     | ns     |
| t <sub>SWH</sub> | A1-A4, B1-B4<br>Hold Time                   | NMC95C12<br>NMC95C12E<br>NMC95C12M |                                   | 100<br>200<br>200 |                     | ns     |
| t <sub>WP</sub>  | Write Cycle Time                            |                                    |                                   |                   | 10                  | ms     |
|                  | Endurance                                   |                                    | Number of Data<br>Changes per Bit | Typical<br>40,000 |                     | Cycles |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", the device should not be operated at these limits. The table of "Electrical Characteristics" provides actual operating limits.

Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 1  $\mu$ s. For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 750 ns in order to meet the SK frequency specification.

Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2  $\mu$ s, therefore in an SK clock cycle t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2  $\mu$ s. For example, if t<sub>SKL</sub> = 500 ns then the minimum t<sub>SKH</sub> = 1.5  $\mu$ s in order to meet the SK frequency specification.

Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (t<sub>CS</sub>) between consecutive instruction cycles.

Note 6: This parameter is periodically sampled and not 100% tested.

Note 7: Power dissipation temperature derating-plastic "N" package: -12 mW/°C from +65°C to +85°C.

#### Capacitance (Note 6)

 $T_{A} = 25^{\circ}C, f = 1 \text{ MHz}$ 

| Symbol          | Test               | Тур | Max | Units |
|-----------------|--------------------|-----|-----|-------|
| COUT            | Output Capacitance |     | 5   | pF    |
| C <sub>IN</sub> | Input Capacitance  |     | 5   | pF    |

# AC Test Conditions

| Output Load                        | 1 TTL Gate and C <sub>L</sub> = 100 pF |  |  |  |  |
|------------------------------------|----------------------------------------|--|--|--|--|
| Input Pulse Levels                 | 0.4V to 2.4V                           |  |  |  |  |
| Timing Measurement Reference Level |                                        |  |  |  |  |
| Input                              | 1V and 2V                              |  |  |  |  |
| Output                             | 0.8V and 2V                            |  |  |  |  |
|                                    |                                        |  |  |  |  |

NMC95C12



## **Connection Diagrams**



## **Pin Descriptions**

| Pin<br>Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CS              | Chip Select, Input—This input must be high while communicating with the NMC95C12. When this input is LOW, the chip is powered down into the standby mode. It should be noted that the CS does not control the A1 through A4 and B1 through B4 outputs and hence has no effect on them. The CS input must be made LOW after completing an instruction to prepare the control logic to accept the next instruction. If the CS input becomes LOW prematurely, the operation in progress is aborted. If programming the E <sup>2</sup> memory is in progress and the CS goes LOW, the programming is not aborted but will proceed to its normal completion.                                                                                                                                                                |  |  |  |  |  |
| SK              | Serial Clock, Input—This input is used for clocking the serial I/O. The CS input must be high for<br>clocking to have any effect. Information presented on the DI input will be shifted into the device<br>on the LOW to HIGH transition of the clock. Information from the device will be available on the<br>DO output serially, in response to the LOW to HIGH transition of the clock.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| DI              | Serial Data In, Input—All information needed for the operation of the device is entered serially<br>from this input. HIGH represents logic '1' and LOW represents logic '0'. The entry order is most<br>significant bit first and least significant bit last.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| DO              | Serial Data Out, Output, 3-state—When data is read, data from the addressed location will be available on this output serially, in sync with the LOW to HIGH transitions on the SK input. Normally the DO pin is in high impedance state. During a read instruction, when the last bit of the address is shifted in, the DO will go LOW indicating that data will follow. The data will follow in response to the clock transitions. The data will come out most significant bit first and least significant bit last. During E <sup>2</sup> programming operations, this output is also used as the status indicator. During programming operations, LOW indicates Busy (programming in progress) and HIGH indicates Ready. The DO output will be in the high impedance state if the CS input is LOW unconditionally. |  |  |  |  |  |
| A1–A4<br>B1–B4  | Switch Terminals—These pins provide the simulated DIP switch features and hence are called<br>terminals. The behavior of these pins is determined by the settings in the Switch Configuration<br>Register and are independent of the CS input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| V <sub>CC</sub> | + 5V Power Supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| GND             | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

## **Functional Description**

*Figure 1* is a block diagram of the NMC95C12. It consists of a 62-word X 16-bit E<sup>2</sup>PROM array, a 16-bit Switch Configuration Register (SCR), a 16-bit Switch Readback Register (SRR), four identical blocks of switch logic, programming and power-up circuits and the necessary control logic. It may be noted that only eight bit positions of the SRR are used in the NMC95C12.

#### ADDRESS SPACE

Registers 0–60 of the E<sup>2</sup>PROM are available to the user as general purpose non-volatile memory. Data may be read or programmed into this memory using the appropriate instructions. Address location 61 is an E<sup>2</sup> location which also can be read or programmed like any other E<sup>2</sup> location. However,

address 61 is used in the NMC95C12 to provide the initial switch configuration information automatically on power-up.

The SCR is located at address 62. The SCR is not an  $E^2$  location and hence is volatile. It does not have endurance limits or programming time requirements associated with it, allowing the switches to be reconfigured an unlimited number of times.

The SCR is automatically loaded from address 61 on powerup. The SCR controls the switch logic and hence the behavior of the terminals A1 through A4 and B1 through B4. Located at address 63 is the Switch Readback Register

(SRR). This is a read only register.

| TABLE I. Switch Configurations |   |   |   |   |                                          |                         |
|--------------------------------|---|---|---|---|------------------------------------------|-------------------------|
| MODE*                          | z | Y | x | w | SWITCH CONFIGURATION                     | COMMENTS                |
| 0                              | 0 | 0 | 0 | 0 | <u> </u>                                 | A=0,B=0                 |
| 1                              | 0 | 0 | 0 | 1 |                                          | A=0,B=1                 |
| 2                              | 0 | 0 | 1 | 0 |                                          | A=1,B=0                 |
| 3                              | 0 | 0 | 1 | 1 |                                          | A=1,B=1                 |
| 4                              | 0 | 1 | 0 | 0 | <u></u> ол<br>ов                         | A = 0 , $B = Tristate$  |
| 5                              | 0 | 1 | 0 | 1 | C→ C A O B                               | A = B                   |
| 6                              | 0 | 1 | 1 | 0 |                                          | A = B                   |
| 7                              | 0 | 1 | 1 | 1 |                                          | A = 1 , $B = Tristate$  |
| 8                              | 1 | 0 | 0 | 0 |                                          | A = Tristate ,B = O     |
| 9                              | 1 | 0 | 0 | 1 | ⊂ → OA<br>OB                             | B = A                   |
| 10                             | 1 | 0 | 1 | 0 | С. С | B = Ā                   |
| 11                             | 1 | 0 | 1 | 1 | ° ∧ ↑ Vcc → ° ∧                          | A=Tristate , B=1        |
| 12                             | 1 | 1 | 0 | x |                                          | Analog Switch<br>Open   |
| 13                             | 1 | 1 | 1 | x |                                          | Analog Switch<br>Closed |

#### **TABLE I. Switch Configurations**

\*Modes 0 thru 11 are logic level functions. Modes 12 and 13 are Analog switch functions.

TL/D/9632-6

#### Functional Description (Continued)

#### SWITCH CONFIGURATIONS

The 16-bit SCR format is shown in *Figure 2*. It consists of four 4-bit fields. Each field controls its corresponding switch control logic. The individual bits in each field are labelled W, X, Y, and Z. Table I shows the relationship between these bit values and the resulting behavior of the terminals. It should be remembered that the CS input has no effect on the behavior of the terminals.

#### SWITCH READBACK REGISTER

The SRR allows the current logic level present at the switch terminals to be read back via the Microwire bus. The SRR is loaded by the rising edge of SK immediately after the last instruction bit is clocked in (The same clock edge that loads A0). The SRR is loaded on this clock edge only when register 63 (Switch Readback Register) is being read. In the case of switch mode 13 (Analog switch mode), the SRR will not report the actual levels present at the terminals due to this mode being analog levels. In mode 13, bits 15–8 of the SRR will be all 0's to indicate a closed analog switch. This is done to avoid ambiguous logic levels which could exist when the device is used in the analog switch mode.

The bit assignments and conceptual function of the SRR is shown in *Figure 3*. As shown, only bits 15 thru 8 are used, and bits 7 thru 0 are always read as logical 0. The SRR is a Read-Only register and if it is written, the device will not perform a write or generate a Ready/Busy status. The SRR is not implemented in EEPROM, allowing an infinite number of cycles in the register.

#### INSTRUCTION SET

The NMC95C12 instruction set contains five instructions, and each instruction is nine bits long. One SK clock cycle is necessary, after CS equals logical "1", before an instruction can be loaded. The first bit of the instruction is the start bit (SB) and is always a logical "1", followed by the op code (2 bits) and the address field (6 bits). The WRITE and WRALL instructions are followed by sixteen bits of data (D15–D0) which is written into the memory. Table II is a list of the instructions and their format.



### Functional Description (Continued)

WDS (Write Disable): When this instruction is issued, all subsequent writing into the NMC95C12 is locked out. Any attempt to write into a locked device is ignored. The NMC95C12 powers up in the locked state. The WEN is the only instruction that unlocks the device. The write disable operation has no effect on read operations. Thus reading will occur normally even from a locked device.

WRALL (Write AII): When this instruction is executed, the NMC95C12 bulk-programs the same 16-bit data pattern into all of its E<sup>2</sup> memory locations (address 0 through 61). The SCR is unaffected since it is not an E<sup>2</sup> location. The data pattern must follow immediately after the last bit of this instruction. The chip enters into the self-timed program mode after CS is brought low, before the next rising edge of SK.

WEN (Write Enable): This instruction is used to unlock the write circuits. The circuits will remain unlocked until the WDS instruction locks them. The NMC95C12 powers up in the locked state and hence WEN must be executed prior to any programming instructions.

**WRITE (Write/Program):** This instruction writes a 16-bit data word into the address location specified by the  $A_0$ - $A_5$  bits of the instruction. The 16 data bits must follow the last bit of the instruction. After loading the WRITE instruction and the 16-bit data, the chip enters into the self-timed program mode when CS is brought low before the next rising edge of the SK clock. If the addressed location is the SCR, then the chip does not enter into the self-timed  $E^2$  programming mode (the SCR is not an  $E^2$  location) but loads the switch configuration data into the SCR. The WRITE instruction can only be aborted by deselecting the chip (CS LOW) before entering all the instruction bits. The NMC95C12 does not require erasing prior to writing.

READ (Read): This instruction reads the data from the addressed location. As before, the instruction also contains the address. The data will come out serially on the D0 output on the rising edge of the clock. A logical '0' precedes the 16-bit data (dummy bit).

The NMC95C12 has a convenient feature called sequential register read. Normally, the CS input is made LOW after the last data bit is shifted out. However, if the CS input is left HIGH and clocking continues, data from the next address location will be delivered on the D0 pin. This sequential read can continue indefinitely whereby the address is automatically incremented after delivering 16 bits of data. It should be noted that in the sequential register read mode, address wrap-around will occur.

During a sequential register read there will be a dummy bit preceding the first word read, after which, the bit stream will be continuous without any dummy bits separating the data words.

## **Ready/Busy Indication**

Programming an E<sup>2</sup> memory takes several milliseconds. Unlike some devices which require the user to keep track of the elapsed time to ensure completion of the programming cycle, the NMC95C12 contains an on-chip timer. The timer starts when the CS input goes LOW after the last data bit is entered. After entering a programming cycle (CS forced LOW), the timer status may be observed by forcing the CS input back HIGH. The timer status is available on the D0 pin if the CS input is forced HIGH within one ms of starting the programming cycle. LOW on the D0 pin indicates that the programming is still in progress while HIGH indicates the device is READY for the next instruction. It should be noted that if the CS input is made HIGH for status observation, it must be made LOW when READY is indicated before loading the next instruction.

## **Timing Diagrams**







# **AB-15**

## Protecting Data in Serial EEPROMs

National offers a broad line of serial interface EEPROMs which share a common set of features:

- · Low cost
- Single supply in all modes (+5V ± 10%)
- TTL compatible interface
- MICROWIRE™ compatible interface
- · Read-Only mode or read-write mode

This Application Brief will address protecting data in any of National's Serial Interface EEPROMs by using read-only mode.

Whereas EEPROM is non-volatile and does not require  $V_{CC}$  to retain data, the problem exists that stored data can be destroyed during power transitions. This is due to either uncontrolled interface signals during power transitions or noise on the power supply lines. There are various hardware design considerations which can help eliminate the problem although the simplest most effective method may be the following programming method.

All National Serial EEPROMs, when initially powered up are in the Program Disable Mode\*. In this mode it will abort any requested Erase or Write cycles. Prior to Erasing or Writing National Semiconductor Application Brief 15 Paul Lubeck



it is necessary to place the device in the Program Enable Mode<sup>+</sup>. Following placing the device in the Program Enable Mode, Erase and Write will remain enabled until either executing the Disable instruction or removing V<sub>CC</sub>. Having V<sub>CC</sub> unexpectedly removed often results in uncontrolled interface signals which could result in the EEPROM interpreting a programming instruction causing data to be destroyed.

Upon power up the EEPROM will automatically enter the Program Disable Mode. Subsequently the design should incorporate the following to achieve protection of stored data.

- 1) The device powers up in the read-only mode. However, as a backup, the EWDS instruction should be executed as soon as possible after  $V_{CC}$  to the EEPROM is powered up to ensure that it is in the read-only mode.
- 2) Immediately preceding a programming instruction (ERASE, WRITE, ERAL or WRAL), the EWEN instruction should be executed to enable the device for programming; the EWDS instruction should be executed immediately following the programming instruction to return \*EWDS or WDS, depending on exact device.
- †EWEN or WEN, depending on exact device.



the device to the read-only mode and protect the stored data from accidental disturb during subsequent power transients or noise.

3) Special care must be taken in designs in which programming instructions are initiated to store data in the EEP-ROM after the main power supply has gone down. This is usually accomplished by maintaining V<sub>CC</sub> for the EEP-ROM and its controller on a capacitor for a sufficient amount of time (approximately 50 ms, depending on the clock rate) to complete these operations. This capacitor

must be large enough to maintain V<sub>CC</sub> between 4.5 and 5.5 volts for the total duration of the store operation, IN-CLUDING the execution of the EWDS instruction immediately following the last programming instruction. FAIL-URE TO EXECUTE THE LAST EWDS INSTRUCTION BEFORE V<sub>CC</sub> DROPS BELOW 4.5 VOLTS MAY CAUSE INADVERTENT DATA DISTURB DURING SUBSE-QUENT POWER DOWN AND/OR POWER UP TRAN-SIENTS.

# Electronic Compass Calibration Made Easy With E<sup>2</sup> Memory, NMC9306

National Semiconductor Application Brief 18 Doug Zrebski



When a compass is first installed in a vehicle, or when new equipment, such as car speakers, are added to a vehicle with a compass, the compass must be compensated for stray magnetic fields. With a magnetic compass, it must be pointed towards magnetic north and then adjusted. This procedure is repeated at all four main points of the compass until the compass is calibrated. This procedure is lengthy and also requires another calibrated compass to point the vehicle in the correct direction.

The block diagram illustrates an electronic compass that, with the aide of an  $E^2$  memory, makes adjusting a compass as easy as pushing a button, and also eliminates the need for another compass. In addition it gives you the ability to adjust for variation between magnetic and true north. This is a major advantage because it is something that even the most expensive magnetic compass cannot do.

The brain of the electronic compass is the COP421 microcontroller. There are two sense coils, one for north/south and one for east/west. The output of each of the sense amplifiers is an analog voltage which is fed into the A to D converter. These voltages are read by the COP421 over the microwire interface. From these voltages, the microcontroller determines the direction and displays the results once again over the microwire interface. To compensate the compass in a new environment the procedure is very simple. Start by pointing the car in any direction and push the switch. The CPU at this time will measure the voltage at the sense amplifiers and store this information in the  $E^2$  memory over the microwire interface. Now the vehicle is turned 180°, and the button is pushed again. The same procedure will be followed internally. The compensation procedures are now complete. During operation the CPU will compensate for stray fields by adding an analog voltage back into the sense amplifiers. This value is stored in  $E^2$  memory and not lost when the power is turned off, but is readjustable if its environment is modified.

Compass variation is the difference between true and magnetic north. This variation differs all over the world and is something that must be taken into consideration when navigating by compass. With the E<sup>2</sup> memory device, a variance can be programmed in for any given location. In California this is approximately 17°, in Michigan approximately 1°. Once again, this cannot be accomplished by a magnetic compass, and would have been impossible to accomplish without an E<sup>2</sup> memory device.



#### Electronic Compass Block Diagram

# Automatic Low Cost Thermostat

Ths application brief describes the use of the NMC9346 (64 x 16) serial EEPROM. With the advent of the inexpensive COPS™ family from National Semiconductor, hereto-fore "expensive" applications can now be realized inexpensively. Such an application is a low cost thermostat. Typical features of such a device are:

- 1) Ability to interface to local and remote temperature sensors,
- 2) Ability to hold changeable settings,
- 3) Digital display of present temperature,
- 4) Inexpensive in high volume.

#### **CIRCUIT DESCRIPTION**

The basis of the thermostat is the COP410 microcontroller. This, with the addition of 2 ADC0854 A/D converters, an NMC9346 EEPROM and some logic for LED display, comprise an extremely versatile, yet low cost, system. The ADC0854 allows 4 channels of temperature sensors, 1 local and 3 remote. Temperature sensors used are LM34 (for readings in °F) or LM35 (for readings in °C).

While there are several possible choices for A/D converters that are MICROWIRE™ compatible, the ADC0854 was chosen because of its "settability". By presetting the "cold" temperature (i.e., when the cooling unit should come on—say 80°F) all the microcomputer has to do is to multiplex the inputs and read the data in line. Similarly, the "hot" A/D can be preset to the temperature where the furnace should come on (e.g., 60°F) and scanned in a like manner. Since the microcomputer is also keeping time of day, selecting an A/D with more "smarts" (as in the ADC0854) the software can be kept manageable and an external real time clock chip is not needed.



The EEPROM (NMC9346) holds the presettable temperature ranges (high and low settings) by day of the week. Since data is in EEPROM rather than in mask ROM, it can be changed.

The LED display is multiplexed by the microcomputer. Depending on the type of display selected, external drivers may be necessary.

Input power is typically 24 VAC. Using a linear regulator would cause too much heat to be dissipated, which would upset the local temperature sensors. Thus, a switch mode regulator must be used. Fortunately, National Semiconductor has provided a solution to the problem with the LM3578, a switching regulator in an 8-pin mini-DIP, providing more than enough current for the application, using only a minimum of external components.

#### SOFTWARE DESCRIPTION

Since a real time clock is implemented in software, all routines must execute the same number of cycles independent of the input. Because of the flexibility of the COPS family instruction set, this is not as difficult a problem as it first appears. Since the EEPROM contains the settings that are periodically sent to the A/D converters, the COPS program merely fetches data from one source and dumps it to another while monitoring the output. Even the SET and MODE keys can be acted upon in a predictable manner IF the software designer carefully plans the program flow BEFORE writing code.

Note: Also see App Brief 15.



**AB-22** 

FIGURE 1

## Designing with the NMC9306/COP494 a Versatile Simple to Use E<sup>2</sup> PROM

National Semiconductor Application Note 338 Masood Alavi



This application note outlines various methods of interfacing an NMC9306/COP494 with the COPS™ family of microcontrollers and other microprocessors. *Figures 1–6* show pin connections involved in such interfaces. *Figure 7* shows how parallel data can be converted into a serial format to be inputted to the NMC9306; as well as how serial data outputted from an NMC9306 can be converted to a parallel-format.

The second part of the application note summarizes the key points covering the critical electrical specifications to be kept in mind when using the NMC9306/COP494.

The third part of the application note shows a list of various applications that can use a NMC9306/COP494.

#### **GENERIC CONSIDERATIONS**

A typical application should meet the following generic criteria:

- 1. Allow for no more than 10,000 E/W cycles for optimum and reliable performance.
- 2. Allow for any number of read cycles.
- Allow for an erase or write cycle that operates in the 10–30 ms range, and not in the tens or hundreds of ns range as used in writing RAMs. (Read vs write speeds are distinctly different by orders of magnitude in E<sup>2</sup>PROM, not so in RAMs.)

4. No battery back-up required for data-retention, which is fully non-volatile for at least 10 years at room-ambient.

#### SYSTEM CONSIDERATIONS

When the control processor is turned on and off, power supply transitions between ground and operating voltage may cause undesired pulses to occur on data, address and control lines. By using WEEN and WEDS instructions in conjunction with a LO-HI transition on CS, accidental erasing or writing into the memory is prevented.

The duty cycle in conjunction with the maximum frequency translates into having a minimum Hi-time on the SK clock. If the minimum SK clock high time is greater than 1  $\mu$ s, the duty cycle is not a critical factor as long as the frequency does not exceed the 250 kHz max. On the low side no limit exists on the minimum frequency. This makes it superior to the COP499 CMOS-RAM. The rise and fall times on the SK clock can also be slow enough not to require termination up to reasonable cable-lengths.

Since the device operates off of a simple 5V supply, the signal levels on the inputs are non-critical and may be operated anywhere within the specified input range.



FIGURE 1. NMC9306/COP494 — COP420 Interface

TL/D/5286-1







FIGURE 3. NSC800™ to NMC9306 Interface (also Valid for 8085/8085A and 8156)





TL/D/5286-6

Expander outputs

|          | DI (COMMON) |
|----------|-------------|
| Port 4   | CS1         |
|          | CS2         |
| Port 5-6 | CS3-CS10    |
| Port 7   | DO (COMMON) |





TL/D/5286-7





| Min                  | Max     |
|----------------------|---------|
| t <sub>CYCLE</sub> 0 | 250 kHz |
| t <sub>DIS</sub> 400 | ns      |
| t <sub>D1H</sub> 400 | ns      |
| t <sub>CSS</sub> 200 | ns      |
| t <sub>CSH</sub> 0   | ns      |
| t <sub>PD0</sub>     | 2 μs    |
| t <sub>PD1</sub>     | 2 µs    |

# FIGURE 8. NMC9306/COP494 Timing

#### THE NMC9306/COP494

Extremely simple to interface with any  $\mu P$  or hardware logic. The device has six pins for the following functions:

| Pin 1    | CS*             | HI enabled                          |
|----------|-----------------|-------------------------------------|
| Pin 2    | SK              | Serial Clock input                  |
| Pin 3    | DI              | For instruction or data<br>input    |
| Pin 4    | DO**            | For data read, TRI-STATE® otherwise |
| Pin 5    | GND             |                                     |
| Pin 8    | V <sub>CC</sub> | For 5V power                        |
| Pins 6–7 | No Connect      | No termination required             |

- \*Following an E/W instruction feed, CS is also toggled low for 10 ms (typical) for an E/W operation. This internally turns the VPP generator on (HI-LO on CS) and off (LO-HI on CS).
- \*\*DI and DO can be on a common line since DO is TRI-STATED when unselected DO is only on in the read mode.

#### USING THE NMC9306/COP494

#### The following points are worth noting:

- 1. SK clock frequency should be in the 0–250 kHz range. With most  $\mu$ Ps this is easily achieved when implemented in software by bit-set and bit-clear instructions, which take 4 instructions to execute a clock or a frequency in the 100 kHz range for standard  $\mu$ P speeds. Symmetrical duty cycle is irrelevant if SK HI time is  $\geq 2 \mu$ s.
- 2. CS low period following an E/W instruction must not exceed the 30 ms max. It should best be set at typical or minimum spec of 10 ms. This is easily done by timer or a software connect. The reason is that it minimizes the 'on time' for the high V<sub>PP</sub> internal voltage, and so maximizes endurance. SK-clock during this period may be turned off if desired.
- All E/W instructions must be preceded by EWEN and should be followed by an EWDS. This is to secure the stored data and avoid inadvertent erase or write.
- A continuously 'on' SK clock does not hurt the stored data. Proper sequencing of instructions and data on DI is essential to proper operation.

- 5. Stored data is fully non-volatile for a minimum of ten years independent of  $V_{CC}$ , which may be on or off. Read cycles have no adverse effects on data retention.
- Up to 10,000 E/W cycles/register are possible. Under typical conditions, this number may actually approach 1 million. For applications requiring a large number of cycles, redundant use of internal registers beyond 10,000 cycles is recommended.
- Data shows a fairly constant E/W Programming behavior over temperature. In this sense E<sup>2</sup>PROMs supersede EPROMs which are restricted to room temperature programming.
- As shown in the timing diagrams, the start bit on DI must be set by a ZERO - ONE transition following a CS enable (ZERO - ONE), when executing any instruction. ONE CS enable transition can only execute ONE instruction.
- 9. In the read mode, following an instruction and data train, the DI can be a don't care, while the data is being outputted i.e., for next 17 bits or clocks. The same is true for other instructions after the instruction and data has been fed in.
- 10. The data-out train starts with a dummy bit 0 and is terminated by chip deselect. Any extra SK cycle after 16 bits is not essential. If CS is held on after all 16 of the data bits have been outputted, the DO will output the state of DI till another CS LO-HI transition starts a new instruction cycle.
- When a common line is used for DI and DO, a probable overlap occurs between the last bit on DI and start bit on DO.
- After a read cycle, the CS must be brought low for 1 SK clock cycle before another instruction cycle can start.

All commands, data in, and data out are shifted in/out on rising edge of SK clock.

Write/erase is then done by pulsing CS low for 10 ms.

All instructions are initiated by a LO-HI transition on CS followed by a LO-HI transition on DI.

- READ After read command is shifted in DI becomes don't care and data can be read out on data out, starting with dummy bit zero.
- WRITE Write command shifted in followed by data in (16 bits) then CS pulsed low for 10 ms minimum.

# INSTRUCTION SET

٨

| Instruction | SB | Opcode | Address  | Data   | Comments                |
|-------------|----|--------|----------|--------|-------------------------|
| READ        | 01 | 10xx   | A3A2A1A0 |        | Read Register A3A2A1A0  |
| WRITE       | 01 | 01xx   | A3A2A1A0 | D15-D0 | Write Register A3A2A1A0 |
| ERASE       | 01 | 11xx   | A3A2A1A0 |        | Erase Register A3A2A1A0 |
| EWEN        | 01 | 0011   | XXXX     |        | Erase/Write Enable      |
| EWDS        | 01 | 0000   | XXXX     |        | Erase/Write Disable     |
| ERAL        | 01 | 0010   | XXXX     |        | Erase All Registers     |
| WRAL        | 01 | 0001   | XXXX     | D15-D0 | Write All Registers     |

NMC9306 has 7 instructions as shown. Note that MSB of any given instruction is a "1" and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 4-bit address for 1 of 16, 16-bit registers. X is a don't care state.

The following is a list of various systems that could use a NMC9306/COP494

- A. Airline terminal
- Alarm system Analog switch network Auto calibration system Automobile odometer Auto engine control
- Avionics fire control B. Bathroom scale
- Blood analyzer Bus interface
- C. Cable T.V. tuner CAD graphics Calibration device Calculator-user programmable Camera system Code identifier Communications controller Computer terminal Control panel Crystal oscillator
- D. Data acquisition system Data terminal
- E. Electronic circuit breaker Electronic DIP switch Electronic potentiometer Emissions analyzer Encryption system Energy management system
- F. Flow computer Frequency synthesizer Fuel computer
- G. Gas analyzer Gasoline pump
- H. Home energy management Hotel lock
- Industrial control 1 Instrumentation
- J. Joulemeter
- K. Keyboard -softkey
- L. Laser machine tool
- M. Machine control Machine process control Medical imaging Memory bank selection Message center control Mobile telephone

### Modem

Motion picture projector N. Navigation receiver

- Network system Number comparison O. Oilfield equipment
- P. PABX
- Patient monitoring Plasma display driver Postal scale Process control Programmable communications Protocol converter
- Q. Quiescent current meter
- R. Radio tuner Radar dectector Refinery controller Repeater Repertory dialer
- S. Secure communications system Self diagnostic test equipment Sona-Bouv Spectral scanner Spectrum analyzer
- T. Telecommunications switching system Teleconferencing system Telephone dialing system T.V. tuner Terminal Test equipment

  - Test system TouchTone dialers
  - Traffic signal controller
- U. Ultrasound diagnostics Utility telemetering
- V. Video games Video tape system Voice/data phone switch
- W. Winchester disk controller
- X. X-ray machine Xenon lamp system
- Y. YAG-laser controller
- Z. Zone/perimeter alarm system

# The NMC9346—An Amazing Device

Question: What has 8 pins, runs on 5V and can store any one of more than 10300 unique bit patterns?

Answer: The NMC9346-a 1024-bit serial EEPROM.

Surprised? It is easy to check:

2<sup>1024</sup> = number of possible combinations

 $2^{10} = 10^3$ 

 $2^{1024} \simeq (2^{10})^{102} = (10^3)^{102} = 10^{306}$ 

10306 combinations are more than enough for any conceivable security application, serial number, or station I.D. many times over. Although the NMC9346 is a small part both physically and in memory size, its capacity to store unique codes is boundless.

Figure 1 shows the pin assignments and pin names for the NMC9346. Pins 6 and 7 are not connected, leaving only 6 active pins on the device. The DO pin is not active while data is being loaded through the DI pin. DI and DO can be tied together, creating a device that requires a 5-wire interface. This interface may be useful in security applications. The EEPROM could be built into a module that could be used as a "smart key" in electronic security systems. The key would be read whenever it was inserted into a 5-contact keyhole and access would be granted or denied as determined by the stored code. If only 256 bits of the EEPROM were to be used to store the code, this would still provide 1077 possible combinations. The remainder of the memory in the key could be used for data collection or to keep a record of where the key had been. It should be noted that ability to write data into the key allows the key to be immediately erased if it is misused.



# National Semiconductor Application Note 423 Stacy Deming



N-423

The 5-contact key is nice, but a 4-contact key is at least 20% better. Figure 2 shows how the addition of a retriggerable one-shot can achieve this reduction. This circuit puts some timing constraints on the serial clock signal, but these are easily met. The output pulse of the one-shot should remain high for a period that is slightly longer than one serial clock cycle to prevent the NMC9346 from being reset. (The falling edge of CS must occur before the rising edge of the serial clock after the last bit of a write command is transmitted.)



TL/D/8611-2

One-shot is retriggerable MM74HC123 **FIGURE 2** 

A circuit for a 3-contact key is shown in Figure 3. A filter capacitor, diode and one-shot have been added. Both oneshots are triggered whenever a pulse to ground occurs on the power supply contact. The capacitor and diode provide power to the NMC9346 and the one-shots during this brief power interruption. An operational amplifier can be used as the power source and can easily generate the required waveform. Both the serial clock and chip select signals are recovered from this waveform.



By adding more circuitry to the key, it is possible to achieve a 2-contact interface. A circuit for this interface is shown in *Figure 4*.

Commands and data are transmitted to the key by superimposing a pulse-width-modulated code on the power supply contact. The voltage swings between 8V and 16V at point 1. A regulated 5V is supplied to the circuits in the key by a local regulator. Resistors R1 and R2 form a divider to create a 3V reference for the operational amplifier. R3 and R4 are used as a divider that converts the 8V to 16V signal at point 1 to a signal at point 2 that swings between 2V and 4V. The output of the operational amplifier now follows the signal at point 1 but swings from 0V to 5V. This signal is used to trigger the one-shots as in the 3-contact circuit, and appears at the DI pin as a pulse-width-modulated signal. Command and data signals may now be entered. Data is read from the key by monitoring the power supply current. When the DO pin is in TRI-STATE® or outputs a one, transistor T2 is turned off. When DO outputs a zero, T2 is turned on and current flows through R5. The value of R5 may be chosen to create whatever current change is needed to detect the state of DO. The current should be tested when the voltage at point 1 is 16V. The resistor in this example will produce a 10 mA change.

Figure 5 shows a typical read sequence for the circuit shown in Figure 4.

# Conclusion

This application note describes a number of circuits that are useful in security and data collection systems. These circuits should be considered only the beginning. It no longer makes sense to install DIP switches to select access codes in garage door openers, cordless and mobile phones, or any other microcontroller-based system. "Smart keys" can be used to gain access to databases and can be invalidated over normal communication lines if they are abused. It boggles the mind to consider what can be done with so many unique codes.

Note: The circuits in this application note feature the NMC9346. The NMC9306 is a pin-compatible part that stores 256 bits. The NMC9346 was used because it has a self-timing write cycle and the NMC9306 does not. Additional circuitry is not required to use the NMC9306, but an additional chip select signal must occur at the CS pin to terminate a write cycle.





\_

FIGURE 5

# An Easy/Low Cost Serial EEPROM Interface

### National Semiconductor Application Note 431 Pat Webster



### INTRODUCTION

Designers have resisted using a low cost serial EEPROM because of the uncommon interface required. The added components and circuitry have caused many engineers to resort to a larger parallel EEPROM, even when only a few bytes of non-volatile memory were required.

National Semiconductor has a design that is low in support components and takes advantage of a UART with a  $1 \times$  external clock. This circuit is useful for DIP switch replacement as well as for a permanent record of the UART's communications activity. It can also be used as a security lock. Ease of interface offers the engineer a low cost solution.

#### THEORY OF OPERATION

Ordinarily small EEPROMs have been used to replace the DIP switch commonly found in microprocessor circuits. Just as common in such designs are UARTs, and the given application takes advantage of this for ease of interface. Because address decoding and microprocessor bus interfacing have already been accomplished, the UART is an ideal support interface for a serial EEPROM. The only true requirements for a serial EEPROM are the serial data path, clock timing, and chip select signal. All of these signals are derived from a UART in this application.

The Data In for the EEPROM is the transmitted data of the UART. Data Out of the EEPROM is directed to the receive data line of the UART. The chip select required by the EEPROM is a modem control line whose level is used to select either the modem device or the EEPROM. Finally, the serial clock required by the EEPROM can be a  $1\times$  clock provided by the UART.

#### THE WRITE CYCLE

When a write cycle is desired, the UART must be set up for an external  $1 \times$  clock, 8 data bits, 1 stop bit, no parity and RTS must be programmed for a high output prior to data

transmissions. It is also necessary to insure that the transmit buffer has been completely emptied of all prior bytes.

Before data can be written, an erase cycle to the desired address must first take place. This can be accomplished by loading the UART transmit register with an A0, A1, A2, A3, XX11 (e.g., an  $03_{\rm H}$  would result in location 0 being erased). After the transmit shift register has emptied, RTS should be returned to a low state and an erase/write programming time of 30 ms must elapse.

To write data requires that an address-op byte and two data bytes be loaded in the transmit holding register as soon as the holding register becomes empty. Table I shows the relationship of bits as they travel from the micro to the UART and finally to the EEPROM. The MSB 4 bits of the last byte written will not be saved by the EEPROM due to the 16-bit storage ability of the part. As the UART inserts start and stop bits, a total of 4 bits is saved in the EEPROM that are not usable by the microprocessor but are required by the UART.

#### THE READ CYCLE

As was true for the write cycle, the UART must be set up for 8 data bits, 1 stop bit, and an external  $1 \times$  clock. To start the read cycle, a byte with read op and address must be written to the UART. An example of read location 0 would be 01<sub>H</sub>. After the transmit shift register has emptied, the receiver shift register will begin to accumulate the data that was written and two reads will be required before the operation can be considered complete.

### CONCLUSION

For a further understanding of this interface, refer to the NMC9306/9346 and the NSC858 data sheets. Parity could be added for data integrity with further sacrifice of usable data bits in the EEPROM and the possibility of the second byte read being in parity error.



|             | Micro Data      | Table I<br>UART XMIT Data |         | EEPROM |
|-------------|-----------------|---------------------------|---------|--------|
|             | -               | Start-Bit                 |         | 1      |
|             | ( D0            | 0)                        |         | 0      |
|             | D1              | 1                         | Command | 1      |
|             | D2              | 0                         | (Write) | 0      |
| 1st         | D3              | o J                       |         | 0      |
| Byte        | D4              | A3                        |         | A3     |
| -           | D5              | A2                        |         | A2     |
|             | D6              | A1                        |         | A1     |
|             | L D7            | AO                        |         | A0     |
|             | -               | Stop-Bit                  |         | D15    |
| ,           |                 | Start-Bit                 |         | D14    |
|             | ( D0            | *ED0                      |         | D13    |
|             | D1              | ED1                       |         | D12    |
|             | D2              | ED2                       |         | D11    |
| 2nd         | D3              | ED3                       |         | D10    |
| Byte        | D4              | ED4                       |         | D09    |
|             | D5              | ED5                       |         | D08    |
|             | D6              | ED6                       |         | D07    |
|             | L D7            | ED7                       |         | D06    |
|             |                 | Stop-Bit                  |         | D05    |
|             | _               | Start-Bit                 |         | D04    |
|             | D0              | ED8                       |         | D03    |
|             | D1              | ED9                       |         | D02    |
|             | D2              | ED10                      |         | D01    |
|             | D3              | ED11                      |         | D00    |
|             | D4              | N/A                       |         | N/A    |
|             | D5              | N/A                       |         | N/A    |
|             | D6              | N/A                       |         | N/A    |
|             | D7              | N/A                       |         | N/A    |
|             |                 | Stop-Bit                  |         | N/A    |
| *EDXX = Usa | ble EEPROM Data |                           |         |        |

2-116

# Using the NMC9306 for Configuration and Production Information in a TMP Based Terminal System

#### ABSTRACT

This application note gives a detailed description of the use of the NMC9306 E<sup>2</sup>PROM in a TMP based environment. The function of the E<sup>2</sup>PROM is to contain all the configuration data for the terminal (i.e., baud rate, auto dial numbers, function selects, etc.) and also production information (i.e., serial number, date of manufacture, etc.)

#### INTRODUCTION

In a computer terminal environment, there are many user selectable options that need to be strapped into the terminal before it can be used. Some terminals have modems built into them that can automatically dial numbers for you. Some terminals can even emulate several different industry standard terminals, all in one. This configuration information is usually programmed into the terminal by using DIP switches accessed through some access cover or by removing a certain panel. A major drawback to this type of configuring is that the terminal must be opened by the user if they are to change the strapping. Another disadvantage is the terminal usually cannot be changed dynamically. Enter NON-VOLATILE RAM or battery-backed-up RAM. This creates another problem in that the system cost is increased, reliability suffers, and board space may not be available. Enter NMC9306 serial E<sup>2</sup>PROM in an 8-pin Mini-DIP. This device is not only non-volatile, but is small, inexpensive, and simple to use.

National Semiconductor Application Note 433 Richard Zarr



AN-433

#### HARDWARE MAIN DESCRIPTION

Since the NS455 Terminal Management Processor (TMP) does not have a MICROWIRE<sup>TM</sup> interface, another method of interfacing must be devised. The TMP has provisions for an external output port attached to the ROM bus which can be used to simulate the MICROWIRE interface. This is done by using three free data bits of a 74LS273 as shown in *Figure 1*. These three bits will be the CHIP SELECT, CLOCK, and the DATA IN inputs to the NMC9306. The TMP also has an input port enable pin that can be used to read a set of buffers such as a 74LS244. A single pin can be used for the DATA OUT signal from the NMC9306 as shown in *Figure 2*. If no input port be ROM expansion bus through a 4.7k resistor as shown in *Figure 1*. This is all the hardware that is required to interface the part.

#### SOFTWARE MAIN DESCRIPTION

This is where things get a bit tricky. Routines must be written to communicate with the NMC9306. These routines must read, write, erase, and enable erase/write in the NMC9306 by simulating the MICROWIRE interface. This is done by turning the output ports pins on and off with the correct timing to simulate the interface without interfering with the other pins. Also, the input data must be converted to usable form as well as converting the outgoing data to serial form. Simple.



To start, there are a few things to be mentioned. The TMP has a modified 8048 processor for its controller. This controller has a 16-bit accumulator, addressed as two 8-bit registers, which are ACC and HACC. The high accumulator (HACC) is accessed through the low accumulator (ACC). This is important since the NMC9306 is arranged in 16 words of 16 bits each. Also, to allow the port to be modified without changing any unwanted bits, a PORT MASK must be defined in the memory of the TMP. Any change to the port should be done by updating the mask, and then sending the mask data to the port. This will also make testing the data on the port possible. The codes for communicating with the NMC9306 can be obtained from the *National Semiconductor 1984 MOS Memory Databook* in Section 7. Also, all critical timing parameters are described therein.

In a typical TMP system, there are large amounts of configuration data that must be set up before the terminal can communicate properly. If the system is really complex, it may need more yet. A typical configuration map is shown below. Along with the configuration data, production information should be included. This may be entered by some code at power-up that is not documented in the end user guide. This set-up screen may ask for the date of assembly, the assembly location code, the serial number, the customer code, the options enabled (tricky sales pich—"for only \$50 more "") the number of times the unit was returned to the

... "), the number of times the unit was returned to the factory for service, and any other data that must be tracked for production. If the NMC9306 does not have enough room, the NMC9346 is 4 times larger, and has the same hardware requirements. Only slight software changes are required.

#### CONCLUSION

It can be seen that the NMC9306 is simple, yet functional in replacing strapping switches and enhancing the product. The NMC9306/NMC9346 components in this application, replace more costly and larger parts, and are easily integrated into a TMP or other terminal design. The end product will be more versatile through enhanced user interface and tracking of important production data.

#### **Typical Configuration Map**

|     |                                                                | ······                                                                                                                                                    |
|-----|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ation<br>lex)                                                  | Description                                                                                                                                               |
| 0   | Bit 0<br>Bit 1<br>Bit 2<br>Bit 3<br>Bit 4<br>Bit 5<br>Bits 6-F | Cursor Blink Enable<br>Cursor Underline/Block<br>Cursor Inverts Video On<br>Screen Norm/Inverse Vid<br>Local Mode On/Off<br>Status Line Enable<br>(Spare) |
| 1   | Bits 0–3<br>Bit 4<br>Bit 5<br>Bit 6<br>Bit 7<br>Bits 8–F       | Baud Rate<br>1 or 2 Stop Bits<br>7 or 8 Data Bits<br>Parity On/Off<br>Odd or Even Parity<br>(Spare)                                                       |
| 2   | Bits 0-F                                                       | (Spare)                                                                                                                                                   |
| 3   | Bits 0-F                                                       | Month and Year of Assem.                                                                                                                                  |
| 4   | Bits 0-7<br>Bits 8-F                                           | Day of Assembly<br>Assembly Location                                                                                                                      |
| 5   | Bits 0–7<br>Bits 8–F                                           | Inspector Code<br>No. of Returns                                                                                                                          |
| 6   | Bits 0-F                                                       | Serial Number (MSW)                                                                                                                                       |
| 7   | Bits 0-F                                                       | Serial Number                                                                                                                                             |
| 8   | Bits 0-F                                                       | Serial Number (LSW)                                                                                                                                       |
| 9   | Bits 0–7<br>Bits 8–F                                           | Failure Code 1<br>Failure Code 2                                                                                                                          |
| A   | Bits 0-F                                                       | Check Sum                                                                                                                                                 |
| B-F |                                                                | (Spare)                                                                                                                                                   |



**FIGURE 2** 

2

# Common I/O Applications of NMC9306/COP494 and NMC9346/COP495 Non-Volatile Serial Access Memories

National Semiconductor Application Note 481



NMC9306/COP494 and NMC9346/COP495 are serial access non-volatile memories designed for a 4-wire (MICROWIRE™) interface; Chip Select (CS) input, clock (SK) input, serial data input (DI), and serial data output (DO). Since DO is in TRI-STATE® while instructions, address and data are being shifted into the chip on the DI signal line, DI and DO can be tied together as a common I/O to further simplify the interface. However, the following potentially troublesome situations should be kept in mind and dealt with according to these recommendations:

#### NMC9306/COP494

While clocking in a READ instruction, approximately 500 ns (typical) after the least significant bit (A0) of the register

address is clocked into the chip by the rising edge of SK, DO comes out of TRI-STATE and goes low (logical '0') as a dummy bit to signal the start of the data output string (*Figure 1*). In a common I/O application, if A0 is a logical '1' and is still driving DI when the dummy bit becomes valid, a low impedance path between the power supply and ground is created through the DI driver and the on-chip DO buffer (*Figure 2*). If measures are taken to minimize the short circuit current, e.g., by inserting a current limiting resistor between the DI driver and the chip (*Figure 2*), the part will continue to work normally since A0 is clocked onto the chip before this potential disturb condition occurs.





TL/D/9213-2

FIGURE 2. Current Path during DI Driver and DO Buffer Conflict during Read Instruction

#### NMC9346/COP495

The NMC9346/COP495 has a self-timed programming cycle which uses DO to indicate the ready/busy status of the chip. Therefore, in addition to the potential problem in the READ mode similar to NMC9306/COP494 described above, another pitfall may be encountered at the end of a programming cycle in common I/O applications.

The self-timed programming cycle is initiated by the falling edge of CS after a programming instruction (ERASE,

WRITE, ERAL, WRAL) is shifted in. If CS is brought high subsequently, after a minimum of 1  $\mu$ s (tcs), DO indicates the ready/busy status of the chip. DO = logical '0' indicates

that programming is still in progress. DO = logical '1' signals the end of the programming cycle. This 'status check' function of DO is cancelled (i.e., DO returns to TRI-STATE) when a logical '1' on DI is clocked into the chip by SK with CS high. With separate input and output this is automatically accomplished by the start bit of the next instruction (*Figure 3*).

In a common I/O application, the following clocking sequence is recommended to avoid premature cancellation of the 'ready' status and/or interference of the 'ready' status with the serial input sequence for the next instruction (*Figure 4*):

- 1) Inhibit the SK clock after clocking in the programming instruction.
- After acknowledging the 'ready' status, clock SK once while the common I/O is still high to cancel the ready/ busy status function of DO.
- 3) Bring CS low for a minimum of 1  $\mu$ s (tcs) to clear the instruction register before initiating the next instruction.

DO is now reset back to TRI-STATE, and the chip is ready to accept the next instruction.

The chip may enter the 'ready' status mode under certain conditions of V<sub>CC</sub> power-up. This occurs due to the V<sub>CC</sub> power-up conditions setting the status mode logic on the chip, and is not an indication of a spurious programming cycle on V<sub>CC</sub> power-up. The following clocking sequence is recommended to ensure cancellation of this status signal after V<sub>CC</sub> power-up (*Figure 5*):

- 1) Bring CS high.
- 2) Clock SK once to ensure cancellation of the 'ready' status.
- 3) Bring CS low for a minimum of 1  $\mu$ s (tcs) to clear the instruction register before initiating the first instruction.





# Error Detection and Correction Techniques for National Semiconductor's EEPROM Products

National Semiconductor Application Note 482



This application note provides the non-volatile memory system designer who cannot tolerate the very low failure rate associated with National Semiconductor's E<sup>2</sup>PROMs, with a method to assure data integrity and extend the life span of the product.

With a minimum additional parts cost, the following error detection and correction techniques allow the designer to extend the usable life of an EEPROM device. The technique is applicable for applications requiring 100,000 or more erase/write cycles per register.

All EEPROMs fail with extended erase/write cycling. National Semiconductor EEPROMs fail in a statistically predictable and well behaved fashion as the number of erase/write cycles increase. The failure of one bit cell does not influence the operation of adjacent bit cells. Since bit failure is a gradual wearout phenomenon which only affects discrete cell locations one at a time, it is possible to apply simple encoding techniques which can determine the locations of cell failures so that faltering memory addresses can be avoided in the future.

Single parity checking is the simplest way to check for errors in a binary code. In a parity checking system an extraparity-bit is chosen so that the number of 1s in the block of data, including the parity bit, is even. In practice this is accomplished using modulo 2 addition (i.e., 0 + 0 = 0; 0 + 1 = 1; 1 + 0 = 1; 1 + 1 = 0; 0 + 0 + 1 = 1; etc.). Modulo 2 addition is quickly accomplished through an exclusive OR gate. When the data is read back, the number of ones are counted and the sum is checked to see if it is odd or even. An odd sum is an indication that an error occurred in the data. This method of single parity checking can detect the occurrence of an error in a block but it cannot be used to determine the exact location of the error to correct the bad data.

A natural extension of single parity checking is the Hamming code. A Hamming code uses several parity checks, instead of just one. This allows errors to be corrected as well as detected. Using bits in blocks of 7, where 4 of the bits are



information and 3 are parity allows for error detection and correction of any single bit within the block, including the parity bits themselves.

The initial parity is calculated as shown in *Figure 1*. The parity bits are in columns 4, 5 and 6, while the actual information bits are in columns 0, 1, 2, and 3. The contents of each parity bit comes from summing the contents of a unique combination of three of the four information bits. The parity bit is chosen so that this sum will be an even number when added to the parity bit itself. Notice that each one of the parity bits calculates its contents by using different combinations of the data bits. Every data bit in the block has its information read at least twice. Using this overlapping scheme is what allows the code to correct errors.

Since there are only 4 bits of information there can be only  $2^4 = 16$  possible combinations of 1s and 0s. These 16 possible correct combinations are listed on the code word table in Table I. When the encoded block is read back from memory, the same parity coding scheme is used again on the information bits and compared to the original parity bits. This forms what is called a syndrome. If any errors have occurred in the 7-bit block their locations can be determined and the errors corrected. Table II shows the decoding matrix which is used on the syndromes to determine the location of an error. If no errors occurred the syndrome will be 000. Table III shows all the combinations of the 7-bit block. Note that there are only 128 possible variations of 1s and 0s in the block: (7 mistake combinations per block + 1 correct combination per block)  $\times$  (16 possible block combinations). All these combinations can be stored in a table and called up quickly to check for possible data errors without the need to even create a syndrome upon reading a word. For example, suppose we want to store the data 1000. From Table I we see that the 7-bit block would be 1111000 after the Hamming code had been applied. If information bit 3 for example goes bad, then the new block would read 1110000. This is case number 112 in Table III, and we see that the correct information is 1000. With Table III available in the computer memory, the received codeword can be corrected automatically. An array of 128 bytes can provide both the corrected information and the syndrome information.

The 7-bit codeword works nicely with National Semiconductor's serial EEPROMs because they are organized as arrays of 16-bit registers. Each 16 bit register is modified or accessed with a simple-serial protocol. The 16-bit unit can be partitioned two eight-bit bytes. Each byte can contain a seven-bit codeword and one-bit flag that indicates whether an error has been previously detected in the byte. This scheme provides one byte of error corrected information per 16-bit register. Slightly more elaborate systems can be used which will detect and correct more errors if additional parity bits are added to the data.

| 2  |
|----|
| œ  |
| 4  |
| _  |
| z  |
| ∠. |
| -  |

#### TABLE I. Encoding Table for Hamming Code

|    |   | Sixt           | een Co | de Wo               | rds |   |   |  |  |  |
|----|---|----------------|--------|---------------------|-----|---|---|--|--|--|
|    |   | Parity<br>Bits |        | Information<br>Bits |     |   |   |  |  |  |
|    | P | P              | P      | 1                   | 1   | I | 1 |  |  |  |
|    | 2 | 1              | 0      | 3                   | 2   | 1 | 0 |  |  |  |
| 0  | 0 | 0              | 0      | 0                   | 0   | 0 | 0 |  |  |  |
| 1  | 1 | 1              | 0      | 0                   | 0   | 0 | 1 |  |  |  |
| 2  | 1 | 0              | 1      | 0                   | 0   | 1 | 0 |  |  |  |
| 3  | 0 | 1              | 1      | 0                   | 0   | 1 | 1 |  |  |  |
| 4  | 0 | 1              | 1      | 0                   | 1   | 0 | 0 |  |  |  |
| 5  | 1 | 0              | 1      | 0                   | 1   | 0 | 1 |  |  |  |
| 6  | 1 | 1              | 0      | 0                   | 1   | 1 | 0 |  |  |  |
| 7  | 0 | 0              | 0      | 0                   | 1   | 1 | 1 |  |  |  |
| 8  | 1 | 1              | 1      | 1                   | 0   | 0 | 0 |  |  |  |
| 9  | 0 | 0              | 1      | 1                   | 0   | 0 | 1 |  |  |  |
| 10 | 0 | 1              | 0      | 1                   | 0   | 1 | 0 |  |  |  |
| 11 | 1 | 0              | 0      | 1                   | 0   | 1 | 1 |  |  |  |
| 12 | 1 | 0              | 0      | 1                   | 1   | 0 | 0 |  |  |  |
| 13 | 0 | 1              | 0      | 1                   | 1   | 0 | 1 |  |  |  |
| 14 | 0 | 0              | 1      | 1                   | 1   | 1 | 0 |  |  |  |
| 15 | 1 | 1              | 1      | 1                   | 1   | 1 | 1 |  |  |  |

#### TABLE II. Syndrome Decoding Table for Hamming Code

| s | yndrom | e | Meaning                     |
|---|--------|---|-----------------------------|
| 0 | 0      | 0 | No error detected           |
| 0 | 0.     | 1 | Check bit 0 in error        |
| 0 | 1      | 0 | Check bit 1 in error        |
| 0 | 1      | 1 | Information bit 2 corrected |
| 1 | 0      | 0 | Check bit 2 in error        |
| 1 | 0      | 1 | Information bit 1 corrected |
| 1 | 1      | 0 | Information bit 0 corrected |
| 1 | 1      | 1 | Information bit 3 corrected |

With this added data protection the reliability of EEPROMs can be extended because the probability of two or more cells failing on the same codeword is low. To illustrate the Hamming code, an experiment on 16 devices with 1k bits each was conducted. The experiment results are shown in Table IV. While the first bit failure was detected somewhere between 12,589 and 15,849 cycles, the Hamming code just described would have protected against the loss of data until somewhere between 79,433 and 100,000 erase/write cycles. Notice that 55 bit failures were indicated when the first Hamming code failure was detected. This is to be expected because a Hamming failure will not occur until two or more bits within a particular group of seven bits have failed.

|    | • |   | Received<br>Codewor |   |   |   | Syndrome<br>Bits |   |   | Corrected<br>Information |   |   |   |   |
|----|---|---|---------------------|---|---|---|------------------|---|---|--------------------------|---|---|---|---|
| 0  | 0 | 0 | 0                   | 0 | 0 | 0 | 0                | 0 | 0 | 0                        | 0 | 0 | 0 | 0 |
| 1  | 0 | 0 | 0                   | 0 | 0 | 0 | 1                | 1 | 1 | 0                        | 0 | 0 | 0 | 0 |
| 2  | 0 | 0 | 0                   | 0 | 0 | 1 | 0                | 1 | 0 | 1                        | 0 | 0 | 0 | 0 |
| 3  | 0 | 0 | 0                   | 0 | 0 | 1 | 1                | 0 | 1 | 1                        | 0 | 1 | 1 | 1 |
| 4  | 0 | 0 | 0                   | 0 | 1 | 0 | 0                | 0 | 1 | 1                        | 0 | 0 | 0 | 0 |
| 5  | 0 | 0 | 0                   | 0 | 1 | 0 | 1                | 1 | 0 | 1                        | 0 | 1 | 1 | 1 |
| 6  | 0 | 0 | 0                   | 0 | 1 | 1 | 0                | 1 | 1 | 0                        | 0 | 1 | 1 | 1 |
| 7  | 0 | 0 | 0                   | 0 | 1 | 1 | 1                | 0 | 0 | 0                        | 0 | 1 | 1 | 1 |
| 8  | 0 | 0 | 0                   | 1 | 0 | 0 | 0                | 1 | 1 | 1                        | 0 | 0 | 0 | 0 |
| 9  | 0 | 0 | 0                   | 1 | 0 | 0 | 1                | 0 | 0 | 1                        | 1 | 0 | 0 | 1 |
| 10 | 0 | 0 | 0                   | 1 | 0 | 1 | 0                | 0 | 1 | 0                        | 1 | 0 | 1 | 0 |
| 11 | 0 | 0 | 0                   | 1 | 0 | 1 | 1                | 1 | 0 | 0                        | 1 | 0 | 1 | 1 |
| 12 | 0 | 0 | 0                   | 1 | 1 | 0 | 0                | 1 | 0 | 0                        | 1 | 1 | 0 | 0 |
| 13 | 0 | 0 | 0                   | 1 | 1 | 0 | 1                | 0 | 1 | 0                        | 1 | 1 | 0 | 1 |
| 14 | 0 | 0 | 0                   | 1 | 1 | 1 | 0                | 0 | 0 | 1                        | 1 | 1 | 1 | 0 |
| 15 | 0 | 0 | 0                   | 1 | 1 | 1 | 1                | 1 | 1 | 1                        | 0 | 1 | 1 | 1 |
| 16 | 0 | 0 | 1                   | 0 | 0 | 0 | 0                | 0 | 0 | 1                        | 0 | 0 | 0 | 0 |
| 17 | 0 | 0 | 1                   | 0 | 0 | 0 | 1                | 1 | 1 | 1                        | 1 | 0 | 0 | 1 |
| 18 | 0 | 0 | 1                   | 0 | 0 | 1 | 0                | 1 | 0 | 0                        | 0 | 0 | 1 | 0 |
| 19 | 0 | 0 | 1                   | 0 | 0 | 1 | 1 1              | 0 | 1 | 0                        | 0 | 0 | 1 | 1 |
| 20 | 0 | 0 | 1                   | 0 | 1 | 0 | 0                | 0 | 1 | 0                        | 0 | 1 | 0 | 0 |
| 21 | 0 | 0 | 1                   | 0 | 1 | 0 | 1                | 1 | 0 | 0                        | 0 | 1 | 0 | 1 |
| 22 | 0 | 0 | 1                   | 0 | 1 | 1 | 0                | 1 | 1 | 1                        | 1 | 1 | 1 | 0 |
| 23 | 0 | 0 | 1                   | 0 | 1 | 1 | 1                | 0 | 0 | · 1                      | 0 | 1 | 1 | 1 |
| 24 | 0 | 0 | 1                   | 1 | 0 | 0 | 0                | 1 | 1 | 0                        | 1 | 0 | 0 | 1 |
| 25 | 0 | 0 | 1                   | 1 | 0 | 0 | 1                | 0 | 0 | 0                        | 1 | 0 | 0 | 1 |
| 26 | 0 | 0 | 1                   | 1 | 0 | 1 | 0                | 0 | 1 | 1                        | 1 | 1 | 1 | 0 |
| 27 | 0 | 0 | 1                   | 1 | 0 | 1 | 1                | 1 | 0 | 1                        | 1 | 0 | 0 | 1 |
| 28 | 0 | 0 | 1                   | 1 | 1 | 0 | 0                | 1 | 0 | 1                        | 1 | 1 | 1 | 0 |
| 29 | 0 | 0 | 1                   | 1 | 1 | 0 | 1                | 0 | 1 | · 1                      | 1 | 0 | 0 | 1 |
| 30 | 0 | 0 | 1                   | 1 | 1 | 1 | 0                | 0 | 0 | 0                        | 1 | 1 | 1 | 0 |
| 31 | 0 | 0 | 1                   | 1 | 1 | 1 | 1                | 1 | 1 | 0                        | 1 | 1 | 1 | C |

# TABLE III. Information Retrieval Table for All Possible Combinations of Single-Bit-Correct Hamming Code

|      | - |   |   | Received<br>Codewor |   |   |   | S      | Syndrom<br>Bits | e |   | Corre<br>Inforn |   |     |
|------|---|---|---|---------------------|---|---|---|--------|-----------------|---|---|-----------------|---|-----|
| 32   | 0 | 1 | 0 | 0                   | 0 | 0 | 0 | 0      | 1               | 0 | 0 | 0               | 0 | 0   |
| 33   | 0 | 1 | 0 | 0                   | 0 | 0 | 1 | 1      | 0               | 0 | 0 | 0               | 0 | 1   |
| 34   | 0 | 1 | 0 | 0                   | 0 | 1 | 0 | 1      | 1               | 1 | 1 | 0               | 1 | 0   |
| 35   | 0 | 1 | 0 | 0                   | 0 | 1 | 1 | 0      | 0               | 1 | 0 | 0               | 1 | 1   |
| 36   | 0 | 1 | 0 | 0                   | 1 | 0 | 0 | 0      | 0               | 1 | 0 | 1               | 0 | 0   |
| 37   | 0 | 1 | 0 | 0                   | 1 | 0 | 1 | 1      | 1               | 1 | 1 | 1               | 0 | 1   |
| 38 / | 0 | 1 | 0 | 0                   | 1 | 1 | 0 | 1      | 0               | 0 | 0 | 1               | 1 | 0   |
| 39   | 0 | 1 | 0 | 0                   | 1 | 1 | 1 | 0      | 1               | 0 | 0 | 1               | 1 | 1   |
| 40   | 0 | 1 | 0 | 1                   | 0 | 0 | 0 | 1      | 0               | 1 | 1 | 0               | 1 | 0   |
| 41   | 0 | 1 | 0 | 1                   | 0 | 0 | 1 | 0      | 1               | 1 | 1 | 1               | 0 | 1   |
| 42   | 0 | 1 | 0 | 1                   | 0 | 1 | 0 | 0      | 0               | 0 | 1 | 0               | 1 | 0   |
| 43   | 0 | 1 | 0 | 1                   | 0 | 1 | 1 | 1      | 1               | 0 | 1 | 0               | 1 | 0   |
| 44   | 0 | 1 | 0 | 1                   | 1 | 0 | 0 | 1      | 1               | 0 | 1 | 1               | 0 | 1   |
| 45   | 0 | 1 | 0 | 1                   | 1 | 0 | 1 | 0      | 0               | 0 | 1 | 1               | 0 | 1   |
| 46   | 0 | 1 | 0 | 1                   | 1 | 1 | 0 | 0      | 1               | 1 | 1 | 0               | 1 | 0   |
| 47   | 0 | 1 | 0 | 1                   | 1 | 1 | 1 | 1      | 0               | 1 | 1 | 1               | 0 | 1   |
| 48   | 0 | 1 | 1 | Ó                   | 0 | 0 | 0 | Ó      | 1               | 1 | 0 | 1               | 0 | 0   |
| 49   | 0 | 1 | 1 | 0                   | 0 | 0 | 1 | 1      | 0               | 1 | 0 | 0               | 1 | 1   |
| 50   | 0 | 1 | 1 | 0                   | 0 | 1 | 0 | 1      | 1               | 0 | ō | 0<br>0          | 1 |     |
| 51   | 0 | 1 | 1 | 0                   | 0 | 1 | 1 | o      | 0               | õ | õ | Õ               | 1 | 1   |
| 52   | õ | 1 | 1 | 0                   | 1 | 0 | 0 | 0      | õ               | o | 0 | 1               | 0 | 0   |
| 53   | õ | 1 | 1 | õ                   | 1 | õ | 1 | 1      | 1               | õ | o | 1               | õ | 0   |
| 54   | õ | 1 | 1 | õ                   | 1 | 1 | o | 1      | 0               | 1 | Ő | 1               | 0 | 0   |
| 55   | õ | 1 | 1 | 0                   | 1 | 1 | 1 | o      | 1               | 1 | 0 | 0               | 1 | 1   |
| 56   | 0 | 1 | 1 | 1                   | 0 | 0 | o |        | 0               | 0 | 1 | 0               | 0 | 0   |
| 57   | 0 | 1 | 1 | 1                   | 0 | 0 | 1 | 1<br>0 | 1               | 0 | 1 | 0               | 0 | 1   |
| 58   | 0 | 1 | 1 | 1                   | 0 | 1 | 0 |        | 0               | 1 |   |                 |   | 0   |
| 59   | 0 | 1 |   |                     | 0 |   |   | 0      |                 |   | 1 | 0               | 1 |     |
|      |   |   | 1 | 1                   |   | 1 | 1 | 1      | 1               | 1 | 0 | 0               | 1 | 1   |
| 50   | 0 | 1 | 1 | 1                   | 1 | 0 | 0 | 1      | 1               | 1 | 0 | 1               | 0 | 0   |
| 51   | 0 | 1 | 1 | 1                   | 1 | 0 | 1 | 0      | 0               | 1 | 1 | 1               | 0 | 1   |
| 52   | 0 | 1 | 1 | 1                   | 1 | 1 | 0 | 0      | 1               | 0 | 1 | 1               | 1 | 0   |
| 53   | 0 | 1 | 1 | 1                   | 1 | 1 | 1 | 1      | 0               | 0 | 1 | 1               | 1 | 1   |
| 54   | 1 | 0 | 0 | 0                   | 0 | 0 | 0 | 1      | 0               | 0 | 0 | 0               | 0 | 0   |
| 35   | 1 | 0 | 0 | 0                   | 0 | 0 | 1 | 0      | 1               | 0 | 0 | 0               | 0 | 1   |
| 6    | 1 | 0 | 0 | 0                   | 0 | 1 | 0 | 0      | 0               | 1 | 0 | 0               | 1 | 0   |
| 57   | 1 | 0 | 0 | 0                   | 0 | 1 | 1 | 1      | 1               | 1 | 1 | 0               | 1 | 1   |
| 58   | 1 | 0 | 0 | 0                   | 1 | 0 | 0 | 1      | 1               | 1 | 1 | 1               | 0 | • 0 |
| 59   | 1 | 0 | 0 | 0                   | 1 | 0 | 1 | 0      | 0               | 1 | 0 | 1               | 0 | 1   |
| 70   | 1 | 0 | 0 | 0                   | 1 | 1 | 0 | 0      | 1               | 0 | 0 | 1               | 1 | 0   |
| 71   | 1 | 0 | 0 | 0                   | 1 | 1 | 1 | 1      | 0               | 0 | 0 | 1               | 1 | 1   |
| 72   | 1 | 0 | 0 | 1                   | 0 | 0 | 0 | 0      | 1               | 1 | 1 | 1               | 0 | 0   |
| 73   | 1 | 0 | 0 | 1                   | 0 | 0 | 1 | 1      | 0               | 1 | 1 | 0               | 1 | 1   |
| 74   | 1 | 0 | 0 | 1                   | 0 | 1 | 0 | 1      | 1               | 0 | 1 | 0               | 1 | 1   |
| 75   | 1 | 0 | 0 | 1                   | 0 | 1 | 1 | 0      | 0               | 0 | 1 | 0               | 1 | 1   |
| 76   | 1 | 0 | 0 | 1                   | 1 | 0 | 0 | 0      | 0               | 0 | 1 | 1               | 0 | 0   |
| 77   | 1 | 0 | 0 | 1                   | 1 | 0 | 1 | 1      | 1               | 0 | 1 | 1               | 0 | 0   |
| 78   | 1 | 0 | 0 | 1                   | 1 | 1 | 0 | 1      | 0               | 1 | 1 | 1               | 0 | 0   |
| 79   | 1 | 0 | 0 | 1                   | 1 | 1 | 1 | 0      | 1               | 1 | 1 | 0               | 1 | 1   |

|     |     |   |   | Receive<br>odewor |   |   |    | S | yndrom<br>Bits | e |   | Corre<br>Inform |   |   |
|-----|-----|---|---|-------------------|---|---|----|---|----------------|---|---|-----------------|---|---|
| 80  | 1   | 0 | 1 | 0                 | 0 | 0 | 0  | 1 | 0              | 1 | 0 | 0               | 1 | ( |
| 81  | 1   | 0 | 1 | 0                 | 0 | 0 | 1  | 0 | 1              | 1 | 0 | 1               | 0 |   |
| 82  | 1   | 0 | 1 | 0                 | 0 | 1 | 0  | 0 | 0              | 0 | 0 | 0               | 1 | ( |
| 83  | 1   | 0 | 1 | 0                 | 0 | 1 | 1  | 1 | 1              | 0 | 0 | 0               | 1 |   |
| 84  | 1   | 0 | 1 | 0                 | 1 | 0 | 0  | 1 | 1              | 0 | 0 | 1               | 0 |   |
| 85  | 1   | 0 | 1 | 0                 | 1 | 0 | 1  | 0 | 0              | 0 | 0 | 1               | 0 |   |
| 86  | 1   | 0 | 1 | 0                 | 1 | 1 | 0  | 0 | 1              | 1 | 0 | · 0             | 1 |   |
| 87  | 1   | 0 | 1 | 0                 | 1 | 1 | 1  | 1 | 0              | 1 | 0 | 1               | 0 |   |
| 88  | 1   | 0 | 1 | 1                 | 0 | 0 | 0  | 0 | 1              | 0 | 1 | 0               | 0 |   |
| 89  | 1   | 0 | 1 | 1                 | 0 | 0 | 1  | 1 | 0              | 0 | 1 | 0               | 0 |   |
| 90  | 1   | 0 | 1 | 1                 | 0 | 1 | 0  | 1 | 1              | 1 | 0 | 0               | 1 |   |
| 91  | 1   | 0 | 1 | 1                 | 0 | 1 | 1  | 0 | 0              | 1 | 1 | 0               | 1 |   |
| 92  | 1   | 0 | 1 | 1                 | 1 | 0 | 0  | 0 | 0              | 1 | 1 | 1               | 0 |   |
| 93  | 1   | 0 | 1 | 1                 | 1 | 0 | 1  | 1 | 1              | 1 | 0 | 1               | 0 |   |
| 94  | 1   | 0 | 1 | 1                 | 1 | 1 | 0  | 1 | 0              | 0 | 1 | 1               | 1 |   |
| 95  | 1   | 0 | 1 | 1                 | 1 | 1 | 1  | 0 | 1              | 0 | 1 | 1               | 1 |   |
| 96  | 1   | 1 | 0 | 0                 | 0 | 0 | 0  | 1 | 1              | 0 | 0 | 0               | 0 |   |
| 97  | 1   | 1 | 0 | 0                 | 0 | 0 | 1  | 0 | 0              | 0 | 0 | 0               | 0 |   |
| 98  | 1   | 1 | 0 | 0                 | 0 | 1 | 0  | 0 | 1              | 1 | 0 | 1               | 1 |   |
| 99  | 1   | 1 | 0 | 0                 | 0 | 1 | 1  | 1 | 0              | 1 | 0 | 0               | 0 |   |
| 100 | 1   | 1 | 0 | 0                 | 1 | 0 | 0  | 1 | 0              | 1 | 0 | 1               | 1 |   |
| 101 | 1   | 1 | 0 | 0                 | 1 | 0 | 1  | 0 | 1              | 1 | 0 | 0               | 0 |   |
| 102 | 1   | 1 | 0 | 0                 | 1 | 1 | 0  | 0 | 0              | 0 | 0 | 1               | 1 |   |
| 103 | 1   | 1 | 0 | 0                 | 1 | 1 | 1  | 1 | 1              | 0 | 0 | 1               | 1 |   |
| 104 | 1   | 1 | 0 | 1                 | 0 | 0 | 0  | 0 | 0              | 1 | 1 | 0               | 0 |   |
| 105 | 1   | 1 | 0 | 1                 | 0 | 0 | 1  | 1 | 1              | 1 | 0 | 0               | 0 |   |
| 106 | 1   | 1 | 0 | 1                 | 0 | 1 | 0  | 1 | 0              | 0 | 1 | 0               | 1 |   |
| 107 | 1   | 1 | 0 | 1                 | 0 | 1 | 1  | 0 | 1              | 0 | 1 | 0               | 1 |   |
| 108 | 1   | 1 | 0 | 1                 | 1 | 0 | 0  | 0 | 1              | 0 | 1 | 1               | 0 |   |
| 109 | 1   | 1 | 0 | 1                 | 1 | 0 | 1  | 1 | 0              | 0 | 1 | 1               | 0 |   |
| 110 | 1   | 1 | 0 | 1                 | 1 | 1 | 0  | 1 | 1              | 1 | 0 | 1               | 1 |   |
| 111 | 1   | 1 | 0 | 1                 | 1 | 1 | 1  | 0 | 0              | 1 | 1 | 1               | 1 |   |
| 112 | 1   | 1 | 1 | 0                 | 0 | 0 | 0  | 1 | 1              | 1 | 1 | 0               | 0 |   |
| 113 | 1   | 1 | 1 | 0                 | 0 | 0 | 1  | 0 | 0              | 1 | 0 | 0               | 0 |   |
| 114 | 1   | 1 | 1 | 0                 | 0 | 1 | 0  | 0 | 1              | 0 | 0 | 0               | 1 |   |
| 115 | 1   | 1 | 1 | 0                 | 0 | 1 | 1  | 1 | 0              | 0 | 0 | 0               | 1 |   |
| 116 | 1   | 1 | 1 | 0                 | 1 | 0 | 0  | 1 | 0              | 0 | 0 | . 1             | 0 |   |
| 117 | 1   | 1 | 1 | 0                 | 1 | 0 | 1  | 0 | 1              | 0 | 0 | 1               | 0 |   |
| 118 | 1   | 1 | 1 | 0                 | 1 | 1 | 0  | 0 | 0              | 1 | 0 | 1               | 1 |   |
| 119 | 1   | 1 | 1 | 0                 | 1 | 1 | 1  | 1 | 1              | 1 | 1 | 1               | 1 |   |
| 120 | 1   | 1 | 1 | 1                 | 0 | 0 | 0  | 0 | 0              | 0 | 1 | 0               | 0 |   |
| 121 | 1   | 1 | 1 | 1                 | 0 | 0 | 1  | 1 | 1              | 0 | 1 | 0               | 0 |   |
| 122 | 1   | 1 | 1 | 1                 | 0 | 1 | 0  | 1 | 0              | 1 | 1 | 0               | 0 |   |
| 123 | 1   | 1 | 1 | 1                 | 0 | 1 | 1  | 0 | 1              | 1 | 1 | 1               | 1 |   |
| 124 | 1   | 1 | 1 | 1                 | 1 | 0 | 0  | 0 | 1              | 1 | 1 | 0               | 0 |   |
| 125 | 1   | 1 | 1 | 1                 | 1 | 0 | 1  | 1 | 0              | 1 | 1 | 1               | 1 |   |
| 126 | 1   | 1 | 1 | 1                 | 1 | 1 | 0. | 1 | 1              | 0 | 1 | 1               | 1 |   |
| 127 | . 1 | 1 | 1 | 1                 | 1 | 1 | 1  | 0 | 0              | 0 | 1 | 1               | 1 |   |

| Erase/Write<br>Cycles | Total Bit<br>Failures | Total Codeword<br>Failures | Percent Bit<br>Failures | Percent Codeword<br>Failures |  |  |  |
|-----------------------|-----------------------|----------------------------|-------------------------|------------------------------|--|--|--|
| 1000                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 1259                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 1585                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 1995                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 2512                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 3162                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 3981                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 5012                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 6310                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 7943                  | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 10000                 | 0                     | 0                          | 0.00%                   | 0.00%                        |  |  |  |
| 12589                 | 1                     | 0                          | 0.01%                   | 0.00%                        |  |  |  |
| 15849                 | 1                     | 0                          | 0.01%                   | 0.00%                        |  |  |  |
| 19953                 | 1                     | 0                          | 0.01%                   | 0.00%                        |  |  |  |
| 25119                 | 1                     | 0                          | 0.01%                   | 0.00%                        |  |  |  |
| 31623                 | 3                     | 0                          | 0.02%                   | 0.00%                        |  |  |  |
| 39811                 | 4                     | 0                          |                         |                              |  |  |  |
| 50119                 | 10                    | 0                          |                         |                              |  |  |  |
| 63096                 | 16                    | 0                          |                         |                              |  |  |  |
| 79433                 | 55                    | 1                          | 1 0.34% 0.05%           |                              |  |  |  |
| 100000                | 103                   | 3                          | 0.63%                   | 0.15%                        |  |  |  |

# Using the NMC93CSxx Family

National Semiconductor Application Note 507



### INTRODUCTION

This application note is intended for system designers interested in using the NMC93CSxx family of CMOS serial EEPROM devices. These devices are well-suited for applications that call for non-volatile, writeable memory. The NMC93CSxx devices offer the additional benefit of selective write-protection by use of an on-chip protect register. This allows the device to perform both read-only memory (ROM) and EEPROM functions on the same chip.

EEPROMs are useful in a wide variety of applications because of their non-volatile, writeable characteristics. The devices can be used for applications that store configuration values, such as feature telephones, station presets on radios, and PC boards with configuration DIP switches and jumpers. Adaptive, closed-loop systems, such as environment controllers and motor controllers, can use EEPROMs to store loop control variables. Data logging is another of the many application areas of EEPROMS.

The NMC93CSxx family can support a new set of applications because of their additional capability to perform selective ROM functions. ROM is a requirement when the integrity of data stored in a device must be guaranteed. Applications can make use of this feature while at the same time allocating other locations in the device to operate as EEPROM.

The NMC93CSxx family devices exhibit extremely low power consumption due to the low drive requirements of their serial interface and the use of CMOS technology. The serial interface also provides the designer with a flexible interface mechanism allowing the devices to be easily designed into microcontroller and microprocessor systems. In microcontroller systems, or those with a serial bus, the devices can be connected with little or no support logic. The serial interface allows the device to fit in a smaller package, resulting in minimal board space requirements.

#### TABLE I. NMC93CSxx Family

| Device    | Memory Size |
|-----------|-------------|
| NMC93CS06 | 16 x 16     |
| NMC93CS26 | 32 x 16     |
| NMC93CS46 | 64 x 16     |
| NMC93CS56 | 128 x 16    |
| NMC93CS66 | 256 x 16    |

#### NMC93CSxx FAMILY DESCRIPTION

The NMC93CSxx family is a set of 5 CMOS serial EEPROM devices with on-chip write-protection logic. The members of the family are differentiated by their memory array size, which ranges from 256 to 4096 bits organized 16 bits wide (see Table I). Because the devices use a serial interface, the pinout for each family member is identical. The devices conform to the MICROWIRE interface and are backwards (see *Figure 1*).

A set of 10 instructions are provided to control device operation. The general format of the instructions is a start bit (logic 1) followed by opcode, register address and data fields. The register address for the NMC93CS06/26/46 is 6 bits, while the register address for the NMC93CS56/66 is 8 bits. Data is shifted into the device on the D1 pin, and out on the DO pin following a low to high transition of SK. CS must be high to access the device (see Table 2).

A read operation is performed by issuing the start bit, the appropriate opcode (10), and the desired register address. The device responds by shifting out a dummy bit (logic 0) followed by the data in the selected register. The device will continue to shift data from subsequent registers as long as SK is active (non-volatile shift register mode). Write operations are performed by issuing the start bit, opcode (01), register address, and 16 bits of data. CS must be brought low to initiate the self-timed programming cycle, which includes an automatic erase cycle. CS can then be brought high to monitor DO (low to high transition) for completion of the cycle.



| TABLE II. NMC93CSxx Instruction Set |    |         |                                |        |     |    |                                                                                                                                          |  |  |  |
|-------------------------------------|----|---------|--------------------------------|--------|-----|----|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Instruction                         | SB | Op Code | Address                        | Data   | PRE | PR | Comments                                                                                                                                 |  |  |  |
| READ                                | 1  | 10      | A <sub>x</sub> -A <sub>0</sub> |        | 0   | X  | Reads data stored in memory, starting at specified address                                                                               |  |  |  |
| WEN                                 | 1  | 00      | 11XXXX                         |        | 0   | 1  | Write enable must precede all programming modes.                                                                                         |  |  |  |
| WRITE                               | 1  | 01      | A <sub>X</sub> -A <sub>0</sub> | D15-D0 | 0   | 1  | Write register if address is unprotected.                                                                                                |  |  |  |
| WRALL                               | 1  | 00      | 01XXXX                         | D15-D0 | 0   | 1  | Write all register. Valid only when "protect register" is cleared.                                                                       |  |  |  |
| WDS                                 | 1  | 00      | 00XXXX                         |        | 0   | x  | Disables all programming instructions.                                                                                                   |  |  |  |
| PRREAD                              | 1  | 10      | XXXXXX                         |        | 1   | X  | Reads address stored in "protect register".                                                                                              |  |  |  |
| PREN                                | 1  | 00      | 11XXXX                         |        | 1   | 1  | Must immediately precede PRCLEAR, PRWRITE,<br>and PRDS instructions.                                                                     |  |  |  |
| PRCLEAR                             | 1  | 11      | 111111                         |        | 1   | 1  | Clears the "protect register" so that no registers<br>are protected from WRITE.                                                          |  |  |  |
| PRWRITE                             | 1  | 01      | A <sub>X</sub> -A <sub>0</sub> |        | 1   | 1  | Programs address into "protect register". Thereafter,<br>memory address < the address in "protect register"<br>are protected from WRITE. |  |  |  |
| PRDS                                | 1  | 00      | 000000                         |        | 1   | 1  | One time only instruction after which the address in the<br>"protect register" cannot be altered.                                        |  |  |  |

The protect register is used to write protect a segment of registers. The value contained in the protect register designates the first address of the protected segment. All subsequent register locations are write-protected.

### USING THE PROTECT REGISTER

The incorporation of the protect register in NMC93CSxx devices sets the family apart from other CMOS serial EEPROMs. Including a protect register allows the devices to function as EEPROM and ROM simultaneously. The distribution of EEPROM and ROM in a device is determined by the value in the protect register. The distribution of EEPROM and ROM can be changed in the system by changing the protect register value.

ROM applications typically require that data storage be nonvolatile so that no changes will occur when power is turned off and read-only so that changes won't occur under any other circumstances. EEPROMs are non-volatile, but aren't read-only. An EEPROM will function as a ROM if write operations are never attempted or if any attempted write fails.

The protect register is valuable when an application requires a mix of EEPROM and ROM. A NMC93CSxx device can be made less susceptible to write problems without using the protect register. The entire device may be made read-only by grounding PE. System software can be implemented to avoid writing to read-only locations and limit when write instructions may be performed by making use of the write enable (WEN) and disable (WDS) instructions. The device would only be susceptible to a write problem if a system failure caused an illegal write or some external source with access to the device abused its write privileges. Use of the protect register under system control would be somewhat safer, but the device would still be subject to the abovementioned problems. Write access to the protect register must be inhibited for the protected locations to be truly read-only.











ROM devices are most often programmed with data before insertion into a PC board. This approach is applicable to NMC93CSxx devices. In a microcontroller system, program code or data could be off-loaded from the internal ROM of the microcontroller into a ROM section in an NMC93CSxx device. An EEPROM section could be allocated for any writeable data, such as configuration data values, ROM is desirable in this application because any spurious writes that could corrupt the program will be prevented, a smaller internal microcontroller ROM is possible and if ROM code or data needed alteration, it would be much easier and cheaper to reprogram a NMC93CSxx device than the internal ROM of the microcontroller. In manufacturing, the ROM data and the protect register value would be programmed into the device, and the protect register enabled before PC board insertion. The PRE pin would be tied low on the board to prevent write access to the protect register (see Figure 2a).

Another application for these devices is in systems that support automated production. Production information, such as date codes and status, would be programmed into the NSC93CSxx on a board as it progressed through each step of the production process. Board identification (serial number) and fixed configuration information could also be programmed into the device as a last step. The PRE pin would be pulled low with a resistor to allow production test equipment to drive it high to write data into the device and set the protect register, but prevent any writes to the protected locations during normal operations. The EEPROM section could be used to allow the application to support automated system configuration. Once all boards are placed in the system, any system configuration dependent variables could be programmed (see *Figure 2b*).

In data logging applications, the protect register is programmed as the data is gathered to reduce the likelihood of modification. When the protect register is accessed regularly by the software, PRE must be accorded an interface line, usually a port pin that is controlled by software. The protect register disable (PRDS) instruction must be used upon completion of logging to fully protect the data. PRDS will prevent any further writing to the protect register, even if the device is removed from the board. Extreme care should be exercised when considering use of PRDS. Data should be written into the device from high locations to low to protect the data as it is read in. In addition, the protect register then serves the dual purpose of being a pointer to the last location written, simplifying software and saving a variable location (see *Figure 2c*).

### INTERFACING TO THE NMC93CSxx FAMILY COP800 Interface

The COP800 family is a set of 8-bit CMOS microcontrollers. The family members differ by program and data memory, on-chip peripherals, and package size. Some members have on-chip EEPROM for program or data memory. The devices with EEPROM for program memory are only intended for development purposes. All members of the family have an on-chip MICROWIRE™ interface.



FIGURE 3. MICROWIRE Interface

The COP800 family provides three options when interfacing to a NMC93CSxx device. The interface could be designed by using the COP800 device parallel port pins under software control, on-chip UART if available, or the MICROWIRE interface port. The most attractive option for the interface is the MICROWIRE because NMC93CSxx devices connect directly to it.

The MICROWIRE port provides a serial clock (SK), serial input (SI), and serial output (SO). These lines are directly connected to SK, DO and DI of the EEPROM. COP800 parallel port pins can be used for providing CS, PE and PRE. If PE or PRE are static in the application, they can be tied low or high. No other hardware is required for the interface (see *Figure 3*). In a system with multiple devices on the MICRO-WIRE, additional logic may be required to perform chip selection. If available, parallel port pins could be used for additional chip selects. Otherwise, a PAL device could be designed so that chip selects are set serially preceding any serial device operations.

```
:WREEPROM-WRITE DATA TO EEPROM
:
;THIS ROUTINE WILL WRITE A SPECIFIED NUMBER OF BYTES
;TO THE EEPROM USING THE MICROWIRE INTERFACE. THIS CODE
;ASSUMES THE SHIFT CLOCK RATE IS 1/2 THE XTAL FREQUENCY.
;THE ARGUMENT STRING CONSISTS OF A BYTE COUNT, OPCODE,
REGISTER ADDRESS, FOLLOWED BY A DATA STREAM.
;
WREEPROM: LD
               A,[B+] ;COPY BYTE COUNT
          Х
              A,x'FO ;
          SBIT 1,x'D4 ;CHIP SELECT
          SBIT 7,x'E9 ;SEND START BIT
          SBIT 2,x'EF ;
          RBIT 2,x'EF ;
SLOOP:
          LD
               A,[B+] ;SEND DATA BYTES
          х
               A,x'E9 ;
          SBIT 2,x'EF ;
BIT_TST:
          IFBIT 2,x'EF ;STILL BUSY?
          JMP
                BIT_TST ;
          DRSZ x'FO
                     ;DONE SENDING?
          JMP
                SLOOP
                        ;
          RBIT 1,x'D4 ;DROP CS
          RET
                         FIGURE 4. COP800 MICROWIRE Write Routine
```

#### ;RDEEPROM-READ DATA FROM EEPROM

THIS ROUTINE WILL READ A SPECIFIED NUMBER OF BYTES FROM THE EEPROM USING THE MICROWIRE. THE CODE ASSUMES THAT THE SHIFT CLOCK IS PROGRAMMED AT 1/2 THE INSTRUCTION CLOCK RATE. THE ARGUMENTS PASSED TO THIS ROUTINE ARE A BYTE COUNT, OPCODE, AND REGISTER ADDRESS, POINTED TO BY B. THE BYTE COUNT AND DATA READ ARE POINTED AT BY B ON RETURN.

#### A,x'FE :SAVE POINTER RDEEPROM: LD x A.x'Fl : T-D A,[B+] COPY BYTE COUNT Х A,x'FO : SBIT 1,x'D4 CHIP SELECT 7,x'E9 SEND START BIT SBIT SBIT 2.x'EF : RBIT 2.x'EF ٠ ЪD A.[B] :SEND INSTRUCTION Х A.x'E9 : SBIT 2,x'EF : TST1 : IFBIT 2.x'EF :BUSY? JMP TST1 SBIT 2.x'EF :GET DUMMY BIT? RBIT 2,x'EF : RLOOP: CLRA ;GET DATA BYTES SBIT 2,x'EF : TST2: IFBIT 2.x'EF ;BUSY? JMP TST2 : X A.x'E9 : X A,[B+] : DRSZ x'FO ;DONE GETTING? TMP RLOOP гD A.x'Fl :RESTORE POINTER x A,x'FE : RBIT 1,x'D4 :DROP CHIP SELECT RET

#### FIGURE 5. COP800 MICROWIRE Read Routine

Inside a COP800 device the MICROWIRE hardware consists of an 8-bit shift register (SIO), a control bit (BUSY) in the program status word (PSW), and a control register (CNTRL), BUSY is set by the control program to initiate a shift operation and is automatically reset when eight bits have been shifted. BUSY can be reset by the program for shift operations of less than eight bits. CNTRL is used to set the MICROWIRE mode and rate of SK. SK can be set to a divide by 2, 4, or 8 of the instruction clock rate. The MSEL bit of CNTRL sets the MICROWIRE to Master mode or Slave mode. In Master mode, a device will generate SK and in Slave mode it will receive SK. Master mode is used to interface to an NMC93CSxx device. In addition to initializing the interface, software rountines are required to control data transfers to and from the EEPROM through the MICROWIRE port. The same routines used to read and write to the EEPROM can be used to execute the NMC93CSxx instructions, including accessing the protect register. The only extra step required to access the protect register is that PRE must be set high.

A routine must access SIO to perform an NMC93CSxx instruction. Since the MICROWIRE shift register is only eight bits wide, multiple accesses are required to complete an instruction. In addition, instructions aren't byte-aligned; routines must align the operation. Instructions can be bytealigned by sending a single start bit followed by a byte of opcode and address. A start bit can be sent by using the set

:

bit (SBIT) instruction to set BUSY, followed by the rest bit (RBIT) instruction when SK is being divided by two, or by sending a byte with seven leading zeros as dummy bits and a single one for the start bit. The NMC83CS56/66 devices require two more bits to be sent for alignment because of their larger address space. In this case it is easier to send the byte with leading zeros.

The write routine, WREEPROM, sets CS to select the device, then writes a single start bit, followed by a byte of opcode and address, and two bytes of data. The bytes sent are stored as a string preceeded by a byte-count. The byte count must, obviously, be three for a write. This routine can be used to perform the other write-only NMC93CSxx instructions by setting the byte-count and data string appropriately. CS is brought low to initiate the automatic erase/write cycle. The routine doesn't bring CS back high to check for completion of the cycle. This allows the routine to be used to perform the other NMC93CSxx instructions and the control program to perform other tasks during the cycle. If the program is unsure of cycle completion, DO should be checked before initiating another instruction (see Figure 4). The read routine, RDEEPROM, sets CS and sends the start bit, opcode and address in the same manner as the write routine. The routine then reads a dummy bit (logic 0) from the EEPROM and the number of bytes of data specified by the byte-count. The dummy bit is read in exactly the same way as a start bit is sent (see *Figure 5*).

# HPC Interface

The HPC family is a set of high performance 16-bit microcontrollers. Like the COPS microcontrollers, the HPC devices are MICROWIRE compatible, providing an excellent means of interfacing to NMC93CSxx devices. Though, a software controlled interface using parallel port pins could be used, as well as an on-chip UART.



FIGURE 7. 8051 Interface

```
/* set chip select*/
#define
           SET_CS
                     *_iporta=0x40
#define
           DROP_CS *_iporta & = 0xFB /* lower chip select*/
#define
           SIO
                     0xD6
                                       /* SIO register location*/
#define
           PORTA
                     0xC8
                                       /* PORT A location*/
#define
           IRPD
                     0xD2
                                       /* IRPD register location*/
#define
           NOT_DONE I(*_Irpd & OxO4) /* DONE flag set if true*/
                                       /* BFUN register*/
#define
           BFUN
                     0xF4
#define
           SK
                                       ١
           ^{*}_bfun & = 0xBF
                                       ١
           *_{bfun} = 0x40:
           WR_EE (bytes, data)
#define
                                       ١
           int i:
                                       ١
{
                                       ١
           SK:
                                       ١
           for(I=0; I < bytes; I++) \
            ſ
                                       ١
             *_sio = *data++;
                                       ١
            while (NOT_DONE);
                                       ١
             *\_irpd \& = 0xFB;
                                       ١
            ł
                                       ١
}
/* Global Definitions*/
char
           *_sio = SIO:
            *_iporta = PORTA;
char
char
           *_irpd = IRPD;
char
           *_bufn = BFUN;
wr_eeprom(bytes,data)
int
           bytes;
                    /* byte count*/
char
            *data;
                    /* data buffer*/
£
            SET_CS;
            WR_EE:
            DROP_CS:
}
rd_eeprom(bytes, data)
int
            bytes;
                   /* byte count*/
char
                    /* buffer pointer*/
            *data;
{
            SET_CS;
            WR_EE (1, data);
            SK;
                                       /* get dummy bit*/
            for (i = 0; i < bytes; I ++)
             *data ++ = *_sio;
              while(NOT_DONE);
              *_{irpd \& = 0xFB;}
            }
            DROP_CS;
}
                            FIGURE 6. HPC C Language Interface Routine
```

```
2-134
```

```
;
:SNDBYT - SHIFTS 8 BITS OF DATA TO EEPROM
:
THIS ROUTINE SHIFTS A BYTE POINTED AT BY RO
:ASSUMES CHIP SELECT ALREADY ACTIVE (HIGH)
:
SNDBYT
         MOV
                B,#8
                        ;LOAD SHIFT COUNT
                A.@RO
          MOV
                        :GET BYTE
S_LOOP:
         RLC
                Α
                         :SHIFT
          MOV
                P2.0.C
                        :SEND BIT
          CLR
                P2.2
                        :SK
          SETB P2.2
                        :
         DJNZ B,S_LOOP;DONE?
         RET
WREEPROM - WRITE DATA TO EEPROM
:
THIS ROUTINE WRITES A SPECIFIED NUMBER OF BYTES TO THE
:EEPROM USING SNDBYT UTILITY ROUTINE. THE DATA IS POINTED AT
;BY THE RO REGISTER AND CONSISTS OF BYTE COUNT, OPCODE/REG ADDR
:AND DATA BYTES. DO IS SET HIGH TO AVOID CONTENTION.
;
WREEPROM: MOV
                R2,@R0
                           COPY BYTE COUNT
          INC
                RO
                           :
          SETB P2.1
                           CHIP SELECT
          CUR
                P2.2
                           START BIT
          SETB P2.2
WR_LOOP: LCALL SNDBYT
                           ;WRITE DATA BYTES
          INC
                RO
                           :
         DJNZ R2.WR_LOOP:
          SETB P2.0
                           ;DEFAULT DO HIGH
          CLR
                P.21
                           ;DESELECT/PROGRAM
          RET
```

#### FIGURE 8. 8051 Parallel Port Pin Interface—Write Routines

The MICROWIRE interface provides signals for SK, SI and SO. CS, PE and PRE signals can be provided by using parallel port pins. Port A on the HPC is allocated for general use and is ideal for this function. When used in Master mode, the clock rate for the MICROWIRE is set by programming the appropriate value into the DIVBY register. The 8-bit SIO register is used as a buffer for serial operations. Unlike the COP800 microcontrollers, the HPC does not use a BUSY bit to control shifting. The DONE flag in the IRPD register is polled to determine completion of a shift operation. A single bit can be transferred by changing the mode of the SK pin back to a general purpose port pin (B.6). This is accomplished by clearing bit six of the port B function register (BFUN). If port B bit six is high, the pin will go high immediately clocking the EEPROM.

```
RCVBYT - READ A BYTE OF SERIAL DATA
;
:THIS ROUTINE WILL SERIALLY READ 8 BITS OF DATA FROM THE PORT PIN
:AND STORE THE DATA IN THE LOCATION POINTED AT BY RO
:
RCVBYT:
           MOV
                            :LOAD SHIFT COUNT
                 B,#8
                            ;SK
R_L00P:
           CLR
                 P2.2
           SETB P2.2
                            :
           MON
                 C.P2.0
                            ;GET BIT
           RLC
                 A
                            :SHIFT
           DJNZ B,R_LOOP
                            :DONE?
           MOV
                 @RO.A
                            ;STORE DATA
           RET
:RDEEPROM - READ DATA FROM EEPROM
:
THIS ROUTINE WILL READ A SPECIFIED NUMBER OF BYTES FROM
THE EEPROM USING THE RCVBYT ROUTINE. INPUT ARGUMENT STRING IS
A BYTE COUNT, AND OPCODE/REGISTER ADDRESS. ON RETURN, RO POINTS
TO A STRING CONTAINING THE BYTE COUNT FOLLOWED BY DATA BYTES
•
RDEEPROM: MOV
                 R2.@R0
                            :COPY BYTE COUNT
           PUSH
                RO
                            :SAVE POINTER
           TNC
                 RΟ
                            :
           SETB
                 P2.1
                            :CHIP SELECT
           CLR
                 P2.2
                            :START BIT
           SETB P2.2
           LCALL SNDBYT
                            :SEND INSTRUCTION
           SETB P2.0
                            ;DEFAULT DO HIGH
           CLR
                 P2.2
                            DUMMY BIT
           SETB P2.2
RD_LOOP
           LCALL RCVBYT
                            ;GET DATA BYTES
           INC
                 RO
                            :
           DJNZ R2, RD_LOOP; DONE?
           POP
                 RΟ
                            RESTORE POINTER
           CLR
                 P2.1
                            :DESELECT
           RET
```

#### FIGURE 9. 8051 Parallel Port Pin Interface Read Routines

The HPC supports program development in the C language. The software routines to support an HPC interface are similar to those for the COP800, except that they are written in C (see *Figure 6*). The main difference is how the start bit and dummy read bit are handled. Since the HPC supports the C language, core routines are written utilizing macros, eliminating the overhead of an extra level of subroutine calls.

#### 8051 Interface

The 8051 offers two interface alternatives for the NMC93CSxx family; the first uses parallel port pins under software control and the second is based on using the onchip serial port. Both interfaces require a minimum number of device pins and no support logic. The main differences are that the serial port is faster and requires less software.

The first choice for discussion is the use of the port pins. The 8051 has four 8-bit bidirectional I/O ports. The ports are accessed through a special function register. The port registers are bit addressable which facilitates their use in this application. The minimum interface requires the use of only three port pins. A pin for CS, SK, and one connected to both DI and DO (see *Figure 7*). A two wire interface is possible by tying CS active, but this leaves the device in the active (high power) state and prevents the device programming cycle from being executed.

It is not necessary to have separate lines for DI and DO because DO is placed in a high-Z condition during write operations. During a read operation the DI pin is driven to send the instruction to the EEPROM and DO outputs the dummy bit (0) and data. To prevent contention DI has to stop driving a high before DO can output the dummy bit. The 8051 doesn't drive a high, it uses internal pull-ups to obtain a high, so there is no contention problem. This may be a con-

cern in other designs. The DO pin is driven when CS is brought high following a write operation to time completion of programming Contention will occur on the operation following a write if programming completion isn't checked. A dummy check can be used.

When using the port pins, one must consider that some of the port pins have alternate functions. For example, Port 3 pins 0 and 1 are also allocated for the serial port. Similarly, if the program being executed on the 8051 resides in external memory, then Ports 0 and 2 will serve as the system bus during external memory access.

The software support routines are primarily concerned with controlling the flow of data to/from the EEPROM. Because

the 8051 is an 8-bit machine, two utility routines, SNDBYT and RCVBYT, are used to shift a byte of data to and from the NMC93CSxx.

The write routine, WREEPROM, raises CS to access the device, shifts out a start bit, then calls SNDBYT to shift out the opcode/register address byte, and other data bytes, as specified by the byte-count (see *Figure 8*).

The read routine, RDEEPROM, starts out by raising CS, sending a start bit, and using SNDBYT for the opcode/register address byte. The dummy bit is then shifted from the device and RCVBYT is called to shift in the number of bytes of data specified by the byte-count (see *Figure 9*).

```
RDEEPROM - READS DATA FROM NMC93CSXX DEVICE
;
THE ROUTINE READS A SPECIFIED NUMBER OF BYTES FROM
THE EEPROM USING THE SERIAL PORT. RO POINTS TO AN ARGUMENT STRING
:CONTAINING THE BYTE COUNT AND THE OPCODE/REGISTER BYTE
:A STRING IS RETURNED CONTAINING THE BYTE COUNT FOLLOWED BY DATA.
RDEEPROM:
                             ;SAVE POINTER
            PUSH
                   RO
            MOV
                   R2,@R0 :COPY BYTE COUNT
            INC
                   RO
                             :
            SETB
                   P2.1
                             :CHIP SELECT
            CLR
                   P3.1
                           SEND START BIT
            SETB
                  P3.1
                             ;
                           ;SEND INSTRUCTION
            MOV
                   SBUF
            JBC
                   TI$
                            :DONE?
            CLR
                   ΤI
                            ;
            CLR
                   P3.1
                            GET DUMMY BIT
            SETB
                  P3.1
                             :
            SETB
                   REN
                           GET DATA BYTES
RLOOP;
            JBC
                   RI.$
                             :DONE?
            CLR
                   RI
                             :
            MOV
                    @RO,SBUF ;
            INC
                   RO
                             :
            DJNZ
                   R2,RLOOP ;
            CLR
                   REN
            CLR
                   P2.1
                             :DESELECT
            POP
                    RO
                             :RESTORE POINTER
            RET
WREEPROM - WRITE DATA TO EEPROM
;
THE ROUTINE WRITES A SPECIFIED NUMBER OF BYTES TO EEPROM
;POINTED AT BY RO. ARGUMENTS INCLUDE BYTE COUNT AND OPCODE/ADDRESS
:
                             ;COPY BYTE COUNT
WREEPROM:
            MOV
                   R2,@R0
            INC
                   RO
                             ;
            SETB
                  P2.1
                            CHIP SELECT
             SETB
                   P3.0
                             ;START BIT
            CLR
                   P3.1
                             ;
            SETB
                   P3.1
                             :
SLOOP:
            MOV
                    SBUF,@RO ;SEND DATA BYTES
            INC
                   RO
                             ;
             JBC
                   TI,$
                             ;DONE?
            DJNZ
                   R2,SLOOP ;
            CLR
                   P2.1
                             ;DESELECT
            RET
                       FIGURE 10. 8051 Serial Port Read and Write Routines
```

#### 8051 INTERFACE—SERIAL PORT

The 8051 serial port operates in one of four modes: 8-bit shift register, 8-bit UART and two different 9 bit UART modes. The 8-bit shift register mode (Mode 0) is preferred because it operates with no protocol, as opposed to the UART modes which send and receive packeted data. When in Mode 0, the 8051 RxD pin is used as a serial in/out pin and the shift clock is provided on the TxD pin. The TxD pin would be connected to SK and RxD would be connected to DI and DO on the NMC93CSxx device. CS, PE and PRE would be connected the same way as in the port pin interface.

When using the serial port in Mode 0, the serial port control register (SCON) must be programmed by setting the SM0 and SM1 bits (bits 7 and 6) to 0. The serial clock runs at a fixed rate of  $\frac{1}{12}$  of the oscillator frequency. The maximum frequency for the serial clock on NMC93CSxx devices is 1 MHz. This means the 8051 can run with an oscillator frequency up to 12 MHz. After every eighth bit is received or transmitted the 8051 hardware will set either the receive interrupt (RI) or transmit interrupt (TI) bit in SCON. These bits may be polled, or used to generate interrupts.

The software routines for the serial port interface are virtually the same as those for the previous example. The only differences are that the 8051 serial port performs the same functions as the SNDBYT and RCVBYT routines. Instead of calling these routines, the REN bit is enabled to initiate reception and the data is read from the serial buffer (SBUF). For writing, the data is written into SBUF to perform the transfer. The routines poll the RI or TI bits. Because data transactions are synchronous, interrupts are not applicable (see *Figure 10*).

#### 8096 INTERFACE

The 8096 is a 16-bit microcontroller. Like other microcontrollers, it interfaces easily to the NMC93CSxx devices. The use of parallel port pins or the on-chip serial port provide two interface options. When implementing the parallel port pin interface, the choice of the port pins used is more critical because more of these pins have alternate functions. If the 8096 must perform external memory accesses, the use of Ports 3 and 4 becomes a problem because these two 8-bit ports make up the address/data bus. Port 0 pins are used for the analog input channels. Port 2 pins have alternate functions such as the serial port. Port 1 pins do not have alternate functions and may be preferred for use.

The 8096 provides an on-chip serial port which may be used for interfacing the NMC93CSxx devices. The serial port has 4 modes of operation. The mode of interest for this application is the shift register mode (Mode 0). The 8096 shift register mode serial clock rate is not a fixed rate. It is therefore the responsibility of the support software to program the baud rate appropriately.

# INTERFACING NMC93CSxx WITH HIGH PERFORMANCE MICROPROCESSORS

High performance microprocessors like the NS32000, iAPX386 and the MC680x0 are usually implemented as central processor in computers and aren't directly involved with peripheral devices. Rather, these machines communicate over a backplane bus. These processors are designed for high speed, parallel data transfers. The NMC93CSxx devices could be used with these processors if a serial bus is implemented as part of the backplane bus. Typically, a serial bus would be used for system configuration or diagnostic purposes. Both the VME bus and Multibus II supply serial communication signals that may be used to interface NMC93CSxx devices to a high performance processor.

#### SUMMARY

The NMC93CSxx family can be used in a wide variety of applications. The devices provide a non-volatile, writeable memory that requires the least amount of board space, support logic and power. The protect register allows for a flexible mix of RAM and ROM. The previous examples illustrate that the NMC93CSxx family easily interfaces to microcontroller and systems with a serial bus.

```
:RCYBYT - READ UTILITY ROUTINE
:
THIS ROUTINE WILL READ 8 BITS OF DATA FROM THE SERIAL PORT
;THE DATA IS STORED IN THE LOCATION POINTED AT BY THE DX REGISTER.
:
RCVBYT:
          LDB
                AH,#8
                            :LOAD SHIFT COUNT
BOP_SK:
          ANDB P2,#FBH
                           STROBE SK
          ORB
               P2,#04H
                            :
          JBS
                P2,3,BIT_1 ;READ BIT
          ANDB AL,#FEH
                            ;
          SJMP R_SHIFT
                            ;
BIT_1:
          ORB
                AL,#01H
                            ;
R_SHIFT:
          SHLB AL,1
                            ;
          DECB AH
                            ;DONE?
          JNE
                BOP_SK
                           ;
          LDB
                (DX),AL
                           ;SAVE DATA
          RET
:RDEEPROM - READ DATA FROM EEPROM
:
SI, SK, CS, SO = P2[3 . . . 0]
THIS ROUTINE WILL READ A SPECIFIED NUMBER OF BYTES FROM THE
;EEPROM AND STORE THE DATA, ARGUMENTS SUPPLIED TO THIS ROUTINE
;ARE A BYTE COUNT, OPCODE/REGISTER ADDRESS, AND ADDRESS FOR
;STORING THE DATA.
RDEEPROM: PUSH DX
                           ;SAVE POINTER
          LDB
                            COPY BYTE COUNT
               BL,(DX)+
          ANDB P2,#FOH
                            ;CHIP SELECT, START BIT
          ORB
               P2,#03
                            :
          ORB
               P2,#04
                            :
          LCALL SNDBYT
                            :SEND INSTRUCTION
          ANDB P2,#FBH
                            ;GET DUMMY BIT
          ORB
               P2, #04H
                            ;
                             GET DATA BYTES
RD_LOOP:
          LCALL RCVBYT
          INC
               DX
                             :
          DECB BL
                             ;DONE?
          JNE
                RD_LOOP
                             ;
          ANDB P2,#FDH
                             ;DESELECT
          POP
                             ;RESTORE POINTER
               DX
          RET
                     FIGURE 11. 8096 Port Pin Interface Read Routines
```

```
:SNDBYT - WRITE 8 BITS OF DATA TO PORT PIN
;
THIS ROUTINE WILL WRITE 8 BITS OF DATA TO THE PORT PIN. THE
:DATA BYTE IS POINTED AT BY THE DX REGISTER.
:
SNDBYT:
          LDB AH,#8
                            :LOAD SHIFT COUNT
          LDB AL, (DX)
                            ;GET DATA BYTE
SLOOP:
          JBS AL,7,BIT_1 ;SEND BIT
          ANDB P2,#FEH
                            ;
          SJMP TOG_SK
                            ;
          ORB P2,#01H
BIT1:
                            :
          ANDB P2,#FBH
TOG_SK:
                            ;
          ORB P2,#04H
                            ;
          SHLB AL
                            ;
                          ;DONE?
          DECB AH
          JNE
                SLOOP
          RET
;WREEPROM - WRITE DATA TO EEPROM
:
;SI, SK, CS, S0 = P2[3..0]
;THIS ROUTINE WILL WRITE A SPECIFIED AMOUNT OF BYTES TO THE
; EEPROM. THE DATA TO BE WRITTEN IS POINTED AT BY THE DX REGISTER.
THE ARGUMENTS INCLUDE THE BYTE COUNT, OPCODE/REGISTER ADDRESS,
;AND 1 OR MORE DATA BYTES.
:
WREEPROM: LDB
                BL, (DX) + ;COPY BYTE COUNT
          ANDB P2,#FOH
                           ;CHIP SELECT, START BIT
          ORB
               P2,#03H
                          ;
          ORB
                P2,#04H
                           ;
WR_LOOP:
          LCALL SNDBYT
                            :SEND DATA BYTES
          INC
                DX
                            ;
          DECB BL
                            ;DONE?
          JNE
                WR_LOOP
                            ;
WR_EXIT:
          ANDB P2#FDH
                            :DESELECT/PROGRAM
          RET
                 FIGURE 12. 8096 Parallel Port Pin Interface Write Routines
```

2

#### The Reliability of National Semiconductor's EEPROM Products



This applications note provides the non-volatile memory system designer with the necessary information to design reliable non-volatile memory subsystems. The first section is an introduction to EEPROM technology. Next, is a description of the intrinsic failure mechanisms common to all EEPROM devices. The third section is a description of the reliability aspects of National Semiconductor's manufacturing process.

#### INTRODUCTION TO EEPROM TECHNOLOGY

#### **EEPROM Background**

The Electrically Erasable Programmable Read Only Memory (EEPROM) is a non-volatile, fully static data storage device which is also electrically erasable. It can be erased and written rapidly without removing the chip from the end application system or using a PROM programmer. The technology allows for both byte- and chip-clear operations. These advantages are in contrast to UVPROMs which require removal from the system and total erasure of all the bits on the chip.

#### **Technology Description**

National Semiconductor's NMOS EEPROM devices utilize a 2.5 micron process. This technology was developed from the basic NMOS double poly process, which National Semiconductor's Memory Division has been using for about 10 years.

The new family of CMOS devices is based on National's 2 micron M<sup>2</sup>CMOS process, which is the process National Semiconductor uses most widely for such diverse products as: Gate Arrays, Telecom, Microprocessing and many others. It is presently fabricated in one of the most modern, state-of-the-art, 6 inch wafer fab facilities in the world.

#### **Device Description**

National Semiconductor EEPROM devices utilize a double poly silicon gate process. *Figure 1* depicts the basic memory element in cross section. It is comprised of an N-channel transistor with an additional floating polysilicon gate sandwiched between the control gate and the transistor channel region. The gate structures are separated from each other and from the transistor channel and drain regions by silicon dioxide (SiO<sub>2</sub>). A tunnel oxide which is less than 120 Ang



stroms thick is used in the region between the floating polysilicon gate and the N<sup>+</sup> drain region. National's E<sup>2</sup> Cell allows individual bit erasing and writing.

EEPROM technology relies upon stored charge on the floating gate to retain information. Floating and control gate voltages are referenced to the source which is grounded. A mode of the equivalent capacitances and voltages for an EEPROM is shown in *Figure 2*.  $V_{GS}$  is the voltage on the floating gate, and delta Q is the charge stored on the floating gate. The charge remains on the floating gate even when power is not applied because the surrounding silicon dioxide serves as an excellent insulating material. Electrons are transferred to and from the floating gate and the underlying MOS device through a process known as Fowler-Nordheim tunneling.



FIGURE 2. Equivalent Capacitances and Voltages

#### **Tunneling Physics**

The non-volatile memory storage in EEPROMs takes advantage of a quantum mechanical phenomenon known as Fowler-Nordheim tunneling. This tunneling process is a function of the energy levels of the materials involved. A schematic of the energy configuration for an EEPROM is illustrated in Figure 3. The energy difference between the valence and conduction bands in silicon dioxide (SiO2) is about 9.05 eV. The energy difference between the same two bands for silicon (Si) is approximately 1.1 eV. When the SiO<sub>2</sub> and the Si are joined together the conduction band of the SiO<sub>2</sub> is 3.25 eV above the conduction band of the Si, while the valence band of the SiO<sub>2</sub> lies about 4.7 eV below the valence band of the Si. Since the thermal energy of an electron at room temperature (23°C) is only 0.025 eV the likelihood of an electron jumping from the valence band of the SiO<sub>2</sub> to the conduction band of the SiO<sub>2</sub> is very slight.



Fowler-Nordheim tunneling predicts that these energy bands can be distorted in the presence of an electric field. This process is depicted in Figure 4. In EEPROMs, tunneling of electrons occurs between the drain and floating gate through the SiO<sub>2</sub> tunneling region. The direction of Fowler-Nordheim tunneling of electrons through the tunneling region depends on the polarity of the voltages between the control gate and the drain. Tunneling physics predicts that when the electric fields across a thin insulator, such as SiO<sub>2</sub>, are high enough, electrons from the negative electrode can acquire enough energy to pass or tunnel through the forbidden gap and enter the conduction band. The resulting current flux (J) is approximately proportional to an exponential function of the applied voltage (V) as illustrated in Figure 5. In order to obtain fields strengths large enough to initiate tunneling (V > 7  $\times$  10<sup>6</sup> eV/cm), at reasonable voltages (20V), the SiO<sub>2</sub> layer must be limited to a thickness less than 120 Angstroms.



FIGURE 4. Distortion of Energy Bands in the Presence of a Strong Electric Field





#### **Device Operation**

To write the cell to logic "0" the control gate is set to ground potential, and a high voltage (19V) is applied to the drain, while the source is left floating. The write operation is shown in *Figure 6*. This causes electrons on the floating gate to tunnel through the SiO<sub>2</sub> into the drain. In this configuration the transistor will allow current to flow. The electric field strength is highest in the region between the floating gate and the drain. Hence tunneling occurs in this thin SiO<sub>2</sub> re-

gion. The electric field intensity across the tunneling  $\rm SiO_2$  region is determined by the capacitive coupling ratio of the cell.



#### E<sup>2</sup>PROM Transistor Write



#### **FIGURE 6. Write Operation**

During the erase operation the drain is set to ground potential while the control gate is pulled up to 21V, as shown in *Figure 7*. This charging of the control gate causes the floating gate to become capacitively coupled with a positive bias and electrons then tunnel from the drain into the floating gate. The transfer of electrons shifts the cell threshold positive forcing the transistor to pinch-off current flow, which is then interpreted as a logic "1" state at its output.



#### E<sup>2</sup>PROM Transistor



**FIGURE 7. Erase Operation** 

TL/X/0006-9



**FIGURE 8. Read Operation** 

The read operation is illustrated in Figure 8. To read the bit. 3.5V is applied to the gate of the transistor (word line). The charge stored on the floating gate influences the transistor characteristics. When the floating gate has a net negative charge, the transistor will not conduct current, and while positively charged it will pass current. Distinguishing between current flow and non-current flow allows logical states to be represented by the transistor. Figure 9 illustrates the situation. When written to, the threshold voltage of the transistor (V<sub>th</sub>) is equal to -2V and the transistor is turned on. This is subsequently read as a logical 0 on the memory pins. While the bit is erased the threshold voltage will be 6V, the transistor remains off, and the logic is interpreted at the output as a logical 1. This difference between high and low voltage states is known as the cell margin. logic margin, or device window.



FIGURE 9. I-V Characteristics of Floating Gate EEPROM

#### INTRINSIC FAILURE MECHANISMS

EEPROMs and light emitting diodes differ from many other semiconductor devices in that they wear out with use. However, with a basic understanding of the intrinsic wear out and failure mechanisms associated with EEPROMs, the designer can construct systems which successfully account for these limitations. The three primary failure mechanisms which affect all EEPROMs are charge trapping and tunnel oxide breakdown which are endurance related, and charge leakage which is data retention related.

#### Endurance

An EEPROM's endurance-that is, the number of write and erase operations through which each bit can be cycled reliably-is based largely on the degradation of cell margin. The amount of charge that can be stored and removed from an EEPROM cell decreases as the cumulative number of programming cycles rises.

Charge trapping is an intrinsic failure mechanism associated with EEPROMs which tends to narrow the difference between negatively and positively charged threshold voltages (device window) as a function of erase/write cycles. Eventually, after several million cycles, the window is collapsed completely. Figure 10 illustrates the situation. This charge trapping is cumulative, and increases proportionally with the magnitude and duration of the programming current.



#### FIGURE 10. Logic Margin vs Endurance for Floating Gate EEPROM

Tunnel oxide breakdown is the primary intrinsic failure mechanism limiting the endurance of EEPROMs. Tiny defects in the tunneling oxide, caused by imperfections in the manufacturing process, can distort the electric field and cause large localized gradients. Excessive amounts of current flow through the regions where the electric field is tightly concentrated leading to high localized mechanical stresses. As write cycles continue, the probability that some imperfection in the oxide will break down increases. Given enough time, the cell will fail to operate correctly because the silicon dioxide which insulates the floating memory cell from the underlying voltage drain will become shorted. The rate of failures due to tunnel oxide breakdown can be reduced by minimizing particulate contaminants, decreasing the cross sectional area as much as is photo-lithographically possible, and controlling the ramp rate of the programming voltage so as to decrease the peak electric field which is created across the tunneling oxide.

# **Reliability of National Semiconductor's EEPROM Products**

#### **Data Retention**

Data retention in an EEPROM specification refers to the device's ability to retain a charge on its floating gate with or without an applied bias to the control gate, over extended periods of time. A floating gate on an EEPROM cell requires between one to five million electrons as stored charge. In order to store this amount of charge a current of approximately  $10^{-10}$ A is required for a period of 10 ms. To insure that a wide enough logic margin exists on the cell, the designed floating gate leakage is limited to 10% of the initial charge  $(1.0^{-10}$ A) over a period of 10 years. This means that for continuous reading or storage operations over this period, the leakage must be kept below  $10^{-21}$ A per cycle. Figure 11 shows a typical plot of logic margin vs. time for EEPROMs.



#### FIGURE 11. Logic Margin vs Data Retention of MOS Floating Gate EEPROM

Fowler-Nordheim tunneling, the process responsible for charging the floating cell, is also the means by which charge is leaked from the storage cell. This failure mechanism falls into a very broad class of failures which are proportional to  $\exp(-E_a/kT)$  where  $E_a$  is the activation energy of the process, k is Boltzmann's constant, and T is the absolute temperature. This is very useful because if the activation energy is known for a given process, then tests can be conducted at elevated temperatures, reducing testing time, and the data can be extrapolated to lower operating temperatures using the relationship above.

#### **Combined Effects**

The total failure rate of an EEPROM is the sum of the combined rates from all the failure mechanisms involved. *Figure* 12 shows the observed failure rate vs. erase/write cycling for EEPROMs. The distribution is a bathtub-shaped curve. The infant mortality region is characterized by an initially high, but rapidly decreasing failure rate. This period is dominated by failures which arise from manufacturing defects. Burn in reliability measures taken during National Semiconductor's manufacturing process are designed to eliminate these devices before they can be shipped to customers. The middle region is dominated by random failures and the rate is approximately level until the wearout region is reached. The wearout region is characterized by an increasing failure rate as the device reaches the end of its useful life.



#### TL/X/0006-15 FIGURE 12. Typical Failure Curve for MOS Floating Gate EEPROM

#### **Comparison to Other Technologies**

CMOS static RAM devices with battery backup are often used for non-volatile memory storage. While the CMOS device does not exhibit the wearout mechanisms associated with EEPROM technology, the batteries associated with them do. Nickel Cadmium batteries have a wearout mechanism. Typically, they are good for only a couple of years before they must be replaced. Lithium batteries wear out with use and they display another liability in the fact that when shorted they can become very hot. Cost is another consideration when comparing battery backed up memory vs. EEPROM technology for small sized memory applications. Batteries and their associated mounting hardware can be quite expensive.



TL/X/0006-16

#### FIGURE 13. Cross Section of Nitride EEPROM

Some semiconductor manufacturers use nitrides in the production of their EEPROMs, resulting in two similar classes of memories known as SNOS and MNOS devices. A cross section of one of these nitride EEPROMs is illustrated in Figure 13. Its operation is similar to an MOS EEPROM. The nitride layer is analogous to the floating gate on the MOS devices. One of the problems encountered with the nitride technology is its temperature dependence on the current/ voltage curve. This effect is shown in Figure 14. As the temperature increases the curve shifts up and to the left. The higher temperature causes a large increase in current for the same read voltage. This leads to poor data retention because Fowler-Nordheim tunneling is enhanced at these higher current levels and thus large amounts of charge can leak with each read cycle. Transistor voltages on nitride structures are also adversely affected by even small voltage stresses. The final problem associated with this technology is that the oxide-nitride interface is degraded by silicon-gate processina.



#### FIGURE 14. Current Increase from Increased Temperature Leading to Loss of Data Retention for Nitride EEPROM

On the other hand, MOS EEPROMs which use a polysilicon floating gate structure, tend to have better endurance characteristics and superior data retention under voltage and/or temperature stress. Polysilicon floating gate devices also have a longer history in processing, which accounts for their reproducibility and slow wear out as compared to nitride systems.

#### RELIABILITY ASPECTS OF EEPROMS IN MANUFACTURING

All of the inherent failure mechanisms associated with EEPROM technology can be reduced by applying quality control techniques during the manufacturing process. Quality control measures the component's conformance to specification. Careful monitoring of both the process and the individual devices assures the customer of the highest possible reliability.

#### **Quality Control**

The introduction of any new part into the National Semiconductor product line requires first that the product must pass strict design and manufacturing requirements. A table of the reliability qualification procedure which National Semiconductor follows for the introduction of a new EEPROM product appears in Table I.

| TABLE I. Reliability Qualification Procedure for |  |
|--------------------------------------------------|--|
| All National Semiconductor EEPROM Products       |  |

|        | Test                                                                         | Sample  | Allowed<br>Fail.               |  |  |
|--------|------------------------------------------------------------------------------|---------|--------------------------------|--|--|
| J Pkg. | Operating Life<br>125°C<br>1000 Hrs.                                         | 3 x 105 | 2/Lot<br>5% LTPD<br>(0.78 AQL) |  |  |
|        | Dynamic B-I at 5.5. All inputs exercised.<br>(Read, Disable, Read, Disable ) |         |                                |  |  |

#### TABLE I. Reliability Qualification Procedure for All National Semiconductor EEPROM Products (Continued)

|        | Test                                                     | Sample  | Allowed<br>Fail.               |
|--------|----------------------------------------------------------|---------|--------------------------------|
| N Pkg. | 1)<br>Operating Life<br>125°C<br>1008 Hrs.               | 3 x 105 | 2/Lot<br>5% LTPD<br>(1.3 AQL)  |
|        | 2)<br>85/85<br>1008 Hrs.                                 | 3 x 105 | 2/Lot<br>5% LTPD<br>(1. 3 AQL) |
|        | 3)<br>Autoclave<br>168 Hrs.<br>(No Bias)                 | 3 x 105 | 2/Lot<br>5% LTPD<br>(1.3 AQL)  |
|        | 4)<br>Bias Pressure<br>Cooker<br>96 Hrs.<br>(Static B-I) | 3 x 105 | 2/Lot<br>5% LTPD<br>(1.3 AQL)  |



FIGURE 15. Quality Control Steps for National Semiconductor EEPROMs For EEPROMs which are in the manufacturing phase, statistical quality control and testing are used to evaluate product compliance to specification. *Figure 15* shows a flow chart of the various quality control steps which National Semiconductor puts their EEPROM chips through.

#### Burn In

In addition to strict qualifying requirements of products prior to manufacture and tight quality control procedures, National Semiconductor also implements burn-in tests, which weed out the weaker chips, and ensure an even higher level of reliability for the surviving EEPROMs. *Figure 16* is an illustration of typical improvements in product reliability resulting from burning in chips, and removing the ones which would normally fail in the infant mortality region.

#### RELIABILITY ASPECTS OF EEPROMS IN APPLICATIONS

#### **Reliability Testing and Results**

Endurance failure in EEPROM testing is often defined in very different ways. One of the more lenient methods of

describing failures on an EEPROM is to simply say that every non-operative cell in a memory device constitutes one failure. National Semiconductor, however, chooses to use a fundamentally more rigorous definition, in which a failure is indicated the first time any single memory bit on the entire chip fails. Depending on memory size and specific devices, one can typically expect a failure rate over 10,000 erase/ write cycles of about 3% or less. Of this small percentage of chips which fail after ten-thousand cycles, seldom will any have more than a single-bit error.

It is important to note that the two modes of EEPROM failure, endurance and data retention, are fundamentally orthogonal in applications. That is, a cell that is to be written 10,000 times does not require data retention of 10 years between writes, unless of course you require that the product operate for 100,000 years. Further, even adjacent cells in an EEPROM memory device operate independently from each other, so that any given memory location that is updated only upon rare occasions can be expected to retain its information for long periods, even though adjacent cells are being worn out through extended cycling.



FIGURE 16. Improvements Attributed to National Semiconductor's Endurance Screen



Section 3 **PROMs** 



#### **Section 3 Contents**

| Bipolar PROM Selection Guide                           | 3-3   |
|--------------------------------------------------------|-------|
| NON-REGISTERED BIPOLAR PROMS                           |       |
| PL77/87X288B (32 x 8) 256-Bit TTL Logic PROMs          | 3-6   |
| DM54/74S188 (32 x 8) 256-Bit TTL PROM                  | 3-10  |
| DM54/74S288 (32 x 8) 256-Bit TTL PROM                  | 3-14  |
| DM54S287 (256 x 4) 1024-Bit TTL PROM                   | 3-18  |
| DM54/74S387 (256 x 4) 1024-Bit TTL PROM                | 3-22  |
| DM54/74LS471 (256 x 8) 2048-Bit TTL PROM               | 3-26  |
| DM54/74S472 (512 x 8) 4096-Bit TTL PROM                | 3-30  |
| DM54/74S473 (512 x 8) 4096-Bit TTL PROM                | 3-34  |
| DM54/74S474 (512 x 8) 4096-Bit TTL PROM                | 3-38  |
| DM54/74S475 (512 x 8) 4096-Bit TTL PROM                | 3-42  |
| DM54/74S570 (512 x 4) 2048-Bit TTL PROM                | 3-46  |
| DM54/74S571 (512 x 4) 2048-Bit TTL PROM                | 3-50  |
| DM54/74S572 (1024 x 4) 4096-Bit TTL PROM               | 3-54  |
| DM54/74S573 (1024 x 4) 4096-Bit TTL PROM               | 3-58  |
| DM77/87S180, DM77/87S280 (1024 x 8) 8192-Bit TTL PROMs | 3-62  |
| DM77/87S181, DM77/87S281 (1024 x 8) 8192-Bit TTL PROMs | 3-66  |
| DM77/87S184 (2048 x 4) 8192-Bit TTL PROM               | 3-70  |
| DM77/87S185 (2048 x 4) 8192-Bit TTL PROM               | 3-74  |
| REGISTERED BIPOLAR PROMS                               |       |
| DM77/87SR474 (512 x 8) 4k-Bit Registered TTL PROM      | 3-78  |
| DM77/87SR476 (512 x 8) 4k-Bit Registered TTL PROM      | 3-82  |
| DM77/87SR27 (512 x 8) 4k-Bit Registered TTL PROM       | 3-86  |
| DM77/87SR181 (1024 x 8) 8k-Bit Registered TTL PROM     | 3-91  |
| APPLICATIONS INFORMATION                               |       |
| Bipolar PROM Devices in Plastic Leaded Chip Carriers   | 3-95  |
| Non-Registered PROM Programming Procedure              | 3-99  |
| Registered PROM Programming Procedure                  | 3-101 |
| Standard Test Load                                     | 3-103 |
| Switching Time Waveforms                               | 3-103 |
| Approved Programmers/Quality Enhancement               | 3-105 |

#### **Bipolar PROM Selection Guide**



**Bipolar PROM Selection Guide** 

|                | Non-Registered PROMs     |               |                        |                                |                                |                                |                                     |
|----------------|--------------------------|---------------|------------------------|--------------------------------|--------------------------------|--------------------------------|-------------------------------------|
| Size<br>(Bits) | Organization             | Pins<br>(DIP) | Part<br>Number         | t <sub>AA</sub><br>(Max) in ns | t <sub>EA</sub><br>(Max) in ns | I <sub>CC</sub><br>(Max) in mA | Temperature<br>Celsius              |
| 256            | 32 x 8 OC                | 16            | DM54S188               | 45                             | 30                             | 110                            | -55°C to +125°C                     |
|                | 32 x 8 OC                | 16            | DM74S188               | 35                             | 20                             | 110                            | 0°C to + 70°C                       |
|                | 32 x 8 TS                | 16            | DM54S288               | 45                             | 30                             | 110                            | -55°C to +125°C                     |
|                | 32 x 8 TS<br>32 x 8 OC   | 16<br>16      | DM74S288<br>DM54S188A  | 35<br>35                       | 20                             | 110                            | 0°C to +70°C                        |
|                | 32 x 8 OC                | 16            | DM54S188A              | 25                             | 30<br>20                       | 110<br>110                     | -55°C to +125°C<br>0°C to +70°C     |
|                | 32 x 8 00                | 16            | DM54S288A              | 35                             | 30                             | 110                            | $-55^{\circ}$ C to $+125^{\circ}$ C |
|                | 32 x 8 TS                | 16            | DM74S288A              | 25                             | 20                             | 110                            | 0°C to + 70°C                       |
|                | 32 x 8 TS                | 16            | PL87X288B              | 15                             | 12                             | 140                            | 0°C to +70°C                        |
| 1024           | 256 x 4 OC               | 16            | DM54S387               | 60                             | 30                             | 130                            | -55°C to +125°C                     |
|                | 256 x 4 OC               | 16            | DM74S387               | 50                             | 25                             | 130                            | 0°C to + 70°C                       |
|                | 256 x 4 TS<br>256 x 4 TS | 16            | DM54S287               | 60                             | 30                             | 130                            | -55°C to +125°C                     |
|                | 256 x 4 15               | 16<br>16      | DM74S287<br>DM54S387A  | 50<br>40                       | 25<br>30                       | 130<br>130                     | 0°C to + 70°C<br>-55°C to + 125°C   |
|                | 256 x 4 OC               | 16            | DM74S387A              | 30                             | 20                             | 130                            | 0°C to + 70°C                       |
|                | 256 x 4 TS               | 16            | DM743387A              | 40                             | 30                             | 130                            | -55°C to +125°C                     |
|                | 256 x 4 TS               | 16            | DM74S287A              | 30                             | 20                             | 130                            | 0°C to + 70°C                       |
| 2048           | 512 x 4 OC               | 16            | DM54S570               | 65                             | 35                             | 130                            | -55°C to +125°C                     |
|                | 512 x 4 OC               | 16            | DM74S570               | 55                             | 30                             | 130                            | 0°C to +70°C                        |
|                | 512 x 4 TS               | 16            | DM54S571               | 65                             | 35                             | 130                            | -55°C to +125°C                     |
|                | 512 x 4 TS               | 16            | DM74S571               | 55                             | 30                             | 130                            | 0°C to + 70°C                       |
|                | 512 x 4 OC               | 16            | DM54S570A              | 60                             | 35                             | 130                            | -55°C to +125°C                     |
|                | 512 x 4 OC<br>512 x 4 TS | 16<br>16      | DM74S570A<br>DM54S571A | 45<br>60                       | 25<br>35                       | 130<br>130                     | 0°C to +70°C                        |
|                | 512 x 4 TS               | 16            | DM74S571A              | 45                             | 25                             | 130                            | -55°C to +125°C<br>0°C to +70°C     |
|                | 512 x 4 TS               | 16            | DM743571A              | 45<br>50                       | 35                             | 130                            | $-55^{\circ}$ C to $+125^{\circ}$ C |
|                | 512 x 4 TS               | 16            | DM74S571B              | 35                             | 25                             | 130                            | 0°C to + 70°C                       |
|                | 256 x 8 TS               | 20            | DM54LS471              | 70                             | 35                             | 100                            | -55°C to +125°C                     |
|                | 256 x 8 TS               | 20            | DM74LS471              | 60                             | 30                             | 100                            | 0°C to + 70°C                       |
| 4096           | 512 x 8 OC               | 20            | DM54S473               | 75                             | 35                             | 155                            | -55°C to +125°C                     |
|                | 512 x 8 OC               | 20            | DM74S473               | 60                             | 30                             | 155                            | 0°C to + 70°C                       |
|                | 512 x 8 TS<br>512 x 8 TS | 20<br>20      | DM54S472<br>DM74S472   | 75<br>60                       | 35<br>30                       | 155<br>155                     | -55°C to +125°C<br>0°C to +70°C     |
|                | 512 x 8 OC               | 20            | DM745472<br>DM54S473A  | 60                             | 35                             | 155                            | -55°C to +125°C                     |
|                | 512 x 8 OC               | 20            | DM74S473A              | 45                             | 30                             | 155                            | 0°C to + 70°C                       |
|                | 512 x 8 TS               | 20            | DM54S472A              | 60                             | 35                             | 155                            | -55°C to +125°C                     |
|                | 512 x 8 TS               | 20            | DM74S472A              | 45                             | 30                             | 155                            | 0°C to +70°C                        |
|                | 512 x 8 TS               | 20            | DM54S472B              | 50                             | 35                             | 155                            | -55°C to +125°C                     |
|                | 512 x 8 TS               | 20            | DM74S472B              | 35                             | 25                             | 155                            | 0°C to +70°C                        |
|                | 512 x 8 OC               | 24            | DM54S475               | 75                             | 40                             | 170                            | -55°C to +125°C                     |
|                | 512 x 8 OC               | 24            | DM74S475               | 65                             | 35                             | 170                            | 0°C to +70°C                        |
|                | 512 x 8 TS               | 24            | DM54S474               | 75                             | 40                             | 170                            | -55°C to +125°C                     |
|                | 512 x 8 TS               | 24            | DM74S474               | 65                             | 35                             | 170                            | 0°C to +70°C                        |
|                | 512 x 8 OC               | 24            | DM54S475A              | 60                             | 35                             | 170                            | -55°C to +125°C                     |
|                | 512 x 8 OC               | 24            | DM74S475A              | 45                             | 25                             | 170                            | 0°C to + 70°C                       |
|                | 512 x 8 TS               | 24            | DM54S474A              | 60                             | 35                             | 170                            | -55°C to +125°C                     |
|                | 512 x 8 TS<br>512 x 8 TS | 24<br>24      | DM74S474A              | 45                             | 25                             | 170                            | 0°C to +70°C                        |
|                | 512 x 8 TS               | 24<br>24      | DM54S474B<br>DM74S474B | 50<br>35                       | 35<br>25                       | 170<br>170                     | -55°C to +125°C                     |
|                | 1024 x 4 OC              | 18            | DM743474B              | 75                             | 45                             | 140                            | 0°C to +70°C<br>-55°C to +125°C     |
|                | 1024 x 4 OC              | 18            | DM74S572               | 60                             | 35                             | 140                            | 0°C to +70°C                        |
|                | 1024 x 4 TS              | 18            | DM54S573               | 75                             | 45                             | 140                            | -55°C to +125°C                     |
|                | 1024 x 4 TS              | 18            | DM74S573               | 60                             | 35                             | 140                            | 0°C to + 70°C                       |
|                | 1024 x 4 OC              | 18            | DM54S572A              | 60                             | 35                             | 140                            | -55°C to +125°C                     |
|                | 1024 x 4 OC              | 18            | DM74S572A              | 45                             | 25                             | 140                            | 0°C to + 70°C                       |
|                | 1024 x 4 TS              | 18            | DM54S573A              | 60                             | 35                             | 140                            | -55°C to +125°C                     |
|                | 1024 x 4 TS              | 18            | DM74S573A              | 45                             | 25                             | 140                            | 0°C to + 70°C                       |
|                | 1024 x 4 TS              | 18            | DM54S573B              | 50                             | 35                             | 140                            | -55°C to +125°C                     |
|                | 1024 x 4 TS              | 18            | DM74S573B              | 35                             | 25                             | 140                            | 0°C to + 70°C                       |
|                |                          |               |                        |                                |                                |                                |                                     |

**Bipolar PROM Selection Guide** 

| Non-Registered PROMs (Continued) |              |               |                |                                |                                |                                |                        |
|----------------------------------|--------------|---------------|----------------|--------------------------------|--------------------------------|--------------------------------|------------------------|
| Size<br>(Bits)                   | Organization | Pins<br>(DIP) | Part<br>Number | t <sub>AA</sub><br>(Max) in ns | t <sub>EA</sub><br>(Max) in ns | I <sub>CC</sub><br>(Max) in mA | Temperature<br>Celsius |
| 8192                             | 1024 x 8 OC  | 24            | DM77S180       | 75                             | 35                             | 170                            | -55°C to +125°C        |
|                                  | 1024 x 8 OC  | 24*           | DM77S280       | 75                             | 35                             | 170                            | -55°C to +125°C        |
|                                  | 1024 x 8 OC  | 24            | DM87S180       | 55                             | 30                             | 170                            | 0°C to +70°C           |
|                                  | 1024 x 8 OC  | 24*           | DM87S280       | 55                             | 30                             | 170                            | 0°C to +70°C           |
|                                  | 1024 x 8 TS  | 24            | DM77S181       | 75                             | 35                             | 170                            | -55°C to +125°C        |
|                                  | 1024 x 8 TS  | 24*           | DM77S281       | 75                             | 35                             | 170                            | -55°C to +70°C         |
|                                  | 1024 x 8 TS  | 24            | DM87S181       | 55                             | 30                             | 170                            | 0°C to +70°C           |
|                                  | 1024 x 8 TS  | 24*           | DM87S281       | 55                             | 30                             | 170                            | 0°C to +70°C           |
|                                  | 1024 x 8 TS  | 24            | DM77S181A      | 65                             | 35                             | 170                            | 55°C to + 125°C        |
|                                  | 1024 x 8 TS  | 24            | DM87S181A      | 45                             | 30                             | 170                            | 0°C to + 70°C          |
|                                  | 2048 x 4 OC  | 18            | DM77S184       | 70                             | 30                             | 140                            | -55°C to +125°C        |
|                                  | 2048 x 4 OC  | 18            | DM87S184       | 55                             | 25                             | 140                            | 0°C to + 70°C          |
|                                  | 2048 x 4 TS  | 18            | DM77S185       | 70                             | 30                             | 140                            | -55°C to +125°C        |
|                                  | 2048 x 4 TS  | 18            | DM87S185       | 55                             | 25                             | 140                            | 0°C to + 70°C          |
|                                  | 2048 x 4 TS  | 18            | DM77S185A      | 60                             | 30                             | 140                            | -55°C to +125°C        |
|                                  | 2048 x 4 TS  | 18            | DM87S185A      | 45                             | 25                             | 140                            | 0°C to + 70°C          |
|                                  | 2048 x 4 TS  | 18            | DM77S185B      | 50                             | 30                             | 140                            | -55°C to +125°C        |
|                                  | 2048 x 4 TS  | 18            | DM87S185B      | 35                             | 25                             | 140                            | 0°C to + 70°C          |

\*24-Pin Narrow Dual-In-Line Package

.

|                |              |               |                |                                | t <sub>PLH</sub> (CLK)                |                                |                        |
|----------------|--------------|---------------|----------------|--------------------------------|---------------------------------------|--------------------------------|------------------------|
| Size<br>(Bits) | Organization | Pins<br>(DIP) | Part<br>Number | t <sub>SA</sub><br>(Min) in ns | t <sub>PHL</sub> (CLK)<br>(Max) in ns | I <sub>CC</sub><br>(Max) in mA | Temperature<br>Celsius |
| 4096           | 512 x 8 REG  | 24*           | DM77SR474      | 55                             | 30                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM77SR474B     | 40                             | 25                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM87SR474      | 50                             | 27                                    | 185                            | 0°C to +70°C           |
|                | 512 x 8 REG  | 24*           | DM87SR474B     | 35                             | 20                                    | 185                            | 0°C to +70°C           |
|                | 512 x 8 REG  | 24*           | DM77SR476      | 55                             | 30                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM77SR476B     | 40                             | 25                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM77SR27       | 55                             | 30                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM77SR27B      | 40                             | 25                                    | 185                            | -55°C to +125°C        |
|                | 512 x 8 REG  | 24*           | DM87SR476      | 50                             | 27                                    | 185                            | 0°C to +70°C           |
|                | 512 x 8 REG  | 24*           | DM87SR476B     | 35                             | 20                                    | 185                            | 0°C to +70°C           |
|                | 512 x 8 REG  | 24*           | DM87SR27       | 50                             | 27                                    | 185                            | 0°C to +70°C           |
|                | 512 x 8 REG  | 24*           | DM87SR27B      | 35                             | 20                                    | 185                            | 0°C to +70°C           |
| 8192           | 1024 x 8 REG | 24*           | DM77SR181      | 50                             | 30                                    | 175                            | -55°C to +125°C        |
|                | 1024 x 8 REG | 24*           | DM87SR181      | 40                             | 20                                    | 175                            | 0°C to + 70°C          |

\*24-Pin Narrow Dual-In-Line Package

3

#### National Semiconductor

#### PL87X288B (32 x 8) 256-Bit TTL Logic PROMs

#### **General Description**

These Schottky programmable logic devices are organized in the popular 32 words by 8-bit configuration. An enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the OFF or high impedance state. The memories are available in the TRI-STATE® version only.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—15 ns max Enable access—12 ns max Enable recovery—12 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- >2000V input protection for electrostatic discharge
- TRI-STATE outputs





TL/D/6747-1

| Pin | Names |
|-----|-------|
|-----|-------|

| A0-A4           | Addresses     |
|-----------------|---------------|
| G               | Output Enable |
| GND             | Ground        |
| Q0-Q7           | Outputs       |
| V <sub>CC</sub> | Power Supply  |
|                 |               |





| <b>Commercial Temperature Range</b> |
|-------------------------------------|
| 0°C to +70°C                        |

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| PL87X288BN             | 15                   |
| PL87X288BJ             | 15                   |
| PL87X288BV             | 15                   |

3

#### Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)                  | -0.5 to +7.0V   |
|------------------------------------------|-----------------|
| Input Voltage (Note 2)                   | -1.2 to +5.5V   |
| Output Voltage (Note 2)                  | -0.5 to $+5.5V$ |
| Storage Temperature                      | -65 to +150°C   |
| Lead Temperature (Soldering, 10 seconds) | 300°C           |
| ESD Rating                               | >2000V          |

#### **Operating Conditions**

|                                                    | Min  | Max  | Units |
|----------------------------------------------------|------|------|-------|
| Supply Voltage (V <sub>CC</sub> )<br>PL87X288B     | 4.75 | 5.25 | v     |
| Ambient Temperature (T <sub>A</sub> )<br>PL87X288B | 0    | +70  | °C    |
| Logical "0" Input Voltage                          | 0    | 0.8  | v     |
| Logical "1" Input Voltage                          | 2.0  | 5.5  | v     |

#### DC Electrical Characteristics (Note 3)

| Symbol          | Parameter                       | Conditions                                                              |     | Units |            |       |
|-----------------|---------------------------------|-------------------------------------------------------------------------|-----|-------|------------|-------|
| oyiniboi        | Falameter                       | Conditions                                                              | Min | Тур   | Max        | Onito |
| ΙL              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.4V$                                           |     | -80   | -250       | μΑ    |
| l <sub>iH</sub> | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                           |     |       | 25         | μΑ    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                           |     |       | 1.0        | mA    |
| VOL             | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 24 \text{ mA}$                                  |     | 0.35  | 0.50       | v     |
| VIL             | Low Level Input Voltage         | (Note 7)                                                                |     |       | 0.80       | v     |
| VIH             | High Level Input Voltage        | (Note 7)                                                                | 2.0 |       |            | v     |
| Vc              | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                 |     | -0.8  | - 1.5      | V     |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$    |     | 4.0   |            | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 MHz$ , Outputs Off |     | 6.0   |            | pF    |
| ICC             | Power Supply Current            | $V_{CC} = Max$ , Input Grounded All Outputs Open                        |     | 110   | 140        | mA    |
| los             | Short Circuit<br>Output Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max<br>(Note 4)                  | -30 |       | -130       | mA    |
| l <sub>OZ</sub> | Output Leakage<br>(TRI-STATE)   | $V_{CC} = Max, V_O = 0.4V \text{ to } 2.4V$<br>Chip Disabled            |     |       | 100<br>100 | μΑ    |
| VOH             | Output Voltage High             | $I_{OH} = -3.2 \text{ mA}$                                              | 2.4 | 3.2   |            | v     |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 4: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

Note 5:  $C_L = 50 \text{ pF}$ .

**Note 6:**  $C_L = 5 \, pF$ .

Note 7: These are absolute voltages with respect to the ground pin on the device and includes all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

#### AC Electrical Characteristics with standard load and operating conditions

| υ              |
|----------------|
|                |
| œ              |
| ~              |
| - <del>`</del> |
| <u> </u>       |
| N              |
| <b>∞</b>       |
| œ              |
|                |

| Symbol Paramet  | Parameter                     | JEDEC  |     | Units |     |       |
|-----------------|-------------------------------|--------|-----|-------|-----|-------|
|                 | Farameter                     | Symbol | Min | Тур   | Max | Onits |
| t <sub>AA</sub> | Address Access Time (Note 5)  | TAVQV  |     | 10    | 15  | ns    |
| t <sub>EA</sub> | Enable Access Time (Note 5)   | TEVQV  |     | 8     | 12  | ns    |
| t <sub>ER</sub> | Enable Recovery Time (Note 6) | TEXQX  |     | 8     | 12  | ns    |
| t <sub>ZX</sub> | Output Enable Time (Note 5)   | TEVQX  |     | 8     | 12  | ns    |
| <sup>t</sup> xz | Output Disable Time (Note 6)  | TEXQZ  |     | 8     | 12  | ns    |

#### **Functional Description**

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metalization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

## National Semiconductor

#### DM54/74S188 (32 x 8) 256-Bit TTL PROM

#### **General Description**

This Schottky memory is organized in the popular 32 words by 8 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### **Features**

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access down to-25 ns max Enable access-20 ns max Enable recovery-20 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- Open-collector outputs





#### Pin Names

| A0-A4           | Addresses     |
|-----------------|---------------|
| G               | Output Enable |
| GND             | Ground        |
| Q0-Q7           | Outputs       |
| V <sub>CC</sub> | Power Supply  |

TL/D/9187-1



#### **Ordering Information**

| Parameter/Order Number | Max Access Time (ns) |  |  |  |  |  |  |
|------------------------|----------------------|--|--|--|--|--|--|
| DM74S188N              | 35                   |  |  |  |  |  |  |
| DM74S188J              | 35                   |  |  |  |  |  |  |
| DM74S188V              | 35                   |  |  |  |  |  |  |
| DM74S188AN             | 25                   |  |  |  |  |  |  |
| DM74S188AJ             | 25                   |  |  |  |  |  |  |
| DM74S188AV             | 25                   |  |  |  |  |  |  |

Commercial Temp Range (0°C to +70°C)

| <b>Military Tem</b> | p Range | (55°C to | + 125°C) |
|---------------------|---------|----------|----------|

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S188J              | 45                   |
| DM54S188AJ             | 35                   |

#### Absolute Maximun Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |
| ESD to be determined               |                 |

#### DC Electrical Characteristics (Note 3)

#### **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | 55   | + 125 | °C    |
| Commercial                            | 0    | + 70  | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

| Symbol                   | Parameter                | Conditions                                                               | DM54S188 |      |      | DM74S188 |      |      | Units |
|--------------------------|--------------------------|--------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
| Symbol                   | Falameter                | Conditions                                                               | Min      | Тур  | Max  | Min      | Тур  | Max  | Units |
| IIL                      | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                           |          | -80  | -250 |          | -80  | -250 | μΑ    |
| IIH                      | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                            |          |      | 25   |          |      | 25   | μΑ    |
|                          |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                            |          |      | 1.0  |          |      | 1.0  | mA    |
| V <sub>OL</sub>          | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                   |          | 0.35 | 0.50 |          | 0.35 | 0.45 | v     |
| V <sub>IL</sub> (Note 4) | Low Level Input Voltage  |                                                                          |          |      | 0.80 |          |      | 0.80 | v     |
| V <sub>IH</sub> (Note 4) | High Level Input Voltage |                                                                          | 2.0      |      |      | 2.0      |      |      | V     |
| loz                      | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                           |          |      | 50   |          |      | 50   | μA    |
|                          | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                           |          |      | 100  |          |      | 100  | μA    |
| V <sub>C</sub>           | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                  |          | -0.8 | -1.2 |          | -0.8 | -1.2 | v     |
| CI                       | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$     |          | 4.0  |      |          | 4.0  |      | pF    |
| Co                       | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |          | 6.0  |      |          | 6.0  |      | pF    |
| ICC                      | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |          | 70   | 110  |          | 70   | 110  | mA    |

Note 1: Absolute Maximum Ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 4: These are absolute voltages with respect to pin 8 on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

#### AC Electrical Characteristics with Standard Load and Operating Conditions

#### COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol JEDEC |        | Parameter            | DM74S188 |     | DM74S188A |     |     | Units |    |
|--------------|--------|----------------------|----------|-----|-----------|-----|-----|-------|----|
| Cymbol       | Symbol | rarameter            | Min      | Тур | Max       | Min | Тур | Max   |    |
| TAA          | TAVQV  | Address Access Time  |          | 22  | 35        |     | 17  | 25    | ns |
| TEA          | TEVQV  | Enable Access Time   |          | 15  | 20        |     | 15  | 20    | ns |
| TER          | TEXQX  | Enable Recovery Time |          | 15  | 25        |     | 15  | 20    | ns |
| TZX          | TEVQX  | Output Enable Time   |          | 15  | 20        |     | 15  | 20    | ns |
| TXZ          | TEXQZ  | Output Disable Time  |          | 15  | 25        |     | 15  | 20    | ns |

DM54S188/74S188

AC Electrical Characteristics with Standard Load and Operating Conditions (Continued)

MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol JEDEC<br>Symbol | Parameter  | DM54S188             |     |     | DM54S188A |     |     | Units |    |
|------------------------|------------|----------------------|-----|-----|-----------|-----|-----|-------|----|
|                        | T drameter | Min                  | Тур | Max | Min       | Тур | Max | Onits |    |
| TAA                    | TAVQV      | Address Access Time  |     | 22  | 45        |     | 17  | 35    | ns |
| TEA                    | TEVQV      | Enable Access Time   |     | 15  | 30        |     | 15  | 30    | ns |
| TER                    | TEXQX      | Enable Recovery Time |     | 15  | 35        |     | 15  | 30    | ns |
| TZX                    | TEVQX      | Output Enable Time   |     | 15  | 30        |     | 15  | 30    | ns |
| TXZ                    | TEXQZ      | Output Disable Time  |     | 15  | 35        |     | 15  | 30    | ns |

Functional Description

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

#### National Semiconductor

#### DM54/74S288 (32 x 8) 256-Bit TTL PROM

#### **General Description**

This Schottky memory is organized in the popular 32 words by 8 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### Features

Advanced titanium-tungsten (Ti-W) fuses

- Schottky-clamped for high speed Address access down to—25 ns max Enable access—20 ns max Enable recovery—20 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- TRI-STATE® Outputs

#### **Block Diagram**



TL/D/8360-1

Pin Names

| A0-A4           | Addresses    |
|-----------------|--------------|
| G               | Enable       |
| GND             | Ground       |
| Q0-Q7           | Outputs      |
| V <sub>CC</sub> | Power Supply |





**Top View** 

Order Number DM54/74S288J, 288AJ or DM74S288N, 288AN See NS Package Number J16A or N16A

Plastic Leaded Chip Carrier (PLCC)



TL/D/8360-7

DM54S288/DM74S288

**Top View** 

Order Number DM74S288V or 288AV See NS Package Number V20A

#### **Ordering Information**

| Commercial Temp Ha     |                      |
|------------------------|----------------------|
| Parameter/Order Number | Max Access Time (ns) |
| DM74S288N              | 35                   |
| DM74S288J              | 35                   |
| DM74S288V              | 35                   |
| DM74S288AN             | 25                   |
| DM74S288AJ             | 25                   |
| DM74S288AV             | 25                   |

Commercial Temp Range ( $0^{\circ}$ C to  $+70^{\circ}$ C)

| Military Temp | Range | (-55°C to | + 125°C) |
|---------------|-------|-----------|----------|
|---------------|-------|-----------|----------|

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S288J              | 45                   |
| DM54S288AJ             | 35                   |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)               | -0.5V to +7.0V  |
|---------------------------------------|-----------------|
| Input Voltage (Note 2)                | -1.2V to +5.5V  |
| Output Voltage (Note 2)               | -0.5V to +5.5V  |
| Storage Temperature                   | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.) | 300°C           |
| ESD rating to be determined           |                 |

#### **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | v     |
| Commercial                            | 4.75 | 5.25  | v     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | v     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | v     |

#### DC Electrical Characteristics (Note 3)

| Symbol                       | Parameter                       | Conditions                                                               | DM54S288 |      |      | DM74S288 |      |      | Units |
|------------------------------|---------------------------------|--------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
| Symbol                       | Parameter                       | Conditions                                                               | Min      | Тур  | Max  | Min      | Тур  | Max  | Units |
| l <sub>IL</sub>              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |          | -80  | -250 |          | -80  | -250 | μA    |
| l <sub>IH</sub>              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |          |      | 25   |          |      | 25   | μA    |
|                              |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |          |      | 1.0  |          |      | 1.0  | mA    |
| <sup>∦</sup> V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |          | 0.35 | 0.50 |          | 0.35 | 0.45 | v     |
| V <sub>IL</sub> (Note 4)     | Low Level Input Voltage         |                                                                          |          |      | 0.80 |          |      | 0.80 | v     |
| V <sub>IH</sub> (Note 4)     | High Level Input Voltage        |                                                                          | 2.0      |      |      | 2.0      |      |      | v     |
| V <sub>C</sub>               | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                  |          | -0.8 | -1.2 |          | -0.8 | -1.2 | v     |
| CI                           | Input Capacitance               | $V_{CC} = 5.0, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz            |          | 4.0  |      |          | 4.0  |      | pF    |
| CO                           | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |          | 6.0  |      |          | 6.0  |      | pF    |
| ICC                          | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |          | 70   | 110  |          | 70   | 110  | mA    |
| los                          | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$<br>(Note 5)                                   | -20      |      | -70  | -20      |      | -70  | mA    |
| l <sub>OZ</sub>              | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                           |          |      | + 50 |          |      | + 50 | μA    |
|                              | (TRI-STATE)                     | Chip Disabled                                                            |          |      | -50  |          |      | -50  | μA    |
| V <sub>OH</sub>              | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                               | 2.4      | 3.2  |      |          |      |      | v     |
|                              |                                 | I <sub>OH</sub> = -6.5 mA                                                |          |      |      | 2.4      | 3.2  |      | v     |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC}$  = 5.0V and  $T_A$  = 25°C.

Note 4: These are absolute voltages with respect to pin 8 on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

Note 5: During I<sub>OS</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

#### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMPERATURE RANGE (0°C to +70°C)

| Symbol | Parameter            | JEDEC  | DM74S288 |     |     | DM74S288A |     |     | Units |
|--------|----------------------|--------|----------|-----|-----|-----------|-----|-----|-------|
| oymbol | i arameter           | Symbol | Min      | Тур | Max | Min       | Тур | Max | Onits |
| TAA    | Address Access Time  | TAVQV  |          | 22  | 35  |           | 17  | 25  | ns    |
| TEA    | Enable Access Time   | TEVQV  |          | 15  | 20  |           | 15  | 20  | ns    |
| TER    | Enable Recovery Time | TEXQX  |          | 15  | 25  |           | 15  | 20  | ns    |
| TZX    | Output Enable Time   | TEVQX  |          | 15  | 25  |           | 15  | 20  | ns    |
| TXZ    | Output Disable Time  | TEXQZ  |          | 15  | 25  |           | 15  | 20  | ns    |

#### MILITARY TEMPERATURE RANGE (-55°C to +125°C)

| Symbol JEDEC<br>Symbol | Parameter  | DM54S288             |     | DM54S288A |     |     | Units |       |    |
|------------------------|------------|----------------------|-----|-----------|-----|-----|-------|-------|----|
|                        | T drameter | Min                  | Тур | Max       | Min | Тур | Max   | Onito |    |
| TAA                    | TAVQV      | Address Access Time  |     | 22        | 45  |     | 17    | 35    | ns |
| TEA                    | TEVQV      | Enable Access Time   |     | 15        | 30  |     | 15    | 30    | ns |
| TER                    | TEXQX      | Enable Recovery Time |     | 15        | 35  |     | 15    | 30    | ns |
| TZX                    | TEVQZ      | Output Enable Time   |     | 15        | 30  |     | 15    | 30    | ns |
| TXZ                    | TEXQZ      | Output Disable Time  |     | 15        | 35  |     | 15    | 30    | ns |

#### **Functional Description**

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metalization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

#### National Semiconductor

#### DM54/74S287 (256 x 4) 1024-Bit TTL PROM

#### **General Description**

This Schottky memory is organized in the popular 256 words by 4 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—down to 30 ns max Enable access—20 ns max Enable recovery—20 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- >2000V input protection for electrostatic discharge
- TRI-STATE® outputs

#### **Block Diagram**



| P               | Pin Names      |  |  |  |  |  |
|-----------------|----------------|--|--|--|--|--|
| A0-A7           | Addresses      |  |  |  |  |  |
| <u>G1, G2</u>   | Output Enables |  |  |  |  |  |
| GND             | Ground         |  |  |  |  |  |
| Q0-Q3           | Outputs        |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply   |  |  |  |  |  |

TL/D/8359-1



#### **Ordering Information**

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S287AJ             | 30                   |
| DM74S287J              | 50                   |
| DM74S287AN             | 30                   |
| DM74S287N              | 50                   |
| DM74S287AV             | 30                   |
| DM74S287V              | 50                   |

| Commercial Temp Rar     | 1ge (0°C to +70°C) |
|-------------------------|--------------------|
| amentar (Order Norrhern | Man Assess Time    |

| Military | Temp | Range | (–55°C to | + 125°C) |
|----------|------|-------|-----------|----------|
|----------|------|-------|-----------|----------|

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S287AJ             | 40                   |
| DM54S287J              | 60                   |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5 to $+7.0V$  |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V   |
| Output Voltage (Note 2)            | -0.5V to $+5.5V$ |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | 300°C            |
| ESD                                | >2000V           |

#### DC Electrical Characteristics (Note 3)

#### **Operating Conditions** Min Max Units Supply Voltage (V<sub>CC</sub>) 4.50 5.50 v Militarv Commercial 4.75 5.25 v Ambient Temperature (TA) -55 + 125 °C Military Commercial 0 70 °C Logical "0" Input Voltage 0 0.8 v Logical "1" Input Voltage 5.5 v 2.0

| Symbol                   | Parameter                       | Conditions                                                                  | 0   | DM54S2 | 87   | 0   | DM74S2 | 87   | Units |
|--------------------------|---------------------------------|-----------------------------------------------------------------------------|-----|--------|------|-----|--------|------|-------|
| Jynibol                  | radifictor                      | I                                                                           |     | Тур    | Max  | Min | Тур    | Max  | Units |
| ۱ <sub>۱L</sub>          | Input Load Current              | V <sub>CC</sub> =Max, V <sub>IN</sub> =0.45V                                |     | -80    | -250 |     | -80    | -250 | μΑ    |
| i <sub>IH</sub>          | Input Leakage Current           | V <sub>CC</sub> =Max, V <sub>IN</sub> =2.7V                                 |     |        | 25   |     |        | 25   | μA    |
|                          |                                 | V <sub>CC</sub> =Max, V <sub>IN</sub> =5.5V                                 |     |        | 1.0  |     |        | 1.0  | mA    |
| V <sub>OL</sub>          | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                      |     | 0.35   | 0.50 |     | 0.35   | 0.45 | v     |
| V <sub>IL</sub> (Note 4) | Low Level Input Voltage         |                                                                             |     |        | 0.80 |     |        | 0.80 | v     |
| V <sub>IH</sub> (Note 4) | High Level Input Voltage        |                                                                             | 2.0 |        |      | 2.0 |        |      | v     |
| V <sub>C</sub>           | Input Clamp Voltage             | V <sub>CC</sub> =Min, I <sub>IN</sub> =-18 mA                               |     | -0.8   | -1.2 |     | -0.8   | -1.2 | v     |
| Cl                       | Input Capacitance               | V <sub>CC</sub> =5.0V, V <sub>IN</sub> =2.0V<br>T <sub>A</sub> =25°C, 1 MHz |     | 4.0    |      |     | 4.0    |      | pF    |
| CO                       | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 MHz, Outputs Off$      |     | 6.0    |      |     | 6.0    |      | pF    |
| ICC                      | Power Supply Current            | V <sub>CC</sub> =Max, Inputs Grounded<br>All Outputs Open                   |     | 80     | 130  |     | 80     | 130  | mA    |
| los                      | Short Circuit<br>Output Current | V <sub>O</sub> =0V, V <sub>CC</sub> =Max<br>(Note 5)                        | -20 |        | -70  | -20 |        | -70  | mA    |
| l <sub>OZ</sub>          | Output Leakage                  | $V_{CC}$ = Max, $V_O$ = 0.45V to 2.4V                                       |     |        | + 50 |     |        | + 50 | μA    |
|                          | (TRI-STATE)                     | Chip Disabled                                                               |     |        | - 50 |     |        | -50  | μA    |
| V <sub>OH</sub>          | Output Voltage High             | I <sub>OH</sub> =-2.0 mA                                                    | 2.4 | 3.2    |      |     |        |      | v     |
|                          |                                 | I <sub>OH</sub> = 6.5 mA                                                    |     |        |      | 2.4 | 3.2    |      | v     |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = +25^{\circ}C$ .

Note 4: These are absolute voltages with respect to pin 8 on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

Note 5: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

#### AC Electrical Characteristics with Standard Load and Operating Conditions

**COMMERCIAL TEMP RANGE** (0°C to +70°C)

| Or much all |              | Damanakan            | I   | DM74S28 | 37  | D   | M74S287 | 7 <b>A</b> |       |
|-------------|--------------|----------------------|-----|---------|-----|-----|---------|------------|-------|
| Symbol      | JEDEC Symbol | Parameter            | Min | Тур     | Max | Min | Тур     | Max        | Units |
| ТАА         | TAVQV        | Address Access Time  |     | 35      | 50  |     | 20      | 30         | ns    |
| TEA         | TEVQV        | Enable Access Time   |     | 15      | 25  |     | 15      | 20         | ns    |
| TER         | TEXQX        | Enable Recovery Time |     | 15      | 25  |     | 15      | 20         | ns    |
| TZX         | TEVQX        | Output Enable Time   |     | 15      | 25  |     | 15      | 20         | ns    |
| TXZ         | TEXQZ        | Output Disable Time  |     | 15      | 25  |     | 15      | 20         | ns    |

#### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol |              | Parameter            | 1   | DM54S28 | 37  | D   | M54S28 | 7A  |       |
|--------|--------------|----------------------|-----|---------|-----|-----|--------|-----|-------|
|        | JEDEC Symbol |                      | Min | Тур     | Max | Min | Тур    | Max | Units |
| TAA    | TAVQV        | Address Access Time  |     | 35      | 60  |     | 20     | 40  | ns    |
| TEA    | TEVQV        | Enable Access Time   |     | 15      | 30  |     | 15     | 30  | ns    |
| TER    | TEXQX        | Enable Recovery Time |     | 15      | 30  |     | 15     | 30  | ns    |
| TZX    | TEVQX        | Output Enable Time   |     | 15      | 30  |     | 15     | 30  | ns    |
| TXZ    | TEXQZ        | Output Disable Time  |     | 15      | 30  |     | 15     | 30  | ns    |

#### Functional Description

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

### National Semiconductor

#### DM54/74S387 (256 x 4) 1024-Bit TTL PROM

#### **General Description**

This Schottky memory is organized in the popular 256 words by 4 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access-down to 30 ns max Enable access-20 ns max
- Enable recovery-20 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- Open-collector outputs

#### **Block Diagram**



TL/D/9188-1

| Pin Names       |                |  |  |  |
|-----------------|----------------|--|--|--|
| A0-A7           | Addresses      |  |  |  |
| <u>G1–G2</u>    | Output Enables |  |  |  |
| GND             | Ground         |  |  |  |
| Q0-Q3           | Outputs        |  |  |  |
| V <sub>CC</sub> | Power Supply   |  |  |  |

Din No. ....



14 G2

13

12 00

11-01

10 02

**Top View** 

Order Number DM54/74S387J, 387AJ, DM74S387N, 387AN

See NS Package Number J16A or N16A

Gī

9 03

TL/D/9188-2

A5 A5 A7 CC 20 19 2 1 A4 18 - G2 17 - GI Α3 5 16 - Q0 A0 6 15 - NC A1 7 A2 8 14 Q1 9 10 11 12 13 Т Т Т Т Т O O N N N

TL/D/9188-3

Top View

Order Number DM74S387V, 387AV See NS Package Number V20A

#### **Ordering Information**

A4 - 3

A3 - 4

A0 - 5

A1 - 6

A2 7

GND - 8

| <b>Commercial Temp Rar</b> | nge (0°C to +70°C) |
|----------------------------|--------------------|
| remotor/Order Number       | Max Access Time    |

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S387AJ             | 30                   |
| DM74S387J              | 50                   |
| DM74S387AN             | 30                   |
| DM74S387N              | 50                   |
| DM74S387AV             | 30                   |
| DM74S387V              | 50                   |

| Military Temp | Range | (-55°C to | + 125°C) |
|---------------|-------|-----------|----------|
|               |       | <b>,</b>  |          |

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S387AJ             | 40                   |
| DM54S387J              | 60                   |

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to $+7.0V$ |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V   |
| Output Voltage (Note 2)            | -0.5V to +5.5V   |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | 300°C            |
| ESD                                | >2000V           |

#### DC Electrical Characteristics (Note 3)

#### **Operating Conditions**

|                                       | Min  | Max   | Units |  |
|---------------------------------------|------|-------|-------|--|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |  |
| Military                              | 4.50 | 5.50  | v     |  |
| Commercial                            | 4.75 | 5.25  | V     |  |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |  |
| Military                              | -55  | + 125 | °C    |  |
| Commercial                            | 0    | 70    | °C    |  |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |  |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |  |

| Symbol                   | Parameter                | Conditions                                                                                                                                                  | DM54S387 |      |      | DM74S387 |      |      | Units |
|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
|                          | ranameter                | Conditions                                                                                                                                                  | Min      | Тур  | Max  | Min      | Тур  | Max  | Onits |
| Ι <sub>Ι</sub>           | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                                                                                                              |          | -80  | -250 |          | -80  | -250 | μΑ    |
| IН                       | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                                                                                                               |          |      | 25   |          |      | 25   | μΑ    |
|                          |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                                                                                                               |          |      | 1.0  |          |      | 1.0  | mA    |
| V <sub>OL</sub>          | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 mA$                                                                                                                              |          | 0.35 | 0.50 |          | 0.35 | 0.45 | V     |
| V <sub>IL</sub> (Note 4) | Low Level Input Voltage  |                                                                                                                                                             |          |      | 0.80 |          |      | 0.80 | V     |
| V <sub>IH</sub> (Note 4) | High Level Input Voltage |                                                                                                                                                             | 2.0      |      |      | 2.0      |      |      | V     |
| l <sub>OZ</sub>          | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                                                                                                              |          |      | 50   |          |      | 50   | μΑ    |
|                          | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                                                                                                              |          |      | 100  |          |      | 100  | μΑ    |
| V <sub>C</sub>           | Input Clamp Voltage      | $V_{CC} = Min$ , $I_{IN} = -18 \text{ mA}$                                                                                                                  |          | -0.8 | -1.2 |          | -0.8 | -1.2 | V     |
| CI                       | Input Capacitance        | $\label{eq:VCC} \begin{split} V_{CC} &= 5.0 \text{V}, \text{V}_{\text{IN}} = 2.0 \text{V} \\ T_{\text{A}} &= 25^{\circ}\text{C}, 1 \text{ MHz} \end{split}$ |          | 4.0  |      |          | 4.0  |      | pF    |
| CO                       | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1$ MHz, Outputs Off                                                                                      |          | 6.0  |      |          | 6.0  |      | pF    |
| lcc                      | Power Supply Current     | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open                                                                                                  |          | 80   | 130  |          | 80   | 130  | mA    |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 3: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> =  $+25^{\circ}$ C.

Note 4: These are absolute voltages with respect to pin 8 on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

## DM54S387/DM74S387

#### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | Parameter J          | JEDEC Symbol | DM74S387 |     |     | D   | Units |     |       |
|--------|----------------------|--------------|----------|-----|-----|-----|-------|-----|-------|
|        |                      |              | Min      | Тур | Max | Min | Тур   | Max | Units |
| TAA    | Address Access Time  | TAVQV        |          | 35  | 50  |     | 20    | 30  | ns    |
| TEA    | Enable Access Time   | TEVQV        |          | 15  | 25  |     | 15    | 20  | ns    |
| TER    | Enable Recovery Time | TEXQX        |          | 15  | 25  |     | 15    | 20  | ns    |
| TZX    | Output Enable Time   | TEVQX        |          | 15  | 25  |     | 15    | 20  | ns    |
| TXZ    | Output Disable Time  | TEXQZ        |          | 15  | 25  |     | 15    | 20  | ns    |

#### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | Parameter            | JEDEC Symbol | DM54S387 |     |     | D   | Units |     |       |
|--------|----------------------|--------------|----------|-----|-----|-----|-------|-----|-------|
|        |                      |              | Min      | Тур | Max | Min | Тур   | Max | onita |
| TAA    | Address Access Time  | TAVQV        |          | 35  | 60  |     | 20    | 40  | ns    |
| TEA    | Enable Access Time   | TEVQV        |          | 15  | 30  |     | 15    | 30  | ns    |
| TER    | Enable Recovery Time | TEXQX        |          | 15  | 30  |     | 15    | 30  | ns    |
| тzх    | Output Enable Time   | TEVQX        |          | 15  | 30  |     | 15    | 30  | ns    |
| TXZ    | Output Disable Time  | TEXQZ        |          | 15  | 30  |     | 15    | 30  | ns    |

#### **Functional Description**

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

#### National Semiconductor

#### DM54/74LS471 (256 x 8) 2048-Bit TTL PROM

#### **General Description**

These Schottky memories are organized in the popular 256 words by 8 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access down to—60 ns max Enable access—30 ns max Enable recovery—30 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- TRI-STATE® outputs

#### **Block Diagram**



 Pin Names

 A0-A7
 Addresses

 G1-G2
 Output Enables

 GND
 Ground

 Q0-Q7
 Outputs

 V<sub>CC</sub>
 Power Supply



#### **Ordering Information**

| Commercial Temp Range (0°C to $+70$ °C) |                      |  |  |  |  |  |  |
|-----------------------------------------|----------------------|--|--|--|--|--|--|
| Parameter/Order Number                  | Max Access Time (ns) |  |  |  |  |  |  |
| DM74LS471N                              | 60                   |  |  |  |  |  |  |
| DM74LS471J                              | 60                   |  |  |  |  |  |  |
| DM74LS471V                              | 60                   |  |  |  |  |  |  |

Military Temp Range ( $-55^{\circ}$ C to  $+125^{\circ}$ C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54LS471J             | 70                   |

3

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming ratings, refer to the programming instructions.

DC Electrical Characteristics (Note 1)

#### **Operating Conditions**

|                                   | Min  | Max   | Units |
|-----------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> ) |      |       |       |
| Military                          | 4.50 | 5.50  | V     |
| Commercial                        | 4.75 | 5.25  | V     |
| Ambient Temperature (TA)          |      |       |       |
| Military                          | -55  | + 125 | °C    |
| Commercial                        | 0    | + 70  | °C    |
| Logical "0" Input Voltage         | 0    | 0.8   | V     |
| Logical "1" Input Voltage         | 2.0  | 5.5   | V     |

| Symbol          | Parameter                       | Conditions                                                                             | D   | M54LS4 | 71   | D   | M74LS4 | 71   | Units |
|-----------------|---------------------------------|----------------------------------------------------------------------------------------|-----|--------|------|-----|--------|------|-------|
|                 | Farameter                       | Conditions                                                                             | Min | Тур    | Max  | Min | Тур    | Max  | onita |
| IIL             | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                                         |     | -80    | -250 |     | -80    | -250 | μA    |
| Iн              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                                          |     |        | 25   |     |        | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                                          |     |        | 1.0  |     |        | 1.0  | mA    |
| VOL             | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                                 |     | 0.35   | 0.50 |     | 0.35   | 0.45 | V     |
| VIL             | Low Level Input Voltage         |                                                                                        |     |        | 0.80 |     |        | 0.80 | V     |
| VIH             | High Level Input Voltage        |                                                                                        | 2.0 |        |      | 2.0 |        |      | V     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min$ , $I_{IN} = -18 mA$                                                     |     | -0.8   | -1.2 |     | -0.8   | -1.2 | V     |
| Cl              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$                   |     | 4.0    |      |     | 4.0    |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{ Outputs Off}$ |     | 6.0    |      |     | 6.0    |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open                             |     | 75     | 100  |     | 75     | 100  | mA    |
| I <sub>OS</sub> | Short Circuit<br>Output Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max<br>(Note 2)                                 | -20 |        | -70  | -20 |        | -70  | mA    |
| loz             | Output Leakage                  | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$                                           |     |        | + 50 |     |        | + 50 | μA    |
|                 | (TRI-STATE)                     | Chip Disabled                                                                          |     |        | -50  |     |        | -50  | μA    |
| VOH             | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                                             | 2.4 | 3.2    |      |     |        |      | V     |
|                 |                                 | $I_{OH} = -6.5 \text{mA}$                                                              |     |        |      | 2.4 | 3.2    |      | V     |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0v$  and  $T_A = 25^{\circ}C$ .

Note 2: During I<sub>OS</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

#### AC Electrical Characteristics with Standard Load and Operating Conditions

| Symbol JEDEC Sy | JEDEC Symbol | EDEC Symbol Parameter | DM54LS471 |     | C   | Units |     |     |        |
|-----------------|--------------|-----------------------|-----------|-----|-----|-------|-----|-----|--------|
|                 | ULDEO CYMDON |                       | Min       | Тур | Max | Min   | Тур | Max | 0.1113 |
| TAA             | TAVQV        | Address Access Time   |           | 45  | 70  |       | 40  | 60  | ns     |
| TEA             | TEVQV        | Enable Access Time    |           | 15  | 35  |       | 15  | 30  | ns     |
| TER             | TEXQX        | Enable Recovery Time  |           | 15  | 35  |       | 15  | 30  | ns     |
| TZX             | TEVQX        | Output Enable Time    |           | 15  | 35  |       | 15  | 30  | ns     |
| тхг             | TEXQZ        | Output Disable Time   |           | 15  | 35  |       | 15  | 30  | ns     |

# DM54LS471/DM74LS471

#### **Functional Description**

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

# DM54/74S472 (512 x 8) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 512 words by 8 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access down to—35 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- TRI-STATE® outputs





| Pin Names       |               |  |  |  |
|-----------------|---------------|--|--|--|
| A0-A8           | Addresses     |  |  |  |
| G               | Output Enable |  |  |  |
| GND             | Ground        |  |  |  |
| Q0-Q7           | Outputs       |  |  |  |
| V <sub>CC</sub> | Power Supply  |  |  |  |



# **Ordering Information**

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S472AN             | 45                   |
| DM74S472BN             | 35                   |
| DM74S472N              | 60                   |
| DM74S472AJ             | 45                   |
| DM74S472BJ             | 35                   |
| DM74S472J              | 60                   |
| DM74S472AV             | 45                   |
| DM74S472BV             | 35                   |
| DM74S472V              | 60                   |

Commercial Temp Range (0°C to +70°C)

Military Temp Range (-55°C to + 125°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S472AJ             | 60                   |
| DM54S472BJ             | 50                   |
| DM54S472J              | 75                   |

18 • A7

17 • A6

16 · A5

15

1.

Ē

Q7

TL/D/9191-3

# DM54S472/DM74S472

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

### **Operating Conditions**

|                                                                 | Min          | Max           | Units    |
|-----------------------------------------------------------------|--------------|---------------|----------|
| Supply Voltage (V <sub>CC</sub> )<br>Military<br>Commercial     | 4.50<br>4.75 | 5.50<br>5.25  | V<br>V   |
| Ambient Temperature (T <sub>A</sub> )<br>Military<br>Commercial | -55<br>0     | + 125<br>+ 70 | °C<br>°C |
| Logical "0" Input Voltage                                       | 0            | 0.8           | V        |
| Logical "1" Input Voltage                                       | 2.0          | 5.5           | v        |

|                 |                                 | ,                                                                        |          |      |      | -   | OM74S4 |      |    |
|-----------------|---------------------------------|--------------------------------------------------------------------------|----------|------|------|-----|--------|------|----|
| Symbol          | Parameter                       | Conditions                                                               | DM54S472 |      |      | L   | Units  |      |    |
|                 |                                 |                                                                          | Min      | Тур  | Max  | Min | Тур    | Max  |    |
| կլ              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |          | -80  | -250 |     | -80    | -250 | μΑ |
| Iн              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |          |      | 25   |     |        | 25   | μΑ |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |          |      | 1.0  |     |        | 1.0  | mA |
| VOL             | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |          | 0.35 | 0.50 |     | 0.35   | 0.45 | V  |
| VIL             | Low Level Input Voltage         |                                                                          |          |      | 0.80 |     |        | 0.80 | v  |
| VIH             | High Level Input Voltage        |                                                                          | 2.0      |      |      | 2.0 |        |      | v  |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                  |          | -0.8 | -1.2 |     | -0.8   | -1.2 | v  |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz           |          | 4.0  |      |     | 4.0    |      | рF |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |          | 6.0  |      |     | 6.0    |      | рF |
| lcc             | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |          | 110  | 155  |     | 110    | 155  | mA |
| los             | Short Circuit<br>Output Current | $V_O = 0V, V_{CC} = Max$<br>(Note 2)                                     | -20      |      | -70  | -20 |        | -70  | mA |
| loz             | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                           |          |      | + 50 |     |        | + 50 | μΑ |
|                 | (TRI-STATE)                     | Chip Disabled                                                            |          |      | -50  |     |        | -50  | μA |
| V <sub>OH</sub> | Output Voltage High             | I <sub>OH</sub> = −2.0 mA                                                | 2.4      | 3.2  |      |     |        |      | V  |
|                 |                                 | I <sub>OH</sub> = - 6.5 mA                                               |          |      |      | 2.4 | 3.2    |      | v  |

DC Electrical Characteristics (Note 1)

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ . Note 2: During  $I_{OS}$  measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

# AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | JEDEC<br>Symbol | C Parameter          | 0   | M74S47 | 2   | D   | M74S47 | 2A  | DN  | 174547 | 72B | Units |
|--------|-----------------|----------------------|-----|--------|-----|-----|--------|-----|-----|--------|-----|-------|
| Symbol |                 | Falameter            | Min | Тур    | Max | Min | Тур    | Max | Min | Тур    | Max | Onits |
| TAA    | TAVQV           | Address Access Time  |     | 40     | 60  |     | 25     | 45  |     | 25     | 35  | ns    |
| TEA    | TEVQV           | Enable Access Time   |     | 15     | 30  |     | 15     | 30  |     | 15     | 25  | ns    |
| TER    | TEXQX           | Enable Recovery Time |     | 15     | 30  |     | 15     | 30  |     | 15     | 25  | ns    |
| TZX    | TEVQX           | Output Enable Time   |     | 15     | 30  |     | 15     | 30  |     | 15     | 25  | ns    |
| TXZ    | TEXQZ           | Output Disable Time  |     | 15     | 30  |     | 15     | 30  |     | 15     | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC  | Parameter            | C   | DM54S47 | '2  | D   | M54S47 | 2A  | D   | 15454 | 72B | Units |
|--------|--------|----------------------|-----|---------|-----|-----|--------|-----|-----|-------|-----|-------|
|        | Symbol | rarameter            | Min | Тур     | Max | Min | Тур    | Max | Min | Тур   | Max | onits |
| TAA    | TAVQV  | Address Access Time  |     | 40      | 75  |     | 25     | 60  |     | 25    | 50  | ns    |
| TEA    | TEVQV  | Enable Access Time   |     | 15      | 35  |     | 15     | 35  |     | 15    | 35  | ns    |
| TER    | TEXQX  | Enable Recovery Time |     | 15      | 35  |     | 15     | 35  |     | 15    | 35  | ns    |
| TZX    | TEVQX  | Output Enable Time   |     | 15      | 35  |     | 15     | 35  |     | 15    | 35  | ns    |
| TXZ    | TEXQZ  | Output Disable Time  |     | 15      | 35  |     | 15     | 35  |     | 15    | 35  | ns    |

# Functional Description

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{\rm CC}$  and temperature.

# DM54S473/DM74S473 (512 x 8) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 512 words by 8 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—45 ns max
   Enable access—30 ns max
   Enable recovery—30 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- Open-collector outputs

# **Block Diagram**



TL/D/9715-1

| Pin Names       |               |  |  |  |
|-----------------|---------------|--|--|--|
| A0-A8 Addresses |               |  |  |  |
| G               | Output Enable |  |  |  |
| GND             | Ground        |  |  |  |
| Q0-Q7           | Outputs       |  |  |  |
| V <sub>CC</sub> | Power Supply  |  |  |  |



DM54S473/DM74S473

3

### **Ordering Information**

| Commercial Temp. Range ( $0^{\circ}$ C to $+70^{\circ}$ C) |                      |  |  |  |
|------------------------------------------------------------|----------------------|--|--|--|
| Parameter/Order Number                                     | Max Access Time (ns) |  |  |  |
| DM74S473AN                                                 | 45                   |  |  |  |
| DM74S473N                                                  | 60                   |  |  |  |
| DM74S473AJ                                                 | 45                   |  |  |  |
| DM74S473J                                                  | 60                   |  |  |  |
| DM74S473AV                                                 | 45                   |  |  |  |
| DM74S473V                                                  | 60                   |  |  |  |

| Military Temp. | Range | (-55°C to | + 125°C) |
|----------------|-------|-----------|----------|

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S473AJ             | 60                   |
| DM54S473J              | 75                   |

3-35

### Absolute Maximum Ratings (Note 1)

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |
| ESD to be determined               |                 |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | - 55 | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | v     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

# DC Electrical Characteristics (Note 1)

| Symbol          | Parameter                | Conditions                                                                 | DM54S473 |      |      | DM74S473 |      |      | Units |
|-----------------|--------------------------|----------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
| Symbol          |                          | Conditions                                                                 | Min      | Тур  | Max  | Min      | Тур  | Max  | Units |
| կլ              | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                             |          | -80  | -250 |          | -80  | -250 | μA    |
| l <sub>IH</sub> | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                              |          |      | 25   |          |      | 25   | μΑ    |
|                 |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                              |          |      | 1.0  |          |      | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 mA$                                             |          | 0.35 | 0.50 |          | 0.35 | 0.45 | v     |
| VIL             | Low Level Input Voltage  |                                                                            |          |      | 0.80 |          |      | 0.80 | v     |
| VIH             | High Level Input Voltage |                                                                            | 2.0      |      |      | 2.0      |      |      | V     |
| loz             | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                             |          |      | 50   |          |      | 50   | μA    |
|                 | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                             |          |      | 100  |          |      | 100  | μA    |
| V <sub>C</sub>  | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                    |          | -0.8 | -1.2 |          | -0.8 | -1.2 | v     |
| CI              | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C$ , 1 MHz              |          | 4.0  |      |          | 4.0  |      | pF    |
| CO              | Output Capacitance       | $V_{CC} = 5.0V$ , $V_O = 2.0V$<br>$T_A = 25^{\circ}$ C, 1 MHz, Outputs Off |          | 6.0  |      |          | 6.0  |      | pF    |
| ICC             | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                  |          | 110  | 155  |          | 110  | 155  | mA    |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ .

### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP. RANGE (0°C to +70°C)

| Symbol JEDEC |        | Parameter            | DM74S473 |     |     | DM74S473A |     |     | Units  |
|--------------|--------|----------------------|----------|-----|-----|-----------|-----|-----|--------|
|              | Symbol | i drameter           | Min      | Тур | Max | Min       | Тур | Max | Office |
| ТАА          | TAVQV  | Address Access Time  |          | 40  | 60  |           | 25  | 45  | ns     |
| TEA          | TEVQV  | Enable Access Time   |          | 15  | 30  |           | 15  | 30  | ns     |
| TER          | TEXQX  | Enable Recovery Time |          | 15  | 30  |           | 15  | 30  | ns     |
| TZX          | TEVQX  | Output Enable Time   |          | 15  | 30  |           | 15  | 30  | ns     |
| TXZ          | TEXQZ  | Output Disable Time  |          | 15  | 30  |           | 15  | 30  | ns     |

### MILITARY TEMP. RANGE (-55°C to +125°C)

| Symbol | JEDEC Parameter |                      | DM54S473 |     |     | D   | Units |     |       |
|--------|-----------------|----------------------|----------|-----|-----|-----|-------|-----|-------|
|        | Symbol          | pol Min              | Min      | Тур | Max | Min | Тур   | Max | 01113 |
| TAA    | TAVQV           | Address Access Time  |          | 40  | 75  |     | 25    | 60  | ns    |
| TEA    | TEVQV           | Enable Access Time   |          | 15  | 35  |     | 15    | 35  | ns    |
| TER    | TEXQX           | Enable Recovery Time |          | 15  | 35  |     | 15    | 35  | ns    |
| TZX    | TEVQX           | Output Enable Time   |          | 15  | 35  |     | 15    | 35  | ns    |
| TXZ    | TEXQZ           | Output Disable Time  |          | 15  | 35  |     | 15    | 35  | ns    |

### **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERIP (Jpackage). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanuim-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM54/74S474 (512 x 8) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 512 words by 8 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—35 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- TRI-STATE® outputs





| Pin Names                              |                |  |  |  |  |
|----------------------------------------|----------------|--|--|--|--|
| A0-A8                                  | Addresses      |  |  |  |  |
| $\overline{G1}, \overline{G2}, G3, G4$ | Output Enables |  |  |  |  |
| GND                                    | Ground         |  |  |  |  |
| NC                                     | No Connection  |  |  |  |  |
| Q0-Q7                                  | Outputs        |  |  |  |  |
| V <sub>CC</sub>                        | Power Supply   |  |  |  |  |





TL/D/9714-2



# **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S474AJ             | 45                   |
| DM74S474BJ             | 35                   |
| DM74S474J              | 65                   |
| DM74S474AN             | 45                   |
| DM74S474BN             | 35                   |
| DM74S474N              | 65                   |
| DM74S474AV             | 45                   |
| DM74S474BV             | 35                   |
| DM74S474V              | 65                   |

| Military Temp | Range | (−55°C to | + 125°C) |
|---------------|-------|-----------|----------|

Plastic Leaded Chip Carrier (PLCC) 8

Ŷ

1

12 13 14 15 16 17 18

**Top View** 

Order Number DM74S474V, 474AV, 474BV

See NS Package Number V28A

NC A8

25 - G1

23 • G3

22

21 NC

20 **-** Q7

19

- G2 24

- G4

06

TL/D/9714-3

28 27 26

Α7

2 3

**4**6

ŝ

A4 5

A3 6

A2

A1 8

A0 · 9

NC · 10

00 -

111

Т Т Т Т Т Т T

| Parameter/Order Number | Max Access Time (ns) |  |  |  |  |
|------------------------|----------------------|--|--|--|--|
| DM54S474AJ             | 60                   |  |  |  |  |
| DM54S474BJ             | 50                   |  |  |  |  |
| DM54S474J              | 75                   |  |  |  |  |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V   |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | - 1.2V to + 5.5V |
| Output Voltage (Note 2)            | -0.5V to +5.5V   |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | 300°C            |
| ESD to be determined               |                  |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                                   | Min  | Max   | Units |
|---------------------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )                 |      |       |       |
| Military                                          | 4.50 | 5.50  | V     |
| Commercial                                        | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> )<br>Military | - 55 | + 125 | °C    |
| Commercial                                        | 0    | +70   | °Č    |
| Logical "0" Input Voltage                         | 0    | 0.8   | v     |
| Logical "1" Input Voltage                         | 2.0  | 5.5   | v     |

# DC Electrical Characteristics (Note 1)

| Symbol          | Parameter                       | Conditions                                                               | DM54S474 |      |      | [   | Units |      |       |
|-----------------|---------------------------------|--------------------------------------------------------------------------|----------|------|------|-----|-------|------|-------|
| Symbol          | i urumeter                      |                                                                          | Min      | Тур  | Max  | Min | Тур   | Max  | Units |
| ۱ <sub>IL</sub> | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |          | -80  | -250 |     | -80   | -250 | μΑ    |
| IIH             | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |          |      | 25   |     |       | 25   | μΑ    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |          |      | 1.0  |     |       | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |          | 0.35 | 0.50 |     | 0.35  | 0.45 | V     |
| VIL             | Low Level Input Voltage         |                                                                          |          |      | 0.80 |     |       | 0.80 | ٧     |
| VIH             | High Level Input Voltage        |                                                                          | 2.0      |      |      | 2.0 |       |      | ٧     |
| Vc              | Input Clamp Voltage             | $V_{CC} = Min$ , $I_{IN} = -18 \text{ mA}$                               |          | -0.8 | -1.2 |     | -0.8  | -1.2 | ٧     |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz           |          | 4.0  |      |     | 4.0   |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs off |          | 6.0  |      |     | 6.0   |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open               |          | 115  | 170  |     | 115   | 170  | mA    |
| los             | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$ (Note 2)                                      | -20      |      | -70  | -20 |       | -70  | mA    |
| loz             | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                           |          |      | + 50 |     |       | + 50 | μΑ    |
| (TRI-STA        | (TRI-STATE)                     | Chip Disabled                                                            |          |      | -50  |     |       | -50  | μΑ    |
| VOH             | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                               | 2.4      | 3.2  |      |     |       |      | V     |
|                 |                                 | $I_{OH} = -6.5 \mathrm{mA}$                                              |          |      |      | 2.4 | 3.2   |      | V     |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 2: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | JEDEC  | Parameter            | D   | M74S4 | 74  | Di  | M74S47 | '4A | DI  | M74S47 | '4B | Units |
|--------|--------|----------------------|-----|-------|-----|-----|--------|-----|-----|--------|-----|-------|
| Cymbol | Symbol | Turumeter            | Min | Тур   | Max | Min | Тур    | Мах | Min | Тур    | Max | onito |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 65  |     | 25     | 45  |     | 25     | 35  | ns    |
| TEA    | TEVQV  | Enable Access Time   |     | 20    | 35  |     | 15     | 25  |     | 15     | 25  | ns    |
| TER    | TEXQX  | Enable Recovery Time |     | 20    | 35  |     | 15     | 25  |     | 15     | 25  | ns    |
| TZX    | TEVQX  | Output Enable Time   |     | 20    | 35  |     | 15     | 25  |     | 15     | 25  | ns    |
| TXZ    | TEXQZ  | Output Disable Time  |     | 20    | 35  |     | 15     | 25  |     | 15     | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC  | Parameter            |     | M54S4 | 74  | DI  | W54S47 | '4A | DI  | W54S47 | '4B | Units |
|--------|--------|----------------------|-----|-------|-----|-----|--------|-----|-----|--------|-----|-------|
| Cymbol | Symbol | Turameter            | Min | Тур   | Max | Min | Тур    | Max | Min | Тур    | Max | Onits |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 70  |     | 25     | 60  |     | 25     | 50  | ns    |
| TEA    | TEVQV  | Enable Access Time   |     | 20    | 40  |     | 15     | 35  |     | 15     | 35  | ns    |
| TER    | TEXQX  | Enable Recovery Time |     | 20    | 40  |     | 15     | 35  |     | 15     | 35  | ns    |
| TZX    | TEVQX  | Output Enable Time   |     | 20    | 40  |     | 15     | 35  |     | 15     | 35  | ns    |
| TXZ    | TEXQZ  | Output Disable Time  |     | 20    | 40  |     | 15     | 35  |     | 15     | 35  | ns    |

# **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

# DM54/74S475 (512 x 8) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 512 words by 8 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—down to 45 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- Open-collector outputs



### **Pin Names**

| A0-A8           | Addresses      |
|-----------------|----------------|
| G1, G2, G3, G4  | Output Enables |
| GND             | Ground         |
| NC              | No Connection  |
| Q0-Q7           | Outputs        |
| V <sub>CC</sub> | Power Supply   |



See NS Package Number V28A

Order Number DM54/74S475J, 475AJ, DM74S475N or 475AN See NS Package Number J24A or N24A

### **Ordering Information**

### Commercial Temp Range ( $0^{\circ}$ C to $+70^{\circ}$ C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S475AJ             | 45                   |
| DM74S475J              | 65                   |
| DM74S475AN             | 45                   |
| DM74S475N              | 65                   |
| DM74S475AV             | 45                   |
| DM74S475V              | 65                   |

Military Temp Range (-55°C to +125°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S475AJ             | 60                   |
| DM54S475J              | 75                   |

3

.

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| -0.5V to +7.0V  |
|-----------------|
| -1.2V to +5.5V  |
| -0.5V to +5.5V  |
| -65°C to +150°C |
| 300°C           |
|                 |

ESD rating to be determined.

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

### **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | + 70  | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logic "1" Input Voltage               | 2.0  | 5.5   | V     |

| Symbol          | Parameter                | Conditions                                                                                                                                                       |     | DM54S4 | 75   |     | DM74S4 | 75   | Units |
|-----------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|-----|--------|------|-------|
|                 |                          |                                                                                                                                                                  | Min | Тур    | Max  | Min | Тур    | Max  |       |
| 1 <sub>IL</sub> | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                                                                                                                   |     | -80    | -250 |     | -80    | -250 | μΑ    |
| lін             | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                                                                                                                    |     |        | 25   |     |        | 25   | μΑ    |
|                 |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                                                                                                                    |     |        | 1.0  |     |        | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 mA$                                                                                                                                   |     | 0.35   | 0.50 |     | 0.35   | 0.45 | V     |
| VIL             | Low Level Input Voltage  |                                                                                                                                                                  |     |        | 0.80 |     |        | 0.80 | v     |
| VIH             | High Level Input Voltage |                                                                                                                                                                  | 2.0 |        |      | 2.0 |        |      | v     |
| loz             | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                                                                                                                   | r.  |        | 50   |     |        | 50   | μΑ    |
|                 | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                                                                                                                   |     |        | 100  |     |        | 100  | μΑ    |
| V <sub>C</sub>  | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                                                                                                          |     | -0.8   | -1.2 |     | -0.8   | -1.2 | v     |
| CI              | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz                                                                                                   |     | 4.0    |      |     | 4.0    |      | рF    |
| CO              | Output Capacitance       | $\label{eq:VCC} \begin{split} V_{CC} &= 5.0 \text{V}, \text{V}_{O} = 2.0 \text{V} \\ T_{A} &= 25^{\circ}\text{C}, 1 \text{ MHz}, \text{Outputs Off} \end{split}$ |     | 6.0    |      |     | 6.0    |      | pF    |
| Icc             | Power Supply Current     | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open                                                                                                       |     | 115    | 170  |     | 115    | 170  | mA    |

# DC Electrical Characteristics (Note 1)

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

# AC Electrical Characteristics (With Standard Load and Operating Conditions)

COMMERCIAL TEMP RANGE (0°C to +70°C)

| JEDEC           |        | Devenueden           | DM74S475 |     |     |     | 11-11- |     |       |
|-----------------|--------|----------------------|----------|-----|-----|-----|--------|-----|-------|
| Symbol          | Symbol | Parameter            | Min      | Тур | Max | Min | Тур    | Max | Units |
| T <sub>AA</sub> | TAVQV  | Address Access Time  |          | 40  | 65  |     | 25     | 45  | ns    |
| T <sub>EA</sub> | TEVQV  | Enable Access Time   |          | 20  | 35  |     | 15     | 25  | ns    |
| T <sub>ER</sub> | TEXQX  | Enable Recovery Time |          | 20  | 35  |     | 15     | 25  | ns    |
| T <sub>ZX</sub> | TEVQX  | Output Enable Time   |          | 20  | 35  |     | 15     | 25  | ns    |
| T <sub>XZ</sub> | TEXQZ  | Output Disable Time  |          | 20  | 35  |     | 15     | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to + 125°C)

| Cumhal          | JEDEC  | Devenueter           | DM54S475 |     |     | E   |     |     |       |
|-----------------|--------|----------------------|----------|-----|-----|-----|-----|-----|-------|
| Symbol          | Symbol | Parameter            | Min      | Тур | Max | Min | Тур | Max | Units |
| T <sub>AA</sub> | TAVQV  | Address Access Time  |          | 40  | 75  |     | 25  | 60  | ns    |
| T <sub>EA</sub> | TEVQV  | Enable Access Time   |          | 20  | 40  |     | 15  | 35  | ns    |
| T <sub>ER</sub> | TEXQX  | Enable Recovery Time |          | 20  | 40  |     | 15  | 35  | ns    |
| T <sub>ZX</sub> | TEVQX  | Output Enable Time   |          | 20  | 40  |     | 15  | 35  | ns    |
| T <sub>XZ</sub> | TEXQZ  | Output Disable Time  |          | 20  | 40  |     | 15  | 35  | ns    |

# Functional Description

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti:W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti:W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti:W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM54/74S570 (512 x 4) 2048-Bit TTL PROM

# **General Description**

This Schottky memory is organized in the popular 512 words by 4 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access down to—45 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- Open-collector outputs

# **Block Diagram**



| Pin Names       |              |  |  |  |  |  |
|-----------------|--------------|--|--|--|--|--|
| A0-A8           | Addresses    |  |  |  |  |  |
| ធ               | Enable       |  |  |  |  |  |
| GND             | Ground       |  |  |  |  |  |
| Q0-Q3           | Outputs      |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply |  |  |  |  |  |

TL/D/9189-1



### **Ordering Information**

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S570AN             | 45                   |
| DM74S570N              | 55                   |
| DM74S570AJ             | 45                   |
| DM74S570J              | 55                   |
| DM74S570AV             | 45                   |
| DM74S570V              | 55                   |

Commercial Temp Range ( $0^{\circ}$ C to  $+70^{\circ}$ C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S570AJ             | 60                   |
| DM54S570J              | 65                   |

Military Temp Range (-55°C to + 125°C)

# 3

# DM54S570/DM74S570

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to $+7.0V$ |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V   |
| Output Voltage (Note 2)            | -0.5V to $+5.5V$ |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | - 300°C          |
|                                    |                  |

ESD to be determined

Note 1: Absolute Maximum Ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | v     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

| Symbol          | Parameter                | Conditions                                                              | DM54S570 |      |      | DM74S570 |      |      | Units |
|-----------------|--------------------------|-------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
| Symbol          | Farameter                | Conditions                                                              | Min      | Тур  | Max  | Min      | Тур  | Max  | Units |
| ۱ <sub>IL</sub> | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                          |          | -80  | -250 |          | -80  | -250 | μΑ    |
| Чн              | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                           |          |      | 25   |          |      | 25   | μΑ    |
|                 |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                           |          |      | 1.0  |          |      | 1.0  | mA    |
| VOL             | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                  |          | 0.35 | 0.50 |          | 0.35 | 0.45 | V     |
| VIL             | Low Level Input Voltage  |                                                                         |          |      | 0.80 |          |      | 0.80 | V     |
| VIH             | High Level Input Voltage |                                                                         | 2.0      |      |      | 2.0      |      |      | V     |
| loz             | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                          |          |      | 50   |          |      | 50   | μΑ    |
|                 | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                          |          |      | 100  |          |      | 100  | μΑ    |
| Vc              | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                 |          | -0.8 | -1.2 |          | -0.8 | -1.2 | V     |
| CI              | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$    |          | 4.0  |      |          | 4.0  |      | pF    |
| CO              | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C$ , 1 MHz, Outputs Off |          | 6.0  |      |          | 6.0  |      | pF    |
| ICC             | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open               |          | 90   | 130  |          | 90   | 130  | mA    |

### DC Electrical Characteristics (Note 1)

Note 1: These limits apply over the entire operating range unless otherwise noted. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

### AC Electrical Characteristics with Standard Load and Operating Conditions

### COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol JEDEC Symbol | Parameter | DM74S570             |     |     | D   | Units |     |     |       |
|---------------------|-----------|----------------------|-----|-----|-----|-------|-----|-----|-------|
| Symbol              |           | Falameter            | Min | Тур | Max | Min   | Тур | Max | Units |
| TAA                 | TAVQV     | Address Access Time  |     | 40  | 55  |       | 30  | 45  | ns    |
| TEA                 | TEVQV     | Enable Access Time   |     | 20  | 30  |       | 15  | 25  | ns    |
| TER                 | TEXQX     | Enable Recovery Time |     | 20  | 30  |       | 15  | 25  | ns    |
| TZX                 | TEVQX     | Output Enable Time   |     | 20  | 30  |       | 15  | 25  | ns    |
| TXZ                 | TEXQZ     | Output Disable Time  |     | 20  | 30  |       | 15  | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol JEDEC Symbol |             | Parameter            | DM54S570 |     |     | D   | Units |       |    |
|---------------------|-------------|----------------------|----------|-----|-----|-----|-------|-------|----|
|                     | Faiaillelei | Min                  | Тур      | Max | Min | Тур | Max   | onito |    |
| TAA                 | TAVQV       | Address Access Time  |          | 40  | 65  |     | 30    | 60    | ns |
| TEA                 | TEVQV       | Enable Access Time   |          | 20  | 35  |     | 15    | 35    | ns |
| TER                 | TEXQX       | Enable Recovery Time |          | 20  | 35  |     | 15    | 35    | ns |
| TZX                 | TEVQX       | Output Enable Time   |          | 20  | 35  |     | 15    | 35    | ns |
| TXZ                 | TEXQZ       | Output Disable Time  |          | 20  | 35  |     | 15    | 35    | ns |

# Functional Description

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM54/74S571 (512 x 4) 2048-Bit TTL PROM

# **General Description**

This Schottky memory is organized in the popular 512 words by 4 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access down to-35 ns max Enable access-25 ns max Enable recovery-25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- TRI-STATE® outputs

# **Block Diagram**



| Pin Names     |  |  |  |  |  |
|---------------|--|--|--|--|--|
| Address       |  |  |  |  |  |
| Output Enable |  |  |  |  |  |
| Ground        |  |  |  |  |  |
| Outputs       |  |  |  |  |  |
| Power Supply  |  |  |  |  |  |
|               |  |  |  |  |  |





### **Ordering Information**

| Commercial Temperature | Commercial Temperature Range (0°C to $+70$ °C) |  |  |  |  |  |  |  |
|------------------------|------------------------------------------------|--|--|--|--|--|--|--|
| Parameter/Order Number | Max Access Time (ns)                           |  |  |  |  |  |  |  |
| DM74S571AN             | 45                                             |  |  |  |  |  |  |  |
| DM74S571BN             | 35                                             |  |  |  |  |  |  |  |
| DM74S571N              | 55                                             |  |  |  |  |  |  |  |
| DM74S571AJ             | 45                                             |  |  |  |  |  |  |  |
| DM74S571BJ             | 35                                             |  |  |  |  |  |  |  |
| DM74S571J              | 55                                             |  |  |  |  |  |  |  |
| DM74S571AV             | 45                                             |  |  |  |  |  |  |  |
| DM74S571BV             | 35                                             |  |  |  |  |  |  |  |
| DM74S571V              | 55                                             |  |  |  |  |  |  |  |

Military Temp. Range (-55°C to + 125°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S571AJ             | 60                   |
| DM54S571BJ             | 50                   |
| DM54S571J              | 65                   |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)        | -0.5V to $+7.0V$ |
|--------------------------------|------------------|
| Input Voltage (Note 2)         | -1.2V to +5.5V   |
| Output Voltage (Note 2)        | -0.5V to $+5.5V$ |
| Storage Temperature            | -65°C to +150°C  |
| Lead Temp. (Soldering 10 sec.) | 300°C            |

ESD to be determined

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

DC Electrical Characteristics (Note 1)

### **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | + 70  | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | v     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | ν     |

| Symbol         | Parameter                       | Conditions                                                                            | DM54S571 |      |      | 1   | Units |      |       |  |
|----------------|---------------------------------|---------------------------------------------------------------------------------------|----------|------|------|-----|-------|------|-------|--|
| Symbol         | Faranteter                      | Conditions                                                                            | Min      | Тур  | Max  | Min | Тур   | Max  | Units |  |
| lįL            | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                                        |          | -80  | -250 |     | -80   | -250 | μA    |  |
| ìн             | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                                         |          |      | 25   |     |       | 25   | μA    |  |
|                |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                                         |          |      | 1.0  |     |       | 1.0  | mA    |  |
| VOL            | Low Level Output Voltage        | $V_{CC} = Min$ , $I_{OL} = 16 mA$                                                     |          | 0.35 | 0.50 |     | 0.35  | 0.45 | v     |  |
| VIL            | Low Level Input Voltage         |                                                                                       |          |      | 0.80 |     |       | 0.80 | v     |  |
| VIH            | High Level Input Voltage        |                                                                                       | 2.0      |      |      | 2.0 |       |      | v     |  |
| V <sub>C</sub> | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                               |          | -0.8 | -1.2 |     | -0.8  | -1.2 | v     |  |
| Ci             | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$                  |          | 4.0  |      |     | 4.0   |      | pF    |  |
| CO             | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{Outputs Off}$ |          | 6.0  |      |     | 6.0   |      | pF    |  |
| ICC            | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                             |          | 90   | 130  |     | 90    | 130  | mA    |  |
| los            | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$<br>(Note 2)                                                | -20      |      | -70  | -20 |       | -70  | mA    |  |
| loz            | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                                        |          |      | + 50 |     |       | + 50 | μA    |  |
|                | (TRI-STATE)                     | Chip Disabled                                                                         |          |      | -50  |     |       | -50  | μA    |  |
| VOH            | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                                            | 2.4      | 3.2  |      |     |       |      | V     |  |
|                |                                 | $I_{OH} = -6.5 \text{ mA}$                                                            |          |      |      | 2.4 | 3.2   |      | v     |  |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ .

Note 2: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

DM54S571/74S571

# **AC Electrical Characteristics**

**COMMERCIAL TEMP RANGE (0°C to + 70°C)** 

| Symbol | JEDEC  | Parameter            |     | M74S5 | 71  | D   | M74S57 | '1A | D   | M74S57 | '1B | Unit |
|--------|--------|----------------------|-----|-------|-----|-----|--------|-----|-----|--------|-----|------|
| Cymbol | Symbol | Tarameter            | Min | Тур   | Max | Min | Тур    | Max | Min | Тур    | Max |      |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 55  |     | 30     | 45  |     | 30     | 35  | ns   |
| TEA    | TEVQV  | Enable Access Time   |     | 20    | 30  |     | 15     | 25  |     | 15     | 25  | ns   |
| TER    | TEXQX  | Enable Recovery Time |     | 20    | 30  |     | 15     | 25  |     | 15     | 25  | ns   |
| TZX    | TEVQX  | Output Enable Time   |     | 20    | 30  |     | 15     | 25  |     | 15     | 25  | ns   |
| тхг    | TEXQZ  | Output Disable Time  |     | 20    | 30  |     | 15     | 25  |     | 15     | 25  | ns   |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC  | Parameter            | D   | M54S5 | 71  | DI  | M54S57 | 1 <b>A</b> | DI  | M54S57 | '1B | Unit |
|--------|--------|----------------------|-----|-------|-----|-----|--------|------------|-----|--------|-----|------|
|        | Symbol | T arameter           | Min | Тур   | Max | Min | Тур    | Max        | Min | Тур    | Max |      |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 65  |     | 30     | 60         |     | 30     | 50  | ns   |
| TEA    | TEVQV  | Enable Access Time   |     | 20    | 35  |     | 15     | 35         |     | 15     | 35  | ns   |
| TER    | TEXQX  | Enable Recovery Time |     | 20    | 35  |     | 15     | 35         |     | 15     | 35  | ns   |
| TZX    | TEVQX  | Output Enable Time   |     | 20    | 35  |     | 15     | 35         |     | 15     | 35  | ns   |
| TXZ    | TEXQZ  | Output Disable Time  |     | 20    | 35  |     | 15     | 35         |     | 15     | 35  | ns   |

### **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

# DM54/74S572 (1024 x 4) 4096-Bit TTL PROM

# **General Description**

This Schottky memory is organized in the popular 1024 words by 4 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—45 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- Open collector outputs

# **Block Diagram**



| Pin Names       |                |  |  |  |  |  |
|-----------------|----------------|--|--|--|--|--|
| A0-A9           | Addresses      |  |  |  |  |  |
| <u>G1, G2</u>   | Output Enables |  |  |  |  |  |
| GND             | Ground         |  |  |  |  |  |
| Q0-Q3           | Outputs        |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply   |  |  |  |  |  |

TL/D/9712-1



DM74S572N, 572AN See NS Package Number J18A or N18A

### **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM74S572AJ             | 45                   |
| DM74S572J              | 60                   |
| DM74S572AN             | 45                   |
| DM74S572N              | 60                   |
| DM74S572AV             | 45                   |
| DM74S572V              | 60                   |

Military Temp Range (-55°C to + 125°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S572AJ             | 60                   |
| DM54S572J              | 75                   |

DM54/74S572

TL/D/9712-3

# DM54/74S572

### Absolute Maximum Ratings (Note 1)

**Operating Conditions** 

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)         | -0.5 to +7.0V   |
|---------------------------------|-----------------|
| Input Voltage (Note 2)          | -1.2V to +5.5V  |
| Output Voltage (Note 2)         | -0.5V to +5.5V  |
| Storage Temperature             | -65°C to +150°C |
| Lead Temp. (Soldering, 10 sec.) | 300°C           |
| ESD to be determined            |                 |

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logic "1" Input Voltage               | 2.0  | 5.5   | v     |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

### DC Electrical Characteristics (Note 1)

| Symbol          | Parameter Conditions     |                                                                                       | DM54S572 |      |      | DM74S572 |      |       | Units |
|-----------------|--------------------------|---------------------------------------------------------------------------------------|----------|------|------|----------|------|-------|-------|
| Symbol          | raidilleter              | Conditions                                                                            | Min      | Тур  | Max  | Min      | Тур  | Max   | Units |
| Ι <sub>ΙL</sub> | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                                        |          | -80  | -250 |          | -80  | - 250 | μΑ    |
| Iн              | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                                         |          |      | 25   |          |      | 25    | μA    |
|                 |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                                         |          |      | 1.0  |          |      | 1.0   | mA    |
| V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 mA$                                                        |          | 0.35 | 0.50 |          | 0.35 | 0.45  | V     |
| V <sub>IL</sub> | Low Level Input Voltage  |                                                                                       |          |      | 0.80 |          |      | 0.80  | V     |
| VIH             | High Level Input Voltage |                                                                                       | 2.0      |      |      | 2.0      |      |       | v     |
| loz             | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                                        |          |      | 50   |          |      | 50    | μA    |
|                 | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                                        |          |      | 100  |          |      | 100   | μA    |
| V <sub>C</sub>  | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                               |          | -0.8 | -1.2 |          | -0.8 | - 1.2 | v     |
| CI              | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$                  |          | 4.0  |      |          | 4.0  |       | pF    |
| CO              | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{Outputs Off}$ |          | 6.0  |      |          | 6.0  |       | pF    |
| Icc             | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                             |          | 100  | 140  |          | 100  | 140   | mA    |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = +25°C.

### AC Electrical Characteristics (With Standard Load and Operating Conditions)

COMMERCIAL TEMP RANGE (0°C to +70°C)

| 0 mil al        |              | <b>D</b>             | DM74S |     | 72 DM74S572A |     |     |     |       |
|-----------------|--------------|----------------------|-------|-----|--------------|-----|-----|-----|-------|
| Symbol          | JEDEC Symbol | Parameter            | Min   | Тур | Max          | Min | Тур | Max | Units |
| T <sub>AA</sub> | TAVQV        | Address Access Time  |       | 40  | 60           |     | 25  | 45  | ns    |
| T <sub>EA</sub> | TEVQV        | Enable Access Time   |       | 20  | 35           |     | 15  | 25  | ns    |
| T <sub>ER</sub> | TEXQX        | Enable Recovery Time |       | 20  | 35           |     | 15  | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Ourseland.      | JEDEC Symbol Parameter |                      | i   | DM54S572 |     |     | DM54S572A |     |       |  |
|-----------------|------------------------|----------------------|-----|----------|-----|-----|-----------|-----|-------|--|
| Symbol          |                        |                      | Min | Тур      | Max | Min | Тур       | Max | Units |  |
| T <sub>AA</sub> | TAVQV                  | Address Access Time  |     | 40       | 75  |     | 25        | 60  | ns    |  |
| T <sub>EA</sub> | TEVQV                  | Enable Access Time   |     | 20       | 45  |     | 15        | 35  | ns    |  |
| T <sub>ER</sub> | TEXQX                  | Enable Recovery Time |     | 20       | 45  |     | 15        | 35  | ns    |  |

### **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM54/74S573 (1024 x 4) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 1024 words by 4 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—down to 35 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- TRI-STATE® Outputs

# **Block Diagram**



| Pin Names       |                |  |  |  |  |  |
|-----------------|----------------|--|--|--|--|--|
| A0-A9           | Addresses      |  |  |  |  |  |
| <u>G1-G2</u>    | Output Enables |  |  |  |  |  |
| GND             | Ground         |  |  |  |  |  |
| Q0-Q3           | Outputs        |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply   |  |  |  |  |  |

TL/D/9193-1



### **Ordering Information**

| Commercial Temp Hange (0 0 to 1 70 0) |                      |  |  |  |  |  |  |
|---------------------------------------|----------------------|--|--|--|--|--|--|
| Parameter/Order Number                | Max Access Time (ns) |  |  |  |  |  |  |
| DM74S573AJ                            | 45                   |  |  |  |  |  |  |
| DM74S573BJ                            | 35                   |  |  |  |  |  |  |
| DM74S573J                             | 60                   |  |  |  |  |  |  |
| DM74S573AN                            | 45                   |  |  |  |  |  |  |
| DM74S573BN                            | 35                   |  |  |  |  |  |  |
| DM74S573N                             | 60                   |  |  |  |  |  |  |
| DM74S573AV                            | 45                   |  |  |  |  |  |  |
| DM74S573BV                            | 35                   |  |  |  |  |  |  |
| DM74S573V                             | 60                   |  |  |  |  |  |  |
|                                       |                      |  |  |  |  |  |  |

# Commercial Temp Range (0°C to +70°C)

### Military Temp Range (-55°C to +125°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM54S573AJ             | 60                   |
| DM54S573BJ             | 50                   |
| DM54S573J              | 75                   |

3

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V   |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V   |
| Output Voltage (Note 2)            | -0.5V to $+5.5V$ |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | 300°C            |

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | v     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | v     |

# DC Electrical Characteristics (Note 1)

| Symbol          | Parameter                       | Conditions                                                                             | DM54S573 |      |      |     | Units |      |       |
|-----------------|---------------------------------|----------------------------------------------------------------------------------------|----------|------|------|-----|-------|------|-------|
| Symbol          | Falameter                       | Conditions                                                                             | Min      | Тур  | Max  | Min | Тур   | Max  | Units |
| կլ              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                                         |          | -80  | -250 |     | -80   | -250 | μA    |
| Iн              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                                          |          |      | 25   |     |       | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                                          |          |      | 1.0  |     |       | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                                         |          | 0.35 | 0.50 |     | 0.35  | 0.45 | v     |
| VIL             | Low Level Input Voltage         |                                                                                        |          |      | 0.80 |     |       | 0.80 | v     |
| VIH             | High Level Input Voltage        |                                                                                        | 2.0      |      |      | 2.0 |       |      | v     |
| Vc              | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                                |          | -0.8 | -1.2 |     | -0.8  | -1.2 | v     |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$                   |          | 4.0  |      |     | 4.0   |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{ Outputs Off}$ |          | 6.0  |      |     | 6.0   |      | pF    |
| Icc             | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                              |          | 100  | 140  |     | 100   | 140  | mA    |
| l <sub>OS</sub> | Short Circuit<br>Output Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max<br>(Note 2)                                 | -20      |      | -70  | -20 |       | -70  | mA    |
| loz             | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                                         |          |      | + 50 |     |       | + 50 | μA    |
| (TRI-STATE)     |                                 | Chip Disabled                                                                          |          |      | -50  |     |       | - 50 | μA    |
| V <sub>OH</sub> | Output Voltage High             | I <sub>OH</sub> = −2.0 mA                                                              | 2.4      | 3.2  |      |     |       |      | v     |
|                 |                                 | $I_{OH} = -6.5  mA$                                                                    |          |      |      | 2.4 | 3.2   |      | V     |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC}$  = 5.0V and  $T_A$  = 25°C.

Note 2: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

# DM54S573/DM74S573

# AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | JEDEC  | Parameter            |     | DM74S573 |     | DM74S573A |     | DM74S573B |     |     | Units |       |
|--------|--------|----------------------|-----|----------|-----|-----------|-----|-----------|-----|-----|-------|-------|
|        | Symbol | mbol                 | Min | Тур      | Max | Min       | Тур | Max       | Min | Тур | Max   | onito |
| TAA    | TAVQV  | Address Access Time  |     | 40       | 60  |           | 25  | 45        |     | 25  | 35    | ns    |
| TEA    | TEVQV  | Enable Access Time   |     | 20       | 35  |           | 15  | 25        |     | 15  | 25    | ns    |
| TER    | TEXQX  | Enable Recovery Time |     | 20       | 35  |           | 15  | 25        |     | 15  | 25    | ns    |
| TZX    | TEVQX  | Output Enable Time   |     | 20       | 35  |           | 15  | 25        |     | 15  | 25    | ns    |
| TXZ    | TEXQZ  | Output Disable Time  |     | 20       | 35  |           | 15  | 25        |     | 15  | 25    | ns    |

MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC  | Parameter            | D   | M54S5 | 73  | DI  | M54S57 | '3A | D   | 154857 | '3B | Units |
|--------|--------|----------------------|-----|-------|-----|-----|--------|-----|-----|--------|-----|-------|
|        | Symbol | rarameter            | Min | Тур   | Max | Min | Тур    | Max | Min | Тур    | Max | Onits |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 75  |     | 25     | 60  |     | 25     | 50  | ns    |
| TEA    | TEVQV  | Enable Access Time   |     | 20    | 45  |     | 15     | 35  |     | 15     | 35  | ns    |
| TER    | TEXQX  | Enable Recovery Time |     | 20    | 45  |     | 15     | 35  |     | 15     | 35  | ns    |
| TZX    | TEVQX  | Output Enable Time   |     | 20    | 45  |     | 15     | 35  |     | 15     | 35  | ns    |
| TXZ    | TEXQZ  | Output Disable Time  |     | 20    | 45  |     | 15     | 35  |     | 15     | 35  | ns    |

# **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

# DM77/87S180, DM77/87S280 (1024 x 8) 8192-Bit TTL PROMs

### **General Description**

**Block Diagram** 

These Schottky memories are organized in the popular 1024 words by 8 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—55 ns max Enable access—30 ns max Enable recovery—30 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- Open-collector outputs



### Pin Names

| A0-A9           | Addresses      |
|-----------------|----------------|
| G1, G2, G3, G4  | Output Enables |
| GND             | Ground         |
| Q0-Q7           | Outputs        |
| V <sub>CC</sub> | Power Supply   |



Order Number DM77/87S180J, 280J DM87S180N, 280N See NS Package Number J24A, J24F, N24A or N24C

### **Ordering Information**

### Commercial Temp Range ( $0^{\circ}$ C to $+70^{\circ}$ C)

| Parameter/Order Number | arameter/Order Number 24-Pin<br>Standard DIP |   | Max Access<br>Time (ns) |
|------------------------|----------------------------------------------|---|-------------------------|
| DM87S180J              | x                                            |   | 55                      |
| DM87S180N              | X                                            |   | 55                      |
| DM87S180V              | X                                            |   | 55                      |
| DM87S280J              |                                              | X | 55                      |
| DM87S280N              |                                              | X | 55                      |

Military Temp Range (-55°C to +125°C)

| Parameter/Order Number | 24-Pin<br>Standard DIP | 24-Pin<br>Narrow DIP | Max Access<br>Time (ns) |
|------------------------|------------------------|----------------------|-------------------------|
| DM77S180J              | x                      |                      | 75                      |
| DM77S280J              |                        | X                    | 75                      |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                   | Min  | Max   | Units |  |
|-----------------------------------|------|-------|-------|--|
| Supply Voltage (V <sub>CC</sub> ) |      |       |       |  |
| Military                          | 4.50 | 5.50  | V     |  |
| Commercial                        | 4.75 | 5.25  | V     |  |
| Ambient Temperature (TA)          |      |       |       |  |
| Military                          | -55  | + 125 | °C    |  |
| Commercial                        | 0    | +70   | °C    |  |
| Logical "0" Input Voltage         | 0    | 0.8   | v     |  |
| Logical "1" Input Voltage         | 2.0  | 5.5   | V     |  |

### DC Electrical Characteristics (Note 1) DM77S180 DM87S180 Conditions DM77S280 DM87S280 Units Symbol Parameter Min Тур Max Min Typ Max Input Load Current $V_{CC} = Max, V_{IN} = 0.45V$ -80 -250 -80 -250 ΨL μA Input Leakage Current $V_{CC} = Max$ , $V_{IN} = 2.7V$ 25 25 μA ŀн $V_{CC} = Max, V_{IN} = 5.5V$ 1.0 1.0 mΑ Low Level Output Voltage $V_{CC} = Min$ , $I_{OL} = 16 \text{ mA}$ 0.35 0.50 0.35 0.45 ٧ Voi 0.80 0.80 ٧ VIL Low Level Input Voltage 2.0 2.0 v VIH High Level Input Voltage Output Leakage Current $V_{CC} = Max, V_{CEX} = 2.4V$ 50 50 μA loz (Open-Collector Only) $V_{CC} = Max, V_{CEX} = 5.5V$ 100 100 μA Input Clamp Voltage $V_{CC} = Min$ , $I_{IN} = -18 \text{ mA}$ -0.8 -1.2 -0.8 -1.2 v Vc $V_{CC} = 5.0V, V_{IN} = 2.0V$ Cı Input Capacitance 4.0 4.0 рF $T_A = 25^{\circ}C, 1 \text{ MHz}$ **Output Capacitance** $V_{CC} = 5.0V, V_O = 2.0V$ Co pF 6.0 6.0 T<sub>A</sub> = 25°C, 1 MHz, Outputs Off V<sub>CC</sub> = Max, Input Grounded lcc Power Supply Current 115 170 115 170 mA All Outputs Open

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | JEDEC Symbol | Parameter            |     | DM87S180<br>DM87S280 |     | Units |
|--------|--------------|----------------------|-----|----------------------|-----|-------|
|        |              |                      | Min | Тур                  | Max |       |
| TAA    | TAVQV        | Address Access Time  |     | 40                   | 55  | ns    |
| TEA    | TEVQV        | Enable Access Time   |     | 15                   | 30  | ns    |
| TER    | TEXQX        | Enable Recovery Time |     | 15                   | 30  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC Symbol | Parameter            | DM77S180<br>DM77S280 |     |     | Units |
|--------|--------------|----------------------|----------------------|-----|-----|-------|
|        |              |                      | Min                  | Тур | Max |       |
| TAA    | TAVQV        | Address Access Time  |                      | 40  | 75  | ns    |
| TEA    | TEVQV        | Enable Access Time   |                      | 15  | 35  | ns    |
| TER    | TEXQX        | Enable Recovery Time |                      | 15  | 35  | ns    |

# **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

# DM77/87S181, DM77/87S281 (1024 x 8) 8192-Bit TTL PROMs

# **General Description**

These Schottky memories are organized in the popular 1024 words by 8 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 8 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—45 ns max
   Enable access—30 ns max
   Enable recovery—30 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- TRI-STATE® outputs





| Р | in | Na | m | es |
|---|----|----|---|----|
|   |    |    |   |    |

| A0-A9           | Addresses      |
|-----------------|----------------|
| G1, G2, G3, G4  | Output Enables |
| GND             | Ground         |
| Q0-Q7           | Outputs        |
| V <sub>CC</sub> | Power Supply   |



Order Number DM77/87S181J, 281J, 181AJ, 281AJ, DM87S181N, 281N, 181AN, 281AN See NS Package Number J24A, J24F, N24A or N24C

### **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | 24-Pin<br>Standard DIP | 24-Pin<br>Narrow DIP | Max Access<br>Time (ns) |
|------------------------|------------------------|----------------------|-------------------------|
| DM87S181AJ             | x                      |                      | 45                      |
| DM87S181J              | Х                      |                      | 55                      |
| DM87S181AN             | X                      |                      | 45                      |
| DM87S181N              | Х                      |                      | 55                      |
| DM87S181V              | Х                      |                      | 55                      |
| DM87S281AJ             |                        | Х                    | 45                      |
| DM87S281J              |                        | Х                    | 55                      |
| DM87S281AN             |                        | Х                    | 45                      |
| DM87S281N              |                        | Х                    | 55                      |

Military Temp Range (-55°C to +125°C)

| Parameter/Order Number | 24-Pin<br>Standard DIP | 24-Pin<br>Narrow DIP | Max Access<br>Time (ns) |
|------------------------|------------------------|----------------------|-------------------------|
| DM77S181AJ             | х                      |                      | 65                      |
| DM77S181J              | Х                      |                      | 75                      |
| DM77S281AJ             |                        | X                    | 65                      |
| DM77S281J              |                        | Х                    | 75                      |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined.

**Note 1:** Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

**Note 2:** These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# DC Electrical Characteristics (Note 1)

### **Operating Conditions**

|                                       | Min  | Max   | Units |  |
|---------------------------------------|------|-------|-------|--|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |  |
| Military                              | 4.50 | 5.50  | V     |  |
| Commercial                            | 4.75 | 5.25  | V     |  |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |  |
| Military                              | -55  | + 125 | °C    |  |
| Commercial                            | 0    | + 70  | °C    |  |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |  |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |  |

| Symbol          | Symbol Parameter Conditions     |                                                                          | DM77S181<br>DM77S281 |      | DM87S181<br>DM87S281 |     |      | Units |    |
|-----------------|---------------------------------|--------------------------------------------------------------------------|----------------------|------|----------------------|-----|------|-------|----|
|                 |                                 |                                                                          | Min                  | Тур  | Max                  | Min | Тур  | Max   |    |
| կլ              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |                      | -80  | -250                 |     | -80  | -250  | μΑ |
| IIН             | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |                      |      | 25                   |     |      | 25    | μΑ |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |                      |      | 1.0                  |     |      | 1.0   | mA |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |                      | 0.35 | 0.50                 |     | 0.35 | 0.45  | v  |
| VIL             | Low Level Input Voltage         |                                                                          |                      |      | 0.80                 |     |      | 0.80  | V  |
| VIH             | High Level Input Voltage        |                                                                          | 2.0                  |      |                      | 2.0 |      |       | V  |
| Vc              | Input Clamp Voltage             | $V_{CC}$ = Min, $I_{IN}$ = -18 mA                                        |                      | -0.8 | -1.2                 |     | -0.8 | -1.2  | V  |
| Cl              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$     |                      | 4.0  |                      |     | 4.0  |       | pF |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |                      | 6.0  |                      |     | 6.0  |       | pF |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |                      | 115  | 170                  |     | 115  | 170   | mA |
| I <sub>OS</sub> | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$ (Note 2)                                      | -20                  |      | -70                  | -20 |      | -70   | mA |
| loz             | Output Leakage                  | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$                             |                      |      | + 50                 |     |      | + 50  | μA |
|                 | (TRI-STATE)                     | Chip Disabled                                                            |                      |      | -50                  |     |      | -50   | μA |
| VOH             | Output Voltage High             | I <sub>OH</sub> = −2.0 mA                                                | 2.4                  | 3.2  |                      |     |      |       | v  |
|                 |                                 | $I_{OH} = -6.5 \text{ mA}$                                               |                      |      |                      | 2.4 | 3.2  |       | v  |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ . Note 2: During I<sub>OS</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

3-68

# DM77S181/DM77S281/DM87S181/DM87S281

### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol | JEDEC Symbol | Parameter            | DM87S181<br>DM87S281 |     | -   | M87S181<br>M87S281 | -   | Units |    |
|--------|--------------|----------------------|----------------------|-----|-----|--------------------|-----|-------|----|
|        |              |                      | Min                  | Тур | Max | Min                | Тур | Max   |    |
| TAA    | TAVQV        | Address Access Time  |                      | 40  | 55  |                    | 35  | 45    | ns |
| TEA    | TEVQV        | Enable Access Time   |                      | 15  | 30  |                    | 15  | 30    | ns |
| TER    | TEXQX        | Enable Recovery Time |                      | 15  | 30  |                    | 15  | 30    | ns |
| TZX    | TEVQX        | Output Enable Time   |                      | 15  | 30  |                    | 15  | 30    | ns |
| тхг    | TEXQZ        | Output Disable Time  |                      | 15  | 30  |                    | 15  | 30    | ns |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol | JEDEC Symbol | Parameter            | DM77S181<br>DM77S281 |     |     |     | Units |     |    |
|--------|--------------|----------------------|----------------------|-----|-----|-----|-------|-----|----|
|        |              |                      | Min                  | Тур | Max | Min | Тур   | Max |    |
| TAA    | TAVQV        | Address Access Time  |                      | 40  | 75  |     | 35    | 65  | ns |
| TEA    | TEVQV        | Enable Access Time   |                      | 15  | 35  |     | 15    | 35  | ns |
| TER    | TEXQX        | Enable Recovery Time |                      | 15  | 35  |     | 15    | 35  | ns |
| TZX    | TEVQX        | Output Enable Time   |                      | 15  | 35  |     | 15    | 35  | ns |
| TXZ    | TEXQZ        | Output Disable Time  |                      | 15  | 35  |     | 15    | 35  | ns |

### Functional Description TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM77/87S184 (2048 x 4) 8192-Bit TTL PROM

# **General Description**

This Schottky memory is organized in the popular 2048 words by 4 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—55 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- Open-collector outputs





| Pin Names       |               |  |  |  |
|-----------------|---------------|--|--|--|
| A0-A10          | Addresses     |  |  |  |
| G               | Output Enable |  |  |  |
| GND             | Ground        |  |  |  |
| Q0-Q3           | Outputs       |  |  |  |
| V <sub>CC</sub> | Power Supply  |  |  |  |

TL/D/9717-1



# **Ordering Information**

| Commercial Temp Hange (0 C to +70 C) |                     |  |  |  |  |
|--------------------------------------|---------------------|--|--|--|--|
| Parameter/Order Number               | Max Acces Time (ns) |  |  |  |  |
| DM87S184AN                           | 45                  |  |  |  |  |
| DM87S184N                            | 55                  |  |  |  |  |
| DM87S184AJ                           | 45                  |  |  |  |  |
| DM87S184J                            | 55                  |  |  |  |  |
| DM87S184AV                           | 45                  |  |  |  |  |
| DM87S184V                            | 55                  |  |  |  |  |

| Commercial | Temp Ra | nae (0°C t | o + 70°C) |
|------------|---------|------------|-----------|

| Parameter/Order Number | Max Acces Time (ns) |
|------------------------|---------------------|
| DM77S184J              | 70                  |
| DM77S184AJ             | 60                  |

3

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V   |
|------------------------------------|------------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V   |
| Output Voltage (Note 2)            | -0.5V to $+5.5V$ |
| Storage Temperature                | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 seconds) | 300°C            |
|                                    |                  |

ESD to be determined.

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

.. ..

| Symbol          | Parameter                | Conditions                                                              | DM77S184 |      |      | DM87S184 |      |      | Units |
|-----------------|--------------------------|-------------------------------------------------------------------------|----------|------|------|----------|------|------|-------|
| 0,              | Farameter                | Conditions                                                              | Min      | Тур  | Max  | Min      | Тур  | Max  | Units |
| Ι <sub>ΙL</sub> | Input Load Current       | $V_{CC} = Max, V_{IN} = 0.45V$                                          |          | -80  | -250 |          | -80  | -250 | μΑ    |
| IIH             | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                           |          |      | 26   |          |      | 25   | μΑ    |
|                 |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                           |          |      | 1.0  |          |      | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                  |          | 0.35 | 0.50 |          | 0.35 | 0.45 | ٧     |
| VIL             | Low Level Input Voltage  |                                                                         |          |      | 0.80 |          |      | 0.80 | ٧     |
| VIH             | High Level Input Voltage |                                                                         | 2.0      |      |      | 2.0      |      |      | V     |
| I <sub>OZ</sub> | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                          |          |      | 50   |          |      | 50   | μΑ    |
|                 | (Open-Collector Only)    | $V_{CC} = Max, V_{CEX} = 5.5V$                                          |          |      | 100  |          |      | 100  | μΑ    |
| V <sub>C</sub>  | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                 |          | -0.8 | -1.2 |          | -0.8 | -1.2 | V     |
| CI              | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz          |          | 4.0  |      |          | 4.0  |      | pF    |
| C <sub>O</sub>  | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C$ , 1 MHz, Outputs Off |          | 6.0  |      |          | 6.0  |      | pF    |
| ICC             | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open               |          | 100  | 140  |          | 100  | 140  | mA    |

# DC Electrical Characteristics (Note 1)

Note 1: These limits apply over the entire operating range unless otherwise noted. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

### AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Symbol JEDEC<br>Symbol Parameter |       | DEC Barameter        |     | DM87S184 |     | DM87S184A |     |     | Units |
|----------------------------------|-------|----------------------|-----|----------|-----|-----------|-----|-----|-------|
|                                  |       | rarameter            | Min | Тур      | Max | Min       | Тур | Max | onits |
| TAA                              | TAVQV | Address Access Time  |     | 40       | 55  |           | 30  | 45  | ns    |
| TEA                              | TEVQV | Enable Access Time   |     | 15       | 25  |           | 15  | 25  | ns    |
| TER                              | TEXQX | Enable Recovery Time |     | 15       | 25  |           | 15  | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Symbol JEDEC Parame<br>Symbol Parame | JEDEC     | C Parameter          |     | DM77S184 |     | DM77S184A |     |       | Units |
|--------------------------------------|-----------|----------------------|-----|----------|-----|-----------|-----|-------|-------|
|                                      | ranameter | Min                  | Тур | Max      | Min | Тур       | Max | Units |       |
| TAA                                  | TAVQV     | Address Access Time  |     | 40       | 70  |           | 30  | 60    | ns    |
| TEA                                  | TEVQV     | Enable Access Time   |     | 15       | 30  |           | 15  | 30    | ns    |
| TER                                  | TEXQX     | Enable Recovery Time |     | 15       | 30  |           | 15  | 30    | ns    |

### **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{\rm CC}$  and temperature.

# DM77/87S185 (2048 x 4) 8192-Bit TTL PROM

# **General Description**

This Schottky memory is organized in the popular 2048 words by 4 bits configuration. A memory enable input is provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

### Features

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—35 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE<sup>TM</sup> programming
- TRI-STATE® outputs

# **Block Diagram**



| Pin Names       |               |  |  |  |
|-----------------|---------------|--|--|--|
| A0-A10          | Addresses     |  |  |  |
| G               | Output Enable |  |  |  |
| GND             | Ground        |  |  |  |
| Q0-Q3           | Outputs       |  |  |  |
| V <sub>CC</sub> | Power Supply  |  |  |  |

# **Connection Diagrams**





TL/D/9197-2



# **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM87S185AJ             | 45                   |
| DM87S185BJ             | 35                   |
| DM87S185J              | 55                   |
| DM87S185AN             | 45                   |
| DM87S185BN             | 35                   |
| DM87S185N              | 55                   |
| DM87S185AV             | 45                   |
| DM87S185BV             | 35                   |
| DM87S185V              | 55                   |

Military Temp Range (-55°C to + 125°C)

Plastic Leaded Chip Carrier (PLCC)

9 10 11 12 13

Top View

Order Number DM87S185V, 185AV, 185BV

See NS Package Number V20A

A10 ġŊ ιĠ 8 8

A5 A6

3 2 1 20 19

A4 1

A3 · 5

A0 • 6

A1 7

A2 8  $^{\circ}_{S}$ 

Ā

18 • A8

17 - A9

16 - QO

15 - NC

14

- Q1

TL/D/9197-3

| Parameter/Order Number | Max Access Time (ns) |
|------------------------|----------------------|
| DM77S185AJ             | 60                   |
| DM77S185BJ             | 50                   |
| DM77S185J              | 70                   |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

### DC Electrical Characteristics (Note 1)

### **Operating Conditions**

|                                   | Min  | Max   | Units |
|-----------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> ) |      |       |       |
| Military                          | 4.50 | 5.50  | V     |
| Commercial                        | 4.75 | 5.25  | V     |
| Ambient Temperature (TA)          |      |       |       |
| Military                          | - 55 | + 125 | °C    |
| Commercial                        | 0    | +70   | °C    |
| Logical "0" Input Voltage         | 0    | 0.8   | V     |
| Logical "1" Input Voltage         | 2.0  | 5.5   | V     |

| Symbol          | Parameter                       | Conditions                                                               | 6   | DM77S1 | 85   | 6   | Units |      |       |
|-----------------|---------------------------------|--------------------------------------------------------------------------|-----|--------|------|-----|-------|------|-------|
| Symbol          |                                 |                                                                          | Min | Тур    | Max  | Min | Тур   | Max  | Onita |
| Ι <sub>ΙΕ</sub> | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |     | -80    | -250 |     | -80   | -250 | μA    |
| IIH             | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |     |        | 25   |     |       | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |     |        | 1.0  |     |       | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |     | 0.35   | 0.50 |     | 0.35  | 0.45 | V     |
| VIL             |                                 |                                                                          |     |        | 0.80 |     |       | 0.80 | v     |
| VIH             | High Level Input Voltage        |                                                                          | 2.0 |        |      | 2.0 |       |      | v     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                  |     | -0.8   | -1.2 |     | -0.8  | -1.2 | V     |
| Cl              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz           |     | 4.0    |      |     | 4.0   |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |     | 6.0    |      |     | 6.0   |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |     | 100    | 140  |     | 100   | 140  | mA    |
| los             | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$ (Note 2)                                      | -20 |        | -70  | -20 |       | -70  | mA    |
| I <sub>OZ</sub> | Output Leakage<br>(TRI-STATE)   | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$<br>Chip Disabled            | -50 |        | + 50 | -50 |       | + 50 | μΑ    |
| V <sub>OH</sub> | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                               | 2.4 | 3.2    |      |     |       |      | v     |
|                 |                                 | $I_{OH} = -6.5 \text{mA}$                                                |     |        |      | 2.4 | 3.2   |      | v     |

Note 1: These limits apply over the entire operating range unless otherwise noted. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ . Note 2: During  $I_{OS}$  measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

# AC Electrical Characteristics with Standard Load and Operating Conditions

COMMERCIAL TEMP RANGE (0°C to +70°C)

| Ourse had | JEDEC  | Devenuetor           | D   | M87S1 | 85  | DI  | M87S18 | 5A  | DI  | M87S18 | 5B  |       |
|-----------|--------|----------------------|-----|-------|-----|-----|--------|-----|-----|--------|-----|-------|
| Symbol    | Symbol | Parameter            | Min | Тур   | Max | Min | Тур    | Max | Min | Тур    | Max | Units |
| TAA       | TAVQV  | Address Access Time  | _   | 40    | 55  |     | 30     | 45  |     | 25     | 35  | ns    |
| TEA       | TEVQV  | Enable Access Time   |     | 15    | 25  |     | 15     | 25  |     | 15     | 25  | ns    |
| TER       | TEXQX  | Enable Recovery Time |     | 15    | 25  |     | 15     | 25  |     | 15     | 25  | ns    |
| TZX       | TEVQX  | Output Enable Time   |     | 15    | 25  |     | 15     | 25  |     | 15     | 25  | ns    |
| тхг       | TEXQZ  | Output Disable Time  |     | 15    | 25  |     | 15     | 25  |     | 15     | 25  | ns    |

### MILITARY TEMP RANGE (-55°C to +125°C)

| Cumhal | JEDEC  | Devenueter           | D   | M77S1 | 85  | DI  | DM77S18 |     | DM77S185A |     | DM77S185B |       |  | 11-14- |
|--------|--------|----------------------|-----|-------|-----|-----|---------|-----|-----------|-----|-----------|-------|--|--------|
| Symbol | Symbol | Parameter            | Min | Тур   | Max | Min | Тур     | Max | Min       | Тур | Мах       | Units |  |        |
| TAA    | TAVQV  | Address Access Time  |     | 40    | 70  |     | 30      | 60  |           | 25  | 50        | ns    |  |        |
| TEA    | TEVQV  | Enable Access Time   |     | 15    | 30  |     | 15      | 30  |           | 15  | 30        | ns    |  |        |
| TER    | TEXQX  | Enable Recovery Time |     | 15    | 30  |     | 15      | 30  |           | 15  | 30        | ns    |  |        |
| TZX    | TEVQX  | Output Enable Time   |     | 15    | 30  |     | 15      | 30  |           | 15  | 30        | ns    |  |        |
| TXZ    | TEXQZ  | Output Disable Time  |     | 15    | 30  |     | 15      | 30  |           | 15  | 30        | ns    |  |        |

### Functional Description TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# DM77/87SR474 (512 x 8) 4k-Bit Registered TTL PROM

### **General Description**

The DM77/87SR474 is an electrically programmable Schottky TTL read-only memory with D-type, master-slave registers on-chip. This device is organized as 512 words by 8-bits and is available in the TRI-STATE® output version. Designed to optimize system performance, this device also substantially reduces the cost and size of pipelined microprogrammed systems and other designs wherein accessed PROM data is temporarily stored in a register. The DM77/87SB474 also offers maximal flexibility for memory expansion and data bus control by providing both synchronous and asynchronous output enables. All outputs will go into the "OFF" state if the synchronous chip enable (GS) is high before the rising edge of the clock, or if the asynchronous chip enable (G) is held high. The outputs are enabled when GS is brought low before the rising edge of the clock and G is held low. The GS flip-flop is designed to power up to the "OFF" state with the application of V<sub>CC</sub>.

Data is read from the PROM by first applying an address to inputs A0–A8. During the setup time the output of the array is loaded into the master flip-flop of the data register. During the rising edge (low to high transition) of the clock, the data is then transferred to the slave of the flip-flop and will appear on the output if the output is enabled. Following the rising edge clock transition the addresses and synchronous chip enable can be removed and the output data will remain stable.

The DM77/87SR474 also features an initialize function,  $\overline{INIT}$ . The initialize function provides the user with an extra word of programmable memory which is accessed with single pin control by applying a low on  $\overline{INIT}$ . The initialize function is synchronous and is loaded into the output register on the next rising edge of the clock. The unprogrammed state of the  $\overline{INIT}$  is all lows, providing a CLEAR function when not programmed.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low.

### Features

- On-chip, edge-triggered registers
- Synchronous and asynchronous enables for word expansion
- Programmable synchronous register INITIALIZE
- 24-pin, 300 mil thin-DIP package
- 35 ns address setup and 20 ns clock to output for maximum system speed
- Highly reliable, titanium tungsten fuses
- TRI-STATE outputs
- Low voltage TRI-SAFE<sup>TM</sup> programming
- All parameters guaranteed over temperature
- Pinout compatible with DM77SR181 (1k x 8) Registered PROM for future expansion

### **Block Diagram**



| Pin Names       |                              |  |  |  |  |  |
|-----------------|------------------------------|--|--|--|--|--|
| A0-A8           | Addresses                    |  |  |  |  |  |
| С               | Clock                        |  |  |  |  |  |
| G               | Output Enable                |  |  |  |  |  |
| GND             | Ground                       |  |  |  |  |  |
| GS              | Synchronous<br>Output Enable |  |  |  |  |  |
| ĪNIT            | Initialize                   |  |  |  |  |  |
| NC              | No Connection                |  |  |  |  |  |
| Q0-Q7           | Outputs                      |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply                 |  |  |  |  |  |



Order Number DM87SR474V, 474BV See NS Package Number V28A



### **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Min Address to CLK<br>Setup Time (ns) |
|------------------------|---------------------------------------|
| DM87SR474BJ            | 35                                    |
| DM87SR474J             | 50                                    |
| DM87SR474BN            | 35                                    |
| DM87SR474N             | 50                                    |
| DM87SR474BV            | 35                                    |
| DM87SR474V             | 50                                    |

 
 Military Temp Range (-55°C to + 125°C)

 Parameter/Order Number
 Min Address to CLK Setup Time (ns)

 DM77SR474BJ
 40

 DM77SR474J
 55

TL/D/9201-3

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD to be determined.

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

DC Electrical Characteristics (Note 1)

# Operating Conditions

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | V     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

| Symbol          | Parameter                       | rameter Conditions –                                                     |     | M77SR4 | 74   | D   | Units |      |       |
|-----------------|---------------------------------|--------------------------------------------------------------------------|-----|--------|------|-----|-------|------|-------|
| Symbol          | Falancici                       |                                                                          |     | Тур    | Max  | Min | Тур   | Max  | Units |
| ۱ <sub>IL</sub> | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |     | -80    | -250 |     | -80   | -250 | μΑ    |
| Iн              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |     |        | 25   |     |       | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |     |        | 1.0  |     |       | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                           |     | 0.35   | 0.50 |     | 0.35  | 0.45 | V     |
| VIL             | Low Level Input Voltage         |                                                                          |     |        | 0.80 |     |       | 0.80 | ٧     |
| VIH             | High Level Input Voltage        |                                                                          | 2.0 |        |      | 2.0 |       |      | ٧     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min$ , $I_{IN} = -18 \text{ mA}$                               |     | -0.8   | -1.2 |     | -0.8  | -1.2 | ٧     |
| Cl              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz           |     | 4.0    |      |     | 4.0   |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |     | 6.0    |      |     | 6.0   |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open               |     | 135    | 185  |     | 135   | 185  | mA    |
| los             | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$<br>(Note 2)                                   | -20 |        | -70  | -20 |       | -70  | mA    |
| loz             | Output Leakage<br>(TRI-STATE)   | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$<br>Chip Disabled            | -50 |        | + 50 | -50 |       | + 50 | μΑ    |
| VOH             | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                               | 2.4 | 3.2    |      |     |       |      | V     |
|                 |                                 | $I_{OH} = -6.5 \text{mA}$                                                |     |        |      | 2.4 | 3.2   |      | V     |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 2: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

DM77SR474/DM87SR474

| Symbol                                       | Paramet                                          | er     | D   | M77SR4 | 74  | D   | M87SR4 | 74    | Units |
|----------------------------------------------|--------------------------------------------------|--------|-----|--------|-----|-----|--------|-------|-------|
| Symbol                                       | raramet                                          | Min    | Тур | Max    | Min | Тур | Max    | Onita |       |
| t <sub>S(A)</sub>                            | Address to C (High)                              | SR474  | 55  | 20     |     | 50  | 20     |       | ns    |
|                                              | Setup Time                                       | SR474B | 40  | 20     |     | 35  | 20     |       | 115   |
| t <sub>H(A)</sub>                            | Address to C (High) Hold                         | Time   | 0   | -5     |     | 0   | -5     |       | ns    |
| ts(INITS)                                    | INITS to C (High) Setup T                        | ime    | 30  | 20     |     | 25  | 20     |       | ns    |
| t <sub>H(INITS)</sub>                        | INITS to C (High) Hold Tin                       | ne     | 0   | -5     |     | 0   | -5     |       | ns    |
| t <sub>PHL(C)</sub>                          | Delay from C (High)                              | SR474  |     | 15     | 30  |     | 15     | 27    | ns    |
| t <sub>PLH(C)</sub>                          | to Output (High or Low)                          | SR474B |     | 15     | 25  |     | 15     | 20    |       |
| t <sub>WH(C)</sub><br>t <sub>WL(C)</sub>     | C Width (High or Low)                            |        | 25  | 13     |     | 20  | 13     |       | ns    |
| ts(GS)                                       | GS to C (High) Setup Time                        | e      | 10  | 0      |     | 10  | Ö      |       | ns    |
| t <sub>H(GS)</sub>                           | GS to C (High) Hold Time                         |        | 5   | 0      |     | 5   | 0      |       | ns    |
| t <sub>PZL(C)</sub><br>t <sub>PZH(C)</sub>   | Delay from C (High)<br>to Output Active (High or | Low)   |     | 20     | 35  |     | 20     | 30    | ns    |
| t <sub>PZL(</sub> G)<br>t <sub>PZH(</sub> G) | Delay from G (Low)<br>to Output Active (High or  | Low)   |     | 15     | 30  |     | 15     | 25    | ns    |
| <sup>t</sup> PLZ(C)<br><sup>t</sup> PHZ(C)   | Delay from C (High)<br>to Output Inactive (TRI-S | ΓATE)  |     | 20     | 35  |     | 20     | 30    | ns    |
| t <sub>PLZ(</sub> G)<br>t <sub>PHZ(</sub> G) | Delay from G (Low)<br>to Output Inactive (TRI-S  | ΓΑΤΕ)  |     | 15     | 30  |     | 15     | 25    | ns    |

# **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits and functionality of input and enable gates. All test circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{\rm CC}$  and temperature.

# DM77/87SR476 (512 x 8) 4k-Bit Registered TTL PROM

# **General Description**

The DM77/87SR476 is an electrically programmable Schottky TTL read-only memory with D-type, master-slave registers on-chip. This device is organized as 512 words by 8-bits and is available in the TRI-STATE® output version. Designed to optimize system performance, this device also substantially reduces the cost and size of pipelined microprogrammed systems and other designs wherein accessed PROM data is temporarily stored in a register. The DM77/87SR476 also offers maximal flexibility for memory expansion and data bus control by providing both synchronous and asynchronous output enables. All outputs will go into the "OFF" state if the synchronous chip enable (GS) is high before the rising edge of the clock, or if the asynchronous chip enable (G) is held high. The outputs are enabled when GS is brought low before the rising edge of the clock and G is held low. The GS flip-flop is designed to power up to the "OFF" state with the application of V<sub>CC</sub>.

Data is read from the PROM by first applying an address to inputs A0–A8. During the setup time the output of the array is loaded into the master flip-flop of the data register. During the rising edge (low to high transition) of the clock, the data is then transferred to the slave of the flip-flop and will appear on the output if the output is enabled. Following the rising edge clock transition the addresses and synchronous chip enable can be removed and the output data will remain stable.

The DM77SR476 also features an initialize function,  $\overline{\rm INIT}.$  The initialize function provides the user with an extra word

of programmable memory which is accessed with single pin control by applying a low on  $\overline{|N|T}$ . The initialize function is asynchronous and is loaded into the output register when  $\overline{|N|T}$  is brought low. The unprogrammed state of the  $\overline{|N|T}$  is all lows  $\overline{PS}$  loads ones into the output registers when brought low.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low.

### Features

- Functionally compatible with AM27S25
- On-chip, edge-triggered registers
- Synchronous and asynchronous enables for word expansion
- Programmable asynchronous INITIALIZE
- 24-pin, 300 mil thin-dip package
- 35 ns address setup and 20 ns clock to output for maximum system speed
- Highly reliable, titanium tungsten fuses
- TRI-STATE outputs
- Low voltage TRI-SAFE<sup>TM</sup> programming
- All parameter's guaranteed over temperature
- Preset input

# **Block Diagram**



| Pin Names       |                              |  |  |  |  |  |
|-----------------|------------------------------|--|--|--|--|--|
| A0-A8           | Addresses                    |  |  |  |  |  |
| С               | Clock                        |  |  |  |  |  |
| G               | Output Enable                |  |  |  |  |  |
| GND             | Ground                       |  |  |  |  |  |
| GS              | Synchronous<br>Output Enable |  |  |  |  |  |
| ĪNIT            | Initialize                   |  |  |  |  |  |
| PS              | Preset                       |  |  |  |  |  |
| Q0-Q7           | Outputs                      |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply                 |  |  |  |  |  |



Order Number DM77/87SR476J, 476BJ, DM87SR476N or 476BN See NS Package Number J24A or N24A

### **Ordering Information**

| Parameter/Order Number | Min Address to<br>CLK Setup Time |  |  |  |  |  |  |
|------------------------|----------------------------------|--|--|--|--|--|--|
| DM87SR476BJ            | 35                               |  |  |  |  |  |  |
| DM87SR476J             | 50                               |  |  |  |  |  |  |
| DM87SR476BN            | 35                               |  |  |  |  |  |  |
| DM87SR476N             | 50                               |  |  |  |  |  |  |
| DM87SR476BV            | 35                               |  |  |  |  |  |  |
| DM87SR476V             | 50                               |  |  |  |  |  |  |

Commercial Temp Range (0°C to +70°C)

### Military Temp Range (-55°C to + 125°C)

| Parameter/Order Number | Min Address to<br>CLK Setup Time |
|------------------------|----------------------------------|
| DM77SR476BJ            | 40                               |
| DM77SR476J             | 55                               |

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)               | -0.5V to +7.0V  |
|---------------------------------------|-----------------|
| Input Voltage (Note 2)                | -1.2V to +5.5V  |
| Output Voltage (Note 2)               | -0.5V to +5.5V  |
| Storage Temperature                   | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.) | 300°C           |

ESD to be determined

Note 1: Absolute Maximum Ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values

**Note 2:** These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# DC Electrical Characteristics (Note 1)

### **Operating Conditions**

|                                                   | Min  | Max   | Units |
|---------------------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )<br>Military     | 4.50 | 5.50  | v     |
| Commercial                                        | 4.75 | 5.25  | V     |
| Ambient Temperature (T <sub>A</sub> )<br>Military | -55  | + 125 | °C    |
| Commercial                                        | 0    | +70   | °C    |
| Logical "0" Input Voltage                         | 0    | 0.8   | v     |
| Logical "1" Input Voltage                         | 2.0  | 5.5   | v     |

| Symbol          | Parameter                       | Conditions                                                               | DM7 | 7SR476 | 476B | DM87SR476, 476B |      |      | Units |
|-----------------|---------------------------------|--------------------------------------------------------------------------|-----|--------|------|-----------------|------|------|-------|
| Symbol          | Farameter                       |                                                                          |     | Тур    | Max  | Min             | Тур  | Max  | Units |
| կլ              | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                           |     | -80    | -250 |                 | -80  | -250 | μA    |
| l <sub>IH</sub> | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                            |     |        | 25   |                 |      | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                            |     |        | 1.0  |                 |      | 1.0  | mA    |
| VOL             | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                   |     | 0.35   | 0.50 |                 | 0.35 | 0.45 | V     |
| VIL             | Low Level Input Voltage         |                                                                          |     |        | 0.80 |                 |      | 0.80 | V     |
| VIH             | High Level Input Voltage        |                                                                          | 2.0 |        |      | 2.0             |      |      | V     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                  |     | -0.8   | -1.2 |                 | -0.8 | -1.2 | V     |
| CI              | Input Capacitance               | $V_{CC} = 5.0, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$      |     | 4.0    |      |                 | 4.0  |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz, Outputs Off |     | 6.0    |      |                 | 6.0  |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open                |     | 135    | 185  |                 | 135  | 185  | mA    |
| los             | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$<br>(Note 2)                                   | -20 |        | -70  | -20             |      | -70  | mA    |
| loz             | Output Leakage<br>(TRI-STATE)   | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$<br>Chip Disabled            | -50 |        | + 50 | -50             |      | + 50 | μA    |
| VOH             | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                               | 2.4 | 3.2    |      |                 |      |      | V     |
|                 |                                 | $l_{OH} = -6.5 \text{ mA}$                                               |     |        |      | 2.4             | 3.2  |      | V     |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ . Note 2: During  $I_{OS}$  measurements, only one output at a time should be grounded. Permanent damage may otherwise result.

| Symbol                                           | Parameter                                                                |            | DM77SR476, 476B |     |     | DM87SR476, 476B |     |     | Units |
|--------------------------------------------------|--------------------------------------------------------------------------|------------|-----------------|-----|-----|-----------------|-----|-----|-------|
| Symbol                                           | i di difetteri                                                           |            | Min             | Тур | Max | Min             | Тур | Max | Units |
| t <sub>S(A)</sub>                                | Address to C (High) Setup Time                                           | SR476      | 55              | 20  |     | 50              | 20  |     | ns    |
|                                                  |                                                                          | SR476B     | 40              | 20  |     | 35              | 20  |     |       |
| t <sub>H(A)</sub>                                | Address to C (High) Hold Time                                            |            | 0               | -5  |     | 0               | -5  |     | ns    |
| tPHL(C)                                          |                                                                          | SR476      |                 | 15  | 30  |                 | 15  | 27  | ns    |
| tplh(C)                                          |                                                                          | SR476B     |                 | 15  | 25  |                 | 15  | 20  |       |
| <sup>t</sup> WH(C)<br><sup>t</sup> WL(C)         | C Width (High or Low)                                                    |            | 25              | 13  |     | 20              | 13  |     | ns    |
| ts(GS)                                           | $\overline{\text{GS}}$ to C (High) Setup Time                            |            | 10              | 0   |     | 10              | 0   |     | ns    |
| t <sub>H(GS)</sub>                               | GS to C (High) Hold Time                                                 |            | 5               | 0   |     | 5               | 0   |     | ns    |
| t <sub>PLH</sub> (PS)                            | Delay from $\overrightarrow{\text{PS}}$ (Low) to Output (High            | n)         |                 | 20  | 40  |                 | 20  | 30  | ns    |
| t <sub>PLH(INIT)</sub><br>t <sub>PHL(INIT)</sub> | Delay from INIT (Low) to Output (Lo                                      | w or High) |                 | 20  | 40  |                 | 20  | 30  | ns    |
| t <sub>WL(PS)</sub>                              | PS Pulse Width (Low)                                                     |            | 15              | 10  |     | 15              | 10  |     | ns    |
| twL(INIT)                                        | INIT Pulse Width (Low)                                                   |            | 15              | 10  |     | 15              | 10  |     |       |
| ts(PS)                                           | PS Recovery (High) to C (High)                                           |            | 25              | 10  |     | 20              | 10  |     | ns    |
| ts(INIT)                                         | INIT Recovery (High) to C (High)                                         |            | 25              | 10  |     | 20              | 10  |     | ns    |
| t <sub>PZL(C)</sub><br>t <sub>PZH(C)</sub>       | Delay from C (High) to Active Outpu<br>(High or Low)                     | t          |                 | 20  | 35  |                 | 20  | 30  | ns    |
| t <sub>PZL(</sub> G)<br>t <sub>PZH(</sub> G)     | Delay from $\overline{\mathbf{G}}$ (Low) to Active Outpu (High or Low)   | t          |                 | 15  | 30  |                 | 15  | 25  | ns    |
| t <sub>PZL(C)</sub><br>t <sub>PHZ(C)</sub>       | Delay from C (High) to Inactive Outp<br>(TRI-STATE)                      | out        |                 | 20  | 35  |                 | 20  | 30  | ns    |
| t <sub>PZL(</sub> G)<br>t <sub>PHZ(</sub> G)     | Delay from $\overline{\mathbf{G}}$ (High) to Inactive Out<br>(TRI-STATE) | out        |                 | 15  | 30  |                 | 15  | 25  | ns    |

### Functional Description TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{\rm CC}$  and temperature.

3-85

DM77SR476/DM87SR476

# DM77/87SR27 (512 x 8) 4k-Bit Registered TTL PROM

### **General Description**

The DM77/87SR27 is an electrically programmable Schottky TTL read-only memory with D-type, master-slave registers on-chip. This device is organized as 512 words by 8 bits and is available in the TRI-STATE® output version. Designed to optimize system performance, this device also substantially reduces the cost and size of pipelined microprogrammed systems and other designs wherein accessed PROM data is temporarily stored in a register. The DM77/87SR27 also offers maximal flexibility for memory expansion and data bus control by providing both synchronous and asynchronous output enables. All outputs will go into the "OFF" state if the synchronous chip enable  $(\overline{GS})$  is high before the rising edge of the clock, or if the asynchronous chip enable  $(\overline{G})$  is held high. The outputs are enabled when GS is brought low before the rising edge of the clock and  $\overline{G}$  is held low. The  $\overline{GS}$  flip-flop is designed to power up to the "OFF" state with the application of V<sub>CC</sub>.

Data is read from the PROM by first applying an address to inputs A0-A8. During the setup time the output of the array is loaded into the master flip-flop of the data register. During the rising edge (low to high transition) of the clock, the data is then transferred to the slave of the flip-flop and will appear on the output if the output is enabled. Following the rising edge clock transition the addresses and synchronous chip enable can be removed and the output data will remain stable.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low.

### Features

- Functionally compatible with Am27S27
- On-chip, edge-triggered registers
- Synchronous and asynchronous enables for word expansion
- 22-pin 400-mil thin-DIP package
- 35 ns address setup and 20 ns clock to output for maximum system speed
- Highly reliable, titanium tungsten fuses
- TRI-STATE outputs
- Low voltage TRI-SAFE<sup>TM</sup> programming
- All parameters guaranteed over temperature

### AN Δ1 1 OF 64 A2 • 64 WORD × 64 BIT WORD ۵3. PROGRAMMABLE FUSE ARRAY DECODER A4 Δ5 1 OF 8 A7 1/8 MULTIPLEXER BIT DECODER 8-BIT EDGE-TRIGGERED REGISTER FLIP-FLOP n'n

| Pi              | Pin Names                    |  |  |  |  |  |  |  |
|-----------------|------------------------------|--|--|--|--|--|--|--|
| A0-A8           | Addresses                    |  |  |  |  |  |  |  |
| С               | Clock                        |  |  |  |  |  |  |  |
| G               | Output Enable                |  |  |  |  |  |  |  |
| GND             | Ground                       |  |  |  |  |  |  |  |
| GS              | Synchronous<br>Output Enable |  |  |  |  |  |  |  |
| Q0-Q7           | Outputs                      |  |  |  |  |  |  |  |
| V <sub>CC</sub> | Power Supply                 |  |  |  |  |  |  |  |
|                 |                              |  |  |  |  |  |  |  |

TI /D/6686-1

# **Block Diagram**







# **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Min Address to C<br>Setup Time (ns) |
|------------------------|-------------------------------------|
| DM87SR27BJ             | 35                                  |
| DM87SR27J              | 50                                  |
| DM87SR27BN             | 35                                  |
| DM87SR27N              | 50                                  |

Military Temp Range (-55°C to + 125°C)

| Parameter/Order Number | Min Address to C<br>Setup Time (ns) |
|------------------------|-------------------------------------|
| DM77SR27BJ             | 40                                  |
| DM77SR27J              | 55                                  |

cal Characteristics.

### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 1)         | -0.5V to +7.0V  |
|---------------------------------|-----------------|
| Input Voltage (Note 1)          | -1.2V to +5.5V  |
| Output Voltage (Note 1)         | -0.5V to +5.5V  |
| Storage Temperature             | -65°C to +150°C |
| Lead Temp. (Soldering, 10 sec.) | 300°C           |
| ESD rating to be determined.    |                 |

Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operations should be limited to those conditions specified under DC Electri-

# **Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )     |                 |
|---------------------------------------|-----------------|
| Military                              | 4.5V to 5.5V    |
| Commercial                            | 4.75V to 5.25V  |
| Ambient Temperature (T <sub>A</sub> ) |                 |
| Military                              | -55°C to +125°C |
| Commercial                            | 0°C to +70°C    |
| Logical "0" Input Voltage             | 0V to 0.8V      |
| Logical "1" Input Voltage             | 2.0V to 5.5V    |

### DC Electrical Characteristics $T_A = 25^{\circ}C$ , $V_{CC} = 5.0V$ unless otherwise specified

| Symbol          | Parameter                       | Test Conditions                                                                        |     | M77SR | 27   | 0   | M87SR | 27   | Units |
|-----------------|---------------------------------|----------------------------------------------------------------------------------------|-----|-------|------|-----|-------|------|-------|
| Symbol          | Falameter                       | rest conditions                                                                        | Min | Тур   | Max  | Min | Тур   | Max  | Units |
| Ι <sub>ΙĽ</sub> | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                                         |     | -80   | -250 |     | -80   | -250 | μA    |
| Iн              | Input Leakage Current           | $V_{CC} = Max, V_{IN} = 2.7V$                                                          |     |       | 25   |     |       | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                                          |     |       | 1.0  |     |       | 1.0  | mA    |
| VOL             | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                                         |     | 0.35  | 0.50 |     | 0.35  | 0.45 | v     |
| VIL             | Low Level Input Voltage         |                                                                                        |     |       | 0.80 |     |       | 0.80 | v     |
| VIH             | High Level Input Voltage        |                                                                                        | 2.0 |       |      | 2.0 |       |      | ν     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{\rm CC} = Min, I_{\rm IN} = -18  \rm mA$                                           |     | -0.8  | -1.2 |     | -0.8  | -1.2 | v     |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>T <sub>A</sub> = 25°C, 1 MHz                         |     | 4.0   |      |     | 4.0   |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{ Outputs Off}$ |     | 6.0   |      |     | 6.0   |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open                             |     | 135   | 185  |     | 135   | 185  | mA    |
| I <sub>OS</sub> | Short Circuit<br>Output Current | $V_{O} = 0V, V_{CC} = Max$<br>(Note 2)                                                 | -20 |       | -70  | -20 |       | -70  | mA    |
| loz             | Output Leakage                  | $V_{CC} = Max, V_{O} = 0.45V \text{ to } 2.4V$                                         |     |       | + 50 |     |       | + 50 | μΑ    |
|                 | (TRI-STATE)                     | Chip Disabled                                                                          |     |       | -50  |     |       | -50  | μA    |
| VOH             | Output Voltage High             | $I_{OH} = -2.0 \text{ mA}$                                                             | 2.4 | 3.2   |      |     |       |      | v     |
|                 |                                 | $I_{OH} = -6.5  \text{mA}$                                                             |     |       |      | 2.4 | 3.2   |      | V     |

Note 1: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

Note 2: During IOS measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

| Symbol                                       | Parameter                                                      |       |     | DM77SR2 | 7   |     | DM87SR2 | 7   | Units |
|----------------------------------------------|----------------------------------------------------------------|-------|-----|---------|-----|-----|---------|-----|-------|
| oyinibol                                     | i di dilicitoi                                                 |       | Min | Тур     | Max | Min | Тур     | Max | Units |
| t <sub>S(A)</sub>                            | Address to C                                                   | SR27  | 55  | 20      |     | 50  | 20      |     | ns    |
|                                              | (High) Setup Time                                              | SR27B | 40  | 20      |     | 35  | 20      |     | 113   |
| t <sub>H(A)</sub>                            | Address to C (High) Hold Time                                  |       | 0   | -5      |     | 0   | -5      |     | ns    |
| t <sub>PHL(C)</sub>                          | Delay from C (High)                                            | SR27  |     | 15      | 30  |     | 15      | 27  | ns    |
| <sup>t</sup> PLH(C)                          | to Output (High or Low)                                        | SR27B |     | 15      | 25  |     | 15      | 20  |       |
| t <sub>WH(C)</sub><br>t <sub>WL(C)</sub>     | C Width (High or Low)                                          |       | 25  | 13      |     | 25  | 13      |     | ns    |
| ts(GS)                                       | GS to C (High) Setup Time                                      |       | 10  | 0       |     | 10  | 0       |     | ns    |
| t <sub>H(GS)</sub>                           | GS to C (High) Hold Time                                       |       | 5   | 0       |     | 5   | 0       |     | ns    |
| t <sub>PZL(C)</sub><br>t <sub>PZH(C)</sub>   | Delay from C (High)<br>to Active Output (High or Low)          |       |     | 20      | 35  |     | 20      | 30  | ns    |
| t <sub>PZL(</sub> G)<br>t <sub>PZH(</sub> G) | Delay from $\overline{G}$ (Low) to Active Output (Low or High) |       |     | 15      | 30  |     | 15      | 25  | ns    |
| t <sub>PLZ(C)</sub><br>t <sub>PHZ(C)</sub>   | Delay from C (High)<br>to Inactive Output (TRI-STATE)          |       |     | 20      | 35  |     | 20      | 30  | ns    |
| t <sub>PLZ(G)</sub><br>t <sub>PHZ(G)</sub>   | Delay from G (High)<br>to Inactive Output (TRI-STATE)          |       |     | 15      | 30  |     | 15      | 25  | ns    |

### Programming Parameters Do not test or you may program the device

| Symbol            | Parameter                                                  | Test<br>Conditions | Min | Recommended<br>Value | Max | Units |
|-------------------|------------------------------------------------------------|--------------------|-----|----------------------|-----|-------|
| V <sub>CCP</sub>  | Required V <sub>CC</sub> for Programming                   |                    | 10  | 10.5                 | 11  | v     |
| ICCP              | I <sub>CC</sub> During Programming                         | $V_{CC} = 11V$     |     |                      | 750 | mA    |
| VOP               | Required Output Voltage for Programming                    |                    | 10  | 10.5                 | 11  | V     |
| IOP               | Output Current While Programming                           | $V_{OUT} = 11V$    |     |                      | 20  | mA    |
| I <sub>RR</sub>   | Rate of Voltage Change of $V_{CC}$ or Output               |                    | 1   |                      | 10  | V/µs  |
| P <sub>WE</sub>   | Programming Pulse Width (Enabled)                          |                    | 9   | 10                   | 11  | μs    |
| V <sub>CCVL</sub> | Required Low $V_{CC}$ for Verification                     |                    | 3.8 | 4                    | 4.2 | V     |
| VCCVH             | Required High V <sub>CC</sub> for Verification             |                    | 5.8 | 6                    | 6.2 | v     |
| MDC               | Maximum Duty Cycle for V <sub>CC</sub> at V <sub>CCP</sub> |                    |     | 25                   | 25  | %     |

### **Functional Description**

### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of V<sub>CC</sub> and temperature.

3

### Functional Description (Continued)

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### DM77/87SR27 Programming Procedure

National Schottky PROMs are shipped from the factory with all fuses intact. As a result, the outputs will be low (logical "0") for all addresses. To generate high (logical "1") levels at the outputs, the device must be programming equipment regarding commercially available programming equipment may be obtained from National. If it is desired to build your own programmer, the following conditions must be observed.

- 1. Programming should be attempted only at ambient temperatures between 15 and 30 degrees Celsius.
- 2. Address and Enable inputs must be driven with TTL logic levels during programming and verification.
- 3. Programming will occur at the selected address when  $V_{CC}$  is at 10.5V, and at the selected bit location when the output pin, representing that bit, is at 10.5V, and the device is subsequently enabled. To achieve these conditions in the appropriate sequence, the following procedures must be followed:
  - a) Select the desired word by applying high or low levels to the appropriate address inputs. Disable the device by applying a high level to asynchronous chip Enable input G. Synchronous chip Enable GS should be held low throughout the entire programming procedure.
  - b) Increase V<sub>CC</sub> from nominal 10.5V (±0.5V) with a slew rate between 1.0 V/ $\mu$ s and 10 V/ $\mu$ s. Since V<sub>CC</sub> is the source of the current required to program the fuse as well as the I<sub>CC</sub> for the device at the programming voltage, it must be capable of supplying 750 mA at 11V.

- c) Select the output where a logical high is desired by raising that output voltage to 10.5V (±0.5V). Limit the slew rate from 1.0 V/µs to 10 V/µs. This voltage may occur simultaneously with the increase in V<sub>CC</sub>, but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left open or connected to a high impedance source of 20 kΩ minimum. (Remember that the outputs of the device are disabled at this time.)
- d) Enable the device by taking the chip Enable  $\overline{G}$  to a low level. This is done with a pulse of 10  $\mu$ s. The 10  $\mu$ s duration refers to the time that the circuit (device) is enabled. Normal input levels are used and rise and fall times are not critical.
- e) Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing V<sub>CC</sub> to 4.0V (±0.2V) for one verification and to 6.0V (±0.2V) for a second verification. Verification at V<sub>CC</sub> levels of 4.0V and 6.0V will guarantee proper output states over the V<sub>CC</sub> and temperature range of the programmed part. Each data verification must be preceded by a positive going (low to high) clock edge to load the data from the array into the output register. The device must be Enabled to sense the state of the outputs. During verification, the loading of the output must be within specified l<sub>OL</sub> and l<sub>OH</sub> limits. Steps b, c, and d must be repeated up to 10 times or until verification that the bit has been programmed.
- Following verification, apply five additional programming pulses to the bit being programmed. The programming procedure is now complete for the selected bit.
- g) Repeat steps a through e for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of  $V_{CC}$  at the programming voltage must be limited to a maximum of 25%. This is necessary to minimize device junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified.
- Note: Since only an enable device is programmed, it is possible to program these parts at the board level if all programming parameters are complied with.

### AC Test Load



3-90

# DM77/87SR181 (1024 x 8) 8k-Bit Registered TTL PROM

### **General Description**

The DM77/87SR181 is an electrically programmable Schottky TTL read-only memory with D-type, master-slave registers on chip. This device is organized as 1024-words by 8-bits and is available in the TRI-STATE® output version. Designed to optimize system performance, this device also substantially reduces the cost and size of pipelined microprogrammed systems and other designs wherein accessed PROM data is temporarily stored in a register. The DM77/87SR181 also offers maximal flexibility for memory expansion and data bus control by providing both synchronous and asynchronous output enables. All outputs will go into the "OFF" state if the synchronous chip enable ( $\overline{GS}$ ) is high before the rising edge of the clock, or if the asynchronous chip enable  $(\overline{G})$  is held high. The outputs are enabled when GS is brought low before the rising edge of the clock and G is held low. The GS flip-flop is designed to power up to the "OFF" state with the application of  $V_{CC}$ .

Data is read from the PROM by first applying an address to inputs A0–A9. During the setup time the output of the array is loaded into the master flip-flop of the data register. During the rising edge (low to high transition) of the clock, the data is then transferred to the slave of the flip-flop and will appear on the output if the output is enabled. Following the rising edge clock transition the addresses and synchronous chip enable can be removed and the output data will remain stable.

The DM77/87SR181 also features an initialize function  $\overline{INIT}$ . The initialize function provides the user with an extra word of programmable memory which is accessed with single pin control by applying a low on  $\overline{INIT}$ . The initialize function is synchronous and is loaded into the output register on the next rising edge of the clock. The unprogrammed state of the  $\overline{INIT}$  is all lows.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions. Once programmed, it is impossible to go back to a low.

### Features

- Don-chip, edge-triggered registers
- □ Synchronous and asynchronous enables for word expansion
- Programmable register initialize
- 24-pin, 300 mil package
- 40 ns address setup and 20 ns clock to output for maximum system speed
- Highly reliable, titanium tungsten fuses
- □ TRI-STATE outputs
- □ Low voltage TRI-SAFE™ programming
- All parameters guaranteed over temperature



| Pi              | n Names                      |
|-----------------|------------------------------|
| A0-A9           | Addresses                    |
| С               | Clock                        |
| G               | Output Enable                |
| GND             | Ground                       |
| GS              | Synchronous<br>Output Enable |
| INITS           | Initialize                   |
| Q0-Q7           | Outputs                      |
| V <sub>CC</sub> | Power Supply                 |

3

### **Connection Diagrams**





Top View

Order Number DM77/87SR181J or DM87SR181N See NS Package Number J24A or N24A

# **Ordering Information**

Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number |  |
|------------------------|--|
| DM87SR181J             |  |
| DM87SR181N             |  |
| DM87SR181V             |  |

Military Temp Range (-55°C to +125°C)

Parameter/Order Number

DM77SR181J

Plastic Leaded Chip Carrier (PLCC)



Top View

### Order Number DM87SR181V See NS Package Number V28A

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)            | -0.5V to +7.0V  |
|------------------------------------|-----------------|
| Input Voltage (Note 2)             | -1.2V to +5.5V  |
| Output Voltage (Note 2)            | -0.5V to +5.5V  |
| Storage Temperature                | -65°C to +150°C |
| Lead Temp. (Soldering, 10 seconds) | 300°C           |

ESD rating to be determined.

Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at those values.

Note 2: These limits do not apply during programming. For the programming settings, refer to the programming instructions.

### DC Electrical Characteristics (Note 1)

### **Operating Conditions**

|                                       | Min  | Max   | Units |
|---------------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> )     |      |       |       |
| Military                              | 4.50 | 5.50  | V     |
| Commercial                            | 4.75 | 5.25  | v     |
| Ambient Temperature (T <sub>A</sub> ) |      |       |       |
| Military                              | -55  | + 125 | °C    |
| Commercial                            | 0    | +70   | °C    |
| Logical "0" Input Voltage             | 0    | 0.8   | v     |
| Logical "1" Input Voltage             | 2.0  | 5.5   | V     |

| Symbol          | Parameter                       | Conditions                                                                             | D   | M77SR1 | 81   | DM87SR181 |      |      | Units |
|-----------------|---------------------------------|----------------------------------------------------------------------------------------|-----|--------|------|-----------|------|------|-------|
| Symbol          | Farameter                       | Conditions                                                                             | Min | Тур    | Max  | Min       | Тур  | Max  | Onto  |
| Ι <sub>Ι</sub>  | Input Load Current              | $V_{CC} = Max, V_{IN} = 0.45V$                                                         |     | -80    | -250 |           | -80  | -250 | μΑ    |
| IIН             | Input Leakage Current           | $V_{CC} = Max$ , $V_{IN} = 2.7V$                                                       |     |        | 25   |           |      | 25   | μA    |
|                 |                                 | $V_{CC} = Max, V_{IN} = 5.5V$                                                          |     |        | 1.0  |           |      | 1.0  | mA    |
| V <sub>OL</sub> | Low Level Output Voltage        | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                                 |     | 0.35   | 0.50 |           | 0.35 | 0.45 | V     |
| V <sub>IL</sub> | Low Level Input Voltage         |                                                                                        |     |        | 0.80 |           |      | 0.80 | ' V   |
| VIH             | High Level Input Voltage        |                                                                                        | 2.0 |        | `    | 2.0       |      |      | v     |
| V <sub>C</sub>  | Input Clamp Voltage             | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                                |     | -0.8   | -1.2 |           | -0.8 | -1.2 | v     |
| CI              | Input Capacitance               | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$                   |     | 4.0    |      |           | 4.0  |      | pF    |
| CO              | Output Capacitance              | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}, \text{ Outputs Off}$ |     | 6.0    |      |           | 6.0  |      | pF    |
| ICC             | Power Supply Current            | V <sub>CC</sub> = Max, Inputs Grounded<br>All Outputs Open                             |     | 115    | 175  |           | 115  | 175  | mA    |
| los             | Short Circuit<br>Output Current | V <sub>O</sub> = 0V, V <sub>CC</sub> = Max<br>(Note 2)                                 | -20 |        | -70  | -20       |      | -70  | mA    |
| I <sub>OZ</sub> | Output Leakage<br>(TRI-STATE)   | $V_{CC} = Max, V_O = 0.45V \text{ to } 2.4V$<br>Chip Disabled                          | -50 |        | + 50 | -50       |      | + 50 | μΑ    |
| VOH             | Output Voltage High             | I <sub>OH</sub> = −2.0 mA                                                              | 2.4 | 3.2    |      |           |      |      | v     |
|                 |                                 | I <sub>OH</sub> = - 6.5 mA                                                             |     |        |      | 2.4       | 3.2  |      | v     |

Note 1: These limits apply over the entire operating range unless otherwise noted. All typical values are for  $V_{CC} = 5.0V$  and  $T_A = 25^{\circ}C$ .

Note 2: During I<sub>OS</sub> measurement, only one output at a time should be grounded. Permanent damage may otherwise result.

| Symbol                                       | Parameter                                                      | Conditions                     | D   | M77SR1 | 181 | D   | M87SR1 | 181 | Units |
|----------------------------------------------|----------------------------------------------------------------|--------------------------------|-----|--------|-----|-----|--------|-----|-------|
| Cymbol                                       | i arameter                                                     | Concisions                     | Min | Тур    | Max | Min | Тур    | Max |       |
| t <sub>S(A)</sub>                            | Address to C (High) Setup Time                                 | C <sub>L</sub> = 30 pF         | 50  | 20     |     | 40  | 20     |     | ns    |
| t <sub>H(A)</sub>                            | Address to C (High) Hold Time                                  |                                | 0   | -5     |     | 0   | -5     |     | ns    |
| ts(INITS)                                    | INITS to C (High) Setup Time                                   |                                | 35  | 20     |     | 30  | 20     |     | ns    |
| t <sub>H(INITS)</sub>                        | INITS to C (High) Hold Time                                    |                                | 0   | -5     |     | 0   | -5     |     | ns    |
| t <sub>PHL(C)</sub><br>t <sub>PLH(C)</sub>   | Delay from C (High)<br>to Output (High or Low)                 |                                |     | 15     | 30  |     | 15     | 20  | ns    |
| t <sub>WH(C)</sub><br>t <sub>WL(C)</sub>     | C Width (High or Low)                                          |                                | 25  | 13     |     | 20  | 13     |     | ns    |
| ts(GS)                                       | $\overline{\text{GS}}$ to C (High) Setup Time                  |                                | 15  | 0      |     | 15  | 0      |     | ns    |
| t <sub>H(GS)</sub>                           | $\overline{\text{GS}}$ to C (High) Hold Time                   |                                | 5   | 0      |     | 5   | 0      |     | ns    |
| t <sub>PZL(C)</sub><br>t <sub>PZH(C)</sub>   | Delay from C (High)<br>to Active Output (High or Low)          | $C_L = 30  pF$                 |     | 20     | 30  |     | 20     | 25  | ns    |
| t <sub>PZL(</sub> G)<br>t <sub>PZH</sub> (G) | Delay from $\overline{G}$ (Low) to Active Output (Low or High) |                                |     | 15     | 30  |     | 15     | 25  | ns    |
| t <sub>PLZ(C)</sub><br>t <sub>PHZ(C)</sub>   | Delay from C (High)<br>to Inactive Output (TRI-STATE)          | C <sub>L</sub> = 5 pF (Note 1) |     | 20     | 30  |     | 20     | 25  | ns    |
| t <sub>PLZ(G)</sub><br>t <sub>PHZ(G)</sub>   | Delay from G (High)<br>to Inactive Output (TRI-STATE)          |                                |     | 15     | 30  |     | 15     | 25  | ns    |

Note: All typical values are for  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

### **Functional Description**

### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

### **TITANIUM-TUNGSTEN FUSES**

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.

# **Bipolar PROM Devices in Plastic Leaded Chip Carriers (PLCC)**

# Introduction of Surface Mount Technology

Recent years have seen rapid advances in microcircuit technology. The integrated circuits of the 1980's are more complex than the circuit boards of the 1960's. It is evident that the next decade will bring demands for packages with higher lead counts and closer lead spacing, both to support the greater system density sought by designers.

National Semiconductor Corporation is committed to surface mount devices, for they provide the most practical solution to these needs. Geared to development of high-complexity semiconductor chips National has placed great emphasis on package development and introducing plastic leaded chip carriers with various number of leads as surface mounted components.

### **Features of Surface Mount Devices**

Surface mount devices have additional features compared to molded Dual-In-Line Packages (DIP):

- 1. Compact design that saves space during assembly.
- 2. Mounting on both sides of the substrate.
- 3. Easier handling and excellent reliability.
- 4. Automation of the assembly process.
- 5. Lower board manufacturing costs.
- 6. Improved operating speed.
- 7. Increased board density and reduced weight.

### Applications

Surface mount devices can be used where substrate size, as well as weight and thickness are limited. The surface mount device can also be used in areas where conventional packages cannot be used. Areas of application include; portable video cassette recorders, video cameras, hand-held computers, personal computers, electronic toys, car electronics, cameras, telephones, and various telecommunication equipment.

# Products in PLCC

National Semiconductor has a broad Family of high performance PROMs. All the PAL and PROM products presently offered in DIP packages will now be available in the PLCC (plastic leaded chip carrier) package including the 15 ns industries fastest PAL.

### **Advantages of PLCC**

- 1. Permits automated assembly.
- 2. Lower manufacturing costs.
- 3. Smaller PLCC size, reduces board density and weight.
- Lower noise and improved frequency response resulting from shorter circuit paths. Automated assembly ensures accurate component placement which improves reliability and provides more consistent product quality.

### Additional Information

National Semiconductor offers a variety of technical briefs covering surface mount topics. These include:

- STAR™ Tape-and-Reel Shipping System Order Number 113635
- Getting Started in Surface Mount (Equipment Suppliers) Order Number 570435
- A Basic Guide to Surface Mounting of Electronic Components

Order Number 113615

- Reliability Report: Small Outline Packages Order Number 570430
- Reliability Report: Plastic Chip Carrier Order Number 980040
- Surface Mount Technology Notebook Order Number 980020
- Plastic Chip Carrier Technology Order Number 113295

# PROM

|                            |        | Se         | eries-20 Se   | lection Chart |              |            |            |      |      |
|----------------------------|--------|------------|---------------|---------------|--------------|------------|------------|------|------|
| Device                     | Size   |            | Configuration |               | TAA (max) in | ns         | ICC<br>max | DIP  | PLCC |
|                            | (Bits) | <b>.</b>   | STD           | A-Series      | B-Series     | in mA      | pins       | pins |      |
| DM74S188 OC<br>DM74S288 TS | 256    | 32 × 8     | 35            | 25            | _            | 110        | 16         |      |      |
| PL87X288 TS                | 256    | 32 × 8     | _             | _             | 15           | 140        | 16         |      |      |
| DM74S287 TS<br>DM74S387 OC | 1K     | 256 × 4    | 50            | 30            | -            | 130        | 16         |      |      |
| DM74S570 OC<br>DM74S571 TS | 2К     | 512 × 4    | 55<br>55      | 45<br>45      |              | 130        | 16         |      |      |
| DM74LS471 TS               | 2K     | 256	imes 8 | 60            | _             |              | 100        | 20         | 20   |      |
| DM74S572 OC<br>DM74S573 TS | 4K     | 1,024 × 4  | 60<br>60      | 45<br>45      | <br>35       | 140<br>140 | 18<br>18   |      |      |
| DM74S472 TS<br>DM74S473 OC | 4K     | 512 × 8    | 60<br>55      | 45<br>45      | 35<br>—      | 155<br>155 | 20<br>20   |      |      |
| DM87S184 OC<br>DM87S185 TS | 8К     | 2048 × 4   | 55<br>55      | 45<br>45      |              | 140<br>140 | 18<br>18   |      |      |





| Series-24 | Selection | Chart |
|-----------|-----------|-------|

| Device                                      | Size<br>Configuratio |          |                 | TAA (max) in | ICC<br>max      | DIP   | PLCC    |      |
|---------------------------------------------|----------------------|----------|-----------------|--------------|-----------------|-------|---------|------|
|                                             | (Bits)               | -        | STD             | A-Series     | <b>B-Series</b> | in mA | mA pins | pins |
| DM74S474 TS<br>DM74S475 OC                  | 4K                   | 512 × 8  | 65              | 45           | 35              | 170   | 24      |      |
| DM87SR474 REG<br>DM87SR476 REG              | 4K                   | 512 × 8  | 50*             | -            | 35*             | 170   | 24      | 28   |
| DM87S180 OC<br>DM87S181 TS<br>DM87SR181 REG | 8K                   | 1024 × 8 | 55<br>55<br>40* |              |                 | 170   | 24      |      |

Bipolar PROM Devices in Plastic Leaded Chip Carriers (PLCC)



3

### **Programming Support**

PROM devices may be programmed with hardware and software readily available in the market. Most programmer manufacturers will offer a PLCC adapter which will fit in existing equipment. For the availability of PLCC adapter please check with your programmer manufacturer.

# **Programming Equipment**

- 1. Data I/O
- 2. Structured Design
- 3. Stag
- 4. Dig Elec
- 5. Kontron
- 6. Prolog
- 7. Citel

# Non-Registered PROM Programming Procedure



National Schottky PROMs are shipped from the factory with all fuses intact. As a result, the outputs will be low (logical "0") for all addresses. To generate high (logical "1") levels at the outputs, the device must be programmed. Information regarding commercially available programming equipment may be obtained from National. If it is desired to build your own programmer, the following conditions must be observed:

- 1. Programming should be attempted only at ambient temperatures between 15°C and 30°C.
- 2. Address and Enable inputs must be driven with TTL logic levels during programming and verification.
- 3. Programming will occur at the selected address when  $V_{CC}$  is at 10.5V, and at the selected bit location when the output pin, representing that bit, is at 10.5V, and the device is subsequently enabled. To achieve these conditions in the appropriate sequence, the following procedure must be followed:
  - a) Select the desired word by applying high or low levels to the appropriate address inputs. Disable the device by applying a high level to one or more "active low" chip enable inputs.
  - b) Increase V<sub>CC</sub> from nominal to 10.5V (±0.5V) with a slew rate between 1.0 and 10.0 V/ $\mu$ s. Since V<sub>CC</sub> is the source of the current required to program the fuse as well as the I<sub>CC</sub> for the device at the programming voltage, it must be capable of supplying 750 mA at 11.0V.
  - c) Select the output where a logical high is desired by raising that output voltage to 10.5V (±0.5V). Limit the slew rate from 1.0 to 10.0 V/ $\mu$ s. This voltage change may occur simultaneously with the increase in V<sub>CC</sub>, but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left open or connected to a high impedance source of 20 k $\Omega$  minimum. (Remember that the outputs of the device are disabled at this time).

- d) Enable the device by taking the chip enable(s) to a low level. This is done with a pulse of 10  $\mu$ s. The 10  $\mu$ s duration refers to the time that the circuit (device) is enabled. Normal input levels are used and rise and fall times are not critical.
- e) Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing V<sub>CC</sub> to 4.0V (±0.2V) for one verification and to 6.0V (±0.2V) for a second verification. Verification at V<sub>CC</sub> levels of 4.0V and 6.0V will guarantee proper output states over the V<sub>CC</sub> and temperature range of the programmed part. The device must be Enabled to sense the state of the outputs. During verification, the loading of the output must be within specified I<sub>OL</sub> and I<sub>OH</sub> limits. Steps b, c, and d must be repeated up to 10 times or until verification that the bit has been programmed.
- f) Following verification, apply five additional programming pulses to the bit being programmed. The programming procedure is now complete for the selected bit.
- g) Repeat steps a through f for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of  $V_{CC}$  at the programming voltage must be limited to a maximum of 25%. This is necessary to minimize device junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified.
- Note: Since only an enabled device is programmed, it is possible to program these parts at the board level if all programming parameters are complied with.

| Symbol           | Parameters                                          | Conditions      | Min  |  |
|------------------|-----------------------------------------------------|-----------------|------|--|
| V <sub>CCP</sub> | Required V <sub>CC</sub> for Programming            |                 | 10.0 |  |
| ICCP             | I <sub>CC</sub> during Programming                  | $V_{CC} = 11V$  |      |  |
| V <sub>OP</sub>  | Required Output Voltage for Programming             |                 | 10.0 |  |
| I <sub>OP</sub>  | Output Current while<br>Programming                 | $V_{OUT} = 11V$ |      |  |
| I <sub>RR</sub>  | Rate of Voltage Change of V <sub>CC</sub> or Output |                 | 1.0  |  |
| P <sub>WE</sub>  | Programming Pulse Width<br>(Enabled)                |                 | 9    |  |
| V <sub>CCV</sub> | Required V <sub>CC</sub> for Verification           |                 | 5.8  |  |
| Vccv             | Required V <sub>CC</sub> for Verification           |                 | 3.8  |  |
| M <sub>DC</sub>  | Maximum Duty Cycle for                              |                 |      |  |

# Ż

### Programming Waveforms Non-Registered PROM

- $T_1 = 100 \text{ ns Min.}$
- $T_2 = 5 \ \mu s$  Min. T2 may be > 0 if V<sub>CCP</sub> rises at the same rate or

V<sub>CC</sub> at V<sub>CCP</sub>

- faster than (VOP)
- $T_3 = 100 \text{ ns Min.}$
- $T_4 = 100 \text{ ns Min.}$
- $T_5 = 100 \text{ ns Min.}$

PWE is repeated for 5 additional pulses after verification of VOH indicates a bit has been programmed.



Recommended

Value

10.5

10.5

10

6.0

4.0

25

Max

11.0 750

11.0

20

10.0

11

6.2

4.2

25

Units

v

mΑ

v

mΑ

V/µs

μs

v

v

%

NOTE: ENABLE WAVEFORM FOR AN ACTIVE LOW ENABLE. SOME PROMS HAVE MORE THAN ONE CHIP ENABLE. HOLD ALL OTHER ENABLE(S) TO ACTIVE STATE(S).

TL/00/2506-1

٢

# **Registered PROM Programming Procedure**

National Schottky PROMs are shipped from the factory with all fuses intact. As a result, the outputs will be low (logical "0") for all addresses. To generate high (logical "1") levels at the outputs, the device must be programmed. Information regarding commercially available programming equipment may be obtained from National. If it is desired to build your own programmer, the following conditions must be observed:

- 1. Programming should be attempted only at ambient temperatures between 15°C and 30°C.
- 2. Address and Enable inputs must be driven with TTL logic levels during programming and verification.
- 3. Programming will occur at the selected address when  $V_{CC}$  is at 10.5V, and at the selected bit location when the output pin, representing that bit, is at 10.5V, and the device is subsequently enabled. To achieve these conditions in the appropriate sequence, the following procedure must be followed:
  - a) Select the desired word by applying high or low levels to the appropriate address inputs. Disable the device by applying a high level to asynchronous chip Enable input G. GS is held low during the entire programming time.
  - b) Increase V<sub>CC</sub> from nominal to 10.5V (±0.5V) with a slew rate between 1.0 and 10.0 V/ $\mu$ s. Since V<sub>CC</sub> is the source of the current required to program the fuse as well as the I<sub>CC</sub> for the device at the programming voltage, it must be capable of supplying 750 mA at 11V.
  - c) Select the output where a logical high is desired by raising that output voltage to 10.5V (±0.5V). Limit the slew rate from 1.0 to 10.0 V/ $\mu$ s. This voltage change may occur simultaneously with the increase in V<sub>CC</sub>, but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left open or connected to a high impedance source of 20 k $\Omega$  minimum. (Remember that the outputs of the device are disabled at this time).

- d) Enable the device by taking the chip enable ( $\overline{G}$ ) to a low level. This is done with a pulse of 10  $\mu$ s. The 10  $\mu$ s duration refers to the time that the circuit (device) is enabled. Normal input levels are used and rise and fall times are not critical.
- e) Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing V<sub>CC</sub> to 4.0V (±0.2V) for one verification and to 6.0V (±0.2V) for a second verification. Verification at V<sub>CC</sub> levels of 4.0V and 6.0V will guarantee proper output states over the V<sub>CC</sub> and temperature range of the programmed part. Each data verification must be preceded by a positive going (low to high) clock edge to load the data from the array into the output register. The device must be Enabled to sense the state of the outputs. During verification, the loading of the output must be within specified I<sub>OL</sub> and I<sub>OH</sub> limits. Steps b, c, and d must be repeated up to 10 times or until verification that the bit has been programmed.
- f) The initialize word is programmed by setting INIT input to a logic low and programming the initialize word output by output in the same manner as any other address. This can be accomplished by inverting the highest order address input from the PROM programmer and applying it to the INIT input.
- g) Following verification, apply five additional programming pulses to the bit being programmed. The programming procedure is now complete for the selected bit.
- h) Repeat steps a through f for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of  $V_{CC}$  at the programming voltage must be limited to a maximum of 25%. This is necessary to minimize device junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified.

| Symbol           | Parameters                                             | Conditions             | Min  | Recommended<br>Value | Max  |
|------------------|--------------------------------------------------------|------------------------|------|----------------------|------|
| V <sub>CCP</sub> | Required $V_{CC}$ for Programming                      |                        | 10.0 | 10.5                 | 11.0 |
| ICCP             | I <sub>CC</sub> during Programming                     | $V_{CC} = 11V$         |      |                      | 750  |
| V <sub>OP</sub>  | Required Output Voltage<br>for Programming             |                        | 10.0 | 10.5                 | 11.0 |
| I <sub>OP</sub>  | Output Current while<br>Programming                    | V <sub>OUT</sub> = 11V |      |                      | 20   |
| I <sub>RR</sub>  | Rate of Voltage Change of<br>V <sub>CC</sub> or Output |                        | 1.0  |                      | 10.0 |
| Pwe              | Programming Pulse Width<br>(Enabled)                   |                        | 9    | 10                   | 11   |
| VCCVH            | Required High V <sub>CC</sub> for Verification         |                        | 5.8  | 6.0                  | 6.2  |
| VCCVL            | Required Low V <sub>CC</sub> for Verification*         |                        | 3.8  | 4.0                  | 4.2  |
| M <sub>DC</sub>  | Maximum Duty Cycle for                                 |                        |      | 25                   | 25   |

Units V mA V

mΑ

V/µs

μs V V

%

\*See DM87SR191/193 and DM77SR191/193 for correct voltage.

V<sub>CC</sub> at V<sub>CCP</sub>

#### Programming Waveforms Registered PROM



 $T_1 = 100 \text{ ns Min.}$ 

 $T_2$  = 5  $\mu s$  Min. (T2 may be > 0 if  $V_{CCP}$  rises at the same rate or faster than  $V_{OP}$ .)

 $T_3 = 100 \text{ ns Min.}$ 

 $T_4 = 100 \text{ ns Min.}$ 

- $T_5 = 100 \text{ ns Min.}$
- $T_6 = 50$  ns Min.



3

| Procedure              |
|------------------------|
| Programming            |
| <b>Registered PROM</b> |

| Symbol           | Parameters                                                    | Conditions             | Min        | Recommended<br>Value | Max        | Units |
|------------------|---------------------------------------------------------------|------------------------|------------|----------------------|------------|-------|
| V <sub>CCP</sub> | Required V <sub>CC</sub> for Programming                      |                        | 10.0       | 10.5                 | 11.0       | V     |
| ICCP             | I <sub>CC</sub> during Programming                            | $V_{CC} = 11V$         |            |                      | 750        | mA    |
| V <sub>OP</sub>  | Required Output Voltage<br>for Programming                    |                        | 10.0       | 10.5                 | 11.0       | v     |
| I <sub>OP</sub>  | Output Current while<br>Programming                           | V <sub>OUT</sub> = 11V |            |                      | 20         | mA    |
| I <sub>RR</sub>  | Rate of Voltage Change of<br>V <sub>CC</sub> or Output        |                        | 1.0        |                      | 10.0       | V/µs  |
| P <sub>WE</sub>  | Programming Pulse Width<br>(Enabled)                          |                        | 9          | 10                   | 11         | μs    |
| V <sub>CCV</sub> | Required V <sub>CC</sub> for Verification                     |                        | 3.8<br>5.8 | 4.0<br>6.0           | 4.2<br>6.2 | v     |
| M <sub>DC</sub>  | Maximum Duty Cycle for<br>V <sub>CC</sub> at V <sub>CCP</sub> |                        |            | 25                   | 25         | %     |

#### Programming Waveforms Registered PROM



TL/00/2506-9

 $T_1 = 100 \text{ ns Min.}$ 

 $T_2$  = 5  $\mu s$  Min. (T2 may be > 0 if  $V_{CCP}$  rises at the same rate or faster than  $V_{OP}.)$ 

 $T_3 = 100 \text{ ns Min.}$ 

 $T_4 = 100$  ns Min.

- T<sub>5</sub> = 100 ns Min.
- $T_6 = 50$  ns Min.

#### Approved Programmers for NSC PROMs

Manufacturer DATA I/O PRO-LOG KONTRON STAG AIM DIGELEC STARPLEXTM

System # 5/17/19/29A M910,M980 MPP80S PPX RP400 UP803

#### **Quality Enhancement Programs For Bipolar Memory**

| A+ PROGRAM*            |                                      |                         |                        | B+ PROGRAM                           |                         |  |
|------------------------|--------------------------------------|-------------------------|------------------------|--------------------------------------|-------------------------|--|
| Test                   | Condition                            | Guaranteed<br>LOT AQL 5 | Test                   | Condition                            | Guaranteed<br>LOT AQL 5 |  |
| D.C Parametric         | 25°C                                 | 0.05                    | D.C Parametric         | 25°C                                 | 0.05                    |  |
| and Functionality      | Each<br>Temperature<br>Extreme       | 0.05                    | and Functionality      | Each<br>Temperature<br>Extreme       | 0.05                    |  |
| A.C. Parametric        | 25°C                                 | 0.4                     | A.C Parametric         | 25°C                                 | 0.4                     |  |
| Mechanical             | Critical                             | 0.01                    | Mechanical             | Critical                             | 0.01                    |  |
|                        | Major                                | 0.28                    |                        | Major                                | 0.28                    |  |
| Seal Tests<br>Hermetic | Fine Leak<br>(5 x 10 <sup>-8</sup> ) | 0.4                     | Seal Tests<br>Hermetic | Fine Leak<br>(5 x 10 <sup>-8</sup> ) | 0.4                     |  |
|                        | Gross                                | 0.4                     |                        | Gross                                | 0.4                     |  |

\*Includes 160 hours of burn-in at 125°C.





# Section 4 ECL I/O Static RAMs



| Section 4 Contents                                                                         |      |
|--------------------------------------------------------------------------------------------|------|
| BiCMOS ECL I/O SRAM Selection Guide                                                        | 4-3  |
| BICMOS SRAMS (ECL I/O)                                                                     |      |
| NM5100/NM100500 ECL I/O 256k BiCMOS SRAM 262,144 x 1-Bit                                   | 4-4  |
| NM100504/NM5104 256k BiCMOS SRAM 64k x 4 Bit                                               | 4-11 |
| NM100494 64k BiCMOS SRAM 16k x 4 Bit                                                       | 4-18 |
| NM10494 64k BiCMOS SRAM 16k x 4 Bit                                                        | 4-25 |
| NM100492/NM4492 2k x 9 Advanced Self-Timed SRAM                                            | 4-32 |
| NM10E149 256 x 4-Bit ECL EPROM                                                             | 4-45 |
| NM100E149 256 x 4-Bit ECL EPROM                                                            | 4-53 |
| APPLICATION NOTES                                                                          |      |
| AN-565 Memory System Efficiency and How National Semiconductor's 256k x 1 BiCMOS           |      |
| SRAM Helps                                                                                 | 4-62 |
| AN-566 National Semiconductor's BiCMOS III Process Is Latch-Up Immune                      | 4-64 |
| AN-567 Hot Carrier and Gate Oxide Reliability Characterization of National Semiconductor's |      |
| BiCMOS III Technology                                                                      | 4-67 |
| AN-568 The Reliability of National Semiconductor's 256k x 1 BiCMOS SRAM                    |      |
| (NM5100/NM100500)                                                                          | 4-69 |
| AN-569 256k x 1 BiCMOS ECL SRAM Memory Cell Characterization and Alpha Sensitivity         |      |
| Testing                                                                                    | 4-72 |
| AN-572 Understanding Advanced Self-Timed SRAMs                                             | 4-73 |
| AN-573 Design Considerations for High Speed Architectures                                  | 4-80 |

# ECL I/O Static RAM Selection Guide

# National Semiconductor

# **BICMOS ECL I/O SRAM Selection Guide**

| Part<br>Number | Organization | I/O Level | V <sub>EE</sub> | Access (ns) | Pins | Temperature<br>Range |
|----------------|--------------|-----------|-----------------|-------------|------|----------------------|
| NM5100         | 256k x 1     | 100K      | -5.2V ±5%       | 15          | 24   | 0°C to +85°C         |
| NM100500       | 256k x 1     | 100K      | -4.2V to -4.8V  | 15          | 24   | 0°C to +85°C         |
| NM5104         | 64k x 4      | 100K      | -5.2V ±5%       | 12, 15      | 28   | 0°C to +85°C         |
| NM100504       | 64k x 4      | 100K      | -4.2V to -4.8V  | 15          | 28   | 0°C to +85°C         |
| NM100494       | 16k x 4      | 10K       | -4.2V to -4.8V  | 15, 18      | 28   | 0°C to +85°C         |
| NM10494        | 16k x 4      | 100K      | $-5.2V \pm 5\%$ | 10, 12, 15  | 28   | 0°C to +75°C         |
| NM100492       | 2k x 9       | 100K      | -4.2V to -4.8V  | 7, 10       | 64   | 0°C to + 75°C        |
| NM4492         | 2k x 9       | 100K      | -5.2V ±5%       | 5, 7, 10    | 64   | 0°C to + 75°C        |

# BICMOS ECL I/O UV EPROM Selection Guide

| Part<br>Number | Organization | I/O Level | V <sub>EE</sub> | Access (ns) | Pins | Temperature<br>Range |
|----------------|--------------|-----------|-----------------|-------------|------|----------------------|
| NM10E149       | 256 x 4      | 10K       | −5.2V ±5%       | 5, 7, 10    | 16   | 0°C to + 75°C        |
| NM100E149      | 256 x 4      | 100K      | −4.2V to −4.8V  | 5, 7, 10    | 16   | 0°C to + 75°C        |

## National Semiconductor

# NM5100/NM100500 ECL I/O 256k BiCMOS SRAM 262,144 x 1 Bit

#### **General Description**

The NM5100 and NM100500 are a 262,144-bit fully static, asynchronous, random access memories organized as 262,144 words by 1 bit. The devices are based on National's advanced one micron BiCMOS III process. This process utilizes advanced lithography and processing techniques with double polysilicon and double metal bringing high density CMOS to performance driven ECL designs. National's combination of high performance technology and speed op-timized circuit designs results in a very high speed memory device.

The NM5100 operates with a supply voltage of  $-5.2V\pm5\%$ , yet the input and output voltage levels are temperature compensated 100k ECL compatible. The NM100500 operates with a -4.2V to -4.8V supply voltage.

Reading the memory is accomplished by pulling the chip select ( $\overline{S}$ ) pin LOW while the write enable ( $\overline{W}$ ) pin remains HIGH allowing the memory contents to be displayed on the output pin (Q). The output pin will remain inactive (LOW) if either the chip select ( $\overline{S}$ ) pin is HIGH or the write enable ( $\overline{W}$ ) pin is LOW.

Writing to the device is accomplished by having the chip select  $(\overline{S})$  and the write enable  $(\overline{W})$  pins LOW. Data on the

input pin will then be written into the memory address specified on the address pins (A0-A17).

#### Features

- 15 ns/18 ns speed grades over the commercial temperature range
- Balanced read and write cycle times
- Write cycle timing allows 33% of cycle time for system skews
- Temperature compensated F100k ECL I/O
- Power supply -5.2V ±5% (NM5100)
- Power supply -4.2V to -4.8V (NM100500)
- Low power dissipation <1.1W
- Soft error rate less than 100 FIT
- Over 2000V ESD protection
- One micron BiCMOS III process technology
- Over 200 mA latch-up immunity
- Low inductance, high density 24-pin flatpack



365 x 535 Ceramic Flatpack (30 Mil Lead Pitch)



| Fin Names       |                |  |  |  |
|-----------------|----------------|--|--|--|
| A0-A17          | Address Inputs |  |  |  |
| S               | Chip Select    |  |  |  |
| W               | Write Enable   |  |  |  |
| Q               | Data Out       |  |  |  |
| D               | Data In        |  |  |  |
| V <sub>CC</sub> | Ground         |  |  |  |
| V <sub>EE</sub> | Power          |  |  |  |

# Absolute Maximum Ratings Above which useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Storage Temperature                            | -65°C to +150°C          |
|------------------------------------------------|--------------------------|
| V <sub>EE</sub> Pin Potential to Ground Pin    | -7.0V to +0.5V           |
| Input Voltage (DC)                             | V <sub>EE</sub> to +0.5V |
| Static Discharge Voltage                       |                          |
| (Per MIL-STD 883)                              | >2001V                   |
| Maximum Junction Temperature (T <sub>J</sub> ) | + 150°C                  |
| Output Current (DC Output HIGH)                | —50 mA                   |
| Latch-Up Current                               | >200 mA                  |

These devices contain circuitry to protect the inputs against damage due to high static voltages or electric fields however, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **AC Test Conditions**

1

| Input Pulse Levels              | Figure 1     |
|---------------------------------|--------------|
| Input Rise and Fall Times       | 0.7 ns       |
| Output Timing Referrence Levels | 50% of Input |
| AC Test Circuit                 | Figure 2     |

#### Capacitance Tested by Sample Basis

| Symbol          | Parameter              | Max | Units |
|-----------------|------------------------|-----|-------|
| C <sub>IN</sub> | Input Pin Capacitance  | 5.0 | pF    |
| COUT            | Output Pin Capacitance | 8.0 | pF    |

#### **Operating Voltage**

| Device   | Voltage                            |
|----------|------------------------------------|
| NM5100   | $V_{EE} = -5.2V \pm 5\%$           |
| NM100500 | $V_{EE} = -4.2V \text{ to } -4.8V$ |

| Symbol           | Parameter            | Conditions                                                                                                                                                                                                                               | Min    | Max    | Units |
|------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|
| V <sub>OH</sub>  | Output HIGH Voltage  | $V_{IN} = V_{IH(Max)}$ or $V_{IL(Min)}$ ,                                                                                                                                                                                                | - 1025 | -880   | mV    |
| V <sub>OL</sub>  | Output LOW Voltage   | $V_{IN} = V_{IH(Max)} \text{ or } V_{IL(Min)},$ Loading with 50 $\Omega$ to -2.0V $V_{IN} = V_{IH(Min)} \text{ or } V_{IL(Max)},$ Loading with 50 $\Omega$ to -2.0V $V_{IN} = V_{IH(Min)}$ $V_{IN} = V_{IH(Min)}$ $V_{IN} = V_{IL(Max)}$ | - 1810 | -1620  | mV    |
| V <sub>OHC</sub> | Output HIGH Voltage  | $V_{IN} = V_{IH(Min)} \text{ or } V_{IL(Max)},$                                                                                                                                                                                          | - 1025 |        | mV    |
| VOLC             | Output LOW Voltage   | Loading with 50 $\Omega$ to $-2.0V$                                                                                                                                                                                                      |        | - 1620 | mV    |
| VIH              | Input HIGH Voltage   |                                                                                                                                                                                                                                          | - 1165 | -880   | mV    |
| VIL              | Input LOW Voltage    |                                                                                                                                                                                                                                          | - 1810 | -1475  | mV    |
| Ι <sub>Η</sub>   | Input HIGH Current   | $V_{IN} = V_{IH(Min)}$                                                                                                                                                                                                                   |        | 220    | μΑ    |
| ۱ <sub>۱L</sub>  | Input LOW Current    | $V_{IN} = V_{IL(Max)}$                                                                                                                                                                                                                   | -50    | 170    | μΑ    |
| IEE              | Power Supply Current | $f_0 = 50 \text{ MHz}$                                                                                                                                                                                                                   | -200   |        | mA    |

#### DC Electrical Characteristics V<sub>CC</sub> = Ground, T<sub>C</sub> = 0°C to +85°C

All voltages are referenced to  $V_{CC}$  pin = 0V.



50% = Timing Reference Levels **FIGURE 1. Input Levels** 



FIGURE 2. AC Test Circuit

NM5100/NM100500

#### Truth Table

NM5100/NM100500

| s | W | D | Q | Mode         |
|---|---|---|---|--------------|
| н | х | х | L | Not Selected |
| L | L | L | L | Write "0"    |
| L | L | н | L | Write "1"    |
| L | н | х | Q | Read         |

#### Logic Diagram





#### Write Cycle 1

This write cycle is  $\overline{W}$  controlled, where  $\overline{S}$  is active (LOW) prior to  $\overline{W}$  becoming active (LOW). In this write cycle the data out (Q) may become active and requires observance of TWLQL to avoid data bus contention in common I/O applications. At the end of the write cycle the data out may become active if  $\overline{W}$  becomes inactive (HIGH) prior to  $\overline{S}$  becoming inactive (HIGH).

#### AC Timing Characteristics $V_{CC}$ = Ground, $T_C$ = 0°C to +85°C

| No. | Sym   | bol  | - Parameter                          | 15 ns Device |     | 18 ns Device |     | Units |
|-----|-------|------|--------------------------------------|--------------|-----|--------------|-----|-------|
|     | Std.  | Alt. | i arameter                           | Min          | Max | Min          | Max | onito |
| 1   | TAVAX | тwс  | Address Valid to Address Invalid     | 15           |     | 18           |     | ns    |
| 7   | TWLSH |      | Write Enable LOW to Chip Select HIGH | 10           |     | 12           |     | ns    |
| 8   | TWHAX | TWHA | Write HIGH to Address Don't Care     | 0            |     | 3            |     | ns    |
| 9   | TWLWH | тw   | Write LOW to Write HIGH              | 10           |     | 12           |     | ns    |
| 10  | TAVWL | TWSA | Address Valid to Write LOW           | 0            |     | 2            |     | ns    |
| 11  | TDVWH |      | Data Valid to Write HIGH             | 10           |     | 14           |     | ns    |
| 12  | TWHDX | TWHD | Write HIGH to Data Don't Care        | 0            |     | 3            |     | ns    |
| 13  | TWLQL | TWS  | Write LOW to Output LOW              |              | 5   |              | 5   | ns    |
| 14  | TWHQV | TWR  | Write HIGH to Output Valid           |              | 15  |              | 18  | ns    |



TL/D/9451-8

# NM5100/NM100500

#### Write Cycle 2

This write cycle is  $\overline{S}$  controlled, where  $\overline{W}$  is active prior to, or coincident with,  $\overline{S}$  becoming active (LOW). Write cycle 2 has identical specifications to write cycle 1 with the exceptions of  $\overline{W}$  and  $\overline{S}$  being interchanged. This write cycle may be more convenient for common I/O applications because data bus restrictions are alleviated.

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$

|     | -         |      |                                        |              |     |              |     |        |
|-----|-----------|------|----------------------------------------|--------------|-----|--------------|-----|--------|
| No. | Sym       | bol  | Parameter                              | 15 ns Device |     | 18 ns Device |     | Units  |
|     | Std. Alt. |      | ratameter                              | Min          | Max | Min          | Max | 011113 |
| 15  | TAVSL     | TWSA | Address Valid to Chip Select LOW       | 0            |     | 2            |     | ns     |
| 16  | TSLSH     |      | Chip Select LOW to Chip Select HIGH    | 10           |     | 12           |     | ns     |
| 17  | TSHAX     | TWHA | Chip Select HIGH to Address Don't Care | 0            |     | 3            |     | ns     |
| 18  | TSLWH     |      | Chip Select LOW to Write Enable HIGH   | 10           |     | 12           |     | ns     |
| 19  | TDVSH     |      | Data Valid to Chip Select HIGH         | 10           |     | 14           |     | ns     |
| 20  | TSHDX     | TWHD | Chip Select HIGH to Data Don't Care    | 0            |     | 3            |     | ns     |



4



# National Semiconductor

#### NM100504/NM5104 256k BiCMOS SRAM 64k x 4

#### **General Description**

The NM5104 and NM100504 are 262,144-bit fully static, asynchronous, random access memories organized as 65,536 words by 4 bits. The devices are based on National's advanced one micron BiCMOS III process. This process utilizes advanced lithography and processing techniques with double polysilicon and double metal bringing high density CMOS to performance driven ECL designs. National's combination of high performance technology and speed optimized circuit designs results in a very high speed memory device.

The NM5104 operates with a supply voltage of  $-5.2V\pm5\%$ , yet the input and output voltage levels are temperature compensated 100K ECL compatible. The NM100504 operates with a -4.2V to -4.8V supply voltage.

Reading the memory is accomplished by pulling the chip select  $(\overline{S})$  pin LOW while the write enable  $(\overline{W})$  pin remains HIGH allowing the memory contents to be displayed on the output pins (Q0-Q3). The output pins will remain inactive (LOW) if either the chip select  $(\overline{S})$  pin is HIGH or the write enable  $(\overline{W})$  pin is LOW.

Writing to the device is accomplished by having the chip select  $(\overline{S})$  and the write enable  $(\overline{W})$  pins LOW. Data on the

#### **Connection Diagrams**



Top View

input pins will then be written into the memory address specified on the address pins (A0-A15).

#### Features

- Speed Grades: 12 ns/15 ns (NM5104)
- Speed Grades: 15 ns/18 ns (NM100504)
- Balanced read and write cycle times
- Write cycle timing allows 33% of cycle time for system skews
- Temperature compensated F100K ECL I/O
- Power supply -5.2V to ±5% (NM5104)
- Power supply -4.2V to -4.8V (NM100504)
- Low power dissipation <1.4W @ 50 MHz
- Soft error rate less than 100 FIT
- Over 2000V ESD protection
- One micron BiCMOS III process technology
- Over 200 mA latch-up immunity
- Low inductance, high density 28-pin flatpak and 28-pin ceramic DIP

#### 28-Pin Ceramic Flatpak (30 Mil Lead Pitch)



**Top View** 

| Pin Names       |                |  |  |  |  |
|-----------------|----------------|--|--|--|--|
| A0-A15          | Address Inputs |  |  |  |  |
| S               | Chip Select    |  |  |  |  |
| W               | Write Enable   |  |  |  |  |
| Q0-Q3           | Data Out       |  |  |  |  |
| D0-D3           | Data In        |  |  |  |  |
| V <sub>CC</sub> | Ground         |  |  |  |  |
| V <sub>EE</sub> | Power          |  |  |  |  |

# Absolute Maximum Ratings above which useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales . Office/Distributors for availability and specifications.

| Storage Temperature                            | -65°C to +150°C          |
|------------------------------------------------|--------------------------|
| V <sub>EE</sub> Pin Potential to Ground Pin    | -7.0V to +0.5V           |
| Input Voltage (DC)                             | V <sub>EE</sub> to +0.5V |
| Static Discharge Voltage                       |                          |
| (Per MIL-STD 883)                              | >2001V                   |
| Maximum Junction Temperature (T <sub>J</sub> ) | + 150°C                  |
| Output Current (DC Output HIGH)                | —50 mA                   |
| Latch-Up Current                               | >200 mA                  |

These devices contain circuitry to protect the inputs against damage to due to high static voltages or electric fields however, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **AC Test Conditions**

| Input Pulse Levels             | Figure 1     |
|--------------------------------|--------------|
| Input Rise and Fall times      | 0.7 ns       |
| Output Timing Reference Levels | 50% of Input |
| AC Test Circuit                | Figure 2     |

#### Capacitance Tested by Sample Basis

| Symbol | Parameter              | Max | Units |
|--------|------------------------|-----|-------|
| CIN    | Input Pin Capacitance  | 5.0 | pF    |
| COUT   | Output Pin Capacitance | 8.0 | рF    |

#### **Operating Voltage**

| Device   | Voltage                            |
|----------|------------------------------------|
| NM5104   | $V_{EE} = -5.2V \pm 5\%$           |
| NM100504 | $V_{EE} = -4.2V \text{ to } -4.8V$ |

#### **DC Electrical Characteristics** $V_{CC}$ = Ground, $T_{C}$ = 0°C to +85°C

|                 |                      |                                        | r      |        |       |
|-----------------|----------------------|----------------------------------------|--------|--------|-------|
| Symbol          | Parameter            | Conditions                             | Min    | Max    | Units |
| V <sub>OH</sub> | Output HIGH Voltage  | Loading with 50 $\Omega$ to $-2.0V$    | - 1025 | -880   | mV    |
| V <sub>OL</sub> | Output LOW Voltage   |                                        | - 1810 | - 1620 | mV    |
| VIH             | Input HIGH Voltage   |                                        | -1165  | -880   | mV    |
| VIL             | Input LOW Voltage    |                                        | - 1810 | -1475  | mV    |
| lн              | Input HIGH Current   | $V_{IN} = V_{IH(Min)}$                 |        | 50     | μΑ    |
| I <sub>IL</sub> | Input LOW Current    | V <sub>IN</sub> = V <sub>IL(Max)</sub> | -50    | 50     | μΑ    |
| IEE             | Power Supply Current | $f_0 = 50 \text{ MHz}$                 | -250   |        | mA    |

All voltages are referenced to  $V_{CC}$  pin = 0V.

 $\begin{array}{l} t_{R} = \mbox{ Rise Time } \\ t_{F} = \mbox{ Fall Time } \end{array}$ 

50% = Timing Reference Levels



**FIGURE 1. Input Levels** 

TL/D/10390-3



**FIGURE 2. AC Test Circuit** 

NM100504/NM5104

#### **Truth Table**

| ed |
|----|
|    |
|    |
|    |
|    |

#### Logic Diagram



NM100504/NM5104

4

TL/D/10390-5

# **Read Cycles**

NM100504/NM5104

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$ Symbol 12 ns Device 15 ns Device 18 ns Device No. Parameter Units Std. Alt. Min Max Min Max Min Max TRC Address Valid to Address Invalid 1 TAVAX 12 15 18 ns 2 TAVQV TAA Address Valid to Output Valid 12 15 18 ns TAXQX тон з 3 з 3 Address Invalid to Output Invalid ns 7 7 4 TSLSH TRC Chip Select LOW to Chip Select HIGH 7 ns 5 TSLQV TACS Chip Select LOW to Output Valid 5 5 5 ns 6 TSHQL TRCS 4 Chip Select HIGH to Output LOW 4 4 ns

#### Read Cycle 1

Where  $\overline{S}$  is active prior to within TAVQV-TSLQV after address valid.



#### **Read Cycle 2**

Where address is valid a minimum of TAVQV-TSLQV prior to  $\overline{S}$  becoming active.



# NM100504/NM5104

#### Write Cycle 1

This write cycle is  $\overline{W}$  controlled, where  $\overline{S}$  is active (LOW) prior to  $\overline{W}$  becoming active (LOW). In this write cycle the data out (Q) may become active and requires observance of TWLQL to avoid data bus contention in common I/O applications. At the end of the write cycle the data out may become active if  $\overline{W}$  becomes inactive (HIGH) prior to  $\overline{S}$  becoming inactive (HIGH).

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to +85°C

| No. | Sym   | bol  | Parameter                            | 12 ns | Device | 15 ns I | Device | 18 ns | Device | Units |
|-----|-------|------|--------------------------------------|-------|--------|---------|--------|-------|--------|-------|
|     | Std.  | Alt. | ranneter                             | Min   | Max    | Min     | Max    | Min   | Max    | Units |
| 1   | TAVAX | TWC  | Address Valid to Address Invalid     | 12    |        | 15      |        | 18    |        | ns    |
| 7   | TWLSH |      | Write Enable LOW to Chip Select HIGH | 9     |        | 10      |        | 12    |        | ns    |
| 8   | TWHAX | TWHA | Write HIGH to Address Don't Care     | 0     |        | 0       |        | 3     |        | ns    |
| 9   | TWLWH | тw   | Write LOW to Write HIGH              | 9     |        | 10      |        | 12    |        | ns    |
| 10  | TAVWL | TWSA | Address Valid to Write LOW           | 0     |        | 0       |        | 2     |        | ns    |
| 11  | TDVWH |      | Data Valid to Write HIGH             | 9     |        | 10      |        | 14    |        | ns    |
| 12  | TWHDX | TWHD | Write HIGH to Data Don't Care        | 0     |        | 0       |        | 3     |        | ns    |
| 13  | TWLQL | TWS  | Write LOW to Output LOW              |       | 5      |         | 5      |       | 5      | ns    |
| 14  | TWHQV | TWR  | Write HIGH to Output Valid           |       | 12     |         | 15     |       | 18     | ns    |



TL/D/10390-8

#### Write Cycle 2

This write cycle is  $\overline{S}$  controlled, where  $\overline{W}$  is active prior to, or coincident with,  $\overline{S}$  becoming active (LOW). Write cycle 2 has indentical specifications to write cycle 1 with the exceptions of  $\overline{W}$  and  $\overline{S}$  being interchanged. This write cycle may be more convenient for common I/O applications because data bus restrictions are alleviated.

#### AC Timing Characteristics $V_{CC}$ = Ground, $T_C$ = 0°C to +85°C

| No. | Symbol |      | Parameter                              | 12 ns Device |     | 15 ns Device |     | 18 ns Device |     | Units |
|-----|--------|------|----------------------------------------|--------------|-----|--------------|-----|--------------|-----|-------|
|     | Std.   | Alt. | T arameter                             | Min          | Max | Min          | Max | Min          | Max | Units |
| 15  | TAVSL  | TWSA | Address Valid to Chip Select LOW       | 0            |     | 0            |     | 2            |     | ns    |
| 16  | TSLSH  |      | Chip Select LOW to Chip Select HIGH    | 9            |     | 10           |     | 12           |     | ns    |
| 17  | TSHAX  | TWHA | Chip Select HIGH to Address Don't Care | 0            |     | 0            |     | 3            |     | ns    |
| 18  | TSLWH  |      | Chip Select LOW to Write Enable HIGH   | 9            |     | 10           |     | 12           |     | ns    |
| 19  | TDVSH  |      | Data Valid to Chip Select HIGH         | 9            |     | 10           |     | 14           |     | ns    |
| 20  | TSHDX  | TWHD | Chip Select HIGH to Data Don't Care    | 0            |     | 0            |     | 3            |     | ns    |



TL/D/10390-9



4

# National Semiconductor

# NM100494 64k BiCMOS SRAM 16k x 4 Bit

#### **General Description**

The NM100494 is a 65,536-bit fully static, asynchronous, random access memory organized as 16,384 words by 4 bits. The device is based on National's advanced one micron BiCMOS III process. This process utilizes advanced lithography and processing techniques with double polysilicon and double metal bringing high density CMOS to performance driven ECL designs. National's combination of high performance technology and speed optimized circuit designs results in a very high speed memory device.

The NM100494 operates with a -4.2V to -4.8V supply voltage. Reading the memory is accomplished by pulling the chip select ( $\overline{S}$ ) pin LOW while the write enable ( $\overline{W}$ ) pin remains HIGH allowing the memory contents to be displayed on the output pins (Q0-Q3). The output pins will remain inactive (LOW) if either the chip select ( $\overline{S}$ ) pin is HIGH or the write enable ( $\overline{W}$ ) pin is LOW.

Writing to the device is accomplished by having the chip select  $(\overline{S})$  and the write enable  $(\overline{W})$  pins LOW. Data on the input pins will then be written into the memory address specified on the address pins (A0-A13).

#### **Features**

- 15 ns/18 ns speed grades over the commercial temperature range
- Balanced read and write cycle times
- Write cycle timing allows 33% of cycle time for system skews
- Temperature compensated F100K ECL I/O
- Power supply -4.2V to -4.8V
- Low power dissipation <1.3W @ 50 MHz
- Soft error rate less than 100 FIT
- Over 2000V ESD protection
- One micron BiCMOS III process technology
- Over 200 mA latch-up immunity
- Low inductance, high density 28-pin flatpak and 28-pin ceramic DIP

#### **Connection Diagrams**





#### **Top View**

TL/D/10391-3

#### Pin Names

| A0-A13          | Address Inputs |  |  |  |  |
|-----------------|----------------|--|--|--|--|
| ริ              | Chip Select    |  |  |  |  |
| W               | Write Enable   |  |  |  |  |
| Q0-Q3           | Data Out       |  |  |  |  |
| D0-D3           | Data In        |  |  |  |  |
| V <sub>CC</sub> | Ground         |  |  |  |  |
| V <sub>EE</sub> | Power          |  |  |  |  |
|                 |                |  |  |  |  |

# Absolute Maximum Ratings above which useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales . Office/Distributors for availability and specifications.

| Storage Temperature                            | -65°C to +150°C          |
|------------------------------------------------|--------------------------|
| VEE Pin Potential to Ground Pin                | -7.0V to +0.5V           |
| Input Voltage (DC)                             | V <sub>EE</sub> to +0.5V |
| Static Discharge Voltage                       |                          |
| (Per MIL-STD 883)                              | >2001V                   |
| Maximum Junction Temperature (T <sub>J</sub> ) | +150°C                   |
| Output Current (DC Output HIGH)                | —50 mA                   |
| Latch-Up Current                               | >200 mA                  |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields however, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **AC Test Conditions**

| Input Pulse Levels             | Figure 1     |
|--------------------------------|--------------|
| Input Rise and Fall Times      | 0.7 ns       |
| Output Timing Reference Levels | 50% of Input |
| AC Test Circuit                | Figure 2     |

#### Capacitance Tested by Sample Basis

| Symbol | Parameter              | Max | Units |
|--------|------------------------|-----|-------|
| CIN    | Input Pin Capacitance  | 5.0 | pF    |
| COUT   | Output Pin Capacitance | 8.0 | pF    |

#### **Operating Voltage**

| Device   | Voltage                            |
|----------|------------------------------------|
| NM100494 | $V_{EE} = -4.2V \text{ to } -4.8V$ |

#### DC Electrical Characteristics V<sub>CC</sub> = Ground, T<sub>C</sub> = 0°C to +85°C

| Symbol          | Parameter            | Conditions                          | Min    | Max   | Units |
|-----------------|----------------------|-------------------------------------|--------|-------|-------|
| V <sub>OH</sub> | Output HIGH Voltage  | Loading with 50 $\Omega$ to $-2.0V$ | - 1025 | -880  | mV    |
| V <sub>OL</sub> | Output LOW Voltage   |                                     | - 1810 | -1620 | mV    |
| V <sub>IH</sub> | Input HIGH Voltage   |                                     | -1165  | -880  | mV    |
| VIL             | Input LOW Voltage    |                                     | - 1810 | -1475 | mV    |
| IIH             | Input HIGH Current   | $V_{IN} = V_{IH(Min)}$              |        | 50    | μΑ    |
| IIL             | Input LOW Current    | $V_{IN} = V_{IL(Max)}$              | -50    | 50    | μΑ    |
| IEE             | Power Supply Current | $f_0 = 50 \text{ MHz}$              | -240   |       | mA    |

All voltages are referenced to  $V_{CC}$  pin = 0V.



t<sub>R</sub> = Rise Time t<sub>F</sub> = Fall Time 50% = Timing Reference Levels **FIGURE 1. Input Levels** 



**FIGURE 2. AC Test Circuit** 

#### **Truth Table**

| Ŝ | W | D | Q | Mode         |
|---|---|---|---|--------------|
| н | Х | х | L | Not Selected |
| L | L | L | L | Write "0"    |
| L | L | н | L | Write "1"    |
| L | Н | х | Q | Read         |

#### Logic Diagram



TL/D/10391-6

#### **Read Cycles** AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$ Symbol 15 ns Device 18 ns Device No. Units Parameter Std. Alt. Min Max Min Max TRC 15 18 1 TAVAX Address Valid to Address Invalid ns 2 TAVQV TAA Address Valid to Output Valid 15 18 ns 3 TAXQX TOH Address Invalid to Output Invalid 3 3 ns 4 TSLSH TRC Chip Select LOW to Chip Select HIGH 7 7 ns 5 TSLQV TACS Chip Select LOW to Output Valid 5 5 ns 6 TSHQL TRCS 4 Chip Select HIGH to Output LOW 4 ns **Read Cycle 1** Where $\overline{S}$ is active prior to or within TAVQV-TSLQV after address valid. - TAVAX (1)-A (ADDRESS) ADDRESS VALID XXXX TAXQX (3) TAVQV (2) data valid XX) TL/D/10391-7 **Read Cycle 2** Where address is valid a minimum of TAVQV-TSLQV prior to $\overline{S}$ becoming active. - TSLSH (4) -**S** (CHIP SELECT) - TSLQV (5) -- TSHQL (6)-DATA VALID Q (DATA OUT) TL/D/10391-8

#### Write Cycle 1

This write cycle is  $\overline{W}$  controlled, where  $\overline{S}$  is active (LOW) prior to  $\overline{W}$  becoming active (LOW). In this write cycle the data out (Q) may become active and requires observance of TWLQL to avoid data bus contention in common I/O applications. At the end of the write cycle the data out may become active if  $\overline{W}$  becomes inactive (HIGH) prior to  $\overline{S}$  becoming inactive (HIGH).

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$

| No. | Symbol |      | Parameter                            | 15 ns | Device | 18 ns Device |     | Units |
|-----|--------|------|--------------------------------------|-------|--------|--------------|-----|-------|
|     | Std.   | Alt. |                                      | Min   | Max    | Min          | Max | Onits |
| 1   | TAVAX  | TWC  | Address Valid to Address Invalid     | 15    |        | 18           |     | ns    |
| 7   | TWLSH  |      | Write Enable LOW to Chip Select HIGH | 10    |        | 12           |     | ns    |
| 8   | TWHAX  | TWHA | Write HIGH to Address Don't Care     | 0     |        | 3            |     | ns    |
| 9   | TWLWH  | TW   | Write LOW to Write HIGH              | 10    |        | 12           |     | ns    |
| 10  | TAVWL  | TWSA | Address Valid to Write LOW           | 0     |        | 2            |     | ns    |
| 11  | TDVWH  |      | Data Valid to Write HIGH             | 10    |        | 14           |     | ns    |
| 12  | TWHDX  | TWHD | Write HIGH to Data Don't Care        | 0     |        | 3            |     | ns    |
| 13  | TWLQL  | TWS  | Write LOW to Output LOW              |       | 5      |              | 5   | ns    |
| 14  | TWHQV  | TWR  | Write HIGH to Output Valid           |       | 15     |              | 18  | ns    |



TL/D/10391-9

#### Write Cycle 2

ŝ

This write cycle is  $\overline{S}$  controlled, where  $\overline{W}$  is active prior to, or coincident with,  $\overline{S}$  becoming active (LOW). Write cycle 2 has indentical specifications to write cycle 1 with the exceptions of  $\overline{W}$  and  $\overline{S}$  being interchanged. This write cycle may be more convenient for common I/O applications because data bus restrictions are alleviated.

| AC Timing Characteristics $V_{CC}$ = Ground, $T_C = 0^{\circ}C$ to +85°C |       |      |                                        |       |        |       |        |       |
|--------------------------------------------------------------------------|-------|------|----------------------------------------|-------|--------|-------|--------|-------|
| No.                                                                      | Sym   | bol  | Parameter                              | 15 ns | Device | 18 ns | Device | Units |
| NO.                                                                      | Std.  | Alt. |                                        | Min   | Max    | Min   | Max    | onito |
| 15                                                                       | TAVSL | TWSA | Address Valid to Chip Select LOW       | 0     |        | 2     |        | ns    |
| 16                                                                       | TSLSH |      | Chip Select LOW to Chip Select HIGH    | 10    |        | 12    |        | ns    |
| 17                                                                       | TSHAX | TWHA | Chip Select HIGH to Address Don't Care | 0     |        | 3     |        | ns    |
| 18                                                                       | TSLWH |      | Chip Select LOW to Write Enable HIGH   | 10    |        | 12    |        | ns    |
| 19                                                                       | TDVSH |      | Data Valid to Chip Select HIGH         | 10    |        | 14    |        | ns    |
| 20                                                                       | TSHDX | TWHD | Chip Select HIGH to Data Don't Care    | 0     |        | 3     |        | ns    |

#### AC Timing Characteristics V<sub>CC</sub> = Ground, T<sub>C</sub> = 0°C to +85°C



TL/D/10391-10

#### **Consecutive Write Cycles** AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to +85°C Symbol 15 ns Device 18 ns Device No. Parameter Units Std. Alt. Min Max Min Max TWP 21 TWHWL Write Enable HIGH to Write Enable LOW 4 4 ns 22 TSHSL TSP Chip Select HIGH to Chip Select LOW 4 4 ns **Minimum Write Pulse Disable** A (ADDRESS) XXXXX TWHWL (21) W (WRITE ENABLE) TL/D/10391-11 Minimum Select Pulse Disable A (ADDRESS) TSHSL (22) **Š** (CHIP SELECT) TI /D/10391-12 Standard Timing Parameter Abbreviations TIMING EXPLANATIONS The AC Operating Conditions and Characteristics tables typically show either a minimum or maximum limit for a de-Signal name from which interval is defined vice parameter. Those timing parameters which show a min-Transition direction for first signal imum value do so because the system must supply at least Signal name to which interval is defined Transition direction for second signal that much time, even though most devices do not need the full amount. Thus, input requirements are specified from the TL/D/10391-13 external point of view. In contrast, responses from the mem-The transition definitions used in this data sheet are: ory devices (i.e., access times) are specified as a maximum H = Transition to HIGH State time because the device will never provide the data later L = Transition to LOW State V = Transition to Valid State than this stated value, and usually, much sooner. X = Transition to Invalid or Don't Care Condition X Invalid or don't care condition Transition from high to low can occur during this period Transition from low to high can occur during this period TL/D/10391-14 **Ordering Information Temperature Range** Package Type **Ordering Code** Part Number NM100494D15/18 NM100494 0°C to +85°C 28-Pin Ceramic DIP NM100494F15/18 0°C to +85°C 28-Pin Flatpak NM100494

# National Semiconductor

### NM10494 64k BiCMOS SRAM 16k x 4 Bit

#### **General Description**

The NM10494 is a 65,536-bit fully static, asynchronous, random access memory organized as 16,384 words by 4 bits. The device is based on National's advanced one micron BiCMOS III process. This process utilizes advanced lithography and processing techniques with double polysilicon and double metal bringing high density CMOS to performance driven ECL designs. National's combination of high performance technology and speed optimized circuit designs results in a very high speed memory device.

The NM10494 operates with a supply voltage of -5.2V  $\pm 5\%,$  and the input and output voltage levels are 10k ECL I/O compatible.

Reading the memory is accomplished by pulling the chip select  $(\overline{S})$  pin LOW while the write enable  $(\overline{W})$  pin remains HIGH allowing the memory contents to be displayed on the output pins (Q0–Q3). The output pins will remain inactive (LOW) if either the chip select  $(\overline{S})$  pin is HIGH or the write enable  $(\overline{W})$  pin is LOW.

Writing to the device is accomplished by having the chip select  $(\overline{S})$  and the write enable  $(\overline{W})$  pins LOW. Data on

the input pins will then be written into the memory address specified on the address pins (A0-A13).

#### Features

- 10 ns/12 ns/15 ns speed grades over the commercial temperature range
- Balanced read and write cycle times
- Write cycle timing allows 33% of cycle time for system skews
- 10k ECL I/O
- Power supply -5.2V ±5%
- Low power dissipation <1.3W @ 50 MHz
- Soft error rate less than 100 FIT
- Over 2000V ESD protection
- One micron BiCMOS III process technology
- Over 200 mA latch-up immunity
- Low inductance, high density 28-pin flatpak and 28-pin ceramic DIP

#### **Connection Diagrams**

28-Pin Ceramic DIP 28-Pin Ceramic Flatpak (30 Mil Lead Pitch) DO-28 \_ ē 28 -ŝ 27 - W D1 2 DO • - <del>w</del> 27 26 NC D1. 2 D2 -26 -NC D3 25 413 D2 3 24 A12 25 A13 D3 • 00 5 -A11 00. 24 412 01 6 23 5 22 -A10 01-23 -A11 6 V<sub>CC</sub> 8 21 -V<sub>FF</sub> v<sub>cc</sub>. 22 -A10 V<sub>CCQ</sub> - V<sub>EE</sub> 20 - 49 8 21 9 02-02-10 19 - A8 03-9 20 - 49 03-18 A7 19 - 48 A0 — 11 NC-10 18 A1-12 17 -A6 A0 11 - 47 A2 13 16 - A5 A1-12 17 - A6 A3 · 14 15 A2-13 16 - A5 - 44 A3-14 15 TL/D/10393-2 Top View TL/D/10393-3 **Top View** Pin Names A0-A13 Address inputs ŝ Chip Select W Write Enable Q0-Q3 Data Out D0-D3 Data In Ground Vcc  $V_{EE}$ Power

# Absolute Maximum Ratings Above which useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Storage Temperature                            | -65°C to +150°C          |
|------------------------------------------------|--------------------------|
| VEE Pin Potential to Ground Pin                | -7.0V to +0.5V           |
| Input Voltage (DC)                             | V <sub>EE</sub> to +0.5V |
| Static Discharge Voltage                       |                          |
| (Per MIL-STD 883)                              | >2001V                   |
| Maximum Junction Temperature (T <sub>J</sub> ) | + 150°C                  |
| Output Current (DC Output HIGH)                | —50 mA                   |
| Latch-Up Current                               | >200 mA                  |

These devices contain circuitry to protect the inputs against damage due to high static voltages or electric fields however, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **AC Test Conditions**

| Input Pulse Levels             | Figure 1     |
|--------------------------------|--------------|
| Input Rise and Fall Times      | 0.7 ns       |
| Output Timing Reference Levels | 50% of Input |
| AC Test Circuit                | Figure 2     |

#### Capacitance Tested by Sample Basis

| Symbol          | Parameter              | Max | Units |
|-----------------|------------------------|-----|-------|
| C <sub>IN</sub> | Input Pin Capacitance  | 5.0 | pF    |
| COUT            | Output Pin Capacitance | 8.0 | pF    |

#### **Operating Voltage**

| Device  | Voltage               |
|---------|-----------------------|
| NM10494 | $V_{EE}=-5.2V~\pm5\%$ |

#### DC Electrical Characteristics $V_{EE} = -5.2V$ , $V_{CC} = V_{CCQ} = GND$ , $T_C = 0^{\circ}C$ to $+75^{\circ}C$ (Note)

| Symbol          | Parameter            | Conditions                                      | Min                        | Max                        | Units | Tc                      |
|-----------------|----------------------|-------------------------------------------------|----------------------------|----------------------------|-------|-------------------------|
| V <sub>OH</sub> | Output HIGH Voltage  | Loading is $50\Omega$ to $-2.0V$                | 1000<br>960<br>900         | 840<br>810<br>720          | mV    | 0°C<br>+ 25°C<br>+ 75°C |
| V <sub>OL</sub> | Output LOW Voltage   |                                                 | 1870<br>1850<br>1830       | - 1665<br>- 1650<br>- 1625 | mV    | 0°C<br>+ 25°C<br>+ 75°C |
| V <sub>IH</sub> | Input HIGH Voltage   | Guaranteed Input Voltage<br>HIGH for All Inputs | 1145<br>1105<br>1045       | 840<br>810<br>720          | mV    | 0°C<br>+ 25°C<br>+ 75°C |
| VIL             | Input LOW Voltage    | Guaranteed Input Voltage<br>LOW for All Inputs  | - 1870<br>- 1850<br>- 1830 | 1490<br>1475<br>1450       | mV    | 0°C<br>+ 25°C<br>+ 75°C |
| μ               | Input LOW Current    | V <sub>IN</sub> = V <sub>IL(max)</sub>          | -50                        | 50                         | μΑ    |                         |
| Iн              | Input HIGH Current   | V <sub>IN</sub> = V <sub>IH(min)</sub>          |                            | 50                         | μΑ    |                         |
| IEE             | Power Supply Current | f <sub>o</sub> = 50 MHz                         | -240                       |                            | mA    |                         |

Note: The specified limits represent the "worst case" value for the parameter. Since these "worst case" values normally occur at the temperature extremes, additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges.



TL/D/10393-4

t<sub>R</sub> = Rise Time t<sub>F</sub> = Fall Time 50% = Timing Reference Levels  $V_{IH(NOM)} = (V_{IH(MIN)} + V_{IH(MAX)})/2$ 

 $V_{IL(NOM)} = (V_{IL(MIN)} + V_{IL(MAX)})/2$ 

**FIGURE 1. Input Levels** 



TL/D/10393-6

4

NM10494

# Read Cycles

**4M10494** 

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+75^{\circ}C$

| No. | Symbol |      | Symbol Parameter                    | 10 ns Device |     | 12 ns Device |     | 15 ns Device |     | Units |
|-----|--------|------|-------------------------------------|--------------|-----|--------------|-----|--------------|-----|-------|
|     | Std.   | Alt. | r arameter                          | Min          | Max | Min          | Max | Min          | Max |       |
| 1   | TAVAX  | TRC  | Address Valid to Address Invalid    | 10           |     | 12           |     | 15           |     | ns    |
| 2   | TAVQV  | TAA  | Address Valid to Output Valid       |              | 10  |              | 12  |              | 15  | ns    |
| 3   | TAXQX  | тон  | Address Invalid to Output Invalid   | 3            |     | 3            |     | 3            |     | ns    |
| 4   | TSLSH  | TRC  | Chip Select LOW to Chip Select HIGH | 7            |     | 7            |     | 7            |     | ns    |
| 5   | TSLQV  | TACS | Chip Select LOW to Output Valid     |              | 5   |              | 5   |              | 5   | ns    |
| 6   | TSHQL  | TRCS | Chip Select HIGH to Output LOW      |              | 4   |              | 4   |              | 4   | ns    |

#### **Read Cycle 1**

Where  $\overline{S}$  is active prior to or within TAVQV-TSLQV after address valid.



TL/D/10393-7

#### **Read Cycle 2**

Where address is valid a minimum of TAVQV-TSLQV prior to S becoming active.



#### Write Cycle 1

This write cycle is  $\overline{W}$  controlled, where  $\overline{S}$  is active (LOW) prior to  $\overline{W}$  becoming active (LOW). In this write cycle the data out (Q) may become active and requires observance of TWLQL to avoid data bus contention in common I/O applications. At the end of the write cycle the data may become active if  $\overline{W}$  becomes inactive (HIGH) prior to  $\overline{S}$  becoming inactive (HIGH).

#### AC Timing Characteristics $V_{CC} = Ground$ , $T_C = 0^{\circ}C$ to $+75^{\circ}C$

|     |        | <u> </u> |                                      |              |     |              |     |              |     |       |
|-----|--------|----------|--------------------------------------|--------------|-----|--------------|-----|--------------|-----|-------|
| No. | Symbol |          | Parameter                            | 10 ns Device |     | 12 ns Device |     | 15 ns Device |     | Units |
|     | Std.   | Alt.     | runneter                             | Min          | Max | Min          | Max | Min          | Max | Units |
| 1   | TAVAX  | TWC      | Address Valid to Address Invalid     | 10           |     | 12           |     | 15           |     | ns    |
| 7   | TWLSH  |          | Write Enable LOW to Chip Select HIGH | 7            |     | 8            |     | 10           |     | ns    |
| 8   | TWHAX  | тwна     | Write HIGH to Address Don't Care     | 0            |     | 0            |     | 0            |     | ns    |
| 9   | TWLWH  | тw       | Write LOW to Write HIGH              | 7            |     | 8            |     | 10           |     | ns    |
| 10  | TAVWL  | TWSA     | Address Valid to Write LOW           | 0            |     | 0            |     | 0            |     | ns    |
| 11  | TDVWH  |          | Data Valid to Write HIGH             | 7            |     | 8            |     | 10           |     | ns    |
| 12  | TWHDX  | TWHD     | Write HIGH to Data Don't Care        | 0            |     | 0            |     | 0            |     | ns    |
| 13  | TWLQL  | TWS      | Write LOW to Output LOW              |              | 5   |              | 5   |              | 5   | ns    |
| 14  | TWHQV  | TWR      | Write HIGH to Output Valid           |              | 10  |              | 12  |              | 15  | ns    |



TL/D/10393-9

#### Write Cycle 2

This write cycle is  $\overline{S}$  controlled, where  $\overline{W}$  is active prior to, or coincident with,  $\overline{S}$  becoming active (LOW). Write cycle 2 has identical specifications to write cycle 1 with the exceptions of  $\overline{W}$  and S being interchanged. This write cycle may be more convenient for common I/O applications because data bus restrictions are alleviated.

| No. | Symbol |      | Parameter                              | 10 ns Device |     | 12 ns Device |     | 15 ns Device |     | Units |
|-----|--------|------|----------------------------------------|--------------|-----|--------------|-----|--------------|-----|-------|
|     | Std.   | Alt. | Farameter                              | Min          | Max | Min          | Max | Min          | Max |       |
| 15  | TAVSL  | TWSA | Address Valid to Chip Select LOW       | 0            |     | 0            |     | 0            |     | ns    |
| 16  | TSLSH  |      | Chip Select LOW to Chip Select HIGH    | 7            |     | 8            |     | 10           |     | ns    |
| 17  | TSHAX  | TWHA | Chip Select HIGH to Address Don't Care | 0            |     | 0            |     | 0            |     | ns    |
| 18  | TSLWH  |      | Chip Select LOW to Write Enable HIGH   | 7            |     | 8            |     | 10           |     | ns    |
| 19  | TDVSH  |      | Data Valid to Chip Select HIGH         | 7            |     | 8            |     | 10           |     | ns    |
| 20  | TSHDX  | TWHD | Chip Select HIGH to Data Don't Care    | 0            |     | 0            |     | 0            |     | ns    |





TL/D/10393-10



NM10494

#### **Ordering Information**

| Part Number | Temperature Range Package Ty |                    | Ordering Code      |
|-------------|------------------------------|--------------------|--------------------|
| NM10494     | 0°C to +75°C                 | 28-Pin Ceramic DIP | NM10494D10/D12/D15 |
| NM10494     | NM10494 0°C to +75°C         |                    | NM10494F10/F12/F15 |

## PRELIMINARY

# National Semiconductor

# NM100492/NM4492 2k x 9 Advanced Self-Timed SRAM

## Features

- Extremely fast access time
- 5 ns Max (NM4492)
- 7 ns Max (NM100492)
- Power supply: -5.2V ± 5% (NM4492)
- Power supply: -4.2V to -4.8V (NM100492)
- Completely self-timed read and write cycle
- On-chip input and output registers
- Modest power consumption—2W at 7 ns, <1.5W at 100 MHz</p>
- On-chip parity checking—with odd address parity mode pin
- Clock enable input simplifies pipeline control
- Scan diagnostics supported by on-chip scan registers
- High speed ceramic flatpak
- High speed TapePak<sup>™</sup> package under development
- I/O compatible with F100k standard

## **General Description**

The NM100492/NM4492 is an extremely high performance 2k x 9 SRAM. It is the first of a family of similar 9-bit wide SRAMs designed specifically for very high speed ECL computer applications such as register files, writable control stores, cache RAMs, cache tag RAMs, and address translation lookaside buffers. The NM100492/NM4492 offers several features which are very desirable in such applications.

#### ADVANCED SELF-TIMED ARCHITECTURE

This advanced self-timed RAM simplifies the system design of extremely fast memory arrays by minimizing the impact of timing skews on the cycle time of the memory array. All input signals (address, data and control signals) are registered on-chip by a transition of the clock. By registering all inputs with minimal setup and hold times (setup + hold = 2 ns) the troublesome skews inherent with traditional static RAM timing requirements are significantly reduced. With skew problems minimized, very short cycle times become practical. Output registers (self-timed on-chip) hold output data valid for an extended portion of the cycle easing system read timing requirements.

#### HIDDEN WRITE CYCLE MODE

The hidden write cycle timing allows relaxed data bus timing. This will often ease system setup and hold requirements for the data output bus. Hidden write timing is essentially a technique for interleaving reads and writes. This advanced self-timed SRAM supports hidden write timing more conveniently in the system than first generation self-timed SRAM's, due to the unique control signal functions defined for write enable ( $\overline{W}$ ) and chip select ( $\overline{S}$ ). By keeping the output register active (with the last read data) during a write cycle, this device greatly simplifies the timing of interleaved memory architectures. This mode may be very useful in cache and register file applications, where multiple sources and/or destinations may be interleaved within each machine cycle.

#### PARITY CHECKING

The device also offers several convenient features which may be useful in specific applications. One such feature is the on-chip parity checking function. For systems where parity checking is desirable this device will check for odd parity on the 9-bit data input field, and will check for either even or odd parity (depending on the polarity of the parity mode pin -PM) on the 11-bit address field combined with the address parity input. Odd parity is met when the number of highs in the field is odd. Address parity checking can be conveniently disabled if desired, allowing data field only parity checking. If either the data or address demonstrates a parity error, then the parity error output flag is set. The polarity of the error output flag facilitates emitter dot ORing several error outputs for minimal delay. The parity checking feature is benign in the sense that if parity checking is not desired, the output can simply be ignored without detrimental effects to normal operation.

#### SERIAL SCAN DIAGNOSTICS REGISTERS

Another convenient feature provided on-chip is the scan diagnostics register. For system designs where scan diagnostics are included, this device allows observing the state of the input registers (scan out) and forcing the state of the input and output registers (scan in). For writable control store applications the control store can be loaded via the serial channel (scan in), simplifying circuit board layout by eliminating the wide parallel data input bus structure. For systems where scan diagnostics are not desired, the scan enable input can simply be left open allowing the on-chip pulldown device to disable scan functions and provide normal SRAM functionality.

#### **PIPELINE CONTROL**

Yet a third convenient feature is the clock enable input. This control simplifies starting and stopping pipeline operations in pipelined systems. It reduces, and may eliminate, the need to gate the clock signal external to the RAM. This feature is also benign since the on-chip pulldown device will ensure normal operation if the clock enable is not used.

#### MODEST POWER CONSUMPTION

Modest power consumption is achieved without compromising device speed through very unique and innovative circuit design techniques (patents applied for). Power consumption is predominately dependent on clock frequency (1/cycle time) allowing a reduction in power at lower operating frequency.

#### F100K COMPATIBLE I/O

The device is I/O compatible with standard temperature compensated F100K ECL logic, allowing trouble free interfacing in high performance ECL systems.

Functional Block Diagram Scan Functions Excluded



2644MN/264001MN

## NM100492/NM4492





4-35

2644MN/264001MN

## **Advanced Self-Timed RAM Pin Descriptions**

#### INPUTS

All input signals are registered by the rising edge of the clock, and the falling edge of the clock bar. Address, data in, and control lines are all registered in exactly the same manner, and are all specified for exactly the same input setup and hold requirements.

#### Pin Description

- A0-A10 Address Inputs: Used to select the memory location for storing or retrieving data.
- AP Address Parity Input: Should be set/reset to ensure parity when combined with A0–10. May also be tied to V<sub>EE</sub> to disable parity checking of the address field. An internal pulldown is included to disable address parity checking when this input is not connected.
- D0-D8 Data Inputs: During a write operation the data inputs are stored in the specified address location.
- CKE Clock Enable Input: When active (low), this input allows the device to function normally with each rising edge of the clock. When inactive, this input will force the device to do nothing on each rising clock edge, thereby providing a convenient means for controlling the clock input to the device. Although this input functions as if it gates the clock on an off, this input actually is registered by the clock exactly as all other inputs and as such has the same input setup and hold requirements as all other inputs. A natural assumption is that gating off the clock with the clock enable control will reduce the device power consumption substantially; but this assumption is in fact false. The state of the clock enable pin has very little effect on power consumption. An internal pulldown device is included to permit normal operation even when not connected.
- S Chip Select Input: Can be used to inhibit a write operation or to force the device outputs to a deselected (low) state when not writing. When active (low), each rising clock edge allows a write or read operation to occur. When inactive, a write operation is precluded. When inactive, and when Write Enable is also inactive, a deselect read operation will force the outputs to the inactive (low) state. An internal pulldown device is included to permit normal operation even when not connected.
- Write Enable Input: When active (low), each rising clock edge allows a write operation to occur, but when active the write function has no effect on the state of the data output pins. When inactive, each rising clock edge allows either a read operation or a deselect read operation to occur.

#### Pin Description

- CK Differential Clock Input: The "true" side of the differential clock input.
- CK Differential Clock Input: The "complement" side of the differential clock input.

Note: Halting the clock does substantially reduce power consumption.

- SE Scan Enable Input: Enables the serial scan diagnostics mode. With Scan Enable active (high), the contents of the scan shift register is shifted one position on each rising clock edge. The bit shifted out will appear on the QS pin and the bit shifted in will come from the DS pin. Information serially scanned into the device can be loaded into either the input register or the output register. An internal pulldown device is included to permit normal operation even when not connected.
- DS Serial Data Input: When in scan diagnostics mode this input allows serial shifting external data into the scan shift register.

#### OUTPUTS

- QS Serial Data Output: When in scan diagnostics mode this output allows reading internal data directly from the scan shift register. In normal mode, QS will output the same logic level as the last registered value of D8.
- Q0-Q8 Data Outputs: These represent the contents of the addressed memory location during a read cycle. The outputs will not change unless another read cycle occurs, or unless the outputs are forced inactive (low) by a deselect read operation.
- QEP Parity Error Output: Normally low, it goes high when the registered inputs have a parity error. For a read cycle it indicates the address input has a parity error, since data input parity is only checked during write cycles. The parity error output delay approximates access time, appearing close to the time the data word appears in a read cycle. The parity error output signal will remain active (high) for a duration of the one cycle time, after which it may change back to inactive (low) if the next set of inputs contains no parity errors.

#### **POWER SUPPLIES**

- V<sub>EE</sub> Negative Supply
- V<sub>CC</sub> Positive Supply (Ground)
- V<sub>CCQ</sub> Positive Supply (Ground) for output buffers only

#### SHIELD

Used to shield the input pins that are adjacent to V<sub>CC</sub> and V<sub>EE</sub> power pins from mutually coupled inductive noise. These pins should be connected to a DC power level or left floating dependent on board layout convenience. Note that the pin marked PM is actually a shield pin but must be connected to the appropriate level to facilitate parity.

V<sub>CC</sub>REF V<sub>CC</sub> Reference: Positive supply reference for input buffers.

# **Truth Tables**

Recall that all inputs are registered by a rising clock edge. The following truth tables illustrate device operation if the inputs shown are registered; the outputs shown will appear at access time.

## NORMAL OPERATIONS

Normal operations are defined by SE = low for prior and current cycle.

|     |    |   | 1   | nputs |    |   |                | Out | puts |                       |
|-----|----|---|-----|-------|----|---|----------------|-----|------|-----------------------|
| CKE | ริ | W | A   | AP    | РМ | D | Data<br>Parity | Q   | QEP  | Type of Operation     |
| н   | х  | х | х   | х     | x  | x | (X)            | NC  | NC   | No Operation          |
| L   | L  | н | v   | о     | L  | x | (X)            | v   | L    | Read                  |
| L   | L  | н | V   | E     | н  | X | (X)            | l v | L    | Read                  |
| L   | н  | н | X   | Х     | X  | X | (X)            | L   | L    | Deselect              |
| L   | L  | н | V   | Е     | L  | X | (X)            | l v | н    | Read, A Parity Error  |
| L   | L  | н | v   | 0     | н  | x | (X)            | V V | н    | Read, A Parity Error  |
| L   | L  | L | v   | о     | L  | v | (0)            | NC  | L    | Write                 |
| L   | L  | L | l v | Е     | н  | v | (0)            | NC  | L    | Write                 |
| L   | н  | L | X   | Х     | X  | X | (X)            | NC  | L    | Write Inhibit         |
| L   | L  | L | V   | Е     | L  | v | (0)            | NC  | н    | Write, A Parity Error |
| L   | L  | L | V   | 0     | н  | v | (O)            | NC  | н    | Write, A Parity Error |
| L   | L  | L | l v | 0     | L  | v | (E)            | NC  | н    | Write, D Parity Error |
| L   | L  | L | V   | Е     | н  | v | (E)            | NC  | н    | Write, D Parity Error |

Special Characters: O = Odd, E = Even, NC = No Change

#### SCAN MODE OPERATION

Scan operation depends on current and prior states of SE (as registered by the rising edge of the clock), and on the state of the  $\overline{CKE}$  bit after scan is completed (as scanned in serially):

|             | Inp           | uts            |    |    | Outputs |      |                                                                                                                                                               |
|-------------|---------------|----------------|----|----|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Prior<br>SE | Current<br>SE | Scanned<br>CKE | DS | QS | Q       | QEP  | Type of Operation                                                                                                                                             |
| L           | L             | х              | x  | D8 | x       | x    | Normal Operation                                                                                                                                              |
| L           | н             | x              | x  | D7 | NC      | NC   | Enter scan mode and do first shift                                                                                                                            |
| н           | н             | x              | v  | v  | NC      | NC   | Serial shift on each clock                                                                                                                                    |
| Н           | L             | L              | x  | V  | V/NC    | V/NC | Exit scan mode; do last shift<br>and then execute instruction<br>scanned into input register; if<br>read or deselect Q and QEP will<br>update, else no change |
| Н           | L             | Н              | x  | v  | V       | V    | Exit scan mode; do last shift<br>and then copy scan register into<br>Q and QEP; do not execute<br>input instruction                                           |

## **Connection Diagram**



## Absolute Maximum Ratings Above which the useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Input \ | /oltage | (DC) |
|---------|---------|------|
|---------|---------|------|

V<sub>EE</sub> - 0.5V to +0.5V -50 mA Max

 nal Semiconductor Sales
 Output Current (DC, High)

 ability and specifications.
 Power consumption of the

 -65°C to + 150°C
 the clock frequency. Linear

 + 150°C Max
 specified less the quiescer

 0°C to + 75°C
 MHz will result in a reaso

| Case Temperature under Bias | 0°C to +75°C   |
|-----------------------------|----------------|
| VEE Potential (to Ground)   | -7.0V to +0.5V |

Storage Temperature

Junction Temperature

ļ

ź

Power consumption of the device is primarily a function of the clock frequency. Linear derating of the operating current specified less the quiescent current specified by 1.25 mA/ MHz will result in a reasonable approximation at the frequency of interest (lower frequency results in lower power).

## **Operating Voltage**

| Device   | Voltage                            |
|----------|------------------------------------|
| NM4492   | $V_{EE} = -5.2V \pm 5\%$           |
| NM100492 | $V_{EE} = -4.2V \text{ to } -4.8V$ |

## DC Characteristics $T_C = 0^{\circ}C$ to $+75^{\circ}C$

| Symbol           | Parameter                  | Conditions                | Min    | Max    | Units |
|------------------|----------------------------|---------------------------|--------|--------|-------|
| IEEO             | Operating Current ( $-5$ ) | T <sub>CHCH</sub> = 5 ns  | -500   |        | mA    |
| IEEO             | Operating Current (-7)     | T <sub>CHCH</sub> = 7 ns  | -400   |        | mA    |
| IEEO             | Operating Current (-10)    | T <sub>CHCH</sub> = 10 ns | -330   |        | mA    |
| IEEQ             | Quiescent Current          | $Clock = V_{IL}/V_{IH}$   | 120    |        | mA    |
| կլ               | Input Low Current          |                           | -50    | + 170  | μΑ    |
| Ιн               | Input High Current         |                           |        | + 220  | μΑ    |
| V <sub>OH</sub>  | Output HIGH Voltage        | 50 $\Omega$ to $-2V$      | - 1025 | -880   | mV    |
| VOL              | Output LOW Voltage         | 50 $\Omega$ to $-2V$      | - 1810 | - 1620 | mV    |
| VOHC             | Output HIGH Corner V       | 50 $\Omega$ to $-2V$      | - 1025 |        | mV    |
| V <sub>OLC</sub> | Output LOW Corner V        | 50 $\Omega$ to $-2V$      |        | - 1620 | mV    |
| VIH              | Input HIGH Voltage         |                           | -1165  | -880   | mV    |
| VIL              | Input LOW Voltage          |                           | - 1810 | - 1475 | mV    |

# **Read Cycle**

#### DESCRIPTION

A read cycle is performed when the following conditions are present at the time the clock rising edge registers the inputs:  $\overrightarrow{CKE} = \text{Low}, \overrightarrow{S} = \text{Low}, \overrightarrow{W} = \text{High}, \text{SE} = \text{Low}$  and was low for the previous cycle also. At access time the outputs become valid, making a single glitch free transition from the previous state to the new state. A deselect read cycle is very similar to a read cycle except that  $\overrightarrow{S} = \text{High}$ , and the outputs all go inactive (low) at access time. The minimum

read cycle time realized in an application is largely a function of the system skews between inputs, and of setup and hold requirements of the device to which the RAM provides data. If the address field and address parity bit combine to parity then the parity error output will not assert, remaining low. The parity error output timing closely approximates access time and meets the same specifications.

## **AC Characteristics**

 $T_C = 0^{\circ}C$  to +75°C. Input levels are -0.9V and -1.7V. Timing References are -1.3V (Note 1).

| Symbol              | Parameter              | 5 ns (Prelim) |     | 7 ns Device |     | 10 ns Device |     | Units |
|---------------------|------------------------|---------------|-----|-------------|-----|--------------|-----|-------|
| Cymbol              | rarameter              | Min           | Max | Min         | Max | Min          | Max | Onits |
| t <sub>CHCH</sub>   | Cycle Time             | 5             |     | 7           |     | 10           |     | ns    |
| t <sub>CHQV</sub>   | Access Time (Note 2)   | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |
| t <sub>CHQL</sub>   | Disable Time           | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |
| t <sub>IVCH</sub>   | Input Setup Time       | 0             |     | 0           |     | 0            |     | ns    |
| t <sub>CHIX</sub>   | Input Hold Time        | 2             |     | 2.5         |     | 3            |     | ns    |
| t <sub>CHCL</sub>   | Clock High Pulse Width | 1.5           |     | 1.5         |     | 2            |     | ns    |
| t <sub>CLCH</sub>   | Clock Low Pulse Width  | 1.5           |     | 1.5         |     | 2            |     | ns    |
| t <sub>CHQEPV</sub> | Parity Access (Note 2) | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |

Output Load: 3.0 pF and 50 $\Omega$  to -2.0V

Note 1: All maximum timing specs are referenced to the latter of CLK and CLK, whichever occurs later. All minimum timing specs are referenced to the earlier of CLK and CLK. CLK and CLK must cross each other between 10% and 90% of AC input levels.

Note 2: Maximum access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.



## Write Cycle

## DESCRIPTION

A write cycle is performed when the following conditions are present at the time the clock rising edge registers the inputs:  $\overrightarrow{CKE} = Low, \overrightarrow{S} = Low, \overrightarrow{W} = Low, SE = Low and was low for the previous cycle also. The minimum write cycle time realized in an application is largely a function of the system skews on the inputs. Notice that a write cycle will$ 

not cause a change in any output except the parity error output; data outputs remain unchanged in any case. During writes parity is checked on both the address field (combined with the address parity input) and the data field. The parity error output will not assert if both fields show parity. The parity error output timing closely approximates access time and meets the same access time specifications.

## **AC Characteristics**

 $T_C = 0^{\circ}C$  to  $+75^{\circ}C$ . Input levels are -0.9V and -1.7V. Timing References are -1.3V (Note 1).

| Symbol            | Parameter              | 5 ns (Prelim) |     | 7 ns Device |     | 10 ns Device |     | Units |
|-------------------|------------------------|---------------|-----|-------------|-----|--------------|-----|-------|
| oymbol            | rarameter              | Min           | Max | Min         | Max | Min          | Max |       |
| tснсн             | Cycle Time             | 5             |     | 7           |     | 10           |     | ns    |
| t <sub>IVCH</sub> | Input Setup Time       | 0             |     | 0           |     | 0            |     | ns    |
| t <sub>CHIX</sub> | Input Hold Time        | 2             |     | 2.5         |     | 3            |     | ns    |
| t <sub>CHCL</sub> | Clock High Pulse Width | 1.5           |     | 1.5         |     | 2            |     | ns    |
| t <sub>CLCH</sub> | Clock Low Pulse Width  | 1.5           |     | 1.5         |     | 2            |     | ns    |
| t <sub>CHQV</sub> | Parity Access Time     | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |
| t <sub>CHQL</sub> | Disable Time           | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |

Output Load: 3.0 pF and 50  $\Omega$  to -2.0V

Note 1: All maximum timing specs are referenced to the latter of CLK and CLK, whichever occurs later. All minimum timing specs are referenced to the earlier of CLK and CLK. CLK and CLK must cross each other between 10% and 90% of AC input levels.

Note 2: Maximum access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.



TL/D/9748-6

## **Hidden Write Cycle**

The hidden write cycle allows the SRAM to be operated at twice the bandwidth of the data output bus. With relaxed data bus timing (relative to the SRAM address & control input timing) system constraints of setup and hold times may be much more easily met. Hidden write is a technique for interleaving read and write cyles in such a way that the write cycle timing has no effect on the data output bus (read timing). To allow hidden write operation the definition of the functions performed by select ( $\overline{S}$ ) and write ( $\overline{W}$ ) are subtly but importantly different than implemented on common SRAMs.

With hidden write timing there are no unusual restrictions. Consecutive read and write cycles may be at different or at the same address location. If a read is not desired at any given moment a read deselect or a no op may be executed instead. Similarly, if a write is unnecessary a write inhibit or no op may be substituted. Hidden write can provide throughput enhancement in certain cases. If, for example, the RAM is utilized as a register file, and provides data to a pipelined ALU implemented in a gate array. If the ALU data input register requires 3 ns setup and 3 ns hold, the total data input window required is 4 ns wide. The SRAM maximum access is 7 ns, and the minimum access time is 2.5 ns; the difference is the guaranteed data output valid window. In this example the SRAM must be operated at greater than 9 ns cycle time to allow room for data and clock skews. Depending on system details maybe 10 or 11 ns cycle could be practical. In contrast, using hidden write timing the memory could be run at 7 ns cycles with the data output bus cycle times of 14 ns, easing the ALU setup and hold times while allowing a store and a fetch every 14 ns.



## Scan Mode

#### DESCRIPTION

The scan mode allows serial input and output for diagnostics or for loading RAM (e.g., in a writable control store application). In overview:

- 1. The first clock cycle with scan active (SE = High) causes the device to enter scan mode and serially shift.
- 2. Succeeding clock cycles with scan active cause serial shifting, and
- 3. The first clock cycle with scan inactive (SE = Low) causes the device to shift and then execute (conditionally) either the scanned in instruction or to force the outputs to a scanned in test vector (see truth table).

Several devices can be linked serially in a scan chain. A detailed description follows:

- Scan bits are transferred from the input register to the scan serial register at the end of every regular read or write cycle. The device also transfers a fixed scan signature into the remaining bits of the serial scan register in preparation to also shift this data out (the remaining bits are those bits of the serial shift register which correspond with the output register).
- On the first and each succeeding clock rising edge with scan active (SE = High) the device will shift the serial shift register one bit.
  - A. The state of DS is shifted into the chain.
  - B. The last bit of the chain is shifted out on QS.
  - C. The other outputs remain unchanged. The rest of the RAM executes a no operation. It will not write regardless of the state of the bit in the WE location of the input register.
  - D. Any number of shifts can occur in scan mode; two to infinite shifts are possible.

- 3. The first rising clock edge with scan inactive (SE = Low) causes the device to shift the scan chain and exit scan mode and to conditionally either:
  - A. Execute the scanned in instruction (e.g., read, write, deselect) with normal timing response (access, cycle) only if the scanned in bit in the  $\overline{CKE}$  location of the input register is active ( $\overline{CKE} = Low$ ). The output may be affected, according to the instruction executed. The contents of the scan register bits corresponding to the output register are ignored.

Or:

- B. Transfer the contents of the scan register into the output buffer, and ignore the contents of the input register, only if the scanned in bit in the  $\overline{\text{CKE}}$  location of the input register is inactive ( $\overline{\text{CKE}}$  = High).
- 4. The second and succeeding clock cycles after scan is inactive (SE = Low) are defined as normal mode operations and do not cause any scan functions.

The scan sequence is:

Input DS

- to Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, QEP,
- to AP, A2, A1, A0, A6, A5, A4, A3, A10, A9, A8, A7,

to WE, CS, CKE,

to D0, D1, D2, D3, D4, D5, D6, D7, D8,

to QS Output

The scan logic is designed to output a sequence of bits recognizable as a scan signature, intended as an aid in fault detection in those cases where the fault causes a malfunction in the serial scan chain. This bit sequence can be easily recognized by the scan diagnostics processor as it is shifted out, providing a reasonably sure method of determining where and/or if the serial scan chain is defective. The scan signature bit sequence corresponds to the outputs:

| QO | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7 | Q8 | QEP |
|----|----|----|----|----|----|----|----|----|-----|
| н  | L  | L  | н  | L  | н  | L  | н  | н  | L   |

# **AC Characteristics**

 $T_{\rm C} = 0^{\circ}{\rm C}$  to +75°C. Input levels are -0.9V and -1.7V. Timing References are -1.3V (Note 1).

| Symbol             | Parameter                         | 5 ns (Prelim) |     | 7 ns Device |     | 10 ns Device |     | Units |
|--------------------|-----------------------------------|---------------|-----|-------------|-----|--------------|-----|-------|
|                    | i urunotor                        | Min           | Max | Min         | Max | Min          | Max |       |
| tснсн              | Serial Scan Mode Cycle Time       | 5             |     | 7           |     | 10           |     | ns    |
| t <sub>DSVCH</sub> | Serial Data Setup Time            | 0             |     | 0           |     | 0            |     | ns    |
| t <sub>CHDSX</sub> | Serial Data Hold Time             | 2.0           |     | 2.5         |     | 3            |     | ns    |
| t <sub>CHQSV</sub> | Serial Output Delay Time (Note 2) | 2.5           | 5   | 2.5         | 7   | 2.5          | 10  | ns    |

Output Load: 3.0 pF and 50 $\Omega$  to -2.0V

Note 1: All maximum timing specs are referenced to the latter of CLK and CLK, whichever occurs later. All minimum timing specs are referenced to the earlier of CLK and CLK. CLK and CLK must cross each other between 10% and 90% of AC input levels.

Note 2: Maximum access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.



TL/D/9748-8

# National Semiconductor

# NM10E149 256 x 4-Bit ECL EPROM

## **General Description**

The NM10E149 is a fully decoded high-speed 1024-bit ultraviolet Erasable and electrically Programmable Read Only Memory (EPROM) device, organized 256 words by four bits. This device is well suited for ECL logic replacement applications such as programmable decoders and arbitrary function elements. It is also very useful as high speed fixed control store memory for microcoded machines. The NM10E149 is voltage compensated and compatible with the 10K family. This device is enabled when  $\overline{CS}$  is LOW. Prior to programming, all outputs are active HIGH in the enabled state. Programmed bits will furnish LOW levels at corresponding outputs. When the device is disabled ( $\overline{CS}$  is HIGH) all outputs are LOW.

The NM10E149 has easy TTL compatible programming and verify modes. Programming occurs when  $V_{PP}$  is at 12.5V and  $\overline{CS}$  is at a TTL LOW. Verify occurs when  $V_{PP}$  and  $\overline{CS}$  are at a TTL LOW.

The enhanced testability provided by the erasable technology of the NM10E149 ensures that only the highest quality product leaves the factory. Users, as a result, save significantly in cost and time relative to currently available bipolar fuse link PROM alternatives. These conventional one-timeprogrammable devices must rely on special test bits outside the main memory array to verify programmability and adherence to parametric specifications. Consequently, users must bear the burden of yield loss at programming due to untested bad bits and then must employ expensive and time consuming parametric tests (and again suffer yield loss) after programming. Instead, with the NM10E149, the entire memory array is tested at the factory for programmability, followed by complete DC and AC parametric tests performed using data stored in the actual memory array, which is especially critical for these speed sensitive ECL devices. This way, users are assured optimum programming yield and can minimize post-programming parametric tests. The NM10E149's advanced technology and innovative design present a clear choice for high performance with low cost of ownership.

## Features

- BiCMOS III process
- Fast address access time 5 ns, 7 ns, 10 ns max
- Operating power: 730 mW max, 500 mW typ
- Compatible with 10K ECL
- U.V. erasable
- Eraseable cell technology allows complete testing ensuring superior quality
- Open-emitter outputs for memory expansion
- Standard 16-pin dual-in-line package
- Full address decoding on chip
- CMOS EPROM compatible programming
- NM10E149 power supply =  $-5.2V \pm 5\%$

## **Connection Diagram**



Pin Names

| •                              |                   |
|--------------------------------|-------------------|
| CS                             | Chip Select Input |
| A <sub>0</sub> -A <sub>7</sub> | Address Inputs    |
| O <sub>0</sub> -O <sub>3</sub> | Data Outputs      |

4



TL/D/10433-3

## **Logic Symbol**



## **Functional Description**

The NM10E149 is a fully decoded BiCMOS erasable programmable read only memory organized 256 words by four bits per word. Word selection is achieved by means of an 8bit address, A0 through A7. As in conventional ROM operation, the chip is selected, a binary address is applied to A0 through A7, and data is valid at the outputs after TAVQV.

## DEVICE OPERATION

The six modes of operation of the NM10E149 are listed in Table I. For the read mode with 10K ECL levels, V<sub>CC</sub> and V<sub>PP</sub> are grounded and V<sub>EE</sub> is supplied at a nominal -5.2V. In the programming and verify modes with TTL I/O levels, V<sub>EE</sub> is tied to ground, V<sub>CC</sub> is supplied at 6.0V, and V<sub>PP</sub> swings from a TTL LOW to 12.5V.

## TL/D/10433-2

| TABLE I. Mode Selection                                   |       |     |           |                     |                       |  |  |  |  |  |
|-----------------------------------------------------------|-------|-----|-----------|---------------------|-----------------------|--|--|--|--|--|
| Mode                                                      | Pin   |     |           |                     |                       |  |  |  |  |  |
| V <sub>EE</sub> V <sub>CC</sub> V <sub>PP</sub> CS Output |       |     |           |                     |                       |  |  |  |  |  |
| ECL Read                                                  | -5.2V | GND | GND       | ECL - VIL           | ECL Data Out          |  |  |  |  |  |
| ECL Deselect                                              | -5.2V | GND | GND       | ECL – VIH           | ECL - V <sub>OL</sub> |  |  |  |  |  |
| TTL Verify                                                | GND   | 6V  | TTL - VIL | TTL V <sub>IL</sub> | TTL Data Out          |  |  |  |  |  |
| TTL Deselect                                              | GND   | 6V  | TTL - VIL | TTL – VIH           | TRI-STATE             |  |  |  |  |  |
| Program                                                   | GND   | 6V  | 12.5V     | TTL V <sub>IL</sub> | TTL Data In           |  |  |  |  |  |
| Program Inhibit                                           | GND   | 6V  | 12.5V     | TTL – VIH           | TRI-STATE             |  |  |  |  |  |

## Functional Description (Continued)

#### ECL Read Mode

In the ECL read mode, the device's outputs are enabled when  $\overline{\text{CS}}$  is LOW. When disabled ( $\overline{\text{CS}}$  HIGH), all outputs are forced LOW.

An unterminated emitter-follower output is provided to allow maximum flexibility in output connection. In many applications, such as memory expansion, the outputs of many NM10E149 devices can be tied together in a wired-OR. For large memories using this arrangement, the fast chip select access time permits the decoding of  $\overline{CS}$  from the address without increasing address access time.

Regardless of the output configuration, an external  $50\Omega$  termination resistor to -2V, or an equivalent network, must be used to provide a LOW at the output.

#### TTL PROGRAMMING

**CAUTION:** Exceeding 13V on pin 1 ( $V_{PP}$ ) will damage the NM10E149.

Initially and after each erasure, all bits of the NM10E149 are in the "11" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NM10E149 is in the programming mode when the V<sub>PP</sub> power supply is at 12.5V. To prevent damage to the device, V<sub>CC</sub> should be stable at 6V before applying the 12.5V, and V<sub>PP</sub> should have a maximum of 0.25V of overshoot when switching. Before V<sub>PP</sub> is supplied with the high voltage, the data output bus must be in a high impedance mode. This requirement prevents bus driver conflicts when, during V<sub>PP</sub>'s ramp to 12.5V, the device momentarily passes through the ECL read mode with outputs enabled. After V<sub>PP</sub> has reached 12.5V and is stable, the data to be programmed is applied four bits in parallel to the data output pins.

When the address and data are at stable TTL levels, an active LOW TTL program pulse is applied to the  $\overline{\rm CS}$  input. A program pulse must be applied to each address location to be programmed. Any location may be programmed at any time—either individually, sequentially, or at random. The NM10E149 is designed to be programmed interactively, where each address programs with a series of 1.0 ms pulses until it verifies. The NM10E149 must not be programmed with a DC signal applied to the  $\overline{\rm CS}$  input.

Programming multiple NM10E149's in parallel with the same data can easily be accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NM10E149's may be connected together when they are programmed with the same data. A LOW level TTL pulse applied to the  $\overline{CS}$  input programs the paralleled devices.

#### TTL Program Verify

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify mode is attained when  $V_{PP}$  is at a TTL LOW and the outputs are enabled by  $\overline{CS}$  being at a TTL LOW level.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the NM10E149 are such that erasure begins to occur when the device is exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the ( $3000\text{\AA}-4000\text{\AA}$ ) range.

After programming, opaque labels should be placed over the NM10E149 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NM10E149 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intenisty  $\times$  exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>.

The NM10E149 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II shows the minimum NM10E149 erasure time for various light intensities.

| TABLE II. Minimum NM10E149 Erasure Time | TABLE I | I. Minimum | NM10E149 | <b>Erasure Time</b> |
|-----------------------------------------|---------|------------|----------|---------------------|
|-----------------------------------------|---------|------------|----------|---------------------|

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |
|---------------------------------------------------|---------------------------|
| 15,000                                            | 20                        |
| 10,000                                            | 25                        |
| 5,000                                             | 50                        |

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in-complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current has three segments that are of interest to the system designerthe standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated supply transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between supply and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between supply and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Storage Temperature                                                               | -65°C to +125°C |
|-----------------------------------------------------------------------------------|-----------------|
| Maximum Junction Temperature                                                      | + 125°C Max     |
| Case Temperature under Bias                                                       | 0°C to +85°C    |
| Supply Voltage Range (V <sub>CC</sub> -V <sub>EE</sub> )                          | -0.5V to +7V    |
| V <sub>PP</sub> w.r.t. V <sub>EE</sub> (4.2V $\leq$ V <sub>CC</sub> $\leq$ 6.25V) | -0.5V to +13.0V |

| Input Voltage             | $V_{\text{EE}} - 0.5 \text{V}$ to $V_{\text{CC}} + 0.5 \text{V}$ |
|---------------------------|------------------------------------------------------------------|
| Output Current (ECL Mode) | -50 mA Max                                                       |
| Output Current (TTL Mode) | ±60 mA                                                           |

## **Operating Conditions**

| ECL Operating Range                          | $V_{EE} = -5.46V \text{ to } -4.94V$                                                  |
|----------------------------------------------|---------------------------------------------------------------------------------------|
| ECL Temperature Range                        | $T_{C} = 0^{\circ}C \text{ to } +75^{\circ}C$                                         |
| TTL Operating Range<br>TTL Temperature Range | $V_{CC} = 4.2V \text{ to } 6.25V$ $T_{C} = 20^{\circ}\text{C to } 30^{\circ}\text{C}$ |

# **ECL Read Operation**

**DC Electrical Characteristics**  $V_{EE} = -5.2V$ ,  $V_{CC} = V_{PP} = GND$ ,  $T_C = 0^{\circ}C$  to  $+75^{\circ}C$ 

| Symbol            | Parameter                     | Conditions                                                        |                                | тс                      | Min                  | Max                        | Units |
|-------------------|-------------------------------|-------------------------------------------------------------------|--------------------------------|-------------------------|----------------------|----------------------------|-------|
| V <sub>OH</sub>   | Output HIGH Voltage           | $V_{IN} = V_{IH(Max)}$<br>or $V_{IL(Min)}$                        | Loading is $50\Omega$ to $-2V$ | 0°C<br>+ 25°C<br>+ 75°C | 1000<br>960<br>900   | 840<br>810<br>720          | mV    |
| V <sub>OL</sub>   | Output LOW Voltage            |                                                                   |                                | 0°C<br>+ 25°C<br>+ 75°C | 1870<br>1850<br>1830 | - 1665<br>- 1650<br>- 1625 | mV    |
| V <sub>OHC</sub>  | Output HIGH Voltage           | V <sub>IN</sub> = V <sub>IH(Min)</sub><br>or V <sub>IL(Max)</sub> |                                | 0°C<br>+ 25°C<br>+ 75°C | 1020<br>980<br>920   |                            | mV    |
| V <sub>OLC</sub>  | Output LOW Voltage            |                                                                   |                                | 0°C<br>+ 25°C<br>+ 75°C |                      | 1645<br>1630<br>1605       | mV    |
| VIH               | Input HIGH Voltage            | Guaranteed Input Voltage<br>HIGH for All Inputs                   |                                | 0°C<br>+ 25°C<br>+ 75°C | 1145<br>1105<br>1045 | -840<br>-810<br>-720       | mV    |
| VIL               | Input LOW Voltage             | Guaranteed Input Voltage<br>LOW for All Inputs                    |                                | 0°C<br>+ 25°C<br>+ 75°C | 1870<br>1850<br>1830 | 1490<br>1475<br>1450       | mV    |
| IIL               | Input LOW Current             | V <sub>IN</sub> = V <sub>IL(Min)</sub>                            |                                |                         | -50                  | 170                        | μA    |
| l <sub>IH</sub> . | Input HIGH Current All Inputs | $V_{\rm IN} = V_{\rm IH(Max)}$                                    |                                |                         |                      | 220                        | μΑ    |
| IEE               | Power Supply Current          | Inputs and Outputs Open                                           |                                |                         | -140                 |                            | mA    |

## AC Electrical Characteristics v<sub>EE</sub> $-5.2V \pm 5\%$ , v<sub>CC</sub> = v<sub>PP</sub> = GND, T<sub>C</sub> = 0°C to $+75^{\circ}$ C

| Symbol | Parameter                          | -5  |     | -7  |     | -10 |     | Units |
|--------|------------------------------------|-----|-----|-----|-----|-----|-----|-------|
|        | raidiletei                         | Min | Max | Min | Max | Min | Max | Unito |
| TAVQV  | Address Access Time                |     | 5   |     | 7   |     | 10  | ns    |
| TAXQX  | Address Change<br>to Output Change | 1.0 |     | 1.0 |     | 1.0 |     | ns    |
| TSLQV  | Chip Select Access                 |     | 4   |     | 5   |     | 6   | ns    |
| TSHQL  | $\overline{CS}$ to Output Disable  |     | 3   |     | 4   |     | 5   | ns    |
| TSHQX  | CS High to Output Change           | 0   |     | 0   |     | 0   |     | ns    |



4

## TTL Programming/Verify Operation (Notes 1, 2, 3)

| Symbol            | Parameter                      | Conditions                                                                                                   | Min   | Max             | Units |
|-------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-----------------|-------|
| ILI               | Input Leakage                  | $V_{EE} \le V_{IN} \le V_{CC}$                                                                               |       | ±100            | μΑ    |
| LO                | Output Leakage                 | $\text{CS} = \text{V}_{\text{IH}}, \text{V}_{\text{EE}} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}}$ |       | ± 100           | μΑ    |
| lcc               | V <sub>CC</sub> Supply Current | Outputs Open                                                                                                 |       | 140             | mA    |
| Ipp               | VPP Supply Current             |                                                                                                              |       | 30              | mA    |
| V <sub>OL</sub>   | Output Low Voltage             | I <sub>OL</sub> = 2.1 mA (Note 4)                                                                            |       | 0.45            | V     |
| V <sub>OH</sub>   | Output High Voltage            | I <sub>OH</sub> = -400 μA (Note 4)                                                                           | 2.4   |                 | v     |
| V <sub>IL</sub>   | Input Low Level                | (Note 4)                                                                                                     | -0.1  | 0.8             | V     |
| V <sub>IH</sub>   | Input High Level               | (Note 4)                                                                                                     | 2.0   | V <sub>CC</sub> | V     |
| V <sub>PP</sub>   | Programming Supply             | Program Mode                                                                                                 | 12.25 | 12.75           | v     |
|                   | Voltage                        | TTL Verify Mode                                                                                              | -0.1  | 0.8             | v     |
| V <sub>PPOS</sub> | V <sub>PP</sub> Overshoot      | Figure 6                                                                                                     |       | 0.25            | V     |
| V <sub>CC</sub>   | Power Supply Voltage           | Program Mode                                                                                                 | 5.75  | 6.25            | v     |
|                   |                                | TTL Verify Mode                                                                                              | 4.2   | 6.25            | , v   |

**DC Characteristics**  $T_A = +25^{\circ}C$ ,  $V_{CC} = 4.2V-6.25V$ ,  $V_{EE} = GND$ 

## AC Electrical Characteristics $T_A = +25^{\circ}C$ , $V_{CC} = 4.2V-6.25V$ , $V_{EE} = GND$ (Notes 1,2,3,4)

| Symbol | Parameter                | Min | Max  | Units |
|--------|--------------------------|-----|------|-------|
| TAVSL  | Address Setup            | 2   |      | μs    |
| TPHSL  | V <sub>PP</sub> Setup    | 4   |      | μs    |
| TPHDV  | TRI-STATE® Hold          | 2   |      | μs    |
| TDVSL  | Data Setup               | 2   |      | μs    |
| TSHAX  | Address Hold             | 0   |      | μs    |
| TSHPL  | V <sub>PP</sub> Hold     | 4   |      | μs    |
| TSHDX  | Data Hold                | 2   |      | μs    |
| TSLSH  | CS Pulse Width           | 0.8 | 1.05 | ms    |
| TDZPL  | TRI-STATE Setup          | 2   |      | μs    |
| TPLSL  | V <sub>PP</sub> Recovery | 2   |      | μS    |
| TAVQV  | Address Access           |     | 1    | μs    |
| TSLQV  | CS Access                |     | 1    | μs    |
| TSHQZ  | CS to TRI-STATE          |     | 1    | μs    |

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2:  $V_{CC}$  must be applied before  $V_{PP}$  and removed after  $V_{PP}$ . The device must not be inserted into or removed from a socket with voltage applied to  $V_{PP}$  or  $V_{CC}$ . Note 3: The absolute maximum voltage which may be applied to the  $V_{PP}$  pin during programming is 13V. Care must be taken when switching the  $V_{PP}$  supply to prevent any overshoot from exceeding the 13V maximum specification. At least a 0.1  $\mu$ F capacitor is required to decouple  $V_{PP}$  and  $V_{CC}$  to GND to suppress spurious voltage transients which may damage the device.

Note 4: These parameters are sampled only, and are not 100% tested.



4-51

4



## PRELIMINARY

# National Semiconductor

# NM100E149 256 x 4-Bit ECL EPROM

## **General Description**

The NM100E149 is a fully decoded high-speed 1024-bit ultraviolet Erasable and electrically Programmable Read Only Memory (EPROM) device, organized 256 words by four bits. This device is well suited for ECL logic replacement applications such as programmable decoders and arbitrary function elements. It is also very useful as high speed fixed control store memory for microcoded machines. The NM100E149 is voltage and temperature compensated and compatible with the 100K family. This device is enabled when  $\overline{CS}$  is LOW. Prior to programming, all outputs are active HIGH in the enabled state. Programmed bits will furnish LOW levels at corresponding outputs. When the device is disabled ( $\overline{CS}$  is HIGH) all outputs are LOW.

The NM100E149 has easy TTL compatible programming and verify modes. Programming occurs when  $V_{PP}$  is at 12.5V and  $\overline{CS}$  is at a TTL LOW. Verify occurs when  $V_{PP}$  and  $\overline{CS}$  are at a TTL LOW.

The enhanced testability provided by the erasable technology of the NM100E149 ensures that only the highest quality product leaves the factory. Users, as a result, save significantly in cost and time relative to currently available bipolar fuse link PROM alternatives. These conventional one-timeprogrammable devices must rely on special test bits outside the main memory array to verify programmability and adherence to parametric specifications. Consequently, users must bear the burden of yield loss at programming due to untested bad bits and then must employ expensive and time consuming parametric tests (and again suffer yield loss) after programming. Instead, with the NM100E149, the entire memory array is tested at the factory for programmability, followed by complete DC and AC parametric tests performed using data stored in the actual memory array, which is especially critical for these speed sensitive ECL devices. This way, users are assured optimum programming yield and can minimize post-programming parametric tests. The NM100E149's advanced technology and innovative design present a clear choice for high performance with low cost of ownership.

## Features

- BiCMOS III process
- Fast address access time 5 ns, 7 ns, 10 ns max
- Operating power: 730 mW max, 500 mW typ
- Compatible with 100K ECL
- U.V. erasable
- Eraseable cell technology allows complete testing ensuring superior quality
- Open-emitter outputs for memory expansion
- Standard 16-pin dual-in-line package
- Full address decoding on chip
- CMOS EPROM compatible programming
- NM100E149 power supply = -4.2V to -4.8V

# **Connection Diagram**



Pin Names

| CS                             | Chip Select Input |
|--------------------------------|-------------------|
| A <sub>0</sub> -A <sub>7</sub> | Address Inputs    |
| O <sub>0</sub> -O <sub>3</sub> | Data Outputs      |

4

# **Logic Diagram**

NM100E149



TL/D/9747-2

## Logic Symbol



## **Functional Description**

The NM100E149 is a fully decoded BiCMOS erasable programmable read only memory organized 256 words by four bits per word. Word selection is achieved by means of an 8bit address, A0 through A7. As in conventional ROM operation, the chip is selected, a binary address is applied to A0 through A7, and data is valid at the outputs after TAVQV.

## **DEVICE OPERATION**

The six modes of operation of the NM100E149 are listed in Table I. For the read mode with 100K ECL levels,  $V_{CC}$  and  $V_{PP}$  are grounded and  $V_{EE}$  is supplied at a nominal -4.5V. In the programming and verify modes with TTL I/O levels,  $V_{\text{EE}}$  is tied to ground,  $V_{\text{CC}}$  is supplied at 6.0V, and  $V_{\text{PP}}$ swings from a TTL LOW to 12.5V.

## TL/D/9747-3

#### **TABLE I. Mode Selection**

| Mode            | Pin             |     |                 |                       |                       |  |
|-----------------|-----------------|-----|-----------------|-----------------------|-----------------------|--|
| mode            | V <sub>EE</sub> | Vcc | V <sub>PP</sub> | <del>CS</del>         | Outputs               |  |
| ECL Read        | -4.5V           | GND | GND             | ECL - VIL             | ECL Data Out          |  |
| ECL Deselect    | -4.5V           | GND | GND             | ECL - VIH             | ECL - V <sub>OL</sub> |  |
| TTL Verify      | GND             | 6V  | TTL - VIL       | TTL - V <sub>IL</sub> | TTL Data Out          |  |
| TTL Deselect    | GND             | 6V  | TTL - VIL       | TTL – V <sub>IH</sub> | TRI-STATE             |  |
| Program         | GND             | 6V  | 12.5V           | TTL – V <sub>IL</sub> | TTL Data In           |  |
| Program Inhibit | GND             | 6V  | 12.5V           | TTL – V <sub>IH</sub> | TRI-STATE             |  |

## Functional Description (Continued) ECL Read Mode

In the ECL read mode, the device's outputs are enabled when  $\overline{\text{CS}}$  is LOW. When disabled ( $\overline{\text{CS}}$  HIGH), all outputs are forced LOW.

An unterminated emitter-follower output is provided to allow maximum flexibility in output connection. In many applications, such as memory expansion, the outputs of many NM100E149 devices can be tied together in a wired-OR. For large memories using this arrangement, the fast chip select access time permits the decoding of  $\overline{CS}$  from the address without increasing address access time.

Regardless of the output configuration, an external  $50\Omega$  termination resistor to -2V, or an equivalent network, must be used to provide a LOW at the output.

#### TTL PROGRAMMING

CAUTION: Exceeding 13V on pin 1 (V\_PP) will damage the NM10E149.

Initially and after each erasure, all bits of the NM10E149 are in the "1" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The NM100E149 is in the programming mode when the V<sub>PP</sub> power supply is at 12.5V. To prevent damage to the device, V<sub>CC</sub> should be stable at 6V before applying the 12.5V, and V<sub>PP</sub> should have a maximum of 0.25V of overshoot when switching. Before V<sub>PP</sub> is supplied with the high voltage, the data output bus must be in a high impedance mode. This requirement prevents bus driver conflicts when, during V<sub>PP</sub>'s ramp to 12.5V, the device momentarily passes through the ECL read mode with outputs enabled. After V<sub>PP</sub> has reached 12.5V and is stable, the data to be programmed is applied four bits in parallel to the data output pins.

When the address and data are at stable TTL levels, an active LOW TTL program pulse is applied to the  $\overline{\rm CS}$  input. A program pulse must be applied to each address location to be programmed. Any location may be programmed at any time—either individually, sequentially, or at random. The NM100E149 is designed to be programmed interactively, where each address programs with a series of 1.0 ms pulses until it verifies. The NM100E149 must not be programmed with a DC signal applied to the  $\overline{\rm CS}$  input.

Programming multiple NM100E149's in parallel with the same data can easily be accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NM10E149's may be connected together when they are programmed with the same data. A LOW level TTL pulse applied to the  $\overline{\rm CS}$  inputs programs the paralleled devices.

#### **TTL Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify mode is attained when  $V_{PP}$  is at a TTL low and the outputs are enabled by  $\overline{CS}$  being at a TTL low level.

#### ERASURE CHARACTERISTICS

The erasure characteristics of the NM100E149 are such that erasure begins to occur when the device is exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the  $(3000\text{\AA}-4000\text{\AA})$  range.

After programming, opaque labels should be placed over the NM100E149 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents.

The recommended erasure procedure for the NM100E149 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intenisty  $\times$  exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>.

The NM100E149 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II shows the minimum NM100E149 erasure time for various light intensities.

| Light Intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) |  |  |  |
|---------------------------------------------------|---------------------------|--|--|--|
| 15,000                                            | 20                        |  |  |  |
| 10,000                                            | 25                        |  |  |  |
| 5,000                                             | 50                        |  |  |  |

#### TABLE II. Minimum NM100E149 Erasure Time

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when in-complete erasure was the problem.

#### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current has three segments that are of interest to the system designerthe standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated supply transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between supply and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between supply and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| -65°C to +125°C   |
|-------------------|
| + 125°C Max       |
| 0°C to +95°C      |
| -0.5V to +7V      |
| -0.5V to $+13.0V$ |
|                   |

| Input Voltage             | $V_{\text{EE}} - 0.5 \text{V}$ to $V_{\text{CC}} + 0.5 \text{V}$ |
|---------------------------|------------------------------------------------------------------|
| Output Current (ECL Mode) | -50 mA Max                                                       |
| Output Current (TTL Mode) | ±60 mA                                                           |

## **Operating Conditions**

ECL Operating Range ECL Temperature Range TTL Operating Range TTL Temperature Range 
$$\begin{split} V_{EE} &= -4.8V \text{ to } -4.2V \\ T_{C} &= 0^{\circ}\text{C} \text{ to } +85^{\circ}\text{C} \\ V_{CC} &= 4.2V \text{ to } 6.25V \\ T_{C} &= 20^{\circ}\text{C} \text{ to } 30^{\circ}\text{C} \end{split}$$

# **ECL Read Operation**

| DC Electrical Characteristics: V <sub>EE</sub> = -4.8V to -4.2V, V <sub>CC</sub> = V <sub>PP</sub> = GND, T <sub>C</sub> = 0°C to +85°C, N | lote 3 |
|--------------------------------------------------------------------------------------------------------------------------------------------|--------|
|--------------------------------------------------------------------------------------------------------------------------------------------|--------|

|                 |                                  |        |     |        | • • • • |                                         | •                      |
|-----------------|----------------------------------|--------|-----|--------|---------|-----------------------------------------|------------------------|
| Symbol          | Parameter                        | Min    | Тур | Max    | Unit    | Conditions (Note 4)                     |                        |
| V <sub>OH</sub> | Output HIGH Voltage              | -1020  |     | -870   | mV      | V <sub>IN</sub> = V <sub>IH (max)</sub> |                        |
| V <sub>OL</sub> | Output LOW Voltage               | -1810  |     | - 1605 | mV      | or V <sub>IL (min)</sub>                | Loading with           |
| VOHC            | Output HIGH Voltage              | - 1030 |     |        | mV      | V <sub>IN</sub> = V <sub>IH (min)</sub> | 50 $\Omega$ to $-2.0V$ |
| VOLC            | Output LOW Voltage               |        |     | - 1595 | mV      | or V <sub>IL (max)</sub>                | 1                      |
| VIH             | Input HIGH Voltage               | -1150  |     | -870   | mV      | Guaranteed HIGH Signal for All Inputs   |                        |
| V <sub>IL</sub> | Input LOW Voltage                | - 1810 |     | - 1475 | mV      | Guaranteed LOW Signal<br>for All Inputs |                        |
| կլ              | Input LOW Current                | -50    |     | 170    | μΑ      | $V_{IN} = V_{IL (min)}$                 |                        |
| ин              | Input HIGH Current<br>All Inputs |        |     | 220    | μA      | V <sub>IN</sub> = V <sub>IH (max)</sub> |                        |
| IEE             | Inputs and Outputs Open          | -140   |     |        | mA      |                                         |                        |

## **DC Characteristics:** $V_{EE} = -4.5V$ , $V_{CC} = V_{PP} = GND$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$ , Note 3

| Symbol          | Parameter                        | Min    | Тур | Max    | Unit | Condition                               | s (Note 4)             |
|-----------------|----------------------------------|--------|-----|--------|------|-----------------------------------------|------------------------|
| V <sub>OH</sub> | Output HIGH Voltage              | - 1025 |     | -880   | mV   | $V_{IN} = V_{IH (max)}$                 |                        |
| V <sub>OL</sub> | Output LOW Voltage               | -1810  |     | -1620  | mV   | or V <sub>IL (min)</sub>                | Loading with           |
| VOHC            | Output HIGH Voltage              | -1035  |     |        | mV   | V <sub>IN</sub> = V <sub>IH (min)</sub> | 50 $\Omega$ to $-2.0V$ |
| VOLC            | Output LOW Voltage               |        |     | -1610  | mV   | or V <sub>IL</sub> (max)                |                        |
| VIH             | Input HIGH Voltage               | -1165  |     | -880   | mV   | Guaranteed HIGH Signal for All Inputs   |                        |
| V <sub>IL</sub> | Input LOW Voltage                | - 1810 |     | - 1475 | mV   | Guaranteed LOW Signal<br>for All Inputs |                        |
| l <sub>IL</sub> | Input LOW Current                | -50    |     | 170    | μΑ   | $V_{IN} = V_{IL (min)}$                 |                        |
| IIH             | Input HIGH Current<br>All Inputs |        |     | 220    | μΑ   | V <sub>IN</sub> = V <sub>IH (max)</sub> |                        |
| IEE             | Inputs and Outputs Open          | -140   |     |        | mA   |                                         |                        |

# **DC Characteristics:** $v_{EE} = -4.8V$ , $v_{CC} = v_{PP} = GND$ , $T_C = 0^{\circ}C$ to $+85^{\circ}C$ , Note 3

| Symbol           | Parameter                        | Min    | Тур             | Max                           | Unit         | Condition                                        | s (Note 4) |
|------------------|----------------------------------|--------|-----------------|-------------------------------|--------------|--------------------------------------------------|------------|
| V <sub>OH</sub>  | Output HIGH Voltage              | - 1035 |                 | -880                          | mV           | V <sub>IN</sub> = V <sub>IH (max)</sub>          |            |
| V <sub>OL</sub>  | Output LOW Voltage               | - 1830 | 0 –1620 mV or V | mV or V <sub>IL (min)</sub> L | Loading with |                                                  |            |
| V <sub>OHC</sub> | Output HIGH Voltage              | - 1045 |                 |                               | mV           | $V_{\rm IN} = V_{\rm IH (min)}$ 50 $\Omega$ to - |            |
| VOLC             | Output LOW Voltage               |        |                 | - 1610                        | mV           | or V <sub>IL (max)</sub>                         |            |
| VIH              | Input HIGH Voltage               | -1165  |                 | -880                          | mV           | Guaranteed HIGH Signal for All Inputs            |            |
| IIL              | Input LOW Voltage                | - 1830 |                 | -1490                         | mV           | Guaranteed LOW Signal<br>for All Inputs          |            |
| hι               | Input LOW Current                | -50    |                 | 170                           | μΑ           | $V_{IN} = V_{IL (min)}$                          |            |
| Чн               | Input HIGH Current<br>All Inputs |        |                 | 220                           | μΑ           | V <sub>IN</sub> = V <sub>IH (max)</sub>          |            |
| IEE              | Inputs and Outputs Open          | -140   |                 |                               | mA           |                                                  |            |

Note 1: Unless specified otherwise on individual data sheet.

Note 2: Parametric values specified at -4.2V to -4.8V

Note 3: The specified limits represent the "worst case" value for the parameter since these "worst case" values normally occur at the temperature extremes additional noise immunity and guard banding can be achieved by decreasing the allowable system operating ranges.

Note 4: Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

## AC Electrical Characteristics $v_{EE}=-4.8V$ to $-4.2V,\, V_{CC}=V_{PP}=$ GND, $T_{C}=0^{\circ}C$ to $+85^{\circ}C$

| Symbol | Parameter                          | -5  |     | -7  |     | - 10 |     | Units |
|--------|------------------------------------|-----|-----|-----|-----|------|-----|-------|
| Symbol | Falameter                          | Min | Max | Min | Max | Min  | Max | Onits |
| TAVQV  | Address Access Time                |     | 5   |     | 7   |      | 10  | ns    |
| TAXQX  | Address Change<br>to Output Change | 1.0 |     | 1.0 |     | 1.0  |     | ns    |
| TSLQV  | Chip Select Access                 |     | 4   |     | 5   |      | 6   | ns    |
| TSHQL  | CS to Output Disable               |     | 3   |     | 4   |      | 5   | ns    |
| TSHQX  | CS High to Output Change           | 0   |     | 0   |     | 0    |     | ns    |

NM100E149



# NM100E149

## TTL Programming/Verify Operation (Notes 1, 2, and 3)

## **DC Characteristics** $T_A = +25^{\circ}C$ , $V_{CC} = 4.2V-6.25V$ , $V_{EE} = GND$

| Symbol            | Parameter                      | Conditions                                                                                                   | Min   | Max             | Units |
|-------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-----------------|-------|
| IЦ                | Input Leakage                  | $V_{EE} \le V_{IN} \le V_{CC}$                                                                               |       | ±100            | μΑ    |
| I <sub>LO</sub>   | Output Leakage                 | $\text{CS} = \text{V}_{\text{IH}}, \text{V}_{\text{EE}} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}}$ |       | ±100            | μΑ    |
| Icc               | V <sub>CC</sub> Supply Current | Outputs Open                                                                                                 |       | 140             | mA    |
| lpp               | VPP Supply Current             |                                                                                                              |       | 30              | mA    |
| V <sub>OL</sub>   | Output Low Voltage             | I <sub>OL</sub> = 2.1 mA (Note 4)                                                                            |       | 0.45            | v     |
| V <sub>OH</sub>   | Output High Voltage            | $I_{OH} = -400 \ \mu A \ (Note 4)$                                                                           | 2.4   |                 | v     |
| V <sub>IL</sub>   | Input Low Level                | (Note 4)                                                                                                     | -0.1  | 0.8             | v     |
| VIH               | Input High Level               | (Note 4)                                                                                                     | 2.0   | V <sub>CC</sub> | v     |
| V <sub>PP</sub>   | Programming Supply             | Program Mode                                                                                                 | 12.25 | 12.75           | v     |
|                   | Voltage                        | TTL Verify Mode                                                                                              | -0.1  | 0.8             |       |
| V <sub>PPOS</sub> | V <sub>PP</sub> Overshoot      | Figure 6                                                                                                     |       | 0.25            | v     |
| V <sub>CC</sub>   | Power Supply Voltage           | Program Mode                                                                                                 | 5.75  | 6.25            | v     |
|                   |                                | TTL Verify Mode                                                                                              | 4.2   | 6.25            | ľ     |

## AC Electrical Characteristics $T_A = +25^{\circ}C$ , $V_{CC} = 4.2V - 6.25V$ , $V_{EE} = GND$ (Notes 1, 2, 3, and 4)

| Symbol | Parameter                | Min | Max  | Units |
|--------|--------------------------|-----|------|-------|
| TAVSL  | Address Setup            | 2   |      | μs    |
| TPHSL  | V <sub>PP</sub> Setup    | 4   |      | μs    |
| TPHDV  | TRI-STATE® Hold          | 2   |      | μs    |
| TDVSL  | Data Setup               | 2   |      | μs    |
| TSHAX  | Address Hold             | 0   |      | μs    |
| TSHPL  | V <sub>PP</sub> Hold     | 4   |      | μs    |
| TSHDX  | Data Hold                | 2   |      | μs    |
| TSLSH  | CS Pulse Width           | 0.8 | 1.05 | ms    |
| TDZPL  | TRI-STATE Setup          | 2   |      | μs    |
| TPLSL  | V <sub>PP</sub> Recovery | 2   |      | μs    |
| TAVQV  | Address Access           |     | 1    | μs    |
| TSLQV  | CS Access                |     | 1    | μs    |
| TSHQZ  | CS to TRI-STATE          |     | 1    | μs    |

Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2:  $V_{CC}$  must be applied before  $V_{PP}$  and removed after  $V_{PP}$ . The device must not be inserted into or removed from a socket with voltage applied to  $V_{PP}$  or  $V_{CC}$ . Note 3: The absolute maximum voltage which may be applied to the  $V_{PP}$  pin during programming is 13V. Care must be taken when switching the  $V_{PP}$  supply to prevent any overshoot from exceeding the 13V maximum specification. At least a 0.1  $\mu$ F capacitor is required to decouple  $V_{PP}$  and  $V_{CC}$  to GND to suppress spurious voltage transients which may damage the device.

Note 4: These parameters are sampled only, and are not 100% tested.





4

# Memory System Efficiency and How National Semiconductor's 256k x 1 BiCMOS SRAM Helps

National Semiconductor Application Note 565 Fred Jaccard



#### INTRODUCTION

System efficiency is a function of many factors. In high speed memory systems, signal skews mandate the lengthening of the system write cycle time beyond that of the memory devices utilized in the system. Of the read and write cycle time, the write cycle time is usually what limits the system cycle time.

The NM5100 is a 256k x 1 BiCMOS static RAM with ECL input/output levels that addresses this issue. With careful attention to the circuit design and utilization of BiCMOS wafer fabrication technology, the write cycle timing allows 33% of the cycle time for system timing skews.

#### SYSTEM EFFICIENCY

In high speed memory systems, the address to address and address to  $\overline{WE}$  timing has necessitated setting the system address cycle time to between 150% and 250% of the minimum address cycle time indicated in the data sheet of the SRAM devices used in the system.

#### SE = tdc/tsc

Where

- tdc = device minimum address cycle time
- tsc = system address cycle time
- SE = system efficiency

System efficiency is maximized when the system cycle time equals the minimum device address cycle time. The device cycle time is a fixed value, guaranteed by the data sheet. The system cycle time is determined by the memory device timing parameters and the signal skew.

#### SYSTEM SKEW

System signal skew is caused by a number of factors, some of which are:

- 1. Unequal PCB trace length.
- 2. Dissimilar logic paths.
- 3. Bus driver and control logic IC tPD variation.
- 4. System temperature variation.

Typical PCB signal propagation is 150 ps/inch. Skews from 0 to several nanoseconds can be attributed to PCB trace length.

Dissimilar logic paths for address or  $\overline{\text{WE}}$  generation can be from 0.5 ns to 1.5 ns per gate different.

Signal logic paths may be identical but the delay will vary as much as 50% from one IC of the same part number to the next.

If  $t_{PD}$  through an IC is used for pulse width or address to  $\overline{WE}$  timing, the temperature effect will cause as much as 50% variation in  $t_{PD}$ .

For high speed memory system design, careful attention must be given to these factors to minimize the signal skew seen at each memory device in the system.

#### TYPICAL SRAM WRITE TIMING SPECIFICATIONS

Typical SRAM write timing specifications show the address cycle time equal to the address setup time plus the write pulse width plus the address hold time. TAVAX = TAVWL + TWLWH + TWHAX. Typical values for these parameters are:

| Symbol | Parameter          | Min |
|--------|--------------------|-----|
| TAVAX  | Write Cycle Time   | 15  |
| TAVWL  | Address Setup Time | 3   |
| TWLWH  | Write Pulse Width  | 10  |
| TWHAX  | Address Hold Time  | 2   |

The only way that the system address cycle time can equal the device cycle time is if system skew is equal to zero. Clearly this is an impossible solution.

#### THE NM5100 SOLUTION

The NM5100 data sheet shows the following write timing specifications:

| Symbol | Parameter          | Min |
|--------|--------------------|-----|
| TAVAX  | Write Cycle Time   | 15  |
| TAVWL  | Address Setup Time | 0   |
| TWLWH  | Write Pulse Width  | 10  |
| TWHAX  | Address Hold Time  | 0   |

Figures 1 and 2 show an example of actual device performance. Notice that with setup and hold times of 0 ns, the system designer is allowed 5 ns for signal skew. As an example of the difference this makes when compared to typical timings, assume a realistic signal skew for a high speed memory system is a maximum of 10 ns. With the typical timing, the system efficiency will be  $[15/(10+15)]^*10) =$ 60%. The NM5100 timing will allow an efficiency of  $15/(10+10)^*100 = 75\%$ . This is a 25% increase in memory system efficiency!!

#### CONCLUSION

National Semiconductor's NM5100 write timing specification allows system designers to attain much higher system efficiencies than devices with typical SRAM timing specifications. In addition to higher system timing efficiency, the NM5100 allows for a fourfold density increase over conventional 64 kBit Bipolar ECL RAMs, with less power consumption! The NM5100 finally allows designers to go all out for system performance without being forced to use low-density SRAMs.



**AN-565** 

# National Semiconductor's BiCMOS III Process Is Latch-Up Immune

#### National Semiconductor Application Note 566 Dave DiMarco



## LATCH-UP AND CMOS

Latch-up is a well known and documented phenomena in CMOS technology.<sup>1</sup> It occurs when parasitic pnpn (or SCR) devices inherent in CMOS processes are turned on, and results in a high current, low impedance path between  $V_{DD}$  and  $V_{SS}$ . This can lead to permanent device damage or temporary nonfunctionality until the device is powered down.

In N-well CMOS the pnpn path is the result of a parasitic lateral npn and a parasitic pnp transistor as shown in *Figures 1* and *2*. This structure has two stable states. In the first or the "blocking state" the emitter/base junctions are reverse biased and a high impedance path is maintained be

tween V<sub>DD</sub> and V<sub>SS</sub>. In the second state, both emitter base junctions are forward biased, and a high current path between V<sub>DD</sub> and V<sub>SS</sub> is turned on.

In normal CMOS operation, this pnpn path is in its "blocking" state. It can, however, be switched into its "on" state if the lateral current I<sub>PS</sub> and I<sub>NW</sub> become large enough to forward bias the parasitic emitter base junctions. This can occur from: radiation currents, c dv/dt current resulting from voltage spikes across the n-well/substrate junction, avalanche multiplication currents at the n-well/substrate junction, or input over voltage conditions.<sup>2</sup>



#### LATCH-UP AND BICMOS

National's BiCMOS III process has inherent advantages over standard CMOS processes. These advantages eliminate latch-up problems and design/layout dependence. As part of BiCMOS III, N+ and P buried layers are present under all n-well and p-well areas respectively. A representative cross section is shown in *Figure 3*. As a result, the lateral n-well and p-well resistance are reduced to ohms from k-ohms. Hence, higher lateral currents can be tolerated to a section of the section.

ed without forward biasing the parasitic npn and pnp transistors. Additionally, inclusion of a buried layer results in a significantly lower current gain for the parasitic devices. The use of buried layers for latch-up control has previously been described by Estreich et al.<sup>2</sup>

Unique to BiCMOS processes is a latch-up condition created by the standard npn transistors in combination with the parasitic npn and parasitic pnp as shown in *Figure 4*. If the standard npn is allowed to saturate, forward biasing the base-collector junction, majority carrier holes are injected into the substrate. These carriers then form the base current for the parasitic npn transistors, and potentially, could trip the pnpn latch from its blocking state, to its on state.<sup>3</sup> Again, the N+ and P+ buried layers used in the BiCMOS III process reduce the lateral resistances to the point where this will not forward bias the parasitic transistors and latch-up is avoided.



## TEST RESULTS

Latch-up testing has been performed at temperature extremes for National's 256k x 1 ECL BiCMOS SRAM (NM5100) and no latch-up was observed. In all cases, latchup could not be induced. Testing was performed under the following conditions:

Temp. =  $-60^{\circ}$ C and  $130^{\circ}$ C

 $V_{EE} = -5.0V; V_{CC} = 0V$ 

Each device pin ramped from 0 mA to 500 mA.

(Only one pin tested at a time.)

The following cases were tested:

- 1. Float all pins except supply pins and pin under test.
- 2. Pins adjacent to pin under test =  $V_{CC}$ , all other pins floating except supply and pin under test.
- 3. Same as #2 except adjacent pins = -1.9V (V<sub>IL</sub>).

#### CONCLUSION

National's BiCMOS III process has proven to be immune to latch-up in extensive characterization and testing. It has inherent process advantages over standard CMOS processes with respect to latch-up. Today, these advantages insure latch-up immunity in the NM5100. In the future, they will also insure latch-up immunity in all of National's BiCMOS static RAMs.

#### REFERENCES

- D.B. Estreich, "The Physics and Modeling of Latch-Up and CMOS Integrated Circuits," Stanford Univ., Stanford, CA, *Tech. Rep. G-201-9*, 1980.
- D.B. Estreich, "An Analysis of Latch-Up Prevention in CMOS IC's Using an Epitaxial-Buried Layer Process" *IEDM Digest*, pp. 230–234, 1978.
- 3. A.R. Alvarez, "BiCMOS Technology," IEDM Short Course, Dec. 1987.

# Hot Carrier and Gate Oxide Reliability Characterization of National Semiconductor's BiCMOS III Technology

INTRODUCTION

Gate oxide quality and the susceptibility of MOSFETs to hot carrier degradation are two concerns which are of prime importance in the reliability of a MOS process. Detection of weak devices that can lead to field reliability failures is critical. Thus, major emphasis has been placed on end of line monitors and identifying processing steps which have improved the reliability of the BiCMOS III process.

#### HOT CARRIER DEGRADATION

With decreasing MOSFET channel lengths, such as with National's BiCMOS III one micron technology and 256k SRAM, localized fields at the drain region continue to increase. This results in highly accelerated electrons which may collide with the silicon lattice and create electron hole pairs (impact ionization). Some of the "hot" carriers may be trapped in the gate oxide or at the oxide interface. Trapped carriers, or charge generation as a result of carrier injection, result in parametric shifts, which can lead to decreased performance and system non-functionality.

Device degradation is often measured in terms of percent shift in transconductance, Gm, which is the change in drain current with respect to the change in gate voltage at a constant drain voltage. In the BiCMOS III technology, Gm degradation has been characterized by accelerated DC and AC testing of N-channel MOSFETs. In DC stressing, the drain is held above 5.5V with the gate voltage set to achieve maximum impact ionization current, which is measured using substrate hole current. The time for 10% Gm degradation is used as a standard benchmark to show process stability and to study process effects on degradation. For AC stressing, several test modes are used to simulate different circuit conditions. Inverter and SRAM pass gate circuits are the two most used stress conditions. AC frequencies have been used up to 10 MHz, with rise and fall times from 100 ns down to 4.5 ns. AC testing shows degradation mechanisms not seen in DC stressing, and is, therefore, a better indicator of circuit lifetime(1). For both AC and DC stressing, the lifetime data is extrapolated back to a drain voltage of National Semiconductor Application Note 567 Eric Hall Marshall Davis



AN-56

5.0V and 5.5V to give the life under normal operating conditions as seen in *Figure 1* below.

From CMOS ring oscillator simulations on BiCMOS III, the time required for the gate to pass through the region which creates the highest impact ionization current was found to be about 1% of the total switching period. Taking into account that the CMOS circuitry constitutes approximately 50% of the total access time for the 256k SRAM, a 4E+6 second time to 10% Gm degradation, obtained from Figure 1, would equate to 8E+8 seconds  $[4E+6/(0.01 \times 0.5)]$ , or about 25 years at worst case operating conditions. AC stress data for inverter operation also shows much longer lifetimes than DC stress data. For pass gate circuits, Gm degradation is not important, but rather the drain current in the saturation region. This has been studied using AC stresing and has also shown very satisfactory lifetimes. Actual circuit degradation will be additionally determined by the switching frequency in the application of the MOSFET. System level failure will be determined by the application of the SRAM in terms of timing tolerances or power levels.

An additional processing concern is that the introduction of hydrogen during the Silicon Nitride plasma deposition for the second passivation, plasma bond pad etching, and the final forming gas anneal, also contribute to hot carrier injection. Introduced hydrogen ions form weak Si-H bonds at the oxide interface, and can be easily broken by hot carrier injection. Plasma radiation may enhance this process. Research is ongoing to optimize a final passivation process with minimal degradation effect. A final phosphorous doped silicon glass (PSG) passivation for devices in hermetic packages is also being considered.

To better understand total circuit effects, access time degradation is being characterized on 256k devices through both static and dynamic burn-in at  $-55^{\circ}$ C and  $V_{EE} = -6V$ . In a static burn-in, no parametric shifts were seen through 1000 hours. Dynamic burn-in is currently underway. To date, the DC stressing results and the static burn-in results show that BiCMOS III has good tolerance against hot carrier degradation.



### GATE OXIDE INTEGRITY

Wafer Level Reliability (WLR) monitors in the BiCMOS III process are used to identify possibly unreliable lots. Two such measurements that are used for monitoring gate oxide integrity and possible hot carrier degradation are the Charge-to-Breakdown ( $Q_{bd}$ ) and Fowler-Nordheim tunneling calculations to determine minimum oxide thickness. These measurements are taken on test structures that lie in the scribe line in between the 256k die. The test structures used are poly edge intensive capacitors, with N+ junction regions, which best simulate actual transistor gates. The WLR gate oxide monitors have been very successful in detecting processing problems which result in both yield failures and decreased reliability.

The Fowler-Nordheim minimum oxide thickness is determined from current measurements taken during V-ramp testing. This test shows the oxide thickness at the thinnest, or weakest, point in the structure, unlike capacitance measurements which give an average thickness of the gate oxide. This measurement is particularly useful in detecting point defects or oxide thinning at the field edges, which create localized high field regions.

In the Charge-to-Breakdown measurement, a constant current density is forced (J = 0.1 A/cm<sup>2</sup>) while the gate voltage is monitored. This is done until avalanche breakdown occurs, which is defined as a 50% reduction in the gate voltage in a one second interval.  $Q_{bd}$  is calculated as being J × time to fail, in units of Coulombs/cm<sup>2</sup>.  $Q_{bd}$ , and not just substrate current alone, has also been found to correlate well with hot electron degradation in the BiCMOS III process (*Figures 2* and 3) (2).







FIGURE 3. Relationship between Q<sub>bd</sub>/I<sub>sub</sub> and the Time to 10-Percent G<sub>m</sub> Degradation during Hot-Electron Stressing

#### SUMMARY

With reliability monitors and continued development, the effects of hot carrier and gate oxide degradation can be minimized and controlled. BiCMOS III also has incorporated inline and end-of-line WLR monitors to ensure high reliability. Fowler-Nordheim thickness and  $Q_{bd}$  measurements are good indicators of weak or thin gate oxides with susceptibility to hot carrier degradation. All of these enhancements and WLR monitors help to provide for excellent process stability.

### REFERENCES

- H. Wang, M. Davis, R. Lahri, "Transient Substate Current on N-Channel MOSFET Device Lifetime", (to be presented at IEDM 1988).
- M. Davis and R. Lahri, "Gate Oxide Charge-to-Breakdown Correlation to MOSFET Hot-Electron Degradation", IEEE Elect. Dev. Let., vol. EDL-9, No. 4, pp. 183–185, April 1988.

# The Reliability of National Semiconductor's 256k x 1 BiCMOS SRAM (NM5100/NM100500)

National Semiconductor Application Note 568 Eric Hall



AN-568

### INTRODUCTION

Since the beginning of the development of National Semiconductor's one micron BiCMOS III process one third of the BiCMOS process development team has been dedicated to reliability assurance. Long before first silicon of the 256k SRAM arrived, many test structures which contained devices similar to those on the 256k were available for characterization and enhancement of the reliability of the process. Once 256k die were available, extensive dynamic high temperature operational life (HTOL) testing began in a real-time monitored burn-in system.

### PROCESS RELIABILITY TESTING AND RESULTS

Before the 256k die arrived in silicon, test vehicles allowed BiCMOS process engineers to characterize the process for such reliability concerns as gate oxide quality, electromigration in metals and the integrity of passivation layers.

With the thin gate oxide (200Å) in the BiCMOS III process, the high quality of the oxide is critical. Such tests as breakdown voltage measurements, thickness measurements and current stressing were performed. Normal breakdown voltages of the dielectric in excess of 24V were measured, where target values are 20V–22V for this thickness. Thickness measurements were developed to give a thickness at the thinnest point in the oxide and not just an overall average. Constant current stressing allowed for a method of monitoring hot carrier degradation. These three tests allowed for detecting weak points in the oxide and correcting them with process enhancements.

As well, electromigration was tested in the BiCMOS TiW/Al-CuSi/Ti metal sandwich, contacts and vias. From the results, all structures have expected lifetimes in excess of 100 years with small variance. This is independent of whether the failure mode was an open circuit, intralayer short or interlayer short.

Another reliability monitor which was performed on unlidded, packaged test structures was a high temperature (85°C) and high humidity (85% RH) stress test. Two groups of units were tested; one group having just a single layer of phosphorous doped silicon glass (PSG) passivation and the other with an additional layer of silicon nitride passivation (normal BiCMOS process). After 2000 hours, only two parts from sixteen with PSG alone showed any signs of corrosion. Later BiCMOS SRAMs were subjected to HAST (highly accelerated stress testing; 145°C, 85% RH). Through 48 hours, equivalent to over 2500 hours of 85°C/85% RH, five of 26 parts had corroded bond wires. However, no sign of metal corrosion of the die was observed, even under SEM analysis. Again these parts were tested in unlidded packages with full passivation.

These monitors and testing of the BiCMOS III process are just a sample of the total number that have been performed. Furthermore, the areas of reliability concern, such as breakdown energy of metal and gate oxide quality are continually monitored on each 256k fab lot with wafer level end of line testing.

#### NM5100 DIE RELIABILITY TESTING AND RESULTS

HTOL testing is used to accelerate failure mechanisms that may occur during the lifetime of the device. This is achieved by stressing the devices at elevated temperatures and voltage. Some of the typical failure modes stressed by HTOL are ionic contamination, electromigration and oxide time dependent dielectric breakdown (TDDB). The first two failure modes are accelerated by temperature when a bias voltage is applied. The temperature increase will allow contaminating ions enough energy to become mobile and getter at the device surface causing threshold shifts. Electromigration occurs in high current density areas of metal. Aluminum atoms are transported along the grain boundaries of the metal in the direction of the electron flow. This creates voids in the metal at one end and a build up of aluminum atoms (hillocks) at the other. Often the failure mode results in an open circuit.

TDDB is also accelerated by voltage stressing. Over time when a constant voltage is applied across the gate of a MOS transistor, trapped charge will accumulate in the gate oxide. This will continue until the effective potential across the gate oxide equals the breakdown voltage of the dielectric (hence the name TDDB), at which time failure occurs.

The activation energies for these three failure mechanisms are given in Table I below where a higher energy corresponds to a larger acceleration factor from operating temperature to stress temperature. The temperature acceleration factor is given by equation 1 where Ea is the activation energy.

$$AF (Temp) = exp[Ea/k(1/Tst - 1/Top)] Eq. 1$$

The voltage acceleration factor for TDDB is

AF(Vtg) = exp[B(1/Eop - 1/Est)] Eq. 2

where Eop is the operating voltage divided by the gate oxide thickness (200Å), Est is the stress energy and B is an empirical constant of the process. B has been measured to be 112 MV/cm for BiCMOS III.

BiCMOS 256k and 16k SRAMs (the 16k is identical in its periphery circuitry to the 256k but has a smaller memory) have been stressed in a monitored dynamic burn-in system at a voltage supply of -6.25V and a temperature of 150°C. The acceleration factors and stressed hour to operational year equivalents for the 256k are summarized in Table I. The monitored burn-in system allows for functionally exercising each part to test patterns such as march and checkerboard. The burn-in tester will log the time and board location of any failure. In addition all devices were individually serialized and tested for parametric shifts at 0, 24, 48, 72, 144, 288, 576, and 1152 hour readpoints. In all, 24 parameters were monitored across the commercial temperature range of 0°C to 85°C. Excellent results were attained; none of the parameters shifted significantly from 0 to 1152 hours. A sample of these parameters is summarized in Table II below.

AN-568

### TABLE I NM5100 BiCMOS 256k x 1 SRAM Acceleration Factors

| Fail Mechanism      | Ea     | Temp AF | VTG AF | TOT AF | 10 YR  | 1152 HR |
|---------------------|--------|---------|--------|--------|--------|---------|
| Electromigration    | 0.7 eV | 160     | N/A    | 160    | 547 HR | 21 YR   |
| Oxide TDDB          | 0.3 eV | 8.8     | 133    | 1174   | 74 HR  | 156 YR  |
| Ionic Contamination | 1.0 eV | 1412    | N/A    | 1412   | 62 HR  | 186 YR  |

 $V_{\text{OP}}$  =  $\,-5.5\text{V},\,V_{\text{ST}}$  =  $\,-6.25\text{V},\,T_{\text{OP}}$  = 75°C,  $T_{\text{ST}}$  = 172°C

TABLE II NM5100 BiCMOS 256k x 1 SRAM HTOL Parametric Data

| Parameter                | 0°C<br>0 HR | 0°C<br>1152 HR | 85°C<br>0 HR | 85°C<br>1152 HR | Units |
|--------------------------|-------------|----------------|--------------|-----------------|-------|
| IEE                      | -143.58     | -144.36        | - 137.31     | - 138.49        | mA    |
| V <sub>OH</sub>          | -0.97       | -0.97          | -0.98        | -0.98           | v     |
| V <sub>OL</sub>          | -1.70       | - 1.71         | -1.72        | -1.73           | v     |
| T <sub>AA</sub> (TAVQV)  | 11.50       | 11.36          | 13.24        | 13.10           | ns    |
| T <sub>W</sub> (TWLWH)   | 8.22        | 7.99           | 10.01        | 10.01           | ns    |
| T <sub>WSA</sub> (TAVWL) | -5.96       | -5.96          | -6.64        | -6.87           | ns    |
| T <sub>WHA</sub> (TWHAX) | -4.51       | -4.41          | -5.62        | -5.82           | ns    |

Parametric Shifts in AC values < 200 ps are not significant due to tester resolution.

TABLE III BICMOS SRAM Burn-in Results

| Lot # | Device | Test         | # IN | # HRS | # Fails    | Shift | Comment       |
|-------|--------|--------------|------|-------|------------|-------|---------------|
| 1     | 16k    | Static HTOL  | 30   | 3456  | 0          | No    |               |
| 2     | 16k    | Static HTOL  | 28   | 1728  | 0          | No    |               |
| 3     | 16k    | Dynamic HTOL | 33   | 1152  | 0          | No    |               |
| 4     | 16k    | Dynamic HTOL | 58   | 1152  | 0          | No    |               |
| 5     | 256k   | Dynamic HTOL | 40   | 1728  | 1 @ 96 Hrs | No    | Single Bit    |
| 6     | 256k   | Dynamic HTOL | 114  | 1152  | 0          | No    |               |
| 7     | 256k   | Dynamic HTOL | 125  | 1152  | 0          | No    |               |
| 8     | 256k   | Dynamic HTOL | 75   | 1152  | 1 @ 24 Hrs | No    | Minirow       |
| 9     | 256k   | Dynamic HTOL | 12   | 1152  | 0          | No    | PtSi/As+ EVAL |
| 10    | 16k    | Static LTOL  | 29   | 1000  | 0          | No    | HOT e- EVAL   |

Oven Temp =  $150^{\circ}$ C for HTOL,  $-55^{\circ}$ C for LTOL.

Supply V<sub>EE</sub> = -6.25V for dynamic, -6.0V for static burn-in.

Out of all the 16k and 256k devices, only two units failed functionally during the burn-in stress testing (Table III). One unit failed at the 96 hour readpoint with a "stuck" single bit. The second failed at the 24 hour readpoint with a minirow fail. These failures are currently being analyzed. For 256k devices alone, this would equate to 32 FIT (1 Failure In Time equals 1E+9 device hours). Since a production burnin equal to 48 hours is performed on all devices, this implies that the 24 hour failure would have been screened out as a failing unit. This brings the FIT rate down to 16 FIT. For example, with 1000 units, it would be over 7 years of operation at constant worst case operating conditions before 1 device fails. One other remarkable point to note is that all of the 16k SRAMs used for HTOL and also Lot 5 of the 256k devices were from only the second BiCMOS SRAM lot ever produced in the fab.

As part of the functional testing that each device receives, a gate oxide stress is applied with a -6.5V supply. This stress will screen devices with very weak oxides for TDDB failures. Further evaluations include a low temperature op life study

for hot carrier degradation and a HTOL look ahead for possible process enchancements. At low temperatures the silicon lattice is more stable and an electron has a greater probability of colliding with it and creating an electron hole pair (impact ionization). The "hot" carriers may then become trapped in the gate oxide causing threshold shifts. A static burn-in at a supply of -6.0V and stress temperature of  $-55^{\circ}$ C was performed on 29 units for 1000 hours. In this study no fails or parametric shifts were observed. A dynamic test under the same conditions is under way.

Upcoming process changes involve conversion from phosphorus to arsenic doped emitters for speed enhancement and adding a platinum silicide layer under first metal to reduce P+ contact resistance. Twelve units have been burned in to 1152 hours, once again with no fails or parametric shifts.

### SUMMARY

As indicated by the "upfront" commitment from the Bi-CMOS process development group to their wafer level testing and end of line monitors, followed by the burn-in studies with actual 256k SRAMs, the reliability of the BiCMOS III process has been fully characterized and enhanced. To further insure the reliability, each fab wafer lot will continue to be monitored and samples will be periodically placed on HTOL. Additionally, each device receives, and will continue to receive, a 48 hour burn-in and gate oxide stress test in order to eliminate infant mortality failures before they are shipped to the customer. Reliability was designed into the process and will continue to be a major factor in manufacturing of BiCMOS III products.

### REFERENCES

- D.L. Crook, "Method of Determining Reliability Screens for Time Dependent Dielectric Breakdown," ibid., 17,1, 1979.
- 2. Technology Associates, *Accelerated Testing Handbook*, 1987.

# 256k x 1 BiCMOS ECL SRAM Memory Cell Characterization and Alpha Sensitivity Testing

### INTRODUCTION

National Semiconductor's 256k x 1 BiCMOS ECL SRAM (NM5100) has undergone extensive characterization to ensure its reliable performance in a system. Part of the characterization entailed an extensive analysis of the stability and alpha sensitivity of the memory cell. The stability and alpha sensitivity are major attributes of the memory cell. These attributes will affect the reliability and performance of the memory in a system environment from a "soft error" stand point. A "soft error" is a fail which occurs when the memory cell looses data and flips state but can then successfully be rewritten with data.

### **CELL STABILITY**

The stability of the memory cell will determine the memory's immunity to system level disturbances. One such disturbance of special interest is address skew. Address skew is a common phenomena in systems which can cause "soft error" problems. An unstable memory cell will be highly sensitive to this condition. When addresses are skewed on a static RAM, memory cells can be partially selected. This can degrade the internal voltage margin in the memory cell to the point where it may flip states, resulting in a "soft error". The NM5100 has been extensively characterized from both a DC and an AC point of view to verify immunity to this phenomena. Additionally, all die are tested to a simulated address skew condition at wafer level to insure device integrity.

### ALPHA SENSITIVITY

The alpha sensitivity of the memory cell is a major factor in determining a memory's Soft Error Rate (SER). Alpha particle hits are a well documented cause of "soft errors" in semiconductor memories.<sup>(1)</sup> The package material used in semiconductor devices emits alpha particles due to contaminates which are present in the package material. These contaminates are present in plastic and ceramic packages. When an alpha particle strikes the internal node of a memory cell, it can cause the cell to change states. This results in a soft error. Even though low alpha flux package material used, alpha induced soft errors can still cause system problems if proper memory design techniques are not followed.

In order to determine what the alpha SER of a memory will be, accelerated alpha testing must be conducted. Accelerated alpha testing is done with sources which have alpha fluxes that are orders of magnitude higher than that of packages. National Semiconductor Application Note 569 Paul Berndt Dave DiMarco



These high flux alpha sources make it possible to assess the alpha sensitivity of the device in a short period of time. Alpha performance is measured in FITs. One FIT equals one fail in  $10E^9$  device hours. The FIT Rate is calculated by taking the flux of the alpha source and the flux of the device package and calculating an acceleration factor.

For the NM5100, alpha sensitivity testing was done with Radium-226 sources. These sources match the energy distribution found in packaging materials. A Takeda 3331 Memory Tester was used to test devices and log errors. A checkerboard pattern was written into the memory and read in 5 minute intervals to check for errors for a total of 30 minutes. Alpha testing was conducted over the following supply voltages: -4.00V, -4.20V, -4.80V and -5.50V. *Figure 1* shows the NM5100's FIT rate vs supply voltage. FIT rates below 100 have been achieved for V<sub>EE</sub> less than -4.50V!



#### CONCLUSION

Cell stability and alpha immunity are two major components required for system reliability. These components have been thoroughly characterized to insure the NM5100's reliable performance in a system. Cell stability is tested on all devices and alpha induced soft error rates of less than 100 FIT have been demonstrated (without die coat)!

### REFERENCES

 Tim May, Murry Woods, "A New Failure Mechanism for Soft Errors in Dynamic Memories", Proceedings 1978, Reliability Physics Symposium, April 1978, pp. 33–40.

# Understanding Advanced Self-Timed SRAMs

National Semiconductor Application Note 572 Charlie Hochstedler



The Advanced Self-Timed SRAM devices are designed to relieve several system design difficulties usually encountered when designing memory arrays associated with high speed ECL data processors. These unique and innovative devices are intended for applications demanding high memory bandwidth. The design of arrays for cycle times of 5 ns to 10 ns is much easier with these AST SRAMs than with generic ECL SRAMs. Speed critical applications such as caches, address translation buffers, writable control stores, and large register files all may greatly benefit from the use of these new memory devices.

This brief explains the differences between conventional SRAMs, self-timed SRAMs, and these new Advanced Self-Timed SRAMs. Particular emphasis is given to the timing differences, which profoundly influence the system design. This brief does not include a complete discussion of all the features and functions of an AST SRAM. Device data sheets contain additional and very important information, and should be reviewed along with this brief.

#### LIMITATIONS OF GENERIC SRAMs

High speed ECL SRAMs are certainly available. They offer fast read access. Careful system design can result in good access performance, but high bandwidth is very often a significant challenge or even an elusive goal. Memory bandwidth is commonly defined as the reciprocal of the cycle time. Access time is the delay you encounter while waiting for a memory response, and cycle time is the rate at which you can repetitively access memory. Generic SRAM data sheets would lead you to believe that cycle time is equal to access time. A more realistic view might be to consider access time the lower limit of cycle time; seldom achieved in practice. The reason for this difference between access time and cycle time will become clear through a quick review of the timing of a generic ECL high speed SRAM.

Read cycle timing is shown in Figure 1, first as it is found in the typical data sheet, and then again with a few practical system level constraints included. Notice that there is only a very short window of time where data outputs are valid if the cycle time is set equal to the access time. This time is usually specified as output hold or data hold from address change; and is often only a few nanoseconds for fast ECL SRAMs. One system design problem is how to use a very brief data output valid interval. The normal solution is to latch or register the data into the next logic element. The design must allow enough time for the data register or latch setup and hold time. Also added to the setup and hold times is some allowance for the variations expected in the signal which clocks the data register or latch. These factors will invariably sum to a value greater than the SRAM specification for output hold from address change; resulting in the necessity of increasing the cycle time beyond the data sheet minimum.

Address bus skew is another speed robbing effect which must be accounted for. In a practical system, addresses can not be guaranteed to change from the previous state to the



new state all at exactly the same time. There is, in reality, a window of time during which the addresses may be changing. Address bus skew, defined for the purposes of this brief, is from the instant that the quickest address may begin its transition until the slowest address can be guaranteed to have completed its transition. Address bus skew and data path setup and hold times are normally the most significant factors which cause read cycle time to be slower than read access time.

The write cycle is almost always the bandwidth limiting factor in systems designed with generic ECL SRAMs. It is uncommon for a designer to design for different read and write cycle times because most systems must accommodate reads and writes at random. Writable control stores are a notable exception; caches are a good example of memories usually requiring random reads and writes. Figure 2 illustrates the differences between a data sheet write cycle and the timing a system designer contends with. For most ECL high speed SRAMs the sum of write pulse width, data setup, and data hold times equals the data sheet write cycle time specification. The write pulse skew (the soonest it may fall, until the time is guaranteed to have risen) adds directly to the write cycle time. Also the effects of address and data bus skew need to be considered to determine which is actually the design limitation. These skews often sum to large values relative to the data sheet speed. It is common for system design constraints to result in practical cycle times of 15 ns to 20 ns for 7 ns SRAMs. If fast access is all that is required, then these effects are not deleterious. In many applications cycle time is as critical as access time, creating a strong desire for relief from these speed degrading effects.



FIGURE 2. Generic SRAM Write Timing

To maximize throughput system designers have often used latches or registers to hold all the inputs going into, and the outputs coming from the memory array. Most ECL processors designed today utilize ECL gate array or standard cell ASICs for the logic elements in the design. This approach makes the inclusion of memory support registers or latches relatively easy and practical. A write pulse generator is generally implemented locally, very near the SRAMs to minimize the write pulse skews. The write pulse generator can be a straightforward monostable utilizing gate delays to set the pulse width; triggered by a write command generated elsewhere in the system logic. As timing demands tighten, the need to time the write pulse from a system clock increases, so more exacting design alternatives are used. *Figure 3* illustrates these functions usually found supporting common ECL fast SRAMs.

Self-Timed SRAMs include on chip registers and/or latches for inputs and outputs, and also include an on chip write pulse timing generator. A basic self-timed SRAM block diagram is given in *Figure 4*. Several variations are appearing today, offering a choice of latches or registers, and a few different types of clock and control functions. These differences are relatively minor and not significant in the understanding of the operation of this new class of memory.



The key to understanding the self-timed SRAM is the timing waveforms of *Figure 5*. Notice that all inputs are registered (or latched in some devices) by the clock edge, in both the read cycle and in the write cycle. Also notice that in a read cycle the data output is registered (or latched in some device es) by the same clock edge. The device now contains the functions which were often included in the memory support logic ASICs. But something more than just different partitioning is happening. Now the registered data output is held for much of a cycle, alleviating the data path setup and hold constraints even with cycle times similar to access time. Also, the data input and address busses are registered.

trading off bus skew problems for setup and hold times on the inputs. The control line registers result in the most important difference. With write and select registered, the write timing is all completed internally. This eliminates the need for the system designer to be concerned with the tricky write pulse width, setup and hold time constraints. Control signals are often specified with the same characteristics as the address and data input signals. The ability to easily design for cycle time about the same as access time, especially for write cycles, is the fundamental benefit of selftimed devices.



In devices with latched inputs and outputs the data output is available a little sooner (at least theoretically) but the clock usually requires much more critical timing. Now one level of the clock is used to latch the outputs. This places demands on the clock generation and distribution which complicate it more than edge triggered registered style devices. For complete timing flexibility, separate clocks (i.e., an input clock separate from an output clock) are possible. Generally, the flexibility and performance advantages this can provide are overshadowed by the additional complexity of generating and distributing two carefully controlled clocks instead of one.

### ADVANCED SELF-TIMED SRAMs

Advanced Self-Timed SRAMs (AST SRAMs) expand on the concepts of the basic self-timed devices (ST SRAMs) already reviewed. The most important difference is that the AST devices are register based and include an on chip timing generator for the output register. A simplified block diagram for the AST SRAM is given in *Figure 6*.



**AN-572** 

Fundamentally, what is achieved is similar to a registered ST SRAM with separate clocks, with the output clock adjusted for minimum access time. All the other benefits of the basic ST SRAM are retained, but some interesting additional benefits of timing flexibility also are found in the AST SRAM. *Figure 7* illustrates both read and write cycles of the AST SRAM, drawn for the case where the cycle time is set equal to the access time. The key differences to notice are that there is an input clock, and that access occurs a fixed

time delay later. Also note that both minimum and maximum access times are given, allowing the designer to properly design to preclude either short path or long path problems. If a system is designed with cycle time longer than access time, the AST SRAM is still quite useful. In this case the device will still internally self-time the read data output register clock (at access time), simply providing earlier access or longer setup for the logic block downstream from the device.



Another important difference is that the write cycle has no effect on the state of the data outputs. This allows the benefit of a "hidden write cycle" mode which is described in some detail in the device data sheet. The idea behind the hidden write mode is the following: First, since the output register is unaffected by write cycles, and second, since whatever logic needing the read output data will require it for some finite and significant time interval, then it could be an advantage to improve bandwidth by allowing write cycles to occur during the time that the downstream logic needs the read data.

There are several other features and functions provided on the AST SRAM which are not found on ST SRAMs. One particularly worth mention is the benefit of the on chip clock gating control input. Since many of these types of devices are being designed into high speed ECL processors, and since most such systems are pipelined architectures, the designer must contend with the subtle timing nuances which can occur when starting and stopping the pipeline. The on chip clock gating input provides very convenient control without concern over clock "slivers" (i.e., narrow partial clock pulses which can cause unpredictable responses).

To best illustrate the operation of an AST SRAM, *Figure 8* shows an arbitrary sequence of memory cycles. Also shown is the functionality of the clock enable input, which causes the AST device to do nothing for the cycle(s) where it is asserted. Because the device outputs are designed to remain valid with the last read data, there is a deselect cycle which can be executed whenever desired. This does not mean that a wasted dummy cycle is needed to disable the device. In the case where, for example, there are two (or more) AST SRAMs deep in an array with the outputs bussed

together, the higher order address decode logic will select the proper device using the select lines; only one of which can be active at the start of each cycle. For the one that is inactive a deselect cycle occurs. For the active one, the result is a read cycle. If, however, the next cycle where a write to any address in the array, the outputs would not disable because that would preclude the benefit of the hidden write mode for arrays more than one device deep. The data sheet provides significant detail on the subtleties of the control functions of an AST device.

Other benefits of the AST SRAM include on chip parity checking, and scan path diagnostics features, all designed in such a way that the designer can ignore them if that particular function is not desired in a given application.

#### CONCLUSION

Timing skews encountered in practical system designs degrade cycle time significantly from the ideal case for generic ECL high speed SRAMs. Recently a new style of device, the self-timed SRAM, has begun to emerge. These ST SRAMs alleviate several timing constraints and make it easier to design high speed systems, especially when bandwidth is the issue (not just access time). The Advanced Self-Timed SRAM goes a step further in several areas. The AST SRAM offers more flexibility in timing modes, more flexibility in control input functions, and just more speed, too. It makes it rather easy to design for cycle times as short as access time, which is something that no previous SRAM could do nearly as well. For applications in high speed pipelined ECL processors this new style of device is certainly worth serious consideration.



FIGURE 8. A Sequence of AST SRAM Cycles

# **Design Considerations for High Speed Architectures**

### INTRODUCTION

Users and software developers are placing increasing demands on the systems manufacturer to improve the performance of his products. Quite often, these demands can be reduced to two fundamental characteristics of the system, memory array size and system speed. Larger and larger memory arrays are required to support the memory intensive demands of new software applications. Furthermore, as software complexity increases, the system is burdened with more and more software overhead. Greater operating speeds are demanded out of a system in order to support the enlarged software demands without burdening the user with a less responsive system.

Historically, memory array sizes could be improved with the implementation of larger TTL memory devices. The improved density and availability of semiconductor memory devices over the past twenty years is well known. Memory density has improved at roughly a geometric growth rate. To some extent, the memory device could be treated as an ever increasing, self contained black box. The techniques used to integrate a 256k DRAM are virtually identically to those required of a 1k DRAM. It was up to the semiconductor manufacturer (and in his best interest) to maintain a logical progression from one device generation to the next. During this same period of time, small to mid-level systems (personal computers, workstations, graphic display stations, etc.) were in their infancy. Eventhough, processors were fairly low in speed and performance, software sophistication was low. Not long ago, systems operating at eight MHz with 32k of memory were highly respected workhorses. Now, systems are moving into 25 MHz speeds with multi megabyte memories and are pushing into the dual digit MIP ranges.

To satisfy these demands, systems manufacturers are finding themselves more and more involved with ECL device families. ECL devices have always provided improved speeds over TTL devices. In the past, the improved speed was always at the cost of lower memory density, increase power demands, and greater difficulty in system design and integration. For the manufacturer with low power or high density applications, ECL devices were not an acceptable solution. While a large memory array could be constructed out of ECL 256-bit or 1k memories, the array typically became so large and power hungry that it became cost prohibitive. Furthermore, processor engines were typically not available to make use of this high speed memory.

With the advent of the National Semiconductor's BiCMOS ECL memory products, the traditional shortcomings related to density and power consumption have been eliminated. ECL memories rival their TTL counterparts in density and power consumption. In addition, these memories retain the traditional ECL speed advantage over their TTL cousins. Furthermore, ECL system environments offer distinct advantages over TTL environments which can enhance system performance.

National Semiconductor Application Note 573 Mike Arden



#### System Environments (ECL vs TTL)

As mentioned previously, for low speed/performance systems, ECL devices are more difficult to integrate into a system than TTL devices. This is due to the particular electrical requirements for ECL devices. Correctly implementing an ECL device is more than simply connecting an output of one device to an input of another. The system environment that an ECL device is placed in is defined (loading, network terminations, line impedances, etc.) and the device is designed specifically for this environment. A TTL device on the other hand is not designed for any particular system environment. While this aids the TTL device in fitting into general use applications, it is a major stumbling block for high speed applications.

For example, TTL device outputs are designed for load conditions related to TTL input conditions. Figure 1a shows a common (databook) TTL test load configuration. This load is an approximation of multiple TTL input loads. When the output is in the HIGH state ( $\geq$  2.4V), the load will sink a minimum of 4.0 mA. Conversely, when the output is in the LOW state ( $\leq$  0.4V), the load will source a minimum of 8.0 mA. These are common  $V_{OH}/I_{OH}$  and  $V_{OI}/I_{OI}$  DC conditions. The device is designed and tested to this set of conditions. As long as the device is placed in an environment such that signal paths are relatively short, the TTL output will behave as expected. However, if the device is placed into a transmission line environment the output characteristics will change depending on the characteristics of the signal line. (A transmission line environment exists if the overall length of the signal path is a significant (0.25) fraction of the rise/ fall time of the device output. The greater the fraction, the more the environmental effects.) If the transmission line network is designed for this type of loading, then there is a clean signal transmission; unfortunately, it is very difficult to obtain such a network for TTL devices. If the network is not characteristic of this load, then signal reflections and distortions result. These can delay signal propagation speeds through the system and affect overall system performance.



Theoretically, a transmission line network can be designed for a TTL load. *Figure 1b* shows the Thevenin equivalent of the TTL load. This equivalent load has the same loading properties as the original load. From this Thevenin load, a transmission line matching load can be derived (see *Figure 1c*). The transmission line load is equivalent to the databook load with the exception of the physical propagation delay of the transmission line. A device output will behave exactly the same with this load as it would with the databook load. The signal itself would be delayed by the transmission line, but not distorted. A device input at the other end of the line would see an undistorted TTL output waveform.



TL/D/10098-2



FIGURE 1b. Equivalent Loading

TL/D/10098-3

Unfortunately, TTL systems are not designed with this type of loading scheme. *Figure 2* shows a more commonly found environment. Note that the signal line impedances are lower than the ideal. High impedances in printed circuit boards are difficult to manufacture and are not commonly found. Quite often  $75\Omega - 100\Omega$  is an upper limit. Also, the transmission line is unterminated. The ideal transmission line load used a 166.5 $\Omega$  resistor terminated to 3.33V. Terminated lines would require an additional power supply and many discrete resistors to implement. These differences equate to reflections on the signal paths. These reflections can result in delays in data transmission.

Figure 3a shows IV curves of TTL inputs and outputs in the HIGH state. These curves can be equated to time domain reflection diagrams illustrating the signal integrity. For the example of a  $100\Omega$  environment, Figure 3b shows the resulting waveforms. For this example, any input at the far end of the line will receive a relatively clean signal. The signal is above the VIH level at t = T and data can be properly identified. The slight bump at t = 3T only cleans up the signal futher. The problem arises if another input is placed near the device output. Due to the reflection from the far end of the line, the input at A (device 2) has to wait until t = 2T before it receives clear identifiable data! Furthermore, any input placed somewhere between the output and the end of the transmission line will see some distorted signal which may not provide a valid data transition until t = 1.5T. This example is relatively simple: even still, such a reflected delay can amount to a significant percentage of the overall cycle rate and can cause a marked degradation in system speed. Depending on the type of routing scheme used, and the actual impedances of the PCB, even greater delays can occur.



FIGURE 2. "Typical" Application

TL/D/10098-4

AN-573

AN-573



For ECL devices placed into their specified environment, reflections are not a concern. ECL devices are designed specifically for  $(50\Omega)$  transmission line networks. *Figure 4a* shows the databook load for ECL devices. This load is not only the test load for the device, it is also the specified load for the system environment. This load is a Thevenin equivalent and can be easily translated into an equivalent transmission line load (see *Figure 4b*). As was the case with the idealized TTL transmission line load (*Figure 1c*), this load will transmit data cleanly with only the physical delay of the transmission line being a factor in propagation speeds.

Unlike the typical TTL application, the typical ECL application utilizes this loading scheme (see *Figure 4c*). Consequently, there are no reflections or distortions of the signal transitions. *Figure 5a* shows the IV curves of ECL output LOW and HIGH conditions. *Figure 5b* shows the resulting time domain reflection diagram. This signal is cleanly propagated along the network until it arrives at the end of the line. Due to the fact that it is a properly terminated transmission line, there is no reflection. Any input placed along the line wil see a clean signal transition delayed by the propagation delay of the line to that point! The worst case delay for the signal is t = T!





#### Data Transmission on ECL Systems

AN-573



### ECL System Design Considerations

Due to the terminated impedance environment required by ECL devices, there are a few basic routing rules which must be followed. Before designing an ECL system, an understanding of these basic routing conditions should be understood. Some of the basic considerations are discussed here: a more comprehensive discussion can be found in the National F100K ECL User's Handbook.

The most straight forward connection method was shown in Figure 4c. This method simply places a 50 $\Omega$  resistor at the input to the next device to provide a series terminated load. In some cases, it is desirable to connect several outputs to a common bus. This is particularly desirable for ECL devices since they have open emitter outputs and are specifically designed to be used in wired-or bus configurations. Figure 6a shows a typical "party line" connection. In this case, care must be taken to minimize the physical distance between the two outputs. If the distance is large enough, the signal line between the two outputs will act as a transmission line (Figure 6b). For the output in device 1 this doesn't cause a problem, because it is at one end of the transmission line. However, device 2 is in the middle of the transmission line. The output in device 2 sees two transmission lines in parallel. The result is that the output sees the equivalent of a  $25\Omega$  transmission line for some length of time. This causes impedance mismatches at the terminated load and results in signal reflections.



AN-573

*Figure 7a* shows an incorrect signal termination method. The parallel terminations cause the impedance that the device output sees to drop to  $16.7\Omega$ . An impedance mismatch occurs at node A where the transmission lines split. Reflec-

tions and disturbed signal integrity can result. A correct termination method for bus configurations is shown in *Figure 7b*. This configuration has only one terminated load and maintains a  $50\Omega$  environment throughout.



### **ECL PCB Design Considerations**

In order to design a printed circuit board for an ECL system, many factors have to be considered. The ultimate goal is to develop a PCB with transmission line impedances as close to  $50\Omega$  as possible. In order to accomplish this, the geometry of the board itself and the properties of the ECL device must be considered.

Figure 8 shows a PCB cross-section of several  $\mu$ strip transmission lines. The factors affecting the overall impedance of the board are the metal thicknesses, widths, heights, and spacings; and the dielectric constants and thicknesses of the dielectric materials. For example, the impedance of a microstrip line can be found from:

### $Z_0 = [87/\sqrt{(e_r + 1.41)}] \cdot \ln [4.98h/(0.8w + t)]$

where h= dielectric thickness, w= trace width, t= trace thickness,  $e_{\rm r}=$  dielectric constant of board material relative to air.

This formula can be used to calculate the undisturbed or "unloaded" impedance of the PCB. Packaged devices have inherent capacitive and inductive characteristics which can load a PCB transmission line. What is desired from the system point of view is that the final or "loaded" impedance of the board is equal to 50 $\Omega$ . The capacitance of the device affects the final impedance of the PCB. Figure 9 shows a discrete RLCM model of the transmission line network shown in Figure 8 and Figure 10 shows the effect of adding a device to this network. Capacitors CD1, CD2 are the capacitances of two device inputs. These capacitors are parallel to the capacitors of the transmission line and thus increase the overall capacitance of the transmission line. The inductors (LD1, LD2) are the inductances of two device inputs. Though these inductors are parallel to the transmission line, they do not affect the overall characteristics of the transmission line because they lead into an open circuit (they device itself). Consequently, the dominant effect of adding devices to a PCB is the increased capacitance of the PCB.





#### FIGURE 9. RLCM Network Model for PCB (Unloaded)

AN-573

4



### FIGURE 10. RLCM Network Model for PCB (Unloaded)

TL/D/10098-15

For example, an unloaded PCB transmission line could have the following properties:

 $C_0$  (characteristic capacitance)  $\approx$  1.44 pF/cm

 $L_0$  (characteristic inductance)  $\approx$  3.61 nH/cm

Since the impedance of a transmission line is equal to the square root of inductance divided by the capacitance,

 $Z_0$  (characteristic impedance)  $\approx 50.1\Omega$  [unloaded].

If we want to place 5 devices along this line (10 cm in length) and each device has an input capacitance  $C_{dut}=2\ pF,$  the resulting impedance of the transmission line would be:

 $\begin{aligned} Z_0'(\text{loaded}) &= \sqrt{(L_0)}/\sqrt{(C_0 + C_{dut})} \\ &= \sqrt{(3.61 \text{ nH/cm})}/\sqrt{[1.44 \text{ pF/cm} + (2 \text{ pF/device } * 5 \text{ devices}/10 \text{ cm})]} \\ &\approx 38.5\Omega \end{aligned}$ 

This impedance is significantly lower than the 50 $\Omega$  impedance which is needed. Consequently, the designer must design his unloaded board to a sufficiently high impedance so that after the board is populated it will measure 50 $\Omega$ .

#### Modeling of Loaded Transmission Lines

Using the RLCM model shown in *Figure 10*, a SPICE model can be constructed to evaluate the effects of increased device capacitance on the PCB.

*Figures 11–13* show the output from such a SPICE model; the transition modeled is a low to high transition at nominal ECL levels. The transmission line model was tuned to a specific capacitance value for the device. As expected, the SPICE output predicts an underdamped condition for the unpopulated board (*Figure 11*). The transition first overshoots and then undershoots the nominal V<sub>IH</sub> level. As capacitance is added, the transition gets closer and closer to the ideal matched condition. *Figure 12* shows the effects of an "overloaded" line. In this case, the capacitance of the device is not totally compensated by the PCB. Consequently, the signal undershoots and then overshoots the nominal V<sub>IH</sub> level.

Figure 13 shows the resulting signal of a tuned "loaded" transmission line. Due to the design of the transmission line, the added capacitance of the device is compensated by the intentional addition of increased line inductance.







### Summary

For maximum performance, layout and construction requirements on printed circuit boards for next generation systems must become more demanding. While at first glance, designing with ECL devices poses more difficulties for a system designer than TTL devices, if the goal is to obtain high system performance then ECL devices offer significant advantages. Because of the fact that they are designed specifically for high speed environments, the ECL device is easier to integrate into a high speed system. With the geometries and characteristics of the printed circuit board and the device considered as a unit, a network can be designed to produce a clean controlled impedance environment for an ECL device much easier than for a comparable TTL device.



# Section 5 TTL I/O Static RAMs



## **Section 5 Contents**

| TTL I/O—MOS SRAM Selection GuideBIPOLAR STATIC RAMS           | 5-3  |
|---------------------------------------------------------------|------|
| DM54S189/DM74S189 64-Bit (16 x 4) TRI-STATE RAM               | 5-4  |
| DM54S189A/DM74S189A High Speed 64-Bit TRI-STATE RAM           | 5-4  |
| DM74S289 64-Bit (16 x 4) Open Collector RAM                   | 5-11 |
| 93L415A 1024 x 1-Bit Static Random Access Memory              | 5-15 |
| 93L422A 256 x 4-Bit Static Random Access Memory               | 5-20 |
| 93L425A 1024 x 1-Bit Static Random Access Memory              | 5-26 |
| 93479 256 x 9-Bit Static Random Access Memory                 | 5-32 |
| MOS STATIC RAMS                                               |      |
| MM54/74C89 65-Bit TRI-STATE Random Access Read/Write Memory   | 5-39 |
| MM54/74C200 256-Bit TRI-STATE Random Access Read/Write Memory | 5-44 |
| MM54/74C910 256-Bit TRI-STATE Random Access Read/Write Memory | 5-48 |
| MM54/74C989 64-Bit (16 x 4) TRI-STATE Random Access Memory    | 5-53 |
| NMC2147H 4096 x 1-Bit Static RAM                              | 5-57 |
| NMC2148H 1024 x 4-Bit Static RAM                              | 5-62 |
| EDGE TRIGGERED REGISTERS                                      |      |
| DM75S68/68A/85S68/68A 16 x 4 Edge Triggered Registers         | 5-67 |

# National Semiconductor

# **TTL I/O-MOS Static RAM Selection Guide**

| Part Number      | Organization | Outputs | Pins | Access<br>Time | Temperature Range |
|------------------|--------------|---------|------|----------------|-------------------|
| I/O STATIC RAMS  |              |         |      |                |                   |
| DM54S189         | 16 x 4       | TS      | 16   | 50             | -55°C to +125°C   |
| DM54S189A        | 16 x 4       | TS      | 16   | 30             | -55°C to +125°C   |
| DM74S189         | 16 x 4       | TS      | 16   | 35             | 0°C to +70°C      |
| DM74S189A        | 16 x 4       | TS      | 16   | 25             | 0°C to +70°C      |
| DM74S289         | 16 x 4       | OC      | 16   | 35             | 0°C to +70°C      |
| 93L415A          | 1k x 1       | OC      | 16   | 25 ns          | 0°C to +70°C      |
| 93L422A          | 256 x 4      | TS      | 22   | 25 ns          | 0°C to +70°C      |
| 93L425A          | 1k x 1       | TS      | 16   | 25 ns          | 0°C to +70°C      |
| 93479            | 256 x 9      | TS      | 22   | 25 ns          | 0°C to +70°C      |
| OS STATIC RAMS   |              |         |      |                |                   |
| NMC2147H         | 4k x 1       | TS      | 18   | 70             | 0°C to +70°C      |
| NMC2147H-3       | 4k x 1       | TS      | 18   | 55             | 0°C to +70°C      |
| NMC2147H-2       | 4k x 1       | TS      | 18   | 45             | 0°C to +70°C      |
| NMC2147H-1       | 4k x 1       | TS      | 18   | 35             | 0°C to +70°C      |
| NMC2147H-3L      | 4k x 1       | TS      | 18   | 55             | 0°C to +70°C      |
| NMC2148H         | 1k x 4       | TS      | 18   | 70             | 0°C to +70°C      |
| NMC2148H-3       | 1k x 4       | TS      | 18   | 55             | 0°C to +70°C      |
| NMC2148H-2       | 1k x 4       | TS      | 18   | 45             | 0°C to +70°C      |
| NMC2148H-1       | 1k x 4       | TS      | 18   | 70             | 0°C to +70°C      |
| NMC2148H-3L      | 1k x 4       | TS      | 18   | 55             | 0°C to +70°C      |
| DGE-TRIGGERED RE | GISTERS      |         |      |                |                   |
| DM75S68          | 16k x 4      | TS      | 16   | 55             | -55°C to +125°C   |
| DM75S68A         | 16k x 4      | TS      | 16   | 45             | -55°C to +125°C   |
| DM85S68          | 16k x 4      | TS      | 16   | 40             | 0°C to +70°C      |
| DM85S68A         | 16k x 4      | TS      | 16   | 24             | 0°C to +70°C      |

# National Semiconductor

# DM54S189/DM74S189 64-Bit (16 x 4) TRI-STATE® RAM DM54S189A/DM74S189A High Speed 64-Bit TRI-STATE RAM

### **General Description**

These 64-bit active-element memories are monolithic Schottky-clamped transistor-transistor logic (TTL) arrays organized as 16 words of 4 bits each. They are fully decoded and feature a chip-enable input to simplify decoding required to achieve the desired system organization. The memories feature PNP input transistors that reduce the low level input current requirement to a maximum of -0.25 mA, only one-eighth that of a DM74S standard load factor. The chip-enable circuitry is implemented with minimal delay times to compensate for added system decoding.

The TRI-STATE output combines the convenience of an open-collector with the speed of a totem-pole output; it can be bus-connected to other similar outputs; yet it retains the fast rise time characteristics of the TTL totem-pole output. Systems utilizing data bus lines with a defined pull-up impedance can employ the open-collector DM74S289.

Write Cycle: The complement of the information at the data input is written into the selected location when both the chip-enable input and the read/write input are low. While the read/write input is low, the outputs are in the high-impedance state. When a number of the DM74S189 outputs are bus connected, this high-impedance state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up if desired.

Read Cycle: The stored information (complement of information applied at the data inputs during the write cycle) is

### **Connection Diagram**



available at the outputs when the read/write input is high and the chip-enable is low. When the chip-enable is high, the outputs will be in the high-impedance state.

The fast access time of the DM74S189A makes it particularly attractive for implementing high-performance memory functions requiring access times less than 25 ns. The high capacitive drive capability of the outputs permits expansion without additional output buffering. The unique functional capability of the DM74S189A outputs being at a high-impedance during writing, combined with the data inputs being inhibited during reading, means that both data inputs and outputs can be connected to the data lines of a bus-organized system without the need for interface circuits.

### Features

- Schottky-clamped for high speed applications (S189A)
   Access from chip-enable input
   Access from address inputs
   Access from address inputs
- TRI-STATE outputs drive bus-organized systems and/or high capacitive loads (S189, S189A)
- DM74S289 are functionally equivalent and have opencollector outputs
- DM54SXXX is guaranteed for operation over the full military temperature range of -55°C to +125°C
- Compatible with most TTL circuits
- Chip-enable input simplifies system decoding

### **Truth Table**

|                                     | Inp             | uts            |                |
|-------------------------------------|-----------------|----------------|----------------|
| Function                            | Chip-<br>Enable | Read/<br>Write | Output         |
| Write (Store<br>Complement of Data) | L               | L              | High-Impedance |
| Read                                | L               | н              | Stored Data    |
| Inhibit                             | н               | х              | High-Impedance |

H = High Level, L = Low Level, X = Don't Care

#### Order Number DM54S189J, DM54S189AJ, DM74S189J, DM74S189AJ, DM74S189N or DM74S189AN See NS Package Number J16A or N16E

5

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage, V <sub>CC</sub>       | 7.0V            |
|---------------------------------------|-----------------|
| Input Voltage                         | 5.5V            |
| Output Voltage                        | 5.5V            |
| Storage Temperature Range             | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.) | + 300°C         |

# **Operating Conditions**

|                                   | Min  | Max  | Units |  |
|-----------------------------------|------|------|-------|--|
| Supply Voltage (V <sub>CC</sub> ) |      |      |       |  |
| DM54S189                          | 4.5  | 5.5  | v     |  |
| DM74S189                          | 4.75 | 5.25 | v     |  |
| Temperature (T <sub>A</sub> )     |      |      |       |  |
| DM54S189                          | -55  | +125 | °C    |  |
| DM74S189                          | 0    | + 70 | °C    |  |
|                                   |      |      |       |  |

### DM54S189, DM74S189 Electrical Characteristics

over recommended operating free-air temperature range unless otherwise noted (Notes 2 and 3)

| Symbol          | Parameter                                               | Cor                                                                | nditions                                | Min | Тур | Max  | Units |
|-----------------|---------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------|-----|-----|------|-------|
| VIH             | High Level Input Voltage                                |                                                                    |                                         | 2   |     |      | v     |
| VIL             | Low Level Input Voltage                                 |                                                                    |                                         |     |     | 0.8  | V     |
| V <sub>OH</sub> | High Level Output<br>Voltage                            | V <sub>CC</sub> = Min                                              | l <sub>OH</sub> =  −2.0 mA,<br>DM54S189 | 2.4 | 3.4 |      | v     |
|                 |                                                         |                                                                    | l <sub>OH</sub> =  −6.5 mA,<br>DM74S189 | 2.4 | 3.2 |      | v     |
| ICEX            | High Level Output Current                               | V <sub>CC</sub> = Min                                              | $V_{OH} = 2.4V$                         |     |     | 40   | μA    |
|                 | Open Collector Only                                     |                                                                    | V <sub>OH</sub> = 5.5V                  |     |     | 100  |       |
| VOL             | Low Level Output                                        | V <sub>CC</sub> = Min,                                             | DM54S189                                |     |     | 0.5  | v     |
|                 | Voltage                                                 | l <sub>OL</sub> = 16 mA                                            | DM74S189                                |     |     | 0.45 | v     |
| lін             | High Level Input Current                                | $V_{CC} = Max, V_I = 2.7V$                                         |                                         |     |     | 25   | μA    |
| łı              | High Level Input Current at Maximum Voltage             | $V_{CC} = Max, V_I = 5.5V$                                         |                                         |     |     | 1.0  | mA    |
| lլլ             | Low Level Input Current                                 | $V_{\rm CC} = Max, V_{\rm I}$                                      | = 0.45V                                 |     |     | -250 | μA    |
| los             | Short Circuit Output<br>Current (Note 4)                | V <sub>CC</sub> = Max,<br>V <sub>O</sub> = 0V                      |                                         | -30 |     | -100 | mA    |
| ICC             | Supply Current (Note 5)                                 | V <sub>CC</sub> = Max                                              |                                         |     | 75  | 110  | mA    |
| VIC             | Input Clamp Voltage                                     | V <sub>CC</sub> = Min, I <sub>I</sub> =                            | —18 mA                                  |     |     | -1.2 | v     |
| Югн             | TRI-STATE Output Current,<br>High Level Voltage Applied | $V_{CC} = Max,$<br>$V_{O} = 2.4V$                                  | DM54S189,<br>DM74S189                   |     |     | 50   | μΑ    |
| IOZL            | TRI-STATE Output Current,<br>Low Level Voltage Applied  | $V_{CC} = Max,$<br>$V_{O} = 0.45V$                                 | DM54S189,<br>DM74S189                   | -50 |     |      | μΑ    |
| C <sub>IN</sub> | Input Capacitance                                       | $V_{CC} = 5V, V_{IN} = 2V,$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$  |                                         |     | 4.0 |      | pF    |
| CO              | Output Capacitance                                      | $V_{CC} = 5V, V_O =$<br>T <sub>A</sub> = 25°C, 1 M<br>Output "Off" |                                         |     | 6.0 |      | pF    |

# **DM74S189 Switching Characteristics** over recommended operating ranges of $T_A$ and $V_{CC}$ unless otherwise noted

|                  |                                        |                                         | Conditions                                 | DM54S189 |                 |     | DM74S189 |                 |     |       |
|------------------|----------------------------------------|-----------------------------------------|--------------------------------------------|----------|-----------------|-----|----------|-----------------|-----|-------|
| Symbol           | Par                                    | Parameter                               |                                            | Min      | Typ<br>(Note 2) | Max | Min      | Typ<br>(Note 2) | Max | Units |
| t <sub>AA</sub>  | Access Times from Add                  | ress                                    | $C_L = 30  pF$ ,                           |          | 25              | 50  |          | 25              | 35  | ns    |
| t <sub>CZH</sub> | Output Enable Time to<br>High Level    | Access Times from                       | R <sub>L</sub> = 280Ω<br><i>(Figure 4)</i> |          | 12              | 25  |          | 12              | 17  | ns    |
| tCZL             | Output Enable Time to<br>Low Level     | Chip-Enable                             |                                            |          | 12              | 25  |          | 12              | 17  | ns    |
| t <sub>WZH</sub> | Output Enable Time to<br>High Level    | Sense Recovery Times<br>from Read/Write |                                            |          | 13              | 35  |          | 13              | 25  | ns    |
| t <sub>WZL</sub> | Output Enable Time to<br>Low Level     |                                         |                                            |          | 13              | 35  |          | 13              | 25  | ns    |
| t <sub>CHZ</sub> | Output Disable Time<br>from High Level | Disable Times from                      | $C_L = 5 pF,$<br>$R_L = 280\Omega$         |          | 12              | 25  |          | 12              | 17  | ns    |
| t <sub>CLZ</sub> | Output Disable Time<br>from Low Level  | Chip-Enable                             | (Figure 4)                                 |          | 12              | 25  |          | 12              | 17  | ns    |
| t <sub>WHZ</sub> | Output Disable Time<br>from High Level | Disable Times from                      |                                            |          | 15              | 35  |          | 15              | 25  | ns    |
| twlz             | Output Disable Time<br>from Low Level  | Read/Write                              |                                            |          | 15              | 35  |          | 15              | 25  | ns    |
| t <sub>WP</sub>  | Width of Write Enable P                | ulse (Read/Write Low)                   |                                            | 25       |                 |     | 25       |                 |     | ns    |
| tASW             | Set-Up Time (Figure 1)                 | Address to Read/Write                   |                                            | 0        |                 |     | 0        |                 |     | ns    |
| t <sub>DSW</sub> |                                        | Data to Read/Write                      |                                            | 25       |                 |     | 25       |                 |     | ns    |
| tcsw             |                                        | Chip-Enable to<br>Read/Write            |                                            | 0        |                 |     | 0        |                 | -   | ns    |
| t <sub>AHW</sub> | Hold Time (Figure 1)                   | Address from Read/Write                 |                                            | 0        |                 |     | 0        |                 |     | ns    |
| t <sub>DHW</sub> |                                        | Data from Read/Write                    |                                            | 0        |                 |     | 0        |                 |     | ns    |
| t <sub>CHW</sub> |                                        | Chip-Enable from<br>Read/Write          |                                            | • 0      |                 |     | 0        |                 |     | ns    |

### Absolute Maximum Ratings (Note 1)

**Operating Conditions** 

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage, V <sub>CC</sub>      | 7.0V            |
|--------------------------------------|-----------------|
| Input Voltage                        | 5.5V            |
| Output Voltage                       | 5.5V            |
| Storage Temperature Range            | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec) | + 300°C         |

#### Min Units Max Supply Voltage (V<sub>CC</sub>) DM54S189(A) 4.5 5.5 ٧ DM74S189(A) 4.75 5.25 ٧ Temperature (T<sub>A</sub>) DM54S189(A) -55 +125 °C ۰Č DM74S189(A) 0 +70

### DM54S189A, DM74S189A Electrical Characteristics

over recommended operating free-air temperature range unless otherwise noted (Notes 2 and 3)

| Symbol           | Parameter                                               | Conditions                                                                      |                                         |     | Тур | Max  | Units |  |
|------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------|-----|-----|------|-------|--|
| VIH              | High Level Input Voltage                                |                                                                                 |                                         | 2   |     |      | V     |  |
| VIL              | Low Level Input Voltage                                 |                                                                                 |                                         |     |     | 0.8  | V     |  |
| V <sub>OH</sub>  | High Level Output<br>Voltage                            | V <sub>CC</sub> = Min                                                           | I <sub>OH</sub> = −2.0 mA,<br>DM54S189A | 2.4 | 3.4 |      | V     |  |
|                  |                                                         |                                                                                 | I <sub>OH</sub> = −6.5 mA,<br>DM74S189A | 2.4 | 3.2 |      | v     |  |
| V <sub>OL</sub>  | Low Level Output                                        | V <sub>CC</sub> = Min                                                           | I <sub>OL</sub> = 16 mA                 |     |     | 0.45 |       |  |
|                  | Voltage                                                 |                                                                                 | $I_{OL} = 20 \text{ mA}$                |     |     | 0.5  | .5 V  |  |
| IIH              | High Level Input Current                                | $V_{CC} = Max, V_I = 2.4V$                                                      |                                         |     |     | 10   | μA    |  |
| lj               | High Level Input Current<br>at Maximum Voltage          | $V_{CC} = Max, V_I = 5.5V$                                                      |                                         |     |     | 1.0  | mA    |  |
| ۱ <sub>IL</sub>  | Low Level Input Current                                 | $V_{CC} = Max, V_I = 0.40V$                                                     |                                         |     |     | -250 | μΑ    |  |
| los              | Short Circuit Output<br>Current (Note 4)                | $V_{CC} = Max, V_O = 0V$                                                        |                                         | -20 |     | -90  | mA    |  |
| ICC              | Supply Current (Note 5)                                 | V <sub>CC</sub> = Max                                                           |                                         |     | 75  | 100  | mA    |  |
| VIC              | Input Clamp Voltage                                     | $V_{CC} = Min, I_I = -18 \text{ mA}$                                            |                                         |     |     | -1.2 | V     |  |
| I <sub>OZH</sub> | TRI-STATE Output Current,<br>High Level Voltage Applied | $V_{CC} = Max, V_O = 2.4V$                                                      |                                         |     |     | 40   | μΑ    |  |
| I <sub>OZL</sub> | TRI-STATE Output Current,<br>Low Level Voltage Applied  | $V_{CC} = Max, V_O = 0.4V$                                                      |                                         | -40 |     |      | μΑ    |  |
| C <sub>IN</sub>  | Input Capacitance                                       | $V_{CC} = 5V, V_{IN} = 2V,$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$               |                                         |     | 4.0 |      | pF    |  |
| Co               | Output Capacitance                                      | $V_{CC} = 5V, V_O = 2V,$<br>$T_A = 25^{\circ}C, 1 \text{ MHz},$<br>Output "Off" |                                         |     | 6.0 |      | pF    |  |

# DM54S189A, DM74S189A Switching Characteristics over recommended operating ranges of $T_A$ and $V_{CC}$ unless otherwise noted

|                  | Parameter                              |                                         | Conditions                                  | DM54S189A |                 |     | DM74S189A |                 |     |       |
|------------------|----------------------------------------|-----------------------------------------|---------------------------------------------|-----------|-----------------|-----|-----------|-----------------|-----|-------|
| Symbol           |                                        |                                         |                                             | Min       | Typ<br>(Note 2) | Max | Min       | Typ<br>(Note 2) | Max | Units |
| t <sub>AA</sub>  | Access Time from Addre                 | əss                                     | C <sub>L</sub> = 30 pF,                     |           | 20              | 30  |           | 20              | 25  | ns    |
| t <sub>CZH</sub> | Output Enable Time to<br>High Level    | Access Times from<br>Chip-Enable        | R <sub>L</sub> = 280Ω<br><i>(Figure 4)</i>  |           | 11              | 25  |           | 11              | 17  | ns    |
| t <sub>CZL</sub> | Output Enable Time to<br>Low Level     |                                         |                                             |           | 11              | 25  |           | 11              | 17  | ns    |
| twzH             | Output Enable Time to<br>High Level    | Sense Recovery Times<br>from Read/Write |                                             |           | 13              | 35  |           | 13              | 25  | ns    |
| t <sub>WZL</sub> | Output Enable Time to<br>Low Level     |                                         |                                             |           | 13              | 35  |           | 13              | 25  | ns    |
| <sup>t</sup> CHZ | Output Disable Time<br>from High Level | Disable Times from<br>Chip-Enable       | $C_L = 5 \text{ pF},$<br>$R_L = 280 \Omega$ |           | 12              | 25  |           | 12              | 17  | ns    |
| tCLZ             | Output Disable Time<br>from Low Level  |                                         | (Figure 4)                                  |           | 12              | 25  |           | 12              | 17  | ns    |
| t <sub>WHZ</sub> | Output Disable Time<br>from High Level | Disable Times from<br>Read/Write        |                                             |           | 15              | 35  |           | 15              | 25  | ns    |
| t <sub>WLZ</sub> | Output Disable Time<br>from Low Level  |                                         |                                             |           | 15              | 35  |           | 15              | 25  | ns    |
| t <sub>WP</sub>  | Width of Write Enable P                | ulse (Read/Write Low)                   |                                             | 25        |                 |     | 20        |                 |     | ns    |
| t <sub>ASW</sub> | Set-Up Time (Figure 1)                 | Address to Read/Write                   |                                             | 0         |                 |     | 0         |                 |     | ns    |
| t <sub>DSW</sub> |                                        | Data to Read/Write                      | 0                                           | 25        |                 |     | 20        |                 |     | ns    |
| tcsw             |                                        | Chip-Enable to<br>Read/Write            |                                             | 0         |                 |     | 0         |                 |     | ns    |
| t <sub>AHW</sub> | Hold Time (Figure 1)                   | Address from Read/Write                 |                                             | 0         |                 |     | 0         |                 |     | ns    |
| t <sub>DHW</sub> |                                        | Data from Read/Write                    |                                             | 0         |                 |     | 0         |                 |     | ns    |
| <sup>t</sup> CHW |                                        | Chip-Enable from<br>Read/Write          |                                             | 0         |                 |     | . 0       |                 |     | ns    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the -55°C to +125°C temperature range for the DM54S189(A) and across the 0°C to +70°C range for the DM74S189(A). All typicals are given for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output at a time should be shorted.

Note 5: ICC is measured with all inputs grounded; and the outputs open.



**FIGURE 1** 

Note 1: Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Waveform 2 is for the output with internal conditions such that the output is high except when disabled.

Note 2: When measuring delay times from address inputs, the chip-enable input is low and the read/write input is high.

Note 3: When measuring delay times from chip-enable input, the address inputs are steady-state and the read/write input is high.

Note 4: Input waveforms are supplied by pulse generators having the following characteristics:  $t_r \le 2.5$  ns,  $t_f \le 2.5$  ns, PRR  $\le 1$  MHz and  $Z_{OUT} = \approx 50\Omega$ .

DM54S189/DM74S189/DM54S189A/DM74S189A





Y3 Υ4

OUTPUTS

11

7

Υ2

Y1

64-BIT MEMORY

MATRIX

ORGANIZED

16 x 4

TL/D/9232-5



# National Semiconductor

# DM74S289 64-Bit (16 x 4) Open-Collector RAM TRI-STATE® RAM

### **General Description**

These 64-bit active-element memories are monolithic Schottky-clamped transistor-transistor logic (TTL) arrays organized as 16 words of 4 bits each. They are fully decoded and feature a chip-enable input to simplify decoding required to achieve the desired system organization. The memories feature PNP input transistors that reduce the low level input current requirement to a maximum of -25 mA, only one-eighth that of a DM74S standard load factor. The chip-enable circuitry is implemented with minimal delay times to compensate for added system decoding.

Write Cycle: The complement of the information at the data input is written into the selected location when both the chip-enable input and the read/write input are low. While the read/write input is low, the outputs are in the highimpedance state. When a number of the DM74S289

**Connection Diagram** 



outputs are bus connected, this high-impedance state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pullup if desired.

**Read Cycle:** The stored information (complement of information applied at the data inputs during the write cycle) is available at the outputs when the read/write input is high and the chip-enable is low. When the chip-enable is high, the outputs will be in the high-impedance state.

### Features

- Commercial address access time 25 ns
- Features open-collector output
- Compatible with most TTL circuits
- Chip-enable input simplifies system decoding

# **Truth Table**

|                                     | Inp             | uts            |                |  |  |
|-------------------------------------|-----------------|----------------|----------------|--|--|
| Function                            | Chip-<br>Enable | Read/<br>Write | Output         |  |  |
| Write (Store<br>Complement of Data) | L               | L              | High-Impedance |  |  |
| Read                                | L               | н              | Stored Data    |  |  |
| Inhibit                             | Н               | x              | High-Impedance |  |  |

H = High Level, L = Low Level, X = Don't Care

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage, V <sub>CC</sub>      | 7.0V            |
|--------------------------------------|-----------------|
| Input Voltage                        | 5.5V            |
| Output Voltage                       | 5.5V            |
| Storage Temperature Range            | -65°C to +150°C |
| Lead Temperature (Soldering 10 Sec.) | + 300°C         |

# **Operating Conditions**

|                                               | Min  | Max  | Units |  |
|-----------------------------------------------|------|------|-------|--|
| Supply Voltage (V <sub>CC</sub> )<br>DM74S289 | 4.75 | 5.25 | v     |  |
| Temperature (T <sub>A</sub> )<br>DM74S289     | 0    | + 70 | °C    |  |

# **DM74S289 Electrical Characteristics**

Over recommended operating free-air temperature range unless otherwise noted (Notes 2 and 3)

| Symbol | Parameter                                      | Conditions                                                               |                           | Min | Тур | Max  | Units |
|--------|------------------------------------------------|--------------------------------------------------------------------------|---------------------------|-----|-----|------|-------|
| VIH    | High Level Input Voltage                       |                                                                          |                           | 2   |     |      | v     |
| VIL    | Low Level Input Voltage                        |                                                                          |                           |     |     | 0.8  | V     |
| VOH    | High Level Output Voltage                      | V <sub>CC</sub> = Min                                                    | I <sub>OH</sub> = −6.5 mA | 2.4 | 3.2 |      | V     |
| ICEX   | High Level Output Current                      | V <sub>CC</sub> = Min                                                    | $V_{OH} = 2.4V$           |     |     | 40   | μA    |
|        |                                                |                                                                          | $V_{OH} = 5.5V$           |     |     | 100  | μη    |
| VOL    | Low Level Output Voltage                       | $V_{CC} = Min, I_{OL} = 16 \text{ mA}$                                   |                           |     |     | 0.45 | v     |
| Iн     | High Level Input Current                       | $V_{CC} = Max, V_1 = 2.7V$                                               |                           |     |     | 25   | μΑ    |
| 11     | High Level Input Current<br>at Maximum Voltage | $V_{CC} = Max, V_1 = 5.5V$                                               |                           |     |     | 1.0  | mA    |
| IIL    | Low Level Input Current                        | $V_{CC} = Max, V_I = 0.45V$                                              |                           |     |     | -250 | μΑ    |
| Icc    | Supply Current (Note 4)                        | V <sub>CC</sub> = Max                                                    |                           |     | 75  | 110  | mA    |
| VIC    | Input Clamp Voltage                            | $V_{CC} = Min, I_I = -18 \text{ mA}$                                     |                           |     |     | -1.2 | V     |
| CIN    | Input Capacitance                              | $V_{CC} = 5V, V_{IN} = 2V, T_A =$                                        | 25°C, 1 MHz               |     | 4.0 |      | pF    |
| CO     | Output Capacitance                             | $V_{CC} = 5V, V_O = 2V,$<br>$T_A = 25^{\circ}C, 1 \text{ MHz, Output "}$ | 'Off''                    |     | 6.0 |      | pF    |

### **DM74S289 Switching Characteristics**

Over recommended operating ranges of  $T_A$  and  $V_{CC}$  unless otherwise noted

| Symbol           | Parameter                              |                                        | Conditions                                    | DM74S289 |                 |     |       |
|------------------|----------------------------------------|----------------------------------------|-----------------------------------------------|----------|-----------------|-----|-------|
|                  |                                        |                                        |                                               | Min      | Typ<br>(Note 2) | Max | Units |
| t <sub>AA</sub>  | Access Time from Address               |                                        | $C_{L} = 30  pF,$                             |          | 25              | 35  | ns    |
| t <sub>CHL</sub> | Enable Time from<br>Chip-Enable        |                                        | $R_{L1} = 300\Omega,$<br>$R_{L2} = 600\Omega$ |          | 12              | 17  | ns    |
| twhl             | Enable Time from<br>Read/Write         | Sense Recovery Time<br>from Read/Write | (Figure 4)                                    |          | 12              | 25  | ns    |
| t <sub>CLH</sub> | Disable Time from Chip-Enable          |                                        |                                               |          | 12              | 20  | ns    |
| twlH             | Disable Time from Read/Write           |                                        | ]                                             |          | 13              | 25  | ns    |
| t <sub>WP</sub>  | Width of Enable Pulse (Read/Write Low) |                                        |                                               | 25       |                 |     | ns    |
| t <sub>ASW</sub> | Setup Time (Figure 2)                  | Address to Read/Write                  |                                               | 0        |                 |     | ns    |
| t <sub>DSW</sub> |                                        | Data to Read/Write                     |                                               | 25       |                 |     | ns    |
| tcsw             |                                        | Chip-Enable to Read/Write              |                                               | 0        |                 |     | ns    |
| t <sub>AHW</sub> | Hold Time (Figure 2)                   | Address from Read/Write                |                                               | 0        |                 |     | ns    |
| tDHW             | ]                                      | Data from Read/Write                   | ]                                             | 0        |                 |     | ns    |
| tCHW             | ]                                      | Chip-Enable from Read/Write            |                                               | 0        |                 |     | ns    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed Except for "Operating Temperature Range they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics provides conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the -55°C to + 125°C temperature range for the DM54S189 and across the 0°C to -70°C range for the DM74S189/289. All typicals are given for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: I<sub>CC</sub> is measured with all inputs grounded, and the outputs open.



DM74S289

Note 1: Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Note 2: When measuring delay times from address inputs, the chip-enable is low and the read/write input is high. Note 3: When measuring delay times from chip-enable input, the address inputs are steady-state and the read/write input is high.

Note 4: Input waveforms are supplied by pulse generators having the following characteristics  $t_r \le 2.5$  ns.  $t_f \le 2.5$  ns. PRR  $\le 1$  MHz and  $Z_{OUT} = 50\Omega$ .



# 93L415A

25 ns max

# National Semiconductor

# 93L415A 1024 x 1-Bit Static Random Access Memory

## **General Description**

The 93L415A is a 1024-bit read write Random Access Memory (RAM), organized 1024 words by one bit. It is designed for high speed cache, control and buffer storage applications. The device includes full on-chip decoding, separate Data input and non-inverting Data output, as well as an active LOW Chip Select line.

### Features

- New design to replace old 93415/93L415
- Improved ESD thresholds
- Alpha hard without die coat
- Commercial address access time 93L415A
- Features open collector output
- Power dissipation decreases with increasing temperature



#### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Above which the useful life may be impaired

| Storage Temperature                    | -65°C to +150°C          |
|----------------------------------------|--------------------------|
| Supply Voltage Range                   | -0.5V to $+7.0V$         |
| Input Voltage (DC) (Note 1)            | -0.5V to V <sub>CC</sub> |
| Input Current (DC)                     | -12 mA to $+5.0$ mA      |
| Voltage Applied to Outputs<br>(Note 2) | -0.5V to 5.5V            |
| Lead Temperature (Soldering, 10 sec.)  | 300°C                    |
| Maximum Junction Temperature (TJ)      | + 175°C                  |
| Output Current                         | + 20 mA                  |

## Guaranteed Operating Ranges

| Supply Voltage (V <sub>CC</sub> )<br>Commercial  | 5.0V ±5%     |
|--------------------------------------------------|--------------|
| Case Temperature (T <sub>C</sub> )<br>Commercial | 0°C to +75°C |

#### DC Characteristics over operating temperature ranges (Note 3)

| Symbol           | Parameter                 | Conditions                                                     | Min | Тур   | Max  | Units |
|------------------|---------------------------|----------------------------------------------------------------|-----|-------|------|-------|
| V <sub>OL</sub>  | Output LOW Voltage        | $V_{CC} = Min, I_{OL} = 16 mA$                                 |     |       | 0.45 | v     |
| V <sub>IH</sub>  | Input HIGH Voltage        | Guaranteed Input HIGH Voltage for All Inputs (Notes 4, 5, & 6) | 2.1 |       |      |       |
| V <sub>IL</sub>  | Input LOW Voltage         | Guaranteed Input LOW Voltage for All Inputs (Notes 4, 5, & 6)  |     |       | 0.8  | v     |
| կլ               | Input LOW Current         | $V_{CC} = Max, V_{IN} = 0.4V$                                  |     | - 180 | -300 | μΑ    |
| IIH              | Input HIGH Current        | $V_{CC} = Max, V_{IN} = 4.5V$                                  |     | 1.0   | 40   | μΑ    |
| I <sub>IHB</sub> | Input Breakdown Current   | $V_{CC} = Max, V_{IN} = V_{CC}$                                |     |       | 1.0  | mA    |
| VIC              | Input Diode Clamp Voltage | $V_{CC} = Max$ , $I_{IN} = -10 \text{ mA}$                     |     | -1.0  | -1.5 | v     |
| ICEX             | Output Leakage Current    | $V_{CC} = Max, V_{OUT} = 4.5V$                                 |     | 1.0   | 100  | μA    |
| lcc              | Power Supply Current      | V <sub>CC</sub> = Max, All Inputs = GND<br>Output is Open      |     |       | 65   | mA    |

| Symbol           | Parameter                                          | Conditions | Min | Max | Units |
|------------------|----------------------------------------------------|------------|-----|-----|-------|
| AD TIMING        |                                                    |            |     |     |       |
| tACS             | Chip Select Access Time                            | Figures    |     | 15  | ns    |
| t <sub>RCS</sub> | Chip Select Recovery Time                          | 3a, 3b     |     | 15  | ns    |
| t <sub>AA</sub>  | Address Access Time (Note 7)                       |            |     | 25  | ns    |
| RITE TIMING      |                                                    |            |     |     |       |
| t <sub>W</sub>   | Write Pulse Width to Guarantee<br>Writing (Note 8) |            | 20  |     | ns    |
| t <sub>WSD</sub> | Data Setup Time Prior to Write                     |            | 5   |     | ns    |
| t <sub>WHD</sub> | Data Hold Time after Write                         |            | 5   |     | ns    |
| twsa             | Address Setup Time Prior<br>to Write (Note 8)      | Figure 4   | 5   |     | ns    |
| t <sub>WHA</sub> | Address Hold Time after Write                      |            | 5   |     | ns    |
| twscs            | Chip Select Setup Time Prior to Write              |            | 5   |     | ns    |
| twhcs            | Chip Select Hold Time after Write                  |            | 5   |     | ns    |
| tws              | Write Enable to Output Disable                     |            |     | 15  | ns    |
| t <sub>WR</sub>  | Write Recovery Time                                |            |     | 15  | ns    |

93L415A

5

Note 1: Either input voltage limit or input current limit sufficient to protect the inputs.

Note 2: Output current limit required.

Note 3: Typical values are at V\_{CC} = 5.0V, T\_C =  $\,+\,25^{\circ}\text{C}$  and maximum loading.

Note 4: Tested under static condition only.

Note 5: Functional testing done at input levels V<sub>IL</sub> = 0.45V (V<sub>OL</sub> Max) and V<sub>IH</sub> = 2.4V (V<sub>OH</sub> Min).

Note 6: AC testing done at input levels  $V_{IH} = 3V$ ,  $V_{IL} = 0V$ .

Note 7: The maximum address access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.

Note 8:  $t_W$  measured at  $t_{WSA}$  = Min.  $t_{WSA}$  measured at  $t_W$  = Min.





TL/D/10003-2

#### **Truth Table**

|           | Inputs |   | Outputs | Mode         |
|-----------|--------|---|---------|--------------|
| <b>CS</b> | WE     | D | 0       | Mode         |
| н         | х      | х | н       | Not Selected |
| L         | L      | L | н       | Write "0"    |
| L         | L      | н | н       | Write "1"    |
| L         | н      | Х | DOUT    | Read         |

H = HIGH Voltage Level: 2.4V

L = LOW Voltage Level: 0.45V

X = Don't Care (HIGH or LOW)

#### **Functional Description**

The 93L415A is a fully decoded 1024-bit read/write Random Access Memory organized 1024 words by one bit. Bit selection is achieved by means of a 10-bit address A0 through A9.

One Chip Select input is provided for easy memory array expansion of up to 2048 bits without the need for external decoding. For larger memories, the fast chip select access time permits direct address decoding without an increase in overall memory access time.

The read and write functions of the 93L415A are controlled by the state of the active low chip select (CS) input. The write function is controlled by the active low write enable  $(\overline{WE})$  input. With  $\overline{CS}$  held low and  $\overline{WE}$  held low, the data (D) is written into the memory location specified by addresses

(A0 through A9). To assure a valid write, data setup (t<sub>WSD</sub>), address setup (t<sub>WSA</sub>), data hold (t<sub>WHD</sub>), and address hold (t<sub>WHA</sub>) times must be met. When WE is held HIGH and the chip selected, data is read from the addressed location and presented at the output O.

An open collector output is provided to allow maximum flexibility in output connection. In many applications such as memory expansion, the outputs of many 93L415As can be tied together. In other applications the wired-OR is not used. In either case an external pull-up resistor of R<sub>1</sub> value must be used to provide a HIGH at the output when the chip is deselected. Any RL value within the range specified below may be used.

$$\frac{V_{CC} \text{ (Max)}}{DL - FO (1.6)} \leq R_L \leq \frac{V_{CC} \text{ (Min)} - V_{OH}}{n (I_{CEX}) + FO (0.04)}$$

1  $R_L$  is in  $k\Omega$ 

n = number of wired-OR outputs tied together

FO = number of TTL Unit Loads (UL) driven

ICEX = Memory Output Leakage Current

V<sub>OH</sub> = Required Output HIGH Level at Output Node IOL = Output LOW Current

The minimum RL value is limited by the output current sinking ability. The maximum RL value is determined by the output and input leakage current which must be supplied to hold the output at V<sub>OH</sub>.

One Unit Load = 40  $\mu$ A HIGH/1.6 mA LOW.

 $FO_{MAX} = 5 UL.$ 



5

#### 93L422A 256 x 4-Bit Static Random Access Memory

#### **General Description**

The 93L422A is a 1024-bit read/write Random Access Memory (RAM) organized 256 words by four bits. It is designed for high speed cache, control and buffer storage applications. The device includes full on-chip decoding, separate Data input and non-inverting Data output, as well as two Chip Select Lines.

#### Features

- New design to replace old 93422/93L422
- Improved ESD thresholds .
- Alpha hard without die coat -
- Commercial address access time 93L422A
- 25 ns

- Fully TTL compatible
- Features TRI-STATE® outputs
- Power dissipation decreases with increasing tempera-ture



| Pin | Nar | nes |
|-----|-----|-----|
|     |     |     |

TL/D/9996-3

## Absolute Maximum Ratings Above which the useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Storage Temperature                   | -65°C to +150°C          |
|---------------------------------------|--------------------------|
| Supply Voltage Range                  | -0.5V to +7.0V           |
| Input Voltage (DC) (Note 1)           | -0.5V to V <sub>CC</sub> |
| Input Current (DC)                    | -12 mA to +5.0 mA        |
| Voltage Applied to Outputs (Note 2)   | -0.5V to +5.5V           |
| Lead Temperature (Soldering, 10 sec.) | 300°C                    |
| Maximum Junction Temperature (TJ)     | + 175°C                  |
| Output Current                        | + 20 mA                  |
|                                       |                          |

#### **Guaranteed Operating Ranges**

Supply Voltage (V<sub>CC</sub>) Case Temperature (T<sub>C</sub>)

5.0V ±5% 0°C to +75°C 93L422A

#### DC Characteristics over operating temperature ranges (Note 3)

| Symbol           | Parameter                                 | Conditions                                                       | Min | Тур   | Max  | Units |
|------------------|-------------------------------------------|------------------------------------------------------------------|-----|-------|------|-------|
| V <sub>OL</sub>  | Output LOW Voltage                        | $V_{CC} = Min, I_{OL} = 8 mA$                                    |     | 0.3   | 0.45 | v     |
| VIH              | Input HIGH Voltage                        | Guaranteed Input HIGH Voltage<br>for All Inputs (Notes 4, 5 & 6) | 2.1 |       |      |       |
| V <sub>IL</sub>  | Input LOW Voltage                         | Guaranteed Input LOW Voltage<br>for All Inputs (Notes 4, 5 & 6)  |     |       | 0.8  |       |
| V <sub>OH</sub>  | Output HIGH Voltage                       | $V_{CC} = Min, I_{OH} = -5.2V$                                   | 2.4 |       |      | v     |
| ۱ <sub>IL</sub>  | Input LOW Current                         | $V_{CC} = Max, V_{IN} = 0.4V$                                    |     | - 150 | -300 | μΑ    |
| l <sub>IH</sub>  | Input HIGH Current                        | $V_{CC} = Max, V_{IN} = 4.5V$                                    |     | 1.0   | 40   | μA    |
| I <sub>IHB</sub> | Input Breakdown Current                   | $V_{CC} = Max, V_{IN} = V_{CC}$                                  |     |       | 1.0  | mA    |
| VIC              | Input Diode Clamp Voltage                 | $V_{CC} = Max$ , $I_{IN} = -10 \text{ mA}$                       |     | -1.0  | -1.5 | v     |
| lozh             | Output Current (HIGH Z)                   | $V_{CC} = Max, V_{OUT} = 2.4V$                                   |     |       | 50   | μΑ    |
| I <sub>OZL</sub> |                                           | $V_{CC} = Max, V_{OUT} = 0.5V$                                   |     |       | -50  | μΑ    |
| l <sub>OS</sub>  | Output Current Short<br>Circuit to Ground | V <sub>CC</sub> = Max (Note 7)                                   | -10 |       | -70  | mA    |
| ICC              | Power Supply Current                      | $V_{CC} = Max$ , All Outputs Open,<br>All Inputs = GND           |     |       | 80   | mA    |

| Symbol                                                                                                                                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Conditions                                     | Min             | Max           | Units |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------|---------------|-------|
| D TIMING                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | •                                              |                 |               |       |
| tACS                                                                                                                                             | Chip Select Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                |                 | 20            | ns    |
| t <sub>ZRCS</sub>                                                                                                                                | Chip Select to High Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figures                                        |                 | 20            | ns    |
| t <sub>AOS</sub>                                                                                                                                 | Output Enable Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3a, 3b, 3c                                     |                 | 20            | ns    |
| tzros                                                                                                                                            | Output Enable to HIGH Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                |                 | 20            | ns    |
| t <sub>AA</sub>                                                                                                                                  | Address Access Time (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                 | 25            | ns    |
| TE TIMING                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                |                 |               |       |
| tw                                                                                                                                               | Write Pulse Width to Guarantee Writing (Note 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                | 20              |               | ns    |
| twsp                                                                                                                                             | Data Setup Time prior to Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 4                                       | 5               |               | ns    |
| t <sub>WHD</sub>                                                                                                                                 | Data Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                | 5               |               | ns    |
| twsa                                                                                                                                             | Address Setup Time prior to Write<br>(Note 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                | 5               |               | ns    |
| twha                                                                                                                                             | Address Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                | 5               |               | ns    |
| twscs                                                                                                                                            | Chip Select Setup Time prior to Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                              | 5               |               | ns    |
| twncs                                                                                                                                            | Chip Select Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                | · 5             |               | ns    |
| tzws                                                                                                                                             | Write Enable to Output Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |                 | 20            | ns    |
| twR                                                                                                                                              | Write Recovery Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                |                 | 20            | ns    |
| ote 2: Output cur<br>ote 3: Typical val<br>ote 4: Static com<br>ote 5: Functional<br>ote 6: AC testing<br>ote 7: Short circu<br>ote 8: The maxim | t voltage limit or input current limit sufficient to protecting input<br>rent limit required.<br>lues are at $V_{CC} = 5.0V$ , $t_C = +25^{\circ}C$ and maximum loading.<br>dition only.<br>testing done at input levels $V_{IL} = 0.45V$ ( $V_{OL}$ Max) and $V_{IH}$<br>done at input levels $V_{IH} = 3V$ , $V_{IL} = 0V$ .<br>iit to ground not to exceed one second; ground only one outp<br>num address access time is guaranteed to be the worst case<br>ed at $t_{WSA} = Min$ . $t_{WSA}$ measured at $t_W = Min$ . | = 2.4V (V <sub>OH</sub> Min).<br>ut at a time. | seudorandom tes | ting pattern. |       |



H = HIGH Voltage Level 2.4V

L = LOW Voltage Level 0.45V

X = Don't Care HIGH or LOW

HIGH Z = High-Impedance

#### **Functional Description**

The 93L422A is a fully decoded 1024-bit Random Access Memory organized 256 words by four bits. Word selection is achieved by means of an 8-bit address A0–A7.

Two Chip Select inputs, inverting and non-inverting, are provided for logic flexibility. For larger memories, the fast chip select access time permits the decoding of the chip selects from the address without increasing address access time.

The read and write operations are controlled by the state of the active LOW Write Enable  $\overline{WE}$  input. When  $\overline{WE}$  is held

LOW and the chip is selected, the data at D0–D3 is written into the address location. Since the write function is leveltriggered, data must be held stable for at least  $t_{WSD}$  (Min) plus  $t_{W(Min)}$  plus  $t_{WHD}$  (Min) to insure a valid write. To read, WE is held high, the chip is selected, and the data is transferred to the outputs (O0–O3).

The 93L422A has TRI-STATE outputs which provide active pull-ups when enabled and high output impedance when disabled. This allows optimization of word expansion in bus organized systems.

## 93L422A

#### Functional Description (Continued)





#### FIGURE 4. Write Mode Timing

Note 1: Timing Diagram represents one solution which results in an optimium cycle time. Timing may be changed to fit various applications as long as the worst case limits are not violated.

Note 2: Input voltage levels for worst case AC test are 3.0V-0V.

#### 93L425A 1024 x 1-Bit Static Random Access Memory

#### **General Description**

The 93L425A is a 1024-bit read write Random Access Memory (RAM), organized 1024 words by one bit. It is designed for high speed cache control and buffer storage applications. The device includes full on-chip decoding, separate Data input and non-inverting Data output, as well as an active LOW Chip Select line.

#### Features

- New design to replace old 93425/93L425
- Improved ESD thresholds
- Alpha hard without die coat
- Commercial address access time 93L425A
- Features TRI-STATE® output
- Power dissipation decreases with increasing temperature

25 ns max

#### **Connection Diagram** 16-Pin DIP $\overline{cs}$ 16 ٠V<sub>cc</sub> 15 -D 40 2 WE Δ1-٦ 14 13 A9 A2 12 - A8 ۵3 11 Á7 6 A4 10 ٥ • A6 GND 8 9 A5 TL/D/10004-1 **Top View** Order Number 93L425ADC or 93L425APC See NS Package Number J16A\* or N16E\* Optional Processing QR = Burn-In \*For most current package information, contact product marketing. Logic Symbol **Pin Names** 15 14 CS Chip Select (Active LOW) D WE A0-A9 Address Inputs 3 ۸1 WE Write Enable Input (Active LOW) A2 5 A3 D Data Input 6 44 93L425A 0 Data Output **A**5 9 10 A6 11 A7 $V_{CC} = Pin 16$ 12 **8** GND = Pin 8 A9 13 n 7 TL/D/10004-3

#### 5-26

#### Absolute Maximum Ratings Above which the useful life may be impaired

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Storage Temperature                    | -65°C to +150°C          |
|----------------------------------------|--------------------------|
| Supply Voltage Range                   | -0.5V to +7.0V           |
| Input Voltage (DC) (Note 1)            | -0.5V to V <sub>CC</sub> |
| Input Current (DC)                     | -12 mA to $+5.0$ mA      |
| Voltage Applied to Outputs<br>(Note 2) | -0.5V to 5.5V            |
| Lead Temperature (Soldering, 10 sec.)  | 300°C                    |
| Maximum Junction Temperature (TJ)      | +175°C                   |
| Output Current                         | + 20 mA                  |

#### **Guaranteed Operating Ranges**

Supply Voltage (V<sub>CC</sub>) Commercial Case Temperature (T<sub>C</sub>) Commercial

5.0V ±5%

93L425A

0°C to +75°C

## DC Characteristics over operating temperature ranges (Note 3)

| Symbol           | Parameter                                       | Conditions                                                     | Min | Тур  | Max  | Units |
|------------------|-------------------------------------------------|----------------------------------------------------------------|-----|------|------|-------|
| V <sub>OH</sub>  | Output HIGH Voltage                             | $V_{CC} = Min$ , $I_{OH} = -5.2 mA$                            | 2.4 |      |      | v     |
| V <sub>OL</sub>  | Output LOW Voltage                              | $V_{CC} = Min, I_{OL} = 16 mA$                                 |     |      | 0.45 | v     |
| V <sub>IH</sub>  | Input HIGH Voltage                              | Guaranteed Input HIGH Voltage for All Inputs (Notes 4, 5, & 6) | 2.1 |      |      | v     |
| VIL              | Input LOW Voltage                               | Guaranteed Input LOW Voltage for All Inputs (Notes 4, 5, & 6)  |     |      | 0.8  | v     |
| ۱ <sub>IL</sub>  | Input LOW Current                               | $V_{CC} = Max, V_{IN} = 0.4V$                                  |     | -180 | -300 | μΑ    |
| IIH              | Input HIGH Current                              | $V_{CC} = Max, V_{IN} = 4.5V$                                  |     | 1.0  | 40   | μΑ    |
| I <sub>IHB</sub> | Input Breakdown Current                         | $V_{CC} = Max$ , $V_{IN} = V_{CC}$                             |     |      | 1.0  | mA    |
| VIC              | Input Diode Clamp Voltage                       | $V_{CC} = Max$ , $I_{IN} = -10 mA$                             |     | -1.0 | -1.5 | V     |
| I <sub>OZH</sub> | Output Current (HIGH Z)                         | $V_{CC} = Max, V_{OUT} = 2.4V$                                 |     |      | 50   | μA    |
| I <sub>OZL</sub> |                                                 | $V_{CC} = Max, V_{OUT} = 0.5V$                                 |     |      | -50  | μΑ    |
| los              | Output Current Short Circuit to Ground (Note 7) | V <sub>CC</sub> = Max (Note 7)                                 |     |      | -100 | mA    |
| Icc              | Power Supply Current                            | V <sub>CC</sub> = Max, All Inputs = GND,<br>Output Open        |     |      | 65   | mA    |

| Parameter                                                                      | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Units                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Chip Select Access Time                                                        | Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Chip Select to HIGH Z                                                          | 3a, 3b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Address Access Time (Note 8)                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Write Pulse Width to Guarantee<br>Writing (Note 9)                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Data Setup Time Prior to Write                                                 | Figure 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Data Hold Time after Write                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Address Setup Time Prior<br>to Write (Note 9)                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Address Hold Time after Write                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Chip Select Setup Time Prior to Write                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Chip Select Hold Time after Write                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Write Enable to Output Disable                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Write Recovery Time                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| •                                                                              | inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| -                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| as are at $V_{CC} = 5.0V$ , $I_C = +25^{\circ}C$ and maximum loading ion only. | g.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                | Chip Select to HIGH Z<br>Address Access Time (Note 8)<br>Write Pulse Width to Guarantee<br>Writing (Note 9)<br>Data Setup Time Prior to Write<br>Data Hold Time after Write<br>Address Setup Time Prior<br>to Write (Note 9)<br>Address Hold Time after Write<br>Chip Select Setup Time Prior to Write<br>Chip Select Setup Time Prior to Write<br>Chip Select Hold Time after Write<br>Write Enable to Output Disable<br>Write Recovery Time<br>voltage limit or input current limit is sufficient to protect the<br>nt limit required.<br>Is are at V <sub>CC</sub> = 5.0V, T <sub>C</sub> = +25°C and maximum loading | Chip Select to HIGH Z       Figures         Address Access Time (Note 8)       3a, 3b         Write Pulse Width to Guarantee       Writing (Note 9)         Data Setup Time Prior to Write       Address Setup Time Prior to Write         Address Setup Time Prior to Write (Note 9)       Figure 4         Address Hold Time after Write       Figure 4         Chip Select Setup Time Prior to Write       Chip Select Setup Time Prior to Write         Write Enable to Output Disable       Write Recovery Time         write Recovery Time       Image: Setup Time Prior to protect the inputs.         In timit required.       Is are at V <sub>CC</sub> = 5.0V, T <sub>C</sub> = +25°C and maximum loading. | Chip Select to HIGH Z       3a, 3b         Address Access Time (Note 8)       3a, 3b         Write Pulse Width to Guarantee       20         Writing (Note 9)       5         Data Setup Time Prior to Write       5         Address Setup Time Prior       5         to Write (Note 9)       5         Address Setup Time Prior       5         Address Hold Time after Write       5         Chip Select Setup Time Prior to Write       5         Chip Select Hold Time after Write       5         Write Enable to Output Disable       5         Write Recovery Time       5         voltage limit or input current limit is sufficient to protect the inputs.       5         nt limit required.       5.0V, T <sub>C</sub> = +25°C and maximum loading. | Figures       15         Address Access Time (Note 8)       25         Write Pulse Width to Guarantee       20         Writing (Note 9)       20         Data Setup Time Prior to Write       5         Address Setup Time Prior       5         to Write (Note 9)       5         Address Setup Time Prior       5         Address Hold Time after Write       5         Chip Select Setup Time Prior to Write       5         Chip Select Setup Time Prior to Write       5         Chip Select Hold Time after Write       5         Write Enable to Output Disable       15         Write Recovery Time       15         voltage limit or input current limit is sufficient to protect the inputs.       15         sa eat $V_{CC} = 5.0V, T_C = +25°C$ and maximum loading.       5 |

Note 8: The maximum address access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.

Note 9:  $t_W$  measured at  $t_{WSA}$  = Min.  $t_{WSA}$  measured at  $t_W$  = Min.

TL/D/10004-2





#### **Functional Description**

The 93L425A is a fully decoded 1024-bit read write Random Access Memory organized 1024 words by one bit. Bit selection is achieved by means of a 10-bit address A0–A9.

One Chip Select (CS) input is provided for easy memory array expansion of up to 2048 bits without the need for external decoding. For larger memories the fast chip select access time permits direct address decoding without an increase in overall memory access time.

The read and write functions of the 93L425A are controlled by the state of the active LOW Write Enable  $\overline{WE}$  input. When  $\overline{WE}$  is held LOW and the chip is selected, the data at D is written into the location specified by the binary address present at A0 through A9. Since the write function is level triggered, data must be held stable at the data input for at least  $t_{WSD(min)}$  plus  $t_{W(min)}$  plus  $t_{WHD(min)}$  to insure a valid write. When WE is held HIGH and the chip selected, data is read from the addressed location and presented at the output O.

The 93L425A has a three-state output which provides an active pull-up or pull-down when enabled and a high impedance (HIGH Z) state when disabled. The active pull-up provides drive capability for high capacitive loads while the high impedance state allows optimization of word expansion in bus organized systems.

#### **Truth Table**

|     | Inputs |   | Outputs          | Mode         |
|-----|--------|---|------------------|--------------|
| CS  | WE     | D | 0                | moue         |
| н   | н      | х | HIGH Z           | Not Selected |
| L   | L      | L | HIGH Z           | Write 0      |
| L L | L      | н | HIGH Z           | Write 1      |
| L   | н      | Х | D <sub>OUT</sub> | Read         |

H = HIGH Voltage Level: 2.4V

L = LOW Voltage Level: 0.45V X = Don't Care HIGH or LOW

HIGH Z = High-Impedance





TL/D/10004-9

93L425A

Note 1: Timing Diagram represents one solution which results in an optimum cycle time Timing may be changed to fit various applications as long as the worst case limits are not violated.

Note 2: Input voltage levels for worst case AC test are 3.0V-0V.

#### FIGURE 4. Write Mode Timing

#### 93479 256 x 9-Bit Static Random Access Memory

#### **General Description**

The 93479 is a 2304-bit read/write Random Access Memory (RAM), organized as 256 words by nine bits per word. It is ideally suited for scratchpad, small buffer and other applications where the number of required words is small and where the number of required bits per word is relatively large. The ninth bit can be used to provide parity for 8-bit word systems.

#### Features

- Commercial address time 93479-45 ns max 93479A-35 ns max
- Military address access time 93479-60 ns max 93479A-45 ns max
- Common data input/output
- Features TRI-STATE® output

005

DQ4

DQ3

D02 • 8

DQ1 q

D00 · 10

NC -

6

11

Т Т Т

비오

28-Pin LCC 8 8

TOP

12 13 14 15 16 17 18

**Top View** 

Order Number 93479LMQB or 93479ALMQB

See NS Package Number E28A\*

\*For most current package information, contact product marketing.

Optional Processing QR = Burn In

R A CI KI C

28 27 ÿ

25 - 46

24 A5

23 - A4

22 • 43

21 A2

20 - A1

19 NC

TL/D/9675-3

g

2

#### **Connection Diagrams**



**Top View** 

#### Order Number 93479DC. 93479ADC. 93479DMQB or 93479ADMQB See NS Package Number J22A\*

\*For most current package information, contact product marketing.

Optional Processing QR = Burn In

#### **Pin Names**

| A0-A7   | Address Inputs                   |
|---------|----------------------------------|
| DQ0-DQ8 | Data Input Outputs               |
| ŌE      | Output Enable Input (Active LOW) |
| WE      | Write Enable Input (Active LOW)  |
| CS      | Chip Select Input (Active LOW)   |
| NC      | No Connect                       |

#### Logic Symbol



93479

## Absolute Maximum Ratings Above which the useful life may be impaired

| ribere miner are acoral me may                    | be impared                                                          |
|---------------------------------------------------|---------------------------------------------------------------------|
| Storage Temperature                               | -65°C to +150°C                                                     |
| Supply Voltage Range                              | -0.5V to +7.0V                                                      |
| Input Voltage (DC) (Notes 1, 2)                   | -0.5V to V <sub>CC</sub> (RAMs)<br>-1.5V to V <sub>CC</sub> (PROMs) |
| Voltage Applied to Outputs                        |                                                                     |
| (Notes 2, 3)<br>(Output HIGH)                     | -0.5V to +5.5V (RAMs)<br>-1.5V to +5.5V (PROMs)                     |
| Lead Temperature<br>(Soldering, 10 seconds)       | 300°C                                                               |
| Maximum Junction<br>Temperature (T <sub>J</sub> ) | + 175°C                                                             |
| Output Current                                    | + 20 mA                                                             |
| Input Current (DC)                                | -12 mA to +5.0 mA                                                   |
|                                                   |                                                                     |

Note 1: Either Input Voltage limit or Input Current limit is sufficient to protect the inputs.

Note 2: Output current limit required.

Note 3: Typical values are at V\_{CC} = 5.0V. T\_C = +25^{\circ}C and maximum loading.

Note 4: Static condition only.

Note 5: Functional testing done at input levels  $V_{IL} = V_{OL (Max)}$  (0.45V),  $V_{IH} = V_{OH (Min)}$  (2.4V).

Note 6: AC testing done at input levels  $V_{IH} = 3V$ ,  $V_{IL} = 0V$ .

Note 7: Short circuit to ground not to exceed one second.

Note 8: The maximum address access time is guaranteed to be the worst case bit in the memory using a pseudorandom testing pattern.

Note 9:  $t_W$  measured at  $t_{WSA}$  = Min.  $t_{WSA}$  measured at  $t_W$  = Min.

#### **Guaranteed Operating Ranges**

| Supply Voltage (V <sub>CC</sub> )  |                 |
|------------------------------------|-----------------|
| Commercial                         | 5.0V ±5%        |
| Military                           | 5.0V ±10%       |
| Case Temperature (T <sub>C</sub> ) |                 |
| Commercial                         | 0°C to +75°C    |
| Military                           | -55°C to +125°C |

93479

#### Logic Diagram



TL/D/9675-4

#### **Functional Description**

The 93479 is a fully decoded 2304-bit random access memory organized 256 words by nine bits. Word selection is achieved by means of an 8-bit address A0-A7.

The Chip Select input provides for memory array expansion. For larger memories the fast chip select access time permits decoding without an increase in overall memory access time.

The read and write operations are controlled by the state of the active LOW Write Enable ( $\overline{WE}$ ) input. With  $\overline{WE}$  held LOW, the chip selected and the output disabled, the data at DQ0–DQ8 is written into the addressed location. Since the write function is level triggered, data must be held stable for at least  $t_{WSD(min)}$  plus  $t_{WHD(min)}$  to insure a valid write. To read,  $\overline{WE}$  is held HIGH, the chip selected and the output enabled. Non-inverted data is then presented at the outputs DQ0–DQ8.

The 93479 has TRI-STATE outputs which provide an active pull-up or pull-down when enabled and a high impedance (HIGH Z) state when disabled. The active pull-ups provide drive capability for high capacitive loads while the high impedance state allows optimization of word expansion in bus organized systems.

#### Truth Table

|    | Inputs |    | Data In/Out | Mada            |  |  |
|----|--------|----|-------------|-----------------|--|--|
| CS | ŌE     | WE | DQ0-DQ8     | Mode            |  |  |
| X  | н      | х  | HIGH Z      | Output Disabled |  |  |
| н  | X      | х  | HIGH Z      | R W Disabled    |  |  |
| L  | L      | н  | Data Out    | Read            |  |  |
| L  | н      | L  | Data In     | Write           |  |  |

H = HIGH Voltage Level 2.4V

L = LOW Voltage Level 0.5V

X = Don't Care HIGH or LOW

HIGH Z = High Impedance State

| Symbol                               | Parameter                                 | Con                                                              | ditions                                  | Min | Тур  | Max        | Units    |
|--------------------------------------|-------------------------------------------|------------------------------------------------------------------|------------------------------------------|-----|------|------------|----------|
| V <sub>OL</sub>                      | Output LOW Voltage                        | $V_{CC} = Min, I_{OI}$                                           | = 8.0 mA                                 |     |      | 0.5        | V        |
| V <sub>OH</sub>                      | Output HIGH Voltage                       | V <sub>CC</sub> = Min, I <sub>OI</sub>                           | $V_{CC} = Min, I_{OH} = -5.2 \text{ mA}$ |     |      |            | V        |
| V <sub>IH</sub>                      | Input HIGH Voltage                        | Guaranteed Inp<br>for All Inputs (N                              | 2.1                                      |     |      | v          |          |
| VIL                                  | Input LOW Voltage                         | Guaranteed Inp<br>for All Inputs (N                              |                                          |     | 0.8  | v          |          |
| ۱ <sub>IL</sub>                      | Input LOW Current                         | V <sub>CC</sub> = Max, V <sub>I</sub>                            | <sub>N</sub> = 0.4V                      |     | -250 | -400       | μΑ       |
| IIH                                  | Input HIGH Current                        | V <sub>CC</sub> = Max, V <sub>I</sub>                            | <sub>N</sub> = 4.5V                      |     | 1.0  | 40         | μΑ       |
| I <sub>IHB</sub>                     | Input Breakdown Current                   | V <sub>CC</sub> = Max, V <sub>I</sub>                            | $N = V_{CC}$                             |     |      | 1.0        | mA       |
| I <sub>OZH</sub><br>I <sub>OZL</sub> | Output Current (HIGH Z)                   | $V_{CC} = Max, V_{OUT} = 2.4V$<br>$V_{CC} = Max, V_{OUT} = 0.5V$ |                                          |     | -50  | 50<br>400  | μΑ<br>μΑ |
| Vc                                   | Input Diode Clamp Voltage                 | V <sub>CC</sub> = Max, V <sub>I</sub>                            | $V_{CC} = Max, V_{IN} = -10 \text{ mA}$  |     | -1.0 | - 1.5      | V        |
| I <sub>OS</sub>                      | Output Current<br>Short Circuit to Ground | V <sub>CC</sub> = Max, (N                                        | V <sub>CC</sub> = Max, (Note 7)          |     |      | -70        | mA       |
| lcc                                  | Power Supply Current                      | Commercial<br>Military                                           | V <sub>CC</sub> = Max<br>All Inputs GND  |     |      | 185<br>200 | mA       |

93479

#### Commercial

#### AC Electrical Characteristics (Note 6) $V_{CC} = 5.0V \pm 5\%$ , GND = 0V, $T_C = 0^{\circ}C$ to +75°C

| Symbol                                                                                                                                        | Boromotor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Conditions                                     |                                      | A                                      |                                                                     | Std                                     |                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------|----------------------------------------|---------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------|
| Symbol                                                                                                                                        | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Conditions                                     | Min                                  | Max                                    | Min                                                                 | Max                                     | Units                                                                              |
| READ TIMIN                                                                                                                                    | G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                |                                      |                                        |                                                                     |                                         |                                                                                    |
| t <sub>ACS</sub>                                                                                                                              | Chip Select Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                      | 25                                     |                                                                     | 25                                      | ns                                                                                 |
| tZRCS                                                                                                                                         | Chip Select to HIGH Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                |                                      | 25                                     |                                                                     | 25                                      | ns                                                                                 |
| tAOS                                                                                                                                          | Output Enable Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (Figures 3a, 3b, 3d)                           |                                      | 25                                     |                                                                     | 25                                      | ns                                                                                 |
| tzROS                                                                                                                                         | Output Enable to HIGH Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                |                                      | 25                                     |                                                                     | 25                                      | ns                                                                                 |
| t <sub>AA</sub>                                                                                                                               | Address Access Time (Note 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                |                                      | 35                                     |                                                                     | 45                                      | ns                                                                                 |
| VRITE TIMI                                                                                                                                    | NG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                |                                      |                                        |                                                                     |                                         |                                                                                    |
| tw                                                                                                                                            | Write Pulse Width to Guarantee Writing (Note 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                | 25                                   |                                        | 25                                                                  |                                         | ns                                                                                 |
| tso                                                                                                                                           | Output Enable Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                | 5                                    |                                        | 5                                                                   |                                         | ns                                                                                 |
| t <sub>HO</sub>                                                                                                                               | Data Enable Hold Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                | 5                                    |                                        | 5                                                                   |                                         | ns                                                                                 |
| twsp                                                                                                                                          | Data Setup Time Prior to Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                | 25                                   |                                        | 25                                                                  |                                         | ns                                                                                 |
| twhD                                                                                                                                          | Data Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | (Figure 4)                                     | 5                                    |                                        | 5                                                                   |                                         | ns                                                                                 |
| twsa                                                                                                                                          | Address Setup Time Prior to Write<br>(Note 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                | 5                                    |                                        | 5                                                                   |                                         | ns                                                                                 |
| <b>t</b>                                                                                                                                      | Address Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                | 5                                    |                                        | 5                                                                   |                                         | ns                                                                                 |
| twees                                                                                                                                         | Chip Select Setup Time Prior to Write                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                | 5                                    |                                        | 5                                                                   |                                         |                                                                                    |
| twscs                                                                                                                                         | Chip Select Hold Time after Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                | 5                                    |                                        | 5                                                                   |                                         | ns<br>ns                                                                           |
| <sup>t</sup> wнcs<br>Militar<br>AC Ele                                                                                                        | y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $6)/c_0 = 5.00 + 10\%$ G                       |                                      | To = - F                               | L                                                                   | 125°C                                   | L                                                                                  |
| Militar<br>AC Ele                                                                                                                             | y<br>ectrical Characteristics (Note                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                |                                      | . T <sub>C</sub> = -5                  | 55°C to +                                                           | 125°C                                   | 1                                                                                  |
| Militar                                                                                                                                       | y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6)V <sub>CC</sub> = 5.0V ±10%. G<br>Conditions |                                      |                                        | 55°C to +                                                           |                                         | Units                                                                              |
| Militar<br>AC Ele<br>Symbol                                                                                                                   | y<br>ectrical Characteristics (Note<br>Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                |                                      | <b>A</b>                               | 55°C to +                                                           | td                                      | 1                                                                                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN                                                                                                     | y<br>ectrical Characteristics (Note<br>Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                |                                      | <b>A</b>                               | 55°C to +                                                           | td                                      | 1                                                                                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs                                                                                             | Y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                |                                      | A<br>Max<br>30                         | 55°C to +                                                           | td<br>Max                               | Unit                                                                               |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs                                                                                    | Y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z                                                                                                                                                                                                                                                                                                                                                                                         | Conditions                                     |                                      | A<br>Max                               | 55°C to +                                                           | td<br>Max<br>40                         | Unit                                                                               |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs<br>taos                                                                            | Y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time                                                                                                                                                                                                                                                                                                                                                            |                                                |                                      | A<br>Max<br>30<br>30                   | 55°C to +                                                           | td<br>Max<br>40<br>40                   | Unit                                                                               |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs                                                                                    | Y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z                                                                                                                                                                                                                                                                                                                                                                                         | Conditions                                     |                                      | A<br>Max<br>30<br>30<br>30             | 55°C to +                                                           | td<br>Max<br>40<br>40<br>40             | Units<br>ns<br>ns<br>ns                                                            |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs<br>taos<br>tzros<br>taa                                                            | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)                                                                                                                                                                                                                                                                                                 | Conditions                                     |                                      | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +                                                           | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns                                                      |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs<br>taos<br>tzros<br>taa                                                            | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)                                                                                                                                                                                                                                                                                                 | Conditions                                     |                                      | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +                                                           | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns                                                      |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tAOS<br>tZROS<br>tAA<br>VRITE TIMIN<br>tw                                       | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing                                                                                                                                                                                                                                                 | Conditions                                     | Min                                  | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min                                               | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns<br>ns                                                |
| Militar<br>AC Ele<br>Symbol<br>tACS<br>tZRCS<br>tAOS<br>tZROS<br>tAA<br>VRITE TIMII<br>tw<br>tso                                              | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)                                                                                                                                                                                                                                     | Conditions                                     | <u>Min</u><br>40                     | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40                                         | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unita<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                                          |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tAOS<br>tZROS<br>tAA<br>VRITE TIMIN<br>tw<br>tso<br>tHO                         | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time                                                                                                                                                                                | Conditions<br>(Figures 3a, 3b, 3d)             | Min<br>40<br>5                       | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40<br>5                                    | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Units<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                        |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tAOS<br>tZROS<br>tAA<br>VRITE TIMIN<br>tw<br>tso<br>tHO<br>twSD                 | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write                                                                                                                                              | Conditions                                     | 40<br>5<br>50                        | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br><b>S</b><br><b>Min</b><br>40<br>5<br>5<br>50           | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tacs<br>tzrcs<br>taos<br>tzros<br>taa<br>VRITE TIMIN<br>tw<br>tso<br>tHO<br>twsD<br>twHD         | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>VG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write<br>Data Hold Time after Write                                                                                                                | Conditions<br>(Figures 3a, 3b, 3d)             | Min<br>40<br>5<br>55<br>50<br>10     | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40<br>5<br>5<br>50<br>10                   | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tAOS<br>tZROS<br>tAA<br>VRITE TIMIN<br>tw<br>tso<br>tHO<br>twSD                 | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write<br>Data Hold Time after Write<br>Address Setup Time Prior to Write                                                                           | Conditions<br>(Figures 3a, 3b, 3d)             | 40<br>5<br>50                        | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br><b>S</b><br><b>Min</b><br>40<br>5<br>5<br>50           | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZROS<br>tAA<br>VRITE TIMIN<br>tw<br>tso<br>tHO<br>tWBD<br>tWD<br>tWBA                   | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write<br>Data Hold Time after Write<br>Address Setup Time Prior to Write<br>(Note 9)                                                               | Conditions<br>(Figures 3a, 3b, 3d)             | 40<br>5<br>50<br>10<br>10            | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40<br>5<br>5<br>50<br>10<br>10             | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit:<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                  |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tACS<br>tZROS<br>tAA<br>WRITE TIMIN<br>tw<br>tso<br>tHO<br>tWSD<br>tWHD<br>tWSA | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write<br>Data Hold Time after Write<br>Address Setup Time Prior to Write<br>(Note 9)<br>Address Hold Time after Write | Conditions<br>(Figures 3a, 3b, 3d)             | 40<br>5<br>5<br>50<br>10<br>10<br>10 | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40<br>5<br>5<br>50<br>10<br>10<br>10<br>10 | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Militar<br>AC Ele<br>Symbol<br>READ TIMIN<br>tACS<br>tZRCS<br>tACS<br>tZROS<br>tAA<br>WRITE TIMIN<br>tw<br>tso<br>tHO<br>twSD<br>twHD<br>twSA | y<br>ectrical Characteristics (Note<br>Parameter<br>G<br>Chip Select Access Time<br>Chip Select to HIGH Z<br>Output Enable Access Time<br>Output Enable to HIGH Z<br>Address Access Time (Note 8)<br>NG<br>Write Pulse Width to Guarantee Writing<br>(Note 9)<br>Output Enable Setup Time<br>Data Enable Hold Time<br>Data Setup Time Prior to Write<br>Data Hold Time after Write<br>Address Setup Time Prior to Write<br>(Note 9)                                                               | Conditions<br>(Figures 3a, 3b, 3d)             | 40<br>5<br>50<br>10<br>10            | A<br>Max<br>30<br>30<br>30<br>30<br>30 | 55°C to +<br>S<br>Min<br>40<br>5<br>5<br>50<br>10<br>10             | td<br>Max<br>40<br>40<br>40<br>40<br>40 | Unit<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns                   |



5



#### MM54C89/MM74C89 64-Bit TRI-STATE® Random Access Read/Write Memory

#### **General Description**

The MM54C89/MM74C89 is a 16-word by 4-bit random access read/write memory. Inputs to the memory consist of four address lines, four data input lines, a write enable line and a memory enable line. The four binary address inputs are decoded internally to select each of the 16 possible word locations. An internal address register latches the address information on the positive to negative transition of the memory enable input. The four TRI-STATE data output lines working in conjunction with the memory enable input provide for easy memory expansion.

Address Operation: Address inputs must be stable  $t_{SA}$  prior to the positive to negative transition of memory enable. It is thus not necessary to hold address information stable for more than  $t_{HA}$  after the memory is enabled (positive to negative transition of memory enable).

Note: The timing is different than the DM7489 in that a positive to negative transition of the memory enable must occur for the memory to be selected.

Write Operation: Information present at the data inputs is written into the memory at the selected address by bringing write enable and memory enable low.

**Read Operation:** The complement of the information which was written into the memory is non-destructively read out at the four outputs. This is accomplished by selecting the desired address and bringing memory enable low and write enable high.

When the device is writing or disabled the output assumes a TRI-STATE (Hi-z) condition.

#### Features

| Wide supply voltage range | 3.0V to 15V                     |
|---------------------------|---------------------------------|
| Guaranteed noise margin.  | 1.0V                            |
| High noise immunity       | 0.45 V <sub>CC</sub> (typ.)     |
| Low power                 | fan out of 2                    |
| TTL compatibility         | driving 74L                     |
| Low power consumption     | 100 nW/package (typ.)           |
| Fast access time          | 130 ns (typ.) at $V_{CC} = 10V$ |

TRI-STATE output



| Absolute Maximum Ra<br>If Military/Aerospace specified d<br>please contact the National Sr<br>Office/Distributors for availability | evices are required,<br>emiconductor Sales | Power Dissipation (P <sub>D</sub> )<br>Dual-In-Line<br>Small Outline | 700 mW<br>500 mW |
|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------|------------------|
| Voltage at any Pin                                                                                                                 | -0.3V to V <sub>CC</sub> $+0.3V$           | Operating V <sub>CC</sub> Range                                      | 3.0V to 15V      |
| Operating Temperature Range                                                                                                        |                                            | Absolute Maximum V <sub>CC</sub>                                     | 18V              |
| MM54C89<br>MM74C89                                                                                                                 | −55°C to +125°C<br>−40°C to +85°C          | Lead Temperature (T <sub>L</sub> )<br>(Soldering, 10 seconds)        | 260°C            |
| Storage Temperature Range (T <sub>S</sub> )                                                                                        | -65°C to +150°C                            | (,                                                                   |                  |

| DC Electrical Characteristics Min/Max limits apply across tempera | ature range, unless otherwise noted |
|-------------------------------------------------------------------|-------------------------------------|
|-------------------------------------------------------------------|-------------------------------------|

| Symbol              | Parameter                                 | Conditions                                                                                      | Min                                                   | Тур            | Max        | Units    |
|---------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|------------|----------|
| CMOS TO             | CMOS                                      |                                                                                                 |                                                       |                |            |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                 | $V_{CC} = 5.0V$<br>$V_{CC} = 10V$                                                               | 3.5<br>8.0                                            |                |            | V<br>V   |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage                 | $V_{CC} = 5.0V$<br>$V_{CC} = 10V$                                                               |                                                       |                | 1.5<br>2.0 | V<br>V   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage                | $V_{CC} = 5.0V, I_O = -10 \ \mu A$<br>$V_{CC} = 10V, I_O = -10 \ \mu A$                         | 4.5<br>9.0                                            |                |            | V<br>V   |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage                | $V_{CC} = 5.0V, I_O = +10 \ \mu A$<br>$V_{CC} = 10V, I_O = +10 \ \mu A$                         |                                                       |                | 0.5<br>1.0 | V<br>V   |
| I <sub>IN(1)</sub>  | Logical "1" Input Current                 | $V_{CC} = 15V, V_{IN} = 15V$                                                                    |                                                       | -0.005         | 1.0        | μΑ       |
| I <sub>IN(0)</sub>  | Logical "0" Input Current                 | $V_{CC} = 15V, V_{IN} = 0V$                                                                     | -1.0                                                  | -0.005         |            | μΑ       |
| loz                 | Output Current in High<br>Impedance State | $V_{CC} = 15V, V = 15V$<br>$V_{CC} = 15V, V_{O} = 0V$                                           | -1.0                                                  | 0.005<br>0.005 | 1.0        | μΑ<br>μΑ |
| Icc                 | Supply Current                            | $V_{CC} = 15V$                                                                                  |                                                       | 0.05           | 300        | μΑ       |
| CMOS/LP             | TTL INTERFACE                             |                                                                                                 |                                                       |                |            |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                 | 54C, $V_{CC} = 4.5V$<br>74C, $V_{CC} = 4.75V$                                                   | $\begin{array}{c} V_{CC}-1.5\\ V_{CC}-1.5\end{array}$ |                |            | v<br>v   |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage                 | 54C, V <sub>CC</sub> = 4.5V<br>74C, V <sub>CC</sub> = 4.75V                                     |                                                       |                | 0.8<br>0.8 | v<br>v   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage                | 54C, $V_{CC} = 4.5V$ , $I_O = -360 \ \mu A$<br>74C, $V_{CC} = 4.75V$ , $I_O = -360 \ \mu A$     | 2.4<br>2.4                                            |                |            | V<br>V   |
| VOUT(0)             | Logical "0" Output Voltage                | 54C, $V_{CC} = 4.5V$ , $I_{O} = +360 \ \mu A$<br>74C, $V_{CC} = 4.75V$ , $I_{O} = +360 \ \mu A$ |                                                       |                | 0.4<br>0.4 | v<br>v   |
| OUTPUT D            | RIVE (See 54C/74C Family Ch               | aracteristics Data Sheet) (Short Circu                                                          | it Current)                                           |                |            |          |
| SOURCE              | Output Source Current<br>(P-Channel)      | $V_{CC} = 5.0V, V_{OUT} = 0V$<br>T <sub>A</sub> = 25°C                                          | -1.75                                                 | -3.3           |            | mA       |
| ISOURCE             | Output Source Current<br>(P-Channel)      | $V_{CC} = 10V, V_{OUT} = 0V$<br>$T_A = 25^{\circ}C$                                             | -8.0                                                  | - 15           |            | mA       |
| ISINK               | Output Sink Current<br>(N-Channel)        | $V_{CC} = 5.0V, V_{OUT} = V_{CC}$<br>T <sub>A</sub> = 25°C                                      | 1.75                                                  | 3.6            |            | mA       |
| ISINK               | Output Sink Current<br>(N-Channel)        | $V_{CC} = 10V, V_{OUT} = V_{CC}$<br>T <sub>A</sub> = 25°C                                       | 8.0                                                   | 16             |            | mA       |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

#### AC Electrical Characteristics<sup>\*</sup> $T_A = 25^{\circ}C$ , $C_L = 50 \text{ pF}$ , unless otherwise noted

| Symbol          | Parameter                               | Conditions                      | Min        | Тур        | Max        | Units    |
|-----------------|-----------------------------------------|---------------------------------|------------|------------|------------|----------|
| t <sub>pd</sub> | Propagation Delay from<br>Memory Enable | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |            | 270<br>100 | 500<br>220 | ns<br>ns |
| tACC            | Access Time from<br>Address Input       | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |            | 350<br>130 | 650<br>280 | ns<br>ns |
| tSA             | Address Setup Time                      | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 150<br>60  |            |            | ns<br>ns |
| <sup>t</sup> HA | Address Hold Time                       | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 60<br>40   |            |            | ns<br>ns |
| <sup>t</sup> ME | Memory Enable Pulse Width               | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 400<br>150 | 250<br>90  |            | ns<br>ns |

| Symbol                            | Parameter                                                                                                   | Conditions                                                                                    | Min        | Тур       | Max                                | Units    |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----------|------------------------------------|----------|
| t <sub>SR</sub>                   | Write Enable Setup<br>Time for a Read                                                                       | $V_{CC} = 5V$<br>$V_{CC} = 10V$                                                               | 0<br>0     |           |                                    | ns<br>ns |
| tws                               | Write Enable Setup<br>Time for a Write                                                                      | $V_{CC} = 5V$ $V_{CC} = 10V$                                                                  |            |           | t <sub>ME</sub><br>t <sub>ME</sub> | ns<br>ns |
| twe                               | Write Enable Pulse Width                                                                                    |                                                                                               | 300<br>100 | 160<br>60 |                                    | ns<br>ns |
| t <sub>HD</sub>                   | Data Input Hold Time                                                                                        | $V_{CC} = 5V$<br>$V_{CC} = 10V$                                                               | 50<br>25   |           |                                    | ns<br>ns |
| t <sub>SD</sub>                   | Data Input Setup                                                                                            | $V_{CC} = 5V$<br>$V_{CC} = 10V$                                                               | 50<br>25   |           |                                    | ns<br>ns |
| t <sub>1H</sub> , t <sub>0H</sub> | Propagation Delay from a Logical<br>"1" or Logical "0" to the High<br>Impedance State from<br>Memory Enable | $V_{CC} = 5V, C_L = 5 \text{ pF}, R_L = 10k$<br>$V_{CC} = 10V, C_L = 5 \text{ pF}, R_L = 10k$ |            | 180<br>85 | 300<br>120                         | ns<br>ns |
| t <sub>1H</sub> , t <sub>0H</sub> | Propagation Delay from a Logical<br>"1" or Logical "0" to the High<br>Impedance State from<br>Write Enable  |                                                                                               |            | 180<br>85 | 300<br>120                         | ns<br>ns |
| CIN                               | Input Capacity                                                                                              | Any Input (Note 2)                                                                            |            | 5         |                                    | pF       |
| COUT                              | Output Capacity                                                                                             | Any Output (Note 2)                                                                           |            | 6.5       |                                    | pF       |
| CPD                               | Power Dissipation Capacity                                                                                  | (Note 3)                                                                                      |            | 230       |                                    | pF       |

\*AC Parameters are guaranteed by DC correlated testing.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: CPD determines the no load AC power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90.

#### AC Electrical Characteristics \* Guaranteed across the specified temperature range, $C_L = 50 \text{ pF}$

| Parameter       | Conditions                                  | MM54C89<br>$T_{A} = -55^{\circ}C \text{ to } + 125^{\circ}C$ |                   | $T_{A} = -40^{\circ}$ | Units             |                |
|-----------------|---------------------------------------------|--------------------------------------------------------------|-------------------|-----------------------|-------------------|----------------|
|                 |                                             | Min                                                          | Max               | Min                   | Max               |                |
| tpD             | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ |                                                              | 700<br>310<br>250 |                       | 600<br>265<br>210 | ns<br>ns<br>ns |
| tACC            | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ |                                                              | 910<br>400<br>320 |                       | 780<br>345<br>270 | ns<br>ns<br>ns |
| <sup>t</sup> SA | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ | 210<br>90<br>70                                              |                   | 180<br>80<br>60       |                   | ns<br>ns<br>ns |
| <sup>t</sup> HA | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ | 80<br>55<br>45                                               |                   | 70<br>50<br>40        |                   | ns<br>ns<br>ns |
| <sup>t</sup> ME | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ | 560<br>210<br>170                                            |                   | 480<br>180<br>150     |                   | ns<br>ns<br>ns |
| twe             | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ | 420<br>140<br>110                                            |                   | 360<br>120<br>100     |                   | ns<br>ns<br>ns |
| t <sub>HD</sub> | $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$ | 70<br>35<br>30                                               |                   | 60<br>30<br>25        |                   | ns<br>ns<br>ns |

\*AC Parameters are guaranteed by DC correlated testing.

MM54C89/MM74C89

AC Electrical Characteristics\* Guaranteed across the specified temperature range,  $C_L = 50 \text{ pF}$  (Continued)

| Parameter                         | Conditions                                                     |          | MM54C89<br>T <sub>A</sub> = -55°C to +125°C |          | $\begin{array}{r} \text{MM74C89} \\ \text{T}_{\text{A}} = -40^{\circ}\text{C to} + 85^{\circ}\text{C} \end{array}$ |          |
|-----------------------------------|----------------------------------------------------------------|----------|---------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------|----------|
|                                   |                                                                | Min      | Max                                         | Min      | Max                                                                                                                | 1        |
| t <sub>SD</sub>                   | $V_{CC} = 5V$ $V_{CC} = 10V$                                   | 70<br>35 |                                             | 60<br>30 |                                                                                                                    | ns<br>ns |
|                                   | $V_{CC} = 15V$                                                 | 30       |                                             | 25       |                                                                                                                    | ns       |
| t <sub>1H</sub> , t <sub>0H</sub> | $V_{CC} = 5V$                                                  |          | 420                                         |          | · 360                                                                                                              | ns       |
|                                   | $V_{CC} = 10V, C_L = 5 pF$<br>$V_{CC} = 15V, R_L = 10 k\Omega$ |          | 170<br>135                                  |          | 145<br>115                                                                                                         | ns<br>ns |

\*AC Parameters are guaranteed by DC correlated testing.

#### **Truth Table**

| ME | WE | Operation        | Condition of Outputs        |
|----|----|------------------|-----------------------------|
| L  | L  | Write            | TRI-STATE                   |
| L  | н  | Read             | Complement of Selected Word |
| н  | L  | Inhibit, Storage | TRI-STATE                   |
| н  | н  | Inhibit, Storage | TRI-STATE                   |

#### **AC Test Circuits**





TL/F/5888-3

#### **Switching Time Waveforms**







TL/F/5888-6





#### MM54C200/MM74C200 256-Bit TRI-STATE® Random Access Read/Write Memory

#### **General Description**

The MM54C200/MM74C200 is a 256-bit random access read/write memory. Inputs consist of eight address lines and three chip enables. The eight binary address inputs are decoded internally to select each of the 256 locations. The internal address register, latches, and address information are on the positive to negative edge of  $\overline{CE}_3$ . The TRI-STATE data output line, working in conjunction with  $\overline{CE}_1$  or  $\overline{CE}_2$  inputs, provides for easy memory expansion.

Address Operation: Address inputs must be stable  $t_{SA}$  prior to the positive to negative transition of  $\overline{CE}_3$ . It is therefore unnecessary to hold address information stable for more than  $t_{HA}$  after the memory is enabled (positive to negative transition).

Note: The timing is different from the DM74200 in that a positive to negative transition of the  $\overline{\text{CE}}_3$  must occur for the memory to be selected.

**Read Operation:** The data is read out by selecting the proper address and bringing  $\overline{CE}_3$  low and  $\overline{WE}$  high.

Holding either  $\overline{CE}_1$ ,  $\overline{CE}_2$ , or  $\overline{CE}_3$  at a high level forces the output into TRI-STATE. When used in bus-organized systems,  $\overline{CE}_1$ , or  $\overline{CE}_2$ , a TRI-STATE control provides for fast access times by not totally disabling the chip.

Write Operation: Data is written into the memory with  $\overline{CE}_3$  low and  $\overline{WE}$  low. The state of  $\overline{CE}_1$  or  $\overline{CE}_2$  has no effect on the write cycle. The output assumes TRI-STATE with  $\overline{WE}$  low.

#### Features

- Wide supply voltage range
- Guaranteed noise margin
- High noise immunity
- TTL compatibility
- \_ .
- Low power
   Internal address register



#### Logic and Connection Diagrams ADDRESS ADDRESS ADDRESS INDITC INDIIT A TRI-STATE DATA **Dual-In-Line Package** WRITE READ WRITE IRCUITR DATA 16 Vcc X-DECODER ADDRESS 15 ADDRESS ADDRESS INPUT B ĈĒ. 14 ADDRESS CF. ñF. 13 DATA IN CE. 12 WRITE ĈĒ. ĒΕ<sub>2</sub> ENABLE 11 ADDRESS DATA ADDRESS INPIIT G 10 ADDRESS ADDRESS 256-BIT MEMORY ARRAY ·DECODER ADDRESS ADDRESS GND TL/F/5903-2 ADDRESS INPUT H **Top View** Order Number MM54C200 or ADDRESS MM74C200 TL/F/5903-1

|   | -        |
|---|----------|
|   | ~        |
|   |          |
|   | i chi    |
|   | ×.       |
|   |          |
|   | റ        |
|   | 1 65     |
| 1 | N N      |
|   |          |
|   | - U      |
|   | 0        |
|   |          |
|   | <u> </u> |
|   |          |
|   | _        |
|   | _        |
|   |          |
|   | _        |
|   |          |
|   | <b>_</b> |
|   | <u>ہ</u> |
|   | -        |
|   | $\sim$   |
|   | 10       |
|   | 60       |
|   | Š.       |
|   | 0        |
|   | ō        |
|   | · •      |

700 mW

500 mW

260°C

3V to 15V 18V 13

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage at Any Pin                            | -0.3V to V <sub>CC</sub> +0.3V |
|-----------------------------------------------|--------------------------------|
| Operating Temperature Range (T <sub>A</sub> ) |                                |
| MM54C200                                      | -55°C to +125°C                |
| MM74C200                                      | -40°C to +85°C                 |
| Storage Temperature Range ( $T_S$ )           | -65°C to +150°C                |

| Storage Temperature Hange (TS)  |                                                                            |
|---------------------------------|----------------------------------------------------------------------------|
| <b>DC Electrical Characteri</b> | STICS Min/Max limits apply across temperature range unless otherwise noted |

Power Dissipation (PD)

Operating V<sub>CC</sub> Range

Absolute Maximum V<sub>CC</sub>

Lead Temperature (T<sub>1</sub>)

(Soldering, 10 seconds)

Dual-In-Line

Small Outline

| Symbol              | Parameter                            | Conditions                                                                    | Min                                          | Тур    | Max        | Units    |
|---------------------|--------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------|--------|------------|----------|
| MOS TO CN           | NOS                                  |                                                                               | ······································       |        |            |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage            | $V_{CC} = 5V$<br>$V_{CC} = 10V$                                               | 3.5<br>8                                     |        |            | v<br>v   |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage            | $V_{CC} = 5V$<br>$V_{CC} = 10V$                                               |                                              |        | 1.5<br>2   | v<br>v   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage           | $V_{CC} = 5V, I_O = -10 \ \mu A$<br>$V_{CC} = 10V, I_O = -10 \ \mu A$         | 4.5<br>9                                     |        |            | v<br>v   |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage           | $V_{CC} = 5V, I_O = +10 \ \mu A$<br>$V_{CC} = 10V, I_O = +10 \ \mu A$         |                                              |        | 0.5<br>1   | v<br>v   |
| l <sub>IN(1)</sub>  | Logical "1" Input Current            | V <sub>CC</sub> =15V, V <sub>IN</sub> =15V                                    |                                              | 0.005  | 1          | μA       |
| IIN(0)              | Logical "0" Input Current            | V <sub>CC</sub> =15V, V <sub>IN</sub> =0V                                     | -1                                           | -0.005 |            | μΑ       |
| Icc                 | Supply Current                       | $V_{CC} = 15V$                                                                |                                              | 0.1    | 600        | μA       |
| MOS/TTL I           | NTERFACE                             |                                                                               |                                              |        |            |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage            | 54C $V_{CC} = 4.5V$<br>74C $V_{CC} = 4.75V$                                   | V <sub>CC</sub> -1.5<br>V <sub>CC</sub> -1.5 |        |            | v<br>v   |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage            | 54C $V_{CC} = 4.5V$<br>74C $V_{CC} = 4.75V$                                   |                                              |        | 0.8<br>0.8 | v<br>v   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage           | 54C $V_{CC}$ =4.5V, $I_O$ = -1.6 mA<br>74C $V_{CC}$ =4.75V, $I_O$ = -1.6 mA   | 2.4<br>2.4                                   |        |            | V<br>V   |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage           | 54C $V_{CC} = 4.5V$ , $I_O = 1.6$ mA<br>74C $V_{CC} = 4.75V$ , $I_O = 1.6$ mA |                                              |        | 0.4        | v        |
|                     | VE (See 54C/74C Family Chara         | acteristics Data Sheet) (Short Circuit                                        | Current)                                     |        |            |          |
| ISOURCE             | Output Source Current<br>(P-Channel) | $V_{CC} = 5V, V_{OUT} = 0V$<br>T <sub>A</sub> =25°C                           | -4<br>-1.8                                   | -6     |            | mA<br>mA |
| ISOURCE             | Output Source Current<br>(P-Channel) | $V_{CC} = 10V, V_{OUT} = 0V$<br>T <sub>A</sub> =25°C                          | - 16<br>- 1.5                                | -25    |            | mA<br>mA |
| ISINK               | Output Sink Current<br>(N-Channel)   | $V_{CC} = 5V, V_{OUT} = V_{CC}$<br>$T_A = 25^{\circ}C$                        | 5                                            | 8      |            | mA       |
| ISINK               | Output Sink Current<br>(N-Channel)   | $V_{CC} = 10V, V_{OUT} = V_{CC}$<br>$T_A = 25^{\circ}C$                       | 20                                           | 30     |            | mA       |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

| Symbol            | Parameter                                                     | Conditions                      | Min        | Тур        | Max        | Units    |
|-------------------|---------------------------------------------------------------|---------------------------------|------------|------------|------------|----------|
| t <sub>ACC</sub>  | Access Time from Address                                      | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |            | 450<br>200 | 900<br>400 | ns<br>ns |
| t <sub>pd</sub>   | Propagation Delay from $\overline{\text{CE}}_3$               | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |            | 360<br>120 | 700<br>300 | ns<br>ns |
| <sup>t</sup> pCE1 | Propagation Delay from $\overline{CE}_1$ or $\overline{CE}_2$ | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |            | 250<br>85  | 700<br>200 | ns<br>ns |
| t <sub>SA</sub>   | Address Setup Time                                            | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 200<br>100 | 80<br>30   |            | ns<br>ns |
| t <sub>HA</sub>   | Address Hold Time                                             | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 50<br>25   | 15<br>5.0  |            | ns<br>ns |
| twe               | Write Enable Pulse Width                                      | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 300<br>150 | 160<br>70  |            | ns<br>ns |
| <sup>t</sup> CE   | CE <sub>3</sub> Pulse Widths                                  | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 400<br>160 | 200<br>80  |            | ns<br>ns |
| C <sub>IN</sub>   | Input Capacity                                                | Any Input (Note 2)              |            | 5.0        |            | pF       |
| COUT              | Output Capacity in TRI-STATE                                  | (Note 2)                        |            | 9.0        |            | pF       |
| C <sub>PD</sub>   | Power Dissipation Capacity                                    | (Note 3)                        |            | 400        |            | pF       |

#### AC Electrical Characteristics \* $c_{\text{L}} = 50 \text{ pF}$

| Symbol              | Parameter                                                     | Conditions                      | $\label{eq:mms4C200} MM54C200 & MM74C200 \\ T_{A} = -55^{\circ}\text{C to} + 125^{\circ}\text{C} & T_{A} = -40^{\circ}\text{C to} + 85^{\circ}\text{C} \\ \end{array}$ |             |            | Units       |          |  |
|---------------------|---------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|-------------|----------|--|
|                     |                                                               |                                 |                                                                                                                                                                        | Min         | Max        | Min         | Max      |  |
| tACC                | Access Time from Address                                      | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |                                                                                                                                                                        | 1200<br>520 |            | 1100<br>480 | ns<br>ns |  |
| t <sub>pd</sub>     | Propagation Delay from $\overline{\text{CE}}_3$               | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |                                                                                                                                                                        | 950<br>400  |            | 850<br>360  | ns<br>ns |  |
| t <sub>pd</sub> CE1 | Propagation Delay from $\overline{CE}_1$ or $\overline{CE}_2$ | $V_{CC} = 5V$<br>$V_{CC} = 10V$ |                                                                                                                                                                        | 650<br>300  |            | 600<br>275  | ns<br>ns |  |
| t <sub>SA</sub>     | Address Setup Time                                            | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 250<br>120                                                                                                                                                             |             | 250<br>120 |             | ns<br>ns |  |
| t <sub>HA</sub>     | Address Hold Time                                             | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 100<br>50                                                                                                                                                              |             | 100<br>50  |             | ns<br>ns |  |
| twe                 | Write Enable Pulse Width                                      | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 450<br>225                                                                                                                                                             |             | 400<br>200 |             | ns<br>ns |  |
| t <sub>CE</sub>     | Disable Pulse Width                                           | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 500<br>250                                                                                                                                                             |             | 460<br>230 |             | ns<br>ns |  |
| t <sub>HD</sub>     | Data Hold Time                                                | $V_{CC} = 5V$<br>$V_{CC} = 10V$ | 50<br>25                                                                                                                                                               |             | 50<br>25   |             | ns<br>ns |  |

\*AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: CpD determines the no load AC power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90.



5

#### MM54C910/MM74C910 256 Bit TRI-STATE® Random Access Read/Write Memory

#### **General Description**

The MM54C910/MM74C910 is a 64 word by 4-bit random access memory. Inputs consist of six address lines, four data input lines, a  $\overline{WE}$ , and a  $\overline{ME}$  line. The six address lines are internally decoded to select one of the 64 word locations. An internal address register latches the address information on the positive to negative transition of  $\overline{ME}$ . The TRI-STATE outputs allow for easy memory expansion.

Address Operation: Address inputs must be stable ( $t_{SA}$ ) prior to the positive to negative transition of  $\overline{ME}$ , and ( $t_{HA}$ ) after the positive to negative transition of  $\overline{ME}$ . The address register holds the information and stable address inputs are not needed at any other time.

Write Operation: Data is written into memory at the selected address if  $\overline{WE}$  goes low while  $\overline{ME}$  is low.  $\overline{WE}$  must be held low for  $t_{\overline{WE}}$  and data must remain stable  $t_{HD}$  after  $\overline{WE}$  returns high.

Read Operation: Data is nondestructively read from a memory location by an address operation with  $\overline{\text{WE}}$  held high.

Outputs are in the TRI-STATE (Hi-Z) condition when the device is writing or disabled.

#### **Features**

- Supply voltage range
- High noise immunity
- TTL compatible fan out
- Input address register
- Low power consumption
- Fast access time
- TRI-STATE outputs
- High voltage inputs

3.0V to 5.5V 0.45V<sub>CC</sub> (typ.) 1 TTL load

250 nW/package (typ.) (chip enabled or disabled) 250 ns (typ.) at 5.0V

#### **Logic Diagrams**



## MM54C910/MM74C910

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage at Any Output Pin                                  | -0.3V to V <sub>CC</sub> $+0.3V$ |
|------------------------------------------------------------|----------------------------------|
| Voltage at Any Input Pin                                   | -0.3V to +15V                    |
| Power Dissipation                                          |                                  |
| Dual-In-Line                                               | 700 mW                           |
| Small Outline                                              | 500 mW                           |
| Operating V <sub>CC</sub> Range                            | 3.0V to 5.5V                     |
| Standby V <sub>CC</sub> Range                              | 1.5V to 5.5V                     |
| Absolute Maximum (V <sub>CC</sub> )                        | 6.0V                             |
| Lead Temperature (T <sub>L</sub> )<br>(Soldering, 10 sec.) | 260°C                            |

#### **Operating Conditions**

|                                   | Min  | Max   | Units |
|-----------------------------------|------|-------|-------|
| Supply Voltage (V <sub>CC</sub> ) |      |       |       |
| MM54C910                          | 4.5  | 5.5   | V     |
| MM74C910                          | 4.75 | 5.25  | V     |
| Temperature (T <sub>A</sub> )     |      |       |       |
| MM54C910                          | -55  | + 125 | °C    |
| MM74C910                          | -40  | + 85  | °C    |
|                                   |      |       |       |

#### **DC Electrical Characteristics**

Min/Max limits apply accross the temperature and power supply range indicated

| Symbol              | Parameter                                 | Conditions                                       | Min                          | Тур            | Max        | Units    |
|---------------------|-------------------------------------------|--------------------------------------------------|------------------------------|----------------|------------|----------|
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                 | Full Range                                       | V <sub>CC</sub> - 1.5        |                |            | v        |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage                 | Full Range                                       |                              |                | 0.8        | v        |
| I <sub>IN(1)</sub>  | Logical "1" Input Current                 | $V_{IN} = 15V$<br>$V_{IN} = 5V$                  |                              | 0.005<br>0.005 | 2.0<br>1.0 | μΑ<br>μΑ |
| I <sub>IN(0)</sub>  | Logical "0" Input Current                 | $V_{IN} = 0V$                                    | - 1.0                        | -0.005         |            | μΑ       |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage                | $I_{O} = -150 \ \mu A$<br>$I_{O} = -400 \ \mu A$ | V <sub>CC</sub> - 0.5<br>2.4 |                |            | v<br>v   |
| VOUT(0)             | Logical "0" Output Voltage                | l <sub>O</sub> = 1.6 mA                          |                              |                | 0.4        | v        |
| I <sub>OZ</sub>     | Output Current in High<br>Impedance State | $V_{O} = 5V$<br>$V_{O} = 0V$                     | -1.0                         | 0.005<br>      | 1.0        | μΑ<br>μΑ |
| Icc                 | Supply Current                            | $V_{CC} = 5V$                                    |                              | 5.0            | 300        | μA       |

#### AC Electrical Characteristics \* $T_A = 25^{\circ}C$ , $V_{CC} = 5.0V$ , $C_L = 50 \text{ pF}$

| Symbol                                    | Parameter                              | Min | Тур | Max | Units |
|-------------------------------------------|----------------------------------------|-----|-----|-----|-------|
| t <sub>ACC</sub>                          | ACC Access Time from Address           |     | 250 | 500 | ns    |
| t <sub>pd</sub> Propagation Delay from ME |                                        |     | 180 | 360 | ns    |
| t <sub>SA</sub> Address Input Set-Up Time |                                        | 140 | 70  |     | ns    |
| t <sub>HA</sub> Address Input Hold Time   |                                        | 20  | 10  |     | ns    |
| tME                                       |                                        |     | 100 |     | ns    |
| tME                                       | Memory Enable Pulse Width              | 400 | 200 |     | ns    |
| t <sub>SD</sub>                           | Data Input Set-Up Time                 | 0   |     |     | ns    |
| t <sub>HD</sub> Data Input Hold Time      |                                        | 30  | 15  |     | ns    |
| twe                                       | Write Enable Pulse Width               | 140 | 70  |     | ns    |
| t <sub>1H</sub> , t <sub>0H</sub>         | Delay to TRI-STATE (Note 4)            |     | 100 | 200 | ns    |
| ACITANCE                                  |                                        |     |     |     |       |
| C <sub>IN</sub>                           | Input Capacity<br>Any Input (Note 2)   |     | 5.0 |     | pF    |
| C <sub>OUT</sub>                          | Output Capacity<br>Any Output (Note 2) |     | 9.0 | r.  | pF    |
| C <sub>PD</sub>                           | Power Dissipation Capacity (Note 3)    |     | 350 |     | pF    |

| Symbol                              | Parameter                   | MM54C910<br>$T_A = -55^{\circ}C \text{ to } + 125^{\circ}C$<br>$V_{CC} = 4.5V \text{ to } 5.5V$ |     | MM74C910<br>$T_A = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$V_{CC} = 4.75V \text{ to } 5.25V$ |     | Units |
|-------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------|-----|-------|
|                                     |                             | Min                                                                                             | Max | Min                                                                                             | Max | 1     |
| tACC                                | Access Time from Address    |                                                                                                 | 860 |                                                                                                 | 700 | ns    |
| t <sub>pd1</sub> , t <sub>pd0</sub> | Propagation Delay from ME   |                                                                                                 | 660 |                                                                                                 | 540 | ns    |
| t <sub>SA</sub>                     | Address Input Set-Up Time   | 200                                                                                             |     | 160                                                                                             |     | ns    |
| t <sub>HA</sub>                     | Address Input Hold Time     | 20                                                                                              |     | 20                                                                                              |     | ns    |
| tME                                 | Memory Enable Pulse Width   | 280                                                                                             |     | 260                                                                                             |     | ns    |
| tME                                 | Memory Enable Pulse Width   | 750                                                                                             |     | 600                                                                                             |     | ns    |
| t <sub>SD</sub>                     | Data Input Set-Up Time      | 0                                                                                               |     | 0                                                                                               |     | ns    |
| t <sub>HD</sub>                     | Data Input Hold Time        | 50                                                                                              |     | 50                                                                                              |     | ns    |
| tWE                                 | Write Enable Pulse Width    | 200                                                                                             |     | 180                                                                                             |     | ns    |
| t <sub>1H</sub> , t <sub>0H</sub>   | Delay to TRI-STATE (Note 4) |                                                                                                 | 200 |                                                                                                 | 200 | ns    |

\*AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: CPD determines the no load AC power consumption for any CMOS device. For complete explanation see 54C/74C Family Characteristics application note AN-90.

Note 4: See AC test circuits for t1H, t0H.

#### **Typical Performance Characteristics**



TL/F/5914-4

## AC Test Circuits



# $t_{1H}$

#### Truth Table

| ME | WE | Operation      | Outputs   |
|----|----|----------------|-----------|
| L  | L  | Write          | TRI-STATE |
| L  | н  | Read           | Data      |
| н  | L  | Inhibit, Store | TRI-STATE |
| н  | н  | Inhibit, Store | TRI-STATE |



5

# Switching Time Waveforms (Continued)



TL/F/5914-11 Note 1: MEMORY ENABLE must be brought high for  $t_{ME}$  nanoseconds between every address change. Note 2:  $t_r = t_f = 20$  ns for all inputs.

### **Connection Diagram**



Order Number MM54C910 or MM74C910

# National Semiconductor

# MM54C989/MM74C989 64-Bit (16 x 4) TRI-STATE® RAM

# **General Description**

The MM54C989/MM74C989 is a 16-word by 4-bit random access read/write memory. Inputs to the memory consist of 4 address lines, 4 data input lines. a write enable line and a memory enable line. The 4 binary address inputs are decoded internally to select each of the 16 possible word locations. An internal address register latches the address information on the positive to negative transition of the memory enable input. The 4 TRI-STATE data output lines working in conjunction with the memory enable input provides for easy memory expansion.

Address Operation: Address inputs must be stable  $t_{SA}$  prior to the positive to negative transition of memory enable. It is thus not necessary to hold address information stable for more than  $t_{HA}$  after the memory is enabled (positive to negative transition of memory enable).

Note: The timing is different than the DM7489 in that a positive to negative transition of the memory enable must occur for the memory to be selected.

Write Operation: Information present at the data inputs is written into the memory at the selected address by bringing write enable and memory enable low.

Logic and Connection Diagrams

<complex-block><complex-block>

**Read Operation:** The complement of the information which was written into the memory is non-destructively read out at the 4 outputs. This is accomplished by selecting the desired address and bringing memory enable low and write enable high.

When the device is writing or disabled the output assumes a TRI-STATE (Hi-Z) condition.

#### Features

- Wide supply voltage range 3.0V to 5.5V Guaranteed noise margin 1.0V High noise immunity 0.45 V<sub>CC</sub> (typ.) Low power TTL Fan out of 2 compatibility driving 74L Input address register 250 nW/package (typ.) Low power consumption  $@V_{CC} = 5V$ Fast access time 140 ns (typ.) at  $V_{CC} = 5V$
- TRI-STATE output



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| -0.3V to V <sub>CC</sub> + 0.3V |
|---------------------------------|
|                                 |
| 700 mW                          |
| 500 mW                          |
| 7.0V                            |
|                                 |
| 260°C                           |
|                                 |

#### **Operating Conditions**

| Min  | Max               | Units                                                                                        |
|------|-------------------|----------------------------------------------------------------------------------------------|
|      |                   |                                                                                              |
| 4.7  | 5.5               | v                                                                                            |
| 4.75 | 5.25              | V                                                                                            |
|      |                   |                                                                                              |
| - 55 | + 125             | °C                                                                                           |
| -40  | + 85              | °C                                                                                           |
|      | 3.0               | V to 5.5V                                                                                    |
|      | 1.5               | V to 5.5V                                                                                    |
|      | 4.7<br>4.75<br>55 | $\begin{array}{cccc} 4.7 & 5.5 \\ 4.75 & 5.25 \\ -55 & +125 \\ -40 & +85 \\ 3.0 \end{array}$ |

350

#### DC Electrical Characteristics MM54C989/MM74C989

Min/Max limits apply across the temperature and power supply range indicated

| Symbol              | Parameter                              | Conditions                                                             | Min                          | Тур            | Max | Units    |
|---------------------|----------------------------------------|------------------------------------------------------------------------|------------------------------|----------------|-----|----------|
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage              |                                                                        | V <sub>CC</sub> - 1.5        |                |     | V        |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage              |                                                                        |                              |                | 0.8 | V        |
| I <sub>IN(1)</sub>  | Logical "1" Input Current              | $V_{IN} = 5V$                                                          |                              | 0.005          | 1   | μA       |
| I <sub>IN(0)</sub>  | Logical "0" Input Current              | $V_{IN} = 0V$                                                          | -1                           | -0.005         |     | μA       |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage             | $I_{O} = -360 \mu A$<br>$I_{O} = -150 \mu A$                           | 2.4<br>V <sub>CC</sub> – 0.5 |                |     | v<br>v   |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage             | I <sub>O</sub> = 360 μA                                                |                              |                | 0.4 | V        |
| l <sub>OZ</sub>     | Output Current in High Impedance State | $V_{O} = 5V$<br>$V_{O} = 0V$                                           | -1 ·                         | 0.005<br>0.005 | 1   | μΑ<br>μΑ |
| lcc                 | Supply Current Active (Note 1)*        | $\overline{\text{ME}} = 0\text{V},$ $\text{V}_{\text{CC}} = 5\text{V}$ |                              | 0.05           | 150 | μΑ       |
| Icc                 | Supply Current (Stand-By)              | $\overline{\text{ME}} = 5\text{V}$                                     |                              |                | 3   | μΑ       |

Note 1\*: MEMORY ENABLE must be brought high for t<sub>ME</sub> ns between every address change.

#### AC Electrical Characteristics\* MM54C989/MM74C989

Power Dissipation Capacity, (Note 3)

 $T_A = 25^{\circ}C, V_{CC} = 5V, C_L = 50 \text{ pF}$ 

| Symbol                            | Parameter                                                                 | Min | Тур | Max | Units |
|-----------------------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| tACC                              | Access Time from Address                                                  |     | 140 | 500 | ns    |
| t <sub>PD</sub>                   | Propagation Delay from ME                                                 |     | 110 | 360 | ns    |
| t <sub>SA</sub>                   | Address Input Set-Up Time                                                 | 140 | 30  |     | ns    |
| t <sub>HA</sub>                   | Address Input Hold Time                                                   | 20  | 15  |     | ns    |
| t <sub>ME</sub>                   | Memory Enable Pulse Width                                                 | 200 | 80  |     | ns    |
| tME                               | Memory Enable Pulse Width                                                 | 400 | 100 |     | ns    |
| t <sub>SD</sub>                   | Data Input Set-Up Time                                                    | 0   |     |     | ns    |
| t <sub>HD</sub>                   | Data Input Hold Time                                                      | 30  | 20  |     | ns    |
| twe                               | Write Enable Pulse Width                                                  | 140 | 70  |     | ns    |
| t <sub>1H</sub> , t <sub>0H</sub> | Delay to TRI-STATE, $C_L = 5 \text{ pF}$ , $R_L = 10 \text{k}$ , (Note 4) |     | 100 | 200 | ns    |
| APACITANCE                        |                                                                           |     |     |     |       |
| C <sub>IN</sub>                   | Input Capacity, Any Input, (Note 2)                                       |     | 5   |     | pF    |
| COUT                              | Output Capacity, Any Output, (Note 2)                                     |     | 8   |     | pF    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

 $C_{PD}$ 

Note 3: CPD determines the no load AC power consumption for any CMOS device. For complete explanation see 54C/74C Family Characteristics Application Note, AN-90.

pF

# AC Electrical Characteristics\* (Continued)

MM54C989:  $T_A = -55^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{CC} = 4.5V$  to 5.5V,  $C_L = 50$  pF MM74C989:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $V_{CC} = 4.75V$  to 5.5V,  $C_L = 50$  pF

| Symbol                            | Parameter                    | MM5 | 4C989 | MM7 | 4C989 | Units |
|-----------------------------------|------------------------------|-----|-------|-----|-------|-------|
| oymbol                            | T arumeter                   | Min | Max   | Min | Max   | onits |
| tACC                              | Access Time from Address     |     | 500   |     | 620   | ns    |
| tPD1, tPD0                        | Propagation Delay from ME    |     | 350   |     | 430   | ns    |
| t <sub>SA</sub>                   | Address Input Set-Up Time    | 150 |       | 140 |       | ns    |
| t <sub>HA</sub>                   | Address Input Hold Time      | 50  |       | 60  |       | ns    |
| t <sub>ME</sub>                   | Memory Enable Pulse Width    | 250 |       | 310 |       | ns    |
| tME                               | Memory Enable Pulse Width    | 520 |       | 400 |       | ns    |
| t <sub>SD</sub>                   | Data Input Set-Up Time       | 0   |       | 0   |       | ns    |
| t <sub>HD</sub>                   | Data Input Hold Time         | 60  |       | 50  |       | ns    |
| twe                               | Write Enable Pulse Width     | 220 |       | 180 |       | ns    |
| t <sub>1H</sub> , t <sub>OH</sub> | Delay to TRI-STATE, (Note 4) |     | 200   |     | 200   | ns    |

\*AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: CPD determines the no load AC power consumption for any CMOS device. For complete explanation see 54C/74C Family Characteristics Application Note, AN-90.

Note 4: See AC test circuit for t1H, t0H.

# **Truth Table**

| ME | WE | Operation        | Condition of Outputs        |
|----|----|------------------|-----------------------------|
| L  | L  | Write            | TRI-STATE                   |
| L  | н  | Read             | Complement of Selected Word |
| Н  | L  | Inhibit, Storage | TRI-STATE                   |
| н  | н  | Inhibit, Storage | TRI-STATE                   |

# **AC Test Circuits**





All Other AC Tests







# National Semiconductor

# NMC2147H 4096 x 1-Bit Static RAM

## **General Description**

The NMC2147H is a 4096-word by 1-bit static random access memory fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data.

The separate chip select input automatically switches the part to its low power standby mode when it goes high.

The output is held in a high impedance state during write to simplify common I/O applications.

#### Features

- All inputs and outputs directly TTL compatible
- Static operation-no clocks or refreshing required
- Automatic power-down
- High-speed—down to 35 ns access time
- TRI-STATE® output for bus interface
- Separate Data In and Data Out pins
- Single +5V supply
- Standard 18-pin dual-in-line package
- Available in MIL-STD-883 class B screening



# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage on Any Pin Relative to VSS    | -3.5V to +7V    |
|---------------------------------------|-----------------|
| Storage Temperature Range             | -65°C to +150°C |
| Power Dissipation                     | 1.2W            |
| DC Output Current                     | 20 mA           |
| Bias Temperature Range                | -65°C to +135°C |
| Lead Temperature (Soldering, 10 sec.) | 300°C           |

# **Truth Table\***

| CS<br>(S) | WE<br>(W) | DIN<br>(D) | DOUT<br>(Q) | Mode         | Power   |
|-----------|-----------|------------|-------------|--------------|---------|
| н         | x         | х          | Hi-Z        | Not Selected | Standby |
| L         | L         | н          | Hi-Z        | Write 1      | Active  |
| L         | L         | L          | Hi-Z        | Write 0      | Active  |
| L         | н         | x          | DOUT        | Read         | Active  |

# **DC Electrical Characteristics** $TA = 0^{\circ}C$ to $+70^{\circ}C$ , VCC = 5V $\pm$ 10% (Notes 1 and 2)

| Symbol | Parameter                              | Conditions                                                          | NMC2147H-3L |     | NMC2147H-1<br>NMC2147H-2<br>NMC2147H-3 |     | NMC2147H |     | Units |
|--------|----------------------------------------|---------------------------------------------------------------------|-------------|-----|----------------------------------------|-----|----------|-----|-------|
|        |                                        |                                                                     | Min         | Max | Min                                    | Max | Min      | Max |       |
| 111    | Input Load Current<br>(All Input Pins) | VIN = 0V to 5.5V, $VCC = Max$                                       |             | 10  |                                        | 10  |          | 10  | μΑ    |
| ILO    | Output Leakage<br>Current              | $\overline{CS}$ = VIH, VOUT = GND to 4.5V,<br>VCC = Max             |             | 50  |                                        | 50  |          | 50  | μΑ    |
| VIL    | Input Low Voltage                      |                                                                     | -3.0        | 0.8 | -3.0                                   | 0.8 | -3.0     | 0.8 | V     |
| VIH    | Input High Voltage                     |                                                                     | 2.0         | 6.0 | 2.0                                    | 6.0 | 2.0      | 6.0 | V     |
| VOL    | Output Low Voltage                     | IOL = 8.0  mA                                                       |             | 0.4 |                                        | 0.4 |          | 0.4 | V     |
| VOH    | Output High Voltage                    | IOH = -4.0  mA                                                      | 2.4         |     | 2.4                                    |     | 2.4      |     | V     |
| ICC    | Power Supply<br>Current                | $VIN = 5.5V, TA = 0^{\circ}C,$<br>Output Open                       |             | 125 |                                        | 180 |          | 160 | mA    |
| ISB    | Standby Current                        | $VCC = Min \text{ to Max}, \overline{CS} = VIH$                     |             | 20  |                                        | 30  |          | 20  | mA    |
| IPO    | Peak Power-On<br>Current               | VCC = VSS to VCC Min,<br>$\overline{CS} = $ Lower of VCC or VIH Min |             | 30  |                                        | 40  |          | 30  | mA    |

# Capacitance TA = 25°C, f = 1 MHz (Note 3)

| Symbol | Parameter                   | Conditions | Min | Max | Units |
|--------|-----------------------------|------------|-----|-----|-------|
| CIN    | Address/Control Capacitance | VIN = 0V   |     | 5   | pF    |
| COUT   | Output Capacitance          | VOUT = 0V  |     | 6   | pF    |

Note 1: The operating ambient temperature range is guaranteed with transverse air flow exceeding 400 linear feet per minute.

Note 2: These circuits require 500 µs time delay after VCC reaches the specified minimum limit to ensure proper orientation after power-on. This allows the internally generated substrate bias to reach its functional level.

Note 3: This parameter is guaranteed by periodic testing.

# **AC Test Conditions**

| Input Test Levels                                 | GND to 3.0V   |
|---------------------------------------------------|---------------|
| Input Rise and Fall Times                         | 5 ns          |
| Input Timing Reference Level                      | 1.5V          |
| Output Timing Reference Level (H-1)               | 1.5V          |
| Output Timing Reference Level<br>(H-2, H-3, H-3L) | 0.8V and 2.0V |
| Output Load                                       | See Figure 1  |



\*Symbols in parentheses are proposed industry standard.

| Symbol           |              |                                               | Parameter                          | NMC21 | 47H-1 | NMC2 | 147 <b>H-2</b> |     | 147H-3<br>47H-3L | NMC | 2147H             | Unit |
|------------------|--------------|-----------------------------------------------|------------------------------------|-------|-------|------|----------------|-----|------------------|-----|-------------------|------|
| Alternate        | Standard     |                                               | Parameter                          |       | Max   | Min  | Max            | Min | Max              | Min | Max               |      |
| t <sub>RC</sub>  | TAVAV        | Read Cy                                       | cle Time                           | 35    |       | 45   |                | 55  |                  | 70  |                   | ns   |
| t <sub>AA</sub>  | TAVQV        | Address                                       | Access Time                        |       | 35    |      | 45             |     | 55               |     | 70                | ns   |
| t <sub>ACS</sub> | TSLQV        | Chip Sele<br>(Notes 4)                        | ect Access Time                    |       | 35    |      | 45             |     | 55               |     | 70                | ns   |
| t <sub>LZ</sub>  | TSLQX        | Chip Sele<br>(Note 5)                         | p Select to Output Active<br>te 5) |       |       | 5    |                | 10  |                  | 10  |                   | ns   |
| t <sub>HZ</sub>  | TSHQZ        | Chip Deselect to Output<br>TRI-STATE (Note 5) |                                    | 0     | 30    | 0    | 30             | 0   | 30               | 0   | 30                | ns   |
| tон              | TAXQX        | Output H<br>Change                            | old from Address                   | 5     |       | 5    |                | 5   |                  | 5   |                   | ns   |
| t <sub>PU</sub>  | TSLIH        | Chip Select to Power-Up                       |                                    | 0     |       | 0    |                | 0   |                  | 0   |                   | ns   |
| t <sub>PD</sub>  | TSHIL        | Chip Des                                      | elect to Power-Down                |       | 20    |      | 20             |     | 20               |     | 30                | ns   |
| Max A            | Access/Cur   | rent                                          | NMC2147H-1                         | NMC21 | 47H-2 | NMC  | 2147H-3        | NM  | C2147H-          | 3L  | NMC2 <sup>-</sup> | 147H |
| Access (         | TAVQV—ns     | 5)                                            | 35                                 | 45    |       |      | 55             |     | 55               |     | 70                | )    |
| Active C         | urrent (ICC  | –mA)                                          | 180                                | 18    | 0     |      | 180            |     | 125              |     | 16                | 0    |
| Standby          | Current (ISE | 3mA)                                          | 30                                 | 30    | )     |      | 30             |     | 20               |     | 20                | )    |



TL/D/5257-5

**NMC2147H** 



TL/D/5257-6

Note 4: Addresses must be valid coincident with or prior to the chip select transition from high to low. Note 5: Measured ±50 mV from steady state voltage. This parameter is sampled and not 100% tested.

\*The symbols in parentheses are proposed industry standard.

| Symbol          |                | Parameter                                    | NMC21 | 47H-1 | NMC2147H-2 |     | NMC2147H-3<br>NMC2147H-3L |     | NMC2147H |     | Units |
|-----------------|----------------|----------------------------------------------|-------|-------|------------|-----|---------------------------|-----|----------|-----|-------|
| Alternate       | Standard       |                                              | Min   | Max   | Min        | Max | Min                       | Max | Min      | Max |       |
| t <sub>WC</sub> | TAVAV          | Write Cycle Time                             | 35    |       | 45         |     | 55                        |     | 70       |     | ns    |
| t <sub>CW</sub> | TSLWH          | Chip Select to End of Write                  | 35    |       | 45         |     | 45                        |     | 55       |     | ns    |
| t <sub>AW</sub> | TAVWH          | Address Valid to End of Write                | 35    |       | 45         |     | 45                        |     | 55       |     | ns    |
| t <sub>AS</sub> | TAVSL<br>TAVWL | Address Set-Up Time                          | 0     |       | 0          |     | 0                         |     | 0        |     | ns    |
| t <sub>WP</sub> | TWLWH          | Write Pulse Width                            | 20    |       | 25         |     | 25                        |     | 40       |     | ns    |
| t <sub>WR</sub> | TWHAX          | Write Recovery Time                          | 0     |       | 0          |     | 10                        |     | 15       |     | ns    |
| t <sub>DW</sub> | TDVWH          | Data Set-Up Time                             | 20    |       | 25         |     | 25                        |     | 30       |     | ns    |
| t <sub>DH</sub> | TWHDX          | Data Hold Time                               | 10    |       | 10         |     | 10                        |     | 10       |     | ns    |
| twz             | TWLQZ          | Write Enable to Output<br>TRI-STATE (Note 5) | 0     | 20    | 0          | 25  | 0                         | 25  | 0        | 35  | ns    |
| tow             | TWHQX          | Output Active from End<br>of Write (Note 5)  | 0     |       | 0          |     | 0                         |     | 0        |     | ns    |

# Write Cycle Waveforms\* (Note 6)







Note 6: The output remains TRI-STATE if the CS and WE go high simultaneously. WE or CS or both must be high during the address transitions to prevent an erroneous write.

\*The symbols in parentheses are proposed industry standard.

# NMC2148H

# National Semiconductor

# NMC2148H 1024 x 4-Bit Static RAM

# **General Description**

The NMC2148H is a 1024-word by 4-bit static random access memory fabricated using N-channel silicon-gate technology. All internal circuits are fully static and therefore require no clocks or refreshing for operation. The data is read out nondestructively and has the same polarity as the input data.

The separate chip select input automatically switches the part to its low power standby mode when it goes high. Common input/output pins are provided.

#### Features

- All inputs and outputs directly TTL compatible
- Static operation-no clocks or refreshing required
- Automatic power-down
- High-speed—down to 45 ns access time
- TRI-STATE<sup>®</sup> output for bus interface
- Common data I/O pins
- Single +5V supply
- Standard 18-pin dual-in-line package



#### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage at Any Pin with Respect to VSS | -3.5V to +7V    |
|----------------------------------------|-----------------|
| Storate Temperature                    | -65°C to +150°C |
| Temperature with Bias                  | -10°C to +85°C  |
| DC Output Current                      | 20 mA           |
| Power Dissipation                      | 1.2W            |
| Lead Temperature (Soldering, 10 sec.)  | 300°C           |

# **Truth Table**

| ĈŜ  | WE  | 1/0  | Mode    | Power   |
|-----|-----|------|---------|---------|
| н   | x   | Hi-Z | Standby | Standby |
| ) L | L   | н    | Write 1 | Active  |
| L   | L L | L    | Write 0 | Active  |
| L   | н   | DOUT | Read    | Active  |

# **DC Electrical Characteristics** $TA = 0^{\circ}C$ to $+70^{\circ}C$ , $VCC = 5V \pm 10\%$ (Notes 1 and 2)

| Symbol | Parameter                              | Conditions                                                         | NMC2148H-L<br>NMC2148H-3L |     | NMC2148H<br>NMC2148H-2<br>NMC2148H-3 |     | Units |
|--------|----------------------------------------|--------------------------------------------------------------------|---------------------------|-----|--------------------------------------|-----|-------|
|        |                                        |                                                                    | Min                       | Max | Min                                  | Max |       |
| ILI    | Input Load Current<br>(All Input Pins) | VIN = 0V  to  5.5V,<br>VCC = Max                                   |                           | 10  |                                      | 10  | μΑ    |
| ILO    | Output Leakage Current                 | $\overline{\text{CS}}$ = VIH, VOUT = GND to 4.5V,<br>VCC = Max     |                           | 50  |                                      | 50  | μA    |
| VIL    | Input Low Voltage                      |                                                                    | -2.5                      | 0.8 | -2.5                                 | 0.8 | V     |
| VIH    | Input High Voltage                     |                                                                    | 2.1                       | 6.0 | 2.1                                  | 6.0 | V     |
| VOL    | Output Low Voltage                     | IOL = 8.0 mA                                                       |                           | 0.4 |                                      | 0.4 | V     |
| VOH    | Output High Voltage                    | IOH = -4.0  mA                                                     | 2.4                       |     | 2.4                                  |     | V     |
| ICC    | Power Supply Current                   | $VIN = 5.5V, TA = 0^{\circ}C,$<br>Output Open                      |                           | 125 |                                      | 180 | mA    |
| ISB    | Standby Current                        | $VCC = Min \text{ to } Max, \overline{CS} = VIH$                   |                           | 20  |                                      | 30  | mA    |
| IPO    | Peak Power-On Current                  | VCC = VSS to VCC Min,<br>$\overline{CS} = Lower of VCC or VIH Min$ |                           | 30  |                                      | 40  | mA    |
| IOS    | Output Short Circuit Current           | VOUT = GND to VCC                                                  |                           | 250 |                                      | 250 | mA    |

#### Capacitance TA = 25°C, f = 1.0 MHz (Note 3)

| Symbol | Parameter                   | Conditions | Min | Max | Units |
|--------|-----------------------------|------------|-----|-----|-------|
| CIN    | Address/Control Capacitance | VIN = 0V   |     | 5   | pF    |
| CI/O   | Input/Output Capacitance    | VI/O = 0V  |     | 7   | pF    |

Note 1: The operating ambient temperature range is guaranteed with transverse air flow exceeding 400 linear feet per minute.

Note 2: These circuits require 500  $\mu$ s time delay after VCC reaches the specified minimum limit to ensure proper operation after power-on. This allows the internally generated substrate bias to reach its functional level.

Note 3: This parameter is guaranteed by periodic testing.

# **AC Test Conditions**

| Input Test Levels              | GND to 3.0V   |
|--------------------------------|---------------|
| Input Rise and Fall Times      | 5 ns          |
| Input Timing Reference Level   | 1.5V          |
| Output Timing Reference Levels | 0.8V and 2.0V |
| Output Load                    | See Figure 1  |



TL/D/7404-4

5

FIGURE 1. Output Load

# **NMC2148H**

| Symbol                                         |                                                                                                                                     | Parameter |                                                                                                                                                                                                                              |                         | NMC2148H-2          |          | NMC2148H-3<br>NMC2148H-3L |         | NMC2148H<br>NMC2148H-L                |         | Units            |  |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|----------|---------------------------|---------|---------------------------------------|---------|------------------|--|
| Alternate                                      | Standard                                                                                                                            |           |                                                                                                                                                                                                                              |                         |                     | Max      | Min                       | Max     | Min                                   | Max     |                  |  |
| t <sub>RC</sub>                                | TAVAV                                                                                                                               | Read Cy   | cle Time                                                                                                                                                                                                                     |                         | 45                  |          | 55                        |         | 70                                    |         | ns               |  |
| t <sub>AA</sub>                                | TAVQV                                                                                                                               | Address   | Access Time                                                                                                                                                                                                                  |                         |                     | 45       |                           | 55      |                                       | 70      | ns               |  |
| ACS1                                           | TSLQV1                                                                                                                              | Chip Sel  | ect Access Time (No                                                                                                                                                                                                          | otes 4 and 5)           |                     | 45       |                           | 55      |                                       | 70      | ns               |  |
| ACS2                                           | TLSQV2                                                                                                                              | Chip Sel  | ect Access Time (No                                                                                                                                                                                                          | otes 4 and 6)           |                     | 55       |                           | 65      |                                       | 80      | ns               |  |
| LZ                                             | TSLQX                                                                                                                               | Chip Sel  | ect to Output Active                                                                                                                                                                                                         | (Note 7)                | 20                  |          | 20                        |         | 20                                    |         | ns               |  |
| <sup>t</sup> HZ                                | TSHQZ                                                                                                                               | Chip Des  | select to Output TRI-                                                                                                                                                                                                        | STATE (Note 7)          | 0                   | 20       | 0                         | 20      | 0                                     | 20      | ns               |  |
| ЮН                                             | TAXQX                                                                                                                               | Output H  | lold from Address Ch                                                                                                                                                                                                         | nange                   | 5                   |          | 5                         |         | 5                                     |         | ns               |  |
| <sup>t</sup> PU                                | TSLIH                                                                                                                               | Chip Sel  | ect to Power-Up                                                                                                                                                                                                              |                         | 0                   |          | 0                         |         | 0                                     |         | ns               |  |
| PD                                             | TSHIL                                                                                                                               | Chip Des  | select to Power-Dow                                                                                                                                                                                                          | n                       |                     | 30       |                           | 30      |                                       | 30      | ns               |  |
|                                                |                                                                                                                                     |           |                                                                                                                                                                                                                              |                         |                     |          |                           |         |                                       |         |                  |  |
| Max /                                          | Access/Cur                                                                                                                          | rent      | NMC2148H-2                                                                                                                                                                                                                   | NMC2148H-3              | NN                  | IC2148H  | NM                        | C2148H- | 3L                                    | NMC214  | 8H-L             |  |
| Access                                         | (TAVQV—ns                                                                                                                           | 5)        | 45                                                                                                                                                                                                                           | 55                      |                     | 70       |                           | 55      |                                       | 70      |                  |  |
| Active C                                       | urrent (ICC-                                                                                                                        | –mA)      | 180                                                                                                                                                                                                                          | 180                     |                     | 180      |                           | 125     |                                       | 125 125 |                  |  |
|                                                |                                                                                                                                     |           | 30                                                                                                                                                                                                                           | 00                      | 30                  |          | 20                        |         | 20 20                                 |         |                  |  |
|                                                | Current (ISE                                                                                                                        |           | I                                                                                                                                                                                                                            | 30<br>Ontinuous Selecti | ion <del>CS</del> = |          | Ē = VIH)                  |         | I                                     |         |                  |  |
|                                                | Cycle                                                                                                                               | Wavef     | forms*                                                                                                                                                                                                                       | <u> </u>                | ion CS =            |          | Ē = VIH)                  |         | I                                     |         |                  |  |
|                                                |                                                                                                                                     | Wavef     | <b>Orms</b> *<br>Read Cycle 1 (Cc                                                                                                                                                                                            | ontinuous Selecti       | ion CS =            |          | Ē = VIH)                  |         |                                       |         |                  |  |
|                                                | Cycle                                                                                                                               | Wavef     | forms*                                                                                                                                                                                                                       | ontinuous Selecti       | ion <del>CS</del> = |          | Ē = VIH)                  |         |                                       |         |                  |  |
|                                                | Cycle                                                                                                                               | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(tavav)<br>PREVIOUS DATA VALID                                                                                                                                                                 | ontinuous Selecti       | ion CS =            | VIL, W   |                           |         |                                       |         |                  |  |
|                                                | Cycle                                                                                                                               | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(TaXav)<br>PREVIOUS DATA VALID<br>(TAXax)                                                                                                                                                      | ontinuous Selecti       |                     | · VIL, W |                           |         |                                       |         | 7404-5           |  |
|                                                | Cycle                                                                                                                               | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(TaXav)<br>PREVIOUS DATA VALID<br>(TAXax)                                                                                                                                                      | chip Select Switcl      |                     | · VIL, W |                           |         | · · · · · · · · · · · · · · · · · · · |         | 7404–5           |  |
|                                                | Cycle                                                                                                                               | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(TaXav)<br>PREVIOUS DATA VALID<br>(TAXax)                                                                                                                                                      | ontinuous Selecti       |                     | · VIL, W |                           |         |                                       |         | 7404–5           |  |
|                                                | Cycle                                                                                                                               | Wavef     | Forms*<br>Read Cycle 1 (Cc<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAVQX)<br>Read Cycle 2 (C                                                                                                                                   | chip Select Switcl      |                     | · VIL, W |                           |         |                                       |         | 7404–5           |  |
|                                                | ADDRES                                                                                                                              | Wavef     | Forms*<br>Read Cycle 1 (Cc<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAVQX)<br>Read Cycle 2 (C                                                                                                                                   | chip Select Switch      |                     | · VIL, W |                           | <br>    |                                       |         | 7404-5           |  |
|                                                | ADDRESS<br>DATA OUT                                                                                                                 | Wavef     | Forms* Read Cycle 1 (Cc (TAVQ)) PREVIOUS DATA VALID (TAVQ)) Read Cycle 2 (C                                                                                                                                                  | chip Select Switch      | hed, WE             | · VIL, W |                           |         | EDANCE                                |         | 7404-5           |  |
|                                                | ADDRESS<br>DATA OUT<br>CHIP SEL                                                                                                     |           | Forms*<br>Read Cycle 1 (Cc<br>(TAVQV)-<br>PREVIOUS DATA VALID<br>(TAVQX)<br>Read Cycle 2 (C                                                                                                                                  | chip Select Switch      | hed, WE             | = VIL, W | (Note 4)                  |         | EDANCE                                |         | 7404–5           |  |
|                                                | ADDRESS<br>ADDRESS<br>DATA OUT<br>CHIP SEL<br>DATA<br>VCCC<br>SUPPLY                                                                |           | Forms* Read Cycle 1 (Cc (TAYQY) PREVIOUS DATA VALID (TAYQY) PREVIOUS DATA VALID (TAXQX) Read Cycle 2 (C (TSLOX) HIGH IMPEDANCE (Y)                                                                                           | chip Select Switch      | hed, WE             | = VIL, W | (Note 4)                  |         | EDANCE                                |         | 7404-5           |  |
|                                                | ADDRESS<br>ADDRESS<br>DATA OUT<br>CHIP SEL<br>DATA                                                                                  |           | Read Cycle 1 (Cc<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAXQX)<br>Read Cycle 2 (C<br>(TSLQX)<br>HIGH IMPEDANCE<br>(TSLUR)                                                                   | chip Select Switch      | hed, WE             | = VIL, W | (Note 4)                  |         | EDANCE                                | -<br>-  | 7404-5<br>7404-6 |  |
| Read                                           | ADDRESS<br>ADDRESS<br>DATA OUT<br>CHIP SEL<br>DATA<br>SUPPLY<br>CURRENT<br>SIGNESSES MUST 1                                         | Wavef     | Forms*<br>Read Cycle 1 (Cc<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAVQV)<br>PREVIOUS DATA VALID<br>(TAXQX)<br>Read Cycle 2 (C<br>(TSLQX)<br>HIGH IMPEDANCE<br>(TSLQX)<br>HIGH IMPEDANCE<br>50%<br>cident with or prior to the | chip Select Switcl      | hed, WE             | = VIL, W | (Note 4)                  |         | EDANCE                                | -<br>-  |                  |  |
| Read                                           | ADDRESS<br>ADDRESS<br>DATA OUT<br>CHIP SEL<br>DATA<br>CURRENT<br>CURRENT<br>SIGNESSES MUST I<br>hip deselected i                    | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(TAVAV)<br>PREVIOUS DATA VALID<br>(TAVAV)<br>PREVIOUS DATA VALID<br>(TAXAX)<br>Read Cycle 2 (C<br>(TSLAX)<br>HIGH IMPEDANCE<br>(TSLIM)<br>Sox<br>cident with or prior to the<br>55 ns.         | chip Select Switcl      | hed, WE             | = VIL, W | (Note 4)                  |         | EDANCE                                | -<br>-  |                  |  |
| Read<br>Note 4: Ac<br>Note 5: Cf<br>Note 6: Cf | ADDRESS<br>ADDRESS<br>DATA OUT<br>CHIP SEL<br>DATA<br>CURRENT<br>CURRENT<br>ddresses must t<br>nip deselected i<br>nip deselected i | Wavef     | FORMS*<br>Read Cycle 1 (Cc<br>(TAVAV)<br>PREVIOUS DATA VALID<br>(TAVAV)<br>PREVIOUS DATA VALID<br>(TAXAX)<br>Read Cycle 2 (C<br>(TSLAX)<br>HIGH IMPEDANCE<br>(TSLIM)<br>Sox<br>cident with or prior to the<br>55 ns.         | chip select transition  | hed, WE             | VIL, W   | (Note 4)                  |         | EDANCE                                | -<br>-  |                  |  |

| Write Cycle AC Electrical Characteristics TA = 0°C to +70°C, VCC = 5V ± 10% (Note 1) |          |                               |       |       |                            |     |               |     |       | NMCZ  |
|--------------------------------------------------------------------------------------|----------|-------------------------------|-------|-------|----------------------------|-----|---------------|-----|-------|-------|
| Syn                                                                                  | nbol     | Parameter                     | NMC21 | 48H-2 | NMC2 <sup>-</sup><br>NMC21 |     | NMC2<br>NMC21 |     | Units | 2148H |
| Alternate                                                                            | Standard |                               | Min   | Max   | Min                        | Max | Min           | Max | 1     |       |
| t <sub>WC</sub>                                                                      | TAVAV    | Write Cycle Time              | 45    |       | 55                         |     | 70            |     | ns    |       |
| t <sub>CW</sub>                                                                      | TSLWH    | Chip Select to End of Write   | 40    |       | 50                         |     | 65            |     | ns    |       |
| t <sub>AW</sub>                                                                      | TAVWH    | Address Valid to End of Write | 40    |       | 50                         |     | 65            |     | ns    |       |
| t <sub>AS</sub>                                                                      | TAVSL    | Address Set-Up Time           | 0     |       | 0                          |     | 0             |     | ns    |       |

50

5

25

0

0

0

ns

ns

ns

ns

ns

ns

25

# Write Cycle Waveforms\* (Note 8)

Write Enable to Output TRI-STATE (Note 7)

Output Active from End of Write (Note 7)

Write Pulse Width

Data Set-Up Time

Data Hold Time

Write Recovery Time

35

5

20

0

0

0

15

40

5

20

0

0

0

20

twp

twR

t<sub>DW</sub>

t<sub>DH</sub>

t<sub>WZ</sub>

tow

TAVWL TWLWH

TWHAX

TDVWH

TWHDX

TWLQZ

TWHQX





\*Symbols in parentheses are proposed industry standard.

# National Semiconductor

# DM75S68/DM85S68/DM75S68A/DM85S68A 16 x 4 Edge Triggered Registers

# **General Description**

These Schottky memories are addressable "D" register files. Any of its 16 four-bit words may be asynchronously read or may be written into on the next clock transition. An input terminal is provided to enable or disable the synchronous writing of the input data into the location specified by the address terminals. An output disable terminal operates only as a TRI-STATE® output control terminal. The addressable register data may be latched at the outputs and retained as long as the output store terminal is held in a low state. This memory storage condition is independent of the state of the output disable terminal.

All input terminals are high impedance at all times, and all outputs have low impedance active drive logic states and the high impedance TRI-STATE condition.

#### Features

- On-chip output register
- PNP inputs reduce input loading
- Edge triggered write
- High speed-20 ns typ
- All parameters guaranteed over temperature
- TRI-STATE output
- Schottky-clamped for high speed
- Optimized for register stack applications
- Typical power dissipation—350 mW

# Logic and Block Diagram



| Pin Names                      |                   |  |  |  |  |  |
|--------------------------------|-------------------|--|--|--|--|--|
| A <sub>0</sub> -A <sub>3</sub> | Address Inputs    |  |  |  |  |  |
| D1-D4                          | Data Inputs       |  |  |  |  |  |
| 01-04                          | Data Outputs      |  |  |  |  |  |
| WE                             | Write Enable      |  |  |  |  |  |
| CLK                            | Write Clock Input |  |  |  |  |  |
| ŌS                             | Output Store      |  |  |  |  |  |
| OD                             | Output Disable    |  |  |  |  |  |

| OD | $\overline{W_E}$ | CLK | $\overline{O_S}$ | MODE           | OUTPUTS                                      |
|----|------------------|-----|------------------|----------------|----------------------------------------------|
| 0  | x                | х   | 0                | Output Store   | Data From Last<br>Addressed Location         |
| x  | 0                | ~   | x                | Write Data     | Dependent on State of OD and $\overline{OS}$ |
| 0  | x                | х   | 1                | Read Data      | Data Stored in<br>Addressed Location         |
| 1  | x                | x   | 0                | Output Store   | High Impedance State                         |
| 1  | x                | х   | 1                | Output Disable | High Inpedance State                         |

Low Level 1 = High Level

X = Don't Care

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage                   | 7.0V            |
|----------------------------------|-----------------|
| Input Voltage                    | 5.5V            |
| Output Voltage                   | 5.5V            |
| Storage Temperature Range        | -65°C to +150°C |
| Temperature (Soldering, 10 sec.) | 300°C           |

# **Operating Conditions**

|                                 | Min  | Max   | Units |
|---------------------------------|------|-------|-------|
| Supply Voltage, V <sub>CC</sub> |      |       |       |
| DM85S68/DM85S68A                | 4.75 | 5.25  | v     |
| DM75S68/DM75S68A                | 4.5  | 5.5   | V     |
| Temperature, T <sub>A</sub>     |      |       |       |
| DM85S68/DM85S68A                | 0    | 70    | °C    |
| DM75S68/DM75S68A                | - 55 | + 125 | °C    |

# **Electrical Characteristics**

over recommended operating free-air temperature range unless otherwise noted (Notes 2 and 3)

| Symbol          | Parameter                                      | Conditions                             |                                                | Min | Тур | Max  | Units |
|-----------------|------------------------------------------------|----------------------------------------|------------------------------------------------|-----|-----|------|-------|
| VIH             | High Level Input Voltage                       |                                        |                                                | 2   |     |      | v     |
| VIL             | Low Level Input Voltage                        |                                        | · · · · ·                                      |     |     | 0.8  | V     |
| V <sub>OH</sub> | High Level Output Voltage                      | V <sub>CC</sub> = Min                  | I <sub>OH</sub> ≕ −2.0 mA,<br>DM75S68/DM75S68A | 2.4 |     |      | v     |
|                 |                                                |                                        | I <sub>OH</sub> ≕ −5.2 mA,<br>DM85S68/DM85S68A | 2.4 |     |      | ۷     |
| V <sub>OL</sub> | Low Level Output Voltage                       | V <sub>CC</sub> = Min,                 | DM75S68/DM75S68A                               |     |     | 0.5  | v     |
|                 |                                                | l <sub>OL</sub> = 16 mA                | DM85S68/DM85S68A                               |     |     | 0.45 | V     |
| IIH             | High Level Input Current                       | V <sub>CC</sub> = Max, V <sub>II</sub> |                                                |     | 25  | μΑ   |       |
| h               | High Level Input Current<br>at Maximum Voltage | $V_{CC} = Max, V_{IH} = 5.5V$          |                                                |     |     | 50   | μΑ    |
| կլ              | Low Level Input Current                        | V <sub>CC</sub> = Max,                 | Clock Input                                    |     |     | -500 | μA    |
|                 |                                                | $V_{IL} = 0.5V$                        | All Others                                     |     |     | -250 | μA    |
| los             | Short Circuit Output Current (Note 4)          | $V_{CC} = Max, V_{OL} = 0V$            |                                                | -20 |     | -55  | mA    |
| Icc             | Supply Current                                 | V <sub>CC</sub> = Max                  |                                                |     | 70  | 100  | mA    |
| VIC             | Input Clamp Voltage                            | $V_{CC} = Min, I_{IN}$                 | = -18 mA                                       |     |     | -1.2 | v     |
| loz             | TRI-STATE Output Current                       | V <sub>CC</sub> = Max                  | $V_0 = 2.4V$                                   |     |     | +40  | μA    |
|                 |                                                |                                        | $V_{O} = 0.5V$                                 |     |     | -40  | μA    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2. Unless otherwise specified min/max limits apply across the  $-55^{\circ}$ C to  $+125^{\circ}$ C temperature range for the DM75S68/DM75S68A and across the 0°C to  $+70^{\circ}$ C range for the DM85S68/DM85S68A. All typicals are given for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25^{\circ}C.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output at a time should be shorted.

#### Switching Characteristics over recommended operating range of TA and VCC unless otherwise noted

| Symbol           |                                     | Parameter -            |  | 5568 | DM8 | 5568 | DM7 | 5S68A | DM8 | 5568A | Units |
|------------------|-------------------------------------|------------------------|--|------|-----|------|-----|-------|-----|-------|-------|
| oyinbol          |                                     |                        |  | Max  | Min | Max  | Min | Max   | Min | Max   |       |
| t <sub>ZH</sub>  | Output Enable to High Level         |                        |  | 40   |     | 35   |     | 40    |     | 35    | ns    |
| t <sub>ZL</sub>  | Output Enable to Low Level          |                        |  | 30   |     | 24   |     | 30    |     | 24    | ns    |
| t <sub>HZ</sub>  | Output Disable Time from High Level |                        |  | 35   |     | 15   |     | 35    |     | 15    | ns    |
| t <sub>LZ</sub>  | Output Disable                      | Time from Low Level    |  | 35   |     | 18   |     | 35    |     | 18    | ns    |
| t <sub>AA</sub>  | Access Time                         | Address to Output      |  | 55   |     | 40   |     | 45    |     | 24    | ns    |
| t <sub>OSA</sub> |                                     | Output Store to Output |  | 35   |     | 30   |     | 35    |     | 20    | ns    |
| t <sub>CA</sub>  |                                     | Clock to Output        |  | 50   |     | 40   |     | 50    |     | 35    | ns    |

| Symbol            |             | Parameter                 | DM75S68 |     | DM8 | 5568 | DM7 | 5S68A | DM85S68A |     | Units |
|-------------------|-------------|---------------------------|---------|-----|-----|------|-----|-------|----------|-----|-------|
| eyni.ser          |             |                           | Min     | Max | Min | Max  | Min | Max   | Min      | Max | Onne  |
| tASC              | Set-Up Time | Address to Clock          | 25      |     | 15  |      | 25  |       | 15       |     | ns    |
| tDSC              |             | Data to Clock             | 15      |     | 5   |      | 15  |       | 5        |     | ns    |
| t <sub>ASOS</sub> |             | Address to Output Store   | 40      |     | 30  |      | 40  |       | 10       |     | ns    |
| twesc             |             | Write Enable Set-Up Time  | 10      |     | 5   |      | 10  |       | 5        |     | ns    |
| tossc             |             | Store before Write        | 15      |     | 10  |      | 15  |       | 10       |     | ns    |
| t <sub>AHC</sub>  | Hold Time   | Address from Clock        | 15      |     | 10  |      | 15  |       | 10       |     | ns    |
| t <sub>DHC</sub>  |             | Data from Clock           | 20      |     | 15  |      | 20  |       | 15       |     | ns    |
| t <sub>AHOS</sub> |             | Address from Output Store | 10      |     | 5   |      | 10  |       | 2        |     | ns    |
| twehc             |             | Write Enable Hold Time    | 20      |     | 15  |      | 20  |       | 10       |     | ns    |

# **Connection Diagram**

-

ł



Top View

Order Number DM75S68J, DM85S68J, DM85S68N, DM75S68AJ, DM85S68AJ or DM85S68AN See NS Package Number J18A or N18A

5

DM75S68/DM85S68/DM75S68A/DM85S68A



DM75S68/DM85S68/DM75S68A/DM85S68A



# Section 6 Appendices/ Physical Dimensions



# **Section 6 Contents**

| STAR <sup>TM</sup> Surface Mount Tape-and-Reel Specification | 6-3  |
|--------------------------------------------------------------|------|
| Physical Dimensions                                          | 6-31 |
| Bookshelf                                                    |      |
| Distributors                                                 |      |

# PRELIMINARY



STAR

# National Semiconductor

# STAR<sup>™</sup> Surface Mount Tape-and-Reel Specification

# **General Description**

Tape-and-Reel is a new method for shipment of surface mount devices. This approach simplifies the handling of semiconductors for automated circuit board assembly systems. A Tape-and-Reel holds hundreds-to-thousands of surface mount devices (as compared with less than 100 devices in a rail), so that pick-and-place machines have to be reloaded less frequently. This savings in labor will further reduce manufacturing costs for automated circuit board assembly.

#### Features

- Conductive PVC material redeuces static charge buildup
- Fully meets proposed EIA standard RS-481A (taping of surface-mounted components for automatic placing)

- Fully compatible with National's surface mount package types
- Variable code density code 39 bar code label for Automated Inventory Management availability
- Mechanical samples of surface mount packages available in Tape-and-Reel for automated assembly process development
- Single Tape-and-Reel holds hundreds-to-thousands of surface mount semiconductors for additional labor savings
- Conductive cover Tape-and-Reel availability
- Reels individually packed





Date Code Revision Level National Part No. I.D. Quantity

Fields are separated by at least one blank space.

Future Tape-and-Reel packs will also include a smaller-size bar code label (high-density code 39) at the beginning of the tape. (This tape label is not available on current production.)

TL/HH/8352-3

R :

QTY: 2500

National Semiconductor will also offer additional labels containing information per your specific specification.

393636027

/63

NATIONAL SEMICONDUCTOR PART NUMBER

NSPN:\* MM74HCO2M

# SOT-23 (High Profile), SOT-23 (Low Profile)

#### TAPE FORMAT

|              | <b>Tape Section</b> | # Cavities    | <b>Cavity Status</b> | <b>Cover Tape Status</b> |  |
|--------------|---------------------|---------------|----------------------|--------------------------|--|
|              | Leader              | 5 (min)       | Empty                | Unsealed                 |  |
|              | (Start End)         | 5 (min)       | Empty                | Sealed                   |  |
| Direction    | Carrier             | †*2500 (High) | Filled               | Sealed                   |  |
| of ↑<br>Food |                     | †*3000 (Low)  | Filled               | Sealed                   |  |
| Feed         | Trailer             | 2 (min)       | Empty                | Sealed                   |  |
|              | (Hub End)           | 2 (min)       | Empty                | Unsealed                 |  |

\*These quantities represent 7" Reel Quantity availability. †10,000 For 13" Reel.

#### TAPE DIMENSIONS







TL/HH/8352-4

6



STAR



# SO-8 (Narrow)





6

# SO-14 (Wide)

#### TAPE FORMAT

STAR

|                           | Tape Section | # Cavities | <b>Cavity Status</b> | Cover Tape Status |  |
|---------------------------|--------------|------------|----------------------|-------------------|--|
| Direction<br>of ↑<br>Feed | Leader       | 5 (min)    | Empty                | Unsealed          |  |
|                           | (Start End)  | 5 (min)    | Empty                | Sealed            |  |
|                           | Carrier      | 1000       | Filled               | Sealed            |  |
|                           | Trailer      | 2 (min)    | Empty                | Sealed            |  |
|                           | (Hub End)    | 2 (min)    | Empty                | Unsealed          |  |

#### TAPE DIMENSIONS





TL/HH/8352-10

ſ





# SO-16 (Narrow)

#### TAPE FORMAT

|                           | Tape Section         | # Cavities | <b>Cavity Status</b> | Cover Tape Status |
|---------------------------|----------------------|------------|----------------------|-------------------|
| Direction<br>of ↑<br>Feed | Leader               | 5 (min)    | Empty                | Unsealed          |
|                           | (Start End)          | 5 (min)    | Empty                | Sealed            |
|                           | Carrier              | 2500       | Filled               | Sealed            |
|                           | Trailer<br>(Hub End) | 2 (min)    | Empty                | Sealed            |
|                           |                      | 2 (min)    | Empty                | Unsealed          |

#### TAPE DIMENSIONS









TL/HH/8352-12

6





STAR





-

6

# SO-24 (Wide)



STAR

|                           | Tape Section | # Cavities | Cavity Status | Cover Tape Status |  |
|---------------------------|--------------|------------|---------------|-------------------|--|
| Direction<br>of ↑<br>Feed | Leader       | 5 (min)    | Empty         | Unsealed          |  |
|                           | (Start End)  | 5 (min)    | Empty         | Sealed            |  |
|                           | Carrier      | 1000       | Filled        | Sealed            |  |
|                           | Trailer      | 2 (min)    | Empty         | Sealed            |  |
|                           | (Hub End)    | 2 (min)    | Empty         | Unsealed          |  |

#### TAPE DIMENSIONS









6

# PLCC-28



#### TAPE FORMAT

|          | <b>Tape Section</b> | # Cavities | Cavity Status | Cover Tape Status |  |
|----------|---------------------|------------|---------------|-------------------|--|
|          | Leader              | 5 (min)    | Empty         | Unsealed          |  |
| tion     | (Start End)         | 5 (min)    | Empty         | Sealed            |  |
| <b>↑</b> | Carrier             | 750        | Filled        | Sealed            |  |
| Feed     | Trailer             | 2 (min)    | Empty         | Sealed            |  |
|          | (Hub End)           | 2 (min)    | Empty         | Unsealed          |  |

#### TAPE DIMENSIONS



TL/HH/8352-22











6

STAR

# PLCC-68

STAR



|                           | Tape Section         | # Cavities | <b>Cavity Status</b> | Cover Tape Status |
|---------------------------|----------------------|------------|----------------------|-------------------|
| Direction<br>of ↑<br>Feed | Leader               | 5 (min)    | Empty                | Unsealed          |
|                           | (Start End)          | 5 (min)    | Empty                | Sealed            |
|                           | Carrier              | 250        | Filled               | Sealed            |
|                           | Trailer<br>(Hub End) | 2 (min)    | Empty                | Sealed            |
|                           |                      | 2 (min)    | Empty                | Unsealed          |

#### TAPE DIMENSIONS



**REEL DIMENSIONS** 



# PLCC-84

#### TAPE FORMAT

|                           | Tape Section         | # Cavities | <b>Cavity Status</b> | Cover Tape Status |
|---------------------------|----------------------|------------|----------------------|-------------------|
| Direction<br>of ↑<br>Feed | Leader               | 5 (min)    | Empty                | Unsealed          |
|                           | (Start End)          | 5 (min)    | Empty                | Sealed            |
|                           | Carrier              | 250        | Filled               | Sealed            |
|                           | Trailer<br>(Hub End) | 2 (min)    | Empty                | Sealed            |
|                           |                      | 2 (min)    | Empty                | Unsealed          |

#### TAPE DIMENSIONS





STAR

6



Cost pressures today are forcing many electronics manufacturers to automate their production lines. Surface mount technology plays a key role in this cost-savings trend because:

- The mounting of devices on the PC board surface eliminates the expense of drilling holes;
- 2. The use of pick-and-place machines to assemble the PC boards greatly reduces labor costs;
- The lighter and more compact assembled products resulting from the smaller dimensions of surface mount packages mean lower material costs.

Production processes now permit both surface mount and insertion mount components to be assembled on the same PC board.

Automated manufacturers can improve their cost savings by using Tape-and-Reel for surface mount devices. Simplified handling results because hundreds-to-thousands of semiconductors are carried on a single Tape-and-Reel pack (see the "Ordering Information" section for the exact quantities). With this higher device count per reel (when compared with less than 100 devices per rail), pick-and-place machines have to be re-loaded less frequently and lower labor costs result.

With Tape-and-Reel, manufacturers save twice—once from using surface mount technology for automated PC board assembly and again from less device handling during shipment and machine set-up.

#### **Ordering Information**

When you order a surface mount semiconductor, it will be in one of the 15 available surface mount package types (see Appendix II for the physical dimensions of the surface mount packages). Specifying the Tape-and-Reel method of shipment (Note 1) means that you will receive your devices in the following quantities per Tape-and-Reel pack:

|                          |                                | Device ( | Quantity |
|--------------------------|--------------------------------|----------|----------|
| Small Outline Transistor | SOT-23 (High Profile) (Note 2) | 10000    | 2500*    |
|                          | SOT-23 (Low Profile) (Note 2)  | 10000    | 3000*    |
| Small Outline IC         | SO-8 (Narrow)                  | 25       | 00       |
|                          | SO-14 (Narrow)                 | 25       | 00       |
|                          | SO-14 (Wide)                   | 10       | 00       |
|                          | SO-16 (Narrow)                 | 25       | 00       |
|                          | SO-16 (Wide)                   | 10       | 00       |
|                          | SO-20 (Wide)                   | 10       | 00       |
|                          | SO-24 (Wide)                   | 10       | 00       |
| Plastic Chip Carrier IC  | PLCC-20                        | 10       | 00       |
|                          | PLCC-28                        | 7!       | 50       |
|                          | PLCC-44                        | 50       | 00       |
|                          | PLCC-68                        | 2        | 50       |
|                          | PLCC-84                        | 2!       | 50       |

\*This denotes 7" reel quantity availability.

Note 1: For small outline transistors, your order will automatically be shipped in Tape-and-Reel unless you indicate otherwise. For surface mount integrated circuits, your order will automatically be shipped in conductive rails unless you indicate "Tape-and-Reel" after the device description on your purchase order.

Note 2: Your SOT-23 devices will automatically have Option 1 orientation unless you indicate "Option 2 Orientation" after the device description on your purchase order (see "Tape-and-Reel Overview" for definition of SOT-23 orientations). In addition, your SOT-23 devices will automatically have the high-profile outline unless you indicate "Low-Profile Outline" after the device description on your purchase order (see "Appendix II—Physical Dimensions of Surface Mount Package" for definition of SOT-23 outlines).

Example: You order 5,000 LM324M ICs shipped in Tapeand-Reel.

- All 5,000 devices have the same date code
  - You receive 2 SO-14 (Narrow) Tape-and-Reel packs, each having 2500 LM324M ICs

STAR

# STAR

## Appendix I—Short-Form Procurement Specification

#### TAPE FORMAT

|                          | r                                                  |                                                  | ction of Feed | 1                         |                                                 |                                                    |
|--------------------------|----------------------------------------------------|--------------------------------------------------|---------------|---------------------------|-------------------------------------------------|----------------------------------------------------|
|                          | Trailer (I                                         | Car                                              | rier          | Leader (Start End)        |                                                 |                                                    |
|                          | Empty Cavities,<br>min<br>(Unsealed<br>Cover Tape) | Empty Cavities,<br>min<br>(Sealed<br>Cover Tape) | (Sea          | Cavities<br>aled<br>Tape) | Empty Cavities,<br>min<br>Sealed<br>Cover Tape) | Empty Cavities,<br>min<br>(Unsealed<br>Cover Tape) |
| SMALL OUTLINE            | TRANSISTOR                                         |                                                  |               |                           |                                                 |                                                    |
| SOT-23<br>(High Profile) | 2                                                  | 2                                                | 10000         | 2500*                     | 5                                               | 5                                                  |
| SOT-23<br>(Low Profile)  | 2                                                  | 2                                                | 10000         | 3000*                     | 5                                               | 5                                                  |
| SMALL OUTLINE            | IC                                                 |                                                  |               |                           |                                                 |                                                    |
| SO-8 (Narrow)            | 2                                                  | 2                                                | 25            | 00                        | 5                                               | 5                                                  |
| SO-14 (Narrow)           | 2                                                  | 2                                                | 25            | 00                        | 5                                               | 5                                                  |
| SO-14 (Wide)             | 2                                                  | 2                                                | 10            | 00                        | 5                                               | 5                                                  |
| SO-16 (Narrow)           | 2                                                  | 2                                                | 25            | 00                        | 5                                               | 5                                                  |
| SO-16 (Wide)             | 2                                                  | 2                                                | 10            | 00                        | 5                                               | 5                                                  |
| SO-20 (Wide)             | 2                                                  | 2                                                | 10            | 00                        | 5                                               | 5                                                  |
| SO-24 (Wide)             | 2                                                  | 2                                                | 10            | 00                        | 5                                               | 5                                                  |
| PLASTIC CHIP C           | ARRIER IC                                          |                                                  |               |                           |                                                 |                                                    |
| PLCC-20                  | 2                                                  | 2                                                | 10            | 00                        | 5                                               | 5                                                  |
| PLCC-28                  | 2                                                  | 2                                                | 7!            | 50                        | 5                                               | 5                                                  |
| PLCC-44                  | 2                                                  | 2                                                | 50            | 00                        | 5                                               | 5                                                  |
| PLCC-68                  | 2                                                  | 2                                                | 2             | 50                        | 5                                               | 5                                                  |
| PLCC-84                  | 2                                                  | 2                                                | 2             | 50                        | 5                                               | 5                                                  |

\*This denotes 7" reel quantity availability.



Note 1: A<sub>0</sub>, B<sub>0</sub> and K<sub>0</sub> dimensions are measured 0.3 mm above the inside wall of the cavity bottom.

Note 2: Tape with components shall pass around a mandril radius R without damage.

Note 3: Cavity tape material shall be PVC conductive (less than  $10^5 \Omega/Sq$ ).

Note 4: Cover tape material shall be polyester (30-65 grams peel-back force).

Note 5: D1 Dimension is centered within cavity.

Note 6: All dimensions are in millimeters.



Note 2: Tape with components shall pass around a mandril radius R without damage.

Note 3: Cavity tape material shall be PVC conductive (less than  $10^5 \Omega/Sq$ ).

Note 4: Cover tape material shall be polyester (30-65 grams peel-back force).

Note 5: D1 Dimension is centered within cavity.

Note 6: All dimensions are in millimeters.

STAR

| REEL DIMEN                            | SIONS                                                                                                                                                                     |                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                     |                                                                  |                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                          |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
|                                       | A                                                                                                                                                                         |                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DI<br>DI                                                                                                                                                                                                            | †<br>N<br>↓<br>— Full Radius                                     |                                                                         | X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                          |
|                                       |                                                                                                                                                                           |                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                     |                                                                  | 101                                                                     | TL/HH/8352-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                          |
|                                       |                                                                                                                                                                           | A (Max)                                                                                                                            | B (Min)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | C                                                                                                                                                                                                                   | D (Min)                                                          | N (Min)                                                                 | G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T (Max)                                                  |
| 8 mm Tape                             | SOT-23<br>(High Profile)<br>SOT-23<br>(Low Profile)                                                                                                                       | A (Max)<br>(13.00)<br>(330)                                                                                                        | <b>B (Min)</b><br><u>0.059</u><br><u>1.5</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>C</b><br><u>0.512±0.002</u><br><u>13±0.05</u>                                                                                                                                                                    | D (Min)<br>0.795<br>20.2                                         | N (Min)<br><u>1.969</u><br>50                                           | $\frac{G}{\frac{0.331^{+0.059}_{-0.000}}{8.4^{+1.5}_{-0}}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>T (Max)</b><br><u>0.567</u><br>14.4                   |
| 8 mm Tape<br>12 mm Tape               | (High Profile)<br>SOT-23                                                                                                                                                  | <u>(13.00)</u>                                                                                                                     | 0.059                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.512±0.002                                                                                                                                                                                                         | 0.795                                                            | 1.969                                                                   | 0.331+0.059                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.567                                                    |
| 8 mm Tape<br>12 mm Tape<br>16 mm Tape | (High Profile)<br>SOT-23<br>(Low Profile)                                                                                                                                 | (13.00)<br>(330)<br>(13.00)                                                                                                        | 0.059<br>1.5<br>0.059                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $\frac{0.512 \pm 0.002}{13 \pm 0.05}$                                                                                                                                                                               | 0.795<br>20.2<br>0.795                                           | 1.969<br>50<br>1.969                                                    | $\frac{0.331^{+0.059}_{-0.000}}{8.4^{+1.5}_{-0}}$<br>0.488 <sup>+0.078</sup> _{-0.000}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.567<br>14.4<br>0.724                                   |
| 12 mm Tape<br>16 mm Tape              | (High Profile)<br>SOT-23<br>(Low Profile)<br>SO-8 (Narrow)<br>SO-14 (Narrow)<br>SO-14 (Wide)<br>SO-16 (Narrow)<br>SO-16 (Wide)                                            | (13.00)<br>(330)<br>(13.00)<br>(330)<br>(13.00)                                                                                    | <u>0.059</u><br><u>1.5</u><br><u>0.059</u><br><u>1.5</u><br><u>0.059</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $\frac{0.512 \pm 0.002}{13 \pm 0.05}$ $\frac{0.512 \pm 0.002}{13 \pm 0.05}$ $\frac{0.512 \pm 0.002}{0.512 \pm 0.002}$                                                                                               | 0.795<br>20.2<br>0.795<br>20.2<br>0.795                          | <u>1.969</u><br>50<br><u>1.969</u><br>50<br><u>1.969</u>                | $\frac{0.331^{+0.059}_{-0.000}}{8.4^{+1.5}_{-0}}$ $\frac{0.488^{+0.078}_{-0.000}}{12.4^{+2}_{-0}}$ $\frac{0.646^{+0.078}_{-0.000}}{0.646^{+0.078}_{-0.000}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.567<br>14.4<br>0.724<br>18.4<br>0.882                  |
| 12 mm Tape                            | (High Profile)<br>SOT-23<br>(Low Profile)<br>SO-8 (Narrow)<br>SO-14 (Narrow)<br>SO-14 (Wide)<br>SO-16 (Narrow)<br>SO-16 (Wide)<br>PLCC-20<br>SO-20 (Wide)<br>SO-24 (Wide) | ( <u>13.00</u> )<br>( <u>330</u> )<br>( <u>13.00</u> )<br>( <u>330</u> )<br>( <u>13.00</u> )<br>( <u>330</u> )<br>( <u>13.00</u> ) | $     \begin{array}{r}             0.059 \\             \overline{1.5} \\             \\        $ | $     \frac{0.512 \pm 0.002}{13 \pm 0.05}     \frac{0.512 \pm 0.002}{0.512 \pm 0.002}     $ | 0.795<br>20.2<br>0.795<br>20.2<br>0.795<br>20.2<br>0.795<br>20.2 | 1.969<br>50<br><u>1.969</u><br>50<br><u>1.969</u><br>50<br><u>1.969</u> | $\frac{0.331 + 0.059}{8.4 + 1.5} \\ -0 \\ \frac{0.488 + 0.078}{12.4 + 2} \\ \frac{0.646 + 0.078}{16.4 + 2} \\ \frac{0.646 + 0.078}{16.4 + 2} \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.960 + 0.078 \\ 0.$ | 0.567<br>14.4<br>0.724<br>18.4<br>0.882<br>22.4<br>1.197 |

----

Units: Inches Millimeters

Material: Paperboard (Non-Flaking)









6



Appendix II—Physical Dimensions of Surface Mount Packages (Continued) SO-24 (Wide)  $\frac{0.596 - 0.612}{(15.14 - 15.54)}$ Å 22 || 21 || 20 || 19 || Ä 16 || 13 || 24 23 Ã Π 0.394-0.419 (10.01-10.64) LEAD NO. 1 IDENT H H H H Ę Ą H Ę Ę H Ą Н 0.027 ŀ <u>0.291 - 0.299</u> (7.391 - 7.594) 0.037 - 0.044 (0.940 - 1.118)  $\frac{0.093 - 0.104}{(2.362 - 2.642)}$ 0.017 (0.432) ×45° <u>0.009 - 0.013</u> (0.229 - 0.330) TYP ALL LEADS 0.004 - 0.012 -8° TYP ALL LEADS 1 ¥ T 0.014 - 0.019 (0.356 - 0.483) TYP 0.030 - 0.050 (0.762 - 1.270) TYP ALL LEADS 0.050 (1.270) 0.004 (0.102) ALL LEAD TIPS M248 (REV C) PLCC-20 4 SPACES AT 0.050 (1.270) 0.045 0.080 (2.032) DIA NOM PEDESTAL VIEW 4 SPACES AT 0.050 (1.270) 0.226 (5.740) NOM SQUARE 0.310-0.330 (7.874-8.382) (CONTACT DIMENSION) 0.013-0.018 (0.330-0.457) TYP 0.026 - 0.032 (0.660 - 0.813) TYP 0.020 (0.508) MIN  $\frac{0.005 - 0.015}{(0.127 - 0.381)}$ 0.032 - 0.040 (0.813 - 1.016) 0.104-0.118 0.165 - 0.180 (4.191 - 4.572) 0.350 (8.890) REF SQ PIN NO.1 0.385-0.395 (9.779-10.03) SQUARE V20A (REV J)



## STAR

## Appendix II—Physical Dimensions of Surface Mount Packages (Continued)



**^** 

VBAA (REV C)

National Semiconductor All dimensions are in inches (millimeters) 16 Lead Hermetic Dual-In-Line Package (D) **NS Package Number D16EQ**  $0.800\pm0.010$ (20.32±0.254) q 0.295±0.010 (7.493±0.254) PIN NO. 1  $\frac{0.135\pm0.020}{(3.429\pm0.508)}$  DIA IDENT U.U80 MAX TYP  $\frac{0.050 \pm 0.005}{(1.270 \pm 0.127)}$  TYP 0.005 (0.127) MIN TYP 0.010 (0.254) MAX 0.300 0.275 (6.985) MAX 0.005 MIN TYP (7.620) MAX ¥  $\frac{0.035 \pm 0.015}{(0.889 \pm 0.381)} \text{ TYP}$ ¥  $\frac{0.010 \pm 0.002}{(0.254 \pm 0.051)}$  TYP 0.185 (4.699) 0.300 + 0.020 - 0.010 MAX 0.018±0.003 TYP 0.150 +0.030 (0.457±0.076) (7.620 + 0.508)(3.810 + 0.762 - 0.508) $0.100 \pm 0.010$ түр (2.540 ± 0.254) D16EQ (REV A) 24 Lead Hermetic Sidebraze Dual-In-Line Package (D) **NS Package Number D24K** 1.195 (30.35) MAX 23 22 21 20 19 18 17 16 15 14 13 24 0.380 - 0.400 (9.652 - 10.16)PIN NO 1 ID ¥ 3 6 7 8 9 5 10 11 12 1 4 2 0.005 (0.127) MIN 0.480±0.006 0.060 (12.19±0.152) 0.020 - 0.060 (1.524) MAX 0.005 0.009-0.012 (0.127) (0.229 - 0.305) TYP 0.200 MIN 0.125-0.200  $100 \pm 0.005$ MAX 0.390-0.410 . (3.175-5.080) (2.54±0.127) TYP  $0.050 \pm 0.005$ (9.906 - 10.41)(1.270±0.127) 0.016-0.020 TYP

TYP

6

D24K (REV A)

Physical Dimensions









6-35









## 14 Lead (0.300" Wide) Molded Small Outline Package (M) NS Package Number M14B











## 20 Lead Molded Dual-In-Line Package (N) NS Package Number N20A











6-46

**Physical Dimensions** 



## National Semiconductor

## **Bookshelf of Technical Support Information**

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.

This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.

Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf.

We are interested in your comments on our technical literature and your suggestions for improvement.

Please send them to:

Technical Communications Dept. M/S 16-300 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090

## ALS/AS LOGIC DATABOOK-1987

Introduction to Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

## ASIC DESIGN MANUAL/GATE ARRAYS & STANDARD CELLS-1987

SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging

## CMOS LOGIC DATABOOK-1988

CMOS AC Switching Test Circuits and Timing Waveforms 

CMOS Application Notes

MM54HCT/MM74HCT

CD4XXX

MM54CXXX/MM74CXXX

Surface Mount

## DATA ACQUISITION LINEAR DEVICES-1989

Active Filters • Analog Switches/Multiplexers • Analog-to-Digital Converters • Digital-to-Analog Converters Sample and Hold • Temperature Sensors • Voltage Regulators • Surface Mount

## DATA COMMUNICATION/LAN/UART DATABOOK—1990

LAN IEEE 802.3 • High Speed Serial/IBM Data Communications • ISDN Components • UARTs Modems • Transmission Line Drivers/Receivers

## DISCRETE SEMICONDUCTOR PRODUCTS DATABOOK-1989

Selection Guide and Cross Reference Guides • Diodes • Bipolar NPN Transistors Bipolar PNP Transistors • JFET Transistors • Surface Mount Products • Pro-Electron Series Consumer Series • Power Components • Transistor Datasheets • Process Characteristics

## **DRAM MANAGEMENT HANDBOOK—1989**

Dynamic Memory Control • Error Detection and Correction • Microprocessor Applications for the DP8408A/09A/17/18/19/28/29 • Microprocessor Applications for the DP8420A/21A/22A Microprocessor Applications for the NS32CG821

## EMBEDDED SYSTEM PROCESSOR DATABOOK-1989

Embedded System Processor Overview 

Central Processing Units

Slave Processors

Peripherals

Development Systems and Software Tools

## F100K DATABOOK-1989

Family Overview • F100K Datasheets • 11C Datasheets • 10K and 100K Memory Datasheets Design Guide • Circuit Basics • Logic Design • Transmission Line Concepts • System Considerations Power Distribution and Thermal Considerations • Testing Techniques • Quality Assurance and Reliability

## FACT™ ADVANCED CMOS LOGIC DATABOOK—1989

Description and Family Characteristics • Ratings, Specifications and Waveforms Design Considerations • 54AC/74ACXXX • 54ACT/74ACTXXX

## FAST® ADVANCED SCHOTTKY TTL LOGIC DATABOOK—Rev. 1—1988

Circuit Characteristics • Ratings, Specifications and Waveforms • Design Considerations • 54F/74FXXX

#### FAST® APPLICATIONS HANDBOOK—REPRINT

**Reprint of 1987 Fairchild FAST Applications Handbook** 

Contains application information on the FAST family: Introduction • Multiplexers • Decoders • Encoders Operators • FIFOs • Counters • TTL Small Scale Integration • Line Driving and System Design FAST Characteristics and Testing • Packaging Characteristics • Index

## **GENERAL PURPOSE LINEAR DEVICES DATABOOK—1989**

Continuous Voltage Regulators • Switching Voltage Regulators • Operational Amplifiers • Buffers • Voltage Comparators Instrumentation Amplifiers • Surface Mount

#### **GRAPHICS HANDBOOK**—1989

Advanced Graphics Chipset • DP8500 Development Tools • Application Notes

#### **INTERFACE DATABOOK—1988**

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral Power Drivers • Display Drivers Memory Support • Microprocessor Support • Level Translators and Buffers • Frequency Synthesis • Hi-Rel Interface

## LINEAR APPLICATIONS HANDBOOK-1986

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.

Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

## LS/S/TTL DATABOOK—1989

Contains former Fairchild Products Introduction to Bipolar Logic • Low Power Schottky • Schottky • TTL • TTL—Low Power

#### MASS STORAGE HANDBOOK—1989

Rigid Disk Pulse Detectors • Rigid Disk Data Separators/Synchronizers and ENDECs Rigid Disk Data Controller • SCSI Bus Interface Circuits • Floppy Disk Controllers • Disk Drive Interface Circuits Rigid Disk Preamplifiers and Servo Control Circuits • Rigid Disk Microcontroller Circuits • Disk Interface Design Guide

## **MEMORY DATABOOK**—1990

PROMs, EPROMs, EEPROMs • TTL I/O SRAMs • ECL I/O SRAMs

#### **MICROCONTROLLER DATABOOK—1989**

COP400 Family • COP800 Family • COPS Applications • HPC Family • HPC Applications MICROWIRE and MICROWIRE/PLUS Peripherals • Microcontroller Development Tools

#### **MICROPROCESSOR DATABOOK—1989**

Series 32000 Overview • Central Processing Units • Slave Processors • Peripherals Development Systems and Software Tools • Application Notes • NSC800 Family

## **PROGRAMMABLE LOGIC DATABOOK & DESIGN MANUAL—1989**

Product Line Overview • Datasheets • Designing with PLDs • PLD Design Methodology • PLD Design Development Tools Fabrication of Programmable Logic • Application Examples

## **REAL TIME CLOCK HANDBOOK—1989**

Real Time Clocks and Timer Clock Peripherals 
 Application Notes

#### **RELIABILITY HANDBOOK—1986**

Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510 The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership Reliability Testing at National Semiconductor • The Total Military/Aerospace Standardization Program 883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

#### SPECIAL PURPOSE LINEAR DEVICES DATABOOK—1989

Audio Circuits • Radio Circuits • Video Circuits • Motion Control Circuits • Special Function Circuits Surface Mount

#### **TELECOMMUNICATIONS—1987**

Line Card Components • Integrated Services Digital Network Components • Modems Analog Telephone Components • Application Notes



National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: (408) 721-5000 TWX: (910) 339-9240

#### SALES OFFICES (Continued)

#### INTERNATIONAL OFFICES

Electronica NSC de Mexico SA Juventino Rosas No. 118-2 Col Guadalupe Inn Mexico, 01020 D.F. Mexico Tel: 52-5524-9402

#### National Semicondutores Do Brasil Ltda.

Av. Brig. Faria Lima, 1383 6.0 Andor-Conj. 62 01451 Sao Paulo, SP, Brasil Fel: (55/11) 212-5066 Fax: (55/11) 211-1181 NSBR BR

#### National Semiconductor GmbH

Industriestrasse 10 D-8080 Furstenfeldbruck West Germany Tel: (0-81-41) 103-0 Telex: 527-649 Fax: (081-41) 103554

#### National Semiconductor (UK) Ltd. The Maple, Kembrey Park Swindon, Wiltshire SN2 6UT United Kingdom Tel: (07-93) 61-41-41 Telex: 444-674 Fax: (07-93) 69-75-22

#### National Semiconductor Benelux

Vorstlaan 100 B-1170 Brussels Belgium Tel: (02) 6-61-06-80 Telex: 61007 Fax: (02) 6-60-23-95

National Semiconductor (UK) Ltd.

Ringager 4A, 3 DK-2605 Brondby Denmark Tel: (02) 43-32-11 Telex: 15-179 Fax: (02) 43-31-11 National Semiconductor S.A. Centre d'Affaires-La Boursidiere Bâtiment Champagne, B.P. 90 Route Nationale 186 F-92357 Le Plessis Robinson France Tel: (1) 40-94-88-88

Telex: 631065 Fax: (1) 40-94-88-11

#### National Semiconductor (UK) Ltd. Unit 2A

Clonskeagh Square Clonskeagh Road Dublin 14 Tel: (01) 69-55-89 Télex: 91047

#### Fax: (01) 69-55-89 National Semiconductor S.p.A. Strada 7, Palazzo R/3

I-20089 Rozzano Milanofiori Italy Tel: (02) 8242046/7/8/9 Twx: 352647

Fax: (02) 8254758 National Semiconductor S.p.A.

Via del Cararaggio, 107 00147 Rome Italy Tel: (06) 5-13-48-80

#### Fax: (06) 5-13-79-47

National Semiconductor (UK) Ltd. P.O. Box 29 N-1321 Stabekk

Tel: (2) 12-53-70 Fax: (2) 12-53-75

#### National Semiconductor AB P.O. Box 1009 Grosshandlarvaegen 7 S-121 23 Johanneshov Sweden

Tel: 46-8-7228050 Fax: 46-8-7229095 Telex: 10731 NSC S

#### National Semiconductor GmbH Calle Agustin de Foxa, 27 (9°D) 28036 Madrid

28036 Madrid Spain Tel: (01) 733-2958 Telex: 46133 Fax: (01) 733-8018

#### National Semiconductor

#### Switzerland Alte Winterthurerstrasse 53

Postfach 567 Ch-8304 Wallisellen-Zurich Switzerland Tel: (01) 830-2727 Telex: 828-444 Fax: (01) 830-1900

#### National Semiconductor

Kauppakartanonkatu 7 A22 SF-00930 Helsinki Finland Tel: (90) 33-80-33 Telex: 126116 Fax: (90) 33-81-30 National Semiconductor

#### Postbus 90

1380 AB Weesp The Netherlands Tel: (0-29-40) 3-04-48 Telex: 10-956 Fax: (0-29-40) 3-04-30

#### National Semiconductor Japan

Ltd. Sanseido Bldg. 5F 4-15 Nishi Shinjuku Shinjuku-ku Tokyo 160 Japan Tel: 3-299-7001 Fax: 3-299-7000

#### National Semiconductor Hong Kong Ltd.

Source 513, Shi Ficor, Chinachem Golden Plaza, 77 Mody Road, Tsimshatsui East, Kowloon, Hong Kong Tei: 3-7231290 Telex: 52996 NSSEA HX Fax: 3-3112536

#### National Semiconductor

(Australia) PTY, Ltd. 1st Floor, 441 St. Kilda Rd. Melbourne, 3004 Victory, Australia Tel: (03) 267-5000 Fax: 61-3-2677458

#### National Semiconductor (PTE), Ltd.

200 Cantonment Road 13-01 Southpoint Singapore 0208 Tel: 2252226 Telex: RS 33877

#### National Semiconductor (Far East) Ltd.

Taiwan Branch P.O. Box 68-332 Taipei

7th Floor, Nan Shan Life Bldg, 302 Min Chuan East Road, Taipei, Taiwan R.O.C. Tel: (86) 02-501-7227 Telex: 22837 NSTW Cable: NSTW TAIPEI

#### National Semiconductor (Far East)

Ltd. Korea Branch 13th Floor, Dai Han Life Insurance 63 Building. 60, Yoido-dong, Youngdeungpo-ku, Seoul, Korea 150-763 Tel: (02) 784-8051/3, 785-0696/8 Telex: 24942 NSPKLO Fax: (02) 784-8054

© 1990 National Semiconductor TL/2776P RRD-RRD65M119/Printed in U.S.A.