## Linear <br> Databook 3

- Audio Circuits
- Radio Circuits
- Video Circuits
- Motion Control
- Special Functions
- Surface Mount
Linear Databook 3
1988 Edition
General Information
Alphanumeric
Cross Reference Guide by Part Number
Package Cross Reference
Linear Databook 1 Selection Guides
Voltage Regulators
Operational Amplifiers
Buffers
Voltage Comparators
Instrumentation Amplifiers
Linear Databook 2 Selection Guides
Active Filters
Analog Switches/Multiplexers
Analog-to-Digital Converters
Digital-to-Analog Converters
Sample and Hold
Temperature Sensors
Voltage References
Audio Circuits
Radio Circuits
Video Circuits
Motion Control
Special Functions
Surface Mount
Appendices/Physical Dimensions


## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| Abuseable ${ }^{\text {TM }}$ | E-Z-LINKTM | Naked-8TM | ShelfصChek ${ }^{\text {TM }}$ |
| :---: | :---: | :---: | :---: |
| Anadig ${ }^{\text {TM }}$ | 5-Star Service ${ }^{\text {TM }}$ | National ${ }^{(1)}$ | SPIRETM |
| ANS-R-TRANTM | GENIXTM | NAX 800 ${ }^{\text {TM }}$ | STARTM |
| APPSTM | GNXTM | Nitride Plus ${ }^{\text {TM }}$ | Starlink ${ }^{\text {TM }}$ |
| Auto-Chem DeflasherTM | HEX 3000'м | Nitride Plus Oxide ${ }^{\text {TM }}$ | STARPLEXTM |
| BI-FETTM | НРСтм | NMLTM | STARPLEX IITM |
| BI-FET IITM | ICM ${ }^{\text {TM }}$ | NOBUSTM | SuperChip ${ }^{\text {TM }}$ |
| BI-LINETM | INFOCHEXTM | NSC800'm | SuperScript ${ }^{\text {TM }}$ |
| BIPLANTM | Integral ISETM | NSX-16Tм | SYS32TM |
| BLCTM | Intelisplay ${ }^{\text {TM }}$ | NS-XC-16TM | TapePakтм |
| BLXTM | ISETM | NURAMTM | TDSTM |
| Brite-LiteTM | ISE/06TM | OXISSTM | TeleGateTM |
| BTLTM | ISE/08TM | P²CMOSTM | The National Anthem ${ }^{\text {® }}$ |
| CheckTrackTM | ISE/16TM | Perfect Watch ${ }^{\text {TM }}$ M | Time $\sim$ Chek ${ }^{\text {TM }}$ |
| CIM ${ }^{\text {™ }}$ | ISE32TM | PharmanChek ${ }^{\text {TM }}$ | TINATM |
| CIMBUSTM | KeyScantm | PLANTM | TLCTM |
| Clock $\sim$ Chek ${ }^{\text {TM }}$ | LMCMOSTM | Polycraft ${ }^{\text {m }}$ | TrapezoidalTM |
| СОМВО'м | M²CMOSTM | POSitalkerTM | TRI-CODETM |
| COMBO ITM | Macrobus ${ }^{\text {TM }}$ | Power \& Controlim | TRI-POLYTM |
| COMBO IITM | Macrocomponent ${ }^{\text {TM }}$ | QUAD3000TM | TRI-SAFETM |
| COPSTM microcontrollers | Meat $\sim$ Chek ${ }^{\text {TM }}$ | QUIKLOOKTM | TRI-STATE ${ }^{\text {® }}$ |
| Datachecker® | Microbus ${ }^{\text {TM }}$ data bus | RATTM | TURBOTRANSCEIVERTM |
| DENSPAKTM | MICRO-DACTM | RTX16TM | VIPTM |
| DIBTM | $\mu$ talker ${ }^{\text {TM }}$ | SABRTM | VR32Tm |
| Digitalker® ${ }^{\text {® }}$ | MicrotalkerTM | Script Chek $^{\text {TM }}$ | XMOSTм |
| DISCERNTM | MICROWIRETM | SCXTM | XPUTM |
| DISTILLTM | MICROWIRE/PLUSTM | SERIES/800 ${ }^{\text {TM }}$ | Z STARTM |
| DNRTM | MOLETM | Series 3000tM | 883B/RETSTM |
| DPVMTM | MSTTM | Series 32000® | 883S/RETSTM |

ELSTARTM

Dolby ${ }^{\circledR}$ and the double-D® ${ }^{\circledR}$ symbol are registered trademarks of Dolby Laboratories Licensing Corporation

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 (408) 721-5000 TWX (910) 339-9240
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

## Linear Products Introduction

National Semiconductor Corporation first established itself as the Linear Leader in 1967 with the introduction of the FIRST MONOLITHIC VOLTAGE REGULATOR . . . LM100. In the 20 years since, many of our products were firsts in performance and function. Today, this catalog spans the traditional areas of Op Amps, Voltage Regulators, Voltage References and Temperature Sensors, to Data Acquisition, Communication, Automotive, and Power Plus Control. National Semiconductor intends to remain a leader in the traditional product areas while forging ahead into VLSI solutions for analog problems and analog systems.
You can rely on National LINEAR to develop the most comprehensive product offering for use in the commercial, computer, automotive, telecommunication, industrial or military business segments. More than 1,000 basic LINEAR products ( 5400 options) allow design engineers to find the optimum Linear IC solution from National Semiconductor.
The Linear product line is presented in 3 Databooks. All sections are referenced and cross-indexed to provide quick and easy access. The technical information and basic product specifications are presented in data sheet format, including maximum ratings, electrical characteristics, performance curves and package information.
Additional application information is available as specific application notes or completely compiled in the LINEAR APPLICATIONS HANDBOOK. A product cross reference to the specific application note has been provided. This handbook and the 3 -volume set of Linear Data Books represent a complete base of information to the National LINEAR product line.

National Semiconductor Corporation

## Product Status Definitions

## Definition of Terms

| Data Sheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advanced Information | Formative or <br> In Design | This data sheet contains the design specifications for product <br> development. Specifications may change in any manner without notice. |
| Preliminary | First <br> Production | This data sheet contains preliminary data and supplementary data will <br> be published at a later date. National Semiconductor Corporation <br> reserves the right to make changes at any time without notice in order <br> to improve design and supply the best possible product. |
| No Full <br> Noted  | This data sheet contains final specifications. National Semiconductor <br> Corporation reserves the right to make changes at any time without <br> notice in order to improve design and supply the best possible product. |  |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

## Table of Contents

Alphanumeric Index ..... 1
Cross Reference by Part Number ..... 13
Package Cross Reference ..... 19
Linear 1 Selection Guides ..... 23
Voltage Regulator Definition of Terms ..... 24
Voltage Regulator Selection Guide ..... 25
Operational Amplifiers Definition of Terms ..... 28
Operational Amplifiers Selection Guide ..... 29
Buffers Definition of Terms ..... 38
Buffers Selection Guide ..... 39
Voltage Comparator Definition of Terms ..... 40
Voltage Comparator Selection Guide ..... 41
Instrumentation Amplifiers Definition of Terms ..... 42
Instrumentation Amplifiers Selection Guide ..... 43
Linear 2 Selection Guides ..... 45
Active Filters Definition of Terms ..... 46
Active Filters Selection Guide ..... 47
Analog Switches/Multiplexers Definition of Terms ..... 48
Analog Switches/Multiplexers Selection Guide ..... 49
Analog-to-Digital Converters Definition of Terms ..... 50
Analog-to-Digital Converters Selection Guide ..... 51
Digital-to-Analog Converters Definition of Terms ..... 54
Digital-to-Analog Converters Selection Guide ..... 55
Sample and Hold Definition of Terms ..... 57
Sample and Hold Selection Guide ..... 58
Temperature Sensor Selection Guide ..... 59
Voltage Reference Selection Guide ..... 60
Section 1 Audio Circuits
Definition of Terms ..... 1-3
Selection Guide ..... 1-4
LM377 Dual 2-Watt Audio Amplifier ..... 1-8
LM378 Dual 4-Watt Audio Amplifier ..... 1-9
LM380 Audio Power Amplifier ..... 1-10
LM381 Low Noise Dual Preamplifier ..... 1-14
LM382 Low Noise Dual Preamplifier ..... 1-18
LM383 7-Watt Audio Power Amplifier ..... 1-21
LM384 5-Watt Audio Power Amplifier ..... 1-25
LM386 Low Voltage Audio Power Amplifier ..... 1-30
LM387 Low Noise Dual Preamplifier ..... 1-35
LM388 1.5-Watt Audio Power Amplifier ..... 1-39
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-45
LM390 1-Watt Battery Operated Audio Power Amplifier ..... 1-53
LM391 Audio Power Driver ..... 1-58

* LM831 Low Voltage Audio Power Amplifier ..... 1-69
LM832 Dynamic Noise Reduction System DNR ..... 1-81
LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-89
LM1037 Dual Four-Channel Analog Switch ..... 1-99
LM1038 Dual Four-Channel Analog Switch ..... 1-105
LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility ..... 1-110
LM1112A Dolby B-Type Noise Reduction Processor ..... 1-120


## Table of Contents ${ }_{\text {Coninineos) }}$

Section 1 Audio Circuits (Continued)
LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-126

* LM1141 Dolby B-C Type Noise Reduction Processor ..... 1-131
LM1818 Electronically Switched Audio Tape System ..... 1-136
LM1837 Low Noise Preamplifier for Autoreversing Tape Playback Systems ..... 1-149
LM1875 20-Watt Power Audio Amplifier ..... 1-161
LM1877 Dual Power Audio Amplifier ..... 1-167
LM1894 Dynamic Noise Reduction System DNR ..... 1-172
LM1895 Audio Power Amplifier ..... 1-180
LM1896 Dual Power Audio Amplifier ..... 1-186
LM1897 Low Noise Preamplifier for Tape Playback Systems ..... 1-194
LM2002 8-Watt Audio Power Amplifier ..... 1-202
LM2005 20-Watt Automotive Power Amplifier ..... 1-206
LM2877 Dual 4-Watt Power Audio Amplifier ..... 1-213
LM2878 Dual 5-Watt Power Audio Amplifier ..... 1-220
LM2879 Dual 8-Watt Audio Amplifier ..... 1-227
LMC835 Digital Controlled Graphic Equalizer ..... 1-234
* LMC1992/LMC1993 Computer Controlled Tone and Volume Circuits ..... 1-249
Section 2 Radio Circuits
Definition of Terms ..... 2-3
Selection Guide ..... 2-4
LM1800 Phase-Locked Loop FM Stereo Demodulator ..... 2-8
LM1863 AM Radio System for Electronically Tuned Radio ..... 2-11
LM1865/LM1965/*LM2065 Advanced FM IF System ..... 2-23
LM1866 Low Voltage AM/FM Receiver ..... 2-37
LM1868 AM/FM Radio System ..... 2-44
LM1870 Stereo Demodulator with Blend ..... 2-52
LM1871 RC Encoder/Transmitter ..... 2-58
LM1872 Radio Control Receiver/Decoder ..... 2-74
LM1884 TV Stereo Decoder ..... 2-93
LM3089 FM Receiver IF System ..... 2-96
LM3189 FM IF System ..... 2-102
LM3361 A Low Voltage/Power Narrow Band FM IF System ..... 2-109
LM3820 AM Radio System ..... 2-114
LM4500A High Fidelity FM Stereo Demodulator with Blend ..... 2-118
TBA120S IF Amplifier and Detector ..... 2-125
Section 3 Video Circuits
Definition of Terms ..... 3-3
Selection Guide ..... 3-5
* LM592 Differential Video Amplifier ..... 3-8
LM733/LM733C Differential Video Amplifier ..... 3-13
* LM1044 Analog Video Switch ..... 3-18
* LM1201 Video Amplifier System ..... 3-22
* LM1203 RGB Video Amplifier System ..... 3-23
LM1391 Phase-Locked Loop ..... 3-34
LM1823 Video IF Amplifier/PLL Detection System ..... 3-39
LM1880 No-Holds Vertical/Horizontal ..... 3-46
* LM1881 Video Sync Separator ..... 3-54
LM1886 TV Video Matrix D to A ..... 3-61
LM1889 TV Video Modulator ..... 3-68
LM2889 TV Video Modulator ..... 3-78


## Table of Contents ${ }_{\text {Coniniues) }}$

Section 4 Motion Control
Selection Guide ..... 4-3

* LM621 Brushless Motor Commutator TC ..... 4-4
* LM622 Pulse Width Modulator ..... 4-15
* LM628 Precision Motion Controller ..... 4-16
* LM18293 Four Channel Push-Pull Driver ..... 4-17
* LM18298 Dual Full-Bridge Driver ..... 4-23
Section 5 Special Functions
Selection Guide ..... 5-3
LM122/LM322/LM2905/LM3905 Precision Timer ..... 5-7
LM194/LM394 Super Match Pair ..... 5-19
LM195/LM295/LM395 Ultra Reliable Power Transistors ..... 5-27
LM555/LM555C Timer ..... 5-38
LM556/LM556C Dual Timer ..... 5-46
LM565/LM565C Phase Locked Loop ..... 5-50
LM566C Voltage Controlled Oscillator ..... 5-58
* LM567/LM567C Low Power Tone Decoder ..... 5-62
LM903 Fluid Level Detector ..... 5-68
* LM1042 Fluid Level Detector ..... 5-74
* LM1211 Broadband Demodulator System ..... 5-82
LM1596/LM1496 Balanced Modulator Demodulator ..... 5-92
* LM1801 Battery Operated Power Comparator ..... 5-97
LM1812 Ultrasonic Transceiver. ..... 5-105
LM1815 Adaptive Sense Amplifier ..... 5-113
LM1819 Air-Core Meter Driver ..... 5-117
LM1830 Fluid Detector ..... 5-125
LM1851 Ground Fault Interrupter ..... 5-131
* LM1893/LM2893 Biline Carrier Current Transceiver ..... 5-138
* LM1921 1 Amp Industrial Switch ..... 5-160
* LM1946 Over/Under Current Limit Diagnostic Circuits ..... 5-165
* LM1949 Injector Drive Controller ..... 5-176
LM1951 Solid State 1 Amp Switch ..... 5-184
LM1964 Sensor Interface Amplifier ..... 5-192
LM2907/LM2917 Frequency to Voltage Converter ..... 5-196
LM3045/LM3046/LM3086 Transistor Arrays ..... 5-210
LM3146 High Voltage Transistor Array ..... 5-215
LM3909 LED Flasher/Oscillator ..... 5-220
LM3914 Dot/Bar Display Driver ..... 5-227
LM3915 Dot/Bar Display Driver ..... 5-242
LM3916 Dot/Bar Display Driver ..... 5-260
* LMC555 CMOS Timer ..... 5-280
* LMC567 Low Power Tone Decoder ..... 5-283
* LMC568 Low Power Phase-Locked Loop ..... 5-287
Section 6 Surface Mount
Surface Mount ..... 6-3
Section 7 Appendices/Physical Dimensions
Appendix A General Product Marking and Code Explanation ..... 7-3
Appendix B Application Note Referenced by Part Number ..... 7-4
Appendix C Summary of Commercial Reliability Programs ..... 7-10
Appendix D Military Aerospace Programs from National Semiconductor ..... 7-11
Appendix E Understanding Integrated Circuit Package Power Capabilities ..... 7-18


## Table of Contents ${ }_{\text {(continuea) }}$

Section 7 Appendices/Physical Dimensions (Continued)
Appendix F How to Get the Right Information from a Datasheet ..... 7-23
Appendix G Obsolete Product Replacement Guide ..... 7-27
Appendix H Products Not Recommended for New Design ..... 7-28
Physical Dimensions ..... 7-29
Bookshelf
Distributors

## Alpha-Numeric Index

ADC0800 8-Bit A/D Converter ..... Linear 2
ADC0801 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... Linear 2
ADC0802 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... Linear 2
ADC0803 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... Linear 2
ADC0804 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... Linear 2
ADC0805 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters ..... Linear 2
ADC0808 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters with 8-Channel Multiplexer ..... Linear 2
ADC0809 8-Bit $\mu$ P Compatible A/D Converters with 8-Channel Multiplexer ..... Linear 2
ADC0811 8-Bit Serial I/O A/D Converter with 11-Channel Multiplexer ..... Linear 2
ADC0816 8-Bit $\mu$ P Compatible A/D Converters with 16-Channel Multiplexer ..... Linear 2
ADC0817 8-Bit $\mu$ P Compatible A/D Converters with 16-Channel Multiplexer ..... Linear 2
ADC0819 8-Bit Serial I/O A/D Converter with 19-Channel Multiplexer ..... Linear 2
ADC0820 8-Bit High Speed $\mu$ P Compatible A/D Converter with Track/Hold Function ..... Linear 2
ADC0829 $\mu$ P Compatible 8-Bit A/D with 11-Channel MUX/Digital Input ..... Linear 2
ADC0831 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... Linear 2
ADC0832 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... Linear 2
ADC0833 8-Bit Serial I/O A/D Converter with 4-Channel Multiplexer ..... Linear 2
ADC0834 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... Linear 2
ADC0838 8-Bit Serial I/O A/D Converters with Multiplexer Options ..... Linear 2
ADC0841 8-Bit $\mu$ P Compatible A/D Converter ..... Linear 2
ADC0844 8-Bit $\mu$ P Compatible A/D Converters with Multiplexer Options ..... Linear 2
ADC0848 8-Bit $\mu \mathrm{P}$ Compatible A/D Converters with Multiplexer Options ..... Linear 2
ADC0852 Multiplexed Comparator with 8-Bit Reference Divider ..... Linear 2
ADC0854 Multiplexed Comparator with 8-Bit Reference Divider ..... Linear 2
ADC1001 10-Bit $\mu$ P Compatible A/D Converters ..... Linear 2
ADC1005 10-Bit $\mu$ P Compatible A/D Converters ..... Linear 2
ADC1021 10-Bit $\mu$ P Compatible A/D Converters ..... Linear 2
ADC1025 10-Bit $\mu$ P Compatible A/D Converters ..... Linear 2
ADC1205 12-Bit Plus Sign $\mu$ P Compatible A/D Converters ..... Linear 2
ADC1210 12-Bit CMOS A/D Converters ..... Linear 2
ADC1211 12-Bit CMOS A/D Converters ..... Linear 2
ADC1225 12-Bit Plus Sign $\mu$ P Compatible A/D Converters ..... Linear 2
ADC3511 3½-Digit Microprocessor Compatible A/D Converter ..... Linear 2
ADC3711 3 $3 / 4$-Digit Microprocessor Compatible A/D Converter ..... Linear 2
ADD3501 3½-Digit DVM with Multiplexed 7-Segment Output ..... Linear 2
ADD3701 33/4-Digit DVM with Multiplexed 7-Segment Output ..... Linear 2
AF100 Universal Active Filter ..... Linear 2
AF150 Universal Wideband Active Filter ..... Linear 2
AF151 Dual Universal Active Filter ..... Linear 2
AH0014 Dual DPST-TTTL/DTLD Compatible MOS Analog Switch ..... Linear 2
AH0014C DPDT Dual DPST-TTTL/DTLD Compatible MOS Analog Switch ..... Linear 2
AH0015C Quad SPST Dual DPST-TTTL/DTLD Compatible MOS Analog Switch ..... Linear 2
AH0019 Dual DPST-TTTL/DTLD Compatible MOS Analog Switch ..... Linear 2
AH0019C Dual DPST-TTTL/DTLD Compatible MOS Analog Switch ..... Linear 2
AH5009 Monolithic Analog Current Switch ..... Linear 2
AH5010 Monolithic Analog Current Switch ..... Linear 2
AH5011 Monolithic Analog Current Switch ..... Linear 2
AH5012 Monolithic Analog Current Switch ..... Linear 2
AH5020C Monolithic Analog Current Switch ..... Linear 2
CD4016C Quad Bi-Lateral Switch ..... Linear 2
CD4051BC Single 8-Channel Analog Multiplexer/Demultiplexer ..... Linear 2

## Alpha-Numeric Index ${ }_{\text {(Contiuued }}$

CD4051BM Single 8-Channel Analog Multiplexer/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2

CD4052BC Dual 8-Channel Analog Multiplexer/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CD4052BM Dual 8-Channel Analog Multiplexer/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
CD4053BC Triple 8-Channel Analog Multiplexer/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CD4053BM Triple 8-Channel Analog Multiplexer/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
CD4066BC Quad Bi-Lateral Switch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
CD4066BM Quad Bi-Lateral Switch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
CD4529BC Dual 4-Channel or 8-Channel Analog Data Election . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC0800 8-Bit Digital-to-Analog Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC0801 8-Bit Digital-to-Analog Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC0802 8-Bit Digital-to-Analog Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC0806 8-Bit D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC0807 8-Bit D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC0808 8-Bit D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC0830 8-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC0831 8-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC0832 8-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1000 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1001 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1002 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1006 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1007 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1008 $\mu$ P Compatible, Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1020 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC1021 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1022 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 . 2
DAC1208 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1209 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1210 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1218 12-Bit Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1219 12-Bit Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC1220 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1221 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1222 12-Bit Binary Multiplying D/A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC1230 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1231 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1232 12-Bit $\mu$ P Compatible Double-Buffered D to A Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DAC1265 Hi-Speed 12-Bit D/A Converter with Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC1265A Hi-Speed 12-Bit D/A Converter with Reference. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1266 Hi-Speed 12-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DAC1266A Hi-Speed 12-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
DAC1655 16-Bit D/A Converter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DM2502 Successive Approximation Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DM2503 Successive Approximation Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
DM2504 Successive Approximation Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
HS7067 7 Amp, Multimode, High Efficiency Switching Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
HS7107 7 Amp, Multimode, High Efficiency Switching Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
HS9151 Micro-Switching Off-Line Power Converter 120/VAC/ + 5V . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1

LF147 Wide Bandwidth Quad JFET Input Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LF155 Low Supply Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1

## Alpha-Numeric Index ${ }_{\text {(continued) }}$

LF155 Series Monolothic JFET Input Operational Amplifiers ..... Linear 1
LF156 Series Monolothic JFET Input Operational Amplifiers ..... Linear 1
LF156 Wide Band ..... Linear 1
LF157 Series Monolothic JFET Input Operational Amplifiers ..... Linear 1
LF157 Wide Band Decompensated ( $\mathrm{AVMIN}=5$ ) ..... Linear 1
LF198 Monolithic Sample and Hold Circuits ..... Linear 2
LF198A Monolithic Sample and Hold Circuits ..... Linear 2
LF211 Voltage Comparators ..... Linear 1
LF255 Low Supply Current ..... Linear 1
LF256 Wide Band ..... Linear 1
LF257 Wide Band Decompensated (AVMIN = 5) ..... Linear 1
LF298 Monolithic Sample and Hold Circuits ..... Linear 2
LF311 Voltage Comparators ..... Linear 1
LF347 Wide Bandwidth Quad JFET Input Operational Amplifiers ..... Linear 1
LF347A Wide Bandwidth Quad JFET Input Operational Amplifiers ..... Linear 1
LF351 Wide Bandwidth JFET Input Operational Amplifier ..... Linear 1
LF353 Wide Bandwidth Dual JFET Input Operational Amplifier ..... Linear 1
LF355 Low Supply Current ..... Linear 1
LF356 Wide Band ..... Linear 1
LF357 Wide Band Decompensated (AVMIN = 5) ..... Linear 1
LF398A Monolithic Sample and Hold Circuits ..... Linear 2
LF400C Fast Settling JFET Input Operational Amplifier ..... Linear 1
LF401 Precision Fast Settling JFET Input Operational Amplifier ..... Linear 1
LF411 Low Offset, Low Drift JFET Input Operational Amplifier ..... Linear 1
LF412 Low Offset, Low Drift Dual JFET Operational Amplifier ..... Linear 1
LF441 Low Power JFET Input Operational Amplifier ..... Linear 1
LF442 Dual Low Power JFET Input Operational Amplifier ..... Linear 1
LF444 Quad Low Power JFET Input Operational Amplifier ..... Linear 1
LF455 Series Monolithic JFET Operational Amplifier ..... Linear 1
LF456 Series Monolithic JFET Operational Amplifier ..... Linear 1
LF457 Series Monolithic JFET Operational Amplifier ..... Linear 1
LF1333 Quad SPST JFET Analog Switches ..... Linear 2
LF11201 Quad SPST JFET Analog Switches ..... Linear 2
LF11202 Quad SPST JFET Analog Switches ..... Linear 2
LF11331 Quad SPST JFET Analog Switches ..... Linear 2
LF11332 Quad SPST JFET Analog Switches ..... Linear 2
LF13006 Digital Gain Set ..... Linear 2
LF13007 Digital Gain Set ..... Linear 2
LF13201 Quad SPST JFET Analog Switches ..... Linear 2
LF13202 Quad SPST JFET Analog Switches ..... Linear 2
LF13331 Quad SPST JFET Analog Switches ..... Linear 2
LF13333 Quad SPST JFET Analog Switches ..... Linear 2
LF13508 8-Channel Analog Multiplexer ..... Linear 2
LF13509 4-Channel Analog Multiplexer ..... Linear 2
LF13741 Monolithic JFET Input Operational Amplifier ..... Linear 1
LH0002 Current Amplifier ..... Linear 1
LH0003 Wide Bandwidth Operational Amplifier ..... Linear 1
LH0004 High Voltage Operational Amplifier ..... Linear 1
LH0020 High Gain Operational Amplifier ..... Linear 1
LH0021 1.0 Amp Power Operational Amplifier ..... Linear 1
LH0022 High Performance FET Op Amp ..... Linear 1

## Alpha-Numeric Index ${ }_{\text {(Contiuued) }}$

LH0023 Sample and Hold Circuits ..... Linear 2
LH0023C Sample and Hold Circuits ..... Linear 2
LH0024 High Slew Rate Operational Amplifier ..... Linear 1
LH0032 Ultra Fast FET-Input Operational Amplifier ..... Linear 1
LH0033 Fast Buffer Amplifiers ..... Linear 1
LH0036 Instrumentation Amplifier ..... Linear 1
LH0038 True Instrumentation Amplifier ..... Linear 1
LH0041 0.2 Amp Power Operational Amplifier ..... Linear 1
LH0042 Low Cost FET Op Amp ..... Linear 1
LH0043 Sample and Hold Circuits ..... Linear 2
LH0043C Sample and Hold Circuits ..... Linear 2
LH0044 Series Precision Low Noise Operational Amplifiers ..... Linear 1
LH0045 Two Wire Transmitter ..... Linear 1
LH0052 Precision FET Op Amp ..... Linear 1
LH0053 High Speed Sample and Hold Amplifier ..... Linear 2
LH0053C High Speed Sample and Hold Amplifier ..... Linear 2
LH0061 0.5 Amp Wide Band Operational Amplifier ..... Linear 1
LH0062 High Speed FET Operational Amplifier ..... Linear 1
LH0070 Series BCD Buffered Reference ..... Linear 2
LH0071 Series Precision Buffered Reference ..... Linear 2
LH0075 Positive Precision Programmable Regulator ..... Linear 1
LH0076 Negative Precision Programmable Regulator ..... Linear 1
LH0082 Optical Communication Receiver/Amplifier ..... Linear 1
LH0084 Digitally-Programmable-Gain Instrumentation Amplifier ..... Linear 1
LH0086 Digitally-Programmable-Gain Amplifier ..... Linear 1
LH0091 True RMS to DC Converter ..... Linear 2
LH0094 Multifunction Converter ..... Linear 2
LH0101 Power Operational Amplifier ..... Linear 1
LH4001 Wideband Current Buffer ..... Linear 1
LH4002 Wideband Video Buffer ..... Linear 1
LH4003 Precision RF Closed Loop Buffer ..... Linear 1
LH4004 Wideband FET Input Buffer/Amplifier ..... Linear 1
LH4006 Precision RF Closed Loop Buffer ..... Linear 1
LH4101 Wideband High Current Operational Amplifier ..... Linear 1
LH4101C Wideband High Current Operational Amplifier ..... Linear 1
LH4104 Fast Settling High Current Operational Amplifier ..... Linear 1
LH4105 Precision Fast Settling High Current Operational Amplifier ..... Linear 1
LM10 Op Amp and Voltage Reference ..... Linear 1
LM11 Operational Amplifiers ..... Linear 1
LM12(L) 150W Operational Amplifier ..... Linear 1
LM34 Precision Fahrenheit Temperature Sensors ..... Linear 2
LM34A Precision Fahrenheit Temperature Sensors ..... Linear 2
LM34C Precision Fahrenheit Temperature Sensors ..... Linear 2
LM34CA Precision Fahrenheit Temperature Sensors ..... Linear 2
LM34D Precision Fahrenheit Temperature Sensors ..... Linear 2
LM35 Precision Fahrenheit Temperature Sensors ..... Linear 2
LM35A Precision Fahrenheit Temperature Sensors ..... Linear 2
LM35C Precision Fahrenheit Temperature Sensors ..... Linear 2
LM35CA Precision Fahrenheit Temperature Sensors ..... Linear 2
LM35D Precision Fahrenheit Temperature Sensors ..... Linear 2
LM78LXX Series 3-Terminal Positive Regulator ..... Linear 1

## Alpha-Numeric Index ${ }_{\text {(Conitivead }}$

LM78XX Series Voltage Regulator ..... Linear 1
LM79LXXAC Series 3-Terminal Negative Regulator ..... Linear 1
LM79XX Series 3-Terminal Negative Regulator ..... Linear 1
LM101A Operational Amplifiers ..... Linear 1
LM102 Voltage Follower ..... Linear 1
LM103 Reference Diode ..... Linear 2
LM104 Negative Regulator ..... Linear 1
LM105 Voltage Regulator ..... Linear 1
LM106 Voltage Comparator ..... Linear 1
LM107 Operational Amplifiers ..... Linear 1
LM108 Operational Amplifiers ..... Linear 1
LM108A Operational Amplifiers ..... Linear 1
LM109 5-Volt Regulator ..... Linear 1
LM110 Voltage Follower ..... Linear 1
LM111 Voltage Comparator ..... Linear 1
LM112 Operational Amplifiers ..... Linear 1
LM113 Precision Reference ..... Linear 2
LM117 3-Terminal Adjustable Regulator ..... Linear 1
LM117HV 3-Terminal Adjustable Regulator ..... Linear 1
LM118 Operational Amplifiers ..... Linear 1
LM119 High Speed Dual Comparator ..... Linear 1
LM120 Series 3-Terminal Negative Regulator ..... Linear 1
LM122 Precision Timer ..... 5-7
LM123 3 Amp, 5-Volt Positive Regulator ..... Linear 1
LM124 Low Power Quad Operational Amplifiers ..... Linear 1
LM125 Voltage Regulators ..... Linear 1
LM126 Voltage Regulators ..... Linear 1
LM129 Precision Reference ..... Linear 2
LM131 Precision Voltage-to-Frequency Converters ..... Linear 2
LM131A Precision Voltage-to-Frequency Converters ..... Linear 2
LM133 3-Amp Negative Adjustable Voltage Regulator ..... Linear 1
LM134 3-Terminal Adjustable Current Sources ..... Linear 2
LM135 Precision Temperature Sensors ..... Linear 2
LM135A Precision Temperature Sensors ..... Linear 2
LM136-2.5V Reference Diode ..... Linear 2
LM136-5.0V Reference Diode ..... Linear 2
LM137 3-Terminal Negative Adjustable Regulator ..... Linear 1
LM137HV 3-Terminal Negative Adjustable Regulators (High Voltage) ..... Linear 1
LM138 5 Amp Adjustable Power Regulator ..... Linear 1
LM139 Low Power Low Offset Voltage Quad Comparators ..... Linear 1
LM140 Series 3-Terminal Positive Regulators ..... Linear 1
LM140L Series 3-Terminal Positive Regulators ..... Linear 1
LM143 High Voltage Operational Amplifier ..... Linear 1
LM144 High Voltage, High Slew Rate Operational Amplifiers ..... Linear 1
LM145 Negative 3 Amp Regulator ..... Linear 1
LM146 Programmable Quad Operational Amplifiers ..... Linear 1
LM148 Quad 741 Op Amps ..... Linear 1
LM149 Wide Band Decompensated (AV(MIN) = 5) ..... Linear 1
LM150 3 Amp Adjustable Power Regulator ..... Linear 1
LM158 Low Power Dual Operational Amplifiers ..... Linear 1
LM160 High Speed Differential Comparator ..... Linear 1

## Alpha-Numeric Index ${ }_{\text {(continued) }}$

LM161 High Speed Differential Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM168 Precision Voltage Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM169 Precision Voltage Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM185 Adjustable Micropower Voltage References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM185-1.2 Micropower Voltage Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM185-2.5 Micropower Voltage Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
LM192 Low Power Operational Amplifier/Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM193 Low Power Low Offset Voltage Dual Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM194 Super Match Pair . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-19
LM195 Ultra Reliable Power Transistors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-27
LM196 10 Amp Adjustable Voltage Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM199 Precision Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM201A Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM204 Negative Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM205 Voltage Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1

LM207 Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM208 Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM208A Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM210 Voltage Follower . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM211 Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM212 Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM218 Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM219 High Speed Dual Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM221 Precision Preamplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM224 Low Power Quad Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM231 Precision Voltage-to-Frequency Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
LM231A Precision Voltage-to-Frequency Converters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
LM234 3-Terminal Adjustable Current Sources . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
LM235 Precision Temperature Sensors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM235A Precision Temperature Sensors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM236-2.5V Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM236-5.0V Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM239 Low Power Low Offset Voltage Quad Comparators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM246 Programmable Quad Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM248 Quad 741 Op Amps . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM249 Wide Band Decompensated (AV(MIN) = 5) .....................................................
LM258 Low Power Dual Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . inear 1
LM260 High Speed Differential Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 . 1
LM261 High Speed Differential Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM268 Precision Voltage Reference. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM285 Adjustable Micropower Voltage References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
LM285-1.2 Micropower Voltage Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
LM285-2.5 Micropower Voltage Reference Diode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 2
LM292 Low Power Operational Amplifier/Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1
LM293 Low Power Low Offset Voltage Dual Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM295 Ultra Reliable Power Transistors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-27
LM299 Precision Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 .
LM301A Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM302 Voltage Follower . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
LM304 Negative Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Linear 1

## Alpha-Numeric Index ${ }_{\text {(Continued) }}$

LM305 Voltage Regulator ..... Linear 1
LM305A Voltage Regulator ..... Linear 1
LM306 Voltage Comparator ..... Linear 1
LM307 Operational Amplifiers ..... Linear 1
LM308 Operational Amplifiers ..... Linear 1
LM308A Operational Amplifiers ..... Linear 1
LM309 5-Volt Regulator ..... Linear 1
LM310 Voltage Follower ..... Linear 1
LM311 Voltage Comparator ..... Linear 1
LM312 Operational Amplifiers ..... Linear 1
LM313 Precision Reference ..... Linear 2
LM317 3-Terminal Adjustable Regulator ..... Linear 1
LM317HV 3-Terminal Adjustable Regulator ..... Linear 1
LM317L 3-Terminal Adjustable Regulator ..... Linear 1
LM318 Operational Amplifiers ..... Linear 1
LM319 High Speed Dual Comparator ..... Linear 1
LM320 Series 3-Terminal Negative Regulator ..... Linear 1
LM320L 3-Terminal Negative Regulator ..... Linear 1
LM321 Precision Preamplifiers ..... Linear 1
LM322 Precision Timer ..... 5-7
LM324 Low Power Quad Operational Amplifiers ..... Linear 1
LM325 Voltage Regulators ..... Linear 1
LM326 Voltage Regulators ..... Linear 1
LM329 Precision Reference ..... Linear 2
LM330 3-Terminal Positive Regulator ..... Linear 1
LM331 Precision Voltage-to-Frequency Converters ..... Linear 2
LM331A Precision Voltage-to-Frequency Converters ..... Linear 2
LM333 3-Amp Negative Adjustable Voltage Regulator ..... Linear 1
LM334 3-Terminal Adjustable Current Sources ..... Linear 2
LM335 Precision Temperature Sensors ..... Linear 2
LM335A Precision Temperature Sensors ..... Linear 2
LM336-2.5V Reference Diode ..... Linear 2
LM336-5.0V Reference Diode ..... Linear 2
LM337 3-Terminal Negative Adjustable Regulator ..... Linear 1
LM337HV 3-Terminal Negative Adjustable Regulators (High Voltage) ..... Linear 1
LM337L 3-Terminal Adjustable Regulator ..... Linear 1
LM338 5 Amp Adjustable Power Regulator ..... Linear 1
LM339 Low Power Low Offset Voltage Quad Comparators ..... Linear 1
LM340 Series 3-Terminal Positive Regulators ..... Linear 1
LM340L Series 3-Terminal Positive Regulators ..... Linear 1
LM343 High Voltage Operational Amplifier ..... Linear 1
LM344 High Voltage, High Slew Rate Operational Amplifiers ..... Linear 1
LM345 Negative 3 Amp Regulator ..... Linear 1
LM346 Programmable Quad Operational Amplifiers ..... Linear 1
LM348 Quad 741 Op Amps ..... Linear 1
LM349 Wide Band Decompensated (AV(MIN) = 5) ..... Linear 1
LM350 3 Amp Adjustable Power Regulator ..... Linear 1
LM358 Low Power Dual Operational Amplifiers ..... Linear 1
LM359 Dual, High Speed, Programmable Current Mode (Norton) Amplifier ..... Linear 1
LM360 High Speed Differential Comparator ..... Linear 1
LM361 High Speed Differential Comparator ..... Linear 1

## Alpha-Numeric Index ${ }_{\text {(Conitiuese) }}$

LM363 Precision Instrumentation Amplifier ..... Linear 1
LM368 Precision Voltage Reference ..... Linear 2
LM368-2.5 Precision Voltage Reference ..... Linear 2
LM369 Precision Voltage Reference ..... Linear 2
LM376 Voltage Regulator ..... Linear 1
LM377 Dual 2-Watt Audio Amplifier ..... 1-8
LM378 Dual 4-Watt Audio Amplifier ..... 1-9
LM380 Audio Power Amplifier ..... 1-10
LM381 Low Noise Dual Preamplifier ..... 1-14
LM382 Low Noise Dual Preamplifier ..... 1-18
LM383 7-Watt Audio Power Amplifier ..... 1-21
LM384 5-Watt Audio Power Amplifier ..... 1-25
LM385 Adjustable Micropower Voltage References ..... Linear 2
LM385-1.2 Micropower Voltage Reference Diode ..... Linear 2
LM385-2.5 Micropower Voltage Reference Diode ..... Linear 2
LM386 Low Voltage Audio Power Amplifier ..... 1-30
LM387 Low Noise Dual Preamplifier ..... 1-35
LM388 1.5-Watt Audio Power Amplifier ..... 1-39
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-45
LM390 1-Watt Battery Operated Audio Power Amplifier ..... 1-53
LM391 Audio Power Driver ..... 1-58
LM392 Low Power Operational Amplifier/Voltage Comparator ..... Linear 1
LM393 Low Power Low Offset Voltage Dual Comparator ..... Linear 1
LM394 Super Match Pair ..... 5-19
LM395 Ultra Reliable Power Transistors ..... 5-27
LM396 10 Amp Adjustable Voltage Regulator ..... Linear 1
LM399 Precision Reference ..... Linear 2
LM555 Timer ..... 5-38
LM555C Timer ..... 5-38
LM556 Dual Timer ..... 5-46
LM556C Dual Timer ..... 5-46
LM565 Phase Locked Loop ..... 5-50
LM565C Phase Locked Loop ..... 5-50
LM566C Voltage Controlled Oscillator ..... 5-58
LM567 Low Power Tone Decoder ..... 5-62
LM567C Low Power Tone Decoder ..... 5-62
LM581 Voltage Reference Precision 10-Volt ..... Linear 2
LM592 Differential Video Amplifier ..... 3-8
LM604 4 Channel MUX-Amp ..... Linear 1
LM607 Precision Operational Amplifier Linear 1
LM611 Adjustable Micropower Floating Voltage Reference and Single-Supply Operational Amplifier ..... Linear 1
LM614 Adjustable Micropower Floating Voltage Reference and Four Single-Supply Operational Amplifiers ..... Linear 1
LM621 Brushless Motor Commutator TC ..... 4-4
LM622 Pulse Width Modulator ..... 4-15
LM628 Precision Motion Controller ..... 4-16
LM675 Power Operational Amplifier ..... Linear 1
LM723 Voltage Regulator ..... Linear 1
LM733 Differential Video Amplifier ..... 3-13
LM733C Differential Video Amplifier ..... 3-13

## Alpha-Numeric Index ${ }_{\text {(Coninued) }}$

LM741 Operational Amplifier ..... Linear 1
LM831 Low Voltage Audio Power Amplifier ..... 1-69
LM832 Dynamic Noise Reduction System DNR ..... 1-81
LM833 Dual Audio Operational Amplifier ..... Linear 1
LM837 Low Noise Quad Operational Amplifier ..... Linear 1
LM903 Fluid Level Detector ..... 5-68
LM1035 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-89
LM1036 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-89
LM1037 Dual Four-Channel Analog Switch ..... 1-99
LM1038 Dual Four-Channel Analog Switch ..... 1-105
LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility ..... 1-110
LM1042 Fluid Level Detector ..... 5-74
LM1044 Analog Video Switch ..... 3-18
LM1112A Dolby B-Type Noise Reduction Processor ..... 1-120
LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-126
LM1141 Dolby B-C Type Noise Reduction Processor ..... 1-131
LM1201 Video Amplifier System ..... 3-22
LM1203 RGB Video Amplifier System ..... 3-23
LM1211 Broadband Demodulator System ..... 5-82
LM1391 Phase-Locked Loop ..... 3-34
LM1458 Dual Operational Amplifier ..... Linear 1
LM1496 Balanced Modulator Demodulator ..... 5-92
LM1558 Dual Operational Amplifier ..... Linear 1
LM1578 Switching Regulator ..... Linear 1
LM1596 Balanced Modulator Demodulator ..... 5-92
LM1800 Phase-Locked Loop FM Stereo Demodulator ..... 2-8
LM1801 Battery Operated Power Comparator ..... 5-97
LM1812 Ultrasonic Transceiver ..... 5-105
LM1815 Adaptive Sense Amplifier ..... 5-113
LM1818 Electronically Switched Audio Tape System ..... 1-136
LM1819 Air-Core Meter Driver ..... 5-117
LM1823 Video IF Amplifier/PLL Detection System ..... 3-39
LM1830 Fluid Detector ..... 5-125
LM1837 Low Noise Preamplifier for Autoreversing Tape Playback Systems ..... 1-149
LM1851 Ground Fault Interrupter ..... 5-131
LM1863 AM Radio System for Electronically Tuned Radio ..... 2-11
LM1865 Advanced FM IF System ..... 2-23
LM1866 Low Voltage AM/FM Receiver ..... 2-37
LM1868 AM/FM Radio System ..... 2-44
LM1870 Stereo Demodulator with Blend ..... 2-52
LM1871 RC Encoder/Transmitter ..... 2-58
LM1872 Radio Control Receiver/Decoder ..... 2-74
LM1875 20-Watt Power Audio Amplifier ..... 1-161
LM1877 Dual Power Audio Amplifier ..... 1-167
LM1880 No-Holds Vertical/Horizontal ..... 3-46
LM1881 Video Sync Separator ..... 3-54
LM1884 TV Stereo Decoder ..... 2-93
LM1886 TV Video Matrix D to A ..... 3-61
LM1889 TV Video Modulator ..... 3-68
LM1893 Biline Carrier Current Transceiver ..... 5-138
LM1894 Dynamic Noise Reduction System DNR ..... 1-172
Alpha-Numeric Index ${ }_{\text {(Continued) }}$
LM1895 Audio Power Amplifier ..... 1-180
LM1896 Dual Power Audio Amplifier ..... 1-186
LM1897 Low Noise Preamplifier for Tape Playback Systems ..... 1-194
LM1921 1 Amp Industrial Switch ..... 5-160
LM1946 Over/Under Current Limit Diagnostic Circuits ..... 5-165
LM1949 Injector Drive Controller ..... 5-176
LM1951 Solid State 1 Amp Switch ..... 5-184
LM1964 Sensor Interface Amplifier ..... 5-192
LM1965 Advanced FM IF System ..... 2-23
LM2002 8-Watt Audio Power Amplifier ..... 1-202
LM2005 20-Watt Automotive Power Amplifier ..... 1-206
LM2065 Advanced FM IF System ..... 2-23
LM2578 Switching Regulator ..... Linear 1
LM2877 Dual 4-Watt Power Audio Amplifier ..... 1-213
LM2878 Dual 5-Watt Power Audio Amplifier ..... 1-220
LM2879 Dual 8-Watt Audio Amplifier ..... 1-227
LM2889 TV Video Modulator ..... 3-78
LM2893 Biline Carrier Current Transceiver ..... 5-138
LM2900 Quad Amplifiers ..... Linear 1
LM2901 Low Power Low Offset Voltage Quad Comparators ..... Linear 1
LM2902 Low Power Quad Operational Amplifiers ..... Linear 1
LM2903 Low Power Low Offset Voltage Dual Comparator ..... Linear 1
LM2904 Low Power Dual Operational Amplifiers ..... Linear 1
LM2905 Precision Timer ..... 5-7
LM2907 Frequency to Voltage Converter ..... 5-196
LM2917 Frequency to Voltage Converter ..... 5-196
LM2924 Low Power Operational Amplifier/Voltage Comparator ..... Linear 1
LM2925 Low Drop-Out Regulator with Delayed Reset ..... Linear 1
LM2930 3-Terminal Positive Regulator ..... Linear 1
LM2931 Series Low Drop-Out Regulator ..... Linear 1
LM2935 Low Drop-Out Dual Regulator ..... Linear 1
LM2940C 1A Low Drop-Out Regulator ..... Linear 1
LM2984C Microprocessor Power Supply System ..... Linear 1
LM3045 Transistor Arrays ..... 5-210
LM3046 Transistor Arrays ..... 5-210
LM3080 Operational Transconductance Amplifier ..... Linear 1
LM3080A Operational Transconductance Amplifier ..... Linear 1
LM3086 Transistor Arrays ..... 5-210
LM3089 FM Receiver IF System ..... 2-96
LM3146 High Voltage Transistor Array ..... 5-215
LM3189 FM IF System ..... 2-102
LM3301 Quad Amplifiers ..... Linear 1
LM3302 Low Power Low Offset Voltage Quad Comparators ..... Linear 1
LM3361 A Low Voltage/Power Narrow Band FM IF System ..... 2-109
LM3401 Quad Amplifiers ..... Linear 1
LM3578 Switching Regulator ..... Linear 1
LM3820 AM Radio System ..... 2-114
LM3900 Quad Amplifiers ..... Linear 1
LM3905 Precision Timer ..... 5-7
LM3909 LED Flasher/Oscillator ..... 5-220
LM3911 Temperature Controller ..... Linear 2

# Alpha-Numeric Index ${ }_{\text {(Conitiveded }}$ 

LM3914 Dot/Bar Display Driver ..... 5-227
LM3915 Dot/Bar Display Driver ..... 5-242
LM3916 Dot/Bar Display Driver ..... 5-260
LM3999 Precision Reference ..... Linear 2
LM4250 Programmable Operational Amplifiers ..... Linear 1
LM4500A High Fidelity FM Stereo Demodulator with Blend ..... 2-118
LM6113 High Speed Operational Amplifiers Plus Power Buffer ..... Linear 1
LM6121 High Speed Buffer ..... Linear 1
LM6125 High Speed Buffer ..... Linear 1
LM6161 High Speed Operational Amplifiers ..... Linear 1
LM6161/LM6261/LM6361 High Speed Operational Amplifiers ..... Linear 1
LM6164 High Speed Operational Amplifiers ..... Linear 1
LM6164/LM6264/LM6364 High Speed Operational Amplifiers ..... Linear 1
LM6165 High Speed Operational Amplifiers ..... Linear 1
LM6165/LM6265/LM6365 High Speed Operational Amplifiers ..... Linear 1
LM6214 High Speed Operational Amplifiers Plus Power Buffer ..... Linear 1
LM6221 High Speed Buffer ..... Linear 1
LM6225 High Speed Buffer ..... Linear 1
LM6261 High Speed Operational Amplifiers ..... Linear 1
LM6264 High Speed Operational Amplifiers ..... Linear 1
LM6265 High Speed Operational Amplifiers ..... Linear 1
LM6314 High Speed Operational Amplifiers Plus Power Buffer ..... Linear 1
LM6321 High Speed Buffer ..... Linear 1
LM6325 High Speed Buffer ..... Linear 1
LM6361 High Speed Operational Amplifiers ..... Linear 1
LM6364 High Speed Operational Amplifiers ..... Linear 1
LM6365 High Speed Operational Amplifiers ..... Linear 1
LM13080 Programmable Power Operational Amplifiers ..... Linear 1
LM13600 Dual Operational Transconductance Amplifiers with Linearizing Diodes and Buffers ..... Linear 1
LM13700 Dual Operational Transconductance Amplifier with Linearizing Diodes and Buffers ..... Linear 1
LM18272 Dual Power Operational Amplifier ..... Linear 1
LM18293 Four Channel Push Pull Driver ..... 4-17
LM18298 Dual Full-Bridge Driver ..... 4-23
LMC555 CMOS Timer ..... 5-280
LMC567 Low Power Tone Decoder ..... 5-283
LMC568 Low Power Phase-Locked Loop ..... 5-287
LMC660 CMOS Quad Operational Amplifier ..... Linear 1
LMC668 Chopper Stabilized Operational Amplifier ..... Linear 1
LMC669 Auto Zero ..... Linear 1
LMC835 Digital Controlled Graphic Equalizer ..... 1-234
LMC1992 Computer Controlled Tone and Volume Circuits ..... 1-249
LMC1993 Computer Controlled Tone and Volume Circuits ..... 1-249
LMC7660 Switched Capacitor Voltage Converter ..... Linear 1
LMC7669 Switched Capacitor Voltage Converter ..... Linear 1
LMF60 6th Order LMCMOSTM Switched Capacitor Butterworth Lowpass Filter ..... Linear 2
LMF90 4th-Order LMCMOSTM Programmable Elliptic Notch Filter ..... Linear 2
LMF100 Universal Monolithic Dual Switched Capacitor Filter ..... Linear 2
LMF120 Mask Programmable Switched Capacitor Filter ..... Linear 2
LP124 Micropower Quad Operational Amplifier ..... Linear 1
LP165 Micropower Programmable Quad Comparator ..... Linear 1
LP311 Voltage Comparator ..... Linear 1
Alpha-Numeric Index ${ }_{\text {(Conitinued) }}$
LP324 Micropower Quad Operational Amplifier ..... Linear 1
LP339 Ultra-Low Power Quad Comparator ..... Linear 1
LP365 Micropower Programmable Quad Comparator ..... Linear 1
LP2902 Micropower Quad Operational Amplifier ..... Linear 1
LP2950 5V Adjustable Micropower Voltage Regulator ..... Linear 1
LP2951 Adjustable Micropower Voltage Regulator ..... Linear 1
MF4 4th Order Switched Capacitor Butterworth Lowpass Filter ..... Linear 2
MF5 Universal Monolithic Switched Capacitor Filter ..... Linear 2
MF6 6th Order Switched Capacitor Butterworth Lowpass Filter ..... Linear 2
MF8 4th Order Switched Capacitor Bandpass Filter ..... Linear 2
MF10 Universal Monolithic Dual Switched Capacitor Filter ..... Linear 2
MM54HC4016 Quad Analog Switch ..... Linear 2
MM54HC4051 8-Channel Analog Multiplexer ..... Linear 2
MM54HC4052 Dual 4-Channel Analog Multiplexer ..... Linear 2
MM54HC4053 Triple 2-Channel Analog Multiplexer ..... Linear 2
MM54HC4066 Quad Analog Switch ..... Linear 2
MM54HC4316 Quad Analog Switch with Level Translator ..... Linear 2
MM74C905 12-Bit Successive Approximation Register ..... Linear 2
MM74HC4016 Quad Analog Switch ..... Linear 2
MM74HC4051 8-Channel Analog Multiplexer ..... Linear 2
MM74HC4052 Dual 4-Channel Analog Multiplexer ..... Linear 2
MM74HC4053 Triple 2-Channel Analog Multiplexer ..... Linear 2
MM74HC4066 Quad Analog Switch ..... Linear 2
MM74HC4316 Quad Analog Switch with Level Translator ..... Linear 2
TBA120S IF Amplifier and Detector ..... 2-125
TL081CP Wide Bandwidth JFET Input Operational Amplifier ..... Linear 1
TL082CP Wide Bandwidth Dual JFET Input Operational Amplifier ..... Linear 1

National
Semiconductor Corporation

A complete interchangeability list of Linear IC's offered by most Integrated Circuit Manufacturers are listed in this section and reference the nearest National Semiconductor Corp. direct replacement or recommended replacement with either an improved or functional replacement. The following notations are appended to assist you in finding the best option.
No reference note $\ldots \ldots$. "DIRECT REPLACEMENT"
Note (1) $\ldots \ldots \ldots \ldots \ldots$
"IMPROVED REPLACEMENT" Pin-
for-Pin replacement with "SUPERI-
OR" Electrical Specifications.

| ANALOG |  |  | AD624 | LH0038 | (2) | AD7571 | ADC1025 | (2) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DEVICES | NATIONAL |  | AD650 | LM331 | (2) | AD7575 | ADC0820 | (2) |
| ADOP07 | LM607 | (1) | AD651 | LM331 | (2) | AD7576 | ADC0820 | (2) |
| ADDAC-08 | DAC0800 |  | AD654 | LM331 | (2) | AD7578 | ADC1225 | (2) |
| ADDAC-08 | DAC0801 |  | AD673 | ADC0841 | (2) | AD7578 | ADC1205 | (2) |
| ADDAC-08 | DAC0802 |  | AD741 | LM741 |  | AD7820 | ADC0820 |  |
| ADDAC80 | DAC1280+ | (1) | ADLH0032 | LH0032 | (2) |  |  |  |
| ADDAC85 | DAC1280 + | (1) | ADLH0033 | LH0033 | (2) | APEX | NATIONAL |  |
| AD101A | LM101A | (1) | AD0042 | LH0042 | (2) | PA01 | LM12 | (2) |
| AD201A | LM201A | (1) | AD3542 | LH0042 | (2) | PA01 | LH0101 | (2) |
| AD301A | LM301A | (1) | AD5035 | LH0042 | (2) | PA07 | LM12 | (2) |
| AD506 | LH0022 | (2) | AD7502 | LF13509 | (2) | PA10 | LM12 | (2) |
| AD509 | LH0003 | (2) | AD7516 | CO4066B | (2) | PA10 | LH0101 | (2) |
| AD521 | LM363 | (2) | AD7523 | DAC0832 | (2) | PA11 | LM12 | (2) |
| AD521 | LH0036 | (2) | AD7523 | DAC0831 | (2) | PA51 | LM12 | (2) |
| AD524 | LH0038 | (2) | AD7523 | DAC0830 | (2) | PA73 | LM12 | (2) |
| AD537 | LM331 | (2) | AD7524 | DAC0830 | (3) |  |  |  |
| AD562 | DAC1266 | (3) | AD7524 | DAC0831 | (3) | BURR-BROWN | NATIONAL |  |
| AD563 | DAC1265 | (3) | AD7524 | DAC0832 | (3) | SHC80 | LF398 | (2) |
| AD565A | DAC1265 |  | AD7533 | DAC1020 |  | SHC85 | LF398 | (2) |
| AD566A | DAC1266 |  | AD7533 | DAC1022 |  | HOS-100 | LH0033 | (2) |
| AD567 | DAC1230 | (2) | AD7533 | DAC1021 |  | INA102 | LH0038 | (2) |
| AD573 | ADC1005 | (2) | AD7541A | DAC1218 | (2) | SHC298A | LF398A | (1) |
| AD573 | ADC1025 | (2) | AD7541A | DAC1219 | (2) | 3507 | LM6361 | (2) |
| AD581 | LM581 |  | AD7541 | DAC1219 | (1) | 3533 | LН0033 | (2) |
| AD581 | LH0070 | (1) | AD7541 | DAC1218 | (1) | 3542 | LH0042 | (2) |
| AD582 | LF398 | (2) | AD7542 | DAC1210 | (2) | 3550 | LM6361 | (2) |
| AD583 | LF198 | (3) | AD7542 | DAC1209 | (2) | 3551 | LM6361 | (2) |
| AD588 | LM369 | (2) | AD7542 | DAC1208 | (2) | 3553 | LH0063 | (2) |
| AD589M | LM385 | (1) | AD7545 | DAC1209 | (2) | 3554 | LH0032 | (2) |
| AD589U | LM185 | (1) | AD7545 | DAC1210 | (2) | 3571 | LM675 | (2) |
| AD590 | LM135 | (2) | AD7545 | DAC1208 | (2) | 3572 | LH0021 | (2) |
| AD590 | LM34 | (3) | AD7548 | DAC1230 | (2) | 3573 | LM675 | (2) |
| AD590 | LM134 | (2) | AD7548 | DAC1232 | (2) | 3606A6 | LH0084 | (2) |
| AD590 | LM35 | (3) | AD7548 | DAC1231 | (2) | 3606A6 | LH0086 | (2) |
| AD611K | LF411AC | (1) | AD7552 | ADC1225 | (2) | 3626 | LH0036 | (2) |
| AD611J | LF411C | (1) | AD7552 | ADC1205 | (2) | 3629 | LH0038 | (2) |
| AD614 | LH0086 | (2) | AD7571 | ADC1005 | (2) |  |  |  |


| CTS | NATIONAL |
| :--- | :--- |
| CTS0002 | LHOO02 |
| CTS0004 | LH0004 |
| CTS0021 | LH0021 |
| CTS0024 | LH0024 |
| CTS0032 | LH0032 |
| CTS0033 | LH0033 |
| CTS0041 | LH0041 |
| CTS0042 | LH0042 |
| CTS2101A | LH2101A |
| CTS2111 | LH2111 |

$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$

| ELANTEC | NATIONAL |
| :--- | :--- |
| ELHO002 | LH0002 |
| ELHO021 | LH0021 |
| ELHO032 | LH0032 |
| ELH0033 | LH0033 |
| ELH0041 | LH0041 |
| ELH0101 | LH0101 |
| EL2006C | LM6261 |
| EL2006 | LM6161 |
| EHA2500 | LM6161 |
| EHA2502 | LM6161 |
| EHA2505 | LM6361 |
| EHA2510 | LM6161 |
| EHA2512 | LM6161 |
| EHA2515 | LM6361 |
| EHA2520 | LM6164 |
| EHA2522 | LM6164 |
| EHA2525 | LM6364 |
| EHA2600 | LM6161 |
| EHA2602 | LM6161 |
| EHA2605 | LM6361 |
| EHA2620 | LM6164 |
| EHA2622 | LM6164 |
| EHA2625 | LM6364 |

(1)

| $\mu \mathrm{A} 79 \times \mathrm{XKC}$ |  |
| :---: | :---: |
|  | $\mu A 79 X X U C$ |
|  | $\mu \mathrm{A101A}$ |
|  | $\mu$ A102 |
|  | $\mu \mathrm{A} 105 \mathrm{HM}$ |
|  | $\mu \mathrm{A} 107$ |
|  | $\mu \mathrm{A} 108 \mathrm{~A}$ |
|  | $\mu$ A108 |
|  | $\mu \mathrm{A109KM}$ |
|  | $\mu \mathrm{A} 110$ |
|  | $\mu \mathrm{A} 111$ |
|  | $\mu \mathrm{A124}$ |
|  | $\mu \mathrm{A139}$ |
|  | $\mu \mathrm{A} 139 \mathrm{~A}$ |
|  | $\mu \mathrm{A} 201 \mathrm{~A}$ |
|  | $\mu \mathrm{A} 207$ |
|  | $\mu$ A208 |
|  | $\mu \mathrm{A} 208 \mathrm{~A}$ |
|  | $\mu \mathrm{A} 211$ |
|  | $\mu \mathrm{A} 224$ |
|  | $\mu$ A239 |
|  | $\mu \mathrm{A} 239 \mathrm{~A}$ |
|  | $\mu$ A248 |
|  | $\mu \mathrm{A} 249$ |
|  | $\mu \mathrm{A} 301 \mathrm{~A}$ |
|  | $\mu \mathrm{A} 302$ |
|  | $\mu \mathrm{A} 304 \mathrm{HC}$ |
|  | $\mu \mathrm{A} 305 \mathrm{HC}$ |
|  | $\mu$ A305AHC |
|  | $\mu$ A307 |
|  | $\mu \mathrm{A} 308 \mathrm{~A}$ |
|  | $\mu$ A308 |
|  | $\mu \mathrm{A} 309 \mathrm{KC}$ |
|  | $\mu \mathrm{A} 310$ |
|  | $\mu \mathrm{A} 311$ |

LM320K-XX
LM79XXCT
LM101A
LM102
LM105H
LM107
LM108A
LM108
LM109K STEEL
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$
$(1)$

LM11
LM111
L (1)
LM124
LM139
LM139A
(1)
$(1)$
$(1)$
(1)
(1)
(1)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)

| EXAR | NATIONAL |  |
| :--- | :--- | :--- |
| XR084M | LF147 | (1) |
| XR084 | LF347 | (1) |
| XR146 | LM146 | (1) |
| XR246 | LM246 | (1) |
| XR346 | LM346 | (1) |
| XR-1001 | MF4C-100 | (1) |
| XR-1002 | MF4C-50 | (1) |
| XR1458 | LM1458 | (1) |


| FAIRCHILD | NATIONAL |  |
| :---: | :---: | :---: |
| $\mu \mathrm{A} 78 \times \mathrm{XKM}$ | LM140K-XX | (1) |
| $\mu 78 \mathrm{LXXACH}$ | LM78LXXACH | (1) |
| $\mu 78 \times X \cup C$ | LM340T-XX | (1) |
| $\mu 78 \times X U C$ | LM78XXCT | (1) |
| $\mu$ A78LXXACLP | LM78LXXACZ | (1) |
| $\mu$ A78LXXAWC | LM78LXXACZ | (1) |
| $\mu 78 \mathrm{MXXCKC}$ | LM78XXCK | (1) |
| $\mu 78 \mathrm{MXXCK} \mathrm{C}$ | LM78MXXCT | (1) |
| $\mu \mathrm{A} 78 \mathrm{MXXUC}$ | LM341P-XX | (1) |
| $\mu$ A78MXXCKC | LM78XXCT | (1) |
| $\mu \mathrm{A} 88 \mathrm{XXKC}$ | LM340K-XX | (1) |
| $\mu \mathrm{A} 9 \times X \mathrm{COC}$ | LM79LXXACZ | (1) |
| $\mu \mathrm{A} 9 \times X \mathrm{CUC}$ | LM79MXXCP | (1) |
| $\mu$ A79XXCKC | LM79XXCT | (1) |
| $\mu \mathrm{A} 79 \mathrm{XXCKC}$ | LM79MXXCP | (1) |
| $\mu A 79 X X U C$ | LM79MXXCH | (1) |
| $\mu \mathrm{A} 9 \times X \mathrm{CUC}$ | LM320T-XX | (1) |
| $\mu \mathrm{A} 79 \mathrm{XXCKC}$ | LM79MXXCH | (1) |
| $\mu$ A79XXCKC | LM79LXXACZ | (1) |
| $\mu \mathrm{A} 9 \mathrm{MXXAUC}$ | LM320MP-XX | (1) |
| $\mu \mathrm{A} 9 \times \mathrm{XKM}$ | LM120K-XX | (1) |



| MC145040 | ADC0811 | (2) | PM-725 | LM725 |  | CA358 | LM358 | (1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MC145041 | ADC0811 |  | PM741 | LM741 | (1) | CA741 | LM741 |  |
|  |  |  | PM-741 | LM741 |  | CA741 | LM741 | (1) |
| PRECISION- |  |  | PM-747 | LM747 |  | CA747 | LM747 | (1) |
| MONOLITHIC |  |  | PM747 | LM747 | (1) | CA747 | LM747 |  |
| INC. | NATIONAL |  | DAC888 | DAC0831 | (2) | CA748 | LM748 | (1) |
| REF-01J | LM368-10 | (1) | DAC888 | DAC0832 | (2) | $\mu$ A748 | LM748 |  |
| REF-01 | LM369 | (1) | DAC888 | DAC0830 | (2) | CA748 | LM748 |  |
| AMP-01 | LH0038 | (2) | ADC910 | ADC1005 | (2) | ADC0801 | ADC0801 |  |
| DAC-02 | DAC1022 | (2) | ADC910 | ADC1025 | (2) | ADC0802 | ADC0802 |  |
| DAC-02 | DAC1020 | (2) | DAC0812 | DAC1208 | (2) | ADC0803 | ADC0803 |  |
| REF-02 | LM368-5.0 | (3) | DAC0812 | DAC1209 |  | ADC0804 | ADC0804 |  |
| DAC-02 | DAC1021 | (2) | DAC0812 | DAC1210 |  | CA1458 | LM1458 | (1) |
| DAC-03 | DAC1020 | (2) | DAC1408 | DAC0806 | (2) | CA1558 | LM1558 | (1) |
| DAC-03 | DAC1022 | (2) | DAC1408 | DAC0808 | (2) | CA3105 | LM675 | (2) |
| BUF03 | LH0033 | (1) | DAC1408 | DAC0807 | (2) | CA3290 | LF393 | (2) |
| DAC-03 | DAC1021 | (2) | PM2108A | LH2108A | (1) | CA3401 | LM3401 | (1) |
| OP05 | LM607 | (2) | PM7533 | DAC1021 |  | IH5009 | AH5009 |  |
| DAC-05 | DAC1020 | (2) | PM7533 | DAC1020 |  | IH5010 | AH5010 |  |
| DAC-05 | DAC1021 | (2) | PM7533 | DAC1022 |  | IH5011 | AH5011 |  |
| DAC-05 | DAC1022 | (2) | PM7541 | DAC1219 |  | IH5012 | AH5012 |  |
| SW06B | LF11333 |  | PM7541 | DAC1218 |  | IH6108 | LF13508 |  |
| SW06G | LF13333 |  |  |  |  | IH6208 | LF13509 |  |
| SW06F | LF13333 |  | RAYTHEON | NATIONAL |  | ICL7114 | ADC1205 | (2) |
| OP07 | LM607 | (1) | REF-01 | LM369 | (1) | ICL7114 | ADC1225 | (2) |
| DAC-08 | DAC0801 |  | REF-01T | LM368 | (1) | AD7520 | DAC1021 |  |
| DAC-08 | DAC0800 |  | REF-02 | LM368-5.0 | (3) | AD7520 | DAC1020 |  |
| MUX-08E | LF13508 |  | REF-03 | LM368-2.5 | (1) | AD7520 | DAC1022 |  |
| DAC-08 | DAC0802 |  | LP365 | LP365 |  | AD7521 | DAC1221 |  |
| OP15 | LF411 | (1) | RC714 | LM607 | (1) | AD7521 | DAC1220 |  |
| MUX-24E | LF13509 |  | RC741 | LM741 | (1) | AD7521 | DAC1222 |  |
| REF-43 | LM368-2.5 | (1) | RC741 | LM741 |  | AD7530 | DAC1020 | (3) |
| OP77 | LM607 | (1) | RC747 | LM747 |  | AD7530 | DAC1021 | (3) |
| OP100 | LH0052 | (2) | RC747 | LM747 | (1) | AD7530 | DAC1022 | (3) |
| DAC100 | DAC1021 | (2) | RC1458 | LM1458 | (1) | AD7531 | DAC1220 |  |
| DAC100 | DAC1020 | (2) | RC1558 | LM1558 | (1) | AD7531 | DAC1221 |  |
| DAC100 | DAC1022 | (2) |  |  |  | AD7531 | DAC1222 |  |
| OP105/111 | LH0052 | (2) | RCA/ |  |  | AD7533 | DAC1020 |  |
| PM108A | LM108A | (1) | INTERSIL/G.E. | NATIONAL |  | AD7533 | DAC1021 |  |
| PM108 | LM108 | (1) | CA081C | TL081C | (2) | AD7533 | DAC1022 |  |
| PM139A | LM139A | (1) | CA081A | LF411C | (2) | AD7541 | DAC1219 |  |
| PM139 | LM139 | (1) | CA081 | LF411M | (2) | AD7541 | DAC1218 |  |
| PM155 | LF155 | (1) | CA081B | LF411C | (2) | ICL7650 | LMC668 | (1) |
| PM155A | LF155A | (1) | CA082C | TL082C | (2) | ICL8069 | LM385-1.2 |  |
| PM156 | LF156 | (1) | CA082B | LF412C | (2) | ICL8069 | LM313 |  |
| PM156A | LF156A | (1) | CA082 | LF412M | (2) | ICH8530 | LH0101 | (2) |
| PM157 | LF157 | (1) | CA082A | LF412C | (2) |  |  |  |
| PM157A | LF157A | (1) | CA084B | LF347B | (2) | SAMSUNG | NATIONAL |  |
| SW201G | LF13201 |  | CA084 | LF147 | (2) | LM741 | LM741 |  |
| SW201B | LF11201 |  | CA084C | LF347 | (2) |  |  |  |
| SW201F | LF13201 |  | CA124 | LM124 | (1) | SGS | NATIONAL |  |
| SW202B | LF11202 |  | CA139 | LM139 | (1) | L78M12CV | LM341P-12 | (1) |
| SW202F | LF13202 |  | CA139A | LM139A | (1) | L78M15CV | LM341P-15 | (1) |
| SW202G | LF13202 |  | CA158 | LM158 | (1) | L78S12CV | LM340T-12 | (1) |
| PM208A | LM208A | (1) | CA158A | LM158A | (1) | L78S05CV | LM340T-5.0 | (1) |
| PM208 | LM208 | (1) | DG201 | LF11201 |  | L78S15CV | LM340T-15 | (1) |
| OP215 | LF412 | (1) | DG211 | LF13201 |  | L78M05CV | LM341P-5.0 | (1) |
| PM308A | LM308A | (1) | DG212 | LF13202 |  | LM117K | LM117K | (1) |
| PM308 | LM308 | (1) | CA224 | LM224 | (1) | L123CB | LM723CN | (1) |
| DAC312 | DAC1266 | (2) | CA239 | LM239 | (1) | L272 | LM18272 |  |
| PM339A | LM339A | (1) | CA239A | LM239A | (1) | L293 | LM18293 |  |
| PM355 | LF355 | (1) | CA258 | LM258 | (1) | L298 | LM18298 |  |
| PM355A | LF355A | (1) | CA258A | LM258A | (1) | LM317T | LM317T | (1) |
| PM356A | LF356A | (1) | СА301A | LM301A | (1) | LM317K | LM317K | (1) |
| PM356 | LF356 | (1) | CA307 | LM307 | (1) | LM748 | LM748 |  |
| PM357A | LF357A | (1) | CA311 | LM311 | (1) | TDA2310 | LM381 |  |
| PM357 | LF357 | (1) | CA324 | LM324 | (1) | LM2930A | LM2930T-5.0 | (1) |
| PM420 | LF124 | (1) | CA339A | LM339A | (1) | LM2931A | LM2931AT-5.0 | (1) |
| OPA501/3573 | LH0101 | (2) | CA339 | LM339 | (1) | TCA3089 | LM3089 |  |
| PM725 | LM725 | (1) | CA358A | LM358A | (1) | L7805CT | LM7805CK | (1) |



LM317K STEEL (1)
LM317H LM323K

LM317H
(1)

LM323K STEEL (1)
LM334
LM335A LM334

LM335
LM335A
LM337H
LM335
LM337K
LM337H (1)

LM338K
LM337K STEEL (1)
LM338K STEEL (1)
LF398A
(1)
$\mu \mathrm{A} 741$
$\mu \mathrm{A} 748$
TBC0136 $\mu$ A7805CK $\mu \mathrm{A} 7805 \mathrm{MK}$ $\mu$ A7812MK $\mu$ A7812CK $\mu \mathrm{A} 7815 \mathrm{CK}$ $\mu A 7815 M K$ $\mu A 7905$ MK $\mu$ A7905CK $\mu$ A7912MK $\mu$ A7912CK $\mu$ A7915MK LM741 LM748 LM336 LM7805KC (1) LM140K-5.0 (1) LM140K-12 (1) LM7812KC (1) LM7815KC (1) LM140K-15 (1) LM120K-5.0 (1) LM7905KC (1) LM120K-12 (1) LM7912KC (1) LM120K-15 (1) LM7915KC (1)

| TOSHIBA | NATIONAL |  |
| :--- | :--- | :--- |
| TA7504 | LM741 |  |
| TA75339 | LM2901 | (1) |
| TA75358 | LM2904 | (1) |
| TA75393 | LM2903 | (1) |
| TA75902 | LM2902 | (1) |

UNITRODE NATIONAL
L293
LM18293
L298 LM18298




## Linear 1 Databook Selection Guides

Voltage Regulators<br>Operational Amplifiers

## Buffers

Voltage Comparators
Instrumentation Amplifiers

National Semiconductor Corporation

## Voltage Regulators Definition of Terms

Current-Limit Sense Voltage: The voltage across the current limit terminals required to cause the regulator to cur-rent-limit with a short circuited output. This voltage is used to determine the value of the external current-limit resistor when external booster transistors are used.
Dropout Voltage: The input-output voltage differential at which the circuit ceases to regulate against further reductions in input voltage.
Feedback Sense Voltage: The voltage, referred to ground, on the feedback terminal of the regulator while it is operating in regulation.
Input Voltage Range: The range of dc input voltages over which the regulator will operate within specifications.
Line Regulation: The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected.
Load Regulation: The change in output voltage for a change in load current at constant chip temperature.
Long Term Stability: Output voltage stability under accelerated life-test conditions at $125^{\circ} \mathrm{C}$ with maximum rated voltages and power dissipation for 1000 hours.
Maximum Power Dissipation: The maximum total device dissipation for which the regulator will operate within specifications.

Output-Input Voltage Differential: The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate within specifications.
Output Noise Voltage: The RMS ac voltage at the output with constant load and no inut ripple, measured over a specified frequency range.
Output Voltage Range: The range of regulated output voltages over which the specifications apply.
Output Voltage Scale Factor: The output voltage obtained for a unit value of resistance between the adjustment terminal and ground.
Quiescent Current: That par of input current to the regulator that is not delivered to the load.
Ripply Rejection: The line regulation for ac inupt signals at or above a given frequency with a specified value of bypass capacitor on the reference bypass terminal.
Standby Current Drain: That part of the operating current of the regulator which does not contribute to the load current. (See Quiescent Current)
Temperature Stability: The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme.
Thermal Regulation: Percentage change in output voltage for a given change in power dissipation over a specified time period.


| Fixed Positive Voltage Regulators |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Amps | Device | Output Voltage | Package | Page |
| 3.0 | LM123K <br> LM2943CT* <br> LM323K | $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \end{aligned}$ $5 \mathrm{~V}$ | $\begin{gathered} \text { TO-3 } \\ \text { TO-220 } \\ \text { TO-3 } \\ \hline \end{gathered}$ |  |
| 1.0 | LM109K <br> LM140AK <br> LM140K <br> LM2940CT <br> LM309K <br> LM340AK, T <br> LM340K, T <br> LM78xxCK, T | 5 V <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> 5 V <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ | TO-3 TO-3 TO-3 TO-220 TO-3 TO-3, TO-220 TO-3, TO-220 TO-3, TO-220 |  |
| 0.5 | LM2984CT LM341T, P LM78MxxCT | $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ <br> $5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V}$ | TO-220, TO-202 TO-220, TO-202 TO-220 |  |
| 0.2 | LM109H <br> LM309H <br> LM342P | $\begin{gathered} 5 \mathrm{~V} \\ 5 \mathrm{~V} \\ 5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V} \end{gathered}$ | TO-39 TO-39 TO-202 |  |
| 0.15 | LM2930T | 5V, 8V | TO-220 |  |
| 0.1 | LM140LAH <br> LM2931Z, T <br> LM340LZ, H <br> LM78LxxACZ, H, M <br> LP2950CZ | $\begin{gathered} 5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V} \\ 5 \mathrm{~V} \\ 5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V} \\ 5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V} \\ 5 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \text { TO-39 } \\ \text { TO-92, TO-220 } \\ \text { TO-92, TO-39 } \\ \text { TO-92, TO-39, SO-8 } \\ \text { TO-92 } \end{gathered}$ |  |

*Future Product

Fixed Negative Voltage Regulators

| Amps | Device | Output Voltage | Package | Page |
| :---: | :--- | :---: | :---: | :---: |
| 3.0 | LM145K | $-5 \mathrm{~V},-5.2 \mathrm{~V}$ | TO-3 |  |
|  | LM345K | $-5 \mathrm{~V},-5.2 \mathrm{~V}$ | TO-3 |  |
| 1.5 | LM120K | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-3 |  |
|  | LM320K, T | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-3, TO-220 |  |
| 0.5 | LM79xxCT, K | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-3, TO-220 |  |
|  | LM320MP | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-220 |  |
| 0.1 | LM79MxXCP, K | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-202, TO-3 |  |
|  | LM120H | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-39 |  |
|  | LM320LZ | $-5 \mathrm{~V},-12 \mathrm{~V},-15 \mathrm{~V}$ | TO-39 |  |

*The LM320 has better electrical characteristics than the LM79xx.
LM100 Series $\quad+55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
LM300 Series $\quad 0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Low Dropout Regulators |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Amps | Device | Output Voltage | Package | Page |
| 0.100 | LM2931T, Z LP2950CZ LP2951N, J, H | 5V, ADJ 5V ADJ | $\begin{gathered} \text { TO-220, TO-92 } \\ \text { TO-92 } \\ \text { DIP, CERDIP, HEADER } \\ \hline \end{gathered}$ |  |
| 0.150 | LM2930T | 5V, 8V | TO-220 |  |
| 0.500 | LM2984CT | TRIPLE 5V + WATCHDOG | TO-220, 11-LEAD |  |
| 0.750 | $\begin{aligned} & \text { LM2925T } \\ & \text { LM2935T } \end{aligned}$ | 5 V WITH DELAYED RESET DUAL 5V | $\begin{aligned} & \text { TO-220, 5-LEAD } \\ & \text { TO-220, 5-LEAD } \end{aligned}$ |  |
| 1.5 | LM2940CT <br> LM2941CT* | $\begin{gathered} 5 \mathrm{~V}, 12 \mathrm{~V}, 15 \mathrm{~V} \\ \text { ADJ } \\ \hline \end{gathered}$ | $\begin{gathered} \text { TO-220 } \\ \text { TO-220, 5-LEAD } \end{gathered}$ |  |
| 3.0 | LM2943CT* | 5 V | TO-220 |  |

National Semiconductor Corporation

## Operational Amplifiers Definition of Terms

Bandwidth: That frequency at which the voltage gain is reduced to $1 / \sqrt{2}$ times the low frequency value.
Common-Mode Rejection Ratio: The ratio of the input common-mode voltage range to the peak-to-peak change in input offset voltage over this range.
Harmonic Distortion: That percentage of harmonic distortion being defined as one-hundred times the ratio of the root-mean-square (rms) sum of the harmonics to the fundamental. \% harmonic distortion $=$

$$
\frac{\left(V 2^{2}+V 3^{2}+V 4^{2}+\ldots\right)^{1 / 2}(100 \%)}{V 1}
$$

where V 1 is the rms amplitude of the fundamental and V 2 , $\mathrm{V} 3, \mathrm{~V} 4, \ldots$ are the rms amplitudes of the individual harmonics.
Input Bias Current: The average of the two input currents. Input Common-Mode Voltage Range: The range of voltages on the input terminals for which the amplifier is operational. Note that the specifications are not guaranteed over the full common-mode voltage range unless specifically stated.
Input Impedance: The ratio of input voltage to input current under the stated conditions for source resistance $\left(R_{S}\right)$ and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).
Input Offset Current: The difference in the currents into the two input terminals when the output is at zero.
Input Offset Voltage: That voltage which must be applied between the input terminals through two equal resistances to obtain zero output voltage.
Input Resistance: The ratio of the change in input voltage to the change in input current on either input with the other grounded.
Input Voltage Range: The range of voltages on the input terminals for which the amplifier operates within specifications.

Large-Signal Voltage Gain: The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.
Output Impedance: The ratio of output voltage to output current under the stated conditions for source resistance $\left(R_{S}\right)$ and load resistance ( $R_{L}$ ).
Output Resistance: The small signal resistance seen at the output with the output voltage near zero.
Output Voltage Swing: The peak output voltage swing, referred to zero, that can be obtained without clipping.
Offset Voltage Temperature Drift: The average drift rate of offset voltage for a thermal variation from room temperature to the indicated temperature extreme.
Power Supply Rejection: The ratio of the change in input offset voltage to the change in power supply voltages producing it.
Settling Time: The time between the initiation of the input step function and the time when the output voltage has settled to within a specified error band of the final output voltage.
Slew Rate: The internally-limited rate of change in output voltage with a large-amplitude step function applied to the input.
Supply Current: The current required from the power supply to operate the amplifier with no load and the output midway between the supplies.
Transient Response: The closed-loop step-function response of the amplifier under small-signal conditions.
Unity Gain Bandwidth: The frequency range from dc to the frequency where the amplifier open loop gain rolls off to one.
Voltage Gain: The ratio of output voltage to input voltage under the stated conditions for source resistance $\left(R_{S}\right)$ and load resistance ( $R_{L}$ ).






National
Semiconductor
Corporation
Low IbIAS Selection Guide

| $\leq 5 \mathrm{pA}$ | $\leq 20 \mathrm{pA}$ | $\leq 50 \mathrm{pA}$ | $\leq 100 \mathrm{pA}$ | $\leq 200 \mathrm{pA}$ | $\leq 500 \mathrm{pA}$ | $\leq 1 \mathrm{nA}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| LH0022 | LMC668 | LH0032A | LH0032 | LF401A | LH4101 | LH4104 |
| LH0022C | LMC660 | LF155A/156A | LF155/156 | LF401 | LH0032C |  |
| LH0042 |  | LF157A | LF157 | LF400A | LH0086 |  |
| LH0042C |  | LF355A/356A | LF255/256 | LF400 | LH0086C |  |
| LH0052 |  | LF357A | LF257 | TL081 |  |  |
| LH0052C |  | LF441A | LF355B/356B | LH0032AC |  |  |
| LH0062 |  | LF442A | LF357B | LF351 |  |  |
|  |  | LF444A | LF441 | LF411A/411 |  |  |
|  |  | LM11 | LF442 | LF355/356 |  |  |
|  |  |  | LF444 | LF357 |  |  |
|  |  |  | LM11C | LF147/347B/347 |  |  |
|  |  |  | LH0062C | LF353 |  |  |
|  |  |  |  | LF412A/412 |  |  |
|  |  |  |  | LF13741 |  |  |
|  |  |  |  | LM11CL |  |  |

Note: Datasheet should be referred to for conditions and more detailed information.

| National Semiconductor Corporation |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High Speed Operational Amplifier Selection Guide |  |  |  |  |  |
| Part \# | Slew Rate V/ $\mu \mathrm{s}$ (Typ) | $\begin{gathered} \text { GBW } \\ \mathrm{MHz} \text { (Typ) } \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{OS}} \\ \mathrm{mV}(\text { Max }) \end{gathered}$ | ```Is mA (Max) (Note 2)``` | Notes |
| $\mathrm{GBW} \geq 4 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |
| LH0024 | 500 | 70 | 8 | 15 |  |
| LH0032 | 500 | 70 | 15 | 22 | FET Input |
| LM6361 | 300 | 50 | 20 | 6.8 |  |
| LM6364 | 300 | 175 | 9 | 6.8 | Min Gain of 5 |
| LM6365 | 300 | 725 | 7 | 6.8 | Min Gain of 25 |
| LH4101 | 250 | 40 | 15 | 40 | Medium Power JFET |
| LF400 | 70 | 16 | 2.5 | 12 | Fast Settling JFET |
| LF401 | 70 | 16 | 0.5 | 12 | Precision Fast Settling JFET |
| LH0003 | 70 | 30 | 3 | 3 |  |
| LH0062 | 70 | 15 | 15 | 12 | FET Input |
| LM318 | 70 | 15 | 10 | 10 |  |
| LF357 | 50 | 20 | 10 | 10 | Min Gain of 5, JFET |
| LH4104 | 40 | 16 | 10 | 25 | Medium Power Fast Settling JFET |
| LM359 | 30 | 30 | * | 22 | Dual Current Mode (Norton) Amp |
| LF411 | 15 | 4 | 2 | 3.4 | JFET |
| LF412 | 15 | 4 | 3 | 6.8 | Dual JFET |
| LF347 | 13 | 4 | 10 | 11 | Quad JFET |
| LF351 | 13 | 4 | 10 | 3.4 | JFET |
| LF353 | 13 | 4 | 10 | 6.8 | Dual JFET |
| LF356 | 12 | 4.5 | 10 | 10 | JFET |
| LM833 | 7 | 15 | 5 | 8 | Dual Low Noise |
| *Not specified. <br> Note 1: Datasheet should be referred to for conditions and more detailed information. Many versions with better DC specs are available in addition to those listed above. <br> Note 2: Supply current is for all amplifiers in a package. |  |  |  |  |  |


|  | National <br> Semiconductor <br> Corporation <br> Medium and High Power Operational Amplifier Selection Guide ( $\geq 0.1$ A Output) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Part \# | $\begin{gathered} \text { lout } \\ \text { A (Typ) } \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{OS}} \\ \mathrm{mV}(\operatorname{Max}) \end{gathered}$ | $\begin{gathered} \mathrm{I}_{\mathbf{S}} \\ \mathrm{mA}(\text { Max }) \end{gathered}$ | Slew Rate V/ $\mu$ S (Typ) | $\begin{gathered} \text { PBW } \\ \text { kHz (Typ) } \end{gathered}$ |
|  | LH4104 | 0.1 | 10 | 25 | 40 | * |
|  | LH4101 | 0.1 | 15 | 40 | 250 | * |
|  | LH0041 | 0.2 | 6 | 4 | 1 | 20 |
|  | LH0061 | 0.5 | 15 | 15 | 25 | 1000 |
|  | LH0021 | 1.0 | 6 | 4 | 1 | 20 |
|  | LH0101A | 2 | 3 | 35 | 10 | 300 |
|  | LH0101 | 2 | 10 | 35 | 10 | 300 |
|  | LM675 | 3 | 10 | 50 | 8 | * |
|  | LM12(L) | (Note 2) | 7 | 80 | 9 | 60 |
|  | LM12C(L) | (Note 2) | 15 | 120 | 9 | 60 |

*Not Specified
Note 1: Refer to Datasheet for conditions and more detailed information.
Note 2: lout for the LM12 is dependent on the amount of power dissipated in the output transistor. The datasheet should be referred to, to determine amount of current available.

## Special Amplifier Selection Guide

| LH0045 | Two Wire Transmitter |
| :--- | :--- |
| LH0082 | 20 MHz Transimpedance Amplifier |
| LH0086 | Programmable Gain Operational Amplifier |
| LM359 | Dual Current Mode (Norton) Amplifier |
| LM2900, 3900, | Quad Current Mode (Norton) Amplifier |
| 3301, 3401 |  |
| LM3080 | Operational Transconductance Amplifier |
| LM13600 Dual Operational Transconductance Amplifier with Linearizing Diodes and Buffers <br> 13700 Improved Dual Operational Transconductance Amplifier with Linearizing Diodes and Buffers <br> LM604 4 In, 1 Out Multiplexed Op Amp <br> Note: Refer to the datasheet for specifications.  |  |

## Buffers Definition of Terms

Bandwidth: That frequency at which the voltage gain is reduced to $1 / \sqrt{2}$ times the low frequency value.
Common-Mode Rejection Ratio: The ratio of the input common-mode voltage range to the peak-to-peak change in input offset voltage over this range.
Harmonic Distortion: That percentage of harmonic distortion being defined as one-hundred times the ratio of the root-mean-square (rms) sum of the harmonics to the fundamental.

where V 1 is the rms amplitude of the fundamental and V 2 , $\mathrm{V} 3, \mathrm{~V} 4, \ldots$ are the rms amplitudes of the individual harmonics.
Input Bias Current: The average of the two input currents. Input Common-Mode Voltage Range: The range of voltages on the input terminals for which the amplifier is operational. Note that the specifications are not guaranteed over the full common-mode voltage range unless specifically stated.
Input Impedance: The ratio of input voltage to input current under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).
Input Offset Current: The difference in the currents into the two input terminals when the output is at zero.
Input Offset Voltage: That voltage which must be applied between the input terminals through two equal resistances to obtain zero output voltage.
Input Resistance: The ratio of the change in input voltage to the change in input current on either input with the other grounded.
Input Voltage Range: The range of voltages on the input terminals for which the amplifier operates within specifications.

Large-Signal Voltage Gain: The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.
Output Impedance: The ratio of output voltage to output current under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).
Output Resistance: The small signal resistance seen at the output with the output voltage near zero.
Output Voltage Swing: The peak output voltage swing, referred to zero, that can be obtained without clipping.
Offset Voltage Temperature Drift: The average drift rate of offset voltage for a thermal variation from room temperature to the indicated temperature extreme.
Power Supply Rejection: The ratio of the change in input offset voltage to the change in power supply voltages producing it.
Settling Time: The time between the initiation of the input step function and the time when the output voltage has settled to within a specified error band of the final output voltage.
Slew Rate: The internally-limited rate of change in output voltage with a large-amplitude step function applied to the input.
Supply Current: The current required from the power supply to operate the amplifier with no load and the output midway between the supplies.
Transient Response: The closed-loop step-function response of the amplifier under small-signal conditions.
Unity Gain Bandwidth: The frequency range from dc to the frequency where the amplifier open loop gain rolls off to one.
Voltage Gain: The ratio of output voltage to input voltage under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance $\left(R_{L}\right)$.

| Buffers Selection Guide ${ }_{\text {(Notes } 1 \text { and }}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Type | $\begin{gathered} -3 \mathrm{~dB} \\ \mathrm{MHz} \text { (Typ) } \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{OS}} \\ \mathrm{mV} \text { (Max) } \end{gathered}$ | $\begin{gathered} \text { Is } \\ \text { mA (Max) } \end{gathered}$ | Voltage Gain (Typ) | $V$ OUT $V(M i n)$ | $\begin{gathered} \text { S. R. } \\ \text { V/ } \mu \mathrm{S} \text { (Typ) } \end{gathered}$ | Iout mA (Typ) |
| LM110, 210, 310 | 20 | 7.5 | 5.5 | 0.9999 | $\pm 10$ | 3.0 | 10 |
| LH4001 <br> LH0002 | $\begin{aligned} & 25 \\ & 30 \end{aligned}$ | $\begin{aligned} & 500 \\ & \pm 30 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.97 \\ & 0.97 \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & 125 \\ & 100 \end{aligned}$ | $\begin{aligned} & 200 \\ & 200 \\ & \hline \end{aligned}$ |
| LH0033 | 100 | 20 | 24 | 0.98 | $\pm 9$ | 1400 | 100 |
| LH4002 <br> LH0063 | $\begin{aligned} & 200 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{gathered} 50 \\ \pm 50 \end{gathered}$ | $\begin{aligned} & 35 \\ & 65 \end{aligned}$ | $\begin{aligned} & \hline 0.85 \\ & 0.93 \end{aligned}$ | $\begin{gathered} \pm 3 \\ \pm 10 \end{gathered}$ | $\begin{array}{r} 1250 \\ 2400 \\ \hline \end{array}$ | $\begin{gathered} 40 \\ 250 \\ \hline \end{gathered}$ |

*Not specified
Note 1: Datasheet should be referred to for test conditions and more detailed information.
Note 2: $200^{\circ} \mathrm{C}$ Temp Range Parts are available. Consult local sales office for information.

## Voltage Comparators Definition of Terms

Input Bias Current: The average of the two input currents. Input Offset Current: The absolute value of the difference between the two input currents for which the output will be driven higher than or lower than specified voltages.
Input Offset Voltage: The absolute value of the voltage between the input terminals required to make the output voltage greater than or less than specified voltages.
Input Voltage Range: The range of voltage on the input terminals (common-mode) over which the offset specifications apply.
Logic Threshold Voltage: The voltage at the output of the comparator at which the loading logic circuitry changes its digital state.
Negative Output Level: The negative DC output voltage with the comparator saturated by a differential input equal to or greater than a specified voltage.
Output Leakage Current: The current into the output terminal with the output voltage within a given range and the input drive equal to or greater than a given value.
Output Resistance: The resistance seen looking into the output terminal with the DC output level at the logic threshold voltage.
Output Sink Current: The maximum negative current that can be delivered by the comparator.
Positive Output Level: The high output voltage level with a given load and the input drive equal to or greater than a specified value.
Power Consumption: The power required to operate the comparator with no output load. The power will vary with signal level, but is specified as a maximum for the entire range of input signal conditions.

Response Time: The interval between the application of an input step function and the time when the output crosses the logic threshold voltage. The input step drives the comparator from some initial, saturated input voltage to an input level just barely in excess of that required to bring the output from saturation to the logic threshold voltage. This excess is referred to as the voltage overdrive.
Saturation Voltage: The low-output voltage level with the input drive equal to or greater than a specified value.
Strobe Current: The current out of the strobe terminal when it is at the zero logic level.
Strobe Output Level: The DC output voltage, independent of input conditions, with the voltage on the strobe terminal equal to or less than the specified low state.
Strobe "ON" Voltage: The maximum voltage on either strobe terminal required to force the output to the specified high state independent of the input voltage.
Strobe "OFF" Voltage: The minimum voltage on the strobe terminal that will guarantee that it does not interfere with the operation of the comparator.
Strobe Release Time: The time required for the output to rise to the logic threshold voltage after the strobe terminal has been driven from zero to the one logic level.
Supply Current: The current required from the positive or negative supply to operate the comparator with no output load. The power will vary with input voltage, but is specified as a maximum for the entire range of input voltage conditions.
Voltage Gain: The ratio of the change in output voltage to the change in voltage between the input terminals producing it.

| $\text { National } \begin{aligned} & \text { Nemiconductor } \\ & \text { corporation } \end{aligned}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Comparators Selection Guide |  |  |  |  |  |
|  | Response Time (Typ) ns | $\underset{\mathrm{mV}(\mathrm{Max})}{\mathrm{V}_{\mathrm{os}}}$ | $\underset{\text { mA(Max) }}{I_{s}}$ | $\underset{\text { nA(Max) }}{\mathrm{I}_{\mathrm{B}}}$ | Comments |
| $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (Notes 1 and 2) |  |  |  |  |  |
| LM361 | 12 | 5 | 25 | 30,000 | High Speed w/Strobes |
| LM360 | 16 | 5 | 32 | 20,000 | High Speed, Complementary Outputs |
| LM306 | 40 | 5 | 10 | 25,000 | High Speed, High Drive |
| LM319 | 80 | 8 | 12.5 | 1000 | High Speed Dual |
| LF311 | 200 | 10 | 7.5 | 0.15 | FET Input |
| LM311 | 200 | 10 | 7.5 | 300 | General Purpose Single |
| Lм339 | 1300 | 5 | 2 | 400 | General Purpose Quad |
| LM392 | 1300 | 10 | 1 | 400 | One Comparator Plus One Op Amp |
| LM393 | 1300 | 5 | 2.5 | 250 | General Purpose Dual |
| LM2903 | 1300 | 5 | 2.5 | 250 | Automotive Dual |
| LM2901 | 1300 | 7 | 2 | 400 | Automotive Quad |
| LP365 | 4000 | 9 | 0.30 | 200 | Programmable Quad |
| LP311 | 4000 | 10 | 0.3 | 150 | Low Power Single |
| LP339 | 5000 | 9 | 0.1 | 40 | Low Power Quad |

*Not Specified
Note 1: Datasheet should be referred to for test conditions and more detailed information.
Note 2: This selection guide should be used to select for Response Time required. Industrial and Military Temperature Range types are available. The DC specs are for the lowest Commercial Grade available.

National Semiconductor Corporation

## Instrumentation Amplifiers Definition of Terms

Bandwidth: That frequency at which the voltage gain is reduced to $1 / \sqrt{2}$ times the low frequency value.
Common-Mode Rejection Ratio: The ratio of the input common-mode voltage range to the peak-to-peak change in input offset voltage over this range.
Harmonic Distortion: That percentage of harmonic distortion being defined as one-hundred times the ratio of the root-mean-square (rms) sum of the harmonics to the fundamental. \% harmonic distortion $=$

$$
\frac{\left(V 2^{2}+V 3^{2}+V 4^{2}+\ldots\right)^{1 / 2}(100 \%)}{V 1}
$$

where V 1 is the rms amplitude of the fundamental and V 2 , V3, $\mathrm{V} 4, \ldots$ are the rms amplitudes of the individual harmonics.
Input Bias Current: The average of the two input currents. Input Common-Mode Voltage Range: The range of voltages on the input terminals for which the amplifier is operational. Note that the specifications are not guaranteed over the full common-mode voltage range unless specifically stated.
Input Impedance: The ratio of input voltage to input current under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).
Input Offset Current: The difference in the currents into the two input terminals when the output is at zero.
Input Offset Voltage: That voltage which must be applied between the input terminals through two equal resistances to obtain zero output voltage.
Input Resistance: The ratio of the change in input voltage to the change in input current on either input with the other grounded.
Input Voltage Range: The range of voltages on the input terminals for which the amplifier operates within specifications.

Large-Signal Voltage Gain: The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.
Output Impedance: The ratio of output voltage to output current under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).
Output Resistance: The small signal resistance seen at the output with the output voltage near zero.
Output Voltage Swing: The peak output voltage swing, referred to zero, that can be obtained without clipping.
Offset Voltage Temperature Drift: The average drift rate of offset voltage for a thermal variation from room temperature to the indicated temperature extreme.
Power Supply Rejection: The ratio of the change in input offset voltage to the change in power supply voltages producing it.
Settling Time: The time between the initiation of the input step function and the time when the output voltage has settled to within a specified error band of the final output voltage.
Slew Rate: The internally-limited rate of change in output voltage with a large-amplitude step function applied to the input.
Supply Current: The current required from the power supply to operate the amplifier with no load and the output midway between the supplies.
Transient Response: The closed-loop step-function response of the amplifier under small-signal conditions.
Unity Gain Bandwidth: The frequency range from dc to the frequency where the amplifier open loop gain rolls off to one.
Voltage Gain: The ratio of output voltage to input voltage under the stated conditions for source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and load resistance ( $\mathrm{R}_{\mathrm{L}}$ ).

## Instrumentation Amplifiers Selection Guide

| Part Number | Gain Error (Max) | Gain Linearity (Typ) | CMRR dB (Min) | I $_{\mathbf{B}}$ nA (Max) |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| LH0036 $\mu$ Power | $3 \%$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ |  |  |  |
| LH0038 | $3 \%$ | $0.03 \%$ | 46 | 125 |  |
| LH0084 | $0.3 \%$ | $0.0001 \%$ | 86 | 100 |  |
| LM363 | $2.5 \%$ | $0.005 \%$ | 80 | 0.500 |  |

Note 1: Datasheet should be referred to for test conditions and more detailed information.

$$
0
$$

## Linear 2 Databook Selection Guides

Active Filters
Analog Switches/Multiplexers Analog-to-Digital Converters
Digital-to-Analog Converters
Sample and Hold
Temperature Sensors
Voltage References

## Active Filters Definition of Terms

fcLK: the switched capacitor filter external clock frequency. $\mathbf{f}_{\mathbf{0}}$ : center of frequency of the second order function complex pole pair. $f_{0}$ is measured at the bandpass output of each $1 / 2$ MF10, and it is the frequency of the bandpass peak occurrence.
Q: quality factor of the 2nd order function complex pole pair. $Q$ is also measured at the bandpass output of each $1 / 2$ MF10 and it is the ratio of $f_{0}$ over the -3 dB bandwidth of the 2nd order bandpass filter. The value of $Q$ is not measured at the lowpass or highpass outputs of the filter, but its value relates to the possible amplitude peaking at the above outputs.
$H_{\text {OBP: }}$ the gain in (V/V) of the bandpass output at $f=f_{0}$. Holp: the gain in (V/V) of the lowpass output of each $1 / 2$ MF10 at $\mathrm{f} \rightarrow 0 \mathrm{~Hz}$.
 MF10 as $f \rightarrow f_{C L K} / 2$.
Qz: the quality factor of the 2nd order function complex zero pair, if any. ( $Q_{Z}$ is a parameter used when an allpass output is sought and unlike $Q$ it cannot be directly measured).
$f_{Z}$ : the center frequency of the 2nd order function complex zero pair, if any. If $f_{Z}$ is different from $f_{0}$, and if the $Q_{Z}$ is quite high it can be observed as a notch frequency at the allpass output.
$\mathrm{f}_{\text {notch }}$ : the notch frequency observed at the notch output(s) of the MF10.
$\mathrm{H}_{\mathrm{ON}_{1}}$ : the notch output gain as $f \rightarrow 0 \mathrm{~Hz}$.
$\mathrm{H}_{\mathrm{ON}_{2}}$ : the notch output gain as $f \rightarrow \mathrm{f}_{\mathrm{CLK}} / 2$.

| National Semiconductor Corporation |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
| Device \# | Type | Function | $\begin{aligned} & \text { Max } \\ & \text { Order } \end{aligned}$ | Max Freq <br> Accuracy | Freq <br> Range | Typ. Q <br> Accuracy | $\begin{gathered} \operatorname{Max} \\ \mathbf{F \times Q} \end{gathered}$ |
| MF10 (S, T) | Universal | Universal | 4th | $\pm 0.6 \%$ | $0.1-30 \mathrm{kHz}$ | $\pm 2 \%$ | 200 kHz |
| MF8 ( ) $^{\text {( }}$ | Bandpass | Chebyshev Butterworth | 4th | $\pm 1.0 \%$ | $0.1-20 \mathrm{kHz}$ | $\pm 2 \%$ | 5 MHz |
| MF6 (S, T) | Lowpass | Butterworth | 6th | $\pm 1.0$ | $0.1-20 \mathrm{kHz}$ | N/A | N/A |
| MF5 (S) | Universal | Universal | 2nd | $\pm 1.0 \%$ | $0.1-30 \mathrm{kHz}$ | $\pm 6 \%$ | 200 kHz |
| MF4 (S) | Lowpass | Butterworth | 4th | $\pm 0.6 \%$ | $0.1-20 \mathrm{kHz}$ | N/A | N/A |
| *LMF100 | Universal | Universal | 4th | $\pm 0.6 \%$ | 40 kHz | $\pm 2 \%$ | 1.8 MHz |
| *LMF60 | Lowpass | Butterworth | 6th | $\pm 0.6 \%$ | 40 kHz | N/A | N/A |

S Surface Mount Available
T Extended Temperature Available

* Advance Information


## Analog Switch Definition of Terms

$\mathbf{R}_{\mathrm{ON}}$ : Resistance between the output and the input of an addressed channel.
$I_{s}$ : Current at any switch input. This is leakage current when the switch is ON .
$I_{D}$ : Current at any switch input going into the switch. This is leakage current when the switch is OFF.
Cs: Capacitance between any open terminal " S " and ground.
$C_{D}$ : Capacitance between any open terminal " $D$ " and ground.
$\mathbf{I}_{\mathbf{D}}$ - $\mathbf{I}_{\mathbf{S}}$ : Leakage current that flows from the closed switch into the body. This leakage is the difference between the current $I_{D}$ going into the switch and the current $I_{S}$ going out of the switch.
$\mathbf{t}_{\text {RAN }}$ : Delay time when switching from one address state to another.
toN: Delay time between the $50 \%$ points of an enable input and the switch ON condition.
$t_{\text {OFF: }}$ Delay time between the $50 \%$ points of the enable input and the switch OFF condition.

## Analog Switch/Multiplexer Selection Guide

| Part Number | Function | Logic Input | $\begin{gathered} \mathbf{V}_{\mathbf{S}} \\ \text { (Typ) } \end{gathered}$ | Ton/Toff ns (Typ) | $\begin{gathered} \mathrm{R}_{\mathrm{ON}} \\ \Omega \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AH5011 | QUAD SPST | TTL, CMOS | - | 150/300 | 100 |
| AH5012 |  | TTL, CMOS | - | 150/300 | 150 |
| CD4016 |  | CMOS | $\pm 7.5$ | 20/40 | 850 |
| CD4066 |  | cMOS | $\pm 7.5$ | 25/50 | 280 |
| LF11201/LF13201 |  | TTL | $\pm 15$ | 90/500 | 200 |
| LF11202/LF13202 |  | TTL | $\pm 15$ | 90/500 | 200 |
| LF11331/LF13331 |  | TTL | $\pm 15$ | 90/500 | 200 |
| LF11332/LF13332 |  | TTL | $\pm 15$ | 90/500 | 200 |
| LF11333/LF13333 |  | TTL | $\pm 15$ | 90/500 | 200 |
| MM74HC4016 |  | CMOS | $\pm 12$ | 5/8 | 40 |
| AH5020 | DUAL SPDT | TTL, CMOS | - | 150/300 | 150 |
| CD4053 | TRIPLE SPDT | CMOS | $\pm 7.5$ | 160/75 | 300 |
| MM74HC4053 |  | CMOS | $\pm 6.0$ | 15/16 | 40 |
| AH5009 | 4-CHANNEL | TTL, CMOS | - | 150/300 | 100 |
| AH5010 |  | TTL, CMOS | - | 150/300 | 150 |
| CD4052 | 4-CHANNEL | cMOS | $\pm 7.5$ | 160/75 | 300 |
| CD4529B | DIFFERENTIAL | CMOS | $\pm 7.5$ | 50 | 350 |
| LF13509 |  | TTL, CMOS | $\pm 18$ | 1600/200 | 350 |
| MM74HC4052 |  | CMOS | $\pm 6.0$ | 15/16 | 40 |
| CD4051 | 8-CHANNEL | CMOS | $\pm 7.5$ | 160/75 | 300 |
| CD4529B |  | CMOS | $\pm 7.5$ | 50 | 350 |
| LF13508 |  | TTL, CMOS | $\pm 18$ | 1600/200 | 350 |
| MM74HC4051 |  | CMOS | $\pm 6.0$ | 15/16 | 40 |

# Definition Of Terms A/D Converters 

Conversion Time: The time required for a complete measurement by an analog-to-digital converter.
DC Common-Mode Error: This specification applies to ADCs with differential inputs. It is the change in the output code that occurs when the analog voltages on the two inputs are changed by an equal amount. It is expressed in LSBs.
Differential Nonlinearity: Ideally, any two adjacent digital codes correspond to measured analog voltages that are exactly one LSB apart. Differential non-linearity is a measure of the worst case deviation from the ideal 1 LSB step. For example, a DAC with a 1.5 LSB output change for a 1 LSB digital code change exhibits $1 / 2$ LSB differential non-linearity. Differential non-linearity may be expressed in fractional bits or as a percentage of full scale. A differential non-linearity greater than 1 LSB will lead to a non-monotonic transfer function in a DAC and missing codes in an ADC.
Gain Error (Full Scale Error): For an ADC, the difference (usually expressed in LSBs) between the input voltage that should ideally produce a full scale output code and the actual input voltage that produces that code. For DACs, it is the difference between the output voltage (or current) with full scale input code and the ideal voltage (or current) that should exist with a full scale input code.
Gain Temperature Coefficient (Full Scale Temperature Coefficient): Change in gain error divided by change in temperature. Usually expressed in parts per million per degree Celsius (ppm/ ${ }^{\circ} \mathrm{C}$ ).
Integral Nonlinearity (Linearity Error): Worst case deviation from the line between the endpoints (zero and full scale). Can be expressed as a percentage of full scale or in fractions of an LSB.
LSB (Least-Significant Bit): In a binary coded system this is the bit that carries the smallest value or weight. Its value is the full scale voltage (or current) divided by 2 n, where n is the resolution of the converter.
Missing Codes: When an incremental increase or decrease in input voltage causes the converter to increment or decrement its numeric output by more than one LSB the converter is said to exhibit "missing codes". If there are missing codes, there is a numeric value on the output on the converter which cannot be reached by any input voltage value.
Monotonicity: A monotonic function has a slope whose sign does not change. A monotonic DAC has an output that changes in the same direction (or remains constant) for each increase in the input code. The converse is true for decreasing codes.
MSB (Most Significant Bit): In a binary coded system this is the bit that has the largest value or weight. Its value is one half of full scale.

Multiplying DAC: In a sense, every DAC is a multiplying DAC since the output voltage (or current) is equal to the reference voltage times a constant determined by the digital input code divided by $2^{n}$ ( $n$ is the number of bits of resolution). In a two quadrant multiplying DAC the reference voltage or the digital input code can change the output voltage polarity. If both the reference voltage and the digital code change the output voltage polarity four quadrant multiplication exists.
Offset Error (Zero Error): In a DAC, this is the output voltage that exists when the input digital code is set to give an ideal output of zero volts. In the case of an ADC, this is the difference between the ideal input voltage ( $1 / 2$ LSB) and the actual input voltage that is needed to make the transition from zero to 1 LSB. All the digital codes in the transfer curve are offset by the same value. Many converters allow nulling of offset with an external potentiometer. Offset error is usually expressed in LSBs.
Power Supply Rejection (Power Supply Sensitivity): The sensitivity of a converter to changes in the dc power supply voltages.
Quantizing Error: The error inherent in all A/D conversions. Since even an "ideal" converter has finite resolution, any analog voltage that falls between two adjacent output codes will result in an output code that is inaccurate by up to $1 / 2$ LSB.
Ratiometric Operation: Many A/D applications require a stable and accurate reference voltage against which the input voltage is compared. This approach results in an absolute conversion. Some applications, however, use transducers or other signal sources whose output voltages are proportional to some external reference. In these ratiometric applications, the reference for the signal source should be connected to the reference input of the converter. Thus, any variations in the source reference voltage will also change the converter reference voltage and produce an accurate conversion.
Resolution: The smallest analog increment corresponding to a 1 LSB converter code change. For converters, resolution is normally expressed in bits, where the number of analog levels is equal to $2^{n}$. As an example, a 12-bit converter divides the analog signal into $2^{12}=4096$ discrete voltage (or current) levels.
Settling Time: The time from a change in input code until a DAC's output signal remains within $\pm 1 / 2$ LSB (or some other specified tolerance) of the final value.

| National Semiconductor Corporation |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |
| Part No. | Resolution (Bits) | Absolute Accuracy (Max) | Conversion Time | Input <br> Voltage <br> Range | Output <br> Logic <br> Levels | Supplies <br> (V) | Temperature Range* |  |  | Package | Comments |
|  |  |  |  |  |  |  | M | 1 | C |  |  |
| A/D CONVERTER |  |  |  |  |  |  |  |  |  |  |  |
| ADC0800 | 8 | $\pm 2$ LSB | $50 \mu \mathrm{~s}$ | $\pm 5 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5, - 12 | - |  | $\bullet$ | 18-Pin DIP |  |
| ADC0801 | 8 | $\pm 1 / 4 \mathrm{LSB}$ | $110 \mu \mathrm{~s}$ | 5V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 | $\bullet$ | $\bullet$ |  | 20-Pin DIP | Differential Input |
| ADC0802 | 8 | $\pm 1 / 2$ LSB | $110 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \end{array}$ | +5 | $\bullet$ | $\bullet$ | $\bullet$ | $\left\lvert\, \begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \text { SO } \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}\right.$ | Differential Input |
| ADC0803 | 8 | $\pm 1 / 2$ LSB | $110 \mu \mathrm{~s}$ | 5 V | $\left\lvert\, \begin{aligned} & \text { TTL, } \\ & \text { TRI-STATE } \end{aligned}\right.$ | +5 | $\bullet$ | - | - | $\left\lvert\, \begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \text { SO } \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}\right.$ | Differential Input |
| ADC0804 | 8 | $\pm 1$ LSB | $110 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \end{array}$ | +5 |  | $\bullet$ | $\bullet$ | $\left\lvert\, \begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \mathrm{SO} \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}\right.$ | Differential Input |
| ADC0805 | 8 | $\pm 1$ LSB | $110 \mu \mathrm{~s}$ | 5V | TTL, <br> TRI-STATE | +5 |  | $\bullet$ |  | 20-Pin DIP | Ratiometric Operation |
| ADC0808 | 8 | $\pm 1 / 2$ LSB | $100 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 | $\bullet$ | $\bullet$ |  | $\begin{array}{\|l\|} \hline 28-\operatorname{Pin} \text { DIP } \\ 28-\mathrm{Pin} \text { PCC } \\ \hline \end{array}$ | 8-Channel MUX |
| ADC0809 | 8 | $\pm 1$ LSB | $100 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 |  | $\bullet$ |  | $\begin{array}{\|l\|} \hline 28-P i n ~ D I P \\ 28-P i n ~ P C C \\ \hline \end{array}$ | 8-Channel MUX |
| ADC0811B | 8 | $\pm 1 / 2$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 |  | $\bullet$ | - | $\left\lvert\, \begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}\right.$ | 11-Channel Serial I/O |
| ADC0811C | 8 | $\pm 1$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 |  | $\bullet$ | - | $\begin{array}{\|l\|} \hline 20-\operatorname{Pin} \text { DIP } \\ 20-\operatorname{Pin} \text { PCC } \\ \hline \end{array}$ | 11-Channel Serial I/O |
| ADC0816 | 8 | $\pm 1 / 2$ LSB | $100 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 | $\bullet$ | $\bullet$ |  | 40-Pin DIP | 16-Channel MUX |
| ADC0817 | 8 | $\pm 1$ LSB | $100 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 |  | $\bullet$ |  | 40-Pin DIP | 16-Channel MUX |
| ADC0819B | 8 | $\pm 1 / 2$ LSB | $16 \mu \mathrm{~s}$ | 5V | TTL | +5 |  | - | - | $\begin{array}{\|l\|} \hline 28-\mathrm{Pin} \text { DIP } \\ 28-\mathrm{Pin} \text { PCC } \\ \hline \end{array}$ | 19-Channel Serial I/O |
| ADC0819C | 8 | $\pm 1$ LSB | $16 \mu \mathrm{~s}$ | 5 V | TTL | +5 |  | $\bullet$ | - | $\begin{array}{\|l\|} \hline 28-\mathrm{Pin} \text { DIP } \\ 28-\mathrm{Pin} \text { PCC } \\ \hline \end{array}$ | 19-Channel Serial I/O |
| ADC0820B | 8 | $\pm 1 / 2$ LSB | $1.2 \mu \mathrm{~s}$ | 5 V | $\begin{aligned} & \text { TTL, } \\ & \text { TRI-STATE } \end{aligned}$ | +5 | - | $\bullet$ | $\bullet$ | $\begin{array}{\|l\|} \hline 20-\mathrm{Pin} \text { DIP } \\ 20-\mathrm{Pin} \text { SO } \\ 20-\mathrm{Pin} \text { PCC } \\ \hline \end{array}$ | Built-In Track and Hold Function |
| ADC0820C | 8 | $\pm 1$ LSB | $1.2 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \end{array}$ | +5 | - | - | - | $\begin{array}{\|l\|} 20-\mathrm{Pin} \text { DIP } \\ 20-\mathrm{Pin} \mathrm{SO} \\ 20-\mathrm{Pin} \text { PCC } \end{array}$ | Built-In Track and Hold Function |

A/D Converter Selection Guide (Continued)

| Part <br> No. | Resolution (Bits) | Absolute Accuracy (Max) | Conversion Time | Input <br> Voltage <br> Range | Output Logic Levels | Supplies <br> (V) | Temperature Range* |  |  | Package | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | M | 1 | C |  |  |

A/D CONVERTER (Continued)

| ADC0829B | 8 | $\pm 1 / 2 \mathrm{LSB}$ | $100 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | $\bullet$ |  | 28-Pin DIP | Additional Digital Input Capability |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC0829C | 8 | $\pm 1$ LSB | $100 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 | $\bullet$ |  | 28-Pin DIP | Additional Digital Input Capability |
| ADC0831B | 8 | $\pm 1 / 2$ LSB | $32 \mu s$ | 5 V | TTL | +5 | - | - | 8-Pin DIP | Serial I/O |
| ADC0831C | 8 | $\pm 1 \mathrm{LSB}$ | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | - | 8-Pin DIP | Serial I/O |
| ADC0832B | 8 | $\pm 1 / 2$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | - | 8-Pin DIP | 2-Channel <br> Serial I/O |
| ADC0832C | 8 | $\pm 1$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | $\bullet$ | $\bullet$ | 8-Pin DIP | 2-Channel <br> Serial I/O |
| ADC0833B | 8 | $\pm 1 / 2$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | - | 14-Pin DIP | 4-Channel <br> Serial I/O |
| ADC0833C | 8 | $\pm 1$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | - | 14-Pin DIP | 4-Channel <br> Serial I/O |
| ADC0834B | 8 | $\pm 1 / 2$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | $\bullet$ | - | 14-Pin DIP | 4-Channel Serial I/O |
| ADC0834C | 8 | $\pm 1$ LSB | $32 \mu \mathrm{~s}$ | 5V | TTL | +5 | $\bullet$ | - | 14-Pin DIP | 4-Channel <br> Serial I/O |
| ADC0838B | 8 | $\pm 1 / 2$ LSB | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | $\bullet$ | $\left\lvert\, \begin{aligned} & 20-\text { Pin DIP } \\ & 20-\text { Pin PCC } \end{aligned}\right.$ | 8-Channel <br> Serial I/O |
| ADC0838C | 8 | $\pm 1 \mathrm{LSB}$ | $32 \mu \mathrm{~s}$ | 5 V | TTL | +5 | - | - | $\begin{array}{\|l\|} 20-\text { Pin DIP } \\ 20-P i n ~ P C C ~ \end{array}$ | 8-Channel <br> Serial I/O |
| ADC0841B | 8 | $\pm 1 / 2$ LSB | $40 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | - | $\bullet$ | $\begin{array}{\|l\|} \hline 20-\text { Pin DIP } \\ 20-\text { Pin PCC } \\ \hline \end{array}$ | Differential Input, Internal Clock |
| ADC0841C | 8 | $\pm 1 \mathrm{LSB}$ | $40 \mu \mathrm{~S}$ | 5V | TTL, TRI-STATE | +5 | - | - | $\begin{array}{\|l\|} \hline 20-\text { Pin DIP } \\ 20-\text { Pin PCC } \end{array}$ | Differential Input, Internal Clock |
| ADC0844B | 8 | $\pm 1 / 2$ LSB | $40 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | 20-Pin DIP | 4-Channel MUX, Internal Clock |
| ADC0844C | 8 | $\pm 1$ LSB | $40 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | 20-Pin DIP | 4-Channel MUX, Internal Clock |
| ADC0848B | 8 | $\pm 1 / 2$ LSB | $40 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | $\begin{array}{\|l\|} \hline 28-P i n ~ D I P ~ \\ 28-P i n ~ P C C ~ \end{array}$ | 8-Channel MUX, Internal Clock |
| ADC0848C | 8 | $\pm 1$ LSB | $40 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | $\begin{aligned} & \text { 28-Pin DIP } \\ & \text { 28-Pin PCC } \end{aligned}$ | 8-Channel MUX, Internal Clock |
| ADC1001C | 10 | $\pm 1$ LSB | $200 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | 20-Pin DIP | 8-Bit Bus Compatible, Differential Input |
| ADC1005B | 10 | $\pm 1 / 2$ LSB | $50 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 | - | $\bullet$ | $\left\lvert\, \begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}\right.$ | 8-Bit Bus Compatible, Differential Input |

## A/D Converter Selection Guide (Continued)

| Part No. | Resolution (Bits) | Absolute <br> Accuracy (Max) | Conversion Time | Input <br> Voltage Range |  | Supplies <br> (V) | Temperature Range* |  |  | Package | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | M | I | C |  |  |
| A/D CONVERTER (Continued) |  |  |  |  |  |  |  |  |  |  |  |
| ADC1005C | 10 | $\pm 1$ LSB | $50 \mu \mathrm{~s}$ | 5 V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \end{array}$ | +5 | $\bullet$ | $\bullet$ | $\bullet$ | $\begin{aligned} & 20-\mathrm{Pin} \text { DIP } \\ & 20-\mathrm{Pin} \text { PCC } \end{aligned}$ | 8-Bit Bus Compatible, Differential Input |
| ADC1021C | 10 | $\pm 1$ LSB | $200 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 |  | $\bullet$ | - | 24-Pin DIP | Differential Input |
| ADC1025B | 10 | $\pm 1 / 2 \mathrm{LSB}$ | $50 \mu \mathrm{~s}$ | 5V | TTL, TRI-STATE | +5 | $\bullet$ | $\bullet$ | $\bullet$ | $\begin{aligned} & 24-\mathrm{Pin} \text { DIP } \\ & 28-\mathrm{Pin} \text { PCC } \end{aligned}$ | Differential Input |
| ADC1025C | 10 | $\pm 1 \mathrm{LSB}$ | $50 \mu \mathrm{~s}$ | 5 V | TTL, TRI-STATE | +5 | - | $\bullet$ | $\bullet$ | $\begin{array}{\|l\|} \hline 24-\mathrm{Pin} \text { DIP } \\ \text { 28-Pin PCC } \\ \hline \end{array}$ | Differential Input |
| ADC1205B | $12+$ sign | $\pm 1 / 2 \mathrm{LSB}$ | $100 \mu \mathrm{~s}$ | $\pm 5 \mathrm{~V}$ | $\begin{aligned} & \text { TTL, } \\ & \text { TRI-STATE } \end{aligned}$ | $+5, \pm 5$ |  | $\bullet$ | $\bullet$ | 24-Pin DIP | 8-Bit Bus Compatible, Differential Input |
| ADC1205C | $12+$ sign | $\pm 1$ LSB | $100 \mu \mathrm{~s}$ | $\pm 5 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \end{array}$ | $+5, \pm 5$ |  | $\bullet$ | - | 24-Pin DIP | 8-Bit Bus Compatible, Differential Input |
| ADC1210 | 12 | $\pm 3 / 4$ LSB | $200 \mu \mathrm{~s}$ | 10.2 V | CMOS | +5 to $\pm 15$ | $\bullet$ | $\bullet$ |  | 24-Pin DIP |  |
| ADC1211 | 12 | $\pm 2 \mathrm{LSB}$ | $200 \mu \mathrm{~s}$ | 10.2 V | CMOS | +5 to $\pm 5$ | - | - |  | 24-Pin DIP |  |
| ADC1225B | $12+$ sign | $\pm 1 / 2$ LSB | $100 \mu \mathrm{~s}$ | $\pm 5 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | $+5, \pm 5$ |  | $\bullet$ | - | 28-Pin DIP | Differential Input |
| ADC1225C | $12+$ sign | $\pm 1 \mathrm{LSB}$ | $100 \mu \mathrm{~s}$ | $\pm 5 \mathrm{~V}$ | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | $+5, \pm 5$ |  | $\bullet$ | - | 28-Pin DIP | Differential Input |
| ADC3511 | 31/2-Digit | 0.05\% | 200 ms | 2V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 |  |  | - | 24-Pin DIP | Integrating $\mu$ P Compatible |
| ADC3711 | 33/4-Digit | 0.05\% | 400 ms | 2V | $\begin{array}{\|l\|} \hline \text { TTL, } \\ \text { TRI-STATE } \\ \hline \end{array}$ | +5 |  |  | $\bullet$ | 24-Pin DIP | Integrating $\mu$ P Compatible |
| LM131 | V-F | 0.01\% | N/A | $\mathrm{V}_{\mathrm{Cc}}-2 \mathrm{~V}$ | Open Collector | +5 to +40 | $\bullet$ | $\bullet$ | - | $\begin{aligned} & \text { 8-Pin DIP or } \\ & \text { TO-99 Can } \end{aligned}$ | Voltage-toFrequency Converter 100 kHz Max |

DIGITAL VOLTMETER

| ADD3501 | $31 / 2$-Digit | $0.05 \%$ | 200 ms | 2 V | $7-$-Segment <br> LED Drive | +5 |  |  | $\bullet$ | 28 -Pin DIP | $31 / 2$-Digit <br> LED DVM |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADD3701 | $31 / 2$-Digit | $0.05 \%$ | 400 ms | 2 V | $7-S e g m e n t$ <br> LED Drive | +5 |  |  | $\bullet$ | 28 -Pin DIP | $33 / 4$-Digit <br> LED DVM |

[^0]
# Definition of Terms D/A Converters 

Conversion Time: The time required for a complete measurement by an analog-to-digital converter.
DC Common-Mode Error: This specification applies to ADCs with differential inputs. It is the change in the output code that occurs when the analog voltages on the two inputs are changed by an equal amount. It is expressed in LSBs.
Differential Nonlinearity: Ideally, any two adjacent digital codes correspond to measured analog voltages that are exactly one LSB apart. Differential non-linearity is a measure of the worst case deviation from the ideal 1 LSB step. For example, a DAC with a 1.5 LSB output change for a 1 LSB digital code change exhibits $1 / 2$ LSB differential non-linearity. Differential non-linearity may be expressed in fractional bits or as a percentage of full scale. A differential non-linearity greater than 1 LSB will lead to a non-monotonic transfer function in a DAC and missing codes in an ADC.
Gain Error (Full Scale Error): For an ADC, the difference (usually expressed in LSBs) between the input voltage that should ideally produce a full scale output code and the actual input voltage that produces that code. For DACs, it is the difference between the output voltage (or current) with full scale input code and the ideal voltage (or current) that should exist with a full scale input code.
Gain Temperature Coefficient (Full Scale Temperature Coefficient): Change in gain error divided by change in temperature. Usually expressed in parts per million per degree Celsius (ppm/ ${ }^{\circ} \mathrm{C}$ ).
Integral Nonlinearity (Linearity Error): Worst case deviation from the line between the endpoints (zero and full scale). Can be expressed as a percentage of full scale or in fractions of an LSB.
LSB (Least-Significant Bit): In a binary coded system this is the bit that carries the smallest value or weight. Its value is the full scale voltage (or current) divided by $2^{n}$, where n is the resolution of the converter.
Monotonicity: A monotonic function has a slope whose sign does not change. A monotonic DAC has an output that changes in the same direction (or remains constant) for each increase in the input code. The converse is true for decreasing codes.
MSB (Most Significant Bit): In a binary coded system this is the bit that has the largest value or weight. Its value is one half of full scale.

Multiplying DAC: In a sense, every DAC is a multiplying DAC since the output voltage (or current) is equal to the reference voltage times a constant determined by the digital input code divided by $2^{n}$ ( $n$ is the number of bits of resolution). In a two quadrant multiplying DAC the reference voltage or the digital input code can change the output voltage polarity. If both the reference voltage and the digital code change the output voltage polarity, four quadrant multiplication exists.
Offset Error (Zero Error): In a DAC, this is the output voltage that exists when the input digital code is set to give an ideal output of zero volts. In the case of an ADC, this is the difference between the ideal input voltage ( $1 / 2$ LSB) and the actual input voltage that is needed to make the transition from zero to 1 LSB. All the digital codes in the transfer curve are offset by the same value. Many converters allow nulling of offset with an external potentiometer. Offset error is usually expressed in LSBs.
Power Supply Rejection (Power Supply Sensitivity): The sensitivity of a converter to changes in the dc power supply voltages.
Quantizing Error: The error inherent in all A/D conversions. Since even an "ideal" converter has finite resolution, any analog voltage that falls between two adjacent output codes will result in an output code that is inaccurate by up to $1 / 2$ LSB.
Ratiometric Operation: Many A/D applications require a stable and accurate reference voltage against which the input voltage is compared. This approach results in an absolute conversion. Some applications, however, use transducers or other signal sources whose output voltages are proportional to some external reference. In these ratiometric applications, the reference for the signal source should be connected to the reference input of the converter. Thus, any variations in the source reference voltage will also change the converter reference voltage and produce an accurate conversion.
Resolution: The smallest analog increment corresponding to a 1 LSB converter code change. For converters, resolution is normally expressed in bits, where the number of analog levels is equal to $2^{n}$. As an example, a 12-bit converter divides the analog signal into $2^{12}=4096$ discrete voltage (or current) levels.
Settling Time: The time from a change in input code until a DAC's output signal remains within $\pm 1 / 2$ LSB (or some other specified tolerance) of the final value.

| National Semiconductor Corporation |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D/A Converter Selection Guide |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { Part } \\ & \text { No. } \end{aligned}$ | Resolution (Bits) | Linearity <br> @ $25^{\circ} \mathrm{C}$ <br> \% (Max) | $\begin{gathered} \hline \text { Settling } \\ \text { Time } \\ (+1 / 2 \text { LSB }) \end{gathered}$ | Supplies (V) | Temperature Range* |  |  | Package | Comments |
|  |  |  |  |  | M | 1 | C |  |  |
| ADC0852 | 8 | 0.19 |  | 5 |  | - | - | 8 -Pin DIP | DAC, Comparator, Serial Input |
| ADC0854 | 8 | 0.19 |  | 5 |  | - | - | 14-Pin DIP | DAC, Comparator, Serial Input |
| DAC0800 | 8 | 0.19 | 100 ns | $\pm 5$ to $\pm 15$ | - |  | - | $\begin{aligned} & \hline \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | High-Speed Multiplying |
| DAC0801 | 8 | 0.39 | 100 ns | $\pm 5$ to $\pm 15$ | - |  | - | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | High-Speed Multiplying |
| DAC0802 | 8 | 0.10 | 100 ns | $\pm 5$ to $\pm 15$ | - |  | - | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | High-Speed Multiplying |
| DAC0806 | 8 | 0.78 | 150 ns | $\pm 5$ to $\pm 15$ |  |  | - | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | Multiplying |
| DAC0807 | 8 | 0.39 | 150 ns | $\pm 5$ to $\pm 15$ |  |  | - | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | Multiplying |
| DAC0808 | 8 | 0.19 | 150 ns | $\pm 5$ to $\pm 15$ | - |  | - | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 16-Pin S.O. } \end{aligned}$ | Multiplying |
| DAC0830 | 8 | 0.05 | $1 \mu \mathrm{~s}$ | 5 to 15 | - | - | - | $\begin{aligned} & 20-\text { Pin DIP } \\ & 20-\text {-in S.O. } \\ & 20-\text {-Pin PCC } \end{aligned}$ | $\mu$ P Compatible 4-Quadrant Multiplying |
| DAC0831 | 8 | 0.10 | $1 \mu \mathrm{~s}$ | 5 to 15 |  |  | - | 20-Pin DIP | $\mu$ P Compatible 4-Quadrant Multiplying |
| DAC0832 | 8 | 0.20 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | - | $\begin{aligned} & \text { 20-Pin DIP } \\ & \text { 20-Pin S.O. } \\ & \text { 20-Pin PCC } \\ & \hline \end{aligned}$ | $\mu$ P Compatible 4-Quadrant Multiplying |
| DAC1000 | 10 | 0.05 | 500 ns | 5 to 15 | - | - | - | 24-Pin DIP | $\mu$ P Compatible Double Buffered |
| DAC1001 | 10 | 0.1 | 500 ns | 5 to 15 |  |  | - | 24-Pin DIP | $\mu \mathrm{P}$ Compatible Double Buffered |
| DAC1002 | 10 | 0.2 | 500 ns | 5 to 15 | - | - | - | 24-Pin DIP | $\mu$ P Compatible Double Buffered |
| DAC1006 | 10 | 0.05 | 500 ns | 5 to 15 | - | - | - | 20-Pin DIP | $\mu \mathrm{P}$ Compatible Double Buffered |
| DAC1007 | 10 | 0.1 | 500 ns | 5 to 15 |  | - | - | 20-Pin DIP | $\mu \mathrm{P}$ Compatible Double Buffered |
| DAC1008 | 10 | 0.2 | 500 ns | 5 to 15 | - | - | - | 20-Pin DIP | $\mu \mathrm{P}$ Compatible Double Buffered |

D/A Converter Selection Guide (Continued)

| Part No. | Resolution (Bits) | Linearity @ $\mathbf{2 5}^{\circ} \mathrm{C}$ \% (Max) | $\begin{aligned} & \text { Settling } \\ & \text { Time } \\ & (+1 / 2 \text { LSB }) \end{aligned}$ | Supplies <br> (V) | Temperature Range* |  |  | Package | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M | 1 | C |  |  |
| DAC1020 | 10 | 0.05 | 500 ns | 5 to 15 | $\bullet$ | - | $\bullet$ | 16-Pin DIP | 4-Quadrant Multiplying |
| DAC1021 | 10 | 0.1 | 500 ns | 5 to 15 | $\bullet$ | - | $\bullet$ | 16-Pin DIP | 4-Quadrant Multiplying |
| DAC1022 | 10 | 0.2 | 500 ns | 5 to 15 | - | - | - | 16-Pin DIP | 4-Quadrant Multiplying |
| DAC1208 | 12 | 0.012 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | - | 24-Pin DIP | $\mu \mathrm{P}$ Compatible 4-Quadrant Multiplying |
| DAC1209 | 12 | 0.024 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | $\bullet$ | $\bullet$ | 24-Pin DIP | $\mu \mathrm{P}$ Compatible 4-Quadrant Multiplying |
| DAC1210 | 12 | 0.05 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | - | 24-Pin DIP | $\mu \mathrm{P}$ Compatible 4-Quadrant Multiplying |
| DAC1218 | 12 | 0.012 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | - | 18-Pin DIP | 4-Quadrant Multiplying |
| DAC1219 | 12 | 0.024 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | - | 18-Pin DIP | 4-Quadrant Multiplying |
| DAC1220 | 12 | 0.05 | 500 ns | 5 to 15 | - | - | - | 18-Pin DIP | 4-Quadrant Multiplying |
| DAC1221 | 12 | 0.1 | 500 ns | 5 to 15 |  |  | - | 18-Pin DIP | 4-Quadrant <br> Multiplying |
| DAC1222 | 12 | 0.2 | 500 ns | 5 to 15 | - | - | - | 18-Pin DIP | 4-Quadrant Multiplying |
| DAC1230 | 12 | 0.012 | $1 \mu \mathrm{~S}$ | 5 to 15 |  | - | - | 20-Pin DIP | $\mu \mathrm{P}$ Compatible 4-Quadrant <br> Multiplying |
| DAC1231 | 12 | 0.024 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | $\bullet$ | 20-Pin DIP | $\mu$ P Compatible 4-Quadrant <br> Multiplying |
| DAC1232 | 12 | 0.05 | $1 \mu \mathrm{~s}$ | 5 to 15 |  | - | $\bullet$ | 20-Pin DIP | $\mu$ P Compatible 4-Quadrant Multiplying |
| DAC1265A | 12 | 0.006 | 200 ns | $\pm 15$ | $\bullet$ |  | - | 24-Pin DIP | High-Speed |
| DAC1265 | 12 | 0.012 | 200 ns | $\pm 15$ | - |  | - | 24-Pin DIP | High-Speed |
| DAC1266A | 12 | 0.006 | 200 ns | $\pm 12$ to $\pm 15$ | - |  | - | 24-Pin DIP | High-Speed |
| DAC1266 | 12 | 0.012 | 200 ns | $\pm 12$ to $\pm 15$ | - |  | - | 24-Pin DIP | High-Speed |

${ }^{*}$ Ambient temperature range for " M " is $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, " 1 " is $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ or $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, " C " $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## Sample and Hold Definition of Terms

Acquisition Time: The time required to acquire a new ana$\log$ input voltage with an output step of 10 V . Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode.
Aperture Time: The delay required between "Hold" command and an input analog transition, so that the transition does not affect the held output.
Dynamic Sampling Error: The error introduced into the held output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and input slew rate. Note that this error term occurs even for long sample times.

Gain Error: The ratio of output voltage swing to input voltage swing in the sample mode expressed as a percent difference.
Hold Settling Time: The time required for the output to settle within 1 mV of final value after the "hold" logic command.
Hold Step: The voltage step at the output of the sample and hold when switching from sample mode to hold mode with a steady (DC) analog input voltage. Logic swing is 5 V .

Sample and Hold Selection Guide

|  | LF198A | LF398A | LF198 | LF398 | LF298 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Accuracy Gain/Offset Error | 0.01 | 0.01 | 0.02 | 0.02 | 0.02 | \% Max |
| Offset Voltage | 2 | 3 | 5 | 10 | 5 | mV Max |
| Droop Rate $\left(25^{\circ} \mathrm{C}\right)$ $\begin{aligned} & C_{S}=1000 \mathrm{pF} \\ & C_{S}=10000 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 30 \\ 3 \end{gathered}$ | $\begin{gathered} 30 \\ 3 \end{gathered}$ | $\begin{gathered} 30 \\ 3 \end{gathered}$ | $\begin{gathered} 30 \\ 3 \end{gathered}$ | $\begin{gathered} 30 \\ 3 \\ \hline \end{gathered}$ | $\mathrm{mV} / \mathrm{sec}$ |
| $\begin{aligned} & \text { Acquisition Time }\left(25^{\circ} \mathrm{C}\right) \\ & \mathrm{C}_{\mathrm{S}}=1000 \mathrm{pF} \\ & \mathrm{C}_{S}=10000 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 20 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ \hline \end{gathered}$ | $\mu \mathrm{S}$ |
| Aperture Time ( $25^{\circ} \mathrm{C}$ ) | 25 | 25 | 25 | 25 | 25 | ns |
| Temperature Range | -55 to +125 | 0 to +70 | -55 to +125 | 0 to +70 | -25 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Comment | Low Drift | Low Drift | General Purpose | General <br> Purpose | Low Drift |  |

National

## Temperature Sensor Selection Guide

| Part | Temp. Range | ${ }^{*}$ Accuracy | Output Scale |
| :---: | :---: | :---: | :---: |
| LM34A | $-50^{\circ} \mathrm{F}$ to $+300^{\circ} \mathrm{F}$ | $\pm 2.0^{\circ} \mathrm{F}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| LM34 | $-50^{\circ} \mathrm{F}$ to $+300^{\circ} \mathrm{F}$ | $\pm 3.0^{\circ} \mathrm{F}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| LM34CA | $-40^{\circ} \mathrm{F}$ to $+230^{\circ} \mathrm{F}$ | $\pm 2.0^{\circ} \mathrm{F}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| LM34C | $-40^{\circ} \mathrm{F}$ to $+230^{\circ} \mathrm{F}$ | $\pm 3.0^{\circ} \mathrm{F}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| LM34D | $+32^{\circ} \mathrm{F}$ to $+212^{\circ} \mathrm{F}$ | $\pm 4.0^{\circ} \mathrm{F}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| LM35A | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\pm 1.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| LM35 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\pm 1.5^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| LM35CA | $-40^{\circ} \mathrm{C}$ to $+110^{\circ} \mathrm{C}$ | $\pm 1.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| LM35C | $-40^{\circ} \mathrm{C}$ to $+110^{\circ} \mathrm{C}$ | $\pm 1.5^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| LM35D | $0^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 2.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| LM134-3 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 3.0^{\circ} \mathrm{C}$ | $I_{\text {SET }} \propto{ }^{\circ} \mathrm{K}$ |
| LM134-6 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 6.0^{\circ} \mathrm{C}$ | ISET $^{0}{ }^{\circ} \mathrm{k}$ |
| LM234-3 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 3.0^{\circ} \mathrm{C}$ | $I_{\text {SET }} \propto{ }^{\circ} \mathrm{k}$ |
| LM234-6 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 6.0^{\circ} \mathrm{C}$ | $\mathrm{I}_{\text {SET }} \propto{ }^{\circ} \mathrm{K}$ |
| LM135A | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\pm 1.3^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM135 | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\pm 2.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM235A | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.3^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM235 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 2.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM335A | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 2.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM335 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 4.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ |
| LM3911 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 10.0^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{k}$ ( $\mathrm{r}{ }^{\circ} \mathrm{F}$ ) |

*Note: Accuracy is measured over $T$ (Min) to $T$ (Max) uncalibrated
Note: The LM134/234/334 3-Terminal Adjustable current sources Datasheet can be found in Linear 1, Section 1.


| Shunt Type (Continued) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reverse Breakdown Voltage ( $\mathrm{V}_{\mathrm{R}}$ ) | Device | Operating Temp. Range* | Voltage Tolerance Max, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | Temperature Drift |  | Operating Current Range, $\mathrm{I}_{\mathrm{R}}$ | Output Dynamic Impedance (Тур) |
|  |  |  |  | $\begin{array}{\|c\|} \hline \text { ppm } /{ }^{\circ} \mathrm{C} \\ \text { (Max) } \end{array}$ | Over <br> Range |  |  |
| 5.0 | LM136A | M | $\pm 1 \%$ | 72 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 5.0 | LM136 | M | $\pm 2 \%$ | 72 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 5.0 | LM236A | 1 | $\pm 1 \%$ | 72 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 5.0 | LM236 | 1 | $\pm 2 \%$ | 72 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 5.0 | LM336B | C | $\pm 2 \%$ | 54 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 5.0 | LM336 | C | $\pm 4 \%$ | 54 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $400 \mu \mathrm{~A}$ to 10 mA | 0.8 |
| 6.9 | LM129A | M | +3\%, -2\% | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.6 |
| 6.9 | LM129B | M | +3\%, $-2 \%$ | 20 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.6 |
| 6.9 | LM129C | M | +3\%, -2\% | 50 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.6 |
| 6.9 | LM329B | C | $\pm 5 \%$ | 50 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.8 |
| 6.9 | LM329C | C | $\pm 5 \%$ | 20 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.8 |
| 6.9 | LM329D | C | $\pm 5 \%$ | 100 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 15 mA | 0.8 |
| 6.95 | LM199A | M | $\pm 2 \%$ | 0.5 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM199A-20 | M | Same as LM199A | with 20 pp | m guaranteed long ter | term drift. |  |
| 6.95 | LM199 | M | $\pm 2 \%$ | 1.0 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM299A | 1 | $\pm 2 \%$ | 0.5 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM299A-20 | 1 | Same as LM299A | with 20 pp | m guaranteed long ter | term drift. |  |
| 6.95 | LM299 | 1 | $\pm 2 \%$ | 1 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM399A | C | $\pm 5 \%$ | 1 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM399A-50 | C | Same as LM399A | with 50 pp | m guaranteed long ter | term drift. |  |
| 6.95 | LM399 | C | $\pm 5 \%$ | 2 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $500 \mu \mathrm{~A}$ to 10 mA | 0.5 |
| 6.95 | LM3999 | C | $\pm 5 \%$ | 5 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $600 \mu \mathrm{~A}$ to 10 mA | 0.6 |

[^1]
## Current References

| Output Current Range | Device | Operating Temperature Range | Set Current Error |  |  | Operating Voltage Range | Set Current Temperature Dependence* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $2 \mu \mathrm{~A}$ to $10 \mu \mathrm{~A}$ | $10 \mu \mathrm{~A}$ to 1 mA | 1 mA to 5 mA |  |  |
| $2 \mu \mathrm{~A}$ to 10 mA | LM134 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 8 \%$ | $\pm 3 \%$ | $\pm 5 \%$ | 1 V to 40 V | 0.96 T to 0.104T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM134-3 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | N/A | $\pm 1 \%$ | N/A | 1 V to 40V | 0.98T to 0.102T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM134-6 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | N/A | $\pm 2 \%$ | N/A | 1 V to 40 V | 0.97 T to 0.103T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM234 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $\pm 8 \%$ | $\pm 3 \%$ | $\pm 5$ | 1 V to 40 V | 0.96T to 0.104T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM234-3 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | N/A | $\pm 1 \%$ | N/A | 1 V to 40 V | 0.98T to 0.102T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM234-6 | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | N/A | $\pm 2 \%$ | N/A | 1 V to 40 V | 0.97 T to 0.103T |
| $2 \mu \mathrm{~A}$ to 10 mA | LM334 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 12 \%$ | $\pm 6 \%$ | $\pm 8 \%$ | 1 V to 40 V | 0.96T to 0.104T |

[^2]
Series Type (Buffered Output)

| Output Voltage | Device | Oper. <br> Temp. <br> Range* | Voltage Tolerance Max, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | Temperature Drift |  | Load Reg. ppm/mA | Over Current Range | Quiescent Current (mA) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ppm $/{ }^{\circ} \mathrm{C}$ <br> (Max) | Over <br> Range |  |  |  |
| 2.5 | LM368Y-2.5 | C | $\pm 0.2 \%$ | 20 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 25 | 0 mA to +10 mA | 0.55 |
| 2.5 | LM368-2.5 | C | $\pm 0.2 \%$ | 30 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 25 | 0 mA to +10 mA | 0.55 |
| 5.0 | LM168BY-5.0 | M | $\pm 0.05 \%$ | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 5.0 | LM268BY-5.0 | 1 | $\pm 0.05 \%$ | 15 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 5.0 | LM368BY-5.0 | C | $\pm 0.1 \%$ | 20 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 5.0 | LM368-5.0 | C | $\pm 0.1 \%$ | 30 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 10 | LM169B | M | $\pm 0.05 \%$ | 3 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 1.8 |
| 10 | LM168BY-10 | M | $\pm 0.05 \%$ | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 10 | LH0070-2 | M | $\pm 0.05 \%$ | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 to 5 mA | 5 |
| 10 | LM169 | M | $\pm 0.05 \%$ | 5 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 1.8 |
| 10 | LM581U | M | $\pm 0.05 \%$ | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10 | LH0070-0 | M | $\pm 0.1 \%$ | 40 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 mA to 5 mA | 5 |
| 10 | LM581T | M | $\pm 0.1 \%$ | 10 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10 | LH0070-1 | M | $\pm 0.1 \%$ | 20 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 mA to 5 mA | 5 |
| 10 | LM581S | M | $\pm 0.3 \%$ | 30 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10 | LM268BY-10 |  | $\pm 0.05 \%$ | 15 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 10 | LM581L | C | $\pm 0.05 \%$ | 5 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10 | LM369C | C | $\pm 0.05 \%$ | 10 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 1.8 |
| 10 | LM369 | C | $\pm 0.05 \%$ | 5 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 1.8 |
| 10 | LM369B | C | $\pm 0.05 \%$ | 3 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 1.8 |
| 10 | LM581K | C | $\pm 0.1 \%$ | 10 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10 | LM368Y-10 | C | $\pm 0.1 \%$ | 20 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 10 | LM368-10 | C | $\pm 0.1 \%$ | 30 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 10 | -10 mA to +10 mA | 0.35 |
| 10 | LM369D | C | $\pm 0.1 \%$ | 30 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 | -10 mA to +10 mA | 2 |
| 10 | LM581J | C | $\pm 0.3 \%$ | 30 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 50 | 0 mA to 5 mA | 1.8 |
| 10.24 | LH0071-2 | M | $\pm 0.05 \%$ | 8 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 mA to 5 mA | 5 |
| 10.24 | LH0071-1 | M | $\pm 0.1 \%$ | 20 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 mA to 5 mA | 5 |
| 10.24 | LH0071-0 | M | $\pm 0.1 \%$ | 30 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 | 0 mA to 5 mA | 5 |

${ }^{*} \mathrm{C}$ (Commercial) $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, I (Industrial) $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{M}$ (Military) $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Low Current Reference Diodes

| Output Voltage | Device | Operating Temp. Range* | Voltage <br> Tolerance <br> Max, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | Temperature Drift |  | Operating Current Range, $\mathbf{I}_{\mathrm{R}}$ | Output Dynamic Impedance (Тур) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ppm $/{ }^{\circ} \mathrm{C}$ <br> (Max) | Over <br> Range |  |  |
| 3.0 | LM103-3.0 | M | $\pm 10 \%$ | -1700 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10 \mu \mathrm{~A}$ to 10 mA | 25 |
| 3.3 | LM103-3.3 | M | $\pm 10 \%$ | -1500 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10 \mu \mathrm{~A}$ to 10 mA | 25 |
| 3.6 | LM103-3.6 | M | $\pm 10 \%$ | -1400 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10 \mu \mathrm{~A}$ to 10 mA | 25 |
| 3.9 | LM103-3.9 | M | $\pm 10 \%$ | -1300 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10 \mu \mathrm{~A}$ to 10 mA | 25 |

[^3]"Reference Grade" Voltage Regulators*

| Output Voltage | Device | Operating Temperature Range | Voltage Tolerance Max, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | Output Variation Over Operating Range | Load Reg. ppm/mA | Line Reg. ppm/V | Output Current (Max) | Quiescent Current |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Adjustable: <br> 1.235 V to 30 V | $\begin{aligned} & \text { LP2951 } \\ & \text { LP2951AC } \\ & \text { LP2951C } \\ & \hline \end{aligned}$ | $\left\|\begin{array}{l} -55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} \pm 0.5 \% \\ \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{gathered} \pm 0.5 \% \\ \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{aligned} & 100 \\ & 100 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 42 \\ & 42 \\ & 83 \end{aligned}$ |  | $120 \mu \mathrm{~A}$ $120 \mu \mathrm{~A}$ $120 \mu \mathrm{~A}$ |
| Programmable: 5V, 6V, 10V, 12V, 15V |  | $\left\|\begin{array}{c} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{gathered} \pm 0.14 \% \text { (Typ) } \\ \pm 0.3 \% \text { (Тур) } \\ \hline \end{gathered}$ | $\begin{aligned} & 15 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \mathrm{~mA} \\ & 200 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 8 \mathrm{~mA} \\ 10 \mathrm{~mA} \end{gathered}$ |
| $\begin{aligned} & \text { Programmable } \\ & -5 \mathrm{~V},-6 \mathrm{~V},-10 \mathrm{~V} \\ & -10 \mathrm{~V},-15 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|l} \text { LH0076 } \\ \text { LH0076C } \end{array}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{gathered} \pm 0.14 \% \text { (Typ) } \\ \pm 0.3 \% \text { (Тyp) } \end{gathered}$ | $\begin{array}{r} 15 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & 200 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \mathrm{~mA} \\ & 200 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \mathrm{~mA} \\ & 15 \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & 5 \mathrm{~V} \\ & 5 \mathrm{~V} \\ & \hline \end{aligned}$ | LP2950AC <br> LP2950C | $\left\|\begin{array}{l} -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{gathered} \pm 0.5 \% \\ \pm 1 \% \end{gathered}$ | $\begin{aligned} & 100 \\ & 200 \end{aligned}$ | $\begin{aligned} & 42 \\ & 83 \end{aligned}$ | $\begin{aligned} & 100 \mathrm{~mA} \\ & 100 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 120 \mu \mathrm{~A} \\ & 120 \mu \mathrm{~A} \end{aligned}$ |

[^4]Section 1
Audio Circuits
车
Section 1 Contents
Definition of Terms ..... 1-3
Selection Guide ..... 1-4
LM377 Dual 2-Watt Audio Amplifier ..... 1-8
LM378 Dual 4-Watt Audio Amplifier ..... 1-9
LM380 Audio Power Amplifier ..... 1-10
LM381 Low Noise Dual Preamplifier ..... 1-14
LM382 Low Noise Dual Preamplifier ..... 1-18
LM383 7-Watt Audio Power Amplifier ..... 1-21
LM384 5-Watt Audio Power Amplifier ..... 1-25
LM386 Low Voltage Audio Power Amplifier ..... 1-30
LM387 Low Noise Dual Preamplifier ..... 1-35
LM388 1.5-Watt Audio Power Amplifier ..... 1-39
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-45
LM390 1-Watt Battery Operated Audio Power Amplifier ..... 1-53
LM391 Audio Power Driver ..... 1-58

* LM831 Low Voltage Audio Power Amplifier ..... 1-69
LM832 Dynamic Noise Reduction System DNR ..... 1-81
LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-89
LM1037 Dual Four-Channel Analog Switch ..... 1-99
LM1038 Dual Four-Channel Analog Switch ..... 1-105
LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility . ..... 1-110
LM1112A Dolby B-Type Noise Reduction Processor ..... 1-120
LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-126
* LM1141 Dolby B-C Type Noise Reduction Processor ..... 1-131
LM1818 Electronically Switched Audio Tape System ..... 1-136
LM1837 Low Noise Preamplifier for Autoreversing Tape Playback Systems ..... 1-149
LM1875 20-Watt Power Audio Amplifier ..... 1-161
LM1877 Dual Power Audio Amplifier ..... 1-167
LM1894 Dynamic Noise Reduction System DNR ..... 1-172
LM1895 Audio Power Amplifier ..... 1-180
LM1896 Dual Power Audio Amplifier ..... 1-186
LM1897 Low Noise Preamplifier for Tape Playback Systems ..... 1-194
LM2002 8-Watt Audio Power Amplifier ..... 1-202
LM2005 20-Watt Automotive Power Amplifier ..... 1-206
LM2877 Dual 4-Watt Power Audio Amplifier ..... 1-213
LM2878 Dual 5-Watt Power Audio Amplifier ..... 1-220
LM2879 Dual 8-Watt Audio Amplifier ..... 1-227
LMC835 Digital Controlled Graphic Equalizer ..... 1-234
* LMC1992/LMC1993 Computer Controlled Tone and Volume Circuits ..... 1-249

National Semiconductor Corporation

## Audio Circuits Definition of Terms

## Amplifier

## Class A

A class A transistor audio amplifier refers to an amplifier with a single output device that has a collector flowing for the full $360^{\circ}$ of the input cycle.

## Class B

The most common type of audio amplifier that basically consists of two output devices each of which conducts for $180^{\circ}$ of the input cycle.

## Class C

In a class C amplifier the collector current flows for less than $180^{\circ}$. Although highly efficient, high distortion results and the load is frequently tuned to minimize this distortion (primarily used in R.F. power amplifiers).

## Class D

A switching or sampling amplifier with extremely high efficiency (approaching 100\%). The output devices are used as switches, voltage appearing across them only while they are off, and current flowing only when they are saturated.

## Crossover Distortion

Distortion caused in the output stage of a class B amplifier. It can result from inadequate bias current allowing a dead zone where the output does not respond to the input as the input cycle goes through its zero crossing point. Also for I/Cs an inadequate frequency response of the output PNP device can cause a turn-on delay giving crossover distortion for negative going transition through zero at the higher audio frequencies.

## Dolby B

Dolby B is a simplified version of the Dolby A professional quality noise reduction system. The amplitude of low level signals over a selected frequency range is increased prior to recording to enhance them above tape noise. On playback the original levels are restored causing a corresponding reduction in the audible tape noise. The major difference with Dolby A which used four frequency bands, is the use of a single variable frequency band with a cut-off frequency that increases in the presence of high level high frequency signals.

## Dolby Level

Because of the complementary nature of the Dolby B noise reduction system, the audio channel between the encoder and the decoder must have a fixed gain such that the decoding signal level is within 2 dB of the encoding signal level. Also if recordings are interchangeable the signals in the noise reduction system must be related to the levels in
the audio channel. Dolby level provides this reference and corresponds to a specified tape flux density when recorded with a 400 Hz tone. For reel to reel and eight track cartridge tapes this is $185 \mathrm{nWb} / \mathrm{m}$, and for cassettes Dolby level is $200 \mathrm{nWb} / \mathrm{m}$.

## Large-Signal Voltage Gain

The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.

## Output Resistance

The ratio of the change in output voltage to the change in output current with the output around zero.

## Output Voltage Swing

The peak output voltage swing, referred to zero, that can be obtained without clipping.

## Power Bandwidth

The power bandwidth of an audio amplifier is the frequency range over which the amplifier voltage gain does not fall below 0.707 of the flat band voltage gain specified for a given load and output power.
Power bandwidth also can be measured by the frequencies at which a specified level of distortion is obtained while the amplifier delivers a power output 6 dB below the rated output. For example, an amplifier rated at 60 watts with $\leq 0.25 \%$ THD, would make its power bandwidth measured as the difference between the upper and lower frequencies at which $0.25 \%$ distortion was obtained while the amplifier was delivering 30 watts.

## Power Supply Rejection

The ratio of the change in input offset voltage to the change in power supply voltages producing it.

## Slew Rate

The internally limited rate of change in output voltage with a large amplitude step function applied to the input.

## Supply Current

The current required from the power supply to operate the amplifier with no load and the output at zero.

## Thermal Resistance ( $\mathbf{R}_{\mathbf{T H}}$ )

An analogy for heat transfer where the ability of a heat conductive system to transfer heat is described in similar terms to those used in an electrical system for power dissipated in a resistor with a given applied voltage. The thermal resistance is given by the temperature differential established when a given amount of power is being dissipated $\left(\theta=\mathrm{T} 1-\mathrm{T} 2 / \mathrm{P}_{\mathrm{D}}\right)$ with units of ${ }^{\circ} \mathrm{C} /$ watt.

National
Semiconductor
Corporation

## Audio Selection Guide

PREAMPLIFIERS

|  | Application |  |  | Package | Voltage Range | Equivalent Input Noise | THD | PSR | Input Coupling | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable | Home | Auto |  |  |  |  |  |  |  |
| LM381 | - | - |  | 14 Pin DIP | $9 \mathrm{~V}-40 \mathrm{~V}$ | $0.5 \mu \mathrm{~V}$ | 0.1\% | 120 dB | AC | Stereo |
| LM382 | - | - | - | 14 Pin DIP | $9 \mathrm{~V}-40 \mathrm{~V}$ | $0.8 \mu \mathrm{~V}$ | 0.1\% | 120 dB | AC | Stereo |
| LM387 | - | - | - | 8 Pin DIP | $9 \mathrm{~V}-30 \mathrm{~V}$ | $0.65 \mu \mathrm{~V}$ | 0.1\% | 110 dB | AC | Stereo |
| LM1818 | - | - | - | 20 Pin DIP | $3.5 \mathrm{~V}-18 \mathrm{~V}$ | $0.85 \mu \mathrm{~V}$ | 0.05\% | 85 dB | AC | Tape System |
| LM1837 | - | $\bullet$ | - | 18 Pin DIP | $4 \mathrm{~V}-18 \mathrm{~V}$ | $0.6 \mu \mathrm{~V} \dagger$ | 0.03\% | 105 dB | DC | Autoreverse |
| LM1897 | - | - | - | 16 Pin DIP | $4 \mathrm{~V}-18 \mathrm{~V}$ | $0.6 \mu \mathrm{~V} \dagger$ | 0.03\% | 105 dB | DC | Few Externals |
| LM833 <br> (Note 1) |  | - | $\bullet$ | 8 Pin DIP <br> 8 Pin SO | $\pm 5 \mathrm{~V}- \pm 15 \mathrm{~V}$ | $0.5 \mu \mathrm{~V}$ | 0.002\% | 100 dB | DC | Low Noise Dual Op Amp |
| LM837 <br> (Note 1) |  | $\bullet$ | - | 14 Pin DIP <br> 14 Pin SO | $\pm 5 \mathrm{~V}- \pm 15 \mathrm{~V}$ | $0.5 \mu \mathrm{~V}$ | 0.002\% | 100 dB | DC | Low Noise Quad Op Amp Drives 600 Load |

†CCIR/ARM in DIN circuit referred to unity gain at 2 kHz .
Note 1: Data sheet in Linear 1.
AUDIO POWER AMPLIFIERS

|  | Application |  |  | Package | Power* |  |  | Voltage | Bridgeable | THD* | Input <br> Noise* | Single/ Dual | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable | Home | Auto |  | $8 \Omega$ | $4 \Omega$ | $2 \Omega$ |  |  |  |  |  |  |
| LM380 |  | - |  | 8 Pin DIP 14 Pin DIP | 2.5 W |  |  | 18 V |  | 0.2\% |  | Single | See AN-69 |
| LM383 | - |  | - | 5 Pin TO-220 |  | 5.5W | 8.6W | 14.4 V | Yes | 0.2\% | $2 \mu \mathrm{~V}$ | Single | Protected |
| LM384 |  | - |  | 14 Pin DIP | 5.5W |  |  | 22 V |  | 0.25\% |  | Single | Fixed Gain |
| LM386 | - | - |  | $\begin{aligned} & 8 \text { Pin DIP } \\ & 8 \text { Pin SO } \end{aligned}$ |  | 0.33W |  | 6 V |  | 0.2\% |  | Single | 4V Operation |
| LM388 | $\bullet$ |  |  | 14 Pin DIP | 2.2W |  |  | 12 V | Yes | 0.1\% |  | Single | Minimum Externals |
| LM389 | $\bullet$ |  |  | 18 Pin DIP |  | 0.33W |  | 6 V |  | 0.2\% |  | Single | Includes Transistor Array |
| LM390 | $\bullet$ |  |  | 14 Pin DIP |  | 1W |  | 6 V | Yes | 0.2\% |  | Single | Battery Operation |
| LM391 |  | $\bullet$ |  | 16 Pin DIP |  |  |  | $60 \mathrm{~V}-100 \mathrm{~V}$ |  | 0.01\% | $3 \mu \mathrm{~V}$ | Single | Power Driver |
| LM1877 | $\bullet$ | - | $\bullet$ | 14 Pin DIP | 3W |  |  | 20 V |  | 0.05\% | $2.5 \mu \mathrm{~V}$ | Dual | 6V-24V |
| LM2877 | $\bullet$ | - | - | 11 Pin SIP | 4.5W |  |  | 20 V |  | 0.07\% | $2.5 \mu \mathrm{~V}$ | Dual | Single-In-Line Package |
| LM1895 | - | $\bullet$ | $\bullet$ | 8 Pin DIP |  | 1.1W |  | 6 V |  | 0.2\% | $1.4 \mu \mathrm{~V}$ | Single | Low AM <br> Radiation |
| LM2895 | - | - | - | 11 Pin SIP |  | 4.3 W |  | 12V |  | 0.15\% | $1.4 \mu \mathrm{~V}$ | Single | $3 \mathrm{~V}-15 \mathrm{~V}$ |



NOISE REDUCTION

|  | Application |  |  | Package | Voltage Range | $\begin{gathered} \text { NR } \\ \text { Type } \end{gathered}$ | NR Effect* | Encoding Required | Single/ Dual/ | Decode S/N* | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable | Home | Auto |  |  |  |  |  |  |  |  |
| LM1131 | - | - | - | 18 Pin DIP | 7V-20V | Dolby | 10 dB | Yes | Dual | 90 dB | DC Switched |
| LM1894 | - | - | - | 14 Pin DIP, SO | $4.5 \mathrm{~V}-18 \mathrm{~V}$ | DNR | 12 dB | No | Dual | 76 dB | NSC System |
| LM1112 | $\bullet$ | - | - | 16 Pin DIP | $6 \mathrm{~V}-20 \mathrm{~V}$ | Dolby | 10 dB | Yes | Single | 83 dB |  |
| LM1141 | - | - | - | 28 Pin DIP, Quad | $5 \mathrm{~V}-16 \mathrm{~V}$ | Dolby |  | Yes | Single |  | Dolby B/C |
| LM832 | $\bullet$ |  |  | 14 Pin DIP, SO | $1.5 \mathrm{~V}-9 \mathrm{~V}$ | DNR | 12 dB | No | Dual | 76 dB | NSC System |

*Note that all values shown are typical. Please refer to data sheets for test conditions.
Monaural Cassette Player


TL/XX/0013-1
Home Stereo System (Audio Power < 10W)




Auto Radio (Manually Tuned)


National
Semiconductor
Corporation

## LM377 Dual 2 Watt Audio Amplifier

## General Description

The LM377 is a monolithic dual power amplifier which offers high quality performance for stereo phonographs, tape players, recorders, and AM-FM stereo receivers, etc.
The LM377 will deliver $2 W$ /channel into 8 or $16 \Omega$ loads. The amplifier is designed to operate with a minimum of external components and contains an internal bias regulator to bias each amplifier. Device overload protection consists of both internal current limit and thermal shutdown. For more information, see AN-125.

## Features

- Avo typical 90 dB
- 2 W per channel
- 70 dB ripple rejection
- 75 dB channel separation
- Internal stabilization

■ Self centered biasing

- $3 \mathrm{M} \Omega$ input impedance
- $10-26 \mathrm{~V}$ operation
- Internal current limiting
- Internal thermal protection


## Applications

- Multi-channel audio systems
- Tape recorders and players
- Movie projectors
- Automotive systems
- Stereo phonographs

囚 Bridge output stages

- AM-FM radio receivers
- Intercoms
- Servo amplifiers
- Instrument systems

Connection Diagram Typical Application


TL/H/7837-2

National
Semiconductor

## LM378 Dual 4 Watt Audio Amplifier

## General Description

The LM378 is a monolithic dual power amplifier which offers high quality performance for stereo phonographs, tape players, recorders, and AM-FM stereo receivers, etc.
The LM378 will deliver 4 W channel into 8 or $16 \Omega$ loads. The amplifier is designed to operate with a minimum of external components and contains an internal bias regulator to bias each amplifier. Device overload protection consists of both internal current limit and thermal shutdown. For more information see AN-125.

## Features

- Avo typical 90 dB

■ 4W per channel

- 70 dB ripple rejection
- 75 dB channel separation
- Internal stabilization
- Self centered biasing
- $3 \mathrm{M} \Omega$ input impedance
- Internal current limiting
- Internal thermal protection


## Application

- Multi-channel audio systems
- Tape recorders and players
- Movie projectors
- Automotive systems
- Stereo phonographs
- Bridge output stages
- AM-FM radio receivers
- Intercoms
- Servo amplifiers

Instrument system


TL/H/7876-2

## LM380 Audio Power Amplifier

## General Description

The LM380 is a power audio amplifier for consumer application. In order to hold system cost to a minimum, gain is internally fixed at 34 dB . A unique input stage allows inputs to be ground referenced. The output is automatically self centering to one half the supply voltage.
The output is short circuit proof with internal thermal limiting. The package outline is standard dual-in-line. A copper lead frame is used with the center three pins on either side comprising a heat sink. This makes the device easy to use in standard p-c layout.
Uses include simple phonograph amplifiers, intercoms, line drivers, teaching machine outputs, alarms, ultrasonic drivers, TV sound systems, AM-FM radio, small servo drivers, power converters, etc.

A selected part for more power on higher supply voltages is available as the LM384. For more information see AN-69.

## Features

■ Wide supply voltage range

- Low quiescent power drain
- Voltage gain fixed at 50
- High peak current capability
- Input referenced to GND
- High input impedance
- Low distortion
- Quiescent output voltage is at one-half of the supply voltage
■ Standard dual-in-line package

Connection Diagrams (Dual-In-Line Packages, Top View)


TL/H/6977-1


TL/H/6977-2
Order Number LM380N-8 See NS Package Number N08E

Block and Schematic Diagrams


LM380N-8



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | 22 V |
| :--- | ---: |
| Peak Current | 1.3 A |
| Package Dissipation 14-Pin DIP (Notes 6 and 7) | 8.3 W |
| Package Dissipation 8-Pin DIP (Notes 6 and 7) | 1.67 W |


| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $+260^{\circ} \mathrm{C}$ |
| ESD rating to be determined |  |

Electrical Characteristics (Note 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pout(RMS) | Output Power | $\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}=3 \%$ (Notes 3, 4) | 2.5 |  |  | W |
| AV | Gain |  | 40 | 50 | 60 | V/V |
| V OUT | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 14 |  | $V_{p-p}$ |
| $\mathrm{Z}_{\text {IN }}$ | Input Resistance |  |  | 150k |  | $\Omega$ |
| THD | Total Harmonic Distortion | (Notes 4, 5) |  | 0.2 |  | \% |
| PSRR | Power Supply Rejection Ratio | (Note 2) |  | 38 |  | dB |
| $V_{S}$ | Supply Voltage |  | 10 |  | 22 | V |
| BW | Bandwidth | $\mathrm{P}_{\text {OUT }}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 100k |  | Hz |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Supply Current |  |  | 7 | 25 | mA |
| V OUTQ | Quiescent Output Voltage |  | 8 | 9.0 | 10 | V |
| $\mathrm{I}_{\text {BIAS }}$ | Bias Current | Inputs Floating |  | 100 |  | nA |
| ISC | Short Circuit Current |  |  | 1.3 |  | A |

Note 1: $V_{S}=18 \mathrm{~V}$ and $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.
Note 2: Rejection ratio referred to the output with C $_{\text {BYPASS }}=5 \mu \mathrm{~F}$.
Note 3: With device Pins $3,4,5,10,11,12$ soldered into a $1 / 16{ }^{\prime \prime}$ epoxy glass board with 2 ounce copper foil with a minimum surface of 6 square inches.
Note 4: $\mathrm{C}_{\mathrm{BYPASS}}=0.47 \mu \mathrm{fd}$ on Pin 1.
Note 5: The maximum junction temperature of the LM380 is $150^{\circ} \mathrm{C}$.
Note 6: The package is to be derated at $15^{\circ} \mathrm{C} / \mathrm{W}$ junction to heat sink pins for 14 -pin pkg; $75^{\circ} \mathrm{C} / \mathrm{W}$ for 8-pin.

## Heat Sink Dimensions



Staver Heat Sink \# V-7
Staver Company 41 Saxon Ave P.O. Drawer H Bayshore, NY 11706 Tel: (516) 666-8000 Copper Wings 2 Required Soldered to Pins 3, 4, 5, 10, 11, 12 Thickness 0.04 Inches

## Typical Performance Characteristics



## Typical Applications

Phono Amplifier


TL/H/6977-8

Bridge Amplifier


TL/H/6977-9


Phase Shift Oscillator


National Semiconductor Corporation

## LM381/LM381A Low Noise Dual Preamplifier

## General Description

The LM381/LM381A is a dual preamplifier for the amplification of low level signals in applications requiring optimum noise performance. Each of the two amplifiers is completely independent, with individual internal power supply decou-pler-regulator, providing 120 dB supply rejection and 60 dB channel separation. Other outstanding features include high gain (112 dB), large output voltage swing ( $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ ) p-p, and wide power bandwidth ( $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$ ). The LM381/ LM381A operates from a single supply across the wide range of 9 V to 40 V .
Either differential input or single ended input configurations may be selected. The amplifier is internally compensated with the provision for additional external compensation for narrow band applications. For additional information see AN-64, AN-104.

## Features

- Low noise - $0.5 \mu \mathrm{~V}$ total input noise
- High gain - 112 dB open loop
- Single supply operation
- Wide supply range $9 \mathrm{~V}-40 \mathrm{~V}$
- Power supply rejection - 120 dB

■ Large output voltage swing ( $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ )p-p

- Wide bandwidth 15 MHz unity gain

■ Power bandwidth $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$

- Internally compensated
- Short circuit protected


## Schematic Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
Power Dissipation (Note 1)

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=14 \mathrm{~V}$, unless otherwise stated.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Gain | Open Loop (Differential Input), $\mathrm{f}=100 \mathrm{~Hz}$ |  | 160,000 |  | V/V |
|  | Open Loop (Single Ended), $f=100 \mathrm{~Hz}$ |  | 320,000 |  | V/V |
| Supply Current | $\mathrm{V}_{\mathrm{CC}} 9 \mathrm{~V}$ to $40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 10 |  | mA |
| Input Resistance (Positive Input) (Negative Input) |  |  | 100 |  | $\mathrm{k} \Omega$ |
|  |  |  | 200 |  | $\mathrm{k} \Omega$ |
| Input Current (Negative Input) |  |  | 0.5 |  | $\mu \mathrm{A}$ |
| Output Resistance | Open Loop |  | 150 |  | $\Omega$ |
| Output Current | Source |  | 8 |  | mA |
|  | Sink |  | 2 |  | mA |
| Output Voltage Swing | Peak-to-Peak |  | $\mathrm{V}_{C C}-2$ |  | V |
| Unity Gain Bandwidth |  |  | 15 |  | MHz |
| Power Bandwidth | $20 \mathrm{VPP}\left(\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}\right)$ |  | 75 |  | kHz |
| Maximum Input Voltage | Linear Operation |  |  | 300 | mVrms |
| Supply Rejection Ratio | $\mathrm{f}=1 \mathrm{kHz}$ |  | 120 |  | dB |
| Channel Separation | $\mathrm{f}=1 \mathrm{kHz}$ |  | 60 |  | dB |
| Total Harmonic Distortion | 60 dB Gain, $\mathrm{f}=1 \mathrm{kHz}$ |  | 0.1 |  | \% |
| Total Equivalent Input Noise LM381A LM381 | $R_{S}=60 \Omega, 10-10,000 \mathrm{~Hz}$ (Single Ended Input, Flat Gain Circuit, $A_{V}=1000$ ) |  | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 1.0 \end{aligned}$ | $\mu$ Vrms $\mu$ Vrms |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Connection Diagram



TL/H/7841-2

## Top View

Order Number LM381N or LM381AN
See NS Package Number N14A

| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $260^{\circ} \mathrm{C}$ |

## Typical Applications



TL/H/7841-3
Two-Pole Fast Turn-On NAB Tape Preamp


TL/H/7841-5

Typical Magnetic Phono Preamp


TL/H/7841-4


TL/H/7841-6

Ultra-Low Distortion Amplifier
( $A_{V}=10$, THD $<0.05 \%, V_{\text {OUT }}=3 V_{\text {RMS }}$ )


TL/H/7841-7

## Typical Performance Characteristics





FREQUENCY ( Hz )



Noise Current vs Frequency

$f(\mathrm{~Hz})$

## LM382 Low Noise Dual Preamplifier

## General Description

The LM382 is a dual preamplifier for the amplification of low level signals in applications requiring optimum noise performance. Each of the two amplifiers is completely independent, with individual internal power supply decoupler-regulator, providing 120 dB supply rejection and 60 dB channel separation. Other outstanding features include high gain ( 100 dB ), and wide power bandwidth ( $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$ ). The LM382 operates from a single supply across the wide range of 9 V to 40 V .

A resistor matrix is provided on the chip to allow the user to select a variety of closed loop gain options and frequency response characteristics such as flat-band, NAB or RIAA equalization. The circuit is supplied in the 14 lead dual-inline package.

Features
■ Low noise - $0.8 \mu \mathrm{~V}$ total equivalent input noise

- High gain - 100 dB open loop
- Single supply operation

■ Wide supply range 9 V to 40 V

- Power supply rejection - 120 dB
- Large output voltage swing
- Wide bandwidth - 15 MHz unity gain

■ Power bandwidth - $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$

- Internally compensated

■ Short circuit protected

## Schematic and Connection Diagrams



Dual-In-Line Package


TL/H/7843-2
Top View
Order Number LM382N
See NS Package Number N14A

TL/H/7842-1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | +40 V |
| :--- | ---: |
| Power Dissipation (Note 1) | 1.56 W |


| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $+260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=14 \mathrm{~V}$, unless otherwise stated.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Gain | Open Loop, $\mathrm{f}=100 \mathrm{~Hz}$ |  | 100,000 |  | V/V |
| Supply Current | $\mathrm{V}_{\mathrm{CC}} 9 \mathrm{~V}$ to $40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 10 | 20 | mA |
| Output DC Voltage |  |  | 6 |  | $\checkmark$ |
| Input Resistance (Positive Input) |  |  | 100 |  | $\mathrm{k} \Omega$ |
| (Negative Input) |  |  | 200 |  | $\mathrm{k} \Omega$ |
| Input Current (Negative Input) |  |  | 0.5 |  | $\mu \mathrm{A}$ |
| Output Resistance | Open Loop |  | 150 |  | $\Omega$ |
| Output Current | Source |  | 8 |  | mA |
|  | Sink |  | 2 |  | mA |
| Output Voltage Swing | Peak-to-Peak, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 12 |  | V |
| Unity Gain Bandwidth |  |  | 15 |  | MHz |
| Power Bandwidth | $20 \mathrm{Vp}-\mathrm{p}\left(\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}\right)$ |  | 75 |  | kHz |
| Maximum Input Voltage | Linear Operation |  |  | 300 | mVrms |
| Supply Rejection Ratio | $\mathrm{f}=1 \mathrm{kHz}$ |  | 120 |  | dB |
| Channel Separation | $\mathrm{f}=1 \mathrm{kHz}$ | 40 | 60 |  | dB |
| Total Harmonic Distortion | 60 dB Gain, $\mathrm{f}=1 \mathrm{kHz}$ |  | 0.1 | 0.3 | \% |
| Total Equivalent Input Noise | $R_{S}=600 \Omega, 100-10,000 \mathrm{~Hz}$ <br> (Flat Response Circuit) |  | 0.8 | 1.2 | $\mu \mathrm{Vrms}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Applications



TL/H/7842-3
Tape Preamp (NAB Equalization)



TL/H/7842-4
Phono Preamp (RIAA Equalization)

| Capacitor | Gain |
| :---: | :---: |
| C1 Only | 40 dB |
| C2 Only | 55 dB |
| C1 \& C2 | 80 dB |

## Typical Performance Characteristics



## LM383/LM383A 7 Watt Audio Power Amplifier

## General Description

The LM383 is a cost effective, high power amplifier suited for automotive applications. High current capability (3.5A) enables the device to drive low impedance loads with low distortion. The LM383 is current limited and thermally protected. High voltage protection is available (LM383A) which enables the amplifier to withstand 40 V transients on its supply. The LM383 comes in a 5-pin TO-220 package.

## Features

团 High peak current capability (3.5A)
빠 Large output voltage swing
© Externally programmable gain
Wide supply voltage range ( $5 \mathrm{~V}-20 \mathrm{~V}$ )

- Few external parts required
. Low distortion
- High input impedance
( No turn-on transients
뚠 High voltage protection available (LM383A)
■ Low noise
* AC short circuit protected

Equivalent Schematic


TL/H/7145-1

## Connection Diagram

Plastic Package


Order Number LM383T or LM383AT
See NS Package Number T05B

| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation (Note 3) | 15 W |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Peak Supply Voltage ( 50 ms )
LM383A (Note 2) 40V

LM383 25V
Operating Supply Voltage 20V
Output Current
Repetitive 3.5A
Non-repetitive 4.5A

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=14.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{V}}=100(40 \mathrm{~dB}), \mathrm{R}_{\mathrm{L}}=4 \Omega$, unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Output Level |  | 6.4 | 7.2 | 8 | V |
| Quiescent Supply Current | Excludes Current in Feedback Resistors |  | 45 | 80 | mA |
| Supply Voltage Range |  | 5 |  | 20 | $\checkmark$ |
| Input Resistance |  |  | 150 |  | k $\Omega$ |
| Bandwidth | Gain $=40 \mathrm{~dB}$ |  | 30 |  | kHz |
| Output Power | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.2 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=13.8 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \end{aligned}$ | $\begin{gathered} 4.8 \\ 7 \end{gathered}$ | $\begin{gathered} 4.7 \\ 7.2 \\ \\ 5.1 \\ 7.8 \\ \\ 5.5 \\ 8.6 \\ 9.3 \\ \\ 7 \\ 10.5 \\ 11 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{~W} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \hline \end{aligned}$ |
| THD | $\begin{aligned} & \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Ripple Rejection | $\begin{aligned} & R_{S}=50 \Omega, f=100 \mathrm{~Hz} \\ & R_{S}=50 \Omega, f=1 \mathrm{kHz} \end{aligned}$ | 30 | $\begin{aligned} & 40 \\ & 44 \end{aligned}$ |  | dB <br> dB |
| Input Noise Voltage | $\mathrm{R}_{\mathrm{S}}=0,15 \mathrm{kHz}$ Bandwidth |  | 2 |  | $\mu \mathrm{V}$ |
| Input Noise Current | $\mathrm{R}_{\mathrm{S}}=100 \mathrm{k} \Omega, 15 \mathrm{kHz}$ Bandwidth |  | 40 |  | pA |

Note 1: A $0.2 \mu \mathrm{~F}$ capacitor in series with a $1 \Omega$ resistor should be placed as close as possible to pins 3 and 4 for stability.
Note 2: The LM383 shuts down above 25V.
Note 3: For operating at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $4^{\circ} \mathrm{C} / \mathrm{W}$ junction to case.

## Typical Performance Characteristics



## Typical Applications



TL/H/7145-3


TL/H/7145-5

## Component Layout

Single Amplifier
$\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$
$\mathrm{R}_{\mathrm{L}}=4 \Omega$

Heatsink from:
Staver Company
41 Saxon Ave.
P.O. Drawer H

Bay Shore, NY 11706
Tel: (516) 666-8000


## LM384 5 Watt Audio Power Amplifier

## General Description

The LM384 is a power audio amplifier for consumer applica－ tion．In order to hold system cost to a minimum，gain is internally fixed at 34 dB ．A unique input stage allows inputs to be ground referenced．The output is automatically self－ centering to one half the supply voltage．
The output is short－circuit proof with internal thermal limit－ ing．The package outline is standard dual－in－line．A copper lead frame is used with the center three pins on either side comprising a heat sink．This makes the device easy to use in standard p－c layout．
Uses include simple phonograph amplifiers，intercoms，line drivers，teaching machine outputs，alarms，ultrasonic driv－ ers，TV sound systems，AM－FM radio，sound projector sys－ tems，etc．See AN－69 for circuit details．

## Features

－Wide supply voltage range
⿴囗十⿴囗十
－Voltage gain fixed at 50
－High peak current capability
－Input referenced to GND
－High input impedance
－Low distortion
－Quiescent output voltage is at one half of the supply voltage
－Standard dual－in－line package

## Schematic Diagram



TL／H／7843－3

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
28 V
Peak Current
1.3A

| Power Dissipation (See Notes 3 and 4) | 1.67 W |
| :--- | ---: |
| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics (Note 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Z}_{\mathrm{IN}}$ | Input Resistance |  |  | 150 |  | k $\Omega$ |
| $I_{\text {BIAS }}$ | Bias Current | Inputs Floating |  | 100 |  | nA |
| $A_{V}$ | Gain |  | 40 | 50 | 60 | V/V |
| Pout | Output Power | THD $=10 \%, \mathrm{R}_{\mathrm{L}}=8 \Omega$ | 5 | 5.5 |  | W |
| $\mathrm{I}_{Q}$ | Quiescent Supply Current |  |  | 8.5 | 25 | mA |
| V OUTQ | Quiescent Output Voltage |  |  | 11 |  | V |
| BW | Bandwidth | $\mathrm{P}_{\text {OUT }}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 450 |  | kHz |
| V+ | Supply Voltage |  | 12 |  | 26 | V |
| ISC | Short Circuit Current (Note 5) |  |  | 1.3 |  | A |
| PSRR $_{\text {RTO }}$ | Power Supply Rejection Ratio (Note 2) |  |  | 31 |  | dB |
| THD | Total Harmonic Distortion | $\mathrm{P}_{\text {OUT }}=4 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.25 | 1.0 | \% |

Note 1: $\mathrm{V}^{+}=22 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ operating with a Staver V 7 heat sink for 30 seconds.
Note 2: Rejection ratio referred to the output with $\mathrm{C}_{\text {BYPASS }}=5 \mu \mathrm{~F}$, freq $=120 \mathrm{~Hz}$.
Note 3: The maximum junction temperature of the LM384 is $150^{\circ} \mathrm{C}$.
Note 4: The package is to be derated at $15^{\circ} \mathrm{C} / \mathrm{W}$ junction to heat sink pins.
Note 5: Output is fully protected against a shorted speaker condition at all voltages up to 22 V .

## Heat Sink Dimensions

Staver Company
41 Saxon Ave.
P.O. Drawer H

Bay Shore, N.Y.
Tel: (516) 666-8000


TL/H/7843-4

## Typical Performance Characteristics



Total Harmonic Distortion


Power Supply Current vs Supply Voltage


Thermal Resistance vs Square Inches


Output Voltage Gain vs


Device Dissipation vs Output Power-16 $\Omega$ Load


Device Dissipation vs Output Power-4 $\Omega$ Load


Supply Decoupling vs


Total Harmonic Distortion


Device Dissipation vs Output Power- $8 \Omega$ Load


Block and Connection Diagrams


## Typical Applications



TL/H/7843-6
Bridge Amplifier


TL/H/7843-7

## Typical Applications (Continued)



Phase Shift Oscillator


## LM386 Low Voltage Audio Power Amplifier

## General Description

The LM386 is a power amplifier designed for use in low voltage consumer applications. The gain is internally set to 20 to keep external part count low, but the addition of an external resistor and capacitor between pins 1 and 8 will increase the gain to any value up to 200 .
The inputs are ground referenced while the output is automatically biased to one half the supply voltage. The quiescent power drain is only 24 milliwatts when operating from a 6 volt supply, making the LM386 ideal for battery operation.

## Features

- Battery operation
- Minimum external parts
- Wide supply voltage range
- Low quiescent current drain
$4 \mathrm{~V}-12 \mathrm{~V}$ or $5 \mathrm{~V}-18 \mathrm{~V}$
4 mA
- Voltage gains from 20 to 200
- Ground referenced input
- Self-centering output quiescent voltage
- Low distortion
- Eight pin dual-in-line package

Applications

- AM-FM radio amplifiers
- Portable tape player amplifiers
- Intercoms
m TV sound systems
- Line drivers
- Ultrasonic drivers
- Small servo drivers
- Power converters


## Equivalent Schematic and Connection Diagrams



## Typical Applications



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (LM386N-1, -3, LM386M-1) | 15 V |
| :--- | ---: |
| Supply Voltage (LM386N-4) | 22 V |
| Package Dissipation (Note 1) (LM386N-4) | 1.25 W |
| Input Voltage | $\pm 0.4 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |


| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Soldering Information |  |
| Dual-In-Line Package | $+260^{\circ} \mathrm{C}$ |
| $\quad$ Soldering (10 sec) |  |
| Small Outline Package | $+215^{\circ} \mathrm{C}$ |
| $\quad$ Vapor Phase 60 sec$)$ | $+220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage ( $\mathrm{V}_{\mathrm{S}}$ ) LM386N-1, -3, LM386M-1 LM386N-4 |  | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Quiescent Current ( $\mathrm{l}_{\mathrm{Q}}$ ) | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0$ |  | 4 | 8 | mA |
| Output Power (POUT) <br> LM386N-1, LM386M-1 <br> LM386N-3 <br> LM386N-4 | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}=10 \% \\ & V_{S}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}=10 \% \\ & V_{S}=16 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=32 \Omega, \mathrm{THD}=10 \% \end{aligned}$ | $\begin{aligned} & 250 \\ & 500 \\ & 700 \\ & \hline \end{aligned}$ | $\begin{gathered} 325 \\ 700 \\ 1000 \\ \hline \end{gathered}$ |  | mW <br> mW <br> mW |
| Voltage Gain ( $\mathrm{A}_{\mathrm{V}}$ ) | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pin } 1 \text { to } 8 \end{aligned}$ |  | $\begin{aligned} & 26 \\ & 46 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Bandwidth (BW) | $V_{S}=6 \mathrm{~V}$, Pins 1 and 8 Open |  | 300 |  | kHz |
| Total Harmonic Distortion (THD) | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \text { POUT }=125 \mathrm{~mW} \\ & f=1 \mathrm{kHz} \text {, Pins } 1 \text { and } 8 \text { Open } \end{aligned}$ |  | 0.2 |  | \% |
| Power Supply Rejection Ratio (PSRR) | $V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\text {BYPASS }}=10 \mu \mathrm{~F}$ <br> Pins 1 and 8 Open, Referred to Output |  | 50 |  | dB |
| Input Resistance ( $\mathrm{R}_{\text {IN }}$ ) Input Bias Current (IBIAS) | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 2 and 3 Open |  | $\begin{gathered} 50 \\ 250 \end{gathered}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{nA} \end{aligned}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and 1) a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the dual-in-line package and 2) a thermal resistance of $170^{\circ} \mathrm{C} / \mathrm{W}$ for the small outline package.

## Application Hints

## GAIN CONTROL

To make the LM386 a more versatile amplifier, two pins (1 and 8 ) are provided for gain control. With pins 1 and 8 open the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 1 to 8 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to 200 ( 46 dB ). If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200 . Gain control can also be done by capacitively coupling a resistor (or FET) from pin 1 to ground.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 1 to 5 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $R \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 8 is open. If pins 1 and 8 are bypassed then R as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than 9 .

## INPUT BIASING

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM386 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM386 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 1 and 8 ) it is necessary to bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.


Typical Applications (Continued)


Low Distortion Power Wienbridge Oscillator

TL/H/6976-7

TL/H/6976-9



Typical Applications (Continued)


Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

TL/H/6976-11
Note 4: R1C1 band limits input signals.
Note 5: All components must be spaced very close to IC.

National
Semiconductor
Corporation

## LM387/LM387A Low Noise Dual Preamplifier

## General Description

The LM387 is a dual preamplifier for the amplification of low level signals in applications requiring optimum noise performance. Each of the two amplifiers is completely independent, with an internal power supply decoupler-regulator, providing 110 dB supply rejection and 60 dB channel separation. Other outstanding features include high gain ( 104 dB ), large output voltage swing ( $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ ) p-p, and wide power bandwidth ( $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$ ). The LM387A is a selected version of the LM387 that has lower noise in a NAB tape circuit, and can operate on a larger supply voltage. The LM387 operates from a single supply across the wide range of 9 V to 30 V , the LM387A operates on a supply of 9 V to 40 V .

The amplifiers are internally compensated for gains greater than 10. The LN387, LM387A is available in an 8-lead dual-in-line package. The LM387, LM387A is biased like the LM381. See AN-64 and AN-104.

## Features

| - Low noise | $1.0 \mu \mathrm{~V}$ total input noise |
| :--- | ---: |
| - High gain | 104 dB open loop |

- Single supply operation
- Wide supply range LM387

LM387A
9 to 30 V 9 to 40 V

- Power supply rejection 110 dB
■ Large output voltage swing ( $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ )p-p
- Wide bandwidth 15 MHz unity gain
- Power bandwidth $75 \mathrm{kHz}, 20 \mathrm{Vp}-\mathrm{p}$
- Internally compensated
- Short circuit protected
- Performance similar to LM381

Schematic and Connection Diagrams


TL/H/7845-2
Top View
Order Number LM387N or LM387AN See NS Package Number N08E

TL/H/7845-1

## Typical Applications



TL/H/7845-4
FIGURE 2. NAB Tape Circuit


FIGURE 1. Flat Gain Circuit $\left(A_{V}=1000\right)$

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage

| LM387 | +30 V |
| :--- | :--- |
| LM387A | +40 V |

Power Dissipation (Note 1)
Operating Temperature Range Storage Temperature Range $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec .) $260^{\circ} \mathrm{C}$

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=14 \mathrm{~V}$, unless otherwise stated

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Voltage Gain | Open Loop, $\mathrm{f}=100 \mathrm{~Hz}$ |  | 160,000 |  | $\mathrm{~V} / \mathrm{V}$ |
| Supply Current | $\begin{array}{l}\text { LM387, } \mathrm{V}_{\mathrm{CC}} 9 \mathrm{~V}-30 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ \mathrm{LM} 387 \mathrm{~V}, \mathrm{VCC} 9 \mathrm{~V}-40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty\end{array}$ |  | 10 |  | mA |
| mA |  |  |  |  |  |$]$| 10 |
| :--- |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Applications (Continued)

Two-Pole Fast Turn-ON NAB Tape Preamplifier


TL/H/7845-5

Frequency Response of NAB Circuit of Figure 2

$20 \quad 50100200 \quad 500 \quad 1 \mathrm{k} \quad 2 \mathrm{k} \quad$ 5k 10k 20k FREQUENCY (Hz)

## Typical Performance Characteristics



Typical Applications (Continued)

Inverting Amplifier Ultra-Low Distortion


TL/H/7845-8
Typical Magnetic Phono Preamplifier


## LM388 1.5 Watt Audio Power Amplifier

## General Description

The LM388 is an audio amplifier designed for use in medium power consumer applications. The gain is internally set to 20 to keep external part count low, but the addition of an external resistor and capacitor between pins 2 and 6 will increase the gain to any value up to 200.
The inputs are ground referenced while the output is automatically biased to one half the supply voltage.

## Features

- Minimum external parts

■ Wide supply voltage range

- Excellent supply rejection
- Ground referenced input

■ Self-centering output quiescent voltage

- Variable voltage gain
- Low distortion
m Fourteen pin dual-in-line package
- Low voltage operation, 4V


## Applications

- AM-FM radio amplifiers
- Portable tape player amplifiers
- Intercoms
- TV sound systems
- Lamp drivers
- Line drivers
- Ultrasonic drivers
- Small servo drivers
. Power converters


## Equivalent Schematic and Connection Diagrams



Dual-In-Line Package

Order Number LM388N-1
NS Package Number N14A
Order Number LM388N-1
See NS Package Number N14A


## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
15 V
Package Dissipation 14-Pin DIP (Note 1) 8.3W

| Input Voltage | $\pm 0.4 \mathrm{~V}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Supply Voltage LM388 |  | 4 |  | 12 | V |
| $\mathrm{I}_{Q}$ | Quiescent Current LM388 | $\begin{aligned} & V_{I N}=0 \\ & V_{S}=12 V \end{aligned}$ |  | 16 | 23 | mA |
| Pout | Output Power (Note 2) LM388N-1 | $\begin{aligned} & \mathrm{R} 1=\mathrm{R} 2=180 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \\ & \mathrm{~V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 0.6 \\ & \hline \end{aligned}$ | $\begin{array}{r} 2.2 \\ 0.8 \\ \hline \end{array}$ |  | $\begin{aligned} & \text { W } \\ & \text { w } \end{aligned}$ |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & V_{S}=12 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pins } 2 \text { to } 6 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \end{aligned}$ | 30 | dB <br> dB |
| BW | Bandwidth | $\mathrm{V}_{S}=12 \mathrm{~V}$, Pins 2 and 6 Open |  | 300 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \text { Pout }=500 \mathrm{~mW}, \\ & \mathrm{f}=1 \mathrm{kHz}, \text { Pins } 2 \text { and } 6 \text { Open } \end{aligned}$ |  | 0.1 | 1 | \% |
| PSRR | Power Supply Rejection Ratio (Note 3) | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{BYPASS}}=10 \mu \mathrm{~F},$ <br> Pins 2 and 6 Open, Referred to Output |  | 50 |  | dB |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance |  | 10 | 50 |  | k $\Omega$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input Bias Current | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$, Pins 7 and 8 Open |  | 250 |  | nA |

Note 1: Pins $3,4,5,10,11,12$ at $25^{\circ} \mathrm{C}$. Derate at $15^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ case.
Note 2: The amplifier should be in high gain for full swing on higher supplies due to input voltage limitations.
Note 3: If load and bypass capacitor are returned to $V_{S}$ (Figure 2), rather than ground (Figure 1), PSRR is typically 30 dB .

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



## Application Hints

## GAIN CONTROL

To make the LM388 a more versatile amplifier, two pins (2 and 6 ) are provided for gain control. With pins 2 and 6 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pins 2 to 6 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to 200 ( 46 dB ). If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pins 2 to 6 then the
output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 6 to ground, as in Figure 7.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 6 to 13 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $\mathrm{R} \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 2

## Application Hints (Continued)

is open. If pins 2 and 6 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than $9 \mathrm{~V} / \mathrm{V}$.

## INPUT BIASING

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM388 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM388 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 2 and 6 ) it is necessary to bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.

## BOOTSTRAPPING

The base of the output transistor of the LM388 is brought out to pin 9 for Bootstrapping. The output stage of the amplifier during positive swing is shown in Figure 3 with its external circuitry.
R1 + R2 set the amount of base current available to the output transistor. The maximum output current divided by

## Typical Applications



FIGURE 1. Load Returned to Ground
(Amplifier with Gain $=\mathbf{2 0}$ )
beta is the value required for the current in R1 and R2:

$$
(R 1+R 2)=\beta_{\mathrm{O}} \frac{\left(\mathrm{~V}_{\mathrm{S}} / 2\right)-\mathrm{V}_{\mathrm{BE}}}{\mathrm{I}_{\mathrm{OMAX}}}
$$

Good design values are $\mathrm{V}_{\mathrm{BE}}=0.7 \mathrm{~V}$ and $\beta_{\mathrm{O}}=100$.
Example: 1 watt into $8 \Omega$ load with $V_{S}=12 \mathrm{~V}$.

$$
\begin{gathered}
\mathrm{IOMAX}^{\prime}=\sqrt{\frac{2 \mathrm{P}_{\mathrm{O}}}{R_{L}}}=500 \mathrm{~mA} \\
(\mathrm{R} 1+\mathrm{R} 2)=100\left(\frac{(12 / 2)-0.7}{0.5}\right)=1060 \Omega
\end{gathered}
$$

To keep the current in R2 constant during positive swing capacitor $C_{B}$ is added. As the output swings positive $C_{B}$ lifts R1 and R2 above the supply, maintaining a constant voltage across $R 2$. To minimize the value of $C_{B}, R 1=R 2$. The pole due to $C_{B}$ and R1 and R2 is usually set equal to the pole due to the output coupling capacitor and the load. This gives:

$$
C_{B} \cong \frac{4 C_{C}}{\beta_{O}} \cong \frac{C_{C}}{25}
$$

Example: for 100 Hz pole and $\mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{C}_{\mathrm{c}}=200 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{B}}=8 \mu \mathrm{~F}$, if R1 is made a diode and R2 increased to give the same current, $\mathrm{C}_{\mathrm{B}}$ can be decreased by about a factor of 4, as in Figure 4.
For reduced component count the load can replace R1. The value of ( $R 1+R 2$ ) is the same, so $R 2$ is increased. Now $C_{B}$ is both the coupling and the bootstrapping capacitor (see Figure 2).


TL/H/7846-4
FIGURE 2. Load Returned to $\mathbf{V}_{\mathbf{S}}$ (Amplifier with Gain $=20$ )


FIGURE 3


TL/H/7846-8
FIGURE 4. Ampifier with Gain $=200$ and Minimum $C_{B}$


$$
\begin{array}{lll}
V_{S}=6 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=4 \Omega & \mathrm{P}_{\mathrm{O}}=1.0 \mathrm{~W} \\
\mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=8 \Omega & \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}
\end{array}
$$

FIGURE 5. Bridge Amp


TL/H/7846-10
FIGURE 6a. Amplifier with Bass Boost

Typical Applications (Continued)


TL/H/7846-12
FIGURE 7. Intercom


TL/H/7846-13
FIGURE 8. AM Radio Power Amplifier

Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

Note 4: R1C1 band limits input signals.
Note 5: All components must be spaced very close to IC.

## LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array

## General Description

The LM389 is an array of three NPN transistors on the same substrate with an audio power amplifier similar to the LM386.
The amplifier inputs are ground referenced while the output is automatically biased to one half the supply voltage. The gain is internally set at 20 to minimize external parts, but the addition of an external resistor and capacitor between pins 4 and 12 will increase the gain to any value up to 200.
The three transistors have high gain and excellent matching characteristics. They are well suited to a wide variety of applications in DC through VHF systems.

## Features

Amplifier

- Battery operation
- Minimum external parts
- Wide supply voltage range
- Low quiescent current drain
- Voltage gains from 20 to 200
- Ground referenced input
- Self-centering output quiescent voltage
- Low distortion

Transistors

- Operation from $1 \mu \mathrm{~A}$ to 25 mA
- Frequency range from DC to 100 MHz
- Excellent matching


## Applications

- AM-FM radios
- Portable tape recorders
- Intercoms
- Toys and games

Walkie-talkies

- Portable phonographs
- Power converters


## Equivalent Schematic and Connection Diagrams




```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Supply Voltage
15V
Package Dissipation (Note 1) 1.89W
Input Voltage }\pm0.4\textrm{V
Storage Temperature }-6\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ to }+15\mp@subsup{0}{}{\circ}\textrm{C
Operating Temperature }\quad\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to }+7\mp@subsup{0}{}{\circ}\textrm{C
Junction Temperature 150}\mp@subsup{}{}{\circ}\textrm{C
```

| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Collector to Emitter Voltage, $\mathrm{V}_{\mathrm{CEO}}$ | 12 V |
| Collector to Base Voltage, $\mathrm{V}_{\mathrm{CBO}}$ | 15 V |
| Collector to Substrate Voltage, $\mathrm{V}_{\mathrm{CIO}}$ |  |
| $\quad$ (Note 2) | 15 V |
| Collector Current, $\mathrm{I}_{\mathrm{C}}$ | 25 mA |
| Emitter Current, $\mathrm{I}_{\mathrm{E}}$ | 25 mA |
| Base Current,B | 5 mA |
| Power Dissipation (Each Transistor) $\mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ | 150 mW |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AMPLIFIER |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Supply Voltage |  | 4 |  | 12 | V |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 6 | 12 | mA |
| Pout | Output Power (Note 3) | $$ | 250 | $\begin{aligned} & 325 \\ & 500 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pins } 4 \text { to } 12 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \\ & \hline \end{aligned}$ | 30 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| BW | Bandwidth | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 4 and 12 Open |  | 250 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=6 \mathrm{~V}, R_{L}=8 \Omega, \text { Pout }=125 \mathrm{~mW}, \\ & f=1 \mathrm{kHz} \text {, Pins } 4 \text { and } 12 \text { Open } \end{aligned}$ |  | 0.2 | 3.0 | \% |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\text {BYPASS }}=10 \mu \mathrm{~F},$ $\text { Pins } 4 \text { and } 12 \text { Open, Referred to Output }$ | 30 | 50 |  | dB |
| RIN | Input Resistance |  | 10 | 50 |  | k $\Omega$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input Bias Current | $V_{S}=6 \mathrm{~V}$, Pins 5 and 16 Open |  | 250 |  | nA |

TRANSISTORS

| $\mathrm{V}_{\text {CEO }}$ | Collector to Emitter Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 12 | 20 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CBO}}$ | Collector to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 15 | 40 |  | V |
| $\mathrm{V}_{\mathrm{CIO}}$ | Collector to Substrate Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=\mathrm{I}_{\mathrm{B}}=0$ | 15 | 40 |  | V |
| $\mathrm{V}_{\mathrm{EBO}}$ | Emitter to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{E}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{C}}=0$ | 6.4 | 7.1 | 7.8 | V |
| $\mathrm{H}_{\text {FE }}$ | Static Forward Current Transfer Ratio (Static Beta) | $\begin{aligned} & I_{C}=10 \mu \mathrm{~A} \\ & I_{C}=1 \mathrm{~mA} \\ & I_{C}=10 \mathrm{~mA} \end{aligned}$ | 100 | $\begin{aligned} & 100 \\ & 275 \\ & 275 \\ & \hline \end{aligned}$ |  |  |
| $\mathrm{h}_{\text {oe }}$ | Open-Circuit Output Admittance | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{kHz}$ |  | 20 |  | $\mu \mathrm{mho}$ |
| $V_{B E}$ | Base to Emitter Voltage | $\mathrm{l}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 0.7 | 0.85 | V |
| $\left\|\mathrm{V}_{\mathrm{BE} 1}-\mathrm{V}_{\mathrm{BE} 2}\right\|$ | Base to Emitter Voltage Offset | $\mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 1 | 5 | mV |
| $\mathrm{V}_{\text {CESAT }}$ | Collector to Emitter Saturation Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{l}_{\mathrm{B}}=1 \mathrm{~mA}$ |  | 0.15 | 0.5 | V |
| $\mathrm{C}_{\mathrm{EB}}$ | Emitter to Base Capacitance | $V_{E B}=3 \mathrm{~V}$ |  | 1.5 |  | pF |
| $\mathrm{C}_{C B}$ | Collector to Base Capacitance | $V_{C B}=3 \mathrm{~V}$ |  | 2 |  | pF |
| $\mathrm{C}_{\mathrm{Cl}}$ | Collector to Substrate Capacitance | $\mathrm{V}_{\mathrm{Cl}}=3 \mathrm{~V}$ |  | 3.5 |  | pF |
| $\mathrm{hf}_{\text {fe }}$ | High Frequency Current Gain | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{f}=100 \mathrm{MHz}$ | 1.5 | 5.5 |  |  |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $66^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.
Note 2: The collector of each transistor is isolated from the substrate by an integral diode. Therefore, the collector voltage should remain positive with respect to pin 17 at all times.
Note 3: If oscillation exists under some load conditions, add $2.7 \Omega$ and $0.05 \mu \mathrm{~F}$ series network from pin 1 to ground.

## Typical Amplifier Performance Characteristics



Typical Transistor Performance Characteristics


## Application Hints

## Gain Control

To make the LM389 a more versatile amplifier, two pins (4 and 12) are provided for gain control. With pins 4 and 12 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 4 to 12, bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to 200 ( 46 dB ). If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pin 4 to 12 , then the output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 12 to ground.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 1 to 12 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $R \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 4 is open. If pins 4 and 12 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than 9V/V.

## Input Biasing

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM389 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM389 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 4 and 12) it is necessary to
bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance of the driven input.

## Supplies and Grounds

The LM389 has excellent supply rejection and does not require a well regulated supply. However, to eliminate possible high frequency stability problems, the supply should be decoupled to ground with a $0.1 \mu \mathrm{~F}$ capacitor. The high current ground of the output transistor, pin 18, is brought out separately from small signal ground, pin 17. If the two ground leads are returned separately to supply then the parasitic resistance in the power ground lead will not cause stability problems. The parasitic resistance in the signal ground can cause stability problems and it should be minimized. Care should also be taken to insure that the power dissipation does not exceed the maximum dissipation of the package for a given temperature. There are two ways to mute the LM389 amplifier. Shorting pin 3 to the supply voltage, or shorting pin 12 to ground will turn the amplifier off without affecting the input signal.

## Transistors

The three transistors on the LM389 are general purpose devices that can be used the same as other small signal transistors. As long as the currents and voltages are kept within the absolute maximum limitations, and the collectors are never at a negative potential with respect to pin 17, there is no limit on the way they can be used.
For example, the emitter-base breakdown voltage of 7.1 V can be used as a zener diode at currents from $1 \mu \mathrm{~A}$ to 5 mA . These transistors make good LED driver devices, $V_{\text {SAT }}$ is only 150 mV when sinking 10 mA .
In the linear region, these transistors have been used in AM and FM radios, tape recorders, phonographs and many other applications. Using the characteristic curves on noise voltage and noise current, the level of the collector current can be set to optimize noise performance for a given source impedance. Some of the circuits that have been built are shown in Figures 1-7. This is by no means a complete list of applications, since that is limited only by the designers imagination.


TL/H/7847-6
FIGURE 1. AM Radio

Application Hints (Continued)


TL/H/7847-7
FIGURE 2. Tape Recorder


FIGURE 3. Ceramic Phono Amplifier with Tone Controls


FIGURE 4. FM Scanner Noise Squelch Circuit


FIGURE 5. Siren


FIGURE 6. Voltage-Controlled Amplifier or Tremolo Circuit

Application Hints (Continued)


FIGURE 7. Noise Generator Using Zener Diode

## LM390 1 Watt Battery Operated Audio Power Amplifier

## General Description

The LM390 Power Audio Amplifier is optimized for $6 \mathrm{~V}, 7.5 \mathrm{~V}$, 9 V operation into low impedance loads. The gain is internally set at 20 to keep the external part count low, but the addition of an external resistor and capacitor between pins 2 and 6 wil increase the gain to any value up to 200 . The inputs are ground referenced while the output is automatically biased to one half the supply voltage.

## Features

- Battery operation
- 1W output power
- Minimum external parts
- Excellent supply rejection
- Ground referenced input
© Self-centering output quiescent voltage
- Variable voltage gain
- Low distortion
- Fourteen pin dual-in-line package


## Applications

- AM-FM radio amplifiers
( Portable tape player amplifiers
国 Intercoms
@ TV sound systems
a Lamp drivers
© Line drivers
Ultrasonic drivers
( Small servo drivers
四 Power converters


## Equivalent Schematic and Connection Diagrams




TL/H/7848-2
Order Number LM390N See NS Package Number N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | 10 V |
| :--- | ---: |
| Package Dissipation 14-Pin DIP (Note 1) | 8.3 W |

10 V
8.3W

| Input Voltage | $\pm 0.4 \mathrm{~V}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{S}$ | Operating Supply Voltage |  | 4 |  | 9 | $\checkmark$ |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0$ |  | 10 | 20 | mA |
| POUT | Output Power | $\mathrm{V}_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \%$ | 0.8 | 1.0 |  | W |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f} 1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pin } 2 \text { to } 6 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \\ & \hline \end{aligned}$ | 30 | dB <br> dB |
| BW | Bandwidth | $\mathrm{V}_{S}=6 \mathrm{~V}$, Pins 2 and 6 Open |  | 300 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \text {, Pout }=500 \mathrm{~mW} \\ & f=1 \mathrm{kHz} \text {, Pins } 2 \text { and } 6 \text { Open } \end{aligned}$ |  | 0.2 | 1 | \% |
| PSRR | Power Supply Rejection Ratio | $V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\text {BYPASS }}=10 \mu \mathrm{~F},$ <br> Pins 2 and 6 Open, Referred to Output (Note 2) |  | 50 |  | dB |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  | 10 | 50 |  | k $\Omega$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input Bias Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 7 and 8 Open |  | 250 |  | nA |

Note 1: Pins 3, 4, 5, 10, 11, 12 at $25^{\circ} \mathrm{C}$. Derate at $15^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ case.
Note 2: If load and bypass capacitor are returned to $\mathrm{V}_{\mathrm{S}}$ (Figure 2), rather than ground (Figure 1), PSRR is typically 30 dB .
Typical Performance Characteristics


## Typical Performance Characteristics (Continued)




TL/H/7848-6

## Application Hints

## Gain Control

To make the LM390 a more versatile amplifier, two pins (2 and 6 ) are provided for gain control. With pins 2 and 6 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 2 to 6 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to 200 ( 46 dB ). If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pin 2 to 6 then the output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 6 to ground, as in Figure 7.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 6 to 13 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $R \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 2 is open. If pins 2 and 6 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than $9 \mathrm{~V} / \mathrm{V}$.

## Input Biasing

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM390 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM390 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 2 and 6 ) it is necessary to
bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.

## Bootstrapping

The base of the output transistor of the LM390 is brought out to pin 9 for Bootstrapping. The output stage of the amplifier during positive swing is shown in Figure 3 with its external circuitry.
R1 + R2 set the amount of base current available to the output transistor. The maximum output current divided by beta is the value required for the current in R1 and R2:

$$
(\mathrm{R} 1+\mathrm{R} 2)=\beta_{\mathrm{O}} \frac{\left(\mathrm{~V}_{\mathrm{S}} / 2\right)-\mathrm{V}_{\mathrm{BE}}}{\mathrm{l}_{\mathrm{O} M A X}}
$$

Good design values are $\mathrm{V}_{\mathrm{BE}}=0.7 \mathrm{~V}$ and $\beta_{\mathrm{O}}=100$. Example 0.8 watt into $4 \Omega$ load with $V_{S}=6 \mathrm{~V}$.

$$
\begin{gathered}
\text { IOMAX }=\sqrt{\frac{2 P_{\mathrm{O}}}{R_{L}}}=632 \mathrm{~mA} \\
(\mathrm{R} 1+\mathrm{R} 2)=100\left(\frac{(6 / 2)-0.7}{0.632}\right)=364 \Omega
\end{gathered}
$$

To keep the current in R2 constant during positive swing capacitor $C_{B}$ is added. As the output swings positive $C_{B}$ lifts R1 and R2 above the supply, maintaining a constant voltage across $R 2$. To minimize the value of $C_{B}, R 1=R 2$. The pole due to $C_{B}$ and R1 and R2 is usually set equal to the pole due to the output coupling capacitor and the load. This gives:

$$
\mathrm{C}_{\mathrm{B}} \cong \frac{4 \mathrm{C}_{\mathrm{C}}}{\beta_{\mathrm{O}}} \cong \frac{\mathrm{C}_{\mathrm{C}}}{25}
$$

Example: for 100 Hz pole and $\mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{C}_{\mathrm{C}}=400 \mu \mathrm{~F}$ and $C_{B}=16 \mu F$, if $R 1$ is made a diode and $R 2$ increased to give the same current, $\mathrm{C}_{\mathrm{B}}$ can be decreased by about a factor of 4, as in Figure 4.
For reduced component count the load can replace R1. The value of ( $R 1+R 2$ ) is the same, so $R 2$ is increased. Now $C_{B}$ is both the coupling and the bootstrapping capacitor (see Figure 2).

Typical Applications


FIGURE 1. Load Returned to Ground
(Amplifier with Gain $=\mathbf{2 0}$ )


FIGURE 3


FIGURE 2. Load Returned to Supply
(Amplifier with Gain $=\mathbf{2 0}$ )


TL/H/7848-8
FIGURE 4. Amplifier with Gain $=\mathbf{2 0 0}$ and Minimum $C_{B}$


FIGURE 5. 2.5W Bridge Amplifier


TL/H/7848-10
FIGURE 6(a). Amplifier with Bass Boost


FIGURE 7. Intercom


TL/H/7848-11
FIGURE 6(b). Frequency Response with Bass Boost


TL/H/7848-12

TL/H/7848-13
FIGURE 8. AM Radio Power Amplifier

Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

Note 4: R1C1 band limits input signals.
Note 5: All components must be spaced very close to IC.

National
Semiconductor

## LM391 Audio Power Driver

## General Description

The LM391 audio power driver is designed to drive external power transistors in 10 to 100 watt power amplifier designs. High power supply voltage operation and true high fidelity performance distinguish this IC. The LM391 is internally protected for output faults and thermal overloads; circuitry providing output transistor protection is user programmable.

Features

| - High Supply Voltage | $\pm 50 \mathrm{~V} \max$ |
| :--- | ---: |
| - Low Distortion | $0.01 \%$ |
| - Low Input Noise | $3 \mu \mathrm{~V}$ |
| - High Supply Rejection | 90 dB |

- High Supply Rejection

90 dB

- Gain and Bandwidth Selectable
- Dual Slope SOA Protection
- Shutdown Pin


## Equivalent Schematic and Connection Diagram



Dual-In-Line Package


Order Number LM391N-100
See NS Package Number N16A

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage LM391N-100 Input Voltage
$\pm 50 \mathrm{~V}$ or +100 V
Supply Voltage less 5 V

| Shutdown Current (Pin 14) | 1 mA |
| :--- | ---: |
| Package Dissipation (Note 1) | 1.39 W |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 sec .) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( (he following are for $\mathrm{V}^{+}=90 \% \mathrm{~V}^{+}$MAX and $\mathrm{V}-=90 \% \mathrm{~V}{ }^{-}$MAX.)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current LM391N-100 | Current in Pin 15 $V_{I N}=0$ |  | 5 | 6 | mA |
| Output Swing | Positive <br> Negative | $\begin{aligned} & V^{+}-7 \\ & V^{-}+7 \\ & \hline \end{aligned}$ | $\begin{aligned} & V^{+}-5 \\ & V^{-}+5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Drive Current | Source (Pin 8) <br> Sink (Pin 5) | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Noise ( $20 \mathrm{~Hz}-20 \mathrm{kHz}$ ) | Input Referred |  | 3 |  | $\mu \mathrm{V}$ |
| Supply Rejection | Input Referred | 70 | 90 |  | dB |
| Total Harmonic Distortion | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{f}=20 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.01 \\ & 0.10 \end{aligned}$ | 0.25 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Intermodulation Distortion | $60 \mathrm{~Hz}, 7 \mathrm{kHz}, 4: 1$ |  | 0.01 |  | \% |
| Open Loop Gain | $\mathrm{f}=1 \mathrm{kHz}$ | 1000 | 5500 |  | V/V |
| Input Bias Current |  |  | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| Input Offset Voltage |  |  | 5 | 20 | mV |
| Positive Current Limit V ${ }_{\text {BE }}$ | Pin 10-9 |  | 650 |  | mV |
| Negative Current Limit $\mathrm{V}_{\mathrm{BE}}$ | Pin 9-13 |  | 650 |  | mV |
| Positive Current Limit Bias Current | Pin 10 |  | 10 | 100 | $\mu \mathrm{A}$ |
| Negative Current Limit Bias Current | Pin 13 |  | 10 | 100 | $\mu \mathrm{A}$ |

Pin 14 Current Comments
Minimum pin 14 current required for shutdown is 0.5 mA , and must not exceed 1 mA .
Maximum pin 14 current for amplifier not shut down is 0.05 mA .
The typical shutdown switch point current is 0.2 mA .
Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Applications



TL/H/7146-3
FIGURE 1. LM391 with External Components-Protection Circuitry Not Shown

## Typical Performance Characteristics



## Pin Descriptions

| Pin No. | Pin Name | Comments |
| :---: | :--- | :--- |
| 1 | + Input | Audio input |
| 2 | - Input | Feedback input |
| 3 | Compensation | Sets the dominant pole |
| 4 | Ripple Filter | Improves negative supply rejection |
| 5 | Sink Output | Drives output devices and is emitter of AB bias $V_{B E}$ multiplier |
| 6 | BIAS | Base of $V_{B E}$ multiplier |
| 7 | BIAS | Collector of $V_{B E}$ multiplier |
| 8 | Source Output | Drives output devices |
| 9 | Output Sense | Biases the IC and is used in protection circuits |
| 10 | +Current Limit | Base of positive side protection circuit transistor |
| 11 | +SOA Diode | Diode used for dual slope SOA protection |
| 12 | - SOA Diode | Diode used for dual slope SOA protection |
| 13 | - Current Limit | Base of negative side protection circuit transistor |
| 14 | Shutdown | Shuts off amplifier when current is pulled out of pin |
| 15 | V | Positive supply |
| 16 | V- | Negative supply |


| External Components (Figure 1) |  |  |
| :---: | :---: | :---: |
| Component | Typical Value | Comments |
| $\mathrm{Cl}_{\text {IN }}$ | $1 \mu \mathrm{~F}$ | Input coupling capacitor sets a low frequency pole with $\mathrm{R}_{\text {IN }}$. $\mathrm{f}_{\mathrm{L}}=\frac{1}{2 \pi \mathrm{R}_{\text {IN }} \mathrm{G}_{\text {IN }}}$ |
| $\mathrm{R}_{\text {IN }}$ | 100k | Sets input impedance and DC bias to input. |
| $\mathrm{R}_{\mathrm{f}_{2}}$ | 100k | Feedback resistor; for minimum offset voltage at the output this should be equal to $\mathrm{R}_{\text {IN }}$. |
| $\mathrm{R}_{\mathrm{f}_{1}}$ | 5.1k | Feedback resistor that works with $\mathrm{R}_{\mathrm{f}_{2}}$ to set the voltage gain. $A_{V}=1+\frac{R_{f_{2}}}{R_{f_{1}}}$ |
| $\mathrm{C}_{f}$ | $10 \mu \mathrm{~F}$ | Feedback capacitor. This reduces the gain to unity at $D C$ for minimum offset voltage at the output. Also sets a low frequency pole with $\mathrm{R}_{\mathrm{f}_{1}}$. $\mathrm{f}_{\mathrm{L}}=\frac{1}{2 \pi \mathrm{R}_{\mathrm{f}_{1}} \mathrm{C}_{\mathrm{f}}}$ |
| $\mathrm{c}_{\mathrm{C}}$ | 5 pF | Compensation capacitor. Sets gain bandwidth product and a high frequency pole. $\mathrm{GBW}=\frac{1}{2 \pi 5000 \mathrm{C}_{\mathrm{C}}}, \mathrm{f}_{\mathrm{h}}=\frac{\mathrm{GBW}}{\mathrm{~A}_{V}}$ <br> Max $f_{h}$ for stable design $\approx 500 \mathrm{kHz}$. |
| $\mathrm{R}_{\mathrm{A}}$ | 3.9k | $A B$ bias resistor. |
| $\mathrm{R}_{\mathrm{B}}$ | 10k | AB bias potentiometer. Adjust to set bias current in the output stage. |
| $\mathrm{C}_{\text {AB }}$ | $0.1 \mu \mathrm{~F}$ | Bypass capacitor for bias. This improves high frequency distortion and transient response. |
| $\mathrm{C}_{\mathrm{R}}$ | 5 pF | Ripple capacitor. This improves negative supply rejection at midband and high frequencies. $\mathrm{C}_{\mathrm{R}}$, if used, must equal $\mathrm{C}_{\mathrm{C}}$. |
| $\mathrm{R}_{\text {eb }}$ | $100 \Omega$ | Bleed resistor. This removes stored charge in output transistors. |
| $\mathrm{R}_{0}$ | $2.7 \Omega$ | Output compensation resistor. This resistor and $\mathrm{C}_{\mathrm{O}}$ compensate the output stage. This value will vary slightly for different output devices. |
| $\mathrm{Co}_{0}$ | $0.1 \mu \mathrm{~F}$ | Output compensation capacitor. This works with $R_{O}$ to form a zero that cancels $f_{\beta}$ of the output power transistors. |
| $\mathrm{R}_{\mathrm{E}}$ | $0.3 \Omega$ | Emitter degeneration resistor. This resistor gives thermal stability to the output stage quiescent current. IRC PW5 type. |
| $\mathrm{R}_{\text {TH }}$ | 39k | Shutdown resistor. Sets the amount of current pulled out of pin 14 during shutdown. |
| $\mathrm{C}_{2}, \mathrm{C}^{\prime}{ }_{2}$ | 1000 pF | Compensation capacitors for protection circuitry. |
| $\mathrm{X}_{\mathrm{L}}$ | $10 \Omega \\| 5 \mu \mathrm{H}$ | Used to isolate capacitive loads, usually 20 turns of wire wrapped around a $10 \Omega, 2 \mathrm{~W}$ resistor. |

## Application Hints

## GENERALIZED AUDIO POWER AMP DESIGN

Givens: Power Output
Load Impedance
Input Sensitivity
Input Impedance
Bandwidth
The power output and load impedance determine the power supply requirements. Output signal swing and current are found from:

$$
\begin{align*}
& V_{\text {Opeak }}=\sqrt{2 \mathrm{R}_{\mathrm{L}} \mathrm{P}_{\mathrm{O}}}  \tag{1}\\
& \text { lopeak }=\sqrt{\frac{2 \mathrm{P}_{\mathrm{O}}}{\mathrm{R}_{\mathrm{L}}}} \tag{2}
\end{align*}
$$

Add 5 volts to the peak output swing (VOP) for transistor voltage to get the supplies, i.e., $\pm(\mathrm{V} O+5 \mathrm{~V})$ at a current of $l_{\text {peak. }}$. The regulation of the supply determines the unloaded voltage, usually about $15 \%$ higher. Supply voltage will also rise $10 \%$ during high line conditions.
max supplies $\approx \pm\left(V_{\text {Opeak }}+5\right)(1+$ regulation $)(1.1)$
The input sensitivity and output power specs determine the required gain.

$$
\begin{equation*}
A_{V} \geq \frac{\sqrt{P_{\mathrm{O}} R_{\mathrm{L}}}}{V_{\text {IN }}}=\frac{V_{\mathrm{ORMS}}}{V_{\text {INRMS }}} \tag{4}
\end{equation*}
$$

Normally the gain is set between 20 and 200; for a 25 watt, 8 ohm amplifier this results in a sensitivity of 710 mV and 71 mV , respectively. The higher the gain, the higher the THD, as can be seen from the characteristics curves. Higher gain also results in more hum and noise at the output.
The desired input impedance is set by $\mathrm{R}_{\mathrm{IN}}$. Very high values can cause board layout problems and DC offsets at the output. The bandwidth requirements determine the size of $C_{f}$ and $\mathrm{C}_{\mathrm{C}}$ as indicated in the external component listing.
The output transistors and drivers must have a breakdown voltage greater than the voltage determined by equation (3). The current gain of the drive and output device must be high enough to supply lopeak with 5 mA of drive from the LM391. The power transistors must be able to dissipate approximately $40 \%$ of the maximum output power; the drivers must dissipate this amount divided by the current gain of the outputs. See the output transistor selection guide, Table A.

To prevent thermal runaway of the $A B$ bias current the following equation must be valid:

$$
\begin{equation*}
\theta_{J A} \leq \frac{R_{E}\left(\beta_{\mathrm{MIN}}+1\right)}{V_{\mathrm{CEQMAX}}(\mathrm{~K})} \tag{5}
\end{equation*}
$$

where:
$\theta_{J A}$ is the thermal resistance of the driver transistor, junction to ambient, in ${ }^{\circ} \mathrm{C} / \mathrm{W}$.
$R_{E}$ is the emitter degeneration resistance in ohms.
$\beta_{\text {min }}$ is that of the output transistor.
$V_{\text {CEQMAX }}$ is the highest possible value of one supply from equation (3).
K is the temperature coefficient of the driver base-emitter voltage, typically $2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$.
Often the value of $R_{E}$ is to be determined and equation (5) is rearranged to be:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{E}} \geq \frac{\theta_{\mathrm{JA}}\left(\mathrm{~V}_{\text {CEQMAX }}\right) \mathrm{K}}{\beta_{\mathrm{MIN}}+1} \tag{6}
\end{equation*}
$$

The maximum average power dissipation in each output transistor is:

$$
\begin{equation*}
\overline{\mathrm{P}_{\mathrm{DMAX}}}=0.4 \mathrm{P}_{\mathrm{OMAX}} \tag{7}
\end{equation*}
$$

The power dissipation in the driver transistor is:

$$
\begin{equation*}
\overline{P_{\text {DRIVER }}(\mathrm{MAX})}=\frac{\overline{\mathrm{P}}_{\mathrm{DMAX}}}{\beta_{\mathrm{MIN}}} \tag{8}
\end{equation*}
$$

Heat sink requirements are found using the following formulas:

$$
\begin{align*}
& \theta_{\mathrm{JA}} \leq \frac{T_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{AMAX}}}{P_{\mathrm{D}}}  \tag{9}\\
& \theta_{\mathrm{SA}} \leq \theta_{\mathrm{JA}}-\theta_{\mathrm{JC}}-\theta_{\mathrm{CS}} \tag{10}
\end{align*}
$$

where:
$\mathrm{T}_{\mathrm{jMAX}}$ is the maximum transistor junction temperature.
$T_{\text {AMAX }}$ is the maximum ambient temperature.
$\theta_{\mathrm{JA}}$ is thermal resistance junction to ambient.
$\theta_{\text {SA }}$ is thermal resistance sink to ambient.
$\theta_{\mathrm{JC}}$ is thermal resistance junction to case.
$\theta_{\mathrm{CS}}$ is thermal resistance case to sink, typically $1^{\circ} \mathrm{C} / \mathrm{W}$ for most mountings.

## Application Hints (Continued) PROTECTION CIRCUITRY

The protection circuits of the LM391 are very flexible and should be tailored to the output transistor's safe operating area. The protection V-I characteristics, circuitry, and resistor formulas are described below. The diodes from the output to each supply prevent the output voltage from exceeding the supplies and harming the output transistors. The output will do this if the protection circuitry is activated while driving an inductive load.

## TURN-ON DELAY

It is often desirable to delay the turn-ON of the power amplifier. This is easily implemented by putting a resistor in series with a capacitor from pin 14 to ground. The value of the

Protection Circuitry with External Components

resistor is set to limit the current to less than 1 mA (the absolute maximum). This resistor with the capacitor gives a time constant of RC. The turn-ON delay is approximately 2 time constants.
Example:
Amplifier with maximum supply of 30 V , like the $20 \mathrm{~W}, 8 \Omega$ example in the data sheet, requiring a delay of 1 second. Time delay $=2 \mathrm{RC}$

$$
R=\frac{M a x V+}{1 \mathrm{~mA}}
$$

So:
$\mathrm{R}=30 \mathrm{k}$. Solving for C gives $16.7 \mu \mathrm{~F}$. Use $\mathrm{C}=20 \mu \mathrm{~F}$ with a 30 V rating.

Protection Characteristics


TL/H/7146-6

Protection Circuit Resistor Formulas ( $\mathbf{V}_{\mathbf{B}}=\mathbf{V}+$ )

| Type of Protection | $\mathbf{R E}_{\mathbf{E}}, \mathbf{R}^{\prime}$ | $\mathbf{R}_{1}, \mathbf{R}^{\prime}{ }_{1}$ | $\mathrm{R}_{2}, \mathrm{R}^{\prime}{ }_{2}$ | $\mathbf{R}_{3}, \mathbf{R}^{\prime}{ }_{3}$ |
| :---: | :---: | :---: | :---: | :---: |
| Current Limit | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{I}_{\mathrm{L}}}$ | Not Required | Short | Not Required |
| Single Slope SOA Protection | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{I}_{\mathrm{L}}}$ | $\mathrm{R}_{1}=\mathrm{R}_{2}\left(\frac{\mathrm{~V}_{\mathrm{M}}-\phi}{\phi}\right)$ | $1 \mathrm{k} \Omega$ | Not Required |
| Dual Slope SOA <br> Protection $\left(V_{B}=V^{+}\right)$ | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{I}_{\mathrm{L}}}$ | $R_{1}=R_{2}\left(\frac{V_{M}-\phi}{\phi}\right)$ | $1 \mathrm{k} \Omega$ | $R_{3}=R_{2}\left[\frac{V^{+}}{I_{L} R_{E}-\phi}-1\right]$ |

Note: $\phi$ is the current limit $V_{B E}$ voltage, 650 mV . Assumptions: $\mathrm{V}^{+} \gg \phi, \mathrm{V}_{\mathrm{M}} \gg \phi . \mathrm{V}^{+}$is the load supply voltage. $\mathrm{V}_{\mathrm{M}}$ is the maximum rated $\mathrm{V}_{\mathrm{CE}}$ of the output transistors.

## Application Hints (Continued)

## TRANSIENT INTERMODULATION DISTORTION

There has been a lot of interest in recent years about transient intermodulation distortion. Matti Otala of University of Oulu, Oulu, Finland has published several papers on the subject. The results of these investigations show that the open loop pole of the power amplifier should be above 20 kHz.

To do this with the LM391 is easy. Put a $1 \mathrm{M} \Omega$ resistor from pin 3 to the output and the open loop gain is reduced to about 46 dB . Now the open loop pole is at 30 kHz . The current in this resistor causes an offset in the input stage that can be cancelled with a resistor from pin 4 to ground. The resistor from pin 4 to ground should be $910 \mathrm{k} \Omega$ rather than $1 \mathrm{M} \Omega$ to insure that the shutdown circuitry will operate correctly. The slight difference in resistors results in about 15 mV of offset. The $40 \mathrm{~W}, 8 \Omega$ amplifier schematic shows the hookup of these two resistors.

## BRIDGE AMPLIFIER

A switch can be added to convert a stereo amplifer to a single bridge amplifer. The diagram below shows where the switch and one resistor are added. When operating in the bridge mode the output load is connected between the two outputs, the input is $\mathrm{V}_{\mathrm{IN}}$ \# 1, and $\mathrm{V}_{\mathrm{IN}}$ \# 2 is disconnected.

## OSCILLATIONS \& GROUNDING

Most power amplifiers work the first time they are turned on. They also tend to oscillate and have excess THD. Most oscillation problems are due to inadequate supply bypassing and/or ground loops. A $10 \mu \mathrm{~F}, 50 \mathrm{~V}$ electrolytic on each power supply will stop supply-related oscillations. However, if the signal ground is used for these bypass caps the THD is usually excessive. The signal ground must return to the power supply alone, as must the output load ground. All other grounds-bypass, output R-C, protection, etc., can tie together and then return to supply. This ground is called high frequency ground. On the 40 W amplifier schematic all the grounds are labeled.
Capacitive loads can cause instabilities, so they are isolated from the amplifier with an inductor and resistor in the output lead.

## AB BIAS CURRENT

To reduce distortion in the output stage, all the transistors are biased $O N$ slightly. This results in class $A B$ operation and reduces the crossover (notch) distortion of the class B stage to a low level, (see performance curve, THD vs AB bias). The potentiometer, $\mathrm{R}_{\mathrm{B}}$, from pins 6-7 is adjusted to give about 25 mA of current in the output stage. This current is usually monitored at the supply or by measuring the voltage across $\mathrm{R}_{\mathrm{E}}$.

## Typical Applications (Continued)

## Bridge Circuit Diagram



TL/H/7146-7

## Output Transistors Selection Guide

Table A.

| Power <br> Output | Driver Transistor |  | Output Transistor |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PNP | NPN | PNP | NPN |
| $20 W @ 8 \Omega$ | MJE711 | MJE721 | TIP42A | TIP41A |
| $30 W @ 4 \Omega$ | MJE171 | MJE181 | 2N6490 | 2N6487 |
|  | D43C8 | D42C8 |  |  |
| $40 \mathrm{~W} @ 8 \Omega$ | MJE712 | MJE722 | 2N5882 | 2N5880 |
| $60 W @ 4 \Omega$ | MJE172 | MJE182 |  |  |

## Application Hints (Continued)

## A 20W, $8 \Omega$; $30 \mathrm{~W}, 4 \Omega$ AMPLIFIER

## Givens:

| Power Output | 20 W into $8 \Omega$ |
| :--- | ---: |
|  | 30 W into $4 \Omega$ |
| Input Sensitivity | 1 V Max |
| Input Impedance | 100 k |
| Bandwidth | $20 \mathrm{~Hz}-20 \mathrm{kHz} \pm 0.25 \mathrm{~dB}$ |

Equations (1) and (2) give:

$$
\begin{array}{lll}
20 \mathrm{~W} / 8 \Omega & \mathrm{~V}_{\mathrm{OP}}=17.9 \mathrm{~V} & \mathrm{l}_{\mathrm{OP}}=2.24 \mathrm{~A} \\
30 \mathrm{~W} / 4 \Omega & \mathrm{~V}_{\mathrm{OP}}=15.5 \mathrm{~V} & \mathrm{I}_{\mathrm{OP}}=3.87 \mathrm{~A}
\end{array}
$$

Therefore the supply required is:

$$
\begin{aligned}
& \pm 23 \mathrm{~V} @ 2.24 \mathrm{~A}, \text { reducing to ... } \\
& \pm 21 \mathrm{~V} @ 3.87 \mathrm{~A}
\end{aligned}
$$

With $15 \%$ regulation and high line we get $\pm 29 \mathrm{~V}$ from equation (3).
Sensitivity and equation (4) set minimum gain:

$$
A_{V} \geq \frac{\sqrt{20 \times 8}}{1}=12.65
$$

We will use a gain of 20 with resulting sensitivity of 632 mV . Letting $R_{I N}$ equal 100k gives the required input impedance. For low DC offsets at the output we let $\mathrm{R}_{\mathrm{f}_{2}}=100 \mathrm{k}$. Solving for $R_{f_{1}}$ gives:

$$
\begin{aligned}
\mathrm{R}_{\mathrm{f}_{2}} & =100 \mathrm{k} \\
\mathrm{R}_{\mathrm{f}_{1}}=\frac{100 \mathrm{k}}{20-1} & =5.26 \mathrm{k} ; \text { use } 5.1 \mathrm{k}
\end{aligned}
$$

The bandwidth requirement must be stated as a pole, i.e., the 3 dB frequency. Five times away from a pole gives 0.17 dB down, which is better than the required 0.25 dB . Therefore:

$$
\begin{gathered}
f_{L}=\frac{20}{5}=4 \mathrm{~Hz} \\
f_{h}=20 \mathrm{k} \times 5=100 \mathrm{kHz}
\end{gathered}
$$

Solving for $\mathrm{C}_{\mathrm{f}}$ :

$$
\mathrm{C}_{\mathrm{f}} \geq \frac{1}{2 \pi \mathrm{R}_{\mathrm{f}_{1}} \mathrm{f}_{\mathrm{L}}}=7.8 \mu \mathrm{~F} ; \text { use } 10 \mu \mathrm{~F}
$$

The recommended value for $\mathrm{C}_{\mathrm{C}}$ is 5 pF for gains of 20 or larger. This gives a gain-bandwidth product of 6.4 MHz and a resulting bandwidth of 320 kHz , better than required.
The breakdown voltage requirement is set by the maximum supply; we need a minimum of 58 V and will use 60 V . We must now select a 60 V power transistor with reasonable beta at IOpeak, 3.87A. The TIP42, TIP41 complementary pair are $60 \mathrm{~V}, 60 \mathrm{~W}$ transistors with a minimum beta of 30 at 4 A . The driver transistor must supply the base drive given 5 mA drive from the LM391. The MJE711, MJE721 complementary driver transistors are 60 V devices with a minimum beta of 40 at 200 mA . The driver transistors should be much faster (higher $f_{T}$ ) than the output transistors to insure that the R-C on the output will prevent instability.
To find the heat sink required for each output transistor we use equations (7), (9), and (10):

$$
\begin{gather*}
\overline{\mathrm{P}_{\mathrm{D}}}=0.4(30)=12 \mathrm{~W}  \tag{7}\\
\theta_{\mathrm{JA}} \leq \frac{150^{\circ} \mathrm{C}-55^{\circ} \mathrm{C}}{12}=7.9^{\circ} \mathrm{C} / \mathrm{W} \text { for } \mathrm{T}_{\mathrm{AMAX}}=55^{\circ} \mathrm{C}  \tag{9}\\
\theta_{\mathrm{SA}} \leq 7.9-2.1-1.0=4.8^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{gather*}
$$

If both transistors are mounted on one heat sink the thermal resistance should be halved to $2.4^{\circ} \mathrm{C} / \mathrm{W}$.
The maximum average power dissipation in each driver is found using equation (8):

$$
\overline{\operatorname{PDRIVER}}(\mathrm{MAX})=\frac{12}{30}=400 \mathrm{~mW}
$$

Using equation (9):

$$
\theta_{\mathrm{JA}} \leq \frac{155-55}{0.4}=237^{\circ} \mathrm{C} / \mathrm{W}
$$

## Application Hints (Continued)

Since the free air thermal resistance of the MJE711, MJE721 is $100^{\circ} \mathrm{C} / \mathrm{W}$, no heat sink is required. Using this information and equation (6) we can find the minimum value of $R_{E}$ required to prevent thermal runaway.

$$
\begin{equation*}
\mathrm{R}_{\mathrm{E}} \geq \frac{100(30)(0.002)}{30+1}=0.19 \Omega \tag{6}
\end{equation*}
$$

We must now use the SOA data on the TIP42, TIP41 transistors to set up the protection circuit. Below is the SOA curve with the $4 \Omega$ and $8 \Omega$ load lines. Also shown are the desired protection lines. Note the value of $V_{B}$ is equal to the supply voltage, so we use the formulas in the table.

D.C. SOA of TIP42, TIP41 Transistors

TL/H/7146-8

The data points from the curve are:

$$
\mathrm{V}_{\mathrm{M}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=23 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}, \mathrm{I}_{\mathrm{L}}^{\prime}=7 \mathrm{~A}
$$

Using the dual slope protection formulas:

$$
\begin{gathered}
R_{E}=\frac{0.65}{3}=0.22 \Omega \\
R_{2}=1 \mathrm{k} \\
R_{1}=1 \mathrm{k}\left(\frac{60-0.65}{0.65}\right) \approx 91 \mathrm{k} \\
R_{3}=1 \mathrm{k}\left(\frac{23}{7(0.22)-0.65}-1\right) \approx 24 \mathrm{k}
\end{gathered}
$$

Note that an $R_{E}$ of $0.22 \Omega$ satisfies equation (6). The final schematic of this amplifier is below. If the output is shorted the current will be 1.8 A and $\mathrm{V}_{\mathrm{CE}}$ is 23 V . Since the input is $A C$, the average power is:

$$
\text { short } \overline{P_{D}}=1 / 2(1.8)(23) \approx 21 \mathrm{~W}
$$

This power is greater than was used in the heat sink calculations, so the transistors will overheat for long-duration shorts unless a larger heat sink is used.

## Typical Applications (Continued)

20W-8 $\Omega, 30 \mathrm{~W}-4 \Omega$ Amplifier with 1 Second Turn-ON Delay


TL/H/7146-9
*Additional protection for LM391N; Schottky diodes and $R \cong 100 \Omega$.

## Application Hints (Continued)

A $40 \mathrm{~W} / 8 \Omega, 60 \mathrm{~W} / 4 \Omega$ AMPLIFIER
Given:

| Power Output | $40 \mathrm{~W} / 8 \Omega$ |
| :--- | ---: |
|  | $60 \mathrm{~W} / 4 \Omega$ |
| Input Sensitivity | 1 V Max |
| Input Impedance | 100 k |
| Bandwidth | $20 \mathrm{~Hz}-20 \mathrm{kHz} \pm 0.25 \mathrm{~dB}$ |

Equations (1) and (2) give:

$$
\begin{array}{lll}
40 \mathrm{~W} / 8 \Omega & V_{\text {OPeak }}=25.3 \mathrm{~V} & l_{\text {OPeak }}=3.16 \mathrm{~A} \\
60 \mathrm{~W} / 4 \Omega & V_{\text {OPeak }}=21.9 \mathrm{~V} & l_{\text {OPeak }}=5.48 \mathrm{~A}
\end{array}
$$

Therefore the supply required is:

$$
\pm 30.3 \mathrm{~V} @ 3.16 \mathrm{~A}, \text { reducing to ... }
$$

$$
\pm 26.9 \mathrm{~V} @ 5.48 \mathrm{~A}
$$

With $15 \%$ regulation and high line we get $\pm 38.3 \mathrm{~V}$ using equation (3).
The minimum gain from equation (4) is:

$$
A_{V} \geq 18
$$

We select a gain of 20 ; resulting sensitivity is 900 mV .
The input impedance and bandwidth are the same as the 20 watt amplifier so the components are the same.

$$
\begin{array}{lll}
R_{f_{1}}=5.1 \mathrm{k} & \mathrm{R}_{\mathrm{IN}}=100 \mathrm{k} & \mathrm{C}_{\mathrm{C}}=5 \mathrm{pF} \\
\mathrm{R}_{\mathrm{f}_{2}}=100 \mathrm{k} & \mathrm{C}_{\mathrm{f}}=10 \mu \mathrm{~F}
\end{array}
$$

The maximum supplies dictate using 80 V devices. The 2N5882, 2N5880 pair are 80V, 160W transistors with a minimum beta of 40 at 2A and 20 at 6A. This corresponds to a minimum beta of 22.5 at 5.5 A (lopeak). The MJE712, MJE722 driver pair are 80 V transistors with a minimum beta of 50 at 250 mA . This output combination guarantees lopeak with 5 mA from the LM391.
Output transistor heat sink requirements are found using equations (7), (9), and (10):

$$
\begin{gather*}
\overline{\mathrm{P}_{\mathrm{D}}}=0.4(60)=24 \mathrm{~W}  \tag{7}\\
\theta_{\mathrm{JA}} \leq \frac{200-55}{24}=6.0^{\circ} \mathrm{C} / \mathrm{W} \text { for } \mathrm{T}_{\mathrm{AMAX}}=55^{\circ} \mathrm{C}  \tag{9}\\
\theta_{\mathrm{SA}} \leq 6.0-1.1-1.0=3.9^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{gather*}
$$

For both output transistors on one heat sink the thermal resistance should be $1.9^{\circ} \mathrm{C} / \mathrm{W}$.
Now using equation (8) we find the power dissipation in the driver:

$$
\begin{gather*}
\overline{P_{\text {DRIVER }}}=\frac{24}{20}=1.2 \mathrm{~W}  \tag{8}\\
\theta_{\mathrm{JA}} \leq \frac{150-55}{1.2}=79^{\circ} \mathrm{C} / \mathrm{W} \tag{9}
\end{gather*}
$$

Since a heat sink is required on the driver, we should investigate the output stage thermal stability at the same time to optimize the design. If we find a value of $R_{E}$ that is good for the protection circuitry, we can then use equation (5) to find the heat sink required for the drivers.
The SOA characteristics of the 2N5882, 2N5880 transistors are shown in the following curve along with a desired protection line.


TL/H/7146-10
The desired data points are:

$$
V_{M}=80 V \quad V_{B}=47 V \quad I_{L}=3 A \quad I_{L}^{\prime}=11 A
$$

Since the break voltage is not equal to the supply, we will use two resistors to replace $R_{3}$ and move $V_{B}$.

Circuit Used


TL/H/7146-11

## Thevenin Equivalent



Where: $\mathrm{R}_{\mathrm{TH}}=\mathrm{R}_{3}^{\mathrm{A}} \| \mathrm{R}_{3}^{\mathrm{B}}$
$V_{T H}=V^{-}\left[\frac{R_{3}^{A}}{R_{3}^{A}+R_{3}^{B}}\right]$
TL/H/7146-12

## Application Hints (Continued)

The formulas for $R_{E}, R_{1}$, and $R_{2}$ do not change:

$$
\begin{gathered}
R_{E}=\frac{0.65}{3 A}=0.22 \Omega \\
R_{2}=1 \mathrm{k} \quad R_{1}=1 \mathrm{k} \frac{80-0.65}{0.65}=120 \mathrm{k}
\end{gathered}
$$

The formula for $R_{3}$ now gives $R_{T H}$ when the $V^{+}$in the formula becomes $V_{B}$.

$$
\begin{aligned}
R_{T H} & =R_{2}\left[\frac{V_{B}}{I_{L} R_{E}-\phi}-1\right] \\
& =1 \mathrm{k}\left[\frac{47}{11(0.22)-0.65}-1\right]=25.55 \mathrm{k}
\end{aligned}
$$

$V_{T H}$ is the additional voltage added to the supply voltage to get $V_{B}$.

$$
V_{T H}=-\left(V_{B}-V^{+}\right)=-(47-30)=-17 V
$$

Now we must find $R_{3}^{A}$ and $R_{3}^{B}$ using the Thevenin formulas. Putting $\mathrm{V}_{\mathrm{TH}}, \mathrm{V}^{-}$, and $\mathrm{R}_{\mathrm{TH}}$ into the appropriate formulas reduces to:

$$
R_{3}^{B}=0.76 R_{3}^{A} \quad \text { and } \quad 25.55 k=R_{3}^{A} \| R_{3}^{B}
$$

The easiest way to solve these equations is to iterate with standard values. If we guess $R_{3}^{A}=62 k$, then $R_{3}^{B}=47.12 k$; use 47 k . The Thevenin impedance comes out 26.7 k , which is close enough to 25.55 k .
Now we will use equation (5) to determine the heat sinking requirements of the drivers to insure thermal stability:

$$
\begin{equation*}
\theta_{\mathrm{JA}} \leq \frac{0.22(20+1)}{40(0.002)} \approx 57^{\circ} \mathrm{C} / \mathrm{W} \tag{5}
\end{equation*}
$$

This value is lower than we got with equation (9), so we will use it in equation (10):

$$
\begin{equation*}
\theta_{\mathrm{SA}} \leq 57-6-1=50^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{equation*}
$$

This is the required heat sink for each driver. For low TIM we add the $1 \mathrm{M} \Omega$ resistor from pin 3 to the output and a 910 k resistor from pin 4 to ground. The complete schematic is shown below.
If the output is shorted, the transistor voltage is about 28 V and the current is 5 A . Therefore the average power is:

$$
\text { short } \overline{P D}=1 / 2(28) 5=70 \mathrm{~W}
$$

This is much larger than the power used to calculate the heat sinks and the output transistors will overheat if the output is shorted too long.

## Typical Applications (Continued)



Note: All Grounds Should be Tied Together
Only at Power Supply Ground.
$\dagger$ Additional protection for LM391N; Schottky diodes and $R \cong 100 \Omega$.

## LM831 Low Voltage Audio Power Amplifier

## General Description

The LM831 is a dual audio power amplifier optimized for very low voltage operation. The LM831 has two independent amplifiers, giving stereo or higher power bridge (BTL) operation from two- or three-cell power supplies.
The LM831 uses a patented compensation technique to reduce high-frequency radiation for optimum performance in AM radio applications. This compensation also results in lower distortion and less wide-band noise.
The input is direct-coupled to the LM831, eliminating the usual coupling capacitor. Voltage gain is adjustable with a single resistor.

## Features

. Low voltage operation, 1.8 V to 6.0 V
. High power, $440 \mathrm{~mW}, 8 \Omega$, BTL, 3 V

- Low AM radiation
- Low noise
- Low THD


## Applications

- Portable tape recorders
- Portable radios
- Headphone stereo
(1) Portable speakers

Typical Application
Dual Amplifier with Minimum Parts


TL/H/6754-1
$A V=46 \mathrm{~dB}, \mathrm{BW}=250 \mathrm{~Hz}$ to 35 kHz
$\mathrm{P}_{\text {Out }}=220 \mathrm{~mW} / \mathrm{Ch}, \mathrm{R}_{\mathrm{L}}=4 \Omega$
$\begin{array}{lr}\text { Absolute Maximum Ratings } \\ \text { If Military/Aerospace specified devices are required, } \\ \text { contact the National Semiconductor Sales Office/ } \\ \text { Distributors for availability and specifications. } \\ \text { Supply Voltage, VS } & 7.5 \mathrm{~V} \\ \text { Input Voltage, } \mathrm{V}_{\mathrm{IN}} & \pm 0.4 \mathrm{~V}\end{array}$

| Supply Voltage, $\mathrm{V}_{\mathrm{S}}$ | 7.5 V |
| :--- | ---: |
| Input Voltage, $\mathrm{V}_{\mathrm{IN}}$ | $\pm 0.4 \mathrm{~V}$ |

## Electrical Characteristics

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$, test circuit is dual or BTL amplifier with minimum parts.

| Symbol | Parameter | Conditions | Typ | Tested Limit | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Voltage |  | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{gathered} 1.8 \\ 6 \end{gathered}$ | V(Min) <br> V(Max) |
| $\mathrm{I}_{Q}$ | Supply Current | $\mathrm{V}_{\text {IN }}=0$, Dual Mode <br> $V_{\text {IN }}=0$, BTL Mode | $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | mA (Max) <br> mA (Max) |
| $\mathrm{V}_{\text {OS }}$ | Output DC Offset | $\mathrm{V}_{\text {IN }}=0, \mathrm{BTL}$ Mode | 10 | 50 | mV (Max) |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  | 25 | $\begin{aligned} & 15 \\ & 35 \end{aligned}$ | k (Min) <br> k (Max) |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.25 \mathrm{mV}_{\mathrm{rms}}, \mathrm{f}=1 \mathrm{kHz}, \\ & \text { Dual Mode } \end{aligned}$ | 46 | $\begin{aligned} & 44 \\ & 48 \end{aligned}$ | dB (Min) <br> dB (Max) |
| PSRR | Supply Rejection | $\mathrm{V}_{S}=3 \mathrm{~V}+200 \mathrm{mV}$ rms $@ f=1 \mathrm{kHz}$ | 46 | 30 | dB (Min) |
| POD | Power Out | $\begin{aligned} & V_{S}=3 V, R_{L}=4 \Omega, \\ & 10 \% \text { THD, Dual Mode } \end{aligned}$ | 220 | 150 | mW (Min) |
| PODL | Power Out Low, $\mathrm{V}_{\text {S }}$ | $V_{S}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega$ $10 \% \text { THD, Dual Mode }$ | 45 | 10 | mW (Min) |
| $\mathrm{P}_{\text {OB }}$ | Power Out | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \\ & 10 \% \text { THD, BTL Mode } \end{aligned}$ | 440 | 300 | mW (Min) |
| POBL | Power Out Low, $\mathrm{V}_{\text {S }}$ | $\begin{aligned} & V_{S}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \\ & 10 \% \text { THD, BTL Mode } \end{aligned}$ | 90 | 20 | mW (Min) |
| Sep | Channel Separation | Referenced to $\mathrm{V}_{\mathrm{O}}=200 \mathrm{mV}_{\text {rms }}$ | 52 | 40 | dB (Min) |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  | 1 | 2 | $\mu \mathrm{A}$ (Max) |
| En0 | Output Noise | Wide Band ( $250 \sim 35 \mathrm{kHz}$ ) | 250 | 500 | $\mu \mathrm{V}$ (Max) |
| THD | Distortion | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}, \\ & \mathrm{f}=1 \mathrm{kHz} \text {, Dual } \end{aligned}$ | 0.25 | 1 | \% (Max) |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Connection Diagram



## Typical Performance Characteristics



Supply Current vs Temperature



PSRR vs Supply Voltage


Separation vs Supply Voltage



## Typical Performance Characteristics (Continued)




Gain vs Frequency



Power Output vs Temperature


Bandwidth vs BW Capacitance


## Typical Performance Characteristics (Continued)



Distortion vs Power Output (Note 2)



Dual Mode, $\mathrm{R}_{\mathrm{L}}=8 \Omega$ Distortion vs Frequency


Distortion vs Power Output (Note 2)


Power Dissipation vs Power Output


Typical Performance Characteristics (Continued)


Device Dissipation vs Ambient Temperature


Supply Current vs Power Output
 POWER OUTPUT (WATT)

Note 2: 1 kHz curve is measured with $400 \mathrm{~Hz}-30 \mathrm{kHz}$ Filter

BTL Amplifier with Minimum Parts


TL/H/6754-8

$$
A_{V}=52 \mathrm{~dB}, \mathrm{BW}=250 \mathrm{~Hz} \text { to } 25 \mathrm{kHz}
$$

$$
\text { Pout }=440 \mathrm{~mW}, \mathrm{R}_{\mathrm{L}}=8 \Omega
$$

BTL Amplifier for Hi-Fi Quality

$\mathrm{A}_{\mathrm{V}}=40 \mathrm{~dB}, \mathrm{BW}=20 \mathrm{~Hz}$ to 20 kHz
$P_{\text {OUT }}=440 \mathrm{~mW}, R_{\mathrm{L}}=8 \Omega$
(Dynamic Range Over 80 dB )

## Dual Amplifier for Hi-Fi Quality



Low-Cost Power Amplifier (No Bootstrap)


> POUT $=150 \mathrm{~mW} / \mathrm{Ch}, \mathrm{BW}=300 \mathrm{~Hz}$ to 35 kHz
> BTL Mode is also possible
*For 3-cell applications, the 120 k resistor should be changed to 20 K .

LM831 Circuit Description Refer to the external component diagram and equivalent schematic.

The power supply is applied to Pin 9 and is filtered by resistor $R_{1}$ and capacitor $C_{B Y}$ on Pin 16. This filtered voltage at Pin 16 is used to bias all of the LM831 circuits except the power output stage. Resistor $R_{0}$ generates a biasing current that sets the output DC voltage for optimum output power for any given supply voltage.
Feedback is provided to the input transistor $Q_{1}$ emitter by $R_{6}$ and $R_{7}$.

The capacitor $\mathrm{C}_{\mathrm{NF}}$ on Pin 2 provides unity DC gain for maximum DC accuracy.
$Q_{2}$ provides voltage gain and the rest of the devices buffer the output load from $Q_{2}$ 's collector.
Bootstrapping of Pin 5 by $\mathrm{C}_{\mathrm{BS}}$ allows maximum output swing and improved supply rejection.
$R_{5}$ is provided for bridge (BTL) operation.

External Component Diagram



External Components (Refer to External Component Diagram)

| Component | Comments | Min | Max |
| :---: | :---: | :---: | :---: |
| $\mathrm{C}_{0}$ | Required to stabilize output stage. | $0.33 \mu \mathrm{~F}$ | $1 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{c}}$ | Output coupling capacitors for Dual Mode. Sets a low-frequency pole in the frequency response. $f_{L}=\frac{1}{2 \pi C_{c} R_{L}}$ | $100 \mu \mathrm{~F}$ | 10,000 $\mu \mathrm{F}$ |
| $\mathrm{C}_{B S}$ | Bootstrap capacitors. Sets a low-frequency pole in the power BW. Recommended value is $C_{B S}=\frac{1}{10 \bullet 2 \pi \bullet f_{\mathrm{L}} \bullet \mathrm{R}_{\mathrm{L}}}$ | $22 \mu \mathrm{~F}$ or (short Pins 4\& 12 to 9) | $470 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {S }}$ | Supply bypass. Larger values improve low-battery performance by reducing supply ripple. | $47 \mu \mathrm{~F}$ | 10,000 $\mu \mathrm{F}$ |
| $\mathrm{C}_{B Y}$ | Filters the supply for improved low-voltage operation. Also sets turn-on delay. | $47 \mu \mathrm{~F}$ | $470 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{NF}}$ | Sets a low-frequency response. Also affects turn-on delay. $\mathrm{f}_{\mathrm{L}}=\frac{1}{2 \pi \bullet \mathrm{C}_{\mathrm{NF}} \bullet\left(\mathrm{R}_{\mathrm{AV}}+80\right)}$ <br> In BTL Mode, $\mathrm{C}_{\mathrm{NF}}$ on Pin 15 can be reduced without affecting the frequency response. However, the turn-on "POP" will be worsened. | $10 \mu \mathrm{~F}$ | $100 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{BTL}}$ | Used only in the Bridge Mode. Connects the output of the first amplifier to the inverting input of the other through an internal resistor. Sets a lowfrequency pole in one-half the frequency response. $\mathrm{f}_{\mathrm{L}}=\frac{1}{2 \pi \bullet \mathrm{C}_{\mathrm{BTL}}{ }^{\bullet 16 k}}$ | $0.1 \mu \mathrm{~F}$ | $1 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {BW }}$ | Improves clipping waveform and sets the high-frequency bandwidth. Works with an internal 16k resistor. (This equation applies for $R_{A V} \neq 0$. For 46 dB application, see $\mathrm{BW}-\mathrm{C}_{\mathrm{BW}}$ curve.) $\mathrm{f}_{\mathrm{H}}=\frac{1}{2 \pi^{\bullet} \mathrm{C}_{\mathrm{BW}} \bullet 16 \mathrm{k}}$ | See table below |  |
| $\mathrm{R}_{\mathrm{AV}}$ | Used to reduce the gain and improve the distortion and signal to noise. If this is desired, $\mathrm{C}_{\mathrm{BW}}$ must also be used. | See table below |  |


| Typical AV | $\mathbf{R}_{\mathbf{A V}}$ | Min | Max |
| :---: | :---: | :---: | :---: |
|  |  | Open | 4700 pF |
| 46 dB | Short | 100 pF | 4700 pF |
| 40 dB | 82 | 270 pF | 4700 pF |
| 34 dB | 240 | 500 pF | 4700 pF |
| 28 dB | 560 |  |  |



TL/H/6754-14
Note: Power ground pattern should be as wide as possible. Supply bypass capacitor should be as close to the IC as possible. Output compensation capacitors should also be close to the IC.

## LM832 Dynamic Noise Reduction System DNR® ${ }^{\circledR}$

## General Description

The LM832 is a stereo noise reduction circuit for use with audio playback systems. The DNR system is noncomplementary, meaning it does not require encoded source material. The system is compatible with virtually all prerecorded tapes and FM broadcasts. Psychoacoustic masking, and an adaptive bandwidth scheme allow the DNR to achieve 10 dB of noise reduction. DNR can save circuit board space and cost because of the few additional components required.
The LM832 is optimized for low voltage operation with input levels around 30 mVrms .

For higher input levels use the LM1894.

The DNR® ${ }^{\circledR}$ system is licensed to National Semıconductor Corp. under U.S. patent 3,678,416 and $3,753,159$.
A trademark and licensing agreement is required for the use of this product.

## Features

■ Low voltage battery operation
a Non-complementary noise reduction, "single ended"
(1) Low cost external components, no critical matching
© Compatible with all prerecorded tapes and FM
凶 10 dB effective tape noise reduction CCIR/ARM weighted
( Wide supply range, 1.5 V to 9 V
( 150 mVrms input overload
■ No royalty requirements

- Cascade connection for 17 dB noise reduction


## Applications

■ Headphone stereo

- Microcassette players
( Radio cassette players
- Automotive radio/tape players


## Application Circuit

Order Number LM832M See NS Package M14A Order Number LM832N See NS Package N14A


Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | 10 V |
| :--- | ---: |
| Power Dissipation (Note 1) | 1.2 W |
| Input Voltage | 1.7 Vpp |
| Storage Temperature | -65 to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature (Note 1) | -40 to $+85^{\circ}$ |

Soldering Information
■ Dual-In-Line Package
Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
© Small Outline Package

```
Vapor Phase (60 seconds)
\(215^{\circ} \mathrm{C}\)
Infrared (15 seconds)
\(220^{\circ} \mathrm{C}\)
```

See AN-450 "Surface Mounting Methods and Their Effects on Products Reliability" for other methods of soldering surface mount devices."

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OP}}$ | Operating Voltage | Supply Voltage for Normal Operation | 1.5 | 3.0 | 9.0 | V |
| $\mathrm{I}_{\mathrm{CC}}(1)$ | Supply Current (1) | Pin 9 to GND 0.1 $\mu$ F, BW = Min, Note 2 |  | 2.5 | 4.0 | mA |
| $\mathrm{I}_{\mathrm{CC}}(2)$ | Supply Current (2) | DC GND Pin 9 with 2k, BW = Max, Note 2 |  | 5.0 | 8.0 | mA |
| $\mathrm{~V}_{\text {IN }}(1)$ | Input Voltage (1) | Pin 2, Pin 13 | 0.20 | 0.36 | 0.5 | V |
| $\mathrm{~V}_{\text {IN }}(2)$ | Input Voltage (2) | Pin 6 | 0.50 | 0.65 | 0.8 | V |
| $\mathrm{~V}_{\text {IN }}(3)$ | Input Voltage (3) | Pin 9 | 0.50 | 0.65 | 0.8 | V |
| $\mathrm{~V}_{\text {OUT }}(1)$ | Output Voltage (1) | Pin 4, Pin 11 | 0.20 | 0.35 | 0.50 | V |
| $\mathrm{~V}_{\text {OUT }}(2)$ | Output Voltage (2) | Pin 5 Stereo Mode | 0.15 | 0.28 | 0.40 | V |
| $\mathrm{~V}_{\text {OUT }}(3)$ | Output Voltage (3) | Pin 5 Monaural Mode, DC Ground Pin 14 | 0.10 | 0.20 | 0.30 | V |
| $\mathrm{~V}_{\text {OUT }}(4)$ | Output Voltage (4) | Pin 8 | 0.25 | 0.40 | 0.60 | V |
| $\mathrm{~V}_{\text {OUT }}(5)$ | Output Voltage (5) | Pin 10 BW = Max, Note 2 | 1.00 | 1.27 | 1.50 | V |
| $\mathrm{~V}_{\text {OUT }}(6)$ | Output Voltage (6) | Pin 10 BW=Min, Note 2 | 0.50 | 0.65 | 0.75 | V |
| $\mathrm{~V}_{\text {OS }}$ | Output DC Shift | Pin 4, PIN 11; Change BW Min to Max |  | 1.0 | 3.0 | mV |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAIN SIGNAL PATH (Note 3) |  |  |  |  |  |  |
| $A_{V}$ | Voltage Gain | $\mathrm{V}_{\mathrm{IN}}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, $\mathrm{BW}=\mathrm{Max}$, Note 2 | -1.0 | 0.0 | +1.0 | dB |
| C.B. | Channel Balance | $\mathrm{V}_{\mathrm{IN}}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, BW=Max, Note 2 | -1.0 | 0 | +1.0 | dB |
| $\mathrm{f}_{\text {MIN }}$ | Min Bandwidth | $0.1 \mu \mathrm{~F}$ between Pin 9 - GND | 600 | 1000 | 1500 | Hz |
| $\mathrm{f}_{\text {MAX }}$ | Max Bandwidth | DC Ground Pin 9 with 2k | 24 | 30 | 46 | kHz |
| THD | Distortion | $\mathrm{V}_{\text {IN }}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{BW}=$ Max, Note 2 |  | 0.07 | 0.5 | \% |
| $\mathrm{MV} \mathrm{IN}^{\text {I }}$ | Max Input Voltage | THD $=3 \%, \mathrm{f}=1 \mathrm{kHz}, \mathrm{BW}=$ Max Note 2 | 120 | 150 |  | mVrms |
| S/N | Signal to Noise | REF $=30 \mathrm{mVrms}, \mathrm{BW}=$ Max, CCIR/ARM | 60 | 68 |  | dB |
| $\mathrm{Z}_{\text {IN }}$ | Input Impedance | Pin 2, Pin 13 | 14 | 20 | 26 | $\mathrm{k} \Omega$ |
| C.S. | Channel Separation | Ref $=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, BW= Max, Note 2 | 40 | 68 |  | dB |
| PSRR | PSRR | $\mathrm{V}_{\text {RIPPLE }}=50 \mathrm{mVrms}, \mathrm{f}=100 \mathrm{~Hz}$ | 40 | 55 |  | dB |
| CONTROL PATH |  |  |  |  |  |  |
| Avsum(1) | Summing Amp Gain (1) | $\mathrm{V}_{\text {IN }}=30 \mathrm{mVrms}$ at R and $\mathrm{L}, \mathrm{f}=1 \mathrm{kHz}$ | -3.0 | -1.5 | 0.0 | dB |
| Avsum(2) | Summing Amp Gain (2) | DC Ground Pin 14, $\mathrm{f}=1 \mathrm{kHz}$ | -9.0 | -6.0 | -3.0 | dB |
| $A_{V} 1$ st | Gain Amp Gain | Pin 6 to Pin 8 | 25 | 30 | 35 | dB |
| $\mathrm{Z}_{\text {IN }} 1$ st | Input Impedance | Pin 6 | 28 | 40 | 52 | k $\Omega$ |
| AVPKD | Peak Detector Gain | AC In, DC Out; Pin 9 to Pin 10 | 25 | 30 | 35 | $\mathrm{V} / \mathrm{V}$ |
| $\mathrm{Z}_{\text {INPKD }}$ | Input Impedance | Pin 9 | 500 | 800 | 1100 | $\Omega$ |
| $V_{\text {RPKD }}$ | Output DC Change | Pin 10, Change BW Min to Max | 0.5 | 0.62 | 0.8 | V |

[^5]External Component Guide (See Figure 1)

| P/N | Recommended Value | Purpose | Effect |  | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Smaller | Larger |  |
| C1 | $10 \mu \mathrm{~F}$ | Power supply decoupling | Poor supply rejection | Better supply rejection | Do not use less than $10 \mu \mathrm{~F}$ |
| C2,C11 | $1 \mu \mathrm{~F}$ | Input coupling capacitor | Increases frequency of lowfrequency roll-off | Reduces frequency of lowfrequency roll-off | DC voltage at pin 2 and pin 13 is 0.35 V $f=\frac{1}{2 \pi \mathrm{C}_{2} \mathrm{R}_{\text {IN }}}$ |
| C3,C10 | 22 nF for Stereo, 15 nF for mono | Establishment of Min and Max Bandwidth | Bandwidth becomes wider | Bandwidth becomes narrower | See Note 4 |
| C4,C8 | $1 \mu \mathrm{~F}$ | Output coupling capacitor | Increases frequency of lowfrequency roll-off | Reduces frequency of lowfrequency roll-off | DC voltage at pin 4 and pin 11 is 0.35 V $f=\frac{1}{2 \pi \mathrm{C}_{4} \mathrm{R}_{\mathrm{LOAD}}}$ |
| C5 | $0.1 \mu \mathrm{~F}$ | Works with R1 and R2 to set one of the lowfrequency corners in control path | Some high frequency program material may be attenuated | Bandwidth may increase due to low-frequency inputs, causing "Breathing" | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{5}(\mathrm{R} 1+\mathrm{R} 2)}=1.6 \mathrm{kHz}$ <br> See Note 4 |
| C6 | 820 pF | Works with input resistance of pin 6 to set one of the low-frequency corners in the control path | Same as above | Same as above | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{6} \mathrm{R}_{\mathrm{PIN6}}}=4.8 \mathrm{kHz}$ <br> See Note 4 |
| C7 | 39 nF | Works with input resistance of pin 9 to form part of control path frequency weighing | Same as above | Same as above | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{7} \mathrm{R}_{\mathrm{PIN} 7}}=4.8 \mathrm{kHz}$ <br> See Note 4 |
| C9 | $1 \mu \mathrm{~F}$ | Sets attack time | Reduces attack and decay time | Increases attack and decay time | See Note 4 |
| R1,R2 | $\mathrm{R}_{1}+\mathrm{R}_{2}=1 \mathrm{k} \Omega$ | This voltage divider sets control path sensitivity | - | - | Sensitivity should be set for maximum noise reduction and minimum audible frequency program effect on high |
| R3 | - $2 \mathrm{k} \Omega$ | Sets gain amp load when DNR is OFF | Loads gain amp output, may cause distortion | Max bandwidth will be reduced |  |

Note 4: The values of the control path filter components (C5, C6, C7, C9, R1, R2) and the integrating capacitors (C3, C10) should not be changed from the recommended values unless the characteristics of the noise or program material differ substantially from that of FM or tape sources. Failure to use the correct values may result in degraded performance, and therefore the application may not be approved for DNR trademark usage. Please contact National Semiconductor for more information and technical assistance.

## Typical Performance Characteristics



FIGURE 2. Supply current vs supply voltage


FIGURE 5. Output level change vs supply voltage


TL/H/5176-8
FIGURE 8. Output vs frequency and control path signal


TL/H/5176-3
FIGURE 3. Channel separation vs frequency


TL/H/5176-6
FIGURE 6. Output level vs frequency


TL/H/5176-9
FIGURE 9. Frequency response for various input levels


TL./H/5176-11
FIGURE 11. Change in main signal path maximum bandwidth vs temperature


TL/H/5176-4
FIGURE 4. Power supply rejection ratio vs frequency


TL/H/5176-7
FIGURE 7. THD vs frequency


TL/H/5176-10
FIGURE 10. Gain of control path vs frequency

## Circuit Operation

The LM832 has two signal paths, a main signal path and a bandwidth control path. The main path is an audio low pass filter comprised of a $g_{m}$ block with a variable current, and a unity gain buffer. As seen in Figure 1, DC feedback constrains the low frequency gain to $A_{v}=-1$. Above the cutoff frequency of the filter, the output decreases at $-6 \mathrm{~dB} /$ oct due to the action of the $0.022 \mu \mathrm{~F}$ capacitor.
The purpose of the control path is to generate a bandwidth control signal which replicates the ear's sensitivity to noise in the presence of a tone. A single control path is used for both channels to keep the stereo image from wandering. This is done by adding the right and left channels together in the summing amplifier of Figure 1. The R1, R2 resistor divider adjusts the incoming noise level to slightly open the bandwidth of the low pass filter. Control path gain is about 60 dB and is set by the gain amplifier and peak detector gain. This large gain is needed to ensure the low pass filter bandwidth can be opened by very low noise floors. The capacitors between the summing amplifier output and the peak detector input determine the frequency weighting as shown in the typical performance curves. The $1 \mu \mathrm{~F}$ capacitor at pin 10, in conjunction with internal resistors, sets the attack and decay times. The voltage is converted into a proportional current which is fed into the $\mathrm{gm}_{\mathrm{m}}$ blocks. The bandwidth sensitivity to $\mathrm{gm}_{\mathrm{m}}$ current is $70 \mathrm{~Hz} / \mu \mathrm{A}$. In FM stereo applications a 19 kHz pilot filter is inserted between pin 8 and pin 9 as shown in Figure 16.
Normal methods of evaluating the frequency response of the LM 832 can be misleading if the input signal is also applied to the control path. Since the control path includes a frequency weighting network, a constant amplitude but varying frequency input signal will change the audio signal path bandwidth in a non-linear fashion. Measurements of the audio signal path frequency response will therefore be in error since the bandwidth will be changing during the measurement. See Figure 9 for an example of the misleading results that can be obtained from this measurement approach. Although the frequency response is always flat below a single high-frequency pole, the lower curves do not resemble single pole responses at all.
A more accurate evaluation of the frequency response can be seen in Figure 8. In this case the main signal path is frequency swept while, the control path has a constant frequency applied. It can be seen that different control path frequencies each give a distinctive gain roll-off

## PSYCHOACOUSTIC BASICS

The dynamic noise reduction system is a low pass filter that has a variable bandwidth of 1 kHz to 30 kHz , dependent on music spectrum. The DNR system operates on three principles of psychoacoustics.

1. Music and speech can mask noise. In the absence of source material, background noise can be very audible. However, when music or speech is present, the human ear is less able to distinguish the noise-the source material is said to mask the noise. The degree of masking is dependent on the amplitude and spectral content (frequencies) of the source material, but in general multiple tones around 1 kHz are capable of providing excellent masking of noise over a very wide frequency range.
2. The ear cannot detect distortion for less than 1 ms . On a transient basis, if distortion occurs in less than 1 ms , the ear
acts as an integrator and is unable to detect it. Because of this, signals of sufficient energy to mask noise open the bandwidth to $90 \%$ of the maximum value in less than 1 ms . Reducing the bandwidth to within $10 \%$ of its minimum value is done in about 60 ms : long enough to allow the ambience of the music to pass through, but not so long as to allow the noise floor to become audible.
3. Reducing the audio bandwidth reduces the audibility of noise. Audibility of noise is dependent on noise spectrum, or how the noise energy is distributed with frequency. Depending on the tape and the recorder equalization, tape noise spectrum may be slightly rolled off with frequency on a per octave basis. The ear sensitivity on the other hand greatly increases between 2 kHz and 10 kHz . Noise in this region is extremely audible. The DNR system low pass filters this noise. Low frequency music will not appreciably open the DNR bandwidth, thus 2 kHz to 20 kHz noise is not heard.

## Application Hints

The DNR system should always be placed before tone and volume controls as shown in Figure 1. This is because any adjustment of these controls would alter the noise floor seen by the DNR control path. The sensitivity resistors R1 and R2 may need to be switched with the input selector, depending on the noise floors of different sources, i.e., tape, FM, phono. To determine the value of R1 and R2 in a tape system for instance; apply tape noise (no program material) and adjust the ratio of R1 and R2 to slightly open the bandwidth of the main signal path. This can easily be done by viewing the capacitor voltage of pin 10 with an oscilloscope, or by using the circuit of Figure 12. This circuit gives an LED display of the voltage on the peak detector capacitor. Adjust the values of R1 and R2 (their sum is always $1 \mathrm{k} \Omega$ ) to light the LEDs of pin 1 and pin 18. The LED bar graph does not indicate signal level, but rather instantaneous bandwidth of the two filters; it should not be used as a signal-level indicator. For greater flexibility in setting the bandwidth sensitivity, R1 and R2 could be replaced by a $1 \mathrm{k} \Omega$ potentiometer.

To change the minimum and maximum value of bandwidth, the integrating capacitors, C3 and C10, can be scaled up or down. Since the bandwidth is inversely proportional to the capacitance, changing this $0.022 \mu \mathrm{~F}$ capacitor to $0.015 \mu \mathrm{~F}$ will change the typical bandwidth from $1 \mathrm{kHz}-30 \mathrm{kHz}$ to 1.5 $\mathrm{kHz}-44 \mathrm{kHz}$. With C 3 and C 10 set at $0.022 \mu \mathrm{~F}$, the maximum bandwidth is typically 30 kHz . A double pole double throw switch can be used to completely bypass DNR.
The capacitor on pin 10 in conjunction with internal resistors sets the attack and decay times. The attack time can be altered by changing the size of C9. Decay times can be decreased by paralleling a resistor with C9, and increased by increasing the value of C9.
When measuring the amount of noise reduction of DNR in a cassette tape system, the frequency response of the cassette should be flat to 10 kHz . The CCIR weighting network has substantial gain to 8 kHz and any additional roll-off in the cassette player will reduce the benefits of DNR noise reduction. A typical signal-to-noise measurement circuit is shown in Figure 13. The DNR system should be switched from maximum bandwidth to nominal bandwidth with tape noise as a signal source. The reduction in measured noise is the signal-to-noise ratio improvement.

Application Hints (Continued)


TL/H/5176-12
FIGURE 12. Bar Graph Display of Peak Detector Voltage


TL/H/5176-13

FIGURE 13. Technique for Measuring S/N Improvement of the DNR System

## CASCADE CONNECTION

Additional noise reduction can be obtained by cascading the DNR filters. With two filters cascaded the rolloff is 12 dB per octave. For proper operating bandwidth the capacitors on pin 3 and 12 are changed to 15 nF . The resulting noise reduction is about 17 dB .

Figure 15 shows the monaural cascade connection. Note that pin 14 is grounded so only the pin 2 input is fed to the summing amp and therefore the control path.
Figure 14 shows the stereo cascade connection. Note that pin 14 is open circuit as in normal stereo operation.


FIGURE 14. Stereo Cascade Connection

*R1 $+\mathrm{R} 2=1 \mathrm{k} \Omega$ (refer to application hints)
TL/H/5176-15
FIGURE 15. Monaural Cascade Connection

## FM STEREO

When using the DNR system with FM stereo as the audio source, it is important to eliminate the ultrasonic frequencies that accompany the audio. If the radio has a multiplex filter to remove the ultrasonics there will be no problem.
This filtering can be done at the output of the demodulator, before the DNR system, or in the DNR system control path.

Standard audio multiplex filters are available for use at the output of the demodulator from several filter companies. Figure 16 shows the additional components L1, C15 and C16 that are added to the control path for FM stereo applications. The coil must be tuned to 19 kHz , the FM pilot frequency.


TL/H/5176-16
FIGURE 16. FM Stereo Application

## FOR FURTHER READING

## Tape Noise Levels

1. "A Wide Range Dynamic Noise Reduction System" Blackmer, 'dB' Magazine, August-September 1972, Volume 6, \#8.
2. "Dolby B-Type Noise Reduction System", Berkowitz and Gundry, Sert Journal, May-June 1974, Volume 8.
3. "Cassette vs Elcaset vs Open Reel", Toole, Audioscene Canada, April 1978.
4. "CCIR/ARM: A Practical Noise Measurement Method", Dolby, Robinson, Gundry, JAES, 1978.

## Noise Masking

1. "Masking and Discrimination", Bos and De Boer, JAES, Volume 39, \#4, 1966.
2. "The Masking of Pure Tones and Speech by White Noise", Hawkins and Stevens, JAES, Volume 22, \# 1, 1950.
3. "Sound System Engineering", Davis, Howard W. Sams and Co.
4. "High Quality Sound Reproduction", Moir, Chapman Hall, 1960.
5. "Speech and Hearing in Communication", Fletcher, Van Nostrand, 1953

LM832 Simple Circuit Schematic


## LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuits

## General Description

The LM1035/LM1036 is a DC controlled tone (bass/treble), volume and balance circuit for stereo applications in car radio, TV and audio systems. An additional control input allows loudness compensation to be simply effected.
Four control inputs provide control of the bass, treble, balance and volume functions through application of DC voltages from a remote control system or, alternatively, from four potentiometers which may be biased from a zener regulated supply provided on the circuit.
Each tone response is defined by a single capacitor chosen to give the desired characteristic.

## Features

Wide supply voltage range, 8 V to 18 V
(1) Large volume control range, 75 dB typical

- Tone control, $\pm 15 \mathrm{~dB}$ typical

龱 Channel separation, 75 dB typical
(1) Low distortion, $0.06 \%$ typical for an input level of 1 Vrms (0.3 Vrms for LM1036)
凶 High signal to noise, 80 dB typical for an input level of 1 Vrms (0.3 Vrms for LM1036)
© ${ }^{\text {a }}$ Few external components required

## Block and Connection Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage LM1036 16V
LM1035
Control Pin Voltage (Pins 4, 7, 9, 12, 14)

Operating Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation
1W
Lead Temp. (Soldering, 10 seconds)
$260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated)

| Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | Pin 11 | LM1036 | 9 |  | 16 | V |
|  |  | LM1035 | 8 |  | 18 | V |
| Supply Current |  |  |  | 35 | 45 | mA |
| Zener Regulated Output Voltage Current | Pin 17 |  |  | 5.4 | 5 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Maximum Output Voltage LM1036 | Pins 8,$13 ; f=1 \mathrm{kHz}$ <br> $\mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$, Maximum Gain <br> $V_{C C}=12 \mathrm{~V}$ |  | 0.8 | $\begin{aligned} & 0.8 \\ & 1.0 \\ & \hline \end{aligned}$ |  | Vrms <br> Vrms |
| Maximum Output Voltage LM1035 | $\begin{aligned} & \text { Pins } 8,13 ; f=1 \mathrm{kHz} \\ & V_{C C}=8 \mathrm{~V} \\ & V_{C C}=12 \mathrm{~V} \\ & V_{C C}=18 \mathrm{~V} \end{aligned}$ |  | 2 | $\begin{aligned} & 1.3 \\ & 2.5 \\ & 3.5 \\ & \hline \end{aligned}$ |  | Vrms <br> Vrms <br> Vrms |
| Maximum Input Voltage LM1036 (Note 1) | Pins 2, $19 ; f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ <br> Flat Response, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ $\text { Gain }=-10 \mathrm{~dB}$ |  | 1.3 | $\begin{aligned} & 1.1 \\ & 1.6 \end{aligned}$ |  | Vrms <br> Vrms |
| Maximum Input Voltage LM1035 (Note 1) | Pins 2, 19; $\mathrm{f}=1 \mathrm{kHz}$ <br> Flat Response |  | 2 | 2.5 |  | Vrms |
| Input Resistance | Pins 2, 19; $\mathrm{f}=1 \mathrm{kHz}$ |  | 20 | 30 |  | k $\Omega$ |
| Output Resistance | Pins 8,$13 ; \mathrm{f}=1 \mathrm{kHz}$ |  |  | 20 |  | $\Omega$ |
| Maximum Gain | $\begin{aligned} & V(\operatorname{Pin} 12)=V(\operatorname{Pin} 17) ; \\ & f=1 \mathrm{kHz} \end{aligned}$ |  | -2 | 0 | 2 | dB |
| Volume Control Range | $\mathrm{f}=1 \mathrm{kHz}$ | LM1036 | 70 | 75 |  | dB |
|  |  | LM1035 | 70 | 80 |  | dB |
| Gain Tracking Channel 1-Channel 2 | $\begin{aligned} & f=1 \mathrm{kHz} \\ & 0 \mathrm{~dB} \text { through }-40 \mathrm{~dB} \\ & -40 \mathrm{~dB} \text { through }-60 \mathrm{~dB} \end{aligned}$ |  |  | $\begin{aligned} & 1 \\ & 2 \\ & \hline \end{aligned}$ | 3 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Balance Control Range | Pins 8,$13 ; f=1 \mathrm{kHz}$ |  |  | $\begin{gathered} 1 \\ -26 \end{gathered}$ | -20 | dB <br> dB |
| Bass Control Range (Note 2) | $\begin{aligned} & f=40 \mathrm{~Hz}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 14)=\mathrm{V}(\operatorname{Pin} 17) \\ & \mathrm{V}(\operatorname{Pin} 14)=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 12 \\ -12 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ -15 \\ \hline \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| Treble Control Range (Note 2) | $\begin{aligned} & \mathrm{f}=16 \mathrm{kHz}, \mathrm{C}_{\mathrm{t}},=0.01 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 4)=\mathrm{V}(\text { Pin 17 }) \\ & \mathrm{V}(\operatorname{Pin} 4)=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 12 \\ -12 \end{gathered}$ | $\begin{gathered} 15 \\ -15 \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Total Harmonic Distortion LM1036 | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms} \\ & \text { Gain }=0 \mathrm{~dB} \\ & \text { Gain }=-30 \mathrm{~dB} \end{aligned}$ |  |  | $\begin{aligned} & 0.06 \\ & 0.03 \\ & \hline \end{aligned}$ | 0.3 | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Total Harmonic Distortion LM1035 | $f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{Vrms}$ <br> Maximum Gain |  |  | 0.05 | 0.2 | \% |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated) (Continued)

| Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Channel Separation | $\begin{aligned} & f=1 \mathrm{kHz} \text {, } \\ & \text { Maximum Gain } \end{aligned}$ | LM1036 | 60 | 75 |  | dB |
|  |  | LM1035 |  | 75 |  | dB |
| Signal/Noise Ratio LM1036 | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=0.3 \mathrm{Vrms}$ <br> CCIR/ARM (Note 3) <br> Gain $=0 \mathrm{~dB}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms}$ <br> Gain $=-20 \mathrm{~dB}, \mathrm{~V}_{\mathrm{IN}}=1.0 \mathrm{Vrms}$ |  | 75 | $\begin{gathered} 80 \\ 79 \\ 72 \\ \hline \end{gathered}$ |  | dB <br> dB <br> dB |
| Signal/Noise Ratio LM1035 | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=1 \mathrm{Vrms}$ <br> CCIR/ARM (Note 3) <br> Gain $=0 \mathrm{~dB}$ <br> Gain $=-20 \mathrm{~dB}$ |  | 76 | $\begin{aligned} & 80 \\ & 80 \\ & 64 \end{aligned}$ |  | dB <br> dB <br> dB |
| Output Noise Voltage at Minimum Gain | CCIR/ARM <br> (Note 3) | LM1036 |  | 10 | 16 | $\mu \mathrm{V}$ |
|  |  | LM1035 |  | 25 | 35 | $\mu \mathrm{V}$ |
| Supply Ripple Rejection | 200 mVrms , <br> 1 kHz Ripple | LM1036 | 35 | 50 |  | dB |
|  |  | LM1035 |  | 40 |  | dB |
| Control Input Currents | Pins 4, 7, 9, 12, $14(\mathrm{~V}=0 \mathrm{~V})$ |  |  | -0.6 | -2.5 | $\mu \mathrm{A}$ |
| Frequency Response | -1 dB (Flat Response <br> $20 \mathrm{~Hz}-16 \mathrm{kHz}$ ) |  |  | 250 |  | kHz |

Note 1: The maximum permissible input level is dependent on tone and volume settings. See Application Notes.
Note 2: The tone control range is defined by capacitors $C_{b}$ and $C_{t}$. See Application Notes.
Note 3: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter.

## Typical Performance Characteristics




## Application Notes

## TONE RESPONSE

The maximum boost and cut can be optimized for individual applications by selection of the appropriate values of $C_{t}$ (treble) and $\mathrm{C}_{\mathrm{b}}$ (bass).
The tone responses are defined by the relationships:

$$
\begin{aligned}
& \text { Bass Response }=\frac{1+\frac{0.00065\left(1-a_{b}\right)}{j \omega C_{b}}}{1+\frac{0.00065 a_{b}}{j \omega C_{b}}} \\
& \text { Treble Response }=\frac{1+j \omega 5500\left(1-a_{t}\right) C_{t}}{1+j \omega 5500 a_{t} C_{t}}
\end{aligned}
$$

Where $a_{b}=a_{t}=0$ for maximum bass and treble boost respectively and $a_{b}=a_{t}=1$ for maximum cut.
For the values of $C_{b}$ and $C_{t}$ of $0.39 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ as shown in the Application Circuit, 15 dB of boost or cut is obtained at 40 Hz and 16 kHz .

## ZENER VOLTAGE

A zener voltage ( $\mathrm{pin} 17=5.4 \mathrm{~V}$ ) is provided which may be used to bias the control potentiometers. Setting a DC level of one half of the zener voltage on the control inputs, pins 4, 9 , and 14, results in the balanced gain and flat response condition. Typical spread on the zener voltage is $\pm 100 \mathrm{mV}$ and this must be taken into account if control signals are used which are not referenced to the zener voltage. If this is the case, then they will need to be derived with similar accuracy.


TL/H/5142-21

## Application Circuit



TL/H/5142-3

## Applications Information

## OBTAINING MODIFIED RESPONSE CURVES

The LM1036 is a dual DC controlled bass, treble, balance and volume integrated circuit ideal for stereo audio systems. In the various applications where the LM1036 can be used, there may be requirements for responses different to those of the standard application circuit given in the data sheet. This application section details some of the simple variations possible on the standard responses, to assist the choice of optimum characteristics for particular applications.

## TONE CONTROLS

Summarizing the relationship given in the data sheet, basically for an increase in the treble control range $C_{t}$ must be increased, and for increased bass range $C_{b}$ must be reduced.
Figure 1 shows the typical tone response obtained in the standard application circuit. ( $\mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ). Response curves are given for various amounts of boost and cut.


TL/H/5142-4

Figures 2 and 3 show the effect of changing the response defining capacitors $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ to $2 \mathrm{Ct}, \mathrm{C}_{\mathrm{b}} / 2$ and $4 \mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}} / 4$ respectively, giving increased tone control ranges. The values of the bypass capacitors may become significant and affect the lower frequencies in the bass response curves.


TL/H/5142-5
FIGURE 2. Tone Characteristic (Gain vs Frequency)


TL/H/5142-6
FIGURE 3. Tone Characteristic (Gain vs Frequency)

FIGURE 1. Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

Figure 4 shows the effect of changing $C_{t}$ and $C_{b}$ in the opposite direction to $\mathrm{C}_{\mathrm{t}} / 2,2 \mathrm{C}_{\mathrm{b}}$ respectively giving reduced control ranges. The various results corresponding to the different $\mathrm{C}_{t}$ and $\mathrm{C}_{\mathrm{b}}$ values may be mixed if it is required to give a particular emphasis to, for example, the bass control. The particular case with $\mathrm{C}_{\mathrm{b}} / 2, \mathrm{C}_{\mathrm{t}}$ is illustrated in Figure 5.

## Restriction of Tone Control Action at High or Low Frequencies

It may be desired in some applications to level off the tone responses above or below certain frequencies for example to reduce high frequence noise.
This may be achieved for the treble response by including a resistor in series with $\mathrm{C}_{\mathrm{t}}$. The treble boost and cut will be 3 $d B$ less than the standard circuit when $R=X_{C}$.
A similar effect may be obtained for the bass response by reducing the value of the AC bypass capacitors on pins 5 (channel 1) and 16 (channel 2). The internal resistance at these pins is $1.3 \mathrm{k} \Omega$ and the bass boost/cut will be approximately 3 dB less with $X_{C}$ at this value. An example of such modified response curves is shown in Figure 6. The input coupling capacitors may also modify the low frequency response.
It will be seen from Figures 2 and 3 that modifying $C_{t}$ and $C_{b}$


FIGURE 4. Tone Characteristic (Gain vs Frequency)


TL/H/5142-9
FIGURE 6. Tone Characteristic (Gain vs Frequency)
for greater control range also has the effect of flattening the tone control extremes and this may be utilized, with or without additional modification as outlined above, for the most suitable tone control range and response shape.

## Other Advantages of DC Controls

The DC controls make the addition of other features easy to arrange. For example, the negative-going peaks of the output amplifiers may be detected below a certain level, and used to bias back the bass control from a high boost condition, to prevent overloading the speaker with low frequency components.

## LOUDNESS CONTROL

The loudness control is achieved through control of the tone sections by the voltage applied to pin 7; therefore, the tone and loudness functions are not independent. There is normally 1 dB more bass than treble boost ( $40 \mathrm{~Hz}-16 \mathrm{kHz}$ ) with loudness control in the standard circuit. If a greater difference is desired, it is necessary to introduce an offset by means of $C_{t}$ or $C_{b}$ or by changing the nominal control voltage ranges.
Figure 7 shows the typical loudness curves obtained in the standard application circuit at various volume levels ( $\mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ).


FIGURE 5. Tone Characteristic (Gain vs Frequency)


TL/H/5142-10
FIGURE 7. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

Figures 8 and 9 illustrate the loudness characteristics obtained with $\mathrm{C}_{\mathrm{b}}$ changed to $\mathrm{C}_{\mathrm{b}} / 2$ and $\mathrm{C}_{\mathrm{b}} / 4$ respectively, $\mathrm{C}_{\mathrm{t}}$ being kept at the nominal $0.01 \mu \mathrm{~F}$. These values naturally modify the bass tone response as in Figures 2 and 3.
With pins 7 (loudness) and 12 (volume) directly connected, loudness control starts at typically -8 dB volume, with most of the control action complete by -30 dB .
Figures 10 and 11 show the effect of resistively offsetting the voltage applied to pin 7 towards the control reference voltage (pin 17). Because the control inputs are high imped-


TL/H/5142-12
FIGURE 9. Loudness Compensated Volume Characteristic


TL/H/5142-14
FIGURE 11. Loudness Compensated Volume Characteristic


TL/H/5142-15
FIGURE 12. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

When adjusted for maximum boost in the usual application circuit, the LM1036 cannot give additional boost from the loudness control with reducing gain. If it is required, some additional boost can be obtained by restricting the tone control range and modifying $\mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}}$, to compensate. A circuit illustrating this for the case of bass boost is shown in Figure 13. The resulting responses are given in Figure 14 showing the continuing loudness control action possible with bass boost previously applied.

## USE OF THE LM1036 ABOVE AUDIO FREQUENCIES

The LM1036 has a basic response typically 1 dB down at 250 kHz (tone controls flat) and therefore by scaling $\mathrm{C}_{\mathrm{b}}$ and $C_{t}$, it is possible to arrange for operation over a wide frequency range for possible use in wide band equalization applications. As an example Figure 15 shows the responses obtained centered on 10 kHz with $\mathrm{C}_{\mathrm{b}}=0.039 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{t}}=0.001 \mu \mathrm{~F}$.


TL/H/5142-17
FIGURE 14. Loudness Compensated Volume Characteristic


TL/H/5142-18
FIGURE 15. Tone Characteristic (Gain vs Frequency)


National Semiconductor Corporation

## LM1037 Dual Four-Channel Analog Switch

## General Description

The LM1037 is a dual, electronically controlled, analog switch with an internal muting facility. Any one of four stereo signal sources may be selected by means of four control inputs.
Its features make it ideal for stereo source selection in audio equipment and for use in a wide range of industrial, automotive, multiplexing or sampling applications.
An additional pin is included to allow parallel connection of two or more integrated circuits.

## Features

- Wide supply voltage range, $5 \mathrm{~V}-28 \mathrm{~V}$
- Low distortion, $0.04 \%$ typical
[ Low noise, typically $5 \mu \mathrm{~V}$
- High input impedance
- Low output impedance
- TTL compatible control inputs
- Very low control current


## Block Diagram



TL/H/5199-1

Order Package Number LM1037N
See NS Package N18A

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, | Operating Temperature Range | $-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| :--- | ---: | :--- | ---: |
| contact the National Semiconductor Sales Office/ | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Distributors for availability and specifications. |  | Power Dissipation (Note 1) | 1.3 W |
| Supply Voltage | 28 V | Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Typical | Tested Limit (Note 7) | Design Limit (Note 8) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | 28 |  | $V_{(\text {max })}$ |
| Supply Voltage |  |  |  | 5 | $V_{(\text {min })}$ |
| Supply Current | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 6.4 | 8.5 |  | $\mathrm{mA}_{(\text {max }}$ |
|  | $\mathrm{V}_{\text {SUPPLY }}=28 \mathrm{~V}$ | 10 | 14 |  | $\mathrm{mA}_{(\text {max }}$ ) |
| Voltage Gain |  | 0 | $\pm 0.7$ |  | dB |
| Signal Handling (Notes 2, 6) | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 3.0 | 2.8 |  | $\mathrm{Vrms}_{(\text {min }}$ |
| Small-Signal Bandwidth |  | 300 |  |  | kHz |
| Distortion THD | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms} @ 1 \mathrm{kHz}$ | 0.04 | 0.1 |  | \%(max) |
| Noise Voltage at Output (Note 3) | CCIR/ARM $\mathrm{R}_{S}=0 \Omega$ | 5 |  | 20 | $\mu \mathrm{V}_{(\text {max })}$ |
| Channel Separation (Note 4) | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -95 |  | -70 | $\mathrm{dB}_{(\text {min })}$ |
| Relative Output in Muted State | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -90 | $-70$ |  | $\mathrm{dB}_{(\text {min })}$ |
| Output Impedance |  | 10 |  |  | $\Omega$ |
| Signal Input Impedance |  | 30 |  |  | $\mathrm{M} \Omega$ |
| Logic Low Input Level |  |  |  | 0.8 | $V_{(\text {max }}$ |
| Logic High Input Level |  |  |  | 2.0 | $V_{(\text {min })}$ |
| Logic High Input Level |  |  |  | $\mathrm{V}_{\text {SUPPLY }}$ | $\mathrm{V}_{(\text {max }}$ |

Typical Performance Characteristics ( $\mathrm{V}_{S}=12 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted)


Signal-to-Noise vs Source Impedance (Note 3)



Channel Separation vs Frequency (Note 4)



Attenuation of Unselected Inputs vs Frequency (Note 5)


TL/H/5199-2

Typical Performance Characteristics (Continued) ( $\mathrm{V}_{S}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)


Signal Handling vs Frequency (Note 6)


TL/H/5199-4


TL/H/5199-3
Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $T_{J} \max =150^{\circ} \mathrm{C}$ and $\theta_{J A}=90^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: The instantaneous maximum voltage difference between any two input pins of one channel is 9.6 V . Voltages in excess of this level may cause increased distortion and degraded channel separation.

Note 3: Gaussian noise, monitored over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz , and an average-responding meter. Signal to noise ratios are referenced to 1 V rms input signal.
Note 4: The level of output signal of a selected undriven amplifier with respect to the output level of a selected driven amplifier. For test purposes, signal is applied to only one input and all other inputs are decoupled to eliminate stray pick-up through external components. Channel separation is then defined as the ratio of signal levels of the two output pins.
Note 5: For test purposes, signals are connected to three unselected input pins of one channel group and all other inputs are decoupled to eliminate stray pick-up through external components.
Note 6: Supply voltage 12 V ; signal handling defined at $1 \%$ distortion, 1 kHz .
Note 7: Guaranteed and $100 \%$ production tested.
Note 8: Guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.

## Typical Application



## Truth Tables

LM1037
Channel selection is achieved by the application of DC voltages to the control pins. Unselected control pins should be held low.

| DC Control Pin <br> in HIGH State | Input Pair Switched to <br> Output Pins (10,9) |  |
| :---: | :---: | :---: |
| 16 | A | $(2,4)$ |
| 18 | B | $(6,8)$ |
| 1 | C | $(11,13)$ |
| 3 | D | $(17,15)$ |
| None | Mute | $(12)$ |

Low switching level $\left(V_{L}\right)<0.8 \mathrm{~V}$
High switching level $\left(\mathrm{V}_{\mathrm{H}}\right)>2.0 \mathrm{~V}$ and up to $\mathrm{V}_{\text {SUPPLY }}$


2 DEVICES CONNECTED IN PARALLEL

To increase the channel switching capacity, two or more devices can be connected together by the direct coupling of the mute inhibit pin 7 and the output pins 9 and 10. Only one output capacitor is required for each common output.

|  | DC Control Pin <br> in HIGH State | Input Pair Switched to <br> Output Pins (10,9) |  |
| :---: | :---: | :---: | :---: |
|  | 16 | A | $(2,4)$ |
| Device | 18 | B | $(6,8)$ |
| Number 1 | 1 | C | $(11,13)$ |
|  | 3 | D | $(17,15)$ |
|  | 16 | A | $(2,4)$ |
|  | 18 | B | $(6,8)$ |
| Device | 1 | C | $(11,13)$ |
| Number 2 | 3 | D | $(17,15)$ |
|  | None | Mute | $(12)$ |

## Pin Function Description

Device Pins
Pin 16-Inputs A Select Pin 18-Inputs B Select Pin 1-Inputs C Select Pin 3-Inputs D Select Pins 2, 6, 11, 17Inputs for Output 1 (Pin 10) Pins 4, 8, 13, 15Inputs for Output 2 (Pin 9) Pin 12-Mute Bias Level

Pin 7-Mute Inhibit Input

Pin 9-Output 2
Pin 10-Output 1

Pin 5
Pin 14

## Description

A high input level selects the corresponding channel. Only one channel should be selected at a time. Unselected channels should have their select inputs at a low level. Open circuit pins represent a high input level.

Two sets of four high impedance channel inputs for the connection of signals to be switched.

The DC level at this pin is applied to the outputs when no input is selected and pin 7 is open. The level is internally set by a $25 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$ potential divider at 0.6 V . This level may be adjusted by means of external resistors.
Pin 12 may also be used as an additional common input in which case this signal is present on both outputs when no control input is applied.
With this pin unconnected and no channel selection input is present; the mute level at pin 12 is applied to the outputs.
With pin 7 grounded and no channel selection input present, the device output emitterfollowers are disabled allowing parallel connection to other device outputs. This pin is a current input and any current applied should be limited to 5 mA maximum. Pin 7 of several devices may be directly connected for parallel operation.
These are common output pins for each channel. There are three possible output conditions:

1) Signal selected from 1 of 4 inputs.
2) Mute level output.
3) Device not selected-internal $6 \mathrm{k} \Omega$ pull-down resistors to ground.

Positive supply voltage.
Negative or ground supply voltage.

## Application Hints

The basic circuit arrangement with minimum external components for use with DC coupled signals is shown in Figure 1. This arrangement may be used in a normal signal selection system or in the feedback path of DC coupled amplifiers for example to make a simple dual programmable power supply. By switching feedback connections dual programmable gain or frequency response amplifiers may be obtained.
For switching between signal sources in stereo systems the LM1037 may be connected as shown in the typical application circuit. The input bias is obtainable from pin 12 or an alternative source may be used. If split supply operation is required, pin 12 may be grounded and the signals referenced to ground.


TL/H/5199-7
DC coupled signals $1.2 \mathrm{~V}<\mathrm{V}_{\mathbb{N}}<\mathrm{V}_{\mathrm{S}}-1 \mathrm{~V}$

FIGURE 1

Simplified Circuit Schematic (All signal and control inputs are Darlington connected)


## National

## LM1038 Dual Four-Channel Analog Switch

## General Description

The LM1038 is a dual, electronically controlled, four-channel analog switch with an internal muting facility.
Its features make it ideal for stereo source selection in audio equipment and for use in a wide range of industrial, automotive, multiplexing or sampling applications.
Channel selection is achieved via two logic data pins with clock enabled latches. Muting is also selectable under clock control.

## Features

. Wide supply voltage range, 5V-28V
Low distortion, 0.04\% typical

- High input impedance
- Low output impedance
- TTL compatible control Inputs
- Very low control current
m 2 control pins accept BCD input pulses
- Clock enable input may be strobed from a bus


## Block Diagram



TL/H/5200-1

Order Number LM1038N
See NS Package Number N18A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
28 V
Pin 7 Input Current 5 mA

Electrical Characteristics $\mathrm{v}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Parameter | Conditions | Typ | Tested Limit (Note 7) | Design Limit (Note 8) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | 28 |  | $V_{(\text {max }}$ |
| Supply Voltage |  |  |  | 5 | $V_{(\text {min })}$ |
| Supply Current | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 12 | 17 |  | $\mathrm{mA}_{(\text {max }}$ |
|  | $\mathrm{V}_{\text {SUPPLY }}=28 \mathrm{~V}$ | 17 | 28 |  | $\mathrm{mA}_{(\text {max }}$ |
| Voltage Gain |  | 0 | $\pm 0.7$ |  | dB |
| Signal Handling (Notes 2, 6) | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 3.0 | 2.8 |  | Vrms(MIN) |
| Small-Signal Bandwidth |  | 300 |  |  | kHz |
| Distortion THD | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | 0.04 | 0.1 |  | \% (max) |
| Noise Voltage at Output (Note 3) | CCIR/ARM $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | 5 |  | 20 | $\mu \mathrm{V}$ (max) |
| Channel Separation (Note 4) | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -95 |  | -70 | $\mathrm{dB}_{(\text {min })}$ |
| Relative Output in Muted State | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -90 | -70 |  | $\mathrm{dB}_{(\text {min })}$ |
| Output Impedance |  | 10 |  |  | $\Omega$ |
| Signal Input Impedance |  | 30 |  |  | $\mathrm{M} \Omega$ |
| Logic Low Input Level |  |  |  | 0.8 | $V_{(\text {max }}$ |
| Logic High Input Level |  |  |  | 2.0 | $V_{(\text {min })}$ |
| Logic High Input Level |  |  |  | $V_{\text {SUPPLY }}$ | $V_{(\text {max })}$ |

Typical Performance Characteristics ( $\mathrm{V}_{\mathrm{S}}=12 \mathrm{VV}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)


Signal-to-Noise vs Source Impedance (Note 3)



Channel Separation vs Frequency (Note 4)


Signal-to-Noise vs Temperature (Note 3)


Attenuation of Unselected Inputs vs Frequency (Note 5)


TL/H/5200-2

Typical Performance Characteristics (Continued) ( $V_{S}=12 V, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted)


Total Harmonic Distortion vs Frequency


Signal Handling vs Frequency (Note 6)


TL/H/5200-4

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $T_{J} \max =150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=90^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: The instantaneous maximum voltage difference between any two input pins of one channel is 9.6 V . Voltages in excess of this level may cause increased distortion and degraded channel separation. Note 3: Gaussian noise, monitored over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz , and an average responding meter. Signal-to-noise ratios are referenced to a 1 Vrms input signal.
Note 4: The level of output signal of a selected undriven amplifier with respect to the output level of a selected driven amplifier. For test purposes, signal is applied to only one input and all other inputs are decoupled to eliminate stray pick-up through external components. Channel separation is then defined as the ratio of signal levels of the two output pins.
Note 5: For test purposes, signals are connected to three unselected input pins of one channel group and all other inputs are decoupled to eliminate stray pick-up through external components.
Note 6: Supply voltage 12 V ; signal handling defined at $1 \%$ distortion, 1 kHz .
Note 7: Guaranteed and 100\% production tested.
Note 8: Guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.

## Typical Application



## Truth Table

| Logic Inputs |  |  |  | Input Pin Selected |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Latch <br> Enable <br> Pin 18 | Mute <br> Pin 1 | Channel Select <br> Data <br> Pin 3 | Output 16 <br> Pin 10 | Output 2 <br> Pin 9 |  |
| 1 | 0 | 0 | 0 | D Pin 17 | D Pin 15 |
| 1 | 0 | 0 | 1 | A Pin 2 | A Pin 4 |
| 1 | 0 | 1 | 0 | B Pin 6 | B Pin 8 |
| 1 | 0 | 1 | 1 | C Pin 11 | C Pin 13 |
| 1 | 1 | X | X | Pin 12 Mute Bias |  |
| 0 | X | X | X | Inputs Previously <br> Selected are <br> Retained |  |

[^6]
## Pin Function Description



Pin 12-Mute Bias Level

Pin 7-Mute Inhibit

Pin 9-Output 2
Pin 10-Output 1

Pin 5
Pin 14

## Description

A high level on this input will select the muted condition (outputs $=$ pin 12 voltage) if the latch enable input is low provided pin 7 (mute enable) is open. Binary information on these pins selects the required channel if the mute select input, pin 1 , is low.
With a high level on this pin the data on the channel select pins controls the channel enabled. When the input is low the channel select data is latched. The mute input pin 1 is also controlled by this input.
A minimum enable pulse width of typically $3 \mu \mathrm{~s}$ is required.

Two sets of four high impedance channel inputs for the connection of signals to be switched.

The DC level at this pin is applied to the outputs when the mute input, pin 1 , is activated. The level is internally set by a $25 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$ potential divider to $0.6 \mathrm{~V}_{\mathrm{s}}$. This level may be adjusted by means of external resistors. Pin 12 may also be used as an additional common signal input.
This is a current input and any control current into this pin must be externally limited to 5 mA maximum. With this pin open the mute input, pin 1 , is enabled. With a current into this pin the mute facility is disabled and with no signal channel selected the output emitter-followers are disabled.
These are common output pins for each channel. There are three possible output conditions:

1) Signal selected from 1 of 4 inputs.
2) Mute level output.
3) Device not selected-internal $6 \mathrm{k} \Omega$ pull-down resistors to ground.

Positive supply voltage.
Negative or ground supply voltage.

## Application Hints

The basic circuit arrangement with minimum external components for use with DC coupled signals is shown in Figure 1. This arrangement may be used in a normal signal selection system or in the feedback path of DC coupled amplifiers for example to make a simple dual programmable power supply. By switching feedback connections dual programmable gain or frequency response amplifiers may be obtained.
For switching between signal sources in stereo systems the LM1038 may be connected as shown in the typical application circuit. The input bias is obtainable from pin 12 or an alternative source may be used. If split supply operation is required, pin 12 may be grounded and the signals referenced to ground.


DC coupled signals $1.2 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{S}}-1 \mathrm{~V}$
FIGURE 1


## LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility

## General Description

The LM1040 is a DC controlled tone (bass/treble), volume and balance circuit for stereo applications in car radio, TV and audio systems. A stereo enhancement facility is included whereby the apparent stereo separation of systems requiring closely spaced speakers may be improved. An additional control input allows loudness compensation to be simply effected.

Four control inputs provide control of the bass, treble, balance and volume functions through application of DC voltages from a remote control system or, alternatively, from four potentiometers which may be biased from a zener regulated supply provided on the circuit.
Each tone response is defined by a single capacitor chosen to give the desired characteristic.

## Features

- Wide supply voltage range, 9 V to 16 V

■ Large volume control range, 75 dB typical

- Tone control, $\pm 15 \mathrm{~dB}$ typical

■ Channel separation, 75 dB typical

- Low distortion, $0.06 \%$ typical for an input level of 0.3 Vrms
■ High signal to noise, 80 dB typical for an input level of 0.3 Vrms
- Few external components required


## Block and Connection Diagrams



TL/H/5147-1

Order Number LM1040N
See NS Package Number N24A

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Supply Voltage
16V
Control Pin Voltage (Pins 6, 9, 11, 14,16) V VCC
Operating Temperature Range }\quad\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to }+7\mp@subsup{0}{}{\circ}\textrm{C
```

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Power Dissipation | 1.5 W |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | Pin 13 | 9 |  | 16 | V |
| Supply Current |  |  | 35 | 45 | mA |
| Zener Regulated Output Voltage Current | Pin 19 |  | 5.4 | 5 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Maximum Output Voltage | $\begin{aligned} & \text { Pins } 10,15 ; f=1 \mathrm{kHz} \\ & V_{C C}=9 \mathrm{~V}, \text { Maximum Gain } \\ & V_{C C}=12 \mathrm{~V} \end{aligned}$ | 0.8 | $\begin{aligned} & 0.8 \\ & 1.0 \end{aligned}$ |  | Vrms <br> Vrms |
| Maximum Input Voltage (Note 1) | Pins 2, 23; $f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ <br> Flat Response, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ <br> Gain $=-10 \mathrm{~dB}$ | 1.3 | $\begin{aligned} & 1.1 \\ & 1.6 \end{aligned}$ |  | Vrms <br> Vrms |
| Input Resistance | Pins 2, 23; $\mathrm{f}=1 \mathrm{kHz}$ | 20 | 30 |  | k $\Omega$ |
| Output Resistance | Pins 10, 15; $\mathrm{f}=1 \mathrm{kHz}$ |  | 20 |  | $\Omega$ |
| Maximum Gain | $\begin{aligned} & V(\operatorname{Pin} 14)=V(\operatorname{Pin} 19) ; \\ & f=1 \mathrm{kHz} \end{aligned}$ | -2 | 0 | 2 | dB |
| Volume Control Range | $\mathrm{f}=1 \mathrm{kHz}$ | 70 | 75 |  | dB |
| Gain Tracking Channel 1-Channel 2 | $f=1 \mathrm{kHz}$ <br> 0 dB through -40 dB <br> -40 dB through -60 dB |  | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | 3 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Balance Control Range | Pins 10, 15; $\mathrm{f}=1 \mathrm{kHz}$ |  | $\begin{gathered} 1 \\ -26 \end{gathered}$ | -20 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Bass Control Range (Note 2) | $\begin{aligned} & \mathrm{f}=40 \mathrm{~Hz}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 16)=\mathrm{V}(\operatorname{Pin} 19) \\ & \mathrm{V}(\operatorname{Pin} 16)=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 12 \\ -12 \end{gathered}$ | $\begin{gathered} 15 \\ -15 \end{gathered}$ | $\begin{gathered} 18 \\ -18 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Treble Control Range (Note 2) | $\begin{aligned} & f=16 \mathrm{kHz}, \mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 6)=\mathrm{V}(\operatorname{Pin} 19) \\ & \mathrm{V}(\operatorname{Pin} 6)=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 12 \\ -12 \end{gathered}$ | $\begin{gathered} 15 \\ -15 \end{gathered}$ | $\begin{gathered} 18 \\ -18 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms} \\ & \text { Gain }=0 \mathrm{~dB} \\ & \text { Gain }=-30 \mathrm{~dB} \end{aligned}$ |  | $\begin{aligned} & 0.06 \\ & 0.03 \\ & \hline \end{aligned}$ | 0.3 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Channel Separation | $f=1 \mathrm{kHz}$, Maximum Gain | 60 | 75 |  | dB |
| Signal/Noise Ratio | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=0.3 \mathrm{Vrms}$ <br> CCIR/ARM (Note 3) <br> Gain $=0 \mathrm{~dB}, \mathrm{~V}_{\text {IN }}=0.3 \mathrm{Vrms}$ <br> Gain $=-20 \mathrm{~dB}, \mathrm{~V}_{\text {IN }}=1.0 \mathrm{Vrms}$ | 75 | $80$ $79$ $72$ |  | dB <br> dB <br> dB |
| Output Noise Voltage at Minimum Gain | CCIR/ARM (Note 3) |  | 10 |  | $\mu \mathrm{V}$ |
| Supply Ripple Rejection | $200 \mathrm{mVrms}, 1 \mathrm{kHz}$ Ripple | 35 | -50 |  | dB |
| Control Input Currents | Pins 6, 9, 11, 14, 16 (V=0V) |  | -0.6 | -2.5 | $\mu \mathrm{A}$ |
| Frequency Response | -1 dB (Flat Response $20 \mathrm{~Hz}-16 \mathrm{kHz})$ |  | 250 |  | kHz |

Note 1: The maximum permissible input level is dependent on tone and volume settings. See Application Notes.
Note 2: The tone control range is defined by capacitors $C_{b}$ and $C_{t}$. See Application Notes.
Note 3: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter.


## Application Notes

## TONE RESPONSE

The maximum boost and cut can be optimized for individual applications by selection of the appropriate values of $C_{t}$ (treble) and $\mathrm{C}_{\mathrm{b}}$ (bass).
The tone responses are defined by the relationships:

$$
\text { Bass Response }=\frac{1+\frac{0.00065\left(1-a_{b}\right)}{j \omega C_{b}}}{1+\frac{0.00065 a_{b}}{j \omega C_{b}}}
$$

$$
\text { Treble Response }=\frac{1+j \omega 5500\left(1-a_{t}\right) C_{t}}{1+j \omega 5500 a_{t} C_{t}}
$$

Where $a_{b}=a_{t}=0$ for maximum bass and treble boost respectively and $a_{b}=a_{t}=1$ for maximum cut.
For the values of $C_{b}$ and $C_{t}$ of $0.39 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ as shown in the Application Circuit, 15 dB of boost or cut is obtained at 40 Hz and 16 kHz .

## STEREO ENHANCEMENT

When stereo system speakers need to be closer than optimum because of equipment/cabinet limitations, an improved stereo effect can be obtained using a modest amount of phase-reversed interchannel cross-coupling. In the LM1040 the input stage transistor emitters are brought
out to facilitate this. The arrangement is shown below in basic form.


TL/H/5147-3
With a monophonic source, the emitters have the same signal and the resistor and capacitor connected between them have no effect. With a stereo signal each transistor works in the grounded base mode for stereo components, generating an in-phase signal from the opposite channel. As the normal signals are inverted at this point, the appropriate phase-reversed cross-coupling is achieved. An effective level of coupling of $60 \%$ can be obtained using 4.7 k in conjunction with the internal 6.5 k emitter resistors. At low frequencies, speakers become less directional and it becomes desirable to reduce the enhancement effect. With a $0.1 \mu \mathrm{~F}$ coupling capacitor, as shown, roll-off occurs below 330 Hz . The coupling components may be varied for alternative responses.

## Application Circuit



TL/H/5147-4

## Application Notes (Continued)

## ZENER VOLTAGE

A zener voltage ( $\mathrm{pin} 19=5.4 \mathrm{~V}$ ) is provided which may be used to bias the control potentiometers. Setting a DC level of one half of the zener voltage on the control inputs, pins 6, 11, and 16, results in the balanced gain and flat response condition. Typical spread on the zener voltage is $\pm 100 \mathrm{mV}$ and this must be taken into account if control signals are used which are not referenced to the zener voltage. If this is the case, then they will need to be derived with similar accuracy.

## LOUDNESS COMPENSATION

A simple loudness compensation may be effected by applying a DC control voltage to pin 9 . This operates on the tone control stages to produce an additional boost limited by the maximum boost defined by $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$. There is no loudness compensation when pin 9 is connected to pin 19. Pin 9 can be connected to pin 14 to give the loudness compensated volume characteristic as illustrated without the addition of further external components. (Tone settings are for flat response, $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$ as given in Application Circuit.) Modification to the loudness characteristic is possible by changing the capacitors $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$ for a different basic response or, by a resistor network between pins 9 and 14 for a different threshold and slope.

## SIGNAL HANDLING

The volume control function of the LM1040 is carried out in two stages, controlled by the DC voltage on pin 14, to improve signal handling capability and provide a reduction of output noise level at reduced gain. The first stage is before the tone control processing and provides an initial 15 dB of gain reduction, so ensuring that the tone sections are not overdriven by large input levels when operating with a low volume setting. Any combination of tone and volume settings may be used provided the output level does not exceed $1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\left(0.7 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}\right)$. At reduced gain ( $<-6 \mathrm{~dB}$ ) the input stage will overload if the input level exceeds $1.6 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ ( $1.1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ ). As there is volume control on the input stages, the inputs may be operated with a lower overload margin than would otherwise be acceptable, allowing a possible improvement in signal to noise ratio.

## Applications Information

## OBTAINING MODIFIED RESPONSE CURVES

The LM1040 is a dual DC controlled bass, treble, balance and volume integrated circuit ideal for stereo audio systems. In the various applications where the LM1040 can be used, there may be requirements for responses different to those of the standard application circuit given in the data sheet. This application section details some of the simple variations possible on the standard responses, to assist the choice of optimum characteristics for particular applications.

## TONE CONTROLS

Summarizing the relationship given in the data sheet, basically for an increase in the treble control range $C_{t}$ must be increased, and for increased bass range $\mathrm{C}_{\mathrm{b}}$ must be reduced.
Figure 1 shows the typical tone response obtained in the standard application circuit. ( $\mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ). Response curves are given for various amounts of boost and cut.


TL/H/5147-5
FIGURE 1. Tone Characteristic (Gain vs Frequency)
Figures 2 and 3 show the effect of changing the response defining capacitors $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ to $2 \mathrm{Ct}, \mathrm{C}_{\mathrm{b}} / 2$ and $4 \mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}} / 4$ respectively, giving increased tone control ranges. The values of the bypass capacitors may become significant and affect the lower frequencies in the bass response curves.


TL/H/5147-6
FIGURE 2: Tone Characteristic (Gain vs Frequency)


TL/H/5147-7
FIGURE 3: Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

Figure 4 shows the effect of changing $C_{t}$ and $C_{b}$ in the opposite direction to $\mathrm{C}_{\mathrm{t}} / 2,2 \mathrm{C}_{\mathrm{b}}$ respectively giving reduced control ranges. The various results corresponding to the different $C_{t}$ and $C_{b}$ values may be mixed if it is required to give a particular emphasis to, for example, the bass control. The particular case with $\mathrm{C}_{\mathrm{b}} / 2, \mathrm{C}_{\mathrm{t}}$ is illustrated in Figure 5.

## RESTRICTION OF TONE CONTROL ACTION AT HIGH OR LOW FREQUENCIES

It may be desired in some applications to level off the tone responses above or below certain frequencies for example to reduce high frequency noise.
This may be achieved for the treble response by including a resistor in series with $C_{t}$. The treble boost and cut will be 3 dB less than the standard circuit when $R=X_{C}$.
A similar effect may be obtained for the bass response by reducing the value of the AC bypass capacitors on pins 7 (channel 1) and 18 (channel 2). The internal resistance at these pins is $1.3 \mathrm{k} \Omega$ and the bass boost/cut will be approximately 3 dB less with $\mathrm{X}_{\mathrm{C}}$ at this value. An example of such modified response curves is shown in Figure 6. The input coupling capacitors may also modify the low frequency response.


TL/H/5147-8
FIGURE 4. Tone Characteristic (Gain vs Frequency)


TL/H/5147-10
FIGURE 6. Tone Characteristic (Gain vs Frequency)

It will be seen from Figures 2 and 3 that modifying $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ for greater control range also has the effect of flattening the tone control extremes and this may be utilized, with or without additional modification as outlined above, for the most suitable tone control range and response shape.

## OTHER ADVANTAGES OF DC CONTROLS

The DC controls make the addition of other features easy to arrange. For example, the negative-going peaks of the output amplifiers may be detected below a certain level, and used to bias back the bass control from a high boost condition; to prevent overloading the speaker with low frequency components.

## LOUDNESS CONTROL

The loudness control is achieved through control of the tone sections by the voltage applied to pin 9 ; therefore, the tone and loudness functions are not independent. There is normally 1 dB more bass than treble boost ( $40 \mathrm{~Hz}-16 \mathrm{kHz}$ ) with loudness control in the standard circuit. If a greater difference is desired, it is necessary to introduce an offset by means of $C_{t}$ or $C_{b}$ or by changing the nominal control voltage ranges.
Figure 7 shows the typical loudness curves obtained in the standard application circuit at various volume levels ( $\mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ).


TL/H/5147-9
FIGURE 5. Tone Characteristic (Gain vs Frequency)


FIGURE 7. Loudness Compensated Volume Characteristic

Applications Information (Continued)
Figures 8 and 9 illustrate the loudness characteristics obtained with $\mathrm{C}_{\mathrm{b}}$ changed to $\mathrm{C}_{\mathrm{b}} / 2$ and $\mathrm{C}_{\mathrm{b}} / 4$ respectively, $\mathrm{C}_{\mathrm{t}}$ being kept at the nominal $0.01 \mu \mathrm{~F}$. These values naturally modify the bass tone response as in Figures 2 and 3.
With pins 9 (loudness) and 14 (volume) directly connected, loudness control starts at typically -8 dB volume, with most of the control action complete by -30 dB .
Figures 10 and 11 show the effect of resistively offsetting the voltage applied to pin 9 towards the control reference


TL/H/5147-12
FIGURE 8. Loudness Compensated Volume Characteristic


TL/H/5147-14
FIGURE 10. Loudness Compensated Volume Characteristic
voltage (pin 19). Because the control inputs are high impedance, this is easily done and high value resistors may be used for minimal additional loading. It is possible to reduce the rate of onset of control to extend the active range to -50 dB volume control and below.
The control on pin 9 may also be divided down towards ground bringing the control action on earlier. This is illustrated in Figure 12. With a suitable level shifting network between pins 14 and 9 , the onset of loudness control and its rate of change may be readily modified.


TL/H/5147-13
FIGURE 9. Loudness Compensated Volume Characteristic


TL/H/5147-15
FIGURE 11. Loudness Compensated Volume Characteristic


FIGURE 12. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

When adjusted for maximum boost in the usual application circuit, the LM-1040 cannot give additional boost from the loudness control with reducing gain. If it is required, some additional boost can be obtained by restricting the tone control range and modifying $C_{t}, C_{b}$, to compensate. A circuit illustrating this for the case of bass boost is shown in Figure 13. The resulting responses are given in Figure 14 showing the continuing loudness control action possible with bass boost previously applied.

USE OF THE LM1040 ABOVE AUDIO FREQUENCIES
The LM1040 has a basic response typically 1 dB down at 250 kHz (tone controls flat) and therefore by scaling $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$, it is possible to arrange for operation over a wide frequency range for possible use in wide band equalization applications. As an example Figure 15 shows the responses obtained centered on 10 kHz with $\mathrm{C}_{\mathrm{b}}=0.039 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{t}}=0.001 \mu \mathrm{~F}$.


TOP VIEW
FIGURE 13. Modified Application Circuit for Additional Bass Boost with Loudness Control


TL/H/5147-18
FIGURE 14. Loudness Compensated Volume Characteristic


TL/H/5147-19
FIGURE 15. Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

## DC CONTROL OF STEREO ENHANCEMENT AND LOUDNESS CONTROL

Figure 16 shows a possible circuit if electronic control of these functions is required. the typical DC level at pins 3 and 22 is $7.5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}\right)$, with the input signal superimposed, and this can be used to bias a FET switch as shown to save components. For switching with a $0 \mathrm{~V}-5 \mathrm{~V}$ signal a lowthreshhold FET is required when using a 12 V supply. With larger switching levels this is less critical.

The high impedance PNP base input of the loudness control pin 9 is readily switched with a general purpose NPN transistor.


FIGURE 16. Application Circuit with Electronic Switching
6レレート


National
Semiconductor Corporation

## LM1112A/LM1112B/LM1112C Dolby ${ }^{\circledR}$ B-Type Noise Reduction Processor

## General Description

The LM1112 is a monolithic integrated circuit specifically designed to realize the Dolby B-type noise reduction system.
It is a replacement for the LM1111 and the Signetics NE645/648 but with improved performance figures.

## Features

. Very high signal/noise ratio, 74 dB encode (CCIR/ARM)

- Wide supply voltage range, 6 V to 20 V
- Very close matching to standard Dolby characteristics
- Audible switch-on transients greatly reduced
- Improved temperature performance
- Reduced number of precision external components
- Improved transient stability
- Input protection diodes

Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, from whom licensing and application information must be obtained. Dolby and the double-D symbol are registered trademarks of Dolby Laboratories Licensing Corporation.

## Schematic Diagram



TL/H/7876-1

Storage Temperature Range
Lead Temperature (Soldering, 10 sec .)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .0 \mathrm{~dB}$ refers to Dolby level which is 580 mVrms at pin 3.

| Parameter | Conditions | LM1112A |  |  | LM1112B |  |  | LM1112C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage Range |  | 6 |  | 20 | 6 |  | 20 | 6 |  | 20 | V |
| Supply Current |  |  | 15 | 20 |  | 15 | 20 |  | 15 | 20 | mA |
| Voltage Gain (Pin 5-3) | 1 kHz Pins 6 and 12 Connected | 24.5 | 25.5 | 26.5 | 24.5 | 25.5 | 26.5 | 24 | 25.5 | 27 | dB |
| (Pin 5-6) | 1 kHz Pin 6 Open |  | 14.7 |  |  | 14.7 |  |  | 14.7 |  | dB |
| (Pin 3-7) | 1 kHz (Noise Reduction Out) | -0.5 | 0 | 0.5 | -0.5 | 0 | 0.5 | -1 | 0 | 1 | dB |
| Distortion | $1 \mathrm{kHz}, 0 \mathrm{~dB}$ |  | 0.03 | 0.1 |  | 0.03 | 0.1 |  | 0.03 | 0.1 | \% |
|  | $10 \mathrm{kHz},+10 \mathrm{~dB}$ |  | 0.2 |  |  | 0.2 |  |  | 0.2 |  | \% |
| Signal Handling | $1 \mathrm{kHz}, 0.3 \%$ Distortion |  |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$ |  | 8.5 |  |  | 8.5 |  |  | 8.5 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ | 13 | 15.5 |  | 13 | 15.5 |  | 13 | 15.5 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=18 \mathrm{~V}$ |  | 19 |  |  | 19 |  |  | 19 |  | dB |
| Signal/Noise Ratio at Pin 7 (Note 1) | Pins 6 and 2 Connected |  |  |  |  |  |  |  |  |  |  |
| Encode Mode (CCIR/ARM) NR In | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k}$ | 71.5 | 74 |  | 71 | 74 |  | 70 | 74 |  | dB |
|  | $\mathrm{R}_{\mathrm{S}}=1 \mathrm{k}$ |  | 77 |  |  | 77 |  |  | 77 |  | dB |
| NR Out | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k}$ |  | 83 |  |  | 83 |  |  | 83 |  | dB |
| Decode Mode (CCIR/ARM) | $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k}$ |  | 83 |  |  | 83 |  |  | 83 |  | dB |
| Encode Characteristics | Input to Pin 5 $10 \mathrm{kHz}, 0 \mathrm{~dB}$ | 0 | 0.5 | 1.0 | -0.2 | 0.5 | 1.2 | -0.5 | 0.5 | 1.5 | dB |
|  | $1.3 \mathrm{kHz},-20 \mathrm{~dB}$ | -16.2 | -15.7 | -15.2 | -16.7 | -15.7 | -14.7 | -17.2 | -15.7 | -14.2 | dB |
|  | $5 \mathrm{kHz},-20 \mathrm{~dB}$ | -17.3 | -16.8 | -16.3 | -17.8 | -16.8 | -15.8 | -18.3 | -16.8 | -15.3 | dB |
|  | $3 \mathrm{kHz},-30 \mathrm{~dB}$ | -21.7 | -21.2 | -20.7 | -22.2 | -21.2 | -20.2 | -22.7 | -21.2 | -19.7 | dB |
|  | $5 \mathrm{kHz},-30 \mathrm{~dB}$ | -22.3 | -21.8 | -21.3 | -22.8 | -21.8 | -20.8 | -23.3 | -21.8 | -20.3 | dB |
|  | $10 \mathrm{kHz},-30 \mathrm{~dB}$ | -24.0 | -23.5 | -23.0 | -24.5 | -23.5 | -22.5 | -25.0 | -23.5 | -22.0 | dB |
|  | $10 \mathrm{kHz},-40 \mathrm{~dB}$ | -30.1 | -29.6 | -29.1 | -30.3 | -29.6 | -28.9 | -30.6 | -29.6 | -28.6 | dB |
| Input Resistance | Pin 5 | 45 | 65 | 80 | 45 | 65 | 80 | 45 | 65 | 80 | k $\Omega$ |
|  | Pin 2 | 4.3 | 5.6 | 6.9 | 4.3 | 5.6 | 6.9 | 4.3 | 5.6 | 6.9 | $\mathrm{k} \Omega$ |
| Output Resistance | Pin 6 | 1.8 | 2.4 | 3.0 | 1.8 | 2.4 | 3.0 | 1.8 | 2.4 | 3.0 | $\mathrm{k} \Omega$ |
|  | Pin 3 |  | 30 | 45 |  | 30 | 45 |  | 30 | 45 | $\Omega$ |
|  | Pin 7 |  | 30 | 45 |  | 30 | 45 |  | 30 | 45 | $\Omega$ |
| PSRR | $\mathrm{f}=120 \mathrm{~Hz}$ |  | 40 |  |  | 40 |  |  | 40 |  | dB |
| Load Impedance Pin 3 Pin 7 |  | 5 |  |  | 5 |  |  | 5 |  |  | $\mathrm{k} \Omega$ |
|  |  | 5 |  |  | 5 |  |  | 5 |  |  | $\mathrm{k} \Omega$ |

Note 1: Gaussian noise, measured over a period of 50 ms with a CCIR filler and an average responding meter.

## Typical Performance Characteristics



Typical Performance Characteristics (Continued)



TRANSIENT RESPONSE TO ABRUPT FREQUENCY CHANGE (Measured at pin 7)
(a) Encode (-20 dB)

(b) Encoded and Decoded ( $\mathbf{- 2 0} \mathrm{dB}$ )


ELECTRICAL NOISE REDUCTION SWITCH
In place of the normal mechanical noise reduction on／off switch，the circuit below is often used to permit electrical NR control．When using this circuit，the following points should be noted：
1．Signal boost is reduced by increasing DC voltage on Pin 14 （see curve）．A voltage of approximately 3 V is adequate to achieve NR OFF．

2．Supply current may be significantly increased by high pin 14 forced voltages．Values for $V$ and $R$ should thus be chosen such that pin 14 voltage is $3 \mathrm{~V}-4 \mathrm{~V}$ ．
3．When electrical NR switching is used，signal level is slightly affected by the minimum value of the internal vari－ able impedance．（At $10 \mathrm{kHz}-10 \mathrm{~dB}$ ，a residual boost of approximately 0.4 dB remains．）This is not the case for mechanical NR switching．


Note 1：Where not otherwise specified，component tolerances are $\pm 10 \%$ ．


TL／H／7876－11

Test Circuit (Encode)


Note 1: 1 nF capacitors from pin 3 and pin 7 to ground may be required on older devices.
Note 2: Where not otherwise specified, component tolerances are $\pm 10 \%$.
Note 3: For LM1112AN use 2\% components for C304, R303, R305. (5\% components may cause errors up to +0.3 dB .)

## Connection Diagram



National Semiconductor Corporation

## LM1131A/LM1131B/LM1131C Dual Dolby ${ }^{\circledR}$ B-Type Noise Reduction Processor

## General Description

The LM1131 is a monolithic integrated circuit specifically designed to realize the Dolby B-Type noise reduction system.
The circuit includes two completely separate noise reduction processors and will operate in both encode and decode modes. It is ideal for stereo applications in compact equipment or for mono applications in 3-head equipment where two processors with very closely matched internal gains are required.

## Features

- Stereo Dolby noise reduction with one IC
- Wide supply voltage range, $5 \mathrm{~V}-20 \mathrm{~V}$
- Very high signal/noise ratio, 79 dB encode, 90 dB decode (CCIR/ARM)
- Very close gain matching for 3-head recorders
- Close matching to standard Dolby characteristics
- Very low temperature drift of Dolby characteristics
- High signal handling capability, $>+20 \mathrm{~dB}\left(\mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V}\right)$
- Full-wave rectifier in both channels
- Operates with both single and split supply voltages
- Excellent transient response characteristics
- Minimal input switch-on transients
- Reduced number of external components per channel
- Improved input protection

Available to licensees of Dolby Laboratories Licensing Corporation, San Francisco, from whom licensing and application information must be obtained.
Schematic Diagram (1 channel shown only)


## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
24 V
Operating Temperature Range $\quad-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range

Soldering Information Dual-In-Line Package
Soldering (10 second
$260^{\circ} \mathrm{C}$ Small Outline Package Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$ $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" (appendix D) for other methods of soldering surface mount devices.

Electrical Characteristics
$V_{S}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified. 0 dB refers to Dolby level and is 580 mV , measured at TP1 and TP2.

| Parameter | Conditions | LM1131A |  |  | LM1131B |  |  | LM1131C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage Range |  | 5 |  | 20 | 5 |  | 20 | 5 |  | 20 | V |
| Supply Current |  |  | 20 |  |  | 20 |  | 20 |  |  | mA |
| Voltage Gain (Pins 7-10 and 14-11) (Pins 10-9 and 11-12) | 1 kHz Decode <br> 1 kHz Decode | $\begin{gathered} 19.2 \\ -0.5 \end{gathered}$ | $\begin{gathered} 19.7 \\ 0 \end{gathered}$ | $\begin{gathered} 20.2 \\ 0.5 \end{gathered}$ | $\begin{gathered} 18.7 \\ -0.5 \end{gathered}$ | $\begin{gathered} 19.7 \\ 0 \end{gathered}$ | $\begin{gathered} 20.7 \\ 0.5 \end{gathered}$ | $\begin{gathered} 18.2 \\ -1.0 \end{gathered}$ | $\begin{gathered} 19.7 \\ 0 \\ \hline \end{gathered}$ | $\begin{gathered} 21.2 \\ 1.0 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Difference in Voltage | 1 kHz Noise | -0.2 | 0 | 0.2 | -0.5 | 0 | 0.5 | -1.0 | 0 | 1.0 | dB |
| Gain between Channels | Reduction OFF |  |  |  |  |  |  |  |  |  |  |
| Crosstalk between Channels | $1 \mathrm{kHz}, 0 \mathrm{~dB}$ | -60 | -90 |  | -60 | -90 |  | -60 | -90 |  | dB |
| Signal/Noise Ratio at Pins 9 and 12 Encode Decode | (Note 1) $\begin{aligned} & R_{S}=10 \mathrm{k} \Omega \\ & R_{S}=1 \mathrm{k} \Omega \\ & R_{S}=10 \mathrm{k} \Omega \\ & R_{S}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 77 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \end{aligned}$ |  | 75.5 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \end{aligned}$ |  | 74 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
| Encode Characteristics | $10 \mathrm{kHz}, 0 \mathrm{~dB}$ <br> $1.3 \mathrm{kHz},-20 \mathrm{~dB}$ <br> $5 \mathrm{kHz},-20 \mathrm{~dB}$ <br> $3 \mathrm{kHz},-30 \mathrm{~dB}$ <br> $5 \mathrm{kHz},-30 \mathrm{~dB}$ <br> $10 \mathrm{kHz},-40 \mathrm{~dB}$ | $\begin{gathered} 0 \\ -16.2 \\ -17.3 \\ -21.7 \\ -22.3 \\ -30.1 \end{gathered}$ | $\begin{gathered} 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{gathered} 1.0 \\ -15.2 \\ -16.3 \\ -20.7 \\ -23.0 \\ -29.1 \end{gathered}$ | $\begin{gathered} \hline 0.2 \\ -16.7 \\ -17.8 \\ -22.2 \\ -22.8 \\ -30.3 \end{gathered}$ | $\begin{gathered} 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{gathered} 1.2 \\ -14.7 \\ -15.8 \\ -20.2 \\ -20.8 \\ -28.9 \end{gathered}$ | $\begin{gathered} -0.5 \\ -17.2 \\ -18.3 \\ -22.7 \\ -23.3 \\ -30.6 \\ \hline \end{gathered}$ | $\begin{gathered} 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{gathered} 1.5 \\ -14.2 \\ -15.3 \\ -19.7 \\ -20.3 \\ -28.6 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| Variation in Encode Characteristics Temperature Voltage Distortion | $\begin{aligned} & 0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C} \\ & 5 \mathrm{~V}-20 \mathrm{~V} \\ & 1 \mathrm{kHz}, 0 \mathrm{~dB} \\ & 10 \mathrm{kHz}, 10 \mathrm{~dB} \end{aligned}$ |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \\ \hline \end{gathered}$ | 0.1 |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \end{gathered}$ | 0.1 |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \\ \hline \end{gathered}$ | 0.2 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \% \\ & \% \\ & \% \end{aligned}$ |
| Signal Handling | $\begin{aligned} & 1 \mathrm{kHz}, \text { Dist }=0.3 \% \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \hline \end{aligned}$ | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \end{gathered}$ |  | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \\ \hline \end{gathered}$ |  | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \\ \hline \end{gathered}$ |  | dB <br> dB <br> dB <br> dB |
| Input Resistance | Pins 7 and 14 | 45 | 65 | 80 | 45 | 65 | 80 | 45 | 65 | 80 | k $\Omega$ |
| Output Resistance | Pins 9 and 12 <br> Pins 10 and 11 |  | $\begin{aligned} & 30 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |

Note 1: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter.

## Typical Performance Characteristics



Signal to Noise Ratio vs Source Impedance Encode Mode (CCIR/ARM)


Back to Back Response Error vs Frequency and Supply Voltage (Standard Dolby Encoder)



TL/H/6858-2

## Gain vs Frequency (NR OFF)



TL/H/6858-3
Back to Back Response Error vs Frequency and Temperature (Encode Temperature $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$ )


## Application Notes

## SUPPLY VOLTAGE

LM1131 may operate with either single or split supply voltages.

## Single Supply Voltage

Pin 1 is connected to ground, pin 20 to $\mathrm{V}_{\mathrm{S}}$.
Pins 8 and 13 are internally generated reference voltages set to approximately half-supply. They should be connected together externally.
A $220 \mu \mathrm{~F}$ capacitor must be connected between pins 8 and 13 and ground. Device turn-on time is delayed by the rise time of pins 8 and 13.

## Split Supply Voltages

Pin 1 is connected to the negative supply, pin 20 to the positive supply. Pins 8 and 13 are connected to 0 V and no capacitor is required. Device turn-on time is delayed only by the rise times of the supply voltages.

## SIGNAL GAIN AND FILTERING

It should be noted that LM1131 has only one internal preamplifier, AB, with no provision for interconnection of a low pass filter to remove bias or multiplex tones. In addition, main chain gain has been reduced by 6 dB in comparison with LM1112/LM1011.
If a low pass filter is required it should be connected at the input of the LM1131. Pre-adjustment of Dolby input level may then be performed, at the input of LM1131 if required.

## NOISE REDUCTION SWITCH

Noise reduction OFF is normally effected by means of a mechanical switch which open-circuits the sidechain input.
An alternative method which permits the control of NR OFF by means of a DC voltage is shown in Figure 1. The DC control voltage forces the internal impedance to a minimum value and heavily attenuates the sidechain input. When using this circuit the following points should be noted:
a) Signal boost in encode mode (signal cut in decode) is reduced by increasing DC voltages on pins 3 and 18. A voltage of approximately 3 V above signal ground is adequate to achieve NR OFF.
b) Supply current may be increased significantly by high pin $3 / 18$ forcing voltages. Thus, values for V3 and R3 should ideally be chosen such that pin 3/18 forced voltage is only $3 \mathrm{~V}-5 \mathrm{~V}$ greater than signal ground. Maximum permissible voltage on pin $3 / 18$ is equal to supply voltage.
c) When electrical NR switching is used in this way, NR OFF signal level is slightly affected by the restriction that the internal variable impedance cannot achieve zero impedance. Thus, at $10 \mathrm{kHz}-10 \mathrm{~dB}$, a residual boost in encode (or cut in decode) of approximately 0.4 dB remains. At low frequencies this value reduces to insignificant levels. This is not the case for mechanical NR switching.

Test Circuit Encode Mode (components shown for channel 1 only)


Note 1: Where not otherwise specified component tolerances are $\pm 10 \%$
Note 2: For LM1131AN use 2\% components for C304, R303, R305. (5\% components may cause errors up to $\pm 0.3 \mathrm{~dB}$ ).

## Connection Diagram

Dual-In-Line and Small Outline Packages


TL/H/6858-7
Order Number LM1131AN, LM1131BN, LM1131CM or LM1131CN See NS Package Number M20B or N20A


National
Semiconductor Corporation

## LM1141 Dolby B-C Type Noise Reduction Processor

## General Description

The LM1141 is a monolithic integrated circuit specifically designed to realise both Dolby B- and Dolby C-type noise reduction systems*. The circuit has a single input pin for Encode and Decode and includes all active components and switching internally to provide a single channel of a Dolby B- or Dolby C-type system. The low power consumption and compact package design make it ideal for use in automotive and portable $\mathrm{Hi}-\mathrm{Fi}$ as well as quality cassette or tape sound systems.
*Available only to licensees of Dolby Laboratories Licensing Corporation. Dolby and the double D symbol are registered trademarks of Dolby Laboratories Licensing Corp.

## Features

■ Very low supply current ( 11.5 mA typ.)

- Wide supply voltage range, $5-16 \mathrm{~V}$
(1) Alternative Dolby levels, 245 mV or 580 mV
- Provision for MPX filter
- Very high signal to noise ratio, 66 dB typ. for encode, C mode CCIR/ARM
- 50 mV encode input sensitivity ( 30 mV decode)
- D.C.-controlled mode switching
- Minimal switching transients
- 28 pin DIP or QUAD packages available


## Block Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage, Vs 17V
Input Voltage, Encode/Decode
Input Voltage, Switching

Soldering Information
Dual-In-Line Package Soldering (10 seconds) $.260^{\circ} \mathrm{C}$

Plastic Chip Carrier Package

$$
\begin{aligned}
& \text { Vapor Phase ( } 60 \text { seconds) . . . . . . . . . . . . . . . . . . . . . . } 215^{\circ} \mathrm{C} \\
& \text { Infrared (15 seconds) . . . . . . . . . . . . . . . . . . . }
\end{aligned}
$$

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation | $\left\{\begin{array}{l}L M 1141 \mathrm{~N}=2.5 \mathrm{~W} \\ \text { @ } T_{A}=25^{\circ} \mathrm{C} \text { (Note 1) }\end{array} \quad \begin{array}{l}\text { (N1141V }=1.7 \mathrm{~W}\end{array}\right.$ |

@ $T_{A}=25^{\circ} \mathrm{C}$ (Note 1)
LM1141V $=1.7 \mathrm{~W}$
ESD rating is to be determined.

Electrical Characteristics $\mathrm{Vs}_{\mathrm{s}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated.
0 dB refers to Dolby level which is 245 mV measured at Encode Output 1 with NR OFF.
Note: Encode input sensitivity $=50 \mathrm{mV}$, Decode input sensitivity $=\mathbf{3 0} \mathrm{mV}$

| Parameter | Conditions | Test Limit Note 2 |  | Design Limit Note 3 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max |  |
| Supply Voltage | Min Signal Handling $=12 \mathrm{~dB}$ at Encode O/P 1 | 5 | 16 |  |  |  | V |
| Supply Current | Encode, NR OFF, No signal |  | 16 |  | 11.5 |  | mA |
| Voltage Gain (Note 4) | Encode O/P 1, NR OFF Encode O/P 2, NR OFF | $\begin{aligned} & 12.5 \\ & 19.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15.1 \\ & 22.8 \end{aligned}$ |  | $\begin{aligned} & 13.8 \\ & 21.3 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  | Decode O/P 1, NR OFF Decode O/P 2, NR OFF | $\begin{aligned} & 16.9 \\ & 24.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 19.5 \\ 27.2 \\ \hline \end{array}$ |  | $\begin{array}{r} 18.2 \\ 25.7 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Resistance | Encode/Decode Input | 35 | 80 |  | 55 |  | $\mathrm{k} \Omega$ |
| Signal To Noise Ratio (Note 5) | Encode O/P 1 or 2, Rs $=5.6 \mathrm{k} \Omega \quad$ C Mode C.C.I.R./A.R.M B Mode |  |  | $\begin{aligned} & 62 \\ & 70 \\ & \hline \end{aligned}$ | $\begin{aligned} & 66 \\ & 76 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  | Decode O/P 1 or 2 , Rs $=5.6 \mathrm{k} \Omega$, NR OFF |  |  | 78 | 84 |  | dB |
| Signal handling | Enc O/P 1, Dec O/P 1, 1 kHz Vs $=5 \mathrm{~V}$, NR OFF, $1 \%$ T.H.D. Enc O/P 2, Dec O/P 2, 1 kHz Vs $=9 \mathrm{~V}$, NR OFF, $1 \%$ T.H.D. | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ |  |  | $\begin{aligned} & 13 \\ & 13 \end{aligned}$ |  | dB <br> dB |
| Distortion (T.H.D.) | Encode O/P2, C Mode $0 \mathrm{~dB}, 1 \mathrm{kHz}$ <br> Decode O/P2, C Mode $0 \mathrm{~dB}, 1 \mathrm{kHz}$ |  |  |  | $\begin{aligned} & 0.05 \\ & 0.04 \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 0.15 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Encode Characteristics | B Mode, $5 \mathrm{kHz}, 0 \mathrm{~dB}$ B Mode, $1 \mathrm{kHz},-20 \mathrm{~dB}$ B Mode, $5 \mathrm{kHz},-30 \mathrm{~dB}$ B Mode, $1 \mathrm{kHz},-40 \mathrm{~dB}$ C Mode, $10 \mathrm{kHz},-0 \mathrm{~dB}$ C Mode, $1 \mathrm{kHz},-20 \mathrm{~dB}$ C Mode, $5 \mathrm{kHz},-30 \mathrm{~dB}$ C Mode, $1 \mathrm{kHz},-40 \mathrm{~dB}$ | $\begin{gathered} 6.7 \\ 4.7 \\ \\ 6.4 \\ 14.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 9.7 \\ 7.7 \\ \\ 10.4 \\ 18.2 \\ \hline \end{array}$ | $\begin{gathered} -1.2 \\ 2.7 \\ \\ -5.5 \\ 3.9 \end{gathered}$ | $\begin{gathered} \hline 0.3 \\ 4.2 \\ 8.2 \\ 6.2 \\ -3.5 \\ 5.9 \\ 8.4 \\ 16.2 \end{gathered}$ | $\begin{gathered} 1.8 \\ 5.7 \\ \\ -1.5 \\ 7.9 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| Control Voltage | Encode Mode <br> Decode Mode <br> B Mode <br> Off Mode <br> C Mode | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 4.6 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & 3.2 \end{aligned}$ | $0$ | Open | Vs Vs | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$, derate with $\theta_{\text {ja }}=50^{\circ} \mathrm{C} / \mathrm{W}(\mathrm{LM} 1141 \mathrm{~N})$

$$
\begin{aligned}
& 75^{\circ} \mathrm{C} / \mathrm{W}(\mathrm{LM} 1141 \mathrm{~V}) \\
& \mathrm{Tj} \max =150^{\circ} \mathrm{C}
\end{aligned}
$$

Note 2: Guaranteed and 100\% production tested.
Note 3: Guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.
Note 4: The resistors at the input and output of the MPX Filter are required to match the characteristic impedance of the filter block. The values shown correspond to the most commonly used filter for this application. Values should be checked for each individual application. If no filter is used, a 3.1 dB attenuation pad should be retained for correct operation of the processor.
Note 5: Gaussian noise, monitored over a period of 50 ms with a CCIR filter and an average-responding meter.

## Pin Function Description

PIN 1．Negative supply voltage，- Vs．
PIN 2．High level decode（playback）output，（ 580 mV ）．
PIN 3．Connection to the variable impedance of side－ chain 2．A capacitor is connected between this pin and signal ground to give a variable high pass filter characteristic，controlled by the side－ chain．
PIN 4．A capacitor is connected between this pin and signal ground to provide pre－emphasis at ampli－ fier $D$ in sidechain 2.

PIN 5．A capacitor is connected between this pin and signal ground which decouples the feedback components of amplifier D of sidechain 2，and reduces system offsets．
PIN 6／7．Sidechain 2 transient response circuit．
PIN 8．Selects OFF，B or C mode depending on the d．c．voltage applied．
PIN 9／10．These pins are connected internally to low satu－ ration switching transistors and externally to the transient response circuit of sidechain 1 in such a way that in C－mode the capacitor values are reduced．
PIN 11／12 Sidechain 1 transient response circuit．
PIN 13．A capacitor is connected between this pin and signal ground to provide pre－emphasis at ampli－ fier D in sidechain 1.

PIN 14．A capacitor is connected between this pin and signal ground which decouples the feedback components of amplifier D of sidechain 1，and reduces the system offsets．
PIN 15．Signal ground，set internally to approximately half the supply voltage．
PIN 16．Connection to the variable impedance of side－ chain 1．A capacitor is connected between this pin and signal ground to give a variable high pass filter characteristic，controlled by the side－ chain．
PIN 17．A resistor is connected between this pin and －Vs．This sets up an accurate current required for correct maximum impedance filter character－ istics．
PIN 18．This pin is connected internally to a low satura－ tion switching transistor and is energised to switch on the Spectral Skewing circuit in C－ mode．
PIN 19．The Spectral Skewing circuit is connected to this pin．
PIN 20．The Anti－Saturation circuit is connected to this pin．
PIN 21．Low level encode（record）output（ 245 mV ）．
PIN 22．High level encode（record）output（ 580 mV ）．
PIN 23．Low level decode（playback）output（ 245 mV ）．
PIN 24．Selects encode or decode mode depending on the d．c．voltage applied．
PIN 25．MPX filter output．
PIN 26．MPX filter input．
PIN 27．Signal input（encode and decode）．
PIN 28．Positive supply voltage，+Vs ．

## Typical Applications

Selection of encode／decode and off／B／C is achieved by applying the required d．c voltage to the appropriate control pin．Figures 1 and 2 show the relationship between the ap－ plied voltage and the mode selected．


FIGURE 1．Pin 24 control voltage（V）．

＊Pin 8 open also gives Off mode．

## FIGURE 2．Pin 8 control voltage（V）．

Although audible switching pops have been reduced to a minimum，further improvement may be achieved by includ－ ing an R－C time constant on the switching pins．
The values chosen for the R－C circuit connected to the OFF－B－C switching pin（8）are important in order that the switching circuitry functions correctly．
The internal configuration at pin 8 includes connection to a darlington input stage comparator and a 2.6 V voltage refer－ ence via a resistor of value $50 \mathrm{k} \Omega$ ，（see Figure 3）which allows selection of OFF mode when pin 8 is open－circuited， （See specification）．


TL／H／9242－4 ${ }^{*} \mathrm{R}_{\mathrm{tc}} \max =5 \mathrm{k} \Omega$ for 5 V operation．

FIGURE 3
The capacitor $\mathrm{C}_{\mathrm{tc}}$ affects the switching time when selecting OFF－mode（pin 8 open）from C mode．The discharge path is now via the $50 \mathrm{k} \Omega$ resistor to Vref，hence the switching time

## Typical Applications (Continued)

is a function of $\mathrm{R}_{\text {int }} \mathrm{C}$. The Encode/Decode switching pin (24) is unaffected by the connection of a similar R-C network.

## Connection of Supply Voltage

The device may be operated in either single ended or dual supply modes, since the internally generated bias voltage (pin 15) is approximately half the supply voltage.
For single supply applications a large electrolytic capacitor ( $200 \mu \mathrm{~F}$ ) should be connected between pin 15 and -Vs .

For dual supply operation this capacitor is not required and pin 15 can be connected to $0 v$ directly.

## Sidechain Variable High Pass Filters

In encode mode the boost characteristics are controlled by the variable impedances of the sidechains in conjunction with external capacitors and a resistor forming a variable high pass filter.
The capacitors and the resistor (on pin 17 and common to both sidechains) must be accurate and of high stability (a tolerance of $1 \%$ is recommended).

## Typical Connection Diagram for 5V to 9V Supply

(All external components 5\% unless otherwise stated.)
*MPX Filter, See note 4 in General Notes.


TL/H/9242-5
Device also available in 28 pin quad chip carrier package.

## Typical Connection Diagram for 8V to 16V Supply



TL／H／9242－6
Device also available in 28 pin quad chip carrier package．

## LM1818 Electronically Switched Audio Tape System

## General Description

The LM1818 is a linear integrated circuit containing all of the active electronics necessary for building a tape recorder deck (excluding the bias oscillator). The electronic functions on the chip include: a microphone and playback preamplifier, record and playback amplifiers, a meter driving circuit, and an automatic input level control circuit. The IC features complete internal electronic switching between the record and playback modes of operation. The multipole switch used in previous systems to switch between record and playback modes is replaced by a single pole switch, thereby allowing for more flexibility and reliability in the recorder design.*
*Monaural operation, Figure 9.

## Features

- Electronic record/play switching
- 85 dB power supply rejection

Motional peak level meter circuitry

- Low noise preamplifier circuitry
- 3.5 V to 18 V supply operation
- Provision for external low noise input transistor


## Typical Applications



TL/H/7894-1
FIGURE 1. Stereo Application Circuit (Left Channel Shown), $\mathbf{V}_{\mathbf{S}}=15 \mathrm{~V}$
Order Number LM1818N
See NS Package Number N20A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
18 V
Package Dissipation, (Note 1)
Storage Temperature

1560 mW
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Minimum Voltage on Any Pin | $-0.1 \mathrm{~V}_{\mathrm{DC}}$ |
| Maximum Voltage on Pins 2 and 5 | $0.1 \mathrm{~V}_{\mathrm{DC}}$ |
| Maximum Current Out of Pin 14 | $5 \mathrm{~mA} \mathrm{~A}_{\mathrm{DC}}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Operating Temperature
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$150^{\circ} \mathrm{C}$
$-0.1 V_{D C}$
$0.1 \mathrm{~V}_{\mathrm{DC}}$
$5 \mathrm{~mA} \mathrm{DC}^{\circ}$
$260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, See Test Circuits (Figures 2 and 3 )

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage Range |  | 3.5 |  | 18 | $V_{D C}$ |
| Supply Current | Test Circuit (Figure 2) |  | 5 | 12 | mA |
| Turn-ON Time | Externally Programmable | 50 | 400 |  | ms |
| Playback Signal to Noise | DIN Eq. (3180 and $120 \mu \mathrm{~s}$ ), 20-20 kHz, $R_{S}=0$, Unweighted, $\mathrm{V}_{\mathrm{REF}}=1 \mathrm{mV}$ at 400 Hz |  | 74 |  | dB |
| Record Signal to Noise | Flat Gain, $20-20 \mathrm{kHz}, \mathrm{R}_{\mathrm{S}}=0$, ALC OFF, $\mathrm{V}_{\text {REF }}=1 \mathrm{mV}$ at 1 kHz , Unweighted |  | 69 |  | dB |
| Fast Turn-ON Charging Current | Pins 16 and 17 |  | 200 |  | $\mu \mathrm{A}$ |
| Record and Playback Preamplifier Open Loop Voltage Gain | $\mathrm{f}=100 \mathrm{~Hz}$ |  | 100 |  | dB |
| Preamplifier Input Impedance | Pin 16 or Pin 17 |  | 50 |  | k $\Omega$ |
| Preamplifier Input Referred PSRR | 1 kHz - Flat Gain |  | 85 |  | dB |
| Bias Voltage on Pin 18 in Play Mode or Pin 15 in Record Mode |  |  | 0.5 |  | V |
| Monitor Amplifier Input Bias Current | Pins 11 and 12 |  | 0.5 |  | $\mu \mathrm{A}$ |
| Monitor Amplifier Open Loop Voltage Gain | Record or Playback, $f=100 \mathrm{~Hz}$ |  | 80 |  | dB |
| Monitor Output Current Capability | Pins 9 and 10, Source Current Available | 400 | 750 |  | $\mu \mathrm{A}$ |
| Monitor Amplifier Output Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k}, \mathrm{AC}$ Load | 1.2 | 1.65 |  | Vrms |
| THD, All Amplifiers | At $1 \mathrm{kHz}, 40 \mathrm{~dB}$ Closed Loop Gain |  | 0.05 |  | \% |
| Record-Playback Switching Time | As in Test Circuit |  | 50 |  | ms |
| Input ALC Range | $\Delta V_{\text {IN }}$ for $\Delta V_{\text {OUT }}=8 \mathrm{~dB}$ |  | 40 |  | dB |
| Input Voltage on ALC Pin for Start of ALC Action |  |  | 25 |  | mVrms |
| ALC Input Impedance |  |  | 2 |  | k $\Omega$ |
| ALC Attack Time | $\mathrm{C} 13=10 \mu \mathrm{~F}$ |  | 7 |  | ms |
| ALC Decay Time | $\mathrm{R} 17=\infty, \mathrm{C} 13=10 \mu \mathrm{~F}$ |  | 30 |  | sec |
| Meter Output Gain | 100 mVrms at 1 kHz into Pin 4 |  | 800 |  | $m V_{D C}$ |
| Meter Output Current Capability |  | 2 |  |  | $m A_{D C}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.


Test Circuits (Continued)


TL/H/7894-3
FIGURE 3. Noise Test Circuit

Equivalent Schematic Diagram


TL/H/7894-4
FIGURE 4

## Typical Performance Characteristics



## Application Hints

## PREAMPLIFIERS (Figure 5)

There are 2 identical preamplifiers with 1 common output pin on the IC. One amplifies low level inputs such as a microphone in the record mode and another amplifies the signal from the playback head in the playback mode. The amplifiers use a common capacitor, C 6 , to set the low frequency pole of the closed loop responses. On the playback amplifier, the collector of the input device is made available so that an external low noise device can be connected in critical applications. When using an external low noise transistor, pins 17 and 18 of the IC are shorted together to ensure that the internal input transistor is turned OFF and the external transistor's collector is tied to pin 19. The input and feedback connections are now made to the external input

transistor. The amplifiers are stable for all gains above 5 and have a typical open loop gain of 100 dB . R8 and R9 enable C 6 to be quickly charged and set the $D C$ gain. Internal biasing provides a DC voltage independent of temperature at pin 17 so that the preamplifier DC output will remain relatively constant with temperature. Supply decoupling is provided by an internal regulator. Additional decoupling can be added for the input stages by increasing the size of the capacitor on pin 20 of the IC. A fast charging circuit is connected to the preamplifiers' input capacitors (pins 16 and 17) to decrease the turn-ON time. Larger input capacitors decrease the noise by reducing the source impedance at lower frequencies where $1 / \mathrm{f}$ noise current produces an input noise voltage. The input resistance of the preamplifiers is typically $50 \mathrm{k} \Omega$.

## Quiescent DC Output Voltage

$V_{D C}=\left(1+\frac{R 9}{R 8}\right)\left(0.5-50 \times 10^{-6} R 2\right) V$ if $R 2+R 3>10 R_{E}$
where $\mathrm{R}_{\mathrm{E}}=\frac{\mathrm{R} 8 \mathrm{R} 9}{\mathrm{R} 8+\mathrm{R9} 9}$

AC Voltage Gain



FIGURE 5. Preamplifier

## Application Hints (Continued)

## MONITOR AND RECORD AMPLIFIERS (Figure 6)

The monitor and record amplifiers share common input and feedback connections but have separate outputs. During playback, the input signal is amplified and appears only at the playback monitor output. Because the outputs are separate, different feedback components can be used and, as a result, totally different responses can be set. The amplifiers are stable for all closed loop gains above 3 and have an open loop gain of typically 80 dB . The outputs are capable of supplying a minimum of $400 \mu \mathrm{~A}$ into a load and swing within 500 mV of either $\mathrm{V}_{\mathrm{CC}}$ or ground. If more than $400 \mu \mathrm{~A}$ is needed to drive a load, an external pull-up resistor on the output of these amplifiers can increase the load driving capability.

## AUTOMATIC LEVEL CONTROL-ALC (Figure 7)

The automatic level control provides a constant output level for a wide range of record source input levels. The ALC works on the varying impedance characteristic of a saturat-
ed transistor. The impedance of the saturated transistor forms a voltage divider with the source impedance of a series resistor (R1 in Figure 9). The input signal is decreased as the ALC transistor is increasingly forward biased. The ALC transistor will be forward biased when the preamplifiers's AC output (pin 14), coupled to the combination ALCmeter drive input (pin 4) reaches 40 mV peak ( 25 mVrms ). The gain of the ALC loop is such that a preamp input signal increase of 10 dB will result in a 2 dB increase on the AC output of the preamplifier. If greater than 25 mVrms is desired at the output of the preamp, a series resistor can be added between the preamp output coupling capacitor and the ALC input (pin 4). The input impedance of the ALC circuit is $2 \mathrm{k} \Omega$; therefore, if a $2 \mathrm{k} \Omega$ series resistor is added, ALC action will begin at 50 mVrms .
The ALC memory capacitor connected to pin 6 has the additional function of amplifier anti-pop control; for this reason, it is necessary that a capacitor be connected to pin 6 even if ALC is not used.


TL/H/7894-8
FIGURE 6. Monitor Amplifier

## Application Hints (Continued)



TL/H/7894-9
FIGURE 7. Auto Level-Meter Circuit

## METER DRIVING-MOTIONAL PEAK LEVEL RESPONSE (Figure 7)

The meter drive output (pin 8) is capable of supplying 1-2 mA at a filtered DC voltage that is typically equal to 10 times the RMS value of the signal applied to the ALC-meter drive input (pin 4). The RC network connected to pin 7 of the IC determines the memory constant of the meter circuit. It is therefore possible to store the peak input signal by giving this RC network a long time constant, or read the instantaneous signal level by giving this RC network a very short time constant (i.e., no capacitor). This memory capacitor is discharged within the integrated circuit at a discharge rate related to the DC level on the meter output pin. When the
meter output pin is between $0 V_{D C}$ and $0.7 \mathrm{~V}_{\mathrm{DC}}$ there is a $50 \mu \mathrm{~A}$ discharge current; when the pin is between 0.7 V and 1.1 V there is no internal discharge current; and when the voltage on pin 8 is greater than 1.1 V there is a discharge equivalent to a 3.3 k resistor across the memory capacitor. These different discharge rates allow the meter circuit to display fast, accurate responses on the lower portion of the meter display, slow responses in the higher portion of the meter display, and rapid discharge when the voltage is above the maximum reading the meter can display. The resistor in series with the meter can be adjusted such that the previously mentioned responses coincide with the proper points ( 0 VU and +3 VU ) on the meter scale.

## Application Hints (Continued)

## Anti-Pop Circuitry (Figure 8)

The capacitor on pin 3 is used in a time delay system in conjunction with C13, the ALC capacitor, to suppress pops when switching between record and playback. Figure 8 illustrates how this is done. The output amplifier, either record or playback, is shut off prior to switching and carefully rebiased after switching takes place. It is therefore required that a proper ratio is selected between the ALC capacitor and the logic input RC time constant. The ALC capacitor must be discharged to 0.7 V within the time it takes the logic input capacitor to: 1) charge from $\mathrm{V}_{\mathrm{CC}} / 2$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ when switching from record to playback, or 2 ) discharge from $\mathrm{V}_{\mathrm{CC}} / 2$ to $0.3 \mathrm{~V}_{\mathrm{CC}}$ when switching from playback to record. These times would normally be similar; however, the ALC capacitor can be charged to a different initial value depending upon the input to the ALC circuit. The maximum value to which the ALC memory capacitor will normally charge is 3.2 V , therefore, the maximum time allowed for discharging C 13 is given by:

$$
\begin{gathered}
\mathrm{t} 1=\frac{(\mathrm{C} 13 \times \Delta \mathrm{V})}{\mathrm{I}_{1}}=\mathrm{C} 13 \frac{(3.2 \mathrm{~V}-0.7 \mathrm{~V})}{350 \mu \mathrm{~A}} \\
=\mathrm{C} 13 \times 7.2 \times 104 \\
\text { If } \mathrm{C} 13=10 \mu \mathrm{~F}, \mathrm{t} 1=72 \mathrm{~ms}
\end{gathered}
$$

It is now necessary to determine the minimum value for the R/P logic capacitor. This is done by computing the time between the 2 voltage switching points using the exponential equations for a single RC network.

$$
\mathrm{t} 2=\mathrm{R} 13 \mathrm{C} 11 \ln \left[\frac{\mathrm{~V}_{\mathrm{CC}}}{0.3 \mathrm{~V}_{\mathrm{CC}}}\right]-
$$

$$
\mathrm{R} 13 \mathrm{C} 11 \ln \left[\frac{\mathrm{~V}_{\mathrm{CC}}}{0.5 \mathrm{~V}_{\mathrm{CC}}}\right]=0.51 \mathrm{R} 13 \mathrm{C} 11
$$

To be sure that C 13 is completely discharged, let $\mathrm{t} 2>\mathrm{t} 1$.

$$
\begin{gathered}
\mathrm{R} 13 \mathrm{C} 11>\frac{\mathrm{t} 1}{0.51}=\frac{(72 \mathrm{~ms})}{0.51}=141 \mathrm{~ms} \\
\text { If } \mathrm{C} 11=10 \mu \mathrm{~F}, \mathrm{R} 13=15 \mathrm{k} \Omega
\end{gathered}
$$

R13 should be kept to a value less than $50 \mathrm{k} \Omega$ to insure that bias current existing from pin 3 does not cause an offset voltage above 200 mV . Typically this bias current is less than $3 \mu \mathrm{~A}$.

## Record Playback Switch

When the voltage on pin 3 of the $I C$ is greater than $0.5 \mathrm{~V}_{\mathrm{CC}}$, the internal record-playback switch switches into the playback mode. During playback the record preamplifier remains partially biased but the input signal to this preamp does not appear at the preamplifier output. In addition, during the playback mode, the record monitor output (pin 9) is disabled and the ALC circuit operates to minimize the signal into the record preamp input. The meter circuit is operational in the playback as well as the record mode. Similarly, during the record mode, the playback preamp input is ignored and the playback monitor output is disabled. In addition, a pin is available to hold one side of the record head at ground potential while sinking up to $500 \mu \mathrm{~A}$ of AC bias and record current.


TL/H/7894-10

FIGURE 8A. Anti-Pop Circuit

Application Hints (Continued)


FIGURE 8B. Waveform for Anti-Pop Circuit
External Components (Refer to Figure 9 , Monaural Application Circuit)

| Component | External Component Function | Normal Range of Value |
| :---: | :---: | :---: |
| R1 | Used in conjunction with varying impedance of pin 5 , forming a resistor divider network to reduce input level in automatic level control circuit. | $500 \Omega-20 \mathrm{k} \Omega$ |
| C2 | Forms a noise reduction system by varying bandwidth as a function of the changing impedance on pin 5 . With a small input signal, the bandwidth is reduced by R1 and C2. As the input level increases, so does the bandwidth. | $0.01 \mu \mathrm{~F}-0.5 \mu \mathrm{~F}$ |
| C1, C3 | Coupling capacitors. Because these are part of the source impedance, it is important to use the larger values to keep low frequency source impedance at a minimum. | $0.5 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ |
| C4 | Radio frequency interference roll-off capacitor | $100 \mathrm{pF}-300 \mathrm{pF}$ |
| R2 <br> R3 <br> R4 <br> C5 | Playback response equalization. C5 and R3 form a pole in the amplifier response at 50 Hz . C5 and R4 form a zero in the response at 1.3 kHz for $120 \mu \mathrm{~s}$ equalization and 2.3 kHz for $70 \mu \mathrm{~s}$ equalization. | $\begin{gathered} 50 \Omega-200 \Omega \\ 47 \mathrm{k} \Omega-3.3 \mathrm{M} \Omega \\ 2 \mathrm{k} \Omega-200 \mathrm{k} \Omega \end{gathered}$ |
| $\begin{aligned} & \text { R5 } \\ & \text { R6 } \end{aligned}$ | Microphone preamplifier gain equalization | $\begin{gathered} 50 \Omega-200 \Omega \\ 5 \mathrm{k} \Omega-200 \mathrm{k} \Omega \end{gathered}$ |
| $\begin{aligned} & \text { R7 } \\ & \text { R8 } \\ & \text { R9 } \\ & \text { C6 } \\ & \text { C7 } \end{aligned}$ | DC feedback path. Provides a low impedance path to the negative input in order to sink the $50 \mu$ A negative input amplifier current. C6, R9, R7 and C7 provide isolation from the output so that adequate gain can be obtained at 20 Hz . This 2-pole technique also provides fast turn-ON settling time. | $\begin{gathered} 0-2 \mathrm{k} \Omega \\ 200 \Omega-5 \mathrm{k} \Omega \\ 1 \mathrm{k} \Omega-30 \mathrm{k} \Omega \\ 200 \mu \mathrm{~F}-1000 \mu \mathrm{~F} \\ 0-100 \mu \mathrm{~F} \end{gathered}$ |
| C8 | Preamplifier output to monitor amplifier input coupling | $0.05 \mu \mathrm{~F}-1 \mu \mathrm{~F}$ |
| C9 | ALC coupling capacitor. Note that ALC input impedance is $2 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}-5 \mu \mathrm{~F}$ |
| R10 <br> R11 <br> R12 <br> C10 | These components bias the monitor amplifier output to half supply since the amplifier is unity gain at DC. This allows for maximum output swing on a varying supply. | $\begin{gathered} 10 \mathrm{k} \Omega-100 \mathrm{k} \Omega \\ 10 \mathrm{k} \Omega-100 \mathrm{k} \Omega \\ 10 \mathrm{k} \Omega-100 \mathrm{k} \Omega \\ 1 \mu \mathrm{~F}-100 \mu \mathrm{~F} \end{gathered}$ |

External Components (Refer to Figure 9, Monaural Application Circuit) (Continued)

| Component | External Component Function | Normal Range of Value |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { C11 } \\ & \text { R13 } \end{aligned}$ | Exponentially falling or rising signal on pin 3 determines sequencing, time delay, and operational mode of the record/play anti-pop circuitry. See antipop diagram. | $\begin{aligned} & 0-10 \mu \mathrm{~F} \\ & 0-50 \mathrm{k} \Omega \end{aligned}$ |
| $\begin{aligned} & \text { R14 } \\ & \text { R15 } \\ & \text { R16 } \\ & \text { C12 } \end{aligned}$ | R16, R14 and C12 determine monitor amplifier response in the play mode. R15, R14 and C12 determine monitor amplifier response in the record mode. | $\begin{gathered} 1 \mathrm{k}-100 \mathrm{k} \\ 30 \mathrm{k} \Omega-3 \mathrm{M} \Omega \\ 30 \mathrm{k} \Omega-3 \mathrm{M} \Omega \\ 0.1 \mu \mathrm{~F}-20 \mu \mathrm{~F} \\ \hline \end{gathered}$ |
| $\begin{aligned} & \text { C13 } \\ & \text { R17 } \\ & \hline \end{aligned}$ | Determines decay response on ALC characteristic and reduces amplifier pop | $\begin{gathered} 5 \mu \mathrm{~F}-20 \mu \mathrm{~F} \\ 100 \mathrm{k}-\infty \end{gathered}$ |
| $\begin{aligned} & \text { C14 } \\ & \text { R18 } \end{aligned}$ | Determines time constant of meter driving circuitry | $\begin{gathered} 0.1 \mu \mathrm{~F}-10 \mu \mathrm{~F} \\ 100 \mathrm{k}-\infty \end{gathered}$ |
| R19 | Meter sensitivity adjust | $10 \mathrm{k} \Omega-100 \mathrm{k} \Omega$ |
| C15 | Record output DC blocking capacitor | $1 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ |
| C16 | Play output DC blocking capacitor | $0.1 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ |
| $\begin{aligned} & \text { C17 } \\ & \text { R21 } \\ & \text { R22 } \end{aligned}$ | Changes record output response to approximate a constant current output in conjunction with record head impedance resulting in proper recording equalization | $\begin{gathered} 500 \mathrm{pF}-0.1 \mu \mathrm{~F} \\ 5 \mathrm{k} \Omega-100 \mathrm{k} \Omega \\ 5 \mathrm{k} \Omega-100 \mathrm{k} \Omega \end{gathered}$ |
| C18 | Preamplifier supply decoupling capacitor. Note that large value capacitor will increase turn-ON time | $0.1 \mu \mathrm{~F}-500 \mu \mathrm{~F}$ |
| C19 | Supply decoupling capacitor | $100 \mu \mathrm{~F}-1000 \mu \mathrm{~F}$ |
| C20 | Decouples bias oscillator supply | $10 \mu \mathrm{~F}-500 \mu \mathrm{~F}$ |
| R23 | Allows bias level adjustment | 0-1 k $\Omega$ |
| R24 | Adjusts DC erase current in DC erase machines (for AC erase, see "Stereo Application Circuit," Figure 1) |  |
| $\begin{aligned} & \text { L1 } \\ & \mathrm{C} 21 \end{aligned}$ | Optional bias trap | $\begin{gathered} 1 \mathrm{mH}-30 \mathrm{mH} \\ 100 \mathrm{pF}-2000 \mathrm{pF} \\ \hline \end{gathered}$ |
| C22 | Bias Roll-Off | $0.001 \mu \mathrm{~F}-0.01 \mu \mathrm{~F}$ |
| H1 | Record/play head | $\begin{gathered} 100 \Omega-500 \Omega ; \\ 70 \mathrm{mH}-300 \mathrm{mH} \end{gathered}$ |
| H2 | Erase head (DC type, AC optional) | $10 \Omega-300 \Omega$ |

Typical Applications (Continued)


FIGURE 9A. Monaural Application Circuit

Typical Applications (Continued)



FIGURE 9B. Level Diagram for Monaural Application Circuit

National Semiconductor Corporation

## LM1837 Low Noise Preamplifier for Autoreversing Tape Playback Systems

## General Description

The LM1837 is a dual autoreversing high gain tape pream－ plifier for applications requiring optimum noise performance． It has forward（left，right）and reverse（left，right）inputs which are selectable through a high impedance logic pin．It is an ideal choice for a tape playback amplifier when a com－ bination of low noise，autoreversing，good power supply re－ jection，and no power－up transients are desired．The appli－ cation also provides transient－free muting with a single pole grounding switch．

## Features

영 Programmable turn－on delay
圆 Transient－free power－up－no pops
－Transient－free muting
© Low noise－0．6 $\mu \mathrm{V}$ CCIR／ARM in a DIN circuit refer－ enced to 1 kHz
（⿴囗⿰丨丨⿰冫 Low voltage battery operation -4 V
W Wide gain bandwidth due to broadband two－amplifier approach— $76 \mathrm{~dB} @ 20 \mathrm{kHz}$
园 High power supply rejection－95 dB

睕 Fast slew rate－ $6 \mathrm{~V} / \mu \mathrm{s}$
® Short circuit protection
四 Internal diodes for diode switching applications
Low cost external parts

四 Prevents＂click＂from being recorded onto the tape dur－ ing power supply cycling in tape playback applications
－High impedance logic pin for forward／reverse switching


FIGURE 1．Autoreversing Tape Playback Application

| Absolute Maximum Ratings |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| contact the National Semiconductor Sales Office/ |  |
| Distributors for availability and specifications. |  |
| Supply Voltage | 18 V |
| Voltage on Pins 1 and 18 | 18 V |
| Package Dissipation (Note 1) | 1390 mW |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Minimum Voltage on Any Pin | -0.1 VDC |

Soldering Information Dual-In-Line Package
Soldering (10 second $260^{\circ} \mathrm{C}$
Small Outline Package $\begin{array}{ll}\text { Vapor Phase ( } 60 \text { seconds) } & 215^{\circ} \mathrm{C} \\ \text { Infrared ( } 15 \text { seconds) } & 220^{\circ} \mathrm{C}\end{array}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\right.$, see Test Circuit, Figure 2)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage Range | R5 Removed from Circuit for Low Voltage Operation | 4 |  | 18 | V |
| Supply Current | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ |  | 9 | 15 | mA |
| Total Harmonic Distortion | $f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{mV}$ <br> Pins 2 and 17, Figure 2 |  | 0.03 |  | \% |
| THD + Noise (Note 2) | $f=1 \mathrm{kHz}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}$ <br> Pins 2 and 17, Figure 2 |  | 0.10 | 0.25 | \% |
| Power Supply Rejection | Input Ref. $\mathrm{f}=1 \mathrm{kHz}, 1 \mathrm{Vrms}$ | 80 | 95 |  | dB |
| Channel Separation (Note 3) Left to Right <br> Forward to Reverse | $\begin{aligned} & f=1 \mathrm{kHz} \text {, Output = } 1 \mathrm{Vrms} \text {, } \\ & \text { Output to Output } \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & 60 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Signal-to-Noise (Note 4) | Unweighted $32 \mathrm{~Hz}-12.74 \mathrm{kHz}$ (Note 2) <br> CCIR/ARM (Note 5) <br> A Weighted <br> CCIR, Peak (Note 6) |  | $\begin{aligned} & 58 \\ & 62 \\ & 64 \\ & 52 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
| Noise | Output Voltage CCIR/ARM (Note 5) |  | 120 | 200 | $\mu \mathrm{V}$ |
| Input Amplifers <br> Input Bias Current <br> Input Impedance <br> AC Gain <br> AC Gain Imbalance <br> DC Output Voltage DC Output Voltage Mismatch Output Source Current Output Sink Current | $f=1 \mathrm{kHz}$ <br> Pins 5 and 14 Pins 5 and 14 Pins 5 and 14 | $\begin{gathered} 150 \\ 27 \\ \\ 2.1 \\ -200 \\ 2 \\ 300 \end{gathered}$ | $\begin{gathered} 0.5 \\ \\ 28 \\ \pm 0.15 \\ 2.5 \\ \pm 30 \\ 10 \\ 600 \end{gathered}$ | $\begin{gathered} 2.0 \\ \\ 29 \\ \pm 0.5 \\ 2.9 \\ 200 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mathrm{k} \Omega$ <br> dB <br> dB <br> V <br> mV <br> mA <br> $\mu \mathrm{A}$ |
| Logic Level Forward Reverse |  | 2.2 |  | 0.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Logic Pin Current |  |  | 2 | 6 | $\mu \mathrm{A}$ |
| DC Voltage Change at Pins 5 and 14 | Change Logic State | $-100$ | $\pm 20$ | 100 | mV |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\right.$, see Test Circuit, Figure 2) (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Amplifiers |  |  |  |  |  |
| Closed Loop Gain | Stable Operation | 5 |  |  | V/V |
| Open Loop Voltage Gain | DC |  | 100 |  | dB |
| Gain Bandwidth Product |  |  | 5 |  | MHz |
| Slew Rate |  |  | 6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Input Offset Voltage |  |  | 2 | 5 | mV |
| Input Offset Current |  |  | 20 | 100 | nA |
| Input Bias Current |  |  | 250 | 500 | nA |
| Output Source Current | Pin 2 or 17 | 2 | 10 |  | mA |
| Output Sink Current | Pin 2 or 17 | 400 | 900 |  | $\mu \mathrm{A}$ |
| Outut Voltage Swing | Pin 2 or 17 |  | 11 |  | Vp-p |
| Output Diode Leakage | Voltage on Pins 1 and $18=18 \mathrm{~V}$ |  | 0 | 10 | $\mu \mathrm{A}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient (Dual-In-Line). Small Outline Thermal Resistance is $100^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Measured with an average responding voltmeter using the filter circuit in Figure 4. This simple filter is approximately equivalent to a "brick wall" filter with a passband of 20 Hz to 20 kHz (see Application Hints). For 1 kHz THD the 400 Hz high pass filter on the distortion analyzer is used.

Note 3: Channel separation can be measured by applying the input signal through transformers to simulate a floating source (see Application Hints). Care must be taken to shield the coils from extraneous signals. Actual production test techniques at National simulate this floating source with a more complex op amp circuit. Note 4: The numbers are referred to an output level of 160 mV at pins 2 and 17 using the circuit of Figure 2. This corresponds to an input level of 0.3 mVrms at 333 Hz .
Note 5: Measured with an average responding voltmeter using the Dolby lab's standard CCIR filter having a unity gain reference at 2 kHz .
Note 6: Measured using the Rhode-Schwarz psophometer, model UPGR.

Typical Performance Characteristics



Turn-On Delay vs Component Values and Gain


Input Amplifier Gain and
Phase vs Frequency


Spot Noise Current vs Frequency




TL/H/7902-2
Total Harmonic Distortion vs Frequency


TL/H/7902-3


Typical Performance Characteristics (Continued)


## Connection Diagrams

Small Outline Package
RIGHT OUTPUT -1
$R(+) I N-2$
$R(-) I N-3$

| Dua |  |
| :---: | :---: |
|  |  |
| Right diode output 1 | 18 left diode output |
| RIGHT OUTPUT 2 - | 17 Left Output |
| $R(+) \mathbb{N}-3$ | ${ }^{16} \mathrm{~L}(+)$ IN |
| P(-) N 4 | 15 |
| R(-)in | - $4-$ ) N |
| RIGHT X25 OUT $\frac{5}{-1}$ | 14 left X25 Out |
| BIAS $\frac{6}{6}$ | 13 10Gic |
| RIGHT FORWARD INPUT | 12 |
| RIGHT FORWARD INPU | - LEFT FORWARD INPU |
| Right reverse input $\stackrel{8}{-}$ | 11 left reverse input |
| $v+\frac{9}{-}$ | 10 GND |
| Top View |  |
|  |  |
| Orde | 37N |
| See NS P | N18A |

External Components (Figure 1)
Component Normal Range of Value and Function
R1, C2 $2 \mathrm{k} \Omega-40 \mathrm{k} \Omega, 0.1 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ (low leakage)
Set turn-on delay and second amplifier's low frequency pole. Leakage current in C 2 results in DC offset between the amplifier's inputs and therefore this current should be kept low. R1 is set equal to R2 such that any input offset voltage due to bias current is effectively cancelled. An input offset voltage is generated by the input offset current multiplied by the value of these resistors.
R2, R3 $2 \mathrm{k} \Omega-40 \mathrm{k} \Omega, 500 \mathrm{k} \Omega-10 \mathrm{M} \Omega$
Sets the DC and low frequency gain of the output amplifier. The total input offset voltage will also be multiplied by the DC gain of this amplifier. It is therefore essential to keep the input offset voltage specification in mind when employing high DC gain in the output amplifier; i.e., $5 \mathrm{mV} \times 400=2 \mathrm{~V}$ offset at the output.
R4, C1 $10 \mathrm{k} \Omega-200 \mathrm{k} \Omega, 0.00047 \mu \mathrm{~F}-0.01 \mu \mathrm{~F}$
Set tape playback equalization characteristics in conjunction with R3 (calculations for the component values are included in the Application Hints section).

## Component Normal Range of Value and Function

R6 $2 \mathrm{k} \Omega-47 \mathrm{k} \Omega$
Biases the output diode when it is used in DC switching applications. This resistor can be excluded if diode switching is not desired.
100 pF-1000 pF
Often used to resonate with tape head in order to compensate for tape play-back losses including tape head gap and eddy current. For a typical cassette tape head, the resonant frequency selected is usually between 13 kHz and 17 kHz .
R5 $100 \mathrm{k} \Omega-10 \mathrm{M} \Omega$
Increases the output DC bias voltage from the nominal 2.5 V value (see Application Hints).
R7 Optionally used for tape muting. The use of this resistor can also provide "no-pop" turnoff if desired (see Application Hints).

## Simplified Schematic



## Application Hints



TL/H/7902-10
FIGURE 2. General Test Circuit



TL/H/7902-12
FIGURE 4. Simple 32 Hz - 12740 Hz Filter and Meter

## Application Hints (Continued)

## DISTORTION MEASUREMENT METHOD

In order to clearly interpret and compare specifications and measurements for low noise preamplifiers, it is necessary to understand several basic concepts of noise. An obvious example is the measurement of total harmonic distortion at very low input signal levels. Distortion analyzers provide outputs which allow viewing of the distortion products on an oscilloscope. The oscilloscope often reveals that the "distortion" being measured contains 1) distortion, 2) noise, and 3) 50 or 60 cycle AC line hum.

Line hum can be detected by using the "line sync" on the oscilloscope (horizontal sync selector). The triggering of a constant waveform indicates that AC line pick-up is present. This is usually the result of electro-magnetic coupling into the preamplifiers input or improper test equipment grounding, which simply must be eliminated before making further measurements!
Input coupling problems can usually be corrected by any one of the following solutions: 1) shielding the source of the magnetic field (using mu metal or steel), 2) magnetically shielding the preamplifier, 3) physically moving the preamplifier far enough away from the magnetic field, or 4) using a high pass filter ( $f_{0}=200 \mathrm{~Hz}-1 \mathrm{kHz}$ ) at the output of the preamplifier to prevent any line signal from entering the distortion analyzer. Ground loop problems can be solved by rearranging ground connections of the circuit and test equipment.
Separating noise from distortion products is necessary when it is desired to find the actual distortion and not the signal-to-noise ratio of an amplifier. The distortion produced by the LM1837 is predominantly a second harmonic. It is for this reason that the third and higher order harmonics can be filtered without resulting in any appreciable error in the measurement. The filter also reduces the amount of noise in the measured data. Another more tedious technique for measuring THD is to use a wave analyzer. Each harmonic is measured and then summed in an rms calculation. A typical curve is plotted for distortion vs frequency using this method. A typical curve is also included using a 20 Hz to 20 kHz 4th order filter.
To specify the distortion of the LM1837 accurately and also not require unusual or tedious measurements the following method is used. The output level is set to 1 Vrms at 1 kHz (approximately 5 mV at the input). The output is filtered with the circuit of Figure 4 to limit the bandwidth of the noise and measured with a standard distortion analyzer. The analyzer has a filter that is switched in to remove line hum and ground loop pick-up as well as unrelated low frequency noise. The resulting measurement is fast and accurate.

## SIGNAL-TO-NOISE RATIO

In the measurement of the signal-to-noise ratio, misinterpretations of the numbers actually measured are common. One amplifier may sound much quieter than another, but due to improper testing techniques, they appear equal in measurements. This is often the case when comparing integrated circuit to discrete preamplifier designs. Discrete transistor preamps often "run out of gain" at high frequencies and therefore have small bandwidths to noise as indicated in Figure 5.


TL/H/7902-13
FIGURE 5
Integrated circuits have additional open loop gain allowing additional feedback loop gain in order to lower harmonic distortion and improve frequency response. It is this additional bandwidth that can lead to erroneous signal-to-noise measurements if not considered during the measurement process. In the typical example above, the difference in bandwidth appears small on a log scale but the factor of 10 in bandwidth ( 200 kHz to 2 MHz ) can result in a 10 dB theoretical difference in the signal-to-noise ratio (white noise is proportional to the square root of the bandwidth in a system).
In comparing audio amplifiers it is necessary to measure the magnitude of noise in the audible bandwidth by using a "weighting" filter. ${ }^{1}$ A "weighting" filter alters the frequency response in order to compensate for the average human ear's sensitivity to certain undesirable frequency spectra. The weighting filters at the same time provide the bandwidth limiting as discussed in the previous paragraph.
The 32 Hz to 12740 Hz filter shown in Figure 4 is a simple two pole, one zero filter, approximately equivalent to a 'brick wall" filter of 20 Hz to 20 kHz . This approximation is absolutely valid if the noise has a flat energy spectrum over the frequencies involved. In other words a measurement of a noise source with constant spectral density through either of the two filters would result in the same reading. The output frequency response of the two filters is shown in Figure 6.

## Application Hints (Continued)



Typical signal-to-noise figures are listed for several weighting filters which are commonly used in the measurement of noise. The shape of all weighting filters is similar with the peak of the curve usually occurring in the $3 \mathrm{kHz}-7 \mathrm{kHz}$ region as shown in Figure 7.


TL/H/7902-16
FIGURE 7
In addition to noise filtering, differing meter types give different noise readings. Meter responses include: 1) rms reading, 2) average responding, 3) peak reading, and 4) quasi peak reading. Although theoretical noise analysis is derived using true rms (root mean square) based calculations, most actual measurement is taken with ARM (Average Responding Meter) test equipment.
Unless otherwise noted an average responding meter is used for all AC measurements in this data sheet.

## BASIC CIRCUIT APPROACH

The LM1837 IC incorporates a two stage broadband design which minimizes noise, attains overall DC stability and prevents audible transients during turn-on.
The first stage consists of four direct coupled preamplifiers with internal gain of $25 \mathrm{~V} / \mathrm{V}$ ( 28 dB ). Direct coupling to the tape head reduces input source impedance and external component cost by removing the input coupling capacitor. A typical input coupling capacitor of $1 \mu \mathrm{~F}$ has a reactance of $1.5 \mathrm{k} \Omega$ at 100 Hz . The resulting noise due to the amplifier's input noise current can dominate the noise voltage at the output of the playback system. The inputs of the amplifiers are biased from a common reference voltage that is temperature compensated to produce a quiescent DC voltage of 2.5 V at the output of the first stage. The input stage bias current that flows through the tape head is kept below $2 \mu \mathrm{~A}$ in order to prevent any erasure of tape moving past the head. An added advantage of DC biasing is the prevention of large current transients during the charging of coupling capacitors at turn-on and turn-off. The outputs of the forward and reverse preamplifier are fed to the common output op amp through a logic controlled switch.
The second stage provides additional gain and proper equalization while preventing audible turn-on transients or "pops". The output (pin 2) is kept low until C2 charges through R1. When the voltage on C2 gets close to the DC voltage on pin 5 , the output rises exponentially to its final DC value. The result is a transient-free turn-on characteristic.
Internal diodes are provided to facilitate electronic diode switching, popular in automotive applications.
The General Test Circuit illustrates the topography of the system. The components determining the overall frequency response are external due to the extreme sensitivity when matching a DIN equalization curve.

## MUTE CIRCUIT AND LOGIC

The LM1837 can be muted with the addition of two resistors and a grounding switch, as shown in Figure 1. When the circuit is not muted the additional resistors have no effect on the AC performance. They do have an effect on the DC Q point however.
The difference in the DC output voltages of the input amplifiers is applied across the mute resistors (R7) and the positive input resistors (R1). This results in an additional offset at the input of the output amplifiers. To keep this offset to a minimum R7 should be as large as possible to achieve effective muting. Unmute voltage is the peak signal the preamplifier can swing without turning on the output amplifier under mute conditions:

$$
\underset{\text { voltage }}{\text { Unmute }}=V_{\text {PIN 5, 14 }}\left[\frac{R 5 / / R 3}{R 2+R 5 / / R 3}-\frac{R 7}{R 1+R 7}\right]
$$

## Application Hints (Continued)

For example: The circuit in Figure 1 has 2.5 V DC at pins 5 and 14, so:
Unmute voltage $=$

$$
2.5 \mathrm{~V}\left[\frac{1.2 \mathrm{M} / / 1.5 \mathrm{M}}{10 \mathrm{k}+1.2 \mathrm{M} / / 1.5 \mathrm{M}}-\frac{270 \mathrm{k}}{10 \mathrm{k}+270 \mathrm{~K}}\right]=52.3 \mathrm{mV}
$$

It may be necessary to slow the transition of the logic pin if the mute circuit is not used. The forward and reverse preamplifier output DC voltages can differ by $\pm 100 \mathrm{mV}$. This rapid DC charge is gained up by the output amplifier and appears as a pop. The circuit of Figure 8 will slow the DC transition.


TL/H/7902-17

## FIGURE 8. Circuit to Slow Logic

## DESIGN EQUATIONS

The overall gain of the circuit is given by:

$$
\begin{equation*}
A_{v}=25\left[\frac{-R 4 R 3}{R 2(R 3+R 4)}\right] \frac{\left(s+\frac{1}{R 4 C 1}\right)}{\left(s+\frac{1}{(R 3+R 4) C 1}\right)} \tag{1}
\end{equation*}
$$

Standard cassette tapes require equalization of $3180 \mu \mathrm{~s}$ ( 50 Hz ) and $120 \mu \mathrm{~s}$ ( 1.3 kHz ). These time constants result in an AC gain at 1 kHz given by:

$$
\begin{gather*}
A_{v}(1 \mathrm{kHz})=25\left(\frac{-\mathrm{R} 4 \mathrm{R} 3}{\mathrm{R} 2(\mathrm{R} 3+\mathrm{R} 4)}\right) 1.663  \tag{2}\\
\left\{\begin{array}{c}
3180 \mu \mathrm{~s} \text { or } 50 \mathrm{~Hz} \\
\text { and } \\
120 \mu \mathrm{~s} \text { or } 1326 \mathrm{~Hz}
\end{array}\right\}
\end{gather*}
$$

Using the pole and zero locations of the transfer function, the two other equations needed to solve for the component values are:

$$
\begin{align*}
& \mathrm{R} 4=\frac{1}{2 \pi \mathrm{C} 1(1326 \mathrm{~Hz})}  \tag{3}\\
& \mathrm{R} 3=\frac{1}{2 \pi \mathrm{C} 1(50 \mathrm{~Hz})}-\frac{1}{2 \pi \mathrm{C} 1(1326 \mathrm{~Hz})}=\frac{1}{2 \pi \mathrm{C} 1(51.96)}(4)
\end{align*}
$$

We can now solve for C 1 as a function of R2, or:

$$
\begin{gather*}
A_{v}(1 \mathrm{kHz})=-25\left\{\frac{\left[\frac{1}{2 \pi \mathrm{C} 1(1326)}\right]\left[\frac{1}{2 \pi \mathrm{C} 1(51.96)}\right]}{\left[\mathrm{R} 2 \frac{1}{2 \pi \mathrm{C} 1(50)}\right]}\right\}  \tag{1.663}\\
C 1=\frac{-4.80 \times 10^{-3}}{\mathrm{R} 2\left[\mathrm{~A}_{\mathrm{v}}(1 \mathrm{kHz})\right]} \tag{5}
\end{gather*}
$$

When chromium dioxide is used, the defined time constants are $3180 \mu \mathrm{~s}$ and $70 \mu \mathrm{~s}$. This changes equation (3) to:

$$
\begin{equation*}
\mathrm{R} 4=\frac{1}{2 \pi \mathrm{C}(2274 \mathrm{~Hz})} \tag{7}
\end{equation*}
$$

The value of R3 is normally not changed. This results in an error of less than 0.2 dB in the low frequency response.
The output voltage of the LM1837 is set by the input amplifier DC voltage at pin 5 or 14, and by R3 and R5.

$$
\begin{equation*}
\text { Nominal } \mathrm{V}_{\text {OUT }}(\text { pin } 2 \text { or } 17)=2.5\left(1+\frac{\mathrm{R} 3}{\mathrm{R} 5}\right) \tag{8}
\end{equation*}
$$

Pins 1 and 18 are biased 0.7 V less than $\mathrm{V}_{\text {OUT }}(\mathrm{pin} 2$ or 17 ). When these diodes are used the output (pin 2 or 17) should be biased at one half the minimum operating supply voltage. Equation (8) can be rewritten to solve for R5.

$$
\begin{equation*}
R 5=\frac{2.5 R 3}{V_{O}-2.5} \tag{9}
\end{equation*}
$$

The output voltage of the LM1837 will vary from that given in equation (8) due to variations in the input amplifier DC voltage as well as the output amplifier input bias current, input offset current and input offset voltage. The following equation gives the worst-case variation in the output voltage in either forward or reverse state.

$$
\begin{gathered}
\Delta V_{\text {OUT }}= \pm\left[\Delta V_{\text {PIN3 }}\left(1+\frac{\mathrm{R} 3}{\mathrm{R} 5}\right)+\right. \\
\left.\frac{\mathrm{R} 3}{\mathrm{R} 2}\left(\Delta \mathrm{I}_{\mathrm{BIAS}}(\mathrm{R} 1-\mathrm{R} 2)+\frac{\mathrm{lOS}}{2}(\mathrm{R} 1+\mathrm{R} 2)+\mathrm{V}_{\mathrm{OS}}\right)\right]^{(10)}
\end{gathered}
$$

Using the worst-case values in the electrical characteristics reduces this to

$$
\begin{gathered}
\Delta V_{\text {OUT }}= \pm\left[0.4\left(1+\frac{\mathrm{R} 3}{\mathrm{R} 5}\right)+\right. \\
\left.\frac{\mathrm{R} 3}{\mathrm{R} 2}(200 \mathrm{nA}(\mathrm{R} 1-\mathrm{R} 2)+50 \mathrm{nA}(\mathrm{R} 1+\mathrm{R} 2)+5 \mathrm{mV})\right]
\end{gathered}
$$

Equation (10) does not incorporate the effect of mute resistors on the output voltage. The presence of mute resistors causes an additional offset

$$
\begin{equation*}
\Delta \mathrm{V}_{\text {OUT }}(\text { mute })= \pm \frac{\Delta \mathrm{V}(\text { pins 5-14) }}{2(\mathrm{R} 1+\mathrm{R} 7)} \times \mathrm{R} 1 \tag{12}
\end{equation*}
$$

For the circuit in Figure 1 worst-case:

$$
\Delta \mathrm{V}_{\text {OUT }}(\text { mute })=\frac{400 \mathrm{mV}}{2(20 \mathrm{k}+270 \mathrm{k})} \times 1.5 \mathrm{M}=1 \mathrm{~V}
$$

This means that the output pins 2 and 17 would differ by 1V. The trade off here is the amount of unmute voltage versus the DC accuracy of pins 2 and 17.

## Application Hints (Continued)

The turn-on delay is set by R1 and C2; delay can be approximated by:

$$
\begin{equation*}
\text { Delay time } t=R 1 C 2 \operatorname{Ln}\left(\frac{2.5}{V_{\mathrm{ODC}}}\right)\left(\frac{\mathrm{R} 3}{\mathrm{R} 2}\right) \tag{13}
\end{equation*}
$$

## EXAMPLE

If we desire a tape preamp with 100 mV output signal from a tape head with a nominal output of 0.5 mV at 1 kHz for standard ferric cassette tape, the external components are determined as follows. The value of R2 is arbitrarily set to $10 \mathrm{k} \Omega$.

$$
R 1=R 2=10 k
$$

This minimizes errors due to the output amplifier bias currents.

$$
\mathrm{C} 1=\frac{-4.80 \times 10^{-3}}{10 \mathrm{k} \Omega\left[\frac{-100 \mathrm{mV}}{0.5 \mathrm{mV}}\right]}=2400 \mathrm{pF} \rightarrow 0.0022 \mu \mathrm{~F}
$$

Use $0.0022 \mu \mathrm{~F}$ and determine:

$$
\begin{aligned}
& \mathrm{R} 4=\frac{1}{2 \pi \mathrm{C} 1(1326)}=54.6 \mathrm{k} \Omega \rightarrow 54.9 \mathrm{k} \Omega 1 \% \\
& \mathrm{R} 3=\frac{1}{2 \pi \mathrm{C} 1(51.96)}=1.39 \mathrm{M} \Omega \rightarrow 1.4 \mathrm{M} \Omega 1 \%
\end{aligned}
$$

To bias the output amplifier output voltage at 6 V (half supply):

$$
R 5=\frac{2.5(1.4 \mathrm{M} \Omega)}{6-2.5}=1 \mathrm{M} \Omega
$$

The maximum variation in the output is found using equation (11):

$$
\Delta V_{\text {OUT }}= \pm 1.9 \mathrm{~V}
$$

The low frequency response and turn-on delay determine the value of C 2 . For $\mathrm{R} 1=10 \mathrm{k}$ and $\mathrm{C} 2=10 \mu \mathrm{~F}$ the low frequency 3 dB point is 1.6 Hz and the turn-on delay is 0.4 seconds, from equation (12).
The complete circuit is shown in Figure 2. A circuit with 5\% components and biased for a minimum supply of 10 V is shown in Figure 1. If additional gain is needed R1 and R2 can be reduced without changing the frequency response of the circuit.

## DIODE SWITCHING

The LM1837 has a diode in series with each output for source switching applications. The outputs of several functional blocks can be diode OR-connected as shown in Figure 9.
By removing the power supply from the FM demodulator, its output diode will be cut off by the LM1837 output DC voltage. R6 is used to bias ON the diode of the LM1837 when power is applied to it. When the output is taken from pin 1 or pin 18, the THD will be higher because of the current modulation in the diode.


TL/H/7902-18

## FIGURE 9

## CROSSTALK AND CHANNEL SEPARATION

When two signal sources share a common reference point which is separated from ground by a resistance, there will always be some amount of interchannel crosstalk (the reciprocal of channel separation) induced. The coupling method of Figure 1 is examined to determine whether the induced crosstalk is acceptably low.
Figure 10 is the equivalent $A C$ circuit for the connection scheme of Figure 1. $\mathrm{R}_{\mathrm{B}}$ is the Thevenin resistance of the common bias point, $\mathrm{R}_{\mathrm{IN}}$ is the preamplifier input resistance, $\mathrm{Z}_{\mathrm{S}}$ is the impedance of the playback head, and $\mathrm{V}_{\mathrm{S} 7}, \mathrm{~V}_{\mathrm{S} 8}$, $\mathrm{V}_{\mathrm{S} 11}$, and $\mathrm{V}_{\mathrm{S} 12}$ are the open-circuit output voltages of the sources. If we set $\mathrm{V}_{\mathrm{S} 8}, \mathrm{~V}_{\mathrm{S} 11}$, and $\mathrm{V}_{\mathrm{S} 12}$ equal to zero, we can define crosstalk for this circuit as V12/V7, where V7 and V12 are the AC signal voltages appearing at the two preamplifier inputs, assuming $R_{B}<R_{I N} / 3$.
The crosstalk can be shown to be:

$$
\frac{V 12}{V 7}=\frac{R_{B}}{R_{B}+Z_{S}+R_{I N} / 3}
$$

Since $Z_{S}$ is dependent on the measurement frequency and the particular head used, we choose the worst-case condition and set $Z_{S}=0$. The minimum value of $R_{I N}$ is $150 \mathrm{k} \Omega$, and $R_{B} \cong 100 \Omega$. This yields a crosstalk figure of:

$$
\frac{V 12}{V 7}=\frac{100}{50100}=-54 \mathrm{~dB}
$$

This is 14 dB better than the minimum guaranteed channel separation, so the connection method of Figure 1 will provide acceptable crosstalk levels.
Reference 1: CCIR/ARM: A Practical Noise Measurement Method; by Ray Dolby, David Robinson and Kenneth Gundry, AES Preprint No. 1353 (F-3).

Application Hints (Continued)


FIGURE 10. AC Equivalent of Figure 1

National
Semiconductor

## LM1875 20 Watt Power Audio Amplifier

## General Description

The LM1875 is a monolithic power amplifier offering very low distortion and high quality performance for consumer audio applications.
The LM1875 delivers 20 watts into a $4 \Omega$ or $8 \Omega$ load on $\pm 25 \mathrm{~V}$ supplies. Using an $8 \Omega$ load and $\pm 30 \mathrm{~V}$ supplies, over 30 watts of power may be delivered. The amplifier is designed to operate with a minimum of external components. Device overload protection consists of both internal current limit and thermal shutdown.
The LM1875 design takes advantage of advanced circuit techniques and processing to achieve extremely low distortion levels even at high output power levels. Other outstanding features include high gain, fast slew rate and a wide power bandwidth, large output voltage swing, high current capability, and a very wide supply range. The amplifier is internally compensated and stable for gains of 10 or greater.

## Features

Up to 30 watts output power

- Avo typically 90 dB
- Low distortion $0.015 \%, 1 \mathrm{kHz}, 20 \mathrm{~W}$
$\pm$ Wide power bandwidth 70 kHz
- Short circuit protection
- Thermal protection with parole circuit
- High current capability 3A
- Wide supply range $20 \mathrm{~V}-60 \mathrm{~V}$
- Internal protection diodes
- 94 dB ripple rejection
- Plastic power package TO-220


## Applications

■ High performance audio systems

- Bridge amplifiers
- Stereo phonographs
- Servo amplifiers
- Instrument systems


## Connection Diagram



TL/H/5030-1
Front View

Order Number LM1875T
See NS Package Number T05B

## Typical Applications



TL/H/5030-2

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
60 V
Input Voltage
$-V_{E E}$ to $V_{C C}$
Operating Temperature
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Electrical Characteristics

$V_{C C}=+25 \mathrm{~V},-V_{E E}=-25 \mathrm{~V}, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{\mathrm{V}}=20(26 \mathrm{~dB}), \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$, unless otherwise specified.

| Parameter | Conditions | Typical | Tested Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
| Supply Current | $\mathrm{P}_{\text {OUT }}=0 \mathrm{~W}$ | 70 | 100 | mA |
| DC Output Level |  | 0 |  | V |
| Output Power | THD $=1 \%$ | 25 |  | W |
| THD | $\begin{aligned} & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{f}_{\mathrm{O}}=20 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}_{\mathrm{O}}=20 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 0.015 \\ 0.05 \\ 0.022 \\ 0.07 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \end{aligned}$ |
| Offset Voltage |  | $\pm 1$ | $\pm 15$ | mV |
| Input Bias Current |  | $\pm 0.2$ | $\pm 2$ | $\mu \mathrm{A}$ |
| Input Offset Current |  | 0 | $\pm 0.5$ | $\mu \mathrm{A}$ |
| Gain-Bandwidth Product | $\mathrm{f}_{\mathrm{o}}=20 \mathrm{kHz}$ | 5.5 |  | MHz |
| Open Loop Gain | DC | 90 |  | dB |
| PSRR | $\mathrm{V}_{\mathrm{CC}}, 1 \mathrm{kHz}, 1 \mathrm{Vrms}$ <br> $\mathrm{V}_{\mathrm{EE}}, 1 \mathrm{kHz}, 1 \mathrm{Vrms}$ | $\begin{aligned} & 95 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & 52 \\ & 52 \\ & \hline \end{aligned}$ | dB <br> dB |
| Max Slew Rate | $20 \mathrm{~W}, 8 \Omega, 70 \mathrm{kHz}$ BW | 8 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Current Limit |  | 4 | 3 | A |
| Equivalent Input Noise Voltage | $\mathrm{R}_{S}=600 \Omega$, CCIR | 3 |  | $\mu \mathrm{Vrms}$ |

Note 1: Assumes $T_{T A B}$ equal to $60^{\circ} \mathrm{C}$ max. For operation at higher tab temperatures and at ambient temperatures greater than $25^{\circ} \mathrm{C}$, the LM 1875 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature. Thermal resistance depends upon device mounting techniques. $\theta_{\mathrm{JC}}$ is typically $2^{\circ} \mathrm{C} / \mathrm{W}$. See Application Hints.

## Typical Applications (Continued)

Typical Single Supply Operation


## Typical Performance Characteristics



THD vs Frequency


Power Output vs Supply

## Voltage



Device Dissipation vs Ambient Temperature $\dagger$

$\dagger \phi$ INTERFACE $=1^{\circ} \mathrm{C} / \mathrm{W}$.
See Application Hints.
Power Dissipation vs
Power Output


TL/H/5030-4


## Application Hints

## STABILITY

The LM1875 is designed to be stable when operated at a closed-loop gain of 10 or greater, but, as with any other high-current amplifier, the LM1875 can be made to oscillate under certain conditions. These usually involve printed circuit board layout or output/input coupling.
Proper layout of the printed circuit board is very important. While the LM1875 will be stable when installed in a board similar to the ones shown in this data sheet, it is sometimes necessary to modify the layout somewhat to suit the physical requirements of a particular application. When designing a different layout, it is important to return the load ground, the output compensation ground, and the low level (feedback and input) grounds to the circuit board ground point through separate paths. Otherwise, large currents flowing along a ground conductor will generate voltages on the conductor which can effectively act as signals at the input, resulting in high frequency oscillation or excessive distortion. It is advisable to keep the output compensation components and the $0.1 \mu \mathrm{~F}$ supply decoupling capacitors as close as possible to the LM1875 to reduce the effects of PCB trace resistance and inductance. For the same reason, the ground return paths for these components should be as short as possible.
Occasionally, current in the output leads (which function as antennas) can be coupled through the air to the amplifier input, resulting in high-frequency oscillation. This normally happens when the source impedance is high or the input leads are long. The problem can be eliminated by placing a small capacitor (on the order of 50 pF to 500 pF ) across the circuit input.
Most power amplifiers do not drive highly capacitive loads well, and the LM1875 is no exception. If the output of the LM1875 is connected directly to a capacitor with no series resistance, the square wave response will exhibit ringing if the capacitance is greater than about $0.1 \mu \mathrm{~F}$. The amplifier can typically drive load capacitances up to $2 \mu \mathrm{~F}$ or so without oscillating, but this is not recommended. If highly capacitive loads are expected, a resistor (at least $1 \Omega$ ) should be placed in series with the output of the LM1875. A method commonly employed to protect amplifiers from low impedances at high frequencies is to couple to the load through a $10 \Omega$ resistor in parallel with a $5 \mu \mathrm{H}$ inductor.

## DISTORTION

The preceding suggestions regarding circuit board grounding techniques will also help to prevent excessive distortion levels in audio applications. For low THD, it is also necessary to keep the power supply traces and wires separated from the traces and wires connected to the inputs of the LM1875. This prevents the power supply currents, which are large and nonlinear, from inductively coupling to the LM1875 inputs. Power supply wires should be twisted together and separated from the circuit board. Where these wires are soldered to the board, they should be perpendicular to the plane of the board at least to a distance of a couple of inches. With a proper physical layout, THD levels at 20 kHz with 10 W output to an $8 \Omega$ load should be less than $0.05 \%$, and less than $0.02 \%$ at 1 kHz .

## CURRENT LIMIT AND SAFE OPERATING AREA (SOA) PROTECTION

A power amplifier's output transistors can be damaged by excessive applied voltage, current flow, or power dissipation. The voltage applied to the amplifier is limited by the design of the external power supply, while the maximum current passed by the output devices is usually limited by internal circuitry to some fixed value. Short-term power dissipation is usually not limited in monolithic audio power amplifiers, and this can be a problem when driving reactive loads, which may draw large currents while high voltages appear on the output transistors. The LM1875 not only limits current to around 4A, but also reduces the value of the limit current when an output transistor has a high voltage across it.
When driving nonlinear reactive loads such as motors or loudspeakers with built-in protection relays, there is a possibility that an amplifier output will be connected to a load whose terminal voltage may attempt to swing beyond the power supply voltages applied to the amplifier. This can cause degradation of the output transistors or catastrophic failure of the whole circuit. The standard protection for this type of failure mechanism is a pair of diodes connected between the output of the amplifier and the supply rails. These are part of the internal circuitry of the LM1875, and needn't be added externally when standard reactive loads are driven.

## THERMAL PROTECTION

The LM1875 has a sophisticated thermal protection scheme to prevent long-term thermal stress to the device. When the temperature on the die reaches $170^{\circ} \mathrm{C}$, the LM1875 shuts down. It starts operating again when the die temperature drops to about $145^{\circ} \mathrm{C}$, but if the temperature again begins to rise, shutdown will occur at only $150^{\circ} \mathrm{C}$. Therefore, the device is allowed to heat up to a relatively high temperature if the fault condition is temporary, but a sustained fault will limit the maximum die temperature to a lower value. This greatly reduces the stresses imposed on the IC by thermal cycling, which in turn improves its reliability under sustained fault conditions.
Since the die temperature is directly dependent upon the heat sink, the heat sink should be chosen for thermal resistance low enough that thermal shutdown will not be reached during normal operation. Using the best heat sink possible within the cost and space constraints of the system will improve the long-term reliability of any power semiconductor device.

## POWER DISSIPATION AND HEAT SINKING

The LM1875 must always be operated with a heat sink, even when it is not required to drive a load. The maximum idling current of the device is 100 mA , so that on a 60 V power supply an unloaded LM1875 must dissipate 6W of power. The $54^{\circ} \mathrm{C} / \mathrm{W}$ junction-to-ambient thermal resistance of a TO-220 package would cause the die temperature to rise $324^{\circ} \mathrm{C}$ above ambient, so the thermal protection circuitry will shut the amplifier down if operation without a heat sink is attempted.

## Application Hints (Continued)

In order to determine the appropriate heat sink for a given application, the power dissipation of the LM1875 in that application must be known. When the load is resistive, the maximum average power that the IC will be required to dissipate is approximately:

$$
P_{D(M A X)} \approx \frac{V_{S}^{2}}{2 \pi^{2} R_{\mathrm{L}}}+P_{Q}
$$

where $V_{S}$ is the total power supply voltage across the $L M 1875, R_{L}$ is the load resistance, and $P_{Q}$ is the quiescent power dissipation of the amplifier. The above equation is only an approximation which assumes an "ideal" class B output stage and constant power dissipation in all other parts of the circuit. The curves of "Power Dissipation vs Power Output" give a better representation of the behavior of the LM1875 with various power supply voltages and resistive loads. As an example, if the LM1875 is operated on a 50 V power supply with a resistive load of $8 \Omega$, it can develop up to 19 W of internal power dissipation. If the die temperature is to remain below $150^{\circ} \mathrm{C}$ for ambient temperatures up to $70^{\circ} \mathrm{C}$, the total junction-to-ambient thermal resistance must be less than

$$
\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{19 \mathrm{~W}}=4.2^{\circ} \mathrm{C} / \mathrm{W}
$$

Using $\theta_{\mathrm{JC}}=2^{\circ} \mathrm{C} / \mathrm{W}$, the sum of the case-to-heat-sink interface thermal resistance and the heat-sink-to-ambient thermal resistance must be less than $2.2^{\circ} \mathrm{C} / \mathrm{W}$. The case-to-heat-sink thermal resistance of the TO-220 package varies with the mounting method used. A metal-to-metal interface will be about $1^{\circ} \mathrm{C} / \mathrm{W}$ if lubricated, and about $1.2^{\circ} \mathrm{C} / \mathrm{W}$ if dry.

## Component Layouts



National Semiconductor Corporation

## LM1877 Dual Power Audio Amplifier

## General Description

The LM1877 is a monolithic dual power amplifier designed to deliver $2 W /$ channel continuous into $8 \Omega$ loads. The LM1877 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders and AM-FM stereo receivers, etc. Each power amplifier is biased from a common internal regulator to provide high power supply rejection, and output Q point centering. The LM1877 is internally compensated for all gains greater than 10.

## Features

## - 2W/channel

■ - 65 dB ripple rejection, output referred

- -65 dB channel separation, output referred

Wide supply range, 6V-24V

- Very low cross-over distortion
- Low audio band noise
- AC short circuit protected
- Internal thermal shutdown


## Applications

- Multi-channel audio systems
- Stereo phonographs
- Tape recorders and players
- AM-FM radio receivers
- Servo amplifiers
- Intercom systems
- Automotive products


## Connection Diagram

## Dual-In-Line Package



## Equivalent Schematic Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage } & 26 \mathrm{~V} \\ \text { Input Voltage } & \pm 0.7 \mathrm{~V}\end{array}$

| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$V_{S}=20 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$, (See Note 1) $R_{L}=8 \Omega, A_{V}=50(34 \mathrm{~dB})$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 25 | 50 | mA |
| Output Power LM1877 | $\begin{aligned} & \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \end{aligned}$ | 2.0 |  |  | W/Ch |
| Total Harmonic Distortion LM1877 | $f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} /$ Channel |  | 0.075 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=500 \mathrm{~mW} /$ Channel |  | 0.045 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} /$ Channel |  | 0.055 |  | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-6$ |  | Vp-p |
| Channel Separation | $\begin{aligned} & \mathrm{C}_{\mathrm{F}}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{N}}=0.1 \mu \mathrm{~F}, \\ & \mathrm{f}=1 \mathrm{kHz} \text {, Output Referred } \end{aligned}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{Vrms}$ | -50 | -70 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{Vrms}$ |  | -60 |  | dB |
| PSRR Power Supply Rejection Ratio | $\begin{aligned} & C_{F}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \\ & \mathrm{f}=120 \mathrm{~Hz}, \text { Output Referred } \end{aligned}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=1 \mathrm{Vrms}$ | -50 | -65 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=0.5 \mathrm{Vrms}$ |  | -40 |  | dB |
| Noise | Equivalent Input Noise |  |  |  |  |
|  | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \\ & \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz} \text {, Output Noise Wideband } \end{aligned}$ |  | 2.5 |  | $\mu \mathrm{V}$ |
|  | $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{N}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}} 200$ |  | 0.80 |  | mV |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=0, \mathrm{f}=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Offset Voltage |  |  | 15 |  | mV |
| Input Bias Current |  |  | 50 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Level | $\mathrm{V}_{S}=20 \mathrm{~V}$ | 9 | 10 | 11 | V |
| Slew Rate |  |  | 2.0 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth |  |  | 65 |  | kHz |
| Current Limit |  |  | 1.0 |  | A |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM1877 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon device mounting techniques.

## Typical Performance Characteristics



Power Supply Rejection Ratio (Referred to the Output) vs Supply Voltage



Power Dissipation (W) Both Channels Operating


Power Supply Rejection Ratio (Referred to the Output) vs


Channel Separation (Referred to the Output) vs Frequency


Total Harmonic Distortion vs Frequency


Open Loop Gain vs
Frequency


Power Supply Rejection Ratio (Referred to the Output) vs Frequency



Total Harmonic Distortion


Typical Applications
Stereo Phonograph Amplifier with Bass Tone Control


TL/H/7913-4

Frequency Response of Bass Tone Control


TL/H/7913-5

Inverting Unity Gain Amplifier


Typical Applications (Continued)

TL/H/7913-7

Typical Split Supply


National Semiconductor Corporation

## LM1894 Dynamic Noise Reduction System DNR ${ }^{\circledR}$

## General Description

The LM1894 is a stereo noise reduction circuit for use with audio playback systems. The DNR system is non-complementary, meaning it does not require encoded source material. The system is compatible with virtually all prerecorded tapes and FM broadcasts. Psychoacoustic masking, and an adaptive bandwidth scheme allow the DNR to achieve 10 dB of noise reduction. DNR can save circuit board space and cost because of the few additional components required.

## Features

- Non-complementary noise reduction, "single ended"
- Low cost external components, no critical matching
- Compatible with all prerecorded tapes and FM
- 10 dB effective tape noise reduction CCIR/ARM weighted
- Wide supply range, 4.5 V to 18 V
- 1 Vrms input overload


## Applications

- Automotive radio/tape players
- Compact portable tape players
- Quality HI-FI tape systems
- VCR playback noise reduction
- Video disc playback noise reduction


## Typical Application



FIGURE 1. Component Hook-Up for Stereo DNR System
Order Number LM1894M or LM1894N
See NS Package Number M14A or N14A

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
\begin{tabular}{lr} 
Supply Voltage & 20 V \\
Input Voltage Range, \(\mathrm{V}_{\mathrm{pk}}\) & \(\mathrm{V}_{\mathrm{S}} / 2\) \\
Operating Temperature (Note 1) & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
Storage Temperature & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
\end{tabular}
```


## Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=300 \mathrm{mV}$ at 1 kHz , circuit shown in Figure 1 unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Range |  | 4.5 | 8 | 18 | V |
| Supply Current | $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}$ |  | 17 | 30 | mA |
| MAIN SIGNAL PATH |  |  |  |  |  |
| Voltage Gain | DC Ground Pin 9, Note 2 | -0.9 | -1 | -1.1 | V/V |
| DC Output Voltage |  | 3.7 | 4.0 | 4.3 | V |
| Channel Balance | DC Ground Pin 9 | -1.0 |  | 1.0 | dB |
| Minimum Balance | AC Ground Pin 9 with $0.1 \mu \mathrm{~F}$ Capacitor, Note 2 | 675 | 965 | 1400 | Hz |
| Maximum Bandwidth | DC Ground Pin 9, Note 2 | 27 | 34 | 46 | kHz |
| Effective Noise Reduction | CCIR/ARM Weighted, Note 3 |  | -10 | -14 | dB |
| Total Harmonic Distortion | DC Ground Pin 9 |  | 0.05 | 0.1 | \% |
| Input Headroom | Maximum VIN for 3\% THD AC Ground Pin 9 |  | 1.0 |  | Vrms |
| Output Headroom | Maximum V ${ }_{\text {OUT }}$ for $3 \%$ THD DC Ground Pin 9 |  | $\mathrm{V}_{S}-1.5$ |  | Vp-p |
| Signal to Noise | $B W=20 \mathrm{~Hz}-20 \mathrm{kHz}$, re 300 mV <br> AC Ground Pin 9 <br> DC Ground Pin 9 <br> CCIR/ARM Weighted re 300 mV <br> Note 4 <br> AC Ground Pin 9 <br> DC Ground Pin 9 <br> CCIR Peak, re 300 mV , Note 5 <br> AC Ground Pin 9 <br> DC Ground Pin 9 | $\begin{aligned} & 82 \\ & 70 \end{aligned}$ | $\begin{aligned} & 79 \\ & 77 \\ & \\ & 88 \\ & 76 \\ & 77 \\ & 64 \\ & \hline \end{aligned}$ |  | dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| Input Impedance | Pin 2 and Pin 13 | 14 | 20 | 26 | $\mathrm{k} \Omega$ |
| Channel Separation | DC Ground Pin 9 | -50 | -70 |  | dB |
| Power Supply Rejection | $\begin{aligned} & \mathrm{C} 14=100 \mu \mathrm{~F}, \\ & \mathrm{~V}_{\text {RIPPLE }}=500 \mathrm{mVrms}, \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ | -40 | -56 |  | dB |
| Output DC Shift | Reference DVM to Pin 14 and Measuree Output DC Shift from Minimum to Maximum Bandwidth, Note 6. |  | 4.0 | 20 | mV |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=300 \mathrm{mV}$ at 1 kHz , circuit shown in Figure 1 unless otherwise specified (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL SIGNAL PATH |  |  |  |  |  |
| Summing Amplifier Voltage Gain | Both Channels Driven | 0.9 | 1 | 1.1 | V/V |
| Gain Amplifier Input Impedance Voltage Gain | Pin 6 <br> Pin 6 to Pin 8 | $\begin{gathered} 24 \\ 21.5 \end{gathered}$ | $\begin{aligned} & 30 \\ & 24 \end{aligned}$ | $\begin{gathered} 39 \\ 26.5 \end{gathered}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| Peak Detector Input Impedance | Pin 9 | 560 | 700 | 840 | $\Omega$ |
| Voltage Gain | Pin 9 to Pin 10 | 30 | 33 | 36 | V/V |
| Attack Time | Measured to $90 \%$ of Final Value with 10 kHz Tone Burst | 300 | 500 | 700 | $\mu \mathrm{S}$ |
| Decay Time | Measured to $90 \%$ of Final Value with 10 kHz Tone Burst | 45 | 60 | 75 | ms |
| DC Voltage Range | Minimum Bandwidth to Maximum Bandwidth | 1.1 |  | 3.8 | V |

Note 1: For operation in ambient temperature above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of 1) $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the dual-in-line package, and 2) $105^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the small outline package.
Note 2: To force the DNR system into maximum bandwidth, DC ground the input to the peak detector, pin 9 . A negative temperature coefficient of $-0.5 \% /{ }^{\circ} \mathrm{C}$ on the bandwidth, reduces the maximum bandwidth at increased ambient temperature or higher package dissipation. AC ground pin 9 or pin 6 to select minimum bandwidth. To change minimum and maximum bandwidth, see Appliction Hints.
Note 3: The maximum noise reduction $\operatorname{CCIR/ARM}$ weighted is about 14 dB . This is accomplished by changing the bandwidth from maximum to minimum. In actual operation, minimum bandwidth is not selected, a nominal minimum bandwidth of about 2 kHz gives -10 dB of noise reduction. See Application Hints.
Note 4: The CCIR/ARM weighted noise is measured with a 40 dB gain amplifier between the DNR system and the CCIR weighting filter; it is then input referred. Note 5: Measured using the Rhode-Schwartz psophometer.
Note 6: Pin 10 is DC forced half way between the maximum bandwidth DC level and minimum bandwidth DC level. An AC 1 kHz signal is then applied to pin 10 . Its peak-to-peak amplitude is $V_{D C}(\max B W)-V_{D C}(\min B W)$.

## Typical Performance Characteristics

Supply Current vs Supply Voltage


THD vs Frequency


Channel Separation (Referred to the Output) vs Frequency


> -3 dB Bandwidth vs Frequency and Control Signal


Power Supply Rejection Ratio (Referred to the Output) vs Frequency


Gain of Control Path vs Frequency (with 10 kHz FM Pilot Filter)


TL/H/7918-2

## Typical Performance Characteristics (Continued)



Main Signal Path
Bandwidth vs Voltage Control

Output Response


TIME: $20 \mathrm{~ms} / \mathrm{DIV}$

## External Component Guide (Figure 1)



| C14 | $25 \mu \mathrm{~F}-$ |
| :--- | :--- |
|  | $100 \mu \mathrm{~F}$ |
| C3, C12 | $0.0033 \mu \mathrm{~F}$ |

Improves power supply rejection.

Forms integrator with internal gm block and op amp. Sets bandwidth conversion gain of $33 \mathrm{~Hz} / \mu \mathrm{A}$ of gm current.

| Component | Value |
| :--- | :--- |
| C4, C11 | $1 \mu \mathrm{~F}$ |
| C5 | $0.1 \mu \mathrm{~F}$ |

Purpose
Output coupling capacitor. Output is at DC potential of $\mathrm{V}_{\mathrm{S}} / 2$.
Works with R1 and R2 to attenuate low frequency transients which could disturb control path operation.
$f_{5}=\frac{1}{2 \pi \mathrm{C} 5(\mathrm{R} 1+\mathrm{R} 2)}=1.6 \mathrm{kHz}$
Works with input resistance of pin 6 to form part of control path frequency weighting.

$$
\mathrm{f}_{6}=\frac{1}{2 \pi \mathrm{C} 6 \mathrm{R}_{\mathrm{PIN} 6}}=5.3 \mathrm{kHz}
$$

Combined with L 8 and $\mathrm{C}_{\mathrm{L}}$ forms 19 kHz filter for FM pilot. This is only required in FM applications (Note 1).

## External Component Guide <br> (Figure 1)

(Continued)

| Component | Value | Purpose |
| :---: | :---: | :---: |
| L8, $\mathrm{C}_{\mathrm{L}}$ | $\begin{aligned} & 4.7 \mathrm{mH}, \\ & 0.015 \mu \mathrm{~F} \end{aligned}$ | Forms 19 kHz filter for FM pilot. L8 is Toko coil CAN1A185HM ${ }^{*}$ (Note 1). |
| C9 | $0.047 \mu \mathrm{~F}$ | Works with input resistance of pin 9 to form part of control path frequency weighting. $\mathrm{f}_{9}=\frac{1}{2 \pi \mathrm{C} 9 \mathrm{R}_{\mathrm{PIN} 9}}=4.8 \mathrm{kHz}$ |
| C10 | $1 \mu \mathrm{~F}$ | Set attack and decay time of peak detector. |
| R1, R2 | $1 \mathrm{k} \Omega$ | Sensitivity resistors set the noise threshold. Reducing attentuation causes larger signals to be peak detected and larger bandwidth in main signal path. Total value of R1 + R2 should equal $1 \mathrm{k} \Omega$. |
| R8 | $100 \Omega$ | Forms RC roll-off with C8. This is only required in FM applications. |

Note 1: When FM applications are not required, pin 8 and pin 9 hook-up as follows:


TL/H/7918-6

## Circuit Operation

The LM1894 has two signal paths, a main signal path and a bandwidth control path. The main path is an audio low pass filter comprised of a gm block with a variable current, and an op amp configured as an integrator. As seen in Figure 2, DC feedback constrains the low frequency gain to $A_{V}=-1$. Above the cutoff frequency of the filter, the output decreases at -6 dB /oct due to the action of the $0.0033 \mu \mathrm{~F}$ capacitor.
The purpose of the control paths is to generate a bandwidth control signal which replicates the ear's sensitivity to noise in the presence of a tone. A single control path is used for both channels to keep the stereo image from wandering. This is done by adding the right and left channels together in the summing amplifier of Figure 2. The R1, R2 resistor divider adjusts the incoming noise level to open slightly the bandwidth of the low pass filter. Control path gain is about 60 dB and is set by the gain amplifier and peak detector gain. This large gain is needed to ensure the low pass filter bandwidth can be opened by very low noise floors. The capacitors between the summing amplifier output and the
peak detector input determine the frequency weighting as shown in the typical performance curves. The $1 \mu \mathrm{~F}$ capacitor at pin 10, in conjunction with internal resistors, sets the attack and decay times. The voltage is converted into a proportional current which is fed into the gm blocks. The bandwidth sensitivity to gm current is $33 \mathrm{~Hz} / \mu \mathrm{A}$. In FM stereo applications at 19 kHz pilot filter is inserted between pin 8 and pin 9 as shown in Figure 1.
Figure 3 is an interesting curve and deserves some discussion. Although the output of the DNR system is a linear function of input signal, the -3 dB bandwidth is not. This is due to the non-linear nature of the control path. The DNR system has a uniform frequency response, but looking at the -3 dB bandwidth on a steady state basis with a single frequency input can be misleading. It must be remembered that a single input frequency can only give a single -3 dB bandwidth and the roll-off from this point must be a smooth $-6 \mathrm{~dB} /$ oct.

A more accurate evaluation of the frequency response can be seen in Figure 4. In this case the main signal path is frequency swept, while the control path has a constant frequency applied. It can be seen that different control path frequencies each give a distinctive gain roll-off.

## Psychoacoustic Basics

The dynamic noise reduction system is a low pass filter that has a variable bandwidth of 1 kHz to 30 kHz , dependent on music spectrum. The DNR system operates on three principles of psychoacoustics.

1. White noise can mask pure tones. The total noise energy required to mask a pure tone must equal the energy of the tone itself. Within certain limits, the wider the band of masking noise about the tone, the lower the noise amplitude need be. As long as the total energy of the noise is equal to or greater than the energy of the tone, the tone will be inaudible. This principle may be turned around; when music is present, it is capable of masking noise in the same bandwidth.
2. The ear cannot detect distortion for less than 1 ms . On a transient basis, if distortion occurs in less than 1 ms , the ear acts as an integrator and is unable to detect it. Because of this, signals of sufficient energy to mask noise open bandwidth to $90 \%$ of the maximum value in less than 1 ms . Reducing the bandwidth to within $10 \%$ of its minimum value is done in about 60 ms : long enough to allow the ambience of the music to pass through, but not so long as to allow the noise floor to become audible.
3. Reducing the audio bandwidth reduces the audibility of noise. Audibility of noise is dependent on noise spectrum, or how the noise energy is distributed with frequency. Depending on the tape and the recorder equalization, tape noise spectrum may be slightly rolled off with frequency on a per octave basis. The ear sensitivity on the other hand greatly increases between 2 kHz and 10 kHz . Noise in this region is extremely audible. The DNR system low pass filters this noise. Low frequency music will not appreciably open the DNR bandwidth, thus 2 kHz to 20 kHz noise is not heard.

## Block Diagram




TL/H/7918-8
FIGURE 3. Output vs Frequency

TL/H/7918-9


FIGURE 4. -3 dB Bandwidth vs Frequency and Control Signal


## Application Hints

The DNR system should always be placed before tone and volume controls as shown in Figure 1. This is because any adjustment of these controls would alter the noise floor seen by the DNR control path. The sensitivity resistors R1 and R2 may need to be switched with the input selector, depending on the noise floors of different sources, i.e., tape, FM, phono. To determine the value of R1 and R2 in a tape system for instance; apply tape noise (no program material) and adjust the ratio of R1 and R2 to open slightly the bandwidth of the main signal path. This can easily be done by viewing the capacitor voltage of pin 10 with an oscilloscope, or by using the circuit of Figure 5. This circuit gives an LED display of the voltage on the peak detector capacitor. Adjust the values of R1 and R2 (their sum is always $1 \mathrm{k} \Omega$ ) to light the LEDs of pin 1 and pin 18. The LED bar graph does not indicate signal level, but rather instantaneous bandwidth of the two filters; it should not be used as a signal-level indica-
tor. For greater flexibility in setting the bandwidth sensitivity, R1 and R2 could be replaced by a $1 \mathrm{k} \Omega$ potentiometer.

To change the minimum and maximum value of bandwidth, the integrating capacitors, C3 and C12, can be scaled up or down. Since the bandwidth is inversely proportional to the capacitance, changing this $0.0039 \mu \mathrm{~F}$ capacitor to $0.0033 \mu \mathrm{~F}$ will change the typical bandwidth from $965 \mathrm{~Hz}-$ 34 kHz to $1.1 \mathrm{kHz}-40 \mathrm{kHz}$. With C3 and C12 set at 0.0033 $\mu \mathrm{F}$, the maximum bandwidth is typically 34 kHz . A double pole double throw switch can be used to completely bypass DNR.
The capacitor on pin 10 in conjunction with internal resistors sets the attack and decay times. The attack time can be altered by changing the size of C10. Decay times can be decreased by paralleling a resistor with C10, and increased by increasing the value of C 10 .

## Application Hints (Continued)

When measuring the amount of noise reduction of the DNR system, the frequency response of the cassette should be flat to 10 kHz . The CCIR weighting network has substantial gain to 8 kHz and any additional roll-off in the cassette player will reduce the benefits of DNR noise reduction. A typical
signal-to-noise measurement circuit is shown in Figure 6. The DNR system should be switched from maximum bandwidth to nominal bandwidth with tape noise as a signal source. The reduction in measured noise is the signal-tonoise ratio improvement.


FIGURE 5. Bar Graph Display of Peak Detector Voltage


TL/H/7918-11
FIGURE 6. Technique for Measuring S/N Improvement of the DNR System

## Application Hints (Continued)

## FOR FURTHER READING

## Tape Noise Levels

1. "A Wide Range Dynamic Noise Reduction System", Blackmer, 'dB' Magazine, August-September 1972, Volume
6, \#8.
2. "Dolby B-Type Noise Reduction System", Berkowitz and Gundry, Sert Journal, May-June 1974, Volume 8.
3. "Cassette vs Elcaset vs Open Reel", Toole, Audioscene Canada, April 1978.
4. "CCIR/ARM: A Practical Noise Measurement Method", Dolby, Robinson, Gundry, JAES, 1978.

## Noise Masking

1. "Masking and Discrimination", Bos and De Boer, JAES, Volume 39, \#4, 1966.
2. "The Masking of Pure Tones and Speech by White Noise", Hawkins and Stevens, JAES, Volume 22, \# 1, 1950. 3. "Sound System Engineering", Davis Howard W. Sams and Co.
3. "High Quality Sound Reproduction", Moir, Chapman Hall, 1960.
4. "Speech and Hearing in Communication", Fletcher, Van Nostrand, 1953.

## Printed Circuit Layout



National
Semiconductor Corporation

## LM1895/LM2895 Audio Power Amplifier

## General Description

The LM1895 is a 6V audio power amplifier designed to deliver $1 W$ into $4 \Omega$. Utilizing a unique patented compensation scheme, the LM1895 is ideal for sensitive AM radio applications. This new circuit technique exhibits lower noise, lower distortion, and less AM radiation than conventional designs. The amplifier's supply range ( $3 \mathrm{~V}-9 \mathrm{~V}$ ) is ideal for battery operation. The LM1895 is packaged in an 8-pin miniDIP for minimum PC board space. For higher supplies ( $\mathrm{V}_{\mathrm{S}}>9 \mathrm{~V}$ ) the LM2895 is available in an 11-lead single-in-line package. The 11-lead package has been redesigned, resulting in a slightly degraded thermal characteristic shown in the figure Device Dissipation vs Ambient Temperature.

Features

- Guaranteed low crossover distortion
- Low AM radiation
- Low noise
- $3 \mathrm{~V}, 4 \Omega, \mathrm{P}_{\mathrm{O}}=250 \mathrm{~mW}$
- Wide supply operation 3V-15V (LM2895)
- Low distortion
- No turn on "pop"
- Smooth waveform clipping
- 8-pin miniDIP (LM1895)
- $12 \mathrm{~V}, 4 \Omega, \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}$ (LM2895)
- Tested for low crossover distortion


## Applications

- Compact AM-FM radios
- Battery operated tape player amplifiers
- Line driver


## Typical Applications



TL/H/7919-1
FIGURE 1. LM1895 with $A_{V}=500, B W=5 \mathrm{kHz}$, AM Radio Application ( $\mathrm{V}_{\mathbf{I N}}=4.2 \mathrm{mV}$ for Full Power Output)

Order Number LM1895N or LM2895P
See NS Package Number N08E or P11A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

```
Supply Voltage
\begin{tabular}{ll} 
LM1895 & \(V_{S}=12 \mathrm{~V}\) \\
LM2895 & \(V_{S}=18 \mathrm{~V}\)
\end{tabular}
```

Operating Temperature (Note 1)

$$
\begin{array}{r}
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
150^{\circ} \mathrm{C} \\
260^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}, A_{V}=200(46 \mathrm{~dB})$. For the $\mathrm{LM} 1895, \mathrm{~V}_{\mathrm{S}}=6 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=4 \Omega$. For the $\mathrm{LM} 2895, \mathrm{~T}_{\mathrm{TAB}}=$ $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=4 \Omega$. Test circuit shown in Figure 2.

| Parameter | Conditions | LM1895 |  |  | LM2895 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Current | $\mathrm{P}_{\mathrm{O}}=\mathrm{W}$ |  | 8 | 14 |  | 12 | 20 | mA |
| Operating Supply Voltage |  | 3 |  | 10 | 3 |  | 15 | V |
| Output Power LM1895N <br> LM2895P | $\left.\begin{array}{ll} \mathrm{THD}=10 \%, f=1 \mathrm{kHz} & \\ \mathrm{~V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \\ \mathrm{~V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \end{array}\right\} \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0.9 | $\begin{aligned} & 1.1 \\ & 1.1 \end{aligned}$ |  | 3.6 | $\begin{aligned} & 4.3 \\ & 2.5 \end{aligned}$ |  | $\begin{aligned} & w \\ & w \\ & w \\ & w \end{aligned}$ |
| Distortion | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \\ & \mathrm{P}_{\mathrm{O}}=0.5 \mathrm{~W} \\ & \mathrm{P}_{\mathrm{O}}=1.0 \mathrm{~W} \\ & \mathrm{f}=20 \mathrm{kHz}, \mathrm{P}_{\mathrm{O}}=100 \mathrm{~mW}, \mathrm{~V}_{\mathrm{S}}=3.6 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.27 \\ & 0.20 \end{aligned}$ | 3.0 |  | $\begin{aligned} & 0.27 \\ & 0.20 \\ & 0.15 \end{aligned}$ | 3.0 | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \\ & \hline \end{aligned}$ |
| Crossover Distortion | $\begin{aligned} & \mathrm{f}=20 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{P}_{\mathrm{O}}=100 \mathrm{~mW}, \\ & \mathrm{~V}_{\mathrm{CC}}=3.6 \mathrm{~V} \end{aligned}$ |  |  | 3 |  |  | 3 | \% |
| Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & \mathrm{C}_{\mathrm{BY}}=100 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \text { Output Referred, } \mathrm{V}_{\text {RIPPLE }}=250 \mathrm{mV} \\ & \hline \end{aligned}$ | 40 | 52 |  | 40 | 52 |  | dB |
| Noise | Equivalent Input Noise $\mathrm{R}_{\mathrm{S}}=0$, $\mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{BW}=20-20 \mathrm{kHz}$ <br> CCIR/ARM <br> Wideband |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mu V \\ & \mu V \\ & \mu V \end{aligned}$ |
| DC Output Level |  | 2.8 | 3.0 | 3.2 | 5.6 | 6.0 | 6.4 | V |
| Input Impedance |  | 50 | 150 | 350 | 50 | 150 | 350 | $\mathrm{k} \Omega$ |
| Input Offset Voltage |  |  | 5 |  |  | 5 |  | mV |
| Input Bias Current |  |  | 120 |  |  | 120 |  | nA |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM1895/LM2895 must be derated based on a maximum junction temperature using a thermal resistance which depends upon mounting techniques.

## Typical Performance Characteristics



Typical Performance Characteristics (Continued)


Power Dissipation vs Output Power, $\mathrm{R}_{\mathrm{L}}=4 \Omega$


Equivalent Schematic


Pin 7 no connection on LM1895
Pins 4, 7, 10, 11 no connection on LM2895
( ) indicates pin number for LM2895

## Typical Applications (Continued)



TL/H/7919-5
FIGURE 2. Amplifier with $A_{V}=200, B W=30 \mathrm{kHz}$

## External Components (Figure 2)

## Components

1. R1, R5
2. R2
3. Ro
4. C4
5. C5
6. C2
7. C1
8. C3
9. $\mathrm{C}_{\mathrm{C}}$
10. $\mathrm{C}_{\mathrm{O}}$
11. $\mathrm{C}_{\mathrm{S}}$

## Comments

Sets voltage gain, $A_{V}=1+R 1 / R 5$
Bootstrap resistor sets drive current for output stage and allows pin 2 to go above $\mathrm{V}_{\mathrm{S}}$
Works with $\mathrm{C}_{\mathrm{O}}$ to stabilize output stage
Input coupling capacitor. Pin 4 is at a $D C$ potential of $V_{S} / 2$. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi R_{I N} C 4}
$$

Feedback capacitor. Ensure unity gain at DC. Also a low frequency pole at:

$$
f_{L}=\frac{1}{2 \pi R 5 C 5}
$$

Bootstrap capacitor, used to increase drive to output stage. A low frequency pole is set by:

$$
f_{L}=\frac{1}{2 \pi R 2 C 2}
$$

Compensation capacitor. This stabilizes the amplifier and adjusts the bandwidth. See curve of bandwidth vs allowable gain Improves power supply rejection. (See Typical Performance Curves). Increasing C3 increases turn-on delay
Output coupling capacitor. Isolates pin 1 from the load. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi C_{C} R_{L}}
$$

Works with $\mathrm{R}_{\mathrm{O}}$ to stabilize output stage
Provides power supply filtering

## Connection Diagrams


SOOTSTRAP Single-In-Line Package

## Application Hints

## AM Radios

The LM1895/LM2895 have been designed to fill a wide range of audio power applications. A common problem with IC audio power amplifiers has been poor signal-to-noise performance when used in AM radio applications. In a typical radio application, the loopstick antenna is in close proximity to the audio amplifier. Current flowing in the speaker and power supply leads can cause electromagnetic coupling to the loopstick, resulting in system oscillation. In addition, most audio power amplifiers are not optimized for lowest noise because of compensation requirements. If noise from the audio amplifier radiates into the AM section, the sensitivity and signal-to-noise ratio will be degraded.
The LM1895 exhibits extremely low wideband noise due in part to an external capacitor C1 which is used to tailor the bandwidth. The circuit shown in Figure 2 is capable of a signal-to-noise ratio in excess of 60 dB referred to 50 mW . Capacitor C1 not only limits the closed loop bandwidth, it also provides overall loop compensation. Neglecting C5 in Figure 2, the gain is:


FIGURE 3. Improved AM Sensitivity Over Conventional Design

$$
A_{V}(S)=\frac{S+A_{V} \omega_{0}}{S+\omega_{0}}
$$

where $\quad A_{V}=\frac{R 1+R 5}{R 5}, \quad \omega_{0}=\frac{1}{R 1 C 1}$
A curve of -3 dB BW $\left(\omega_{0}\right)$ vs $A_{V}$ is shown in the Typical Performance Curves.
Figure 3 shows a plot of recovered audio as a function of field strength in $\mu \mathrm{V} / \mathrm{M}$. The receiver section in this example is an LM3820. The power amplifier is located about two inches from the loopstick antenna. Speaker leads run parallel to the loopstick and are $1 / 8$ inch from it. Referenced to a 20 dB S/N ratio, the improvement in noise performance over conventional designs is about 10 dB . This corresponds to an increase in usable sensitivity of about 8.5 dB .


TL/H/7919-9
FIGURE 4. Printed Circuit Board Layout for LM1895

National
Semiconductor Corporation

## LM 1896/LM2896 Dual Power Audio Amplifier

## General Description

The LM1896 is a high performance 6V stereo power amplifier designed to deliver 1 watt/channel into $4 \Omega$ or 2 watts bridged monaural into $8 \Omega$. Utilizing a unique patented compensation scheme, the LM1896 is ideal for sensitive AM radio applications. This new circuit technique exhibits lower wideband noise, lower distortion, and less AM radiation than conventional designs. The amplifier's wide supply range ( $3 \mathrm{~V}-9 \mathrm{~V}$ ) is ideal for battery operation. For higher supplies ( $\mathrm{V}_{\mathrm{S}}>9 \mathrm{~V}$ ) the LM2896 is available in an 11-lead single-inline package. The LM2896 package has been redesigned, resulting in the slightly degraded thermal characteristics shown in the figure Device Dissipation vs Ambient Temperature.

## Features

- Low AM radiation
- Low noise
- $3 \mathrm{~V}, 4 \Omega$, stereo $\mathrm{P}_{\mathrm{o}}=250 \mathrm{~mW}$
- Wide supply operation 3V-15V (LM2896)
- Low distortion
- No turn on "pop"
- Adjustable voltage gain and bandwidth
- Smooth waveform clipping
- $\mathrm{P}_{\mathrm{O}}=9 \mathrm{~W}$ bridged, LM2896


## Applications

n Compact AM-FM radios

- Stereo tape recorders and players
- High power portable stereos


## Typical Applications



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
LM1896
LM2896

$$
\begin{aligned}
& V_{S}=12 V \\
& V_{S}=18 \mathrm{~V}
\end{aligned}
$$

Operating Temperature (Note 1)
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $150^{\circ} \mathrm{C}$
Junction Temperature $260^{\circ} \mathrm{C}$

## Electrical Characteristics

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{A}_{V}=200(46 \mathrm{~dB})$. For the $\mathrm{LM} 1896 ; \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=4 \Omega$. For LM 2896 , $T_{T A B}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=8 \Omega$. Test circuit shown in Figure 2.

| Parameter | Conditions | LM1896 |  |  | LM2896 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Current | $\mathrm{P}_{0}=0 W$, Dual Mode |  | 15 | 25 |  | 25 | 40 | mA |
| Operating Supply Voltage |  | 3 |  | 10 | 3 |  | 15 | V |
| Output Power LM1896N-1 LM1896N-2 LM2896P-1 LM2896P-2 |  | 0.9 | $\begin{aligned} & 1.1 \\ & 1.8 \\ & 1.3 \end{aligned}$ | 2.1 | $\begin{aligned} & 2.0 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 9.0 \\ & 7.8 \\ & 2.5 \end{aligned}$ |  | W/ch <br> W <br> W/ch <br> W/ch <br> W <br> W <br> W/ch |
| Distortion | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \\ & \mathrm{P}_{\mathrm{O}}=0.5 \mathrm{~W} \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} \end{aligned}$ |  | $\begin{aligned} & 0.09 \\ & 0.11 \end{aligned}$ |  |  | $\begin{aligned} & 0.09 \\ & 0.11 \\ & 0.14 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| Power Supply Rejection Ratio (PSRR) | $\begin{aligned} & \mathrm{C}_{\mathrm{BY}}=100 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \text { Output Referred, } \mathrm{V}_{\text {RIPPLE }}=250 \mathrm{mV} \end{aligned}$ | -40 | -54 |  | -40 | -54 |  | dB |
| Channel Separation | $\begin{aligned} & \mathrm{C}_{\mathrm{BY}}=100 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathbb{N}}=0.1 \mu \mathrm{~F} \\ & \text { Output Referred } \end{aligned}$ | -50 | -64 |  | -50 | -64 |  | dB |
| Noise | Equivalent Input Noise $\mathrm{R}_{\mathrm{S}}=0$, $\mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{BW}=20-20 \mathrm{kHz}$ CCIR/ARM <br> Wideband |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & \mu V \\ & \mu V \\ & \mu V \end{aligned}$ |
| DC Output Level |  | 2.8 | 3 | 3.2 | 5.6 | 6 | 6.4 | V |
| Input Impedance |  | 50 | 100 | 350 | 50 | 100 | 350 | k $\Omega$ |
| Input Offset Voltage |  |  | 5 |  |  | 5 |  | mV |
| Voltage Difference between Outputs | LM1896N-2, LM2896P-2 |  | 10 | 20 |  | 10 | 20 | mV |
| Input Bias Current |  |  | 120 |  |  | 120 |  | nA |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM1896/LM2896 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon mounting techniques.




Power Supply Rejection Ratio (Referred to the Output) vs Frequency



THD and Gain vs Frequency
$A_{V}=54 \mathrm{~dB}, B W=5 \mathrm{kHz}$


THD and Gain vs Frequency
$A_{V}=\mathbf{3 4} \mathrm{dB}, B W=50 \mathrm{kHz}$


Channel Separation (Referred to the Output) vs Frequency

-3 dB Bandwidth vs Voltage Gain for Stable Operation


THD and Gain vs Frequency
$A_{V}=\mathbf{4 6} \mathbf{d B}, B W=50 \mathbf{k H z}$


AM Recovered Audio and Noise vs Field Strength for Different Speaker Lead Placement


Power Output vs
Supply Voltage


Typical Performance Curves (Continued)



Equivalent Schematic


6, 9 No connection on LM1896
() indicates pin number for LM2896

## Connection Diagrams



TL/H/7920-5
Top View

Single-In-Line Package


## Typical Applications (Continued)



TL/H/7920-7
6, 9 No connection on LM1896
() Indicates pin number for LM2896

FIGURE 2. Stereo Amplifier with $\mathbf{A}_{\mathbf{V}}=\mathbf{2 0 0}, \mathbf{B W}=\mathbf{3 0} \mathbf{~ k H z}$

## External Components (Figure 2)

## Components

1. R2, R5, R10, R13
2. R3, R12
3. $\mathrm{R}_{\mathrm{O}}$
4. C1, C14
5. C2, C13
6. C3, C12
7. C5, C10
8. C7
9. $C_{c}$
10. $\mathrm{C}_{0}$
11. $\mathrm{C}_{\mathrm{S}}$

## Comments

Sets voltage gain, $A_{V}=1+R 5 / R 2$ for one channel and $A_{V}=1+R 10 / R 13$ for the other channel.
Bootstrap resistor sets drive current for output stage and allows pins 3 and 12 to go above $V_{S}$.
Works with $\mathrm{C}_{0}$ to stabilize output stage.
Input coupling capacitor. Pins 1 and 14 are at a DC potential of $\mathrm{V}_{\mathrm{S}} / 2$. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi R_{I N} C 1}
$$

Feedback capacitors. Ensure unity gain at DC. Also a low frequency pole at:

$$
f_{L}=\frac{1}{2 \pi R 2 C 2}
$$

Bootstrap capacitors, used to increase drive to output stage. A low frequency pole is set by:

$$
f_{L}=\frac{1}{2 \pi R 3 C 3}
$$

Compensation capacitor. These stabilize the amplifiers and adjust their bandwidth. See curve of bandwidth vs allowable gain.
Improves power supply rejection (See Typical Performance Curves). Increasing C7 increases turn-on delay.
Output coupling capacitor. Isolates pins 5 and 10 from the load. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi C_{C} R_{L}}
$$

Works with $\mathrm{R}_{0}$ to stabilize output stage.
Provides power supply filtering.

## Application Hints

## AM Radios

The LM1896/LM2896 has been designed fo fill a wide range of audio power applications. A common problem with IC audio power amplifiers has been poor signal-to-noise performance when used in AM radio applications. In a typical radio application, the loopstick antenna is in close proximity to the audio amplifer. Current flowing in the speaker and power supply leads can cause electromagnetic coupling to the loopstick, resulting in system oscillation. In addition, most audio power amplifiers are not optimized for lowest noise because of compensation requirements. If noise from the audio amplifier radiates into the AM section, the sensitivity and signal-to-noise ratio will be degraded.
The LM1896 exhibits extremely low wideband noise due in part to an external capacitor C5 which is used to tailor the bandwidth. The circuit shown in Figure 2 is capable of a signal-to-noise ratio in excess of 60 dB referred to 50 mW . Capacitor C5 not only limits the closed loop bandwidth, it also provides overall loop compensation. Neglecting C2 in Figure 2, the gain is:

$$
\begin{gathered}
A_{V}(S)=\frac{S+A_{V} \omega_{0}}{S+\omega_{0}} \\
\text { where } A_{V}=\frac{R 2+R 5}{R 2}, \quad \omega_{O}=\frac{1}{R 5 C 5}
\end{gathered}
$$

A curve of -3 dB BW $\left(\omega_{0}\right)$ vs $A_{V}$ is shown in the Typical Performance Curves.
Figure 3 shows a plot of recovered audio as a function of field strength in $\mu \mathrm{V} / \mathrm{M}$. The receiver section in this example is an LM3820. The power amplifier is located about two inches from the loopstick antenna. Speaker leads run parallel to the loopstick and are $1 / 8$ inch from it. Referenced to a $20 \mathrm{~dB} \mathrm{~S} / \mathrm{N}$ ratio, the improvement in noise performance over conventional designs is about 10 dB . This corresponds to an increase in usable sensitivity of about 8.5 dB .

## Bridge Amplifiers

The LM1896/LM2896 can be used in the bridge mode as a monaural power amplifier. In addition to much higher power output, the bridge configuration does not require output coupling capacitors. The load is connected directly between the amplifier outputs as shown in Figure 4.

Amp 1 has a voltage gain set by $1+\mathrm{R} 5 / \mathrm{R} 2$. The output of amp 1 drives amp 2 which is configured as an inverting amplifier with unity gain. Because of this phase inversion in amp 2 , there is a 6 dB increase in voltage gain referenced to $V_{i}$. The voltage gain in bridge is:

$$
\frac{V_{0}}{V_{i}}=2\left(1+\frac{R 5}{R 2}\right)
$$

$C_{B}$ is used to prevent DC voltage on the output of amp 1 from causing offset in amp 2. Low frequency response is influenced by:

$$
f_{L}=\frac{1}{2 \pi R_{B} C_{B}}
$$

Several precautions should be observed when using the LM1896/LM2896 in bridge configuration. Because the amplifiers are driving the load out of phase, an $8 \Omega$ speaker will appear as a $4 \Omega$ load, and a $4 \Omega$ speaker will appear as a $2 \Omega$ load. Power dissipation is twice as severe in this situation. For example, if $\mathrm{V}_{S}=6 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=8 \Omega$ bridged, then the maximum dissipation is:

$$
\begin{gathered}
P_{D}=\frac{V_{S}^{2}}{20 R_{L}} \times 2=\frac{62}{20 \times 4} \times 2 \\
P_{D}=0.9 \text { Watts }
\end{gathered}
$$

This amount of dissipation is equivalent to driving two $4 \Omega$ loads in the stereo configuration.
When adjusting the frequency response in the bridge configuration, R5C5 and R10C10 form a 2 pole cascade and the -3 dB bandwidth is actually shifted to a lower frequency:

$$
\mathrm{BW}=\frac{0.707}{2 \pi \mathrm{RC}}
$$

where $R=$ feedback resistor

$$
C=\text { feedback capacitor }
$$

To measure the output voltage, a floating or differential meter should be used because a prolonged output short will over dissipate the package. Figure 1 shows the complete bridge amplifier.

## Application Hints (Continued)



TL/H/7920-10
Figure 4. Bridge Amplifier Connection

## Printed Circuit Layout

## Printed Circuit Board Layout

Figure 5 and Figure 6 show printed circuit board layouts for the LM1896 and LM2896. The circuits are wired as stereo amplifiers. The signal source ground should return to the input ground shown on the boards. Returning the loads to power supply ground through a separate wire will keep the THD at its lowest value. The inputs should be terminated in
less than $50 \mathrm{k} \Omega$ to prevent an input-output oscillation. This oscillation is dependent on the gain and the proximity of the bridge elements $R_{B}$ and $C_{B}$ to the $(+)$ input. If the bridge mode is not used, do not insert $\mathrm{R}_{\mathrm{B}}, \mathrm{C}_{\mathrm{B}}$ into the PCB.
To wire the amplifer into the bridge configuration, short the capacitor on pin 7 (pin 1 of the LM1896) to ground. Connect together the nodes labeled BRIDGE and drive the capacitor connected to pin 5 (pin 14 of the LM1896).


FIGURE 5. Printed Circuit Board Layout for the LM1896


National Semiconductor Corporation

## LM1897 Low Noise Preamplifier for Tape Playback Systems

## General Description

The LM1897 is a dual high gain preamplifier for applications requiring optimum noise performance. It is an ideal choice for a tape playback amplifier when a combination of low noise, high gain, good power supply rejection, and no power up transients are desired. The application also provides transient-free muting with a single pole grounding switch.

## Features

- Programmable turn-on delay
- Transient-free power up-no pops
- Transient-free muting
- Low noise- $0.6 \mu \mathrm{~V}$ CCIR/ARM in a DIN circuit referenced to gain at 1 kHz
- Low Voltage Battery Operation
- Wide gain bandwidth due to broadband two amplifier approach

76 dB @ 20 kHz

- High power supply rejection 105 dB
- Low distortion 0.03\%
- Fast slew rate $6 \mathrm{~V} / \mu \mathrm{s}$
- Short circuit protection
- Internal diodes for diode switching applications
- Low cost external parts
- Excellent low frequency response
- Prevents "click" from being recorded onto the tape during power supply cycling in tape playback applications


TL/H/7094-1
FIGURE 1. Typical Tape Playback Preamplifier Application

Order Number LM1897N
See NS Package Number N16E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | 18 V |
| :--- | ---: |
| Voltage on Pins 8 and 9 | 18 V |
| Pack | 715 mW |

Package Dissipation (Note 1) 715 mW
Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\right.$, See Circuit-Figure 2)

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Conditions \& Min \& Typ \& Max \& Units \\
\hline Operating Supply Voltage Range \& \(\mathrm{R}_{5}\) removed from circuit \& 4 \& \& 18 \& V \\
\hline Supply Current \& \(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\) \& \& 6 \& 12 \& mA \\
\hline Total Harmonic Distortion \& \(f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{mV}\), Pins 7 \& 10, Figure 2 \& \& 0.03 \& \& \% \\
\hline THD + Noise (Note 2) \& \(f=1 \mathrm{kHz}, \mathrm{V}_{\text {OUT }}=1 \mathrm{~V}\), Pins 7 \& 10, Figure 2 \& \& 0.10 \& 0.25 \& \% \\
\hline Power Supply Rejection \& Input Ref. \(\mathrm{f}=1 \mathrm{kHz}, 1 \mathrm{~V}\) RMS \& 85 \& 105 \& \& dB \\
\hline Channel Separation \& \(\mathrm{f}=1 \mathrm{kHz}\), Output \(=1 \mathrm{~V}_{\mathrm{RMS}}\), Output to Output \& 40 \& 60 \& \& dB \\
\hline Signal to Noise (Note 3) \& \begin{tabular}{l}
Unweighted \(32 \mathrm{~Hz}-12.74 \mathrm{kHz}\) (Note 2) CCIR/ARM (Note 4) \\
A Weighted CCIR, Peak (Note 5)
\end{tabular} \& \& \[
\begin{aligned}
\& 58 \\
\& 62 \\
\& 64 \\
\& 52
\end{aligned}
\] \& \& \[
\begin{aligned}
\& \mathrm{dB} \\
\& \mathrm{~dB} \\
\& \mathrm{~dB} \\
\& \mathrm{~dB}
\end{aligned}
\] \\
\hline Noise \& Output Voltage CCIR/ARM (Note 4) \& \& 120 \& 200 \& \(\mu \mathrm{V}\) \\
\hline \begin{tabular}{l}
Input Amplifiers \\
Input Bias Current \\
Input Impedance \\
A.C. Gain \\
A.C. Gain Imbalance \\
D.C. Output Voltage \\
D.C. Output Voltage Mismatch \\
Output Source Current \\
Output Sink Current
\end{tabular} \& \begin{tabular}{l}
\[
f=1 \mathrm{kHz}
\] \\
Pins 3 and 14 \\
Pins 3 and 14 \\
Pins 3 and 14
\end{tabular} \& \[
\begin{gathered}
50 \\
27 \\
\\
1.8 \\
-200 \\
2 \\
300
\end{gathered}
\] \& \[
\begin{gathered}
0.5 \\
\\
28 \\
\pm 0.15 \\
2.2 \\
\pm 30 \\
10 \\
600 \\
\hline
\end{gathered}
\] \& \[
\begin{gathered}
2.0 \\
\\
29 \\
\pm 0.5 \\
2.6 \\
+200
\end{gathered}
\] \& \begin{tabular}{l}
\(\mu \mathrm{A}\) \\
\(\mathrm{k} \Omega\) \\
dB \\
dB \\
V \\
mV \\
mA \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \begin{tabular}{l}
Output Amplifiers \\
Closed Loop Gain Open Loop Voltage Gain Gain Bandwidth Product Slew Rate Input Offset Voltage Input Offset Current Input Bias Current Output Source Current Output Sink Current Output Voltage Swing
\end{tabular} \& \begin{tabular}{l}
Stable Operation \\
D.C. \\
Pin 7 or 10 \\
Pin 7 or 10 \\
Pin 7 or 10
\end{tabular} \& 5

2

400 \& $$
\begin{gathered}
110 \\
5 \\
6 \\
2 \\
20 \\
250 \\
10 \\
900 \\
11 \\
\hline
\end{gathered}
$$ \& \[

$$
\begin{gathered}
5 \\
100 \\
500
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
\mathrm{V} / \mathrm{V} \\
\mathrm{~dB} \\
\mathrm{MHz} \\
\mathrm{~V} / \mu \mathrm{s} \\
\mathrm{mV} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{~mA} \\
\mu \mathrm{~A} \\
\mathrm{~V}
\end{gathered}
$$
\] <br>

\hline Output Diode Leakage \& Voltage on Pins 8 and $9=18 \mathrm{~V}$ \& \& 0 \& 10 \& $\mu \mathrm{A}$ <br>
\hline
\end{tabular}

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $175^{\circ} \mathrm{C} /$ Watt junction to ambient.

Note 2: Measured with an average responding voltmeter using the filter circuit in Figure 4. This simple filter is approximately equivalent to a 'brick wall" filter with a passband of 20 Hz to 20 kHz (see "Application Hints" section). For 1 kHz THD the 400 Hz high pass filter on the distortion analyzer is used.

Note 3: The numbers are referred to an output level of 160 mV at Pins 7 and 10 using the circuit of Figure 2. This corresponds to an input level of 0.3 mV RMS at 333 Hz .
Note 4: Measured with an average responding voltmeter using the Dolby lab's standard CCIR filter having a unity gain reference at 2 kHz.
Note 5: Measured using the Rhode-Schwarz psophometer, model UPGR.


TL/H/7094-2
FIGURE 2. General Test Circuit

Gain vs. Frequency


FIGURE 3. Frequency Response of Test Circuit


TL/H/7094-4
FIGURE 4. Simple $32 \mathrm{~Hz}-12740 \mathrm{~Hz}$ Filter and Meter


| External Component $\mathrm{R}_{1}$, | Component (Refer to Figure 1) External Component Function <br> Set turn-on delay and second | Normal Range of Value $2 \mathrm{k} \Omega-40 \mathrm{k} \Omega$ | External <br> Component $\mathrm{R}_{6}$ | Component (Refer to Figure 1) External Component Function Biases the output diode when | Normal Range of Value $2 \mathrm{k} \Omega-$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | amplifier's low frequency pole. |  |  | used in DC switching application | $47 \mathrm{k} \Omega$ |
| $\mathrm{C}_{2}$ | Leakage current in $\mathrm{C}_{2}$ results in DC offset between the amplifier's inputs and therefore this current should be kept low. $R_{1}$ is set equal to $R_{2}$ such that any input offset voltage due to bias current is effectively cancelled. An input offset voltage is generated by the input offset current multiplied by the value of these resistors. | $\begin{array}{r} 0.1 \mu \mathrm{~F}- \\ 10 \mu \mathrm{~F} \end{array}$ |  | This resistor can be excluded if diode switching is not desired. |  |
|  |  | (Low <br> Leakage) | $\mathrm{C}_{3}$ | Often used to resonate with tape head in order to compensate for tape playback losses including tape head gap and eddy current. For a typical cassette tape head, the resonant frequency selected is usually between 13 and 17 kHz . | $\begin{aligned} & 100 \mathrm{pF}- \\ & 1000 \mathrm{pF} \end{aligned}$ |
| $\mathrm{R}_{2}$ | Set the DC and low frequency gain of the output amplifier. The total input offset voltage will also be multiplied by the DC gain of this amplifier. It is therefore essential to keep the input offset voltage specification in mind when employing high DC gain in the output amplifier; i.e. $5 \mathrm{mV} \times 400$ $=2 \mathrm{~V}$ offset at the output. | $\begin{aligned} & 2 \mathrm{k} \Omega- \\ & 40 \mathrm{k} \Omega \end{aligned}$ | $\mathrm{R}_{5}$ | Increases the output DC bias voltage from the nominal 2.2 V value (See the Application Hints section). | $\begin{gathered} 100 \mathrm{k} \Omega- \\ 10 \mathrm{M} \Omega \end{gathered}$ |
| $\mathrm{R}_{3}$ |  | $\begin{gathered} 500 \mathrm{k} \Omega- \\ 10 \mathrm{M} \Omega \end{gathered}$ | $\mathrm{R}_{7}$ Applic | Optionally used for tape muting. The use of this resistor can also provide "No Pop" turn-off if desired. <br> cation Hints |  |
| $\mathrm{R}_{4}$ | Set tape playback equalization characteristics in conjunction with | $\begin{aligned} & 10 \mathrm{k} \Omega- \\ & 200 \mathrm{k} \Omega \end{aligned}$ | DISTORTION MEASUREMENT METHOD <br> In order to clearly interpret and compare specifications and measurements for low noise preamplifiers, it is necessary to understand several basic concepts of noise. An obvious example is the measurement of total harmonic distortion at very low input signal levels. Distortion analyzers provide outputs which allow viewing of the distortion products on an oscilloscope. The oscilloscope often reveals that the "distortion" being measured contains 1) distortion, 2) noise, and 3) 50 or 60 cycle AC line hum. |  |  |
| $\mathrm{C}_{1}$ | component values are included in the Applications Hints section). | $\begin{gathered} 0.00047 \mu \mathrm{~F}- \\ 0.01 \mu \mathrm{~F} \end{gathered}$ |  |  |  |

## Application Hints (Continued)

Line hum can be detected by using the "line sync" on the oscilloscope (horizontal sync selector). The triggering of a constant wave form indicates that AC line pickup is present. This is usually the result of electro-magnetic coupling into the preamplifier's input or improper test equipment grounding, which simply must be eliminated before making further measurements!
Input coupling problems can usually be corrected by any one of the following solutions: 1 ) shielding the source of the magnetic field (using mu metal or steel), 2) magnetically shielding the preamplifier, 3) physically moving the preamplifier far enough away from the magnetic field, or 4) using a high pass filter ( $f_{0}=200 \mathrm{~Hz}-1 \mathrm{kHz}$ ) at the output of the preamplifier to prevent any line signal from entering the distortion analyzer. Ground loop problems can be solved by rearranging ground connections of the circuit and test equipment.
Separating noise from distortion products is necessary when it is desired to find the actual distortion and not the signal-to-noise ratio of an amplifier. The distortion produced by the LM1897 is predominately a second harmonic. It is for this reason that the third and higher order harmonics can be filtered without resulting in any appreciable error in the measurement. The filter also reduces the amount of noise in the measured data. Another more tedious technique for measuring THD is to use a wave analyzer. Each harmonic is measured and then summed in an RMS calculation. A typical curve is plotted for distortion vs. frequency using this method. A typical curve is also included using a 20 Hz to 20 kHz 4th order filter.
To specify the distortion of the LM1897 accurately and also not require unusual or tedious measurements the following method is used. The output level is set to one volt RMS at 1 kHz (approximately 5 millivolts at the input). The output is filtered with the circuit of Figure 4 to limit the bandwidth of the noise and measured with a standard distortion analyzer. The analyzer has a filter that is switched in to remove line hum and ground loop pick-up as well as unrelated low frequency noise. The resulting measurement is fast and accurate.

## SIGNAL-TO-NOISE RATIO

In the measurement of the signal-to-noise ratio, misinterpretations of the numbers actually measured are common. One amplifier may sound much quieter than another, but due to improper testing techniques, they appear equal in measurements. This is often the case when comparing integrated circuit to discrete preamplifier designs. Discrete transistor preamps often "run out of gain" at high frequencies and therefore have small bandwidths to noise as indicated below.


TL/H/7094-6
FIGURE 6

Integrated circuits have additional open loop gain allowing aditional feedback loop gain in order to lower harmonic distortion and improve frequency response. It is this additional bandwidth that can lead to erroneous signal to noise measurements if not considered during the measurement process. In the typical example above, the difference in bandwidth appears small on a log scale but the factor of 10 in bandwidth, ( 200 kHz to 2 MHz ) can result in a 10 dB theoretical difference in the signal-to-noise ratio (white noise is proportional to the square root of the bandwidth in a system).
In comparing audio amplifiers it is necessary to measure the magnitude of noise in the audible bandwidth by using a "weighting" filter. ${ }^{1}$ A "weighting" filter alters the frequency response in order to compensate for the average human ear's sensitivity to certain undesirable frequency spectra. The weighting filters at the same time provide the bandwidth limiting as discussed in the previous paragraph.
The 32 Hz to 12740 Hz filter shown in Figure 4 is a simple two pole, one zero filter, approximately equivalent to a "brick wall" filter of 20 Hz to 20 kHz . This approximation is absolutely valid if the noise has a flat energy spectrum over the frequencies involved. In other words a measurement of a noise source with constant spectral density through either of the two filters would result in the same reading. The output frequency response of the two filters is shown is Figure 7.


TL/H/7094-7

Typical signal-to-noise figures are listed for several weighting filters which are commonly used in the measurement of noise. The shape of all weighting filters is similar, with the peak of the curve usually occurring in the $3 \mathrm{kHz}-7 \mathrm{kHz}$ region as shown below.


FIGURE 8

## Application Hints (Continued)

In addition to noise filtering, differing meter types give different noise readings. Meter responses include: 1) RMS reading, 2) average responding, 3) peak reading, and 4) quasi peak reading. Although theoretical noise analysis is derived using true RMS (root mean square) based calculations, most actual measurement is taken with ARM (Average Responding Meter) test equipment. Unless otherwise noted an average responding meter is used for all AC measurements in this data sheet.

## BASIC CIRCUIT APPROACH

The LM1897 IC incorporates a two stage broadband design which minimizes noise, attains overall DC stability and prevents audible transients during turn-on.
The first stage is a direct coupled amplifier with an internal gain of $25 \mathrm{~V} / \mathrm{V}$ ( 28 dB ). Direct coupling to the tape head reduces input source impedance and external component cost by removing the input coupling capacitor. A typical input coupling capacitor of $1 \mu \mathrm{~F}$ has a reactance of $1.5 \mathrm{k} \Omega$ at 100 Hz . The resulting noise due to the amplifier's input noise current can dominate the noise voltage at the output of the playback system. The input of the amplifier is biased from a reference voltage that is temperature compensated to produce a quiescent DC voltage of 2.2 V at the output of the first stage. The input stage bias current that flows through the tape head is kept below $2 \mu \mathrm{~A}$ in order to prevent any erasure of tape moving past the head. An added advantage of DC biasing is the prevention of large current transients during the charging of coupling capacitors at turnon and turn-off.
The second stage provides additional gain and proper equalization while preventing audible turn-on transients or "pops". The output (Pin 10) is kept low until C2 charges through R1. When the voltage on C2 gets close to the DC voltage on Pin 14, the output rises exponentially to its final DC value. The result is a transient-free turn-on characteristic.
Internal diodes are provided to facilitate electronic diode switching popular in automotive applications.

The general test circuit illustrates the topography of the system. The components determining the overall frequency response are external due to the extreme sensitivity when matching a DIN equalization curve.

## MUTE CIRCUIT

The LM1897 can be muted with the addition of two resistors and a grounding switch, as shown in Figure 1. When the circuit is not muted the additional resistors have no effect on the $A C$ performance. They do have an effect on the DC $Q$ point however.
The difference in the DC output voltages of the input amplifiers is applied across the mute resistors (R7) and the positive input resistors (R1). This results in an additional offset at the input of the output amplifiers. To keep this offset to a minimum R7 should be as large as possible to achieve effective muting. In all cases R7 should be at least ten times R1. A typical value of R7 is 25 to 50 times R1.

## CAPACITOR-COUPLED INPUT

The LM1897 is intended to be coupled directly to the signal source. Direct coupling permits faster turn-on and less lowfrequency noise than would be possible with a capacitorcoupled input. However, there are some applications which require that the signal source be referred to ground and coupled to the input through a capacitor. Figure 9 is an example of an LM1897 with a capacitor-coupled input. As shown, the circuit has a flat frequency response and is suitable for use as a microphone preamp.
$R_{8}$ provides a DC path for input bias current. The value of $\mathrm{R}_{8}$ should be as low as possible without loading the source. A very large value of $R_{8}$ can cause excessive DC offset at the amplifier output. In order to avoid turn-on pops, the inverting input of the second amplifier must be at a higher voltage than the non-inverting input when $\mathrm{V}_{\mathrm{CC}}$ is applied. $R_{10}, R_{11}, R_{12}$, and $D_{1}$ ensure that this condition will be met. If later stages in the playback system employ turn-on muting circuitry, these extra components may not be needed. The value of $\mathrm{R}_{10}$ depends on $\mathrm{V}_{\mathrm{CC}}$ as defined by the following relationship:

$$
R_{10}=\left(V_{C C}-1\right) \times 1 k
$$



TL/H/7094-9

FIGURE 9. Microphone Preamplifier with Capacitor Coupled Input

Application Hints (Continued)

## Design Equation

The overall gain of the circuit is given by:
$A_{V}=25\left[\frac{-R_{4} R_{3}}{R_{2}\left(R_{3}+R_{4}\right)}\right]\left(s+\frac{1}{R_{4} C_{1}}\right)\left(s+\frac{1}{\left(R_{3}+R_{4}\right) C_{1}}\right)$
Standard cassette tapes require equalization of $3180 \mu \mathrm{~s}$ (50 $\mathrm{Hz})$ and $120 \mu \mathrm{~s}(1.3 \mathrm{kHz})$. These time constants result in an $A C$ gain at 1 kHz given by:
$A_{V}(1 \mathrm{kHz})=25\left(\frac{-R_{4} R_{3}}{R_{2}\left(R_{3}+R_{4}\right)}\right) 1.663\left\{\begin{array}{c}3180 \mu \mathrm{~s} \text { or } 50 \mathrm{~Hz} \\ \text { and } \\ 120 \mu \mathrm{~s} \text { or } 1326 \mathrm{~Hz}\end{array}\right\}$

Using the pole and zero locations of the transfer function, the two other equations needed to solve for the component values are:

$$
\begin{align*}
& \mathrm{R}_{4}=\frac{1}{2 \pi \mathrm{C}_{1}(1326 \mathrm{~Hz})}  \tag{3}\\
& \mathrm{R}_{3}=\frac{1}{2 \pi \mathrm{C}_{1}(50 \mathrm{~Hz})}-\frac{1}{2 \pi \mathrm{C}_{1}(1326 \mathrm{~Hz})}=\frac{1}{2 \pi \mathrm{C}_{1}(51.96)} \tag{4}
\end{align*}
$$

We can now solve for $\mathrm{C}_{1}$ as a function of $\mathrm{R}_{2}$, or:

$$
\begin{gather*}
A_{V}(1 \mathrm{kHz})=-25\left\{\frac{\left[\frac{1}{2 \pi C_{1}(1326)}\right]\left[\frac{1}{2 \pi C_{1}(51.96)}\right]}{\left[R_{2} \frac{1}{2 \pi \mathrm{C}_{1}(50)}\right]}\right\}  \tag{1.663}\\
C_{1}=\frac{-4.80 \times 10^{-3}}{R_{2}\left[A_{V}(1 \mathrm{kHz})\right]} \tag{5}
\end{gather*}
$$

When chromium dioxide tape is used, the defined time constants are $3180 \mu \mathrm{~s}$ and $70 \mu \mathrm{~s}$. This changes equation (3) to:

$$
\begin{equation*}
\mathrm{R}_{4}=\frac{1}{2 \pi \mathrm{C}_{1}(2274 \mathrm{~Hz})} \tag{7}
\end{equation*}
$$

The value of $R_{3}$ is normally not changed. This results in an error of less than 0.2 dB in the low frequency response.
The output voltage of the LM1897 is set by the input amplifier DC voltage at pin 3 or 14 , and by $R_{3}$ and $R_{5}$.

$$
\begin{equation*}
\text { Nominal } \mathrm{V}_{\text {OUT }}(\operatorname{pin} 7 \text { or } 10)=2.2\left(1+\frac{\mathrm{R}_{3}}{\mathrm{R}_{5}}\right) \tag{8}
\end{equation*}
$$

Pins 8 and 9 are biased 0.7 volts less than VOUT (pin 7 or 10 ). When these diodes are used the output (pin 7 or 10) should be biased at one half the minimum operating supply voltage. Equation (8) can be rewritten to solve for $\mathrm{R}_{5}$.

$$
\begin{equation*}
R_{5}=\frac{2.2 R_{3}}{V_{0}-2.2} \tag{9}
\end{equation*}
$$

The output voltage of the LM1897 will vary from that given in equation (8) due to variations in the input amplifier DC voltage as well as the output amplifier input bias current, input offset current and input offset voltage. The following equation gives the worst case variation in the output voltage.

$$
\begin{gather*}
\Delta V_{\text {OUT }}= \pm\left[\Delta V_{\text {PIN } 3}\left(1+\frac{R_{3}}{R_{5}}\right)+\frac{R_{3}}{R_{5}}\left(\Delta l_{\text {BIAS }}\left(R_{1}-R_{2}\right)\right)+\right. \\
\left.\left.\frac{\mathrm{loS}_{2}}{2}\left(R_{1}+R_{2}\right)+V_{\text {OS }}\right)\right] \tag{10}
\end{gather*}
$$

Using the worst case values in the electrical characteristics reduces this to

$$
\begin{align*}
& \Delta \text { V OUT }= \pm\left[0.4\left(1+\frac{R_{3}}{R_{5}}\right)+\right. \\
& \left.\left.\quad \frac{R_{3}}{R_{2}}\left(200 \mathrm{nA}\left(\mathrm{R}_{1}-R_{2}\right)+50 n A\left(R_{1}+R_{2}\right)+5 \mathrm{mV}\right)\right)\right] \tag{11}
\end{align*}
$$

The turn-on delay is set by $R_{1}$ and $C_{2}$; delay can be approximated by:

$$
\begin{equation*}
\text { Delay Time } t=R_{1} C_{2} \ln \left(\frac{2.2}{V_{\mathrm{ODC}}}\right)\left(\frac{\mathrm{R}_{3}}{\mathrm{R}_{2}}\right) \tag{12}
\end{equation*}
$$

## Example

If we desire a tape preamp with 100 mV output signal from a tape head with a nominal output of 0.5 mV at 1 kHz for standard ferric cassette tape, the external components are determined as follows. The value of $\mathrm{R}_{2}$ is arbitrarily set to 10 $\mathrm{k} \Omega$.

$$
R_{1}=R_{2}=10 k
$$

This minimizes errors due to the output amplifier bias currents.

$$
\mathrm{C}_{1}=\frac{-4.80 \times 10^{-3}}{10 \mathrm{k} \Omega\left[\frac{-100 \mathrm{mV}}{0.5 \mathrm{mV}}\right]}=2400 \mathrm{pF} \rightarrow 0.0022 \mu \mathrm{~F}
$$

Use $0.0022 \mu \mathrm{~F}$ and determine:

$$
\begin{aligned}
& \mathrm{R}_{4}=\frac{1}{2 \pi \mathrm{C}_{1}(1326)}=54.6 \mathrm{k} \Omega \rightarrow 54.9 \mathrm{k} \Omega 1 \% \\
& \mathrm{R}_{3}=\frac{1}{2 \pi \mathrm{C}_{1}(51.96)}=1.39 \mathrm{M} \Omega \rightarrow 1.4 \mathrm{M} \Omega 1 \%
\end{aligned}
$$

To bias the output amplifier output voltage at 6 volts (half supply):

$$
R_{5}=\frac{2.2(1.4 \mathrm{M} \Omega)}{6-2.2}=811 \mathrm{k} \Omega \rightarrow 820 \mathrm{k} \Omega
$$

The maximum variation in the output voltage is found using equation (11):

$$
\Delta V_{\text {OUT }}= \pm 1.9 \mathrm{~V}
$$

The low frequency response and turn-on delay determine the value of $\mathrm{C}_{2}$. For $\mathrm{R}_{1}=10 \mathrm{k}$ and $\mathrm{C}_{2}=10 \mu \mathrm{~F}$ the low frequency 3 dB point is 1.6 Hz and the turn-on delay is 0.4 seconds, from equation (12).
The complete circuit is shown in Figure 2. A circuit with 5\% components and biased for a minimum supply of 10 volts is shown in Figure 1. If additional gain is needed $R_{1}$ and $R_{2}$ can be reduced without changing the frequency response of the circuit.
Reference 1: CCIR/ARM: A Practical Noise Measurement Method; by Ray Dolby, David Robinson and Kenneth Gundry, AES Preprint No. 1353 (F-3).

## Typical Performance Characteristics




Input Amplifier THD vs Input Level


Spot Noise Voltage vs Frequency



VCC (VOLTS)

PSRR vs Frequency


Input Amplifier Gain and Phase vs Frequency


Spot Noise Current vs Frequency


Turn On Delay vs Component Values and Gain


TURN-ON TIME DELAY (SECONDS)

Channel Separation vs Frequency

freauency ( $\mathrm{H}_{\text {z }}$ )
Output Amplifier Open Loop
Gain and Phase vs Frequency

freauency (Hz)
Input Amplifier
DC Output Voltage vs
Temperature (Pins 3, 14)


National Semiconductor Corporation

## LM2002/LM2002A 8 Watt Audio Power Amplifier

## General Description

The LM2002 is a cost effective, high power amplifier suited for automotive applications. High current capability (3.5A) enables the device to drive low impedance loads with low distortion. The LM2002 is current limited and thermally protected. High voltage protection is available (LM2002A) which enables the amplifier to withstand 40 V transients on its supply. The LM2002 comes in a 5-pin TO-220 package.

## Features

- High peak current capability (3.5A)
- Large output voltage swing

■ Externally programmable gain

- Wide supply voltage range ( $5 \mathrm{~V}-20 \mathrm{~V}$ )
- Few external parts required
- Low distortion
- High input impedance
- No turn-on transients
- High voltage protection available (LM2002A)
- Low noise
- AC short circuit protected
- Pin for pin compatible with TDA2002


## Equivalent Schematic



TL/H/7929-1

## Connection Diagram



TL/H/7929-2
Order Number LM2002T or LM2002AT See NS Package Number T05A

Typical Application


## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Peak Supply Voltage ( 50 ms )
LM2002A (Note 2) 40V
LM2002 25V
Operating Supply Voltage

| Output Current |  |
| :--- | ---: |
| $\quad$ Repetitive | 3.5 A |
| $\quad$ Non-repetitive | 4.5 A |
| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| Power Dissipation (Note 3) | 15 W |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$V_{S}=14.4 \mathrm{~V}, T_{T A B}=25^{\circ} \mathrm{C}, A_{V}=100(40 \mathrm{~dB}), R_{L}=4 \Omega$, unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Output Level |  | 6.4 | 7.2 | 8 | V |
| Quiescent Supply Current | Excludes Current in Feedback Resistors |  | 45 | 80 | mA |
| Supply Voltage Range |  | 5 |  | 20 | $V$ |
| Input Resistance |  |  | 150 |  | $\mathrm{k} \Omega$ |
| Bandwidth | Gain $=40 \mathrm{~dB}$ |  | 100 |  | kHz |
| Output Power | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.2 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=13.8 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \\ & \hline \end{aligned}$ | $\begin{gathered} 4.8 \\ 7 \end{gathered}$ | $\begin{gathered} 4.3 \\ 6.5 \\ 4.8 \\ 7.4 \\ \\ 5.2 \\ 8 \\ 9 \\ \\ 6.5 \\ 10 \\ 10.5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{W} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{w} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{w} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \hline \end{aligned}$ |
| THD | $\begin{aligned} & \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Ripple Rejection | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{f}=100 \mathrm{~Hz} \\ & \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ | 30 | $\begin{array}{r} 40 \\ 44 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Noise Voltage | $\mathrm{R}_{\mathrm{S}}=0,15 \mathrm{kHz}$ Bandwidth |  | 2 |  | $\mu \mathrm{V}$ |
| Input Noise Current | $\mathrm{R}_{\mathrm{S}}=100 \mathrm{k} \Omega, 15 \mathrm{kHz}$ Bandwidth |  | 40 |  | pA |

Note 1: A 1.0 resistor and $0.1 \mu \mathrm{~F}$ capacitor should be placed as close as possible to pins 3 and 4 for stability.
Note 2: The LM2002 shuts down above 25V.
Note 3: For operating at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $4^{\circ} \mathrm{C} / \mathrm{W}$ junction to case.

## Typical Performance Characteristics



Power Dissipation vs Output Power





Output Swing vs
Supply Voltage


Typical Applications (Continued)
16W Bridge Amplifier


## Component Layout

Single Amplifier
$\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$
$R_{L}=4 \Omega$


TL/H/7929-6
*Staver V-5 Heatsink
Staver Company 41 Saxon Ave
P.O. Drawer H

Bayshore, NY 11706
TEL: (516) 666-8000

## LM2005 20-Watt Automotive Power Amplifier

## General Description

The LM2005 is a dual high power amplifier, designed to deliver optimum performance and reliability for automotive applications. High current capability (3.5A) enables the device to deliver $10 \mathrm{~W} /$ channel into $2 \Omega$ (LM2005T-S), or 20 W bridged monaural (LM2005T-M) into $4 \Omega$, with low distortion.

## Features

- Wide supply range ( $8 \mathrm{~V}-18 \mathrm{~V}$ )

Externally programmable gain
․ With or without bootstrap
国 Low distortion
Low noise

回 High peak current capability

- $\mathrm{P}_{\mathrm{O}}=20 \mathrm{~W}$ bridge
- High voltage protection
- AC and DC output short circuit protection to ground or across load
- Thermal protection
- Inductive load protection
- Accidental open ground protection
- Immunity to 40 V power supply transients
- $3^{\circ} \mathrm{C} / \mathrm{W}$ device dissipation
- Pin for pin compatible with TDA2005


## Connection Diagram

Plastic Package


TOP VIEW
TL/H/5129-1
Order Number LM2005T-S
or LM2005T-M
See NS Package Number T11A

Typical Application


TL/H/5129-2
FIGURE 1. 20W Bridge Amplifier Application and Test Circuit

## LM2005T-M and LM2005T-S <br> Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Operating Supply Voltage
DC Supply Voltage (Note 1)
Peak Supply Voltage (50 ms)

18 V
28 V
40 V

Output Current
Repetitive (Note 2) 3.5A
Non-Repetitive
Power Dissipation
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$

## LM2005T-M

Electrical Characteristics Refer to the bridge application circuit, Figure $1, T_{a m b}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{V}}=50 \mathrm{~dB}$,
$R_{\text {th (heatsink) }}=4^{\circ} \mathrm{C} / \mathrm{W}$, unless otherwise specified

| Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  | 8 |  | 18 | V |
| Output Offset Voltage (Note 3) (between Pin 8 and 10) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=14.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\pm 20$ | $\begin{aligned} & \pm 150 \\ & \pm 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Total Quiescent Drain Current Includes Current in Feedback Resistors | $\begin{array}{ll} V_{S}=14.4 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ \hline \end{array}$ |  | $\begin{aligned} & 75 \\ & 70 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 160 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Output Power | $\begin{array}{ll} \mathrm{d}=10 \% & \mathrm{f}=1 \mathrm{kHz} \\ \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \mathrm{R}_{\mathrm{S}}=3.2 \Omega \\ \hline \end{array}$ | $\begin{aligned} & 18 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & W \\ & w \\ & w \\ & \hline \end{aligned}$ |
| THD | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V} \quad R_{\mathrm{L}}=4 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \text { to } 15 \mathrm{~W} \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \text { to } 13 \mathrm{~W} \end{aligned}$ |  |  | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | \% <br> \% |
| Input Sensitivity | $\begin{array}{ll} f=1 \mathrm{kHz} & \\ \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W} & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W} & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ \hline \end{array}$ |  | $\begin{aligned} & 9 \\ & 8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Input Resistance | $\mathrm{f}=1 \mathrm{kHz}$ | 70 |  |  | $\mathrm{k} \Omega$ |
| Low Frequency Roll Off ( -3 dB ) | $\mathrm{R}_{\mathrm{L}}=3.2 \Omega$ |  |  | 40 | Hz |
| High Frequency Roll Off ( -3 dB ) | $R_{L}=3.2 \Omega$ | 20 |  |  | kHz |
| Closed Loop Voltage Gain | $f=1 \mathrm{kHz}$ | 45 | 50 |  | dB |
| Total Input Noise Voltage | $\mathrm{R}_{\mathrm{g}}=10 \mathrm{k} \Omega$ (Note 4) |  | 3 | 10 | $\mu \mathrm{V}$ |
| Supply Voltage Rejection | $\begin{array}{ll} \mathrm{R}_{\mathrm{g}}=10 \mathrm{k} \Omega & \mathrm{f}_{\text {ripple }}=100 \mathrm{~Hz} \\ \mathrm{C}_{4}=10 \mu \mathrm{~F} & \mathrm{~V}_{\text {ripple }}=0.5 \mathrm{~V} \\ \hline \end{array}$ | 45 | 55 |  | dB |
| Efficiency | $\begin{array}{ll} \mathrm{V}_{\mathrm{S}}=14.4 \mathrm{~V} & \mathrm{f}=1 \mathrm{kHz} \\ \mathrm{P}_{\mathrm{O}}=20 \mathrm{~W} & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ \mathrm{P}_{\mathrm{O}}=22 \mathrm{~W} & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} & \mathrm{f}=1 \mathrm{kHz} \\ \mathrm{P}_{\mathrm{O}}=19 \mathrm{~W} & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ \hline \end{array}$ |  | $\begin{aligned} & 60 \\ & 60 \\ & 58 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| Output Voltage with One Side of the Speaker Shorted to Ground | $\begin{array}{ll} V_{S}=14.4 \mathrm{~V} & R_{\mathrm{L}}=4 \Omega \\ \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=3.2 \mathrm{~V} \\ \hline \end{array}$ |  |  | 2 | V |

Note 1: Internal voltage limit. Shuts down above 20 V.
Note 2: Internal current limit.
Note 3: For LM2005T-M only.
Note 4: Bandwidth filter: 22 Hz to 22 kHz .

## LM2005T-S

Electrical Characteristics Refer to the stereo application circuit, Figure 2, $T_{a m b}=25^{\circ} \mathrm{C}, \mathrm{G}_{\mathrm{v}}=50 \mathrm{~dB}$,
$\mathrm{R}_{\text {th (heatsink) }}=4^{\circ} \mathrm{C} / \mathrm{W}$, unless otherwise specified

| Parameter | Test Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | 8 |  | 18 | V |
| Quiescent Output Voltage | $\begin{aligned} & V_{\mathrm{S}}=14.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 6.6 \\ 6 \end{gathered}$ | $\begin{aligned} & 7.2 \\ & 6.6 \end{aligned}$ | $\begin{aligned} & 7.8 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Total Quiescent Drain Current Includes Current in Feedback Resistors | $\begin{aligned} & V_{S}=14.4 \mathrm{~V} \\ & V_{S}=13.2 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 65 \\ & 62 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Output Power (Each Channel) | $\begin{array}{ll} f=1 \mathrm{kHz} & \mathrm{~d}=10 \% \\ \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega \\ V_{\mathrm{S}}=13.2 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & R_{\mathrm{L}}=1.6 \Omega \\ V_{S}=16 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=2 \Omega \\ \hline \end{array}$ |  | $\begin{gathered} 6 \\ 7 \\ 9 \\ 10 \\ 6 \\ 9 \end{gathered}$ | $\begin{gathered} 6.5 \\ 8 \\ 10 \\ 11 \\ 6.5 \\ 10 \\ 12 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \mathrm{~W} \\ & \hline \end{aligned}$ |
| THD <br> (Each Channel) | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \text { to } 4 \mathrm{~W} \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}}=2 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \text { to } 6 \mathrm{~W} \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \text { to } 3 \mathrm{~W} \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \quad \mathrm{R}_{\mathrm{L}}=1.6 \Omega \\ & \mathrm{P}_{\mathrm{O}}=40 \mathrm{~mW} \text { to } 6 \mathrm{~W} \end{aligned}$ |  |  | $\begin{aligned} & 0.2 \\ & 0.3 \\ & 0.2 \\ & 0.3 \end{aligned}$ | 1 <br> 1 <br> 1 <br> 1 | \% <br> \% <br> \% <br> \% |
| Cross Talk <br> (Note 5) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=14.4 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{rms}} \\ & \mathrm{R}_{\mathrm{g}}=5 \mathrm{k} \Omega \end{aligned}$ | $\mathrm{f}=1 \mathrm{kHz}$ | 40 | 60 |  | dB |
|  |  | $\mathrm{f}=10 \mathrm{kHz}$ |  | 40 |  | dB |
| Input Saturation Voltage |  |  | 300 |  |  | mV |
| Input Sensitivity | $\mathrm{f}=1 \mathrm{kHz}$ | $\begin{aligned} & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \hline \end{aligned}$ |  | $\begin{gathered} 6 \\ 5.5 \end{gathered}$ |  | mV |
| Input Resistance | $\mathrm{f}=1 \mathrm{kHz}$ | Non-Inverting Input | 70 | 200 |  | k $\Omega$ |
|  |  | Inverting Input |  | 10 |  | k $\Omega$ |
| Low Frequency Roll Off ( -3 dB ) | $R_{L}=2 \Omega$ |  |  |  | 50 | Hz |
| High Frequency Roll Off ( -3 dB ) | $R_{L}=2 \Omega$ |  | 15 |  |  | kHz |
| Voltage Gain (Open Loop) | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 90 |  | dB |
| Voltage Gain (Closed Loop) | $\mathrm{f}=1 \mathrm{kHz}$ |  | 48 | 50 | 51 | dB |
| Closed Loop Gain Matching |  |  |  | 0.5 |  | dB |
| Total Input Noise Voltage | $\mathrm{R}_{\mathrm{g}}=10 \mathrm{k} \Omega$ (Note 6) |  |  | 1.5 | 5 | $\mu \mathrm{V}$ |
| Supply Voltage Rejection | $\begin{aligned} & \mathrm{R}_{\mathrm{g}}=10 \mathrm{k} \Omega \\ & \mathrm{C}_{3}=10 \mu \mathrm{~F} \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\text {ripple }}=100 \mathrm{~Hz} \\ & \mathrm{~V}_{\text {ripple }}=0.5 \mathrm{~V} \end{aligned}$ | 35 | 45 |  | dB |
| Efficiency | $\begin{aligned} & V_{S}=14.4 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega \\ & \mathrm{~V}_{\mathrm{S}}=13.2 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=3.2 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{PO}_{\mathrm{O}}=6.5 \mathrm{~W} \\ & \mathrm{PO}_{\mathrm{O}}=10 \mathrm{~W} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=6.5 \mathrm{~W} \\ & \mathrm{PO}_{\mathrm{O}}=10 \mathrm{~W} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 70 \\ & 60 \\ & 70 \\ & 70 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \\ & \hline \end{aligned}$ |

Note 5: For LM2005T-S only.
Note 6: Bandwidth filter: 22 Hz to 22 kHz .

## Equivalent Schematic



External Components (Figure 2)

Components

1. R1, R2

R5, R4
2. R3
3. $\mathrm{R}_{\mathrm{O}}, \mathrm{C}_{\mathrm{O}}$
4. C1, C9
$A V \cong 1+\frac{R^{\prime}}{R 1}$ for one channel,
$A_{V}=1+\frac{R^{\prime}}{R 5}$ for the other.
Where $R$ ' is the equivalent resistance of $R 2$ in parallel with an internal 10k resistor:

$$
\begin{gathered}
R^{\prime}=\frac{10 k \bullet R 2}{R 2+10 k} \\
\text { If } R 2 \ll 10 k \text {, then }
\end{gathered}
$$

$$
A V \cong 1+\frac{R 2}{R 1}
$$

Adjusts output symmetry for maximum power output.
Works to stabilize internal output stage. Necessary for stability. $\mathrm{C}_{\mathrm{O}}$ should be ceramic disc or equivalently good high frequency capacitor.
Input coupling capacitor. Low frequency pole set by

$$
\mathrm{F}_{\mathrm{L}} 1=\frac{1}{2 \pi Z \text { (non-inverting) } \mathrm{C} 1}
$$

Decreasing capacitor value will also increase noise.

Components
5. C4, C5
6. C3

## Comments

Bootstrap capacitors, used to increase drive to output stage.
Improves power supply rejection. Increasing C3 increases turn-on delay (approximately 2 ms per $\mu \mathrm{F}$ ).
Inverting input DC decouple. Low frequency pole:

$$
\begin{aligned}
& \mathrm{F}_{\mathrm{L} 2}=\frac{1}{2 \pi \mathrm{Z} \text { (inverting) } \mathrm{C} 2} \\
& \mathrm{Z} \text { (inverting) } \approx 10 \mathrm{k} \Omega .
\end{aligned}
$$

8. $C_{C} \quad$ Output coupling capacitor. Isolates pins 10 and 8 from load. Low frequency pole;

$$
\mathrm{F}_{\mathrm{L}} 3=\frac{1}{2 \pi \mathrm{R}_{\mathrm{L}} \mathrm{C}_{\mathrm{C}}}
$$

Power supply filtering.

## Typical Applications (Continued)



TL/H/5129-4
FIGURE 2. 10W/Channel Stereo Amplifier Application and Test Circuit

Typical Performance Characteristics


## Application Hints

The high current capability of the LM2005 allows it to continuously endure either AC or DC short circuit of the output with a maximum supply voltage of 16 V . This will protect the loudspeaker in a bridge mode, when a DC short of the output occurs on one side of the speaker. The device will prevent the speaker from destruction by reducing the DC across the load (bridge mode) to typically less than 2 $V_{D C}\left(V_{S}=14.4 \mathrm{~V}, R_{L}=4 \Omega\right)$, by an internal current pullback method.
The LM2005 can withstand a constant $28 \mathrm{~V}_{\mathrm{DC}}$ on the supply with no damage (maximum operating voltage is 18 V ). The device is also protected from load dump or dangerous transients up to 40 V for 50 ms (every 1000 ms ) on the supply with no damage.
Protection diodes protect the device driving inductive loads, during which the load can generate voltages greater than
supply or less than ground levels. The protection diodes will clamp these transients to a safe $V_{B E}$ above and below the rails.
The bridge configuration in Figure 3 is designed for applications requiring minimal printed circuit board area and maximum cost effectiveness. The circuit will function with the elimination of bootstrap components R3, C4 and C5 (refer to Figure 1). This will result in less output power by decreasing output voltage swing to the load. By using internal feedback resistors (typically $10 \mathrm{k} \Omega$ ), feedback components R2, R3 and C2 (Figure 1) may be omitted where closed loop voltage gain accuracy is not critical. The net result is a stable, cost effective circuit that will satisfy many application needs.

FIGURE 3. Minimal Component Application Circuit

## Component Side (Scale 2:1)



TL/H/5129-7
FIGURE 4. Printed Circuit Board Layout for LM2005

## LM2877 Dual 4-Watt Power Audio Amplifier

## General Description

The LM2877 is a monolithic dual power amplifier designed to deliver $4 \mathrm{~W} /$ channel continuous into $8 \Omega$ loads. The LM2877 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders and AM-FM stereo receivers, etc. Each power amplifier is biased from a common internal regulator to provide high power supply rejection and output Q point centering. The LM2877 is internally compensated for all gains greater than 10, and comes in an 11-lead sin-gle-in-line package.

## Features

- 4W/channel
(1 -68 dB ripple rejection, output referred
- $\quad-70 \mathrm{~dB}$ channel separation, output referred
mide supply range, 6 - 24 V
- Very low cross-over distortion
- Low audio band noise
- AC short circuit protected
- Internal thermal shutdown


## Applications

- Multi-channel audio systems
- Stereo phonographs
- Tape recorders and players
- AM-FM radio receivers
- Servo amplifiers
- Intercom systems
- Automotive products


## Connection Diagram

(Single-In-Line Package)

*Pin 6 can be connected to pin 3 or pin 9, if not, pin 6 must be left with NO connection.

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage } & 26 \mathrm{~V} \\ \text { Input Voltage } & \pm 0.7 \mathrm{~V}\end{array}$

| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{V}_{S}=20 \mathrm{~V}, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{V}=50(34 \mathrm{~dB})$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 25 | 50 | mA |
| Operating Supply Voltage |  | 6 |  | 24 | V |
| Output Power/Channel | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{THD}=10 \%, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \end{aligned}$ | $\begin{array}{r} 4.0 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 4.5 \\ & 3.6 \\ & 1.9 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { W } \\ & \text { W } \\ & \text { W } \end{aligned}$ |
| Distortion, THD | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} / \text { Channel } \\ & \mathrm{PO}_{\mathrm{O}}=1 \mathrm{~W} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W} / \text { Channel } \\ & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} / \text { Channel } \\ & \mathrm{PO}_{\mathrm{O}}=500 \mathrm{~mW} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} / \text { Channel } \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.07 \\ 0.07 \\ \\ 0.25 \\ 0.20 \\ 0.15 \end{gathered}$ | $1$ <br> 1 | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \\ & \% \\ & \% \\ & \hline \end{aligned}$ |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-4$ |  | $V_{p-p}$ |
| Channel Separation | $\begin{aligned} & \mathrm{C}_{\mathrm{F}}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \\ & \text { Output Referred } \\ & \mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{Vrms} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{Vrms} \end{aligned}$ | -50 | $\begin{aligned} & -70 \\ & -60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRR Power Supply | $\mathrm{C}_{\mathrm{F}}=50 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=0.1 \mu \mathrm{~F}, \mathrm{f}=120 \mathrm{~Hz}$ |  |  |  |  |
| Rejection Ratio | Output Referred $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=1 \mathrm{Vrms} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=0.5 \mathrm{Vrms} \end{aligned}$ | -50 | $\begin{aligned} & -68 \\ & -40 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Noise | Equivalent Input Noise $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Output Noise Wideband $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}}=200$ |  | $\begin{array}{r} 2.5 \\ 0.80 \\ \hline \end{array}$ |  | $\mu \mathrm{V}$ <br> mV |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=0, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Offset Voltage |  |  | 15 |  | mV |
| Input Bias Current |  |  | 50 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Level | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$ | 9 | 10 | 11 | V |
| Slew Rate |  |  | 2.0 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth |  |  | 65 |  | kHz |
| Current Limit |  |  | 1.0 |  | A |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2877 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon device mounting techniques.

Equivalent Schematic Diagram


## Typical Performance Characteristics



## Typical Applications




Typical Applications (Continued)


Non-Inverting Amplifier Using Split Supply


## Typical Applications (Continued)

## Window Comparator Driving High, Low Lamps



TL/H/7933-8
Truth Table
Truth Table

| $V_{\text {IN }}$ | High | Low |
| :---: | :---: | :---: |
| $<1 / 4 V^{+}$ | Off | On |
| $1 / 4 V^{+}$to $3 / 4 V^{+}$ | Off | Off |
| $>3 / 4 V^{+}$ | On | Off |

## Application Hints

The LM2877 is an improved LM377 in typical audio applications. In the LM2877, the internal voltage regulator for the input stage is generated from the voltage on pin 1. Normally, the input common-mode range is within $\pm 0.7 \mathrm{~V}$ of this pin 1 voltage. Nevertheless, the common-mode range can be increased by externally forcing the voltage on pin 1 . One way to do this is to short pin 1 to the positive supply, pin 11.

The only special care required with the LM2877 is to limit the maximum input differential voltage to $\pm 7 \mathrm{~V}$. If this differential voltage is exceeded, the input characteristics may change.
Figure 1 shows a power op amp application with $A_{V}=1$. The 100k and 10 k resistors set a noise gain of 10 and are dictated by amplifier stability. The 10 k resistor is bootstrapped by the feedback so the input resistance is dominated by the $1 \mathrm{M} \Omega$ resistor.
nad


FIGURE 1

National Semiconductor Corporation

## LM2878 Dual 5 Watt Power Audio Amplifier

## General Description

The LM2878 is a high voltage stereo power amplifier designed to deliver $5 \mathrm{~W} /$ channel continuous into $8 \Omega$ loads. The amplifier is ideal for use with low regulation power supplies due to the absolute maximum rating of 35 V and its superior power supply rejection. The LM2878 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders, and AM-FM stereo receivers. The flexibility of the LM2878 allows it to be used as a power operational amplifier, power comparator or servo amplifier. The LM2878 is internally compensated for all gains greater than 10, and comes in an 11-lead single-in-line package (SIP). The package has been redesigned, resulting in the slightly degraded thermal characteristics shown in the figure Device Dissipation vs Ambient Temperature.

## Features

- Wide operating range 6V-32V
- 5W/channel output
- 60 dB ripple rejection, output referred
- 70 dB channel separation, output referred
- Low crossover distortion
- AC short circuit protected
- Internal thermal shutdown


## Applications

- Stereo phonographs
- AM-FM radio receivers
- Power op amp, power comparator
- Servo amplifiers


## Typical Applications



FIGURE 1. Stereo Phonograph Amplifier with Bass Tone Control

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

```
Supply Voltage
    35V
Input Voltage (Note 1)
```

Operating Temperature (Note 2)
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$+150^{\circ} \mathrm{C}$
$+260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{V}_{S}=22 \mathrm{~V}, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{\mathrm{V}}=50(34 \mathrm{~dB})$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{PO}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 10 | 50 | mA |
| Operating Supply Voltage |  | 6 |  | 32 | V |
| Output Power/Channel | $f=1 \mathrm{kHz}, \mathrm{THD}=10 \%, T_{\text {TAB }}=25^{\circ} \mathrm{C}$ | 5 | 5.5 |  | W |
| Distortion | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \end{aligned}$ |  | 0.20 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=0.5 \mathrm{~W}$ |  | 0.15 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=2 \mathrm{~W}$ |  | 0.14 |  | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-6 \mathrm{~V}$ |  | Vp-p |
| Channel Separation | $\begin{aligned} & C_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \mathrm{f}=1 \mathrm{kHz} \text {, Output Referred } \\ & \mathrm{V}_{\mathrm{O}}=4 \mathrm{Vrms} \end{aligned}$ | -50 | -70 |  | dB |
| PSRR Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{C}_{\mathrm{BYPASS}}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \mathrm{f}=120 \mathrm{~Hz}, \text { Output Referred } \\ & \mathrm{V}_{\text {ripple }}=1 \mathrm{Vrms} \end{aligned}$ | -50 | -60 |  | dB |
| PSRR Negative Supply | Measured at DC, Input Referred |  | -60 |  | dB |
| Common-Mode Range | Split Supplies $\pm 15 \mathrm{~V}$, Pin 1 Tied to Pin 11 |  | $\pm 13.5$ |  | V |
| Input Offset Voltage |  |  | 10 |  | mV |
| Noise | Equivalent Input Noise $\begin{aligned} & R_{S}=0, C_{I N}=0.1 \mu F \\ & B W=20-20 \mathrm{kHz} \end{aligned}$ |  | 2.5 |  | $\mu \mathrm{V}$ |
|  | CCIR•ARM |  | 3.0 |  | $\mu \mathrm{V}$ |
|  | Output Noise Wideband $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}}=200$ |  | 0.8 |  | mV |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=51 \Omega, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Bias Current |  |  | 100 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Voltage | $\mathrm{V}_{\mathrm{S}}=22 \mathrm{~V}$ | 10 | 11 | 12 | V |
| Slew Rate |  |  | 2 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Power Bandwidth | 3 dB Bandwidth at 2.5 W |  | 65 |  | kHz |
| Current Limit |  |  | 1.5 |  | A |

Note 1: $\pm 0.7 \mathrm{~V}$ applies to audio applications; for extended range, see Application Hints.
Note 2: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2878 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon device mounting techniques.



Power Output/Channel vs Supply Voltage

Power Dissipation vs Power Out


TL/H/7934-3

Equivalent Schematic Diagram


## Connection Diagram

Single-In-Line Package

*Pin 6 can be connected to pin 3 or pin 9 , if not, pin 6 must be left with NO connection.

Order Number LM2878P See NS Package Number P11A

## Application Hints

The LM2878 is an improved LM378 in typical audio applications. In the LM2878, the internal voltage regulator for the input stage is generated from the voltage on pin 1. Normally, the input common-mode range is within $\pm 0.7 \mathrm{~V}$ of this pin 1 voltage. Nevertheless the common-mode range can be increased by externally forcing the voltage on pin 1 . One way to do this is to short pin 1 to the positive supply, pin 11.
The only special care required with the LM2878 is to limit the maximum input differential voltage to $\pm 7 \mathrm{~V}$. If this differential voltage is exceeded, the input characteristics may change.
Figure 2 shows a power op amp application with $A_{V}=1$. The 100 k and 10 k resistors set a noise gain of 10 and are dictated by amplifier stability. The 10 k resistor is bootstrapped by the feedback so the input resistance is dominated by the $1 \mathrm{M} \Omega$ resistor.


TL/H/7934-6
FIGURE 2. Operational Power Amplifier, $A_{V}=1$

## External Components (Figure 3)

1. R2, R5, R7, R10 Sets voltage gain $A_{V}=1+$ R2/R5 for one channel and $A_{V}=1+$ R10/R7 for the other channel.
2. R4, R8 Resistors set input impedance and supply bias current for the positive input.
3. RO Works with $\mathrm{C}_{\mathrm{O}}$ to stabilize output stage.
4. C1 Improves power supply rejection (see Typical Performance Characteristics).
5. C11 Stabilizes amplifier, may need to be larger depending on power supply filtering.

Typical Applications (Continued)


TL/H/7934-7
FIGURE 3. Stereo Amplifier with $\mathbf{A V}_{\mathbf{V}} \mathbf{=} \mathbf{2 0 0}$
6. C4, C8
7. C5, C7
8. $\mathrm{C}_{\mathrm{O}}$
9. C2, C10

Input coupling capacitor. Pins 4 and 8 are at a DC potential of $V_{S} / 2$. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi R 4 C 4}
$$

Feedback capacitors. Ensure unity gain at DC. Also low frequency pole at:

$$
f_{L}=\frac{1}{2 \pi R 5 C 5}
$$

Works with $R_{O}$ to stabilize output stage.
Output coupling capacitor. Low frequency pole given by:

$$
f_{L}=\frac{1}{R \pi R L C 2}
$$



TL/H/7934-8
FIGURE 4. LM2878 Servo Amplifier in Bridge Configuration

## Typical Applications (Continued)


Truth Table

| $V_{I N}$ | High | Low |
| :---: | :---: | :---: |
| $<1 / 4 V^{+}$ | Off | On |
| $1 / 4 V^{+}$to $3 / 4 V^{+}$ | Off | Off |
| $>3 / 4 V^{+}$ | On | Off |

TL/H/7934-9
FIGURE 5. Window Comparator Driving High, Low Lamps

## 情 <br> National Semiconductor Corporation

## LM2879 Dual 8-Watt Audio Amplifier

## General Description

The LM2879 is a monolithic dual power amplifier which offers high quality performance for stereo phonographs, tape players, recorders, AM-FM stereo receivers, etc. The LM2879 will deliver $8 \mathrm{~W} /$ channel to an $8 \Omega$ load. The amplifier is designed to operate with a minimum of external components and contains an internal bias regulator to bias each amplifier. Device overload protection consists of both internal current limit and thermal shutdown.

## Features

- Avo typical 90 dB
- 9W per channel (typical)

■ 60 dB ripple rejection

- 70 dB channel separation
- Self-centering biasing
- $4 \mathrm{M} \Omega$ input impedance
- Internal current limiting
- Internal thermal protection


## Applications

m Multi-channel audio systems

- Tape recorders and players
- Movie projectors
- Automotive systems
- Stereo phonographs
- Bridge output stages
- AM-FM radio receivers
- Intercoms
- Servo amplifiers
- Instrument systems


## Connection Diagram and Typical Application

Plastic Package


TL/H/5291-1

Order Number LM2879T
See NS Package Number T11A


FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage } & 35 \mathrm{~V} \\ \text { Input Voltage (Note 1) } & \pm 0.7 \mathrm{~V} \\ \text { Operating Temperature (Note 2) } & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\end{array}$

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature
$150^{\circ} \mathrm{C}$
Lead Temp. (Soldering, 10 seconds)
$260^{\circ} \mathrm{C}$
ESD rating to be determined.

Electrical Characteristics $V_{S}=28 \mathrm{~V}, T_{T A B}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{V}=50(34 \mathrm{~dB})$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 12 | 65 | mA |
| Operating Supply Voltage |  | 6 |  | 32 | V |
| Output Power/Channel | $f=1 \mathrm{kHz}, \mathrm{THD}=10 \%, \mathrm{~T}_{\text {TAB }}=25^{\circ} \mathrm{C}$ | 6 | 8 |  | W |
| Distortion | $\begin{aligned} & f=1 \mathrm{kHz}, R_{\mathrm{L}}=8 \Omega \\ & \mathrm{P}_{\mathrm{O}}=1 \text { W/Channel } \end{aligned}$ |  | 0.05 | 1 | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-6 \mathrm{~V}$ |  | Vp-p |
| Channel Separation | $\mathrm{C}_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ $\mathrm{f}=1 \mathrm{kHz}$, Output Referred $\mathrm{V}_{\mathrm{O}}=4 \mathrm{Vrms}$ | -50 | -70 |  | dB |
| PSRR Positive Supply | $\mathrm{C}_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ $f=120 \mathrm{~Hz}$, Output Referred $\mathrm{V}_{\text {ripple }}=1 \mathrm{Vrms}$ | -50 | -60 |  | dB |
| PSRR Negative Supply | Measured at DC, Input Referred |  | -60 |  | dB |
| Common-Mode Range | Split Supplies $\pm 15 \mathrm{~V}$, Pin 1 Tied to Pin 11 |  | $\pm 13.5$ |  | V |
| Input Offset Voltage |  |  | 10 |  | mV |
| Noise | Equivalent Input Noise <br> $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ $\mathrm{BW}=20-20 \mathrm{kHz}$ <br> CCIR•ARM <br> Output Noise Wideband $R_{S}=0, C_{I N}=0.1 \mu F, A_{V}=200$ |  | $\begin{aligned} & 2.5 \\ & 3.0 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & \mu V \\ & \mu V \\ & m V \end{aligned}$ |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=51 \Omega, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Bias Current |  |  | 100 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Voltage | $\mathrm{V}_{\mathrm{S}}=28 \mathrm{~V}$ |  | 14 |  | V |
| Slew Rate |  |  | 2 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth | 3 dB Bandwidth at 2.5 W |  | 65 |  | kHz |
| Current Limit |  |  | 1.5 |  | A |

Note 1: The input voltage range is normally limited to $\pm 0.7 \mathrm{~V}$ with respect to pin 1 . This range may be extended by shorting pin 1 to the positive supply.
Note 2: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2879 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature. Thermal resistance, junction to case, is $3^{\circ} \mathrm{C} / \mathrm{W}$. Thermal resistance, case to ambient, is $40^{\circ} \mathrm{C} / \mathrm{W}$.

## Typical Performance Characteristics



Open Loop Gain vs Frequency


Power Dissipation vs Power Output


## Typical Performance Characteristics (Continued)




Total Harmonic Distortion vs Power Output

Power Output/Channel vs Supply Voltage



Two-Phase Motor Drive




TL/H/5291-8

Power Op Amp (Using Split Supplies)


Typical Applications (Continued)


Frequency Response of
Bass Tone Control


National Semiconductor Corporation

## LMC835 Digital Controlled Graphic Equalizer

## General Description

The LMC835 is a monolithic, digitally-controlled graphic equalizer CMOS LSI for Hi-Fi audio. The LMC835 consists of a Logic section and a Signal Path section made of analog switches and thin-film silicon-chromium resistor networks. The LMC835 is used with external resonator circuits to make a stereo equalizer with seven bands, $\pm 12 \mathrm{~dB}$ or $\pm 6$ dB gain range and 25 steps each. Only three digital inputs are needed to control the equalization. The LMC835 makes it easy to build a $\mu \mathrm{P}$-controlled equalizer.
The signal path is designed for very low noise and distortion, resulting in very high performance, compatible with PCM audio.

## Features

- No volume controls required
- Three-wire interface

■ 14 bands, 25 steps each

- $\pm 12 \mathrm{~dB}$ or $\pm 6 \mathrm{~dB}$ gain ranges
- Low noise and distortion
- TTL, CMOS logic compatible


## Applications

- Hi-Fi equalizer
- Receiver
- Car stereo
- Musical instrument
- Tape equalization

■ Mixer

- Volume controller


## Connection Diagram

Order Number LMC835N See NS Package N28B

Dual-In-Line Package




## Operating Ratings

Supply Voltage, $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \quad 5 \mathrm{~V}$ to 16 V
Digital Ground (Pin 13) $\quad V_{S S}$ to $V_{D D}$
Digital Input (Pins 14, 15, 16) $\quad V_{S S}$ to $V_{D D}$
Analog Input (Pins 1, 2, 3, 4, 25, 26, 27)
(Note 1)
$\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$
Operating Temperature, $\mathrm{T}_{\text {opr }} \quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Electrical Characteristics (Note 2) $\mathrm{v}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{~A} . \mathrm{GND}=0 \mathrm{~V}$ LOGIC SECTION

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 3) |  | $\begin{aligned} & \text { Unit } \\ & \text { (Limit) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDDL ISSL IDDH ${ }^{\mathrm{I} S \mathrm{SH}}$ | Supply Current | Pins 14, 15, 16 are 0V <br> Pins 14, 15, 16 are 0V <br> Pins 14, 15, 16 are 5V <br> Pins 14, 15, 16 are 5V | $\begin{gathered} 0.01 \\ 0.01 \\ 1.3 \\ 0.9 \\ \hline \end{gathered}$ | $\begin{gathered} 0.5 \\ 0.5 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 0.5 \\ 0.5 \\ 5 \\ 5 \end{gathered}$ | mA (Max) <br> mA (Max) <br> mA (Max) <br> mA (Max) |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | @Pins 14, 15, 16 | 1.8 | 2.3 | 2.5 | $V$ (Min) |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage | @Pins 14, 15, 16 | 0.9 | 0.6 | 0.4 | V (Max) |
| $\mathrm{f}_{0}$ | Clock Frequency | @Pin 14 | 2000 | 500 | 500 | kHz (Max) |
| $\mathrm{t}_{\text {w }} \overline{\text { STB }}$ ) | Width of STB Input | See Figure 1 | 0.25 | 1 | 1 | $\mu s$ (Min) |
| $\mathrm{t}_{\text {setup }}$ | Data Setup Time | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{s}$ (Min) |
| $\mathrm{t}_{\text {hold }}$ | Data Hold Time | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{s}$ ( Min ) |
| $\mathrm{t}_{\mathrm{cs}}$ | Delay from Rising Edge of $\overline{\text { CLOCK }}$ to STB | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{S}$ (Min) |
| In | Input Current | @Pins $14,15,160 \mathrm{~V}<\mathrm{V}_{\text {IN }}<5 \mathrm{~V}$ | $\pm 0.01$ | $\pm 1$ |  | $\mu \mathrm{A}$ (Max) |
| $\mathrm{CIN}_{\text {IN }}$ | Input Capacitance | @Pins 14, 15, $16 \mathrm{f}=1 \mathrm{MHz}$ | 5 |  |  | pF |

Note 1: Pins 2, 3 and 26 have a maximum input voltage range of $\pm 22 \mathrm{~V}$ for the typical application shown in Figure 7.
Note 2: Bold numbers apply at temperature extremes. All other numbers apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=0 \mathrm{~V}$ as shown in the test circuit, Figures 3 and 4.
Note 3: Guaranteed and 100\% production tested.
Note 4: Guaranteed (but not $100 \%$ production tested) over the operating temperature range. These limits are not used to calculate outgoing quality levels.

Timing Diagram


TL/H/6753-3
Note: To change the gain of the presently selected band, it is not necessary to send DATA 1 (Band Selection) each time.
FIGURE 1

Electrical Characteristics (Note 2) $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=\mathrm{OV}$
SIGNAL PATH SECTION

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 3) | Design Limit (Note 4) | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\text {A }}$ | Gain Error | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB} @ \pm 6 \mathrm{~dB}$ Range <br> $A_{V}= \pm 1 \mathrm{~dB} @ \pm d B$ Range <br> ( $\mathrm{R}_{5 b}$ or $\mathrm{R}_{5 c}$ is ON ) <br> $A_{V}= \pm 2 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{4 \mathrm{~b}}$ or $\mathrm{R}_{4 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 3 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{3 \mathrm{~b}}$ or $\mathrm{R}_{3 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 4 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{2 \mathrm{~b}}$ or $\mathrm{R}_{2 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 5 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{1 \mathrm{~b}}$ or $\mathrm{R}_{1 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 9 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{0 \mathrm{~b}}$ or $\mathrm{R}_{0 \mathrm{c}}$ is ON ) | 0.1 <br> 0.1 <br> 0.1 <br> 0.1 <br> 0.1 <br> 0.1 <br> 0.1 <br> 0.2 | $\begin{gathered} \hline 0.5 \\ 1 \\ 0.5 \\ 0.5 \\ 0.5 \\ 0.5 \\ 0.5 \\ \\ \hline \end{gathered}$ | $\begin{gathered} 0.5 \\ 1 \\ 0.6 \\ 0.6 \\ 0.6 \\ 0.7 \\ 0.7 \\ 1.3 \end{gathered}$ | dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> $d B$ (Max) <br> dB (Max) <br> $d B$ (Max) <br> dB (Max) |
| THD | Total Harmonic Distortion | $\begin{gathered} A_{V}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=4 V_{\text {rms }}, f=1 \mathrm{kHz} \\ A_{V}=12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=1 V_{\text {rms }}, f=1 \mathrm{kHz} \\ V_{I N}=1 V_{\text {rms }}, f=20 \mathrm{kHz} \\ A_{V}=-12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=4 V_{\text {rms }}, f=1 \mathrm{kHz} \\ V_{I N}=4 V_{\text {rms }}, f=20 \mathrm{kHz} \\ \hline \end{gathered}$ | $\begin{gathered} 0.0015 \\ \\ 0.01 \\ 0.1 \\ 0.01 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.5 \\ & \\ & 0.1 \\ & 0.5 \\ & \hline \end{aligned}$ |  | \% <br> \% (Max) <br> \% (Max) <br> \% (Max) <br> \% (Max) |
| $V_{\text {O Max }}$ | Maximum Output Voltage | $\begin{gathered} \mathrm{AV}_{\mathrm{V}}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ \mathrm{THD}<1 \%, \mathrm{f}=1 \mathrm{kHz} \end{gathered}$ | 5.5 | 5.1 | 5 | rms (Min) |
| S/N | Signal to Noise Ratio | $\begin{aligned} & A V=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 \mathrm{~V}_{\text {rms }} \\ & A_{V}=12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 V_{\text {rms }} \\ & A_{V}=-12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 V_{\text {rms }} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 114 \\ & 106 \\ & 116 \end{aligned}$ |  |  | dB <br> dB <br> dB |
| ILEAK | Leakage Current | $\begin{aligned} & \mathrm{AV}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & \text { (All internal switches are OFF) } \\ & \text { Pin } 2+3 \text {, Pin } 26 \\ & \text { Pin } 5 \sim \text { Pin } 11, \text { Pin } 18 \sim \text { Pin } 24 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 500 \\ 50 \end{gathered}$ |  | nA (Max) <br> nA (Max) |

Note 2; Boldface numbers apply at temperature extremes. All other numbers apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=0 \mathrm{~V}$ as shown in the test circuit, Figures 3 and 4.
Note 3: Guaranteed and 100\% production tested.
Note 4: Guaranteed (but not $100 \%$ production tested) over the operating temperature range. These limits are not used to caiculate outgoing quality levels.
Timing Diagrams


[^7]FIGURE 2

## Truth Tables

DATA I (Band Selection)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | L | L | L | L | L | L |
| H | X | L | L | L | L | L | H |
| H | X | L | L | L | L | H | L |
| H | X | L | L | L | L | H | H |
| H | X | L | L | L | H | L | L |
| H | X | L | L | L | H | L | H |
| H | X | L | L | L | H | H | L |
| H | X | L | L | L | H | H | H |
| H | X | L | L | H | L | L | L |
| H | X | L | L | H | L | L | H |
| H | X | L | L | H | L | H | L |
| H | X | L | L | H | L | H | H |
| H | X | L | L | H | H | L | L |
| H | X | L | L | H | H | L | H |
| H | X | L. | L | H | H | H | L |
| H | X | L | L | H | H | H | H |
| H | X | L | H | Valid Binary Input |  |  |  |
| H | X | H | L | Valid Binary Input |  |  |  |
| H | X | H | H | Valid Binary Input |  |  |  |
| $\begin{aligned} & \uparrow \\ & \text { (1) } \end{aligned}$ | $\begin{aligned} & \uparrow \\ & (2) \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \text { (3) } \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \oplus \end{aligned}$ | $\leftarrow$ Band Code $\rightarrow$ |  |  |  |

(Ch A: Band 1~7, Ch B: Band 8~14)
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} B \pm 12 \mathrm{~dB}$ Range, No Band Selection
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 1
Ch $A \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 2
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 3
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 4
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 5
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 6
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 7
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 8
Ch $A \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 9
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 10
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 11
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 12
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 13
Ch $A \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 14
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, No Band Selection
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} B \pm 6 \mathrm{~dB}$ Range, Band $1 \sim 14$
Ch $A \pm 6 \mathrm{~dB}$ Range, $\mathrm{Ch} B \pm 12 \mathrm{~dB}$ Range, Band $1 \sim 14$
Ch $A \pm 6 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 6 \mathrm{~dB}$ Range, Band $1 \sim 14$
(1) DATA 1
(2) Don't Care
(3) $\mathrm{Ch} A \pm 6 \mathrm{~dB} / \pm 12 \mathrm{~dB}$ Range
(4) $\mathrm{Ch} \mathrm{B} \pm 6 \mathrm{~dB} / \pm 12 \mathrm{~dB}$ Range

This is the gain if the $\pm 12 \mathrm{~dB}$ range is selected by DATA I. If the $\pm 6 \mathrm{~dB}$ range is selected, then the values shown must be approximately halved. See the characteristics curves for more exact data.

|  | DATA II (Gain Selection) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Flat | L | X | L | L | L | L | L | L |
| $\int 1 \mathrm{~dB} \mathrm{Boost}$ | L | H | H | L | L | L | L | L |
| 2 dB Boost | L | H | L | H | L | L | L | L |
| 3 dB Boost | L | H | L | L | H | L | L | L |
| 4 dB Boost | L | H | L | L | L | H | L | L |
| 5 dB Boost | L | H | L | L | L | L | H | L |
| 6 dB Boost | L | H | L | H | L | L | H | L |
| 7 dB Boost | L | H | H | L | H | L | H | L |
| 8 dB Boost | L | H | L | H | L | H | H | L |
| 9 dB Boost | L | H | L | L | L | L | L | H |
| 10 dB Boost | L | H | H | L | H | L | L | H |
| 11 dB Boost | L | H | H | L | H | H | L | H |
| 12 dB Boost | L | H | H | L | H | H | H | H |
| ( $1 \mathrm{~dB} \sim 12 \mathrm{~dB}$ Cut | L | L |  |  | lid Ab | ve Inp |  |  |
|  | $\stackrel{\uparrow}{\text { © }}$ | ¢ |  | $\leftarrow$ | Gain | Code | $\rightarrow$ |  |
| (9) DATA II |  |  |  |  |  |  |  |  |
| (6) Boost/Cut |  |  |  |  |  |  |  |  |

## Test Circuits



TL/H/6753-5
FIGURE 3. Test Circuit for AC Measurement


FIGURE 4. Test Circuit for Leakage Current Measurement

Test Circuits (Continued)


FIGURE 5. I to V Converter


TL/H/6753-8
FIGURE 6. Simple Word Generator

## Typical Performance Characteristics

Supply Current vs Temperature


Input Capacitance vs Input Voltage


Typical Performance Characteristics (Continued)


Typical Applications


TL/H/6753-11
FIGURE 7. Stereo 7-Band Equalizer

TABLE I: Tuned Circuit Elements

| $\mathbf{Q}_{\mathbf{0}}=\mathbf{3 . 5}, \mathbf{Q}_{\mathbf{1 2 d B}}=\mathbf{1 . 0 5}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{Z 1}$ | $\mathbf{f}_{\mathbf{0}} \mathbf{( H z )}$ | $\mathbf{C}_{\mathbf{O}}(\mathbf{F})$ | $\mathbf{C}_{\mathbf{L}} \mathbf{( F )}$ | $\mathbf{R}_{\mathbf{L}}(\Omega)$ | $\mathbf{R}_{\mathbf{O}}(\Omega)$ |
| Z1 | 63 | $1 \mu$ | $0.1 \mu$ | 100 k | 680 |
| Z2 | 160 | $0.47 \mu$ | $0.033 \mu$ | 100 k | 680 |
| Z3 | 400 | $0.15 \mu$ | $0.015 \mu$ | 100 k | 680 |
| Z4 | 1 k | $0.068 \mu$ | $0.0068 \mu$ | 82 k | 680 |
| Z5 | 2.5 k | $0.022 \mu$ | $0.0033 \mu$ | 82 k | 680 |
| Z6 | 6.3 k | $0.01 \mu$ | $0.0015 \mu$ | 62 k | 680 |
| Z7 | 16 k | $0.0047 \mu$ | 680 p | 47 k | 680 |



TL/H/6753-12
FIGURE 8. Tuned Circuit for Stereo 7-Band Equalizer (Figure 7)

Typical Applications (Continued)


Typical Applications (Continued)

TABLE II. Tuned Circuit Elements

| $\mathbf{Q}_{\mathbf{0}}=\mathbf{4 . 7}, \mathbf{Q}_{\mathbf{1 2} \mathbf{d B}}=\mathbf{1 . 4}$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{f}_{\mathbf{0}} \mathbf{( H z )}$ | $\mathbf{C}_{\mathbf{0}}(\mathbf{F})$ | $\mathbf{C}_{\mathrm{L}}(\mathbf{F})$ | $\mathbf{R}_{\mathrm{L}}(\Omega)$ | $\mathbf{R}_{\mathbf{0}}(\Omega)$ |
| Z1 | 16 | $3.3 \mu$ | $0.47 \mu$ | 100 k | 680 |
| Z2 | 31.5 | $15 \mu$ | $0.22 \mu$ | 110 k | 680 |
| Z3 | 63 | $1 \mu$ | $0.1 \mu$ | 100 k | 680 |
| Z4 | 125 | $0.39 \mu$ | $0.068 \mu$ | 91 k | 680 |
| Z5 | 250 | $0.22 \mu$ | $0.033 \mu$ | 82 k | 680 |
| Z6 | 500 | $0.1 \mu$ | $0.015 \mu$ | 100 k | 680 |
| Z7 | 1 k | $0.047 \mu$ | $0.01 \mu$ | 82 k | 680 |
| Z8 | 2 k | $0.022 \mu$ | $0.0047 \mu$ | 91 k | 680 |
| Z9 | 4 k | $0.01 \mu$ | $0.0022 \mu$ | 110 k | 680 |
| Z10 | 8 k | $0.0068 \mu$ | $0.001 \mu$ | 82 k | 680 |
| Z11 | 16 k | $0.0033 \mu$ | 680 p | 62 k | 680 |
| Z12 | 32 k | $0.0015 \mu$ | 470 p | 68 k | 510 |

## Performance Characteristics (Circuit of Figure 9)




LMC835 12 Band E.Q. Application Gain vs Frequency @ $\pm 6 \mathrm{~dB}$ Range


## Typical Applications (Continued)



TL/H/6753-17

The $\frac{\mathrm{V}^{+}}{2}$ output is used to bias the gyrators
FIGURE 11. Single Supply Stereo Equalizer

Typical Applications (Continued)


TL/H/6753-18
FIGURE 12. Stereo 7-Input/1-Output Mixers (THD is not as low as equalizer circuit)


TL/H/6753-19
FIGURE 13. Stereo Volume Control, Very Low THD


FIGURE 14. LMC835-COP404L CPU Interface

Typical Applications (Continued)

## Sample Subroutine Program for Figure 14, LMC835-COP404L CPU Interface

| HEX |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| CODE | LABEL | MNEMON |  | COMmENTS |
| 3F | LMC835: | LBI | 3 F | ;POINT TO RAMADDRESS 3 F |
| 05 | SEND | LD |  | ;RAMDATA TOA |
| 22 |  | SC |  | ; SET CARRY |
| 335F |  | OGI |  | ;SET PORT G= 1111, OPEN THE AND GATES |
| 4 F |  | XAS |  | ;SWAP A AND SIO, CLOCK START |
| 05 |  | LD |  | ;RAMDATA TO A MAKE SURE A = DATA |
| 07 |  | XDS |  | ;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1 |
| 05 |  | LD |  | ;RAMDATA TOA |
| 4F |  | XAS |  | ;SWAP A AND SIO |
| 05 |  | LD |  | ;RAMDATA TO A, MAKE SURE A=NEWDATA |
| 07 |  | XDS |  | ;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1 |
| 32 |  | RC |  | ;RESET CARRY |
| 4 F |  | XAS |  | ;SWAP A AND SIO, CLOCK STOP |
| 335D |  | OGJ | 13 | ;SET PORT G=1101, MAKE STROBE LOW |
| 335B |  | OGI | 11 | ;SET PORT G=1011, MAKE STROBE HIGH, CLOSE THE GATES |
| 4E |  | CBA |  | ; BD TOA |
| 43 |  | AISC | 3 | ;RAMADDRESS < 3C THEN RETURN |
| 48 |  | RET |  |  |
| 80 |  | JP | SEND |  |
| RAM |  |  |  |  |
|  | ADDRESS |  |  |  |
| 3 C | DATA | ;GAIN | D4-D7 |  |
| 3D | DATA | ;GAIN | D0-D3 |  |
| 3E | DATA | ;BAND | D4-D7 |  |
| 3F | DATA | ;BAND | D0-D3 |  |

## Application Hints

## SWITCHING NOISE

The LMC835 uses CMOS analog switches that have small leakages (less than 50 nA ). When a band is selected for flat gain, all the switches in that band are open and the resonator circuit is not connected to the LMC835 resistor network. It is only in the flat mode that the small leakage currents can cause problems. The input to the resonator circuit is usually a capacitor and the leakage currents will slowly charge up this capacitor to a large voltage if there is no resistive path to limit it. When the band is set to any value other than flat, the charge on the capacitor will be discharged by the resistor network and there will be a transient at the output. To limit the size of this transient, R LEAK is necessary.

## HOW TO AVOID SWITCHING NOISE DUE TO LEAKAGE CURRENT (Refer to Figures 7 and 8 )

To avoid switching noise due to leakage currents when changing the gain, it is recommended to put $\mathrm{R}_{\text {LEAK }}=100$ $\mathrm{k} \Omega$ between Pin 3 and Pin 5-11 each, Pin 26 and Pin 1224 each. The resistor limits the voltage that the capacitor can charge to, with minimal effects on the equalization. The frequency response change due to $\mathrm{R}_{\text {LEAK }}$ are shown in Figure 15. The gain error is only 0.2 dB and $Q$ error is only $5 \%$ at 12 dB boost or cut.

## SIMPLE WORD GENERATOR (Figure 6)

Circuit operation revolves around an MM74HC165 parallel-in/serial-out shift register. Data bits D0 through D7 are applied to the parallel of the MM74HC165 from 8 toggle switches. The bits are shifted out to the DATA input of the LMC835 in sync with the clock. When all data bits have been loaded, CLOCK is inhibited and a STROBE pulse is generated: this sequence is initiated by a START pulse.

LMC835-COP404L CPU INTERFACE (Refer to Figure 14)
The diagram shows AND gates between the COP and the LMC835. These permit G2 to inhibit the CLOCK and DATA lines (SK and SO) during a STROBE (G1) pulse. This function may also be implemented in software. As shown in Figure 2, the data groups are shifted in D0 first. Data is loaded on positive clock edges.

## POWER SUPPLIES

These applications show LM317/337 regulators for the $\pm 7.5 \mathrm{~V}$ supplies for the LMC835. Since the latter draws only $5 \mu \mathrm{~A}$ max., 1 k series dropping resistors from the $\pm 15 \mathrm{~V}$ op amp supply and a pair of 7.5 V zeners and bypass caps may also suffice.

## Application Hints (Continued)



FIGURE 15. Effect of RLEAK

## REDUCING EXTERNAL COMPONENTS

The typical application shown in Figure 7 is switching noise free. The DC-coupled circuit in Figure 16 is also switching noise free, except at $12 \mathrm{~dB} / 6 \mathrm{~dB}$ switch turn ON/OFF. This switching noise is caused by the $I_{\text {bias }}$ and $V_{\text {offset }}$ of the op

amps. Selecting a low $\mathrm{l}_{\text {bias }}$ and $\mathrm{V}_{\text {offset }} \mathrm{op}$ amp can minimize the switching noise due to the $12 \mathrm{~dB} / 6 \mathrm{~dB}$ switch. The DCcoupled application can also eliminate the $R_{F}=100 \mathrm{k}$ resistors with only a 0.5 dB gain error at 12 dB boost or cut.

DC COUPLING


TL/H/6753-24

FIGURE 16. Reducing External Components

National Semiconductor Corporation

## LMC1992／LMC1993 Computer Controlled Tone and Volume Circuits

## General Description

The LMC1992／3 is a tone（bass／treble），volume and fader （front／rear）circuit for stereo hi fi audio．Control is accom－ plished by means of a three wire microprocessor interface． Its applications include car radio，TV and remote audio sys－ tems．
The LMC1992／3 provides stereo source selection switch－ ing，volume，fade and tone controls with very few external components．On－chip op amps enable these functions to be accomplished in a 28 －pin package with minimal external components．In addition，the LMC1993 provides a loudness function with one less input source per channel．
The LMC1992／3 was designed with most capacitors less than $0.1 \mu \mathrm{~F}$ to allow use of chip capacitors．The signal path is comprised of analog switches and thin－film silicon－chromi－ um resistor networks for very low noise and distortion．Addi－ tional tone control can be included by use of LMC843／835 digitally－controlled stereo 3／7－band graphic equalizer cir－ cuits．

## Features

（28－pin package
\＆Low noise and distortion
－Serial programmable：standard MICROWIRETM interface
－Protection address（similar to DS 8906）
－TTL，CMOS logic compatible
－Inputs DC coupled
－Full boost and cut treble and bass tone control
－ 40 Volume levels including mute
－Front／back fade control
图 20 Fader levels
－All attenuators $2 \mathrm{~dB} /$ step
－Single supply operation
© Wide supply voltage range
m Minimal external components
（1）Provisions for connection to DNR ${ }^{\circledR}$ and／or equalizer
－LMC1992 has 4 stereo source selection without loud－ ness，LMC1993 has 3 with loudness
四 Provisions for more stereo inputs
国 Powers up with flat tone and min volume／fader

Equivalent Schematic（one channel shown）［LMC1993－loudness device］


FIGURE 1

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Supply Voltage + V V Referred to - }\mp@subsup{V}{S}{
    Ground +18V
Maximum Operational Supply Voltage +15V
Logical Input Voltage +V + , - VS
```

Operating Temperature Range
LMC1992, LMC1993
$\mathrm{T}_{\text {MIN }}<\mathrm{T}_{\text {A }}<\mathrm{T}_{\text {MAX }}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range
$-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Junction Temperature $125^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec. ) $300^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{V}+=8 \mathrm{vV}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless othemise noted

| Parameter | Conditions Volume $=0 \mathrm{~dB}$, Faders $=0 \mathrm{~dB}$ unless specified | LMC1992 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ | Tested Limit | Design <br> Limit |  |
| Supply Current |  | 15 |  |  | mA |
| Reference Voltage | Pin 27 | 4.7 |  |  | Vdc |
| Maximum Input Signal | Clipping Level ( $1 \%$ THD) | 2.3 |  |  | Vrms |
| Maximum Output Signal | Clipping Level ( $1 \%$ THD) | 1.0 |  |  | Vrms |
| THD 1 kHz | 0.3 Vrms input Volume $=0 \mathrm{~dB}$ | 0.2 |  |  | \% |
| THD 1 kHz | 0.3 Vrms Input Volume $=-20 \mathrm{~dB}$ | 0.03 |  |  | \% |
| Max Noise | CCIR, Flat Tone, Volume $=0 \mathrm{~dB}$ | 7.0 |  |  | $\mu \mathrm{V}$ rms |
| Min Noise | CCIR, Flat Tone, Volume $=-80 \mathrm{~dB}$ | 4.5 |  |  | $\mu \mathrm{Vrms}$ |
| Bass Range | Boost and Cut @ 50 Hz | 12 |  |  | $\pm \mathrm{dB}$ |
| Treble Range | Boost and Cut @ 15 kHz | 12 |  |  | $\pm \mathrm{dB}$ |
| Volume Range | Maximum Attenuation | 80 |  |  | dB |
| Fader Range | Maximum Attenuation | 40 |  |  | dB |
| Tracking | Attenuator Tracking | 0.5 |  |  | dB |
| Freq Response | High Frequency - 1 dB point | 450 |  |  | kHz |
| Separation | Channel Separation 1 kHz | 80 |  |  | dB |
| Isolation | Input-Input Isolation | 90 |  |  | dB |
| PSRR | $100 \mathrm{~Hz}, 200 \mathrm{mVrms}$ | 40 |  |  | dB |
| $\mathrm{F}_{\text {clk }}$ | Maximum Clock Frequency | 1.0 |  | 0.50 | MHz |

## Typical Performance Characteristics



Note: Above graphs are tentative and thus subject to change.

## Typical Applications



TL/H/9048-7


TL/H/9048-8
FIGURE 7. Connection Diagrams Options with Minimal External Components Order Number LMC1993 (loudness device), LMC1992 (4 input device)

See NS Package Number N28B

## General Information

The LMC1992/3 is a CMOS/bipolar high quality building block intended for high fidelity audio signal processing. While the LMC1992/3 is manufactured with CMOS processing, unique NPN transistors exist which are used to build low noise op amps. The combination of CMOS switches, bipolar op amps and sichrome resistors make it possible to achieve an order of magnitude quality improvement over standard bipolar circuits.
The LMC1992/3 has internal logic decoding which allows a computer ( $\mu \mathrm{P}$ ) to communicate directly to the audio control circuitry through a standard MICROWIRE interface. This 3 wire interface consists of DATA input line, a CLOCK input line, and an ENABLE line. When the ENABLE line is low, data can be shifted (serially) from the controller into the audio control circuit. As the ENABLE line goes through the low to high transition, data entry is disabled and data present in the internal shift register is latched and the instruction is executed.
From the controller 11 bit serial data stream, the first two bits address the device (LMC1992/3) permitting other devices (ie: PLL, equalizer) to share the same 3 wire bus. Of the remaining 9 bits, the next 3 bits are used for the function select (ie: volume, fader . . . ). The remaining 6 bits are data for the function being addressed.

## Serial Data Entry into the LMC1992/3

Serial information entry into the LMC1992/3 is enabled by a low level on the ENABLE input. One bit is accepted from the DATA input with each positive transition of the CLOCK input. The CLOCK input must be low preceding the negative transition of the ENABLE input.
The first two bits accepted following the negative transition of the ENABLE input are interpreted as an address. If these bits are not 1,0 no further information will be accepted from the DATA input, while the data latches will remain unchanged when the ENABLE line returns high.

## Application Hints-Digital

In addition, a 12 bit data stream can be used if needed. The first two bits and last nine bits remain the same while any number of don't care bits can be inserted preceding the MSB of the three bit function select. Since these don't care bits are just shifted out internally, any number can be inserted to allow ease of programming. Thus the data stream word length becomes simply $11+$ (number of extra bits).
When the ENABLE input returns high, any further serial data input is inhibited. Upon this positive transition of the ENABLE, the data in the internal shift register is transferred into the data latches. Note that until this time, the states of the internal data latches have remained unchanged.

## SERIAL DATA FORMAT

The serial data format, bit assignment and sequence is shown in Table I. Not shown in Table I are the protection address bits $(1,0)$ which as discussed earlier must precede the nine bit data word.

Note that not all the allotted data bits are used for all functions excluding volume. The extra bits are denoted with an " $X$ " for don't care. Even though these extra bits have no effect on their respective controls, they still must be clocked into the LMC1992/3 for proper operation. Otherwise erroneous results will occur.

## DATA COMMUNICATION

The following routines apply to operation of the LMC1992/3 with COPSTM microcontrollers. The routines arbitrarily select register 0 as the I/O register. It is assumed that chip select is high, SK (clock) is low, and SO (data) is low on entry to the routines. The routines exit with chip select high, SK low and SO low. Output port G0 is arbitrarily chosen as the chip select for the external device.

The 11 data bits intended to control the LMC1992/3 are assumed to be in the 4 bit registers 13-15 with the 4 MSB bits in register 13. This provides an extra bit (which works fine also) resulting in a data stream 12 bits long.

If the first two bits are 1,0 then all succeeding bits are accepted as data, and are shifted successively into the internal shift register as long as ENABLE remains low.


TL/H/9048-9
Note 1: Negative transition on ENABLE clears previous address. Clock must be low during transition.
Note 2: Additional don't care states may be inserted here for ease of programming. (Optional.)
Note 3: Positive transition on ENABLE latches in new data if the LMC1992/3 has been addressed. Clock can either be high or low during transition.
FIGURE 8. Clocking Data into the Standard MICROWIRE Interface (Minimum Number of Bits in Data Stream)

## Applications Hints-Digital (Continued)

## DESTRUCTIVE DATA OUTPUT

This routine outputs the data under the conditions specified above. The output data is destroyed after it is transmitted. Note that this is a general purpose routine and handles all the overhead except loading the data into the registers. The routine takes a total of 17 ROM words and can be undoubtedly be reduced in specific applications.

| OUT1: | LBI | 0,13 | ;point to start of data word |
| :---: | :---: | :---: | :---: |
|  | SC |  | ;set C to enable SK clock |
|  | OGI | 14 | ;select external device G0=0 |
|  | LEI | 8 | ;enable shift register output |
| SEND : | LD |  |  |
|  | XAS |  | ; datatransmission loop |
|  | XIS |  | ;turn on clock |
|  | JP | SEND |  |
|  | RC |  |  |
|  | XAS | 15 | ; deselect external device |
|  | LEI | 0 | ; set S0 to 0 |
|  | RET |  |  |

## NON DESTRUCTIVE DATA OUTPUT

This routine is identical to the destructive data routine except that the transmitted data is preserved in the microcontroller. The nondestructive routine takes 21 ROM words. Four more than the destructive routine. Again this is a general purpose routine which can probably be reduced in specific applications.

| OUT2 : | LBI | 0,13 | ;point to start of data word |
| :---: | :---: | :---: | :---: |
|  | SC |  |  |
|  | OGI | 14 | ; select external device G0=0 |
|  | LEI | 8 | ;enable shift register output |
|  | JP | SEND2 |  |
| SENDI:XAS |  |  |  |
| SEND2: | LD |  | ;data output loop |
|  | XIS |  |  |
|  | JP | SEND 1 |  |
|  | XAS |  | ;send last data |
|  | RC |  | ;wait 4 cycles-data going out |
|  | CLRA |  |  |
|  | NOP |  |  |
|  | XAS |  | ;turn SK clock off |
|  | OGI | 15 | ;deselect device |
|  | LEI | 0 | ; set S0 to 0 |
|  | RET |  |  |

Note: These routines are tentative and subject to change.


TL/H/9048-10
FIGURE 9. General Flowchart for Controlling LMC1992/3 MICROWIRE Serial Inputs

| Application Hints-Digital (Continued) |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE I. Programming Codes for LMC1992/3 |  |  |  |  |  |  |  |  |  |  |  |
|  | dres |  | Function | Data |  |  |  |  |  | Values |  |
| A2 | A1 | A0 |  | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
| 1 | 1 | 1 | Left Rear Fader | X | M | N | N | N | L | $\begin{gathered} -40 \mathrm{~dB}=\mathrm{X} 00000 \\ -20 \mathrm{~dB}=\mathrm{X} 01010 \\ 0 \mathrm{~dB}=\mathrm{X} 101 \mathrm{XX} \\ \hline \end{gathered}$ |  |
| 1 | 1 | 0 | Right Rear Fader | X | M | N | $N$ | N | L | $\begin{gathered} -40 \mathrm{~dB}=\mathrm{X} 00000 \\ -20 \mathrm{~dB}=\mathrm{X} 01010 \\ 0 \mathrm{~dB}=\mathrm{X} 101 \mathrm{XX} \\ \hline \end{gathered}$ |  |
| 1 | 0 | 1 | Left Front Fader | X | M | $N$ | N | $N$ | L | $\begin{gathered} -40 \mathrm{~dB}=\mathrm{X} 00000 \\ -20 \mathrm{~dB}=\mathrm{X} 01010 \\ 0 \mathrm{~dB}=\mathrm{X} 101 \mathrm{XX} \\ \hline \end{gathered}$ |  |
| 1 | 0 | 0 | Right Front Fader | X | M | $N$ | $N$ | $N$ | L | $\begin{gathered} -40 \mathrm{~dB}=\mathrm{X} 00000 \\ -20 \mathrm{~dB}=\mathrm{X} 01010 \\ 0 \mathrm{~dB}=\mathrm{X} 101 \mathrm{XX} \\ \hline \end{gathered}$ |  |
| 0 | 1 | 1 | Volume | M | $N$ | N | $N$ | $N$ | L | $-80 \mathrm{~dB}=000000$ <br> $-40 \mathrm{~dB}=010100$ <br> $0 \mathrm{~dB}=101 \mathrm{XXX}$ |  |
| 0 | 1 | 0 | Treble | X | X | M | N | $N$ | L | $\begin{gathered} -12 \mathrm{~dB}=\mathrm{XX} 0000 \\ \text { FLAT }=\text { XX0110 } \\ +12 \mathrm{~dB}=\mathrm{XX} 1100 \\ \hline \end{gathered}$ |  |
| 0 | 0 | 1 | Bass | X | X | M | $N$ | N | L | $\begin{gathered} -12 \mathrm{~dB}=\mathrm{XX} 0000 \\ \mathrm{FLAT}=\mathrm{XX} 0110 \\ +12 \mathrm{~dB}=\mathrm{XX} 1100 \end{gathered}$ |  |
| 0 | 0 | 0 | Input Select \& LOUDNESS | X | X | 1 | M | N | L | OPEN $=$ XXIO00 <br> INPUT1 = XXI001 <br> INPUT2 = XXIO10 <br> INPUT3 $=$ XXI011 <br> INPUT4 = XXI100 <br> LOUDNESS ON: $\mathrm{I}=1$ <br> LOUDNESS OFF: $1=0$ | *(see note) <br> *(see note) |

*Note 1: With LMC1993 loudness device, INPUT 4 is not available.
*Note 2: With LMC1992 4 input device, D3 of input select must be low (0), and INPUT 4 is available.
Note 3: M \& L represent most and least significant data bits.
Note 4: All attenuators 2 dB /step.
Note 5: Tone controls $2 \mathrm{~dB} /$ step @ 50 Hz and 15 kHz .

## Application Hints-Analog <br> INPUT CHANNEL SELECTION

When operating from a single positive power supply, the LMC1992/3 signal inputs require a DC bias voltage for proper operation of the internal voltage followers and buffers. This usually means that the signal sources, if operated off the same single supply, can be directly coupled to the LMC1992/3 without a coupling capacitor. For example, on an 8 Vdc power supply, all signal inputs to the LMC1992/3 (pins 4-6, 24-26) should have a DC component of approximately 4 Vdc . Maximum signal levels of 2 Vrms ( 5.6 V peak-to-peak) would then swing from 1.2 V to 6.8 V .
For signal sources lacking in this requirement, such as those derived from external input jacks to the system, the bias voltage needs to be provided. A simple voltage divider with filter for supply rejection as shown in Figure 10 will suffice.
When the LMC1993 is used, input 4 is not available. That pin becomes the loudness input. Selecting input 4 when using the LMC1993, or turning on the loudness function when the LMC1992 is used can cause undesirable results, thus is not suggested.
For best results, a separate bias circuit for each channel or even one for each signal source lacking a DC component should be used to prevent crosstalk between channels and inputs. Though stereo sources can have bias circuits in common for left and right signal and still maintain reasonable separation.
Depending upon the particular input source that is selected, one of the three stereo inputs will be available at the select output pins 8 and 22 (left and right channels respectively). The $D C$ bias voltage at those pins will be one base-emitter voltage (approximately 0.7 Vdc ) below the source due to the internal emitter follower (see Figure 1). Thus, if the selected input has a bias of 4.0 Vdc the $D C$ component at pins 8 and 22 will be about 3.3 Vdc .
The use of an emitter follower for input selection allows connection of additional sources to the system. For example, many radio IC's also have emitter follower outputs that allow the user to wire-or multiple outputs together and control their selection by input or supply switching. The signal output pin 8 and 22 of the LMC1992/3 are constructed similarly and may be treated in the same manner, consistent with the same requirements. If another emitter follower output is driving these nodes, the LMC1992/3 input select should be switched to either "XXX000" or "XXX11X" open input codes (see Table I).
The select output pins 8 and 22 may be directly coupled via a capacitor to the select input (pins 9 and 21) as shown in Figure 1 or connected to external noise reduction and/or equalizer circuits as shown in Figure 11. Should both be utilized, it is important that noise reduction (ie: DNR ${ }^{\circledR}$ using the LM1894) be performed before equalization. Otherwise, the equalization control settings could adversely affect or even prevent the noise reduction systems from operating.
The input select switch can also be used as a mute function with volume at -80 dB , the input select can be set to "XXX000" open input to further mute the outputs to provide greater than -100 dB attenuation if desired.

## TONE RESPONSE

The tone function (bass and treble) is controlled by capacitors C1 and C2 (see Figure 1). The exact amount of boost and cut obtained is determined by the data word as given in Table I.

The typical tone response obtained in the standard application circuit ( $\mathrm{C} 2=\mathrm{C} 3=0.0047 \mu \mathrm{~F}$ ) is shown in Figures 2-5 for each step of boost and cut. When modifying these curves it is important to note that it is ratio of C3 to C2 that determines the mid frequency gain. For example, with C3 = 2(C3) the tone response at "flat" setting would be approximately 0 dB at 20 Hz and 20 kHz while +6 dB at 1 kHz . Thus C2 should equal C3 for a symmetric tone response.
The effect of altering the recommended values of the tone shaping capacitors C2 and C3 is to shift the tone response curve up or down in frequency. By increasing the capacitance of C2 and C3, the frequencies at which 2 dB /step is achieved will decrease from 50 Hz to 35 Hz and from 15 kHz to 10 kHz with a $0.0068 \mu \mathrm{~F}$ capacitor. Likewise with a decrease in capacitance of C2 and C3 the 2 dB /step frequencies will increase from 50 Hz to 70 Hz and from 15 kHz to 20 kHz with a $0.0033 \mu \mathrm{~F}$ capacitor.
From Figure 1 the turnover frequencies are approximately $F_{h b}=1 / \mathrm{sC} 2(13.8 \mathrm{~K})$ and $\mathrm{F}_{\mathrm{lb}}=1 / \mathrm{sC} 1(116.4 \mathrm{~K})$ for treble and bass respectively at maximum boost. While the inflection frequencies (at which maximum boost and cut are within 3 dB of their final values) are $\mathrm{F}_{\mathrm{h}}=1 / \mathrm{sC} 2(2.6 \mathrm{~K})$ and $\mathrm{F}_{\mathrm{I}}=$ $1 / \mathrm{sC} 1(625.6 \mathrm{~K})$ for treble and bass respectively at maximum boost.


TL/H/9048-11

## FIGURE 10. DC Bias Input Circuit

## LOUDNESS FUNCTION-LMC1993 ONLY

The loudness compensation as shown in Figure 1 is controlled by components R1, R2, C4, C5. If selected it will introduce bass and slight treble boost (in addition to any tone shaping requested) that is dependent upon the setting of the volume control. The exact nature of the transfer function at -34 dB is given by:

$$
\frac{V_{0}}{V_{i}}=\frac{1}{4.67} \frac{\left(\mathrm{~s}^{*} \mathrm{C} 5^{*} \mathrm{R} 2+1\right)^{*}\left(\mathrm{~s}^{*} \mathrm{C} 4^{*}(\mathrm{R} 1+112 \mathrm{~K})+1\right)}{\left(\mathrm{s}^{*} 4^{*} \mathrm{R} 1+1\right)^{*}\left(\mathrm{~s}^{*} \mathrm{C} 5^{*}(\mathrm{R} 5+41.34 \mathrm{~K})+1\right)}
$$

If only bass boost is required the external components R1 and C4 can be deleted, minimizing the external component count.
If this device is selected only three inputs will be available to input select (input 1 -input 3). For systems where loudness compensation is not required the user may choose the LMC1992 or simply eliminate the components associated with the loudness pin and being careful when programming to always keep the loudness function off (see Table I).
The data bit used to enable or disable the loudness function is embedded in the input data select data word as D3. Thus care must be taken to send a complete data word (loudness on/off and input select data) in order to prevent erroneous operation.

## FADER FUNCTION

Since all four fader outputs LR, LF, RR, RF are all independently adjustable, a balance control would be redundant. The balance function is accomplished via software by simultaneously changing both front and rear faders on the same channel by the desired amount of balance. Since 40 dB of attenuation is available this should satisfy most any balance requirements.
SYSTEM CONNECTION


TL/H/9048-12
FIGURE 11. System Block Diagram Showing Inclusion of DNR ${ }^{\oplus}$ Noise Reduction and Equalizer (LMC843, LMC835) (One Channel Only-LMC1993).

Section 2 Radio Circuits

## Section 2 Contents

Definition of Terms ..... 2-3
Selection Guide ..... 2-4
LM1800 Phase-Locked Loop FM Stereo Demodulator ..... 2-8
LM1863 AM Radio System for Electronically Tuned Radio ..... 2-11
LM1865/LM1965/*LM2065 Advanced FM IF System ..... 2-23
LM1866 Low Voltage AM/FM Receiver ..... 2-37
LM1868 AM/FM Radio System ..... 2-44
LM1870 Stereo Demodulator with Blend ..... 2-52
LM1871 RC Encoder/Transmitter ..... 2-58
LM1872 Radio Control Receiver/Decoder ..... 2-74
LM1884 TV Stereo Decoder ..... 2-93
LM3089 FM Receiver IF System ..... 2-96
LM3189 FM IF System ..... 2-102
LM3361 A Low Voltage/Power Narrow Band FM IF System ..... 2-109
LM3820 AM Radio System ..... 2-114
LM4500A High Fidelity FM Stereo Demodulator with Blend ..... 2-118
TBA120S IF Amplifier and Detector ..... 2-125

# Radio Circuits Definition of Terms 

AGC dc Output Shift: The shift of the quiescent IC output voltage of the AGC section for a given change in AGC central voltage.
AGC Figure of Merit: The widest possible range of input signal level required to make the output signal drop by a specified amount from the specified maximum output level. Typical F.O.M. numbers are from 40 dB to 50 dB , for domestic radios and about 60 dB for automotive radios (for -10 dB output level change).
AGC Input Current: The current required to bias the central voltage input of the AGC section.
AM Rejection Ratio: The ratio of the recovered audio output produced by a desired FM signal of specified level and deviation to the recovered audio output produced by an unwanted AM signal of specified amplitude and modulating index.
Channel Separation: The level of output signal of an undriven amplifier with respect to the output level of an adjacent driven amplifier.
Detection Bandwidth: That frequency range about the free running frequency of the tone decoder/phase locked loop where a signal above a specified level will cause a detected signal condition at the output.
Detection Bandwidth Skew: The measure of how well the detection bandwidth is centered about the free running frequency. It is equal to the maximum detection bandwidth frequency plus the minimum detection bandwidth frequency minus twice the free running frequency.
Hold In Range: That range of frequencies about the free running frequency for which the phase locked loop will stay in lock if initially starting out in lock.
Input Resistance: The ratio of the change in input voltage to the change in input current on either input with the other grounded.
Input Sensitivity: The minimum level of input signal at a specified frequency required to produce a specified signal-to-noise ratio at the recovered audio output.
Input Voltage Range: The range of voltages on the input terminals for which the amplifier operates within specifications.
Large-Signal Voltage Gain: The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.
-3 dB Limiting Sensitivity: In FM the input signal level which causes the recovered audio output level to drop 3 dB from the output level with a specified large signal input.
Lock In Range: That range of frequencies about the free running frequency for which the phase locked loop will come into lock if initially starting out of lock.
Maximum Sweep Rate: The maximum rate that the VCO may be made to vary its oscillating frequency over its Sweep Range.
Output Resistance: The ratio of the change in output voltage to the change in output current with the output around zero.
Output Voltage Swing: The peak output voltage swing, referred to zero, that can be obtained without clipping.
Phase Detector Sensitivity: The change in the output voltage of the phase detector for a given change in phase between the two input signals to the phase detector.
Power Bandwidth: The power bandwidth of an audio amplifier is the frequency range over which the amplifier voltage gain does not fall below 0.707 of the flat band voltage gain specified for a given load and output power.
Power bandwidth also can be measured by the frequencies at which a specified level of distortion is obtained while the amplifier delivers a power output 6 dB below the rated output. For example, an amplifier rated a 60 W with $\leq 0.25 \%$ THD, would make its power bandwidth measured as the difference between the upper and lower frequencies at which $0.25 \%$ distortion was obtained while the amplifier was delivering 30W.
Power Supply Rejection: The ratio of the change in input offset voltage to the change in power supply voltages producing it.
Slew Rate: The internally limited rate of change in output voltage with a large amplitude step function applied to the input.
Supply Current: The current required from the power supply to operate the amplifier with no load and the output at zero.
Sweep Range: That ratio of maximum oscillating frequency to minimum operating frequency produced by varying the central voltage of the VCO from its maximum value to its minimum value with fixed values of timing resistance and capacitance.
VCO Sensitivity: The change in operating frequency for a given change in VCO central voltage.

## Radio Circuits Selection Guide

## AM RF/IF Detector

|  | Portable | Home | Auto | Synthesized | Pin Count (Dip Package) | Supply <br> Voltage | Supply Current | Input Sensitivity for 20 dB S/N Ratio | AM and <br> FM IF | Audio <br> Power Amplifier | Internal <br> Detector | Meter <br> Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM1863 | - | - | $\bullet$ | - | 20* | 7-16 | 8.3 mA | $30 \mu \mathrm{~V}$ |  |  | - | - |
| LM1866 | - | - |  |  | 20 | 3-15 | 15 mA | $25 \mu \mathrm{~V}$ | - |  | - |  |
| LM1868 | $\bullet$ | $\bullet$ |  |  | 20 | 4.5-15 | 22 mA | $12 \mu \mathrm{~V}$ | - | - | - |  |
| LM3820 | - | - | $\bullet$ |  | 14 | 4.5-16 | 18 mA | $35 \mu \mathrm{~V}$ |  |  |  |  |

*SO Surface Mount Package Only

|  | Portable | Home | Auto | Pin Count <br> Dip <br> Package | Supply <br> Voltage | Supply <br> Current | THD | Separation | Blend | High <br> Cut | Lamp <br> Driver | Output <br> Buffer | ARI <br> Interference <br> Rejection |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM1800 |  | $\bullet$ |  | 16 | $10-18$ | 21 mA | $0.4 \%$ | 45 dB |  |  | $\bullet$ | $\bullet$ |  |
| LM1870 | $\bullet$ | $\bullet$ | $\bullet$ | 20 | $7-15$ | 26 mA | $0.05 \%$ | 45 dB | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |  |
| LM1884* |  | $\bullet$ |  | 16 | $8-16$ | 35 mA | $0.1 \%$ | - |  |  | $\bullet$ | $\bullet$ |  |
| LM4500A | $\bullet$ | $\bullet$ | $\bullet$ | 16 | $8-16$ | 35 mA | $0.1 \%$ | 40 dB |  |  | $\bullet$ | $\bullet$ | $\bullet$ |

*TV Stereo Decoder

Radio Remote Control

|  | Function | Pin Count (Dip Package) | Supply Voltage | Supply Current | Channels |  | Frequency Range |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Analog | Digital |  |
| LM1871 | Encoder/Transmitter | 18 | 4.5-15V | 14 mA | up to 6 | 2 | up to 72 MHz |
| LM1872 | Decoder/Receiver | 18 | 2.5-7V | 13 mA | 2 | 2 | up to 72 MHz |




TL/XX/0011-1

Portable Radio (Stereo)




Home Stereo System (Audio Power < 10W)


TL/XX/0011-7

Home Component Stereo (Audio Power > 10W)


National Semiconductor Corporation

## LM1800 Phase-Locked Loop FM Stereo Demodulator

General Description
The LM1800 is a second generation integrated FM stereo demodulator using phase locked loop techniques to regenerate the 38 kHz subcarrier. The numerous features integrated on the die make possible a system delivering high fidelity sound while still meeting the cost requirements of inexpensive stereo receivers. More information available in AN-81.

## Features

- Automatic stereo/monaural switching
- 45 dB power supply rejection
- No coils, all tuning performed with single potentiometer
- Wide operating supply voltage range
- Excellent channel separation
- Emitter follower output buffers


## Connection Diagram

Order Number LM1800N See NS Package Number N16A


TL/H/7888-1
Top View

## Typical Application



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage 18 V
Power Dissipation (Note 3) 1500 mW

Operating Temperature Range Operating Supply Voltage Range Storage Temperature Range Lead Temperature (Soldering, 10 sec )
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

$$
+10 \mathrm{~V} \text { to }+18 \mathrm{~V}
$$

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
260^{\circ} \mathrm{C}
$$

## Electrical Characteristics (Note 1)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current | Lamp "Off" |  | 21 | 30 | mA |
| Lamp Driver Saturation | 100 mA Lamp Current |  | 1.3 | 1.8 | $\checkmark$ |
| Lamp Driver Leakage |  |  | 1.0 |  | nA |
| Pilot Level for Lamp "ON" | Pin 11 Adjusted to 19.00 kHz |  | 15 | 20 | mVrms |
| Pilot Level for Lamp "OFF" | Pin 11 Adjusted to 19.00 kHz | 3.0 | 7.0 |  | mVrms |
| Stereo Lamp Hysteresis |  | 3.0 | 6.0 |  | dB |
| Stereo Channel Separation | $\begin{aligned} & 100 \mathrm{~Hz} \text { (Note 2) } \\ & 1000 \mathrm{~Hz} \text { (Note 2) } \\ & 10000 \mathrm{~Hz} \text { (Note 2) } \end{aligned}$ | 30 | $\begin{aligned} & 40 \\ & 45 \\ & 45 \end{aligned}$ |  | dB <br> dB <br> dB |
| Monaural Channel Unbalance | $200 \mathrm{mVrms}, 1000 \mathrm{~Hz}$ Input |  | 0.3 | 1.5 | dB |
| Monaural Voltage Gain | $200 \mathrm{mVrms}, 400 \mathrm{~Hz}$ Input | 140 | 200 | 260 | mVrms |
| Total Harmonic Distortion | $500 \mathrm{mVrms}, 1000 \mathrm{~Hz}$ Input |  | 0.4 | 1.0 | \% |
| Total Harmonic Distortion | $500 \mathrm{mVrms}, 1000 \mathrm{~Hz}$ Input, 1800A Only |  | 0.1 | 0.3 | \% |
| Capture Range | 25 mVrms of Pilot | $\pm 2.0$ |  | $\pm 6.0$ | \% of $f_{0}$ |
| Supply Ripple Rejection | 200 mVrms of 200 Hz Ripple | 35 | 45 |  | dB |
| Dynamic Input Resistance |  | 20 | 45 |  | $\mathrm{k} \Omega$ |
| Dynamic Output Resistance |  | 900 | 1300 | 2000 | $\Omega$ |
| SCA Rejection | (Note 4) |  | 70 |  | dB |
| Ultrasonic Freq. Rejection | Combined 19 and 38 kHz , Ref. to Output |  | 33 |  | dB |

Note 1: $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}^{+}=12 \mathrm{~V}$ unless otherwise stated.
Note 2: The stereo input signal is made by summing 123 mVrms LEFT or RIGHT modulated signal with 25 mVrms of 19 kHz pilot tone, measuring all voltages with an average responding meter calibrated in rms. The resulting waveform is about $800 \mathrm{mVp}-\mathrm{p}$.
Note 3: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Note 4: Measured with a stereo composite signal consistency of $80 \%$ stereo, $10 \%$ pilot and $10 \%$ SCA as defined in the FCC Rules on Broadcasting.
Note 5: VCO "OFF" curve represents the distortion attainable using good 19 kHz and 38 kHz filters.

Typical Performance Characteristics


TL/H/7888-3



TL/H/7888-4


TL/H/7888-6

## LM1863 AM Radio System for <br> Electronically Tuned Radios

## General Description

The LM1863 is a high performance AM radio system intended primarily for electronically tuned radios. Important to this application is an on-chip stop detector circuit which allows for a user adjustable signal level threshold and center frequency stop window. The IC uses a low phase noise, levelcontrolled local oscillator.
Low phase noise is important for AM stereo which detects phase noise as noise in the L-R channel. A buffered output for the local oscillator allows the IC to directly drive a phase locked loop synthesizer. The IC uses a RF AGC detector to gain reduce an external RF stage thereby preventing overload by strong signals. An improved noise floor and lower THD are achieved through gain reduction of the IF stage. Fast AGC settling time, which is important for accurate stop detection, and excellent THD performance are achieved with the use of a two pole AGC system. Low tweet radiation
and sufficient gain are provided to allow the IC to also be used in conjunction with a loopstick antenna.

## Features

- Low supply current
- Level-controlled, low phase noise local oscillator
- Buffered local oscillator output
- Stop circuitry with adjustable stop threshold and adjustable stop window
- Open collector stop output
- Excellent THD and stop time performance
- Large amount of recovered audio

RF AGC with open collector output
© Meter output
』 Compatible with AM stereo

## Block Diagram



TL/H/5185-1
Order Number LM1863M
See NS Package Number M20B

## Absolute Maximum Ratings

| Supply Voltage | 16 V |
| :--- | ---: |
| Package Dissipation (Note 1) | 1.7 W |
| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |


| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Soldering Information |  |
| Small Outline Package |  |
| $\quad$ Vapor Phase $(60 \mathrm{sec})$ | $215^{\circ} \mathrm{C}$ |
| Infrared $(15 \mathrm{sec})$ | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" (Appendix D) for other methods of soldering surface mount devices.

## Electrical Characteristics

(Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=12 \mathrm{~V}, \mathrm{SW} 1=$ Position 1, SW2 $=$ Position 2, unless indicated otherwise)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| STATIC CHARACTERISTICS |  |  | 8.3 | 12.5 | mA |
| Supply Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{mV}$ |  | 5.6 |  | V |
| Pin 16, Regulator Voltage |  | 7 |  | 16 | V |
| Operating Voltage Range | $($ See Note 2) |  | 0.1 |  | $\mu \mathrm{~A}$ |
| Pin 3 Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{mV}$ |  | .15 |  | V |
| Pin 9, Low Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{mV}, \mathrm{SW} 2=$ Position 1 |  | 0 |  | V |
| Pin 17, Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{mV}$ |  |  |  |  |

DYNAMIC CHARACTERISTICS: ( $\mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}, \mathrm{M}=0.3$ )

| Maximum Sensitivity | $\mathrm{V}_{\text {IN }}$ For $\mathrm{V}_{\text {AUDIO }}=6 \mathrm{mVrms}$ |  | 7.5 |  | $\mu \mathrm{V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 20 dB Quieting Sensitivity | $\mathrm{V}_{\text {IN }}$ for 20 dB S/N in Audio |  | 15 | 30 | $\mu \mathrm{V}$ |
| Maximum Signal to Noise Ratio | $\mathrm{V}_{\text {IN }}=10 \mathrm{mV}$ | 40 | 54 |  | dB |
| Total Harmonic Distortion | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{mV}$ |  | . 26 |  | \% |
| Total Harmonic Distortion | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{mV}, \mathrm{M}=0.8$ |  | . 63 | 2 | \% |
| Audio Output Level | $\mathrm{V}_{\text {IN }}=10 \mathrm{mV}$ | 80 | 120 | 160 | mVrms |
| Overload Distortion | $\mathrm{V}_{\mathrm{IN}}=50 \mathrm{mV}, \mathrm{M}=0.8$ |  | 7.5 |  | \% |
| Meter Output Voltage | $\mathrm{V}_{\text {IN }}=100 \mu \mathrm{~V}$ |  | 0.5 |  | V |
| Meter Output Voltage | $\mathrm{V}_{\text {IN }}=10 \mathrm{mV}$ |  | 4.6 |  | V |
| Local Oscillator Output Level on Pin 19 | (See Note 3), SW1 = Position 1 | 100 | 147 |  | mVrms |
| Local Oscillator Output Level on Pin 19 | (See Note 3), SW1 = Position 2 |  | 125 |  | mVrms |
| Stop Detector Valid Station Frequency Window | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{mV}$, difference between the two frequencies at which Pin $9<1$, SW2 $=$ Position 1 | 2.5 | 4 | 5.5 | kHz |
| Stop Detector Valid Station Signal Level Threshold | Find $\mathrm{V}_{\mathrm{IN}}$ for which Pin $9>1 \mathrm{~V}$, SW2 = Position 1 | 8 | 16 | 70 | $\mu$ Vrms |
| RF AGC Threshold | Find $\mathrm{V}_{\text {IN }}$ that produces $10 \mu \mathrm{~A}$ of current into Pin 3 | 3 | 6 | 10 | mVrms |
| Pin 3 Low Output Level | $\mathrm{V}_{\text {IN }}=30 \mathrm{mV}$ |  | 0.1 |  | V |
| Pin 9 Leakage Current | $\mathrm{V}_{\text {IN }}=30 \mathrm{mV}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| Pin 17 Output Resistance | $\mathrm{V}_{\text {IN }}=10 \mathrm{mV}$ |  | 825 |  | $\Omega$ |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $\mathrm{T}_{\mathrm{j}(\mathrm{MAX})}=150^{\circ} \mathrm{C}$ and $\theta_{j A}=85^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: All data sheet specifications are for $\mathrm{V}+=12 \mathrm{~V}$ and may change slightly with supply.
Note 3: The local oscillator level at Pin 19 is identical to the level at Pin 18 since Pin 19 is an emitter follower off of Pin 18.

## Test Circuit



TL/H/5185-2

Typical Performance Characteristics (From Test Circuit)




## Performance Characteristics of Applications Circuit




TL/H/5185-15


TL/H/5185-16


TL/H/5185-13

The following procedure was used to measure cross modulation:

1. Tune the radio to the center frequency of interest and ${ }^{\text {ºnen }} \mathrm{V}_{\mathrm{GEN}}$, to this same frequency.
2. Set at $\mathbf{0} \mathbf{~ d B}$ audio reference with $V_{G E N},=10 \mathrm{mV}$ RMS and $\mathbf{3 0 \%} \mathrm{AM}$ mod; $\boldsymbol{f}_{\mathrm{MOD}}=\mathbf{1} \mathbf{~ k H z}$.
3. Remove the modulation from $\mathrm{V}_{\mathrm{GEN} 1}$ and set the level of $\mathrm{V}_{\mathrm{GEN} 1}$ -
4. Set the modulation level of $\mathrm{V}_{\mathrm{GEN} 2}=80 \%$ at $\mathrm{f}_{\mathrm{MOD}}=1 \mathbf{k H z}$ and tune $\mathrm{V}_{\mathrm{GEN} 2} \pm \mathbf{4 0} \mathbf{~ k H z}$ away from center frequency.
5. Increase the level of $\mathrm{V}_{\mathrm{GEN} 2}$ until -40 dB of audio is recovered. The level of $\mathrm{V}_{\mathrm{GEN}}$ is the cross modulation measurement.

Additional Performance Information:

* THD for $80 \%$ modulation for $f_{M O D}=1 \mathrm{kHZ}$ at:
$V_{G E N}=1 \mathrm{~V}$ is $0.5 \%$
$V_{G E N}=10 \mathrm{mV}$ is $0.4 \%$
* Tweet $<2 \%$ at all input levels.
* Typical time for valid stop indication < 50 ms .

Note: Tweet is an audio tone produced by the 2nd and 3rd harmonic of the IF beating against the received signal. It is measured as an equivalent modulation level: ie, $30 \%$ tweet has the same amplitude at the detector as a desired signal with $30 \%$ modulation.

IC External Components (See Application Circuit)

| Component | Typical Value | Comments |
| :---: | :---: | :---: |
| C1 | $2.2 \mu \mathrm{~F}$ | Sets dominant AGC pole, affects stop time and THD. |
| C2 | $1 \mu \mathrm{~F}$ | Sets non-dominant AGC pole, affects stop time and THD. |
| C3 | $0.33 \mu \mathrm{~F}$ | Stop level threshold decoupling, affects stop time and sensitivity of stop detector to large modulation peaks. |
| C4 | $10 \mu \mathrm{~F}$ | Supply decoupling, low frequency. |
| C5 | $0.1 \mu \mathrm{~F}$ | Supply decoupling, high frequency. |
| C6 | $1 \mu \mathrm{~F}$ | IF decouple, affects IF gain. |
| C7 | $0.005 \mu \mathrm{~F}$ | Audio output filter, removes IF ripple from detector. |
| C8 | $10 \mu \mathrm{~F}$ | Regulator decouple, low frequency. |
| C9 | $0.1 \mu \mathrm{~F}$ | Regulator decouple, high frequency. |
| C10 | 470 pF | Pad capacitor for varactor, affects tracking. |
| C11 | $2 \mu \mathrm{~F}$ | RF AGC decouple, affects stop time and THD. |
| C12 | $0.33 \mu \mathrm{~F}$ | RF AGC high frequency decouple. |
| C14 | $0.1 \mu \mathrm{~F}$ | Local oscillator output coupling. |
| C19 | $0.001 \mu \mathrm{~F}$ | Sets gain at high end of AM band. |
| C26 | $0.005 \mu \mathrm{~F}$ | Sets gain at low end of AM band. |
| C28 | $0.01 \mu \mathrm{~F}$ | Couples RF stage output to mixer input, keep small to insure proper stop time performance when RF AGC is active. |
| R1 | 300k Pot. | Sets level stop threshold. |
| R2 | 12k | Sets size of stop window. |
| R3 | 50k | Open collector pull up resistor. |
| R4 | 1 k 3 | IF filter termination, and gain set. |
| R5 | 10k | Sets RC time constant on audio outputs, smaller values may cause distortion of high frequencies. |
| R6 | 200k | Sets gain of IF stage, affects noise floor and sensitivity. |
| R7 | Meter Dependent | Sets full-scale deflection of meter. |
| R8 | 100k | Sets gain and threshold of RF AGC. |
| R9 | $100 \Omega$ | Aids mixer output decoupling. |
| R19 | 10k | Sets 2'nd pole in RF AGC, affects THD for large input signals. |
| R21 | $1.2 \mathrm{M} \Omega$ | Biases pin 5 to 0.4 volts which permits shorter stop time. |
| R24 | $820 \Omega$ | Sets system gain. |
| D1, D2, D3, | TOKO KV1235Z or Equivalent | Varactor diodes. |
| Resonator | $\begin{gathered} 450 \mathrm{kHz} \pm 1 \mathrm{kHz} \\ \text { Murata* }^{*}, \text { BFU450C4N } \end{gathered}$ | Parallel type resonator. |
| IF filter | $\begin{gathered} \text { Murata* }^{2} \\ \text { CFU450F5 } \end{gathered}$ | Sets selectivity and tone response. |

[^8]
## Comments

Sets dominant AGC pole, affects stop time and THD.
Sets non-dominant AGC pole, affects stop time and THD.

Stop level threshold decoupling, affects stop time and sensitivity of stop detector to ion peaks.

Supply decoupling, low frequency.
Supply decoupling, high frequency.
IF decouple, affects IF gain.
Audio output filter, removes IF ripple from detector.
Regulator decouple, low frequency.
Regulator decouple, high frequency.
Pad capacitor for varactor, affects tracking.
RF AGC decouple, affects stop time and THD.
RF AGC high frequency decouple.
Local oscillator output coupling.
Sets gain at high end of AM band.
Sets gain at low end of AM band.
kep small to insure proper stop time performance when RF AGC is active.

Sets level stop threshold.
Sets size of stop window.
Open collector pull up resistor.

Sets RC time constant on audio outputs, smaller values may cause distortion of high frequencies.
Sets gain of IF stage, affects noise floor and sensitivity.
Sets full-scale deflection of meter.
Sets gain and threshold of RF AGC.
Aids mixer output decoupling.
Sets 2'nd pole in RF AGC, affects THD for large input signals.

Biases pin 5 to 0.4 volts which permits stop time.
ets system gain.
Varactor diodes.

Parallel type resonator.

Sets selectivity and tone response.

## Performance Characteristics of Applications Circuit (Continued)

Part No. 5MFC-A087YRT TOKO


TL/H/5185-17
Center Frequency $=2 \mathrm{MHz}$ $\mathrm{Qu}>50$ at 2 MHz


TL/H/5185-19
Center Frequency $=450 \mathrm{kHz}$ $\mathrm{Qu}>100$ at 450 kHz

Part No. 7TRS-A5610CI TOKO


TL/H/5185-18
$\mathrm{Qu}>95$ at 1 MHz
$L_{4-6}=200 \mu \mathrm{H}$

Part No. 7NRES-A5627AAG TOKO

Center Frequency $=450 \mathrm{kHz}$ Qu > 100 at 450 kHz


Part No. 7TRS-A5609AO


Center Frequency $=1 \mathrm{MHz}$
$\mathrm{Qu}>95$ at 1 MHz
$L_{1-3}=110 \mu \mathrm{H}$

## Layout Considerations

Although the pinout of the LM1863 has been chosen to minimize layout problems, some care is required to insure proper performance. If the LM1863 is used with a loopstick antenna, care in the placement of C3 must be observed in order to minimize tweet radiation. Orient C3 parallel to the axis of the loopstick and as far away as possible. Keep C3 close to the IC. The ground on C6 should be located near the ground terminal of the 450 kHz ceramic filter. C11 should be located near Q2 and C12 should be located near the IC. Also, the resonator on Pin 7 and resistor R2 should be located near the IC in order to minimize tweet radiation.

The mixer output, Pin 10 and the IF input, Pin 11, traces should be as short as possible to prevent stray pick up from the resonator.

## Applications Information

(See typical application and LM1863 schematic diagram.) STOP DETECTOR
There are two criteria that determine when an electronically tuned radio is tuned to a valid station. The first criterion is that the incoming signal be of sufficient strength to be listenable. The second criterion requires that the radio be tuned

PC Layout (Component Side)


## Applications Information (Continued)

to the center frequency of the incoming station. Both the signal strength threshold and the center tune window are externally adjustable.
The signal strength threshold is set by resistor R1. Increasing the value of this resistor will reduce the signal level threshold. There is no difficulty in setting the signal strength threshold, either above or below the AGC threshold.
Resistor R2 sets the center tune window. The incoming station is considered to be center tuned whenever the frequency of the signal at the IF output falls within the center tune window. Increasing the value of R2 will narrow the window, while decreasing R2 will widen the window. Since there is some interaction between R2 and R1, R2 should be chosen before R1. In the United States, stations within the AM band are spaced no closer than 10 kHz apart. Consequently, the controller should be set up to stop every 10 kHz within the AM band when the ETR is in scan mode. A center tune window anywhere less than $\pm 10 \mathrm{kHz}$ is therefore adequate in determining the center tune condition, though a narrower stop window is desirable in order to minimize the chance that side bands from a strong adjacent channel will fall within the stop window.
Because of asymmetry in the resonator amplitude characteristic, the center tune stop window will not be symmetric about the center frequency of the resonator. This is not a problem as long as the stop window brackets the center frequency of the IF and does not extend into the next channel. However, in order to avoid any problems in this regard it is recommended that the resonator center frequency deviate no more than $\pm 1 \mathrm{kHz}$ from the center frequency of the IF.
The stop output, Pin 9, is an open collector NPN transistor. This output must be taken to a positive voltage through a load resistor, R3. A valid stop condition is indicated by a high output level on Pin 9 (i.e., the NPN is turned off). The voltage on this pin should not exceed 16 volts.

## STOP DETECTOR STOP TIME

The amount of time required for the LM1863 to output an accurate stop indication on Pin 9 is defined as the stop time. The stop time determines how quickly the ETR can scan across the AM band. There are several factors that influence the stop time. Since the signal level stop function operates in conjunction with the Automatic Gain Control (AGC), the AGC settling time is a critical factor. This settling time is dominated by the low frequency AGC pole which is set by C1 and internal IC resistances. Decreasing C1 will decrease the AGC settling time but increase total harmonic distortion, THD, of the recovered audio. A good compromise between AGC settling time and THD is very difficult to reach with a single pole AGC system. Consequently, the LM1863 has been designed with a second, higher frequency, AGC pole. This non-dominant pole is externally set by capacitor C 2 . As a result, C 1 can be made much smaller than it otherwise could for an equivalent amount of THD. Reducing C1 will reduce the stop time. The combination of C 1 and C 2 as shown in the applications circuit results in a stop time of less than 50 ms for most input conditions, while at the same time the circuit achieves $.9 \%$ THD at $80 \%$ modulation with 400 Hz modulation frequency at 10 mV input signal strength. Had C2 not been present the stop time would still be 50 ms but the THD for similar input conditions would be $8 \%$. By decreasing both C 1 and C 2 (keeping the ratio of $\mathrm{C} 1 / \mathrm{C} 2$ constant) the stop time can be reduced at the expense of THD, while the converse is also true.

The addition of a second pole to the AGC response does add some ringing to the AGC voltage following signal transients. The frequency, duration and amount of ringing are dependent on where both AGC poles are placed and to some extent the input signal conditions. The amount of ringing should be kept to a minimum in order to insure proper stop indications. The amount of ringing can be reduced by either reducing C2 (this will increase THD) or by increasing C 1 (this will improve THD but increase stop time).
If the ratio of $\mathrm{C} 1 / \mathrm{C} 2$ is made too small, an increase in low frequency noise may be noticed resulting from the peaking that a closed loop two pole system exhibits near the unity gain frequency. The extent of this peaking can be observed by examining the amount of recovered audio at various low frequency modulations. In general, the values shown reach a good compromise between THD, stop time, ringing and low frequency noise.
The center tuning detector on the LM1863 passes the signal at the IF output through a limiting amplifier which removes most of the modulation from the IF waveform. The output of this limiter is then applied to the resonator on Pin 7. Unfortunately, large modulation peaks are not completely removed by the limiting amplifier. Without C3, these large modulation peaks would cause glitches on the stop output when the LM1863 was tuned to a valid station. C3 acts to reduce these glitches by filtering the output of the center tune circuit. C3, however, also affects the stop time and cannot be made arbitrarily large. A time constant of about 30 ms on Pin 5 gives the best compromise. R21 biases Pin 5 to about .4 volts, which is below the stop threshold at this point. This biasing results in a shorter stop time.
Extra precaution can be taken within the software of the controller IC to further insure accurate stop detector performance over a wide variety of input signal conditions. A typical controller IC stop algorithm is as follows:

The controller waits the first 10 ms after the LM1863 is tuned to the next channel. The controller then samples the LM1863 stop output 10 times within the next 40 ms . If no high output is sensed within that time the controller concludes there is no valid station at the frequency and moves to the next channel. If, however, at least one high output is detected within the first 50 ms the controller waits an additional 200 ms and at the end of that time re-samples the stop output in order to make its final stop determination.

## RF AGC

The RF AGC detector is designed to control the gain of an external RF amplifier which is placed between the antenna and the mixer input. The RF AGC operates by detecting when the input signal to the mixer reaches 6 mVrms , the RF AGC threshold. When the mixer input signal reaches this level the RF AGC is activated and will hold the mixer input level relatively constant at the level of the RF AGC threshold. The gain of the RF AGC determines how constant the RF AGC can control the RF output. The LM1863 RF AGC is high gain and consequently the RF AGC output, Pin 3 , will transition from high to low over a very narrow input range to the mixer when the LM1863 is examined in an OPEN LOOP condition. However, in a radio where the RF AGC controls the RF gain, a CLOSED LOOP negative feedback system is established. In this application the RF AGC output will transition from high to low over a large range of signal levels to the input of the RF stage.

## Applications Information (Continued)

The RF AGC threshold has been carefully chosen to prevent overloading the mixer, which would cause distortion and tweet problems. However, the threshold level is sufficiently large to minimize the possibility of strong adjacent stations de-sensitizing the radio by activating the RF AGC and thereby gain reducing the RF front end.
The RF AGC output, Pin 3, is an open collector NPN transistor. This collector must be tied to a positive voltage through a load resistor, R8. Furthermore, decoupling is required (C11 and C12) in order to insure that the RF AGC does not induce significant distortion in the recovered audio. However, the tradeoff between good THD performance and fast stop time is not too severe for the RF AGC because large changes in the RF AGC level are unlikely when moving between adjacent channels. This is because the selectivity in the RF stage is not great enough to cause abrupt signal level changes at the mixer input as the radio is tuned. Thus, since the RF AGC does not have to follow abrupt signal level changes, the time constant on the AGC output can be relatively long which allows for good THD performance. C12 is required in order to insure good RF decoupling of signals at the RF AGC output, and sets the non-dominant pole.
The RF AGC $10 \mu \mathrm{~A}$ threshold is fixed at 6 mVrms at the mixer input. However, due to the gain of the RF stage and losses through the RF transformers, this level may be different when referenced to the antenna input. For the application circuit shown the RF threshold occurs at 2 mVrms at the dummy antenna input. Thus, the RF AGC threshold can effectively be adjusted by altering the gain of the RF stage. The value of R8 also has some affect on the RF AGC threshold of the application circuit. Smaller values will tend to increase the threshold while larger values will tend to reduce the threshold.

## GAIN DISTRIBUTION

The purpose of this section is to clarify some of the tradeoffs involved in redistributing gain from one portion of the radio to another. An AM radio basically has three gain blocks consisting of the RF stage, the mixer, and the IF stage. The total gain of these three blocks must be sufficiently large as to insure reception of weak stations. Given then a fixed amount of required gain how does distributing this gain among the three blocks affect the radio performance?
Large amounts of gain in the RF stage will have the effect of decreasing the RF AGC threshold. A decreased RF AGC threshold means that it is more likely that strong adjacent stations can activate the RF AGC and desensitize the radio. Also, a lot of RF gain implies large signals across the RF varactor diodes, which is undesirable for good tracking and can result in overloading these varactors which can cause cross modulation. On the other hand, high RF gain insures good noise performance and improved THD.
High mixer gain implies large signal swings at the mixer output, especially on AGC transients. These large signal swings could cause the mixer ouput transistors to saturate and also could overload the IF stage. On the other hand, redistributing the gain from the IF to the mixer would improve the noise performance of the radio. The gain of the mixer can be controlled moving the tap on the mixer output transformer, T4.
Since the output signal level of the IF is held constant by the AGC, increasing gain in the IF has the effect of reducing the
signal level at the IF input. Noise sources at the IF input therefore become a larger percentage of the IF input signal thereby degrading the $\mathrm{S} / \mathrm{N}$ floor of the radio. For this reason, the LM1863 employs 20 dB of IF AGC. The IF gain of the LM1863 is adjustable by changing the tap across the IF ouput coil, or by changing the ratio of R24 to R4.
The gain distribution for the application circuit is as follows:


The IF gain could also be varied by changing the value of R6 across the IF output coil. However, it is a good idea to maintain a high Q IF tank in order to achieve good adjacent channel rejection. In order to prevent distortion due to overloading the IF amplifier, it is important that the impedance Pin 14 sees looking into the IF output tank, T5, does not go below 3K ohms.
The above gain distribution is prior to any AGC action in the radio. This distribution represents a good compromise between the various tradeoffs outlined previously.

## LEVEL CONTROLLED LOCAL OSCILLATOR

Tracking of the RF varactors with the local oscillator varactor is a serious consideration in order to insure adequate performance of the ETR radio. Due to non-linear capacitance versus voltage characteristic of the varactor, large signals across these varactors will tend to modulate their capacitance and cause tracking problems. This problem is compounded further if the level of the signals across the varactors change. In an AM radio, the local oscillator frequency changes a ratio of two to one. The Q of the oscillator tank remains fairly constant over this range. Thus, since $\mathrm{Q}=\mathrm{R}_{\mathrm{P}} / \omega \mathrm{L}=$ Constant, this implies that $\mathrm{R}_{\mathrm{P}}\left(\mathrm{R}_{\mathrm{P}}=\right.$ unloaded parallel resistance of the tank) must change two to one. The internal level-control loop prevents the two to one change in AC voltage across the tank which the change in the $\mathrm{R}_{\mathrm{p}}$ would otherwise cause.
Phase jitter of the local oscillator is very important in regard to AM stereo, where L-R information is contained in the phase of the carrier. Local oscillator jitter has the effect of modulating the L-R channel with phase noise, thus degrading the stereo signal to noise performance. Great care has been taken in the design of the LM1863 local oscillator to insure that phase jitter is a minimum. In fact the dominant source of phase jitter is the high impedance resistor drive to the varactor. The thermal noise of the resistor modulates the varactor voltage, thus causing phase jitter.

## VARACTOR TUNED RF STAGE

Electronically tuned car radios require the use of a tuned RF stage prior to the mixer. Many of the performance charac-

## Applications Information (Continued)

teristics of the radio are determined by the design of this stage. Generally speaking it is very difficult to design an integrated RF stage in bipolar, as bipolar transistors do not have good overload characteristics. Thus, the RF stage is usually designed using discrete components. Because of this there is a great deal of concern with minimizing the number of discrete components without severely sacrificing performance. The applications circuit RF stage does just this.
The circuit consists of only two active devices, an N-channel JFET, Q1, which is connected in a cascode type of configuration with an NPN BJT, Q2. Both Q1 and Q2 are varactor tuned gain stages. Q2 also serves to gain reduce Q1 when Q2's base is pulled low by the RF AGC circuit on the LM1863. The gain reduction occurs because Q1 is driven into a low gain resistive region as its drain voltage is reduced. R10 and C15 set the gain of the 1'st RF stage which is kept high (about 19 dB ) for good low signal, signal/noise performance. The gain of the front end to the mixer input referenced to the generator output is about +10 dB .
T2 in conjunction with D1, C21 and C26 form the 1'st tuned circuit. C26 does not completely de-couple the RF signal at the cathode of the varactor. In fact, the combination of C26 and C19 act to keep the gain of the whole RF stage constant over the entire AM band. Without special care in this regard the gain variation could be as high as 14 dB . This gain variation would result from the increase in impedance at the secondary's of T2 and T1 as the tuned frequency is increased. The increased impedance results from a constant $\mathrm{Q}=\mathrm{Rp} /(\mathrm{wL})$ of the tanks over the AM band. With C26 and C19 the gain is held constant to within 6 dB (including the tracking error) over the entire AM band.
C27 de-couples RF signal from the top of T2's primary and allows Q2 to operate properly. C18 is a coupling capacitor which in conjunction with C19 couples the signal from the 1'st RF stage to the 2'nd RF stage. R20 acts to isolate this signal from AC ground at C 11 . R19 acts in conjunction with C12 to set a high frequency (ie: non-dominant) RF AGC pole which is important for low distortion when the RF AGC is active. The dominant RF AGC pole is set by R8 and C11. Q2 is a high beta transistor allowing for little voltage drop across R20 and R8 due to base current. This keeps the emitter of Q2 sufficiently high (in the absence of RF AGC) to bias Q1 in its square law region.
R13 acts to reduce the 2'nd stage gain and increase Q2's signal handling. R13 must not get too large, however, (ie: R13>100 $\Omega$ ), or low level signal/noise will be degraded. T3 in conjunction with C20, C27 and D2 form the 2'nd RF tuned circuit. The output of Q2 is capacitively coupled through C28 to the mixer input. The output of Q2 is loaded not only by the reflected secondary impedance but also by R22. R22 is carefully chosen to load the 2'nd stage tuned circuit and broaden its bandwidth. The increased bandwidth of the 2'nd stage greatly improves the cross modulation performance of the front end. In the absence of this increased bandwidth, the relatively large AC signals across varactor D2 result in cross modulation. R22 also reduces the total gain of the 2'nd stage. R22 does slightly degrade (by about 6 dB ) the image rejection especially at the high end of the AM band. However, the image rejection of this front end is still excellent and 6 dB is a small price to pay for the greatly increased immunity to cross modulation.
R16 and C29 decouple unwanted signals on $V+$ from being coupled into the RF stage. This front end also offers superi-
or performance with respect to varactor overload by strong adjacent channels. This results because of the way that gain has been distributed between the 1'st and 2'nd stages. In summary, this front end offers two stages of RF gain with the 2 'nd stage acting to gain reduce the 1 'st stage when RF AGC is active. Furthermore, a unique coupling scheme is employed from the output of the 1 'st stage to the input of the 2'nd stage. This coupling scheme equalizes the gain from one end of the AM band to the other. Additional care has been taken to insure that excellent cross modulation performance, image rejection, signal to noise performance, overload performance, and low distortion are achieved. Performance characteristics for this front end in conjunction with the LM1863 are shown in the data sheet. Also, information with regard to the bandwidth of the front end versus tuned frequency are given below.

| TUNED FREQUENCY | -3 dB BANDWIDTH |
| :---: | :---: |
| 530 kHz | 6.6 kHz |
| 600 kHz | 7.2 kHz |
| 1200 kHz | 20.6 kHz |
| 1500 kHz | 26.4 kHz |
| 1630 kHz | 36 kHz |

## VARACTOR ALIGNMENT PROCEDURE

The following is a procedure which will allow you to properly align the RF and local oscillator trim capacitors and coils to insure proper tracking across the AM band.

1. Set the voltage across the varactors $=1$ volt.
2. Set the trimmers to $50 \%$.
3. Adjust the oscillator coil until the local oscillator is at 980 kHz .
4. Increase the varactor voltage until the local oscillator (LO) is at 2060 kHz and check to see if this voltage is less than 9.5 volts but greater than 7.5 volts. If it is then the L0 is aligned. If it is not then adjust the LO coil/trimmer until the varactor voltage falls in this range.
5. Set the RF in to 600 kHz and adjust the tuning voltage until the LO is at 1050 kHz . Peak all RF coils for maximum recovered audio at low input levels.
6. Set RF in to 1500 kHz and adjust the tuning voltage until the LO is at 1950 kHz . Peak all RF trim capacitors for maximum recovered audio at low input levels.
7. Go back to step 5 and iterate for best adjustment.
8. Check the radio gain at 530 kHz and 750 kHz to make sure that the gain is about the same at these two frequencys. If it is not, then slightly adjust the RF coils until it is.
The above procedure will insure perfect tracking at 600 kHz , 950 kHz and 1500 kHz . The amount of gain variation across the AM band using the above procedure should not exceed 6 dB .

## ADDITIONAL INFORMATION

R5 and C7 act as a low pass filter to remove most of the residual 450 kHz IF signal from the audio output. Some residual 450 kHz signal is still present, however, and may need to be further removed prior to audio amplification. This need becomes more important when the LM1863 is used in conjunction with a loopstick antenna which might pick up an amplified 450 kHz signal. An additional pole can be added to the audio output after R5 and C7 prior to audio amplification if further reduction of the 450 kHz component is required.


National
Semiconductor Corporation

## LM1865／LM1965／LM2065 Advanced FM IF System

## General Description

Reduced external component cost，improved performance， and additonal functions are key features to the LM1865／ LM1965／LM2065 FM IF system．The LM1865 and LM2065 are designed for use in electronically tuned radio applica－ tions．These versions contain both deviation and signal level stop circuitry in addition to an open－collector stop output． The LM1865 and LM2065 differ only in the direction of the AGC output voltage they generate on pin 18．The LM1865 generates a reverse AGC voltage（ie：decreasing AGC volt－ age with increasing signal）and the LM2065 generates a forward AGC voltage（ie：increasing AGC voltage with in－ creasing signal．）The LM1965 has a reverse AGC character－ istic．The LM1965 is designed for use in manually tuned radios and provides a deviation and signal level mute func－ tion in addition to a pin that disables the mute function when grounded．All three versions are offered in both 20 pin D．I．P． and S．O．packages．

## Features

－On－chip buffer to provide gain and terminate two ce－ ramic filters
a Low distortion $0.1 \%$ typical with a single tuned quadra－ ture coil for $100 \%$ modulation．
氷 Broad off frequency distortion characteristic
（1）Low THD at minimum AFT offset
m Meter output proportional to signal level
（ Mute function with mute disable and soft deviation mute for LM1965
国 Stop detector with open－collector output for LM1865／ LM2065
4 Adjustable signal level mute／stop threshold，controlled cither by ultrasonic noise in the recovered audio or by the meter output
－Adjustable deviation mute／stop threshold
困 Separate time constants for signal level and deviation mute／stop
．Dual threshold AGC eliminates need for local／distance switch and offers improved immunity from third order in－ termodulation products due to tuner overload
－User control of both AGC thresholds
困 Excellent signal to noise ratio，$A M$ rejection and system limiting sensitivity

## Block Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage, Pin 17 | 16 V |
| :--- | ---: |
| Package Dissipation (Note 1) | 2.0 W |
| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

ax Voltage on Pin 16 (Stop Output) for LM1865, LM2065

Soldering Information
Dual-In-Line Package Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
Small Outline Package Vapor Phase ( 60 seconds) $\quad 215^{\circ} \mathrm{C}$ Infrared (15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics

Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=12 \mathrm{~V}$; S 1 in position 2; S 2 in position 1 ; and S 3 in position 2 unless indicated otherwise

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC CHARACTERISTICS |  |  |  |  |  |
| Supply Current |  |  | 33 | 45 | mA |
| Pin 9, Regulator Voltage |  |  | 5.7 |  | V |
| Operating Voltage Range | (See Note 2) | 7.3 |  | 16 | V |
| Pin 18, Output Leakage Current | Pin 20 Open, $\mathrm{V}_{\mathrm{IF}}=0, \mathrm{~S} 3$ in Position 1 |  | 0.1 |  | $\mu \mathrm{A}$ |
| Pin 16, Stop Low Output Voltage (LM1865 Only) | S1 in Position 1, S2 in Position 3 |  | 0.3 |  | V |
| Pin 16, Stop High Output Leakage Current (LM1865 Only) | S2 in Position 2, V14 = V9 |  | 0.1 |  | $\mu \mathrm{A}$ |
| Pin 15, Audio Output Resistance |  |  | 4.7 |  | k $\Omega$ |
| Pin 1, Buffer Input Resistance | Measured at DC |  | 350 |  | $\Omega$ |
| Pin 3, Buffer Output Resistance | Measured at DC |  | 350 |  | $\Omega$ |
| Pin 20, Wide Band Input Resistance | Measured at DC |  | 2 |  | $\Omega$ |
| Pin 8, Meter Output Resistance |  |  | 1 |  | k $\Omega$ |
| DYNAMIC CHARACTERISTICS $\mathrm{f}_{\text {MOD }}=400 \mathrm{~Hz}, \mathrm{f}_{0}=10.7 \mathrm{MHz}$, Deviation $= \pm 75 \mathrm{kHz}$ |  |  |  |  |  |
| -3 dB Limiting Sensitivity | IF Only (See Note 3) |  | 60 | 120 | $\mu \mathrm{Vrms}$ |
| Buffer Voltage Gain | $\mathrm{V}_{\mathrm{I}}$ Pin $1=10 \mathrm{mVrms}$ at 10.7 MHz | 19 | 22 | 25 | dB |
| Recovered Audio | $\mathrm{V}_{\text {IF }}=10 \mathrm{mVrms}, \mathrm{V} 14=\mathrm{V} 9$ | 275 | 320 | 470 | mVrms |
| Signal-to-Noise | $\mathrm{V}_{\text {IF }}=10 \mathrm{mVrms}, \mathrm{V} 14=\mathrm{V} 9$ (See Note 4) | 70 | 84 |  | dB |
| AM Rejection | $\begin{aligned} & V 14=V 9 \\ & V_{I F}=1 \mathrm{mV}, 30 \% \text { AM Mod } \\ & V_{I F}=10 \mathrm{mV}, 30 \% \text { AM Mod } \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 60 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Minimum Total Harmonic Distortion | $\mathrm{V}_{\text {IF }}=10 \mathrm{mV}$ |  | 0.1 | 0.35 | \% |
| THD at Frequency where V14 $=$ V9 (Zero AFT Offset) | $\mathrm{V}_{\text {IF }}=10 \mathrm{mV}$, Tune until V14 $=\mathrm{V} 9$ |  | 0.1 | 0.45 | \% |
| THD $\pm 10 \mathrm{kHz}$ from Frequency where V14 $=$ V9 | $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$ |  | 0.15 |  | \% |
| AFT Offset Frequency for Deviation Mute (LM1965 Only) | $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$, Audio $=-3 \mathrm{~dB}, \mathrm{~S} 2$ in Position 4 Offset $=$ (Frequency for -3 dB Audio) (Frequency where V14 = V9) |  | $\pm 62$ |  | kHz |
| AFT Offset Frequency for Low Stop Output at Pin 16 (LM1865 and LM2065 Only) | $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$, S 2 in Position 3, $\mathrm{f}_{\mathrm{MOD}}=0$ <br> Offset $=$ (Frequency for Pin 16 Low) - <br> (Frequency where V14 = V9) |  | $\pm 50$ |  | kHz |
| Ultrasonic Mute/Stop Level Threshold | V14 = V9, S1 in Position 3 (See Note 5) <br> $\mathrm{V}_{\text {IF }}=10 \mathrm{mV}$ <br> $\mathrm{f}_{\text {MOD }}=100 \mathrm{kHz}$ <br> S2 in Position 4 (LM1965) <br> S2 in Position 3 (LM1865/LM2065) <br> Amount of Deviation where Audio Mutes (LM1965) <br> Amount of Deviation where V16 $\rightarrow$ Low <br> (LM1865, LM2065) |  | 60 |  | kHz |

## Electrical Characteristics

Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=12 \mathrm{~V}$; S 1 in position 2 ; S 2 in position 1 ; and S 3 in position 2 unless indicated otherwise (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS $\mathrm{f}_{\text {MOD }}=400 \mathrm{~Hz}, \mathrm{f}_{0}=10.7 \mathrm{MHz}$, Deviation $= \pm 75 \mathrm{kHz}$ (Continued) |  |  |  |  |  |
| Pin 13 Mute/Stop Threshold Voltage | V14 $=$ V9, S1 in Position 4 <br> S2 in Position 4 (LM1965) <br> S2 in Position 3 (LM1865, LM2065) <br> V13 where Audio Mutes (LM1965) <br> V13 where V16 $\rightarrow$ Low (LM1865, LM2065) |  | 220 |  | mV |
| Amount of Muting (LM1965 Only) | S2 in Position 4, S1 in Position 1, VIF $=10 \mathrm{mV}$ |  | 66 |  | dB |
| Amount of Muting with Pin 13 and Pin 16 Grounded | S1 in Position 1 $\mathrm{V} 14,=\mathrm{V} 9, \mathrm{~V}_{\mathrm{IF}}=10 \mathrm{mV}$ |  | 0 |  | dB |
| Narrow Band AGC Threshold | Increase IF Input until $I_{\text {AGC }}=0.1 \mathrm{~mA}$ Pin $20=30 \mathrm{mVrms}$ (See Note 6) | 100 | 210 | 300 | $\mu \mathrm{Vrms}$ |
| Wide Band AGC Threshold | $\mathrm{V}_{\mathrm{IF}}=100 \mathrm{mVrms}$ <br> Increase Signal to Pin 20 until $I_{\text {AGC }}=0.1 \mathrm{~mA}$ (See Note 6) | 5 | 12 | 22 | mVrms |
| Pin 18, Low Output Voltage (LM1865 and LM1965 only) | $V_{\text {IN }} \operatorname{Pin} 20=100 \mathrm{mV}, \mathrm{V}_{\text {IF }}=100 \mathrm{mVrms}$ |  | 0.2 | 0.5 | V |
| Pin 18, High Output Voltage (LM2065 only) | $\mathrm{V}_{\text {IN }}$ Pin $20=100 \mathrm{mV}, \mathrm{V}_{\text {IF }}=100 \mathrm{mVrms}$, (See Note 6) |  | 11.7 |  | V |
| Pin 8, Meter Output Voltage | $\begin{aligned} & V_{\text {IF }}=10 \mu \mathrm{~V} \\ & \mathrm{~V}_{\text {IF }}=300 \mu \mathrm{~V} \\ & \mathrm{~V}_{\text {IF }}=3 \mathrm{mV} \end{aligned}$ |  | 11.7 0.1 1.1 2.6 |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $T_{J(\max )}=150^{\circ} \mathrm{C}$ and $\theta_{J A}=60^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: All data sheet specifications are for $\mathrm{V}^{+}=12 \mathrm{~V}$ may change slightly with supply.
Note 3: When the IF is preceded by 22 dB gain in the buffer, excellent system sensitivity is achieved.
Note 4: Measured with a notch at 60 Hz and 20 Hz to 100 kHz bandwidth.
Note 5: FM modulate RF source with a 100 kHz audio signal and find what modulation level, expressed as kHz deviation, results in audio mute for the LM1965 or V16 $\rightarrow$ 12V for the LM1865/LM2065.

Note 6: S3 in Position 3 for LM2065.
Test Circuit


TL/H/7509-2
FIGURE 2


Coils and ceramic filters are available from:

| Toko America | Murata |
| :--- | :--- |
| 1250 Feehanville Drive | 2200 Lake Park Drive |
| Mount Prospect, IL 60056 | Smyrna, GA 30080 |
| (312) $297-0070$ | (404) 436-1300 |

## Application Circuit



FIGURE 3

## IC External Components (See Application Circuit)

| Component | Typical Value | Comments |
| :---: | :---: | :---: |
| C1 | $0.01 \mu \mathrm{~F}$ | AC coupling for wide band AGC input |
| C2 | $0.01 \mu \mathrm{~F}$ | Buffer and AGC supply decoupling |
| C3, C4 | $0.01 \mu \mathrm{~F}$ | IF decoupling capacitors |
| C5 | $10 \mu \mathrm{~F}$ | Meter decoupling capacitor |
| C6 | $0.01 \mu \mathrm{~F}$ | AC coupling for IF output |
| C7 | $50 \mu \mathrm{~F}$ | Regulator decoupling capacitor, affects S/N floor |
| C8 | $2.2 \mu \mathrm{~F}$ | Level mute/stop time constant |
| C9 | $5 \mu \mathrm{~F}$ | AFT decoupling, affects stop time |
| C10 | $0.1 \mu \mathrm{~F}$ | Disables noise mute/stop |
| C11 | $0.01 \mu \mathrm{~F}$ | AC coupling for noise mute/stop threshold adjust |
| C12 | $25 \mu \mathrm{~F}$ | Supply decoupling |
| C13 | $0.01 \mu \mathrm{~F}$ | AGC output decoupling capacitor |
| R1 | Tuner Dependent | Wide band AGC threshold adjust |
| R2, R3 | Tuner Dependent | Gain set and bias for IF; R2 + R3 $=330 \Omega$ to terminate ceramic filter |
| R4 | Meter Dependent | Sets full-scale on meter |
| R5 | 5k1 | Deviation mute/stop window adjustment |
| R6 | 25k | Mute/stop filter, affects stop time |
| R7 | 5k | Level mute/stop threshold adjustment |
| R8 | 10k Pot | Level mute/stop threshold adjustment |
| R9 | 12k | Noise mute/stop threshold adjustment, decrease resistor for lower $\mathrm{S} / \mathrm{N}$ at threshold, for optimum performance over temp. and gain variation, set this resistor value so that the signal level mute/stop threshold occurs in the radio at $45 \mathrm{~dB} \mathrm{~S} / \mathrm{N}( \pm 3 \mathrm{~dB})$ in mono. |
| R10 | 10k | Load for open-collector stop output |
| R11 | 50k | AGC output load resistor for open-collector output |
| R12 | 3k9 | Sets $Q$ of quadrature coil affecting THD, S/N and recovered audio |
| R13 | $62 \Omega$ | Optimises minimum THD |
| L1 | $18 \mu H Q_{u}>50 @ 10.7 \mathrm{MHz}$ TDK Electronics TPO410-180K or equivalent | Sets signal swing across quadrature coil, High $Q$ is important to minimize effect variation of $Q$ has on both minimum THD and AFT offset. |
| T1 | $Q_{u}>70$ @ $10.7 \mathrm{MHz}, L$ to resonate $\mathrm{w} / 82 \mathrm{pF}$ @ 10.7 MHz TOKO KAC-K2318HM or equivalent <br> TL/H/7509-5 | 10.7 MHz quadrature coil: $Q_{\text {UL }}>70$ |
| CF1, CF2 | Murata SFE10.7ML or equivalent | 10.7 MHz ceramic resonators provide selectivity; good group delay characteristics important for low THD of system |

## Typical Application

## LAYOUT CONSIDERATIONS

Although the pinout of the LM1865/LM1965/LM2065 has been chosen to minimize layout problems, some care is required to insure stability. The ground terminal on CF1
should return to both the input signal ground and the buffer ground, pin 19. The ground terminal on CF2 should return to the ground side of C 4 . The quadrature coil T 1 and inductor L1 should be separated from the input circuitry as far as possible.

## PC Layout (Component Side)



## PERFORMANCE CHARACTERISTICS OF TYPICAL APPLICATION WITH TUNER

The following data was taken using the typical application circuit in conjunction with an FM tuner with 43 dB of gain, a
5.5 dB noise figure, and 30 dB of AGC range. The tuner was driven from a $50 \Omega$ source. $75 \mu \mathrm{~s}$ of de-emphasis was used on the audio output, pin 15 . The 0 dB reference is for $\pm 75$ kHz deviation at 400 Hz modulation.


## Application Notes

## ADJUSTABLE MUTE/STOP THRESHOLD

The threshold adjustments for the mute and stop functions are controlled by the same pins. Thus, the term mute/stop will be used to designate either function.
The adjustable mute/stop threshold in the LM1865/ LM1965/LM2065 allows for user programming of the signal level at which muting or stop indication takes place. The adjustment can be made in two mutually exclusive ways. The first way is to take a voltage divider from the meter output (pin 8) to the off channel mute input (pin 13). When the voltage at pin 13 falls below 0.22 V , an internal comparator is tripped causing muted or causing the stop output to go low. Adjustment of the voltage divider ratio changes the signal level at which this happens.
The second method of mute/stop detection as a function of signal level is to use the presence of ultrasonic noise in the recovered audio to trip the internal comparator. As the signal level at the antenna of the radio drops, the amount of noise in the recovered audio, both audible and ultrasonic, increases.
The recovered audio is internally coupled through a high pass filter to pin 13 which is internally biased above the comparator trip point. Large negative-going noise spikes will drive pin 13 below the comparator trip point and cause mute/stop action. A simplified circuit is shown in Figure 4.
Since the input to the comparator is noise, the output of the comparator is noise. Consequently, a mute/stop filter on pin 12 is required to convert output noise spikes to an average DC value. This filter is not necessary if pin 13 is driven from the meter.
Adjustment of the mute/stop threshold in the noise mode is accomplished by adjusting the pole of the high pass filter coupled to the comparator input. This is done with a series capacitor/resistor combination, R9 C11, from pin 13 to ground. As the pole is moved higher in frequency (i.e., R9 gets smaller) more ultrasonic noise is required in the recovered audio in order to initiate mute/stop action. This corre-
sponds to a weaker signal at the antenna of the radio. In choosing the correct value for R9 it is important to make sure that recovered audio below 75 kHz is not sufficient to cause mute/stop action. This is because stereo and SCA information are contained in the audio signal up to 75 kHz . Also note that the ultrasonic mute/stop circuit will not operate properly unless a tuner is connected to the IF. This is because, at low signal levels, the noise at the tuner output dominates any noise sources in the IC. Consequently, driving the IC directly with a $50 \Omega$ generator is much less noisy than driving the IC with a tuner and therefore not realistic. The RC filter on pin 12 not only filters out noise from the comparator output but controls the "feel" when manually tuning. For example, a very long time constant will cause the mute to remain active if you rapidly tune through valid strong stations and will only release the mute if you slowly tune to a valid station. Conversely, a short time constant will allow the mute to kick in and out as one tunes rapidly through valid stations.
The advantage in using the noise mute/stop approach versus the meter driven approach is that the point at which mute/stop action occurs is directly related to the signal-tonoise ratio in the recovered audio. Furthermore, the mute/ stop threshold is not subject to production and temperature variations in the meter output voltage at low signal levels, and thus might be able to be set without a production adjustment of the radio. The noise mute/stop threshold is very insensitive to temperature and gain variations. Proper operation of this circuit requires that the signal level mute/stop threshold be set at a signal level that achieves 45 dB S/N ( $\pm 3 \mathrm{~dB}$ ) in mono. in a radio. In an electronically tuned radio, the signal level stop threshold can be set to a much larger level by gain reducing the tuner (ie. pulling the AGC line) in scan mode and then releasing the AGC once the radio stops on a station. In an environment where temperature variations are minimal and manual adjustment of the signal level mute/stop threshold is desired, then the meter driven approach is the best alternative.

## Application Notes (Continued)

## DEVIATION MUTE/STOP

As with the LM3189, the resistor connected between $V_{\text {REG }}$ (pin 9) and the AFT (pin 14) sets the deviation mute/stop window (see Typical Performance Characteristics). The LM1965 was designed with a soft deviation mute. This means that the audio is gradually muted as you off tune from center frequency. Gradually muting avoids the problem of an audio pop which would otherwise occur due to the unavoidable DC voltage shift at the audio output that accompanies the muting action. Capacitor C9 on the AFT pin sets the time constant for the deviation mute/stop independent of the level mute/stop time constant. C9 should be large enough to remove the audio from the AFT. The AFT pulls high at low signal levels if the IF is driven directly from a $50 \Omega$ generator and not a tuner. This is a result of a loss of signal across the quad coil and a resulting phase shift in the quadrature detector. This phase shift offsets the AFT. With a tuner and sufficient IF gain, at low signal levels there will be enough noise across the quad coil to prevent much of this AFT shift. Thus, care should be taken when adjusting the IF gain (which is done by adjusting the ratio of R3 to R2) to minimize the AFT shift. Grounding pin 16 on the LM1965 will disable the mute function.

## STOP TIME

An electronically tuned radio (ETR) pauses at fixed intervals across the FM band and awaits the stop indication from the LM1865/LM2065. If within a predetermined period of time, no stop indication is forthcoming, the controller circuit concludes that there is no valid station at that frequency and will tune to the next interval. There are several time constants that can affect the amount of time it takes the LM1865/LM2065 to output a valid stop indication on pin 16. In this section each time constant will be discussed.

## Deviation Stop Time Constant

An offset voltage is generated by the AFT if the LM1865/ LM2065 is tuned to either side of a station. Since deviation stop detection in the LM1865/LM2065 is detected by the voltage at pin 14, it is important that this voltage move fast enough to make the deviation stop decision within the time allowed by the controller. The speed at which the voltage at pin 14 moves is governed by the RC time constant, R5 C9. This time constant must be chosen long enough to remove recovered audio from pin 14 and short enough to allow for reasonable stop detection time.

## Signal Level Stop Using Ultrasonic Noise Detection

As previously mentioned, the R6 C8 time constant on pin 12 is necessary to filter the noise spikes on the output of the internal comparator in the LM1865/LM1965/LM2065. This time constant also determines the level stop time. When the voltage at pin 12 is above a threshold voltage of about 0.6 V , the stop output is low. The maximum voltage at pin 12 is about 0.8 V . The level stop time is dominated by the amount of time it takes the voltage at pin 12 to fall from 0.8 V to
0.6 V . The voltage at pin 12 follows an exponential decay with RC time constant given by R6 C8. For example if R6 $=$ 25 k and $\mathrm{C} 8=2.2 \mu \mathrm{~F}$ the stop time is given by

$$
\mathrm{t}=-(24 \mathrm{k})(2.2 \mu \mathrm{~F}) \ell \mathrm{n}\left(\frac{0.6}{0.8}\right)
$$

which yields $t=15 \mathrm{~ms}$. It should be noted that the 0.6 V threshold at pin 12 has a high temperature dependence and can move as much as 100 mV in either direction.

## Signal Level Stop Using the Meter Output, Pin 8

As mentioned previously, R6 C8 is not necessary when the meter output is used to drive pin 13. Consequently, this time constant is not a factor in determining the stop time. However, the speed at which the meter voltage can move may become important in this regard. This speed is a function of the resistive load on pin 8 and filter capacitance, C5.

## AGC Time Constant

In tuning from a strong station to a weaker station above the level stop threshold, the AGC voltage will move in order to try to maintain a constant tuner output. The AGC voltage must move sufficiently fast so that the tuner is gain increased to the point that the level stop indicates a valid station. This time constant is controlled by R11 and C13.

## DISTORTION COMPENSATION CIRCUIT

The quadrature detector of the LM1865/LM1965/LM2065 has been designed with a special circuit that compensates for distortion generated by the non-linear phase characteristic of the quadrature coil. This circuit not only has the effect of reducing distortion, but also desensitizes the distortion as a function of tuning characteristic. As a result, low distortion is achieved with a single tuned quad coil without the need for a double tuned coil which is costly and difficult to adjust on a production basis. The lower distortion has been achieved without any degradation of the noise floor of the audio output. Futhermore, the compensation circuit first-order cancels the effect of quadrature coil $Q$ on distortion.
When measuring the total harmonic distortion (THD) of the LM1865/LM1965/LM2065, it is imperative that a low distortion RF generator be used. In the past it has been possible to cancel out distortion in the generator by adjustment of the quadrature coil. This is because centering the quadrature coil at other than the point of inflection on the S-curve introduces 2nd harmonic distortion which can cancel 2nd harmonic distortion in the generator. Thus low THD numbers may have been obtained wrongly. Large AFT offsets asymmetrical off tuning characteristic, and less than minimum THD will be observed if alignment of the quadrature coil is done with a high distortion RF generator.
Care must also be taken in choosing ceramic filters for the LM1865/LM1965/LM2065. It is important to use filters with good group delay characteristics and wide enough bandwidth to pass enough FM sidebands to achieve low distortion.

## Application Notes (Continued)

The LM1865/LM1965/LM2065 has been carefuily designed to insure low AFT offset current at the point of minimum THD. AFT offset current will cause a non-symmetric deviation mute/stop window about the point of minimum THD. No external AFT offset adjustment should be necessary with the LM1865/LM1965/LM2065. The amount of resistance in series with the $18 \mu \mathrm{H}$ quadrature coil drive inductor, L1, has a significant effect on the minimum THD. This series resistance is contributed not only by R13 but also by the Q of L1. The $Q$ of L1 should be as high as possible (ie: $Q>50$ ) in order to avoid production problems with the $Q$ variation of L1. Once R13 has been optimized for minimum THD, adjustment on a radio by radio basis should be un-necessary.

## DUAL THRESHOLD AGC

## (AUTOMATIC LOCAL/DISTANCE SWITCH)

There is a well recognized need in the field for gain reducing (AGCing) the front end (tuner) of an FM receiver. This gain reduction is important in preventing overload of the front end which might occur for large signal inputs. Overloading the front end with two out-of-band signals, one channel spacing apart and one channel spacing from center frequency, or, two channel spacings apart and two channel spacings from center frequency, will produce a third order intermodulation product ( $1 \mathrm{M}_{3}$ ) which falls inband. This $\mathrm{IM}_{3}$ product can completely block out a weaker desired station. The AGC in the LM1865/LM1965/LM2065 has been specially designed to deal with the problem of $\mathrm{IM}_{3}$.

With the LM1865/LM1965/LM2065 system, a low AGC threshold is achieved whenever there are strong out-ofband signals that might generate an interfering $\mathrm{I}_{3}$ product, and a high AGC threshold is achieved if there are no strong out-of-band signals. The high AGC threshold allows the receiver to obtain its best signal-to-noise performance when there is no possibility of an $\mathrm{IM}_{3}$ product. The low AGC threshold allows for weaker desired stations to be received without gain-reducing the tuner. It should be noted that when the AGC threshold is set low, there will be a signal-tonoise compromise, but is assumed that it is more desirable to listen to a slightly noisy station than to listen to an undesired $\mathrm{IM}_{3}$ product. The simplified circuit diagram (Figure 5) of the AGC system shows how the dual AGC thresholds are achieved.
$\mathrm{V}_{\mathrm{m}}=1 \mathrm{~V}$ corresponds to a fixed in-band signal level (defined as $\mathrm{V}_{\mathrm{NB}}$ ) at the tuner output. $\mathrm{V}_{\mathrm{NB}}$ will be referred to as the "narrow band threshold". $\mathrm{V}_{\text {WB }}$ also corresponds to a fixed tuner output which can either be an in-band or out-ofband signal. This fixed tuner output will be called the "wide band threshold". Always $\mathrm{V}_{\mathrm{WB}}>\mathrm{V}_{\text {NB }}$. R11 and C13 define the AGC time constant. A reverse AGC system is shown. This means that $V_{A G C}$ decreases to gain-reduce the tuner. The LM1865/LM1965 AGC output is an open-collector current source capable of sinking at least 1 mA . The LM2065 AGC output is also an open collector current source capable of sourcing at least 1 mA . The AGC voltage can move over the full range of the $\mathrm{V}^{+}$supply.


TL/H/7509-9
FIGURE 5. Dual Threshold AGC

$$
\begin{aligned}
& \mathrm{I}_{1}=G M_{1} V_{m} \text { only if } \mathrm{V}_{\mathrm{m}}>1 \mathrm{~V} \\
& \text { otherwise } \mathrm{I}_{1}=0 \\
& G m_{1}, V_{\mathrm{WB}}=\text { constants } \\
& \mathrm{I}_{\mathrm{AGC}}=G m_{2} V_{0} \text { where } G m_{2}=I_{1} / 26 \mathrm{mV} \text { and } \\
& V_{\mathrm{O}}>\mathrm{V}_{\mathrm{WB}} \text { otherwise } I_{\mathrm{AGC}}=0
\end{aligned}
$$

## Application Notes (Continued)

First examine what happens with a single in-band signal as we vary the strength of this signal. Figures 6 and 7 illustrate what happens at the tuner and AGC outputs.


In Figure 7 there is no AGC output until the tuner output equals the wide band threshold. At this point both SW2 and SW1 are closed and the AGC holds the tuner output in Figure 6 relatively constant.
Another simple case to examine is that of the single out-ofband signal. Here there is no AGC output even if the signal exceeds $V_{\text {WB }}$. There is no output because the ceramic filters prevent the out-of-band signal from getting to the input of the IF. With no signal at the IF input there is no meter output and SW1 is open, which means No AGC.
Figures 8 and 9 illustrate what happens at the tuner and AGC outputs when the strength of an in-band signal is varied in the presence of a strong out-of-band signal (i.e., greater than $\mathrm{V}_{\mathrm{WB}}$ ) which is held constant at the tuner input. For this example, the in-band signal at the tuner output will be referred to as $V_{D}$ (desired signal), and the out-of-band signal as $\mathrm{V}_{\mathrm{UD}}$ (undesired signal).
In Figure 9, we see that there is no AGC output until the tuner output exceeds the narrow band threshold, $\mathrm{V}_{\text {NB }}$. At this point $\mathrm{V}_{\mathrm{m}}>1 \mathrm{~V}$ and SW1 closes. Further increase of the desired signal at the tuner input results in an AGC current that tries to hold the desired signal at the tuner output constant. This gain reduction of the tuner forces the undesired signal at the tuner output to fall. At the point that $V_{U D}$ reaches the wide band threshold, no further gain reduction can occur as $\mathrm{V}_{0}$ would fall below $\mathrm{V}_{\mathrm{WB}}$ (refer to Figure 5). At this point, control of the AGC shifts from the meter output (narrow band loop) to the out-of-band signal (wide band loop). Here VUD is held constant along with the AGC


TL/H/7509-11

FIGURE 9

## Application Notes (Continued)

voltage, while $V_{D}$ is allowed to increase. $V_{D}$ will increase until it reaches the level of the wide band threshold at the tuner output. When this occurs $V_{U D}$ is no longer needed to keep $V_{o}>V_{W B}$ as $V_{D}$ takes over the job. Thus $V_{U D}$ will drop as the amount of AGC increases, while $V_{D}$ is held constant by the AGC.
When compared to the simple case of a single in-band signal, we see that because of the presence of a strong out-ofband signal, AGC action has occurred earlier. For the simple case, $A G C$ started when $V_{D} \geq V_{W B}$. For the two signal case above, AGC started when $V_{D} \geq \mathrm{V}_{\text {NB }}$. Thus, the LM1865/ LM1965/LM2065 achieves an early AGC when there are strong adjacent channels that might cause $\mathrm{IM}_{3}$, and a later AGC when these signals aren't present.
For the range of signal levels that the tuner was gain-reduced and $\mathrm{V}_{\mathrm{D}}<\mathrm{V}_{\mathrm{WB}}$ there was loss in signal-to-noise in the recovered audio as compared to the case where there was no gain reduction in this interval. Note, however, that the tuner is not desensitized by the AGC to weak desired stations below the narrow band threshold.

## NARROW BAND AGC THRESHOLD ADJUSTMENT

Both the narrow band and wide band AGC thresholds are user adjustable. This allows the user to optimize the AGC response to a given tuner. Referring to Figure 5, when the meter output exceeds 1 V a comparator closes SW1. A simplified circuit diagram of this comparator is shown in Figure 10.

The 1 K resistor in series with pin 8 allows for an upward adjustment of the narrow band threshold. This is accomplished by externally loading pin 8 with a resistor. Figure 11 illustrates how this adjustment takes place.
From Figure 11 it is apparent that loading the meter output not only moves the narrow band threshold, but also decreases the meter output for a given input.
In general one chooses the narrow band threshold based on what signal-to-noise compromise is considered acceptable.


FIGURE 10. Narrow Band Threshold Circuit


TL/H/7509-13
FIGURE 11. Affect of Meter Load on Narrow Band Threshold

## Application Notes (Continued)

## WIDE BAND AGC THRESHOLD ADJUSTMENT

There are a number of criteria that determine where the wide band threshold should be set. If the threshold is set too high, protection against $\mathrm{IM}_{3}$ will be lost. If the threshold is set too low, the front end, under certain input conditions, may be needlessly gain-reduced, sacrificing signal-to-noise performance. Ideally, the wide band threshold should be set to a level that will insure AGC operation whenever there are out-of-band signals strong enough to generate an $\mathrm{IM}_{3}$ product of sufficient magnitude to exceed the narrow band threshold. Ideally, this level should be high enough to allow for a single in-band desired station to AGC the tuner, only after the maximum signal-to-noise has been achieved.
In order to insure that the wide band loop is activated whenever the $\mathrm{IM}_{3}$ exceeds the narrow band threshold, $\mathrm{V}_{\mathrm{NB}}$, determine the minimum signal levels for two out-of-band signals necessary to produce an $\mathrm{IM}_{3}$ equal to $\mathrm{V}_{\mathrm{NB}}$. Then, arrange for the wide band loop to be activated whenever the tuner output exceeds the rms sum of these signals. There are many combinations of two out-of-band signals that will produce an $\mathrm{IM}_{3}$ of a given level. However, there is only one combination whose rms sum is a minimum at the tuner output. $\mathrm{IM}_{3}$ at the tuner output is given according to the equation:
$I M_{3}=a V_{U D 1}{ }^{2} V_{U D 2}$ (assuming no gain reduction)
where $\mathrm{a}=$ constant dependent on the tuner;
$V_{\text {UD1 }}=$ out-of-band signal 400 kHz from center frequency, applied to tuner input;
$\mathrm{V}_{\mathrm{UD} 2}=$ out-of-band signal 800 kHz from center frequency and 400 kHz away from VUD1, applied to tuner input.
In general, due to tuned circuits within the tuner, the tuner gain is not constant with frequency. Thus, if the tuner is kept fixed at one frequency while the input frequency is changed, the output level will not remain constant. Figure 12 illustrates this.
It can be shown that for a given $\mathrm{IM}_{3}$, the combination of VUD1 and VUD2 that produces the smallest rms sum at the tuner output is given by the equations:

$$
\begin{align*}
& V_{U D 1}=1.12\left(\frac{A 2}{A 1} \frac{I M_{3}}{a}\right)^{1 / 3}  \tag{2}\\
& V_{U D 2}=0.794\left(\frac{A 1^{2}}{A 2^{2}} \frac{I M_{3}}{a}\right)^{1 / 3} \tag{3}
\end{align*}
$$

Therefore, in order to guarantee that the AGC will be keyed for an $\mathrm{IM}_{3}=\mathrm{V}_{\mathrm{NB}}$ we need only satisfy the condition:
$V_{W B} \leq \sqrt{V_{N B}^{2}+\left[(A 1)(1.12)\left(\frac{A 2}{A 1} \frac{V_{N B}}{a}\right)^{1 / 3}\right]^{2}+\left[A 2(0.794)\left(\frac{A 12}{A 2^{2}} \frac{V_{N B}}{a}\right)^{1 / 3}\right]_{(4)}^{2}}$

The right hand term of equation (4) defines an upper limit for $\mathrm{V}_{\text {WB }}$ called $\mathrm{V}_{\text {WBUL }} . \mathrm{V}_{\text {WBUL }}$ is the rms sum of all the signals at the tuner output for two out-of-band signals, VUD1 and $V_{\text {UD2 }}$ [as expressed in equations (2) and (3)], applied to the tuner input.


TL/H/7509-14
Define $A=$ tuner gain at center frequency
$\mathrm{A} 1=$ tuner gain at $f_{\mathrm{O}}+400 \mathrm{kHz}$
$\mathrm{A} 2=$ tuner gain at $f_{0}+800 \mathrm{kHz}$
FIGURE 12

## Application Notes (Continued)

In order to make the calculation in equation (4), the constants a, A1, A2 must first be determined. This is done by the following procedure:

1. Connect together two RF generators and apply them to the tuner input. Since the generators will terminate each other, remove the $50 \Omega$ termination at the tuner input.
2. Connect a spectrum analyzer to the tuner output. Most spectrum analyzers have $50 \Omega$ input impedances. To make sure that this impedance does not load the tuner output use a FET probe connected to the spectrum analyzer. The tuner output should be terminated with a ceramic filter.
3. Disconnect the AGC line to the tuner. Make sure that the tuner is not gain-reduced.
4. Adjust the two RF generators for about 1 mV input and to frequencies 400 kHz and 800 kHz away from center frequency (Figure 13).
5. Note the three output levels in volts.
6. Knowing the tuner input levels for $\mathrm{V}_{\mathrm{UD1}}$ and $\mathrm{V}_{\mathrm{UD} 2}$ and the resulting $\mathrm{IM}_{3}$ just measured, " $a$ " is calculated from the formula:

$$
\begin{equation*}
a=\frac{I M_{3}}{V_{U D 1}{ }^{2} V_{U D 2}} \tag{5}
\end{equation*}
$$

where all levels are in volts rms. A typical value for "a" might be $2 \times 10^{6}$.
7. A1 and A2 are calculated according to the following formulas

$$
\begin{align*}
\mathrm{A} 1 & =\frac{\mathrm{V} 1}{\left.\mathrm{~V}_{\mathrm{IN}}\right|_{f_{\mathrm{O}}}+400 \mathrm{kHz}}  \tag{6}\\
\mathrm{~A} 2 & =\frac{\mathrm{V} 2}{\left.\mathrm{~V}_{\mathrm{IN}}\right|_{f_{\mathrm{O}}+800 \mathrm{kHz}}} \tag{7}
\end{align*}
$$


$f_{0}=10.7 \mathrm{MHz}$
TL/H/7509-15
FIGURE 13. Spectrum Analyzer Display of Tuner Output

If the wide band threshold was set to $V_{\text {WBUL }}$, then when a single in-band station reached the level $V_{\text {WBUL }}$ at the tuner output, AGC action would start to take place. For this reason it is hoped that $V_{\text {WBUL }}$ is above the level that will allow for maximum signal-to-noise. If, however, this is not the case, consideration might be given to improving the intermodulation performance of the tuner.
The lower limit for $\mathrm{V}_{\mathrm{WB}}$ is the minimum tuner output that achieves the best possible signal-to-noise ratio in the recovered audio. In general, it is desirable to set $\mathrm{V}_{\mathrm{WB}}$ closer to the upper limit rather than the lower limit. This is done to prevent AGC action within the narrow band loop except when there is a possibility of an $\mathrm{IM}_{3}$ greater than $\mathrm{V}_{\text {NB }}$.
The wide band threshold at the pin 20 input to the LM1865/ LM1965/LM2065 is fixed at 12 mVrms . Generally speaking, if pin 20 were driven directly from the tuner output. $V_{\text {WB }}$ would be too low. Therefore, in general, pin 20 is not connected directly to the tuner output. Instead the tuner output is attenuated and then applied to pin 20. Increasing attenuation increases the wide band threshold, $\mathrm{V}_{\mathrm{WB}}$.
Pin 20 has an input impedance at 10.7 MHz that can be modeled as a $500 \Omega$ resistor in series with a 19 pF capacitor, giving a total impedance of $940 \Omega \angle-58^{\circ}$. Thus an easy way to attenuate the input to pin 20 is with the arrangement shown in Figure 14.
Notice that pin 20 must be AC coupled to the tuner output and that C1 is a bypass capacitor. R1 adjusts the amount of attenuation to pin 20 . The wide band threshold will roughly increase by a factor of $(\mathrm{R1}+940 \Omega) / 940 \Omega$.

## AGC CIRCUIT USED AS A CONVENTIONAL AGC

If for some reason the dual AGC thresholds are not desired, it is easy to use the LM1865/LM1965/LM2065 as a more conventional LM3189 type of AGC. This is accomplished by $A C$ coupling the pin 20 input after the ceramic filters rather than before the filters. Thus, as with the LM3189, only inband signals will be able to activate the AGC.


TL/H/7509-16
FIGURE 14. Wide Band Threshold Adjustment


## LK1866 LOw Voliage AMAFM Receiver

## General Description

The LM1866 has been designed for high quality battery powered medium wave AM and FM receiver applications requiring operation down to 3 V . The AM section contains a fully balanced, wide dynamic range, gain controlled mixer stage buffered from a single pin local oscillator. A two pin compound IF amplifier and internal detector provide a low distortion high level audio output. An AM/FM signal strength meter voltage is provided to a single output pin. The FM section contains a six stage limiting IF amplifier, quadrature detector, AFC output, deviation audio muting and noise operated audio muting. While designed for the high ripple, high battery impedance conditions found at the end of life for four " $C$ " or " $D$ " cells, the LM1866 will operate equally well at supply voltages up to 15 V .

## Features

- Operation from 3 V to 5 V
- Excellent power supply ripple rejection
- Fully balanced, wide dynamic range, AM mixer stage
- Internal AM detector for minimum tweet interference
- Single pole DC AM/FM mode switching
- Six stage FM IF limiting amplifier for excellent AM rejection
- "Soft" FM deviation and noise operated audio muting
- FM quadrature detector
- Single pin AM/FM meter output
- Single pin matched level AM/FM audio output


## Block Diagram and Test Circuit



TL/H/7908-1

## Coil Data:

T2, Toko 159GC-A3785 CF1, Toko CFU-90D

Order Number LM1866N See NS Package Number N20A

T1, Toko KAC K2318HM T4 = T5, Toko RBO6A5105

Toko America
1250 Feehanville Drive
Mount Prospect, IL 60056
(312) 297-0070

## Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. <br> Supply Voltage (Pin 14) <br> 15V <br> Package Dissipation (Note 1) 1900 mW

| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics (Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC DC CHARACTERISTICS: $\mathrm{e}_{\mathbf{I N}}=0, \mathrm{R}_{\text {MUTE }}=0 \Omega, \mathrm{~V}_{\text {CC }}=\mathbf{6 V}$ |  |  |  |  |  |
| Operating Supply Range, V14 |  | 3 | 6 | 15 | V |
| Supply Current, $\mathrm{I}_{14}$ | AM Mode |  | 15 | 27 | mA |
| Supply Current, $\mathrm{I}_{14}$ | FM Mode |  | 16 | 24 | mA |
| Regulator Output Voltage, V11 |  |  | 2.9 |  | V |
| Meter Output Voltage, V18 | AM Mode |  | 0 | 0.2 | V |
| Meter Output Voltage, V18 | FM Mode |  | 0 | 0.2 | V |
| AFC Output Voltage, V17 | FM Mode |  | 2.9 |  | V |
| AM/FM Audio Output Resistance, $\mathrm{R}_{0} 15$ |  |  | 3 |  | $\mathrm{k} \Omega$ |

AM DYNAMIC CHARACTERISTICS: $f_{A M}=1 \mathrm{MHz}, \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{m}=0.3, \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}$


Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$, derate based on $T_{J(\max )}=150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=65^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: $R_{M U T E}=2 \mathrm{k} \Omega$, $e_{F M}=10 \mathrm{mV}$, adjust center frequency for $V_{A F C}=V_{R E G}$, record $f_{F M}$, adjust $\pm f_{F M}$ for $>50$ dB audio mute attenuation.
Note 3: Adjust RMUTE from 2 k to 10 k for $>50 \mathrm{~dB}$ audio mute attenuation. Set $\mathrm{e}_{\mathrm{FM}}=10 \mathrm{mV}$ and check for mute off.
Note 4: When $R_{\text {MUTE }}=0 \Omega$, the deviation and noise operated mute functions are disabled. When $R_{M U T E}=2 \mathrm{k} \Omega$, only the noise mute function is disabled. The deviation mute bandwidth is set by the R RAFC resistor. The noise mute threshold is set by the RMUTE resistor. Test circuit noise bandwidth characteristics prevent noise mute operation for IF input levels below the -3 dB limiting threshold. When the FM IF is used with a tuner, full noise mute capability is accessible (See Applications Information).

## Typical Performance Characteristics (Test Circuit)



FM IF Characteristics
$\mathrm{V}_{\mathrm{Cc}}=\mathbf{6 V}$


Quiescent Supply Current vs Supply Voltage


TL/H/7908-2

## Applications Information

(See Typical Applications and LM1866 Schematic Diagram) VOLTAGE REGULATOR SECTION
Because of the wide supply voltage range and high ripple conditions expected in battery or low cost transformer supplies, the LM1866 uses a band gap referenced active voltage regulator which is externally compensated at pin 19. This capacitor, when made large enough, improves the supply rejection and decreases the noise bandwidth to a level well below the AM reception frequencies. A $0.1 \mu \mathrm{~F}$ capacitor will compensate the regulator for low noise operation while $50 \mu \mathrm{~F}$ (max) will improve supply rejection and the maximum FM audio mute attenuation characteristics. During power turn on, the pin 19 capacitor is quick-charged to its normal operating voltage so that the AM or FM sections are in operation before the audio amplifier turn on delay has timed out. See LM1895/LM2895 and LM1896/LM2896 data sheets for additional audio amplifier information.

## AM SECTION

The AM section contains a fully balanced mixer stage with the RF input applied to a differential, diode degenerated, transistor pair at pins 5 and 6. DC feedback is provided by
the loopstick secondary winding. The mixer output $1^{\text {st }}$ IF transformer at pin 7 should be returned to $\mathrm{V}_{\mathrm{CC}}$ at pin 14 to allow maximum undistorted output swing when tuning between stations. RF and AGC decoupling at pin 6 removes noise and lowers audio distortion.
The mixer upper pairs are switched differentially by a buffer amplifier from the pin 8 local oscillator. DC feedback is provided by the oscillator coil secondary winding to the pin 11 regulator voltage.
The oscillator frequency is given by:

$$
f_{O}=\frac{0.159}{\sqrt{L C}}
$$

and the peak swing is given by: $V_{P}=I Z(I=700 \mu \mathrm{~A}, \mathrm{Z}=$ tank impedance at resonance). $\mathrm{V}_{\mathrm{P}}$ should be between 0.3 V and 0.5 V to maintain an undistorted output at low supplies.
The two stage AM IF amplifier at pins 12 and 13 requires output to input DC feedback and external decoupling. The IF gain is given by:

$$
A_{V}=\frac{Z_{L}}{12}
$$

## Applications Information (Continued)

where $Z_{L}$ equals resonant unloaded tank impedance in parallel with $R_{\text {EXT }}$. In most applications $Z_{L}=10 \mathrm{k}$ and

$$
Q_{L}=\frac{Z_{L}}{X_{C}}=5
$$

where $\mathrm{R}_{\mathrm{EXT}}=$ an external IF gain setting resistor and $\mathrm{X}_{\mathrm{C}}=$ impedance of tank tuning capacitor. A rule of thumb for setting the IF gain would be to adjust $\mathrm{R}_{\text {EXT }}$ for 20 dB audio $\mathrm{S} / \mathrm{N}$ when the audio has dropped 10 dB below the level found at the AGC threshold. (Because of the low $Q_{L}$, a non-tuned coil is acceptable.)
The output of the IF amplifier drives an internal detector which is operating at low currents. This results in very low $2^{\text {nd }}$ and $3^{\text {rd }}$ IF harmonic radiation for minimal tweet interference.

## FM SECTION

The FM section contains a six stage limiting amplifier, quadrature detector, AFC output, deviation mute detector and a high frequency noise mute detector. (See Figure 1 for the Simplified Mute Circuit Schematic.) The output of the quadrature detector is split into three current source pairs. The $\pm$ audio current and internal load resistor R84 provide the
audio output voltage via Q56 to pin 15. The $\pm$ AFC current, external load resistor ( $\mathrm{R}_{\mathrm{AFC}}$ ) and the $10 \mu \mathrm{~F}$ capacitor provide an audio decoupled AFC voltage to pin 17. The $\pm$ noise current and internal load resistor R114 provide a wideband detector output that is limited in frequency by CSTRAY. With the addition of internal C4 and R120 a band pass filter ( $f_{0} \cong 1 \mathrm{MHz}$ ) is realized at the input of the peak to peak detector. The output current, flowing in resistor $R_{\text {MUTE }}$ and filtered by a capacitor, provides a mute voltage at pin 16. When the mute voltage rises to approximately one $\mathrm{V}_{\mathrm{BE}}$, transistor Q139 will start to shunt the $\pm$ audio current away from R84, muting the audio output. The value of the $R_{\text {MUTE }}$ resistor will determine the minimum audio signal to noise ratio at which one wishes to mute. The deviation mute detector will output a current only when the AFC voltage is offset above or below the VREG voltage. Load resistor R121 and transistor Q154 will convert this current to a mute voltage at pin 16. This is done to prevent interaction between the two detector output currents. The external R AFC $^{\text {resistor }}$ is used to set the deviation mute bandwidth so that the pin 16 mute voltage is one $\mathrm{V}_{\mathrm{BE}}$ at the desired frequency band edge. When disabling the mute functions, pin 16 is shorted to ground, preventing Q139 from becoming active.


TL/H/7908-3
FIGURE 1. Simplified Mute Circuit Schematic

## Applications Information (Continued)

TABLE I. Typical Application External Coil and Component Selection Guide

Component
C1A, B, C, D
R1, C2, C3
C4 $\quad 1 \mu \mathrm{~F}-10 \mu \mathrm{~F}$
R5, C5
R6
C6
C7, C8
R4 ( $\mathrm{R}_{\mathrm{EXT}}$ )
R7, C15, C14
R3, C10

| $R_{\text {MUTE }}, \mathrm{C} 11$ | 0 to $10 \mathrm{k}, 10 \mu \mathrm{~F}$ |
| :--- | :--- |
| $\mathrm{R}_{\text {AFC, }} \mathrm{C} 12$ | $10 \mathrm{k}, 10 \mu \mathrm{~F}$ |
| C 13 | $10 \mu \mathrm{~F}$ |

T1

$\mathrm{C}_{\mathrm{T}}=82 \mathrm{pF}$
Qu $\geq 70$
$\mathrm{f}=10.7 \mathrm{MHz}$
Part no. KAC K2318HM Toko

T4 and T5 MW Oscillator Coil


TL/H/7908-7

$$
\mathrm{L}=360 \mu \mathrm{H}
$$

$\mathrm{f}=796 \mathrm{kHz}$
$\mathrm{Qu}=160$
Tuning freq. $=985 \mathrm{kHz}-2105 \mathrm{kHz}$ Part no. RBO6A5105 Toko

Purpose
AM/FM tuning capacitor
FM IF decoupling, filter match and DC feedback
AM/RF/AGC decoupling
Sets AM AGC time constant
Optional: decreases AM audio output but improves AM meter threshold
Regulator output decoupling
AM IF/audio decoupling
Sets AM IF gain
Supply decoupling
Sets FM de-emphasis/AM smoothing
Audio post filter pole is given by: $f=\frac{0.159}{R_{T} C 10^{\prime}}$,
when $R_{T}=R 3+R_{0} 15=R 3+3 \mathrm{k} \Omega$
Sets noise mute threshold, filter. $0 \Omega$ will turn off mute function.
Sets deviation mute bandwidth, audio decoupling
Regulator decoupling and supply rejection filter

T2

$\mathrm{C}_{\mathrm{T}}=180 \mathrm{pF}$
$\mathrm{Qu}=14$
$\mathrm{f}=455 \mathrm{MHz}$
Part no. 159GC-A3785 Toko

T3

$\mathrm{C}_{\mathrm{T}}=50 \mathrm{pF}$
$\mathrm{Qu}=80$
$\mathrm{f}=10.7 \mathrm{MHz}$
Part no. NS-107C
Apollo Electronics Corp.

CF1


Toko CFU-090D or equivalent
$\mathrm{f}=455 \mathrm{kHz}, \mathrm{BW}>4.8 \mathrm{kHz}$


TL/H/7908-9
$L=650 \mu \mathrm{H}$
$f=796 \mathrm{kHz}$
$Q u=200$
Tuning freq. $=530 \mathrm{kHz}-1650 \mathrm{kHz}$
L7 SWG \#20, $N=31 / 2 T, I D=5 \mathrm{~mm}$ L5 SWG \#20, $\mathrm{N}=31 / 2 \mathrm{~T}, \mathrm{ID}=5 \mathrm{~mm}$ L6 $L=0.44 \mu \mathrm{H}, \mathrm{N}=41 / 2 \mathrm{~T}, \mathrm{Qu}=70$

AM Performance ( $525 \mathrm{kHz}-1650 \mathrm{kHz}$ )

- Maximum sensitivity: $100 \mu \mathrm{~V} / \mathrm{m}$
- 20 dB quieting sensitivity: $250 \mu \mathrm{~V} / \mathrm{m}$
- Tweet* worst case: 5\% $100 \mathrm{mV} / \mathrm{m}: 1.5 \%$

FM Performance ( $88 \mathrm{MHz}-108 \mathrm{MHz}$ )

- 30 dB quieting sensitivity: $3.5 \mu \mathrm{~V}$
- -3 dB limiting sensitivity: $7 \mu \mathrm{~V}$

See Table I for coil and numbered component data.
See LM1895/LM2895 data sheet for audio amp info.

*Tweet is an audio tone produced by the 2nd and 3rd harmonic of the IF beating against the received signal. It is measured as an equivalent modulation level: i.e., a $30 \%$ tweet has the same amplitude at the detector as a desired signal with $30 \%$ modulation.

## Equivalent Schematic Diagram



## LM1868 AM/FM Radio System

## General Description

The combination of the LM1868 and an FM tuner will provide all the necessary functions for a 0.5 watt AM/FM radio. Included in the LM 1868 are the audio power amplifier, FM IF and detector, and the AM converter, IF, and detector. The device is suitable for both line operated and 9 V battery applications.

## Features

- DC selection of AM/FM mode
- Regulated supply
- Audio amplifier bandwidth decreased in AM mode, reducing amplifier noise in the AM band
- AM converter AGC for excellent overload characteristics
- Low current internal AM detector for low tweet radiation

Block Diagram


TL/H/7909-1
Order Number LM1868N
See NS Package Number N20A

```
Absolute Maximum Ratings
```

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage (Pin 19) 15V
Package Dissipation 2.0W

| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics Test Circuit, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ (unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| STATIC CHARACTERISTICS $\mathrm{e}_{\mathrm{AM}}=0, \mathrm{e}_{\mathrm{FM}}=0$ |  |  |  |  |  |
|  |  |  |  |  |  |
| Supply Current | AM Mode, S1 in Position 1 |  | 22 | 30 | mA |
| Regulator Output Voltage (Pin 16) |  | 3.5 | 3.9 | 4.8 | V |
| Operating Voltage Range |  | 4.5 |  | 15 |  |

DYNAMIC CHARACTERISTICS-AM MODE
$\mathrm{f}_{\mathrm{AM}}=1 \mathrm{MHz}, \mathrm{f}_{\mathrm{mod}}=1 \mathrm{kHz}, 30 \%$ Modulation, S 1 in Position $1, \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ unless noted

| Maximum Sensitivity | Measure $e_{\mathrm{AM}}$ for $\mathrm{PO}=50 \mathrm{~mW}$, <br> Maximum Volume | 8 |  | 16 | $\mu \mathrm{~V}$ |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Signal-to-Noise | $\mathrm{e}_{\mathrm{AM}}=10 \mathrm{mV}$ | 40 | 50 |  | dB |
| Detector Output | $\mathrm{e}_{\mathrm{AM}}=1 \mathrm{mV}$ <br> Measure at Top of Volume Control | 40 | 60 | 85 | mV |
| Overload Distortion | $\mathrm{e}_{\mathrm{AM}}=50 \mathrm{mV}, 80 \%$ Modulation |  | 2 | 10 | $\%$ |
| Total Harmonic Distortion (THD) | $\mathrm{e}_{\mathrm{AM}}=10 \mathrm{mV}$ |  | 1.1 | 2 | $\%$ |

DYNAMIC CHARACTERISTICS—FM MODE $f_{F M}=10.7 \mathrm{MHz}, f_{\text {mod }}=400 \mathrm{~Hz}, \Delta f= \pm 75 \mathrm{kHz}, \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$, S 1 in Position 1

| -3 dB Limiting Sensitivity |  |  | 15 | 45 | $\mu \mathrm{~V}$ |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Signal-to-Noise Ratio | $e_{\mathrm{FM}}=10 \mathrm{mV}$ | 50 | 64 |  | dB |
| Detector Output | $e_{\mathrm{FM}}=10 \mathrm{mV}, \Delta f= \pm 22.5 \mathrm{kHz}$ <br> Measure at Top of Volume Control | 40 | 60 | 85 | mV |
| AM Rejection | $e_{\mathrm{FM}}=10 \mathrm{mV}, 30 \%$ AM Modulation | 40 | 50 |  | dB |
| Total Harmonic Distortion (THD) | $e_{\mathrm{FM}}=10 \mathrm{mV}$ |  | 1.1 | 2 | $\%$ |

DYNAMIC CHARACTERISTICS—AUDIO AMPLIFIER ONLY $f=1 \mathrm{kHz}, \mathrm{e}_{\text {AM }}=0, \mathrm{e}_{\mathrm{FM}}=0, \mathrm{~S} 1$ in Position 2

| Power Output | THD $=10 \%, \mathrm{R}_{\mathrm{L}} 8 \Omega$ |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  | $\mathrm{~V}_{\mathrm{S}}=6 \mathrm{~V}$ | 250 | 325 | mW |  |
|  | $\mathrm{~V}_{\mathrm{S}}=9 \mathrm{~V}$ | 500 | 700 |  | mW |
| Bandwidth | AM Mode, $\mathrm{PO}_{\mathrm{O}}=50 \mathrm{~mW}$ |  | 11 |  | kHz |
|  | FM Mode $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ |  | 22 |  | kHz |
| Total Harmonic Distortion (THD) | $\mathrm{PO}=50 \mathrm{~mW}, \mathrm{FM}$ Mode |  | 0.2 |  | $\%$ |
| Voltage Gain |  |  | 41 |  | dB |

Typical Performance Characteristics (Test Circuit) All curves are measured at audio output

Quiescent Supply Current




## Typical Performance Characteristics (Continued)

All curves are measured at audio output (Test Circuit)




Gain vs Frequency Audio


Distortion vs Frequency Audio Amplifier Only


TL/H/7909-3
Test Circuit



## PC Board Layout



TL/H/7909-6
Component Side

Typical Performance Characteristics Typical Application
All curves are measured at audio output


TL/H/7909-7
TL/H/7909-8

IC External Components (Application Circuit)

| Component | Typical Value | Comments | Component | Typical Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | 100 pF | Removes tuner LO from IF input | R9 | 240k | Set AGC time constant |
| C2 | $0.1 \mu \mathrm{~F}$ | Antenna coupling capacitor | C19 | $1 \mu \mathrm{~F}$ |  |
| C4, C5 | $0.01 \mu \mathrm{~F}$ | FM IF decoupling capacitors | C7 | $10 \mu \mathrm{~F}$ | IF coupling |
| C6, C9 | $0.005 \mu \mathrm{~F}$ \} | AM smoothing/FM de-emphasis | C8 | $0.1 \mu \mathrm{~F}$ | IF coupling |
| R5 | 1k | network, de-emphasis pole is given by. <br> $\mathrm{f} 1 \cong 1$ | $\begin{aligned} & \text { C20 } \\ & \text { R10 } \end{aligned}$ | $\begin{aligned} & 0.1 \mu F \\ & 5 \Omega \end{aligned}$ | High frequency load for audio amplifier, required to stabilize audio amplifier |
|  |  | $2 \pi(C 6+C 9)\left(\frac{R 4 R 6}{R 4+R 6}\right)$ | C21 | $250 \mu \mathrm{~F}$ | Output coupling capacitor |
| C10 | $10 \mu \mathrm{~F}$ | (R4 + R6) <br> Regulator decoupling capacitor | R1 | 6k2 | Sets Q of quadrature coil, determining FM THD and recovered audio |
| C11 | $0.1 \mu \mathrm{~F}$ | Regulator decoupling capacitor |  |  | recovered audio |
| C12 | $10 \mu \mathrm{~F}$ | AC coupling to volume control | R2 | 12 k | IF amplifier bias R |
| C13 | $0.1 \mu \mathrm{~F}$ | Power supply decoupling | R3 | 5k6 | Sets gain of AM IF and Q of AM IF output tank |
| C14 | $50 \mu \mathrm{~F}$ | Power supply decoupling | R4 | 10k | Detector load resistor |
| C15 | $0.1 \mu \mathrm{~F}$ | Audio amplifier input coupling | R6 | 50k | Volume control |
| R7 | 3k | Roll off signals from detector in | C18 | $0.02 \mu \mathrm{~F}$ | Power supply decoupling |
| $\begin{aligned} & \text { C16 } \\ & \text { C17 } \end{aligned}$ | $\begin{aligned} & 0.001 \mu \mathrm{~F} \\ & 100 \mu \mathrm{~F} \end{aligned}$ | the AM band to prevent radiation <br> Power amplifier feedback decoupling, sets low frequency | R11, R12 | $150 \Omega$ | Terminates the ceramic filter, biases FM IF input stage |
| R8 | 16k | supply rejection AM detector bias resistor | D1 | 1N4148 | Optional. Quickens the AGC response during turn on |

## Coil and Tuning Capacitor Specifications

C1 AM ANT $140 \mathrm{pF} \max 5.0 \mathrm{pF} \min \quad \mathrm{FM} 20 \mathrm{pF} \max 4.5 \mathrm{pF} \min \quad$ T1
AM OSC 82 pF max 5.0 pF min Trimmers 5 pF
L1 $\quad 640 \mu \mathrm{H}, \mathrm{Q}_{\mathrm{U}}=200$ $R_{P}=3 \mathrm{k} 5 @ \mathrm{~F}=796 \mathrm{kHz}$ (At secondary)

LO, L2 $360 \mu \mathrm{H}, \mathrm{Q}_{\mathrm{U}}>80$ @ $\mathrm{F}=796 \mathrm{kHz}$


TL/H/7909-9
L4 SWG \#20, $N=31 / 2 \mathrm{~T}$, inner diameter $=5 \mathrm{~mm}$
L5 SWG \# 20, $N=31 / 2 T$, inner diameter $=5 \mathrm{~mm}$
L6 $\quad \mathrm{L}=0.44 \mu \mathrm{H}, \mathrm{N}=4 \frac{1}{2} \mathrm{~T}, \mathrm{Qu}=70$
L7 SWG \# 20, $N=2 \frac{1}{2} T$, inner diameter $=5 \mathrm{~mm}$
CF2 $\quad$ 10.7 MHz ceramic filter MURATA SFE 10.7 mA or equivalent

TOKO CY2-22124PT

AM antenna
$1 \mathrm{mV} /$ meter induces approximately $100 \mu \mathrm{~V}$ open circuit at the secondary TOKO RWO-6A5105 or equivalent Toko America 1250 Feehanville Drive Mount Prospect, IL 60056 (312) 297-0070

T1


T2


TL/H/7909-11
CF1


T3

$\mathrm{Q}_{\mathrm{u}}>70$ @ 10.7 MHz , L to resonate $\mathrm{w} / 82 \mathrm{pF}$ @ 10.7 MHz TOKO KAC-K2318 or equivalent
$Q_{u}>14$ @ $455 \mathrm{kHz}, L$ to
resonate $\mathbf{w} / 180 \mathrm{pF}$ @ 455 kHz TOKO 159GC-A3785 or equivalent

TOKO CFU-090D or equivalent BW > 4.8 kHz @ 455 kHz

2 or equivalent

## Layout Considerations

## am Section

Most problems in an AM radio design are associated with radiation of undesired signals to the loopstick. Depending on the source, this radiation can cause a variety of problems including tweet, poor signal-to-noise, and low frequency oscillation (motor boating). Although the level of radiation from the LM1868 is low, the overall radio performance can be degraded by improper PCB layout. Listed below are layout considerations association with common problems.

1. Tweet: Locate the loopstick as far as possible from detector components C6, C9, R4, and R5. Orient C6, C9, R4, and R5 parallel to the axis of the loopstick. Return R8, C6, C9, and C19 to a separate ground run (see Typical Application PCB).

## 2. Poor Signal-to-Noise/Low Frequency Oscillation:

 Twist speaker leads. Orient R10 and C20 parallel to the axis of the loopstick. Locate C11 away from the loopstick.

TL/H/7909-14
In general, radiation results from current flowing in a loop. In case 1 this current loop results from decoupling detector harmonics at pin 17; while in case 2, the current loop results from decoupling noise at the output of the audio amplifier and the output of the regulator. The level of radiation picked up by the loopstick is approximately proportional to: 1 ) $1 / \mathrm{r}^{3}$; where $r$ is the distance from the center of the loopstick to the center of the current loop; 2) $\operatorname{SIN} \theta$, where $\theta$ is the angle between the plane of the current loop and the axis of the loopstick; 3) I, the current flowing in the loop; and 4) A, the cross-sectional area of the current loop.
Pickup is kept low by short leads (low A), proper orientation ( $\theta \cong 0$ so $\operatorname{SIN} \theta \cong 0$ ), maximizing distance from sources to loopstick, and keeping current levels low.

## FM SECTION

The pinout of the LM1868 has been chosen to minimize layout problems, however some care in layout is required to insure stability. The input source ground should return to C 4 ground. Capacitors C 13 and C 18 form the return path for signal currents flowing in the quadrature coil. They should connect directly to the proper pins with short PC traces (see Typical Application PCB). The quadrature coil and input circuitry should be separated from each other as far as possible.

## AUDIO AMPLIFIER

The standard layout considerations for audio amplifiers apply to the LM1868, that is: positive and negative inputs should be returned to the same ground point, and leads to the high frequency load should be kept short. In the case of the LM1868 this means returning the volume control ground (R6) to the same ground point as C17, and keeping the leads to C20 and R10 short.

## Circuit Description (See Equivalent Schematic)

## AM SECTION

The AM section consists of a mixer stage, a separate local oscillator, an IF gain block, an envelope detector, AGC circuits for controlling the IF and mixer gains, and a switching circuit which disables the AM section in the FM mode.
Signals from the antenna are AC-coupled into pin 7, the mixer input. This stage consists of a common-emitter amplifier driving a differential amp which is switched by the local oscillator. With no mixer AGC, the current in the mixer is $330 \mu \mathrm{~A}$; as the AGC is applied, the mixer current drops, decreasing the gain, and also the input impedance drops, reducing the signal at the input. The differential amp connected to pin 8 forms the local oscillator. Bias resistors are arranged to present a negative impedance at pin 8 . The frequency of oscillation is determined by the tank circuit, the peak-to-peak amplitude is approximately $300 \mu \mathrm{~A}$ times the impedance at pin 8 in parallel with 8 k 2 .
After passing through the ceramic filter, the IF signals are applied to the IF input. Signals at pin 11 are amplified by two AGC controlled common-emitter stages and then applied to the PNP output stage connected to pin 13. Biasing is arranged so that the current in the first two stages is set by the difference between a $250 \mu \mathrm{~A}$ current source and the Darlington device connected to pin 12.
When the AGC threshold is exceeded, the Darlington device turns ON, steering current away from the IF into ground, reducing the IF gain. Current in the IF is monitored by the mixer AGC circuit. When the current in the IF has dropped to $30 \mu \mathrm{~A}$, corresponding to 30 dB gain reduction in the IF , the mixer AGC line begins to draw current. This causes the mixer current and input impedance to drop, as previously described.
The IF output is level shifted and then peak detected at detector cap C1. By loading C1 with only the base current of the following device, detector currents are kept low. Drive from the AGC is taken at pin 14, while the AM detector output is summed with the FM detector output at pin 17.

## FM SECTION

The FM section is composed of a 6 -stage limiting IF driving a quadrature detector. The IF stages are identical with the exceptions of the input stage, which is run at higher current to reduce noise, and the last stage, which is switched OFF in the AM mode. The quadrature detector collectors drive a level shift arrangement which allows the detector output load to be connected to the regulated supply.

## AUDIO AMPLIFIER

The audio amplifier has an internally set voltage gain of 120. The bandwidth of the audio amplifier is reduced in the AM mode so as to reduce the output noise falling in the AM band. The bandwidth reduction is accomplished by reducing the current in the input stage.

## REGULATOR

A series pass regulator provides biasing for the AM and FM sections. Use of a PNP pass device allows the supply to drop to within a few hundred millivolts of the regulator output and still be in rejulation.

## Equivalent Schematic

## LM1870 Stereo Demodulator with Blend

## General Description

The LM1870 is a phase locked loop FM stereo demodulator with a DC control pin for reducing noise by decreasing separation during weak signal conditions.

## Applications

- Automobile radios
- Hi Fi receivers and tuners
- High performance portable radios


## Features

国 Blend control
© Large input overload
© Low beat note distortion
E Low THD diode switching outputs
(1) VCO stop function
@ Wide supply range, 7 V to 15 V
© Mono override pin

## Typical Application and Test Circuit



FIGURE 1

## Pin Functions

1. Quick Mono
2. PLL Input
3. $\mathrm{V}^{+}$
4. Lamp Filter and VCO Stop
5. Lamp Filter
6. Loop Filter
7. Loop Filter
8. VCO Tuning
9. VCO Tuning
10. Ground
11. Lamp Driver
12. Right Output
13. Left Output
14. Right Gain and Deemphasis
15. Left Gain and Deemphasis
16. Blend Resistor and 19 kHz Test Point
17. Blend Filter
18. Blend Filter
19. Audio Input
20. Blend Control Voltage

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage, Pin 3 15V
Lamp Driver Voltage, Pin 11
Output Voltage, Pin 12, 13, Supply Off 7 V
Quick Mono Input (Pin 1) V+ (Pin 3)
Blend Input (Pin 20)
15 V
Operating Temperature Range $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Power Dissipation (Note 1) 1.9W

| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Soldering Information |  |
| $\quad$ Dual-In-Line Package |  |
| $\quad$ Soldering $(10$ sec $)$ | $260^{\circ} \mathrm{C}$ |
| Small Outline Package | $215^{\circ} \mathrm{C}$ |
| $\quad$ Vapor Phase $(60 \mathrm{sec})$ | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=8 \mathrm{~V}$, Figure 1

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC |  |  |  |  |  |
| Operating Supply Voltage <br> Supply Current <br> Input DC Voltage <br> Input DC Voltage <br> Supply Rejection <br> Lamp Leakage Current <br> Lamp Saturation Voltage <br> VCO Stop Voltage <br> VCO Stop Current <br> Blend Input Bias Current <br> Quick Mono Switch Voltage <br> Quick Mono Bias Current <br> Output Leakage | Pin 19 <br> Pin 2 <br> Lamp Off, Pin $11=16 \mathrm{~V}$ <br> Lamp On, Pin 11 @ 75 mA <br> Voltage at Pin 4 to Stop VCO <br> $\operatorname{Pin} 4=0.2 \mathrm{~V}$ <br> $\operatorname{Pin} 20=0 \mathrm{~V}$ <br> $\operatorname{Pin} 1=8 \mathrm{~V}$ <br> Pin 12 or $13=6.5 \mathrm{~V}, \operatorname{Pin} 3=0 \mathrm{~V}$ | 7 <br> 15 <br> 0.2 | 8 26 4 1.8 30 0.1 1.4 0.4 -30 -2 4 2 0.1 | $\begin{array}{r} 15 \\ 45 \\ \\ \\ 100 \\ 2.0 \\ -100 \\ -20 \end{array}$ | V <br> mA <br> V <br> V <br> dB <br> $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Audio |  |  |  |  |  |
| Mono Gain <br> Mono THD <br> Channel Balance <br> Gain Shift <br> Channel Separation <br> Output DC Shift <br> Input Resistance <br> Output Resistance <br> Ultrasonic Rejection <br> SCA Rejection <br> Signal to Noise | 1 kHz <br> 1 kHz @ 200 mVrms <br> Mono to Stereo <br> $\operatorname{Pin} 20 \geq 1.1 V$ <br> Mono to Stereo <br> Pin 19 <br> Pin 12, 13 <br> $19 \mathrm{kHz}+38 \mathrm{kHz}$ <br> (Note 2) <br> 1 kHz @ 200 mVrms Mono | $-4$ <br> 30 <br> 20 | $\begin{gathered} -1 \\ 0.05 \\ \pm 0.4 \\ \pm 0.1 \\ 45 \\ \pm 15 \\ 40 \\ 65 \\ 30 \\ 70 \\ 68 \\ \hline \end{gathered}$ | $\begin{gathered} +2 \\ 0.25 \\ \pm 1.5 \\ \pm 1.0 \\ \\ \pm 100 \\ \\ 200 \end{gathered}$ | $d B$ $\%$ $d B$ $d B$ $d B$ $m V$ $k \Omega$ $\Omega$ $d B$ $d B$ $d B$ |
| PLL |  |  |  |  |  |
| Lamp On Voltage Lamp Off Voltage Lamp Hysteresis Capture Range Hold In Range Input Resistance | 19 kHz on $\operatorname{Pin} 2$ 19 kHz on $\operatorname{Pin} 2$ <br> 25 mVrms on Pin 2 25 mVrms on Pin 2 Pin 2 | $\begin{gathered} 2.5 \\ \pm 2 \\ 8 \end{gathered}$ | $\begin{gathered} 15 \\ 5 \\ 10 \\ \pm 4 \\ \pm 12 \\ 14 \\ \hline \end{gathered}$ | $20$ $\pm 6$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} \\ \mathrm{~dB} \\ \% \\ \% \\ \mathrm{k} \Omega \\ \hline \end{gathered}$ |
| Blend | Pin 20 from 1.1V to 0.2 V |  |  |  |  |
| Stereo Gain Change Mono Gain Change <br> Output DC Shift | $\begin{aligned} & 1 \mathrm{kHz} \mathrm{~L}=-\mathrm{R} \text { Input } \\ & 1 \mathrm{kHz} \mathrm{~L}=\mathrm{R} \text { Input } \\ & 10 \mathrm{kHzL}=\mathrm{R} \text { Input } \end{aligned}$ | $\begin{gathered} -25 \\ -1.5 \\ -8 \end{gathered}$ | $\begin{aligned} & -35 \\ & -0.5 \\ & -14 \\ & \pm 40 \end{aligned}$ | $\begin{gathered} 0.5 \\ -20 \\ \pm 100 \end{gathered}$ | dB <br> dB <br> dB <br> mV |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $65^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the DIP and $75^{\circ} \mathrm{C} / \mathrm{W}$ junction-to-ambient for the small outline package.
Note 2: Input is $10 \%$ SCA ( 74.5 kHz ), $9 \%$ pilot and 1 kHz left or right. Rejection is ratio of 1 kHz output to 1.5 kHz output.

External Components

| Part \# | Recommended Value | Purpose | Effect |  | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Smaller | Larger |  |
| R1 | 100k | Pull Up for Quick Mono | OK | Errors Due to Pin 1 Bias Current | Pin 1 Can Be Shorted to Supply if Quick Mono is Not Used |
| C2 | $2 \mu \mathrm{~F}$ | PLL Input Coupling | Loading of Source Varies with Frequency |  | For Sources of Less Than $100 \Omega$, Can use $0.1 \mu \mathrm{~F}$ |
| C3 | $0.1 \mu \mathrm{~F}$ | Supply Bypass |  |  |  |
| C4 | $0.22 \mu \mathrm{~F}$ | Lamp Filter | Shorter Time to Switch Mono to Stereo | Longer Time to Switch Mono to Stereo | High Dielectric Resistance |
| $\begin{aligned} & \mathrm{R} 6 \\ & \mathrm{C} 6 \\ & \mathrm{C} 7 \end{aligned}$ | $\begin{aligned} & 3 \mathrm{k} \\ & 0.047 \mu \mathrm{~F} \\ & 0.33 \mu \mathrm{~F} \\ & \hline \end{aligned}$ | Loop Filter | High Stereo Distortion | Narrower Capture Range |  |
| R8 | 33k | Loop Filter | High Stereo Distortion | Loop Doesn't Lock |  |
| C8 | $0.0047 \mu \mathrm{~F}$ |  |  | Narrower Capture Range |  |
| $\begin{aligned} & \text { C9 } \\ & \text { R9 } \end{aligned}$ | $\begin{aligned} & 1000 \mathrm{pF} \\ & 8.2 \mathrm{k} \end{aligned}$ | Sets VCO <br> Free Running Frequency | High VCO Jitter | Narrower Capture Range | NPO 5\% |
| R10 | 5k |  | VCO Not Adjustable with C9 |  | Metalfilm |
| R11 | $180 \Omega$ | Sets Lamp Current | Excess IC <br> Dissipation | Dim Lamp |  |
| $\begin{aligned} & \text { R14 } \\ & \text { R15 } \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \mathrm{k} \\ & 7.5 \mathrm{k} \\ & \hline \end{aligned}$ | Load Resistors | Low Output Voltage | Output Clips Earlier |  |
| $\begin{aligned} & \mathrm{C} 14 \\ & \mathrm{C} 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.01 \mu \mathrm{~F} \\ & 0.01 \mu \mathrm{~F} \end{aligned}$ | Deemphasis |  |  |  |
| R16 | 3k | Sets Blend Characteristic |  | See Curves |  |
| $\begin{aligned} & \mathrm{C} 17 \\ & \text { C18 } \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.0047 \mu \mathrm{~F} \\ & 0.0047 \mu \mathrm{~F} \end{aligned}$ | Filter for Blend | Insufficient Blend | Reduced Blend Bandwidth |  |
| C19 | $2 \mu \mathrm{~F}$ | Audio Input Coupling | Poor Low Frequency Response and Separation | Turn On Delay |  |
| R19 | 15k | Allows VCO <br> Monitoring | Excess IC <br> Dissipation | Reduces 19 kHz Output Voltage | Only Need During Set Up |

Typical Performance Characteristics Blend off unless otherwise stated



Gain vs $R_{L}(\operatorname{Pin} 14,15)$


Typical Performance Characteristics Blend off unless otherwise stated (Continued)


## Typical Performance Characteristics Blend off unless othemise stated (Continued)



L-R Gain vs Blend Control

L-R Frequency Response with Blend Control


## Application Hints

Blend-What \& Why?
The signal to noise of a weak FM stereo signal is worse than that of an equally weak FM mono signal. For this reason FM mono radios often perform better than FM stereo radios, unless the latter is forced into mono.
The typical quieting curves of an FM stereo radio look like this:


If an acceptable signal to noise is 40 dB , then 20 dB more signal is required in stereo compared to mono, $30 \mu \mathrm{~V}$ vs $3 \mu \mathrm{~V}$. The degradation in noise is due to the L-R or difference channel. If the gain of the L-R is reduced, then the noise associated with it will be reduced. However, there will also be a reduction in separation.
To maintain a 40 dB signal to noise in the above example, the gain of the L-R signal should be reduced from 0 dB gain @ $30 \mu \mathrm{~V}$ downward to -20 dB at $3 \mu \mathrm{~V}$. If this is done properly the dashed line will result. Below is a plot of L-R gain and resulting separation.


The LM1870 reduces the gain of the L-R channel before it is demodulated. This is done by a voltage controlled shelving filter. The Bode plot of this filter is shown below:


The full blend response is a two pole roll-off with each pole set by an internal 6.8 k resistor and the capacitance from pins 17 and 18 to ground. The standard value for both capacitors is 4.7 nF resulting in two 5 kHz poles. The blend input (pin 20) is derived from the meter drive output of the FM IF chip (LM3089 or LM3189 pin 13). To adjust for variations in RF gain and other IC parameters, it is recommended that an adjustment be made on each radio.

## Mono-Stereo Switching

The LM1870 automatically switches from mono to stereo when the level of pilot at pin 2 is about 15 mV or more. This value can be increased by putting a resistor between pins 4 and 5 , as shown graphically in the Typical Performance curves.
If it is desired to switch to mono without turning off the lamp driver, pin 1 should be taken below 4 V . This is a high impedance input that can be electronically switched by a transistor with a pull up resistor to the IC supply.

## Outputs

The LM1870 has emitter-follower outputs resulting in a low output impedance. The output will sink or source one mA, therefore it will drive $A C$ coupled loads greater than $2 \mathrm{k} \Omega$.
In AM-FM radios the switching can be cumbersome at best. To ease the problem the outputs of the LM1870 (pins 12 and 13) are open circuit when the supply (pin 3 ) is open or grounded. This reduces the number of switch poles required

## Application Hints (Continued)

since the outputs can remain connected at all times. This technique is commonly called diode switching but the method used in the LM1870 results in substantially lower distortion than obtained with discrete diodes.

## VCO

The stereo performance of the LM1870 is very constant for small ( $<2 \%$ ) changes in the free running frequency of the VCO. To insure that the frequency stays within $2 \%$, low temperature coefficient components should be used for the tuning capacitor ( 1000 pF ) and resistor ( 8.2 k ). The internal oscillator has a temperature coefficient of about $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (see curve). With an NPO capacitor and a metalfilm resistor the total variation in the free running frequency will be less than $1 \%$ over the full temperature range. Tuning the VCO is done by adjusting the $5 \mathrm{k} \Omega$ potentiometer to get 19 kHz $\pm 50 \mathrm{~Hz}$ with no input on pin 2 .
The VCO frequency is monitored at pin 16 when current is supplied to the pin. During normal operation the 19 kHz square wave is not available and the resistor from pin 16 to ground programs the blend characteristics (see curves).
The VCO of the LM1870 can be stopped by taking pin 4 low. In addition to being useful for turning off the stereo indicator and forcing mono FM reception, this also allows other mono sources, such as AM, to be fed into the decoder and come out both channels. The signal will not be inadvertently decoded with the VCO off and it will have the same gain and balance characteristics as the FM. The deemphasis capacitors may need to be removed for proper frequency response. The voltage on pin 20 will also affect the freuqency response.
It should be noted that a stopped VCO cannot radiate into the rest of the radio and cause interference. Pin 4 can be taken low with a mechanical switch or an NPN transistor. If a transistor is used it must have low leakage, less than 100 nA at $3 \mathrm{~V} \mathrm{~V}_{\mathrm{CE}}$, and low saturation, less than 200 mV at $100 \mu \mathrm{~A}$ collector current.

## PLL

To properly demodulate the L-R signal the decoder must generate a 38 kHz signal that is locked in phase with the 19 kHz pilot signal at the input. This is done with a phase locked loop consisting of a phase detector, a loop filter (pins 6 and 7) and a VCO (pins 8 and 9).
The loop filter is similar to other standard decoders however the VCO incorporates an additional low pass filter ( 4.7 nF and $33 \mathrm{k} \Omega$ ) to reduce beat note distortion an additional 20 dB .

## Input Interface

There are two inputs to the LM1870, one for the PLL (pin 2) and the normal audio input (pin 19). The input impedance of the audio input is about $40 \mathrm{k} \Omega$. The input coupling capacitor works with this input resistance and sets the low frequency response and separation.
The PLL input (pin 2) locks onto the 19 kHz pilot and rejects the rest of the composite signal. For this reason it is only necessary to use a coupling capacitor large enough to insure there is no phase shift at 19 kHz . The input resistance of the PLL is $14 \mathrm{k} \Omega$ so a capacitor between $0.01 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ would be fine. However, the source driving this input must not be affected by this load. This is true only when the source is low impedance (less than $100 \Omega$ ).
Typical FM IF circuits have detector output impedance of 5 $\mathrm{k} \Omega$ or more. This will cause very poor low frequency response and separation unless the loading is made constant over frequency. For this reason the typical input coupling capacitor is $2 \mu \mathrm{~F}$.

## IF Correction

The separation in most radios is limited by the response of the IF. The input lead network below can often be used to improve radio separation.


TL/H/7910-8

## Power Supply

The LM1870 is designed to work on supplies from 7V to 15 V . For automotive applications a regulator is recommended to protect against transients; the LM2930-8V is the ideal choice.

## LM1871 RC Encoder/Transmitter

## General Description

The LM1871 is a complete six-channel digital proportional encoder and RF transmitter intended for use as a low power, non-voice, unlicensed communication device at carrier frequencies of 27 MHz or 49 MHz with a field strength of $10,000 \mu \mathrm{~V} /$ meter at 3 meters. In addition to radio controlled hobby, toy and industrial applications, the encoder section can provide a serial input of six words for hard wired, infrared or fiber optic communication links. Channel add logic is provided to control the number of encoded channels from three to six, allowing increased design flexibility. When used with the LM1872 RC receiver/decoder, a low cost RF linked encoder and decoder system provides two analog and two ON/OFF decoded channels.

## Features

■ Low current 9 V battery operation

- On-chip RF oscillator/transmitter
- One timing capacitor for six proportional channels
- Programmable number of channels
- Regulated RF output power
- External modulator bandwidth control
- On-chip 4.6 V regulator
- Up to 80 MHz carrier frequency operation


## Block and Connection Diagram



\section*{Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. <br> | Supply Voltage | 16 V |
| :--- | ---: |
| DC Current Out of Pin 4 | 10 mA |
| DC Current Out of Pin 13 | 25 mA |}


| Package Dissipation (Note 1) | 1600 mW |
| :--- | ---: |
| Pin 4 Externally Forced | 6 V |
| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+9 \mathrm{~V}$, see Test Circuit and Waveforms

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Encoder Section, Close S1, S2, S4 Open S3 |  |  |  |  |  |  |
| V14 | Supply Voltage |  | 4.5 | 9 | 15 | V |
| $\mathrm{l}_{14}$ | Supply Current | Encoder Only | 10 | 14 | 22 | mA |
| V4 | Reference Voltage |  | 4.1 | 4.8 | 5.4 | V |
| $\mathrm{t}_{\mathrm{f}}$ | Frame Time | $\mathrm{t}_{\mathrm{f}}=\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}+0.63 \mathrm{R}_{\text {MOD }} \mathrm{C}_{T}$ | 8 | 9.5 | 10.5 | ms |
| $t_{m}$ | Mod Time | $\mathrm{t}_{\mathrm{m}}=0.63 \mathrm{R}_{\text {MOD }} \mathrm{C}_{\mathrm{T}}$ | 0.4 | 0.5 | 0.6 | ms |
| $t_{\text {ch }}$ | Channel Time | $\mathrm{t}_{\mathrm{ch}}=0.63 \mathrm{R}_{\mathrm{CH}} \mathrm{C}_{\mathrm{T}}$ | 0.4 | 0.5 | 0.6 | ms |
| $\mathrm{t}_{\text {s }}$ | Sync Time, $T_{x}$ Channels 1-6 | Close S1, Close S2 |  | 3.5 |  | ms |
| $\mathrm{t}_{\text {s }}$ | Sync Time, $T_{x}$ Channels 1-5 | Open S1, Close S2 |  | 4.5 |  | ms |
| $\mathrm{t}_{\text {s }}$ | Sync Time, $T_{x}$ Channels 1-4 | Close S1, Open S2 |  | 5.5 |  | ms |
| $\mathrm{t}_{\text {s }}$ | Sync Time, $T_{x}$ Channels 1-3 | Open S1, Open S2 |  | 6.5 |  | ms |
| $\Delta t_{n}$ | Supply Rejection, $\mathrm{t}_{\mathrm{m}}+\mathrm{t}_{\mathrm{CH}}$ | $\Delta V_{C C}=6 \mathrm{~V}$ to 12 V |  | 0.1 |  | \%/V |
| $\Delta \mathrm{V} 13$ | Encoder Output Swing |  |  | 3.8 |  | $V_{p-p}$ |
| $\Delta \mathrm{V} 12$ | Mod Filter Output Swing |  |  | 3.8 |  | $V_{p-p}$ |
| $\mathrm{l}_{12}$ | Mod Filter Source/Sink Current |  |  | 0.5 |  | $\pm \mathrm{mA}$ |
| $\mathrm{R}_{\text {IN( }}(8)$ | Pulse Timer Input Resistance |  |  | 27 |  | $\mathrm{M} \Omega$ |
| ${ }_{1} \mathrm{TH}_{(7)}$ | Frame Timer Threshold Current |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| ILEAK(15) | Mod Timer Leakage Current | Pin 15 to OV |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {SAT }}(15)$ | Mod Timer Saturation Voltage | $\mathrm{I}_{15}=2 \mathrm{~mA},(\mathrm{~V} 4-\mathrm{V} 15)$ |  | 120 | 240 | mV |
| ILEAK(CH) | Channel Timer Leakage Current | Pins 1, 2, 3, 16, 17, 18 to 4.6V |  | 0.06 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {SAT }}(\mathrm{CH})$ | Channel Timer Saturation Voltage | $\mathrm{I}_{\mathrm{CH}}=2 \mathrm{~mA}$ |  | 120 | 240 | mV |
| RF Oscillator Section, Collector Pin 11, Base Pin 10, Emitter Pin 9 Open S4 |  |  |  |  |  |  |
| V OUT | RF Output Level | Use RF Voltmeter Close S3 |  | 400 |  | $\mathrm{mV}_{\text {RMS }}$ |
| $\mathrm{I}_{14}$ | Supply Current | Open S3, S4 |  | 30 |  | mA |
| $\mathrm{f}_{\mathrm{t}}$ | Transistor | $\mathrm{V}_{\mathrm{CE}}=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}$ |  | 520 |  | MHz |
| $\mathrm{V}_{\text {SAT(11) }}$ | Transistor Saturation Voltage | $\mathrm{f}_{\mathrm{O}}=49 \mathrm{MHz}$ |  | 800 |  | mV |
| $\mathrm{H}_{\text {FE }}$ | Transistor BC Beta | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}$ | 75 | 150 | 350 |  |
| LV CEO |  | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}$ | 16 | 20 |  | V |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a package thermal resistance of $75^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Test Circuit and Switching Time Waveforms


TL/H/7911-2
Note: Test circuit has been configured for evaluation by oscilloscope. Use $1 \%$ timing components. $R_{M}, R_{C H}, R_{F}, C_{T}$


TL/H/7911-3
L1: Toko E523LN-7210019 type MC117 71/2 turns with tap $21 / 4$ turns from top
Y1: 49.86 MHz crystal 3rd overtone
Encoder output (pin 13) close S1, S2, S4, $0.5 \mathrm{~ms} /$ div sweep

## Typical Performance Characteristics



RF Transistor Input Admittance vs Collector Current


## Applications Information

The LM1871 has been designed to encode and transmit 27 MHz or 49 MHz carriers for remote radio control (RC) of up to six independent analog functions. The encoder section converts a variable potentiometer setting to a variable pulse width. The variable pulse widths, each preceded by a fixed modulation pulse, are added together sequentially and then followed by a synchronization pulse. Figure 1 shows the digital proportional control format and how the channel pulse widths, sync time and frame time are defined.

SYNC (A)


TL/H/7911-5
FIGURE 1. (A) Encoder Output (Pin 13)
(B) Transmitted RF Carrier Envelope
(C) Typical Receiver Channel 1 Output
(D) Typical Receiver Channel 2 Output


TL/H/7911-4

Figure 1 (A) shows the encoder output waveform. The modulation time ( $\mathrm{t}_{\mathrm{m}}$ ) is fixed while the channel time ( $\mathrm{t}_{\mathrm{ch}}$ ) is the variable pulse width. In Figure $1(C, D)$ the recovered channel pulse $\left(\mathrm{t}_{\mathrm{n}}\right)$ is the sum of $\mathrm{t}_{\mathrm{m}}$ and $\mathrm{t}_{\mathrm{ch}}$ at a rep rate set by the frame time ( $\mathrm{t}_{\mathrm{f}}$ ). Because the frame time is fixed, the sync time ( $\mathrm{t}_{\mathrm{s}}$ ) will vary inversely to the variable channel times.
After detection by the RC receiver, the channel pulse widths must now be converted back to the required analog functions, which might be a mechanical arm movement, motor speed control or simply an ON/OFF transistor switch. In the case of the mechanical arm movement, commercially available closed loop servo modules can be found in most hobby shops. The input requirements of these servos will determine the transmitted frame time and channel pulse width range. Usually the pulse width for arm at center will be 1.5 ms ; for full left, 1.0 ms ; and for full right, 2.0 ms , at a rep rate of 20 ms . A motor speed control open loop servo can be designed for the same input pulse widths: 1.0 ms for maximum forward speed, 1.5 ms with some dead band for motor OFF and 2.0 ms for maximum reverse speed. In both servo systems the input pulse width being continuously variable allows full control of arm position, motor speed and direction. The ON/OFF function could also use the same input pulse width range ( $1 \mathrm{~ms} \mathrm{ON}, 2 \mathrm{~ms}$ OFF).
The 1.0 ms to 2.0 ms pulse width range required by most servo modules is a result of transmitted RF spectrum limitations required by the FCC. If the modulation time $\left(\mathrm{t}_{\mathrm{m}}\right)$ and the channel time were made very short ( $\cong 10 \mu \mathrm{~s}$ each)

## Applications Information (Continued)

many sidebands 5 kHz apart would be generated on each side of the center frequency. The amplitude and number of sidebands are determined by the depth and duration of the modulation pulse. FCC regulations require that all sidebands greater than 10 kHz from center frequency be less than $500 \mu \mathrm{~V} /$ meter at three meters. In the example cited above, the $100 \%$ modulated carrier spectrum would not be acceptable if the field strength of the carrier was $10,000 \mu \mathrm{~V} /$ meter at three meters. If the modulation and channel times were made much longer ( $\cong 10 \mathrm{~ms}$ each) the transmitted spectrum would be acceptable but now the frame time would be longer than desirable for optimum servo designs. When the received channel pulse widths are
between 1.0 ms and 2.0 ms at a frame rate of 20 ms the modulation time should be between $400 \mu \mathrm{~s}$ and $600 \mu \mathrm{~s}$ to insure an acceptable transmitted RF spectrum.
Figure 2 shows the block diagram and a typical application of the LM1871 utilizing two fully proportional (analog) channels and two uniquely encoded ON/OFF (digital) channels. The LM1872 Receiver/Decoder, a companion IC to the LM1871, has been designed to receive and decode two analog channels and two digital channels. The two digital channel output states are determined by the number of transmitted channels rather than by the width of a channel pulse. Table I shows the digital output format as a function of the number of transmitted channels.

Note: See Figure 4 for RF components.


TL/H/7911-6

## Applications Information (Continued)



FIGURE 2. Two Channel Analog/Two Channel Digital Transmitter/Receiver Application

## Applications Information (Continued)

## LM1871 ENCODER TIMING

Figure 3 shows the two timing circuits and waveforms used by the LM1871. The frame timer oscillator consists of a high gain comparator and a saturating NPN transistor switch. When the NPN transistor is turned OFF the timing capacitor ( $\mathrm{C}_{\mathrm{F}}$ ) will charge up to $2 / 3$ of the $\mathrm{V}_{\text {REG }}$ voltage. The comparator will then turn ON the NPN transistor, discharging the capacitor back to ground ending the timing cycle. The pulse timing circuit is similar in operation except that the timing capacitor $\left(\mathrm{C}_{T}\right)$ is charged and discharged between $1 / 3$ and $2 / 3$ of the VREG voltage. The saturating PNP transistor switch pulls up the modulation timing resistor ( $\mathrm{R}_{\mathrm{M}}$ ) which charges $\mathrm{C}_{\mathrm{T}}$ to $2 / 3 \mathrm{~V}_{\text {REG }}$ and six independently switched NPN transistors provide the discharge path through the channel timing resistors ( $\mathrm{R}_{\mathrm{CH}}$ ). The time constant for both circuits can be found as follows:

$$
\frac{-\mathrm{t}}{\mathrm{RC}}=\ell \mathrm{n} \frac{\mathrm{~V} 1}{\mathrm{~V} 2}
$$

when $\mathrm{V} 1=$ Voltage across timing resistor at end of timing cycle.
$\mathrm{V} 2=$ Voltage across timing resistor at beginning of timing cycle.


TL/H/7911-8

(A) Voltage on $\mathrm{C}_{\mathrm{F}}$

TL/H/7911-9
(B) Voltage on $\mathrm{C}_{\mathrm{T}}$
(C) Encoder pulse train output

FIGURE 3. Simplified Encoder Timing Circuits and Waveforms

## Applications Information (Continued)

The accuracy and temperature characteristics of the external components will determine the total accuracy of the system. The capacitors should be NPO ceramics or other lowdrift types.
As an example the following procedure can be used to determine the external timing components required for Figure 2.

Given: Frame time $\left(t_{f}\right)=20 \mathrm{~ms}$
Modulation time $\left(\mathrm{t}_{\mathrm{m}}\right)=500 \mu \mathrm{~s}$
Recovered pulse width ( $\mathrm{t}_{\mathrm{n}}$ ) range $=1.0 \mathrm{~ms}$ to 2.0 ms with trim capability

Non variable channel pulse width $\left(t_{n}\right)=1.0 \mathrm{~ms}$

1. Frame Timer Components

Choose $\mathrm{C}_{\mathrm{F}}=0.1 \mu \mathrm{~F} \pm 10 \%$
$R_{F}=\frac{t_{f}-t_{m}}{C_{T}}=\frac{20 \mathrm{~ms}-0.50 \mathrm{~ms}}{0.1 \mu \mathrm{~F}}=195 \mathrm{k} \Omega(200 \mathrm{k} \Omega)$
2. Modulation Time Components

Choose $C_{T}=0.01 \mu \mathrm{~F} \pm 10 \%$
$R_{M}=\frac{t_{m}}{0.63 \mathrm{C}_{T}}=\frac{500 \times 10^{-6}}{(0.63)\left(1 \times 10^{-8}\right)}=79.36 \mathrm{k} \Omega(82 \mathrm{k} \Omega)$
3. Non-Variable Channel (3 through 6) Component
$\mathrm{t}_{\mathrm{ch}}=\mathrm{t}_{\mathrm{n}}-\mathrm{t}_{\mathrm{m}}=1.0 \mathrm{~ms}-0.50 \mathrm{~ms}=500 \mu \mathrm{~s}$
$\mathrm{R}_{\mathrm{CH}}=\frac{\mathrm{t}_{\mathrm{ch}}}{0.63 \mathrm{C}_{\mathrm{T}}}=\frac{500 \times 10^{-6}}{(0.63)\left(1 \times 10^{-8}\right)}=79.36 \mathrm{k} \Omega$
4. Variable Channel 1 (t1) and Channel 2 (t2) Components When the Rp wiper arm varies across the full potentiometer range, ( $\Delta R=0 \Omega$ to $R_{p}$ value) $R_{S}$ is found for $0 \Omega$ and minimum $t_{n}$ pulse width.
$R_{S}=\frac{t_{n}-t_{m}}{0.63 C_{T}}=\frac{1 \mathrm{~ms}-0.50 \mathrm{~ms}}{(0.63)\left(1 \times 10^{-8}\right)}=79.36 \mathrm{k} \Omega(82 \mathrm{k})$
$R_{P}(\Delta R)$ is found for maximum $t_{n}$ pulse width.

$$
\begin{aligned}
R_{P} & =\frac{t_{n}-t_{m}}{0.63 C_{T}}-R_{S} \\
& =\frac{2 \mathrm{~ms}-0.50 \mathrm{~ms}}{(0.63)\left(1 \times 10^{-8}\right)}-82 \mathrm{k} \Omega \\
& =156 \mathrm{k} \Omega
\end{aligned}
$$

The $R_{P}$ value could have been chosen first and a $\mathrm{C}_{T}$ calculated. Usually the $270^{\circ}$ to $320^{\circ}$ angle of potentiometer rotation is inconvenient especially if it is desired to spring return the control to center, or if lever type knobs are required. A
$500 \mathrm{k} \Omega$ potentiometer that has $300^{\circ}$ of end to end wiper arm rotation could be used if mechanical stops limit this range. Required angle of rotation $=\frac{\left(300^{\circ}\right)(156 \mathrm{k} \Omega)}{500 \mathrm{k} \Omega}=93.6^{\circ}$
In most applications the resistor and capacitor tolerances prevent sufficient system accuracy without mechanical or electrical trimming of the analog channel pulse widths. If a 500 k potentiometer is used, two trim methods can be utilized. R $\mathrm{R}_{\mathrm{S}}$ can also be included as part of the potentiometer resistance.


$$
\begin{aligned}
& \Delta R=156 \mathrm{k} \Omega, R_{S}=82 \mathrm{k} \Omega \\
& \text { If } t_{n}=1.5 \mathrm{~ms} \pm 30 \% \text { is required: } \\
& \pm R_{\text {TRIM }}=0.3 \frac{\Delta R}{2}+R_{S}=48 \mathrm{k} \Omega
\end{aligned}
$$

$$
\text { Required Body Rotation }=\frac{\left(300^{\circ}\right)(48 \mathrm{k})}{500 \mathrm{k}}= \pm 28.8^{\circ}
$$

## Channel Add Logic

Table I shows the number of transmitted channels as a function of pin 5 and pin 6 conditions. The threshold voltage for both pins is $\cong 0.7 \mathrm{~V}$. When grounded, the pins are sourcing $\cong 300 \mu \mathrm{~A}$ from the internal pull up resistors. External voltages may be applied to these pins but should be below the $V_{\text {REG }}$ voltage by at least one volt and not less than the pin 9 ground.

## Modulator and Crystal Oscillator/Transmitter Circuit (FIGURE 4)

The modulator and oscillator consist of but two NPN transistors whose operation is quite straightforward. The base of the modulator transistor is driven by a bidirectional current source with the voltage range for the high condition limited by a saturating PNP collector to the pin $4 \mathrm{~V}_{\text {REG }}$ voltage and

TABLE I. Digital Channel Output Format as a Function of Transmitted Channels

| LM1871 Channel Add Logic <br> Pin Conditions |  | Number of Channels <br> Transmitted | LM1872 Receiver <br> Digital Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Pin 6 (B) |  | A | B |
| OPEN | OPEN | 3 | OFF | OFF |
| GND | OPEN | 4 | ON | OFF |
| OPEN | GND | 5 | OFF | ON |
| GND | GND | 6 | ON | ON |

## Applications Information (Continued)

low condition limited by a saturating NPN collector in series with a diode to ground. A current source of $\pm 500 \mu \mathrm{~A}$ was chosen to provide a means for external modulator bandwidth control. When a capacitor is used at this node the transmitted RF carrier is made to slew ON and OFF at a time determined by:

$$
\begin{aligned}
& \text { Modulation slew time }\left(\mathrm{t}_{\mathrm{ms}}\right) \\
& =\frac{(\Delta \mathrm{V} 12)\left(\mathrm{C}_{\mathrm{M}}\right)}{\mathrm{I}_{12}}=\frac{(3.8 \mathrm{~V})(0.01 \mu \mathrm{~F})}{500 \mu \mathrm{~A}}=76 \mu \mathrm{~s}
\end{aligned}
$$

when $\Delta \mathrm{V} 12=$ peak to peak voltage swing of pin $12=3.8 \mathrm{~V}$

$$
\begin{aligned}
& \pm l_{12}=\text { source } / \text { sink current from pin } 12=500 \mu \mathrm{~A} \\
& \mathrm{C}_{\mathrm{M}}=\text { capacitance at pin } 12=0.01 \mu \mathrm{~F}
\end{aligned}
$$

Figure 5 shows the advantage gained by this capacitor especially if adjacent channels are 10 kHz to 15 kHz away from the desired channel.
The crystal oscillator/transmitter is configured to oscillate in a class C mode with the conduction angle being approximately $140^{\circ}$ to $160^{\circ}$. Resistor R10 provides the base bias current from the pin $4 \mathrm{~V}_{\text {REG }}$ voltage. This resistor value has been optimized for most RC applications. When the emitter of the modulation transistor is high ( $\cong 3.8 \mathrm{~V}$ ) the collector and tank coil are pulled up into the active range of the oscillator transistor. RF feedback to the base is via the series mode crystal which determines the oscillator frequency. Because third overtone crystals are used for 27 MHz or 49 MHz applications a tuned collector load must be used to guarantee operation at the correct frequency. Tuning the

LC tank, while having little effect on oscillator frequency, will control the conduction angle and oscillator efficiency. Tuning the LC tank for minimum $\mathrm{V}_{\mathrm{CC}}$ supply current while observing the carrier envelope on an oscilloscope would be the best alignment method.
For most RC applications the carrier ON to OFF ratio must be as high as possible to ensure precise pulse width detection at the receiver. If we were to look at the base of the oscillator transistor we would see that the crystal is still oscillating during the time that the carrier is OFF ( $t_{m}$ ). This is because of the high $Q$ characteristic ( 10 k to 30 k ) of crystals in this application. We can roughly calculate the number of cycles required for a decay or rise in amplitude for one time constant ( $63 \%$ of final value) by:

$$
\text { Number of cycles }=\frac{4 \mathrm{Q}}{\pi}
$$

At 49 MHz this will be 15 k cycles or $300 \mu \mathrm{~s}$ for a crystal Q of 30k. At 27 MHz this time will be $560 \mu \mathrm{~s}$ for the same crystal Q. If long carrier OFF times were required the oscillator start up time would as a result also be quite long. The shorter carrier OFF times overcome one problem but do suggest that the crystal be isolated from the antenna circuit. During the carrier OFF time the base of the modulator transistor is held approximately 0.9 V above ground such that the emitter still supplies current to the now saturated collector of the oscillator transistor. Both ends of the LC tank circuit now "see" a low impedance to ground. Further isolation is provided by the split tuning capacitor.

| Component | 27 MHz | 49 MHz |
| :--- | :--- | :--- |
| $\mathrm{T}_{\mathrm{P}}$ | 2 Turns | 6 Turns |
| $\mathrm{T}_{\mathrm{S}}$ | 3 Turns | 1 Turn |
| L1 | TOKO KXN K4636 BJF | TOKO KEN K4635 BJE |
| $\mathrm{L}_{\mathrm{L}}$ | MILLER \#4611 | MILLER \# 9330-10 |
| $\mathrm{C}_{\mathrm{A}}$ | 5.4 pF | 6.2 pF |
| $\mathrm{R}_{\mathrm{A}}$ | $1.15 \Omega$ | $3.78 \Omega$ |
| C 1 | 1000 pF | 220 pF |
| C 2 | 680 pF | 47 pF |
| C 3 | 20 pF | 33 pF |
| R10 | 24 k | 47 k |

Toko America
1250 Feehanville Drive
Mount Prospect, IL 60056 (312) 297-0070



FIGURE 5. Envelope of Transmitted Spectrum for Circuit in Figure 2

FIGURE 4. 27 MHz and 49 MHz RF Oscillator/Transmitter

## Applications Information (Continued)

If the printed circuit board shown in Figure 6 is to be reproduced, it is recommended that the layout be followed as closely as possible. The positions of pin 13 decoupling capacitors and coil components tend to be critical in regard to undesired harmonic emissions. Short lead ceramic disc capacitors and short decoupled traces are recommended. A number of boards with this configuration have successfully met all requirements of the FCC as perceived only by Na tional Semiconductor. Final approval of any unlicensed transmitter is granted only by the FCC via certified test measurements.

## Field Strength Measurements

As noted above the maximum radiated RF energy of an unlicensed transmitter operating in the 27 MHz or 49 MHz frequency band must not be greater than $10 \mathrm{k} \mu \mathrm{V}$ per meter at a distance of 3 meters from the transmitting antenna. In addition to the carrier amplitude requirement, all sidebands greater than 10 kHz from the carrier and all other emissions (harmonic or spurious) must be less than $500 \mu \mathrm{~V}$ per meter at a distance of 3 meters.
The term used for electrical field intensity (V/meter at 3 meters) refers to the open circuit voltage induced at the ouptut of a resonant half-wave dipole antenna in a single dimensional one meter field, 3 meters distant from the transmitter under test. When making field intensity measurements, the antenna length must be adjusted for resonance at each frequency of interest and the induced voltage made proportional to the one meter reference length. The induced voltage value must not include losses caused by the inser-
tion of a $1: 1$ balun transformer ( -6 dB ) or loading ( -6 dB ) and mismatch ( $72 \Omega$ to $50 \Omega,-1.7 \mathrm{~dB}$ ) of the voltage measuring instrument. We can now relate the induced voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ to a measured voltage ( $\mathrm{V}_{\mathrm{MEA}}$ ) by:

$$
V_{\text {MEA }}=\frac{V_{I N} L}{\text { Losses }} \text { or } V_{I N}=\frac{\left(V_{\text {MEA }}\right)(\text { Losses })}{L}
$$

where: $V_{\text {MEA }} \quad=$ Voltage measured by a spectrum analyzer or calibrated receiver.
$\mathrm{V}_{\mathrm{IN}}=$ Field intensity (volts/meter).
$\mathrm{L} \quad=$ Half-wave length of antenna in meters.
Losses $=$ All mismatch, loading and insertion losses. (In this case $=13.7 \mathrm{~dB}=4.87$ )
The length of a half-wave dipole antenna is found by:

$$
\mathrm{L}=\frac{\mathrm{Ck}}{2 \mathrm{f}} \text { meters }
$$

where: $C=$ Speed of light in a vacuum.
$k=A$ constant related to antenna length to width ratios, end effects and surface effects. Use $k=0.96$ for practical antenna rods $5 / 16^{\prime \prime}$ in diameter.
$f=$ Frequency of interest.
Simplified: $L=\frac{144}{f \mathrm{MHz}}$ meters


## Applications Information (Continued)

Now that we have a way in interpreting the field strength measurements we must deal with the technique used in making these measurements. Usually all measurements are done outside on a flat area away from trees, buildings, buried pipes or whatever. The test transmitter is placed on a wooden stool or table approximately 3 feet high such that the vertical antenna is in a vertical position. The receiving dipole is adjusted for the frequency of interest and oriented to the same plane as the transmitter and placed 3 meters from the transmitter. The dipole may be mounted on a wooden pole or ladder such that the height of the antenna can easily be changed. The antenna length must always be symmetrical about the center tapped balun transformer. The operator and his test equipment must be "behind" the dipole by some 3 or more feet. If it is desired to have the operator at a much more distant location the transmission line must be characterized for additional losses. A number of measurements should be made at each frequency for different heights and orientations of both the transmitting and receiving antennas. The highest reading should be considered the correct reading. In addition to fundamental, sidebands and harmonic emissions, the frequency spectrum from 25 MHz to 1000 MHz should also be scanned for spurious emissions greater than $50 \mu \mathrm{~V} /$ meter at 3 meters.

## Additional Applications

Figure 2 shows a typical application of the LM1872 Receiver/Decoder. The LM1872 consists of a crystal controlled local oscillator, IF amplifier, AGC, detector, decoder logic and digital channel output drivers. The supply voltage range of $2.5 \mathrm{~V} \min$ to 7 V max was chosen to allow battery operation by four "C" or "D" cells.
Figure 7 shows how the LM1871 encoder can be used to frequency shift a 200 kHz carrier that is transmitted over the 110 V AC line in a home or office. Figure 8 shows how ON/ OFF carrier modulation is also possible. An LM1872 could be used as a receiver/decoder for the Figure 8 transmitter circuit. When using an LM1872 the carrier frequencies should be 50 kHz or greater to insure proper detector operation.
Figure 9 shows the LM1871 configured for six analog channels with a TTL compatible output. The $V_{\text {REG }}$ voltage at pin 4 has been shorted to $V_{C C}$. This allows a $V_{C C(M I N)}$ of $3 V$ and $\mathrm{V}_{\mathrm{CC}}(\mathrm{MAX})$ of 6 V . The encoder output could be used for
a fiber optic transmitter/receiver link, infra-red, tone keying or transducer carrier modulation. If the encoder output is hard wired to the Figure 10 serial input we can recover the six analog channels. From Figure 11 we see that the data input will appear during the sync time which is always longer than any channel time $\left(\mathrm{t}_{\mathrm{n}}\right)$. Inverter X 1 will discharge C 1 each time the input goes high. During the longer sync time C1 will charge up to the $1 / 2 V_{C C}$ threshold of $X 2$ and via $X 3$ provide the data input. The $R$ and $C$ components are calculated by:

$$
\mathrm{t}_{\text {data delay }}=0.565 \mathrm{R} 1 \mathrm{C} 1
$$

If large values of $\mathrm{C} 1(>0.01 \mu \mathrm{~F})$ are required the diode D 1 should be replaced by a PNP transistor with the base on X1 output, emitter to X 2 input and collector to ground.
In applications requiring ON/OFF decoding of a channel pulse width the circuit shown below could be used.


TL/H/7911-16
If the recovered channel pulse width is short $\left(t_{(\text {min })}\right)$ R2 and C 2 are selected such that the input to inverter X 4 does not rise to the $1 / 2 V_{C C}$ threshold. The output of $X 4$ will be high and the output of $X 5$ will be low. A longer input pulse ( $t_{\text {(max }}$ ) will allow the output of X 4 to go low pulling the input of X 5 low. R3 and C3 are selected such that the input to X5 will not rise past the $1 / 2 V_{C C}$ threshold during the remainder of the frame time. The R and C values are found by:

$$
\begin{aligned}
\text { Given: } \quad \begin{aligned}
& \mathrm{t}_{(\text {min })}=1.0 \mathrm{~ms}, \mathrm{C} 2=0.01 \mu \mathrm{~F} \\
& \mathrm{t}_{(\text {max })}=2.0 \mathrm{~ms}, \mathrm{C} 3=0.1 \mu \mathrm{~F} \\
& \mathrm{t}_{\text {frame }}=20 \mathrm{~ms} \\
& 0.565 \mathrm{R} 2 \mathrm{C} 2=\mathrm{t}_{(\text {min })}+\frac{\mathrm{t}_{(\text {max })}-\mathrm{t}_{(\min )}}{2}=1.5 \mathrm{~ms} \\
& \mathrm{R} 2=\frac{1.5 \mathrm{~ms}}{0.565 \mathrm{C} 2}=270 \mathrm{k} \Omega \\
& \mathrm{R} 3=\frac{\mathrm{t}_{\text {frame }}}{0.565 \mathrm{C} 3}=360 \mathrm{k} \Omega
\end{aligned} \\
\end{aligned}
$$




TL/H/7911-18


Additional Applications (Continued)


FIGURE 11. Six Analog Channel Detector Waveforms
LM1871 Component Selection Guide

| Component | Min | Typ | Max | Comments |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{F}}$ | $2 \mathrm{k} \Omega$ | $180 \mathrm{k} \Omega$ | 1M | Pin 7. Frame timer resistor used with $\mathrm{C}_{\mathrm{F}}$ to set frame time ( $\mathrm{t}_{\mathrm{f}}$ ). $t_{f}=R_{F} C_{F}+t_{m} .$ |
| $\mathrm{C}_{\mathrm{F}}$ | 500 pF | $0.1 \mu \mathrm{~F}$ | $0.5 \mu \mathrm{~F}$ | Pin 7. Frame timer capacitor used with RF. |
| $\mathrm{R}_{\mathrm{M}}$ | $2 \mathrm{k} \Omega$ | $150 \mathrm{k} \Omega$ | 1M | Pin 15. Modulation timing resistor used with $\mathrm{C}_{\boldsymbol{T}}$ to set mod time $\left(t_{m}\right) . t_{m}=0.63 R_{M} C_{T}$. |
| $\mathrm{R}_{\mathrm{CH}}$ | $2 \mathrm{k} \Omega$ | $150 \mathrm{k} \Omega$ | 1 M | Channel pins 1, 2, 3, 16, 17, 18. Variable or fixed resistor used with $\mathrm{C}_{\mathrm{T}}$ to set channel pulse widths ( $\mathrm{t}_{\mathrm{ch}}$ ). $\mathrm{t}_{\mathrm{ch}}=0.63 \mathrm{R}_{\mathrm{CH}} \mathrm{C}_{\mathrm{T}}$. |
| $\mathrm{C}_{\mathrm{T}}$ | 500 pF | $0.1 \mu \mathrm{~F}$ | $0.5 \mu \mathrm{~F}$ | Pin 8. Pulse timer capacitor used with $\mathrm{R}_{\mathrm{M}}$ and $\mathrm{R}_{\mathrm{CH}}$. |
| $\mathrm{C}_{\mathrm{M}}$ |  | $0.01 \mu \mathrm{~F}$ |  | Pin 12. Modulation slew time ( $\mathrm{t}_{\mathrm{ms}}$ ) capacitor used to decrease modulator bandwidth. Reduces sideband emissions. $t_{\mathrm{ms}}=\frac{(\Delta \mathrm{V} 12)\left(\mathrm{C}_{\mathrm{M}}\right)}{\mathrm{I}_{12}}=7600 \mathrm{C}_{\mathrm{M}}$ |
| C4 |  | $0.1 \mu \mathrm{~F}$ |  | Pin 4.4.6V regulator decoupling capacitor. |
| $\begin{aligned} & \text { C13A } \\ & \text { C13B } \end{aligned}$ |  | $\begin{aligned} & 1500 \mathrm{pF} \\ & 2700 \mathrm{PF} \end{aligned}$ |  | Pin 13. Modulator output RF decoupling capacitor. Improves carrier ON to OFF ratio. |
| C14 |  | $0.1 \mu \mathrm{~F}$ |  | Pin 14. $\mathrm{V}_{\text {CC }}$ decoupling capacitor. |
| R10 |  | $24 \mathrm{k} \Omega / 51 \mathrm{k} \Omega$ |  | Pin 10. RF oscillator/transmitter bias resistor. |

Note: See Figure 4 for RF components. All timing capacitors should be low-drift (NPO) types.

## Schematic Diagram



## LM1872 Radio Control Receiver/Decoder

## General Description

The LM1872 is a complete RF receiver/decoder for radio control applications. The device is well suited for use at either $27 \mathrm{MHz}, 49 \mathrm{MHz}$ or 72 MHz in controlling various toys or hobby craft such as cars, boats, tanks, trucks, robots, planes, and trains. The crystal controlled superhet design offers both good sensitivity and selectivity. When operated in conjunction with the companion transmitter, LM1871, it provides four independent information channels. Two of these channels are analog pulse width modulated (PWM) types, while the other two are simple ON/OFF digital channels with 100 mA drive capability. Either channel type can be converted to the other form through simple external circuitry such that up to 4 analog or up to 4 digital channels could be created. Few external parts are required to complement the self-contained device which includes local oscillator, mixer, IF detector, AGC, sync output drivers, and all decoder logic on-chip.

## Features

- Four independent information channels; two analog and two digital
- Completely self-contained
- Minimum of external parts
- Operation from 50 kHz to 72 MHz
- Highly selective and sensitive superhet design
- Operates from four 1.5 V cells

Excellent supply noise rejection

- 100 mA digital output drivers
- Crystal controlled
- Interfaces directly with standard hobby servos


## Applications

■ Toys and hobby craft

- Energy saving, remotely switched lighting systems
- Burgler alarms
- Industrial and consumer remote data links
- IR data links
- Remote slide projector control


## Circuit Block and Connection Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
7V
Package Dissipation (Note 2) 1600 mW
Voltage @ Pin 7, 8, 9, 10, 11 or $12 \quad$ V+

Operating Temperature Range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range Lead Temperature (Soldering, 10 sec .) $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$

## DC Electrical Characteristics

$\mathrm{V}^{+}=6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit of Figure $1, \mathrm{f}_{\mathrm{LO}}=49.890 \mathrm{MHz}, \mathrm{f}_{\mathrm{IF}}=455 \mathrm{kHz}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | Functional for $\mathrm{V}_{\mathrm{IN}}=100 \mu \mathrm{~V}$ | 2.5 | 6 | 7 | V |
| Supply Current | CH A \& B Off <br> $\mathrm{CHA} \& \mathrm{~B}$ On | 9 | 13 | 18 | mA |
|  | @ Pin 4 |  | 27 |  | mA |
| $\mathrm{~V}_{\text {BIAS }}$ | 1.85 | 2.1 | 2.35 | V |  |
| Sync Timer Threshold | @ Pin 13, Going from <br> Low to High Voltage | $\mathrm{V}+/ 2-0.4$ | $\mathrm{~V}+/ 2$ | $\mathrm{~V}+/ 2+0.3$ | V |

DIGITAL CHANNELS A AND B

| Saturation Voltage | @ Pins 7 \& 9, $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | 0.4 | 0.7 | V |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Saturation Resistance | @ Pins 7 \& 9 |  | 7 |  | $\Omega$ |
| Source Current | @ Pins $8 \& 10$, <br> VPin 8 \& Pin $10 \leq 1 \mathrm{~V}$ | 100 |  | mA |  |
| Collector Pull-Up <br> Resistance | $\operatorname{Pin} 7 \& \operatorname{Pin} 9$ to V+ | 5 | 10 | 20 | $\mathrm{k} \Omega$ |
| Emitter Pull-Down <br> Resistance | Pin 8 \& Pin 10 to GND | 5 | 10 | 20 | $\mathrm{k} \Omega$ |

## ANALOG CHANNELS 1 AND 2

| Saturation Voltage | @ Pins $11 \& 12, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 0.45 | 0.7 | V |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Saturation Resistance | @ Pins $11 \& 12$ |  | 160 |  | $\Omega$ |
| Collector Pull-Up <br> Resistance | Pin $11 \& \operatorname{Pin} 12$ to $\mathrm{V}+$ | 5 | 10 | 20 | $\mathrm{k} \Omega$ |

## AC Electrical Characteristics

| Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RF Sensitivity | For "Solid" Decoded Outputs (Note 1) |  |  | 22 | 39 | $\mu \mathrm{V}$ |
| RF Sensitivity | Circuit of Figure 5 @ 49 MHz with Antenna Simulation Network of Figure 6 |  |  | 12 |  | $\mu \mathrm{V}$ |
| Voltage Gain | Pin 5 to Pin 15 |  |  | 58 |  | dB |
| PSRR of RF Sensitivity | $3 \mathrm{~V} \leq \mathrm{V}+\leq 6 \mathrm{~V}$ |  |  | -1 |  | \% $\Delta / \mathrm{V}$ |
| BW | 3 dB Down @ Pin 15 |  |  | 3.2 |  | kHz |
| Noise | Referred to Input, Pin 5, $\mathrm{V}_{\text {IN }}=0$ |  |  | 0.35 |  | $\mu \mathrm{Vrms}$ |
|  | Referred to IF, Pin 15, $\mathrm{V}_{\mathrm{IN}}=0$ |  |  | 0.28 |  | mVrms |
| AGC Threshold | Onset of AGC Relative to RF Input, $\mathrm{V}_{\mathrm{IN}}$, @ Pin 5 |  |  | 88 |  | $\mu \mathrm{V}$ |
|  | Relative to IF Output @ Pin 15 |  | $\mathrm{V}++0.07$ | $\mathrm{V}+{ }^{+}+0.100$ | $\mathrm{V}+\mathrm{+} 0.13$ | V |
| Mixer Conversion Transconductance | From Pin 5 to Pin 18 | @ 1 MHz | 2.9 | 4.0 | 6.9 | mmhos |
|  |  | @ 27 MHz |  | 3.7 |  | mmhos |
|  |  | @ 49 MHz |  | 3.5 |  | mmhos |

AC Electrical Characteristics (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Mixer Input Impedance | Pin 5 to Pin 4 @ 49 MHz (See Curves) |  | $20 \mathrm{k} \Omega+5 \mathrm{pF}$ |  |  |
| Mixer Output Impedance | Pin 18 to GND |  | 250 |  | k $\Omega$ |
| IF Transconductance | Pin 17 to Pin 15 (AGC Off) @ 455 kHz | 2.6 | 4.1 | 5.6 | mmhos |
| IF Input Impedance | Pin 17 to GND |  | 5500 |  | $\Omega$ |
| IF Output Impedance | Pin 15 to GND (AGC Off) |  | 800 |  | $\mathrm{k} \Omega$ |
|  | (AGC On) |  | 2 |  | $\mathrm{M} \Omega$ |
| IF Carrier Level | $\begin{aligned} & @ \operatorname{Pin} 15, \mathrm{~V}_{\mathbb{I N}}=100 \mu \mathrm{~V} \\ & (\mathrm{AGC} \text { On) } \end{aligned}$ |  | 70 |  | mVrms |
| Detector Threshold | Relative to RF Input, $\mathrm{V}_{\mathrm{IN}}$, @ Pin 5 |  | 20 |  | $\mu \mathrm{V}$ |
|  | Relative to IF Output @ Pin 15 | $\mathrm{V}++0.015$ | $\mathrm{V}^{+}+0.025$ | $\mathrm{V}++0.040$ | V |
| Analog Pulse Width Accuracy | Ratio of Received Pulse Width <br> @ Pins 11 \& 12 to Transmitted <br> Pulse Width @ Pin 5 for $\mathrm{V}_{\mathrm{IN}}=100 \mu \mathrm{~V}$ | 0.95 | 1.0 | 1.05 | $\mathrm{ms} / \mathrm{ms}$ |

Note 1: The criteria for the outputs to be considered "solid" are as follows:
DIGITAL: In order to check the decoding section, four RF frames are inputted in sequence with the proper codes to exercise all four possible logical output combinations at pins 7 and 9 . For each frame the proper output logic state must exist.
ANALOG: Each analog pulse width (measured at pins $11 \& 12$ ) in any of the above four successive frames must not vary more than $\pm 5 \%$ from the pulse widths obtained for $\mathrm{V}_{\mathrm{IN}}=100 \mu \mathrm{~V}$.
Note 2: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a package thermal resistance of $75^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.

## Typical Performance Characteristics



Typical Performance Characteristics (Continued)


## Test Circuit



Bottom View

L 1 = Toko* 10k type (KEN-4028 DZ); 6T
$\mathrm{T} 1=$ Toko* 10 EZC type (RMC 202313 NO ), Qu $=110$ Pin 1-2, 131T; pin 2-3,33T Pin 1-3, 164T; pin 4-6, 5T

T 2 = Toko* 10 EZC type (RMC 402503 NO ), $\mathrm{Qu}=110$
Pin 1-2, 98T; pin 2-3, 66T
Pin $1-3,164 \mathrm{~T}$; pin $4-6,8$ T

[^9]FIGURE 1. Test Circuit

## Circuit Description

The following discussion is best understood by referring to Figures 2, 3, 4, and 5.

## SYSTEM ENCODING AND DECODING SCHEME

For the transfer of analog information, the LM1871/LM1872 system uses conventional pulse width modulation (PWM). In applying this technique, the RF carrier is interrupted for short fixed intervals ( $\mathrm{t}_{\mathrm{M}}$ in Figure 2) with each interval followed by variable width pulses ( $\mathrm{t}_{\mathrm{CH}}$ ) so as to define multiple variable time spans ( $\mathrm{t}_{\mathrm{M}}+\mathrm{t}_{\mathrm{CH}}$ ) occurring in serial fashion. Synchronization is accomplished by allowing one of the transmitted variable pulse widths (tsYNC) to exceed the duration (t'SYNC) of a receiver-based timer, thus allowing the receiver to recognize this pulse for synchronization purposes. Taken in sequence, this collection of pulses constitutes a single frame period ( $\mathrm{t}_{\mathrm{F}}$ ).

The LM1871 transmitter is equipped to transmit up to six channels which the companion LM1872 receiver uses to derive 2 analog and 2 digital channels. The receiver decodes the demodulated RF waveform from the transmitter by negative edge triggering a cascade of three binary dividers called the A, B, and C toggle flip-flops (Figure 4). By "examining" all three flip-flop outputs simultaneously, up to 6 unique channel time intervals could be identified and recovered. Only the first two channels are actually decoded however and outputted by the receiver, the rest being used for identification of two digital (ON/OFF) channels. In passing digital information, a pulse count modulation scheme is used whereby different quantities of channel pulses are transmitted by varying the number of fixed width channels following the two variable width analog channels 1 and 2 (see Figure 3).


TL/H/7912-5
FIGURE 2. RX Timing Waveforms

|  |  | LM1871 | TX | LM18 | 2 R |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Conditions |  | Transmitted Waveform |  | Binary Pulse Count | Digital Outputs |  |
| Pin 5 (CH A) | Pin 6 (CH B) |  |  |  | CH A | CH B |
| OPEN | OPEN |  |  | 100 | OFF | OFF |
| GND | OPEN |  |  | 101 | ON | OFF |
| OPEN | GND |  |  | 110 | OFF | ON |
| GND | GND |  |  | 111 | ON | ON |

FIGURE 3. Digital Channel Encoding and Decoding via Pulse Count Modulation

## Circuit Description (Continued)



FIGURE 4. Simplified Schematic Diagram

## Circuit Description (Continued)

Thus either $3,4,5$, or 6 channels are transmitted to represent the four possible codes that two digital channels represent. The receiver intrinsically counts channels with its decoder flip-flops by responding to the negative edges of the demodulated RF waveform of which there is always one more than the number of channels. The two LSBs of the binary count are read, latched, and fed to the output drivers which comprise digital channels $A$ and $B$.

## RECEIVER SECTION

The receiver circuit is a simple, single conversion design with AGC which mixes down to 455 kHz and provides

58 dB of gain using the suggested transformers in Figure 5. The active digital detector provides an additional 30 dB gain over a silicon diode resulting in an overall system gain of 88 dB . More or less gain can be obtained by using different transformers. The frequency range of operation extends from 50 kHz to 72 MHz encompassing a wide range of allocated frequency bands.
The short ( $1^{\prime}$ to $2^{\prime}$ ) vertical whip antenna that is typically used has a very low radiation resistance ( $0.5 \Omega$ to $4 \Omega$ ) and approximately 3 pF to 5 pF of capacitance. This antenna is coupled to the mixer through a high $Q$ tank consisting of C3


FIGURE 5. Typical Application Circuit for 27 MHz or 49 MHz

Circuit Description (Continued)
and T3. This tank effectively keeps strong out-of-band signals such as FM and TV broadcast from cross-modulating with the desired signal. When operating at 49 MHz or $72 \mathrm{MHz}, \mathrm{CB}$ interference is also effectively minimized. Image rejection is relatively low, however, being only 7 dB @ 49 MHz , but this does not present a problem due to the usual absence of strong interfering signals 910 kHz below the desired signal.
The antenna signal is stepped down and DC coupled to the mixer which consists of the emitter-coupled pair Q1 and Q2. Emitter-follower, Q1, feeds the common-base device, Q2, while effectively buffering the antenna from the LO energy delivered by Q4. Mixer transconductance is 4 mmhos at low frequency ( 1 MHz ) falling to 3.3 mmhos at the upper end ( 72 MHz ).
The local oscillator utilizes an emitter coupled pair, Q3 and Q4, for accurate control of mixer drive, $l_{1}$. Quiescently, Q3 and Q4 share $I_{1}$ set by $0.69 \mathrm{~V} / \mathrm{R} 5$, but healthy voltage swings at pin 2 due to oscillation of Q3 implement thorough switching of the differential pair. As a result, the full 1.8 mA of drive "tailgates" (switches) the mixer emitter coupled pair, Q1 and Q2. This current is well regulated from supply voltage changes by the $\mathrm{V}_{\text {BIAS }}$ circuitry. The TC of $\mathrm{V}_{\text {BIAS }}$ is positive by design in order to impress a positive TC on $\mathrm{I}_{1}$ so as to compensate for the temperature dependence of bipolar transconductance in the mixer. Inasmuch as Q4 operates as an emitter-gated, common-base-connected device, excellent isolation between local oscillator and mixer is obtained. As long as pin 4 is properly bypassed, Q5 presents a low impedance to the base of Q4, resulting in low oscillator noise. The oscillator easily operates up to 72 MHz with overtone crystals operating parallel mode.
The mixer signal is stepped down from the high $Q$ mixer tank, T1, and DC coupled to the IF via a secondary winding. The IF stage consists of Q7, Q8 and Q10 and delivers a transconductance of $4 \mathrm{mmhos} @ 455 \mathrm{kHz}$. The quiescent current, $\mathrm{I}_{2}$, is set at $120 \mu \mathrm{~A}$ by $\mathrm{V}_{\text {BIAS }}$ and a 6.2 k resistor. Again, the positive TC of $\mathrm{V}_{\text {BIAS }}$ is used to compensate for the temperature dependence of transconductance. The impedance at the IF output, pin 15 , is very high ( 2800 k ) permitting the IF transformer, T2, to operate at near unloaded Q (110). The overall 3 dB bandwidth of the receiver section is 3.2 kHz (see characteristic curves); this is narrow enough to permit adjacent channel operation without interference yet wide enough to pass the $500 \mu \mathrm{~s}$ modulation pulses ( $\mathrm{t}_{\mathrm{M}}$ in Figure 2).
The IF signal is DC coupled to the digital detector which consists of a high gain precision comparator, a $30 \mu \mathrm{~s}$ integrator, and a supply-referred 25 mV voltage reference. Whenever the peak IF signal exceeds 25 mV , the comparator drives Q11 to reset the digital envelope detector capacitor, C12. Since it takes $30 \mu \mathrm{~s}$ for the $1 \mu \mathrm{~A}$ current source to ramp C 12 to the $3 \mathrm{~V}(\mathrm{~V}+/ 2)$ necessary to fire the Schmitt trigger, the presence of 455 kHz carrier (period $=2.2 \mu \mathrm{~s}$ ) greater than 25 mVp will prevent C 12 from ever reaching this threshold. When the carrier drops out, the Schmitt trigger will respond $30 \mu \mathrm{~s}$ later. This delay (like that associated with the burst response of the 455 kHz IF tanks) is constant over the time interval of interest. Thus, it is of no consequence to timing accuracy because the LM1872 responds only to negative edges in the decoder.

AGC is provided only to the IF; the mixer having sufficient overload recovery for the magnitude of signals available from a properly operating (i.e. good carrier ON/OFF ratio) $10,000 \mu \mathrm{~V} / \mathrm{m}$ transmitter. The AGC differential amplifier regulates the peak carrier level to 100 mV by comparing it to an internal 100 mV supply-referred voltage reference. The resultant error signal is amplified and drives Q9 via rectifier diode, D1, to shunt current away from Q10. C8 provides compensation for the AGC loop which spans a 70 dB range. The 100 mV AGC reference is accurately ratioed to the 25 mV detector reference to permit a controlled amount of brief carrier loss before dropping below detector threshold. Once into AGC, typically $60 \%$ amplitude modulation of the PWM carrier is possible before the detector will recognize the interference (see characteristic curves). This kind of noise immunity is invaluable when the troublesome effects of other physically close toys or walkie-talkies on the same or adjacent frequencies are encountered.

## DECODER SECTION

The purpose of the decoder is to extract the time information from the carrier for the analog channels and the pulse count information for the digital channels. The core of the decoder is a three-stage binary counter chain comprising flip-flops A, B, and C. The demodulated output from the detector Schmitt-trigger drives both the counter chain and the sync timer (Q12, R2, C6, and another Schmitt trigger). When the RF carrier drops out for the first modulation pulse, $\mathrm{t}_{\mathrm{M}}$, the falling edge advances the counter (see Figure 2). During the $t_{M}$ interval the sync timer capacitor is held low by Q12. When the carrier comes up again for the variable channel interval, $\mathrm{t}_{\mathrm{CH}}, \mathrm{C} 6$ begins to ramp towards threshold $(\mathrm{V}+/ 2)$ but is unable to reach it in the short time that is available. At the end of the $\mathrm{t}_{\mathrm{CH}}$ period the carrier drops out again, the counter advances one more, and the sequence is repeated for the second analog channel. To decode the two analog channels, 3 -input NAND gates G1 and G2 examine the counter chain binary output so as to identify the time slots that represent those channels. Decoded in this manner, the output pulse width equals the sum of $\mathrm{t}_{\mathrm{M}}$, a fixed pulse, and $\mathrm{t}_{\mathrm{CH}}$, a variable width pulse. A Darlington output driver interfaces this repetitive pulse to standard hobby servos.
Following the transmission of the second analog channel, a variable quantity from one to four, of fixed width pulses ( $500 \mu \mathrm{~s}$ ) are transmitted that contain the digital channel information. Up until the end of the pulse group frame period, $t_{F}$, the decoder responds as if these fixed pulses were analog channels but delivers no outputs. At the conclusion of the frame the sync pulse, $t_{\text {SYNC, }}$, is sent. Since tSYNC is always made longer than the sync timer period ( t 'SYNC $=$ 3.5 ms ), the sync timer will output a sync signal to the first of two cascaded $10 \mu \mathrm{~s}$ one-shots. The first one-shot enables AND gates G3 $\rightarrow$ G6 to read the A and B flip-flops of the counter into a pair of RS latches. The state of flip-flop A, for example, is then stored and buffered to drive 100 mA sink or source at the channel A digital output. An identical parallel path allows the state of flip-flop B to appear at the channel B power output. Upon conclusion of the $10 \mu \mathrm{~s}$ read pulse, another $10 \mu$ s one-shot is triggered that resets the counter to be ready for the next frame.

## Application Hints

A typical application circuit for either 27 MHz or 49 MHz is shown in Figure 5. Using the recommended antenna input networks and driving the circuit through the antenna simulation network of Figure 6, a solid decoded output occurs for $10 \mu \mathrm{~V}$ and $12 \mu \mathrm{~V}$ input signals at 27 MHz and 49 MHz respectively.


TL/H/7912-12
FIGURE 6. Antenna Simulation Network
This sensitivity has been determined empirically to be optimum for toy vehicle applications. Less gain will reduce range unacceptably and more gain will increase susceptibility to noise. However, should the application require greater range ( $>50 \mathrm{~m}$ for a land vehicle, for example), either the antenna could be lengthened beyond $2^{\prime}$ and/or receiver sensitivity could be improved. There are a number of ways to alter the sensitivity of the receiver. Decreasing the turns ratio of input transformer, T 3 , for example, will couple more signal into the mixer at the expense of lower tank $Q$ due to mixer loading. Moving the primary tap on mixer transformer, T1, further from the supply side and/or decreasing the primary to secondary turns ratio will also increase gain. For example, just changing T1 from a $32: 1$ primary to secondary ratio to a $5: 1$ turns ratio (Toko \# RMC202202) will double 49 MHz sensitivity ( $6 \mu \mathrm{~V}$ vs $12 \mu \mathrm{~V}$ ). Mixer tank Q will be affected but overall 3 dB BW will remain largely unchanged.

The primary tap on the IF transformer, T2, can also be adjusted (further from the supply side) for higher gain, but it is possible to cause the AGC loop to oscillate with this method.
Narrow overall bandwidth is important for good receiver operation. The 3.2 kHz 3 dB bandwidth of the circuit in Figure 5 is just wide enough to pass $500 \mu$ s carrier dropout pulses, $t_{M}$, yet narrow enough to hold down electrical noise and reject potentially interfering adjacent channels. In the 49 MHz band, the five frequencies available are only 15 kHz apart. Should only two frequencies be used simultaneously, these channels could be chosen 60 kHz apart. Should three frequencies be used, the spacing could be no more than 30 kHz . At four or five frequencies, 15 kHz spacings must be dealt with, making narrow bandwidth highly desirable. Even at 27 MHz , where allocated frequencies are 50 kHz apart, the proliferation of CB stations only 10 kHz away represents a formidable source of interference. The response of the circuit of Figure 5 is 34 dB and 56 dB down at 15 kHz and 50 kHz away, respectively (see characteristic curves).
The sync timer should have a timeout, t'SYNC, set longer than the longest channel pulse transmitted, but shorter than the shortest sync pulse, tsYnc, transmitted. Using the component values in Figure 5, t'sYNC, $=3.5 \mathrm{~ms}$, which works well with a transmitted sync pulse, $\mathrm{t}_{\text {SYNC }} \geq 5 \mathrm{~ms}$.
Numerous bypass capacitors appear in the circuit of Figure 5, not all of which may be necessary for good stability and performance. A low cost approach may eliminate one or more of the capacitors $\mathrm{C} 1, \mathrm{C} 9, \mathrm{C} 10$, and C 11 . The cleaner and tighter the PCB layout used, the more likely is the case that bypass capacitors can be eliminated. In the case of marginal board stability, increasing the size of capacitors C 7 , C9, and C10 to $0.1 \mu \mathrm{~F}$ may prove helpful. If the PCB layout and parts loading diagram shown in Figure 7 is used, the circuit will be quite stable up to 72 MHz .


## Application Hints (Continued)

The digital channel output devices have significant drive capability; they can typically sink 100 mA and possess a $7 \Omega$ saturation resistance. Through their emitters they can source 100 mA up to 1 V above ground for driving grounded NPNs and SCRs. Unfortunately, this kind of drive capability can cause thermally induced chip destruction unless total power dissipation is limited to less than 1000 mW . It is good practice and highly recommended to allow the digital output devices to fully saturate at all times (sinking or sourcing) and to limit the current at saturation to no more than 100 mA . For extra drive the two digital outputs can always be summed by connecting pin 7 to pin 9.
The IF frequency is not constrained to be 455 kHz . Operation is limited on the high end to about 1 MHz due to the frequency response limitations of the active detector. The low end is limited to about 50 kHz due to the envelope detector integration time (Figure 4).

## RECEIVER ALIGNMENT

The receiver alignment procedure is relatively straightforward because of an absence of interaction between the adjustments. First, the oscillator is tuned by adjusting L1 while monitoring the LO signal at pin 2 with a low capacity ( $\cong 10 \mathrm{pF}$ ) probe. During tuning the amplitude will rise, peak, and then abruptly quit. Adjust the coil away from the quitting point and just below the amplitude peak.
In order to properly tune T1, T2, and T3, the RF signal must be provided through the receiver antenna by the specific transmitter which is to be used with that specific receiver. This is because the crystals which are commonly used with these systems may have tolerances as loose as $\pm 0.01 \%$. At 49 MHz the resultant $\pm 5 \mathrm{kHz}$ deviation could easily put the incoming signal out of the 3.2 kHz receiver IF bandpass. The signal should be coupled through the receiving antenna to ensure proper loading of the T3 input tank.
Alignment is easier with a defeated AGC, which is accomplished by merely grounding pin 16. The amplitude of the 455 kHz signal at pin 15 is used to guide alignment. Care should be exercised that the signal swing not exceed roughly 400 mVp or diode, D2, in Figure 4 will threshold and clamp the waveform. Also note that a standard 10 pF probe at pin 15 will shift the IF tank frequency an undesirable 2 kHz . Unless a lower capacity probe is available, it is recommended that the signal be monitored at the unused secondary of T2. Although the signal amplitude would be down by a factor of 8.25 relative to pin 15 , up to 50 pF probe capacitance could be tolerated with negligible frequency shift.
The incoming signal is obtained by removing the antenna from the transmitter and then locating the transmitter at a sufficient distance from the receiver to give a convenient signal level ( $\leqslant 400 \mathrm{mV}$ ) at pin 15. T3, T1, and T2 are then tuned for maximum signal.

## Applications

## OPERATION AT 72 MHz

The licensed 72 MHz band is popular among hobby enthusiasts for controlling aircraft. The higher transmitted power levels that the FCC allows yield much greater operating range and the frequency band is uncluttered relative to 27 MHz . Elevated frequencies such as 72 MHz are no problem with the LM1872. The part is stable and will provide good sensitivity and selectivity at that frequency. The application circuit in Figure 8 will provide a set of solid decoded outputs for $<2 \mu \mathrm{~V}$ of signal at the antenna input, which is designed to match the $100 \Omega$ resistive impedance of the $1 / 4$ wavelength antenna. IF bandwidth is a respectable 3.2 kHz . For good immunity to overload from a very closely (antennas touching) operating high power transmitter, the transmitter design should emphasize a high carrier ON/OFF ratio. Using the LM1871 as a low power exciter to drive one or more external class $C$ power amplifier stages will result in a simple, acceptable, low cost transmitter at 72 MHz .
Inasmuch as many hobby applications require more analog channels than the LM1872 normally provides, particular attention should be paid to Figures 10 and 12 which describe how to expand analog channel capacity up to 4 and 6 channels, respectively.

## OPERATION WITH AN IR CARRIER

An infra-red (or visible) light data link is a useful alternative to its RF counterpart. Should the application demand that the radiation not leave the room, or that it be directional, or not involve FCC certification then a light carrier should be given consideration. The principal drawbacks to this approach include short range ( $\leq 20 \mathrm{ft}$.) and high transmitter power consumption. There is little that can be done to dramatically improve range, but short burst-type operation of the transmitter will still permit battery operation.
The information link (Figure 9a) consists of a light carrier amplitude modulated by a 455 kHz subcarrier. The subcarrier in turn is modulated by the normal Pulse Width/Pulse Count Scheme produced by the LM1871 encoder. A husky, focused LED is used as the transmitter running Class A $100 \%$ modulated with an average current drain of 50 mA to 500 mA depending upon range requirements. The detector consists of a large area silicon PN or PIN photodiode for good sensitivity. The LM1872 will directly interface to such a diode and give very good performance. Only a few nanoamps of photo current from D1 are required to threshold the detector. Ambient light rejection is excellect due to the very narrow bandwidth ( $\cong 3 \mathrm{kHz}$ ) that results from the use of three high Q 455 kHz transformers, $\mathrm{T} 1, \mathrm{~T} 2$, and T3. Note that the LO has been defeated and the mixer runs as a conventional 455 kHz amplifier. Otherwise, circuit operation is the same as if an RF carrier were being received.

## Applications (Continued)



TL/H/7912-15

| R1 | - | Motor decoupling |
| :---: | :---: | :---: |
| R2 | - | Sync timer; R2 $=\frac{\text { t'SYNC }^{\prime}}{0.7 \mathrm{C} 6}, \mathrm{R} 2 \leq 470 \mathrm{k}$ |
| R3 | - | Mixer decoupling |
| C1 | - | LO bypass; optional |
| C2 | - | LO tank; $\mathrm{C} 2=22 \mathrm{pF}$ @ 72 MHz |
| C3 | - | Ant. input tank; $\mathrm{C} 3=24 \mathrm{pF}$ @ 72 MHz |
| C4 | - | $V_{\text {BIAS }}$ bypass |
| C5 | - | Motor decoupling |
| C6 | - | Sync timer; $\mathrm{C} 6=\frac{\mathrm{t} \text { 'SYNC }}{0.7 \mathrm{R2}}, \mathrm{C} 6 \leq 0.5 \mu \mathrm{~F}$ |
| C7 | - | Mixer decouple; $0.01 \mu \mathrm{~F} \leq \mathrm{C} 7 \leq 0.1 \mu \mathrm{~F}$ |
| C8 | - | AGC |
| C9 | - | IF bypass; optional |
| C10 | - | V+ bypass; $0.01 \mu \mathrm{~F} \leq \mathrm{C} 10 \leq 0.1 \mu \mathrm{~F}$ |

C 12 - Ant. input tank; $\mathrm{C} 12=160 \mathrm{pF} @ 72 \mathrm{MHz}$
L1 - LO Coil
Toko 10k type (KENC) 4T; $0.2 \mu \mathrm{H}$ @ 72 MHz L1 could be made a fixed coil, if desired
T 1 - 455 kHz mixer transformer
Toko 10 EZC type (RMC-502182), $\mathrm{Qu}=110$
Pin 1-2, 82T; pin 2-3, 82T
Pin 1-3, 164T; pin 4-6, 30 T
T2 - 455 kHz IF transformer
Toko 10 EZC type (RMC-502503), $Q u=110$
Pin 1-2, 82T; pin 2-3, 82T Pin 1-3, 164T; pin 4-6, 8T
T3 - Ant. input transformer Toko 10k type (KENC), 4T sec \& $2 T$ pri. of $0.2 \mu \mathrm{H} @ 72 \mathrm{MHz}$
X1 - 5th overtone crystal, parallel-mode, 72 MHz
D1 - Electrostatic discharge (ESD) protection

FIGURE 8. 72 MHz Receiver Circuit

In a practical remote data link, the transmitter could be battery operated and set up to transmit for brief intervals only in order to save power. The brief transmission could be used to set or reset the digital output latches in the LM1872 and/ or command new motor positions via the analog channels. After transmission, the commands would be stored electri-
cally in the case of the digital channels and mechanically in the case of the analog channels.
As a final note, if the case of D1 is connected to the anode rather than the cathode, the circuit of Figure $9 b$ should be used at the input to maintain electromagnetic shielding.

## Applications (Continued)



TL/H/7912-16

## Bottom View

FIGURE 9a. IR Type Data Link

R1 - Load decoupling
R2 - Sync timer; R2 $=\frac{\mathrm{t}}{0.7 \mathrm{C6}}, \mathrm{R} 2 \leq 470 \mathrm{k}$
R3 - Preamp decoupling
R5 - Photodiode decoupling
C1 - Photodiode decoupling
C2 - V VIAS bypass
C3 - V+ bypass
C4 - Load decoupling
C5 - IF bypass; optional
C6 - Sync timer; $\mathrm{C} 6=\frac{\mathrm{t}_{\text {SYNC }}}{0.7 \mathrm{R} 2}, \mathrm{C} 6 \leq 0.5 \mu \mathrm{~F}$
C7 - Preamp decoupling
C8 - AGC
T1 - 455 kHz preamp transformer
Toko 10 EZC type (RMC-502182), $\mathrm{Qu}=110$
Pin 1-2, 82T; pin 2-3, 82T
Pin 1-3, 164T; pin 4-6, 30T
T2 - 455 kHz IF transformer
Toko 10 EZC type (RMC-402503), $\mathrm{Qu}=110$
Pin 1-2, 98T; pin 2-3, 66T
Pin 1-3, 164T; pin 4-6, 8 T
T3

- 455 kHz input transformer

Toko 10 EZC type (RMC-202313), $\mathrm{Qu}=110$ Pin 1-2, 131T; pin 2-3,33T
Pin 1-3, 164T; pin 4-6, 5T
D1 - PN or PIN Silicon Photodiode


TL/H/7912-17
FIGURE 9b. Input Stage Where the Case of D1 is Connected to the Anode

## Applications (Continued)

## EXPANSION TO FOUR ANALOG CHANNELS

For those applications that require more than the two analog channels that are normally provided, the LM1872 can easily be expanded to 4 channels with appropriate external circuitry. This is accomplished by creating a pseudo-sync pulse ( $\mathrm{t}_{\mathrm{ps}}$ ) among a six channel transmitted frame from the LM1871 (Figure 10). The pseudo-sync pulse deceives the decoder in the LM1872 causing premature recognition of end-of-frame, effectively splitting a single frame into two. The idea is to transmit analog channels 1 and 2 in the first half of the normal frame period and analog channels 3 and 4 in the second half. External logic will then steer the four channels from the LM1872's only two analog output pins into four new analog outputs. Steering is accomplished with the help of one of the digital channels. Inasmuch as the digital channels respond only to the number of pulses re-
ceived between any two sync (or pseudo-sync!) pulses, the channels are capable of toggling in step with the alternating transmission of two and three channel pulse mini-groups occurring within each half frame. Figure 10a reveals that both digital channels $A$ and $B$ are high during the dual pulse half frame and low during its triple pulse counterpart. Figure $10 b$ shows just how simple the external circuitry can be. Digital channel B drives the channel select pin of a quad 2input MUX that routes the LM1872 channels 1 and 2 outputs to the four new outputs labeled analog 1 through 4.
Although not the model of simplicity of Figure 10b, Figure 10c is a lower cost alternative that works just as well. The diodes with the asterisk prevent a ground step from occurring that could false trip an excessively edge sensitive servo and can be eliminated in many cases.


TL/H/7912-18
a) Transmitter, Receiver, and Auxiliary Decoder Timing Diagram

FIGURE 10. Deriving Four Analog Channels Through the Use of an Auxiliary Decoder

Applications (Continued)


TL/H/7912-19
b) Simple Decoding of Four Analog Channels with CMOS


FIGURE 10. Deriving Four Analog Channels Through the Use of an Auxiliary Decoder (Continued)

## FOUR SINGLE CHANNEL RECEIVERS

## DRIVEN FROM A SINGLE TRANSMITTER

When it is desired to control more than two vehicles or remote stations with the analog information from a single transmitter, the LM1872 can be put to the task. By utilizing the frame splitting technique previously described in Figure 10, up to four independent single analog channel receivers can be made to operate from a single transmitter (Figure
11). Toggling digital channel $A$, either directly or through an inversion, is used to suppress a given receiver's analog output when the undesired analog channels are transmitted. In this manner, only the desired analog channel is outputted at each receiver. The amount of external circuitry required to do this is minimal; two receivers require a single transistor apiece while the other two receivers need no extra parts at all.

Applications (Continued)


FIGURE 11. Obtaining Four Independent Single Analog Channel Receivers from a Single Common Transmitter

## Applications (Continued)

## EXPANSION TO SIX ANALOG CHANNELS

Still greater analog capacity can be obtained with an outboard auxiliary decoder. The LM1872, a simple comparator, and an 8-bit parallel-out serial shift register comprise a six analog channel receiver/decoder (Figure 12). The one transistor comparator reconstructs the detector output of the LM1872 from the sync timer waveform and feeds it to the clock input of the shift register. The channel 1 output then loads a "one" into the register and the clock shifts the "one" down the line of analog channel outputs in accordance with the time information from the detector output. Note that the reconstructed detector waveform lags the channel 1 output very slightly ( $\cong 10 \mu \mathrm{~s}$ ) due to the finite slope of the sync capacitor discharge edge. This delay is very important as it insures that channel 1 is high when the clock strikes initially (thus loading a " 1 ") and low for each subsequent positive clock edge (thus preventing the loading of extraneous " 1 's").

## CONVERTING AN ANALOG CHANNEL

## TO A DIGITAL CHANNEL

Either analog channel can be converted to a digital channel with the aid of a low cost CMOS hex inverter (Figure 13). The internal 10k resistor and external capacitor, C1, set a time constant ( 1 ms ) that falls between a short ( 0.5 ms ) and a long ( 2 ms ) transmitted pulse option. For pulses longer than 1 ms , the first inverter will pull low momentarily once each frame. Repetitive discharges of C 2 prevent it from ever reaching threshold ( $\mathrm{V}^{+} / 2$ ) because the R1 C2 time constant is set longer ( 70 ms ) than the frame period. With the inverter input below threshold, Q1 will energize the load. For analog output pulses shorter than 1 ms , the first inverter will back bias D1 allowing C2 to ramp past threshold and Q1 to go off. For extra output drive, the remaining inverters in the package can be paralleled to drive Q1. Alternatively, for light loads Q1 can be eliminated altogether.

## Applications (Continued)

Where only one of the two available analog channels needs conversion to a digital format, the LM555 approach offers simplicity combined with up to 150 mA of output drive (Figure 14). The trailing edge of CH 1 's output pulse is used to reset the timer in preparation for comparing CH 2's pulse width to the time constant ( 1.1 ms ) set by the internal 10k resistor and C 1 . For CH 2 pulse widths greater than 1.1 ms C1 ramps to threshold, setting an internal latch in the

LM555 and causing the load to be energized. Due to the timing of the reset pulse, however, the LM555 output will go high again for 1.1 ms during the next pulse comparison cycle thus producing an ON state duty cycle of about $95 \%$. For most commonly encountered loads such as motors, solenoids, lamps, and horns, this is of little consequence. The OFF state duty cycle is $100 \%$.


TL/H/7912-25

FIGURE 13. Conversion of an Analog Channel to a Digital (On/Off) Channel


FIGURE 14. Simple Conversion of an Analog to a Digital Channel

## Applications (Continued)

## BRIDGE DRIVING A MOTOR

The two digital channels can be used to propel a car forward, off, and reverse without the need for a costly servo (Figure 16). The 100 mA digital output capability is used to drive a bridge of four transistors with Q5 added as a protection device. Should an erroneous command to power both sides of the bridge occur (as may happen due to noise with the car out of range) the large motor drive transistors would fight one another resulting in the thermal destruction of one or more of those devices. But Q5 will disable the left side of the bridge whenever the right side is powered, preventing the problem from ever occurring. The motor noise suppression network shown has proven to be especially effective in reducing electrical noise and is therefore highly recommended.

## NOISE INTEGRATION OF A DIGITAL CHANNEL

Commonly available inexpensive DC motors are a formidable source of electromagnetic interference. Radiation can
come from the power feed leads and/or directly from the brushes. Usually proper lead dress and board orientation coupled with a good filter network (see Figure 16) will eliminate any problems. In particularly stubborn cases of motor interference, the digital channels may experience more objectionable interference than the analog channels. This is generally not because the digital channels are more susceptible, but rather because the type of load they typically drive (i.e. a horn) will make more of a nuisance of itself than a typical analog load (i.e. a steering servo) when subjected to interference.
Straightforward time integration of the digital channel outputs works very well with any type or degree of motor interference. The simple circuits of Figure 17 integrate over a period of about three frames ( 70 ms ) and have approximately equal delay either going off or coming on.


FIGURE 15. Interfacing Directly to Standard Hobby Servos


TL/H/7912-28
FIGURE 16. Digital Bridge Motor Drive

a) Low Current Load

b) High Current Load

FIGURE 17. Integrating a Digital Channel Output to Achieve Noise Immunity

National
Semiconductor Corporation

## LM1884 TV Stereo Decoder

## General Description

The LM1884 is a decoder designed for television stereo. An L-R output is provided to drive further audio processing.

Features

- Low impedance $L+R$ and $L-R$ outputs
- Mono/Stereo switching and indication

■ Low distortion- $0.10 \%$ typical

## Block Diagram



TL/H/6759-1

Order Number LM1884N
See NS Package Number N16A

## Applications

- Stereo television sets
- Stereo adapters
- Cable television
- Auto sound

Absolute Maximum Ratings $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Power Supply Voltage
Power Dissipation (Package Limitation)
Derate Above $T_{A}=+25^{\circ} \mathrm{C}$
1800 mW
$15 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

| Operating Temp. Range (Ambient) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lamp Drive Voltage |  |
| $\quad$ Max Voltage at Pin 7 with Lamp "Off" | 16 V |
| Lamp Current | 100 mA |
| Lead Temperature (Soldering 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics
Parameters Guaranteed by Electrical Testing Test Circuit, $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ unless noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathbf{I N}}=0$ |  |  |  |  |  |
| Supply Current | $\mathrm{V}_{\mathrm{CC}}=16 \mathrm{~V}$ | 15 | 33.5 | 50 | mA |
| Output Voltage | Pin 4 | 1.7 | 3.5 | 5.0 | V |
| Output Voltage | Pin 5 | 1.7 | 3.8 | 5.0 | V |
| Output Impedance | Pins 4, 5 |  | 100 | 300 | $\Omega$ |
| Lamp Leakage | Lamp off, pin 7 voltage $=16 \mathrm{~V}$ |  |  | 0.1 | mA |
| Lamp Saturation Voltage | Lamp on, pin 7 current $=100 \mathrm{~mA}$ |  |  | 2.0 | V |

Audio Composite signal with 38 kHz subcarrier and $10 \% 19 \mathrm{kHz}$ pilot, fmod $=1 \mathrm{kHz}$. Adjust P 1 for $19 \mathrm{kHz} \pm 10 \mathrm{~Hz}$.

| $L+R$ Channel Gain | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{Vpp} \mathrm{L}=\mathrm{R}$, pilot off, pin 4 | 0.8 | 1.0 | 1.2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L + R Channel THD | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{Vpp} \mathrm{L}=\mathrm{R}$, pilot off, pin 4 |  | 0.1 | 1.0 | \% |
| Gain Ratio, L+R Channel to L-R Channel | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{Vpp}$, L only | -2.0 | 0.0 | 2.0 | db |
| Supply Rejection | $100 \mathrm{mVrms}, 1 \mathrm{kHz}$ on supply, $\mathrm{V}_{\mathrm{IN}}=0$ | 30 | 60 |  | db |
| DC Output Shift, Mono to Stereo | Pilot off to on, pins 4, 5 |  |  | $\pm 20$ | mV |
| Input Impedance | Pin 1 | 15 | 50 | 150 | k $\Omega$ |
| PLL |  |  |  |  |  |
| Pilot Level for Lamp On |  | 12 |  | 20 | mV |
| Pilot Level for Lamp Off |  | 3 |  | 10 | mV |
| Capture Range | Pilot $=25 \mathrm{mVrms}$ | $\pm 0.5$ |  |  | \% |

## Test Circuit



FIGURE 1

## Typical Application



TL/H/6759-2

* Metal film, zero temperature
coefficient resistor recommended



## LM3089 FM Receiver IF System

## General Description

The LM3089 has been designed to provide all the major functions required for modern FM IF designs of automotive, high-fidelity and communications receivers.

## Features

■ Three stage IF amplifier/limiter provides $12 \mu \mathrm{~V}$ (typ) -3 dB limiting sensitivity

- Balanced product detector and audio amplifier provide 400 mV (typ) of recovered audio with distortion as low as $0.1 \%$ with proper external coil designs.
- Four internal carrier level detectors provide delayed AGC signal to tuner, IF level meter drive current and interchannel mute control
- AFC amplifier provides AFC current for tuner and/or center tuning meters
- Improved operating and temperature performance, especially when using high $Q$ quadrature coils in narrow band FM communications receivers
- No mute circuit latchup problems
- A direct replacement for CA3089E


## Connection Diagram




## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage Between Pin 11 and Pins 4, 14

$$
+16 \mathrm{~V}
$$

$$
5 \mathrm{~mA}
$$

DC Current Out of Pin 13
DC Current Out of Pin 15

$$
5 \mathrm{~mA}
$$ 2 mA

Power Dissipation (Note 2) Operating Temperature Range Storage Temperature Range Lead Temperature
(Soldering, 10 seconds) $260^{\circ} \mathrm{C}$

Electrical Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+12 \mathrm{~V}\right.$, see Test Circuit)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS ( $\mathrm{V}_{\text {IN }}=0$, NOT MUTED) |  |  |  |  |  |  |
| $l_{11}$ | Supply Current |  | 16 | 23 | 30 | mA |
| V1, 2, 3 | IF Input and Bias |  | 1.2 | 1.9 | 2.4 | V |
| V6 | Audio Output |  | 5.0 | 5.6 | 6.0 | V |
| V7 | AFC Output |  | 5.0 | 5.6 | 6.0 | V |
| V10 | Reference Bias |  | 5.0 | 5.6 | 6.0 | V |
| V12 | Mute Control |  | 5.0 | 5.4 | 6.0 | V |
| V13 | IF Level |  |  | 0 | 0.5 | V |
| V15 | Delayed AGC |  | 4.2 | 4.7 | 5.3 | V |
| DYNAMIC CHARACTERISTICS $\mathrm{f}_{0}=10.7 \mathrm{MHZ}, \Delta \mathrm{f}= \pm \mathbf{7 5} \mathbf{~ k H z}$ @ 400 Hz |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ (LIM) | Input Limiting -3 dB |  |  | 12 | 25 | $\mu \mathrm{V}$ |
| AMR | AM Rejection | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$, AM: $30 \%$ | 45 | 55 |  | -dB |
| $\mathrm{V}_{\mathrm{O}}$ (AF) | Recovered Audio | $\mathrm{V}_{\mathbf{I N}}=10 \mathrm{mV}$ | 300 | 400 | 500 | mVrms |
| THD | Total Harmonic Distortion |  |  |  |  |  |
|  | Single Tuned (Note 1) | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0.5 | 1.0 | \% |
|  | Double Tuned (Note 1) | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0.1 | 0.3 | \% |
| $\mathrm{S}+\mathrm{N} / \mathrm{N}$ | Signal to Noise Ratio | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ | 60 | 70 |  | dB |
| V12 | Mute Control | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0 | 0.5 | V |
| V13 | IF Level | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ | 4.0 | 5.0 | 6.0 | V |
| V13 | IF Level | $\mathrm{V}_{\text {IN }}=500 \mu \mathrm{~V}$ | 1.0 | 1.5 | 2.0 | V |
| V15 | Delayed AGC | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0.1 | 0.5 | V |
| V15 | Delayed AGC | $V_{1 N}=30 \mathrm{mV}$ |  | 2.5 |  | V |
| $\mathrm{V}_{\mathrm{O}}$ (AF) | Audio Muted | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}, \mathrm{V} 5=+2.5 \mathrm{~V}$ |  | 60 |  | -dB |

Note 1: Distortion is a function of quadrature coil used.
Note 2: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics

Typical AGC (Pin 15) and Meter Output (Pin 13) vs IF Input Signal


AM Rejection (30\% Mod) vs IF Input Signal


TL/H/7149-3


Typical Performance Characteristics


## AC Test Circuit


*For single tuned dectector coil:
Lo tunes with 100 pF at 10.7 MHz
$Q_{\mathrm{UL}}$ (unloaded) $\cong 75$
$Q_{L}$ (loaded) $\cong 13$ for $\mathrm{V} 9 \cong 150 \mathrm{mVrms}$
**For double tuned detector coil:
QULPRI $=$ QULSEC $\cong 75$
$k Q \cong 0.7$ for $\mathrm{V} 9 \cong 150 \mathrm{mVrms}$
Note:
The recovered audio output voltage will be approximately 0.5 dB less when using the double tuned detector coil.
For proper operation of the mute circuit, the RF voltage at pin 9 should be 150 mV rms $\pm 30 \mathrm{mV}$.

## AC Test Circuit (Continued)



## LM3189 FM IF System

## General Description

The LM3189N is a monolithic integrated circuit that provides all the functions of a comprehensive FM IF system. The block diagram of the LM3189N includes a three stage FM IF amplifier/limiter configuration with level detectors for each stage, a doubly balanced quadrature FM detector and an audio amplifier that features the optional use of a muting (squelch) circuit.
The advanced circuit design of the IF system includes desirable deluxe features such as programmable delayed AGC for the RF tuner, an AFC drive circuit, and an output signal to drive a tuning meter and/or provide stereo switching logic. In addition, internal power supply regulators maintain a nearly constant current drain over the voltage supply range of +8.5 V to +16 V .
The LM3189N is ideal for high fidelity operation. Distortion in an LM3189N FM IF system is primarily a function of the phase linearity characteristic of the outboard detector coil.
The LM3189N has all the features of the LM3089N plus additions.
The LM3189N utilizes the 16 -lead dual-in-line plastic package and can operate over the ambient temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Features

- Exceptional limiting sensitivity: $12 \mu \mathrm{~V}$ typ at -3 dB point
- Low distortion: $0.1 \%$ typ (with double-tuned coil)
- Single-coil tuning capability
- Improved $(\mathrm{S}+\mathrm{N}) / \mathrm{N}$ ratio
- Externally programmable recovered audio level
- Provides specific signal for control of inter-channel muting (squelch)
- Provides specific signal for direct drive of a tuning meter
- On channel step for search control
- Provides programmable AGC voltage for RF amplifier
- Provides a specific circuit for flexible audio output
- Internal supply voltage regulators
- Externally programmable ON channel step width, and deviation at which muting occurs


## Block Diagram



[^10]*L tunes with $100 \mathrm{pF}(\mathrm{C})$ at $10.7 \mathrm{MHz}, \mathrm{Q}_{0} \cong 75$
(Toko No. KACS K586HM or equivalent)

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage Between Pin 11 and Pins 4, 14
16V
DC Current Out of Pin 12
5 mA
DC Current Out of Pin 13
5 mA
DC Current Out of Pin 15

Power Dissipation (Note 2)
1500 mW
Operating Temperature Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range
Lead Temperature (Soldering, 10 sec. )
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=12 \mathrm{~V}$

| Symbol | Parameter | Conditions (See Single-Tuned Test Circuit) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC (DC) CHARACTERISTICS |  |  |  |  |  |  |  |
| $\mathrm{l}_{11}$ | Quiescent Circuit Current | No Signal Input, Non Muted |  | 20 | 31 | 44 | mA |
| V1 <br> V2 <br> V3 <br> V15 <br> V10 | DC Voltages: <br> Terminal 1 (IF Input) Terminal 2 (AC Return to Input) Terminal 3 (DC Bias to Input) Terminal 15 (RF AGC) Terminal 10 (DC Reference) |  |  | $\begin{gathered} 1.2 \\ 1.2 \\ 1.2 \\ 7.5 \\ 5 \end{gathered}$ | $\begin{gathered} 2.0 \\ 2.0 \\ 2.0 \\ 9.5 \\ 5.75 \end{gathered}$ | $\begin{gathered} 2.4 \\ 2.4 \\ 2.4 \\ 11 \\ 6 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {I }}$ (lim) | Input Limiting Voltage ( -3 dB Point) | $\begin{aligned} & V_{I N}=0.1 \mathrm{~V} \\ & A M \text { Mod. }=30 \% \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{0}=10.7 \mathrm{MHz}, \\ & \mathrm{f}_{\text {mod }}=400 \mathrm{~Hz}, \\ & \text { Deviation } \pm 75 \mathrm{kHz} \end{aligned}$ |  | 12 | 25 | $\mu \mathrm{V}$ |
| AMR | AM Rejection (Term. 6) |  |  | 45 | 55 |  | dB |
| $\mathrm{V}_{0}$ (AF) | Recovered AF Voltage (Term. 6) |  |  | 325 | 500 | 650 | mV |
| THD | Total Harmonic Distortion (Note 1) <br> Single Tuned (Term. 6) <br> Double Tuned (Term. 6) | $\mathrm{V}_{\mathrm{IN}}=0.1 \mathrm{~V}$ |  |  | $\begin{aligned} & 0.5 \\ & 0.1 \\ & \hline \end{aligned}$ | 1 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| $\mathrm{S}+\mathrm{N} / \mathrm{N}$ | Signal Plus Noise to Noise Ratio (Term. 6) |  |  | 65 | 80 |  | dB |
| foEV | Deviation Mute Frequency |  | $\mathrm{f}_{\text {mod }}=0$ |  | $\pm 40$ |  | kHz |
| V16 | RF AGC Threshold |  |  |  | 1.25 |  | V |
| V12 | On Channel Step | $\mathrm{V}_{\mathbb{N}}=0.1 \mathrm{~V}$ | $\begin{aligned} & f_{\text {DEV }}< \pm 40 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{DEV}}> \pm 40 \mathrm{kHz} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0 \\ 5.6 \end{gathered}$ |  | V |

Note 1: THD characteristics are essentially a function of the phase characteristics of the network connected between terminals 8,9 , and 10.
Note 2: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Connection Diagram



## Test Circuits

Test Circuit for LM3189N Using a Single-Tuned Detector Coil

All resistance values are in $\Omega$
*L tunes with $100 \mathrm{pF}(\mathrm{C})$ at 10.7 MHz ,
$Q_{0}$ (unloaded) $\cong 75$ (Toko No. KACS K586HM or equivalent)
${ }^{* *} \mathrm{C}=0.01 \mu \mathrm{~F}$ for $50 \mu \mathrm{~s}$ de-emphasis (Europe)
$=0.015 \mu \mathrm{~F}$ for $75 \mu \mathrm{~s}$ de-emphasis (USA)


TL/H/7960-3
Test Circuit for LM3189N Using a Double-Tuned Detector Coil

All resistance values are in $\Omega$
*T:PRI-Q $\mathrm{Q}_{0}$ (unloaded- $\cong 75$ (tunes with 100 pF (C12)) 20t of 34 e on $7 / 32$ " dia form
SEC- $Q_{0}$ (unloaded) $\cong 75$ (tunes with 100 pF
(C2)) 20t of 34 e on $7 / 32^{\prime \prime}$ dia form
$k Q$ (percent of critical coupling) $\cong 70 \%$
(adjusted for coil voltage $\left(\mathrm{V}_{\mathrm{C}}\right)=150 \mathrm{mV}$
Above values permit proper operation of mute (squelch) circuit " $E$ " type slugs, spacing 4 mm
**C $=0.01 \mu \mathrm{~F}$ for $50 \mu \mathrm{~s}$ de-emphasis (Europe)
$=0.015 \mu \mathrm{~F}$ for $75 \mu \mathrm{~s}$ de-emphasis (USA)

## Complete FM IF System for High Quality Tuners

The circuit provides a complete FM IF system for a high quality receiver. Either one or two stages of amplification and bandpass filtering may be desired, depening on the
receiver requirements. See graph for Typical Limiting and Noise Characteristics for each circuit configuration which can be compared to the LM3189N alone.

Complete FM IF System for High Quality Receivers


Printed Circuit Board and Component Layout



Mute Control Output (Pin 12) vs IF Input Signal


Typical Audio Attenuation (Pin 6) vs Mute Input Voltage (Pin 5)



Deviation Mute Threshold as a Function of Load Resistance (Between Term 7 and Term 10)


AFC Characteristics (Current at Term 7 as a Function of Change in Frequency)


Typical Limiting and Noise Characteristics


## Schematic Diagram



Schematic Diagram (Continued)


National
Semiconductor Corporation

## LM3361A Low Voltage/Power Narrow Band FM IF System

## General Description

The LM3361A contains a complete narrow band FM demodulation system operable to less than 2 V supply voltage. Blocks within the device include an oscillator, mixer, FM IF limiting amplifier, FM demodulator, op amp, scan control, and mute switch. The LM3361A is similar to the MC3361 with the following improvements: the LM3361A has higher voltage swing both at the op amp and audio outputs. It also has lower nominal drain current and a squelch circuit that draws significantly less current than the MC3361. Device pinout functions are identical with some slightly different operating characteristics.

## Features

: Functions at low supply voltage (less than 2 V )
Highly sensitive ( -3 dB limiting at $2.0 \mu \mathrm{~V}$ input typical)

- High audio output (increased 6 dB over MC3361)
© Low drain current ( 2.8 mA typ., $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ )
- Minimal drain current increase when squelched
( Low external parts count


## Block Diagram And Test Circuit



TL/H/5586-1

Order Number LM3661AM
or LM3361AN
See NS Package Number M16A or N16E

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Package Dissipation (Note 1) 1500 mW
Power Supply Voltage (V) 12 V
RF Input Voltage $\left(V_{S}>3.6 \mathrm{~V}\right) \quad 1 \mathrm{Vrms}$
Mute Function (pin 14)
-0.7 to 5 Vp
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Soldering Information
Dual-In-Line Package
Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
Small Outline Package Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$ Infrared ( 15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Parameters Guaranteed By Electrical Testing

(Test ckt., $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3.6 \mathrm{~V}, \mathrm{f}_{\mathrm{O}}=10.7 \mathrm{MHz}, \Delta \mathrm{f}= \pm 3 \mathrm{kHz}, \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, 50 \Omega$ source)

| Parameter | Measure | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | $\mathrm{V}_{S}$ | 2.0 | 3.6 | 9.0 | V |
| Supply Current Squelch Off Squelch On | $\begin{aligned} & \mathrm{Is}_{\mathrm{s}} \\ & \mathrm{I}^{2} \end{aligned}$ |  | $\begin{aligned} & 2.8 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| RF Input for -3 dB Limiting | RF Input |  | 2.0 | 6.0 | $\mu \mathrm{V}$ |
| Recovered Audio at Audio Output | Audio Output | 200 | 350 |  | mV RMS |
| Audio Out DC | $\mathrm{V}_{9}$ | 1.2 | 1.5 | 1.8 | $V_{D C}$ |
| Op Amp Gain | $\mathrm{V}_{11} / \mathrm{V}_{\text {IN }}$ | 40 | 55 |  | dB |
| Op Amp Output DC | $\mathrm{V}_{10}$ | 0.4 | 0.7 |  | $V_{D C}$ |
| Op Amp Input Bias Current | $\left(\mathrm{V}_{10}-\mathrm{V}_{11}\right) / 1 \mathrm{M} \Omega$ |  | 20 | 75 | nA |
| Scan Voltage Pin 12 high (2V) Pin 12 Low (OV) | $\begin{aligned} & V_{13} \\ & v_{13} \\ & \hline \end{aligned}$ | 3.0 | $\begin{gathered} 0 \\ 3.4 \end{gathered}$ | 0.5 | $V_{D C}$ <br> $V_{D C}$ |
| Mute Switch Impedance, Pin $12=0 \mathrm{~V}$ <br> Switch S1 from pos. 1 to pos. 2 | $\Delta \mathrm{V}_{14} / \Delta \mathrm{I}_{14}$ |  | 15 | 30 | $\Omega$ |

## Design Parameters Not Tested or Guaranteed

Typ

| Mixer Conversion Gain (Note 2) | 46 | $\mathrm{~V} / \mathrm{V}$ |
| :--- | :---: | :---: |
| Mixer Input Resistance | 3.6 | $\mathrm{k} \Omega$ |
| Mixer Input Capacitance | 2.2 | pF |
| Detector Output Impedance | 500 | $\Omega$ |
| Trigger Hysterisis | 100 | mV |
| Mute Off Impedance (measure pin 14 with pin 12 @ 2V) | 10 | $\mathrm{M} \Omega$ |
| Squelch Threshold | 0.65 | V DC |
| Detector Center Frequency Slope | 0.15 | $\mathrm{~V} / \mathrm{kHz}$ |

Note 1. For operation above $25^{\circ} \mathrm{C}$ ambient temperature, the device must be derated based on $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance $\theta_{\mathrm{JA}}$ of $80^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2. Mixer gain is supply dependent and effects overall sensitivity accordingly (See Typical Performance Characteristics).

## Coils:

Toko America
1250 Feehanville Drive Mount Prospect, IL 60056 (312) 297-0070

Filters:
Murata
2200 Lake Park Drive
Smyrna, GA 30080
(404) 436-1300

Typical Performance Characteristics (Test Circuits)



20 dB S/N SENSITIVITY AND




## Applications Information (See Internal Schematic)

## OSCILLATOR

The Colpitts type oscillator is internally biased with a regulated current source which assures proper operation over a wide supply range. The collector, base, and emitter terminals are at pins 4, 1, and 2 respectively. The crystal, which is used in the parallel resonant mode, may be replaced with an appropriate inductor if the application does not require the stability of a crystal oscillator. In this case, the resonant frequency will be determined by the inductor in parallel with the series combination of C1 and C2.


TL/H/5586-4
so $C t=(C 1)(C 2) /(C 1+C 2)$ and $f_{O}=.159 / \sqrt{L(C t)}$

## MIXER

The mixer is double balanced to reduce spurious responses. The upper pairs are switched by the oscillator while the RF input is applied to the lower pair (pin 16). R43 sets the mixer input impedance at $3.6 \mathrm{k} \Omega$. The mixer output impedance of $1.8 \mathrm{k} \Omega$ will properly match the input impedance of a ceramic filter which is used as a bandpass filter coupling the mixer output to the IF limiting amplifier.

## IF LIMITER

The IF amplifier consists of six differential gain stages, with the input impedance set by R2 at $1.8 \mathrm{k} \Omega$ to properly terminate the ceramic filter driving the IF. The IF alone (without mixer) has a -3 dB limiting sensitivity of approximately 50 $\mu \mathrm{V}$. The system bandwidth is limited to about 5 MHz due to high impedances in the IF which are necessary to meet low power requirements. The IF output is connected to the external quad coil at pin 8 via an internal 10 pF capacitor.

## FM DEMOD AUDIO OUT

A conventional quadrature detector is used to demodulate the FM signal. The Q of the quad coil, which is determined by the external resistor placed across it, has multiple effects on the audio output. Increasing the $Q$ increases output level but because of nonlinearities in the tank phase characteris-
tic, also increases distortion (see Typical Performance Characteristics). For proper operation, the voltage swing on pin 8 should be adequate to drive the upper rank of the multiplier into switching (about 100 mVrms ). This voltage level is dependent on the internal 10 pF capacitor and the tank $R_{p}$ voltage divider network. After detection and de-emphasis, the audio output at pin 9 is buffered by an emitter follower.

## OP AMP

The op amp inverting input (pin 10) which is internally referenced to 0.7 V , receives dc bias from the output at pin 11 through the external feedback network. Because of the low D.C. bias, maximum swing on the op amp output with $10 \%$ distortion is 500 mVrms . This can be increased when operating on supplies over 2.3 V by adding a resistor from the op amp input to ground which raises the quiescent D.C. at the output allowing more swing (see figure below for selection of added resistor). The op amp is normally utilized as either a bandpass filter to extract a specific frequency from the audio output, such as a ring or dial tone, or as a high pass filter to detect noise due to no input at the mixer. The latter condition will generate a signal at the op amp output, which when applied to pin 12 can mute the external audio amp.
For max swing: $\mathrm{V}_{\mathrm{OUT}}=\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{BE}}\right) / 2$ (from internal circuit)

$$
\begin{aligned}
\text { so }\left(V_{\mathrm{S}}-\mathrm{V}_{\mathrm{BE}}\right) / 2 & =0.7\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 3}\right) \\
\text { therefore } \frac{\mathrm{R} 2}{\mathrm{R} 3} & =\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{BE}}}{1.4}\right)-1
\end{aligned}
$$



TL/H/5586-5
Increasing OP Amp Swing

## SQUELCH TRIGGER CIRCUIT

The squelch trigger circuit is configured such that a low bias on the input (pin 12) will force pin 13 high ( 200 mV below supply), where it can support at least a 1 mA load, and pin 14 to be a low impedance, typically $15 \Omega$ to ground. Connecting pin 14 to a high impedance ground reference point in the audio path between pin 9 and the audio amp will mute the audio output. Pulling pin 12 above mute threshold $(0.65 \mathrm{~V})$ will force pin 13 to an impedance of about $60 \mathrm{k} \Omega$ to ground and pin 14 will be an open circuit. There is 100 mV of hysterisis at pin 12 which effectively prevents jitter.

## LM3820 AM Radio System

## General Description

The LM3820 is a 3-stage AM radio IC consisting of an RF amplifier, oscillator, mixer, IF amplifier, AGC detector, and zener regulator.
The device was originally designed for use in slug-tuned auto radio applications, but is also suitable for capacitortuned portable radios.
The LM3820 is an improved replacement for the LM1820.

## Features

- Input protection diodes
- Good control on sensitivity
- Improved S/N and tweet
- Versatile building-block approach
- Gain-controlled RF stage
- Cascode IF amplifier
- Regulated supply
- Pin compatible with LM1820


## Connection Diagram



Circuit Schematic


TL/H/7967-2

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Power Dissipation (Note 1)
1200 mW
Supply Voltage
16 V

| Current into Supply Terminal (Pin 3) | 35 mA |
| :--- | ---: |
| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics (Figure $1, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$ unless noted)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{S}}$ | Supply Current | No RF Input | 12 | 18 | 24 | mA |
| $\mathrm{~V}_{Z}$ | Internal Zener Voltage |  | 7.0 | 7.5 | 8.0 | V |
|  | Input Sensitivity | $\mathrm{f}=1 \mathrm{MHz}, 30 \%$ Mod 400 Hz <br> Measure RF Input Level for <br> 10 mV Audio Output with <br> Tuning Peaked | 15 | 35 | 70 | mV |
|  | Signal to Noise Ratio | $\mathrm{f}=1 \mathrm{MHz}, 30 \%$ Mod 1 kHz <br> $(\mathrm{S}+\mathrm{N}) / \mathrm{N}$ at Audio Output <br> with $100 \mu \mathrm{~V}$ RF Input | 22 | 28 | - | dB |
|  | $\mathrm{f}=1 \mathrm{MHz}, 90 \%$ Mod 1 kHz <br> THD at Audio Output <br> with 30 mV RF Input | - | 6 | 10 | $\%$ |  |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$, derate based on $T_{J(M a x)}=150^{\circ} \mathrm{C}$ and $\theta_{J A}=100^{\circ} \mathrm{C} / \mathrm{W}$.
Typical Applications

*100 $\mu \mathrm{V}$ RF INPUT is equivalent to approx. $1 \mathrm{mV} /$ meter field strength. See Applications Information for coil specifications.
FIGURE 1. Capacitor-Tuned Test Fixture

## Applications Information

The circuit shown in Figure 1 is recommended as a starting point for portable radio designs. Loopstick antenna L1 is used in place of LO, and the RF amplifier is used with a resistor load to drive the mixer. A double tuned circuit at the output of the mixer provides selectivity, while the remainder of the gain is provided by the IF section, which is matched to the diode through a unity turns ratio transformer. R AGC may be used in place of $\mathrm{C}_{\mathrm{AGC}}$ to bypass the internal AGC detector and provide more recovered audio.

An AM automobile radio design is shown in Figure 2. Tuning of both the input and the output of the RF amplifier and the mixer is accomplished with variable inductors. Better selectivity is obtained through the use of double tuned interstage transformers. Input circuits are inductively tuned to prevent microphonics and provide a linear tuning motion to facilitate push-button operation.
Coil specifications for Figure 1 are as follows:

| vc | AM PVC | L1 | AM ANT | L0, L2 | AM OSC |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $525 \mathrm{kHz} \cdot 1650 \mathrm{kHz}$ |  | 980 kHz -2105 kHz |
| $\begin{aligned} & C_{A}=140 \mathrm{pF} \\ & C_{B}=60 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |
| T1 | AM 1st IF | T2 | AM 2nd IF | T3 | AM 3rd IF |
|  | 455 kHz |  | 455 kHz |  | 455 kHz |
|  |  |  |  |  |  |

TL/H/7967-4


## Applications Information (Continued)



National Semiconductor Corporation

## LM4500A High Fidelity FM Stereo Demodulator with Blend

## General Description

The LM4500A is an improved stereo demodulator IC offering very low audio distortion. A new demodulator technique minimizes adjacent station interference caused by subcarrier harmonics and prevents lock-up problems from pilot carrier frequency harmonics. The IC features a blend circuit which optimizes the signal-to-noise ratio under weak signal conditions by gradually combining left and right channel information.

## Features

- Low distortion-0.1\% typ
- High subcarrier harmonic rejection
- Large input dynamic range-2.5 Vp-p
- Voltage controlled blend
- High separation-fixed or adjustable
- Adjustable gain
- Reduced stereo-mono DC shift-5 mV typ
- 55 dB supply ripple rejection
- Low output impedance
- Requires no external inductors
- Wide supply range $8 \mathrm{~V}-16 \mathrm{~V}$
- Excellent rejection of 57 kHz ARI subcarrier


## Typical Application



FIGURE 1
Order Number LM4500AN See NS Package Number N16A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Power Supply Voltage
Power Dissipation (Package Limitation) Operating Temperature Range (Ambient) $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lamp Drive Voltage
Max Voltage at Pin 7 with Lamp "Off" 30V
Lamp Current 100 mA
Blend Control Input Voltage (Pin 11) 10V
Lead Temperature (Soldering, 10 sec.) $260^{\circ} \mathrm{C}$

Electrical Characteristics Unless otherwise noted: $\mathrm{V}_{C C}=12 \mathrm{~V}_{\mathrm{DC}}, T_{A}=25^{\circ} \mathrm{C}$, Vp -p standard multiplex composite signal with L or R channel only modulated at 1.0 kHz and with $10 \%$ pilot level, using circuit of Figure 1

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Stereo Channel Separation | Unadjusted Optimized on Other Channel (Note 1) | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Measured Voltage Gain (Note 1) |  | 0.8 | 1 | 1.2 |  |
| THD | 2.5 Vp-p Composite Input Signal 1.5 Vp-p Composite Input Signal |  | $\begin{aligned} & 0.15 \\ & 0.08 \end{aligned}$ | 0.3 | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Signal-to-Noise Ratio | DIN45405 Quasi Peak Reading rms $20 \mathrm{~Hz}-15 \mathrm{kHz}$ |  | $\begin{aligned} & 83 \\ & 88 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| Ultrasonic Frequency Rejection | 19 kHz <br> 38 kHz |  | $\begin{aligned} & 31 \\ & 45 \end{aligned}$ |  | dB <br> dB |
| Stereo Switch Level | 19 kHz Input Level for Lamp "On" | 12 | 16 | 20 | mVrms |
| Hysteresis |  |  | 8 |  | dB |
| Output Voltage Change | With Mono/Stereo Switching (Note 2) |  | 3 | 20 | $m V_{D C}$ |
| Stereo Blend Control Voltage (Pin 11) <br> (See Figure 8) | 3 dB Separation 30 dB Separation |  | $\begin{aligned} & 0.7 \\ & 1.7 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Minimum Separation | Pin 11 at 0 V |  |  | 1 | dB |
| Monaural Channel Imbalance | Pilot Tone Off |  | 0.03 | 0.3 | dB |
| Sub-Carrier Harmonic Rejection | $\begin{aligned} & 76 \mathrm{kHz} \\ & 114 \mathrm{kHz} \\ & 152 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 70 \\ & 83 \end{aligned}$ |  | dB <br> dB <br> dB |
| Supply Ripple Rejection | $\mathrm{f}=1 \mathrm{kHz}$ |  | 57 |  | dB |
| Input Impedance |  |  | 50 |  | $\mathrm{k} \Omega$ |
| Output Impedance |  |  | 100 |  | $\Omega$ |
| Blend Control Current (Note 1) |  |  | -100 | $-300$ | $\mu \mathrm{A}$ |
| Capture Range |  |  | $\pm 4$ |  | \% |
| Operating Supply Voltage |  | 8 |  | 16 | V |
| Current Drain | Lamp Disconnected |  | 35 |  | mA |

Note 1: See Applications Information and Circuit Description.
Note 2: This test is done with the stereo indicator lamp disconnected in order to remove DC shift due to thermal changes. These shifts have long time constants $(100 \mathrm{~ms})$ and therefore do not produce audible transients.

Typical Performance Characteristics


Channel Separation vs Supply Voltage



Gain vs Temperature


Power Supply Rejection vs Supply Voltage


Total Harmonic Distortion vs Composite Input Level


VCO Free Running
Frequency Drift vs Temperature


Stereo Switch Threshold vs Temperature




Input Impedance vs Temperature


Lamp Pin Saturation
Voltage vs
Temperature


Typical Performance Characteristics (Continued)


Adjusted Separation vs VCO Free Running Frequency


Separation vs Frequency


Unadjusted Separation vs VCO Free Running Frequency


Power Supply Rejection


Capture Range vs Pilot Level


FIGURE 2

## Circuit Description

## INTRODUCTION

The LM4500A is a phase-lock-loop stereo decoder which incorporates a variable separation control, and in which sensitivity to the third harmonics of both the pilot and subcarrier frequencies has been eliminated by the use of appropriate, digitally generated, waveforms in the phase-lock-loop and decoder sections.
The variable separation control may be operated manually, or by a receiver's AGC or $S$ meter signals, to provide smooth transitions between monaural and stereo reception. It operates only during stereo reception: the circit switches automatically to monaural if the 19 kHz pilot tone is absent. The elimination of sensitivity to the third harmonic of the sub-carrier ( 114 kHz ) excludes interference from the sidebands of adjacent transmitters, while the elimination of sensitivity to the third harmonic of the pilot tone ( 57 kHz ) excludes interference from the ARI* system which employs this frequency.

## CIRCUIT OPERATION

The block diagram of the circuit, shown in Figure 2, consists of three sections, the phase-lock-loop, including the digital waveform generator, the stereo switch, and the decoder, in which the composite stereo signal is demodulated and matrixed to separate L and R channels.
In the phase-lock-loop the internal RC oscillator, operating at 228 kHz , feeds a 3 -stage Johnson counter, via a binary divider, to generate a series of 19 kHz square waves. By the use of suitably connected NAND and EXCLUSIVE OR gates, the waveforms shown in Figure 3, which are used to drive the various modulators in the circuit, are developed.
*Auto Radio Information - used in Europe

The use of such drive waveforms produces the modulating functions also shown in Figure 3. The usual square waveforms have been replaced in the PLL and decoder sections by 3 -level forms which contain no third harmonic (actually no harmonics which are mutliples of 2 or 3 are present). This eliminates the frequency translation of interference from these bands into the low frequency region. Such translation may produce audible components in the decoder section from the sidebands of adjacent channel FM signals, and may produce phase jitter, and consequent intermodulation distortion, in the PLL, from the modulated 57 kHz tones of the ARI system. The LM4500A is inherently free from these effects.
The stereo switch section is of conventional form (e.g. LM1310).
The decoder section consists of a modulator (driven by the waveforms shown in Figure 3) whose outputs are the inverted and non-inverted channel difference signals. These signals pass to the output amplifiers via the variable blend circuit in which they are partially combined, and hence mutually attenuated, according to the control voltage applied.
Matrixing occurs at the inputs of the output amplifiers, where the unmodified composite signal is added to the blended channel difference signals. The stereo separation may be progressively reduced from maximum to zero; dependent on the blending. The control law has been made non-linear, as the major redistribution of sound energy occurs at very low separation levels. For monaural, or very weak stereo signals, the modulator in the decoder section is deactivated by the stereo switch circuit. The variable separation control is thus, also, automatically disabled.


FIGURE 3. Digital Waveforms

## Applications Information

## GAIN AND DE-EMPHASIS

The gain and de-emphasis characteristics of the circuit are defined by shunt feedback via the external RC networks (R3, C5, R4, C7 of Figure 1) around the output amplifiers. The gain is unity when resistors of $5.1 \mathrm{k} \Omega$ are used. Higher gains may be obtained by using networks of the form shown in Figure 4.


TL/H/7973-6
FIGURE 4. Output Amplifier Feedback Networks
The resistors R6, R7 are added to correct the output quiescent voltage levels which are optimized for R3, R4 $=5.1 \mathrm{k} \Omega$ and which would, if uncorrected, become too low with higher value resistors. Suitable network values are as follows:

| Gain (dB) | R3, R4 | $\mathbf{C 6}, \mathbf{C 7}$ |  | R6, R7 |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $50 \mu \mathbf{s}$ | $\mathbf{7 5} \mu \mathbf{s}$ |  |
| 0 | $5.1 \mathrm{k} \Omega$ | 10 nF | 15 nF |  |
| 3 | $6.8 \mathrm{k} \Omega$ | 6.8 nF | 10 nF | $47 \mathrm{k} \pm 10 \%$ |
| 6 | 10 k | 4.7 nF | 6.8 nF | $27 \mathrm{k} \pm 10 \%$ |

The maximum output level is 1 Vrms ; consequently the max input is limited to 1.4 Vp -p if the gain is set to 6 dB .

## SEPARATION ADJUSTMENT

A separation adjustment may be added, as shown in Figure 5 , to compensate for the receiver's IF characteristics.
This network reduces the amplification of the channel sum signal in the decoder, to compensate the attenuation of the channel difference signal in the receiver's IF section. The network shown will compensate for up to 2 dB attenuation at 38 kHz . The decoder gain is, obviously, reduced by an amount equal to the compensation required. When used as described, the adjustment also corrects the inherent separation of the decoder, which may be optimized on one channel. Optimization of both channels is possible if separate potentiometers are used to feed each output amplifier.


TL/H/7973-7
FIGURE 5. Networking Providing Adjustable Separation

## VARIABLE SEPARATION (BLEND) CONTROL AND 19 kHz OUTPUT

To retain the 16-Pin package the blend control has been combined with the 19 kHz output on Pin 11. The internal circuit providing this combination is shown in Figure 6.
If Pin 11 is left open-circuit the 19 kHz signal appears at a mean DC level of 4 V . The blend circuit is inoperative at this level and the decoder provides full separation. The 19 kHz signal can be used to tune the internal oscillator.
To reduce the separation the voltage on Pin 11 is reduced. At 3.2V T2 ceases conduction and the 19 kHz signal disappears.
At 2.0 V the blend circuit comes into operation and the separation decreases according to the curve shown in Figure 8.


FIGURE 6. Blend Control Input Circuit

## Applications Information (Continued)



TL/H/7973-9
FIGURE 7. Oscillator Network for Direct Frequency Measurement


FIGURE 8

## Oscillator Tuning

If the variable separation facility is not required Pin 11 is left open-circuit and the 19 kHz signal which then appears may be used to indicate the oscillator frequency. If the variable separation is used, and the drive circuit prevents access to the 19 kHz signal, then the oscillator frequency must be measured directly. A test point should be obtained by modifying the oscillator RC network as in Figure 7.
The output is a pulse train of appoximately 1.5 V amplitude. Connecting frequency counters of up to 300 pF input capacitance produces less than $0.3 \%$ change of the oscillator frequency, which should be set to 228 kHz .

HIGH LOOP GAIN COMPONENTS
For applications demanding operation under low pilot level (e.g. car radio) the following component changes to Figure 1 are recommended.

$$
\begin{array}{ll}
\mathrm{R} 1=12 \mathrm{k} & \mathrm{C} 3=150 \mathrm{pF} \\
\mathrm{R} 2=1.5 \mathrm{k} & \mathrm{C} 4=330 \mathrm{pF} \\
\mathrm{R} 8=330 & \mathrm{C} 5=150 \mathrm{pF} \\
\mathrm{P} 1=10 \mathrm{k} &
\end{array}
$$

## EXTERNAL MONO-STEREO SWITCHING AND OSCILLATOR KILLING

If required the LM4500A can be forced into mono mode simply by grounding Pin 9 (see Figure 1). The 228 kHz oscillator will be automatically stopped.
The conditions governing mono/stereo switching on Pin 9 are the following:

Quiescent voltage: $+2.3 \mathrm{~V}_{\mathrm{DC}}$
Current required to ensure mono operation (with 100 mVrms pilot level): $10 \mu \mathrm{~A}$ (from Pin 9 to ground)
Hysteresis: $0.7 \mu \mathrm{~A}$
Stereo/mono switching \& oscillator killing; less than $+500 \mathrm{mV}$
Maximum stray capacitance between Pin 9 and ground: 100 pF

## EXTERNAL COMPONENT FUNCTIONS

P1 19 kHz frequency adjustment.
P2 Channel separation adjustment and compensation for IF roll-off.
R3, R6 Gain fixing resistors. The values shown in the schematic are for unity gain.
C6, C7 De-emphasis capacitors. Value to give: $R C=50 \mu \mathrm{~s}$.

## TBA120S IF Amplifier and Detector

## General Description

The TBA120S is a monolithic integrated circuit specifically designed for audio detection in TV and FM radio receivers. It incorporates an 8 -stage limiting IF amplifier and balanced detector plus a DC operated volume control.
The TBA120S is supplied in four groups depending on the resistance required between pin 5 and ground to attenuate the audio output by 30 dB . The group number as defined below is marked on the package.

| Group | II | III | IV | V |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R5-GND | $1.9-2.2$ | $2.1-2.5$ | $2.4-2.9$ | $2.8-3.3$ | $\mathrm{k} \Omega$ |

Pins 3 and 4 are connected to the collector and base of a transistor which may be used as an AF-preamplifier or as a switch.

At pin 12 a zener-diode is accessible which can be used to stabilize the supply voltage of this integrated circuit or the voltage of other circuit elements in the set.

## Features

- Electronic attenuator: replaces conventional AC volume control
- Volume reduction range

85 dB typ

- Sensitivity: 3 dB limiting voltage $\quad 30 \mu \mathrm{~V}$ typ

■ Excellent AM rejection 68 dB typ at 10 mV

- Audio output voltage 1V typ

■ Wide supply voltage range
( $6 \mathrm{~V}-18 \mathrm{~V}$ )

- Internal zener diode regulator
- Very low external component requirement
- Simple detector alignment: one coil


## Connection Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage, V11
18 V
Volume Control Voltage, V5
Zener Current, $l_{12} 20 \mathrm{~mA}$

| Transistor Collector Current, $l_{3}$ | 5 mA |
| :--- | ---: |
| Transistor Base Current, $\mathrm{I}_{4}$ | 2 mA |
| Bias Resistance (Max), R13-14 | $1 \mathrm{k} \Omega$ |
| Operating Temperature Range | $-15^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply Current | R5 $=\infty$ | 10 | 14 | 18 | mA |
|  |  | $\mathrm{R} 5=0$ | 11 |  | 20 |  |
| GV | IF Voltage Gain | $\mathrm{f}=5.5 \mathrm{MHz}$ |  | 68 |  | dB |
| $\mathrm{V}_{\mathrm{O}}$ | IF Output Voltage, Each Output at Limiting |  | 170 | 250 |  | mVp-p |
| $\mathrm{Vaf}_{\text {a }}$ | AF Output Voltage | $\begin{aligned} & f=5.5 \mathrm{MHz}, \Delta f= \pm 50 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{I}}=10 \mathrm{mV} \\ & \mathrm{Q}=45 \end{aligned}$ | 0.7 | 1.0 |  | V |
|  | Distortion (5.5 MHz) | $\begin{aligned} & f=5.5 \mathrm{MHz}, \Delta f=25 \mathrm{kHz} \\ & f_{M O D}=1 \mathrm{kHz}, V_{\mathrm{l}}=10 \mathrm{mV} \\ & Q=45 \end{aligned}$ |  | 1.5 |  | \% |
|  | Distortion ( 10.7 MHz ) | $\begin{aligned} & f=10.7 \mathrm{MHz}, \Delta f= \pm 50 \mathrm{kHz} \\ & f_{M O D}=1 \mathrm{kHz}, V_{1}=10 \mathrm{mV} \\ & Q=20 \end{aligned}$ |  | 0.2 |  |  |
| $\mathrm{V}_{\text {LIM }}$ | Input Voltage Before Limiting | $\begin{aligned} & f=5.5 \mathrm{MHz}, \Delta f= \pm 50 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{Q}=45 \end{aligned}$ |  | 30 | 60 | $\mu \mathrm{V}$ |
| $\mathrm{Z}_{1}$ | Input Impedance | $\mathrm{f}=5.5 \mathrm{MHz}$ | 15/6 | 40/4.5 |  | $\mathrm{k} \Omega / \mathrm{pF}$ |
| $\mathrm{R}_{0}$ | Output Resistance |  | 1.9 | 2.6 | 3.3 | k $\Omega$ |
| Vaf max <br> Vaf min | Volume Control Range |  | 70 | 85 |  | dB |
| V8 | DC Component of the Output Signal | $V_{1}=0$ | 6.2 | 7.3 | 8.4 | V |
| $\mathrm{a}_{\text {AM }}$ | AM Rejection | $\begin{aligned} & f=5.5 \mathrm{MHz}, \Delta \mathrm{f}= \pm 50 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{~V}_{1}=500 \mu \mathrm{~V} \\ & \mathrm{~m}=30 \% \end{aligned}$ | 50 | 60 |  | dB |
| $\mathrm{a}_{\text {AM }}$ | AM Rejection | $\begin{aligned} & f=5.5 \mathrm{MHz}, \Delta f= \pm 50 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{l}}=10 \mathrm{mV}, \\ & \mathrm{~m}=30 \% \end{aligned}$ |  | 68 |  | dB |
| R5 | Potentiometer Resistance | 1 dB Attenuation |  | 3.7 | 4.7 | k $\Omega$ |
| V5 | Voltage | 1 dB Attenuation |  | 2.2 | 2.5 | V |
| R5 | Potentiometer Resistance | 70 dB Attenuation | 1.0 | 1.4 |  | $\mathrm{k} \Omega$ |
| V5 | Voltage | 70 dB Attenuation |  | 1.2 |  | V |
|  | Noise Voltage at Output | $\mathrm{V}_{1}=10 \mathrm{mV}$ |  | 30 |  | $\mu \mathrm{V}$ |
| V12 | Zener Voltage | $\mathrm{l}_{12}=5 \mathrm{~mA}$ | 11.2 | 12 | 13.4 | V |
| $\mathrm{R}_{\mathrm{z}}$ | Zener Slope Resistance |  |  | 30 | 50 | $\Omega$ |
| $\mathrm{V}_{\text {cbo }}$ | Breakdown Voltage |  | 45 | 65 |  | V |
| $\mathrm{V}_{\text {ceo }}$ | Breakdown Voltage | $\mathrm{I}_{3}=500 \mu \mathrm{~A}$ | 18 | 24 |  | V |
| $\mathrm{hfe}_{\text {fe }}$ | Current Gain | $\mathrm{I}_{3}=1 \mathrm{~mA}$ | 50 | 100 | 500 |  |

## Typical Application (5.5MHz)



## Test Circuit (5.5MHz)



TL/H/9319-3


Section 3
Video Circuits
Section 3 Contents
Definition of Terms ..... 3-3
Selection Guide ..... 3-5

* LM592 Differential Video Amplifier ..... 3-8
LM733/LM733C Differential Video Amplifier ..... 3-13
* LM1044 Analog Video Switch ..... 3-18
* LM1201 Video Amplifier System ..... 3-22
* LM1203 RGB Video Amplifier System ..... 3-23
LM1391 Phase-Locked Loop ..... 3-34
LM1823 Video IF Amplifier/PLL Detection System ..... 3-39
LM1880 No-Holds Vertical/Horizontal ..... 3-46
* LM1881 Video Sync Separator ..... 3-54
LM1886 TV Video Matrix D to A ..... 3-61
LM1889 TV Video Modulator ..... 3-68
LM2889 TV Video Modulator ..... 3-78

National Semiconductor Corporation

# Video <br> Definition of Terms 

Aspect Ratio: The ratio of picture width to picture height. For the NTSC system this is 4:3.
Back Porch: The section of the composite video signal between the trailing edge of the line (horizontal) sync pulse and the end of the blanking pulse period (when picture information begins). For a monochrome signal the back porch is simply at the blanking level. For a color signal, the color burst is added within this section.
Black Level: The DC voltage level in the picture signal which corresponds to beam cut-off on the display tube. It can be at the blanking level (given by the back porch) or slightly higher $(7.5 \%$ to $10 \%$ of the peak white signal above the blanking level).
Blacker-than-Black: The amplitude region in the composite video signal that extends below the reference black level in the direction of the synchronizing pulses.
Blanking: A portion of the composite video signal whose instantaneous amplitude makes the vertical and horizontal scan retrace not visible on the display tube.
Blanking Level: The level of the front and back porches of the composite video signal.
Blanking Period: The period in the composite video signal where the level is reduced to the blanking level, below which the display electron beam is cut-off. This allows nonvisible retrace of the beam from the right side of the display to the left side at the end of each scan line (horizontal blanking) and non-visible return of the electron beam from the bottom of the display to the top. Horizontal blanking occurs for approximately $11 \mu$ s between each scan line and vertical blanking for 1.2 ms between each field.
Blooming: Defocussing of the picture in regions where the brightness is too high.
Breezeway: The section in the signal blanking period between the end of the sync pulse and the start of the color burst.
C.C.I.R.: International Radio Consultative Committee-a worldwide standards organization.

Chrominance Signal: That part of the NTSC signal that contains the color information.
Clamping: A process that established a fixed DC voltage level for the picture signal. This is important for proper RF modulation and for maintaining the correct picture black level.

Color: An attribute of an object being scanned that distinguishes it from other objects, apart from shape, texture, and brightness. In television systems the color of an object is further subdivided into hue (tint) and saturation. The hue or tint refers to the dominant wavelength of a spectral color, i.e., light red is the same hue as deep red and dark red.

Deep red has more vividness or saturation (less white), whereas dark red has less brightness. Similar terms are used to describe non-spectral colors (a mixture of hues).
Color Burst: Normally refers to approximately 9 cycles of the 3.58 MHz subcarrier superimposed on the back porch of the composite video signal. The phase of this burst establishes the reference color phase for tint or hue, and the amplitude provides a reference for the color saturation level.
Color Subcarrier: A subcarrier at 3.579545 MHz (NTSC) whose modulation sidebands are added to a monochrome video signal to convey the color information. Similar subcarriers are used for SECAM and PAL.
Composite Video Signal: The complete video signal. For monochrome, it consists of blanking and synchronizing signals, with a picture signal representing the scene brightness. For color, an additional subcarrier is added for color synchronization and picture color content.
Compression: An undesired decrease in amplitude of one portion of the composite video signal relative to another portion.
Contrast: The range of dark and light values in a picture.
Cross-talk: An undesired signal interfering with a desired signal.
Definition: See resolution.
Differential Gain: The amplitude change in the 3.58 MHz color subcarrier as the picture signal varies from blanking to peak white level. This is the result of system non-linearities and is measured in percent change.
Differential Phase: The phase change, measured in degrees, of the 3.58 MHz color subcarrier as the picture signal varies from blanking to peak white level.
Equalizing Pulses: Pulses of one half the width of the line (horizontal) sync pulses, transmitted at twice the line rate for the three line periods before and after the field (vertical) sync pulse. They are used to help the vertical sync system of the receiver accommodate the half line difference in the number of scan lines on successive fields.
Field: One half of a complete picture interval. A field will contain either all the odd numbered scanning lines or all the even numbered scanning lines in the picture.
Field Frequency: The rate at which a complete field is scanned. For NTSC color signals this is nominally 59.94 Hz .
Fly-back: See Horizontal Retrace.
Frame: A complete picture consisting of two interlocking fields.
Frame Frequency: The rate at which a complete frame is scanned. In the U.S. this is nominally 30 frames or pictures per second.

Front Porch: The section of the composite video signal between the end of the picture information on a scan line (start of blanking) and the start of the line synchronization pulse.
Horizontal Blanking: The blanking signal at the end of each scan line that prevents the retrace of the display tube electron beam from being visible.
Horizontal Retrace: The rapid return of the scanning electron beam from the right side of the raster to the left side.
Horizontal Hum Bars: Relatively broad horizontal bars drifting slowly up the screen as a result of interference from the 60 Hz main frequency.
Hue (Tint): Describes the color that is being represented on the screen, i.e., red, blue, magenta, green, orange, etc.
Interlace: A scanning process in which each adjacent line belongs to the alternate field.
I.R.E.: Institute of Radio Engineers. Now combined with the AIEE to form the IEEE.
I.R.E. Scale: An oscilloscope scale calibrated for composite video and divided vertically into 140 units. The picture signal occupies the range from 0 to 100 with syncs in the range 0 to -40 .
Luminance: The monochrome or brightness part of the color signal, composed of specific proportions of the three primary colors, red, blue, and green.
N.T.S.C.: National Television System Committee, used in reference to the system adopted for color television broadcasting in the U.S. at the end of 1953.
Noise: In a television picture, 'noise' refers to random interference producing a salt and pepper pattern over the picture. Heavy noise totally obscuring the picture is called "snow".
Overshoot: An (excessive) response to a unidirectional signal change. Overshoot is often used deliberately to enhance the luminance portion of a signal.
Pairing: A partial or complete failure of interlace in which scan lines of alternate fields fall in pairs, one on top of the other.
Pedestal Level: See Blanking Level.

## Percentage Sync:

Video: The ratio in percent of the amplitude of the synchronizing pulse to the peak amplitude of the picture signal between blanking and reference white level. For a properly constituted composite video signal this is $40 \%$.
RF: The ratio is a percent of the amplitude of the synchronizing pulse to the peak amplitude of the modulated RF signal. For correct modulation this is $25 \%$.
P.A.L.: Phase Alternation Line. A variation of the NTSC system involving phase reversal of one of the color difference signals on a line by line basis, introduced into the U.K. and Germany in 1967.
Picture Signal: That portion of the composite video signal which is above the blanking level and contains the picture information.
Pre-emphasis: An increase in the level of a band of frequency components with respect to the remainder of the
signal. For U.S. television, the audio signal is increased at a 6 db/octave rate above 2.1 kHz .
Raster: The area on the face of the display tube that is scanned by the electron beam. This is not always entirely visible since commercial receivers employ overscan so that the edges of the raster are hidden by the faceplate.
Reference Signals: See V.I.T.S. and V.I.R.S.
Resolution (Horizontal): The amount of resolvable detail in the horizontal direction of the picture. This depends on the high frequency and phase response of the transmission system and the receiver.
Resolution (Vertical): The amount of resolvable detail in the vertical direction of the picture. This depends primarily on the number of scan lines that are used and secondarily on the size (shape) of the electron scanning beam.
Saturation (Color): The amplitude of the chrominance signal. Increased saturation means increased chrominance signal level. Visibly, this refers to a color increasing from pale or pastel to deep.
S.E.C.A.M.: Sequential Couleur Avec Memoire. The color broadcasting system used predominantly in France which utilizes sequential transmission of the color difference signals, which are FM modulated on two separate subcarriers (1967).

Setup: The difference in level between the blanking level and the reference black level expressed as a percent of the reference white level.
Smear: Smear describes a picture condition where objects appear extended in the horizontal direction producing an illdefined, blurry picture. This often occurs when the receiver is tuned slightly above the proper pix carrier frequency.
Sync: Abbreviation for synchronizing or synchronization.
Sync Level: The level of the synchronizing pulse tips.
Vertical Blanking: The blanking signal at the end of each field starting three lines before the vertical sync pulse.
Vertical Retrace: The return of the electron beam from the bottom of the display to the top after a complete field has been scanned.
V.I.R.S.: Vertical Interval Reference Signal. A quality control signal added to a horizontal scan line during the vertical blanking period. It is used to provide a chrominance, luminance and black level reference.
V.I.T.S.: Vertical Interval Test Signals. A series of test signals that are added to horizontal lines during the vertical blanking for in-service testing of the transmission equipment. They can be deleted or added at various points in the transmission link, unlike the VIRS, which is added at program origination and stays with the program material.
Vestigal Sideband Transmission: A broadcast transmission technique wherein only one side band of an amplitude modulated carrier is fully transmitted with the other sideband (usually lower) truncated.
Video: The visible portion of the transmitted signal representing the picture.

National
Semiconductor Corporation

## Video Selection Guide

## VIDEO AMPLIFIERS

|  | Bandwidth | Gain | Package | Supply Voltage | Comments |
| :--- | :--- | :---: | :---: | :---: | :--- |
| LM592 | 120 MHz | 100,400 | 14 Pin DIP <br> 14 PIN SO | $\pm 3 \mathrm{~V}- \pm 6 \mathrm{~V}$ | Differential IN, Differential OUT |
| LM733 | 120 MHz | $10,100,400$ | 14 Pin DIP | $\pm 3 \mathrm{~V}- \pm 6 \mathrm{~V}$ | Differential IN, Differential OUT |
| LM1201 <br> (Advanced Information) | 100 MHz | $4-10$ | 16 Pin DIP | +12 V | Single Amplifier with <br> Black Level and Contrast <br> Control |
| LM1203 | 50 MHz | $4-10$ | 28 Pin DIP | +12 V | Triple Amplifier System <br> with Black Level and <br> Contrast Control |
| LM359 <br> (Note 1) | 400 MHz GBW <br> $30 \mathrm{MHz} \mathrm{@} \mathrm{AV}=1$ |  | 14 Pin DIP | $5 \mathrm{~V}-22 \mathrm{~V}$ | Dual Norton Amplifiers |

VIDEO TIMING

|  | Function | Package | Supply Voltage | Comments |
| :--- | :--- | :---: | :---: | :---: |
| LM1391 | PLL | 8 Pin DIP | Internal Shunt Zener | - |
| LM1880 | No-Holds Vert/Horiz | 14 Pin DIP | Internal Shunt Zener | - |
| LM1881 | Sync Separator | 8 Pin DIP | $5 \mathrm{~V}-15 \mathrm{~V}$ | Outputs Provided: <br> Composite Sync <br> Vertical <br> Burst Gate <br> Odd/Even Field |

VIDEO MODULATORS/DEMODULATORS

|  | Function | Package | Comments |
| :--- | :--- | :--- | :--- |
| LM1496 | Balanced Modulator-Demodulator <br> (Modulator-Suppressed Carrier, AM <br> Demodulator-Synchronous, FM <br> Phase Detection) | 14 Pin DIP <br> 10 Pin TO-5 <br> 14 Pin SO | Operating Frequency to 100 MHz <br> Balanced Inputs and Outputs |
| LM1889 | Modulates Color Difference, <br> Luminance, Audio onto <br> Low-VHF Channels | 18 Pin DIP | DC Channel Switching <br> Chroma Reference |
| LM2889 | Modulates Composite Video, <br> Audio onto Low-VHF Channels | 14 Pin DIP | DC Channel Switching, <br> Low Distortion FM Sound <br> Modulator, Video Clamp |

Note 1: Data sheet in Linear 1.
Note 2: Data sheet in Linear 3-Special Functions Chapter 5.

## VIDEO IFs

|  | Application |  |  |
| :---: | :---: | :---: | :---: |
| LM1211 | Broadband Demodulator | 20 Pin DIP | Comments |
| (Note 3) |  |  | Operating Range 20 MHz-80 MHz <br> Quasi-Synchronous Detector <br> 25 MHz Output Amplifier |
| LM1823 | Video IF | 28 Pin DIP | Operating Range 20 MHz-70 MHz <br> Synchronous Detector using PLL <br> 9 MHz Output Amplifier |

OTHER VIDEO PRODUCTS

|  | Function | Package | Supply Voltage | Comments |
| :---: | :---: | :---: | :---: | :--- |
| LM1044 | Video Switch | 24 Pin DIP | $8 \mathrm{~V}-16 \mathrm{~V}$ | $\bullet$ DC Switch between 3 Composite Video <br> Channels or 2 RGB Channels <br> 60 dB Channel Separation |
| LM1884 <br> (Note 4) | TV Stereo Decoder | 16 Pin DIP | $9 \mathrm{~V}-15 \mathrm{~V}$ | Provides L - R, L + R Outputs <br> from Composite Input |
| LM1886 | TV Video Matrix D to A | 20 Pin DIP | $+5 \mathrm{~V},+12 \mathrm{~V}$ | Encodes Luminance and Color Difference <br> Signals from 3-Bit RGB Inputs |

Note 3: Data Sheet in Linear 3.
Note 4: Data Sheet in Linear 3.


TL/XX/0012-1


FIGURE 1. Typical RGB Color Monitor Block Diagram

## Application Notes* Cross Reference

| Device | AN \# |
| :--- | :--- |
| LM359 | AN-278, AB-24 |
| LM1823 | AN-391 |
| LM1886 | AN-402 |
| LM1889 | AN-402 |
| LM2889 | AN-391, AN-402 |

*National Semiconductor Corporation Linear Application Notes

## LM592 Differential Video Amp

## General Description

The LM592 is a two stage differential input, differential output, wideband video amplifier. The use of internal seriesshunt feedback gives wide bandwidth with low phase distortion and high gain stability. Emitter follower outputs provide low output impedances necessary to drive capacitive loads. This device offers fixed gains of 100 and 400 with no external components plus the flexibility of adjusting the gain from 0 to 400 with the addition of a single resistor. This flexibility also allows the device to be configured as a high pass, low pass, or band pass filter.
The LM592 is ideal for use in magnetic memory systems. The device is also very useful as a video and pulse amplifier in video recorders and other communications systems.

## Features

- 120 MHz bandwidth
- Adjustable gains from 0 to 400
- Adjustable pass band
- No frequency compensation required


## Applications

- Disc file memories
- Magnetic tape systems
- Thin film or plated wire memories
- Wide band video amplifiers


## Connection Diagram

Dual-In-Line and Small Outline Package


Order Number LM592M or LM592N See NS Package Number M14A or N14A

Disc/Tape Phase Modulated Readback Systems


TL/H/6701-2

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Differential Input Voltage | $\pm 5 \mathrm{~V}$ |
| :--- | ---: |
| Common Mode Input Voltage | $\pm 6 \mathrm{~V}$ |
| V supply | $\pm 8 \mathrm{~V}$ |
| Output Current | 10 mA |
| Power Dissipation (Note 1) | 500 mW |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to |

Operating Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Soldering Information

| Dual-In-Line Package |  |
| :--- | :--- |
| $\quad$ Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase (60 seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 seconds) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified, see test circuits, $\mathrm{V}_{S}= \pm 6.0 \mathrm{~V}$ (Note 5 )

| Characteristics | Test Circuit | Test Conditions | LM592 |  |  | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Tested Limit (Note 6) |  |  |
| Differential Voltage Gain Gain 1 (Note 2) Gain 2 (Note 3) | 1 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\mathrm{PP}}$ | $\begin{aligned} & 400 \\ & 100 \end{aligned}$ | $\begin{gathered} 250 \\ 600 \\ 80 \\ 120 \end{gathered}$ | $\begin{gathered} 210 \\ 620 \\ 75 \\ 120 \end{gathered}$ | (Min) <br> (Max) <br> (Min) <br> (Max) |
| Bandwidth Gain 1 Gain 2 | 2 |  | $\begin{aligned} & 40 \\ & 90 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \hline \end{aligned}$ |
| Rise Time Gain 1 Gain 2 | 2 | $V_{\text {OUT }}=1 \mathrm{~V}_{\text {PP }}$ | $\begin{gathered} 10.5 \\ 4.5 \\ \hline \end{gathered}$ |  | 12 | $\begin{gathered} \text { ns } \\ \text { ns (Max) } \\ \hline \end{gathered}$ |
| Propagation Delay Gain 1 Gain 2 | 2 | $V_{\text {OUT }}=1 \mathrm{~V}_{\text {PP }}$ | $\begin{gathered} 7.5 \\ 6 \\ \hline \end{gathered}$ |  | 10 | $\begin{gathered} \text { ns } \\ \text { ns (iMax) } \\ \hline \end{gathered}$ |
| Input Resistance Gain 1 Gain 2 |  |  | $\begin{gathered} 4 \\ 23 \end{gathered}$ |  | 10 | $\begin{gathered} \mathrm{k} \Omega \\ \mathrm{k} \Omega(\mathrm{Min}) \\ \hline \end{gathered}$ |
| Input Capacitance |  | Gain 2 | 2 |  |  | pF |
| Input Offset Current |  |  | 0.4 | 5 | 6 | $\mu \mathrm{A}$ (Max) |
| Input Bias Current |  |  | 9 | 26 | 31 | $\mu \mathrm{A}$ (Max) |
| Input Noise Voltage |  | $\mathrm{BW}=1 \mathrm{kHz}$ to 10 MHz | 12 |  |  | $\mu \mathrm{V}$ rms |
| Input Voltage Range | 1 |  |  | $\pm 1$ | $\pm 1$ | $V$ (Min) |
| Common Mode Rejection Ratio Gain 2 Gain 2 | 1 | $\begin{aligned} & V_{\mathrm{CM}}= \pm 1 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CM}}= \pm 1 \mathrm{~V}, \mathrm{f}=5 \mathrm{mHz} \end{aligned}$ | $\begin{aligned} & 86 \\ & 60 \\ & \hline \end{aligned}$ | 60 | 50 | $\begin{gathered} \mathrm{dB}(\mathrm{Min}) \\ \mathrm{dB} \\ \hline \end{gathered}$ |
| Supply Voltage Rejection Ratio Gain 2 | 1 | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 0.5 \mathrm{~V}$ | 70 | 50 | 50 | dB (Min) |
| Output Offset Voltage Gain 1 | 1 | $R_{L}=\infty$ | 0.35 | 0.75 | 0.75 | $V$ (Max) |
| Output Common Mode Voltage (Note 4) | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ | 2.9 | $\begin{aligned} & 2.4 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 3.4 \end{aligned}$ | $V$ (Min) <br> $V$ (Max) |
| Output Voltage Swing | 1 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | 4 | 3 | 3 | $V$ (Min) |
| Output Sink Current |  |  | 3.6 | 2.5 | 2.3 | mA (Min) |
| Output Resistance |  |  | 20 |  |  | $\Omega$ |
| Power Supply Current | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ | 18 | 24 | 24 | mA (Max) |

Note 1: For operation at elevated temperatures, these devices must be derated based on a thermal resistance of $\theta_{\mathrm{jA}}$ and $\mathrm{T}_{\mathrm{j}} \mathrm{max} . \theta_{\mathrm{j} A}=90^{\circ} \mathrm{C} / \mathrm{W}$ in the " N " package and $135^{\circ} \mathrm{C} / \mathrm{W}$ in the " M " package. $\mathrm{T}_{j} \max =150^{\circ} \mathrm{C}$.
Note 2: Pins G1A and G1B connected together.
Note 3: Pins G2A and G2B connected together.
Note 4: Gain select pins open. Output Common Mode Voltage $=\left(V_{01}+V_{02}\right) / 2$.
Note 5: Boldface numbers apply at temperature extremes.
Note 6: Guaranteed and 100\% production tested.
Note 7: Guaranteed (but not $100 \%$ production tested) over the operating temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels.

## Typical Applications

## Filter Networks



TL/H/6701-3

$$
\begin{aligned}
V_{0}(\mathrm{~S}) & =\frac{1.4 \times 10^{4}}{\mathrm{~V}_{1}(\mathrm{~S})}
\end{aligned}=\begin{aligned}
& \mathrm{Z}(\mathrm{~s})+2 \mathrm{r}_{\mathrm{e}} \\
& \\
& \\
& \\
& =\frac{1.4 \times 10^{4}}{Z(\mathrm{~s})+32} \\
& \text { BASIC }
\end{aligned}
$$

| Impedance Network | Desired Filter | $\mathbf{V}_{\mathbf{0}}(\mathbf{S})$ Transfer $\overline{V_{1}(S)}$ Function |
| :---: | :---: | :---: |
|  | Low Pass | $\frac{1.4 \times 10^{4}}{L}\left[\frac{1}{s+R / L}\right]$ |
|  | High Pass | $\frac{1.4 \times 10^{4}}{R}\left[\frac{1}{s+1 / R C}\right]$ |
| TL/H/6701-1 | Band Pass | $\frac{1.4 \times 10^{4}}{L}\left[\frac{s}{s^{2}+R / L s+1 / L C}\right]$ |
| TL/H/6701-13 | Band Reject | $\frac{1.4 \times 10^{4}}{R}\left[\frac{s^{2}+1 / L C}{s^{2}+1 / L C+s / R C}\right]$ |

Note: In the networks above, the R value used is assumed to include $2 \mathrm{r}_{\mathrm{e}}$, or approximately $32 \Omega$

## Test Circuits



Test Circuit 2


TL/H/6701-4

## Voltage Gain Adjust Circuit



TL/H/6701-6

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{s}}= \pm 6 \mathrm{~V} \\
& \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
\end{aligned}
$$

## Schematic Diagram



TL/H/6701-7

## Typical Performance Characteristics




Phase Shift vs
Phase Shift vs
Frequency


Typical Performance Characteristics (Continued)


TL/H/6701-9

National Semiconductor Corporation

## LM733／LM733C Differential Amp

## General Description

The LM733／LM733C is a two－stage，differential input，differ－ ential output，wide－band video amplifier．The use of internal series－shunt feedback gives wide bandwidth with low phase distortion and high gain stability．Emitter－follower outputs provide a high current drive，low impedance capability．Its 120 MHz bandwidth and selectable gains of 10,100 and 400，without need for frequency compensation，make it a very useful circuit for memory element drivers，pulse amplifi－ ers，and wide band linear gain stages．
The LM733 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range．The LM733C is speci－ fied for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range．

## Features

■ 120 MHz bandwidth
国 $250 \mathrm{k} \Omega$ input resistance
© Selectable gains of $10,100,400$
－No frequency compensation
－High common mode rejection ratio at high frequencies

## Applications

鹵 Magnetic tape systems
－Disk file memories
－Thin and thick film memories
（1）Woven and plated wire memories
艮 Wide band video amplifiers

## Connection Diagrams



Metal Can Package


TL／H／7866－2
Note：Pin 5 connected to case．
Top View
Order Number LM733H or LM733CH
See NS Package Number H10D

\section*{Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. <br> Diffential Input Voltage <br> $\pm 5 \mathrm{~V}$ <br> Common Mode Input Voltage <br> $\pm 6 \mathrm{~V}$ <br> $V_{C C}$ <br> Output Current <br> 10 mA <br> | Power Dissipation (Note 1) | 500 mW |
| :--- | ---: |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM733 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM733C | $260^{\circ} \mathrm{C}$ |}

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified, see test circuits, $\mathrm{V}_{\mathrm{S}}= \pm 6.0 \mathrm{~V}$ )

| Characteristics | Test Circuit | Test Conditions | LM733 |  |  | LM733C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Differential Voltage Gain <br> Gain 1 (Note 2) <br> Gain 2 (Note 3) <br> Gain 3 (Note 4) | 1 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \mathrm{V}_{\text {OUT }}=3 \mathrm{Vp-p}$ | $\begin{gathered} 300 \\ 90 \\ 9.0 \end{gathered}$ | $\begin{gathered} 400 \\ 100 \\ 10 \\ \hline \end{gathered}$ | $\begin{gathered} 500 \\ 110 \\ 11 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 80 \\ 8.0 \end{gathered}$ | $\begin{gathered} 400 \\ 100 \\ 10 \\ \hline \end{gathered}$ | $\begin{array}{r} 600 \\ 120 \\ 12 \\ \hline \end{array}$ |  |
| Bandwidth <br> Gain 1 <br> Gain 2 <br> Gain 3 | 2 |  |  | $\begin{gathered} 40 \\ 90 \\ 120 \end{gathered}$ |  |  | $\begin{gathered} 40 \\ 90 \\ 120 \end{gathered}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Rise Time Gain 1 Gain 2 Gain 3 | 2 | $\mathrm{V}_{\text {OUT }}=1 \mathrm{Vp}-\mathrm{p}$ |  | $\begin{gathered} 10.5 \\ 4.5 \\ 2.5 \end{gathered}$ | 10 |  | $\begin{gathered} 10.5 \\ 4.5 \\ 2.5 \\ \hline \end{gathered}$ | 12 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Propagation Delay Gain 1 <br> Gain 2 <br> Gain 3 | 2 | $\mathrm{V}_{\text {OUT }}=1 \mathrm{Vp-p}$ |  | $\begin{aligned} & 7.5 \\ & 6.0 \\ & 3.6 \end{aligned}$ | 10 |  | $\begin{aligned} & 7.5 \\ & 6.0 \\ & 3.6 \end{aligned}$ | 10 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Input Resistance <br> Gain 1 <br> Gain 2 <br> Gain 3 |  |  | 20 | $\begin{gathered} 4.0 \\ 30 \\ 250 \end{gathered}$ |  | 10 | $\begin{gathered} 4.0 \\ 30 \\ 250 \end{gathered}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Input Capacitance |  | Gain 2 |  | 2.0 |  |  | 2.0 |  | pF |
| Input Offset Current |  |  |  | 0.4 | 3.0 |  | 0.4 | 5.0 | $\mu \mathrm{A}$ |
| Input Bias Current |  |  |  | 9.0 | 20 |  | 9.0 | 30 | $\mu \mathrm{A}$ |
| Input Noise Voltage |  | $\mathrm{BW}=1 \mathrm{kHz}$ to 10 MHz |  | 12 |  |  | 12 |  | $\mu \mathrm{Vrms}$ |
| Input Voltage Range | 1 |  | $\pm 1.0$ |  |  | $\pm 1.0$ |  |  | V |
| Common Mode Rejection Ratio Gain 2 Gain 2 | 1 | $\begin{aligned} & V_{\mathrm{CM}}= \pm 1 \mathrm{Vf} \leq 100 \mathrm{kHz} \\ & V_{\mathrm{CM}}= \pm 1 \mathrm{Vf}=5 \mathrm{MHz} \end{aligned}$ | 60 | $\begin{aligned} & 86 \\ & 60 \\ & \hline \end{aligned}$ |  | 60 | $\begin{aligned} & 86 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Supply Voltage Rejection Ratio Gain 2 | 1 | $\Delta V_{S}= \pm 0.5 \mathrm{~V}$ | 50 | 70 |  | 50 | 70 |  | dB |
| Output Offset Voltage Gain 1 Gain 2 and 3 | 1 | $R_{L}=\infty$ |  | $\begin{gathered} 0.6 \\ 0.35 \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 1.0 \end{aligned}$ |  | $\begin{gathered} 0.6 \\ 0.35 \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Common Mode Voltage | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ | 2.4 | 2.9 | 3.4 | 2.4 | 2.9 | 3.4 | V |
| Output Voltage Swing | 1 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | 3.0 | 4.0 |  | 3.0 | 4.0 |  |  |
| Output Sink Current |  |  | 2.5 | 3.6 |  | 2.5 | 3.6 |  | mA |
| Output Resistance |  |  |  | 20 |  |  | 20 |  | $\Omega$ |
| Power Supply Current | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 18 | 24 |  | 18 | 24 | mA |

Electrical Characteristics (Continued)
(The following specifications apply for $-55^{\circ} \mathrm{C}<T_{A}<125^{\circ} \mathrm{C}$ for the LM733 and $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}$ for the LM733C, $\mathrm{V}_{\mathrm{S}}=$ $\pm 6.0 \mathrm{~V}$ )

| Characteristics | Test Circuit | Test Conditions | LM733 |  |  | LM733C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Differential Voltage Gain <br> Gain 1 <br> Gain 2 <br> Gain 3 | 1 | $R_{L}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{Vp}-\mathrm{p}$ | $\begin{gathered} 200 \\ 80 \\ 8.0 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 600 \\ & 120 \\ & 12.0 \end{aligned}$ | $\begin{gathered} 250 \\ 80 \\ 8.0 \\ \hline \end{gathered}$ |  | $\begin{array}{r} 600 \\ 120 \\ 12.0 \\ \hline \end{array}$ |  |
| Input Resistance Gain 2 |  |  | 8 |  |  | 8 |  |  | k $\Omega$ |
| Input Offset Current |  |  |  |  | 5 |  |  | 6 | $\mu \mathrm{A}$ |
| Input Bias Current |  |  |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| Input Voltage Range | 1 |  | $\pm 1$ |  |  | $\pm 1$ |  |  | V |
| Common Mode Rejection Ratio Gain 2 | 1 | $\mathrm{V}_{\mathrm{CM}}= \pm 1 \mathrm{Vf} \leq 100 \mathrm{kHz}$ | 50 |  |  | 50 |  |  | dB |
| Supply Voltage Rejection Ratio Gain 2 | 1 | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 0.5 \mathrm{~V}$ | 50 |  |  | 50 |  |  | dB |
| Output Offset Voltage Gain 1 Gain 2 and 3 | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ |  |  | $\begin{aligned} & 1.5 \\ & 1.2 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Swing | 1 | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ | 2.5 |  |  | 2.8 |  |  | $\mathrm{V}_{\mathrm{pp}}$ |
| Output Sink Current |  |  | 2.2 |  |  | 2.5 |  |  | mA |
| Power Supply Current | 1 | $\mathrm{R}_{\mathrm{L}}=\infty$ |  |  | 27 |  |  | 27 | mA |

Note 1: The maximum junction temperature of the LM733 is $150^{\circ} \mathrm{C}$, while that of the LM733C is $100^{\circ} \mathrm{C}$. For operation at elevated temperatures devices in the $\mathrm{TO}-$ 100 package must be derated based on a thermal resistance of $150^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $45^{\circ} \mathrm{C} / \mathrm{W}$ junction to case. Thermal resistance of the dual-in-line package is $90^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Pins G1A and G1B connected together.
Note 3: Pins G2A and G2B connected together.
Note 4: Gain select pins open.
Note 5: Refer to RETS733X drawing for specifications of LM733H version.

## Typical Performance Characteristics





Output Voltage Swing vs Frequency


Common Mode Rejection Ratio vs Frequency


Gain vs Frequency Temperature



Supply Current, Output Voltage and Current Swing vs Supply Voltage


Input Noise Voltage vs Source Resistance


Gain vs Frequency vs Supply Voltage



Output Voltage Swing vs Load Resistance


Supply Current and Input Resistance vs Temperature


## Test Circuits



Test Circuit 2


Voltage Gain Adjust Circuit


TL/H/7866-5
$\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
(Pin numbers apply to TO-5 package)

## Schematic Diagram



## LM1044 Analog Video Switch

## General Description

The LM1044 is a monolithic D.C. controlled analog switch, allowing the selection of any one of three composite video channels of voltage gain +6 dB or two R.G.B. channels with voltage gains of 0 dB . Channel selection is achieved by utilizing clocked, TTL compatible control logic which can interface to most micro-controllers. The device is supplied in a 24 pin dual-in-line package.

## Features

- R.G.B. channels are level clamped
- Wide bandwidth, typically 10 MHz @ $2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$
- High signal to noise ratio, typically -60 dB
- Excellent channel isolation and crosstalk typically -60 dB and -50 dB respectively @ 5 MHz
- High RGB output currents, typically 4 mA peak
- Logically compatible with LM1038 audio select switch

Block Diagram


TL/H/9252-1
Order Number LM1044N
See NS Package Number N24A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
$\mathrm{V}_{\mathrm{S}}=17 \mathrm{~V}$
Operating Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\begin{array}{lr}\text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature (Soldering, } 10 \mathrm{sec} . \text { ) } & 260^{\circ} \mathrm{C}\end{array}$

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated

| Parameter | Conditions | Test Limit |  | Design Limit |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max |  |
| Supply Voltage |  | 8 | 16 | 8 | 12 | 16 | V |
| Supply Current |  |  | 60 |  | 42 | 60 | mA |
| P.S.R.R. | Signal $=1 \mathrm{~V}_{\mathrm{p} . \mathrm{p}} @ 1 \mathrm{kHz}$ | 50 |  |  | 50 |  | dB |
| Signal To Noise Ratio |  |  |  |  | 60 |  | dB |
| TTL High Level (A,B,C Enable) |  | 2.0 |  | 2.0 |  |  | V |
| TTL Low Level (A,B,C Enable) |  |  | 0.8 |  |  | 0.8 | V |
| Enable Pulse Length |  |  |  |  | 5.0 |  | $\mu \mathrm{S}$ |
| Channel Select Time |  |  |  |  | 4.0 |  | $\mu \mathrm{s}$ |

## COMPOSITE VIDEO CHANNELS

| Maximum Input <br> Voltage Swing | $R_{\mathrm{L}}=600 \Omega, \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}$ <br> Output T.H.D. $=1 \%$ | 1.5 |  | 1.5 |  |  | $\mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Impedance |  |  |  |  | 2.0 |  | $\mathrm{k} \Omega$ |
| Dynamic Output Impedance |  |  |  |  | 10 |  | $\Omega$ |
| Voltage Gain | Signal $=500 \mathrm{mV} @ 1 \mathrm{MHz}$ | 5.5 |  | 5.5 | 6.0 | 6.5 | dB |
| Bandwidth | $-3 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 6.0 |  | 6.0 | 10.0 |  | MHz |
| Channel Isolation In Mute | Signal $=500 \mathrm{mV} @ 5 \mathrm{MHz}$ |  |  |  | -60 |  | dB |
| Crosstalk | Signal $=500 \mathrm{mV} \mathrm{@} 5 \mathrm{MHz}$ |  |  |  | -50 |  | dB |
| Load Resistance |  |  |  | 600 |  |  | $\Omega$ |

R.G.B. CHANNELS

| Clamp Drive High <br> Level Threshold |  |  |  | 9.0 |  |  | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| Clamp Drive Low <br> Level Threshold |  |  |  |  |  | 5.0 | V |
| Clamp Pulse Delay |  |  |  |  | 0.2 |  | ns |
| Input Voltage Swing | RL <br> Output T.H.D. $=1 \%$ <br> On |  |  |  |  | 3.0 | $\mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated (Continued)

| Parameter | Condition | Test Limit |  | Design Limit |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max |  |
| Input Impedance |  |  |  |  | 2.0 |  | k $\Omega$ |
| Dynamic Output Impedance |  |  |  |  | 10 |  | $\Omega$ |
| Voltage Gain | Signal $=500 \mathrm{mV}$ @ 1 MHz | -0.5 |  | -0.5 | 0 | +0.5 | dB |
| Input Bias Current | Clamp Drive Low. DC bias $=7 \mathrm{~V}$ |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| Bandwidth | $-3 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 6.0 |  | 6.0 | 10.0 |  | MHz |
| Load Resistance |  |  |  | 600 |  |  | $\Omega$ |
| Channel Isolation | Signal $=500 \mathrm{mV} @ 5 \mathrm{MHz}$ |  |  | -60 |  |  | dB |
| Crosstalk | Signal $=500 \mathrm{mV} @ 5 \mathrm{MHz}$ |  |  | -50 |  |  | dB |

## Application Notes

Signal channel selection is achieved by the application of D.C. voltages to control pins 19,20,21, and 22. Pin 22 is the logic enable pin and may be used to clock in logic data on pins 19, 20, and 21 by applying a pulse of $>5 \mu \mathrm{~s}$. Alternatively pin 22 may be wired TTL HIGH and channels selected directly by applying the appropriate logic levels on pins 19, 20 and 21.

The control logic of the LM1044 is designed to be compatible with that of the LM1038N four channel stereo audio switch. The control pins of each device may be connected in parallel to give stereo audio selection on Composite Video channels 1,2 and 3 and RGB channel 1. This is achieved by connecting pins 19, 20, 21 and 22 of the LM1044 to pins 1, 16, 3 and 18 of the LM1038N respectively.

| Control Logic |  |  |  | Channel Selected |
| :---: | :---: | :---: | :---: | :---: |
| Pin 22 | Pin 19 | Pin 21 | Pin 20 |  |
| 1 | 0 | 0 | 0 | Composite Video 1, RGB outputs muted |
| 1 | 0 | 0 | 1 | Composite Video 2, RGB outputs muted |
| 1 | 0 | 1 | 0 | Composite Video 3, RGB outputs muted |
| 1 | 0 | 1 | 1 | RGB 1 with sync. |
| 1 | 1 | 1 | 1 | RGB 2 with sync. |
| 1 | 1 | 0 | 1 | Mute |
| 1 | 1 | 1 | 0 | Mute |
| 1 | 1 | 0 | 0 | Mute |
| 0 | X | X | X | Previous selection retained |

## Application Circuits



## LM1201 Video Amplifier System

## General Description

The LM1201 is a wideband video amplifier system intended for high resolution monochrome or RGB monitor applications. In addition to the wideband video amplifier the LM1201 contains a gated differential input black level clamp comparator for brightness control and an attenuator circuit for contrast control. The LM1201 also provides a "Drive" pin for setting system gain and peaking of the video amplifier. The LM1201 also contains a voltage reference for the video input. For medium resolution RGB color monitor applications also see the LM1203 Video Amplifier System data sheet.

## Features

■ Wideband video amplifier ( 100 MHz )

- Attenuator circuit for contrast control (>40 dB range)
- Externally gated comparator for brightness control
- Provisions for external gain set and peaking of video amplifier
- Video input voltage reference
- Low impedance output driver


## Block and Connection Diagram



TL/H/9289-1
Top View

National
PRELIMINARY
Semiconductor Corporation

## LM1203 RGB Video Amplifier System

## General Description

The LM1203 is a wideband video amplifier system intended for high resolution RGB color monitor applications. In addition to three matched video amplifiers, the LM1203 contains three gated differential input black level clamp comparators for brightness control and three matched attenuator circuits for contrast control. Each video amplifier contains a gain set or "Drive" node for setting maximum system gain ( $\mathrm{Av}=4$ to 10) as well as providing trim capability. The LM1203 also contains a voltage reference for the video inputs.

## Features

© Three wideband video amplifiers ( 70 MHz @ -3dB)
䧃 Inherently matched ( $\pm 0.5 \mathrm{~dB}$ ) attenuators for contrast control

- Three externally gated comparators for brightness control
- Provisions for independent gain control (Drive) of each video amplifier
- Video input voltage reference
- Low impedance output driver

Block and Connection Diagram


FIGURE 1
Order Number LM1203N
See NS Package Number N28B

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage, VCC Pins 1, 13, 23, 28 (Note 1)
13.5 V

Voltage at Any Input Pin, $\mathrm{V}_{\mathbf{I N}}$
Video Output Current, I16, 20 or 25
Power Dissipation, Pd
(Above $25^{\circ} \mathrm{C}$ ) Derate Based on $\theta \mathrm{ja}$ and $\mathrm{T}_{\mathrm{j}}$
Thermal Resistance, $\theta$ ja
Junction Temperature, $\mathrm{T}_{\mathrm{j}}$

Operating Temperature Range, $\mathrm{T}_{\mathrm{A}}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range, TSTG $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature, (Soldering, 10 sec .) $265^{\circ} \mathrm{C}$ ESD susceptibility

Human body model: 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor

Electrical Characteristics Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=12 \mathrm{~V}$

DC Static Tests S17, 21, 26 Open; $\mathrm{V} 12=6 \mathrm{~V} ; \mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=2.0 \mathrm{~V}$ unless otherwise stated

| Label | Parameter | Conditions | Typ | Tested Limit (Note 2) | Design Limit (Note 3) | (Limits) Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | $V_{\text {CC }} 1$ only | 73 | 90.0 |  | mA Max |
| V11 | Video Input Reference Voltage |  | 2.4 | 2.2 |  | $\mathrm{V}_{\text {MIN }}$ |
|  |  |  |  | 2.6 |  | $\mathrm{V}_{\text {MAX }}$ |
| lb | Video Input Bias Current | Any One Amplifier | 5.0 | 20 |  | $\mu$ A Max |
| V141 | Clamp Gate Low Input Voltage | Clamp Comparators On | 1.2 | 0.8 |  | $\mathrm{V}_{\text {MIN }}$ |
| V14 h | Clamp Gate High Input Voltage | Clamp Comparators Off | 1.6 | 2.0 |  | $\mathrm{V}_{\text {MAX }}$ |
| 1141 | Clamp Gate Low Input Current | $\mathrm{V} 14=0 \mathrm{~V}$ | -0.5 | -5.0 |  | $\mu$ A Max |
| 114 h | Clamp Gate High Input Current | $\mathrm{V} 14=\mathrm{V}_{\mathrm{CC}}$ | 0.005 | 1 |  | $\mu \mathrm{A}$ Max |
| Iclamp+ | Clamp Cap Charge Current | $\mathrm{V} 5,8$ or $10=0 \mathrm{~V}$ | 850 |  |  | $\mu \mathrm{A}$ |
| Iclamp- | Clamp Cap Discharge Current | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | -850 |  |  | $\mu \mathrm{A}$ |
| Vol | Video Output Low Voltage | $\mathrm{V} 5,8$ or $10=0 \mathrm{~V}$ | 1.2 |  |  | V |
| Voh | Video Output High Voltage | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | 8.9 |  |  | V |
| $\Delta \mathrm{Vo}(2 \mathrm{~V})$ | Video Output Offset Voltage | Between Any Two Amplifiers $\mathrm{V} 15=2 \mathrm{~V}$ | $\pm 0.5$ | $\pm 50$ |  | mV Max |
| $\Delta \mathrm{Vo}(4 \mathrm{~V})$ | Video Output Offset Voltage | Between Any Two Amplifiers $\mathrm{V} 15=4 \mathrm{~V}$ | $\pm 0.5$ | $\pm 50$ |  | mV Max |

AC Dynamic Tests S17, 21, 26 Closed; $\mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=4 \mathrm{~V} ; \mathrm{f}_{\mathrm{N}}=10 \mathrm{KHz}$ unless otherwise stated

| Symbol | Parameter | Conditions | Typ | Tested Limit (Note 2) | Design Limit (Note 3) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Av max | Video Amplifier Gain | $\mathrm{V} 12=12 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=560 \mathrm{mVp}-\mathrm{p}$ | 6.6 |  |  | V/V |
| Av mid | Video Amplifier Gain | $\mathrm{V} 12=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=560 \mathrm{mVp}-\mathrm{p}$ | 2 |  |  | V/V |
| V12low | V12 for Av Low | $\mathrm{V}_{\text {IN }}=1 \mathrm{Vp}$-p (Note 4) | 2 |  |  | V |
| $\Delta A v$ max | Video Gain Match at Av max | $\mathrm{V} 12=12 \mathrm{~V}$ ( Note 5) | $\pm 0.2$ |  |  | dB |
| $\Delta A v$ mid | Video Gain Match at Av mid | $\mathrm{V} 12=5 \mathrm{~V}$ (Note 5) | $\pm 0.2$ |  |  | dB |
| $\Delta A v$ low | Video Gain Match at Av low | $\mathrm{V} 12=\mathrm{V} 12$ low (Notes 4, 5) | $\pm 0.3$ |  |  | dB |
| T.H.D | Video Amplifier Distortion | $\mathrm{V} 12=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=1 \mathrm{Vp}-\mathrm{p}$ | 0.5 |  |  | \% |
| $\mathrm{f}(-3 \mathrm{~dB})$ | Video Amplifier Bandwidth | $\mathrm{V} 12=12 \mathrm{~V}($ Notes 6, 8) | 70 |  |  | MHz |


| AC Dynamic Tests $\mathrm{S} 17,21,26$ Closed; $\mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=4 \mathrm{~V} ; \mathrm{fiN}=10 \mathrm{kHz}$ unless otherwise stated (Continued) |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Note 1: $V_{C C}$ supply pins $1,13,23,28$ must be externally wired together to prevent internal damage during $V_{C C}$ power on/off cycles.
Note 2: These parameters are guaranteed and $100 \%$ production tested.
Note 3: Design limits are guaranteed (but not $100 \%$ production tested). These limits are not used to calculate outgoing quality levels.
Note 4: Determine $V_{12}$ low for -40 dB attenuation of output. Reference to $A_{V}$ max.
Note 5: Measure gain difference between any two amplifiers. $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{Vp}-\mathrm{p}$
Note 6: Adjust input frequency, fin, from 10 kHz (Av max ref level) to the -3 dB corner frequency ( $f-3 \mathrm{~dB}$ ). $\mathrm{V}_{\mathbb{I N}}=560 \mathrm{mVp}-\mathrm{p}$
Note 7: $V_{I N}=560 \mathrm{mVp}-\mathrm{p}$ at $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$ to any one amplifier. Measure output levels of the other two undriven amplifiers relative to driven amplifier to determine channel separation. Terminate the undriven amplifier inputs to simulate generator loading. Repeat test at $f_{\mathbb{N}}=10 \mathrm{MHz}$ for $\mathrm{Vsep}=10 \mathrm{MHz}$.
Note 8: Special test fixture without socket required.



TL/H/9178-3
FIGURE 3. LM1203 Typical Application

## LM1203 RGB Video Amplifier Application Notes

## Applications Information

Figure 4 shows the block diagram of a typical analog RGB color monitor. The RGB monitor is used with CAD/CAM work stations, PC's, arcade games and in a wide range of other applications that benefit from the use of color display terminals. The RGB color monitor characteristics may differ in such ways as sweep rates, screen size, CRT color trio spacing (dot pitch), or in video amplifier bandwidths but will still be generally configured as shown in Figure 4. Separate horizontal and vertical sync signals may be required or they may be contained in the green video input signal. The video input signals are usually supplied by coax cable which is terminated in $75 \Omega$ at the monitor input and internally ac cou-
pled to the video amplifiers. These input signals are approximately 1 volt peak to peak in amplitude and at the input of the high voltage video section, approximately 6 V peak to peak. At the cathode of the CRT the video signals can be as high as 60 V peak to peak. One important requirement of the three video amplifiers is that they match and track each other over the contrast and brightness control range. The Figure 4 block labeled "VIDEO AMPLIFICATION WITH GAIN AND DC CONTROL" describes the function of the LM1203 which contains the three matched video amplifiers, contrast control and brightness control.


FIGURE 4. Typical RGB Color Monitor Block Diagram

## Circuit Description

Figure 5 is a block diagram of one of the video amplifiers along with the contrast and brightness controls. The contrast control is a dc-operated attenuator which varies the ac gain of all three amplifiers simultaneously while not introducing any signal distortions or tracking errors. The brightness control function requires a "sample and hold" circuit (black level clamp) which holds the dc bias of the video amplifiers and CRT cathodes constant during the black level reference portion of the video waveform. The clamp comparator, when gated on during this reference period, will charge or discharge the clamp capacitor until the plus input of the clamp comparator matches that of the minus input voltage which was set by the brightness control.
Figure 6 is a simplified schematic of one of the three video amplifiers along with the recommended external components. The IC pin numbers are circled with all external components shown outside of the dashed line. The video input is applied to pin 5 via the $10 \mu \mathrm{~F}$ coupling capacitor. DC bias
to the video input is through the $10 \mathrm{k} \Omega$ resistor which is connected to the 2.4 V reference at pin 11 . The low frequency roll-off of the amplifier is set by these two components. Transistor Q1 buffers the video signal to the base of Q2. The Q2 collector current is then directed to the $\mathrm{V}_{\mathrm{CC}} 1$ supply directly or through the 1 k load resistor depending upon the differential DC voltage at the bases of Q3 and Q4. The Q3 and Q4 differential base voltage is determined by the contrast control circuit which is described below. RF decoupling capacitors are required at pins 2 and 3 to insure high frequency isolation between the three video amplifiers which share these common connections. The black level dc voltage at the collector of Q4 is maintained by Q5 and Q6 which are part of the black level clamp circuit also described below. The video signal appearing at the collector of Q4 is then buffered by Q7 and level shifted down by Z1 and Q8 to the base of Q9 which will then provide additional system gain.


FIGURE 5. Block Diagram of LM1203 Video Amplifier with Contrast and Black Level Control


TL/H/9178-6

FIGURE 6. Simplified LM1203 Video Amplifier Section with Recommended External Components

## Circuit Description (Coninued)

The "Drive" pin will allow the user to trim the Q9 gain of each amplifier to correct for differences in the CRT and high voltage cathode driver gain stages. A small capacitor $(33 \mathrm{pF})$ at this pin will extend the high frequency gain of the video amplifier by compensating for some of the internal high frequency roll off. To use this capacitor and still provide variable gain adjustment, the $51 \Omega$ and series $100 \Omega$ pot should be used with the red and green drive pins. The $91 \Omega$ resistor used with the blue drive pin will set the system gain to approximately 6.5 and allow adjustment of the red and green gains to 6.5 plus or minus $25 \%$. The video signal at the collector of Q9 is buffered and level shifted down by Q10 and Q11 to the base of the output emitter follower Q12. Between the emitter of Q12 and the video output pin is a $40 \Omega$ resistor which was included to prevent spurious oscillations when driving capacitive loads. An external emitter resistor must be added between the video output pin and ground. The value of this resistor should not be less than $390 \Omega$ or package power limitations may be exceeded when worst case (high supply, max supply current, max temp) calculations are made. If negative going pulse slewing is a problem because of high capacitive loads ( $>10 \mathrm{pF}$ ), a more efficient method of emitter pull down would be to connect a suitable resistor to a negative supply voltage. This has the effect of a current source pull down when the minus supply voltage is -12 V and the emitter current is approximately 10 mA . The system gain will also increase slightly because less signal will be lost across the internal $40 \Omega$ resistor. Precautions must be taken to prevent the video output pin from
going below ground because IC substrate currents may cause erratic operation. The collector currents from the video output transistors are returned to the power supply at $\mathrm{V}_{\mathrm{CC}} 2$ pin 23. When making power dissipation calculations note that the data sheet specifies only the $\mathrm{V}_{\mathrm{CC}} 1$ supply current at 12V. The IC power dissipation contribution of VCC 2 is dependent upon the video output emitter pull down load.
In normal operation the minimum black level voltage that can be set at the video output pin is approximately 2 V when at maximum contrast. In applications that require a lower black level voltage a resistor (approximately $16 \mathrm{k} \Omega$ ) can be added from pin 11 to ground. This has the effect of raising the dc voltage at the collector of Q4 which will extend the range of the black level clamp by allowing Q5 to remain active. In applications that require video amplifier shut down because of fault conditions detected by monitor protection circuits, pin 11 and the wiper arms of the contrast and brightness controls can be grounded without harming the IC. This assumes some series resistance between the top of the control pots and $\mathrm{V}_{\mathrm{CC}}$.
Figure 7 shows the internal construction of the pin 112.4 V reference circuit which is used to provide temperature and supply voltage tracking compensation for the video amplifier inputs. The value of the external DC biasing resistors should not be larger than $10 \mathrm{k} \Omega$ because minor differences in input bias currents to the individual video amplifiers may cause offsets in gain.


TL/H/9178-7
FIGURE 7. LM1203 Video Input Voltage Reference and Contrast Control Circuits

## Circuit Description (Continued)

Figure 7 also shows how the contrast control circuit is configured. Resistors R23, 24, diodes D3, 4 and transistor Q13 are used to establish a low impedance zero TC half supply voltage reference at the base of Q14. The differential amplifier formed by Q15, 16 and feedback transistor Q17 along with resistors R27, 28 establish a diferential base voltage for Q3 and Q4 in Figure 6. When externally adding or subtracting current from the collector of Q16, a new differential voltage is generated that reflects the change in the ratio of currents in Q15 and Q16. To provide voltage control of the Q16 current, resistor R29 is added between the Q16 collector and pin 12. A capacitor should be added from pin 12 to ground to prevent noise from the contrast control pot from entering the IC.
Figure 8 is a simplified schematic of the clamp gate and clamp comparator sections of the LM1203. The clamp gate circuit consists of a PNP input buffer transistor (Q18), a PNP emitter coupled pair referenced on one side to 2.1V (Q19, 20 ) and an output switch (Q21). When the clamp gate input at pin 14 is high ( $>1.5 \mathrm{~V}$ ) the Q21 switch is on and shunts
the $11850 \mu \mathrm{~A}$ current to ground. When pin 14 is low (<1.3V) the Q21 switch is off and the $11850 \mu \mathrm{~A}$ current source is mirrored or "turned around" by reference diode D5 and Q26 to provide a $850 \mu \mathrm{~A}$ current source for the clamp comparator(s). The inputs to the comparator are similar to the clamp gate input except that an NPN emitter coupled pair is used to control the current which will charge or discharge the clamp capacitors at pins 5, 8, or 10. PNP transistors are used at the inputs because they offer a number of advantages over NPNs. PNPs will operate with base voltages at or near ground and will usually have a greater reverse emitter base breakdown voltage (BVebo). Because the differential input voltage to the clamp comparator during the video scan period could be greater than the BVebo of NPN transistors a resistor (R34) with a value one half that of R33 or R35 is connected between the bases of Q23 and Q27. This resistor will limit the maximum differential input to Q24, 25 to approximately 350 mV . The clamp comparator common mode range is from ground to approximately 9 V and the maximum differential input voltage is $\mathrm{V}_{\mathrm{CC}}$ and ground.


TL/H/9178-8
FIGURE 8. Simplified Schematic of LM1203 Clamp Gate and Clamp Comparator Circuits

## Additional Applications of the LM1203

Figure 9 shows how the LM1203 can be set up as a video buffer which could be used in low cost video switcher applications. Pin 14 is tied high to turn off the clamp comparators. The comparator input pins should be grounded as shown. Sync tip (black level if sync is not included) clamping is provided by diodes at the amplifier inputs. Note that the clamp cap pins are tied to the Pin 112.4 V reference. This was done, along with the choice of $200 \Omega$ for the drive pin resistor, to establish an optimum DC output voltage. The
contrast control (Pin 12) will provide the necessary gain or attenuation required for channel balancing. Changing the contrast control setting will cause minor DC shifts at the amplifier output which will not be objectionable as the output is AC coupled to the load. The dual NPN/PNP emitter follower will provide a low impedance output drive to the AC coupled $75 \Omega$ output impedance setting resistor. The dual $500 \mu \mathrm{~F}$ capacitors will set the low frequency response to approximately 4 Hz .


TL/H/9178-9
FIGURE 9. RGB Video Buffer with Diode Sync Tip Clamps and $75 \Omega$ Cable Driver

Additional Applications of the Linin 1203
When diode D4 at Pin 11 is switched to ground the input video signals will be DC shifted down and clamped at a voltage near ground (approximately 250 mV ). This will disable the video amplifiers and force the output DC level low. The DC outputs from other similarly configured LM1203s could overide this lower DC level and provide the output signals to the $75 \Omega$ cable drivers. In this case any additional LM1203s would share the same $390 \Omega$ output resistor. The maximum DC plus peak white output voltage should not be allowed to exceed 7 V because the "off" amplifier output stage could suffer internal zener damage. See Figure 3 and text for a description of the internal configuration of the video amplifier.

Continued)
Figure 10 shows the configuration for a three channel high frequency amplifier with non gated DC feedback. Pin 14 is tied low to turn on the clamp comparators (feedback amplifiers). The inverting inputs (Pins 17, 21,26) are connected to the amplifier outputs from a low pass filter. Additional low frequency filtering is provided by the clamp caps. The drive resistors can be made variable or fixed at values between 0 and $300 \Omega$. Maximum output swings are achieved when the DC output is set to approximately 4 V . The high frequency response will be dependent upon external peaking at the drive pins.


TL/H/9178-10
FIGURE 10. Three Channel High Frequency Amplifier with Non-gated DC Feedback (Non-video Applications)

## LM1391 Phase-Locked Loop

## General Description

The LM1391 integrated circuit has been designed primarily for use in the horizontal section of TV receivers, but may find use in other low frequency signal processing applications. It includes a stable VCO, linear pulse phase detector, and variable duty cycle output driver.

## Features

- Internal active regulator for improved supply rejection
- Uncommitted collector of output transistor
- Output transistor with low saturation and high voltage swing
- APC of the oscillator with a synchronizing signal
- DC controlled output duty cycle
- $\pm 300 \mathrm{~Hz}$ typical pull-in
- Linear balanced phase detector
- Low thermal frequency drift
. Small static phase error
■ Adjustable DC loop gain

Schematic Diagram


TL/H/7889-1
(*) Pin 4 Base of Q16 (LM1391) for use with ( + ) flyback pulse

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Current
$40 \mathrm{~mA} D C$
Output Voltage
Output Current
Sync Input Voltage (Pin 3)

| Flyback Input Voltage (Pin 4) | $5.0 \mathrm{Vp}-\mathrm{p}$ |
| :--- | ---: |
| Power Dissipation (Package Limitation) |  |
| Plastic Package (Note 1) | 1000 mW |
| Operating Temperature Range (Ambient) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}$ (see test circuit, all switches in position 1)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Regulated Voltage (Pin 6) | $\mathrm{I}_{6}=22 \mathrm{~mA} D C$ | 8.0 | 8.6 | 9.2 | $V_{D C}$ |
| Supply Current (Pin 6) |  |  | 20 |  | $m A_{D C}$ |
| Collector-Emitter Saturation Voltage of Output Transistor (Pin 1) | $\mathrm{IC}_{1}=20 \mathrm{~mA}$ |  | 0.30 | 0.40 | $V_{D C}$ |
| Pin 4 Voltage |  |  | 2.0 |  | $V_{D C}$ |
| Oscillator Pull-in Range | Adjust $\mathrm{R}_{\mathrm{H}}$ |  | $\pm 300$ |  | Hz |
| Oscillator Hold-in Range | Adjust $\mathrm{R}_{H}$ |  | $\pm 900$ |  | Hz |
| Static Phase Error | $\Delta \mathrm{f}=300 \mathrm{~Hz}$ |  | 0.5 |  | $\mu \mathrm{s}$ |
| Free-running Frequency Supply Dependance | S1 in position 2 |  | $\pm 3.0$ |  | $\mathrm{Hz} / \mathrm{V}_{\mathrm{DC}}$ |
| Phase Detector Leakage (Pin 5) | All switches in position 2 |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Sync Input Voltage (Pin 3) |  | 2.0 |  | 5.0 | Vp-p |
| Sawtooth Input Voltage (Pin 4) |  | 1.0 |  | 3.0 | Vp-p |
| Maximum Oscillator Frequency |  |  | 500 |  | kHz |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $120^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics



Frequency vs Temperature


Output Duty Cycle vs $\mathrm{V}_{\mathrm{M}}$ Voltage


TL/H/7889-3

## Application Information

The following equations may be considered when using the LM1391 in a particular application.
$\mathrm{R} 201=\mathrm{R} 301=\frac{\mathrm{V}_{\mathrm{CC}}-8.6}{0.02} \Omega$
$\mathrm{f}_{\mathrm{O}} \cong \frac{1}{0.6 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}} \mathrm{Hz} 1.5 \mathrm{k} \leq \mathrm{R}_{\mathrm{O}}<51 \mathrm{k}$
DC Loop Gain $\mu \beta \cong 3.2 \times 10^{-5}$ R $_{\text {ofo }} \mathrm{Hz} / \mathrm{rad}$ Noise Bandwidth

$$
f_{n n} \cong \frac{1+2 \pi \frac{R_{X}^{2}}{R_{Y}} C_{C} \mu \beta}{4 R_{X} C_{C}} H z
$$

Damping Factor

$$
\begin{aligned}
& \mathrm{R} 204 \cong 10 \mathrm{RO}_{\mathrm{O}} \\
& \mathrm{C} 203=\mathrm{C} 204 \cong \frac{1}{600 \mathrm{fo}_{\mathrm{O}}(\mathrm{~Hz})} \mathrm{F}
\end{aligned}
$$

$$
\mathrm{K} \cong \frac{\pi}{2} \frac{\mathrm{RX}^{2}}{\mathrm{R}_{Y}} \mathrm{C}_{\mathrm{C}} \mu \beta
$$

## Test Circuit



TL/H/7889-4

## Connection Diagram



Top View

Typical Applications


FIGURE 1. TV Horizontal Processor


Typical Applications (Continued)


FIGURE 3. Variable Duty Cycle Oscillator (See Applications Information)

## LM1823 Video IF Amplifier/PLL Detector System

## General Description

The LM1823 is a complete video IF signal processing system on a chip. It contains a 5-stage gain-controlled IF amplifier, a PLL synchronous amplitude detector, self-contained gated AGC, and a switchable AFC detector. The increased flexibility of the LM1823 makes it suitable for a wide variety of television applications where high quality video or sound carrier recovery is required. These include home receiver video IFs, cable and subscription TV decoders, and parallel sound IF/intercarrier detector systems. Typical operating frequencies are $38.9 \mathrm{MHz}, 45.75 \mathrm{MHz}, 58.75 \mathrm{MHz}$, and 61.25 MHz.

## Features

- Low differential gain and phase
- IF and detector pin compatible with LM1822
- Common-base IF inputs for SAW filters
- True synchronous video detector using PLL
- Excellent stability at high system gains
- Noise-averaged gated AGC system
- Uncommitted AGC comparator input
- Internal AGC gate generator
- Superior small-signal detector linearity
- AFC detector with adjustable output bias

』 9 MHz video bandwidth
国 Reverse tuner AGC output

Test Circuit Measure parameters at indicated test points


TL/H/5222-1

| Absolute Maximum Ratings |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| contact the National Semiconductor Sales Office/ |  |
| Distributors for availability and specifications. |  |
| Power Supply Voltage, V2 | 15 V |
| IF Supply Current, $\mathrm{I}_{5}$ | 60 mA |
| AGC Gate Voltage, V14 | $\pm 5 \mathrm{~V}$ |
| Video Output Current, $\mathrm{I}_{16}$ | 10 mA |
| PLL Filter Current, $\mathrm{I}_{18}$ | 5 mA |


| Detector Input Signal, $\nu_{\text {DET }}$ | 1 Vrms |
| :--- | ---: |
| Power Dissipation | 2 W |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics parameters guaranteed by electrical testing

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit, $\nu_{I F}=v_{\mathrm{DET}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=4 \mathrm{~V}$, and all switches in position 0 (open) unless noted.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 12V Supply Current, $\mathrm{l}_{1}+\mathrm{I}_{2}$ | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V} . \mathrm{V}_{\text {COMP }}=6 \mathrm{~V}$ | 35 | 60 | 80 | mA |
| IF Regulator Voltage, V5 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}$, SW4 Position 1 | 5.8 | 6.4 | 7.0 | V |
| IF Input Voltage, V7, V8 | $V_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 3.2 | 3.7 | 4.1 | V |
| IF Decouple Offset, V6-V9 | $V_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 |  | 0 | $\pm 30$ | mV |
| IF Peaker Voltage (Max Gain), V3, V4 | $V_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 2.3 | 3.0 | 3.6 | V |
| IF Output Current, I1 | $V_{\text {AGC }}=9 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1, Measure V1, $\mathrm{I}_{1}=(12-\mathrm{V} 1) / 50$ | 3.1 | 5.5 | 7.8 | mA |
| IF Peaker Voltage (Min Gain), V3, V4 | $\mathrm{V}_{\text {AGC }}=9 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 5.5 | 6.2 |  | V |
| Detector Input Voltage, V28 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}$, SW 1, 4 Position 1 | 4.3 | 4.9 | 5.5 | $V$ |
| Limiter Tank Voltage, V24, V25 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}$, SW 1, 4 Position 1 | 6.4 | 7.0 | 7.6 | V |
| AFC Tank Voltage, V23, V26 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}$, SW 1, 4 Position 1 | 4.3 | 4.9 | 5.5 | V |
| VCO Tank Voltage, V19, V20 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}, \mathrm{SW} 1,4$ Position 1 | 4.7 | 5.2 | 5.7 | V |
| AGC Sync Threshold, V17 | SW 1, 2 Position 1, Adjust $\mathrm{V}_{\text {COMP }}$ for $\mathrm{I}_{13}=0$ | 3.8 | 4.0 | 4.2 | V |
| AGC Filter Leakage Current, $\mathrm{I}_{13}$ | SW 1, 2, 4 Position 1 |  | 0 | $\pm 5$ | $\mu \mathrm{A}$ |
| AGC Filter Charge Current, $\mathrm{l}_{13}$ | SW 1, 2 Position 1, $\mathrm{V}_{\text {COMP }}=3.5 \mathrm{~V}$ | 1.6 | 2.2 | 2.8 | mA |
| AGC Filter Discharge Current, $\mathrm{l}_{13}$ | SW 1, 2 Position 1, $\mathrm{V}_{\text {COMP }}=4.5 \mathrm{~V}$ | -0.45 | $-0.70$ | -0.90 | mA |
| RF AGC Leakage current, $\mathrm{l}_{11}$ | $\mathrm{V}_{\mathrm{AGC}}=2 \mathrm{~V}$, All Switches Position 1, Measure V11, $1_{11}=(12-\mathrm{V} 11) / 6000$ |  | 0 | 20 | $\mu \mathrm{A}$ |
| RF AGC Output Current, $\mathrm{I}_{11}$ | $\mathrm{V}_{\mathrm{AGC}}=10 \mathrm{~V}$, All Switches Position 1, Measure $\mathrm{V} 11, \mathrm{I}_{11}=(12-\mathrm{V} 11) / 6000$ | 1.5 | 1.8 |  | mA |

## Detector AC Set-Up Procedure sw 1,4 position $1, \mathrm{~V}_{\mathrm{AGC}}=0 \mathrm{~V}$

1. Apply $\nu_{D E T}=10 \mathrm{mVrms}, 45.75 \mathrm{MHzCW}$ at the detector input. Tune L1 for maximum AC signal at pin 25, measured with a 10 x FET probe or through a 1 pF capacitor to prevent loading of the limiter tank.
2. Increase $\nu_{\text {DET }}$ to 60 mVrms . Adjust L3 until the PLL locks, as indicated by a DC voltage at the video output pin 16.
3. With the detector locked, adjust L3 for 4.0 V at pin 18.
4. Adjust $\mathrm{V}_{\mathrm{PH}}$ for maximum detector efficiency by monitoring pin 16 for a minimum DC voltage.
5. Adjust L2 for 3.0 V at pin 27 (on sensitive slope of AFC curve).

## AC Electrical Characteristics parameters guaranteed by electrical testing

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit, detector set-up as above, $\mathrm{f}=45.75 \mathrm{MHz}, \mathrm{V}_{\mathrm{AGC}}=6.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=4 \mathrm{~V}$, and all switches in position 0 (open) unless noted.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IF Amplifier Gain, $\nu_{\text {OUT }} / \nu_{\text {IF }}$ (Note 1) | $\begin{aligned} & V_{\mathrm{AGC}}=2 \mathrm{~V}, \mathrm{SW} 2,3,4 \text { Position } 1, \\ & \nu_{\mathrm{IF}}=500 \mu \mathrm{Vrms} \end{aligned}$ | 25 | 35 |  | dB |
| $\mathrm{V}_{\text {AGC }}$ for 15 dB Gain Reduction | SW 2, 3, 4 Position 1, $\nu_{\text {IF }}=2.8 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\text {AGC }}$ for Same vout as Gain Test | 4.2 | 4.6 | 5.0 | V |
| $\mathrm{V}_{\text {AGC }}$ for 45 dB Gain Reduction | SW 2, 3, 4 Position 1, $\nu_{\text {IF }}=89 \mathrm{mVrms}$, Adjust $V_{\text {AGC }}$ for Same vOUT as Gain Test | 5.1 | 5.5 | 6.1 | V |
| Zero Carrier Level, V16 | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=0$ | 6.6 | 7.4 | 8.4 | V |
| Detected Output Level, $\mathrm{SV}^{\text {1 }} 6$ | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{~m} / \mathrm{Vrms}$, Measure Change in V16 from Zero Carrier Test | 2 | 3 | 4.3 | V |
| Overload Output Voltage, V16 | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=600 \mathrm{mVrms}$ |  | 2 | 3 | V |
| AFC Output Voltage (OFF), V27 | SW 1, 2, 4 Position 1, $\nu_{D E T}=0$ | 2.8 | 3.0 | 3.2 | V |
| AFC Minimum Output Voltage, V27 | SW 1, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{mVrms}$, 46.75 MHz |  | 0.5 | 1.0 | V |
| AFC Maximum Output Voltage, V27 | SW 1, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{mVrms}$, 44.75 MHz | 9 | 10 |  | V |
| PLL Pull-In Range, $\Delta$ f | SW 1, 4 Position 1, $\nu_{D E T}=60 \mathrm{mVrms}$, Vary Frequency and Measure the Difference between Lock Points | 2 | 3 |  | MHz |

Note 1: The IF amplifier gain is specified with the IF output connected to a $50 \Omega$ measurement system which results in a $25 \Omega$ loaded impedance. The gain in an actual application will typically be 26 dB higher.

Design Parameters not tested or guaranteed typical Application Circuit

| Parameter | Typ | Units |
| :--- | :---: | :---: |
| Maximum System Operating Frequency | 70 | MHz |
| IF Input Impedance (Differential Pin 7-8), 45 MHz | 60 | $\Omega$ |
| IF Output Impedance, 45 MHz | 10 | $\mathrm{k} \Omega$ |
| IF Gain Control Range | 55 | dB |
| Detector Input Impedance, 45 MHz | 2 | $\mathrm{k} \Omega$ |
| Detector Output Bandwidth, -3 dB | 9 | MHz |
| Detector Differential Gain (Note 2) | 3 | $\%$ |
| Detector Differential Phase (Note 2) | 1 | deg |
| Detector Output Harmonic Levels below 3 Vp-p Video | -40 | dB |
| VCO Temperature Coefficient | -150 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

Note: 2: Differential gain and phase measured with the limiter tank adjusted for minimum differential phase.
Typical Application 45.75 MHz (see Application Notes)


SAW Filter - MuRata SAF45MC/MA
\(\left.\begin{array}{l}L1- 91 / 2 T <br>
L2-41 / 2 T <br>

L3-61 / 2 T\end{array}\right\}\)| \#22 wire |
| :--- |
| on $3.16^{\prime \prime}$ form with |
| HF core, shielded |


| All caps in $\mu F$ unless noted |
| :--- |

## Application Notes Refer to Typical Application Circuit

## COMMENTS ON RF Coupling

The LM1823 is a high gain RF system which is critically dependent on the ground plane and positioning of the external components. For this reason, it is suggested that the printed circuit layout shown in Figure 3 be strictly adhered to.
The most sensitive points in the system to unwanted RF coupling are the IF input pins 6-9. There are two different signals which can cause different problems when coupling into the IF inputs. If the IF output is coupling to the input, it can cause bandpass tilting, peaking, and in extreme cases, oscillation. The other signal which can couple to the IF inputs is the PLL detector VCO. This VCO coupling can cause AFC skewing, non-symmetrical detector pull-in, and failure of the detector to acquire lock at weak signal levels. These input coupling problems will be most acute at maximum gain and will decrease as the IF is gain reduced by AGC action. The differential IF inputs offer a large amount of inherent rejection to unwanted RF coupling. Therefore, A FULLY BALANCED INPUT SOURCE IS MANDATORY. The input leads must be routed together and socketless operation is recommended above 50 MHz . However, residual coupling may still dictate the maximum IF amplifier gain which can be taken (see Pin Descriptions).

## PIN DESCRIPTIONS

Pin 1-IF Amplifier Output: Pin 1 is connected to an opencollector NPN device. The load on pin 1 must be returned to the 12 V supply as close as possible to pin 2. The IF output load may be either resistive as shown in the Typical Application, or an LC tank. The tank need only be used if a tunable bandpass characteristic is desired, or in conjunction with a sound trap.
Pin 2-12V Supply: The LM1823 requires a nominal 12V supply but can accept a $\pm 10 \%$ variation. Pin 2 must be RF decoupled to a good ground as close as possible to the IC.
Pins 3, 4-IF Gain Adjustment: Pins 3 and 4 are connected to the two emitters of the 4th IF differential amplifier such that the gain of the stage is set by the impedance between the pins. There is an internal $1360 \Omega$ resistor to set the minimum gain when the pins are left open. Adding an external resistor increases the gain by the ratio of the parallel impedance to the original $1360 \Omega$. The pin 3 to 4 external resistor primarily affects the maximum IF gain; the relative gain increase goes away over the first 20 dB of AGC.
Pin 5-IF Supply: The IF supply employs an internal 6.4V shunt regulator which is fed by an external dropping resistor from pin 2 to pin 5 . RF decoupling from pin 5 to the pin 10 ground plane is critical.
Pins 6-9-IF Input and Decouple Pins: The LM1823 uses a common-base differential input stage as shown in Figure 1. Pins 7 and 8 connect directly to the emitters of the input devices, while pins 6 and 9 decouple the DC feedback loop at the bases.
The gain of a common-base amplifier depends inversely on the source impedance. The LM1823 is designed to operate from differential impedances in the $500 \Omega$ to $2000 \Omega$ range, which is typical for surface acoustic wave (SAW) filters. AIternatively, the IF may be used with a transformer input configuration similar to that shown in the Test Circuit, as long as the required source impedance is maintained. In all cases a balanced source must be used.


FIGURE 1. IF Input Stage
Both the input network to pins 7 and 8 and decoupling capacitor between pin 6 and pin 9 must be as close to the device as is physically possible to minimize RF coupling.
Pin 10-IF Ground: Pin 10 grounds the IF and AGC circuits in the LM1823. It is separate from the detector and chip substrate grounds to prevent internal coupling.
Pin 11-RF AGC Output: Pin 11 is connected to an opencollector NPN device. It begins to conduct current when the voltage on the AGC filter capacitor at pin 13 exceeds the voltage set at the takeover pin 12 by approximately 0.6 V . When connected to a resistor to 12 V , this produces a falling voltage at pin 11 suitable for reverse tuner AGC inputs.
Pin 12-RF AGC Takeover Adjust: The voltage preset at pin 12 determines when the IF stops gain reducing and the tuner begins gain reducing as the pin 13 AGC filter capacitor voltage increases with signal level. A higher voltage at pin 12 delays the RF AGC takeover until more IF gain reduction has been taken (higher signal levels), while a lower voltage limits the IF gain reduction before RF takeover.
When the LM1823 is being used without a tuner, pin 12 may be connected to supply.
Pin 13-AGC Filter: Pin 13 is a push-pull current source output from the AGC comparator. The comparator compares the negative sync tips of noise-averaged pin 17 video with an internal 4 V reference. Increases in signal produce a current out of pin 13 which charges the filter capacitor, while decreases discharge the capacitor. The resulting change in voltage at pin 13 controls the IF and tuner gains to maintain the pin 17 sync tip level at 4 V . An optional capacitor between pin 13 and the takeover pin 12 couples the ripple produced by a rapidly varying signal into the takeover pin to enhance the AGC loop response.
Pin 14-AGC Gate Generator Time Constant: The AGC comparator is gated on during sync time by a pulse from an internal gate generator. The gate pulse which activates the comparator is derived from the sync pulse in the same video which feeds the comparator input (see pin 17 description). An RC time constant on pin 14 determines the slice level on the leading edge of the sync pulse at which the comparator is gated on. This level is approximately $V_{\text {SLICE }}=1 /(2 R C)$ in millivolts above the sync tip, and should be set at $\leq 25 \%$ of the sync amplitude. Note that $V_{\text {SLICE }}$ only determines when the AGC comparator turns on, and is unrelated to the comparator reference.
In the Typical Application, $\mathrm{V}_{\text {SLICE }}=100 \mathrm{mV}$, or $10 \%$ of a 1 V sync pulse. Increasing $V_{\text {SLICE }}$ improves the AGC recovery from step changes in signal level but increases the risk of video interaction. When modifying the time constant, change the capacitor value only.

## Application Notes (Continued) Refer to Typical Application Circuit

Pin 15-Supply Decouple: Pin 15 is an additional connection to the 12 V supply to allow RF decoupling on the detector side of the chip.
Pin 16-Video Output: Pin 16 is a Darlington NPN emitterfollower output supplying negative sync video. With no detector input signal the pin 16 voltage sits at the zero carrier level, representing peak white. As the input signal level increases, the pin 16 voltage decreases towards black. The sync pulses are normally the most negative portion of the recovered video.


TL/H/5222-4
FIGURE 2. Adjustable Recovered Video Level
Pin 17-AGC Comparator Input: External negative sync video is fed to the AGC comparator and gate generator via pin 17. An internal low pass filter removes high frequency noise and transients. The peak-to-peak video level with the AGC loop active is determined by the difference between the zero carrier level at pin 17 and the 4 V sync tip level being held by the AGC comparator (see pin 13 description).
When the LM1823 is being used to recover normal video, pin 17 may simply be returned to pin 16. This results in a nominal 3 Vp -p video level, but which is subject to variations in the pin 16 zero carrier level. The network shown in Figure 2 can be used to change the zero carrier at pin 17, thus providing an adjustable recovered video level. The pin 16 video level should be maintained at between 1 Vp-p minimum and 4 Vp -p maximum.
In suppressed sync systems, the recovered video at pin 16 may require processing to restore normal sync amplitude before being fed to pin 17. In this case, it is mandatory that a DC path be maintained for the zero carrier level through any external circuitry. Any DC level shift between pins 16 and 17 will have the effect of changing the video level as previously described.
Pin 18-PLL Filter: Pin 18 is connected to both the output of the phase detector and the control input of the VCO. The polarity of the VCO control characteristic is such that increasing the pin 18 voltage increases the VCO frequency. An external resistive divider at pin 18 serves two functions. The divider parallel impedance sets the gain of the phase detector, while the divider ratio places the quiescent voltage at the center of the VCO control characteristic. The $20 \mathrm{k} \Omega$ impedance, $1 / 3$ supply divider shown in the Typical Application has been chosen to provide optimum performance. The series capacitor and resistor to ground complete the PLL filter.
An internal zener clamp to ground at pin 18 prevents the phase detector output from pulling the VCO control input over 5.6V. For this reason, external voltages should not be forced at pin 18 to avoid damaging the clamp.
Pins 19, 20-VCO Tank: A parallel LC tank between pins 19 and 20 sets the VCO center frequency. The tank $Q$ is $\mathrm{RpL} / \mathrm{Xc}$, where RpL is the coil Rp loaded by an internal
$1500 \Omega$ resistor. Increasing the $Q$ (larger C) improves stability but reduces the VCO control range. The tank shown in the Typical Application will yield a loaded Q of around 15, providing stable operation with a control range in excess of 2 MHz .
Pin 21-Substrate Ground: Pin 21 grounds the chip substrate along with all of the AFC and PLL detector grounds.
Pin 22-Detector Phase Adjust: The video detector requires a reference signal in phase with the input signal carrier for maximum detection efficiency. However, the action of the PLL inherently sets the VCO phase in quadrature (at 90 degrees) with the limiter output. Therefore a variable phase shift network, controlled by pin 22, is used internally between the VCO and video detector to insure proper phasing. Pin 22 requires an adjustment voltage centered at $1 / 3$ supply with $\pm 2 \mathrm{~V}$ of control range.
The pin 22 adjustment procedure described in the Detector AC Set-Up Procedure is an open loop approach where the voltage is adjusted for maximum detected output with a fixed detector input signal. In the Typical Application, with the detector input being fed from the IF amplifier and the AGC loop active, the pin 22 adjustment is made by maximizing the AGC filter voltage at pin 13. In all cases the detector phase adjustment must be performed after the limiter is tuned.
Pins 23, 26-AFC Tank: A parallel LC tank between pins 23 and 26 sets the center of the AFC characteristic. The internal resistance is typically $20 \mathrm{k} \Omega$, so that $Q$ will be dominated by the coil Rp. The L/C ratio shown in the Typical Application maximizes $Q$ to provide a steep AFC output slope.
A quadrature input signal is required at the AFC tank to operate the AFC detector. This signal is derived by light capacitive coupling from the limiter tank. For applications at 45 MHz and above, the stray printed circuit capacitance from the adjacent limiter tank couples sufficient signal for proper operation. However, at lower IF frequencies, small (1 $\mathrm{pF}-5 \mathrm{pF}$ ) capacitors may be required between the adjacent pins as shown in the Test Circuit.
A second function of pins 23 and 26 allows turning the AFC detector OFF by grounding either side of the AFC tank. Up to $2 \mathrm{k} \Omega$ may be placed in series with the switch connection to prevent unbalancing the tank.
Pins 24, 25-Limiter Tank: A parallel LC tank between pins 24 and 25 forms the tuned load for a single stage limiting amplifier which strips amplitude information from the signals feeding the AFC and phase detectors. The amplifier has a small signal gain of approximately 50 , with internal Schottky diodes across the tank to limit the output amplitude to 500 mVp -p.
The linearity of the detector video outputs depends directly on limiter tuning. Making the limiter adjustment based on maximum signal level at pins 24, 25 as outlined in the Detector AC Set-Up Procedure results in nearly optimum output linearity. However, to completely null the output differential phase the limiter should be adjusted while monitoring this parameter.
Pin 27-AFC Detector Output: Pin 27 is push-pull current source output from the AFC detector. The polarity is such that pin 27 sources current when the input signal is below the center frequency, and sinks current above the center frequency. An external resistive divider sets both the gain and quiescent output voltage of the AFC. Although the net-

## Application Notes (Continued) Refer to Typical Application Circuit

work shown in the Typical Application sets up the output at $1 / 4$ supply, it could easily be changed to $1 / 2$ supply by using equal-valued resistors. When setting up the AFC detector, the tank should always be tuned so the output is at the quiescent divider voltage with the desired center frequency applied.

Pin 28-Detector Input: Pin 28 is internally DC-biased and requires an AC-coupled input signal. The network between pins 1 and 28 should not allow over 1 Vrms at the input during signal transients to prevent overloading the detector. When a tank is being used for the IF output load, a capacitive divider may be used from pin 1 to pin 28 in which the series equivalent capacitance resonates with the coil.


FIGURE 3. Printed Circuit Layout (Component Side).

## LM1880 No-Holds Vertical/Horizontal

## General Description

The LM1880 uses compatible Linear/IL technology to produce the first T.V. horizontal and vertical processing system which completely eliminates the hold controls. The heart of the system is a precision 32 times horizontal frequency VCO which is designed to use a low-cost ceramic resonator as a tuning element.
The VCO signal is divided down in the horizontal section to produce a pre-driver output which is locked to negative sync by means of an on-chip phase detector. The vertical output ramp is injection-locked by vertical sync subject to a sync window derived from the vertical countdown section. A gate pulse centered on the chroma burst is also provided.

## Features

- No frequency set-up required for horizontal or vertical
- Ceramic resonator frequency reference
- Accurate horizontal pre-driver duty cycle
- Vertical sync window referenced to horizontal
- Precise interlaced vertical output
- APC loop parameters completely adjustable
- Vertical retrace time adjustable
- Chroma burst gate output

■ Internal voltage regulator

- Improved vertical lock time


## Block Diagram



TL/H/7915-1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Current (Pin 9) | 40 mA |
| :--- | ---: |
| Output Voltage (Pins 8, 12, 13) | 12 V |
| Output Current |  |
| Pin 8 | 50 mA |
| Pin 12 | 15 mA |
| Pin 13 | 10 mA |


| Sync. Input Voltage (Pins 10, 14) | $5 \mathrm{Vp-p}$ |
| :--- | ---: |
| Sawtooth Input Voltage (Pin 1) | $5 \mathrm{Vp}-\mathrm{p}$ |
| Package Dissipation, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 1400 mW |
| Above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Derate Based on |  |
| $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}=+150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=+90^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $+260^{\circ} \mathrm{C}$ |

Electrical Characteristics (Test Circuit, all SW normally pos. 1, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=12 \mathrm{~V}$ )

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Regulated Voltage (Pin 9) |  | 8.2 | 8.7 | 9.2 | V |
| Supply Current (Pin 9) | SW 7 Pos. $2, \mathrm{~V}_{9}=+7.5 \mathrm{~V}$ | 12 | 18 | 24 | mA |
| VCO Reference Voltage (Pin 3) |  |  | 5.1 |  | V |
| VCO Control Current (Pin 2) | $\mathrm{V} 2=5 \mathrm{~V}$ |  | 0.25 | 1.0 | $\mu \mathrm{A}$ |
| Horizontal Phase Detector Sink Current (Pin 2) | SW 1, SW 4 Pos. 2, $\mathrm{V} 1=3.9 \mathrm{~V}, \mathrm{~V} 2=5 \mathrm{~V}$ | 0.3 | 0.5 |  | mA |
| Horizontal Phase Detector Source Current (Pin 2) | SW 1, SW 4 Pos. 2, $\mathrm{V} 1=1.9 \mathrm{~V}, \mathrm{~V} 2=5 \mathrm{~V}$ | 0.3 | 0.5 |  | mA |
| Horizontal Output Leakage (Pin 8, OFF Condition) | Change SW 3 to Pos. 2 with Pin 8 High |  |  | 150 | $\mu \mathrm{A}$ |
| Horizontal Output Saturation Voltage (Pin 8, ON Condition) | Change SW 3 to Pos. 2 with Pin 8 Low |  | 0.15 | 0.4 | V |
| Vertical Output Saturation Voltage (Pin 12) | SW 3, SW 5 Pos. 2 |  | 0.25 | 0.5 | V |
| Burst Gate Saturation Voltage (Pin 13) | SW 1, SW 4 Pos. 2, $\mathrm{V} 1=1.9 \mathrm{~V}$ |  | 0.15 | 0.4 | V |
| Horizontal Oscillator Free-Running Frequency (Pin 8), (Note 1) | SW 2 Pos. 2 | 15,550 | 15,750 | 15,950 | Hz |
| Horizontal Oscillator Maximum Frequency (Pin 8) | $\mathrm{V} 2=7 \mathrm{~V}$ | 16,300 |  |  | Hz |
| Horizontal Oscillator Minimum Frequency (Pin 8) | $\mathrm{V} 2=3 \mathrm{~V}$ |  |  | 15,150 | Hz |
| Vertical Minimum Lock Frequency (Pin 12) | $\mathrm{f}_{\mathrm{H}}=15,734 \mathrm{~Hz}$ |  |  | 55.0 | Hz |
| Vertical Maximum Lock Frequency (Pin 12) | SW 6 Pos. 2, $\mathrm{f}_{\mathrm{H}}=15,734 \mathrm{~Hz}$ | 61.7 |  |  | Hz |

Note 1: Assumes ceramic resonator $\mathrm{f}_{\mathrm{R}}=503.48 \mathrm{kHz}$.
Design Parameters (Application Circuit)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Horizontal Pull-In Range |  |  | $\pm 600$ |  | Hz |
| Horizontal Static Phase Error (S.P.E.) | $\Delta f_{\mathrm{H}}= \pm 600 \mathrm{~Hz}$ |  | $\pm 0.5$ |  | $\mu \mathrm{~s}$ |
| Horizontal Output Duty Cycle |  |  | 50 |  | $\%$ |
| Horizontal Oscillator Supply Sensitivity |  |  | -1 |  | $\mathrm{~Hz} / \mathrm{V}$ |
| Vertical Output Retrace Time |  |  | 600 |  | $\mu \mathrm{~s}$ |
| Burst Gate Width | Flyback Width $=12 \mu \mathrm{~s}$ |  | 5 |  | $\mu \mathrm{~s}$ |

## Test Circuit



TL/H/7915-2
Order Number LM1880J
See NS Package Number J14A

## Typical Performance Characteristics



TL/H/7915-4

## Typical Application



## Printed Circuit̂ Layout

(COMPONENT SIDE)


External Components (Application Circuit)

| Component | Typical Value | Comments |
| :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{g} 1}$ | 30k | Burst Gate series resistor. |
| $\mathrm{R}_{\mathrm{g} 2}$ | 1.5k | Burst Gate shunt resistor, works with $\mathrm{R}_{\mathrm{g} 1}$ to divide flyback pulse and set Burst Gate amplitude. $\mathrm{V}_{\mathrm{B} . \mathrm{G} . \mathrm{pk}}=\frac{\mathrm{R}_{\mathrm{g} 2}}{\mathrm{R}_{\mathrm{g} 1}+\mathrm{R}_{\mathrm{g} 2}} \mathrm{~V}_{\mathrm{FLYBACK}}$ |
| $\mathrm{R}_{\mathrm{f}}$ | 3.9 k | Flyback Sawtooth integrator resistor, works with $\mathrm{C}_{\mathrm{f}}$ to integrate flyback pulse to $1 \mathrm{Vp}-\mathrm{p}$ min sawtooth. For $\mathrm{C}_{\mathrm{f}}=0.1 \mu \mathrm{~F}$, $V_{S A W p-p} \cong \frac{85 V_{F L Y B A C K}}{R_{f}}$ |
| $\mathrm{C}_{f}$ | $0.1 \mu \mathrm{~F}$ | Flyback Sawtooth integrator capacitor. |
| C1 | $0.1 \mu \mathrm{~F}$ | Sawtooth input coupling capacitor. |
| $\mathrm{R}_{\mathrm{h}}$ | 7.5k | Horizontal Sync input coupling resistor. $R_{\mathrm{h}}=0.4 \times V_{\text {SYNC p-p }} \mathrm{k} \Omega$ |
| $C_{h}$ | 510 pF | Horizontal Sync input coupling capacitor, blocks vertical sync components. |
| $\mathrm{R}_{\mathrm{v}}$ | 16k | Vertical sync input integrator resistor. |
| $\mathrm{C}_{\mathrm{v}}$ | $0.05 \mu \mathrm{~F}$ | Vertical sync input integrator capacitor, works with $R_{v}$ to integrate composite sync to -2 Vp-p min pulse. For N.T.S.C. sync, Vert. sync $\cong$ $\frac{1.4 \times 10^{-4}}{R_{v} C_{v}}$ (Comp. sync) Vp-p |
| C10 | $0.1 \mu \mathrm{~F}$ | Vertical sync coupling capacitor. |
| $\mathrm{R}_{\mathrm{t}}$ | 16k | Vertical Retrace timing resistor. |


| Component | Typical Value | Comments |
| :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{t}}$ | $0.05 \mu \mathrm{~F}$ | Vertical Retrace timing capacitor, works with $R_{t}$ to determine $O N$ time of vertical ramp switch at pin 12. <br> $\mathrm{t} v . \operatorname{RETRACE} \cong 0.75 \mathrm{R}_{\mathrm{t}} \mathrm{C}_{\mathrm{t}} \mathrm{sec}$. |
| $\mathrm{R}_{0}$ | 2 k | Oscillator phase shift resistor. |
| $\mathrm{C}_{0}$ | 130 pF | Works with $R_{0}$ to produce $45^{\circ}$ lag required by VCO phase shifter. |
| $\mathrm{R}_{\mathrm{S}}$ | $510 \Omega$ | Defines $Q$ of ceramic resonator tuned network, which affects VCO control curve. |
| $C_{L}$ | 1000 pF | Completes VCO loop with phase lag, required to sustain oscillation and suppress resonator overtones. |
| $\mathrm{R}_{\mathrm{r}}$ | $510 \Omega$ | Series resistor to device supply pin 9 . Must supply sufficient current to activate internal shunt regulator. $\mathrm{R}_{\mathrm{r}}=\frac{\mathrm{V}_{(\text {unreg })}-9 \mathrm{~V}}{0.03} \Omega$ |
| C9 | $0.1 \mu \mathrm{~F}$ | Device supply decoupling capacitor. |
| $\mathrm{R}_{\mathrm{d}}$ | 1.2k | Horizontal pre-driver output resistor, supplies base current to Horizontal driver transistor when pin 8 is OFF. |
| C2 | $0.01 \mu \mathrm{~F}$ | Horizontal APC loop filter high frequency roll-off. C2 also prevents signal on loop filter from saturating phase detector output. |
| $\mathrm{R}_{\mathrm{x}}$ | 3.3k | $\mathrm{R}_{\mathrm{X}}, \mathrm{R}_{Y}$ and $\mathrm{C}_{\mathrm{C}}$ form the Horizontal |
| $\mathrm{R}_{\mathrm{y}}$ | 100k $\}$ | APC loop filter. See Applications |
| $\mathrm{C}_{\mathrm{c}}$ | $1 \mu \mathrm{~F}$ | Information to modify loop parameters. |

## Applications Information

## I. VERTICAL COUNTER

The vertical counter in the LM1880 replaces the conventional vertical oscillator in a television receiver. The vertical lock-in range is governed by the width of the vertical sync window, which opens from count 510 to count 574 following a vertical reset. The vertical lock frequencies are referenced to twice horizontal frequency to insure interlaced vertical and horizontal outputs. For $\mathrm{f}_{\text {HORIZ }}=15,734 \mathrm{~Hz}$, the vertical lock frequencies are calculated as follows:

$$
\begin{aligned}
& \mathrm{fV} . \mathrm{HIGH}=\frac{2(15,734)}{510}=61.7 \mathrm{~Hz} . \\
& \mathrm{fV} . \mathrm{LOW}=\frac{2(15,734)}{574}=54.8 \mathrm{~Hz} .
\end{aligned}
$$

In virtually all standard and non-standard sync signals the vertical sync is also derived from the horizontal, so that as long as the horizontal sync frequency is within the pull-in range of the LM1880 (approximately $\pm 600 \mathrm{~Hz}$ ), the vertical lock window will remain centered on the vertical sync. Thus, the effective vertical lock range is increased by the horizontal APC:

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{V} . \mathrm{HIGH}(\mathrm{EFF})}=\frac{2(15,734+600)}{510}=64 \mathrm{~Hz} \\
& \mathrm{fV} . \mathrm{LOW}(\mathrm{EFF})=\frac{2(15,734-600)}{574}=52.7 \mathrm{~Hz}
\end{aligned}
$$

The time required for the vertical to "roll-thru" and lock is a function of the difference frequency and relative phase of fV.Low and the vertical sync:

$$
\mathrm{t}_{\mathrm{ROLL}-T H R U}(\mathrm{AVG})=\frac{1}{2} \frac{1}{60-55 \mathrm{~Hz}}=100 \mathrm{~ms}
$$

## II. HORIZONTAL APC LOOP PARAMETERS

The following information is given to provide a basis for modifying the filter to achieve the desired loop performance. Although the VCO is actually running at 503.5 kHz , for convenience all parameters are referenced to the actual horizontal output frequency at pin 8.

## DC Loop Gain

The DC loop gain is the product of the phase detector conversion gain $(\mu)$ and the VCO sensitivity ( $\beta$ ). For the typical application circuit,

```
\(\mu=1.6 \times 10^{-4} \mathrm{R}_{\mathrm{y}} \mathrm{V} / \mathrm{Rad}\)
and
\(\beta=800 \mathrm{~Hz} / \mathrm{V}\)
\(\mu \beta=0.13 \mathrm{R}_{\mathrm{y}} \mathrm{Hz} / \mathrm{Rad}\)
for \(\mathrm{R}_{\mathrm{y}}=100 \mathrm{k} \Omega, \mu \beta=13,000 \mathrm{~Hz} /\) Rad
```

In order to determine static phase error (S.P.E.), the loop gain may be expressed in $\mathrm{Hz} / \mu \mathrm{s}$ :

$$
\mu \beta=\frac{13,000 \times 2 \pi}{63.5 \mu \mathrm{~s}}=1,286 \mathrm{~Hz} / \mu \mathrm{s}
$$

For comparison, this value is nearly double the loop gain of the LM1391. The increased loop gain (reduced phase error) guarantees accurate centering of the burst gate pulse on pin 13 of the LM1880.
The following equations cover AC loop parameters of interest:

## Noise Bandwidth

$$
f_{N N} \cong \frac{1+2 \pi\left(R_{x}^{2} / R_{y}\right) C_{C} \mu \beta}{4 R_{x} C_{C}} H z
$$

## Damping Factor

$$
\mathrm{K} \cong \frac{\pi}{2} \frac{\mathrm{R}_{x}^{2}}{\mathrm{R}_{\mathrm{y}}} \mathrm{C}_{\mathrm{C}} \mu \beta
$$

## Pull-In Range

The pull-in and hold-in range of the LM1880 horizontal APC loop are directly determined by the VCO control range. Thus the loop would be capable of pulling the VCO further than $\pm 600 \mathrm{~Hz}$, but it has well defined frequency limits which prevent it from doing so. As a result of these built-in "stops", the loop parameters may be varied over a large range without affecting pull-in performance.
The VCO control range, and hence pull-in, can be modified to some extent by varying the Q of the ceramic resonator with resistor RS:

$$
\begin{aligned}
& \text { Incr. } \text { R }_{S} \rightarrow \text { Incr. Pull-in } \\
& \text { Reduce } R_{S} \rightarrow \text { Reduce Pull-in }
\end{aligned}
$$

However, because of the non-linearity of the resonator, $R_{S}$ has a much greater effect on the negative side pull-in than the positive side.

## III. LAYOUT NOTES

Since the LM1880 uses a counter to derive the horizontal frequency, care must be taken to prevent extraneous signals from the horizontal driver and output stages from feeding back to the VCO where they could cause false counts and consequent severe phase jitter. The following guidelines will prevent this problem from occuring:
A. Keep the VCO feedback capacitor, $\mathrm{C}_{\mathrm{L}}$, as close as possible to device pins 6 and 7.
B. Limit the lead length on the horizontal output pin 8 . If a long line is required to the driver base, isolate it with a small series resistor (200-300 $)$ next to pin 8.

Schematic Diagram


## Circuit Description (See Schematic Diagram)

The LM1880 uses a phase-shift type voltage-controlled oscillator (VCO). The gain for the oscillator loop is derived from differential amplifiers Q30, Q31 and Q22, Q23. The collector current in Q23 is phase-shifted $45^{\circ}$ at pin 5 and summed with a portion of the current in Q22, controlled by differential amplifier Q20, Q21. The resulting output phase at pin 4 coupled through the ceramic resonator to pin 6 defines the oscillation frequency. Differential amplifier Q16, Q17, controlled by the pin 2 voltage, determines the current split in Q20 and Q21 and, consequently, the pin 4 phase and oscillation frequency. The multiple-emitter degeneration in Q17 compensates the resonator phase characteristic to produce a nearly linear VCO control curve.
The 503.5 kHz output of the VCO is taken from squaring amplifier Q32, Q33 through Q34 and Q35 to the I2L $\div 16$ pre-scaler $\mathrm{TO}-\mathrm{T} 3$. The $2 \mathrm{f}_{\mathrm{H}}$ output is then divided again in T 4 to produce the desired horizontal frequency at gate G8. The horizontal pre-driver section consists of Q3, Q4 and Q5, which produce an open-collector output square-wave at pin 8.
The $2 f_{H}$ pre-scaler output also drives a data flip-flop which resets the vertical counter F1-F9. The data input of the reset flip-flop is controlled by the vertical sync from pin 10 subject to gates G3 and G5. After $5102 f_{\mathrm{H}}$ cycles following reset, vertical sync from Q1 and G4 is enabled by G3. A sync pulse received after this time initiates reset on the next $2 f_{\mathrm{H}}$ cycle. If no pulse is received after 542 cycles, G5 will initiate the reset process. A reset pulse from the counter is taken via G9 to the retrace timing section. SCR Q8, Q9 is
normally ON, holding a capacitor on pin 11 near ground. During this time Q11 and Q12 are OFF, allowing the vertical ramp to form on pin 12. When the reset pulse is received, Q7 turns Q8, Q9 OFF and Q11, Q12 ON, discharging the vertical ramp for the duration of the retrace time. Retrace is completed when the pin 11 capacitor charges to the Q8 threshold, and the SCR again latches.
The remaining sections of the device are the horizontal phase detector and burst gate former. The balanced phase detector consists of comparator Q43, Q44 and current source Q39 gated by differential amplifier Q41, Q42. Negative horizontal sync pulses on pin 14 enable the comparator, and the flyback sawtooth on pin 1 switches the current from Q43 to Q44 based on the relative phase between the sync and sawtooth. Q44 takes a (-) current pulse from pin 2, while the pulse in Q43 is turned around in the current mirror Q45, Q46 and Q47 to produce a (+) current pulse at pin 2. These currents are then integrated by the external loop filter to control the VCO.

The flyback sawtooth also switches differential amplifier Q49, Q50, which activates the burst gate. During the first half of the flyback pulse Q49 will be ON, which turns Q51 and Q52 ON and clamps pin 13 near ground. The sawtooth switches Q49, Q51 and Q52 OFF at the peak of the flyback, releasing pin 13. In this manner, the second half of a flyback pulse fed to pin 13 can be used as a burst gate.

Q53, Q54 and Q55 form the active shunt regulator which holds the supply pin 9 at 8.7 V typ. Semiconductor Corporation

## LM1881 Video Sync Separator

## General Description

The LM1881 Video sync separator extracts timing information including composite and vertical sync, burst/back porch timing, and odd/even field information from a standard negative going sync NTSC video signal with amplitude from 0.5 to 2 V p-p. The integrated circuit is also capable of providing sync separation for non-standard, faster horizontal rate video signals by changing an external horizontal scan rate setting resistor. The vertical output is produced on the rising edge of the first serration in the vertical sync period. A default vertical output is produced after a time delay if the rising edge mentioned above does not occur within the internally set delay period, such as might be the case for a non-standard video signal.

## Features

- AC coupled composite input signal

■ $>10 \mathrm{k} \Omega$ input resistance

- <10 mA power supply drain current
- Composite sync and vertical outputs
- Odd/even field output
- Burst gate/back porch output
- Resistor programmable horizontal scan rate (up to 64 kHz)
- Edge triggered vertical output
- Default triggered vertical output for non-standard video signal (video games-home computers)


## Connection Diagram



TL/H/9150-1
Order Number LM1881M or LM1881N See NS Package Number M08A or N08E

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
13.2 V

Input Voltage
3 Vp-p
Output Sink Currents; Pins 1, 3, 5
5 mA
Output Sink Current; Pin 7
2 mA
Package Dissipation (Note 1)
1100 mW
Operating Temperature Range

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
ESD Susceptibility (Note 2) 2 kV
Soldering Information
Dual-In-Line Package (10 sec.) $260^{\circ} \mathrm{C}$
Small Outline Package
Vapor Phase (60 sec.) $215^{\circ} \mathrm{C}$ Infrared (15 sec.)
$220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; Rset $=680 \mathrm{k} \Omega ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; Unless otherwise specified

| Parameter | Conditions | Typ | Tested Limit (Note 3) | Design Limit (Note 4) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current | $V_{C C}=5 \mathrm{~V}$; Outputs at Logic 1 | 5.2 | 10 |  | mAmax |
|  | $\mathrm{V}_{C C}=12 \mathrm{~V}$; Outputs at Logic 1 | 5.5 | 12 |  | mAmax |
| DC Input Voltage | Pin 2 | 1.5 | $\begin{aligned} & 1.3 \\ & 1.8 \\ & \hline \end{aligned}$ |  | Vmin <br> Vmax |
| Input Threshold Voltage | Note 5 | 70 | $\begin{aligned} & 55 \\ & 85 \\ & \hline \end{aligned}$ |  | mVmin <br> mVmax |
| Input Discharge Current | Pin 2; $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}$ | 11 | $\begin{gathered} 6 \\ 16 \end{gathered}$ |  | $\mu$ Amin $\mu$ Amax |
| Input Clamp Charge Current | Pin 2; $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{~V}$ | 0.8 | 0.2 |  | mAmin |
| RSET Pin Reference Voltage | Pin 6; Note 6 | 1.22 | $\begin{array}{r} 1.10 \\ 1.35 \\ \hline \end{array}$ |  | Vmin <br> Vmax |
| Composite Sync. \& Vertical Outputs | lout $=40 \mu \mathrm{~A}$; Logic 1 | 4.5 | 4.0 |  | Vmin |
|  | lout $=1.6 \mathrm{~mA}$; Logic 1 | 3.6 | 2.4 |  | Vmin |
| Burst Gate \& Odd/Even Outputs | IOUT $=40 \mu A ;$ Logic 1 | 4.5 | 4.0 |  | Vmin |
| Composite Sync. Output | $\mathrm{I}_{\text {OUT }}=-1.6 \mathrm{~mA} ;$ Logic $0 ;$ Pin 1 | 0.2 | 0.8 |  | $V_{\text {max }}$ |
| Vertical Sync. Output | $\mathrm{I}_{\text {OUT }}=-1.6 \mathrm{~mA}$; Logic 0; Pin 3 | 0.2 | 0.8 |  | Vmax |
| Burst Gate Output | $\mathrm{I}_{\text {OUT }}=-1.6 \mathrm{~mA} ;$ Logic $0 ; \operatorname{Pin} 5$ | 0.2 | 0.8 |  | Vmax |
| Odd/Even Output | $\mathrm{I}_{\text {OUT }}=-1.6 \mathrm{~mA}$; Logic 0; Pin 7 | 0.2 | 0.8 |  | Vmax |
| Vertical Sync Width |  | 230 | $\begin{array}{r} 190 \\ 300 \\ \hline \end{array}$ |  | $\mu$ smin $\mu$ smax |
| Burst Gate Width | $2.7 \mathrm{k} \Omega$ from Pin 5 to $\mathrm{V}_{\mathrm{CC}}$ | 4 | $\begin{aligned} & 2.5 \\ & 4.7 \\ & \hline \end{aligned}$ |  | $\mu$ smin $\mu$ smax |
| Vertical Default Time | Note 7 | 65 | $\begin{aligned} & 32 \\ & 90 \end{aligned}$ |  | $\mu$ smin $\mu$ smax |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a package thermal resistance of $110^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.
Note 2: ESD susceptibility test uses the "human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor".
Note 3: These parameters are guaranteed and $100 \%$ production tested.
Note 4: Design Limits are guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.
Note 5: Relative difference between the input clamp voltage and the minimum input voltage which produces a horizontal output pulse.
Note 6: Careful attention should be made to prevent parasitic capacitance coupling from any output pin (Pins 1, 3, 5, and 7) to the RSET pin (Pin 6).
Note 7: Delay time between the start of vertical sync (at input) and the vertical output pulse.

## Typical Performance Characteristics






Supply Current vs


TL/H/9150-2

## Application Notes

The LM1881 is designed to strip the synchronization signals from composite video sources that are in, or similar to, the N.T.S.C. format. Input signals with positive polarity video (increasing signal voltage signifies increasing scene brightness) from 0.5 V ( $p-p$ ) to $2 \mathrm{~V}(p-p)$ can be accommodated. The LM1881 operates from a single supply voltage between $5 \mathrm{~V} D \mathrm{C}$ and 12 V DC. The only required external components beside power supply and set current decoupling are the input coupling capacitor and a single resistor that sets internal current levels, allowing the LM1881 to be adjusted for source signals with line scan frequencies differing from 15.734 kHz . Four major sync signals are available from the I/C: composite sync including both horizontal and vertical scan timing information; a vertical sync pulse; a burst gate or back porch clamp pulse; and an odd/even output. The odd/even output level identifies which video field of an interlaced video source is present at the input. The outputs from the LM1881 can be used to gen-lock video camera/VTR signals with graphics sources, provide identification of video fields for memory storage, recover suppressed or contaminated sync signals, and provide timing references for the extraction of coded or uncoded data on specific video scan lines.
To better understand the LM1881 timing information and the type of signals that are used, refer to Figure 2(a-e) which shows a portion of the composite video signal from the end of one field through the beginning of the next field.

## COMPOSITE SYNC OUTPUT

The composite sync output, Figure 2(b), is simply a reproduction of the signal waveform below the composite video black level, with the video completely removed. This is obtained by clamping the video signal sync tips to 1.5 V DC at Pin 2 and using a comparator threshold set just above this voltage to strip the sync signal, which is then buffered out to Pin 1. The threshold separation from the clamped sync tip is nominally 70 mV which means that for the minimum input level of $0.5 \mathrm{~V}(p-p)$, the clipping level is close to the halfway point on the sync pulse amplitude (shown by the dashed line on Figure 2(a) ). This threshold separation is independent of the signal amplitude, therefore, for a $2 \mathrm{~V}(\mathrm{p}-\mathrm{p})$ input the clipping level occurs at $11 \%$ of the sync pulse amplitude. The charging current for the input coupling capacitor is 0.8 mA , whereas the discharge current is only $11 \mu \mathrm{~A}$, typically. This allows relatively small capacitor values to be used- $-0.1 \mu \mathrm{~F}$ is generally recommended.
Normally the signal source for the LM1881 is assumed to be clean and relatively noise-free, but some sources may have excessive video peaking, causing high frequency video and chroma components to extend below the black level reference. Some video discs keep the chroma burst pulse present throughout the vertical blanking period so that the burst actually appears on the sync tips for three line periods instead of at black level. A clean composite sync signal can be generated from these sources by filtering the input signal. When the source impedance is low, typically $75 \Omega$, a $620 \Omega$ resistor in series with the source and a 510 pF capacitor to ground will form a low pass filter with a corner frequency of 500 kHz . This bandwidth is more than sufficient to pass the sync pulse portion of the waveform; however, any subcarrier content in the signal will be attenuated by almost 18 dB , effectively taking it below the comparator threshold. Filtering will also help if the source is contaminated with thermal noise. The output waveforms will become delayed
from between 40 ns to as much as 200 ns due to this filter. This much delay will not usually be significant but it does contribute to the sync delay produced by any additional signal processing. Since the original video may also undergo processing, the need for time delay correction will depend on the total system, not just the sync stripper.

## VERTICAL SYNC OUTPUT

A vertical sync output is derived by internally integrating the composite sync waveform (Figure 3). Horizontal sync pulses are not able to charge the integrating capacitor sufficiently because of their short duty cycle, but when the vertical retrace interval is reached, the broad serrated pulse charges the capacitor past a fixed threshold. Once the threshold is reached, the next serration in the sync waveform triggers an R-S flipflop and starts the vertical output pulse at Pin 3. Simultaneously an internal oscillator begins clocking a counter. When a count of eight is reached the vertical output pulse is terminated and the circuit resets. Both the time required to reach the integrator threshold and the period of the oscillator are programmed by an external resistor at Pin 6. For an N.T.S.C. signal with $32 \mu$ s between serrations, a $680 \mathrm{k} \Omega$ resistor will ensure the vertical output pulse will start coincident with the leading edge of the first vertical serration (Figure 2c). If the resistor value gets too small it becomes possible for the oscillator circuit to time out before the input vertical sync period has ended. When this is the case, the sequence will repeat and a double vertical output pulse will appear. Therefore, the resistor value for a given horizontal scan rate is chosen small enough to trigger the vertical output pulse on the first serration yet not so small as to give a double pulse, rather than attempting to choose a value that gives a specific output pulse width. If the incoming vertical sync is not serrated, the integrating capacitor is allowed to charge to a second threshold which automatically initiates the vertical output pulse sequence. In this instance, the start of the vertical pulse as well as the pulse period will be dependent on the resistor value.

## ODD/EVEN FIELD PULSE

An unusual feature of LM1881 is an output level from Pin 7 that identifies the video field present at the input to the LM1881. This can be useful in frame memory storage applications or in extracting test signals that occur only in alternate fields. For a composite video signal that is interlaced, one of the two fields that make up each video frame or picture must have a half horizontal scan line period at the end of the vertical scan-i.e., at the bottom of the picture. This is called the "odd field" or "field 1". The "even field" or "field 2" has a complete horizontal scan line at the end of the field. An odd field starts on the leading edge of the first equalizing pulse, whereas the even field starts on the leading edge of the second equalizing pulse of the vertical retrace interval. Figure 2(a) shows the end of the even field and the start of the odd field.
To detect the odd/even fields the LM1881 again integrates the composite sync waveform (Figure 3). A capacitor is charged during the period between sync pulses and discharged when the sync pulse is present. The period between normal horizontal sync pulses is enough to allow the capacitor voltage to reach a threshold level of a comparator that clears a flipflop which is also being clocked by the sync waveform. When the vertical interval is reached, the shorter integration time between equalizing pulses prevents this


TL/H/9150-3
FIGURE 2. (a) Composite Video; (b) Composite Sync; (c) Vertical Output Pulse; (d) Odd/Even Field Index; (e) Burst Gate/Back Porch Clamp


## Application Notes (Continued)

threshold from being reached and the $Q$ output of the flipflop is toggled with each equalizing pulse. Since the half line period at the end of the odd field will have the same effect as an equalizing puise period, the Q output will have a different polarity on successive fields. Thus by comparing the $Q$ polarity with the vertical output pulse, an odd/even field index is generated. Pin 7 remains low during the even field and high during the odd field.

## BURST/BACKPORCH OUTPUT PULSE

In a composite video signal, the chroma burst is located on the backporch of the horizontal blanking period. This period, approximately $4.8 \mu \mathrm{~s}$ long, is also the black level reference for the subsequent video scan line. The LM1881 generates a pulse at Pin 5 that can be used either to retrieve the chroma burst from the composite video signal (thus providing a subcarrier synchronizing signal) or as a clamp for the DC restoration of the video waveform. This output is obtained simply by charging an internal capacitor starting on the trailing edge of the horizontal sync pulses. Simultaneously the output of Pin 5 is pulled low and held until the capacitor charge circuit times out-4 $\mu \mathrm{s}$ later. A shorter output burst gate pulse can be derived by differentiating the burst output using a series C-R network. This may be necessary in applications which require high horizontal scan rates in combination with normal ( $60-120 \mathrm{~Hz}$ ) vertical scan rates.

## APPLICATIONS

Apart from extracting a composite sync signal free of video information, the LM1881 outputs allow a number of interesting applications to be developed. As mentioned above, the burst gate/backporch clamp pulse allows DC restoration of the original video waveform for display or remodulation on an R.F. carrier, and retrieval of the color burst for color synchronization and decoding into R.G.B. components. For frame memory storage applications, the odd/even field level allows identification of the appropriate field ensuring the correct read or write sequence. The vertical pulse output is particularly useful since it begins at a precise time-the rising edge of the first vertical serration in the sync waveform. This means that individual lines within the vertical blanking period (or anywhere in the active scan line period) can easily be extracted by counting the required number of transitions in the composite sync waveform following the start of the vertical output pulse.
The vertical blanking interval is proving popular as a means to transmit data which will not appear on a normal T.V. receiver screen. Data can be inserted beginning with line 10 (the first horizontal scan line on which the color burst appears) through to line 21. Usually lines 10 through 13 are not used which leaves lines 14 through 21 for inserting signals, which may be different from field to field. In the U.S., line 19 is normally reserved for a vertical interval reference
signal (VIRS) and line 21 is reserved for closed caption data for the hearing impaired. The remaining lines are used in a number of ways. Lines 17 and 18 are frequently used during studio processing to add and delete vertical interval test signals (VITS) while lines 14 through 18 and line 20 can be used for Videotex/Teletext data. Several institutions are proposing to transmit financial data on line 17 and cable systems use the available lines in the vertical interval to send decoding data for descrambler terminals.
Since the vertical output pulse from the LM1881 coincides with the leading edge of the first vertical serration, sixteen positive or negative transitions later will be the start of line 14 in either field. At this point simple counters can be used to select the desired line(s) for insertion or deletion of data.

## VIDEO LINE SELECTOR

The circuit in Figure 4 puts out a single video line according to the binary coded information applied to line select bits b0-b7. A line is selected by adding two to the desired line number, converting to a binary equivalent and applying the result to the line select inputs. The falling edge of the LM1881's vertical pulse is used to load the appropriate number into the counters (MM74C193N) and to set a start count latch using two NAND gates. Composite sync transitions are counted using the borrow out of the desired number of counters. The final borrow out pulse is used to turn on the analog switch (CD4066BC) during the desired line. The falling edge of this signal also resets the start count latch, thereby terminating the counting.
The circuit, as shown, will provide a single line output for each field in an interlaced video system (television) or a single line output in each frame for a non-interlaced video system (computer monitor). When a particular line in only one field of an interlaced video signal is desired, the odd/ even field index output must be used instead of the vertical output pulse (invert the field index output to select the odd field). A single counter is needed for selecting lines 3 to 14; two counters are needed for selecting lines 15 to 253; and three counters will work for up to 2046 lines. An output buffer is required to drive low impedance loads.

## MULTIPLE CONTIGUOUS VIDEO LINE SELECTOR WITH BLACK LEVEL RESTORATION

The circuit in Figure 5 will select a number of adjoining lines starting with the line selected as in the previous example. Additional counters can be added as described previously for either higher starting line numbers or an increased number of contiguous output lines. The back porch pulse output of the LM1881 is used to gate the video input's black level through a low pass filter ( $10 \mathrm{k} \Omega, 10 \mu \mathrm{~F}$ ) providing black level restoration at the video output when the output selected line(s) is not being gated through.


TL/H/9150-5
FIGURE 4. Video Line Selector


FIGURE 5. Multiple Contiguous Video Line Selector With Black Level Restoration

National
Semiconductor Corporation

## LM1886 TV Video Matrix D to A

## General Description

The LM1886 is a TV video matrix D to A converter which encodes luminance and color difference signals from 3-bit red, green and blue inputs. The luminance output is encoded from the NTSC equation $Y=0.3 R+0.59 G+0.11 B$ and the $\mathrm{R}-\mathrm{Y}$ and $\mathrm{B}-\mathrm{Y}$ outputs are weighted to prevent overmodulation. A built-in R-Y and burst gate polarity switch allow European PAL compatible signals to be encoded. All output levels including an RF O Carrier Bias Voltage have been referenced to 5 V for direct connection to the LM1889 TV video modulator. When used in combination with the LM1889 and a suitable sync generator, 3-bit, R, G and B information may be encoded to both composite video and RF channel carrier.

## Features

- Complete digital to RF coding with LM1889
- 1-pin PAL/NTSC mode select
- True NTSC matrix
- 8 levels of grey scale
- Allows wide range of colorimetry
- Low power TTL inputs
- Wideband luminance output

■ Weighted R-Y, B-Y outputs

## Connection Diagram



FIGURE 1
Order Number LM1886N
See NS Package Number N20A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
Pin 5
15 V
Pin 20
Input Voltage (Pins 1, 8, 9, 11-19)
$-0.5 \mathrm{~V},+12 \mathrm{~V}$

Pin 2 Voltage Relative to Pin 20
Output Current
Power Dissipation, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) 1900 mW
Storage Temperature Range $\quad-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .)
$260^{\circ}$

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 2, Note 2)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 5V Supply Current (Pin 20) | $\overline{\text { BLANK }}=0.8 \mathrm{~V}$ | 7 | 11 | 16 | mA |
| 12V Supply Current (Pin 5) | $\overline{\text { BLANK }}=0.8 \mathrm{~V}$ | 9 | 13 | 17 | mA |
| Logic "1" Input Current (Pins 1, 2, 8, 9, 11-19) | Input Voltage $=5.0 \mathrm{~V}$ |  | 0 | 10 | $\mu \mathrm{A}$ |
| Logic "0" Input Current (Pins 1, 2, 8, 9, 11-19) | Input Voltage $=0.3 \mathrm{~V}$ |  | -0.01 | -0.18 | mA |
| $\begin{gathered} \text { Output Offsets } \\ \Delta V_{Y} \\ \Delta V_{R-Y} \\ \Delta V_{B-Y} \\ \hline \end{gathered}$ | $\mathrm{R}, \mathrm{G}, \mathrm{B},=0.8 \mathrm{~V}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 50 \\ & \pm 50 \\ & \pm 50 \\ & \hline \end{aligned}$ | mV <br> mV <br> mV |
| R-Y Full Scale, $\left(\Delta V_{R-Y}\right)_{F S}$ | $\mathrm{R}=2 \mathrm{~V} ; \mathrm{G}, \mathrm{B}=0.8 \mathrm{~V}$ | 1.0 | 1.23 | 1.4 | V |
| $B-Y$ Full Scale, $\left(\Delta V_{B-Y}\right)_{\text {FS }}$ | $B=2 \mathrm{~V} ; \mathrm{R}, \mathrm{G}=0.8 \mathrm{~V}$ | 0.7 | 0.87 | 1.0 | V |
| $\begin{gathered} \text { Green Full Scale } \\ \Delta V_{R-Y} \\ \Delta V_{B-Y} \end{gathered}$ | $\mathrm{G}=2 \mathrm{~V} ; \mathrm{R}, \mathrm{B}=0.8 \mathrm{~V}$ | $\begin{aligned} & -0.85 \\ & -0.45 \end{aligned}$ | $\begin{array}{r} -1.03 \\ -0.58 \\ \hline \end{array}$ | $\begin{array}{r} -1.2 \\ -0.7 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{gathered} Y \text { Full Scale } \\ \left(\Delta V_{Y}\right)_{F S} \\ \Delta V_{R-Y} \\ \Delta V_{B-Y} \\ \hline \end{gathered}$ | $\mathrm{R}, \mathrm{G}, \mathrm{B}=2 \mathrm{~V}$ | 1.6 | $\begin{gathered} 1.75 \\ 0 \\ 0 \\ \hline \end{gathered}$ | $\begin{gathered} 1.9 \\ \pm 100 \\ \pm 75 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{mV} \\ \mathrm{mV} \\ \hline \end{gathered}$ |
| O Carrier Reference, $\Delta \mathrm{V}_{\mathrm{O}}$ |  | 2.0 | 2.2 | 2.5 | V |
| Blanking Level, $\Delta \mathrm{V}_{Y}$ | $\overline{\text { BLANK }}=0.8 \mathrm{~V}$ |  | 0 | $\pm 50$ | mV |
| Sync Level, $\Delta V_{Y}$ | $\overline{\text { BLANK, }} \overline{\text { SYNC }}=0.8 \mathrm{~V}$ | -0.67 | -0.77 | -0.87 | V |
| NTSC Burst, $\Delta \mathrm{V}_{\mathrm{B}-\mathrm{Y}}$ | $\overline{\text { BLANK, }}$ BURST GATE $=0.8 \mathrm{~V}$ | -0.26 | -0.35 | -0.46 | V |
| $\begin{gathered} \text { PAL Burst } \\ \Delta V_{R-Y} \\ \Delta V_{B-Y} \\ \hline \end{gathered}$ | SW in PAL Position; BLANK, BURST GATE, $\mathrm{H} / 2=0.8 \mathrm{~V}$ | $\begin{array}{r} -0.2 \\ -0.2 \\ \hline \end{array}$ | $\begin{aligned} & -0.25 \\ & -0.25 \\ & \hline \end{aligned}$ | $\begin{aligned} & -0.32 \\ & -0.32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| PAL Inversion Ratio $\left(\Delta V_{R-Y}\right)_{P A L} /\left(\Delta V_{R-Y}\right)_{F S}$ | $R=2 V ; G, B, H / 2=0.8 V$ <br> SW to PAL Position | -0.9 | -1.0 | -1.1 |  |
| $Y$ Linearity Error | Figure $2 b$ Input Connection |  | $\pm 1$ | $\pm 6$ | \%FS |
| Y Switching Times <br> Rise Time, $\mathrm{t}_{\mathrm{R}}$ Fall Time, $\mathrm{t}_{\mathrm{F}}$ Settling Time $\pm 1$ LSB | 15 kHz Square Wave Switching R, G, B in Parallel |  | $\begin{aligned} & 35 \\ & 30 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$, derate based on $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}=150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=65^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Unless otherwise noted, $\overline{B L A N K}, \overline{S Y N C}, \overline{B U R S T}$ GATE $=2 V$ and SW is in NTSC position. All outputs are referenced to the +5 V supply as shown in Figure $2 a$.

Typical Input and Output Waveforms


## Test Circuits



TL/H/7916-2


FIGURE 2b. 8-level Grey Scale Input Connection

FIGURE 2a. 6-Color Input Connection

## Application Notes (Refer to Figure 3)

$\overline{\text { SYNC, }}$, $\overline{B L A N K}$, and $\overline{B U R S T ~ G A T E ~ m a y ~ b e ~ o b t a i n e d ~ f r o m ~ a ~}$ sync generator IC. For PAL operation, the H/2 square wave may be obtained by a $\div 2$ from horizontal sync.
All inputs are low-power TTL compatible. Because of the very low typical input currents, the color inputs may be paralleled in various combinations. For simple color requirements, the Figure $2 a$ input connection may be used to produce the 6 primary and complementary colors listed in Table I, along with black and white. To add complex colors such as those at the bottom of Table I, all 9 input bits may be required separately. When choosing input codes for other colors, always check the new color against both light and dark backgrounds.
All outputs are referenced to the +5 V supply for direct connection to the LM1889. The resistor on the luminance output pin 6 is used to sum the chroma subcarrier from the LM1889 and must be wired as tightly as possible to preserve the video bandwidth. For the addition of sound or a second RF channel, refer to the LM1889 data sheet.

TABLE I. Input Code Examples for Common Colors


## Typical Application



FIGURE 3

## Circuit Description (Refer to Figure 4)

The 3-bit red, green, and blue inputs go to identical 3-bit current-mode digital-to-analog converters (DACs). Each DAC consists of three binary-weighted current sources controlled by diff-amp current switches. The DAC output currents are arbitrarily given a weighting factor of 0.59 , which is the green coefficient in the luminance equation. Portions of the red and blue currents are split off, so that the remaining currents combined with the green current form the luminance current $\mathrm{I}_{\mathrm{Y}}=0.3 \mathrm{I}_{\mathrm{R}}+0.59 \mathrm{I}_{\mathrm{G}}+0.11 \mathrm{I}_{\mathrm{B}}$. $\mathrm{I}_{\mathrm{Y}}$ develops the luminance voltage $\mathrm{V}_{\mathrm{Y}}$ across $\mathrm{R}_{\mathrm{O}}$ in a summing amplifier referenced to the +5 V supply. A current switch operated by pin 8 adds ( - ) sync pulses to the Y output at pin 6.
The portions of red and blue currents previously split off flow through resistors $R_{O} / 0.29$ and $R_{O} / 0.48$, which are weighted to form the red and blue voltages respectively. Since the opposite ends of the 2 resistors are connected to $V_{Y}$, the red and blue voltages across the resistors subtract from $V_{Y}$ to develop the color difference voltages $V_{Y-R}$ and $\mathrm{V}_{\mathrm{Y}-\mathrm{B}} \mathrm{V}_{\mathrm{Y}-\mathrm{B}}$ is coupled through a X .56 gain, 5 V -referenced inverting amplifier to the B-Y output at pin 4. V $\mathrm{V}_{\mathrm{Y} \text {-R }}$ feeds parallel inverting and non-inverting unity gain amplifiers which allow either polarity to be coupled to the R-Y output pin 3 . Switching between the 2 amplifiers is controlled by a current switch activated by the H/2 pin 2. A ( - ) burst gate pulse on pin 1 controls current switches which add the burst pulse components to the B-Y and R-Y outputs.

The requirements for PAL and NTSC encoding differ in the areas of burst gate operation and R-Y polarity, both of which are controlled via pin 2 as follows:
PAL, pin 2 fed by a half-line frequency TTL square wave-in this mode a PNP switch between pin 2 and +5 V is held off continuously, which results in equal burst pulse components on the B-Y and R-Y outputs. In addition, the H/2 square wave causes the R-Y output polarity to reverse every line. (When fed to the LM1889 chroma modulator this causes the phase of the R-Y subcarrier to change $180^{\circ}$ as required in PAL.)
NTSC, pin 2 tied through an external resistor to +12 V -this turns on the PNP switch continuously, which eliminates the burst pulse on the R-Y output and increases the amplitude of the B-Y pulse. Since pin 2 is being held high, the R-Y output is locked in the positive polarity.
Blanking is activated by a low on pin 9, which de-biases the left side of the DAC diff-amps, so that $I_{R}=I_{G}=I_{B}=0$ independent of the input states. When blanked, the $\mathrm{Y}, \mathrm{B}-\mathrm{Y}$ and $\mathrm{R}-\mathrm{Y}$ outputs all go to +5 V . An additional amplifier produces a 0 carrier reference voltage at pin 7 which is $25 \%$ above the peak white voltage on the $Y$ output, relative to +5 V .


National
Semiconductor

## LM1889 TV Video Modulator

## General Description

The LM1889 is designed to interface audio, color difference, and luminance signals to the antenna terminals of a TV receiver. It consists of a sound subcarrier oscillator, chroma subcarrier oscillator, quadrature chroma modulators, and RF oscillators and modulators for two low-VHF channels.
The LM1889 allows video information from VTR's, games, test equipment, or similar sources to be displayed on black and white or color TV receivers. When used with the MM57100 and MM53104, a complete TV game is formed.

## Block Diagram



TL/H/7917-1
Order Number LM1889N See NS Package Number N18A

## Features

- dc channel switching
- 12V to 18 V supply operation
- Excellent oscillator stability
- Low intermodulation products
- 5 Vp -p chroma reference signal
- May be used to encode composite video


## DC Test Circuit



TL/H/7917-2

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage V14, V16 max

$$
\begin{array}{r}
19 \mathrm{~V}_{\mathrm{DC}} \\
1800 \mathrm{~mW}
\end{array}
$$

Power Dissipation Package (Note 1)
Operating Temperature Range

| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :---: | ---: |
| Chroma Osc Current $\mathrm{I}_{17}$ max | $10 \mathrm{~mA} \mathrm{DC}_{\mathrm{DC}}$ |
| (V16-V15) max | $\pm 5 \mathrm{VDC}$ |
| (V14-V10) max | 7 V |
| (V14-V11) max | 7 V |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (dc Test Circuit, All SW Normally Pos. $1, \mathrm{~V}_{\mathrm{A}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{C}}=12 \mathrm{~V}$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current |  | 20 | 35 | 45 | mA |
| $\Delta l_{15}$ | Sound Oscillator, Current Change | Change $\mathrm{V}_{\mathrm{A}}$ from 12.5 to 17.5V | 0.3 | 0.6 | 0.9 | mA |
| V17 | Chroma Oscillator Balance |  | 9.5 | 11.0 | 12.5 | V |
| V13 | Chroma Modulator Balance |  | 7.0 | 7.4 | 7.8 | V |
| $\Delta \mathrm{V} 13$ | R-Y Modulator Output Level | SW 3, Pos. 2, Change SW 1 from Pos. 1 to Pos. 2 | 0.6 | 0.9 | 1.2 | V |
| $\Delta \mathrm{V} 13$ | B-Y Modulator Output Level | SW 3, Pos. 2, Change SW 2 from Pos. 1 to Pos. 2 | 0.6 | 0.9 | 1.2 | V |
| $\Delta \mathrm{V} 13 / \Delta \mathrm{V} 3$ | Chroma Modulator Conversion Ratio | SW 3, Pos. 2, Change SW 0 from Pos. 1 to Pos. 2 Divide $\Delta \mathrm{V} 13$ by $\Delta \mathrm{V} 3$ | 0.45 | 0.70 | 0.95 | V/V |
| V8, V9 | Ch. A Oscillator "OFF" Voltage | SW 4, Pos. 2 |  | 1.0 | 3.0 | V |
| 19 | Ch. A Oscillator Current Level | $\mathrm{V}_{\mathrm{B}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=13 \mathrm{~V}$ | 3.0 | 4.0 | 5.5 | mA |
| V6, V7 | Ch. B Oscillator "OFF" Voltage |  |  | 1.0 | 3.0 | V |
| $I_{6}$ | Ch. B Oscillator Current Level | $\begin{aligned} & \text { SW 4, Pos. 2, } V_{B}=12 \mathrm{~V}, \\ & V_{C}=13 V \end{aligned}$ | 3.0 | 4.0 | 5.5 | mA |
| $\Delta \mathrm{V} 11 /(\mathrm{V} 13-\mathrm{V} 12)$ | Ch. A Modulator Conversion Ratio | SW 1, SW2, SW 3, Pos. 2, <br> Measure $\Delta \mathrm{V} 11$ (V10) by <br> Changing from $\mathrm{V}_{\mathrm{B}}=12.5 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{C}}=11.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{B}}=11.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=12.5 \mathrm{~V}$ <br> and Divide by V13-V12 | 0.35 | 0.55 | 0.75 | V/V |
| $\Delta \mathrm{V} 10 /(\mathrm{V} 13-\mathrm{V} 12)$ | Ch. B Modulator Conversion Ratio | Divide as Above | 0.35 | 0.55 | 0.75 | V/V |

AC Electrical Characteristics (AC Test Circuit, $\mathrm{V}=15 \mathrm{~V}$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| V17 | Chroma Oscillator Output Level | CLOAD $\leq 20 \mathrm{pF}$ | 4 | 5 |  | Vp-p |
| V15 | Sound Carrier Oscillator Level | Loaded by RC Coupling <br> Network | 2 | 3 | 4 | Vp-p |
| V8, V9 | Ch. 3 RF Oscillator Level | Ch. SW. Pos. 3, f $=61.25 \mathrm{MHz}$, <br> Use FET Probe | 200 | 350 | $\mathrm{mVp-p}$ |  |
| V6, V7 | Ch. 4 RF Oscillator Level | Ch. Sw. Pos. 4, f $=67.25 \mathrm{MHz}$ <br> Use FET Probe | 200 | 350 | $\mathrm{mVp-p}$ |  |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ}$ maximum junction temperature and a thermal resistance of $70^{\circ} \mathrm{C}$ C/W junction to ambient.

## Design Characteristics (AC Test Circuit, $\mathrm{V}=15 \mathrm{~V}$ )

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Typ \& Units \& Parameter \& Typ \& Units \\
\hline \begin{tabular}{l}
Oscillator Supply Dependence \\
Chroma, \(\mathrm{f}_{\mathrm{o}}=3.579545 \mathrm{MHz}\) \\
Sound Carrier, RF \\
Oscillator Temperature Dependence (IC Only) \\
Chroma \\
Sound Carrier \\
RF \\
Chroma Oscillator Output, Pin 17 \\
\(t_{\text {RISE }}\) 10-90\% \\
\(t_{\text {FALL }}, 90-10 \%\) \\
Duty Cycle (+) Half Cycle \\
(-) Half Cycle \\
RF Oscillator Maximum Operating Frequency \\
(Temperature Stability Degraded) \\
Chroma Modulator ( \(\mathrm{f}=3.58 \mathrm{MHz}\) ) \\
B-Y Conversion Gain V13/(V4-V3) \\
R-Y Conversion Gain V13/(V2-V3) \\
Gain Balance \\
Bandwidth
\end{tabular} \& 3
See Curves
0.05
-15
-50
20
30
51
49
100

0.6
0.6
$\pm 0.5$

See Curve \& \[
$$
\begin{array}{|c|}
\hline \mathrm{Hz} / \mathrm{V} \\
\\
\mathrm{ppm} /{ }^{\circ} \mathrm{C} \\
\mathrm{ppm} /{ }^{\circ} \mathrm{C} \\
\mathrm{ppm} /{ }^{\circ} \mathrm{C} \\
\\
\mathrm{~ns} \\
\mathrm{~ns} \\
\% \\
\% \\
\mathrm{MHz} \\
\\
\\
\mathrm{Vp-p} / \mathrm{V} \\
\mathrm{Vp-p} / \mathrm{V} \\
\mathrm{~dB}
\end{array}
$$

\] \& | RF Modulator |
| :--- |
| Conversion Gain, $\mathrm{f}=61.25 \mathrm{MHz}$, |
| VOUT/(V13-V12) |
| 3.58 MHz Differential Gain |
| Differential Phase |
| 2.5 Vp-p Video, 87.5\% mod. |
| Output Harmonics below Carrier |
| 2nd, 3rd |
| 4th and above |
| Input Impedances |
| Chroma Modulator, Pins 2, 4 |
| RF Modulator, Pin 12 |
| Pin 13 | \& \[

$$
\begin{gathered}
10 \\
5 \\
3 \\
\\
-12 \\
-20 \\
\\
500 \mathrm{k} / / 2 \mathrm{pF} \\
1 \mathrm{M} / / 2 \mathrm{pF} \\
250 \mathrm{k} / / 3.5 \mathrm{pF}
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
\mathrm{mVrms} / \mathrm{V} \\
\% \\
\text { degrees } \\
\\
\\
\mathrm{dB} \\
\mathrm{~dB}
\end{gathered}
$$
\] <br>

\hline
\end{tabular}

## AC Test Circuit



TL/H/7917-3

## Typical Performance Characteristics



Sound Carrier Oscillator Supply Dependence

Chroma Modulator Common-Mode Input Range Pins 2, 3, 4


RF Oscillator Frequency Supply Dependence ( $\mathrm{f}_{\mathrm{o}}=\mathbf{6 7 . 2 5} \mathrm{MHz}$ )


Chroma Modulator Transconductance Bandwidth lout ${ }_{13}$ /V1 or 18


RF Modulator
Common-Mode Input Range
Pins 12, 13 (Application Circuit)


TL/H/7917-4

## Circuit Description (Refer to Circuit Diagram)

The sound carrier oscillator is formed by differential amplifier Q3, Q4 operated with positive feedback from the pin 15 tank to the base of Q4.
The chroma oscillator consists of the inverting amplifier Q16, Q17 and Darlington emitter follower Q11, Q12. An external RC and crystal network from pin 17 to pin 18 provides an additional 180 degrees phase lag back to the base of Q17 to produce oscillation at the crystal resonance frequency. (See AC test circuit).
The feedback signal from the crystal is split in a lead-lag network to pins 1 and 18, respectively, to generate the subcarrier reference signals for the chroma modulators. The RY modulator consists of multiplier devices Q29, Q30 and Q21-Q24, while the B-Y modulator consists of Q31, Q32 and Q25-Q28. The multiplier outputs are coupled through a balanced summing amplifier Q37, Q38 to the input of the RF modulators at pin 13. With 0 offset at the lower pairs of the multipliers, no chroma output is produced. However, when either pin 2 or pin 4 is offset relative to pin 3 a subcarrier output current of the appropriate phase is produced at pin 13.

The channel B oscillator consists of devices Q56 and Q57 cross-coupled through level-shift zener diodes Q54 and Q55. A current regulator consisting of devices Q39-Q43 is used to achieve good RF frequency stability over supply and temperature. The channel B modulator consists of multiplier devices Q58, Q59 and Q50-Q53. The top quad is coupled to the channel B tank through isolating devices Q48 and Q49. A dc offset between pins 12 and 13 offsets the lower pair to produce an output RF carrier at pin 10. That carrier is then modulated by both the chroma signal at pin 13 and the video and sound carrier signals at pin 12. The channel A modulator shares pin 12 and 13 buffers Q45 and Q44 with channel B and operates in an identical manner.
The current flowing through channel B oscillator diodes Q54, Q55 is turned around in Q60, Q61 and Q62 to source current for the channel B RF modulator. In the same manner, the channel A oscillator Q71-Q74 uses turn around Q77, Q78 and Q79 to source the channel A modulator. One oscillator at a time may be activated by connecting its tank to supply (see ac test circuit). The corresponding modulator is then activated by its current turn-around, and the other oscillator/modulator combination remains "OFF".

## Circuit Diagram




## Applications Information

## Subcarrier Oscillator

The oscillator is a crystal-controlled design to ensure the accuracy and stability required of the subcarrier frequency for use with television receivers. Lag-lead networks (R2C2 and C1R1) define a quadrature phase relationship between pins 1 and 18 at the subcarrier frequency of 3.579545 MHz . Other frequencies can be used and where high stability is not a requirement, the crystal can be replaced with a parallel resonant L-C tank circuit-to provide a 2 MHz clock, for example. Note that since one of the chrominance modulators is internally connected to the feedback path of the oscillator, operation of the oscillator at other than the correct subcarrier frequency precludes chrominance modulation.
When an external subcarrier source is available or preferred, this can be used instead. For proper modulator operation, a subcarrier amplitude of $500 \mathrm{mVp}-\mathrm{p}$ is required at pins 1 and 18. If the quadrature phase shift networks shown in the application circuit are retained, about $1 \mathrm{Vp}-\mathrm{p}$ subcarrier injected at the junction of C1 and R2 is sufficient. The crystal, C4 and R3 are eliminated and pin 17 provides a $5 \mathrm{Vp}-\mathrm{p}$ signal shifted $+125^{\circ} \mathrm{C}$ from the external reference.

## Chrominance Modulation

The simplest method of chroma encoding is to define the quadrature phases provided at pins 1 and 18 as the color difference axes $R-Y$ and $B-Y$. A signal at pin 2 ( $R-Y$ ) will give a chrominance subcarrier output from the modulator with a relative phase of $90^{\circ} \mathrm{C}$ compared to the subcarrier output produced by a signal at pin 4 (B-Y). The zero signal dc level of the R-Y and B-Y inputs will determine the bias level required at pin 3 . For example, a pin 2 signal that is 1 V positive with respect to pin 3 will give 0.6 Vp -p subcarrier at a relative phase of $90^{\circ} \mathrm{C}$. If pin 2 is 1 V negative with repsect to pin 3, the output is again $0.6 \mathrm{Vp}-\mathrm{p}$, but with a relative phase of $270^{\circ} \mathrm{C}$. When a simultaneous signal exists at pin 4, the subcarrier output level and phase will be the vector sum of the quadrature components produced by pin 2 and 4 inputs. Clearly, with the modulation axes defined as above, a negative pulse on pin 4 during the burst gate period will produce the chrominance synchronizing "burst" with a phase of $180^{\circ}$. Both color difference signals must be dc coupled to the modulators and the zero signal dc level of both must be the same and within the common-mode range of the modulators.
The $0.6 \mathrm{Vp}-\mathrm{p} / \mathrm{V}_{\mathrm{dc}}$ conversion gain of the chrominance modulators is obtained with a $2 \mathrm{k} \Omega$ resistor connected at pin 13. Larger resistor values can be used to increase the gain, but capacitance at pin 13 will reduce the bandwidth. Notice that equi-bandwidth encoding of the color difference signals is implied as both modulator outputs are internally connected and summed into the same load resistor.

## Sound Oscillator

Frequency modulation is achieved by using a 4.5 MHz tank circuit and deviating the center frequency via a capacitor or a varactor diode. Switching a 5 pF capacitor to ground at an audio frequency rate will cause a 50 kHz deviation from 4.5 MHz. A 1 N 5447 diode biassed -4 V from pin 16 will give $\pm 20 \mathrm{kHz}$ deviation with a $1 \mathrm{Vp}-\mathrm{p}$ audio signal. The coupling network to the video modulator input and the varactor diode bias must be included when the tank circuit is tuned to center frequency.
A good level for the RF sound carrier is between $2 \%$ and $20 \%$ of the picture carrier level. For example, if the peak video signal offset of pin 12 with respect to pin 13 is 3 V , this corresponds to a 30 mVrms picture RF carrier. The source impedance at pin 12 is defined by the external $2 \mathrm{k} \Omega$ resistor and so a series network of $15 \mathrm{k} \Omega$ and 24 pF will give a sound carrier level at -32 dB to the picture carrier.

## RF Modulation

Two RF channels are available, with carrier frequencies up to 100 MHz being determined by L-C tank circuits at pins 6 , 7,8 and 9 . The signal inputs (pins 12,13 ) to both modulators are common, but removing the power supply from an RF oscillator tank circuit will also disable that modulator.
As with the chrominance modulators, it is the offset between the two signal input pins that determines the level of RF carrier output. Since one signal input (pin 13) is also internally connected to the chrominance modulators, the $2 \mathrm{k} \Omega$ load resistor at this point should be connected to a bias source within the common-mode input range of the video modulators. However, this bias source is independent of the chrominance modulator bias and where chrominance modulation is not used, the $2 \mathrm{k} \Omega$ resistor is eliminated and the bias source connected directly to pin 13.
To preserve the dc content of the video signal, amplitude modulation of the RF carrier is done in one direction only, with increasing video (toward peak white) decreasing the carrier level. This means the active composite video signal at pin 12 must be offset with respect to pin 13 and the sync pulse should produce the largest offset (i.e., the offset voltage of pin 12 with respect to pin 13 should have the same polarity as the sync pulses.
The largest video signal (peak white) should not be able to suppress the carrier completely, particularly if sound transmission is needed. For example, a signal with 1 V sync amplitude and 2.5 V peak white ( $3.5 \mathrm{Vp}-\mathrm{p}$, negative polarity sync) and a black level at $5 \mathrm{~V}_{\mathrm{dc}}$ will require a dc bias of 8 V on pin 13 for correct modulation. A simple way of obtaining the required offset is to bias pin 13 at $4 \times$ (sync amplitude) from the sync tip level at pin 12.

## Applications Information (Continued)

## Split Power Supplies

The LM1889 is designed to operate over a wide range of supply voltages so that much of the time it can utilize the signal source power supplies. An example of this is shown in Figure 2 where the composite video signal from a character generator is modulated onto an RF carrier for display on a conventional home TV receiver. The LM1889 is biased between the -12 V and +5 V supplies and pin 13 is put at ground. A $9.1 \mathrm{k} \Omega$ resistor from pin 12 to -12 V dc offsets the video input signal (which has sync tips at ground) to establish the proper modulation depth $-\mathrm{R} 1 / \mathrm{R} 2=\mathrm{V}_{\mathrm{IN}} / 12$ $\times 0.875$. This design is for monochrome transmission and features an extremely low external parts count.

## DC Clamped Inputs

Utilizing a DC clamp will make matching the LM1889 to available signal generator outputs a simple process. Figure 3 shows the LM1889 configured to accept the composite video patterns available from a Tektronix Type 144 generator that has black level at ground and negative polarity syncs. In this application, the chroma oscillator amplifier is used to provide a gain of two. The 100k pot adjusts the overall DC level of the amplified signal which determines the modulation depth of the RF output. Clamping the input requires a minimum of DC correction to obtain the correct DC output level. This allows the adjustment to be a high impedance that will have minimum effect on the amplifier closed loop gain.


TL/H/7917-7
FIGURE 1. Luminance and Chrominance Encoding Composite Video or RF Output

Applications Information (Continued)


FIGURE 2. Low-Cost Monochrome Modulator for Character Generator Display


FIGURE 3. DC Clamped Modulator for NTSC Pattern Generators

## LM2889 TV Video Modulator

## General Description

The LM2889 is designed to interface audio and video signals to the antenna terminals of a TV receiver. It consists of a sound subcarrier oscillator and FM modulator, video clamp, and RF oscillators and modulators for two low-VHF channels.
The LM2889 allows video information from VTRs, video disk systems, games, test equipment, or similar sources to be displayed on black and white or color TV receivers.

## Features

- Pin for pin compatible with LM1889 RF section
- Low distortion FM sound modulator (less than $1 \%$ THD)
- Video clamp for AC-coupled video
- Low sound oscillator harmonic levels
- 10V to 16 V supply operation
- DC channel switching
- Excellent oscillator stability
- Low intermodulation products

Block and Connection Diagrams (Dual-In-Line Package)


DC Test Circuit


## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
$18 V_{D C}$
700 mW
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| (V14-V13) Max | $\pm 5 \mathrm{~V}_{\mathrm{DC}}$ |
| (V12-V8) Max | $7 \mathrm{~V}_{\mathrm{DC}}$ |
| (V12-V9) Max | $7 \mathrm{~V}_{\mathrm{DC}}$ |
| Lead Temperature (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

( DC test circuit, all switches normally pos. $1, \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{C}}=10 \mathrm{~V}$ )

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current Is |  | 10 | 16 | 25 | mA |
| Sound Oscillator Current $\Delta l_{13}$ | Change $\mathrm{V}_{\mathrm{A}}$ from -2 V to +2 V | 0.2 | 0.35 | 0.6 | mA |
| Sound Osciliator Zener Current $\mathrm{I}_{13}$ |  |  | 0.85 |  | mA |
| Sound Modulator Audio Current $\Delta l_{13}$ | Change SW2 from Pos. 1 to Pos. 2 |  | 0.9 |  | mA |
| Video Clamp Voltage V2 <br> Unloaded <br> Loaded | SW3 Pos. 3 | 5.0 | $\begin{gathered} 5.25 \\ 5.1 \\ \hline \end{gathered}$ | 5.5 | $V_{D C}$ <br> $V_{D C}$ |
| Video Clamp Capacitor Discharge Current (VS-V2)/105 | SW3 Pos. 2 |  | 20 |  | $\mu \mathrm{A}$ |
| Ch. A Oscillator OFF Voltage, V6, V7 | SW1 Pos. 2 |  | 2 |  | $m V_{D C}$ |
| Ch. A Oscillator Current Level $1_{7}$ | $\mathrm{V}_{\mathrm{B}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=11 \mathrm{~V}$ | 2.5 | 3.5 | 5.0 | mA |
| Ch. B Oscillator OFF Voltage V4, V5 |  |  | 2 |  | $m V_{D C}$ |
| Ch. B Oscillator Current Level $\mathrm{I}_{4}$ | SW1 Pos. 2, $\mathrm{V}_{\mathrm{B}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=11 \mathrm{~V}$ | 2.5 | 3.5 | 5.0 | mA |
| Ch. A Modulator Conversion Ratio $\Delta \mathrm{V} 9 /(\mathrm{V} 11-\mathrm{V} 10)$ | Measure $\Delta \mathrm{V} 9$ by Changing from $\begin{aligned} & V_{B}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=11 \mathrm{~V}, \text { to } \mathrm{V}_{\mathrm{B}}=11 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{C}}=10 \mathrm{~V} \text {; Divide by } \mathrm{V} 11-\mathrm{V} 10 \end{aligned}$ | 0.3 | 0.50 | 0.75 | V/V |
| Ch. B Modulator Conversion Ratio $\Delta \mathrm{V} 8 /(\mathrm{V} 11-\mathrm{V} 10)$ | SW1 Pos. 2, Measure $\Delta V 8$ by Changing from $V_{B}=10 \mathrm{~V}, V_{C}=11 \mathrm{~V}$, to $\mathrm{V}_{\mathrm{B}}=11 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=10 \mathrm{~V}$; Divide by V11-V10 | 0.3 | 0.50 | 0.75 | V/V |

## AC Electrical Characteristics (AC test circuit, $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ )

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Sound Carrier Oscillator Level (V13) |  |  | 3.4 |  | Vp-p |
| Sound Modulator Deviation | $\Delta f / \Delta V_{I N}$, SW1 Pos. 2, Change $V_{I N}$ from 1.4 V to 1.0 V , Measure $\Delta f$ at Pin 13, Divide as Shown |  | 250 |  | Hz/mV |
| Ch. 3 RF Oscillator Level $\nu 6, \nu 7$ | Ch. Sw. Pos. 3, f=61.25 MHz, Use FET Probe |  | 550 |  | mVp-p |
| Ch. 4 RF Oscillator Level, $\nu 4, \nu 5$, | Ch. Sw. Pos. $4, \mathrm{f}=67.25 \mathrm{MHz}$, Use FET Probe |  | 550 |  | mVp-p |
| RF Modulator Conversion Gain $\nu_{\text {OUT }} /(\mathrm{V} 10-\mathrm{V} 11$ ) | Ch. Sw. Pos. 3, f=61.25 MHz. (Note 2) |  | 10 |  | $\mathrm{mVrms} / \mathrm{V}$ |

[^11]Design Characteristics ( AC test circuit, $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ )

| Parameter | Typ | Units |
| :---: | :---: | :---: |
| Sound Modulator Audio THD at $\pm 25 \mathrm{kHz}$ Deviation, $\mathrm{V}_{\mathrm{IN}}$ must be 1 kHz Source, Demodulate as Shown in Figure 1 | 0.8 | \% |
| Sound Modulator Input Impedance (Pin 1) | 1.5 | k $\Omega$ |
| Sound Modulator Bandwidth | 100 | kHz |
| Oscillator Supply Dependence, Sound Carrier, RF | See Curves |  |
| Oscillator Temperature Dependence (IC Only) Sound Carrier RF | $\begin{aligned} & -15 \\ & -50 \end{aligned}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| RF Oscillator Maximum Operating Frequency (Temperature Stability Degraded) | 100 | MHz |
| RF Modulator Carrier Suppression (Adjust Video Bias for Minimum RF Carrier at vout and Reference to $v_{\text {OUT }}$ with 3V Offset at Pins 10 and 11, See Applications Information, RF Modulation Section) <br> 3.58 MHz Differential Gain <br> Differential Phase <br> 2.5V Vp-p Video, 87.5\% Mod | $\begin{aligned} & 30 \\ & \\ & 5 \\ & 3 \end{aligned}$ | dB <br> \% degrees |
| Output Harmonics below RF Carrier 2nd, 3rd 4th and Above | $\begin{aligned} & -12 \\ & -20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Impedance, Pin 10, Pin 11 | $1 \mathrm{M} \Omega / / 2 \mathrm{pF}$ |  |

## AC Test Circuit



TL/H/5079-2

Test Circuit


TL/H/5079-3
FIGURE 1. 4.5 MHz Sound FM Demodulator
Typical Performance Characteristics (Refer to AC test circuit unless noted)


RF Modulator Common-
Mode Input Range
Pins 10, 11 (Circuit
Diagrams)


RF Oscillator Frequency
Supply Dependence


FM Sound Modulator Dynamic Characteristics


## Circuit Description (Refer to Circuit Diagrams)

The sound carrier oscillator is formed by differential amplifier Q3, Q4 operated with positive feedback from the pin 13 tank to the base of Q4. Frequency modulation is obtained by varying the 90 degree phase shifted current of Q9. Q14's emitter is a virtual ground, so the voltage at pin 1 determines the current R11, which ultimately modulates the collector current of Q9.
The video clamp is comprised of devices Q58-Q60. The clamp voltage is set by resistors R40, R41, R49, and R50. The $\Delta \mathrm{V}_{\mathrm{BE}} /$ R42 current sets the capacitor discharge current. Q59 and the above mentioned resistor string help maintain a temperature stable clamp voltage.
The channel B oscillator consists of devices Q24 and Q25 cross-coupled through level-shift zener diodes Q22 and Q23. A current regulator consisting of devices Q17-Q21 is used to achieve good RF stability over temperature and
supply. The channel B modulator consists of multiplier devices Q28-Q31, Q34 and Q35. The top quad is coupled to the channel B tank through isolating devices Q26 and Q27. A DC potential between pins 10 and 11 offsets the lower pair to produce an output RF carrier at pin 8 . That carrier is then modulated by both the sound subcarrier at pin 10 and the composite video signal at pin 11. The channel A modulator shares pin 10 and 11 buffers, Q32 and Q33, with channel B and operates in an identical manner.
The current flowing through channel $B$ oscillator diodes Q22, Q23 is turned around in Q36-Q38 to source current for the channel B RF modulator. In the same manner, the channel A oscillator Q54-Q57 uses turn-around Q49-Q51 to source the channel A modulator. One oscillator at a time may be activated by its current turn-around, and the other oscillator/modulator combination remains off.

## Circuit Diagrams




## Applications Information

## SOUND FM MODULATOR

Frequency deviation is determined by the $Q$ of the tank circuit at pin 13 and the current entering the audio input, pin 1. This current is set by the input voltage $\mathrm{V}_{\mathbb{I N}}$, the device input impedance ( $1.5 \mathrm{k} \Omega$ ), and any impedance network connected externally. A signal of 60 mVrms at pin 1 will yield about $\pm 25 \mathrm{kHz}$ deviation when configured as shown in Figure 2.

## VIDEO CLAMP

When video is not available at DC levels within the RF modulator common-mode range, or if the $D C$ level of the video is not temperature stable, then it should be AC-coupled as shown in the typical applications circuit (Figure 2). The clamp holds the horizontal sync pulses at 5.2 V for $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$. The clamp coupling capacitor is charged during every sync pulse and discharged when video information is present. The discharge current is approximately $20 \mu \mathrm{~A}$. This current and the amount of acceptable tilt over a line of video determines the value of the coupling capacitor C1. For most applications $1 \mu \mathrm{~F}$ is sufficient.

## Typical Application



TL/H/5079-7
FIGURE 2. Two Channel Video Modulator with FM Sound

## Applications Information (Continued)

When the signal inputs are exactly balanced, ideally there is no RF carrier at the output. Circuit board layout is critical to this measurement. For optimum performance, the output and supply decoupling circuitry should be configured as shown in Figure 3.


TL/H/5079-8
RF decouple supply directly to output ground.
FIGURE 3. Correct RF Supply Decoupling
The video clamp level is derived from a resistive divider connected to supply ( $\mathrm{V}_{\mathrm{S}}$ ). To maintain good supply rejection, pin 10, which is biased externally, should also be referenced to supply (see Figure 2).

## Pin Description (Refer to Figure 2)

Pin 1-Audio Input: Pin 1 is the audio input to the sound FM generator. Frequency deviation is proportional to the signal at this pin. A pre-emphasis network comprised of R1, C 2 , and the device input impedance yields the following response with an 80 mVrms audio input.


TL/H/5079-9
Increasing R1 lowers the boost frequency, and decreases deviation below the boost frequency. Increasing C2 only lowers the boost frequency. C1 is a coupling capacitor, and must be a low impedance compared to the sum of R1 and the device input impedance ( $1.5 \mathrm{k} \Omega$ ).

Pin 2-Video Clamp: The video clamp restores the DC component to AC-coupled video. The video is AC-coupled to the clamp via C3. Decreasing C3 will cause a larger tilt between vertical sync pulses in the clamped video waveform.
Pin 3-Ground: Although separate on the chip level, all ground terminate at pin 3.
Pins 4/5-Channel 4 Oscillator: Pins 4 and 5 are the collector outputs of the channel 4 oscillator. L1 and C5 set the oscillator frequency defined by $\mathrm{f}_{\mathrm{O}}=0.159 / \sqrt{\overline{\mathrm{LC}} 5}$. Increasing L1 will decrease the oscillator frequency while decreasing L1 will increase the oscillator frequency. Decreasing C5 will increase the oscillator frequency and lower the tank $Q$ causing possible drift problems. R2 and R3 are the oscillator loads which determine the oscillator amplitude and the tank Q. Increasing these resistors increases the $Q$ and the oscillator amplitude, possibly overdriving the RF modulator, which will increase output RF harmonics. Decreasing R2 and R3 reduces the tank $Q$ and may cause increased drift. C4 is an RF decoupling capacitor. Increasing C4 may result in less effective decoupling at RF. Decreasing C4 may introduce RF to supply coupling.
Pins 6/7-Channel 3 Oscillator; Pins 6 and 7 are the channel 3 oscillator outputs. Every component at these pins has the same purpose and effect as those at pins 4 and 5.
Pin 8-Channel 4 RF Output: Pin 8 is the channel 4 RF output and R13 is the load resistor. The RF signal is AC coupled via C15 to the output filter which is a two channel VSB filter. L5 is parallel resonant with the filter input capacitance minimizing loss in the output network. R14 terminated the filter output.
Pin 9-Channel 3 RF Output: Pin 9 is the channel 3 RF output with all components performing the same functions as those in the pin 8 description.
Pin 10-RF Modulator Sound Subcarrier Input: Pin 10 is one of the RF modulator inputs and may be used for video or sound. It is used as a sound subcarrier input in Figure 2. R8, R9, and R10 set the DC bias on this pin which determines the modulation depth of the RF output (see Application Notes). R12 and C11 AC-couple the sound subcarrier from the sound modulator to the RF modulator. R12 and R11 form a resistive divider that determines the level of sound at pin 10; which in turn sets the picture carrier to sound subcarrier ratio. Increasing the ratio of R11/R12 will increase the sound subcarrier at the output. C10 forms an AC ground, preventing R8, R9, and R10 from having any effects on the circuit other than setting the DC potential at pin 10. R11 and R12 also effect the FM sound modulator (see pin 13 description).

## Pin Description (Continued)

Pin 11-Video Input: Pin 11, when configured as shown, is the RF modulator video input. In this application, video is coupled directly from the video clamp. Alternatively, video could be DC-coupled directly to pin 11 if it is already within the DC common-mode input range of the RF modulator (see curves). In any case, the video sync tip at pin 11 must have a constant DC level independent of video content. Because of circuit symmetry, pins 10 and 11 may be interchanged.
Pin 12-RF Supply: Pin 12 is the RF supply, with C12 and C7 serving as RF decouple capacitors. Increasing C12 or C7 may result in less effective RF decoupling, while decreasing them may cause supply interaction. It is important that C 7 be grounded at the RF output ground.
Pin 13-Sound Tank: Pin 13 is the collector output of the sound oscillator. L3 and C13 determine the oscillating frequency by the relationship $\mathrm{f}_{\mathrm{O}}=0.159 / \sqrt{\overline{\mathrm{LBC} 13}}$. Increasing L3 or C13 will lower the operating frequency, while decreasing them will raise the frequency. L3 and C13 also help define the Q of the tank, on which FM modulator deviation level depends. As C13 increases, Q increases, and frequency deviation decreases. Likewise, decreasing C13 increases deviation. The other factor concerning $Q$ is the
external resistance across the tank. The series combination $R 11+R 12$ usually dominates the tank $Q$. Decreasing this resistive network will decrease $Q$ and increase deviation. It should be noted that because the level of phase modulation of the 4.5 MHz signal remains constant, variation in $Q$ will not effect distortion of the frequency modulation process if the audio at pin 1 is left constant. The amplitude of the sound subcarrier is directly proportional to $Q$, so increasing the unloaded $Q$ or either of the resistors mentioned above will increase the sound subcarrier amplitude. For proper operation of the frequency modulator, the sound subcarrier amplitude should be greater than $2 \mathrm{Vp}-\mathrm{p}$.
Pin 14-Sound Supply: Pin 14 is the sound supply and C14 is an RF decouple capacitor. Decreasing C14 may result in increased supply interaction.

## Printed Circuit Layout

Printed circuit board layout is critical in preventing RF feedthrough. The location of RF bypass capacitors on supply is very important. Figure 4 shows an example of a properly layed out circuit board. It is recommended that this layout be used.


TL/H/5079-10
FIGURE 4. Printed Circuit Board and Component Diagram (Component Side 1X)

Section 4 Motion Control

## Section 4 Contents

Selection Guide ..... 4-3

* LM621 Brushless Motor Commutator TC ..... 4-4
* LM622 Pulse Width Modulator ..... 4-15
* LM628 Precision Motion Controller ..... 4-16
* LM1Driver ..... 4-17
* LM18298 Dual Full-Bridge Driver ..... 4-23


# Motion Control Selection Guide 

## Dedicated Motor Control Functions

| Part Number | Function | Features |
| :---: | :---: | :---: |
| LM621 | Brushless D.C. Motor | Deadband Timer for Direction Reversal 40V Max. Operation <br> 35 mA Outputs for Direct Drive of Bipolar Power Transistors |
| LM628 | High Performance Position Control for D.C. and Brushless D.C. Motors | On Board 32-Bit Incremental Shaft Encoder Interface $256 \mu$ s Loop Time <br> Automatic Trajectory Generator <br> Velocity Programmable "On-the-Fly" <br> Internal Programmable PID Filter <br> Convenient 8-Bit Host Interface <br> 8-Bit or 12-Bit Port to DAC (LM628) <br> 8-Bit PWM Output (LM629) |
| LM622 | P.W.M. Controller for Brushless and Brush D.C. Motors | Flexible Output Structure Drives H-Switches or Commutators Precision On-Board Reference <br> Flexible Error Amp/Feedback Structure |

## H-Switches

| Output Current (Amps) |  | Device | Supply Voltage (Max) | Full Current Saturation Voltage |  | Operating <br> Temp. <br> Range | Package | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Peak (Typical) | Continuous (Max) |  |  | Source (Max) | $\begin{gathered} \text { Sink } \\ \text { (Max) } \\ \hline \end{gathered}$ |  |  |  |
| 4 | 2 | LM18298 | 50 | 2.8 | 2.6 | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | 15-Pin TO-220 | Quad $1 / 2 \mathrm{H}$ Switch |
| 1.5 | 1 | LM18293 | 36 | 1.8 | 1.8 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Pin DIP | Dual Full H Switch |

## Power Op-Amps*

| Output Current Amps |  | Device | Supply Voltage (Max) | Input <br> Offset <br> Voltage <br> (Max) | Quiescent Current | Slew <br> Rate <br> (Typical) | Operating Temp. Range | Package | Features |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Peak (Typical) | Continous (Max) |  |  |  |  |  |  |  |  |
| 3 | 1.5 | LM675 | 60 | 10 mV | 50 mA | $8 \mathrm{~V} / \mu \mathrm{s}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 5-Pin TO-220 | Thermal Parole |
| 15 | 10 | LM12L | 60 | 15 mV | 80 mA | $9 \mathrm{~V} / \mu \mathrm{s}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 4-Pin TO-3 | Fully Protected |
| 15 | 10 | LM12CL | 60 | 20 mV | 120 mA | $9 \mathrm{~V} / \mu \mathrm{s}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 4-Pin TO-3 | Fully Protected |
| 15 | 10 | LM12 | 80 | 15 mV | 80 mA | $9 \mathrm{~V} / \mu \mathrm{s}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 4-Pin TO-3 | Fully Protected |
| 15 | 10 | LM12C | 80 | 20 mV | 120 mA | $9 \mathrm{~V} / \mu \mathrm{s}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 4-Pin TO-3 | Fully Protected |
| 1 | 0.5 | LM18272 | 28 | 100 mV | 15 mA (Typ) | $0.5 \mathrm{~V} / \mu \mathrm{s}$ | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Pin DIP | Dual (Bridge) |

[^12]National
Semiconductor

## LM621 Brushless Motor Commutator IC

## General Description

The LM621 is a bipolar IC designed for commutation of brushless DC motors. The part is compatible with both three- and four-phase motors. It can directly drive the power switching devices used to drive the motor. The LM621 provides an adjustable dead-time circuit to eliminate "shootthrough" current spiking in the power switching circuitry. Operation is from a 5 V supply, but output swings of up to 40 V are accommodated. The part is packaged in an 18-pin, dual-in-line package.

## Features

- Adjustable dead-time feature eliminates current spiking
- On-chip clock oscillator for dead-time feature
- Outputs drive bipolar power devices (up to 35 mA base current) or MOSFET power devices
- Compatible with three- and four-phase motors ...
- Bipolar drive to delta- or Y-wound motors
- Unipolar drive to center-tapped Y -wound motors
- Supports 30- and 60-degree shaft position sensor placements for three-phase motors
- Supports 90 -degree sensor placement for four-phase motors
- Directly interfaces to pulse-width modulator output(s) via OUTPUT INHIBIT (PWM magnitude) and DIRECTION (PWM sign) inputs
- Direct interface to Hall sensors
- Outputs are current limited

■ Undervoltage lockout

## Connection Diagram



$$
\begin{aligned}
& \text { Absolute Maximum Ratings (See Notes) } \\
& \text { If Military/Aerospace specified devices are required, } \\
& \text { contact the National Semiconductor Sales Office/ } \\
& \text { Distributors for availability and specifications. }
\end{aligned}
$$

## Electrical Characteristics (See Notes)

| Parameter | Conditions | Typ | Tested Limits | Design <br> Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DECODER SECTION |  |  |  |  |  |
| High Level Input Voltage HS1, HS2, HS3: 30/60 SELECT: |  |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\vee$ min <br> $\vee$ min |
| $\begin{aligned} & \text { High Level Input Current } \\ & \text { HS1, HS2, HS3: } \\ & 30 / \overline{60} \text { SELECT: } \end{aligned}$ | $\begin{aligned} & V_{I H}=V_{C C 1} \\ & V_{I H}=V_{C C 1} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ | $\begin{array}{r} 200 \\ 240 \\ \hline \end{array}$ | $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ max |
| $\begin{aligned} & \text { Low Level Input Voltage } \\ & \text { HS1, HS3 and HS2 } \\ & \text { HS1, HS3 and HS2 } \\ & 30 / \overline{60} \text { Select } \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 / \overline{60}=5 \mathrm{~V} \\ & 30 / \overline{60}=0 \mathrm{~V} \\ & H_{\mathrm{SI}}=H_{\mathrm{S} 3}=5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\checkmark$ max <br> $V$ max <br> $V_{\text {max }}$ |
| Low Level Input Current HS1 and HS3: HS2: $30 / \overline{60}$ SELECT | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=0.35 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & -400 \\ & -100 \\ & -700 \end{aligned}$ | $\begin{aligned} & -600 \\ & -200 \\ & -800 \end{aligned}$ | $\mu \mathrm{A}$ max $\mu A$ max $\mu \mathrm{A}$ max |
| Input Clamp Voltage (Pins 2, 3, 5, 6, 7, 8, 17) | $\begin{aligned} & \mathrm{I}_{\mathrm{in}}=1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{in}}=-1 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} \left(\mathrm{V}_{\mathrm{CC} 1}+0.7\right) \\ (-0.6) \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Leakage Current Sinking Outputs Sourcing Outputs | Outputs Off $\begin{aligned} & \mathrm{V}_{\mathrm{CC2}}=40 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OUT}}=40 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.2 \\ -0.2 \\ \hline \end{gathered}$ |  | 1.0 $-1.0$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Short-Circuit Current Sinking Outputs Sourcing Outputs | $\begin{aligned} & V_{C C 2}=10 \mathrm{~V} \\ & V_{\text {OUT }}=10 \mathrm{~V} \\ & V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 50 \\ -50 \\ \hline \end{array}$ | $\begin{array}{r} 35 \\ -35 \\ \hline \end{array}$ |  | mA min <br> mA min |
| $V_{\text {sat }}$ (sinking) <br> $V_{\text {drop }}$ (sourcing) $=\left(V_{C C 2}-V_{\text {OUT }}\right)$ | $\begin{aligned} & I=20 \mathrm{~mA} \\ & \mathrm{I}=-20 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 0.83 \\ 1.7 \\ \hline \end{gathered}$ |  | $\begin{array}{r} 1.00 \\ 2.00 \\ \hline \end{array}$ | $\checkmark$ max <br> V max |
| Output Rise Time | (sourcing) $C_{L}<10 \mathrm{pF}$ | 50 |  |  | ns |
| Output Fall Time | (sinking) $C_{L} \leq 10 \mathrm{pF}$ | 50 |  |  | ns |
| Propagation Delay (Hall Input to Output) | Dead-Time Off | 200 |  |  | ns |


| Parameter | Conditions | Typ | Tested Limits | Design Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DEAD-TIME SECTION |  |  |  |  |  |
| High Level Input Voltage DIRECTION: <br> OUTPUT INHIBIT: DEAD-TIME ENABLE: | Pin $3=0 V$ <br> Pin $17=0 \mathrm{~V}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $V$ min <br> $\checkmark$ min <br> $V$ min |
| High Level Input Current DIRECTION: OUTPUT INHIBIT: DEAD-TIME ENABLE: | $\begin{aligned} & V_{\text {in }}=5 \mathrm{~V} \\ & \operatorname{Pin} 3=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 60 \\ 200 \end{gathered}$ | $\begin{aligned} & 150 \\ & 100 \\ & 300 \end{aligned}$ | $\mu \mathrm{A}$ max $\mu A \max$ $\mu \mathrm{A}$ max |
| Low Level Input Voltage DIRECTION: OUTPUT INHIBIT: DEAD-TIME ENABLE: | Pin $3=0 V$ |  | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.2 \end{aligned}$ | $\checkmark$ max <br> $V$ max <br> $V$ max |
| Low Level Input Current DIRECTION: OUTPUT INHIBIT: DEAD-TIME ENABLE: | $\begin{aligned} & V_{\text {in }}=0.6 \mathrm{~V} \\ & V_{\text {in }}=0.6 \mathrm{~V} \\ & V_{\text {in }}=0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & -100 \\ & -60 \\ & -200 \\ & \hline \end{aligned}$ | $\begin{aligned} & -150 \\ & -100 \\ & -300 \end{aligned}$ | $\mu A \max$ $\mu A$ max $\mu A$ max |
| Propagation Delays (Inputs to Outputs) OUTPUT INHIBIT DIRECTION | Dead-Time Off, ( $\operatorname{Pin} 3=0 \mathrm{~V}$ ) | $\begin{aligned} & 200 \\ & 200 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Minimum Clock Period, TCLK (Note 3) | $\begin{aligned} & \mathrm{R}=11 \mathrm{k} \Omega \\ & \mathrm{C}=200 \mathrm{pF} \end{aligned}$ | 2.2 |  |  | $\mu \mathrm{S}$ |
| Clock Accuracy $f=100 \mathrm{kHz}$ | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \\ & \mathrm{C}=400 \mathrm{pF} \end{aligned}$ | $\pm 3$ |  |  | \% |
| Minimum Dead-Time Minimum Dead-Time | Dead-Time Off Dead-Time On | $\begin{gathered} 15 \\ 2 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \mathrm{ns} \\ \mathrm{~T}_{\mathrm{CLK}} \\ \hline \end{gathered}$ |
| COMPLETE CIRCUIT |  |  |  |  |  |
| Total Current Drains ICC1 ${ }^{\mathrm{l}} \mathrm{CC1}$ lec2 ICC2 | Outputs Off $V_{C C 2}=40 \mathrm{~V}$ | $15$ $3$ | $\begin{gathered} 10 \\ 22 \\ 2 \\ 6 \\ \hline \end{gathered}$ | $30$ $9$ | mA min mA max mA min mA max |
| Undervoltage Lockout $V_{C C 1}$ |  | 3.6 | 3.0 |  | $V_{\text {MAX }}$ |

Note 1. Unless otherwise noted ambient temperature $\left(T_{A}\right)=25^{\circ} \mathrm{C}$.
Note 2. Unless otherwise noted: $\mathrm{V}_{\mathrm{CC} 1}=+5.0 \mathrm{~V}$, "recommended operating range $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V " $\mathrm{V}_{\mathrm{CC} 2}=+10.0 \mathrm{~V}$, ambient temperature $=25^{\circ} \mathrm{C}$.
Note 3. Clock oscillator period, $T_{C L K}=R C$, where $T_{C L K}$ is in $\mu \mathrm{s}, \mathrm{R}$ is in $\mathrm{k} \Omega$, and $C$ is pF . Also see selection graph in Typical Characteristics for determining values of $R$ and $C$. Note that the value of $R$ should be no less than $11 \mathrm{k} \Omega$ and $C$ no less than 200 pF .
Note 4. Tested limits are guaranteed and $100 \%$ production tested.
Note 5. Design limits are guaranteed (but not $100 \%$ production tested) at the indicated temperature and supply voltages. These limits are not used to calculate outgoing quality levels.
Note 6. Specifications in boldface apply over junction temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
Note 7. Typical Thermal Resistances $\mathrm{O}_{\mathrm{JA}}$ (see Note 8):

| N pkg, board mounted | $110^{\circ} \mathrm{C} / \mathrm{W}$ |
| :--- | :--- |
| N pkg, socketed | $118^{\circ} \mathrm{C} / \mathrm{W}$ |

Note 8. Package thermal resistance indicates the ability of the package to dissipate heat generated on the die. Given ambient temperature and power dissipation, the thermal resistance parameter can be used to determine the approximate operating junction temperature. Operating junction temperature directly effects product performance and reliability.
Note 9. This part specifically does not have thermal shutdown protection to avoid safety problems related to an unintentional restart due to thermal time constant variations. Care should be taken to prevent excessive power dissipation on the die.
Note 10: Human body model, 100 pF , discharged through a $1500 \Omega$ resistor.

## Typical Performance Characteristics




Typ. $\mathrm{V}_{\text {sat }}$ vs $\mathrm{I}_{\text {out sink }}$ Typ. $\mathrm{V}_{\text {drop }}$ Vs $\mathrm{I}_{\text {out source }}$ ( $@_{A}=25^{\circ} \mathrm{C}$ )


TL/H/8679-2

## Description of Inputs and Outputs

Pin 1: $\mathbf{V}_{\mathbf{C C} 1}(+5 \mathrm{~V})$. The logic and clock power supply pin.
Pin 2: DIRECTION. This input determines the direction of rotation of the motor; ie., clockwise vs. counterclockwise. See truth table.
Pin 3: DEAD-TIME ENABLE. This input enables or disables the dead-time feature. Connecting +5 V to pin 3 enables dead-time, and grounding pin 3 disables it. Pin 3 should not be allowed to float.
Pin 4: CLOCK TIMING. This pin provides for connecting an external resistor and capacitor to control the period of the clock oscillator, which determines the amount of dead-time. See Figure 4 and text.
Pins 5 thru 7: HS1, HS2, and HS3 (Hall-sensor inputs). These inputs receive the rotor-position sensor inputs from the motor. Three-phase motors provide all three signals; four phase motors provide only two, one of which is connected to both HS2 and HS3.
Pin 8: $\mathbf{3 0} / \overline{\mathbf{6 0}}$ SELECT. This input is used to select the required decoding for three-phase motors; ie, either " 30 -degree" $(+5 \mathrm{~V})$ or " 60 -degree" (ground). Connect pin 8 to +5 V when using a four-phase motor.
Pin 9: LOGIC GROUND. Ground for the logic power supply.

Pin 10: POWER GROUND. Ground for the output buffer supply.
Pins 11 thru 13: SOURCE OUTPUTS. The three currentsourcing outputs which drive the external power devices that drive the motor.
Pins 14 thru 16: SINK OUTPUTS. The three current-sinking outputs which drive the external power devices that drive the motor.
Pin 17: OUTPUT INHIBIT. This input disables the LM621 outputs. It is typically driven by the magnitude signal from an external sign/magnitude PWM generator. Pin $17=+5 \mathrm{~V}=$ outputs off.
Pin 18: $\mathrm{V}_{\mathrm{CC} 2}(+5$ to +40 V ). This is the supply for the collectors of the three current-sourcing outputs (pins 11 thru 13). When driving MOSFET power devices, pin 18 may be connected to a voltage source of up to +40 V to achieve sufficient output swing for the gate. When driving bipolar power devices, pin 18 should be connected to +5 V to minimize on-chip power dissipation. Undervoltage lockout automatically shuts down all outputs if the $\mathrm{V}_{\mathrm{CC} 1}$ supply is too low. All outputs will be off if $\mathrm{V}_{\mathrm{CC} 1}$ falls below the undervoltage lockout voltage.

## Functional Description

The commutation decoder receives Hall-sensor inputs HS1, HS2, and HS3 and a $30 / \overline{60}$ SELECT input. This block decodes the gray-code sequence to the required motor-drive sequence.
The dead-time generator monitors the DIRECTION input and inhibits the outputs (pins 11 thru 16) for a time sufficient to prevent current-spiking in the external power switches when the direction is reversed.
The six chip outputs drive external power switching devices which drive the motor. Three outputs source current; the remaining three sink current. The output transistors provide up to 50 mA outputs for driving devices, or up to 40 V output swings for driving MOSFETs. The LM621 logic is powered from 5 V .
The undervoltage lockout section monitors the $V_{C C}$ supply and if the voltage is not sufficient to permit reliable logic operation, the outputs are shutdown.

## Three-Phase Motor Commutation

There are two popular conventions for establishing the relative phasing of rotor-position signals for three-phase motors. While usually referred to as 30 -degree and 60 -degree sensor placements, this terminology refers to mechanical degrees of sensor placement, not electrical degrees. The electrical angular resolution is the required 60 degrees in both cases. The phasing differences can be noted by comparing the sequences of HS1 through HS3 entries in Table I,

LM621 Commutation Decoder Truth Table, which shows both the 30 - and 60 -degree phasings (and the 90 -degree phasing for four-phase motors) and their required decoder logic truth tables, respectively. Table I shows the phasing (or codes) of the Hall-effect sensors for each 60 -degree (electrical) position range of the rotor, and correlates these data to the commutator sink and source outputs required to drive the power switches. These phasings are common to several motor manufacturers. The 60-degree phasing is preferred to 30 -degree phasing because the all-zeros and allones codes are not generated. The 60 -degree phasing is more failsafe because the all-zeros and all-ones codes could be inadvertently generated by things like disconnected or shorted sensors.
Because the above terminology is not used consistently among all motor manufacturers, Table II, Alternative Sen-sor-phasing Names, will hopefully clarify some of the differences. Table II shows a different 60 -degree phasing, and 120 -, 240-, and 300 -degree phasings. Comparison with Table I will show that these four phasings are essentially shifted and/or reversed-order versions of those used with the LM621.
Figure 1 shows the waveforms associated with the commutation decoder logic for a motor which has 60 -degree rotorposition phasing, along with the generated motor-drive waveforms. As can be seen in the drawing, Hall-effect sensor signals HS1 through HS3 are separated by 60 electrical degrees, which is the required angular resolution for threephase motors.


TL/H/8679-6
FIGURE 1. Commutation Waveforms for 60-degree Phasing

Three-Phase Motor Commutation (Continued)
TABLE I. LM621 Commutation Decoder Truth Table

| Sensor <br> Phasing | Position Range | Sensor Inputs |  |  | Sink Outputs |  |  | Source Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | HS1 | HS2 | HS3 | 1 | 2 | 3 | 1 | 2 | 3 |
| 30 deg | 0-60 | 0 | 0 | 0 | ON | off | off | off | ON | off |
|  | 60-120 | 0 | 0 | 1 | ON | off | off | off | off | ON |
|  | 120-180 | 0 | 1 | 1 | off | ON | off | off | off | ON |
|  | 180-240 | 1 | 1 | 1 | off | ON | off | ON | off | off |
|  | 240-300 | 1 | 1 | 0 | off | off | ON | ON | off | off |
|  | 300-360 | 1 | 0 | 0 | off | off | ON | off | ON | off |
| 60 deg | 0-60 | 1 | 0 | 1 | ON | off | off | off | ON | off |
|  | 60-120 | 1 | 0 | 0 | ON | off | off | off | off | ON |
|  | 120-180 | 1 | 1 | 0 | off | ON | off | off | off | ON |
|  | 180-240 | 0 | 1 | 0 | off | ON | off | ON | off | off |
|  | 240-300 | 0 | 1 | 1 | off | off | ON | ON | off | off |
|  | 300-360 | 0 | 0 | 1 | off | off | ON | off | ON | off |
| 90 deg | 0-90 | 0 | 1 | HS2 | off | na | off | off | na | ON |
|  | 90-180 | 0 | 0 | HS2 | ON | na | off | off | na | off |
|  | 180-270 | 1 | 0 | HS2 | off | na | ON | off | na | off |
|  | 270-360 | 1 | 1 | HS2 | off | na | off | ON | na | off |
| Pin Numbers: |  | 5 | 6 | 7 | 16 | 15 | 14 | 13 | 12 | 11 |

Note 1: The above outputs are generated when the Direction input, pin 2, is logic high. For reverse rotation (pin 2 logic low), the above sink and source output states become exchanged.

Note 2: For four-phase motors sink and source outputs number two (pins 15 and 12) are not used; hense the "na" (not applicable) in the appropriate columns above. Figure 6 shows how the required sink and source outputs for four-phase motors are derived.

TABLE II. Alternative Sensor-Phasing Names

| Alternate Phasing | Position Range | Sensor Inputs |  |  | Corresponding LM621 Position Range and/or Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | HS1 | HS2 | HS3 |  |
| "60 deg" | $\begin{gathered} \hline 0-60 \\ 60-120 \\ 120-180 \\ 180-240 \\ 240-300 \\ 300-360 \end{gathered}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | Same as 30 -degree phasing, but in reverse order; i.e., only change is relative direction. |
| "120 deg" | $\begin{gathered} 0-60 \\ 60-120 \\ 120-180 \\ 180-240 \\ 240-300 \\ 300-360 \\ \hline \end{gathered}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | Same as 60 -degree phasing, but with shifted order of position ranges; i.e., only change is relative phasing of sensor signals. |
| "240 deg" | $\begin{gathered} \hline 0-60 \\ 60-120 \\ 120-180 \\ 180-240 \\ 240-300 \\ 300-360 \end{gathered}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | Same comment as above for " 120 deg" phasing. |
| "300 deg" | $\begin{gathered} 0-60 \\ 60-120 \\ 120-180 \\ 180-240 \\ 240-300 \\ 300-360 \\ \hline \end{gathered}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | Same as 30 -degree phasing, but with shifted order of position ranges, i.e., only change is relative phasing of sensor signals. |

## Four-Phase Motor Commutation

Four-phase motors use a 90 -degree (quadrature) rotor-position sensor phasing. This phasing scheme is also shown in Table I. LM621 Commutation Decoder Truth Table. As shown in Table I, the 90-degree phasing has only two rotor-
position-sensor signals, HS1 and HS2. When using the LM621 to run a four-phase motor the HS2 signal is connected to both the HS2 and HS3 chip inputs.

## Dead-Time Feature

The DEAD-TIME ENABLE input is used to enable this feature (by connecting +5 V to pin 3). The reason for providing this feature is that the external power switches are usually totem-pole structures. Since these structures switch heavy currents, if either totem-pole device is not completely turned off when its complementary device turns on, heavy "shootthrough" current spiking will occur. This situation occurs when the motor DIRECTION input changes (when all output drive polarities reverse), at which time device turn-off delay can cause the undesired current spiking.
Figure 2 shows the logic of the dead-time generator. The dead-time generator includes an RC oscillator to generate a required clock. Pin 4 (CLOCK TIMING) is used to connect an external resistor and capacitor to control the frequency of this oscillator. The clock frequency should be adjusted so that two periods of oscillation just slightly exceed the worstcase turn-off time of the power switching devices. As shown
by the graph in Typical Peformance Characteristics, the time of one clock period (in $\mu \mathrm{s}$ ) is approximately RC ( R in $\mathrm{k} \Omega$ and C in pF ); the period can be measured with an oscilloscope at pin 4. The dead-time generator function monitors the Dl RECTION input for changes, synchronizes the direction changes with the internal clock, and inhibits the chip outputs for two clock periods.
Flip-flops FF1 through FF3 form a three-bit, shift-register delay line, the input of which is the DIRECTION input. The flip-flops are the only elements clocked by the internal clock generator. The shift register outputs must all have the same state in order to enable gate G1 or G2, one of which must be enabled to enable the chip outputs. As soon as a direction change input is sensed at the output of FF1, gates G1 and G2 will be disabled, thereby disabling the drive to the power switches for a time equal to two clock periods.


FIGURE 2. Dead-Time Generator Logic Diagram


TL/H/8679-8
FIGURE 3. Dead-Time Generator Waveforms

## Dead-Time Feature (Continued)

Dead-time is defined as the time the outputs are blanked off (to prevent shoot-through currents) after a direction change input. See Figure 3. It can be seen that the dead-time is two clock periods. Since the dead-time scheme introduces delay into the system feedback control loop, which could impact system performance or stability, it is important that the dead-time be kept to a minimum. From Figure 3 it can be seen that the time between a direction change signal and the initiation of output blanking can vary up to one clock period due to asynchronous nature of the clock and the direction signal.

## Typical Applications

## THREE-PHASE EXAMPLES

Figure 4 is a typical LM621 application. This circuitry is for use with a three-phase motor having 30-degree sensor phasing, as indicated by connection of the $30 / \overline{60}$ SELECT input, pin 8 , to a logic " 1 " ( +5 V ). The same connection of the DEAD-TIME ENABLE input, pin 3, enables this feature.

Typical power switches and a simple implementation of an overcurrent sensing circuit are also detailed in Figure 4. This application example assumes a device turn-off time of about $4.8 \mu \mathrm{~s}$ maximum, as evidenced by the choice or R and C . See Typical Performance Characteristics. The choice of RC should be made such that two periods are at least equal to the maximum device turn-off time.
The choice of the value for $\mathrm{R}_{\text {limit }}$ (the resistors which couple the LM621 outputs to the power switches) depends on the input current requirements of the power switching devices. These resistors should be chosen to provide only the amount of current needed by the device inputs, up to 50 mA (typical). The resistors minimize the dissipation incurred by the LM621. Although Figure 4 shows the $5-40 \mathrm{~V}$ supply (pin 18) connected to the motor supply voltage, this was done only to emphasize the ability of the part to provide up to 40 V output swings. For the bipolar power switches shown, connecting pin 18 to a 5 V supply would reduce on-chip power dissipation. Driving FET power switches, however, may require connecting pin 18 to a higher voltage. Figure 5 is the three-phase application built with MOSFET power-switching components. Note that since the output $\mathrm{V}_{\text {drop }}$ (sourcing) is at least $1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}$ can be chosen to avoid overdriving the MOSFET gates.


TL/H/8679-9
FIGURE 4. Commutation of Three-Phase Motor (Bipolar Switches)


FIGURE 5. Commutation of Three-Phase Motor (MOSFET Switches)

## Typical Applications (Continued)

## FOUR-PHASE EXAMPLE

Figure 6 is typical of the circuitry used to commutate a fourphase motor using the LM621. This application is seen to differ from the three-phase application example in that the LM621 outputs are utilized differently. Four-phase motors require four-phase power switches, which in turn require the commutator to provide four current-sinking outputs and four current sourcing outputs. The 18-pin package of the LM621 facilitates only three sinking and three sourcing outputs. The schematic shows the $30 / 60$ SELECT input in the 30-degree select state (pin 8 high) and rotor-position sensor inputs HS2 and HS3 connected together. This connection truncates the number of possible rotor-position input states to four, which is consistent with the 90 -degree quadrature ro-tor-position signals provided by four-phase motors. With the LM621 outputs connected as shown, this approach provides the needed power-switch drive signals for a fourphase motor. Note that only four of the six LM621 outputs (SINK \#1 and \#3, and SOURCE \#1 and \#3) are used
directly, and that these are also inverted to form the remaining four. SINK \#2 and SOURCE \#2 outputs are not used.

## HALF-WAVE DRIVE EXAMPLE

The previous applications examples involved delta-configured motor windings and full-wave operation of the motor. The application shown in Figure 7 differs in that it features half-wave operation of a motor with the windings in a Y-configuration. This approach is suitable for automotive and other applications where only low-voltage power supplies are conveniently available. The advantage of this power-switching scheme is that there is only one switch-voltage drop in series with the motor winding, thereby conserving more of the available voltage for application to the motor winding. Half-wave operation provides only unidirectional current to the windings; in contrast to the bidirectional currents applied by the previous full-wave examples.


FIGURE 6. Commutation of Four-Phase Motor

Typical Applications (Continued)


TL/H/8679-12
FIGURE 7. Half-Wave Drive of Y-Configured Motor

## LM622 Pulse Width Modulator

## General Description

The LM622 is a Pulse-Width-Modulator circuit designed for control of DC brush type and brushless motors. For control of brushless motors, the LM622 must be used with a commutator chip such as the LM621. It can be used for unidirectional and bidirectional drive circuits. Other applications for this flexible chip include amplifiers and switching regulators.
The chip consists of a general purpose Op Amp, three comparators followed by three latches, a triangle waveform oscillator, a $\pm 1 \%$ precision bandgap reference and a pulse-by-pulse current limit. The protection circuitry consists of under-voltage lockout, thermal shutdown or soft-start options.
The Op Amp will generate an error voltage which will be added to the ramp voltage. The floating triangular waveform that results is compared to user programmable threshold voltages in the comparators. The signals from the comparators are gated by protection circuitry before reaching opencollector outputs. PWM signals are thus available to drive
top side and bottom side switches, and to provide a direction signal.
The three comparator outputs are active low, with 20 mA current sinking capability.

## Features

■ Single or Dual Supply Operation
$\pm 4.5$ to $\pm 20 \mathrm{~V}$ or 9.0 to 40 V Input Supply Range

- Three Comparators with Open Collector Outputs
- 5.0 Volt Bandgap Reference Trimmed to $\pm 1 \%$
- Shutdown or Soft-Start
- Thermal Limit Latch

U Undervoltage Lockout

- 50 Hz to 350 kHz Oscillator Range
- Pulse-By-Pulse Current Limit Amplifier with Wide Com-mon-Mode Range


## LM622 Functional Block and Connection Diagram



TL/H/9216-1

## LM628 Precision Motion Controller

## General Description

The LM628* is a dedicated processor for motion control. It can fully manage a position servo loop including quadrature feedback decoding, desired profile generation, comparison of desired position with actual position, compensation filtering of resulting error signal, and finally output of appropriate control signal to power amplifier driving the motor. Motor position is sampled and outputs generated at programmable intervals of $256 \mu \mathrm{~s}$ to $4096 \mu \mathrm{~s}$. The LM628 has a digital programmable PID (proportional integral derivative) filter for compensating motor response. Output data is available as either 8 or 12 bits wide and is sent to a DAC via an 8 -bit DAC-port. Commands and data are sent to the LM628 via an 8 -bit host-port. The host can also use this port to read information from the LM628. The LM628 can be programmed to interrupt the host processor when error conditions occur and send back information about itself and the motor. All programming is done with commands that relate specifically to motion control, making the LM628 easy to use.

## Features

- Programmable sample period ( $256 \mu \mathrm{~s}$ to $4096 \mu \mathrm{~s}$ )
- Internal trapezoidal velocity profile generator
- 12-bit or 8 -bit DAC output data

■ Programmable digital PID filter with 16-bit coefficients

- 32-bit position register
- 32-bit velocity register
- 32-bit acceleration register
- Quadrature incremental shaft encoder interface
- 8-bit parallel asynchronous host communication
- Operates at 8 MHz clock frequency
- TTL Compatible
- Filter coefficients can be updated during motion

■ Velocity and target position can be updated during motion

## Block Diagram



TL/H/9219-1
*LM628 incorporates the SDA core processor and SDA cells designed by SDA Systems

National
Semiconductor
Corporation

## LM18293 Four Channel Push Pull Driver

## General Description

The LM18293 is designed to drive DC loads up to one amp. Typical applications include driving such inductive loads as solenoids, relays and stepper motors along with driving switching power transistors and use as a buffer for low level logic signals. The four inputs accept standard TTL and DTL levels for ease of interfacing. Two enable pins are provided that also accept the standard TTL and DTL levels. Each enable controls 2 channels and when an enable pin is disabled (tied low), the corresponding outputs are forced to the TRI-STATE ${ }^{\circledR}$ condition. If the enable pins are not connected (i.e., floating), the circuit will function as if it has been enabled. Separate pins are provided for the main power supply (pin 8), and the logic supply (pin 16). This allows a lower voltage to be used to bias up the logic resulting in reduced power dissipation. The chip is packaged in a specially de-
signed 16 pin power DIP. The 4 center pins of this package are tied together and form the die paddle inside the package. This provides much better heat sinking capability than most other DIP packages available. The device is capable of operating at voltages up to 36 volts.

## Features

- 1A output current capability per channel
- Pin for pin replacement for L293B
- Special 16 pin power DIP package
- 36 volt operation
- Internal thermal overload protection
- Logical " 0 " input voltage up to 1.5 volts results in high noise immunity


## Typical Connection



TL/H/8706-1
FIGURE 1. Application circuit showing bidirectional and on/off control of a single DC motor using two outputs and unidirectional on/off function of two DC motors using a single output each.

Order Number LM18293N
NS Package Number N16A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Output Drive Supply Voltage (VS) 36V
Logic Supply Voltage (VSS) 36V
Input Voltage ( $\mathrm{V}_{\mathrm{I}}$ )
Enable Voltage ( $\mathrm{V}_{\mathrm{E}}$ )

| Peak Output Current (Non-Repetitive $t=5 \mathrm{~ms})$ | 2 A |
| :--- | ---: |
| Junction Temperature $\left(T_{j}\right)$ | $+150^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction to Case $\left(\theta_{J \mathrm{JC}}\right)$ | $14^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction to Ambient $\left(\theta_{\mathrm{JA}}\right)$ | $80^{\circ} \mathrm{C} / \mathrm{W}$ |
| Internal Power Dissipation | Internally Limited |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Solder 10 seconds) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=24 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=5 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}, \mathrm{L}=0.4 \mathrm{~V}, \mathrm{H}=3.5 \mathrm{~V}$, each channel, unless otherwise noted

| Symbol | Parameter | Conditions | Typical | Tested Limit <br> (Note 1) | Design Limit (Note 2) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Main Supply (Pin 8) | Maximum Supply Voltage |  | 36 |  | Vmax |
| $\mathrm{V}_{\text {SS }}$ | Logic Supply (Pin 16) | Minimum Logic Supply Voltage Maximum Logic Supply Voltage |  | $\begin{aligned} & 4.5 \\ & 36 \end{aligned}$ |  | Vmin <br> Vmax |
| Is | Total Quiescent Supply Current | $\begin{array}{lll} V_{I}=L & I_{O}=0 & V_{E}=H \\ V_{I}=H & I_{O}=0 & V_{E}=H \\ & & V_{E}=L \\ \hline \end{array}$ | $\begin{gathered} 2 \\ 16 \end{gathered}$ | $\begin{gathered} 6 \\ 24 \\ 4 \end{gathered}$ |  | mAmax mAmax mAmax |
| Iss | Total Quiescent Logic Supply Current (pin 16) | $\begin{array}{lll} V_{1}=L & l_{0}=0 & V_{E}=H \\ V_{I}=H & l_{O}=0 & V_{E}=H \\ & & V_{E}=L \\ \hline \end{array}$ | $\begin{aligned} & 44 \\ & 16 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 22 \\ & 24 \\ & \hline \end{aligned}$ |  | mAmax mAmax mAmax |
| $V_{1}$ | Input Voltage | Min Value of Low <br> Max Value of Low <br> Min Value of High <br> Max Value of High ( $\mathrm{V}_{\mathrm{SS}} \leq 7$ ) <br> Max Value of High ( $\mathrm{V}_{\mathrm{SS}}>7$ ) |  | $\begin{gathered} -0.3 \\ 1.5 \\ 2.3 \\ \mathrm{~V}_{\mathrm{SS}} \\ 7 \\ \hline \end{gathered}$ |  | Vmin <br> Vmax <br> Vmin <br> Vmax <br> Vmax |
| 1 | Input Current | $\begin{aligned} & V_{1}=L \\ & V_{1}=H \end{aligned}$ | 30 | $\begin{array}{r} -10 \\ 100 \\ \hline \end{array}$ |  | $\mu$ Amax <br> $\mu$ Amax |
| $\mathrm{V}_{\mathrm{E}}$ | Enable Voltage <br> (Pins 1, 9) | Min Value of Low <br> Max Value of Low <br> Min Value of High <br> Max Value of High (VSS $\leq 7$ ) <br> Max Value of High (VSS $>7$ ) |  | $\begin{gathered} -0.3 \\ 1.5 \\ 2.3 \\ \mathrm{~V}_{\mathrm{SS}} \\ 7 \\ \hline \end{gathered}$ |  | Vmin <br> Vmax <br> Vmin <br> Vmax <br> Vmax |
| $\mathrm{I}_{\mathrm{E}}$ | Enable Current | $\begin{aligned} & V_{E}=L \\ & V_{E}=H \end{aligned}$ | -30 | $\begin{gathered} -100 \\ \pm 10 \end{gathered}$ |  | $\mu$ Amax <br> $\mu$ Amax |
| $\mathrm{V}_{\text {CE }}$ sat Top | Source Saturation Voltage | $\mathrm{l}_{0}=-1 \mathrm{amp}$ | 1.4 | 1.8 |  | Vmax |
| $V_{\text {CE }}$ sat Bottom | Sink Saturation Voltage | $\mathrm{I}_{0}=1 \mathrm{amp}$ | 1.2 | 1.8 |  | Vmax |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | 10\%-90\% V | 250 |  |  | ns |
| $t_{f}$ | Fall Time | 90\%-10\% V | 250 |  |  | ns |
| $\mathrm{t}_{\text {on }}$ | Turn-On Delay | $50 \% \mathrm{~V}_{1}$ to $50 \% \mathrm{~V}_{0}$ | 450 |  |  | ns |
| $t_{\text {off }}$ | Turn-Off Delay | $50 \% V_{1}$ to $50 \% V_{0}$ | 200 |  |  | ns |

Note 1: Tested limits are guaranteed and $100 \%$ production tested.
Note 2: Design limits are guaranteed (but not $100 \%$ production tested) over the full supply and temperature range. These limits are not used to calculate outgoing quality levels.

Connection Diagram

|  |  |  |  |
| ---: | :--- | :--- | :--- |
|  |  |  |  |
| ENABLE 1 | 1 |  | $V_{\text {SS }}$ |
| INPUT 1 | 2 | 15 | INPUT 4 |
| OUTPUT 1 | 3 | 14 | OUTPUT 4 |
| GROUND | 4 | 13 | GROUND |
| GROUND | 5 | 12 | GROUND |
| OUTPUT 2 | 6 | 11 | OUTPUT 3 |
| INPUT 2 | 7 | 10 | INPUT 3 |
| $V_{S}$ | 8 | 9 | ENABLE 2 |

TL/H/8706-2

Enable 1 activates outputs 1 \& 2
Enable 2 activates outputs 3 \& 4

## Simplified Schematic



TL/H/8706-3

Typical Performance Characteristics $\mathrm{v}_{\mathrm{s}} \ln$ all cases $=24 \mathrm{~V}$

Output Voltage vs.
Input Voltage


Source Saturation Voltage vs. Ambient Temperature


Output Voltage vs.
Enable Voltage


Sink Saturation Voltage vs. Ambient Temperature


Saturation Voltage vs. Output Current


Quiescent Logic Supply Current vs.
Logic Supply Voltage


TL/H/8706-4

## Typical Applications

DC motor controls (with connections to ground and to the supply voltages)


Bidirectional DC motor control


TL/H/8706-6

| Inputs |  | Function |
| :---: | :---: | :---: |
| $V_{E}=H$ | $\begin{aligned} & \operatorname{Pin} 10=\mathrm{H} \\ & \operatorname{Pin} 15=\mathrm{L} \end{aligned}$ | Turn CW |
|  | $\operatorname{Pin} 10=L$ $\operatorname{Pin} 15=\mathrm{H}$ | Turn CCW |
|  | $\operatorname{Pin} 10=\operatorname{Pin} 15$ | Fast Motor Stop |
| $\mathrm{V}_{\mathrm{E}}=\mathrm{L}$ | $\begin{aligned} & \operatorname{Pin} 10=x \\ & \operatorname{Pin} 15=x \end{aligned}$ | Free Running Motor Stop |

$L=$ Low $\quad H=$ High $X=$ Don't care

Bipolar Stepping Motor Control
Step Sequencing Tables
Full Step *

| $V_{\mathbf{I N}} \mathbf{1}$ | $\mathbf{V}_{\text {IN }} \mathbf{2}$ | Step |  |
| :---: | :---: | :---: | :---: |
| $L$ | $L$ | 1 |  |
| $L$ | $H$ | 2 |  |
| $H$ | $H$ | 3 |  |
| $H$ | $L$ | 4 |  |
| $L$ | $L$ | 1 |  |
| ${ }^{*} V_{E} \mathbf{1}$ and $V_{E} \mathbf{2}=\mathbf{H}$ |  |  |  |

Half Step

| $V_{E} \mathbf{1}$ | $V_{E} \mathbf{2}$ | $V_{\text {IN }} \mathbf{1}$ | $V_{\text {IN }} \mathbf{2}$ | Step |
| :---: | :---: | :---: | :---: | :---: |
| $H$ | $L$ | $L$ | $X$ | 1 |
| $H$ | $H$ | $L$ | $L$ | 2 |
| L | $H$ | $X$ | L | 3 |
| $H$ | $H$ | $H$ | $L$ | 4 |
| $H$ | L | $H$ | $X$ | 5 |
| $H$ | $H$ | $H$ | $H$ | 6 |
| L | $H$ | $X$ | $H$ | 7 |
| $H$ | $H$ | $L$ | $H$ | 8 |
| $H$ | $L$ | $L$ | $X$ | 1 |

$H=$ High $L=$ Low $X=$ Don't care


TL/H/8706-7


Maximum power dissipated and junction to ambient thermal resistance vs. size


TL/H/8706-9

## Mounting Instructions

The junction to ambient thermal resistance of the LM18293 can be reduced by soldering the ground pins to a suitable copper area of the printed circuit board or to an external heatsink. The graph below, which shows the maximum power dissipated and junction to ambient thermal resistance as a function of the side " l " of two equal square copper areas having a thickness of $35 \mu$, illustrates this. In addition, it is possible to use an external heatsink (see illustration below). During soldering the pins temperature must not exceed $230^{\circ} \mathrm{C}$ and the soldering time must not be longer than 12 seconds. The external heatsink or printed circuit copper area must be connected to electrical ground.

## Staver External Heat-sink




National
Semiconductor
Corporation

## LM18298 Dual Full-Bridge Driver

## General Description

The LM18298 is a high voltage, high current dual full-bridge driver designed to accept standard TTL logic levels and drive inductive loads such as relays, solenoids, DC and stepping motors. Two inhibit inputs are provided to disable the device independently of the input signals.
The emitters of the lower transistors of each bridge are connected together and the corresponding external terminal can be used for the connection of an extermal sensing resistor. An additional supply input is provided so that the logic works at lower voltage.

## Features

- Power supply voltage up to 46 V
- Total DC current up to 4A
m Low saturation voltage
- Over-temperature protection

■ Logical " 0 " input voltage up to 1.5 V (High noise immunity)

## Block \& Connection Diagrams




Section 5
Special Functions

## Section 5 Contents

Selection Guide ..... 5-3
LM122/LM322/LM2905/LM3905 Precision Timer ..... 5-7
LM194/LM394 Super Match Pair ..... 5-19
LM195/LM295/LM395 UItra Reliable Power Transistors ..... 5-27
LM555/LM555C Timer ..... 5-38
LM556/LM556C Dual Timer ..... 5-46
LM565/LM565C Phase Locked Loop ..... 5-50
LM566C Voltage Controlled Oscillator ..... 5-58

* LM567/LM567C Low Power Tone Decoder ..... 5-62
LM903 Fluid Level Detector ..... 5-68
* LM1042 Fluid Level Detector ..... 5-74
* LM1211 Broadband Demodulator System ..... 5-82
LM1596/LM1496 Balanced Modulator Demodulator ..... 5-92
* LM1801 Battery Operated Power Comparator ..... 5-97
LM1812 Ultrasonic Transceiver ..... 5-105
LM1815 Adaptive Sense Amplifier ..... 5-113
LM1819 Air-Core Meter Driver ..... 5-117
LM1830 Fluid Detector ..... 5-125
LM1851 Ground Fault Interrupter ..... 5-131
* LM1893/LM2893 Biline Carrier Current Transceiver ..... 5-138
* LM1921 1 Amp Industrial Switch ..... 5-160
* LM1946 Over/Under Current Limit Diagnostic Circuits ..... 5-165
* LM1949 Injector Drive Controller ..... 5-176
LM1951 Solid State 1 Amp Switch ..... 5-184
LM1964 Sensor Interface Amplifier ..... 5-192
LM2907/LM2917 Frequency to Voltage Converter ..... 5-196
LM3045/LM3046/LM3086 Transistor Arrays ..... 5-210
LM3146 High Voltage Transistor Array ..... 5-215
LM3909 LED Flasher/Oscillator ..... 5-220
LM3914 Dot/Bar Display Driver ..... 5-227
LM3915 Dot/Bar Display Driver ..... 5-242
LM3916 Dot/Bar Display Driver ..... 5-260
* LMC555 CMOS Timer ..... 5-280
* LMC567 Low Power Tone Decoder ..... 5-283
* LMC568 Low Power Phase-Locked Loop ..... 5-287

National Semiconductor Corporation

## Communications-Related Building Blocks

| rs \& Demodulators Selection Gu |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | LM1211 | LM1496 | LM1889 | LM2889 |
| Typical Application | Broadband Demodulator | Balanced Modulator- <br> Demodulator | TV Video Modulator | TV Video Modulator |
| Key <br> Features | - Configurable for AM or FM Based Signals <br> - $0 \mathrm{MHz}-70 \mathrm{MHz}$ Operating Frequency Range <br> - 25 MHz Detector Output Bandwidth <br> - Linear Output Phase Response | - Wide Frequency Response to 100 MHz <br> - Fully Balanced Inputs and Outputs <br> - Adjustable Gain and Signal Handling | - Input Signals <br> -Audio Modulation <br> -Color Difference <br> -Luminance <br> - Channel 3 ( 61.25 MHz ) or Channel 4 (67.25 MHz) Output <br> - Companion Circuit to LM1886 TV Video Matrix D to A | - Input Signals <br> -Audio <br> -Composite Video <br> - Channel 3 ( 61.25 MHz ) or Channel 4 (67.25 MHz) Output <br> - Video DC Restoration |

## PLL's AND TONE DECODERS

General purpose PLL's and tone decoders are available for applications that include FSK demodulation, tone decoding, SAP and SCA demodulation, and telemetry reception. Both bipolar and CMOS devices are offered. Special purpose PLL's for TV synchronization and FM stereo demodulation are also available for use in other low frequency signal processing applications.

| PLL and Tone Decoder Selection Guide |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | LM565 | LM567 | LMC567* <br> (CMOS LM567) | LMC568 | LM1391 | LM1800, LM1870, <br> LM4500A |
| Typical <br> Application | PLL | Tone <br> Decoder | Tone <br> Decoder | PLL | TV-Horizontal <br> PLL | FM Stereo <br> Demodulator PLL |
| Center Frequency <br> Range | $15 \mathrm{Hz-}$ <br> 500 kHz | $0.01 \mathrm{Hz-}$ <br> 500 kHz | $0.01 \mathrm{Hz-}$ <br> 500 kHz | $0.01 \mathrm{Hz-}$ <br> 500 kHz |  |  |
| VCO Control Range | $\pm 30 \%$ | $\pm 7 \%$ | $\pm 7 \%$ | $\pm 30 \%$ | $\pm 300 \mathrm{~Hz}$ |  |
| Supply Voltage |  |  |  | $2 \mathrm{~V}-9 \mathrm{~V}$ | $8 \mathrm{~V}-9.2 \mathrm{~V}$ | Lowest: 7 V <br> Highest: 16 V <br> (See Datasheets) |
| Supply Current (Typ) | 8 mA | 12 mA | 0.8 mA | 1.2 mA | 20 mA | Lowest: 21 mA <br> Highest: 45 mA <br> (See Datasheet) |

*The CMOS LMC567 oscillator runs at twice the frequency of the bipolar LM567 oscillator. Refer to the datasheets for additional information.

## POWER LINE CARRIER

The LM2893/LM1893 Carrier-Current Transceiver performs as a power line interface for half-duplex (bi-directional) communication of serial bit streams of virtually any coding. Applications include energy management systems, inter-office control, fire alarm systems, security systems, telemetry, and remote meter reading.

## TIMERS

General purpose timers are available for generating accurate time delays or oscillation. Both bipolar and CMOS devices are offered.

| Timer Selection Guide |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | LM322 | LM2905 | LM555 | LMC555* <br> (CMOS LM555) | LM556 <br> (Dual LM555) |
| Trigger Pulse Relative <br> to Output Pulse | Can Be <br> Longer | Can Be <br> Longer | Must Be <br> Shorter | Must Be <br> Shorter | Must Be <br> Shorter |
| Typical Application | Monostable | Monostable | Astable | Astable | Astable |
| Supply Voltage | $4.5 \mathrm{~V}-40 \mathrm{~V}$ | $4.5 \mathrm{~V}-40 \mathrm{~V}$ | $4.5 \mathrm{~V}-15 \mathrm{~V}$ | $1.2 \mathrm{~V}-12 \mathrm{~V}$ | $4.5 \mathrm{~V}-15 \mathrm{~V}$ |
| Supply Current <br> (Typical) | 2.5 mA | 2.5 mA | 10 mA | 0.15 mA | 10 mA <br> (Each Timer Section) |

*The CMOS LMC555 can handle -10 mA to +50 mA of output current and the bipolar LM555 can handle up to $\pm 200 \mathrm{~mA}$ of output current.

## VCO AND FUNCTION GENERATOR

The LM566 is a general purpose voltage controlled oscillator which may be used to generate square and triangle waves. Typical applications include FM modulation, signal generation, function generation, frequency shift keying, and tone generation. The LM566 has very linear modulation characteristics.

## Drive-Related Building Blocks

## DISPLAY DRIVERS

LED flasher/oscillator and dot/bar display drivers are offered.

| Display Driver Selection Guide |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | LM3909 | LM3914 | LM3915 | LM3916 |
| Typical | Flasher/ | Dot/Bar | Dot/Bar | Dot/Bar |
| Application | Oscillator | Display Driver | Display Driver | Display Driver |
| Display Scale | N/A | Linear | Log | VU Meter |
| Display Type | LED, | LED, LCD, | LED, LCD, | LED, LCD, |
|  | Incandescent | Vacuum | Vacuum | Vacuum |
|  |  | Fluorescent | Fluorescent | Fluorescent |

## METER DRIVERS

The LM1819 Air-Core Meter Driver is a function generator/driver for air-core (moving-magnet) meter movements in tachometers and ruggedized instruments. Driver outputs are self-centering and better than $2 \%$ linearity is guaranteed over a full $305^{\circ}$ deflection range. Signal conditioning circuitry is included on chip.

## TEMPERATURE CONTROLLER

The LM3911 (Note 1) is a temperature controller containing a precision temperature sensor, op amp, and reference. It is designed for temperature sensing and closed loop temperature control applications over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ range.
Note 1: See Linear 2 for datasheet.

## Precision-Related Building Blocks

## CHOPPER BLOCK

The LMC669 Auto Zero Block (Note 1) is a universal commutating auto-zero block that can be used with any operational amplifier to correct offset voltage.
Note 1: See Linear 2 for datasheet.

## TRANSISTOR ARRAYS

A variety of matched and power transistors are offered.

| Transistor Array Selection Guide |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | LM394 | LM395 | LM3046 | LM3146 |
| Description | NPN Transistor Pair | Power Transistor | 5 NPN Transistors | 5 NPN Transistors |
| Key Features | - Emitter-Base <br> Voltage Matched to $50 \mu \mathrm{~V}$ <br> - Current Gain Matched to 2\% | - Collector Current: 1A <br> - Quiescent Current: 10 mA <br> - Switching Time: $2 \mu \mathrm{~s}$ <br> - Current Limit <br> - Thermal Limit <br> - Safe Area Protection | ```- Emitter-Base Voltage Matched to \(\pm 5 \mathrm{mV}\) Breakdown Voltages - \(\mathrm{V}_{\text {(BR)(CBO): }}\) 20V - \(\mathrm{V}_{\text {(BR)(CEO): }}\) : 15 V \(-\mathrm{V}_{(\mathrm{BR})(\mathrm{ClO})}: 20 \mathrm{~V}\) \(-V_{\text {(BR)(EBO) }}: 5 \mathrm{~V}\) - DC- 120 MHz``` | $\begin{aligned} & \text { - Emitter-Base } \\ & \text { Voltage Matched } \\ & \text { to } \pm 5 \mathrm{mV} \\ & \text { - Breakdown Voltages } \\ & -\mathrm{V}_{(\text {BR) }}(\mathrm{CBO}): 40 \mathrm{~V} \\ & -\mathrm{V}_{(\mathrm{BR})(\mathrm{CEO})}: 30 \mathrm{~V} \\ & -\mathrm{V}_{(\mathrm{BR})(\mathrm{CIO})}: 40 \mathrm{~V} \\ & -\mathrm{V}_{(\text {(BR) }}(\mathrm{EBO}): 5 \mathrm{~V} \\ & \text { - } \mathrm{DC}-120 \mathrm{MHz} \end{aligned}$ |

## Sensing-Related Building Blocks

LIQUID LEVEL SENSORS
A variety of liquid level sensing circuits are offered.

| Liquid Level Sensor Selection Guide |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | LM903 | LM1042 | LM1812 | LM1830 |
| Output <br> Type | Digital HI/LO | Analog | Pulse-Echo <br> Timing | Digital HI/LO |
| Operation <br> Method | Thermoresistive <br> Probe | Thermoresistive <br> Probe | Acoustic <br> Transducer | Conductive <br> Liquid |

## SPECIAL AMPLIFIERS

A variety of special sensor amplifiers are offered.

\left.| Special Amplifiers Selection Guide |  |  |
| :--- | :--- | :--- |
|  | LM1815 | LM1964 |
| Typical Application | Adaptive Sense Amplifier | Sensor Interface Amplifier |
| Sensor | Inductive Pickup | Lambda Sensor |
| Key Features | •Operates from |  |
|  | 2.5V to 12V Supply | • Normal Operation Guaranteed |
| with Inputs up to 3V Below |  |  |
| Ground on a Single Supply |  |  |$\right\}$| • Fully Protected Inputs |
| :--- |
|  |

## SPECIAL COMPARATOR

The LM1801 Battery Operated Power Comparator is an extremely low power comparator with a high current, open collector output stage. Typical applications include intrusion alarms, water leak detectors, gas leak detectors, overvoltage crowbars and battery operated monitors. The LM1801 is designed to operate in a standby mode for 1 year, powered by a 9V alkaline battery.

## SPECIAL CONVERTERS

A variety of special converters for signal transformation applications are offered.
Special Converters Selection Guide

|  | LH0091 (Note 1) | LH0094 (Note 1) | LM331 (Note 1) | LM2907, LM2917 |
| :---: | :---: | :---: | :---: | :---: |
| Converter Type | True RMS-to-DC | Multifunction | Voltage-toFrequency | Frequency-toVoltage |
| Key <br> Features | - 0.1\% Accuracy with External Trim <br> - Uncommitted Amplifier for Filtering, Gain or High Crest Factor Configuration <br> - True RMS Conversion | - OUT $=I N_{y}\left(\frac{I N_{Z}}{I N_{X}}\right) \mathrm{m}$, $0.1 \leq m \leq 10$, m Continuously Adjustable - Applications -Precision Divider, $\quad$ Multiplier -Square Root -Square -Trigonometric Function Generator -Companding -Linearization -Control Systems -Log Amp | - 1 Hz to 100 kHz Frequency Range <br> - Split or Single Supply Operation | - Operates Relay, Lamp or Other Load when Input Exceeds a Selected Rate <br> - Ground Referenced Tachometer Fully Protected from Damage Due to Swings Above Supply or Below Ground |

Note 1: See Linear 2 for datasheets.

## ULTRASONIC TRANSCEIVER

The LM1812 Ultrasonic Transceiver is a general purpose ultrasonic transceiver designed for use in a variety of ranging, sensing, and communications applications. Typical uses include liquid level measurement, sonar, surface profiling, data links, hydroacoustic communications, non-contact sensing and industrial process control. Depending on the acoustic transducer, typical performance capabilities include 5 feet to 100 feet in water and 4 inches to 35 feet in air.

National Semiconductor Corporation

## LM122/LM322/LM2905/LM3905 Precision Timers

## General Description

The LM122 series are precision timers that offer great versatility with high accuracy. They operate with unregulated supplies from 4.5 V to 40 V while maintaining constant timing periods from microseconds to hours. Internal logic and regulator circuits complement the basic timing function enabling the LM122 series to operate in many different applications with a minimum of external components.
The output of the timer is a floating transistor with built in current limiting. It can drive either ground referred or supply referred loads up to 40 V and 50 mA . The floating nature of this output makes it ideal for interfacing, lamp or relay driving, and signal conditioning where an open collector or emitter is required. A "logic reverse" circuit can be programmed by the user to make the output transistor either "on" or "off" during the timing period.
The trigger input to the LM122 series has a threshold of 1.6 V independent of supply voltage, but it is fully protected against inputs as high as $\pm 40 \mathrm{~V}$-even when using a 5 V supply. The circuitry reacts only to the rising edge of the trigger signal, and is immune to any trigger voltage during the timing periods.
An internal 3.15 V regulator is included in the timer to reject supply voltage changes and to provide the user with a convenient reference for applications other than a basic timer. External loads up to 5 mA can be driven by the regulator. An internal 2 V divider between the reference and ground sets the timing period to 1 RC. The timing period can be voltage controlled by driving this divider with an external source through the $\mathbf{V}_{\text {ADJ }}$ pin. Timing ratios of 50:1 can be easily achieved.

The comparator used in the LM122 utilizes high gain PNP input transistors to achieve 300 pA typical input bias current over a common mode range of 0 V to 3 V . A boost terminal allows the user to increase comparator operating current for timing periods less than 1 ms . This lets the timer operate over a $3 \mu \mathrm{~s}$ to multi-hour timing range with excellent repeatability.
The LM122 operates over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. An electrically identical LM322 is specified from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM2905/LM3905 are identical to the LM122 series except that the boost and $\mathbf{V}_{\text {ADJ }}$ pin options are not available, limiting minimum timing period to 1 ms .

## Features

- Immune to changes in trigger voltage during timing interval
- Timing periods from microseconds to hours
- Internal logic reversal
- Immune to power supply ripple during the timing interval
■ Operates from 4.5 V to 40 V supplies
- Input protected to $\pm 40 \mathrm{~V}$
- Floating transistor output with internal current limiting
- Internal regulated reference
- Timing period can be voltage controlled
- TTL compatible input and output


## Connection Diagrams




TL/H/7768-7
Top View
Order Number LM322N See NS Package Number N14A


Top View
Order Number LM2905N or LM3905N
See NS Package Number N08B

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Power Dissipation
500 mW
$\mathrm{V}^{+}$Voltage
40 V
Collector Output Voltage
40 V
$V_{\text {REF }}$ Current
5 mA
Trigger Voltage
$\mathrm{V}_{\text {ADJ }}$ Voltage (Forced)

Logic Reverse Voltage
5.5 V

Output Short Circuit Duration (Note 1)
Lead Temperature
(Soldering, 10 sec .)
$260^{\circ} \mathrm{C}$
Operating Temperature Range LM122
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$
LM322
$-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$

## Electrical Characteristics (Note 2)

| Parameter | Conditions |  | LM122 |  | LM322 |  |  | LM2905/LM3905 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Timing Ratio | $\begin{array}{\|l} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V} \\ \text { Boost Tied to } \mathrm{V}^{+} \text {, (Note 3) } \end{array}$ | $\begin{aligned} & 0.626 \\ & 0.620 \end{aligned}$ | $\begin{aligned} & 0.632 \\ & 0.632 \end{aligned}$ | $\begin{array}{\|l\|} 0.638 \\ 0.644 \end{array}$ | $\begin{array}{l\|} 0.620 \\ 0.620 \end{array}$ | $\begin{aligned} & 0.632 \\ & 0.632 \end{aligned}$ | $\begin{aligned} & 0.644 \\ & 0.644 \end{aligned}$ | 0.620 | 0.632 | 0.644 |  |
| Comparator Input Current | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V} \\ & \text { Boost Tied to } \mathrm{V}+ \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 30 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 100 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 30 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 100 \end{aligned}$ |  | 0.5 | 1.5 | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Trigger Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V}$ | 1.2 | 1.6 | 2 | 1.2 | 1.6 | 2 | 1.2 | 1.6 | 2 | V |
| Trigger Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {TRIG }}=2 \mathrm{~V}$ |  | 25 |  |  | 25 |  |  | 25 |  | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{T}_{\mathrm{A}} \geq 25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V}$ |  | 2.5 | 4 |  | 2.5 | 4.5 |  | 2.5 | 4.5 | mA |
| Timing Ratio | $4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V}$ <br> Boost Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & 0.62 \\ & 0.62 \\ & \hline \end{aligned}$ |  | $\begin{array}{\|l\|} 0.644 \\ 0.644 \\ \hline \end{array}$ | $\begin{aligned} & 0.61 \\ & 0.61 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.654 \\ & 0.654 \end{aligned}$ | 0.61 |  | 0.654 |  |
| Comparator Input Current | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V} \\ & \text { Boost Tied to } \mathrm{V}^{+} \text {, (Note 4) } \end{aligned}$ | -5 |  | $\begin{gathered} 5 \\ 100 \\ \hline \end{gathered}$ | -2 |  | $\begin{gathered} 2 \\ 150 \\ \hline \end{gathered}$ | -2.5 |  | 2.5 | nA <br> nA |
| Trigger Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V}$ | 0.8 |  | 2.5 | 0.8 |  | 2.5 | 0.8 |  | 2.5 | V |
| Trigger Current | $\mathrm{V}_{\text {TRIG }}=2.5 \mathrm{~V}$ |  |  | 200 |  |  | 200 |  |  | 200 | $\mu \mathrm{A}$ |
| Output Leakage Current | $\mathrm{V}_{\mathrm{CE}}=40 \mathrm{~V}$ |  |  | 1 |  |  | 5 |  |  | 5 | $\mu \mathrm{A}$ |
| Capacitor Saturation Voltage | $\begin{aligned} & \mathrm{R}_{\mathrm{t}} \geq 1 \mathrm{M} \Omega \\ & \mathrm{R}_{\mathrm{t}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 2.5 \\ 25 \\ \hline \end{array}$ |  |  | $\begin{aligned} & 2.5 \\ & 25 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 2.5 \\ & 25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Reset Resistance |  |  | 150 |  |  | 150 |  |  | 150 |  | $\Omega$ |
| Reference Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3 | 3.15 | 3.3 | 3 | 3.15 | 3.3 | 3 | 3.15 | 3.3 | V |
| Reference Regulation | $\begin{aligned} & 0 \leq \mathrm{l} \text { OUT } \leq 3 \mathrm{~mA} \\ & 4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \\ \hline \end{gathered}$ | $\begin{array}{r} 50 \\ 25 \\ \hline \end{array}$ |  | $\begin{gathered} 20 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} \\ \hline \end{gathered}$ |
| Collector Saturation Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 0.25 \\ 0.7 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.4 \end{aligned}$ |  | $\begin{gathered} 0.25 \\ 0.7 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.4 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.25 \\ 0.7 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Emitter Saturation Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=3 \mathrm{~mA} \\ & T_{A}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Average Temperature Coefficient of Timing Ratio |  |  | 0.003 |  |  | 0.003 |  |  | 0.003 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| Minimum Trigger Width | $\mathrm{V}_{\text {TRIG }}=3 \mathrm{~V}$ |  | 0.25 |  |  | 0.25 |  |  | 0.25 |  | $\mu \mathrm{S}$ |

Note 1: Continuous output shorts are not allowed. Short circuit duration at ambient temperatures up to $40^{\circ} \mathrm{C}$ may be calculated from $t=120 / \mathrm{V}_{\mathrm{CE}}$ seconds, where $\mathrm{V}_{\mathrm{CE}}$ is the collector to emitter voltage across the output transistor during the short.
Note 2: These specifications apply for $T_{A M I N} \leq T_{A} \leq T_{A M A X}$ unless otherwise noted.
Note 3: Output pulse width can be calculated from the following equation: $t=\left(R_{t}\right)\left(C_{t}\right)\left[1-2(0.632-r)-V_{C} / V_{R E F}\right)$ where $r$ is timing ratio and $V_{C}$ is capacitor saturation voltage. This reduces to $t=\left(R_{t}\right)\left(C_{t}\right)$ for all but the most critical applications.
Note 4: Sign reversal may occur at high temperatures ( $>100^{\circ} \mathrm{C}$ ) where comparator input current is predominately leakage. See typcial curves.
Note 5: Refer to RETS122X drawing of military LM122H version for specifications.

## Typical Performance Characteristics



Output Transistor Saturation Characteristics at Low Currents



SATURATION VOLTAGE (mV)








## Functional Diagram



## Timing Diagram



TL/H/7768-10

## Pin Function Description

One of the main features of the LM122 is its great versatility. Since this device is unique, a description of the functions and limitations of each pin is in order. This will make it much easier to follow the discussion of the various applications presented in this note.
$\mathbf{V}+$ is the positive supply terminal of the LM122. When using a single supply, this terminal may be driven by any voltage between 4.5 V and 40 V . The effect of supply variations on timing period is less than $0.005 \% / \mathrm{V}$, so supplies with high ripple content may be used without causing pulse width changes. Supply bypassing on $\mathbf{V}+$ is not generally needed but may be necessary when driving highly reactive loads.

Quiescent current drawn from the $\mathbf{V}+$ terminal is typically 2.5 mA , independent of the supply voltage. Of course, additional current will be drawn if the reference is externally loaded.
The $\mathbf{V}_{\text {REF }}$ pin is the output of a 3.15 V series regulator referenced to the ground pin. Up to 5.0 mA can be drawn from this pin for driving external networks. In most applications the timing resistor is tied to $\mathrm{V}_{\text {REF }}$, but it need not be in situations where a more linear charging current is required. The regulated voltage is very useful in applications where the LM122 is not used as a timer; such as switching regulators, variable reference comparators, and temperature con-

## Pin Function Description (Continued)

trollers. Typical temperature drift of the reference is less than $0.01 \% /{ }^{\circ} \mathrm{C}$.

The trigger terminal is used to start a timing cycle (see functional diagram). Initially, Q1 is saturated, $\mathrm{C}_{t}$ is discharged and the latching buffer output (V1) is latched high. A trigger pulse unlatches the buffer, V1 goes low and turns Q1 off. The timing capacitor $C_{t}$ connected from R/C to GND will begin to charge. When the voltage at the R/C terminal reaches the 2.0 V threshold of the comparator, the comparator toggles, latching the buffer output (V1) in the high state. This turns on Q1, discharges the capacitor $\mathrm{C}_{\mathrm{t}}$ and the cycle is ready to begin again.
If the trigger is held high as the timing period ends, the comparator will toggle and V1 will go high exactly as before. However, V1 will not be latched and the capacitor will not discharge until the trigger again goes low. When the trigger goes low, V1 remains high but is now latched.
Trigger threshold is typically 1.6 V at $25^{\circ} \mathrm{C}$ and has a temperature dependence of $-5.0 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Current drawn from the trigger source is typically $20 \mu \mathrm{~A}$ at threshold, rising to $600 \mu \mathrm{~A}$ at 30 V , then leveling off due to FET action of the series resistor, R5. For negative input trigger voltages, the only current drawn is leakage in the nA region. The trigger can be driven from supplies as high as $\pm 40 \mathrm{~V}$, even when device supply voltage is only 5 V .
The R/C pin is tied to the non-inverting side of the comparator and to the collector of Q1. Timing ends when the voltage on this pin reaches 2.0 V (1 RC time constant referenced to the 3.15 V regulator). Q1 turns on only if the trigger voltage has dropped below threshold. In comparator or regulator applications of the timer, the trigger is held permanently high and the R/C pin acts just like the input to an ordinary comparator. The maximum voltages which can be applied to this pin are +5.5 V and -0.7 V . Current from the R/C pin is typically 300 pA when the voltage is negative with respect to the $\mathrm{V}_{\text {ADJ }}$ terminal. For higher voltages, the current drops to leakage levels. In the boosted mode, input current is typically 30 nA . Gain of the comparator is very high, 200,000 or more, depending on the state of the logic reverse pin and the connection of the output transistor.
The ground pin of the LM122 need not necessarily be tied to system ground. It can be connected to any positive or negative voltage as long as the supply is negative with respect to the $\mathbf{V}+$ terminal. Level shifting may be necessary for the input trigger if the trigger voltage is referred to system ground. This can be done by capacitive coupling or by actual resistive or active level shifting. One point must be kept in mind; the emitter output must not be held above the ground terminal with a low source impedance. This could occur, for instance, if the emitter were grounded when the ground pin of the LM122 was tied to a negative supply.
The terminal labled $\mathbf{V}_{\text {ADJ }}$ is tied to one side of the comparator and to a voltage divider between $\mathbf{V}_{\text {REF }}$ and ground. The divider voltage is set at $63.2 \%$ of $V_{\text {REF }}$ with respect to ground-exactly one RC time constant. The impedance of the divider is increased to about 30k with a series resistor to
present a minimum load on external signals tied to $\mathbf{V}_{\text {ADJ }}$. This resistor is a pinched type with a typical variation in nominal value of $-50 \%,+100 \%$ and a TC of $0.7 \% /{ }^{\circ} \mathrm{C}$. For this reason, external signals (typically a pot between $\mathbf{V}_{\text {REF }}$ and ground) connected to $\mathrm{V}_{\text {ADJ }}$ should have a source resistance as low as possible. For small changes in $\mathrm{V}_{\text {ADJ }}$, up to several $k \Omega$ is all right, but for large variations, $250 \Omega$ or less should be maintained. This can be accomplished with a 1 k pot, since the maximum impedance from the wiper is $250 \Omega$. If a voltage is forced on $\mathrm{V}_{\text {ADJ }}$ from a hard source, voltage should be limited to -0.5 , and +5.0 V , or current limited to $\pm 1.0 \mathrm{~mA}$. This includes capacitively coupled signals because even small values of capacitors contain enough energy to degrade the input stage if the capacitor is driven with a large, fast slewing signal. The $\mathbf{V}_{\text {ADJ }}$ pin may be used to abort the timing cycle. Grounding this pin during the timing period causes the timer to react just as if the capacitor voltage had reached its normal RC trigger point; the capacitor discharges and the output charges state. An exception to this occurs if the trigger pin is held high, when the $\mathrm{V}_{\text {ADJ }}$ pin is grounded. In this case, the output changes state, but the capacitor does not discharge.

If the trigger drops while $\mathbf{V}_{\text {ADJ }}$ is being held low, discharge will occur immediately and the cycle will be over. If the trigger is still high when $\mathrm{V}_{\text {ADJ }}$ is released, the output may or may not change state, depending on the voltage across the timing capacitor. For voltages below 2.0 V across the timing capacitor, the output will change state immediately, then once more as the voltage rises past 2.0 V . For voltages above 2.0 V , no change will occur in the output. This pin is not available on the LM2905/LM3905.
In noisy environments or in comparator-type applications, a bypass capacitor on the $\mathbf{V}_{\text {ADJ }}$ terminal may be needed to eliminate spurious outputs because it is high impedance point. The size of the cap will depend on the frequency and energy content of the noise. A $0.1 \mu \mathrm{~F}$ will generally suffice for spike suppression, but several $\mu \mathrm{F}$ may be used if the timer is subjected to high level 60 Hz EMI.
The emitter and the collector outputs of the timer can be treated just as if they were an ordinary transistor with 40 V minimum collector-emitter breakdown voltage. Normally, the emitter is tied to the ground pin and the signal is taken from the collector, or the collector is tied to $\mathbf{V}^{+}$and the signal is taken from the emitter. Variations on these basic connections are possible. The collector can be tied to any positive voltage up to 40 V when the signal is taken from the emitter. However, the emitter will not be pulled higher than the supply voltage on the $\mathbf{V}^{+}$pin. Connecting the collector to a voltage less than the $\mathbf{V}+$ voltage is allowed. The emitter should not be connected to a low impedance load other than that to which the ground pin is tied. The transistor has built-in current limiting with a typical knee current of 120 mA . Temporary short circuits are allowed; even with collectoremitter voltages up to 40 V . The power $x$ time product, however, must not exceed 15 watt-seconds for power levels above the maximum rating of the package. A short to 30 V ,

## Pin Function Description (Continued)

for instance, cannot be held for more than 4 seconds. These levels are based on $40^{\circ} \mathrm{C}$ maximum initial chip temperature. When driving inductive loads, always use a clamp diode to protect the transistor from inductive kick-back.
A boost pin is provided on the LM122 to increase the speed of the internal comparator. The comparator is normally operated at low current levels for lowest possible input current.
For timing periods less than 1 ms , where low input current is not needed, comparator operating current can be increased several orders of magnitude. Shorting the boost terminal to $\mathbf{V +}$ increases the emitter current of the vertical PNP drivers in the differential stage from 25 nA to $5 \mu \mathrm{~A}$. This pin is not available on the LM2905/LM3905.
With the timer in the unboosted state, timing periods are accurate down to about 1 ms . In the boosted mode, loss of accuracy due to comparator speed is only about 800 ns , so timing periods of several microseconds can be used. The 800 ns error is relatively insensitive to temperature, so temperature coefficient of pulse width is still good.
The Logic pin is used to reverse the signal appearing at the output transistor. An open or "high" condition on the logic pin programs the output transistor to be "off" during the timing period and "on" all other times. Grounding the logic pin reverses the sequence to make the transistor "on" during the timing period. Threshold for the logic pin is typically 100 mV with $150 \mu \mathrm{~A}$ flowing out of the terminal. If an active drive to the logic pin is desired, a saturated transistor drive is recommended, either with a discrete transistor or the open collector output of integrated logic. A maximum $\mathrm{V}_{\text {SAT }}$ of 25 mV at $200 \mu \mathrm{~A}$ is required. Minimum and maximum voltages that may appear on the logic pin are 0 and +5.0 , respectively.

## Typical Applications

## Basic Timers

Figure 1 is a basic timer using the collector output. $R_{t}$ and $C_{t}$ set the time interval with $\mathrm{R}_{\mathrm{L}}$ as the load. During the timing interval the output may be either high or low depending on the connection of the logic pin. Timing waveforms are shown in the sketch along side Figure 1. Note that the trigger pulse may be either shorter or longer than the output pulse width.
Figure 2 is again a basic timer, but with the output taken from the emitter of the output transistor. As with the collector output, either a high or low condition may be obtained during the timing period.

## Simulating a Thermal Delay Relay

Figure 3 is an application where the LM122 is used to simulate a thermal delay relay which prevents power from being applied to other circuitry until the supply has been on for some time. The relay remains de-energized for $R_{t} C_{t}$ seconds after $\mathrm{V}_{\mathrm{CC}}$ is applied, then closes and stays energized until $\mathrm{V}_{\mathrm{CC}}$ is turned off. Figure 4 is a similar circuit except that the relay is energized as soon as $V_{C C}$ is applied. $R_{t} C_{t}$ seconds later, the relay is de-energized and stays off until the $V_{C C}$ supply is recycled.


TL/H/7768-11

FIGURE 2. Basic Timer-Emitter Output and Timing Chart


TL/H/7768-13
FIGURE 3. Time Out on Power Up (Relay Energized $\mathbf{R}_{\mathrm{t}} \mathrm{C}_{\mathrm{t}}$ Seconds after $\mathbf{V}_{\mathbf{C c}}$ is Applied)

## +5V Supply Driving 28V Relay

Figure 5 shows the timer interfacing 5 V logic to a high voltage relay. Although the $\mathrm{V}^{+}$terminal could be tied to the +28 V supply, this may be an unnecessary waste of power in the IC or require extra wiring if the LM122 is on a logic card. In either case, the threshold for the trigger is 1.6 V .


Typical Applications (Continued)


TL/H/7768-14
FIGURE 4. Time Out on Power Up (Relay Energized Until $R_{t} C_{t}$ Seconds After $V_{c c}$ is Applied)


TL/H/7768-15
FIGURE 5. 5V Logic Supply Driving 28V Relay

## 30V Supply Interfacing with 5V Logic

Figure 6 indicates the ability of the timer to interface to digital logic when operating off a high supply voltage. VOUT swings between +5 V and ground with a minimum fanout of 5 for medium speed TTL. If the logic is sensitive to rise/fall time of the trailing edge of the output pulse, the trigger pin should be low at that time.


TL/H/7768-16
FIGURE 6. 30V Supply Interfacing with 5V Logic

## Astable Operation

The LM122 can be made into a self-starting oscillator by feeding the output back to the trigger input through a capacitor as shown in Figure 7. Operating frequency is $1 /\left(\mathrm{R}_{\mathrm{t}}+\right.$ $\left.\mathrm{R}_{1}\right)\left(\mathrm{C}_{t}\right)$. The output is a narrow negative pulse whose width is approximately $2 \mathrm{R}_{2} \mathrm{C}_{\mathrm{f}}$. For optimum frequency stability, $\mathrm{C}_{f}$ should be as small as possible. The minimum value is deter-
mined by the time required to discharge $\mathrm{C}_{\mathrm{t}}$ through the internal discharge transistor. A conservative value for $\mathrm{C}_{f}$ can be chosen from the graph included with Figure 20. For frequencies below 1 kHz , the frequency error introduced by $\mathrm{C}_{\mathrm{f}}$ is a few tenths of one percent or less for $R_{t} \geq 500 k$.


TL/H/7768-17


TL/H/7768-18
FIGURE 7. Oscillator

## One Hour Timer with Reset and Manual Cycle End

Figure 8 shows the LM122 connected as a one hour timer with manual controls for start, reset, and cycle end. S1 starts timing, but has no effect after timing has started. S2 is a center off switch which can either end the cycle prematurely with the appropriate change in output state and discharging of $\mathrm{C}_{\mathrm{t}}$, or cause $\mathrm{C}_{t}$ to be reset to OV without a change in output. In the latter case, a new timing period starts as soon as S 2 is released.


FIGURE 8. One Hour Timer with Reset and Manual Cycle End

## Typical Applications (Continued)

The average charging current through $R_{t}$ is about 30 nA , so some attention must be paid to parts layout to prevent stray leakage paths. The suggested timing capacitor has a typical self time constant of 300 hours and a guaranteed minimum of 25 hours at $+25^{\circ} \mathrm{C}$. Other capacitor types may be used if sufficient data is available on their leakage characteristics.

## Two Terminal Time Delay Switch

The LM122 can be used as a two terminal time delay switch if an "on" voltage drop of 2 V to 3 V can be tolerated. In Figure 9 , the timer is used to drive a relay "on" $\mathrm{R}_{\mathrm{t}} \bullet \mathrm{C}_{\mathrm{t}}$ seconds after application of power. "Off" current of the switch is 4 mA maximum, and "on" current can be as high as 50 mA .

## Zero Power Dissipation Between Timing Intervals

In some applications it is desirable to reduce supply current drain to zero between timing cycles. In Figure 10 this is accomplished by using an external PNP as a latch to drive the $\mathrm{V}^{+}$pin of the timer.
Between timing periods Q1 is off and no supply current is drawn. When a trigger pulse of 5 V minimum amplitude is received, the LM122 output transistor and Q1 latch for the duration of the timing period. D1 prevents the step on the $V^{+}$pin from coupling back into the trigger pin. If the trigger input is a short pulse, C1 and R2 may be eliminated. $R_{L}$ must have a minimum value of $\left(\mathrm{V}_{\mathrm{CC}}\right) /(2.5 \mathrm{~mA})$.


FIGURE 9. 2-Terminal Time Delay Switch

## Frequency to Voltage Converter

An accurate frequency to voltage converter can be made with the LM122 by averaging output pulses with a simple one pole filter as shown in Figure 11. Pulse width is adjusted with R2 to provide initial calibration at 10 kHz . The collector of the output transistor is tied to $V_{\text {REF }}$, giving constant amplitude pulses equal to $V_{\text {REF }}$ at the emitter output. R4 and C1 filter the pulses to give a dc output equal to, $\left(\mathrm{R}_{t}\right)\left(\mathrm{C}_{t}\right)\left(\mathrm{V}_{\text {REF }}\right)(\mathrm{f})$. Linearity is about $0.2 \%$ for a 0 V to 1 V output. If better linearity is desired R5 can be tied to the summing node of an op amp which has the filter in the feedback path. If a low output impedance is desired, a unity gain buffer such as the LM110 can be tied to the output. An analog meter can be driven directly by placing it in series with R5 to ground. A series RC network across the meter to provide damping will improve response at very low frequencies.

## Pulse Width Detector

By driving the logic terminal of the LM122 simultaneous to the trigger input, a simple, accurate pulse width detector can be made (Figure 12).


TL/H/7768-21
FIGURE 10. Zero Power Dissipation Between Timing Intervals


FIGURE 11. Frequency to Voltage Converter. (Tachometer) Output Independent of Supply Voltage.


## Typical Applications (Continued)

In this application the logic terminal is normally held high by R3. When a trigger pulse is received, Q1 is turned on, driving the logic terminal to ground. The result of triggering the timer and reversing the logic at the same time is that the output does not change from its initial low condition. The only time the output will change states is when the trigger input stays high longer than one time period set by $R_{t}$ and $\mathrm{C}_{\mathrm{t}}$. The output pulse width is equal to the input trigger width minus $R_{t} \bullet C_{t}$. C2 insures no output pulse for short ( $<R C$ ) trigger pulses by prematurely resetting the timing capacitor when the trigger pulse drops. $\mathrm{C}_{\mathrm{L}}$ filters the narrow spikes which would occur at the output due to propagation delays during switching.

## 5V Switching Regulator

Figure 13 is an application where the LM122 does not use its timing function. A switching regulator is made using the internal reference and comparator to drive a PNP transistor switch. Features of this circuit include a 5.5 V minimum input voltage at 1A output current, low part count, and good efficiency ( $>75 \%$ ) for input voltages to 10 V . Line and load regulation are less than $0.5 \%$ and output ripple at the switching frequency is only 30 mV . Q1 is an inexpensive plastic device which does not need a heatsink for ambient temperature up to $50^{\circ} \mathrm{C}$. D1 should be a fast switching diode. Output voltage can be adjusted between 1V and 30V by choosing proper values for R2, R3, R4, and R5. For outputs less than 2 V , a divider with $250 \Omega$ Thevinin resistance must be connected between $V_{\text {REF }}$ and ground with its tap point tied to $\mathrm{V}_{\text {ADJ. }}$

*No. 22 Wire Wound on Molybdenum Permalloy Core TL/H/7768-24
FIGURE 13. 5V Switching Regulator with 1 Amp Output and 5.5V Minimum Input

## Application Hints

## Aborting a Timing Cycle

The LM122 does not have an input specifically allocated to a stop-timing function. If such a function is desired, it may be accomplished several ways:

- Ground VADJ
- Raise R/C more positive than $V_{A D J}$
- Wire "OR" the output

Grounding $\mathrm{V}_{\text {ADJ }}$ will end the timing cycle just as if the timing capacitor had reached its normal discharge point. A new timing cycle can be started by the trigger terminal as soon as the ground is released. A switching transistor is best for driving $\mathrm{V}_{\text {ADJ }}$ to as near ground as possible. Worst case sink current is about $300 \mu \mathrm{~A}$.
A timing cycle may also be ended by a positive pulse to a resistor ( $R \leq R_{t} / 100$ ) in series with the timing capacitor. The pulse amplitude must be at least equal to $\mathrm{V}_{\text {ADJ }}(2.0 \mathrm{~V})$, but should not exceed 5.0 V . When the timing capacitor discharges, a negative spike of up to 2.0 V will occur across the resistor, so some caution must be used if the drive pulse is used for other circuitry.


FIGURE 14. Cycle Interrupt
The output of the timer can be wire ORed with a discrete transistor or an open collector logic gate output. This allows overriding of the timer output, but does not cause the timer to be reset until its normal cycle time has elapsed.

## Using the LM122 as a Comparator

A built-in reference and zero volt common mode limit make the LM122 very useful as a comparator. Threshold may be adjusted from zero to three volts by driving the $\mathrm{V}_{\text {ADJ }}$ terminal with a divider tied to $V_{\text {REF }}$. Stability of the reference voltage is typically $\pm 1 \%$ over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Offset voltage drift in the comparator is typically $25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ in the boosted mode and $50 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ unboosted. A resistor can be inserted in series with the input to allow overdrives up to $\pm 50 \mathrm{~V}$ as shown in Figure 15. There is actually no limit on input voltage as long as current is limited to $\pm 1 \mathrm{~mA}$. The resistor shown contributes a worst case of 5 mV to initial offset. In the unboosted mode, the error drops to 0.25 mV maximum. The capability of operating off a single 5 V supply with internal reference should make this comparator very useful.

## Application Hints (Continued)



TL/H/7768-26
FIGURE 15. Comparator with OV to 3 V Threshold

## Eliminating Timing Cycle Upon Initial

Application of Power
The LM122 will normally start a timing cycle (with no trigger input) when $\mathrm{V}^{+}$is first turned on. If this characteristic is undesirable, it can be defeated by tying the timing capacitor to $\mathrm{V}_{\text {REF }}$ instead of ground as shown in Figure 16. This connection does not affect operation of the timer in any other way. If an electrolytic timing capacitor is used, be sure the negative end is tied to the R/C pin and the positive end to $V_{\text {REF }}$. $1.0 \mathrm{k} \Omega$ resistor should be included in series with the timing capacitor to limit the surge current load on $V_{\text {REF }}$ when the capacitor is discharged.


TL/H/7768-27
FIGURE 16. Eliminating Initial Timing Cycle

## Using Dual Supplies

The LM122 can be operated off dual supplies as shown in Figure 17. The only limitation is that the emitter terminal cannot be tied to ground, it must either drive a load referred to $\mathrm{V}^{-}$or be actually tied to $\mathrm{V}^{-}$as shown. Although capacitive coupling is shown for the trigger input (to allow 5 V triggering), a resistor can be substituted for C 1 . R2 must be chosen to give proper level shifting between the trigger signal and the trigger pin of the timer. Worst case "lo" on the trigger pin (with respect to $\mathrm{V}^{-}$) is 0.8 V , and worst case
"high" is 2.5 V . R2 may be calculated from the divider equation with R1 to give these levels.


TL/H/7768-28
*Select for Proper Level Shift
Emitter Terminal or Emitter Load must be Tied to GND Pin of Timer
FIGURE 17. Operating Off Dual Supplies

## Linearizing the Charging Sweep

In some applications (such as a linear pulse width modulator) it may be desirable to have the timing capacitor charge from a constant current source. A simple way to accomplish this is shown in Figure 18.


TL/H/7768-29
FIGURE 18. Temperature Compensated Linear Charging Sweep
Q1 converts the current through R1 to a current source independent of the voltage across $C_{t}$. R2, R3, D1, and D2 are added to make the current through R1 independent of supply variations and temperature changes. (D2 is a low TC type) D2 and R3 can be omitted if the $\mathrm{V}^{+}$supply is stable and D1 and R2 can be omitted also if temperature stability is not critical. With D1, D2, R2 and R3 omitted, the current through R1 will change about $0.015 \% /{ }^{\circ} \mathrm{C}$ with a 15 V supply and $0.1 \% /{ }^{\circ} \mathrm{C}$ with a 5.0 V supply.

## Application Hints (Coninued)

## Triggering with Negative Edge

Although the LM122 is triggered by a positive going trigger signal, a differentiator tied to a normally "high" trigger will result in negative edge triggering. In Figure 19, R1 serves the dual purpose of holding the trigger pin normally high and differentiating the input trigger pulse coupled through C1. The timing diagram included with Figure 21 shows that triggering actually occurs a short time after the negative going trigger, while positive going triggers have no effect. The delay time between a negative trigger signal and actual starts of timing is approximately ( 0.5 to 1.5 ) ( $\mathrm{R} 1-\mathrm{C} 1$ ) depending on the trigger amplitude, or about 2.5 to $7.5 \mu \mathrm{~s}$ with the values shown. This time will have to be increased for $C_{t}$ larger than $0.01 \mu \mathrm{~F}$ because $\mathrm{C}_{\mathrm{t}}$ is charged to $\mathrm{V}_{\text {REF }}$ whenever the trigger pin is kept high and must reset itself during the short time that the trigger pin voltage is low. A conservative value for C 1 is:

$$
C_{1} \geq \frac{C_{t}}{10}
$$

## Chain of Timers

The LM122 can be connected as a chain of timers quite easily with no interface required. In Figure 20A and 20B, two


FIGURE 19. Timer Triggered by Negative Edge of Input Pulse
possible connections are shown. In both cases, the output of the timer is low during the timing period so that the positive going signal at the end of the timing period can trigger the next timer. There is no limitation on the timing period of one timer with respect to any other timer before or after it, because the trigger input to any timer can be high or low when that timer ends its timing period.


TL/H/7768-31
(a)


TL/H/7768-32

(b)

FIGURE 20. Chain of Timers

National
Semiconductor Corporation

## LM194/LM394 Supermatch Pair

## General Description

The LM194 and LM394 are junction isolated ultra wellmatched monolithic NPN transistor pairs with an order of magnitude improvement in matching over conventional transistor pairs. This was accomplished by advanced linear processing and a unique new device structure.
Electrical characteristics of these devices such as drift versus initial offset voltage, noise, and the exponential relationship of base-emitter voltage to collector current closely approach those of a theoretical transistor. Extrinsic emitter and base resistances are much lower than presently available pairs, either monolithic or discrete, giving extremely low noise and theoretical operation over a wide current range. Most parameters are guaranteed over a current range of $1 \mu \mathrm{~A}$ to 1 mA and OV up to 40 V collector-base voltage, ensuring superior performance in nearly all applications.
To guarantee long term stability of matching parameters, internal clamp diodes have been added across the emitterbase junction of each transistor. These prevent degradation due to reverse biased emitter current-the most common cause of field failures in matched devices. The parasitic isolation junction formed by the diodes also clamps the substrate region to the most negative emitter to ensure complete isolation between devices.
The LM194 and LM394 will provide a considerable improvement in performance in most applications requiring a closely
matched transistor pair. In many cases, trimming can be eliminated entirely, improving reliability and decreasing costs. Additionally, the low noise and high gain make this device attractive even where matching is not critical.
The LM194 and LM394/LM394B/LM394C are available in an isolated header 6 -lead TO-5 metal can package. The LM394/LM394B/LM394C are available in an 8-pin plastic dual-in-line package. The LM394C is also available in a 8 pin plastic dual-in-line package. The LM194 is identical to the LM394 except for tighter electrical specifications and wider temperature range.

## Features

- Emitter-base voltage matched to $50 \mu \mathrm{~V}$

■ Offset voltage drift less than $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$

- Current gain ( $\mathrm{h}_{\mathrm{FE}}$ ) matched to $2 \%$
- Common-mode rejection ratio greater than 120 dB
- Parameters guaranteed over $1 \mu \mathrm{~A}$ to 1 mA collector current
- Extremely low noise

Superior logging characteristics compared to conventional pairs

- Plug-in replacement for presently available devices

Typical Applications


Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
(Note 4)

| Collector Current | 20 mA |
| :--- | ---: |
| Collector-Emitter Voltage | $\mathrm{V}_{\text {MAX }}$ |
| Collector-Emitter Voltage | 40 V |
| LM394C | 20 V |
| Collector-Base Voltage | 40 V |
| LM394C | 20 V |
| Collector-Substrate Voltage | 40 V |
| LM394C | 20 V |
| Collector-Collector Voltage | 40 V |
| LM394C | 20 V |


| Base-Emitter Current | $\pm 10 \mathrm{~mA}$ |
| :--- | ---: |
| Power Dissipation | 500 mW |
| Junction Temperature |  |
| LM194 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM394/LM394B/LM394C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Information |  |
| Metal Can Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Dual-In-Line Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase ( 60 sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting and their Effects on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics $\left(T_{J}=25^{\circ} \mathrm{C}\right)$

| Parameter | Conditions | LM194 |  |  | LM394 |  |  | LM394B/394C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Current Gain ( $\mathrm{h}_{\text {FE }}$ ) | $\begin{aligned} & V_{C B}=0 \mathrm{~V} \text { to } V_{\text {MAX }} \text { (Note 1) } \\ & I_{C}=1 \mathrm{~mA} \\ & I_{C}=100 \mu \mathrm{~A} \\ & I_{C}=10 \mu \mathrm{~A} \\ & I_{C}=1 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 400 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 700 \\ & 550 \\ & 450 \\ & 300 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 250 \\ & 200 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 700 \\ & 550 \\ & 450 \\ & 300 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 225 \\ & 200 \\ & 150 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 400 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ |  |  |
| Current Gain Match, ( $\mathrm{h}_{\text {FE }}$ Match) $=\frac{100\left[\Delta \mathrm{I}_{\mathrm{B}}\right]\left[\mathrm{h}_{\mathrm{FE}(\mathrm{MIN})}\right]}{\mathrm{I}_{\mathrm{C}}}$ | $\begin{aligned} & V_{C B}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{MAX}} \\ & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 2 |  | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 4 |  | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | 5 | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Emitter-Base Offset Voltage | $\begin{aligned} & V_{C B}=0 \\ & I_{C}=1 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \end{aligned}$ |  | 25 | 50 |  | 25 | 150 |  | 50 | 200 | $\mu \mathrm{V}$ |
| Change in Emitter-Base Offset Voltage vs Collector-Base Voltage (CMRR) | (Note 1) <br> $\mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A}$ to 1 mA , <br> $V_{C B}=0 V$ to $V_{M A X}$ |  | 10 | 25 |  | 10 | 50 |  | 10 | 100 | $\mu \mathrm{V}$ |
| Change in Emitter-Base Offset Voltage vs Collector Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A} \text { to } 0.3 \mathrm{~mA} \end{aligned}$ |  | 5 | 25 |  | 5 | 50 |  | 5 | 50 | $\mu \mathrm{V}$ |
| Emitter-Base Offset Voltage Temperature Drift | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \text { (Note } 2 \text { ) } \\ & \mathrm{I}_{\mathrm{C} 1}=\mathrm{I}_{\mathrm{C} 2} \\ & \mathrm{~V}_{\mathrm{OS}} \text { Trimmed to } 0 \text { at } 25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.08 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & 0.08 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.3 \end{aligned}$ |  | $\begin{gathered} 0.2 \\ 0.03 \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Logging Conformity | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=3 \mathrm{nA} \text { to } 300 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\mathrm{CB}}=0,(\text { Note } 3) \end{aligned}$ |  | 150 |  |  | 150 |  |  | 150 |  | $\mu \mathrm{V}$ |
| Collector-Base Leakage | $V_{C B}=V_{M A X}$ |  | 0.05 | 0.25 |  | 0.05 | 0.5 |  | 0.05 | 0.5 | nA |
| Collector-Collector Leakage | $V_{C C}=V_{\text {MAX }}$ |  | 0.1 | 2.0 |  | 0.1 | 5.0 |  | 0.1 | 5.0 | nA |
| Input Voltage Noise | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CB}}=0 \mathrm{~V}, \\ & \mathrm{f}=100 \mathrm{~Hz} \text { to } 100 \mathrm{kHz} \end{aligned}$ |  | 1.8 |  |  | 1.8 |  |  | 1.8 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Collector to Emitter Saturation Voltage | $\begin{aligned} & I_{C}=1 \mathrm{~mA}, I_{B}=10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, I_{B}=100 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & V \\ & v \end{aligned}$ |

Note 1: Collector-base voltage is swept from 0 to $V_{M A X}$ at a collector current of $1 \mu \mathrm{~A}, 10 \mu \mathrm{~A}, 100 \mu \mathrm{~A}$, and 1 mA .
Note 2: Offset voltage drift with $V_{O S}=0$ at $T_{A}=25^{\circ} \mathrm{C}$ is valid only when the ratio of $\mathrm{I}_{\mathrm{C} 1}$ to $\mathrm{I}_{\mathrm{C} 2}$ is adjusted to give the initial zero offset. This ratio must be held to within $0.003 \%$ over the entire temperature range. Measurements taken at $+25^{\circ} \mathrm{C}$ and temperature extremes.
Note 3: Logging conformity is measured by computing the best fit to a true exponential and expressing the error as a base-emitter voltage deviation.
Note 4: Refer to RETS194X drawing of military LM194H version for specifications.

Typical Applications (Continued)
Fast, Accurate Logging Amplifier, $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}$ to 0.1 mV or $\mathrm{I}_{\mathbb{N}}=1 \mathrm{~mA}$ to 10 nA


## Voltage Controlled Variable Gain Amplifier



TL/H/9241-4
*R8-R10 and D2 provide a temperature Distortion $<0.1 \%$ independent gain control. Bandwidth > 1 MHz 100 dB gain range

Typical Applications (Continued)
Precision Low Drift Operational Amplifier


High Accuracy One Quadrant Multiplier/Divider


TL/H/9241-6
$V_{\text {OUT }}=\frac{(X)(Y)}{(Z)}$; positive inputs only.
*Typical linearity 0.1\%

High Performance Instrumentation Amplifier


TL/H/9241-7
Performance Characteristics
Linearity of Gain ( $\pm 10 \mathrm{~V}$ Output)
Common-Mode Rejection Ratio $(60 \mathrm{~Hz})$
Common-Mode Rejection Ratio ( 1 kHz )
Power Supply Rejection Ratio
$\quad$ + Supply
$\quad$ Supply
Bandwidth ( -3 dB )
Slew Rate
Offset Voltage Drift**
Common-Mode Input Resistance
Differential Input Resistance
Input Referred Noise ( $100 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ )
Input Bias Current
Input Offset Current
Common-Mode Range
Output Swing (R $=10 \mathrm{k} \Omega$ )
**Assumes $\leq 5$ ppm/ $/{ }^{\circ} \mathrm{C}$ tracking of resistors

| $\mathbf{G}=10,000$ | $\mathbf{G}=1,000$ | $\mathbf{G}=100$ | $\mathbf{G}=10$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\leq 0.01$ | $\leq 0.01$ | $\leq 0.02$ | $\leq 0.05$ |
| $\geq 120$ | $\geq 120$ | $\geq 110$ | $\geq 90$ | dB |
| $\geq 110$ | $\geq 110$ | $\geq 90$ | $\geq 70$ | dB |
|  |  |  |  |  |
| $>110$ | $>110$ | $>110$ | $>110$ | dB |
| $>110$ | $>110$ | $>90$ | $>70$ | dB |
| 50 | 50 | 50 | 50 | kHz |
| 0.3 | 0.3 | 0.3 | 0.3 | $\mathrm{~V} / \mu \mathrm{s}$ |
| $\leq 0.25$ | $\leq 0.4$ | 2 | $\leq 10$ | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| $>10^{9}$ | $>10^{9}$ | $>10^{9}$ | $>10^{9}$ | $\Omega$ |
| $>3 \times 10^{8}$ | $>3 \times 10^{8}$ | $>3 \times 10^{8}>3 \times 10^{8}$ | $\Omega$ |  |
| 5 | 6 | 12 | 70 | $\frac{\mathrm{nV}}{\sqrt{\mathrm{Hz}}}$ |
| 75 | 75 | 75 | 75 | nA |
| 1.5 | 1.5 | 1.5 | 1.5 | nA |
| $\pm 11$ | $\pm 11$ | $\pm 11$ | $\pm 10$ | V |
| $\pm 13$ | $\pm 13$ | $\pm 13$ | $\pm 13$ | V |

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



Metal Can Package


Top View
Order Number LM194H, LM394H, LM394BH or LM394CH See NS Package Number H06C

Dual-In-Line and Small Outline Packages


Order Number LM394CM, LM394N, LM394BN or LM394CN
See NS Package Number M08A or N08E

National Semiconductor Corporation

## LM195/LM295/LM395 Ultra Reliable Power Transistors

## General Description

The LM195/LM295/LM395 are fast, monolithic power transistors with complete overload protection. These devices, which act as high gain power transistors, have included on the chip, current limiting, power limiting, and thermal overload protection making them virtually impossible to destroy from any type of overload. In the standard TO-3 transistor power package, the LM195 will deliver load currents in excess of 1.0 A and can switch 40 V in 500 ns .
The inclusion of thermal limiting, a feature not easily available in discrete designs, provides virtually absolute protection against overload. Excessive power dissipation or inadequate heat sinking causes the thermal limiting circuitry to turn off the device preventing excessive heating.
The LM195 offers a significant increase in reliability as well as simplifying power circuitry. In some applications, where protection is unusually difficult, such as switching regulators, lamp or solenoid drivers where normal power dissipation is low, the LM195 is especially advantageous.
The LM195 is easy to use and only a few precautions need be observed. Excessive collector to emitter voltage can destroy the LM195 as with any power transistor. When the device is used as an emitter follower with low source imped-
ance, it is necessary to insert a 5.0 k resistor in series with the base lead to prevent possible emitter follower oscillations. Although the device is usually stable as an emitter follower, the resistor eliminates the possibility of trouble without degrading performance. Finally, since it has good high frequency response, supply bypassing is recommended.

The LM195/LM295/LM395 are available in standard TO-3 power packages and solid Kovar TO-5. The LM195 is rated for operation from $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, the LM295 from $-25^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ and the LM395 from $0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Features

- Internal thermal limiting
- Greater than 1.0A output current

■ $3.0 \mu \mathrm{~A}$ typical base current

- 500 ns switching time
- 2.0 V saturation
- Base can be driven up to 40 V without damage
a Directly interfaces with CMOS or TTL
- $100 \%$ electrical burn-in


## Simplified Circuit




TL/H/6009-2
Bottom View
Order Number LM195K, LM295K or LM395K See NS Package Number K02A

TO-5 Metal Can Package


CASE IS EMITTER

## Bottom View

Order Number LM195H, LM295H or LM395H
See NS Package Number H03B

TO-220 Plastic Package


TL/H/6009-3
Case is Emitter
Top View
Order Number LM395T
See NS Package Number T03B

TO-202 Plastic Package


TL/H/6009-5
Top View

Order Number LM395P
See NS Package Number P03A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Collector to Emitter Voltage
LM195, LM295
Collector to Base Voltage
LM195, LM295
LM395
Base to Emitter Voltage (Forward)
LM195, LM295
LM395

## Preconditioning

100\% Burn-In In Thermal Limit

Base to Emitter Voltage (Reverse)
20 V
Internally Limited Internally Limited
Operating Temperature Range
LM195
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$

Electrical Characteristics (Note 1)

| Parameter | Conditions | LM195, LM295 |  |  | LM395 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Collector-Emitter Operating Voltage (Note 3) | $\mathrm{I}_{\mathrm{Q}} \leq \mathrm{I}_{\mathrm{C}} \leq \mathrm{I}_{\text {MAX }}$ |  |  | 42 |  |  | 36 | V |
| Base to Emitter Breakdown Voltage | $0 \leq \mathrm{V}_{\text {CE }} \leq \mathrm{V}_{\text {CEMAX }}$ | 42 |  |  | 36 | 60 |  | V |
| Collector Current TO-3, TO-220 TO-5, TO-202 | $\begin{aligned} & V_{C E} \leq 15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CE}} \leq 7.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 1.8 \end{aligned}$ |  | 1.0 1.0 | $\begin{aligned} & 2.2 \\ & 1.8 \end{aligned}$ |  | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \end{aligned}$ |
| Saturation Voltage | $\mathrm{I}_{\mathrm{C}} \leq 1.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.8 | 2.0 |  | 1.8 | 2.2 | V |
| Base Current | $\begin{aligned} & 0 \leq I_{\mathrm{C}} \leq I_{\text {MAX }} \\ & 0 \leq \mathrm{V}_{\mathrm{CE}} \leq \mathrm{V}_{\text {CEMAX }} \end{aligned}$ |  | 3.0 | 5.0 |  | 3.0 | 10 | $\mu \mathrm{A}$ |
| Quiescent Current ( $\mathrm{l}_{\mathrm{Q}}$ ) | $\begin{aligned} & V_{b e}=0 \\ & 0 \leq V_{C E} \leq V_{C E M A X} \end{aligned}$ |  | 2.0 | 5.0 |  | 2.0 | 10 | mA |
| Base to Emitter Voltage | $I_{C}=1.0 \mathrm{~A}, \mathrm{~T}_{\text {A }}=+25^{\circ} \mathrm{C}$ |  | 0.9 |  |  | 0.9 |  | V |
| Switching Time | $\begin{aligned} & \mathrm{V}_{\mathrm{CE}}=36 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=36 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 500 |  |  | 500 |  | ns |
| Thermal Resistance Junction to Case (Note 2) | TO-3 Package (K) |  | 2.3 | 3.0 |  | 2.3 | 3.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-5 Package (H) |  | 12 | 15 |  | 12 | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-220 Package (T) |  |  |  |  | 4 | 6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-202 Package (P) |  |  |  |  | 12 | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Note 1: Unless otherwise specified, these specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+150^{\circ} \mathrm{C}$ for the $\mathrm{LM} 195,-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+150^{\circ} \mathrm{C}$ for the LM 295 and $0^{\circ} \mathrm{C} \leq$ $+125^{\circ} \mathrm{C}$ for the LM395.
Note 2: Without a heat sink, the thermal resistance of the TO-5 package is about $+150^{\circ} \mathrm{C} / \mathrm{W}$, while that of the $\mathrm{TO}-3$ package is $+35^{\circ} \mathrm{C} / \mathrm{W}$.
Note 3: Selected devices with higher breakdown available.
Note 4: Refer to RETS195H and RETS195K drawings of military LM195H and LM195K versions for specifications.

## Typical Performance Characteristics (for K and T Packages)











TL/H/6009-6

Typical Performance Characteristics (for K and T Packages) (Continued)



## Typical Applications

### 1.0 Amp Voltage Follower



Power PNP


TL/H/6009-13
*Protects against excessive base drive
**Needed for stability



TL/H/6009-14


Typical Applications (Continued)


TL/H/6009-17
1.0 Amp Positive Voltage Regulator


TL/H/6009-18


Typical Applications (Continued)


TL/H/6009-21

Two Terminal Current Limiter


TL/H/6009-22

*Drive Voltage 0 V to $\geq 10 \mathrm{~V} \leq 42 \mathrm{~V}$
6.0V Shunt Regulator with Crowbar


TL/H/6009-24

Low Level Power Switch


INPUT
Turn $\mathrm{ON}=350 \mathrm{mV}$
Turn OFF $=200 \mathrm{mV}$

TL/H/6009-26
-

Two Terminal 100 mA Current Regulator


Typical Applications (Continued)

Emitter Follower


High Input Impedance AC Emitter Follower


Fast Follower


TL/H/6009-30
*Prevents storage with fast fall time square wave drive


TL/H/6009-31

## Typical Applications (Continued)


*Sixty turns wound on Arnold Type A-083081-2 core.
**Four devices in parallel
$\dagger$ Solid tantalum

National
Semiconductor Corporation

## LM555/LM555C Timer

## General Description

The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output circuit can source or sink up to 200 mA or drive TTL circuits.

## Features

- Direct replacement for SE555/NE555
- Timing from microseconds through hours
- Operates in both astable and monostable modes
- Adjustable duty cycle
- Output can source or sink 200 mA
- Output and supply TTL compatible
- Temperature stability better than $0.005 \%$ per ${ }^{\circ} \mathrm{C}$
- Normally on and normally off output


## Applications

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generator


## Schematic Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
$+18 \mathrm{~V}$
Power Dissipation (Note 1) LM555H, LM555CH 760 mW
Operating Temperature Ranges
LM555N, LM555CN 1180 mW

## LM555C <br> LM555

Storage Temperature Range

Soldering Information Dual-In-Line Package Soldering (10 Seconds) Small Outline Package Vapor Phase ( 60 Seconds) $0^{\circ} \mathrm{C}$ Infrared ( 15 Seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\left(T_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}\right.$ to +15 V , unless othewise specified)

| Parameter | Conditions | Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM555 |  |  | LM555C |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage |  | 4.5 |  | 18 | 4.5 |  | 16 | V |
| Supply Current | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \text { (Low State) (Note 2) } \end{aligned}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 5 \\ 12 \end{gathered}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 6 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Timing Error, Monostable Initial Accuracy Drift with Temperature <br> Accuracy over Temperature Drift with Supply | $R_{A}, R_{B}=1 \mathrm{k}$ to 100 k , $\mathrm{C}=0.1 \mu \mathrm{~F}$, (Note 3) |  | $\begin{gathered} 0.5 \\ 30 \\ \\ 1.5 \\ 0.05 \end{gathered}$ |  |  | $\begin{gathered} 1 \\ 50 \\ \\ 1.5 \\ 0.1 \end{gathered}$ |  | $\begin{gathered} \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \\ \% \\ \% / \mathrm{V} \end{gathered}$ |
| Timing Error, Astable Initial Accuracy Drift with Temperature Accuracy over Temperature Drift with Supply |  |  | $\begin{gathered} 1.5 \\ 90 \\ 2.5 \\ 0.15 \end{gathered}$ |  |  | $\begin{gathered} 2.25 \\ 150 \\ 3.0 \\ 0.30 \end{gathered}$ |  | $\begin{gathered} \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% \\ \% / \mathrm{V} \\ \hline \end{gathered}$ |
| Threshold Voltage |  |  | 0.667 |  |  | 0.667 |  | $x V_{C C}$ |
| Trigger Voltage | $\begin{aligned} & V_{C C}=15 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.8 \\ 1.45 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \\ \hline \end{gathered}$ | $\begin{aligned} & 5.2 \\ & 1.9 \end{aligned}$ |  | $\begin{gathered} 5 \\ 1.67 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Trigger Current |  |  | 0.01 | 0.5 |  | 0.5 | 0.9 | $\mu \mathrm{A}$ |
| Reset Voltage |  | 0.4 | 0.5 | 1 | 0.4 | 0.5 | 1 | V |
| Reset Current |  |  | 0.1 | 0.4 |  | 0.1 | 0.4 | mA |
| Threshold Current | (Note 4) |  | 0.1 | 0.25 |  | 0.1 | 0.25 | $\mu \mathrm{A}$ |
| Control Voltage Level | $\begin{aligned} & V_{C C}=15 V \\ & V_{C C}=5 V \end{aligned}$ | $\begin{aligned} & 9.6 \\ & 2.9 \end{aligned}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 10.4 \\ 3.8 \end{gathered}$ | $\begin{gathered} 9 \\ 2.6 \end{gathered}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 11 \\ 4 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Pin 7 Leakage Output High |  |  | 1 | 100 |  | 1 | 100 | nA |
| Pin 7 Sat (Note 5) Output Low Output Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{I}_{7}=15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{7}=4.5 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 70 \\ & \hline \end{aligned}$ | 100 |  | $\begin{gathered} 180 \\ 80 \\ \hline \end{gathered}$ | 200 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |

Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ to +15 V , (unless othewise specified) (Continued)

| Parameter | Conditions | Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM555 |  |  | LM555C |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Drop (Low) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=50 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=100 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=200 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=5 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ 0.1 \end{gathered}$ | $\begin{gathered} 0.15 \\ 0.5 \\ 2.2 \\ \\ 0.25 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ \\ \\ 0.25 \\ \hline \end{gathered}$ | $\begin{gathered} 0.25 \\ 0.75 \\ 2.5 \\ \\ \\ 0.35 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Drop (High) | $\begin{aligned} & I_{\text {SOURCE }}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & I_{\text {SOURCE }}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 13 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{gathered} 12.75 \\ 2.75 \\ \hline \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| Rise Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Fall Time of Output |  |  | 100 |  |  | 100 |  | ns |

Note 1: For operating at elevated temperatures the device must be derated above $25^{\circ} \mathrm{C}$ based on a $+150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $164^{\circ} \mathrm{c} / \mathrm{w}$ (T0-5), $106^{\circ} \mathrm{c} / \mathrm{w}$ (DIP) and $170^{\circ} \mathrm{c} / \mathrm{w}$ (S0-8) junction to ambient.
Note 2: Supply current when output high typically 1 mA less at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: Tested at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$.
Note 4: This will determine the maximum value of $R_{A}+R_{B}$ for 15 V operation. The maximum total $\left(R_{A}+R_{B}\right)$ is $20 \mathrm{M} \Omega$.
Note 5: No protection against excessive pin 7 current is necessary providing the package dissipation rating will not be exceeded.
Note 6: Refer to RETS555X drawing of military LM555H and LM555J versions for specifications.

## Connection Diagrams

Metal Can Package


TL/H/7851-2
Top View
Order Number LM555H or LM555CH See NS Package Number H08C

Dual-In-Line and Small Outline Packages


TL/H/7851-3
Top View
Order Number LM555J, LM555CJ, LM555CM or LM555CN See NS Package Number J08A, M08A or N08B

## Typical Performance Characteristics




## Application Information

## MONOSTABLE OPERATION

In this mode of operation, the timer functions as a one-shot (Figure 1). The external capacitor is initially held discharged by a transistor inside the timer. Upon application of a negative trigger pulse of less than $1 / 3 \mathrm{~V}_{\mathrm{CC}}$ to pin 2, the flip-flop is set which both releases the short circuit across the capacitor and drives the output high.


TL/H/7851-5
FIGURE 1. Monostable
The voltage across the capacitor then increases exponentially for a period of $t=1.1 R_{A} C$, at the end of which time the voltage equals $2 / 3 \mathrm{~V}_{\mathrm{CC}}$. The comparator then resets the flip-flop which in turn discharges the capacitor and drives the output to its low state. Figure 2 shows the waveforms generated in this mode of operation. Since the charge and the threshold level of the comparator are both directly proportional to supply voltage, the timing internal is independent of supply.

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$
TIME $=0.1 \mathrm{~ms} / \mathrm{DIV}$.
$\mathrm{R}_{\mathrm{A}}=9.1 \mathrm{k} \Omega$
$\mathrm{C}=0.01 \mu \mathrm{~F}$

## FIGURE 2. Monostable Waveforms

During the timing cycle when the output is high, the further application of a trigger pulse will not effect the circuit. However the circuit can be reset during this time by the application of a negative pulse to the reset terminal (pin 4). The output will then remain in the low state until a trigger pulse is again applied.

When the reset function is not in use, it is recommended that it be connected to $\mathrm{V}_{\mathrm{CC}}$ to avoid any possibility of false triggering.
Figure 3 is a nomograph for easy determination of R, C values for various time delays.
NOTE: In monostable operation, the trigger should be driven high before the end of timing cycle.

## ASTABLE OPERATION

If the circuit is connected as shown in Figure 4 (pins 2 and 6 connected) it will trigger itself and free run as a


$$
t_{d} \text { - TIME DELAY }
$$

TL/H/7851-7 FIGURE 3. Time Delay
multivibrator. The external capacitor charges through $\mathrm{R}_{\mathrm{A}}+$ $R_{B}$ and discharges through $R_{B}$. Thus the duty cycle may be precisely set by the ratio of these two resistors.


TL/H/7851-8
FIGURE 4. Astable
In this mode of operation, the capacitor charges and discharges between $1 / 3 \mathrm{~V}_{C C}$ and $2 / 3 \mathrm{~V}_{C C}$. As in the triggered mode, the charge and discharge times, and therefore the frequency are independent of the supply voltage.

## Applications Information (Continued)

Figure 5 shows the waveforms generated in this mode of operation.


TL/H/7851-9
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$
TIME $=20 \mu \mathrm{~s} /$ DIV.
$\mathrm{R}_{\mathrm{A}}=3.9 \mathrm{k} \Omega$
$R_{B}=3 \mathrm{k} \Omega$
$\mathrm{C}=0.01 \mu \mathrm{~F}$
FIGURE 5. Astable Waveforms
The charge time (output high) is given by:

$$
t_{1}=0.693\left(R_{A}+R_{B}\right) C
$$

And the discharge time (output low) by:

$$
t_{2}=0.693\left(R_{B}\right) C
$$

Thus the total period is:

$$
T=t_{1}+t_{2}=0.693\left(R_{A}+2 R_{B}\right) C
$$

The frequency of oscillation is:

$$
f=\frac{1}{T}=\frac{1.44}{\left(R_{A}+2 R_{B}\right) C}
$$

Figure 6 may be used for quick determination of these RC values.
The duty cycle is: $\quad D=\frac{R_{B}}{R_{A}+2 R_{B}}$


TL/H/7851-10
FIGURE 6. Free Running Frequency

## FREQUENCY DIVIDER

The monostable circuit of Figure 1 can be used as a frequency divider by adjusting the length of the timing cycle. Figure 7 shows the waveforms generated in a divide by three circuit.


TL/H/7851-11
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$
Top Trace: Input 4V/Div.
TIME $=20 \mu \mathrm{~s} /$ DIV. Middle Trace: Output 2V/Div.
$\mathrm{R}_{\mathrm{A}}=9.1 \mathrm{k} \Omega$
Bottom Trace: Capacitor 2V/Div.
$C=0.01 \mu \mathrm{~F}$
FIGURE 7. Frequency Divider

## PULSE WIDTH MODULATOR

When the timer is connected in the monostable mode and triggered with a continuous pulse train, the output pulse width can be modulated by a signal applied to pin 5 . Figure 8 shows the circuit, and in Figure 9 are some waveform examples.


TL/H/7851-12
FIGURE 8. Pulse Width Modulator


TL/H/7851-13
$V_{C C}=5 \mathrm{~V}$
Top Trace: Modulation 1V/Div.
TIME $=0.2 \mathrm{~ms} /$ DIV. Bottom Trace: Capacitor Voltage 2V/Div.
$\mathrm{R}_{\mathrm{A}}=9.1 \mathrm{k} \Omega$
$C=0.01 \mu \mathrm{~F}$
FIGURE 9. Pulse Width Modulator

## PULSE POSITION MODULATOR

This application uses the timer connected for astable operation, as in Figure 10, with a modulating signal again applied to the control voltage terminal. The pulse position varies with the modulating signal, since the threshold voltage and hence the time delay is varied. Figure 11 shows the waveforms generated for a triangle wave modulation signal.


TL/H/7851-14
FIGURE 10. Pulse Position Modulator


TL/H/7851-15
$V_{C C}=5 \mathrm{~V}$
TIME $=0.1 \mathrm{~ms} /$ DIV .
$R_{A}=3.9 \mathrm{k} \Omega$
$R_{B}=3 \mathrm{k} \Omega$
$C=0.01 \mu \mathrm{~F}$
FIGURE 11. Pulse Position Modulator

## LINEAR RAMP

When the pullup resistor, $R_{A}$, in the monostable circuit is replaced by a constant current source, a linear ramp is generated. Figure 12 shows a circuit configuration that will perform this function.


FIGURE 12
Figure 13 shows waveforms generated by the linear ramp. The time interval is given by:

$$
\begin{gathered}
T=\frac{2 / 3 V_{C C} R_{E}\left(R_{1}+R_{2}\right) C}{R_{1} V_{C C}-V_{B E}\left(R_{1}+R_{2}\right)} \\
V_{B E} \cong 0.6 V
\end{gathered}
$$



Top Trace: Input 3V/Div.
$V_{C C}=5 \mathrm{~V}$
TIME $=20 \mu \mathrm{~s} /$ DIV. Middle Trace: Output 5V/Div.
$R_{1}=47 \mathrm{k} \Omega \quad$ Bottom Trace: Capacitor Voltage 1V/Div.
$R_{2}=100 \mathrm{k} \Omega$
$R_{E}=2.7 \mathrm{k} \Omega$
$\mathrm{C}=0.01 \mu \mathrm{~F}$
FIGURE 13. Linear Ramp
50\% DUTY CYCLE OSCILLATOR
For a $50 \%$ duty cycle, the resistors $R_{A}$ and $R_{B}$ may be connected as in Figure 14. The time period for the out-

## Applications Information (Continued)

put high is the same as previous, $t_{1}=0.693 R_{A} C$. For the output low it is $\mathrm{t}_{2}=$

$$
\left[\left(R_{A} R_{B}\right) /\left(R_{A}+R_{B}\right)\right] C \operatorname{Ln}\left[\frac{R_{A}-2 R_{B}}{2 R_{A}-R_{B}}\right]
$$

Thus the frequency of oscillation is $f=\frac{1}{t_{1}+t_{2}}$


TL/H/7851-18
FIGURE 14. 50\% Duty Cycle Oscillator

Note that this circuit will not oscillate if $R_{B}$ is greater than $1 / 2 R_{A}$ because the junction of $R_{A}$ and $R_{B}$ cannot bring pin 2 down to $1 / 3 V_{C C}$ and trigger the lower comparator.

## ADDITIONAL INFORMATION

Adequate power supply bypassing is necessary to protect associated circuitry. Minimum recommended is $0.1 \mu \mathrm{~F}$ in parallel with $1 \mu \mathrm{~F}$ electrolytic.
Lower comparator storage time can be as long as $10 \mu \mathrm{~s}$ when pin 2 is driven fully to ground for triggering. This limits the monostable pulse width to $10 \mu \mathrm{~s}$ minimum.
Delay time reset to output is $0.47 \mu$ s typical. Minimum reset pulse width must be $0.3 \mu \mathrm{~s}$, typical.
Pin 7 current switches within 30 ns of the output (pin 3) voltage.

National Semiconductor Corporation

## LM556/LM556C Dual Timer

## General Description

The LM556 Dual timing circuit is a highly stable controller capable of producing accurate time delays or oscillation. The 556 is a dual 555 . Timing is provided by an external resistor and capacitor for each timing function. The two timers operate independently of each other sharing only $\mathrm{V}_{\mathrm{CC}}$ and ground. The circuits may be triggered and reset on falling waveforms. The output structures may sink or source 200 mA .

## Features

■ Direct replacement for SE556/NE556

- Timing from microseconds through hours
- Operates in both astable and monostable modes
- Replaces two 555 timers
- Adjustable duty cycle
- Output can source or sink 200 mA
- Output and supply TTL compatible
- Temperature stability better than $0.005 \%$ per ${ }^{\circ} \mathrm{C}$
- Normally on and normally off output


## Applications

- Precision timing
- Pulse generation

■ Sequential timing

- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generator


## Schematic Diagram



## Connection Diagram

## Dual-In-Line and Small Outline Packages



Order Number LM556J or LM556CJ
See NS Package Number J14A
Order Number LM556CM See NS Package Number M14A

Order Number LM556CN See NS Package Number N14A

| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| contact the National Semiconductor Sales Office/ | Soldering Information |  |
| Distributors for availability and specifications. | Dual-In-Line Package |  |
| Supply Voltage +18V | Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Power Dissipation (Note 1) | Small Outline Package |  |
| LM556J, LM556CJ 1785 mW | Vapor phase (60 seconds) | $215^{\circ} \mathrm{C}$ |
| LM556CN 1620 mW | Infrared (15 seconds) | $220^{\circ} \mathrm{C}$ |
| Operating Temperature Ranges | See AN-450 "Surface Mounting Methods and Their Effect |  |
| LM556C $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | on Product Reliability" for oth | ds of soldering sur- |
| LM556 $\quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | face mount devices. |  |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=+5 \mathrm{~V}\right.$ to +15 V , unless otherwise specified)

| Parameter | Conditions | LM556 |  |  | LM556C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage |  | 4.5 |  | 18 | 4.5 |  | 16 | V |
| Supply Current <br> (Each Timer Section) | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \text { (Low State) (Note 2) } \end{aligned}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 5 \\ 11 \end{gathered}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 6 \\ 14 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Timing Error, Monostable Initial Accuracy Drift with Temperature <br> Accuracy over Temperature Drift with Supply | $R_{A}, R_{B}=1 k \text { to } 100 \mathrm{k}, \mathrm{C}=0.1 \mu \mathrm{~F}$ (Note 3) |  | $\begin{gathered} 0.5 \\ 30 \\ \\ 1.5 \\ 0.05 \end{gathered}$ |  |  | $\begin{gathered} 0.75 \\ 50 \\ \\ 1.5 \\ 0.1 \\ \hline \end{gathered}$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\begin{gathered} \text { \% } \\ \text { \%/V } \\ \hline \end{gathered}$ |
| Timing Error, Astable Initial Accuracy Drift with Temperature Accuracy over Temperature Drift with Supply |  |  | $\begin{gathered} 1.5 \\ 90 \\ 2.5 \\ 0.15 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 2.25 \\ 150 \\ 3.0 \\ 0.30 \\ \hline \end{gathered}$ |  | $\begin{gathered} \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \% \\ \% / \mathrm{V} \end{gathered}$ |
| Trigger Voltage | $\begin{aligned} & V_{C C}=15 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.8 \\ 1.45 \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \\ \hline \end{gathered}$ | $\begin{aligned} & 5.2 \\ & 1.9 \end{aligned}$ | $\begin{gathered} 4.5 \\ 1.25 \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \end{gathered}$ | $\begin{aligned} & 5.5 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| Trigger Current |  |  | 0.1 | 0.5 |  | 0.2 | 1.0 | $\mu \mathrm{A}$ |
| Reset Voltage | (Note 4) | 0.4 | 0.5 | 1 | 0.4 | 0.5 | 1 | V |
| Reset Current |  |  | 0.1 | 0.4 |  | 0.1 | 0.6 | mA |
| Threshold Current | $\begin{aligned} & \mathrm{V}_{\mathrm{TH}}=\mathrm{V} \text {-Control (Note 5) } \\ & \mathrm{V}_{\mathrm{TH}}=11.2 \mathrm{~V} \end{aligned}$ |  | 0.03 | $\begin{gathered} 0.1 \\ 250 \\ \hline \end{gathered}$ |  | 0.03 | $\begin{gathered} 0.1 \\ 250 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{nA} \end{aligned}$ |
| Control Voltage Level and Threshold Voltage | $\begin{aligned} & V_{C C}=15 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 9.6 \\ 2.9 \\ \hline \end{array}$ | $\begin{gathered} 10 \\ 3.33 \\ \hline \end{gathered}$ | $\begin{gathered} 10.4 \\ 3.8 \\ \hline \end{gathered}$ | $\begin{gathered} 9 \\ 2.6 \\ \hline \end{gathered}$ | $\begin{array}{r} 10 \\ 3.33 \\ \hline \end{array}$ | $\begin{gathered} 11 \\ 4 \\ \hline \end{gathered}$ | V |
| Pin 1, 13 Leakage Output High |  |  | 1 | 100 |  | 1 | 100 | nA |
| Pin 1, 13 Sat Output Low Output Low | (Note 6) $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{I}=15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}=4.5 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 150 \\ 70 \\ \hline \end{gathered}$ | $\begin{aligned} & 240 \\ & 100 \\ & \hline \end{aligned}$ |  | 180 <br> 80 | $\begin{array}{r} 300 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}\right.$ to +15 V , unless otherwise specified) (Continued)

| Parameter | Conditions | LM556 |  |  | LM556C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Drop (Low) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=50 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=100 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=200 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.1 <br> 0.4 <br> 2 2.5 <br> 0.1 | $\begin{gathered} 0.15 \\ 0.5 \\ 2.25 \\ \\ 0.25 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ \\ \\ 0.25 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.75 \\ & 2.75 \\ & \\ & 0.35 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Drop (High) | $\begin{aligned} & I_{\text {SOURCE }}=200 \mathrm{~mA}, V_{C C}=15 \mathrm{~V} \\ & I_{\text {SOURCE }}=100 \mathrm{~mA}, V_{C C}=15 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 13 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{gathered} 12.75 \\ 2.75 \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| Rise Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Fall Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Matching Characteristics Initial Timing Accuracy Timing Drift with Temperature Drift with Supply Voltage | (Note 7) |  | $\begin{gathered} 0.05 \\ \pm 10 \\ 0.1 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ |  | $\begin{gathered} 0.1 \\ \pm 10 \\ 0.2 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 0.5 \end{aligned}$ |  |

Note 1: For operating at elevated temperatures the device must be derated based on a $+150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $70^{\circ} \mathrm{C} / \mathrm{W}$ (Ceramic), $77^{\circ} \mathrm{C} / \mathrm{W}$ (Plastic DIP) and $110^{\circ} \mathrm{C} / \mathrm{W}$ (SO-14 Narrow).
Note 2: Supply current when output high typically 1 mA less at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: Tested at $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{C C}=15 \mathrm{~V}$.
Note 4: As reset voltage lowers, timing is inhibited and then the output goes low.
Note 5: This will determine the maximum value of $R_{A}+R_{B}$ for 15 V operation. The maximum total $\left(R_{A}+R_{B}\right)$ is $20 M \Omega$.
Note 6: No protection against excessive pin 1, 13 current is necessary providing the package dissipation rating will not be exceeded.
Note 7: Matching characteristics refer to the difference between performance characteristics of each timer section.
Note 8: Refer to RETS556X drawing for specifications of military LM556J version.

## Typical Performance Characteristics



LOWEST VOLTAGE LEVEL OF TRIGGER PULSE (X $\mathrm{V}_{\mathrm{cc}}$ )




Low Output Voltage vs Output Sink Current


Output Propagation Delay vs
Voltage Level of Trigger Pulse


LOWEST VOLTAGE LEVEL OF TRIGGER Pulse ( $X \mathrm{~V}_{\mathrm{cc}}$ )


Low Output Voltage vs Output Sink Current


Discharge Transistor (Pin 1, 13) Voltage vs Sink Current


## LM565/LM565C Phase Locked Loop

## General Description

The LM565 and LM565C are general purpose phase locked loops containing a stable, highly linear voltage controlled oscillator for low distortion FM demodulation, and a double balanced phase detector with good carrier suppression. The VCO frequency is set with an external resistor and capacitor, and a tuning range of 10:1 can be obtained with the same capacitor. The characteristics of the closed loop sys-tem-bandwidth, response speed, capture and pull in range-may be adjusted over a wide range with an external resistor and capacitor. The loop may be broken between the VCO and the phase detector for insertion of a digital frequency divider to obtain frequency multiplication.
The LM565H is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The LM 565 CH and LM565CN are specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- $200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ frequency stability of the VCO

■ Power supply range of $\pm 5$ to $\pm 12$ volts with $100 \mathrm{ppm} / \%$ typical
■ $0.2 \%$ linearity of demodulated output

Linear triangle wave with in phase zero crossings available

- TTL and DTL compatible phase detector input and square wave output
- Adjustable hold in range from $\pm 1 \%$ to $> \pm 60 \%$


## Applications

- Data and tape synchronization
- Modems
- FSK demodulation
- FM demodulation
- Frequency synthesizer
- Tone decoding
- Frequency multiplication and division
- SCA demodulators
- Telemetry receivers
- Signal regeneration
- Coherent demodulators


## Connection Diagrams




TL/H/7853-3
Order Number LM565CN See NS Package Number N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | $\pm 12 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation (Note 1) | 1400 mW |
| Differential Input Voltage | $\pm 1 \mathrm{~V}$ |

Operating Temperature Range

| LM565H | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| LM565CH, LM565CN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $260^{\circ} \mathrm{C}$ |

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
260^{\circ} \mathrm{C}
\end{array}
$$

Electrical Characteristics AC Test Circuit, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 6 \mathrm{~V}$

| Parameter | Conditions | LM565 |  |  | LM565C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Current |  |  | 8.0 | 12.5 |  | 8.0 | 12.5 | mA |
| Input Impedance (Pins 2, 3) | $-4 \mathrm{~V}<\mathrm{V}_{2}, \mathrm{~V}_{3}<0 \mathrm{~V}$ | 7 | 10 |  |  | 5 |  | $\mathrm{k} \Omega$ |
| VCO Maximum Operating Frequency | $\mathrm{C}_{0}=2.7 \mathrm{pF}$ | 300 | 500 |  | 250 | 500 |  | kHz |
| VCO Free-Running Frequency | $\begin{aligned} & \mathrm{C}_{0}=1.5 \mathrm{nF} \\ & \mathrm{R}_{\mathrm{O}}=20 \mathrm{k} \Omega \\ & \mathrm{f}_{0}=10 \mathrm{kHz} \end{aligned}$ | -10 | 0 | +10 | -30 | 0 | +30 | \% |
| Operating Frequency Temperature Coefficient |  |  | -100 |  |  | -200 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Frequency Drift with Supply Voltage |  |  | 0.1 | 1.0 |  | 0.2 | 1.5 | \%/V |
| Triangle Wave Output Voltage |  | 2 | 2.4 | 3 | 2 | 2.4 | 3 | $V_{p-p}$ |
| Triangle Wave Output Linearity |  |  | 0.2 |  |  | 0.5 |  | \% |
| Square Wave Output Level |  | 4.7 | 5.4 |  | 4.7 | 5.4 |  | $V_{p-p}$ |
| Output Impedance (Pin 4) |  |  | 5 |  |  | 5 |  | $k \Omega$ |
| Square Wave Duty Cycle |  | 45 | 50 | 55 | 40 | 50 | 60 | \% |
| Square Wave Rise Time |  |  | 20 |  |  | 20 |  | ns |
| Square Wave Fall Time |  |  | 50 |  |  | 50 |  | ns |
| Output Current Sink (Pin 4) |  | 0.6 | 1 |  | 0.6 | 1 |  | mA |
| VCO Sensitivity | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz}$ |  | 6600 |  |  | 6600 |  | $\mathrm{Hz} / \mathrm{V}$ |
| Demodulated Output Voltage (Pin 7) | $\pm 10 \%$ Frequency Deviation | 250 | 300 | 400 | 200 | 300 | 450 | $m V_{p-p}$ |
| Total Harmonic Distortion | $\pm 10 \%$ Frequency Deviation |  | 0.2 | 0.75 |  | 0.2 | 1.5 | \% |
| Output Impedance (Pin 7) |  |  | 3.5 |  |  | 3.5 |  | k $\Omega$ |
| DC Level (Pin 7) |  | 4.25 | 4.5 | 4.75 | 4.0 | 4.5 | 5.0 | V |
| Output Offset Voltage $\left\|v_{7}-v_{6}\right\|$ |  |  | 30 | 100 |  | 50 | 200 | mV |
| Temperature Drift of $\left\|V_{7}-V_{6}\right\|$ |  |  | 500 |  |  | 500 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| AM Rejection |  | 30 | 40 |  |  | 40 |  | dB |
| Phase Detector Sensitivity $K_{D}$ |  |  | . 68 |  |  | . 68 |  | V/radian |

Note 1: The maximum junction temperature of the LM565 and LM565C is $+150^{\circ} \mathrm{C}$. For operation at elevated temperatures, devices in the TO-5 package must be derated based on a thermal resistance of $+150^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $+45^{\circ} \mathrm{C} / \mathrm{W}$ junction to case. Thermal resistance of the dual-in-line package is $+85^{\circ} \mathrm{C} / \mathrm{W}$.

## Typical Performance Characteristics




## AC Test Circuit



Note: $S_{1}$ open for output offset voltage $\left(V_{7}-V_{6}\right)$ measurement.
Typical Applications


TL/H/7853-6

Typical Applications (Continued)
FSK Demodulator (2025-2225 cps)


TL/H/7853-7
FSK Demodulator with DC Restoration


TL/H/7853-8

Typical Applications (Continued)
Frequency Multiplier ( $\times 10$ )


TL/H/7853-9


TL/H/7853-10

## Applications Information

In designing with phase locked loops such as the LM565, the important parameters of interest are:
FREE RUNNING FREQUENCY

$$
f_{0} \cong \frac{0.3}{R_{0} C_{o}}
$$

LOOP GAIN: relates the amount of phase change between the input signal and the VCO signal for a shift in input signal frequency (assuming the loop remains in lock). In servo theory, this is called the "velocity error coefficient."

$$
\begin{aligned}
& \text { Loop gain }=\mathrm{K}_{0} \mathrm{~K}_{D}\left(\frac{1}{\text { sec }}\right) \\
& \mathrm{K}_{0}=\text { oscillator sensitivity }\left(\frac{\text { radians } / \mathrm{sec}}{\text { volt }}\right) \\
& \mathrm{K}_{\mathrm{D}}=\text { phase detector sensitivity }\left(\frac{\text { volts }}{\text { radian }}\right)
\end{aligned}
$$

The loop gain of the LM565 is dependent on supply voltage, and may be found from:

$$
\begin{aligned}
& \mathrm{K}_{0} \mathrm{~K}_{\mathrm{D}}=\frac{33.6 \mathrm{f}_{0}}{\mathrm{~V}_{\mathrm{c}}} \\
& \mathrm{f}_{\mathrm{O}}=\mathrm{VCO} \text { frequency in } \mathrm{Hz} \\
& \mathrm{~V}_{\mathrm{C}}=\text { total supply voltage to circuit }
\end{aligned}
$$

Loop gain may be reduced by connecting a resistor between pins 6 and 7; this reduces the load impedance on the output amplifier and hence the loop gain.
HOLD IN RANGE: the range of frequencies that the loop will remain in lock after initially being locked.

$$
\begin{aligned}
f_{H} & = \pm \frac{8 f_{o}}{V_{c}} \\
f_{o} & =\text { free running frequency of } V C O \\
V_{C} & =\text { total supply voltage to the circuit }
\end{aligned}
$$

## THE LOOP FILTER

In almost all applications, it will be desirable to filter the signal at the output of the phase detector (pin 7); this filter may take one of two forms:


TL/H/7853-11


TL/H/7853-12
A simple lag filter may be used for wide closed loop bandwidth applications such as modulation following where the frequency deviation of the carrier is fairly high (greater than $10 \%$ ), or where wideband modulating signals must be followed.

The natural bandwidth of the closed loop response may be found from:

$$
f_{n}=\frac{1}{2 \pi} \sqrt{\frac{K_{0} K_{D}}{R_{1} C_{1}}}
$$

Associated with this is a damping factor:

$$
\delta=\frac{1}{2} \sqrt{\frac{1}{\mathrm{R}_{1} \mathrm{C}_{1} K_{0} K_{D}}}
$$

For narrow band applications where a narrow noise bandwidth is desired, such as applications involving tracking a slowly varying carrier, a lead lag filter should be used. In general, if $1 / R_{1} C_{1}<K_{0} K_{D}$, the damping factor for the loop becomes quite small resulting in large overshoot and possible instability in the transient response of the loop. In this case, the natural frequency of the loop may be found from

$$
\begin{gathered}
\mathrm{f}_{\mathrm{n}}=\frac{1}{2 \pi} \sqrt{\frac{\mathrm{~K}_{0} \mathrm{~K}_{\mathrm{D}}}{\tau_{1}+\tau_{2}}} \\
\tau_{1}+\tau_{2}=\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) \mathrm{C}_{1}
\end{gathered}
$$

$R_{2}$ is selected to produce a desired damping factor $\delta$, usually between 0.5 and 1.0. The damping factor is found from the approximation:

$$
\delta \approx \pi \tau_{2} f_{n}
$$

These two equations are plotted for convenience.


TL/H/7853-13
Damping Time Constant vs Natural Frequency


TL/H/7853-14
Capacitor $\mathrm{C}_{2}$ should be much smaller than $\mathrm{C}_{1}$ since its function is to provide filtering of carrier. In general $\mathrm{C}_{2} \leq 0.1 \mathrm{C}_{1}$.

National
Semiconductor
Corporation

## LM566C Voltage Controlled Oscillator

## General Description

The LM566CN is a general purpose voltage controlled oscillator which may be used to generate square and triangular waves, the frequency of which is a very linear function of a control voltage. The frequency is also a function of an external resistor and capacitor.
The LM566CN is specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- Wide supply voltage range: 10 V to 24 V
- Very linear modulation characteristics


## Connection Diagram



TL/H/7854-2
Order Number LM566CN
See NS Package Number N08E

- High temperature stability
- Excellent supply voltage rejection
- 10 to 1 frequency range with fixed capacitor
- Frequency programmable by means of current, voltage, resistor or capacitor


## Applications

- FM modulation
- Signal generation
- Function generation
- Frequency shift keying

■ Tone generation

## Typical Application

1 kHz and 10 kHz TTL Compatible Voltage Controlled Oscillator


```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Power Supply Voltage
26 V
Power Dissipation (Note 1) 1000 mW
Operating Temperature Range, LM566CN \(\quad 0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\)
Lead Temperature (Soldering, 10 sec .) \(+260^{\circ} \mathrm{C}\)
```

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AC}$ Test Circuit

| Parameter | Conditions | LM566C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Maximum Operating Frequency | $\begin{aligned} \mathrm{RO} & =2 \mathrm{k} \\ \mathrm{CO} & =2.7 \mathrm{pF} \end{aligned}$ | 0.5 | 1 |  | MHz |
| VCO Free-Running Frequency | $\begin{aligned} & \mathrm{C}_{\mathrm{O}}=1.5 \mathrm{nF} \\ & \mathrm{R}_{\mathrm{O}}=20 \mathrm{k} \\ & \mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz} \\ & \hline \end{aligned}$ | -30 | 0 | +30 | \% |
| Input Voltage Range Pin 5 |  | $3 / 4 V_{C C}$ |  | $\mathrm{V}_{\mathrm{CC}}$ |  |
| Average Temperature Coefficient of Operating Frequency |  |  | 200 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Supply Voltage Rejection | 10-20V |  | 0.1 | 2 | \%/V |
| Input Impedance Pin 5 |  | 0.5 | 1 |  | $\mathrm{M} \Omega$ |
| VCO Sensitivity | For Pin 5, From $8-10 \mathrm{~V}, \mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz}$ | 6.0 | 6.6 | 7.2 | kHz/V |
| FM Distortion | $\pm 10 \%$ Deviation |  | 0.2 | 1.5 | \% |
| Maximum Sweep Rate |  |  | 1 |  | MHz |
| Sweep Range |  |  | 10:1 |  |  |
| Output Impedance Pin 3 |  |  | 50 |  | $\Omega$ |
| Pin 4 |  |  | 50 |  | $\Omega$ |
| Square Wave Output Level | $\mathrm{R}_{\mathrm{L} 1}=10 \mathrm{k}$ | 5.0 | 5.4 |  | Vp-p |
| Triangle Wave Output Level | $\mathrm{R}_{\mathrm{L} 2}=10 \mathrm{k}$ | 2.0 | 2.4 |  | Vp-p |
| Square Wave Duty Cycle |  | 40 | 50 | 60 | \% |
| Square Wave Rise Time |  |  | 20 |  | ns |
| Square Wave Fall Time |  |  | 50 |  | ns |
| Triangle Wave Linearity | $+1 V$ Segment at $1 / 2 \mathrm{~V}_{\mathrm{CC}}$ |  | 0.5 |  | \% |

Note 1: The maximum junction temperature of the LM566CN is $150^{\circ} \mathrm{C}$. For operation at elevated junction temperatures, maximum power dissipation must be derated based on a thermal resistance of $115^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.

## Applications Information

The LM566CN may be operated from either a single supply as shown in this test circuit, or from a split ( $\pm$ ) power supply. When operating from a split supply, the square wave output (pin 3) is TTL compatible ( 2 mA current sink) with the addition of a $4.7 \mathrm{k} \Omega$ resistor from pin 3 to ground.

A $0.001 \mu \mathrm{~F}$ capacitor is connected between pins 5 and 6 to prevent parasitic oscillations that may occur during VCO switching.
$\mathrm{f}_{\mathrm{O}}=\frac{2.4\left(\mathrm{~V}^{+}-\mathrm{V}_{5}\right)}{\mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}} \mathrm{V}^{+}}$
where
$2 \mathrm{~K}<\mathrm{R}_{\mathrm{O}}<20 \mathrm{~K}$
and $V_{5}$ is voltage between pin 5 and pin 1.


## Typical Performance Characteristics



h $_{\text {LI }}$ PIN 3 TO GROUND (st)
Triangle Wave Output Characteristics


AC Test Circuit


TL/H/7854-6

National Semiconductor Corporation

## LM567/LM567C Tone Decoder

## General Description

The LM567 and LM567C are general purpose tone decoders designed to provide a saturated transistor switch to ground when an input signal is present within the passband. The circuit consists of an I and Q detector driven by a voltage controlled oscillator which determines the center frequency of the decoder. External components are used to independently set center frequency, bandwidth and output delay.

## Features

- 20 to 1 frequency range with an external resistor
- Logic compatible output with 100 mA current sinking capability
- Bandwidth adjustable from 0 to $14 \%$
- High rejection of out of band signals and noise
- Immunity to false signals
- Highly stable center frequency
- Center frequency adjustable from 0.01 Hz to 500 kHz


## Applications

- Touch tone decoding
- Precision oscillator
- Frequency monitoring and control
- Wide band FSK demodulation
- Ultrasonic controls
- Carrier current remote controls
- Communications paging decoders


## Connection Diagrams



TL/H/6975-1
Top View
Order Number LM567H or LM567CH See NS Package Number H08C

Dual-In-Line and Small Outline Packages


TL/H/6975-2
Top View
Order Number LM567CM See NS Package Number M08A

Order Number LM567CN See NS Package Number N08E

## Absolute Maximum Ratings

## If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage Pin
9 V
Power Dissipation (Note 1)
1100 mW
$V_{8}$
$\mathrm{V}_{3} \quad-10 \mathrm{~V}$
$V_{3}$
Storage Temperature Range
Operating Temperature Range
LM567H
LM567CH, LM567CM, LM567CN

Soldering Information

| Dual-In-Line Package |  |
| :--- | :--- |
| Soldering (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase $(60$ sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics AC Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}$

| Parameters | Conditions | LM567 |  |  | LM567C/LM567CM |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Voltage Range |  | 4.75 | 5.0 | 9.0 | 4.75 | 5.0 | 9.0 | V |
| Power Supply Current Quiescent | $\mathrm{R}_{\mathrm{L}}=20 \mathrm{k}$ |  | 6 | 8 |  | 7 | 10 | mA |
| Power Supply Current Activated | $\mathrm{R}_{\mathrm{L}}=20 \mathrm{k}$ |  | 11 | 13 |  | 12 | 15 | mA |
| Input Resistance |  | 18 | 20 |  | 15 | 20 |  | $\mathrm{k} \Omega$ |
| Smallest Detectable Input Voltage | $\mathrm{I}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{f}_{\mathrm{i}}=\mathrm{f}_{0}$ |  | 20 | 25 |  | 20 | 25 | mVrms |
| Largest No Output Input Voltage | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{f}_{\mathrm{i}}=\mathrm{f}_{0}$ | 10 | 15 |  | 10 | 15 |  | mVrms |
| Largest Simultaneous Outband Signal to Inband Signal Ratio |  |  | 6 |  |  | 6 |  | dB |
| Minimum Input Signal to Wideband Noise Ratio | $\mathrm{B}_{\mathrm{n}}=140 \mathrm{kHz}$ |  | -6 |  |  | -6 |  | dB |
| Largest Detection Bandwidth |  | 12 | 14 | 16 | 10 | 14 | 18 | \% of $f_{0}$ |
| Largest Detection Bandwidth Skew |  |  | 1 | 2 |  | 2 | 3 | $\%$ of $f_{0}$ |
| Largest Detection Bandwidth Variation with Temperature |  |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| Largest Detection Bandwidth Variation with Supply Voltage | 4.75-6.75V |  | $\pm 1$ | $\pm 2$ |  | $\pm 1$ | $\pm 5$ | \%V |
| Highest Center Frequency |  | 100 | 500 |  | 100 | 500 |  | kHz |
| Center Frequency Stability (4.75-5.75V) | $\begin{aligned} & \hline 0<T_{A}<70 \\ & -55<T_{A}<+125 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 35 \pm 60 \\ 35 \pm 140 \\ \hline \end{gathered}$ |  |  | $\begin{array}{\|c\|} \hline 35 \pm 60 \\ 35 \pm 140 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |
| Center Frequency Shift with Supply Voltage | $\begin{aligned} & 4.75 \mathrm{~V}-6.75 \mathrm{~V} \\ & 4.75 \mathrm{~V}-9 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ |  | 0.4 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \% / V \\ & \% / V \end{aligned}$ |
| Fastest ON-OFF Cycling Rate |  |  | $\mathrm{f}_{0} / 20$ |  |  | $\mathrm{f}_{0} / 20$ |  |  |
| Output Leakage Current | $V_{8}=15 \mathrm{~V}$ |  | 0.01 | 25 |  | 0.01 | 25 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\begin{aligned} & e_{i}=25 \mathrm{mV}, \mathrm{I}_{8}=30 \mathrm{~mA} \\ & \mathrm{e}_{\mathrm{i}}=25 \mathrm{mV}, \mathrm{I}_{8}=100 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 1.0 \end{aligned}$ | V |
| Output Fall Time |  |  | 30 |  |  | 30 |  | ns |
| Output Rise Time |  |  | 150 |  |  | 150 |  | ns |

Note 1: The maximum junction temperature of the LM567 and LM567C is $150^{\circ} \mathrm{C}$. For operating at elevated temperatures, devices in the TO-5 package must be derated based on a thermal resistance of $150^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient or $45^{\circ} \mathrm{C} / \mathrm{W}$, junction to case. For the DIP the device must be derated based on a thermal resistance of $110^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient. For the Small Outline package, the device must be derated based on a thermal resistance of $160^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.

Note 2: Refer to RETS567X drawing for specifications of military LM567H version.

## Schematic Diagram



## Typical Performance Characteristics



Typical Frequency Drift with



Typical Bandwidth Variation with Temperature


Bandwidth vs Input Signal


Typical Supply Current vs Supply Voltage


Typical Output Voltage vs Temperature


Typical Frequency Drift with (Mean and S.D.) Temperature



Greatest Number of Cycles Before Output



Typical Applications (Continued)

## Oscillator with Quadrature Output



TL/H/6975-6
Connect Pin 3 to 2.8 V to Invert Output

Oscillator with Double Frequency Output


TL/H/6975-7

Precision Oscillator Drive 100 mA Loads


## AC Test Circuit



TL/H/6975-9

## $\mathrm{f}_{\mathrm{i}}=100 \mathrm{kHz}+5 \mathrm{~V}$

*Note: Adjust for $f_{o}=100 \mathrm{kHz}$.

## Applications Information

The center frequency of the tone decoder is equal to the free running frequency of the VCO. This is given by

$$
f_{0} \cong \frac{1}{1.1 R_{1} C_{1}}
$$

The bandwidth of the filter may be found from the approximation

$$
B W=1070 \sqrt{\frac{V_{i}}{f_{0} C_{2}}} \text { in } \% \text { of } f_{0}
$$

Where:
$\mathrm{V}_{\mathrm{i}}=$ Input voltage (volts rms), $\mathrm{V}_{\mathrm{i}} \leq 200 \mathrm{mV}$
$\mathrm{C}_{2}=$ Capacitance at Pin $2(\mu \mathrm{~F})$

## LM903 Fluid Level Detector

## General Description

The LM903 uses the thermal-resistive probe technique to measure the level of nonflammable fluids. A low fluid level is indicated by a warning lamp operating in continuous or flashing mode. All supervisory requirements to control the thermal-resistive probe, including short and open circuit probe detection, are incorporated within the device. The circuit has possible applications in the detection of hydraulic fluid, oil level, etc., and may be used with partially conducting fluids.

## Features

- Flashing or continuous warning indication
- Warning threshold externally adjustable
- Control circuitry for thermal-resistive probe
- Switch on reset and delay to avoid transients

■ 600 mA flashing lamp drive capability

- Short and open circuit probe detection
- 70V transient protection on supply and control input
- 7V-18V supply range
- Internally regulated supply
- $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ operation

Dual-In-Line Package


Order Number LM903N
See NS Package Number N16E

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$
Control Input Voltage (Pin 7)
Transient Voltage (Pins, 6, 7, 9) 10 ms (Note 1) 70 V
Output Current (Pin 4) I 4 (Sink) 10 mA

| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{T}}=33 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}$ within operating range except where stated otherwise

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | 7.0 | 18 | 7.0 | 13 | 18 | V |
| $\mathrm{I}_{\text {S }}$ | Supply Current |  |  | 50 |  |  | 50 | mA |
| $\mathrm{V}_{\text {REG }}$ | Regulated Voltage |  | 5.5 | 6.2 | 5.3 | 5.8 | 6.3 | V |
|  | Regulation <br> Temperature Drift | $\mathrm{V}_{C C}=7.2 \mathrm{~V}-18 \mathrm{~V}$ |  | 105 |  | 500 |  | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |
| $\mathrm{V}_{6}-\mathrm{V}_{3}$ | Probe Current <br> Reference Voltage |  | 2.0 | 2.35 | 1.95 | 2.20 | 2.40 | V |
| $\mathrm{V}_{\text {REF }}$ | Measurement Reference Voltage |  | 790 | 900 | 780 | 850 | 910 | mV |
| $\mathrm{R}_{\text {REF }}$ | Reference Input Resistor |  |  |  |  | 1.2 |  | k $\Omega$ |
| $\mathrm{V}_{7}$ | Start Input Logic High Level |  |  |  | 1.6 |  |  | V |
| $\mathrm{V}_{7}$ | Start Input Logic Low Level |  |  |  |  |  | 1.0 | V |
| 17 | High Input Current | Latch Off |  |  |  |  | 100 | nA |
| 17 | Latch Holding Current | Latch On |  |  |  | 2.5 |  | nA |
| $\mathrm{R}_{7}$ | Resistance Pin 7 | Latch On |  |  |  | 22 |  | $\mathrm{k} \Omega$ |
| $\mathrm{l}_{12}$ | Ramp Current | See Timing Diagram |  |  |  |  |  |  |
|  | Charging | $\mathrm{V}_{12}=0 \mathrm{~V}-1 \mathrm{~V}$ | 600 | 1100 | 590 |  | 1100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{12}=1 \mathrm{~V}-4 \mathrm{~V}$ | 53 | 93 | 50 |  | 96 | $\mu \mathrm{A}$ |
|  | Discharging | $\mathrm{V}_{12}=4.1 \mathrm{~V}$ | $-700$ | -450 | -710 |  | -440 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{12}=0.5 \mathrm{~V}$ | -650 | -400 | -660 |  | -390 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{12}$ | Ramp Threshold | See Timing Diagram |  |  |  |  |  |  |
|  | Probe Current Start |  | 570 | 850 | 550 | 710 | 870 | mV |
|  | First Measurement |  | 910 | 1200 | 890 | 1055 | 1220 | mV |
|  | Second Measurement |  | 910 | 1240 | 890 | 1080 | 1270 | mV |
| $\mathrm{V}_{1}$ | Probe Input Voltage Range | $\mathrm{V}_{C C}=7.5 \mathrm{~V}-18 \mathrm{~V}$ |  |  | 1 |  | $\mathrm{V}_{\text {REG }}-1.0$ | V |
| $\mathrm{V}_{5}$ | Probe Open-Circuit Threshold | At Pin 5 |  |  | $\mathrm{V}_{\text {REG }}-0.85$ | $\mathrm{V}_{\text {REG }}-0.6$ |  | V |
| $\mathrm{V}_{5}$ | Probe Short-Circuit Threshold |  |  |  |  | 0.6 | 0.85 | V |
| ${ }_{1}$ | Pin 1 Input Leakage Current | Pin $1=300 \mathrm{mV}$ | $-3.5$ | + 3.5 |  |  | + 5.0 | nA |
| $\mathrm{l}_{15}$ | Pin 15 Leakage Current | $\mathrm{V}_{15}=2 \mathrm{~V}, \mathrm{~V}_{7}=12 \mathrm{~V}$ | -3.5 | 3.5 |  |  |  | $\mu \mathrm{A}$ |
|  | Pin 15 Charging Current | $\mathrm{V}_{15}=4 \mathrm{~V}, \mathrm{~V}_{7}=12 \mathrm{~V}$ | 60 |  |  |  |  | $\mu \mathrm{A}$ |
| $\mathrm{fg}_{9}$ | Lamp Oscillation Frequency | $\mathrm{C}_{\mathrm{L}}=3.3 \mu \mathrm{~F}$ |  |  | 0.5 | 1.5 | 2.5 | Hz |
| $\underline{19}$ | Lamp Driver Current | Flashing Mode |  |  |  |  | 600 | mA |
| $\mathrm{V}_{9}$ | Lamp Driver Saturation | $\mathrm{l}_{9}=200 \mathrm{~mA}$ |  | 200 |  |  | 250 | mA |

## Electrical Characteristics (Continued)

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{T}}=33 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}$ within operating range except where stated otherwise

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{14}$ | Auxiliary Output Voltage | Lamp OFF |  |  | 5.0 |  |  | V |
|  |  | Lamp ON |  |  |  |  | 1.2 | V |
| $\mathrm{V}_{1}$ | Alarm Level | (Difference Between First and Second Measurement) |  |  | 230 | 280 | 330 | mV |

Sensitivity to Electrostatic Discharge: Pins 7, 10, 13, and 14 will withstand greater than 1500 V when tested using 100 pF and $1500 \Omega$ in accordance with National
Semiconductor standard ESD test procedures. All other pins will withstand in excess of 2 kV .
Note 1: Test circuit for overvoltage capability at pins 3, 6, 7.
Note 2: Guaranteed $100 \%$ production tested at $25^{\circ} \mathrm{C}$. These limits are used to calculate outgoing quality levels.
Note 3: Limits guaranteed to include parametric variations. $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ and from $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}-18 \mathrm{~V}$. These limits are not used to calculate AOQL figures.
Note 4: Variations over temperature range are not production tested.


TL/H/5699-2
In Lamp ON condition, 19 should be limited to 600 mA .

## Block and Application Circuit



Memory capacitor on pin 15 is set
High-Lamp off
Low-Lamp on

## Circuit Timing Diagram



## Circuit Operation

A measurement is initiated when the supply is applied, provided the control input pin 7 is low. Once a measurement is commenced, pin 7 is latched low and the ramp capacitor on pin 12 begins to charge. After 25 ms when switch-on transients have subsided, a constant current is applied to the thermo-resistive probe. The value of probe current, which is supplied by an external PNP transistor, is set by an external resistor across an internally generated 21 V reference. The lamp current is applied at the start of probe current.
35 ms after switch-on, the voltage across the probe is sampled and held on external capacitor C1 (leakage current at pin 1 less than 1 nA ). After a further 1.5 seconds the difference between the present probe voltage and the initial probe voltage is measured, multiplied by 3 and compared with a reference voltage of 850 mV (externally adjustable via pin 16). If the amplified voltage difference is less than the reference voltage the lamp is switched off, otherwise the lamp commences flashing at 1 Hz to 2 Hz .10 ms later the measurement latch operates to store the result and after a further 8 ms the probe current is switched off.

A second measurement can only be initiated by interrupting the supply. An external CR can be arranged on pin 7 to prevent a second measurement attempt for 1 minute. The measurement condition stored in the latch will control the lamp.

## PROBES

The circuit effectively measures the thermal resistance of the probe. This varies depending on the surrounding medium (Figure 1). It is necessary to be able to heat the probe with the current applied and, for there to be sufficient change in resistance with the temperature change, to provide the voltage to be measured.
Probes require resistance wire with a high resistivity and temperature coefficient. Nickel cobalt alloy resistance wires are available with resistivity of $50 \mu \Omega \mathrm{~cm}$ and temperature coefficient of 3300 ppm which can be made into suitable probes. Wires used in probes for use in liquids must be designed to drain freely to avoid clogging. A possible arrangement is shown in Figure 2.
The probe voltage has to be greater than 0.7 V to prevent short circuit probe detection less than 5 V to avoid open circuit detection. With a 200 mA probe current this gives a probe resistance range of $4 \Omega$ to $25 \Omega$. This low value makes it possible to use the probe in partially conducting fluids.

Using resistance wire of $50 \mu \Omega \mathrm{~cm}$ resistivity, 8 cm of 0.08 $\mathrm{mm}\left(40 \mathrm{AWG}\right.$ ) give approximately $8 \Omega$ at $25^{\circ} \mathrm{C}$. Such a probe will give about 500 mV change between first and second measurements in air, and 100 mV change with oil, hydraulic fluid, etc., in the application circuit. With an alarm threshold of 280 mV (typ) lack of fluid can readily be detected. As the probe current, measurement reference and measurement period are all externally adjustable, there is freedom to use different probes and fluids.
Another possibility is the use of high temperature coefficient resistors made for special applications and positive temperature coefficient thermistors. The encapsulation must have a sufficiently low thermal resistance so as not to mask the change due to the different surrounding mediums, and the thermal time constant must be quick enough to enable the temperature change to take place between the two measurements. The ramp timing could be adjusted to assist this. Probes in liquids must be able to drain freely.


PROBE TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )
FIGURE 1. Typical Thermo-Resistive Probe


TL/H/5699-5

Equivalent Schematic Diagram


## Application Hints

## INTERNAL COMBUSTION ENGINE OIL LEVEL

The basic system provides a single shot measurement when the supply is applied and has a primary application in automotive oil, hydraulic fluid and coolant monitoring. Particularly in the case of the oil level, a valid measurement is only possible before the oil is disturbed. The application circuit shown is arranged such that the measurement is made when the ignition is switched on via switch $A$. Switch B is the oil pressure sensor and is closed before the engine starts, keeping pin 7 low and enabling the measurement.

## STALLING AND RESTART PROTECTION

The 4M7 resistor and $10 \mu \mathrm{~F}$ capacitor connected to pin 7 provide the restart protection. When oil pressure builds up, switch B opens and the $10 \mu \mathrm{~F}$ capacitor charges through the bulb. At switch-off, the capacitor discharges slowly and is capable of preventing a low state on pin 7 for 1 minute. Unless pin 7 is low, a new measurement can not be made and the previous measurement result stored in the memory capacitor on pin 15 is used to control the output.

## MEMORY

The pin 15 memory output goes high if a correct measurement is made (lamp off). If the power is removed, pin 15 leakage is less than $3 \mu \mathrm{~A}$ and the memory status is retained for some time. Provided pin 15 voltage does not fall below

3 V , the memory capacitor will be refreshed on powering up again. There is no internal pull down on detecting an incorrect measurement. If it is required to use pin 15 as an output indicating the measurement result, an external pull down resistor and buffer will be required.

## CONTINUOUS WARNING LAMP

The lamp can be arranged to light continuously by disabling the oscillator with a resistor of 150k or less, connected between pins 10 and 11.

## REPETITIVE MEASUREMENTS

Measurements may be repeated by strobing the supply to pin 6. The probe current regulator transistor must have the same supply as pin 6 , but the warning lamp can be permanently powered. The lamp will light during each measurement and will flash in between measurements when incorrect conditions are detected.

## ALTERNATIVE APPLICATIONS

Gas flow detection: The cooling effect of gas flowing over a probe could be used to provide a warning signal from the LM903 in the event of gas failure.
Automatic top up: With the LM903 strobed continuously, the output may be stored, buffered, and used to drive solenoid valves to correct a fluid level as required.

National

## LM1042 Fluid Level Detector

## General Description

The LM1042 uses the thermal-resistive probe technique to measure the level of non-flammable fluids. An output is provided proportional to fluid level and single shot or repeating measurements may be made. All supervisory requirements to control the thermal-resistive probe, including short and open circuit probe detection, are incorporated within the device. A second linear input for alternative sensor signals may also be selected.

## Features

■ Selectable thermal-resistance or linear probe inputs

- Control circuitry for thermal-resistive probe

■ Single-shot or repeating measurements

- Switch on reset and delay to avoid transients
- Output amplifier with 10 mA source and sink capability
- Short or open probe detection

■ +50 V transient protection on supply and control input

- 7.5 V to 18 V supply range
- Internally regulated supply
- $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ operation


## Block Diagram



TL/H/8709-1

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| contact the National Semiconductor Sales Office/ |  |
| Distributors for availability and specifications. |  |
| Supply Voltage $V_{C C}$ | 32 V |
| Voltage at Pin 8 | 32 V |
| Positive Peak Voltage (Pins $6,8,3)($ Note 1) |  |
| $\quad 10 \mathrm{~ms} 2 \mathrm{~A}$ | 50 V |
| Output Current Pin 4 ( 14$)($ sink $)$ | 10 mA |

## Electrical Characteristics

$V_{C C}=13 V, T_{A}$ within operating range except where stated otherwise. $C_{T}=22 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=12 \mathrm{k}$

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | 7.5 | 18 | 7.5 | 13 | 18 | V |
| $\mathrm{I}_{5}$ | Supply Current |  |  | 35 |  |  | 35 | mA |
| $\mathrm{V}_{\text {REG }}$ | Regulated Voltage | Pins 15 and 11 connected | 5.7 | 6.15 | 5.65 | 5.9 | 6.2 | $\checkmark$ |
|  | Stability Over $\mathrm{V}_{\text {CC }}$ Range | Referred to value at $\mathrm{V}_{\mathrm{CC}}=13 \mathrm{~V}$ (Note 4) |  | $\pm 0.5$ |  |  | $\pm 0.5$ | \% |
| $V_{6}-V_{3}$ | Probe Current <br> Reference Voltage |  | 2.15 | 2.35 | 2.10 | 2.25 | 2.40 | V |
|  | Probe Current Regulation Over $\mathrm{V}_{\mathrm{CC}}$ Range | (Note 4) |  | $\pm 0.5$ |  |  | $\pm 0.8$ | \% |
| $\mathrm{T}_{1}$ | Ramp Timing | See Figure 5 | 20 | 37 | 15 | 31 | 42 | ms |
| $\mathrm{T}_{2}-\mathrm{T}_{1}$ |  |  |  |  | 3 |  | 16 | ms |
| $\mathrm{T}_{4}-\mathrm{T}_{1}$ | Ramp Timing |  | 1.4 | 2.1 | 1.4 | 1.75 | 2.1 | s |
| TSTAB | Ramp Timing Stability | Over $\mathrm{V}_{\mathrm{CC}}$ Range |  | + 5 |  |  | $\pm 5$ | \% |
| $\mathrm{R}_{\mathrm{T}}$ | Ramp Resistor Range |  | 3 | 15 | 3 |  | 15.0 | k $\Omega$ |
| $\mathrm{V}_{8}$ | Start Input Logic High Level |  | 1.7 |  | 1.7 |  |  | V |
| $\mathrm{V}_{8}$ | Start Input Logic Low Level |  |  | 0.5 |  |  | 0.5 | V |
| $\mathrm{l}_{8}$ | Start Input Current | $\mathrm{V}_{8}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 |  |  | 100 | nA |
| $\mathrm{I}_{8}$ | Start Input Current | $\mathrm{V}_{8}=0 \mathrm{~V}$ |  | 300 |  |  | 300 | nA |
| $\mathrm{V}_{16}$ | Maximum Output Voltage | $R_{L}=600 \Omega$ from Pin 16 to VREG | $\mathrm{V}_{\text {REG }}-0.3$ |  | $\mathrm{V}_{\mathrm{REG}}-0.3$ |  |  | V |
|  | Minimum Output Voltage |  |  | 0.5 |  | 0.2 | 0.6 | V |
| $\mathrm{G}_{1}$ | PROBE 1 <br> Probe 1 Gain <br> Non-linearity of $\mathrm{G}_{1}$ | Pin 180 mV to 520 mV (Notes 6, 7) <br> Pin 180 mV to 520 mV (Note 7) | $\begin{aligned} & 9.9 \\ & -1 \end{aligned}$ | $\begin{aligned} & 10.4 \\ & +1 \end{aligned}$ | -2 | $\begin{gathered} 10.15 \\ 0 \end{gathered}$ | 2 | \% |
| $\mathrm{OS}_{1}$ | Pin 1 Offset | (Note 7) |  |  |  | $\pm 5$ |  | mV |
| $\mathrm{G}_{2}$ | PROBE 2 <br> Probe 2 Gain <br> Non-linearity of $\mathrm{G}_{2}$ | Pin 7240 mV to 1.562 V <br> (Note 7) <br> Pin 7240 mV to 1.562 V <br> (Note 7) | $\begin{gathered} 3.31 \\ -1 \end{gathered}$ | $\begin{array}{r} 3.49 \\ +1 \end{array}$ | -2 | $\begin{aligned} & 3.4 \\ & 0.2 \end{aligned}$ | 2 | \% |
| $\mathrm{OS}_{7}$ | Pin 7 Offset | (Note 7) |  |  |  | $\pm 5$ |  | mV |
| $\mathrm{R}_{7}$ | Input impedance |  |  |  |  | 5 |  | $\mathrm{M} \Omega$ |

Electrical Characteristics
$\mathrm{V}_{\mathrm{CC}}=13 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}$ within operating range except where stated otherwise. $\mathrm{C}_{\mathrm{T}}=22 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=12 \mathrm{k}$ (Continued)

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{1}$ | Probe 1 Input Voltage Range | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{I}_{4}<2.5 \mathrm{~mA} \\ & \left(\mathrm{~V}_{\mathrm{REG}}=6.0 \mathrm{~V}\right) \\ & \hline \end{aligned}$ | 1 | 5 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ |  | $\begin{gathered} 5 \\ 3.5 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{5}$ | Probe 1 Open Circuit Threshold | At Pin 5 | $\mathrm{V}_{\text {REG }}-0.7$ | $\mathrm{V}_{\text {REG }}-0.5$ | $\mathrm{V}_{\text {REG }}-0.85$ | $\mathrm{V}_{\text {REG }}-0.6$ | $\mathrm{V}_{\text {REG }}-0.35$ | V |
| $\mathrm{V}_{5}$ | Probe 1 Short Circuit Threshold |  | 0.5 | 0.7 | 0.35 | 0.6 | 0.85 | V |
| $l_{14}$ | Pin 14 Input Leakage Current | Pin $14=4 \mathrm{~V}$ | -2.0 | 2.0 |  |  | 2.0 | nA |
| $\mathrm{I}_{1}$ | Pin 1 Input Leakage Current | $\operatorname{Pin} 1=300 \mathrm{mV}$ | -5.0 | 5.0 |  | 1.5 | 5.0 | nA |
| $T_{R}$ | Repeat Period | $\mathrm{C}_{\mathrm{R}}=22 \mu \mathrm{~F}$ (Note 5) | 12 | 28 | 9.1 | 17 | 36 | s |
|  | $\mathrm{C}_{\mathrm{R}}$ Discharge Time | $\mathrm{C}_{\mathrm{R}}=22 \mu \mathrm{~F}$ |  |  |  | 70 | 135 | ms |
| $\mathrm{C}_{\mathrm{M}}$ | Memory Capacitor Value |  |  |  |  |  | 0.47 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{1}$ | Input Capacitor Value |  |  |  |  |  | 0.47 | $\mu \mathrm{F}$ |

Sensitivity fo Electrostatic Discharge-
Pins $7,10,13$, and 14 will withstand greater than 1500 V when tested using 100 pF and $1500 \Omega$ in accordance with National Semiconductor standard ESD test procedures.
All other pins will withstand in excess of 2 kV .
Note 1: Test circuit for over voltage capability at pins 3, 6, 8.


TL/H/8709-2
Note 2: Guaranteed and $100 \%$ production tested at $25^{\circ} \mathrm{C}$. These limits are used to calculate outgoing quality levels.
Note 3: Limits guardbanded to include parametric variations. $T_{A}=-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ and from $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}$ to 18 V . These limits are not used to calculate AOQL figures.
Note 4: Variations over temperature range are not production tested.
Note 5: Time for first repeat period, see Figure 6.
Note 6: Probe 1 amplifier tests are measured with pin 12 ramp voltage held between the $T_{3}$ and $T_{4}$ conditions (pin $12 \approx 1.1 \mathrm{~V}$ ) having previously been held above 4.1V to simulate ramp action. See Figure 5.

Note 7: When measuring gain separate ground wire sensing is required at pin 2 to ensure sufficiently accurate results.
Linearity is defined as the difference between the predicted value of $V_{B}\left(V_{B}{ }^{*}\right)$ and the measured value.
Note 8: Above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ derate with $\theta_{\mathrm{j}}=70^{\circ} \mathrm{C} / \mathrm{W}$.


For probe 1 and probe 2-Gain $(G)=\frac{V_{C}-V_{A}}{V_{C}-V_{a}}$
Input offset $=\left[\frac{V_{C}}{G}-V_{c}\right]$
Linearity $=\left[\frac{V_{B} *}{V_{B}}-1\right] \times 100 \%$
$V_{B}{ }^{*}=V_{A}+G\left(V_{b}-V_{a}\right)$
$\begin{array}{llll}1-80 & 300 & 520(\mathrm{mV})\end{array}$
TL/H/8709-15

## Typical Performance Characteristics


 Pin 7 Voltage

## Pin Function Description

Pin 1 Input amplifier for thermo－resistive probe with 5 nA maximum leakage．Clamped to ground at the start of a probe 1 measurement．
Pin 2 Device ground－OV．
Pin 3 This pin is connected to the emitter of an external PNP transistor to supply a 200 mA constant current to the thermo－resistive probe．An internal reference maintains this pin at $V_{\text {SUPPLY }}-2 \mathrm{~V}$ ．
Pin 4 Base connection for the external PNP transistor．
Pin 5 This pin is connected to the thermo－resistive probe for short and open circuit probe detection．
Pin 6 Supply pin，+7.5 V to +18 V ，protected against +50 V transients．

Pin 7 High Impedance input for second linear voltage probe with an input range from 1 V to 5 V ．The gain may be set externally using pin 10.
Pin 8 Probe select and control input．If this pin is taken to a logic low level，probe 1 is selected and the timing cycle is initiated．The selection logic is subsequently latched low until the end of the measurement．If kept at a low level one shot or repeating probe 1 mea－ surements will be made depending upon pin 9 condi－ tions．A high input level selects probe 2 except dur－ ing a probe 1 measurement period．
Pin 9 The repeat oscillator timing capacitor is connected from this pin to ground．A $2 \mu \mathrm{~A}$ current charges up the capacitor towards 4.3 V when the probe 1 mea－ surement cycle is restarted．If this pin is grounded the repeat oscillator is disabled and only one probe 1 measurement will be made when pin 8 goes low．


TL／H／8709－3

Pin 10 A resistor may be connected to ground to vary the gain of the probe 2 input amplifier．Nominal gain when open circuit is 1.2 and when shorted to ground 3．4．DC conditions may be adjusted by means of a resistor divider network to $\mathrm{V}_{\text {REG }}$ and ground．
Pin 11 Regulated voltage output．Requires to be connected to pin 15 to complete the supply regulator control loop．
Pin 12 The capacitor connected from this pin to ground sets the timing cycle for probe 1 measurements．
Pin 13 The resistor connected between this pin and ground defines the charging current at pin 12．Typically 12 k ， the value should be within the range 3 k to 15 k ．
Pin 14 A low leakage capacitor，typical value $0.1 \mu \mathrm{~F}$ and not greater than $0.47 \mu \mathrm{~F}$ ，should be connected from this pin to the regulated supply at pin 11 to act as a memory capacitor for the probe 1 measurement． The internal leakage at this pin is 2 nA max for a long memory retention time．
Pin 15 Feedback input for the internal supply regulator，nor－ mally connected to $\mathrm{V}_{\text {REG }}$ at pin 11．A resistor may be connected in series to adjust the regulated output voltage by an amount corresponding to the 1 mA current into pin 15.
Pin 16 Linear voltage output for probe 1 and probe 2 capa－ ble of driving up to $\pm 10 \mathrm{~mA}$ ．May be connected with a $600 \Omega$ meter to $V_{\text {REG }}$ ．

## Application Notes

## THERMO-RESISTIVE PROBES — OPERATION AND CONSTRUCTION

These probes work on the principle that when power is dissipated within the probe, the rise in probe temperature is dependent on the thermal resistance of the surrounding material and as air and other gases are much less efficient conductors of heat than liquids such as water and oil it is possible to obtain a measurement of the depth of immersion of such a probe in a liquid medium. This principle is illustrated in Figure 1.


FIGURE 1
During the measurement period a constant current drive $I$ is applied to the probe and the voltage across the probe is sampled both at the start and just before the end of the measurement period to give $\Delta \mathrm{V}$. $\mathrm{R}_{\mathrm{TH}}$ Air and $\mathrm{R}_{\mathrm{TH}}$ Oil represent the different thermal resistances from probe to ambient in air or oil giving rise fo temperature changes $\Delta T_{1}$ and $\Delta T_{2}$ respectively. As a result of these temperature changes the probe resistance will change by $\Delta R_{1}$ or $\Delta R_{2}$ and give corresponding voltage changes $\Delta V_{1}$ or $\Delta V_{2}$ per unit length.
Hence

$$
\Delta V=\frac{L_{A}}{L} \Delta V_{1}+\frac{\left(L-L_{A}\right)}{L} \Delta V_{2}
$$

and for $\Delta \mathrm{V}_{1}>\Delta \mathrm{V}_{2}, \mathrm{R}_{\mathrm{TH}}$ Air $>\mathrm{R}_{\mathrm{TH}}$ Oil, $\Delta \mathrm{V}$ will increase as the probe length in air increases. For best results the probe needs to have a high temperature coefficient and low thermal time constant. One way to achieve this is to make use of resistance wires held in a suitable support frame allowing free liquid access. Nickel cobalt iron alloy resistance wires are available with resistivity $50 \mu \Omega \mathrm{~cm}$ and 3300 ppm temperature coefficient which when made up into a probe with 4 $\times 2 \mathrm{~cm} 0.08 \mathrm{~mm}$ diameter strands between supports (10 cm total) can give the voltage vs time curve shown in Figure 2 for 200 mA probe current. The effect of varying the probe current is shown in Figure 3. To avoid triggering the probe failure detection circuits the probe voltage must be between 0.7 V and $5.3 \mathrm{~V}\left(\mathrm{~V}_{\text {REG }}-6 \mathrm{~V}\right)$, hence for 200 mA the permissible probe resistance range is from $3.5 \Omega$ to $24 \Omega$. The example given has a resistance at room temperature of $9 \Omega$ which leaves plenty of room for increase during measurements and changes in ambient temperature.
Various arrangements of probe wire are possible for any given wire gauge and probe current to suit the measurement range required, some examples are illustrated schematically in Figure 4. Naturally it is necessary to reduce the probe


TL/H/8709-5
FIGURE 2
current with very fine wires to avoid excessive heating and this current may be optimized to suit a particular type of wire. The temperature changes involved will give rise to noticeable length changes in the wire used and more sophisticated holders with tensioning devices may be devised to allow for this.


TL/H/8709-6
FIGURE 3
Probes need not be limited to resistance wire types as any device with a positive temperature coefficient and sufficiently low thermal resistance to the encapsulation so as not to mask the change due to the different surrounding mediums, could be used. Positive temperature coefficient thermistors are a possibility and while their thermal time constant is likely to be longer than wire the measurement time may be increased by changing $\mathrm{C}_{\mathrm{T}}$ to suit.


FIGURE 4

## Application Notes (Continued)

## CIRCUIT OPERATION

1) Thermo-Resistive Probes

These probes require measurements to be made of their resistance before and after power has been dissipated in them. With a probe connected as probe 1 in the connection diagram the LM1042 will start a measurement when pin 8 is taken to a logic low level ( $\mathrm{V}_{8}<0.5 \mathrm{~V}$ ) and the internal timebase ramp generator will start to generate the waveform shown in Figure 5. At $0.7 \mathrm{~V}, \mathrm{~T}_{1}$, the probe current drive is switched on supplying a constant 200 mA via the external PNP transistor and the probe failure circuit is enabled. At 1V pin 1 is unclamped and $\mathrm{C}_{1}$ stores the probe voltage corresponding to this time, $T_{2}$. The ramp charge rate is now reduced as $\mathrm{C}_{\mathrm{T}}$ charges toward 4 V . As the 4.1 V threshold is passed a current sink is enabled and $\mathrm{C}_{\mathrm{T}}$ now discharges. Between 1.3 V and $1.0 \mathrm{~V}, \mathrm{~T}_{3}$ and $\mathrm{T}_{4}$, the amplified pin 1 voltage, representing the change in probe voltage since $T_{2}$ (and as the current is constant this is proportional to the resistance change) is gated onto the memory capacitor at pin 14. At $0.7 \mathrm{~V}, \mathrm{~T}_{5}$, the probe current is switched off and the measurement cycle is complete. In the event of a faulty probe being detected the memory capacitor is connected to the regulated supply during the gate period. The device leakage at pin 14 is a maximum of 2 nA to give a long memory retention time. The voltage present on pin 14 is amplifed by 1.2 to drive pin 16 with a low impedance, $\pm 10 \mathrm{~mA}$ capability, between 0.5 V and 4.7 V . A new measurement can only be started by taking pin 8 to a low level again or by means of the repeat oscillator.


TL/H/8709-8
FIGURE 5

## 2) Repetitive Measurement

With a capacitor connected between pin 9 and ground the repeat oscillator will run with a waveform as shown in Figure 6 and a thermo-resistive probe measurement will be triggered each time pin 9 reaches a threshold of 4.3 V , provided pin 8 is at a logic low level. The repeat oscillator runs independently of the pin 8 control logic.
As the repetition rate is increased localized heating of the probe and liquid being measured will be the main consideration in determining the minimum acceptable measurement intervals. Measurements will tend to become more dependent on the amount of fluid movement changing the rate of heat transfer away from the probe. The typical repeat time versus timing capacitor value is shown in Figure 7.


FIGURE 6


TL/H/8709~10
FIGURE 7
3) Second Probe Input

A high impedance input for an alternative sensor is available at pin 7. The voltage applied to this input is amplified and output at pin 16 when the input is selected with a high level on pin 8 . The gain is defined by the feedback arrangement shown in Figure 8 with adjustment possible at pin 10. With pin 10 open the gain is set at a nominal value of 1.2, and this may be increased by connecting a resistor between pin 10 and ground up to a maximum of 3.4 with pin 10 directly grounded. A variable resistor may be used to calibrate for the variations in sensitivity of the sensor used for probe 2.


TL/H/8709-11
FIGURE 8

## POWER SUPPLY REGULATOR

The arrangement of the feedback for the supply regulator is shown in Figure 9. The circuit acts to maintain pin 15 at a constant 6 V and when directly connected to pin 11 the regulated output is held at 6 V . If required a resistor R may be connected between pins 15 and 11 to increase the output voltage by an amount corresponding typically to 1 mA flowing in R. In this way a variable resistor may be used to trim out the production tolerance of the regulator by adjusting for $V_{\text {REG }} \geq 6.2 \mathrm{~V}$.

Application Notes (Continued)


TL/H/8709-12
FIGURE 9

## PROBE CURRENT REFERENCE CIRCUIT

The circuit defining the probe circuit is given in Figure 10. A reference voltage is obtained from a bandgap regulator derived current flowing in a diode resistor chain to set up a voltage 2 volts below the supply. This is applied to an amplifier driving an external PNP transistor to maintain pin 3 at 2V below supply. The emitter resistance from pin 3 to supply defines the current which, less the base current, flows in the probe. Because of the sensitivity of the measurement to probe current evident in Figure 3 the current should be adjusted by means of a variable resistor to the desired value. This adjustment may also be used to take out probe tolerances.


FIGURE 10

## TYPICAL APPLICATIONS CIRCUIT

A typical automotive application circuit is shown in Figure 11 where the probe selection signal is obtained from the oil pressure switch. At power up (ignition on) the oil pressure switch is closed and pin 8 is held low by R4 causing a probe 1 (oil level) measurement to be made. Once the engine has started the oil pressure switch opens and D1 pulls pin 8 high changing over to the second auxiliary probe input. The capacitor $\mathrm{C}_{5}$ holds pin 8 high in the event of a stalled engine so that a second probe 1 measurement can not occur in disturbed oil. Non-automotive applications may drive pin 8 directly with a logic signal.

Application Notes (Continued)


TL/H/8709-14
FIGURE 11. Typical Application Circuit

## Ordering Information

Order Number LM1042N
See NS Package Number N16A

National Semiconductor Corporation

## LM1211 Broadband Demodulator System

## General Description

The LM1211 is a high performance IF amplifier and product detection system for operation in the $20-80 \mathrm{MHz}$ frequency range. It is suitable for data or video recovery from broadband local area networks and other communications systems.
The high gain IF amplifier has a SAW filter compatible input and can be gain-controlled in excess of 40 dB . A flexible product detector is used in which the input signal is multiplied by a reference derived from limiting and phase-shifting the input. The signal input is separate from the reference path, which has a port for external connections. A DC-operated phase control is provided for detection phase adjustment.
The detector is followed by a 25 MHz bandwidth amplifier which has a symmetric output swing capability around OV . A fast attack, peak-following AGC detector is also provided for use in AM systems.

## Features

- Configurable for AM or FM based signals
- $20-80 \mathrm{MHz}$ operating frequency range
- IF input SAW filter compatible

■ $>40 \mathrm{~dB}$ IF gain control range

- 25 MHz detector output bandwidth
- Linear output phase response
- Output swings $\pm 3.5 \mathrm{~V}$ referenced to ground
- Gateable peak-following AGC detector
- DC-adjustable detection phase
- DC-adjustable 0 carrier output level


## Connection Diagram



TL/H/9127-1
Order Number LM1211N See NS Package Number N20A

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Power Supply Voltage, V12 15V
IF Supply Current, $113 \quad 40 \mathrm{~mA}$
Detector Output Current, I3 15 mA
Detector Input Signal, V9 1 Vrms
Ref. Limiter Input Signal, V10 1 Vrms
AGC Bias/Gate Current, $120 \quad 3 \mathrm{~mA}$

| Power Dissipation | 1.67 W |
| :--- | ---: |
| Thermal Resistance | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 1) | 3000 V |

## DC Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}$, Test Circuit, $\mathrm{V}_{\mathrm{IF}}=\mathrm{V}_{\text {Det }}=0, \mathrm{~V}_{\mathrm{AGC}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OC}}=6 \mathrm{~V}$, all switches open unless noted.

| Symbol | Parameter | Test Conditions | Typ | $\begin{aligned} & \text { Tested } \\ & \text { Limit } \\ & \text { (Note 2) } \\ & \hline \end{aligned}$ | Design Limit (Note 3) | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | SW 3 closed, $\mathrm{V}_{\text {AGC }}=3 \mathrm{~V}$ | 67 | 80 |  | mA (max) |
| $\mathrm{V}_{13}$ | IF Regulator Voitage | SW 3 closed, $\mathrm{V}_{\text {AGC }}=3 \mathrm{~V}$ | 6.5 | $\begin{aligned} & 5.8 \\ & 7.0 \\ & \hline \end{aligned}$ |  | $\mathrm{V}(\min )$ <br> $V$ (max) |
| $\mathrm{V}_{15 / 16}$ | IF Input Voltage | SW 2, 3 closed | 3.9 | $\begin{aligned} & 3.4 \\ & 4.4 \end{aligned}$ |  | $V$ (min) <br> $V$ (max) |
| $\mathrm{V}_{14}-\mathrm{V}_{17}$ | IF Decouple $V_{\text {OS }}$ | SW 2, 3 closed, measure $\mathrm{V}_{14}-\mathrm{V}_{17}$ | 0 | $\pm 50$ |  | mV (max) |
| $\mathrm{l}_{11}$ | IF Output Current | $S W 2,3$ closed, $\mathrm{V}_{\text {AGC }}=6 \mathrm{~V}, \mathrm{I}_{11}=\frac{12 \mathrm{~V}-\mathrm{V}_{11}}{50}$ | 4.0 | $\begin{aligned} & 2.5 \\ & 5.0 \end{aligned}$ |  | $\mathrm{mA}(\min )$ <br> mA (max) |
| $\mathrm{V}_{10}$ | Limiter Input Bias | SW 1, 2, 3 closed | 5.1 | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $V$ (min) <br> $V$ (max) |
| $\mathrm{V}_{9}$ | Detector Input Bias | SW 1, 2, 3 closed | 5.1 | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $V$ (min) <br> V (max) |
| $\mathrm{V}_{5 / 6}$ | Reference DC Voltage | SW 1, 2, 3 closed | 4.6 | $\begin{aligned} & 4.0 \\ & 5.2 \end{aligned}$ |  | $V$ (min) <br> $V$ (max) |
| $\mathrm{V}_{3}$ | O Carrier Output Voltage | SW 1, 2, 3 closed | 0 | $\pm 0.5$ |  | $V$ (max) |
| $\mathrm{V}_{\text {OC }}$ | O Carrier Adjust Voltage | SW 1, 2, 3 closed, adjust $\mathrm{V}_{\mathrm{OC}}$ for $\mathrm{V}_{3}=O V$ | 6.0 | $\begin{gathered} 1.0 \\ 11.0 \end{gathered}$ |  | $V$ (min) <br> V (max) |
| $\mathrm{I}_{19 \text { (D) }}$ | AGC Discharge Current | SW 1, 3 closed, $\mathrm{V}_{\text {AGC }}=2 \mathrm{~V}$ | -11 | $\begin{gathered} \hline-7 \\ -16 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A}(\min ) \\ & \mu \mathrm{A}(\max ) \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{19(\mathrm{C})}$ | AGC Charge Current | SW 1, 4 closed, $\mathrm{V}_{\text {AGC }}=6 \mathrm{~V}$ | 1.0 | $\begin{aligned} & 0.7 \\ & 1.3 \\ & \hline \end{aligned}$ |  | $\mathrm{mA}(\mathrm{min})$ <br> mA (max) |
| $\mathrm{I}_{19(\mathrm{~L})}$ | AGC Leakage Current | SW 1, 2, 4 closed, $\mathrm{V}_{\text {AGC }}=4 \mathrm{~V}$ | -25 | $\pm 200$ |  | $n A$ (max) |

Note 1: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 2: Tested limits are guaranteed and $100 \%$ production tested.
Note 3: Design limits are guaranteed, but not $100 \%$ production tested. These limits are not used to determine outgoing quality levels.

Detector AC Set-up Procedure $T_{A}=25^{\circ} \mathrm{C}$, Test Circuit, $\mathrm{Sw} 1,2,3$ closed, $\mathrm{V}_{\mathrm{AGC}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}$.

1. With no input $\left(V_{\text {Det }}=0\right)$, adjust $V_{0 C}$ for $V 3=0 \mathrm{~V}$.
2. Apply $V_{\text {Det }}=100 \mathrm{mVrms}, 60 \mathrm{MHz} C W$ at the input. Tune L2 for maximum DC voltage at output Pin 3 .

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit, Follow AC set-up procedure, $\mathrm{f}=60 \mathrm{MHz}, \mathrm{V}_{\mathrm{AGC}}=0$,
$V_{P H}=4 \mathrm{~V}, \mathrm{~V}_{0 \mathrm{C}}$ as per set-up, all switches open unless noted.

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 1) | $\begin{aligned} & \text { Design } \\ & \text { Limit } \\ & \text { (Note 2) } \end{aligned}$ | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z15/16 | IF Input Impedance | Measure Differential Impedance between Pins 15 and 16. | 60 |  | $\begin{aligned} & 40 \\ & 80 \end{aligned}$ | $\begin{aligned} & \Omega(\min ) \\ & \Omega(\max ) \end{aligned}$ |
| Av(IF) | Maximum IF Gain (Note 3) | $\begin{aligned} & \text { SW } 2 \text { Closed, } V_{\text {IF }}=0.5 \mathrm{mVrms} \text {, Measure } V_{\text {out }} \\ & \operatorname{Av}(\mathrm{IF})=20 \log \left(\frac{V_{\text {out }}}{5 \times 10^{-4}}\right) \end{aligned}$ | 30 | 20 |  | dB (min) |
| $\mathrm{V}_{\text {AGC20 }}$ | 20 dB Gain Reduction | SW 2 Closed, $\mathrm{V}_{\mathrm{IF}}=5 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\mathrm{AGC}}$ for Same $\mathrm{V}_{\text {out }}$ as in Av (IF) Test. | 2.6 | $\begin{aligned} & 2.2 \\ & 3.0 \\ & \hline \end{aligned}$ |  | $V(\min )$ <br> V (max) |
| $\mathrm{V}_{\text {AGC40 }}$ | 40 dB Gain Reduction | SW 2 Closed, $\mathrm{V}_{\text {IF }}=50 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\mathrm{AGC}}$ for Same $V_{\text {out }}$ as in $A v$ (IF) Test. | 3.8 | $\begin{aligned} & 3.3 \\ & 4.3 \\ & \hline \end{aligned}$ |  | $V$ (min) <br> V (max) |
| IM | IF Intermodulation (Note 3) | SW 2 Closed, $\mathrm{f}_{1}=60 \mathrm{MHz}, \mathrm{f}_{2}=65 \mathrm{MHz}$, <br> $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mVrms}$ Ea, Adjust $\mathrm{V}_{\text {AGC }}$ for <br> $\mathrm{V}_{\text {out }}=10 \mathrm{mVrms}$ Ea, Measure IM Products Relative to $V_{\text {out }}$. | -40 |  | -30 | dB (min) |
| Z9 | Detector Input Impedance | Measure Impedance into Pin 9 | 3.0 |  | $\begin{aligned} & 2.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\mathrm{K} \Omega$ (min) pF (max) |
| Z10 | Reference Limiter Input Impedance | Measure Impedance into Pin 10 | 2.0 |  | $\begin{aligned} & 1.3 \\ & 5.0 \end{aligned}$ | $\mathrm{K} \Omega(\min )$ pF (max) |
| $\mathrm{Av}(\mathrm{D})$ | Detector Conversion Gain | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure $V_{3 D C} \cdot \operatorname{Av}(D)=20 \log \left(\frac{V_{3}}{0.1}\right)$ | 24 | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ |  | dB (min) <br> dB (max) |
| LIN | Detector-6dB Linearity | SW 1, 3 Closed, $\mathrm{V}_{\text {Det }}=50 \mathrm{mVrms}$, <br> Measure $V_{3^{\prime}} . L I N=20 \log \left(\frac{V_{3}{ }^{\prime}}{V_{3}}\right)$ | -6 | $\begin{aligned} & -5 \\ & -7 \end{aligned}$ |  | dB (min) dB (max) |
| $\mathrm{V}_{3 \text { (Th) }}$ | AGC Threshold | SW 1, 3 Closed, Increase $V_{\text {Det }}$ until $119=100 \mu \mathrm{~A}$, Measure $\mathrm{V}_{3}$. | 2.8 |  | $\begin{aligned} & 2.6 \\ & 3.0 \end{aligned}$ | V (min) <br> V (max) |
| $\mathrm{V}_{3(\mathrm{OL})}$ | Detector Overload Capability | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=1 \mathrm{Vrms}$, Measure $\mathrm{V}_{3}$. | 4.1 | 3.5 |  | V (min) |
| PHA(+) | DC Phase Adjust (+) | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure Ratio of $V_{3}$ with $V_{P H}=6 \mathrm{~V}$ to $V_{3}$ with $\mathrm{V}_{\mathrm{PH}}=4 \mathrm{~V}$. | 0.65 | 0.80 |  | $\mathrm{V} / \mathrm{V}$ (max) |
| PHA( - ) | DC Phase Adjust (-) | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure Ratio of $V_{3}$ with $V_{P H}=2 V$ to $V_{3}$ with $\mathrm{V}_{\mathrm{PH}}=4 \mathrm{~V}$. | 0.30 | 0.60 |  | V/V (max) |
| $V_{3(-)}$ | Negative Output Swing | SW 1, 2, 3 Closed, $f=70 \mathrm{MHz}, V_{\text {Det }}=300 \mathrm{mVrms}$, $\mathrm{V}_{\mathrm{PH}}=6 \mathrm{~V}$, Measure $\mathrm{V}_{3}$. | -3.7 | -3.0 |  | $V$ (min) |
| DBW | Detector Output Bandwidth | SW 1, 2, 3 Closed, Modulate $V_{\text {Det }}$ with $30 \%$ AM Modulation. Increase Modulation Frequency Until Pin 3 Signal Drops 3 dB. | 25 |  | 20 | $\mathrm{MHz}(\mathrm{min})$ |
| DHL | Detector Harmonic Levels | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure 60 MHz and 120 MHz Levels Relative to $\mathrm{V}_{3}$ | -35 |  | -20 | dB (min) |

Note 1: Tested limits are guaranteed and $100 \%$ production tested.
Note 2: Design limits are guaranteed, but not $100 \%$ production tested. These limits are not used to determine outgoing quality levels.
Note 3: The IF amplifier output is measured with the IF output connected to a $50 \Omega$ measurement system resulting in a $25 \Omega$ loaded impedance. The gain in an actual application will typically be 20 dB higher.

Test Circuit

## Typical Performance Characteristics

(All characteristics apply to the typical application circuit. Figure numbers are referenced in the applications information.)

FIGURE 1
IF Amplifier Gain Reduction Characteristic


FIGURE 4
LM1211 Detection Phase


FIGURE 2
IF Amplifier
Frequency Response


FIGURE 5
Detector Phase Adjust Characteristic


FIGURE 3
IF Amplifier Noise
Figure vs. AGC


FIGURE 6
Output Amplifier Frequency Response


TL/H/9127-3

## Typical Application Circuit



TL/H/9127-4

## Applications Information (Refer to Typical Performance Characteristics and Application Circuit.)

The LM1211 broadband demodulator system provides essentially independent IF amplifier and wideband detector blocks on the same integrated circuit. The IF amplifier consists of 5 differential stages, 3 of which have gain control capability. The detector is a highly flexible product detector with separate signal and reference input pins and a wideband output amplifier. An AGC comparator operating from the detector output is also provided. The operation of each of these blocks will now be described.

## IF AMPLIFIER

The IF amplifier is powered from an internal shunt regulator between IF supply Pin 13 and IF ground Pin 18. The regulator has a nominal value of 6.5 V and the IF amplifier current is delivered through a dropping resistor from the 12 V rail supplying the remainder of the LM1211. The $0.001 \mu \mathrm{~F}$ ceramic RF decoupling capacitor at Pin 13 should be grounded through very short leads-preferably on the copper side of the PCB. A nominal current level into Pin 13 is 23 mA , set by a $240 \Omega$ resistor. This current should not exceed 40 mA and the minimum current is about 16 mA , below which the IF amplifier will start to lose gain as the Pin 13 voltage drops below the regulated level.

## IF Amplifier Input Configuration

Circuit detail for the IF amplifier input Pins $14-17$ is shown in Figure 7. The input stage is a common-base differential amplifier designed to give good rejection of unwanted IF output and detector reference signals that may be radiated back to the input.
The low differential input impedance of $60 \Omega$ ensures that SAW filters are terminated sufficiently to keep the triple transit echo (TTE) more than 40 dB below the signal level, even with low impedance SAW filters. Because it is a common base stage, the input stage gain is inversely proportional to the source impedance Zs presented to the input. A normal range for differential Zs is from $100 \Omega$ to $1 \mathrm{~K} \Omega$. As an example, a typical high impedance SAW filter has an output impedance that can be modeled as a $2 \mathrm{~K} \Omega$ resistor in parallel with 6 pF capacitance, yielding $\mathrm{Zs}=372 \Omega$ at 70 MHz . Alternatively, the IF may be used with a transformer input configuration similar to that shown in the Test Circuit, as long as the required source impedance is maintained.
A balanced input is extremely important since the input leads to Pins 14-17 are the most sensitive points in the system to unwanted IF coupling. For example, if the IF out-
put or detector reference signals couple into these pins it can cause changes in the frequency response and can easily promote oscillation. A spectrum analyzer is invaluable for helping determine the system susceptibility to this phenomenon. With the input terminated by the IF filter (or an equivalent resistor), the IF amplifier output noise spectrum will show if oscillation is likely to occur at maximum gain. A good layout will have symmetrical input leads placed as close together as possible, shielded input coils (where used), and external components mounted as close to the I.C. as possible. The DC feedback decoupling capacitor connected between Pins 14 and 17 should be right against the pins.

## Gain Control Stages

The second through fourth differential stages of the IF amplifier are gain controlled by the voltage at the AGC Filter Pin 19. OV corresponds to maximum IF gain, while increasing the Pin 19 voltage results in the gain reduction curve shown in Figure 1.
In most AM applications, the Pin 19 voltage will be under control of the AGC detector (to be described later) in a closed feedback loop. If Pin 20 of the AGC detector is grounded, Pin 19 is tri-stated, allowing it to be externally controlled. In the tri-stated condition the typical input bias current at Pin 19 is only 25 nA , allowing small filter capacitors to be used in gated AGC systems. The Figure 1 characteristics has a temperature dependence of approximately $-0.1 \mathrm{~dB} /{ }^{\circ} \mathrm{C}$. While this has no bearing in a closed loop system, it precludes setting a temperature stable fixed gain via a resistive divider at Pin 19.
For FM applications, the IF amplifier may be locked at maximum gain by grounding Pin 19. Under these conditions none of the 5 stages saturate when overdriven, allowing the amplifier to function as a basic wideband limiter.

## IF Amplifier Output

The fifth and final IF amplifier stage has a single-ended output, with no internal connection to the detector block. The output Pin 11 is an open collector NPN transistor which must be returned to Pin 12 via a DC path. Pin 11 is also a point at which any additional signal filtering may be applied. A resistive load connected to Pin 12 can be used, but the maximum value is limited in practice to less than $500 \Omega$ at intermediate frequencies because of stray capacitance and the loading of the detector stage input impedance.

## Applications Information (Refer to Typical <br> Performance Characteristics and Application Circuit.)

## (Continued)

The frequency response for the IF amplifier with a $200 \Omega$ load is shown in Figure 2. The high frequency rolloff gives rise to a potential problem called "tilt." This occurs in wide bandwidth signals when the upper frequency components are attenuated relative to the lower frequency components, which can cause amplitude distortion following demodulation. Tilt can be easily compensated at Pin 11 by using an inductive load to provide an increasing impedance with frequency. The impedance of inductive load L1, including the effects of stray capacitance, is given by:

$$
\left|Z_{L}\right|=\frac{\omega L_{1}}{1-\omega^{2} L_{1} C_{S}}
$$

For example, a $0.33 \mu \mathrm{H}$ coil with 8 pF stray capacitance at Pin 11 has an impedance of $300 \Omega$ at 70 MHz , and this impedance is on a frequency dependent slope of $0.4 \mathrm{~dB} / \mathrm{MHz}$. As the inductance is increased, the slope becomes steeper until resonance with the stray capacitance is reached. By using this technique, a flat IF response can be obtained over the frequency range of interest.

## IF Amplifier Gain and Noise Figure

As described earlier, the maximum IF amplifier gain in the LM1211 is externally determined by the input source impedance, Zs , in conjunction with the output load impedance, $\mathrm{Z}_{\mathrm{L}}$. This gain is approximately given by:

$$
A_{V}=\frac{(1000)\left|Z_{L}\right|}{\left|Z_{S}\right|+60}
$$

The IF amplifier noise figure (NF) as a function of gain reduction is shown in Figure 3. The contribution of IF NF to the overall system NF depends on the amount of gain ahead of the IF in the mixer and IF filter.
The SAW filter output mistermination, determined by the IF amplifier input impedance, is desirable from the viewpoint of keeping the TTE more than 40 dB below the signal. However, the mismatch at the input to the SAW filter is not so desirable as it simply increases the filter losses. Therefore a preferable solution is to use a low impedance SAW filter which will reduce losses, or to provide a pre-amplifier stage such as shown in Figure 8 between the mixer and SAW filter. Since this stage can also be used to match the mixer output to the SAW filter input, the filter losses can be reduced.
To illustrate the effectiveness of this approach, a 10 dB gain pre-amp with a $4 \mathrm{~dB} N F$ will put the NF after the mixer stage at 23 dB , and the increase in NF with AGC action (by about 4 dB ) will not contribute significantly to the system NF. A useful rule of thumb is that the total NF of the stages following the mixer should not exceed the mixer gain.


TL/H/9127-6

FIGURE 8. SAW Filter Gain Stage

## Detector

The detector section operates from a 12 V supply between Pin 12 and ground Pin 8. The LM1211 uses a product detector comprised of a multiplier, reference limiter, detector phase adjuster, and wideband output amplifier (see block diagram). The demodulation process of multiplying the detector input by a limited version of the input is called quasisynchronous detection. This process provides a wider reference bandwidth but reduced efficiency in carrier nulls relative to a true synchronous detector.
While the following description will apply to quasi-synchronous detection, the LM1211 can be made to function as a true synchronous detector if an external phase-locked loop (PLL) is used. In this mode, the reference limiter input Pin 10 is decoupled and the voltage-controlled oscillator (VCO) signal from the PLL is coupled into the reference port at Pins 5 and 6. Differential coupling of any external signal into the reference port is critical to minimize feedback to the IF amplifier inputs.

## Multiplier

The heart of the product detector is the 6 transistor balanced multiplier shown in Figure 9. The detector input $\mathrm{Vs}(\mathrm{t})$ at Pin 9 is coupled to the linear differential pair, while the reference input $\operatorname{Vr}(\mathrm{t})$ switches the upper quad devices at the carrier rate.
If $\mathrm{Vs}(\mathrm{t})$ is an amplitude modulated carrier $\mathrm{Fm}(\mathrm{t}) \operatorname{coswt}$ and $\operatorname{Vr}(t)$ is a square wave of the same frequency $w$ and relative phase $\phi$, then the filtered output is given by:

$$
\mathrm{V}_{\text {OUT }}=\frac{2}{\pi} \frac{R \mathrm{~L}}{\mathrm{Re}} \mathrm{Fm}(\mathrm{t}) \cos \phi
$$

The output depends on the amplitude of $\mathrm{Vs}(\mathrm{t})$ and relative phase $\phi$ between $\mathrm{Vs}(\mathrm{t})$ and $\mathrm{Vr}(\mathrm{t})$. If $\phi$ is made 0 degrees so $\cos \phi$ is 1 , then the multiplier acts as an amplitude detector and can be used to detect the amplitude modulation Fm( t ) on the IF carrier. Note that around 0 degrees cos $\phi$ changes very little with phase. The multiplier can also be used as a

Detector（Continued）


TL／H／9127－7
FIGURE 9．Balanced Multiplier Circuit
phase or frequency detector if $\mathrm{Vs}(\mathrm{t})$ is limited to remove amplitude information and $\phi$ is centered at 90 degrees， where $\cos \phi$ produces the largest change in output for a given change in phase．
Thus a vital part of setting up the detector will be to obtain the correct relative phase for the type of demodulation de－ sired．

## Reference Limiter

The purpose of the reference limiter is to create the refer－ ence signal required for product detection by stripping AM modulation off the input signal．This should not be confused with the limiter required in an FM system，which is in the main signal path．FM limiting would be performed by locking the IF amplifier at maximum gain as previously described，in which case the reference limiter becomes redundant．
A single differential limiter stage is provided between Pin 10 and the reference port at Pins 5 and 6．Pin 10 is internally biased from a 5.1 V source through a $3.3 \mathrm{~K} \Omega$ resistor；the detector input Pin 9 is biased from the same source through $5 \mathrm{~K} \Omega$ ．By sharing a common bias point Pins 9 and 10 can be directly shorted together when fed from the same signal， thus saving a coupling capacitor．Alternatively，Pins 9 and 10 may be fed separately allowing phase and／or amplitude differences to be introduced．
The reference limiter output is a differential signal across the reference port Pins 5 and 6 ．Pins 5 and 6 are internally biased at 4.6 V and have a $1 \mathrm{~K} \Omega$ differential impedance． Limiting begins with 20 mVrms at Pin 10 and heavy limiting occurs above 100 mVrms input．The maximum limited out－ put voltage is 350 mVrms ．

## Detector Phasing

As we have seen，the relative phase between the detector and reference inputs of the multiplier determines the LM1211 demodulation characteristic．The detector input phase is known since it connects directly to Pin 9．However， the reference phase depends on several factors：The exter－ nal components at Pins 10,5 ，and 6 ，the phase shift through the reference limiter，and lastly the setting of the detector phase adjust control at Pin 7．The general approach for
phasing the detector is to first select the external compo－ nents which produce the desired detection phase when the phase adjust control is in the center of its range（V7 $=4 \mathrm{~V}$ ）， and then use the control to trim part－to－part and external component variations．
The curves of Figure 4 give the multiplier detection phase versus frequency for different values of L2 with Pins 9 and 10 shorted together．These curves can be used to select the L2 value and to determine whether additional phase shift between Pins 9 and 10 is required．The detection phase versus temperature is approximately -0.25 degrees／ ${ }^{\circ} \mathrm{C}$ ．
A detection phase of $\phi=0$ degrees corresponds to maxi－ mum（ + ）amplitude detection efficiency，i．e．the detector output voltage increasing with Pin 9 input level．In the sim－ plest case this can be obtained by choosing the L2 for which the Figure 4 curve passes through 0 degrees at or near the IF frequency．When the proper phasing cannot be obtained by this means，phase lead or lag must be intro－ duced at Pin 10 relative to Pin 9．A simple RC lead－lag net－ work which can provide up to $\pm 90$ degrees phase shift is shown in Figure 10.
When XC1 $=\mathrm{XC2}=240 \Omega$ in the Figure 10 circuit，approxi－ mately 90 degrees of phase difference between Pins 9 and 10 is produced with 3 dB additional attenuation．Pin 10 is shown lagging Pin 9，but the two pins could be reversed to produce phase lead．If C 1 is increased or C 2 is decreased， the phase difference is reduced．
A wideband FM quadrature detector is implemented in Fig－ ure 11 by configuring the IF Amplifier for maximum gain and replacing L2 with an LC tank tuned to the IF frequency． Since the IF Amplifier performs the limiting function，the ref－ erence limiter is not used；rather，the quadrature signal is fed directly to the reference port via an RC phasing network． The DC offset at Pin 10 （ $13 \mathrm{~K} \Omega$ to 12 V ）prevents signal leakage through the reference limiter to Pins 5 and 6.
The FM detector sensitivity depends on the phase slope of the LC tank，which is determined by the Q．For example，the tank in Figure 11 is resonant around 70 MHz and has a $\mathrm{Q} \cong$ 2 defined by the internal $1 \mathrm{~K} \Omega$ resistance across Pins 5 and 6 in parallel with the external resistor．Deviating the input frequency produces an output characteristic given by：

$$
\mathrm{V} 3=\mathrm{V}_{\mathrm{pk}}[\cos (90 \pm \Delta 0)]
$$

where $\mathrm{V}_{\mathrm{pk}}$ is the theoretical peak output level set by the IF Pin 11 load impedance，and $\Delta 0$ is the combined phase swing produced by the tank and detector．For the Figure 11 circuit， $\mathrm{V}_{\mathrm{pk}}=6 \mathrm{~V}$ and $\Delta 0 \cong 5$ degrees $/ \mathrm{MHz}$ ，yielding an output swing of $\pm 0.5 \mathrm{~V} / \mathrm{MHz}$ ．


FIGURE 10．Detector Input Phasing Network

## Detector (Continued)

## Phase Adjust Control

Once the external components have been selected for the correct nominal phasing, the detector phase adjust is used to perform the final set-up by monitoring the detector output either for maximum output in the case of AM detection or for OV average level for FM detection. The phase adjust control Pin 7 is externally biased via a potentiometer and resistor from 12 V and requires a 2 V to 6 V minimum range at Pin 7. The amount of phase lead or lag added to the reference path as a function of $\mathrm{V}_{7}$ is given in Figure 5. For example, at 70 MHz a cumulative phase error of $\pm 50$ degrees could be compensated for by the phase adjust control.
While the previously cited -0.25 degrees $/{ }^{\circ} \mathrm{C}$ detection phase temperature dependence is not noticeable in AM detection applications, it can cause the average DC level of the FM detector output to drift. This can be reduced by using the phase adjust control in a feedback loop as shown in Figure 11. Finally, it should be re-emphasized that the Pin 7 adjustment is intended as a trim rather than a substitute for correct detector phasing.

## Detector Output

The LM1211 output amplifier has an NPN emitter follower driving Pin 3 through a $50 \Omega$ damping resistor as shown
in Figure 12. The nominal 0 carrier (no input signal) output voltage is 0 V , and a negative supply is required as a return point for the external load resistor R3. The output may be biased at up to 5 mA in order to maintain the ( - ) slew rate into capacitive loads.
The 0 carrier output voltage is adjusted by the control voltage on a potentiometer at Pin 4. The center of the Pin 4 range is $1 / 2$ supply with an adjustment sensitivity of approximately $0.1 \mathrm{~V} / \mathrm{V}$. Thus on a 12 V supply up to $\pm 0.6 \mathrm{~V}$ part-topart output variation can be trimmed out. The Pin 3 output is capable of swinging up to $\pm 4 \mathrm{~V}$; however, in certain AM detector applications the output will always remain above OV. In these cases it may be possible to omit the negative supply and return the Pin 3 load resistor directly to ground. This will result in some degradation in linearity at low output voltages which can be minimized by pre-biasing the 0 carrier level high ( $\mathrm{V} 4=12 \mathrm{~V}$ ).
The output amplifier frequency response is shown in Figure 6. The output exhibits a linear phase response of approximately -5.5 degrees $/ \mathrm{MHz}$ out to 30 MHz . The first 70 MHz carrier harmonic is approximately -46 dB and the second harmonic -40 dB referenced to a 3 V peak output.



FIGURE 12. Detector Output Amplifier

## ALIGNMENT SEQUENCE:

1. With no input, adjust $\mathrm{R}_{\mathrm{OC}}$ for $\mathrm{V} 3=0 \mathrm{~V}$.
2. Apply $\mathrm{V}_{\text {in }} \geq 10 \mathrm{mVrms}$, Fo $=70 \mathrm{MHz} \pm 5 \mathrm{MHz} \mathrm{Dev} \mathrm{Fm}=,100 \mathrm{kHz}$;

Tune Quadrature coil for best output linearity.
3. Adjust $R_{P H}$ for output DC centering.

FIGURE 11. 70 MHz FM Detector Application

## Detector (Continued)

## AGC Comparator

An AGC comparator is provided for use in AM systems. The $(+)$ input is internally connected to the detector output Pin 3 while the $(-)$ input is biased from an external resistive divider at AGC threshold Pin 1. An output current charges and discharges the AGC filter capacitor at Pin 19 to control the IF amplifier gain. The comparator is biased by a current into bias/gate Pin 20. Internally, Pin 20 has a diode in series with $1 \mathrm{~K} \Omega$ to ground so that the current level from an external resistor R20 to 12 V is given by:

$$
\mathrm{I} 20=\frac{11.3}{\mathrm{R} 20+1000}
$$

Whenever the detector output exceeds the AGC threshold, a current equal to the Pin 20 bias current is delivered to Pin 19 to charge the AGC filter capacitor. When the detector output is below the AGC threshold, approximately $11 \mu \mathrm{~A}$ discharge current flows into Pin 19. Thus the charge to discharge current ratio at Pin 19 is given by $120 / 11 \mu \mathrm{~A}$, or $90: 1$ for $120=1 \mathrm{~mA}$. This large ratio creates a peak-detecting action in which the AGC loop holds the detector ( + ) output peaks at the AGC threshold voltage, typically 1-3V. Be-
cause of the large ratio of charge to discharge current, the LM1211 AGC has inherently faster recovery from a step increase in signal than from a decrease. The overall speed is inversely proportional to the AGC filter capacitor, with $0.05 \mu \mathrm{~F}$ being a practical lower limit for $\mathrm{I} 20=1 \mathrm{~mA}$. It is important to use a quality (low Rs) capacitor at Pin 19 to prevent AGC oscillation.
The AGC detector can be used at lower charge/discharge ratios by reducing 120 which has a direct effect on the charge current but only a second order effect on the discharge current. For $120=100 \mu \mathrm{~A}$ a 15:1 ratio is produced and a $0.01 \mu \mathrm{~F}$ minimum capacitor can be used. As the charge/discharge ratio is reduced, peak detection no longer occurs and gating of Pin 20 may be necessary. This requires an external gate pulse generator to turn on the Pin 20 bias current only during the time the detector output is to be sampled. In between gate pulses the Pin 19 output will be tri-stated and the filter capacitor will hold the previous voltage until the next gate pulse. Permanently grounding Pin 20 turns off the AGC comparator, allowing an external AGC signal at Pin 19 to control the IF amplifier gain.


TL/H/9127-11
Printed Circuit Layout (component side)

National Semiconductor Corporation

## LM1596/LM1496 Balanced Modulator-Demodulator

## General Description

The LM1596/LM1496 are doubled balanced modulator-demodulators which produce an output voltage proportional to the product of an input (signal) voltage and a switching (carrier) signal. Typical applications include suppressed carrier modulation, amplitude modulation, synchronous detection, FM or PM detection, broadband frequency doubling and chopping.
The LM1596 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The LM1496 is specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- Excellent carrier suppression

65 dB typical at 0.5 MHz
50 dB typical at 10 MHz

- Adjustable gain and signal handling
- Fully balanced inputs and outputs
- Low offset and drift
- Wide frequency response up to 100 MHz


## Schematic and Connection Diagrams



TL/H/7887-1
Numbers in parentheses show DIP connections.


Note: Pin 10 is connected electrically to the case through the device substrate.
Order Number LM1496H or LM1596H See NS Package Number H08C

Dual-In-Line and Small Outline Packages


TL/H/7887-3
Order Number LM1496M or LM1496N
See NS Package Number M14A or N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Internal Power Dissipation (Note 1) | 500 mW |
| :--- | ---: |
| Applied Voltage (Note 2) | 30 V |
| Differential Input Signal $\left(\mathrm{V}_{7}-\mathrm{V}_{8}\right)$ | $\pm 5.0 \mathrm{~V}$ |
| Differential Input Signal $\left(\mathrm{V}_{4}-\mathrm{V}_{1}\right)$ | $\pm\left(5+\mathrm{I}_{5} \mathrm{R}_{0}\right) \mathrm{V}$ |
| Input Signal $\left(\mathrm{V}_{2}-\mathrm{V}_{1}, \mathrm{~V}_{3}-\mathrm{V}_{4}\right)$ | 5.0 V |
| Bias Current $\left(I_{5}\right)$ | 12 mA |
| Operating Temperature Range LM1596 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM1496 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Soldering Information

- Dual-In-Line Package

Soldering (10 seconds) $260^{\circ} \mathrm{C}$

- Small Outline Package

Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$
Infrared ( 15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and their effects on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified, see test circuit)

| Parameter | Conditions | LM1596 |  |  | LM1496 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Min |  |
| Carrier Feedthrough | $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave <br> $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, offset adjusted <br> $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave <br> $\mathrm{f}_{\mathrm{C}}=10 \mathrm{kHz}$, offset adjusted <br> $\mathrm{V}_{\mathrm{C}}=300 \mathrm{mV}$ pp square wave <br> $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, offset adjusted <br> $\mathrm{V}_{\mathrm{C}}=300 \mathrm{mV} \mathrm{pp}^{\text {square wave }}$ <br> $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, offset adjusted |  | $\begin{gathered} 40 \\ 140 \\ 0.04 \\ 20 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 100 \end{aligned}$ |  | $\begin{gathered} 40 \\ 140 \\ 0.04 \\ 20 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 150 \end{aligned}$ | $\mu \mathrm{Vrms}$ <br> $\mu \mathrm{Vrms}$ <br> mVrms <br> mVrms |
| Carrier Suppression | $\begin{aligned} & \mathrm{f}_{\mathrm{S}}=10 \mathrm{kHz}, 300 \mathrm{mVrms} \\ & \mathrm{f}_{\mathrm{C}}=500 \mathrm{kHz}, 60 \mathrm{mVrms} \text { sine wave offset adjusted } \\ & \mathrm{f}_{\mathrm{S}}=10 \mathrm{kHz}, 300 \mathrm{mVrms} \\ & \mathrm{f}_{\mathrm{C}}=10 \mathrm{MHz}, 60 \mathrm{mVrms} \text { sine wave offset adjusted } \\ & \hline \end{aligned}$ | 50 | $\begin{aligned} & 65 \\ & 50 \end{aligned}$ |  | 50 | $65$ $50$ |  | dB <br> dB |
| Transadmittance Bandwidth | $R_{L}=50 \Omega$ <br> Carrier Input Port, $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave $\mathrm{f}_{\mathrm{S}}=1.0 \mathrm{kHz}, 300 \mathrm{mVrms}$ sine wave Signal Input Port, $\mathrm{V}_{\mathrm{S}}=300 \mathrm{mVrms}$ sine wave $\mathrm{V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc}$ |  | $\begin{aligned} & 300 \\ & 80 \end{aligned}$ |  |  | $\begin{aligned} & 300 \\ & 80 \end{aligned}$ |  | $\mathrm{MHz}$ $\mathrm{MHz}$ |
| Voltage Gain, Signal Channel | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=100 \mathrm{mVrms}, \mathrm{f}=1.0 \mathrm{kHz} \\ & \mathrm{~V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc} \end{aligned}$ | 2.5 | 3.5 |  | 2.5 | 3.5 |  | V/V |
| Input Resistance, Signal Port | $\begin{array}{\|l\|} \hline f=5.0 \mathrm{MHz} \\ \mathrm{~V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc} \\ \hline \end{array}$ |  | 200 |  |  | 200 |  | k $\Omega$ |
| Input Capacitance, Signal Port | $\begin{aligned} & \mathrm{f}=5.0 \mathrm{MHz} \\ & \mathrm{~V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc} \\ & \hline \end{aligned}$ |  | 2.0 |  |  | 2.0 |  | pF |
| Single Ended Output Resistance | $f=10 \mathrm{MHz}$ |  | 40 |  |  | 40 |  | k $\Omega$ |
| Single Ended Output Capacitance | $f=10 \mathrm{MHz}$ |  | 5.0 |  |  | 5.0 |  | pF |
| Input Bias Current | $\left(l_{1}+I_{4}\right) / 2$ |  | 12 | 25 |  | 12 | 30 | $\mu \mathrm{A}$ |
| Input Bias Current | $\left(l_{7}+l_{8}\right) / 2$ |  | 12 | 25 |  | 12 | 30 | $\mu \mathrm{A}$ |
| Input Offset Current | $\left(I_{1}-I_{4}\right)$ |  | 0.7 | 5.0 |  | 0.7 | 5.0 | $\mu \mathrm{A}$ |
| Input Offset Current | $\left(1_{7}-I_{8}\right)$ |  | 0.7 | 5.0 |  | 5.0 | 5.0 | $\mu \mathrm{A}$ |
| Average Temperature Coefficient of Input Offset Current | $\begin{aligned} & \left(-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}\right) \\ & \left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}\right) \end{aligned}$ |  | 2.0 |  |  | 2.0 |  | $n A /{ }^{\circ} \mathrm{C}$ <br> $n A /{ }^{\circ} \mathrm{C}$ |
| Output Offset Current | $\left(1_{6}-1_{9}\right)$ |  | 14 | 50 |  | 14 | 60 | $\mu \mathrm{A}$ |
| Average Temperature Coefficient of Output Offset Current | $\begin{aligned} & \left(-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}\right) \\ & \left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}\right) \end{aligned}$ |  | 90 |  |  | 90 |  | $\begin{aligned} & \mathrm{nA} /{ }^{\circ} \mathrm{C} \\ & \mathrm{nA} /{ }^{\circ} \mathrm{C} \end{aligned}$ |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified, see test circuit) (Continued)

| Parameter | Conditions | LM1596 |  |  | LM1496 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Min |  |
| Signal Port Common Mode Input Voltage Range | $\mathrm{f}_{\mathrm{S}}=1.0 \mathrm{kHz}$ |  | 5.0 |  |  | 5.0 |  | $V_{p-p}$ |
| Signal Port Common Mode Rejection Ratio | $\mathrm{V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc}$ |  | -85 |  |  | -85 |  | dB |
| Common Mode Quiescent Output Voltage |  |  | 8.0 |  |  | 8.0 |  | Vdc |
| Differential Output Swing Capability |  |  | 8.0 |  |  | 8.0 |  | $V_{p-p}$ |
| Positive Supply Current | $\left(I_{6}+I_{g}\right)$ |  | 2.0 | 3.0 |  | 2.0 | 3.0 | mA |
| Negative Supply Current | $\left(1_{10}\right)$ |  | 3.0 | 4.0 |  | 3.0 | 4.0 | mA |
| Power Dissipation |  |  | 33 |  |  | 33 |  | mW |

Note 1: LM1596 rating applies to case temperatures to $+125^{\circ} \mathrm{C}$; derate linearly at $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for ambient temperature above $75^{\circ} \mathrm{C}$. LM 1496 rating applies to case temperatures to $+70^{\circ} \mathrm{C}$.
Note 2: Voltage applied between pins 6-7, 8-1, 9-7, 9-8, 7-4, 7-1, 8-4, 6-8, 2-5, 3-5.
Note 3: Refer to rets1596x drawing for specifications of military LM1596H versions.

## Typical Performance Characteristics



## Typical Application and Test Circuit

## Suppressed Carrier Modulator



Note: $S_{1}$ is closed for "adjusted" measurements.


TL/H/7887-6
This figure shows the LM1596 used as a single sideband (SSB) suppressed carrier demodulator (product detector). The carrier signal is applied to the carrier input port with sufficient amplitude for switching operation. A carrier input level of 300 mVrms is optimum. The composite SSB signal is applied to the signal input port with an amplitude of 5.0 to 500 mVrms . All output signal components except the desired demodulated audio are filtered out, so that an offset adjustment is not required. This circuit may also be used as an AM detector by applying composite and carrier signals in the same manner as described for product detector operation.

## Typical Applications (Continued)



The frequency doubler circuit shown will double low-level signals with low distortion. The value of C should be chosen for low reactance at the operating frequency.
Signal level at the carrier input must be less than 25 mV peak to maintain operation in the linear region of the switching differential amplifier. Levels to 50 mV peak may be used with some distortion of the output waveform. If a larger input signal is available a resistive divider may be used at the carrier input, with full signal applied to the signal input.

National
Semiconductor
Corporation

## LM1801 Battery Operated Power Comparator

## General Description

The LM1801 is an extremely low power comparator with a high current, open-collector output stage. The typical supply current is only $7 \mu \mathrm{~A}$, yet in its switched state the comparator can source or sink 0.5A. The LM1801 is designed to operate in a standby mode for 1 year, powered by a 9 V alkaline battery. Provision is made for operation from supplies of up to 14 V . An internal 14.5 V zener clamp may be used for supply regulation in line operated applications.
The low battery detector and stand-by current drain are externally programmed by resistors. A parallel output is provided to "OR" as many as 9 comparators, and a feedback pin allows adding hysteresis or latching functions. Two on-chip voltage sources can serve as bias points for the comparator inputs or as references for other circuit functions.

Features

- 8 V to 14 V operation
- Direct drive to horn
- Internal zener for supply regulation
- ${ }^{1}$ Parallel comparator capability
- Extremely low stand-by current drain
- 2 references on chip
- Low battery detector
- 0.5A output transistor
- Output clamp diodes on chip


## Applications

- Intrusion alarms
- Water leak detectors

■ Gas leak detectors

- Overvoltage crowbars
- Battery operated monitors


TL/H/9139-1
*Alarm sounds when probe conductors are bridged with water droplets. A suitable probe can be etched in copper clad board.
FIGURE 1. Water Leak Detector
Order Number LM1801N
See NS Package Number N14A

| Absolute Maximum Ratings |  |
| :---: | :---: |
| If Military/Aerospace contact the National Distributors for availab | are required, ales Office/ ions. |
| Supply Voltage | 14 |
| Input Voltage | -0.3 V to 14V |
| Input Differential Voltage | $\pm 14 \mathrm{~V}$ |

Power Dissipation (Note 1)
Operating Temperature Range
Storage Temperature Range Lead Temperature (Soldering, 10 sec .) ESD rating to be determined.

1176 mW
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$260^{\circ} \mathrm{C}$

Electrical Characteristics (Note 2)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Comparator |  |  |  |  |  |
| Input Offset Voltage |  |  | 5 | 15 | mV |
| Input Bias Current |  |  | 2 | 10 | nA |
| Input Offset Current |  |  | 0.5 | 8 | nA |
| Pin 6 Output Low | $\mathrm{I}_{\text {SINK }}=100 \mu \mathrm{~A}$ |  | 1.5 |  | V |
| Output Stage ( Pin 8 ) |  |  |  |  |  |
| Leakage Current |  |  | 5 | 100 | nA |
| Saturation Voltage | $\mathrm{I}_{8}=200 \mathrm{~mA}$ |  | 0.7 | 1.3 | V |
| Saturation Voltage | $\mathrm{I}_{8}=500 \mathrm{~mA}$ |  | 1.9 |  | V |
| Common Alarm Line (Pin 10) |  |  |  |  |  |
| Drive Capabilities | $\mathrm{V} 4>\mathrm{V} 5$ |  |  |  |  |
| Output Voltage High |  |  | 6.8 |  | V |
| Output Current | $\mathrm{V} 10=0.0 \mathrm{~V}$ |  | 6.5 |  | mA |
| Driver Requirements | $\mathrm{V} 5>\mathrm{V} 4$ |  |  |  |  |
| Input Voltage |  |  | 3.6 |  | V |
| Input Current | $\mathrm{V} 8=1.5 \mathrm{~V}, \mathrm{I}_{8}=200 \mathrm{~mA}$ |  | 0.4 |  | mA |
| Regulator |  |  |  |  |  |
| Pin 2 Reference Voltage |  |  | 5.8 |  | V |
| Temperature Coefficient |  |  | 5 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Pin 3 Reference Voltage |  |  | 5.2 |  | V |
| Temperature Coefficient |  |  | 7 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Battery Check Oscillator |  |  |  |  |  |
| Threshold Voltage (Pin 12) |  | 5.5 | 6.0 | 6.5 | V |
| Period | $\mathrm{V}+=7.5 \mathrm{~V}, \mathrm{C} 1=10 \mu \mathrm{~F}$ |  | 40 | 50 | s |
| Beep Pulse Width | $\mathrm{V}+=7.5 \mathrm{~V}, \mathrm{C} 1=10 \mu \mathrm{~F}$ |  | 60 |  | ms |
| Supply Current (Note 3) |  |  | 6 | 8 | $\mu \mathrm{A}$ |
| Zener Clamp Voltage, V9 | $\mathrm{l}_{9}=1 \mathrm{~mA}$ |  | 14.5 |  | V |

Note 1: For operating at elevated temperatures, the device must be derated based on a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $85^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Note 2: $R_{S E T}=10 \mathrm{M} \Omega, \mathrm{V}^{+}=9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 1).
Note 3: Output OFF.


TL/H/9139-2

## Applications Hints CIRCUIT OPERATION

The LM1801 includes a bias string, comparator, steering logic, output transistor, supply clamp, low voltage detector, and reference. An internal schematic is shown in Figure 2.
The chip is biased by a group of current sources that are controlled externally by a fixed resistor, $\mathrm{R}_{\text {set }}$. In normal, or standby operation the supply current drain is nominally 6 times the set current at pin 1 . The voltage at pin 1 is two forward diode potentials ( $\mathrm{D} 1+\mathrm{D} 2=1.2 \mathrm{~V}$ typical) less than the positive supply voltage. Practical values of $\mathrm{R}_{\text {set }}$ range from $100 \mathrm{k} \Omega$ to $10 \mathrm{M} \Omega$. Higher currents are useful where speed is important, while lower currents promote long battery life.
The total standby current drain of the LM1801 will include, in addition to the above, the current drawn by the external circuits connected at pins 2,3 , and 12 . These are the resistive dividers used to set the low battery threshold and comparator threshold.
The voltage comparator consists of devices Q1 through Q10. The input features a common mode range from less than 300 mV to $\mathrm{V}^{+}-1.2 \mathrm{~V}$. If the non-inverting input is within this range, the output state remains valid for inverting inputs of $O \mathrm{~V}$ to $\mathrm{V}^{+}$. If the inverting input is within the common mode range, valid comparisons hold for non-inverting inputs of 300 mV to $\mathrm{V}+$. The comparator may not switch low if the positive input is grounded.
With a set resistance of $10 \mathrm{M} \Omega$, comparator input bias currents of 2 nA are typical. This allows the use of high-value resistors ( $10 \mathrm{M} \Omega$ ) at the comparator inputs which help minimize total supply current. The comparator's output is available through a steering diode (D3) for latching or hysteresis functions.

The comparator output is also coupled internally to the steering logic (Q11-Q13). The comparator, low battery detector, and parallel output (pin 10) functions are OR'd in the logic circuit. In addition, the comparator output is steered to the parallel output. If the parallel outputs (pin 10) of two or more chips are wired together along with a common ground, the comparator on any one chip can cause all of the other output stages to switch, as well as its own output. Outputs are switched when the inverting comparator input is positive with respect to the non-inverting input. Low battery functions are coupled to the steering logic via Q12, and therefore do not affect the parallel output (Q13).
If the sense outputs (pin 11) of two or more chips are wired together, the comparator and low battery detector will cause all outputs to switch.
The output transistor is a 0.5A Darlington. Included in this structure are two clamp diodes. D4 clamps positive collector voltage excursions to the supply, and D5 clamps negative excursions to ground.

The output transistor is normally operated with the emitter grounded. Under these conditions the collector is guaranteed to saturate no higher than 1.3 V at 200 mA .1 .9 V saturation voltage is typical at 500 mA . The emitter may also be used as an output, and it can swing from ground potential up to 5 V on a 9 V supply. Emitter swing in the positive direction is limited in the parallel output mode.
A low battery detector with a 6 V threshold is also included on chip. This circuit consists of Q16, Q17, D11, and D12. When pin 12, the battery sense input, is higher than 6V, D12 clamps the emitter of Q16 to 6.6 V , and the output from the current source flows through the zener to ground. If pin 14 drops below 6 V , Q16 is biased ON , and current is drawn away from the zener and into Q16. The SCR formed by Q16 and Q17 is triggered when Q16 is biased ON. The capacitor at pin 14 is discharged, part of its charge flows to the steering logic to pulse the output transistor, and the remainder holds the SCR in its ON state.
When the timing capacitor has discharged, conduction in Q16 and Q17 is commutated. Note that the output from the current source is less than the sustaining current required by the SCR. The current source slowly charges the capacitor until the voltage across it rises 0.6 V above pin 12, where the cycle repeats itself. If pin 12 rises above 6 V , the zener clamps the voltage at pin 14 and the low battery detector remains OFF.
Pin 12 is biased from an external resistive divider. The divider should be designed to detect at no lower than $\mathrm{V}+=7 \mathrm{~V}$. The detector will continue to work at lower voltages providing pin 12 is at least 1 V below the supply. For a 9 V alkaline battery a threshold of 8.2 V is common. A resistive divider of 2.7 $\mathrm{M} \Omega$ and $7.5 \mathrm{M} \Omega$ provides the appropriate threshold.

In many applications the on-chip references can provide bias points. The references are driven from D13, and buffered by Q18 and Q19. If only one bias point is needed the first reference (pin 2) should be used, and the unused output (pin 3) may be left open. The tiny leakage currents in Q18 can cause Q19 (pin 3) to drift upward if a $10 \mathrm{M} \Omega$ load resistor is not included at pin 2. The combined output current from pins 2 and 3 should not exceed 1 mA . If neither reference output is used, pins 2 and 3 should be left open.
The last section of the LM1801 is the supply zener. It is built from a series combination of two diodes and two zeners. The breakdown voltage at 1 mA is 14.5 V , and the series resistance is about $200 \Omega$. In line operated applications the zener may be used for supply regulation or transient protection. The zener is designed to carry up to 10 mA .

## Applications Hints (Continued) design hints

If the comparator inputs are subjected to electrostatic discharges (ESD), a series resistance is recommended to provide protection. Given the low input bias currents, $100 \mathrm{k} \Omega$ resistors can be added without affecting circuit performance, yet they greatly enhance static protection. The LM1801 is not designed to withstand reverse battery.
With a $10 \mathrm{M} \Omega \mathrm{R}_{\text {set }}$, the LM1801 responds to an input in approximately $2.5 \mu \mathrm{~s}$, and turns OFF in $200 \mu \mathrm{~s}$. Higher set currents decrease the response time. With $R_{\text {set }}=1 \mathrm{M} \Omega$, the output switches low in $0.5 \mu \mathrm{~s}$, and high in $50 \mu \mathrm{~s}$, and with $R_{\text {set }}=100 \mathrm{k} \Omega$, the response times are reduced to $0.2 \mu \mathrm{~s}$ and $12 \mu \mathrm{~s}$.
When the circuit is in the standby state (V5 > V4), the current consumption in a typical application such as Figure 1 is less than approximately $7 \mu \mathrm{~A}$. However, when the comparator switches LOW (V4 > V5), the supply current increases to 3 mA owing to the Darlington base current. Therefore, to realize maximum battery life, any application should be devised so that $\mathrm{V} 5>\mathrm{V} 4$ in the standby or resting state.

The output stage can drive lamps, LEDs, buzzers, beepers, relays, motors, and solenoids. However, the low battery detector is not compatible with every load. Since the low battery detector generates only a short pulse ( 60 ms typical), it is intended for use with buzzers and beepers. Depending on the response time and resonant frequency, some buzzers may only produce a single click. Self-oscillating beepers usually start instantly and produce a recognizable "tweet" when a low battery condition is detected. Incandescent lamps, large relays and solenoids will do absolutely nothing when pulsed by the low battery detector.
Self-oscillating beepers are readily available, such as the Sonalert SNP428 and the Panasonic EAL-069A. These units are guaranteed to self-start when power is applied.
To defeat the low battery detector, short pins 12 and 14 together, and do not connect them to anything else.
Circuit board assembly procedures should include a thorough cleaning to remove flux and other residues. The input pins are often biased by very high impedance sources and even a $10 \mathrm{M} \Omega$ leakage path can upset circuit operation.

$R_{1}+R_{2}=10 \mathrm{M} \Omega$
$V_{\text {TRIP }}=\left(\frac{R_{1}+R_{2}}{R_{2}}\right) 5.8 \mathrm{~V}$
Minimum trip voltage $=5.8 \mathrm{~V}$
*Use series resistor for supplies $>14 \mathrm{~V}$. Select for $I_{\text {ZENER }}=5 \mathrm{~mA}$.
**Reverse connections and add $1 \mathrm{M} \Omega$ resistor for overvoltage indication.
†Optional filter capacitor, 1 nF to 100 nF .
$\dagger \uparrow$ Push to reset. Eliminate pin 6 connection for non-latching operation.
FIGURE 3. Under (Over) Voltage Indicator

## Applications Hints (Continued)



TL/H/9139-4
$R_{1}+R_{2}=10 M \Omega$
$V_{\text {TRIP }}=\left(\frac{R_{1}+R_{2}}{R_{2}}\right) 5.8 \mathrm{~V}$
*Use series resistor for supplies $>14 \mathrm{~V}$.
$\dagger$ Optional filter capacitor, 1 nF to 100 nF .
FIGURE 4. Overvoltage Crowbar

## Applications Hints (Continued)



TL/H/9139-5
To set trip point, trim $V_{\text {REF }}$ to 4.5 V . Trim RSENSOR at room temperature $\left(23^{\circ} \mathrm{C}\right)$ for:
$\mathrm{V}_{\text {SENSOR }}=4.5\left(\frac{273+23}{T_{X}+273}\right)$
where $T_{X}$ is the desired trip point temperature in ${ }^{\circ} \mathrm{C}$. As shown, the alarm is activated for over temperature conditions. Reverse the comparator connections for under temperature alarm. The $20 \mathrm{k} \Omega$ potentiometer allows an adjustment range of $-55^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$. Add a 10 k fixed resistance in series with the potentiometer for $\mathrm{a}+50^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ adjustment range. R RENSOR can be replaced by a fixed resistor once the desired value is found. VREF is used as a final adjustment.

FIGURE 5. Over (Under) Temperature Alarm

Applications Hints (Continued)


FIGURE 6. Simple Alarm Circuit


TL/H/9139-7
FIGURE 7. Full-Featured Intrusion Alarm

National
Semiconductor
Corporation

## LM1812 Ultrasonic Transceiver

## General Description

The LM1812 is a general purpose ultrasonic transceiver designed for use in a variety of ranging, sensing, and communications applications. The chip contains a pulse-modulated class C transmitter, a high gain receiver, a pulse modulation detector, and noise rejection circuitry.
A single LC network defines the operating frequency for both the transmitter and receiver. The class C transmitter output drives up to 1A (12W) peak at frequencies up to 325 kHz . The externally programmed receiver gain provides a detection sensitivity of $200 \mu \mathrm{Vp}$-p. Detection circuitry included on-chip is capable of rejecting impulse noise with external programming. The detector output sinks up to 1A.
Applications include sonar systems, non-contact ranging, and acoustical data links, in both liquid and gas ambients.

## Features

- One or two-transducer operation
- Transducers interchangeable without realignment
- No external transistors
- Impulse noise rejection
- No heat sinking
- Protection circuitry included
- Detector output drives 1A peak load
- Ranges in excess of 100 feet in water, 20 feet in air
- 12W peak transmit power


## Applications

■ Liquid level measurement

- Sonar
a Surface profiling
- Data links
- Hydroacoustic communications

⿴囗

- Industrial process control


## Typical Application



[^13]FIGURE 1. 200 kHz Depth Sounder, 5 Feet to 100 Feet

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| contact the National | Semiconductor Sales |
| Distribe/ |  |

Operating Temperature
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{v}+=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Sensitivity (Note 2) <br> Input Noise <br> Transmitter Output, $\mathrm{V}_{\text {SAT }}$ | Figure 2 $I_{6}=1 \mathrm{~A}$ |  | $\begin{gathered} 200 \\ 10 \\ 1.3 \\ \hline \end{gathered}$ | $\begin{gathered} 600 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} \mu \vee p-p \\ \mu \vee p-p \\ V \\ \hline \end{gathered}$ |
| Transmitter Output Leakage | $\begin{aligned} & \mathrm{V} 6=36 \mathrm{~V} \\ & \mathrm{~V} 8=0 \mathrm{~V} \end{aligned}$ |  | 0.01 | 1 | mA |
| Detector Output, $\mathrm{V}_{\text {SAT }}$ | $\mathrm{l}_{14}=1 \mathrm{~A}$ |  | 1.5 | 3 | V |
| Detector Output Leakage | $\mathrm{V} 14=36 \mathrm{~V}$ |  | 0.01 | 1 | mA |
| Transmitter Key Threshold | $\mathrm{I}_{8}=1 \mathrm{~mA}$ | 0.55 | 0.7 | 0.9 | V |
| Supply Current | $I_{1}+I_{12}$ <br> Receive Mode | 5 | 8.5 | 20 | mA |
| V8 for Receive Mode |  |  |  | 0.3 | V |
| Maximum Operating Frequency | Transmit Mode | 200 | 325 |  | kHz |

Note 1: For operating at high temperatures, the LM1812 must be derated based upon a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $58^{\circ} \mathrm{C} \mathrm{C} / \mathrm{W}$ which applies for the device soldered in a printed circuit board and operating in a still air ambient. Due to the low duty cycle operation, only a small average power is dissipated in the package.
Note 2: A 47k resistor is added in parallel with the receiver tank at pin 1 to swamp variations in the coil's unloaded Q. The resistor reduces sensitivity (see equation 4) and is unnecessary in an actual applications circuit.

## Test Circuit



Input sensitivity $=$ minimum $V_{I N}$ for $V_{O}$ to go low
FIGURE 2. Sensitivity Test Circuit

External Component Descriptions

| Pin | Component | Typical Values | Pin Description | Component Function |
| :---: | :---: | :---: | :---: | :---: |
| 1 | L1, C1 | $\begin{aligned} & 500 \mu \mathrm{H}-50 \mathrm{mH} \\ & 250 \mathrm{pF}-2.2 \mathrm{nF} \end{aligned}$ | Second gain stage output/ transmitter oscillator | Set the operating frequency ( $\mathrm{f}_{\mathrm{O}}$ ) for the transmit oscillator and receiver |
| 2 | C 2 | $500 \mathrm{pF}-10 \mathrm{nF}$ | Second gain stage input | Couples first and second gain stage |
| 3 | R3 | $5.1 \mathrm{k} \Omega$ | First gain stage output | Terminates emitter-follower output |
| 4 | C4 | $100 \mathrm{pF}-10 \mathrm{nF}$ | First gain stage input | Input coupling for the first gain stage |
| 6 | L6 | $50 \mu \mathrm{H}-10 \mathrm{mH}$ | Transmitter output | Matches LM1812 to the transducer |
| 7 | - | - | Transmitter driver | - |
| 8 | R8 | $1 \mathrm{k} \Omega-10 \mathrm{k} \Omega$ | Transmitter key | Current limiter for keying pulses up to 12V |
| 9 | C9 | $100 \mathrm{nF}-10 \mu \mathrm{~F}$ | Receiver second stage delay | Sets the receiver turn-on delay after transmit (Figure 10) |
| 11 | C11 | $220 \mathrm{nF}-2.2 \mu \mathrm{~F}$ | Detector output duty cycle limit | Limits the duty cycle of the detector output (short to ground to defeat) |
| 13 | C 13 | $100 \mu \mathrm{~F}-1000 \mu \mathrm{~F}$ | Transmitter supply decoupling | Decouples the transmitter power supply |
| 14 | T14 | $\begin{aligned} & \mathrm{L}_{p} \geq 50 \mathrm{mH} \\ & \mathrm{~N}_{S} / \mathrm{N}_{\mathrm{p}} \cong 10 \end{aligned}$ | Detector output | Drives neon display lamp |
| 16 | - | - | Output driver | - |
| 17 | R17, C17 | $\begin{aligned} & \text { 22k-Open } \\ & 10 \mathrm{nF}-10 \mu \mathrm{~F} \end{aligned}$ | Pulse integrator | Controls integration time constant (Figure 13) |
| 18 | C18 | $1 \mathrm{nF}-100 \mu \mathrm{~F}$ | Pulse integrator reset | Controls integrator reset time constant (Figure 14) |

## TRANSDUCERS

The most common transducer used with the LM1812 is the piezo-ceramic type which is electrically similar to a quartz crystal. Piezo-ceramic transducers are resistive at only two frequencies, termed the resonant and antiresonant ( $f_{r}, f_{a}$ ) frequencies. Elsewhere these transducers exhibit some reactance as shown in Figure 3.

(a)
(b)

TL/H/7892-3

## FIGURE 3. Phase and Magnitude of Transducer Impedance

For transmitting (to maximize electrical to mechanical efficiency), the transducer should be operated at its resonant frequency. For receiving (to maximize mechanical to electrical efficiency), optimum operation is at antiresonance. In two-transducer systems the resonant frequency of the transmit transducer is matched to the antiresonant frequency of the receiver.

The LM1812 is primarily used with a single transducer performing both transmit and receive functions. In this mode, maximum echo sensitivity will occur at a frequency close to resonance.
Transducer ringing is a troublesome phenomenon of single transducer systems. After a transducer has been electrically driven in the transmit mode, some time is required for the mechanical vibrations to stop. Depending on the amount of damping, this ringing may last from 10 to 1000 cycles. This mechanical ring produces an electrical signal strong enough ( $>200 \mu \mathrm{Vp}-\mathrm{p}$ ) to hold the detector ON, thus masking any echo signals occurring during this time.
A solution to this ring problem is to vary the receiver gain from a minimum, just after transmit, to a maximum, when the ring signal has dropped below the full-gain detection threshold. Since near-range echo signals are much stronger than ring signals, close echos will still be detected in spite of the reduced gain.
The gain is varied by attenuating the signal between pins 2 and 3 of the LM1812. Figure 4 shows such an arrangement.
An externally generated 12 V pulse (Figure 17) keys the transmitter and activates the attenuator. This pulse charges C to a voltage set by P8, turning the FET OFF. C slowly discharges through $R$, decreasing the gate voltage, which in turn decreases the attenuation of the signal passing from pin 3 to pin 2. R and C are selected so that the FET is not

## Application Hints (Continued)



TL/H/7892-4
*Available from National Semiconductor Corporation
FIGURE 4. Time Variable FET Attenuator
completely turned ON until all detectable ringing has stopped. The duration of the ring is rarely specified by the transducer manufacturer and must be experimentally determined.
When designing an ultrasonic ranging system, three transducer parameters are very important:

1) resonant impedance ( $\mathrm{R}_{\mathrm{T}}$ in Figure 3b)
2) maximum peak-to-peak voltage
3) resonant frequency, $f_{r}$

This data, used in conjunction with the curves given in Figure 6, results in a functional output stage design.

## TRANSMITTER

The transmitter (Figure 5) consists of an oscillator, a $1 \mu \mathrm{~s}$ one-shot, and a power amplifier.
When the transmitter is keyed ON at pin 8 the L1-C1 tank is switched to the oscillator mode. An on-chip $1 \mu$ s one-shot is triggered with each cycle of the oscillator and, in turn, drives a power amplifier. This one-shot has a reset time of $2 \mu \mathrm{~s}$, limiting the maximum operating frequency to about 325 kHz . A transformer couples the transducer to the output stage.

The oscillator frequency is set by L1-C1 and can be calculated from

$$
\begin{equation*}
f_{O}=\frac{1}{2 \pi \sqrt{\text { L1C1 }}} \tag{1}
\end{equation*}
$$

The L1-C1 tank must have a minimum $\mathrm{R}_{\mathrm{p}}$ of $10 \mathrm{k} \Omega$ where

$$
\begin{equation*}
R_{P}=2 \pi f_{0} Q L 1 \tag{2}
\end{equation*}
$$

and $Q=$ unloaded $Q$ of L1-C1 tank.
The output transformer (L6) is designed with the aid of Figure 6. Curves are shown for two common frequencies: 40 kHz and 200 kHz . For a given load impedance ( $\mathrm{R}_{\mathrm{T}}$, Figure $3 b$ ), a turns ratio for $L 6$ is determined. In order not to exceed the transducer's specifications, the peak-to-peak output voltage may need to be adjusted using the equation:

$$
\begin{equation*}
\mathrm{Vp}-\mathrm{p}=2 \mathrm{~V}+\left(\frac{\mathrm{N}_{\mathrm{S}}}{N_{\mathrm{p}}}\right) \tag{3}
\end{equation*}
$$

To ensure that the output stage is not overloaded, a current measurement must be made at pin 6. While the first few pulses of each transmit period may reach 2 A or 3 A , the steady-state current spikes must not exceed 1A. Current spikes are reduced by decreasing the turns ratio of L6.
The secondary of L 6 tunes with C 6 at the operating frequen$\mathrm{cy}, \mathrm{fo}$.


TL/H/7892-5
FIGURE 6. L6 Turns Ratio vs Load Resistance


TL/H/7892-6
FIGURE 5. Transmitter

## Application Hints (Continued)

Where additional power is desired, a pulse amplifier or a pulse stretcher can be used as shown in Figure 7. The pulse amplifier (Figure 7a) increases output current up to 5A. The pulse stretcher (Figure 7b) increases output current and pulse width. The wider pulse of Figure $7 b$ is especially useful at lower frequencies where the relatively narrow $1 \mu$ s pulse creates a large peak current demand for a given power level. Pulse width as a function of R is plotted in Figure 8.
Pin 8 performs the function of switching the LM1812 into either the transmit or receive mode. When pin 8 is held high, the chip is in the transmit mode. When held low, it is in the receive mode. The input current at pin 8 should be designed to operate within a $1 \mathrm{~mA}-10 \mathrm{~mA}$ range.

## RECEIVER

The receiver section (Figure 9) contains two separate gain stages.
In some applications large voltages are applied across the transducer during transmit. Since the receiver input is cou-


TL/H/7892-7
FIGURE 7a. Pulse Amplifier
pled to the transducer, some protection is necessary to limit the input current spikes to less than 50 mA . Where the voltage across the transducer is less than $200 \mathrm{Vp}-\mathrm{p}$, a C 4 reactance of $5 \mathrm{k} \Omega$ at the operating frequency is adequate protection. Above $200 \mathrm{Vp}-\mathrm{p}$, a $5 \mathrm{k} \Omega$ resistor should be inserted in series with C 4 .
Since the L1-C1 tank circuit is shared with the oscillator, both the transmitter and receiver are always tuned to the same frequency. The second stage voltage gain is given by:

$$
\begin{equation*}
A_{V}=\frac{Q}{70} \sqrt{\frac{L 1}{C 1}} \tag{4}
\end{equation*}
$$

where $Q=$ unloaded $Q$ of L1-C1 tank.
When the LM1812 is in the transmit mode, the second gain stage is turned OFF. When switching back to the receive mode, the gain stage does not turn ON immediately, but instead turns ON after a slight delay as programmed by C9. This delay blanks the receiver (and therefore the detector) momentarily, giving the transducer time to stop ringing.


FIGURE 7b. Pulse Stretcher


TL/H/7892-10
FIGURE 9. Receiver Section

## Application Hints (Continued)

Delay as a function of C 9 is plotted in Figure 10. The second gain stage may be shut OFF independently of pin 8 by pulling pin 9 low.
Due to the high gain of the receiver, care must be taken to avoid oscillations. Oscillation problems are reduced by keeping the components associated with pins 1 and 4 well separated (Figure 11). The transducer must be connected to the circuit with shielded cable. This not only helps avoid oscillation, but also reduces electrical noise pick-up. As a last resort, receiver gain can be reduced with R3 as in Figure 1.

## PULSE DETECTOR

The pulse detector circuitry (Figure 12) consists of five distinct stages: 1) threshold detector, 2) pulse integrator reset, 3) pulse integrator, 4) output driver, 5) power output stage. The detector (Q1, Q2) switches on all pin 1 signals that exceed 1.4 Vp -p. Since noise pulses are also detected, filtering is done by an integrator stage, C17 and R17, whose time constant is typically $10 \%$ to $50 \%$ of the transmit time. Integration starts when Q3 turns OFF, which occurs at the same moment Q1 and Q2 detect a signal. Pins 16 and 14 go low after the integration delay.



TL/H/7892-12
FIGURE 11. Component Side of Layout Showing Isolation of Receiver Input and Output

FIGURE 10. Receiver Delay vs C9


TL/H/7892-13
FIGURE 12. Simplified Circuit Diagram of Detector

## Application Hints (Continued)

When the voltage at pin 1 becomes too small to activate the detector ( $<1.4 \mathrm{Vp}-\mathrm{p}$ ), the integrator is reset by Q3 after a delay introduced by C18. A delay of 1 to 10 cycles of the transmitted frequency is typical. These integration and reset delays, as a function of the external component values, are shown in Figures 13 and 14.
Pin 16 provides a CMOS compatible logic output. For driving high-intensity displays, pin 14 will sink up to 1A. When driving a transformer such as T14 in Figure 1, it is possible for the primary current to integrate up to destructive levels under conditions of multiple echo reception. Pin 11 is employed to protect the power output (pin 14). C11 integrates an internal current source while pin 14 is low. When V11 reaches a 0.7 V threshold, the second gain stage is turned OFF. With the receiver OFF, no signal will be applied to the
detector, and pin 14 will turn OFF. After another delay C11 is discharged and the receiver is then again activated. With C11 $=680 \mathrm{nF}$ and a continuous echo return, the receiver will cycle ON and OFF every 6 ms . This function can be defeated by grounding pin 11.

## TYPICAL OPERATION

Figure 15 shows typical waveforms at pins 1 and 16 for 200 kHz operation, with pin 9 left open. The pin 1 oscillator signal ( $5 \mathrm{Vp}-\mathrm{p}$ ) lasts for $200 \mu \mathrm{~s}$. The next $900 \mu \mathrm{~s}$ show a ring signal so strong that it is clipped by the receiver. The exponential nature of the decaying ring is seen for the next $500 \mu \mathrm{~s}$. An echo return appears at 3.9 ms . Note that the detector is held low during the transmit period and for the duration of the ring.



TL/H/7892-15
FIGURE 14. Integrator Reset Delay vs C18

PIN 1, 5V/DIV

PIN 16, 5V/DIV


FIGURE 15. Typical Transmit/Receive Waveforms

Application Hints (Continued)


TL/H/7892-17
$\mathrm{L} 1=\mathrm{CAN}-1 \mathrm{~A} 901 \mathrm{HM}$ (Toko)
L6 $=719 \mathrm{VXA}-\mathrm{A018YSU}$ (Toko)
X = R283E (Massa Products)
FIGURE 16. 200 kHz Ultrasonic Ranging System for 4 Inches to 6 Feet in Air


TL/H/7892-18

[^14]FIGURE 17.40 kHz Ultrasonic Ranging System Covering a Range of 3 Feet to 20 Feet

National
Semiconductor Corporation

## LM1815 Adaptive Sense Amplifier

## General Description

The LM1815 is an adaptive sense amplifier and default gating circuit for motor control applications. The sense amplifier provides a one-shot pulse output whose leading edge coincides with the negative-going zero crossing of a ground referenced input signal such as from a variable reluctance magnetic pick-up coil.
In normal operation, this timing reference signal is processed (delayed) externally and returned to the LM1815. A logic input is then able to select either the timing reference or the processed signal for transmission to the output driver stage.
The adaptive sense amplifier operates with a positive-going threshold which is derived by peak detecting the incoming signal and dividing this down. Thus the input hysteresis varies with input signal amplitude. This enables the circuit to sense in situations where the high speed noise is greater than the low speed signal amplitude. Minimum input signal is $100 \mathrm{mVp}-\mathrm{p}$.

## Features

- Adaptive hysteresis
- Single supply operation
- Ground referenced input
- True zero crossing timing reference
- Operates from 2 V to 12 V supply voltage
- Handies inputs from 100 mV to over 120 V with external resistor
- CMOS compatible logic


## Applications

- Position sensing with notched wheels

Zero crossing switch

- Motor speed control
- Tachometer
- Engine testing


## Connection Diagram



## Truth Table

| Signal <br> Input | Input <br> Select | Timing <br> Input | Gated <br> Output |
| :---: | :---: | :---: | :---: |
| Pulses | L | X | Pulses |
| X | H | Pulses | Pulses |

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
12 V
Power Dissipation (Note 1)
1250 mW
Operating Temperature Range

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage |  | 2.5 | 10 | 12 | V |
| Supply Current | $\begin{aligned} & f / \mathrm{N}=500 \mathrm{~Hz}, \operatorname{Pin} 9=2 \mathrm{~V}, \\ & \operatorname{Pin} 11=0.8 \mathrm{~V} \end{aligned}$ |  | 3.6 | 6 | mA |
| Reference Pulse Width | $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{~Hz}$ to 2 kHz | 70 | 100 | 130 | $\mu \mathrm{s}$ |
| Input Bias Current | $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}$, (Pin 9 and Pin 11) |  |  | 5 | $\mu \mathrm{A}$ |
| Input Bias Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{Vdc},(\operatorname{Pin} 3)$ |  | 200 |  | nA |
| Input Impedance | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{Vrms}$, (Note 3) | 12 | 20 | 28 | $\mathrm{k} \Omega$ |
| Zero Crossing Threshold | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVp}-\mathrm{p},(\operatorname{Pin} 3)$ |  |  | 25 | mV |
| Logic Threshold | (Pin 9 and Pin 11) | 0.8 | 1.1 | 2.0 | V |
| $\mathrm{V}_{\text {Out }}$ High | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$, (Pin 10) | 7.5 | 8.6 |  | V |
| V OUT Low | $\mathrm{I}_{\text {SINK }}=0.1 \mathrm{~mA},(\operatorname{Pin} 10)$ |  | 0.3 | 0.4 | V |
| Input Arming Threshold | Pin 5 Open, $\mathrm{V}_{\text {IN }} \leq 135 \mathrm{mVp}-\mathrm{p}$ | 30 | 45 | 60 | mV |
|  | Pin 5 Open, $\mathrm{V}_{\text {IN }} \geq 230 \mathrm{mVp}$-p | 40 | 80 | 90 | $\%$ of $\mathrm{V}_{3} \mathrm{Pk}$ |
|  | Pin 5 to ${ }^{+}$ | 200 |  |  | mV |
|  | Pin 5 to Gnd | -25 |  | 25 | mV |
| Output Leakage Pin 12 | $\mathrm{V}_{12}=11 \mathrm{~V}$ |  | 0.01 | 10 | $\mu \mathrm{A}$ |
| Saturation Voltage P12 | $\mathrm{l}_{12}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |

Note 1: For operation at elevated temperatures, the device must be derated based on a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Note 2: Temporary excursions to $150^{\circ} \mathrm{C}$ can be tolerated.
Note 3: Measured at input to external $18 \mathrm{k} \Omega$ resistor. IC contains $1 \mathrm{k} \Omega$ in series with a diode to attenuate the input signal.


TL/H/7893-2
FIGURE 1. LM1815 Adaptive Sense Amplifier



FIGURE 2. LM1815 Oscillograms

## Application Hints

## Input Clamp

The signal input at pin 3 is internally clamped. Current limit is provided by an external resistor which should be selected to allow a peak current of 3 mA in normal operation. Positive inputs are clamped by a $1 \mathrm{k} \Omega$ resistor and series diode, while an active clamp limits pin 3 to -350 mV for negative inputs (see R4, Q12, Q11 in internal schematic diagram).

## Operation of Zero Crossing Detector

The LM1815 is designed to operate as a zero crossing detector, triggering an internal one shot on the negative-going edge of the input signal. Unlike other zero crossing detectors, the LM1815 cannot be triggered until the input signal has crossed an "arming" threshold on the positive-going portion of the waveform. The arming circuit is reset when the chip is triggered, and subsequent zero crossings are ignored until the arming threshold is exceeded again. This threshold varies depending on the connection at pin 5. Three different modes of operation are possible:
MODE 1, Pin 5 open. The adaptive mode is selected by leaving pin 5 open circuit. For input signals of less than $135 \mathrm{mVp}-\mathrm{p}$, the input arming threshold is typically 45 mV . Under these conditions the input signal must first cross the 45 mV threshold in the positive direction to arm the zero crossing detector, and then cross zero in the negative direction to trigger it. If the signal is less than 30 mV peak (minimum rating in Electrical Characteristics), the one shot is guaranteed to not trigger.
Input signals of greater than $230 \mathrm{mVp}-\mathrm{p}$ cause the arming threshold to track at $80 \%$ of the peak input voltage. A peak detector (pin 7) stores a value relative to the positive input peaks to establish the arming threshold. Input signals must cross this threshold in the positive direction to arm the zero crossing detector, which can then be triggered by a nega-tive-going zero crossing. The peak detector tracks rapidly as
the input signal amplitude increases, and decays by virtue of the resistor connected externally at pin 7 to track decreases in the input signal.
Note that since the input is clamped, the waveform observed at pin 3 is not identical to the waveform observed at the variable reluctance sensor. Similarly, the voltage stored at pin 7 is not identical to the peak voltage appearing at pin 3.
MODE 2, Pin 5 connected to $\mathbf{V}+$. The input arming threshold is fixed at 200 mV minimum when pin 5 is connected to the positive supply. The chip has no output for signals of less than 200 mV peak, and triggers on the next negativegoing zero crossing when the threshold is crossed.
MODE 3, Pin 5 grounded. With pin 5 grounded, the input arming threshold is set to $0 \mathrm{~V}( \pm 25 \mathrm{mV}$ maximum). Positivegoing zero crossings arm the chip, and the next negative zero crossing triggers it.
The one shot timing is set by a resistor and capacitor connected to pin 14. The output pulse width is

$$
\begin{equation*}
\text { pulse width }=0.673 \mathrm{RC} \tag{1}
\end{equation*}
$$

In some systems it is necessary to externally generate pulses, such as during stall conditions when the variable reluctance sensor has no output. External pulse inputs at pin 9 are gated through to pin 10 when the Input Select (pin 11) is pulled high. Pin 12 is a direct output for the one shot and is unaffected by the status of pin 11.
Input/output pins 9,11, 10 and 12 are all CMOS logic compatible. In addition, pins 9, 11 and 12 are TTL compatible. Pin 10 is not guaranteed to drive a TTL load.
Pins 1, 4, 6 and 13 have no internal connections and can be grounded.

## LM1819 Air-Core Meter Driver

## General Description

The LM1819 is a function generator/driver for air-core (moving-magnet) meter movements. A Norton amplifier and an NPN transistor are included on chip for signal conditioning as required. Driver outputs are self-centering and devel$\mathrm{op} \pm 4.5 \mathrm{~V}$ swing at 20 mA . Better than $2 \%$ linearity is guaranteed over a full 305 -degree operating range.

## Features

- Self-centering 20 mA outputs
- 12V operation
- Norton amplifier
- Function generator


## Applications

- Air-core meter driver
- Tachometers
- Ruggedized instruments


## Typical Application



FIGURE 1. Automotive Tachometer Application. Circuit shown operates with 4 cylinder engine and deflects meter pointer ( $270^{\circ}$ ) at 6000 RPM.

Order Number LM1819N
See NS Package Number N14A
*TRW Type X463UW Polycarbonate Capacitor
**RNGOD Low TC Resistor ( $\pm 100 \mathrm{ppm}$ )
$\dagger$ Components Required for Automotive Load Dump Protection
$\dagger$ †Available from FARIA Co.

$$
\text { P O Box 983, Uncasville, CT } 06382
$$

Tel. 203-848-9271

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage, V+ (pin 13) } & 20 \mathrm{~V} \\ \text { Power Dissipation (note 1) } & 1300 \mathrm{~mW}\end{array}$

| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $-150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |
| BV | $20 \mathrm{~V}_{\text {MIN }}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=13.1 \mathrm{~V} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Pin(s) | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | 13 | Zero Input Frequency <br> (See Figure 1) |  |  | 65 | mA |
| $\mathrm{V}_{\text {REG }}$ | Regulator Voltage | 11 | $\mathrm{I}_{\mathrm{REG}}=0 \mathrm{~mA}$ | 8.1 | 8.5 | 8.9 | V |
|  | Regulator Output Resistance | 11 | $\mathrm{I}_{\text {REG }}=0 \mathrm{~mA}$ to 3 mA |  | 13.5 |  | $\Omega$ |
| $V_{\text {REF }}$ | Reference Voltage | 4 | $I_{\text {REF }}=0 \mathrm{~mA}$ | 1.9 | 2.1 | 2.3 | V |
|  | Reference Output Resistance | 4 | $\mathrm{I}_{\text {REF }}=0 \mu \mathrm{~A}$ to $50 \mu \mathrm{~A}$ |  | 5.3 |  | $\mathrm{k} \Omega$ |
|  | Norton Amplifier Mirror Gain | 5,6 | $\mathrm{I}_{\mathrm{BIAS}} \cong 20 \mu \mathrm{~A}$ | 0.9 | 1.0 | 1.1 |  |
| $\mathrm{h}_{\text {FE }}$ | NPN Transistor DC Gain | 9, 10 |  |  | 125 |  |  |
|  | Function Generator Feedback Bias Current | 1 | $\mathrm{V}_{1}=5.1 \mathrm{~V}$ |  | 1.0 |  | mA |
|  | Drive Voltage Extremes, Sine and Cosine | 2, 12 | $\mathrm{I}_{\text {LOAD }}=20 \mathrm{~mA}$ | $\pm 4$ | $\pm 4.5$ |  | V |
|  | Sine Output Voltage with Zero Input | 2 | $\mathrm{V}_{8}=\mathrm{V}_{\text {REF }}$ | -350 | 0 | $+350$ | mV |
|  | Function Generator Linearity |  | $\mathrm{FSD}=305^{\circ}$ |  |  | $\pm 1.7$ | \%FSD |
| k | Function Generator Gain |  | Meter Deflection/ $\Delta \mathrm{V}_{8}$ | 50.75 | 53.75 | 56.75 | \%/V |

Note 1: For operation above $25^{\circ} \mathrm{C}$, the LM1819 must be derated based upon a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $76^{\circ} \mathrm{C} / \mathrm{W}$ which applies for the device soldered in a printed circuit board and operating in a still-air ambient.

## Application Hints

## AIR-CORE METER MOVEMENTS

Air-core meters are often favored over other movements as a result of their mechanical ruggedness and their independence of calibration with age. A simplified diagram of an aircore meter is shown in Figure 2. There are three basic pieces: a magnet and pointer attached to a freely rotating axle, and two coils, each oriented at a right angle with respect to the other. The only moving part in this meter is the axle assembly. The magnet will tend to align itself with the vector sum of $\mathbf{H}$ fields of each coil, where $\mathbf{H}$ is the magnetic field strength vector. If, for instance, a current passes through the cosine coil (the reason for this nomenclature will become apparent later) as shown in Figure 3(a), the magnet will align its magnetic axis with the coil's $\mathbf{H}$ field. Similarly, a current in the sine coil (Figure $3(b)$ ) causes the magnet to align itself with the sine $\mathbf{H}$ field. If currents are applied simultaneously to both sine and cosine coils, the magnet will turn to the direction of the vector sum of the two
$\mathbf{H}$ fields (Figure 3(c)). $\mathbf{H}$ is proportional to the voltage applied to a coil. Therefore, by varying both the polarity and magnitude of the coil voltages the axle assembly can be made to rotate a full $360^{\circ}$. The LM1819 is designed to drive the meter through a minimum of $305^{\circ}$.


TL/H/5263-2
FIGURE 2. Simplified Diagram of an Air Core Meter.

## Application Hints (Continued)



In an air-core meter the axle assembly is supported by two nylon bushings. The torque exerted on the pointer is much greater than that found in a typical d'Arsonval movement. In contrast to a d'Arsonval movement, where calibration is a function of spring and magnet characteristics, air-core meter calibration is only affected by the mechanical alignment of the drive coils. Mechanical calibration, once set at manufacture, can not change.
Making pointer position a linear function of some input is a matter of properly ratioing the drive to each coil. The $\mathbf{H}$ field contributed by each coil is a function of the applied current, and the current is a function of the coil voltage. Our desired result is to have $\theta$ (pointer deflection, measured in degrees) proportional to an input voltage:

$$
\begin{equation*}
\theta=\mathrm{k} \mathrm{~V}_{\mathrm{IN}} \tag{1}
\end{equation*}
$$

where k is a constant of proportionality, with units of degrees/volt. The vector sum of each coils' H field must follow the deflection angle $\theta$. We know that the axle assembly always points in the direction of the vector sum of $\mathrm{H}_{\text {SINE }}$ and $\mathrm{H}_{\text {COSINE. }}$ This direction (see Figure 4) is found from the formula:

$$
\begin{equation*}
(\theta)=\arctan \left\{\left|\mathbf{H}_{\text {SINE }}\right| /\left|\mathbf{H}_{\text {COSINE }}\right|\right\} \tag{2}
\end{equation*}
$$

Recalling some basic trigonometry,

$$
\begin{equation*}
(\theta)=\arctan (\sin (\theta) / \cos (\theta)) \tag{3}
\end{equation*}
$$



FIGURE 4. The vector sum of HCOSine and Hsine points in a direction $\theta$ measured in a clockwise direction from Hcosine.

Comparing [3] to [2] we see that if $\mathrm{H}_{\text {SINE }}$ varies as the sine of $\theta$, and $\mathrm{H}_{\text {COSine }}$ varies as the cosine of $\theta$, we will generate a net $\mathbf{H}$ field whose direction is the same as $\theta$. And since the axle assembly aligns itself with the net $\mathbf{H}$ field, the pointer will always point in the direction of $\theta$.

## THE LM1819

Included in the LM1819 is a function generator whose two outputs are designed to vary approximately as the sine and cosine of an input. A minimum drive of $\pm 20 \mathrm{~mA}$ at $\pm 4 \mathrm{~V}$ is available at pins 2 (sine) and 12 (cosine). The common side of each coil is returned to a 5.1 V zener diode reference and fed back to pin 1.
For the function generator, $k \cong 54^{\circ} / V$ (in equation 1 ). The input (pin 8) is internally connected to the Norton amplifier's output. $\mathrm{V}_{I N}$ as considered in equation [1] is actually the difference of the voltages at pins 8 (Norton output/function generator input) and 4. Typically the reference voltage at pin 4 is 2.1 V . Therefore,

$$
\begin{equation*}
\theta=k\left(V_{8}-V_{R E F}\right)=54\left(V_{8}-2.1\right) \tag{4}
\end{equation*}
$$

As $\mathrm{V}_{8}$ varies from 2.1 V to 7.75 V , the function generator will drive the meter through the chip's rated $305^{\circ}$ range.
Air-core meters are mechanically zeroed during manufacture such that when only the cosine coil is driven, the pointer indicates zero degrees deflection. However, in some applications a slight trim or offset may be required. This is accomplished by sourcing or sinking a DC current of a few microamperes at pin 4.
A Norton amplifier is available for conditioning various input signals and driving the function generator. A Norton amplifier was chosen since it makes a simple frequency to voltage converter. While the non-inverting input (pin 6) bias is at one diode drop above ground, the inverting input (5) is at 2.1 V , equal to the pin 4 reference. Mirror gain remains essentially flat to $I_{\text {MIRROR }}=5 \mathrm{~mA}$. The Norton amplifier's output (8) is designed to source current into its load. To bypass the Norton amplifier simply ground the non-inverting input, tie the inverting input to the reference, and drive pin 8 (Norton output/function generator input) directly.
An NPN transistor is included on chip for buffering and squaring input signals. Its usefulness is exemplified in Figures $1 \& 6$ where an ignition pulse is converted to a rectangular waveform by an RC network and the transistor. The emitter is internally connected to ground. It is important not to allow the base to drop below $-5 \mathrm{~V}_{\mathrm{dc}}$, as damage may occur. The 2.1 V reference previously described is derived from an 8.5 V regulator at pin 11 . Pin 11 is used as a stable supply for collector loads, and currents of up to 5 mA are easily accommodated.

## Application Hints (Continued)

## TACHOMETER APPLICATION

A measure of the operating level of any motor or engine is the rotational velocity of its output shaft. In the case of an automotive engine the crankshaft speed is measured using the units "revolutions per minute" (RPM). It is possible to indirectly measure the speed of the crankshaft by using the signal present on the engine's ignition coil. The fundamental frequency of this signal is a function of engine speed and the number of cylinders and is calculated (for a four-stroke engine) from the formula:

$$
\begin{equation*}
f=\mathrm{n} \omega / 120 \tag{Hz}
\end{equation*}
$$

where $n=$ number of cylinders, and $\omega=$ rotational velocity of the crankshaft in RPM. From this formula the maximum frequency normally expected (for an 8 cylinder engine turning 4500 RPM) is 300 Hz . In certain specialized ignition systems (motorcycles and some automobiles) where the coil waveform is operated at twice this frequency ( $f=\omega / 60$ ). These systems are identified by the fact that multiple coils are used in lieu of a single coil and distributor. Also, the coils have two outputs instead of one.
A typical automotive tachometer application is shown in Figure 1. The coil waveform is filtered, squared and limited by the RC network and NPN transistor. The frequency of the pulse train at pin 9 is converted to a proportional voltage by the Norton amplifier's charge pump configuration. The ignition circuit shown in Figure 5 is typical of automotive systems. The switching element " $S$ " is opened and closed in synchronism with engine rotation. When " S " is closed, energy is stored in Lp. When opened, the current in Lp diverts from " $S$ " into $C$. The high voltage produced in Ls when " $S$ " is opened is responsible for the arcing at the spark plug. The coil voltage (see Figure 6) can be used as an input to the LM1819 tachometer circuit. This waveform is essentially constant duty cycle. D4 rectifies this waveform thereby preventing negative voltages from reaching the chip. C4 and R5 form a low pass filter which attenuates the high frequency ringing, and R7 limits the input current to about 2.5 mA . R6 acts as a base bleed to shut the transistor OFF when " S " is closed. The collector is pulled up to the internal regulator by $\mathrm{R}_{\text {REG }}$. The output at pin 9 is a clean rectangular pulse.
Many ignition systems use magnetic, hall effect or optical sensors to trigger a solid state switching element at " S ." These systems (see the LM1815) typically generate pulses of constant width and amplitude suitable for driving the charge pump directly.

The charge pump circuit in Figure 7 can be operated in two modes: constant input pulse width (C1 acts as a coupling capacitor) and constant input duty cycle (C1 acts as a differentiating capacitor). The transfer functions for these two modes are quite diverse. However, deflection is always directly proportional to R2 and ripple is proportional to C2.
The following variables are used in the calculation of meter deflection:
symbol description
n number of cylinders
$\omega, \omega_{\text {ILLE }}$ engine speed at redline and idle, RPM
$\theta$ pointer deflection at redline, degrees
$\delta \quad$ charge pump input pulse width, seconds
$V_{I N} \quad$ peak to peak input voltages, volts
$\Delta \theta \quad$ maximum desired ripple, degrees
k function generator gain, degrees/volt
$f, f_{\text {IDLE }}$ input frequency at redline and idle, Hz
Where the NPN transistor and regulator are used to create a pulse $\mathrm{V}_{\mathrm{IN}}=8.5 \mathrm{~V}$. Acceptable ripple ranges from 3 to 10 degrees (a typical pointer is about 3 degrees wide) depending on meter damping and the input frequency.
The constant pulse width circuit is designed using the following equations:
(1) $100 \mu \mathrm{~A}<\frac{\mathrm{V}_{\text {IN }}}{\mathrm{R} 1}<3 \mathrm{~mA}$
(2) $\mathrm{C}_{1} \geq \frac{10 \delta}{\mathrm{R}_{1}}$

(4)

$$
\begin{equation*}
\mathrm{C}_{2}=\frac{1}{R_{2} \Delta \theta f_{\text {IDLE }}}=\frac{1}{R_{2} \Delta \theta n \omega_{\text {IDLE }}} \tag{3}
\end{equation*}
$$

The constant duty cycle equations are as follows:
$R_{\text {REG }} \geq 3 \mathrm{k} \Omega$
$R_{1} \leq V_{I N} \times 10^{4}-R_{\text {REG }}$
$\mathrm{C}_{1} \leq \delta / 10\left(\mathrm{R}_{\mathrm{REG}}+\mathrm{R}_{1}\right)$
$\mathrm{R}_{\mathrm{Z}}=\theta / 3.54 \mathrm{n} \omega \mathrm{C}_{1}=\theta / 425 f \mathrm{C}_{1}$
$\mathrm{C}_{2}=425 \mathrm{C}_{1} / \Delta \theta$
The values in Figure 1 were calculated with $n=4$, $\omega=6000 \mathrm{RPM}, \theta=270$ degrees, $\delta=1 \mathrm{~ms}, \mathrm{~V}_{\mathrm{IN}}$ is $\mathrm{V}_{\text {REG }}-0.7 \mathrm{~V}$, and $\Delta \theta=3$ degrees in the constant duty cycle mode. For distributorless ignitions these same equations will apply if $\omega / 60$ is substituted for $f$.

## Equivalent Schematic

Typical Applications


FIGURE 5. Typical Pulse-Squaring Circuit for
Automotive Tachometers.


FIGURE 6. Waveforms Encountered in Automotive Tachometer Circuit.


FIGURE 7. Tachometer Charge Pump.

Voltage Driven Meter with Norton Amplifier Buffer


TL/H/5263-5

[^15]
## Typical Applications (Continued)



Deflection $=54\left(\mathrm{~V}_{\mathrm{IN}}-2.1\right) \quad$ (degrees)
0 to $305^{\circ}$ deflection is obtained for inputs of 2.1 to 7.75 V .
Full scale deflection is adjusted by trimming the input voltage.

## Current Driven Meter



TL/H/5263-7
Deflection $=54 \mathrm{R}_{2} I_{\mathrm{N}} \quad$ (degrees)
Inputs of 0 to $100 \mu \mathrm{~A}$ deflect the meter 0 to $270^{\circ}$.
*Full scale deflection is adjusted by trimming $R_{2}$.

Typical Applications (Continued)


TL/H/5263-8
Deflection $=54 \mathrm{~V}_{\mathrm{IN}} \quad$ (degrees)
Inputs of 0 to 5.65 V deflect the meter through a range of 0 to $305^{\circ}$.
Full scale deflection is adjusted by trimming the input voltage.

## LM1830 Fluid Detector

## General Description

The LM1830 is a monolithic bipolar integrated circuit designed for use in fluid detection systems. The circuit is ideal for detecting the presence, absence, or level of water, or other polar liquids. An AC signal is passed through two probes within the fluid. A detector determines the presence or absence of the fluid by comparing the resistance of the fluid between the probes with the resistance internal to the integrated circuit. An AC signal is used to overcome plating problems incurred by using a DC source. A pin is available for connecting an external resistance in cases where the fluid impedance is of a different magnitude than that of the internal resistor. When the probe resistance increases above the preset value, the oscillator signal is coupled to the base of the open-collector output transistor. In a typical application, the output could be used to drive a LED, loud speaker or a low current relay.

## Features

■ Low external parts count

- Wide supply operating range
- One side of probe input can be grounded
- AC coupling to probe to prevent plating
- Internally regulated supply
- AC or DC output


## Applications

| ■ Beverage dispensers | $■$ Radiators |
| :--- | :--- |
| ■ Water softeners | Washing machines |
| ■ Irrigation | ■ Reservoirs |
| ■ Sump pumps | ■ Boilers |
| ■ Aquaria |  |

- Washing machines

■ Reservoirs

- Boilers
- Aquaria


## Logic and Connection Diagram

## Dual-In-Line Package



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
28 V
Power Dissipation (Note 1)
1400 mW

Electrical Characteristics $\left(\mathrm{V}^{+}=16 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise speciifed $)$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  | 5.5 | 10 | mA |
| Oscillator Output Voltage Low <br> High |  |  | $\begin{aligned} & 1.1 \\ & 4.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Internal Reference Resistor Detector Threshold Voltage Detector Threshold Resistance |  | 8 5 | $\begin{gathered} 13 \\ 680 \\ 10 \end{gathered}$ | $\begin{aligned} & 25 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{mV} \\ & \mathrm{k} \Omega \end{aligned}$ |
| Output Saturation Voltage <br> Output Leakage <br> Oscillator Frequency | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA} \\ & \mathrm{~V} \text { PIN } 12=16 \mathrm{~V} \\ & \mathrm{C} 1=0.001 \mu \mathrm{~F} \end{aligned}$ | 4 | 0.5 7 | $\begin{aligned} & 2.0 \\ & 10 \\ & 12 \\ & \hline \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> kHz |

Note 1: The maximum junction temperature rating of the LM1830N is $150^{\circ} \mathrm{C}$. For operation at elevated temperatures, devices in the dual-in-line plastic package must be derated based on a thermal resistance of $89^{\circ} \mathrm{C} / \mathrm{W}$.

## Schematic Diagram



TL/H/5700-2

## Typical Performance Characteristics



Reference Resistor vs Ambient Temperature


Oscillator $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ vs Ambient Temperature


Threshold Resistance vs Supply Voltage


Detector Threshold Voltage vs Temperature


Output Saturation Voltage vs Output Current


Equivalent Resistance vs Concentration of Several Solutions


Power Supply Current vs Supply Voltage


Probe Threshold Resistance vs Temperature


Oscillator Frequency vs Ambient Temperature


## Application Hints

The LM1830 requires only an external capacitor to complete the oscillator circuit. The frequency of oscillation is inversely proportional to the external capacitor value. Using $0.001 \mu \mathrm{~F}$ capacitor, the output frequency is approximately 6 kHz . The output from the oscillator is available at pin 5 . In normal applications, the output is taken from pin 13 so that the internal 13 k resistor can be used to compare with the probe resistance. Pin 13 is coupled to the probe by a blocking capacitor so that there is no net dc on the probe.
Since the output amplitude from the oscillator is approximately $4 \mathrm{~V}_{\mathrm{BE}}$, the detector (which is an emitter base junction) will be turned "ON" when the probe resistance to ground is equal to the internal $13 \mathrm{k} \Omega$ resistor. An internal diode across the detector emitter base junction provides symmetrical limiting of the detector input signal so that the probe is excited with $\pm 2 \mathrm{~V}_{\mathrm{BE}}$ from a $13 \mathrm{k} \Omega$ source. In cases where the $13 \mathrm{k} \Omega$ resistor is not compatible with the probe resistance range, an external resistor may be added by coupling the probe to pin 5 through the external resistor as shown in Figure 2. The collector of the detecting transistor is brought out to pin 9 enabling a filter capacitor to be connected so that the output will switch "ON" or "OFF" depending on the probe resistance. If this capacitor is omitted, the output will be switched at approximately $50 \%$ duty cycle when the probe resistance exceeds the reference resistance. This can be useful when an audio output is required and the output transistor can be used to directly drive a loud speaker. In addition, LED indicators do not require dc excitation. Therefore, the cost of a capacitor for filtering can be saved.
In the case of inductive loads or incandescent lamp loads, it is recommended that a filter capacitor be employed.
In a typical application where the device is employed for sensing low water level in a tank, a simple steel probe may be inserted in the top of the tank with the tank grounded. Then when the water level drops below the tip of the probe, the resistance will rise between the probe and the tank and the alarm will be operated. This is illustrated in Figure 3. In situations where a non-conductive container is used, the probe may be designed in a number of ways. In some cases a simple phono plug can be employed. Other probe designs include conductive parallel strips on printed circuit boards.

It is possible to calculate the resistance of any aqueous solution of an electrolyte for different concentrations, provided the dimensions of the electrodes and their spacing is known.
The resistance of a simple parallel plate probe is given by:
$\mathrm{R}=\frac{1000}{\mathrm{c} . \mathrm{p}} \bullet \frac{\mathrm{d} \Omega}{\mathrm{A}}$
where $A=$ area of plates ( $\mathrm{cm}^{2}$ )
$d=$ separation of plates (cm)
$\mathrm{c}=$ concentration (gm. mol. equivalent/litre)
$p=$ equivalent conductance
( $\Omega^{-1} \mathrm{~cm}^{2}$ equiv. ${ }^{-1}$ )
(An equivalent is the number of moles of a substance that gives one mole of positive charge and one mole of negative charge. For example, one mole of NaCl gives $\mathrm{Na}^{+}+\mathrm{Cl}^{-}$so the equivalent is 1 . One mole of $\mathrm{CaCl}_{2}$ gives $\mathrm{Ca}^{+++2 \mathrm{Cl}^{-}}$ so the equivalent is $1 / 2$.)
Usually the probe dimensions are not measured physically, but the ratio $d / A$ is determined by measuring the resistance of a cell of known concentration c and equivalent conductance of 1 . A graph of common solutions and their equivalent conductances is shown for reference. The data was derived from D.A. MacInnes, "The Principles of Electrochemistry," Reinhold Publishing Corp., New York., 1939.
In automotive and other applications where the power source is known to contain significant transient voltages, the internal regulator on the LM1830 allows protection to be provided by the simple means of using a series resistor in the power supply line as illustrated in Figure 4. If the output load is required to be returned directly to the power supply because of the high current required, it will be necessary to provide protection for the output transistor if the voltages are expected to exceed the data sheet limits.
Although the LM1830 is designed primarily for use in sensing conductive fluids, it can be used with any variable resistance device, such as light dependent resistor or thermistor or resistive position transducer.
The following table lists some common fluids which may and may not be detected by resistive probe techniques.

| Conductive Fluids | Non-Conductive Fluids |
| :--- | :--- |
| City water | Pure water |
| Sea water | Gasoline |
| Copper sulphate solution | Oil |
| Weak acid | Brake fluid |
| Weak base | Alcohol |
| Household ammonia | Ethylene glycol |
| Water and glycol mixture | Paraffin |
| Wet soil | Dry soil |
| Coffee | Whiskey |

Typical Applications $\mathrm{v}_{\mathrm{CC}}=16 \mathrm{~V}$


FIGURE 1. Test Circuit


FIGURE 3. Basic Low Level Warning Device with LED Indication


FIGURE 2. Application Using External Reference Resistor


TL/H/5700-4
Output is activated when $R_{p}$ is approximately greater than $1 / 3 R_{\text {REF }}$ FIGURE 4. Direct Coupled Applications

Typical Applications $\mathrm{v}_{\mathrm{CC}}=16 \mathrm{~V}$ (Continued)

## Low Level Warning with Audio Output



The Output is suitable for driving a sump pump or opening a drain valve, etc.

National Semiconductor Corporation

## LM1851 Ground Fault Interrupter

## General Description

The LM1851 is designed to provide ground fault protection for AC power outlets in consumer and industrial environments. Ground fault currents greater than a presettable threshold value will trigger an external SCR-driven circuit breaker to interrupt the AC line and remove the fault condition. In addition to detection of conventional hot wire to ground faults, the neutral fault condition is also detected.
Full advantage of the U.S. UL943 timing specification is taken to insure maximum immunity to false triggering due to line noise. Special features include circuitry that rapidly resets the timing capacitor in the event that noise pulses introduce unwanted charging currents and a memory circuit that allows firing of even a sluggish breaker on either half-cycle of the line voltage when external full-wave rectification is used.

## Features

- Internal power supply shunt regulator

■ Externally programmable fault current threshold

- Externally programmable fault current integration time
- Direct interface to SCR

■ Operates under line reversal; both load vs line and hot vs neutral

- Detects neutral line faults


## Block and Connection Diagram



TL/H/5177-1

Order Number LM1851M or LM1851N
See NS Package Number M08A or N08E

| Soldering Information |  |
| :--- | :--- |
| Dual-In-Line Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| $\quad$ Vapor Phase $(60$ sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting and Their Effects on Product Reliability" for other methods of soldering surface mount devices.

## DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{Iss}=5 \mathrm{~mA}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Power Supply Shunt <br> Regulator Voltage | Pin 8, Average Value | 22 | 26 | 30 | V |
| Latch Trigger Voltage | Pin 7 | 15 | 17.5 | 20 | V |
| Sensitivity Set Voltage | Pin 8 to Pin 6 | 6 | 7 | 8.2 | V |
| Output Drive Current | Pin 1, With Fault | 0.5 | 1 | 2.4 | mA |
| Output Saturation Voltage | Pin 1, Without Fault |  | 100 | 240 | mV |
| Output Saturation Resistance | Pin 1, Without Fault |  | 100 |  | $\Omega$ |
| Output External Current <br> Sinking Capability | Pin 1, Without Fault, <br> Vin 1 Held to 0.3V (Note 4) | 2.0 | 5 |  | mA |
| Noise Integration <br> Sink Current Ratio | Pin 7, Ratio of Discharge <br> Currents Between No Fault <br> and Fault Conditions | 2.0 | 2.8 | 3.6 | $\mu \mathrm{~A} / \mu \mathrm{A}$ |

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{ISS}_{\mathrm{S}}=5 \mathrm{~mA}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Normal Fault Current <br> Sensitivity | Figure 1 (Note 3) | 3 | 5 | 7 | mA |
| Normal Fault Trip Time | $500 \Omega$ Fault, Figure 2 (Note 2) |  | 18 |  | ms |
| Normal Fault with <br> Grounded Neutral Fault <br> Trip Time | $500 \Omega$ Normal Fault, <br> $2 \Omega$ Neutral, Figure 2 (Note 2) |  | 18 | ms |  |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the DIP and $162^{\circ} \mathrm{C} / \mathrm{W}$ for the SO Package.
Note 2: Average of 10 trials.
Note 3: Required UL sensitivity tolerance is such that external trimming of LM1851 sensitivity will be necessary.
Note 4: This externally applied current is in addition to the internal "output drive current" source.


FIGURE 1. Normal Fault Sensitivity Test Circuit

## Internal Schematic Diagram



TL/H/5177-3


## Circuit Description

(Refer to Block and Connection Diagram)

The LM1851 operates from 26V as set by an internal shunt regulator, D3. In the absence of a fault $\left(l_{f}=0\right)$ the feedback path status signal $\left(V_{\mathrm{S}}\right)$ is correspondingly zero. Under these conditions the capacitor discharge current, $\mathrm{I}_{1}$, sits quiescently at three times its threshold value, I $\mathrm{I}_{\mathrm{H}}$, so that noise induced charge on the timing capacitor will be rapidly removed. When a fault current, $\mathrm{l}_{\mathrm{f}}$, is induced in the secondary of the external sense transformer, the operational amplifier, A1, uses feedback to force a virtual ground at the input as it


Pin 1 Saturation Voltage vs External Load Current, IL

extracts $\mathrm{I}_{\mathrm{f}}$. The presence of $\mathrm{I}_{\mathrm{f}}$ during either half-cycle will cause $V_{S}$ to go high, which in turn changes $I_{1}$ from $31_{T H}$ to $I_{T H}$. Although $I_{T H}$ discharges the timing capacitor during both half-cycles of the line, $I_{f}$ only charges the capacitor during the half-cycle in which $I_{f}$ exits pin 2 . Thus during one half-cycle $I_{f}-I_{T H}$ charges the timing capacitor, while during the other half-cycle $\mathrm{I}_{\mathrm{TH}}$ discharges it. When the capacitor voltage reaches 17.5 V , the latch engages and turns off Q3 permitting $\mathrm{I}_{2}$ to drive the gate of an SCR.

## Application Circuits

A typical ground fault interrupter circuit is shown in Figure 2. It is designed to operate on $120 \mathrm{~V}_{\mathrm{AC}}$ line voltage with 5 mA normal fault sensitivity.
A full-wave rectifier bridge and a $15 \mathrm{k} / 2 \mathrm{~W}$ resistor are used to supply the DC power required by the IC. A $1 \mu \mathrm{~F}$ capacitor at pin 8 used to filter the ripple of the supply voltage and is also connected across the SCR to allow firing of the SCR on either half-cycle. When a fault causes the SCR to trigger, the circuit breaker is energized and line voltage is removed from the load. At this time no fault current flows and the IC discharge current increases from $I_{T H}$ to $3 I_{\mathrm{TH}}$ (see Circuit Description and Block Diagram). This quickly resets both the timing capacitor and the output latch. At this time the circuit breaker can be reset and the line voltage again supplied to the load, assuming the fault has been removed. A 1000:1 sense transformer is used to detect the normal fault. The fault current, which is basically the difference current between the hot and neutral lines, is stepped down by 1000 and fed into the input pins of the operational amplifier through a $10 \mu \mathrm{~F}$ capacitor. The $0.0033 \mu \mathrm{~F}$ capacitor between pin 2 and pin 3 and the 200 pF between pins 3 and 4 are added to obtain better noise immunity. The normal fault sensitivity is determined by the timing capacitor discharging current, $I_{T H}$. $I_{\mathrm{TH}}$ can be calculated by:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{TH}}=\frac{7 \mathrm{~V}}{\mathrm{R}_{\mathrm{SET}}} \div 2 \tag{1}
\end{equation*}
$$

At the decision point, the average fault current just equals the threshold current, $l_{T H}$.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{TH}}=\frac{\mathrm{I}_{\mathrm{f}(\mathrm{rms})}}{2} \times 0.91 \tag{2}
\end{equation*}
$$

where $\mathrm{I}_{\mathrm{f}(\mathrm{rms})}$ is the rms input fault current to the operational amp and the factor of 2 is due to the fact that $l_{f}$ charges the timing capacitor only during one half-cycle, while $I_{T H}$ discharges the capacitor continuously. The factor 0.91 converts the rms value to an average value. Combining equations (1) and (2) we have

$$
\begin{equation*}
\mathrm{R}_{\mathrm{SET}}=\frac{7 \mathrm{~V}}{\mathrm{l}_{\mathrm{f}(\mathrm{~ms})} \times 0.91} \tag{3}
\end{equation*}
$$

For example, to obtain $5 \mathrm{~mA}(\mathrm{rms})$ sensitivity for the circuit in Figure 2 we have:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{SET}}=\frac{7 \mathrm{~V}}{\frac{5 \mathrm{~mA} \times 0.91}{1000}}=1.5 \mathrm{M} \Omega \tag{4}
\end{equation*}
$$

The correct value for $\mathrm{R}_{\text {SET }}$ can also be determined from the characteristic curve that plots equation (3). Note that this is an approximate calculation; the exact value of $\mathrm{R}_{\text {SET }}$ depends on the specific sense transformer used and LM1851 tolerances. Inasmuch as UL943 specifies a sensitivity "window" of $4 \mathrm{~mA}-6 \mathrm{~mA}$, provision should be made to adjust $\mathrm{R}_{\text {SET }}$ on a per-product basis.
Independent of setting sensitivity, the desired integration time can be obtained through proper selection of the timing capacitor, $\mathrm{C}_{\mathrm{t}}$. Due to the large number of variables involved, proper selection of $C_{t}$ is best done empirically. The following design example, then should only be used as a guideline.
Assume the goal is to meet UL943 timing requirements. Also assume that worst case timing occurs during GF1
start-up (S1 closure) with both a heavy normal fault and a $2 \Omega$ grounded neutral fault present. This situation is shown diagramatically below.


UL943 specifies $\leq 25 \mathrm{~ms}$ average trip time under these conditions. Calculation of $C_{t}$ based upon charging currents due to normal fault only is as follows:

## $\leq 25 \mathrm{~ms}$ Specification

-3 ms GFI turn-on time ( 15 k and $1 \mu \mathrm{~F}$ )
-8 ms Potential loss of one half-cycle due to fault current sense of half-cycles only
-4 ms Time required to open a sluggish circuit breaker $\overline{510 \mathrm{~ms}}$ Maximum integration time that could be allowed

8 ms Value of integration time that accommodates component tolerances and other variables

$$
\begin{equation*}
c_{t}=\frac{1 \times T}{V} \tag{5}
\end{equation*}
$$

where $T=$ integration time
$\mathrm{V}=$ threshold voltage
$I=$ average fault current into $C_{t}$

$$
I=\underbrace{\left(\frac{120 V_{A C(r m s)}}{R_{B}}\right)}_{\begin{array}{c}
\text { heavy fault } \\
\text { current generated } \\
\text { (swamps } \left.I_{T H}\right)
\end{array}} \times \underbrace{\left(\frac{R_{\mathrm{N}}}{R_{G}+R_{N}}\right)}_{\begin{array}{c}
\text { portion of } \\
\text { fault current } \\
\text { shunted } \\
\text { around } \mathrm{GFI}
\end{array}}
$$



## Application Circuits (Continued)

in practice, the actual value of C 1 will have to be modified to include the effects of the neutral loop upon the net charging current. The effect of neutral loop induced currents is difficult to quantize, but typically they sum with normal fault currents, thus allowing a larger value of C 1 .
For UL943 requirements, $0.015 \mu \mathrm{~F}$ has been found to be the best compromise between timing and noise.

For those GFI standards not requiring grounded neutral detection, a still larger value capacitor can be used and better noise immunity obtained. The larger capacitor can be accommodated because $\mathrm{R}_{\mathrm{N}}$ and $\mathrm{R}_{\mathrm{G}}$ are not present, allowing the full fault current, I, to enter the GFI.
In Figure 2, grounded neutral detection is accomplished by feeding the neutral coil with 120 Hz energy continuously and allowing some of the energy to couple into the sense transformer during conditions of neutral fault.

## Typical Application



FIGURE 2. 120 Hz Neutral Transformer Approach

## Definition of Terms

Normal Fault: An unintentional electrical path, $\mathrm{R}_{\mathrm{B}}$, between the load terminal of the hot line and the ground, as shown by the dashed lines.


Grounded Neutral Fault: An unintentional electrical path between the load terminal of the neutral line and the ground, as shown by the dashed lines.


TL/H/5177-8

Normal Fault plus Grounded Neutral Fault: The combination of the normal fault and the grounded neutral fault, as shown by the dashed lines.


TL/H/5177-9

## LM1893/LM2893 Carrier-Current Transceiver $\dagger$

## General Description

Carrier-current systems use the power mains to transfer information between remote locations. This bipolar carriercurrent chip performs as a power line interface for half-duplex (bi-directional) communication of serial bit streams of virtually any coding. In transmission, a sinusoidal carrier is FSK modulated and impressed on most any power line via a rugged on-chip driver. In reception, a PLL-based demodulator and impulse noise filter combine to give maximum range. A complete system may consist of the LM1893, a COPSTM controller, and discrete components.

## Features

- Noise resistant FSK modulation
- User-selected impulse noise filtering
- Up to 4.8 kBaud data transmission rate
- Strings of 0's or 1's in data allowed
- Sinusoidal line drive for low RFI

Output power easily boosted 10 -fold

- 50 to 300 kHz carrier frequency choice
- TTL and MOS compatible digital levels
- Regulated voltage to power logic
- Drives all conventional power lines


## Applications

■ Energy management systems

- Home convenience control
- Inter-office communication
- Appliance control
- Fire alarm systems
- Security systems
- Telemetry

■ Computer terminal interface

## Typical Application



TL/H/6750-1
FIGURE 1. Block diagram of carrier-current chip with a complement of discrete components making a complete $F_{O}=125 \mathrm{kHz}, \mathrm{f}_{\mathrm{DATA}}=\mathbf{3 6 0}$ Baud transceiver. Use caution with this circuit-dangerous line voltage is present.

[^16]
## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply voltage
30 V
Voltage on pin 12 55 V
Voltage on pin 10 (Note 1)
41 V
Voltage on pins 5 and 17 40 V
5.6 V DC zener current 100 mA
Junction temperature:
transmit mode
$150^{\circ} \mathrm{C}$
$125^{\circ} \mathrm{C}$
Electro-Static Discharge ( $120 \mathrm{pF}, 1500 \Omega$ )

Maximum continuous dissipation, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, plastic DIP N (Note 2): transmit mode 1.66 W
receive mode 1.33 W
Operating ambient temp. range -40 to $85^{\circ} \mathrm{C}$ Storage temperature range $\quad-65$ to $150^{\circ} \mathrm{C}$ Lead temp., soldering, 7 seconds $260^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Electrical specifications are not ensured when operating the device above guaranteed limits but below absolute maximum limits, but there will be no device degradation.

## General Electrical Characteristics

(Note 3). The test conditions are: $\mathrm{V}+=18 \mathrm{~V}$ and $\mathrm{F}_{\mathrm{O}}=125 \mathrm{kHz}$, unless otherwise noted.

| \# | Parameter | Conditions | Typical | Test Limit (Note 4) | Design Limit (Note 5) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 5.6 V Zener voltage, $\mathrm{V}_{\mathrm{Z}}$ | $\operatorname{Pin} 11, \mathrm{I}_{\mathrm{z}}=2 \mathrm{~mA}$ | 5.6 | $\begin{aligned} & 5.2 \\ & 5.9 \end{aligned}$ |  | $V$ min. <br> $V$ max. |
| 2 | 5.6 V Zener resistance, $\mathrm{R}_{\mathrm{Z}}$ | Pin 11, $R_{Z}=\left(V_{Z} @ 10 \mathrm{~mA}-\mathrm{V}_{\mathrm{Z}}\right.$ @1 mA$) /(10 \mathrm{~mA}-1 \mathrm{~mA})$ | 5 |  |  | $\Omega$ |
| 3 | Carrier I/O peak survivable transient voltage, $\mathrm{V}_{\mathrm{OT}}$ | Pin 10, discharge $1 \mu \mathrm{~F}$ cap. charged to $\mathrm{V}_{\text {OT }}$ thru $<1 \Omega$ | 80 | 60 |  | $\checkmark$ max. |
| 4 | Carrier I/O clamp voltage, $\mathrm{V}_{\mathrm{OC}}$ | Pin $10, \mathrm{IOC}=10 \mathrm{~mA}, \mathrm{RX}$ mode 2N2222 diode pin 8 to 9 | 44 | $\begin{aligned} & 41 \\ & 50 \end{aligned}$ |  | $V$ min. <br> $V$ max. |
| 5 | Carrier I/O clamp resistance, $\mathrm{R}_{10}$ | $\operatorname{Pin} 10, \mathrm{IOC}=10 \mathrm{~mA}$ | 20 |  |  | $\Omega$ |
| 6 | TX/榱 low input voltage, $\mathrm{V}_{\text {IL }}$ | Pin 5 | 1.8 | 0.8 |  | $\checkmark$ max. |
| 7 | TX/ $\overline{\mathrm{RX}}$ high input voltage, $\mathrm{V}_{\mathrm{IH}}$ | Pin 5 (Note 9) | 2.2 | 2.8 |  | $V$ min. |
| 8 | TX/ $\overline{\mathrm{RX}}$ low input current, ILL | Pin 5 at 0.8 V | -2 | $\begin{gathered} -20 \\ 1 \end{gathered}$ |  | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |
| 9 | TX/ $\overline{\mathrm{RX}}$ high input current, $\mathrm{I}_{\mathrm{IH}}$ | Pin 5 at 40 V | $10^{-4}$ | $\begin{aligned} & -1 \\ & 10 \end{aligned}$ | 0 | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |
| 10 | RX-TX switch-over time, $T_{\text {RT }}$ | Time to develop 63\% of full current drive thru pin 10 | 10 |  |  | $\mu \mathrm{S}$ |
| 11 | TX-RX switch-over time, $T_{T R}$ | 1 bit time, $T_{B}=1 /\left(2 F_{\text {DATA }}\right)$. Time $T_{T R}$ is user controlled with $\mathrm{C}_{\mathrm{M}}$, see Apps. Info. | 2 |  |  | bit |
| 12 | ICO initial accuracy of $\mathrm{F}_{\mathrm{O}}$ | $\begin{aligned} & \text { TX mode, } R_{O}=6.65 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{O}}=560 \mathrm{pF} \\ & \mathrm{~F}_{0}=\left(\mathrm{F}_{1}+\mathrm{F}_{2}\right) / 2 \end{aligned}$ | 125 | $\begin{aligned} & 113 \\ & 137 \end{aligned}$ |  | kHz min. kHz max. |
| 13 | ICO temperature coefficient of $\mathrm{F}_{\mathrm{O}}$ | TX or RX mode, ( $\mathrm{FOMAX}^{\left.-\mathrm{F}_{\text {OMIN }}\right) /\left(\mathrm{T}_{\text {JMAX }}-\mathrm{T}_{\text {JMIN }}\right)}$ | -100 |  |  | PPM $/{ }^{\circ} \mathrm{C}$ |
| 14 | Temperature drift of $\mathrm{F}_{0}$ | TX or RX mode, $-40 \leq T_{J} \leq T_{\text {JMAX }}$ | $\pm 2.0$ |  | $\pm 5.0$ | \% max. |

Transmitter Electrical Characteristics (Note 3). The test conditions are: $\mathrm{V}+=18 \mathrm{~V}$ and $\mathrm{F}_{\mathrm{O}}=125 \mathrm{kHz}$ unless otherwise noted. The transmit center frequency is $F_{0}$, $F S K$ low is $F_{1}$, and FSK high is $F_{2}$.

| \# | Parameter | Conditions | Typical | $\begin{gathered} \text { Test } \\ \text { Limit } \\ \text { (Note 4) } \end{gathered}$ | $\begin{aligned} & \text { Design } \\ & \text { Limit } \\ & \text { (Note 5) } \end{aligned}$ | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 15 | Supply voltage, $\mathrm{V}^{+}$, range | Meets test 17 spec. at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ and: $\left\|\left(F_{1}[14 \mathrm{~V}]-\mathrm{F}_{1}[18 \mathrm{~V}]\right) / \mathrm{F}_{1}[18 \mathrm{~V}]\right\|<0.01$ $\left\|\left(F_{1}[24 \mathrm{~V}]-F_{1}[18 \mathrm{~V}]\right) / F_{1}[18 \mathrm{~V}]\right\|<0.01$ | $\begin{aligned} & 13 \\ & 40 \end{aligned}$ | $\begin{aligned} & \hline 14 \\ & 24 \end{aligned}$ | $\begin{aligned} & 15 \\ & 23 \end{aligned}$ | $\vee$ min. $\checkmark$ max. |
| 16 | Total supply current, IQT | Pin 15. Pin 12 high. $\mathrm{I}_{\mathrm{QT}}$ is $\mathrm{I}_{\mathrm{Q}}$ through pin 15 and the average current loDC of the Carrier I/O through pin 10 | 52 | 79 |  | mA max. |
| 17 | Carrier I/O output current, Io | $100 \Omega$ load on pin 10 | 70 | 45 |  | mApp min. |
| 18 | Carrier I/O lower swing limit, V ${ }_{\text {ALC }}$ | Pin 10. Set internally be ALC. 2N2222 diode pin 8 to 9 | 4.7 | $\begin{aligned} & 4.0 \\ & 5.7 \end{aligned}$ |  | $\checkmark$ min. <br> $V$ max. |
| 19 | THD of lo (Note 6) | $Q$ of 10 tank driving $10 \Omega$ line $100 \Omega$ load, no tank | $\begin{aligned} & 0.6 \\ & 5.5 \end{aligned}$ |  | $\begin{gathered} 5.0 \\ 9 \end{gathered}$ | $\begin{aligned} & \% \max . \\ & \% \max . \end{aligned}$ |
| 20 | FSK deviation, $\mathrm{F}_{2}-\mathrm{F}_{1}$ | $\left(F_{2}-F_{1}\right) /\left(\left[F_{2}+F_{1}\right] / 2\right)$ | 4.4 | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \% \min . \\ & \% \max . \\ & \hline \end{aligned}$ |
| 21 | Data In. low input voltage, $\mathrm{V}_{\text {IL }}$ | Pin 17 | 1.7 | 0.8 |  | $\checkmark$ max. |
| 22 | Data In. high input voltage, $\mathrm{V}_{\mathrm{IH}}$ | Pin 17 (Note 9) | 2.1 | 2.8 |  | $V$ min. |
| 23 | Data In. low input current, ILL | Pin 17 at 0.8 V | -1 | $\begin{gathered} \hline-10 \\ 1 \\ \hline \end{gathered}$ |  | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |
| 24 | Data In. high input current, $\mathrm{I}_{\text {IH }}$ | Pin 17 at 40 V | $10^{-4}$ | $\begin{aligned} & -1 \\ & 10 \end{aligned}$ | 0 | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |

Receiver Electrical Characteristics (Note 3). The test conditions are: $\mathrm{V}+=18 \mathrm{~V}, \mathrm{FO}_{\mathrm{O}}=125 \mathrm{kHz}, \pm 2.2 \%$ deviation $F S K, F_{\text {DATA }}=2.4 \mathrm{kHz}, \mathrm{V}_{\mathbb{I N}}=100 \mathrm{mVpp}$, in the receive mode, unless otherwise noted.

| \# | Parameter | Conditions | Typical | $\begin{gathered} \text { Test } \\ \text { Limit } \\ \text { (Note 4) } \end{gathered}$ | Design Limit (Note 5) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 25 | Supply voltage, $\mathrm{V}^{+}$, range | Functional receiver (Note 7) | $\begin{aligned} & 12 \\ & 37 \end{aligned}$ | $\begin{aligned} & 13 \\ & 30 \end{aligned}$ | $\begin{gathered} 13.5 \\ 28 \end{gathered}$ | $\checkmark$ min. <br> $V$ max. |
| 26 | Supply current, lot | $\mathrm{I}_{\mathrm{QT}}$ is pin $15\left(\mathrm{~V}^{+}\right)$plus pin 10 (Carrier I/O) current. $2.4 \mathrm{k} \Omega$ Pin 13 to GND. | 11 | $\begin{gathered} 5 \\ 14 \end{gathered}$ |  | mA min. mA max. |
| 27 | Carrier I/O input resistance, $\mathrm{R}_{10}$ | Pin 10 | 19.5 | $\begin{aligned} & 14 \\ & 30 \end{aligned}$ |  | $k \Omega$ min. $\mathrm{k} \Omega$ max. |
| 28 | Max. data rate, $\mathrm{F}_{\text {MD }}$ | Functional receiver (Note 7), $\mathrm{C}_{\mathrm{F}}=100 \mathrm{pF}$, $R_{F}=0 \Omega$, no tank, <br> $2.4 \mathrm{kHz}=4.8 \mathrm{kBaud}$ | 10 | 4.8 | 2.4 | kBaud |
| 29 | PLL capture range, $\mathrm{F}_{\mathrm{C}}$ | $\mathrm{C}_{\mathrm{F}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{F}}=0 \Omega$ | $\pm 40$ | $\pm 15$ | $\pm 10$ | \% min. |
| 30 | PLL lock range, $\mathrm{F}_{\mathrm{L}}$ | $\mathrm{C}_{\mathrm{F}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{F}}=0 \Omega$ | $\pm 45$ | $\pm 15$ |  | \% min. |
| 31 | Receiver input sensitivity, $\mathrm{S}_{\mathrm{IN}}$ | For a functional receiver (Note 8) Referred to chip side (pin 10) of the line-coupling XFMR: $\mathrm{FO}_{\mathrm{O}}=50 \mathrm{kHz}$ <br> Referred to line side of XFMR: $\mathrm{FO}=300 \mathrm{kHz}$ <br> (assuming a 7.07:1 XFMR) $\mathrm{FO}_{\mathrm{O}}=50 \mathrm{kHz}$ $\mathrm{F}_{\mathrm{O}}=300 \mathrm{kHz}$ | $\begin{aligned} & 1.8 \\ & 2.0 \\ & 1.4 \\ & 0.26 \\ & 0.29 \\ & 0.20 \end{aligned}$ | 10 | 12 | mV RMS <br> $m V_{\text {RMS }}$ <br> mVRMS <br> $m V_{\text {RMS }}$ <br> $m V_{\text {RMS }}$ <br> mVRMS |
| 32 | Tolerable input dc voltage offset range, $\mathrm{V}_{\text {INDC }}$ | Pin 10 lower than pin 15 by ViNDC | 2 | 0.1 |  | $\checkmark$ max. |
| 33 | Data Out. breakdown voltage | Pin 12, leakage $\mathrm{I} \leq 20 \mu \mathrm{~A}$ | 70 | 55 |  | $\checkmark$ min. |
| 34 | Data Out. low output, $\mathrm{V}_{\text {OL }}$ | Pin 12, sat. voltage at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0.15 | 0.4 |  | $\checkmark$ max. |
| 35 | Impulse noise filter current, II | Pin 13 charge and discharge current | $\pm 55$ | $\begin{aligned} & \pm 45 \\ & \pm 85 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |
| 36 | Offset hold cap. bias voltage, $\mathrm{V}_{\mathrm{CM}}$ | Pin 6 | 2.0 | $\begin{aligned} & 1.3 \\ & 3.5 \end{aligned}$ |  | $\checkmark$ min. <br> $V$ max. |
| 37 | Offset hold capacitor max. drive current, IMCM | Pin 6. V (pin 3) -V (pin 4) $= \pm 250 \mathrm{mV}$ | $\pm 55$ | $\begin{aligned} & \pm 25 \\ & \pm 80 \end{aligned}$ |  | $\mu \mathrm{A}$ min. $\mu \mathrm{A}$ max. |
| 38 | Offset hold bias current, ІОНв | Pin 6, TX mode. Bias pin 6 as it selfbiased during test 31 . | -0.5 | -20 | $\begin{gathered} -40 \\ 40 \\ \hline \end{gathered}$ | nA min. nA max. |
| 39 | Phase comparator current, IPC | Bias pins 3 and 4 at 8.5 V <br> $I_{P C}=I(\operatorname{pin} 3)+I($ pin 4$), T X$ mode | 100 | $\begin{array}{r} 50 \\ 200 \\ \hline \end{array}$ |  | $\mu A$ min. $\mu \mathrm{A}$ max. |
| 40 | Phase detector output resistance, $R_{\text {PD }}$ | Pins 3 and 4. $R_{P D}=(V @ 100 \mu A-V @ 50 \mu A) /(50 \mu A)$ | 10 | $\begin{gathered} 6 \\ 18 \\ \hline \end{gathered}$ |  | $k \Omega$ min. $k \Omega$ max. |
| 41 | Phase detector demodulated output voltage, $\mathrm{V}_{\mathrm{PD}}$ | Pin 3 to 4, measured after filtering out the $2 \mathrm{~F}_{\mathrm{O}}$ component | 100 | $\begin{gathered} 60 \\ 180 \end{gathered}$ |  | mVpp min. mVpp max. |
| 42 | Fast offset cancel voltage "window" -to- $V_{P D}$ ratio, $V_{W} / V_{P D}$ | $\begin{aligned} & \mathrm{V}_{\text {PIN3 }}-\mathrm{V}_{\text {PIN4 }}= \pm \mathrm{V}_{\text {WINDOW }}+\mathrm{DC} \text { offset } \\ & \text { Drive for } \pm 1 \mu \mathrm{~A} \text { pin } 6 \text { current } \end{aligned}$ | 0.95 | $\begin{aligned} & 0.70 \\ & 1.20 \\ & \hline \end{aligned}$ |  | V/V min. V/V max. |
| 43 | Power supply rejection, PSRR | $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$. PSRR $=$ CMRR. 120 Hz | 80 |  |  | dB min. |

Note 1: More accurately, the maximum voltage allowed on pin 10 is $V_{O C}$, and $V_{O C}$ ranges from 41 to 50 V . Also, transients may reach above 60 V ; see the transient peak voltage characteristic curve.
Note 2: The maximum power dissipation rating should be derated for device operation above $25^{\circ} \mathrm{C}$ to insure that the junction temperature remains below the maximum rating. Use a $\theta_{\mathrm{JA}}$ of $75^{\circ} \mathrm{C} / \mathrm{W}$ for the N package using a socket in still air (which is the worst case). Consult the Application Information section for more detail.
Note 3: The boldface values apply over the full junction temperature range for the specified supply voltage range. All other numbers apply at $T_{A}=T_{J}=25^{\circ} \mathrm{C}$. Pin numbers refer to LM1893. LM2893 tested by shorting Carrier In to Carrier Out and testing it as an LM1893.
Note 4: Guaranteed and $100 \%$ production tested.
Note 5: Guaranteed (but not $100 \%$ production tested) over the temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels.
Note 6: Total harmonic distortion is measured using THD $=\left[l_{\text {RMS }}\right.$ (all components at or above 2Fo) $] /\left[l_{\text {RMS }}\right.$ (fundamental)].
Note 7: Receiver function is defined as the error-free passage of 1 cycle of $50 \%$ duty-cycle 2.4 kHz square-wave data ( 2 sequential $208 \mu \mathrm{~S}$ bits), with the first bit being a " 1 ." All of the data transitions (edges) must fall within $\pm 10 \%( \pm 20.8 \mu \mathrm{~s})$ of their noise-free positions. RX time delay is minimized by using no impulse noise filter cap. $\mathrm{C}_{\mid}$for this test.
Note 8: During the sensitivity check, note 7 requirements are followed with these exceptions: (1) data rate $F_{\text {DATA }}=1.2 \mathrm{kHz}$, (2) all of the data transitions must fall within $\pm 20 \%( \pm 41.6 \mu \mathrm{~s})$ of their noise-free positions, and (3), a time-domain filter capacitor ( $\mathrm{C}_{\mathrm{l}}$ ) is used. The time delay of $\mathrm{C}_{l}$ is $1 / 2 \mathrm{bit}$, or $208 \mu \mathrm{~s}$. ( $\mathrm{C}_{l}$ is approximately 6200 pF ).
Note 9: For TTL compatibility use a pull-up resistor to increase min. $\mathrm{V}_{\mathrm{OH}}$ to above 2.8 V .

Typical Performance Characteristics $\left(\mathrm{V}^{+}=18 \mathrm{~V}, \mathrm{~F}_{\mathrm{O}}=125 \mathrm{kHz}\right.$, circuit of Figure 1 , pin numbers for LM1893)

Total Current Consumption, $I_{\text {QT }}$, vs Supply Voltage


Chip Bias Current, $I_{Q}$, vs Junction Tempurature


Transient Voltage Survival vs Pulse Time


ALC Voltage vs Junction Temperature


Total Current Consumption, lQt, vs Junction Temperature


Output Stage DC Current, Iodc, vs Output Voltage


Transmitter AC Output Current vs Junction Temperature


ICO Frequency vs Junction Temperature



Output Stage DC Current, lode, vs
Junction Temperature


Transmitter Sinusoid THD vs Junction Temperature


Transmitter FSK Deviation vs Junction Temperature


## Typical Performance Characteristics (Continued)



## Application Information*

## THE DATA PATH

The BI-LINETM chip serves as a power line interface in the carrier-current transceiver (CCT) system of Figure 3. Figure 4 shows the interface circuit now discussed. The controller may select either the transmit (TX) or receive ( RX ) mode. Serial data from the controller is used to generate a FSKmodulated 50 to 300 kHz carrier on the line in the TX mode. In the RX mode line signal passes through the coupling transformer into the PLL-based receiver. The recreated serial bit stream drives the controller.
With the IC in the TX mode (pin 5 a logic high), baseband data to 5 kHz drive the modulator's Data In pin to generate a switched $0.978 \mathrm{l} / 1.022$ control current to drive the low TC, triangle-wave, current-controlled oscillator to $\pm 2.2 \%$ deviation. The tri-wave passes through a differential attenuator and sine shaper which deliver a current sinusoid through an automatic level control (ALC) circuit to the gain of 200 current output amplifier. Drive current from the Carrier I/O develops a voltage swing on $\mathrm{T}_{1}$ 's (Figure 4) resonant tank proportional to line impedance, then passes through the step-down transformer and coupling capacitor $C_{C}$ onto the line. Progressively smaller line impedances cause reduced signal swing, but never clipping-thus avoiding potential radio frequency interference. When large line impedances threaten to allow excessive output swing on pin 10, the ALC shunts current away from the output amplifier, holding the voltage swing constant and within the amp's compliance limit. The amplifier is stable with a load of any magnitude or phase angle.
In the RX mode (pin 5 a logic low), the TX sections on the chip are disabled. Carrier signal, broad-band noise, transient spikes, and power line component impinge of the receiver's input highpass filter, made up of $C_{C}$ and $T_{1}$, and the tank bandpass filter. In-band carrier signal, band-limited noise, heavily attenuated line frequency component, and attenuated transient energy pass through to produce voltage swing on the tank, swinging about the positive supply to drive the Carrier I/O receiver input. The balanced Norton-input limiter amplifier removes DC offsets, attenuates line frequency, performs as a bandpass filter, and limits the signal to drive the PLL phase detector differentially. The differential demodulated output signal from the phase detector, containing AC and DC data signal, noise, system DC offsets, and a large twice-the-carrier-frequency component, passes through a 3-stage RC lowpass filter to drive the offset cancel circuit differentially. The offset cancelling circuit works by insuring that the (fixed) $\pm 50 \mathrm{mV}$ signal delivered to the data squaring ("slicing") comparator is centered around the 0 mV comparator switch point. Whenever the comparator signal plus DC offset and noise moves outside the carefully matched $\pm 50 \mathrm{mV}$ voltage "window" of the offset cancel circuit, it adjusts its DC correction voltage in series with the differential signal to force the signal back into the window. While the signal is within the $\pm 50 \mathrm{mV}$ window, the DC offset is stored on capacitor $\mathrm{C}_{\mathrm{M}}$. By grace of the highly non-linear offset hold capacitor charging during offset cancelling, the DC cancellation is done much more quickly than with an AC coupling capacitor normally used in place of the offset cancel circuit. Since impulse noise spikes normally ring the signal symmetrically around 0 V , the fully bilateral offset cancel topology affords excellent noise rejection. The switched current output of the comparator drives the impulse noise filter integrator capacitor that rejects all data pulses of less than the integrator charge time. Noise appears as duty-cycle jitter at the open collector serial data output.


Dual-In-Line Package



TL/H/6750-3
FIGURE 3. The block diagram of a carrier-current system using the Bi-Line chip to interface digital controllers via the power line

[^17]

TL／H／6750－4

FIGURE 4．Block diagram of a CCT system with the boost and 5 V supply options shown in dashed boxes

Application Information (Continued)

| \# | Recommended Value | Purpose | Effect of making the component value: |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Smaller | Larger |  |
| $\begin{aligned} & \hline \mathrm{C}_{\mathrm{O}} \\ & \mathrm{R}_{\mathrm{O}} \end{aligned}$ | $\begin{aligned} & 560 \mathrm{pF} \\ & 6.2 \mathrm{k} \Omega \end{aligned}$ | Together, $\mathrm{C}_{\mathrm{O}}$ and $\mathrm{R}_{\mathrm{O}}$ set ICO Fo. | $\begin{aligned} & \text { Increases FO } \\ & \text { Increases FO } \\ & <5.6 \mathrm{k} \text { not recommended. } \end{aligned}$ | Decreases FO <br> Decreases Fo <br> $>7.6 \mathrm{k}$ not recommended | $\pm 5 \%$ NPO ceramic. Use low TC 2 k pot and 5.6 k fixed R. Poor Fo TC with $<5.6 \mathrm{k} \mathrm{R}$. |
| $C_{F}$ $R_{F}$ | $\begin{aligned} & 0.047 \mu \mathrm{~F} \\ & 3.3 \mathrm{k} \Omega \end{aligned}$ | PLL loop filter pole <br> PLL loop filter zero | Less noise immune, higher fDATA, more PLL stability. PLL less stable, allows less $\mathrm{C}_{\mathrm{F}}$. Less ringing. | More noise immune, lower fDATA, less PLL stability. PLL more stable, allows more $C_{F}$. More ringing. | Depending on $R_{F}$ value and Fo, PLL unstable with large $C_{F}$. See Apps. Info. $C_{F}$ and $R_{F}$ values not critical. |
| $\mathrm{C}_{\mathrm{C}}$ | $0.22 \mu$ | Couples Fo to line, $\mathrm{C}_{\mathrm{C}}$ and $\mathrm{T}_{1}$ low-pass attenuates 60 Hz . | Low TX line amplitude. Less $60 \mathrm{~Hz} \mathrm{~T}_{1}$ current. Less stored charge. | Drives lower line $Z$. More $60 \mathrm{~Hz} \mathrm{~T}_{1}$ current. More stored charge. | $\geq 250 \mathrm{~V}$ non-polar. Use $2 \mathrm{C}_{\mathrm{C}}$ on hot and neutral for max. line isolation, safety. |
| $C_{Q}$ $T_{1}$ | $0.033 \mu \mathrm{~F}$ <br> Use recommended XFMR | Tank matches line Z, bandpass filters, isolates from line, and attenuates transients. | Tank Fo up or increase L of $\mathrm{T}_{1}$ for constant $\mathrm{F}_{\mathrm{O}}$. Smaller L: higher Fo or increase $\mathrm{C}_{\mathrm{C}}$; decreased $\mathrm{Fo}_{\mathrm{O}}$ line pull. | Tank $F_{O}$ down or decrease L of $\mathrm{T}_{1}$ for constant $\mathrm{F}_{\mathrm{O}}$. Larger L: lower Fo or decrease $\mathrm{C}_{\mathrm{C}}$; increased $\mathrm{Fo}_{\mathrm{O}}$ line pull. | 100 V nonpolar, low TC, $\pm 10 \%$ High large-signal $Q$ needed. Optimize for low Fo line pull with control of $\mathrm{FO}_{\mathrm{O}}$ TC and Q . |
| $\begin{aligned} & \mathrm{C}_{\mathrm{A}} \\ & \mathrm{R}_{\mathrm{A}} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \mu \mathrm{~F} \\ & 10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | ALC pole ALC zero | Noise spikes turn ALC off. Less stable ALC. | Slower ALC response. More stable ALC. | $\mathrm{R}_{\mathrm{A}}$ optional. ALC stable for $C_{A} \geq 100 \mathrm{pF}$. |
| $\mathrm{C}_{\mathrm{L}}$ | $0.047 \mu \mathrm{~F}$ | Limiter 50 kHz pole, 60 Hz rejection. | Higher pole F, more 60 Hz reject. Fo attenuation? | Lower pole $F$, less 60 Hz reject, more noise BW. | Any reasonably low TC cap. 300 pF guarantees stability. |
| $\mathrm{C}_{\mathrm{M}}$ | $0.47 \mu \mathrm{~F}$ | Holds RX path $\mathrm{V}_{\text {OS }}$ | Less noise immune, shorter $\mathrm{V}_{\text {OS }}$ hold, faster $\mathrm{V}_{\text {OS }}$ aquisition, shorter preamble. | More noise immune, longer $V_{\text {OS }}$ hold, slower $V_{\text {OS }}$ aquisition, longer preamble. | Low leakage $\pm 20 \%$ cap. Scale with fDATA. |
| $\mathrm{C}_{1}$ | $0.047 \mu$ | Rejects short pulses like impulse noise. | Less impulse reject, less delay, more pulse jitter. | More impulse reject, more delay, less pulse jitter. | C, charge time $1 / 2$ bit nom. Must be <1 bit worst-case. |
| $\mathrm{R}_{\mathrm{C}}$ | $10 \mathrm{k} \Omega$ | Open-col. pull-up | Less available sink I. | Less available source I. | $\mathrm{R}_{\mathrm{C}} \geq 1.5 \mathrm{k} \Omega$ on 5.6 V |
| $\mathrm{R}_{\mathrm{Z}}$ | $12 \mathrm{k} \Omega$ | 5.6 V Zener bias | Larger shunt current, more chip dissipation. | Smaller shunt current, less $\mathrm{V}+$ current draw. | $1<I_{Z}<30 \mathrm{~mA}$ recommended. <br> (Chip power-up needs 5.6 V ) |
| $\mathrm{Z}_{\mathrm{T}}$ <br>  <br>  <br> $\mathrm{R}_{\mathrm{T}}$ <br> $\mathrm{DT}^{\text {a }}$ <br> $\mathrm{R}_{\mathrm{B}}$ | $\begin{aligned} & \geq 44 \mathrm{~V} \text { BV } \\ & <60 \mathrm{~V} \text { peak } \\ & \\ & 4.7 \Omega \\ & \geq 44 \mathrm{~V} \text { BV } \\ & \hline \end{aligned}$ | Transient clamp <br> Transient I limit Over-drive Clamp | $Z_{\mathrm{T}}$ failure, higher series R-excess peak V, Zener and chip damage, less ruggedness. <br> Damage $\mathrm{Z}_{\mathrm{T}}$, pull up $\mathrm{V}^{+}$. <br> Failure on Transient | $Z_{T}$ costly, lower series $R$ gives enhanced transient clamp, more ruggedness. Excessive TX attenuation. Costly | Recommend Zener rated for $\geq 500 \mathrm{~W}$ for 1 ms . <br> Carbon comp. recommended. IRF 11DQ05 or 1 N5819 |
| $\begin{aligned} & \mathrm{R}_{\mathrm{B}} \\ & \mathrm{Q}_{\mathrm{B}} \\ & \mathrm{R}_{\mathrm{G}} \end{aligned}$ | $180 \Omega$ <br> Power NPN <br> $1.1 \Omega$ | Base bleed Boost gain device Current setting R | Faster, lower THD Io. Excessive $\mathrm{T}_{\mathrm{J}}$ and $\mathrm{V}_{\text {SAT }}$. More $\mathrm{I}_{\mathrm{O}}$, need higher $\mathrm{h}_{\mathrm{fe}}$. | Inadequate turn-off speed. More rugged, but costly. Less $\mathrm{l}_{\mathrm{O}}$, lower min. $\mathrm{h}_{\mathrm{fe}}$. | Boost optional. $Q_{B} F(-3 \mathrm{~dB})$ of $>200 \mathrm{MHz} . \mathrm{R}_{\mathrm{B}}>24 \mathrm{Ohm}$. $\mathrm{I}_{\mathrm{O}}=70\left[\left(10+\mathrm{R}_{\mathrm{G}}\right) / \mathrm{R}_{\mathrm{G}}\right] \mathrm{mApp}$. |
| $\mathrm{C}_{B}$ | $\geq 47 \mu \mathrm{~F}$ | Supply bypass | Transients destroy chip. | Less supply spike. | $\mathrm{V}+$ never over abs. max. |
| $\mathrm{Z}_{\mathrm{A}}$ | 5.1V | Stop ALC charge in RX mode | Excess ALC current flow | ALC RX charging not inhibited over $T_{J}$ | $\mathrm{Z}_{\mathrm{A}}$ optional-5.1V $\pm 20 \%$ low leakage type |

FIGURE 5. A quick explanation of the external component function using the circuit of Figure 4. Values given are for $\mathrm{V}^{+}=$ $18 \mathrm{~V}, \mathrm{~F}_{\mathrm{O}}=125 \mathrm{kHz}, \mathrm{f}_{\mathrm{DATA}}=360$ Baud ( 180 Hz ), using a 115 V 60 Hz power line

## Component Selection

Assuming the circuit of Figure 4 is used with something other than the nominal 125 kHz carrier frequency, 180 Hz data rate, 18 V supply voltage, etcetera, the component values listed in Figure 5 will need changing. This section will help direct the CCT designer in finding the required component values with emphasis placed on look-up tables and charts. It is assumed that the designer has selected values for carrier center frequency, $\mathrm{F}_{\mathrm{O}}$; data rate, fDATA; supply voltage, $\mathrm{V}^{+}$; power line voltage, $\mathrm{V}_{\mathrm{L}}$; and power line frequency, $\mathrm{F}_{\mathrm{L}}$. If one or more of those parameters is not defined, one may read the data sheet and make an educated guess.
Maxims to keep in mind, based on CCT electrical perform-
ance considerations only, are: 1) the higher the $F_{O}$ the better, 2) the lower the maximum data rate the better, and 3) the more time and frequency filtering the better.
Use Figure 5 as a quick reference to the external component function.

## THE TRANSMITTER

## Co

Central to chip operation is the low TC of $\mathrm{F}_{\mathrm{O}}$ emitter-coupled oscillator. With proper $C_{O}$, the $F_{O}$ of the $2 V_{B E}$ amplitude triangle-wave oscillator output may vary from near DC to above 300 kHz . While $\mathrm{C}_{\mathrm{O}}$ may have any value, $\mathrm{C}_{\mathrm{O}}$ should

## Component Selection (Continued)

be made above 10 pF so that parasitic capacitance is not dominant. Excessive or unbalanced common-mode-toground capacitance should be avoided. A low temperature coefficient (TC) of capacitance ( $<100 \mathrm{PPM} /{ }^{\circ} \mathrm{C}$ ), such as a monolithic NPO ceramic multilayer type, preserves low TC of $\mathrm{F}_{\mathrm{O}}$. Figure 6 finds a $\mathrm{C}_{\mathrm{O}}$ value given $\mathrm{F}_{\mathrm{O}}$.

## $R_{0}$

Resistor $R_{O}$ is used by the IC to generate a $V_{B E} / R$ related current that is multiplied by 2 to produce the $200 \mu \mathrm{~A}$ ICO control current that sets FO. The control current TC "bucks" the $V_{B E}$ related tri-wave amplitude across $C_{O}$ to effect a low TC of $\mathrm{F}_{\mathrm{O}}$. Vary $\mathrm{R}_{\mathrm{O}}$ to trim $\mathrm{F}_{\mathrm{O}}$, within limits. Raising $\mathrm{F}_{\mathrm{O}}$ more than $20 \%$ above its untrimmed value by means of decreasing $R_{\mathrm{O}}$ more than $20 \%$ is not recommended. Low $\mathrm{R}_{\mathrm{O}}$, and so high control current, risks ICO saturation and poor TC under worst-case conditions. Raising $R_{O}$ reduces the demodulated signal amplitude from the phase detector; raising $\mathrm{R}_{\mathrm{O}}$ by more than a factor of 2 ( 1 octave) is not recommended. Since lower TC pots are relatively costly, it is recommended that $\mathrm{R}_{\mathrm{O}}$ be made up of a 5.6 k fixed $\left(<100 \mathrm{PPM} /{ }^{\circ} \mathrm{C}\right)$ resistor with a $2 \mathrm{k} \Omega\left(<250 \mathrm{PPM} /{ }^{\circ} \mathrm{C}\right)$ series pot.

## $\mathbf{C}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{A}}$

Components $\mathrm{C}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{A}}$ control the dynamic characteristics of the transmitter output envelope. Their values are not critical. Use the values given in Figure 5. $\mathrm{C}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{A}}$ are functions of loaded $T_{1}$ tank $Q, R_{O}$, fDATA, and line impulse noise. Any changes made in $\mathrm{C}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{A}}$ should be made based on empirical measurements of a CCT on the line. Roughly, $\mathrm{C}_{\mathrm{A}}$ acts as an ALC pole and $\mathrm{R}_{\mathrm{A}}$ an ALC zero.

## $\mathrm{T}_{1}$

At this point, the CCT system designer may choose to use one of the recommended transformers or to design custom $T_{1}$. Consult "The Coupling Transformer" section to help with the design of $T_{1}$ if a new or boost-capable transformer is needed. The recommended 125 kHz transformer functions with an $\mathrm{l}_{\mathrm{o}}$ of up to 600 mApp .
It is recommended that CCT systems use the recommended transformers, described in Figure 7 , for $T_{1}$. The 3 transformers are optimized for use in the ranges of $50-100 \mathrm{kHz}, 100-$ 200 kHz , and $200-400 \mathrm{kHz}$ with unloaded Q's (Qu) of about 35 , and loaded Q's ( $Q_{\mathrm{L}}$ ) of about 12. Three secondary taps are supplied with nominal $7.07,10$, and 14.1 turns ratios ( $N$ ) to drive industrial and residential power line impedances of $3.5,7$, and $14 \Omega$ respectively. All are inexpensive, all have the same pin-outs for easy exchange in a PC board, and all are small - on the order of 10 mm diameter at the base.

## $C_{Q}$

Tank resonant frequency $F_{Q}$ must be correct to allow passage of transmitter signal to the line. Use Figure 8 to find $\mathrm{C}_{\mathrm{Q}}$ 's value. Trimming $\mathrm{F}_{\mathrm{Q}}$ to equal $\mathrm{F}_{\mathrm{O}}$ is done with $\mathrm{T}_{1}$ 's trimming slug. The inductance of $\mathrm{T}_{1}$ has a TC of $+150 \mathrm{PPM} /{ }^{\circ} \mathrm{C}$ which may be cancelled by using a $-150 \mathrm{PPM} /{ }^{\circ} \mathrm{C}$ cap such as polystyrene. Since circulating current in the tank is $1 / 4$ $A_{R M S}, C_{Q}$ should have a low series resistance (a $1 \Omega$ series resistance is too much). Polypropelene caps are excellent, "orange drop" mylars are adequate, while many other mylars are inadequate. A 100 V rating is needed for transient protection.


TL/H/6750-5
FIGURE 6. Find $\mathrm{C}_{\mathrm{O}}$ 's value knowing $\mathrm{F}_{\mathrm{O}}$


FIGURE 7. The recommended $\mathrm{T}_{1}$ transformers, available through:

1) C2 Electronics, 4010 Moorpark, Suite 105, San Jose, CA., 95117 (408) 248-9899
2) Toko America, 5520 W. Touhy Ave., Skokie, IL, 60077, (312) 677-3640.

## Component Selection (Continued)

## C

Capacitor $\mathrm{C}_{\mathrm{C}}$ 's primary function is to block the power line voltage from $T_{1}$ 's line-side winding. Also, $C_{C}$ and $T_{1}$ 's lineside winding comprise a LC highpass filter. The self-inductance of $\mathrm{T}_{1}$ is far too low to support a direct line connection. $\mathrm{C}_{\mathrm{C}}$ must have a low enough impedance at $\mathrm{F}_{\mathrm{O}}$ to allow $\mathrm{T}_{1}$ to drive transmitted energy onto the line. To drive a $14 \Omega$ power line, the impedance of $\mathrm{C}_{\mathrm{C}}$ should be below $14 \Omega$.
Use Figure 9 to find the reactive impedance of $\mathrm{C}_{\mathrm{c}}$ to check that it is less than the line impedance. Then check Figure 10 to see that the power line current is small enough to keep $\mathrm{T}_{1}$ well out of saturation; the recommended transformers can withstand a 10 Amp-turn magnetizing force (1 Amp through the worst-case 10 turn line-side winding).
Caution is required when choosing $\mathrm{C}_{\mathrm{C}}$ to avoid series resonance of the series combination of $\mathrm{C}_{\mathrm{C}}$, the transformer inductance, and the reflected tank impedance. The low resistance of the network under series resonance will load the line, possibly decreasing range. For your particular line coupling circuit, measure for series resonance using some expected line impedance load.

## $\mathrm{R}_{\mathrm{B}}$

This base-bleed resistor turns $Q_{B}$ off quickly - important since the amplifier output swing is about $200 \mathrm{~V} / \mu \mathrm{s}$. An $\mathrm{R}_{\mathrm{B}}$ below about $24 \Omega$ will conduct excessive current and overload the chip amplifier and is not recommended.


TL/H/6750-11
FIGURE 9. Cc's impedance should be, as a rule-of-thumb, smaller than the lowest expected line impedance

## $\mathbf{R}_{\mathbf{G}}$

This resistor, in parallel with the internal $10 \Omega$ resistor, fixes the current gain of the output amplifier, and so the output current amplitude. Figure 11 gives output current and minimum $A C$ current gain $h_{f e}$ for $Q_{B}$ when $R_{G}$ is used to boost output current.

## $Q_{B}$

The boost gain transistor $Q_{B}$ must be fast. Double-diffused devices with $50 \mathrm{MHz} \mathrm{F}_{\mathrm{T}}$ 's work, slower transistors (epi-base types) do not preserve a sinusoidal waveform when $\mathrm{F}_{\mathrm{O}}$ is high or will cause the output amp. to oscillate. $Q_{B}$ must have a certain minimum $\mathrm{h}_{\mathrm{fe}}$ for given boost levels, as shown in Figure 11. Figure 12 shows the power $\mathrm{Q}_{\mathrm{B}}$ must dissipate continuously operating with a shorted output. BV CER ( $\mathrm{R}=$ $R_{B}$ ) must be 60 V or greater and $Q_{B}$ must have adequate SOA for transient survival.

## $Z_{T}$

Unfortunately, potentially damaging transient energy passes through transformer $\mathrm{T}_{1}$ onto the Carrier I/O pin (instanta-
neous power of greater than 1 kW has been measured using the recommended transformers). For self protection, the Carrier I/O has an internal 44 V voltage clamp with a $20 \Omega$ series resistance. A parallel low impedance 44 V external transient suppression diode will then conduct the lion's share of any current when transients force the Carrier I/O to a high voltage.


FIGURE 10. The $A C$ line-induced current passed by $\mathrm{C}_{\mathrm{C}}$


FIGURE 11. Output amplifier current and required min. $Q_{B} h_{f e}$ versus gain-setting resistor $R_{G}$


FIGURE 12. Boost transistor power dissipation versus amplifier output current
$Z_{T}$ must be used unless some precaution is taken to protect the Carrier I/O pin from line transients or transients caused when stored line energy in $\mathrm{C}_{\mathrm{C}}$ is discharged by the random phase of power line connection and disconnection. Worst case, $\mathrm{C}_{\mathrm{C}}$ may discharge a full peak-to-peak line voltage into the tuned circuit. Another way to reduce the need for $Z_{T}$ is by placing another magnetic circuit in the signal path that relies on a high, but easily saturated, permeability to couple a primary and secondary winding - a toroidal transformer for example. Toroids cost more than $\mathrm{Z}_{\mathrm{T}}$.
Use an avalanche diode designed specifically for transient suppression - they have orders of magnitude higher pulse

## Component Selection (Continued)

power capability than standard avalanche diodes rated for equal DC dissipation. Metal oxide varistors have not proven useful because of their inferior clamping coefficient and are not recommended. Specifications for an example minimum diode are given in Figure 13.

Breakdown Voltage<br>Maximum Leakage<br>Capacitance<br>Maximum Clamp Voltage<br>Peak Non-Repetitive Pulse Power<br>(REA Standard Exponential Pulse)

Surge Current

$$
\begin{array}{r}
44-49 \mathrm{~V} @ 1 \mathrm{~mA} \\
1 \mu \mathrm{~A} @ 40 \mathrm{~V} \\
300 \mathrm{pF} @ \mathrm{BV} \\
64.5 \mathrm{~V} \text { @ } 7.8 \mathrm{~A} \\
10 \mathrm{~kW} \text { for } 1 \mu \mathrm{~s}
\end{array}
$$

70A for 1/120s

# FIGURE 13. Key specifications for a recommended transient suppressor $\mathbf{Z}_{\mathrm{T}}$ available from General <br> Semiconductor, 2001 West Tenth Place, Tempe, AZ 85281, 602-968-3101, part no. SA40A 

$R_{T}$
$\mathrm{R}_{\mathrm{T}}$ acts as a voltage divider with $\mathrm{Z}_{\mathrm{T}}$, absorbing transient energy that attempts to pull the Carrier Input pin above 44V. Make the resistor a carbon composition $1 / 4 \mathrm{~W}$. When experiments discharging $\mathrm{C}_{\mathrm{C}}$ charged to the peak-to-peak 620 V AC thru a $1 \Omega$ power line were carried out, film resistors blew open-circuit.
$D_{T}$
This Schottky diode is placed in parallel with the CCT chip's substrate diode to pass the majority of the current drawn from ground when the Carrier Input or Carrier Output is pulled below ground by a larger-than-twice-the supply-swing on the tank. Note that $Z_{T}$ is in parallel with the substrate diode, but is ineffective due to its high forward voltage drop and high diffusion capacitance caused by its low forward speed. Tests proved that a 1 N 5818 kept a receive-path functional with a 20X boost transmitter with a 7:1 transformer attempted to swing the receiver's Carrier I/O to $\pm 100 \mathrm{~V}$ ( 300 mA peak ground current in the receiver). Without $\mathrm{D}_{\mathrm{T}}$, the receiver momentarily stops functioning at a 100 times lower ground current.
This diode is not needed if the Carrier I/O never swings below ground. If your CCT systems all run on the same regulated voltage with all matched transformers and turns ratios, it is not needed. Otherwise, it is.

## THE RECEIVER

The receiver and transmitter share components $\mathrm{C}_{\mathrm{C}}, \mathrm{T}_{1}, \mathrm{C}_{\mathrm{Q}}$, $\mathrm{R}_{\mathrm{T}}, \mathrm{Z}_{\mathrm{T}}, \mathrm{C}_{\mathrm{O}}, \mathrm{R}_{\mathrm{O}}$, and peripheral supply and bias components that are not in need of change for RX mode operation. Values for the balance of the components are now found.

## Line-Frequency Rejection

To use the ultimate sensitivity of the device, fully 110 dB of $115 \mathrm{~V}, 60 \mathrm{~Hz}$ attenuation is required between the line and the limiter amplifier output. Using the circuit topology of Figure 4 , the combined attenuation of the $\mathrm{C}_{\mathrm{C}} / \mathrm{T}_{1}$ highpass, the tuned transformer, and the bandpass filter attenuation of the limiter amplifier give far more line rejection than the above-stated minimum. However, if some other CCT line coupling circuit is used, line rejection will become important to the system designer.
Receiver input power supply rejection (PSRR) and commonmode rejection (CMRR) are one-in-the-same using the sup-ply-referenced signal input of Figure 4. Ripple swings both
differential inputs of the Norton amp. equally, while the sin-gle-ended input signal swings only the positive input. Overall PSRR consists of the input CMRR (set by the input stage component matching) and the ripple-frequency attenuation of the input amplifier bandpass response that passes carrier frequency but stops low frequencies. A typical $1 \%$ resistor and $1 \mathrm{mV} \mathrm{n}-\mathrm{p}-\mathrm{n}$ mirror offsets give 26 dB of attenuation, the bandpass gives 54 dB 120 Hz attenuation, for an overall 80 dB PSRR to allow tens of volts of ripple before impacting ultimate sensitivity.

## C

A value was chosen earlier. Knowing $T_{1}$ 's secondary inductance allows a check of LC line attenuation using Figure 14.

## $C_{L}$

The Norton input limiter amplifier has a bandpass filter for enhanced receiver selectivity, noise immunity, and line frequency rejection. The nominal response curve for $\mathrm{F}_{\mathrm{O}}=50$ kHz is shown in Figure 15. The 300 kHz pole is fixed. The 50 kHz pole is set by $\mathrm{C}_{\mathrm{L}}$ 's value. After $\mathrm{C}_{\mathrm{L}}$ is found, the resulting line frequency attenuation is found for the bandpass filter.
Use Figure 15 to find a $C_{L}$ value given for $F_{O}$. The approximate line frequency attenuation of the bandpass filter may then be found in Figure 16. Figure 15 returns a value for $\mathrm{C}_{\mathrm{L}}$ $33 \%$ larger than nominal, giving a low frequency pole 33\% low to allow for component tolerances.


TL/H/6750-15
FIGURE 14. The 60 Hz line rejection of the highpass filter made up of $C_{C}$ and $T_{1}$ 's line-side winding (neglecting capacitive coupling)


TL/H/6750-16


TL/H/6750-17
FIGURE 15. Given $F_{0}, C_{L}$ is found. Also shown is the input amplifier's small signal amplitude response

## Component Selection (Continued)

## $C_{F}$ and $R_{F}$

These phase-locked loop (PLL) loop filter components remove some of the noise and most of the $2 \mathrm{~F}_{\mathrm{O}}$ components present in the demodulated differential output voltage signal from the phase detector. They affect the PLL capture range, loop bandwidth, damping, and capture time. Because the PLL has an inherent loop pole due to the integrator action of the ICO (via $\mathrm{C}_{\mathrm{O}}$ ), the loop pole set by $\mathrm{C}_{\mathrm{F}}$ and the zero set by $R_{F}$ gives the loop filter a classical 2nd-order response.

FIGURE 16. The Norton-input limiter amplifier bandpass filter line-frequency signal attenuation given $C_{L}$


TL/H/6750-19
FIGURE 17. Find $C_{F}$ given Fo. Figure 19 gives the maximum data rate

No $C_{F}$ and $R_{F}$ give the most stable PLL with the fastest response. Large $C_{F}$ 's with a too-small $R_{F}$ cause PLL loop instability leading to poor capture range and poor step response or oscillation.
Calculation of $C_{F}$ and $R_{F}$ is quite difficult, involving not only the 2nd-order loop step response, but also the PLL nondominant poles, the tuned transformer stepped-frequency response, and the RC lowpass step response (for data rates approaching 1 kHz ). $\mathrm{C}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{F}}$ values are best found empirically. Tolerance is not critical. Component values are selected to give the best possible impulse noise rejection while preserving a $\pm 20 \%$ capture range and wide stability margin. Figures 17 and 18 give $C_{F}$ and $R_{F}$ values versus $F_{O}$, where "fDATA $\ll$ MAX DATA RATE" means that fDATA should be less than the maximum data rate, in kHz , from Figure 19 divided by 10 .
Note that $C_{F}$ and $R_{F}$ are a function of data rate only for high data rates and are not plotted against data rate - as one might expect. The reason for this is important to understand if the CCT system designer wishes to find $C_{F}$ and $R_{F}$ empirically. Data signal is, loosely speaking, passed through the PLL loop and is therefore potentially attenuated if the loop bandwidth is on the order of the 3rd harmonic of the data rate, or less. Overall loop bandwidth is held as low as possible for maximum noise rejection while passing the data. Loop bandwidth is roughly proportional to the geometric mean of the unfiltered loop bandwidth and the filter pole set by $C_{F}$. Therefore, $C_{F}$ is related to data rate. Unfortunately, the loop capture range falls to critically low values when large enough values of $C_{F}$ are used to reduce loop bandwidth down to the 100's of Hz range, for low data rates. The
obvious way out is to then reduce the unfiltered loop bandwidth. That bandwidth is approximately proportional to the value of $\mathrm{C}_{\mathrm{O}}$. For a fixed $\mathrm{F}_{\mathrm{O}}$, unfiltered loop bandwidth reduction requires a larger $\mathrm{C}_{\mathrm{O}}$ and larger control current. With this chip, changing the control current is not allowed. So one is forced to choose a $\mathrm{C}_{F} / \mathrm{R}_{\mathrm{F}}$ combination with some minimum capture range, say $\pm 20 \%$, that is within some guardband from the point of loop instability. Happily, impulse noise tends to last only fractions of a millisecond so that the lack of low bandwidth loop response with low data rates is not a heavy penalty. As long as there is adequate capture range, the impulse noise filter performs admirably. Note that reducing Fo will reduce the no-filter loop bandwidth, and indeed the maximum data rate falls below the limit set by the RC lowpass filter as Fo falls below 100 kHz (Figure 19).
The tuned transformer characteristics will affect the demodulated data waveform more than $\mathrm{C}_{F}$ and $\mathrm{R}_{\mathrm{F}}$ at low data rates. Tank $Q$ and off-tuning will affect overshoot during the FSK frequency steps. This is a property of tuned circuits. The maximum data rate of Figure 19 is measured from the receiver input to the Data Out and does not include the data bandwidth reducing effects of $T_{1}$.

## $\mathrm{C}_{\mathrm{M}}$

Capacitor $\mathrm{C}_{\mathrm{M}}$ stores a voltage corresponding to a correction factor required to cancel the phase detector differential output DC offsets. The stored voltage is $5 / 6$ of the DC offset plus some bias level of about 2.2 V . A large $\mathrm{C}_{\mathrm{M}}$ value increases the time required to bias-up the receive path at the beginning of transmission. A large $C_{M}$ does filter well and store its bias voltage long. Because of the initial random charge of $\mathrm{C}_{M}$, the receiver must be given a data transition to charge to the proper bias voltage. Therefore, reducing $\mathrm{C}_{\mathrm{M}}$ 's value to one that may be charged in less than 2 bit-times will not save biasing time and is not recommended.


TL/H/6750-20
FIGURE 18. Find $R_{F}$ given Fo with FDATA a parameter


TL/H/6750-21
FIGURE 19. The maximum data rate versus $F_{O}$ using loop filter components optimized for max. noise performance while retaining a min. $\pm \mathbf{2 0 \%}$ capture range (large signal)
Use Figure 20 to find $\mathrm{C}_{\mathrm{M}}$ 's value knowing fDATA, assuming the standard 2 bit receive charge time is desired. The cap. value and TC are not critical, but the capacitor should have low leakage.


FIGURE 20. Size $\mathrm{C}_{\mathrm{m}}$ assuming a 2 bit-time receive bias time

## $\mathrm{C}_{1}$

The impulse noise filter integrator capacitor $C_{l}$ is used to disallow the passage of any pulse shorter than the integrator charge time. That charge time, set to a nominal $1 / 2$ bit time, is the time required for a $\pm 50 \mu \mathrm{~A}$ charge current to swing $C_{I}$ over a $2 V_{B E}$ range. Charge time under worst case conditions must never be greater than a bit time since no signal could then pass. Using a $\pm 10 \%$ capacitor, full junction temperature range, and full specified current range, a maximum nominal charge time of $1 / 2$ bit is recommended. Figure 21 gives $\mathrm{C}_{\mathrm{l}}$ versus data rate under those conditions.
$\mathbf{R}_{\mathbf{C}}$
The collector pull-up resistor is sized to supply adequate pull-up current drive and speed while preserving adequate output low current drive.


TL/H/6750-24
FIGURE 21. Impulse noise filter cap. $C_{\text {I }}$ versus FDATA where the charge time is $1 / 2$ bit time

## $Z_{\text {A }}$

The 5.1 V silicon zener diode $Z_{A}$ is required when a short RX-to-TX switch-over time is needed at the same time that the chip is operating in the RX mode with a pin 10 input signal swing approaching or exceeding twice the supply voltage. Predominant causes of these large swings impinging on the RX input are: 1) a transmitter's supply voltage higher than the receiver's supply voltage, 2) a TX and RX pair that are electrically close, or, 3) a higher $R X T_{1}$ step-up turns ratio than the $T X T_{1}$ step-down ratio.
Normally, when in the RX mode with small incoming signal on pin 10, the ALC remains off with pin 7 at a 6 V $\left(\mathrm{V}_{\mathrm{Z}}-2 \mathrm{~V}_{\mathrm{BE}}\right)$ bias voltage. $\mathrm{C}_{\mathrm{A}}$ is then charged to 6 V . TX mode may then be selected with 6 V on $\mathrm{C}_{\mathrm{A}}$ allowing $100 \%$ TX power to pump $T_{1}$ 's tuned circuit, and so the $A C$ line, quickly for fast RX-to-TX switch time. As TX output swing increases so that pin 10 swings below $\mathrm{V}_{\mathrm{ALC}}$ (4.7V typically), that ALC activates to charge $\mathrm{C}_{\mathrm{A}}$ to about 6.6 V to reduce TX output drive. However, if in the RX mode pin 10 ever swings below $\mathrm{V}_{\mathrm{ALC}}, \mathrm{C}_{\mathrm{A}}$ will charge to above 6.6 V . Now, when the TX mode is selected with $\mathrm{C}_{\mathrm{A}}$ at 6.6 V , somewhere from 0 to $100 \%$ TX output drive is available to pump $T_{1}$ 's tuned circuit resulting in a slower rising line signal - effectively reducing the RX-to-TX switch time.
Use a $5.1 \mathrm{~V} \mathrm{Z}_{\mathrm{A}}$ driven by a 0 to 0.8 V logic low signal to guarantee over-temp. operation. $\mathrm{R}_{\mathrm{A}}$ must be in series with $\mathrm{Z}_{\mathrm{A}}$ to limit current flow and should never fall below $1 \mathrm{k} \Omega$. If $R_{A}$ is less than $1 \mathrm{k} \Omega$, then put a $2 \mathrm{k} \Omega$ resistor in series with $Z_{A}$. Logic high voltages above 10 V will cause current flow into pin 7 that must be limited to 1 mA (with $\mathrm{R}_{\mathrm{A}}$ or a series R).

## Breadboarding Tips

During CCT system evaluation, some techniques listed below will simplify certain measurements.

- Use caution when working on this circuit - dangerous line voltages may be present.
- When evaluating PLL operation, offset cancel circuit operation, and loop filter values, use the filter of Figure 22 to view the demodulated signal minus the $2 \mathrm{~F}_{\mathrm{O}}$ and noise components. This filter models the RC lowpass filter on chip.


TL/H/6750-25
FIGURE 22. Circuit to view the differential demodulated data signal, minus the noise and $2 \mathrm{~F}_{0}$ components, conveniently with a single-ended gain-of-one output

## Breadboarding Tips (Continued)

- When evaluating CCT system noise performance on a real power line, it is desirable to vary the signal amplitude to the receiver. This is not easy. An in-line lineproof L -pad is fine except that the line impedance is unknown and variable and so the L-pad will rarely match. Instead, the power output of a chip transmitter may be controlled using the circuit of Figure 23. This circuit controls the ALC.
- It is sometimes desirable to place impulse noise on the line. A simple light dimmer with a 100 W light bulb load produces representative impulse noise.
- Do not allow peak currents of over 1 A through the 5.6 V Zener. In other words, don't short charged capacitors into this low-impedance device. Take care not to momentarily short pins 10 and 11 - chip damage may result.
- Figure 24 shows some typical signals beginning with serial data transmitted to received signal.


## Tuning Procedure

This procedure applies to circuits similar to Figure 4 LM1893 or LM2893 circuit.
First, trim $F_{O}$ by putting the chip in the TX mode, setting a logical high data input, and measuring the TX high frequency, 1.022 FO, on the Carrier I/O using these steps:

1. Take pin 17 to a logic low.
2. Take pin 5 to a logic high.
3. Place a counter on pin 10.
4. Adjust $R_{O}$ on pin 18 for $F=1.022 F_{O}$.

Second, the line transformer is tuned. The chip is placed in the TX mode, a resistive line load is connected to disable the ALC by reducing tank voltage swing below its limit. FSK data is then passed through the tank so that the tank envelope may be adjusted for equal amplitude for high and low data frequency.

1. Take pin 5 to a logic high.
2. Place a logic-level square wave at or below the receiver's maximum data rate on pin 17.
3. Temporarily place a $330 \Omega$ resistor across the tank.
4. Place a scope on pin 10.
5. Adjust the transformer slug for the least envelope modulation.
In lieu of the $330 \Omega$ resistive load, $T_{1}$ may be coupled to the power line to better simulate actual load and tank pull conditions during tank tuning. Alternatively, a passive network
representing an average line impedance may be connected to the line side of $T_{1}$. The circuit of Figure 23 should then be used to defeat the leveling effect of the ALC.


TL/H/6750-26
FIGURE 23. A means of transmitter output amplitude control is shown

## Thermal Considerations

It is desirable to place the largest possible signal on the power line for maximum range, limited only by the chip power dissipation and maximum junction temperature $T_{J}$. The falling output power at elevated $T_{J}$ allows a more optimal power output - high power at low $T_{J}$ and lower power at high $T_{J}$ for chip self-protection. However, it is still possible to exceed the maximum $T_{J}$ within the specified ambient temperature limit ( $T_{A}=85^{\circ} \mathrm{C}$ ) under worst case conditions of $100 \%$ TX duty cyle, high supply, shorted load, poor PC board layout (with small copper foil area), and an above nominal current part. Under those conditions, a part may dissipate 2140 mW , reaching a $\mathrm{T}_{\mathrm{J}}=170^{\circ} \mathrm{C}$ worst-case (admittedly a rare occurrence). Proper system design includes the measurement or calculation of $T_{J}$ max. to guarantee function under worst-case operation. Like all devices with failure modes modeled by the Arrhenius model, the high chip reliability is further enhanced by keeping the die temperature mercifully below the absolute maximum rating.
A direct method of measuring operating junction temperature is to measure the $V_{B E}$ voltage on pin 18 , which is always available under all operating modes. The graph of Figure 25 may be used to find $T_{J}$, knowing $V_{B E}$ at the operating point in question and $V_{B E}$ at $T_{A}=T_{J}=25^{\circ} \mathrm{C}$. $V_{B E}$ is found by poweriny up a chip (in RX mode) that has been dissipating zero power at some $T_{A}$ for some time and measuring $V_{B E}$ in less than 1 s (for better than $5^{\circ} \mathrm{C}$ accuracy).
Alternately, $T_{J}$ may be calculated using:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\theta_{\mathrm{JA}} \mathrm{P}_{\mathrm{D}} \tag{1}
\end{equation*}
$$

where $\theta_{\mathrm{JA}}$ is $75^{\circ} \mathrm{C} / \mathrm{W}$ for the plastic ( N ) package using a socket. That $\theta_{\mathrm{JA}}$ value is for a high confidence level; nomi-

FIGURE 24. Oscillogram revealing signals at several important nodes under weak signal ( $0.5 \mathrm{mV} \mathrm{V}_{\mathrm{RMS}}$ ) conditions with SCR spikes on an otherwise quiet $115 \mathrm{~V}, 60 \mathrm{~Hz}$ power line. The signals are: 1) transmitted data, 2) RX carrier on the tuned transformer, 3) demodulated signal from the PLL after passing thru circuit of Figure 22, 4) signal after RC lowpass, 5) data at impulse noise filter integrator, and 6) received data. Horizontal scale is $\mathbf{1 0} \mathbf{~ m s ~ p e r ~ d i v . ~}$

## Thermal Considerations (Continued)

nal $\theta_{\mathrm{JA}}$ for an N package is $60^{\circ} \mathrm{C} / \mathrm{W}$, lower with good PC board layout. Since $P_{D}$ is a relatively strong function of $T_{J}$, an iterative solution process starting with an initial guess for $T_{J}$ is used. With the estimated $T_{J}$, find the total supply current found in the typical performance characteristics.


TL/H/6750-27
FIGURE 25. $T_{J}$ may be found by using the temperature coefficient of pin $18 \mathrm{~V}_{\mathrm{BE}}$ if $\mathrm{V}_{\mathrm{BE}}$ is known at $25^{\circ} \mathrm{C}$

## Transmit-To-Receive Switch-Over Time

An important figure-of-merit for a half-duplex CCT link, affecting effective data rate, is the TX-to-RX switch time TTR. Using the recommended component values gives this part a nominal 2 bit-time ( 1 bit time $=1 /\left[2 \mathrm{f}_{\text {DATA }}\right]$ ) over a wide range of operating conditions, where the receiver requires 1 data transition. $T_{T R}$ cannot be decreased significantly but does increase as noise filtering, especially via $\mathrm{C}_{\mathrm{M}}$, is increased. Impulse noise at switch, signals near the limiting sensitivity, poor $\mathrm{F}_{\mathrm{O}}$ match between receiver and transmitter because of poor trim or worst-case conditions, and the statistical nature of PLL signal acquisition may all contribute to increase $T_{T R}$ to possibly 4 bit-times.
TTR is lower when a pair of LM1893's handshake rapidly. The receiver was designed to "remember" the RX-mode $D C$ operating points on $C_{M}$ and $C_{F}$ while in the $T X$ mode. Under noisy worst case conditions, $\mathrm{C}_{\mathrm{M}}$ will discharge to the point of false operation after 35 bit-times in the TX mode ( 1400 bit times with no noise and a nominal part, $\mathrm{f}_{\text {DATA }}=$ 180 Hz ). $T_{T R}$ is about 0.8 ms (proportional to the selected $F_{0}$ ) plus $1 / 2$ bit-time.
The major components of $T_{T R}$ are described below for a nominal 125 kHz FO, 180 Hz fDATA, lightly-loaded tank with a $Q$ of 20, and the circuit of Figure 4. The remote CCT has been operating in the TX mode with a $26.6 \mathrm{~V}_{\mathrm{PP}}$ tank swing and is now selected as a receiver. An incoming signal requiring the ultimate receiver sensitivity immediately is placed on the line.
First, the tank stored energy at the transmit frequency must decay to a level below the $2.8 \mathrm{mV} \mathrm{VPP}^{\text {swing caused by the }}$ 0.14 mV RMS incoming line signal containing the information to be received.
decay time $=\frac{\mathrm{Q}}{\pi \mathrm{F}_{\mathrm{O}}} \ln \left(\frac{\mathrm{V}_{1}}{\mathrm{~V}_{\mathrm{O}}}\right)=$
$\frac{20}{\pi \times 125000} \ln \left(\frac{26.6}{0.0028}\right)=0.466 \mathrm{~ms}$
That is 0.47 ms of delay (proportional to $\mathrm{I} / \mathrm{F}_{\mathrm{O}}$ and Q ).
Second, the PLL must acquire the signal; it must lock and settle. Acquisition time is statistical and may take any length of time, but average acquisition time depends on the loop filter components $C_{F}$ and $R_{F}$ and the difference in center frequencies, $\Delta F_{O}$, of the TX/RX pair. Using the recom-
mended $\mathrm{C}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{F}}\left(47 \mathrm{nF}\right.$ and $6.2 \mathrm{k} \Omega$ ) with a $\pm 4.4 \% \Delta \mathrm{~F}_{\mathrm{O}}$ ( $a \pm 100 \mathrm{mV}$ DC offset on $\mathrm{C}_{F}$ and $\mathrm{R}_{\mathrm{F}}$ ), lock was measured to take less than 50 cycles of $F_{O}$. That is a 0.40 ms delay (proportional to $1 / \mathrm{F}_{\mathrm{O}}$ ).
Acquisition is incomplete until the second order PLL loop settles. For the above-mentioned $C_{F}$ and $R_{F}$, the loop natural frequency $F_{N}$ and damping factor are found to be 2.3 kHz and 1.0 respectively. Settling to within $\pm 25 \mathrm{mV}$ of the $\pm 100 \mathrm{mV}$ DC offset change requires 2.7 periods of $\mathrm{F}_{\mathrm{N}}$, or 1.2 ms (a function of $C_{F}$ and $R_{F}$ ).
Third, the RC lowpass filter introduces a 0.12 ms delay.
Fourth, $C_{M}$ must charge up to $\pm(5 / 6) 100=83 \mathrm{mV}$ depending on the polarity of $\mathrm{F}_{\mathrm{O}}$. Borderline data squaring with zero noise immunity is possible with only $\pm(5) 50 \mathrm{mV}$ of charging. $\mathrm{C}_{\mathrm{M}}$ charge current is an asymptotic function approximated by assuming a $50 \mu \mathrm{~A}$ charge current and the full 83 mV charge voltage. $\mathrm{C}_{\mathrm{M}}$ charge time is then 1.7 ms (proportional to $1 /$ f $_{\text {DATA }}$ ).
Fifth, the impulse noise filter adds a $1 / 2$ bit-time delay. Total $\mathrm{T}_{\mathrm{TR}}$ is 3.9 ms plus $1 / 2$ bit-time for a total of 1.9 bit-times at 360 Baud.

## Receive-To-Transmit Switch-Over Time

Assume the chip has been in the RX mode and the TX mode is now selected. In less than $10 \mu \mathrm{~s}$, full output current is exponentially building tank swing. $50 \%$ of full swing is achieved in less than 10 cycles - or under $80 \mu \mathrm{~s}$ at 125 kHz . In the same $10 \mu$ s that the output amp went on, the phase detector and loop filter are disconnected and the modulator input is enabled. FSK modulation is produced in $10 \mu \mathrm{~s}$ after switching to TX mode.

## Power Line Impedance

Irrespective of how wide the limits on power line impedance $\mathrm{Z}_{\mathrm{L}}$ are placed, there are no guarantees. However, since the CCT design requires an estimate of the lowest expected line impedance $Z_{L N}$ encountered for the most efficient transmit-ter-to-line coupling, line impedance should be measured and $Z_{L}$ limits fixed to a given confidence level. Reasonable values for $T_{1}$ turns ratio, loaded $Q$, and tank resonant frequency pull $F_{Q}$ may be found to enable a CCT system design that functions with the overwhelming majority of power lines.
A limited sampling of $Z_{L}$ was made, during the LM1893 design, of residential and commercial 115 V 60 Hz power line. Data was also drawn from the research of Nicholson and Malack (reference 1), among others, to produce Figures 26 and 27. All measured impedances are contained within the shaded portions of Figure 27. A nominal 3.5, 7.0 and $14 \Omega$ $\mathrm{Z}_{\mathrm{LN}}$ is used throughout the application information with a nominal $45^{\circ}$ phase angle ( $0^{\circ}$ is sometimes used for simplicity).


FIGURE 26. Measured line impedance range for residential and commercial $115 \mathrm{~V}, 60 \mathrm{~Hz}$ lines

## Power Line Impedance (Continued)



## Power Line Attenuation

The wiring in most US buildings is a flat 3 conductor cable called Amerflex, BX, or Romex. All referenced line impedances refer to hot-to-neutral impedances with a grounded center conductor. The cable has a $100 \Omega$ characteristic impedance, a 125 kHz quarter-wavelength of $600 \mathrm{~m}(250 \mathrm{~m}$ at 300 kHz ), and a measured 7 dB attenuation for a 50 m run with a $10 \Omega$ termination. Generally, line loads may be treated as lumped impedances. Instrument line cords exhibit about $0.7 \mu \mathrm{H}$ and 30 pF per meter.
Limited tests of CCT link range using this chip show extensive coverage while remaining on one phase of a distribution transformer (100's of m), with link failure often occuring across transformer phases or through transformers unless coupling networks are utilized. Total line attenuation allowed from full signal to limiting sensitivity is more than 70 dB . Typically, signal is coupled across transformer phases by parasitic winding capacitance, typically giving 40 dB attenuation between phased 115 V windings. Coupling capacitors may be installed for improved link operation across phases. Power factor correcting capacitor banks on industrial lines or filter capacitors across the power lines of some electronic gear short carrier signal and should be isolated with inductors. Increasing range is sometimes accomplished by electing to install the isolating inductors (Figure 28) and coupling capacitors, as well as by electing to use the boost option. Frequency translating or time division multiplexed repeaters will also increase range.


FIGURE 28. An isolation network to prevent: 1) noise from some device from polluting the AC line, and 2) to stop some low impedance device (measured at $F_{0}$ ) from shorting carrier signal. Component values given as an example for $F_{0}=125 \mathrm{kHz}$ on residential power lines

## The Coupling Transformer

The design arrived at for $T_{1}$ is the result of an unhappy compromise - but a workable one. The goals of 1) building
$T_{1}$ with a stable resonant frequency, $F_{Q}$, that is little affected by the de-tuning effect of the line impedance $Z_{L}$, and of 2) building a tightly line-coupled transformer for transmitted carrier with loose coupling for transients, are somewhat mutually exclusive. The tradeoffs are exposed in the following example for the CCT designer attempting a new boost-capable, or different core, transformer design.
The compromises are eased by separating the TX output and RX input in the LM2893. An untuned TX coupling transformer with only core coupling (not air-coupled solenoid windings) would employ a high permeability, high magnetic field, low loss, square saturating, toroidal core. The resonant RX path would be isolated from line-pull problems by a unilateral amplifier that operates at line voltages with much more than 110 dB of dynamic range, or by a capacitively coupled pulse transformer driving a unilateral amplifier and filter, for increased selectivity. See the LM2893-specific applications section.
For a LM1893-style transformer application, first, choose the turns ratio $N$ based on an estimated lowest $Z_{L}$ likely encountered, $\mathrm{Z}_{\mathrm{LN}}$. Figure 29 shows graphically how N affects line signal. $N$ should be as large as possible to drive $Z_{L N}$ with full signal. If $T_{1}$ has an unloaded $Q, Q_{U}$, of well less than 35, a guess of $N$ somewhat high should be used and later checked for accuracy. The recommended transformers have secondary taps giving a choice of $\mathrm{N}=7.07,10$, and 14.1 (nominally) for driving $Z_{L N}$ 's of $14,7.0$, and $3.5 \Omega$ respectively (at $T_{J}=25^{\circ} \mathrm{C}, \mathrm{V}+=18 \mathrm{~V}$, and $Q_{U}=35$ ).
The resonating inductance of the tuned primary, $L_{1}$, is sought. Note that, while standard transformer design gives a transformer self-inductance with an impedance at operating frequency well above load impedance, the tuned transformer requires a low $L_{1}$ for adequate $Q_{U}$ and minimum line pull. Result: relatively poor mutual coupling.
$L_{1}=\frac{R}{2 \pi F_{O} Q}$
It is known that resonant frequency $F_{Q}=F_{O}$ and some minimum bandwidth, or maximum $Q$, will be required to pass signal under full load conditions.
$\mathrm{L}_{1}=\frac{\mathrm{R}_{\mathrm{Q}} \|\left|\mathrm{Z}_{\mathrm{LN}}\right|^{\prime}}{2 \pi \mathrm{~F}_{\mathrm{O}} \mathrm{Q}_{\mathrm{L}}}$
$\left|Z_{L N}\right|$ ' is the reflected $Z_{L N}, Q_{L}$ is the loaded $Q$, and parallel resistance $R_{Q}$ models all transformer losses and sets $Q_{O}$.
$R_{Q} \|\left|Z_{L N}\right|^{\prime}$ is found knowing that it absorbs full rated power.

## The Coupling Transformer (Continued)

TL/H/6750-32
FIGURE 29. Impressed line voltage for a given $Z_{L}$ for each of the 3 taps available on the recommended transformers
$\mathrm{P}_{\mathrm{O}}=\mathrm{I}_{\mathrm{O}} \mathrm{V}_{\mathrm{O}}=\frac{\mathrm{I}_{\mathrm{OPP}}}{2 \sqrt{2}}\left[\frac{2\left(-\mathrm{V}_{\mathrm{ALC}}+\mathrm{V}_{+}\right)}{2 \sqrt{2}}\right]=\frac{\left(-4.7+\mathrm{V}_{+}\right) \mathrm{l}_{\mathrm{O}}}{4}$
where $\mathrm{I}_{\mathrm{O}}$ is in amps peak-to-peak at an elevated $\mathrm{T}_{\mathrm{J}}$
$\mathrm{P}_{\mathrm{O}}=\frac{(18-4.7) 0.06}{4}=0.200 \mathrm{~W}$
$R_{Q} \|\left|Z_{L N}\right|^{\prime}=\frac{\mathrm{V}_{\mathrm{O}}{ }^{2}}{\mathrm{P}_{\mathrm{O}}}=\frac{\left(-\mathrm{V}_{\mathrm{ALC}}+\mathrm{V}_{+}\right) \sqrt{2}}{\mathrm{I}_{\mathrm{O}}}=442 \Omega$
$R_{Q}$ is found using $Z_{L N}$ and the value for $N$ found when assuming $Q_{U}=35$.
$\left|Z_{\mathrm{LN}}\right|^{\prime}=\mathrm{N}^{2} Z_{\mathrm{LN}}=(7.07)^{2} 13.9=695 \Omega$
$R_{Q}=\frac{1}{\frac{1}{R_{Q} \|\left|Z_{L N}\right|^{\prime}}-\frac{1}{\left|Z_{L N}\right|^{\prime}}}=\frac{1}{\frac{1}{442}-\frac{1}{695}}=1210 \Omega$
$R_{Q S}=\frac{R_{Q}}{1+Q_{U}{ }^{2}}=\frac{1210}{1+35^{2}}=1 \Omega$
Only $Q_{L}$ remains to be found to calculate $L_{1} . Q_{L}$ is related to the -3 dB (half-power) bandwidth by
$Q_{L}=\frac{1}{B W\left(\% \text { of } F_{O}\right)}$
An iterative solution is forced where line pull, $\Delta \mathrm{F}_{\mathrm{Q}}$, must be guessed to find $Q_{L}$ and $L_{1}$. $L_{1}$ is then used to check the line pull guess; a large error requires a new guess. Try a BW of $8.7 \%$ - that is $4.4 \%$ for deviation, $1 \%$ for TC of $F_{\mathrm{O}}$, and $3.3 \%$ for $\Delta F_{Q}-$ giving $Q_{L}=11.5$.
$L_{1}=\frac{442}{2 \pi \times 125000 \times 11.5}=49.0 \mu \mathrm{H}$
Knowing the core inductance per turn, $L$, and $L_{1}$, the number of turns is found.
$T_{1}=\sqrt{\frac{L_{1}}{L}}=\sqrt{\frac{49.0 \mu H}{20 n H / T}}=491 / 2$ turns
T is normally an integer, but these transformers require so few turns that half-turns are specified, remembering that the remaining $1 / 2$ turn is completed on the P.C. board and is loosely coupled. The secondary turns are calculated
$\mathrm{T}_{2}=\frac{\mathrm{T}_{1}}{\mathrm{~N}}=\frac{49.5}{7.07}=7.00=7$ turns
giving an $\mathrm{L}_{2}$ of $0.98 \mu \mathrm{H}$. Note that the recommended 125 kHz transformer mirrors these specifications. The resonating capacitor is

$$
\begin{equation*}
C_{Q}=\frac{1}{\left(2 \pi F_{Q}\right)^{2} L_{1}}=33.1 \times 10^{-9}=33 n F \tag{16}
\end{equation*}
$$

Line pull $\Delta F_{Q}$ was calculated (reference 3 ) for a $Z_{L}$ magnitude of $14 \Omega$ and up with any phase angle from $-90^{\circ}$ to $90^{\circ}$. $\Delta F_{Q}$ was $6.4 \%$ - well above the $3.3 \%$ estimate. Referring to (11), an $11.8 \%$ bandwidth is required, forcing $L_{1}$ to be reduced to reduce $Q$. That fix was not implemented; some signal attenuation under worst-case drift and $\Delta F_{Q}$ is allowed. $L_{1}$ is already so small that the 31 gauge winding conducts a $1 / 4 A_{\text {RMS }}$ circulating current.

## Line Carrier Detection

While the addition of a carrier detection circuit (for a mute or squelch function) will only decrease receiver ultimate sensitivity, there is sometimes good reason to employ it to free the controller from watching for RX signal when no carrier is incoming, or to employ it to reduce the probability of line collisions (when multiple transmitters operate simultaneously to cause one or more transmissions to fail). Unless the detector is heavily filtered or uses a high carrier amplitude threshold, there will be false outputs that force the controller to have Data Out data checking capability just as is required when using no carrier detector. If false triggering is minimized, the probability of line collisions is increased due to the inability to sense low carrier amplitudes and because of sense delay. The property of the LM1893 to change output state infrequently (although the polarity is undefined) when in the RX mode, with no incoming carrier, reduces the desire to implement carrier detection and preserves the full ultimate sensitivity. Also, many impulse-noise insensitive transmission schemes, like handshaking, are easily modified to recover from line collisions.
Regarding this, it should be stated that for very complicated industrial systems with long signal runs and high line noise levels, it is probably wise to use a protocol which is inherently collision free so that no carrier detect hardware or software is needed. A token passing protocol is an example of such a system.
Figure 30 shows a low cost carrier amplitude detection circuit.

## Audio Transmission

The LM1893 is designed to allow analog data transmission and reception. Base-band audio-bandwidth signals FM modulate the carrier passing through the tuned transformer (placing a limit on the usable percent modulation) onto the power line to be linearly demodulated by the receiver PLL. Because the receiver data path beyond the phase detector will pass only digital signal, external audio filtering and amplification is required. Figure 31 shows a simple audio transmitter and receiver circuit utilizing a carrier detection mute circuit. A single LM339 quad. comparator may be used to build the carrier detect and mute. Filter bandwidth is held to a minimum to minimize noise, especially line-related correlated noise.

## Communication and System Protocols

The development of communication and system protocols has historically been the single most time consuming element in design of carrier current systems. The protocols are defined as the following:

1. Communication protocol: a software method of encoding and decoding data that remains constant for every transmis-


FIGURE 30. A simple carrier amplitude detector with output low when carrier is detected


TL/H/6750-34
FIGURE 31. A simple linear analog audio transmitter and receiver are shown.
The carrier and 1.6 V inputs are derived from the carrier detector of Figure 30.
The remaining 2 LM339 comparators may be used to build the carrier detector circuit.

## Communication and System Protocols (Continued)

sion in a system. Its first purpose is to put data in a baseband digital form that is more easily recognized as a real message at the receive end. Secondly, it incorporates encoding techniques to ensure that noise induced errors do not easily occur; and when they do, they can always be detected. Lastly, the software algorithms that are used on the receive end to decode incoming data prevent the reception of noise induced "phantom" messages, and insure the recovery of real messages from an incoming bit stream that has been altered by noise.
2. System protocol: the manner in which messages are coordinated between nodes in a system. Its first purpose is to
ensure message retransmission to correct errors (handshake). Secondly it coordinates messages for maximum utilization and efficiency on the network. Lastly, it ensures that messages do not collide on the network. Common system protocols include master-slave, carrier detect multiple access, and token passing. Token passing and master slave have been found to be the most useful since they are inherently collision free.
Both protocols usually reside as software in a single microcontroller that is connected to the LM1893/2893 I/O. In any case, some sort of intelligence is needed to process incoming and outgoing messages. UARTs have no usefulness in

## Communication and System Protocols (Continued)

carrier current applications since they do not have the intelligence needed to distinguish between real messages and noise induced phantoms.
The difficulty in designing special protocols arises out of the special nature of the AC line, an environment laden with the worst imaginable noise conditions. The relatively low data rates possible over the AC line (typically less than 9600 baud) make it even more imperative that systems utilize the most sophisticated means available to ensure network efficiency.
With these facts in mind, the designer is referred to two publications intended to aid in the development of carrier current systems. The first is literature \#570075 The Bi-Line Carrier Current Networking System, a 200 pp. book that functions as the "bible" of Bi-Line system design. It has sections on LM1893 circuit optimization, protocol design, evaluation kit usage, critical component selection, and the Datachecker/DTS case study.
The second is AN-463 "A New Carrier Current Protocol Utilizing an Active Transponder for Consumer and Industrial Applications." It details the communication and system protocols developed by Datachecker/DTS for an energy management system.

Basic Data Encoding (please refer to the previously mentioned publications for advanced techniques)
At the beginning of a received transmission, the first 0 to 2 bits may be lost while the chip's receiver settles to the DC bias point required for the given transmitter/receiver pair carrier frequency offset. With proper data encoding, dropped start bits can be tolerated and correct communication can take place. One simple data encoding scheme is now discussed.
Generally, a CCT system consists of many transceivers that normally listen to the line at all times (or during predetermined time windows), waiting for a transmission that directs one or more of the receivers to operate. If any receiver finds its address in the transmitted data packet, further action such as handshaking with the transmitter is initiated. The receiver might tell the transmitter, via retransmission, that it received this data, waiting for acknowledgement before acting on the received command. Error detecting and correcting codes may be employed throughout. The transmitter must have the capability to retransmit after a time if no response from the receiver is heard - under the assumption that the receiver didn't detect its address because of noise, or that the response was missed because of noise or a line collision. (A line collision happens when more than 1 transmitter operates at one time - causing one or more of the communications to fail). After many re-transmissions
the transmitter might choose to give up. Collision recovery is achieved by waiting some variable amount of time before retransmission, using a random number of bits delay or a delay based on each transmitter's address, since each transceiver has a unique address.
An example of a simple transmission data packet is shown in Figure 32. The 8 bit $50 \%$ duty-cycle preamble is long enough to allow receiver biasing with enough bits left over to allow the receiver controller to detect the square-wave that signals the start of a transmission. If there had been no transmission for some time, the receiver would simply need to note that a data transition had occurred and begin its watch for a square-wave. If the receive controller detected the alternating-polarity data square-wave it would then use the sync. bit to signal that the address and data were immediately following. The address data would then be loaded, assuming the fixed format, and tested against its own. If the address was correct, the receiver would then load and store the data. If the address was not correct, either the transmission was not meant for this receiver or noise has fooled the receiver. In the former case, when the transmission was not meant for the receiver, the controller should immediately return to watching the incoming data for its address. If the later case were true, then the receive controller would continue to detect edges, tieing itself up by loading false data and being forced to handshake. The square-wave detection and address load and check routines should be fast to minimize the time spent in loops after being false-triggered by noise. If the controller detects an error (a received data bit that does not conform to the pre-defined encoding format) it should immediately resume watching the LM1893's Data Out for transmissions, the next bit would be shifted in and the process repeated.
A line-synchronous CCT system passing 3 bits per half-cycle may replace the long 8 bit preamble and sync pulse with a 2 bit start-of-transmission bias preamble. The receive controller might then assume that preamble always starts after bit 1 (the first bit after zero-crossing) so that any data transition at a zero crossing must be the start of the address bits and is tested as such. The line synchronous receiver operates with a simpler controller than an asynchronous system. Discussion has assumed that the controller has always known when the Data Out is high or low. The controller must sample at the proper time to check the Data Out state. Since noise shows itself as pulse width jitter, symmetrically placed about the no-noise switch-points, optimum Data Out sampling is done in the center of the received data pulse. The receive data path has a time delay that, at low data rates, is dominated by the impulse noise filter integrator and is nominally $1 / 2$ bit. At a 2 kHz data rate, an additional delay of approximately $1 / 10$ bit is added because of the cumulative delay of the remainder of the receiver. Figure 33 shows that Data Out sampling occurs conveniently at the transmitted


TL/H/6750-35
FIGURE 32. A simple encoded data packet, generated by the transmit controller is shown. The horizontal axis is time where 1 bit time is $\mathbf{1 / ( 2 f}$ DATA)

Basic Data Encoding (Continued)


TL/H/6750-36
FIGURE 33. Operating waveforms of a linesynchronized transceiver pair are shown. The diagram shows how the transmitted data transitions may be used as received data sampling points
data edges for the line synchronous data transmission scheme mentioned in the previous paragraph. With the asynchronous system suggested, the receive controller must sample the Data Out pin often to determine, with several bits of accuracy, where the square-wave data transitions take place, average their positions assuming a known data rate, and calculate where the center of the data bits are and will continue to be as the address and data are read. A long preamble is helpful. Software that continuously updates the center-of-bit time estimate, as address and data are received, works even better. Alternatively, a coding scheme employing an embedded clock can be used.

## LM2893 Application Hints

The LM2893 is intended for advanced applications where special circuitry is used in the transmit and receive paths. The LM2893 makes this possible by featuring separate transmit output and receive input pins.
Examples of enhancements that can be added to the basic LM1893/2893 circuit include separate transmit and receive windings on the coupling transformer, high quality ceramic or LC filters in the receive path, and simple impulse noise blanking circuits.
In many applications, the additional performance to be gained outweighs the extra cost of the additional circuitry. More than likely, high performance industrial applications such as building energy management will fit into this category, since they require the utmost in reliability.
Because of the specialized nature of individual LM2893 applications, it is not possible to give one circuit that will satisfy all requirements for performance and cost effectiveness. Therefore no specific application examples will be given. Instead the subsequent text describes in general terms the types of circuits that can be used to increase performance along with their advantages and disadvantages. It is intended to be a springboard for ideas.

## LM2893 COUPLING NETWORKS

The main disadvantages of the typical LM1893 coupling network are that it functions as the bandpass filter, has loose coupling between primary and secondary, and has a single secondary. The LM1893 coupling network was designed this way mainly because of the restraint that the carrier input and output are tied together.

Because the coupling transformer is used as a filter, the LM1893 circuit is susceptible to pulling of the center frequency under conditions of changing line impedances or when several LM1893 circuits are close in proximity on the AC line. Because the tuned transformer has a high value of "Q", ringing also occurs in the presence of impulsive noise. This ringing occurs at the center frequency and increases the error rate of transmissions, especially at relatively high data rates ( $>2000$ baud). Because it is the only tuned circuit in the system, the selectivity characteristics leave a lot to be desired.
The LM2893, having separate receive input and transmit output pins, removes the limitations on coupling transformer design, allowing the design of circuits devoid of the previous limitations.
The first enhancement that can be made with the LM2893 circuit is the use of a high permeability ferrite toroid for line coupling along with a separate filter. The transformer would be of broadband design (untuned) with two secondaries, one for coupling to the transmit output and one for coupling to the receive input. This allows impedance matching of both the transmitter and receiver, with the result of quite a bit more receive sensitivity.
Because of the increased signal and separate receive signal path, a 3 or 6 db pad can be used before the selective stages to eliminate pulling of the center frequency due to changes in line impedance.
Another advantage of the toroidal transformer is that it can be designed for use at very low line impedances due to its inherent tight coupling.

## SEPARATE FILTER

Because of the separate receive path of the LM2893, a relatively high quality bandpass filter can be used for selectivity. Inexpensive ceramic filters are available that have bandpass and center frequency characteristics compatible with carrier current operation. Futhermore, the use of these filters allows multichannel operation, previously made difficult by the single tuned network of the LM1893. These filters are easily cascaded for even more off-frequency rejection. If the pad is added before the filter, there will be negligible pulling due to changes in line impedance reflected through the coupling transformer.
Alternatively, a Butterworth/Chebyshev bandpass LC filter or an active filter can be used in place of the ceramic filter.

## IMPULSE NOISE BLANKER

Although the LM2893 has adequate impulse noise rejection for most applications, there is reason to employ impulse blanking to improve error rates in severe AC line environments. Typically, errors occur due to pulse jitter in the LM1893/2893 data output that originates when the internal time domain filter smooths out an incoming noise pulse.
The solution involves removing the impulse completely and not simply trying to filter it. Moreover, the pulse should be removed in the receive signal path before the selective portions of the circuit to eliminate ringing. This also allows the receiver filter to smooth out the blanks that also occur in the desired incoming carrier signal.
If a carrier detect circuit is desired in conjunction with the LM2893 it can be located after the filter and impulse blanker. Because impulse noise is removed, the false triggering that plagues these circuits will be greatly reduced.

Simplified Schematic


## References

1. Nicholson, J.R. and J.A. Malack; "RF Impedance of Power Lines and Line Impedance Stabilization Network in Conducted Interference Measurements;" IEEE Transactions on Electromagnetic Compatibility; May 1973; (line impedance data)
2. Southwick, R.A.; "Impedance Characteristics of SinglePhase Power Lines;" Conference Rec.; 1973 IEEE Int. Symp. on Electromagnetic Compatibility; (line impedance data)
3. Hayt, William H. Jr. and Jack E. Kemmerly; "Engineering Circuit Analysis;" McGraw-Hill Books; 1971; pp. 447453; (linear transformer reflected impedance)
4. FCC, "Notice of Proposed Rule Making," Docket 20780, adopted Apr. 14, 1976, (Proposed regulation)
5. Monticelli, Dennis M. and Michael E. Wright; "A Carrier Current Transceiver IC for Data Transmission Over the AC Power Lines;" IEEE J. Solid-State Circuits; vol. SC-17; Dec. 1982; pp. 1158-1165; (LM1893 circuit description)
6. Lee, Mitchell; "A New Carrier Current Transceiver IC;" IEEE Trans. on Consumer Electronics; vol. CE-28; Aug. 1982; pp. 409-414; (Application of LM1893)

## LM1921 1 Amp Industrial Switch

## General Description

The LM1921 Relay Driver incorporates an integrated power PNP transistor as the main driving element. The advantages of this over previous integrated circuits employing NPN power elements are several. Greater output voltages are available off the same supply for driving grounded loads; typically 4.5 volts for a 500 mA load from a 5.0 volt supply. The output can swing below ground potential up to 57 volts negative with respect to the positive power supply. This can be used to facilitate rapid decay times in inductive loads. Also, the IC is immune to negative supply voltages or transients. The inherent Safe Operating Area of the lateral PNP allows use of the IC as a bulb driver or for capacitive loads. Familiar integrated circuit features such as short circuit protection and thermal shutdown are also provided. The input voltage threshold levels are designed to be TTL, CMOS, and LSTTL compatible over the entire operating temperature range. If several drivers are used in a system, their inputs and/or outputs may be combined and wired together if their supply voltages are also common.

## Features

- 1 Amp output drive
- Load connected to ground

■ Low input-output voltage differential

- +60 volt positive transient protection
- -50 volt negative transient protection
- Automotive reverse battery protection
- Short circuit proof
- Internal thermal overload protection
- Unclamped output for fast decay times
- TTL, LSTTL, CMOS compatible input
- Plastic TO-220 package
- $100 \%$ electrical burn-in


## Applications

- Relays
- Solenoids
- Valves
- Motors
- Lamps
- Heaters


## Typical Application Circuit



FIGURE 1. Test and Application Circuit

## Connection Diagram



| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ | Internal Power Dissipation Operating Temperature Range | Internally Limited $-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ |
| Distributors for availability and specifications. | Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Input Voltage | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Range ${ }^{\text {a }}$ 26V |  |  |
| Overvoltage Protection (100 ms $) \quad-50 \mathrm{~V}$ to +60 V | Lead Temp. (Soldering, 10 seconds) | $230^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{C C}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=500 \mathrm{~mA}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{I N}=2 \mathrm{~V}\right.$, unless otherwise specified.)

| Parameter | Conditions | Typ | Tested Limits (Note 1) |  | Design Limits (Note 2) |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| Supply Voltage Operational Survival Transient | $100 \mathrm{~ms}, 1 \%$ Duty Cycle |  | $\begin{aligned} & 4.75 \\ & -15 \\ & -50 \end{aligned}$ | $\begin{aligned} & 26 \\ & 60 \end{aligned}$ | 6 | 24 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \mathrm{DC} \\ \mathrm{~V} \end{gathered}$ |
| Supply Current $\begin{aligned} & V_{I N}=0 \\ & V_{I N}=2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA} \\ & \mathrm{I}_{0}=250 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{O}}=500 \mathrm{~mA} \\ & \mathrm{I}_{0}=1 \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0.6 \\ 6 \\ 285 \\ 575 \\ 1.3 \end{gathered}$ |  | $\begin{gathered} 10 \\ 350 \\ 700 \\ 1.5 \\ \hline \end{gathered}$ |  | 1.5 | mA <br> mA <br> mA <br> mA <br> A |
| Input to Output Voltage Drop | $\begin{aligned} & \mathrm{I}_{0}=500 \mathrm{~mA} \\ & \mathrm{I}_{0}=1 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1.0 \\ & \hline \end{aligned}$ |  | 0.8 |  |  | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Short Circuit Current | $6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}} \leq 24 \mathrm{~V}$ | 1.4 | 1.0 | 2.0 | . 75 | 3.0 | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \\ & \hline \end{aligned}$ |
| Output Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0$ | 0.1 |  |  |  | 50 | $\mu \mathrm{A}$ |
| Input Voltage Threshhold | $6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 24 \mathrm{~V}$ | 1.3 | 0.8 | 2.0 | 0.8 | 2.0 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current |  | 15 | 10 | 30 |  |  | $\mu \mathrm{A}$ |
| Overvoltage Shutdown |  | 32 |  |  | 26 | 36 | V |
| Thermal Resistance junction-case case-ambient | $\begin{aligned} & \theta \mathrm{jc} \\ & \theta \mathrm{ca} \end{aligned}$ | $\begin{gathered} 3 \\ 50 \\ \hline \end{gathered}$ |  |  |  |  | $\begin{aligned} & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| Inductive Clamp Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0, \mathrm{I}_{0}=100 \mathrm{~mA}$ | -60 |  |  | -120 | -45 | V |
| Fault Conditions <br> Output Current Input Floating Ground Floating Reverse Voltage Reverse Transient Overvoltage Supply Current | Pin 5 Open <br> Pin 3 \& Pin 4 Open $\begin{aligned} & V_{C C}=-15 \mathrm{~V} \\ & V_{C C}=-50 \mathrm{~V} \\ & V_{C C}=+60 \mathrm{~V} \end{aligned}$ <br> Pin 1 \& Pin 2 Short, No load | $\begin{gathered} 0.1 \\ 0.1 \\ -0.01 \\ -100 \\ 0.01 \\ 10 \\ \hline \end{gathered}$ |  |  | -1 | $\begin{gathered} 50 \\ 50 \\ \\ 1 \\ 40 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA |

Note 1: Guaranteed and $100 \%$ production tested.
Note 2: Guaranteed, not necessarily $100 \%$ production tested. Not used to calculate outgoing $A Q L$. Limits are for the temperature range of $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq 150^{\circ} \mathrm{C}$.

## Typical Performance Characteristics



TL/H/5271-3
 OUTPUT CURRENT (mA)

TL/H/5271-6
Input Current vs. Junction Temperature



TL/H/5271-4


TL/H/5271-5

## Maximum Power

Dissipation (TO-220)
 TL/H/5271-8

Input Current vs. Input Voltage


## Equivalent Block Diagram



FIGURE 1


เZ6LW7

## Application Hints

## HIGH CURRENT OUTPUT

The 1 Amp output is fault protected against overvoltage. If the supply voltage rises above approximately 30 volts, the output will automatically shut down. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. The 1921 will survive transients and DC voltages up to 60 volts on the supply. The output remains off during this time, independent of the state of the input logic voltage. This protects the load. The high current output is also protected against short circuits to either ground or supply voltage. Standard thermal shutdown circuits are employed to protect the 1921 from over heating.

## FLYBACK RESPONSE

Since the 1921 is designed to drive inductive as well as any other type of load, inductive kickback can be expected whenever the output changes state from on to off (see waveforms on Figure 1). The driver output was left unclamped since it is often desirable in many systems to achieve a very rapid decay in the load current. In applications where this is not true, such as in Figure 2, a simple external diode clamp will suffice. In this application, the integrated current in the inductive load is controlled by varying the duty cycle of the input to the driver IC. This technique achieves response characteristics that are desirable for certain automotive transmission solenoids, for example.
For applications requiring a rapid controlled decay in the solenoid current, such as fuel injector drivers, an external zener and diode can be used as in Figure 3. The voltage rating of the zener should be such that it breaks down before the output of the LM1921. The minimum output breakdown voltage of the IC output is rated at -57 volts with respect to the supply voltage. Thus, on a 12 volt supply, the


FIGURE 2. Diode Clamp
combined zener and diode breakdown should be less than 45 volts.
The LM1921 can be used alone as a simple relay or solenoid driver where a rapid decay of the load current is desired, but the exact rate of decay is not critical to the system. If the output is unclamped as in Figure 1, and the load is inductive enough, the negative flyback transient will cause the output of the IC to breakdown and behave similarly to a zener clamp. Relying upon the IC breakdown is practical, and will not damage or degrade the IC in any way. There are two considerations that must be accounted for when the driver is operated in this mode. The IC breakdown voltage is process and lot dependent. Clamp voltages ranging from -60 to -120 volts (with respect to the supply voltage) will be encountered over time on different devices. This is not at all critical in most applications. An important consideration, however, is the additional heat dissipated in the IC as a result. This must be added to normal device dissipation when considering junction temperatures and heat sinking requirements. Worst case for the additional dissipation can be approximated as:

$$
\text { Additional } P_{D}=I^{2} \times L \times f \text { (Watts) }
$$

where: $\quad I=$ peak solenoid current (Amps)
$\mathrm{L}=$ solenoid inductance (Henries)
$f=$ maximum frequency input signal $(\mathrm{Hz})$
For solenoids where the inductance is less than ten millihenries, the additional power dissipation can be ignored.
Overshoot, undershoot, and ringing can occur on certain loads. The simple solution is to lower the $Q$ of the load by the addition of a resistor in parallel or series with the load. A value that draws one tenth of the current or DC voltage of the load is usually sufficient.


FIGURE 3
Zener clamp for rapid controlled current decay

National

## LM1946 Over／Under Current Limit Diagnostic Circuit

## General Description

The LM1946 provides the industrial or automotive system designer with over or under current limit detection superior to that of ordinary transistor or comparator－based circuits．
Applications include lamp fault detection，motor stall detec－ tion，and power supply bus monitoring．
Each of the five independent comparators can be used to monitor a separate load as either an over current or under current limit detector．Two comparators monitoring a single load can function as a current window monitor．
Current is sensed by monitoring the voltage drop across the wiring harness，pc board trace，or external sense resistor that feeds the load．
Provisions for compensating the user set limits for wiring harness resistance variations over temperature and supply voltage variations are also available．
When a limit is reached in one of the comparators，it turns on its output which can drive an external LED or microproc－ essor．
One side of the load can be grounded（not possible with ordinary comparator designs），which is important for auto－ motive systems．

## Typical Application Circuit—Lamp Fault Detector（ $\left.{ }_{(L}>1 \mathrm{~A}\right)$



TL／H／8707－2

## Features

四 Five independent comparators
凹 Capable of 30 mA per output
a Low power drain
© User set input threshold voltages
\＆Reverse battery protection
（60V load dump protection on supply and all inputs
a Input common mode range exceeds $V_{C C}$
国 Short circuit protection
（1）Thermal overload protection
－Prove－out test pin
$\pm$ Available in plastic DIP and SO packages

FIGURE 1

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage (VCC and Input Pins)
Survival Voltage ( $T \leq 100 \mathrm{~ms}$ ) $\quad-50 \mathrm{~V}$ to +60 V
Operational Voltage 26V

| Internal Power Dissipation (Note 1) | Internally Limited |
| :--- | ---: |
| Output Short Circuit to Ground or $\mathrm{V}_{\mathrm{CC}}$ | Continuous |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $+230^{\circ} \mathrm{C}$ |

Electrical Characteristics $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$, Iset $=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current | All Outputs "Off" |  | 1.40 | 3.00 | $\mathrm{mA}_{\mathrm{dc}}$ |
| Reference Voltage | $\mathrm{I}_{\text {ref }}=10 \mu \mathrm{~A}$ | 5.8 | 6.4 | 7.0 | $\mathrm{V}_{\mathrm{dc}}$ |
| Reference Voltage Line Regulation | $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}, \mathrm{I}_{\text {ref }}=10 \mu \mathrm{~A}$ |  | $\pm 5$ | $\pm 50$ | $m V_{\text {dc }}$ |
| Iset Voltage | Iset $=20 \mu \mathrm{~A}$ | 1.20 | 1.40 | 1.60 | $\mathrm{V}_{\mathrm{dc}}$ |
| Input Offset Voltage | At Output Switch Point. $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 16 \mathrm{~V}$ |  | $\pm 1.0$ | $\pm 5.0$ | $m V_{\text {dc }}$ |
| Input Offset Current | $\mathrm{I}_{\mathrm{IN}(+)}-\mathrm{I}_{\mathrm{IN}(-), 9 \mathrm{l}} \leq \mathrm{V}_{\mathrm{CM}} \leq 16 \mathrm{~V}$ |  | $\pm 0.10$ | $\pm 1.00$ | $\mu A_{d c}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{IN}(+)}$ or $\mathrm{I} \mathrm{IN}(-), 9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 16 \mathrm{~V}$ | 18.00 | 20.00 | 22.00 | $\mu \mathrm{A}_{\mathrm{dc}}$ |
| Input Common Mode Voltage Range |  | 4.00 |  | 26.0 | $\mathrm{V}_{\mathrm{dc}}$ |
| Maximum Positive Input Transient | Either Input. $T \leq 100 \mathrm{~ms}$ | 60 | 70 |  | V |
| Maximum Negative Input Transient | Either Input. T $\leq 100 \mathrm{~ms}$ | -50 | -60 |  | V |
| Output Saturation | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}, 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$ |  | 0.80 | 1.00 | $V_{\text {dc }}$ |
| Voltage | $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}, 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$ |  | 1.00 | 1.20 | $V_{\text {dc }}$ |
| Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}_{\mathrm{dc}}$, Comparator "ON" | 30 | 45 | 120.0 | $m A_{d c}$ |
| Output Leakage Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}_{\mathrm{dc}}$. Comparator "Off" |  | 0.01 | 1.00 | $\mu \mathrm{A}_{\text {dc }}$ |
| Test Threshold Voltage | At Switch Point on Any Output $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ (Note 2) | 0.80 | 1.25 | 2.00 | $V_{\text {dc }}$ |
| Test Threshold Current |  |  | 0.2 |  | $\mu \mathrm{A}_{\text {dc }}$ |

Note 1: Thermal resistance from junction to ambient is typically $53^{\circ} \mathrm{C} / \mathrm{W}$ for LM1946 (board mounting).
Note 2: The test pin is an active high input, i.e. all five will be forced high when this pin is driven high.

## Connection Diagram

## LM1946





Order Number LM1946N
See NS Package Number N20A

## Typical Test Circuit



Simplified Comparator Schematic


Typical Performance Characteristics (Continued)




## Application Hints

## THEORY OF OPERATION: UNDER-CURRENT LIMIT DETECTOR



TL/H/8707-6
Lamp Fault Detector
FIGURE 3. Equivalent Automotive Lamp Circuit
The diagram of Figure 3 represents the typical lamp circuit found in most automobiles. Switch S1 represents a dashboard switch, discrete power device, relay and/or flasher circuit used for turn signals. Sense resistor $\mathrm{R}_{\mathrm{s}}$ can be an actual circuit component (such as a $0.1 \Omega 1 \mathrm{~W}$ carbon resistor) or it can represent the resistance of some or all of the wiring harness. The load, represented here as a single bulb, can just as easily be two or more bulbs in parallel, such as front and rear parking lights, or left and right highbeams, etc.
One of the easiest methods to electronically monitor proper bulb operation is to sense the voltage developed across $R_{S}$ by the bulb current $I_{L}$. If a fault occurs, due to an open bulb filament, the load current and sense voltage, $\mathrm{V}_{\mathrm{S}}$, drop to zero (or to half their former values in the case of two bulbs wired in parallel). A comparator type circuit can then monitor this sense voltage, and alert the system or system user (e.g. power an LED) if this sense voltage drops below a predetermined level (defined as the threshold voltage).
Typical sense voltages range from tens to hundreds of millivolts. Not only does this sense voltage vary nonlinearly with the battery voltage, it may vary significantly with ambient temperature depending on the temperature coefficient (TC) of the sense resistor or wiring harness. Since these nonlinear characteristics can vary from system to system, and sometimes even within a single system, provisions must be made to accommodate them. There are two general methodologies to accomplish this.
The first method uses only one bulb per monitoring circuit. A sense resistor is selected to give $50-100 \mathrm{mV}$ of sense voltage in an operational circuit, and a comparator threshold detecting voltage of approximately 10 mV is set. Even if component tolerances, battery line variations, and temperature coefficients cause the sense voltage to vary $3: 1$ or more, circuit operation will not be affected.
The second method must be used if two or more bulbs are wired in parallel and it is necessary to detect if any single lamp fails. This is often desirable as it reduces the number of comparators and displays and system cost by at least a factor of two. In this case, the sense voltage will drop by only half (or less) of it's original value. For example, a nominal 100 mV drop across the sense resistor will drop to 50 mV if one of two bulbs fail. Therefore, a threshold detection voltage between 50 and 100 mV is required (since a

10 mV threshold would alert the system only if both bulbs failed). Yet a fixed threshold of 75 mV may not work if the nominal 100 mV sense voltage can vary 3:1 due to the factors mentioned earlier. What is required is a comparator with a threshold-detecting voltage that tracks the nominal sense voltage as battery line and ambient temperature change. Thus, while the sense voltage may nominally be anywhere from 50 to 150 mV , the threshold voltage will always be roughly $75 \%$ of it, or 37 mV to 112 mV , and will detect the failure of either of two bulbs.

The LM1946 integrated circuit contains five comparators especially designed for lamp monitoring requirements. Since all lamps in a system share the same battery voltage and ambient temperature, accommodations for these variations need to be made only once at the IC, and each threshold of the five comparators then tracks these variations.

## SETTING THE COMPARATOR THRESHOLD VOLTAGE

The comparator threshold voltage at which the comparator output changes state is user-set in order to accommodate the many possible system designs. The input bias currents are purposely high to accomplish this, and are each equal to the user-set current into the Iset pin (more on this later). Typically around $20 \mu \mathrm{~A}$, the effect of this across the sense resistor, $\mathrm{R}_{\mathrm{S}}$ compared to a typical load measured in amps is negligible and can be ignored. However, when resistors R1 and R2 (Figure 5) are added to the circuit a shift in the threshold voltage is effected. This occurs since each input has been affected by different IR drops. The LM1946 comparator behaves like any other comparator in that the output switches when the input voltage at the IC pins is zero millivolts (ignoring offset voltage for the moment). If the output therefore has just switched states due to just the right threshold voltage across the sense resistor, then the sum of voltages around the resistor loop should equal zero:


TL/H/8707-9
Vthrshld $=\operatorname{Iset}(\mathrm{R} 1-\mathrm{R} 2)$
FIGURE 4. Input Bias Current
Vthrshld + Iset • R2 - Voffset - Iset • R1 = 0
Assuming Voffset $\ll$ Vthrshld:

$$
\begin{aligned}
& \text { Vthrshld }=\text { Iset } \bullet R 1-\text { Iset } \bullet \text { R2 } \\
& \text { Vthrshld }=\text { Iset (R1 - R2) }
\end{aligned}
$$

## Application Hints (Continued)

Typical values are:

$$
\begin{aligned}
& \text { R1 }=6.2 \mathrm{k} \pm 5 \% \\
& \text { R2 }=1.2 \mathrm{k} \pm 5 \% \\
& \text { Iset }=20 \mu \mathrm{~A} @ 25^{\circ} \mathrm{C} \\
& \text { Vthrshld }=20 \mu \mathrm{~A}(6.2 \mathrm{k}-1.2 \mathrm{k})=100 \mathrm{mV}
\end{aligned}
$$

For values of sense voltages greater than 100 mV , the comparator output is off (low). Sense voltages less than 100 mV turn the output on (high).
It's also important that the output of the comparator be in the "off" state when the inputs are taken to ground, i.e. S1 is opened and the light is turned "off". The input section of LM1946 has been designed to turn "off" when the inputs are grounded and therefore not deliver an erroneous bulb out indication. The comparator is only activated when the inputs are above ground by at least 3 V .
R1 and R2 are necessary for another reason. These resistors protect the input terminals of the IC from the many transients in an automobile found on the battery line, some of which can exceed a thousand volts for a few microseconds. A minimum value of approximately $1 \mathrm{k} \Omega$ is therefore recommended.

## COMPENSATING FOR BATTERY VOLTAGE

The current through a typical automotive lamp, whether a headlight or dashboard illumination lamp, will vary as battery voltage changes. The change, however, is nonlinear. Doubling the battery voltage does not double the lamp current.


TL/H/8707-21
FIGURE 5
This occurs since a higher voltage will heat the filament more, increasing its resistance and allowing less current to flow than expected. Figure 6 shows this effect. A best fit straight line over the normal battery range of 9 V to 16 V for this particular example can be given by:

$$
I_{\mathrm{L}}(\mathrm{Amps})=0.62+0.069 \bullet \text { Vbattery }
$$



TL/H/8707-10

$$
\begin{gathered}
\text { Iset }=\frac{V_{C C}-1.2}{R 3}+\frac{V_{\text {ref }}-1.2}{R 4} \\
I \text { set }=\frac{V_{C C}}{R 3}+\frac{V_{\text {ref }}}{R 4}-1.2\left(\frac{1}{R 3}+\frac{1}{R 4}\right) \\
\text { FIGURE } 6
\end{gathered}
$$

Thus, in actual use, the LM1946/1947 threshold voltages should track the variations in bulb current with respect to battery voltage. To accomplish this, Iset should have a component that varies with the battery. As shown in the LM1946 circuit schematic of Figure 18, the Iset pin is two diode drops above ground, or appoximately 1.2 V . A resistor from this pin to the 6.5 V reference sets the fixed component of Iset; a resistor to the battery line sets the variable component. Thus, the best fit straight line in Figure 5 can be realized exactly with only two resistors. The result is shown in Figure 6, giving a nominal Iset of $20 \mu \mathrm{~A}$ that tracks the bulb current as supply varies from 9 V to 16 V . The graph of Figure 7 shows the final result comparing a typical sense voltage across Rs with the comparator threshold voltage as the supply varies.

## COMPENSATING FOR AMBIENT TEMPERATURE VARIATION

If the sense resistors used in a system are perfect components with no temperature coefficient, then the compensation to be subsequenty detailed here is unnecessary. However, resistors of the very small values usually required in a lamp outage system are sometimes difficult or expensive to acquire. A convenient alternative is the wiring harness, a length of wire, or even a trace on a printed circuit board. All of these are of copper material and therefore can vary by as much as $3900 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The LM1946 has been designed to accommodate a wide range of temperature compensation techniques. If the Iset current is designed to increase or decrease with temperature, nearly any temperature coefficient can be produced in the threshold voltage of the four input pairs.


FIGURE 7

## Application Hints (Continued)

One solution is to use a low cost thermistor in conjunction with some low-TC resistors (see Figure 8).
There are three fixed resistors and one thermistor. This is an NTC thermistor, since it has a negative temperature coefficient. This is what is required in order to have Iset increase as the temperature rises. The data sheet with the thermistor described a number of ways to establish different final TC's. The thermistor itself has a very large TC which is somewhat difficult to describe mathematically. But, if it is used with some other fixed resistors, such as Rmin and Rmax, definite end point limits can be established and an

approximate staight line TC generated. See Figure 9 for a graphic representation of the ideal calculated values of Iset and the actual measured values generated. Notice that there is very close agreement between the two graphs. The circuit actaully creates an S-shaped curve around the ideal.
The low-cost thermistor is available from Keystone and is listed as follows: RL2008-52.3K-155-D1.

## OVER-CURRENT LIMIT DETECTOR

Other applications include an over-current detector, as shown in Figure 10. The load represented here can be either a single component or an entire system. Resistors R3

Thermistor
Keystone:
RL2008-52.3K-155-D1
100 k @ $25^{\circ} \mathrm{C}$

FIGURE 8. Thermistor/Resistor Network


TL/H/8707-12
FIGURE 9. Iset vs Temperature with Figure 8 Circuit

## Application Hints (Continued)



TL/H/8707-7
FIGURE 10. Using the LM1946 as an Over-Current Limit Detector
and R4 again allow the system designer to tailor the threshold limit to the $\mathrm{V} / \mathrm{I}$ characteristics of each particular system. The input threshold voltage is determined by, and directly proportional to, Iset into pin 20. R3, from the on-chip reference voltage, provides a current and threshold that is independent of the supply voltage, $\mathrm{V}_{\mathrm{C}}$. R4 provides a current directly proportional to supply. These resistors allow thresholds to be either independent of, or directly proportional to supply voltage, or anything in between. For example, the values in Figure 10 are tailored to match the V/I characteristics of the bulb filament used in earlier examples. However, if the load had purely resistive characteristics, Iset and the threshold would be set with R4 only, eliminating R3. Likewise, if the load current was independent of supply, such as in many systems powered by a voltage regulator, Iset would be better set by R3 only, eliminating R4. Further details on this and how to handle variations with ambient temperature with resistor and thermistor combinations are discussed in detail in previous sections. Compensation for temperature variations, however, is rarely necessary since short circuit or over-current values are usually much greater than the nominal value. For example, if the load in Figure 10 represented a DC motor, the circuit could be used to detect the motor stall condition. Stall current through the sense resistor, Rs, would typically be five times the nominal running current. By setting the threshold at three times the nominal current value, enough margin exists that minor variations due to temperature can be ignored. The variation in stall current due to battery or supply voltage can be significant, however. Being approximately proportional, Iset would best be set in this case by R4 only.

## WINDOW DETECTOR

The availability of more than one comparator per IC allows many other applications. One is the current sense window detector. Many times it is useful to know that a certain current is within both an upper and lower limit. Using two of the LM1946 comparators and the circuit of Figure 11 will accomplish this. In this particular case, high and low limits
are approximately $3 A$ and $1 A$ respectively. The outputs can be kept separate or wired-or, as shown, to a single output load as a simple out-of-bounds detector.


FIGURE 11. Current Limit Window Detector

## COMPARATOR INPUT STAGE

The LM1946 IC consists of five specially designed comparator input circuits to monitor the IR drop across the wiring harness or the sense resistor between the battery and the light bulb. These comparators have been designed to accommodate a wide range of input signals without damage to the IC or the load circuitry. The inputs can easily withstand a common mode voltage above the positive supply since the inputs are the emitters of two matched PNP devices (see Figure 12). This is vital in a system which must operate in the conditions present under the hood of an automobile. The inputs can also survive when taken well below ground. If a negative voltage is present at the inputs of the comparator, the two emitter-base PNP junctions become reverse biased and block any current flow in or out of the device.

## Application Hints (Continued)




TL/H/8707-14
FIGURE 14

## TEST/RESET PIN

The test pin is a high impedance logic input. Forcing this pin high ( $\geq 2 \mathrm{~V}$ ) forces all four comparator outputs on. This is used to test the indicator LED display (or other output load). The usual application circuit connects this pin to the ignition crank line. During engine crank, therefore, the LM1946 output display will light, similar to the usual dashboard indicators. The test pin was designed to operate with the usual transient voltages found on the crank line as long as a limiting resistor (e.g. 30k) separates them (Figure 1).
The test pin will also reset any comparator outputs that have been latched or delayed in the high state (see next section). This occurs on the falling edge of the test input signal. The minimum pulse width to guarantee reset is dependent on largest capacitor connected to any control pin:


FIGURE 15

## Application Hints (Continued)

## MORE NOISE FILTERING

The current flowing through the sense resistor and certain loads can sometimes be very noisy, particularly when the load is a DC motor, or switching supply. Large amounts of noise on the supply line can also cause problems when threshold voltages are set to very small values. In these cases, while the average current level may remain well below the threshold trip point, noise peaks may exceed it. A LED display could then flicker or appear dimly lit, or excessive software routines and processor time may be required for a $\mu \mathrm{P}$ to disregard such noise. Noise transients can be particularly annoying in application circuits employing the output latch, as a sufficient noise spike will erroneously trip the output and require resetting the circuit. While a capacitor on the control pin can be effective for the infrequent noise transient (see "Control Pin" section) such as during powerup, it is much less effective for suppressing other types of noise. This occurs because C 1 charges and discharges at different rates, typically a $50: 1$ ratio. A regularly occurring noise pulse would eventually "pump up" C1 to 1.2 V and trigger the output. Often such noise must be filtered directly at the inputs, using the input resistors R1 and R2 and a capacitor. Care must be taken, however, that such a filter will not cause an erroneous output state upon power-up or whenever switch S1 is closed. The most effective general methodology to achieve this is to split the resistor in the positive input lead into two resistor values and connect a capacitor from here to the negative input. For example, the 1.2k resistor R2 of Figure 1 could be replaced with 3.9k and 1.2k resistors as shown in Figure 16a (R1 increasing from 6.2 k to 10 k to compensate). The value of capacitor C 2 depends upon the degree of filtering required, the amount of noise present, and the response times desired. The choice of values for the new resistors is almost arbitrary. Generally the larger value is attached to the sense resistor for better decoupling. The smaller value must be large enough so that the $D C$ voltage across it upon power-up exceeds the maximum offset voltage expected of the comparator (i.e. Iset*R2b>5.0mV). It is this requirement that guarantees that the output will not be in an erroneous high state upon power-up or whenever S 1 is closed. (Should this feature be unnecessary to a particular application circuit, the methodology described can be replaced with a simple capacitor across the comparator input pins).

For extremely severe cases, additional filter stages can be cascaded at the inputs (see Figure 17). Since the input bias currents of the comparator are equal at the input threshold level, the voltage drops across the 1 k resistors cancel and do not affect the DC operation of the circuit (ignoring resistor match tolerance and los). If an application circuit is noisy enough to require such an elaborate filter, then ferrite beads, shown here as L1 and L2, will also probably help.


TL/H/8707-16
a. Open-Circuit Detector


TL/H/8707-17
b. Short-Circuit Detector

FIGURE 16. Input Noise Filters for Various Application Circuits


TL/H/8707-18
FIGURE 17. Additional Noise Filters


National Semiconductor Corporation

## LM1949 Injector Drive Controller

## General Description

The LM1949 linear integrated circuit serves as an excellent control of fuel injector drive circuitry in modern automotive systems. The IC is designed to control an external power NPN Darlington transistor that drives the high current injector solenoid. The current required to open a solenoid is several times greater than the current necessary to merely hold it open; therefore, the LM1949, by directly sensing the actual solenoid current, initially saturates the driver until the "peak" injector current is four times that of the idle or "holding" current (Figure 3-Figure 7). This guarantees opening of the injector. The current is then automatically reduced to the sufficient holding level for the duration of the input pulse. In this way, the total power consumed by the system is dramatically reduced. Also, a higher degree of correlation of fuel to the input voltage pulse (or duty cycle) is achieved, since opening and closing delays of the solenoid will be reduced.
Normally powered from a $5 \mathrm{~V} \pm 10 \%$ supply, the IC is typically operable over the entire temperature range ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ambient) with supplies as low as 3 volts. This is particularly useful under "cold crank" conditions when the battery voltage may drop low enough to deregulate the 5volt power supply.
The LM1949 is available in the plastic miniDIP, (contact factory for other package options).

## Features

- Low voltage supply (3V-5.5V)
- 22 mA output drive current
- No RFI radiation
- Adaptable to all injector current levels

■ Highly accurate operation

- TTL/CMOS compatible input logic levels
- Short circuit protection
- High impedance input
© Externally set holding current, $\mathrm{I}_{\mathrm{H}}$
ㄸ. Internally set peak current ( $4 \times \mathrm{I}_{\mathrm{H}}$ )
- Externally set time-out
- Can be modified for full switching operation
- Available in plastic 8 -pin miniDIP


## Applications

- Fuel injection
- Throttle body injection
- Solenoid controls
- Air and fluid valves
- DC motor drives


## Typical Application Circuit



TL/H/5062-1
FIGURE 1. Typical Application and Test Circuit
Order Number LM1949N See NS Package Number N08E

## Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. <br> $\begin{array}{lr}\text { Supply Voltage } & \text { 8V } \\ \text { Power Dissipation (Note 1) } & 1235 \mathrm{~mW}\end{array}$

| Input Voltage Range | -0.3 V to $\mathrm{V}_{\mathrm{CC}}$ |
| :--- | ---: |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}\right.$, Figure 1 , unless otherwise specified.)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply Current Off Peak Hold | $\begin{aligned} & V_{1 N}=0 V \\ & \text { Pin } 8=0 V \\ & \text { Pin } 8 \text { Open } \end{aligned}$ |  | $\begin{aligned} & 11 \\ & 28 \\ & 16 \end{aligned}$ | $\begin{aligned} & 23 \\ & 54 \\ & 26 \end{aligned}$ | mA <br> mA <br> mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Input On Level | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.4 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Input Off Level | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 1.35 \\ & 1.15 \end{aligned}$ |  | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Current |  | -25 | 3 | $+25$ | $\mu \mathrm{A}$ |
| lop | Output Current Peak Hold | $\operatorname{Pin} 8=0 V$ <br> Pin 8 Open | $\begin{aligned} & -10 \\ & -1.5 \end{aligned}$ | $\begin{gathered} -22 \\ -5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{S}$ | Output Saturation Voltage | $10 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ |  | 0.2 | 0.4 | V |
| $\begin{aligned} & \mathrm{V}_{\mathrm{p}} \\ & \mathrm{~V}_{\mathrm{H}} \end{aligned}$ | Sense Input Peak Threshold Hold Reference | $V_{C C}=4.75 \mathrm{~V}$ | $\begin{gathered} 350 \\ 88 \\ \hline \end{gathered}$ | $\begin{gathered} 386 \\ 94 \\ \hline \end{gathered}$ | $\begin{aligned} & 415 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| t | Time-out, t | $t \div \mathrm{R}_{T} \mathrm{C}_{T}$ | 90 | 100 | 110 | \% |

NOTE 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $100^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Circuit Waveforms




Typical Performance Characteristics


Normalized Timer Function vs Supply Voltage


Output Current vs Junction Temperature


Supply Current vs Supply Voltage


Sense Input Peak Voltage vs Supply Voltage


Quiescent Supply Current vs Junction Temperature


Input Voltage Thresholds vs Junction Temperature


Output Current vs Supply Voltage


Sense Input Hold Voltage vs Supply Voltage


Quiescent Supply Current vs Junction Temperature


Sense Input Peak Voltage vs Junction Temperature



## Application Hints

The injector driver integrated circuits were designed to be used in conjunction with an external controller. The LM1949 derives its input signal from either a control oriented processor (COPSTM), microprocessor, or some other system. This input signal, in the form of a square wave with a variable duty cycle and/or variable frequency, is applied to Pin 1. In a typical system, input frequency is proportional to engine RPM. Duty cycle is proportional to the engine load. The circuits discussed are suitable for use in either open or closed loop systems. In closed loop systems, the engine exhaust is monitored and the air-to-fuel mixture is varied (via the duty cycle) to maintain a perfect, or stochiometric, ratio.

## INJECTORS

Injectors and solenoids are available in a vast array of sizes and characteristics. Therefore, it is necessary to be able to design a drive system to suit each type of solenoid. The purpose of this section is to enable any system designer to use and modify the LM1949 and associated circuitry to meet the system specifications.
Fuel injectors can usually be modeled by a simple RL circuit. Figure 3 shows such a model for a typical fuel injector. In actual operation, the value of $L_{1}$ will depend upon the status of the solenoid. In other words, $L_{1}$ will change depending


TL/H/5062-6
FIGURE 3. Model of a Typical Fuel Injector
upon whether the solenoid is open or closed. This effect, if pronounced enough, can be a valuable aid in determining the current necessary to open a particular type of injector. The change in inductance manifests itself as a breakpoint in the initial rise of solenoid current. The waveforms on Page 2 at the sense input show this occurring at approximately 130 mV . Thus, the current necessary to overcome the constrictive forces of that particular injector is 1.3 amperes.

## PEAK AND HOLD CURRENTS

The peak and hold currents are determined by the value of the sense resistor R. The driver IC, when initiated by a logic 1 signal at Pin 1, initially drives Darlington transistor $Q_{1}$ into saturation. The injector current will rise exponentially from zero at a rate dependent upon $L_{1}, R_{1}$, the battery volt-
age and the saturation voltage of $Q_{1}$. The drop across the sense resistor is created by the solenoid current, and when this drop reaches the peak threshold level, typically 385 mV , the IC is tripped from the peak state into the hold state. The IC now behaves more as an op amp and drives $Q_{1}$ within a closed loop system to maintain the hold reference voltage, typically 94 mV , across $\mathrm{R}_{\mathrm{s}}$. Once the injector current drops from the peak level to the hold level, it remains there for the duration of the input signal at Pin 1. This mode of operation is preferable when working with solenoids, since the current required to overcome kinetic and constriction forces is often a factor of four or more times the current necessary to hold the injector open. By holding the injector current at one fourth of the peak current, power dissipation in the solenoids and $Q_{1}$ is reduced by at least the same factor.
In the circuit of Figure 1, it was known that the type of injector shown opens when the current exceeds 1.3 amps and closes when the current then falls below 0.3 amps . In order to guarantee injector operation over the life and temperature range of the system, a peak current of approximately 4 amps was chosen. This led to a value of $R_{S}$ of $0.1 \Omega$. Dividing the peak and hold thresholds by this factor gives peak and hold currents through the solenoid of 3.85 amps and 0.94 amps respectively.

Different types of solenoids may require different values of current. The sense resistor R may be changed accordingly. An 8 -amp peak injector would use $R_{S}$ equal to $.05 \Omega$, etc. Note that for large currents above one amp, IR drops within the component leads or printed circuit board may create substantial errors unless appropriate care is taken. The sense input and sense ground leads (Pins 4 and 5 respectively), should be Kelvin connected to Rs. High current should not be allowed to flow through any part of these traces or connections. An easy solution to this problem on double-sided PC boards (without plated-through holes) is to have the high current trace and sense trace attach to the $\mathrm{R}_{\mathrm{S}}$ lead from opposite sides of the board.

## TIMER FUNCTION

The purpose of the timer function is to limit the power dissipated by the injector or solenoid under certain conditions. Specifically, when the battery voltage is low due to engine cranking, or just undercharged, there may not be sufficient voltage available for the injector to achieve the peak current. In the Figure 2 waveforms under the low battery condition, the injector current can be seen to be leveling out at 3

## Timer Function (Continued)

amps, or 1 amp below the normal threshold. Since continuous operation at 3 amps may overheat the injectors, the timer function on the IC will force the transition into the hold state after one time constant (the time constant is equal to $\left.R_{T} C_{T}\right)$. The timer is reset at the end of each input pulse. For systems where the timer function is not needed, it can be disabled by grounding Pin 8. For systems where the initial peak state is not required, (i.e., where the solenoid current rises immediately to the hold level), the timer can be used to disable the peak function. This is done by setting the time constant equal to zero, (i.e., $C_{T}=0$ ). Leaving $R_{T}$ in place is recommended. The timer will then complete its time-out and disable the peak condition before the solenoid current has had a chance to rise above the hold level.
The actual range of the timer in injection systems will probably never vary much from the 3.9 milliseconds shown in Figure 1. However, the actual useful range of the timer extends from microseconds to seconds, depending on the component values chosen. The useful range of $R_{T}$ is approximately 1 k to 240 k . The capacitor $\mathrm{C}_{\mathrm{T}}$ is limited only by stray capacitances for low values and by leakages for large values.
The capacitor reset time at the end of each controller pulse is determined by the supply voltage and the capacitor value. The IC resets the capacitor to an initial voltage ( $\mathrm{V}_{\mathrm{BE}}$ ) by discharging it with a current of approximately 15 mA . Thus, a $0.1 \mu \mathrm{~F}$ cap is reset in approximately $25 \mu \mathrm{~s}$.

## COMPENSATION

Compensation of the error amplifier provides stability for the circuit during the hold state. External compensation (from Pin 2 to Pin 3) allows each design to be tailored for the characteristics of the system and/or type of Darlington power device used. In the vast majority of designs, the value or type of the compensation capacitor is not critical. Values of 100 pF to $0.1 \mu \mathrm{~F}$ work well with the circuit of Figure 1. The value shown of $.01 \mu \mathrm{~F}$ (disc) provides a close optimum in choice between economy, speed, and noise immunity. In some systems, increased phase and gain margin may be acquired by bypassing the collector of $Q_{1}$ to ground with an appropriately rated $0.1 \mu \mathrm{~F}$ capacitor. This is, however, rarely necessary.

## FLYBACK ZENER

The purpose of zener $Z_{1}$ is twofold. Since the load is inductive, a voltage spike is produced at the collector of $Q_{1}$ anytime the injector current is reduced. This occurs at the peak-to-hold transition, (when the current is reduced to one fourth of its peak value), and also at the end of each input pulse, (when the current is reduced to zero). The zener provides a current path for the inductive kickback, limiting the voltage spike to the zener value and preventing $Q_{1}$ from damaging voltage levels. Thus, the rated zener voltage at the system peak current must be less than the guaranteed minimum breakdown of $Q_{1}$. Also, even while $Z_{1}$ is conducting the majority of the injector current during the peak-to-hold transition (see Figure 4), $Q_{1}$ is operating at the hold current level. This fact is easily overlooked and, as described in the following text, can be corrected if necessary. Since the error amplifier in the IC demands 94 mV across $\mathrm{R}_{\mathrm{S}}, Q_{1}$ will be biased to provide exactly that. Thus, the safe operating area (SOA) of $Q_{1}$ must include the hold current with a $V_{C E}$ of $Z_{1}$ volts. For systems where this is not desired, the zener anode may be reconnected to the top of $\mathrm{R}_{\mathrm{S}}$ as shown in Figure 5 . Since the voltage across the sense resistor now accurately portrays the injector current at all times, the error


TL/H/5062-7

## FIGURE 4. Circuit Waveforms

amplifier keeps $Q_{1}$ off until the injector current has decayed to the proper value. The disadvantage of this particular configuration is that the ungrounded zener is more difficult to heat sink if that becomes necessary.
The second purpose of $Z_{1}$ is to provide system transient protection. Automotive systems are susceptible to a vast array of voltage transients on the battery line. Though their duration is usually only milliseconds long, $Q_{1}$ could suffer permanent damage unless buffered by the injector and $Z_{1}$. This is one reason why a zener is preferred over a clamp diode back to the battery line, the other reason being long decay times.


TL/H/5062-8
FIGURE 5. Alternate Configuration for Zener $\mathbf{Z}_{\mathbf{1}}$

## POWER DISSIPATION

The power dissipation of the system shown in Figure 1 is dependent upon several external factors, including the frequency and duty cycle of the input waveform to Pin 1. Calculations are made more difficult since there are many discontinuities and breakpoints in the power waveforms of the various components, most notably at the peak-to-hold transition. Some generalizations can be made for normal operation. For example, in a typical cycle of operation, the majority of dissipation occurs during the hold state. The hold state is usually much longer than the peak state, and in the peak state nearly all power is stored as energy in the magnetic field of the injector, later to be dumped mostly through the zener. While this assumption is less accurate in the case of low battery voltage, it nevertheless gives an unexpectedly accurate set of approximations for general operation.
The following nomenclature refers to Figure 1. Typical values are given in parentheses:
$R_{S} \quad=$ Sense Resistor ( $0.1 \Omega$ )
$\mathrm{V}_{\mathrm{H}} \quad=$ Sense Input Hold Voltage (.094V)
$V_{p} \quad=$ Sense Input Peak Voltage (.385V)
$\mathrm{V}_{\mathrm{Z}} \quad=\mathrm{Z}_{1}$ Zener Breakdown Voltage (33V)
$\mathrm{V}_{\text {BATT }}=$ Battery Voltage (14V)
$\mathrm{L}_{1} \quad=$ Injector Inductance (.002H)
$\mathrm{R}_{1} \quad=$ Injector Resistance ( $1 \Omega$ )
$\mathrm{n} \quad=$ Duty Cycle of Input Voltage of Pin 1 (0 to 1)
$f \quad=$ Frequency of Input ( 10 Hz to 200 Hz )
$Q_{1}$ Power Dissipation:

$$
P_{Q} \approx n \cdot V_{B A T T} \cdot \frac{V_{H}}{R_{S}} \text { Watts }
$$

Zener Dissipation:

$$
P_{Z} \approx V_{Z} \cdot L_{1} \cdot f \cdot \frac{\left(V_{P}^{2}+V_{H}^{2}\right)}{\left(\left(V_{Z}-V_{B A T T}\right) \cdot R_{S}^{2}\right)} \text { Watts }
$$

Injector Dissipation:

$$
P_{1} \approx n \cdot R_{1} \cdot \frac{V_{H^{2}}}{R_{S}{ }^{2}} \text { Watts }
$$

Sense Resistor:

$$
P_{\mathrm{R}} \approx \mathrm{n} \frac{\mathrm{~V}_{\mathrm{H}^{2}}}{R_{\mathrm{S}^{2}}} \text { Watts }
$$

$\mathrm{P}_{\mathrm{R}}$ (worst case) $\approx \mathrm{n} \frac{\mathrm{V}_{\mathrm{P}}{ }^{2}}{\mathrm{R}_{\mathrm{S}}{ }^{2}}$ Watts

## SWITCHING INJECTOR DRIVER CIRCUIT

The power dissipation of the system, and especially of $\mathrm{Q}_{1}$, can be reduced by employing a switching injector driver circuit. Since the injector load is mainly inductive, transistor $Q_{1}$ can be rapidly switched on and off in a manner similar to switching regulators. The solenoid inductance will naturally integrate the voltage to produce the required injector current, while the power consumed by $Q_{1}$ will be reduced. A note of caution: The large amplitude switching voltages that are present on the injector can and do generate a tremendous amount of radio frequency interference (RFI). Because of this, switching circuits are not recommended. The extra cost of shielding can easily exceed the savings of reduced power. In systems where switching circuits are mandatory, extensive field testing is required to guarantee that RFI cannot create problems with engine control or entertainment equipment within the vicinity.

The LM1949 can be easily modified to function as a switcher. Accomplished with the circuit of Figure 7, the only additional components required are two external resistors, $\mathrm{R}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{B}}$. Additionally, the zener needs to be reconnected, as shown, to R. The amount of ripple on the hold current is easily controlled by the resistor ratio of $R_{A}$ to $R_{B}$. $R_{B}$ is kept small so that sense input bias current (typically 0.3 mA ) has negligible effect on $\mathrm{V}_{\mathrm{H}}$. Duty cycle and frequency of oscillation during the hold state are dependent on the injector characteristics, $R_{A}, R_{B}$, and the zener voltage as shown in the following equations.
Hold Current $\approx \frac{V_{H}}{R_{S}}$
Minimum Hold Current $\approx \frac{\left(V_{H}-\frac{R_{B}}{R_{A}} \bullet V_{Z}\right)}{R_{S}}$
Ripple or $\Delta \mathrm{I}$ Hold $\approx \frac{R_{B}}{R_{A}} \cdot V_{Z} \bullet \frac{1}{R_{S}}$
$\mathrm{f}_{\mathrm{o}} \approx \frac{\mathrm{R}_{\mathrm{S}}}{\mathrm{L}_{1}} \cdot \frac{\mathrm{R}_{\mathrm{A}}}{\mathrm{R}_{\mathrm{B}}} \cdot \frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}} \cdot\left(1-\frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}}\right)$
$\mathrm{f}_{\mathrm{o}}=$ Hold State Oscillation Frequency
Duty Cycle of $f_{0} \approx \frac{V_{B A T T}}{V_{Z}}$
Component Power Dissipation
$P_{Q} \approx n \cdot\left(1-\frac{V_{B A T T}}{V_{Z}}\right) \cdot \frac{V_{S A T}}{R_{S}} \cdot V_{H}$
$V_{S A T}=Q_{1}$ Saturation Volt @ $\sim 1$ Amp (1.5V)
$P_{Z} \approx n \cdot \frac{V_{B A T T} \cdot V_{H}}{R_{S}}$
$P_{R A} \approx \frac{V_{B} \bullet V_{Z}}{R_{1}}$
As shown, the power dissipation by $Q_{1}$ in this manner is substantially reduced. Measurements made with a thermocouple on the bench indicated better than a fourfold reduction in power in $Q_{1}$. However, the power dissipation of the zener (which is independent of the zener voltage chosen) is increased over the circuit of Figure 1.


FIGURE 6. Switching Waveforms


TL/H/5062-10

FIGURE 7. Switching Application Circuit

## LM1951 Solid State 1 Amp Switch

## General Description

The LM1951 is a high current，high voltage high side（PNP） switch with a built－in error detection circuit．
The LM1951 is guaranteed to deliver 1 Amp output current and is capable of withstanding up to $\pm 85 \mathrm{~V}$ transients．The built－in error detection provides an error flag output under the following fault conditions：output short to ground or sup－ ply，open load，current limit，overvoltage or thermal shut－ down．The LM1951 will drive all types of resistive or induc－ tive loads．The output has a built－in negative voltage clamp （ $\approx-30 \mathrm{~V}$ ）to provide a quick energy discharge path for inductive loads．The LM1951 features TTL and CMOS com－ patible logic input with hysteresis．Switching times，both turn on and turn off，are $2 \mu \mathrm{~s}\left(\mathrm{C}_{\text {load }}<0.005 \mu \mathrm{~F}\right)$ ．In addition，its quiescent current in the OFF state is typically less than $0.1 \mu \mathrm{~A}$ at room temperature and less than $10 \mu \mathrm{~A}$ over the entire operating temperature and voltage range．
The LM1951 features make it well suited for industrial and automotive applications．

## Features

－ $0.1 \mu \mathrm{~A}$ typical quiescent current（OFF state）
－1．1 Amp output current
－$\pm 85 \mathrm{~V}$ supply voltage transients
－Reverse voltage protection
－Negative output voltage clamp
－Error flag output
－Internal overvoltage shutdown
－Internal thermal shutdown
－Short circuit proof
－High speed switching（up to 50 kHz ）
－Inductive or resistive loads
⿴囗 Low ON resistance（ $1 \Omega$ maximum）
－TTL，CMOS compatible input with hysteresis
－Plastic TO－220 5－lead package
－ESD protected
－ 4.5 V to 26 V operation

## Typical Application Circuit and Connection Diagram



5－Lead TO－220


Order Number LM1951T
See NS Package Number T05A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage

| Operational Voltage |  | $26 \mathrm{~V}_{D C}$ |
| :--- | ---: | ---: |
| Sustained Voltage | $-40 \mathrm{~V}_{D C} \geq \mathrm{V}_{S} \leq 85 \mathrm{~V}_{D C}$ |  |
| Transient Voltage Protection | $\pm 85 \mathrm{~V}$ |  |
| $\left(\tau=100 \mathrm{~ms}, 1 \%\right.$ Duty Cycle, $\left.\mathrm{R}_{S} \geq 10 \Omega\right)$ |  |  |
| Pins 4,5 |  | $26 \mathrm{~V}_{D C}$ |

Power Dissipation (Note 1) Internally Limited

Load Inductance
1H
Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) $\quad-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Maximum Junction Temperature
$150^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .) $230^{\circ} \mathrm{C}$
ESD Tolerance (Note 4): 2000V
$\left(C_{\text {zap }}=100 \mathrm{pF}, \mathrm{R}_{\text {zap }}=1500 \Omega\right)$

## Electrical Characteristics

$V_{S}=12 \mathrm{~V}, \mathrm{I}_{\text {out }}=500 \mathrm{~mA}, \mathrm{C}_{\text {out }}=0.001 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Typical | Tested Limit (Note 2) | Design Limit (Note 3) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | 4.5 |  | $\mathrm{V}_{\text {min }}$ |
| Operational <br> Transient |  |  | 26 |  | $\mathrm{V}_{\text {max }}$ |
|  | $\tau=100 \mathrm{~ms}, 1 \%$ Duty Cycle, $\mathrm{R}_{\mathrm{S}} \geq 10 \Omega$ |  | -85 |  | V |
|  |  |  | 85 |  | V |
| Supply Current | $\mathrm{I}_{\text {out }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=0.8 \mathrm{~V}$ | 0.1 | 10 | 100 | $\mu A_{\text {max }}$ |
|  | $\mathrm{l}_{\text {out }}=250 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}$ | 260 | 270 |  | $\mathrm{mA}_{\text {max }}$ |
|  | $\mathrm{l}_{\text {out }}=600 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}$ | 630 | 650 |  | $\mathrm{mA}_{\text {max }}$ |
|  | $\mathrm{l}_{\text {out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}$ | 1.06 | 1.2 |  | $\mathrm{A}_{\text {max }}$ |
| Voltage Drop$\left(V_{S}-V_{O}\right)$ | $\mathrm{l}_{\text {out }}=600 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}$ | 400 | 600 |  | mV max |
|  |  | 0.7 | 1.0 |  | V |
| Short Circuit Current | $l_{\text {out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}$ | 1.3 | 1.0 |  | $\mathrm{A}_{\text {min }}$ |
|  |  |  | 2.5 |  | $\mathrm{A}_{\text {max }}$ |
| Input Threshold | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 26 \mathrm{~V}$ | 1.4 | 2.0 | 2.0 | $\mathrm{V}_{\text {max }}$ |
|  |  | 1.2 | 0.8 | 0.8 | $\mathrm{V}_{\text {min }}$ |
| Input Current | $0.8 \mathrm{~V} \leq \mathrm{V}_{\text {in }} \leq 5.5 \mathrm{~V}$ | 25 | 50 |  | $\mu \mathrm{A}_{\text {max }}$ |
|  |  |  | 10 |  | $\mu A_{\text {min }}$ |
| Output Clamp | $\mathrm{l}_{\text {out }} \leq 600 \mathrm{~mA}$ | -30 | -40 |  | $\mathrm{V}_{\text {min }}$ |
|  |  |  | -24 |  | $\mathrm{V}_{\text {max }}$ |
| $\begin{array}{ll} \text { Delay } & t_{d}, \text { ON } \\ \text { Time } & t_{d}, \text { OFF } \end{array}$ | $\mathrm{R}_{\text {load }}=20 \Omega, \mathrm{C}_{\text {load }}=0.001 \mu \mathrm{~F}$ | 1 | 3 |  | $\mu \mathrm{S}_{\text {max }}$ |
|  |  | 1 | 3 |  | $\mu \mathrm{S}_{\text {max }}$ |
| Rise Time |  | 1 | 3 |  | $\mu \mathrm{S}_{\text {max }}$ |
| Fall Time |  | 1 | 3 |  | $\mu \mathrm{S}_{\text {max }}$ |
| Error Flag Characteristics Output Voltage <br> Sink Current <br> Output Leakage Current <br> Response Time | Error Condition, Pin 5 Low, Sinking 10 mA | 0.3 | 0.8 |  | $V_{\text {max }}$ |
|  | Error Condition, Pin 500.3V | 10 | 3 |  | $\mathrm{mA}_{\text {min }}$ |
|  | No Error, Pin $5=26 \mathrm{~V}$ | 0.01 | 1 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}, \mathrm{R}_{\text {LOGIC }}=2 \mathrm{k} \Omega, \mathrm{C}_{\text {LOGIC }}=0 \mu \mathrm{~F}$ | 1 |  |  | $\mu \mathrm{s}$ |

Note 1: Thermal resistance without a heatsink for junction-to-case temperature is $3^{\circ} \mathrm{C} / \mathrm{W}$. Thermal resistance case-to-ambient is $50^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Tested Limits are guaranteed and $100 \%$ production tested.
Note 3: Design Limits are guaranteed (but not $100 \%$ production tested) over the operating temperature and supply voltage range. These limits are not used to calculate outgoing quality levels.

Note 4: ESD testing performed per SOP-5-028 requirements.

## Typical Performance Characteristics

## Quiescent Current <br> 




Input Threshold




Voltage Drop




## Error Flag Output Characteristics

## 





Truth Table

| Fault Condition | $\mathrm{V}_{\text {in }}{ }^{*}$ | $\mathrm{V}_{\text {out }}$ | Error Flag |
| :---: | :---: | :---: | :---: |
| Normal | 0 | 0 | 1 |
|  | 1 | 1 | 1 |
| Overvoltage | 0 | 0 | 0 |
|  | 1 | 0 | 0 |
| Thermal Shutdown | 0 | 0 | 0 |
|  | 1 | 0 | 0 |
| $\mathrm{V}_{0}$ Short to GND | 0 | 0 | 1 |
|  | 1 | 0 | 0 |
| $\mathrm{V}_{0}$ Short to $\mathrm{V}_{\text {supply }}$ | 0 | 1 | 0 |
|  | 1 | 1 | 0 |
| Open Load | 0 | 0 | 1 |
|  | 1 | 1 | 0 |
| Current Limit | 0 | 0 | 1 |
|  | 1 | 1 | 0 |

$* 0 \cong 0 \leq \mathrm{V}_{\text {in }} \leq 0.8 \mathrm{~V} \quad 1 \cong 2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{in}} \leq 26 \mathrm{~V}$

## Typical Applications



FIGURE 1. Solenoid Actuated Valve


FIGURE 2. 60A 3-Phase Mercury Displacement Relay


TL/H/9133-6
*Available from Germanium Power Devices, Andover, MA, Tel. (617) 475-5982 FIGURE 3. 25A Switch with Short Circuit Foldback


FIGURE 4. Latching Switch

(OPEN HEATER DETECT)
FIGURE 5. Proportional Temperature Controller with Hysteresis

TL/H/9133-8

Typical Applications (Continued)


TL/H/9133-9
FIGURE 6. DC Motor Driver


FIGURE 7. Over-Voltage Crowbar


| Operation | Switch Type |
| :--- | :--- |
| Empty | Normally Open |
| Fill | Normally Closed |

FIGURE 8. Fluid Level Controller

## Typical Applications (Continued)



TL/H/9133-12
FIGURE 9. Indicator Lamp Driver

## Application Hints

When inductive loads are turned OFF, they produce a negative voltage spike. The LM1951 contains a voltage clamp that limits these spikes to approximately -30V, thus an external clamp is not necessary in most applications.
Loads with an inductance of greater than 1 H , driven to full output current, may damage the clamp simply by exceeding the power capabilities of the LM1951. An LM1951 can dissipate 25 W continuous at $25^{\circ} \mathrm{C}$ ambient when mounted on a large heatsink. If the load current is limited to 800 mA , the sustained spike from an infinitely large inductance can be handled. Sustained spikes produced by higher currents and high inductances will exceed the 25W limit.
For inductances above 1 H , care should be taken to see that the output current does not exceed a value that could damage the clamp. While 800 mA is acceptable for the device running at $25^{\circ} \mathrm{C}$ ambient on a heatsink, derate this current for smaller heatsinks or higher ambient temperatures to limit the junction temperature to $125^{\circ} \mathrm{C}$. Alternatively, an external clamp or resonating capacitor can be added to handle any combination of load inductance, load current, and device temperature. This is especially important if the output current is boosted, such as the application shown in Figure 3. A peak power of 750 W could be developed in the internal clamp if an inductive load is switched without external clamping.
Another case where the clamp's power capability may be exceeded is when driving a solenoid. The inductance of a solenoid is greatest when energized, with the plunger pulled in. As the plunger is pulled out of the solenoid, the inductance goes down. Under certain conditions of high solenoid inductance and fast mechanical time constants, the current may actually increase when the solenoid is turned OFF. Since the energy stored in an inductor cannot change instantaneously, the current must increase to conserve energy when the inductance decreases. This condition is traced by observing the load current with a current probe and storage oscilloscope.
Load capacitances larger than 1 nF will slow rise and fall times. Inductive loads having a capacitive component larger than 1 nF will also exhibit overshoot. Furthermore, ringing
may be evident in a combination inductive/capacitive load, or in an inductive load with supply decoupling capacitors in the range of 100 nF to $1 \mu \mathrm{~F}$. For fast rise and fall times and minimum ringing with inductive loads, a supply decoupling capacitor of 10 nF and an output capacitor of 1 nF is recommended. These should be located as close to the IC pins as possible.
The error flag is an open collector output that pulls low under certain fault conditions. These errors include overvoltage ( $\mathrm{V}_{\mathrm{S}}>26 \mathrm{~V}$ ), overcurrent (IOUT $>1.3 \mathrm{~A}$ ), undercurrent (IOUT $<2 \mathrm{~mA}$ ), output short circuit to ground, output short circuit to supply, and junction temperature greater than $150^{\circ} \mathrm{C}$. By connecting a $2 \mathrm{k} \Omega$ resistor from the error flag output to a 5 V supply a logic output to a microprocessor is provided.
The error flag can give seemingly false indications in a number of situations. Slewing large capacitive loads (>100 nF) can drive the LM1951 into temporary current limit, producing a momentary error indication. Incandescent lamps and DC motors require an inrush current that will also cause a temporary current limit and error indication. Large inductive loads ( $>50 \mathrm{mH}$ ) initially appear as open circuits, falsing the error flag. The error flag pulses for about $1 \mu$ s when any load is turned ON since the output is initially at ground. In microprocessor systems these false indications are easily ignored in software. In discrete logic circuits utilizing a latch at the error flag output, some filtering may be required.
An internal current sink ( $10 \mu \mathrm{~A}$ minimum) is connected to the input, pin 5 . If this pin is left open it is guaranteed to pull low, switching the LM1951 OFF. This characteristic is important under certain fault conditions such as when the control line fails open cirucit.
Although the input threshold has hysteresis, the switch points are derived from a very stable band-gap reference. In many applications, such as Figures 5 and 7, the LM1951 input can replace an extenal reference and comparator.
The input (pin 5 ) is clamped at -0.7 V and includes a series resistance of approximately $30 \mathrm{k} \Omega$. This pin tolerates negative inputs of up to 1 mA without affecting the performance of the chip.

National
Semiconductor
Corporation

## LM1964 Sensor Interface Amplifier

## General Description

The LM1964 is a precision differential amplifier specifically designed for operation in the automotive environment. Gain accuracy is guaranteed over the entire automotive temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ and is factory trimmed prior to package assembly. The input circuitry has been specifically designed to reject common-mode signals as much as 3 V below ground on a single positive power supply. This facilitates the use of sensors which are grounded at the engine block while the LM1964 itself is grounded at chassis potential. An external capacitor sets the maximum operating frequency of the amplifier, thereby filtering high frequency transients. Both inputs are protected against accidental shorting to the battery and against load dump transients. The input impedance is typically $1 \mathrm{M} \Omega$.
The output op amp is capable of driving capacitive loads and is fully protected. Also, internal circuitry has been pro-
vided to detect open circuit conditions on either or both inputs and force the output to a "home" position (a ratio of the external reference voltage).

## Features

■ Normal circuit operation guaranteed with inputs up to 3 V below ground on a single supply

- Gain factory trimmed and guaranteed over temperature ( $\pm 3 \%$ of full-scale from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
- Low power consumption (typically 1 mA )
- Fully protected inputs
- Input open circuit detection
- Operation guaranteed over the entire automotive temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
- Single supply operation


## Schematic and Connection Diagrams



Plastic Chip Carrier Package
*Pins $1,3,4,6,8,9,10,11,13,14,16,18,19$ are

Order Number LM1964V See NS Package Number V20A


Top View

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. |  | Storage Temperature Range | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \end{aligned}$ |
| :---: | :---: | :---: | :---: |
|  |  | Soldering Information Plastic Chip Carrier Package |  |
| CCC Supply Voltage ( $\mathrm{RV}_{\text {CC }}=15 \mathrm{k}$ | $\pm 60 \mathrm{~V}$ |  |  |
| $V_{\text {REF }}$ Supply Voltage | -0.3 V to +6 V | Vapor Phase (60 seconds) | $215^{\circ} \mathrm{C}$ |
| DC Input Voltage (Either Input) | -3 V to +16 V | Infrared (15 seconds) | 220 |
| Input Transients (Note 1) | $\pm 60 \mathrm{~V}$ | See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices. |  |
| Power Dissipation (see Note 6) | 1350 mW |  |  |
| Uutput Short Circuit Dur | Indefinit |  |  |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted

| Parameter | Conditions | (Note 2) |  |  | (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Differential Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{DIF}}=0.5 \mathrm{~V} \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \end{aligned}$ | 4.41 | 4.50 | 4.59 |  |  |  | V/V |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{DIF}}=0.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C} \\ & -3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \end{aligned}$ |  |  |  | 4.36 | 4.50 | 4.64 | V/V |
| Gain Error (Note 5) | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -1 V \leq V_{C M} \leq+1 V \end{aligned}$ | -2 | 0 | 2 |  |  |  | \%/FS |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | -3 | 0 | 3 | \%/FS |
| Differential Input Resistance | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -1 V \leq V_{C M} \leq+1 V \end{aligned}$ | 1.00 | 1.20 |  |  |  |  | $\mathrm{M} \Omega$ |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A}+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | 0.70 | 1.20 |  | $\mathrm{M} \Omega$ |
| Non-Inverting Input Bias Current | $\begin{aligned} & 0 \leq \mathrm{V}_{\mathrm{DIF}} \leq 1 \mathrm{~V} \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.3 | 1.0 |  |  |  | $\mu \mathrm{A}$ |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  |  | 0.3 | 1.5 | $\mu \mathrm{A}$ |
| Inverting Input Bias Current | $\begin{aligned} & 0 \leq V_{D I F} \leq 1 V \\ & -1 V \leq V_{C M} \leq+1 V \end{aligned}$ |  | 45 | 100 |  |  |  | $\mu \mathrm{A}$ |
|  | $\begin{aligned} & 0 V \leq V_{\mathrm{DIF}} \leq 1 \mathrm{~V} \\ & -3 V \leq V_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  | 45 | 150 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CC }}$ Supply Current | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{RV} \mathrm{V}_{\mathrm{CC}}=15 \mathrm{k}$ |  | 300 | 500 |  |  |  | $\mu \mathrm{A}$ |
| $V_{\text {REF }}$ Supply Current | $4.75 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 5.5 \mathrm{~V}$ |  | 0.5 | 1.0 |  |  |  | mA |
| Common-Mode Voltage Range (Note 4) | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | -1 |  | 1 | -3 |  | 1 | V |
| DC Common-Mode Rejection Ratio | $\begin{aligned} & \text { Input Referred } \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIF }}=0.5 \mathrm{~V} \\ & \hline \end{aligned}$ | 50 | 60 |  |  |  |  | dB |
| Open Circuit Output Voltage | One or Both Inputs Open, $-1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V}$ | 0.371 | 0.397 | 0.423 |  |  |  | $X \mathrm{~V}_{\text {REF }}$ |
|  | $\begin{aligned} & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | 0.365 | 0.397 | 0.429 | $X \mathrm{~V}_{\text {REF }}$ |
| Short Circuit Output Current | Output Grounded | 1.0 | 2.7 | 5.0 |  |  |  | mA |
| $\mathrm{V}_{\mathrm{CC}}$ Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, R \mathrm{RV}_{\mathrm{CC}}=15 \mathrm{~K} \\ & \mathrm{~V}_{\text {DIF }}=0.5 \mathrm{~V} \end{aligned}$ | 50 | 65 |  |  |  |  | dB |
| $\mathrm{V}_{\text {REF }}$ Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}_{\mathrm{DC}} \\ & \mathrm{~V}_{\mathrm{DIF}}=0.5 \mathrm{~V} \end{aligned}$ | 60 | 74 |  |  |  |  | dB |

Note 1: This test is performed with a $1000 \Omega$ source impedance.
Note 2: These parameters are guaranteed and $100 \%$ production tested.
Note 3: These parameters will be guaranteed but not $100 \%$ production tested.
Note 4: The LM1964 has been designed to common-mode to -3 V , but production testing is only performed at $\pm 1 \mathrm{~V}$.
Note 5: Gain error is given as a percent of full-scale. Full-scale is defined as 1 V at the input and 4.5 V at the output.
Note 6: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$ the device must be derated based on a maximum junction temperature of $150^{\circ} \mathrm{C}$ and a thermal resistance of $93^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics







Differential Gain vs
Temperature


Typical Performance Characteristics (Continued)


## Test Circuit



National
Semiconductor Corporation

## LM2907/LM2917 Frequency to Voltage Converter

## General Description

The LM2907, LM2917 series are monolithic frequency to voltage converters with a high gain op amp/comparator designed to operate a relay, lamp, or other load when the input frequency reaches or exceeds a selected rate. The tachometer uses a charge pump technique and offers frequency doubling for low ripple, full input protection in two versions (LM2907-8, LM2917-8) and its output swings to ground for a zero frequency input.

## Advantages

- Output swings to ground for zero frequency input
- Easy to use; $\mathrm{V}_{\mathrm{OUT}}=\mathrm{f}_{\mathrm{IN}} \times \mathrm{V}_{\mathrm{CC}} \times \mathrm{R} 1 \times \mathrm{C} 1$
- Only one RC network provides frequency doubling

■ Zener regulator on chip allows accurate and stable frequency to voltage or current conversion (LM2917)

## Features

- Ground referenced tachometer input interfaces directly with variable reluctance magnetic pickups
- Op amp/comparator has floating transistor output
- 50 mA sink or source to operate relays, solenoids, meters, or LEDs
- Frequency doubling for low ripple
- Tachometer has built-in hysteresis with either differential input or ground referenced input
- Built-in zener on LM2917
- $\pm 0.3 \%$ linearity typical
- Ground referenced tachometer is fully protected from damage due to swings above $V_{C C}$ and below ground


## Applications

■ Over/under speed sensing
. Frequency to voltage conversion (tachometer)

- Speedometers
- Breaker point dwell meters
- Hand-held tachometer
- Speed governors
- Cruise control
- Automotive door lock control
- Clutch control
- Horn control
- Touch or sound switches

Block and Connection Diagrams Dual-In-Line and Small Outine Packages, Top Views


Order Number LM2907N-8 See NS Package Number N08E


Order Number LM2907N See NS Package Number N14A


Order Number LM2917N-8 See NS Package Number N08E


TL/H/7942-4
Order Number LM2917M or LM2917N See NS Package Number M14A or N14A

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage | 28 V |
| :---: | :---: |
| Supply Current (Zener Options) | 25 mA |
| Collector Voltage | 28 V |
| Differential Input Voltage |  |
| Tachometer | 28 V |
| Op Amp/Comparator | 28 V |
| Input Voltage Range |  |
| Tachometer LM2907-8, LM2917-8 | $\pm 28 \mathrm{~V}$ |
| LM2907, LM2917 | 0.0 V to +28 V |
| Op Amp/Comparator | 0.0 V to +28 V |

Power Dissipation

| LM2907-8, LM2917-8 | 1200 mW |
| :--- | :--- |
| LM2907-14, LM2917-14 | 1580 mW |

LM2907-14, LM2917-14
$\begin{array}{lr}\text { Operating Temperature Range } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}\end{array}$
Soldering Information Dual-In-Line Package Soldering ( 10 seconds) $260^{\circ} \mathrm{C}$ Small Outline Package Vapor Phase ( 60 seconds) $\quad 215^{\circ} \mathrm{C}$ Infrared (15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see test circuit

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TACHOMETER |  |  |  |  |  |  |
|  | Input Thresholds | $\mathrm{V}_{\mathrm{IN}}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) | $\pm 10$ | $\pm 25$ | $\pm 40$ | mV |
|  | Hysteresis | $\mathrm{V}_{\text {IN }}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) |  | 30 |  | mV |
|  | Offset Voltage LM2907/LM2917 LM2907-8/LM2917-8 | $\mathrm{V}_{\mathrm{IN}}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) |  | $\begin{gathered} 3.5 \\ 5 \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
|  | Input Bias Current | $\mathrm{V}_{\mathrm{IN}}= \pm 50 \mathrm{mV} \mathrm{VC}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Pin 2 | $\mathrm{V}_{\mathrm{IN}}=+125 \mathrm{mV} \mathrm{DC}^{\text {(Note 3) }}$ |  | 8.3 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Pin 2 | $\mathrm{V}_{\mathrm{IN}}=-125 \mathrm{mV} \mathrm{V}_{\text {DC }}$ (Note 3) |  | 2.3 |  | V |
| $\mathrm{I}_{2}, \mathrm{I}_{3}$ | Output Current | $\mathrm{V} 2=\mathrm{V} 3=6.0 \mathrm{~V}$ (Note 4) | 140 | 180 | 240 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{3}$ | Leakage Current | $12=0, \mathrm{~V} 3=0$ |  |  | 0.1 | $\mu \mathrm{A}$ |
| K | Gain Constant | (Note 3) | 0.9 | 1.0 | 1.1 |  |
|  | Linearity | $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}, 5 \mathrm{kHz}, 10 \mathrm{kHz}$ (Note 5) | -1.0 | 0.3 | +1.0 | \% |

OP/AMP COMPARATOR

| $\mathrm{V}_{\text {OS }}$ |  | $\mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ |  | 3 | 10 | mV |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {BIAS }}$ |  | $\mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ |  | 50 | 500 | nA |
|  | Input Common-Mode Voltage |  | 0 |  | $\mathrm{~V}_{\mathrm{CC}}-1.5 \mathrm{~V}$ | V |
|  | Voltage Gain |  |  | 200 |  | $\mathrm{~V} / \mathrm{mV}$ |
|  | Output Sink Current | $\mathrm{V}_{\mathrm{C}}=1.0$ | 40 | 50 |  | mA |
|  | Output Source Current | $\mathrm{V}_{\mathrm{E}}=\mathrm{V}_{\mathrm{CC}}-2.0$ |  | 10 |  | mA |
|  | Saturation Voltage | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  | 0.1 | 0.5 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=20 \mathrm{~mA}$ |  |  | 1.0 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=50 \mathrm{~mA}$ |  | 1.0 | 1.5 | V |

Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=12 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see test circuit (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZENER REGULATOR |  |  |  |  |  |  |
|  | Regulator Voltage | $R_{\text {DROP }}=470 \Omega$ |  | 7.56 |  |  |
|  | Series Resistance |  |  | 10.5 | 15 | $\Omega$ |
|  | Temperature Stability |  |  | +1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
|  | TOTAL SUPPLY CURRENT |  |  | 3.8 | 6 | mA |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $101^{\circ} \mathrm{C} /$ W junction to ambient for LM2907-8 and LM2917-8, and $79^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for LM2907-14 and LM2917-14.
Note 2: Hysteresis is the sum $+V_{T H}-\left(-V_{T H}\right)$, offset voltage is their difference. See test circuit.
Note 3: $\mathrm{V}_{\mathrm{OH}}$ is equal to $3 / 4 \times \mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}_{\mathrm{BE}}, \mathrm{V}_{\mathrm{OL}}$ is equal to $1 / 4 \times \mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}_{\mathrm{BE}}$ therefore $\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{CC}} / 2$. The difference, $\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}$, and the mirror gain, $I_{2} / I_{3}$, are the two factors that cause the tachometer gain constant to vary from 1.0.
Note 4: Be sure when choosing the time constant R1 $\times$ C1 that R1 is such that the maximum anticipated output voltage at pin 3 can be reached with $I_{3} \times R 1$. The maximum value for R1 is limited by the output resistance of pin 3 which is greater than $10 \mathrm{M} \Omega$ typically.
Note 5: Nonlinearity is defined as the deviation of $V_{\text {OUT }}$ (@ pin 3) for $f_{\mathrm{N}}=5 \mathrm{kHz}$ from a straight line defined by the $V_{\text {OUT }} @ 1 \mathrm{kHz}$ and $\mathrm{V}_{\text {OUT }} @ 10 \mathrm{kHz}$. $\mathrm{C} 1=1000 \mathrm{pF}, \mathrm{R} 1=68 \mathrm{k}$ and $\mathrm{C} 2=0.22 \mathrm{mFd}$.

## General Description (Continued)

The op amp/comparator is fully compatible with the tachometer and has a floating transistor as its output. This feature allows either a ground or supply referred load of up to 50 mA . The collector may be taken above $\mathrm{V}_{\mathrm{CC}}$ up to a maximum $\mathrm{V}_{\mathrm{CE}}$ of 28 V .
The two basic configurations offered include an 8-pin device with a ground referenced tachometer input and an internal connection between the tachometer output and the op amp non-inverting input. This version is well suited for single speed or frequency switching or fully buffered frequency to voltage conversion applications.

## Test Circuit and Waveform



TL/H/7942-6

The more versatile configurations provide differential tachometer input and uncommitted op amp inputs. With this version the tachometer input may be floated and the op amp becomes suitable for active filter conditioning of the tachometer output.
Both of these configurations are available with an active shunt regulator connected across the power leads. The regulator clamps the supply such that stable frequency to voltage and frequency to current operations are possible with any supply voltage and a suitable resistor.

Tachometer Input Threshold Measurement


TL/H/7942-7


Tachometer Linearity vs Temperature


Tachometer Input Hysteresis vs Temperature



Tachometer Currents $\mathbf{I}_{2}$ and $\mathrm{I}_{3}$ vs Supply Voltage


Tachometer Linearity vs Temperature


Op Amp Output Transistor Characteristics


Normalized Tachometer Output vs Temperature


Tachometer Currents $\mathrm{I}_{2}$ and $I_{3}$ vs Temperature


Tachometer Linearity vs R1


Op Amp Output Transistor Characteristics


TL/H/7942-5

## Applications Information

The LM2907 series of tachometer circuits is designed for minimum external part count applications and maximum versatility. In order to fully exploit its features and advantages let's examine its theory of operation. The first stage of operation is a differential amplifier driving a positive feedback flip-flop circuit. The input threshold voltage is the amount of differential input voltage at which the output of this stage changes state. Two options (LM2907-8, LM2917-8) have one input internally grounded so that an input signal must swing above and below ground and exceed the input thresholds to produce an output. This is offered specifically for magnetic variable reluctance pickups which typically provide a single-ended ac output. This single input is also fully protected against voltage swings to $\pm 28 \mathrm{~V}$, which are easily attained with these types of pickups.
The differential input options (LM2907, LM2917) give the user the option of setting his own input switching level and still have the hysteresis around that level for excellent noise rejection in any application. Of course in order to allow the inputs to attain common-mode voltages above ground, input protection is removed and neither input should be taken outside the limits of the supply voltage being used. It is very important that an input not go below ground without some resistance in its lead to limit the current that will then flow in the epi-substrate diode.
Following the input stage is the charge pump where the input frequency is converted to a dc voltage. To do this requires one timing capacitor, one output resistor, and an integrating or filter capacitor. When the input stage changes state (due to a suitable zero crossing or differential voltage on the input) the timing capacitor is either charged or discharged linearly between two voltages whose difference is $\mathrm{V}_{\mathrm{CC}} / 2$. Then in one half cycle of the input frequency or a time equal to $1 / 2 \mathrm{f}_{\mathrm{I}}$ the change in charge on the timing capacitor is equal to $\mathrm{V}_{\mathrm{CC}} / 2 \times \mathrm{C} 1$. The average amount of current pumped into or out of the capacitor then is:

$$
\frac{\Delta Q}{T}=i_{C(A V G)}=C 1 \times \frac{V_{C C}}{2} \times\left(2 f_{I N}\right)=V_{C C} \times f_{I N} \times C 1
$$

The output circuit mirrors this current very accurately into the load resistor R1, connected to ground, such that if the pulses of current are integrated with a filter capacitor, then $\mathrm{V}_{\mathrm{O}}=\mathrm{i}_{\mathrm{C}} \times \mathrm{R} 1$, and the total conversion equation becomes:

$$
V_{O}=V_{C C} \times f_{I N} \times C 1 \times R 1 \times K
$$

Where $K$ is the gain constant-typically 1.0.

The size of C 2 is dependent only on the amount of ripple voltage allowable and the required response time.

## CHOOSING R1 AND C1

There are some limitations on the choice of R1 and C1 which should be considered for optimum performance. The timing capacitor also provides internal compensation for the charge pump and should be kept larger than 500 pF for very accurate operation. Smaller values can cause an error current on R1, especially at low temperatures. Several considerations must be met when choosing R1. The output current at pin 3 is internally fixed and therefore $V_{0} / R 1$ must be less than or equal to this value. If R1 is too large, it can become a significant fraction of the output impedance at pin 3 which degrades linearity. Also output ripple voltage must be considered and the size of C2 is affected by R1. An expression that describes the ripple content on pin 3 for a single R1C2 combination is:

$$
V_{\text {RIPPLE }}=\frac{V_{C C}}{2} \times \frac{C 1}{C 2} \times\left(1-\frac{V_{C C} \times f_{I N} \times C 1}{I_{2}}\right) p k-p k
$$

It appears R1 can be chosen independent of ripple, however response time, or the time it takes $\mathrm{V}_{\text {OUT }}$ to stabilize at a new voltage increases as the size of C2 increases, so a compromise between ripple, response time, and linearity must be chosen carefully.
As a final consideration, the maximum attainable input frequency is determined by $\mathrm{V}_{\mathrm{CC}}, \mathrm{C} 1$ and $\mathrm{I}_{2}$ :

$$
f_{M A X}=\frac{l_{2}}{C 1 \times V_{C C}}
$$

## USING ZENER REGULATED OPTIONS (LM2917)

For those applications where an output voltage or current must be obtained independent of supply voltage variations, the LM2917 is offered. The most important consideration in choosing a dropping resistor from the unregulated supply to the device is that the tachometer and op amp circuitry alone require about 3 mA at the voltage level provided by the zener. At low supply voltages there must be some current flowing in the resistor above the 3 mA circuit current to operate the regulator. As an example, if the raw supply varies from 9 V to 16 V , a resistance of $470 \Omega$ will minimize the zener voltage variation to 160 mV . If the resistance goes under $400 \Omega$ or over $600 \Omega$ the zener variation quickly rises above 200 mV for the same input variation.

## Typical Applications



## Zener Regulated Frequency to Voltage Converter




Typical Applications (Continued)
Voltage Driven Meter Indicating Engine RPM $\mathrm{V}_{\mathrm{O}}=\mathbf{6 V}$ @ $\mathbf{4 0 0 \mathrm { Hz } \text { or } 6 0 0 0 \text { ERPM (8 Cylinder Engine) } ) ~}$



Capacitance Meter
$\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}-10 \mathrm{~V}$ for $\mathrm{C}_{\mathrm{x}}=0.01$ to 0.1 mFd

$$
(R=111 k)
$$



Typical Applications (Continued)

100 Cycle Delay Switch


V3 steps up in voltage by the amount $\frac{\mathrm{V}_{\mathrm{CC}} \times \mathrm{C} 1}{\mathrm{C} 2}$
for each complete input cycle ( 2 zero crossings)
Example:
If $\mathrm{C} 2=200 \mathrm{C} 1$ after 100 consecutive input cycles.
$\mathrm{V} 3=1 / 2 \mathrm{VCC}$


TL/H/7942-16

Typical Applications (Continued)
Variable Reluctance Magnetic Pickup Buffer Circuits
Precision two-shot output frequency


Finger Touch or Contact Switch


Flashing LED Indicates Overspeed


Flashing begins when $f_{I N} \geq 100 \mathrm{~Hz}$. Flash rate increases with input frequency increase beyond trip point.

Typical Applications (Continued)
Frequency to Voltage Converter with 2 Pole Butterworth Filter to Reduce Ripple


TL/H/7942-21

Overspeed Latch


Typical Applications (Continued)
Some Frequency Switch Applications May Require Hysteresis in the Comparator Function Which can be Implemented in Several Ways:


TL/H/7942-24




TL/H/7942-26


TL/H/7942-28

Typical Applications (Continued)


TL/H/7942-29

Changing Tachometer Gain Curve or Clamping the Minimum Output Voltage



TL/H/7942-32

Anti-Skid Circuit Functions


$V_{\text {OUT }}$ is proportional to the lower of the two input wheel speeds.
"Select-High" Circuit



TL/H/7942-36
$V_{\text {OUT }}$ is proportional to the higher of the two input wheel speeds.
"Select-Average" Circuit


**This connection made on LM2917 and LM2917-8 only.

## LM3045/LM3046/LM3086 Transistor Arrays

## General Description

The LM3045, LM3046 and LM3086 each consist of five general purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially-connected pair. The transistors are well suited to a wide variety of applications in low power system in the DC through VHF range. They may be used as discrete transistors in conventional circuits however, in addition, they provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. The LM3045 is supplied in a 14-lead cavity dual-in-line package rated for operation over the full military temperature range. The LM3046 and LM3086 are electrically identical to the LM3045 but are supplied in a 14 -lead molded dual-in-line package for applications requiring only a limited temperature range.

## Features

- Two matched pairs of transistors
$V_{\text {BE }}$ matched $\pm 5 \mathrm{mV}$
Input offset current $2 \mu \mathrm{~A}$ max at $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$
- Five general purpose monolithic transistors
- Operation from DC to 120 MHz
- Wide operating current range
- Low noise figure $\quad 3.2 \mathrm{~dB}$ typ at 1 kHz
- Full military
temperature range (LM3045) $\quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Applications

- General use in all types of signal processing systems operating anywhere in the frequency range from DC to VHF
- Custom designed differential amplifiers
- Temperature compensated amplifiers


## Schematic and Connection Diagram



TL/H/7950-1
Top View
Order Number LM3045J, LM3046M, LM3086M, LM3046N or LM3086N See NS Package Number J14A, M14A or N14A

| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  |  |  |  |  |
|  |  |  | LM3046 | 3086 |  |
|  | Each Transistor | Total Package | Each Transistor | Total Package | Units |
| Power Dissipation: |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 300 | 750 | 300 | 750 | mW |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$ |  |  | 300 | 750 | mW |
| $\mathrm{T}_{\mathrm{A}}>55^{\circ} \mathrm{C}$ |  |  | Derat |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | 300 | 750 |  |  | mW |
| $\mathrm{T}_{\mathrm{A}}>75^{\circ} \mathrm{C}$ | Der |  |  |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
| Collector to Emitter Voltage, $\mathrm{V}_{\text {CEO }}$ | 15 |  | 15 |  | V |
| Collector to Base Voltage, $\mathrm{V}_{\text {CBO }}$ | 20 |  | 20 |  | V |
| Collector to Substrate Voltage, $\mathrm{V}_{\mathrm{CIO}}$ (Note 1) | 20 |  | 20 |  | V |
| Emitter to Base Voltage, $\mathrm{V}_{\text {EBO }}$ | 5 |  | 5 |  | V |
| Collector Current, IC | 50 |  | 50 |  | mA |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ | $150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| Soldering Information |  |  |  |  |  |
| Dual-In-Line Package Soldering (10 Sec.) | $260^{\circ} \mathrm{C}$ |  | $260^{\circ} \mathrm{C}$ |  |  |
| Small Outline Package |  |  |  |  |  |
| Vapor Phase (60 Seconds) |  |  | $215^{\circ} \mathrm{C}$ |  |  |
| Infrared (15 Seconds) |  |  | $220^{\circ} \mathrm{C}$ |  |  |
| See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices. |  |  |  |  |  |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameter | Conditions | Limits |  |  | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM3045, LM3046 |  |  | LM3086 |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Collector to Base Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{CBO} \text { ) }}$ | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 20 | 60 |  | 20 | 60 |  | V |
| Collector to Emitter Breakdown Voltage (V) $\mathrm{V}_{\text {(BR)CEO}}$ ) | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 15 | 24 |  | 15 | 24 |  | V |
| Collector to Substrate Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{CIO}}$ ) | $I_{C}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{Cl}}=0$ | 20 | 60 |  | 20 | 60 |  | V |
| Emitter to Base Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \text { EBO }}$ ) | $\mathrm{I}_{\mathrm{E}} 10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{C}}=0$ | 5 | 7 |  | 5 | 7 |  | V |
| Collector Cutoff Current ( $\mathrm{I}_{\mathrm{CBO}}$ ) | $\mathrm{V}_{\mathrm{CB}}=10 \mathrm{~V}, \mathrm{l}_{\mathrm{E}}=0$ |  | 0.002 | 40 |  | 0.002 | 100 | nA |
| Collector Cutoff Current (ICEO) | $\mathrm{V}_{C E}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{B}}=0$ |  |  | 0.5 |  |  | 5 | $\mu \mathrm{A}$ |
| Static Forward Current Transfer Ratio (Static Beta) ( $\mathrm{h}_{\mathrm{FE}}$ ) | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}\left\{\begin{array}{l} \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \end{array}\right.$ |  | 100 |  |  | 100 |  |  |
|  |  | 40 | 100 |  | 40 | 100 |  |  |
|  |  |  | 54 |  |  | 54 |  |  |
| Input Offset Current for Matched <br> Pair $\mathrm{Q}_{1}$ and $\mathrm{Q}_{2}\left\|\mathrm{llO}_{1}-\mathrm{l}_{\mathrm{IO} 2}\right\|$ | $\mathrm{V}_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.3 | 2 |  |  |  | $\mu \mathrm{A}$ |
| Base to Emitter Voltage ( $\mathrm{V}_{\mathrm{BE}}$ ) | $V_{C E}=3 V\left\{\begin{array}{l} I_{E}=1 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{E}}=10 \mathrm{~mA} \end{array}\right.$ |  | 0.715 |  |  | 0.715 |  | V |
|  |  |  | 0.800 |  |  | 0.800 |  |  |
| Magnitude of Input Offset Voltage for Differential Pair $\left\|V_{B E 1}-V_{B E 2}\right\|$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.45 | 5 |  |  |  | mV |
| Magnitude of Input Offset Voltage for Isolated Transistors $\left\|V_{B E 3}-V_{B E 4}\right\|,\left\|V_{B E 4}-V_{B E 5}\right\|$, $\left\|V_{B E 5}-V_{B_{B 3}}\right\|$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.45 | 5 |  |  |  | mV |
| Temperature Coefficient of Base to Emitter Voltage $\left(\frac{\Delta \mathrm{V}_{\mathrm{BE}}}{\Delta \mathrm{T}}\right)$ | $\mathrm{V}_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | -1.9 |  |  | -1.9 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Coilector to Emitter Saturation Voltage (VCE(SAT) $)$ | $\mathrm{I}_{\mathrm{B}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}$ |  | 0.23 |  |  | 0.23 |  | V |
| Temperature Coefficient of Input Offset Voltage $\left(\frac{\Delta \mathrm{V}_{10}}{\Delta \mathrm{~T}}\right)$ | $\mathrm{V}_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 1.1 |  |  |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Note 1: The collector of each transistor of the LM3045, LM3046, and LM3086 is isolated from the substrate by an integral diode. The substrate (terminal 13) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal transistor action. |  |  |  |  |  |  |  |  |

Electrical Characteristics (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Low Frequency Noise Figure (NF) | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}$, <br> $\mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega$ |  | 3.25 | dB |  |

## LOW FREQUENCY, SMALL SIGNAL EQUIVALENT CIRCUIT CHARACTERISTICS



## Typical Performance Characteristics




## Typical Performance Characteristics (Continued)

Typical Base To Emitter Voltage Characteristic for Each Transistor vs Ambient Temperature

$\mathrm{T}_{\mathrm{A}}$ - AMBIENT TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )



Typical Input Offset Voltage
Characteristics for Differential
Pair and Paired Isolated
Transistors vs Ambient Temperature

$\mathrm{T}_{\mathrm{A}}$ - AMBIENT TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )

Typical Noise Figure vs Collector Current


Typical Input Admittance vs Frequency

f - FREQUENCY (MHz)

Typical Noise Figure vs
Collector Current


TL/H/7950-4
Typical Normalized Forward Current Transfer Ratio, Short Circuit Input Impedance, Open Circuit Output Impedance, and Open Circuit Reverse Voltage Transfer Ratio vs Collector Current


TL/H/7950-5

Typical Output Admittance vs Frequency

f-FREQUENCY (MHz)

Typical Performance Characteristics (Continued)


## LM3146 High Voltage Transistor Array

## General Description

The LM3146 consists of five high voltage general purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially-connected pair. The transistors are well suited to a wide variety of applications in low power system in the dc through VHF range. They may be used as discrete transistors in conventional circuits however, in addition, they provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. The LM3146 is supplied in a 14 -lead molded dual-in-line package for applications requiring only a limited temperature range.

## Features

- High voltage matched pairs of transistors, $\mathrm{V}_{\mathrm{BE}}$ matched $\pm 5 \mathrm{mV}$, input offset current $2 \mu \mathrm{~A}$ max at $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$
- Five general purpose monolithic transistors
- Operation from dc to 120 MHz
- Wide operating current range
- Low noise figure
3.2 dB typ at 1 kHz


## Applications

- General use in all types of signal processing systems operating anywhere in the frequency range from dc to VHF
- Custom designed differential amplifiers
- Temperature compensated amplifiers


## Connection Diagram

Dual-In-Line and Small Outline Packages


TL/H/7959-1
Top View
Order Number LM3146M or LM3146N
See NS Package Number M14A or N14A

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

LM3146
Power Dissipation: Each transistor
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}>55^{\circ} \mathrm{C}$
Power Dissipation: Total Package
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}>25^{\circ} \mathrm{C}$
Collector to Emitter Voltage, $\mathrm{V}_{\text {CEO }}$
Collector to Base Voltage, $\mathrm{V}_{\mathrm{CBO}}$
Collector to Substrate Voltage, $V_{\text {CIO }}$ (Note 1)
Emitter to Base Voltage, $\mathrm{V}_{\mathrm{EBO}}$
(Note 2)
Collector to Current, IC
Operating Temperature Range
Storage Temperature Range

Soldering Information
Dual-In-Line Package
Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
Small Outline Package Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$ Infrared (15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $V_{\text {(BR) }}$ CBO | Collector to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 40 | 72 |  | V |
| $V_{\text {(BR)CEO }}$ | Collector to Emitter Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 30 | 56 |  | V |
| $V_{\text {(BR) }}$ CIO | Collector to Substrate Breakdown Voltage | $\begin{aligned} & I_{C I}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=0, \\ & \mathrm{I}_{\mathrm{E}}=0 \end{aligned}$ | 40 | 72 |  | V |
| $V_{\text {(BR)EBO }}$ | Emitter to Base Breakdown Voltage (Note 2) | $\mathrm{I}_{\mathrm{C}}=0, \mathrm{I}_{\mathrm{E}}=10 \mu \mathrm{~A}$ | 5 | 7 |  | V |
| $\mathrm{I}_{\mathrm{CBO}}$ | Collector Cutoff Current | $V_{C B}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.002 | 100 | nA |
| ICEO | Collector Cutoff Current | $V_{C E}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{B}}=0$ |  | (Note 3) | 5 | $\mu \mathrm{A}$ |
| $\mathrm{h}_{\text {FE }}$ | Static Forward Current Transfer Ratio (Static Beta) | $\begin{aligned} & I_{C}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~V}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \end{aligned}$ | 30 | $\begin{gathered} 85 \\ 100 \\ 90 \end{gathered}$ |  |  |
| $\mathrm{I}_{\mathrm{B} 1}-\mathrm{I}_{\mathrm{B} 2}$ | Input Offset Current for Matched Pair Q1 and Q2 | $\begin{aligned} & \mathrm{I}_{\mathrm{C} 1}=1_{\mathrm{C} 2}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \end{aligned}$ |  | 0.3 | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BE}}$ | Base to Emitter Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=3 \mathrm{~V}$ | 0.63 | 0.73 | 0.83 | V |
| $\mathrm{V}_{\mathrm{BE} 1}-\mathrm{V}_{\mathrm{BE} 2}$ | Magnitude of Input Offset Voltage for Differential Pair | $\mathrm{V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 0.48 | 5 | mV |
| $\Delta V_{B E} / \Delta T$ | Temperature Coefficient of Base to Emitter Voltage | $\mathrm{V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | -1.9 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $V_{\text {CE(SAT }}$ | Collector to Emitter Saturation Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1 \mathrm{~mA}$ |  | 0.33 |  | V |
| $\Delta V_{10} / \Delta T$ | Temperature Coefficient of Input Offset Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}$ |  | 1.1 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

Note 1: The collector of each transistor is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate terminal should be maintained at either dc or signal (ac) ground. A suitable bypass capacitor can be used to establish a signal ground.
Note 2: If the transistors are forced into zener breakdown ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{EBO}}$ ), degradation of forward transfer current ratio ( $\mathrm{h}_{\mathrm{FE}}$ ) can occur.
Note 3: See curve.

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| NF | Low Frequency Noise Figure | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega \end{aligned}$ |  | 3.25 |  | dB |
| $\mathrm{f}_{\mathrm{T}}$ | Gain Bandwidth Product | $V_{C E}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=3 \mathrm{~mA}$ | 300 | 500 |  | MHz |
| $\mathrm{C}_{\mathrm{EB}}$ | Emitter to Base Capacitance | $V_{E B}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.70 |  | pF |
| $\mathrm{C}_{C B}$ | Collector to Base Capacitance | $V_{C B}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 0.37 |  | pF |
| $\mathrm{C}_{\mathrm{Cl}}$ | Collector to Substrate Capacitance | $\mathrm{V}_{\mathrm{Cl}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 2.2 |  | pF |

Low Frequency, Small Signal Equivalent Circuit Characteristics

| $h_{f e}$ | Forward Current Transfer Ratio | $f=1 \mathrm{kHz}, V_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 100 |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{~h}_{\mathrm{ie}}$ | Short Circuit Input Impedance | $f=1 \mathrm{kHz}, V_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 3.5 |  |
| $\mathrm{~h}_{\mathrm{oe}}$ | Open Circuit Output Impedance | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ | $\mathrm{k} \Omega$ |  |  |
| $\mathrm{h}_{\mathrm{re}}$ | Open Circuit Reverse Voltage <br> Transfer Ratio | $f=1 \mathrm{kHz}, V_{C E}=3 \mathrm{~V}$, <br> $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ | 15.6 | $\mu \mathrm{mho}$ |  |

Admittance Characteristics

| $Y_{\mathrm{fe}}$ | Forward Transfer Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $31-\mathrm{j} 1.5$ |  | mmho |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{Y}_{\mathrm{ie}}$ | Input Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $0.3+\mathrm{j} 0.04$ |  | mmho |
| $\mathrm{Y}_{\mathrm{oe}}$ | Output Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $0.001+\mathrm{j} 0.03$ |  | mmho |
| $\mathrm{Y}_{\mathrm{re}}$ | Reverse Transfer Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $($ Note 3) |  | mmho |

Note 1: The collector of each transistor is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate terminal should be maintained at either dc or signal (ac) ground. A suitable bypass capacitor can be used to establish a signal ground.
Note 2: If the transistors are forced into zener breakdown ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{EBO}}$ ), degradation of forward transfer current ratio ( $\mathrm{h}_{\mathrm{FE}}$ ) can occur.
Note 3: See curve.

## Typical Performance Characteristics











TL/H/7959-2

Typical Performance Characteristics (Continued)





National Semiconductor Corporation

## LM3909 LED Flasher/Oscillator

## General Description

The LM3909 is a monolithic oscillator specifically designed to flash Light Emitting Diodes. By using the timing capacitor for voltage boost, it delivers pulses of 2 or more volts to the LED while operating on a supply of 1.5 V or less. The circuit is inherently self-starting, and requires addition of only a battery and capacitor to function as an LED flasher.
Packaged in an 8-lead plastic mini-DIP, the LM3909 will operate over the extended consumer temperature range of $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. It has been optimized for low power drain and operation from weak batteries so that continuous operation life exceeds that expected from battery rating.
Application is made simple by inclusion of internal timing resistors and an internal LED current limit resistor. As shown in the first two application circuits, the timing resistors supplied are optimized for nominal flashing rates and minimum power drain at 1.5 V and 3 V .
Timing capacitors will generally be of the electrolytic type, and a small 3 V rated part will be suitable for any LED flasher using a supply up to 6 V . However, when picking flash rates, it should be remembered that some electrolytics have very broad capacitance tolerances, for example $-20 \%$ to $+100 \%$.

Features

- Operation over one year from one C size flashlight cell
- Bright, high current LED pulse
- Minimum external parts
- Low cost
- Low voltage operation, from just over 1 V to 5 V
- Low current drain, averages under 0.5 mA during battery life
- Powerful; as an oscillator directly drives an $8 \Omega$ speaker

■ Wide temperature range

## Applications

- Finding flashlights in the dark, or locating boat mooring floats
- Sales and advertising gimmicks
- Emergency locators, for instance on fire extinguishers
- Toys and novelties
- Electronic applications such as trigger and sawtooth generators
- Siren for toy fire engine, (combined oscillator, speaker driver)
- Warning indicators powered by 1.4 V to 200 V


## Schematic Diagram

Typical 1.5V Flasher


Connection Diagram


Order Number LM3909N See NS Package Number N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Power Dissipation | 500 mW |
| :--- | ---: |
| $\mathrm{~V}+$ Voltage | 6.4 V |


| Operating Temperature Range | $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics

| Parameter | Conditions <br> (Applications Note 3) | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | (In Oscillation) | 1.15 |  | 6.0 | V |
| Operating Current |  |  | 0.55 | 0.75 | mA |
| Flash Frequency | $300 \mu \mathrm{~F}, 5 \%$ Capacitor | 0.65 | 1.0 | 1.3 | Hz |
| High Flash Frequency | $0.30 \mu \mathrm{~F}, 5 \%$ Capacitor |  | 1.1 |  | kHz |
| Compatible LED Forward Drop | 1 mA Forward Current | 1.35 |  | 2.1 | V |
| Peak LED Current | $350 \mu \mathrm{~F}$ Capacitor |  | 45 |  | mA |
| Pulse Width | $350 \mu$ F Capacitors at $1 / 2$ Amplitude |  | 6.0 |  | ms |

Typical Applications (See applications notes on following page)
Triac Trigger


Typical Applications (Continued)(See applications notes below)

## Warning Flasher High Voltage Powered



TL/H/7969-4
1.5V Flasher


TL/H/7969-5
Note: Nominal flash rate: 1 Hz .
N

Typical Operating Conditions

| $\mathbf{V}^{+}$ | Nominal <br> Flash Hz | $\mathbf{C}_{\mathbf{T}}$ | $\mathbf{R}_{\mathbf{S}}$ | $\mathbf{R}_{\mathbf{F B}}$ | $\mathbf{V}^{+}{ }_{\text {RANGE }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 6 V | 2 | $400 \mu \mathrm{~F}$ | 1 k | 1.5 k | $5 \mathrm{~V}-25 \mathrm{~V}$ |
| 15 V | 2 | $180 \mu \mathrm{~F}$ | 3.9 k | 1 k | $13 \mathrm{~V}-50 \mathrm{~V}$ |
| 100 V | 1.7 | $180 \mu \mathrm{~F}$ | 43 k | 1 k | $85 \mathrm{~V}-200 \mathrm{~V}$ |



TL/H/7969-6
Estimated Battery Life
(Continuous 1.5V Flasher Operation)

| Size Cell | Type |  |
| :---: | :---: | :---: |
|  | Standard | Alkaline |
| AA | 3 months | 6 months |
| C | 7 months | 15 months |
| D | 1.3 years | 2.6 years |

Note: Estimates are made from our tests and manufacturers data. Conditions are fresh batteries and room temperature. Clad or "leak-proof" batteries are recommended for any application of five months or more. Nickel Cadmium cells are not recommended.

## APPLICATIONS NOTES

Note 1: All capacitors shown are electrolytic unless marked otherwise.
Note 2: Flash rates and frequencies assume a $\pm 5 \%$ capacitor tolerance. Electrolytics may vary $-20 \%$ to $+100 \%$ of their stated value.
Note 3: Unless noted, measurements above are made with a 1.4 V supply, a $25^{\circ} \mathrm{C}$ ambient temperature, and an LED with a forward drop of 1.5 V to 1.7 V at 1 mA forward current.
Note 4: Occasionally a flasher circuit will fail to oscillate due to an LED defect that may be missed because it only reduces light output $10 \%$ or so. Such LEDs can be identified by a large increase in conduction between 0.9 V and 1.2 V .

Typical Applications (Continued) (See applications notes on previous page)


TL/H/7969-7
Note: Nominal flash rate: 1 Hz . Average IDRAIN $=0.77 \mathrm{~mA}$.


Note: Winking LED inside, locates light in total darkness.


TL/H/7969-8
Note: Nominal flash rate: 1.1 Hz . Average $I_{\text {DRAIN }}=0.32 \mathrm{~mA}$.


TL/H/7969-9
Note: Nominal flash rate: 2.6 Hz . Average $\mathrm{I}_{\text {DRAIN }}=1.2 \mathrm{~mA}$.

Typical Applications (Continued) (See applications notes above)

## Flashlight Finder



TL/H/7969-10
Note: LM3909, capacitor, and LED are installed in a white translucent cap on the flashlight's back end. Only one contact strip (in addition to the case connection) is needed for flasher power. Drawing current through the bulb simplifies wiring and causes negligible loss since bulb resistance cold is typically less than $2 \Omega$.

4 Parallel LEDs


TL/H/7969-12
Note: Nominal flash rate: 1.3 Hz . Average $\mathrm{I}_{\mathrm{DRAIN}}=2 \mathrm{~mA}$.

High Efficiency Parallel Circuit


TL/H/7969-13
Note: Nominal flash rate: 1.5 Hz . Average $\mathrm{I}_{\mathrm{DRAIN}}=1.5 \mathrm{~mA}$.

Typical Applications (Continued) (See applications notes above)

"Buzz Box" Continuity and Coil Checker


Note: Differences between shorts, coils, and a few ohms of resistance can be heard.

Typical Applications (Continued) (See applications notes above)


TL/H/7969-18
Note: High efficiency, 4 mA drain. Continuous appearing light obtained by supplying short, high current, pulses ( 2 kHz ) to LEDs with higher than battery voltage available.

Incandescent Bulb Flasher


TL/H/7969-19
Note: Flash rate: 1.5 Hz .


TL/H/7969-20
Note: Nominal flash rate: 1.5 Hz .

National
Semiconductor
Corporation

## LM3914 Dot/Bar Display Driver

## General Description

The LM3914 is a monolithic integrated circuit that senses analog voltage levels and drives 10 LEDs, providing a linear analog display. A single pin changes the display from a moving dot to a bar graph. Current drive to the LEDs is regulated and programmable, eliminating the need for resistors. This feature is one that allows operation of the whole system from less than 3 V .
The circuit contains its own adjustable reference and accurate 10 -step voltage divider. The low-bias-current input buffer accepts signals down to ground, or $\mathrm{V}^{-}$, yet needs no protection against inputs of 35 V above or below ground. The buffer drives 10 individual comparators referenced to the precision divider. Indication non-linearity can thus be held typically to $1 / 2 \%$, even over a wide temperature range. Versatility was designed into the LM3914 so that controller, visual alarm, and expanded scale functions are easily added on to the display system. The circuit can drive LEDs of many colors, or low-current incandescent lamps. Many LM3914s can be "chained" to form displays of 20 to over 100 segments. Both ends of the voltage divider are externally available so that 2 drivers can be made into a zero-center meter. The LM3914 is very easy to apply as an analog meter circuit. A 1.2 V full-scale meter requires only 1 resistor and a single 3 V to 15 V supply in addition to the 10 display LEDs. If the 1 resistor is a pot, it becomes the LED brightness control. The simplified block diagram illustrates this extremely simple external circuitry.
When in the dot mode, there is a small amount of overlap or "fade" (about 1 mV ) between segments. This assures that at no time will all LEDs be "OFF", and thus any ambiguous display is avoided. Various novel displays are possible.

Much of the display flexibility derives from the fact that all outputs are individual, DC regulated currents. Various effects can be achieved by modulating these currents. The individual outputs can drive a transistor as well as a LED at the same time, so controller functions including "staging" control can be performed. The LM3914 can also act as a programmer, or sequencer.
The LM3914 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3914N is available in an 18 -lead molded ( N ) package.
The following typical application illustrates adjusting of the reference to a desired value, and proper grounding for accurate operation, and avoiding oscillations.

## Features

- Drives LEDs, LCDs or vacuum fluorescents
- Bar or dot display mode externally selectable by user

■ Expandable to displays of 100 steps

- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of less than 3 V
- Inputs operate down to ground
- Output current programmable from 2 mA to 30 mA
- No multiplex switching or interaction between outputs
- Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- LED driver outputs are current regulated, open-collectors
- Outputs can interface with TTL or CMOS logic
- The internal 10 -step divider is floating and can be referenced to a wide range of voltages


## Typical Applications



| Absolute Maximum Ratings |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| contact the National Semiconductor Sales Office/ |  |
| Distributors for availability and specifications. |  |
| Power Dissipation (Note 5) |  |
| Molded DIP (N) | 1365 mW |
| Supply Voltage | 25 V |
| Voltage on Output Drivers | 25 V |
| Input Signal Overvoltage (Note 3) | $\pm 35 \mathrm{~V}$ |
| Divider Voltage | -100 mV to $\mathrm{V}^{+}$ |
| Reference Load Current | 10 mA |


| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Soldering Information |  |
| Dual-In-Line Package <br> Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Plastic Chip Carrier Package | $215^{\circ} \mathrm{C}$ |
| Vapor Phase ( 60 seconds) | $220^{\circ} \mathrm{C}$ |
| Infrared (15 seconds) |  |
| See AN-450 "Surface Mounting Methods and Their Effect <br> on Product Reliability" for other methods of soldering sur- <br> face mount devices. |  |

## Electrical Characteristics (Note 1)

| Parameter | Conditions (Note 1) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| COMPARATOR |  |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{LED}}=1 \mathrm{~mA} \end{aligned}$ |  |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $\begin{aligned} & \mathrm{OV} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{LED}}=1 \mathrm{~mA} \end{aligned}$ |  |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{I}_{\text {LED }} / \Delta \mathrm{V}_{\text {IN }}$ ) | $\mathrm{I}_{\text {L(REF })}=2 \mathrm{~mA}, \mathrm{I}_{\text {LED }}=10 \mathrm{~mA}$ |  | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}+-1.5 \mathrm{~V}$ |  |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display |  | -35 |  | 35 | V |
| VOLTAGE-DIVIDER |  |  |  |  |  |  |
| Divider Resistance | Total, Pin 6 to 4 |  | 8 | 12 | 17 | k $\Omega$ |
| Accuracy | (Note 2) |  |  | 0.5 | 2 | \% |
| VOLTAGE REFERENCE |  |  |  |  |  |  |
| Output Voltage | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{l}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  | 1.2 | 1.28 | 1.34 | V |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}^{+} \leq 18 \mathrm{~V}$ |  |  | 0.01 | 0.03 | \%/V |
| Load Regulation | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{l}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | 2 | \% |
| Output Voltage Change with Temperature | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}, \\ & \mathrm{~V}+=5 \mathrm{~V} \end{aligned}$ |  |  | 1 |  | \% |
| Adjust Pin Current |  |  |  | 75 | 120 | $\mu \mathrm{A}$ |
| OUTPUT DRIVERS |  |  |  |  |  |  |
| LED Current | $\mathrm{V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}$ |  | 7 | 10 | 13 | mA |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$ | $\mathrm{l}_{\text {LED }}=2 \mathrm{~mA}$ |  | 0.12 | 0.4 | mA |
|  |  | $\mathrm{l}_{\text {LED }}=20 \mathrm{~mA}$ |  | 1.2 | 3 |  |
| LED Current Regulation | $2 \mathrm{~V} \leq \mathrm{V}_{\text {LED }} \leq 17 \mathrm{~V}$ | $\mathrm{I}_{\text {LED }}=2 \mathrm{~mA}$ |  | 0.1 | 0.25 | mA |
|  |  | $\mathrm{I}_{\text {LED }}=20 \mathrm{~mA}$ |  | 1 | 3 |  |
| Dropout Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{LED}(\mathrm{ON})}=20 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \\ & \Delta l_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ |  |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{I}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.4 \mathrm{~mA}$ |  |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | (Bar Mode) (Note 4) |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |

Electrical Characteristics
(Note 1) (Continued)

| Parameter | Conditions (Note 1) |  |  |  |  |  |  | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT DRIVERS (Continued) |  |  |  |  |  |  |  |  |  |  |  |
| Output Leakage | (Dot Mode) (Note 4) | Pins 10-18 |  | 0.1 | 10 | $\mu \mathrm{~A}$ |  |  |  |  |  |
|  |  | Pin 1 | 60 | 150 | 450 | $\mu \mathrm{~A}$ |  |  |  |  |  |

## SUPPLY CURRENT

| Standby Supply Current <br> (All Outputs Off) | $\mathrm{V}+=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}$ |  | 2.4 | 4.2 | mA |
| :--- | :--- | :--- | :--- | :--- | :---: |
|  | $\mathrm{~V}+=20 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA}$ |  | 6.1 | 9.2 | mA |

Note 1: Unless otherwise stated, all specifications apply with the following conditions:

$$
3 V_{D C} \leq V^{+} \leq 20 V_{D C} \quad V_{R E F}, V_{R H I}, V_{R L O} \leq(V+-1.5 V)
$$

$3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}_{\mathrm{LED}} \leq \mathrm{V}^{+} \quad \mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}^{+}-1.5 \mathrm{~V}$
$-0.015 \mathrm{~V} \leq \mathrm{V}_{\text {RLO }} \leq 12 \mathrm{~V}_{\mathrm{DC}} \quad \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LED}}=3.0 \mathrm{~V}$, pin 9 connected to pin 3 (Bar Mode).
$-0.015 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}_{\mathrm{DC}}$
For higher power dissipations, pulse testing is used.
Note 2: Accuracy is measured referred to $+10.000 V_{D C}$ at pin 6 , with $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4. At lower full-scale voltages, buffer and comparator offset voltage may add significant error.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $\mathrm{V}^{+}$. Dot mode results when pin 9 is pulled at least 200 mV below $\mathrm{V}^{+}$or left open circuit. LED No. 10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $V_{\text {LED }}$.
Note 5: The maximum junction temperature of the LM3914 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP (N package).

## Definition of Terms

Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference adjust pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current ( LLED ) to the change in input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by $10 \%$.
Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.

LED Current Regulation: The change in output current over the specified range of LED supply voltage ( $\mathrm{V}_{\mathrm{LED}}$ ) as measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage ( $\mathrm{V}_{\text {REF }}$ ) over the specified range of load current (L(REF)).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage ( $\mathrm{V}_{\mathrm{RH}}$ ) equal to pin 4 voltage ( $\mathrm{V}_{\mathrm{RLO}}$ ).

## Typical Performance Characteristics






Operating Input Bias Current vs Temperature


LED Current-Regulation Dropout


LED Current vs
Reference Loading

Reference Voltage vs


LED Driver Saturation Voltage


LED Driver Current Regulation




## Functional Description

The simplifed LM3914 block diagram is to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.
In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. In this case, for each 125 mV that the input signal increases, a comparator will switch on another indicating LED. This resistor divider can be connected between any 2 voltages, providing that they are 1.5 V below $\mathrm{V}^{+}$and no less than $\mathrm{V}^{-}$. If an expanded scale meter display is desired, the total divider voltage can be as little as 200 mV . Expanded-scale meter displays are more accurate and the segments light uniformly only if bar mode is used. At 50 mV or more per step, dot mode is usable.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $l_{1}$ then flows through the output set resistor R2 giving an output voltage of:


TL/H/7970-4
Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}^{+}$and load changes.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant de-
spite supply voltage and temperature changes. Current drawn by the internal 10 -resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc.

## MODE PIN USE

Pin 9, the Mode Select input controls chaining of multiple LM3914s, and controls bar or dot mode operation. The following tabulation shows the basic ways of using this input. Other more complex uses will be illustrated in the applications.
Bar Graph Display: Wire Mode Select (pin 9) directly to pin 3 ( $V^{+}$pin).
Dot Display, Single LM3914 Driver: Leave the Mode Select pin open circuit.
Dot Display, $\mathbf{2 0}$ or More LEDs: Connect pin 9 of the first driver in the series (i.e., the one with the lowest input voltage comparison points) to pin 1 of the next higher LM3914 driver. Continue connecting pin 9 of lower input drivers to pin 1 of higher input drivers for 30,40 , or more LED displays. The last LM3914 driver in the chain will have pin 9 wired to pin 11. All previous drivers should have a 20 k resistor in parallel with LED No. 9 (pin 11 to $\mathrm{V}_{\mathrm{LED}}$ ).

## Mode Pin Functional Description

This pin actually performs two functions. Refer to the simplified block diagram below.


TL/H/7970-5

## Mode Pin Functional Description (Continued)

## DOT OR BAR MODE SELECTION

The voltage at pin 9 is sensed by comparator C1, nominally referenced to ( $\mathrm{V}^{+}-100 \mathrm{mV}$ ). The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}+$ for bar mode and more than 200 mV below $\mathrm{V}^{+}$(or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3. Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for the display to make sense when multiple LM3914s are cascaded in dot mode, special circuitry has been included to shut off LED No. 10 of the first device when LED No. 1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted below.
As long as the input signal voltage is below the threshold of the second LM3914, LED No. 11 is off. Pin 9 of LM3914 No. 1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED No. 11, pin 9 of LM3914 No. 1 is pulled an LED drop ( 1.5 V or more) below $\mathrm{V}_{\text {LED }}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\mathrm{LED}}$. This forces the output of C 2 low, which shuts off output transistor Q2, extinguishing LED No. 10.
$V_{\text {LED }}$ is sensed via the 20 k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED No. 9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED No. 11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of LM3914 No. 1 is held low enough to force LED No. 10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be no-
ticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED No. 11 with a 10 k resistor. The IV IR drop is more than the 900 mV worst case required to hold off LED No. 10 yet small enough that LED No. 11 does not conduct significantly.

## OTHER DEVICE CHARACTERISTICS

The LM3914 is relatively low-powered itself, and since any number of LEDs can be powered from about 3 V , it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA ( 2.5 mA max). However, any reference loading adds 4 times that current drain to the $\mathrm{V}^{+}$(pin 3) supply input. For example, an LM3914 with a 1 mA reference pin load (1.3k), would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}^{+}$pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.
The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time between segments are all LEDs completely OFF in the dot mode. Generally 1 LED fades in while the other fades out over a mV or more of range (Note 2). The change may be much more rapid between LED No. 10 of one device and LED No. 1 of a second device "chained" to the first.
The LM3914 features individually current regulated LED driver transistors. Further internal circuitry detects when any driver transistor goes into saturation, and prevents other circuitry from drawing excess current. This results in the ability of the LM3914 to drive and regulate LEDs powered from a pulsating DC power source, i.e., largely unfiltered. (Due to possible oscillations at low voltages a nominal bypass capacitor consisting of a $2.2 \mu \mathrm{~F}$ solid tantalum connected from the pulsating LED supply to pin 2 of the LM3914 is recommended.) This ability to operate with low or fluctuating voltages also allows the display driver to interface with logic circuitry, opto-coupled solid-state relays, and low-current incandescent lamps.


TL/H/7970-7

## Typical Applications (Continued)



Calibration: With a precision meter between pins 4 and 6 adjust R1 for voltage $V_{D}$ of 1.20 V . Apply 4.94 V to pin 5 , and adjust R4 until LED No. 5 just lights. The adjustments are non-interacting.

Application Example:
Grading 5V Regulators

| Highest No. <br> LED on | Color | $\mathbf{V}_{\text {OUT(MIN) }}$ |
| :---: | :--- | :---: |
| 10 | Red | 5.54 |
| 9 | Red | 5.42 |
| 8 | Yellow | 5.30 |
| 7 | Green | 5.18 |
| 6 | Green | 5.06 |
| 5 V |  |  |
| 5 | Green | 4.94 |
| 4 | Green | 4.82 |
| 3 | Yellow | 4.7 |
| 2 | Red | 4.58 |
| 1 | Red | 4.46 |

Typical Applications (Continued)
"Exclamation Point" Display


Indicator and Alarm, Full-Scale Changes Display from Dot to Bar


TL/H/7970-10

Typical Applications (Continued)


TL/H/7970-11

Adding Hysteresis (Single Supply, Bar Mode Only)


TL/H/7970-12

Typical Application (Continued)
Operating with a High Voltage Supply (Dot Mode Only)


TL/H/7970-13

20-Segment Meter with Mode Switch
*The exact wiring arrangement of this schematic shows the need for Mode Select (pin 9) to sense the $\mathrm{V}^{+}$voltage exactly as it appears on pin 3.

*Programs LEDs to 10 mA

## Application Hints

Three of the most commonly needed precautions for using the LM3914 are shown in the first typical application drawing (see page $9-108$ ) showing a $0 V-5 \mathrm{~V}$ bar graph meter. The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string (as illustrated) to a single point very near pin 2 is the best solution.
Long wires from $V_{\text {LED }}$ to LED anode common can cause oscillations. Depending on the severity of the problem $0.05 \mu \mathrm{~F}$ to $2.2 \mu \mathrm{~F}$ decoupling capacitors from LED anode common to pin 2 will damp the circuit. If LED anode line wiring is inaccessible, often similar decoupling from pin 1 to pin 2 will be sufficient.
If LED turn ON seems slow (bar mode) or several LEDs light (dot mode), oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $\mathrm{V}+$ voltage at pin 3 is usually below suggested limits (see Note 2, page 9-108). Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with at least a $0.001 \mu \mathrm{~F}$ capacitor, or up to $0.1 \mu \mathrm{~F}$ in noisy environments.
Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum capacitor to pin 2 of the LM3914.
Turning OFF of most of the internal current sources is accomplished by pulling positive on the reference with a current source or resistance supplying $100 \mu \mathrm{~A}$ or so. Alternately, the input signal can be gated OFF with a transistor switch.
Other special features and applications characteristics will be illustrated in the following applications schematics. Notes have been added in many cases, attempting to cover any special procedures or unusual characteristics of these applications. A special section called "Application Tips for the LM3914 Adjustable Reference" has been included with these schematics.

## APPLICATION TIPS FOR THE LM3914 ADJUSTABLE REFERENCE

## GREATLY EXPANDED SCALE (BAR MODE ONLY)

Placing the LM3914 internal resistor divider in parallel with a section ( $\cong 230 \Omega$ ) of a stable, low resistance divider greatly reduces voltage changes due to IC resistor value changes with temperature. Voltage $\mathrm{V}_{1}$ should be trimmed to 1.1 V first by use of R2. Then the voltage $\mathrm{V}_{2}$ across the IC divider string can be adjusted to 200 mV , using R5 without affecting $V_{1}$. LED current will be approximately 10 mA .

## NON-INTERACTING ADJUSTMENTS FOR EXPANDED SCALE METER (4.5V to 5V, Bar or Dot Mode)

This arrangement allows independent adjustment of LED brightness regardless of meter span and zero adjustments. First, $\mathrm{V}_{1}$ is adjusted to 5 V , using R2. Then the span (voltage across R4) can be adjusted to exactly 0.5 V using R6 without affecting the previous adjustment.
R9 programs LED currents within a range of 2.2 mA to 20 mA after the above settings are made.

Greatly Expanded Scale (Bar Mode Only)


TL/H/7970-15

## ADJUSTING LINEARITY OF SEVERAL STACKED DIVIDERS

Three internal voltage dividers are shown connected in series to provide a 30 -step display. If the resulting analog meter is to be accurate and linear the voltage on each divider must be adjusted, preferably without affecting any other adjustments. To do this, adjust R2 first, so that the voltage across R5 is exactly 1 V . Then the voltages across R3 and R4 can be independently adjusted by shunting each with selected resistors of $6 \mathrm{k} \Omega$ or higher resistance. This is possible because the reference of LM3914 No. 3 is acting as a constant current source.
The references associated with LM3914s No. 1 and No. 2 should have their Ref Adj pins (pin 8) wired to ground, and their Ref Outputs loaded by a $620 \Omega$ resistor to ground. This makes available similar 20 mA current outputs to all the LEDs in the system.
If an independent LED brightness control is desired (as in the previous application), a unity gain buffer, such as the LM310, should be placed between pin 7 and R1, similar to the previous application.


Adjusting Linearity of Several Stacked Dividers


TL/H/7970-17

## Other Applications

国 "Slow"-fade bar or dot display (doubles resolution)

- 20-step meter with single pot brightness control
- 10-step (or multiples) programmer
- Multi-step or "staging" controller
- Combined controller and process deviation meter
- Direction and rate indicator (to add to DVMs)
- Exclamation point display for power saving
- Graduations can be added to dot displays. Dimly light every other LED using a resistor to ground
- Electronic "meter-relay"-display could be circle or semi-circle
- Moving "hole" display-indicator LED is dark, rest of bar lit
- Drives vacuum-fluorescent and LCDs using added passive parts


## Connection Diagrams

## Plastic Chip Carrier Package



TL/H/7970-18
Top View
Order Number LM3914V
See NS Package Number V20A (ADVANCED INFORMATION)


## LM3915 Dot/Bar Display Driver

## General Description

The LM3915 is a monolithic integrated circuit that senses analog voltage levels and drives ten LEDs, LCDs or vacuum fluorescent displays, providing a logarithmic $3 \mathrm{~dB} /$ step ana$\log$ display. One pin changes the display from a bar graph to a moving dot display. LED current drive is regulated and programmable, eliminating the need for current limiting resistors. The whole display system can operate from a single supply as low as 3 V or as high as 25 V .
The IC contains an adjustable voltage reference and an accurate ten-step voltage divider. The high-impedance input buffer accepts signals down to ground and up to within 1.5 V of the positive supply. Further, it needs no protection against inputs of $\pm 35 \mathrm{~V}$. The input buffer drives 10 individual comparators referenced to the precision divider. Accuracy is typically better than 1 dB .
The LM3915's 3 dB /step display is suited for signals with wide dynamic range, such as audio level, power, light intensity or vibration. Audio applications include average or peak level indicators, power meters and RF signal strength meters. Replacing conventional meters with an LED bar graph results in a faster responding, more rugged display with high visibility that retains the ease of interpretation of an analog display.
The LM3915 is extremely easy to apply. A 1.2 V full-scale meter requires only one resistor in addition to the ten LEDs. One more resistor programs the full-scale anywhere from 1.2 V to 12 V independent of supply voltage. LED brightness is easily controlled with a single pot.

The LM3915 is very versatile. The outputs can drive LCDs, vacuum fluorescents and incandescent bulbs as well as LEDs of any color. Multiple devices can be cascaded for a dot or bar mode display with a range of 60 or 90 dB . LM3915s can also be cascaded with LM3914s for a linear/ log display or with LM3916s for an extended-range VU meter.

## Features

- $3 \mathrm{~dB} /$ step, 30 dB range
- Drives LEDs, LCDs, or vacuum fluorescents
- Bar or dot display mode externally selectable by user
- Expandable to displays of 90 dB
- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of 3 V to 25 V
- Inputs operate down to ground
- Output current programmable from 1 mA to 30 mA
- Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- Outputs are current regulated, open collectors
- Directly drives TTL or CMOS
- The internal 10 -step divider is floating and can be referenced to a wide range of voltages
The LM3915 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3915N is available in an 18-lead molded DIP package.


## Typical Applications



Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Power Dissipation (Note 5)

> Molded DIP(N)

1365 mW
Supply Voltage 25 V

Input Signal Overvoltage (Note 3)
$\pm 35 \mathrm{~V}$
Divider Voltage
Reference Load Current
Storage Temperature Range
Lead Temperature (Soldering, 10 sec .)

## Electrical Characteristics (Note 1)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Comparators |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & 0 V \leq V_{R L O}=V_{R H I} \leq 12 V, \\ & I_{L E D}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $\begin{aligned} & 0 V \leq V_{R L O}=V_{R H I} \leq 12 V, \\ & \mathrm{l}_{\mathrm{LED}}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{l}_{\text {LED }} / \Delta \mathrm{V}_{\text {IN }}$ ) | $\mathrm{l}_{\mathrm{L} \text { (REF) }}=2 \mathrm{~mA}, \mathrm{l}_{\text {LED }}=10 \mathrm{~mA}$ | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq(\mathrm{V}+-1.5 \mathrm{~V})$ |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display | -35 |  | 35 | V |
| Voltage-Divider |  |  |  |  |  |
| Divider Resistance | Total, Pin 6 to 4 | 16 | 28 | 36 | k $\Omega$ |
| Relative Accuracy (Input Change Between Any Two Threshold Points) | (Note 2) | 2.0 | 3.0 | 4.0 | dB |
| Absolute Accuracy at Each Threshold Point | ( Note 2) |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{IN}}=-3,-6 \mathrm{~dB}$ | -0.5 |  | +0.5 | dB |
|  | $\mathrm{V}_{\text {IN }}=-9 \mathrm{~dB}$ | -0.5 |  | +0.65 | dB |
|  | $\mathrm{V}_{\mathrm{IN}}=-12,-15,-18 \mathrm{~dB}$ | -0.5 |  | +1.0 | dB |
|  | $\mathrm{V}_{\mathrm{IH}}=-21,-24,-27 \mathrm{~dB}$ | -0.5 |  | +1.5 | dB |
| Voltage Reference |  |  |  |  |  |
| Output Voltage | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{l}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ | 1.2 | 1.28 | 1.34 | V |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}+\leq 18 \mathrm{~V}$ |  | 0.01 | 0.03 | \%/V |
| Load Regulation | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  | 0.4 | 2 | \% |
| Output Voltage Change with Temperature | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}, \\ & \mathrm{~V}+=\mathrm{V}_{\mathrm{LED}} 5 \mathrm{~V} \end{aligned}$ |  | 1 |  | \% |
| Adjust Pin Current |  |  | 75 | 120 | $\mu \mathrm{A}$ |

Electrical Characteristics (Note 1) (Continued)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Drivers |  |  |  |  |  |
| LED Current | $\mathrm{V}^{+}=\mathrm{V}_{\text {LED }}=5 \mathrm{~V}, \mathrm{l}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}$ | 7 | 10 | 13 | mA |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\begin{aligned} & \mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}} 20 \mathrm{~mA} \end{aligned}$ |  | 0.12 | 0.4 | mA |
|  |  |  | 1.2 | 3 | mA |
| LED Current Regulation | $\begin{aligned} 2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{LED}} \leq 17 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}} & =2 \mathrm{~mA} \\ \text { ILED } & =20 \mathrm{~mA} \end{aligned}$ |  | 0.1 | 0.25 | mA |
|  |  |  | 1 | 3 | mA |
| Dropout Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{LED}(\mathrm{ON})}=20 \mathrm{~mA} @ \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \\ & \Delta \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{L}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\text {L(REF) }}=0.4 \mathrm{~mA}$ |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | Bar Mode (Note 4) |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| Output Leakage <br> Pins 10-18 <br> Pin 1 | Dot Mode (Note 4) |  | 0.1 | 10 | $\mu \mathrm{A}$ |
|  |  | 60 | 150 | 450 | $\mu \mathrm{A}$ |
| Supply Current |  |  |  |  |  |
| Standby Supply Current (All Outputs Off) | $\begin{aligned} & \mathrm{V}+=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA} \\ & \mathrm{~V}+=+20 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA} \end{aligned}$ |  | 2.4 | 4.2 | mA |
|  |  |  | 6.1 | 9.2 | mA |

Note 1: Unless otherwise stated, all specifications apply with the following conditions:

$$
\begin{array}{lll}
3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}^{+} \leq 20 \mathrm{~V}_{\mathrm{DC}} & -0.015 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RLO}} \leq 12 \mathrm{~V}_{\mathrm{DC}} & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}, \text { pin } 9 \text { connected to pin } 3 \text { (bar mode). } \\
3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}_{\mathrm{LED}} \leq \mathrm{V}+ & \mathrm{V}_{R E F}, \mathrm{~V}_{R H I}, \mathrm{~V}_{\mathrm{RLO}} \leq\left(\mathrm{V}^{+}-1.5 \mathrm{~V}\right) & \text { For higher power dissipations, pulse testing is used. } \\
-0.015 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}_{\mathrm{DC}} & 0 \mathrm{~V} \leq \mathrm{V}_{I N} \leq \mathrm{V}^{+}-1.5 \mathrm{~V} &
\end{array}
$$

Note 2: Accuracy is measured referred to $0 \mathrm{~dB}=+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 5 , with $+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 6 , and $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4 . At lower full scale voltages, buffer and comparator offset voltage may add significant error. See table for threshold voltages.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $\mathrm{V}^{+}$. Dot mode results when pin 9 is pulled at least 200 mV below $\mathrm{V}^{+}$. LED \# 10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $\mathrm{V}_{\text {LED. }}$
Note 5: The maximum junction temperature of the LM3915 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP (N package).

THRESHOLD VOLTAGE (Note 2)

| Output | $\mathbf{d B}$ | Min | Typ | Max | Output | $\mathbf{d B}$ | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | -27 | 0.422 | 0.447 | 0.531 | 6 | -12 | 2.372 | 2.512 | 2.819 |
| 2 | -24 | 0.596 | 0.631 | 0.750 | 7 | -9 | 3.350 | 3.548 | 3.825 |
| 3 | -21 | 0.841 | 0.891 | 1.059 | 8 | -6 | 4.732 | 5.012 | 5.309 |
| 4 | -18 | 1.189 | 1.259 | 1.413 | 9 | -3 | 6.683 | 7.079 | 7.498 |
| 5 | -15 | 1.679 | 1.778 | 1.995 | 10 | 0 | 9.985 | 10 | 10.015 |

Typical Performance Characteristics


Reference Adjust Pin Current vs Temperature


Input Current Beyond Signal Range (Pin 5)


Total Divider Resistance


Operating Input Bias Current vs Temperature


LED Current-Regulation Dropout


LED Current vs
Reference Loading


Reference Voltage vs Temperature


LED Driver Saturation Voltage


LED Driver Current Regulation


TL/H/5104-2


Block Diagram (Showing Simplest Application)


TL/H/5104-4

## Functional Description

The simplified LM3915 block diagram is included to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.
In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. In this case, for each 3 dB that the input signal increases, a comparator will switch on another indicating LED. This resistor divider can be connected between any 2 voltages, providing that they are at least 1.5 V below $\mathrm{V}^{+}$and no lower than $\mathrm{V}^{-}$.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $l_{1}$ then flows through the output set resistor R2 giving an output voltage of:

$$
V_{O U T}=V_{R E F}\left(1+\frac{R 2}{R 1}\right)+I_{A D J} R 2
$$

Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}^{+}$and load changes. For correct operation, reference load current should be between $80 \mu \mathrm{~A}$ and 5 mA . Load capacitance should be less than $0.05 \mu \mathrm{~F}$.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant despite supply voltage and temperature changes. Current drawn by the internal 10-resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc.
The LM3915 outputs are current-limited NPN transistors as shown below. An internal feedback loop regulates the transistor drive. Output current is held at about 10 times the reference load current, independent of output voltage and processing variables, as long as the transistor is not saturated.


## Mode Pin Functional Description

(Continued)

## DOT OR BAR MODE SELECTION

The voltage at pin 9 is sensed by comparator C 1 , nominally referenced to ( $\mathrm{V}^{+}-100 \mathrm{mV}$ ). The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}^{+}$for bar mode and more than 200 mV below $\mathrm{V}+$ (or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3 . Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for the display to make sense when multiple LM3915s are cascaded in dot mode, special circuitry has been included to shut off LED \#10 of the first device when LED \#1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted below.
As long as the input signal voltage is below the threshold of the second LM3915, LED \#11 is off. Pin 9 of LM3915 \#1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED \#11, pin 9 of LM3915 \#1 is pulled an LED drop ( 1.5 V or more) below $\mathrm{V}_{\mathrm{LED}}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\text {LED }}$. This forces the output of C2 low, which shuts off output transistor Q2, extinguishing LED \#10.
$V_{\text {LED }}$ is sensed via the 20 k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED \# 9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED \#11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of LM3915 \# 1 is held low enough to force LED \#10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be noticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED \#11 with a 10 k resistor. The 1 V IR drop is more than the 900 mV worst case required to hold off LED \#10 yet small enough that LED \#11 does not conduct significantly.

## OTHER DEVICE CHARACTERISTICS

The LM3916 is relatively low-powered itself, and since any number of LEDs can be powered from about 3 V , it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA . However, any reference loading adds 4 times that current drain to the $\mathrm{V}+$ (pin 3 ) supply input. For example, an LM3916 with a 1 mA reference pin load (1.3k) would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}^{+}$pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.
The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time are all segments completely off in the dot mode. Generally 1 LED fades in while the other fades out over a mV or more of range. The change may be much more rapid between LED \# 10 of one device and LED \#1 of a second device "chained" to the first.

## Application Hints

The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string to a single point very near pin 2 is the best solution.
Long wires from $V_{\text {LED }}$ to LED anode common can cause oscillations. Depending on the severity of the problem $0.05 \mu \mathrm{~F}$ to $2.2 \mu \mathrm{~F}$ decoupling capacitors from LED anode common to pin 2 will damp the circuit. If LED anode line wiring is inaccessible, often similar decoupling from pin 1 to pin 2 will be sufficient.
If LED turn ON seems slow (bar mode) or several LEDs light (dot mode), oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $\mathrm{V}+$ voltage at pin 3 is usually below suggested limits. Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with at least a $0.001 \mu \mathrm{~F}$ capacitor, or up to $0.1 \mu \mathrm{~F}$ in noisy environments.

## Cascading LM3915s in Dot Mode



## Application Hints (Continued)

Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum capacitor to pin 2.

## TIPS ON RECTIFIER CIRCUITS

The simplest way to display an AC signal using the LM3915 is to apply it right to pin 5 unrectified. Since the LED illuminated represents the instantaneous value of the AC waveform, one can readily discern both peak and average values of audio signals in this manner. The LM3915 will respond to positive half-cycles only but will not be damaged by signals up to $\pm 35 \mathrm{~V}$ (or up to $\pm 100 \mathrm{~V}$ if a 39 k resistor is in series with the input). It's recommended to use dot mode and to run the LEDs at 30 mA for high enough average intensity.
True average or peak detection requires rectification. If an LM3915 is set up with 10 V full scale across its voltage divider, the turn-on point for the first LED is only 450 mV . A simple silicon diode rectifier won't work well at the low end due to the 600 mV diode threshold. The half-wave peak detector in Figure 1 uses a PNP emitter-follower in front of the diode. Now, the transistor's base-emitter voltage cancels out the diode offset, within about 100 mV . This approach is usually satisfactory when a single LM3915 is used for a 30 dB display.


FIGURE 1. Half-Wave Peak Detector

Display circuits using two or more LM3915s for a dynamic range of 60 dB or greater require more accurate detection. In the precision half-wave rectifier of Figure 2 the effective diode offset is reduced by a factor equal to the open-loop gain of the op amp. Filter capacitor C 2 charges through R3 and discharges through R2 and R3, so that appropriate selection of these values results in either a peak or an average detector. The circuit has a gain equal to R2/R1.
It's best to capacitively couple the input. Audio sources frequently have a small DC offset that can cause significant error at the low end of the log display. Op amps that slew quickly, such as the LF351, LF353, or LF356, are needed to faithfully respond to sudden transients. It may be necessary to trim out the op amp DC offset voltage to accurately cover a 60 dB range. Best results are obtained if the circuit is adjusted for the correct output when a low-level AC signal ( 10 to 20 mV ) is applied, rather than adjusting for zero output with zero input.
For precision full-wave averaging use the circuit in Figure 3. Using 1\% resistors for R1 through R4, gain for positive and negative signal differs by only 0.5 dB worst case. Substituting 5\% resistors increases this to 2 dB worst case. (A 2 dB gain difference means that the display may have a $\pm 1 \mathrm{~dB}$ error when the input is a nonsymmetrical transient). The averaging time constant is R5-C2. A simple modification results in the precision full-wave detector of Figure 4. Since the filter capacitor is not buffered, this circuit can drive only high impedance loads such as the input of an LM3915.


FIGURE 2. Precision Half-Wave Rectifier


FIGURE 3. Precision Full-Wave Average Detector


TL/H/5104-12
FIGURE 4. Precision Full-Wave Peak Detector

## CASCADING THE LM3915

To display signals of 60 or 90 dB dynamic range, multiple LM3915s can be easily cascaded. Alternatively, it is possible to cascade an LM3915 with LM3914s for a log/linear display or with an LM3916 to get an extended range VU meter.

A simple, low cost approach to cascading two LM3915s is to set the reference voltages of the two chips 30 dB apart as in Figure 5. Potentiometer R1 is used to adjust the full scale voltage of LM3915 \#1 to 316 mV nominally while the second IC's reference is set at 10 V by R4. The drawback of this method is that the threshold of LED \#1 is only 14 mV and, since the LM3915 can have an offset voltage as high as 10 mV , large errors can occur. This technique is not recommended for 60 dB displays requiring good accuracy at the first few display thresholds.
A better approach shown in Figure 6 is to keep the reference at 10 V for both LM3915s and amplify the input signal


FIGURE 5. Low Cost Circuit for 60 dB Display

## Application Hints (Continued)



TL/H/5104-14

## FIGURE 6. Improved Circuit for 60 dB Display

## TIPS ON REFERENCE VOLTAGE AND LED CURRENT PROGRAMMING

## SINGLE LM3915

The equations in Figure 7 illustrate how to choose resistor values to set reference voltage for the simple case where no LED intensity adjustment is required. A LED current of 10 mA to 20 mA generally produces adequate illumination. Having 10 V full-scale across the internal voltage divider gives best accuracy by keeping signal level high relative to the offset voltage of the internal comparators. However, this causes $450 \mu \mathrm{~A}$ to flow from pin 7 into the divider which means that the LED current will be at least 5 mA . R1 will typically be between $1 \mathrm{k} \Omega$ and $2 \mathrm{k} \Omega$. To trim the reference voltage, vary R 2 .


FIGURE 7. Design Equations for Fixed LED Intensity

The circuit in Figure 8 shows how to add a LED intensity control which can vary LED current from 9 mA to 28 mA . The reference adjustment has some effect on LED intensity but the reverse is not true.

## MULTIPLE LM3915s

Figure 9 shows how to obtain a common reference trim and intensity control for two LM3915s. The two ICs may be connected in cascade for a 60 dB display or may be handling separate channels for stereo. This technique can be extended for larger numbers of LM3915s by varying the values of R1, R2 and R3 in inverse proportion to the number of devices tied in. The ICs' internal references track within 100 mV so that worst case error from chip to chip is only 0.1 dB for $V_{\text {REF }}=10 \mathrm{~V}$.


FIGURE 8. Varying LED Intensity

## Application Hints (Continued)



TL/H/5104-17
FIGURE 9. Independent Adjustment of Reference Voltage and LED Intensity for Multiple LM3915s

The scheme in Figure 10 is useful when the reference and LED intensity must be adjusted independently over a wide range. The $R_{H I}$ voltage can be adjusted from 1.2 V to 10 V with no effect on LED current. Since the internal divider here does not load down the reference, minimum LED current is much lower. At the minimum recommended reference load of $80 \mu \mathrm{~A}$, LED current is about 0.8 mA . The resistor values shown give a LED current range from 1.5 mA to 20 mA .
At the low end of the intensity adjustment, the voltage drop across the $510 \Omega$ current-sharing resistors is so small that chip to chip variation in reference voltage may yield a visible variation in LED intensity. The optional approach shown of connecting the bottom end of the intensity control pot to a negative supply overcomes this problem by allowing a larger voltage drop across the (larger) current-sharing resistors.

## Other Applications

For increased resolution, it's possible to obtain a display with a smooth transition between LEDs. This is accomplished by varying the reference level at pin 6 by $3 \mathrm{dBp}-\mathrm{p}$ as shown in Figure 11. The signal can be a triangle, sawtooth or sine wave from 60 Hz to 1 kHz . The display can be run in either dot or bar mode.
When an exponentially decaying RC discharge waveform is applied to pin 5, the LM3915's outputs will switch at equal intervals. This makes a simple timer or sequencer. Each time interval is equal to RC/3. The output may be used to drive logic, opto-couplers, relays or PNP transistors, for example.

## Typical Applications



FIGURE 10. Wide-Range Adjustment of Reference Voltage and LED Intensity for Multiple LM3915s

Typical Applications (Continued)


TL/H/5104-19
FIGURE 11.0V to 10V Log Display with Smooth Transitions

Extended Range VU Meter


This application shows that the LED supply re-
quires minimal filtering.
*See Application Hints for optional Peak or Average Detector.
$\dagger$ Adjust R3 for 3 dB difference between LED \#11
and LED \#12.

Vibration Meter


| LED | Threshold |
| :---: | :---: |
| 1 | 60 mV |
| 2 | 80 mV |
| 3 | 110 mV |
| 4 | 160 mV |
| 5 | 220 mV |
| 6 | 320 mV |
| 7 | 440 mV |
| 8 | 630 mV |
| 9 | 890 mV |
| 10 | 1.25 V |

Typical Applications (Continued)


Typical Applications (Continued)
Driving Vacuum Fluorescent Display



Typical Applications (Continued)



TL/H/5104-27

## Typical Applications (Continued)



Operating with a High Voltage Supply (Dot Mode Only)


Typical Applications (Continued)


Audio Power Meter


TL/H/5104-31

| Load <br> Impedance | R1 |
| :---: | :---: |
| $4 \Omega$ | 10 k |
| $8 \Omega$ | 18 k |
| $16 \Omega$ | 30 k |

See Application Hints for optional Peak or Average Detector

Connection Diagram
Dual-In-Line Package


## Definition of Terms

Absolute Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference adjust pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current ( $I_{L E D}$ ) to the change in input voltage ( $V_{I N}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by 10\%.
Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.
LED Current Regulation: The change in output current over the specified range of LED supply voltage ( $\mathrm{V}_{\text {LED }}$ ) as
measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage ( $\mathrm{V}_{\mathrm{REF}}$ ) over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage over the specified range of load current (L(REF)).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage ( $\mathrm{V}_{\mathrm{RHI}}$ ) equal to pin 4 voltage ( $\mathrm{V}_{\mathrm{RLO}}$ ).
Relative Accuracy: The difference between any two adjacent threshold points. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage

National Semiconductor Corporation

## LM3916 Dot/Bar Display Driver

## General Description

The LM3916 is a monolithic integrated circuit that senses analog voltage levels and drives ten LEDs, LCDs or vacuum fluorescent displays, providing an electronic version of the popular VU meter. One pin changes the display from a bar graph to a moving dot display. LED current drive is regulated and programmable, eliminating the need for current limiting resistors. The whole display system can operate from a single supply as low as 3 V or as high as 25 V .
The IC contains an adjustable voltage reference and an accurate ten-step voltage divider. The high-impedance input buffer accepts signals down to ground and up to within 1.5 V of the positive supply. Further, it needs no protection against inputs of $\pm 35 \mathrm{~V}$. The input buffer drives 10 individual comparators referenced to the precision divider. Accuracy is typically better than 0.2 dB .
Audio applications include average or peak level indicators, and power meters. Replacing conventional meters with an LED bar graph results in a faster responding, more rugged display with high visibility that retains the ease of interpretation of an analog display.
The LM3916 is extremely easy to apply. A 1.2 V full-scale meter requires only one resistor in addition to the ten LEDs. One more resistor programs the full-scale anywhere from 1.2 V to 12 V independent of supply voltage. LED brightness is easily controlled with a single pot.

The LM3916 is very versatile. The outputs can drive LCDs, vacuum fluorescents and incandescent bulbs as well as LEDs of any color. Multiple devices can be cascaded for a dot or bar mode display for increased range and/or resolution. Useful in other applications are the linear LM3914 and the logarithmic LM3915.

## Features

- Fast responding electonic VU meter
- Drivers LEDs, LCDs, or vacuum fluorescents
- Bar or dot display mode externally selectable by user
- Expandable to displays of 70 dB
- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of 3 V to 25 V
- Inputs operate down to ground
- Output current programmable from 1 mA to 30 mA
- Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- Outputs are current regulated, open collectors
- Directly drives TTL or CMOS
- The internal 10-step divider is floating and can be referenced to a wide range of voltages
The LM3916 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3916N is available in an 18 -lead molded DIP package.

Typical Applications


TL/H/7971-1

| Absolitite Maximum Ratings |  | $\pm 35 \mathrm{~V}$ |  |
| :--- | :--- | :--- | ---: |
| If Military/Aerospace specified devices are required, | Input Signal Overvoltage (Note 3) | -100 mV to $\mathrm{V}+$ |  |
| contact the National Semiconductor Sales Office/ | Divider Voltage | 10 mA |  |
| Distributors for availability and specifications. | Reference Load Current | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Power Dissipation (Note 5) | 1365 mW | Storage Temperature Range | $260^{\circ} \mathrm{C}$ |
| Molded DIP ( N ) | 25 V | Lead Temperature (Soldering, 10 seconds) |  |
| Supply Voltage | 25 V |  |  |
| Voltage on Output Drivers |  |  |  |

Electrical Characteristics (Note 1)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COMPARATORS |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & 0 V \leq V_{R L O}=V_{R H I} \leq 12 \mathrm{~V}, \\ & \mathrm{l}_{\text {LED }}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \mathrm{I}_{\text {LED }}=1 \mathrm{~mA}$ |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{I}_{\text {LED }} / \Delta \mathrm{V}_{\text {IN }}$ ) | $\mathrm{I}_{(\text {REF })}=2 \mathrm{~mA}, \mathrm{I}_{\text {LED }}=10 \mathrm{~mA}$ | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq(\mathrm{V}+-1.5 \mathrm{~V})$ |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display | -35 |  | 35 | V |


| VOLTAGE DIVIDER |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Divider Resistance | Total, Pin 6 to 4 | 8 | 12 | 17 | k $\Omega$ |
| Relative Accuracy (Input Change Between Any Two Threshold Points) | (Note 2) $\begin{aligned} & -1 \mathrm{~dB} \leq \mathrm{V}_{\mathbb{I N}} \leq 3 \mathrm{~dB} \\ & -7 \mathrm{~dB} \leq \mathrm{V}_{\mathbb{I N}} \leq-1 \mathrm{~dB} \\ & -10 \mathrm{~dB} \leq \mathrm{V}_{\mathbb{I N}} \leq-7 \mathrm{~dB} \end{aligned}$ | $\begin{gathered} 0.75 \\ 1.5 \\ 2.5 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{array}{r} 1.25 \\ 2.5 \\ 2.5 \end{array}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Absolute Accuracy | (Note 2) $\begin{aligned} & V_{\mathbb{I N}}=2,1,0,-1 \mathrm{~dB} \\ & V_{\mathbb{I N}}=-3,-5 \mathrm{~dB} \\ & \mathrm{~V}_{\mathbb{I N}}=-7,-10,-20 \mathrm{~dB} \end{aligned}$ | $\begin{gathered} -0.25 \\ -0.5 \\ -1 \end{gathered}$ |  | $\begin{gathered} +0.25 \\ +0.5 \\ +1 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |


| VOLTAGE REFERENCE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{l}_{\mathrm{L}(\mathrm{REF})} \leq \\ & \mathrm{V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  | 1.2 | 1.28 | 1.34 | V |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}^{+} \leq 18 \mathrm{~V}$ |  |  | 0.01 | 0.03 | \%/V |
| Load Regulation | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq \\ & \mathrm{V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | 2 | \% |
| Output Voltage Change with Temperature | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}_{1} \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ | $=1 \mathrm{~mA}$ |  | 1 |  | \% |
| Adjust Pin Current |  |  |  | 75 | 120 | $\mu \mathrm{A}$ |
| OUTPUT DRIVERS |  |  |  |  |  |  |
| LED Current | $\mathrm{V}^{+}=\mathrm{V}_{\text {LED }}=5 \mathrm{~V}$ | $=1 \mathrm{~mA}$ | 7 | 10 | 13 | mA |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\begin{aligned} & \mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}= \\ & \mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}= \end{aligned}$ |  |  | $\begin{array}{r} 0.12 \\ 1.2 \\ \hline \end{array}$ | $\begin{gathered} 0.4 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| LED Current Regulation | $2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{LED}} \leq 17 \mathrm{~V}$ | $\begin{array}{r} \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{LED}}=20 \mathrm{~mA} \end{array}$ |  | $\begin{gathered} 0.1 \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} 0.25 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Dropout Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{LED}(\mathrm{ON})}=20 \mathrm{~mA} \\ & \Delta \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ | $D=5 V$ |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{l}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\mathrm{L}(\mathrm{R}}$ | 0.4 mA |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | Bar Mode (Note 4) |  |  | 0.1 | 100 | $\mu \mathrm{A}$ |
| Output Leakage | Dot Mode (Note 4) |  |  |  |  |  |
| Pins 10-18 |  |  |  | 0.1 | 100 | $\mu \mathrm{A}$ |
| Pin 1 |  |  | 60 | 150 | 450 | $\mu \mathrm{A}$ |

Electrical Characteristics (Note 1) (Continued)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CURRENT |  |  |  |  |  |  |  |  |
| Standby Supply Current | $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}$ |  | 2.4 | 4.2 | mA |  |  |  |
| (All Outputs Off) | $\mathrm{V}^{+}=+20 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA}$ |  | 6.1 | 9.2 | mA |  |  |  |

```
Note 1: Unless otherwise stated, all specifications apply with the following conditions:
\begin{tabular}{|c|c|c|}
\hline \(3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}^{+} \leq 20 \mathrm{~V}_{\mathrm{DC}}\) & \(-0.015 \mathrm{~V} \leq \mathrm{V}_{\text {RLO }} \leq 12 \mathrm{~V}_{\mathrm{DC}}\) & \(T_{A}=25^{\circ} \mathrm{C}, \mathrm{L}_{\text {L(REF })}=0.2 \mathrm{~mA}\), pin 9 connected to pin 3 (bar mode). \\
\hline \(3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}_{\text {LED }} \leq \mathrm{V}^{+}\) & \(\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {RHI }}, \mathrm{V}_{\text {RLO }} \leq\left(\mathrm{V}^{+}-1.5 \mathrm{~V}\right)\) & For higher power dissipations, pulse testing is used. \\
\hline \(-0.015 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RHH}} \leq 12 \mathrm{~V}_{\mathrm{DC}}\) & \(\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}^{+}-1.5 \mathrm{~V}\) & \\
\hline
\end{tabular}
```

Note 2: Accuracy is measured referred to $+3 \mathrm{~dB}=+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 5 , with $+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 6 , and $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4 . At lower full-scale voltages, buffer and comparator offset voltage may add significant error. See table for threshold voltages.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $\mathrm{V}^{+}$. Dot mode results when pin 9 is pulled at least 200 mV below $\mathrm{V}^{+}$. LED \#10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $\mathrm{V}_{\text {LED }}$.
Note 5: The maximum junction temperature of the LM3916 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP ( N package).

LM3916 Threshold Voltage (Note 2)

| $\mathbf{d B}$ | Volts |  |  | dB | Volts |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  | Min | Typ | Max |
| 3 | 9.985 | 10.000 | 10.015 | $-3 \pm 1 / 2$ | 4.732 | 5.012 | 5.309 |
| $2 \pm 1 / 4$ | 8.660 | 8.913 | 9.173 | $-5 \pm 1 / 2$ | 3.548 | 3.981 | 4.467 |
| $1 \pm 1 / 4$ | 7.718 | 7.943 | 8.175 | $-7 \pm 1$ | 2.818 | 3.162 | 3.548 |
| $0 \pm 1 / 4$ | 6.879 | 7.079 | 7.286 | $-10 \pm 1$ | 1.995 | 2.239 | 2.512 |
| $-1 \pm 1 / 2$ | 5.957 | 6.310 | 6.683 | $-20 \pm 1$ | 0.631 | 0.708 | 0.794 |

## Typical Performance Characteristics



Reference Adjust Pin Current vs Temperature


Input Current Beyond


INPUT CURRENT (nA)

Operating Input Bias Current vs Temperature


LED Current-Regulation Dropout


LED Current vs Referenced Loading



Reference Voltage vs


LED Driver Saturation Voltage


LED Driver Current Regulation


TL/H/7971-2


Block Diagram (Showing Simplest Application)


## Functional Description

The simplified LM3916 block diagram is included to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.

In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. As the input voltage varies from 0 to 1.25, the comparator outputs are driven low one by one, switching on the LED indicators. The resistor divider can be connected between any 2 voltages, providing that they are at least 1.5 V below $\mathrm{V}^{+}$and no lower than $\mathrm{V}^{-}$.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $l_{1}$ then flows through the output set resistor R2 giving an output voltage of:

$$
V_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{REF}}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)+\mathrm{I}_{\mathrm{ADJ}} \mathrm{R} 2
$$



TL/H/7971-5
Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}^{+}$and load changes. For correct operation, reference load current should be between $80 \mu \mathrm{~A}$ and 5 mA . Load capacitance should be less than $0.05 \mu \mathrm{~F}$.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant despite supply voltage and temperature changes. Current drawn by the internal 10-resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc. The LM3916 outputs are current-limited NPN transistors as shown below. An internal feedback loop regulates the transistor drive. Output current is held at about 10 times the reference load current, independent of output voltage and processing variables, as long as the transistor is not saturated.


Outputs may be run in saturation with no adverse effects, making it possible to directly drive logic. The effective saturation resistance of the output transistors, equal to $R_{E}$ plus the transistors' collector resistance, is about $50 \Omega$. It's also possible to drive LEDs from rectified AC with no filtering. To avoid oscillations, the LED supply should be bypassed with a $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor.

## MODE PIN USE

Pin 9, the Mode Select input, permits chaining of multiple devices, and controls bar or dot mode operation. The following tabulation shows the basic ways of using this input. Other more complex uses will be illustrated in the applications.
Bar Graph Display: Wire Mode Select (pin 9) directly to pin 3 ( $\mathrm{V}^{+}$pin).
Dot Display, Single LM3916 Driver: Leave the Mode Select pin open circuit.
Dot Display, $\mathbf{2 0}$ or More LEDs: Connect pin 9 of the first drivers in the series (i.e., the one with the lowest input voltage comparison points) to pin 1 of the next higher LM3916 driver. Continue connecting pin 9 of lower input drivers to pin 1 of higher input drivers for 30 or more LED displays. The last LM3916 driver in the chain will have pin 9 left open. All previous drivers should have a 20k resistor in parallel with LED \# 9 (pin 11 to $\mathrm{V}_{\mathrm{LED}}$ ).

## Mode Pin Functional Description

This pin actually performs two functions. Refer to the simplified block diagram below.

## Block Diagram of Mode Pin Function



TL/H/7971-7

## Mode Pin Functional Description (Continued)

 DOT OR BAR MODE SELECTIONThe voltage at pin 9 is sensed by comparator C1, nominally referenced to $\left(\mathrm{V}^{+}-100 \mathrm{mV}\right)$. The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}+$ for bar mode and more than 200 mV below V+ (or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3. Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for display to make sense when multiple drivers are cascaded in dot mode, special circuitry has been included to shut off LED \#10 of the first device when LED \#1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted in Figure 1.
As long as the input signal voltage is below the threshold of the second driver, LED \#11 is off. Pin 9 of driver \#1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED \#11, pin 9 of driver \#1 is pulled an LED drop (1.5V or
more) below $\mathrm{V}_{\text {LED }}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\mathrm{LED}}$. This forces the output of C2 low, which shuts off output transistor Q2, extinguishing LED \#10.
$V_{\text {LED }}$ is sensed via the 20 k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED \# 9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED \#11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of driver \#1 is held low enough to force LED \#10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be noticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED \#11 (and LED \#1) with a 10 k resistor. The 1 V 1 R drop is more than the 900 mV worst case required to hold off LED \# 10 yet small enough that LED \#11 does not conduct significantly.
In some circuits a number of outputs on the higher device are not used. Examples include the high resolution VU meter and the expanded range VU meter circuits (see Typical Applications). To provide the proper carry sense voltage in dot mode, the LEDs of the higher driver IC are tied to V LED through two series-connected diodes as shown in Figure 2. Shunting the diodes with a 1 k resistor provides a path for driver leakage current.


TL/H/7971-8
FIGURE 1. Cascading LM3914/15/16 Series in Dot Mode


TL/H/7971-9
FIGURE 2. Cascading Drivers in Dot Mode with Pin 1 of Driver \# 2 Unused

## Mode Pin Functional Description (Continued)

## OTHER DEVICE CHARACTERISTICS

The LM3915 is relatively low-powered itself, and since any number of LEDs can be powered from about 3 V , it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA . However, any reference loading adds 4 times that current drain to the $\mathrm{V}^{+}$(pin 3) supply input. For example, an LM3915 with a 1 mA reference pin load (1.3k) would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}^{+}$pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.
The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time are all segments completely off the dot mode. Generally one LED fades in while the other fades out over a 1 mV range. The change may be much more rapid between LED \#10 of one device and LED \#1 of a second device cascaded.

## Application Hints

The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string to a single point very near pin 2 is the best solution.
Long wires from $V_{\text {LED }}$ to LED anode common can cause oscillations. The usual cure is bypassing the LED anodes with a $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor. If the LEd anode line wiring is inaccessible, often a $0.1 \mu \mathrm{~F}$ capacitor from pin 1 to pin 2 will be sufficient
If there is a large amount of LED overlap in the bar mode, oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $\mathrm{V}^{+}$voltage at pin 3 is usually below suggested limits. When several LEDs are lit in dot mode, the problem is usually an AC component of the input signal which should be filtered out. Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with $0.1 \mu \mathrm{~F}$.
Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor to pin 2.

## TIPS ON RECTIFIER CIRCUITS

The simplest way to display an AC signal using the LM3916 is to apply it right to pin 5 unrectified. Since the LED illuminated represents the instantaneous value of the AC waveform, one can readily discern both peak and average values of audio signals in this manner. The LM3916 will respond to positive half-cycles only but will not be damaged by signals up to $\pm 35 \mathrm{~V}$ (or up to $\pm 100 \mathrm{~V}$ if a 39 k resistor is in series with the input). A smear or bar type display results even though the LM3916 is connected for dot mode. The LEDs
should be run at 20 mA to 30 mA for high enough average intensity.
True average or peak detection requires rectification. If an LM3916 is set up with 10V full scale across its voltage divider, the turn-on point for the first LED is only 450 mV . A simple silicon diode rectifier won't work well at the low end due to the 600 mV diode threshold. The half-wave peak detector in Figure 3 uses a PNP emitter-follower in front of the diode. Now, the transistor's base-emitter voltage cancels out the diode offset, within about 100 mV . This approach is usually satisfactory when a single LM3916 is used for a 23 dB display.
Display circuits such as the extended range VU meter using two or more drivers for a dynamic range of 40 dB or greater require more accurate detection. In the precision half-wave rectifier of Figure 4 the effective diode offset is reduced by a factor equal to the open-loop gain of the op amp. Filter capacitor C2 charges through R3 and discharges through R2 and R3, so that appropriate selection of these values results in either a peak or an average detector. The circuit has a gain equal to R2/R1.
It's best to capacitively couple the input. Audio sources frequently have a small DC offset that can cause significant error at the low end of the log display. Op amps that slew quickly, such as the LF351, LF353 or LF356, are needed to faithfully respond to sudden transients. It may be necessary to trim out the op amp DC offset voltage to accurately cover a 60 dB range. Best results are obtained if the circuit is adjusted for the correct output when a low-level AC signal (10 to 20 mV ) is applied, rather than adjusting for zero output with zero input.


FIGURE 3. Half-Wave Peak Detector

$R 1=R 2$ for $A_{V}=1$
$R 1=R 2 / 10$ for $A_{V}=10$
$\mathrm{C} 1=10 / \mathrm{R} 1$
TL/H/7971-11
FIGURE 4. Precision Half-Wave Rectifier

## Application Hints (Continued)

For precision full-wave averaging use the circuit in Figure 5. Using 1\% resistors for R1 through R4, gain for positive and negative signal differs by only 0.5 dB worst case. Substituting 5\% resistors increases this to 2 dB worst case. (A 2 dB gain difference means that the display may have a $\pm 1 \mathrm{~dB}$ error when the input is a nonsymmetrical transient). The averaging time constant is $\mathrm{R} 5^{\circ} \mathrm{C} 2$. A simple modification results in the precision full-wave detector of Figure 6. Since the filter capacitor is not buffered, this circuit can drive only high impedance loads such as the input of an LM3916.

## AUDIO METER STANDARDS

## VU Meter

The audio level meter most frequently encountered is the VU meter. Its characteristics are defined as the ANSI speci-
fication C165. The LM3916's outputs correspond to the meter indications specified with the omission of the -2 VU indication. The VU scale divisions differ slightly from a linear scale in order to obtain whole numbers in dB.
Some of the most important specifications for an AC meter are its dynamic characteristics. These define how the meter responds to transients and how fast the reading decays. The VU meter is a relatively slow full-wave averaging type, specified to reach $99 \%$ deflection in 300 ms and overshoot by 1 to $1.5 \%$. In engineering terms this means a slightly underdamped second order response with a resonant frequency of 2.1 Hz and a $Q$ of 0.62 . Figure 7 depicts a simple rectifier/filter circuit that meets these criteria.


TL/H/7971-12
FIGURE 5. Precision Full-Wave Average Detector


FIGURE 6. Precision Full-Wave Peak Detector


| GAIN | R5 | R6 | C2 | C3 |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 100 k | 43 k | 2.0 | $0.56 \mu \mathrm{~F}$ |
| 10 | 1 M | 100 k | 1.0 | $0.056 \mu \mathrm{~F}$ |

Design Equations
$\frac{1}{R 5 \cdot R 6 \cdot \mathrm{C} 2 \cdot \mathrm{C} 3}=\omega_{0}{ }^{2}=177 \mathrm{sec}-2$
$\frac{1}{\mathrm{C} 2}\left(\frac{1}{\mathrm{R} 3}+\frac{1}{\mathrm{R} 4}+\frac{1}{\mathrm{R} 5}+\frac{1}{\mathrm{R} 6}\right)=\frac{\omega_{0}}{\mathrm{Q}}=21.5 \mathrm{sec}-1$
$R 3=2 R 4$
$\mathrm{R} 1=\mathrm{R} 2 \ll \mathrm{R} 4$
A1, A2: $1 / 2$ LF353
D1, D2: 1N914 OR 1N4148
*Reaches $99 \%$ level at 300 ms after applied tone burst and overshoots $1.2 \%$.

FIGURE 7. Full-Wave Average Detector to VU Meter Specifications*

## Application Hints (Continued)

## Peak Program Meter

The VU meter, originally intended for signals sent via telephone lines, has shortcomings when used in high fidelity systems. Due to its slow response time, a VU meter will not accurately display transients that can saturate a magnetic tape or drive an amplifier into clipping. The fast-attack peak program meter (PPM) which does not have this problem is becoming increasingly popular.
While several European organizations have specifications for peak program meters, the German DIN specification 45406 is becoming a de facto standard. Rather than respond instantaneously to peak, however, PPM specifications require a finite "integration time" so that only peaks wide enough to be audible are displayed. DIN 45406 calls for a response of 1 dB down from steady-state for a 10 ms tone burst and 4 dB down for a 3 ms tone burst. These requirements are consistent with the other frequently encountered spec of 2 dB down for a 5 ms burst and are met by an attack time constant of 1.7 ms .
The specified return time of 1.5 s to -20 dB requires a 650 ms decay time constant. The full-wave peak detector of FIGURE 6 satisfies both the attack and decay time criteria.

## Cascading The LM3916

The LM3916 by itself covers the 23 dB range of the conventional VU meter. To display signals of 40 dB or 70 dB dy-
namic range, the LM3916 may be cascaded with the $3 \mathrm{~dB} /$ step LM3915s. Alternatively, two LM3916s may be cascaded for increased resolution over a 28 dB range. Refer to the Extended Range VU Meter and High Resolution VU Meter in the Typical Applications section for the complete circuits for both dot and bar mode displays.
To obtain a display that makes sense when an LM3915 and an LM3916 are cascaded, the -20 dB output from the LM3916 is dropped. The full-scale display for the LM3915 is set at 3 dB below the LM3916's -10 dB output and the rest of the thresholds continue the $3 \mathrm{~dB} /$ step spacing. A simple, low cost approach is to set the reference voltage of the two chips 16 dB apart as in Figure 5. The LM3915, with pin 8 grounded, runs at 1.25 V full-scale. R1 and R2 set the LM3916's reference 16 dB higher or 7.89V. Variation in the two on-chip references and resistor tolerance may cause a $\pm 1 \mathrm{~dB}$ error in the -10 dB to -13 dB transition. If this is objectionable, R2 can be trimmed.
The drawback of the aforementioned approach is that the threshold of LED \#1 on the LM3915 is only 56 mV . Since comparator offset voltage may be as high as 10 mV , large errors can occur at the first few thresholds. A better approach, as shown in Figure 9, is to keep the reference the same for both drivers ( 10 V in the example) and amplify the input signal by 16 dB ahead of the LM3915. Alternatively,


FIGURE 9. Improved Circuit for $\mathbf{4 0}$ dB Display

## Application Hints (Continued)

 to drive the LM3915.
## Single Driver

instead of amplifying, input signals of sufficient amplitude can be fed directly to the LM3916 and attenuated by 16 dB

To extend this approach to get a 70 dB display, another 30 dB of amplification must be placed in the signal path ahead of the lowest LM3915. Extreme care is required as the lowest LM3915 displays input signals down to 2 mV ! Several offset nulls may be required. High currents should not share the same path as the low level signal. Also power line wiring should be kept away from signal lines.

## TIPS ON REFERENCE VOLTAGE AND LED CURRENT PROGRAMMING

The equations in Figure 10 illustrate how to choose resistor values to set reference voltage for the simple case where no LED intensity adjustment is required. A LED current of 10 mA to 20 mA generally produces adequate illumination. Having 10V full-scale across the internal voltage divider gives best accuracy by keeping signal level high relative to the offset voltage of the internal comparators. However, this

causes 1 mA to flow from pin 7 into the divider which means that the LED current will be at least 10 mA . R1 will typically be between $1 \mathrm{k} \Omega$ and $5 \mathrm{k} \Omega$. To trim the reference voltage, vary R2.
The current in Figure 11 shows how to add a LED intensity control which can vary LED current from 5 mA to 28 mA . Choosing $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ lowers the current drawn by the ladder, increasing the intensity adjustment range. The reference adjustment has some effect on LED intensity but the reverse is not true.

## Multiple Drivers

Figure 12 shows how to obtain a common reference trim and intensity control for two drivers. The two ICs may be connected in cascade or may be handling separate channels for stereo. This technique can be extended for larger numbers of drivers by varying the values of R1, R2 and R3. Because the LM3915 has a greater ladder resistance, R5 was picked less than R7 in such a way as to provide equal reference load currents. The ICs' internal references track within 100 mV so that worst case error from chip to chip is only 0.2 dB for $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$.

TL/H/7971-18
FIGURE 11. Varying LED Intensity


TL/H/7971-19

FIGURE 12. Independent Adjustment of Reference Voltage and LED Intensity for Multiple Drivers

## Application Hints (Continued)

The scheme in Figure 13 is useful when the reference and LED intensity must be adjusted independently over a wide range. The $R_{H I}$ voltage can be adjusted from 1.2 V to 10 V with no effect on LED current. Since the internal divider here does not load down the reference, minimum LED current is much lower. At the minimum recommended reference load of $80 \mu \mathrm{~A}$, LED current is about 0.8 mA . The resistor values shown give a LED current range from 1.5 mA to 25 mA .
At the low end of the intensity adjustment, the voltage drop across the $510 \Omega$ current-sharing resistors is so small that chip to chip variation in reference voltage may yield a visible variation in LED intensity. The optional approach shown of
connecting the bottom end of the intensity control pot to a negative supply overcomes this problem by allowing a larger voltage drop across the (larger) current-sharing resistors.

## Other Applications

For increased resolution, it's possible to obtain a display with a smooth transition between LEDs. This is accomplished by superimposing an AC waveform on top of the input level as shown in Figure 14. The signal can be a triangle, sawtooth or sine wave from 60 Hz to 1 kHz . The display can be run in either dot or bar mode.


FIGURE 13. Wide-Range Adjustment of Reference Voitage and LED intensity for Multiple Drivers


TL/H/7971-21
FIGURE 14. $\mathbf{0}$ V to 10 V VU Meter with Smooth Transitions



Typical Applications (Continued)


Indicator and Alarm, Full-Scale Changes Display From Dot to Bar




## Typical Applications (Continued)

Displaying Additional Levels

$$
\begin{aligned}
& \frac{R 3}{R 2+R 3} \cong 0.794=-2 \mathrm{~dB} \\
& \frac{R 2+R 3}{R 1+R 2+R 3} \cong 0.562=-5 \mathrm{~dB} \\
& \text { or } R 2=0.259 \bullet R 3 \\
& \text { and } \mathrm{R} 1=0.979 \bullet R 3
\end{aligned}
$$



Typical Applications (Continued)



## Connection Diagram



## Definition of Terms

Absolute Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference amplifier pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current ( $\mathrm{I}_{\mathrm{LED}}$ ) to the change in input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by 10\%.

Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.
LED Current Regulation: The change in output current over the specified range of LED supply voltage (VLED) as measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small
change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage ( $V_{\text {REF }}$ ) over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage over the specified range of load current ( $l_{\text {L(REF) }}$ ).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage ( $\mathrm{V}_{\mathrm{RH}}$ ) equal to pin 4 voltage ( $\mathrm{V}_{\mathrm{RLO}}$ ).
Relative Accuracy: The difference between any two adjacent threshold points. Specified and tested with 10V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.

## LMC555 CMOS Timer

## General Description

The LMC555 is a CMOS version of the industry standard 555 series general purpose timers. It offers the same capability of generating accurate time delays and frequencies but with much lower power dissipation and supply current spikes. When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In the astable mode the oscillation frequency and duty cycle are accurately set by two external resistors and one capacitor. The use of National Semiconductor's LMCMOSTM process extends both the frequency range and low supply capability.

## Features

- Less than 1 mW typical power dissipation at 5 V supply - 3 MHz astable frequency capability
- 1.5 V supply operating voltage guaranteed
- Output fully compatible with TTL and CMOS logic at 5V supply
■ Tested to $-10 \mathrm{~mA},+50 \mathrm{~mA}$ output current levels
■ Reduced supply current spikes during output transitions
- Extremely low reset, trigger, and threshold currents
- Excellent temperature stability
- Pin-for-pin compatible with 555 series of timers


## Block and Connection Diagrams



TL/H/8669-1
(Pinouts for Molded and Metal Can Packages are identical)
Order Number LMC555CH, LMC555CM or LMC555CN See NS Package Number H08C, M08A or N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage, V8
15 V
Input Voltages, V2, V4, V5, V6
-0.3 V to $\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$
Output Voltages, V3, V7
Output Current l3, I7
$\begin{array}{ll}\text { Operating Temperature Range } & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} * \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}\end{array}$

Soldering Information Dual-In-Line Package Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
Small Outline Package Vapor Phase (60 seconds)
$215^{\circ} \mathrm{C}$ $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics Test Circuit, $T=25^{\circ} \mathrm{C}$, all switches open, $\overline{\mathrm{RESET}}$ to $\mathrm{V}_{\mathrm{S}}$ unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 18 | Supply Current | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 50 \\ 100 \\ 150 \end{gathered}$ | $\begin{aligned} & 150 \\ & 250 \\ & 400 \end{aligned}$ | $\mu \mathrm{A}$ |
| V5 | Control Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 2.9 \\ & 7.4 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 3.3 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 3.8 \\ & 8.6 \end{aligned}$ | V |
| V7 | Discharge Saturation Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V}, I_{7}=1 \mathrm{~mA} \\ & V_{S}=5 \mathrm{~V}, I_{7}=10 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 75 \\ 150 \end{gathered}$ | $\begin{aligned} & 150 \\ & 300 \end{aligned}$ | mV |
| V3 ${ }_{\text {L }}$ | Output Voltage (Low) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V}, \mathrm{I}_{3}=1 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{I}_{3}=8 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{I}_{3}=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.3 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.6 \\ & 2.0 \end{aligned}$ | V |
| $\mathrm{V}_{3} \mathrm{H}$ | Output Voltage (High) | $\begin{aligned} & V_{S}=1.5 \mathrm{~V}, I_{3}=-0.25 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, I_{3}=-2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{I}_{3}=-10 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 1.0 \\ 4.4 \\ 10.5 \\ \hline \end{gathered}$ | $\begin{gathered} 1.25 \\ 4.7 \\ 11.3 \end{gathered}$ |  | V |
| V2 | Trigger Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 4.3 \end{aligned}$ | V |
| 12 | Trigger Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| V4 | Reset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{gathered} 0.7 \\ 0.75 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.1 \\ & \hline \end{aligned}$ | V |
| 14 | Reset Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| 16 | Threshold Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| 17 | Discharge Leakage | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ |  | 1.0 | 100 | nA |
| t | Timing Accuracy | SW 2, 4 Closed $\begin{aligned} & V_{\mathrm{S}}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.9 \\ 1.0 \\ 1.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.1 \\ & 1.1 \\ & 1.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.25 \\ & 1.20 \\ & 1.25 \\ & \hline \end{aligned}$ | ms |
| $\Delta \mathrm{t} / \Delta \mathrm{Vs}$ | Timing Shift with Supply | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} \pm 1 \mathrm{~V}$ |  | 0.3 |  | \%/V |
| $\Delta t / \Delta T$ | Timing Shift with Temperature | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T} \leq+85^{\circ} \mathrm{C} \end{aligned}$ |  | 75 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\text {A }}$ | Astable Frequency | SW 1, 3 Closed $V_{S}=12 \mathrm{~V}$ | 4.0 | 4.8 | 5.6 | kHz |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Frequency | Max. Freq. Test Circuit, $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 3.0 |  | MHz |
| $t_{R}, t_{F}$ | Output Rise and Fall Times | Max. Freq. Test Circuit $V_{S}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  | 15 |  | ns |
| $t_{\text {PD }}$ | Trigger Propagation Delay | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, Measure Delay from Trigger to Output |  | 100 |  | ns |

[^18]Test Circuit


Maximum Frequency Test Circuit


TL/H/8669-3

## Typical Applications



TL/H/8669-4
$t_{H}=1.1 R_{A} C$ (Gives time that output is high following trigger)
$\overline{\text { RESET overrides TRIGGER, which can override THRESHOLD. Therefore, }}$ the trigger pulse must be shorter than the desired $t_{H}$.
The minimum trigger pulse width is 20 ns .
The minimum reset pulse width is 400 ns .

Variable Duty Cycle Oscillator

fosc. $=\frac{1.44}{\left(R_{A}+2 R_{B}\right) C}$
Duty Cycle $=\frac{R_{B}}{R_{A}+2 R_{B}} \quad \begin{aligned} & \text { (Gives fraction of total period } \\ & \text { that output is low) }\end{aligned}$

50\% Duty Cycie Oscillator


TL/H/8669-6


Block Diagram (with External Components)


TL/H/8670-1
Order Number LMC567CM or LMC567CN
See NS Package Number M08A or N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Input Voltage, Pin 3 | 2 V p-p |
| :--- | ---: |
| Supply Voltage, Pin 4 | 10 V |
| Output Voltage, Pin 8 | 13 V |
| Voltage at All Other Pins | Vs to Gnd |
| Output Current, Pin 8 | 30 mA |
| Package Dissipation | 500 mW |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |



Soldering Information

| Dual-In-Line Package |  |
| :--- | :--- |
| Soldering (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase $(60$ sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics

Test Circuit, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, RtCt \#2, Sw. 1 Pos. 0, and no input, unless otherwise noted.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 14 |  | RtCt \#1, Quiescent or Activated | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 0.3 |  | mAdc |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 0.5 | 0.8 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 0.8 | 1.3 |  |
| V3 | Input D.C. Bias |  |  |  | 0 |  | mVdc |
| R3 | Input Resistance |  |  |  | 40 |  | $\mathrm{k} \Omega$ |
| 18 | Output Leakage |  |  |  | 1 | 100 | nAdc |
| $\mathrm{f}_{0}$ | Center Frequency,$\mathrm{F}_{\mathrm{osc}} \div 2$ | RtCt \#2, Measure Oscillator Frequency and Divide by 2 | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 98 |  | kHz |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 92 | 103 | 113 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 105 |  |  |
| $\Delta f_{0}$ | Center Frequency Shift with Supply | $\frac{\left.\mathrm{f}_{0}\right\|_{\mathrm{gV}}-\left.\mathrm{f}_{0}\right\|_{2 \mathrm{~V}}}{\left.7 \mathrm{f}_{0}\right\|_{5 \mathrm{~V}}} \times 100$ |  |  | 1.0 | 2.0 | \%/V |
| $V_{\text {in }}$ | Input Threshold | Set Input Frequency Equal to $f_{0}$ Measured Above, Increase Input Level Until Pin 8 Goes Low. | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 11 | 20 | 27 | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 17 | 30 | 45 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 45 |  |  |
| $\Delta V_{\text {in }}$ | Input Hysteresis | Starting at Input Threshold, Decrease Input Level Until Pin 8 goes High. |  |  | 1.5 |  | mV rms |
| V8 | Output 'Sat' Voltage | Input Level > Threshold Choose RL for Specified I8 | $18=2 \mathrm{~mA}$ |  | 0.06 | 0.15 | Vdc |
|  |  |  | $18=20 \mathrm{~mA}$ |  | 0.7 |  |  |
| L.D.B.W. | Largest Detection Bandwidth | Measure $\mathrm{F}_{\text {osc }}$ with Sw .1 in Pos. 0, 1, and 2;$\text { L.D.B.W }=\frac{\mathrm{F}_{\mathrm{OSC}} \mathrm{PP}_{2}-\mathrm{F}_{\mathrm{OSC}} \mathrm{P}_{\mathrm{P} 1}}{\mathrm{~F}_{\mathrm{OSC}} \mathrm{PPO}_{0}} \times 10$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 7 | 11 | 15 | \% |
|  |  |  | $\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$ | 11 | 14 | 17 |  |
|  |  |  | $\mathrm{V}_{\mathrm{s}}=9 \mathrm{~V}$ |  | 15 |  |  |
| $\Delta \mathrm{BW}$ | Bandwidth Skew |  |  |  | 0 | $\pm 1.0$ | \% |
| $\mathrm{f}_{\text {max }}$ | Highest Center Freq. | RtCt \#3, Measure Oscillator Frequency and Divide by 2 |  |  | 700 |  | kHz |
| $V_{\text {in }}$ | Input Threshold at $f_{\text {max }}$ | Set Input Frequency Equal to $f_{\text {max }}$ measured Above, Increase Input Level Until Pin 8 goes Low. |  |  | 35 |  | mVrms |

## Test Circuit



| RtCt | Rt | Ct |
| :---: | :---: | :---: |
| $\# 1$ | 100 k | 300 pF |
| $\# 2$ | 10 k | 300 pF |
| $\# 3$ | 5.1 k | 62 pF |

## Typical Performance Characteristics




Bandwidth vs. Input Signal Level



Largest Detection
Bandwidth vs. Temp.


Frequency Drift


TL/H/8670-3

## Applications Information (refer to Block Diagram)

## GENERAL

The LMC567 low power tone decoder can be operated at supply voltages of 2 V to 9 V and at input frequencies ranging from 1 Hz up to 500 kHz .
The LMC567 can be directly substituted in most LM567 applications with the following provisions:

1. Oscillator timing capacitor Ct must be halved to double the oscillator frequency relative to the input frequency (See OSCILLATOR TIMING COMPONENTS).
2. Filter capacitors C 1 and C 2 must be reduced by a factor of 8 to maintain the same filter time constants.
3. The output current demanded of pin 8 must be limited to the specified capability of the LMC567.

## OSCILLATOR TIMING COMPONENTS

The voltage-controlled oscillator (VCO) on the LMC567 must be set up to run at twice the frequency of the input signal tone to be decoded. The center frequency of the VCO is set by timing resistor Rt and timing capacitor Ct connected to pins 5 and 6 of the IC. The center frequency as a function of Rt and Ct is given by:

$$
\mathrm{F}_{\mathrm{osc}} \cong \frac{1}{1.4 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

Since this will cause an input tone of half $\mathrm{F}_{\mathrm{osc}}$ to be decoded,

$$
\mathrm{F}_{\text {input }} \cong \frac{1}{2.8 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

This equation is accurate at low frequencies; however, above $50 \mathrm{kHz}\left(F_{\text {osc }}=100 \mathrm{kHz}\right.$ ), internal delays cause the actual frequency to be lower than predicted.
The choice of Rt and Ct will be a tradeoff between supply current and practical capacitor values. An additional supply current component is introduced due to Rt being switched to $\mathrm{V}_{\mathrm{s}}$ every half cycle to charge Ct :

$$
I_{s} \text { due to } R t=V_{s} /(4 R t)
$$

Thus the supply current can be minimized by keeping Rt as large as possible (see supply current vs. operating frequency curves). However, the desired frequency will dictate an RtCt product such that increasing Rt will require a smaller Ct . Below $\mathrm{Ct}=100 \mathrm{pF}$, circuit board stray capacitances begin to play a role in determining the oscillation frequency which ultimately limits the minimum Ct .

To allow for I.C. and component value tolerances, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC567 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct .

## SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close as possible to pin 4.

## INPUT PIN

The input pin 3 is internally ground-referenced with a nominal $40 \mathrm{k} \Omega$ resistor. Signals which are already centered on OV may be directly coupled to pin 3; however, any d.c. potential must be isolated via a coupling capacitor. Inputs of multiple LMC567 devices can be paralleled without individual d.c. isolation.

## LOOP FILTER

Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). Capacitor C 2 in conjunction with the nominal $80 \mathrm{k} \Omega$ pin 2 internal resistance forms the loop filter.
For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will begin to become narrower than the LDBW (see Bandwidth as a Function of C2 curve). However, the maximum hold-in range will always equal the LDBW.

## OUTPUT FILTER

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of $7 / 9 \mathrm{~V}_{\mathrm{s}}$. When the PLL is locked to the input, an increase in signal level causes the detector output to move negative. When pin 1 reaches $2 / 3 \mathrm{~V}_{\mathrm{s}}$ the output is activated (see OUTPUT PIN).
Capacitor C 1 in conjunction with the nominal $40 \mathrm{k} \Omega$ pin 1 internal resistance forms the output filter. The size of C 1 is a tradeoff between slew rate and carrier ripple at the output comparator. Low values of C1 produce the least delay between the input and output for tone burst applications, while larger values of C 1 improve noise immunity.
Pin 1 also provides a means for shifting the input threshold higher or lower by connecting an external resistor to supply or ground. However, reducing the threshold using this technique increases sensitivity to pin 1 carrier ripple and also results in more part to part threshold variation.

## OUTPUT PIN

The output at pin 8 is an N -channel FET switch to ground which is activated when the PLL is locked and the input tone is of sufficient amplitude to cause pin 1 to fall below $2 / 3 \mathrm{~V}_{\mathrm{s}}$. Apart from the obvious current component due to the external pin 8 load resistor, no additional supply current is required to activate the switch. The on resistance of the switch is inversely proportional to supply; thus the 'sat' voltage for a given output current will increase at lower supplies.

## LMC568 Low Power Phase-Locked Loop

## General Description

The LMC568 is an amplitude-linear phase-locked loop consisting of a linear VCO, fully balanced phase detectors, and a carrier detect output. LMCMOSTM technology is employed for high performance with low power consumption.
The VCO has a linearized control range of $\pm 30 \%$ to allow demodulation of FM and FSK signals. Carrier detect is indicated when the PLL is locked to an input signal greater than 26 mVrms . LMC568 applications include FM SCA and TV second audio program decoders, FSK data demodulators, and voice pagers.

## Features

m Demodulates $\pm 15 \%$ deviation FM/FSK signals

- Carrier Detect Output with hysteresis

■ Operation to 500 kHz input frequency
. Low THD- $0.5 \%$ typ. for $\pm 10 \%$ deviation

- 2 V to 9 V supply voltage range
- Low supply current drain

Typical Application (100 kHz input frequency, refer to notes pg. 3)


TL/H/9135-1
Order Number LMC568CM or LMC568CN
See NS Package Number M08A or N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Input Voltage, Pin 3
Supply Voltage, Pin 4
Output Voltage, Pin 8
Voltage at All Other Pins
Output Current, Pin 8
$2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$
10V
13 V

Package Dissipation


## Electrical Characteristics

Test Circuit, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, RtCt \#2, Sw. 1 Pos. 0; and no input unless otherwise noted.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | Power Supply Current | RtCt \#1, Quiescent or Activated | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 0.35 |  | mAdc |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 0.75 | 1.5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 1.2 | 2.4 |  |
| V3 | Input D.C. Bias |  |  |  | 0 |  | mVdc |
| R3 | Input Resistance |  |  |  | 40 |  | $\mathrm{k} \Omega$ |
| 18 | Output Leakage |  |  |  | 1 | 100 | nAdc |
| $\mathrm{f}_{0}$ | Center Frequency$\mathrm{F}_{\mathrm{osc}} \div 2$ | RtCt \#2, Measure Oscillator Frequency and Divide by 2 | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 98 |  | kHz |
|  |  |  | $V_{S}=5 \mathrm{~V}$ | 90 | 103 | 115 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 105 |  |  |
| $\Delta f_{0}$ | Center Frequency Shift with Supply | $\frac{f_{0} l_{2 v}-\left.f_{0}\right\|_{2 v}}{7 f_{0} \\|_{5 v}} \times 100$ |  |  | 1.0 | 2.0 | \%/V |
| $V_{\text {in }}$ | Input Threshold | Set Input Frequency Equal to $f_{0}$ Measured Above, Increase Input Level until Pin 8 Goes Low. | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 10 | 16 | 25 | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 16 | 26 | 42 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 45 |  |  |
| $\Delta V_{\text {in }}$ | Input Hysteresis | Starting at Input Threshold, Decrease Input Level until Pin 8 Goes High. |  |  | 1.5 |  | mVrms |
| V8 | Output 'Sat' Voltage | Input Level > Threshold Choose RL for Specified I8 | $18=2 \mathrm{~mA}$ |  | 0.06 | 0.15 | Vdc |
|  |  |  | $18=20 \mathrm{~mA}$ |  | 0.7 |  |  |
| L.D.B.W. | Largest Detection Bandwidth | Measure $\mathrm{F}_{\text {osc }}$ with Sw .1 in Pos. 0, 1, and 2;$\text { L.D.B.W. }=\frac{F_{\mathrm{OSd}} \mathrm{P}_{2}-F_{\mathrm{OSd}} \mathrm{P}_{1}}{F_{\mathrm{OSc}} \mathrm{PP}_{0}} \times 100$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 30 |  | \% |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 40 | 55 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 60 |  |  |
| $\Delta \mathrm{BW}$ | Bandwidth Skew | $\text { Skew }=\left(\frac{F_{\mathrm{OSC}} \mathrm{lP}_{2}+\mathrm{F}_{\mathrm{OSC}} \mathrm{P}_{\mathrm{P} 1}}{\left.2 \mathrm{~F}_{\mathrm{OSc}}-1\right) \times 100}\right.$ |  |  | 1 | $\pm 5$ | \% |
| $V_{\text {out }}$ | Recovered Audio | $\begin{aligned} & \text { Typical Application Circuit } \\ & \text { Input }=100 \mathrm{mVrms}, F=100 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{mod}}=400 \mathrm{~Hz}, \pm 10 \mathrm{kHz} \mathrm{Dev} . \end{aligned}$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 170 |  | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 270 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 400 |  |  |
| THD | Total Harmonic Distortion | Typical Application Circuit as Above, Measure $\mathrm{V}_{\text {out }}$ Distortion. |  |  | 0.5 |  | \% |
| $\frac{S+N}{N}$ | Signal to Noise Ratio | Typical Application Circuit Remove Modulation, Measure $\mathrm{V}_{\mathrm{n}}$ $(S+N) / N=20 \log \left(V_{\text {out }} / V_{n}\right)$ |  |  | 65 |  | dB |
| $\mathrm{f}_{\text {max }}$ | Highest Center Freq. | RtCt \#3, Measure Oscillator Frequency and Divide by 2 |  |  | 700 |  | kHz |

## Test Circuit



| RtCt | Rt | Ct |
| :---: | :---: | :---: |
| $\# 1$ | 100 k | 300 pF |
| $\# 2$ | 10 k | 300 pF |
| $\# 3$ | 5.1 k | 62 pF |

TL/H/9135-3

## Notes to Typical Application

## SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close to possible to pin 4. Also, due to pin voltages tracking supply, a large C4 is necessary for low frequency PSRR.

## OSCILLATOR TIMING COMPONENTS

The voltage-controlled oscillator (VCO) on the LMC568 must be set up to run at twice the frequency of the input signal. The components shown in the typical application are for $\mathrm{F}_{\text {osc }}=200 \mathrm{kHz}$ ( 100 kHz input frequency). For operation at lower frequencies, increase the capacitor value; for higher frequencies proportionally reduce the resistor values. If low distortion is not a requirement, the series diode/resistor between pins 6 and 5 may be omitted. This will reduce VCO supply dependence and increase $\mathrm{V}_{\text {out }}$ by approximately 2 dB with THD $=2 \%$ typical. The center frequency as a function of Rt and Ct is given by:

$$
\mathrm{F}_{\mathrm{osc}} \cong \frac{1}{1.4 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

To allow for I.C. and component value tolerences, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC568 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct .

## INPUT PIN

The input pin 3 is internally ground-referenced with a nominal $40 \mathrm{k} \Omega$ resistor. Signals that are centered on 0 V may be directly coupled to pin 3; however, any d.c. potential must be isolated via С3.

## OUTPUT TAKEOFF

The output signal is taken off the loop filter at pin 2 . Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). The nominal pin 2 source resistance is $80 \mathrm{k} \Omega$, requiring the use of an external buffer transistor to drive nominal loads.
For small values of $C 2$, the PLL will have a fast acquisition time and the pull-in range will be set by the built-in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will become narrower than the LDBW. However, the maximum hold-in range will always equal the LDBW. The 2 kHz de-emphasis pole shown may be modified or omitted as required by the application.

## CARRIER DETECT

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of $7 / 9 \mathrm{~V}_{\mathrm{S}}$. The output at pin 8 is an N -channel FET switch to ground which is activated when the PLL is locked and the input is of sufficient amplitude to cause pin 1 to fall below $2 / 3 \mathrm{~V}_{\mathrm{S}}$. The carrier detect threshold is internally set to 26 mVrms typical on a 5 V supply.
Capacitor C 1 in conjunction with the nominal $40 \mathrm{k} \Omega$ pin 1 internal resistance forms the output filter. The size of C1 is a tradeoff between slew rate and carrier ripple at the output comparator. Optional resistor $R_{H}$ increases the hysteresis in the pin 8 output for applications such as audio mute control. The minimum allowable value for $\mathrm{R}_{\mathrm{H}}$ is $330 \mathrm{k} \Omega$.

## LMC568 Typical Performance Characteristics




Pull-In Range as a Function of C2


TL/H/9135-2

Section 6
Surface Mount

## Section 6 Contents

Surface Mount6-3National Semiconductor Corporation

Cost pressures today are forcing many electronics manufacturers to automate their production lines. Surface mount technology plays a key role in this cost-savings trend because:

1. The mounting of devices on the PC board surface eliminates the expense of drilling holes;
2. The use of pick-and-place machines to assemble the PC boards greatly reduces labor costs;
3. The lighter and more compact assembled products resulting from the smaller dimensions of surface mount packages mean lower material costs.
Production processes now permit both surface mount and insertion mount components to be assembled on the same PC board.

## SURFACE MOUNT PACKAGING AT NATIONAL

To help our customers take advantage of this new technology, National has developed a line of surface mount packages. Ranging in lead counts from 3 to 360, the package offerings are summarized in Table I.
Lead center spacing keeps shrinking with each new generation of surface mount package. Traditional packages (e.g., DIPs) have a 100 mil lead center spacing. Surface mount packages currently in production (e.g., SOT, SOIC, PCC, LCC, LDCC) have a 50 mil lead center spacing. Surface mount packages in production release (e.g., PQFP) have a 25 mil lead center spacing. Surface mount packages in development (e.g., TAPEPAKTM) will have a lead center spacing of only $12-20$ mils.

TABLE I. Surface Mount Packages from National

| Package Type | Small Outline Transistor (SOT) | Small Outline IC (SOIC) |  | Plastic Quad Flat Pack (PQFP) | TAPEPAKTM <br> (TP) | Leadless Chip Carrier (LCC) (LDCC) | Leaded Chip Carrier |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Package Material | Plastic | Plastic | Plastic | Plastic | Plastic | Ceramic | Ceramic |
| Lead Bend | Gull Wing | Gull Wing | J-Bend | Gull Wing | Gull Wing | - | Gull Wing |
| Lead Center Spacing | 50 Mils | 50 Mils | 50 Mils | 25 Mils | 20, 15, 12 Mils | 50 Mils | 50 Mils |
| Tape \& Reel Option | Yes | Yes | Yes | tbd | tbd | No | No |
| Lead Counts | SOT-23 <br> High Profile SOT-23 <br> Low Profile | $\begin{aligned} & \text { SO-8(*) } \\ & \text { SO-14(*) } \\ & \text { SO-14 Wide(*) } \\ & \text { SO-16(*) } \\ & \text { SO-16 Wide(*) } \\ & \text { SO-20(*) } \\ & \text { SO-24(*) } \end{aligned}$ | $\begin{aligned} & \text { PCC-20(*) } \\ & \text { PCC-28(*) } \\ & \text { PCC-44(*) } \\ & \text { PCC-68 } \\ & \text { PCC-84 } \\ & \text { PCC-124 } \end{aligned}$ | PQFP-84 <br> PQFP-100 <br> PQFP-132 <br> PQFP-196(*) <br> PQFP-244 | TP-40 (*) TP-68 TP-84 TP-132 TP-172 TP-220 TP-284 TP-360 | $\begin{aligned} & \text { LCC-18 } \\ & \text { LCC-20(*) } \\ & \text { LCC-28 } \\ & \text { LCC-32 } \\ & \text { LCC-44 (*) } \\ & \text { LCC-48 } \\ & \text { LCC-52 } \\ & \text { LCC-68 } \\ & \text { LCC-84 } \\ & \text { LCC-124 } \end{aligned}$ | $\begin{aligned} & \text { LDCC-44 } \\ & \text { LDCC-68 } \\ & \text { LDCC-84 } \\ & \text { LDCC-124 } \end{aligned}$ |

*In production (or planned) for linear products.

## LINEAR PRODUCTS IN SURFACE MOUNT

Linear functions available in surface mount include:

- Op amps
- Comparators
- Regulators
- References
- Data conversion
- Industrial
- Consumer
- Automotive

A complete list of linear part numbers in surface mount is presented in Table III. Refer to the datasheet in the appropriate chapter of this databook for a complete description of the device. In addition, National is continually expanding the list of devices offered in surface mount. If the functions you need do not appear in Table III, contact the sales office or distributor branch nearest you for additional information.
Automated manufacturers can improve their cost savings by using Tape-and-Reel for surface mount devices. Simplified handling results because hundreds-to-thousands of semiconductors are carried on a single Tape-and-Reel pack (see ordering and shipping information-printed later in this sec-tion-for a comparison of devices/reel vs. devices/rail for those surface mount package types being used for linear products). With this higher device count per reel (when compared with less than a 100 devices per rail), pick-and-place machines have to be re-loaded less frequently and lower labor costs result.
With Tape-and-Reel, manufacturers save twice-once from using surface mount technology for automated PC board assembly and again from less device handling during shipment and machine set-up.

## BOARD CONVERSION

Besides new designs, many manufacturers are converting existing printed circuit board designs to surface mount. The resulting PCB will be smaller, lighter and less expensive to manufacture; but there is one caveat-be careful about the thermal dissipation capability of the surface mount package.
Because the surface mount package is smaller than the traditional dual-in-line package, the surface mount package is not capable of conducting as much heat away as the DIP (i.e., the surface mount package has a higher thermal resist-ance-see Table II).
The silicon for most National devices can operate up to a $150^{\circ} \mathrm{C}$ junction temperature (check the datasheet for the rare exception). Like the DIP, the surface mount package can actually withstand an ambient temperature of up to $125^{\circ} \mathrm{C}$ (although a commercial temperature range device will only be specified for a max ambient temperature of $70^{\circ} \mathrm{C}$ and an industrial temperature range device will only be specified for a max ambient temperature of $85^{\circ} \mathrm{C}$ ). See AN-336, "Understanding Integrated Circuit Package Power Capabilities", (reprinted in the appendix of each linear databook volume) for more information.

TABLE II: Surface Mount Package Thermal Resistance Range*

| Package | Thermal Resistance ${ }^{* *}$ <br> $\left(\theta_{\mathrm{j} \mathbf{A}},{ }^{\circ} \mathbf{C} / \mathrm{W}\right)$ |
| :--- | :---: |
| SO-8 | $120-175$ |
| SO-14 | $100-140$ |
| SO-14 Wide | $70-110$ |
| SO-16 | $90-130$ |
| SO-16 Wide | $70-100$ |
| SO-20 | $60-90$ |
| SO-24 | $55-85$ |
| PCC-20 | $70-100$ |
| PCC-28 | $60-90$ |
| PCC-44 | $40-60$ |

*Actual thermal resistance for a particular device depends on die size. Refer to the datasheet for the actual $\theta_{\mathrm{jA}}$ value.
**Test conditions: PCB mount (FR4 material), still air (room temperature), copper traces ( $150 \times 20 \times 10$ mils).
Given a max junction temperature of $150^{\circ} \mathrm{C}$ and a maximum allowed ambient temperature, the surface mount device will be able to dissipate less power than the DIP device. This factor must be taken into account for new designs.
For board conversion, the DIP and surface mount devices would have to dissipate the same power. This means the surface mount circuit would have a lower maximum allowable ambient temperature than the DIP circuit. For DIP circuits where the maximum ambient temperature required is substantially lower than the maximum ambient temperature allowed, there may be enough margin for safe operation of the surface mount circuit with its lower maximum allowable ambient temperature. But where the maximum ambient temperature required of the DIP current is close to the maximum allowable ambient temperature, the lower maximum ambient temperature allowed for the surface mount circuit may fall below the maximum ambient temperature required. The circuit designer must be aware of this potential pitfall so that an appropriate work-around can be found to keep the surface mount package from being thermally overstressed in the application.

## SURFACE MOUNT LITERATURE

National has published extensive literature on the subject of surface mount packaging. Engineers from packaging, quality, reliability, and surface mount applications have pooled their experience to provide you with practical hands-on knowledge about the construction and use of surface mount packages.
The applications note AN-450 "Surface Mounting Methods and their Effect on Product Reliability" is referenced on each SMD datasheet. In addition, "Wave Soldering of Surface Mount Components" is reprinted in this section for your information.

## Amplifiers and Comparators

| Part Number | Part Number |
| :--- | :--- |
| LF347WM | LM392M |
| LF351M | LM393M |
| LF451CM | LM741CM |
| LF353M | LM1458M |
| LF355M | LM2901M |
| LF356M | LM2902M |
| LF357M | LM2903M |
| LF444CWM | LM2904M |
| LM10CWM | LM2924M |
| LM10CLWM | LM3403M |
| LM308M | LM4250M |
| LM308AM | LM324M |
| LM310M | LM339M |
| LM311M | LM365WM |
| LM318M | LM607CM |
| LM319M | LMC669BCWM |
| LM324M | LMC669CCWM |
| LM339M | LF441CM |
| LM346M |  |
| LM348M |  |
| LM358M |  |
| LM359M |  |

## Regulators and References

| Part Number | Part Number |
| :--- | :--- |
| LM317LM | LM2931M-5.0 |
| LF3334M | LM3524M |
| LM336M-2.5 | LM78L05ACM |
| LF336BM-2.5 | LM78L12ACM |
| LM336M-5.0 | LM78L15ACM |
| LM336BM-5.0 | LM79L05ACM |
| LM337LM | LM79L12ACM |
| LM385M | LM79L15ACM |
| LM385M-1.2 | LP2951ACM |
| LM385BM-1.2 | LP2951CM |
| LM385M-2.5 |  |
| LM385BM-2.5 |  |
| LM723CM |  |
| LM2931CM |  |

Data Acquisition Circuits

| Part Number | Part Number |
| :--- | :--- |
| ADC0802LCV | ADC1025BCV |
| ADC0802LCWM | ADC1025CCV |
| ADC0804LCV | DAC0800LCM |
| ADC0804LCWM | DAC0801LCM |
| ADC0808CCV | DAC0802LCM |
| ADC0809CCV | DAC0806LCM |
| ADC0811BCV | DAC0807LCM |
| ADC0811CCV | DAC0808LCM |
| ADC0819BCV | DAC0830LCWM |
| ADC0819CCV | DAC0830LCV |
| ADC0820BCV | DAC0832LCWM |
| ADC0820CCV | DAC0832LCV |
| ADC0838BCV |  |
| ADC0838CCV |  |
| ADC0841BCV |  |
| ADC0841CCV |  |
| ADC0848BCV |  |
| ADC0848CCV |  |
| ADC1005BCV |  |
| ADC1005CCV |  |

Industrial Functions

| Part Number | Part Number |
| :--- | :--- |
| AH5012CM | LM13600M |
| LF13331M | LM13700M |
| LF13509M | LMC555CM |
| LF13333M | LM567CM |
| LM555CM | MF4CWM-50 |
| LM556CM | MF4CWM-100 |
| LM567CM | MF6CWM-50 |
| LM1496M | MF10CCWM |
| LM2917M | MF6CWM-100 |
| LM3046M | MF5CWM |
| LM3086M |  |
| LM3146M |  |

## Commercial and Automotive

| Part Number | Part Number |
| :--- | :--- |
| LM386M-1 | LM1837M |
| LM592M | LM1851M |
| LM831M | LM1863M |
| LM832M | LM1865M |
| LM833M | LM1870M |
| LM837M | LM1894M |
| LM838M | LM1964V |
| LM1131CM | LM2893M |
|  | LM3361AM |

## Hybrids

| Part Number | Part Number |
| :--- | :--- |
| LH0002E | LH0032E |
| LH4002E | LH0033E |

## A FINAL WORD

National is a world leader in the design and manufacture of surface mount components.
Because of design innovations such as perforated copper leadframes, our small outline package is as reliable as our DIP-the laws of physics would have meant that a straight "junior copy" of the DIP would have resulted in an "S.O." package of lower reliability. You benefit from this equivalence of reliability. In addition, our ongoing vigilance at each step of the production process assures that the reliability we designed in stays in so that only devices of the highest quality and reliability are shipped to your factory.
Our surface mount applications lab at our headquarters site in Santa Clara, California continues to research (and publish) methods to make it even easier for you to use surface mount technology. Your problems are our problems.
When you think "Surface Mount"-think "National"!

## Ordering and Shipping Information

When you order a surface mount semiconductor, it will be in one of the several available surface mount package types. Specifying the Tape-and-Reel method of shipment means that you will receive your devices in the following quantities per Tape-and-Reel pack: SMD devices can also be supplied in conventional conductive rails.

| Package | Package <br> Designator | Max/Rail | Per Reel* |
| :--- | :---: | :---: | :---: |
| SO-8 | M | 100 | 2500 |
| SO-14 | M | 50 | 2500 |
| SO-14 Wide | WM | 50 | 1000 |
| SO-16 | M | 50 | 2500 |
| SO-16 Wide | WM | 50 | 1000 |
| SO-20 | M | 40 | 1000 |
| SO-24 | M | 30 | 1000 |
| PCL-20 | V | 50 | 1000 |
| PCL-28 | V | 40 | 1000 |
| PCL-44 | V | 25 | 500 |
| PQFP-196 | VF | TBD | - |
| TP-40 | TP | 100 | TBD |
| LCC-20 | E | 50 | - |
| LCC-44 | E | 25 | - |

*Incremental ordering quantities. (National Semiconductor reserves the right to provide a smaller quantity of devices per Tape-and-Reel pack to preserve lot or date code integrity. See example below.)
Example: You order 5,000 LM324M ICs shipped in Tape-and-Reel.

- Case 1: All 5,000 devices have the same date code
- You receive 2 SO-14 (Narrow) Tape-and-Reel packs, each having 2500 LM324M ICs
- Case 2: 3,000 devices have date code A and 2,000 devices have date code $B$
- You receive 3 SO-14 (Narrow) Tape-and-Reel packs as follows:
Pack \#1 has 2,500 LM324M ICs with date code A Pack \#2 has 500 LM324M ICs with date code A Pack \#3 has 2,000 LM324M ICs with date code B


## Short-Form Procurement Specification

TAPE FORMAT

|  | Trailer (Hub End)* |  | Carrier* | Leader (Start End)* |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Empty Cavities, $\min$ (Unsealed Cover Tape) | Empty Cavities, min (Sealed Cover Tape) | Filled Cavities (Sealed Cover Tape) | Empty Cavities, min (Sealed Cover Tape) | Empty Cavities, $\min$ (Unsealed Cover Tape) |
| Small Outline IC |  |  |  |  |  |
| SO-8 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-14 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-14 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-16 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-16 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-20 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-24 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| Plastic Chip Carrier IC |  |  |  |  |  |
| PCC-20 | 2 | 2 | 1000 | 5 | 5 |
| PCC-28 | 2 | 2 | 750 | 5 | 5 |
| PCC-44 | 2 | 2 | 500 | 5 | 5 |

[^19]Short-Form Procurement Specification (Continued)
device orientation


TL/XX/0026-8

## MATERIALS

- Cavity Tape: Conductive PVC (less than $10^{5}$ Ohms/Sq)
- Cover Tape: Polyester
(1) Conductive cover available
- Reel:
(1) Solid 80 pt fibreboard (standard)
(2) Conductive fibreboard available
(3) Conductive plastic (PVC) available

TAPE DIMENSIONS (24 Millimeter Tape or Less)


## Short-Form Procurement Specification (Continued)

|  | W | P | F | E | $\mathrm{P}_{2}$ | $\mathrm{P}_{0}$ | D | T | $\mathrm{A}_{0}$ | $\mathrm{B}_{0}$ | $\mathrm{K}_{0}$ | $\mathrm{D}_{1}$ | R |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Small Outline IC |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { SO-8 } \\ & \text { (Narrow) } \end{aligned}$ | $12 \pm .30$ | $8.0 \pm .10$ | $5.5 \pm .05$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.4 \pm .10$ | $5.2 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 30 |
| SO-14 (Narrow) | $16 \pm .30$ | $8.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.5 \pm .10$ | $9.0 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 40 |
| $\begin{aligned} & \text { SO-14 } \\ & \text { (Wide) } \end{aligned}$ | $16 \pm .30$ | $12.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | 10.9 $\pm .10$ | $9.5 \pm .10$ | $3.0 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-16 (Narrow) | $16 \pm .30$ | $8.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.5 \pm .10$ | $10.3 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-16 <br> (Wide) | $16 \pm .30$ | $12.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $10.9 \pm .10$ | $10.76 \pm .10$ | $3.0 \pm .10$ | $1.55 \pm .05$ | 40 |
| $\begin{aligned} & \text { SO-20 } \\ & \text { (Wide) } \\ & \hline \end{aligned}$ | $24 \pm .30$ | $12.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $10.9 \pm .10$ | $13.3 \pm .10$ | $3.0 \pm .10$ | $2.05 \pm .05$ | 50 |
| $\begin{aligned} & \text { SO-24 } \\ & \text { (Wide) } \end{aligned}$ | $24 \pm .30$ | $12.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $10.9 \pm .10$ | $15.85 \pm .10$ | $3.0 \pm .10$ | $2.05 \pm .05$ | 50 |

Plastic Chip Carrier IC

| PCC-20 | $16 \pm .30$ | $12.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $9.3 \pm .10$ | $9.3 \pm .10$ | $4.9 \pm .10$ | $1.55 \pm .05$ | 40 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PCC- 28 | $24 \pm .30$ | $16.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $13.0 \pm .10$ | $13.0 \pm .10$ | $4.9 \pm .10$ | $2.05 \pm .05$ | 50 |

Note 1: $A_{0}, B_{0}$ and $K_{0}$ dimensions are measured 0.3 mm above the inside wall of the cavity bottom.
Note 2: Tape with components shall pass around a mandril radius R without damage.
Note 3: Cavity tape material shall be PVC conductive (less than $10^{5} \mathrm{Ohms} / \mathrm{Sq}$ ).
Note 4: Cover tape material shall be polyester (30-65 grams peel-back force).
Note 5: $\mathrm{D}_{1}$ Dimension is centered within cavity.
Note 6: All dimensions are in millimeters.

REEL DIMENSIONS


TL/XX/0026-10
STARTM* Surface Mount Tape and Reel

## Short-Form Procurement Specifications (Continued)

|  |  | A (Max) | B (Min) | C | D (Min) | N (Min) | G | T (Max) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 mm Tape | SO-8 (Narrow) | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{0.488}{12.4}{ }_{-0}^{+.000}$ | $\frac{.724}{18.4}$ |
| 16 mm Tape | SO-14 (Narrow) <br> SO-14 (Wide) <br> SO-16 (Narrow) <br> SO-16 (Wide) <br> PCC-20 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{0.646_{-000}^{+.078}}{16.4}$ | $\frac{.882}{22.4}$ |
| 24 mm Tape | SO-20 (Wide) SO-24 (Wide) PCC-28 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | ${\frac{0.960}{24.4}{ }_{-0}^{+. .000}}_{+200}^{\text {2 }}$ | $\frac{1.197}{30.4}$ |
| 32 mm Tape | PCC-44 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{1.276}{32.4}{ }_{-0}^{+.000}+2{ }^{+0}$ | $\frac{1.512}{38.4}$ |

$$
\text { Units: } \frac{\text { Inches }}{\text { Millimeters }}
$$

## Material: Paperboard (Non-Flaking)

## LABEL

Human and Machine Readable Label is provided on reel. A variable (C.P.I) density code 39 is available. NSC STD label (7.6 C.P.I.)

## FIELD

Lot Number
Date Code
Revision Level
National Part No. I.D.
Qty.

## EXAMPLE



TL/XX/0026-11
Fields are separated by at least one blank space.
Future Tape-and-Reel packs will also include a smaller-size bar code label (high-density code 39) at the beginning of the tape. (This tape label is not available on current production.) National Semiconductor will also offer additional labels containing information per your specific specification.

## Wave Soldering of Surface Mount Components

## ABSTRACT

In facing the upcoming surge of "surface mount technology", many manufacturers of printed circuit boards have taken steps to convert some portions of their boards to this new process. However, as the availability of surface mount components is still limited, may have taken to mixing the lead-inserted standard dual-in-line packages (DIPs) with the surface mounted devices (SMDs). Furthermore, to take advantage of using both sides of the board, surface-mounted components are generally adhered to the bottom side of the board while the top side is reserved for the conventional lead-inserted packages. If processed through a wave solder machine, the semiconductor components are now subjected to extra thermal stresses (now that the components are totally immersed into the molten solder).
A discussion of the effect of wave soldering on the reliability of plastic semiconductor packages follows. This is intended to highlight the limitations which should be understood in the use of wave soldering of surface mounted components.

## ROLE OF WAVE-SOLDERING IN APPLICATION OF SMDs

The generally acceptable methods of soldering SMDs are vapor phase reflow soldering and $\mathbb{R}$ reflow soldering, both requiring application of solder paste on PW boards prior to placement of the components. However, sentiment still exists for retaining the use of the old wave-soldering machine.

## Wave Soldering of Surface Mount Components (Continued)

The reasons being:

1) Most PC Board Assembly houses already possess wave soldering equipment. Switching to another technology such as vapor phase soldering requires substantial investment in equipment and people.
2) Due to the limited number of devices that are surface mount components, it is necessary to mix both lead inserted components and surface mount components on the same board.
3) Some components such as relays and switches are made of materials which would not be able to survive the temperature exposure in a vapor phase or IR furnace.

## PW BOARD ASSEMBLY PROCEDURES

There are two considerations in which through-hole ICs may be combined with surface mount components on the PW Board:
a) Whether to mount ICs on one or both sides of the board.
b) The sequence of soldering using Vapor Phase, IR or Wave Soldering singly or combination of two or more methods.
The various processes that may be employed are:
A) Wave Solder before Vapor/IR reflow solder.

1. Components on the same side of PW Board. Lead insert standard DIPS onto PW Board Wave solder (conventional)
Wash and lead trim
Dispense solder paste on SMD pads
Pick and place SMDs onto PW Board
Bake
Vapor phase/IR reflow
Clean
2. Components on opposite side of PW Board.

Lead insert standard DIPs onto PW Board
Wave Solder (conventional)
Clean and lead trim
Invert PW Board
Dispense solder paste on SMD pads
Dispense drop of adhesive on SMD sites (optional for smaller components)
Pick and place SMDs onto board
Bake/Cure
Invert board to rest on raised fixture
Vapor/IR reflow soldering
Clean
B) Vapor/IR reflow solder then Wave Solder.

1. Components on the same side of PW Board.

Solder paste screened on SMD side of Printed Wire Board

Pick and place SMDs
Bake
Vapor/IR reflow
Lead insert on same side as SMDs
Wave solder
Clean and trim underside of PCB
C) Vapor/IR reflow only.

1. Components on the same side of PW Board.

Trim and form standard DIPs in "gull wing" configuration
Solder paste screened on PW Board
Pick and place SMDs and DIPs
Bake
Vapor/IR reflow
Clean
2. Components on opposite sides of PW Board.

Solder paste screened on SMD-side of Printed Wire Board
Adhesive dispensed at central location of each component
Pick and place SMDs
Bake
Solder paste screened on all pads on DIP-side or alternatively apply solder rings (performs) on leads
Lead insert DIPs
Vapor/IR reflow
Clean and lead trim
D) Wave Soldering Only

1. Components on opposite sides of PW Board.

Adhesive dispense on SMD side of PW Board
Pick and place SMDs
Cure adhesive
Lead insert top side with DIPs
Wave solder with SMDs down and into solder bath Clean and lead trim
All of the above assembly procedures can be divided into three categories for I.C. Reliability considerations:

1) Components are subjected to both a vapor phase/IR heat cycle then followed by a wave-solder heat cycle or vice versa.
2) Components are subjected to only a vapor phase/IR heat cycle.
3) Components are subjected to wave-soldering only and SMDs are subjected to heat by immersion into a solder pot.
Of these three categories, the last is the most severe regarding heat treatment to a semiconductor device. However, note that semiconductor molded packages generally possess a coating of solder on their leads as a final finish for solderability and protection of base leadframe material. Most semiconductor manufacturers solder-plate the component leads, while others perform hot solder dip. In the latter case the packages may be subjected to total immersion into a hot solder bath under controlled conditions (manual operation) or be partially immersed while in a 'pallet' where automatic wave or DIP soldering processes are used. It is, therefore, possible to subject SMDs to solder heat under certain conditions and not cause catastrophic failures.

# Wave Soldering of Surface Mount Components (Continued) 

## THERMAL CHARACTERISTICS OF MOLDED INTEGRATED CIRCUITS

Since Plastic DIPs and SMDs are encapsulated with a thermoset epoxy, the thermal characteristics of the material generally correspond to a TMA (Thermo-Mechanical Analysis) graph. The critical parameters are (a) its Linear thermal expansion characteristics and (b) its glass transition temperature after the epoxy has been fully cured. A typical TMA graph is illustrated in Figure 1. Note that the epoxy changes to a higher thermal expansion once it is subjected to temperatures exceeding its glass transition temperature. Metals (as used on lead frames, for example) do not have this characteristic and generally will have a consistent Linear thermal expansion over the same temperature range.
In any good reliable plastic package, the choice of lead frame material should be such to match its thermal expansion properties to that of the encapsulating epoxy. In the event that there is a mismatch between the two, stresses can build up at the interface of the epoxy and metal. There now exists a tendency for the epoxy to separate from the metal lead frame in a manner similar to that observed on bimetallic thermal range.
In most cases when the packages are kept at temperatures below their glass transition, there is a small possibility of separation at the expoxy-metal interface. Howerver, if the package is subjected to temprature above its glass-transition temperature, the epoxy will begin to expand much faster than the metal and the probability of separation is greatly increased.

## CONVENTIONAL WAVE-SOLDERING

Most wave-soldering operations occur at temperatures between $240-260^{\circ} \mathrm{C}$. Conventional epoxies for encapsulation have glass-transition temperature between $140-170^{\circ} \mathrm{C}$. An I.C. directly exposed to these temperatures risks its long term functionality due to epoxy/metal separation.
Fortunately, there are factors that can reduce that element of risk:

1) The PW board has a certain amount of heat-sink effect and tends to shield the components from the temperature of the solder (if they were placed on the top side of the board). In actual measurements, DIPs achieve a temperature between $120-150^{\circ} \mathrm{C}$ in a 5 -second pass over the solder. This accounts for the fact that DIPs mounted in the conventional manner are reliable.
2) In conventional soldering, only the tip of each lead in a DIP would experience the solder temperature because the epoxy and die are standing above the PW board and out of the solder bath.

## EFFECT ON PACKAGE PERFORMANCE BY EPOXY-METAL SEPARATION

In wave soldering, it is necessary to use fluxes to assist the solderability of the components and PW boards. Some facilities may even process the boards and components through some form of acid cleaning prior to the soldering temperature. If separation occurs, the flux residues and acid residues (which may be present owing to inadequate cleaning) will be forced into the package mainly by capillary action as the residues move away from the solder heat source. Once the package is cooled, these contaminants are now trapped within the package and are available to diffuse with moisture from the epoxy over time. It should be noted that electrical tests performed immediately after soldering generally will give no indication of this potential problem. In any case, the end result will be corrosion of the chip metallization over time and premature failure of the device in the field.

## VAPOR PHASE/IR REFLOW SOLDERING

In both vapor phase and IR reflow soldering, the risk of separation between epoxy/metal can also be high. Operating temperatures are $215^{\circ} \mathrm{C}$ (vapor phase) or $240^{\circ} \mathrm{C}$ (IR) and duration may also be longer ( $30 \mathrm{sec}-60 \mathrm{sec}$ ). On the same theoretical basis, there should also be separation. However, in both these methods, solder paste is applied to the pads of the boards; no fluxes are used. Also, the devices are not immersed into the hot solder. This reduces the possibility of solder forcing itself into the epoxy-lead frame interface. Furthermore, in the vapor phase system, the soldering environment is "oxygen-free" and considered "contaminant free". Being so, it could be visualized that as far as reliability with respect to corrosion, both of these methods are advantageous over wave soldering.

## BIAS MOISTURE TEST

A bias moisture test was designed to determine the effect on package performance. In this test, the packages are pressured in a stream chamber to accelerate penetration of moisture into the package. An electrical bias is applied on the device. Should there be any contaminants trapped within the package, the moisture will quickly form an electrolyte and cause the electrodes (which are the lead fingers), the gold wire and the aluminum bond-pads of the silicon device to corrode. The aluminum bond-pads, being the weakest link of the system, will generally be the first to fail.
This proprietary accelerated bias/moisture pressure-test is significant in relation to the life test condition at $85^{\circ} \mathrm{C}$ and

FIGURE 1. Thermal Expansion and Glass Transition Temperature


## Wave Soldering of Surface Mount Components (Continued)

$85 \%$ relative humidity. Once cycle of approximately 100 hours has been shown to be equivalent to 2000 hours in the 85/85 condition. Should the packages start to fail within the first cycle in the test, it is anticipated that the boards with these components in the harsh operating environment ( $85^{\circ} \mathrm{C} / 85 \% \mathrm{RH}$ ) will experience corrosion and eventual electrical failures within its first 2000 hours of operation.
Whether this is significant to a circuit board manufacturer will obviously be dependent on the products being manufactured and the workmanship or reliability standards. Generally in systems with a long warranty and containing many components, it is advisable both on a reputation and cost basis to have the most reliable parts available.

## TEST RESULTS

The comparison of vapor phase and wave-soldering upon the reliability of molded Small-Outline packages was performed using the bias moisture test (see Table IV). It is clearly seen that vapor phase reflow soldering gave more consistent results. Wave-soldering results were based on manual operation giving variations in soldering parameters such as temperature and duration.

TABLE IV. Vapor Phase vs. Wave Solder

```
1. Vapor phase (60 sec. exposure @ 215}\mp@subsup{}{}{\circ}\textrm{C}
    = 9 failures/1723 samples
    = 0.5% (average over 32 sample lots)
2. Wave solder (2 sec total immersion @ 260 %
    = 16 failures/1201 samples
    = 1.3% (average over 27 sample lots)
Package: SO-14 lead
Test: Bias moisture test 85% R.H.,
    85}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ for 2000 hours
Device: LM324M
```

In Table V we examine the tolerance of the Small-Outlined (SOIC) package to varying immersion time in a hot solder pot. SO-14 lead molded packages were subjected to the bias moisture test after being treated to the various soldering conditions and repeated four (4) times. End point was an electrical test after an equivalent of 4000 hours $85 / 85$ test. Results were compared for packages by itself against packages which were surface-mounted onto a FR-4 printed wire board.

TABLE V. Summary of Wave Solder Results (85\% R.H./85${ }^{\circ}$ C Bias Moisture Test, 2000 hours) (\# Failures/Total Tested)

|  | Unmounted | Mounted |
| :--- | :---: | :---: |
| Control/Vapor Phase <br> 15 sec @ $215^{\circ} \mathrm{C}$ | $0 / 114$ | $0 / 84$ |
| Solder Dip <br> 2 sec @ 260 | $2 / 144(1.4 \%)$ | $0 / 85$ |
| Solder Dip <br> 4 sec @ 260 | - | $0 / 83$ |
| Solder Dip <br> 6 sec @ 260 | $13 / 248(5.2 \%)$ | $1 / 76(1.3 \%)$ |
| Solder Dip <br> 10 sec @ $260^{\circ} \mathrm{C}$ | $14 / 127(11.0 \%)$ | $3 / 79(3.8 \%)$ |
| Package: SO-14 lead <br> Device: |  |  |

Since the package is of very small mass and experiences a rather sharp thermal shock followed by stresses created by the mismatch in expansion, the results show the package being susceptible to failures after being immersed in excess of 6 seconds in a solder pot. In the second case where the packages were mounted, the effect of severe temperature excursion was reduced. In the second case where the packages were mounted, the effect of severe temperature excursion was reduced. In any case, because of the repeated treatment, the package had failures when subjected in excess of 6 seconds immersion in hot solder. The safety margin is therefore recommended as maximum 4 seconds immersion. If packages were immersed longer than 4 sec onds, there is a probable chance of finding some long term reliability failures even though the immediate electrical test data could be acceptable.
Finally, Table VI examines the bias moisture test performed on surface mount (SOIC) components manufactured by various semiconductor houses. End point was an electrical test after an equivalent of 6000 hours in a 85/85 test. Failures were analyzed and corrosion was checked for in each case to detect flaws in package integrity.

## TABLE VI. U.S. Manufacturers Integrated Circuits Reliability in Various Solder Environments (\# Failure/Total Tested)

| Package <br> SO-8 | Vapor <br> Phase <br> 30 sec | Wave <br> Solder <br> 2 sec | Wave <br> Solder <br> 4 sec | Wave <br> Solder <br> 6 sec | Wave <br> Solder <br> 10 sec |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Manuf A | $8 / 30^{*}$ | $1 / 30^{*}$ | 0.30 | $12 / 30^{*}$ | $16 / 30^{*}$ |
| Manuf B | $2 / 30^{*}$ | $8 / 30^{*}$ | $2 / 30^{*}$ | $22 / 30^{*}$ | $20 / 30^{*}$ |
| Manuf C | $0 / 30$ | $0 / 29$ | $0 / 29$ | $0 / 30$ | $0 / 30$ |
| Manuf D | $1 / 30^{*}$ | $0 / 30$ | $12 / 30^{*}$ | $14 / 30^{*}$ | $2 / 30^{*}$ |
| Manuf E | $1 / 30^{* *}$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |
| Manuf F | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |
| Manuf G | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |

**orrosion-failures
*Nost: Accelerated Bias Moisture Test; 85\% R.H./ $85^{\circ} \mathrm{C}, 6000$ equivalent
hours.

## SUMMARY

Based on the results presented, it is noted that surfacemounted components are as reliable as standard molded DIP packages. Whereas DIPs were never processed by being totally immersed in a hot solder wave during printed circuit board soldering, surface mounted components such as SOICs (Small Outline) are expected to survive a total immersion in the hot solder in order to capitalize on maximum population on boards. Being constructed from a thermoset plastic of relatively low Tg compared to the soldering temperature, the ability of the package to survive is dependent on the time of immersion and also the cleanliness of material. The results indicate that one should limit the immersion time of package in the solder wave to a maximum of $4 \mathrm{sec}-$ onds in order to truly duplicate the reliability of a DIP. As the package size is reduced, as in a SO-8 lead, the requirement becomes even more critical. This is shown by the various manufacturers' performance. Results indicate there is room for improvement since not all survived the hot solder immersion without compromise to lower reliability.

## Small Outline (SO) Package Surface Mounting MethodsParameters and Their Effect on Product Reliability

The SO (small outline) package has been developed to meet customer demand for ever-increasing miniaturization and component density.

COMPONENT SIZE COMPARISON

$\rightarrow \mid \&$ TYPICALIY 0.050" LEADSPACING
TL/XX/0026-13
Standard DIP Package

$\rightarrow \mid$ TYPICALLY $0.100 "$ LEADSPACING
TL/XX/0026-14
Because of its small size, reliability of the product assembled in SO packages needs to be carefully evaluated.
SO packages at National were internally qualified for production under the condition that they be of comparable reliability performance to a standard dual in line package under all accelerated environmental tests. Figure $A$ is a summary of accelarated bias moisture test performance on 30 V bipolar and 15V CMOS product assembled in SO and DIP (control) packages.


TL/XX/0026-15
FIGURE A

In order to achieve reliability performance comparable to DIPs-SO packages are designed and built with materials and processes that effectively compensate for their small size.
All SO packages tested on $85 \% \mathrm{RA}, 85^{\circ} \mathrm{C}$ were assembled on PC conversion boards using vapor-phase reflow soldering. With this approach we are able to measure the effect of surface mounting methods on reliability of the process. As illustrated in Figure A no significant difference was detected between the long term reliability performance of surface mounted S.O. packages and the DIP control product for up to 6000 hours of accelerated $85 \% / 85^{\circ} \mathrm{C}$ testing.

## SURFACE-MOUNT PROCESS FLOW

The standard process flowcharts for basic surface-mount operation and mixed-lead insertion/surface-mount operations, are illustrated on the following pages.
Usual variations encountered by users of SO packages are:

- Single-sided boards, surface-mounted components only.
- Single-sided boards, mixed-lead inserted and surfacemounted components.
- Double-sided boards, surface-mounted components only.
- Double-sided boards, mixed-lead inserted and surfacemounted components.
In consideration of these variations, it became necessary for users to utilize techniques involving wave soldering and adhesive applications, along with the commonly-used vaporphase solder reflow soldering technique.


## PRODUCTION FLOW

Basic Surface-Mount Production Flow


## Mixed Surface-Mount and Axial-Leaded Insertion Components Production Flow



Thermal stress of the packages during surface-mounting processing is more severe than during standard DIP PC board mounting processes. Figure $B$ illustrates package temperature versus wave soldering dwell time for surface mounted packages (components are immersed into the molten solder) and the standard DIP wave soldering process. (Only leads of the package are immersed into the molten solder).


TL/XX/0026-18
FIGURE B
For an ideal package, the thermal expansion rate of the encapsulant should match that of the leadframe material in order for the package to maintain mechanical integrity during the soldering process. Unfortunately, a perfect matchup of thermal expansion rates with most presently used packaging materials is scarce. The problem lies primarily with the epoxy compound.
Normally, thermal expansion rates for epoxy encapsulant and metal lead frame materials are linear and remain fairly close at temperatures approaching $160^{\circ} \mathrm{C}$, Figure C. At lower temperatures the difference in expansion rate of the two materials is not great enough to cause interface separation. However, when the package reaches the glass-transition temperature ( $\mathrm{T}_{\mathrm{g}}$ ) of epoxy (typically $160-165^{\circ} \mathrm{C}$ ), the thermal expansion rate of the encapsulant increases sharply, and the material undergoes a transition into a plastic state. The epoxy begins to expand at a rate three times or more greater than the metal leadframe, causing a separation at the interface.


FIGURE C

When this happens during a conventional wave soldering process using flux and acid cleaners, process residues and even solder can enter the cavity created by the separation and become entrapped when the material cools. These contaminants can eventually diffuse into the interior of the package, especially in the presence of moisture. The result is die contamination, excessive leakage, and even catastrophic failure. Unfortunately, electrical tests performed immediately following soldering may not detect potential flaws.
Most soldering processes involve temperatures ranging up to $260^{\circ} \mathrm{C}$, which far exceeds the glass-transition temperature of epoxy. Clearly, circuit boards containing SMD packages require tighter process controls than those used for boards populated solely by DIPs.
Figure $D$ is a summary of accelerated bias moisture test performance on the 30V bipolar process.
Group 1 - Standard DIP package
Group 2 - SO packages vapor-phase reflow soldered on PC boards
Group 3-6 SO packages wave soldered on PC boards
Group 3 - dwell time 2 seconds
4 - dwell time 4 seconds
5 - dwell time 6 seconds
6 - dwell time 10 seconds


TL/XX/0026-20
FIGURE D
It is clear based on the data presented that SO packages soldered onto PC boards with the vapor phase reflow process have the best long term bias moisture performance and this is comparable to the performance of standard DIP packages. The key advantage of reflow soldering methods is the clean environment that minimized the potential for contamination of surface mounted packages, and is preferred for the surface-mount process.
When wave soldering is used to surface mount components on the board, the dwell time of the component under molten solder should be no more than 4 seconds, preferrably under 2 seconds in order to prevent damage to the component. Non-Halide, or (organic acid) fluxes are highly recommended.

## PICK AND PLACE

The choice of automatic (all generally programmable) pick-and-place machines to handle surface mounting has grown considerably, and their selection is based on individual needs and degree of sophistication.

The basic component-placement systems available are classified as:
(a) In-line placement

- Fixed placement stations
- Boards indexed under head and respective components placed
(b) Sequential placement
— Either a $X-Y$ moving table system or a $\theta, X-Y$ moving pickup system used
-Individual components picked and placed onto boards
(c) Simultaneous placement
- Multiple pickup heads
- Whole array of components placed onto the PCB at the same time
(d) Sequential/simultaneous placement
- X-Y moving table, multiple pickup heads system
- Components placed on PCB by successive or simultaneous actuation of pickup heads
The SO package is treated almost the same as surfacemount, passive components requiring correct orientation in placement on the board.

Pick and Place Action


## BAKE

This is recommended, despite claims made by some solder paste suppliers that this step be omitted.
The functions of this step are:

- Holds down the solder globules during subsequent reflow soldering process and prevents expulsion of small solder balls.
- Acts as an adhesive to hold the components in place during handling between placement to reflow soldering.
- Holds components in position when a double-sided sur-face-mounted board is held upside down going into a va-por-phase reflow soldering operation.
- Removes solvents which might otherwise contaminate other equipment.
- Initiates activator cleaning of surfaces to be soldered.
- Prevents moisture absorption.

The process is moreover very simple. The usual schedule is about 20 minutes in a $65^{\circ} \mathrm{C}-95^{\circ} \mathrm{C}$ (dependent on solvent system of solder paste) oven with adequate venting. Longer bake time is not recommended due to the following reasons:

- The flux will degrade and affect the characteristics of the paste.
- Solder globules will begin to oxidize and cause solderability problems.
- The paste will creep and after reflow, may leave behind residues between traces which are difficult to remove and vulnerable to electro-migration problems.


## REFLOW SOLDERING

There are various methods for reflowing the solder paste, namely:

- Hot air reflow
- Infrared heating (furnaces)
- Convectional oven heating
- Vapor-phase reflow soldering
- Laser soldering

For SO applications, hot air reflow/infrared furnace may be used for low-volume production or prototype work, but va-por-phase soldering reflow is more efficient for consistency and speed. Oven heating is not recommended because of "hot spots" in the oven and uneven melting may result. Laser soldering is more for specialized applications and requires a great amount of investment.

## HOT GAS REFLOW/INFRARED HEATING

A hand-held or table-mount air blower (with appropriate orifice mask) can be used.
The boards are preheated to about $100^{\circ} \mathrm{C}$ and then subjected to an air jet at about $260^{\circ} \mathrm{C}$. This is a slow process and results may be inconsistent due to various heat-sink properties of passive components.
Use of an infrared furnace is the next step to automating the concept, except that the heating is promoted by use of IR lamps or panels. The main objection to this method is that certain materials may heat up at different rates under IR radiation and may result in damage to these components (usually sockets and connectors). This could be minimized by using far-infrared (non-focused) system.

## VAPOR-PHASE REFLOW SOLDERING

Currently the most popular and consistent method, vaporphase soldering utilizes a fluoroinert fluid with excellent heat-transfer properties to heat up components until the solder paste reflows. The maximum temperature is limited by the vapor temperature of the fluid.
The commonly used fluids (supplied by 3M Corp) are:

- FC-70, $215^{\circ} \mathrm{C}$ vapor (most applications) or FX-38
- FC-71, $253^{\circ} \mathrm{C}$ vapor (low-lead or tin-plate)

HTC, Concord, CA, manufactures equipment that utilizes this technique, with two options:

- Batch systems, where boards are lowered in a basket and subjected to the vapor from a tank of boiling fluid.
- In-line conveyorized systems, where boards are placed onto a continuous belt which transports them into a concealed tank where they are subjected to an environment of hot vapor.

Dwell time in the vapor is generally on the order of 15-30 seconds (depending on the mass of the boards and the loading density of boards on the belt).


The question of thermal shock is asked frequently because of the relatively sharp increase in component temperature from room temperature to $215^{\circ} \mathrm{C}$. SO packages mounted on representative boards have been tested and have shown little effect on the integrity of the packages. Various packages, such as cerdips, metal cans and TO- 5 cans with glass seals, have also been tested.


TL/XX/0026-23


Solder Joints on a SO-14 Package on PCB


TL/XX/0026-25

## PRINTED CIRCUIT BOARD

The SO package is molded out of clean, thermoset plastic compound and has no particular compatibility problems with most printed circuit board substrates.
The package can be reliably mounted onto substrates such as:

- G10 or FR4 glass/resin
- FR5 glass/resin systems for high-temperature applications
- Polymide boards, also high-temperature applications
- Ceramic substrates

General requirements for printed circuit boards are:

- Mounting pads should be solder-plated whenever applicable.
- Solder masks are commonly used to prevent solder bridging of fine lines during soldering.
The mask also protects circuits from processing chemical contamination and corrosion.
If coated over pre-tinned traces, residues may accumulate at the mask/trace interface during subsequent reflow, leading to possible reliability failures.
Recommended application of solder resist on bare, clean traces prior to coating exposed areas with solder.
General requirements for solder mask:
- Good pattern resolution.
- Complete coverage of circuit lines and resistance to flaking during soldering.
- Adhesion should be excellent on substrate material to keep off moisture and chemicals.
- Compatible with soldering and cleaning requirements.


## SOLDER PASTE SCREEN PRINTING

With the initial choice of printed circuit lithographic design and substrate material, the first step in surface mounting is the application of solder paste.

Solder Joints on a SO-14 Package on PCB


TL/XX/0026-26
The typical lithographic "footprints" for SO packages are illustrated below. Note that the $0.050^{\prime \prime}$ lead center-center spacing is not easily managed by commercially-available air pressure, hand-held dispensers.
Using a stainless-steel, wire-mesh screen stencilled with an emulsion image of the substrate pads is by far the most common and well-tried method. The paste is forced through the screen by a V-shaped plastic squeegee in a sweeping manner onto the board placed beneath the screen.
The setup for SO packages has no special requirement from that required by other surface-mounted, passive components. Recommended working specifications are:

- Use stainless-steel, wire-mesh screens, \#80 or \#120, wire diameter 2.6 mils. Rule of thumb: mesh opening should be approximately 2.5-5 times larger than the average particle size of paste material.
- Use squeegee of Durometer 70.
- Experimentation with squeegee travel speed is recommended, if available on machine used.
- Use solder paste of mesh 200-325.
- Emulsion thickness of $0.005^{\prime \prime}$ usually used to achieve a solder paste thickness (wet) of about 0.008" typical.
- Mesh pattern should be 90 degrees, square grid.
- Snap-off height of screen should not exceed $1 / 8^{\prime \prime}$, to avoid damage to screens and minimize distortion.


## SOLDER PASTE

Selection of solder paste tends to be confusing, due to numerous formulations available from various manufacturers. In general, the following guidelines are sufficient to qualify a particular paste for production:

- Particle sizes (see photographs below). Mesh 325 (approximately 45 microns) should be used for general purposes, while larger (solder globules) particles are preferred for leadless components (LCC). The larger particles can easily be used for SO packages.
- Uniform particle distribution. Solder globules should be spherical in shape with uniform diameters and minimum amount of elongation (visual under 100/200 $\times$ magnification). Uneven distribution causes uneven melting and subsequent expulsion of smaller solder balls away from their proper sites.

RECOMMENDED SOLDER PADS FOR SO PACKAGES


Composition, generally $60 / 40$ or $63 / 37 \mathrm{Sn} / \mathrm{Pb}$. Use $62 / 36$ $\mathrm{Sn} / \mathrm{Pb}$ with $2 \% \mathrm{Ag}$ in the presence of Au on the soldering area. This formulation reduces problems of metal leaching from soldering pads.

- RMA flux system usually used.
- Use paste with aproximately 88-90\% solids.


TL/XX/0026-28

## Comparison of Particle Size/Shape of Various Solder Pastes


$200 \times$ Kester (63/37)


Comparison of Particle Size/Shape of Various Solder Pastes (Continued)
Solder Paste Screen on Pads

$200 \times$ Fry Metal (63/37)


## 200 ESL (63/37)



TL/XX/0026-34

## CLEANING

The most critical process in surface mounting SO packages is in the cleaning cycle. The package is mounted very close to the surface of the substrate and has a tendency to collect residue left behind after reflow soldering.
Important considerations in cleaning are:

- Time between soldering and cleaning to be as short as possible. Residue should not be allowed to solidify on the substrate for long periods of time, making it difficult to dislodge.
- A low surface tension solvent (high penetration) should be employed. Solvents commercially available are:

Freon TMS (general purpose)
Freon TE35/TP35 (cold-dip cleaning)
Freon TES (general purpose)
It should also be noted that these solvents generally will leave the substrate surface hydrophobic (moisture repellent), which is desirable.

Prelete or 1,1,1-Trichloroethane
Kester 5120/5121

- A defluxer system which allows the workpiece to be subjected to a solvent vapor, followed by a rinse in pure solvent and a high-pressure spray lance are the basic requirments for low-volume production.
- For volume production, a conveyorized, multiple hot solvent spray/jet system is recommended.
- Rosin, being a natural occurring material, is not readily soluble in solvents, and has long been a stumbling block to the cleaning process. In recent developments, synthetic flux (SA flux), which is readily soluble in Freon TMS solvent, has been developed. This should be explored where permissible.
The dangers of an inadequate cleaning cycle are:
- Ion contamination, where ionic residue left on boards would cause corrosion to metallic components, affecting the performance of the board.
- Electro-migration, where ionic residue and moisture present on electrically-biased boards would cause dentritic growth between close spacing traces on the substrate, resulting in failures (shorts).


## REWORK

Should there be a need to replace a component or re-align a previously disturbed component, a hot air system with appropriate orifice masking to protect surrounding components may be used.
When rework is necessary in the field, specially-designed tweezers that thermally heat the component may be used to remove it from its site. The replacement can be fluxed at the

## Hot-Air Solder Rework Station



lead tips or, if necessary, solder paste can be dispensed onto the pads using a varimeter. After being placed into position, the solder is reflowed by a hot-air jet or even a standard soldering iron.

## WAVE SOLDERING

In a case where lead insertions are made on the same board as surface-mounted components, there is a need to include a wave-soldering operation in the process flow.
Two options are used:

- Surface mounted components are placed and vapor phase reflowed before auto-insertion of remaining components. The board is carried over a standard wave-solder system and the underside of the board (only lead-inserted leads) soldered.
- Surface-mounted components are placed in position, but no solder paste is used. Instead, a drop of adhesive about 5 mils maximum in height with diameter not exceeding $25 \%$ width of the package is used to hold down the package. The adhesive is cured and then proceeded to autoinsertion on the reverse side of the board (surface-mounted side facing down). The assembly is then passed over a "dual wave" soldering system. Note that the surfacemounted components are immersed into the molten solder.
Lead trimming will pose a problem after soldering in the latter case, unless the leads of the insertion components are pre-trimmed or the board specially designed to localize certain areas for easy access to the trim blade.
The controls required for wave soldering are:
- Solder temperature to be $240-260^{\circ} \mathrm{C}$. The dwell time of components under molten solder to be short (preferably kept under 2 seconds), to prevent damage to most components and semiconductor devices.
- RMA (Rosin Mildly Activated) flux or more aggressive OA (Organic Acid) flux are applied by either dipping or foam fluxing on boards prior to preheat and soldering. Cleaning procedures are also more difficult (aqueous, when OA flux is used), as the entire board has been treated by flux (unlike solder paste, which is more or less localized). Nonhalide OA fluxes are highly recommended.
- Preheating of boards is essential to reduce thermal shock on components. Board should reach a temperature of about $100^{\circ} \mathrm{C}$ just before entering the solder wave.
- Due to the closer lead spacings ( $0.050^{\prime \prime}$ vs $0.100^{\prime \prime}$ for dual-in-line packages), bridging of traces by solder could occur. The reduced clearance between packages also causes "shadowing" of some areas, resulting in poor solder coverage. This is minimized by dual-wave solder systems.

(a) Same Side


TL/XX/0026-37

A typical dual-wave system is illustrated below, showing the various stages employed. The first wave typically is in turbulence and given a transverse motion (across the motion of the board). This covers areas where "shadowing" occurs. A second wave (usually a broad wave) then proceeds to perform the standard soldering. The departing edge from the solder is such to reduce "icicles," and is still further reduced by an air knife placed close to the final soldering step. This air knife will blow off excess solder (still in the fluid stage) which would otherwise cause shorts (bridging) and solder bumps.

## AQUEOUS CLEANING

- For volume production, a conveyorized system is often used with a heated recirculating spray wash (water temperature $130^{\circ} \mathrm{C}$ ), a final spray rinse (water temperature $45-55^{\circ} \mathrm{C}$ ), and a hot $\left(120^{\circ} \mathrm{C}\right)$ air/air-knife drying section.
- For low-volume production, the above cleaning can be done manually, using several water rinses/tanks. Fastdrying solvents, like alcohols that are miscible with water, are sometimes used to help the drying process.
- Neutralizing agents which will react with the corrosive materials in the flux and produce material readily soluble in water may be used; the choice depends on the type of flux used.
- Final rinse water should be free from chemicals which are introduced to maintain the biological purity of the water. These materials, mostly chlorides, are detrimental to the assemblies cleaned because they introduce a fresh amount of ionizable material.



## CONFORMAL COATING

Conformal coating is recommended for high-reliability PCBs to provide insulation resistance, as well as protection against contamination and degradation by moisture.
Requirements:

- Complete coating over components and solder joints.
- Thixotropic material which will not flow under the packages or fill voids, otherwise will introduce stress on solder joints on expansion.
- Compatibility and possess excellent adhesion with PCB material/components.
- Silicones are recommended where permissible in application.


## SMD Lab Support

## FUNCTIONS

Demonstration-Introduce first-time users to surfacemounting processes.
Service-Investigate problems experienced by users on surface mounting.
Reliability Builds-Assemble surface-mounted units for reliability data acquisition.

Techniques-Develop techniques for handling different materials and processes in surface mounting.
Equipment-In conjunction with equipment manufacturers, develop customized equipments to handle high density, new technology packages developed by National.
In-House Expertise-Availability of in-house expertise on semiconductor research/development to assist users on packaging queries.

## Section 7 <br> Appendices/ <br> Physical Dimensions

## Section 7 Contents

Appendix A General Product Marking and Code Explanation ..... 7-3
Appendix B Application Note Referenced by Part Number ..... 7-4
Appendix C Summary of Commercial Reliability Programs ..... 7-10
Appendix D Military Aerospace Programs from National Semiconductor ..... 7-11
Appendix E Understanding Integrated Circuit Package Power Capabilities ..... 7-18
Appendix F How to Get the Right Information from a Datasheet ..... 7-23
Appendix G Obsolete Product Replacement Guide ..... 7-27
Appendix H Products Not Recommended for New Design ..... 7-28
Physical Dimensions ..... 7-29
Bookshelf
Distributors

Device Family
Integrated Circuits (IC's)

| ADC | Data Conversion |
| :--- | :--- |
| AF | Active Filter |
| AH | Analog Switch (Hybrid) |
| AM | Analog Switch (Monolithic) |
| DAC | Data Conversion |
| DM | Digital (Monolithic) |
| HS | Hybrid |
| LF | Linear (Bifet) |
| LH | Linear (Hybrid) |
| LM | Linear (Monolithic) |
| LMC | Linear CMOS |
| LP | Linear (Low Power) |
| MF | Linear (Monolithic Filter) |
| SL | Special Linear |
| LMF | Linear Monolithic Filter |

Package Type*
IC's Only

| D | Glass/Metal DIP |
| :---: | :---: |
| E | Ceramic Leadless Chip Carrier (LCC) |
| F | Glass/Metal Flat Pak ( $1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}$ ) |
| G | 12 Lead TO-8 M/C |
| H | Multi-Lead M/C |
| H-05 | 4 Lead M/C (TO-5) \} Shipped with |
| H-46 | 4 Lead M/C (TO-46) $\}$ Thermal Shield |
| J | Lo-Temp Ceramic DIP (Sometimes referred to as the "Fit-Seal" Package). |
| J-8 | 8 Lead Ceramic DIP ('MiniDIP') |
| J-14 | 14 Lead Ceramic DIP ( -14 used only when product is also available in -8 pkg ). |
| K | TO-3 M/C in Steel, except LM309K which is shipped in Aluminum |
| KC | TO-3 M/C (Aluminum) |
| K Steel | TO-3 M/C (Steel) |
| M | Small Outline Package |
| $N$ | Molded DIP (EPOXY B) |
| $\mathrm{N}-01$ | Molded DIP (Epoxy B) with Staggered Leads |
| N-8 | 8 Lead Molded DIP (Epoxy B) ('Mini-DIP") |
| $\mathrm{N}-14$ | 14 Lead Molded DIP (Epoxy B) |
|  | (-14 used only when product is also available in -8 pkg ). |
| P | 3 Lead TO-202 PWR Pkg |
| Q | Cerdip with UV Window |
| T | 3,5,11,15 \& 23 Lead TO-220 PWR Pkg (Epoxy B) |
| V | Multi-lead Plastic Chip Carrier (PCC) |
| W | Lo-Temp Ceramic Flat Pak |
| WM | Wide Body Small Outline Package |

DATE CODE

## NON-MILITARY

2ND DIGIT - CALENDAR YEAR
3RD \& 4TH DIGITS - CALENDAR WORK WEEK


National Semiconductor Corporation

## Appendix B

## APPLICATION NOTE REFERENCED BY PART NUMBER

> National Semiconductor Linear Application notes are normally written to explain the operation and use of a particular device or family of IC's, or to present alternative technical solutions. The following PART NUMBER index references the published application notes that would offer application assistance for those specific IC's.
> The 1986 Linear Applications Handbook is a complete text for all current Application Notes for both Monolithic and Hybrid products. Specific Application Notes are available upon request through National Semiconductor Sales Offices.

## DEVICE NUMBER

## APPLICATION NOTE

ADCXXXX.....................................................................................................................
ADC80 ................................................................................................... AN-36 36
ADC0801 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-233, AN-271, AN-274, AN-280, AN-281, AN-294, LB-53
ADC0802 ........................................................... AN-233, AN-274, AN-280, AN-281, LB-53
ADC0803.......................................................... AN-233, AN-274, AN-280, AN-281, LB-53
ADC0804.................................................. AN-233, AN-274, AN-276, AN-280, AN-281, LB-53
ADC0805 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-233, AN-274, AN-280, AN-281, LB-53

ADC0809 ............................................................................................ AN-247, AN-280
ADC0816 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-193, AN-247, AN-258, AN-280

ADC0820 ....................................................................................................... . AN-237
ADC0831 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-280, AN-281
ADC0832 ......................................................................................... . AN-280, AN-281
ADC0833 ........................................................................................ AN-280, AN-281
ADC0834 ....................................................................................... . . . . . . .
ADC0838 ......................................................................................... AN-280, AN-281

ADC1005 ................................................................................................ . . . . . . . . .
ADC1210 ................................................................................................. . . AN-245
ADC3501 ....................................................................................... AN-200, AN-202
ADC3511 ................................................................................................. . . AN-200
ADC3701 ................................................................................................ . . . . . . . . .
ADC3711 ................................................................................................. . . . . . . . .

AH0019....................................................................................................... . . . . AN-38

DACXXXX.................................................................................................. . . . . . . .
DAC0830 .................................................................................................. AN-284
DAC0831 ........................................................................................... AN-271, AN-284
DAC0832 .................................................................................................
DAC1000 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-271, AN-275, AN-277, AN-284
DAC1001 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-271, AN-275, AN-277, AN-284
DAC1002 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-271, AN-275, AN-277, AN-284
DAC1006 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-271, AN-275, AN-277, AN-284
DAC1007........................................................................ . AN-271, AN-275, AN-277, AN-284

## DEVICE NUMBER

APPLICATION NOTE

| DAC1008 | . ....AN-271, AN-275, AN-277, AN-284 |
| :---: | :---: |
| DAC1020 | AN-263, AN-269, AN-293, AN-294, AN-299 |
| DAC1021 | . AN-269 |
| DAC1022 | AN-269 |
| DAC1208 | . . . . . . . . AN-271, AN-284 |
| DAC1209 | . AN-271, AN-284 |
| DAC1210 | . . . . . . AN-271, AN-284 |
| DAC1218 | . AN-293 |
| DAC1220 | . . . . . . . AN-253, AN-269 |
| DAC1221 | .AN-269 |
| DAC1222 | .AN-269 |
| DAC1230 | . AN-284 |
| DAC1231 | .AN-271, AN-284 |
| DAC1232 | .AN-271, AN-284 |
| DAC1280 | AN-261, AN-263 |
| DH0034. | . AN-253 |
| DH0035 | . AN-49 |
| DS8606 | .AN-381, AN-382 |
| DS8608. | . AN-382 |
| DT1058 | . AN-287 |
| DT1060 . | .AN-287 |
| DTSW250E2 | .AN-287 |
| DTSW250GI. | .AN-287 |
| INS8070 | . AN-260 |
| LF111. | . .LB-39 |
| LF155 | AN-263, AN-447 |
| LF198 | .AN-245, AN-294 |
| LF311 | ....... .AN-301 |

LF347 . . . . . . . . . . . . . . . . . . . . . . AN-256, AN-262, AN-263, AN-265, AN-266, AN-301, AN-344, AN-447
LF351 . . . . . . . . . . . . . . . . . . . . . AN-242, AN-263, AN-266, AN-271, AN-275, AN-293, AN-447, Appendix C
LF351A AN-240 LF351B . ......................................................................................... Appendix D LF353 . . . . . . . AN-256, AN-258, AN-263, AN-264, AN-271, AN-285, AN-293, AN-447, LB-44, Appendix D LF356 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-253, AN-258, AN-260, AN-263, AN-266, AN-271, AN-272, AN-275, AN-293, AN-294, AN-295, AN-301, AN-447
LF357 AN-263, AN-447, LB-42
LF398. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-247, AN-258, AN-266, AN-294, AN-298, LB-45
LF400 ................................................................................................. AN-428, AN-447
LF411 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-294, AN-301, AN-344, AN-447
LF412 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-272, AN-299, AN-301, AN-344, AN-447
LF441
AN-301, AN-447
LF13006.................................................................................................. AN-344
LF13007.................................................................................................... . . AN-344
LF13331 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-294, AN-447
LF13508 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-289, AN-360, AN-447
LF13509 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-289, AN-295, AN-447
LHOOO2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-13, AN-63, AN-227, AN-244, AN-263, AN-272, AN-301
LH0022 .............................................................................................. . . . . . . . .
LH0023 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-245, AN-360
LH0024 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-253
LH0032 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-242, AN-244, AN-253
LH0033 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-48, AN-115, AN-227, AN-253


## DEVICE NUMBER

## APPLICATION NOTE

LH0043 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-245
LH0052 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LH0053 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-245
LH0062 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-7
LH0063 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-227
LH0070 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-301
LH0071 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN- A 245
LH0082 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-244, AN-266
LH0086 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-245, AN-360
LH0091 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-180
LH0094 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-301
LH0101 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN- 261
LH1605 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-343
LM10 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-211, AN-247, AN-258, AN-271, AN-288, AN-299, AN-300
LM11. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-241, AN-242, AN-260, AN-266, AN-271
LM12
AN-446
LM101 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-4, AN-13, AN-20, AN-24, AN-75, LB-42, Appendix A
LM101A . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-29, AN-30, AN-31, AN-79, AN-241, LB-1, LB-2, LB-4, LB-8,
LB-14, LB-16, LB-19, LB-28
LM102 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-4, AN-13, AN-30, LB-1, LB-5, LB-6, LB-11
LM103
AN-110, LB-41
LM104 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-21, LB-3, LB-7, LB-10, LB-40
LM105 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-21, AN-23, AN-110, LB-3, LB-7, LB-10

LM107 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-20, AN-31, LB-1, LB-12, LB-19, Appendix A
LM108 . . . . . . . . . . . . . . . . . . AN-29, AN-30, AN-31, AN-63, AN-79, AN-211, AN-241, LB-14, LB-15, LB-21
LM108A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-260, LB-15, LB-19

LM109A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM110 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM111. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-41, AN-103, LB-12, LB-16, LB-32, LB-39

LM113. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-56, AN-110, LB-21, LB-24, LB-28, LB-37
LM117 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-178, AN-181, AN-182, LB-46, LB-47
LM117HV . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . LB-46, LB-47
LM118 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . LB-17, LB-19, LB-21, LB-23, Appendix A
LM119 ............................................................................................. AN-115, LB-23
LM120 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-182
LM121 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-79, AN-104, AN-184, AN-260, LB-22
LM121A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
LM122 ............................................................................................... . . AN-97, LB-38
LM125 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-82
LM126.......................................................................................................... . . . AN-82
LM129 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-173,AN-178, AN-262, AN-266
LM131 ......................................................................................... . AN-210, Appendix D
LM131A ............................................................................................... . AN-210
LM134 ........................................................................................................ .
LM135 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-225, AN-262, AN-292, AN-298
LM137 ......................................................................................................... . . . . . . .
LM137HV ...............................................................................................................
LM138 ............................................................................................................... . . . . . .
LM139 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-7 7
LM143 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-127, AN-271
LM148


DEVICE NUMBER
LM359

## APPLICATION NOTE

LM360AN-278, AB-24LM361AN-87, AN-294LM363 ..... AN-271
LM380 AN-69, AN-146LM381AN-64, AN-104
LM382 ..... AN-147
LM385 AN-242, AN-256, AN-301, AN-344
LM386LB-54
LM389 AN-256, AN-263, AN-264, AN-274LM391AN-272
LM392 AN-274, AN-286
LM393 AN-271, AN-274, AN-293AN-262, AN-263, AN-264, AN-271, AN-293, AN-299, AN-311, LB-52
LM395 AN-178, AN-181, AN-262, AN-263, AN-266, AN-301, LB-28
LM399 ..... AN-184
LM555 ..... AB-7
LM556 ..... AB-7
LM565 AN-46, AN-146
LM566 ..... AN-146
LM567 ..... AN-46
LM709 ..... AN-24, AN-30LM710AN-41, LB-12
LM725 ..... LB-22
LM741 AN-75, AN-79, LB-19, LB-22LM832AN-386, AN-390
LM833 ..... AN-346
LM1036 ..... AN-390
LM1310 ..... AN-81
LM1524 AN-272, AN-288, AN-292, AN-293
LM1800AN-81, AN-147
LM1812 ..... AB-20
LM1818 ..... AN-407
LM1820 ..... LB-29
LM1823 ..... AN-391
LM1828 ..... Appendix $B$
LM1830 ..... AB-10
LM1837 ..... AN-407
LM1845 ..... Appendix B
LM1863 ..... AN-381, AN-382
LM1865 ..... AN-382, AN-390
LM1870 ..... AN-382
LM1886 ..... AN-402
LM1889 ..... AN-402
LM1894 ..... AN-384, AN-386, AN-390
LM1897 ..... AN-407
LM2878 ..... AN-147
LM2889 ..... AN-391, AN-402
LM2907 ..... AN-162
LM2917 ..... AN-162
LM2931 ..... AB-12
LM2931CT ..... AB-11
DEVICE NUMBER APPLICATION NOTE
LM3045 AN-286
LM3046 AN-146, AN-299
LM3089 ..... AN-147
LM3524 AN-272, AN-288, AN-292, AN-293
LM3820AN-147, LB-29
LM3900 AN-72, AN-263, AN-274, AN-278, LB-20, AB-24
LM3909 ..... AN-154
LM3911 ..... LB-27
LM3914 LB-48, AB-25
LM3915 ..... AN-386
LM3999 ..... AN161
LM4250 AN-88, LB-34
LM7800 ..... AN-178
LM78L12 ..... AN-146
LMC835 ..... AN-435
LP324 ..... AN-284
MF10 ..... AN-307
MM1458 ..... AN-116
MM1558 ..... AN-116
MM1558C ..... AN-116
MM2716 ..... LB-54
MM54104 AN-252, AN-287, LB-54
MM57110 ..... AN-382
MM74C00 ..... AN-88
MM74C02 ..... AN-88
MM74C04 ..... AN-88
MM74C948 ..... AN-193
MM74LS138 ..... LB-54
2N4339 ..... AN-32
LH4101 ..... AN-480
LM34/35 ..... AN-460
LM32900 ..... AN-478
LM3578 ..... AB-30
LPXXXX ..... AN-462
LM34 ..... AN-462
LM35 ..... AN-462
LM385 ..... AN-462
LMC13334 ..... AN-462
LP2950 ..... AN-462
LP2951 ..... AN-462
LP311 ..... AN-462
LP324 ..... AN-462
LP339 ..... AN-462
LP365 AN-462

National Semiconductor Corporation

## Appendix C Summary of Commercial Reliability Programs

## General

National Semiconductor Commercial Reliability Programs provide a broad range of off-the-shelf enhanced semiconductor products that supply an extra measure of quality and reliability needed in high-stress or difficult to service applications.
National's $A+$ and $B+$ programs allow each individual customer to:

- Minimize the need for incoming electrical inspection
- Eliminate the need and associated costs of using independent testing laboratories
- Reduction in infant mortality rate
- Reduction in reworked board costs
- Reduction in warranty and service costs


## A+ Product Enhancement

The A+ Product Enhancement incorporates the benefits of the Multiple-Pass and Elevated Temperature along with "BURN-IN."
The A+ Program provides:

- 100\% Temperature Cycling
- $100 \%$ Electrical Testing at Room and High Temperature
- $100 \%$ Burn-In Testing Combining Increased Temperature with Applied Voltage
- Acceptable Quality Levels Greater than Industry Norm

Typical A+ Flow is:

- SEM
- Assembly and Seal
- Four Hour $150^{\circ} \mathrm{C}$ Bake
- Five Temperature Cycles $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+100^{\circ} \mathrm{C}\right)$
- High Temperature Electrical Test
- Electrical Test
- Burn-ln (160 hours at a minimum junction temperature of $125^{\circ} \mathrm{C}$ )
- DC Parametric and Function Tests
- Tightened Quality Control Inspection Plans

Note: Certain products may follow slightly different process flows dictated by specific capabilities and device characteristics, consult NSC.

## P + Product Enhancement

The $\mathrm{P}+$ product enhancement program applies to regulator devices and offers an added advantage. $\mathrm{P}+$ involves a dynamic self-heating burn-in that tests the thermal shutdown of the regulator. $\mathrm{P}+$ is proven more effective than the standard $125^{\circ} \mathrm{C}$ burn-in as an early screen for infant mortality defects. It sharply reduces the cost of testing incoming components. Reliability Report L-140 further explains the P+ process. The following chart lists regulators which receive $\mathrm{P}+$ prior to shipment and at no additional cost.

| Device | Package Types |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | TO-3 <br> K STEEL | TO-39 H | TO-220 T | TO-202 P | TO-92 Z |
| LM109/309 | X | X |  |  |  |
| LM117/317 | X | X | X | X |  |
| LM117HV/317HV | X | X |  |  |  |
| LM120/320 | X | X | X | X |  |
| LM123/323 | X |  |  |  |  |
| LM137/337 | X | X | X | X |  |
| LM137HV/337HV | X | X |  |  |  |
| LM138/338 | X |  |  |  |  |
| LM140/340 | X | X | X | X |  |
| LM145/345 | X |  |  |  |  |
| LM150/250/350 | X |  |  |  |  |
| LM196/396 | X |  |  |  |  |
| LM2930/2935/2940/2984 |  |  | X |  |  |
| LM2931 |  |  | X |  | X |
| LM78XX |  |  | X |  |  |

National
Semiconductor
Corporation

## Appendix D Military Aerospace Programs from National Semiconductor

This appendix is intended to provide a brief overview of military products available from National Semiconductor. For further information, refer to our 1987 Reliability Handbook.

## MIL-M-38510

The MIL-M-38510 Program, which is sometimes called the JAN IC Program, is administered by the Defense Electronics Supply Center (DESC). The purpose of this program is to provide the military community with standardized products that have been manufactured and screened to governmentcontrolled specifications in government-certified facilities. All 38510 manufacturers must be formally qualified and their products listed on DESC's Qualified Products List (QPL) before devices can be marked and shipped as JAN product.
There are two processing levels specified within MIL-M38510: Classes S and B. Class S is typically specified for space flight applications, while Class B is used for aircraft and ground systems. National is a major supplier of both classes of devices. Screening requirements are outlined in Table III.
Tables I and II explain the JAN device marking system.
Copies of MIL-M-38510, the QPL, and other related documents may be obtained from:

```
Naval Publications and Forms Center 5801 Tabor Avenue
Philadelphia, PA 19120
(212) 697-2179
```


## DESC Specifications

DESC specifications are issued to provide standardized versions of devices which are not yet available as JAN product. MIL-STD-883 Class B screening is coupled with tightly controlled electrical specifications which have been written to allow a manufacturer to use his standard electrical tests. A current listing of National's DESC specification offerings can be obtained from our franchised distributors, sales offices, or DESC. DESC is located in Dayton, Ohio.

## MIL-STD-883

Although originally intended to establish uniform test methods and procedures, MIL-STD-883 has also become the general specification for non-JAN military product. Revision C of this document defines the minimum requirements for a device to be marked and advertised as 883 -compliant. Included are design and construction criteria, documentation controls, electrical and mechanical screening requirements, and quality control procedures. Details can be found in paragraph 1.2.1 of MIL-STD-883.
National offers both 883 Class B and 883 Class S product. The screening requirements for both classes of product are outlined in Table III.
As with DESC specifications, a manufacturer is allowed to use his standard electrical tests provided that all critical parameters are tested. Also, the electrical test parameters, test conditions, test limits, and test temperatures must be clearly documented. At National Semiconductor, this information is available via our RETS (Reliability Electrical Test Specification Program). The RETS document is a complete description of the electrical tests performed and is controlled by our QA department. Individual copies are available upon request.
Some of National's older products are not completely compliant with MIL-STD-883 but are still required for use in military systems. These devices are screened to the same stringent requirements as 883 product but are marked "-MIL".

## Military Screening Program (MSP)

National's Military Screening Program was developed to make screened versions of advanced products such as gate arrays and microprocessors available more quickly than is possible for JAN and 883 devices. Through this program, screened product is made available for prototypes and breadboards prior to or during the JAN or 883 qualification activities. MSP products receive the $100 \%$ screening of Table III but are not subjected to Group C and D quality conformance testing. Other criteria such as electrical testing and temperature range will vary depending upon individual device status and capability.

## TABLE I. The MIL-M-38510 Part Marking



Cl24-1
TABLE II. JAN Package Codes

| 38510 <br> Package <br> Designation | Microcircuit Industry Description |
| :---: | :---: |
| A | 14-Pin 1/4" $\times 1 / 4^{\prime \prime}$ (metal) flat pack |
| B | 14-Pin 3/16" $\times 1 / 4^{\prime \prime}$ flat pack |
| C | 14-Pin $1 / 4^{\prime \prime} \times 3 / 4^{\prime \prime}$ dual-in-line |
| D | 14-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (ceramic) flat pack |
| E | 16-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ dual-in-line |
| F | 16-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (metal or ceramic) flat pack |
| G | 8-pin TO-99 can or header |
| H | 10-pin 1/4" $\times 1 / 4^{\prime \prime}$ (metal) flat pack |
| 1 | 10-pin TO-100 can or header |
| $J$ | 24-pin $1 / 2^{\prime \prime} \times 1-1 / 4^{\prime \prime}$ dual-in-line |
| K | 24-pin $3 / 8^{\prime \prime} \times 5 / 8^{\prime \prime}$ flat pack |
| L | 24-pin 1/4" $\times 1-1 / 4^{\prime \prime}$ dual-in-line |
| M | 12-pin TO-101 can or header |
| N | (Note 1) |
| P | 8-pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ dual-in-line |
| Q | 40-pin 3/16" $\times 2-1 / 16^{\prime \prime}$ dual-in-line |
| R | 20-pin 1/4" $\times 1-1 / 16^{\prime \prime}$ dual-in-line |
| S | 20-pin $1 / 4^{\prime \prime} \times 1 / 2^{\prime \prime}$ flat pack |
| T | (Note 1) |
| U | (Note 1) |
| V | 18-pin $3 / 8^{\prime \prime} \times 15 / 16^{\prime \prime}$ dual-in-line |
| W | $22-\mathrm{pin} 3 / 8^{\prime \prime} \times 1-1 / 8^{\prime \prime}$ dual-in-line |
| X | (Note 1) |
| Y | (Note 1) |
| Z | (Note 1) |
| 2 | 20-terminal $0.350^{\prime \prime} \times 0.350^{\prime \prime}$ chip carrier |
| 3 | 28-terminal $0.450^{\prime \prime} \times 0.450^{\prime \prime}$ chip carrier |

Note 1: These letters are assigned to packages by individual detail specifications and may be assigned to different packages in different specifications.

| TABLE III. 100\% Screening Requirements |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Screen |  | Class S |  | Class B |  |
|  |  | Method | Reqmt | Method | Reqmt |
| 1. | Wafer Lot Acceptance | 5007 | All Lots |  | - |
| 2. | Nondestructive Bond Pull | 2023 | 100\% |  | - |
| 3. | Internal Visual (Note 1) | 2010, Condition A | 100\% | 2010, Condition B | 100\% |
| 4. | Stabilization Bake | 1008, Condition C, 24 hrs. Min. | 100\% | 1008, Condition C, 24 hrs. Min. | 100\% |
| 5. | Temp. Cycling (Note 2) | 1010, Condition C | 100\% | 1010, Condition C | 100\% |
| 6. | Constant Acceleration | $\begin{aligned} & \text { 2001, Condition E (Min.) } \\ & \mathrm{Y}_{1} \text { Orientation Only } \end{aligned}$ | 100\% | $\begin{aligned} & \text { 2001, Condition E, (Min.), } \\ & \mathrm{Y}_{1} \text { Orientation Only } \end{aligned}$ | 100\% |
| 7. | Visual Inspection (Note 3) |  | 100\% |  | 100\% |
| 8. | Particle Impact Noise Detection (PIND) | 2020, Condition A (Note 4) | 100\% |  | - |
| 9. | Serialization | (Note 5) | 100\% |  | - |
|  | Interim (Pre-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% | Per Applicable Device Specification (Note 6) | - |
| 11. | Burn-In Test | $1015$ <br> 240 Hrs @ $125^{\circ} \mathrm{C}$ Min. <br> (Cond. F Not Allowed) | 100\% | $\begin{aligned} & 1015 \\ & 160 \mathrm{Hrs} . @ 125^{\circ} \mathrm{C} \text { Min. } \end{aligned}$ | 100\% |
|  | Interim (Post-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% |  |  |
| 13. | Reverse Bias Burn-ln (Note 7) | 1015; Test Condition A, C, 72 Hrs @ $150^{\circ} \mathrm{C}$ Min. (Cond. F Not Allowed) | 100\% |  | - |
| 15. | PDA Calculation | 5\% Parametric (Note 14), <br> $3 \%$ Functional $-25^{\circ} \mathrm{C}$ | All Lots | 5\% Parametric (Note 14) | All Lots |
|  | Final Electrical Test <br> a) Static Tests <br> 1) $25^{\circ} \mathrm{C}$ (Subgroup 1, Table I, 5005) <br> 2) Max \& Min Rated Operating Temp. (Subgroups 2, 3, Table I, 5005) <br> b) Dynamic Tests \& Switching Tests, $25^{\circ} \mathrm{C}$ (Subgroups 4, 9, Table I, 5005) <br> c) Functional Test, $25^{\circ} \mathrm{C}$ (Subgroup 7, Table I, 5005) | Per Applicable Device Specification | $\begin{aligned} & 100 \% \\ & 100 \% \\ & 100 \% \\ & 100 \% \end{aligned}$ | Per Applicable Device Specification | $\begin{aligned} & 100 \% \\ & 100 \% \\ & 100 \% \\ & 100 \% \end{aligned}$ |

TABIE III. 100\% Screening Requirements (Continued)

| Screen | Class S |  | Class B |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | Method | Reqmt | Method | Reqmt |  |
| 17. | Seal Fine, Gross | 1014 | $100 \%$, (Note 8) | 1014 | $100 \%$, (Note 9) |
| 18. | Radiographic (Note 10) | 2012 Two Views | $100 \%$ |  | - |
| 19. | Qualification or Quality Conformance <br> Inspection Test Sample Selection | (Note 11) | Samp. | (Note 11) | Samp. |
| 20. | External Visual (Note 12) | 2009 | $100 \%$ |  | $100 \%$ |

Note 1: Unless otherwise specified, at the manufacturer's option, test samples for Group B, bond strength (Method 5005) may be randomly selected prior to or following internal visual (Method 5004), prior to sealing provided all other specification requirements are satisfied (e.g. bond strength requirements shall apply to each inspection lot, bond failures shall be counted even if the bond would have failed internal visual).
Note 2: For Class B devices, this test may be replaced with thermal shock method 1011, test condition A, minimum.
Note 3: At the manufacturer's option, visual inspection for catastrophic failures may be conducted after each of the thermal/mechanical screens, after the sequence or after seal test. Catastrophic failures are defined as missing leads, broken packages, or lids off.
Note 4: The PIND test may be performed in any sequence after step 6 and prior to step 16. See MIL-M-38510, paragraph 4.6.3.
Note 5: Class $S$ devices shall be serialized prior to interim electrical parameter measurements.
Note 6: When specified, all devices shall be tested for those parameters requiring delta calculations.
Note 7: Reverse bias burn-in is a requirement only when specified in the applicable device specification. The order of performing burn-in and reverse bias burn-in may be inverted.
Note 8: For Class S devices, the seal test may be performed in any sequence between step 16 and step 19, but it shall be performed after all shearing and forming operations on the terminals.
Note 9: For Class B devices, the fine and gross seal tests shall be performed separate or together in any sequence and order between step 6 and step 20 except that they shall be performed after all shearing and forming operations on the terminals. When $100 \%$ seal screen cannot be performed after shearing and forming (e.g. flatpacks and chip carriers) the seal screen shall be done $100 \%$ prior to these operations and a sample test (LTPD $=5$ ) shall be performed on each inspection lot following these operations. If the sample fails, $100 \%$ rescreening shall be required.
Note 10: The radiographic screen may be performed in any sequence after step 19.
Note 11: Samples shall be selected for testing in accordance with the specific device class and lot requirements of Method 5005
Note 12: External Visual shall be performed on the lot any time after step 19 and prior to shipment.
Note 13: Read and Record when past burn-in delta measurements are specified.
Note 14: PDA shall apply to all static, dynamic, functional, and switching measurements at either $25^{\circ} \mathrm{C}$ or maximum rated operating temperature.

## Military Analog Products Available From National Semiconductor

Listed below are the military class B Analog devices available from National Semiconductor. Many of these are also available as Class $S$ product. Additional information including new product plans can be obtained from our sales offices.

| Device Type | $\begin{gathered} \text { Mil * }^{\text {Class B }} \end{gathered}$ | $\begin{gathered} 883 \\ \text { Class B } \end{gathered}$ | Desc | JAN | Device Type | $\begin{gathered} \text { Mil }^{*} \\ \text { Class B } \end{gathered}$ | $\begin{gathered} 883 \\ \text { Class B } \end{gathered}$ | Desc | JAN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AH0014D | $x$ |  |  |  | LH0032G | x |  | x |  |
| AH0015D | $x$ |  |  |  | LH0033AG | $x$ |  |  |  |
| AH0019D | x |  |  |  | LH0033G | x |  | x |  |
| LF111H | x |  |  |  | LH0036G | x |  |  |  |
| LF11201D |  | x |  |  | LH0038D | x |  |  |  |
| LF11202D |  | x |  |  | LH0041G | X |  |  |  |
| LF11331D |  | x |  |  | LH0042D | x |  |  |  |
| LF11332D |  | x |  |  | LH0042H | x |  |  |  |
| LF11333D |  | x |  |  | LH0043G | x |  |  |  |
| LF11508D | x |  |  |  | LH0044AH | x |  |  |  |
| LF11509D | x |  |  |  | LH0044H | x |  |  |  |
| LF147D |  | x |  |  | LH0052H | x |  |  |  |
| LF155AH |  | x |  |  | LH0053G | x |  |  |  |
| LF155H |  | x |  | x | LH0061K | x |  |  |  |
| LF155J-8 |  |  |  | x | LH0062D | x |  |  |  |
| LF155W |  |  |  | x | LH0062H | x |  |  |  |
| LF156AH |  | x |  |  | LH0063K | x |  |  |  |
| LF156H |  | x |  | $x$ | LH0070-0H | $x$ |  |  |  |
| LF156J-8 |  |  |  | x | LH0070-1H | x |  |  |  |
| LF156W |  |  |  | x | LH0070-2H | x |  |  |  |
| LF157AH |  | x |  |  | LH0071-OH | X |  |  |  |
| LF157H |  | x |  |  | LH0071-1H | x |  |  |  |
| LF198H |  | x |  |  | LH0071-2H | x |  |  |  |
| LF411MH |  | x |  | $x$ | LH0075G | X |  |  |  |
| LF411W |  |  |  | $x$ | LH0076G | $x$ |  |  |  |
| LF412MH |  | x |  | x | LH0082D | x |  |  |  |
| LF541MH | $x$ |  |  |  | LH0084D | x |  |  |  |
| LF442MH |  | x |  |  | LH0086D | $x$ |  |  |  |
| LF444MD |  | $x$ |  |  | LH0091D | x |  |  |  |
| LH0002H |  | x | x |  | LH0094D | x |  |  |  |
| LH0003H | $x$ |  |  |  | LH00101AK | $x$ |  |  |  |
| LH0004H | $x$ |  |  |  | LH0101K | x |  |  |  |
| LH0020G | x |  |  |  | LH2101AD |  | x |  |  |
| LH0021K | x |  |  |  | LH2108AD |  | x |  |  |
| LH0022D | x |  |  |  | LH2108D |  | x |  |  |
| LH0022H | $x$ |  |  |  | LH2110D |  | x |  |  |
| LH0023G | $x$ |  |  |  | LH2111D |  | x |  |  |
| LH0024H | x |  |  |  | LH2111F | $x$ |  |  |  |

*Some older products are not completely compliant with MIL-STD-883 but are still required for use in military systems. These devices are screened to the same stringent requirements as 883 product but are marked "-MIL".

Military Analog Products Available From National Semiconductor
Listed below are the military class B Analog devices available from National Semiconductor. Many of these are also available as Class $S$ product. Additional information including new product plans can be obtained from our sales offices.

| Device Type | Mil * <br> Class B | $\begin{gathered} 883 \\ \text { Class B } \end{gathered}$ | Desc | JAN | Device Type | Mil * <br> Class B | $883$ <br> Class B | Desc | JAN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LH24250F | X |  |  |  | LM117HVH |  | X | X |  |
| LM10H |  | X |  |  | LM117HVKSTL |  | X | X |  |
| LM101AH |  | X |  | X | LM117KSTEEL |  | X | X | X |
| LM101AJ-14 |  | X |  | X | LM118H |  | X |  | X |
| LM101AJ |  | X |  |  | LM118J-8 |  | X |  | X |
| LM101AW |  |  |  | X | LM118J |  | X |  |  |
| LM102H |  | X |  |  | LM118W |  |  |  | X |
| LM103H-3.0 |  | X | X |  | LM119H |  | X | X |  |
| LM103H-3.3 |  | X | X |  | LM119J |  | X | X |  |
| LM103H-3.6 |  | X | X |  | LM120H-12 |  | X |  |  |
| LM103H-3.9 |  | X | X |  | LM120H-15 |  | x |  |  |
| LM104H |  | X |  |  | LM120H-5.0 |  | X |  |  |
| LM105H |  | x |  |  | LM120K-12 |  | X |  |  |
| LM106H |  | X |  |  | LM120K-15 |  | X |  |  |
| LM107H |  | X |  |  | LM120K-5.0 |  | X |  |  |
| LM107J-14 |  | X |  |  | LM121AH |  | X |  |  |
| LM107J |  | X |  |  | LM121H |  | X |  |  |
| LM108AH |  | x |  | x | LM122H |  | x |  |  |
| LM108AJ-8 |  | X |  | X | LM123KSTEEL |  | x |  |  |
| LM108AJ |  | X |  |  | LM124AJ |  | X |  |  |
| LM108AW |  |  |  | X | LM124J |  | X |  | X |
| LM108H |  | X |  |  | LM125H |  | X |  |  |
| LM108J-8 |  | X |  |  | LM126H |  | X |  |  |
| LM108J |  | X |  |  | LM129AH |  | X |  |  |
| LM109H |  | X |  |  | LM129BH |  | X |  |  |
| LM109KSTEEL |  | X |  |  | LM131AH |  | X |  |  |
| LM11H |  | X |  |  | LM131H |  | X |  |  |
| LM110H |  | X |  |  | LM135H |  | X |  |  |
| LM110J-8 |  | X |  |  | LM136AH-2.5 |  | X | X |  |
| LM110J |  | X |  |  | LM136H-2.5 |  | X |  |  |
| LM111H |  | X |  | X | LM136H-5.0 |  | X |  |  |
| LM111J |  | X |  | X | LM137H |  | X | X |  |
| LM111W |  |  |  | x | LM137HVH |  | X | X |  |
| LM112H |  | X |  |  | LM137HVKSTEEL |  | X | X |  |
| LM113-1H |  | X | X |  | LM137KSTEEL |  | X | X |  |
| LM113-2H |  | X | X |  | LM138KSTEEL |  | X |  |  |
| LM113H |  | X | X |  | LM139AJ |  | X |  |  |
| LM117H |  | x | X | X | LM139J |  | X |  | X |

[^20]Military Analog Products Available From National Semiconductor
Listed below are the military class B Analog devices available from National Semiconductor. Many of these are also available as Class S product. Additional information including new product plans can be obtained from our sales offices.

| Device Type | $\begin{aligned} & \text { Mil }^{*} \\ & \text { Class B } \end{aligned}$ | $\begin{gathered} 883 \\ \text { Class B } \end{gathered}$ | Desc | JAN | Device Type | $\begin{gathered} \text { Mil * } \\ \text { Class B } \end{gathered}$ | $\begin{gathered} 883 \\ \text { Class B } \end{gathered}$ | Desc | JAN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM139W |  |  |  | x | LM185H-1.2 |  | x |  |  |
| LM140AK-12 |  | x |  |  | LM193AH |  | x |  |  |
| LM140AK-15 |  | x |  |  | LM193H |  | x |  | x |
| LM140AK-5.0 |  | x |  |  | LM193J-8 |  |  |  | $x$ |
| LM140K-12 |  | x |  |  | LM193W |  |  |  | x |
| LM140K-15 |  | x |  |  | LM194H |  | x |  |  |
| LM140K-5.0 |  | x |  |  | LM195H |  | x |  |  |
| LM140LAH-12 |  | x |  |  | LM195K |  | x |  |  |
| LM140LAH-15 |  | x |  |  | LM199AH-20 |  | $x$ |  |  |
| LM140LAH-5.0 |  | x |  |  | LM199AH |  | x |  |  |
| LM143H |  | $x$ | x |  | LM199H |  | x |  |  |
| LM144H |  | x | x |  | LM4250H | x |  |  |  |
| LM145K-5.0 |  | x |  |  | LM4250J | x |  |  |  |
| LM145K-5.2 |  | x |  |  | LM555H |  | x |  |  |
| LM146J |  | x |  |  | LM555J |  | x |  |  |
| LM148J |  | x |  | x | LM556J | x |  |  |  |
| LM149J |  | x |  |  | LM567H |  | x |  |  |
| LM150KSTEEL | $x$ |  |  |  | LM709AH |  | x |  |  |
| LM1536H |  | $x$ | x |  | LM709H |  | x |  |  |
| LM1558H |  | x |  |  | LM710H |  | x |  |  |
| LM1558J |  | x |  |  | LM723H |  | x |  |  |
| LM158AH |  | $x$ |  |  | LM723J |  |  |  | x |
| LM158AJ |  | $x$ |  |  | LM725H |  | x |  |  |
| LM158H |  | x |  |  | LM733H | x |  |  |  |
| LM158J |  | x |  |  | LM741AJ-14 |  | x |  |  |
| LM1596H | x |  |  |  | LM741AJ |  | x |  |  |
| LM160H |  | x |  |  | LM741H |  | $x$ |  | x |
| LM160J-14 |  | x |  |  | LM7415-14 |  | x |  |  |
| LM160J |  | x |  |  | LM741J |  | x |  | $x$ |
| LM161F | x |  |  |  | LM741W |  |  |  | $x$ |
| LM161H |  | $x$ |  |  | LM747H |  | $x$ |  | x |
| LM161J |  | $x$ |  |  | LM747J |  | $x$ |  |  |
| LM185BXH-1.2 |  | $x$ |  |  | LM748H |  | $x$ |  |  |
| LM185BYH-1.2 |  | x |  |  | LM748J |  | x |  |  |

[^21]
# Appendix E Understanding Integrated Circuit Package Power Capabilities 

## INTRODUCTION

The short and long term reliability of National Semiconductor's interface circuits, like any integrated circuit, is very dependent on its environmental condition. Beyond the mechanical/environmental factors, nothing has a greater influence on this reliability than the electrical and thermal stress seen by the integrated circuit. Both of these stress issues are specifically addressed on every interface circuit data sheet, under the headings of Absolute Maximum Ratings and Recommended Operating Conditions.
However, through application calls, it has become clear that electrical stress conditions are generally more understood than the thermal stress conditions. Understanding the importance of electrical stress should never be reduced, but clearly, a higher focus and understanding must be placed on thermal stress. Thermal stress and its application to interface circuits from National Semiconductor is the subject of this application note.

## FACTORS AFFECTING DEVICE RELIABILITY

Figure 1 shows the well known "bathtub" curve plotting failure rate versus time. Similar to all system hardware (mechanical or electrical) the reliability of interface integrated circuits conform to this curve. The key issues associated with this curve are infant mortality, failure rate, and useful life.


TL/H/9312-1
FIGURE 1. Failure Rate vs Time
Infant mortality, the high failure rate from time t0 to $t 1$ (early life), is greatly influenced by system stress conditions other than temperature, and can vary widely from one application to another. The main stress factors that contribute to infant mortality are electrical transients and noise, mechanical maltreatment and excessive temperatures. Most of these failures are discovered in device test, burn-in, card assembly and handling, and initial system test and operation. AIthough important, much literature is available on the subject of infant mortality in integrated circuits and is beyond the scope of this application note.

Failure rate is the number of devices that will be expected to fail in a given period of time (such as, per million hours). The mean time between failure (MTBF) is the average time (in hours) that will be expected to elapse after a unit has failed before the next unit failure will occur. These two primary "units of measure" for device reliability are inversely related:

$$
\text { MTBF }=\frac{1}{\text { Failure Rate }}
$$

Although the "bathtub" curve plots the overall failure rate versus time, the useful failure rate can be defined as the percentage of devices that fail per-unit-time during the flat portion of the curve. This area, called the useful life, extends between t1 and t2 or from the end of infant mortality to the onset of wearout. The useful life may be as short as several years but usually extends for decades if adequate design margins are used in the development of a system.
Many factors influence useful life including: pressure, mechanical stress, thermal cycling, and electrical stress. However, die temperature during the device's useful life plays an equally important role in triggering the onset of wearout.

## FAILURE RATES vs TIME AND TEMPERATURE

The relationship between integrated circuit failure rates and time and temperature is a well established fact. The occurrence of these failures is a function which can be represented by the Arrhenius Model. Well validated and predominantly used for accelerated life testing of integrated circuits, the Arrhenius Model assumes the degradation of a performance parameter is linear with time and that MTBF is a function of temperature stress. The temperature dependence is an exponential function that defines the probability of occurrence. This results in a formula for expressing the lifetime or MTBF at a given temperature stress in relation to another MTBF at a different temperature. The ratio of these two MTBFs is called the acceleration factor $F$ and is defined by the following equation:

$$
F=\frac{X 1}{X 2}=\exp \left[\frac{E}{K}\left(\frac{1}{T 2}-\frac{1}{T 1}\right)\right]
$$

Where: $\mathrm{X} 1=$ Failure rate at junction temperature T 1
$\mathrm{X} 2=$ Failure rate at junction temperature T2
$\mathrm{T}=$ Junction temperature in degrees Kelvin
$E=$ Thermal activation energy in electron volts (ev)
$K=$ Boltzman's constant

However, the dramatic acceleration effect of junction temperature (chip temperature) on failure rate is illustrated in a plot of the above equation for three different activation energies in Figure 2. This graph clearly demonstrates the importance of the relationship of junction temperature to device failure rate. For example, using the 0.99 ev line, a $30^{\circ}$ rise in junction temperature, say from $130^{\circ} \mathrm{C}$ to $160^{\circ} \mathrm{C}$, results in a 10 to 1 increase in failure rate.


TL/H/9312-2
FIGURE 2. Failure Rate as a Function of Junction Temperature

## DEVICE THERMAL CAPABILITIES

There are many factors which affect the thermal capability of an integrated circuit. To understand these we need to understand the predominant paths for heat to transfer out of the integrated circuit package. This is illustrated by Figures 3 and 4.
Figure 3 shows a cross-sectional view of an assembled integrated circuit mounted into a printed circuit board.
Figure 4 is a flow chart showing how the heat generated at the power source, the junctions of the integrated circuit
flows from the chip to the ultimate heat sink, the ambient environment. There are two predominant paths. The first is from the die to the die attach pad to the surrounding package material to the package lead frame to the printed circuit board and then to the ambient. The second path is from the package directly to the ambient air.
Improving the thermal characteristics of any stage in the flow chart of Figure 4 will result in an improvement in device thermal characteristics. However, grouping all these characteristics into one equation determining the overall thermal capability of an integrated circuit/package/environmental condition is possible. The equation that expresses this relationship is:

$$
T_{J}=T_{A}+P_{D}\left(\theta_{J A}\right)
$$

Where: $T_{J}=$ Die junction temperature
$T_{A}=$ Ambient temperature in the vicinity device
$P_{D}=$ Total power dissipation (in watts)
$\theta_{\mathrm{JA}}=$ Thermal resistance junction-to-ambient
$\theta_{\mathrm{JA}}$, the thermal resistance from device junction-to-ambient temperature, is measured and specified by the manufacturers of integrated circuits. National Semiconductor utilizes special vehicles and methods to measure and monitor this parameter. All circuit data sheets specify the thermal characteristics and capabilities of the packages available for a given device under specific conditions-these package power ratings directly relate to thermal resistance junction-to-ambient or $\theta_{\mathrm{JA}}$.
Although National provides these thermal ratings, it is critical that the end user understand how to use these numbers to improve thermal characteristics in the development of his system using IC components.

## DETERMINING DEVICE OPERATING JUNCTION TEMPERATURE

From the above equation the method of determining actual worst-case device operating junction temperature becomes straightforward. Given a package thermal characteristic, $\theta_{\mathrm{JA}}$, worst-case ambient operating temperature, $\mathrm{T}_{\mathrm{A}}(\mathrm{max})$, the only unknown parameter is device power dissipation, $\mathrm{P}_{\mathrm{D}}$. In calculating this parameter, the dissipation of the integrated circuit due to its own supply has to be considered, the dissipation within the package due to the external load must also be added. The power associated with the load in a dynamic (switching) situation must also be considered. For example, the power associated with an inductor or a capacitor in a static versus dynamic (say, 1 MHz ) condition is significantly different.
The junction temperature of a device with a total package power of 600 mW at $70^{\circ} \mathrm{C}$ in a package with a thermal resistance of $63^{\circ} \mathrm{C} / \mathrm{W}$ is $108^{\circ} \mathrm{C}$.

$$
T_{J}=70^{\circ} \mathrm{C}+\left(63^{\circ} \mathrm{C} / \mathrm{W}\right) \times(0.6 \mathrm{~W})=108^{\circ} \mathrm{C}
$$

The next obvious question is, "how safe is $108^{\circ} \mathrm{C}$ ?"

## MAXIMUM ALLOWABLE JUNCTION TEMPERATURES

What is an acceptable maximum operating junction temperature is in itself somewhat of a difficult question to answer. Many companies have established their own standards based on corporate policy. However, the semiconductor industry has developed some defacto standards based on the device package type. These have been well accepted as numbers that relate to reasonable (acceptable) device lifetimes, thus failure rates.
National Semiconductor has adopted these industry-wide standards. For devices fabricated in a molded package, the maximum allowable junction temperature is $150^{\circ} \mathrm{C}$. For these devices assembled in ceramic or cavity DIP packages, the maximum allowable junction temperature is $175^{\circ} \mathrm{C}$. The numbers are different because of the differences in package types. The thermal strain associated with the die package interface in a cavity package is much less than that exhibited in a molded package where the integrated circuit chip is in direct contact with the package material.
Let us use this new information and our thermal equation to construct a graph which displays the safe thermal (power) operating area for a given package type. Figure 5 is an example of such a graph. The end points of this graph are easily determined. For a 16 -pin molded package, the maximum allowable temperature is $150^{\circ} \mathrm{C}$; at this point no power dissipation is allowable. The power capability at $25^{\circ} \mathrm{C}$ is 1.98W as given by the following calculation:

$$
P_{D} @ 25^{\circ} \mathrm{C}=\frac{T_{J}(\max )-T_{A}}{\theta_{J A}}=\frac{150^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}}{63^{\circ} \mathrm{C} / \mathrm{W}}=1.98 \mathrm{~W}
$$

The slope of the straight line between these two points is minus the inversion of the thermal resistance. This is referred to as the derating factor.

$$
\text { Derating Factor }=-\frac{1}{\theta_{\mathrm{JA}}}
$$

As mentioned, Figure 5 is a plot of the safe thermal operating area for a device in a 16 -pin molded DIP. As long as the intersection of a vertical line defining the maximum ambient temperature ( $70^{\circ} \mathrm{C}$ in our previous example) and maximum device package power ( 600 mW ) remains below the maximum package thermal capability line the junction temperature will remain below $150^{\circ} \mathrm{C}$-the limit for a molded package. If the intersection of ambient temperature and package power fails on this line, the maximum junction temperature will be $150^{\circ} \mathrm{C}$. Any intersection that occurs above this line will result in a junction temperature in excess of $150^{\circ} \mathrm{C}$ and is not an appropriate operating condition.


TL/H/9312-5
FIGURE 5. Package Power Capability vs Temperature
The thermal capabilities of all integrated circuits are expressed as a power capability at $25^{\circ} \mathrm{C}$ still air environment with a given derating factor. This simply states, for every degree of ambient temperature rise above $25^{\circ} \mathrm{C}$, reduce the package power capability stated by the derating factor which is expressed in $\mathrm{mW} /{ }^{\circ} \mathrm{C}$. For our example-a $\theta_{\mathrm{JA}}$ of $63^{\circ} \mathrm{C} / \mathrm{W}$ relates to a derating factor of $15.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## FACTORS INFLUENCING PACKAGE THERMAL RESISTANCE

As discussed earlier, improving any portion of the two primary thermal flow paths will result in an improvement in overall thermal resistance junction-to-ambient. This section discusses those components of thermal resistance that can be influenced by the manufacturer of the integrated circuit. It also discusses those factors in the overall thermal resistance that can be impacted by the end user of the integrated circuit. Understanding these issues will go a long way in understanding chip power capabilities and what can be done to insure the best possible operating conditions and, thus, best overall reliability.

## Die Size

Figure 6 shows a graph of our 16 -pin DIP thermal resistance as a function of integrated circuit die size. Clearly, as the chip size increases the thermal resistance decreases-this relates directly to having a larger area with which to dissipate a given power.


TL/H/9312-6
FIGURE 6. Thermal Resistance vs Die Size

## Lead Frame Material

Figure 7 shows the influence of lead frame material (both die attach and device pins) on thermal resistance. This graph compares our same 16-pin DIP with a copper lead frame, a Kovar lead frame, and finally an Alloy 42 type lead frame-these are lead frame materials commonly used in the industry. Obviously the thermal conductivity of the lead frame material has a significant impact in package power capability. Molded interface circuits from National Semiconductor use the copper lead frame exclusively.


TL/H/9312-7

## FIGURE 7. Thermal Resistance vs Lead Frame Material

## Board vs Socket Mount

One of the major paths of dissipating energy generated by the integrated circuit is through the device leads. As a result of this, the graph of Figure 8 comes as no surprise. This compares the thermal resistance of our 16-pin package soldered into a printed circuit board (board mount) compared to the same package placed in a socket (socket mount). Adding a socket in the path between the PC board and the device adds another stage in the thermal flow path, thus increasing the overall thermal resistance. The thermal capabilities of National Semiconductor's interface circuits are specified assuming board mount conditions. If the devices are placed in a socket the thermal capabilities should be reduced by approximately $5 \%$ to $10 \%$.


TL/H/9312-8
FIGURE 8. Thermal Resistance vs Board or Socket Mount

## Air Flow

When a high power situation exists and the ambient temperature cannot be reduced, the next best thing is to provide air flow in the vicinity of the package. The graph of Figure 9 illustrates the impact this has on thermal resistance. This graph plots the relative reduction in thermal resistance normalized to the still air condition for our 16 -pin molded DIP. The thermal ratings on National Semiconductor's interface circuits data sheets relate to the still air environment.


TL/H/9312-9
FIGURE 9. Thermal Resistance vs Air Flow

## Other Factors

A number of other factors influence thermal resistance. The most important of these is using thermal epoxy in mounting ICs to the PC board and heat sinks. Generally these techniques are required only in the very highest of power applications.
Some confusion exists between the difference in thermal resistance junction-to-ambient ( $\theta_{\mathrm{JA}}$ ) and thermal resistance junction-to-case ( $\theta_{\mathrm{Jc}}$ ). The best measure of actual junction temperature is the junction-to-ambient number since nearly all systems operate in an open air environment. The only situation where thermal resistance junction-to-case is important is when the entire system is immersed in a thermal bath and the environmental temperature is indeed the case temperature. This is only used in extreme cases and is the exception to the rule and, for this reason, is not addressed in this application note.


## NATIONAL SEMICONDUCTOR PACKAGE CAPABILITIES

Figures 10 and 11 show composite plots of the thermal characteristics of the most common package types in the National Semiconductor Linear Circuits product family. Figure 10 is a composite of the copper lead frame molded package. Figure 11 is a composite of the ceramic (cavity) DIP using poly die attach. These graphs represent board mount still air thermal capabilities. Another, and final, thermal resistance trend will be noticed in these graphs. As the number of device pins increase in a DIP the thermal resistance decreases. Referring back to the thermal flow chart, this trend should, by now, be obvious.

## RATINGS ON INTERFACE CIRCUITS DATA SHEETS

In conclusion, all National Semiconductor Linear Products define power dissipation (thermal) capability. This information can be found in the Absolute Maximum Ratings section of the data sheet. The thermal information shown in this application note represents average data for characterization of the indicated package. Actual thermal resistance can vary from $\pm 10 \%$ to $\pm 15 \%$ due to fluctuations in assembly quality, die shape, die thickness, distribution of heat sources on the die, etc. The numbers quoted in the linear data


FIGURE 10. Thermal Resistance vs Die Size vs Package Type (Molded Package)
sheets reflect a $15 \%$ safety margin from the average numbers found in this application note. Insuring that total package power remains under a specified level will guarantee that the maximum junction temperature will not exceed the package maximum.
The package power ratings are specified as a maximum power at $25^{\circ} \mathrm{C}$ ambient with an associated derating factor for ambient temperatures above $25^{\circ} \mathrm{C}$. It is easy to determine the power capability at an elevated temperature. The power specified at $25^{\circ} \mathrm{C}$ should be reduced by the derating factor for every degree of ambient temperature above $25^{\circ} \mathrm{C}$. For example, in a given product data sheet the following will be found:

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Cavity Package 1509 mW Molded Package 1476 mW

* Derate cavity package at $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package at $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
If the molded package is used at a maximum ambient temperature of $70^{\circ} \mathrm{C}$, the package power capability is 945 mW .

$$
\begin{aligned}
\mathrm{P}_{\mathrm{D}} @ 70^{\circ} \mathrm{C} & =1476 \mathrm{~mW}-\left(11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right) \times\left(70^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right) \\
& =945 \mathrm{~mW}
\end{aligned}
$$



FIGURE 11. Thermal Resistance vs Die Size vs Package Type (Cavity Package)


FIGURE 12

National
Semiconductor
Corporation

# APPENDIX F <br> How to Get the Right Information From a Data Sheet 

Not All Data Sheets Are Created Alike, and False Assumptions Could Cost an Engineer Time and Money

## By Robert A. Pease

When a new product arrives in the marketplace, it hopefully will have a good, clear data sheet with it.
The data sheet can show the prospective user how to apply the device, what performance specifications are guaranteed and various typical applications and characteristics. If the data-sheet writer has done a good job, the user can decide if the product will be valuable to him, exactly how well it will be of use to him and what precautions to take to avoid problems.

## SPECIFICATIONS

The most important area of a data sheet specifies the characteristics that are guaranteed-and the test conditions that apply when the tests are done. Ideally, all specifications that the users will need will be spelled out clearly. If the product is similar to existing products, one can expect the data sheet to have a format similar to other devices.
But, if there are significant changes and improvements that nobody has seen before, then the writer must clarify what is meant by each specification. Definitions of new phrases or characteristics may even have to be added as an appendix.
For example, when fast-settling operational amplifiers were first introduced, some manufacturers defined settling time as the time after slewing before the output finally enters and stays within the error-band; but other manufacturers included the slewing time in their definition. Because both groups made their definitions clear, the user was unlikely to be confused or misled.
However, the reader ought to be on the alert. In a few cases, the data-sheet writer is playing a specsmanship game, and is trying to show an inferior (to some users) aspect of a product in a light that makes it look superior (which it may be, to a couple of users).

## GUARANTEES

When a data sheet specifies a guaranteed minimum value, what does it mean? An assumption might be made that the manufacturer has actually tested that specification and has great confidence that no part could fail that test and still be shipped. Yet that is not always the case.
For instance, in the early days of op amps (20 years ago), the differential-input impedance might have been guaranteed at $1 \mathrm{M} \Omega$-but the manufacturer obviously did not measure the impedance. When a customer insisted, "I have to know how you measure this impedance," it had to be explained that the impedance was not measured, but that the base current was. The correlation between $\mathrm{I}_{\mathrm{b}}$ and $\mathrm{Z}_{\text {in }}$ permitted the substitution of this simple dc test for a rather messy, noisy, hard-to-interpret test.

Every year, for the last 20 years, manufacturers have been trying to explain, with varying success, why they do not measure the $Z_{\text {in }}$ per se, even though they do guarantee it.
In other cases, the manufacturer may specify a test that can be made only on the die as it is probed on the wafer, but cannot be tested after the die is packaged because that signal is not accessible any longer. To avoid frustrating and confusing the customer, some manufacturers are establishing two classes of guaranteed specifications:

- The tested limit represents a test that cannot be doubted, one that is actually performed directly on 100 percent of the devices, 100 percent of the time.
- The design limit covers other tests that may be indirect, implicit or simply guaranteed by the inherent design of the device, and is unlikely to cause a failure rate (on that test), even as high as one part per thousand.
Why was this distinction made? Not just because customers wanted to know which specifications were guaranteed by testing, but because the quality-assurance group insisted that it was essential to separate the tested guarantees from the design limits so that the AQL (assurance-quality level) could be improved from 0.1 percent to down below 100 ppm.
Some data sheets guarantee characteristics that are quite expensive and difficult to test (even harder than noise) such as long-term drift ( 20 ppm or 50 ppm over 1,000 hours).
The data sheet may not tell the reader if it is measured, tested or estimated. One manufacturer may perform a 100percent test, while another states, "Guaranteed by sample testing." This is not a very comforting assurance that a part is good, especially in a critical case where only a long-term test can prove if the device did meet the manufacturer's specification. If in doubt, question the manufacturer.


## TYPICALS

Next to a guaranteed specification, there is likely to be another in a column labeled "typical".
It might mean that the manufacturer once actually saw one part as good as that. It could indicate that half the parts are better than that specification, and half will be worse. But it is equally likely to mean that, five years ago, half the parts were better and half worse. It could easily signify that a few parts might be slightly better, and a few parts a lot worse; after all, if the noise of an amplifier is extremely close to the theoretical limit, one cannot expect to find anything much better than that, but there will always be a few noisy ones. If the specification of interest happens to be the bias current ( $\mathrm{l}_{\mathrm{b}}$ ) of an op amp, a user can expect broad variations. For example, if the specification is 200 nA maximum, there might be many parts where $\mathrm{I}_{\mathrm{b}}$ is 40 nA on one batch (where the beta is high), and a month later, many parts where the $\mathrm{I}_{\mathrm{b}}$

## Absolute Maximum Ratings (Note 11)

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
+35 V to -0.2 V
Output Voltage
+6 V to -1.0 V
Output Current
10 mA
Storage Temperature,

```
TO-46 Package
-76 F to +356 %
-76%F}\mathrm{ to +300'F
TO-92 Package
\(-76^{\circ} \mathrm{F}\) to \(+300^{\circ} \mathrm{F}\)
```

Lead Temp. (Soldering, 4 seconds) *

| TO-46 Package | $+300^{\circ} \mathrm{C}$ |
| :--- | :--- |
| TO-92 Package | $+260^{\circ} \mathrm{C}$ |

Specified Operating Temp. Range (Note 2)
$T_{\text {min }}$ to $T_{M A X}$
LM34, LM34A $\quad-50^{\circ} \mathrm{F}$ to $+300^{\circ} \mathrm{F}$
LM34C, LM34CA $-40^{\circ} \mathrm{F}$ to $+230^{\circ} \mathrm{F}$
LM34D $+32^{\circ} \mathrm{F}$ to $+212^{\circ} \mathrm{F}$

DC Electrical Characteristics (Note 1, Note 6)

| Parameter | Conditions | LM34A |  |  | LM34CA |  |  | Units (Max) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typical | Tested Limit (Note 4) | Design Limit (Note 5) | Typical | Tested Limit (Note 4) | Design Limit (Note 5) |  |
| Accuracy (Note 7) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}} \end{aligned}$ | $\begin{aligned} & \pm 0.4 \\ & \pm 0.6 \\ & \pm 0.8 \\ & \pm 0.8 \end{aligned}$ | $\begin{aligned} & \pm 1.0 \\ & \pm 2.0 \\ & \pm 2.0 \end{aligned}$ |  | $\begin{aligned} & \pm 0.4 \\ & \pm 0.6 \\ & \pm 0.8 \\ & \pm 0.8 \end{aligned}$ | $\begin{aligned} & \pm 1.0 \\ & \pm 2.0 \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 3.0 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \end{aligned}$ |
| Nonlinearity (Note 8) | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | $\pm 0.35$ |  | $\pm 0.7$ | $\pm 0.30$ |  | $\pm 0.6$ | ${ }^{\circ} \mathrm{F}$ |
| Sensor Gain (Average Slope) | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ | +10.0 | $\begin{array}{r} +9.9 \\ +10.1 \end{array}$ |  | +10.0 |  | $\begin{array}{r} +9.9 \\ +10.1 \end{array}$ | $\mathrm{mV} /{ }^{\circ} \mathrm{F}, \min$ $\mathrm{mV} /{ }^{\circ} \mathrm{F}, \max$ |
| Load Regulation (Note 3) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}} \\ & 0 \leq \mathrm{I}_{\mathrm{L}} \leq 1 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} \pm 0.4 \\ \pm \mathbf{0 . 5} \end{gathered}$ | $\pm 1.0$ | $\pm 3.0$ | $\begin{aligned} & \pm 0.4 \\ & \pm \mathbf{0 . 5} \end{aligned}$ | $\pm 1.0$ | $\pm 3.0$ | $\mathrm{mV} / \mathrm{mA}$ $\mathrm{mV} / \mathrm{mA}$ |
| Line Regulation (Note 3) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 0.01 \\ \pm \mathbf{0 . 0 2} \end{gathered}$ | $\pm 0.05$ | $\pm 0.1$ | $\begin{gathered} \pm 0.01 \\ \pm \mathbf{0 . 0 2} \end{gathered}$ | $\pm 0.05$ | $\pm 0.1$ | $\begin{aligned} & \mathrm{mV} / \mathrm{V} \\ & \mathrm{mV} / \mathrm{V} \end{aligned}$ |
| Quiescent Current (Note 9) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=+30 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & \mathrm{~V}_{\mathrm{S}}=+30 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 75 \\ \mathbf{1 3 1} \\ 76 \\ \mathbf{1 3 2} \end{gathered}$ | $\begin{aligned} & 90 \\ & 92 \end{aligned}$ | $\begin{array}{r} 160 \\ 163 \\ \hline \end{array}$ | $\begin{gathered} 75 \\ 116 \\ 76 \\ 117 \end{gathered}$ | $\begin{aligned} & 90 \\ & 92 \end{aligned}$ | $\begin{aligned} & 139 \\ & 142 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Change of Quiescent Current (Note 3) | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} +0.5 \\ +\mathbf{1 . 0} \end{array}$ | 2.0 | 3.0 | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 2.0 | 3.0 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Temperature Coefficient of Quiescent Current |  | +0.30 |  | + 0.5 | +0.30 |  | + 0.5 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{F}$ |
| Minimum Temperature for Rated Accuracy | In circuit of Figure 1, $I_{L}=0$ | +3.0 |  | +5.0 | +3.0 |  | + 5.0 | ${ }^{\circ} \mathrm{F}$ |
| Long-Term Stability | $\mathrm{T}_{\mathrm{j}}=\mathrm{T}_{\text {MAX }}$ for 1000 hours | $\pm 0.16$ |  |  | $\pm 0.16$ |  |  | ${ }^{\circ} \mathrm{F}$ |

Note 1: Unless otherwise noted, these specifications apply: $-50^{\circ} \mathrm{F} \leq T_{j} \leq+300^{\circ} \mathrm{F}$ for the LM34 and LM34A; $-40^{\circ} \mathrm{F} \leq \mathrm{T}_{j} \leq+230^{\circ} \mathrm{F}$ for the LM34C and LM34CA; and $+32^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq+212^{\circ} \mathrm{F}$ for the LM34D. $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{Vdc}$ and $\mathrm{L}_{\text {LOAD }}=50 \mu \mathrm{~A}$ in the circuit of Figure $2 ;+6 \mathrm{Vdc}$ for LM 34 and LM 34 A for $230^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq$ $300^{\circ} \mathrm{F}$. These specifications also apply from $+5^{\circ} \mathrm{F}$ to $\mathrm{T}_{\mathrm{MAX}}$ in the circuit of Figure 1.
Note 2: Thermal resistance of the TO-46 package is $292^{\circ} \mathrm{F} / \mathrm{W}$ junction to ambient and $43^{\circ} \mathrm{F} / \mathrm{W}$ junction to case. Thermal resistance of the TO-92 package is $324^{\circ} \mathrm{F} / \mathrm{W}$ junction to ambient.
Note 3: Regulation is measured at constant junction temperature using pulse testing with a low duty cycle. Changes in output due to heating effects can be computed by multiplying the internal dissipation by the thermal resistance.
Note 4: Tested limits are guaranteed and $100 \%$ tested in production.
Note 5: Design limits are guaranteed (but not $100 \%$ production tested) over the indicated temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels.
Note 6: Specification in BOLDFACE TYPE apply over the full rated temperature range.
Note 7: Accuracy is defined as the error between the output voltage and $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ times the device's case temperature at specified conditions of voltage, current and temperature (expressed in ${ }^{\circ} \mathrm{F}$ ).
Note 8: Nonlinearity is defined as the deviation of the output-voltage-versus-temperature curve from the best-fit straight line over the device's rated temperature range.
Note 9: Quiescent current is defined in the circuit of Figure 1.
Note 10: Contact factory for availability of LM34CAZ.

* Note 11: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions (see Note 1).


## A Point-By-Point Look

Let's look a little more closely at the data sheet of the Na tional Semiconductor LM34, which happens to be a temperature sensor.
Note 1 lists the nominal test conditions and test circuits in which all the characteristics are defined. Some additional test conditions are listed in the column "Conditions", but Note 1 helps minimize the clutter.
Note 2 gives the thermal impedance, (which may also be shown in a chart or table).
Note 3 warns that an output impedance test, if done with a long pulse, could cause significant self-heating and thus, error.
Note 6 is intended to show which specs apply at all rated temperatures.
Note 7 is the definition of the "Accuracy" spec, and Note 8 the definition for non-linearity. Note 9 states in what test circuit the quiescent current is defined. Note 10 indicates that one model of the family may not be available at the time of printing (but happens to be available now), and Note 11 is the definition of Absolute Max Ratings.

* Note-the " 4 seconds" soldering time is a new standard for plastic packages.
** Note-the wording of Note 11 has been revised-this is the best wording we can devise, and we will use it on all future datasheets.


## APPLICATIONS

Another important part of the data sheet is the applications section. It indicates the novel and conventional ways to use a device. Sometimes these applications are just little ideas to tweak a reader's mind. After looking at a couple of applications, one can invent other ideas that are useful. Some applications may be of no real interest or use.
In other cases, an application circuit may be the complete definition of the system's performance; it can be the test circuit in which the specification limits are defined, tested and guaranteed. But, in all other instances, the performance of a typical application circuit is not guaranteed, it is only typical. In many circumstances, the performance may depend on external components and their precision and matching. Some manufacturers have added a phrase to their data sheets:
"Applications for any circuits contained in this document are for illustration purposes only and the manufacturer makes no representation or warranty that such applications will be suitable for the use indicated without further testing or modification."
In the future, manufacturers may find it necessary to add disclaimers of this kind to avoid disappointing users with circuits that work well, much of the time, but cannot be easily guaranteed.
The applications section is also a good place to look for advice on quirks-potential drawbacks or little details that may not be so little when a user wants to know if a device will actually deliver the expected performance.
For example, if a buffer can drive heavy loads and can handle fast signals cleanly (at no load), the maker isn't doing anybody any favors if there is no mention that the distortion goes sky-high if the rated load is applied.

Another example is the application hint for the LF156 family:
"Exceeding the negative common-mode limit on either input will cause a reversal of the phase to output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur, since raising the input back within the common-mode range again puts the input stage and, thus the amplifier, in a normal operating mode."
That's the kind of information a manufacturer should really give to a data-sheet reader because no one could ever guess it.
Sometimes, a writer slips a quirk into a characteristic curve, but it's wiser to draw attention to it with a line of text. This is because it's better to make the user sad before one gets started, rather than when one goes into production. Conversely, if a user is going to spend more than 10 minutes using a new product, one ought to spend a full five minutes reading the entire data sheet.

## FINE PRINT

What other fine print can be found on a data sheet? Sometimes the front page may be marked "advance" or "preliminary." Then on the back page, the fine print may say something such as:
"This data sheet contains preliminary limits and design specifications. Supplemental information will be published at a later date. The manufacturer reserves the right to make changes in the products contained in this document in order to improve design or performance and to supply the best possible products. We also assume no responsibility for the use of any circuits described herein, convey no license under any patent or other right and make no representation that the circuits are free from patent infringement."
In fact, after a device is released to the marketplace in a preliminary status, the engineers love to make small improvements and upgrades in specifications and characteristics, and hate to degrade a specification from its first published value-but occasionally that is necessary.
Another item in the fine print is the manufacturer's telephone number. Usually it is best to refer questions to the local sales representative or field-applications engineer, because they may know the answer or they may be best able to put a questioner in touch with the right person at the factory.
Occasionally, the factory's applications engineers have all the information. Other times, they have to bring in product engineers, test engineers or marketing people. And sometimes the answer can't be generated quickly-data have to be gathered, opinions solidified or policies formulated before the manufacturer can answer the question. Still, the telephone number is the key to getting the factory to help.

## ORIGINS OF DATA SHEETS

Of course, historically, most data sheets for a class of products have been closely modeled on the data sheet of the forerunner of that class. The first data sheet was copied to make new versions.
That's the way it happened with the UA709 (the first monolithic op amp) and all its copies, as well as many other similar families of circuits.

Even today, an attempt is made to build on the good things learned from the past and add a few improvements when necessary. But, it's important to have real improvements, not just change for the sake of change.
So, while it's not easy to get the format and everything in it exactly right to please everybody, new data sheets are continually surfacing with new features, applications ideas, specifications and aids for the user. And, if the users complain loudly enough about misleading or inadequate data sheets, they can help lead the way to change data sheets. That's how many of today's improvements came aboutthrough customer demand.
Who writes data sheets? In some cases, a marketing person does the actual writing and engineers do the checking. In other companies, the engineer writes, while marketing people and other engineers check. Sometimes, a committee seems to be doing the writing. None of these ways is necessarily wrong.
For example, one approach might be: The original designer of the product writes the data sheet (inside his head) at the same time the product is designed. The concept here is, if one can't find the proper ingredients for a data sheet-good applications, convenient features for the user and nicely tested specifications as the part is being designed-then maybe it's not a very good product until all those ingredients are completed. Thus, the collection of raw materials for a good data sheet is an integral part of the design of a product. The actual assembly of these materials is an art which can take place later.

## WHEN TO WRITE DATA SHEETS

A new product becomes available. The applications engineers start evaluating their application circuits and the test engineers examine their production test equipment.
But how can the users evaluate the new device? They have to have a data sheet-which is still in the process of being written. Every week, as the data sheet writer tries to polish and refine the incipient data sheet, other engineers are reporting, "These spec limits and conditions have to be revised," and, "Those application circuits don't work like we thought they would; we'll have one running in a couple of days." The marketing people insist that the data sheet must be finalized and frozen right away so that they can start printing copies to go out with evaluation samples.
These trying conditions may explain why data sheets always seem to have been thrown together under panic conditions and why they have so many rough spots. Users should be aware of the conflicting requirements: Getting a data sheet "as completely as possible" and "as accurately as possible" is compromised if one wants to get the data sheet "as quickly as possible."
The reader should always question the manufacturer. What are the alternatives? By not asking the right question, a misunderstanding could arise; getting angry with the manufacturer is not to anyone's advantage.
Robert Pease has been staff scientist at National Semiconductor Corp., Santa Clara, Calif., for eleven years. He has designed numerous op amps, data converters, voltage regulators and analog-circuit functions.

National
Semiconductor
Corporation

## Appendix G Obsolete Product Replacement Guide

Some device types, individual temperature grades and package options have been discontinued. This guide is provided to help design engineers select and specify an appropriate alternative.

| NSC Part Number | Replacement | Note | NSC Part Number | Replacement | Note |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADB1200 | ADC3711 | 2 | LM1821S | LM1823 | 2 |
| DAC1200/1201 | DAC1265 | 2 | LM1822 | LM1823 | 3 |
| LF352 | LM3631 | 2 | LM1828 | no replacement |  |
| LF13300 | ADC3711 | 2 | LM1848 | no replacement |  |
| LH0001 | LM4250 | 2 | LM1877N-1/N-2/N-3 | LM1877N-9 | 2 |
| LH0005/LH0005A | LH0003 | 2 | LM2003 | no replacement |  |
| LH0037 | LH0036 | 3 | LM2808 | no replacement |  |
| LH0132 | LH0032 | 2 | LM2831 | LM1851 | 2 |
| LH2011 | LM11 | 2 | LM3011 | no replacement |  |
| LH2108 | LM108 | 2 | LM3064 | no replacement |  |
| LH2201A | LM201A | 2 | LM3075 | no replacement |  |
| LH2208 | LM208 | 2 | TBA120V | no replacement |  |
| LH2208A | LM208A | 2 | TBA440C | LM1823 | 2 |
| LH2308 | LM308 | 2 | TBA510 | no replacement |  |
| LH24250 | LM11 | 2 | TBA530 | no replacement |  |
| LM170/270/370 | LM13600N | 2 | TBA540 | no replacement |  |
| LM171/271/371 | no replacement |  | TBA560C | no replacement |  |
| LM172/272/372 | no replacement |  | TBA920 | no replacement |  |
| LM173/273/373 | no replacement |  | TBA950-2 | no replacement |  |
| LM174/274/374 | no replacement |  | TBA970 | no replacement |  |
| LM175/275/375 | no replacement |  | TBA990 | no replacement |  |
| LM216/316 | LM11 | 2 | TDA440 | no replacement |  |
| LM388N-2/N-3 | LM388N-1 | 2 | TDA2522/23 | no replacement |  |
| LM377N | LM2877P | 3 | TDA2530 | no replacement |  |
| LM378N | LM2878P | 3 | TDA2530/31 | no replacement |  |
| LM379 | LM2879T | 3 | TDA2540/41 | no replacement |  |
| LM1014 | no replacement |  | TDA2560 | no replacement |  |
| LM1017 | no replacement |  | TDA2590 | no replacement |  |
| LM1019 | no replacement |  | TDA3500 | no replacement |  |

Note 1: IMPROVED REPLACEMENT: Pin for Pin replacement with superior electrical specifications.
Note 2: FUNCTIONAL REPLACEMENT: Consult datasheet to determine suitability of the replacement for specific application.
Note 3: SIMILAR DEVICE with superior performance: Consult datasheet to determine suitability of the replacement for specific application.

The popular National Semiconductor Corporation monolithic IC's may have been designed into your systems. We believe that there are more cost-effective circuits manufactured by National Semiconductor Corporation that should be considered in your new designs. These recommendations are listed in this section. To eliminate the necessity to redesign proven equipment, we are continuing to make these products for use in existing designs for which they were uniquely suitable.

| NSC Part Number | Recommended <br> Replacement | Note |
| :--- | :--- | :---: |
| AF100 | LMF100 | 3 |
| AF150 | LMF100 | 3 |
| AF151 | LMF100 | 3 |
| AH0014 | LMC13421/LMC13422 | 3 |
| AH0015 | LMC13421/LMC13422 | 3 |
| AH0019 | LMC13421/LMC13422 | 3 |
| LH0023 | LF198/LF298 | 2 |
| LH2101A | LM101A | 2 |
| LH2108A | LM108A | 2 |
| LH2110 | LM110 | 2 |
| LH2111 | LM111 | 2 |
| LH2210 | LM210 | 2 |
| LH2211 | LM211 | 2 |
| LH2301A | LM301A | 2 |
| LH2308A | LM308A | 2 |
| LH2310 | LM310 | 2 |
| LH2311 | LM311 | 2 |
| LM103 | LM185 | 3 |
| LM113 | LM1851-2 | 1 |
| LM313 | LM3851-2 | 1 |
| LM377N | LM1877N-9 | 2 |
| LM377N | LM2877P | 3 |
| LM378N | LM2878P | 3 |
| LM391N-60 | LM391N-100 | 1 |
| LM391N-80 | LM391N-100 | 1 |
| LM709 | LF441 | 3 |
| LM710 | LM106 | 2 |
| LM725 | LM607 | 3 |
| LM748 | LF441 | 3 |

## Notes:

Note 1: IMPROVED REPLACEMENT: Pin for Pin replacement with superior electrical specifications.
Note 2: FUNCTIONAL REPLACEMENT: Consult datasheet to determine suitability of the replacement for specific application.
Note 3: SIMILAR DEVICE with superior performance: Consult datasheet to determine suitability of the replacement for specific application.

National Semiconductor Corporation




HOBC (REV D)
NS Package H08C


H10C (REV D)
NS Package H10C


NS Package H10D



NS Package K02A



NS Package M14A


NS Package M16A




NS Package N14A


NI6A (REV E)
NS Package N16A



NS Package N20A


NS Package N24A

NS Package N28B



NS Package P11A


NS Package T03B



NS Package T05B


NS Package T11A


NS Package V20A


## Bookshelf of Technical Support Information

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.
This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.
Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf.
We are interested in your comments on our technical literature and your suggestions for improvement.
Please send them to:
Technical Communications Dept. M/S 23-200
2900 Semiconductor Drive
P.O. Box 58090

Santa Clara, CA 95052-8090
For a recorded update of this listing plus ordering information for these books from National's Literature Distribution operation, please call (408) 749-7378.

## ALS/AS LOGIC DATABOOK-1987 <br> Introduction to Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

# ASIC DESIGN MANUAL/GATE ARRAYS \& STANDARD CELLS—1987 

SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging

## DATA CONVERSION/ACQUISITION DATABOOK—1984

Selection Guides • Active Filters•Amplifiers • Analog Switches • Analog-to-Digital Converters
Analog-to-Digital Display (DVM) • Digital-to-Analog Converters • Sample and Hold • Sensors/Transducers
Successive Approximation Registers/Comparators • Voltage References

## HYBRID PRODUCTS DATABOOK-1982

Operational Amplifiers • Buffers • Instrumentation Amplifiers • Sample \& Hold Amplifiers • Comparators Non-Linear Functions • Precision Voltage Regulators and References • Analog Switches MOS Clock Drivers • Digital Drivers • A-D Converters • D-A Converters • Fiber-Optic Products
Active Filters \& Telecommunication Products • Precision Networks • 883/RETS

## INTERFACE DATABOOK-1986

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral/Power Drivers • Display Controllers/Drivers Memory Support • Microprocessor Support • Level Translators/Buffers • Frequency Synthesis

## INTERFACE/BIPOLAR LSI/BIPOLAR MEMORY/PROGRAMMABLE LOGIC DATABOOK-1983

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral/Power Drivers
Level Translators/Buffers • Display Controllers/Drivers • Memory Support • Dynamic Memory Support Microprocessor Support • Data Communications Support • Disk Support • Frequency Synthesis Interface Appendices • Bipolar PROMs • Bipolar and ECL RAMs • 2900 Family/Bipolar Microprocessor Programmable Logic

## INTUITIVE IC CMOS EVOLUTION-1984

Thomas M. Frederiksen's new book targets some of the most significant transitions in semiconductor technology since the change from germanium to silicon. Intuitive IC CMOS Evolution highlights the transition in the reduction in defect densities and the development of new circuit topologies. The author's latest book is a vital aid to engineers, and industry observers who need to stay abreast of the semiconductor industry.

## INTUITIVE IC OP AMPS——1984

Thomas M. Frederiksen's new book, Intuitive IC Op Amps, explores the many uses and applications of different IC op amps. Frederiksen's detailed book differs from others in the way he focuses on the intuitive groundwork in the basic functioning concepts of the op amp. Mr. Frederiksen's latest book is a vital aid to engineers, designers, and industry observers who need to stay abreast of the computer industry.

## LINEAR APPLICATIONS HANDBOOK-1986

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.
Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

## LINEAR 1 DATABOOK-1988

Voltage Regulators • Operational Amplifiers • Buffers • Voltage Comparators • Instrumentation Amplifiers • Surface Mount

## LINEAR 2 DATABOOK-1988

Active Filters • Analog Switches/Multiplexers • Analog-to-Digital • Digital-to-Analog • Sample and Hold Sensors • Voltage References • Surface Mount

## LINEAR SUPPLENENT DATABOOK-1984

Amplifiers • Comparators • Voltage Regulators • Voltage References • Converters • Analog Switches Sample and Hold • Sensors • Filters • Building Blocks • Motor Controllers • Consumer Circuits
Telecommunications Circuits $\bullet$ Speech • Special Analog Functions

## LOGIC DATABOOK VOLUME I-1984

CMOS AC Switching Test Circuits and Timing Waveforms • CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT •CD4XXX • MM54CXXX/MM74CXXX •LSI/VLSI

LS/S/TTL DATABOOK-1987<br>Introduction to Bipolar Logic • Low Power Schottky • Schottky • TTL • Low Power

## MASS STORAGE HANDBOOK-1986

Disk Interface Design Guide and User Manual o Winchester Disk Support • Winchester Disk Data Controller Floppy Disk Support • Drive Interface Support Circuits

## MEMORY SUPPORT HANDBOOK-1986

Dynamic Memory Control • Error Checking and Correction • Microprocessor Interface and Applications Memory Drivers and Support

## MICROCOMMUNICATION ELEMENTS DATABOOK-1987

CPU • Peripherals • Evaluation Board • Logic Devices

## NON-VOLATILE MEMORY DATABOOK-1987 <br> CMOS EPROMs • EEPROMs • Bipolar PROMs

## SERIES 32000 DATABOOK-1986

Introduction • CPU-Central Processing Unit • Slave Processors • Peripherals • Data Communications and LAN's Disk Control and Interface • DRAM Interface • Development Tools • Software Support • Application Notes

RANDOM ACCESS MEMORY DATABOOK-1987
Static RAMs • TTL RAMs • TTL FIFOs • ECL RAMs

## RELIABILITY HANDBOOK-1986

Reliability and the Die•Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510 The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device a Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership Reliability Testing at National Semiconductor $\bullet$ The Total Military/Aerospace Standardization Program 883B/RETSTM Products a MILS/RETSTM Products • 883/RETSTM Hybrids a MIL-M-38510 Class B Products Radiation Hardened Technology 0 Wafer Fabrication $\circ$ Semiconductor Assembly and Packaging Semiconductor Packages $\circ$ Glossary of Terms $\circ$ Key Government Agencies $\circ$ AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

## TELECOMAUNICATIONS-1987

Line Card Components • Integrated Services Digital Network Components • Modems
Analog Telephone Components ${ }^{\circ}$ Application Notes

## THE SWITCHED-CAPACITOR FILTER HANDBOOR-1985

Introduction to Filters • National's Switched-Capacitor Filters • Designing with Switched-Capacitor Filters Application Circuits $\circ$ Filter Design Program $\circ$ Nomographs and Tables

## TRANSISTOR DATABOOK-1982

NPN Transistors • PNP Transistors • Junction Field Effect Transistors • Selection Guides • Pro Electron Series Consumer Series • NA/NB/NR Series • Process Characteristics Double-Diffused Epitaxial Transistors Process Characteristics Power Transistors • Process Characteristics JFETs o JFET Applications Notes

## VOLTAGE REGULATOR HANDBOOK-1982

Product Selection Procedures $\circ$ Heat Flow \& Thermal Resistance $\bullet$ Selection of Commercial Heat Sink Custom Heat Sink Design • Applications Circuits and Descriptive Information o Power Supply Design Data Sheets

## 48-SERIES MICROPROCESSOR HANDBOOK-1980

The 48-Series Microcomputers 0 The 48-Series Single-Chip System 0 The 48-Series Instruction Set Expanding the 48 -Series Microcomputers $\circ$ Applications for the 48 -Series $\circ$ Development Support Analog I/O Components • Communications Components • Digital I/O Components • Memory Components Peripheral Control Components

National Semiconductor Corporation<br>2900 Semiconductor Drive<br>P.O. Box 58090<br>Santa Clara, CA 95052-8090<br>Tel: (408) 721-5000<br>TWX: (910) 339-9240

## SALES OFFICES (Continued)

## INTERNATIONAL OFFICES

Electronica NSC de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: (905) 524-9402
National Semicondutores

## Do Brasil Ltda.

Av. Brig. Faria Lima, 830 8 Andar
01452 Sao Paulo, SP, Brasil
Tel: (55/11) 212-5066
Telex: 391.1131931 NSBR BR
National Semiconductor GmbH
Industriestrasse 10
D-8080 Furstenteidbruck
West Germany
Tel: 49-08141-103-0
Telex: 527649
National Semiconductor (UK) Ltd.
301 Harpur Centre
Horne Lane
Bedford MK40 ITR
United Kingdom
Tel (02 34) 270027
Telex: 826209
National Semiconductor Benelux Vorstlaan 100
B-1170 Brussels
Belgium
Tel: (02) 6725360
Telex: 61007

National Semiconductor (UK) Ltd.

1. Bianco Lunos Alle

DK-1868 Fredriksberg C
Denmark
Tel: (01) 213211
Telex: 15179
National Semiconductor
Expansion 10000
28, rue de la Redoute
F-92260 Fontenay-aux-Roses
France
Tel: (01) 46608140
Telex: 250956
National Semiconductor S.p.A.
Strada 7. Palazzo R/3
20089 Rozzano
Milanotiori
Italy.
Tel: (02) 8242046/7/8/9
National Semiconductor AB
Box 2016
Stensatravagen 13
S-12702 Skarhoimen
Sweden
Tel: (08) 970190
Telex 10731
National Semiconductor
Calle Agustin de Foxa. 27
28036 Madrid
Spain
Tel: (01) 733.2958
Telex: 46133

## National Semiconductor

## Switzerland

Alte Winterthurerstrasse 53
Postfach 567
Ch-8304 Wallisellen-Zurich
Tel: (01) 830-2727
Telex: 59000
National Semiconductor
Kauppakartanonkatu 7
SF-00930 Helsinki
Finland
Tel: (0) 338033
Telex: 126116
National Semiconductor Japan
Ltd.
4.403 Ikebukuro, Toshima-ku

Tokyo 171. Japan
Tel: (03) 988-2131
Fax:011-81-3-988-1700
National Semiconductor
Hong Kong Ltd.
Southeast Asia Marketing
Austin Tower, 4th Floor 22-26A Austin Avenue
Tsimshatsui, Kowioon, H.K.
Tel 852 3-7243645
Cable: NSSEAMKTG
Telex: 52996 NSSEA HX

National Semiconductor
(Australia) PTY, Ltd.
Bldg. F. 4th.Floor,
MacQuarie Tech Centre
11.17 Khartoum Rd.

North Ryde, N.S.W. 2113
Sydney, Australia
Tel: 61-2-887-4455
Telex: AA27173
National Semiconductor (PTE),
Ltd.
200 Cantonment Road 13-01
Southpoint
Singapore 0208
Tel: 2252226
Telex: RS 33877
National Semiconductor (Far East)
Ltd.
Taiwan Branch
P.O. Box 68-332 Taipei

7th Floor, Nan Shan Life Bldg.
302 Min Chuan East Road,
Taipei, Taiwan R.O.C.
Tel: (86) 02-501-7227
Telex: 22837 NSTW
Cable: NSTW TAIPEI
National Semiconductor (Far East)
Ltd.
Korea Office
Room 612,
Korea Fed. of Small Bus. Bldg.
16-2, Yoido-Dong.
Youngdeungpo-Ku
Seoul, Korea
Tel: (02) 784-8051/3
Telex: K24942 NSRK


[^0]:    *Temperature ranges: " M " is $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ambient; " l " is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ or $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; " C " is $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

[^1]:    ${ }^{*} \mathrm{C}\left(\right.$ (Commercial) $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{I}$ (Industrial) $=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the LM 236 and $\mathrm{LM} 299, \mathrm{I}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for all others.
    $M($ Military $)=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^2]:    *Set current changes linearly with temperature at a rate of $0.33 \% /{ }^{\circ} \mathrm{C}$.

[^3]:    ${ }^{*} \mathrm{M}$ (Military) $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^4]:    *For more information on these circuits, refer to the Voltage Regulator section of the Databook.

[^5]:    Note 1: For operation in ambient temperature above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance junction to ambient, as follows: LM832N $-90^{\circ} \mathrm{c} / \mathrm{w}, \mathrm{LM} 832 \mathrm{M}-115^{\circ} \mathrm{c} / \mathrm{w}$.

    Note 2: To force the DNR system into maximum bandwidth, connect a $2 k$ resistor from pin 9 to GND. AC ground pin 9 or pin 6 to select minimum bandwidth. To change minimum and maximum bandwidth, see Application Hints.
    Note 3: The maximum noise reduction CCIR/ARM weighted is about 14 dB . This is accomplished by changing the bandwidth from maximum to minimum. In actual operation, minimum bandwidth is not selected, a nominal minimum bandwidth of about 2 kHz gives 10 dB of noise reduction. See Application Hints.

[^6]:    Low (0)<0.8V
    High (1) $>2.0 \mathrm{~V}$, up to $\mathrm{V}_{\text {SUPPLY }}$

[^7]:    Note: To change the gain of the presently selected band, it is not necessary to send DATA 1 (Band Selection) each time.

[^8]:    *Murata
    2200 Lake Park Drive
    Smyrna, GA 30080
    (404) 436-1300

[^9]:    *Toko America
    1250 Feehanville Drive
    Mount Prospect, IL 60056
    (312) 297-0070

[^10]:    All resistance values are in $\Omega$

[^11]:    Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.
    Note 2: Conversion gain shown is measured with $75 \Omega$ input RF meter which makes the AC RF output load $37.5 \Omega$.

[^12]:    *For more information on Power Amps, see the Amplifier section of the Linear Databook. For more High Power Amplifiers, refer to the Audio Amplifier section.

[^13]:    $\dagger$ Note: Echo returns are displayed by a neon lamp on a motor driven disc. Connections to the neon are made through brushes and slip rings. Rotating with and counterbalancing the neon lamp is a permanent magnet whose field induces a pulse in a stationary coil (L8) as it passes by. This pulse keys the LM1812's transmitter.
    *Available from Toko America, 1250 Feehanville Drive, Mount Prospect, Illinois 60056 Tel. (312) 297-0070
    ${ }^{* *}$ Available from Massa Products Corporation, 280 Lincoln Street, Hingham, Massachusetts 02043 Tel. (617) 749-4800

[^14]:    L1 $=$ CLN-2A900HM (Toko)
    L6 $=719 \mathrm{VXA}-\mathrm{A} 017 \mathrm{AO}$ (Toko)
    X = EFR-OTB4OK2 (Available from Panasonic Company, 1 Panasonic Way, Secaucus, NJ 07094, Tel. (201) 392-4511)

[^15]:    Deflection $=54\left(\mathrm{~V}_{\mathbb{N}^{-}} .7\right) \mathrm{R}_{2} / \mathrm{R}_{1} \quad$ (degrees)
    0 to $305^{\circ}$ deflection is obtained with .7 to 5 V input.
    *Full scale deflection is adjusted by trimming $\mathrm{R}_{2}$.

[^16]:    $\dagger$ Carrier-Current Transceivers are also called Power Line Carrier (PLC) transceivers.

[^17]:    *Unless otherwise noted, all pin references refer to LM1893, but hold true for equivalent LM2893 pin.

[^18]:    * Refer to RETSC555X drawing for specifications of military LMC555H version.

[^19]:    *The following diagram identifies these sections of the tape and Pin \#1 device orientation.

[^20]:    *Some older products are not completely compliant with MIL-STD-883 but are still required for use in military systems. These devices are screened to the same stringent requirements as 883 product but are marked "-MIL".

[^21]:    *Some older products are not completely compliant with MIL-STD-883 but are still required for use in military systems. These devices are screened to the same stringent requirements as 883 product but are marked "-MIL".

