## Interface Databook

Transmission Line Drivers and Receiters<br>Bus Transceivers Peripheral Power Drivers<br>Display Drivers<br>Memory Support<br>Microprocessor Support<br>Level Translators and Buffers<br>Frequency Synthesis<br>Hi-Rel Interface

## A Corporate Dedication to Quality and Reliability

National Semiconductor is an industry leader in the manufacture of high quality, high reliability integrated circuits. We have been the leading proponent of driving down IC defects and extending product lifetimes. From raw material through product design, manufacturing and shipping, our quality and reliability is second to none.
We are proud of our success . . . it sets a standard for others to achieve. Yet, our quest for perfection is ongoing so that you, our customer, can continue to rely on National Semiconductor Corporation to produce high quality products for your design systems.


Charles E. Sporck
President, Chief Executive Officer National Semiconductor Corporation

## Wir fühlen uns zu Qualität und Zuverlässigkeit verpflichtet

National Semiconductor Corporation ist führend bei der Herstellung von integrierten Schaltungen hoher Qualität und hoher Zuverlässigkeit. National Semiconductor war schon immer Vorreiter, wenn es galt, die Zahl von IC Ausfällen zu verringern und die Lebensdauern von Produkten zu verbessern. Vom Rohmaterial über Entwurf und Herstellung bis zur Auslieferung, die Qualität und die Zuverlässigkeit der Produkte von National Semiconductor sind unübertroffen.
Wir sind stolz auf unseren Erfolg, der Standards setzt, die für andere erstrebenswert sind. Auch ihre Ansprüche steigen ständig. Sie als unser Kunde können sich auch weiterhin auf National Semiconductor verlassen.

## La Qualité et La Fiabilité: <br> Une Vocation Commune Chez National Semiconductor Corporation

National Semiconductor Corporation est un des leaders industriels qui fabrique des circuits intégrés d'une très grande qualité et d'une fiabilité exceptionelle. National a été le premier à vouloir faire chuter le nombre de circuits intégrés défectueux et a augmenter la durée de vie des produits. Depuis les matières premières, en passant par la conception du produit sa fabrication et son expédition, partout la qualité et la fiabilité chez National sont sans équivalents.
Nous sommes fiers de notre succès et le standard ainsi défini devrait devenir l'objectif à atteindre par les autres sociétés. Et nous continuons à vouloir faire progresser notre recherche de la perfection; il en résulte que vous, quiêtes notre client, pouvez toujours faire confiance à National Semiconductor Corporation, en produisànt des systèmes d'une très grande qualité standard.

## Un Impegno Societario di Qualità e Affidabilità

National Semiconductor Corporation è un'industria al vertice nella costruzione di circuiti integrati di altà qualità ed affidabilità. National è stata il principale promotore per l'abbattimento della difettosità dei circuiti integrati e per l'allungamento della vita dei prodotti. Dal materiale grezzo attraverso tutte le fasi di progettazione, costruzione e spedizione, la qualità e affidabilità National non è seconda a nessuno.
Noi siamo orgogliosi del nostro successo che fissa per gli altri un traguardo da raggiungere. Il nostro desiderio di perfezione è d'altra parte illimitato e pertanto tu, nostro cliente, puoi continuare ad affidarti a National Semiconductor Corporation per la produzione dei tuoi sistemi con elevati livelli di qualità.


Charles E. Sporck
President, Chief Executive Officer National Semiconductor Corporation

## INTERFACE DATABOOK

Transmission Line Drivers/Receivers

## Bus Transceivers

Peripheral/Power Drivers

## Display Controllers/Drivers

Memory Support
Microprocessor Support
Level Translators/Buffers
Frequency Synthesis
Appendices/Physical Dimensions

## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| AbuseableтM | ELSTARTM | Naked-87M | SPIRETM |
| :---: | :---: | :---: | :---: |
| AnadigTM | E-Z-LINKTM | National ${ }^{(1)}$ | STARTM |
| ANS-R-TRANTM | GENIXTM | NAX 800 ${ }^{\text {m }}$ | Starlink ${ }^{\text {TM }}$ |
| APPSTM | GNXTM | Nitride PlustM | STARPLEXTM |
| Auto-Chem DeflasherTM | HEX 3000'm | Nitride Plus Oxide ${ }^{\text {TM }}$ | STARPLEX IITM |
| BI-FETTM | INFOCHEXTM | NMLTM | SuperChipTM |
| BI-FET IITM | Integral ISETM | NOBUSTM | SYS32TM |
| BI-LINETM | Intelisplay ${ }^{\text {TM }}$ | NSC8007m | TAPE-PAKTM |
| BIPLANTM | ISETM | NSX-16тм | TDSTM |
| BLCTM | ISE/06TM | NS-XC-16TM | TeleGateTM |
| BLXTM | ISE/08TM | NURAMTM | The National Anthem ${ }^{\text {® }}$ |
| Brite-LiteTM | ISE/16TM | OXISSTM | TimerChekTM |
| BTLTM | ISE32TM | Perfect Watch ${ }^{\text {TM }}$ | TLCTM |
| CIM ${ }^{\text {TM }}$ | LMCMOSTM | PharmanChekTM | TrapezoidalTM |
| CIMBUSTM | Macrobus ${ }^{\text {TM }}$ | PLANTM | TRI-CODETM |
| Clock $\sim$ Chek ${ }^{\text {TM }}$ | Macrocomponent ${ }^{\text {TM }}$ | Polycraft ${ }^{\text {TM }}$ | TRI-POLYTM |
|  | Meat $\sim$ Chek ${ }^{\text {TM }}$ | POSitalkerTM | TRI-SAFETM |
| COPSTM microcontrollers | Microbus ${ }^{\text {TM }}$ data bus | QUAD3000TM | TRI-STATE ${ }^{\text {® }}$ |
| DATACHECKER ${ }^{\text {® }}$ | (adjective) | RATTM | TURBOTRANSCEIVERTM |
| DENSPAKTM | MICRO-DACTM | RTX16TM | VR32TM |
| DIBTM | $\mu$ talkerTM | ScriptrChek ${ }^{\text {TM }}$ | XMOSTM |
| Digitalker ${ }^{(1)}$ | MicrotalkerTM | SCXTM | XPUTM |
| DISCERNTM | MICROWIRETM | Shelf-ChekTM | Z STARTM |
| DISTILLTM | MICROWIRE/PLUSTM | SERIES/800TM | 883B/RETSTM |
| DNRTM | MOLETM | Series 32000 ${ }^{\text {a }}$ | 883S/RETSTM |
| DPVM ${ }^{\text {™ }}$ | MST'M |  |  |

Unibus ${ }^{\top M}$ is a trademark of Digital Equipment Corporation

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 (408) 721-5000 TWX (910) 339-9240
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

## Introduction

Since its creation in 1973, National Semiconductor's Interface design and production teams have produced technically advanced products unparalleled in the semiconductor industry.
Growing from a line of early drivers and receivers, which pioneered the introduction of the TRI-STATE* function, National Semiconductor's Interface product line today is the most comprehensive avail-able-with over 200 devices in a variety of product categories.
Based on its advanced design and process capabilities, National's Interface product line includes:

- The industry's most advanced RS-232 drivers and receivers.
- The industry's most advanced RS-422 drivers, receivers, and transceivers
- The industry's most advanced RS-485 transceivers
- The industry's only offering of over 16 devices incorporating power up/down glitch-free protection
- The industry's first TrapezoidalTM bus transceiver
- The industry's first transceivers for the Future Bus standard
- The industry's first fault protected peripheral driver incorporating a major breakthrough in current sensing and shut down circuitry. In addition to the detailed Interface product datasheets included in this databook, complete product selection guides can be found at the beginning of each section for quick reference.
The Interface Appendix supplies helpful application notes, terms and definitions, cross references, design and process information and package information.
These Interface devices support and complement Nationals advanced VLSI APPSTM product families. These Advanced Peripheral Processing Solutions or APPS products are families of VLSI peripheral circuits designed to serve a variety of applications. The APPS products are especially well suited for microcomputer and microprocessor based systems such as graphic workstations, personal computers, and many others. National Semiconductor's APPS devices are fully described in a series of databooks and handbooks.
Among the APPS books are the following titles:


## MASS STORAGE MEMORY SUPPORT LOCAL AREA NETWORKS AND DATACOMMUNICATIONS GRAPHICS

All the APPS products currently provided by National Semiconductor and their appropriate APPS Databook title are listed in the Table of Contents of this Databook.
For more information on National Semiconductor's INTERFACE and APPS products contact your local National authorized sales representative or distributor.

## Table of Contents

Section 1 - Transmission Line Drivers/Receivers
DS1488 Quad Line Driver ..... 1-11
DS14C88/DS14C89A Quad Line Driver ..... 1-15
DS1489/DS1489A Quad Line Receiver ..... 1-21
DS26LS31M/DS26LS31C Quad Differential Line Driver ..... 1-25
DS26C31C Quad Differential Line Driver ..... 1-28
DS26LS32C/DS26LS32M/DS26LS32AC/DS26LS33C/ DS26LS33M/DS26LS33AC Quad Differential Line Receiver ..... 1-32
DS26C32C Quad Differential Line Receiver ..... 1-35
DS3486 Quad RS-422, RS-423 Line Receiver ..... 1-38
DS34C86 Quad RS-422, RS-423 Line Receiver ..... $1-42$
DS3587/DS3487 Quad TRI-STATE Line Driver ..... 1-45
DS34C87 Quad TRI-STATE Line Driver ..... 1-48
DS1603/DS3603/DS55107/DS75107/DS55108/DS75108/DS75208 Dual Line Receivers ..... 1-52
DS1650/DS1652/DS3650/DS3652 Quad Differential Line Driver/Receiver ..... 1-60
DS1691A/DS3691 RS-422, RS-423 Line Drivers ..... 1-68
DS1692/DS3692 TRI-STATE Differential Line Driver ..... 1-74
DS3695/DS3695T/DS3696/DS3696T/DS3697/DS3698 RS-485/RS-422 Differential TRI-STATE Bus/Line Transceiver ..... 1-79
DS55113/DS75113 Dual TRI-STATE Differential Line Driver ..... $1-85$
DS55114/DS75114 Dual Differential Line Driver ..... 1-92
DS55115/DS75115 Dual Differential Line Receiver ..... 1-97
DS55121/DS75121 Dual Line Driver ..... 1-102
DS75123 Dual Line Driver ..... 1-104
DS75124 Triple Line Receiver ..... 1-106
DS75125/DS75127 Seven-Channel Line Receiver. ..... 1-109
DS75128/DS75129 Eight-Channel Line Receiver ..... 1-113
DS75150 Dual Line Driver ..... 1-117
DS75154 Dual Line Receiver ..... 1-121
DS75176A/DS75176AT RS-485 Differential TRI-STATE Bus/Line Transceiver ..... 1-126
DS7820/DS8820 Dual Line Receiver ..... 1-131
DS7820A/DS8820A Dual Line Receiver ..... 1-135
DS78C20/DS88C20 Dual CMOS Compatible Differential Line Receiver ..... 1-140
DS7830/DS8830 Dual Differential Line Driver ..... 1-144
DS7831/DS8831/DS7832/DS8832 Dual TRI-STATE Line Driver ..... 1-148
DS78C120/DS88C120 Dual CMOS Compatible Line Receiver ..... 1-155
DS78LS120/DS88LS120 Dual Differential Line Receiver ..... 1-163
DS8921/DS8921A RS-422 Differential Line Driver and Receiver Pair ..... 1-170
DS8922/DS8922A/DS8923/DS8923A RS-422 TRI-STATE Dual Differential Line Driver and Receiver Pairs ..... 1-175
DS8924 Quad TRI-STATE Differential Line Driver ..... 1-181
AN-22 Integrated Circuits for Digital Data Transmission ..... 1-184
AN-108 Transmission Line Characteristics ..... 1-198
AN-214 Transmission Line Drivers and Receivers for EIA Standards RS-422 and RS-423 ..... 1-204
AN-216 Summary of Electrical Characteristics of Some Well Known Digital Interface Standards ..... 1-214
AN-409 Transceivers and Repeaters Meeting the EIA RS-485 Standard ..... 1-227
AN-438 Low Power RS-232C Driver and Receiver in CMOS ..... 1-234
AN-457 High Speed, Low Skew RS-422 Drivers and Receivers Solve Critical System Timing Problems ..... 1-238

## Table of Contents (coninuen)

Section 2 - Bus TransceiversDP8303A 8-Bit TRI-STATE Bidirectional Transceiver2-6
DP7304B/DP8304B 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-11
DP83BC04 8-Bit CMOS TRI-STATE Bidirectional Transceiver ..... 2-16
DP8307A 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-21
DP7308/DP8308 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-25
DP83BC08 8-Bit CMOS TRI-STATE Bidirectional Transceiver ..... 2-29
DS26S10C/DS26S10M/DS26S11C/DS26S11M Quad Bus Transceiver ..... 2-34
DS3662 Quad High Speed Trapezoidal Bus Transceiver ..... 2-39
AN-259 DS3662-The Bus Optimizer ..... 2-43
AN-337 Reducing Noise on Microcomputer Buses ..... 2-50
DS3666 IEEE-488 GPIB Transceiver ..... 2-57
DS3667 TRI-STATE Bidirectional Transceiver ..... 2-65
DS3862 Octal High Speed Trapezoidal Bus Transceiver ..... 2-70
DS3890 BTL Octal Trapezoidal Driver ..... $2-76$
DS3892 BTL Octal TRI-STATE Receiver ..... 2-76
DS3898 BTL Octal Trapezoidal Repeater ..... 2-76
DS3893 BTL High Speed Quad Transceiver ..... 2-82
DS3896/DS3897 BTL Octal Trapezoidal Transceiver ..... 2-87
AN-458 The Proposed IEEE 896 Futurebus-A Solution to the Bus Driving Problem ..... 2-94
DS75160A/DS75161A/DS75162A IEEE-488 GPIB Transceiver ..... 2-99
DS7640/DS8640 Quad NOR Unified Bus Receiver ..... 2-107
DS7641/DS8641 Quad Unified Bus Transceiver ..... 2-109
DS7833/DS8833/DS7835/DS8835 Quad TRI-STATE Bus Transceiver ..... 2-112
DS7834/DS8834/DS7839/DS8839 Quad TRI-STATE Bus Transceiver ..... 2-116
DS7836/DS8836 Quad NOR Unified Bus Transceiver ..... 2-120
DS7837/DS8837 Hex Unified Bus Receiver ..... 2-122
DS7838/DS8838 Quad Unified Bus Transceiver ..... 2-125
DS8T26A/DS8T26AM/DS8T28/DS8T28M Quad Bidirectional Bus Transceiver ..... 2-128
DS8940/DS8941 9-Bit TRI-STATE Bidirectional Register ..... 2-132
Section 3 - Peripheral/Power Drivers
DP7310/DP8310/DP7311/DP8311 Octal Latched Peripheral Drivers ..... 3-5
DS1631/DS3631/DS1632/DS3632/DS1633/DS3633/DS1634/DS3634 CMOS Dual Peripheral Drivers ..... 3-12
DS3654 Printer Solenoid Driver ..... 3-17
DS3656 Quad Peripheral Driver ..... 3-21
DS3658 Quad High Current Peripheral Driver ..... 3-23
DS3668 Quad High Current Peripheral Driver ..... 3-26
DS3669 Quad High Current Peripheral Driver ..... 3-29
DS3680 Quad Negative Voltage Relay Driver ..... 3-32
DS3686 Dual Positive Voltage Relay Driver ..... 3-35
DS1687/DS3687 Dual Negative Voltage Relay Driver ..... 3-38
DS55451/DS55452/DS55453/DS55454/DS75450/DS75451/DS75452/DS75453/ DS75454 Series Dual Peripheral Drivers ..... 3-41
DS55461/DS55462/DS55463/DS55464/DS75461/DS75462/DS75463/DS75464
Series Dual Peripheral Drivers ..... 3-57
AN-213 Safe Operating Areas for Peripheral Drivers ..... 3-65

## Table of Contents (coninued)

Section 4 - Display Controllers/Drivers DP8350 Series CRT Controllers ..... 4-8
AN-199 A Low Component Count Video Data Terminal Using the DP8350 CRT Controller and the 8080 CPU ..... 4-33
AN-212 Graphics Using the DP8350 Series of CRT Controllers ..... 4-52
AN-243 Graphics/Alphanumerics Systems Using the DP8350 ..... 4-57
AN-270 Software Design for a 38.4 kbaud Data Terminal ..... 4-82
DS75491/DS75492 Quad Segment Driver/Hex Digit Driver ..... 4-110
DS55494/DS75494 Saturating Hex Digit Driver ..... 4-113
DS8654 8-Output Display Driver ..... 4-115
DS8669 2-Digit BCD to 7-Segment Decoder/Driver ..... 4-119
DS8859A Serial Input Hex Latch LED Driver (High Level) ..... 4-122
DS8863/DS8963 MOS, LED 8-Digit Driver ..... 4-125
DS8867 8-Segment LED Constant Current Driver ..... 4-128
DS8870 Hex LED Digit Driver ..... 4-130
DS8874 9-Digit Shift Input LED Driver ..... 4-132
DS7880/DS8880 7-Segment Decoder/Driver ..... 4-134
DS8881 16-Digit Vacuum Fluorescent Grid Driver ..... 4-138
DS8884A 7-Segment Decoder/Driver ..... 4-142
DS7889/DS8889/DS7897A/DS8897A 8-Segment High Voltage Anode Cathode Driver ..... 4-145
DS8973 9-Digit LED Driver, $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ ..... 4-149
AN-84 Driving 7-Segment Gas Discharge Display Tubes with National Semiconductor Drivers ..... 4-151
Section 5 - Memory Support
DP84240/DP84244 Octal TRI-STATE MOS Driver ..... 5-4
DS0025C Two Phase MOS Clock Driver ..... 5-9
DS0026/DS0026C/DS0056/DS0056C 5 MHz Two Phase MOS Clock Driver ..... 5-13
DS3245 Quad MOS Clock Driver ..... 5-21
DS1628/DS3628 Octal TRI-STATE MOS Driver ..... 5-24
DS1645/DS3645/DS1675/DS3675 Hex TRI-STATE TTL to MOS Latches/Drivers ..... 5-27
DS3647A Quad TRI-STATE MOS Memory I/O Register ..... 5-32
DS1648/DS3648/DS1678/DS3678 TRI-STATE TTL to MOS Multiplexers Drivers ..... 5-38
DS1649/DS3649/DS1679/DS3679 Hex TRI-STATE TTL to MOS Drivers ..... 5-43
DS1651/DS3651 Quad High Speed MOS Sense Amplifiers ..... 5-47
DS1674/DS3674 Quad TTL to MOS Clock Driver ..... 5-53
DS16149/DS36149/DS16179/DS36179 Hex MOS Drivers ..... 5-58
DS75361 Dual TTL to MOS Driver ..... 5-62
DS75365 Quad TTL to MOS Driver ..... 5-67
AN-76 Applying Modern Clock Drivers to MOS Memories ..... 5-72
Section 6 - Microprocessor Support
DP8212/DP8212M 8-Bit Input/Output Port ..... 6-5
DP8216/DP8216M/DP8226/DP8226M 4-Bit Bidirectional Bus Transceiver ..... 6-13
DP8224 Clock Generator and Driver ..... 6-18
DP8228/DP8238M/DP8238/DP8228M System Controller and Bus Driver ..... 6-24

## Table of Contents (Contiuves)

Section 7 - Level Translators/Buffers
DP8480 10k ECL to TTL Level Translator with Latch ..... 7-5
DP8481 TTL to 10k ECL Level Translator with Latch ..... 7-8
DP8482 100k ECL to TTL Level Translator with Latch ..... 7-11
DP8483 TTL to 100k Level Translator with Latch ..... 7-14
DS1630/DS3630 Hex CMOS Compatible Buffer ..... 7-17
DS7800/DS8800 Dual Voltage Level Translator ..... 7-21
DS78L12/DS88L12 Hex TTL-to-MOS Inverter/Interface Gate ..... 7-24
Section 8 - Frequency Synthesis DS8614/DS8615/DS8616/DS8617 130/225 MHz Low Power Dual Modulus
Prescalers ..... 8-6
DS8621 275 MHz/1.2 GHz VHF/UHF Prescaler ..... 8-10
DS8622 $500 \mathrm{MHz} / 1.2$ GHz Dual Modules VHF/UHF Prescaler ..... 8-13
DS8627/DS8628 130/225 MHz Low Power Prescalers ..... 8-17
DS8629 120 MHz Divide-by-100 Prescaler ..... 8-20
DS8906 AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 8-23
DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 8-30
DS8908 AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 8-36
DS8911/DS8912 AM/FM/TV Sound Up Conversion Frequency Synthesizer ..... 8-44
AN-335 Digital PLL Synthesis ..... 8-53
Section 9 - Appendices/Physical Dimensions
Application Note Index ..... 9-3
Technical Terms and Definitions ..... 9-4
Interface Product Cross Reference Guide ..... 9-6
Industry Package Cross Reference Guide ..... 9-14
Military/Aerospace Programs from National Semiconductor ..... 9-16
National's A+ Program ..... 9-20
Data Bookshelf ..... 9-22
AN-336 Understanding Integrated Circuit Package Power Capabilities ..... 9-24
AN-450 Small Outline (S.O.) Package Surface Mounting Methods-Parameters and Their Effect on Product Reliability ..... 9-29
Physical Dimensions ..... 9-38
Sales and Distribution Offices

## Alpha-Numeric Index

AB-1 DP8408A/9A Application Hints Memory Support
AB-9 DP8408A/9A Fastest DRAM Access Mode ..... Memory Support
AN-22 Integrated Circuits for Digital Data Transmission ..... 1-184
AN-76 Applying Modern Clock Drivers to MOS Memories ..... 5-72
AN-84 Driving 7-Segment Gas Discharge Display Tubes with National Semiconductor Drivers ..... 4-151
AN-108 Transmission Line Characteristics ..... 1-198
AN-199 A Low Component Count Video Data Terminal Using the DP8350 CRT Controller and the 8080 CPU ..... 4-33
AN-212 Graphics Using the DP8350 Series of CRT Controllers ..... 4-52
AN-213 Safe Operating Areas for Peripheral Drivers ..... 3-65
AN-214 Transmission Line Drivers and Receivers for EIA Standards RS-422 and RS-423 ..... 1-204
AN-216 Summary of Electrical Characteristics of Some Well Known Digital Interface Standards ..... 1-214
AN-243 Graphics/Alphanumerics Systems Using the DP8350 ..... 4-57
AN-259 DS3662-The Bus Optimizer ..... 2-43
AN-270 Software Design for a 38.4 kbaud Data Terminal ..... 4-82
AN-302 The DP8400 Family of Memory Interface Circuits Memory Support
AN-305 Precautions to Take When Driving Memories Memory Support
AN-306 Expanding the Versatility of the DP8400 Memory Support
AN-308 DP 8400s in 64-Bit Expansion Memory Support
AN-309 Memory Supporting the DP8408A/09A to Various Microprocessors Memory Support
AN-335 Digital PLL Synthesis ..... 8-53
AN-336 Understanding Integrated Circuit Package Power Capabilities ..... 9-24
AN-337 Reducing Noise on Microcomputer Buses ..... 2-50
AN-387 DP8400/8419 Error Correcting Dynamic RAM Memory System for
the Series 32000 Memory Support
AN-409 Transceivers and Repeaters Meeting the EIA RS-485 Standard ..... 1-227
AN-411 Determining the Speed of the Dynamic RAM Needed for No-Waitstate CPU Operation When Using the DP8418, 8419, 8428, 8429 Memory Support
AN-413 Disk Interface Design Guide and User Manual ..... Mass Storage
AN-414 Precautions for Disk Data Separator (PLL) Designs-How to Avoid
Typical Problems ..... Mass Storage
AN-415 Designing with the DP8461 ..... Mass Storage
AN-416 Designing with the DP8465 ..... Mass Storage
AN-436 Dual Porting Using DP84XX Family DRAM Controller/Drivers ..... Memory Support
AN-438 Low Power RS-232C Driver and Receiver in CMOS ..... 1-234
AN-450 Small Outline (S.O.) Package Surface Mounting Methods-Parameters and Their Effect on Product Reliability ..... 9-29
AN-457 High Speed, Low Skew RS-422 Drivers and Receivers Solve Critical System Timing Problems ..... 1-238
AN-458 The Proposed IEEE 896 Futurebus-A Solution to the Bus Driving Problem ..... 2-94
DP7304B 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-11
DP7308 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-25
DP7310 Octal Latched Peripheral Drivers ..... 3-5
DP7311 Octal Latched Peripheral Drivers ..... 3-5
DP8212 8-Bit Input/Output Port ..... 6-5
DP8212M 8-Bit Input/Output Port ..... 6-5
DP8216 4-Bit Bidirectional Bus Transceiver ..... 6-13
DP8216M 4-Bit Bidirectional Bus Transceiver ..... 6-13
DP8224 Clock Generator and Driver ..... 6-18
DP8226 4-Bit Bidirectional Bus Transceiver ..... 6-13
DP8226M 4-Bit Bidirectional Bus Transceiver ..... 6-13
DP8228 System Controller and Bus Driver ..... 6-24
DP8228M System Controller and Bus Driver ..... 6-24

## Alpha-Numeric Index Corminose

DP8238 System Controller and Bus Driver ..... 6-24
DP8238M System Controller and Bus Driver ..... 6-24
DP8303A 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-6
DP8304B 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-11
DP83BC04 Bipolar CMOS Octal Low Power Bus Transceiver ..... 2-16
DP83BC08 Bipolar CMOS Octal Low Power Bus Transceiver ..... 2-29
DP8307A 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-21
DP8308 8-Bit TRI-STATE Bidirectional Transceiver ..... 2-25
DP8310 Octal Latched Peripheral Drivers ..... 3-5
DP8311 Octal Latched Peripheral Drivers ..... 3-5
DP8340 (IBM 3270) Serial Bi-Phase Transmitter/Encoder ..... LAN/Datacom
DP8341 (IBM 3270) Serial Bi-Phase Receiver/Decoder ..... LAN/Datacom
DP8342 High-Speed Serial Transmitter/Encoder ..... LAN/Datacom
DP8343 High-Speed Serial Receiver/Decoder LAN/Datacom
DP8344 Bi-Phase Communications Processor LAN/Datacom
DP8350 Series CRT Controller ..... 4-8
DP8390 IEEE 802.3 (Ethernet/Cheapernet) Network Interface Controller LAN/Datacom
DP8391 IEEE 802.3 (Ethernet/Cheapernet) Serial Network Interface LAN/Datacom
DP8392 IEEE 802.3 (Ethernet/Cheapernet) Coax Transceiver Interface LAN/Datacom
DP8400-2 E2C2 Expandable Error Checker/Corrector Memory Support
DP8402A 32-Bit Parallel Error Detector and Corrector (EDAC) Memory Support
DP8403 32-Bit Parallel Error Detector and Corrector (EDAC) Memory Support
DP8404 32-Bit Parallel Error Detector and Corrector (EDAC) Memory Support
DP8405 32-Bit Parallel Error Detector and Corrector (EDAC) ..... Memory Support
DP8408A 16k/64k Dynamic RAM Controller/Driver ..... Memory Support
DP8408A-2 16k/64k Dynamic RAM Controller/Driver ..... Memory Support
DP8409A 64k/256k Multi-Mode Dynamic RAM Controller/Driver ..... Memory Support
DP8409A-2 64k/256k Multi-Mode Dynamic RAM Controller/Driver ..... Memory Support
DP8417-70 64k/256k High Speed Dynamic RAM Controller/Driver (TRI-STATE) ..... Memory Support
DP8417-80 64k/256k High Speed Dynamic RAM Controller/Driver (TRI-STATE) Memory SupportDP8418 64k/256k High Speed Dynamic RAM Controller/Driver (32-Bit Systems) . . . . . . . Memory SupportDP8418-70 64k/256k High Speed Dynamic RAM Controller/Driver (32-Bit Systems) . . . . Memory SupportDP8418-80 64k/256k High Speed Dynamic RAM Controller/Driver (32-Bit Systems) . . . . Memory SupportDP8419-70 64k/256k High Speed Dynamic RAM Controller/Driver (16-Bit Systems) . . . . Memory SupportDP8419-80 64k/256k High Speed Dynamic RAM Controller/Driver (16-Bit Systems) . . . . Memory SupportDP8419X-70 256k to 1 Megabit Dynamic RAM Controller/Driver Bridge . . . . . . . . . . . . . . . . Memory SupportDP8419X-80 256k to 1 Megabit Dynamic RAM Controller/Driver Bridge . . . . . . . . . . . . . . . . Memory Support
DP8420 1 Megabit Programmable Dynamic RAM Controller/Driver ..... Memory Support
DP8422 1 Megabit Programmable Dynamic RAM Controller/Driver ..... Memory Support
DP8428-70 1 Megabit High Speed Dynamic RAM Controller/Driver (32-Bit Systems) ..... Memory Support
DP8428-80 1 Megabit High Speed Dynamic RAM Controller/Driver (32-Bit Systems) ..... Memory Support
DP8429-70 1 Megabit High Speed Dynamic RAM Controller/Driver (16-Bit Systems) Memory Support
DP8429-80 1 Megabit High Speed Dynamic RAM Controller/Driver (16-Bit Systems) Memory Support
DP8451-3 Winchester Hard Disk Data Synchronizer (10 MBit/Sec) ..... Mass Storage
DP8451-4 Winchester Hard Disk Data Synchronizer ( $5 \mathrm{MBit} / \mathrm{Sec}$ ) ..... Mass Storage
DP8455-3 Winchester Hard Disk Data Synchronizer ( $10 \mathrm{MBit} / \mathrm{Sec}$ ) ..... Mass Storage
DP8455-4 Winchester Hard Disk Data Synchronizer (5 MBit/Sec) ..... Mass Storage
DP8460 Winchester Hard Disk Data Separator ..... Mass Storage
DP8461-3 Winchester Hard Disk Data Separator (10 MBit/Sec) ..... Mass Storage
DP8461-4 Winchester Hard Disk Data Separator ( $5 \mathrm{MBit} / \mathrm{Sec}$ ) ..... Mass Storage
DP8462-3 Winchester Hard Disk Data Synchronizer for 2, 7 Codes (10 MBit/Sec) ..... Mass Storage
DP8462-4 Winchester Hard Disk Data Synchronizer for 2, 7 Codes (5 MBit/Sec)
DP8462-4 Winchester Hard Disk Data Synchronizer for 2, 7 Codes (5 MBit/Sec) ..... Mass Storage ..... Mass Storage
Alpha-Numeric Index ${ }_{\text {(coninues) }}$
DP8463B Winchester Hard Disk 2, 7 Code to NRZ Encoder/Decoder ..... Mass Storage
DP8464B-2 Winchester Hard Disk Pulse Detector .Mass Storage
DP8464B-3 Winchester Hard Disk Pulse Detector ..... Mass Storage
DP8465-3 Winchester Hard Disk Data Separator ( $10 \mathrm{MBit} / \mathrm{Sec}$ ) ..... Mass Storage
DP8465-4 Winchester Hard Disk Data Separator (5 MBit/Sec) ..... Mass Storage
DP8466 Disk Data Controller ..... Mass Storage
DP8466-12 Disk Data Controller (12 MBit/Sec Data) ..... Mass Storage
DP8466-20 Disk Data Controller (20 MBit/Sec Data) ..... Mass Storage
DP8466-25 Disk Data Controller ( 25 MBit/Sec Data) ..... Mass Storage
DP8470 Floppy Disk Data Separator and Write Precompensation ..... Mass Storage
DP8472 Floppy Disk Controller Plus ..... Mass Storage
DP8474 Floppy Disk Controller Plus ..... Mass Storage
DP8480 10k ECL to TTL Level Translator with Latch ..... 7-5
DP8481 TTL to 10k ECL Level Translator with Latch ..... 7-8
DP8482 100k ECL to TTL Level Translator with Latch ..... 7-11
DP8483 TTL to 100k ECL Level Translator with Latch ..... 7-14
DP8500 Raster Graphics Processor ..... Graphics
DP8506 Video Plane Controller ..... Graphics
DP8510 BITBLT Processing Unit ..... Graphics
DP8512 Video Clock Generator ..... Graphics
DP8515 Video Shift Register ..... Graphics
DP8516 Video Shift Register ..... Graphics
DP8520 Video DRAM Controller ..... Graphics
DP84240 Octal TRI-STATE MOS Driver ..... 5-4
DP84244 Octal TRI-STATE MOS Driver ..... 5-4
DP84300 Dynamic Ram Controller Programmable Refresh Timer Memory Support
DP84322 Dynamic RAM Controller Interface Circuit for 68000/008/010 CPU(s) ..... Memory Support
DP84412 Dynamic RAM Controller Interface Circuit for 32008/016/032 CPU(s) ..... Memory Support
DP84422 Dynamic RAM Controller Interface Circuit for 68000/008/010 CPU(s) Memory Support
DP84432 Dynamic RAM Controlier Interface Circuit for 8086/88/186/188 CPU(s) ..... Memory Support
DP84512 Dynamic RAM Controller Interface Circuit for 32332 CPU ..... Memory Support
DP84522 Dynamic RAM Controller Interface Circuit for 68020 CPU ..... Memory Support
DP84532 Dynamic RAM Controller Interface Circuit for 80286 CPU Memory Support
DSO025C Two Phase MOS Clock Driver ..... 5-9
DS0026 5 MHz Two Phase MOS Clock Driver ..... 5-13
DS0026C 5 MHz Two Phase MOS Clock Driver ..... 5-13
DS0056 5 MHz Two Phase MOS Clock Driver ..... 5-13
DS0056C 5 MHz Two Phase MOS Clock Driver ..... 5-13
DS1488 Quad Line Driver ..... 1-11
DS14C88 CMOS Quad RS232C Driver ..... 1-15
DS1489 Quad Line Receiver ..... 1-21
DS1489A Quad Line Receiver ..... 1-21
DS14C89A CMOS Quad RS232C Receiver ..... 1-15
DS1603 Dual Line Receiver ..... 1-52
DS1628 Octal TRI-STATE MOS Driver ..... 5-24
DS1630 Hex CMOS Compatible Buffer ..... 7-17
DS1631 CMOS Dual Peripheral Driver ..... 3-12
DS1632 Dual Peripheral Driver ..... 3-12
DS1633 Dual Peripheral Driver ..... 3-12
DS1634 Dual Peripheral Driver ..... 3-12
DS1645 Hex TRI-STATE MOS Latch/Driver ..... 5-27
Alpha-Numeric Index (coninuoud)
DS1648 TRI-STATE TTL-to-MOS Multiplexer/Driver ..... 5-38
DS1649 Hex TRI-STATE TTL-to-MOS Driver ..... 5-43
DS1650 Quad Differential Liner Receiver ..... 1-60
DS1651 Quad High Speed MOS Sense Amplifier ..... 5-47
DS1652 Quad Differential Line Receiver ..... 1-60
DS1674 Quad TTL-to-MOS Clock Driver ..... 5-53
DS1675 Hex TRI-STATE MOS Latch/Driver ..... 5-27
DS1678 TRI-STATE TTL-to-MOS Multiplexer/Driver ..... 5-38
DS1679 Hex TRI-STATE TTL-to-MOS Driver ..... 5-43
DS1687 Negative Voltage Relay Driver ..... 3-38
DS1691A (RS-422/RS-423) Line Driver with TRI-STATE ..... 1-68
DS1692 TRI-STATE Differential Line Driver ..... 1-74
DS16149 Hex MOS Driver. ..... 5-58
DS16179 Hex MOS Driver. ..... 5-58
DS26C31C CMOS Quad RS422 Differential Driver ..... 1-28
DS26C32C CMOS Quad RS422 Differential Receiver ..... 1-35
DS26LS31C Quad High Speed Differential Line Driver ..... 1-25
DS26LS31M Quad High Speed Differential Line Driver ..... 1-25
DS26LS32C Quad Differential Line Receiver ..... 1-32
DS26LS32AC Quad Differential Line Receiver ..... 1-32
DS26LS32M Quad Differential Line Receiver ..... 1-32
DS26LS33C Quad Differential Line Receiver ..... 1-32
DS26LS33AC Quad Differential Line Receiver ..... 1-32
DS26LS33M Quad Differential Line Receiver ..... 1-32
DS26S10C Quad Bus Transceiver ..... 2-34
DS26S10M Quad Bus Transceiver ..... 2-34
DS26S11C Quad Bus Transceiver ..... 2-34
DS26S11M Quad Bus Transceiver ..... 2-34
DS3245 Quad MOS Clock Driver ..... 5-21
DS34C86 CMOS Quad RS422 Differential Receiver ..... 1-42
DS34C87 CMOS Quad RS422 Differential Driver ..... 1-48
DS3486 Quad RS422, RS423 Line Receiver ..... 1-38
DS3487 Quad TRI-STATE Line Driver ..... 1-45
DS3587 Quad TRI-STATE Line Driver ..... 1-45
DS3603 Dual Line Receiver ..... 1-52
DS3628 Octal TRI-STATE MOS Driver ..... 5-24
DS3630 Hex CMOS Compatible Buffer ..... 7-17
DS3631 CMOS Dual Peripheral Driver ..... 3-12
DS3632 CMOS Dual Peripheral Driver ..... 3-12
DS3633 CMOS Dual Peripheral Driver ..... 3-12
DS3634 CMOS Dual Peripheral Driver ..... 3-12
DS3645 Hex TRI-STATE MOS Latch/Driver ..... 5-27
DS3647A Quad TRI-STATE MOS Memory I/O Register ..... 5-32
DS3648 TRI-STATE TTL-to-MOS Multiplexer/Driver ..... 5-38
DS3649 Hex TRI-STATE TTL-to-MOS Driver ..... 5-43
DS3650 Quad Differential Line Receiver ..... 1-60
DS3651 Quad High Speed MOS Sense Amplifier ..... 5-47
DS3652 Quad Differential Line Receiver ..... 1-60
DS3654 Printer Solenoid Driver ..... 3-17
DS3656 Quad Peripheral Driver ..... 3-21
DS3658 Quad High Current Peripheral Driver ..... 3-23

## Alpha-Numeric Index (cormanoes

DS3662 Quad High Speed Trapezoidal Bus Transceiver ..... 2-39
DS3666 IEEE-488 GPIB Transceiver ..... 2-57
DS3667 TRI-STATE Bidirectional Transceiver ..... 2-65
DS3668 Quad High Current Peripheral Driver ..... 3-26
DS3669 Quad High Current Peripheral Driver ..... 3-29
DS3674 Quad TTL-to-MOS Clock Driver ..... 5-53
DS3675 Hex TRI-STATE MOS Latch/Driver ..... 5-27
DS3678 TRI-STATE TTL-to-MOS Multiplexer/Driver ..... 5-38
DS3679 Hex TRI-STATE TTL-to-MOS Driver ..... 5-43
DS3680 Quad Negative Voltage Relay Driver ..... 3-32
DS3686 Dual Positive Voltage Relay Driver ..... 3-35
DS3687 Negative Voltage Relay Driver ..... 3-38
DS3691 (RS-422/RS-423) Line Driver with TRI-STATE ..... 1-68
DS3692 TRI-STATE Differential Line Driver ..... 1-74
DS3695 Differential TRI-STATE Bus/Line Transceiver ..... 1-79
DS3695T Differential TRI-STATE Bus/Line Transceiver ..... 1-79
DS3696 Differential TRI-STATE Bus/Line Transceiver ..... 1-79
DS3696T Differential TRI-STATE Bus/Line Transceiver ..... 1-79
DS3697 Differential TRI-STATE Bus/Line Transceiver/Repeater ..... 1-79
DS3698 Differential TRI-STATE Bus/Line Transceiver/Repeater ..... 1-79
DS3862 Octal Trapezoidal Bus Transceiver ..... 2-70
DS3890 Octal Futurebus Driver ..... 2-76
DS3892 Octal Futurebus Receiver ..... 2-76
DS3893 Quad Futurebus Turbo Transceiver ..... 2-82
DS3896 Octal Futurebus Transceiver ..... 2-87
DS3897 Quad Futurebus Transceiver ..... 2-87
DS3898 Octal Futurebus Repeater ..... 2-76
DS36149 Hex MOS Driver ..... 5-58
DS36179 Hex MOS Driver ..... 5-58
DS7640 Quad NOR Unified Bus Receiver ..... 2-107
DS7641 Quad Unified Bus Transceiver ..... 2-109
DS7800 Dual Voltage Level Translator ..... 7-21
DS7820 Dual Line Receiver ..... 1-131
DS7820A Dual Line Receiver ..... 1-135
DS7830 Dual Differential Line Driver ..... 1-144
DS7831 Dual TRI-STATE Line Driver ..... 1-148
DS7832 Dual TRI-STATE Line Driver ..... 1-148
DS7833 Quad TRI-STATE Bus Transceiver ..... 2-112
DS7834 Quad TRI-STATE Bus Transceiver ..... 2-116
DS7835 Quad TRI-STATE Bus Transceiver ..... 2-112
DS7836 Quad NOR Unified Bus Receiver ..... 2-120
DS7837 Hex Unified Bus Receiver ..... 2-122
DS7838 Quad Unified Bus Receiver ..... 2-125
DS7839 Quad TRI-STATE Bus Transceiver ..... 2-116
DS7880 High Voltage 7-Segment Decoder/Driver ..... 4-134
DS7889 8-Segment High Voltage Cathode Driver (Active-High Inputs) ..... 4-145
DS7897A 8-Digit High Voltage Anode Driver (Active-Low Inputs) ..... 4-145
DS78C20 Dual CMOS Compatible Differential Line Receiver ..... 1-140
DS78C120 Dual CMOS Compatible Differential Line Receiver ..... 1-155
DS78L12 Hex TTL-MOS Inverter/Interface Gate ..... 7-24
DS78LS120 Dual Differential Line Receiver (Noise Filtering and Fail-Safe ..... 1-163

## Alpha-Numeric Index Cominues

DS8614 130/225 MHz Low Power Dual Modulus Prescaler ..... 8-6
DS8615 130/225 MHz Low Power Dual Modulus Prescaler ..... 8-6
DS8616 130/225 MHz Low Power Dual Modulus Prescaler ..... 8-6
DS8617 130/225 MHz Low Power Dual Modulus Prescaler ..... 8-6
DS8621 $275 \mathrm{MHz} / 1.2 \mathrm{GHz}$ VHF/UHF Prescaler ..... 8-10
DS8622 $500 \mathrm{MHz} / 1.2 \mathrm{GHz}$ Dual Modulus VHF/UHF Prescaler ..... 8-13
DS8627 130/225 MHz Low Power Prescaler ..... 8-17
DS8628 130/225 MHz Low Power Prescaler ..... 8-17
DS8629 120 MHz Divide-by-100 Prescaler ..... 8-20
DS8640 Quad NOR Unified Bus Receiver ..... 2-107
DS8641 Quad Unified Bus Transceiver ..... 2-109
DS8654 8-Output Display Driver (LED, VF, Thermal Printer) ..... 4-115
DS8669 2-Digit BCD to 7-Segment Decoder/Driver ..... 4-119
DS8800 Dual Voltage Level Translator ..... 7-21
DS8820 Dual Line Receiver ..... 1-131
DS8820A Dual Line Receiver ..... 1-135
DS8830 Dual Differential Line Driver ..... 1-144
DS8831 Dual TRI-STATE Line Driver ..... 1-148
DS8832 Dual TRI-STATE Line Driver ..... 1-148
DS8833 Quad TRI-STATE Bus Transceiver ..... 2-112
DS8834 Quad TRI-STATE Bus Transceiver ..... 2-116
DS8835 Quad TRI-STATE Bus Transceiver ..... 2-112
DS8836 Quad NOR Unified Bus Receiver ..... 2-120
DS8837 Hex Unified Bus Receiver ..... 2-122
DS8838 Quad Unified Bus Transceiver ..... 2-125
DS8839 Quad TRI-STATE Bus Transceiver ..... 2-116
DS8859A Open Collector Hex Latch LED Driver ..... 4-122
DS8863 MOS-to-LED 8-Digit Driver ..... 4-125
DS8867 8-Segment Constant Current Driver ..... 4-128
DS8870 Hex LED Digit Driver ..... $.4-130$
DS8874 9-Digit Shift Input LED Driver ..... $.4-132$
DS8880 High Voltage 7-Segment Decoder/Driver ..... 4-134
DS8881 Vacuum Fluorescent Display Driver ..... $.4-138$
DS8884A High Voltage Cathode Decoder/Driver ..... 4-142
DS8889 8-Segment High Voltage Cathode Driver (Active-High Inputs) ..... 4-145
DS8897A 8-Digit High Voltage Anode Driver (Active-Low Inputs) ..... 4-145
DS88C20 Dual CMOS Compatible Differential Line Receiver ..... 1-140
DS88C120 Dual CMOS Compatible Differential Line Receiver ..... 1-155
DS88L12 Hex TTL-MOS Inverter/Interface Gate ..... 7-24
DS88LS120 Dual Differential Line Receiver (Noise Filtering and Fail-Safe) ..... 1-163
DS8906 AM/FM Digitial Phase-Locked Loop Frequency Synthesizer ..... 8-23
DS8907 AM/FM Digitial Phase-Locked Loop Frequency Synthesizer ..... 8-30
DS8908 AM/FM Digitial Phase-Locked Loop Frequency Synthesizer ..... 8-36
DS8911 AM/FM/TV Digital Phase Locked Loop Frequency Synthesizer ..... 8-44
DS8912 AM/FM/TV Sound Up Conversion Frequency Synthesizer ..... 8-44
DS8921 RS-422 Differential Line Driver and Receiver Pair ..... 1-170
DS8921A RS-422 Differential Line Driver and Receiver Pair ..... 1-170
DS8922 TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pair ..... 1-175
DS8922A TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pair ..... 1-175
DS8923 TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pair ..... 1-175
DS8923A TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pair ..... 1-175
Alpha-Numeric Index ${ }_{\text {(Coninuead }}$
DS8924 Quad TRI-STATE Differential Line Driver ..... 1-181
DS8940 High Speed 9-Bit Bidirectional Register ..... 2-132
DS8941 High Speed 9-Bit Bidirectional Register ..... 2-132
DS8963 MOS-to-LED 8-Digit Driver ..... 4-125
DS8973 9-Digit LED Driver ..... 4-149
DS8T26A 4-Bit Bidirectional Bus Transceiver ..... 2-128
DS8T26AM 4-Bit Bidirectional Bus Transceiver ..... 2-128
DS8T28 4-Bit Bidirectional Bus Transceiver ..... 2-128
DS8T28M 4-Bit Bidirectional Bus Transceiver ..... 2-128
DS55107 Dual Line Receiver ..... 1-52
DS55108 Dual Line Receiver ..... 1-52
DS55113 Dual TRI-STATE Differential Line Driver ..... 1-85
DS55114 Dual Differential Line Driver ..... 1-92
DS55115 Dual Differential Line Receiver ..... 1-97
DS55121 Dual Line Driver ..... 1-102
DS55451 Dual Peripheral Driver ..... 3-41
DS55452 Dual Peripheral Driver ..... 3-41
DS55453 Dual Peripheral Driver ..... 3-41
DS55454 Dual Peripheral Driver ..... 3-41
DS55461 Dual Peripheral Driver ..... 3-57
DS55462 Dual Peripheral Driver ..... 3-57
DS55463 Dual Peripheral Driver ..... 3-57
DS55464 Dual Peripheral Driver ..... 3-57
DS55494 Hex Digit Driver ..... 4-113
DS75107 Dual Line Receiver ..... 1-52
DS75108 Dual Line Receiver ..... 1-52
DS75113 Dual TRI-STATE Differential Line Driver ..... 1-85
DS75114 Dual Differential Line Driver ..... 1-92
DS75115 Dual Differential Line Receiver ..... 1-97
DS75121 Dual Line Driver ..... 1-102
DS75123 Dual Line Driver ..... 1-104
DS75124 Triple Line Receiver ..... 1-106
DS75125 Seven-Channel Line Receiver ..... 1-109
DS75127 Seven-Channel Line Receiver ..... 1-109
DS75128 Eight-Channel Line Receiver ..... 1-113
DS75129 Eight-Channel Line Receiver ..... 1-113
DS75150 Dual Line Driver ..... 1-117
DS75154 Quad Line Receiver ..... 1-121
DS75160A IEEE-488 GPIB Transceiver ..... 2-99
DS75161A IEEE-488 GPIB Transceiver ..... 2-99
DS75162A IEEE-488 GPIB Transceiver ..... 2-99
DS75176A RS485 Differential Transceiver ..... 1-126
DS75176AT RS485 Differential Transceiver ..... 1-126
DS75208 Dual Line Receiver ..... 1-52
DS75361 Dual TTL-to-MOS Driver ..... 5-62
DS75365 Quad TTL-to-MOS Driver ..... 5-67
DS75450 Series Dual Peripheral Driver ..... 3-41
DS75451 Dual Peripheral Driver ..... 3-41
DS75452 Dual Peripheral Driver ..... 3-41
DS75453 Dual Peripheral Driver ..... 3-41
DS75454 Dual Peripheral Driver ..... 3-41
DS75461 Dual Peripheral Driver ..... 3-57
Alpha-Numeric Index ..... (Continued)
DS75462 Dual Peripheral Driver ..... 3-57
DS75463 Dual Peripheral Driver ..... 3-57
DS75464 Dual Peripheral Driver ..... 3-57
DS75491 MOS-to-LED Quad Segment Driver ..... 4-110
DS75492 MOS-to-LED Hex Digit Driver ..... 4-110
DS75494 Hex Digit Driver ..... 4-113
Dynamic RAM Controller Pushes System Speed to 10 MHz —and Beyond Memory Support
Effortless Error Management Memory Support
Error Correction the Hard Way Memory Support
MM74HC942 300 Baud Modem LAN/Datacom
MM74HC943 300 Baud Modem ..... LAN/Datacom
NS32490 IEEE 802.3 (Ethernet/Cheapernet) Network Interface Controller ..... See DP8390
NS32491 IEEE 802.3 (Ethernet/Cheapernet) Serial Network Interface ..... See DP8391
NS32492 IEEE 802.3 (Ethernet/Cheapernet) Coax Transceiver Interface ..... See DP8392
NS32440 IBM 3270 Biphase Encoder/Transmitter ..... See DP8340
NS32441 IBM 3270 Biphase Decoder/Receiver ..... See DP8341
NS32442 High Speed Seria! Manchester Encoder/Transmitter ..... See DP8342
NS32443 High Speed Serial Manchester Decoder/Receiver ..... See DP8343
NS32800-2 E2C2 Expandable Error Checker/Corrector ..... See DP8400-2
NS32802A 32-Bit Parallel Error Detector and Corrector (EDAC) ..... See DP8402A
NS32803 32-Bit Parallel Error Detector and Corrector (EDAC) ..... See DP8403
NS32804 32-Bit Parallel Error Detector and Corrector (EDAC) ..... See DP8404
NS32805 32-Bit Parallel Error Detector and Corrector (EDAC) .See DP8405
NS32809A 64k/256k Multi-Mode Dynamic RAM Controller/Driver ..... See DP8409A
NS32812 Dynamic RAM Controller Interface Circuit for 32008/016/032 ..... See DP84412
NS32817 64k/256k High Speed Dynamic RAM Controller/Driver (TRI-STATE) ..... See DP8417
NS32818 64k/256k High Speed Dynamic RAM Controller/Driver (32-Bit Systems) ..... See DP8418
NS32819 64k/256k High Speed Dynamic RAM Controller/Driver (16-Bit Systems) ..... See DP8419
NS32828 1 Megabit High Speed Dynamic RAM Controller/Driver (32-Bit Systems) ..... See DP8428
NS32829 1 Megabit High Speed Dynamic RAM Controller/Driver (16-Bit Systems) ..... See DP8429
NS32951-3 Winchester Hard Disk Data Synchronizer (10 MBit/Sec) ..... See DP8451-3
NS32951-4 Winchester Hard Disk Data Synchronizer (5 MBit/Sec) ..... See DP8451-4
NS32955-3 Winchester Hard Disk Data Synchronizer (10 MBit/Sec) ..... See DP8455-3
NS32955-4 Winchester Hard Disk Data Synchronizer (5 MBit/Sec) ..... See DP8455-4
NS32961-3 Winchester Hard Disk Data Separator (10 MBit/Sec) ..... See DP8461-3
NS32961-4 Winchester Hard Disk Data Separator (5 MBit/Sec) ..... See DP8461-4
NS32962-3 Winchester Hard Disk Data Synchronizer for 2, 7 Codes (10 MBit/Sec) ..... See DP8462-3
NS32962-4 Winchester Hard Disk Data Synchronizer for 2, 7 Codes (5 MBit/Sec) ..... See DP8462-4
NS32963 2, 7 Code to NRZ Encoder/Decoder ..... See DP8463B
NS32964B-2 Winchester Hard Disk Pulse Detector ..... See DP8464B-2
NS32964B-3 Winchester Hard Disk Pulse Detector ..... See DP8464B-3
NS32965-3 Winchester Hard Disk Data Separator (10 MBit/Sec) ..... See DP8465-3
NS32965-4 Winchester Hard Disk Data Separator (5 MBit/Sec) ..... See DP8465-4
NS32966-12 Disk Data Controller (12 MBit/Sec Data) ..... See DP8466-12
NS32966-20 Disk Data Controller (20 MBit/Sec Data) ..... See DP8466-20
NS32966-25 Disk Data Controller ( 25 MBit/Sec Data) ..... See DP8466-25
NS32970 Floppy Disk Data Separator and Write Precompensation ..... See DP8470
NS32972 Floppy Disk Controller and Data Separator ..... See DP8472
NS32974 Floppy Disk Controller and Data Separator ..... See DP8474
Simplification of 2-Bit Error Correction ..... Memory Support
Single-Chip Controllers Cover All RAMs from 16k to 256k Memory Support


Section 1

## Transmission Line Drivers/Receivers

Section Contents

| TEMPERATURE RANGE |  | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
|  | DS1488 | Quad Line Driver | 1-11 |
|  | DS14C88 | Quad Line Driver | 1-15 |
|  | DS1489 | Quad Line Receiver | 1-21 |
|  | DS1489A | Quad Line Receiver | 1-21 |
|  | DS14C89A | Quad Line Receiver | 1-15 |
| *DS26LS31M | DS26LS31C | Quad Differential Line Driver | 1-25 |
|  | DS26C31C | Quad Differential Line Driver | 1-28 |
| *DS26LS32M | DS26LS32C | Quad Differential Line Receiver | 1-32 |
|  | DS26C32C | Quad Differential Line Receiver | 1-35 |
|  | DS26LS32AC | Quad Differential Line Receiver | 1-32 |
| *DS26LS33M | DS26LS33C | Quad Differential Line Receiver | 1-32 |
|  | DS26LS33AC | Quad Differential Line Receiver | 1-32 |
|  | DS3486 | Quad RS-422, RS-423 Line Receiver | 1-38 |
|  | DS34C86 | Quad RS-422, RS-423 Line Receiver | $1-42$ |
| DS3587 | DS3487 | Quad TRI-STATE ${ }^{\text {® }}$ Line Driver | 1-45 |
|  | DS34C87 | Quad TRI-STATE Line Driver | $1-48$ |
| *DS1603 | DS3603 | Dual TRI-STATE Line Receiver | 1-52 |
| DS1650 | DS3650 | Quad Differential Line Driver | $1-60$ |
| *DS1652 | DS3652 | Quad Differential Line Receiver | 1-60 |
| *DS1691A | DS3691 | RS-422-RS-423 Line Drivers | 1-68 |
| *DS1692 | $\begin{aligned} & \text { DS3692 } \\ & \text { DS3695 } \end{aligned}$ | TRI-STATE Differential Line Driver RS-485/RS-422 Differential TRI-STATE | $1-74$ |
|  |  |  | 1-79 |
|  | DS3695T | RS-485/RS-422 Differential TRI-STATE <br> Bus/Line Transceiver | 1-79 |
|  | DS3696 | RS-485/RS-422 Differential TRI-STATE Bus/Line Transceiver | 1-79 |
|  | DS3696T | RS-485/RS-422 Differential TRI-STATE Bus/Line Transceiver | 1-79 |
|  | DS3697 | RS-485/RS-422 Differential TRI-STATE Bus/Line Transceiver/Repeater |  |
|  |  |  | 1-79 |
|  | DS3698 | RS-485/RS-422 Differential TRI-STATE Bus/Line |  |
|  |  | Transceiver/Repeater | 1-79 |
| *DS55107 | DS75107 | Dual Line Receiver | 1-52 |
| *DS55108 | DS75108 | Dual Line Receiver | 1-52 |
|  | DS75208 | Dual Line Receiver | 1-52 |
| *DS55113 | DS75113 | Dual TRI-STATE Differential Line Driver | 1-85 |
| DS55114 | DS75114 | Dual Differential Line Driver | 1-92 |
| DS55115 |  | Dual Differential Line Receiver | 1-97 |
| DS55121 | $\begin{aligned} & \text { DS75115 } \\ & \text { DS75121 } \end{aligned}$ | Dual Line Driver | 1-102 |
|  | DS75123 | Dual Line Driver | 1-104 |
|  | DS75124 | Triple Line Receiver | 1-106 |
|  | DS75125 | Seven-Channel Line Receiver | 1-109 |
|  | DS75127 | Seven-Channel Line Receiver | 1-109 |

## Section Contents

TEMPERATURE RANGE
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

DESCRIPTION
$\qquad$
DS75128 Eight-Channel Line Receiver 1-113

DS75129 Eight-Channel Line Receiver 1-113
DS75150 Dual Line Driver 1-117
DS75154 Dual Line Receiver 1-121
DS75176A RS-485 Differential TRI-STATE Bus/Line Transceiver

1-126
RS-485 Differential TRI-STATE Bus/Line
Transceiver 1-126
Dual Line Receiver 1-131
Dual Line Receiver 1-135
Dual CMOS Compatible Differential Line Receiver $\quad$ 1-140
Dual Differential Line Driver 1-144
Dual TRI-STATE Line Driver 1-148
Dual TRI-STATE Line Driver 1-148
Dual CMOS Compatible Line Receiver 1-155
Dual Differential Line Receiver 1-163
RS-422 Differential Line Driver and Receiver Pair $\quad$ 1-170
RS-422 Low Skew Line Driver and Receiver Pair 1-170
RS-422 TRI-STATE Dual Differential Line Driver
and Receiver Pair
RS-422 Low Skew TRI-STATE Dual Differential
Line Driver and Receiver Pair
RS-422 TRI-STATE Dual Differential Line Driver
and Receiver Pair
RS-422 Low Skew TRI-STATE Dual Differential
Line Driver and Receiver Pair
Quad TRI-STATE Differential Line Driver 1-181
Quad Single-Ended Line Driver CMOS
Dual Differential Line Driver CMOS
Integrated Circuits for Digital Data Transmission 1-184
Transmission Line Characteristics 1-198
Transmission Line Drivers and Receivers for
EIA Standards RS-422 and RS-423 1-204
Summary of Electrical Characteristics of Some
Well Known Digital Interface Standards
Transceivers and Repeaters Meeting the EIA
RS-485 Standard
Low Power RS-232C Driver and Receiver in CMOS

1-234
High Speed, Low Skew RS-422 Drivers and Receivers Solve Critical System Timing Problems 1-238
*Also available processed to various Military screening levels. Refer to Section 9.

## Transmission Line Drivers/Receivers

The common purpose of transmission line drivers and receivers is to transmit data quickly and reliably through a variety of environments over electrically long distances. This task is complicated by the fact that externally introduced noise and ground shifts can severely degrade the data.
The connection between two elements in a system should be considered a transmission line if the transmitted signal takes longer than twice its rise or fall time to travel from the driver to the receiver.

## Single-Ended Data Transmission

In data processing systems today there are two basic means of communicating between components. One method is single-ended, which uses only one signal line for data transmission, and the other is differential, which uses two signal lines.
The Electronics Industry Association (EIA) has developed several standards to simplify the interface in data communications systems.

## RS-232

The first of these, RS-232, was introduced in 1962 and has been widely used throughout the industry. RS-232 was developed for single-ended data transmission at relatively slow data rates ( 20 kBaud ) over short distances (up to 50 ft .).

## RS-423

With the need to transmit data faster and over longer distances, RS-423, a newer standard for single-ended applications, was established. RS-423 extends the maximum data rate to 100 kBaud (up to 30 ft .) and the maximum distance to 4000 feet (up to 1 kBaud ). RS-423 also requires high impedance driver outputs with power off so as not to load the transmission line.

## Differential Data Transmission

When transmitting at very high data rates, over long distances and through noisy environments, single-ended transmission is often inadequate. In these applications, differential data transmission offers superior performance. Differential transmission nullifies the effects of ground shifts and noise signals which appear as common mode voltages on the transmission line.

## RS-422

RS-422 was defined by the EIA for this purpose and allows data rates up to 10 MBaud (up to 40 ft .) and line lengths up to 4000 feet (up to 100 kBaud ).
Drivers designed to meet this standard are well suited for party-line type applications where only one driver is connected to, and transmits on, a bus and up to 10 receivers can receive the data. While a party-line type of application has many uses, RS-422 devices cannot be used to construct a truly multipoint bus. A multipoint bus consists of multiple drivers and receivers connected to a single bus, and any one of them can transmit or receive data.

## RS-485

To meet the need for truly multipoint communications, the EIA established RS-485 in 1983. RS-485 meets all the requirements of RS-422, but in addition, this new standard allows up to 32 drivers and 32 receivers to be connected to a single bus-thus allowing a truly multipoint bus to be constructed.


C111-1
EIA RS-423 Application


Differential Data Transmission (Continued)
EIA RS-422 Application


Cl11-3

The key features of RS-485:

- Implements a truly multipoint bus consisting of up to 32 drivers and 32 receivers
- An extended common-mode range for both drivers and receivers in TRI-STATE and with power off ( -7 V to +12 V )
- Drivers can withstand bus contention and bus faults National Semiconductor produces a variety of drivers, receivers, and transceivers for these four very popular transmission standards and numerous other data transmission requirements.
Shown below is a table that highlights key aspects of the EIA Standards. More detailed comparisons can be found in the various application notes in Section 1.


## RS-485 Application

D - Driver
R - Receiver
T- Transceiver


Cl11-4

| Specification |  | RS-232C | RS-423 | RS-422 | RS-485 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Mode of Operation |  | Single-Ended | Single-Ended | Differential | Differential |
| Number of Drivers and Receivers Allowed on One Line |  | 1 Driver, 1 Receiver | 1 Driver, 10 Receivers | 1 Driver, 10 Receivers | 32 Drivers, 32 Receivers |
| Maximum Cable Length |  | 50 feet | 4000 feet | 4000 feet | 4000 feet |
| Maximum Data Rate |  | $20 \mathrm{~kb} / \mathrm{s}$ | $100 \mathrm{~kb} / \mathrm{s}$ | $10 \mathrm{Mb} / \mathrm{s}$ | $10 \mathrm{Mb} / \mathrm{s}$ |
| Driver Output Maximum Voltage |  | $\pm 25 \mathrm{~V}$ | $\pm 6 \mathrm{~V}$ | -0.25 V to +6 V | -7 V to +12 V |
| Driver Output Signal Level | Loaded | $\pm 5 \mathrm{~V}$ | $\pm 3.6 \mathrm{~V}$ | $\pm 2 \mathrm{~V}$ | $\pm 1.5 \mathrm{~V}$ |
|  | Unloaded | $\pm 15 \mathrm{~V}$ | $\pm 6 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ |
| Driver Load Impedance |  | $3 \mathrm{k} \Omega$ to $7 \mathrm{k} \Omega$ | $450 \Omega$ min | $100 \Omega$ | $54 \Omega$ |
| Maximum Driver Output Current (High Impedance State) | Power On | - - | - - | - - | $\pm 100 \mu \mathrm{~A}$ |
|  | Power Off | $\mathrm{V}_{\text {MAX }} / 300 \Omega$ | $\pm 100 \mu \mathrm{~A}$ | $\pm 100 \mu \mathrm{~A}$ | $\pm 100 \mu \mathrm{~A}$ |
| Slew Rate |  | $30 \mathrm{~V} / \mu \mathrm{s}$ max | Controls Provided | - | - - |
| Receiver Input Voltage Range |  | $\pm 15 \mathrm{~V}$ | $\pm 12 \mathrm{~V}$ | -7 V to +7 V | -7 V to +12 V |
| Receiver Input Sensitivity |  | $\pm 3 \mathrm{~V}$ | $\pm 200 \mathrm{mV}$ | $\pm 200 \mathrm{mV}$ | $\pm 200 \mathrm{mV}$ |
| Receiver Input Resistance |  | $3 \mathrm{k} \Omega$ to $7 \mathrm{k} \Omega$ | $4 \mathrm{k} \Omega$ min | $4 \mathrm{k} \Omega$ min | $12 \mathrm{k} \Omega$ min |

Line length is a function of data rate (baud) and slew rate. The recommended safe operating area (line length vs baud rate) is shown below for 24 AWG wire. It assumes that a differential line receiver is used which is referenced at the driver ground. Also, it assumes that the driver slew rate is between 0.1 to 0.3 times the reciprocal of the baud rate (minimum unit interval). Otherwise, line lengths greater than 50 feet are not recommended. The exception to line length is the 360 I/O coaxial interface. The coaxial provides improved grounding and eliminates crosstalk.
$\stackrel{\rightharpoonup}{\dot{\sigma}}$

| Standard | Device Number |  | Circuits Per Package | Power Supplies (V) | Open-Collector/ Open Emitter TRI-STATE | Party-Line Application | Slew Rate Control |  | Output Voltage (V) | $\begin{aligned} & \text { Propagation } \\ & \text { Delay } \\ & \text { (ns) } \\ & \hline \end{aligned}$ | Comments | $\begin{array}{\|l\|l} \text { Page } \\ \text { No. } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \text { Commercial } \\ & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{array}{c\|} \hline \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{array}$ |  |  |  |  |  |  |  |  |  |  |
| RS-232 | DS1488 |  | 4 | $\pm 9$ or $\pm 15$ |  |  | IOS/C | $\pm 6$ | $\pm 6$ or $\pm 9$ | 200 |  | 1-11 |
| RS-232 | DS14C88 |  |  | $\pm 9$ or $\pm 15$ |  |  | Internal | $\pm 6$ | $\pm 7$ or $\pm 11$ |  |  | 1-15 |
| RS-232 | DS75150 |  | 2 | $\pm 12$ |  |  | IOS/C | $\pm 10$ | $\pm 5$ | 60 |  | 1-117 |
| RS-423 | DS3691 | DS1691A | 4 | + 5 or $\pm 5$ | TRI-STATE | Yes | CEXT | $\pm 20$ | $\pm 2$ | 200 |  | 1-68 |
| MIL-188-114 | DS3692 | DS1692 | 4 | +5 or $\pm 5$ | TRI-STATE | Yes | CEXT | $\pm 20$ | $\pm 2$ | 200 | $\pm 10 \mathrm{~V}$ Common-Mode Range | 1-74 |
| $3601 / 0$ | DS75121 | DS55121 | 2 | 5 | Emitter | Yes |  | -100 | 2.4 | 10 | $50 \Omega$ Coax Driver | 1-102 |
| 360 1/0 | DS75123 |  | 2 | 5 | Emitter | Yes |  | -100 | 2.4 | 10 | $50 \Omega$ Coax Driver (IBM) | 1-104 |
|  | DS75450 |  | 2 | 5 | Emitter and Collector | Yes |  | 300 | 0.7 | 20 |  | 3-41 |
|  | DS75451 | DS55451 | 2 | 5 | Collector | Yes |  | 300 | 0.7 | 18 |  | 3-41 |
|  | DS75452 | DS55452 | 2 | 5 | Collector | Yes |  | 300 | 0.7 | 26 |  | 3-41 |
|  | DS75453 | DS55453 | 2 | 5 | Collector | Yes |  | 300 | 0.7 | 18 |  | 3-41 |
|  | DS75454 | DS55454 | 2 | 5 | Collector | Yes |  | 300 | 0.7 | 27 |  | 3-41 |

UNBALANCED RECEIVERS

| Standard | Device Number |  | Circuits Per Package | Power Supplies (V) | $\begin{aligned} & \text { Strobed } \\ & \text { or } \\ & \text { TRI-STATE } \end{aligned}$ | Response Control | $\begin{aligned} & \text { Hysteresis } \\ & \text { (mV) } \end{aligned}$ | Input Range (V) | Threshold Sensitivity (V) | $\begin{aligned} & \text { Propagation } \\ & \text { Delay } \\ & \text { (ns) } \end{aligned}$ | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  |  |  |  |  |  |
| RS-232 | DS1489 |  | 4 | 5 |  | CEXT | 250 | $\pm 25$ | 3 | 30 |  | 1-21 |
| RS-232 | DS1489A |  | 4 | 5 |  | CEXT | 1150 | $\pm 25$ | 3 | 30 | Preferential in Applications to DS1489 | 1-21 |
| RS-232 | DS14C89A |  | 4 | 5 |  |  |  | $\pm 25$ | 3 |  |  | 1-15 |
| RS-232 | DS75154 |  | 4 | 5 or 15 |  | CEXT | 800 | $\pm 25$ | 3 | 22 |  | 1-121 |
| RS-423 | DS26C32 |  | 4 | 5 | TRI-STATE |  |  |  |  |  |  | 1-35 |
| RS-423 | DS26LS32C | DS26LS32M | 4 | 5 | TRI-STATE |  | 100 | $\pm 7$ | $\pm 0.2$ | 17 |  | 1-32 |
| RS-423 | DS26LS32AC |  | 4 | 5 | TRI-STATE |  | 100 | $\pm 7$ | $\pm 0.2$ | 23 | Fail-Safe | 1.32 |
| RS-423 | DS3486 |  | 4 | 5 | TRI-STATE |  | 100 | $\pm 15$ | $\pm 0.2$ | 25 |  | 1-38 |
| RS-423 | DS34C86 |  | 4 | 5 | TRI-STATE |  |  |  |  |  |  | 1-42 |
| RS-423 | DS88C20 | DS78C20 | 2 | 5 | Strobed | CEXT | 50 | $\pm 25$ | $\pm 0.2$ | 50 |  | 1-140 |
| RS-423 | DS88C120 | DS78C120 | 2 | 5 | Strobed | CEXT | 50 | $\pm 25$ | $\pm 0.2$ | 50 | Fail-Safe | 1-155 |
| RS-423 | DS88LS120 | DS78LS120 | 2 | 5 to 15 | Strobed | CEXT | 50 | $\pm 25$ | $\pm 0.2$ | 50 | Fail-Safe | 1-163 |
| $3601 / \mathrm{O}$ | DS75124 |  | 3 | 5 | Strobed |  | 400 | 7 | 0.8 to 2 | 20 | $50 \Omega$ Coax. Receiver (IBM) | 1-106 |
| 360 I/O | DS75125 |  | 7 | 5 |  |  |  | -2/7 | 0.7 to 1.7 | 16 | IBM Coax. Receiver | 1-109 |
| $3601 / 0$ | DS75127 |  | 7 | 5 |  |  |  | -2/7 | 0.7 to 1.7 | 16 | IBM Coax. Receiver | 1-109 |
| $3601 / 0$ | DS75128 |  | 8 | 5 | Strobed |  |  | -2/7 | 0.7 to 1.7 | 16 | IBM Coax. Receiver | 1-113 |
| 360 I/O | DS75129 |  | 8 | 5 | Strobed |  |  | -2/7 | 0.7 to 1.7 | 16 | IBM Coax. Receiver | 1-113 |
|  | DS26LS33C | DS26LS33M | 4 | 5 | TRI-STATE |  | 200 | $\pm 15$ | $\pm 0.5$ | 17 |  | 1-32 |
|  | DS26LS33AC |  | 4 | 5 | TRI-STATE |  | 200 | $\pm 15$ | $\pm 0.5$ | 23 | Fail-Safe | 1-32 |

## BALANCED DIFFERENTIAL TRANSMISSION LINE DRIVERS AND RECEIVERS

The balanced or differential scheme of data transmission is preferred for applications incorporating high data rates and long transmission lines in the presence of high common-mode noise. Induced signals appear as common-mode levels and are rejected by the differential line receiver.


BALANCED DIFFERENTIAL TRANSMISSION LINE DRIVERS AND RECEIVERS (Continued)
BALANCED DRIVERS

| Standard | Device Number |  | Circuits Per Package | Power Supplies (V) | Open Collector | Party-Line Application | TRI-STATE | $\begin{aligned} & \mathrm{VOH}_{\mathrm{OH}}(V) \\ & \mathrm{IOH}_{(\mathrm{mA}} \end{aligned}$ | $\begin{gathered} \mathrm{VOL}_{\mathrm{OL}}(\mathrm{~V}) \\ \mathrm{IOL}(\mathrm{~mA}) \\ (\mathrm{V}) \end{gathered}$ | Propagation Delay (ns) | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \text { Commercial } \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |  |
| RS-422 | DS26C31 |  |  |  |  |  |  |  |  |  |  | 1-28 |
| RS-422 | DS26LS31C | DS26LS31M | 4 | 5 |  | Yes | Yes | 2.5/-20 | 0.5/40 | 12 |  | 1-25 |
| RS-422 | DS3487 | DS3587 | 4 | 5 |  | Yes | Yes | 2.0/-50 | 0.5/48 | 15 |  | 1-45 |
| RS-422 | DS34C87 |  |  |  |  |  |  |  |  |  |  | 1-48 |
| RS-422 | DS3691 | DS1691A | 2 | +5 or $\pm 5$ |  | Yes | Yes | 2/-20 | -2/20 | 200 |  | $1-68$ |
| RS-422 | DS8921, 21A |  | 1 | 5 |  | No | No | 2.5/-20 | 0.5/20 | 12 | Transceiver | 1-170 |
| RS-422 | $\begin{array}{\|l\|} \text { DS8922 } \\ \text { DS8922A } \end{array}$ |  | 2 | 5 |  | Yes | Yes | 2.5/-20 | 0.5/20 | 12 | Dual Transceiver with Driver/Receiver Pair Disable | 1-175 |
| RS-422 | $\begin{aligned} & \text { DS8923 } \\ & \text { DS8923A } \end{aligned}$ |  | 2 | 5 |  | Yes | Yes | 2.5/-20 | 0.5/20 | 12 | Dual Transceiver with Separate Driver and Receiver Disables | 1-175 |
| RS-485 | DS3695 |  | 1 | 5 |  | Yes | Yes |  |  | 15 | Transceiver | 1-79 |
| RS-485 | DS3696 |  | 1 | 5 |  | Yes | Yes |  |  | 15 | Transceiver with Line Fault Reporting | 1-79 |
| RS-485 | DS3697 |  | 1 | 5 |  | Yes | Yes |  |  | 15 | Repeater | 1-79 |
| RS-485 | DS3698 |  | 1 | 5 |  | Yes | Yes |  |  | 15 | Repeater with Line Fault Reporting | 1-79 |
| RS-485 | DS75176A |  | 1 | 5 |  | Yes | Yes |  |  |  | Transceiver | 1-126 |
|  | DS8830 | DS7830 | 2 | 5 |  | No | No | 1.8/-40 | 0.5/40 | 10 |  | 1-144 |
|  | DS8831 | DS7831 | 2 | 5 |  | Yes | Yes | 1.8/-40 | 0.5/40 | 10 |  | 1-148 |
|  | DS8832 | DS7832 | 2 | 5 |  | Yes | Yes | 1.8/-40 | 0.5/40 | 10 | $\text { DS8831 without } V_{C C}$ Clamp Diode | 1-148 |
|  | DS8924 |  | 4 | 5 |  | Yes | Yes | 2.0/-48 | 0.5/48 | 12 |  | 1-181 |
|  | DS75113 | DS55113 | 2 | 5 | Optional | Yes | Yes | 2.0/-40 | 0.4/40 | 13 |  | 1-85 |
|  | DS75114 | DS55114 | 2 | 5 | Optional |  |  | 2.0/-40 | 0.4/40 | 15 |  | 1-92 |
|  | MM88C29 | MM78C29 | 2 | 5 or 15 |  |  |  | 2.9/-57 | 0.4/11 | 100 |  | CMOS |
|  | MM88C30 | MM78C30 | 2 | 5 or 15 |  |  |  | 2.9/-57 | 0.4/11 | 100 |  | CMOS |


| BALANCED RECEIVERS |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard | Device Number |  | Circuits Per Package | Power Supplies (V) | Strobed or TRI-STATE | Response Control | $\begin{gathered} \text { Hysteresis } \\ (\mathrm{mV}) \end{gathered}$ | Common-Mode Range (V) | Threshold Sensitivity <br> (V) | $\begin{array}{\|c\|} \hline \text { Propagation } \\ \text { Delay } \\ \text { (ns) } \\ \hline \end{array}$ | Comments | Page No. |
|  | Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  |  |  |  |  |  |  |  |  |  |
| RS-422 | DS26C32 |  | 4 |  | TRI-STATE |  |  |  |  |  |  | 1-35 |
| RS-422 | DS26LS32C | DS26LS32M | 4 | 5 | TRI-STATE |  | 100 | $\pm 7$ | $\pm 200$ | 17 |  | 1-32 |
| RS-422 | DS26LS32AC |  | 4 | 5 | TRI-STATE |  | 100 | $\pm 7$ | $\pm 200$ | 17 | Fail-Safe | $1 \cdot 32$ |
| RS-422 | DS3486 |  | 4 | 5 | TRI-STATE |  | 80 | $\pm 10$ | $\pm 200$ | 17 |  | 1-38 |
| RS-422 | DS34C86 |  | 4 | 5 | TRI-STATE |  |  |  |  |  |  | 1-42 |
| RS-422 | DS88C20 | DS78C20 | 2 | 5 to 15 | Strobed | Yes | 50 | $\pm 10$ | $\pm 200$ | 60 | Fail-Safe CMOS Compatible | $1-140$ |
| RS-422 | DS88C120 | DS78C120 | 2 | 5 to 15 | Strobed | Yes | 50 | $\pm 10$ | $\pm 200$ | 60 |  | 1-155 |
| RS-422 | DS88LS120 | DS78LS120 | 2 | 5 | Strobed | Yes | 50 | $\pm 10$ | $\pm 200$ | 50 |  | 1-163 |
| RS-422 | DS8921 |  | 1 | 5 |  |  | 50 | $\pm 7$ | $\pm 200$ |  |  | 1-170 |
| RS-422 | DS8921A |  | 1 | 5 |  |  | 50 | $\pm 7$ | $\pm 200$ |  | Low Skew | 1-170 |
| RS-422 | DS8922 |  | 2 | 5 | TRI-STATE |  | 50 | $\pm 7$ | $\pm 200$ |  |  | 1-175 |
| RS-422 | DS8922A |  | 2 | 5 | TRI-STATE |  | 50 | $\pm 7$ | $\pm 200$ |  | Low Skew | 1-175 |
| RS-422 | DS8923 |  | 2 | 5 | TRI-STATE |  | 50 | $\pm 7$ | $\pm 200$ |  |  | 1-175 |
| RS-422 | DS8923A |  | 2 | 5 | TRI-STATE |  | 50 | $\pm 7$ | $\pm 200$ |  | Low Skew | 1.175 |
| RS-485 | DS3695 |  | 1 | 5 | TRI-STATE |  | 70 | +12/-7 | $\pm 200$ | 22 | Transceiver | 1-79 |
| RS-485 | DS3696 |  | 1 | 5 | TRI-STATE |  | 70 | +12/-7 | $\pm 200$ | 22 | Transceiver with Line Fault Reporting | 1-79 |
| RS-485 | DS3697 |  | 1 | 5 | TRI-STATE |  | 70 | +12/-7 | $\pm 200$ | 22 | Repeater | 1-79 |
| RS-485 | DS3698 |  | 1 | 5 | TRI-STATE |  | 70 | +12/-7 | $\pm 200$ | 22 | Repeater with Line Fault Reporting | 1-79 |
| RS-485 | DS75176A |  | 1 | 5 | TRI-STATE |  | 70 | +12/-7 | $\pm 200$ |  | Transceiver | 1-126 |
|  | DS3603 | DS1603 | 2 | $\pm 5$ | TRI-STATE |  |  | $\pm 3$ | $\pm 25$ | 17 |  | 1-52 |
|  | DS3650 | DS1650 | 4 | $\pm 5$ | TRI-STATE |  |  | $\pm 3$ | $\pm 25$ | 10 |  | 1-60 |
|  | DS3652 | DS1652 | 4 | $\pm 5$ | Strobed |  |  | $\pm 3$ | $\pm 25$ | 10 |  | 1-60 |
|  | DS8820 | DS7820 | 2 | 5 | Strobed | Yes |  | $\pm 15$ | $\pm 1000$ | 40 |  | 1-131 |
|  | DS8820A | DS7820A | 2 | 5 | Strobed | Yes |  | $\pm 15$ | $\pm 1000$ | 30 |  | 1-135 |
|  | DS75107 | DS55107 | 2 | $\pm 5$ | Strobed |  |  | $\pm 3$ | $\pm 25$ | 17 |  | 1-52 |
|  | DS75108 | DS55108 | 2 | $\pm 5$ | Strobed |  |  | $\pm 3$ | $\pm 25$ | 17 |  | 1-52 |
|  | DS75115 | DS55115 | 2 | 5 | Strobed | Yes |  | $\pm 15$ | $\pm 500$ | 20 |  | 1-97 |
|  | DS75208 |  | 2 | $\pm 5$ | Strobed |  |  | $\pm 3$ | $\pm 10$ | 17 |  | 1-52 |

National
Semiconductor Corporation

## DS1488 Quad Line Driver

## General Description

The DS1488 is a quad line driver which converts standard TTL input logic levels through one stage of inversion to output levels which meet EIA Standard No. RS-232C and CCITT Recommendation V.24.

## Features

$\begin{array}{lr}\text { - Current limited output } & \pm 10 \mathrm{~mA} \text { typ } \\ \text { ■ Power-off source impedance } & 300 \Omega \mathrm{~min}\end{array}$

- Simple slew rate control with external capacitor
- Flexible operating supply range
- Inputs are TTL/LS compatible

Schematic and Connection Diagrams



Top View
Order Number DS1488J, DS1488M or DS1488N
See NS Package Number J14A, M14A or N14A

## Typical Applications

RS-232C Data Transmission


TL/F/5776-3
*Optional for noise filtering

## Absolute Maximum Ratings (Note 1)

Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the assoclated rellabillty electrical test specifications document.
Supply Voltage

| V + | $\pm 15 \mathrm{~V}$ |
| :---: | :---: |
| V- | -15V |
| Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathbb{N}} \leq 7.0 \mathrm{~V}$ |
| Output Voltage | $\pm 15 \mathrm{~V}$ |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1364 mW |
| Molded DIP Package | 1280 mW |
| SO Package | 974 mW |
| Lead Temperature (Soldering, 4 sec.) | $260^{\circ} \mathrm{C}$ |
| "Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP pack- |  |
| age $10.2 \mathrm{~mW} / /^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ derate SO package $7.8 \mathrm{~mW} / \circ^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

Electrical Characteristics (Notes 2 and 3) $\mathrm{V}_{\mathrm{CC}}+=9 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}^{-}}=-9 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| I/L | Logical "0" Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | -1.0 | -1.3 | mA |
| $\mathrm{l}_{\mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IN}}=+5.0 \mathrm{~V}$ |  |  | 0.005 | 10.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & \mathrm{R}_{\mathrm{IL}}=3.0 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V} \end{aligned}$ | $\mathrm{V}+=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ | 6.0 | 7.0 |  | V |
|  |  |  | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}^{-}=-13.2 \mathrm{~V}$ | 9.0 | 10.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & R_{\mathrm{L}}=3.0 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{IN}}=1.9 \mathrm{~V} \end{aligned}$ | $\mathrm{V}^{+}=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ | -6.0 | -6.8 |  | V |
|  |  |  | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}^{-}=-13.2 \mathrm{~V}$ | -9.0 | -10.5 |  | V |
| los ${ }^{+}$ | High Level Output Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V}$ |  | -6.0 | -10.0 | -12.0 | mA |
| los ${ }^{-}$ | Low Level Output Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=1.9 \mathrm{~V}$ |  | 6.0 | 10.0 | 12.0 | mA |
| $\mathrm{R}_{\text {OUT }}$ | Output Resistance | $\mathrm{V}^{+}=\mathrm{V}^{-}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}= \pm 2 \mathrm{~V}$ |  | 300 |  |  | $\Omega$ |
| $\mathrm{Icc}^{+}$ | Positive Supply Current (Output Open) | $V_{I N}=1.9 \mathrm{~V}$ | $\mathrm{V}+=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ |  | 15.0 | 20.0 | mA |
|  |  |  | $\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  | 19.0 | 25.0 | mA |
|  |  |  | $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ |  | 25.0 | 34.0 | mA |
|  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | $\mathrm{V}^{+}=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ |  | 4.5 | 6.0 | mA |
|  |  |  | $\mathrm{V}+=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  | 5.5 | 7.0 | mA |
|  |  |  | $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ |  | 8.0 | 12.0 | mA |
| $\mathrm{ICC}^{-}$ | Negative Supply Current (Output Open) | $\mathrm{V}_{\mathrm{IN}}=1.9 \mathrm{~V}$ | $\mathrm{V}+=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ |  | -13.0 | -17.0 | mA |
|  |  |  | $\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  | -18.0 | -23.0 | mA |
|  |  |  | $V^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ |  | -25.0 | -34.0 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $\mathrm{V}+=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ |  | -0.001 | -0.015 | mA |
|  |  |  | $\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  | -0.001 | -0.015 | mA |
|  |  |  | $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$ |  | -0.01 | -2.5 | mA |
| $\mathrm{P}_{\mathrm{d}}$ | Power Dissipation | $\mathrm{V}^{+}=9.0 \mathrm{~V}, \mathrm{~V}^{-}=-9.0 \mathrm{~V}$ |  |  | 252 | 333 | mW |
|  |  | $\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  |  | 444 | 576 | mW |

Switching Characteristics ( $\mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {pd1 }}$ | Propagation Delay to a Logical " 1 " | $\mathrm{R}_{\mathrm{L}}=3.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 230 | 350 | ns |
| $\mathrm{t}_{\text {pd0 }}$ | Propagation Delay to a Logical " 0 " | $\mathrm{R}_{\mathrm{L}}=3.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 70 | 175 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Rise Time | $\mathrm{R}_{\mathrm{L}}=3.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 75 | 100 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | $\mathrm{R}_{\mathrm{L}}=3.0 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 40 | 75 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ temperature range for the DS1488.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Applications

By connecting a capacitor to each driver output the slew rate can be controlled utilizing the output current limiting characteristics of the DS1488. For a set slew rate the appropriate capacitor value may be calculated using the forlowing relationship

$$
C=\operatorname{ISC}(\Delta T / \Delta V)
$$

where $C$ is the required capacitor, IsC is the short circuit current value, and $\Delta V / \Delta T$ is the slew rate.

## Typical Applications (Continuod)



RS-232C specifies that the output slew rate must not excoed 30V per microsecond. Using the worst case output short circuit current of 12 mA in the above equation, calculations result in a required capacitor of $\mathbf{4 0 0} \mathrm{pF}$ connected to each output.
See Typical Performance Characteristics.

TL/F/5776-5


TL./F/5778-6

## AC Load Circuit and Switching Time Waveforms



TL/F/5776-7
${ }^{\circ} \mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


Typical Performance Characteristics $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted


TL/F/5776-9
FIGURE 1. Transfer Characteristics vs Power Supply Voltage


TL/F/5776-11
FIGURE 3. Output Slew Rate vs Load Capacitance

TL/F/5776-10
FIGURE 2. Short-Circuit Output Current vs Temperature

$v_{0}$. OUTPUT VOLTAGE ( $V$ )

FIGURE 4. Output Voltage and Current-LImiting Characteristics

National
Semiconductor
Corporation

## General Description

The DS14C88 and DS14C89A，pin－for－pin replacements for the DS1488／MC1488 and the DS1489／MC1489，are line drivers／receivers designed to interface data terminal equip－ ment（DTE）with data communications equipment（DCE）． These devices translate standard TTL or CMOS logic levels to／from levels conforming to RS－232－C or CCITT V． 24 stan－ dards．
Both devices are fabricated in low threshold CMOS metal gate technology．They provide very low power consumption in comparison to their bipolar equivalents； $900 \mu \mathrm{~A}$ versus 26 mA for the receiver and $500 \mu \mathrm{~A}$ versus 25 mA for the driver．
The DS14C88／DS14C89A simplify designs by eliminating the need for external capacitors．For the DS14C88，slew rate control in accordance with RS－232－C is provided on chip，eliminating the output capacitors．For the DS14C89A， noise pulse rejection circuitry eliminates the need for re－ sponse control filter capacitors．When replacing the DS1489 with DS14C89A，the response control filter pins can be tied high，low or not connected．

## Features

－Meets EIA RS－232－C or CCITT V． 24 standard
－Low power consumption
－Pin－for－pin equivalent to DS1488／MC1488 and DS1489／MC1489
－Low Delay Slew
－DS14C88 Driver
－Power－off source impedance $300 \Omega \mathrm{~min}$ ．
－Wide operating voltage range： $4.5 \mathrm{~V}-12.6 \mathrm{~V}$
－TTL／LSTTL compatible
－DS14C89A
－Internal noise filter
－Inputs withstand $\pm 30 \mathrm{~V}$
－Fail－safe operating mode
－Internal input threshold with hysterisis

## Connection Diagrams



Order Number DS14C88J，DS14C88N and DS14C88M See NS Package Number J14A，M14A or N14A

DS14C89A Dual－In－Line Package


TL／F／8508－2
Order Number DS14C89AJ，DS14C89AM or DS14C89AN See NS Package Number J14A，M14A or N14A

## DS14C88 Quad CMOS Line Driver

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Voltage at Any Input Pin
$\left(\mathrm{V}^{+}\right)+0.3 \mathrm{~V}$ to $\mathrm{GND}-0.3 \mathrm{~V}$
-25 V to +25 V
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
(See Note 2)
$+150^{\circ} \mathrm{C}$
Junction Temperature
$+260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max |
| :--- | :---: | :---: |
| Supply Voltage $\mathrm{V}+(\mathrm{GND}=0 \mathrm{~V})$ | +4.5 V | +12.6 V |
| Supply Voltage $\mathrm{V}-(\mathrm{GND}=0 \mathrm{~V})$ | -4.5 V | -12.6 V |
| Temperature Range | $0^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |

DC Electrical Characteristics
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}^{+}=4.5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V}$ to -12 V unless otherwise specified

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $l_{1 L}, l_{1 H}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ or $\mathrm{V}^{+}$ | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  | 2.0 | $V_{D D}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage | $V^{+} \geq 7 \mathrm{~V}, \mathrm{~V}^{-} \leq-7 \mathrm{~V}$ | GND | 0.8 | V |
|  |  | $\mathrm{V}^{+} \leq 7 \mathrm{~V}, \mathrm{~V}^{-} \geq-7 \mathrm{~V}$ | GND | 0.6 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { or } 7 \mathrm{k} \Omega \\ & \mathrm{~V}^{+}=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}^{+}=+9 \mathrm{~V}, \mathrm{~V}^{-}=-9 \mathrm{~V} \\ & \mathrm{~V}^{+}=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 6.5 \\ & 9.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { or } 7 \mathrm{k} \Omega \\ & \mathrm{~V}^{+}=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}^{+}=+9 \mathrm{~V}, \mathrm{~V}^{-}=-9 \mathrm{~V} \\ & \mathrm{~V}^{+}=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} -3.0 \\ -6.5 \\ -9.0 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| los+ | High Level Output Short Circuit Current (Note 3) | $\begin{aligned} & V_{\text {IN }}=V_{\text {IL }} \\ & V_{\text {OUT }}=\text { GND } \\ & V^{+}=+12 V, V-=-12 \mathrm{~V} \end{aligned}$ |  | +45 | mA |
| los ${ }^{-}$ | Low Level Output Short Circuit Current (Note 3) | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \\ & V_{\text {OUT }}=\text { GND } \\ & V^{+}=+12 V, V-=12 V \end{aligned}$ |  | -45 | mA |
| ROUT | Output Resistance | $\begin{aligned} & V^{+}=V^{-}=0 V \\ & -2 V \leq V_{\text {OUT }} \leq 2 V \end{aligned}$ | 300 |  | $\Omega$ |
| ${ }_{\text {l }}{ }^{+}$ | Positive Supply Current (per package) | $\begin{aligned} & V_{I N}=V_{I L}, R_{L}=\text { open } \\ & V^{+}=+4.5 \mathrm{~V}, V^{-}=-4.5 \mathrm{~V} \\ & V^{+}=+9 V, V^{-}=-9 V \\ & V^{+}=+12 V, V^{-}=-12 V \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 30 \\ & 60 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{R}_{\mathrm{L}}=\text { open } \\ & \mathrm{V}^{+}=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}^{+}=+9 \mathrm{~V}, \mathrm{~V}^{-}=-9 \mathrm{~V} \\ & \mathrm{~V}^{+}=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 30 \\ 190 \\ 425 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| lcc- | Negative Supply Current (per package) | $\begin{aligned} & V_{I N}=V_{I L}, R_{L}=\text { open } \\ & V^{+}=+4.5 V, V^{-}=-4.5 \mathrm{~V} \\ & V^{+}=+9 V, V^{-}=-9 \mathrm{~V} \\ & V^{+}=+12 V, V^{-}=-12 V \end{aligned}$ |  | $\begin{aligned} & -10 \\ & -10 \\ & -10 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{R}_{\mathrm{L}}=\text { open } \\ & \mathrm{V}^{+}=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}^{+}=+9 \mathrm{~V}, \mathrm{~V}^{-}=-9 \mathrm{~V} \\ & \mathrm{~V}^{+}=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & -30 \\ & -30 \\ & -60 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu A$ <br> $\mu \mathrm{A}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Power Dissipation N-Package: 1300 mW at $25^{\circ} \mathrm{C}$, J-Package: 1000 mW at $25^{\circ} \mathrm{C}$.
Note 3: los + and los - values are for one output at a time. If more than one output is shorted simultaneously, the device dissipation may be exceeded.

## DS14C88 Quad CMOS Line Driver

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}+=+4.5 \mathrm{~V}$ to 12V, $\mathrm{GND}=0 \mathrm{~V}$,
$\mathrm{V}^{-}=-4.5 \mathrm{~V}$ to $-12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ unless otherwise specified (Notes 4 and 5 ).

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd1 }}$ | Propagation Delay to a Logic "1" | $\begin{aligned} & \mathrm{V}^{+}=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}^{+}=+9 \mathrm{~V}, \mathrm{~V}^{-}=-9 \mathrm{~V} \\ & \mathrm{~V}^{+}=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 6.0 \\ & 5.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic " 0 " | $\begin{aligned} & \mathrm{V}+=+4.5 \mathrm{~V}, \mathrm{~V}^{-}=-4.5 \mathrm{~V} \\ & \mathrm{~V}+=+9 \mathrm{~V}, \mathrm{~V}-=-9 \mathrm{~V} \\ & \mathrm{~V}+=+12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 6.0 \\ & 5.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| $t_{r}, t_{f}$ | Output Rise and Fall Time (Note 6) |  | 0.2 |  |  | $\mu \mathrm{s}$ |
| ${ }_{\text {tSK }}$ | Typical Propagation Delay Skew | $\mathrm{V}^{+}=12 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$ |  | 400 |  | ns |
| $\mathrm{S}_{\mathrm{R}}$ | Output Slew Rate (Note 6) | $\begin{aligned} & R_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega \\ & 15 \mathrm{pF} \leq \mathrm{C}_{\mathrm{L}} \leq 2.5 \mathrm{nF} \end{aligned}$ |  |  | 30 | $\mathrm{V} / \mu \mathrm{s}$ |

Note 4: AC input waveforms for test purposes:
$\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}\left(0.6 \mathrm{~V}\right.$ at $\left.\mathrm{V}^{+}=4.5, \mathrm{~V}^{-}=-4.5 \mathrm{~V}\right)$
Note 5: Input rise and fall times must not exceed $5 \mu \mathrm{~s}$.
Note 6: The output slew rate, rise time, and fall time are measured by measuring the time from +3.0 V to -3.0 V on the output waveforms.

## AC Load Circuit


${ }^{*} C_{L}$ includes probe and jig capacitance.
TL/F/8508-7

## Switching Time Waveforms



## DS14C89A Quad CMOS Line Receiver

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Voltage at Any Input Pin
-30 V to +30 V
Voltage at Any Output Pin
Storage Temperature
Power Dissipation
Junction Temperature
Lead Temp. (Soldering 10 sec )

Operating Conditions

|  | Min | Max |
| :--- | :---: | :---: |
| Supply Voltage $\mathrm{V}_{\mathrm{CC}}(\mathrm{GND}=0 \mathrm{~V})$ | +4.5 V | +5.5 V |
| Temperature Range | $0^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C},+4.5 \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$, GND $=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {TH }}$ | Input High Threshold Voltage |  | 1.3 |  | 2.5 | V |
| $V_{T L}$ | Input Low Threshold Voltage |  | 0.5 |  | 1.7 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Typical Input Hysteresis |  |  | 1.0 |  | V |
| I | Input Current | $\begin{aligned} & V_{I N}=+25 \mathrm{~V} \\ & V_{\mathrm{IN}}=-25 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=+3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=-3 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 3.6 \\ -3.6 \\ +0.43 \\ -0.43 \end{gathered}$ |  | $\begin{gathered} 8.3 \\ -8.3 \\ +1.0 \\ -1.0 \end{gathered}$ | mA <br> mA <br> mA <br> mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{TL}}(\mathrm{~min}) \\ & \mathrm{I}_{\mathrm{OUT}}=-3.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.8 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{TH}}(\max ) \\ & \mathrm{I}_{\mathrm{OUT}}=+3.2 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 | V |
| ICC | Supply Current | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\text { open } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{TH}}(\max ) \\ & \text { or } \mathrm{V}_{\mathrm{TL}}(\min ) \\ & \hline \end{aligned}$ |  |  | +900 | $\mu \mathrm{A}$ |

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C},+4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{CL}=50 \mathrm{pF}$, unless otherwise specified (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay to a Logic "1" | Input pulse width $\geq 10 \mu \mathrm{~s}$ |  |  | 6.5 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay to a Logic " 0 " | Input pulse width $\geq 10 \mu \mathrm{~s}$ |  |  | 6.5 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{SK}}$ | Typical Propagation Delay Skew |  |  | 400 |  | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Output Rise Time |  |  |  | 300 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time |  |  |  | 300 | ns |
| $\mathrm{t}_{\mathrm{nw}}$ | Pulse Width Assumed to be Noise |  |  |  | 1.0 | $\mu \mathrm{~s}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: $A C$ input waveform for test purposes: $t_{f}=t_{f}=200 \mathrm{~ns}, V_{I H}=+3 V, V_{I L}=-3 V, f=20 \mathrm{kHz}$.

## DS14C89A AC Test Circuit



DS14C89A Timing Diagram


## Typical Applications for DS14C88 and DS14C89A

## RS232C Data Transmission



TL/F/8508-3

Block Diagrams


National
Semiconductor

## DS1489/DS1489A Quad Line Receiver

## General Description

The DS1489/DS1489A are quad line receivers designed to interface data terminal equipment with data communications equipment. They are constructed on a single monolithic silicon chip. These devices satisfy the specifications of EIA Standard RS-232C. The DS1489/DS1489A meet and exceed the specifications of MC1489/MC1489A and are pin-for-pin replacements.

## Features

- Four totally separate receivers per package
- Programmable threshold
- Built-in input threshold hysteresis
- "Fail safe" operating mode
- Inputs withstand $\pm 30 \mathrm{~V}$


## Schematic and Connection Diagrams




Top View
Order Number DS1489J, DS1489AJ, DS1489M, DS1489AM, DS1489N or DS1489AN See NS Package Number J14A, M14A or N14A

AC Test Circuit and Voltage Waveforms



Absolute Maximum Ratings (Note 1)
Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.
Power Supply Voltage
Input Voltage Range $\pm 30 \mathrm{~V}$
Output Load Current 20 mA
Power Dissipation (Note 2)
Operating Temperature Range
Storage Temperature Range

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
Molded DIP Package

1308 mW 1207 mW
SO Package
1042 mW
Lead Temperature (Soldering, 4 sec .)
$260^{\circ} \mathrm{C}$
${ }^{*}$ Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate SO package $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics (Notes 2, 3 and 4)

DS1489/DS1489A: The following apply for $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 1 \%, 0^{\circ} \mathrm{C} \leq T_{A} \leq+75^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Input High Threshold Voltage | $\begin{aligned} & \text { VOUT } \leq 0.45 \mathrm{~V}, \\ & \text { lout }=10 \mathrm{~mA} \end{aligned}$ | DS1489 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 1.0 | 1.25 | 1.5 | V |
|  |  |  |  |  | 0.9 |  | 1.6 | V |
|  |  |  | DS1489A | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 1.75 | 2.00 | 2.25 | V |
|  |  |  |  |  | 1.55 |  | 2.40 | V |
| $V_{T L}$ | Input Low Threshold Voltage | $\begin{aligned} & V_{\text {OUT }} \geq 2.5 \mathrm{~V} \\ & \text { lout }=-0.5 \mathrm{~mA} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0.75 | 1.00 | 1.25 | V |
|  |  |  |  |  | 0.65 |  | 1.35 | V |
| IN | Input Current | $\mathrm{V}_{\text {IN }}=+25 \mathrm{~V}$ |  |  | +3.6 | +5.6 | +8.3 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=-25 \mathrm{~V}$ |  |  | -3.6 | -5.6 | -8.3 | mA |
|  |  | $V_{\text {IN }}=+3 V$ |  |  | +0.43 | +0.53 |  | mA |
|  |  | $V_{\text {IN }}=-3 V$ |  |  | -0.43 | -0.53 |  | mA |
| V OH | Output High Voltage | lout $=-0.5 \mathrm{~mA}$ | $\mathrm{V}_{\text {IN }}=0.75 \mathrm{~V}$ |  | 2.6 | 3.8 | 5.0 | V |
|  |  |  | Input = Open |  | 2.6 | 3.8 | 5.0 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{IN}}=3.0 \mathrm{~V}, \mathrm{l}$ OUT $=10 \mathrm{~mA}$ |  |  |  | 0.33 | 0.45 | V |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\text {IN }}=0.75 \mathrm{~V}$ |  |  |  | -3.0 |  | mA |
| ICC | Supply Current | $V_{I N}=5.0 \mathrm{~V}$ |  |  |  | 14 | 26 | mA |
| $\mathrm{Pd}_{\text {d }}$ | Power Dissipation | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  |  |  | 70 | 130 | mW |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {pd1 }}$ | Input to Output "High" <br> Propagation Delay | $\mathrm{R}_{\mathrm{L}}=3.9 \mathrm{k}$, (Figure 1) (AC Test Circuit) |  | 28 | 85 | ns |
| $\mathrm{t}_{\mathrm{pd0}}$ | Input to Output "Low" <br> Propagation Delay | $\mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 1) (AC Test Circuit) |  | 20 | 50 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Output Rise Time | $\mathrm{R}_{\mathrm{L}}=3.9 \mathrm{k}$, (Figure 1) (AC Test Circuit) |  | 110 | 175 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time | $\mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 1)(AC Test Circuit) |  | 9 | 20 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min / \max$ limits apply across the $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ temperature range for the DS1489 and DS1489A.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: These specifications apply for response control pin $=$ open.

## Typical Applications

RS-232C Data Transmission


TL/F/5777-5
*Optional for noise filtering.
MOS to TTL/LS Translator


TL/F/5777-6
Typical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unloss otherwise noted


FIGURE 1. Input Current

$V_{b}$, infut VOLTAGE (Vdc)
TL/F/5777-8
FIGURE 2. DS1489 Input Threshold Voltage AdJustment

Typical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted (Continued)


TL/F/5777-9
FIGURE 3. DS1489A Input Threshold Voltage Adjustment


TL/F/5777-10
FIGURE 4. Input Threshold Voltage vs Temperature


FIGURE 5. Input Threshold vs Power Supply Voltage

## DS26LS31C/DS26LS31M Quad High Speed Differential Line Driver

## General Description

The DS26LS31 is a quad differential line driver designed for digital data transmission over balanced lines. The DS26LS31 meets all the requirements of EIA Standard RS-422 and Federal Standard 1020. It is designed to provide unipolar differential drive to twisted-pair or parallel-wire transmission lines.
The circuit provides an enable and disable function common to all four drivers. The DS26LS31 features TRI-STATE* outputs and logically ANDed complementary outputs. The inputs are all LS compatible and are all one unit load.
The DS26LS31 features a power up/down protection circuit which keeps the output in a high impedance (TRI-STATE) state the outputs during power up or down preventing erroneous glitches on the transmission lines.

## Features

■ Output skew-2.0 ns typical

- Input to output delay-10 ns

■ Operation from single 5 V supply

- 16-pin hermetic and molded DIP package
- Outputs won't load line when $\mathrm{V}_{\mathrm{CC}}=0$
- Four line drivers in one package for maximum package density
- Output short-circuit protection
- Complementary outputs
- Meets the requirements of EIA Standard RS-422
- Pin compatible with AM26LS31
- Available in military and commercial temperature range
- Glitch free power up/down


## Logic and Connection Diagrams




Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

```
Supply Voltage
                7V
Input Voltage
Output Voltage 5V
Output Voltage (Power OFF)
Maximum Power Dissipation* at 25*
    Cavity Package
    1509 mW
    Molded DIP Package }1476\textrm{mW
    SO Package }1051\textrm{mW
*Derate cavity package \(10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\); derate molded DIP package \(11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\); derate SO package \(8.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\).
```

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\text {CC }}$ |  |  |  |
| DS26LS31M | 4.5 | 5.5 | V |
| DS26LS31 | 4.75 | 5.25 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS26LS31M | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS26LS31 | 0 | + 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-20 \mathrm{~mA}$ | 2.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{IOL}=20 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  |  | 0.8 | V |
| IIL | Input Low Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  | -40 | -200 | $\mu \mathrm{A}$ |
| ${ }_{1 / 4}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| 1 | Input Reverse Current | $\mathrm{V}_{\mathrm{IN}}=7 \mathrm{~V}$ |  |  | 0.1 | mA |
| 10 | TRI-STATE Output Current | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -20 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  | -1.5 | V |
| ISC | Output Short-Circuit Current |  | -30 |  | -150 | mA |
| $I_{\text {cc }}$ | Power Supply Current | All Outputs Disabled or Active |  | 35 | 60 | mA |

Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Input to Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 10 | 15 | ns |
| $t_{\text {PHL }}$ | Input to Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 10 | 15 | ns |
| Skew | Output to Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 2.0 | 6.0 | ns |
| $\mathrm{t}_{\mathrm{LZ}}$ | Enable to Output | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{S} 2$ Open |  | 15 | 35 | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Enable to Output | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{S} 1$ Open |  | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Enable to Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{S} 2$ Open |  | 20 | 30 | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Enable to Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{S} 1$ Open |  | 20 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS726LS31M and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS26LS31. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.

## AC Test Circuit and Switching Time Waveforms



## Note: S1 and S2 of load circuit are closed except where shown. <br> TL/F/5778-3

FIGURE 1. AC Test Clrcuit

$f=1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}} \leq 15 \mathrm{~ns}, \mathrm{t}_{\mathrm{i}} \leq 6 \mathrm{~ns}$
FIGURE 2. Propagation Delays


TL/F/5778-5

$$
f=1 \mathrm{MHz}, \mathrm{t}_{\mathrm{r}} \leq 15 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 6 \mathrm{~ns}
$$

FIGURE 3. Enable and Disable Times

## Typical Applications



## DS26C31C CMOS Quad TRI-STATE® Differential Line Driver

## General Description

The DS26C31 is a quad differential line driver designed for digital data transmission over balanced lines. The DS26C31 meets all the requirements of EIA standard RS-422 while retaining the low power characteristics of CMOS. This enables the construction of serial and terminal interfaces while maintaining minimal power consumption.
The DS26C31 accepts TTL or CMOS input levels and translates these to RS-422 output levels. This part uses special output circuitry that enables the individual drivers to power down without loading down the bus. The DS26C31 also includes special power up and down circuitry which will TRISTATE the outputs during power up or down, preventing spurious glitches on its outputs. This device has enable and
disable circuitry common to all four drivers. The DS26C31 is pin compatible to the AM26LS31 and the DS26LS31.
All inputs are protected against damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- TTL input compatible
- Typical propagation delays: 10 ns
- Typical output skew: 0.5 ns
- Outputs won't load line when $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$
- Meets the requirements of EIA standard RS-422
- Operation from single 5 V supply
- TRI-STATE outputs for connection to system buses
- Low quiescent current


## Logic and Connection Diagrams



## Truth Table

| Active High <br> Enable | Active Low <br> Enable | Input | Non-Inverting <br> Output | Inverting <br> Output |
| :---: | :---: | :---: | :---: | :---: |
| L | H | X | Z | Z |
| All other <br> combinations of <br> enable inputs | L | L | H |  |
|  | H | H | L |  |

$\mathrm{L}=$ Low logic state
$H=$ High logic state
$X=$ Irrelevant
$Z=$ TRI-STATE (high impedance)

Absolute Maximum Ratings (Notes 18 2)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
-0.5 to 7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
DC Output Voltage ( $\mathrm{V}_{\mathrm{OUT}}$ )
-0.5 to $V_{C C}+0.5 \mathrm{~V}$
Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ )
DC Output Current, per pin (lout)
DC V ${ }_{\text {Cc }}$ or GND Current, per pin (Icc)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3) 500 mW
Lead Temperature ( $T_{L}$ ) (Soldering, 4 sec.) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 4.75 | 5.25 | V |
| DC Input or Output Voltage |  |  |  |
| $\quad\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | 0 | $V_{\text {CC }}$ | V |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right)$ |  | 500 | ns |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (unless otherwise specified) (Note 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, \\ & I_{\text {OUT }}=-20 \mathrm{~mA} \end{aligned}$ |  | 2.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{LL}} \\ & \mathrm{I}_{\text {OUT }}=20 \mathrm{~mA} \end{aligned}$ |  |  |  | 0.5 | V |
| $V_{T}$ | Differential Output Voltage | $R_{L}=100 \Omega$(Note 5) |  | 2.0 |  |  | V |
| $\left\|V_{T}\right\|-\left\|\overline{V_{T}}\right\|$ | Difference In Differential Output | $A_{L}=100 \Omega$(Note 5) |  |  |  | 0.4 | V |
| Vos | Common Mode Output Voltage | $R_{L}=100 \Omega$ <br> (Note 5) |  |  |  | 3.0 | V |
| $\left\|v_{O S}-\overline{v_{O S}}\right\|$ | Difference In Common Mode Output | $R_{L}=100 \Omega$(Note 5) |  |  |  | 0.4 | V |
| IN | Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}, G N D, \mathrm{~V}_{\text {IH }}$, or $\mathrm{V}_{\text {IL }}$ |  |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Quiescent Supply Current | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\mathrm{IN}}=V_{\mathrm{CC}} \text { or GND } \\ & \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V} \text { or } 0.5 \mathrm{~V}(\text { Note } 6) \end{aligned}$ |  |  | $\begin{gathered} 200 \\ 0.8 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| loz | TRI-STATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D \\ & \text { ENABLE }=V_{I L} \\ & \hline \text { ENABLE }=V_{I H} \\ & \hline \end{aligned}$ |  |  | $\pm 0.5$ | $\pm 0.5$ | $\mu \mathrm{A}$ |
| ISC | Output Short Circuit Current | $\begin{aligned} & V_{\mathbb{N}}=V_{C c} \text { or GND } \\ & \text { (Note 7) } \end{aligned}$ |  | -30 |  | -150 | mA |
| loff | Output Leakage Current | $\mathrm{V}_{\mathrm{CC}}=0$ | $\mathrm{V}_{\text {OUT }}=6 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  | Power Off |  | $\mathrm{V}_{\text {OUT }}=-0.25 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive, all currents out of device pins are negative.
Note 3: Power Dissipation temperature derating-plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

$$
\text { ceramic " } \mathrm{J} \text { " package: }-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C} \text { from } 100^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} .
$$

Note 4: Unless otherwise specified, min/max limits apply across the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 5: See EIA Specification RS-422 for exact test conditions.
Note 6: Measured per input. All other inputs at $V_{C C}$ or GND.
Note 7: Only one output at a time should be shorted.

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Figures 1, 2, 3 and 4) (Note 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}{ }_{\text {t }}$ PHL | Propagation Delay Input to Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 8 |  | ns |
| Skew | (Note 8) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 0.5 |  | ns |
| ${ }_{\text {t }}^{\text {LH, }}$, tTHL | Differential Output Rise And Fall Times | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4 |  | ns |
| tPZH | Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 1 \text { Open } \end{aligned}$ |  | 18 |  | ns |
| $t_{\text {PZL }}$ | Output Enable Time | $C_{L}=50 \mathrm{pF}$ <br> S2 Open |  | 19 |  | ns |
| tPHZ | Output Disable Time (Note 9) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ <br> S1 Open |  | 9 |  | ns |
| $t_{\text {PLZ }}$ | Output Disable Time (Note 9) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 2 \text { Open } \end{aligned}$ |  | 9 |  | ns |
| CPD | Power Dissipation Capacitance (Note 10) |  |  | 100 |  | pF |
| $\mathrm{C}_{1 \mathrm{~N}}$ | Input Capacitance |  |  | 10 |  | pF |

Note 8: Skew is defined as the difference in propagation delays between complementary outputs at the $50 \%$ point.
Note 9: Output disable time is the delay from ENABLE or ENABLE being switched to the output transistors turning off. The actual disable times are less than indicated due to the delay added by the RC time constant of the load. The added delay is typically 1 ns for tplz and 0.6 ns for tphz.
Note 10: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+$ lec.

## AC Test Circuit and Switching Time Waveforms



TL/F/8574-3
Note: S1 and S2 of load circuit are closed except where shown.
FIGURE 1. AC Test Circuit


FIGURE 2. Propagation Delays


FIGURE 3. Enable and Disable Times

## AC Test Circuit and Switching Time Waveforms (Continued)




TL/F/8574-6
Input pulse; $\mathbf{f}=\mathbf{1 M H z}, \mathbf{5 0 \%} ; \mathrm{t}_{\mathbf{r}}=\mathbf{f} \mathbf{f} \boldsymbol{6} \mathbf{6 n s}$.
FIGURE 4. Differential Rise and Fall Times

## Typical Applications



## DS26LS32C/DS26LS32M/DS26LS32AC/DS26LS33C/ DS26LS33M/DS26LS33AC Quad Differential Line Receivers

## General Description

The DS26LS32 and DS26LS32A are quad differential line receivers designed to meet the RS-422, RS-423 and Federal Standards 1020 and 1030 for balanced and unbalanced digital data transmission.
The DS26LS32 and DS26LS32A have an input sensitivity of 200 mV over the input voltage range of $\pm 7 \mathrm{~V}$ and the DS26LS33 and DS26LS33A have an input sensitivity of 500 mV over the input voltage range of $\pm 15 \% \mathrm{~V}$.
Both the DS26LS32A and DS26LS33A differ in function from the popular DS26LS32 and DS26LS33 in that input fail-safe circuitry is provided for each receiver, which causes the outputs to go to a logic " 1 " state when the inputs are open.
Each version provides an enable and disable function common to all four receivers and features TRI-STATE ${ }^{\circledR}$ outputs with 8 mA sink capability. Constructed using low power Schottky processing, these devices are available over the full military and commerical operating temperature ranges.

## Features

- High differential or common-mode input voltage ranges of $\pm 7 \mathrm{~V}$ on the DS26LS32 and DS26LS32A and $\pm 15 \mathrm{~V}$ on the DS26LS33 and DS26LS33A
- $\pm 0.2 \mathrm{~V}$ sensitivity over the input voltage range on the DS26LS32 and DS26LS32A, $\pm 0.5 \mathrm{~V}$ sensitivity on the DS26LS33 and DS26LS33A
- Input fail-safe circuitry on the DS26LS32A and DS26LS33A
- DS26LS32 and DS26LS32A meet all requirements of RS-422 and RS-423
- 6 k minimum input impedance
- 100 mV input hysteresis on the DS26LS32 and DS26LS32A, 200 mV on the DS26LS33 and DS26LS33A
- Operation from a single 5 V supply
- TRI-STATE drive, with choice of complementary output enables for receiving directly onto a data bus
- Pin replacement for Advanced Micro Devices AM26LS32


## Logic Diagram



TL/F/5255-1

## Connection Diagram



## Truth Table

| ENABLE | ENABLE | Input | Output |
| :---: | :---: | :---: | :---: |
| 1 | 1 | X | Hi Z |
| See <br> Note Below | $\mathrm{V}_{\mathrm{ID}} \geq \mathrm{V}_{\mathrm{TH}}(\mathrm{Max})$ | 1 |  |
|  | $\mathrm{~V}_{\mathrm{ID}} \leq \mathrm{V}_{\mathrm{TH}}(\mathrm{Min})$ | 0 |  |
|  | Open | $1^{*}$ |  |

HI-Z $=$ TRI-STATE
*DS26LS32A and DS26LS33A only
Note: Input conditions may be any combination not defined for ENABLE and ENABLE.

> Order Number DS26LS32MJ, DS26LS32CJ, DS26LS32CM, DS26LS32CN, DS26LS32ACJ, DS26LS32ACN, DS26LS32ACM, DS26LS33MJ, DS26LS33CJ, DS26LS33CN, DS26LS33ACJ or DS26LS33ACN
> See NS Package Number J16A, M16A or N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage
Common-Mode Range $\pm 25 \mathrm{~V}$
Differential Input Voltage $\pm 25 \mathrm{~V}$
Enable Voltage
Output Sink Current
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

| Cavity Package | 1433 mW |
| :--- | :--- |
| Molded Dip Package | 1362 mW |
| SO Package DS26LS32 | 1002 mW |
| DS26LS232A | 1051 mW |

*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathbf{2 5}^{\circ} \mathrm{C}$.
Derate SO Package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for DS26LS32
$8.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for DS26LS32A

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+165^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

| Supply Voltage, (VCC) | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DS26LS32M, DS26LS33M <br> (MIL) | 4.5 | 5.5 | V |
| DS26LS32C, DS26LS33C <br> DS26LS32AC, DS26LS33AC | 4.75 | 5.25 | V |
| (COML) |  |  |  |
| Temperature, (TA) |  |  |  |
| DS26LS32M, DS26LS33M <br> (MIL) | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS26LS32C, DS26LS33C <br> DS26LS32AC, DS26LS33AC | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| (COML) |  |  |  |

Electrical Characteristics over the operating temperature range unless otherwise speciified (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Differential Input Voltage | $\begin{aligned} & V_{\text {OUT }}=V_{O H} \\ & \text { or } V_{\text {OL }} \end{aligned}$ | DS26LS32, DS26LS32A, $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ |  | -0.2 | $\pm 0.07$ | 0.2 | V |
|  |  |  | DS26LS33, DS26LS33A, $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}}+15 \mathrm{~V}$ |  | -0.5 | $\pm 0.14$ | 0.5 | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+15 \mathrm{~V}$ (One Input AC GND) |  |  | 6.0 | 8.5 |  | k $\Omega$ |
| IIN | Input Current (Under Test) | $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}$, Other Input $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+15 \mathrm{~V}$ |  |  |  |  | 2.3 | mA |
|  |  | $\mathrm{V}_{\mathrm{IN}}=-15 \mathrm{~V}$, Other Input $-15 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq+15 \mathrm{~V}$ |  |  |  |  | $-2.8$ | mA |
| V OH | Output High Voltage | $\begin{aligned} & V_{C C}=M I N, \Delta V_{I N}=1 \mathrm{~V}, \\ & V_{E N A B L E}=0.8 V, I_{O H}=-440 \mu \mathrm{~A} \end{aligned}$ |  | Commercial | 2.7 | 4.2 |  | V |
|  |  |  |  | Military | 2.5 | 4.2 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\begin{aligned} & V_{C C}=\operatorname{Min}, \Delta V_{I N}=-1 V \\ & V_{\overline{E N A B L E}}=0.8 \mathrm{~V} \end{aligned}$ |  | $\mathrm{OLL}=4 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  |  |  | $\mathrm{IOL}^{2}=8 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\text {IL }}$ | Enable Low Voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Enable High Voltage |  |  |  | 2.0 |  |  | V |
| $V_{1}$ | Enable Clamp Voltage | $V_{C C}=\operatorname{Min}, \mathrm{l}_{\mathbb{N}}=-18 \mathrm{~mA}$ |  |  |  |  | -1.5 | V |
| 10 | OFF-State (High Impedance) Output Current | $V_{C C}=\operatorname{Max}$ |  | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  |  | -20 | $\mu \mathrm{A}$ |
| IIL | Enable Low Current | $V_{\text {IN }}=0.4 \mathrm{~V}$ |  |  |  |  | -0.36 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Enable High Current | $V_{1 N}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | $V_{O}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}, \Delta \mathrm{V}_{\text {IN }}=1 \mathrm{~V}$ |  |  | -15 |  | -85 | mA |
| Icc | Power Supply Current | $V_{C C}=\operatorname{Max}, \text { All } V_{I N}=G N D$ <br> Outputs Disabled |  | DS26LS32, DS26LS32A |  | 52 | 70 | mA |
|  |  |  |  | DS26LS33, DS26LS33A |  | 57 | 80 | mA |
| 1 | Input High Current | $\mathrm{V}_{\mathbb{N}}=5.5 \mathrm{~V}$ |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {HYST }}$ | Input Hysteresis | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \end{aligned}$ |  | DS26LS32, DS26S32A |  | 100 |  | mV |
|  |  |  |  | DS26LS33, DS26LS33A |  | 200 |  | mV |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive, all currents out of device pins are shown as negative, all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classitied on absolute value basis.
Note 3: All typical values are $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 4: Only one output at a time should be shorted.

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | DS26LS32/DS26LS33 |  |  | DS26LS32A/DS26LS33A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Input to Output | $C_{L}=15 \mathrm{pF}$ |  | $\begin{aligned} & 17 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ |  | $\begin{array}{r} 23 \\ 23 \\ \hline \end{array}$ | $\begin{aligned} & 35 \\ & 35 \\ & \hline \end{aligned}$ | ns <br> ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{LZ}} \\ & \mathrm{t}_{\mathrm{HZ}} \end{aligned}$ | ENABLE to Output | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |  | $\begin{aligned} & 20 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 22 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{array}{r} 22 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ZL}} \\ & \mathrm{t}_{\mathrm{ZH}} \end{aligned}$ | ENABLE to Output | $C_{L}=15 \mathrm{pF}$ |  | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ |  | $\begin{aligned} & 14 \\ & 15 \end{aligned}$ | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ | ns <br> ns |

AC Test Circuit and Switching Time Waveforms
Load Test Circuit for TRI-STATE Outputs


TL/F/5255-3
Propagation Delay (Notes 1 and 3)


Note 1: Diagram shown for ENABLE low.
Note 2: S1 and S2 of load circuit are closed
except where shown.
Note 3: Pulse generator for all pulses: Rate $\leq 1.0$
$\mathrm{MHz} ; \mathrm{Z}_{\mathrm{O}}=50 \Omega ; \mathrm{t}_{\mathrm{f}} \leq 15 \mathrm{~ns} ; \mathrm{t}_{\mathrm{f}} \leq 6.0 \mathrm{~ns}$.

## Typical Applications



Single Wire with Common Ground Unbalanced Systems, RS-423


TL/F/5255-6

TL/F/5255-7

National
PRELIMINARY
Semiconductor Corporation

## DS26C32C Quad Differential Line Receiver

## General Description

The DS26C32 is a quad differential line receiver designed to meet the RS-422, RS-423, and Federal Standards 1020 and 1030 for balanced and unbalanced digital data transmission, while retaining the low power characteristics of CMOS.
The DS26C32 has an input sensitivity of 200 mV over the common mode input voltage range of $\pm 7 \mathrm{~V}$. Each receiver is also equipped with input fail-safe circuitry, which causes the output to go to a logic " 1 " state when the inputs are open. The DS26C32 provides an enable and disable function common to all four receivers, and features TRI-STATE ${ }^{\circledR}$ outputs with 6 mA source and sink capability. This product is pin compatible with the DS26LS32A and the AM26LS32.

## Features

- Low power CMOS design
- $\pm 0.2 \mathrm{~V}$ sensitivity over the entire common mode range
- Typical propagation delays: 15 ns
- Typical input hysteresis: 50 mV
- Input fail-safe circuitry
- Inputs won't load line when $V_{C C}=O V$
- Meets the requirements of EIA standard RS-422
- TRI-STATE outputs for connection to system buses


## Logic Diagram



TL/F/8674-1

## Connection Diagram



Truth Table

| ENABLE | ENABLE | Input | Output |
| :---: | :---: | :---: | :---: |
| 0 | 1 | X | $\mathrm{Hi}-\mathrm{Z}$ |
| See <br> Note Below | $\mathrm{V}_{\mathrm{ID}} \geq \mathrm{V}_{\mathrm{TH}}(\mathrm{Max})$ | 1 |  |
|  | $\mathrm{~V}_{\mathrm{ID}} \leq \mathrm{V}_{\mathrm{TH}}(\mathrm{Min})$ | 0 |  |
|  | Open | 1 |  |

Hi-Z $=$ TRI-STATE
Note: Input conditions may be any combination not defined for ENABLE and ENABLE.


## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.75 | 5.25 | V |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Enable Input Rise or Fall Times |  | 500 | ns |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (unless otherwise specified) (Note 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Minimum Differential Input Voltage | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{OH}}$ or $\mathrm{V}_{\mathrm{OL}}$ | -0.2 |  | +0.2 | V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance | $-15 \mathrm{~V}<\mathrm{V}_{\mathrm{CM}}<+15 \mathrm{~V}$ <br> (One Input AC GND) |  | 10 |  | k $\Omega$ |
| IN | Input Current (Under Test) | $\mathrm{V}_{\text {IN }}=+10 \mathrm{~V}$, Other Input = GND |  | -1.1 |  | mA |
|  |  | $\mathrm{V}_{\mathrm{IN}}=-10 \mathrm{~V}$, Other Input = GND |  | +1.6 |  | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{C C}=\mathrm{Min}, \mathrm{~V}_{\mathrm{DIFF}}=+i V \\ & \mathrm{I}_{\mathrm{OUT}}=-6.0 \mathrm{~mA} \end{aligned}$ | 3.84 | 4.2 |  | V |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{C C}=M a x, V_{\text {DIFF }}=+1 V \\ & I_{\text {OUT }}=6.0 \mathrm{~mA} \end{aligned}$ |  | 0.2 | 0.33 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum Enable High Input Level Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Enable Low Input Level Voltage |  |  |  | 0.8 | V |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{C C} \text { or } G N D, \\ & \text { ENABLE }=V_{I L}, \\ & \text { ENABLE }=V_{I H} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| 1 | Maximum Enable Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Isc | Output Short Circuit Current | $\begin{aligned} & V_{C C}=M a x, \\ & V_{\text {DIFF }}=+1 V \end{aligned}$ |  | 65 |  | mA |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x, \\ & V_{\text {DIFF }}=+1 V \end{aligned}$ |  | 12 |  | mA |
| $\mathrm{V}_{\text {HYST }}$ | Input Hysteresis |  |  | 50 |  | mV |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (Note 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{tPLH}_{1} \\ & \mathrm{t}_{\mathrm{P} P \mathrm{~L}_{1}} \end{aligned}$ | Propagation Delay Input to Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 |  | ns |
| $\begin{aligned} & \text { tPLZ, } \\ & \mathrm{t}_{\mathrm{PHZ}} \end{aligned}$ | Propagation Delay ENABLE to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1000 \Omega \\ & \mathrm{~V}_{\text {DIFF }}=2.5 \mathrm{~V} \end{aligned}$ |  | 12 |  | ns |
| $\begin{aligned} & \text { tpzL, } \\ & \text { tpZH } \end{aligned}$ | Propagation Delay ENABLE to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1000 \Omega \\ & \mathrm{~V}_{\mathrm{DIFF}}=2.5 \mathrm{~V} \end{aligned}$ |  | 14 |  | ns |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified, all voltages are referenced to ground.
Note 3: Unless otherwise specified, Min/Max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## Test and Switching Waveforms

Propagation Delay


Test Circuit for TRI-STATE Output Tests


TL/F/8674-4
$C_{L}$ includes load and test jig capacitance.
$S 1=V_{C C}$ for $t_{P Z L}$, and $t_{P L Z}$ measurements.
$\mathrm{S} 1=\mathrm{G}$ nd for $\mathrm{t}_{\mathrm{PZH}}$ and $\mathrm{t}_{\mathrm{PHZ}}$ measurements.


TL/F/8674-5

National Semiconductor Corporation

## DS3486 Quad RS-422, RS-423 Line Receiver

## General Description

National's quad RS-422, RS-423 receiver features four independent receiver chains which comply with EIA Standards for the electrical charactersitics of balanced/unbalanced voltage digital interface circuits. Receiver outputs are 74LS compatible, TRI-STATE structures which are forced to a high impedance state when the appropriate output control pin reaches a logic zero condition. A PNP device buffers each output control pin to assure minimum loading for either logic one or logic zero inputs. In addition, each receiver chain has internal hysteresis circuitry to improve noise margin and discourage output instability for slowly changing input waveforms.

## Features

- Four independent receiver chains
- TRI-STATE outputs
- High impedance output control inputs (PIA compatible)
- Internal hysteresis $\mathbf{- 1 4 0 \mathrm { mV }}$ (typ)
- Fast propagation times -18 ns (typ)
- TTL compatible
- Single 5V supply voltage
- Pin compatible and interchangeable with MC3486


## Block and Connection Diagrams



TL/F/5779-1


TL/F/5779-2
Top View
Order Number DS3486J, DS3486M or DS3486N
See NS Package Number J16A, M16A or N16A

| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document. |  |
| Power Supply Voltage, VCC | 8 V |
| Input Common-Mode Voltage, VICM | $\pm 25 \mathrm{~V}$ |
| Input Differential Voltage, VID | $\pm 25 \mathrm{~V}$ |
| TRI-STATE Control Input Voltage, $\mathrm{V}_{1}$ | 8 V |
| Output Sink Current, Io | 50 mA |
| Storage Temperature, TSTG | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433mW |
| Molded Dip Package | 1362 mW |
| SO Package | 1002 mW |

-Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate Dip molded package $10.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. Derate SO package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Power Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Operating Temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Input Common-Mode Voltage | -7.0 | 7.0 | V |
| Range, $\mathrm{V}_{\mathrm{ICR}}$ |  |  |  |

## Electrical Characteristics

(Unless otherwise noted, minimum and maximum limits apply over recommended temperature and power supply voltage ranges. Typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{I C}=0 \mathrm{~V}$. See Note 2.)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Voltage-High Logic State (TRI-STATE Control) |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage-Low Logic State (TRI-STATE Control) |  |  |  | 0.8 | V |
| $V_{T H(D)}$ | Differential Input Threshold Voltage | $\begin{aligned} & -7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IC}} \leq 7 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}} \text { TRI-STATE }=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{O}}=-0.4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OH}} \geq 2.7 \mathrm{~V} \end{aligned}$ |  | 0.070 | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{O}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}} \geq 0.5 \mathrm{~V}$ |  | 0.070 | -0.2 | V |
| 1 IB (D) | Input Bias Current | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ or 5.25 V , Other Inputs at 0 V |  |  |  |  |
|  |  | $V_{1}=-10 \mathrm{~V}$ |  |  | $-3.25$ | mA |
|  |  | $V_{1}=-3 \mathrm{~V}$ |  |  | -1.50 | mA |
|  |  | $V_{1}=3 \mathrm{~V}$ |  |  | 1.50 | mA |
|  |  | $V_{1}=10 \mathrm{~V}$ |  |  | 3.25 | mA |
|  | Input Balance | $\begin{aligned} & -7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IC}} \leq 7 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}(3 \mathrm{C})}=2 \mathrm{~V}, \\ & (\text { Note } 4) \end{aligned}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{O}}=-0.4 \mathrm{~mA}, \mathrm{~V}_{\text {ID }}=0.4 \mathrm{~V}$ | 2.7 |  |  | V |
|  | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{0}=8 \mathrm{~mA}, \mathrm{~V}_{\text {ID }}=-0.4 \mathrm{~V}$ |  |  | 0.5 | V |
| loz | Output TRI-STATE Leakage Current | $\mathrm{V}_{\mathrm{I}(\mathrm{D})}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.5 \mathrm{~V}$ |  |  | -40 | $\mu \mathrm{A}$ |
|  |  | $V_{1(D)}=-3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| los | Output Short-Circuit Current | $\begin{aligned} & V_{1(D)}=3 \mathrm{~V}, \mathrm{~V}_{1 H} \text { TRI-STATE }=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V},(\text { Note } 3) \end{aligned}$ | -15 |  | $-100$ | mA |
| I/L | Input Current-Low Logic State (TRI-STATE Control) | $\mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input Current-High Logic State (TRI-STATE Control) | $\mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IL}}=5.25 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{\text {IC }}$ | Input Clamp Diode Voltage (TRI-STATE Control) | $\mathrm{I}_{\mathrm{N}}=-10 \mathrm{~mA}$ |  |  | -1.5 | V |
| Icc | Power Supply Current | All Inputs $\mathrm{V}_{\text {IL }}=0 \mathrm{~V}$ |  |  | 85 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive, out of device pins are negative. All voltages referenced to ground unless otherwise noted.
Note 3: Only one output at a time should be shorted.
Note 4: Refer to EIA RS-422/3 for exact conditions.

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL( }}$ ( ) | Propagation Delay Time-Differential Inputs to Output Output High to Low |  | 19 | 35 | ns |
| $t_{\text {PLH( }}$ ( ) | Output Low to High |  | 19 | 30 | ns |
| tplz | TRI-STATE Control to Output Output Low to TRI-STATE |  | 23 | 35 | ns |
| tphz | Output High to TRI-STATE |  | 25 | 35 | ns |
| tpZH | Output TRI-STATE to High |  | 18 | 30 | ns |
| $t_{\text {PZL }}$ | Output TRI-STATE to Low |  | 20 | 30 | ns |

## AC Test Circuits and Switching Time Waveforms



TL/F/5779-3


TL/F/5779-4
Input pulse characteristics:
$t_{\mathrm{TLH}}=\mathrm{t}_{\mathrm{THL}}=6 \mathrm{~ns}(10 \%$ to $90 \%)$
PRR $=1 \mathrm{MHz}, 50 \%$ duty cycle
FIGURE 1. Propagation Delay Differential Input to Output

AC Test and Switching Time Waveforms (Continued)

TL/F/5779-5




FIGURE 2. Propagation Delay TRI-STATE Control Input to Output

## DS34C86 Quad CMOS Differential Line Receiver

## General Description

The DS34C86 is a quad differential line receiver designed to meet the RS-422, RS-423, and Federal Standards 1020 and 1030 for balanced and unbalanced digital data transmission, while retaining the low power characteristics of CMOS. The DS34C86 has an input sensitivity of 200 mV over the common mode input voltage range of $\pm 7 \mathrm{~V}$. Hysteresis is provided to improve noise margin and discourage output instability for slowly changing input waveforms.
Separate enable pins allow independent control of receiver pairs. The TRI-STATE® outputs have 6 mA source and sink capability. The DS34C86 is pin compatible with the DS3486.

## Features

- Low power CMOS design
$\pm 0.2 \mathrm{~V}$ sensitivity over the entire common mode range
- Typical propagation delays: 15 ns
- Typical input hysteresis: 50 mV
- Inputs won't load line when $V_{C C}=O V$
- Meets the requirements of EIA standard RS-422
- TRI-STATE outputs for connection to system buses


## Logic Diagram



TL/F/8699-1

## Connection Diagram

## Dual-In-Line Package

Order Number DS34C86J, DS34C86M, and DS34C86N
See NS Package Number J16A, M16A and N16A

| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Specifications for Military/Aerospace products are not |  |
| contained in this datasheet. Refer to the associated |  |
| rellability electrical test specificatlons document. |  |
| Supply Voltage (VCC) | 7 V |
| Common Mode Range (VCM) | $\pm 14 \mathrm{~V}$ |
| Differential Input Voltage (VDIFF) | $\pm 14 \mathrm{~V}$ |
| Enable Input Voltage (VIN) | 7 V |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 sec$)$ | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.75 | 5.25 | V |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Enable Input Rise or Fall Times |  | 500 | ns |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (unless otherwise specified) (Note 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Minimum Differential Input Voltage | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OH }}$ or $\mathrm{V}_{\mathrm{OL}}$ | -0.2 |  | +0.2 | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $-7 V<V_{C M}<+7 V$ <br> (One Input AC GND) |  | 10 |  | $k \Omega$ |
| IN | Input Current (Under Test) | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=+10 \mathrm{~V}, \text { Other Input }=\mathrm{GND} \\ & \mathrm{~V}_{\mathbb{I N}}=-10 \mathrm{~V}, \text { Other Input }=\mathrm{GND} \end{aligned}$ |  | $\begin{array}{r} +1.1 \\ -1.6 \end{array}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{V}_{(\mathrm{DIFF})}=+1 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OUT}}=-6.0 \mathrm{~mA} \end{aligned}$ | 3.84 | 4.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{(\mathrm{DIFF})}=+1 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OUT}}=6.0 \mathrm{~mA} \end{aligned}$ |  | 0.2 | 0.33 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum Enable High Input Level Voltage |  | 2.0 |  |  | V |
| $V_{\text {IL }}$ | Maximum Enable Low Input Level Voltage |  |  |  | 0.8 | V |
| loz | Maximum TRI-STATE Output Leakage Current | $V_{\text {OUT }}=V_{C C}$ or GND, <br> TRI-STATE Control $=V_{\text {IL }}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| 1 | Maximum Enable Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Isc | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{(\mathrm{DIFF})}=+1 \mathrm{~V}$ |  | 65 |  | mA |
| Icc | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max},. \mathrm{~V}_{\text {(DIFF) }}=+1 \mathrm{~V}$ |  | 12 |  | mA |
| $\mathrm{V}_{\text {HYST }}$ | Input Hysteresis |  |  | 50 |  | mV |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (unless otherwise specified) (Note 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propragation Delay Input to Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 |  | ns |
| $\begin{aligned} & t_{P L Z} \\ & t_{P H Z} \end{aligned}$ | Propagation Delay TRI-STATE Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{\mathrm{L}}=1000 \Omega \\ & V_{\text {DIFF }}=2.5 \mathrm{~V} \end{aligned}$ |  | 12 |  | ns |
| $t_{\text {PZL, }}$ <br> $t_{\text {PZH }}$ | Propagation Delay TRI-STATE Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{\mathrm{L}}=1000 \Omega \\ & V_{\text {DIFF }}=2.5 \mathrm{~V} \end{aligned}$ |  | 14 |  | ns |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified, all voltages are referenced to ground.
Note 3: Unless otherwise specified, Min/Max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.
All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.


TRI-STATE Output Enable and Disable Waveforms


TL/F/8699-5


National
Semiconductor

## DS3587/DS3487 Quad TRI-STATE ${ }^{\circledR}$ Line Driver

## General Description

National's quad RS-422 driver featrues four independent driver chains which comply with EIA Standards for the electrical characteristics of balanced voltage digital interface circuits. The outputs are TRI-STATE structures which are forced to a high impedance state when the appropriate output control pin reaches a logic zero condition. All input pins are PNP buffered to minimize input loading for either logic one or logic zero inputs. In addition, internal circuitry assures a high impedance output state during the transition between power up and power down.

## Features

- Four independent driver chains
- TRI-STATE outputs
- PNP high impedance inputs (PIA compatible)
- Power up/down protection
- Fast propagation times (typ 10 ns )
- TTL compatible
- Single 5 V supply voltage
- Output rise and fall times less than 20 ns (typ 10 ns )
m Pin compatible with DS8924 and MC3487
- Output skew-2 ns typ


## Block and Connection Diagrams



TL/F/5780-1


## Truth Table

| Input | Control <br> Input | Non-Inverter <br> Output | Inverter <br> Output |
| :---: | :---: | :---: | :---: |
| H | $H$ | H | L |
| L | H | L | H |
| X | L | Z | Z |

[^0]
## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not
Lead Temperature (Soldering, 4 seconds)
$260^{\circ} \mathrm{C}$ contained in this datasheet. Refer to the associated reliablity electrical test specifications document.

| Supply Voltage | 8 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 1509 mW |
| Molded DIP Package | 1476 mW |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate DIP molded package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. Derate SO package $8.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$

SO Package
1051 mW

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  |  |
| DS3587 | 4.5 | 5.5 | V |
| DS3487 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS3587 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3487 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2, 3, 4 and 5)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  |  | 2.0 |  |  | V |
| ILL | Input Low Current | $\mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}$ |  |  |  | -200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  | $\mathrm{V}_{1 H}=2.7 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1 \mathrm{H}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{CL}}=-18 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-20 \mathrm{~mA}$ |  | 2.5 |  |  | V |
| los | Output Short-Circuit Current |  |  | -40 |  | -140 | mA |
| loz | Output Leakage Current (TRI-STATE) |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| loff | Output Leakage Current Power OFF | $V_{C C}=0$ | $\mathrm{V}_{\mathrm{O}}=6 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=-0.25 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| $\left\|\mathrm{V}_{\text {OS }}-\bar{V}_{\text {OS }}\right\|$ | Difference in Output Offset Voltage |  |  |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{T}}$ | Differential Output Voltage |  |  | 2.0 |  |  | V |
| $\left\|V_{T}\right\|-\bar{V}_{T} \mid$ | Difference in Differential Output Voltage |  |  |  |  | 0.4 | V |
| ICC | Power Supply Current |  | Active |  | 50 | 80 | mA |
|  |  |  | TRI-STATE |  | 35 | 60 | mA |

Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL | Input to Output |  |  | 10 | 15 | ns |
| tplH | Input to Output |  |  | 10 | 15 | ns |
| $\mathrm{t}_{\text {THL }}$ | Differential Fall Time |  |  | 10 | 15 | ns |
| ${ }_{\text {t }}^{\text {LLH }}$ | Differential Rise Time |  |  | 10 | 15 | ns |
| tPHZ | Enable to Output | $R_{L}=200 \Omega, C_{L}=50 \mathrm{pF}$ |  | 17 | 25 | ns |
| tplz | Enable to Output | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 | 25 | ns |
| $t_{\text {PZ }}$ | Enable to Output | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{S} 1$ Open |  | 11 | 25 | ns |
| $t_{\text {PZL }}$ | Enable to Output | $R_{L}=200 \Omega, C_{L}=50 \mathrm{pF}, \mathrm{S} 2$ Open |  | 15 | 25 | ns |

[^1]
## AC Test Circuits and Switching Time Waveforms




TL/F/5780-4
Input pulse: $f=M H z, 50 \% ; t_{r}=t_{f} \leq 15 \mathrm{~ns}$.

TL/F/5780-3
FIGURE 1. Propagation Delays


FIGURE 2. TRI-STATE Enable and Disable Delays


TL/F/5780-7
FIGURE 3. Differential Rise and Fall Times

## DS34C87 CMOS Quad TRI-STATE ${ }^{\circledR}$ Differential Line Driver

## General Description

The DS34C87 is a quad differential line driver designed for digital data transmission over balanced lines. The DS34C87 meets all the requirements of EIA standard RS-422 while retaining the low power characteristics of CMOS. This enables the construction of serial and terminal interfaces while maintaining minimal power consumption.
The DS34C87 accepts TTL or CMOS input levels and translates these to RS-422 output levels. This part uses special output circuitry that enables the individual drivers to power down without loading down the bus. The DS34C87 also includes special power up and down circuitry which will TRISTATE the outputs during power up or down, preventing spurious glitches on its outputs. This device has separate enable circuitry for each pair of the four drivers. The DS34C87 is pin compatible to the DS3487.

All inputs are protected against damage due to electrostatic discharge by diodes to $V_{C C}$ and ground.

## Features

- TTL input compatible
- Typical propagation delays: 10 ns

■ Typical output skew: 0.5 ns

- Outputs won't load line when $V_{C C}=O V$
- Meets the requirements of EIA standard RS-422
- Operation from single 5 V supply
- TRI-STATE outputs for connection to system buses
- Low quiescent current


## Connection and Logic Diagrams



Top View
Order Number DS34C87J, DS34C87N or DS34C87M See NS Package Number J16A, M16A or N16A


TL/F/8576-2

## Truth Table

| Input | Control <br> Input | Non-Inverting <br> Output | Inverting <br> Output |
| :---: | :---: | :---: | :---: |
| H | H | H | L |
| L | H | L | H |
| X | L | Z | Z |

$\mathrm{L}=$ Low logic state
$H=$ High logic state $\quad Z=$ TRI-STATE (high impedance)

Absolute Maximum Ratings (Notes 18 2)
Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.
Supply Voltage (VCC)
-0.5 to 7.0 V
DC Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
DC Output Voltage (VOUT)
Clamp Diode Current ( (IK, IOK)
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$
$\pm 140 \mathrm{~mA}$

$$
\pm 140 \mathrm{~mA}
$$

DC VCC or GND Current (Icc)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Storage Temperature Range (TSTG) 500 mW
$\begin{array}{lr}\text { Power Dissipation (Note 3) (PD) } & 500 \mathrm{~mW} \\ \text { Lead Temperature (TV) (Soldering } 4 \mathrm{sec}) & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltqge (VCC) | 4.75 | 5.25 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {in }}, \mathrm{V}_{\text {Out }}$ ) | 0 | VCC | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) |  | 500 | ns |

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (unless otherwise specified) (Note 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  |  | 2.0 |  |  | V |
| VIL | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {II }} \\ & \text { lout }= \end{aligned}$ |  | 2.5 |  |  | V |
| VOL | Low Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{I I} \\ & l_{\text {OUT }}=4 \end{aligned}$ |  |  |  | 0.5 | V |
| $V_{T}$ | Differential Output Voltage | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \\ & \text { (Note 5) } \end{aligned}$ |  | 2.0 |  |  | V |
| $\left\|V_{T}\right\|-\left\|\bar{V}_{T}\right\|$ | Difference In <br> Differential Output | $\begin{aligned} & R_{L}=100 \\ & \text { (Note 5) } \end{aligned}$ |  |  |  | 0.4 | V |
| $V_{\text {OS }}$ | Common Mode Output Voltage | $\begin{aligned} & R_{\mathrm{L}}=10 \\ & \text { (Note 5) } \end{aligned}$ |  |  |  | 3.0 | V |
| $\left\|V_{O S}-\bar{V}_{O S}\right\|$ | Difference In Common Mode Output | $\begin{aligned} & R_{L}=10 \\ & \text { (Note 5) } \end{aligned}$ |  |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{C}}$ | ND, $\mathrm{V}_{\mathrm{IH}}$, or $\mathrm{V}_{\mathrm{IL}}$ |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Quiescent Supply Current | $\begin{aligned} & \mathrm{I}_{\mathrm{OUT}}=0 \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{C}} \\ & \mathrm{~V}_{\mathrm{IN}}=2 . \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & 0.5 \mathrm{~V} \text { (Note 6) } \end{aligned}$ |  | $\begin{array}{r} 200 \\ 0.8 \\ \hline \end{array}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| loz | TRI-STATE Output Leakage Current | $\begin{aligned} & \text { VOUT }^{\prime}=1 \\ & \text { Control }= \end{aligned}$ | or GND |  | $\pm 0.5$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| Isc | Output Short Circuit Current | $\begin{aligned} & V_{I N}=V_{C} \\ & \text { (Note 7) } \end{aligned}$ | GND | -40 |  | -140 | mA |
| loff | Output Leakage Current <br> Power Off | $\mathrm{V}_{\mathrm{CC}}=0$ | $\begin{aligned} & V_{\text {OUT }}=6 \mathrm{~V} \\ & V_{\text {OUT }}=-0.25 \mathrm{~V} \end{aligned}$ |  |  | $\begin{array}{r} 100 \\ -100 \\ \hline \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive; all currents out of device pins are negative.
Note 3: Power Dissipation temperature derating-plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

$$
\text { ceramic " } \mathrm{J} \text { " package: }-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C} \text { from } 100^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} .
$$

Note 4: Unless otherwise specified, $\min /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 5: See EIA Specification RS-422 for exact test conditions.
Note 6: Measured per input. All other inputs at $V_{C C}$ or GND.
Note 7: Only one output at a time should be shorted.

Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Figures 1, 2, 3, and 4) (Note 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Input to Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 8 |  | ns |
| Skew | (Note 8) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {TLH }} \mathrm{t}_{\text {THL }}$ | Differential Output Rise And Fall Times | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4 |  | ns |
| ${ }_{\text {tPZH }}$ | Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 1 \text { Open } \end{aligned}$ |  | 13 |  | ns |
| $\mathrm{t}_{\text {PZL }}$ | Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 2 \text { Open } \\ & \hline \end{aligned}$ |  | 15 |  | ns |
| $t_{\text {PHZ }}$ | Output Disable Time (Note 9) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 1 \text { Open } \end{aligned}$ |  | 9 |  | ns |
| tplz | Output Disable Time (Note 9) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~S} 2 \text { Open } \\ & \hline \end{aligned}$ |  | 10 |  | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 10) |  |  | 100 |  | pF |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance |  |  | 10 |  | pF |

Note 8: Skew is defined as the difference in propagation delays between complementary outputs at the $50 \%$ point.
Note 9: Output disable time is the delay from ENABLE or ENABLE being switched to the output transistors turning off. The actual disable times are less than indicated due to the delay added by the RC time constant of the load. The added delay is typically 1 ns for $\mathrm{t}_{\mathrm{PL}} \mathrm{and} 0.6 \mathrm{~ns}$ for $\mathrm{t}_{\mathrm{PH}} \mathrm{F}$ -
Note 10: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V^{2} C C f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+$ lcc.

## AC Test Circuit and Switching Time Waveforms



TL/F/8576-3
Note S1 and S2 of load circuit are closed except where shown.
FIGURE 1. AC Test Circult

AC Test Circuit and Switching Time Waveforms (Continued)


FIGURE 2. Propagation Delays



## Typical Applications

Two-Wire Balanced System, RS-422


TL/F/8576-8

## DS1603/DS3603/DS55107/DS55108/DS75107/DS75108/ DS75208 Dual Line Receivers

## General Description

The seven products described herein are TTL compatible dual high speed circuits intended for sensing in a broad range of system applications. While the primary usage will be for line receivers of MOS sensing, any of the products may effectively be used as voltage comparators, level translators, window detectors, transducer preamplifiers, and in other sensing applications. As digital line receivers the products are applicable with the SN55109/SN75109 and SN55110/SN75110 companion drivers, or may be used in other balanced or unbalanced party-line data transmission systems. The improved input sensitivity and delay specifications of the DS75208 make it ideal for sensing high performance MOS memories as well as high sensitivity line receivers and voltage comparators. TRI-STATE ${ }^{\circledR}$ products enhance bused organizations.
Input protection diodes are incorporated in series with the collectors of the differential input stage. These diodes are
useful in certain applications that have multiple $\mathrm{V}_{\mathrm{CC}}+$ supplies or $\mathrm{V}_{\mathrm{CC}}{ }^{+}$supplies that are turned off.

## Features

- Diode protected input stage for power "OFF" condition
- 17 ns typ high speed
- TTL compatible
- $\pm 10 \mathrm{mV}$ or $\pm 25 \mathrm{mV}$ input sensitivity
- $\pm 3 \mathrm{~V}$ input common-mode range
- High input impedance with normal $\mathrm{V}_{\mathrm{CC}}$, or $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$
- Strobes for channel selection
- TRI-STATE outputs for high speed buses
- Dual circuits
- Sensitivity gntd. over full common-mode range
- Logic input clamp diodes-meets both "A" and "B" version specifications
- $\pm 5 \mathrm{~V}$ standard supply voltages


## Connection Diagrams



Order Number DS55107J, DS75107J, DS55108J, DS75108J, DS75208J, DS75107N, DS75108N or DS75208N
See NS Package Number J14A or N14A


Top View
Order Number DS1603J, DS3603J or DS3603N See NS Package Number J14A or N14A

## Selection Guide

| Temperature $\rightarrow$ Package $\rightarrow$ | $\begin{gathered} -55^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ \text { Cavity Dip } \end{gathered}$ | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$Cavity or Molded Dip |  |
| :---: | :---: | :---: | :---: |
| Input Sensitivity $\rightarrow$ Output Logic $\downarrow$ | $\pm 25 \mathrm{mV}$ | $\pm 25 \mathrm{mV}$ | $\pm 10 \mathrm{mV}$ |
| TTL Active Pull-Up TTL.Open Collector TTL TRI-STATE | $\begin{gathered} \text { DS55107 } \\ \text { DS55108 } \\ \text { DS1603 } \end{gathered}$ | $\begin{array}{\|c} \hline \text { DS75107 } \\ \text { DS75108 } \\ \text { DS3603 } \end{array}$ | DS75208 |

Absolute Maximum Ratings (Notes 1,2 and 3 )
Specifications for Military/Aerospace products are not contalned in this datasheet. Refer to the associated rellability electrical test specifications document.

| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}{ }^{+}$ | 7 V |
| :--- | ---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | -7 V |
| Differential Input Voltage | $\pm 6 \mathrm{~V}$ |
| Common Mode Input Voltage | $\pm 5 \mathrm{~V}$ |

Strobe Input Voltage 5.5 V
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
1308 mW
1207 mW
Lead Temperature (Soldering, 4 sec )
$260^{\circ} \mathrm{C}$
*Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package 9.7 $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | DS55107 <br> DS55108, <br> DS1603 |  |  | DS75107, <br> DS75108, DS75208 <br> DS3603 |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage $\mathrm{V}_{\mathrm{CC}^{+}}$ | Min | Nom | Max | Min | Nom | Max |
|  | 4.5 V | 5 V | 5.5 V | 4.75 V | 5 V | 5.25 V |
|  | -4.5 V | -5 V | -5.5 V | -4.75 V | -5 V | -5.25 V |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ | to | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | to | $+70^{\circ} \mathrm{C}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2. Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS1603, DS55107 and DS55108 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3603, DS75107, DS75108. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Typical Applications

## Line Receiver Used in a Party-Line or Data-Bus System



Typical Applications (Continued)
Line Receiver Used in MOS Memory System


Schematic Diagrams
DS55107/DS75107, DS55108/DS75108, DS75208


TL/F/5781-5
Note 1: $1 / 2$ of the dual circuit is shown.
Note 2: "Inidcates connections common to second half of dual circuit.
Note 3: Components shown with dash lines are applicable to the DS55107, DS75207 and DS75107 only.


Note 1: $1 / 2$ of the dual circuit is shown.
Note 2: *Indicates connections common to second half of dual circuit.

## DS55107/DS75107, DS55108/DS75108

Electrical Characteristics ( $\mathrm{T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\mathrm{IH}}$ | High Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C+}=M a x, V_{C C}=M a x, \\ & V_{I D}=0.5 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  | 30 | 75 | $\mu \mathrm{A}$ |
| If | Low Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=-2 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H}}$ | High Level Input Current Into G1 or G2 | $\begin{aligned} & V_{C C+}=\operatorname{Max} \\ & V_{C C-}=\operatorname{Max} \end{aligned}$ | $\mathrm{V}_{\mathrm{H}(\mathrm{S})}=2.4 \mathrm{~V}$ |  |  | 40 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})} \mathrm{Max} \mathrm{V}_{\mathrm{CC}+}$ |  |  | 1 | mA |
| IIL | Low Level Input Current Into G1 or G2 | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Max}, \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{~S})}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -1.6 | mA |
| IIH | High Level Input Current Into S | $\begin{aligned} & V_{C C+}=\operatorname{Max}, \\ & V_{C C-}=\operatorname{Max} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=2.4 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=\mathrm{Max} \mathrm{V}_{\mathrm{CC}+}$ |  |  | 2 | mA |
| IIL | Low Level Input Current Into S | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Max}, \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{~S})}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -3.2 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{C C+}=M i n, V_{C C-}=M i n \\ & I_{L O A D}=-400 \mu A, V_{I D}=25 \mathrm{mV}, \\ & V_{I C}=-3 V \text { to } 3 V,(\text { Note } 3) \\ & \hline \end{aligned}$ |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & V_{C C+}=M i n, V_{C C}-=M i n, \\ & I_{S I N K}=16 \mathrm{~mA}, \mathrm{~V}_{I D}=-25 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{IC}}=-3 \mathrm{~V} \text { to } 3 \mathrm{~V} \end{aligned}$ |  |  |  | 0.4 | V |
| ${ }^{\mathrm{IOH}}$ | High Level Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\operatorname{Min}, \mathrm{V}_{\mathrm{CC}-}=\operatorname{Min} \\ & \mathrm{V}_{\mathrm{OH}}=\operatorname{Max} \mathrm{V}_{\mathrm{CC}+},(\text { Note } 4) \end{aligned}$ |  |  |  | 250 | $\mu \mathrm{A}$ |
| los | Short Circuit Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\text { Max, } \mathrm{V}_{\mathrm{CC}-}=\text { Max, } \\ & \text { (Notes } 2 \text { and 3) } \end{aligned}$ |  | -18 |  | -70 | mA |
| $\mathrm{I}_{\mathrm{CCH}+}$ | High Logic Level Supply Current From VCC | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Max}, \mathrm{~V}_{\mathrm{CC}-}=\text { Max, } \\ & \mathrm{V}_{\mathrm{ID}}=25 \mathrm{mV}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 18 | 30 | mA |
| $\mathrm{I}_{\mathrm{CCH}}$ | High Logic Level Supply Current From VCC | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=25 \mathrm{mV}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -8.4 | -15 | mA |
| $\mathrm{V}_{1}$ | Input Clamp Voltage on G or S | $\begin{aligned} & V_{C C+}=M i n, V_{C C-}=M i n \\ & I_{\mathrm{CN}}=-12 \mathrm{~mA}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -1 | -1.5 | V |

Switching Characteristics $\left(\mathrm{VCCO}_{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH( }}$ ( ) | Propagation Delay Time, Low to High Level, From Differential Inputs A and B to Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \text { (Note 1) } \end{aligned}$ | (Note 3) |  | 17 | 25 | ns |
|  |  |  | (Note 4) |  | 19 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}(\mathrm{D})$ | Propagation Delay Time, High to Low Level, From Differential Inputs A and B to Output | $\begin{aligned} & R_{L}=390 \Omega, C_{L}=50 \mathrm{pF} \\ & \text { (Note 1) } \end{aligned}$ | (Note 3) |  | 17 | 25 | ns |
|  |  |  | (Note 4) |  | 19 | 25 | ns |
| $\mathrm{t}_{\text {PLH(S) }}$ | Propagation Delay Time, Low to High Level, From Strobe Input G or $S$ to Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | (Note 3) |  | 10 | 15 | ns |
|  |  |  | (Note 4) |  | 13 | 20 | ns |
| $\mathrm{t}_{\text {PHL( }}(\mathrm{s})$ | Propagation Delay Time, High to Low Level, From Strobe Input G or $S$ to Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | (Note 3) |  | 8 | 15 | ns |
|  |  |  | (Note 4) |  | 13 | 20 | ns |

Note 1: Differential input is +100 mV to -100 mV pulse. Delays read from 0 mV on input to 1.5 V on output.
Note 2: Only one output at a time should be shorted.
Note 3: DS55107/DS75107 only.
Note 4: DS55108/DS75108 only.

## DS75208

Electrical Characteristics $\left(0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{H}}$ | High Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C+}=M a x_{1}, V_{C C-}=M a x, \\ & V_{I D}=0.5 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  | 30 | 75 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C}+=M a x, V_{C C}-=M a x, \\ & V_{I D}=-2 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| ${ }_{1 / H}$ | High Level Input Current Into G1 or G2 | $\begin{aligned} & V_{C C+}=\operatorname{Max} \\ & V_{C C-}=\operatorname{Max} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}(\mathrm{S})}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=\mathrm{Max} \mathrm{V}_{\mathrm{CC}+}$ |  |  | 1 | mA |
| IIL | Low Level Input Current Into G1 or G2 | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\operatorname{Max}, \mathrm{V}_{\mathrm{CC}-}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{~S})}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -1.6 | mA |
| $I_{I H}$ | High Level Input Current Into S | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Max} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=2.4 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=\mathrm{Max} \mathrm{V}_{\mathrm{CC}+}$ |  |  | 2 | mA |
| IIL | Low Level Input Current Into S | $\begin{aligned} & V_{\mathrm{CC}+}=\mathrm{Max}, \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{~S})}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -3.2 | mA |
| VOL | Low Level Output Voltage | $\begin{aligned} & V_{C C+}=M i n, V_{C C-}=M i n \\ & I_{S I N K}=16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ID}}=-10 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{IC}}=-3 \mathrm{~V} \text { to } 3 \mathrm{~V} \end{aligned}$ |  |  |  | 0.4 | V |
| $\mathrm{IOH}^{\text {a }}$ | High Level Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Min}, \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{OH}}=\operatorname{Max} \mathrm{V}_{\mathrm{CC}+} \end{aligned}$ |  |  |  | 250 | $\mu \mathrm{A}$ |
| ICCH+ | High Logic Level Supply Current From VCC + | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=10 \mathrm{mV}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 18 | 30 | mA |
| ICCH- | High Logic Level Supply Current From $\mathrm{V}_{\mathrm{CC}}$ - | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=10 \mathrm{mV}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -8.4 | -15 | mA |
| $V_{1}$ | Input Clamp Voltage on G or S | $\begin{aligned} & V_{\mathrm{CC}+}=\mathrm{Min}, \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Min} \\ & \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -1 | -1.5 | V |

Switching Characteristics ( $\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH( }}$ ( ) | Propagation Delay Time, Low-toHigh Level, From Differential Inputs A and B to Output | $\mathrm{R}_{\mathrm{L}}=470 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, (Note 1) |  |  | 35 | ns |
| ${ }_{\text {tPHL (D) }}$ | Propagation Delay Time, High-toLow Level, From Differential Inputs A and B to Output | $\mathrm{R}_{\mathrm{L}}=470 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, (Note 1) |  |  | 20 | ns |
| $\mathrm{t}_{\text {PLH(S) }}$ | Propagation Delay Time, Low-toHigh Level, From Strobe Input G or $S$ to Output | $\mathrm{R}_{\mathrm{L}}=470 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  |  | 17 | ns |
| $\mathrm{tPHL}_{(S)}$ | Propagation Delay Time, High-toLow Level, From Strobe Input G or $S$ to Output | $\mathrm{R}_{\mathrm{L}}=470 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  |  | 17 | ns |

Note 1: Differential input is +10 mV to -30 mV pulse. Delays read from 0 mV on input to 1.5 V on output.

## DS1603/DS3603

Electrical Characteristics $\left(T_{M N} \leq T_{A} \leq T_{M A X}\right)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C}+=M a x, V_{C C}=M a x \\ & V_{I D}=0.5 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  | 30 | 75 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current Into A1, B1, A2 or B2 | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=-2 V, V_{I C}=-3 V \text { to } 3 V \end{aligned}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| ${ }_{1 / \mathrm{H}}$ | High Level Input Current Into G1, G2 or D | $\begin{aligned} & V_{C C+}=\operatorname{Max} \\ & V_{C C-}=\operatorname{Max} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=\mathrm{Max} \mathrm{V}_{\mathrm{CC}+}$ |  |  | 1 | mA |
| IIL | Low Level Input Current Into D | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=\text { Max }, \\ & V_{\text {IL(D) }}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -1.6 | mA |
| IIL | Low Level Input Current Into G1 or G2 | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}+}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{CC}-}=\mathrm{Max}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{G})}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{HH}(\mathrm{D})}=2 \mathrm{~V}$ |  |  | -40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IL}(\mathrm{D})}=0.8 \mathrm{~V}$ |  |  | -1.6 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{C C}+=M i n, V_{C C}-=M i n, \\ & I_{\text {LOAD }}=-2 \mathrm{~mA}, \mathrm{~V}_{I D}=25 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{D})}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IC}}=-3 \mathrm{~V} \text { to } 3 \mathrm{~V} \end{aligned}$ |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & V_{C C+}=M i n, V_{C C-}=M i n, \\ & I_{\text {SINK }}=16 \mathrm{~mA}, \mathrm{~V}_{\text {ID }}=-25 \mathrm{mV}, \\ & \mathrm{~V}_{\mathrm{IL}(\mathrm{D})}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IC}}=-3 \mathrm{~V} \text { to } 3 \mathrm{~V} \end{aligned}$ |  |  |  | 0.4 | V |
| IOD | Output Disable Current | $\begin{aligned} & V_{C C+}=\operatorname{Max}, \\ & V_{C C-}=M a x, \\ & V_{I H(D)}=2 V \end{aligned}$ | $\mathrm{V}_{\text {OUT }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  |  | -40 | $\mu \mathrm{A}$ |
| los | Short Circuit Output Current | $\begin{aligned} & V_{C C+}=\operatorname{Max}, V_{I L(D)}=0.8 \mathrm{~V}, \\ & V_{C C-}=\operatorname{Max},(\text { Note 2) } \end{aligned}$ |  | -18 |  | -70 | mA |
| $\mathrm{ICCH}_{+}$ | High Logic Level Supply Current From $\mathrm{V}_{\mathrm{CC}}+$ | $\begin{aligned} & V_{C C+}=M a x, V_{C C-}=M a x, \\ & V_{I D}=25 \mathrm{mV}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 28 | 40 | mA |
| $\mathrm{ICCH}_{-}$ | High Logic Level Supply Current From VCC- | $\begin{aligned} & V_{C C+}=\operatorname{Max}, V_{C C-}=M a x \\ & V_{I D}=25 \mathrm{mV}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -8.4 | -15 | mA |
| $V_{1}$ | Input Clamp Voltage on G or D | $\begin{aligned} & V_{C C+}=M i n, V_{C C-}=M i n, \\ & I_{\mathbb{N}}=-12 \mathrm{~mA}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -1 | -1.5 | V |

Switching Characteristics $\left(\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tPLH}^{(D)}$ | Propagation Delay Time, Low-toHigh Level, From Differential Inputs A and B to Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Note 1) |  | 17 | 25 | ns |
| $\mathrm{t}_{\text {PHL(D) }}$ | Propagation Delay Time, High-toLow Level, From Differential Inputs A and B to Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Note 1) |  | 17 | 25 | ns |
| $\mathrm{t}_{\text {PLH(S) }}$ | Propagation Delay Time, Low-toHigh Level, From Strobe Input G to Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 10 | 15 | ns |
| $\mathrm{t}_{\text {PHL }}(\mathrm{S})$ | Propagation Delay Time, High-toLow Level, From Strobe Input G to Output | $R_{L}=390 \Omega, C_{L}=50 \mathrm{pF}$ |  | 8 | 15 | ns |

Switching Characteristics $\left(\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{1 H}$ | Disable Low-to-High to Output <br> High to Off | $R_{L}=390 \Omega, C_{L}=5 \mathrm{pF}$ |  |  | 20 | ns |
| $t_{O H}$ | Disable Low-to-High to Output <br> Low to Off | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |  |  | 30 | ns |
| $\mathrm{t}_{\mathrm{H} 1}$ | Disable High-to-Low Output <br> Off to High | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ to $0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 25 | ns |
| $\mathrm{t}_{\mathrm{H} O}$ | Disable High-to-Low to Output <br> Off to Low | $\mathrm{R}_{\mathrm{L}}=390 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{PF}$ |  |  | 25 | ns |

Note 1: Differential input is +100 mV to -100 mV putse. Delays read from 0 mV on input to 1.5 V on output.
Note 2: Only one output at a time should be shorted.

## DS1650/DS1652/DS3650/DS3652 Quad Differential Line Receivers

## General Description

The DS1650/DS3650 and DS1652/DS3652 are TTL compatible quad high speed circuits intended primarily for line receiver applications. Switching speeds have been enhanced over conventional line receivers by the use of Schottky technology, and TRI-STATE strobing is incorporated offering a high impedance output state for bussed organizations.
The DS1650/DS3650 has active pull-up outputs and offers a TRI-STATE strobe, while the DS1652/DS3652 offers open collector outputs providing implied "AND" operation.
The DS1652/DS3652 can be used for address decoding as illustrated below. All outputs of the DS1652/DS3652 are tied together through a common resistor to 5 V . In this con-
figuration, the DS1652/DS3652 provides the "AND" function. All addresses have to be true before the output will go high. This scheme eliminates the need for an "AND" gate and enhances speed throughput for address decoding.

## Features

- High speed
- TTL compatible
- Input sensitivity $\pm 25 \mathrm{mV}$
- TRI-STATE outputs for high speed busses
- Standard supply voltages
$\pm 5 \mathrm{~V}$
- Pin and function compatible with MC3450 and MC3452


## Connection Diagram

Dual-In-Line Package


## Truth Table

| Input | Strobe | Output |  |
| :--- | :---: | :---: | :---: |
|  |  | DS1650/ <br> DS3650 | DS1652/ <br> DS3652 |
| $\mathrm{V}_{\mathrm{D}} \geq 25 \mathrm{mV}$ | L | H | Open |
|  | H | Open | Open |
| $-25 \mathrm{mV} \leq \mathrm{V}_{\mathrm{ID}} \leq 25 \mathrm{mV}$ | L | X | X |
|  | H | Open | Open |
| $\mathrm{V}_{\mathrm{ID}} \leq-25 \mathrm{mV}$ | L | L | L |
|  | H | Open | Open |

[^2]Typical Applications
Implied "AND" Gating


TL/F/5782-2
Wired "OR" Data Selecting Using TRI-STATE Logic


Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Power Supply Voltages

| $\mathrm{V}_{\mathrm{Cc}}$ | $+7.0 V_{D C}$ |
| :---: | :---: |
| $V_{\text {EE }}$ | $-7.0 V_{\text {DC }}$ |
| Differential-Mode Input Signal Voltage |  |
| Range, VIDR | $\pm 6.0 \mathrm{~V}_{\mathrm{DC}}$ |
| Common-Mode Input Voltage Range, $\mathrm{V}_{\text {ICR }}$ | ( $\pm 5.0 \mathrm{~V}_{\text {DC }}$ |
| Strobe Input Voltage, $\mathrm{V}_{(1 \mathrm{~S})}$ | 5.5 V DC |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1509 mW |
| Molded DIP Package | 1476 mW |
| SO Package | 1051 mW |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate SO package $8.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, VCC |  |  |  |
| DS1650, DS1652 | 4.5 | 5.5 | $V_{D C}$ |
| DS3650, DS3652 | 4.75 | 5.25 | $V_{D C}$ |
| Supply Voltage, VEE |  |  |  |
| DS1650, DS1652 | -4.5 | -5.5 | $V_{D C}$ |
| DS3650, DS3652 | -4.75 | -5.25 | $V_{D C}$ |
| Operating Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS1650, DS1652 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3650, DS3652 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Output Load Current, IOL |  | 16 | mA |
| Differential-Mode Input |  |  |  |
| Voltage Range, VIDR | $-5.0$ | +5.0 | $V_{D C}$ |
| Common-Mode Input |  |  |  |
| Voltage Range, VICR | $-3.0$ | +3.0 | $V_{D C}$ |
| Input Voltage Range (Any |  |  |  |
| Input to GND), $\mathrm{V}_{\text {IR }}$ | $-5.0$ | +3.0 | $V_{D C}$ |

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{Min} \leq \mathrm{T}_{\mathrm{A}} \leq\right.$ Max, unless otherwise noted) (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IS }}$ | ```Input Sensitivity, (Note 5) (Common-Mode Voltage Range = -3V < VIN < 3V)``` | $\begin{aligned} & \operatorname{Min} \leq V_{C C} \leq \operatorname{Max} \\ & \operatorname{Min} \geq V_{E E} \geq \operatorname{Max} \end{aligned}$ |  |  |  | $\pm 25.0$ | mV |
| $\mathrm{I}_{\mathrm{H}(\mathrm{I})}$ | High Level Input Current to Receiver Input | (Figure 5) |  |  |  | 75 | $\mu \mathrm{A}$ |
| ILL(I) | Low Level Input Current to Receiver Input | (Figure 6) |  |  |  | -10 | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{H}(\mathrm{S})$ | High Level Input Current to Strobe Input | (Figure 3) | $\begin{aligned} & V_{I H(S)}=2.4 \mathrm{~V} \\ & \mathrm{DS} 1650, \mathrm{DS} 1652 \end{aligned}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}(\mathrm{~S})}=2.4 \mathrm{~V} \\ & \mathrm{DS} 3650, \mathrm{DS} 3652 \end{aligned}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $V_{\text {IH }}(S)=V_{C C}$ |  |  | 1 | mA |
| IIL(S) | Low Level Input Current to Strobe Input |  | $\mathrm{V}_{\mathrm{IH}(\mathrm{S})}=0.4 \mathrm{~V}$ |  |  | -1.6 | mA |
| VOH | High Level Output Voltage | (Figure 1) | DS1650, DS3650 | 2.4 |  |  | V |
| $I_{\text {CEX }}$ | High Level Output Leakage Current | (Figure 1) | DS1652, DS3652 |  |  | 250 | $\mu \mathrm{A}$ |
| V OL | Low Level Output Voltage | (Figure 1) | DS3650, DS3652 |  |  | 0.45 | V |
|  |  |  | DS1650, DS1652 |  |  | 0.50 |  |
| los | Short-Circuit Output Current (Note 4) | (Figure 4) | DS1650/DS3650 | -18 |  | -70 | mA |
| loff | Output Disable Leakage Current | (Figure 7) | DS1650 |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | DS3650 |  |  | 40 | $\mu \mathrm{A}$ |

$\left(V_{C C}=5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}_{\mathrm{DC}}, \operatorname{Min} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{Max}\right.$, unless otherwise noted) (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $I_{C C H}$ | High Logic Level Supply Current <br> from VCC | (Figure 2) |  | 45 | 60 | mA |  |
| IEEH | High Logic Level Supply Current <br> from $V_{\mathrm{EE}}$ | (Figure 2) |  |  | -17 | -30 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3650, DS3652 and the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range for the DS1650, DS1652. All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: A parameter which is of primary concern when designing with line receivers is, what is the minimum differential input voltage required as the receiver input terminals to guarantee a given output logic state. This parameter is commonly referred to as threshold voltage. It is well known that design considerations of threshold voltage are plagued by input offset currents, bias currents, network source resistances, and voltage gain. As a design convenience, the DS1650, DS1652 and the DS3650, DS3652 are specified to a parameter called input sensitivity ( $\mathrm{V}_{15}$ ). This parameter takes into consideration input offset currents and bias currents and guarantees a minimum input differential voltage to cause a given output logic state with respect to a maximum source impedance of $200 \Omega$ at each input.

Switching Characteristics $N_{C C}=5 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}_{\mathrm{DC},}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unloss otherwise noted)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {PPHL(D) }}$ | High-to-Low Logic Level Propagation | (Figure 8) | DS1650/DS3650 |  | 21 | 25 | ns |
|  | Delay Time (Differential Inputs) |  | DS1652/DS3652 |  | 20 | 25 | ns |
| $\mathrm{tPLH}^{\text {(D) }}$ | Low-to-High Logic Level Propagation |  | DS1650/DS3650 |  | 20 | 25 | ns |
|  | Delay Time (Differential Inputs) |  | DS1652/DS3652 |  | 22 | 25 | ns |
| ${ }^{\text {tPOH(S) }}$ | TRI-STATE to High Logic Level Propagation Delay Time (Strobe) | (Figure 9) | DS1650/DS3650 |  | 16 | 21 | ns |
| ${ }_{\text {tPHO(S) }}$ | High Logic Level to TRI-STATE Propagation Delay Time (Strobe) |  | DS1650/DS3650 |  | 7 | 18 | ns |
| tPOL(S) | TRI-STATE to Low Logic Level Propagation Delay Time (Strobe) |  | DS1650/DS3650 |  | 19 | 27 | ns |
| ${ }^{\text {tplo(s) }}$ | Low Logic Level to TRI-STATE Propagation Delay Time (Strobe) |  | DS1650/DS3650 |  | 14 | 29 | ns |
| ${ }^{\text {tPHL(S) }}$ | High-to-Low Logic Level Propagation Delay Time (Strobe) | (Figure 10) | DS1652/DS3652 |  | 16 | 25 | ns |
| $\mathrm{tPLH}^{(S)}$ | Low-to-High Logic Level Propagation Delay Time (Strobe) |  | DS1652/DS3652 |  | 13 | 25 | ns |

## Electrical Characteristic Test Circuits



|  | V1 |  | V2 |  | V3 |  | V4 |  | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DS1650/ DS3650 | DS1652/ DS3652 | DS1650/ DS3650 | DS1652/ DS1652 | DS1650/ DS1650 | DS1652/ DS1652 | DS1650/ DS1650 | DS1652/ DS1652 |  |
| VOH | $\begin{gathered} +2.975 \mathrm{~V} \\ -3.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} +3.0 \mathrm{~V} \\ -2.975 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & +3.0 \mathrm{~V} \\ & \text { GND } \end{aligned}$ |  | $\begin{gathered} \text { GND } \\ -3.0 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & -0.4 \mathrm{~mA} \\ & -0.4 \mathrm{~mA} \end{aligned}$ |
| $I_{\text {cex }}$ |  | $\begin{gathered} +2.975 \mathrm{~V} \\ -3.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} +3.0 \mathrm{~V} \\ -2.975 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} +3.0 \mathrm{~V} \\ \text { GND } \end{gathered}$ |  | $\begin{gathered} \text { GND } \\ -3.0 \mathrm{~V} \end{gathered}$ |  |
| VoL | $\begin{gathered} +3.0 \mathrm{~V} \\ -2.975 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +3.0 \mathrm{~V} \\ -2.975 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +2.975 \mathrm{~V} \\ -3.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} +2.975 \mathrm{~V} \\ -3.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \text { GND } \\ -3.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \mathrm{GND} \\ -3.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & +3.0 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & +3.0 \mathrm{~V} \\ & \text { GND } \end{aligned}$ | $\begin{aligned} & +16 \mathrm{~mA} \\ & +16 \mathrm{~mA} \end{aligned}$ |

Channel A shown under test. Other channels are tested similarly.
FIGURE 1. ICEX, $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$


TL/F/5782-5
FIGURE 2. ICCH and leEh


TL/F/5782-6
FIGURE 3. $I_{I H(S)}$ and $I_{I L(S)}$

Electrical Characteristic Test Circuits (Continued)


TL/F/5782-7
Note: Channel A shown under test, other channels are tested similiarly. Only one output shorted at a time.

FIGURE 4. IOS


TL/F/5782-9
Note: Channel $A(-)$ shown under test, other channels are tested similarly. Devices are tested with V1 from 3V to -3V.

FIGURE 6. IIL


TL/F/5782-8
Note: Channel $\mathbf{A ( - )}$ shown under test, other channels are tested similarly. Devices are tested with V 1 from 3 V to -3 V .

FIGURE 5. IIH


TL/F/5782-10
Note: Output of Channel A shown under test, other outputs are tested similarly for $\mathrm{V}_{1}=0.4 \mathrm{~V}$ and 2.4 V .

FIGURE 7. Ioff

## AC Test Circuits and Switching Time Waveforms




Note: $\mathrm{E}_{\mathrm{IN}}$ waveform characteristics:
${ }^{\mathrm{T} L \mathrm{H}}$ and $\mathrm{t}_{\mathrm{THL}} \leq 10 \mathrm{~ns}$ measured
$10 \%$ to $90 \%$
PRR $=1 \mathrm{MHz}$
Duty Cycle $=50 \%$

Note: Output of Channel B shown under test, other channels are tested similarly.
S1 at "A" for DS1652/DS3652
S1 at "B" for DS1650/DS3650
$C_{L}=15 \mathrm{pF}$ total for DS1652/DS3652
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ total for DS1650/DS3650
FIGURE 8. Receiver Propagation Dealy $t_{\text {PLH(D) }}$ and $t_{\text {PHL( }}(\mathrm{D})$


TL/F/5782-13
Note: Output of Channel B shown under test, other channels are tested similiarly.

|  | V1 | V2 | S1 | S2 | $\mathbf{C}_{\mathrm{L}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLO(S) }}$ | 100 mV | GND | Closed | Closed | 15 pF |
| $t_{\text {POL(S) }}$ | 100 mV | GND | Closed | Open | 50 pF |
| $t_{\text {PHO(S) }}$ | GND | 100 mV | Closed | Closed | 15 pF |
| $t_{\text {POH(S) }}$ | GND | 100 mV | Open | Closed | 50 pF |

$C_{L}$ includes jig and probe capacitance.
EIN waveform characteristics: $\boldsymbol{t}_{\text {TLH }}$ and TTHL $\leq 10$ ns measured $10 \%$ to $90 \%$
PRR $=1 \mathrm{MHz}$
Duty Cycle $=50 \%$


TL/F/5782-17

FIGURE 9. Strobe Propagation Delay $t_{\text {PLO( }}(\mathrm{s}), \mathrm{t}_{\mathrm{POL}(\mathrm{s})}, \mathrm{t}_{\mathrm{PHO}}(\mathrm{s})$ and $\mathrm{tPOH}_{\mathrm{PO}}(\mathrm{s})$

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5782-18
Note: Output of Channel B shown under test, other channels are tested similarly.

FIGURE 10. Strobe Propagation Delay $\operatorname{tpLH}_{\text {P }}$ (S) and $\mathrm{t}_{\mathrm{PHL}}(\mathrm{S})$

## Schematic Diagrams



Schematic Diagrams (Continued)

National Semiconductor Corporation

## DS1691A/DS3691 (RS-422/RS-423) Line Drivers with TRI-STATE® Outputs

## General Description

The DS1691A/DS3691 are low power Schottky TTL line drivers designed to meet the requirements of EIA standards RS-422 and RS-423. They feature 4 buffered outputs with high source and sink current capability with internal short circuit protection. A mode control input provides a choice of operation either as 4 independent line drivers or 2 differential line drivers. A rise time control pin allows the use of an external capacitor to reduce rise time for suppression of near end crosstalk to other receivers in the cable.
With the mode select pin low, the DS1691A/DS3691 are dual-differential line drivers with TRI-STATE outputs. They feature $\pm 10 \mathrm{~V}$ output common-mode range in TRI-STATE mode and OV output unbalance when operated with $\pm 5 \mathrm{~V}$ supply.

## Features

- Dual RS-422 line driver with mode pin low, or quad RS423 line driver with mode pin high
- TRI-STATE control for individual outputs
- Short circuit protection for both source and sink outputs

■ Outputs will not clamp line with power off or in TRISTATE

- Individual rise mode time control for each output
- $100 \Omega$ transmission line drive capability
- Low ICC and IEE power consumption

RS-422
$35 \mathrm{~mW} /$ driver typ
RS-423 $26 \mathrm{~mW} /$ driver typ
■ Low current PNP inputs compatible with TTL, MOS and CMOS

## Connection Diagram



## Truth Table

| Operation | Inputs |  |  | Outputs |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Mode | $\mathbf{A}(\mathbf{D})$ | $\mathbf{B}(\mathbf{C})$ | $\mathbf{A}(\mathbf{D})$ | $\mathbf{B}(\mathbf{C})$ |
| RS-422 | 0 | 0 | 0 | 0 | 1 |
|  | 0 | 0 | 1 | TRI-STATE | TRI-STATE |
|  | 0 | 1 | 0 | 1 | 0 |
|  | 0 | 1 | 1 | TRI-STATE | TRI-STATE |
| RS-423 | 1 | 0 | 0 | 0 | 0 |
|  | 1 | 0 | 1 | 0 | 1 |
|  | 1 | 1 | 0 | 1 | 0 |
|  | 1 | 1 | 1 | 1 | 1 |

Order Number DS1691AJ, DS3691J, DS3691M or DS3691N
See NS Package Number J16A, M16A or N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage

| VCC | 7 V |
| :--- | ---: |
| VEE | -7 V |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 1509 mW |
| Molded DIP Package | 1476 mW |
| SO Package | 1051 mW |
| Input Voltage | 15 V |
| Output Voltage (Power OFF) | $\pm 15 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. Derate SO package $8.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  |
| DS1691A |  |  |  |
| $V_{\text {cc }}$ | 4.5 | 5.5 | V |
| $V_{\text {EE }}$ | -4.5 | -5.5 | V |
| DS3691 |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| $V_{E E}$ | 4.75 | 5.25 | V |
| Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DS1691A | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3691 | 0 | + 70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2, 3, 4 and 5)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

RS-422 CONNECTION, VEE CONNECTION TO GROUND, MODE SELECT $\leq 0.8 V$

| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  |  | 2 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | High Level Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 1 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }} \leq 15 \mathrm{~V}$ |  |  | 10 | 100 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -30 | -200 | $\mu \mathrm{A}$ |
| $V_{1}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\frac{v_{0}}{V_{0}}$ | Differential Output Voltage$V_{A, B}$ | $R_{L}=\infty$ | $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}$ |  | 3.6 | 6.0 | V |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ |  | -3.6 | $-6.0$ | V |
| $\frac{V_{T}}{V_{T}}$ | Differential Output Voltage $\mathrm{V}_{\mathrm{A}, \mathrm{B}}$ | $\begin{aligned} & R_{\mathrm{L}}=100 \Omega \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.75 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}$ | 2 | 2.4 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | -2 | -2.4 |  | V |
| Vos, $\overline{V_{O S}}$ | Common-Mode Offset Voltage | $R_{L}=100 \Omega$ |  |  | 2.5 | 3 | V |
| $\left\|V_{T}\right\|-\left\|\overline{V_{T}}\right\|$ | Difference in Differential Output Voltage | $R_{L}=100 \Omega$ |  |  | 0.05 | 0.4 | V |
| $\left\|\mathrm{V}_{\mathrm{OS}}\right\|-\left\|\overline{\mathrm{V}_{\text {OS }}}\right\|$ | Difference in CommonMode Offset Voltage | $R_{L}=100 \Omega$ |  |  | 0.05 | 0.4 | V |
| $\mathrm{V}_{\text {SS }}$ | $\left\|V_{T}-\overline{V_{T}}\right\|$ | $R_{L}=100 \Omega, V_{C C} \geq 4.75 \mathrm{~V}$ |  | 4.0 | 4.8 |  | V |
| $V_{\text {CMR }}$ | Output Voltage CommonMode Range | $\mathrm{V}_{\text {DISABLE }}=2.4 \mathrm{~V}$ |  | $\pm 10$ |  |  | V |
| $I_{X A}$ | Output Leakage Current Power OFF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | $V_{C M R}=10 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{IXB}^{\text {I }}$ |  |  | $\mathrm{V}_{\text {CMR }}=-10 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| lox | TRI-STATE Output Current | $\mathrm{V}_{\mathrm{CC}}=$ Max | $\mathrm{V}_{\text {CMR }} \leq 10 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $V_{C M R} \geq-10 \mathrm{~V}$ |  |  | $-100$ | $\mu \mathrm{A}$ |
| $I_{S A}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | $V_{O A}=6 \mathrm{~V}$ |  | 80 | 150 | mA |
|  |  |  | $V_{O B}=O \mathrm{~V}$ |  | -80 | -150 | mA |
| $\mathrm{I}_{\text {SB }}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | $V_{O A}=O V$ |  | -80 | -150 | mA |
|  |  |  | $V_{O B}=6 \mathrm{~V}$ |  | 80 | 150 | mA |
| ICC | Supply Current |  |  |  | 18 | 30 | mA |

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 5)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RS-422 CONNECTION, $\mathrm{V}_{\mathbf{C C}}=5 \mathrm{~V}, \mathrm{MODE} \mathrm{SELECT}=0.8 \mathrm{~V}$ |  |  |  |  |  |  |
| $\mathrm{tr}_{\mathrm{r}}$ | Output Rise Time | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| tPDH | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $\mathrm{t}_{\text {PDL }}$ | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $\mathrm{t}_{\text {PZL }}$ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0 \mathrm{pF}$ (Figure 4) |  | 250 | 350 | ns |
| tPZH | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0 \mathrm{pF}$ (Figure 4) |  | 180 | 300 | ns |
| tPLZ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0 \mathrm{pF}$ (Figure 4) |  | 180 | 300 | ns |
| $\mathrm{t}_{\text {PHZ }}$ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0 \mathrm{pF}$ (Figure 4) |  | 250 | 350 | ns |

DC Electrical Characteristics (Notes 2, 3, 4 and 5)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RS-423 CONNECTION, $\left\|\mathrm{V}_{\text {Cl }}\right\|=\left\|\mathrm{V}_{\text {EE }}\right\|$, MODE SELECT $\geq 2 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H}}$ | High Level Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 1 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }} \leq 15 \mathrm{~V}$ |  |  | 10 | 100 | $\mu \mathrm{A}$ |
| If | Low Level Input Current | $\mathrm{V}_{\text {IN }}=0.4$ |  |  | -30 | $-200$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $\mathrm{l}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{0}$ | Output Voltage | $\begin{aligned} & R_{\mathrm{L}}=\infty,(\text { Note } 6) \\ & \mathrm{V}_{\mathrm{CC}} \geq 4.75 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}$ | 4.0 | 4.4 | 6.0 | V |
| $\bar{V}_{0}$ |  |  | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | -4.0 | -4.4 | -6.0 | V |
| $\mathrm{V}_{\mathrm{T}}$ | Output Voltage | $\begin{aligned} & R_{\mathrm{L}}=450 \Omega \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.75 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | 3.6 | 4.1 |  | V |
| $\overline{V_{T}}$ |  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ | -3.6 | -4.1 |  | V |
| $\left\|V_{T}\right\|-\left\|\overline{V_{T}}\right\|$ | Output Unbalance | $\left\|\mathrm{V}_{\mathrm{CC}}\right\|=\left\|\mathrm{V}_{\mathrm{EE}}\right\|=4.75 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=450 \Omega$ |  |  | 0.02 | 0.4 | V |
| $1 \mathrm{x}^{+}$ | Output Leakage Power OFF | $V_{C C}=V_{E E}=O V$ | $\mathrm{V}_{0}=6 \mathrm{~V}$ |  | 2 | 100 | $\mu \mathrm{A}$ |
| $1 \mathrm{I}^{-}$ | Output Leakage Power OFF | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~V}$ |  | -2 | -100 | $\mu \mathrm{A}$ |
| $1 \mathrm{l}^{+}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ |  | -80 | -150 | mA |
| $\mathrm{I}^{-}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | 80 | 150 | mA |
| ISLEW | Slew Control Current |  |  |  | $\pm 140$ |  | $\mu \mathrm{A}$ |
| ICC | Positive Supply Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ |  |  | 18 | 30 | mA |
| $l_{\text {EE }}$ | Negative Supply Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ |  |  | $-10$ | -22 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1691 A and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3691. All typicals are given for $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{V}_{C C}$ and $\mathrm{V}_{E E}$ as listed in operating conditions.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.
Note 5: Symbols and definitions correspond to EIA RS-422 and/or RS-423 where applicable.
Note 6: At $-55^{\circ} \mathrm{C}$, the output voltage is +3.9 V minimum and -3.9 V minimum.

| AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}$ ( $\mathrm{Note5}$ ) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| RS-423 CONNECTION, $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{~V}_{\text {EE }}-5 \mathrm{~V}, \mathrm{MODE}$ SELECT $=2.4 \mathrm{~V}$ |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0$ (Figure 2) |  | 120 | 300 | ns |
| $t_{f}$ | Fall Time | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0$ (Figure 2) |  | 120 | 300 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF} \mathrm{C}_{\mathrm{C}}=50 \mathrm{pF}$ (Figure 3) |  | 3.0 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF} \mathrm{C}_{\mathrm{C}}=50 \mathrm{pF}$ (Figure 3) |  | 3.0 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{cc}}$ | Rise Time Coefficient | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=50 \mathrm{pF}$ (Figure 3) |  | 0.06 |  | $\mu \mathrm{s} / \mathrm{pF}$ |
| $t_{\text {PDH }}$ | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0$ (Figure 2) |  | 180 | 300 | ns |
| tPDL | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=450 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}, \mathrm{C}_{\mathrm{C}}=0$ (Figure 2) |  | 180 | 300 | ns |

## AC Test Circuits and Switching Time Waveforms



TL/F/5783-4

FIGURE 1. Differential Connection


TL/F/5783-5


TL/F/5783-6
FIGURE 2. RS-423 Connection

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5783-7

output


FIGURE 3. Rise Time Control for RS-423


TL/F/5783-9
FIGURE 4. TRI-STATE Delays

## Switching Waveforms



## Typical Rise Time Control Characteristics

Rise Time vs External Capacitor


## DS1692/DS3692 TRI-STATE ${ }^{\circledR}$ Differential Line Drivers

## General Description

The DS1692/DS3692 are low power Schottky TTL line drivers electrically similar to the DS1691A/DS3691 but tested to meet the requirements of MIL-STD-188-114. They feature 4 buffered outputs with high source and sink current capability with internal short circuit protection. A mode control input provides a choice of operation either as 4 independent line drivers or 2 differential line drivers. A rise time control pin allows the use of an external capacitor to reduce rise time for suppression of near end cross-talk to other receivers in the cable.
With the mode select pin low, the DS1692/DS3692 are dual differential line drivers with TRI-STATE outputs. They feature $\pm 10 \mathrm{~V}$ output common-mode range in TRI-STATE and 0 V output unbalance when operated with $\pm 5 \mathrm{~V}$ supply.

## Features

- Dual differential line driver or quad single-ended line driver
- TRI-STATE differential drivers meet MIL-STD-188-114
- Short circuit protection for both source and sink outputs
- Individual rise time control for each output
- $100 \Omega$ transmission line drive capability
- Low lcc and IEE power consumption

Differential mode
$35 \mathrm{~mW} /$ driver typ
Single-ended mode 26 mW/driver typ

- Low current PNP inputs compatible with TTL, MOS and CMOS


## Logic Diagram ( $1 / 2$ Circuit Shown)



TL/F/5784-1

## Connection Diagram



Order Number DS1692J, DS3692J or DS3692N See NS Package Number J16A or N16A

Absolute Maximum Ratings (Note 1)
Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.
Supply Voltage

| VCC | 7 V |
| :--- | ---: |
| VEE | -7 V |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 1509 mW |
| Molded Package | 1476 mW |
| Input Voltage | 15 V |
| Output Voltage (Power OFF) | $\pm 15 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, $\mathbf{4} \mathbf{~ s e c})$. | $260^{\circ} \mathrm{C}$ |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$; derate molded package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  |
| DS1692 |  |  |  |
| $\mathrm{V}_{\mathrm{Cc}}$ | 4.5 | 5.5 | V |
| $V_{\text {EE }}$ | -4.5 | -5.5 | V |
| DS3692 |  |  |  |
| $V_{\text {cc }}$ | 4.75 | 5.25 | V |
| $V_{\text {EE }}$ | -4.75 | -5.25 | V |
| Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DS1692 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3692 | 0 | $+70$ | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics DS1692/DS3692 (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |


| $\frac{v_{0}}{V_{0}}$ | Differential Output Voltage$V_{A, B}$ | $\mathrm{R}_{\mathrm{L}}=\infty$ | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}$ | 2.5 | 3.6 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | -2.5 | -3.6 |  | V |
| $\frac{V_{T}}{V_{T}}$ | Differential Output Voltage $\mathrm{V}_{\mathrm{A}, \mathrm{B}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.75 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{~N}}=2 \mathrm{~V}$ | 2 | 2.6 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | -2 | -2.6 |  | V |
| Vos, $\overline{V_{O S}}$ | Common-Mode Offset Voltage | $R_{L}=100 \Omega$ |  |  | 2.5 | 3 | V |
| $\left\|V_{T}\right\|-\left\|\overline{V_{T}}\right\|$ | Difference in Differential Output Voltage | $R_{L}=100 \Omega$ |  |  | 0.05 | 0.4 | V |
| $\left\|\mathrm{V}_{\mathrm{OS}}\right\|-\left\|\overline{\mathrm{V}_{\mathrm{OS}}}\right\|$ | Difference in CommonMode Offset Voltage | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  |  | 0.05 | 0.4 | V |
| $\mathrm{V}_{\text {SS }}$ | $\left\|V_{T}-\bar{V}_{T}\right\|$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{CC}} \geq 4.75 \mathrm{~V}$ |  | 4.0 | 4.8 |  | V |
| lox | TRI-STATE Output Current | $\mathrm{V}_{\mathrm{O}} \leq-10 \mathrm{~V}$ |  |  | -0.002 | -0.15 | mA |
|  |  | $\mathrm{V}_{\mathrm{O}} \geq 15 \mathrm{~V}$ |  |  | 0.002 | 0.15 | mA |
| $I_{\text {SA }}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{OA}}=6 \mathrm{~V}$ |  | 80 | 150 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{OB}}=0 \mathrm{~V}$ |  | -80 | -150 | mA |
| ${ }^{\text {ISB }}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{OA}}=0 \mathrm{~V}$ |  | -80 | -150 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{OB}}=6 \mathrm{~V}$ |  | 80 | 150 | mA |
| ICC | Supply Current |  |  |  | 18 | 30 | mA |

DS1692, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm 10 \%, \mathrm{DS} 3692, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \pm 5 \%, \mathrm{MODE}$ SELECT $\leq 0.8 \mathrm{~V}$

| $\mathrm{V}_{0}$ | Differential Output Voltage $\mathrm{V}_{\mathrm{A}, \mathrm{B}}$ | $\mathrm{R}_{\mathrm{L}}=\infty$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ | 7 | 8.5 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{0}$ |  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ | -7 | -8.5 |  | $V$ |
| $\frac{V_{T}}{V_{T}}$ | Differential Output Voltage $\mathrm{V}_{\mathrm{A}, \mathrm{B}}$ | $\mathrm{R}_{\mathrm{L}}=200 \Omega$ | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | 6 | 7.3 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | -6 | -7.3 |  | $V$ |
| $\left\|V_{T}\right\|-\left\|\overline{V_{T}}\right\|$ | Output Unbalance | $\left\|\mathrm{V}_{\mathrm{CC}}\right\|=\left\|\mathrm{V}_{\mathrm{EE}}\right\|, \mathrm{R}_{\mathrm{L}}=200 \Omega$ |  |  | 0.02 | 0.4 | V |
| lox | TRI-STATE Output Current |  | $\mathrm{V}_{\mathrm{O}}=10 \mathrm{~V}$ |  | 0.002 | 0.15 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=-10 \mathrm{~V}$ |  | -0.002 | -0.15 | mA |
| $\begin{aligned} & \mathrm{Is}^{+} \\ & \mathrm{I}^{-} \end{aligned}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ |  | -80 | -150 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | 80 | 150 | mA |
| ISLEW | Slew Control Current |  |  |  | $\pm 140$ |  | $\mu \mathrm{A}$ |
| ICC | Positive Supply Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  |  | 18 | 30 | mA |
| leE | Negative Supply Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  |  | -10 | -22 | mA |

Electrical Characteristics (Notes 2 and 3) $\mathrm{V}_{\mathrm{EE}} \leq \mathrm{OV}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | High Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| 1 IH | High Level Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 1 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }} \leq 15 \mathrm{~V}$ |  |  | 10 | 100 | $\mu \mathrm{A}$ |
| IIL. | Low Level Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -30 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| IXA | Output Leakage Current Power OFF | $V_{C C}=V_{E E}=0$ | $V_{0}=15 \mathrm{~V}$ |  | 0.01 | 0.15 | mA |
| 1×B |  |  | $V_{0}=-15 \mathrm{~V}$ |  | -0.01 | -0.15 | mA |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{MODE}$ SELECT $=0.8 \mathrm{~V}$ |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{r}}$ | Differential Output Rise Time | $\mathrm{R}_{\mathrm{L}}=100 \Omega, C_{L}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $t_{f}$ | Differential Output Fall Time | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| ${ }_{\text {tPDH }}$ | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $\mathrm{t}_{\text {PDL }}$ | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 120 | 200 | ns |
| $\mathrm{t}_{\text {PZL }}$ | TRI-STATE Delay | $R_{L}=100 \Omega, C_{L}=500 \mathrm{pF}$ (Figure 2) |  | 180 | 250 | ns |
| $\mathrm{t}_{\text {PZH }}$ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 180 | 250 | ns |
| $t_{\text {PLZ }}$ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 80 | 150 | ns |
| tPHZ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 80 | 150 | ns |
| $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V}$, MODE SELECT $=0.8 \mathrm{~V}$ |  |  |  |  |  |  |
| $t_{r}$ | Differential Output Rise Time | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 190 | 300 | ns |
| $t_{f}$ | Differential Output Fall Time | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 190 | 300 | ns |
| tPDL | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 190 | 300 | ns |
| tPDH | Output Propagation Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 1) |  | 190 | 300 | ns |
| tPZL | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 180 | 250 | ns |
| $\mathrm{t}_{\text {PZH }}$ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 180 | 250 | ns |
| tplz | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 80 | 150 | ns |
| tPHZ | TRI-STATE Delay | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ (Figure 2) |  | 80 | 150 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1692 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3692. All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C} . \mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ as listed in operating conditions.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.


TL/F/5784-3
FIGURE 1. Differential Connection


TL/F/5784-5
TL/F/5784-6
FIGURE 2. TRI-STATE Delays for DS1692/DS3692

Switching Waveforms


TL/F/5784-7


Typical Rise Time Control Characteristics


TL/F/5784-9

## DS3695/DS3695T/DS3696/DS3696T/DS3697/DS3698 Multipoint RS485/RS422 Transceivers/Repeaters

## General Description

The DS3695, DS3696, DS3697 and DS3698 are high speed differential TRI-STATE ${ }^{\text {® }}$ bus/line transceivers/repeaters designed to meet the requirements of EIA standard RS485 with extended common mode range ( +12 V to -7 V ), for multipoint data transmission. In addition they meet the requirements of RS422.
The driver and receiver outputs feature TRI-STATE capability, for the driver outputs over the entire common mode range of +12 V to -7 V . Bus contention or fault situations that cause excessive power dissipation within the device are handled by a thermal shutdown circuit, which forces the driver outputs into the high impedance state. The DS3696 and DS3698 provide an output pin which reports the occurrence of a line fault causing thermal shutdown of the device. This is an "open collector" pin with an internal $10 \mathrm{k} \Omega$ pull-up resistor. This allows the line fault outputs of several devices to be wire OR-ed.
The receiver incorporates a fail safe feature which guarantees a high output state when the inputs are left open.
Both AC and DC specifications are guaranteed over the 0 to $70^{\circ} \mathrm{C}$ temperature and 4.75 V to 5.25 V supply voltage range.

## Features

- Meets EIA standard RS485 for multipoint bus transmission and RS422.
- 15 ns driver propagation delays with 2 ns skew (typical).
- Single channel per package isolates faulty channels (from shutting down good channels).
■ Single +5 V supply.
■ -7 V to +12 V bus common mode range permits $\pm 7 \mathrm{~V}$ ground difference between devices on the bus.
- Thermal shutdown protection.
- Power-up down glitch-free driver outputs permit live insertion or removal of transceivers.
- High impedance to bus with driver in TRI-STATE or with power off, over the entire common mode range allows the unused devices on the bus to be powered down.
- Line fault reporting capability on DS3696 and DS3698 allows automated fault location and re-routing under processor control.
■ Combined impedance of a driver output and receiver input is less than one RS485 unit load, allowing up to 32 transceivers on the bus.
- 70 mV typical receiver hysteresis.


## Connection and Logic Diagrams



| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document. |  |
| Supply Voltage, $\mathrm{V}_{\text {CC }}$ | 7 V |
| Control Input Voltages | 7 V |
| Driver Input Voltage | 7 V |
| Driver Output Voltages | +15V/-10V |
| Receiver Input Voltages (DS3695, DS3696) | +15V/-10V |
| Receiver Common Mode Voltage (DS3697, DS3698) | $\pm 25 \mathrm{~V}$ |
| Receiver Output Voltage | 5.5 V |

Continuous Power Dissipation @ $25^{\circ} \mathrm{C}$
N Package
M Package
Storage Temp. Range
Lead Temp. (Soldering 4 seconds)
Recommended Operating
Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Bus Voltage | -7 | +12 | V |
| Operating Free Air Temp. $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$ unless otherwise specified (Notes 2 \& 3)

| Symbol | Parameter |  | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OD1 }}$ | Differential Driver Output Voltage (Unloaded) |  | $\mathrm{l},=0$ |  |  |  | 5 | V |
| $V_{\text {OD2 }}$ | Differential Driver Output Voltage (with Load) |  | (Figure 1) | $\mathrm{R}=50 \Omega$; (RS-422) (Note 6) | 2 |  |  | V |
|  |  |  | $\mathrm{R}=27 \Omega$; (RS-485) | 1.5 |  |  | V |
| $\Delta V_{O D}$ | Change in Magnitud Differential Output V Complementary Out | of Driver tage For ut States |  | (Figure 1) | $R=27 \Omega$ |  |  | 0.2 | V |
| $\mathrm{V}_{\text {OC }}$ | Driver Common Mode Output Voltage |  |  |  |  |  | 3.0 | V |
| $\Delta \mid \mathrm{V}_{\text {OCl }}$ | Change in Magnitude of Driver Common Mode Output Voltage For Complementary Output States |  |  |  |  |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $\frac{\mathrm{DI}, \mathrm{DE}}{\mathrm{RE}, \mathrm{E}}$ |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Voltage |  |  | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  | -1.5 | V |
| IIL | Input Low Current |  |  | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input High Current |  |  | $\mathrm{V}_{\text {IH }}=2.4 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| In | Input Current | $\begin{aligned} & \mathrm{DO} / \mathrm{RI}, \overline{\mathrm{DO}} / \overline{\mathrm{RI}} \\ & \mathrm{RI}, \overline{\mathrm{RI}} \end{aligned}$ | $\begin{aligned} & V_{C C}=0 V \text { or } 5.25 \mathrm{~V} \\ & D E / E=O V \end{aligned}$ | $\mathrm{V}_{1 \mathrm{~N}}=12 \mathrm{~V}$ |  |  | +1.0 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{IN}}=-7 \mathrm{~V}$ |  |  | -0.8 | mA |
| IOZD | TRI-STATE Current DS3697 \& DS3698 | DO, $\overline{\mathrm{DO}}$ | $\begin{aligned} & V_{C C}=0 V \text { or } 5.25 V, E=0 V \\ & -7 V<V_{0}<+12 V \end{aligned}$ |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH }}$ | Differential Input Threshold Voltage for Receiver |  | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+12 \mathrm{~V}$ |  | -0.2 |  | +0.2 | V |
| $\Delta V_{\text {TH }}$ | Receiver Input Hysteresis |  | $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ |  |  | 70 |  | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Receiver Output High Voltage |  | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ |  | 2.4 |  |  | V |
| V OL | Output Low Voltage | RO | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ (Note 6) |  |  |  | 0.5 | V |
|  |  | $\overline{\text { LF }}$ | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  |  |  | 0.45 | V |
| IozR | OFF-State (High Impedance) Output Current at Receiver |  | $\begin{aligned} & V_{C C}=M a x \\ & 0.4 \mathrm{~V} \leq V_{\mathrm{O}} \leq 2.4 \mathrm{~V} \end{aligned}$ |  |  |  | $\pm 20$ | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | Receiver Input Resistance |  | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+12 \mathrm{~V}$ |  | 12 |  |  | k $\Omega$ |
| lcc | Supply Current |  | No Load (Note 6) | Driver Outputs Enabled |  | 42 | 60 | mA |
|  |  |  |  | Driver Outputs Disabled |  | 27 | 40 | mA |

## Electrical Characteristics

$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$ unless otherwise specified (Notes $2 \& 3$ ) (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| IOSD | Driver Short-Circuit <br> Output Current | $V_{O}=-7 \mathrm{~V}($ Note 6) |  |  | -250 | mA |
|  | $V_{O}=+12 \mathrm{~V}($ Note 6) |  |  | +250 | mA |  |
| IOSR | Receiver Short-Circuit <br> Output Current | $V_{O}=0 \mathrm{~V}$, | -15 |  | -85 | mA |

Note 1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
Note 3. All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
Note 4. Derate linearly at $5.56 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ to 650 mW at $70^{\circ} \mathrm{C}$.
Note 5. Derate linearly at $6.11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ to 400 mW at $70^{\circ} \mathrm{C}$.
Note 6. All worst case parameters for which Note 6 is applied, must be increased by $10 \%$ for DS3695T and DS3696T. Other parameters remain the same for these extended temperature range devices for $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$.

## Switching Characteristics $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V} ; 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}$ (Note 7 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Driver Input to Output | $\begin{aligned} & \mathrm{R}_{\mathrm{LDIIFF}}=60 \Omega \\ & \mathrm{C}_{\mathrm{L} 1}=\mathrm{C}_{\mathrm{L} 2}=100 \mathrm{pF} \end{aligned}$ <br> (Figures 3 and 5) | 9 | 15 | 22 | ns |
| ${ }_{\text {tPHL }}$ | Driver Input to Output |  | 9 | 15 | 22 | ns |
| tSKEW | Driver Output to Output |  | 0 | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Driver Rise or Fall Time |  | 6 | 10 | 18 | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Driver Enable to Output High | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figures 4 and 6) S1 open | 30 | 35 | 50 | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Driver Enable to Output Low | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figures 4 and 6) S2 open | 30 | 35 | 50 | ns |
| tLz | Driver Disable Time from Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 4 and 6) S2 Open | 7 | 15 | 30 | ns |
| $\mathrm{t}_{\mathrm{Hz}}$ | Driver Disable Time from High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 4 and 6) S1 Open | 7 | 15 | 30 | ns |
| tpLH | Receiver Input to Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 7) S1 and S2 Closed | 15 | 25 | 37 | ns |
| tPHL | Receiver Input to Output |  | 15 | 25 | 37 | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Receiver Enable to Output Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S2 Open | 7 | 15 | 20 | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Receiver Enable to Output High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S 1 Open | 7 | 15 | 20 | ns |
| tLz | Receiver Disable from Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S2 Open | 5 | 12 | 16 | ns |
| $\mathrm{thz}^{\text {l }}$ | Receiver Disable from High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S1 Open | 5 | 12 | 16 | ns |

Note 7. Derate worst case ac parameters by $10 \%$ for DS3695T and DS3696T.

## AC Test Circuits



FIGURE 1
TL/F/5272-5


Note: S1 and S2 of load circuit are closed
TL/F/5272-6 except as otherwise mentioned.

FIGURE 2


FIGURE 3

TL/F/5272-7


Note: Unless otherwise specified
the switches are closed.

TL/F/5272-8
FIGURE 4

Switching Time Waveforms


TL/F/5272-9
FIGURE 5. Driver Propagation Delays


FIGURE 6. Driver Enable and Disable Times


TL/F/5272-11
Note: Differential input voltage may be realized by grounding $\overline{\mathrm{RI}}$ and pulsing Rl between +2.5 V and -2.5 V
FIGURE 7. Receiver Propagation Delays

Switching Time Waveforms (Continued)


TL./F/5272-12
FIGURE 8. Receiver Enable and Disable Times
Function Tables

| Inputs |  |  | Line Condition | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{R E}$ | DE | DI |  | $\overline{\text { DO }}$ | DO | $\begin{gathered} \overline{\mathbf{L F}}^{*} \\ \text { (DS3696 Only) } \end{gathered}$ |
| $x$ | 1 | 1 | No Fault | 0 | 1 | H |
| X | 1 | 0 | No Fault | 1 | 0 | H |
| X | 0 | X | X | Z | Z | H |
| X | 1 | X | Fault | Z | Z | L |

DS3695/DS3696 Receiving

| Inputs |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{R E}}$ | $\mathbf{D E}$ | $\mathbf{R I}-\overline{\mathbf{R I}}$ | RO | $\overline{\mathbf{L F}}^{*}$ <br> (DS3696 Only) |
| $\mathbf{0}$ | 0 | $\geq+0.2 \mathrm{~V}$ | 1 | H |
| 0 | 0 | $\leq-0.2 \mathrm{~V}$ | 0 | H |
| 0 | 0 | Inputs Open** | 1 | H |
| $\mathbf{1}$ | 0 | X | Z | H |

DS3697/DS3698

| Inputs |  | Line Condition | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| E | RI- $\overline{\mathbf{R I}}$ |  | $\overline{\text { DO }}$ | DO | $\begin{gathered} \text { RO/DI } \\ \text { (DS3697 Only) } \end{gathered}$ | $\begin{gathered} \overline{\mathrm{LF}} * \\ \text { (DS3698 Only) } \end{gathered}$ |
| 1 | z+0.2V | No Fault | 0 | 1 | 1 | H |
| 1 | $\leq-0.2 \mathrm{~V}$ | No Fault | 1 | 0 | 0 | H |
| 1 | Open** | No Fault | 0 | 1 | 1 | H |
| 0 | X | X | Z | Z | Z | H |
| 1 | $z+0.2 \mathrm{~V}$ | Fault | Z | Z | 1 | L |
| 1 | $\leq-0.2 \mathrm{~V}$ | Fault | Z | Z | 0 | L |

$X$ — Don't care condition
Z - High impedance state
Fault - Improper line conditions causing excessive power dissipation in the driver, such as shorts or bus contention situations
*나 is an "open collector" output with an on-chip $10 \mathrm{k} \Omega$ pull-up resistor
** This is a fall safe condition


National
Semiconductor Corporation

## DS55113/DS75113 Dual TRI-STATE ${ }^{\circledR}$ Differential Line Driver

## General Description

The DS55113/DS75113 dual differential line drivers with TRI-STATE outputs are designed to provide all the features of the DS55114/DS75114 line drivers with the added feature of driver output controls. There are individual controls for each output pair, as well as a common control for both output pairs. When an output control is low, the associated output is in a high-impedance state and the output can neither drive nor load the bus. This permits many devices to be connected together on the same transmission line for partyline applications.
The output stages are similar to TTL totem-pole outputs, but with the sink outputs, YS and ZS, and the corresponding active pull-up terminals, YP and ZP, available on adjacent package pins.

## Features

- Each circuit offers choice of open-collector or active pull-up (totem-pole) outputs
- Single 5V supply
- Differential line operation

■ Dual channels

- TTL/LS compatibility
- High-impedance output state for party-line applications

■ Short-circuit protection

- High current outputs
$\square$ Single-ended or differential AND/NAND outputs
- Common and individual output controls
- Clamp diodes at inputs

■ Easily adaptable to DS55114/DS75114 applications

## Connection Diagram

Dual-In-Line Package


Truth Table

| Inputs |  |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Control |  | Data |  | AND | NAND |  |
| C | CC | A | B* | Y | Z |  |
| L | X | X | X | Z | Z |  |
| X | L | X | X | Z | Z |  |
| H | H | L | X | L | H $^{*}$ |  |
| H | H | X | L | L | H |  |
| H | H | H | H | H | L |  |

[^3]Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.

| Supply Voltage $\left(V_{C C}\right)$ (Note 1) | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| OFF-State Voltage Applied to <br> Open-Collector Outputs | 12 V |

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package Molded DIP Package SO Package
Operating Free-Air Temperature Range

| DS55113 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| DS55113 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate SO package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ (Note 2).

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature $\left(1 / 16^{\prime \prime}\right.$ from case for <br> 60 seconds): J Package | $300^{\circ} \mathrm{C}$ |
| Lead Temperature $\left(1 / 16^{\prime \prime}\right.$ from case for <br> 4 seconds): $N$ Package |  |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS55113 | 4.5 | 5.5 | V |
| DS75113 | 4.75 | 5.25 | V |
| High Level Output Current (IOH) |  | -40 | mA |
| Low Level Output Current (IOL) |  | 40 | mA |
| Operating Free-Air Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS55113 | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| DS75113 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics Over recommended operating free-air temperature range (unless otherwise noted)


Electrical Characteristics
Over recommended operating free-air temperature range (unless otherwise noted) (Continued)

| Symbol | Parameter | Conditions (Note 3) |  | DS55113 |  |  | DS75113 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{array}{\|c\|} \text { Typ } \\ \text { (Note 4) } \end{array}$ | Max | Min | Typ (Note 4) | Max |  |
| los | Short-Circuit Output Current (Note 5) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ |  | -40 | -90 | -120 | -40 | -90 | -120 | mA |
| ICC | Supply Current (Both Drivers) | All Inputs at OV, No Load$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ |  | 47 | 65 |  | 47 | 65 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=7 \mathrm{~V}$ |  | 65 | 85 |  | 65 | 85 |  |

Note 1: All voltage values are with respect to network ground terminal.
Note 2: For operation above $25^{\circ} \mathrm{C}$ free-air temperature, refer to Dissipation Derating Curves in the Thermal information section.
Note 3: All parameters with the exception of OFF-state open-collector output current are measured with the active pull-up connected to the sink output.
Note 4: All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, with the exception of ICC at 7 V .
Note 5: Only one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | DS55113 |  |  | DS75113 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| ${ }_{\text {tPLH }}$ | Propagation Delay Time, Low-to High-Level Output | (Figure 1) |  | 13 | 20 |  | 13 | 30 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High-to Low-Level Output |  |  | 12 | 20 |  | 12 | 30 | ns |
| tPZH | Output Enable Time to High Level | $\mathrm{R}_{\mathrm{L}}=180 \Omega$, (Figure 2) |  | 7 | 15 |  | 7 | 20 | ns |
| tpZL | Output Enable Time to Low Level | $\mathrm{R}_{\mathrm{L}}=250 \Omega$, (Figure 3) |  | 14 | 30 |  | 14 | 40 | ns |
| $t_{\text {tPHZ }}$ | Output Disable Time from High Level | $R_{L}=180 \Omega$, (Figure 2) |  | 10 | 20 |  | 10 | 30 | ns |
| $t_{\text {PLZ }}$ | Output Disable Time from Low Level | $\mathrm{R}_{\mathrm{L}}=250 \Omega$, (Figure 3) |  | 17 | 35 |  | 17 | 35 | ns |



## AC Test Circuits and Switching Time Waveforms



TL/F/5785-3
FIGURE 1. $t_{\text {PLH }}$ and tpHL

input


FIGURE 2. $t_{P Z H}$ and $t_{\text {PHZ }}$


TL/F/5785-5
FIGURE 3. $t_{P Z L}$ and $t_{P L Z}$
Note 1: The pulse generator has the following characteristics: $Z_{\mathrm{OUT}}=50 \Omega, \mathrm{PRR}=500 \mathrm{kHz}, \mathrm{t}_{\mathrm{W}}=100 \mathrm{~ns}$. Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Typical Performance Characteristics*


Propagation Delay Times from Data Inputs vs Free-Alr Temperature


Output Enable and Disable
Times vs Free-Alr Temperature


TL/F/5785-7
*Data for temperatures below $0^{\circ} \mathrm{C}$ and above $70^{\circ} \mathrm{C}$ and for supply voltages below 4.75 V and above 5.25 V are applicable to DS55113 circuits only. These parameters were measured with the active pull-up connected to the sink output.

## Typical Performance Characteristics* (Continued)


*Data for temperatures below $0^{\circ} \mathrm{C}$ and above $70^{\circ} \mathrm{C}$ and for supply voltages below 4.75 V and above 5.25 V are applicable to DS55113 circuits only. These parameters were measured with the active pull-up connected to the sink output.

National Semiconductor Corporation

## DS55114/DS75114 Dual Differential Line Drivers

## General Description

The DS55114/DS75114 dual differential line drivers are designed to provide differential output signals with high current capability for driving balanced lines, such as twisted pair at normal line impedances, without high power dissipation. The output stages are similar to TTL totem-pole outputs, but with the sink outputs, YS and ZS, and the corresponding active pull-up terminals, YP and ZP, available on adjacent package pins. Since the output stages provide TTL compatible output levels, these devices may also be used as TTL expanders or phase splitters.

## Features

- Each circuit offers choice of open-collector or active pull-up (totem-pole) outputs
- Single 5V supply
- Differential line operation
- Dual channels
- TTL/LS compatibility
- Design to be interchangeable with Fairchild 9614 line drivers
- Short-circuit protection of outputs
- High current outputs
- Clamp diodes at inputs and outputs to terminate line transients
- Single-ended or differential AND/NAND outputs
- Triple inputs


## Connection Diagram



Truth Table

| Inputs |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: |
| A | B | C | Y | Z |
| H | H | H | H | L |
| All Other Input | Combinations |  | L | H |

[^4]
## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage (VCC | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| OFF-State Voltage Applied to |  |
| $\quad$ Open-Collector Outputs | 12 V |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| Molded Package | 1362 mW |
| Operating Free-Air Temperature Range |  |
| DS55114 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DS75114 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature $\left(1 / 16^{\prime \prime}\right.$ from case |  |
| for 60 seconds): J Package | $300^{\circ} \mathrm{C}$ |

Lead Temperature ( $1 / 16^{\prime \prime}$ from case for 4 seconds): N Package
$260^{\circ} \mathrm{C}$
*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ (Note 2).

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage (VCC) |  |  |  |
| $\quad$ DS55114 | 4.5 | 5.5 | V |
| DS75114 | 4.75 | 5.25 | V |
| High Level Output Current (IOH) |  | -40 | mA |
| Low Level Output Current (loL) |  | 40 | mA |
| Operating Free-Air |  |  |  |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS55114 | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| DS75114 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics Over recommended operating free-air temperature range (unless otherwise noted)

| Symbol | Parameter | Conditions (Note 3) |  |  | DS55114 |  |  | DS75114 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | $\begin{array}{c\|} \hline \text { Typ } \\ \text { (Note 4) } \end{array}$ | Max | Min | $\begin{array}{\|c\|} \hline \text { Typ } \\ \text { (Note 4) } \end{array}$ | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  |  |  | 2 |  |  | 2 |  |  | v |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage |  |  |  |  |  | 0.8 |  |  | 0.8 |  |
| $V_{\text {IK }}$ | Input Clamp Voltage | $V_{C C}=\mathrm{Min}, \mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  |  | $-0.9$ | -1.5 |  | -0.9 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\text {IH }}=2 \mathrm{~V}$ |  | $\mathrm{IOH}^{\prime}=-10 \mathrm{~mA}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  | V |
|  |  | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  | $\mathrm{IOH}^{\prime}=-40 \mathrm{~mA}$ | 2 | 3.0 |  | 2 | 3.0 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OL}}=40 \mathrm{~mA} \end{aligned}$ |  |  |  | 0.2 | 0.4 |  | 0.2 | 0.45 | V |
| VOK | Output Clamp Voltage | $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=40 \mathrm{~mA}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  |  |  | 6.1 | 6.5 |  | 6.1 | 6.5 | V |
|  |  | $\mathrm{V}_{C C}=\mathrm{Max}, \mathrm{I}_{\mathrm{O}}=-40 \mathrm{~mA}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  |  |  | -1.1 | -1.5 |  | -1.1 | -1.5 |  |
| IO(off) | OFF-State Open-Collector Output Current | $V_{C C}=\operatorname{Max}$ | $\mathrm{V}_{\mathrm{OH}}=12 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ}$ |  | 1 | 100 |  |  |  | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ |  |  | 200 |  |  |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{OH}}=5.25 \mathrm{~V}$ | $T_{A}=25^{\circ} \mathrm{C}$ |  |  |  |  | 1 | 100 |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ |  |  |  |  |  | 200 |  |
| 1 | Input Current at Maximum Input Voltage | $V_{C C}=M a x, V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 1 |  |  | 1 | mA |
| I ${ }_{\text {IH }}$ | High Level Input Current | $V_{C C}=$ Max, $V_{1}=2.4 \mathrm{~V}$ |  |  |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current | $V_{C C}=\operatorname{Max}, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -1.1 | -1.6 |  | -1.1 | -1.6 | mA |
| los | Short-Circuit Output Current (Note 5) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ |  |  | -40 | -90 | 120 | -40 | -90 | -120 | mA |
| ICC | Supply Current (Both Drivers) | Inputs Grounded, No Load, $T_{A}=25^{\circ} \mathrm{C}$ |  | $\mathrm{V}_{C C}=$ Max |  | 37 | 50 |  | 37 | 50 | mA |
|  |  |  |  | $V_{C C}=7 \mathrm{~V}$ |  | 47 | 65 |  | 47 | 70 |  |

Note 1: All voltage values are with respect to network ground terminal.
Note 2: For operation above $25^{\circ} \mathrm{C}$ free-air temperature, refer to Dissipation Derating Curves in the Thermal information section.
Note 3: All parameters, with the exception of OFF-state open-collector output current, are measured with the active pull-up connected to the sink output.
Note 4: All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, with the exception of $\mathrm{I}_{\mathrm{CC}}$ at 7 V .
Note 5: Only one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

| Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | DS55114 |  |  | DS75114 |  |  | Units |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| ${ }_{\text {tPL }}$ | Propagation Delay Time, Low-to-High-Level Output | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$, (Figure 1) |  | 15 | 20 |  | 15 | 30 | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time High-to-Low-Level Output |  |  | 11 | 20 |  | 11 | 30 | ns |

## AC Test Circuit and Switching Time Waveforms



TL/F/5786-3
Note 1: The pulse generator has the following characteristics: $Z_{\text {OUT }}=50 \Omega$,
$\mathrm{t}_{\mathrm{w}}=100 \mathrm{~ns}, \operatorname{PRR}=500 \mathrm{kHz}$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig-capacitance.


TL/F/5786-4
FIGURE 1

Typical Performance Characteristics＊


TL／F／5786－7
${ }^{*}$ Data for temperatures below $0^{\circ} \mathrm{C}$ and above $70^{\circ} \mathrm{C}$ and for supply voltages below 4.75 V and above 5.25 V are applicable to DS55114 circuits only．These parameters were measured with the active pull－up connected to the sink output．


National
Semiconductor
Corporation

## DS55115/DS75115 Dual Differential Line Receiver

## General Description

The DS55115/DS75115 is a dual differential line receiver designed to sense differential signals from data transmission lines. Designed for operation over military and commercial temperature ranges, the DS55115/DS75115 can typically receive $\pm 500 \mathrm{mV}$ differential data with $\pm 15 \mathrm{~V}$ com-mon-mode noise. Outputs are open-collector and give TTL compatible signals which are a function of the polarity of the differential input signal. Active output pull-ups are also available, offering the option of an active TTL pull-up through an external connection.
Response time may be controlled with the use of an external capacitor. Each channel may be independently controlled and optional input termination resistors are also available.

## Features

- Single 5V supply
- High common-mode voltage range
- Each channel individually strobed
- Independent response time control
- Uncommitted collector or active pull-up option
- TL compatible output
- Optional $130 \Omega$ termination resistors
- Direct replacement for 9615


## Connection Diagram



Order Number DS55115J, DS75115J or DS75115N
See NS Package Number J16A or N16A

## Function Table

| Strobe | Diff. <br> Input | Output |
| :---: | :---: | :---: |
| L | X | H |
| H | L | H |
| H | H | L |

$H=V_{I} \geq V_{I H}$ min or $V_{I D}$ more positive than $V_{T H}$ max $L=V_{I} \leq V_{I L}$ max or $V_{I D}$ more negative than $V_{T L}$ max $X=$ irrelevant

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage, VCC (Note 1) | 7 V |
| :--- | ---: |
| Input Voltage at A, B and RT Inputs | $\pm 25 \mathrm{~V}$ |
| Input Voltage at Strobe Input | 5.5 V |
| Off-State Voltage Applied to Open-Collector Outputs | 14 V |
| Maximum Power Dissipation |  |
| Cavity Package |  |
| Molded Package |  |
| Operating Free-Air Temperature Range |  |
| DS55115 | 1433 mW |
| DS57115 | 1362 mW |
|  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |

Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature ( $1 / 16$ inch from case for 4 seconds)
$260^{\circ} \mathrm{C}$
*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, (VCC) |  |  |  |
| $\quad$ DS55115 | 4.5 | 5.5 | V |
| DS75115 | 4.75 | 5.25 | V |
| High Level Output Current $\left(l_{\mathrm{OH}}\right)$ |  | -5 | mA |
| Low Level Output Current $\left(\mathrm{l}_{\mathrm{OL}}\right)$ |  | 15 | mA |
| Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS55115 | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| DS75115 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2, 3 and 5)

| Symbol | Parameter | Conditions |  | DS55115 |  |  | DS75115 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\text {TH }}$ | Differential Input HighThreshold Voltage | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=15 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IC}}=0$ |  |  | 200 | 500 |  | 200 | 500 | mV |
| $\mathrm{V}_{\mathrm{TL}}$ | Differential Input LowThreshold Voltage | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}, \mathrm{IOH}=-5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IC}}=0$ |  |  | -200 | -500 |  | -200 | -500 | mV |
| $\overline{V_{\text {ICR }}}$ | Common-Mode Input Voltage Range | $V_{\text {ID }}= \pm 1 \mathrm{~V}$ |  | $\begin{array}{\|c\|} \hline 15 \\ \text { to } \\ -15 \end{array}$ | $\begin{gathered} 24 \\ \text { to } \\ -19 \end{gathered}$ |  | 15 to -15 | $\begin{gathered} 24 \\ \text { to } \\ -19 \end{gathered}$ |  | V |
| $\mathrm{V}_{\text {IH(STROBE) }}$ | High-Level Strobe Input Voltage |  |  | 2.4 |  |  | 2.4 |  |  | V |
| $\mathrm{V}_{\text {IL(STROBE) }}$ | Low-Level Strobe Input Voltage |  |  |  |  | 0.4 |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{I \mathrm{D}}=-0.5 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OH}}=-5 \mathrm{~mA} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=\mathrm{Min}$ | 2.2 |  |  | 2.4 |  |  | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=$ Max | 2.4 |  |  | 2.4 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\text {ID }}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=15 \mathrm{~mA}$ |  |  | 0.22 | 0.4 |  | 0.22 | 0.45 | V |
| IIL | Low Level Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{~V}_{1}=0.4 \mathrm{~V}, \\ & \text { Other Input at } 5.5 \mathrm{~V} \end{aligned}$ | $T_{A}=$ Min |  |  | -0.9 |  |  | -0.9 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -0.5 | -0.7 |  | -0.5 | -0.7 |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Max}$ |  |  | $-0.7$ |  |  | -0.7 |  |
| $\mathrm{ISH}_{\text {S }}$ | High Level Strobe Current | $\begin{aligned} & V_{C C}=M i n, V_{I D}=-0.5 \mathrm{~V} \\ & V_{\text {STROBE }}=4.5 \mathrm{~V} \end{aligned}$ | $T_{A}=25^{\circ} \mathrm{C}$ |  | 0.5 | 2 |  | 0.5 | 5 | $\mu \mathrm{A}$ |
|  |  |  | $T_{A}=M a x$ |  |  | 5 |  |  | 10 |  |
| $\mathrm{I}_{\text {SL }}$ | Low Level Strobe Current | $\begin{aligned} & V_{\mathrm{CC}}=M a x, V_{I D}=0.5 \mathrm{~V}, \\ & V_{\text {STROBE }}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | -1.15 | -2.4 |  | -1.15 | -2.4 | mA |
| $I_{4}, l_{12}$ | Response Time Control Current (Pin 4 or Pin 12) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max. } \mathrm{V}_{\mathrm{ID}}=0.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{RC}}=0 \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -1.2 | $-3.4$ |  | -1.2 | -3.4 |  | mA |
| lo(off) | Off-State Open-Collector Output Current | $\begin{aligned} & V_{C C}=\operatorname{Min}, V_{O H}=12 \mathrm{~V} \\ & V_{I D}=-4.5 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 100 |  |  |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Max}$ |  |  | 200 |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{OH}}=5.25 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{ID}}=-4.75 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  |  |  |  | 100 |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Max}$ |  |  |  |  |  | 200 |  |

Electrical Characteristics (Notes 2, 3 and 5) (Continued)

| Symbol | Parameter | Conditions |  | DS55115 |  |  | DS75115 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{R}_{\mathbf{T}}$ | Line Terminating Resistance | $V_{C C}=5 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 77 | 130 | 167 | 74 | 130 | 179 | $\Omega$ |
| los | Short-Circuit Output Current | $\begin{aligned} & V_{C C}=\text { Max, } V_{O}=0 V \\ & V_{I D}=-0.5 V \text {, (Note 4) } \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -15 | -40 | -80 | -14 | -40 | -100 | mA |
| ICC | Supply Current (Both Receivers | $\begin{aligned} & V_{C C}=M a x, V_{I D}=0.5 \mathrm{~V}, \\ & V_{I C}=0 V \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 32 | 50 |  | 32 | 50 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for the actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS55115 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75115. All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Unless otherwise noted, $\mathrm{V}_{\text {STROBE }}=2.4 \mathrm{~V}$. All parameters with the exception of off-state open-collector output current are measured with the active pull-up connected to the sink output.

## Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | DS55115 |  |  | DS75115 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| ${ }_{\text {tpLH }}$ | Propagation Delay Time, Low-to-High Level Output | $\mathrm{R}_{\mathrm{L}}=3.9 \mathrm{k} \Omega$, (Figure 1) |  | 18 | 50 |  | 18 | 75 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output | $\mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 1) |  | 20 | 50 |  | 20 | 75 | ns |

## Schematic Diagram




## Frequency Response Control



TL/F/5787-5
Note: $\mathrm{C}_{\mathrm{R}}$ (response control) $>0.01 \mu \mathrm{~F}$ may cause slowing of rise and fall times of the output.


## AC Test Circuit and Switching Time Waveforms



TL/F/5787-7
Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega, P R R=500 \mathrm{kHz} / \mathrm{t}_{\mathrm{W}}=100 \mathrm{~ns}$
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and test fixture capacitance


TL/F/5787-8
FIGURE 1. Propagation Delay Time

## Typical Application



[^5]A capacitor may be connected in series with $\mathrm{Z}_{\mathrm{O}}$ to reduce power dissipation.

National
Semiconductor Corporation

## DS55121/DS75121 Dual Line Drivers

## General Description

The DS55121/DS75121 are monolithic dual line drivers designed to drive long lengths of coaxial cable, strip line, or twisted pair transmission lines having impedances from $50 \Omega$ to $500 \Omega$. Both are compatible with standard TTL logic and supply voltage levels.
The DS55121/DS75121 will drive terminated low impedance lines due to the low-impedance emitter-follower outputs. In addition the outputs are uncommitted allowing two or more drivers to drive the same line.
Output short-circuit protection is incorporated to turn off the output when the output voltage drops below approximately 1.5 V .

## Features

■ Designed for digital data transmission over $50 \Omega$ to $500 \Omega$ coaxial cable, strip line, or twisted pair transmission lines

- TTL compatible

■ Open emitter-follower output structure for party-line operation

- Short-circuit protection
- AND-OR logic configuration
- High speed (max propagation delay time 20 ns )
- Plug-in replacement for the SN55121/SN75121 and the 8T13


## Connection Diagram

Dual-In-Line Package


Top Vlew
Order Number DS55121J, DS75121J or DS75121N See NS Package Number J16A or N16A

## Typical Performance

 Characteristics

TL/F/5788-2

## Truth Table

| Output |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | O | C | D | E | F | Y |
| H | H | H | H | X | X | H |
| X | X | X | X | H | H | H |
| All Other Input <br> Combinations |  |  |  |  | L |  |

$H=$ High Level, $L=$ Low Level, $X=$ Irrelevant

$Z_{\text {OUT }} \approx 50 \Omega, t_{W}=200 \mathrm{~ns}$, duty cycle $=50 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5.0 \mathrm{~ns}$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| Specifications for Milltary/Aerospace products are not |  |
| contalned in this datasheet. Refer to the assoclated |  |
| reliability electrical test specificatlons document. |  |
| Supply Voltage, V CC | 6.0 V |
| Input Voltage | 6.0 V |
| Output Voltage | 6.0 V |
| Output Current | -75 mA |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1371 mW |
| Molded Package | 1280 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |
| 'Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |  |
| 10.2 mW/ $/{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $V_{\text {CC }}$ | 4.75 | 5.25 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS55121 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS75121 | 0 | +75 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V (unless otherwise noted) (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  |  |  | 0.8 | V |
| $V_{1}$ | Input Clamp Voltage | $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{l}_{\mathrm{I}}=-12 \mathrm{~mA}$ |  |  | -1.5 | V |
| 1 | Input Current at Max Input Voltage | $V_{C C}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-75 \mathrm{~mA}$ (Note 4) | 2.4 |  |  | V |
| ${ }^{\mathrm{IOH}}$ | High Level Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HH}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (Note 4) } \end{aligned}$ | -100 |  | -250 | mA |
| $\mathrm{IOL}^{\text {l }}$ | Low Level Output Current | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ (Note 4) |  |  | -800 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {O(OFF) }}$ | Off State Output Current | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=3.0 \mathrm{~V}$ |  |  | 500 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | High Level Input Current | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| ILL | Low Level Input Current | $V_{1}=0.4 \mathrm{~V}$ | -0.1 |  | -1.6 | mA |
| los | Short Circuit Output Current | $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -30 | mA |
| I'CH | Supply Current, Outputs High | $V_{C C}=5.25 \mathrm{~V}$, All Inputs at 2.0 V , Outputs Open |  |  | 28 | mA |
| ICCL | Supply Current, Outputs Low | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, All Inputs at 0.8 V , Outputs Open |  |  | 60 | mA |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tPLH }}$ | Propagation Delay Time, Low-to-High Level Output | $R_{L}=37 \Omega$, (See AC Test Circuit and Switching Time Waveforms) | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 11 | 20 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 22 | 50 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High-to-Low Level Output | $R_{L}=37 \Omega$, (See AC Test Circuit and Switching Time Waveforms) | $\mathrm{C}_{L}=15 \mathrm{pF}$ |  | 8.0 | 20 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 20 | 50 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS55121 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75121. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The output voltage and current limits are guaranteed for any appropriate combination of high and low inputs specified by the truth table for the desired output.

## DS75123 Dual Line Driver

## General Description

The DS75123 is a monolithic dual line driver designed specifically to meet the I/O interface specifications for IBM System 360. It is compatible with standard TTL logic and supply voltage levels.
The low-impedance emitter-follower outputs of the DS75123 enable driving terminated low impedance lines. In addition the outputs are uncommitted allowing two or more drivers to drive the same line.
Output short-circuit protection is incorporated to turn off the output when the output voltage drops below approximately 1.5 V .

## Features

- Meet IBM System 360 I/O interface specifications for digital data transmission over $50 \Omega$ to $500 \Omega$ coaxial cable, strip line, or terminated pair transmission lines
- TTL compatible with single 5.0 V supply
- 3.11 V output at $\mathrm{I}_{\mathrm{OH}}=-59.3 \mathrm{~mA}$
- Open emitter-follower output structure for party-line operation
- Short circuit protection
- AND-OR logic configuration
- Plug-in replacement for the SN75123 and the 8T23


## Connection Diagram

## Dual-In-Line Package



Top View
Order Number DS75123J or DS75123N
See NS Package Number J16A or N16A

## AC Test Circuit and Switching

Time Waveforms


| INPUTS |  |  |  |  | OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | B | C | D | E | F | Y |
| H | H | H | H | X | X | H |
| X | X | X | X | H | H | H |
| All Other Input <br> Combinations |  |  |  |  | L |  |

$H=$ High level, $L=$ Low level, $X=$ Irrelevant
TL/F/5790-3

## Truth Table



Note 1: The pulse generators have the following characteristics: $Z_{\text {OUT }} \approx 50 \Omega, t_{W}=200 \mathrm{~ns}$, duty cycle $=50 \%$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage, VCC
7.0 V

Input Voltage
5.5 V

Output Voltage
7.0V

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

Cavity Package
1371 mW 1280 mW

Operating Free-Air Temperature Range Storage Temperature Range Lead Temperature (Soldering, 4 seconds)
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$
-Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\text {cc }}$ | 4.75 | 5.25 | V |
| High Level Output Current, IOH |  | -100 | mA |
| Temperature, $\mathrm{T}_{\mathbf{A}}$ | 0 | +75 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | High Level Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{I}}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| 1 | Input Current at Max Input Voltage | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  |  | 1 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-59.3 \mathrm{~mA},(\text { Note } 4) \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3.11 |  |  | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 2.9 |  |  | V |
| ${ }^{1} \mathrm{OH}$ | High Level Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HH}}=4.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V},(\text { Note } 4) \end{aligned}$ |  | -100 |  | -250 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=-240 \mu \mathrm{~A},($ Note 4) |  |  |  | 0.15 | V |
| loroff) | Off State Output Current | $\mathrm{V}_{\mathrm{CC}}=0, \mathrm{~V}_{\mathrm{O}}=3.0 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | High Level Input Current | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
| ILL | Low Level Input Current | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  | -0.1 |  | -1.6 | mA |
| los | Short Circuit Output Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | -30 | mA |
| ICCH | Supply Current, Outputs High | $V_{C C}=5.25 \mathrm{~V}$, All Inputs at 2.0 V , Outputs Open |  |  |  | 28 | mA |
| $\mathrm{I}_{\mathrm{CLL}}$ | Supply Current, Outputs Low | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$, All Inputs at 0.8V, Outputs Open |  |  |  | 60 | mA |

## Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay Time, Low-to-High Level Output | $R_{L}=50 \Omega$, (See AC Test Circuit and Switching Time Waveforms | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 12 | 20 | ns |
|  |  |  | $C_{L}=100 \mathrm{pF}$ |  | 20 | 35 | ns |
| ${ }^{\text {tPHL }}$ | Propagation Delay Time, High-to-Low Level Output | $R_{L}=50 \Omega$, (See AC Test Circuit and Switching Time Waveforms | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 12 | 20 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 15 | 25 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive, currents out of device pins shown as negative, all voltage values are referenced with respect to network ground terminal, unless otherwise noted. All values shown as max or min on absolute value basis.
Note 3: Min/max limits apply across the guaranteed operating temperature range of $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ for DS 75123 , unless otherwise specified. Typicals are for $\mathrm{V}_{C C}$ $=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Positive current is defined as current into the referenced pin.
Note 4: The output voltage and current limits are guaranteed for any appropriate combination of high and low inputs specified by the truth table for the desired output.

National Semiconductor Corporation

## DS75124 Triple Line Receiver

## General Description

The DS75124 is designed to meet the input/output interface specifications for IBM System 360. It has built-in hysteresis on one input on each of the three receivers to provide large noise margin. The other inputs on each receiver are in a standard TTL configuration. The DS75124 is compatible with standard TTL logic and supply voltage levels.

## Features

- Built-in input threshold hysteresis
- High speed . . . type propagation delay time 20 ns
- Independent channel strobes
- Input gating increases application flexibility
- Single 5.0 V supply operation
- Plug-in replacement for the SN75124 and the 8T24


## Connection Diagram and Truth Table

Dual-In-Line Package


Order Number DS75124J or DS75124N
See NS Package Number J16A or N16A

Typical Application


TL/F/5792-2


## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | A, B, or S |  | 2.0 |  |  | V |
|  |  | R |  | 1.7 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage | A, B, or S |  |  |  | 0.8 | V |
|  |  | R |  |  |  | 0.8 | V |
| $V_{T+}-V_{T-}$ | Hysteresis | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R},($ Note 6) |  | 0.2 | 0.4 |  | V |
| $V_{1}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{I}_{1}=-12 \mathrm{~mA}, \mathrm{~A}, \mathrm{~B}$, or S |  |  |  | -1.5 | V |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~A}, \mathrm{~B}$, or S |  |  |  | 1 | mA |
|  |  | R | $\mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  | 5.0 | mA |
|  |  |  | $\mathrm{V}_{1}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0$ |  |  | 5.0 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage |  | MIN, $V_{\text {IL }}=V_{\text {ILMAX }}$, <br> $00 \mu \mathrm{~A}$, (Note 4) | 2.6 |  |  | V |
| VOL | Low Level Output Voltage |  | $\operatorname{MIN}, V_{I L}=V_{I L M A X}, I_{O L}=16 \mathrm{~mA},$ |  |  | 0.4 | V |
| $\mathrm{IIH}^{\text {H}}$ | High Level Input Current | $V_{1}=4.5 \mathrm{~V}, \mathrm{~A}, \mathrm{~B}$, or S |  |  |  | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1}=3.11 \mathrm{~V}, \mathrm{R}$ |  |  |  | 170 | $\mu \mathrm{A}$ |
| IJL | Low Level Input Current | $\mathrm{V}_{1}=0.4 \mathrm{~V}, \mathrm{~A}, \mathrm{~B}$, or S |  | -0.1 |  | -1.6 | mA |
| los | Short Circuit Output Current | $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Note 5) |  | -50 |  | -100 | mA |
| ICC | Supply Current | $V_{C C}=5.25 \mathrm{~V}$ |  |  |  | 72 | mA |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, nominal power supplies unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| tpLH | Propagation Delay Time, Low-to-High <br> Level Output from R Input | (See AC Test Circuit and Switching <br> Time Waveforms) | 20 | 30 | ns |  |
| tpHL | Propagation Delay Time, High-to-Low <br> Level Output from R Input | (See AC Test Circuit and Switching <br> Time Waveforms) | 20 | 30 | ns |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive, currents out of device pins shown as negative, all voltage values are referenced with respect to network ground terminal, unless otherwise noted. All values shown as max or min on absolute value basis.
Note 3: Min/max limits apply across the guaranteed operating temperature range of $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ for DS75124, uniess otherwise specified. Typicals are for $V_{C C}$ $=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Positive current is defined as current into the referenced pin.
Note 4: The output voltage and current limits are guaranteed for any appropriate combination of high and low inputs specified by the truth table for the desired output.
Note 5: Not more than one output should be shorted at a time.
Note 6: Hysteresis is the difference between the positive going input threshold voltage, $\mathrm{V}_{\mathrm{T}+}$, and the negative going input threshold voltage, $\mathrm{V}_{\mathrm{T}-}$.

## AC Test Circuit and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $Z_{O U T} \approx 50 \Omega, t_{W}=200 \mathrm{~ns}$, duty cycle $=50 \%$
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


TL/F/5792-4

## Typical Performance Characteristics



## DS75125/DS75127 Seven-Channel Line Receivers

## General Description

The DS75125 and DS75127 are monolithic seven-channel line receivers designed to satisfy the requirements of the IBM System 360/370 input/output interface specifications. Special low-power design and Schottky clamped transistors allow for low supply current requirements while maintaining fast switching speeds and high current TTL outputs. The DS75125 and DS75127 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

## Features

- Meets IBM 360/370 I/O specification

■ Input resistance-7 k $\Omega$ to $20 \mathrm{k} \Omega$

- Output compatible with TTL
- Schottky-clamped transistors
- Operates from single 5 V supply
- High speed-low propagation delay
- Ratio specification for propagation delay time, low-to-high/high-to-low
- Seven channels in one 16-pin package
- Standard $\mathrm{V}_{\mathrm{CC}}$ and ground positioning on DS75127


## Connection Diagrams



DS75127
Dual-In-Line Package


Top View
logic: $Y=A$
Order Number DS75127J or DS75127N
See NS Package Number J16A or N16A
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the associated
reliability electrical test specifications document.

| Supply Voltage, $V_{\mathrm{CC}}$ (Note 1) |
| :--- |
| Input Voltage Range |
| DS 75125 |
| DS75127 |$\quad 7 \mathrm{~V}$


| Operating Free-Air Temperature Range | -0.15 V to 7 V |
| :--- | ---: |
| Storage Temperature Range | -2 V to 7 V |
| Lead Temperature (Soldering, 4 seconds) | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
|  |  | to $+150^{\circ} \mathrm{C}$


| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ (Note 2) |  |
| :--- | :--- |
| Cavity Package | 1509 mW |
| Molded Package | 1476 mW |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathbf{2 5}^{\circ} \mathrm{C}$.

Recommended Operating Conditions

|  | Min Typ | Max | Units |  |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5 | 5.5 | V |
| High-Level Output Current, I | $\mathrm{OH}_{\mathrm{OH}}$ |  |  | -0.4 |
| mA |  |  |  |  |
| Low-Level Output Current, IOL |  |  | 16 | mA |
| Operating Free-Air Temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics over recommended operating free-air temperature range (Note 3)

| Symbol | Parameter | Conditions | Min | Typ (Note 5) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage |  | 1.7 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-Level Input Voltage |  |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.7 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | 2.4 | 3.1 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=1.7 \mathrm{~V}, \mathrm{l} \mathrm{OL}=16 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| $\mathrm{I}_{\mathrm{H}}$ | High-Level Input Current | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=3.11 \mathrm{~V}$ |  | 0.3 | 0.42 | mA |
| IIL | Low-Level Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=0.15 \mathrm{~V}$ |  |  | -0.24 | mA |
| los | Short-Circuit Output Current (Note 4) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0$ | -18 |  | -60 | mA |
| $\mathrm{r}_{1}$ | Input Resistance | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, 0 \mathrm{~V}, \text { or Open, } \\ & \Delta \mathrm{V}_{1}=0.15 \mathrm{~V} \text { to } 4.15 \mathrm{~V} \end{aligned}$ | 7 |  | 20 | k $\Omega$ |
| ICC | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA},$ <br> All Inputs at 0.7 V |  | 15 | 25 | mA |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{lOL}=16 \mathrm{~mA}, \\ & \text { All Inputs at } 4 \mathrm{~V} \end{aligned}$ |  | 28 | 47 | mA |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Propagation Delay Time, Low-to-High-Level Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \text { (See Figure 1) } \end{aligned}$ | 7 | 14 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low-Level Output |  | 10 | 18 | 30 | ns |
| $\frac{t_{\mathrm{PLLH}}}{t_{\mathrm{PHL}}}$ | Ratio of Propagation Delay Times |  | 0.5 | 0.8 | 1.3 | ns |
| ${ }_{\text {t }}^{\text {LLH }}$ | Transition Time, Low-to-High-Level Output |  | 1 | 7 | 12 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Transition Time, High-to-Low-Level Output |  | 1 | 3 | 12 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: For operation above $25^{\circ} \mathrm{C}$ free-air temperature, refer to Thermal Ratings for ICs, in App Note AN-336.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis

Note 4: Only one output should be shorted at a time.
Note 5: All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Schematic (each receiver)


## AC Test Circuit and Switching Time Waveforms



TL/F/5791-5
Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega, \mathrm{PRR}=5 \mathrm{MHz}$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
Note 3: All diodes are 1N3064 or equivalent.
FIGURE 1

## Typical Performance Characteristics



$V_{1}$ - INPUT VOLTAGE (V)

## General Description

The DS75128 and DS75129 are eight-channel line receivers designed to satisfy the requirements of the input-output interface specification for IBM 360/370. Both devices feature common strobes for each group of four receivers. The DS75128 has an active-high strobe; the DS75129 has an active-low strobe. Special low-power design and Schottky-diode-clamped transistors allow low supply-current requirements while maintaining fast switching speeds and high-current TTL outputs. The DS75128 and DS75129 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

## Features

- Meets IBM 360/370 I/O specification
- Input resistance-7 k $\Omega$ to $20 \mathrm{k} \Omega$
- Output compatible with TTL
- Schottky-clamped transistors
- Operates from a single 5 V supply
- High speed-low propagation delay
- Ratio specification- $t_{\text {PLH }} / t_{\text {PLH }}$
- Common strobe for each group of four receivers
- DS75128 strobe-active-high

DS75129 strobe-active-low

## Connection Diagrams



DS75129 Dual-In-Line Package


Top View
Order Number DS75129J or DS75129N
See NS Package Number J20A or N20A

| Specifications for Military/Aerospace contained in this datasheet. Refer reliability electrical test specification | products are no to the associated s document. |
| :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 7 V |
| Input Voltage Range | -0.15 V to 7 V |
| Strobe Input Voltage |  |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ | Note 2) |
| Cavity Package | 156 |
| Molded Package | 168 |
| Operating Free-Air Temperature Range | $0^{\circ} \mathrm{C}$ to +70 |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ}$ |
| Lead Temperature |  |
| from Case |  |

Lead Temperature
$260^{\circ} \mathrm{C}$
$1 / 16$ Inch from Case for 4 Seconds: N Package
*Derate cavity package $10.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $13.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Recommended Operating Conditions

|  | 4.5 | 5.0 | 5.5 | V |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  | -0.4 | mA |
| High-Level Output Current, $\mathrm{I}_{\mathrm{OH}}$ |  |  | 16 | mA |
| Low-Level Output Current, IOL |  |  | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics over recommended operating tree-air temperature range (Note 3)

| Symbol | Parameter |  |  | Conditions | Min | Typ (Note 5) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage |  | A |  | 1.7 |  |  | V |
|  |  |  | S |  | 2 |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  | A |  |  |  | 0.7 | V |
|  |  |  | S |  |  |  | 0.7 |  |
| V OH | High-Level Output Voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.7 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=0.4 \mathrm{~mA}$ | 2.4 | 3.1 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=1.7 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| $\mathrm{V}_{1}$ | Input Clamp Voltage |  | S | $V_{C C}=4.5 \mathrm{~V}, \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 | V |
| $\mathrm{IIH}^{\text {H}}$ | High-Level Input Current |  | A | $V_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=3.11 \mathrm{~V}$ |  | 0.3 | 0.42 | mA |
|  |  |  | S | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-Level Input Current |  | A | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=0.15 \mathrm{~V}$ |  |  | -0.24 | mA |
|  |  |  | S | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=0.4 \mathrm{~V}$ |  |  | -0.4 |  |
| los | Short-Circuit Output Current (Note 4) |  |  | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}$ | -18 |  | -60 | mA |
| 1 | Input Resistance |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, 0 \mathrm{~V}$, or Open, $\Delta \mathrm{V},=0.15 \mathrm{~V}$ to 4.15V | 7 |  | 20 | k $\Omega$ |
| Icc | Supply Current | DS75128 |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Strobe at 2.4 V , All A Inputs at 0.7 V |  | 19 | 31 | mA |
|  |  | DS75129 |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Strobe at 0.4 V , All A Inputs at 0.7 V |  | 19 | 31 |  |
|  |  | DS75128 |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Strobe at 2.4 V , All A Inputs at 4 V |  | 32 | 53 |  |
|  |  | DS75129 |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Strobe at 0.4 V , All A Inputs at 4 V |  | 32 | 53 |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: For operation above $25^{\circ} \mathrm{C}$ free-air temperature, refer to Thermal Ratings for ICs, in App Note AN-336.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output should be shorted at a time.
Note 5: All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Conditions | DS75128 |  |  | DS75129 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay Time, Low-to-High-Level Output | A |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \text { See Figure 1 } \end{aligned}$ | 7 | 14 | 25 | 7 | 14 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low-Level Output |  | 10 |  | 18 | 30 | 10 | 18 | 30 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay Time, Low-to-High-Level Output | S |  |  | 26 | 40 |  | 20 | 35 | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High-to-Low-Level Output |  |  |  | 22 | 35 |  | 16 | 30 | ns |
| tPLH | Ratio of Propagation Delay Times | A | 0.5 |  | 0.8 | 1.3 | 0.5 | 0.8 | 1.3 |  |
| $\mathrm{t}_{\mathrm{PHL}}$ |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{TLH}}$ | Transition Time, Low-to-High-Level Output |  | 1 |  | 7 | 12 | 1 | 7 | 12 | ns |
| ${ }^{\text {t }}$ HL | Transition Time, High-to-Low-Level Output |  | 1 |  | 3 | 12 | 1 | 3 | 12 | ns |

## Schematic Diagram (aach receiver)



TL/F/5793-3

AC Test Circuit and Switching Time Waveforms


TL/F/5793-4


TL/F/5793-5
Note 1: Input pulses are supplied by a generator having the following characteristics: $Z_{O}=50 \Omega, P R R=5 \mathrm{MHz}$.
Note 2: Includes probe and jig capacitance.
Note 3: All diodes are 1 N 3064 or equivalent.
Note 4: The strobe inputs of DS75129 are in-phase with the output.
Note 5: $V_{\text {AEF1 }}=0.7 \mathrm{~V}$ and $V_{\text {REF2 }}=1.7 \mathrm{~V}$ for testing data $(A)$ inputs, $V_{R E F 1}=V_{\text {REF2 }}=1.3 \mathrm{~V}$ for strobe inputs.
FIGURE 1

## Typical Characteristics



Input Current vs Input Voltage, A Inputs


Voltage Transfer Characteristics From A Inputs


Low-Level Output Voltage vs Output Current


## DS75150 Dual Line Driver

## General Description

The DS75150 is a dual monolithic line driver designed to satisfy the requirements of the standard interface between data terminal equipment and data communication equipment as defined by EIA Standard RS-232-C. A rate of 20,000 bits per second can be transmitted with a full 2500 pF load. Other applications are in data-transmission systems using relatively short single lines, in level translators, and for driving MOS devices. The logic input is compatible with most TTL and LS families. Operation is from -12 V and +12 V power supplies.

## Features

- Withstands sustained output short-circuit to any low impedance voltage between -25 V and +25 V
m $2 \mu \mathrm{~s}$ max transition time through the -3 V to +3 V transition region under full 2500 pF load
- Inputs compatible with most TTL and LS families
- Common strobe input
- Inverting output
- Slew rate can be controlled with an external capacitor at the output
■ Standard supply voltages


## Schematic and Connection Diagrams



Dual-In-Line Package


Top View
Positive Logic $\mathrm{C}=\overline{\mathrm{AS}}$

Order Number DS75150J-8, DS75150M or DS75150N See NS Package Number J08A, M08A or N08E

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage $+V_{C C}$ | 15 V |
| :--- | ---: |
| Supply Voltage $-\mathrm{V}_{\mathrm{CC}}$ | 15 V |
| Input Voltage | 15 V |
| Applied Output Voltage | +25 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ${ }^{*}$ at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1133 mW |
| Molded DIP Package | 1022 mW |
| SO Package | 655 mW |
| Lead Temperature (Soldering, 4 sec.) | $260^{\circ} \mathrm{C}$ |

*Derate cavity package $7.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $8.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. Derate SO package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $+\mathrm{V}_{\mathrm{CC}}$ ) | 10.8 | 13.2 | V |
| Supply Voltage ( $-\mathrm{V}_{\mathrm{CC}}$ ) | -10.8 | -13.2 | V |
| Input Voltage ( $\mathrm{V}_{1}$ ) | 0 | +5.5 | V |
| Output Voltage ( $\mathrm{V}_{\mathrm{O}}$ ) |  | $\pm 15$ | V |
| Operating Ambient Temperature |  |  |  |
| Range ( $\mathrm{T}_{\mathrm{A}}$ ) | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2, 3, 4 and 5)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | (Figure 1) |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-Level Input Voltage | (Figure 2) |  |  |  | 0.8 | V |
| $\mathrm{VOH}_{\mathrm{OH}}$ | High-Level Output Voltage | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=10.8 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega \text { (Figure 2) } \end{aligned}$ |  | 5 | 8 |  | V |
| VOL | Low-Level Output Voltage | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=10.8 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega \text { (Figure 1) } \end{aligned}$ |  |  | -8 | -5 | V |
| 1 IH | High-Level Input Current | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \\ & \mathrm{~V}_{1}=2.4 \mathrm{~V}, \text { (Figure } 3 \text { ) } \end{aligned}$ | Data Input |  | 1 | 10 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \\ & \mathrm{~V}_{1}=2.4 \mathrm{~V}, \text { (Figure 3) } \end{aligned}$ | Strobe Input |  | 2 | 20 | $\mu \mathrm{A}$ |
| IIL | Low-Level Input Current | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \\ & \mathrm{~V}_{1}=0.4 \mathrm{~V}, \text { (Figure 3) } \end{aligned}$ | Data Input |  | -1 | -1.6 | mA |
|  |  | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{cc}}=-13.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}}=0.4 \mathrm{~V}, \text { (Figure 3) } \end{aligned}$ | Strobe Input |  | -2 | -3.2 | mA |
| los | Short-Circuit Output Current | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \\ & \text { (Figure 4), (Note 4) } \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=25 \mathrm{~V}$ |  | 2 | 5 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=-25 \mathrm{~V}$ |  | -3 | -6 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~V}_{1}=3 \mathrm{~V}$ |  | 15 | 30 | mA |
|  |  |  | $\mathrm{V}_{0}=0 \mathrm{~V}, \mathrm{~V}_{1}=0 \mathrm{~V}$ |  | -15 | -30 | mA |
| $+\mathrm{I}_{\mathrm{CCH}}$ | Supply Current From $+\mathrm{V}_{\mathrm{Cc}}$, <br> High-Level Output | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=0 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},(\text { Figure } 5) \end{aligned}$ |  |  | 10 | 22 | mA |
| $-\mathrm{ICCH}$ | Supply Current From - VCC, High-Level Output | $\begin{aligned} & +\mathrm{V}_{C C}=13.2 \mathrm{~V},-\mathrm{V}_{C C}=-13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}}=0 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},(\text { Figure } 5) \end{aligned}$ |  |  | -1 | -10 | mA |
| $+\mathrm{lCCL}$ | Supply Current From $+V_{C C}$, <br> Low-Level Output | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \text { (Figure } 5 \text { ) } \end{aligned}$ |  |  | 8 | 17 | mA |
| - ICCL | Supply Current From - VCC, Low-Level Output | $\begin{aligned} & +\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V},-\mathrm{V}_{\mathrm{CC}}=-13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=3 \mathrm{~V}, \\ & R_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},(\text { Figure } 5) \end{aligned}$ |  |  | -9 | -20 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS75150}$. All typical values are $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $+\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, $-\mathrm{V}_{\mathrm{CC}}=-12 \mathrm{~V}$.
Note 3: All current into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this data sheet for logic levels only, e.g., when -5 V is the maximum, the typical value is more-negative voltage.

| AC Electrical Characteristics $\left(+V_{C C}=12 \mathrm{~V},-\mathrm{V}_{C C}=-12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| ${ }^{\text {t }}$ LLH | Transition Time, Low-to-High Level Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=2500 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega, \\ & \text { (Figure 6) } \end{aligned}$ | 0.2 | 1.4 | 2 | $\mu \mathrm{S}$ |
| ${ }_{\text {t }}$ HL | Transition Time, High-to-Low Level Output | $C_{\mathrm{L}}=2500 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega$ <br> (Figure 6) | 0.2 | 1.5 | 2 | $\mu \mathrm{S}$ |
| ${ }_{\text {t }}^{\text {TLH }}$ | Transition Time, Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=7 \mathrm{k} \Omega$, (Figure 6) |  | 40 |  | ns |
| ${ }^{\text {t }}$ HL | Transition Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=7 \mathrm{k} \Omega$, (Figure 6) |  | 20 |  | ns |
| tplH | Propagation Delay Time Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=7 \mathrm{k} \Omega$, (Figure 6) |  | 60 |  | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=7 \mathrm{k} \Omega$, (Figure 6) |  | 45 |  | ns |

## DC Test Circuits



TL/F/5794-3
FIGURE 1. $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{OL}}$


TL/F/5794-5
Note: When testing $\mathbb{I}_{\mathbb{I}}$, the other input is at 3 V ; when testing $\mathrm{I}_{\mathrm{L}}$, the other input is open.

FIGURE 3. IIH, ILL


TL/F/5794-4
Each input is tested separately.
FIGURE 2. $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{OH}}$


TL/F/5794-6
los is tested for both input conditions at each of the specified output conditions.

FIGURE 4. IOS


FIGURE 5. $\mathrm{ICCH}_{+}, \mathrm{I}_{\mathrm{CCH}}^{-}$, , $\mathrm{ICCL}+$, $\mathrm{ICCL}-$

## AC Test Circuit and Switching Waveforms




Note 1: The pulse generator has the following characterstics: duty cycle $\leq 50 \%, Z_{\text {OUT }} \simeq 50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 6

## Typical Performance Characteristics



National
Semiconductor
Corporation

## DS75154 Quad Line Receiver

## General Description

The DS75154 is a quad monolithic line receiver designed to satisfy the requirements of the standard interface between data terminal equipment and data communication equipment as defined by EIA Standard RS-232C. Other applications are in relatively short, single-line, point-to-point data transmission systems and for level translators. Operation is normally from a single 5V supply; however, a built-in option allows operation from a 12 V supply without the use of additional components. The output is compatible with most TTL and LS circuits when either supply voltage is used.
In normal operation, the threshold-control terminals are connected to the $\mathrm{V}_{\mathrm{CC} 1}$ terminal, pin 15 , even if power is being supplied via the alternate $\mathrm{V}_{\mathrm{CC}}$ terminal, pin 16. This provides a wide hysteresis loop which is the difference between the positive-going and negative-going threshold voltages. In this mode, if the input voltage goes to zero, the output voltage will remain at the low or high level as determined by the previous input.
For fail-safe operation, the threshold-control terminals are open. This reduces the hysteresis loop by causing the nega-
tive-going threshold voltage to be above zero. The positivegoing threshold voltage remains above zero as it is unaffected by the disposition of the threshold terminals. In the failsafe mode, if the input voltage goes to zero or an open-circuit condition, the output will go to the high level regardless of the previous input condition.

## Features

■ Input resistance, $3 \mathrm{k} \Omega$ to $7 \mathrm{k} \Omega$ over full RS-232C voltage range

- Input threshold adjustable to meet "fail-safe" requirements without using external components
- Inverting output compatible with TTL or LS
- Built-in hysteresis for increased noise immunity
- Output with active pull-up for symmetrical switching speeds
- Standard supply voltage-5V or 12 V


## Schematic Diagram



TL/F/5795-1
Note: When using $V_{C C 1}$ (pin 15), $V_{C C 2}$ (pin 16) may be left open or shorted to $V_{C C 1}$. When using $V_{C C 2}, V_{C C 1}$ must be left open or connected to the threshold control pins.

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.

| Normal Supply Voltage (Pin 15), (VCC1) | 7 V |
| :--- | ---: |
| Alternate Supply Voltage (Pin 16), (VCC2) | 14 V |
| Input Voltage | $\pm 25 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ${ }^{*}$ at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| Molded DIP Package | 1362 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |
| ${ }^{\circ}$ Derate cavity package $9.6 \mathrm{~mW} / /^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C} ;$ derate molded DIP package |  |
| $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C} ;$ derate SO package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage (Pin 15), (VCC1) | 4.5 | 5.5 | V |
| Alternate Supply Voltage |  |  |  |
| $\quad$ (Pin 16), (VCC2) | 10.8 | 13.2 | V |
| Input Voltage |  | $\pm 15$ | V |
| Temperature, $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | (Figure 1) |  | 3 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-Level Input Voltage | (Figure 1) |  |  |  | -3 | V |
| $\mathrm{V}_{\mathrm{T}+}$ | Positive-Going Threshold Voltage | (Figure 1) | Normal Operation | 0.8 | 2.2 | 3 | V |
|  |  |  | Fail-Safe Operation | 0.8 | 2.2 | 3 | V |
| $\mathrm{V}_{\mathrm{T}-}$ | Negative-Going Threshold Voltage | (Figure 1) | Normal Operation | -3 | -1.1 | 0 | V |
|  |  |  | Fail-Safe Operation | 0.8 | 1.4 | 3 | V |
| $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}-}$ | Hysteresis | (Figure 1) | Normal Operation | 0.8 | 3.3 | 6 | V |
|  |  |  | Fail-Safe Operation | 0 | 0.8 | 2.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$, (Figure 1) |  | 2.4 | 3.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$, (Figure 1) |  |  | 0.23 | 0.4 | V |
| $r$ | Input Resistance | (Figure 2) | $\Delta \mathrm{V}_{1}=-25 \mathrm{~V}$ to -14 V | 3 | 5 | 7 | $\mathrm{k} \Omega$ |
|  |  |  | $\Delta V_{1}=-14 \mathrm{~V}$ to -3V | 3 | 5 | 7 | $\mathrm{k} \Omega$ |
|  |  |  | $\Delta V_{1}=-3 V$ to $+3 V$ | 3 | 6 |  | $\mathrm{k} \Omega$ |
|  |  |  | $\Delta \mathrm{V}_{1}=3 \mathrm{~V}$ to 14 V | 3 | 5 | 7 | $\mathrm{k} \Omega$ |
|  |  |  | $\Delta V_{1}=14 \mathrm{~V}$ to 25 V | 3 | 5 | 7 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{1}$ (OPEN) | Open-Circuit Input Voltage | $\mathrm{I}_{1}=0$, (Figure 3) |  | 0 | 0.2 | 2 | V |
| los | Short-Circuit Output Current (Note 5) | $\mathrm{V}_{\mathrm{CC1}}=5.5 \mathrm{~V}, \mathrm{~V}_{1}=-5 \mathrm{~V}$, (Figure 4) |  | -10 | -20 | -40 | mA |
| ICCl | Supply Current From VCC1 | $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},(\text { Figure } 5)$ |  |  | 20 | 35 | mA |
| $\mathrm{ICC2}$ | Supply Current From V ${ }_{\text {CC2 }}$ | $\mathrm{V}_{\mathrm{CC} 2}=13.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 5) |  |  | 23 | 40 | mA |

Switching Characteristics $\left(V_{C C 1}=5 \mathrm{~V}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tpLH }}$ | Propagation Delay Time, Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 6) |  | 22 |  | ns |
| ${ }_{\text {tpHL }}$ | Propagation Delay Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 6) |  | 20 |  | ns |
| ${ }_{\text {t }}^{\text {TLH }}$ | Transition Time, Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 6) |  | 9 |  | ns |
| ${ }_{\text {t }}$ | Transition Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=390 \Omega$, (Figure 6) |  | 6 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75154. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this data sheet for logic and threshold levels only, e.g., when -3 V is the maximum, the minimum limit is a more-negative voltage.
Note 5: Only one output at a time should be shorted.

## Typical Performance Characteristics Connection Diagram



Dual-In-LIne Package


TL/F/5795-2
Top View
Order Number DS75154J, DS75154M or DS75154N See NS Package Number J16A, M16A or N16A

DC Test Circuits and Truth Tables


TL/F/5795-3

| Test | Measure | A | T | Y | $\begin{gathered} \mathrm{V}_{\mathrm{cc} 1} \\ \text { (Pin 15) } \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc} 2} \\ (\mathrm{Pin} 16) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Open-Circuit Input (Fail-Safe) | VOH <br> $\mathrm{V}_{\mathrm{OH}}$ | Open Open | Open <br> Open | $\begin{aligned} & \mathrm{IOH}^{2} \\ & \mathrm{IOH} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & \text { Open } \end{aligned}$ | $\begin{aligned} & \hline \text { Open } \\ & 10.8 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & V_{T+}+\min _{1} \\ & V_{T-} \text { (Fail-Safe) } \end{aligned}$ | $\mathrm{VOH}$ $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & 0.8 \mathrm{~V} \\ & 0.8 \mathrm{~V} \end{aligned}$ | Open Open | $\begin{aligned} & \mathrm{IOH} \\ & \mathrm{IOH} \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \mathrm{~V} \\ & \text { Open } \end{aligned}$ | $\begin{aligned} & \hline \text { Open } \\ & 13.2 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{T}+}$ min (Normal) | $\mathrm{VOH}$ $\mathrm{V}_{\mathrm{OH}}$ | (Note 1) (Note 1) | Pin 15 <br> Pin 15 | $\begin{aligned} & \mathrm{IOH} \\ & \mathrm{IOH} \\ & \hline \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \text { and } \mathrm{T} \\ \mathrm{~T} \end{gathered}$ | $\begin{aligned} & \text { Open } \\ & 13.2 \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ max, <br> $V_{T-\min }$ (Normal) | $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | $\begin{array}{r} -3 V \\ -3 V \\ \hline \end{array}$ | Pin 15 <br> Pin 15 | $\begin{aligned} & \mathrm{IOH}^{2} \\ & \mathrm{I}_{\mathrm{OH}} \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \text { and } \mathrm{T} \\ \mathrm{~T} \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Open } \\ & 13.2 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IH}}$ min, $\mathrm{V}_{\mathrm{T}+\text { max, }}$ <br> $V_{T}$ - max (Fail-Safe) | $\mathrm{V}_{\mathrm{OL}}$ <br> VOL | $\begin{aligned} & 3 \mathrm{~V} \\ & 3 \mathrm{~V} \end{aligned}$ | Open <br> Open | $\begin{aligned} & \mathrm{lOL} \\ & \mathrm{lOL} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & \text { Open } \end{aligned}$ | $\begin{aligned} & \text { Open } \\ & 10.8 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \min , \mathrm{~V}_{\mathrm{T}+\mathrm{max}}, \\ & \text { (Normal) } \end{aligned}$ | $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OL}}$ | $\begin{aligned} & 3 \mathrm{~V} \\ & 3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { Pin } 15 \\ & \text { Pin } 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{YOL} \\ & \mathrm{lOL} \end{aligned}$ | $\begin{gathered} 4.5 \mathrm{~V} \text { and } \mathrm{T} \\ \mathrm{~T} \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \text { Open } \\ & 10.8 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{T}-\mathrm{max}}$ (Normal) | $\mathrm{V}_{\mathrm{OL}}$ $\mathrm{V}_{\mathrm{OL}}$ | (Note 2) (Note 2) | Pin 15 Pin 15 | $\begin{aligned} & \mathrm{lOL} \\ & \mathrm{lOL} \\ & \hline \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \text { and } \mathrm{T} \\ \mathrm{~T} \end{gathered}$ | $\begin{aligned} & \text { Open } \\ & 13.2 \mathrm{~V} \end{aligned}$ |

Note 1: Momentarily apply -5 V , then 0.8 V .
Note 2: Momentarily apply 5V, then ground.
FIGURE 1. $\mathbf{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathbf{T}_{+}}, \mathbf{V}_{\mathbf{T}-}, \mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$

## DC Test Circuits and Truth Tables (Continued)


$r_{1}=\frac{\Delta V_{1}}{\Delta I_{1}}$
TL/F/5795-4

| T | Vcc1 <br> (Pin 15) | Vcc2 <br> (Pin 16) |
| :---: | :---: | :---: |
| Open | 5 V | Open |
| Open | Gnd | Open |
| Open | Open | Open |
| Pin 15 | T and 5V | Open |
| Gnd | Gnd | Open |
| Open | Open | 12V |
| Open | Open | Gnd |
| Pin 15 | T | 12V |
| Pin 15 | T | Gnd |
| Pin 15 | T | Open |

FIGURE 2. rim


| $\mathbf{T}$ | VCc1 <br> (Pin 15) | Vcc2 <br> (Pin 16) |
| :---: | :---: | :---: |
| Open | 5.5 V | Open |
| Pin 15 | 5.5 V | Open |
| Open | Open | 13.2 V |
| Pin 15 | T | 13.2 V |

TL/F/5795-5
FIGURE 3. VI(OPEN)


Each output is tested separately.
FIGURE 4. Ios


TL/F/5795-7
All four line receivers are tested simultaneously.
FIGURE 5. Icc

## AC Test Circuit and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega, t_{W}=200 \mathrm{~ns}$, duty cycle $\leq 20 \%$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 6

## DS75176A/DS75176AT Multipoint RS-485/RS-422 Transceivers

## General Description

The DS75176A is a high speed differential TRI-STATE ${ }^{\text {® }}$ bus/line transceiver designed to meet the requirements of EIA standard RS485 with extended common mode range ( +12 V to -7 V ), for multipoint data transmission. In addition it meets the requirements of RS422.
The driver and receiver outputs feature TRI-STATE capability, for the driver outputs over the entire common mode range of +12 V to -7 V . Bus contention or fault situations that cause excessive power dissipation within the device are handled by a thermal shutdown circuit, which forces the driver outputs into the high impedance state.
The receiver incorporates a fail safe feature which guarantees a high output state when the inputs are left open.
Both AC and DC specifications are guaranteed over the 0 to $70^{\circ} \mathrm{C}$ temperature and 4.75 V to 5.25 V supply voltage range.

## Features

- Meets EIA standard RS485 for multipoint bus transmission and RS422.
- Small Outline (SO) Package option available for minimum board space.
- 22 ns driver propagation delays with 8 ns skew (typical).
- Single channel per package isolates faulty channels (from shutting down good channels).
- Single +5 V supply.
- -7 V to +12 V bus common mode range permits $\pm 7 \mathrm{~V}$ ground difference between devices on the bus.
- Thermal shutdown protection.
- Power-up down glitch-free driver outputs permit live insertion or removal of transceivers.
- High impedance to bus with driver in TRI-STATE or with power off, over the entire common mode range allows the unused devices on the bus to be powered down.
- Pin out capatible with DS3695 and SN75176A.
- Combined impedance of a driver output and receiver input is less than one RS485 unit load, allowing up to 32 transceivers on the bus.
- 70 mV typical receiver hysteresis.


## Connection and Logic Diagram



TL/F/8759-1

Order Number DS75176AN, DS75176AM, DS75176AJ-8, DS75176ATN
See NS Package Number N08E, M08A or J08A


## Electrical Characteristics (Notes 2 and 3 )

$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.25 \mathrm{~V}$ unless otherwise specified (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| IOSD | Driver Short-Circuit <br> Output Current | $V_{O}=-7 \mathrm{~V}$ (Note 7) |  |  | -250 | mA |
|  | $\mathrm{~V}_{\mathrm{O}}=+12 \mathrm{~V}($ Note 7) |  |  | +250 | mA |  |
| IOSR | Receiver Short-Circuit <br> Output Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | -15 | -85 | mA |  |

Note 1: "Absolute Maximum Ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
Note 3: All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 4: Derate linearly at $5.56 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ to 650 mW at $70^{\circ} \mathrm{C}$.
Note 5: Derate linearly © $6.11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ to 400 mW at $70^{\circ} \mathrm{C}$.
Note 6: Differential - Input/Output bus voltage is measured at the noninverting terminal $A$ with respect to the inverting terminal $B$.
Note 7: All worst case parameters for which note 7 is applied, must be increased by $10 \%$ for DS75176AT. The other parameters remain valid for $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}$ $<+85^{\circ} \mathrm{C}$.

## Switching Characteristics $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V} ; 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PLH }}$ | Driver Input to Output | $\begin{aligned} & R_{\mathrm{LDIFF}}=60 \Omega \\ & \mathrm{C}_{\mathrm{L} 1}=\mathrm{C}_{\mathrm{L} 2}=100 \mathrm{pF} \end{aligned}$ <br> (Figures 3 and 5) |  | 22 |  | ns |
| tPHL | Driver Input to Output |  |  | 22 |  | ns |
| tSKEW | Driver Output to Output |  |  | 8 |  | ns |
| $t_{r}$ | Driver Rise Time | $\begin{aligned} & R_{\mathrm{LDIFF}}=60 \Omega \\ & \mathrm{C}_{\mathrm{L} 1}=\mathrm{C}_{\mathrm{L} 2}=100 \mathrm{pF} \end{aligned}$ <br> (Figures 3 and 5) |  | 10 |  | ns |
| $\mathrm{t}_{\text {f }}$ | Driver Fall Time |  |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Driver Enable to Output High | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figures 4 and 6) S 1 Open |  | 35 |  | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Driver Enable to Output Low | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (Figures 4 and 6) S2 Open |  | 35 |  | ns |
| tLz | Driver Disable Time from Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 4 and 6) S2 Open |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{Hz}}$ | Driver Disable Time from High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 4 and 6) S1 Open |  | 15 |  | ns |
| $\mathrm{t}_{\text {PLH }}$ | Receiver Input to Output | $C_{L}=15 \mathrm{pF} \text { (Figures } 2 \text { and } 7 \text { ) }$ S1 and S2 Closed |  | 25 |  | ns |
| $t_{\text {PHL }}$ | Receiver Input to Output |  |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{LL}}$ | Receiver Enable to Output Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S2 Open |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Receiver Enable to Output High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S 1 Open |  | 15 |  | ns |
| tLZ | Receiver Disable from Low | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S2 Open |  | 12 |  | ns |
| ${ }_{\text {t }}$ | Receiver Disable from High | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (Figures 2 and 8) S1 Open |  | 12 |  | ns |

## AC Test Circuits



FIGURE 1


TL/F/8759-3
Note: S1 and S2 of load circuit are closed except as otherwise mentioned.
FIGURE 2


TL/F/8759-5
Note: Unless otherwise specified the switches are closed.
FIGURE 4

## Switching Time Waveforms



TL/F/8759-6


TL/F/8759-10
FIGURE 5. Driver Propagation Delays


TL/F/8759-7
FIGURE 6. Driver Enable and Disable Times


TL/F/8759-8
Note: Differential input voltage may may be realized by grounding $\overline{\mathrm{Rl}}$ and pulsing RI between +2.5 V and $\mathbf{- 2 . 5 \mathrm { V }}$
FIGURE 7. Recelver Propagation Delays

## Switching Time Waveforms (Continued)



TL/F/8759-9
FIGURE 8. Receiver Enable and Disable Times

## Function Tables

| Inputs |  |  | Line Condition | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RE}}$ | DE | DI |  | DO | DO |
| X | 1 | 1 | No Fault | 0 | 1 |
| X | 1 | 0 | No Fault | 1 | 0 |
| X | 0 | X | X | Z | Z |
| X | 1 | X | Fault | Z | Z |

DS75176A Receiving

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{R E}}$ | $\mathbf{D E}$ | RI- $\overline{\mathbf{R I}}$ | RO |
| 0 | 0 | $\geq+0.2 \mathrm{~V}$ | 1 |
| 0 | 0 | $\leq-0.2 \mathrm{~V}$ | 0 |
| 0 | 0 | Inputs Open** | 1 |
| 1 | 0 | X | Z |

$X$ - Don't care condition
Z - High impedance state
Fault - Improper line conditons causing excessive power dissipation in the driver, such as shorts or bus contention situations
**This is a fail safe condition

## Typical Application



TL/F/8759-11

National
Semiconductor
Corporation

## DS7820/DS8820 Dual Line Receiver

## General Description

The DS7820, specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, and the DS8820, specified from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, are digital line receivers with two completely independent units fabricated on a single silicon chip. Intended for use with digital systems connected by twisted pair lines, they have a differential input designed to reject large common mode signals while responding to small differential signals. The output is directly compatible with TTL or LS integrated circuits.
The response time can be controlled with an external capacitor to eliminate noise spikes, and the output state is determined for open inputs. Termination resistors for the twisted pair line are also included in the circuit. Both the DS7820 and the DS8820 are specified, worst case, over their full operating temperature range, for $\pm 10$-percent supply voltage variations and over the entire input voltage range.

## Features

■ Operation from a single +5 V logic supply

- Input voltage range of $\pm 15 \mathrm{~V}$
- Each channel can be strobed independently
- High input resistance
- Fan out of two with TTL integrated circuits

■ Strobe low forces output to " 1 " state

## Connection Diagram



TL/F/5796-2
Top View
Order Number DS7820J, DS8820J or DS8820N
See NS Package Number J14A or N14A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 8.0 V |
| :--- | ---: |
| Input Voltage | $\pm 20 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 20 \mathrm{~V}$ |
| Strobe Voltage | 8.0 V |
| Output Sink Current | 25 mA |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec.$)$ | $260^{\circ} \mathrm{C}$ |


| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | :--- |
| Cavity Package | 1308 mW |
| Molded Package | 1207 mW |

*Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

| Supply Voltage (VCC) | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DS7820 | 4.5 | 5.5 | V |
| DS8820 | 4.75 | 5.25 | V |
| Temperature (TA) |  |  |  |
| DS7820 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8820 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{TH}}$ | Input Threshold Voltage | $\mathrm{V}_{\mathrm{CM}}=0$ | -0.5 | 0 | 0.5 | V |
|  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ | $-1.0$ | 0 | 1.0 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Output Level | lout $\leq 0.2 \mathrm{miA}$ | 2.5 |  | 5.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Output Level | $\mathrm{I}_{\text {SINK }} \leq 3.5 \mathrm{~mA}$ | 0 |  | 0.4 | V |
| $\mathrm{R}_{1}{ }^{-}$ | Inverting Input Resistance |  | 3.6 | 5.0 |  | k $\Omega$ |
| $\mathrm{R}_{1}+$ | Non-Inverting Input Resistance |  | 1.8 | 2.5 |  | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | Line Termination Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 120 | 170 | 250 | $\Omega$ |
| $t_{r}$ | Response Time | $\mathrm{C}_{\text {DELAY }}=0$ |  | 40 |  | ns |
|  |  | $\mathrm{C}_{\text {DELAY }}=100 \mathrm{pF}$ |  | 150 |  | ns |
| IST | Strobe Current | $\mathrm{V}_{\text {STROBE }}=0.4 \mathrm{~V}$ |  | -1.0 | -1.4 | mA |
|  |  | $V_{\text {STROBE }}=5.5 \mathrm{~V}$ |  |  | 5.0 | $\mu \mathrm{A}$ |
| ICC | Power Supply Current | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ |  | 3.2 | 6.0 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=0$ |  | 5.8 | 10.2 | mA |
|  |  | $\mathrm{V}_{\mathrm{IN}}=-15 \mathrm{~V}$ |  | 8.3 | 15.0 | mA |
| ${ }_{1 N^{+}}+$ | Non-Inverting Input Current | $V_{\text {IN }}=15 \mathrm{~V}$ |  | 5.0 | 7.0 | mA |
|  |  | $V_{\text {IN }}=0$ | -1.6 | -1.0 |  | mA |
|  |  | $\mathrm{V}_{\text {IN }}=-15 \mathrm{~V}$ | -9.8 | -7.0 | ; | mA |
| $\mathrm{IN}^{-}$ | Inverting Input Current | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ |  | 3.0 | 4.2 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=0$ |  | 0 | -0.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{IN}}=-15 \mathrm{~V}$ | -4.2 | -3.0 |  | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: These specifications apply for $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V},-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for the DS 7820 or $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for the DS8820 unless otherwise specified; typical values given are for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CM}}=0$ unless stated differently.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The specifications and curves given are for one side only. Therefore, the total package dissipation and supply currents will be double the values given when both receivers are operated under identical conditions.

Typical Performance Characteristics (Note3)






TL/F/5796-4



TL/F/5796-6


Schematic Diagram


TL/F/5796-1

## DS7820A/DS8820A Dual Line Receiver

## General Description

The DS7820A and the DS8820A are improved performance digital line receivers with two completely independent units fabricated on a single silicon chip. Intended for use with digital systems connected by twisted pair lines, they have a differential input designed to reject large common mode signals while responding to small differential signals. The output is directly compatible with TTL or LS integrated circuits. The response time can be controlled with an external capacitor to reject input noise spikes. The output state is a logic " 1 " for both inputs open. Termination resistors for the twisted pair line are also included in the circuit. Both the DS7820A and the DS8820A are specified, worst case, over
their full operating temperature range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ respectively), over the entire input voltage range, for $\pm 10 \%$ supply voltage variations.

## Features

- Operation from a single +5 V logic supply
- Input voltage range of $\pm 15 \mathrm{~V}$
- Strobe low forces output to "1" state

■ High input resistance

- Fanout of ten with TTL integrated circuits
- Outputs can be wire OR'ed
- Series 54/74 compatible


## Connection Diagram



## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 8.0 V |
| :--- | ---: |
| Common-Mode Voltage | $\pm 20 \mathrm{~V}$ |
| Differential Input Voltage | $\pm 20 \mathrm{~V}$ |
| Strobe Voltage | 8.0 V |
| Output Sink Current | 50 mA |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1308 mW |
| Molded Package | 1207 mW |
| Lead Temperature (Soldering, 4 sec.) | $260^{\circ} \mathrm{C}$ |
| ${ }^{\text {Derate cavity package }} 8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |  |
| $9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  | $9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

Supply Voltage (VCC) DS7820A DS8820A
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) DS7820A DS8820A 8.0 V 50 mA $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ 1308 mW 1207 mW $260^{\circ} \mathrm{C}$

Electrical Characteristics (Notes 2, 3, and 4)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {TH }}$ | Differential Threshold Voltage | $\begin{aligned} & \text { lout }=-400 \mu \mathrm{~A}, \\ & \text { V OUT }^{2} 2.5 \mathrm{~V} \end{aligned}$ | $-3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+3 \mathrm{~V}$ |  |  | 0.06 | 0.5 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+15 \mathrm{~V}$ |  |  | 0.06 | 1.0 | V |
|  |  | $\begin{aligned} & \text { lout }=+16 \mathrm{~mA}, \\ & \text { VOUT } \leq 0.4 \mathrm{~V} \end{aligned}$ | $-3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+3 \mathrm{~V}$ |  |  | -0.08 | -0.5 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+15 \mathrm{~V}$ |  |  | -0.08 | $-1.0$ | V |
| $\mathrm{Rl}^{-}$ | Inverting Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+15 \mathrm{~V}$ |  |  | 3.6 | 5 |  | k $\Omega$ |
| $\mathrm{R}_{1}^{+}$ | Non-Inverting Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+15 \mathrm{~V}$ |  |  | 1.8 | 2.5 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | Line Termination Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 120 | 170 | 250 | $\Omega$ |
| $1^{-}$ | Inverting Input Current | $V_{C M}=15 \mathrm{~V}$ |  |  |  | 3.0 | 4.2 | mA |
|  |  | $V_{C M}=0 \mathrm{~V}$ |  |  |  | 0 | -0.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{CM}}=-15 \mathrm{~V}$ |  |  |  | -3.0 | -4.2 | mA |
| $1^{+}$ | Non-Inverting Input Current | $V_{C M}=15 \mathrm{~V}$ |  |  |  | 5.0 | 7.0 | mA |
|  |  | $V_{C M}=0 \mathrm{~V}$ |  |  |  | -1.0 | -1.6 | mA |
|  |  | $\mathrm{V}_{\mathrm{CM}}=-15 \mathrm{~V}$ |  |  |  | -7.0 | $-9.8$ | mA |
| ICC | Power Supply Current One Side Only | IOUT $=$ Logical " 0 " | $\mathrm{V}_{\text {DIFF }}=-1 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CM}}=15 \mathrm{~V}$ |  | 3.9 | 6.0 | mA |
|  |  |  |  | $V_{C M}=-15 \mathrm{~V}$ |  | 9.2 | 14.0 | mA |
|  |  |  | $\mathrm{V}_{\text {DIFF }}=-0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | 6.5 | 10.2 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | IOUT $=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {DIFF }}=1 \mathrm{~V}$ |  |  | 2.5 | 4.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{l}_{\text {OUT }}=+16 \mathrm{~mA}, \mathrm{~V}_{\text {DIFF }}=-1 \mathrm{~V}$ |  |  | 0 | 0.22 | 0.4 | V |
| $\mathrm{V}_{\text {SH }}$ | Logical "1" Strobe Input Voltage | $\mathrm{I}_{\text {OUT }}=+16 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.4 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3 \mathrm{~V}$ |  |  | 2.1 |  |  | V |
| $\mathrm{V}_{\text {SL }}$ | Logical "0" Strobe Input Voltage | $\mathrm{l}_{\text {OUT }}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} \geq 2.5 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3 \mathrm{~V}$ |  |  |  |  | 0.9 | V |
| $\mathrm{I}_{\text {SH }}$ | Logical "1" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=3 \mathrm{~V}$ |  |  |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SL }}$ | Logical "0" Strobe Input Current | $V_{\text {STROBE }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3 \mathrm{~V}$ |  |  |  | -1.0 | -1.4 | mA |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {STROBE }}=0 \mathrm{~V}$ |  |  | -2.8 | -4.5 | -6.7 | mA |

[^6]Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo }}$ | Propagation Delay, Differential Input to "0" Output | $\mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, see Figure 1 |  | 30 | 45 | ns |
| $t_{\text {pd1 }}$ | Propagation Delay, Differential Input to "1" Output |  |  | 27 | 40 | ns |
| $t_{\text {pdo }}$ | Propagation Delay, Strobe Input to "0" Output |  |  | 16 | 25 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}$ | Propagation Delay, Strobe Input to "1" Output |  |  | 18 | 30 | ns |

## AC Test Circuit and Waveforms



FIGURE 1

## Typical Performance Characteristics (Note 3)









TL/F/5797-6

Schematic Diagram


## DS78C20/DS88C20 Dual CMOS Compatible Differential Line Receiver

## General Description

The DS78C20 and DS88C20 are high performance, dual differential, CMOS compatible line receivers for both balanced and unbalanced digital data transmission. The inputs are compatible with EIA and Federal Standards.
Input specifications meet or exceed those of the popular DS7820/DS8820 line receiver, and the pinout is identical.
A response pin is provided for controlling sensitivity to input noise spikes with an external capacitor. Each receiver includes a $180 \Omega$ terminating resistor, which may be used optionally on twisted pair lines. The DS78C20 is specified over a $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operating temperature range, and the DS88C20 over a $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range.

## Features

- Meets requirements of EIA Standards RS-232-C RS422 and RS-423, and Federal Standards 1020 and 1030
- Input voltage range of $\pm 15 \mathrm{~V}$ (differential or commonmode)
$\square$ Separate strobe input for each receiver
- $1 / 2 V_{C C}$ strobe threshold for CMOS compatibility
- 5 k typical input impedance
- 50 mV input hysteresis
- 200 mV input threshold
- Operation voltage range $=4.5 \mathrm{~V}$ to 15 V
- DS7830/DS8830 or MM78C30/MM88C30 recommended driver


## Connection Diagram



## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.
Supply Voltage
18 V
Common-Mode Voltage
$\pm 25 \mathrm{~V}$
Differential Input Voltage
$\pm 25 \mathrm{~V}$
Strobe Voltage
Output Sink Current
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
Molded Package
1364 mW
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
${ }^{-D}$ Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$; derate molded package $10.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 15 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS78C20 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS88C20 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Common-Mode Voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ | -15 | +15 | V |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {TH }}$ | Differential Threshold Voltage | $\left\{\begin{array}{l} \text { lout }=-200 \mu \mathrm{~A}, \\ \text { V OUT }^{2} \mathrm{~V} \text { VC }-1.2 \mathrm{~V} \end{array}\right.$ | -10V $\leq \mathrm{V}_{\mathrm{CM}} \leq 10 \mathrm{~V}$ |  | 0.06 | 0.2 | $V$ |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  | 0.06 | 0.3 | V |
|  |  | IOUT $=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}$ | $-10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 10 \mathrm{~V}$ |  | -0.08 | -0.2 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 1.5 \mathrm{~V}$ |  | -0.08 | -0.3 | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  |  | 5 |  | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | Line Termination Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 | 180 | 300 | $\Omega$ |
| IIND | Data Input Current (Unterminated) | $V_{C M}=10 \mathrm{~V}$ |  |  | 2 | 3.1 | mA |
|  |  | $V_{C M}=0 \mathrm{~V}$ |  |  | 0 | -0.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{CM}}=-10 \mathrm{~V}$ |  |  | -2 | -3.1 | mA |
| $\mathrm{V}_{\text {THB }}$ | Input Balance | $\begin{aligned} & \text { lout }=200 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} Z \\ & \mathrm{~V}_{\mathrm{CC}}-1.2 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=500 \Omega, \\ & \text { (Note 5) } \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.1 | 0.4 | V |
|  |  | $\begin{aligned} & l_{\text {OUT }}=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{S}}=500 \Omega,(\text { Note } 5) \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | -0.1 | -0.4 | V |
| $\mathrm{VOH}^{\text {O }}$ | Logical "1" Output Voltage | lout $=-200 \mu \mathrm{~A}, \mathrm{~V}_{\text {DIFF }}=1 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{CC}}-1.2$ | $\mathrm{V}_{\mathrm{CC}}-0.75$ |  | V |
| VOL | Logical "0" Output Voltage | IOUT $=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {DIFF }}=-1 \mathrm{~V}$ |  |  | 0.25 | 0.5 | V |
| ICC | Power Supply Current | $\begin{aligned} & 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq-15 \mathrm{~V}, \\ & \mathrm{~V}_{\text {DIFF }}=-0.5 \mathrm{~V} \\ & \text { (Both Receivers) } \end{aligned}$ | $V_{C C}=5.5 \mathrm{~V}$ |  | 8 | 15 | mA |
|  |  |  | $V_{C C}=15 \mathrm{~V}$ |  | 15 | 30 | mA |
| $\ln (1)$ | Logical "1" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=15 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=3 \mathrm{~V}$ | $V_{C C}=15 \mathrm{~V}$ |  | 15 | 100 | $\mu \mathrm{A}$ |
| $\underline{\ln (0)}$ | Logical "0" Strobe Input Current | $V_{\text {STROBE }}=0 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3 \mathrm{~V}$ | $V_{C C}=15 \mathrm{~V}$ |  | -0.5 | -100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{H}}$ | Logical "1" Strobe Input Voltage | $\text { IOUT }=1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}} \leq 0.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 3.5 | 2.5 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}$ | 8.0 | 5.0 |  | V |
|  |  |  | $V_{C}=15 \mathrm{~V}$ | 12.5 | 7.5 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Strobe Input Voltage | $\begin{aligned} & \text { lout }=-200 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}}-1.2 \mathrm{~V} \end{aligned}$ | $V_{C C}=5 \mathrm{~V}$ |  | 2.5 | 1.5 | V |
|  |  |  | $V_{C C}=10 \mathrm{~V}$ |  | 5.0 | 2.0 | V |
|  |  |  | $V_{C C}=15 \mathrm{~V}$ |  | 7.5 | 2.5 | V |
| los | Output Short-Circuit Current | $V_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=15 \mathrm{~V}, \mathrm{~V}_{\text {STROBE }}=0 \mathrm{~V}$, (Note 4) |  | -5 | -20 | -40 | mA |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo( } \mathrm{D})}$ | Differential Input to "0" Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 60 | 100 | ns |
| $\mathrm{t}_{\mathrm{pd} 1(\mathrm{D})}$ | Differential Input to "1" Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 100 | 150 | ns |
| $\mathrm{t}_{\mathrm{pd0}(\mathrm{~S})}$ | Strobe Input to "0" Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 30 | 70 | ns |
| $\mathrm{t}_{\mathrm{pd1}(\mathrm{~S})}$ | Strobe Input to "1" Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 100 | 150 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the $\mathrm{DS78C20}$ and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS88C20. All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{C M}=0 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or $\min$ on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Refer to EIA-RS-422 for exact conditions.

## Typical Applications

## RS-422/RS-423 Application



TL/F/5798-2
Note 1: (Optional internal termination resistor.)
a) Capacitor in series with internal line termination resistor, terminates the line and saves termination power. Exact value depends on line length.
b) Pin 1 connected to pin 2; terminates the line.
c) Pin 2 open; no internal line termination.
d) Transmission line may be terminated elsewhere or not at all.

Note 2: Optional to control response time.
Note 3: $\mathrm{V}_{\mathrm{CC}} 4.5 \mathrm{~V}$ to 15 V for the $\mathrm{DS78C20}$. For further information on line drivers and line receivers, refer to applicaton notes $\mathrm{AN}-22, \mathrm{AN}-83$ and $\mathrm{AN}-108$.
RS-232-C Application with Hysteresis


TL/F/5798-4

TL/F/5798-3
For signals which require fail-safe or have slow rise and fall times, use R1 and D1 as shown above. Otherwise, the positive input (pin 3 or 11) may be connected to ground.

AC Test Circuit


TL/F/5798-5
*Includes probe and jig capacitance

## Switching Time Waveforms



TL/F/5798-6

## DS7830/DS8830 Dual Differential Line Driver

## General Description

The DS7830/DS8830 is a dual differential line driver that also performs the dual four-input NAND or dual four-input AND function.
TTL (Transistor-Transistor-Logic) multiple emitter inputs allow this line driver to interface with standard TTL systems. The differential outputs are balanced and are designed to drive long lengths of coaxial cable, strip line, or twisted pair transmission lines with characteristic impedances of $50 \Omega$ to $500 \Omega$. The differential feature of the output eliminates troublesome ground-loop errors normally associated with sin-gle-wire transmissions.

## Features

- Single 5V power supply
- Diode protected outputs for termination of positive and negative voltage transients
- Diode protected inputs to prevent line ringing
- High speed
- Short circuit protection


## Connection Diagram

Dual-In-Line and Flat Package


Top Vlew
Order Number DS7830J, DS8830J or DS8830N See NS Package Number J14A or N14A

## Typical Application

Digital Data Transmission


TL/F/5799-3


## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{iH}}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | $\mathrm{l} \mathrm{OUT}=-0.8 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  |  | $\mathrm{IOUT}=40 \mathrm{~mA}$ | 1.8 | 3.3 |  | V |
| VOL | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ | $\mathrm{IOUT}=32 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
|  |  |  | l OUT $=40 \mathrm{~mA}$ |  | 0.22 | 0.5 | V |
| ${ }_{1 / \mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  |  | 120 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  |  | 2 | mA |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  |  | -4.8 | mA |
| Isc | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$, (Note 4) |  | -40 | $-100$ | $-120$ | mA |
| ICC | Supply Current | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$, (Each Driver) |  |  | 11 | 18 | mA |
| $V_{1}$ | Input Clamp | $V_{C C}=M i n, l_{\mathbb{N}}=-12 \mathrm{~mA}$ |  |  | -1.0 | -1.5 | V |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd1 }}$ | Propagation Delay AND Gate | $\mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ <br> (Figure 1) |  | 8 | 12 | ns |
| $t_{\text {pdo }}$ |  |  |  | 11 | 18 | ns |
| $t_{\text {pd1 }}$ | Propagation Delay NAND Gate | $R_{L}=400 \Omega, C_{L}=15 \mathrm{pF}$ <br> (Figure 1) |  | 8 | 12 | ns |
| $t_{\text {pdo }}$ |  |  |  | 5 | 8 | ns |
| $\mathrm{t}_{1}$ | Differential Delay | Load, $100 \Omega$ and 5000 pF , (Figure 2) |  | 12 | 16 | ns |
| $\mathrm{t}_{2}$ | Differential Delay | Load, $100 \Omega$ and 5000 pF , (Figure 2) |  | 12 | 16 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7830 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8830. Typical values for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.

## AC Test Circuit and Switching Time Waveforms



$$
\begin{aligned}
& f=1 \mathrm{MHz} \\
& \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}(10 \% \text { to } 90 \%) \\
& \text { Duty cycle }=50 \%
\end{aligned}
$$

FIGURE 1


TL/F/5799-10
FIGURE 2

## Typical Performance Characteristics




Output Low Voltage
(Logical " 0 ") vs
Output Current


Schematic Diagram

National Semiconductor Corporation

## DS7831/DS8831/DS7832/DS8832 Dual TRI-STATE ${ }^{\circledR}$ Line Driver

## General Description

Through simple logic control, the DS7831/DS8831, DS7832/DS8832 can be used as either a quad single-ended line driver or a dual differential line driver. They are specifically designed for party line (bus-organized) systems The DS7832/DS8832 does not have the VCC clamp diodes found on the DS7831/DS8831.
The DS7831 and DS7832 are specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The DS8831 and DS8832 are specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- Series 54/74 compatible
- 17 ns propagation delay
- Very low output impedance-high drive capability
- 40 mA sink and source currents
- Gating control to allow either single-ended or differential operation
- High impedance output state which allows many outputs to be connected to a common bus line


## Connection and Logic Diagram

Dual-In-LIne Package


Order Number DS7831J, DS8831J, DS7832J, DS8832J, DS8831N or DS8832N See NS Package Number J16A or N16A

Top View
TL/F/5800-1
hown for A Channels Only)

| "A" | sable | Differential/ Single-Ended Mode Control |  | Input A1 | Output A1 | Input A2 | Output A2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | Logical "1" or Logical "0" | Same as Input A1 | Logical "1" or Logical "0" | Same as Input A2 |
| 0 | 0 | $\begin{gathered} x \\ 1 \end{gathered}$ | $\begin{aligned} & 1 \\ & x \end{aligned}$ | Logical " 1 " or Logical "0" | Opposite of Input A1 | Logical " 1 " or Logical " 0 " | Same as Input A2 |
| 1 $\times$ | $\begin{gathered} X \\ 1 \end{gathered}$ | X | X | X | High Impedance State | X | High Impedance State |

[^7]Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec .) | $260^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| Molded Package | 1362 mW |
| Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |  |
| $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS7831/DS7832 | 4.5 | 5.5 | V |
| DS8831/DS8832 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS7831/DS7832 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8831/DS8832 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $V_{C C}=\operatorname{Min}$ |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $V_{C C}=M i n$ |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | DS7831/DS7832 | $V_{C C}=M i n$ | $\mathrm{I}_{0}=-40 \mathrm{~mA}$ | 1.8 | 2.3 |  | V |
|  |  |  |  | $\mathrm{I}_{0}=-2 \mathrm{~mA}$ | 2.4 | 2.7 |  | V |
|  |  | DS8831/DS8832 |  | $\mathrm{I}_{0}=-40 \mathrm{~mA}$ | 1.8 | 2.5 |  | V |
|  |  |  |  | $\mathrm{l}_{0}=-5.2 \mathrm{~mA}$ | 2.4 | 2.9 |  | V |
| VOL | Logical "0" Output Voltage | DS7831/DS7832 | $V_{C C}=\operatorname{Min}$ | $\mathrm{I}_{0}=40 \mathrm{~mA}$ |  | 0.29 | 0.50 | V |
|  |  |  |  | $\mathrm{I}_{0}=32 \mathrm{~mA}$ |  |  | 0.40 | V |
|  |  | DS8831/DS8832 |  | $\mathrm{l}_{0}=40 \mathrm{~mA}$ |  | 0.29 | 0.50 | V |
|  |  |  |  | $10=32 \mathrm{~mA}$ |  |  | 0.40 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Logical "1" Input Current | $V_{C C}=M a x$ | DS7831/DS7832, $\mathrm{V}_{\text {IN }}=55.5 \mathrm{~V}$ |  |  |  | 1 | mA |
|  |  |  | DS8831/DS8832, V IN $=2.4 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{EN}}=0.4 \mathrm{~V}$ |  |  |  | -1.0 | -1.6 | mA |
| IOD | Output Disable Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ or 0.4 V |  |  | -40 |  | 40 | $\mu \mathrm{A}$ |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Max, (Note 4) |  |  | -40 | -100 | -120 | mA |
| ICC | Supply Current | $\mathrm{V}_{\text {CC }}=$ Max in TRI-STATE |  |  |  | 65 | 90 | mA |
| $\mathrm{V}_{\text {CLI }}$ | Input Diode Clamp Voltage | $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  |  |  | -1.5 | V |
| $\mathrm{V}_{\text {CLO }}$ | Output Diode Clamp Voltage | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V} \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{I}_{\text {OUT }}=-12 \mathrm{~mA}$ | DS7831/DS8831 DS7832/DS8832 |  |  | -1.5 | V |
|  |  |  | $\mathrm{IOUT}=12 \mathrm{~mA}$ | DS7831/DS8831 |  |  | $V_{C C}+1.5$ | V |

Switching Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo }}$ | Propagation Delay to a Logical " 0 " from Inputs A1, A2, B1, B2 Differential Single-ended Mode Control to Outputs | (See Figures 4 and 5) |  | 13 | 25 | ns |
| $t_{\text {pd1 }}$ | Propagation Delay to a Logical " 1 " from Inputs A1, A2, B1, B2 Differential Single-ended Mode Control to Outputs |  |  | 13 | 25 | ns |
| $t_{1} \mathrm{H}$ | Delay from Disable Inputs to High Impedance State (from Logical "1" Level) |  |  | 6 | 12 | ns |
| $\mathrm{t}_{0 \mathrm{H}}$ | Delay from Disable Inputs to High Impedance State (from Logical " 0 " Level) |  |  | 14 | 22 | ns |
| $t_{H 1}$ | Propagation Delay from Disable Inputs to Logical "1" Level (from High Impedance State) |  |  | 14 | 22 | ns |
| $\mathrm{t}_{\mathrm{HO}}$ | Propagation Delay from Disable Inputs to Logical " 0 " Level (from High Impedance State) |  |  | 18 | 27 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7831 and DS7832 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8831 and DS8832. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Applies for $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ only. Only one output should be shorted at a time.

## Mode of Operation

To operate as a quad single-ended line driver apply logical " 0 "'s to to the output disable pins (to keep the outputs in the normal low impedance mode) and apply logical " 0 "s to both Differential/Single-ended Mode Control inputs. All four channels will then operate independently and no signal inversion will occur between inputs and outputs.
To operate as a dual differential line driver apply logical " 0 "s to the Output Disable pins and apply at least one logical "1" to the Differential/Single-ended Mode Control inputs.
The inputs to the A channels should be connected together and the inputs to the B channels should be connected together.
In this mode the signals applied to the resulting inputs will pass non-inverted on the $\mathrm{A}_{2}$ and $\mathrm{B}_{2}$ outputs and inverted on the $A_{1}$ and $B_{1}$ outputs.
When operating in a bus-organized system with outputs tied directly to outputs of other DS7831/DS8831's, DS7832/ DS8832's (Figure 1), all devices except one must be placed
in the "high impedance" state. This is accomplished by ensuring that a logical " 1 " is applied to at least one of the Output Disable pins of each device which is to be in the "high impedance" state. A NOR gate was purposely chosen for this function since it is possible with only two DM5442/ DM7442, BCD-to-decimal decoders, to decode as many as 100 DS7831/DS8831's, DS7832/DS8832's (Figure 2).
The unique device whose Disable inputs receive two logical " 0 " levels assumes the normal low impedance output state, providing good capacitive drive capability and waveform integrity especially during the transition from the logical " 0 " to logical " 1 " state. The other outputs-in the high impedance state-take only a small amount of leakage current from the low impedance outputs. Since the logical " 1 " output current from the selected device is 100 times that of a conventional Series $54 / 74$ device ( 40 mA vs. $400 \mu \mathrm{~A}$ ), the output is easily able to supply that leakage current for several hundred other DS7831/DS8831's, DS7832/DS8832's and still have available drive for the bus line (Figure 3).


FIGURE 2


TL／F／5800－4
FIGURE 3

## Typical Performance Characteristics



Typical Performance Characteristics (Continued)


TL/F/5800-6

## Switching Time Waveforms



TL/F/5800-7

$t_{H}$



National Semiconductor Corporation

## DS78C120/DS88C120 Dual CMOS Compatible Differential Line Receiver

## General Description

The DS78C120 and DS88C120 are high performance, dual differential, CMOS compatible line receivers for both balanced and unbalanced digital data transmission. The inputs are compatible with EIA, Federal and MIL standards. Input specifications meet or exceed those of the popular DS7820/DS8820 line receiver.

The line receiver will discriminate a $\pm 200 \mathrm{mV}$ input signal over a common-mode range of $\pm 10 \mathrm{~V}$ and a $\pm 300 \mathrm{mV}$ signal over a range of $\pm 15 \mathrm{~V}$.
Circuit features include hysteresis and response control for applications where controlled rise and fall times and/or high frequency noise rejection are desirable. Threshold offset control is provided for fail-safe detection, should the input be open or short. Each receiver includes a $180 \Omega$ terminating resistor and the output gate contains a logic strobe for time discrimination. The DS78C120 is specified over a $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range and the DS 88 C 120 from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

## Features

- Full compatibility with EIA Standards RS232-C, RS422 and RS423, Federal Standards 1020, 1030 and MIL-188-114
- Input voltage range of $\pm 15 \mathrm{~V}$ (differential or commonmode)
- Separate strobe input for each receiver
- 1/2 $V_{C C}$ strobe threshold for CMOS compatibility
- 5 k typical input impedance
- 50 mV input hysteresis
- 200 mV input threshold
- Operation voltage range $=45 . \mathrm{V}$ to 15 V
- Separate fail-safe mode


## Connection Diagram



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage
18 V
Input Voltage
$\pm 25 \mathrm{~V}$
Strobe Voltage
Output Sink Current
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
1433 mW
Molded Package
1362 mW
-Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voitage $\left(V_{C C}\right)$ | 4.5 | 15 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS78C120 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS88C120 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Common-Mode Voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ | -15 | +15 | V |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Differential Threshold Voltage | $\left\lvert\, \begin{aligned} & \text { lout }=-200 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {CC }}-1.2 \mathrm{~V} \end{aligned}\right.$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.06 | 0.2 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  | 0.06 | 0.3 | V |
| $\mathrm{V}_{\mathrm{TL}}$ | Differential Threshold Voltage | IOUT $=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | -0.08 | -0.2 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  | -0.08 | -0.3 | V |
| $\mathrm{V}_{\text {TH }}$ | Differential Threshold Voltage Fail-Safe$\text { Offset }=5 \mathrm{~V}$ | $\begin{aligned} & \text { lout }=-200 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\text {OUT }} \geq \mathrm{V}_{\text {CC }}-1.2 \mathrm{~V} \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.47 | 0.7 | V |
| $\mathrm{V}_{\text {TL }}$ |  | $\mathrm{l}_{\text {OUT }}=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ | 0.2 | 0.42 |  | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}, 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 15 \mathrm{~V}$ |  | 4 | 5 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | Line Termination Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 | 180 | 300 | $\Omega$ |
| $\mathrm{R}_{0}$ | Offset Control Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 56 |  | $\mathrm{k} \Omega$ |
| IIND | Data Input Current (Unterminated) | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 15 \mathrm{~V}$ | $V_{C M}=10 \mathrm{~V}$ |  | 2 | 3.1 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ |  | 0 | -0.5 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CM}}=-10 \mathrm{~V}$ |  | -2 | -3.1 | mA |
| $V_{\text {THB }}$ | Input Balance (Note 5) | $\begin{aligned} & \text { lout }=200 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} \geq \\ & \mathrm{V}_{\text {CC }}-1.2 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=500 \Omega \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.1 | 0.4 | V |
|  |  | $\begin{aligned} & l_{\text {OUT }}=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{S}}=500 \Omega \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | -0.1 | -0.4 | V |
| $\mathrm{VOH}^{\text {O }}$ | Logical "1" Output Voltage | lout $=-200 \mu \mathrm{~A}, \mathrm{~V}_{\text {DIFF }}=1 \mathrm{~V}$ |  | $V_{C C}-1.2$ | $\mathrm{V}_{\mathrm{CC}}-0.75$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | IOUT $=1.6 \mathrm{~mA}, \mathrm{~V}_{\text {DIFF }}=-1 \mathrm{~V}$ |  |  | 0.25 | 0.5 | V |
| ICC | Power Supply Current | $\left\lvert\, \begin{aligned} & 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq-15 \mathrm{~V}, \\ & \mathrm{~V}_{\text {DIFF }}=-0.5 \mathrm{~V} \text { (Both Receivers) } \end{aligned}\right.$ | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ |  | 8 | 15 | mA |
|  |  |  | $V_{C C}=15 \mathrm{~V}$ |  | 15 | 30 | mA |
| $\operatorname{liN}(1)$ | Logical "1" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=15 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=3 \mathrm{~V}$ |  |  | 15 | 100 | $\mu \mathrm{A}$ |
| $\ln (0)$ | Logical "0" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=0 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3 \mathrm{~V}$ |  |  | -0.5 | -100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Strobe Input Voltage | $\mathrm{V}_{\mathrm{OL}} \leq 0.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 3.5 | 2.5 |  | V |
|  |  |  | $V_{C C}=10 \mathrm{~V}$ | 8.0 | 5.0 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ | 12.5 | 7.5 |  | V |

Electrical Characteristics（Notes 2 and 3）（Continued）

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | Logical＂ 0 ＂Strobe Input Voltage | $\begin{aligned} & V_{\mathrm{OH}} V_{\mathrm{CC}}-1.2 \mathrm{~V} \\ & \text { IOUT }=-200 \mu \mathrm{~A} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 2.5 | 1.5 | V |
|  |  |  | $V_{C C}=10 \mathrm{~V}$ |  | 5.0 | 2.0 | V |
|  |  |  | $\mathrm{V}_{C C}=15 \mathrm{~V}$ |  | 7.5 | 2.5 | V |
| los | Output Short－Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=15 \mathrm{~V}, \mathrm{~V}_{\text {STROBE }}=0 \mathrm{~V}$ ，（Note 4） |  | －5 | －20 | －40 | mA |

Note 1：＂Absolute Maximum Ratings＂are those values beyond which the safety of the device cannot be guaranteed．Except for＂Operating Temperature Range＂ they are not meant to imply that the devices should be operated at these limits．The table of＂Electrical Characteristics＂provides conditions for actual device operation．

Note 2：Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 78 C 120 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS88C120．All typical values for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ ．
Note 3：All currents into device pins shown as positive，out of device pins as negative，all voltages referenced to ground unless otherwise noted．All values shown as max or min on absolute value basis．
Note 4：Only one output at a time should be shorted．
Note 5：Refer to EIA－RS422 for exact conditions．
Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {pd0（D）}}$ | Differential Input to＂0＂Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 60 | 100 | ns |
| $\mathrm{t}_{\mathrm{pd1}(\mathrm{D})}$ | Differential Input to＂1＂Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 100 | 150 | ns |
| $\mathrm{t}_{\mathrm{pd0}(\mathrm{~S})}$ | Strobe Input to＂0＂Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 30 | 70 | ns |
| $\mathrm{t}_{\mathrm{pd1}(\mathrm{~S})}$ | Strobe Input to＂1＂Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 100 | 150 | ns |

## AC Test Circuit and Switching Time Waveforms



Note：Optimum switching response is obtained by minimizing stray capacitance on Response Control pin（no external connection）．


## Application Hints



The DS78C120/DS88C120 may be used as a level transistor to interface between $\pm 12 \mathrm{~V}$ MOS, ECL, TTL and CMOS. To configure, bias either input to a voltage equal to $1 / 2$ the voltage of the input signal, and the other input to the driving gate.

## Application Hints (Continued)

## LINE DRIVERS

Line drivers which will interface with the DS78C120/ DS88C120 are listed below.

## Balanced Drivers

| DS26LS31 | Quad RS-422 Line Driver |
| :--- | :--- |
| DS7830, DS8830 | Dual TTL |
| DS7831, DS8831 | Dual TRI-STATE TTL |
| DS7832, DS8832 | Dual TRI-STATE TTL |
| DS1691A, DS3691 | Quad RS-423/Dual RS-422 TTL |
| DS1692, DS3692 | Quad RS-423/Dual TRI-STATE |
|  | RS-422 TTL |
| DS3587, DS3487 | Quad TRI-STATE RS-422 |
| Unbalanced Drivers |  |
| DS1488 |  |
| DS14C88 | Quad RS-232 |
| DS75150 | Dual RS-232 |
| RESPONSE CONTROL AND HYSTERESIS |  |

RESPONSE CONTROL AND HYSTERESIS
In unbalanced (RS-232/RS-423) applications it is recommended that the rise time and fall time of the line driver be controlled to reduce cross-talk. Elimination of switching noise is accomplished in the DS78C120/DS88C120 by the 50 mV of hysteresis incorporated in the output gate. This eliminates the oscillations which may appear in a line receiver due to the input signal slowly varying about the threshold level for extended periods of time.
High frequency noise which is superimposed on the input signal which may exceed 50 mV can be reduced in amplitude by filtering the device input. On the DS78C120/ DS88C120, a high impedance response control pin in the input amplifier is available to filter the input signal without affecting the termination impedance of the transmission line. Noise pulse width rejection vs the value of the response control capacitor is shown in Figures 1 and 2. This combination of filters followed by hysteresis will optimize performance in a worse case noise environment.

## TRANSMISSION LINE TERMINATION

On a transmission line which is electrically long, it is advisable to terminate the line in its characteristic impedance to prevent signal reflection and its associated noise/crosstalk. A $180 \Omega$ termination resistor is provided in the DS78C120/DS88C120 line receiver. To use the termination resistor, connect pins 2 and 3 together and pins 13 and 14 together. The $180 \Omega$ resistor provides a good compromise between line reflections, power dissipation in the driver, and IR drop in the transmission line. If power dissipation and IR drop are still a concern, a capacitor may be connected in series with the resistor to minimize power loss.
The value of the capacitor is recommended to be the line length (time) divided by 3 times the resistor value. Example: if the transmission line is 1,000 feet long, (approximately 1000 ns ) the capacitor value should be 1852 pF . For additional application details, refer to application notes AN-22 and AN-108.


TL/F/5801-9
FIGURE 1. Noise Pulse Width vs Response Control Capacitor


TL/F/5801-10


FIGURE 2

## Application Hints（Continued）

## FAIL－SAFE OPERATION

Communication systems require elements of a system to detect the presence of signals in the transmission lines，and it is desirable to have the system shut－down in a fail－safe mode if the transmission line is open or short．To facilitate the detection of input opens or shorts，the DS78C120／ DS88C120 incorporates an input threshold voltage offset． This feature will force the line receiver to a specific logic state if presence of either fault is a condition．
Given that the receiver input threshold is $\pm 200 \mathrm{mV}$ ，an input signal greater than $\pm 200 \mathrm{mV}$ insures the receiver will be in a specific logic state．When the offset control input（pins 1 and 15）is connected to $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ，the input thresholds are offset from 200 mV to 700 mV ，referred to the non－inverting input，or -200 mV to -700 mV ，referred to the inverting input．Therefore，if the input is open or short，the input will be greater than the input threshold and the receiver will remain in a specified logic state．
The input circuit of the receiver consists of a $5 k$ resistor terminated to ground through $120 \Omega$ on both inputs．This net－ work acts as an attenuator，and permits operation with com－ mon－mode input voltages greater than $\pm 15 \mathrm{~V}$ ．The offset control input is actually another input to the attenuator，but its resistor value is 56 k ．The offset control input is connect－ ed to the inverting input side of the attenuator，and the input voltage to the amplifier is the sum of the inverting input plus 0.09 times the voltage on the offset control input．When the offset control input is connected to 5 V the input amplifier will see $\mathrm{V}_{\text {IN（INVERTING）}}+0.45 \mathrm{~V}$ or $\mathrm{V}_{\text {IN（INVERTING）}}+0.9 \mathrm{~V}$ when the control input is connected to 10 V ．The offset con－ trol input will not significantly affect the differential
performance of the receiver over its common－mode operat－ ing range，and will not change the input impedance balance of the receiver．
It is recommended that the receiver be terminated（ $500 \Omega$ or less）to insure it will detect an open circuit in the presence of noise．
The offset control can be used to insure fail－safe operation for unbalanced interface（RS－423）or for balanced interface （RS－422）operation．
For unbalanced operation，the receiver would be in an inde－ terminate logic state if the offset control input was open． Connecting the offset to 5 V offsets the receiver threshold 0.45 V ．The output is forced to a logic zero state if the input is open or short．
For balanced operation with inputs short or open，receiver C will be in an indeterminate logic state．Receivers $A$ and will be in a logic zero state allowing the NOR gate to detect the short or open condition．The strobe will disable receivers A and $B$ and may therefore be used to sample the fail－safe detector．Another method of fail－safe detection consists of filtering the output of the NOR gate D so it would not indi－ cate a fault condition when receiver inputs pass through the threshold region，generating an output transient．
In a communications system，only the control signals are required to detect input fault condition．Advantages of a bal－ anced data transmission system over an unbalanced trans－ mission system are：
1．High noise immunity
2．High data ratio
3．Long line lengths


Truth Table (For Balanced Fail-Safe)

| Input | Strobe | A-OUT | B-OUT | C-OUT | D-OUT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 | 1 | 0 |
| $X$ | 1 | 0 | 0 | $X$ | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 |
| $X$ | 0 | 1 | 1 | 0 | 0 |

## DS78LS120/DS88LS120 Dual Differential Line Receiver (Noise Filtering and Fail-Safe)

## General Description

The DS78LS120 and DS88LS120 are high performance, dual differential, TTL compatible line receivers for both balanced and unbalanced digital data transmission. The inputs are compatible with EIA, Federal and MIL standards.
The line receiver will discriminate a $\pm 200 \mathrm{mV}$ input signal over a common-mode range of $\pm 10 \mathrm{~V}$ and a $\pm 300 \mathrm{mV}$ signal over a range of $\pm 15 \mathrm{~V}$.
Circuit features include hysteresis and response control for applications where controlled rise and fall times and/or high frequency noise rejection are desirable. Threshold offset control is provided for fail-safe detection, should the input be open or short. Each receiver includes an optional $180 \Omega$ terminating resistor and the output gate contains a logic strobe for time discrimination. The DS78LS120 is specified over a $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range and the DS88LS120 from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

Input specifications meet or exceed those of the popular DS7820/DS8820 line receiver.

## Features

- Meets EIA standards RS232-C, RS422 and RS423, Federal Standards 1020, 1030 and MIL-188-114
■ Input voltage range of $\pm 15 \mathrm{~V}$ (differential or commonmode)
- Separate strobe input for each receiver

■ 5k typical input impedance

- Optional $180 \Omega$ termination resistor
- 50 mV input hysteresis
- 200 mV input threshold

■ Separate fail-safe mode

## Connection Diagram



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage
Input Voltage $\pm 25 \mathrm{~V}$
Strobe Voltage
7 V
Output Sink Current
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

> Cavity Package

1433 mV
Molded Package 1362 mW
Lead Temperature (Soldering, 4 sec )
$260^{\circ} \mathrm{C}$
*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units <br> V |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 |  |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS78LS120 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| $\quad$ DS88LS120 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Common-Mode Voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ | -15 | +15 | V |

Electrical Characteristics (Notos 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TH }}$ | Differential Threshold Voltage | $\mathrm{I}_{\text {OUT }}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} \geq 2.5 \mathrm{~V}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.06 | 0.2 | V |
|  |  |  | $-15 \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  | 0.06 | 0.3 | V |
| $V_{T L}$ | Differential Threshold Voltage | $\mathrm{l}_{\text {OUT }}=4 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\text {CM }} \leq 7 \mathrm{~V}$ |  | -0.08 | -0.2 | V |
|  |  |  | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ |  | -0.08 | -0.3 | V |
| $\begin{aligned} & V_{T H} \\ & V_{T L} \end{aligned}$ | Differential Threshold Voltage with Fail-Safe Offset $=5 \mathrm{~V}$ | $\mathrm{l}_{\text {OUT }}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} \geq 2.5 \mathrm{~V}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | 0.47 | 0.7 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=4 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ | -0.2 | $-0.42$ |  | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}, 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7 \mathrm{~V}$ |  | 4 | 5 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{T}}$ | Line Termination Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 100 | 180 | 300 | $\Omega$ |
| $\mathrm{R}_{0}$ | Offset Control Resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 42 | 56 | 70 | $\mathrm{k} \Omega$ |
| IIND | Data Input Current (Unterminated) | $V_{C M}=10 \mathrm{~V}$ | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{CC}} \leq 7 \mathrm{~V}$ |  | 2 | 3.1 | mA |
|  |  | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | 0 | -0.5 | mA |
|  |  | $\mathrm{V}_{\mathrm{CM}}=-10 \mathrm{~V}$ |  |  | -2 | -3.1 | mA |
| $\mathrm{V}_{\text {THB }}$ | Input Balance (Note 5) | $\begin{aligned} & \text { lout }=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }} \geq 2.5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{S}}=500 \Omega \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} 7 \mathrm{~V}$ |  | 0.1 | 0.4 | V |
|  |  | $\begin{aligned} & \text { lout }=4 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }} \leq 0.5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{S}}=500 \Omega \end{aligned}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 7 \mathrm{~V}$ |  | -0.1 | -0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{I}_{\text {OUT }}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {DIFF }}=1 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=4.5 \mathrm{~V}$ |  | 2.5 | 3 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{I}_{\text {OUT }}=4 \mathrm{~mA}, \mathrm{~V}_{\text {DIFF }}=-1 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=4.5 \mathrm{~V}$ |  |  | 0.35 | 0.5 | V |
| Icc | Power Supply Current | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V} \\ & V_{\text {DIFF }}=-0.5 \mathrm{~V}, \text { (Both Receivers) } \end{aligned}$ | $\mathrm{V}_{C M}=15 \mathrm{~V}$ |  | 10 | 16 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CM}}=-15 \mathrm{~V}$ |  | 10 | 16 | mA |
| $\underline{\ln (1)}$ | Logical "1" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=3 \mathrm{~V}$ |  |  | 1 | 100 | $\mu \mathrm{A}$ |
| $\underline{\mathrm{ln}(0)}$ | Logical "0" Strobe Input Current | $\mathrm{V}_{\text {STROBE }}=0 \mathrm{~V}, \mathrm{~V}_{\text {DIFF }}=-3$ |  |  | -290 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Strobe Input Voltage | $\mathrm{V}_{\mathrm{OL}} \leq 0.5, \mathrm{l}_{\text {OUT }}=4 \mathrm{~mA}$ |  | 2.0 | 1.12 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical " 0 " Strobe Input Voltage | $\mathrm{V}_{\mathrm{OH}} \geq 2.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-400 \mu \mathrm{~A}$ |  |  | 1.12 | 0.8 | V |
| los | Output Short-Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {STROBE }}=0 \mathrm{~V},($ Note 4) |  | -30 | -100 | -170 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 78 LS 120 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the DS88LS120. All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Refer to EIA-RS422 for exact conditions.

| Switching Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| $\mathrm{t}_{\mathrm{pd}}$ (D) | Differential Input to "0" Output | Response Pin Open, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 38 | 60 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}(\mathrm{D})$ | Differential Input to "1" Output |  |  | 38 | 60 | ns |
| $\mathrm{t}_{\text {pdo( }}(\mathrm{S})$ | Strobe Input to "0" Output |  |  | 16 | 25 | ns |
| ${ }^{\text {tpd1(S) }}$ | Strobe Input to "1" Output |  |  | 12 | 25 | ns |

## AC Test Circuit and Switching Time Waveforms



## Application Hints

Balanced Data Transmission



TL/F/7499-6


TL/F/7499-7
The DS78LS120/DS88LS120 may be used as a level translator to interface between $\pm 12 \mathrm{~V}$ MOS, ECL, TTL and CMOS. To configure, bias either input to a voltage equal to $1 / 2$ the voltage of the input signal, and the other input to the driving gate.

## LINE DRIVERS

Line drivers which will interface with the DS78LS120/ DS88LS120 are listed below.

## Balanced Drivers

DS26LS31
Quad RS-422 Line Driver
Dual CMOS
Dual TTL
DS7830, DS8830
Dual TRI-STATE TTL
Dual TRI-STATE TTL
DS7832, DS8832
DS1691A, DS3691
DS1692, DS3692

DS3487
Unbalanced Drivers
DS1488
Quad RS-232
DS75150
Dual RS-232

## RESPONSE CONTROL AND HYSTERESIS

In unbalanced (RS-232/RS-423) applications it is recommended that the rise time and fall time of the line driver be controlled to reduce cross-talk. Elimination of switching noise is accomplished in the DS78LS120/DS88LS120 by the 50 mV of hysteresis incorporated in the output gate. This eliminates the oscillations which may appear in a line receiver due to the input signal slowly varying about the threshold level for extended periods of time.
High frequency noise which is superimposed on the input signal which may exceed 50 mV can be reduced in amplitude by filtering the device input. On the DS78LS120/ DS88LS120, a high impedance response control pin in the input amplifier is available to filter the input signal without

Logic Level Translator

affecting the termination impedance of the transmission line. Noise pulse width rejection vs the value of the response control capacitor is shown in Figures 1 and 2. This combination of filters followed by hysteresis will optimize performance in a worse case noise environment.


TL/F/7499-9
FIGURE 1. Nolse Pulse Width vs Response Control Capacitor


TL/F/7499-10
FIGURE 2

## Application Hints (Continued)

## TRANSMISSION LINE TERMINATION

On a Transmission line which is electrically long, it is advisable to terminate the line in its characteristic impedance to prevent signal reflection and its associated noise/crosstalk. A $180 \Omega$ termination resistor is provided in the DS78LS120/DS88LS120 line receiver. To use the termination resistor, connect pins 2 and 3 together and pins 13 and 14 together. The $180 \Omega$ resistor provides a good compromise between line reflections, power dissipation in the driv$e r$, and IR drop in the transmission line. If power dissipation and IR drop are still a concern, a capacitor may be connected in series with the resistor to minimize power loss.
The value of the capacitor is recommended to be the line length (time) divided by 3 times the resistor value. Example: if the transmission line is 1,000 feet long, (approximately 1000 ns ), and the termination resistor value is $180 \Omega$, the capacitor value should be 1852 pF . For additional application details, refer to application notes AN-22 and AN-108.

## FAIL-SAFE OPERATION

Communication systems require elements of a system to detect the presence of signals in the transmission lines, and it is desirable to have the system shut-down in a fail-safe mode if the transmission line is open or short. To facilitate the detection of input opens or shorts, the DS78LS120/ DS88LS120 incorporates an input threshold voltage offset. This feature will force the line receiver to a specific logic state if presence of either fault is a condition.
Given that the receiver input threshold is $\pm 200 \mathrm{mV}$, an input signal greater than $\pm 200 \mathrm{mV}$ insures the receiver will be in a specific logic state. When the offset control input (pins 1 and 15) is connected to $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, the input thresholds
are offset from 200 mV to 700 mV , referred to the non-inverting input, or -200 mV to -700 mV , referred to the inverting input. Therefore, if the input is open or short, the input will be greater than the input threshold and the receiver will remain in a specified logic state.
The input circuit of the receiver consists of a 5 k resistor terminated to ground through $120 \Omega$ on both inputs. This network acts as an attenuator, and permits operation with com-mon-mode input voltages greater than $\pm 15 \mathrm{~V}$. The offset control input is actually another input to the attenuator, but its resistor value is 56 k . The offset control input is connected to the inverting input side of the attenuator, and the input voltage to the amplifier is the sum of the inverting input plus 0.09 times the voltage on the offset control input. When the offset control input is connected to 5 V the input amplifier will see $\mathrm{V}_{\text {IN(INVERTING) }}+0.45 \mathrm{~V}$ or $\mathrm{V}_{\text {IN(INVERTING) }}+0.9 \mathrm{~V}$ when the control input is connected to 10 V . The offset control input will not significantly affect the differential performance of the receiver over its common-mode operating range, and will not change the input impedance balance of the receiver. It is recommended that the receiver be terminated ( $500 \Omega$ or less) to insure it will detect an open circuit in the presence of noise.
The offset control can be used to insure fail-safe operation for unbalanced interface (RS-423) or for balanced interface (RS-422) operation.
For unbalanced operation, the receiver would be in an indeterminate logic state if the offset control input was open. Connecting the offset to 5 V offsets the receiver threshold 0.45 V . The output is forced to a logic zero state if the input is open or short.



## Application Hints (Continued)

## Balanced RS-422 Fail-Safe



TL/F/7499-13


TL/F/7499-14

For balanced operation with inputs short or open, receiver C will be in an indeterminate logic state. Receivers $A$ and $B$ will be in a logic zero state allowing the NOR gate to detect the short or open condition. The strobe will disable receivers $A$ and $B$ and may therefore be used to sample the failsafe detector. Another method of fail-safe detection consists of filtering the output of NOR gate D so it would not indicate a fault condition when receiver inputs pass through the threshold region, generating an output transient.

In a communications system, only the control signals are required to detect input fault conditions. Advantages of a balanced data transmission system over an unbalanced transmission system are:

1. High noise immunity
2. High data ratio
3. Long line lengths

## Truth Table (For Balanced Fail-Safe)

| Input | Strobe | A-Out | B-Out | C-Out | D-Out |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 | 1 | 0 |
| $X$ | 1 | 0 | 0 | $X$ | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 |
| $X$ | 0 | 1 | 1 | 0 | 0 |



## DS8921/DS8921A Differential Line Driver and Receiver Pair

## General Description

The DS8921, DS8921A are Differential Line Driver and Receiver pairs designed specifically for applications meeting the ST506, ST412 and ESDI Disk Drive Standards. In addition, these devices meet the requirements of the EIA Standard RS-422.
The DS8921A receiver offers an input sensitivity of 200 mV over a $\pm 7 \mathrm{~V}$ common mode operating range. Hysteresis is incorporated (typically 70 mV ) to improve noise margin for slowly changing input waveforms. An input fail-safe circuit is provided such that if the receiver inputs are open the output assumes the logical one state.
The DS8921A driver is designed to provide unipolar differential drive to twisted pair or parallel wire transmission lines. Complementary outputs are logically ANDed and provide an output skew of 0.5 ns (typ.) with propagation delays of 12 ns .
Power up/down circuitry is featured which TRI-STATE ${ }^{\circledR}$ the outputs and prevents erroneous glitches on the trans-
mission lines during system power up or power down operation.
The DS8921A is designed to be compatible with TTL and CMOS.

## Features

- 12 ns typical propagation delay
- Output skew - 0.5 ns typical
- Meet the requirements of EIA Standard RS-422
- Complementary Driver Outputs
- High differential or common-mode input voltage ranges of $\pm 7 \mathrm{~V}$
- $\pm 0.2 \mathrm{~V}$ receiver sensitivity over the input voltage range
- Receiver input fail-safe circuitry

■ Receiver input hysteresis-70 mV typical

- Glitch free power up/down


## Connection Diagram



TL/F/8512-1
Order Number DS8921M, DS8921N, DS8921AM, DS8921AN, DS8921J or DS8921AJ
See NS Package Number J08A, M08A or N08E

## Truth Table

| Receiver |  | Driver |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Input | V OUT | Input | $V_{\text {OUT }}$ | $\overline{V_{\text {OUT }}}$ |
| $\mathrm{V}_{\text {ID }} \geq \mathrm{V}_{\mathrm{TH}}(\mathrm{MAX})$ | 1 | 1 | 1 | 0 |
| $\mathrm{~V}_{\text {ID }} \leq \mathrm{V}_{\mathrm{TH}}(\mathrm{MIN})$ | 0 | 0 | 0 | 1 |

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.
Supply Voltage
$7 V$
$\begin{array}{lr}\text { Driver Input Voltage } & -0.5 \mathrm{~V} \text { to }+7 \mathrm{~V} \\ \text { Output Voltage } & 5.5 \mathrm{~V} \\ \text { Receiver Output Sink Current } & 50 \mathrm{~mA} \\ \text { Receiver Input Voltage } & \pm 10 \mathrm{~V} \\ \text { Differential Input Voltage } & \pm 12 \mathrm{~V}\end{array}$

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+165^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 sec .) $260^{\circ} \mathrm{C}$

Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.5 | 5.5 | $V$ |
| Temperature $\left(T_{A}\right)$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

DS8921/DS8921A Electrical Characteristics (Notes 2, 3 and 4)

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVER |  |  |  |  |  |
| $V_{\text {TH }}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | -200 | $\pm 35$ | $+200$ | mV |
| $\mathrm{V}_{\text {HYST }}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | 15 | 70 |  | mV |
| RIN | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | 4.0 | 6.0 |  | $\mathrm{k} \Omega$ |
| IN | $\mathrm{V}_{\text {IN }}=10 \mathrm{~V}$ |  |  | 3.25 | mA |
|  | $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ |  |  | -3.25 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.5 |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{l} \mathrm{OL}=8 \mathrm{~mA}$ |  |  | 0.5 | V |
| ISC | $V_{C C}=M A X V_{O U T}=O V$ | -15 |  | -100 | mA |

DRIVER

| $\mathrm{V}_{\text {IH }}$ |  | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{lL}}$ |  |  |  | 0.8 | V |
| ILL | $V_{C C}=M A X V V_{I N}=0.4 V$ |  | -40 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | $V_{C C}=\operatorname{MAXV} V_{I N}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| 1 | $V_{C C}=\mathrm{MAXV} \mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{C L}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \mathrm{I}_{\mathrm{OH}}=-20 \mathrm{~mA}$ | 2.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \mathrm{OLL}=+20 \mathrm{~mA}$ |  |  | 0.5 | V |
| IOFF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\left\|V_{T}\right\|-\|\overline{V T}\|$ |  |  |  | 0.4 | V |
| $V_{T}$ |  | 2.0 |  |  | V |
| $\left\|\mathrm{V}_{\mathrm{OS}}-\overline{\mathrm{V}_{\mathrm{OS}}}\right\|$ |  |  |  | 0.4 | V |
| ISC | $V_{C C}=M A X V_{O U T}=O V$ | $-30$ |  | $-150$ | mA |

## DRIVER and RECEIVER

| $I_{C C}$ | $V_{C C}=M A X V_{O U T}=$ Logic 0 |  |  | 35 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: |

## Receiver Switching Characteristics (Figures 1 and 2)

| Symbol | Conditions | Min | Typ | Max |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 8921 | 8921A |  |
| $\mathrm{T}_{\mathrm{pLH}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 14 | 22.5 | 20 | ns |
| $\mathrm{T}_{\text {pHL }}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 14 | 22.5 | 20 | ns |
| $\left\|T_{p L H}-T_{p H L}\right\|$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 0.5 | 5 | 3.5 | ns |

## Driver Switching Characteristics (Figures 3 and 4) <br> SINGLE ENDED CHARACTERISTICS

| Symbol | Conditions | Min | Typ | Max |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathbf{8 9 2 1}$ | $\mathbf{8 9 2 1 A}$ |  |
| $T_{p L H}$ | $C_{L}=30 \mathrm{pF}$ |  | 10 | 15 |  | ns |
| $T_{\text {pHL }}$ | $C_{L}=30 \mathrm{pF}$ |  | 10 | 15 |  | ns |
| $T_{T L H}$ | $C_{L}=30 \mathrm{pF}$ |  | 5 | 8 |  | ns |
| $T_{T H L}$ | $C_{L}=30 \mathrm{pF}$ |  | 5 | 8 |  | ns |
| Skew | $C L=30 \mathrm{pF}($ Note 5$)$ |  | 1 | 5 | 3.5 | ns |

## Driver Switching Characteristics (Figures 3 and 5 ) <br> DIFFERENTIAL CHARACTERISTICS (Note 6)

| Symbol | Conditions | Min | Typ | Max |  | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathbf{8 9 2 1 A}$ |  |  |
| $\mathrm{T}_{\mathrm{pLH}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 10 | 15 |  | ns |
| $\mathrm{~T}_{\mathrm{pHL}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 10 | 15 |  | ns |
| $\left\|\mathrm{~T}_{\mathrm{pLH}}-\mathrm{T}_{\mathrm{pHL}}\right\|$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  | 0.5 | 6 | 2.75 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The Table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive values; all currents out of the device are shown as negative; all voltages are referenced to ground unless otherwise specified. All values shown as max or min are classified on absolute value basis.
Note 3: All typical values are $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 4: Only one output at a time should be shorted.
Note 5: Difference between complementary outputs at the 50\% point.
Note 6: Differential Delays are defined as calculated results from single ended rise and fall time measurements. This approach in establishing AC performance specifications has been taken due to limitations of available Automatic Test Equipment (ATE).
The calculated ATE results assume a linear transition between measurement points and are a result of the following equations:
$T_{c r}=\frac{\left(T_{f b} \times T_{r b}\right)-\left(T_{r a} \times T_{f a}\right)}{T_{\mathrm{rb}}-T_{r a}-T_{f a}+T_{f b}}$
Where: $T_{c r}=$ Crossing Point
$T_{f a}, T_{r b}, T_{f a}$ and $T_{f b}$ are time measurements with respect to the input. See Figure 6.

## AC Test Circuits and Switching Diagrams



Typical Applications
ST506 and ST412 Application


TL/F/8512-8

Typical Applications (Continued)
ESDI Application


TL/F/8512-9

## DS8922/22A/DS8923/23A TRI-STATE® RS-422 Dual Differential Line Driver and Receiver Pairs

## General Description

The DS8922/22A and DS8923/23A are Dual Differential Line Driver and Receiver pairs. These devices are designed specifically for applications meeting the ST506, ST412 and ESDI Disk Drive Standards. In addition, the devices meet the requirements of the EIA Standard RS-422.
These devices offer an input sensitivity of 200 mV over a $\pm 7 \mathrm{~V}$ common mode operating range. Hysteresis is incorporated (typically 70 mV ) to improve noise margin for slowly changing input waveforms. An input fail-safe circuit is provided such that if the receiver inputs are open the output assumes the logical one state.
The DS8922A and DS8923A drivers are designed to provide unipolar differential drive to twisted pair or parallel wire transmission lines. Complementary outputs are logically ANDed and provide an output skew of 0.5 ns (typ.) with propagation delays of 12 ns .
Both devices feature TRI-STATE outputs. The DS8922/22A have independent control functions common to a driver and receiver pair. The DS8923/23A have separate driver and receiver control functions.

Power up/down circuitry is featured which will TRI-STATE the outputs and prevents erroneous glitches on the transmission lines during system power up or power down operation.
The DS8922/22A and DS8923/23A are designed to be compatible with TTL and CMOS.

## Features

- 12 ns typical propagation delay

■ Output skew- $\pm 0.5 \mathrm{~ns}$ typical

- Meets the requirements of EIA Standard RS-422
- Complementary Driver Outputs

■ High differential or common-mode input voltage ranges of $\pm 7 \mathrm{~V}$

- $\pm 0.2 \mathrm{~V}$ receiver sensitivity over the input voltage range
- Receiver input fail-safe circuitry

■ Receiver input hysteresis- $\pm 70 \mathrm{mV}$ typical

- Glitch free power up/down
- TRI-STATE outputs


## Connection Diagrams



Order Number DS8922N, J, M, DS8922AN, AJ, AM
See NS Package Number N16A, J16A or M16A

## Truth Tables

DS8922/22A

| EN1 | EN2 | RO1 | RO2 | DO1 | DO2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | ACTIVE | ACTIVE | ACTIVE | ACTIVE |
| 1 | 0 | HI-Z | ACTIVE | HI-Z | ACTIVE |
| 0 | 1 | ACTIVE | HI-Z | ACTIVE | $\mathrm{HI}-Z$ |
| 1 | 1 | $\mathrm{HI}-Z$ | $\mathrm{HI}-\mathrm{Z}$ | $\mathrm{HI}-Z$ | $\mathrm{HI}-Z$ |



Order Number DS8923N, J, M DS8923AN, AJ, AM
See NS Package Number N16A, J16A or M16A

DS8923/23A

| $\overline{\text { DEN }}$ | $\overline{\text { REN }}$ | RO1 | RO2 | DO1 | DO2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | ACTIVE | ACTIVE | ACTIVE | ACTIVE |
| 1 | 0 | ACTIVE | ACTIVE | HI-Z | HI-Z |
| 0 | 1 | HI-Z | HI-Z | ACTIVE | ACTIVE |
| 1 | 1 | HI-Z | $\mathrm{HI}-\mathrm{Z}$ | HI-Z | HI-Z |


| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| Specifications for Military/Aerospace products are not |  |
| contained in this datasheet. Refer to the associated |  |
| reliability electrical test specifications document. |  |
| Supply Voltage | 7 V |
| Drive Input Voltage | -0.5 V to +7 V |
| Output Voltage | 5.5 V |
| Receiver Output Sink Current | 50 mA |
| Receiver Input Voltage | $\pm 10 \mathrm{~V}$ |

Differential Input Voltage
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+165^{\circ} \mathrm{C}$
Lead Temp. (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$

## Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.5 | 5.5 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

DS8922/22A and DS8923/23A Electrical Characteristics (Notes 2, 3, and 4)

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVER |  |  |  |  |  |
| $V_{T H}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | -200 | $\pm 35$ | $+200$ | mV |
| $\mathrm{V}_{\text {HYST }}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | 15 | 50 |  | mV |
| $\mathrm{R}_{\text {IN }}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+7 \mathrm{~V}$ | 4.0 | 6.0 |  | $\mathrm{k} \Omega$ |
| IN | $\mathrm{V}_{\text {IN }}=10 \mathrm{~V}$ |  |  | 3.25 | mA |
|  | $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ |  |  | -3.25 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | $V_{C C}=M I N I_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.5 |  |  | V |
| V OL | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAXI} \mathrm{IOL}=8 \mathrm{~mA}$ |  |  | 0.5 | V |
| ISC | $V_{C C}=M A X V_{\text {OUT }}=0 V$ | -15 |  | -100 | mA |

DRIVER

| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \mathrm{IOH}_{\mathrm{OH}}=-20 \mathrm{~mA}$ | 2.5 |  |  | V |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \mathrm{IOL}=+20 \mathrm{~mA}$ |  |  | 0.5 | V |
| I OFF | $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV} \mathrm{V}_{\mathrm{OUT}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{~A}$ |
| $\|\mathrm{VT}\|-\|\overline{\mathrm{VT}}\|$ |  |  |  | 0.4 | V |
| VT |  | 2.0 |  |  | V |
| $\left\|\mathrm{~V}_{\mathrm{OS}}-\overline{V_{\mathrm{OS}}}\right\|$ |  |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{SC}}$ |  | -30 |  | -150 | mA |

DRIVER and RECEIVER

| loz <br> TRI-STATE <br> Leakage | $V_{C C}=\operatorname{MAX}$ | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  |  | -50 | $\mu \mathrm{A}$ |
| Icc | $V_{C C}=\operatorname{MAX}$ | ACTIVE |  |  | 76 | mA |
|  |  | TRI-STATE |  |  | 78 | mA |

## DRIVER and ENABLE INPUTS

| $V_{I H}$ |  | 2.0 |  |  | $V$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{I L}$ |  |  |  | 0.8 | $V$ |
| $I_{I L}$ | $V_{C C}=M A X V_{I N}=0.4 \mathrm{~V}$ |  | -40 | -200 | $\mu \mathrm{~A}$ |
| $I_{I H}$ | $V_{C C}=M A X V_{I N}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{~A}$ |
| $I_{\mathrm{I}}$ | $V_{C C}=M A X V_{I N}=7.0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{~A}$ |
| $V_{C L}$ | $V_{C C}=M I N I_{I N}=-18 \mathrm{~mA}$ |  |  | -1.5 | $V$ |

[^8]Receiver Switching Characteristics (Figures 1, 2 and )

| Parameter | Conditions | Min | Typ | Max |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 8922/23 | 8922A/23A |  |
| $\mathrm{T}_{\mathrm{pLH}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 | 22.5 | 20 | ns |
| $\mathrm{T}_{\mathrm{pHL}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 | 22.5 | 20 | ns |
| $\left\|T_{p L H}-T_{p H L}\right\|$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 0.5 | 5 | 3.5 | ns |
| Skew (Channel to Channel) | $\mathrm{CL}=30 \mathrm{pF}$ |  | 0.5 | 3.0 | 2.0 | ns |
| TpLz | $\mathrm{CL}=15 \mathrm{pF}$ S2 Open |  | 15 |  |  | ns |
| $\mathrm{T}_{\mathrm{pHZ}}$ | $\mathrm{CL}=15 \mathrm{pFS} 1$ Open |  | 15 |  |  | ns |
| TpZL | $\mathrm{CL}=30 \mathrm{pF} \mathrm{S} 2$ Open |  | 20 |  |  | ns |
| $\mathrm{T}_{\mathrm{pzH}}$ | $\mathrm{CL}=30 \mathrm{pF} \mathrm{S} 1$ Open |  | 20 |  |  | ns |

Driver Switching Characteristics (Figures 4,5 and )

| Parameter | Conditions | Min | Typ | Max |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 8922/23 | 8922A/23A |  |
| SINGLE ENDED CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{pLH}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 |  |  | ns |
| $\mathrm{T}_{\mathrm{pHL}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 |  |  | ns |
| $\mathrm{T}_{\text {TLH }}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 5 |  |  | ns |
| $\mathrm{T}_{\text {THL }}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 5 |  |  | ns |
| $\left\|T_{\text {pLH }}-T_{\text {pHL }}\right\|$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 0.5 |  |  | ns |
| Skew | $\mathrm{CL}=30 \mathrm{pF}$ (Note 5) |  | 0.5 | 5 | 3.5 | ns |
| Skew (Channel to Channel) |  |  | 0.5 | 3.0 | 2.0 | ns |
| TpLz | $\mathrm{CL}=30 \mathrm{pF}$ |  | 15 |  |  | ns |
| $T_{p H Z}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 15 |  |  | ns |
| TpZL | $\mathrm{CL}=30 \mathrm{pF}$ |  | 20 |  |  | ns |
| $\mathrm{T}_{\mathrm{pzH}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 20 |  |  | ns |

Differential Switching Characteristics (Note 6, Figure 才)

| Parameter | Conditions | Min | Typ |  | Units |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathbf{8 9 2 2 / 2 3}$ |  |  |
| $\mathrm{T}_{\mathrm{pLH}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 | 15 |  | ns |
| $\mathrm{~T}_{\mathrm{pHL}}$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 12 | 15 |  | ns |
| $\left\|\mathrm{~T}_{\mathrm{pLH}}-\mathrm{T}_{\mathrm{pHL}}\right\|$ | $\mathrm{CL}=30 \mathrm{pF}$ |  | 0.5 | 6.0 | 2.75 | ns |

Note 5: Difference between complementary outputs at the $50 \%$ point.
Note 6: Differential Delays are defined as calculated results from single ended rise and fall time measurements. This approach in establishing AC performance specifications has been taken due to limitations of available Automatic Test Equipment (ATE).
The calculated ATE results assume a linear transition between measurement points and are a result of the following equations:

$$
T c r=\frac{(T f b \times T r b)-(T r a \times T f a)}{T r b-T r a-T f a+T f b}
$$

Where: Tcr = Crossing Point
Tra, Trb, Tfa and Tfb are time measurements with respect to the input.
Switching Time Waveforms


## AC Test Circuits and Switching Waveforms



TL/F/8511-4
FIGURE 1


TL/F/8511-5
FIGURE 2


TL/F/8511-6
FIGURE 3


NOTE: $\mathrm{C} 1=\mathrm{C} 2=\mathrm{C} 3=30 \mathrm{pF}, \mathrm{R} 1=\mathrm{R} 2=50 \Omega, \mathrm{R} 3=500 \Omega$
TL/F/8511-7
FIGURE 4


TL/F/8511-8
FIGURE 5


TL/F/8511-9
FIGURE 6


FIGURE 7


TL/F/8511-11

ST504 and ST412 Applications


National
Semiconductor Corporation

## DS8924 Quad TRI-STATE® Differential Line Driver

## General Description

The DS8924 is a quad differential line driver designed for digital data transmission over balanced lines. The outputs are TRI-STATE ${ }^{\circledR}$ structures which are forced to a high impedance state when the appropriate output control pin reaches a logic zero condition. All input pins are PNP buffered to minimize input loading for either logic one or logic zero inputs. In addition, internal circuitry assures a high impedance output state during the transition between power up and power down.
The DS8924 is pin and functionally compatible with DS3487. It features improved performance over 3487-type circuit as outputs can source and sink 48 mA . In addition, outputs are not significantly affected by negative line reflections that can occur when the transmission line is unterminated at the receiver end.

## Features

- Four independent driver chains
- TRI-STATE outputs
- PNP high impedance inputs
- Power up/down protection
- Fast propagation times (typ 12 ns )
- TTL compatible

■ Single 5 V supply voltage
■ Output rise and fall times less than 20 ns (typ 10 ns )

- Pin compatible with DS3487 and MC3487

■ Output skew-2 ns typ

## Block and Connection Diagrams



TL/F/8507-1


TL/F/8507-2

Top View
Order Number DS8924J or N See NS Package J16A or N16A

## Truth Table

| Input | Control <br> Input | Non-Inverter <br> Output | Inverter <br> Output |
| :---: | :---: | :---: | :---: |
| H | H | H | L |
| L | H | L | H |
| X | L | Z | Z |

[^9]
## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Cavity Package

1550 mW Molded Package 1560 mW
*Derate cavity package $10.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DS8924 | 4.75 | 5.25 | V |
| Temperature $\left(T_{A}\right)$ <br> DS8924 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2, 3, 4 and 5)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  |  | 2.0 |  |  | V |
| IIL | Input Low Current | $\mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}$ |  |  |  | -200 | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{H}$ | Input High Current |  | $\mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IH}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CL }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{CL}}=-18 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{IOL}=48 \mathrm{~mA}$ |  |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-20 \mathrm{~mA}$ |  | 2.5 |  |  | V |
| $\mathrm{VOH}^{\text {O }}$ | Output High Voltage | $\mathrm{IOH}=-48 \mathrm{~mA}$ |  | 2.0 |  |  | V |
| los | Output Short-Circuit Current |  |  | -80 |  | -260 | mA |
| loz | Output Leakage Current (TRI-STATE) |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| Ioff | Output Leakage Current Power OFF | $V_{C C}=0$ | $\mathrm{V}_{\mathrm{O}}=6 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=-0.25 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| $\left\|\mathrm{V}_{\mathrm{OS}}-\overline{\mathrm{V}}_{\text {OS }}\right\|$ | Difference in Output Offset Voltage |  |  |  |  | 0.4 | V |
| $\mathrm{V}_{\text {T }}$ | Differential Output Voltage |  |  | 2.0 |  |  | V |
| $\left\|V_{T}\right\|-\left\|\bar{V}_{T}\right\|$ | Difference in Differential Output Voltage |  |  |  |  | 0.4 | V |
| Icc | Power Supply Current | $\square \quad$ Active <br>  TRI-STATE |  |  | 50 | 80 | mA |
|  |  |  |  |  | 35 | 60 | mA |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IPHL | Input to Output |  |  | 12 | 20 | ns |
| tpLH | Input to Output |  |  | 12 | 20 | ns |
| Skew | Output to Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 2.0 | 5.0 | ns |
| tith | Differential Fall Time |  |  | 10 | 20 | ns |
| ${ }_{\text {tith }}$ | Differential Rise Time |  |  | 10 | 20 | ns |
| $t_{\text {PHZ }}$ | Enable to Output | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 17 | 25 | ns |
| tpLz | Enable to Output | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 20 | 30 | ns |
| tpzH | Enable to Output | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{S} 1$ Open |  | 13 | 25 | ns |
| tpzL | Enable to Output | $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{S} 2$ Open |  | 17 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS 8924 . All typicals are given for $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.
Note 5: Symbols and definitions correspond to EIA RS-422, where applicable.

## AC Test Circuits and Switching Time Waveforms



TL/F/8507-3
FIGURE 1. Propagation Delays


FIGURE 2. TRI-STATE Enable and Disable Delays


TL/F/8507-5
FIGURE 3. Differential Rise and Fall Times

## INTRODUCTION

It is frequently necessary to transmit digital data in a highnoise environment where ordinary integrated logic circuits cannot be used because they do not have sufficient noise immunity. One solution to this problem, of course, is to use high-noise-immunity logic. In many cases, this approach would require worst case logic swings of 30 V , requiring high power-supply voltages. Further, considerable power would be needed to transmit these voltage levels at high speed. This is especially true if the lines must be terminated to eliminate reflections, since practical transmission lines have a low characteristic impedance.

A much better solution is to convert the ground referred digital data at the transmission end into a differential signal and transmit this down a balanced, twisted-pair line. At the receiving end, any induced noise, or voltage due to groundloop currents, appears equally on both ends of the twistedpair line. Hence, a receiver which responds only to the differential signal from the line will reject the undesired signals even with moderate voltage swings from the transmitter.
Figure 1 illustrates this situation more clearly. When ground is used as a signal return as in Figure 1a, the voltage seen at the receiving end will be the output voltage of the transmitter plus any noise voltage induced in the signal line.

Hence, the noise immunity of the transmitter-receiver combination must be equal to the maximum expected noise from both sources.
The differential transmission scheme diagrammed in Figure 16 solves this problem. Any ground noise or voltage induced on the transmission lines will appear equally on both inputs of the receiver. The receiver responds only to the differential signal coming out of the twisted-pair line and delivers a single-ended output signal referred to the ground at the receiving end. Therefore, extremely high noise immunities are not needed; and the transmitter and receiver can be operated from the same supplies as standard integrated logic circuits.
This article describes the operation and use of a line driver and line receiver for transmission systems using twisted-pair lines. The transmitter provides a buffered differential output from a DTL or TTL input signal. A four-input gate is included on the input so that the circuit can also perform logic. The receiver detects a zero crossing in the differential input voltage and can directly drive DTL or TTL integrated circuits at the receiving end. It also has strobe capability to blank out unwanted input signals. Both the transmitter and the receiver incorporate two independent units on a single silicon chip.

a. Single-Ended System

TL/F/7188-1


TL/F/7188-2
b. Difference System

FIGURE 1. Comparing Differential and Single-Ended Data Transmission

## LINE DRIVER

Figure 2 shows a schematic diagram of the line transmitter. The circuit has a marked resemblance to a standard TTL buffer. In fact, it is possible to use a standard dual buffer as a transmitter. However, the DS7830 incorporates additional features. For one, the output is current limited to protect the driver from accidental shorts in the transmission lines. Secondly, diodes on the output clamp sever voltage transients that may be induced into the transmission lines. Finally, the circuit has internal inversion to produce a differential output signal, reducing the skew between the outputs and making the output state independent of loading.
As can be seen from the upper half of Figure 2, a quadrupleemitter input transistor, Q9, provides four logic inputs to the transmitter. This transistor drives the inverter stage formed by Q10 and Q11 to give a NAND output. A low state logic input on any of the emitters of Q9 will cause the base drive to be removed from Q10, since Q9 will be saturated by current from R8, holding the base of Q10 near ground. Hence,

Q10 and Q11 will be turned off; and the output will be in a high state. When all the emitters of Q9 are at a one logic level, Q10 receives base drive from R8 through the forward biased collector-base junction of Q9. This saturates Q10 and also Q11, giving a low output state. The input voltage at which the transition occurs is equal to the sum of the emit-ter-base turn on voltages of Q10 and Q11 minus the saturation voltage of Q9. This is about 1.4 V at $25^{\circ} \mathrm{C}$.
A standard "totem-pole" arrangement is used on the output stage. When the output is switched to the high state, with Q10 and Q11 cut off, current is supplied to the load by Q13 and Q14 which are connected in a modified Darlington configuration. Because of the high compound current gain of these transistors, the output resistance is quite low and a large load current can be supplied. R10 is included across the emitter-base junction of Q13 both to drain off any collec-tor-base leakage current in Q13 and to discharge the collec-tor-base capacitance of Q13 when the output is switched to


TL/F/7188-3
FIGURE 2. Schematic Diagram of the DS7830 Line Driver
the low state. In the high state, the output level is approximately two diode drops below the positive supply, or roughly 3.6 V at $25^{\circ} \mathrm{C}$ with a 5.0 V supply.

With the output switched into the low state, Q10 saturates, holding the base of Q14 about one diode drop above ground. This cuts off Q13. Further, both the base current and the collector current of Q10 are driven into the base of Q11 saturating it and giving a low-state output of about 0.1 V . The circuit is designed so that the base of Q11 is supplied 6 mA , so the collector can drive considerable load current before it is pulled out of saturation.
The primary purpose of R12 is to provide current to remove the stored charge in Q11 and charge its collector-base capacitance when the circuit is switched to the high state. Its value is also made less than R9 to prevent supply current transients which might otherwise occur* when the power supply is coming up to voltage.
The lower half of the transmitter in Figure 2 is identical to the upper, except that an inverter stage has been added. This is needed so that an input signal which drives the output of the upper half positive will drive the lower half negative, and vice versa, producing a differential output signal. Transistors Q2 and Q3 produce the inversion. Even though the current gain is not necessarily needed, the modified Darlington connection is used to produce the proper logic transition voltage on the input of the transmitter. Because of the low load capacitance that the inverter sees when it is completely within the integrated circuit, it is extremely fast, with a typical delay of 3 ns . This minimizes the skew between the outputs.
One of the schemes used when dual buffers are employed as a differential line driver is to obtain the NAND output in the normal fashion and provide the AND output by connecting the input of the second buffer to the NAND output. Using an internal inverter has some distinct advantages over this: for one, capacitive loads which slow down the response of the NAND output will not introduce a time skew between the two outputs; secondly, line transients on the NAND output will not cause an unwanted change of state on the AND output.
Clamp diodes, D1 through D4, are added on all inputs to clamp undershoot. This undershoot and ringing can occur in TTL systems because the rise and fall times are extremely short.
Output-current limiting is provided by adding a resistor and transistor to each of the complementary outputs. Referring again to Figure 2, when the current on the NAND output increases to a value where the voltage drop across R11 is sufficient to turn on Q12, the short circuit protection comes into effect. This happens because further increases in output current flow into the base of Q12 causing it to remove base drive from Q14 and, therefore, Q13. Any substantial increase in output current will then cause the output voltage to collapse to zero. Since the magnitude of the short circuit depends on the emitter base turn-on voltage of Q12, this current has a negative temperature coefficient. As the chip temperature increases from power dissipation, the available short circuit current is reduced. The current limiting also serves to control the current transient that occurs when the output is going through a transition with both Q11 and Q13 turned on.
*J. Kalb, "Design Considerations for a TTL Gate", National Semiconductor TP-6, May, 1968.

The AND output is similarly protected by R6 and Q5, which limits the maximum output current to about 100 mA , preventing damage to the circuit from shorts between the outputs and ground.
The current limiting transistors also serve to increase the low state output current capability under severe transient conditions. For example, when the current into the NAND output becomes so high as to pull Q11 out of saturation, the output voltage will rise to two diode drops above ground. At this voltage, the collector-base junction of Q12 becomes forward biased and supplies additional base drive to Q11 through Q10 which is saturated. This minimizes any further increase in output voltage.
When either of the outputs are in the high state, they can drive a large current towards ground without a significant change in output voltage. However, noise induced on the transmission line which tries to drive the output positive will cut it off since it cannot sink current in this state. For this reason, D6 and D8 are included to clamp the output and keep it from being driven much above the supply voltage, as this could damage the circuit.
When the output is in a low state, it can sink a lot of current to clamp positive-going induced voltages on the transmission line. However, it cannot source enough current to eliminate negative-going transients so D5 and D7 are included to clamp those voltages to ground.
It is interesting to note that the voltage swing produced on one of the outputs when the clamp diodes go into conduction actually increases the differential noise immunity. For example with no induced common mode current, the lowstate output will be a saturation voltage above ground while the high output will be two diode drops below the positive supply voltage. With positive-going common mode noise on the line, the low output remains in saturation; and the high output is clamped at a diode drop above the positive supply. Hence, in this case, the common mode noise increases the differential swing by three diode drops.


TL/F/7188-4
FIGURE 3. High State Output Voltage as a Function of Output Current
Having explained the operation of the line driver, it is appropriate to look at the performance in more detail. Figure 3 shows the high-state output characteristics under load. Over the normal range of output currents, the output resistance is about 10 $\Omega$. With higher output currents, the short circuit protection is activated, causing the output voltage to drop to zero. As can be seen from the figure, the short-circuit current decreases at higher temperatures to minimize the possibility of over-heating the integrated circuit.


TL/F/7188-5

## FIGURE 4. Low-State Output Current as a

## Function of Output Current

Figure 4 is a similar graph of the low-state output characteristics. Here, the output resistance is about $5 \Omega$ with normal values of output current. With larger currents, the output transistor is pulled out of saturation; and the output voltage increases. This is more pronounced at $-55^{\circ} \mathrm{C}$ where the transistor current gain is the lowest. However, when the output voltage rises about two diode drops above ground, the collector-base junction of the current-limit transistor becomes forward biased, providing additional base drive for the output transistor. This roughly doubles the current available for clamping positive common-mode transients on the twisted-pair line. It is interesting to note that even though the output level increases to about 2 V under this condition, the differential noise immunity does not suffer because the high-state output also increases by about 3 V with positive going common-mode transients.
It is clear from the figure that the low state output current is not effectively limited. Therefore, the device can be damaged by shorts between the output and the 5 V supply. However, protection against shorts between outputs or from the outputs to ground is provided by limiting the high-state current.
The curves in Figures 3 and 4 demonstrate the performance of the line driver with large, capacitively-coupled commonmode transients, or under gross overload conditions. Figure 5 shows the ability of the circuit to drive a differential load: that is, the transmission line. It can be seen that for output currents less than 35 mA , the output resistance is approximately $15 \Omega$. At both temperature extremes, the output falls off at high currents. At high temperatures, this is caused by current limiting of the high output state. At low temperatures, the fall off of current gain in the low-state output transistor produces this result.
Load lines have been included on the figure to show the differential output with various load resistances. The output swing can be read off from the intersection of the output characteristic with the load line. The figure shows that the driver can easily handle load resistances greater than $100 \Omega$. This is more than adequate for practical, twisted-pair lines. Figure 6 shows the no load power dissipation, for one-half of the dual line driver, as a function of frequency. This information is important for two reasons. First, the increase in


TL/F/7188-6
FIGURE 5. Differential Output Voltage as a Function of Differential Output Current


TL/F/7188-7 FIGURE 6. Power Dissipation as a
Function of Switching Frequency Function of Switching Frequency
power dissipation at high frequencies must be added to the excess power dissipation caused by the load to determine the total package dissipation. Second, and more important, it is a measure of the "glitch" current which flows from the positive supply to ground through the output transistors when the circuit is going through a transition. If the output stage is not properly designed, the current spikes in the power supplies can become quite large; and the power dissipation can increase by as much as a factor of five between 100 kHz and 10 MHz . The figure shows that, with no capacitive loading, the power increases with frequencies as high as 10 MHz is almost negligible. However, with large capacitive loads, more power is required.
The line receiver is designed to detect a zero crossing in the differential output of the line driver. Therefore, the propagation time of the driver is measured as the time difference between the application of a step input and the point where the differential output voltage crosses zero. A plot of the propagation time over temperature is shown in Figure 7. This delay is added directly to the propagation time of the transmission line and the delay of the line receiver to determine the total data-propagation time. However, in most cases, the delay of the driver is small, even by comparison to the uncertainties in the other delays.


TL/F/7188-8

## FIGURE 7. Propagation Time as a Function of Temperature

To summarize the characteristics of the DS7830 line driver, the input interfaces directly with standard TTL circuits. It presents a load which is equivalent to a fan out of 3 to the circuit driving it, and it operates from the $5.0 \mathrm{~V}, \pm 10 \%$ logic supplies. The output can drive low impedance lines down to $50 \Omega$ and capacitive loads up to 5000 pF . The time skew between the outputs is minimized to reduce radiation from the twisted-pair lines, and the circuit is designed to clamp common mode transients coupled into the line. Short circuit protection is also provided. The integrated circuit consists of two independent drivers fabricated on a $41 \times 53$ mil-square die using the standard TTL process. A photomicrograph of the chip is shown in Figure 8.


TL/F/7188-9

## FIGURE 8. Photomicrograph of the DS7830 Dual Line Driver

## LINE RECEIVER

As mentioned previously, the function of the line receiver is to convert the differential output signal of the line driver into a single ended, ground-referred signal to drive standard digital circuits on the receiving end. At the same time it must reject the common mode and induced noise on the transmission line.

Normally this would not be too difficult a task because of the large signal swings involved. However, it was considered important that the receiver operate from the +5 V logic supply without requiring additional supply voltages, as do most other line receiver designs. This complicates the situation because the receive must operate with $\pm 15 \mathrm{~V}$ input signals which are considerably greater than the operating supply voltage.
The large common mode range over which the circuit must work can be reduced with an attenuator on the input of the receiver. In this design, the input signal is attenuated by a factor of 30 . Hence, the $\pm 15 \mathrm{~V}$ common mode voltage is reduced to $\pm 0.5 \mathrm{~V}$, which can be handed easily by circuitry operating from a 5 V supply. However, the differential input signal, which can go down as low as $\pm 2.4 \mathrm{~V}$ in the worst case, is also reduced to $\pm 80 \mathrm{mV}$. Hence, it is necessary to employ a fairly accurate zero crossing detector in the receiver.
System requirements dictated that the threshold inaccuracy introduced by the zero crossing detector be less than 17 mV . In principle, this accuracy requirement should not pose insurmountable problems because it is a simple matter to make well matched parts in an integrated circuit.
Figure 9 shows a simplified schematic diagram of the circuit configuration used for the line receiver. The input signal is attenuated by the resistive dividers R1-R2 and R8-R3. This attenuated signal is fed into a balanced DC amplifier, operating in the common base configuration. This input amplifier, consisting of Q1 and Q2, removes the common mode component of the input signal. Further, it delivers an output signal at the collector of Q2, which is nearly equal in amplitude to the original differential input signal. this output signal is buffered by Q6 and drives an output amplifier, Q8. The output stage drives the logic load directly.
An understanding of the circuit can be obtained by first considering the input stage. Assuming high current gains and neglecting the voltage drop across R3, the collector current of Q1 will be:

$$
\begin{equation*}
I_{C 1}=\frac{V^{+}-V_{B E 1}-V_{B E 3}-V_{B E 4}}{R 11} \tag{1}
\end{equation*}
$$

With equal emitter-base voltages for all transistors, this becomes:

$$
\begin{equation*}
I_{C 1}=\frac{v^{+}-3 V_{B E}}{R 11} \tag{2}
\end{equation*}
$$

The output voltage at the collector of Q2 will be:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{C} 2}=\mathrm{V}^{+}-\mathrm{I}_{\mathrm{C} 2} \mathrm{R} 12 \tag{3}
\end{equation*}
$$

When the differential input voltage to the receiver is zero, the voltages presented to the emitters of Q1 and Q2 will be equal. If Q1 and Q2 are matched devices, which is easy to arrange when they are fabricated close together on a single silicon chip, their collector currents will be equal with zero input voltage. Hence, the output voltage from Q2 can be determined by substituting (2) into (3):

$$
\begin{equation*}
V_{\mathrm{C} 2}=\mathrm{V}^{+}-\frac{\mathrm{R} 12}{\mathrm{R} 11}\left(\mathrm{~V}^{+}-3 \mathrm{~V}_{\mathrm{BE}}\right) \tag{4}
\end{equation*}
$$

For R11 = R12, this becomes:

$$
V_{C 2}=3 V_{B E}
$$




FIGURE 10. Complete Schematic of One Half of the DS7820 Line Receiver

The collector of Q2 is brought out so that an external capacitor can be used to slow down the receiver to where it will not respond to fast noise spikes. This capacitor, which is connected between the response-time-control terminal and ground, does not give exactly-symmetrical delays. The delay for input signals which produce a positive-going output will be less than for input signals of opposite polarity. This happens because the impedance on the collector of Q2 drops as Q6 goes into saturation, reducing the effectiveness of the capacitor.
Another difference in the complete circuit is that the output stage is improved both to provide more gain and to reduce the output resistance in the high output state. This was accomplished by adding Q9 and Q10. When the output stage is operating in the linear region, that is, on the verge of switching to either the high or the low state, Q9 and Q10 form sort of an active collector load for Q8. The current through R15 is constant at approximately 2 mA as the output voltage changes through the active region. Hence, the percentage change in the collector current of Q8 due to the voltage change across R17 is made smaller by this pre-bias current; and the effective stage gain is increased.
With the output in the high state (Q8 cut off), the output resistance is equal to R15, as long as the load current is less than 2 mA . When the load current goes above this value, Q9 turns on; and the output resistance increases to 1.5 k , the value of R17.

This particular output configuration gives a higher gain than either a standard DTL or TTL output stage. It can also drive enough current in the high state to make it compatible with TTL, yet outputs can be wire OR'ed as with DTL.
Remaining details of the circuit are that Q7 is connected as an emitter follower to make the circuit even less sensitive to transistor current gains. R16 limits the base drive to Q7 with the output saturated, while R17 limits the base drive to the output transistor, Q8. A resistor, R7, which can be used to terminate the twisted-pair line is also included on the chip. It is not connected directly across the inputs. Instead, one end is left open so that a capacitor can be inserted in series with the resistor. The capacitor significantly reduces the power dissipation in both the line transmitter and receiver, especially in low-duty-cycle applications, by terminating the line at high frequencies but blocking steady-state current flow in the terminating resistor.
Since line receivers are generally used repetitively in a system, the DS7820 has been designed with two independent receivers on a single silicon chip. The device is fabricated on a $41 \times 49$ mil-square die using the standard six mask planar-epitaxial process. The processing employed is identical to that used on TTL circuits, and the design does not impose any unusual demands on the processing. It is only required that various parts within the circuit match well, but this is easily accomplished in a monolithic integrated circuit without any special effort in manufacturing. A photomicrograph of the integrated circuit chip is shown in Figure 11.


TL/F/7188-12
FIGURE 11. Photomicrograph of the DS7820 Dual Line Receiver
The only components in the circuit which see voltages higher than standard logic circuits are the resistors used to attenuate the input signal. These resistors, R1, R7, R8 and R9, are diffused into a separate, floating, N -type isolation tub, so that the higher voltage is not seen by any of the transistors. For a $\pm 15 \mathrm{~V}$ input voltage range, the breakdown voltages required for the collector-isolation and collectorbase diodes are only 15 V and 19 V , respectively. These breakdown voltages can be achieved readily with standard digital processing.
The purpose of the foregoing was to provide some insight into circuit operation. A more exact mathematical analysis of the device is developed in Appendix A.

## RECEIVER PERFORMANCE

The characteristics of the line receiver are described graphically in Figures 12 through 18. Figure 12 illustrates the effect of supply voltage variations on the threshold accuracy. The upper curve gives the differential input voltage required to hold the output at 2.5 V while it is supplying $200 \mu \mathrm{~A}$ to the digital load. The lower curve shows the differential input needed to hold the output at 0.4 V while it sinks 3.5 mA from the digital load. This load corresponds to a worst case fanout of 2 with either DTL or TTL integrated circuits. The data shows that the threshold accuracy is only affected by $\pm 60 \mathrm{mV}$ for a $\pm 10 \%$ change in supply voltage. Proper operation can be secured over a wider range of supply voltages, although the error becomes excessive at voltages below 4V.


TL/F/7188-13
FIGURE 12. Differential Input Voltage Required for High or Low Output as a Function of Supply Voltage

Figure 13 is a similar plot for varying common mode input voltage. Again the differential input voltages are given for high and low states on the output with a worst case fanout of 2 . With precisely matched components within the integrated circuit, the threshold voltage will not change with common mode voltage. The mismatches typically encountered give a threshold voltage change of $\pm 100 \mathrm{mV}$ over a $\pm 20 \mathrm{~V}$ common mode range. This change can have either a positive slope or a negative slope.


TL/F/7188-14
FIGURE 13. Differential Input Voltage Required for High or Low Output as a Function of Common Mode Voltage


TL/F/7188-15
FIGURE 14. Voltage Transfer Function
The transfer function of the circuit is given in Figure 14. The loading is for a worst case fanout of 2 . The digital load is not linear, and this is reflected as a non-linearity in the transfer function which occurs with the output around 1.5 V . These transfer characteristics show that the only significant effect of temperature is a reduction in the positive swing at $-55^{\circ} \mathrm{C}$. However, the voltage available remains well above the 2.5 V required by digital logic.


TL/F/7188-16
FIGURE 15. Response Time with and without an External Delay Capacitor

Figure 15 gives the response time, or propagation delay, of the receiver. Normally, the delay through the circuit is about 40 ns . As shown, the delay can be increased, by the addition of a capacitor between the response-time terminal and ground, to make the device immune to fast noise spikes on the input. The delay will generally be longer for negative going outputs than for positive going outputs.
Under normal conditions, the power dissipated in the receiver is relatively low. However, with large common mode input voltages, dissipation increases markedly, as shown in Figure 16. This is of little consequence with common mode transients, but the increased dissipation must be taken into account when there is a DC difference between the grounds of the transmitter and the receiver. It is important to note that Figure 16 gives the dissipation for one half the dual receiver. The total package dissipation will be twice the values given when both sides are operated under identical conditions.


TL/F/7188-17
FIGURE 16. Internal Power Dissipation as a Function of Common Mode Input Voltage
Figure 17 shows that the power supply current also changes with common mode input voltage due to the current drawn out of or fed into the supply through R9. The supply current reaches a maximum with negative input voltages and can actually reverse with large positive input voltages. The figure also shows that the supply current with the output switched into the low state is about 3 mA higher than with a high output.


TL/F/7188-18
FIGURE 17. Power Supply Current as a Function of Common Mode Input Voltage

The variation of the internal termination resistance with temperature is illustrated in Figure 18. Taking into account the initial tolerance as well as the change with temperature, the termination resistance is by no means precise. Fortunately, in most cases, the termination resistance can vary appreciably without greatly affecting the characteristics of the transmission line. If the resistor tolerance is a problem, however, an external resistor can be used in place of the one provided within the integrated circuit.


TL/F/7188-19
FIGURE 18. Variation of Termination Resistance with Temperature

## DATA TRANSMISSION

The interconnection of the DS7830 line driver with the DS7820 line receiver is shown in Figure 19. With the exception of the transmission line, the design is rather straightforward. Connections on the input of the driver and the output or strobe of the receiver follow standard design rules for DTL or TTL integrated logic circuits. The load presented by the driver inputs is equal to 3 standard digital loads, while the receiver can drive a worst-case fanout of 2 . The load presented by the receiver strobe is equal to one standard load.
The purpose of C 1 on the receiver is to provide DC isolation of the termination resistor for the transmission line. This capacitor can both increase the differential noise immunity, by reducing attenuation on the line, and reduce power dissipation in both the transmitter and receiver. In some applications, C1 can be replaced with a short between Pins 1 and 2, which connects the internal termination resistor of the DS7820 directly across the line. C2 may be included, if necessary, to control the response time of the receiver, making it immune to noise spikes that may be coupled differentially into the transmission lines.


*Optional to control response time.
FIGURE 19. Interconnection of the Line Driver and Line Recelver

The effect of termination mismatches on the transmission line is shown in Figure 20. The line was constructed of a twisted pair of No. 22 copper conductors with a characteristic impedance of approximately $170 \Omega$. The line length was about 150 ns and it was driven directly from a DS7830 line driver. The data shows that termination resistances which are a factor of two off the nominal value do not cause significant reflections on the line. The lower termination resistors do, however, increase the attenuation.


TL/F/7188-20
FIGURE 20. Transmission Line Response with Various Termination Resistances
Figure 21 gives the line-transmission characteristics with various termination resistances when a DC isolation capacitor is used. The line is identical to that used in the previous example. It can be seen that the transient reponse is nearly the same as a DC terminated line. The attenuation, on the other hand, is considerably lower, being the same as an unterminated line. An added advantage of using the isolation capacitor is that the DC signal current is blocked from the termination resistor which reduces the average power drain of the driver and the power dissipation in both the driver and receiver.


TL/F/7188-22
FIGURE 21. Line Response for Various Termination Resistances with a DC Isolation Capacitor
The effect of different values of DC isolation capacitors is illustrated in Figure 22. This shows that the RC time constant of the termination resistor/isolation capacitor combination should be 2 to 3 times the line delay. As before, this data was taken for a 150 ns long line.


TL/F/7188-23
FIGURE 22. Response of Terminated Line with Different DC Isolation Capacitors


In Figure 23, the influence of a varying ground voltage between the transmitter and the receiver is shown. The difference in the characteristics arises because the source resistance of the driver is not constant under all conditions. The high output of the transmitter looks like an open circuit to voltages reflected from the receiving end of the transmission line which try to drive it higher than its normal DC state. This condition exists until the voltage at the transmitting end becomes high enough to forward bias the clamp diode on the 5 V supply. Much of the phenomena which does not follow simple transmission-line theory is caused by this. For example, with an unterminated line, the overshoot comes from the reflected signal charging the line capacitance to where the clamp diodes are forward biased. The overshoot then decays at a rate determined by the total line capacitance and the input resistance of the receiver.
When the ground on the receiver is 15 V more negative than the ground at the transmitting end, the decay with an unterminated line is faster, as shown in Figure 23b. This occurs because there is more current from the input resistor of the receiver to discharge the line capacitance. With a terminated line, however, the transmission characteristics are the same as for equal ground voltages because the terminating resistor keeps the line from getting charged.
Figure 23c gives the transmission characteristics when the receiver ground is 15 V more positive than the transmitter ground. When the line is not terminated, the differential voltage swing is increased because the high output of the driver will be pulled against the clamp diodes by the common mode input current of the receiver. With a DC isolation capacitor, the differential swing will reach this same value with a time constant determined by the isolation capacitor and the input resistance of the receiver. With a DC coupled termination, the characteristics are unchanged because the
differential load current is large by comparison to the common mode current so that the output transistors of the driver are always conducting.
The low output of the driver can also be pulled below ground to where the lower clamp diode conducts, giving effects which are similar to those described for the high output. However, a current of about 9 mA is required to do this, so it does not happen under normal operating conditions.
To summarize, the best termination is an RC combination with a time constant approximately equal to 3 times the transmission-line delay. Even though its value is not precisely determined, the internal termination resistor of the integrated circuit can be used because the line characteristics are not greatly affected by the termination resistor.
The only place that an RC termination can cause problems is when the data transmission rate approaches the line delay and the attenuation down the line (terminated) is greater than 3 dB . This would correspond to more than 1000 ft . of twisted-pair cable with No. 22 copper conductors. Under these conditions, the noise margin can disappear with low-duty-cycle signals. If this is the case, it is best to operate the twisted-pair line without a termination to minimize transmission losses. Reflections should not be a problem as they will be absorbed by the line losses.

## CONCLUSION

A method of transmitting digital information in high-noise environments has been described. The technique is a much more attractive solution than high-noise-immunity logic as it has lower power consumption, provides more noise rejection, operates from standard 5 V supplies, and is fully compatible with almost all integrated logic circuits. An additional advantage is that the circuits can be fabricated with integrated circuit processes used for standard logic circuits.

## APPENDIX A

## LINE RECEIVER

## Design Analysis

The purpose of this appendix is to derive mathematical expressions describing the operation of the line receiver. It will be shown that the performance of the circuit is not greatly affected by the absolute value of the components within the integrated circuit or by the supply voltage. Instead, it depends mostly on how well the various parts match.
The analysis will assume that all the resistors are well matched in ratio and that the transistors are likewise matched, since this is easily accomplished over a broad temperature range with monolithic construction. However, the effects of component mismatching will be discussed where important. Further, large transistor current gains will be assumed, but it will be pointed out later that this is valid for current gains greater than about 10.
A schematic diagram of the DS7820 line receiver is shown in Figure A-1. Referring to this circuit, the collector current of the input transistor is given by

$$
\begin{align*}
\mathrm{I}_{\mathrm{C} 1} & =\frac{V^{+}-V_{\mathrm{BE} 1}-V_{\mathrm{BE} 3}-V_{\mathrm{BE} 4}}{\mathrm{R} 9 / / R 10+R 11+R 3 / / R 8} \\
& -\frac{\frac{R 3}{R 4+2 R 6+R 3} V_{\mathrm{BE} 1}-\frac{R 3 / / R 11}{R 8+R 3 / / R 1} V_{I N}}{R 9 / / R 10+R 11+R 3 / / R 8} \\
& +\frac{\left(V_{I N}-V^{+}\right) \frac{R 10 / / R 11}{R 9+R 10 / / R 11}}{R 9 / / R 10+R 11+R 3 / / R 8} \tag{A.1}
\end{align*}
$$

where $V_{I N}$ is the common mode input voltage and $R_{a} / / R_{b}$ denotes the parallel connection of the two resistors. In Equation (A.1), R8 $=R 9, R 3=R 10, R 10<R 11$, $\mathrm{R} 9>\mathrm{R10}, \mathrm{R} 3<\mathrm{R} 11, \mathrm{R} 8>\mathrm{R} 3$ and

$$
\frac{R 3}{R 4+2 R 6+R 3}<3
$$

so it can be reduced to

$$
\begin{equation*}
I_{C 1}=\frac{V^{+}-3 V_{B E}-\frac{R 10}{R 9} v^{+}}{R 10+R 11+R 3} \tag{A.2}
\end{equation*}
$$

which shows that the collector current of Q1 is not affected by the common mode voltage.
The output voltage on the collector of Q2 is

$$
\begin{equation*}
v_{C 2}=v^{+}-I_{C 2} R 12 \tag{A.3}
\end{equation*}
$$

For zero differential input voltage, the collector currents of Q1 and Q2 will be equal so Equation (A.3) becomes

$$
\begin{equation*}
v_{C 2}=v^{+}-\frac{R 12\left(v^{+}-3 V_{B E}-\frac{R 10}{R 9} v^{+}\right)}{R 10+R 11+R 3} \tag{A.4}
\end{equation*}
$$

It is desired that this voltage be $3 V_{B E}$ so that the output stage is just on the verge of switching with zero input. Forcing this condition and solving for R12 yields

$$
\begin{equation*}
R 12=(R 10+R 11+R 3) \frac{V^{+}-3 V_{B E}}{V^{+}-3 V_{B E}-\frac{R 10}{R 9} V^{+}} \tag{A.5}
\end{equation*}
$$

This shows that the optimum value of R12 is dependent on supply voltage. For a 5 V supply it has a value of $4.7 \mathrm{k} \Omega$. Substituting this and the other component values into (A.4),

$$
\begin{equation*}
V_{C 2}=2.83 V_{B E}+0.081 V^{+} \tag{A.6}
\end{equation*}
$$



TL/F/7188-25
FIGURE A-1. Schematic Diagram of One Half of the DS7820 Line Receiver
which shows that the voltage on the collector of Q2 will vary by about 80 mV for a 1 V change in supply voltage.
The next step in the analysis is to obtain an expression for the voltage gain of the input stage.
An equivalent circuit of the input stage is given in Figure A-2. Noting that $R 6=R 7=R 8$ and $R 2 \cong 0.1$ ( $R 6+R 7 / / R 8$ ), the change in the emitter current of Q1 for a change in input voltage is

$$
\begin{equation*}
\Delta \mathrm{l}_{\mathrm{E} 2}=\frac{0.9 \mathrm{R} 2}{\mathrm{R} 1\left(0.9 \mathrm{R} 2+\mathrm{R}_{\mathrm{E} 2}\right)} \Delta \mathrm{V}_{\mathrm{IN}} \tag{A.7}
\end{equation*}
$$

Hence, the change in output voltage will be

$$
\begin{align*}
\Delta \mathrm{V}_{\mathrm{OUT}} & =\alpha \mathrm{I}_{\mathrm{E} 2} \mathrm{R} 12 \\
& =\frac{0.9 \alpha \mathrm{R} 2 \mathrm{R} 12}{\mathrm{R} 1\left(0.9 \mathrm{R} 2+\mathrm{R}_{\mathrm{E} 2}\right.} \Delta \mathrm{V}_{\mathrm{IN}} \tag{A.8}
\end{align*}
$$

Since $\alpha \cong 1$, the voltage gain is

$$
\begin{equation*}
A_{V 1}=\frac{0.9 R 2 R 12}{R 1\left(0.9 R 2+R_{E 2}\right)} \tag{A.9}
\end{equation*}
$$

The emitter resistance of Q2 is given by

$$
\begin{array}{lr} 
& R_{E 2}=\frac{k T}{q l_{C 2}} \\
\text { where } & \mathrm{l}_{\mathrm{C} 2}=\frac{\mathrm{v}^{+}-3 \mathrm{~V}_{\mathrm{BE}}}{\mathrm{R} 12} \\
\text { so } & R_{E 2}=\frac{k T R 12}{q\left(v^{+}-3 V_{B E}\right)}
\end{array}
$$

Therefore, at $25^{\circ} \mathrm{C}$ where $\mathrm{V}_{\mathrm{VE}}=670 \mathrm{mV}$ and $\mathrm{kT} / \mathrm{q}=$ 26 mV , the computed value for gain is 0.745 . The gain is not greatly affected by temperature as the gain at $-55^{\circ} \mathrm{C}$ where $\mathrm{V}_{\mathrm{BE}}=810 \mathrm{mV}$ and $\mathrm{kT} / \mathrm{q}=18 \mathrm{mV}$ is 0.774 , and the gain at $125^{\circ} \mathrm{C}$ where $\mathrm{V}_{\mathrm{BE}}=480 \mathrm{mV}$ and $\mathrm{kT} / \mathrm{q}=34 \mathrm{mV}$ is 0.730 . With a voltage gain of 0.75 , the results of Equation (A.6) show that the input referred threshold voltage will change by 0.11 V for a 1 V change in supply voltage. With the standard $\pm 10$-percent supplies used for logic circuits, this means that the threshold voltage will change by less than $\pm 60 \mathrm{mV}$.
Finally, the threshold error due to finite gain in the output stage can be considered. The collector current of Q7 from the bleeder resistor R14, is large by comparison to the base current of Q8, if Q8 has a reasonable current gain. Hence, the collector current of Q7 does not change appreciably when the output switches from a logic one to a logic zero. This is even more true for Q6, an emitter follower which drives Q7. Therefore, it is safe to presume that Q6 does not
load the output of the first-stage amplifier, because of the compounded current gain of the three transistors, and that Q8 is driven from a low resistance source.
It follows that the gain of the output stage can be determined from the change in the emitter-base voltage of Q8 required to swing the output from a logic one state to a logic zero state. The expression

$$
\begin{equation*}
\Delta V_{B E}=\frac{k T}{q} \log _{e} \frac{I_{C 1}}{I_{C 2}} \tag{A.13}
\end{equation*}
$$

describes the change in emitter-base voltage required to vary the collector current from one value, $\mathrm{I}_{1}$, to a second, $I_{C 2}$. With the output of the receiver in the low state, the collector current of Q8 is

$$
\begin{align*}
\mathrm{IOL} & =\frac{\mathrm{v}^{+}-V_{\mathrm{OL}}-V_{\mathrm{BE9}}-V_{\mathrm{BE} 10}}{\mathrm{R} 17} \\
& +\frac{V_{\mathrm{BE}}}{\mathrm{R} 15}-\frac{V_{\mathrm{BE}}}{\mathrm{R} 14}+\frac{V_{\mathrm{BE7}}}{\mathrm{R} 13}+\mathrm{I}_{\mathrm{SINK}} \tag{A.14}
\end{align*}
$$

where $V_{O L}$ is the low state output voltage and $I_{\text {sink }}$ is the current load from the logic that the receiver is driving. Noting that R13 $=2$ R14 and figuring that all the emitter-base voltages are the same, this becomes

$$
\begin{gather*}
\mathrm{I}_{\mathrm{OL}}=\frac{\mathrm{V}^{+}-\mathrm{V}_{\mathrm{OL}}-2 \mathrm{~V}_{\mathrm{BE}}}{\mathrm{R} 17}+\frac{\mathrm{V}_{\mathrm{BE}}}{\mathrm{R} 15} \\
-\frac{\mathrm{V}_{\mathrm{BE}}}{2 R 14}+I_{\mathrm{SINK}} \tag{A.15}
\end{gather*}
$$

Similarly, with the output in the high state, the collector current of Q8 is

$$
\begin{align*}
\mathrm{I}_{\mathrm{OH}} & =\frac{\mathrm{V}^{+}-V_{\mathrm{OH}}-V_{\mathrm{BE9}}-V_{\mathrm{BE} 10}}{R 17} \\
& +\frac{V_{\mathrm{BE9}}}{R 15}-\frac{V_{\mathrm{BE}}}{\mathrm{R} 14} \\
& +\frac{V_{\mathrm{BE7}}}{R 13}-I_{\text {SOURCE }} \tag{A.16}
\end{align*}
$$

where $\mathrm{V}_{\mathrm{OH}}$ is the high-level output voltage and ISOURCE is the current needed to supply the input leakage of the digital circuits loading the comparator.
With the same conditions used in arriving at (A.15), this becomes

$$
\begin{align*}
\mathrm{I}_{\mathrm{OH}} & =\frac{\mathrm{V}^{+}-\mathrm{V}_{\mathrm{OH}}-2 \mathrm{~V}_{\mathrm{BE}}}{\mathrm{R} 17}+\frac{\mathrm{V}_{\mathrm{BE}}}{\mathrm{R} 15} \\
& -\frac{\mathrm{V}_{\mathrm{BE}}}{2 R 14}-\mathrm{I}_{\text {SOURCE }} \tag{A.17}
\end{align*}
$$



FIGURE A-2. Equivalent CIrcult Used to Calculate Input Stage Gain

From (A.13) the change in the emitter-base voltage of Q8 in going from the high output level to the low output level is

$$
\begin{equation*}
\Delta V_{B E}=\frac{k T}{q} \log _{\theta} \frac{\mathrm{l}_{\mathrm{OL}}}{\mathrm{OH}} \tag{A.18}
\end{equation*}
$$

providing that Q8 is not quite in saturation, although it may be on the verge of saturation.
The change of input threshold voltage is then

$$
\begin{equation*}
\Delta V_{T H}=\frac{\mathrm{kT}}{\mathrm{q} \mathrm{~A}_{\mathrm{v} 1}} \log _{\mathrm{e}} \frac{\mathrm{l}_{\mathrm{OL}}}{\mathrm{l}_{\mathrm{OH}}} \tag{A.19}
\end{equation*}
$$

where $A_{v 1}$ is the input stage gain. With a worst case fanout of 2 , where $\mathrm{V}_{\mathrm{OH}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}, \mathrm{I}_{\text {SOURCE }}=40 \mu \mathrm{~A}$ and ${ }_{\text {SINK }}=3.2 \mathrm{~mA}$, the calculated change in threshold is 37 mV at $25^{\circ} \mathrm{C}, 24 \mathrm{mV}$ at $-55^{\circ} \mathrm{C}$ and 52 mV at $125^{\circ} \mathrm{C}$.
The measured values of overall gain differ by about a factor of two from the calculated gain. This is not too surprising because a number of assumptions were made which introduce small errors, and all these errors lower the gain. It is also not too important because the gain is high enough where another factor of two reduction would not cause the circuit to stop working.
The main contributors to this discrepancy are the non-ideal behavior of the emitter-base voltage of Q8 due to current crowding under the emitter and the variation in the emitter base voltage of Q7 and Q8 with changes in collector-emitter voltage ( $\mathrm{h}_{\mathrm{RE}}$ ).
Although these parameters can vary considerably with different manufacturing methods, they are relatively fixed for a given process. The $\Delta V_{B E}$ errors introduced by these quanti-
ties, if known, can be added directly into Equation (A.18) to give a more accurate gain expression.
The most stringent matching requirement in the receiver is the matching of the input stage divider resistors: R1 with R8 and R2 with R3. As little as $1 \%$ mismatch in one of these pairs can cause a threshold shift of 150 mV at the extremes of the $\pm 15 \mathrm{~V}$ common mode range. Because of this, it is necessary to make the resistors absolutely identical and locate them close together. In addition, since R1 and R8 do dissipate a reasonable amount of power, they have to be located to minimize the thermal gradient between them. To do this, R9 was located between R1 and R8 so that it would heat both of these resistors equally. There are not serious heating problems with R2 and R3; however, because of their low resistance value, it was necessary even to match the lengths of the aluminum interconnects, as the resistance of the aluminum is high enough to cause intolerable mismatches. Of secondary importance is the matching of Q1 and Q2 and the matching of ratios between R11 and R12. A 1 mV difference in the emitter-base voltages of Q1 and Q2 causes a 30 mV input offset voltage as does a $1 \%$ mismatch in the ratio of R11 to R12.
The circuit is indeed insensitive to transistor current gains as long as they are above 10. The collector currents of Q4 and Q6 are made equal so that their base currents load the collectors of Q1 and Q2 equally. Hence, the input threshold voltage is affected only by how well the current gains match. Low current gain in the output transistor, Q8, can cause a reduction in gain. But even with a current gain of 10, the error produced in the input threshold voltage is less than 50 mV .

## Transmission Line Characteristics

## INTRODUCTION

Digital systems generally require the transmission of digital signals to and from other elements of the system. The component wavelengths of the digital signals will usually be shorter than the electrical length of the cable used to connect the subsystems together and, therefore, the cables should be treated as a transmissions line. In addition, the digital signal is usually exposed to hostile electrical noise source which will require more noise immunity then required in the individual subsystems environment.

The requirements for transmission line techniques and noise immunity are recognized by the designers of subsystems and systems, but the solutions used vary considerably. Two widely used example methods of the solution are shown in Figure 1. The two methods illustrated use unbalanced and balanced circuit techniques. This application note will delineate the characteristics of digital signals in transmission lines and characteristics of the line that effect the quality, and will compare the unbalanced and balanced circuits performance in digital systems.



TL/F/8826-1
FIGURE 1

## NOISE

The cables used to transmit digital signals external to a subsystem and in route between the subsystem, are exposed to external electromagnetic noise caused by switching transients from actuating devices of neighboring control systems. Also external to a specific subsystem, another subsystem may have a ground problem which will induce noise on the system, as indicated in Figure 2.
The signals in adjacent wires inside a cable may induce electromagnetic noise on other wires in the cable. The induced electromagnetic noise is worse when a line terminated at one end of the cable is near to a driver at the same end, as shown in Figure 3. Some noise may be induced from relay circuits which have very large transient voltage swings compared to the digital signals in the same cable. Another source of induced noise is current in the common ground wire or wires in the cable.

National Semiconductor Corp. Application Note 108 Bill Fowler

induced noise along cable route GROUND PROBLEMS IN ASSOCIATED EQUIPMENT

TL/F/8826-2
FIGURE 2. External Noise Sources


TL/F/8826-3
FIGURE 3. Internal Noise Sources

## DISTORTION

The objective is the transmission and recovery of digital intelligence between subsystems, and to this end, the characteristics of the data recovered must resemble the data transmitted. In Figure 4 there is a difference in the pulse width of the data and the timing signal transmitted, and the corresponding signal received. In addition there is a further difference in the signal when the data is "AND"ed with the timing signal. The distortion of the signal occurred in the transmission line and in the line driver and receiver.


A primary cause of distortion is the effect the transmission line has on the rise time of the transmitted data. Figure 5 shows what happens to a voltage step from the driver as it travels down the line. The rise time of the signal increases as the signal travels down the line. This effect will tend to affect the timing of the recovered signal.


TL/F/8826-5
FIGURE 5. Signal Response at Receiver


TL/F/8826-6
FIGURE 6. Signal Rise Time
The rise time in a transmission line is not an exponential function but a complementary error function. The high frequency components of the step input are attenuated and delayed more than the low frequency components. This attenuation is inversely proportional to the frequency. Notice in Figure 6 particularly that the signal takes much longer to reach its final DC value. This effect is more significant for fast risetimes.

The Duty Cycle of the transmitted signal also causes distortion. The effect is related to the signal rise time as shown in Figure 7. The signal doesn't reach one logic level before the signal changes to another level. If the signal has a $1 / 2(50 \%)$ Duty Cycle and the threshold of the receiver is halfway between the logic levels, the distortion is small. But if the Duty Cycle is $1 / 8$ as shown in the second case the signal is considerably distorted. In some cases, the signal may not reach the receiver threshold at all.


TL/F/8826-7
FIGURE 7. Signal Distortion Due to Duty Cycle

In the previous example, it was assumed that the threshold of the receiver was halfway between the ONE and ZERO logic levels. If the receiver threshold isn't halfway the receiver will contribute to the distortion of the recovered signal. As shown in Figure 8, the pulse time is lengthened or shortened, depending on the polarity of the signal at the receiver. This is due to the offset of the receiver threshold.


TL/F/8826-8
FIGURE 8. Slicing Level Distortion
UNBALANCED METHOD
Another source of distortion is caused by the IR losses in the wire. Figure 9 shows the IR losses that occur in a thousand feet of no. 22 AWG wire. Notice in this example that the losses reduce the signal below the threshold of the receiver in the unbalanced method. Also that part of the IR drop in the ground wire is common to other circuits-this ground signal will appear as a source of noise to the other unbalanced line receivers in the system.


FIGURE 9. Unbalanced Method
Transmission lines don't necessarily have to be perfectly terminated at both ends, (as will be shown later) but the termination used in the unbalanced method will cause additional distortion. Figure 10 shows the signal on the transmission line at the driver and at the receiver. In this case the receiver was terminated in $120 \Omega$, but the characteristic impedance of the line is much less. Notice that the wave forms have significant steps due to the incorrect termination of the line. The signal is subject to misinterpretation by the line receiver during the period of this signal transient because of the distortion caused by Duty Cycle and attenuation. In addition, the noise margin of the signal is reduced.


TL/F/8826-10
FIGURE 10. LM75451, DM7400 Line Voltage Waveforms
The signal waveforms on the transmission line can be estimated before hand by a reflection diagram. Figure 11 shows the reflection diagram of the rise time wave forms. The voltage versus current plot on left is used to predict the transient rise time of the signal shown on the right. The initial condition on the transmission line is an IR drop across the line termination. The first transient on the line traverses from this initial point to zero current. The path it follows corresponds to the characteristic impedance of the line. The second transient on the diagram is at the line termination. As shown, the signal reflects back and forth until it reaches its final DC value.
Figure 12 shows the reflection diagram of the fall time. Again the signal reflects back and forth between the line termination until it reaches its final DC value. In both the rise and fall time diagrams, there are transient voltage and current signals that subtract from the particular signal and add to the system noise.


TL/F/8826-11
FIGURE 11. Line Reflection Diagram of Rise Timer


TL/F/8826-12
FIGURE 12. Line Reflection Diagram of Fall Time

## BALANCED METHOD

In the balanced method shown in Figure 13, the transient voltages and currents on the line are equal and opposite and cancel each others noise. Also unlike the unbalanced
method, they generate very little ground noise. As a result, the balanced circuit doesn't contribute to the noise pollution of its environment.

the ground loop current is much less than signal current
TL/F/8826-13
FIGURE 13. Cross Talk of Signals
The circuit used for a line receiver in the balanced method is a differential amplifier. Figure 14 shows a noise transient induced equally on lines $A$ and line $B$ from line $C$. Because the signals on line $A$ and $B$ are equal, the signals are ignored by the differential line receiver.
Likewise for the same reason, the differential signals on lines $A$ and $B$ from the driver will not induce transients on line C. Thus, the balanced method doesn't generate noise and also isn't susceptible to noise. On the other hand the unbalanced method is more sensitive to noise and also generates more noise.


DIFFERENCE SIGNAL (A-B)


TL/F/8826-14
FIGURE 14. Cross Talk of Signals
The characteristic impedance of the unbalanced transmission line is less than the impedance of the balanced transmission line. In the unbalanced method there is more capacitance and less inductance than in the balanced method. In the balanced method the Reactance to adjacent wires is almost cancelled (see Figure 15). As a result a transmission line may have a $60 \Omega$ unbalanced impedance and a $90 \Omega$ balanced impedance. This means that the unbalanced
method, which is more susceptible to IR drop, must use a smaller value termination, which will further increase the IR drop in the line.


FIGURE 15. $Z_{O}$ Unbalanced $<Z_{O}$ Balanced
The impedance measurement of an unbalance and balance line must be made differently. The balanced impedance must be measured with a balanced signal. If there is any unbalance in the signal on the balanced line, there will be an unbalance reflection at the terminator. Therefore, the lines should also be terminated for unbalanced signals. Figure 16 shows the perfect termination configuration of a balanced transmission line. This termination method is primarily required for accurate impedance measurements.


FIGURE 16. Impedance Measurement

## MEASURED PERFORMANCE

The unbalanced method circuit used in this application note up to this point is the unbalanced circuit shown in Figure 1. The termination of its transmission line was greater than the characteristic impedance of the unbalanced line and the cir-
cuit had considerable threshold offset. The measured performance of the unbalanced circuit wasn't comparable to the balanced method. Therefore, for the following comparison of unbalanced and balanced circuits, an improved termination shown in Figure 17 will be used. This circuit terminates the line in $60 \Omega$ and minimized the receiver threshold offset.


TL/F/8826-17
FIGURE 17. Improved Unbalanced Method
A plot of the Absolute Maximum Data Rate versus cable type is shown in Figure 18. The graph shows the different performances of the DM7820A line receiver and the DM7830 line driver circuits with a worse case $1 / 8$ Duty Cycle in no. 22 AWG stranded wire cables. In a single twisted pair cable there is less reactance than in a cable having nine twisted pairs and in turn this cable has less reactance than shielded pairs. The line length is reduced in proportion to the increased line attenuation which is proportional to the line reactance. The plot shows that the reactance and attenuation has a significant effect on the cable length. Absolute Maximum Data Rate is defined as the Data Rate at which the output of the line receiver is starting to be degraded. The roll off of the performance above 20 mega baud is due to the circuit switching response limitation.


TL/F/8826-18
FIGURE 18. Data Rate vs Cable Type


FIGURE 19. Data Rate vs Duty Cycle


FIGURE 20. Data Rate vs Line Termination


TL/F/8826-19
FIGURE 21. Data Rate vs Distortion of L.M75452, DM7400

Figure 19 shows the reduction in Data Rate caused by Duty Cycle. It can be observed that the Absolute Maximum Duty Rate of $1 / 8$ Duty Cycle is less than $1 / 2$ Duty Cycle. The following performance curves will use $1 / 8$ Duty Cycle since it is the worst case.
Absolute Maximum Duty Rate versus the Line Termination Resistance for two different lengths of cable is shown in Figure 20. It can be seen from the figure that the termination doesn't have to be perfect in the case of balanced circuits. It is better to have a termination resistor to minimize the extra transient signal reflecting between the ends of the line. The reason the Data Rate increases with increased Termination Resistance is that there is less IR drop in the cable.
The graphs in Figure 21 show the Data Rate versus the Line Length for various percentages of timing distortion using the unbalanced LM75452 and DM7400 circuits shown in Figure 17. The definition of Timing Distortion is the percentage difference in the pulse width of the data sent versus the data received.


TL/F/8826-20
FIGURE 22. Data Rate vs Distortion of DM7820A, DM7830
Data Rate versus the Line Length for various percentage of timing distortion using the balanced DM7820A and DM7830 circuit is shown in Figure 22. The distortion of this method is improved over the unbalanced method, as was previously theorized.
The Absolute Maximum Data Rate versus Line Lengths shown in the previous two figures didn't include any induced signal noise. Figure 23 shows the test configuration of the unbalanced circuits which was used to measure near end cross talk noise. In this configuration there are eight line drivers and one receiver at one end of the cable. The performance of the receiver measured in the presence of the driver noise is shown in Figure 24.
Figure 24 shows the Absolute Maximum Duty Rate of the unbalanced method versus line length and versus the number of line drivers corresponding to the test configuration delineated in Figure 23. In the noise measurement set-up there was a ground return for each signal wire. If there is only one ground return in the cable the performance is worse. The graph shows that the effective line length is
drastically reduced as additional Near End Drivers are added. When this performance is compounded by timing distortion the performance is further reduced.




TL/F/8826-21

FIGURE 23. Signal Cross Talk Experiment Using DM75452, DM7400


TL/F/8826-22
FIGURE 24. Data Rate vs Signal Cross Talk of LM75452, DM7400
Figure 25 shows the test configuration of the balanced circuit used to generate worst case Near End cross talk noise similar to the unbalance performance shown in the previous figure. Unlike the unbalanced case, there was no measurable degradation of the circuits Data Rate or distortion.


FIGURE 25. Signal Cross Talk Experiment Using DS7830, DS7820A

## CONCLUSION

National has a full line of both Balanced and Unbalanced Line Drivers and Receivers. Both circuit types work well
when used within their limitation. This application note shows that the balanced method is preferable for long lines in noisy electrical environments. On the other hand the unbalanced circuit works perfectly well with shorter lines and reduced data rates.

## DEFINITION OF BAUD RATE



TL/F/8826-24
BIT RATE $=\frac{1}{\text { INTERVAL PER BIT }}=\frac{1}{T_{2}}$
BAUD RATE $=\frac{1}{\text { MINIMUM UNIT INTERVAL }}=\frac{1}{T_{1}}$
The data in this note was plotted versus Baud Rate. The minimum unit interval reflected the worse case conditions and also normalized the diagrams so that the diagrams were independent of duty cycle. If the duty cycle is $50 \%$ then the Baud Rate is twice the Bit Rate.

## REFERENCES

IC's for Digital Data Transmission, Widlar and Kubinec, National Semiconductor Application Note AN-22.
RADC TR73-309, Experimental Analysis of the Transmission of Digital Signals over Twisted Pair Cable, Hendrickson and Evanowski, Digital Communication Section Communications and Navigation Division, Rome Air Development Center, Griffis Air Force Base, New York.
Fast Pulse Techniques, Thad Dreher, E-H Research Laboratories, Inc., The Electronic Engineer, Aug. 1969.
Transient Analysis of Coaxial Cables, Considering Skin Effects, Wigingtom and Nahmaj, Proceedings of the IRE, Feb. 1957.

Relection and Crosstalk in Logic, Circuit Interconnection, John De Falco, Honeywell, Inc., IEEE Spectrum, July 1970.

# Transmission Line Drivers and Receivers for EIA Standards RS-422 and RS-423 

With the advent of the microprocessor, logic designs have become both sophisticated and modular in concept. Frequently the modules making up the system are very closely coupled on a single printed circuit board or cardfile. In a majority of these cases a standard bus transceiver will be adequate. However because of the distributed intelligence ability of the microprocessor, it is becoming common practice for the peripheral circuits to be physically separated from the host processor with data communications being handled over cables (e.g. plant environmental control or security system). And often these cables are measured in hundreds or thousands of feet as opposed to inches on a backplane. At this point the component wavelengths of the digital signals may become shorter than the electrical length of the cable and consequently must be treated as transmission lines. Further, these signals are exposed to electrical noise sources which may require greater noise immunity than the single chassis system.
It is the object of this application note to underscore the more important design requirements for balanced and unbalanced transmission lines, and to show that National's DS1691 driver and DS78LS120 receiver meet or exceed all of those requirements.

## THE REQUIREMENTS

The requirements for transmission lines and noise immunity have been adequately recognized by National Semiconduc-

## National Semiconductor Corp. Application Note 214 John Abbott

tor's application note AN-108 and EIA standards RS-422 (balanced) and RS-423 (unbalanced). A summary review of these notes will show that the controlling factors in a voltage digital interface are:

1) The cable length
2) The modulation rate
3) The characteristic of the interconnection cable
4) The rise time of the signal

RS-422 and RS-423 contain several useful guidelines relative to the choice of balanced circuits versus unbalanced circuits. Figures $1 a$ and $1 b$ are the digital interface for balanced (1a) and unbalanced (1b) circuits.
Even though the unbalanced interface circuit is intended for use at lower modulation rates than the balanced circuit, its use is not recommended where the following conditions exist:

1) The interconnecting cable is exposed to noise sources which may cause a voltage sufficient to indicate a change of binary state at the load.
2) It is necessary to minimize interference with other signals, such as data versus clock.
3) The interconnecting cable is too long electrically for unbalanced operation (Figure 2).


Legend:
$\mathrm{R}_{\mathrm{t}}=$ Optional cable termination resistance/receiver input impedance.
$\mathrm{V}_{\mathrm{GROUND}}=$ Ground potential difference
$A, B=$ Driver interface

TL/F/5854-1
$A^{\prime}, B^{\prime}=$ Load interface
C = Driver circuit ground
$\mathrm{C}^{\prime}=$ Load circuit ground

FIGURE 1a. RS-422 Balanced Digital Interface Circuit


Legend:
$\mathrm{R}_{\mathrm{t}}=$ Transmission line termination and/or receiver input impedance
$\mathrm{V}_{\mathrm{GROUND}}=$ Ground potential difference
A, C = Driver interface

TL/F/5854-2
$A^{\prime}, B^{\prime}=$ Load interface
$C=$ Driver circuit ground
$\mathrm{C}^{\prime}=$ Load circuit ground

FIGURE 1b. RS-423 Unbalanced Digital Interface Circuit

## CABLE LENGTH

While there is no maximum cable length specified，guide－ lines are given with respect to conservative operating dis－ tances as a function of modulation rate．Figure 2 is a com－ posite of the guidelines provided by RS－422 and RS－423 for data modulation versus cable length．The data is for 24 AWG twisted pair cable terminated for worst case（due to IR drop）in a $100 \Omega$ load，with rise and fall times equal to or less than one half unit interval at the applied modulation rate．
The maximum cable length between driver and load is a function of the baud rate．But it is influenced by：
1）A maximum common noise range of $\pm 7$ volts
A）The amount of common－mode noise
Difference of driver and receiver ground potential plus driver offset voltage and coupled peak random noise．
B）Ground potential differences between driver and load．
C）Cable balance
Differential noise caused by imbalance between the signal conductor and the common return（ground）
2）Cable termination
At rates above 200 kilobaud or where the rise time is 4 times the one way propagation delay time of the cable （RS－422 Sec 7．1．2）
3）Tolerable signal distortion


TL／F／5854－3
FIGURE 2．Data Modulation Rate vs Cable Length

## MODULATION RATE

Section 3 of RS－422 and RS－423 states that the unbalanced voltage interface will normally be utilized on data，timing or control circuits where the modulation rate on these circuits is below 100 kilobauds，and balanced voltage digital inter－ face on circuits up to 10 megabauds．The voltage digital
interface devices meeting the electrical characteristics of this standard need not meet the entire modulation range specified．They may be designed to operate over narrower ranges to more economically satisfy specific applications， particularly at the lower modulation rates．
As pointed out in AN－108，the duty cycle of the transmitted signal contributes to the distortion．The effect is the result of rise time．Due to delay and attenuation caused by the cable， it is possible due to AC averaging of the signal，to be unable to reach one binary level before it is changed to another．If the duty cycle is $1 / 2(50 \%)$ and the receiver threshold is midway between logic levels，the distortion is small．Howev－ er if the duty cycle were $1 / 8$（ $12.5 \%$ ）the signal would be considerably distorted．

## CHARACTERISTICS

## Driver Unbalanced（RS－423）

The unbalanced driver characteristics as specified by RS－423 Sec 4.1 are as follows：
1）A driver circuit should be a low impedance（ $50 \Omega$ or less） unbalanced voltage source that will produce a voltage applied to the interconnecting cable in the range of 4 V to 6 V ．
2）With a test load of $450 \Omega$ connected between the driver output terminal and the driver circuit ground，the magni－ tude of the voltage（VT）measured between the driver output and the driver circuit ground shall not be less than $90 \%$ of the magnitude for either binary state．
3）During transitions of the driver output between alternating binary states，the signal measured across a $450 \Omega$ test load connected between the driver output and circuit ground should be such that the voltage monotonically changes between 0.1 and 0.9 of $\mathrm{V}_{\mathrm{SS}}$ ．Thereafter，the sig－ nal shall not vary more than $10 \%$ of $\mathrm{V}_{\text {SS }}$ from the steady state value，until the next binary transition occurs，and at no time shall the instantaneous magnitude of VT and VT exceed 6 V ，nor be less than 4 V ． $\mathrm{V}_{\text {SS }}$ is defined as the voltage difference between the 2 steady state values of the driver output．

## Driver Balanced（RS－422）

The balanced driver characteristics as specified by RS－422 Sec 4.1 are as follows：
1）A driver circuit should result in a low impedance（ $100 \Omega$ or less）balanced voltage source that will produce a differ－ ential voltage applied to the interconnecting cable in the range of 2 V to 6 V ．


FIGURE 3a．Definition of Baud Rate

TL/F/5854-5

TL/F/5854-6
FIGURE 3b. Signal Distortion Due to Duty Cycle


$$
V_{S S}=\left|V_{t}-V_{t}\right|
$$

TL/F/5854-7

FIGURE 4. Unbalanced Driver Output Signal Waveform
2) With a test load of 2 resistors, $50 \Omega$ each, connected in series between the driver output terminals, the magnitude of the differential voltage (VT) measured between the 2 output terminals shall not be less than either 2.0 V or $50 \%$ of the magnitude of $V_{O}$, whichever is greater. For the opposite binary state the polarity of VT shall be reversed $(\overline{\mathrm{VT}})$. The magnitude of the difference in the magnitude of VT and $\overline{\mathrm{VT}}$ shall be less than 0.4 V . The magnitude of the driver offset voltage (VOS) measured between the center point of the test load and driver circuit ground shall not be greater than 3.0 V . The magnitude of the difference in the magnitude of $V_{O S}$ for one binary state and $\overline{V_{O S}}$ for the opposing binary state shall be less than 0.4 V .
3) During transitions of the driver output between alternating binary states, the differential signal measured across a $100 \Omega$ test load connected between the driver output terminals shall be such that the voltage monotonically changes between 0.1 and 0.9 of $V_{S S}$ within 0.1 of the unit interval or 20 ns , whichever is greater. Thereafter the signal voltage shall not vary more than $10 \%$ of $V_{S S}$ from the
steady state value, until the next binary transition occurs, and at no time shall the instantaneous magnitude of VT or $\overline{\mathrm{VT}}$ exceed 6 V , nor less than 2 V .

## Interconnecting Cable

The characteristics of the interconnecting cable should result in a transmission line with a characteristic impedance in the general range of $100 \Omega$ to frequencies greater than 100 kHz , and a DC series loop resistance not exceeding $240 \Omega$. The cable may be composed of twisted or untwisted pair (flat cable) possessing the characteristics specified in RS-422 Sec 4.3 as follows:

1) Conductor size of the 2 wires shall be 24 AWG or larger with wire resistance not to exceed $30 \Omega$ per 1000 feet per conductor.
2) Mutual pair capacitance between 1 wire in the pair to the other shall not exceed 20 pF per foot.
3) Stray capacitance between 1 wire in the pair with all other wires connected to ground, shall not exceed 40 pF per foot.


TL／F／5854－9
$t_{b}=$ Time duration of the unit interval at the applicable modulation rate．
$t_{r} \leq 0.1 t_{b}$ when $t_{b} \geq 200 \mathrm{~ns}$
$t_{f} \leq 20 \mathrm{~ns}$ when $\mathrm{t}_{\mathrm{b}}<200 \mathrm{~ns}$
$V_{S S}=$ Difference in steady state voltages
$V_{S S}=\left|V_{t}-V_{t}\right|$

## FIGURE 5．Balanced Driver Output Signal Waveform

## Receiver

The load characteristics are identical for both balanced（RS－ 422）and unbalanced（RS－423）circuits．Each consists of a receiver and optional termination resistance as shown in Figure 1．The electrical characteristics single receiver with－ out termination or optional fail－safe provisions are specified in RS－422／423 Sec 4.2 as follows：
1）Over an entire common－mode voltage range of -7 V to +7 V ，the receiver shall not require a differential input voltage of more than 200 mV to correctly assume the intended binary state．The common－mode voltage（ $\mathrm{V}_{\mathrm{CM}}$ ） is defined as the algebraic mean of the 2 voltages ap－ pearing at the receiver input terminals with respect to the receiver circuit ground．Reversing the polarity of VT shall cause the receiver to assume the opposite binary state． This allows for operations where there are ground differ－ ences caused by IR drop and noise of up to $\pm 7 \mathrm{~V}$ ．
2）To maintain correct operation for differential input signal voltages ranging between 200 mV and 6 V in magnitude．
3）The maximum voltage present between either receiver input terminal and receiver circuit ground shall not ex－ ceed 10 V （ 3 V signal plus 7 V common－mode）in magni－ tude nor cause the receiver to operationally fail．Addition－ ally，the receiver shall tolerate a maximum differential sig－ nal of 12 V applied across its input terminals without being damaged．
4）The total load including up to 10 receivers shall not have a resistance greater than $90 \Omega$ for balanced，and $400 \Omega$ for unbalanced at its input points and shall not require a dif－ ferential input voltage of greater than 200 mV for all re－ ceivers to assume the correct binary state．
5）Fail－safe operation per RS－423 Sec 4．2．5 states that oth－ er standards and specifications using the electrical char－ acteristics of the unbalanced interface circuit may require that specific interchange leads be made fail－safe to cer－ tain fault conditions．Where fail－safe operation is required by such referencing standards and specifications，a provi－


FIGURE 6．Receiver Input Sensitivity Measurement
Note：Designers of terminating hardware should be aware that slow signal transitions with superimposed noise present may give rise to instabili－ ty or oscillations in the receiving device，and therefore appropriate techniques should be implemented to prevent such behavior．For ex－ ample，adequate hysteresis and response control may be incorporat－ ed into the receiver to prevent such conditions．
sions shall be incorporated in the load to provide a steady binary condition（either＂ 1 ＂or＂ 0 ＂）to protect against cer－ tain fault conditions（open or shorted cable）．
The designer should be aware that in circuits employing pull－up resistors，the resistors used become part of the termination．

## SIGNAL RISE TIME

The signal rise time is a high frequency component which causes interference（near end cross－talk）to be coupled to adjacent channels in the interconnecting cable．The near－ end crosstalk is a function of both rise time and cable length，and in considering wave shaping，both should be considered．Since in the balanced voltage digital interface the output is complementary，there is practically no cross－ talk coupled and therefore wave shaping is limited to unbal－ anced circuits．
Per RS－423 Sec 4．1．6，the rise time of the signal should be controlled so that the signal has reached $90 \%$ of $V_{S S}$ be－ tween $10 \%$ and $30 \%$ of the unit interval at the maximum modulation rate．Below 1 kilobaud the time to reach $90 \%$ $V_{S S}$ shall be between $100 \mu \mathrm{~s}$ and $300 \mu \mathrm{~s}$ ．If a driver is to operate over a range of modulation rates and employ a fixed amount of wave shaping which meets the specification for the maximum modulation rate of the operating range，the wave shaping is considered adequate for all lesser modula－ tion rates．
However a major cause of distortion is the effect the trans－ mission line has on the rise time of the transmitted signal． Figure 7 shows the effect of line attenuation and delay to a voltage step as it progresses down the cable．The increase of the rise time with distance will have a considerable effect on the distortion at the receiver．Therefore in fixing the amount of wave shaping employed，caution should be taken not to use more than the minimum required．


FIGURE 7．Signal Rise Time on Transmission Line vs Line Length

## DS1691A，DS78LS120

## The Driver

The DS1691A／DS3691 are low power Schottky TTL line drivers designed to meet the above listed requirements of EIA standard RS－422 and RS－423．They feature 4 buffered outputs with high source and sink current capability with in－ ternal short circuit protection．The DS1691／DS3691 employ a mode selection pin which allows the circuit to become either a pair of balanced drivers（Figure 8）or 4 independent unbalanced drivers（Figure 9）．When configured for unbal－ anced operation（Figure 10）a rise time control pin allows the use of an external capacitor to control rise time for sup－
pression of near end cross－talk to adjacent channels in the interconnect cable．Figure 11 is the typical rise time vs ex－ ternal capacitor used for wave shaping．
The DS3691 configured for RS－422 is connected $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ $V_{E E}=0 \mathrm{~V}$ ，and configured for RS－423 connected $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$ ．For applications outside RS－422 conditions and for greater cable lengths the DS1691／DS3691 may be connected with a $\mathrm{V}_{\mathrm{CC}}$ of 5 volts and $\mathrm{V}_{\mathrm{EE}}$ of -5 volts．This will create an output which is symmetrical about ground， similar to Mil Standard 188－114．
When configured as balanced drivers（Figure 8），each of the drivers is equipped with an independent TRI－STATE ${ }^{\oplus}$ con－ trol pin．By use of this pin it is possible to force the driver into its high impedance mode for applications using party line techniques．
If the common－mode voltage，between driver 1 and all other drivers in the circuit，is small then several line drivers（and receivers）may be incorporated into the system．However，if the common－mode voltage exceeds the TRI－STATE com－ mon－mode range of any driver，then the signal will become attenuated by that driver to the extent the common－mode voltage exceeds its common－mode range（see Figure 12， top waveform）．
It is important then to select a driver with a common－mode range equal to or larger than the common－mode voltage requirement of the system．In the case of RS－422 and RS－ 423 the minimum common－mode range would be $\pm 7 \mathrm{~V}$ ．The DS1692／DS3692 driver is tested to a common－mode range of $\pm 10 \mathrm{~V}$ and will operate within the requirements of such a system（see Figure 12，bottom waveform）．


TL／F／5854－12
FIGURE 8．DS3691 Connected for Balanced Mode Operation


TL/F/5854-13
FIGURE 9. DS3691 Connected for Unbalanced Mode Operation



TL/F/5854-15
FIGURE 11. DS3691 Rise Time vs External Capacitor

TL/F/5854-14
FIGURE 10. Using an External Capacitor to Control Rise Time of DS3691


TL／F／5854－16
FIGURE 12．Comparison of Drivers without TRI－STATE Common－Mode Output Range （top waveforms）to DS3691（bottom waveforms）


FIGURE 13．DS78LS120／DS88LS120 Dual Differential Line Recelver

## DS78LS120/DS88LS120

## The Receiver

The DS78LS120/DS88LS120 are high peformance, dual differential TTL compatible line receivers which meet or exceed the above listed requirements for both balanced and unbalanced voltage digital interface.
The line receiver will discriminate a $\pm 200$ millivolt input signal over a full common-mode range of $\pm 10$ volts and a $\pm 300$ millivolt signal over a full common-mode range of $\pm 15$ volts.
The DS78LS120/DS88LS120 include response control for applications where controlled rise and fall times and/or high
frequency noise rejection are desirable. Switching noise which may occur on the input signal can be eliminated by the 50 mV (referred to input) of hysteresis built into the output gate (Figure 14). The DS78LS120/DS88LS120 makes use of a response control pin for the addition of an external capacitor, which will not affect the line termination impedance of the interconnect cable. Noise pulse width rejection versus the value of the response control capacitor is shown in Figure 15. The combination of the filter followed by hysteresis will optimize performance in a worst case noise environment. The DS78C120/DS88C120 is identical in performance to the DS78LS120/DS88LS120, except it's compatible with CMOS logic gates.


FIGURE 14. Application of DS88LS120 Receiver Response Control and Hysteresis


## FAIL-SAFE OPERATION

Communication systems require elements of a system to detect the loss of signals in the transmission lines. And it is desirable to have the system shut-down in a fail-safe mode if the transmission line is open or short. To facilitate the detection of input opens or shorts, the DS78LS120/ DS88LS120 incorporates an input threshold voltage offset. This feature will force the line receiver to a specific logic state if presence of either fault condition exists.
The receiver input threshold is $\pm 200 \mathrm{mV}$ and an input signal greater than $\pm 200 \mathrm{mV}$ insures the receiver will be in a specific logic state. When the offset control input is connected to a $V_{C C}=5 \mathrm{~V}$, the input thresholds are offset from 200 mV to 700 mV , referred to the non-inverting input, or -200 mV to -700 mV , referred to the inverting input. Therefore, if
the input is open or short, the input will remain in a specific state (see Figure 16).
It is recommended that the receiver be terminated in $500 \Omega$ or less to insure it will detect an open circuit in the presence of noise.
For unbalanced operation, the receiver would be in an indeterminate logic state if the offset control input was open. Connecting the offset to +5 V , offsets the receiver threshold 0.45 V . The output is forced to a logic zero state if the input is open or short.
For balanced operation with inputs short or open, receiver $C$ will be in an indeterminate logic state. Receivers $A$ and $B$ will be in a logic zero state allowing the NOR gate to detect the short or open fault condition. The "strobe" input will disable the $A$ and $B$ receivers and therefore may be used to "sample" the fail-safe detector (see Figure 17).


FIGURE 16. Fail-Safe Using the DS88LS120 Threshold Offset for Unbalanced Lines


## Summary of Electrical Characteristics of Some Well Known Digital Interface Standards

## FOREWORD

Not the least of the problems associated with the design or use of data processing equipment is the problem of providing for or, actually interconnecting the differing types and models of equipment to form specific processing systems.
The magnitude of the problem becomes apparent when one realizes that every aspect of the electrical, mechanical and architectural format must be specified. The most common of the basic decisions confronting the engineer include:

- Type of logic (negative or positive)
- Threshold levels
- Noise immunity
- Form of transmission
- Balanced/unbalanced, terminated/unterminated
- Unidirectional/bidirectional, simplex/multiplexed
- Type of transmission line
- Connector type and pin out

■ Bit or byte oriented

- Baud rate

If each make and/or model of equipment presented a unique interface at its I/O ports, "interface" engineering would become a major expenditure associated with the use of data processing equipment.
Fortunately, this is not the case as various interested or cognizant groups have analyzed specific recurring interface areas and recommended "official" standards around which common I/O ports could be structured. Also, the I/O specifications of some equipment with widespread popularity such as the IBM 360/370 computer and DEC minicomputer

National Semiconductor Corp. Application Note 216
Don Tarver
have become "defacto" standards because of the desire to provide/use equipment which interconnect to them.
Compliance with either the "official" or "defacto" standards on the part of equipment manufacturers is voluntary. However, it is obvious that much can be gained and little lost by providing equipment that offers either the "official" or "defacto" standard I/O ports.
As can be imagined, the entire subject of interface in data processing systems is complicated and confusing, particularly to those not intimately involved in the day-to-day aspects of interface engineering or management. However, at the component level the questions simplify to knowing what standards apply and what circuits or components are available to meet the standards.
This application note summarizes the important electrical characteristics of the most commonly accepted interface standards and offers recommendations on how to use Na tional Semiconductor integrated circuits to meet those standards.

### 1.0 INTRODUCTION

The interface standards covered in this application note are listed in Table I. The body of the text expands upon the scope and application of each listed standard and summarizes important electrical parameters.
Table II summarizes the National Semiconductor IC's applicable to each standard.

TABLE I. Common Line Driver/Receiver Interface Standards Summary

| Interface Area | Application | Standard | Origin | Comments |
| :---: | :---: | :---: | :---: | :---: |
| Data Communications <br> Equipment (DCE*) <br> to Data Terminal <br> Equipment (DTE) | U.S.A. Industrial | RS-232C <br> RS-422 <br> RS-423 <br> RS-449 <br> RS-485 | EIA <br> EIA <br> EIA <br> EIA <br> EIA | Unbalanced, Short Lines Balanced, Long Lines Unbalanced, RS-232 Up-Grade System Standard Covering Use of RS-422, RS-423 Balanced, Long Line Multipoint |
|  | International | CCITT Vol. VIII V. 24 CCITT No. 97 X. 26 CCITT No. 97 X. 27 | International Telephone and Telegraph Consultative Committee | Similar to RS-232 <br> Similar to RS-423 <br> Similar to RS-422 |
|  | U.S.A. Military | MIL-STD-188C <br> MIL-STD-188-114 <br> MIL-STD-1397 <br> (NTDS-Slow) <br> MIL-STD-1397 <br> (NTDS-Fast) | D.O.D. <br> D.O.D. <br> Navy <br> Navy | Unbalanced, Short Lines Similar to RS-422, RS-423 42 k bits/sec. <br> 250k bits/sec |
|  | U.S. Government, Non-Military | $\begin{aligned} & \text { FED-STD-1020 } \\ & \text { FED-STD-1030 } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { GSA } \\ & \text { GSA } \end{aligned}$ | Identical to RS-423 Identical to RS-422 |


| Interface Area | Application | Standard | Origin | Comments |
| :---: | :---: | :---: | :---: | :---: |
| Computer to Peripheral | IBM 360/370 <br> DEC Mini-Computer | System 360/370 Channel I/O DEC Unibus® | IBM <br> DEC | Unbalanced Bus <br> Unbalanced Bus |
| Instrument to Computer | Nuclear Instrumentation <br> Laboratory Instrumentation | CAMAC <br> (IEEE Std. 583-1975) <br> 488 | NIM (AEC) <br> IEEE | DTL/TTL Logic Levels <br> Unbalanced Bus |
| Microprocessor to Interface Devices | Microprocessor Circuits | Microbus ${ }^{\text {TM }}$ | National Semiconductor | Short Line; 8-Bit Parallel, Digital Transmission |
| Facsimile Equipment to DTE | Facsimile Transmission | RS-357 | EIA | Incorporates RS-232 |
| Automatic Calling Equipment to DTE | Impulse Dialing and Multi-Tone Keying | RS-366 | EIA | Incorporates RS-232 |
| Numerically Controlled Equipment to DTE | Numerically Controlled Equipment | RS-408 | EIA | Short Lines (<4 Ft.) |

TABLE II. Line Driver/Receiver Integrated CIrcult Selection Guide for Digital Interface Standards

| Standard Designation | Part Number |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Line Driver |  | Line Receiver |  |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| U.S. INDUSTRIAL STANDARDS |  |  |  |  |
| RS-232C | $\begin{aligned} & \text { DS1488 } \\ & \text { DS75150 } \end{aligned}$ | Not Applicable Not Applicable | $\begin{aligned} & \text { DS1489 (A) } \\ & \text { DS75154 } \end{aligned}$ | Not Applicable Not Applicable |
| RS-357 | See RS-232C |  |  |  |
| RS-366 | See RS-232C |  |  |  |
| RS-408 | $\begin{aligned} & \text { DS75453 } \\ & \text { DS75454 } \end{aligned}$ | $\begin{aligned} & \text { DS55454 } \\ & \text { DS55454 } \end{aligned}$ | $\begin{aligned} & \text { DS7820A } \\ & \text { DS75115 } \end{aligned}$ | $\begin{aligned} & \text { DS7820A } \\ & \text { DS55115 } \end{aligned}$ |
| RS-422 | $\begin{aligned} & \text { DS3691 } \\ & \text { DS26LS31C } \\ & \text { DS3487 } \end{aligned}$ | DS1691A DS26LS31M DS3587 | DS88LS120 DS26LS32C DS3486 DS26LS33C DS88C20 DS88C120 | DS78LS120 DS26LS32M DS26LS33M DS78C20 DS78C120 |
| RS-423 | $\begin{aligned} & \text { DS3691 } \\ & \text { DS3692 } \end{aligned}$ | $\begin{aligned} & \text { DS1691A } \\ & \text { DS1692 } \end{aligned}$ | DS88LS120 DS88C20 DS88C120 | DS78LS120 DS78C20 DS78C120 |
| RS-449 | See RS-422, RS-4 |  |  |  |
| RS-485 <br> Transceivers | DS3695 DS3696 DS3697 DS3698 DS75176A |  | DS3695 DS3696 DS3697 DS3698 DS75176A |  |
| IEEE 488 | $\begin{aligned} & \text { DS3666 } \\ & \text { DS75160A } \\ & \text { DS75161A } \\ & \text { DS75162A } \\ & \hline \end{aligned}$ |  | DS3666 DS75160A DS75161A DS75162A |  |
| CAMAC | See RS-232C, RS-422, RS-423 or IEEE 488 |  |  |  |
| IBM 360/370 I/O Port | DS75123 | Not Applicable | DS75124 | Not Applicable |


| Standard Designation | Part Number |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Line Driver |  | Line Recelver |  |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DEC Unibus ${ }^{\text {® }}$ | DS36147 <br> DS8641 <br> Transceiver | DS16147 <br> DS7641 <br> Transceiver | DS8640 <br> DS8641 <br> Transceiver | $\begin{aligned} & \text { DS7640 } \\ & \text { DS7641 } \\ & \text { Transceiver } \end{aligned}$ |
| Microbus ${ }^{\text {TM }}$ | DS3628 <br> DP8228 <br> DP8216 <br> DP8212 <br> DP8340B <br> Transceiver | $\begin{aligned} & \text { DS1628 } \\ & \text { DP8228M } \\ & \text { DP8216M } \\ & \text { DP8212M } \end{aligned}$ | DP8304B <br> Transceiver |  |
| GOVERNMENT STANDARDS |  |  |  |  |
| MIL-STD-188C | DS3692 | DS1692 | DS88LS120 | DS78LS120 |
| MIL-STD-188-114 | DS3692 | DS1692 | DS88LS120 | DS78LS120 |
| FED-STD-1020 | See RS-423 |  |  |  |
| FED-STD-1030 | See RS-422 |  |  |  |
| $\begin{aligned} & \text { MIL-STD-1397 } \\ & \text { (NTDS-Slow) } \end{aligned}$ | Use Discrete Components and/or Comparators |  |  |  |
| MIL-STD-1397 (NTDS-Fast) | Use Discrete Components and/or Comparators |  |  |  |
| INTERNATIONAL STANDARDS (CCITT) |  |  |  |  |
| 1969 White Book Vol. VIII, V. 24 | See RS-232C |  |  |  |
| Circular No. 97, X. 26 | See RS-422 |  |  |  |
| Circular No. 97, X. 27 | See RS-423 |  |  |  |
| 2.0 (DTE) (DCE) <br> Data terminal equipment (DTE) to data communications equipment (DCE) interface standards <br> 2.1 Application <br> The DTE/DCE standards cover the electrical, mechanical and functional interface between or among terminals (i.e., teletypewriters, CRT's etc.) and communications equipment (i.e., modems, cryptographics sets, etc.). <br> 2.2 U.S. Industrial DTE/DCE Standards <br> 2.2.1 EIA RS-232 |  |  dard, it <br> (unbalan <br> mission. <br>  tion. Se <br>  Importan <br> nical * Positiv <br> (i.e., * Fault <br> ment *Slew-r <br>  $* 50$ fee <br>  $* 20 k$ bit | for one-way <br> n terminated 1 shown below III for Specific es are: $\pm 5 \mathrm{~V}$ min to n rol <br> mended cable cond data rat | versible, single ende rial digital data trans ates a typical applica mmary. <br> ax) |

RS-232C is the oldest and most widely known DTE/DCE interface standard. Viewed by many as a complete stan-
dard, it provides for one-way/non-reversible, single ended (unbalanced) non terminated line, serial digital data transmission. Figure 1 shown below illustrates a typical application. See Table III for Specification Summary.

Important features are:
Positive logic ( $\pm 5 \mathrm{~V}$ min to $\pm 15 \mathrm{~V}$ max)

* Slew rate control
* 50 feet recommended cable length
* 20k bits per second data rate


FIGURE 1. EIA RS-232C Application

### 2.2.2 EIA RS-422, RS-423 and RS-485

In a move to upgrade system capabilities by using state-of-the-art devices and technology the EIA in 1975, introduced two new specifications covering RS-422 balanced and RS-423 unbalanced data transmission. Both of these standards offered major advantages over the popular RS-232C interface. Understanding the advantages of the balanced interface RS-422, the EIA introduced in 1983 the RS-485 Multipoint Systems standard that eliminates several limitations of RS-422.

### 2.2.2.1 RS-423

RS-423 closely resembles RS-232C in that it, too specifies a one-way/non-reversible, data transmission. Several key advantages of the standard include a 100k Baud data rate at 30 feet and a balanced receiver offering an input voltage common mode (VCM) of $\pm 7 \mathrm{~V}$. As shown in Figure 2 the receiver input is referenced to the driver ground permitting ground differences between the driver and receiver. See Table IV for Specification Summary.
Important features are:

* Positive logic ( $\pm 4 \mathrm{~V}$ min to $\pm 6 \mathrm{~V}$ max)
* Fault protected driver outputs
* Controlled Slew-rate reduces crosstalk and reflections
* 30 feet maximum cable length at 100k Baud
* Differential receiver with $\pm 7 \mathrm{~V}$ VCM and $\pm 200 \mathrm{mV}$ sensitivity


### 2.2.2.2 RS-422

RS-422 provides for balanced data tranmission with unidi-rectional/non-reversible, terminated or non-terminated transmission lines. Several key advantages offered by this standard include the differential receiver defined in RS-423, a differential driver and data rates as high as 10M Baud at 40 feet. Figure 3 shows a typical interconnect application. See Table V for Specification Summary.

### 2.2.2.3 RS-485

RS-485 standards accommodates the requirements on a balanced transmission line used in party-line circuit configurations. This standard is similar to RS-422 and is considered to be an extension permitting multipoint applications where multiple drivers and receivers share the same line in data transmission.
Several key characteristics of the standard that differentiate it from RS-422 are; the expanded common mode range of both the driver and receiver, (VCM range +12 to -7 V ), and characteristics that permit 32 drivers and receivers on the line. Figure 4 shows a typical party-line application. Note that the transmission line which is intended to be $120 \Omega$ twisted pair is terminated at both ends. See Table VI for Specifications Summary.


FIGURE 2. EIA RS-423 Application


TL/F/5855-3

FIGURE 3. EIA RS-222 Application
Note: The termination resistor is defined as optional by RS-422. However this termination resistor is highly recommended to reduce the possibility of line reflections caused by mis-matched impedance between the cable and the driver.

D-Driver
R-Receiver
T-Transceiver


TL/F/5855-4
FIGURE 4. A Typical RS-485 Party-Line Configuration

TABLE III. EIA RS-232C Specification Summary

| Symbol | Parameter | Conditions | EIA RS-232C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Driver Output Voltage Open |  |  |  | 25 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Circuit |  | -25 |  |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Driver Output Voltage Loaded | $3 \mathrm{k} \Omega \leq \mathrm{R}_{\mathrm{L}} \leq 7 \mathrm{k} \Omega$ | 5 |  | 15 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output |  | -15 |  | -5 | V |
| $\mathrm{R}_{\mathrm{O}}$ | Driver Output Resistance Power Off | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq 2 \mathrm{~V}$ |  |  | 300 | $\Omega$ |
| los | Driver Output Short-Circuit Current Driver Output Slew Rate All Interchange Circuits Control Circuits Rate and Timing Circuits | \% of Unit Interval | $\begin{gathered} -500 \\ \\ 6 \\ 6 \\ 4 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 500 \\ & 30 \end{aligned}$ | mA <br> $\mathrm{V} / \mu \mathrm{s}$ <br> $\mathrm{V} / \mathrm{ms}$ <br> $\mathrm{V} / \mathrm{ms}$ <br> \% |
| $\mathrm{R}_{\text {IN }}$ | Receiver Input Resistance Receiver Open Circuit Input Bias Voltage <br> Receiver Input Threshold <br> Output $=$ MARK <br> Output $=$ SPACE | $3 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 25 \mathrm{~V}$ | $\begin{gathered} 3000 \\ -2 \\ -3 \end{gathered}$ |  | $\begin{gathered} 7000 \\ 2 \end{gathered}$ $3$ | $\begin{aligned} & \hline \Omega \\ & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |

TABLE IV. EIA RS-423 Specification Summary

| Symbol | Parameter | Conditions | EIA RS-423 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\begin{aligned} & \hline \mathrm{v}_{\mathrm{O}} \\ & \mathrm{~V}_{\mathrm{O}} \end{aligned}$ | Driver Unloaded Output Voltage |  | $\begin{gathered} 4 \\ -4 \end{gathered}$ |  | $\begin{gathered} 6 \\ -6 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\frac{V_{T}}{V_{T}}$ | Driver Loaded Output Voltage | $R_{L}=450 \Omega$ | $\begin{gathered} 3.6 \\ -3.6 \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{R}_{\mathrm{S}}$ | Driver Output Resistance |  |  |  | 50 | $\Omega$ |
| los | Driver Output Short-Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ |  |  | $\pm 150$ | mA |
|  | Driver-Output Rise and Fall Time | $\begin{aligned} & \text { Baud Rate } \leq 1 \mathrm{k} \text { Baud } \\ & \text { Baud Rate } \geq 1 \mathrm{k} \text { Baud } \end{aligned}$ |  |  | $\begin{gathered} 300 \\ 30 \end{gathered}$ |  |
| lox | Driver Power OFF Current | $\mathrm{V}_{\mathrm{O}}= \pm 6 \mathrm{~V}$ |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH }}$ | Receiver Sensitivity | $\mathrm{V}_{\mathrm{CM}} \leq \pm 7 \mathrm{~V}$ |  |  | $\pm 200$ | mV |
| $V_{\text {CM }}$ | Receiver Common-Mode Range |  |  |  | $\pm 10$ | V |
| $\mathrm{R}_{\text {IN }}$ | Receiver Input Resistance Receiver Common-Mode Input Offset |  | 4000 |  | $\pm 3$ | $\begin{aligned} & \Omega \\ & \mathrm{V} \end{aligned}$ |

TABLE V. EIA RS-422 Specification Summary

| Symbol | Parameter | Conditions | EIA RS-422 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\frac{v_{0}}{v_{0}}$ | Driver Unloaded Output Voltage |  |  |  | $\begin{gathered} 6 \\ -6 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & V_{T} \\ & V_{T} \\ & \hline \end{aligned}$ | Driver Loaded Output Voltage | $\mathrm{R}_{\mathrm{T}}=100 \Omega$ | $\begin{gathered} 2 \\ -2 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{R}_{\text {S }}$ | Driver Output Resistance | Per Output |  |  | 50 | $\Omega$ |
| los | Driver Output Short-Circuit Current Driver Output Rise Time | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ |  |  | $\begin{gathered} 150 \\ 10 \end{gathered}$ | mA \% Unit Interval |
| lox | Driver Power OFF Current | $-0.25 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq 6 \mathrm{~V}$ |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $V_{\text {TH }}$ | Receiver Sensitivity | $\mathrm{V}_{C M}= \pm 7 \mathrm{~V}$ |  |  | 200 | mV |
| $\mathrm{V}_{\text {CM }}$ | Receiver Common-Mode Voltage Receiver Input Offset |  | $\begin{gathered} -12 \\ \pm 3 \end{gathered}$ |  | 12 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{R}_{\text {IN }}$ | Receiver Input Resistance |  | 4000 |  |  | $\Omega$ |

TABLE VI. EIA RS-485 Specification Summary

| Symbol | Parameter | Conditions | EIA RS-485 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\frac{\mathrm{v}_{0}}{\mathrm{v}_{\mathrm{O}}}$ | Driver Unloaded Output Voltage |  |  |  |  | V |
| $\frac{V_{T}}{V_{T}}$ | Driver Loaded Output Voltage | $\begin{aligned} & \mathrm{R}_{\mathrm{T}}=100 \Omega \\ & \mathrm{RS}-422 \\ & \hline \end{aligned}$ | $\begin{gathered} 2 \\ -2 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{T}}=54 \Omega, \mathrm{CL}=50 \mathrm{ps} \\ & \mathrm{RS}-485 \end{aligned}$ | $\begin{gathered} 1.5 \\ -1.5 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| los | Driver Output Short-Circuit Current | $\begin{aligned} & V_{O}= \pm 12 \mathrm{~V} \\ & V_{O}=-7 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 250 \\ -250 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\text {OS }}$ | Driver Common Mode Output Voltage |  |  |  | 3 | V |
| $\mathrm{V}_{\text {OS }}-\mathrm{V}_{\text {OS }}$ | Difference in Common Mode Offset |  |  |  | 0.2 | V |
| $\mathrm{V}_{\text {TH }}$ | Receiver Sensitivity | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+12 \mathrm{~V}$ |  |  | 200 | mV |
| $\mathrm{V}_{\mathrm{CM}}$ | Receiver Common Mode Voltage |  | -7 |  | +12 | V |
| $\mathrm{R}_{\text {IN }}$ | Receiver Input Resistance |  | 12k |  |  | $\Omega$ |

### 2.3 International Standards

2.3.1 CCITT 1969 White Book Vol. VIII, V.24. This standard is identical to RS-232C.
2.3.2 CCITT circular No. 97 Com SPA/13, X. 26. This standard is similar to RS-422 with the exception that the receiver sensitivity at the specified maximum common-mode voltage ( $\pm 7 \mathrm{~V}$ ) shall be $\pm 300 \mathrm{mV}$ vs $\pm 200 \mathrm{mV}$ for RS-422.
2.3.3 CCITT circular No. 97 Com SPA/13, X. 27. This standard is similar to RS-423 with 2 exceptions:
a) The receiver sensitivity is as specified in paragraph X.26, and
b) The driver output voltage is specified at a load resistance of $3.9 \mathrm{k} \Omega$.

### 2.4 U.S. Military Standards

### 2.4.1 MIL-STD-188C (Low Level)

The military equivalent to RS-232C is MIL-STD-188C. Devices intended for RS-232C can be applied to MIL-STD-188C by use of external wave shaping components on the driver end and input resistance and threshold tailoring on the receiver end.


TL/F/5855-5
FIGURE 5. MIL-STD-188C Application
TABLE VII. MIL-STD-188C Specification Summary

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { MIL-STD-188C } \\ & \text { Low Level Limits } \end{aligned}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| V OL | Driver Output Voltage Open Circuit | (Note 1) | 5 |  | 7 | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  |  | -7 |  | -5 | V |
| $\mathrm{R}_{0}$ | Driver Output Resistance Power ON | lout $\leq 10 \mathrm{~mA}$ |  |  | 100 | $\Omega$ |
| los | Driver Output Short-Circuit Current Driver Output Slew Rate All Interchange Circuits Control Circuits Rate and Timing Circuits | (Note 2) | $\begin{gathered} -100 \\ 5 \end{gathered}$ |  | 100 15 | $\begin{aligned} & \mathrm{mA} \\ & \% \mathrm{IU} \end{aligned}$ |
| $\mathrm{R}_{\mathrm{I}}$ | ```Receiver Input Resistance Receiver Input Threshold Output = MARK Output = SPACE``` | Mode Rate $\leq 200 \mathrm{k}$ Baud (Note 3) | $\begin{gathered} 6 \\ -100 \\ \hline \end{gathered}$ |  | 100 | $\boldsymbol{\Omega}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |

Note 1: Ripple $<0.5 \%, \mathrm{~V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ matched to within $10 \%$ of each other.
Note 2: Waveshaping required on driver output such that the signal rise or fall time is $5 \%$ to $15 \%$ of the unit interval at the applicable modulation rate.
Note 3: Balance between marking and spacing (threshold) currents actually required shall be within $10 \%$ of each other.


TL/F/5855-6
FIGURE 6. MIL-STD-188-114 (Balanced Applications)

### 2.4.2 MIL-STD-188-114 Balanced

This standard is similar to RS-422 with the exception that the driver offset voltage level is limited to $\pm 0.4 \mathrm{~V}$ vs $\pm 3 \mathrm{~V}$ allowed in RS-422.

### 2.4.3 MIL-STD-188-114 Unbalanced.

This standard is similar to RS-423 with the exception that loaded circuit driver output voltage at $R_{L}=450 \Omega$ must be $90 \%$ of the open circuit output voltage vs $\pm 2 \mathrm{~V}$ at $\mathrm{R}_{\mathrm{S}}=$ $100 \Omega$ for RS-422.

### 2.4.4 MIL-STD-1397 (Slow and Fast)

### 2.5 FED-STD-1020/1030

U.S. Government (non-military) standards FED-STD-1020 and 1030 are identical without exception to EIA RS-423 and RS-422, respectively.

### 3.0 COMPUTER TO PERIPHERAL INTERFACE STANDARDS

To date, the only standards dealing with the interface between processors and other equipment are the "defacto" standards in the form of specifications issued by IBM and DEC covering the models $360 / 370$ I/O ports and the Unibus, respectively.

### 3.1 GA-22-6974-0

IBM specification GA-22-6974-0 covers the electrical characteristics, the format of information and the control sequences of the data transmitted between 360/370's and up to 10 I/O ports.
The interface is an unbalanced bus using $95 \Omega$, terminated, coax cables. Devices connected to the bus should feature short-circuit protection, hysteresis in the receivers, and open-emitter drivers. Careful attention should be paid to line lengths and quality in order to limit cable noise to less than 400 mV .

TABLE VIII. MIL-STD-1397 Specification Summary

| Symbol | Parameter | Conditions | Comparison Limits (MIL-STD) |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} 1397 \\ \text { (Slow) } \\ \hline \end{gathered}$ | $\begin{gathered} 1397 \\ \text { (Fast) } \\ \hline \end{gathered}$ |  |
|  | Data Transmission Rate |  | 42 | 250 | k Bits/Sec |
| V <br> $\mathrm{V}_{\mathrm{OL}}$ | Driver Output Voltage |  | $\begin{gathered} \pm 1.5 \\ -10 \text { to }-15.5 \end{gathered}$ | $\begin{gathered} 0 \\ -3 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \mathrm{IOH} \\ & \mathrm{IOL} \end{aligned}$ | Driver Output Current |  | $\begin{gathered} z-4 \\ 1 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| RS | Driver Power OFF Impedance |  | $\geq 100$ |  | $\mathrm{k} \Omega$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | Receiver Input Voltage | Fail-Safe Open Circuit | $\begin{gathered} \leq 4.5 \\ \geq-7.5 \end{gathered}$ | $\begin{aligned} & \leq-1.1 \\ & z-1.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |



TABLE IX．IBM 360／370 Specification Summary

| Symbol | Parameter | Conditions | IBM 360／370 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ <br> VOH <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OL}}$ | Driver Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=123 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=30 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=59.3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=-240 \mu \mathrm{~A} \end{aligned}$ | 3.11 |  | $\begin{gathered} 7 \\ 5.85 \\ 0.15 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| $\begin{aligned} & V_{\mathrm{IH}} \\ & V_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Receiver Input Threshold Voltage |  | 0.7 |  | 1.7 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}} \\ & \mathrm{I}_{\mathrm{IL}} \end{aligned}$ | Receiver Input Current | $\begin{aligned} & V_{I N}=3.11 V \\ & V_{I N}=0.15 V \end{aligned}$ | 0.24 |  | －0．42 | mA <br> mA |
| $\begin{aligned} & V_{I N} \\ & V_{I N} \end{aligned}$ | Receiver Input Voltage Range Power ON <br> Power OFF |  | $\begin{array}{r} -0.15 \\ -0.15 \\ \hline \end{array}$ |  | $\begin{aligned} & 7 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\begin{aligned} & V_{\mathrm{IN}} \\ & \mathrm{~V}_{\mathrm{IN}} \\ & \hline \end{aligned}$ | Power ON <br> Power OFF |  | $\begin{array}{r} -0.15 \\ -0.15 \\ \hline \end{array}$ |  | $\begin{aligned} & 7 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| RiN | Receiver Input Impedance | $0.15 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq 3.9 \mathrm{~V}$ | 7400 |  |  | $\Omega$ |
| IN | Receiver Input Current | $\mathrm{V}_{\text {IN }}=0.15 \mathrm{~V}$ |  |  | 240 | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{0}$ | CABLE Impedance |  | 83 |  | 101 | $\Omega$ |
| Ro | CABLE Termination Line Length（Specified as Noise on Signal and Ground Lines） | $\mathrm{P}_{\mathrm{D}} \geq 390 \mathrm{~mW}$ | 90 |  | $\begin{aligned} & 100 \\ & 400 \end{aligned}$ | $\begin{gathered} \Omega \\ \mathrm{mV} \end{gathered}$ |



TL／F／5855－8
FIGURE 8．DEC Unibus Application

TABLE X. DEC Unibus Specification Summary

| Symbol | Parameter | Conditions | DEC Unibus |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\begin{aligned} & \mathrm{V}_{\mathrm{OL}} \\ & \mathrm{~V}_{\mathrm{O}} \\ & \hline \end{aligned}$ | Driver Output Voltage | $\mathrm{I}_{\mathrm{OL}}=50 \mathrm{~mA}$ <br> Absolute Maximum |  |  | $\begin{gathered} 0.7 \\ 7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | Receiver Input Voltage |  | 1.7 |  | 1.3 | $\begin{aligned} & \hline v \\ & v \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Receiver Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=4 \mathrm{~V} \text { Power OFF } \end{aligned}$ |  |  | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |

### 3.2 DEC UNIBUS

Another example of an unofficial industry standard is the interface to a number of DEC minicomputers. This interface, configured as a $120 \Omega$ double-terminated data bus is given the name Unibus. Devices connected to the bus should feature hysteresis in the receivers and open-collector driver outputs. Cable noise should be held to less than 600 mV .

### 4.0 INSTRUMENTATION TO COMPUTER INTERFACE STANDARDS

### 4.1 INTRODUCTION

The problem of linking instrumentation to processors to handle real-time test and measurement problems was largely a custom interface problem. Each combination of instruments demanded unique interfaces, thus inhibiting the wide spread usage of small processors to day-to-day test, measurement and control applications.
Two groups addressed the problem for specific environments. The results are:
a) IEEE 488 bus standard based upon proposals made by HP, and
b) The CAMAC system pioneered by the nuclear physics community.

### 4.2 IEEE 488

IEEE 488 covers the functional, mechanical and electrical interface between laboratory instrumentation (i.e., signal generators, DPM's, counters, etc.) and processors such as programmable calculators and minicomputers. Equipment with IEEE 488 I/O ports can be readily daisy chained in any combination of up to 15 equipments (including processor) spanning distances of up to 60 feet. 16 lines ( 3 handshake, 5 control and 8 data lines) are required.

### 4.3 CAMAC

The CAMAC system is the result of efforts by those in the nuclear physics community to standardize the interface between laboratory instruments and computers before the introduction of IEEE 488.
It allows either serial or parallel interconnection of instruments via a "crate" controller.
The electrical requirements of the interfaces are compatible with DTL and TTL logic levels.

### 5.0 MICROPROCESSOR SYSTEMS INTERFACE STANDARDS

### 5.1 Microprocessor Systems

Microprocessor systems are bus organized systems with two types of bus requirements:
a) Minimal system: for data transfer over short distances (usually on 1 PC board), and,
b) Expanded system: for data transfer to extend the memory or computational capabilities of the system.

### 5.2 Minimal Systems and Microbus

Microbus considers the interface between MOS/LSI microprocessors and interfacing devices in close physical proximity which communicate over 8 -bit parallel unified bus systems. It specifies both the functional and electrical characteristics of the interface and is modeled after the 8060, 8080 and 8090 families of microprocessors as shown in Figures 10,11 and 12.
The electrical characteristics of Microbus are shown in Table XII.

TABLE XI. IEEE 488 Specification Summary

| Symbol | Parameter | Conditions | IEEE 488 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ $v_{\mathrm{OL}}$ | Driver Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-5.2 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \end{aligned}$ | 2.4 |  | 0.4 | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\begin{aligned} & \mathrm{loz} \\ & \mathrm{lOH} \\ & \hline \end{aligned}$ | Driver Output Current TRI-STATE® Open Collector | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=5.25 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & \pm 40 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Receiver Input Voltage | 0.4V Hysteresis Recommended | 2.0 |  | 0.8 | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Receiver Input Current | $\begin{aligned} & V_{\mathbb{I N}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 40 \\ -1.6 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> mA |
|  | Receiver Clamp Current | $\mathrm{V}_{\text {IN }}=-1.5 \mathrm{~V}$ |  |  | 12 | mA |
| $\begin{aligned} & R_{L 1} \\ & R_{L 2} \end{aligned}$ | Termination Resistor | $\begin{aligned} & V_{\mathrm{CC}}=5 \mathrm{~V}( \pm 5 \%) \\ & \mathrm{V}=\text { Gnd } \end{aligned}$ | $\begin{aligned} & 2850 \\ & 5890 \end{aligned}$ |  | $\begin{aligned} & 3150 \\ & 6510 \end{aligned}$ |  |



FIGURE 9. IEEE 488 Application


FIGURE 10.8060 SC/MP II System Moldel


FIGURE 11. 8080 System Model for the Basic Microbus Interface

### 5.3 Expanded Microprocessor System Interfaces

Since the outputs of most microprocessor devices are limited to a loading of one relative to a TTL load, expanded system will require buffers on both their address and data lines.

To date, no formal standards exist which govern this interface. However, "defacto" standards are emerging in the form of the specifications for "recommended devices" which are mentioned in the data sheets and application notes for the widely sourced microprocessor devices. Here, the answer to the question of how to provide a "standard" interface is simplified to that of proper usage of recommended devices.
Table XIII summarizes the important electrical characteristics of recommended bus drivers for expanded microprocessor systems.


TL/F/5855-12
FIGURE 12. 8900 System Model

### 6.0 OTHER INTERFACE STANDARDS

Some other commonly occurring interfaces which have become standardized are:
a) Interface between facsimile terminals and voice frequency communication terminals,
b) Interface between terminals and automatic calling equipment used for data communications, and
c) Interface between numerically controlled equipment and data terminals.

TABLE XIII. Recommended Specification of Bus Drivers for Expanded Microprocessor Systems

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ |  |  |  | 0.8 | V |  |
| $\mathrm{~V}_{\mathrm{OH}}$ | Driver Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{~V}_{\mathrm{OL}}$ |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.5 | V |  |
| $\mathrm{I}_{\mathrm{OS}}$ | Short-Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  |  | -150 | mA |
| $\mathrm{C}_{\mathrm{L}}$ | Bus Drive Capability |  | 300 |  | pF |  |

### 6.1 EIA RS-357

RS-357 defines the electrical, functional and mechanical characteristics of the interface between analog facsimile equipment to be used for telephone data transmission and the data sets used for controlling/transmitting the data.
Figure 13 summarizes the functional and electrical characteristics of RS-357.

### 6.2 EIA RS-366

RS-366 defines the electrical, functional and mechanical characteristics of the interface between automatic calling equipment for data communications and data terminal equipment.
The electrical characteristics are encompassed by RS232 C .


FIGURE 13. Functional and Electrical Characteristics RS-357

### 6.3 EIA RS-408

RS-408 recommends the standardization of the 2 interfaces shown in Figure 14.
The electrical characteristics of NCE to DTE interface are, in summary, those of conventional TTL drivers (series 7400) with:
$\mathrm{V}_{\mathrm{OL}} \leq 0.4 \mathrm{~V}$ at $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$
$\mathrm{V}_{\mathrm{OH}} \geq 2.4 \mathrm{~V}$ at $\mathrm{IOH} \leq-1.2 \mathrm{~mA}$, and
$\mathrm{C}_{\mathrm{L}} \leq 2000 \mathrm{pF}$.
Short circuit protection should be provided.


FIGURE 14. EIA RS-408 Interface Applications

## Transceivers and Repeaters Meeting the EIA RS-485 Interface Standard

fies the interface between personal computers, disc drives and printers at data rates up to a maximum of 4 megabaud over 25 meters.
It is not possible to use standard gate structures and meet the requirements of RS-485. The modifications necessary to comply with the DC requirements of the standard, tend to exact a heavy toll on speed and other AC characteristics like skew. However, it is possible to vastly improve the ac performance by employing special design techniques. The DS3695 family of chips made by National Semiconductor meets all the requirements of EIA RS-485, and still provides ac performance comparable with most existing RS-422 devices. The chip set consists of four devices; they are the DS3695/DS3696 transceivers and the DS3697/DS3698 repeaters. National's RS-485 devices incorporate several features in addition to those specified by the RS-485 standard. These features provide greater versatility, easier use and much superior performance. This article discusses the requirements of a multi-point system, and the way in which RS-485 addresses these requirements. It also explains the characteristics necessary and desirable in the multi-point drivers and receivers, so that these may provide high performance and comply with generally accepted precepts of data transmission practice.

## WHY RS-485?

Until the introduction of the RS-485 standard, the RS-422 standard was the most widely accepted interface standard for balanced data transmission. The RS-422 drivers and re-

## INTRODUCTION

The Electronics Industries Association (EIA), in 1983, approved a new balanced transmission standard called RS485. The EIA RS-485 standard addresses the problem of data transmission, where a balanced transmission line is used in a party-line configuration. It is similar in many respects to the popular EIA RS-422 standard; in fact RS-485 may be considered the outcome of expanding the scope of RS-422 to allow multipoint-multiple drivers and receivers sharing the same line-data transmission. The RS-485 standard, like the RS-422 standard, specifies only the electrical characteristics of the driver and the receiver to be used at the line interface; it does not specify or recommend any protocol. The protocol is left to the user.
The EIA RS-485 standard has found widespread acceptance and usage since its ratification. Users are now able to configure inexpensive local area networks and multi-drop communication links using twisted pair wire and the protocol of their choice. They also have the flexibility to match cable quality, signalling rate and distance to the specific application and thus obtain the best tradeoff between cost and performance. The acceptance of the RS-485 standard is also reflected by the fact that other standards refer to it when specifying multipoint data links. The ANSI (American National Standards Institute) standards IPI (Intelligent Peripheral Interface) and SCSI (Small Computer Systems Interface) have used the RS-485 standard as the basis for their voltage mode differential interface class. The IPI standard specifies the interface between disc drive controllers and host adapters and requires a data rate of 2.5 megabaud over a 50 meters NRZ data link. The SCSI standard speci-


TL/F/8579-2
FIGURE 1b. A Typical RS-485 Party-Line Configuration
ceivers were intended for use in the configuration shown in Figure 1a. The driver is at one end of the line; the termination resistor (equal to $100 \Omega$ ) and up to 10 receivers reside at the other end of the line. This approach works well in simplex (unidirectional) data transmission applications, but creates problems when data has to be transmitted back and forth between several pieces of equipment. If several Data Terminal Equipments (DTEs) have to communicate with one another over long distances using RS-422 links, two such balanced lines have to be established between each pair of DTEs. The hardware cost associated with such a solution would normally be unacceptable.
A party line is the most economical solution to the above problem. RS-422 hardware could conceivably be used to implement a party line if the driver is provided with TRI-STATE ${ }^{\circledR}$ capability, but such an implementation would be subjected to severe restrictions because of inadequacies in the electrical characteristics of the driver. The biggest problem is caused by ground voltage differences. The common mode voltage on a balanced line is established by the enabled driver. The common mode voltage at the receiver is the sum of the driver offset voltage and the ground voltage difference between the driver and the receiver. In simplex systems only the receiver need have a wide common mode range. Receiver designs that provide a wide common mode range are fairly straightforward. In a party-line network several hundred feet long, in which each piece of equipment is earthed at a local ac outlet, the ground voltage difference between two DTEs could be as much as a few volts. In such a case both the receiver and the driver must have a wide common mode range. Most RS-422 drivers are not designed to remain in the high impedance state over a wide enough common mode range, to make them immune to even small ground drops.
Classical line drivers are vuinerable to ground drops because of their output stage designs. A typical output stage is shown in Figure 2a. Two such stages driven by complementary input signals, may be used to provide the complementary outputs of a differential line driver. Transistors Q1 and Q4 form a Darlington pull up for the totem pole output stage; Q2 is the pull down transistor. The phase splitter Q3 switches current between the upper and lower transistors to obtain the desired output state. DSUB is the diode formed by the collector of Q2 and the grounded substrate of the integrated circuit. The output in Figure 2a can be put into the high impedance state by pulling down the bases of transistors Q3 and Q4. Unfortunately, the high impedance state cannot be maintained if the output is pulled above the power supply voltage or below ground voltage. In party-line applications, where ground voltage differences of a few volts will be common, it is essential that the drivers be able to hold the high impedance state while their outputs are taken above $\mathrm{V}_{\mathrm{CC}}$ and below ground.

The output in Figure 2a can be taken high until the emitterbase junction of Q1 breaks down. Thereafter, the output will be clamped to a zener voltage plus a base-collector diode voltage above $V_{C C} ; V_{C C}$ could be zero if the device is powered off. If the output is taken below ground, it will cause the substrate diode, DSIJB, associated with Q2 to turn on and clamp the output voltage at a diode drop below ground. If a disabled driver turns on and clamps the line, the signal put out by the active driver will get clipped and distorted. It is also possible for ground drops to cause dangerously large substrate currents to flow and damage the devices as illustrated in Figure $2 b$. Figure $2 b$ depicts two drivers A and B; it shows the pull down transistors (Q2A and Q2B) and their associated substrate diodes (DSUB-A and DSUB-B) for the two drivers $A$ and $B$. Here driver $A$ is $O N$ in the low output state; driver $B$ is disabled, and therefore, should neither source nor sink current. The ground of driver $A$ is 3 volts lower than that of driver B. Consequently, the substrate diode DSUB-B sees a forward bias voltage of about 2.7V (the collector-emitter voltage of Q2A will be about 0.3 V ), which causes hundreds of milliamperes of current to flow out of it.


TL/F/8579-3
FIGURE 2a. Driver Output Stage (not RS-485)


TL/F/8579-4

FIGURE 2b. Two DCEs Separated by a Ground Drop


FIGURE 2c. Bus Contention

Another problem is line contention, i.e. two drivers being 'ON' simultaneously. Even if the protocol does not allow two drivers to be on at the same time, such a contingency could arise as a result of a fault condition. A line contention situation, where two drivers are on at the same time, is illustrated in Figure 2c. Here, drivers A and B are 'ON' simultaneously; driver $A$ is trying to force a high level on the line whereas driver $B$ is trying to force a low level. Transistors Q1A and Q2B are 'ON' while transistors Q2A and Q1B are 'OFF'. As a result, a large current is sourced by Q1A and sunk by Q2B; the magnitude of this current is limited only by the parasitic resistances of the two devices and the line. The problem is compounded by any ground drop that may exist between the two contending drivers. This large contention current can cause damage to one or both of the contending drivers. Most RS-422 drivers are not designed to handle line contention.

A multi-point driver should also be capable of providing more drive than a RS-422 driver. The RS-422 driver is only required to drive one $100 \Omega$ termination resistor, and ten receivers each with an input impedance no smaller than $4 \mathrm{k} \Omega$. A party-line, however, would have to be terminated at both ends; it should also be able to drive more devices to be useful and economical.

Because of the above limitations, it is quite impractical to use RS-22 hardware to interconnect systems on a partyline. Clearly, a new standard had to be generated to meet
the more stringent hardware requirements of muti-point data links.

## THE RS-485 STANDARD

The RS-485 standard specifies the electrical characteristics of drivers and receivers that could be used to implement a balanced milti-point transmission line (party-line). A data exchange network using these devices will operate properly in the presence of reasonable ground drops, withstand line contention situations and carry 32 or more drivers and receivers on the line. The intended transmission medium is a $120 \Omega$ twisted pair line terminated at both ends in its characteristic impedance. The drivers and receivers can be distributed between the termination resistors as shown in Figure $1 b$.
The effects of ground voltage differences are mitigated by expanding the common mode voltage ( $\mathrm{V}_{\mathrm{CM}}$ ) range of the driver and the receiver to $-7 \mathrm{~V}<\mathrm{V}_{\mathrm{CM}}<+12 \mathrm{~V}$. A driver forced into the high impedance state, should be able to have its output taken to any voltage in the common mode range and still remain in the high impedance state, whether powered on or powered off. The receiver should respond properly to a 200 mV differential signal super-imposed on any common mode voltage in this range. With a 5 V power supply, the common mode voltage range specified by RS485 has a 7 V spread from either supply terminal. The system will therefore perform properly in the presence of ground drops and longitudinally coupled extraneous noise, provided that the sum of these is less than 7 volts.

The output drive capability of the driver and the input impedance of the receiver are increased to accommodate two termination resistors and several devices (drivers, receivers and transceivers) on the line. The RS-485 standard defines a 'unit load' so that the load presented to the line by each device can be expressed in terms of unit loads (a $12 \mathrm{k} \Omega$ resistor, with one end tied to any voltage between ground and $\mathrm{V}_{\mathrm{CC}} / 2$, will satisfy the requirements of a unit load). It was anticipated that most manufacturers would design their drivers and receivers such that the combined load of one receiver and one disabled driver would be less than one unit load. This would require the RS-485 receiver to have three times the input resistance of a RS-422 receiver. The required receiver sensitivity is $\pm 200 \mathrm{mV}$-the same as for RS422. The driver is required to provide at least 1.5 V across its outputs when tied to a terminated line populated with 32 transceivers. Although this output voltage is smaller than the 2.0 V specified for RS-422, a careful design of the driver, with special regard to ac performance, can allow the user to operate a multi-point network at data rates and distances comparable to RS-422.
RS-485 has additional specifications to guarantee device safety in the event of line contention or short circuits. An enabled driver whose output is directly shorted to any voltage in the common mode range, is required to limit its current output to $\pm 250 \mathrm{~mA}$. Even with such a current limit, it is possible for a device to dissipate as much as 3 Watts (if the device draws 250 mA while shorted to 12 volts). Power dissipation of such a magnitude will damage most ICs; therefore, the standard requires that manufacturers include some additional safeguard(s) to protect the devices in such situations.
The $\pm 250 \mathrm{~mA}$ current limit also serves another purpose. If a contending driver is abruptly turned off, a voltage transient, of magnitude $\mathrm{I}_{\mathrm{C}} \mathrm{Z} / 2$, is reflected along the line as the line discharges its stored energy ( $l_{c}$ is the contention current and $Z$ is the characteristic impedance of the line). This voltage transient must be small enough to avoid breaking down the output transistors of the drivers on the line. If the contention current is limited to 250 mA , the magnitude of this voltage transient, on a $120 \Omega$ line, is limited to 15 V , a value that is a good compromise between transistor breakdown voltage and speed.

## AC PERFORMANCE

To achieve reliable transmission at high data rates over long distances, the driver should have optimum ac characteristics. The response should be fast and the output transients sharp and symmetrical.
(1) Propagation Delay: The propagation delay through the driver should be small compared to the bit interval so that the data stream does not encounter a bottle-neck at the driver. If the propagation delay is comparable to the bit interval, the driver will not have time to reach the full voltage swing it is capable of. In lines a few hundred feet long, the line delay would impose greater limits on data throughput than the driver propagation delay. However, a fast driver would be desirable for short haul networks such as those in automobile vehicles or disc drives; in the latter case high data throughput would be essential. Driver propagation delays less than 20 ns would be very good for a wide range of applications.
(2) Transition Time: For distortion free data transmission, the signal at the farthest receiver must have rise and fall times much smaller than the bit interval. Signal distortion results from driver imbalance, receiver threshold offset
and skew. RS-485 limits the DC imbalance in the driver output to $\pm 0.2 \mathrm{~V}$ i.e., $13 \%$ of worst-case signal amplitude. Usually, the greatest distortion is caused by offset in the receiver threshold. In a long line in which a 1.5 V driver output signal amplitude is attenuated by the loop resistance to about 0.4 V , a 200 mV offset in the receiver threshold can cause severe pulse width distortion if the rise time is comparable to the bit interval. For lines longer than about five hundred feet, the rise time would be dominated by the line and not the driver. In short-haul networks, the transient response of the driver can significantly affect signal distortion; a faster transient creates less distortion and hence permits a smaller bit interval and a higher baud rate. A rise time less than 20 ns will be a good target spec., for it will permit a baud rate of 10 Meg over 50' of standard twisted pair wire with less than $5 \%$ distortion.

The driver should provide the above risetime and propagation delay numbers while driving a reasonable capacitance, say 100 pF from each output, in addition to the maximum resistive load of $54 \Omega$. A properly terminated transmission line appears purely resistive to the driver. Most manufacturers take this into account and specify their driver delays with 15 pF loads. However, if any disabled transceivers are situated close to the driver (such that the round trip delay is less than the rise time), the input capacitances of these transceivers will appear as lumped circuit loads to the driver. The driver output rise time will then be affected by all other devices in such close proximity. In the case of high speed short-haul networks, where rise time and propagation delay are critical, several devices could be clustered in a short span. In such an instance, specifying propagation delays with 15 pF loads is quite meaningless. A 100 pF capacitive load is more reasonable; even if we allocate a generous 20 pF per transceiver, it allows up to six transceivers to be clustered together in an eight foot span (the eight foot span is the approximate round trip distance travelled by the wavefront in one rise time of 20 ns ).
(3) Skew: The ideal differential driver will have the following waveform characteristics: the propagation delay times from the input to the high and low output states will be equal; the rise and fall times of the complementary outputs will be equal and the output waveforms will be perfectly symmetrical.
If the propagation delay to the low output state is different from the propagation delay to the high output state, there is said to be 'propagation skew' between output states. If a square wave input is fed into a driver with such skew, the output will be distorted in that it will no longer have a $50 \%$ duty cycle.
If the mid-points of the waveforms from the two complementary driver outputs are not identical, there is said to be SKEW between the complementary outputs. This type of skew is undesirable because it impairs the noise immunity of the system and increases the amount of electromagnetic emission.
Figure $3 a$ shows the differential signal from a driver that has no skew. Figure $3 b$ shows the case when there is 80 ns of skew. The first signal makes its transition uniformly and passes rapidly through OV . The second waveform flattens out for tens of nanoseconds near OV. Unfortunately, this flat region occurs near the receiver threshold. A common mode noise spike hitting the inputs of a slightly unbalanced receiver would create a small differential noise pulse at the receiver inputs. If this noise

Individual Output Signals


FIGURE 3a. Transients with no Skew

Individual Output Signals



FIGURE 3b. Skewed Transients
pulse occurs when the driver transition is flat near OV, there will be a glitch at the receiver output. A glitch could also occur if a line reflection reaches the receiver input when the driver transition is temporarily flat. Skew is insidious in that it can cause erroneous outputs to occur at random. It can also increase the amount of electromagnetic interference (EMI) generated by the transmission system. If the complementary outputs are perfectly symmetrical, and the twisted pair medium is perfectly balanced, the radiation from one wire is cancelled exactly by the radiation from the other wire. If there is skew between the outputs, there will be net radiation proportional to the skew.
(4) Balance: The impedance seen looking into each of the complementary inputs of the transceiver should be identical. If there is any imbalance at these nodes, the common mode rejection will be degraded. Any DC imbalance, due to a mismatch in the receiver input resistances, will manifest itself as an offset in the receiver threshold, and can be easily detected during testing. AC imbalance is more difficult to detect, but it can hurt noise immunity at high frequencies. A sharp common mode noise spike striking an unbalanced receiver will cause a spurious differential signal. If the receiver is fast enough (as it is bound to be in most cases), it will respond to this noise signal. It is best to keep the imbalance below 4 pF . This number is reasonable to achieve; in addition, the combined imbalance of 32 transceivers will still provide sufficient immunity from h.f. interference.

## DESIGN CONSIDERATIONS

The driver poses the greatest design challenge. Its speed, drive and common mode voltage requirements are best met using a bipolar process. National Semiconductor uses an established Schottky process with a $5 \mu$ deep epitaxial layer. NPN transistors are fabricated with LVCEO values greater than 15 V to satisfy the breakdown requirements. It will be
seen that lateral PNP transistors are crucial to the driver. The $5 \mu$ EPI process provides adequate lateral PNP transistors, and NPN transistors of sufficient speed.
Figure 4 shows the driver output circuit used by National. It is a standard totem pole output circuit modified to provide a common mode range that exceeds the supply limits. If the driver output is to be taken to -7 V while the driver is in TRISTATE, precautions must be taken to prevent the substrate diodes from turning on. This is achieved in the lower output transistor Q1 by including Schottky diode S1 in series. The only way to isolate the upper half of the totem pole from the substrate is by using a lateral PNP transistor. Lateral PNP transistors are, however, notoriously slow; the trick therefore is not to use the PNP transistor in the switching path. In the circuit shown, the PNP transistor is a current source which feeds NPN transistor Q2 and therefore, does not participate in the switching function. This allows National's driver to have 15 ns propagation delays and 10 ns rise timers. A Darlington stage cannot be used instead of Q2 because it would reduce the voltage swing below the 1.5 V specification. Consequently, the rise time is bound to be significantly larger than the fall time, resulting in a large skew. National's driver uses a patented circuit with a plurality of discharge paths, to slow down the fallime so that it matches the rise time, and to keep the two transition times on track over temperature. This keeps the skew small (2 ns typical at $25^{\circ} \mathrm{C}$ ) over the entire operating temperature range. The symmetry of the complementary outputs of National's DS3695 driver can be seen from the photographs in Figure 5. The lateral PNP transistor which has been kept out of the switching path has nevertheless got to be turned on or off when the driver is respectively enabled or disabled. Another patented circuit is used to hasten turn-on and turn-off of the lateral PNP transistors so that these switch in 25 ns instead of in 100 ns . Consequently, the driver can be enabled or disabled in 35 ns .


FIGURE 4


FIGURE 5

The devices must be protected in fault conditions and contention situations. One way of doing this is by sensing current and voltage to determine power, and then if necessary, turning the device off or limiting its output current to prevent damage. This method has the advantage of fast detection of a fault and rapid recovery from one. However, too many contingencies have to be accounted for; the corresponding circuitry will increase the die size and the cost beyond what would be acceptable in many low cost applications. National preferred the simpler and inherently more reliable thermal shutdown protection scheme. Here, the device is disabled when the die temperature exceeds a certain value. This method is somewhat slower (order of milliseconds), but fast enough to protect the part. A fault would usually result from a breakdown in network protocol or from a hardware failure. In either case it is immaterial how long the device takes to shut down or recover as long as it stays undamaged. It would be useful to be notified of the occurrence of a fault in any particular channel, so that remedial action may be tak-
en. Two of National's devices, the DS3696 receiver and the DS3698 repeater, provide a fault reporting pin which can flag the processor or drive an alarm LED in the event of a fault. National also decided to make its devices as single transceivers housed in 8 pin mini DIP packages. If thermal shutdown protection is employed, it is pointless to have dual or quad versions because a faulty channel will shut down a good one. Since most RS-485 applications will employ single channel serial data, the 8 pin package will give optimum flexibility, size and economy.
The receiver has 70 mV (typical) hysteresis for improved noise immunity. Hysteresis can contribute some distortion, especially in short lines, if the rise and fall times are different. However, this is more than adequately compensted for by the noise immunity it provides with long lines where rise times are slow. The matched rise and fall times with National's drivers assure low pulse width distortion even at short distances and high data rates.

## Low Power RS-232C Driver and Receiver in CMOS

This article sets out to describe the new innovative low power CMOS RS-232C driver and receiver IC's introduced by National Semiconductor with particular reference to the EIA RS-232C standard. Comparison will also be made with existing bipolar driver and receiver circuits.
The DS14C88 and DS14C89A are monolithic MOS circuits utilizing a standard CMOS process. Important features are a wide operating voltage range ( $4.5 \mathrm{~V}-12.6 \mathrm{~V}$ ), together with ESD and latch up protection and proven reliability.
The Electronics Industries Association released Data Terminal Equipment (DTE) to Data Communications Equipment (DCE) interface standards to cover the electrical, mechanical and functional interface between/among terminals (i.e. teletypewriters, CRT's etc.) and communications equipment (i.e. modems, cryptographic sets etc.).

The EIA RS-232C is the oldest and most widely known DTE/DCE standard. Its European version is CCITT V. 24 specification. It provides for one-way/non-reversible, single ended (unbalanced) non-terminated line, serial digital data transmission.
The DS14C88 quad CMOS driver and its companion circuit, the DS14C89A quad CMOS receiver, combine to provide an efficient low power system for RS-232C or CCITT V. 24 applications.


FIGURE 1. EIA RS-232C Application

National Semiconductor Corp.
Application Note 438
Gordon W. Campbell


## THE DRIVER

The DS14C88 quad CMOS line driver is a pin replacement of the existing bipolar circuit DS1488/MC1488.
The DS14C88 is fabricated in CMOS technology and therefore has an inherent advantage over the bipolar DS1488/ MC1488 line driver in terms of current consumption. Under worst case static conditions, the DS14C88 is a miser when it comes to current consumption. In comparison with the DS1488/MC1488 line driver, a current consumption reduction of $425 \mu \mathrm{~A}$ max versus 25 mA can be achieved.
The RS-232C specification states that the required driver output voltage is defined as being between +5 V and +15 V and is positive for a logic " 0 " ( +5 V to +15 V ) and negative for a logic " 1 " ( -5 V to -15 V ). These voltage levels are defined when driver is loaded ( $3000 \Omega<R_{L}<7000 \Omega$ ). The DS14C88 meets this voltage requirement by converting HC or TTL/LSTTL levels into RS-232C levels through one stage of inversion.
In applications where strict compliance to RS-232C voltage levels is not essential, a $\pm 5 \mathrm{~V}$ power supply to the driver may be used. The output voltage of the DS14C88 will be high enough to be recognized by either the 1489 or 14C89A receiver as valid data.
The RS-232C specification further states that, during transitions, the driver output slew rate must not exceed $30 \mathrm{~V} / \mu \mathrm{s}$. The inherent slew rate of the equivalent bipolar circuit DS14C88/MC1488 is much too fast and requires the connection of one external capacitor ( $330-400 \mathrm{pF}$ ) to each driver output in order to limit the slew rate to the specified value. However, the DS14C88 does not require any external components. The DS14C88 has a novel feature in that unique internal slew rate control circuitry has been incorporated which eliminates the need for external capacitors; to be precise, a saving of four capacitors per package. The 14C88 minimizes RFI and transition noise spikes by typically setting the slew rate at $5 \mathrm{~V}-6 \mathrm{~V} / \mu \mathrm{s}$. This will enable optimum noise performance, but will restrict data rates to below 40 k baud.
The DS14C88 can also withstand an accidental short circuit from a conductor in the interconnecting cable to any one of four outputs in a package without sustaining damage to itself or its associated equipment.


FIGURE 2. DS14C88 Line Driver Block Diagram

## THE RECEIVER

The DS14C89A quad CMOS line receiver is a pin replacement of the existing bipolar circuit DS1489/MC1489/ DS1489A/MC1489A.
The DS14C89A is fabricated in CMOS technology giving it an inherent advantage over the bipolar DS1489/MC1489/ DS1489A/MC1489A circuits in terms of power consumption. Under worst case static conditions a power consumption reduction of $97 \%(600 \mu \mathrm{~A}$ against 26 mA$)$ is achieved.
The RS-232C specification states that the required receiver input impedance as being between $3000 \Omega$ and $7000 \Omega$ for input signals between 3.0 V and 25.0 V . Furthermore, the receiver open circuit bias voltage must not be greater than +2 V .
The DS14C89A meets these requirements and is able to level shift voltages in the range of -30 V to +30 V to HC or TTL/LSTTL logic levels through one stage of inversion. A voltage of between -3.0 V and -25.0 V is detected as a logic " 1 " and a voltage of between +3.0 V and +25.0 V is detected as logic " 0 ".
The RS-232C specification states that the receiver should interpret an open circuit or power off condition (source impedance of driver must be $300 \Omega$ or more to ground) as an OFF condition. In order to meet this requirement the input threshold of the DS14C89A is positive with respect to ground resulting in an open circuit or "power off" condition being interpreted as a logic " 1 " at the input.
Although the DS14C89A is pin replacement for the bipolar circuits DS1489/MC1489/DS1489A/MC1489A, its performance characteristics are modeled on the DS1489A/ MC1489A.
The response control input on each of the bipolar circuits facilitates the rejection of noise signals by means of an external capacitor between each response control pin and ground.
When communicating between components of a data processing system in a hostile environment, spurious data such as ground shifts and noise signals may be introduced and it can become difficult to distinguish between a valid data signal and those signals introduced by the environment.
The DS14C89A eliminates the need for external response control capacitors and overcomes the effects of spurious data by means of unique internal noise filtering circuitry. Figure 4 shows typical turn on threshold versus response control capacitance for existing bipolar devices. Note the curve for the DS14C89A CMOS device. The DS14C89A will not recognize any input signal whose pulse width is less than $1 \mu \mathrm{~s}$, regardless of the voltage level of that input signal. Noise rejection in the bipolar parts depends on the voltage level of the noise transients. Therefore, in hostile environments the CMOS parts offer improved noise rejection properties. The DS14C89A has an internal comparator which provides input hysteresis for noise rejection. The

( $1 / 4$ circuit shown)
TL/F/8681-3
FIGURE 3. DS14C89A Line Receiver Block Diagram

DS14C89A has a typical turn-on voltage of 2.0 V and a typical turn-off voltage of 1.0 V resulting in 1.0 V of hysteresis.


TL/F/8681-4
FIGURE 4

## TYPICAL APPLICATIONS

Obviously the major advantage of these CMOS devices is that with the large reduction of operating current, it is now possible to implement the "FULL" RS-232 interface in remote or portable equipment. Imagine that previously a designer, using a CMOS $\mu \mathrm{P}$, RAM, ROM, and peripherals, could implement a complete system that consumes between 200 and 300 mW , but just adding the RS-232 interface (one driver, and one receiver) would add another 450 to 700 mW to the total system power consumption. This would severely shorten the battery life. The CMOS driver and receiver would only add about $40-50 \mathrm{~mW}$.
In addition, the CMOS devices provide better noise rejection in harsh EMI environments, thus better data integrity. At the same time the internal slew rate limiting of the driver reduces the output transition time along the cable interface, hence reducing RFI emission, and easing the ability for portable (or non-portable) systems to meet FCC noise emission regulations. Also, since space is a premium in remote and portable systems, by integrating the function of the external capacitors on-chip (eliminating 8 capacitors), and designing these into S.O. packages, significant reduction in board space can be achieved.
For example, Figure 5 shows a small CMOS system utilizing a CMOS NSC800 microprocessor, NSC858 CMOS UART, CMOS RAM/ROM, and a clock timer. This system runs off a 9 V battery so a $\mathrm{DC}-\mathrm{DC}$ converter is used to generate -9 V for the RS-232 interface. In this design a standard DC-DC convert IC is used to generate a -9 V supply from the single +9 V battery.
As a second example, a "cheater" RS-232 interface is sometimes implemented. This interface is compatible with the current RS-232 driver/receiver products, but rather than using a $\pm(9-15) \mathrm{V}$ supply, a $\pm 5 \mathrm{~V}$ supply is used. The drivers will not meet the RS-232 output voltage level specifications, but will correctly drive either the CMOS or bipolar receivers. The DC-DC converter circuit in Figure 5 may be used to implement this. While for non-portable applications this can be done with the old bipolar 1488/89s, the DC-DC
converter is somewhat simpler with the CMOS parts due to the much reduced current consumption.
The RS-232 driver/receivers are also useful in non-power sensitive multi-user computers. Imagine a 16 terminal cluster controller for a multi-user computer system, Figure 6. This controller would require 16 drivers and 16 receivers
with a total power of 8 watts when using the bipolar devices. The CMOS devices need only 400 mW .
Also proper noise rejection for receivers and slew rate limiting for the driver would require 128 capacitors for the bipolar parts, but they are unnecessary in the CMOS implementation.


TL/F/8681-5
FIGURE 5. Typlcal portable system applicatlon using CMOS $\mu$ P, ROM, RAM, and UART. RS-232 interface is shown using $\mathbf{7 6 6 0}$ supply inverter and CMOS Receiver/Driver.


FIGURE 6. A multi-terminal application showing a comparison of Bipolar vs CMOS solutions.

National Semiconductor Corp. Application Note 457
Toan Tran
Larry Kendall

There are three major controlling factors in balanced voltage digital interface:

1. The cable length
2. The modulation rate
3. The characteristics of the Driver and Receiver

## CABLE LENGTH

There is no maximum cable length specified in the RS-422 standard. Guidelines are given with respect to conservative operating distances as a function of modulation rate. Figure 2 below is the guideline provided by RS-422 for data modulation rate versus cable length.


TL/F/8837-2
FIGURE 2. Data Modulation Rate vs Cable Length
The curve is based on empirical data using a 24 AWG, copper conductor, twisted pair cable terminated for worst case in a $100 \Omega$ load, with rise and fall time, equal or less than one half unit interval at the applied modulation rate.
Even though the maximum cable length between driver and load is a function of data signaling rate, it is also influenced by the tolerable signal distortion the amount of longitudinally coupled noise and ground potential difference introduced between the generator and load circuit grounds.


TL/F/8837-1

## Legend:

$\mathbf{R}_{\mathrm{t}}=$ Optional cable transmission resistance/receiver input impedance.
$\mathrm{V}_{\text {GROUND }}=$ Ground potential difference
$\mathrm{A}, \mathrm{B}=$ Driver interface

FIGURE 1. RS-422 Balanced Digital Interface Circuit

## MODULATION RATE

The balanced (or differential) voltage mode interface will normally be utilized on data, timing or control circuits operating at up to 10 Mbauds. The voltage digital interface devices meeting the electrical characteristics of this standard need not meet the entire modulation range specified. They may be designed to operate over narrower ranges to more economically satisfy specific applications, particularly at the lower modulation rates. The DS8921 family of devices meets or exceeds all of the recommended RS-422 performance specifications.

## RS-422 CHARACTERISTICS

## A. The Driver

The balanced driver characteristics are specified in RS-422 as follows:

1. A driver circuit should result in a low impedance ( $100 \Omega$ or less) balanced voltage source that will produce a differential voltage to the interconnecting cable in the range of 2 V to 6 V .
2. With a test load of 2 resistors, $50 \Omega$ each, connected in series between the driver output terminals, the magnitude of the differential voltage (VT) measured between the two output terminals shall be equal to or greater than 2 V or $50 \%$ of the magnitude of $V_{O}$, whichever is greater. For the opposite binary state the polarity of VT is reversed ( $\overline{\mathrm{VT}}$ ).
3. During transitions of the driver output between alternating binary states the differential voltage measured across $100 \Omega$ load shall monotonically change between 0.1 and 0.9 of $\mathrm{V}_{\mathrm{SS}}$ within 0.1 of the unit interval or 20 ns , whichever is greater. Thereafter, the signal voltage shall not change more than $10 \%$ of $\mathrm{V}_{\text {SS }}$ from the steady state value until the binary state occurs.

## B. The Receiver

The electrical characteristics of the receiver are specified in RS-422 as follows:

1. The receiver shall not require a differential input voltage more than 200 mV to correctly assume the intended bina-
ry state, over an entire common-mode voltage range of -7 to +7 V . The common-mode voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$ is defined as the algebraic mean of the 2 voltages appearing at the receiver input terminals with respect to the receiver circuit ground. This allows for operations where there are ground differences caused by IR drop and noise of up to $\pm 7 \mathrm{~V}$.
2. The receiver shall maintain correct operation for a differential input signal ranging between 200 mV and 6 V in magnitude.
3. The maximum voltage between either receiver input terminal and receiver circuit ground shall not exceed 10 V ( 3 V signal +7 V common-mode) in magnitude. Also, the receiver shall tolerate a maximum differential signal of 12 V applied across its input terminals without being damaged.
4. The total load (up to 10 receivers) shall not have a resistance more than $90 \Omega$ at its input points.

## DS8921, DS8922 AND DS8923

The DS8921 is a single differential line driver and receiver pair. Whereas, the DS8922 and DS8923 are dual differential line driver and receiver pairs. The difference between the DS8922 and DS8923 is in the TRI-STATE ${ }^{\circledR}$ control.
These devices are designed to meet the full specifications of RS-422. The driver features high source and sink current capability (Figure 3).
The receiver will discriminate a $\pm 200 \mathrm{mV}$ input signal over a full common-mode range of $\pm 7 \mathrm{~V}$. Switching noise which may occur on input signal can be eliminated by the built-in hysteresis ( 50 mV typical, and 15 mV min .). An input failsafe circuit is provided so that if the receiver inputs are open, the output will assume the logical one state.
These devices have power up/down circuitry will TRISTATE the outputs and prevents erroneous glitches on the transmission lines during system power up or down operation.
The most attractive feature of these devices is the small skew beween the complementary outputs of the driver, typically about 0.5 ns . This small skew specification is often necessary to meet tight system timing requirements.

DS8921A


DS8922A


DS8923A


FIGURE 3. DS8921A, DS8922A and DS8923A Connection Diagrams


TL/F/8837-6
Note 1. All times in ns measured at I/O connector of the drive. T is the period of the clock signals and is the inverse of the reference or read clock frequency.
Note 2. Similar period symmetry shall be in $\pm 4$ ns between any two adjacent cycles during reading and writing.
Note 3. Except during a head change or PLO synchronization the clock variances for spindle speed and circuit tolerances shall not vary more than $-5.5 \%$ to $+5.0 \%$. Phase relationship between reference clock and NRZ write data or write clock is not defined.
Note 4. The write clock must be the same frequency as the drive supplied reference clock (i.e., the write clock is the controller received and retransmitted drive reference clock).
Note 5. Reference clock is valid when read gate is inactive. Read clock is valid when read gate is active and PLO synchronization has been established.
Note 6. See Figure 3 for definition of 0 and 1 on these differential signal lines.
FIGURE 4. ESDI Timing Dlagrams

## DM74AS74 Switching Characteristics

over recommended operating free air temperature range (Note 1). All typical values are measured at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| Parameter | From | To | Conditions | DM74AS74 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |
| $F_{\text {MAX }}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | 105 |  |  | MHz |
| TPLH | Preset or clear | $\begin{gathered} \text { Q or } \\ \text { Q } \end{gathered}$ | $R_{L}=500 \Omega$ | 3.3 |  | 7.5 | ns |
| $\mathrm{T}_{\text {PHL }}$ |  |  |  | 3.5 |  | 10.5 | ns |
| TPLH | Clock | $\begin{gathered} \text { Q or } \\ \text { Q } \end{gathered}$ |  | 3.5 |  | 8 | ns |
| TPHL |  |  |  | 4.5 |  | 9 | ns |

Note 1: See Section 1 for test waveforms and output load.
FIGURE 5. 1 ns Clock Skew

## ESDI ENHANCED SMALL DEVICE INTERFACE

The ESDI specification necessitates the use of National's DS8921A/22A/23A series of transceivers. A look at the specification Figure 1 will show this. The read and Reference Clock must meet the symmetry specification shown.
All specifications are in \% $T$, where $T=\frac{1}{F}$, the ESDI specification is assumed to be a $10 \mathrm{Mbits} /$ second standard, $\mathrm{T}=$ 100 ns .
Given this, the negative pulse width measured at the drive connector must equal $0.5 \mathrm{~T}(50 \mathrm{~ns}) \pm 0.05 \mathrm{~T}( \pm 5 \mathrm{~ns})$. The best available RS-422 driver, except for the DS8921A Family , is specified at $\pm 4 \mathrm{~ns}$ differential skew. If the clock is from a high speed 74AS74 device, shown in Figure 2, it will have a typical skew of 1 ns .
This combination of $4 \mathrm{~ns}+1 \mathrm{~ns}$ uses all of the ESDI specified 5 ns and leaves no margin for noise. Use of the DS8921A, 22A, or 23A, specified at $\pm 2.75 \mathrm{~ns}$ max. differential skew would allow up to $\pm 2.25$ ns for clock skew and noise. This is as close a guarantee to meeting the $\pm 5 \mathrm{~ns}$ spec. of ESDI, as is possible with todays advanced testing systems.
One other consideration is the relationship between Read Clock and Read Data. Figure 1 shows that the positive edge
of Read Clock must be 0.31T ( 31 ns ) after the leading edge of Read Data, and 0.31T ( 31 ns ) before the trailing edge of Read Data.
The Read Clock positive edges will be used to strobe Read Data into the controller after both signals go through their respective cable lines and receivers. Use of the DS8922A/ 23A assures minimum skew between these two signals. Because both drivers, or both receivers, are on the same piece of silicon an optimum match is achieved.
The above is applicable to an ESDI controller as well as the Drive itself. The controller receives the Reference Clock and uses both positive and negative edges to generate WRITE CLOCK. The negative edge of WRITE CLOCK is used to strobe out WRITE DATA and the positive edge will strobe WRITE DATA into the Drive.
The WRITE CLOCK positive edge has to be centered within WRITE DATA after it is received by the drive. The transmitted WRITE CLOCK and WRITE DATA must be as closely matched as possible.
National's DS8921A, 22A, and DS8923A devices offer the combination of tightly spec'd parameters and drivers and receivers on one chip to meet various system timing constraints.


Section 2

## Bus Transceivers

Section Contents

| TEMPERATURE $-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | RANGE $0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| *DP7304B | DP8303A | 8-Bit TRI-STATE Bidirectional Transceiver | 2-6 |
|  | DP8304B | 8-Bit TRI-STATE Bidirectional Transceiver | 2-11 |
|  | DP83BC04 | 8-Bit CMOS TRI-STATE Bidirectional |  |
|  |  | Transceiver | 2-16 |
|  | DP8307A | 8-Bit TRI-STATE Bidirectional Transceiver | 2-21 |
| DP7308 | DP8308 | 8-Bit TRI-STATE Bidirectional Transceiver | 2-25 |
|  | DP83BC08 | 8 -Bit CMOS TRI-STATE Bidirectional |  |
|  |  | Transceiver | 2-29 |
| DS26S10M | DS26S10C | Quad Bus Transceiver | 2-34 |
| DS26S11M | DS26S11C | Quad Bus Transceiver | 2-34 |
|  | DS3662 | Quad High Speed Trapezoidal Bus |  |
|  |  | Transceiver | 2-39 |
|  | AN-259 | DS3662-The Bus Optimizer | 2-43 |
|  | AN-337 | Reducing Noise on Microcomputer Buses | 2-50 |
|  | DS3666 | IEEE-488 GPIB Transceiver | 2-57 |
|  | DS3667 | TRI-STATE Bidirectional Transceiver | 2-65 |
|  | DS3862 | Octal High Speed Trapezoidal Bus |  |
|  |  | Transceiver | 2-70 |
|  | DS3890 | BTL Octal Trapezoidal Driver | 2-76 |
|  | DS3892 | BTL Octal TRI-STATE Receiver | 2.76 |
|  | DS3893 | BTL High Speed Quad Transceiver | 2-82 |
|  | DS3896 | BTL Octal Trapezoidal Transceiver | 2-87 |
|  | DS3897 | BTL Quad Trapezoidal Transceiver | 2-87 |
|  | DS3898 | BTL Octal Trapezoidal Repeater | 2-76 |
|  | AN-458 | The Proposed IEEE 896 Futurebus A Solution to the Bus Driving Problem | 2-94 |
|  | DS75160A | IEEE-488 GPIB Transceiver | 2-99 |
|  | DS75161A | IEEE-488 GPIB Transceiver | 2-99 |
|  | DS75162A | IEEE-488 GPIB Transceiver | 2-99 |
| *DS7640 | DS8640 | Quad NOR Unified Bus Receiver | 2-107 |
| DS7641 | DS8641 | Quad Unified Bus Transceiver | 2-109 |
| *DS7833 | DS8833 | Quad TRI-STATE Bus Transceiver | 2-112 |
| *DS7834 | DS8834 | Quad TRI-STATE Bus Transceiver | 2-116 |
| *DS7835 | DS8835 | Quad TRI-STATE Bus Transceiver | 2-112 |
| *DS7836 | DS8836 | Quad NOR Unified Bus Transceiver | 2-120 |
| *DS7837 | DS8837 | Hex Unified Bus Receiver | 2-122 |
| *DS7838 | DS8838 | Quad Unified Bus Transceiver | 2-125 |
| DS7839 | DS8839 | Quad TRI-STATE Bus Transceiver | 2-116 |
| DS8T26AM | DS8T26A | Quad Bidirectional Bus Transceiver | 2-128 |
| DS8T28M | DS8T28 | Quad Bidirectional Bus Transceiver | 2-128 |
|  | DS8940 | 9-Bit TRI-STATE Bidirectional Register | 2-132 |
|  | DS8941 | 9-Bit TRI-STATE Bidirectional Register | 2-132 |
| *DM54S240 | DM74S240 | Octal TRI-STATE Line Driver/Receiver | LOGIC |
| *DM54S241 | DM74S241 | Octal TRI-STATE Line Driver/Receiver | LOGIC |

[^10]
## Bus Transceivers

A bus is a common communication medium, such as a cable or a printed circuit trace, that is time shared by several elements of a system. Single-ended bus circuits are listed in this section and these may be further categorized into opencollector circuits and TRI-STATE circuits.
When not transmitting, a bus driver should be capable of presenting a high impedance output in order to allow other drivers to freely use the bus. This is achieved by using either an open-collector or TRI-STATE output.
Open-collector drivers may be connected in a wired-or configuration which is very useful for polling and bus arbitration. These devices require pull-up resistors, which can also serve as bus terminators.

TRI-STATE drivers, on the other hand, do not require bus termination for short bus runs on PC boards. In addition, TRI-STATE devices provide improved rise time characteristics with low power dissipation. Hence, they are popular in high-speed microcomputer systems.
A single-ended bus is highly susceptible to noise, including ground noise and crosstalk. For this reason the bus should not be extended beyond the subsystem's enclosure without special care. Line lengths in excess of 10 feet are not recommended without the use of noise reduction techniques, such as slew rate control, high receiver thresholds and noise filtering. Devices such as National Semiconductor's DS3662 and DS3862 Trapezoidal bus transceivers and DS3896 and DS3897 Future Bus transceivers are specifically designed for reducing crosstalk and noise susceptibility on high-speed buses.

## FUTUREBUS TRANSCEIVERS

The DS3896 and DS3897 are the first two devices designed for driving high-speed microcomputer backplane buses. Both devices meet the proposed IEEE-P896 Future Bus standard and incorporate low output capacitance ( $<5 \mathrm{pF}$ ) with the ability to drive a bus with a loaded impedance of less than $18 \Omega$. This excellent drive capability is achieved while still maintaining high levels of noise immunity.

## POWER UP/DOWN GLITCH FREE PROTECTION

Powering a device up or down, or simply connecting or disconnecting a device from an active bus, has frequently presented the design engineer with the problem of invalid data glitches being transmitted onto the bus. National Semiconductor is the industry leader in offering bus transceivers incorporating glitch-free power up/down protection. For more detailed information on National Semiconductor's line of bus transceivers, refer to the following Selection Guide and application notes within this section.

## BUS CIRCUITS

Data bus circuits are not transmission line circuits in the normal interpretation where the transmission line is electrically long ( $1 / 4$ wavelength) with respect to the baud rate. Like unbalanced transmission lines, the data transmission is susceptible to common-mode noise, such as ground $\mathbb{R}$ noise and induced reactive noise from crosstalk. A bus is a communications method where many elements of a system time share the same signal (address or data) bus. A bus shouldn't extend out of its subsystem's electronic enclosure without special care. Line length in excess of 10 feet is not recommended without slew rate control. Cables should be in the form of twisted pair or flat cable where a signal wire is alternated with a ground wire.

OPEN-COLLECTOR BUS CIRCUITS

| Device Number |  | Circuits/ <br> Package | Driver/ <br> Receiver/ <br> Transceiver | Bus Driver |  | Bus Receiver |  |  |  | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | Propagation Delay (ns) | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}(\mathrm{~V}) / \\ & \mathrm{l}_{\mathrm{OL}}(\mathrm{~mA}) \\ & \hline \end{aligned}$ | Propagation Delay (ns) | $\begin{aligned} & V_{\text {IL }}(V) / \\ & I_{I L}(\mu A) \end{aligned}$ | $\begin{aligned} & V_{\mathrm{IH}}(V) / \\ & I_{\mathrm{IH}}(\mu \mathrm{~A}) \end{aligned}$ | Hysteresis (V) |  |  |
| DM8131 | DM7131 | 1 | Receiver |  |  | 30 | 0.95/50 | $2 / 50$ | 0.65 | 6-Bit Bus Comparator | LOGIC |
| DM8136 | DM7136 | 1 | Receiver |  |  | 30 | 0.95/50 | $2 / 50$ | 0.65 | 6-Bit Bus Comparator | LOGIC |
| DS26S10 | DS26S10M | 4 | Transceiver | 10 | 0.8/100 | 10 | 1.75/-100 | 2.25/100 |  |  | 2-34 |
| DS26S11 | DS26S11M | 4 | Transceiver | 10 | 0.8/100 | 10 | 1.75/-100 | 2.25/100 |  | Input to Bus is Non-Inverting | 2-34 |
| DS3662 |  | 4 | Transceiver | 30 | 0.9/100 | 40 | 1.50/400 | 1.9/100 |  | Trapezoidal Transceiver | 2-39 |
| DS3862 |  | 8 | Transceiver |  |  |  |  |  |  | Trapezoidal Transceiver | 2-70 |
| DS3890 |  | 8 | Driver | 15 |  |  |  |  |  | Futurebus Driver | 2-76 |
| DS3892 |  | 8 | Receiver |  |  | 18 |  |  |  | Futurebus Receiver | 2.76 |
| DS3893 |  | 4 | Transceiver | 7 |  | 8 |  |  |  | TURBOTRANSCEIVER | 2-82 |
| DS3896 |  | 8 | Transceiver |  |  |  |  |  |  | Futurebus Transceiver | 2-87 |
| DS3897 |  | 4 | Transceiver |  |  |  |  |  |  | Futurebus Transceiver | 2-87 |
| DS3898 |  | 8 | Repeator | 30 |  |  |  |  |  | Futurebus Repeator | 2-76 |
| DS75450 | DS55450 | 2 | Driver | 20 | 0.7/300 |  |  |  |  | AND Separate Output Transistors | 3-41 |
| DS75451 | DS55451 | 2 | Driver | 18 | 0.7/300 |  |  |  |  | AND | 3-41 |
| DS75452 | DS55452 | 2 | Driver | 26 | 0.7/300 |  |  |  |  | NAND | 3-41 |
| DS75453 | DS55453 | 2 | Driver | 18 | 0.7/300 |  |  |  |  | OR | 3-41 |
| DS75454 | DS55454 | 2 | Driver | 27 | 0.7/300 |  |  |  |  | NOR | 3-41 |
| DS8640 | DS7640 | 4 | Receiver |  |  | 23 | 1.2/-50 | 1.8/50 |  | Quad NOR Receiver | 2-107 |
| DS8641 | DS7641 | 4 | Transceiver | 30 | 0.7/50 | 30 | 1.2/-100 | 1.8/100 |  |  | 2-109 |
| DS8836 | DS7836 | 4 | Receiver |  |  | 20 | 1.05/-50 | 2.65/50 | 1 | Quad NOR Receiver | 2-120 |
| DS8837 | DS7837 | 6 | Receiver |  |  | 20 | 1.05/-50 | 2.65/50 | 1 |  | 2-122 |
| DS8838 | DS7838 | 4 | Transceiver | 25 | 0.8/50 | 30 | 1.05/-100 | 2.65/100 | 1 |  | $2 \cdot 125$ |

TRI-STATE® BUS CIRCUITS

| Device Number |  | Circuits/ Package | Driver/Receiver/Transceiver | Bus Driver |  |  | Bus Receiver |  |  |  | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Propagation Delay Typ (ns) |  | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}(\mathrm{~V}) / \\ & \operatorname{loL}(\mathrm{mA}) \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}(\mathrm{V}) /$ <br> $\mathrm{IOH}_{\mathrm{OH}}(\mathrm{mA})$ | Propagation <br> Delay <br> Typ (ns) | $\begin{aligned} & V_{\mathrm{IL}}(\mathrm{~V}) / \\ & \mathrm{I}_{\mathrm{IL}}(\mu A) \end{aligned}$ | $\begin{aligned} & V_{I H}(V) I \\ & I_{I H}(\mu A) \end{aligned}$ | Hysteresis (mV) |  |  |
| Commercial $0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Military } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  |  |  |  |  |  |
| DM74S240 | DM54S240 | 4 or 8 | Transceiver | 4.5 | 0.55/64 | 2.4/-3 | 4.5 | 0.8/-400 | $2 / 50$ | 400 | Non-Inverting | LOGIC |
| DM74S241 | DM54S241 | 4 or 8 | Transceiver | 6 | 0.55/64 | 2.4/-3 | 6 | 0.8/-400 | 2/50 | 400 | Inverting | LOGIC |
| DM74S940 | DM54S940 | 8 | Transceiver | 4.5 | 0.55/64 | 2.4/-3 | 4.5 | 0.8/-400 | $2 / 50$ | 400 | Non-Inverting | LOGIC |
| DM74S941 | DM54S941 | 8 | Transceiver | 6 | 0.55/64 | 2.4/-3 | 6 | 0.8/-400 | 2/50 | 400 | Inverting | LOGIC |
| DP8212 | DP8212M | 8 | Driver | 20 | 0.45/15 | 3.6/-1 |  |  |  |  | 8080 MPU Data Latch and Service Request $\mathrm{f} / \mathrm{f}$ | 6-5 |
| DP8216 | DP8216M | 4 | Transceiver | 20 | 0.6/55 | 3.6/-1 | 15 | 0.95/-250 | 2/10 |  | 8080 MPU Non-Inverting | 6-13 |
| DP8226 | DP8226M | 4 | Transceiver | 16 | 0.6/50 | 3.6/-1 | 15 | 0.95/-250 | 2/10 |  | 8080 MPU Inverting | 6-13 |
| DP8228 | DP8228M | 8 | Transceiver | 30 | 0.45/10 | 2.4/-1 | 20 | 0.8/-250 | 2/20 |  | 8080 MPU System Bus Controller and Bus Driver | 6-24 |
| DP8238 | DP8238M | 8 | Transceiver | 30 | 0.45/10 | 2.4/-1 | 20 | 0.8/-250 | 2/20 |  | 8080 MPU System Bus Controller and Bus Driver | 6-24 |
| DP8303A |  | 8 | Transceiver | 10 | 0.5/50 | 3.6/-5 | 10 | 0.8/-250 | 2/80 |  | Bidirectional Inverting | 2-6 |
| DP8304B | DP7304B | 8 | Transceiver | 10 | 0.5/50 | 3.6/-5 | 15 | 0.8/-250 | 2/80 |  | Bidirectional Non-Inverting IEEE 488 | 2-11 |
| DP83BC04 |  | 8 | Transceiver |  |  |  |  |  |  |  |  | 2-16 |
| DP8307A |  | 8 | Transceiver | 10 | 0.5/50 | 3.6/-5 | 10 | 0.8/-250 | 2/80 |  | Bidirectional Inverting | 2.21 |
| DP8308 | DP7308 | 8 | Transceiver | 11 | 0.5/50 | 3.6/-5 | 15 | 0.8/-250 | 2/80 |  | Bidirectional Non-Inverting | 2-25 |
| DP83BC08 |  | 8 | Transceiver |  |  |  |  |  |  |  |  | 2-29 |
| DS3647 |  | 4 | Transceiver | 8 | 0.5/50 | 2.4/-5 | 7 | 0.8/-500 | 2/100 |  | Quad Bidirectional I/O Register | 5-32 |
| DS3666 |  | 8 | Transceiver | 20 | 0.5/48 | 2.5/-5.2 | 20 | 0.8/-100 | $2 / 20$ | 400 | IEEE 488 GPIB | $2 \cdot 57$ |
| DS3667 |  | 8 | Transceiver | 20 | 0.5/48 | 2.5/-5.2 | 20 | 0.8/-100 | 2/20 | 400 |  | 2-65 |
| DS75160A |  | 8 | Transceiver | 20 | 0.5/48 | 2.5/-5.2 | 20 | 0.8/-100 | 2/20 | 400 | IEEE 488 GPIB | 2-99 |
| DS75161A |  | 8 | Transceiver | 20 | 0.5/48 | 2.5/-5.2 | 20 | 0.8/-100 | 2/20 | 400 | IEEE 488 GPIB | 2-99 |
| DS75162A |  | 8 | Transceiver | 20 | 0.5/48 | 2.5/-5.2 | 20 | 0.8/-100 | $2 / 20$ | 400 | IEEE 488 GPIB | 2-99 |
| DS8T26A | DS8T26AM | 4 | Transceiver | 14 | 0.5/48 | 2.4/-10 | 14 | 0.85/-200 | 2/20 |  | Inverting | 2-128 |
| DS8T28 | DS8T28M | 4 | Transceiver | 17 | 0.5/48 | 2.4/-10 | 17 | 0.85/-200 | 2/20 |  | Non-Inverting | 2-128 |
| DS8833 | DS7833 | 4 | Transceiver | 14 | 0.5/50 | 2.4/-10 | 20 | 0.8/-40 | 2/80 | 400 | Non-Inverting TRI-STATE Receiver | 2-112 |
| DS8834 | DS7834 | 4 | Transceiver | 14 | 0.5/50 | 2.4/-10 | 20 | 0.8/-40 | 2/80 | 400 | Inverting | 2-116 |
| DS8835 | DS7835 | 4 | Transceiver | 14 | 0.5/50 | 2.4/-10 | 20 | 0.8/-40 | 2/80 | 400 | Inverting TRI-STATE Receiver | 2-112 |
| DS8839 | DS7839 | 4 | Transceiver | 14 | 0.5/50 | 2.4/-10 | 20 | 0.8/-40 | 2/80 | 400 | Non-Inverting | 2-116 |
| DS8940 |  | 9 | Transceiver |  | 0.5/48 | 2.5/-15 |  | 0.8/-500 | 2/50 |  | 9-Bit Latchable | 2-132 |
| DS8941 |  | 9 | Transceiver |  | 0.5/48 | 2.5/-15 |  | 0.8/-500 | 2/50 |  | 9-Bit Latchable | 2-132 |

[^11]National Semiconductor Corporation

## DP8303A 8-Bit TRI-STATE ${ }^{\circledR}$

## Bidirectional Transceiver (Inverting)

## General Description

This family of high speed Schottky 8-bit TRI-STATE bidirectional transceivers are designed to provide bidirectional drive for bus oriented microprocessor and digital communications systems. They are all capable of sinking 16 mA on the A ports and 48 mA on the B ports (bus ports). PNP inputs for low input current and an increased output high $\left(\mathrm{V}_{\mathrm{OH}}\right)$ level allow compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capabilities. In addition, they all feature glitch-free power up/down on the B port preventing erroneous glitches on the system bus in power up or down.
DP8303A and DP7304B/DP8304B are featured with Transmit/Receive (T/有) and Chip Disable (CD) inputs to simplify control logic. For greater design flexibility, DP8307A and DP7308/DP8308 are featured with Transmit ( $\overline{\mathrm{T}}$ ) and Receive ( $\overline{\mathrm{R}}$ ) control inputs.

## Features

- 8-bit directional data flow reduces system package count
■ Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
- PNP inputs reduce input loading
- Output high voltage interfaces with TTL, MOS, and CMOS
■ $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability
- Pinouts simplify system interconnections
- Transmit/Receive and chip disable simplify control logic
- Compact 20 -pin dual-in-line package
- Bus port glitch free power up/down

Logic and Connection Diagrams


TL/F/5856-1


Logic Table

| Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| Chip Disable | Transmit/Receive | A Port | B Port |
| 0 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | $X$ | TRI-STATE | TRI-STATE |
| $\mathrm{x}=$ Don't care |  |  |  |

[^12]
## DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $C D=V_{\text {IL }}, T / \bar{R}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}$ |  |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\begin{aligned} & \mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{C C}-0.7$ |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| VOL | Logical "0" Output Voltage | $\begin{aligned} & C D=T / \bar{R}=V_{I L} \\ & V_{I L}=0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
| Ios | Output Short Circuit Current | $\begin{aligned} & C D=V_{\mathrm{IL}}, T / \bar{R}=V_{\mathrm{IL}}, V_{\mathrm{O}}=0 \mathrm{~V}, \\ & V_{\mathrm{CC}}=\operatorname{Max},(\text { Note 4) } \end{aligned}$ |  | -10 | -38 | -75 | mA |
| 1 IH | Logical "1" Input Current | $C D=\mathrm{V}_{\mathrm{IL}}, \mathrm{T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{CD}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $\mathrm{CD}=\mathrm{V}_{\mathrm{IL}}, \mathrm{T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input TRI-STATE Current | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |

## B PORT (B0-B7)

| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}$ |  | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}$ |  |  |  | 0.7 | V |
| $\mathrm{VOH}^{\text {O }}$ | Logical "1" Output Voltage | $\begin{aligned} & C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V} \\ & V_{I L}=0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $V_{C C}-0.8$ |  | V |
|  |  |  | $\mathrm{IOH}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{IOH}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $C D=V_{\text {IL }}, T / \bar{R}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}, V_{O}=0 \mathrm{~V}, \\ & V_{C C}=\text { Max, }(\text { Note } 4) \end{aligned}$ |  | -25 | -50 | -150 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $C D=V_{\mathrm{IL}}, \mathrm{T} / \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 11 | Input Current at Maximum Input Voltage | $\mathrm{CD}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{1 \mathrm{H}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}, V_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input TRI-STATE Current | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{iN}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | +200 | $\mu \mathrm{A}$ |

DC Electrical Charcateristics (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS CD, T/缞 |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  |  |  | 0.7 | V |
| $\mathrm{liH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  | 0.5 | 20 | $\mu \mathrm{A}$ |
| 1 | Maximum Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  | 1.0 | mA |
| IIL | Logical '0' Input Current | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ |  | -0.1 | -0.25 | mA |
|  |  |  |  | -0.25 | -0.5 | mA |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| POWER SUPPLY CURRENT |  |  |  |  |  |  |
| Icc | Power Supply Current | $C D=2.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}, \mathrm{V}_{C C}=\mathrm{Max}$ |  | 70 | 100 | mA |
|  |  | $C D=0.4 V, V_{\text {INA }}=T / \bar{R}=2 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{Max}$ |  | 100 | 150 | mA |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $t_{\text {PDHLA }}$ | Propagation Delay to a Logical "0" from B Port to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure A) } \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 8 | 12 | ns |
| tpdLHA | Propagation Delay to a Logical "1" from B Port to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure } A \text { ) } \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 11 | 16 | ns |
| $t_{\text {PLZA }}$ | Propagation Delay from a Logical " 0 " to TRI-STATE from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure } \mathrm{C}) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 10 | 15 | ns |
| $t_{\text {PHZA }}$ | Propagation Delay from a Logical "1" to TRI-STATE from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| tpZLA | Propagation Delay from TRI-STATE to a Logical "0" from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure C) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 20 | 30 | ns |
| $t_{\text {PZHA }}$ | Propagation Delay from TRI-STATE to a Logical "1" from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 19 | 30 | ns |
| B PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $t_{\text {PDHLB }}$ | Propagation Delay to a Logical " 0 " from A Port to B Port | $\begin{aligned} & C D=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} 12 \\ 7 \end{gathered}$ | $\begin{aligned} & 18 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PDLLHB }}$ | Propagation Delay to a Logical " 1 " from A Port to B Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } A \text { ) } \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} 15 \\ 9 \end{gathered}$ | $\begin{aligned} & 20 \\ & 14 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLZB }}$ | Propagation Delay from a Logical " 0 " to TRI-STATE from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } C \text { ) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| $t_{\text {PHZB }}$ | Propagation Delay from a Logical "1" to TRI-STATE from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| ${ }^{\text {tPLZB }}$ | Propagation Delay from TRI-STATE to a Logical " 0 " from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=1, \mathrm{R} 5=100 \Omega, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=1, \mathrm{R} 5=667 \Omega, \mathrm{C} 4=45 \mathrm{pF} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 16 \end{aligned}$ | $\begin{aligned} & 35 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZHB }}$ | Propagation Delay from TRI-STATE to a Logical "1" from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } C \text { ) } \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=0, \mathrm{R} 5=5 \mathrm{k} \Omega, \mathrm{C} 4=45 \mathrm{pF} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 22 \\ & 14 \end{aligned}$ | $\begin{aligned} & 35 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMIT/RECEIVE MODE SPECIFICATIONS |  |  |  |  |  |  |
| $t_{\text {TRL }}$ | Propagation Delay from Transmit Mode to Receive a Logical " 0 ", $T / \bar{R}$ to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 1=1, \mathrm{R} 4=100 \Omega, \mathrm{C} 3=5 \mathrm{pF} \\ & \mathrm{~S} 2=1, \mathrm{R} 3=1 \mathrm{k}, \mathrm{C} 2=30 \mathrm{pF} \end{aligned}$ |  | 23 | 35 | ns |
| ${ }^{\text {t }}$ RH | Propagation Delay from Transmit Mode to Receive a Logical "1", T//̄ to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 1=0, \mathrm{R} 4=100 \Omega, \mathrm{C} 3=5 \mathrm{pF} \\ & \mathrm{~S} 2=0, \mathrm{R} 3=5 \mathrm{k}, \mathrm{C} 2=30 \mathrm{pF} \end{aligned}$ |  | 23 | 35 | ns |
| $t_{\text {RTL }}$ | Propagation Delay from Receive Mode to Transmit a Logical " 0 ", $T / \bar{A}$ to B Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 1=1, \mathrm{R} 4=100 \Omega, \mathrm{C} 3=300 \mathrm{pF} \\ & \mathrm{~S} 2=1, \mathrm{R} 3=300 \Omega, \mathrm{C} 2=5 \mathrm{pF} \end{aligned}$ |  | 23 | 35 | ns |
| $t_{\text {RTH }}$ | Propagation Delay from Receive Mode to Transmit a Logical " 1 ", $\mathrm{T} / \overline{\mathrm{R}}$ to B Port | $\begin{aligned} & C D=0.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 1=0, \mathrm{R} 4=1 \mathrm{k}, \mathrm{C} 3=300 \mathrm{pF} \\ & \mathrm{~S} 2=0, \mathrm{R} 3=300 \Omega, \mathrm{C} 2=5 \mathrm{pF} \end{aligned}$ |  | 27 | 35 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} / \mathrm{max}$ limits apply across the supply and temperature range listed in the table of Recommended Operating Conditions. All typical values given are for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. Note 4: Only one output at a time should be shorted.

## Switching Time Waveforms and AC Test Circuits



TL/F/5856-3


TL/F/5856-4
Note: C1 includes test fixture capacitance.
FIGURE A. Propagation Delay from A Port to B Port or from B Port to A Port

Switching Time Waveforms and AC Test Circuits (Continued)


TL/F/5856-5

TL/F/5856-6
Note: C2 ad C3 include test fixture capacitance.
FIGURE B. Propagation Delay from T/伿 to A Port or B Port


TL/F/5856-7


TL/F/5856-8
Note: C4 includes test fixture capacitance. Port input is in a fixed logical condition. See AC table.
FIGURE C. Propagation Delay to/from TRI-STATE from CD to A Port or B Port

National Semiconductor Corporation

## DP7304B/DP8304B 8-Bit TRI-STATE ${ }^{\circledR}$ Bidirectional Transceiver (Non-Inverting)

## General Description

The DP73048B/DP8304B are high speed Schottky 8-bit TRI-STATE bidirectional transceivers designed to provide bidirectional drive for bus oriented microprocessor and digital communications systems. They are all capable of sinking 16 mA on the $A$ ports and 48 mA on the $B$ ports (bus ports). PNP inputs for low input current and an increased output high $\left(\mathrm{V}_{\mathrm{OH}}\right)$ level allow compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capabilities. In addition, they all feature glitch-free power up/down on the B port preventing erroneous glitches on the system bus in power up or down.
DP7304B/DP8304B are featured with Transmit/Receive (T/有) and Chip Disable (CD) inputs to simplify control logic.

## Features

- 8-bit bidirectional data flow reduces system package count
E Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
- PNP inputs reduce input loading
- Output high voltage interfaces with TTL, MOS, and CMOS
- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability
- Pinouts simplify system interconnections
- Transmit/Receive and chip disable simplify control logic
- Compact 20 -pin dual-in-line package
- Bus port glitch free power up/down


## Logic and Connection Diagrams



## Logic Table

| Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| Chip Disable | Transmit/富ecelve | A Port | B Port |
| 0 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | $X$ | TRI-STATE | TRI-STATE |

[^13]Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation ${ }^{*}$ at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1667 mW |
| Molded Package | 1832 mW |
| Lead Temperature (soldering, 4 sec.$)$ | $260^{\circ} \mathrm{C}$ |
| ${ }^{\text {Derate cavity package }} 11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |  |
| $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

Recommended Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DP7304B | 4.5 | 5.5 | V |
| DP8304B | 4.75 | 5.25 | V |
| Temperature $\left(T_{A}\right)$ |  |  |  |
| DP7304B | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| DP8304B | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $C D=V_{1 L}, T / \bar{R}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| VIL | Logical "0" Input Voltage | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}$ | DP8304B |  |  | 0.8 | V |
|  |  |  | DP7304B |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $C D=V_{I L}, T / \bar{R}=V_{I L}$ | $\mathrm{IOH}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{C C}-1.15$ | $\mathrm{V}_{\text {CC }}-0.7$ |  | V |
|  |  |  | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $C D=T / \bar{R}=V_{I L}$ | $\mathrm{IOL}^{\text {a }}=16 \mathrm{~mA}(8304 \mathrm{~B})$ |  | 0.35 | 0.5 | V |
|  |  |  | $\mathrm{IOL}=8 \mathrm{~mA}$ (both) |  | 0.3 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & C D=V_{I L}, T / \bar{A}=V_{I L}, V_{O}=0 V \\ & V_{C C}=\max (\text { Note } 4) \end{aligned}$ |  | -10 | -38 | -75 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $C D=V_{\mathrm{IL}}, \mathrm{T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 11 | Input Current at Maximum Input Voltage | $C D=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| I/L | Logical "0" Input Current | $C D=V_{\text {IL }}, T / \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -70 | $-200$ | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| Iod | Output/Input TRI-STATE Current | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
| B PORT (B0-B7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $C D=V_{\text {IL }}, T / \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}$ | DP8304B |  |  | 0.8 | V |
|  |  |  | DP7304B |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $C D=V_{1 L}, T / \bar{R}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{C C}-0.8$ |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0' Output Voltage | $C D=V_{I L}, T / \bar{R}=2.0 V$ | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \mathrm{CD}=\mathrm{V}_{\mathrm{IL}}, \mathrm{~T} / \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\max (\text { Note } 4) \end{aligned}$ |  | -25 | -50 | -150 | mA |

DC Electrical Characteristics (Notes 2 and 3 ) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B PORT (B0-B7) (Continued) |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{H}}$ | Logical "1" Input Current | $\mathrm{CD}=\mathrm{V}_{\mathrm{IL}}, \mathrm{T} / \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $C D=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}, V_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input TRI-STATE Current | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | +200 | $\mu \mathrm{A}$ |

## CONTROL INPUTS CD, T/砛

| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | DP8304B |  |  | 0.8 | V |
|  |  | DP7304B |  |  | 0.7 | v |
| $\mathrm{IH}_{\mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  | 0.5 | 20 | $\mu \mathrm{A}$ |
| $I_{1}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{max}, \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  | 1.0 | mA |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\text {IL }}=0.4 \mathrm{~V}$ |  | -0.1 | -0.25 | mA |
|  |  |  |  | -0.25 | -0.5 | mA |
| $V_{\text {CLAM }}$ | Input Clamp Voltage | $\mathrm{l} \mathrm{N}=-12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| POWER SUPPLY CURRENT |  |  |  |  |  |  |
| ICC | Power Supply Current | $\mathrm{CD}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=$ max |  | 70 | 100 | mA |
|  |  | $\mathrm{CD}=\mathrm{V}_{\text {INA }}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=\max$ |  | 90 | 140 | mA |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PDHLA }}$ | Propagation Delay to a Logical " 0 " from B Port to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure } A \text { ) } \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 14 | 18 | ns |
| tpdLha | Propagation Delay to a Logical "1" from B Port to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| tplza | Propagation Delay from a Logical " 0 " to TRI-STATE from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 11 | 15 | ns |
| $t_{\text {PHZA }}$ | Propagation Delay from a Logical "1" to TRI-STATE from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure } C \text { ) } \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{CR}=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| $t_{\text {PZLA }}$ | Propagation Delay from TRI-STATE to a Logical "0"' from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 27 | 35 | ns |
| ${ }^{\text {t PZHA }}$ | Propagation Delay from TRI-STATE to a Logical "1" from CD to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.4 \mathrm{~V} \text { (Figure } \mathrm{C}) \\ & \mathrm{S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 19 | 25 | ns |
| B PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $t_{\text {PDHLB }}$ | Propagation Delay to a Logical " 0 " from A Port to B Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure A) } \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 18 \\ & 11 \end{aligned}$ | $\begin{aligned} & 23 \\ & 18 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tPDLHB }}$ | Propagation Delay to a Logical "1" from A Port to B Port | $\begin{gathered} \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } A) \\ \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{aligned} & 16 \\ & 11 \end{aligned}$ | $\begin{aligned} & 23 \\ & 18 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B PORT DATA/MODE SPECIFICATIONS (Continued) |  |  |  |  |  |  |
| ${ }_{\text {t PLZB }}$ | Propagation Delay from a Logical "0" to TRI-STATE from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } C) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| $t_{\text {PHZB }}$ | Propagation Delay from a Logical "1" to TRI-STATE from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } \mathrm{C}) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| tpZLB | Propagation Delay from TRI-STATE to a Logical " 0 " from CD to B Port | $\begin{gathered} \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } C) \\ \mathrm{S} 3=1, \mathrm{R} 5=100 \Omega, \mathrm{C} 4=300 \mathrm{pF} \\ \mathrm{~S} 3=1, \mathrm{R} 5=667 \Omega, \mathrm{C} 4=45 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{aligned} & 32 \\ & 16 \end{aligned}$ | $\begin{aligned} & 40 \\ & 22 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZHB }}$ | Propagation Delay from TRI-STATE to a Logical "1" from CD to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure C) } \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 26 \\ & 14 \end{aligned}$ | $\begin{aligned} & 35 \\ & 22 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| TRANSMIT/RECEIVE MODE SPECIFICATIONS |  |  |  |  |  |  |
| ${ }_{\text {t }}^{\text {TRL }}$ | Propagation Delay from Transmit Mode to $\overline{R e c e i v e ~ a ~ L o g i c a l ~ " ~} 0$ ", $T / \bar{R}$ to A Port | $\begin{aligned} & C D=0.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 1=0, \mathrm{R} 4=100 \Omega, \mathrm{C} 3=5 \mathrm{pF} \\ & \mathrm{~S} 2=1, \mathrm{R} 3=1 \mathrm{k}, \mathrm{C} 2=30 \mathrm{pF} \end{aligned}$ |  | 30 | 40 | ns |
| ${ }^{\text {t }}$ TRH | Propagation Delay from Transmit Mode to $\overline{\text { Receive }}$ Logical " 1 ", $T / \bar{R}$ to A Port | $\begin{aligned} & C D=0.4 \mathrm{~V},(\text { Figure } B) \\ & \mathrm{S} 1=1, \mathrm{R} 4=100 \Omega, \mathrm{C} 3=5 \mathrm{pF} \\ & \mathrm{~S} 2=0, \mathrm{R} 3=5 \mathrm{k}, \mathrm{C} 2=30 \mathrm{pF} \end{aligned}$ |  | 28 | 40 | ns |
| $\mathrm{t}_{\mathrm{RTH}}$ | Propagation Delay from Receive Mode to Transmit a Logical " 1 ", $T / \bar{R}$ to B Port | $\begin{aligned} & C D=0.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 1=0, \mathrm{R} 4=1 \mathrm{k}, \mathrm{C} 3=300 \mathrm{pF} \\ & \mathrm{~S} 2=1, \mathrm{R} 3=300 \Omega, \mathrm{C} 2=5 \mathrm{pF} \end{aligned}$ |  | 28 | 40 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, min/max limits apply across the supply and temperature range listed in the table of Recommended Operating Conditions. All typical values given are for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. Note 4: Only one output at a time should be shorted.

Switching Time Waveforms and AC Test Circuits


TL/F/8793-3


Note: C1 includes test fixture capacitance.
FIGURE A. Propagation Delay from A Port to B Port or from B Port to A Port

Switching Time Waveforms and AC Test Circuits (Continued)


TL/F/8793-5


Note: C2 and C3 include test fixture capacitance.
TL/F/8793-6
FIGURE B. Propagation Delay from $T / \bar{R}$ to A Port or B Port


TL/F/8793-7


Note: C4 includes test fixture capacitance.
Port input is in a fixed logical
condition. See AC table.

## DP83BC04 8-Bit TRI-STATE® Bidirectional Transceiver (Non-Inverting)

## General Description

The DP83BC04 is a Bipolar-CMOS 8-bit TRI-STATE bidirectional transceiver (non-inverting), designed to provide bidirectional drive for bus oriented microprocessor and digital communication systems. It is capable of sinking 16 mA on the A ports and 48 mA on the B ports (bus ports). PNP transistors are used for low input currents and an increased output high ( V OH ) level allows compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capability. In addition it features glitch free power up/down on the B port, preventing erroneous glitches on the system bus.

## Features

- 8-bit bidirectional data flow reduces system package count
■ Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
- 5 mA maximum ICC in TRI-STATE mode
- 40 mA maximum ICC in active mode
- PNP inputs reduce input loading
- Output high voltage interfaces with TTL, MOS, and CMOS
- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability
- Pinouts simplify system interconnections
- Transmit// $\overline{\text { Receive }}$ and chip disable simplify control logic
- Compact 20 -pin dual-in-line package
- Bus port glitch free power up/down

Logic and Connection Diagrams


TL/F/8626-1


Top View
TL/F/8626-2

## Order Number DP83BC04BJ

or DP83BC04BN
See NS Package Number J20A or N20A

## Logic Table

| Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| Chip Disable | Transmit/Recelve | A Port | B Port |
| 0 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | $X$ | TRI-STATE | TRI-STATE |

$X=$ Don't care
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliablity electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |


| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | :--- |
| Cavity Package | 1667 mW |
| Molded Package | 1832 mW |

Lead Temperature (soldering, 4 seconds) $260^{\circ} \mathrm{C}$
*Derate cavity package $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Recommended Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ | Min | Max |
| :---: | :---: | :---: |
| DP83BC04 | 4.75 | 5.25 |
| Temperature $\left(T_{A}\right)$ <br> DP83BC04 | 0 | 70 |

DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $C D=V_{1 L}, T / \bar{R}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}$ | DP83BC04 |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $V_{C C}-0.7$ |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \mathrm{I}_{\mathrm{OLL}}$ | mA |  | 0.35 | 0.5 | V |
|  |  |  | mA |  | 0.3 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & C D=V_{I L}, T / \bar{R}=V_{I L}, V_{O}=0 V \\ & V_{C C}=\operatorname{Max} .(\text { Note 4) } \end{aligned}$ |  | -10 | -38 | -75 | mA |
| $\mathrm{IIH}^{\text {H}}$ | Logical "1" Input Current | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $C D=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| lod | Output/Input <br> TRI-STATE Current | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
| B PORT (B0-B7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Logical "1" Input Voitage | $C D=V_{I L}, T / \bar{R}=V_{I L}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $C D=V_{\text {IL }}, T / \bar{R}=V_{\text {IL }}$ | DP83BC04 |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{C C}-0.8$ |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{IOH}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| VOL | Logical "0" Output Voltage | $C D=V_{\text {IL }}, T / \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & C D=V_{I L}, T / \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\text { Max, } \end{aligned}$ |  | -25 | -50 | -150 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $C D=V_{I L}, T / \bar{R}=V_{\text {IL }}, V_{I H}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $C D=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{I H}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $C D=V_{I L}, T / \bar{R}=V_{\text {IL }}, V_{I N}=0.4 V$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $C D=2.0 \mathrm{~V}, \mathrm{l}_{\mathbb{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| lod | Output/Input | $C D=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  | TRI-STATE Current |  | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ |  |  | +200 | $\mu \mathrm{A}$ |

DC Electrical Characteristics (Notes 2 and 3) (Continued)


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the $\mathrm{DP83BC04B}$ and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DP73BC04B. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min or absolute value basis.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A Port Data/Mode Specification (FIgure A) |  |  |  |  |  |  |
| ${ }^{\text {tPDHLA }}$ | Propagation Delay to a Logical " 0 " from B Port to A Port | $\begin{aligned} & \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{~T} / \bar{R}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=0, \mathrm{~S} 2=\mathrm{X}, \mathrm{~S} 3=0, \mathrm{~S} 4=0, \mathrm{~S} 5=2 \end{aligned}$ |  | 8.5 |  | ns |
| tpDLHA | Propagation Delay to a Logical " 1 " from B Port to A Port | $\begin{aligned} & C D=0.4 V, T / \bar{R}=0.4 V, R 1=1 \mathrm{k}, C 1=50 \mathrm{pF} \\ & S 1=0, S 2=X, S 3=0, S 4=0, S 5=2 \end{aligned}$ |  | 10 |  | ns |
| $t_{\text {PCDLZA }}$ | Propagation Delay from "0" to TRI-STATE from CD to A Port | $\begin{aligned} & B 0-B 7=0.4 V, T / \bar{R}=0.4 V, R 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & S 1=1, S 2=1, S 3=1, S 4=0, S 5=0 \end{aligned}$ |  | 15.5 |  | ns |
| $t_{\text {PCDHZA }}$ | Propagation Delay from " 1 " to TRI-STATE from CD to A Port | $\begin{aligned} & B 0-B 7=2.4 V, T / \bar{R}=0.4 V, R 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & S 1=1, \mathrm{~S} 2=0, S 3=1, S 4=0, S 5=1 \end{aligned}$ |  | 14 |  | ns |
| tpCDZLA | Propagation Delay from TRI-STATE to "0" from CD to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{A}}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=1, \mathrm{~S} 3=1, \mathrm{~S} 4=0, \mathrm{~S} 5=0 \end{aligned}$ |  | 26 |  | ns |
| $t_{\text {PCDZHA }}$ | Propagation Delay from TRI-STATE to " 1 " from CD to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{~T} / \bar{R}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=0, \mathrm{~S} 3=1, \mathrm{~S} 4=0, \mathrm{~S} 5=1 \end{aligned}$ |  | 32 |  | ns |
| tptrLza | Propagation Delay from " 0 " to TRI-STATE from T/ $\bar{R}$ to A Port | $\begin{aligned} & B 0-B 7=0.4 V, C D=0.4 V, R 1=1 k, C 1=50 \mathrm{pF} \\ & S 1=1, S 2=1, S 3=0, S 4=1, S 5=0 \end{aligned}$ |  | 16.5 |  | ns |
| tPTRHZA | Propagation Delay from "1" to TRI-STATE from T/ $\bar{R}$ to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=0, \mathrm{~S} 3=0, \mathrm{~S} 4=1, \mathrm{~S} 5=1 \end{aligned}$ |  | 15 |  | ns |
| tptrzLA | Propagation Delay from TRI-STATE to "0" from T/R̄ to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=0.4 \mathrm{~V}, \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=1, \mathrm{~S} 3=0, \mathrm{~S} 4=1, S 5=0 \end{aligned}$ |  | 27 |  | ns |
| tTPRZHA | Propagation Delay from TRI-STATE to "1" from T/ $\bar{R}$ to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=2.4 \mathrm{~V}, \mathrm{CD}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=0, \mathrm{~S} 3=0, \mathrm{~S} 4=1, \mathrm{~S} 5=1 \end{aligned}$ |  | 33 |  | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B PORT DATA/MODE SPECIFICATION (FIGURE B) |  |  |  |  |  |  |
| $t_{\text {PDHLB }}$ | Propagation Delay to a Logical " 0 " from A Port to B Port | $\begin{aligned} & C D=0.4 \mathrm{~V} T / \bar{R}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF}, \\ & S 6=0, S 7=1, S 8=0, S 9=2 \end{aligned}$ |  | 11 |  | ns |
| ${ }^{\text {tPDLHB }}$ | Propagation Delay to a Logical " 1 " from A Port to B Port | $\begin{aligned} & C D=0.4, T / \bar{R}=2.4 V, R 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF} \\ & \mathrm{~S} 6=0, \mathrm{~S} 7=1, \mathrm{~S} 8=0, \mathrm{~S} 9=2 \end{aligned}$ |  | 18.5 |  | ns |
| $t_{\text {PCDLZB }}$ | Propagation Delay from " 0 " to TRI-STATE from CD to B Port | $\begin{aligned} & A 0-A 7=0.4 V, T / \bar{R}=2.5 \mathrm{~V}, R 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF}, \\ & S 6=1, S 7=1, S 8=1, S 9=0 \end{aligned}$ |  | 15.5 |  | ns |
| ${ }^{\text {tPCDHZB }}$ | Propagation Delay from "1" to TRI-STATE from CD to B Port | $\begin{aligned} & A 0-A 7=2.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.5 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF}, \\ & S 6=0, \mathrm{~S} 7=1, \mathrm{~S} 8=1, \mathrm{~S} 9=1 \end{aligned}$ |  | 13.5 |  | ns |
| tpCDZLB | Propagation Delay from TRI-STATE " 0 " from CD to B Port | $\begin{aligned} & \mathrm{A} 0-\mathrm{A} 7=0.4 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.5 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \\ & \mathrm{R} 3=100 \Omega, \mathrm{C} 2=300 \mathrm{pF}, \\ & \mathrm{~S} 6=1, \mathrm{~S} 7=1, \mathrm{~S} 8=1, \mathrm{~S} 9=0 \end{aligned}$ |  | 25 |  | ns |
| $\mathrm{t}_{\text {PCDZHB }}$ | Propagation Delay from TRI-STATE to " 1 " from $C D$ to $B$ Port | $\begin{aligned} & A 0-A 7=2.5 V, T / \bar{R}=2.5 V, R 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 p F \\ & S 6=0, S 7=1, S 8=1, S 9=1 \end{aligned}$ |  | 36 |  | ns |
| tPTRLZB | Propagation Delay from " 0 " to TRI-STATE from $T / \bar{R}$ to $B$ Port | $\begin{aligned} & A 0-A 7=0.4 V, C D=0.4 V, R 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 p F, \\ & S 6=1, S 7=0, S 8=0, S 9=0 \end{aligned}$ |  | 22 |  | ns |
| tPTRHZB | Propagation Delay from " 1 " to TRI-STATE from $T / \bar{R}$ to $B$ Port | $\begin{aligned} & A 0-A 7=2.5 \mathrm{~V}, C D=0.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega \\ & R 3=100 \Omega, C 2=300 \mathrm{pF} \\ & S 6=0, S 7=0, S 8=0, S 9=1 \end{aligned}$ |  | 23 |  | ns |
| tptrzLB | Propagation Delay from TRI-STATE to " 0 " from $T / \bar{R}$ to $B$ Port | $\begin{aligned} & A 0-A 7=0.4 V, C D=0.4 V, R 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF}, \\ & S 6=1, S 7=0, S 8=0, S 9=0 \end{aligned}$ |  | 48 |  | ns |
| tptrzhb | Propagation Delay from TRI-STATE to " 1 " from $T / \bar{R}$ to $B$ Port | $\begin{aligned} & A 0-A 7=2.5 \mathrm{~V}, C D=0.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \\ & R 3=100 \Omega, C 2=300 \mathrm{pF}, \\ & S 6=0, S 7=0, S 8=0, S 9=1 \end{aligned}$ |  | 53 |  | ns |

## Test Circuit



Test Circuit (Continued)


TL/F/8626-4
FIGURE B. B Port Test Load

## Timing Waveforms



FIGURE C

National Semiconductor Corporation

## DP8307A 8-Bit TRI-STATE ${ }^{\circledR}$ <br> Bidirectional Transceiver (Inverting)

## General Description

The DP8307A is a high speed Schottky 8-bit TRI-STATE bidirectional transceiver designed to provide bidirectional drive for bus oriented microprocessor and digital communications systems. It is capable of sinking 16 mA on the A ports and 48 mA on the B ports (bus ports). PNP inputs for low input current and an increased output high $\left(\mathrm{V}_{\mathrm{OH}}\right)$ level allow compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capabilities. In addition, it features glitch-free power up/down on the B port preventing erroneous glitches on the system bus in power up or down.
DP8303A and DP7304B/DP8304B are featured with Transmit/Receive ( $T / \bar{R}$ ) and Chip Disable (CD) inputs to simplify control logic. For greater design flexibility, DP8307A and DP7308/DP8308 is featured with Transmit ( $\overline{\mathrm{T}}$ ) and $\overline{\text { Receive }}(\overline{\mathrm{R}})$ control inputs.

## Features

■ 8-bit bidirectional data flow reduces system package count

- Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
- PNP inputs reduce input loading

■ Output high votlage interfaces with TTL, MOS, and CMOS

- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability

■ Pinouts simplify system interconnections

- Independent $\bar{T}$ and $\overline{\mathrm{R}}$ controls for versatility
- Compact 20 -pin dual-in-line package
- Bus port glitch free power up/down


## Logic and Connection Diagrams



Logic Table

| Control Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| Transmit | $\overline{\text { Receive }}$ | A Port | B Port |
| 1 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | 1 | TRI-STATE | TRI-STATE |
| 0 | 0 | Both Active* |  |

*This is not an intended logic condition and may cause oscillations.


Absolute Maximum Ratings (Note 1)
Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$\begin{array}{lr}\text { Supply Voltage } & 7 \mathrm{~V} \\ \text { Input Voltage } & 5.5 \mathrm{~V} \\ \text { Output Voltage } & 5.5 \mathrm{~V} \\ \text { Maximum Power Dissipation* at } 25^{\circ} \mathrm{C} & \\ \quad \text { Cavity Package } & 1667 \mathrm{~mW} \\ \text { Molded Package } & 1832 \mathrm{~mW}\end{array}$
*Derate cavity package $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Lead Temperature (soldering, 4 sec .)
$260^{\circ} \mathrm{C}$
Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{C}}\right)$ | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ |  |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\begin{aligned} & \overline{\bar{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{\mathrm{CC}}-0.7$ |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| VOL | Logical "0" Output Voltage | $\begin{aligned} & \overline{\mathrm{T}}=2.0 \mathrm{~V}, \\ & \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
| Ios | Output Short Circuit Current | $\begin{aligned} & \bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\max ,(\text { Note } 4) \end{aligned}$ |  | -10 | -38 | -75 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\overline{\mathrm{R}}=\overline{\mathrm{T}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| $\mathrm{I}_{\text {IL }}$ | Logical "0" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
| B PORT (B0-B7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\begin{aligned} & \overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0' Output Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \bar{T}=V_{I L}, \bar{R}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\text { max, (Note 4) } \end{aligned}$ |  | -25 | -50 | -150 | mA |
| ${ }_{1 / \mathrm{H}}$ | Logical "1" Input Current | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| ILL | Logical "0" Input Current | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\text {IL }}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| lod | Output/Input TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | +200 | $\mu \mathrm{A}$ |

DC Electrical Characteristics (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS $\overline{\text { T, }} \overline{\mathrm{B}}$ |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  |  |  |  | 0.7 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{1 H}=2.7 \mathrm{~V}$ |  |  | 0.5 | 20 | $\mu \mathrm{A}$ |
| ${ }_{1}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1.0 | mA |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | ¢ |  | -0.1 | -0.25 | mA |
|  |  |  | T |  | -0.25 | -0.5 | mA |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{l} \mathrm{IN}=-12 \mathrm{~m}$ |  |  | -0.8 | -1.5 | V |
| POWER SUPPLY CURRENT |  |  |  |  |  |  |  |
| Icc | Power Supply Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=$ max |  |  | 70 | 100 | mA |
|  |  | $\overline{\mathrm{T}}=0.4 \mathrm{~V}, \mathrm{~V}_{1} \mathrm{NA}=\overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{~V}_{C C}=$ max |  |  | 100 | 150 | mA |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| ${ }_{\text {tPDHLA }}$ | Propagation Delay to a Logical " 0 " from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.4 \mathrm{~V}, \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 8 | 12 | ns |
| ${ }_{\text {tPDLHA }}$ | Propagation Delay to a Logical " 1 " from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.4 \mathrm{~V}, \overline{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 11 | 16 | ns |
| tplza | Propagation Delay from a Logical " 0 " to TRI-STATE from $\bar{R}$ to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 10 | 15 | ns |
| $t_{\text {PHZA }}$ | Propagation Delay from a Logical " 1 " to TRI-STATE from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| tpZLA | Propagation Delay from TRI-STATE to a Logical " 0 " from $\bar{R}$ to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 25 | 35 | ns |
| tpZHA | Propagation Delay from TRI-STATE to a Logical " 1 " from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B} 0 \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 24 | 35 | ns |
| B PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PDHLB }}$ | Propagation Delay to a Logical " 0 " from A Port to B Port | $\begin{aligned} & \mathrm{T}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} 12 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 18 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PDLHB }}$ | Propagation Delay to a Logical " 1 " from A Port to B Port | $\begin{aligned} & \overline{\mathrm{T}}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 15 \\ 9 \end{gathered}$ | $\begin{aligned} & 23 \\ & 14 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PLZB }}$ | Propagation Delay from a Logical " 0 " to TRI-STATE from T to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } B \text { ) } \\ & S 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| $t_{\text {PHZB }}$ | Propagation Delay from a Logical " 1 " to TRI-STATE from T to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } B \text { ) } \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| $t_{\text {PZLB }}$ | Propagation Delay from TRI-STATE to a Logical " 0 " from $\bar{T}$ to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure B) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=100 \Omega, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=1, \mathrm{R} 5=667 \Omega, \mathrm{C} 4=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 32 \\ & 18 \end{aligned}$ | $\begin{array}{r} 40 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tPZHB }}$ | Propagation Delay from TRI-STATE to a Logical "1" from T to B Port | $\begin{aligned} & A 0 \text { to } A 7=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure B) } \\ & S 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 16 \end{aligned}$ | $\begin{aligned} & 35 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathbf{m i n} /$ max limits apply across the supply and temperature range listed in the table of Recommended Operating Conditions. All typical values given are for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.

## Switching Time Waveforms and AC Test Circuits



TL/F/8794-3


TL/F/8794-4
Note: C1 includes test fixture capacitance.
FIGURE A. Propagation Delay from A Port to B Port or from B Port to A Port


TL/F/8794-6
Note: C4 includes test fixture capacitance. Port input is in a fixed logical condition. See AC Table.
FIGURE B. Propagation Delay to/from TRI-STATE from $\overline{\bar{R}}$ to $\mathbf{A}$ Port and $\overline{\mathbf{T}}$ to $\mathbf{B}$ Port

## DP7308/DP8308 8-Bit TRI-STATE ${ }^{\circledR}$ <br> Bidirectional Transceiver (Non-Inverting)

## General Description

The DP7308/DP8308 are high speed Schottky 8-bit TRISTATE bidirectional transceivers designed to provide bidirectional drive for bus oriented microprocessor and digital communications systems. They are all capable of sinking 16 mA on the A ports and 48 mA on the B ports (bus ports). PNP inputs for low input current and an increased output high $\left(\mathrm{V}_{\mathrm{OH}}\right)$ level allow compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capabilities. In addition, they all feature glitch-free power up/down on the B port preventing erroneous glitches on the system bus in power up or down.
DP7308/DP8308 are featured with $\overline{\text { Transmit }}(\overline{\mathrm{T}})$ and $\overline{\text { Receive }}(\overline{\mathrm{R}}$ ) control inputs.

## Features

- 8-bit bidirectional data flow reduces system package count
- Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
$\square$ PNP inputs reduce input loading
- Output high voltage interfaces with TTL, MOS, and CMOS
- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability
- Pinouts simplify system interconnections
- Independent $\bar{T}$ and $\overline{\mathrm{R}}$ controls for versatility
- Compact 20 -pin dual-in-line package
- Bus port glitch free power up/down


## Logic and Connection Diagrams



TL/F/8795-1

## Logic Table

| Control Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| Transmit | $\overline{\text { Receive }}$ | A Port | B Port |
| 1 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | 1 | TRI-STATE | TRI-STATE |
| 0 | 0 | Both Active* |  |

*This is not an intended logic condition and may cause oscillations.

Dual-In-Line Package


TL/F/8795-2
Top View
Order Number DP7308J, DP8308J
or DP8308N
See NS Package Number J20A or N20A
DP7308/DP8308

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage
Input Voltage
$7 V$

Output Voltage
5.5 V

Storage Temperature
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
Molded Package
Lead Temperature (soldering, 4 sec .)
1667 mW 1832 mW
${ }^{*}$ Derate cavity package $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package
$14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Recommended Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  |  |  |
| DP7308 | 4.5 | 5.5 | V |
| DP8308 | 4.75 | 5.25 | V |
| Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DP7308 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DP8308 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $\bar{T}=V_{1 L}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | DP8308 |  |  | 0.8 | V |
|  |  |  | DP7308 |  |  | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{IOH}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\text {CC }}-1.15$ | $\mathrm{V}_{\text {cc }}-0.7$ |  | V |
|  |  |  | $\mathrm{IOH}^{\text {a }}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| VoL | Logical "0" Output Voltage | $\begin{aligned} & \overline{\mathrm{T}}=2.0 \mathrm{~V}, \\ & \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA} \mathrm{(8308)}$ |  | 0.35 | 0.5 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ (both) |  | 0.3 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\max (\text { Note 4) } \end{aligned}$ |  | -10 | -38 | -75 | mA |
| $1{ }_{1 H}$ | Logical "1" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\overline{\mathrm{R}}=\overline{\mathrm{T}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| ILL | Logical "0" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| lod | Output/Input TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |
| B PORT (B0-B7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ | DP8308 |  |  | 0.8 | V |
|  |  |  | DP7308 |  |  | 0.7 | V |
| VOH | Logical "1" Output Voltage | $\bar{T}=V_{I L}, \bar{R}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{l} \mathrm{OL}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \overline{\mathrm{T}}=\mathrm{V}_{I L}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\max (\text { Note 4) } \end{aligned}$ |  | -25 | -50 | -150 | mA |
| $\mathrm{IIH}^{1}$ | Logical "1" Input Current | $\bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{I H}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| I | Input Current at Maximum Input Voltage | $\bar{T}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| I/L | Logical '0" Input Current | $\bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{1 \mathrm{~N}}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| Iod | Output/Input TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | $+200$ | $\mu \mathrm{A}$ |

DC Electrical Characteristics (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS $\overline{\mathrm{T}}, \overline{\mathrm{B}}$ |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | v |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  | DP8308 |  |  | 0.8 | v |
|  |  |  | DP7308 |  |  | 0.7 | V |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{1 H}=2.7 \mathrm{~V}$ |  |  | 0.5 | 20 | $\mu \mathrm{A}$ |
| 1 | Maximum Input Current | $\mathrm{V}_{\mathrm{CC}}=$ max, $\mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1.0 | mA |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | $\overline{\mathrm{R}}$ |  | -0.1 | -0.25 | mA |
|  |  |  | $\overline{\mathrm{T}}$ |  | -0.25 | -0.5 | mA |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{IN}=-12 \mathrm{~mA}$ |  |  | -0.8 | -1.5 | V |

POWER SUPPLY CURRENT

| ICC | Power Supply Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{I N}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max$ |  | 70 | 100 | mA |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  | $\overline{\mathrm{~T}}=\mathrm{V}_{I N A}=0.4 \mathrm{~V}, \overline{\mathrm{~B}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max$ |  | 90 | 140 | mA |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| $t_{\text {tp }}$ | Propagation Delay to a Logical " 0 " from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.4 \mathrm{~V}, \overrightarrow{\mathrm{R}}=0.4 \mathrm{~V}(\text { Figure } \mathrm{A}) \\ & \mathrm{R} 1=1 \mathrm{k}, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 14 | 18 | ns |
| tPDLHA | Propagation Delay to a Logical " 1 " from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.4 \mathrm{~V}, \overline{\mathrm{~A}}=0.4 \mathrm{~V}(\text { Figure } A) \\ & \mathrm{R} 1=1 \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=30 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| tplza | Propagation Delay from a Logical " 0 " to TRI-STATE from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B0} \text { to } \mathrm{B} 7=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V} \text { (Figure } \mathrm{B} \text { ) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 11 | 15 | ns |
| tpHZA | Propagation Delay from a Logical " 1 " to TRI-STATE from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{BO} \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V} \text { (Figure } \mathrm{B} \text { ) } \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| tpzLA | Propagation Delay from TRI-STATE to a Logical "0" from $\overline{\mathrm{A}}$ to A Port | $\begin{aligned} & \mathrm{B0} 0 \mathrm{to} \mathrm{B7}=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V} \text { (Figure } B \text { ) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 24 | 35 | ns |
| tpzHA | Propagation Delay from TRI-STATE to a Logical " 1 " from $\bar{R}$ to A Port | $\begin{aligned} & \mathrm{BO} \text { to } \mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=30 \mathrm{pF} \end{aligned}$ |  | 21 | 30 | ns |
| B PORT DATA/MODE SPECIFICATIONS |  |  |  |  |  |  |
| tpdhle | Propagation Delay to a Logical "0" from A Port to B Port | $\begin{aligned} & \overline{\mathrm{T}}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V} \text { (Figure } A \text { ) } \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 18 \\ & 11 \end{aligned}$ | $\begin{aligned} & 23 \\ & 18 \end{aligned}$ | $\begin{array}{r} \mathrm{ns} \\ \mathrm{~ns} \\ \hline \end{array}$ |
| tpdLhb | Propagation Delay to a Logical " 1 " from A Port to B Port | $\begin{aligned} & \overline{\mathrm{T}}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } \mathrm{A}) \\ & \mathrm{R} 1=100 \Omega, \mathrm{R} 2=1 \mathrm{k}, \mathrm{C} 1=300 \mathrm{pF} \\ & \mathrm{R} 1=667 \Omega, \mathrm{R} 2=5 \mathrm{k}, \mathrm{C} 1=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 16 \\ & 11 \end{aligned}$ | $\begin{aligned} & 23 \\ & 18 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tplze | Propagation Delay from a Logical "0" to TRI-STATE from $\bar{T}$ to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \overline{\mathrm{~A}}=2.4 \mathrm{~V} \text { (Figure } B \text { ) } \\ & \mathrm{S} 3=1, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 13 | 18 | ns |
| $t_{\text {PHzB }}$ | Propagation Delay from a Logical " 1 " to TRI-STATE from $\bar{T}$ to $B$ Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \overline{\mathrm{~B}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=15 \mathrm{pF} \end{aligned}$ |  | 8 | 15 | ns |
| tpzLB | Propagation Delay from TRI-STATE to a Logical " 0 " from $\overline{\mathrm{T}}$ to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=0.4 \mathrm{~V}, \overline{\mathrm{~A}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=1, \mathrm{R} 5=100 \Omega, \mathrm{C}=300 \mathrm{pF} \\ & \mathrm{~S} 3=1, \mathrm{R} 5=667 \Omega, \mathrm{C} 4=45 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 25 \\ & 17 \end{aligned}$ | $\begin{aligned} & 35 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tPzHB | Propagation Delay from TRI-STATE to a Logical "1" from $\overline{\mathrm{T}}$ to B Port | $\begin{aligned} & \mathrm{A} 0 \text { to } \mathrm{A} 7=2.4 \mathrm{~V}, \overrightarrow{\mathrm{R}}=2.4 \mathrm{~V}(\text { Figure } B) \\ & \mathrm{S} 3=0, \mathrm{R} 5=1 \mathrm{k}, \mathrm{C} 4=300 \mathrm{pF} \\ & \mathrm{~S} 3=0, \mathrm{R} 5=5 \mathrm{k}, \mathrm{C} 4=45 \mathrm{pF} \end{aligned}$ |  | 24 17 | 35 25 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AC Electrical Characteristics (Continued)

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the supply and temperature range listed in the table of Recommended Operating Conditions. All typical values given are for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. Note 4: Only one output at a time should be shorted.

## Switching Time Waveforms and AC Test Circuits



TL/F/8795-3


TL/F/8795-4
Note: C1 includes test fixture capacitance.
FIGURE A. Propagation Delay from A Port to B Port or from B Port to A Port


TL/F/8795-6
Note: C 4 includes test fixture capacitance. Port input is in a fixed logical condition. See AC Table.
FIGURE B. Propagation Delay to/from TRI-STATE from $\overline{\mathrm{R}}$ to A Port and $\bar{T}$ to B Port

## DP83BC08 8-Bit TRI-STATE ${ }^{\circledR}$ <br> Bidirectional Transceiver (Non-Inverting)

## General Description

The DP83BC08 is a Bipolar/CMOS 8-bit TRI-STATE bidirectional transceiver (non-inverting), designed to provide bidirectional drive for bus oriented microprocessor and digital communication systems. It is capable of sinking 16 mA on the A ports and 48 mA on the B ports (bus ports). PNP transistors are used for low input currents and an increased output high ( V OH ) level allows compatibility with MOS, CMOS, and other technologies that have a higher threshold and less drive capability. In addition it features glitch free power up/down on the B port, preventing erroneous glitches on the system bus.

## Features

- 8-bit bidirectional data flow reduces system package count
- Bidirectional TRI-STATE inputs/outputs interface with bus oriented systems
- 5 mA maximum Icc in TRI-STATE mode
- 40 mA maximum Icc in ACTIVE mode
- PNP inputs reduce input loading
- Output high voltage interfaces with TTL, MOS, and CMOS
- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability

■ Pinouts simplify system interconnections

- Independent $\bar{T}$ and $\overline{\mathrm{R}}$ controls for versatility
- Compact 20 -pin dual-in-line package

■ Bus port glitch free power up/down

## Logic and Connection Diagrams



TL/F/8627-1


TL/F/8627-2

Top View
Order Number DP83BC08J
or DP83BC08N
See NS Package Number J20A or N20A

## Logic Table

| Control Inputs |  | Resulting Conditions |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { Transmit }}$ | $\overline{\text { Receive }}$ | A Port | B Port |
| 1 | 0 | OUT | IN |
| 0 | 1 | IN | OUT |
| 1 | 1 | TRI-STATE | TRI-STATE |
| 0 | 0 | Both Active* |  |

*This is not an intended logic condition and may cause oscillations.

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1667 mW |
| Molded Package | 1832 mW |

Lead Temp. (Soldering, 4 seconds)
$260^{\circ} \mathrm{C}$
*Derate cavity package $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Recommended Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ <br> DP83BC08 | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Temperature $\left(T_{A}\right)$ <br> DP83BC08 | 4.75 | 5.25 | V |
|  | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT (A0-A7) |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical " 0 " Input Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}} \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | DP83BC08 |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-1.15$ | $\mathrm{V}_{\mathrm{CC}}-0.7$ |  | V |
|  |  |  | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.7 | 3.95 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\begin{aligned} & \overline{\mathrm{T}}=2.0 \mathrm{~V}, \\ & \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\text { max, Note } 4 \end{aligned}$ |  | -10 | -38 | -75 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\overline{\mathrm{R}}=\overline{\mathrm{T}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{1 H}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{l}_{1 \mathrm{~N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input <br> TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }} 0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{A}$ |

## B PORT (B0-B7)

| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ |  | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}$ | DP83BC08 |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $V_{C C}-1.15$ | $V_{C C}-0.8$ |  | V |
|  |  |  | $\mathrm{IOH}^{2}=-5 \mathrm{~mA}$ | 2.7 | 3.9 |  | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 | 3.6 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical " 0 " Output Voltage | $\overline{\mathrm{T}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{IOL}^{2}=20 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & \bar{T}=V_{I L}, \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\text { max, Note } 4 \end{aligned}$ |  | -25 | -50 | -150 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\bar{T}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\text {IH }}=2.7 \mathrm{~V}$ |  |  | 0.1 | 80 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{H}}=5.25 \mathrm{~V}$ |  |  |  | 1 | mA |
| IIL | Logical "0" Input Current | $\overline{\mathrm{T}}=2.0 \mathrm{~V}, \overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -70 | -200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.7 | -1.5 | V |
| IOD | Output/Input TRI-STATE Current | $\overline{\mathrm{T}}=\overline{\mathrm{R}}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V}$ |  |  | +200 | $\mu \mathrm{A}$ |

DC Electrical Characteristics (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS $\overline{\mathrm{T}}, \overline{\mathrm{B}}$ |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  | DP8308 |  |  | 0.8 | V |
|  |  |  | DP7308 |  |  | 0.7 | V |
| $1{ }_{1+}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{H}}=2.7 \mathrm{~V}$ |  |  | 0.5 | 20 | $\mu \mathrm{A}$ |
| 1 | Maximum Input Current | $\mathrm{V}_{\mathrm{CC}}=\max , \mathrm{V}_{\mathrm{IH}}=5.25 \mathrm{~V}$ |  |  |  | 1.0 | mA |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | $\overline{\mathrm{A}}$ |  | -0.1 | -0.25 | mA |
|  |  |  | $\overline{\mathrm{T}}$ |  | -0.25 | -0.5 | mA |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  |  | -0.8 | -1.5 | V |
| POWER SUPPLY CURRENT |  |  |  |  |  |  |  |
| ${ }^{\text {ICC }}$ | Power Supply Current | $\begin{aligned} & \overline{\mathrm{T}}=\overline{\mathrm{A}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max \\ & \overline{\mathrm{T}}=\mathrm{V}_{\text {INA }}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max \end{aligned}$ |  |  | 5.0 |  | mA |
|  |  |  |  |  | 40.0 |  | mA |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

A PORT DATA/MODE SPECIFICATION (Figure A)

| $\mathrm{t}_{\text {PDHLA }}$ | Propagation Delay to a Logical " 0 " from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.5 \mathrm{~V}, \overline{\mathrm{R}}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=0, \mathrm{~S} 2=\mathrm{X}, \mathrm{~S} 3=0, \mathrm{~S} 4=2 \end{aligned}$ | 11 | ns |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PDLLHA }}$ | Propagation Delay to a Logical "1" from B Port to A Port | $\begin{aligned} & \overline{\mathrm{T}}=2.5 \mathrm{~V}, \overline{\mathrm{R}}=0.4 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=0, \mathrm{~S} 2=\mathrm{X}, \mathrm{~S} 3=0, \mathrm{~S} 4=2 \end{aligned}$ | 11 | ns |
| tptLZA | Propagation Delay from " 0 " to TRI-STATE from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.5 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & 81=1, \mathrm{~S} 2=1, \mathrm{~S} 3=1, \mathrm{~S} 4=0 \end{aligned}$ | 17 | ns |
| tpthza | Propagation Delay from " 1 " to TRI-STATE from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B} 4-\mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.5 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=0, \mathrm{~S} 3=1, \mathrm{~S} 4=1 \end{aligned}$ | 16 | ns |
| tpTZLA | Propagation Delay from TRI-STATE to " 0 " from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{BO}-\mathrm{B} 7=0.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.5 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=1, \mathrm{~S} 3=1, \mathrm{~S} 4=0 \end{aligned}$ | 26 | ns |
| $t_{\text {PTZHA }}$ | Propagation Delay from TRI-STATE to " 1 " from $\overline{\mathrm{R}}$ to A Port | $\begin{aligned} & \mathrm{B} 0-\mathrm{B} 7=2.4 \mathrm{~V}, \overline{\mathrm{~T}}=2.5 \mathrm{~V}, \mathrm{R} 1=1 \mathrm{k}, \mathrm{C} 1=50 \mathrm{pF} \\ & \mathrm{~S} 1=1, \mathrm{~S} 2=0, \mathrm{~S} 3=1, \mathrm{~S} 4=1 \end{aligned}$ | 30 | ns |


| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |


| tpdhle | Propagation Delay to a Logical "0" from A Port to B Port | $\begin{aligned} & \overline{\mathrm{T}}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & \mathrm{C} 2=300 \mathrm{pF}, \mathrm{~S} 6=0, \mathrm{S7}=0, \mathrm{~S} 8=2 \end{aligned}$ | 14 | ns |
| :---: | :---: | :---: | :---: | :---: |
| tPDLHB | Propagation Delay to a Logical " 1 " from A Port to B Port | $\begin{aligned} & \bar{T}=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & \mathrm{C} 2=300 \mathrm{pF}, \mathrm{~S} 6=0, \mathrm{S7}=0, \mathrm{~S} 8=2 \end{aligned}$ | 22 | ns |
| $\mathrm{t}_{\text {PaLzB }}$ | Propagation Delay from "0" to TRI-STATE from $\bar{R}$ to B Port | $\begin{aligned} & A 0-A 7=0, \bar{R}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & C 2=300 \mathrm{pF}, \mathrm{~S} 6=1, S 7=1, S 8=0 \end{aligned}$ | 17 | ns |
| tprhzB | Propagation Delay from " 1 " to TRI-STATE from $\overline{\mathrm{R}}$ to B Port | $\begin{aligned} & \mathrm{A} 0-\mathrm{A} 7=2.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & \mathrm{C} 2=300 \mathrm{pF}, \mathrm{~S}=0, \mathrm{S7}=1, \mathrm{~S} 8=1 \end{aligned}$ | 15 | ns |
| tprzLB | Propagation Delay from TRI-STATE to " 0 " from $\overline{\mathrm{R}}$ to B Port | $\begin{aligned} & \mathrm{A} 0-\mathrm{A} 7=0.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & \mathrm{C} 2=300 \mathrm{pF}, \mathrm{~S}=1, \mathrm{S7}=1, \mathrm{SB}=0 \end{aligned}$ | 24 | ns |
| tpazhB | Propagation Delay from TRI-STATE to "1" from $\overline{\mathrm{A}}$ to B Port | $\begin{aligned} & \mathrm{AO}-\mathrm{A} 7=2.4 \mathrm{~V}, \overline{\mathrm{R}}=2.4 \mathrm{~V}, \mathrm{R} 2=150 \Omega, \mathrm{R} 3=100 \Omega, \\ & \mathrm{C} 2=300 \mathrm{pF}, \mathrm{~S} 6=0, \mathrm{S7}=1, \mathrm{~S} 8=1 \end{aligned}$ | 38 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} / \mathrm{max}$ limits apply across the supply and temperature range listed in the table of Recommended Operating Conditions. All typical values given are for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.


FIGURE A. A Port Test Load


TL/F/8627-4
FIGURE B. B Port Test Load

## Timing Waveforms



TL/F/8627-6
FIGURE C

National Semiconductor Corporation

## DS26S10C/DS26S10M/DS26S11C/DS26S11M Quad Bus Transceivers

## General Description

The DS26S10 and DS26S11 are quad Bus Transceivers consisting of 4 high speed bus drivers with open-collector outputs capable of sinking 100 mA at 0.8 V and 4 high speed bus receivers. Each driver output is connected internally to the high speed bus receiver in addition to being connected to the package pin. The receiver has a Schottky TTL output capable of driving 10 Schottky TTL unit loads.
An active low enable gate controls the 4 drivers so that outputs of different device drivers can be connected together for party-line operation.
The bus output high-drive capability in the low state allows party-line operation with a line impedance as low as $100 \Omega$. The line can be terminated at both ends, and still give considerable noise margin at the receiver. The receiver typical switching point is 2 V .

The DS26S10 and DS26S11 feature advanced Schottky processing to minimize propagation delay. The device package also has 2 ground pins to improve ground current handling and allow close decoupling between $\mathrm{V}_{\mathrm{CC}}$ and ground at the package. Both GND 1 and GND 2 should be tied to the ground bus external to the device package.

## Features

■ Input to bus is inverting on DS26S10

- Input to bus is non-inverting on DS26S11

■ Quad high speed open-collector bus transceivers
■ Driver outputs can sink 100 mA at 0.8 V maximum

- Advanced Schottky processing
- PNP inputs to reduce input loading


## Logic and Connection Diagrams

DS26S10


TL/F/5802-1


TL/F/5802-3

Top View
Order Number DS26S10CJ, DS26S10MJ
or DS26S10CN
See NS Package Number J16A or N16A

DS26S11


TL/F/5802-2
Dual-In-Line Package


TL/F/5802-4
Top View
Order Number DS26S11CJ, DS26S11MJ
or DS26S11CN
See NS Package Number J16A or N16A

| Absolute Maximum Ratings |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document. |  |  | Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Cavity Package Molded Package |  |  |  | $\begin{aligned} & 1433 \mathrm{~mW} \\ & 1362 \mathrm{~mW} \end{aligned}$ |  |
| Storage Temperature |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | *Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |  |  |  |  |
| Temperature (Ambient) Under Bias |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| Supply Voltage to Ground Potential |  | -0.5 V to +7 V | Operating Conditions |  |  |  |  |  |
| DC Volt High | Applied to Outputs for tput State | -0.5 V to $+\mathrm{V}_{\text {cc }} \mathrm{Max}$ | Supply Voltage (VCC) |  |  | Min | Max | Units |
| DC Input Voltage |  | -0.5 V to +5.5 V | DS26S10C, DS26S11C |  |  | 4.75 | 5.25 | V |
| Output Current, Into Bus |  | 200 mA D |  | DS26S10M, DS26S11M |  | 4.5 | 5.5 | V |
| Output Current, Into Outputs (Except Bus) |  | ) $\quad 30 \mathrm{~mA}$ | Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |  |  |
| DC Input Current |  | -30 mA to +5 mA | DS26S10C, DS26S11C <br> DS26S10M, DS26S11M |  |  | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | -55 |  |  |  | +125 | ${ }^{\circ} \mathrm{C}$ |
| Electrical Characteristics (Unless otherwise noted) |  |  |  |  |  |  |  |  |
| Symbol | Parameter |  | Conditions (Note 1) |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Units |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage (Receiver Outputs) | $\begin{aligned} & V_{C C}=M i n, I_{O H}=-1 \mathrm{~mA}, \\ & V_{I N}=V_{I L} \text { or } V_{I H} \end{aligned}$ |  | Military | 2.5 | 3.4 |  | V |
|  |  |  |  | Commercial | 2.7 | 3.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage (Receiver Outputs) | $\begin{aligned} & V_{\mathrm{CC}}=M i n, I_{\mathrm{OL}}=20 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  |  |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Level (Except Bus) | Guaranteed Input Logical High for All Inputs |  |  | 2.0 |  |  | V |
| $V_{\text {IL }}$ | Input Low Level (Except Bus) | Guaranteed Input Logical Low for All Inputs |  |  |  |  | 0.8 | V |
| $V_{1}$ | Input Clamp Voltage (Except Bus) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  |  |  | -1.2 | V |
| IIL | Input Low Current (Except Bus) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | Enable |  |  | -0.36 | mA |
|  |  |  |  | Data |  |  | -0.54 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current (Except Bus) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  | Enable |  |  | 20 | $\mu \mathrm{A}$ |
|  |  |  |  | Data |  |  | 30 | $\mu \mathrm{A}$ |
| 1 | Input High Current (Except Bus) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current (Except Bus) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max},($ Note 3) |  | Military | -20 |  | -55 | mA |
|  |  |  |  | Commercial | -18 |  | -60 | mA |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current (All Bus Outputs Low) | $\mathrm{V}_{\mathrm{CC}}=$ Max, Enable $=\mathrm{GND}$ |  | DS26S10 |  | 45 | 70 | mA |
|  |  |  |  | DS26S11 |  |  | 80 | mA |

Bus Input/Output Characteristics

| Symbol | Parameter | Conditions (Note 1) |  |  | Min | Typ (Note 2) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $V_{C C}=\operatorname{Min}$ | Military | $\mathrm{l}_{\mathrm{OL}}=40 \mathrm{~mA}$ |  | 0.33 | 0.5 | V |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=70 \mathrm{~mA}$ |  | 0.42 | 0.7 |  |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=100 \mathrm{~mA}$ |  | 0.51 | 0.8 |  |
|  |  |  | Commercial | $\mathrm{l}_{\mathrm{OL}}=40 \mathrm{~mA}$ |  | 0.33 | 0.5 |  |
|  |  |  |  | $\mathrm{IOL}=70 \mathrm{~mA}$ |  | 0.42 | 0.7 |  |
|  |  |  |  | $\mathrm{OL}=100 \mathrm{~mA}$ |  | 0.51 | 0.8 |  |
| 10 | Bus Leakage Current | $V_{C C}=$ Max |  | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ |  |  | -50 | $\mu \mathrm{A}$ |
|  |  |  | Military | $\mathrm{V}_{\mathrm{O}}=4.5 \mathrm{~V}$ |  |  | 200 |  |
|  |  |  | Commercial | $\mathrm{V}_{\mathrm{O}}=4.5 \mathrm{~V}$ |  |  | 100 |  |
| IOFF | Bus Leakage Current (Power OFF) | $\mathrm{V}_{\mathrm{O}}=4.5 \mathrm{~V}$ |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH }}$ | Receiver Input High Threshold | $\begin{aligned} & \text { Bus Enable }=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \end{aligned}$ |  | Military | 2.4 | 2.0 |  | V |
|  |  |  |  | Commercial | 2.25 | 2.0 |  |  |
| $\mathrm{V}_{\mathrm{TL}}$ | Receiver Input Low Threshold | $\begin{aligned} & \text { Bus Enable }=2.4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \end{aligned}$ |  | Military |  | 2.0 | 1.6 | V |
|  |  |  |  | Commercial |  | 2.0 | 1.75 |  |

Note 1: For conditions shown as min or max, use the appropriate value specified under Electrical Characteristics for the applicable device type.
Note 2: Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ ambient and maximum loading.
Note 3: Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second.
Switching Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}\right)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tplih | Data Input to Bus | $\mathrm{R}_{\mathrm{B}}=50 \Omega, \mathrm{C}_{\mathrm{B}}=50 \mathrm{pF}$ (Note 1) | DS26S10 |  | 10 | 15 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Data Input to Bus |  |  |  | 10 | 15 | ns |
| tPLH | Data Input to Bus |  | DS26S11 |  | 12 | 19 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Data Input to Bus |  |  |  | 12 | 19 | ns |
| tPLH | Enable Input to Bus |  | DS26S10 |  | 14 | 18 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Enable Input to Bus |  |  |  | 13 | 18 | ns |
| $t_{\text {PLLH }}$ | Enable Input to Bus |  | DS26S11 |  | 15 | 20 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Enable Input to Bus |  |  |  | 14 | 20 | ns |
| tPLH | Bus to Receiver Out | $\begin{aligned} & R_{B}=50 \Omega, R_{L}=280 \Omega, C_{B}=50 \mathrm{pF}(\text { Note } 1), \\ & C_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  |  | 10 | 15 | ns |
| $t_{\text {PHL }}$ | Bus to Receiver Out |  |  |  | 10 | 15 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Bus | $\mathrm{R}_{\mathrm{B}}=50 \Omega, \mathrm{C}_{\mathrm{B}}=50 \mathrm{pF}$ (Note 1) |  | 4.0 | 10 |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Bus |  |  | 2.0 | 4.0 |  | ns |

Note 1: Includes probe and jig capacitance.

## Truth Tables

| DS26S10 |  |  |  | DS26S11 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs |  | Outputs |  | Inputs |  | Outputs |  |
| $\overline{\mathrm{E}}$ | 1 | $\bar{B}$ | Z | $\bar{E}$ | I | $\overline{\text { B }}$ | Z |
| L | L | H | L | L | L | L | H |
| L | H | L | H | L | H | H | L |
| H | X | Y | $\overline{\mathrm{Y}}$ | H | X | Y | $\bar{Y}$ |

$\mathrm{H}=$ High voltage level
L = Low voltage level
$X=$ Don't care
$Y=$ Voltage level of bus (assumes control by another bus transceiver)

## Typical Application



TL/F/5802-5

## AC Test Circuit and Switching Time Waveforms

Note 1: Includes probe and jig capacitance.


## Typical Performance Characteristics



## Schematic Diagram



TL/F/5802-10

National Semiconductor Corporation

## DS3662 Quad High Speed Trapezoidal ${ }^{\text {TM }}$ Bus Transceiver

## General Description

The DS3662 is a quad high speed Schottky bus transceiver intended for use with terminated $120 \Omega$ impedance lines. It is specifically designed to reduce noise in unbalanced transmission systems. The open collector drivers generate precise trapezoidal waveforms with rise and fall times of 15 ns (typical), which are relatively independent of capacitive loading conditions on the outputs. This reduces noise coupling to the adjacent lines without any appreciable impact on the maximum data rate obtainable with high speed bus transceivers. In addition, the receivers use a low pass filter in conjunction with a high speed comparator, to further enhance the noise immunity. Tightly controlled threshold levels on the receiver provide equal rejection to both negative and positive going noise pulses on the bus.
The external termination is intended to be a $180 \Omega$ resistor from the bus to 5 V logic supply, together with a $390 \Omega$ resistor from the bus to ground. The bus can be terminated at one or both ends. A two input NOR gate is provided to disable all drivers in a package simultaneously.

## Features

- Pin to pin functional replacement for DS8641

■ Guaranteed AC specifications on noise immunity and propagation delay over the specified temperature and supply voltage range

- Temperature insensitive receiver thresholds track bus logic level
■ Trapezoidal bus waveforms reduce noise coupling to adjacent lines
- Precision receiver thresholds provide maximum noise immunity and symmetrical response to positive and negative going pulses
- Open collector driver output allows wire-OR connection
- High speed Schottky technology
- $15 \mu \mathrm{~A}$ typical bus termination current with normal $\mathrm{V}_{\mathrm{CC}}$ or with $V_{C C}=0 \mathrm{~V}$
- Glitch free power up/down protection on the driver output
- TTL compatible driver and disable inputs, and receiver outputs

| Absolute Maximum Ratings (Note 1 ) |  |
| :--- | ---: |
| Speciflcations for Milltary/Aerospace products are not |  |
| contained in this datasheet. Refer to the assoclated |  |
| reliability electrical test specifications document. |  |
| Supply Voltage | 7 V |
| Input and Output Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ | 1509 mW |
| Cavity Package | 1476 mW |
| Molded Package | $260^{\circ} \mathrm{C}$ |

## Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.75 | 5.25 | V |
| Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

*Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER AND DISABLE INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  |  |  | 0.8 | V |
| 1 | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| IIH | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  | -1 | -1.6 | mA |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Diode Clamp Voltage | I CLAMP $=-12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| DRIVER OUTPUT/RECEIVER INPUT |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OLB }}$ | Low Level Bus Voltage | $\mathrm{V}_{\text {DIS }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2 \mathrm{~V}, \mathrm{I}_{\text {BUS }}=100 \mathrm{~mA}$ |  | 0.6 | 0.9 | V |
| $\mathrm{IHB}^{\text {IH }}$ | Maximum Bus Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| ILLB | Maximum Bus Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Receiver Threshold | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=16 \mathrm{~mA}$ | 1.90 | 1.70 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Receiver Threshold | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ |  | 1.70 | 1.50 | V |
| RECEIVER OUTPUT |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| los | Output Short Circuit Current | $\begin{aligned} & V_{\mathrm{DIS}}=0.8 \mathrm{~V}, \mathrm{~V}_{I N}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V},(\text { Note 4) } \end{aligned}$ | -40 | -70 | -100 | mA |
| ICC | Supply Current | $\mathrm{V}_{\text {DIS }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2 \mathrm{~V}$ |  | 50 | 90 | mA |

Switching Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PROPAGATION DELAYS |  |  |  |  |  |  |
| $t_{\text {PLHD }}$ | Disable to Bus "1" | Figure 1 |  | 25 | 35 | ns |
| tPHLD | Disable to Bus " 0 " |  |  | 25 | 35 | ns |
| tPLHB | Driver Input to Bus "1" | Figure 2 |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHLB }}$ | Driver Input to Bus " 0 " |  |  | 20 | 30 | ns |
| $t_{\text {PLHR }}$ | Bus to Logical "1" Receiver Output | Figure 3 |  | 25 | 40 | ns |
| $t_{\text {PHLR }}$ | Bus to Logical "0" Receiver Output |  |  | 25 | 40 | ns |
| NOISE IMMUNITY |  |  |  |  |  |  |
| $t_{\text {rB }}, \mathrm{t}_{\text {fB }}$ | Rise and Fall Times (10\%-90\%) of the Driver Output | Figure 2 | 10 | 15 | 20 | ns |
| $t_{n R}$ | Receiver Noise Rejection Pulse Width | No Response at Receiver Output as per Figure 4 |  | 20 | 10 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" and "Recommended Operating Conditions" provide conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the supply and temperature range listed in the table of "Recommended Operating Conditions". All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.

## AC Test Circuits and Switching Waveforms



TL/F/5803-3
Note: $t_{\mathbf{r}}=\mathrm{t}_{\mathbf{f}}=2.5 \mathrm{~ns}$. Pulse width $=500 \mathrm{~ns}$ measured between 1.5 V levels. $\mathrm{f}=1 \mathrm{MHz}$.
FIGURE 1. Dlsable Delays


TL/F/5803-5
Note: $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2.5 \mathrm{~ns}$. Pulse width $=500 \mathrm{~ns}$ measured between 1.5 V levels. $\mathrm{f}=1 \mathrm{MHz}$.
FIGURE 2. Driver Propagation Delays


TL/F/5803-6


TL/F/5803-7
Note: $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=15 \mathrm{~ns}$. Pulse width $=500 \mathrm{~ns}$ measured between 1.7 V levels. $\mathrm{f}=1 \mathrm{MHz}$.
FIGURE 3. Receiver Propagation Delays


TL/F/5803-8


TL/F/5803-9

$$
t_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=2.5 \mathrm{~ns}
$$

(a) Receiver Output ( $\mathrm{V}_{\mathrm{O}}$ ) to Remain Greater than 2.2V


TL/F/5803-10

$$
t_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=2.5 \mathrm{~ns}
$$

(b) Receiver Output ( $\mathrm{V}_{0}$ ) to Remain Less than 0.7 V

FIGURE 4. Recelver Noise Immunity: "No Response at Output" Input Waveforms

## Typical Application

$120 \Omega$ Unified Data Bus


# DS3662-The Bus Optimizer 

## I. INTRODUCTION

A single ended Bus is an unbalanced Data Transmission medium, which is timeshared by several system elements. Like any unbalanced system, it is highly susceptible to com-mon-mode noise, such as ground noise and crosstalk. In general, the latter determines the maximum physical length of the Bus that can be incorporated with acceptable reliability. Crosstalk is a major problem in high speed computer Buses which employ Schottky Transceivers for increased data rate capability. It is therefore highly desirable to minimize crosstalk noise in Bus circuits to allow for longer Buses and to provide higher system reliability.
This article describes the operation of the DS3662 Quad High Speed Trapezoidal Bus Transceiver, which has been specially designed to minimize crosstalk problems. The Driver generates precise Trapezoidal waveforms that reduce noise coupling to adjacent Bus channels. The Receiver uses a low pass filter, whose time constant is matched to the Driver slew rate to provide maximum noise rejection with acceptable signal delay characteristics. Precision high speed circuitry optimizes noise immunity without sacrificing the high data rate capability of Schottky Transceivers.

## II. THE PROBLEM

Conventional Bus Drivers are designed to provide high output currents for charging and discharging relatively large Bus capacitances quickly. These high speed transitions are characterized by peak slew rates of up to $5 \mathrm{~V} / \mathrm{ns}$ around the mid-region of the transition. This can cause considerable noise coupling to adjacent lines, commonly referred to as crosstalk. Crosstalk also includes noise induced by sources
external to the Bus. Additional noise may be generated due to reflections at imperfect terminations.
Bus Receviers are designed to respond to high speed transitions and to provide low propagation delays. Unfortunately, their fast response results in high noise sensitivity. The combined effect of the noise on the Bus and the sensitivity of the Receiver to the noise severely limits the Bus performance.

## III. THE SOLUTION

The above situation can be considerably improved by employing noise reduction techniques in both the Driver and the Receiver circuits. Slew rate control can be used in the Driver to reduce crosstalk, and Receiver noise sensitivity can be reduced by using a low pass filter at its input. These techniques are commonly used in line transmission circuits where the associated data rates in general are considerably lower. However, these techniques do present some difficulties in high speed Bus circuits. Increased rise and fall times, resulting from slew rate control, can affect data rates unless care is taken to limit the maximum rise and fall times to minimum pulse width requirements. With any appreciable slew rate control, the rise and fall times of the resulting Driver output waveform will be comparable to the pulse widths at maximum data rates. This condition dictates high fidelity of the transmitted waveform and precise Receiver thresholds at the middle of the Bus voltage swing in order to minimize pulse width distortion. Figure 1 illustrates the different sources of pulse width distortion due to the trapezoidal nature of the signal.

distortion due to off centered RECEIVER THAESHOLDS (VTH)


DISTORTION DUE TO NON SYMMETRICAL TRAPEZOIDAL DRIVER OUTPUT WAVEFORM
TL/F/5857-1
GURE 1. Pulse Width Distortion

The low pass filter in the Receiver should provide optimum noise rejection without introducing excessive delay in passing the signal waveform. In addition, the Receiver should have a symmetrical response to positive and negative going transitions in order to maintain a low level of pulse width distortion, as well as equal noise rejection to positive and negative going noise pulses. The response of an ideal low pass filter to signal and noise pulses is shown in Figure 2.
The DS3662 overcomes these and other problems by using high speed linear circuitry with on-chip capacitors for controlling slew rate and low pass filtering. The Driver is of open collector type intended for use with terminated $120 \Omega$ Buses. The external termination consists of a $180 \Omega$ resistor from the Bus to +5 V logic supply with a $390 \Omega$ resistor from the Bus to ground. Such a termination results in a Bus logic high level of 3.4 V with $\mathrm{V}_{\mathrm{CC}}$ at 5 V (See Figure 2). The Bus can be terminated at one or both ends as shown in Figure 3.

## IV. THE DRIVER

Using a Miller integrator circuit, the Driver generates a linearly rising and falling waveform with a constant slew rate of $0.2 \mathrm{~V} / \mathrm{ns}$ (typical) during the entire period of transition. This corresponds to typical rise and fall times of 15 ns . Figure 4 compares the output waveform of a typical Schottky Driver and the DS3662 under different capacitive loads. It should be noted that even under heavy loading, the regular Drivers have peak slew rates that are considerably higher than the average. In contrast, the trapezoidal waveform provides considerably lower slew rate with slightly higher rise and fall times. Such an increase in rise and fall time has very little effect on data rates. In fact, the high fidelity of the transmitted waveform allows pulse widths as low as 20 ns to be transmitted on the Bus, as shown in Figure 5.
The block diagram of the Driver is shown in Figure 6 and 7. When a high to low transition is applied to the input, switch ' $S$ ' opens and node ' $A$ ' is pulled low by the current source 'I'. This switches the amplifier output to a high state. The slew rate of the output transition is limited by the charging current through the capacitor, a constant value equal to I/C volts/sec.


FIGURE 2. Ideal Receiver Low Pass Filter Response


TL/F/5857-4

FIGURE 3. Bus Termination

(1)-Typical High Speed Driver Output Unloaded
(3) - Typical High Speed Driver Output Loaded
(3)-Typical Output of Controlled Slew Rate Driver Which is Load Independent

$$
\begin{array}{ll}
\text { (1) } \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \sim 3 \mathrm{~ns} & \text { Note: } \text { The word "loading". here } \\
\text { (2) } \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \sim 10 \mathrm{~ns} & \text { refers to capacitive } \\
\text { (3) } \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \sim 15 \mathrm{~ns} & \text { loading only. }
\end{array}
$$

FIGURE 4. Waveform Comparison


FIGURE 6. Driver
TL/F/5857-7


TL/F/5857-6
$\mathrm{t}_{\mathrm{pm}} \approx 20 \mathrm{~ns}$

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{r}} \approx \mathrm{t}_{\mathrm{f}} \approx 15 \mathrm{~ns} \\
& (10 \% \text { to } 90 \%)
\end{aligned}
$$

FIGURE 5. Minimum Pulse Width Driver Output


FIGURE 7. Driver

Likewise, when a low to high transition is applied to the input, switch ' $S$ ' closes and node ' $A$ ' is pulled up by the ' 21 ' current source, switching the amplifier output to a low state. The capacitor now has an equal but opposite charging current which once again limits the slew rate to -I/C volts/ sec . The inherent tracking ability of I.C. current sources provide equal rise and fall times resulting in a symmetrical output waveform.
The on-chip capacitors are fabricated using back to back junction diodes. The use of junction capacitors reduces die area and the back to back connection allows operation with either polarity. The capacitor terminal, connected to the amplifier input, remains at $\mathrm{V}_{\text {th }} \cong 1.6 \mathrm{~V}$ during the output transition. This voltage, being close to the middle of the output swing, reduces the effect of the capacitor voltage sensitivity on the output waveshape.

## V. THE RECEIVER

The Receiver consists of a low pass filter followed by a high speed comparator with a typical threshold of 1.7V (see Figure 8). This threshold value corresponds to the mid-point voltage of the 0 to 3.4 V Bus swing. It is derived from a potential divider allowing the Bus logic levels to track with $\mathrm{V}_{\mathrm{CC}}$ variations. If the low pass filter capacitor is voltage insensitive, this circuit will provide equal propagation delay for positive and negative going signal transitions on the Bus. In addition, it will also provide equal noise rejection to a posi-
tive and negative going pulse (see Figure 2). However, the junction capacitors, being voltage sensitive, will exhibit nonsymmetrical response in the above circuit. This problem is overcome in the DS3662 Receiver by using a back to back junction capacitor with the ground end biased at 1.7 V (see Figure 9). Although the capacitor still varies with the voltage at node ' A ', the variation is symmetrical about 1.7 V (the middle of the Bus swing) and therefore will provide an identical response to transitions of either polarity.

## VI. TRANSCEIVER PERFORMANCE

The characteristics of the trapezoidal Transceiver are fully detailed in the device data sheet. Some of the more important specifications are discussed below. Both AC and DC specifications are guaranteed over a $0-70^{\circ} \mathrm{C}$ temperature range and a supply range of 4.75-5.25V.
The Driver typically has a propagation delay of 15 ns with a maximum of 30 ns . The Receiver propagation delays are specified at 25 ns typical and 40 ns maximum. The Driver output rise and fall times are guaranteed to be within 10 to 20 ns with a typical of 15 ns . The noise immunity of the Receiver is specified in terms of the width of a 2.5 V pulse that is guaranteed to be rejected by the Receiver (see Figure 10). The Receiver typically rejects a 20 ns pulse going positive from ground level or going negative from a 3.4 V logic 1 level. Worst case rejection is specified at 10 ns .


FIGURE 8. Receiver


TL/F/5857-10
FIGURE 9. Receiver


TL/F/5857-11
Rejects positive or negative going noise pulses of pulse widths up to 20 ns typical. Detects and propagates trapezoidal signal pulses in 20 ns typical.

FIGURE 10. Receiver Noise Immunity

The AC response of the DS3662 Driver and Receiver are depicted in Figures 11 and 12 respectively. Figure 11 shows the typical Driver output waveform as compared to a standard high speed Transceiver output. Oscillograms in Figure 12 demonstrate the ability of the Receiver to distinguish the trapezoidal signal from the noise. Here the Receiver rejects a noise pulse of 19 ns width, while accepting a narrower signal pulse ( $=16 \mathrm{~ns}$ ) of the same amplitude (The signal is triangular since the pulse width is smaller than the rise and fall time of the Trapezoidal Driver output).
The performance of the Transceiver under actual operating condition is demonstrated in Figures 13 through 15. Oscillograms in Figure 13 clearly show the capability of the DS3662 in real life situations. Here it is compared with the DS8834 under identical conditions. The Transceivers drive a minicomputer Bus (flat ribbon cable) 100 feet long, terminated at the far end with taps at various lengths for connecting to the Receiver input. The cable is randomly folded to generate crosstalk between the various parts. In addition a noise pulse is induced on the signal line by driving an adjacent line with a pulse generator. This corresponds to the second dominant pulse in the Bus waveforms at approximately 600 ns from the main signal pulse. As can be seen, the DS8834 with fast rise and fall times on the Driver output generates more crosstalk and its Receiver easily responds to this crosstalk and to the externally induced noise (even though it has hysteresis!), limiting the useful Bus length to
less than 10 feet. In contrast, the DS3662's Driver generates much less crosstalk and its Receiver is immune to the induced noise even when the noise amplitude exceeds the signal amplitude as seen in the oscillogram at 50 feet. When the same experiment was repeated with the DS8641, it responded to the noise even at 10 feet as shown in Figure 14.
Figure 15 shows the plots of maximum data rate versus line length for the three Transceivers discussed above under two different conditions. The graph in Figure 15a is obtained with no consideration to the pulse width distortion whereas the one in Figure 15b is obtained for a maximum allowable pulse width distortion of $\pm 10 \%$. A square waveform is used so that the pulse width distortion criteria will apply to both positive and negative going pulses. These graphs clearly show that the DS3662 can be used at considerably higher data rates with lower distortion for longer distances than the other two Transceivers (Figure 15b) although the others have a slightly higher data rate capability at short distances with high timing distortion (Figure 15a).

## VII. CONCLUSION

The DS3662, with its combination of a trapezoidal Driver and a noise rejecting Receiver utilizing on chip capacitors, represents a significant improvement in high speed Bus circuits and a solution to Bus noise problems commonly encountered in Mini and Microcomputer systems.


TL./F/5857-12
FIGURE 11


FIGURE 12. DS3662 Receiver Response
FIGUE 12. DS3662 Receivar Response


FIGURE 13


FIGURE 15. Data Rate vs. Line Length

## Reducing Noise on Microcomputer Buses


#### Abstract

This paper focuses on the noise components that have a significant impact on the performance of a high speed microcomputer bus. An overview of their nature is followed by ways to minimize their contribution by suitable design of the PC board backplane, the termination network and the bus transceiver. The DS3662 trapezoidal bus transceiver, which is specifically designed to minimize such noise on high speed buses, is presented along with its performance data. And to conclude, some possible new transceiver designs for further improvement of the bus performance are explored.


## INTRODUCTION

As the microcomputer bus bandwidth is extended to handle ever increasing clock rates, the noise susceptibility of a sin-gle-ended bus poses a serious threat to the overall system integrity. Thus, it is mandatory that the various noise contributions be taken into account in the design of the bus transceiver, the PC board backplane and the bus terminations to avoid intermittent or total failure of the system.
Although noise such as crosstalk and reflections are inevitable in any practical bus configuration, their impact on the system can be determined and minimized by careful design of all three components mentioned above. The combined contribution of the noise under worst-case conditions should be within the noise margin for reliable bus operation. The design of the transceiver plays a significant role in minimizing crosstalk and reflection. The bus can be optimized for minimum noise at a given bandwidth by using a trapezoidal driver having suitable rise and fall times along with a matched low pass filtered receiver which provides a symmetrical noise margin. The DS3662 is one such transceiver, the first member in the family of trapezoidal bus transceviers available from National Semiconductor Corporation. This device represents a significant improvement in high speed bus circuit design and provides a solution to commonly encountered bus noise problems.

## THE MICROCOMPUTER BUS

A typical microcomputer bus usually consists of a printed circuit board backplane with signal and ground traces on one side and a ground plane on the other. The length ranges from a few inches to several feet with as many as 32 closely spaced ( $0.6^{\prime \prime}$ typical) card edge connectors. Each signal line interacts with the ground plane to form a transmission line with characteristic impedance ' $Z$ ' in the range of $90 \Omega-120 \Omega$ typical. It is desirable to have as large

National Semiconductor Corp. Application Note 337
R. V. Balakrishnan
a ' $Z$ ' as possible in order to reduce the drive requirement of the bus driver and to reduce the power dissipated at the terminations. But much larger values of ' $Z$ '' translate to significantly larger physical dimensions and therefore are not very practical.
The bus appears like a transmission line to any signal having a transition time ' $t_{r}$ ' less than the round trip delay ' $2 T_{L}$ ' of the bus. The bus delay ' $T_{L}$ ' is given by:

$$
\begin{equation*}
T_{L}=L \sqrt{L 1 C 1} \tag{1}
\end{equation*}
$$

where $L=$ length of the bus
$L 1=$ distributed inductance per unit length C1 = distributed capacitance per unit length
For a typical unloaded $100 \Omega$ microstrip line, $\mathrm{C} 1 \cong 20 \mathrm{pF} / \mathrm{ft}$ and $\mathrm{L} 1 \cong 0.2 \mu \mathrm{H} / \mathrm{ft}$. Therefore, $\mathrm{T}_{\mathrm{L}}=2.0 \mathrm{~ns} / \mathrm{ft}$. This corresponds to approximately half the speed of light. However, the capacitive loading at each connector on the backplane increases the delay time significantly. The loaded delay time ' $T_{L 1}$ ' is given by:

$$
\begin{equation*}
T_{L L}=T_{L} \sqrt{1+\left(C_{L} / C_{1}\right.} \tag{2}
\end{equation*}
$$

where $C_{L}=$ distributed load capacitance/unit length
Given a 10 pF loading at each connector (connector + transceiver capacitance) and a $0.6^{\prime \prime}$ spacing between connectors, $C_{L}=200 \mathrm{pF} / \mathrm{ft}$ and $\mathrm{T}_{\mathrm{LL}}=6.6 \mathrm{~ns} / \mathrm{ft}$. So even a $6^{\prime \prime}$ long bus has a $2 T_{\mathrm{LL}}=6.6 \mathrm{~ns}$, which is higher than the transition time ( $t_{r}$ ) of many high speed bus drivers. When in doubt, it is always better to use the transmission line approach than the lumped circuit approach as the latter is an approximation of the former. Also, the transmission line analysis gives more pessimistic (worst-case) values of crosstalk and reflection and is, hence, safer.

## CROSSTALK REDUCTION

The crosstalk is due to the distributed capacitive coupling $\mathrm{C}_{\mathrm{C}}$ and the distributed inductive coupling $\mathrm{L}_{\mathrm{C}}$ between two lines. When crosstalk is measured on an undriven sense line next to a driven line (both terminated at their characteristic impedances), the near end crosstalk and the far end crosstalk have quite distinct features, as shown in Figure 1. Their respective peak amplitudes are:
$V_{N E}=K_{N E}\left(2 T_{L}\right)\left(V_{1} / t_{r}\right)$ for $t_{r}>2 T_{L}$
$V_{N E}=K_{N E}\left(V_{1}\right) \quad$ for $t_{r}<2 T_{L}$
$V_{F E}=K_{F E}(\mathrm{~L})\left(V_{1} / \mathrm{t}_{\mathrm{r}}\right)$
where $V_{l}=$ signal swing on the drive line.

The coupling constants are given by the expressions:

$$
\begin{align*}
& K_{N E}=\frac{L_{C}\left(C_{C} Z+L_{C} / Z\right)}{4 T_{L}}  \tag{6}\\
& K_{F E}=\frac{C_{C} Z-L_{C} / Z}{2} n s / f t \tag{7}
\end{align*}
$$

The near end component reduces to zero at the far end and vice versa. At any point in between, the crosstalk is a fractional sum of near and far end crosstalk waveforms shown. It should be noted from expressions 6 and 7 that the far end crosstalk can have either polarity whereas the near end crosstalk always has the same polarity as the signal causing it. In microstrip backplanes the far end crosstalk pulse is usually the opposite polarity of the original signal.
Although the real world bus is far from the ideal situation depicted in Figure 1, several useful observations that apply to a general case can be made:

1. The crosstalk always scales with the signal amplitude.
2. Absolute crosstalk amplitude is proportional to slew rate $V_{1} / \mathrm{t}_{\mathrm{r}}$, not just $1 / \mathrm{t}_{\mathrm{r}}$.
3. Far end crosstalk width is always $\mathrm{t}_{\mathrm{r}}$.
4. For $t_{r}<2 T_{L}$, the near end crosstalk amplitude $V_{N E}$ expressed as a fraction of signal amplitude $V_{I}$ is a function of physical layout only.
5. The higher the value of ' $t_{r}$ ' the lower the percentage of crosstalk (relative to signal amplitude).
The corresponding design implications are:
6. The noise margin expressed as a percentage of the signal swing is what's important, not the absolute noise margin. Therefore, to improve noise immunity, the percentage noise margin has to be maximized. This is achieved by reducing the receiver threshold uncertainty region and by centering the threshold between the high and low levels.
7. Smaller signal amplitude with the same transition time reduces bus drive requirements without reducing noise immunity.
8. Far end crosstalk is eliminated if the receiver is designed to reject pulses having pulse widths less than or equal to $t_{r}$.
9. When $t_{r}<2 T_{L}$, the near end crosstalk immunity for a given percentage noise margin has to be built into the backplane PC layout. Since $\left(\mathrm{V}_{\mathrm{NE}} / \mathrm{V}_{\mathrm{l}}\right)=\mathrm{K}_{\mathrm{NE}}$ for this case, $\mathrm{K}_{\mathrm{NE}}$ should be kept lower than the available worst-case noise margin. $K_{\text {NE }}$ may be reduced by either increasing the spacing between lines or by introducing a ground line in between. The ground line, in addition to increasing the spacing between the signal lines, forces the electric field lines to converge on it, significantly reducing crosstalk.
10. For minimum crosstalk the rise and fall times of the signal waveform should be as large as possible consistent with the minimum pulse width requirements of the bus. A driver that automatically limits the slew rate of the transition can go a long way in reducing crosstalk.


FIGURE 1. Crosstalk under Ideal Conditions

## CROSSTALK MEASUREMENT

When multiple lines on either side of the sense lines switch simultaneously the crosstalk is considerably larger, typically 3.5 times the single line switching case for microstrip backplanes. Also, the location of the drivers on the driven lines and the receiver on the sense line for worst-case crosstalk differs for the near end and far end cases as shown in Figure 2 and 3 for a uniformly loaded bus. But if the far end crosstalk is not of the opposite polarity, then the combined effect of far end and near end crosstalk could have a larger amplitude and pulse width at a point near the middle of the sense line in Figure 2. So in a general case, or in the case of a non-uniformly loaded bus, it is advisable to check the sense line at several locations along the length of the bus to determine the worst-case crosstalk. The measurement should be made for both the positive and the negative transition of the drive signal.

## THE TERMINATION

A properly terminated transmission line has no reflections. But a practical microcomputer bus is neither a perfect transmission line nor is it properly terminated under all conditions. The capacitive loading at discrete locations, such as a used card slot, act as sources of reflection. However, in the limiting case when the bus is uniformly populated with a large number of modules, the bus behaves like a lower impedance transmission line. The loaded impedance ' $Z_{L}$ ' of the bus is given by the expression:

$$
\begin{equation*}
Z_{L}=\frac{Z}{\sqrt{1+C_{L} / C_{1}}} \tag{8}
\end{equation*}
$$

where $Z=$ unloaded line impedance
Unfortunately, uniform loading of the bus is not guaranteed at all times and even if it were (by dummy loading of


TL/F/5281-2
Note: All lines terminated at both ends (not shown)
FIGURE 2. Worst-Case Far End Crosstalk Measurement


Note: All lines terminated at both ends (not shown)
FIGURE 3. Worst-Case Near End Crosstalk Measurement
the unused slots) $Z_{L}$ is usually too low for proper termination of the bus. For example, a 10 pF per module loading of the $100 \Omega$ microstrip bus at $0.6^{\prime \prime}$ spacing results in a $Z_{L}=30 \Omega$. One such termination at each end will require a 200 mA drive capacity on the bus driver for a nominal $3 V$ swing. Such large drive currents and low value terminations increase the power dissipation of the system significantly in addition to causing other problems such as increased ground drop, inductive drops in traces due to large current being switched, etc. As a compromise the bus is usually terminated at an impedance higher than $Z_{L}$ but less than or equal to $Z$. Consequently, there is always some amount of reflection present. For a perfect transmission line the reflection coefficient ' $\Gamma$ ' is given by the well known expression:

$$
\begin{equation*}
\Gamma=\frac{Z-R_{t}}{Z+R_{t}} \tag{9}
\end{equation*}
$$

where $Z=$ impedance of the bus

$$
R_{t}=\text { termination resistance }
$$

The net effect, in the general case of a nonuniformly loaded bus, is that it may take several round trip bus delays after a bus driver output transition, before the quiescent voltage level is established. However, this delay is avoided by using a bus driver that has sufficient drive to generate a large enough voltage step during the first transition to cross well beyond the receiver threshold region under the worst-case load conditions.
Figure 4 illustrates the driver output waveform under such a condition. Here the fully loaded bus (with $Z_{L}=30 \Omega$ ), of the previous example, is driven by the DS3662 bus transceiver at the mid point. The driver is actually driving two transmission lines of $Z_{L}=30 \Omega$ in either direction from the middle and hence the initial step is given by:

$$
\begin{equation*}
V 1=\left(\frac{Z_{L}}{2}\right) 2 I_{S} \tag{10}
\end{equation*}
$$

where Is $=$ Standing current on the bus due to each termination
For the DS3662, the termination can be designed for $21_{S}=$ 100 mA and therefore:
$\mathrm{V} 1=(30 / 2) 100=1.5 \mathrm{~V}$

This value of the initial swing is large enough to cross the narrow threshold region of the receiver as shown and therefore no waiting period is required for the reflections to build up the output high level. On the negative transition the problem is less critical due to the much higher sink capability of the DS3662 during pull down.
Reflections can also be caused by resistive loading of the bus by the DC input current of the receiver. The resulting reflectoin coefficient $(\Gamma)$ is given by the expression:

$$
\begin{equation*}
\Gamma=-1 / 2\left(\frac{I_{\mathrm{R}}}{\mathrm{I}_{\mathrm{S}}}\right) \tag{11}
\end{equation*}
$$

where $I_{R}=$ receiver input current
Having a receiver with a high input impedance not only makes this component of reflection insignificant but also reduces the DC load on the driver, allowing the use of lower value termination resistors. This is particularly true when a large number of modules are connected to the bus.
The design implications of the above discussion may be summarized as follows:

1. If the driver has adequate drive to produce the necessary voltage swing under the worst-case loading ( $Z_{L} / 2$ ), reflections do not restrict the bus performance. This translates to a 100 mA minimum drive requirement for a typical microstrip bus.
2. If the drive is insufficient, time should be allowed for the reflections to build up the voltage level before the data is sampled.
3. For signals such as clock, strobe, etc., wherein the edge is used for triggering events, it is mandatory that the driver meet the above drive requirements if delayed or multiple triggering is to be avoided.
4. An ideal TTL bus transceiver should have at least a 100 mA drive, a high input impedance receiver with a narrow threshold uncertainty region.


TL/F/5281-4
FIGURE 4. Worst-Case DS3662 Output Transition for $Z_{L}=15 \Omega$ and $R_{\mathbf{T}}=50 \Omega$

## THE DS3662 TRANSCEIVER

The DS3662 quad trapezoidal bus transceiver has been designed specifically to minimize the noise problems discussed previously. The driver generates precise trapezoidal waveforms that reduce crosstalk and the receiver uses a low pass filter to reject noise pulses having pulse widths up to the maximum driver output transition times. Precision output circuitry optimizes noise immunity without sacrificing the high data rate capability of Schottky transceivers.
Figure 5 shows the recommended configuration for microcomputer buses. The use of a 3.4 V source with a single termination resistor at each end reduces the average power dissipation of the bus. However, a two resistor termination connected between the line and the power rails, having the same Thevenin's equivalent, can be substituted for lower cost.

Using a Miller integrator circuit, the driver generates a linearly rising and falling waveform with a constant slew rate of $0.2 \mathrm{~V} / \mathrm{ns}$ (Figure 6). This corresponds to a nominal transition time of 15 ns . Figure 7 compares the output waveform of a typical high speed driver to that of DS3662 under different load conditions. It should be noted that even under heavy loading, the regular drivers have peak slew rates that are much higher than the average. On the other hand, the trapezoidal waveform has a much lower slew rate with only a slight increase in the transition time. Such an increase in the transition time has little or no effect on the data rates. In fact, the high fidelity of the DS3662 driver output waveform allows pulse widths as low as 20 ns to be transmitted on the bus.

$\mathrm{R}_{\mathrm{T}}=50 \Omega$ to $90 \Omega$
TL/F/5281-5
FIGURE 5. Recommended Bus Termination for Heavily Loaded Microstrip Backplanes


TL/F/5281-7
FIGURE 6. DS3662 Driver


TL/F/5281-6
Note 1: Typical high speed driver output unloaded; $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \approx 3 \mathrm{~ns}$
Note 2: Typical high speed driver output loaded; $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \approx 10 \mathrm{~ns}$
Note 3: Typical outupt of controlled slew rate driver which is load independent; $t_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \approx 15 \mathrm{~ns}$
FIGURE 7. Waveform Comparison

The receiver consists of a low pass filter followed by a high speed comparator, with a typical threshold of 1.7V (Figure 8). The noise immunity of the receiver is specified in terms of the width of a 2.5 V pulse that is guaranteed to be rejected by the receiver. The receiver typically rejects a 20 ns pulse going positive from the ground level or going negative from the 3.4 V logic 1 level. The receiver threshold lies within a specified 400 mV region over the supply and temperature range and is centered between the low and high levels of the bus for a symmetrical noise margin.


TL/F/5281-8
FIGURE 8. DS3662 Receiver
Other features of the device include a $100 \mu \mathrm{~A}$ maximum DC bus loading specification under power ON or OFF condition and a glitch-free power up/down protection on the bus output.

Waveforms in Figure 9 demonstrate the ability of the receiver to distinguish the trapezoidal signal from noise. Here the receiver rejects a noise pulse of 19 ns width, while accepting a narrower signal pulse ( 16 ns ) of the same peak amplitude (the signal is triangular because of the pulse width which is smaller than the transition time).
The real-world performance of the DS3662 transceiver shows an order of magnitude improvement in noise immunity over conventional transceivers under actual operating conditions (Reference \#3). The controlled rise and fall times on the driver output significantly reduces both near end and the far end crosstalk. As expected, the pulse discrimination at the receiver input virtually eliminates the far end crosstalk, even on extremely long buses (over 100 feet). The near end crosstalk, which is particularly severe on the state of the art backplanes due to the tight spacing between the signal lines, is easily accommodated by the large percentage noise margin ( $>75 \%$ ) provided by the receiver. Field reports indicate that the DS3662 not only solves those mysterious intermittent failure problems in mini and microcomputer systems, but also helps them meet the new FCC emission requirements due to the reduced RF radiation from the bus.

FIGURE 10. High Speed Bus Transceiver with Low Output Loading for MicroComputer Backplanes

## WHAT NEXT?

Since crosstalk scales with the signal amplitude, reducing the signal swing has not effect on the noise immunity as long as the percentage noise margin remains the same. On the other hand, there are several advantages in having lower signal swing. It reduces the drive current requirement of the driver thus reducing its output capacitance. Lower capacitive loading on the bus decreases its impedance reducing the drvie requirement even further. Having a lower current drive not only reduces the power dissipated at the terminations but also allows better matching of the termination due to the increased line impedance. In the ideal limiting case the driver has negligible loading effect on the bus and thus allows perfect termination under all load conditions.
In practice however, there are some obvious limitations. The receiver thresholds have to be maintained within tighter limits at lower signal swings to maintain the same percentage noise margin. Also, the capacitive loading is difficult to reduce beyond a certain point, due to the diminishing return in the way of lower current rating, as the loaded bus impedance approaches the unloaded impedance. However, the capacitance of an open collector driver output can be reduced significantly by using a Schottky diode as shown in Figure 10. The diode isolates the driver capacitance when the output is disabled. Using reduced signal swings and precise receiver thresholds, such a transceiver can provide sig-
nificant improvements in microcomputer bus performance. The transceiver design presented in Figure 10 is being considered for incorporation into the Futurebus standard by the IEEE.

## CONCLUSION

A well designed bus transceiver goes a long way in improving the noise immunity of a single-ended TTL bus. Further improvements in bus performance may come from the use of reduced voltage swings and better transceiver designs for lower bus loading and tighter receiver threshold limits. Although such approaches may not be TTL compatible, the improvement in performance gained may indeed justify a new standard for bus transceivers.

## REFERENCES

1) Bill Fowler, "Transmission Line Characteristics," National Semiconductor-Application Note 108, May 1974.
2) A. Feller, H. P. Kaupp, and J. J. Digiacomo, "Crosstalk And Reflections in High Speed Digital Systems," proceed-ings-Fall Joint Computer Conference, pp. 511-525, 1965
3) R. V. Balakrishnan, "Bus Optimizer," National Semicon-ductor-Application Note 259, April 1981
4) David Montgomery, "Borrowing RF Techniques For Digital Design," Computer Design, pp. 207-217, May 1982
5) R. V. Balakrishnan, "Eliminating Crosstalk Over Long Distance Busing, " Computer Design, pp. 155-162, March 1982

## National Semiconductor Corporation

## DS3666 IEEE-488 GPIB Transceiver

## General Description

The DS3666 is a high-speed Schottky 8 -channel bi-directional transceiver designed to interface TTL/MOS logic to the IEEE Standard 488-1978 General Purpose Interface Bus. PNP inputs are used at all driver inputs for minimum loading, and hysteresis is provided at all receiver inputs for added noise margin. The IEEE-488 required bus termination is provided internally with an active turn-off feature which disconnects the termination from the bus when $V_{C C}$ is removed. A power up/down protection circuit is included at all bus outputs to provide glitch-free operation during $\mathrm{V}_{\mathrm{CC}}$ power up or down. Implementing the IEEE-488 bus interface is accomplished by connecting two DS3666 devices together using the expansion control inputs provided. Each device is assigned to 4 data channels and 4 management signal channels to achieve the 16 -line format.

## Features

- 8-channel bi-directional non-inverting transceivers
- Bi-directional control implemented with TRI-STATE® output design
- Meets IEEE Standard 488-1978
- High speed Schottky design
- Low power consumption

■ High impedance PNP inputs (drivers)

- 500 mV (typ) input hysteresis (receivers)
- On-chip bus terminators
- No bus loading when $V_{C C}$ is removed
- Power up/down protection (glitch-free)
- Mode control implements 2-device expansion for complete IEEE-488 interface configuration
- Accommodates multi-controller systems


## Connection Diagram



## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage, $\mathrm{V}_{\mathrm{CC}} \quad 7.0 \mathrm{~V}$
Input Voltage
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package

2005 mW
Lead Temperature (Soldering, 4 sec .)
$260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.75 | 5.25 | V |
| Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Output Low Current $\left(\mathrm{loL}_{\mathrm{L}}\right)$ |  |  |  |
| $\quad$ Bus |  | 48 | mA |
| Terminal |  | 16 | mA |
|  |  |  |  |
|  |  |  |  |

*Derate molded package $16.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter |  |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage |  |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input Clamp Voltage |  | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\mathrm{HYS}}$ | Input Hysteresis | Bus |  |  | 400 | 500 |  | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | Terminal | $\mathrm{lOH}=-800 \mu \mathrm{~A}$ |  | 2.7 | 3.5 |  | V |
|  |  | Bus (Note 5) | $\mathrm{l}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ |  | 2.5 | 3.4 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | Terminal | $\mathrm{l} \mathrm{OL}=16 \mathrm{~mA}$ |  |  | 0.3 | 0.5 | V |
|  |  | Bus | $\mathrm{IOL}=48 \mathrm{~mA}$ |  |  | 0.4 | 0.5 |  |
| ${ }_{1 / H}$ | High-Level Input Current | Terminal and Control Inputs | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 0.2 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ |  |  | 0.1 | 20 |  |
| IIL | Low-Level Input Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -10 | -100 | $\mu \mathrm{A}$ |
| V ${ }_{\text {BIAS }}$ | Terminator Bias Voltage at Bus Port | Bus | Driver Disabled | $l_{l(\text { bus })}=0$ (No Load) | 2.5 | 3.0 | 3.7 | V |
| ILOAD | Terminator Bus Loading Current |  | Driver <br> Disabled | $\mathrm{V}_{1 \text { (bus) }}=-1.5 \mathrm{~V}$ to 0.4 V | -1.3 |  |  | mA |
|  |  |  |  | $\mathrm{V}_{1 \text { (bus) }}=0.4 \mathrm{~V}$ to 2.5 V | 0 |  | -3.2 |  |
|  |  |  |  | $\mathrm{V}_{1 \text { (bus) }}=2.5 \mathrm{~V}$ to 3.7 V |  |  | $\begin{gathered} 2.5 \\ -3.2 \end{gathered}$ |  |
|  |  |  |  | $\mathrm{V}_{1 \text { (bus) }}=3.7 \mathrm{~V}$ to 5 V | 0 |  | 2.5 |  |
|  |  |  |  | $\mathrm{V}_{\text {(bus) }}=5 \mathrm{~V}$ to 5.5 V | 0.7 |  | 2.5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0, \mathrm{~V}_{\text {l(bus) }}=0 \mathrm{~V}$ to 2.5 V |  |  |  | 40 | $\mu \mathrm{A}$ |
| los | Short-Circuit Output Current | Terminal | $\mathrm{V}_{1}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}($ Note 4) |  | -15 | -35 | -75 | mA |
|  |  | Bus (Note 5) |  |  | -35 | -75 | -150 |  |
| ICC | Supply Current |  | $\begin{aligned} & V_{1}=0.8 \mathrm{~V} \\ & D C=2.0 \\ & \text { ATN/EOI } \end{aligned}$ | $\begin{aligned} & \mathrm{C}=2.0 \mathrm{~V}, \mathrm{TE}=2.0 \mathrm{~V} \\ & \text { Mode }=2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ |  | 90 | 135 | mA |
| $\mathrm{CIN}_{\text {IN }}$ | Bus-Port Capacitance | Bus | $\begin{aligned} & V_{C C}=5 V \\ & f=1 M H z \end{aligned}$ | $0 \mathrm{~V}, \mathrm{~V}_{1}=0 \mathrm{~V}$ to 2 V , |  | 20 | 30 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: This characteristic does not apply to the NRFD/NDAC bus output since it is open collector.

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (Note 1)

| Symbol | Parameter | From | To | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tpLH }}$ | Propagation Delay Time, Low to High Level Output | Terminal | Bus | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=2.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 10 | 20 | ns |
| ${ }^{\text {tPHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 14 | 20 |  |
| ${ }^{\text {tPLH }}$ | Propagation Delay Time, Low to High Level Output | Bus | Terminal | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=5.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=240 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \text { (Figure 2) } \end{aligned}$ |  | 14 | 20 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 10 | 20 |  |
| ${ }_{\text {tPZH }}$ | Output Enable Time to High Level | Control Inputs (Note 2) (Note 3) | Bus | $\begin{aligned} & V_{\mathrm{l}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=480 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ |  | 23 | 40 | ns |
| ${ }_{\text {tPHZ }}$ | Output Disable Time from High Level |  |  |  |  | 15 | 27 |  |
| tpZL | Output Enable Time to Low Level |  |  | $\begin{aligned} & V_{1}=0 V \\ & V_{L}=2.3 V \end{aligned}$ |  | 28 | 48 |  |
| $t_{\text {PLZ }}$ | Output Disable Time from Low Level |  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Figure 1) } \end{aligned}$ |  | 17 | 35 | ns |
| tpzH | Output Enable Time to High Level | Control Inputs (Note 2) (Note 3) | Terminal | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ |  | 18 | 45 | ns |
| $t_{\text {PHZ }}$ | Output Disable Time from High Level |  |  |  |  | 22 | 33 |  |
| ${ }_{\text {t }}$ | Output Enable Time to Low Level |  |  | $\begin{aligned} & V_{1}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=280 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 28 | 56 | ns |
| ${ }_{\text {tPLZ }}$ | Output Disable Time from Low Level |  |  |  |  | 20 | 35 |  |
| ${ }^{\text {tPZH }}$ | Output Pull-Up Enable Time | ATN/EOI Input (Note 2) | Bus <br> Data <br> Outputs | $\begin{aligned} & V_{I}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=480 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 10 | 20 | ns |
| ${ }^{\text {tPHZ }}$ | Output Pull-Up Disable Time |  |  |  |  | 10 | 20 |  |

Note 1: Typical values are for $\mathrm{V}_{C C}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and are meant for reference only.
Note 2: Refer to functional truth table for control input definition.
Note 3: Test configuration should be connected to only one transceiver at a time due to the high current stress caused by the $V_{1}$ voltage source when the output connected to that input becomes active.

## Switching Load Configurations



TL/F/5244-5
$V_{C}$ logic high $=3.0 \mathrm{~V}$
$\mathrm{V}_{\mathrm{C}}$ logic low $=0 \mathrm{~V}$
${ }^{*} \mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance
FIGURE 1

${ }^{*} \mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance
TL/F/5244-6
FIGURE 2

Switching Waveforms


TL/F/5244-7



Bus Enable/Disable Times

*Input signal: $f=1.0 \mathrm{MHz}, 50 \%$ duty cycle, $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 5 \mathrm{~ns}$

## Performance Characteristics



## Logic Diagram



## Device Truth Tables

| Control Input Level |  |  |  |  | Transceiver Signal Direction |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | SC | TE | DC | ATN/EOI | REN/IFC | NRFD/NDAC | SRQ/DAV | EOI/ATN | Data |
| X | H | X | X | X | T |  |  |  |  |
| X | L | X | X | X | R |  |  |  |  |
| X | X | H | X | X |  | R |  |  | T |
| X | X | L | X | X |  | T |  |  | R |
| H | X | H | X | X |  |  | T |  |  |
| H | x | L | X | X |  |  | R |  |  |
| H | x | X | H | X |  |  |  |  |  |
| H | X | X | L | X |  |  |  | T |  |
| L | X | X | H | X |  |  | T |  |  |
| L | X | X | L | X |  |  | R |  |  |
| L | X | H | X | H |  |  |  | T |  |
| L | X | L | X | H |  |  |  | R |  |
| L | x | X | H | L |  |  |  | R |  |
| L | X | X | L | L |  |  |  | T |  |

Output Configuration

| Control Input Level |  | Transceiver Bus Output <br> Configuration |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Mode | ATN/EOI | EOI/ATN* | Data | SRQ/DAV |
| X | H | H | Totem-Pole |  |
| X | H | L | Totem-Pole |  |
| X | L | H | Totem-Pole |  |
| X | L | L | Open Collector |  |
| H | X | X |  | Totem-Pole |
| L | X | X |  | Open Collector |

$H=$ High level input
L = Low level input
$X=$ Don't care
$T=$ Transmit, i.e., signal outputted to bus
$R=$ Receive, i.e., signal outputted to terminal
*The EOI/ATN transceiver signal level is sensed for internal logic control of bus port data output configuration.

## Functional Description

The DS3666 is an 8-channel bi-directional transceiver with internal logic specifically configured to implement the IEEE488 bus interface. Expansion logic is included so that two DS3666 devices may be interconnected to form the complete 16 -line interface. This approach is equivalent to pairing the DS75160A and the DS75162A devices to implement the 16 -line bus. The port connections to the bus lines have internal terminators, in accordance with the IEEE-488 Standard, that are deactivated when the device is powered down. This feature guarantees no bus loading when $\mathrm{V}_{\mathrm{CC}}=$ 0 V . The bus port data outputs have a control mode that either enables or disables the active upper stage of the to-tem-pole configuration. When the upper stage is disabled, the data outputs operate as open collector outputs, which are necessary for parallel polling. In compliance with the system organization of the management signal lines, the NRFD/NDAC bus port output is a fixed open collector configuration. Also, the SRQ/DAV bus port output is configured so that the SRQ output is open collector in the expanded implementation of the device. Transceiver direction control is divided into three groups. The NRFD/NDAC and data lines are controlled by the TE input. The REN/IFC line is controlled by the SC input. And the EOI/ATN and SRQ/ DAV lines are controlled by the TE or DC input, depending on the expansion mode. A special case is the direction of
the designated EOI line, which is a function of both the TE and DC inputs, as well as the logic level present on the ATN line.

Table of Signal Line Abbreviations

| Signal Line <br> Classification | Mnemonic | Definition |
| :--- | :---: | :--- |
| Control <br> Signals | DC | Direction Control |
|  | TE | Talk Enable |
|  | SC | System Controller |
|  | Data A, Data B, <br> Data C, Data D | Bi-Directional Data <br> Transceivers |
|  | ATN | Attention |
|  | DAV | Data Valid |
|  | EOI | End or Identify |
|  | IFC | Interface Clear |
|  | NDAC | Not Data Accepted |
|  | RRD | Not Ready for Data |
|  | SRQ | Remote Enable |

IEEE-488 Interface Configuration Truth Tables (see Configuration Diagram)

| Management Signals |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Input Level |  |  |  | Transceiver Signal Direction |  |  |  |  |  |  |  |
| SC | TE | DC | AT |  | EOI | REN | IFC | SRQ | NRFD | NDAC | DAV |
| H | H | H |  | R |  | T | T | T | R | R | T |
| H | H | L |  | T |  | T | T | R | R | R | T |
| H | L | H |  | R |  | T | T | T | T | T | R |
| H | L | L |  | T |  | T | T | R | T | T | R |
| L | H | H |  | R |  | R | R | T | R | R | T |
| L | H | L |  | T |  | R | R | R | R | R | T |
| L | L | H |  | R |  | R | R | T | T | T | R |
| L | L | L |  | T |  | R | R | R | T | T | R |
| X | H | X | H |  | T |  |  |  |  |  |  |
| $x$ | L | X | H |  | R |  |  |  |  |  |  |
| X | X | H | L |  | R |  |  |  |  |  |  |
| X | X | L | L |  | T |  |  |  |  |  |  |


| Control <br> Input <br> Level |  | Data <br> Transceivers |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ATN | EOI | TE | Direc- | Bus Port <br> tion <br> Configuration |
| X | X | L | R | Input <br> H |
| H | H | T | Totem-Pole Output |  |
| H | L | H | T | Totem-Pole Output |
| L | H | H | T | Totem-Pole Output |
| L | L | H | T | Open Collector Output |

$\mathrm{H}=$ High level input
$L=$ Low level input
$X=$ Don't care
$T=$ Transmit, i.e., signal outputted to bus
$R=$ Receive, i.e., signal outputted to terminal
*The ATN signal level is sensed for internal multiplex control of EOI transmission direction logic.


TL/F/5244-3

## IEEE-488 Specification Summary

Logic Nomenclature. When referring to the IEEE-488 specification publication, the following logic conventions are used:

1) A "true" condition corresponds to a logic low signal level.
2) A "false" condition corresponds to a logic high signal level.

Bus Speciflcation. The IEEE-488 bus is comprised of 16 signal lines intended for digital data exchange at a maximum rate of 1 Mbaud and for a maximum transmission path length of 20 meters.
Terminal Devices. The IEEE-488 bus will support a maximum of 15 interconnected devices. These devices may be configured in four different modes of operation:

1) Talk only (e.g., counter)
2) Listen only (e.g., printer)
3) Listen and talk (e.g., multimeter)
4) Listen, talk, and control (e.g., calculator)

Data Bus. The data bus has 8 signal lines, denoted $\mathrm{DIO}_{1}$ through $\mathrm{DIO}_{8}$. These lines carry data and interface messages in a bi-directional asynchronous, bit parallel, byte serial form.
Data Byte Transfer Control Bus. These 3 signal lines are used to control the transfer of data bytes across the data bus lines.

1) NRFD (Not Ready for Data). This signal originates from a listen device and indicates to a talker that a listen device is not ready to accept data.
2) DAV (Data Valid). This signal originates from a talker device and indicates to a listen device that data present on the data bus is valid.
3) NDAC (Not Data Accepted). This signal originates from a listen device and indicates to a talker device that data on the data bus has not been accepted.
General Interface Management Bus. These 5 signal lines provide general management of all bus operations.
4) ATN (Attention). This signal originates from a controller device and indicates to other devices on the bus how the data bus information is to be interpreted.
5) IFC (Interface Clear). This signal originates from a controller device and causes all interface logic to be set to a known state.
6) REN (Remote Enable). This signal originates from a controller device and is used in conjunction with other messages to tell a remote device which of two sources of information is to be used. The source is designated as being remote or local.
7) SRQ (Service Request). This signal is generated by a remote device to indicate to the controller device a need for attention.
8) EOI (End or Identify). This signal is generated by a talker device to indicate the end of a multibyte transfer. This signal may also originate from a controller, in conjunction with ATN to execute a polling sequence.

National
Semiconductor
Corporation

## DS3667 TRI-STATE ${ }^{\circledR}$ Bidirectional Transceiver

## General Description

The DS3667 is a high-speed Schottky 8 -channel bidirectional transceiver designed for digital information and communication systems. Pin selectable totem-pole/open collector outputs are provided at all driver outputs. This feature, together with the Dumb Mode which puts both driver and receiver outputs in TRI-STATE at the same time, means higher flexibility of system design. PNP inputs are used at all driver inputs for minimum loading, and hysteresis is provided at all receiver inputs for added noise margin. A power up/down protection circuit is included at all outputs to provide glitch-free operation during $V_{C C}$ power up or down.

## Features

- 8-channel bidirectional non-inverting transceivers
- Bidirectional control implemented with TRI-STATE output design
- High speed Schottky design
- Low power consumption
- High impedance PNP inputs (drivers)
- Pin selectable totem-pole/open collector outputs (drivers)
- 500 mV (typ) input hysteresis (receivers)
- Power up/down protection (glitch-free)
- Dumb Mode capability


## Connection Diagram



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
Input Voltage 5.5 V
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Molded Package
1832 mW
Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
-Derate molded package $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| $V_{\text {CC }}$, Supply Voltage | 4.75 | 5.25 | V |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| lOL, Output Low Current |  |  |  |
| $\quad$ Bus |  | 48 | mA |
| Terminal |  | 16 | mA |
|  |  |  |  |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input Clamp Voltage |  | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\mathrm{HYS}}$ | Input Hysteresis | Bus |  | 400 | 500 |  | mV |
| VOH | High Level Output Voltage | Terminal | $\mathrm{l}_{\mathrm{OH}}=-800 \mu \mathrm{~A}$ | 2.7 | 3.5 |  | V |
|  |  | Bus | $\mathrm{l}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ | 2.5 | 3.4 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | Terminal | $\mathrm{IOL}=16 \mathrm{~mA}$ |  | 0.3 | 0.5 | V |
|  |  | Bus | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.4 | 0.5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | High Level Input Current | TE, PE | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  | 0.2 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  | 0.1 | 20 |  |
|  |  | Terminal and Bus | $\mathrm{V}_{1}=4 \mathrm{~V}$ |  |  | 200 |  |
| I/L | Low Level Input Current | Terminal and TE, PE | $V_{l}=0.5 \mathrm{~V}$ |  | -10 | -100 | $\mu \mathrm{A}$ |
|  |  | Bus |  |  | -0.4 | -1.0 | mA |
| los | Short Circuit Output Current | Terminal | $\mathrm{V}_{1}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}($ Note 4$)$ | -15 | -35 | -75 | mA |
|  |  | Bus |  | -50 | -120 | -200 |  |
| ICC | Supply Current |  | Transmit, $\mathrm{TE}=2 \mathrm{~V}, \mathrm{PE}=2 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  | 75 | 100 | mA |
|  |  |  | Receive, $\mathrm{TE}=0.8 \mathrm{~V}, \mathrm{PE}=2 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  | 65 | 90 |  |
| $\mathrm{CIN}_{\text {IN }}$ | Bus-Port Capacitance | Bus | $\begin{aligned} & V_{C C}=0 V, V_{1}=0 V \\ & f=10 \mathrm{kHz} \text { (Note 5) } \end{aligned}$ |  | 20 | 30 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operations.
Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $V_{C C}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: This parameter is guaranteed by design. It is not a tested parameter.

| Symbol | Parameter | From | To | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPLH | Propagation Delay Time, Low to High Level Output | Terminal | Bus | $\begin{aligned} & V_{\mathrm{L}}=2.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 10 | 20 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 14 | 20 | ns |
| ${ }_{\text {tPLH }}$ | Propagation Delay Time, Low to High Level Output | Bus | Terminal | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=5.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=240 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \text { (Figure 2) } \end{aligned}$ |  | 15 | 20 | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 10 | 20 | ns |
| ${ }^{\text {tPZH }}$ | Output Enable Time to High Level | TE <br> (Notes 2 and 3) | Bus | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=480 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ |  | 19 | 30 | ns |
| tphz | Output Disable Time to High Level |  |  |  |  | 15 | 20 | ns |
| $t_{\text {PZL }}$ | Output Enable Time to Low Level |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{l}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=2.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 24 | 40 | ns |
| $t_{\text {PLZ }}$ | Output Disable Time to Low Level |  |  |  |  | 17 | 30 | ns |
| tPZH | Output Enable Time to High Level | TE, PE <br> (Notes 2 and 3) | Terminal | $\begin{aligned} & \mathrm{V}_{\mathrm{l}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> (Figure 1) |  | 19 | 35 | ns |
| ${ }_{\text {tPHZ }}$ | Output Disable Time to High Level |  |  |  |  | 17 | 25 | ns |
| tpZL | Output Enable Time to Low Level |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=280 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$(Figure 1) |  | 27 | 40 | ns |
| ${ }_{\text {t }}^{\text {PLZ }}$ | Output Disable Time to Low Level |  |  |  |  | 17 | 30 | ns |
| ${ }^{\text {tPZH }}$ | Output Pull-Up Enable <br> Time | PE <br> (Notes 2 and 3) | Bus | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=480 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Figure 1) } \end{aligned}$ |  | 10 | 20 | ns |
| tPHZ | Output Pull-Up Disable Time |  |  |  |  | 10 | 20 | ns |

Note 1: All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 2: Refer to Functional Truth Table for control input definition.
Note 3: Test configuration should be connected to only one transceiver at a time due to the high current stress caused by the $V_{\mathrm{I}}$ voltage source when the output connected to that input becomes active.

## Switching Load Configurations



TL/F/5245-3
$V_{G}$ logic high $=3.0 \mathrm{~V}$
$V_{C}$ logic low $=0 V$
${ }^{*} \mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance
FIGURE 1


TL/F/5245-4
${ }^{*} \mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance
FIGURE 2

## Switching Waveforms



TL/F/5245-6


TL/F/5245-7


## DS3862 Octal High Speed Trapezoidal Bus Transceiver

## General Description

The DS3862 is an octal high speed schottky bus transceiver intended for use with terminated $120 \Omega$ impedance lines. It is specifically designed to reduce noise in unbalanced transmission systems. The open collector drivers generate precise trapezoidal waveforms with rise and fall times of 9 ns (typical), which are relatively independent of capacitive loading conditions on the outputs. This reduces noise coupling to the adjacent lines without any appreciable impact on the maximum data rate obtainable with high speed bus transceivers. In addition, the receivers use a low pass filter in conjunction with a high speed comparator, to further enhance the noise immunity. Tightly controlled threshold levels on the receiver provide equal rejection to both negative and positive going noise pulses on the bus.
The external termination is intended to be a $180 \Omega$ resistor from the bus to 5 V logic supply, together with a $390 \Omega$ resistor from the bus to ground. The bus can be terminated at one or both ends.

## Features

- Guaranteed A.C. specifications on noise immunity and propagation delay over the specified temperature and supply voltage range
- Temperature insensitive receiver thresholds track bus logic level and respond symmetrically to positive and negative going pulses
- Trapezoidal bus waveforms reduce noise coupling to adjacent lines
- Open collector driver output allows wire-or connection
- Advanced low power schottky technology
- Glitch free power up/down protection on driver and receiver outputs
- TTL compatible driver and control inputs, and receiver outputs
- Control logic is the same as the DS3896


## Logic and Connection Diagram


Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 6 V |
| :--- | ---: |
| Control Input Voltage | 5.5 V |
| Driver Input and Receiver Output | 5.5 V |
| Receiver Input and Driver Output | 5.5 V |
| Power Dissipation | 1400 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Operating Free Air Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cC}} \leq 5.25 \mathrm{~V}$ unless otherwise specified (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver and Control Inputs: |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  | 0.8 | V |
| 1 | Logical "1" Input Current | $A n=V_{C C}$ |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{An}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| $1 / 10$ | Logical "0" Input Current | $\mathrm{An}=0.4 \mathrm{~V}$ |  | -1 | -1.6 | mA |
| IIL | CD \& T/ $\overline{\mathrm{R}}$ Logical ' 0 " Input Current | $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=0.4 \mathrm{~V}$ |  | -180 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Diode Clamp Voltage | Iclamp $=-12 \mathrm{~mA}$ |  | -0.9 | -1.5 | V |
| Driver Output/Receiver Input |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OLB }}$ | Low Level Bus Voltage | $A n=T / \bar{R}=2 \mathrm{~V}, \mathrm{lbus}=100 \mathrm{~mA}$ |  | 0.6 | 0.9 | V |
| IIHB | Logical "1" Bus Current | $\mathrm{An}=0.8 \mathrm{~V}, \mathrm{Bn}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ and OV |  | 10 | 100 | $\mu \mathrm{A}$ |
| ILLB | Logical "0" Bus Current | $\mathrm{An}=0.8 \mathrm{~V}, \mathrm{Bn}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ and 0 V |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH }}$ | Input Threshold | $V_{C C}=5 \mathrm{~V}$ | 1.5 | 1.7 | 1.9 | V |
| Receiver Output |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{Bn}=0.9 \mathrm{~V}, \mathrm{I}_{\mathrm{oh}}=-400 \mu \mathrm{~A}$ | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{Bn}=4 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| l OS | Output Short Circuit Current | $\mathrm{Bn}=0.9 \mathrm{~V}$ | -40 | -70 | -100 | mA |
| ICC | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 90 | 135 | mA |

Note 1: "Absolute Maximum Ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that device should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
Note 3: All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Switching Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathbf{C C}} \leq 5.25 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver: |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{DLH}}$ | An to Bn | $\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V} \quad($ Figure 1) |  | 12 | 20 | ns |
| $\mathrm{t}_{\text {DHL }}$ |  |  |  | 12 | 20 | ns |
| tolhc | CD to Bn | $\mathrm{An}=\mathrm{T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \quad($ Figure 1) |  | 12 | 20 | ns |
| ${ }^{\text {t }}$ HLC |  |  |  | 15 | 25 | ns |
| $t_{\text {DLHT }}$ | T/ $\bar{R}$ to Bn | $\begin{aligned} & \mathrm{VCl}=\mathrm{An}, \mathrm{VC}=5 \mathrm{~V}, \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{RC}=390 \Omega, \mathrm{CL}=30 \mathrm{pF} \\ & \mathrm{RL} 1=91 \Omega, \mathrm{RL} 2=200 \Omega, \mathrm{VL}=5 \mathrm{~V} \end{aligned}$(Figure 2) |  | 20 | 30 | ns |
| ${ }^{\text {t }}$ DLLT |  |  |  | 25 | 40 | ns |
| $t_{R}$ | Driver Output Rise Time | $\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V} \quad($ Figure 1) | 4 | 9 | 20 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Driver Output Fall Time |  | 4 | 9 | 20 | ns |

Receiver:

| $t_{\text {RLH }}$ | Bn to An | $\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V} \quad$ (Figure 3) |  | 15 | 25 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {RHL }}$ |  |  |  | 15 | 25 | ns |
| $t_{\text {RLZC }}$ | $C D$ to An | $\begin{aligned} & \mathrm{Bn}=2.0 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{CL}=5 \mathrm{pF} \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=\mathrm{NC}, \mathrm{VL}=5 \mathrm{~V} \quad \text { (Figure 4) } \end{aligned}$ |  | 15 | 25 | ns |
| $t_{\text {RZLC }}$ |  | $\begin{aligned} & \mathrm{Bn}=2.0 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{CL}=30 \mathrm{pF} \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=1.6 \mathrm{~K}, \mathrm{VL}=5 \mathrm{~V}(\text { Figure } 4) \end{aligned}$ |  | 10 | 20 | ns |
| $\mathrm{t}_{\text {RHZC }}$ |  | $\begin{aligned} & \mathrm{Bn}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V} \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF}(\text { Figure } 4) \end{aligned}$ |  | 5 | 10 | ns |
| $t_{\text {trinc }}$ |  | $\begin{aligned} & \mathrm{Bn}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V} \\ & \mathrm{RL} 1=\mathrm{NC}, \mathrm{RL} 2=1.6 \mathrm{~K}, \mathrm{CL}=30 \mathrm{pF}(\text { Figure } 4) \end{aligned}$ |  | 8 | 15 | ns |
| ${ }_{\text {trLZ }}$ | T/就 to An | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=3.4 \mathrm{~V}, \mathrm{RC}=39 \Omega \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{RL} 1=390 \Omega \\ & \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF} \end{aligned}$ <br> (Figure 2) |  | 20 | 30 | ns |
| $t_{\text {RZLT }}$ |  | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=3.4 \mathrm{~V}, \mathrm{RC}=39 \Omega \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{RL} 1=390 \Omega \\ & \mathrm{RL} 2=1.6 \mathrm{~K}, \mathrm{CL}=30 \mathrm{pF} \end{aligned}$ <br> (Figure 2) |  | 30 | 45 | ns |
| ${ }^{\text {traz }}$ ( |  | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=0 \mathrm{~V}, \mathrm{RC}=39 \Omega \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \mathrm{RL} 1=390 \Omega, \\ & \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF} \quad \text { (Figure } 2 \text { ) } \end{aligned}$ |  | 5 | 10 | ns |
| $t_{\text {taz }}$ |  | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=0 \mathrm{~V}, \mathrm{RC}=39 \Omega \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \mathrm{RL} 1=\mathrm{NC} \\ & \mathrm{RL} 2=1.6 \mathrm{~K}, \mathrm{CL}=30 \mathrm{pF} \end{aligned}$ <br> (Figure 2) |  | 10 | 20 | ns |
| ${ }^{\text {t }}$ R | Receiver Noise Rejection Pulse Width | (Figure 5) | 9 | 12 |  | ns |

Note: NC means open

## Switching Waveforms



TL/F/8539-2
Note: $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 5 \mathrm{~ns}$ from $10 \%$ to $90 \%$
FIGURE 1. Driver Propagation Delays


FIGURE 2. Propagation Delay From $T / \bar{R}$ Pin to An or Bn.

Switching Waveforms (Continued)


TL/F/8539-4
Note: $t_{R}=t_{F} \leq 10 \mathrm{~ns}$ from $10 \%$ to $90 \%$
FIGURE 3. Receiver Propagation Delays


Note: $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 5 \mathrm{~ns}$ from $10 \%$ to $90 \%$
FIGURE 4. Propagation Delay From CD Pin to An

## Switching Waveforms (Continued)



TL/F/8539-6
Note: $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=2 \mathrm{~ns}$ from $10 \%$ to $90 \%$
FIGURE 5. Receiver Noise Immunity: No Response at Output Input Waveform.

## Typical Application



National Semiconductor Corporation

# DS3890 BTL ${ }^{\text {TM }}$ Octal Trapezoidal Driver DS3892 BTL Octal TRI-STATE ${ }^{\circledR}$ Receiver DS3898 BTL Octal Trapezoidal Repeater 

## General Description

The DS3890, DS3892 and DS3898 are advanced IEEE-896 Future Bus compatible devices designed specifically to overcome problems associated with driving densely populated backplanes. These products provide significant improvement in both speed and data integrity in comparison to conventional bus drivers and receivers. Their low output capacitance, low voltage swing and noise immunity features make them ideal for driving low impedance busses with minimum power dissipation.
The DS3890 and DS3898 feature open collector outputs that generate precise trapezoidal waveforms with typical rise and fall times of 6 ns which are relatively independent of capacitive loading conditions. These controlled output characteristics significantly reduce noise coupling to adjacent lines.
To minimize bus loading, the DS3890 and DS3898 also feature a schottky diode in series with the open collector outputs that isolates the driver output capacitance in the disabled state. With this type of configuration the output low
voltage is typically " 1 V ". The output high level is intended to be 2 volts. This is achieved by terminating the bus with a pull up resistor. Both devices can drive an equivalent DC load of $18.5 \Omega$ (or greater) in the defined configuration.
(General Description to be continued)

## Features

- Meets IEEE 896 Future Bus Specification
- Driver output capacitance less than 5 pF
- 1 volt bus signal reduces power consumption
- Trapezoidal driver waveforms ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$, typically 6 ns ) reduces noise coupling to adjacent lines
- Precise receiver threshold track the bus logic high level to maximize noise immunity in both logic high ahd low states
- Open collector driver output allows wire-or connection
- Advanced low power schottky technology
- Glitch free power up/down protection
- TTL compatible driver and control inputs and receiver output


## Logic and Connection Diagrams

DS3890 Octal Future Bus Drivers


DS3892 Octal Future Bus Receivers


DS3898 Octal Future Bus Repeaters

Order Numbers DS3890J, N, DS3892J, N or DS3898J, N
See NS Package Number J20A or N20A


## DS3892 Electrical Characteristics (Notes 2 and 3)

CONTROL INPUTS

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| ILL | $V_{C C}=\operatorname{Max} \quad V_{I N}=0.4$ |  | -180 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \quad \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| 1 | $V_{C C}=M a x \quad V_{I N}=5.25 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{V}_{\mathrm{CL}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} \quad \mathrm{l}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  | -0.9 | -1.5 | V |
| RECEIVER |  |  |  |  |  |
| VOL | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} \quad \mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} \quad \mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 | 3.2 |  | V |
| los | $\mathrm{V}_{\text {CC }}=\mathrm{Max} \quad \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -40 | -70 | -100 | mA |
| $\mathrm{V}_{\text {TH }}$ Rec | $\mathrm{V}_{C C}=5 \mathrm{~V}$ | 1.5 | 1.55 | 1.6 | V |
| $\mathrm{IIH}^{\text {Rec }}$ | $V_{C C}=M a x \quad V_{I N}=2 \mathrm{~V}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| 1 , Rec | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V} \quad \mathrm{~V}_{\text {IN }}=2 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIL Rec | $V_{C C}=\operatorname{Max} \quad V_{I N}=0.75 \mathrm{~V}$ |  |  | TBD | $\mu \mathrm{A}$ |
| Icc Low | $V_{C C}=\operatorname{Max}$ |  |  | 80 | mA |
| Icc High |  |  |  | TBD | mA |

DS3898 Electrical Characteristics (Notes 2 and 3)
CONTROL INPUTS

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| ILL | $V_{C C}=$ Max $\quad V_{I N}=0.4$ |  | -180 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | $V_{C C}=\operatorname{Max} V_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| 1 | $V_{C C}=\operatorname{Max} \quad \mathrm{V}_{\text {IN }}=5.25 \mathrm{~V}$ |  |  | 1 | mA |
| $V_{C L}$ | $V_{C C}=\operatorname{Min} \quad l_{\mathbb{N}}=-12 \mathrm{~mA}$ |  | -0.9 | -1.5 | V |

RECEIVER INPUT

| $V_{\text {TH }}$ Rec | $V_{C C}=5 \mathrm{~V}$ | 1.5 | 1.55 | 1.6 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {H }}$ Rec | $\mathrm{V}_{\mathrm{CC}}=$ Max $\quad \mathrm{V}_{\text {IN }}=2 \mathrm{~V}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| 1 , Rec | $\mathrm{V}_{C C}=0 \mathrm{~V} \quad \mathrm{~V}_{1 \mathrm{~N}}=2 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIL Rec | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} \quad \mathrm{V}_{1 \mathrm{~N}}=0.75 \mathrm{~V}$ |  |  | TBD | $\mu \mathrm{A}$ |

## DRIVER OUTPUT

| $\mathrm{V}_{\mathrm{OL}}$ | $V_{C C}=\operatorname{Min} \quad R_{L}=18.5 \Omega$ | 0.75 | 1.0 | 1.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IOH | $V_{C C}=$ Max $V_{\text {OUT }}=2 \mathrm{~V}$ | -20 | 10 | 100 | $\mu \mathrm{A}$ |
| 10 | $V_{C C}=0 \mathrm{~V} \quad \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| ILL | $\mathrm{V}_{\text {CC }}=$ Max $\mathrm{V}_{\text {OUT }}=0.75 \mathrm{~V}$ |  | -100 | -250 | mA |
| Icc Low | $V_{C C}=$ Max |  | 90 | 135 | mA |
| Icc High |  |  |  | TBD | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The Table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive values; all currents out of the device are shown as negative; all voltages are referenced to ground unless otherwise specified. All values shown as max or min are classified on absolute value basis and apply to the full operating temperature and $V_{C C}$ range.
Note 3: All typical values are $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$.

## DS3890 Switching Characteristics (Figure 1)

$10^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}$ unless otherwise specified)

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {dLH }}$ | An to Bn |  | 9 | 15 | ns |
| $T_{\text {dHL }}$ |  |  | 9 | 15 | ns |
| $\mathrm{T}_{\text {dLL }}$ | Dis to Bn |  | 10 | 18 | ns |
| $\mathrm{T}_{\mathrm{dHL}}$ |  |  | 12 | 20 | ns |
| $T_{r} \& T_{f}$ | Bn rise and fall time | 3 | 6 | 10 | ns |

## DS3892 Switching Characteristics (Figures 2, 3 and 4)

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {dLH }}$ | Bn to An |  | 12 | 18 | ns |
| $\mathrm{T}_{\mathrm{pHL}}$ |  |  | 10 | 18 | ns |
| $T_{\text {dLZ }}$ | Dis to An |  | 10 | 18 | ns |
| $\mathrm{T}_{\mathrm{dZL}}$ |  |  | 8 | 15 | ns |
| $\mathrm{T}_{\mathrm{dHZ}}$ |  |  | 4 | 8 | ns |
| $\mathrm{T}_{\mathrm{dZH}}$ |  |  | 7 | 12 | ns |
| TNR | Receiver noise rejection | 3 | 6 |  | ns |

DS3898 Switching Characteristics (Figures 4 and 5)

| Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {dLH }}$ | Bi to BO |  | 20 | 30 | ns |
| $\mathrm{T}_{\mathrm{dHL}}$ |  |  | 20 | 30 | ns |
| $\mathrm{T}_{\text {dLH }}$ | Dis to BOn |  | 10 | 18 | ns |
| $\mathrm{T}_{\mathrm{dHL}}$ |  |  | 12 | 20 | ns |
| $T_{r} \& T_{f}$ | Bn rise and fall time | 3 | 6 | 10 | ns |
| TNR | Receiver noise rejection | 3 | 6 |  | ns |

## General Descriptions (Continued)

The DS8982 and DS3898 receiver inputs incorporate a low pass filter in conjunction with high speed comparator to further enhance the noise immunity. Both devices provide equal rejection to both positive and negative noise pulses (typically 6 ns ) on the bus.
The DS3890 features TTL compatible inputs while both the DS3892 and DS3898 inputs are BTL compatible. The control inputs on all devices are TL compatible.
BTL "Backplane Transceiver Logic" is a new logic signaling method developed by IEEE P896 Future Bus Stan-
dards Committee. This standard was adopted to enhance the performance of Backplane Busses. BTL compatible bus interface circuits feature low capacitance drivers to minimize bus loading, a 1 V nominal signal swing for reduced power consumption and receivers with precision thresholds for maximum noise immunity. This new standard overcomes some of the fundamental limitations of TTL bus transceivers in heavily loaded backplane bus applications. Devices designed to this standard provide significant improvements in switching speed and data integrity.

## AC Switching Waveforms

disable


TL/F/8700-4

Note: $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}<10 \mathrm{~ns}$ from $10 \%$ to $90 \%$


FIGURE 1
Driver Propagation Delays

## AC Switching Waveforms (Continued)



Note: $t_{R}=t_{F}<10$ ns from $10 \%$ to $90 \%$
TL/F/8700-7
FIGURE 2. Receiver Propagation Delays


FIGURE 3. Propagation Delay from Disable Pin to An

AC Switching Waveforms (Continued)


Note: $t_{R}=t_{F}<2 \mathrm{~ns}$ from $10 \%$ to $90 \%$


FIGURE 4
Receiver Noise Immunity:
"No Response at Output" Input Waveforms

## Typical Application

DISABLE
$\mathrm{Vi}(\mathrm{Bn})$
$V_{0}(B n)$


TL/F/8700-12

Note: $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}<10 \mathrm{~ns}$ from $10 \%$ to $90 \%$


FIGURE 5
Repeater Propagation Delays

## DS3893 BTL ${ }^{\text {TM }}$ TURBOTRANSCEIVER ${ }^{\text {TM }}$

## General Description

The TURBOTRANSCEIVER is designed for use in very high speed bus systems. The signaling characteristics of the TURBOTRANSCEIVER are referred to as "Backplane Transceiver Logic" (BTL). BTL is a new logic signaling standard that has been developed to enhance the performance of backplane buses. BTL compatible transceivers feature low output capacitance drivers to minimize bus loading, a 1V nominal signal swing for reduced power consumption and receivers with precision thresholds for maximum noise immunity. This new standard eliminates the settling time delays, that severely limit the TTL bus performance, to provide significantly higher bus transfer rates.
The TURBOTRANSCEIVER is compatible with the requirements of the IEEE 896 Futurebus standard. It is similar to the DS3896/97 BTL TRAPEZOIDAL Transceivers (low out put capacitance and 1V logic swing) but the trapezoidal feature has been removed to improve the propagation delay. A stripline backplane is therefore required to reduce the crosstalk induced by the faster rise and fall times. This device can drive a $10 \Omega$ load with a typical propagation delay of 3.5 ns for the driver and the reciever.

When multiple devices are used to drive a parallel bus, the driver enables can be tied together and used as a common control line to get on and off the bus. The driver enable delay is designed to be the same as the driver propagation delay in order to provide maximum speed in this configuration. The low input current on the enable pin eases the drive required for the common control line.

The bus driver is an open collector NPN with a Schottky diode in series to isolate the transistor output capacitance from the bus when the driver is in the inactive state. The active output low voltage is typically 1 V . The bus is intended to be operated with termination resistors (selected to match the bus impedance) to 2 V at both ends. Each of the resistors can be as low as $20 \Omega$.

## Features

- The fastest single ended transceiver (driver enable and receiver propagation delay are 3.5 ns typical)
■ Backplane Transceiver Logic (BTLTM) levels (1V logic swing)
- Less than 7 pF bus-port capacitance
- Drives densely loaded backplanes with equivalent load impedances down to $10 \Omega$
■ Complies with IEEE 896 Futurebus standard
- 4 transceivers in 20 pin PCC package
- Specially designed for stripline backplanes
- Separate bus ground returns for each driver to minimize ground noise
- High impedance, MOS and TTL compatible inputs
- TRI-STATE ${ }^{\circledR}$ control for receiver outputs

■ Built-in bandgap reference provides accurate receiver threshold

- Glitch free power up/down protection on all outputs

■ Oxide isolated bipolar technology

## Connection and Logic Diagram



TL/F/8698-1

| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| Specifications for Military/Aerospace products are not |  |
| contained in this datasheet. Refer to the assoclated |  |
| rellability electrical test specifications document. |  |
| Supply Voltage | 6.5 V |
| Control Input Voltage | 6 V |
| Driver Input and Receiver Output | 6 V |
| Receiver Input and Driver Output | 3 V |
| Power Dissipation at $70^{\circ} \mathrm{C}$ | 900 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec .) | $260^{\circ} \mathrm{C}$ |

Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Bus Termination Voltage $\left(\mathrm{V}_{\mathrm{T}}\right)$ | 1.9 | 2.1 | V |
| Operating Free Air Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3) $\mathrm{T}_{\mathrm{A}}=0$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER AND CONTROL INPUT: (DE, $\overline{\mathrm{RE}}, \mathrm{Dn}$ ) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Input Low Voltage |  |  |  | 0.8 | V |
| 1 | Input Leakage Current | $D E=\overline{R E}=D n=V_{C C}$ |  |  | 1 | mA |
| ${ }_{1 / \mathrm{H}}$ | Input High Current | $D E=\overline{R E}=D n=2.4 V$ |  |  | 40 | $\mu \mathrm{A}$ |
| IfL | $\mathrm{D}_{\mathrm{n}}$ and $\overline{\mathrm{RE}}$ Inputs | $\mathrm{Dn}=\overline{\mathrm{RE}}=0 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| IILE | DE Input | $D E=O V$ |  |  | -400 | $\mu \mathrm{A}$ |
| $V_{C L}$ | Input Diode Clamp Voltage | $\mathrm{I}_{\text {clamp }}=12 \mathrm{~mA}$ |  |  | -1.5 | V |

DRIVER OUTPUT/RECEIVER INPUT: (Bn)

| VOLB | Output Low Bus Voltage | $\mathrm{Dn}=\mathrm{DE}=2.4 \mathrm{~V}$ (Figure 2) <br> $\mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{~V}_{\mathrm{T}}=2 \mathrm{~V}$ |  |  | 1.2 | V |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| IOHB | Output High Bus Current (Power On) | $\mathrm{Dn}=\mathrm{DE}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ <br> $\mathrm{Bn}=2 \mathrm{~V}$ |  | 10 | 100 | $\mu \mathrm{~A}$ |
| IOHB | Output High Bus Current (Power Off) | $\mathrm{Dn}=\mathrm{DE}=0.8 \mathrm{~V}, \mathrm{~V} \mathrm{CC}=0 \mathrm{~V}$ <br> $\mathrm{Bn}=2 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{TH}}$ | Receiver Input Threshold |  | 1.475 | 1.55 | 1.625 | V |
| $\mathrm{C}_{\mathrm{IN}}$ | Bus-Port Capacitance | $\mathrm{Bn}=\mathrm{V}_{\mathrm{T}}=2 \mathrm{~V}$ |  |  | 7 | pF |

RECEIVER OUTPUT: (Rn)

| $V_{O H}$ | Voltage Output High | $\mathrm{Bn}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{Oh}}=-1 \mathrm{~mA}$ <br> $\overline{\mathrm{RE}}=0.8 \mathrm{~V}$ | 2.5 V |  |  | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | Voltage Outputs Low | $\mathrm{Bn}=2 \mathrm{~V}, \mathrm{I}_{\mathrm{OI}}=20 \mathrm{~mA}$ <br> $\overline{\mathrm{RE}}=0.8 \mathrm{~V}$ |  | 0.35 | 0.5 | V |
| IOS | Output Short Circuit Current | $\mathrm{Bn}=1.2 \mathrm{~V}$ <br> $\overline{R E}=0.8 \mathrm{~V}$ |  |  | -200 | mA |
| ICC | Supply Current |  |  | 70 | mA |  |

Note 1: "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
Note 3: All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $T_{A}=25^{\circ} \mathrm{C}$.

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=0$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER: (Figures 3 and 6) |  |  |  |  |  |  |
| ${ }_{\text {t }}$ | Prop. Delay | $\mathrm{V}_{T}=2 \mathrm{~V} \mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{DE}=3 \mathrm{~V}$ | 2 | 3.5 | 7 | ns |
| ${ }_{\text {t }}$ | Prop. Delay | $\mathrm{V}_{\mathrm{T}}=2 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{DE}=3 \mathrm{~V}$ | 2 | 3.5 | 7 | ns |
| $t_{\text {DR }}$ | Output Rise time | $\mathrm{V}_{\mathrm{T}}=2 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{DE}=3 \mathrm{~V}$ | 1 |  | 5 | ns |
| ${ }_{\text {t }}{ }_{\text {d }}$ | Output Fall Time | $\mathrm{V}_{T}=2 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{DE}=3 \mathrm{~V}$ | 1 |  | 5 | ns |
| tDskew | Skew Between Drivers in Same Package |  |  |  | 1 | ns |

DRIVER ENABLE: (Figures 3 and 6 )

| $t_{E H L}$ | Enable Delay | $V_{T}=2 V, R_{T}=10 \Omega, C_{L}=30 \mathrm{pF}, \mathrm{Dn}=3 \mathrm{~V}$ | 2 | 3.5 | 7 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{\mathrm{ELH}}$ | Disable Delay | $\mathrm{V}_{T}=2 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{Dn}=3 \mathrm{~V}$ | 2 | 3.5 | 7 | ns |

RECEIVER: (Figures 4 and 7)

| $t_{R H L}$ | Prop. Delay | $C_{L}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\mathrm{DE}=0.3 \mathrm{~V}$ | 2 | 3.5 | 8 | ns |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{RLH}}$ | Prop. Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \overline{\mathrm{RE}}=\mathrm{DE}=0.3 \mathrm{~V}$ | 2 | 3.5 | 8 | ns |
| $\mathrm{t}_{\text {Rskew }}$ | Skew Between Receivers <br> in Same Package |  |  |  | 1 | ns |

RECEIVER ENABLE: (Figures 5 and 8)

| $t_{\text {R }}$ | Receiver Enable to Output Low | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500, \mathrm{DE}=0.3 \mathrm{~V} \\ & \mathrm{~S} 2 \text { Open } \mathrm{Bn}=2 \mathrm{~V} \end{aligned}$ | 10 | 12 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {RZH }}$ | Receiver Enable to Output High | $\begin{aligned} & C_{L}=5 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500, \mathrm{DE}=0.3 \mathrm{~V} \\ & \mathrm{~S} 1 \text { Open } \mathrm{Bn}=1 \mathrm{~V} \end{aligned}$ | 9 | 12 | ns |
| ${ }_{\text {trLZ }}$ | Receiver Disable From Low | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500, \mathrm{DE}=0.3 \mathrm{~V} \\ & \mathrm{~S} 2 \text { Open } \mathrm{Bn}=2 \mathrm{~V} \end{aligned}$ | 4 | 6 | ns |
| ${ }^{\text {tr }}$ HZ | Receiver Disable From High | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500, \mathrm{DE}=0.3 \mathrm{~V} \\ & \mathrm{~S} 1 \text { Open } \mathrm{Bn}=1 \mathrm{~V} \end{aligned}$ | 4 | 6 | ns |



FIGURE 2. Driver Output Low Voltage

## AC Test Circuits



FIGURE 3

AC Test Circuits (Continued)


TL/F/8698-4
FIGURE 4


Switching Time Waveforms

$t_{R}=t_{F} \leq 4 n s$ FROM $10 \%$ TO $90 \%$
TL/F/8698-6
FIGURE 6. Driver Propagation Delay


TL/F/8698-7
FIGURE 7. Receiver Propagation Delay


Note: $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}} \leq 4 \mathrm{~ns}$ From $10 \%$ to $90 \%$
Note: $\mathbf{n}=1,2,3,4$
TL/F/8698-8
FIGURE 8. Receiver Enable and Disable Times

## Typical Application



TL/F/8698-9

## Application Information

Due to the high current and very high speed capability of the TURBOTRANSCEIVER's driver output stage, circuit board layout and bus grounding are critical factors that affect the system performance.
Each of the TURBOTRANSCEIVER's bus ground pins should be connected to the nearest backplane ground pin with a separate trace. The ground pins on the connector should be distributed evenly through its length.
Although the bandgap reference receiver threshold provides sufficient DC noise margin (Figure 1), ground noise and ringing on the data paths could easily exceed this margin if the series inductance of the traces and connectors are not kept to a minimum. The transceivers should be mounted as close as possible to the connector. It should be noted that even one inch of trace can add a significant amount of ringing to the bus signal.


TL/F/8698-10
FIGURE 1. Noise Margin


FIGURE 2

National Semiconductor Corporation

## DS3896/DS3897 Futurebus Trapezoidal ${ }^{\text {TM }}$ Transceivers

## General Description

These advanced IEEE-896 Futurebus compatible transceivers are specifically designed to overcome problems associated with driving a densely populated backplane, and thus provide significant improvement in both speed and data integrity. Their low output capacitance, low output signal swing and noise immunity features make them ideal for driving low impedance buses with minimum power consumption.
The DS3896 is an octal high speed schottky bus transceiver with common control signals, whereas the DS3897 is a quad device with independent driver input and receiver output pins. The DS3897 has a separate driver disable for each driver and is, therefore, suitable for arbitration lines. On the other hand, the DS3896 provides high package density for data/address lines.
The open collector drivers generate precise trapezoidal waveforms, which are relatively independent of capacitive loading conditions on the outputs. This significantly reduces noise coupling to adjacent lines. In addition, the receivers use a low pass filter in conjunction with a high speed comparator, to further enhance the noise immunity and provide equal rejection to both negative and positive going noise pulses on the bus.
To minimize bus loading, these devices also feature a schottky diode in series with the open collector output that isolates the driver output capacitance in the disabled state. The output low voltage is typically " 1 V " and the output high level is intended to be 2 V . This is achieved by terminating the bus with a pull up resistor to 2 V at both ends. The device
can drive an equivalent DC load of $18.5 \Omega$ (or greater) in the above configuration.
These signalling requirements, including a 1 volt signal swing, low output capacitance and precise receiver thresholds are referred to as Bus Transceiver Logic (BTLTM).

## Features

- 8 bit DS3896 transceiver provides high package density
- 4 bit DS3897 transceiver provides separate driver input and receiver output pins
- Meets IEEE 896 Futurebus specification
- BTL compatible
- Less than 5 pF output capacitance for minimal bus loading
- 1 Volt bus signal swing reduces power consumption
- Trapezoidal driver waveforms ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}} \cong 6 \mathrm{~ns}$ typical) reduce noise coupling to adjacent lines
- Temperature insensitive receiver thresholds track the bus logic high level to maximize noise immunity in both high and low states
- Guaranteed A.C. specifications on noise immunity and propagation delay over the specified temperature and supply voltage range
- Open collector driver output allows wire-or connection
- Advanced low power schottky technology
- Glitch free power up/down protection on driver and receiver outputs
- TTL compatible driver and control inputs and receiver outputs


## Logic and Connection Diagrams




Order Number DS3896J, N, DS3897J, N or DS3897V See NS Package Number J20A, N20A or V20A

| Absolute Maximum Ratings (Note 1) |  |  |  |  |
| :--- | ---: | :---: | :---: | :---: |
| Specifications for Milltary/Aerospace products are not |  |  |  |  |
| contained in this datasheet. Refer to the associated |  |  |  |  |
| reliability electrical test specifications document. |  |  |  |  |
| Supply Voltage | 6 V |  |  |  |
| Control Input Voltage | 5.5 V |  |  |  |
| Driver Input and Receiver Output | 5.5 V |  |  |  |
| Receiver Input and Driver Output | 2.5 V |  |  |  |
| Power Dissipation at $70^{\circ} \mathrm{C} \mathrm{N} \mathrm{Package}$ | 1480 mW |  |  |  |
| J Package |  |  |  | 1250 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |  |
| Lead Temperature (Soldering, 4 sec.) | $260^{\circ} \mathrm{C}$ |  |  |  |

Recommended Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, VCC | 4.75 | 5.25 | V |
| Bus Termination Voltage | 1.90 | 2.10 | V |
| Operating Free Air Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics: (Note 2 and 3$)\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq \mathbf{7 0}{ }^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathbf{C C}} \leq 5.25 \mathrm{~V}\right.$ unless otherwise specified)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver and Control Inputs: (An, Dn, En, CD, T/ $\overline{\mathrm{R}}, \overline{\mathrm{RE}, \overline{T E}}$ ) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0'" Input Voltage |  |  |  | 0.8 | V |
| 1 | Logical "1" Input Current | $A n=D n=E n=V_{C C}$ |  |  | 1 | mA |
| $\mathrm{l}_{\mathrm{IH}}$ | Logical "1" Input Current | $A n=D n=E n=2.4 V$ |  |  | 40 | $\mu \mathrm{A}$ |
| ILL | Logical '0" Input Current | $\mathrm{An}=\mathrm{Dn}=\mathrm{En}=0.4 \mathrm{~V}$ |  | -1 | -1.6 | mA |
| ILLC | Logical "0" Input Current | $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{RE}}=\overline{\mathrm{TE}}=0.4 \mathrm{~V}$ |  | -180 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Diode Clamp Voltage | Iclamp $=-12 \mathrm{~mA}$ |  | -0.9 | -1.5 | V |
| Driver Output/Receiver Input: (Bn) |  |  |  |  |  |  |
| V ${ }_{\text {OLB }}$ | Low Level Bus Voltage | $\begin{aligned} & \mathrm{An}=\mathrm{Dn}=\mathrm{En}=\mathrm{T} / \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V} \\ & \mathrm{RL}=18.5 \Omega, \mathrm{CD}=\overline{\mathrm{TE}}=0.8 \mathrm{~V}(\text { Figure 1 }) \end{aligned}$ | 0.75 | 1.0 | 1.2 | V |
| ${ }_{1 / \mathrm{HB}}$ | Maximum Bus Current (Power On) | $\begin{aligned} & \mathrm{An}=\mathrm{Dn}=\mathrm{En}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V} \\ & \mathrm{Bn}=2 \mathrm{~V} \end{aligned}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
| IILB | Maximum Bus Current (Power Off) | $\begin{aligned} & \mathrm{An}=\mathrm{Dn}=\mathrm{En}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V} \\ & \mathrm{Bn}=2 \mathrm{~V} \end{aligned}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{TH}}$ | Receiver Input Threshold | $V_{C C}=5 \mathrm{~V}$ | 1.5 | 1.55 | 1.60 | V |

Receiver Output: (An, Rn)

| $V_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{Bn}=1.2 \mathrm{~V}, \mathrm{IOH}=-400 \mu \mathrm{~A}$ <br> $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{RE}}=0.8 \mathrm{~V}$ | 2.4 | 3.2 |  | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | Logical " 0 " Output Voltage | $\mathrm{Bn}=2 \mathrm{~V}, \mathrm{IOL}=16 \mathrm{~mA}$ <br> $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{RE}}=0.8 \mathrm{~V}$ | $\mathrm{Bn}=1.2 \mathrm{~V}$ <br> $\mathrm{CD}=\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{RE}}=0.8 \mathrm{~V}$ | 0.35 | 0.5 | V |
| IOS | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ | -40 | -70 | -100 | mA |
| ICC | Supply Current (DS3896) | $V_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 90 | 135 | mA |
| ICC | Supply Current (DS3897) |  | 50 | 80 | mA |  |

Note 1. "Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristic" provide conditions for actual device operation.
Note 2. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
Note 3. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$.

DS3896 Switching Characteristics
( $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}$ unless otherwise specified)

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Symbol \& Parameter \& Conditions \& Min \& Typ \& Max \& Units <br>
\hline \multicolumn{7}{|l|}{Driver:} <br>
\hline $\mathrm{t}_{\mathrm{DLH}}$ \& \multirow[t]{2}{*}{An to Bn} \& \multirow[t]{2}{*}{$\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}$

(Figure 2)} \& \& 9 \& 15 \& ns <br>
\hline $\mathrm{t}_{\mathrm{DHL}}$ \& \& \& \& 9 \& 15 \& ns <br>
\hline ${ }^{\text {t }}$ DLHC \& \multirow[t]{2}{*}{CD to Bn} \& \multirow[t]{2}{*}{$\mathrm{An}=\mathrm{T} / \overline{\mathrm{R}}=2.0 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}$,
(Figure 2)} \& \& 10 \& 18 \& ns <br>
\hline $\mathrm{t}_{\text {DHLC }}$ \& \& \& \& 12 \& 20 \& ns <br>

\hline ${ }^{\text {DLLHT }}$ \& \multirow[t]{2}{*}{$\mathrm{T} / \overline{\mathrm{R}}$ to Bn} \& \multirow[t]{2}{*}{$$
\begin{aligned}
& \mathrm{VCl}=\mathrm{An}, \mathrm{VC}=5 \mathrm{~V}, \\
& \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{RC}=390 \Omega, \mathrm{CL}=30 \mathrm{pF} \\
& \mathrm{RL} 1=18 \Omega, \mathrm{RL} 2=\mathrm{NC}, \mathrm{VL}=2 \mathrm{~V}
\end{aligned}
$$

(Figure 5)} \& \& 15 \& 25 \& ns <br>
\hline $t_{\text {DHLT }}$ \& \& \& \& 22 \& 35 \& ns <br>
\hline $t_{R}$ \& Driver Output Rise Time \& \multirow[t]{2}{*}{$\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}$
(Figure 2)} \& 3 \& 6 \& 10 \& ns <br>
\hline $\mathrm{t}_{\text {F }}$ \& Driver Output Fall Time \& \& 3 \& 6 \& 10 \& ns <br>
\hline \multicolumn{7}{|l|}{Receiver:} <br>
\hline $\mathrm{t}_{\text {RLH }}$ \& \multirow[t]{2}{*}{Bn to An} \& \multirow[t]{2}{*}{$\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}$} \& \& 12 \& 18 \& ns <br>
\hline $\mathrm{t}_{\mathrm{RHL}}$ \& \& \& \& 10 \& 18 \& ns <br>

\hline $t_{\text {tLZC }}$ \& \multirow[t]{4}{*}{$C D$ to An} \& $$
\begin{aligned}
& \mathrm{Bn}=2.0 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{CL}=5 \mathrm{pF} \\
& \mathrm{RL1}=390 \Omega, \mathrm{RL2}=\mathrm{NC}, \mathrm{VL}=5 \mathrm{~V} \quad \text { (Figure 4) }
\end{aligned}
$$ \& \& 10 \& 18 \& ns <br>

\hline $t_{\text {RZLC }}$ \& \& $$
\begin{aligned}
& \mathrm{Bn}=2.0 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{CL}=30 \mathrm{pF} \\
& \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=1.6 \mathrm{k}, \mathrm{VL}=5 \mathrm{~V}(\text { Figure 4) }
\end{aligned}
$$ \& \& 8 \& 15 \& ns <br>

\hline $\mathrm{t}_{\mathrm{RHZC}}$ \& \& $$
\begin{aligned}
& \mathrm{Bn}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\
& \mathrm{RL1}=390 \Omega \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF}(\text { Figure 4) }
\end{aligned}
$$ \& \& 4 \& 8 \& ns <br>

\hline $\mathrm{t}_{\text {RZHC }}$ \& \& $$
\begin{aligned}
& \mathrm{Bn}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\
& \mathrm{RL1}=\mathrm{NC}, \mathrm{RL2}=1.6 \mathrm{k}, \mathrm{CL}=30 \mathrm{pF}(\text { Figure 4) }
\end{aligned}
$$ \& \& 7 \& 12 \& ns <br>

\hline $t_{\text {RLZ }}$ \& \multirow[t]{4}{*}{T/敢 to An} \& | $\begin{aligned} & \mathrm{VCI}=\mathrm{Bn}, \mathrm{VC}=2 \mathrm{~V}, \mathrm{RC}=18 \Omega, \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{RL1}=390 \Omega, \\ & \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF} \end{aligned}$ |
| :--- |
| (Figure 5) | \& \& 14 \& 20 \& ns <br>


\hline $t_{\text {RZLT }}$ \& \& | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=2 \mathrm{~V}, \mathrm{RC}=18 \Omega, \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{RL} 1=390 \Omega, \\ & \mathrm{RL} 2=1.6 \mathrm{k}, \mathrm{CL}=30 \mathrm{pF} \end{aligned}$ |
| :--- |
| (Figure 5) | \& \& 24 \& 40 \& ns <br>


\hline ${ }^{\text {truzi }}$ \& \& | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=0 \mathrm{~V}, \mathrm{RC}=18 \Omega, \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \mathrm{RL} 1=390 \Omega, \\ & \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF} \end{aligned}$ |
| :--- |
| (Figure 5) | \& \& 4 \& 8 \& ns <br>


\hline $t_{\text {RZHT }}$ \& \& | $\begin{aligned} & \mathrm{VCl}=\mathrm{Bn}, \mathrm{VC}=0 \mathrm{~V}, \mathrm{RC}=18 \Omega, \\ & \mathrm{CD}=0.8 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \mathrm{RL1}=\mathrm{NC} \\ & \mathrm{RL} 2=1.6 \mathrm{k}, \mathrm{CL}=30 \mathrm{pF} \end{aligned}$ |
| :--- |
| (Figure 5) | \& \& 8 \& 15 \& ns <br>

\hline ${ }^{\text {t }}$ R \& Receiver Noise Rejection Pulse Width \& (Figure 6) \& 3 \& 6 \& \& ns <br>
\hline
\end{tabular}

Note: NC means open
DS3897 Switching Characteristics
$\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}\right.$ unless otherwise specified)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver: |  |  |  |  |  |  |
| $\mathrm{t}_{\text {DLH }}$ | Dn, En to Bn | $\overline{\mathrm{TE}}=0.8 \mathrm{~V}, \overline{\mathrm{RE}}=2.0 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}$ |  | 9 | 15 | ns |
| $\mathrm{t}_{\mathrm{DHL}}$ |  | (Figure 2) |  | 9 | 15 | ns |
| tDLHT | TE to Bn | $\mathrm{An}=\overline{\mathrm{RE}}=2.0 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}, \quad$ (Figure 2) |  | 10 | 18 | ns |
| ${ }^{\text {t }}$ DLLT |  | $\text { RL1 }=18 \Omega, \text { RL2 }=N C, V L=2 V(\text { Figure } 5)$ |  | 12 | 20 | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Driver Output Rise Time | $\mathrm{CD}=0.8 \mathrm{~V}, \mathrm{~T} / \overline{\mathrm{R}}=2 \mathrm{~V}, \mathrm{VL}=2 \mathrm{~V}$ | 3 | 6 | 10 | ns |
| tF | Driver Output Fall Time | (Figure 2) | 3 | 6 | 10 | ns |


| DS3897 Switching Characteristics (Continued) $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}\right.$ unless otherwise specified) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter |  |  | Min | Typ | Max | Units |
| Receiver: |  |  |  |  |  |  |  |
| $t_{\text {RLH }}$ | Bn to Rn | $\overline{\mathrm{TE}}=2.0 \mathrm{~V}, \overline{\mathrm{RE}}=$ | (Figure 3) |  | 10 | 18 | ns |
| $\mathrm{t}_{\text {RHL }}$ |  |  |  |  | 12 | 18 | ns |
| trizR | $\overline{\mathrm{RE}}$ to Rn | $\begin{aligned} & \mathrm{Bn}=\overline{\mathrm{TE}}=2 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{CL}=5 \mathrm{pF} \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=\mathrm{NC} \end{aligned}$ <br> (Figure 4) |  |  | 10 | 18 | ns |
| ${ }_{\text {tr }}$ RLR |  | $\begin{aligned} & \mathrm{Bn}=\overline{\mathrm{TE}}=2 \mathrm{~V}, \mathrm{VL}=5 \mathrm{~V}, \mathrm{CL}=30 \mathrm{pF} \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=1.6 \mathrm{k} \end{aligned}$ <br> (Figure 4) |  |  | 8 | 15 | ns |
| $t_{\text {traz }}$ |  | $\begin{aligned} & \mathrm{Bn}=0.8 \mathrm{~V}, \mathrm{TE}=2 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\ & \mathrm{RL} 1=390 \Omega, \mathrm{RL} 2=\mathrm{NC}, \mathrm{CL}=5 \mathrm{pF}(\text { Figure 4) } \end{aligned}$ |  |  | 4 | 8 | ns |
| $\mathrm{t}_{\text {RZHR }}$ |  | $\begin{aligned} & \mathrm{Bn}=0.8 \mathrm{~V}, \overline{\mathrm{TE}}=2 \mathrm{~V}, \mathrm{VL}=0 \mathrm{~V}, \\ & \mathrm{RL} 1=\mathrm{NC}, \mathrm{RL} 2=1.6 \mathrm{k}, \mathrm{CL}=30 \mathrm{pF}(\text { Figure 4) } \end{aligned}$ |  |  | 7 | 12 | ns |
| $t_{N R}$ | Receiver Noise Rejection Pulse Width |  | (Figure 6) | 3 | 6 |  | ns |
| Driver plus Receiver: |  |  |  |  |  |  |  |
| ${ }_{\text {t }}$ DRLH | Dn to Rn | $\overline{\mathrm{TE}}=\widehat{\mathrm{RE}}=0.8 \mathrm{~V}$ | (Figure 7 ) |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {DRHL }}$ |  |  |  |  | 20 | 30 | ns |
| Note: NC means open |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |

FIGURE 1. Driver Output Low Voltage Test



Note: $t_{R}=t_{F} \leq 10 \mathrm{~ns}$ from $10 \%$ to $90 \%$
FIGURE 3. Receiver Propagation Delays


Note: $t_{f}=t_{f} \leq 5$ ns from $10 \%$ to $90 \%$
FIGURE 4. Propagation Delay from CD pin to An


TL/F/8510-7
Note: $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 5 \mathrm{~ns}$ from $10 \%$ to $\mathbf{9 0 \%}$
FIGURE 5. Propagation Delay from $T / \bar{R}$ pin to An or Bn


Note: $t_{r}=t_{f}=2$ ns from $10 \%$ to $90 \%$
FIGURE 6. Receiver Noise Immunity: "No Response at Output" Input Waveforms


TL/F/8510-9
Note: $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}} \leq 5 \mu \mathrm{~s}$ from $10 \%$ to $90 \%$
FIGURE 7. Driver Plus Receiver Delays

## Typical Application



## The Proposed IEEE 896 Futurebus-A Solution to the Bus Driving Problem

The IEEE 896 Futurebus is a proposed general-purpose bus standard for high-performance microcomputer systems. With a strong emphasis on speed and reliability, P896 offers a number of innovative features that are not found in other backplane buses.
A major contribution to its performance comes from its electrical specifications. The Futurebus solves, for the first time, the fundamental problems associated with driving a densely populated backplane-as a result, it provides significant improvements in both speed and data integrity. Two years of effort by the P896 committee have culminated in a deeper understanding of the physics of the backplane bus, leading to an ingenious solution to the bus problem.
Speed is probably the most important feature of any bus standard. This is especially true for the Futurebus, since its totally asynchronous protocol permits continuous speed enhancements through advances in technology. In fact, the maximum data transfer rate between any two plug-in cards is determined simply by the sum of the response times of the two cards and the bus delay. Ultimately, as logic devices get faster, bus delay will be the dominating factor limiting bus speed.
There are two components to the bus delay in a typical system, namely, the settling time and the propagation delay. The settling time is the time needed for reflections and crosstalk to subside before data are sampled; it is usually several times longer than the backplane propagation delay. As will be shown later, the settling time is the price the user pays for not driving the bus properly.
By using a special transceiver, the Futurebus not only eliminates the settling time delay but also reduces the propagation delay of the loaded backplane to provide maximum possible bus throughput.

## THE PHYSICS OF THE BACKPLANE BUS

For high-speed signals the bus acts like a transmission line with an associated characteristic impedance and propagation delay whose unloaded values, $Z_{0}$ and $t_{p o}$, are given by

$$
\begin{aligned}
& Z_{\mathrm{o}}=\sqrt{L / C} \\
& \mathrm{t}_{\mathrm{po}}=\sqrt{L / C}
\end{aligned}
$$

$\ell=$ length of the bus, $\mathrm{L}=$ distributed inductance per unit length, and $C=$ distributed capacitance per unit length.(1)
These values can be calculated for a typical microstrip backplane (Figure 1) by means of the following equations:

$$
\begin{aligned}
\mathrm{Z}_{\mathrm{o}}= & \left(87 / \sqrt{\epsilon_{\mathrm{r}}+1.41}\right) \\
& \bullet \ln [5.98 \mathrm{~h} /(0.8 \mathrm{w}+\mathrm{t})] \Omega \\
\mathrm{t}_{\mathrm{po}}= & 1.017 \sqrt{0.475 \epsilon_{\mathrm{r}}+0.67} \mathrm{~ns} / \mathrm{ft}
\end{aligned}
$$

where $\epsilon_{\mathrm{r}}=$ relative dielectric constant of the board material (typically $\epsilon_{\mathrm{r}}=4.7$ for fiberglass and w,h,t $=$ the dimensions indicated in Figure 1. For a typical P896 backplane, $\mathrm{t}=$ 1.4 mils, $w=25$ mils, $h=1 / 16$ inch, and $\epsilon_{\mathrm{r}}=4.7$. By substituting these values we get $Z_{0}=100 \Omega$ and $t_{p o}=$ $1.7 \mathrm{~ns} / \mathrm{ft}$.

National Semiconductor Corp. Application Note 458
R. V. Balakrishnan

These values correspond to an unloaded backplane. When the backplane is uniformly loaded with the capacitance of plug-in cards and connectors at frequent intervals, the loaded values of the impedance, $Z_{L}$, and the propagation delay, $t_{p L}$, are given by

$$
\begin{aligned}
\mathrm{Z}_{\mathrm{L}} & =\mathrm{Z}_{\mathrm{o}} / \sqrt{\left.1+\mathrm{C}_{\mathrm{L}} / \mathrm{C}\right)} \\
\mathrm{t}_{\mathrm{pL}} & =\mathrm{t}_{\mathrm{po}} / \sqrt{1+\mathrm{C}_{\mathrm{L}} / \mathrm{C}}
\end{aligned}
$$

where $\mathrm{C}_{\mathrm{L}}=$ the distributed load capacitance per unit length.(1)
The distributed capacitance, C of the unloaded backplane can be measured in the lab. For our microstrip, it is $20 \mathrm{pF} / \mathrm{ft}$. This does not include, however, the capacitance of the connectors mounted on the backplane and the associated plat-ed-through holes, which can amount to 5 pF per card slot.


TL/F/8842-1
FIGURE 1. Cross Section of a Microstrip Bus Line
The loading capacitance of the plug-in card, however, is dominated by the loading capacitance of the transceiver, which can be 12-20 pF for TTL devices. Allowing another $3-5 \mathrm{pF}$ for printed-circuit traces and the connector, the total loading per card slot can add up to 30 pF . For a system such as P896, which has 15 slots per foot, $\mathrm{C}_{\mathrm{L}}=450 \mathrm{pF} / \mathrm{ft}$. Therefore,

$$
\begin{aligned}
& \mathrm{Z}_{\mathrm{L}}=100 / \sqrt{1+(450 / 20)}=20 \Omega \\
& \mathrm{t}_{\mathrm{pL}}=1.7 \sqrt{1+(450 / 20)}=8.25 \mathrm{~ns} / \mathrm{ft}
\end{aligned}
$$

As can be seen above, the capacitive loading drastically alters both the impedance and the propagation delay of the bus. This reduces the bus throughput in two ways. One obvious impact is the increased propagation delay. But the not so obvious and even more serious problem is the reduced bus impedance, which is much harder to drive.
For example, to drive the loaded bus properly with a TTL driver which has a 3 V nominal swing, the required drive current, $l_{D}$, must be

$$
I_{D}=3 V /\left(Z_{L} / 2\right)
$$

The impedance seen by the driver is half of $Z_{L}$, since from a given board two transmission lines are being driven, one towards each terminator (Figure 2). Therefore,

$$
I_{D}=3 /(20 / 2)=300 \mathrm{~mA}
$$



This is much higher than the standard TTL's drive capability of 50 to 100 mA . Figure 3 shows the effect of using a 50 mA driver, in this situation, on the bus waveform. The voltage swing on the bus has its first transition at 0.5 V , the product of the drive current and $\mathrm{Z}_{\mathrm{L}} / 2$. This value falls well below the upper threshold limit of the TTL receiver. Therefore, several round-trip delays to the nearest termination are required for the waveform to cross the receiver threshold region. In our example, one round-trip delay is $2 \mathrm{t}_{\mathrm{pL}}=16.5 \mathrm{~ns} / \mathrm{ft}$. Therefore the settling times can exceed 100 ns even for relatively short buses. This long settling time drastically affects bus throughput at high speeds. Even worse, the voltage steps in the threshold region can cause multiple triggering in the cases of the clock and strobe signals.
One way to solve these problems is to use 100 mA drivers with precision receivers that have a narrow threshold region such that the first transition crosses well over the threshold. This technique is widely used for clock lines to avoid multiple triggering. Its use on data/address lines is limited because of the significantly higher power requirement arising from the large number of lines involved ( 32 address/data lines).
Even if power is not a limitation, switching to higher current drivers provides only a marginal improvement. The reason for this is quite simple. A higher current driver unfortunately has a higher output capacitance, which reduces the bus impedance further. This in turn requires an even higher current drive for proper operation.

## The Futurebus Transceiver

A more elegant solution-one that is now a part of the P896 proposal-directly attacks the root of the problem, namely, the large output capacitance of the transceiver. By simply adding a Schottky diode in series with an open-collector driver output, the capacitance of the drive transistor is isolated by the small reverse-biased capacitance of the diode in the non-transmitting state (Figure 4). The Schottky diode capacitance is typically less than 2 pF and is relatively independent of the drive current. Allowing for a receiver input capacitance of another 2 pF , the total loading of the Future-
bus transceiver can be kept under 5 pF . The P896 draft specifies a maximum plug-in card capacitance of 10 pF to accommodate the 5 pF trace and connector capacitances. In addition to reducing the loading on the bus, the Futurebus transceiver features several other enhancements over a conventional TTL transceiver that drastically reduce power consumption and improve system reliability.
A major portion of the power savings comes from a reduced voltage swing- 1 V -on the bus. Contrary to popular belief, the lower swing does not reduce crosstalk immunity (provided the receiver threshold is tightly controlled).(2) The induced crosstalk from other lines on the bus scales down with the amplitude of the signal transistion causing it. Consequently, if a line receiver has a precision threshold, the noise margin, expressed as a percentage of signal amplitude, remains the same, as does the crosstalk immunity. However, the absolute noise margin, with reference to a noise source external to the bus, does shrink linearly with amplitude. Fortunately, the low impedance and the relatively short length of the bus make this externally generated noise component insignificant in high-speed backplanes. Nevertheless, it is recommended that the backplane be shielded from strong noise sources external to the bus.

## Noise Immunity and EMI

The Futurebus transceiver has a precision receiver threshold centered between the low and high bus levels of 1 and 2 V , respectively (Figure 5). Confined to a narrow region of $\pm 3$ percent $\pm 50 \mathrm{mV}$ ), the threshold voltage tracks the bus high level to provide a maximum-percentage noise margin with respect to the low and high signal levels of the bus. In addition, to reduce crosstalk, which is proportional to di/dt, the driver features a trapezoidal output waveform with a 6 ns transition time. Moreover, the receiver incorporates a noise filter which selectively rejects crosstalk noise pulses of up to 8 ns in pulse width. These techniques, borrowed from the DS3662 trapezoidal bus transceiver from National Semiconductor, virtually eliminate crosstalk, thereby increasing system reliability by several orders of magnitude.

Detailed analyses of crosstalk problems in buses, and discussions of how the trapezoidal tranceiver overcomes the problems, can be found in three articles by Balakrish-nan.(2-4)

## DRIVE CURRENT

The backplane impedance in the P896 draft is specified as $50 \Omega$ minimum and $60 \Omega$ maximum with the connectors mounted. In our microstrip example, due to the connector and the plated-through holes, a $50 \Omega$ minimum impedance translates into a maximum allowable capacitance of 4 pF per slot. This can be easily attained with some care in print-ed-circuit board design. A fully loaded Futurebus, therefore, has an impedance whose worst-case value is given by

$$
\begin{aligned}
Z_{\min } & =50 / \sqrt{1+\frac{15 \cdot 10}{20+4 \cdot 15} \Omega} \\
& =30 \Omega
\end{aligned}
$$

The drive current required for a 1 V swing is

$$
I_{D}=1 /(30 / 2)
$$

However, with a precision receiver threshold it is possible for the driver to swing past the threshold with a comfortable margin even if the first step climbs to only 75 percent of the final amplitude under worst-case loading (see again Figure


TL/F/8842-3


FIGURE 5. P896 Signaling Levels and the Worst-Case Bus Waveform
5). Therefore, the drive current can be reduced by 25 percent to save power, without affecting performance:

$$
\mathrm{I}_{\mathrm{D}}=\frac{1}{30 / 2} 0.75=50 \mathrm{~mA}
$$

At this current level, the power dissipated in the driver is low enough to allow eight to ten transceivers to be built into a single, narrow, dual-in-line plastic package.
National Semiconductor has two Futurebus transceivers, the DS3896 and the DS3897, that are now available in sample quantities. The DS3896 is an octal device with common control signals, whereas the DS3897 is a quad device with independent driver input and receiver output pins. The DS3897 has a separate driver disable for each driver and is, therefore, suitable for arbitration lines. On the other hand, the DS3896 provides high package density for data/address lines.
Fabricated in an oxide-isolated bipolar process, these devices combine very high speed with large drive capability. The propagation delays are 8 ns typical for the driver and 10 ns typical for the receiver.

FIGURE 3. TTL Bus Waveforms- $\mathbf{5 0} \mathrm{mA}$ Driver vs $\mathbf{3 0 0} \mathrm{mA}$ Driver


FIGURE 4. The Futurebus Trapezoidal Transceiver


TL/F/8842-6

FIGURE 6. The Futurebus Termination Circuit

## OTHER HIGHLIGHTS

## Bus Propagation Delay

There is an additional benefit resulting from reducing the capacitive loading on the bus. This benefit arises from the reduced propagation delay, which further improves the bus speed.
Recalculating the loaded propagation delay for the Futurebus transceiver yields

$$
\begin{aligned}
\mathrm{t}_{\mathrm{PL}} & =\mathrm{t}_{\mathrm{po}} \sqrt{1+\left(\mathrm{C}_{\mathrm{L}} / \mathrm{C}\right)} \\
& =1.7 \sqrt{1+\frac{(10+4) 15}{20}} \\
& =5.765 \mathrm{~ns} / \mathrm{ft}
\end{aligned}
$$

This is a 30-percent improvement over the TTL example. It should be noted that this is the worst-case delay per foot and that the asynchronous nature of the Futurebus protocol will take full advantage of lower propagation delays in a typical system, either due to lower loading levels or due to the closer spacing of two plug-in boards that are in communication.

## Termination

The drive current and the signal swing determine the termination resistors. If the drive current is derived properly, the termination will match the bus impedance under the given loading. For P896, the value of each of the two termination resistors, $\mathrm{R}_{\mathrm{T}}$, is

$$
R_{T}=\left(\frac{1 V}{50 \mathrm{~mA}}\right) 2=40 \Omega
$$

This value is greater than the loaded impedance of the Futurebus, because the drive current is only 75 percent of that required for a full swing on the first transition. However, in a practical bus the impedance varies with various load conditions, and therefore the above termination value is a good compromise between the worst-case values of the bus impedances of 30 and $50 \Omega$.
The P896 draft requires that the bus be terminated at both ends, with a single resistor of $39 \Omega$ connected to an active voltage source of 2 V (Figure 6). This arrangement has a significantly lower power dissipation than a "Théveninequivalent" two-resistor termination connected to ground
and the 5 V rail. The 2 V source is derived from the 5 V supply using a potential divider followed by a buffer; the source can be shared among all the bus lines as long as it is properly bypassed for alternating current close to each resistor. The termination voltage is deliberately made to follow the 5 V supply variation in order to keep the receiver threshold at the center of the bus swing with supply variations.

## Wire-OR Glitch

One of the advantages of an open-collector bus is a wireOR capability. This feature is fully exploited in the P896 bus, particularly in its sophisticated arbitration protocol and broadcast mechanism. Unfortunately, due to the fundamental nature of transmission lines, wire-ORing on the bus can cause erroenous glitches having pulse widths of up to the round-trip delay of the bus. The analysis of the wire-OR glitch is covered well by Theus and Gustavson.(5)
To overcome the wire-OR glitch, the broadcast acknowledge lines ( $\mathrm{Al}^{*}$ and $\mathrm{Dl}^{*}$ ) and the three arbitration control lines are required to have integrators at the output of the receiver capable of rejecting pulses having widths of up to the maximum round-trip delay of the bus.

## And More

Geographic addressing and live insertion and withdrawal capability are some of the other highlights of the Futurebus.
The reader is encouraged to read the draft proposal,(6) and the article by Theus and Borrill in this issue, for more details.
The electrical specification of P896 is based on a thorough knowledge of backplane operation. A combination of theoretical analysis and bench measurements has been used to create an electrically clean bus environment. Significant improvements have been made in favor of higher perform-ance-at the expense of only a slight increase in today's cost and complexity-to assure a long design lifetime for the standard. The result is a proposed standard that has the performance, in terms of both speed and reliability, to justify the name, "Futurebus".

## ACKNOWLEDGEMENT

I would like to thank Paul Borrill for his help and encouragement in finding this solution to the bus driving problem.

## REFERENCES

1. Motorola MECL System Design Handbook, Motorola, Inc., Phoenix, AZ.
2. R. V. Balakrishnan, "Reducing Noise on Microcomputer Buses", IEOCN 82-Professional Workshop Record on Microcomputer Realities, Nov. 1982.
3. R. V. Balakrishnan, "Cut Bus Reflections, Crosstalk with a Trapezoidal Transceiver", EDN, Aug. 4, 1983, pp. 151156.
4. R. V. Balakrishnan, "Eliminating Crosstalk Over LongDistance Busing'. Computer Design, Mar. 1982, pp. 155-162.
5. John Theus and David B. Gustavson, "Wire-OR Logic on Transmission Lines", IEEE Micro, Vol. 3, No. 3, June 1983, pp. 51-55.
6. "Project P896.1—Futurebus Proposed Standard Specification, Draft 6.2", Nov. 1983. (Available from the IEEE Computer Society, PO Box 80452, Worldway Postal Center, Los Angeles, CA 90080. The price to members of the Computer Society is $\$ 10$ plus $\$ 2$ for handling and shipping within the United States. The nonmember price is $\$ 20$ plus $\$ 3$ handling and shipping within the United States. Shipping to Europe and the rest of the world is an additional $\$ 10$. You will receive faster service with prepaid orders in US dollars.)

## DS75160A/DS75161A/DS75162A IEEE-488 GPIB Transceivers

## General Description

This family of high-speed-Schottky 8 -channel bi-directional transceivers is designed to interface TTL/MOS logic to the IEEE Standard 488-1978 General Purpose Interface Bus (GPIB). PNP inputs are used at all driver inputs for minimum loading, and hysteresis is provided at all receiver inputs for added noise margin. The IEEE-488 required bus termination is provided internally with an active turn-off feature which disconnects the termination from the bus when $\mathrm{V}_{\mathrm{CC}}$ is removed. A power up/down protection circuit is included at all bus outputs to provide glitch-free operation during $\mathrm{V}_{\mathrm{CC}}$ power up or down.
The General Purpose Interface Bus is comprised of 16 signal lines - 8 for data and 8 for interface management. The data lines are always implemented with DS75160A, and the management lines are either implemented with DS75161A in a single-controller system, or with DS75162A in a multicontroller system.

## Features

- 8-channel bi-directional non-inverting transceivers
- Bi-directional control implemented with TRI-STATE ${ }^{\circledR}$ output design
- Meets IEEE Standard 488-1978
- High-speed Schottky design
- Low power consumption
- High impedance PNP inputs (drivers)
- 500 mV (typ) input hysteresis (receivers)
- On-chip bus terminators
- No bus loading when $\mathrm{V}_{\mathrm{CC}}$ is removed
- Power up/down protection (glitch-free)
- Pin selectable open collector mode on DS75160A driver outputs
- Accommodates multi-controller systems


## Connection Diagrams



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

## Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$

Input Voltage
5.5 V

Storage Temperature Range
Lead Temperature (Soldering, 4 sec .)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| $V_{C C}$, Supply Voltage | 4.75 | 5.25 | V |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| lol, Output Low Current |  |  |  |
| $\quad$ Bus |  | 48 | mA |
| $\quad$ Terminal |  | 16 | mA |
|  |  |  |  |

-Derate molded package $15.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter |  |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{iH}}$ | High-Level Input Voltage |  |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input Clamp Voltage |  | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\text {HYS }}$ | Input Hysteresis | Bus |  |  | 400 | 500 |  | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | Terminal | $\mathrm{IOH}=-800 \mu \mathrm{~A}$ |  | 2.7 | 3.5 |  | V |
|  |  | Bus (Note 5) | $\mathrm{l}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ |  | 2.5 | 3.4 |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-Level Output Voltage | Terminal | $\mathrm{OL}=16 \mathrm{~mA}$ |  |  | 0.3 | 0.5 | V |
|  |  | Bus | $\mathrm{IOH}=48 \mathrm{~mA}$ |  |  | 0.4 | 0.5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | High-Level Input Current | Terminal and TE, PE, DC, SC Inputs | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 0.2 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 0.1 | 20 |  |
| IIL | Low-Level Input Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -10 | -100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {BIAS }}$ | Terminator Bias Voltage at Bus Port | Bus | Driver Disabled | $\mathrm{l}_{\text {(bus) }}=0$ (No Load) | 2.5 | 3.0 | 3.7 | V |
| ILOAD | Terminator Bus Loading Current |  | Driver <br> Disabled | $V_{1(\text { bus) }}=-1.5 \mathrm{~V}$ to 0.4 V | -1.3 |  |  | mA |
|  |  |  |  | $\mathrm{V}_{\text {l(bus) }}=0.4 \mathrm{~V}$ to 2.5 V | 0 |  | $-3.2$ |  |
|  |  |  |  | $\mathrm{V}_{\text {(bus) }}=2.5 \mathrm{~V}$ to 3.7 V |  |  | $\begin{gathered} 2.5 \\ -3.2 \end{gathered}$ |  |
|  |  |  |  | $\mathrm{V}_{1 \text { (bus) }}=3.7 \mathrm{~V}$ to 5 V | 0 |  | 2.5 |  |
|  |  |  |  | $V_{1 \text { (bus) }}=5 \mathrm{~V}$ to 5.5 V | 0.7 |  | 2.5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0, \mathrm{~V}_{1(\text { bus })}=0 \mathrm{~V}$ to 2.5 V |  |  |  | 40 | $\mu \mathrm{A}$ |
| los | Short-Circuit Output Current | Terminal , | $\mathrm{V}_{1}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}$ ( Note 4) |  | -15 | -35 | -75 | mA |
|  |  | Bus (Note 5) |  |  | -35 | -75 | -150 |  |
| ICC | Supply Current | DS75160A | Transmit, $\mathrm{TE}=2 \mathrm{~V}, \mathrm{PE}=2 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  |  | 85 | 125 | mA |
|  |  |  | Receive, $\mathrm{TE}=0.8 \mathrm{~V}, \mathrm{PE}=2 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  |  | 70 | 100 |  |
|  |  | DS75161A | $\mathrm{TE}=0.8 \mathrm{~V}, \mathrm{DC}=0.8 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  |  | 84 | 125 |  |
|  |  | DS75162A | $\mathrm{TE}=0.8 \mathrm{~V}, \mathrm{DC}=0.8 \mathrm{~V}, \mathrm{SC}=2 \mathrm{~V}, \mathrm{~V}_{1}=0.8 \mathrm{~V}$ |  |  | 85 | 125 |  |
| $\mathrm{C}_{\text {IN }}$ | Bus-Port Capacitance | Bus | $\begin{aligned} & V_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{f}=1 \mathrm{MH} \end{aligned}$ | $V, V_{1}=0 V \text { to } 2 V,$ |  | 20 | 30 | pF |

[^14]Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (Note 1)

| Symbol | Parameter | From | To | Conditlons | DS75160A |  |  | DS75161A |  |  | DS75162A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| ${ }_{\text {tpLH }}$ | Propagation Delay Time, Low to High Level Output | Terminal | Bus | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=2.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ <br> Figure 1 |  | 10 | 20 |  | 10 | 20 |  | 10 | 20 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 14 | 20 |  | 14 | 20 |  | 14 | 20 | ns |
| tPLH | Propagation Delay Time, Low to High Level Output | Bus | Terminal | $\begin{aligned} & \mathrm{V}_{\mathrm{L}}=5.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=240 \Omega \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ <br> Figure 2 |  | 14 | 20 |  | 14 | 20 |  | 14 | 20 | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High to Low Level Output |  |  |  |  | 10 | 20 |  | 10 | 20 |  | 10 | 20 | ns |
| tpzH | Output Enable Time to High Level | TE, DC, or SC <br> (Note 2) (Note 3) | Bus | $\begin{aligned} & \hline \mathrm{V}_{1}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=480 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { Figure } 1^{2} \\ & \hline \end{aligned}$ |  | 19 | 32 |  | 23 | 40 |  | 23 | 40 | ns |
| $t_{\text {PHZ }}$ | Output Disable Time From High Level |  |  |  |  | 15 | 22 |  | 15 | 25 |  | 15 | 25 | ns |
| tpzL | Output Enable Time to Low Level |  |  | $\begin{aligned} & V_{1}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=2.3 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=38.3 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> Figure 1 |  | 24 | 35 |  | 28 | 48 |  | 28 | 48 | ns |
| tplz | Output Disable Time From Low Level |  |  |  |  | 17 | 25 |  | 17 | 27 |  | 17 | 27 | ns |
| tpzH | Output Enable Time to High Level | TE, DC, or SC <br> (Note 2) <br> (Note 3) | Terminal | $\begin{aligned} & \mathrm{V}_{1}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ <br> Figure 1 |  | 17 | 33 |  | 18 | 40 |  | 18 | 40 | ns |
| tpHz | Output Disable Time From High Level |  |  |  |  | 15 | 25 |  | 22 | 33 |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {PLL }}$ | Output Enable Time to Low Level |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{I}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=280 \Omega \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { Figure 1 } \\ & \hline \end{aligned}$ |  | 25 | 39 |  | 28 | 52 |  | 28 | 52 | ns |
| tplz | Output Disable Time From Low Level |  |  |  |  | 15 | 27 |  | 20 | 35 |  | 20 | 35 | ns |
| tpzH | Output Pull-Up Enable Time (DS75160A Only) | PE (Note 2) | Bus | $\begin{aligned} & V_{1}=3 \mathrm{~V} \\ & V_{L}=0 \mathrm{~V} \\ & R_{L}=480 \Omega \\ & C_{L}=15 \mathrm{pF} \end{aligned}$$\text { Figure } 1$ |  | 10 | 17 |  | NA |  |  | NA |  | ns |
| $t_{\text {tpHz }}$ | Output Pull-UP Disable Time (DS75160A Only) |  |  |  |  | 10 | 15 |  | NA |  |  | NA |  | ns |

Note 2: Refer to Functional Truth Tables for control input definition.
Note 3: Test configuration should be connected to only one transceiver at a time due to the high current stress caused by the $V_{1}$ voltage source when the output connected to that input becomes active.

## Switching Load Configurations


${ }^{*} C_{L}$ includes jig and probe capacitance

$$
V_{C} \text { logic high }=3.0 \mathrm{~V}
$$

$\mathrm{V}_{\mathrm{C}}$ logic low $=0 \mathrm{~V}$
TL/F/5804-8

FIGURE 1


TL/F/5804-9
${ }^{*} \mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance
FIGURE 2



## Functional Description

## DS75160A

This device is an 8-channel bi-directional transceiver with one common direction control input, denoted TE. When used to implement the IEEE-488 bus, this device is connected to the eight data bus lines, designated $\mathrm{DIO}_{1}-\mathrm{DIO}_{8}$. The port connections to the bus lines have internal terminators, in accordance with the IEEE-488 Standard, that are deactivated when the device is powered down. This feature guarantees no bus loading when $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$. The bus port outputs also have a control mode that either enables or disables the active upper stage of the totem-pole configuration. When this control input, denoted PE, is in the high state, the bus outputs operate in the high-speed totem-pole mode. When PE is in the low state, the bus outputs operate as open collector outputs which are necessary for parallel polling.

## DS75161A

This device is also an 8-channel bi-directional transceiver which is specifically configured to implement the eight management signal lines of the IEEE-488 bus. This device, paired with the DS75160A, forms the complete 16 -line interface between the IEEE-488 bus and a single controller instrumentation system. In compliance with the system organization of the management signal lines, the SRQ, NDAC, and NRFD bus port outputs are open collector. In contrast to the DS75160A, these open collector outputs are a fixed configuration. The direction control is divided into three groups. The DAV, NDAC, and NRFD transceiver directions are controlled by the TE input. The ATN, SRQ, REN, and IFC transceiver directions are controlled by the DC input. The EOI transceiver direction is a function of both the TE and DC inputs, as well as the logic level present on the ATN channel. The port connections to the bus lines have internal terminators identical to the DS75160A.

## DS75162A

This device is identical to the DS75161A, except that an additional direction control input is provided, denoted SC. The SC input controls the direction of the REN and IFC transceivers that are normally controlled by the $D C$ input on the DS75161A. This additional control function is instrumental in implementing multiple controller systems.

Table of Signal Line Abbreviations

| Signal Line Classification | Mnemonic | Definition | Device |
| :---: | :---: | :---: | :---: |
| Control Signals | DC | Direction Control | $\begin{aligned} & \text { DS75161A/ } \\ & \text { DS75162A } \end{aligned}$ |
|  | PE | Pull-Up Enable | DS75160A |
|  | TE | Talk Enable | All |
|  | SC | System Controller | DS75162A |
| Data I/O Ports | B1-B8 | Bus Side of Device | DS75160A |
|  | D1-D8 | Terminal Side of Device |  |
| Management Signals | ATN | Attention | $\begin{array}{\|l\|l\|} \text { DS75161A/ } \\ \text { DS75162A } \end{array}$ |
|  | DAV | Data Valid |  |
|  | EOI | End or Identify |  |
|  | IFC | Interface Clear |  |
|  | NDAC | Not Data Accepted |  |
|  | NRFD | Not Ready for Data |  |
|  | REN | Remote Enable |  |
|  | SRQ | Service Request |  |

## Logic Diagrams



Note 1: Denotes ariver
Note 3: Driver and receiver outputs are totem-pole configurations
Note 4: The driver outputs of DS75160A can have their active pull-ups disabled by switching the PE input (pin 11) to the logic low state. This mode configures the outputs as open collector.

Logic Diagrams (Continued)


TL/F/5804-6


Note 3: Symbol "OC" specifies open collector output
Note 4: Driver and receiver outputs that are not specified "OC" are totem-pole configurations

## Switching Waveforms



TL/F/5804-11



## Performance Characteristics



Refer to Electrical Characteristics table

## Functional Truth Tables

|  | DS75160A |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Control Input Level |  |  | Data Transceivers |  |  |  |  |  |  |  |  |  |  |
|  | TE | PE |  | Direction |  | Bus Port Configuration |  |  |  |  |  |  |  |  |
|  | H <br> H <br> L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{T} \\ & \mathrm{~T} \\ & \mathrm{R} \end{aligned}$ |  | Totem-Pole Output Open Collector Output Input |  |  |  |  |  |  |  |  |
| DS75161A |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Control Input Level |  |  |  | Transcelver Signal Direction |  |  |  |  |  |  |  |  |  |  |
| TE | DC | ATN* |  | EOI ${ }^{\text {R }}$ REN |  | IFC |  | SRQ |  | NRFD |  | NDAC | DAV |  |
| H <br> $H$ <br> $L$ <br> $L$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ |  | $R$ <br>  <br>  <br> $R$ |  | R |  | $\begin{aligned} & \hline R \\ & T \\ & R \\ & T \\ & \hline \end{aligned}$ | T R T R | T $R$ $T$ $R$ $R$ | $R$ $R$ $T$ $T$ |  | $R$ $R$ $T$ $T$ | R | T |
| H L X X | X X H L |  | H H L L | $T$ $R$ $R$ $T$ |  |  |  |  |  |  |  |  |  |  |
| DS75162A |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Control Input Level |  |  |  | Transceiver Signal Direction |  |  |  |  |  |  |  |  |  |  |
| Sc | TE | DC | ATN | N* | Ol | REN | N IF | IFC | SR | RQ | NRF |  | NDAC | DAV |
| H | H | H |  | R |  | T |  | T |  | T | R |  | R | T |
| H | H | L |  | T |  | T |  | T |  | R | R |  | R | T |
| H | L | H |  | R |  | T |  | T |  | T | T |  | T | R |
| H | L | L |  | T |  | T |  | T |  | R | T |  | T | R |
| L | H | H |  | R |  | R |  | R |  | T | R |  | R | T |
| L | H | L |  | T |  | R |  | R |  | R | R |  | R | T |
| L | L | H |  | R |  | R |  | R |  | T | T |  | T | R |
| L | L | L |  | T |  | R |  | R |  | R | T |  | T | R |
| $x$ | H | X | H |  | T |  |  |  |  |  |  |  |  |  |
| X | L | X | H |  | $R$ |  |  |  |  |  |  |  |  |  |
| X | X | H | L |  | R |  |  |  |  |  |  |  |  |  |
| X | X | L |  |  | T |  |  |  |  |  |  |  |  |  |
| $H=$ High level input |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| X = Don't care |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| T = Transmit, i.e., signal outputted to bus |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $R=$ Receive, i.e., signal outputted to terminal |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## DS7640/DS8640 Quad NOR Unified Bus Receiver

## General Description

The DS7640 and DS8640 are quad 2-input receivers designed for use in bus organized data transmission systems interconnected by terminated $120 \Omega$ impedance lines. The external termination is intended to be $180 \Omega$ resistor from the bus to the +5 V logic supply together with a $390 \Omega$ resistor from the bus to ground. The design employs a built-in input threshold providing substantial noise immunity. Low input current allows up to 27 driver/receiver pairs to utilize a common bus.

## Features

■ Low input current with normal $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$ (30 $\mu \mathrm{A}$ typ)
■ High noise immunity (1.1V typ)

- Temperature-insensitive input thresholds track bus logic levels
- TTL compatible output
- Matched, optimized noise immunity for " 1 " and " 0 " levels
- High speed (19 ns typ)


## Connection Diagram

Dual-In-Line Package


TL/F/5805-1
Top View
Order Number DS7640J, DS8640J or DS8640N See NS Package Number J14A or N14A

Typical Application
$120 \Omega$ Unified Data Bus


## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$\begin{array}{lr}\text { Supply Voltage } & 7.0 \mathrm{~V} \\ \text { Input Voltage } & 5.5 \mathrm{~V} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}\end{array}$

| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | :--- |
| Cavity Package | 1308 mW |
| Molded Package | 1207 mW |

Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
*Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package
$9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  |  |  |
| DS7640 | 4.5 | 5.5 | V |
| DS8640 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS7640 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8640 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

The following apply for $\mathrm{V}_{\text {MIN }} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\text {MAX }}, \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$, unless otherwise specified (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Threshold | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OL }}$ | DS7640 | 1.80 | 1.50 |  | V |
|  |  |  | DS8640 | 1.70 | 1.50 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Threshold | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OH }}$ | DS7640 |  | 1.50 | 1.20 | V |
|  |  |  | DS8640 |  | 1.50 | 1.30 | V |
| ${ }_{\mathrm{I} H}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$ | $V_{C C}=V_{\text {MAX }}$ |  | 30 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $V_{C C}=0 V$ |  | 1.0 | 50 | $\mu \mathrm{A}$ |
| IIL | Maximum Input Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX}}$ |  |  | 1.0 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{IL}}$ |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Voltage | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}$ |  |  | 0.25 | 0.4 | V |
| los | Output Short Circuit Current | $V_{I N}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX},} \text { (Note 4) }$ |  | -18 |  | -55 | mA |
| ICC | Power Supply Current | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$, (Per Package) |  |  | 25 | 40 | mA |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, nominal power supplies unless otherwise noted

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delays | (Notes 5 and 6) | Input to Logic "1" Output | 10 | 23 | 35 | ns |
|  |  |  | Input to Logic "0" Output | 10 | 15 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7640 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8640. All typical values are $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output at a time should be shorted.
Note 5: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total, measured from $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{I N}=0 \mathrm{~V}$ to 3 V pulse.
Note 6: Apply to $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

National Semiconductor Corporation

## DS7641/DS8641 Quad Unified Bus Transceiver

## General Description

The DS7641 and DS8641 are quad high speed drivers/receivers designed for use in bus organized data transmission systems interconnected by terminated $120 \Omega$ impedance lines. The external termination is intended to be a $180 \Omega$ resistor from the bus to the +5 V logic supply together with a $390 \Omega$ resistor from the bus to ground. The bus can be terminated at one or both ends. Low bus pin current allows up to 27 driver/receiver pairs to utilize a common bus. The bus loading is unchanged when $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$. The receivers incorporate tight thresholds for better bus noise immunity. One two-input NOR gate is included to disable all drivers in a package simultaneously.

## Features

- 4 separate driver/receiver pairs per package
- Guaranteed minimum bus noise immunity of $0.6 \mathrm{~V}, 1.1 \mathrm{~V}$ typ
- Temperature insensitive receiver thresholds track bus logic levels
- $30 \mu \mathrm{~A}$ typical bus terminal current with normal $\mathrm{V}_{\mathrm{CC}}$ or with $V_{C C}=O V$
■ Open collector driver output allows wire-OR connection
■ High speed
- Series 74 TTL compatible driver and disable inputs and receiver outputs


## Connection Diagram



Typical Application
$120 \Omega$ Unified Data Bus


| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| Speclficatlons for Mlititary/Aerospace products are not |  |
| contined in this datasheet. Refer to the assoclated |  |
| rellability electrical test specifications document. |  |
| Supply Voltage | 7 V |
| Input and Output Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| Molded Package | 1362 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS7641 | 4.5 | 5.5 | V |
| DS8641 | 4.75 | 5.25 | V |
| Temperature Range, $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS7641 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8641 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics

The following apply for $\mathrm{V}_{\text {MIN }} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\text {MAX }}, \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ unless otherwise specified (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER AND DISABLE INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical " 1 " Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  | 0.8 | V |
| 1 | Logical "1" input Current | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -1.6 | mA |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Diode Clamp Voltage | $\begin{aligned} & I_{D I S}=-12 \mathrm{~mA}, \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}, \mathrm{I}_{\mathrm{BUS}}=-12 \mathrm{~mA}, \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  | -1 | -1.5 | V |

## DRIVER OUTPUT/RECEIVER INPUT

| $\mathrm{V}_{\text {OLB }}$ | Low Level Bus Voltage | $\mathrm{V}_{\text {DIS }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2 \mathrm{~V}, \mathrm{I}_{\text {BUS }}=50 \mathrm{~mA}$ |  |  | 0.4 | 0.7 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{1} \mathrm{HB}$ | Maximum Bus Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX}}$ |  |  | 30 | 100 | $\mu \mathrm{A}$ |
| IILB | Maximum Bus Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 2 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Receiver Threshold | $\mathrm{V}_{\mathrm{IND}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=16 \mathrm{~mA}$ | DS7641 | 1.80 | 1.50 |  | $\checkmark$ |
|  |  |  | DS8641 | 1.70 | 1.50 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Receiver Threshold | $\mathrm{V}_{\text {IND }}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | DS7641 |  | 1.50 | 1.20 | V |
|  |  |  | DS8641 |  | 1.50 | 1.30 | V |

## RECEIVER OUTPUT

| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOL | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & V_{D I S}=0.8 \mathrm{~V}, \mathrm{~V}_{I N}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX}},(\text { Note 4) } \end{aligned}$ | -18 |  | -55 | mA |
| Icc | Supply Current | $\mathrm{V}_{\mathrm{DIS}}=0 \mathrm{~V}, \mathrm{~V}_{I N}=2 \mathrm{~V}$, (per Package) |  | 50 | 70 | mA |

## Switching Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, unless otherwise indicated

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| tpD | Propagation Delays (Note 7) | (Note 5) |  |  |  |  |
|  | Disable to Bus "1" |  |  | 19 | 30 | ns |
|  | Disable to Bus "0" |  |  | 15 | 30 | ns |
|  | Driver Input to Bus "1" |  | 17 | 25 | ns |  |
|  | Driver Input to Bus "0" |  | 17 | 25 | ns |  |
|  | Bus to Logical "1" Receiver Output | (Note 6) |  | 20 | 30 | ns |
|  | Bus to Logical "0" Receiver Output |  |  | 18 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7641 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8641. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: $91 \Omega$ from bus pin to $V_{C C}$ and $200 \Omega$ from bus pin to ground. $C_{L O A D}=15 \mathrm{pF}$ total. Measured from $V_{I N}=1.5 \mathrm{~V}$ to $V_{B U S}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 3 V pulse.
Note 6: Fan-out of 10 load, $\mathrm{C}_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{I N}=0 \mathrm{~V}$ to 3 V pulse.
Note 7: The following apply for $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

National Semiconductor Corporation

## DS7833/DS8833/DS7835/DS8835 Quad TRI-STATE ${ }^{\circledR}$ Bus Transceivers

## General Description

This family of TRI-STATE bus transceivers offers extreme versatility in bus organized data transmission systems. The data bus may be unterminated, or terminated DC or AC, at one or both ends. Drivers in the third (high impedance) state load the data bus with a negligible leakage current. The receiver input current is low allowing at least 100 driver/receiver pairs to utilize a single bus. The bus loading is unchanged when $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$. The receiver incorporates hysteresis to provide greater noise immunity. All devices utilize a high current TRI-STATE output driver. The DS7833/ DS8833 and DS7835/DS8835 employ TRI-STATE outputs on the receiver also.
The DS7833/DS8833 are non-inverting quad transceivers with a common inverter driver disable control and common inverter receiver disable control.
The DS7835/DS8835 are inverting quad transceivers with a common inverter driver disable control and a common inverter receiver disable control.

## Features

- Receiver hysteresis
- Receiver noise immunity
- Bus terminal current for normal $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$
- Receivers

Sink
Source

- Drivers

Sink
Source

> 400 mV typ
> 1.4 V typ
> $80 \mu \mathrm{Amax}$

16 mA at 0.4 V max
2.0 mA (Mil) at 2.4 V min 5.2 mA (Com) at 2.4 V min

50 mA at 0.5 V max 32 mA at 0.4 V max 10.4 mA (Com) at 2.4 V min $5.2 \mathrm{~mA}(\mathrm{Mil})$ at 2.4 V min

- Drivers have TRI-STATE outputs

■ DS7833/DS8833, DS7835/DS8835 receivers have TRI-STATE outputs
■ Capable of driving $100 \Omega$ DC-terminated buses

- Compatible with Series 54/74


## Connection Diagram

## Dual-In-LIne Package



TL/F/5808-1
Top View
Order Number DS7833J, DS8833J
or DS8833N
See NS Package Number J16A or N16A

Dual-In-Line Package


Top View
Order Number DS7835J, DS8835J
or DS8835N
See NS Package Number J16A or N16A
Absolute Maximum Ratings (Note 1)
Specifications for Milltary/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7.0 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

$\begin{array}{ll}\text { Maximum Power Dissipation* at } 25^{\circ} \mathrm{C} & \\ \text { Cavity Package } & 1509 \mathrm{~mW} \\ \text { Molded Package } & 1476 \mathrm{~mW}\end{array}$
Lead Temperature (Soldering, 4 sec .) $260^{\circ} \mathrm{C}$
-Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  |  |
| DS7833/DS7835 | 4.5 | 5.5 | V |
| DS8833/DS8835 | 4.75 | 5.25 | V |
| Temperature $\left(T_{A}\right)$ |  |  |  |
| DS7833/DS7835 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8833/DS8835 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DISABLE/DRIVER INPUT |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltages | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ |  | 2.0 |  |  | V |
| $V_{\text {IL }}$ | Low Level Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ | DS7833, DS8833, DS8835 |  |  | 0.8 | V |
|  |  |  | DS7835 |  |  | 0.7 |  |
| IIH | High Level Input Current | $V_{C C}=M a x$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1.0 | mA |
| I/L | Low Level Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -1.0 | -1.6 | mA |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Clamp Diode | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -0.8 | -1.5 | V |
| $I_{\text {IT }}$ | Driver Low Level Disabled Input Current | Driver Disable Input $=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  |  | -40 | $\mu \mathrm{A}$ |

## RECEIVER INPUT/BUS OUTPUT

| $\mathrm{V}_{\mathrm{TH}}$ | High Level Threshold Voltage |  |  | DS7833, DS7835 | 1.4 | 1.75 | 2.1 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | DS8833, DS8835 | 1.5 | 1.75 | 2.0 | V |
| $V_{T L}$ | Low Level Threshold Voltage |  |  | DS7833, DS7835 | 0.8 | 1.35 | 1.6 | V |
|  |  |  |  | DS8833, DS8835 | 0.8 | 1.35 | 1.5 | V |
| Is | Bus Current, Output Disabled or High | $V_{B U S}=4.0 \mathrm{~V}$ | $V_{C C}=M a x$ |  |  | 25 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 5.0 | 80 | $\mu \mathrm{A}$ |
|  |  | $V_{C C}=$ Max, $V_{\text {BUS }}=0.4 \mathrm{~V}$ |  |  |  | -2.0 | -40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ | IOUT $=-5.2 \mathrm{~mA}$ | DS7833, DS7835 | 2.4 | 2.75 |  | V |
|  |  |  | $\mathrm{l}_{\text {OUT }}=-10.4 \mathrm{~mA}$ | DS8833, DS8835 | 2.4 | 2.75 |  | V |
| VOL | Logic "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ | I OUT $=50 \mathrm{~mA}$ |  |  | 0.28 | 0.5 | V |
|  |  |  | l $\mathrm{OUT}=32 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Max, ( Note 4) |  |  | -40 | -62 | -120 | mA |

## RECEIVER OUTPUT

| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" Output Voltage | $V_{C C}=M i n$ | l OUT $=-2.0 \mathrm{~mA}$ | DS7833, DS7835 | 2.4 | 3.0 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | l OUT $=-5.2 \mathrm{~mA}$ | DS8833, DS8835 | 2.4 | 2.9 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\text {OUT }}=16 \mathrm{~mA}$ |  |  |  | 0.22 | 0.4 | V |
| lot | Output Disabled Current | $\begin{aligned} & V_{C C}=\text { Max, Disable } \\ & \text { Inputs }=2.0 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {OUT }}=2.4 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  |  |  | -40 | $\mu \mathrm{A}$ |

Electrical Characteristics (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVER OUTPUT (Continued) |  |  |  |  |  |  |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, (Note 4) | DS7833, DS7835 | 28 | -40 | -70 | mA |
|  |  |  | DS8833, DS8835 | $-30$ |  | -70 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $V_{C C}=\operatorname{Max}$ | DS7833, DS8833 |  | 84 | 116 | mA |
|  |  |  | DS7835, DS8835 |  | 75 | 95 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7833, DS7835 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8833, DS8835. All typicals are given for $V_{C C}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output at a time should be shorted.
Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic " 0 " from Input to Bus | (Figure 1) | DS7833/DS8833 |  | 14 | 30 | ns |
|  |  |  | DS7835/DS8835 |  | 10 | 20 | ns |
| $t_{\text {pdt }}$ | Propagation Delay to a Logic " 1 " from Input to Bus | (Figure 1) | DS7833/DS8833 |  | 14 | 30 | ns |
|  |  |  | DS7835/DS8835 |  | 11 | 30 | ns |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic " 0 " from Bus to Input | (Figure 2) | DS7833/DS8833 |  | 24 | 45 | ns |
|  |  |  | DS7835/DS8835 |  | 16 | 35 | ns |
| $\mathrm{t}_{\text {pd1 }}$ | Propagation Delay to a Logic " 1 " from Bus to Input | (Figure 2) | DS7833/DS8833 |  | 12 | 30 | ns |
|  |  |  | DS7835/DS8835 |  | 18 | 30 | ns |
| $t_{\text {PHZ }}$ | Delay from Disable Input to High Impedance State (from Logic "1" Level) | $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF},$ <br> (Figures 1 and 2) | Driver |  | 8.0 | 20 | ns |
|  |  |  | Receiver |  | 6.0 | 15 | ns |
| tplZ | Delay from Disable Input to High Impedance State (from Logic "0" Level) | $C_{L}=5.0 \mathrm{pF}$ <br> (Figures 1 and 2) | Driver |  | 20 | 35 | ns |
|  |  |  | Receiver |  | 13 | 25 | ns |
| $t_{\text {PZH }}$ | Delay from Disable Input to Logic "1" Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$ <br> (Figures 1 and 2) | Driver |  | 24 | 40 | ns |
|  |  |  | Receiver |  | 16 | 35 | ns |
| $t_{\text {PZL }}$ | Delay from Disable Input to Logic " 0 " Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$ <br> (Figures 1 and 2) | Driver |  | 19 | 35 | ns |
|  |  |  | Receiver DS7833/DS8833 |  | 15 | 30 | ns |
|  |  |  | Receiver DS7835/DS8835 |  | 33 | 50 | ns |

## AC Test Circuits



FIGURE 1. Driver Output Load


FIGURE 2. Receiver Output Load


$$
\mathrm{f}=1 \mathrm{MHz}
$$

t $=\mathrm{t}_{\mathrm{t}} \leq 10 \mathrm{~ns}(10 \%$ to $90 \%)$
DUTY CYCLE $=50 \%$


# DS7834/DS8834/DS7839/DS8839 Quad TRI-STATE® ${ }^{\circledR}$ Bus Transceivers 

## General Description

This family of TRI-STATE bus transceivers offers extreme versatility in bus organized data transmission systems. The data bus may be unterminated, or terminated DC or AC, at one or both ends. Drivers in the third (high impedance) state load the data bus with a negligible leakage current. The receiver input current is low, allowing at least 100 driver/receiver pairs to utilize a single bus. The bus loading is unchanged when $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$. The receiver incorporates hysteresis to provide greater noise immunity. Both devices utilize a high current TRI-STATE output driver. The DS7834/ DS8834 and DS7839/DS8839 employ TTL outputs on the receiver.
The DS7839/DS8839 are non-inverting quad tranceivers with two common inverter driver disable controls.
The DS7834/DS8834 are inverting quad transceivers with two common inverter driver disable controls.

Features

| ceiver hysteresis | 400 mV typ |
| :---: | :---: |
| Receiver noise immunity | 1.4 V typ |
| Bus terminal current for normal $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$ | $80 \mu \mathrm{~A}$ max |
| - Receivers |  |
| Sink | 16 mA at 0.4 V max |
| Source | 2.0 mA (Mil) at 2.4 V min |
|  | 5.2 mA (Com) at 2.4 V min |
| - Drivers |  |
| Sink | 50 mA at 0.5 V max 32 mA at 0.4 V max |
| Source | 10.4 mA (Com) at 2.4 V min 5.2 mA (Mil) at 2.4 V min |
| - Drivers have TRI-STATE outputs |  |
| - Receivers have TRI-STATE outputs |  |
| ■ Capable of driving 100 10 DC-terminated Buses |  |
| - Compatible with Series 54/74 |  |

## Connection Diagrams



Dual-In-Line Package


Top View
Order Number DS7839J, DS8839J or DS8839N See NS Package Number J16A or N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7.0 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1509 mW |
| Molded Package | 1476 mW |

${ }^{\bullet}$ Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
$\begin{array}{lr}\text { Storage Temperature } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature (Soldering, } 4 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$
Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS7834, DS7839 | 4.5 | 5.5 | V |
| DS8834, DS8839 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS7834, DS7839 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8834, DS8839 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DISABLE/DRIVER INPUT |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage | $V_{C C}=\operatorname{Min}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage | $V_{C C}=\operatorname{Min}$ |  |  |  | 0.8 | V |
| $\mathrm{l}_{\mathrm{iH}}$ | High Level Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1.0 | mA |
| IIL | Low Level Input Current | $V_{C C}=$ Max, $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | -1.0 | -1.6 | mA |
| IIND | Driver Diasbled Input Low Current | Driver Disable Input $=2.0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0.4 \mathrm{~V}$ |  |  |  | -40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{C L}$ | Input Clamp Diode | $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -0.8 | -1.5 | V |

RECEIVER INPUT/BUS OUTPUT

| $V_{\text {TH }}$ | High Level Threshold Voltage | $V_{C C}=\operatorname{Max}$ |  | DS7834, DS7839 | 1.4 | 1.75 | 2.1 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | DS8834, DS8839 | 1.5 | 1.75 | 2.0 | V |
| $\mathrm{V}_{\mathrm{TL}}$ | Low Level Threshold Voltage | $V_{C C}=M i n$ |  | DS7834, DS7839 | 0.8 | 1.35 | 1.6 | V |
|  |  |  |  | DS8834, DS8839 | 0.8 | 1.35 | 1.5 | V |
| $\mathrm{I}_{\mathrm{BH}}$ | Bus Current, Output Disabled or High | $\mathrm{V}_{\text {BUS }}=4.0 \mathrm{~V}$ | $\mathrm{V}_{C C}=$ Max, Disable Input $=2.0 \mathrm{~V}$ |  |  | 25 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 5.0 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {SUS }}=0.4 \mathrm{~V}$, Disable Input $=2.0 \mathrm{~V}$ |  |  |  |  | $-40$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" Output Voltage | $V_{C C}=M i n$ | $\mathrm{I}_{\text {OUT }}=-5.2 \mathrm{~mA}$ | DS7834, DS7839 | 2.4 | 2.75 |  | V |
|  |  |  | l OUT $=-10.4 \mathrm{~mA}$ | DS7834, DS8839 | 2.4 | 2.75 |  | V |
| V OL | Logic "0" Output Voltage | $V_{C C}=M i n$ | $\mathrm{IOUT}=50 \mathrm{~mA}$ |  |  | 0.28 | 0.5 | V |
|  |  |  | lout $=32 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Max, (Note 4) |  |  | -40 | -62 | -120 | mA |

## RECEIVER OUTPUT

| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" Output Voltage | $V_{C C}=\operatorname{Min}$ | IOUT $=-2.0 \mathrm{~mA}$ | DS7834, DS7839 | 2.4 | 3.0 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{I}_{\text {OUT }}=-5.2 \mathrm{~mA}$ | DS8834, DS8839 | 2.4 | 2.9 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "0" Output Voltage | $\mathrm{V}_{\text {CC }}=\mathrm{Min}, \mathrm{I}_{\text {OUT }}=16 \mathrm{~mA}$ |  |  |  | 0.22 | 0.4 | V |
| los | Output Short Circuit Current | $V_{C C}=$ Max, (Note 4) |  | DS7834, DS7839 | -28 | -40 | -70 | mA |
|  |  |  |  | DS8834, DS8839 | $-30$ |  | -70 | mA |
| ICC | Supply Current | $V_{C C}=$ Max |  |  |  | 75 | 95 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7834, DS7839 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8834, DS8839. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.

Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic " 0 " from Input to Bus | (Figure 1) | DS7839/DS8839 |  | 14 | 30 | ns |
|  |  |  | DS7834/DS8834 |  | 10 | 20 | ns |
| $t_{p d 1}$ | Propagation Delay to a Logic " 1 " from Input to Bus | (Figure 1) | DS7839/DS8839 |  | 14 | 30 | ns |
|  |  |  | DS7834/DS8834 |  | 11 | 30 | ns |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic " 0 " from Bus to Output | (Figure 2) | DS7839/DS8839 |  | 24 | 45 | ns |
|  |  |  | DS7834/DS8834 |  | 16 | 35 | ns |
| $t_{p d 1}$ | Propagation Delay to a Logic "1" from Bus to Output | (Figure 2) | DS7839/DS8839 |  | 12 | 30 | ns |
|  |  |  | DS7834/DS8834 |  | 18 | 30 | ns |
| $\mathrm{t}_{\text {PHZ }}$ | Delay from Disable Input to High Impedance State (from Logic "1" Level) | $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$, (Figures 1 and 2) Driver Only |  |  | 8 | 20 | ns |
| tplz | Delay from Disable Input to High Impedance State (from Logic "0" Level) | $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$, (Figures 1 and 2) Driver Only |  |  | 20 | 35 | ns |
| tPZH | Delay from Disable Input to Logic "1" Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figures 1 and 2) Driver Only |  |  | 24 | 40 | ns |
| ${ }_{\text {tPZL }}$ | Delay from Disable Input to Logic " 0 " Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \text {, (Figures } 1 \text { and 2) Driver Only }$ |  |  | 19 | 35 | ns |

## AC Test Circuit



TL/F/5809-3
FIGURE 1. Driver Output Load


TL/F/5809-4
FIGURE 2. Receiver Output Load

## Switching Time Waveforms



Switching Time Waveforms (Conitued)


Truth Table

| Disable <br> Input | Driver <br> Input <br> (INX) | Receiver Input/ <br> Bus Output <br> (BUSX) | Receiver <br> Output <br> (OUTX) | Mode of <br> Operation |  |
| :---: | :---: | :---: | :---: | :--- | :---: |
| DS7834/DS8834 |  |  |  |  |  |
| 1 | X |  | $\overline{\text { BUS }}$ | Receive Bus Signal |  |
| 0 | 1 | 0 | 1 | Drive Bus |  |
| 0 | 0 | 1 | 0 | Drive Bus |  |
| DS7839/DS8839 |  |  |  |  |  |
| 1 | X |  | BUS | Receive Bus Signal |  |
| 0 | 1 | 1 | 1 | Drive Bus |  |
| 0 | 0 | 0 | 0 | Drive Bus |  |

[^15]
## DS7836/DS8836 Quad NOR Unified Bus Receiver

## General Description

The DS7836/DS8836 are quad 2-input receivers designed for use in bus organized data transmission systems interconnected by terminated $120 \Omega$ impedance lines. The external termination is intended to be $180 \Omega$ resistor from the bus to the +5 V logic supply together with a $390 \Omega$ resistor from the bus to ground. The design employs a built-in input hysteresis providing substantial noise immunity. Low input current allows up to 27 driver/receiver pairs to utilize a common bus. Performance is optimized for systems with bus rise and fall times $\leq 1.0 \mu \mathrm{~s} / \mathrm{V}$.

## Features

■ Low input current with normal $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$ ( $15 \mu \mathrm{~A}$ typ)

- Built-in input hysteresis (IV typ)
- High noise immunity (2V typ)
- Temperature-insensitive input thresholds track bus logic levels
- TTL compatible output
- Matched, optimized noise immunity for " 1 " and " 0 " levels
- High speed (18 ns typ)

Typical Application
$120 \Omega$ Unlfied Data Bus


TL/F/5810-1

## Connection Diagram



Order Number DS7836J, DS8836J or DS8836N
See NS Package Number J14A or N14A

## Absolute Maximum Ratings

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7.0 V |
| :--- | ---: |
| Current Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1308 mW |
| Molded Package | 1207 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

-Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package 9.7 $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS7836 | 4.5 | 5.5 | V |
| DS8836 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS7836 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8836 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

The following apply for $\mathrm{V}_{\mathrm{MIN}} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{V}_{\text {MAX }} \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$, unless otherwise specified (Notes 2 and 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{TH}}$ | High Level Input Threshold | $V_{C C}=\operatorname{Max}$ |  | DS7836 | 1.65 | 2.25 | 2.65 | V |
|  |  |  |  | DS8836 | 1.80 | 2.25 | 2.50 | V |
| $V_{\text {IL }}$ | Low Level Input Threshold | $V_{C C}=\operatorname{Min}$ |  | DS7836 | 0.97 | 1.30 | 1.63 | V |
|  |  |  |  | DS8836 | 1.05 | 1.30 | 1.55 | V |
| I | Maximum Input Current | $V_{\text {IN }}=4$ | $V_{C C}=M a x$ |  |  | 15 | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 1 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=-400 \mu \mathrm{~A}$ |  |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{\text {IN }}=4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=16 \mathrm{~mA}$ |  |  |  | 0.25 | 0.4 | V |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=\mathrm{Max},($ Note 4) |  |  | -18 |  | -55 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$, (Per Package) |  |  |  | 25 | 40 | mA |
| $\mathrm{V}_{\mathrm{CL}}$. | Input Clamp Diode Voltage | $\mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  |  |  | -1 | -1.5 | V |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd }}$ | Propagation Delays | (Notes 4 and 5) | Input to Logical "1" Output |  | 20 | 30 | ns |
|  |  |  | Input to Logical "0" Ouptut |  | 18 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7836 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8836. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total, measured from $\mathrm{V}_{\mathbb{I N}}=1.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 3 V pulse.
Note 5: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total, measured from $\mathrm{V}_{\mathrm{IN}}=2.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{I N}=0 \mathrm{~V}$ to 3 V pulse.

## DS7837/DS8837 Hex Unified Bus Receiver

## General Description

The DS7837/DS8837 are high speed receivers designed for use in bus organized data transmission systems interconnected by terminated $120 \Omega$ impedance lines. The external termination is intended to be $180 \Omega$ resistor from the bus to the +5 V logic supply together with a $390 \Omega$ resistor from the bus to ground. The receiver design employs a built-in input hysteresis providing substantial noise immunity. Low input current allows up to 27 driver/receiver pairs to utilize a common bus. Disable inputs provide time discrimination. Disable inputs and receiver outputs are TTL compatible. Performance is optimized for systems with bus rise and fall times $\leq 1.0 \mu \mathrm{~s} / \mathrm{V}$.

## Features

- Low receiver input current for normal $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$ ( $15 \mu \mathrm{~A}$ typ)
- Six separate receivers per package

E Built-in receiver input hysteresis (1V typ)

- High receiver noise immunity ( 2 V typ)
- Temperature insensitive receiver input thresholds track bus logic levels
- TTL compatible disable and output
- Molded or cavity dual-in-line or flat package
- High speed


## Typical Application



Connection Diagram
Dual-In-Line Package


```
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the assoclated
reliability electrical test specifications document.
```

Supply Voltage

Input Voltage
Operating Temperature Range
DS7837
DS8837

Storage Temperature Range
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$


Molded DIP Package
SO Package
Lead Temperature (Soldering, 4 seconds)

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

## 7V

5.5 V

```
Derate cavity package \(9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\); derate molded DIP package \(10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\); derate SO package \(8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(25^{\circ} \mathrm{C}\).
```

Operating Conditions

| Supply Voltage, $\left(V_{C C}\right)$ |  | Max | Units |
| :--- | :---: | :---: | :---: |
| DS7837 | 4.5 | 5.5 | V |
| DS8837 | 4.75 | 5.25 | V |
| Temperature $\left(T_{A}\right)$ |  |  |  |
| DS7837 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8837 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

The following apply for $\mathrm{V}_{\text {MIN }} \leq \mathrm{V}_{C C} \leq \mathrm{V}_{\text {MAX }}, \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{A} \leq T_{M A X}$, unless otherwise specified (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{TH}}$ | High Level Receiver Threshold | $V_{C C}=M a x$ | DS7837 | 1.65 | 2.25 | 2.65 | V |
|  |  |  | DS8837 | 1.80 | 2.25 | 2.50 | V |
| $\mathrm{V}_{\mathrm{TL}}$ | Low Level Receiver Threshold | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ | DS7837 | 0.97 | 1.30 | 1.63 | V |
|  |  |  | DS8837 | 1.05 | 1.30 | 1.55 | V |
| $\mathrm{IJH}^{\text {H }}$ | Maximum Receiver Input Current | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$ | $\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {MAX }}$ |  | 15.0 | 50.0 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  | 1.0 | 50.0 | $\mu \mathrm{A}$ |
| IIL | Logical "0' Receiver Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX}}$ |  |  | 1.0 | 50.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | Disable | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical '0" Input Voltage |  | Disable |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | Disable Input | $\mathrm{V}_{1 \mathrm{ND}}=2.4 \mathrm{~V}$ |  |  | 80.0 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IND }}=5.5 \mathrm{~V}$ |  |  | 2.0 | mA |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\text {IN }}=4 \mathrm{~V}, \mathrm{~V}_{\text {IND }}=0.4 \mathrm{~V}$, Disable Input |  |  |  | -3.2 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IND}}=0.8 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A} \end{aligned}$ |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IND}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=16 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
| los | Output Short Circuit Current | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V}, \mathrm{~V}_{\text {IND }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OS}}=0 \mathrm{~V}, \\ & V_{C C}=V_{M A X},(\text { Note 4) } \end{aligned}$ |  | -18.0 |  | -55.0 | mA |
| ICC | Power Supply Current | $\mathrm{V}_{1 N}=4 \mathrm{~V}, \mathrm{~V}_{\text {IND }}=0 \mathrm{~V}$, (Per Package) |  |  | 45.0 | 60.0 | mA |
| $V_{C L}$ | Input Clamp Diode | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=-12 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IND}}=-12 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | -1.0 | -1.5 | V |


| Symbol | Parameter |  | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delays | $V_{I N D}=0 V$ <br> Receiver | Input to Logical "1" Output, (Note 5) |  | 20 | 30 | ns |
|  |  |  | Input to Logical "0" Output, (Note 6) |  | 18 | 30 | ns |
|  |  | $\begin{aligned} & \text { Input }=0 \mathrm{~V} \\ & \text { Disable, (Note 7) } \end{aligned}$ | Input to Logical "1" Output |  | 9 | 15 | ns |
|  |  |  | Input to Logical "0" Output |  | 4 | 10 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7837 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8837. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\mathbb{I N}}=1.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0 \mathrm{~V}$ to 3 V pulse.
Note 6: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\mathbb{I N}}=2.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=0 \mathrm{~V}$ to 3 V pulse.
Note 7: Fan-out of 10 load, $C_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=0 \mathrm{~V}$ to 3 V pulse.

National Semiconductor Corporation

## DS7838/DS8838 Quad Unified Bus Transceiver

## General Description

The DS7838/DS8838 are quad high speed drivers/receivers designed for use in bus organized data transmission systems interconnected by terminated $120 \Omega$ impedance lines. The external termination is intended to be $180 \Omega$ resistor from the bus to the +5 V logic supply together with a $390 \Omega$ resistor from the bus to ground. The bus can be terminated at one or both ends. Low bus pin current allows up to 27 driver/receiver pairs to utilize a common bus. The bus loading is unchanged when $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$. The receivers incorporate hysteresis to greatly enhance bus noise immunity. One two-input NOR gate is included to disable all drivers in a package simultaneously. Receiver performance is optimized for systems with bus rise and fall times $\leq 1.0 \mu \mathrm{~s} / \mathrm{V}$.

## Features

- 4 totally separate driver/receiver pairs per package
- 1V typical receiver input hysteresis
- Receiver hysteresis independent of receiver output load
- Guaranteed minimum bus noise immunity of $1.3 \mathrm{~V}, 2 \mathrm{~V}$ typ.
- Temperature-insensitive receiver thresholds track bus logic levels
- $20 \mu \mathrm{~A}$ typical bus terminal current with normal $\mathrm{V}_{\mathrm{CC}}$ or with $V_{C C}=O V$
■ Open collector driver output allows wire-OR connection
- High speed

■ Series 74 TTL compatible driver and disable inputs and receiver outputs

## Typical Application



TL/F/5812-1

## Connection Diagram



# Absolute Maximum Ratings (Note 1) 

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$\begin{array}{lr}\text { Supply Voltage } & 7 \mathrm{~V} \\ \text { Input and Output Voltage } & 5.5 \mathrm{~V} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature, (Soldering, } 4 \text { sec.) } & 260^{\circ} \mathrm{C}\end{array}$
*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded DIP package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate SO package $8.01 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | ---: |
| Cavity Package | 1433 mW |
| Molded DIP Package | 1362 mW |
| SO Package | 1002 mW |
| Operating Temperature Range |  |
| DS7838 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DS8838 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## Electrical Characteristics

DS7838/DS8838: The following apply for $\mathrm{V}_{\text {MIN }} \leq \mathrm{V}_{C C} \leq \mathrm{V}_{\text {MAX }}, T_{\text {MIN }} \leq T_{A} \leq T_{M A X}$, unless otherwise specified (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER AND DISABLE INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical " 0 "' Input Voltage |  |  |  | 0.8 | V |
| 1 | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Logical '0' Input Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -1.6 | mA |
| $\mathrm{V}_{\mathrm{CL}}$ | Input Diode Clamp Voltage | $\begin{aligned} & I_{\mathrm{DIS}}=-12 \mathrm{~mA}, \mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}, \mathrm{I}_{\mathrm{BUS}}=-12 \mathrm{~mA}, \\ & T_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | -1 | -1.5 | V |

DRIVER OUTPUT/RECEIVER INPUT

| $\mathrm{V}_{\text {OLB }}$ | Low Level Bus Voltage | $\mathrm{V}_{\text {DIS }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2 \mathrm{~V}, \mathrm{I}_{\text {BUS }}=50 \mathrm{~mA}$ |  |  | 0.4 | 0.7 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IIHB}^{\text {cher }}$ | Maximum Bus Current | $V_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=4 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\text {MAX }}$ |  |  | 20 | 100 | $\mu \mathrm{A}$ |
| ILLB | Maximum Bus Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 2 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Receiver Threshold | $\begin{aligned} & V_{\mathrm{IND}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \end{aligned}$ | DS7838 | 1.65 | 2.25 | 2.65 | V |
|  |  |  | DS8838 | 1.80 | 2.25 | 2.50 | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Receiver Threshold | $\begin{aligned} & V_{\text {IND }}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=-400 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \end{aligned}$ | DS7838 | 0.97 | 1.30 | 1.63 | V |
|  |  |  | DS8838 | 1.05 | 1.30 | 1.55 | V |

## RECEIVER OUTPUT

| $V_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4 \mathrm{~V}, \mathrm{IOL}_{\mathrm{OL}}=16 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
| $\mathrm{I}_{\mathrm{OS}}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{DIS}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0.5 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{OS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{MAX}},($ Note 4) | -18 |  | -55 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{V}_{\mathrm{DIS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}$, (Per Package $)$ |  | 50 | 70 | mA |

## Electrical Characteristics

DS7838/DS8838: The following apply for $\mathrm{V}_{\mathrm{MIN}} \leq \mathrm{V}_{C C} \leq \mathrm{V}_{M A X}, T_{M I N} \leq T_{A} \leq T_{M A X}$, unless otherwise specified (Notes 2 and 3) (Continued)

| Symbol | Parameter | Conditions | Mln | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVER OUTPUT (Continued) |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delays (Note 8) Disable to Bus " 1 " | (Note 5) |  | 19 | 30 | ns |
|  | Disable to Bus " 0 " | (Note 5) |  | 15 | 23 | ns |
|  | Driver Input to Bus "1" | (Note 5) |  | 17 | 25 | ns |
|  | Driver Input to Bus '0"' | (Note 5) |  | 9 | 15 | ns |
|  | Bus to Logical "1" Receiver Output | (Note 6) |  | 20 | 30 | ns |
|  | Bus to Logical " 0 " Receiver Output | (Note 7) |  | 18 | 30 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7838 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8838. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Only one output at a time should be shorted.
Note 5: $91 \Omega$ from bus pin to $V_{C C}$ and $200 \Omega$ from bus pin to ground, $C_{L O A D}=15 \mathrm{pF}$ total. Measured from $V_{I N}=1.5 \mathrm{~V}$ to $V_{B U S}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=0 \mathrm{~V}$ to 3.0 V pulse.
Note 6: Fan-out of 10 load, $\mathrm{C}_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\mathrm{IN}}=1.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 3.0V pulse.
Note 7: Fan-out of 10 load, $\mathrm{C}_{\text {LOAD }}=15 \mathrm{pF}$ total. Measured from $\mathrm{V}_{\mathrm{IN}}=2.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 . \mathrm{b}^{2} 2 . \mathrm{GV}$ pulse.
Note 8: These apply for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise speicified.

## DS8T26A/DS8T26AM/DS8T28/DS8T28M 4-Bit Bidirectional Bus Transceivers

## General Description

The DS8T26A, DS8T28 consist of 4 pairs of TRI-STATE® logic elements configured as quad bus drivers/receivers along with separate buffered receiver enable and driver enable lines. This single IC quad transceiver design distinguishes the DS8T26A, DS8T28 from conventional multi-IC implementations. In addition, the DS8T26A, DS8T28's ultra high speed while driving heavy bus capacitance ( 300 pF ) makes these devices particularly suitable for memory systems and bidirectional data buses.
Both the driver and receiver gates have TRI-STATE outputs and low current PNP inputs. PNP inputs reduce input loading to $200 \mu \mathrm{~A}$ maximum.

## Features

- Inverting outputs in the DS8T26A
- Non-inverting outputs in the DS8T28
- TRI-STATE outputs
- Low current PNP inputs
- Fast switching times ( 20 ns )
- Advanced Schottky processing
- Driver glitch free power up/down
- Non-overlapping TRI-STATE



Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | $\begin{gathered} \text { DS8T26A } \\ \text { Max } \end{gathered}$ | $\begin{aligned} & \text { DS8T28 } \\ & \text { Max } \end{aligned}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{ON}}$ | Dout to RoUT, (Figure 1) | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 14 | 17 | ns |
| toff | Dout to Rout, (Figure 1) |  | 14 | 17 | ns |
| $\mathrm{t}_{\mathrm{ON}}$ | $\mathrm{D}_{\text {IN }}$ to $\mathrm{D}_{\text {OUT, ( }}$ (Figure 2) | $\mathrm{C}_{\mathrm{L}}=300 \mathrm{pF}$ | 14 | 17 | ns |
| toff | $\mathrm{DIN}_{\text {IN }}$ to Dout, (Figure 2) |  | 14 | 17 | ns |
| Data Enable to Data Output |  |  |  |  |  |
| $t_{\text {PZL }}$ | High Z to O, (Figure 3) | $C_{L}=300 \mathrm{pF}$ | 25 | 28 | ns |
| $t_{\text {PLZ }}$ | O to High Z, (Figure 3) |  | 20 | 23 | ns |
| Receiver Enable to Receiver Output |  |  |  |  |  |
| $t_{\text {PZL }}$ | High Z to O, (Figure 4) | $C_{L}=30 \mathrm{pF}$ | 20 | 23 | ns |
| $\mathrm{t}_{\text {PLZ }}$ | O to High Z, (Figure 4) |  | 15 | 18 | ns |

## AC Test Circuits and Switching Time Waveforms



TL/F/5813-5

FIGURE 1. Propagation Delay (DOUT to ROUT)



TL/F/5813-8


TL/F/5813-9
Input pulse:
$\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}(10 \%$ to $90 \%)$
Freq $=10 \mathrm{MHz}(50 \%$ duty cycle)
Amplitude $=2.6 \mathrm{~V}$

FIGURE 2. Propagation Delay ( $\mathrm{D}_{\text {IN }}$ to $\mathrm{D}_{\text {OUT }}$ )

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5813-12
Input pulse:
$\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}(10 \%$ to $90 \%)$
Freq $=5 \mathrm{MHz}(50 \%$ duty cycle)
Amplitude $=2.6 \mathrm{~V}$



TL/F/5813-14


Input pulse:
$\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}(10 \%$ to $90 \%)$
Freq $=5 \mathrm{MHz}$ ( $50 \%$ duty cycle)
Amplitude $=2.6 \mathrm{~V}$

National Semiconductor Corporation

## PRELIMINARY

## DS8940/DS8941 9-Bit Bi-Directional Registers

## General Description

The DS8940 and DS8941 are nine-bit TRI-STATE ${ }^{(1)}$ bidirectional REGISTERS designed to provide a high performance bus interface capable of driving high capacitive loads. These devices eliminate the extra packages required to buffer existing registers while providing extra width for wider address, or for data in byte-plus-parity oriented systems.
The DS8940 offers separate positive edge triggered clocks while the DS8941 has separate gated positive edge triggered clocks.
Both devices have independent output control functions for maximum versatility. Inputs are compatible with TTL and CMOS.

Power up/down circuitry is featured which will TRI-STATE the outputs and prevent erroneous glitches on the bus during system power up or power down operations.

## Features

- Advanced oxide-isolated Schottky TTL process
- High speed parallel registers
- $48 \mathrm{~mA} / 300 \mathrm{pF}$ bus drive capability
- Glitch free power Up/Down
- PNP input design reduces input loading


## Connection Diagrams

DS8940 Dual-In-Line Package


Top View
Order Number DS8940J or DS8940N
See NS Package Number J24A or N24A

DS8941 Dual-In-Line Package


Top View
TL/F/8763-2

Order Number DS8941J or DS8941N See NS Package Number J28A or N28B



## Recommended Operating Conditions

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $V_{\mathrm{CC}}$ | Supply Voltage | 4.5 |  | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-Level Input Voltage | 2.0 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-Level Input Voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{OH}}$ | High-Level Output Current |  |  | -15 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-Level Output Current |  |  | 48 | mA |
| $\mathrm{t}_{\mathrm{S}}$ | Data to CLK $\uparrow$, Set-Up | 6 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data to CLK $\uparrow$, Hold | 0 |  | ns |  |
| $\mathrm{t}_{\mathrm{W}}$ | CLK Pulse Duration, HI | 4 |  | ns |  |
|  | CLK Pulse Duration, LOW | 6 |  |  | ns |
| $\mathrm{~T}_{\mathrm{A}}$ | Temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics
(Notes 2, 3, and 4)

| Symbol | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIL | $\begin{aligned} & V_{C C}=M a x \\ & V_{I N}=0.4 V \end{aligned}$ | Input \& 1/O |  |  | -250 | $\mu \mathrm{A}$ |
|  |  | CLK Inputs |  |  | -500 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | $\begin{aligned} & V_{C C}=M a x \\ & V_{I N}=2.7 V \end{aligned}$ | Inputs |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | I/O Ports |  |  | 50 | $\mu \mathrm{A}$ |
| 1 | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ | Inputs |  |  | 100 | $\mu \mathrm{A}$ |
|  | $V_{C C}=M a x, V_{\text {IN }}=5.5 \mathrm{~V}$ | I/O Ports |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{C L}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{IOH}=\mathrm{Max}$ |  | 2.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\mathrm{OL}}=\mathrm{Max}$ |  |  |  | 0.5 | V |
| l OZH | $\mathrm{V}_{\text {CC }}=$ Max, $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  |  |  | -250 | $\mu \mathrm{A}$ |
| 10 | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {OUT }}=2.25 \mathrm{~V}$ ( Note 4) |  | -30 |  | $-150$ | mA |
| CIN Bus | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ |  |  |  | 20 | pF |
| $V_{C C}$ PU/D | (Note 5) |  |  | 3 |  | V |
| ICC | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ | Active A Port Only |  |  | 180 | mA |
|  |  | Active B Port Only |  |  | 180 | mA |
|  |  | A \& B Port TRI-STATE |  |  | <180 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins are shown as positive values; all currents out of the device are shown as negative; all voltages are referenced to ground unless otherwise specified. All values shown as max or min are classified on absolute value basis.
Note 3: Unless otherwise specified, $\min /$ max limits apply across the supply and temperature range specified in the table of "Recommended Operating Conditions". All typical values are $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 4: Only one output at a time should be shorted.
Note 5: $V_{C C}$ PU/D is defined as the maximum value of $V_{C C}$ at which the output remains at TRI-STATE during a Power Up operation from OV; and the minimum value of $\mathrm{V}_{\mathrm{CC}}$ at which the outputs go into TRI-STATE during a Power Down operation from the normal operating $\mathrm{V}_{\mathrm{CC}}$ range.



Section 3
Peripheral/Power Drivers

Section Contents

| TEMPERATURE $-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | RANGE $0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| DP7310 | DP8310 | Octal Latched Peripheral Drivers | 3-5 |
| *DP7311 | DP8311 | Octal Latched Peripheral Drivers | 3-5 |
| *DS1631 | DS3631 | Dual AND CMOS Peripheral Driver | 3-12 |
| *DS1632 | DS3632 | Dual NAND CMOS Peripheral Driver | 3-12 |
| DS1633 | DS3633 | Dual OR CMOS Peripheral Driver | 3-12 |
| *DS1634 | DS3634 | Dual NOR CMOS Peripheral Driver | 3-12 |
|  | DS3654 | Printer Solenoid Driver | 3-17 |
|  | DS3656 | Quad Peripheral Driver | 3-21 |
|  | DS3658 | Quad High Current Peripheral Driver | 3-23 |
|  | DS3668 | Quad High Current Peripheral Driver | 3-26 |
|  | DS3669 | Quad High Current Peripheral Driver | 3-29 |
|  | DS3680 | Quad Negative Voltage Relay Driver | 3-32 |
|  | DS3686 | Dual Positive Voltage Relay Driver | 3-35 |
| *DS1687 | DS3687 | Dual Negative Voltage Relay Driver | 3-38 |
|  | DS75450 | Dual AND Peripheral Driver | 3-41 |
| *DS55451 | DS75451 | Dual AND Peripheral Driver | 3-41 |
| *DS55452 | DS75452 | Dual NAND Peripheral Driver | 3-41 |
| *DS55453 | DS75453 | Dual OR Peripheral Driver | 3-41 |
| DS55454 | DS75454 | Dual NOR Peripheral Driver | 3-41 |
| *DS55461 | DS75461 | Dual AND Peripheral Driver | 3-57 |
| *DS55462 | DS75462 | Dual NAND Peripheral Driver | 3-57 |
| *DS55463 | DS75463 | Dual OR Peripheral Driver | 3-57 |
| *DS55464 | DS75464 | Dual NOR Peripheral Driver | 3-57 |
|  | MM74C908 | Dual CMOS 30V Driver | CMOS |
| - | MM74C918 | Dual CMOS 30V Driver | CMOS |
|  | AN-213 | Safe Operating Areas for Peripheral Drivers | 3-65 |

*Also available processed to various Military screening levels. Refer to Section 9.

## Peripheral/Power Drivers

Peripheral/power drivers is a broad definition given to interface power devices. The devices generally have open-collector output transistors that can switch hundreds of milliamps at high voltage and are driven by standard logic gates. They serve many applications including relay drivers, printer hammer drivers, lamp drivers, bus drivers, core memory drivers, voltage level translators, stepper motor drivers and solenoid drivers.
Unlike standard logic devices, peripheral drivers have many varied load situations depending on the application. This requires the design engineer to interpret device specifications in greater detail. Designers at National Semiconductor have incorporated many technically advanced and useful features into their broad line of peripheral driver devices.

Some of these features include:

- Short circuit protection at individual outputs
- Glitch-free power up/down
- Fail-safe operation

■ Inductive fly-back protection

- Negative transient protection
- High input impedance for CMOS/NMOS compatibility

For further information on National Semiconductor's broad line of peripheral drivers, refer to the selection guide to follow and application notes within this section.

PERIPHERAL/POWER DRIVERS

| PERIPHERAL/POWER DRIVERS |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Number and Temperature Range |  | Drivers/ Package | Logic Function (Driver On) | Input Compatibility (Logic) | Output High Voltage (V) | Latch-Up Voltage (Note 3) (V) | Output Low Voltage (V) | Output Low <br> Current (mA) | Propagation Delay Typ (ns) | On Power Supply Current (mA) | Page No. |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |  |
| DP8310 | DP7310 | 8 | (Note 5) | TTL | 30 |  | 0.5 | 100 | 40 | 152 | 3-5 |
| DP8311 | DP7311 | 8 | (Note 6) | TTL | 30 |  | 0.5 | 100 | 40 | 125 | 3-5 |
| DS3631 | DS1631 | 2 | AND | CMOS | 56 | 40 | 1.4 | 300 | 150 | 8 | 3-12 |
| DS3632 | DS1632 | 2 | NAND | CMOS | 56 | 40 | 1.4 | 300 | 150 | 8 | 3-12 |
| DS3633 | DS1633 | 2 | OR | CMOS | 56 | 40 | 1.4 | 300 | 150 | 8 | 3-12 |
| DS3634 | DS1634 | 2 | NOR | CMOS | 56 | 40 | 1.4 | 300 | 150 | 8 | 3-12 |
| DS3654 |  | 10 | (Note 2) | (Note 2) | (Note 1) | 45 | 1.6 | 250 | 1000 | 70 | 3-17 |
| DS3656 |  | 4 | NAND | TTL/LS | 65 | 30 | 1.5 | 600 |  | 65 | 3-21 |
| DS3658 |  | 4 | NAND | TTL/LS | 70 | 35 | 0.7 | 600 | 2430 | 65 | 3-23 |
| DS3668 |  | 4 | NAND | TTL/LS | 70 | (Note 7) | 1.5 | 600 | 2000 | 80 | 3-26 |
| DS3669 |  | 4 | AND | TTL/LS | 70 | 35 | 0.7 | 600 |  | 65 | 3-29 |
| DS3680 |  | 4 | (Note 4) | TTL/CMOS | -2.1 | -60 | -60 | -50 | 10,000 | 4.4 | 3-32 |
| DS3686 |  | 2 | NAND | TTL/CMOS | (Note 1) | 56 | 1.3 | 300 | 1000 | 28 | 3-35 |
| DS3687 | DS1687 | 2 | NAND | TTL/CMOS | (Note 1) | $-56$ | $-1.3$ | 300 | 1000 | 2.8 | 3-38 |
| DS75450 |  | 2 | AND | TTL | 30 | 20 | 0.7 | 300 | 31 | 55 | 3-41 |
| DS75451 | DS55451 | 2 | AND | TTL | 30 | 20 | 0.7 | 300 | 31 | 55 | 3-41 |
| DS75452 | DS55452 | 2 | NAND | TTL | 30 | 20 | 0.7 | 300 | 31 | 55 | 3.41 |
| DS75453 | DS55453 | 2 | OR | TTL | 30 | 20 | 0.7 | 300 | 31 | 55 | $3-41$ |
| DS75454 | DS55454 | 2 | NOR | TTL | 30 | 20 | 0.7 | 300 | 31 | 55 | 3-41 |
| DS75461 |  |  |  | TTL | 35 | 30 | 0.7 | 300 | 33 | 55 | 3-57 |
| DS75462 | DS55462 | 2 | NAND | TTL | 35 | 30 | 0.7 | 300 | 33 | 55 | 3-57 |
| DS75463 | DS55463 | 2 | OR | TTL | 35 | 30 | 0.7 | 300 | 33 | 55 | 3-57 |
| DS75464 | DS55464 | 2 | NOR | TTL | 35 | 30 | 0.7 | 300 | 33 | 55 | 3-57 |
| MM74C908, MM74C918 |  | 2 | AND | CMOS | 13.5 | 15 | $V_{C C}-1.8$ | 300 | 150 | 0.015 | CMOS CMOS |

 back transient at 56 V caused by the solenoid's stored inductive current. This clamp protects the circuit output and quenches the fly-back.

9.5 V . The circuit can be cascaded to be a 20 or 30 -bit shift register.

Note 3: Latch-up voltage is the maximum voltage the output can sustain when switching an inductive load.
Note 4: DS3680 has a differential input circuit.
Note 5: DS8310 inverting, positive edge latching.
Note 6: DS8311 inverting, fall through latch.
Note 7: DS3668 35V, latch-up with output fault protection.

## DP7310/DP8310/DP7311/DP8311 Octal Latched Peripheral Drivers

## General Description

The DP7310/8310, DP7311/8311 Octal Latched Peripheral Drivers provide the function of latching eight bits of data with open collector outputs, each driving up to 100 mA DC with an operating voltage range of 30 V . Both devices are designed for low input currents, high input/output voltages, and feature a power up clear (outputs off) function.
The DP7310/8310 are positive edge latching. Two active low write/enable inputs are available for convenient data bussing without external gating.
The DP7311/8311 are positive edge latches. The active low strobe input latches data or allows fall through operation when held at logic " 0 ". The latches are cleared (outputs off) with a logic " 0 " on the clear pin.

## Features

- High current, high voltage open collector outputs
- Low current, high voltage inputs
- All outputs simultaneously sink rated current "DC" with no thermal derating at maximum rated temperature
- Parallel latching or buffering
- Separate active low enables for easy data bussing
- Internal "glitch free" power up clear
- $10 \% V_{\text {CC }}$ tolerance


## Applications

■ High current high voltage drivers

- Relay drivers
- Lamp drivers
- LED drivers
- TRIAC drivers
- Solenoid drivers
- Stepper motor drivers
- Level translators
- Fiber-optic LED drivers


## Connection Diagrams



| Absolute Maximum RatingS (Note 1) |
| :--- |
| Specifications for Military/Aerospace products are not |
| contained in this datasheet. Refer to the associated |
| reliability electrical test specifications document. |
| Supply Voltage |
| Input Voltage |
| Output Voltage |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |
| Cavity Package |
| DP8310/DP8311 |
| Storage Temperature Range |
| Lead Temperature (Soldering, 4 sec.) |
| ${ }^{\circ}$ Derate cavity package $12.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |
| 16.0 mW/ $/{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |

Absolute Maximum Ratings (Note 1) Specifications for Military/Aerospace products are not reliability electrical test specifications document.
Supply Voltage
Input Voltage 35 V
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

1821 mW 2005 mW
$260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage (VCC) | 4.5 | 5.5 | V |
| Temperature |  |  |  |
| $\quad$ DP7310/DP7311 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DP8310/DP8311 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Input Voltage |  | 30 | V |
| Output Voltage |  | 30 | V |

DC Electrical Characteristics DP7310/DP8310, DP7311/DP8311 (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Logical "1" Input Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  | 0.8 | V |
| VOL | Logical " 0 " Output Voltage <br> DP7310/DP7311 <br> DP8310/DP8311 | Data outputs latched to logical " 0 ", $V_{C C}=m i n$. $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=75 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=100 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.35 | $\begin{aligned} & 0.4 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IOH |  | Data outputs latched to logical "1", $V_{C C}=$ min. $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=25 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=30 \mathrm{~V} \end{aligned}$ |  | 2.5 | $\begin{array}{r} 500 \\ 250 \\ \hline \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max$ |  | 0.1 | 25 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\text {IN }}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max$ |  | 1 | 250 | $\mu \mathrm{A}$ |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\max$ |  | -215 | -300 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {clamp }}$ | Input Clamp Voltage | $\mathrm{l}_{\mathrm{IN}}=12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| Icco | Supply Current, Outputs On <br> DP7310 <br> DP8310 <br> DP7311 <br> DP8311 | Data outputs latched to a logical " 0 ". All Inputs are at logical " 1 ", $\mathrm{V}_{\mathrm{CC}}=\max$. |  | $\begin{gathered} 100 \\ 100 \\ 88 \\ 88 \end{gathered}$ | $\begin{aligned} & 125 \\ & 152 \\ & 117 \\ & 125 \end{aligned}$ | mA <br> mA <br> $m A$ <br> mA |
| ICC1 | Supply Current, Outputs Off <br> DP7310 <br> DP8310 <br> DP7311 <br> DP8311 | Data outputs latched to a logic "1". Other conditions same as Icco. |  | $\begin{aligned} & 40 \\ & 40 \\ & 25 \\ & 25 \end{aligned}$ | $\begin{aligned} & 47 \\ & 57 \\ & 34 \\ & 36 \end{aligned}$ | mA <br> mA <br> mA <br> mA |

AC Electrical Characteristics DP7310/DP8310: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pdo }}$ | High to Low Propagation Delay Write Enable Input to Output | (Figure 1) |  | 40 | 120 | ns |
| $t_{\text {pd1 }}$ | Low to High Propagation Delay Write Enable Input to Output | (Figure 1) |  | 70 | 150 | ns |
| tsetup | Minimum Set-Up Time Data in to Write Enable Input | ${ }^{t_{\mathrm{HOLD}}}=0 \mathrm{~ns}$ (Figure 1) | 45 | 20 |  | ns |
| $t_{\mathrm{p} W H}$, $\mathrm{t}_{\mathrm{p} W \mathrm{~L}}$ | Minimum Write Enable Pulse Width | (Figure 1) | 60 | 25 |  | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | High to Low Output Transition Time | (Figure 1) |  | 16 | 35 | ns |
| $t_{\text {til }}$ | Low to High Output Transition Time | (Figure 1) |  | 38 | 70 | ns |
| $\mathrm{Cl}_{\mathrm{IN}}$ | "N" Package (Note 4) |  |  | 5 | 15 | pF |

AC Electrical Characteristics DP7311/DP8311: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd0}}$ | High to Low Propagation Delay <br> Data In to Output | (Figure 2) |  | 30 | 60 | ns |
| $\mathrm{t}_{\mathrm{pd1}}$ | Low to High Propagation Delay <br> Data to Output | (Figure 2) | 70 | 100 | ns |  |
| $\mathrm{t}_{\text {SETUP }}$ | Minimum Set-Up Time <br> Data in to Strobe Input | $\mathrm{t}_{\mathrm{HOLD}}=0 \mathrm{~ns}$ <br> (Figure 2) | 0 | -25 | ns |  |
| $\mathrm{t}_{\mathrm{pWL}}$ | Minimum Strobe Enable Pulse Width | (Figure 2) | 60 | 35 | ns |  |
| $\mathrm{t}_{\mathrm{pdC}}$ | Propagation Delay Clear to Data Output | (Figure 2) |  | 70 | 135 | ns |
| $\mathrm{t}_{\mathrm{pWC}}$ | Minimum Clear Input Pulse Width | (Figure 2) | 60 | 25 |  | ns |
| $\mathrm{t}_{\mathrm{THL}}$ | High to Low Output Transition Time | (Figure 2) |  | 20 | 35 | ns |
| $\mathrm{t}_{\mathrm{TLH}}$ | Low to High Output Transition Time | (Figure 2) |  | 38 | 60 | ns |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance-Any Input | (Note 4) |  | 5 | 15 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DP7310/DP7311 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the DP8310/DP8311. All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted.
Note 4: Input capacitance is guaranteed by periodic testing. $\mathrm{f}_{\text {TEST }}=10 \mathrm{kHz}$ at $300 \mathrm{mV}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

| DP7310/DP8310 |  |  |  |
| :---: | :---: | :---: | :---: |
| Write Enable 1 $\overline{W E}_{1}$ | Write Enable 2 $\overline{W E}_{2}$ | Data Input $\mathrm{Dl}_{1-8}$ | Data <br> Output <br> $\mathrm{DO}_{1-8}$ |
| 0 | 0 | X | Q |
| 0 | $\sim$ | 0 | 1 |
| 0 | $\rightarrow$ | 1 | 0 |
| - | 0 | 0 | 1 |
| $\sim$ | 0 | 1 | 0 |
| 0 | 1 | X | Q |
| 1 | 0 | X | Q |
| 1 | 1 | X | Q |


| DP7311/DP8311 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Clear | Strobe <br> STR | Data <br> Input <br> DI $_{1-8}$ | Data <br> Output <br> DO $_{1-8}$ |  |
| 1 | 1 | $X$ | Q |  |
| 1 | 0 | 0 | 1 |  |
| 1 | 0 | 1 | 0 |  |
| 0 | X | X | 1 |  |

X = Don't Care
$1=$ Outputs Off
$0=$ Outputs On
$Q=$ Pre-existing Output
$\boldsymbol{T}=$ Positive Edge Transition

## Block Diagrams



TL/F/5246-3


TL/F/5246-4

## Switching Time Waveforms



## Switching Time Test Circuits



TL／F／5246－7
－$\overline{W E}_{1}=$ oV When the Input $=\mathrm{WE}_{2}$
FIGURE 1．DP7310／DP8310


Pulse Generator Characteristics：
$Z_{O}=50 \Omega, t_{4}=t_{f}=5 \mathrm{~ns}$
FIGURE 2．DP7311／DP8311

Typical Applications DP8310/11 Buffering High Current Device (Notes 1 and 2)

NPN High Current Driver



## Eight Output/Four Output Fiber Optic LED Driver



Typical Applications (Continued)

## 8-Bit Level Translator-Driver



Digital Controlled 256 Level Power Supply from 1.2 V to 30 V


TL/F/5246-16


Reading the State of the Latched Peripherals


Note 1: Always use good $V_{C C}$ bypass and ground techniques to suppress transients caused by peripheral loads.
Note 2: Printed circuit board mounting is required if these devices are operated at maximum rated temperature and current (all outputs on DC).

## DS1631/DS3631/DS1632/DS3632/DS1633/DS3633/ DS1634/DS3634 CMOS Dual Peripheral Drivers

## General Description

The DS1631 series of dual peripheral drivers was designed to be a universal set of interface components for CMOS circuits.
Each circuit has CMOS compatible inputs with thresholds that track as a function of $\mathrm{V}_{\mathrm{CC}}$ (approximately $1 / 2 \mathrm{~V}_{\mathrm{CC}}$ ). The inputs are PNPs providing the high impedance necessary for interfacing with CMOS.
Outputs have high voltage capability, minimum breakdown voltage is 56 V at $250 \mu \mathrm{~A}$.
The outputs are Darlington connected transistors. This allows high current operation ( 300 mA max) at low internal $V_{C C}$ current levels since base drive for the output transistor is obtained from the load in proportion to the required loading conditions. This is essential in order to minimize loading on the CMOS logic supply.
Typical $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ power is 28 mW with both outputs ON . $\mathrm{V}_{C C}$ operating range is 4.5 V to 15 V .
The circuit also features output transistor protection if the $V_{C C}$ supply is lost by forcing the output into the high impe-
dance OFF state with the same breakdown levels as when $V_{C C}$ was applied.
Pin-outs are the same as the respective logic functions found in the following popular series of circuits: DS75451, DS75461, DS3611. This feature allows direct conversion of present systems to the MM74C CMOS family and DS1631 series circuits with great power savings.
The DS1631 series is also TTL compatible at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.

## Features

- CMOS compatible inputs
- TTL compatible inputs
- High impedance inputs
- High output voltage breakdown
- High output current capability

PNP's
56 V min DS75 pin-outs and logic functions as DS75451, DS75461 and DS3611 series circuits

- Low $V_{\mathrm{CC}}$ power dissipation ( 28 mW both outputs "ON" at 5 V )

Connection Diagrams (Dual-l-L-Line and Metal Can Packages)


Top View Order Number DS1631J-8, DS3631J-8 or DS3631N


Top View
(Pin 4 is electrically connected to the case.)

## Order Number DS1631H or DS3631H



Top View
Order Number DS1632J-8, DS3632J-8 or DS3632N


Top View
Order Number DS1633J-8, DS3633J-8 or DS3633N


TL/F/5816-7
Top View
(Pin 4 is electrically connected to the case.)

Order Number
DS1633H or DS3633H
Number H08C


Top View
Order Number DS1634J-8, DS3634J-8 or DS3634N


TL/F/5816-8
Top View
(Pin 4 is electrically connected to the case.)

Order Number DS1634H or DS3634H


Electrical Characteristics (Notes 2 and 3 ) (Continued)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS1633/DS3633 |  |  |  |  |  |  |  |  |
| ICC(0) | Supply Currents | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V},($ Figure 4) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | Output Low |  | 7.5 | 12 | mA |
|  |  |  | $\mathrm{V}_{C C}=15 \mathrm{~V}$ |  |  | 16 | 23 | mA |
| ${ }^{\operatorname{lCC}}(1)$ |  | (Figure 4) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}$ | Output High |  | 2 | 4 | mA |
|  |  |  | $V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=15 \mathrm{~V}$ |  |  | 7.2 | 15 | mA |
| $t_{\text {PD1 }}$ | Propagation to "1" | $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}$, <br> (Figure 5) |  |  |  | 500 |  | ns |
| $t_{\text {PDO }}$ | Propagation to " 0 " | $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}$, <br> (Figure 5) |  |  |  | 750 |  | ns |
| DS1634/DS3634 |  |  |  |  |  |  |  |  |
| $\mathrm{ICC}(0)$ | Supply Currents | (Figure 4) | $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}$ | Output Low |  | 7.5 | 12 | mA |
|  |  |  | $V_{C C}=15 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=15 \mathrm{~V}$ |  |  | 18 | 23 | mA |
| $\mathrm{lcC}(1)$ |  | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, (Figure 4) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | Output High |  | 3 | 5 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ |  |  | 11 | 18 | mA |
| tPD1 | Propagation to "1" | $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}$ <br> (Figure 5) |  |  |  | 500 |  | ns |
| tpD0 | Propagation to " 0 " | $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}$ <br> (Figure 5) |  |  |  | 750 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS1631, DS1632, DS1633 and DS1634 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3631, DS3632, DS3633 and DS3634. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Test Circuits


TL/F/5816-9

| Circuit | Input <br> Under <br> Test | Other <br> Input | Output |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
| DS3631 | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{OH}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{OL}}$ |
| DS 3632 | $\mathrm{~V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{OL}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{OH}}$ |
| DS 3633 | $\mathrm{~V}_{\mathrm{IH}}$ | GND | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{OH}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{OL}}$ |
| DS 3634 | $\mathrm{~V}_{\mathrm{IH}}$ | GND | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{OL}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{OH}}$ |

Note: Each input is tested separately.
FIGURE 1. $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$

Test Circuits (Continued)


Note A: Each input is tested separately.
Note B: When testing DS1633 and DS1634 input not under test is grounded.
For all other circuits it is at $V_{C C}$
FIGURE 3. ILL

Schematic Diagram (Equivalent Circuit)


## Switching Time Waveforms



TL/F/5816-14
Note 1: The pulse generator has the following characteristics: $\mathrm{PRR}=500 \mathrm{kHz}, \mathrm{Z}_{\mathrm{OUT}} \approx 50 \Omega$
Note 2: $C_{L}$ includes probe and jig capacitance
FIGURE 5. Switching Times

## National Semiconductor Corporation

## DS3654 Printer Solenoid Driver

## General Description

The DS3654 is a serial-to-parallel 10 -bit shift register with a clock and data input, a data output from the tenth bit, and 10 open-collector clamped relay driver outputs suitable for driving printer solenoids.
Timing for the circuit is shown in Figure 1. Data input is sampled on the positive clock edge. Data output changes
on the negative clock edge, and is always active. Enable transfers data from the shift register to the open-collector outputs. Internal circuitry inhibits output enable for power supply voltage less than 6 V .
Each output sinks 250 mA and is internally clamped to ground at 50 V to dissipate energy stored in inductive loads.

## Connection Diagram



Pin Descriptions

| Pin No. | Function |
| :---: | :--- |
| 1 | Output Enable |
| 2 | Output 6 |
| 3 | Output 7 |
| 4 | Output 8 |
| 5 | Output 9 |
| 6 | Output 10 |
| 7 | Data Output |
| 8 | Ground |
| 9 | Clock Input |
| 10 | Data Input |
| 11 | Output 1 |
| 12 | Output 2 |
| 13 | Output 3 |
| 14 | Output 4 |
| 15 | Output 5 |
| 16 | VCC |

## Logic Diagram



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage, VCC | 9.5V Max |
| :---: | :---: |
| Input Voltage | -0.5V Min. 9.5V Max |
| Output Supply, Vp-p | 45 V Max |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Output Current (Single Output) | 0.4 A |
| Ground Current | 4.0A |
| Peak Power Dissipation $\mathrm{t}<10 \mathrm{~ms}$, Duty Cycle < 5\% | 4.5W Max |


| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | ---: |
| Cavity Package | 1635 mW |
| Molded Package | 1687 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |
| *Derate cavity package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package |  |
| $13.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 7.5 | 9.5 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Output Supply $(\mathrm{V} p-\mathrm{p})$ |  | 40 | V |

Electrical Characteristics (Notes 2, 3 and 4) Vp-p $=30 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logical "1" Input Voltage |  | 2.6 |  |  | V |
| Logical " 0 " Input Voltage |  |  |  | 0.8 | V |
| Logical "1" Output Voltage Clamp | $\mathrm{I}_{\text {CLAMP }}=0.1 \mathrm{~A}, \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}$ | 45 | 50 | 65 | V |
| Logical "1' Output Current | $\mathrm{V}_{\mathrm{OH}}=40 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=0$ |  |  | 1.0 | mA |
| Logical " 0 ' O Output Current | $\mathrm{I}_{\mathrm{OL}}=250 \mathrm{~mA}, \mathrm{~V}_{\mathrm{EN}}=2.6 \mathrm{~V}$ |  |  | 1.6 | V |
| Logical "1" Input Current Clock <br> Enable <br> Data <br> Clock <br> Enable <br> Data | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CL}}=2.6 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}=2.6 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{D}}=2.6 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CL}}=2.6 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}=2.6 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{D}}=2.6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & 0.57 \\ & 0.33 \\ & 0.33 \\ & 0.57 \\ & \hline \end{aligned}$ | $\begin{gathered} 0.5 \\ 0.5 \\ 0.75 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Logical "0" Input Current Clock Enable Data | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CL}}=1 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}=1 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{D}}=1 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 125 \\ 125 \\ 220 \\ \hline \end{array}$ |  | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Input Pull-Down Resistance <br> Clock <br> Enable <br> Data | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CL}}<\mathrm{V}_{C C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}<\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{D}}<\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | 8 <br> 8 <br> 4.5 |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \hline \end{aligned}$ |
| Supply Current (Icc) Outputs Disabled Outputs Enabled | $\begin{aligned} & T_{\mathrm{A}} \geq 25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}=0, \mathrm{~V}_{\mathrm{DO}}=0 \\ & V_{\mathrm{CC}}=9.5 \mathrm{~V} \\ & T_{\mathrm{A}} \geq 25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{EN}}=2.6, \mathrm{l}_{\mathrm{OL}}=250 \mathrm{~mA} \\ & \text { Each Bit } \end{aligned}$ |  | 27 <br> 55 | $\begin{aligned} & 40 \\ & 70 \end{aligned}$ | mA <br> mA |
| Data Output Low (VOL) | $\mathrm{V}_{\mathrm{D}}=0, \mathrm{l}_{\mathrm{OL}}=0$ |  | 0.01 | 0.5 | V |
| Data Output High ( $\mathrm{V}_{\mathrm{DOH}}$ ) | $\mathrm{V}_{\mathrm{D}}=2.6, \mathrm{I}_{\mathrm{OH}}=-0.75 \mathrm{~mA}$ | 2.6 | 3.4 |  | V |
| Data Output Pull-Down Resistance | $V_{D}=0, V_{D 0}=1 \mathrm{~V}$ |  | 14 |  | $\mathrm{k} \Omega$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" provide conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 7.5 V to 9.5 V power supply range. All typical values given are for $V_{C C}=8.5 \mathrm{~V}$ and $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.
Note 4: Only one output at a time should be shorted.

Switching Characteristics $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, nominal power supplies unless otherwise noted

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clk, Data and Enable Inputs <br> $\mathrm{t}_{\mathrm{FC}}$ <br> $t_{\text {RC }}$ <br> tclk <br> tcle <br> thold <br> tset-up <br> $t_{\text {RE, }}$ trid IN <br> $t_{\text {FE }}, t_{\text {FD }}$ IN | (Figure 1) $\mathrm{t}_{\mathrm{BIT}} \geq 10 \mu \mathrm{~s}$ | $\begin{gathered} 2 \\ 3.5 \end{gathered}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \\ & 1.0 \\ & 1.0 \\ & 1.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
|  | $\begin{aligned} & V p-p=20 V \\ & R_{L}=100 \Omega, C_{L}<100 \mathrm{pF} \\ & R_{L}=100 \Omega, C_{L}<100 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 1.2 \\ & 1.2 \\ & 3.5 \\ & 3.0 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Data Output <br> tpDh, $^{\text {tpDL }}$ <br> $t_{R D}$ <br> $t_{\text {FD }}$ | $\mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$ |  | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | 2.5 | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Clock to Enable Delay $t_{C E}$ |  | $2 t_{\text {BIT }}$ |  |  | $\mu \mathrm{s}$ |
| Enable to Clock Delay |  | $\mathrm{t}_{\text {BIT }}$ |  |  | $\mu \mathrm{S}$ |

## Switching Time Waveforms



FIGURE 1. Shift Timing

## Definition of Terms

Vp-p: Output power supply voltage. The return for open-col- $\overline{\mathbf{t}_{\text {CLK }}}$ : The portion of $\mathrm{t}_{\text {BIT }}$ when $\mathrm{V}_{\mathrm{CLK}} \leq 0.8 \mathrm{~V}$
lector relay driver outputs.
$t_{\text {BIT }}$ : Period of the incoming clock.
$V_{\text {CLK }}$ : The voltage at the clock input.
$t_{\text {CLK }}$ : The portion of $\mathrm{t}_{\text {BIT }}$ when $\mathrm{V}_{\text {CLK }} \geq 2.6 \mathrm{~V}$
$\mathbf{t}_{\text {SET-UP: }}$ The time prior to the end of $\overline{\mathrm{t}_{\mathrm{CLK}}}$ required to insure valid data at the shift register input for subsequent clock transitions.
$t_{\text {HOLD }}$ : The time following the start of tCLK required to transfer data within the shift register.

National Semiconductor Corporation

## DS3656 Quad Peripheral Driver

## General Description

The DS3656 is a quad peripheral driver designed for use in automotive applications. Logically it is an open collector NAND function with all inputs compatible with 74LS and CMOS series products. An enable input is provided that is common to each driver. When taken to a logic zero level all outputs will turn off. Also, overvoltage is detected.
The DS3656 has features associated with the output structure that make it highly versatile to many applications. Each output is capable of 600 mA sink currents and offers 65 V standoff voltage in non-inductive applications. A clamp network capable of handling 800 mA is incorporated in each output which eliminates the need of an external network to quench the high voltage backswing caused when switching inductive loads up to 30V (reference AN-213).
The DS3656 is intended to operate from a 12 V automotive battery. Internal to the device is its own voltage regulator which permits the device to operate during the wide voltage variation seen in many automotive applications. An over-voltage-protection circuit is incorporated that will cause the outputs to turn off when the supply exceeds 30 V . The circuit is designed to withstand worst case fault conditions that occur in automotive applications, such as high voltage tran-
sients and reverse battery connection. In this type of environment an external $100 \Omega$ resistor must be connected in series with the $\mathrm{V}_{\mathrm{CC}}$ line.
The molded package is specifically constructed to allow increased power dissipation over conventional packages. The four ground pins are directly connected to the device chip with a special copper lead frame. When the quad driver is soldered into a copper PC board the power rating of the device will significantly improve.

## Features

- Quad automotive peripheral driver
- 600 mA output current capability
- High voltage outputs-65V
- Clamp diode provided for inductive loads

■ Built in regulator

- Overvoltage failsafe
- TTL/LS/CMOS compatible diode clamped inputs
- High power dissipation package

■ Guaranteed to withstand worst case fault conditions

## Connection Diagram

## Dual-In-LIne Package



## Truth Table

| Enable | $\ln X$ | Out X |
| :---: | :---: | :---: |
| $H$ | $H$ | L |
| $H$ | L | $H$ |
| L | $X$ | $H$ |

$H=$ High level $L=$ Low level $X=$ Irrelevant

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage, VCC (Note 2) | 65 V |
| :--- | ---: |
| Input Voltage | 7 V |
| Output Voltage | 65 V |
| Continuous Output Current | 1.2 A |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Thermal Resistance (Junction to Ambient) |  |
| DS3656N Plugged in a Socket | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| DS3656N Soldered in a PC Board | $35^{\circ} \mathrm{C} / \mathrm{W}$ |
| DS3656N Soldered in a PC Board |  |
| $\quad 20^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| with 6 in 2 Cn Foil | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, VCC | 10.5 | 17.0 | V |
| Temperature | -40 | 105 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Power Supply Voltage |  | 10.5 | 17 | V |
| ICC | Power Supply Current |  |  | 65 | mA |
| $\mathrm{V}_{1} \mathrm{H}$ | High Level Input Voltage |  | 2.0 |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | High Level Input Current | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current | $\mathrm{V}_{\mathrm{iN}}=0.4 \mathrm{~V}$ |  | -360 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {ICL }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-10 \mathrm{~mA}$ |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{I}_{\mathrm{L}}=600 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=10.5 \mathrm{~V}$ |  | 1.5 | V |
| ${ }_{\mathrm{OH}}$ | High Level Leakage Current | $\mathrm{V}_{\mathrm{OH}}=65 \mathrm{~V}$ |  | 1.0 | mA |
| $V_{F}$ | Output Diode Forward Voltage | $\mathrm{I}_{\mathrm{F}}=800 \mathrm{~mA}$ |  | 2.5 | V |
| $\mathrm{I}_{\mathrm{R}}$ | Output Diode Reverse Leakage | $\mathrm{V}_{\mathrm{R}}=65 \mathrm{~V}$ |  | 1.0 | mA |
| BVCER | $\mathrm{V}_{\mathrm{OH} 1}$ Switching Capacitive or Resistive Load |  |  | 65 | V |
| LVCEO | $\mathrm{V}_{\mathrm{OH} 2}$ Switching Inductive Clamped Load |  |  | 30 | V |

Switching Characteristics $\mathrm{v}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :--- | :--- | :--- | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay Time <br> Low to High Level Output | $V_{C C}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time <br> High to Low Level Output | $\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{TLH}}$ | Transition Time <br> Low to High Level Output | $\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 500 | ns |
| $\mathrm{t}_{\mathrm{THL}}$ | Transition Time <br> High to Low Level Output | $\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 500 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Enable to Output | $\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{PHL}}$ | Enable to Output | $\mathrm{V}_{\mathrm{CC}}=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=30 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 10 | $\mu \mathrm{~s}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Voltage values are with respect to network ground terminal unless otherwise specified.
Note 3: Unless otherwise specified min/max limits apply across the $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ temperature range.

National
Semiconductor Corporation

## DS3658 Quad High Current Peripheral Driver

## General Description

The DS3658 quad peripheral driver is designed for those applications where low operating power, high breakdown voltage, high output current and low output ON voltage are required. A unique input circuit combines TTL compatibility with high impedance. In fact, its extreme low input current allows it to be driven directly by a CMOS device.
The outputs are capable of sinking 600 mA each and offer a 70 V breakdown. However, for inductive loads the output should be clamped to 35 V or less to avoid latch-up during turn off (inductive fly back protection-refer AN-213). An onchip clamp diode capable of handling 800 mA is provided at each output for this purpose. In addition, the DS3658 incorporates circuitry that guarantees glitch-free power up or down operation and a fail-safe feature which puts the output in a high impedance state when input is open.
The molded package is specifically constructed to allow increased power dissipation over conventional packages. The four ground pins are directly connected to the device chip with a special copper lead frame. When the quad driver is soldered into a PC board, the power rating of the device improves significantly.

## Applications

- Relay drivers
- Lamp drivers
- Solenoid drivers
- Hammer drivers
- Stepping motor drivers
- Triac drivers


## Connection Diagram

Dual-In-Line Package


- LED drivers
- High current, high voltage drivers
- Level translators
- Fiber optic LED drivers


## Features

- Single saturated transistor outputs
- Low standby power, 10 mW typical
- High impedance TTL compatible inputs
- Outputs may be tied together for increased current capacity
- High output current 600 mA per output 2.4A per package
- No output latch-up at 35 V
- Low output ON voltage ( 350 mV typ @ 600 mA )
- High breakồswivivoltage (70V)
- Open collector outputs
- Output clamp diodes for inductive fly back protection
- NPN inputs for minimal input currents ( $1 \mu \mathrm{~A}$ typical)
- Low operating power

■ Standard 5V power supply

- Power up/down protection
- Fail safe operation
- 2W power package
- Pin-for-pin compatible with SN75437


## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 15 V |
| Output Voltage | 70 V |
| Output Current | 1.5 A |
| Continuous Power Dissipation |  |
| @ $25^{\circ} \mathrm{C}$ Free-Air (Note 5) | 2075 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec.$)$ | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.75 | 5.25 | V |
| Ambient Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 1.0 | 10 | $\mu \mathrm{A}$ |
| IIL | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IK }}$ | Input Clamp Voltage | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  | $-0.8$ | -1.5 | V |
| VOL | Output Low Voltage | $\mathrm{I}_{\mathrm{L}}=300 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
|  |  | $\mathrm{I}_{\mathrm{L}}=600 \mathrm{~mA}$ (Note 4) |  | 0.35 | 0.7 | V |
| $I_{\text {CEX }}$ | Output Leakage Current | $\mathrm{V}_{\mathrm{CE}}=70 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{F}$ | Diode Forward Voltage | $\mathrm{I}_{\mathrm{F}}=800 \mathrm{~mA}$ |  | 1.0 | 1.6 | V |
| $\mathrm{I}_{\mathrm{R}}$ | Diode Leakage Current | $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| Icc | Supply Current | All Inputs High |  | 50 | 65 | mA |
|  |  | All Inputs Low |  | 2 | 4 | mA |

## Switching Characteristics (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{H L}$ | Turn On Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 226 | 500 | ns |
| $\mathrm{t}_{\mathrm{LH}}$ | Turn Off Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 2430 | 8000 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.

Note 4: All sections of this quad circuit may conduct rated current simultaneously; however, power dissipation averaged over a short interval of time must fall within specified continuous dissipation ratings.
Note 5: For operation over $25^{\circ} \mathrm{C}$ free-air temperature, derate linearly to $1328 \mathrm{~mW} @ 70^{\circ} \mathrm{C}$ @ the rate of $16.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## AC Test Circuit



TL/F/5819-2
*Includes probe and jig capacitance

## Switching Waveforms



TL/F/5819-3

## Typical Applications



TL/F/5819-4
*L1, L2, L3, L4 are the windings of a bifilar stepping motor
** $\mathrm{V}_{\text {MOTOR }}$ is the supply voltage of the motor


TL/F/5819-5

National Semiconductor Corporation

## DS3668 Quad Fault Protected Peripheral Driver

## General Description

The DS3668 quad peripheral driver is designed for those applications where low operating power, high breakdown voltage, high output current and low output ON voltage are required. Unlike most peripheral drivers available, a unique fault protection circuit is incorporated on each output. When the load current exceeds 1.0A (approximately) on any output for more than a built-in delay time, nominally $12 \mu \mathrm{~s}$, that output will be shut off by its protection circuitry with no effect on other outputs. This condition will prevail until that protection circuitry is reset by toggling the corresponding input or the enable pin low for at least $1.0 \mu \mathrm{~s}$. This built-in delay is provided to ensure that the protection circuitry is not triggered by turn-on surge currents associated with certain kinds of loads.

The DS3668's inputs combine TTL compatibility with high input impedance. In fact, its extreme low input current allows it to be driven directly by a MOS device. The outputs are capable of sinking 600 mA each and offer a 70 V breakdown. However, for inductive loads the output should be clamped to 35 V or less to avoid latch up during turn off (inductive fly-back protection - refer AN-213). An on-chip clamp diode capable of handling 800 mA is provided at each output for this purpose. In addition, the DS3668 incorporates circuitry that guarantees glitch-free power up or down operation and a fail-safe feature which puts the output in a high impedance state when the input is open.
The molded package is specifically constructed to allow increased power dissipation over conventional packages. The four ground pins are directly connected to the device chip with a special copper lead frame. When the quad driver is soldered into a PC board, the power rating of the device improves significantly.

## Applications

■ Relay drivers

- Solenoid drivers
- Hammer drivers
- Stepping motor drivers
- Triac drivers
- LED drivers
- High current, high voltage drivers
- Level translators
- Fiber optic LED drivers


## Features

- Output fault protection
- High impedance TTL compatible inputs
- High output current- 600 mA per output
- No output latch-up at 35 V
- Low output ON voltage ( 550 mV typ @ 600 mA )
- High breakdown voltage (70V)
- Open collector outputs
- Output clamp diodes for inductive fly-back protection
- NPN inputs for minimal input currents ( $1 \mu \mathrm{~A}$ typical)
- Low operating power
- Standard 5V power supply
- Power up/down protection
- Fail-safe operation
- 2W power package
- Pin-for-pin compatible with SN75437


## Connection Diagram

Dual-In-Line Package


## Truth Table

| IN | EN | OUT |
| :---: | :---: | :---: |
| $H$ | $H$ | L |
| L | $H$ | Z |
| $H$ | L | Z |
| L | L | Z |

$H=$ High state
$\mathrm{L}=$ Low state
$Z=$ High impedance state
Order Number DS3668N See NS Package Number N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7.0V |
| :---: | :---: |
| Input Voltage | 15 V |
| Output Voltage | 70 V |
| Continuous Power Dissipation © $25^{\circ} \mathrm{C}$ Free-Air(5) | 2075 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 seconds) | 260 |

Input Voltage 15 V
Output Voltage 70V
Continuous Power Dissipation

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 seconds)
Electrical Characteristics (Notes 2 and 3 )

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.75 | 5.25 | V |
| Ambient Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |


| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 1.0 | 20 | $\mu \mathrm{A}$ |
| IIL | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IK }}$ | Input Clamp Voltage | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{L}}=300 \mathrm{~mA}$ |  | 0.2 | 0.7 | V |
|  |  | $\mathrm{I}_{\mathrm{L}}=600 \mathrm{~mA}$ (Note 4) |  | 0.55 | 1.5 | V |
| l CEX | Output Leakage Current | $\mathrm{V}_{\mathrm{CE}}=70 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{F}$ | Diode Forward Voltage | $\mathrm{I}_{\mathrm{F}}=800 \mathrm{~mA}$ |  | 1.2 | 1.6 | V |
| $I_{\text {A }}$ | Diode Leakage Current | $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| ICC | Supply Current | All Inputs High |  | 62 | 80 | mA |
|  |  | All Inputs Low |  | 20 |  | mA |
| $I_{\text {TH }}$ | Protection Circuit Threshold Current |  |  | 1 | 1.4 | A |

Switching Characteristics (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{H L}$ | Turn On Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 0.3 | 1.0 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{LH}}$ | Turn Off Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 2 | 10.0 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{FZ}}$ | Protection Enable Delay <br> (after Detection of Fault) |  | 6 | 12 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{RL}}$ | Input Low Time for <br> Protection Circuit Reset |  | 1.0 |  | $\mu \mathrm{~s}$ |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.

Note 4: All sections of this quad circuit may conduct rated current simultaneously; however, power dissipation averaged over a short interval of time must fall within specified continuous dissipation ratings.
Note 5: For operation over $25^{\circ} \mathrm{C}$ free-air temperature, derate linearly to 1328 mW @ $70^{\circ} \mathrm{C}$ @ the rate of $16.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

AC Test Circuit


## Switching Waveforms



TL/F/5225-3
*Includes probe and jig capacitance.

## Typical Application

Stepping Motor Driver

*L1, L2, L3, L4 are the windings of a bifilar stepping motor.
** $V_{\text {MOTOR }}$ is the supply voltage of the motor.

## Protection Circuit Block Diagram



TL/F/5225-5

National Semiconductor Corporation

## DS3669 Quad High Current Peripheral Driver

## General Description

The DS3669 is a non-inverting quad peripheral driver similar to the DS3658. These drivers are designed for those applications where low operating power, high breakdown voltage, high output current and low output ON voltage are required. A unique input circuit combines TTL compatibility with high impedance. In fact, its extreme low input current allows it to be driven directly by a CMOS device.
The outputs are capable of sinking 600 mA each and offer a 70 V breakdown. However, for inductive loads the output should be clamped to 35 V or less to avoid latch-up during turn off (inductive fly back protection-refer AN-213). An onchip clamp diode capable of handling 800 mA is provided at each output for this purpose. In addition, the DS3669 incorporates circuitry that guarantees glitch-free power up or down operation.
The molded package is specifically constructed to allow increased power dissipation over conventional packages. The four ground pins are directly connected to the device chip with a special copper lead frame. When the quad driver is soldered into a PC board, the power rating of the device improves significantly.

## Applications

- Relay drivers
- Lamp drivers
- Solenoid drivers
- Hammer drivers
- Stepping motor drivers
- Triac drivers
- LED drivers
- High current, high voltage drivers
- Level translators
- Fiber optic LED drivers


## Features

- Single saturated transistor outputs
- Low standby power, 10 mW typical
- High impedance TTL compatible inputs
- Outputs may be tied together for increased current capacity
- High output current

$$
600 \mathrm{~mA} \text { per output }
$$

2.4A per package

E No output latch-up at 35 V

- Low output ON voltage ( 350 mV typ @600 mA)
- High breakdown voltage (70V)
- Open collector outputs
- Output clamp diodes for inductive fly back protection
- NPN inputs for minimal input currents ( $1 \mu \mathrm{~A}$ typical)

■ Low operating power
E Standard 5V power supply

- Power up/down protection
- 2W power package


## Connection Diagram

## Dual-In-Line Package



TL/F/5820-1
Top View
Order Number DS3669N
See NS Package Number N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.
Supply Voltage
Input Voltage
Output Voltage
Output Current
Continuous Power Dissipation @ $25^{\circ} \mathrm{C}$ Free-Air (Note 5 )

2075 mW

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.75 | 5.25 | V |
| Ambient Temperature | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H }}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 1.0 | 10 | $\mu \mathrm{A}$ |
| ILL | Input Low Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IK }}$ | Input Clamp Voltage | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{L}}=300 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
|  |  | $\mathrm{I}_{\mathrm{L}}=600 \mathrm{~mA} \mathrm{(Note} \mathrm{4)}$ |  | 0.35 | 0.7 | V |
| Icex | Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{C}}=70 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{EN}}=0.8 \mathrm{~V} \end{aligned}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{F}$ | Diode Forward Voltage | $\mathrm{I}_{\mathrm{F}}=800 \mathrm{~mA}$ |  | 1.0 | 1.6 | V |
| $l_{\text {I }}$ | Diode Leakage Current | $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| Icc | Supply Current | All Inputs Low $\mathrm{EN}=2.0 \mathrm{~V}$ |  | 50 | 65 | mA |
|  |  | All Inputs High |  | 2 | 4 | mA |

## Switching Characteristics (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{HL}}$ | Turn On Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 226 | 500 | ns |
| $\mathrm{t}_{\mathrm{LH}}$ | Turn Off Delay | $\mathrm{R}_{\mathrm{L}}=60 \Omega, \mathrm{~V}_{\mathrm{L}}=30 \mathrm{~V}$ |  | 2430 | 8000 | ns |

Note 1: "Absolute Maximium Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=5.0 \mathrm{~V}$.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.
Note 4: All sections of this quad circuit may conduct rated current simultaneously; however, power dissipation averaged over a short interval of time must fall within specified continuous dissipation ratings.
Note 5: For operation over $25^{\circ} \mathrm{C}$ free-air temperature, derate linearly to $1328 \mathrm{~mW} @ 70^{\circ} \mathrm{C}$ @ the rate of $16.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## AC Test Circuit



TL/F/5820-2
-Includes probe and jig capacitance

## Typical Applications



TL/F/5820-4
*L1, L2, L3, L4 are the windings of a bifilar stepping motor.
${ }^{*} \mathrm{~V}_{\text {MOTOR }}$ is the supply voltage of the motor.

## Switching Waveforms



TL/F/5820-3


## DS3680 Quad Negative Voltage Relay Driver

## General Description

The DS3680 is a quad high voltage negative relay driver designed to operate over wide ranges of supply voltage, common-mode voltage, and ambient temperature, with 50 mA sink capability. These drivers are intended for switching the ground end of loads which are directly connected to the negative supply, such as in telephone relay systems.
Since there may be considerable noise and IR drop between logic ground and negative supply ground in many applications, these drivers are designed to operate with a high common-mode range ( $\pm 20 \mathrm{~V}$ referenced to negative supply ground). Each driver has a common-mode range separate from the other drivers in the package, which pemits input signals from more than one element of the system.
With low differential input current requirements (typically $100 \mu \mathrm{~A}$ ), these drivers are compatible with TTL, LS and CMOS logic. Differential inputs permit either inverting or non-inverting operation.

The driver outputs incorporate transient suppression clamp networks, which eliminate the need for external networks when used in applications of switching inductive loads. A fail-safe feature is incorporated to insure that, if the $V_{O N}$ input or both inputs are open, the driver will be OFF.

## Features

- -10 V to -60 V operation
- Quad 50 mA sink capability
- TTL/LS/COMS or voltage comparator input
- High input common-mode voltage range
- Very low input current
- Fail-safe disconnect feature
- Built-in output clamp diode


## Connection Diagram



TL/F/5821-1
Top View
Order Number DS3680J, DS3680M or DS3680N See NS Package Number J14A, M14A, N14A

## Logic Diagram






TL/F/5821-2

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.
Supply Voltage (GND to $\mathrm{V}_{\mathrm{EE}}-$, and Any Pin) -70 V
Positive Input Voltage (Input to GND) 20V
Negative Input Voltage (Input to $\mathrm{V}_{\mathrm{EE}}-$ ) -5 V
Differential Voltage (VON to VOFF) $\pm 20 \mathrm{~V}$
Inductive Load $L_{L} \leq 5 h$ $\mathrm{L} \leq 50 \mathrm{~mA}$
Output Current
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

| Cavity Package | 1433 mW |
| :--- | :--- |
| Molded Dip Package | 1398 mW |
| SO Package | 1002 mW |

Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$

* Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded dip package $11.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate SO package $8.02 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Recommended Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (GND to $\mathrm{V}_{\mathrm{EE}}-$ ) | -10 | -60 | V |
| Input Voltage (Input to GND) | -20 | 20 | V |
| Logic ON Voltage (VON) <br> Referenced to $V_{\text {OFF }}$ | 2 | 20 | V |
| Logic OFF Voltage (VON) |  |  |  |
| Referenced to $\mathrm{V}_{\text {OFF }}$ | -20 | 0.8 | V |
| Temperature Range | -25 | +85 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Logic "1" Input Voltage |  | 2.0 | 1.3 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logic "0" Input Voltage |  |  | 1.3 | 0.8 | V |
| IINH | Logic "1" Input Current | $\begin{aligned} & V_{I N}=2 V \\ & V_{I N}=7 V \end{aligned}$ |  | $\begin{gathered} 40 \\ 375 \end{gathered}$ | $\begin{gathered} 100 \\ 1000 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {INL }}$ | Logic '0" Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=-7 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} -0.01 \\ -1 \\ \hline \end{gathered}$ | $\begin{gathered} -5 \\ -100 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output ON Voltage | $\mathrm{IOL}=50 \mathrm{~mA}$ |  | -1.6 | -2.1 | V |
| IOFF | Output Leakage | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{EEE}^{-}}$ |  | -2 | -100 | $\mu \mathrm{A}$ |
| $I_{\text {FS }}$ | Fail-Safe Output Leakage | $\begin{aligned} & V_{O U T}=V_{E E}- \\ & \text { (Inputs Open) } \end{aligned}$ |  | -2 | -100 | $\mu \mathrm{A}$ |
| LC | Output Clamp Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{GND}$ |  | 2 | 100 | $\mu \mathrm{A}$ |
| $V_{C}$ | Output Clamp Voltage | ICLAMP $=-50 \mathrm{~mA}$ Referenced to $\mathrm{V}_{\mathrm{EE}}{ }^{-}$ |  | -2 | -1.2 | V |
| $\mathrm{V}_{\mathrm{P}}$ | Positive Output Clamp Voltage | $I_{\text {CLAMP }}=50 \mathrm{~mA}$ Referenced to GND |  | 0.9 | 1.2 | V |
| $\mathrm{IEE}_{\text {E (ON) }}$ | ON Supply Current | All Drivers ON |  | -2 | -4.4 | mA |
| $\mathrm{IEE}_{\text {( }}^{\text {(OFF }}$ ) | OFF Supply Current | All Drivers OFF |  | -1 | -100 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{PD}(\mathrm{ON})}$ | Propagation Delay to Driver ON | $\begin{aligned} & \mathrm{L}=1 \mathrm{~h}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \\ & \mathrm{~V}_{\mathrm{IN}}=3 \mathrm{~V} \text { Pulse } \\ & \hline \end{aligned}$ |  | 1 | 10 | $\mu \mathrm{S}$ |
| $t_{\text {PD (OFF) }}$ | Propagation Delay to Driver OFF | $\begin{aligned} & \mathrm{L}=1 \mathrm{~h}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}, \\ & \mathrm{~V}_{\mathrm{IN}}=3 V \text { Pulse } \end{aligned}$ |  | 1 | 10 | $\mu \mathrm{S}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", they are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, the $\min /$ max limits of the table of "Electrical Characteristics" apply within the range of the table of "Operating Conditions". All typical values are given for $\mathrm{V}_{\mathrm{EE}}{ }^{-}=52 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All current into device pins shown as positive, out of the device as negative. All voltages are referenced to ground unless otherwise noted.


## DS3686 Dual Positive Voltage Relay Driver

## General Description

The DS3686 is a high voltage/current positive voltage relay driver having many features not available in present relay drivers.

PNP inputs provide both TTL/LS compatibility and high input impedance for low input loading.
Output leakage is specified over temperature at an output voltage of 54 V . Minimum output breakdown (ac/latch breakdown) is specified over temperature at 5 mA . This clearly defines the actual breakdown of the device since the circuit has incorporated in it an internal reference which does not allow output breakdown latching found in existing relay drivers. Additionally, this internal reference circuit feature will eliminate the need in most cases of an external clamping (inductive transient voltage protection) diode. When the output is turned "OFF" by input logic conditions the resulting inductive voltage transient seen at the output is detected by an internal zener reference. The reference then momentarily activates the output transistor long enough so that the relay energy is discharged. This feature eliminates the need of external circuit protection components and insures output transistor protection.
The outputs are Darlington connected transistors, which allow high current operation at low internal $\mathrm{V}_{\mathrm{CC}}$ current
levels-base drive for the output transistor is obtained from the load in proportion to the required loading conditions. Typical $V_{C C}$ power with both outputs "ON" is 90 mW .
The circuit also features output transistor protection if the $V_{C C}$ supply is lost by forcing the output into the high impedance "OFF" state with the same breakdown levels as when $V_{\text {CC }}$ was applied.

## Features

- TTL/LS/CMOS compatible inputs
- High impedance inputs (PNP's)
- High output voltage breakdown ( 65 V typ)
- High output current capability ( 300 mA max)
- Internal protection circuit eliminates need for output protection diode
- Output breakdown protection if $\mathrm{V}_{\mathrm{CC}}$ supply is lost

E Low $\mathrm{V}_{\mathrm{CC}}$ power dissipation ( 90 mW (typ) both outputs "ON")
■ Voltage and current levels compatible for use in telephone relay applications

## Connection Diagrams



TL/F/5822-1
Top View
Pin 4 is in electrical contact with the case
Order Number DS3686H See NS Package Number H08C

## Dual-In-Line Package



TL/F/5822-2
Top View
Order Number DS3686J-8 or DS3686N
See NS Package Number J08A or N08E

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 15 V |
| Output Voltage | 56 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |


| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | ---: |
| Cavity Package | 1133 mW |
| Molded Package | 1022 mW |
| TO-5 Package | 787 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |
| Derate cavity package $7.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package 8.2 |  |
| $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate $\mathrm{TO}-5$ package $5.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 | $\pm 70$ | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\mathrm{R}_{\mathrm{L}}=180 \Omega, \mathrm{~V}_{\mathrm{L}}=54 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}} \leq 2.5 \mathrm{~V}$ |  |  | 2.0 |  |  | V |
| $\mathrm{IIH}^{\text {H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  | 0.01 | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $\mathrm{R}_{\mathrm{L}}=180 \Omega, \mathrm{~V}_{\mathrm{L}}=54 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}} \leq 53.8 \mathrm{~V}$ |  |  |  |  | 0.8 | V |
| ILL | Logical '0" Input Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  |  | $-150$ | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{C D}$ | Input Clamp Voltage | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{I}_{\text {CLAMP }}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | -1.0 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Breakdown | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{lOUT}=5 \mathrm{~mA}$ |  |  | 56 | 65 |  | V |
| ${ }^{\mathrm{OH}}$ | Output Leakage | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=54 \mathrm{~V}$ |  |  |  | 0.5 | 250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output ON Voltage | $\begin{aligned} & V_{C C}=M i n, \\ & V_{I N}=2.4 V \end{aligned}$ | DS3686 | $\mathrm{l}_{\mathrm{OL}}=100 \mathrm{~mA}$ |  | 0.85 | 1.0 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=300 \mathrm{~mA}$ |  | 1.0 | 1.2 | V |
| $\mathrm{ICC}_{\text {(1) }}$ | Supply Current (Both Drivers) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Outputs Open |  |  |  | 2 | 4 | mA |
| $1 \mathrm{CC}(0)$ | Supply Current (Both Drivers) | $V_{C C}=M a x, V_{\mathbb{I N}}=3 V$, Outputs Open |  |  |  | 18 | 28 | mA |
| $\mathrm{t}_{\text {PDO }}$ | Propagation Delay to a Logical "0" (Output Turn ON) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ |  |  |  | 50 |  | ns |
| $t_{\text {PD1 }}$ | Propagation Delay to a Logical "1" (Output Turn OFF) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{L}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ |  |  |  | 1 |  | $\mu \mathrm{s}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS 3686 . All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Schematic Diagram


## Truth Table

Positive logic: $\overline{\mathrm{AB}}=\mathrm{X}$

| A | B | Output $\mathbf{X}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

Logic " 0 " output "ON"
Logic "1" output "OFF"

## AC Test Circuit and Switching Time Waveforms



TL/F/5822-4
Note 1: The pulse generator has the following characteristics: $P R R=100 \mathrm{kHz}, 50 \%$ duty cycle, $Z_{O U T}=50 \Omega, t_{r}=t_{f} \leq 10 \mathrm{~ns}$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


TL/F/5822-5

## DS1687/DS3687 Negative Voltage Relay Driver

## General Description

The DS1687/DS3687 is a high voltage/current negative voltage relay driver having many features not available in present relay drivers.
PNP inputs provide both TTL/LS compatibility and high input impedance for low input loading.
Output leakage is specified over temperature at an output voltage of -54 V . Minimum output breakdown (ac/latch breakdown) is specified over temperature at -5 mA . This clearly defines the actual breakdown of the device since the circuit has incorporated in it an internal reference which does not allow output breakdown latching found in existing relay drivers. Additionally, this internal reference circuit feature will eliminate the need in most cases of an external clamping (inductive transient voltage protection) diode. When the output is turned "OFF" by input logic conditions the resulting inductive voltage transient seen at the output is detected by an internal zener reference. The reference then momentarily activates the output transistor long enough so that the relay energy is discharged. This feature eliminates the need of external circuit protection components and insures output transistor protection.

The outputs are Darlington connected transistors, which allow high current operation at low internal V $\mathrm{V}_{\mathrm{CC}}$ current lev-els-base drive for the output transistor is obtained from the load in proportion to the required loading conditions. Typical $V_{C C}$ power with both outputs "ON" is 90 mW .
The circuit also features output transistor protection if the $V_{C C}$ supply is lost by forcing the output into the high impedance "OFF" state with the same breakdown levels as when $\mathrm{V}_{\mathrm{CC}}$ was applied.

## Features

- TTL/LS/CMOS compatible inputs
- High impedance inputs (PNP's)
- High output voltage breakdown ( -65 V typ)
- High output current capability ( 300 mA max)
- Internal protection circuit eliminates need for output protection diode
- Output breakdown protection if $\mathrm{V}_{\mathrm{CC}}$ supply is lost
- Low $\mathrm{V}_{\mathrm{CC}}$ power dissipation ( 90 mW (typ) both outputs "ON")
- Voltage and current levels compatible for use in telephone relay applications


## Connection Diagrams



TL/F/5823-1
Top View
Pin 4 is in electrical with the case
Order Number DS1687H or DS3687H
See NS Package Number H08C

## Truth Table

Positive logic: $\overline{\mathrm{AB}}=\mathbf{X}$

| $\mathbf{A}$ | $\mathbf{B}$ | Output $\mathbf{X}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

Logic "0" output "ON"
Logic " 1 " output "OFF"


Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specificatlons document.

| Supply Voltage . | 7 V |
| :--- | ---: |
| Input Voltage | 15 V |

Output Voltage 56 V
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package 1133 mW
Molded Package , 1022 mW
TO-5 Package 787 mW
Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
*Derate cavity package $7.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $8.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate $\mathrm{TO}-5$ package $5.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  |  |
| DS1687 | 4.5 | 5.5 | V |
| DS3687 | 4.75 | 5.25 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS1687 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3687 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Note 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| ${ }_{1 / \mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  | 1.0 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  |  | 0.8 | V |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  |  |  | -150 | -250 | $\mu \mathrm{A}$ |
| $V_{C D}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\text {CLAMP }}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | -1.0 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Breakdown | $V_{C C}=M a x, V_{\text {IN }}=0 \mathrm{~V}$, $\mathrm{IOUT}=-5 \mathrm{~mA}$ |  |  | -56 | -65 |  | V |
| IOH | Output Leakage | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-54 \mathrm{~V}$ |  |  |  | -0.5 | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output ON Voltage | $\begin{aligned} & V_{C C}=M i n, \\ & V_{I N}=2 V \end{aligned}$ | DS1687 | $\mathrm{l}_{\mathrm{OL}}=-100 \mathrm{~mA}$ |  | -0.9 | -1.1 | V |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=-300 \mathrm{~mA}$ |  | $-1.0$ | $-1.3$ | V |
|  |  |  | DS3687 | $\mathrm{l}_{\mathrm{OL}}=-100 \mathrm{~mA}$ |  | -0.9 | -1.0 | V |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=-300 \mathrm{~mA}$ |  | $-1.0$ | -1.2 | V |
| $\mathrm{ICC}_{\text {(1) }}$ | Supply Current (Both Drivers) | $V_{C C}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Outputs Open |  |  |  | 2 | 4 | mA |
| $\operatorname{lcc}(0)$ | Supply Current (Both Drivers) | $V_{C C}=M a x, V_{I N}=3 \mathrm{~V}$, Outputs Open |  |  |  | 18 | 28 | mA |
| $\mathrm{t}_{\mathrm{PD}(\mathrm{ON})}$ | Propagation Delay to a Logical "0" (Output Turn ON) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{L}}=-10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ |  |  |  | 50 |  | ns |
| $\mathrm{t}_{\text {PD ( }}$ OFF) | Propagation Delay to a Logical "1" (Output Turn OFF) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{L}}=-10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ |  |  |  | 1.0 |  | $\mu \mathrm{S}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperture range for the DS1687 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3687. All typicals are given for $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min or absolute value basis.

## AC Test Circuit and Switching Time Waveforms



TL/F/5823-4
Note 1: The pulse generator has the following characteristics:
PRR $=\mathrm{MHz}, 50 \%$ duty cycle, $Z_{\text {OUT }} \approx 50 \Omega, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


TL./F/5823-5

## Schematic Diagram



National
Semiconductor Corporation

## DS55451/2/3/4, DS75450/1/2/3/4 Series

## Dual Peripheral Drivers

## General Description

The DS75450 series of dual peripheral drivers is a family of versatile devices designed for use in systems that use TTL logic. Typical applications include high speed logic buffers, power drivers, relay drivers, lamp drivers, MOS drivers, bus drivers and memory drivers.
The DS75450 is a general purpose device featuring two standard Series 54/74 TTL gates and two uncommitted, high current, high voltage NPN transistors. The device offers the system designer the flexibility of tailoring the circuit to the application.
The DS55451/DS75451, DS55452/DS75452, DS55453/ DS75453 and DS55454/DS75454 are dual peripheral AND, NAND, OR and NOR drivers, respectively, (positive logic)
with the output of the logic gates internally connected to the bases of the NPN output transistors.

## Features

- 300 mA output current capability
- High voltage outputs
- No output latch-up at 20 V

■ High speed switching

- Choice of logic function
- TTL compatible diode-clamped inputs
- Standard supply voltages

■ Replaces TI " A " and " B " series

## Connection Diagrams (Dual-l-n-Line and Metal Can Packages)



Top View
TL/F/5824-1

Order Number DS75450J or DS75450N See NS Package Number J14A or N14A


Top View
Order Number DS55451J-8, DS75451J-8, DS75451M or DS75451N


Top View
Order Number DS55452J-8, DS75452J-8, DS75452M or DS75452N


Top View
Order Number DS55453J-8, DS75453J-8, DS75453M or DS75453N


Top View
Order Number DS55454J-8, DS75454J-8 or DS75454N

See NS Package Numbers J08A, M08A* or N08E
*See Note 6 and AN-336 regarding S.O. package power dissipation constraints.

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage, (VCC) (Note 2) |  | 7.0 V |
| :---: | :---: | :---: |
| Input Voltage | * | 5.5 V |
| Inter-Emitter Voltage (Note 3) |  | 5.5 V |
| $V_{\text {CC-}}$-to-Substrate Voltage DS75450 |  | 35V |
| Collector-to-Substrate Voltage DS75450 |  | 35 V |

Collector-Base Voltage
DS75450
Collector-Emitter Voltage (Note 4)
DS75450
Emitter-Base Voltage
DS75450
Output Voltage (Note 5) DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454

30 V
Collector Current (Note 6) DS75450

300 mA
Output Current (Note 6) DS55451/DS75451, DS55452/DS75452, 300 mA

| DS75450 Maximum Power (Note 6) |  |
| :--- | ---: |
| Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1308 mW |
| Molded Package | 1207 mW |
| DS75451/2/3/4 Maximum Power (Note 6) |  |
| Dissipation ${ }^{\dagger}$ at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1090 mW |
| Molded DIP Package | 957 mW |
| TO-5 Package | 760 mW |
| SO Package | 632 mW |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 4 sec. ) | $260^{\circ} \mathrm{C}$ |

Operating Conditions (Note 7)

| Supply Voltage, $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| DS5545X | 4.5 | 5.5 | V |
| DS7545X | 4.75 | 5.25 | V |
| Temperature, $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS5545X | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS7545X | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

*Derate cavity package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $9.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

DS55453/DS75453, DS55454/DS75454

Electrical Characteristics DS75450 (Notes 8 and 9) (Continued)


## TTL GATES (Continued)

| $\mathrm{IJH}^{\text {H }}$ | High Level Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{I}}=2.4 \mathrm{~V},($ Figure 4) | Input A |  |  | 40 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Input G |  |  | 80 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, $\mathrm{V}_{1}=0.4 \mathrm{~V}$, (Figure 3) | Input A |  |  | -1.6 | mA |
|  |  |  | Input G |  |  | -3.2 | mA |
| los | Short Circuit Output Current | $\mathrm{V}_{C C}=$ Max, (Figure 5), (Note 10) |  | -18 |  | -55 | mA |
| ICCH | Supply Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, $\mathrm{V}_{1}=$ OV, Outputs Hig |  |  | 2 | 4 | mA |
| ${ }^{\text {ICCL }}$ | Supply Current | $\mathrm{V}_{\text {CC }}=$ Max, $\mathrm{V}_{1}=5 \mathrm{~V}$, Outputs Low |  |  | 6 | 11 | mA |

OUTPUT TRANSISTORS

| $V_{\text {(BR) }}$ CBO | Collector-Base Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0 \mu \mathrm{~A}$ |  |  | 35 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {(BR)CER }}$ | Collector-Emitter Breakdown Voltage | $\mathrm{I}^{\prime} \mathrm{C}=100 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{BE}}=500 \Omega$ |  |  | 30 |  |  | V |
| $V_{\text {(BR)EBO }}$ | Emitter-Base Breakdown Voltage | $\mathrm{I}_{\mathrm{E}}=100 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{C}}=0 \mu \mathrm{~A}$ |  |  | 5 |  |  | V |
| $h_{\text {FE }}$ | Static Forward Current Transfer Ratio | $V_{C E}=3 \mathrm{~V},($ Note 11) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | 25 |  |  |  |
|  |  |  |  | $\mathrm{l}_{\mathrm{C}}=300 \mathrm{~mA}$ | 30 |  |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ | $\mathrm{I}^{\prime} \mathrm{C}=100 \mathrm{~mA}$ | 20 |  |  |  |
|  |  |  |  | $\mathrm{l}_{\mathrm{C}}=300 \mathrm{~mA}$ | 25 |  |  |  |
| $V_{B E}$ | Base-Emitter Voltage | (Note 11) |  | $\mathrm{I}_{\mathrm{B}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ |  | 0.85 | 1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{B}}=30 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ |  | 1.05 | 1.2 | V |
| $\left.\mathrm{V}_{\text {CE( }} \mathrm{SAT}\right)$ | Collector-Emitter Saturation Voltage | (Note 11) |  | $\mathrm{I}_{\mathrm{B}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{B}}=30 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ |  | 0.5 | 0.7 | V |

Electrical Characteristics (Continued)
DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 (Notes 8 and 9)

| Symbol | Parameter | Conditions |  |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | (Figure 7) |  |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $V_{C C}=\mathrm{Min}, \mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $V_{\mathrm{CC}}=\mathrm{Min},$ <br> (Figure 7) | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ | $\mathrm{IOL}^{\prime}=100 \mathrm{~mA}$ | DS55451, DS55453 |  | 0.25 | 0.5 | V |
|  |  |  |  |  | DS75451, DS75453 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{lOL}=300 \mathrm{~mA}$ | DS55451, DS55453 |  | 0.5 | 0.8 | V |
|  |  |  |  |  | DS75451, DS75453 |  | 0.5 | 0.7 | V |
|  |  |  | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}$ | $\mathrm{lOL}=100 \mathrm{~mA}$ | DS55452, DS55454 |  | 0.25 | 0.5 | V |
|  |  |  |  |  | DS75452, DS75454 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{IOL}^{\prime}=300 \mathrm{~mA}$ | DS55452, DS55454 |  | 0.5 | 0.8 | V |
|  |  |  |  |  | DS75452, DS75454 |  | 0.5 | 0.7 | V |
| IOH | High-Level Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min},$ <br> (Figure 7) | $\mathrm{V}_{\mathrm{OH}}=30 \mathrm{~V}$ | $\mathrm{V}_{1 H}=2 \mathrm{~V}$ | DS55451, DS55453 |  |  | 300 | $\mu \mathrm{A}$ |
|  |  |  |  |  | DS75451, DS75453 |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ | DS55452, DS55454 |  |  | 300 | $\mu \mathrm{A}$ |
|  |  |  |  |  | DS75452, DS75454 |  |  | 100 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{~V}_{\mathrm{I}}=5.5 \mathrm{~V}, \text { (Figure } 9 \text { ) }$ |  |  |  |  |  | 1 | mA |

Electrical Characteristics (Continued)
DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 (Notes 8 and 9) (Continued)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-Level Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{1}=2.4 \mathrm{~V}$, (Figure 9) |  |  |  |  | 40 | $\mu \mathrm{A}$ |
| ILL | Low-Level Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{I}}=0.4 \mathrm{~V}$, (Figure 8) |  |  |  | -1 | -1.6 | mA |
| ICCH | Supply Current, Outputs High | $V_{C C}=\operatorname{Max}$ <br> (Figure 10) | $V_{1}=5 \mathrm{~V}$ | DS55451/DS75451 |  | 7 | 11 | mA |
|  |  |  | $V_{1}=0 \mathrm{~V}$ | DS55452/DS75452 |  | 11 | 14 | mA |
|  |  |  | $V_{1}=5 \mathrm{~V}$ | DS55453/DS75453 |  | 8 | 11 | mA |
|  |  |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ | DS55454/DS75454 |  | 13 | 17 | mA |
| ${ }^{\text {I CCL }}$ | Supply Current, Outputs Low | $V_{C C}=M a x,$ <br> (Figure 10) | $\mathrm{V}_{1}=0 \mathrm{~V}$ | DS55451/DS75451 |  | 52 | 65 | mA |
|  |  |  | $V_{1}=5 \mathrm{~V}$ | DS55452/DS75452 |  | 56 | 71 | mA |
|  |  |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ | DS55453/DS75453 |  | 54 | 68 | mA |
|  |  |  | $\mathrm{V}_{1}=5 \mathrm{~V}$ | DS55454/DS75454 |  | 61 | 79 | mA |

Switching Characteristics DS75450 $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay Time, Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega$, TTL Gates, (Figure 12) |  | 12 | 22 | ns |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega$, $\mathrm{I}_{\mathrm{C}} \approx 200 \mathrm{~mA}$, Gates and Transistors Combined, (Figure 14) |  | 20 | 30 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega$, TTL Gates, (Figure 12) |  | 8 | 15 | ns |
|  |  |  | $\mathrm{R}_{\mathrm{L}}=50 \Omega$, $\mathrm{I}_{\mathrm{C}} \approx 200 \mathrm{~mA}$, Gates and Transistors Combined, (Figure 14) |  | 20 | 30 | ns |
| ${ }^{\text {t }}$ LLH | Transition Time, Low-to-High Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{I}_{\mathrm{C}} \approx 200 \mathrm{~mA}$, Gates and Transistors Combined, (Figure 14) |  |  | 7 | 12 | ns |
| ${ }^{\text {t }}$ HL | Transition Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{I}_{\mathrm{C}} \approx 200 \mathrm{~mA}$, Gates and Transistors Combined, (Figure 14) |  |  | 9 | 15 | ns |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage after Switching | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{I}_{\mathrm{C}} \approx 300 \mathrm{~mA}, \mathrm{R}_{\mathrm{BE}}=500 \Omega$, (Figure 15) |  | $\mathrm{V}_{S}-6.5$ |  |  | mV |
| $t_{D}$ | Delay Time | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}(1)}=20 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{B}}=-40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{BE}(\mathrm{OFF})}=-1 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \end{aligned}$ <br> (Figure 13), (Note 12) |  |  | 8 | 15 | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Rise Time |  |  |  | 12 | 20 | ns |
| ts | Storage Time |  |  |  | 7 | 15 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Full Time |  |  |  | 6 | 15 | ns |

Switching Characteristics (Continued)
DS55451/DS75451, DS55452/DS75452, DS55453/DS75453, DS55454/DS75454 ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Propagation Delay Time, Low-to-High Level Output | $\begin{aligned} & C_{L}=15 \mathrm{pF}, R_{L}=50 \Omega, \\ & 10 \approx 200 \mathrm{~mA},(\text { Figure 14) } \end{aligned}$ | DS55451/DS75451 |  | 18 | 25 | ns |
|  |  |  | DS55452/DS75452 |  | 26 | 35 | ns |
|  |  |  | DS55453/DS75453 |  | 18 | 25 | ns |
|  |  |  | DS55454/DS75454 |  | 27 | 35 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time, High-to-Low Level Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{l}=200 \mathrm{~mA},(\text { Figure 14) } \end{aligned}$ | DS55451/DS75451 |  | 18 | 25 | ns |
|  |  |  | DS55452/DS75452 |  | 24 | 35 | ns |
|  |  |  | DS55453/DS75453 |  | 16 | 25 | ns |
|  |  |  | DS55454/DS75454 |  | 24 | 35 | ns |
| ${ }_{\text {t }}^{\text {ti }}$ H | Transition Time, Low-to-High Level Output | $C_{L}=15 \mathrm{pF}, R_{L}=50 \Omega, I_{0} \approx 200 \mathrm{~mA}$(Figure 14) |  |  | 5 | 8 | ns |
| ${ }^{\text {t }}$ HLL | Transition Time, High-to-Low Level Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{I}_{\mathrm{O}} \approx 200 \mathrm{~mA}, \\ & \text { (Figure 14) } \end{aligned}$ |  |  | 7 | 12 | ns |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage after Switching | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, 1 \mathrm{l}$ \% 300 mA , (Figure 15) |  | $\mathrm{V}_{S}-6.5$ |  |  | mV |

## Switching Characteristics (Continued)

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Voltage values are with respect to network ground terminal unless otherwise specified.
Note 3: The voltage between two emitters of a multiple-emitter transistor.
Note 4: Value applies when the base-emitter resistance $\left(\mathrm{R}_{\mathrm{BE}}\right)$ is equal to or less than $500 \Omega$.
Note 5: The maximum voltage which should be applied to any output when it is in the "OFF" state.
Note 6: Both halves of these dual circuits may conduct rated current simultaneously; however, power dissipation averaged over a short time interval must fall within the continuous dissipation rating.
Note 7: For the DS75450 only, the substrate (pin B) must always be at the most-negative device voltage for proper operation.
Note 8: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS55450 series and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75450 series. All typicals are given for $V_{C C}=+5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 9: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 10: Only one output at a time should be shorted.
Note 11: These parameters must be measured using pulse techniques. $\mathrm{t}_{\mathrm{W}}=300 \mu \mathrm{~s}$, duty cycle $<2 \%$.
Note 12: Applies to output transistors only.
Truth Tables $(H=$ high level, $L=$ low level)

DS55451/DS75451

| A | B | Y |
| :---: | :---: | :---: |
| L | L | L (ON State) |
| L | H | L (ON State) |
| H | L | L (ON State) |
| H | H | H (OFF State) |

DS55452/DS75452

| A | B | Y |
| :---: | :---: | :---: |
| L | L | H (OFF State) |
| L | H | H (OFF State) |
| H | L | H (OFF State) |
| H | H | L (ON State) |

## Schematic Diagrams DS75450



| DS55453/DS75453 |  |  |
| :---: | :---: | :---: |
| A | B | Y |
| L | L | L (ON State) |
| L | H | H (OFF State) |
| H | L | H (OFF State) |
| H | $H$ | H (OFF State) |

DS55454/DS75454

| A | B | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| L | L | H (OFF State) |
| L | $H$ | L (ON State) |
| $H$ | L | L (ON State) |
| $H$ | $H$ | L (ON State) |



Resistor values shown are nominal. TL/F/5824-11 DS55452/DS75452


Schematic Diagrams (Continued)


## DC Test Circuits



Both inputs are tested simultaneously. FIGURE 1. $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{OL}}$


TL/F/5824-18
Each input is tested separately.
FIGURE 4. $\mathbf{I}_{\mathbf{I}}, \mathbf{I}_{\mathbf{I}}$


TL/F/5824-16
Each input is tested separately. FIGURE 2. $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{OH}}$


TL/F/5824-19
Each input is tested separately.
FIGURE 5. IOS


TL/F/5824-17
Each input is tested separately. FIGURE 3. $\mathrm{V}_{\mathrm{l}}$ I/L


TL/F/5824-20
Both gates are tested simultaneously.
FIGURE 6. ICCH, ICCL


| Circuit | Input <br> Under <br> Test | Other Input | Output |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Apply | Measure |
| DS55451 | $\mathrm{V}_{1 H}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{IOH}^{\text {r }}$ |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{CC}}$ | IOL | $\mathrm{V}_{\mathrm{OL}}$ |
| DS55452 | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | l OL | $\mathrm{V}_{\mathrm{OL}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{l}_{\mathrm{OH}}$ |
| DS55453 | $\mathrm{V}_{\mathrm{IH}}$ | Gnd | V OH | IOH |
|  | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$ | IOL | $\mathrm{V}_{\mathrm{OH}}$ |
| DS55454 | $\mathrm{V}_{\mathrm{IH}}$ | Gnd | lOL | $\mathrm{V}_{\mathrm{OL}}$ |
|  | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{IOH}^{\text {}}$ |

FIGURE 7. $\mathbf{V}_{\text {IH }}, \mathbf{V}_{\text {IL }}$, l $_{\text {OH, }}, \mathrm{V}_{\text {OL }}$

DC Test Circuits (Continued)


Both gates are tested simultaneously.
FIGURE 10. Icch, Iccl for AND, NAND Circuits


Each input is tested separately. TL/F/5824-23 FIGURE 9. $\mathbf{I}_{\mathbf{I}}, \mathbf{I}_{\mathbf{I H}}$


Both gates are tested simultaneously.
TL/F/5824-25
FIGURE 11. ICCH, ICCL for OR, NOR Circuits

## AC Test Circuits and Switching Time Waveforms



TL/F/5824-26


TL/F/5824-27
Note 1: The pulse generator has the following characteristics: $P R R=1 \mathrm{MHz}, Z_{\text {OUT }} \approx 50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 12. Propagation Delay Times, Each Gate (DS75450 Only)

AC Test Circuits and Switching Time Waveforms (Continued)


Note 1: The pulse generator has the following characteristics: duty cycle $\leq 1 \%, Z_{\text {OUT }} \approx 50 \Omega$.
Note 2: $C_{L}$ includes probe and jig capacitance.
FIGURE 13. Switching Times, Each Transistor (DS75450 Only)


Note 1: The pulse generator has the following characteristics: $P R R=1.0 \mathrm{MHz}, Z_{O U T} \approx 50 \Omega$.
TL/F/5824-30
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
Note 3: When testing DS75450, connect output $V$ to transistor base and ground the substrate terminal.


TL/F/5824-31
FIGURE 14. Switching Times of Complete Drivers

## AC Test Circuits and Switching Time Waveforms (Continued)



Note 1: The pulse generator has the following characteristics: $\mathrm{PRR}=12.5 \mathrm{kHz}, \mathrm{Z}_{\mathrm{OUT}} \approx 50 \Omega$.
TL/F/5824-33
Note 2: When testing DS75450, connect output $V$ to transistor base with a $600 \Omega$ resistor from there to ground and ground the substrate terminal. Note 3: $C_{L}$ includes probe and jig capacitance.

FIGURE 15. Latch-UP Test of Complete Drivers

## Typical Performance Characteristics



TL/F/5824-34
FIGURE 16. DS75450 TTL Gate High-Level Output Voltage vs High-Level Output Current


TL/F/5824-35
FIGURE 17. DS75450 Transistor Static Forward Current Transfer Ratlo vs Collector Current

Typical Performance Characteristics (Continued)


TL/F/5824-36
FIGURE 18. DS75450 Transistor Base-Emitter Voltage vs Collector Current


TL/F/5824-37
FIGURE 19. Transistor Collector-Emitter Saturation Voltage vs Collector Current

## Typical Applications



FIGURE 20. Gated Comparator


FIGURE 21. 500 mA Sink

Typical Applications (Continued)
 FIGURE 22. Floating Switch


TL/F/5824-41
FIGURE 23. Square-Wave Generator


Source and sink controls are activated by high-level input voltages ( $\mathrm{V}_{\mathbb{H}} \geq 2 \mathrm{~V}$ ).

FIGURE 24. Core Memory Driver

Typical Applications (Coninued)


TL/F/5824-43
FIGURE 25. Dual TTL-to-MOS Driver


TL/F/5824-44
FIGURE 26. Dual MOS-to-TTL Driver


Termination is made at the receiving end as follows: Line 1 is terminated to ground through $Z_{O} / Z_{\text {; }}$ Line 2 is terminated to +5 V through $\mathrm{Z}_{\mathrm{O}} / \mathrm{Z}_{\text {; }}$ where $Z_{O}$ is the line impedance.

FIGURE 27. Balanced Line Driver

## Typical Applications (Continued)



FIGURE 28. Dual Lamp or Relay Driver


FIGURE 29. Complementary Driver

Typical Applications (Continued)


FIGURE 30. TTL or DTL Positive Logic-Level Detector

*The two input resistors must be adjusted for the level of MOS input. FIGURE 31. MOS Negative Logic-Level Detector


FIGURE 32. Logic Signal Comparator

Typical Applications (Continued)


TL/F/5824-51


TL/F/5824-52 FIGURE 33. In-Phase Detector


FIGURE 34. Multifunction Logic-Signal Comparator

Typical Applications (Continued)


FIGURE 35. Alarm Detector

## DS55461/2/3/4, DS75461/2/3/4 Series Dual Peripheral Drivers

## General Description

The DS55461/2/3/4 series of dual peripheral drivers are functionally interchangeable with DS55451/2/3/4 series peripheral drivers, but are designed for use in systems that require higher breakdown voltages at the expense of slightly slower switching speeds. Typical applications include power drivers, logic buffers, lamp drivers, relay drivers, MOS drivers, line drivers and memory drivers.
The DS55461/DS75461, DS55462/DS75462, DS55463/ DS75463 and DS55464/DS75464 are dual peripheral AND, NAND, OR and NOR drivers, respectively, (positive logic) with the output of the logic gates internally connected to the bases of the NPN output transistors.

## Features

- 300 mA output current capability
- High voltage outputs
- No output latch-up at 30 V
- Medium speed switching
- Circuit flexibility for varied applications and choice of logic function
- TTL compatible diode-clamped inputs

■ Standard supply voltages

## Connection Diagrams (Dual-n-Line and Metal Can Packages)



Top View
Order Number DS55461J-8, DS75461J-8 or DS75461N


TL/F/5825-5
Top View
Pin 4 is in electrical contact with the case.

Order Number DS55461H or DS75461H


Top View
Order Number DS55464J-8,
DS75464J-8 or DS75464N
See NS Package Numbers J08A or N08E


Top View
Order Number DS55462J-8, DS75462J-8 or DS75462N


TL/F/5825-8
Top View
Pin 4 is in electrical contact with the case.

Order Number DS55464H or DS75464H


TL/F/5825-6
Top View
Pin 4 is in electrical contact with the case.

Order Number DS55462H or DS75462H

DS75463J-8 or DS75463N


Top View
Order Number DS55463J-8,


TL/F/5825-7
Top View
Pin 4 is in electrical contact with the case.

## Order Number

 DS55463H or DS75463HAbsolute Maximum Ratings (Note 1)
Specifications for Military/Aersspace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage (Note 2) $7 V$
Input Voltage 5.5 V
Inter-emitter Voltage (Note 3) 5.5 V
Output Voltage (Note 4)
DS55461/DS75461, DS55462/DS75462, 35 V DS55463/DS75463, DS55464/DS75464
Output Current (Note 5)
DS55461/DS75461, DS55462/DS75462,
300 mA DS55463/DS75463, DS55464/DS75464
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Cavity Package 1090 mW Molded Package 957 mW TO-5 Package 760 mW
*Derate cavity package $7.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package 7.7 $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate TO-5 package $5.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) |  |  |  |
| DS5546X | 4.5 | 5.5 | V |
| DS7546X | 4.75 | 5.25 | V |
| Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DS5546X | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS7546X | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

DS55461/DS75461, DS55462/DS75462, DS55463/DS75463, DS55464/DS75464 (Notes 6 and 7)


## Electrical Characteristics

DS55461/DS75461, DS55462/DS75462, DS55463/DS75463, DS55464/DS75464 (Notes 6 and 7) (Continued)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{C C}=$ Max, $\mathrm{V}_{1}=5.5 \mathrm{~V}$, (Figure 3) |  |  |  |  | 1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High Level Input Current | $\mathrm{V}_{C C}=$ Max, $\mathrm{V}_{1}=2.4 \mathrm{~V}$, (Figure 3) |  |  |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Low Level Input Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{1}=0.4 \mathrm{~V}$, (Figure 2) |  |  |  | -1 | -1.6 | mA |
| ICCH | Supply Current | $V_{C C}=$ Max, Outputs <br> High, (Figures 4 and 5) | $V_{1}=5 \mathrm{~V}$ | DS55461/ DS75461, DS55463/ DS75463 |  | 8 | 11 | mA |
|  |  |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ | $\begin{aligned} & \text { DS55462/ } \\ & \text { DS75462 } \end{aligned}$ |  | 13 | 17 | mA |
|  |  |  |  | $\begin{aligned} & \text { DS55464/ } \\ & \text { DS75464 } \end{aligned}$ |  | 14 | 19 | mA |
| lcCL | Supply Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, Outputs <br> Low, (Figures 4 and 5) | $\mathrm{V}_{1}=0 \mathrm{~V}$ | $\begin{aligned} & \text { DS55461/ } \\ & \text { DS55461 } \end{aligned}$ |  | 61 | 76 | mA |
|  |  |  |  | $\begin{aligned} & \text { S55463/ } \\ & \text { DS75463 } \\ & \hline \end{aligned}$ |  | 63 | 76 | mA |
|  |  |  | $V_{1}=5 \mathrm{~V}$ | $\begin{aligned} & \text { DS55462/ } \\ & \text { DS75462 } \end{aligned}$ |  | 65 | 76 | mA |
|  |  |  |  | $\begin{aligned} & \text { DS55464/ } \\ & \text { DS75464 } \end{aligned}$ |  | 72 | 85 | mA |

## Switching Characteristics

DS55461/DS75461, DS55462/DS75462, DS55463/DS75463, DS55464/DS75464 $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPLH }}$ | Propagation Delay Time, Low-To-High Level Output | $\mathrm{l}_{0} \approx 200 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega$(Figure 6) | $\begin{aligned} & \text { DS55461/ } \\ & \text { DS75461, } \\ & \text { DS55463/ } \\ & \text { DS75463 } \end{aligned}$ |  | 45 | 55 | ns |
|  |  |  | $\begin{aligned} & \text { DS55462/ } \\ & \text { DS75462, } \\ & \text { DS55464/ } \\ & \text { DS75464 } \end{aligned}$ |  | 50 | 65 | ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time High-To-Low Level Output | $\begin{aligned} & \mathrm{I}_{\mathrm{O}} \approx 200 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \text { (Figure 6) } \end{aligned}$ | DS55461/ <br> DS75461, <br> DS55463/ <br> DS75463 |  | 30 | 40 | ns |
|  |  |  | DS55462/ <br> DS75462, <br> DS55464/ <br> DS75464 |  | 40 | 50 | ns |

## Switching Characteristics

DS55461/DS75461, DS55462/DS75462, DS55463/DS75463, DS55464/DS75464 $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}^{\text {LLH }}$ | Transition Time, Low-ToHigh Level Output | $\mathrm{I}_{0} \approx 200 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ <br> (Figure 6) | $\begin{aligned} & \text { DS55461/ } \\ & \text { DS75461 } \end{aligned}$ |  | 8 | 20 | ns |
|  |  |  | $\begin{aligned} & \text { DS55462/ } \\ & \text { DS75462 } \end{aligned}$ |  | 12 | 25 | ns |
|  |  |  | $\begin{aligned} & \text { DS55463/ } \\ & \text { DS75463 } \end{aligned}$ |  | 8 | 25 | ns |
|  |  |  | $\begin{aligned} & \text { DS55464/ } \\ & \text { DS75464 } \end{aligned}$ |  | 12 | 20 | ns |
| ${ }_{\text {t }}^{\text {thL }}$ | Transition Time, High-ToLow Level Output |  | $\begin{aligned} & \text { DS55461/ } \\ & \text { DS75461 } \end{aligned}$ |  | 10 | 20 | ns |
|  |  | $\mathrm{l}_{0}=\approx 200 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ <br> (Figure 6) | DS55462/ DS75462, DS55464/ DS75464 |  | 15 | 20 | ns |
|  |  |  | $\begin{aligned} & \text { DS55463/ } \\ & \text { DS75463 } \end{aligned}$ |  | 10 | 25 | ns |
| V OH | High-Level Output Voltage After Switching | $\mathrm{V}_{\mathrm{S}}=30 \mathrm{~V}, \mathrm{l}_{0} \approx 300 \mathrm{~mA}$, (Figure 7) |  | $V_{S}-10$ |  |  | mV |

Note 1: "Absoulte Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Voltage values are with respect to network ground terminal unless otherwise specified.
Note 3: This is the voltage between two emitters of a multiple-emitter transistor.
Note 4: This is the maximum voltage which shoud be applied to any output when it is in the "OFF" state.
Note 5: Both halves of these dual circuits may conduct rated current simultaneously; however, power dissipation averaged over a short time interval must fall within the continuous dissipation rating.
Note 6: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 44 XXX series and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75XXX series. All typicals are given for $\mathrm{V}_{C C}=+5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 7: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless othewise noted. All values shown as max or min on absolute value basis.

## Schematic Diagrams



Schematic Diagrams (Continued)


Resistor values shown are nominal.
Truth Tables $(H=$ high level, $L=$ low level)

| DS55461/DS75461 |  |  |
| :---: | :---: | :---: |
| A | B | Y |
| L | L | L (ON State) |
| L | H | L (ON State) |
| H | L | L (ON State) |
| H | H | H (OFF State) |


| DS55462/DS75462 |
| :---: |
| A B Y <br> L L H (OFF State) <br> L H H (OFF State) <br> H L H (OFF State) <br> H H L (ON State) |


| DS55463/DS75463 |  |  |
| :---: | :---: | :---: |
| A | B | Y |
| L | L | L (ON State) |
| L | H | H (OFF State) |
| H | L | H (OFF State) |
| H | H | H (OFF State) |

DS55464/DS75464

| A | B | Y |
| :---: | :---: | :---: |
| L | L | H (OFF State) |
| L | H | L (ON State) |
| H | L | L (ON State) |
| H | H | L (ON State) |

## DC Test Circuits



| Circuit | Input Under Test | Other Input | Output |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Apply | Measure |
| DS55461 | $\mathrm{V}_{1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | V OH | IOH |
|  | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{CC}}$ | Iol | $\mathrm{V}_{\text {OL }}$ |
| DS55462 | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{lOL}^{\text {l }}$ | $\mathrm{V}_{\text {OL }}$ |
|  | $\mathrm{V}_{\text {IL }}$ | $V_{C C}$ | $\mathrm{V}_{\mathrm{OH}}$ | IOH |
| DS55463 | $\mathrm{V}_{\text {IH }}$ | Gnd | $\mathrm{V}_{\mathrm{OH}}$ | lOH |
|  | $V_{\text {IL }}$ | $V_{\text {IL }}$ | Iol | $\mathrm{V}_{\mathrm{OL}}$ |
| DS55464 | $\mathrm{V}_{\mathrm{IH}}$ | Gnd | lol | $\mathrm{V}_{\mathrm{OL}}$ |
|  | $V_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IL}}$. | $\mathrm{V}_{\mathrm{OH}}$ | IOH |

Each input is tested separately.
FIGURE 1. $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}, \mathrm{I}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$


TL/F/5825-14
Note 1: Each input is tested separately.
Note 2: When testing DS55463/DS75463 and DS75464, input not under test is grounded. For all other circuits it is at 4.5 V .

FIGURE 2. $\mathrm{V}_{\mathrm{I}}$, IIL


TL/F/5825-15
Each input is tested separately.
FIGURE 3. $I_{J}, I_{I H}$

## DC Test Circuits (Continued)



TL/F/5825-16
Both gates are tested simultaneously.
FIGURE 4. ICCH, ICCL for AND, NAND Circuits


TL/F/5825-17

FIGURE 5. Icch, Iccl for OR, NOR Circuits

## Switching Characteristics



TL/F/5825-18
Note 1: The pulse generator has the following characteristics:

$$
\mathrm{PRR}=1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{OUT}} \approx 50 \Omega .
$$

Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


FIGURE 6. Switching Times of Complete Drivers

Switching Characteristics (Continued)


TL/F/5825-20


TL/F/5825-21
Note 1: The pulse generator has the following characteristics:
PRR $=1.25 \mathrm{kHz}, \mathrm{Z}_{\text {OUT }} \approx 50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 7. Latch-Up Test of Complete Drivers

## Safe Operating Areas for Peripheral Drivers

Peripheral Drivers is a broad definition given to Interface Power devices. The devices generally have open-collector output transistors that can switch hundreds of milliamps at high voltage, and are driven by standard Digital Logic gates. They serve many applications such as: Relay Drivers, Printer Hammer Drivers, Lamp Drivers, Bus Drivers, Core Memory Drivers, Voltage Level Transistors, and etc. Most IC devices have a specified maximum load such as one TTL gate can drive ten other TTL gates. Peripheral drivers have many varied load situations depending on the application, and requires the design engineer to interpret the limitations of the device vs its application. The major considerations are Peak Current, Breakdown Voltage, and Power Dissipation.

## OUTPUT CURRENT AND VOLTAGE CHARACTERISTICS

Figure 1 shows the circuit of a typical peripheral driver, the DS75451. The circuit is equivalent to a TTL gate driving a 300 mA output transistor. Figure 2 shows the characteristics of the output transistor when it is ON and when it is OFF. The output transistor is capable of sinking more than one amp of current when it is ON , and is specified at a $\mathrm{V}_{\mathrm{OL}}=$ 0.7 V at 300 mA . The output transistor is also specified to operate with voltages up to 30 V without breaking down, but there is more to that as shown by the breakdown voltages labeled BVCES, BVCER, and LVCEO.


FIGURE 1. Typical Peripheral Driver DS75451 BVCES corresponds to the breakdown voltage when the output transistor is held off by the lower output transistor of the TTL gate, as would happen if the power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) was 5 V . BVCER corresponds to the breakdown voltage when the output transistor is held off by the 500 resistor, as would happen if the power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) was off ( OV ). LVCEO corresponds to the breakdown voltage of the output transistor if it could be measured with the base open. LVCEO can be measured by exceeding the breakdown voltage BVCES and measuring the voltage at output currents of 1 to 10 mA on a transistor curve tracer (LVCEO is some-

National Semiconductor Corp. Application Note 213

## Bill Fowler


times measured in an Inductive Latch-Up Test). Observe that all breakdown voltages converge on LVCEO at high currents, and that destructive secondary breakdown voltage occurred (shown as dotted line) at high currents and high voltage corresponding to exceeding the power dissipation of the device. The characteristics of secondary breakdown voltage vary with the length of time the condition exists, device temperature, voltage, and current.


FIGURE 2. Output Characteristics ON and OFF

## OUTPUT TRANSFER CHARACTERISTICS VS INDUCTIVE AND CAPACITIVE LOADS

Figure 3 shows the switching transfer characteristics superimposed on the DC characteristics of the output transistor for an inductive load. Figure 4 shows the switching transfer characteristics for a capacitor load. In both cases in these examples, the load voltage $\left(V_{B}\right)$ exceeds LVCEO. When the output transistor turns on with an inductive load the initial current through the load is 0 mA , and the transfer curve switches across to the left ( $\mathrm{V}_{\mathrm{OL}}$ ) and slowly charges the inductor. When the output transistor turns off with an inductive load, the initial current is lol, which is sustained by the inductor and the transistor curve switches across to the right $\left(V_{\mathrm{B}}\right)$ through a high current and high voltage area which exceeds LVCEO and instead of turning off (shown as dotted line) the device goes into secondary breakdown. It is generally not a good practice to let the output transistor's voltage exceed LVCEO with an inductive load.
In a similar case with a capacitive load shown in Figure 4, the switching transfer characteristics rotate counter-clockwise through the DC characteristics, unlike the inductive load which rotated clockwise. Even though the switching transfer curve exceeds LVCEO, it didn't go into secondary breakdown. Therefore, it is an acceptable practice to let the output transistor voltage exceed LVCEO, but not exceed BVCER with a capacitive load.


TL/F/5860-3
FIGURE 3. Inductive Load Transfer Characteristics


FIGURE 4. Capacitive Load Transfer Characteristics
Figure 5 shows an acceptable application with an inductive load. The load voltage $\left(V_{B}\right)$ is less than LVCEO, and the inductive voltage spike caused by the initial inductive current is quenched by a diode connected to $\mathrm{V}_{\mathrm{B}}$.


TL/F/5860-5
FIGURE 5. Inductive Load Transfer Characteristics Clamped by Diode

Figure 6 shows the switching transfer characteristics of a capacitive load which leads to secondary breakdown. This condition occurs due to high sustained currents, not breakdown voltage. In this example, the large capacitor prevented the output transistor from switching fast enough through the high current and high voltage region; in turn the power dissipation of the device was exceeded and the output transistor went into secondary breakdown.


TL/F/5860-6
FIGURE 6. Capacitive Load Transfer Characteristics
Figure 7 shows another method of quenching the inductive voltage spike caused by the initial inductive current. This method dampens the switching response by the addition of $R_{D}$ and $C_{D}$. The values of $R_{D}$ and $C_{D}$ are chosen to critically dampen the values of $R_{L}$ and $L_{L}$; this will limit the output voltage to $2 \times \mathrm{V}_{\mathrm{B}}$.

$$
\frac{L_{L}}{\left(R_{L}+R_{D}\right)^{0}} \times \sqrt{\frac{1}{L_{L} C_{D}}} \leq 0.5
$$



TL/F/5860-7
FIGURE 7. Inductive Load Dampened by Capacitor
Figure 8 shows a method of reducing high sustaining currents in a capacitive load. $R_{D}$ in series with the capacitor $\left(C_{L}\right)$ will limit the switching transistor without affecting final amplitude of the output voltage, since the IR drop across $R_{D}$ will be zero after the capacitor is charged.
As an additional warning, beware of parasitic reactance. If the driver's load is located some distance from the driver (as an example: on the inclosure panel or through a con-
necting cable) there will be additional inductance and capacitance which may cause ringing on the driver output which will exceed LVCEO or transient current that exceeds the sustaining current of the driver. A 300 mA current through a small inductor can cause a good size transient voltage, as compared with 20 mA transient current observed with TTL gates. For no other reason than to reduce the noise associated with these transients, it is good practice to dampen the driver's output.
In conclusion, transient voltage associated with inductive loads can damage the peripheral driver, and transient currents associated with capacitive loads can also damage the driver. In some instances the device may not exhibit failure with the first switching cycle, but its conditions from ON to OFF will worsen after many cycles. In some cases the device will recover after the power has been turned off, but its long term reliability may have been degraded.

## POWER DISSIPATION

Power Dissipation is limited by the IC Package Thermal Reactance and the external thermal reactance of the environment (PC board, heat sink, circulating air, etc.). Also, the power dissipation is limited by the maximum allowable junction temperature of the device. There are two contributions to the power: the internal bias currents and voltage of the
device, and the power on the output of the device due to the Driver Load.

## POWER LIMITATIONS OF PACKAGE

Figure 9 shows the equivalent circuit of a typical power device in its application. Power is shown equivalent to electrical current, thermal resistance is shown equivalent to electrical resistance, the electrical reactance $C$ and $L$ are equivalent to the capacity to store heat, and the propagation delay through the medium. There are two mediums of heat transfer: conduction through mass and radiant convection. Convection is insignificant compared with conduction and isn't shown in the thermal resistance circuits. From the point power is generated (device junction) there are three possible paths to the ultimate heat sink: 1) through the device leads; 2) through the device surface by mechanical connection; and 3) through the device surface to ambient air. In all cases, the thermal paths are like delay lines and have a corresponding propagation delay. The thermal resistance is proportional to the length divided by the cross sectional area of the material. The Thermal Inductance is proportional to the length of the material (copper, molding compound, etc.) and inversely proportional to the cross sectional area. The thermal capacity is proportional to the volume of the material.


FIGURE 9. Thermal Reactance from Junction to Amblent


## FIGURE 10. Components of Thermal Reactance for a Typical IC Package

National Semiconductor specifies the thermal resistance from device junction through the device leads soldered in a small PC board, measured in one cubic foot of still air. Figure 11 shows the maximum package power rating for an 8 pin Molded, an 8 pin Ceramic, 14 pin Molded and a 14 pin Ceramic package. The slope of the line corresponds to thermal resistance ( $\phi \mathrm{JA}=\Delta \mathrm{P} / \Delta \mathrm{T}$ ).


TL/F/5860-11
FIGURE 11. Maximum Package Power Rating
The maximum allowable junction temperature for ceramic packages is $175^{\circ} \mathrm{C}$; operation above this temperature will reduce the reliability and life of the device below an acceptable level. At a temperature of $500^{\circ} \mathrm{C}$ the aluminum metallization paths on the die start to melt. The maximum allowable junction temperature for a molded device is $150^{\circ} \mathrm{C}$, operations above this may cause the difference in thermal expansion between the molding compound and package lead frame to sheer off the wire bonds from the die to the package lead. The industry standard for a molded device is $150^{\circ} \mathrm{C}$, but National further recommends operation below $135^{\circ} \mathrm{C}$ if the device in its application will encounter a lot of thermal cycling (such as powered on and off over its life).
The way to determine the maximum allowable power dissipation from Figure 11, is to project a line from the maximum ambient temperature $\left(T_{A}\right)$ of the application vertically (shown dotted in Figure 12), until the line intercepts the diagonal line of the package type, and then project a line (shown dotted) horizontally until the line intercepts the Power Dissipation Axis ( $\mathrm{P}_{\mathrm{MAX}}$ ).


AMBIENT TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )

## TL/F/5860-12

## FIGURE 12. Maximum Package Rating Copper vs Kovar Lead Frame Packages

Figure 11 shows that 14 pin packages have less thermal resistance than 8 pin packages; which should be expected since it has more pins to conduct heat and has more surface area. Something that may not be expected is that the Thermal Resistance of the molded devices is comparable to the ceramic devices. The reason for the lower thermal resistance of the molded devices is the Copper lead frame, which is a better thermal conductor than the Kovar lead frame of the ceramic package. Almost all the peripheral drivers made by National Semiconductor are constructed with Copper lead frames (refer to $\phi_{J A}$ on the specific devices data sheet). The difference between the thermal resistance of Copper and Kovar in a molded package is shown in Figure 12.
Another variance in thermal resistance is the size of the IC die. If the contact area to the lead frame is greater, then the thermal resistance from the Die to the Lead Frame is reduced. This is shown in Figure 13. The thermal resistance shown in Figure 11 corresponds to die that are 6000 mil $^{2}$ in area.


TL/F/5860-13
FIGURE 13. Thermal Resistance vs Die Size
In most applications the prime medium for heat conduction is through the device leads to the PC board, but the thermal resistance can be significantly improved by cooling air driven across the surface of the package. The conduction to air is limited by a stagnant film of air at the surface of the package. The film acts as an additional thermal resistance. The thickness of the film is proportional to its resistance. The thickness of the film is reduced by the velocity of the air
across the package as shown in Figure 14. In most cases the thermal resistance is reduced $25 \%$ to 250 linear feet/ min , and $30 \%$ at 500 linear feet/min, above 500 linear feet/ min the improvement flattens out.


TL/F/5860-14
FIGURE 14. Thermal Resistance vs Air Velocity
The thermal resistance can also be improved by connecting the package to the PC board copper or by attaching metal wings to the package. The improvement by these means is outside the control of the IC manufacturer, but is available from the manufacturer of the heat sink device. If the IC is mounted in a socket rather than soldered to a PC board, the thermal resistance through the device leads will worsen. In most cases, the thermal resistance is increased by $20 \%$; again this is a variable subject to the specific socket type.
The maximum package rating shown in this note corresponds to a $90 \%$ confidence level that the package will have thermal resistance equal to or less than the value shown. The thermal resistance varies $\pm 5 \%$ about the mean due to variables in assembly and package material.

## CALCULATIONS OF POWER DISSIPATION

Most IC devices (such as T2L) operate at power levels well below the device package rating, but peripheral drivers can easily be used at power levels that exceed the package rating unknowingly, if the power dissipation isn't calculated. As an example, the DS3654 Ten Bit Printer Driver could dissipate 3 watts ( $D C$ and, even more AC), and it is only in a 0.8 watt package. In this example, the device would be destroyed in moments, and may even burn a hole in the PC board it is mounted on. The DS3654 data sheet indicated that the 10 outputs could sink 300 mA with a $\mathrm{V}_{\mathrm{OL}}$ of 1 volt, but it wasn't intended that all the outputs would be sinking this current at the same time, and if so, not for a long period. The use of the DS3654 requires that the power be calculated vs the duty cycle of the outputs.
The DC power dissipation is pretty obvious, but in another example, a customer used the DS3686 relay driver to drive 6.5 h inductive load. The DS3687 has an internal clamp network to quench the inductive back swing at 60 V . At 5 Hz the device dissipates 2 watts, with transient peaks up to 11 watts. After 15 minutes of operation, the driver succumbs to thermal overload and becomes non-functional. The DS3687 was intended for telephone relay, which in most applications switches 20 times a day.
Peripheral driver will dissipate peak power levels that greatly exceed the average DC power. This is due to the capacity of the die and package to consume the transient energy while still maintaining the junction temperature at a safe level.

This capacity is shown as a capacitor in Figure 9. In the lab (under a microscope) a device may be observed to glow orange around the parameter of the junction under excessive peak power without damage to the device. Figure 15 shows a plot of maximum peak power vs applied time for the DS3654, and the same information plotted as energy vs applied time. To obtain these curves, the device leakage current when it switches off was used to monitor device limitation. Note in Figure 15 there is a transition in the curve about $10 \mu \mathrm{~s}$. At this point, the thermal capacity of the die has been exceeded. The thermal delay to the next thermal capacity (the package) was too long, and limited the peak power. These levels are not suggested operating levels, but an example of a Peripheral Driver to handle peak transient power.


TL/F/5860-15
FIGURE 15. Peak Power and Energy vs the Period of Time the Power was Applied
To calculate power dissipation, the only information available to the design engineer is the parametric limits in the device data sheet, and the same information about the load reactance. If the calculations indicate the device is within its limits of power dissipation, then using those parametric limits is satisfactory. If the calculation of power dissipation is marginal, the parametric limits used in the calculations might be worst case at low temperature instead of high temperature due to a positive temperature coefficient ( $T_{C}$ ) of resistance. IC resistors and resistors associated with the load generally have a positive $\mathrm{T}_{\mathrm{C}}$. On the other hand, diodes and transistor emitter base voltages have a negative $\mathrm{T}_{\mathrm{C}}$; which may in some circuits negate the effect of the resistors $T_{C}$. Peripheral output transistors have a positive $\mathrm{T}_{\mathrm{C}}$ associated with $V_{O L}$; while output Darlington transistors have a negative $T_{C}$ at low currents and may be flat at high currents. Figure 16 shows an example of power dissipation vs temperature; note that the power dissipation at the application's maximum temperature ( $T_{A}$ ) was less than the power dissipation at lower temperatures. Since maximum junction temperature is the concern of the calculation, then maximum ambient temperature power should be used. The junction temperature may be determined by projecting a line (shown dotted in Figure 16), with a slope proportional to $\phi$ JA back to the horizontal axis (shown as $T_{J}$ ). If the point is below the curve then $T_{J}$ will be less than $150^{\circ} \mathrm{C}$. $T_{\jmath}$ must not exceed the maximum junction temperature for that package type. In this example, $\mathrm{T}_{J}$ is less than $150^{\circ} \mathrm{C}$ as required by a molded package. To calculate the power vs temperature, it is necessary to characterize the device parameters vs temperature. Unfortunately, this information is not always provided by IC manufacturers in the device data sheets. A method to calcu-
late ICC vs temperature is to measure a device, then normalize the measurements vs the typical value for Icc in the data sheet, then worst case the measurements by adding $30 \%$. Thirty percent is normally the worst-case resistor tolerance that IC devices are manufactured to.


TL/F/5860-16
FIGURE 16. IC Power Dissipation vs Temperature

## CALCULATION OF OUTPUT POWER WITH

## AN INDUCTIVE LOAD

For this example, the device output circuit is similar to the DS3654 (10-Bit Printer Solenoid Driver) and the DS3686 and DS3687 (Telephone Relay Driver) as shown in Figure 17. Special features of the circuit type are the Darlington output transistors Q1 and Q2 and the zener diode from the collector of Q2 to the base of Q2. The Darlington output requires very little drive from the logic gate driving it and in turn dissipates less power when the output is turned ON and OFF, than a single saturating transistor output would. The zener diode $\left(\mathrm{D}_{\mathrm{z}}\right)$ quenches the inductive backswing when the output is turned OFF.

Device and Load Characteristics Used for
Power Calculation

| $V_{O L}$ | Output Voltage ON | 1.5 V |
| :--- | :--- | :---: |
| $V_{C}$ | Output Clamp Voltage | 65 V |
| $V_{B}$ | Load Voltage | 30 V |
| $R_{L}$ | Load Resistance | $120 \Omega$ |
| $L_{L}$ | Load Inductance | 5 h |
| $T_{\text {ON }}$ | Period ON | 100 ms |
| $T_{\text {OFF }}$ | Period OFF | 100 ms |
| $T$ | Total Period | 200 ms |



FIGURE 17. Peripheral Driver with Inductive Load

Refer to Figure 18 voltage and current waveforms corresponding to the power dissipation calculated for this example of an inductive load.

PON $=$ Average power dissipation in device output when device is ON during total period (T)

$$
I_{R}=\frac{V_{C}-V_{B}}{R_{L}}=\frac{65-30}{120 \Omega}=291.7 \mathrm{~mA}
$$

$$
\mathrm{t}_{\mathrm{x}}=\tau \ell \mathrm{n}\left(\frac{\mathrm{I}_{\mathrm{p}}+\mathrm{I}_{\mathrm{R}}}{\mathrm{I}_{\mathrm{R}}}\right)
$$

$$
\mathrm{t}_{\mathrm{x}}=41.7 \mathrm{~ms} \ell \mathrm{n}\left(\frac{215.9+291.7}{291.7}\right)=23.1 \mathrm{~ms}
$$

$$
\text { POFF }=V_{C} \times \frac{t_{x}}{T}\left[\left(I_{P}+I_{R}\right) \int_{0}^{t_{x}} \frac{e^{-t / \tau} d t}{t_{x}}-I_{R}\right]
$$

$$
\text { POFF }=V_{C} \times \frac{t_{x}}{T}\left[\left(I_{P}+I_{R}\right) \times s \frac{\tau}{t_{x}}\left(1-e^{-t_{x} / \tau}\right)-I_{R}\right]
$$

$$
\text { POFF }=65 \times \frac{23.1}{200}\left[(215.9 \mathrm{~mA}+291.7 \mathrm{~mA}) \frac{41.7}{23.1}\right.
$$

$$
\text { PoFF }=736 \mathrm{~mW}
$$

$$
\left.\left(1-e^{-23.1 / 41.7}\right)-291.7 \mathrm{~mA}\right]
$$

$$
\mathrm{P}_{\mathrm{O}}=\text { Average power dissipation in device output }
$$

$$
P_{\mathrm{O}}=P_{\mathrm{ON}}+P_{\text {OFF }}=110.6+736=846.6 \mathrm{~mW}
$$

In the above example, driving a $120 \Omega$ inductive load at 5 Hz , the power dissipation exceeded a more simple calculation of power dissipation, which would have been:

$$
\begin{aligned}
& P_{O}=\frac{V_{O L}\left(V_{B}-V_{O L}\right)}{R_{L}} \times \frac{T_{O N}}{T} \\
& P_{O}=\frac{1.5(30-1.5)}{120} \times \frac{100 \mathrm{~ms}}{200 \mathrm{~ms}}=182.5 \mathrm{~mW}
\end{aligned}
$$

An error $460 \%$ would have occurred by not including the reactive load. The total power dissipation must also include other outputs (if the device has more than one output), and the power dissipation due to the device power supply currents. This is an example where the load will most likely exceed the device package rating. If the load is fixed, the power can be reduced by changing the period ( T ) and duty rate ( $\mathrm{TON}_{\mathrm{ON}} / \mathrm{T}_{\mathrm{OFF}}$ ).

$$
\begin{aligned}
& \tau=\frac{L_{L}}{R_{L}}=\frac{5 \mathrm{~h}}{120 \Omega}=41.7 \mathrm{~ms} \\
& \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{B}}-\mathrm{V}_{\mathrm{OL}}}{\mathrm{R}_{\mathrm{L}}}=\frac{30-1.5}{120}=237.5 \mathrm{~mA} \\
& I_{P}=I_{L}\left(1-e^{-T_{O N / \tau}}\right) \\
& \mathrm{I}_{\mathrm{P}}=237.5 \mathrm{~mA}\left(1-\mathrm{e}^{-100 \mathrm{~ms} / 41.7 \mathrm{~ms}}\right) \\
& \mathrm{IP}_{\mathrm{P}}=215.9 \mathrm{~mA} \\
& P_{O N}=V_{O L} \times I_{L} \times \frac{T_{O N}}{T}\left[1-\int_{0}^{T_{O N}} \frac{e^{-t / \tau} d t}{T_{O N}}\right] \\
& \mathrm{P}_{\mathrm{ON}}=\mathrm{V}_{\mathrm{OL}} \times \mathrm{I}_{\mathrm{L}} \times \frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{~T}}\left[1-\frac{\tau}{\mathrm{T}_{\mathrm{ON}}}\left(1-\mathrm{e}^{-\mathrm{T}_{\mathrm{ON} / \tau}}\right)\right] \\
& \mathrm{PON}_{\mathrm{ON}}=1.5 \times 237.5 \mathrm{~mA} \times \frac{100}{200}\left[1-\frac{41.7}{100}\left(1-\mathrm{e}^{-100 / 41.7}\right)\right] \\
& \mathrm{PON}_{\mathrm{ON}}=110.6 \mathrm{~mW} \\
& \text { Poff }=\text { Average power dissipation in device output when } \\
& \text { device is OFF during total period ( } \mathrm{T} \text { ) }
\end{aligned}
$$



FIGURE 18. Voltage and Current Waveforms Corresponding to Inductive Load

## CALCULATION OF OUTPUT POWER WITH AN INCANDESCENT LAMP

An incandescent lamp is equivalent to a reactive load. The reactance is related to the period of time required to heat the lamp and the filaments positive temperature coefficient of resistance. Figure 19 shows the transient response for a typical lamp used on instrument panels, and the equivalent electrical model for the lamp. Much like IC packages the lamp has a thermal circuit and its associated propagation delay. This lamp filament has an 8 ms time constant, and a longer 250 ms time constant from the lamp body to ambient. The DC characteristics are shown in Figure 20. Note the knee in the characteristics at 2 volts; this is where power starts to be dissipated in the form of light. This subject is important, since more peripheral drivers are damaged by lamps than any other load.


TL/F/5860-19
FIGURE 19. Transient Response of an Incandescent Lamp


TL/F/5860-20
FIGURE 20. DC Characteristics of an Incandescent Lamp
Figure 21 shows the transient response of a driver similar to a DS75451 driving the lamp characterized in Figures 19 and 20. The equivalent load doesn't include the reactance of the lamp base to ambient, which has a 250 ms time constant, since 10 ms to an IC is equivalent to DC . The peak transient current was 1 amp , settling to 200 ms , with an 8 ms time constant. Observe the peak current is clamped at 1 amp , by the sinking ability of the driver; otherwise the peak current may have been 1.2 amps . The DS75451 is only rated at 300 mA , but it is reasonable to assume it could sink 1 amp because of the designed force $\beta$ required for switching response and worst case operating temperature.


TL/F/5860-21
FIGURE 21. Transient Incandescent Lamp Current
Calculation of the energy dissipated by a peripheral driver for the transient lamp current shown in Figure 21 is shown above, and the plot of energy vs time is shown in Figure 22. Figure 22 also includes as a reference the maximum peak energy from Figure 15. It can be seen from Figure 22 that in this example there is a good safety margin between the lamp load and the reference max peak energy. If there were more drivers than one per package under the same load, the margin would have been reduced. Also, if the peripheral driver couldn't saturate because it couldn't sink the peak transient lamp current, then the energy would also reduce the margin of safe operation.


TL/F/5860-22
FIGURE 22. Energy vs Time for a Peripheral Driver with an Incandescent Lamp Load

## CALCULATION OF ENERGY IN AN INCANDESCENT LAMP

$$
\begin{aligned}
\text { Energy } & =\int_{0}^{t} V_{O L}\left(l_{R 1}+I_{R 2}\right) d t \\
i_{R 1} & =\frac{V_{B}-V_{O L}}{R 1}=I_{R 1} \\
i_{R 2} & =\left(\frac{V_{B}-V_{O L}}{R 2}\right) e^{-t / \tau} \\
& =I_{R 2} e^{-t / \tau} \tau=R 2 C 2 \\
\text { Energy } & =\int_{0}^{t} V_{O L}\left(I_{R 1}+I_{R 2} e^{-t / \tau}\right) d t \\
& =V_{O L}\left[I_{R 1} t+I_{R 2} \tau\left(i-e^{-t / \tau}\right)\right]
\end{aligned}
$$

Given: $V_{O L}=0.6 \mathrm{~V}$

$$
\begin{aligned}
& I_{R 1}=0.2 \mathrm{Amps} \\
& I_{R 1}+I_{R 2}=1 \mathrm{Amp}
\end{aligned}
$$

A common technique used to reduce the 10 to 1 peak to $D C$ transient lamp current is to bias the lamp partially ON, so the lamp filament is warm. This can be accomplished as shown in Figure 23. From Figure 20 it can be seen that the lamp resistance at 0 V is $5.7 \Omega$, but at 1 V the resistance is $18 \Omega$. At 1 V the lamp dosen't start to emit light. Using a lamp resistance of $100 \Omega$ and lamp voltage of $1 V, R_{B}$ was calculated to be approximately $100 \Omega$. This circuit will reduce the peak lamp current from 1 amp to 316 mA .


TL/F/5860-23
FIGURE 23. CIrcuit Used to Reduce Peak Translent Lamp Current

## PERIPHERAL DRIVER SECTION

National Semiconductor has a wide selection of peripheral drivers as shown in this section's guide. The DS75451, DS75461, DS3631 and the DS3611 series have the same selection of logic function in an 8 -pin package. The DS75461 is a high voltage selection of the DS75451 and may switch slower. The DS3611 and DS3631 are very high voltage circuits and were intended for slow relay applications. The DS3680, DS3686, and DS3687 were intended for 56 V telephone relay applications. The DS3654 contains a 10-bit shift register followed by ten 250 mA clamped drivers. The DS3654 was intended for printer solenoid applications. High current and high voltage peripheral drivers find many applications associated with digital systems, and it is the intention of the application note to insure that reliability and service life of peripheral drivers equal or exceed the performance of the other logic gates made by National.
For additional information, please contact the Interface Marketing Department at National or one of the many field application engineers world-wide.

Section 4

## Display Controllers/Drivers

## Section Contents

TEMPERATURE RANGE
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## DESCRIPTION

PAGE NUMBER

Series CRT Controllers 4-8
A Low Component Count Video Data Terminal Using the DP8350 CRT Controller and the 8080 CPU4-33

Graphics Using the DP8350 Series of CRT Controllers4-52
Graphics/Alphanumerics Systems Using the DP8350 ..... 4-57
Software Design for a 38.4 kbaud Data Terminal ..... 4-82
Quad Segment Driver ..... 4-110
Hex Digit Driver ..... 4-110
Saturating Hex Digit Driver ..... 4-113
8-Output Display Driver ..... 4-115
2-Digit BCD to 7-Segment Decoder/Driver ..... 4-119
Serial Input Hex Latch LED Driver (High Level) ..... 4-122
MOS, LED 8-Digit Driver ..... 4-125
8 -Segment LED Constant Current Driver ..... 4-128
Hex LED Digit Driver ..... 4-130
9-Digit Shift Input LED Driver ..... 4-132
7-Segment Decoder/Driver ..... 4-134
16-Digit Vacuum Fluorescent Grid Driver ..... 4-138
7-Segment Decoder/Driver ..... 4-142
8-Segment High Voltage Cathode Driver ..... 4-145
8-Digit High Voltage Anode Driver (Low Level) ..... 4-145
18V US8863 ..... 4-125
9-Digit LED Driver, 5.5V, $\mathrm{V}_{\mathrm{CC}}$ ..... 4-149Driving 7-Segment Gas Discharge DisplayTubes with National Semiconductor Drivers4-151
*Also available processed to various Military screening levels. Refer to Section 9.

## Display Controllers/Drivers

## DP8350 Series of CRT Display Controllers

The DP8350 Series CRT Controllers are designed to be dedicated CRT display refresh circuits. All necessary video timing signals are provided by the DP8350, including the high-speed dot timing which is generated from an on-chip crystal oscillator. This is possible because of its bipolar processing which allows Schottky circuitry to be used for high speed logic and analog I/O functions while I²L circuitry is used for lower speed internal logic functions.
A typical DP8350 series application is a data terminal with a raster scan monitor. The DP8350 can be used in systems with or without line buffers, using character ROMs or DM86S64 latch/ROM/shift register circuits. Graphics are possible using either character generator or memory mapped graphics techniques.
The DP8350 series CRT controllers are mask programmable. Mask programmibility simplifies the function and reduces external hardware and software overhead. A list of programmable variables follows.

Mask programmability is an advantage as long as the screen format does not need to change and an existing part (ROM variation) can be used, or production quantities justify a new ROM variation. In addition to the ROM programmable variables, three on-chip registers provide for external control of the row starting address, cursor address and top-ofpage address.
Standard parts are the DP8350, DP8352 and DP8353 whose sync signals are compatible with Ball Brothers TV-12 or TV-110, RS170 and Motorola M3000 series respectively.

## Display Drivers

Simply stated, a display driver is an element which is used to amplify the output of a logic device in order to activate a visual display. Specific display drivers are designed to activate common anode light emitting diodes (LEDs), common cathode LEDs, gas discharge tubes and vacuum fluorescent displays.
National Semiconductor produces a variety of display drivers for all the major display technologies. Refer to the selection guide and application notes within this section.

## DP8350 CRT CONTROLLER SERIES SELECTION GUIDE

| Item No. | Parameter |  | $\begin{gathered} \text { DP8350 } \\ \text { Value } \end{gathered}$ |  | DP8352 Value |  | DP8353 Value |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Character Font Size (Reference Only) | Dots per Character (Width) | (5) |  | (7) |  | (7) |  |
| 2 |  | Scan Lines per Character (Height) | (7) |  | (9) |  | (9) |  |
| 3 | Character Field Cell Size | Dots per Character (Width) | 7 |  | 9 |  | 9 |  |
| 4 |  | Scan Lines per Character (Height) | 10 |  | 12 |  | 12 |  |
| 5 | Number of Video Characters per Row |  | 80 |  | 32 |  | 80 |  |
| 6 | Number of Video Character Rows per Frame |  | 24 |  | 16 |  | 25 |  |
| 7 | Number of Video Scan Lines (Item $4 \times$ Item 6) |  | 240 |  | 192 |  | 300 |  |
| 8 | Frame Refresh Rate (Hz) |  | $\mathrm{f1}=60$ | $f 0=50$ | $f 1=60$ | $\mathrm{f0}=50$ | $\mathrm{f1}=60$ | $\mathrm{f0}=50$ |
| 9 | Delay after Vertical Blank Start to Start of Vertical Sync (Number of Scan Lines) |  | 4 | 30 | 27 | 53 | 0 | 32 |
| 10 | Vertical Sync Width (Number of Scan Lines) |  | 10 | 10 | 3 | 3 | 3 | 3 |
| 11 | Interval Between Vertical Blank Start and Start of Video (Number of Scan Lines of Video Blanking) |  | 20 | 72 | 68 | 120 | 20 | 84 |
| 12 | Total Scan Lines per Frame (Item $7+$ Item 11) |  | 260 | 312 | 260 | 312 | 320 | 384 |
| 13 | Horizontal Scan Frequency (Line Rate) (Item $8 \times$ Item 12) |  | 15.6 kHz |  | 15.6 kHz |  | 19.20 kHz |  |
| 14 | Number of Character Times per Scan Line |  | 100 |  | 50 |  | 102 |  |
| 15 | Character Clock Rate (Item $13 \times$ Item 14) |  | 1.56 MHz |  | 0.78 MHz |  | 1.9584 MHz |  |
| 16 | Character Time ( $1 \div$ Item 15) |  | 641 ns |  | 1282 ns |  | 510.6 ns |  |
| 17 | Delay after Horizontal Blank Start to Horizontal Sync Start |  | 0 |  | 6 |  | 5 |  |
| 18 | Horizontal Sync Width (Character Times) |  | 43 |  | 4 |  | 9 |  |
| 19 | Dot Frequency (Item $3 \times$ Item 15) |  | 10.92 MHz |  | 7.02 MHz |  | 17.6256 MHz |  |
| 20 | Dot Time ( 1 : Item 19) |  | 91.6 ns |  | 142.4 ns |  | 56.7 ns |  |
| 21 | Vertical Blanking Output Stop before Start of Video (Number of Scan Lines) |  | 1 |  | 0 |  | 1 |  |
| 22 | Cursor Enable on All Scan Lines of a Row? (Yes or No) |  | Yes |  | Yes |  | Yes |  |
| 23 | Does the Horizontal Sync Pulse Have Serrations during Vertical Sync? (Yes or No) |  | No |  | Yes |  | No |  |
| 24 | Width of Line Buffer Clock Logic " 0 " State within a Character Time (Number of Dot Time Increments) |  | 4 |  | 5 |  | 5 |  |
| 25 | Serration Pulse Width, if Used (Character Times) |  | - |  | 4 |  | - |  |
| 26 | Horizontal Sync Pulse Active State Logic Level (1 or 0) |  | 1 |  | 0 |  | 1 |  |
| 27 | Vertical Sync Pulse Active State Logic Level (1 or 0) |  | 0 |  | 0 |  | 1 |  |
| 28 | Vertical Blanking Pulse Active State Logic Level (1 or 0) |  | 1 |  | 1 |  | 1 |  |

Video Monitor Format: Ball Brothers TV-12, TV-120 or Equivalent. (DP8350)
Video Monitor Format: RS-170-Compatible (Standard American TV). (DP8352)
Video Monitor Format: Motorola M3003 or Equivalent. (DP8353)

DP8350 SERIES OPTION FORMAT ABSTRACT

| Device/Option <br> Designation | Status | Video <br> Format <br> (Char $\times$ Row $)$ | Field <br> Size <br> (Dot $\times$ Line) | Dot <br> Rate <br> $(M H z)$ | Character <br> Rate <br> $(\mathbf{M H z )}$ | Horizontal <br> Rate Scan <br> $\mathbf{( k H z )}$ | Frame Rate <br> Refresh (Hz) <br> $\mathbf{f}_{1} / \mathbf{f o}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DP8350 | STD | $80 \times 24$ | $7 \times 10$ | 10.92000 | 1.5600 | 15.60 | $60 / 50$ |
| DP8352 | STD | $32 \times 16$ | $9 \times 12$ | 7.02000 | 0.7800 | 15.60 | $60 / 50$ |
| DP8353 | STD | $80 \times 25$ | $9 \times 12$ | 17.62560 | 1.9600 | 19.20 | $60 / 50$ |
| A | STD | $80 \times 25$ | $9 \times 14$ | 19.98000 | 2.2200 | 22.20 | $60 / 50$ |
| B | STD | $80 \times 25$ | $10 \times 12$ | 19.44000 | 1.9440 | 19.44 | $60 / 50$ |
| C | STD | $80 \times 25$ | $8 \times 9$ | 12.48000 | 1.5600 | 15.60 | $60 / 50$ |
| D | STD | $80 \times 25$ | $11 \times 16$ | 25.00000 | 2.2727 | 22.065 | $51 / 51$ |
| E | STD | $80 \times 25$ | $9 \times 16$ | 23.02344 | 2.5600 | 25.08 | $50 / 60$ |
| F | STD | $80 \times 33$ | $11 \times 13$ | 25.00000 | 2.2727 | 22.065 | $48.5 / 48.5$ |
| G | STD | $80 \times 44$ | $11 \times 10$ | 25.00000 | 2.2727 | 22.065 | $48 / 48$ |
| H | STD | $80 \times 24$ | $7 \times 10$ | 10.92000 | 1.5600 | 15.60 | $60 / 50$ |
| I | STD | $80 \times 26$ | $9 \times 15$ | 25.77150 | 2.8600 | 24.90 | $60 / 50$ |
| J | STD | $80 \times 25$ | $10 \times 15$ | 25.00000 | 2.5000 | 23.81 | $60 / 50$ |
| K | STD | $80 \times 25$ | $7 \times 10$ | 12.24720 | 1.7496 | 16.20 | $60 / 50$ |

LED DISPLAY SEGMENT DRIVERS

| Device Number |  | Drivers/ <br> Package | $\mathrm{l}_{0} /$ Segment (mA) |  | $\mathbf{V}_{\text {MaX }}(\mathbf{V})$ |  | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Sink* (Common Anode) | Source (Common Cathode) |  |  |  |  |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | Input | Supply |  |  |
| DS75491 |  | 4 | 50 | 50 | 15 | 10 |  | 4-110 |
| DS8859A |  | 6 | 32 |  | 5.5 | 7 | Programmable Output, Active High Latch | 4-122 |
| DS8867 |  | 8 |  | 18 | 10 | 7 | Constant Current Output | 4-128 |
| DS8654 |  | 8 |  | 50 | 36 | 36 |  | 4-115 |

"Digit drivers with output sink capability may be used to drive segments of "common anode" displays

LED DISPLAY DIGIT DRIVERS

| Device Number |  | Drivers/ <br> Package | $I_{0} /$ Digit (mA) |  | $\mathrm{V}_{\text {MAX }}(\mathrm{V})$ |  | Comments | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Sink (Common Anode) | Source (Common Cathode) |  |  |  |  |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | Input | Supply |  |  |
| DS75491 |  | 4 |  | 50 | 10 | 10 |  | 4-110 |
| DS75494 | DS55494 | 6 | 150 |  | 10 | 10 | Enable Control | 4-113 |
| DS75492 |  | 6 | 250 |  | 10 | 10 |  | 4-110 |
| DS8870 |  | 6 | 350 |  | 10 | 10 | DS75492 Pinout, Darlington Output | 4-130 |
| DS8863 |  | 8 | 500 |  | 15 | 10 |  | 4-125 |
| DS8963 |  |  | 500 |  | 23 | 18 |  | 4-125 |
| DS8654 |  |  |  | 50 | 36 | 36 |  | 4-115 |
| DS8874 |  |  | 50 |  | 10 | 10 | Serial Shift Register Input | 4-132 |
| DS8973 |  |  | 100 |  | 10 | 10 | 3-Cell Operation-Low Battery Indicator | 4-149 |
| DS3654 |  | 10 | 400 |  | 9.5 | 45 | Serial Input | 3-17 |

GAS DISCHARGE DISPLAY DRIVERS

| Device Number |  | Device <br> Type | Drivers/ <br> Package | Comments | Page <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |
| DS8880 | DS7880 | Cathode Drivers | 7 | $B C D$ to 7-Segment | 4-134 |
| DS8884A |  |  | 7 | BCD to 7-Segment with Comma and DP | 4-142 |
| DS8897A | DS7897A |  | 8 | Active Low Inputs | 4-145 |

VACUUM FLUORESCENT DISPLAY DRIVERS

| Device Number |  | Device Type | Drivers/ <br> Package | Comments | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |
| DS8654 |  | Ground Driver (segments) | 8 | 7-Segment plus DP | 4-115 |
| DS8654 |  | Anode Driver | 8 |  | 4-115 |
| DS8881 |  | (digit) | 16 | 4 Line BCD Input | 4-138 |

PRINTER DRIVERS

| Device Number |  | Device Type | Drivers/ <br> Package | Description | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |
|  |  | Mechanical Printer |  | Relay Hammer 10 Hammer Serial Input Driver 8-Digit Driver | $\begin{gathered} 3-32 \\ 3-17 \\ 4-115 \\ \hline \end{gathered}$ |

## DP8350 Series CRT Controllers

## General Description

The DP8350 Series of CRT Controllers are single-chip bipolar ( ${ }^{2} \mathrm{~L}$ technology) circuits in a 40 -pin package. They are designed to be dedicated CRT display refresh circuits. Three standard products are available, designated DP8350, DP8352, DP8353. Custom devices, however, are available in a broad range of mask programmable options.

The CRT Controller (CRTC) provides an internal dot rate crystal controlled oscillator for ease of system design. For systems where a dot rate clock is already provided, an external clock may be inputted to the CRTC. In either case system synchronization is made possible with the use of the buffered Dot Rate Clock Output.
The DP8350 Series has 11 character generation related timing outputs. These outputs are compatible for systems with or without line buffers, using character ROMs, or DM86S64. type latch/ROM/shift register circuits.
12 bits (4k) of bidirectional TRI-STATE ${ }^{\circledR}$ character memory addresses are provided by the CRTC for direct interface to character memory

Three on-chip registers provide for external loading of the row starting address, cursor address, and top-of-page address.

A complete set of video outputs is available including cursor enable, vertical blanking, horizontal sync, and vertical sync. The DP8350 Series CRTC provides for a wide range of programmability using internal mask programmable ROMs:

- Character Field (both number of dots/character and number of scan lines/character)
- Characters per Row
- Character Rows per Video Frame
- Format of Video Outputs

The CRTC also provides system sync and program inputs including Refresh Control, Reset, and Address Mode.

## Features

E Internal crystal controlied dot rate oscillator

- External dot rate clock input
- Buffered dot rate clock output
- Timing puises for character generation
- Character memory address outputs (12 bits)
- Internal cursor address register
- Internal row starting address register

■ Internal top-of-page address register (for scrolling)

- Programmable horizontal and vertical sync outputs
- Programmable cursor enable output
- Programmable vertical blanking output
- 2 programmable refresh rates, pin selectable
- Programmable characters/row (128 max.)
- Programmable character field size (up to 16 dots $\times 16$ scan line field size)
- Programmable scan lines/frame (512 max.)
- Programmable character rows/frame

■ Single +5 V power supply

- Inputs and outputs TTL compatible
- Direct interface with DM86S64 character generator
- Ease of system design/application


TL/F/2206-1

Order Number DP8350J or N
See NS Package Number J40A or N40A

## Block Diagram



TL/F/2206-2

## The Video Display

Discussion of the CRT Controller necessitates an understanding of the video display as presented by a raster scan monitor. The resolution of the data displayed on the monitor screen is a function of the dot size. As shown in Figure 1, the dot size is determined by the frequency of the system dot clock. The visible size of the dot can be modified to less than $100 \%$ by external gating of the serial video data. The

CRT Controller organizes the dots into cell groupings that define video rows. These cells are accessed by a specific horizontal address output ( 4096 maximum) and are resolved by a row scan-line-counter output ( 16 maximum) as shown in Figure 2. The relation of the video portion of a frame to the horizontal blanking and vertical blanking intervals is shown in Figure 3 in a two-dimensional format.


FIGURE 1. Dot Definition


TL/F/2206-4
FIGURE 2. Character Cell Definition (Example Shown is a $\mathbf{7 \times 1 0}$ Character Cell)


TL/F/2206-5
FIGURE 3. Frame Format Definition

## Character Generation/Timing Outputs

The CRT controller provides 11 interface timing outputs for line buffers, character generator ROMs, DM86S64-type latch/ROM/shift register combination character generators, and system status timing. All outputs are buffered to provide TTL compatible direct interface to popular system circuits such as:

- DM86S64 Series Character Generators
- MM52116 Series Character ROMs
- DM74166 Dot Shift Register
- MM5034, MM5035 Octal 80-Bit Shift Registers (Line Buffers)
Dot Rate Clock: This output is provided for use in system synchronization and interface to the dot shift register used in character generation. This output is non-inverting with respect to an external clock applied to the X1 oscillator input (see Figure 6). The dot rate clock output exhibits a $50 \%$ duty cycle. All CRTC output logic transitions are synchronous with the rising edge of the Dot Rate Clock output.
Latch Character Generator Address (Character Rate Clock): This output provides an active clock pulse at character rate frequency which is active at all times. The rising edge of this pulse is synchronous with the beginning of each character cell. This output is intended for direct interface to character/video generation data latch registers.
Line Rate Clock: This output provides an active clock pulse at scan-line rate frequency (horizontal frequency), which is active at all times. The falling edge of this pulse is synchronous with the beginning of horizontal blanking. This output is intended for direct interface to character generation scan line counters.
Load Video Shift Register: This output provides a character rate signal intended for direct interface to the video dot shift register used in character generation. Active low pulses are outputted only during video time. As a result of the inactive time, horizontal and vertical video blanking can be derived from this output signal.
Clear Line Counter: This output signal is active only during the first scan line of all rows.lt exhibits an active low pulse identical and synchronous to the Line Rate Clock and is provided for direct interface to character generation scan line counters.
Line Counter Outputs ( $\mathrm{LC}_{0}$ to $\mathrm{LC}_{3}$ ): These outputs clock at line rate frequency, synchronous with the falling edge of the line rate clock, and provide a consecutive binary count for each scan line within a row. These outputs are provided for system designs that require decoded information indicating the present scan line position within a row. These outputs are always active, however, the next to the last row during vertical blanking will exhibit an invalid line count as a function of internal frame synchronization.
Line Buffer Clock: This output directly interfaces to data shift registers when they are incorporated as line buffers in a system design (see Figure 16). This signal is active at character rate frequency and is intended for shift registers that shift on a falling edge clock. This output is inactive during all horizontal blanking intervals yielding the number of active clocks per scan line equal to the number of video characters per row. For custom requirements, the duty cycle of this output is mask programmable.
Line Buffer Recirculate Enable: This output is provided to control the input loading mode of the data shift register (line
buffer) when used in a system design. The format of this output is intended for shift registers that load external data into the input with the mode control in the low state, and load output data into the input (recirculate) with the mode control in the high state. This output will transition to the low state, synchronous with the line rate clock falling edge, for one complete scan line of each row. The position of this scan line will either be the first scan line of the addressed row, or the last scan line of the previous row depending upon the logic level of the address mode input (pin 11), tabulated in Table III.


## Memory Address Outputs/Inputs and Registers

Address Outputs ( $A_{0}-A_{11}$ ): These 12 address bits ( 4 k ) are bi-directional TRI-STATE outputs that directly interface to the system RAM memory address bus.
In the output mode (enabled), these outputs will exhibit a specific 12-bit address for each video character cell to be displayed on the CRT screen. This 12 -bit address increments sequentially at character rate frequency and is valid at the address bus 2 character times prior to the addressed character appearing as video on the CRT screen. This pipelining by 2 characters is provided to allow sufficient time for first, accessing the RAM memory, and second, accessing the character generation memory with the RAM memory data. Since a character cell is comprised of several scan lines of the CRT beam, the sequential address output string for a given video row is identically repeated for each scan line within the row. The starting address for each video scan line is stored within an internal 12-bit register called the Row Start Register. At the beginning of each video scan line, the internal address counter logic is preset with the contents of the Row Start Register (see Figure 4). To accomplish row by row sequential addressing, internal logic updates the Row Start Register at the beginning of the first scan line of a video row with the last address +1 of the last scan line of the previous video row. Since the number of address locations on the video screen display is typically much less than the 4 k dimension of the 12-bit address bus, an internal 12bit register called the Top Of Page Register, contains the starting address of the first video row. Internal logic loads the contents of this top of page register into the Row Start Register at the beginning of the first scan line of the first video row. The Top Of Page Register is loaded with address zero whenever the Reset input is pulsed to the logic " 0 " state.
In the input mode (disabled), external addresses can be loaded into the internal 12-bit registers by external control of the register select $A$, register select $B$, and register load inputs (see Table I). As a result of specific external loading of the contents of the Row Start Register, Top Of Page Register, and the Cursor Register, row by row page scrolling, non-sequential row control, and cursor location control, can easily be accomplished.
During the non-video intervals, the address output operation is modified. During all horizontal blanking intervals, the incrementing of the address counter is inhibited and the address count is held constant at the last video address +1 . For example, if a video row has an 80 character cell format and addressing for the video portion of a given scan line

## Memory Address Outputs/Inputs and Registers (Continued)

starts at address 1 , the address counter will increment up through address 81 . Address 81 is held constant during the horizontal blanking interval until 3 character times before the next video scan line. At this point, the address counter is internally loaded with the contents of the Row Start Register which may contain address 1 or 81 as a function of internal control, or a new address that was loaded from the external bus. During vertical blanking, however, this loading of the internal address counter with the contents of the Row Start Register is inhibited providing scan line by scan line sequential address incrementing. This allows minimum access time to the CRTC when the address counter outputs are being used for dynamic RAM refresh.
RAM Address Enable Input: At all times the status of the bi-directional address outputs is controlled externally by the logic level of the enable input. A 'low' logic level at this input places the address outputs in the TRI-STATE (disabled) input mode. A 'high' logic level at this input places the address outputs in the active (enabled) output mode.
Register $\overline{\text { Load/Select Inputs: When the Register Load in- }}$ put is pulsed to the logic 'low' state, the Top Of Page, Row Start, or Cursor Register will be loaded with a 12-bit address which originates from either the internal address counter or the external address bus (refer to discussion on register loading constraints). The destination register is selected prior to the load pulse by setting the register select inputs to the appropriate state as defined in Table I.

TABLE I. Register Load Truth Table

| Register <br> Select A <br> (Pin 39) | Register <br> Select B <br> (Pin 1) | Register <br> Load Input <br> (Pin 38) | Register Loading <br> Destination |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | No Select |
| 0 | 1 | 0 | Top-of-Page |
| 1 | 0 | 0 | Row-Start* |
| 1 | 1 | 0 | Cursor |
| X | X | 1 | No Load |

*During the vertical blanking interval, a load to this register is internally routed to the Top-Of-Page register.

Internal Registers and Loading Constraints: There are 3 internal 12-bit registers that facilitate video screen management with respect to row-by-row page scrolling, non-sequential row control and cursor location. These registers can be loaded with addresses from the external address bus while the address outputs are disabled (RAM address enable input in the low state), by controlling the register select and load inputs within the constraints of each register.
The Row-Start Register (RSR) holds the starting address for each scan line of the video portion of a frame. The video addressing format is completely determined by the contents of this register. With no external loading, the RSR is automatically loaded by internal control such that row-by-row sequential addressing is achieved. Referring to Figure 4, the RSR is loaded automatically once for each video row during the first addressed scan line. The source of the loaded address is internally controlled such that the RSR load for the first video row comes from the Top-Of-Page Register. The

RSR load for all subsequent video rows comes from the address counter which holds the last displayed address + 1. If non-sequential row formatting is desired, the RSR can be loaded externally with a 12-bit address. However, this external load must be made prior to the internal automatic load. Generally speaking, the external load to the RSR should be made during the video domain of the last addressed scan line of the previous row. Figure 4 indicates the internal automatic loading intervals which must be avoided, if the load must be made during the horizontal blanking interval. Once an external address has been loaded to the RSR, the next occurring internal automatic RSR load will be inhibited by internal detection logic. If an external load is made to the RSR during the vertical blanking interval, the 12-bit address is loaded into the Top-Of-Page Register instead of the RSR as a result of internal control. This internal function is performed due to the fact that the address loaded into the RSR for the first video row can only come from the Top-Of-Page Register.
The Top-Of-Page register (TOPR) holds the address of the first character of the first video row. As a function of internal control the contents of this register are loaded into the RSR at the beginning of the first addressed scan line of the first video row (see Figure 4). This loading operation is strictly a function of internal control and cannot be overridden by an external load to the RSR. For this reason, any external load to the RSR during the vertical blanking interval is interpreted internally as TOPR load. When the Reset input is pulsed to the logic " 0 " state, the TOPR register is loaded with address zero by internal control. This yields a video page display with the first row of sequential addressing beginning at zero. Page scrolling can be accomplished by externally loading a new address into the TOPR. This loading operation can be performed at any time during the frame prior to the interval where the TOPR is loaded automatically into the RSR (see Figure 4). Once the TOPR has been loaded, it does not have to be accessed again until the contents are to be modified.
The Cursor Register (CR) holds the present address of the cursor location. A true comparison of the address counter outputs and the contents of the CR results in a Cursor Enable output signal delayed by two character times. When the Reset input is pulsed to the logic " 0 " state, the contents of the CR are set to address zero by internal control. Modifying the contents of the CR is accomplished by external loading at any time during this frame. Typically, loading is performed only during intervals when the address outputs are not actively controlling the video display. Once the CR has been loaded, it does not have to be accessed again until the contents are to be modified.

## Video-Related Outputs

Horizontal Sync: This output provides the necessary scan line rate sync signal for direct interface to either three-terminal or composite sync monitors. The pulse width, position, and logic polarity are mask programmable, in character time increments, for custom requirements. This output may also be mask programmed to have RS-170 compatible serration pulses during the vertical sync interval (refer to DP8352 format and Figure 15).

## Video-Related Outputs (Continued)

Vertical Sync: This output provides the necessary frame rate sync signal for direct interface to either three-terminal or composite sync monitors. The pulse width, position, and logic polarity are mask programmable, in scan line increments, for custom requirements.
Cursor Enable: This output provides a signal that is intended to be combined with the video signal to display a cursor attribute which serves as a visual pointer for video RAM location. Internally, the 12-bit address count is continuously being compared with the 12-bit address stored in the Cursor Register. When a true compare is detected, an active high level signal will be present at the Cursor Enable output, delayed by 2 character times after the corresponding address bus output. The signal is delayed by 2 character times so that it will be coincident with the video information resulting from the corresponding address. Mask programmability allows the cursor enable output signal to be formatted such that a signal will be outputted for all addressed scan lines of a video character cell or any single scan line of that cell. The cursor enable output signal is inhibited during the horizontal and vertical blanking intervals so that video blanking is maintained. When the addressing is advanced by setting the address mode input (pin 11) in the logic " 0 " state, the cursor enable signal will also be shifted with respect to the scan line count. Specifically, for a character cell with the cursor output active on all addressed scan lines of the cell,
the first scan line of the cursor signal will occur at the last scan line count of the previous video row, and the last scan line count of the addressed character cell will have no cursor output signal. This mode of operation gives rise to a unique situation for the first video row where the first addressed scan line of a character cell has no cursor output signal since its advanced scan line position is inhibited by the vertical blanking interval.

## CRT System Control Functions

Refresh Control Input: This input provides a logic level selectable CRT system refresh rate. Typically, this input will select either a 60 Hz or 50 Hz refresh rate to provide geographical marketing flexibility. However, mask programmability provides the capability of a wide range of frequencies for custom requirements. For definition of the input logic truth table and the refresh rate format, refer to Table II and the standard device type format tables.

Table II. Refresh Rate Select Truth Table

| Refresh Control | Frame Refresh Rate |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| (Pin 3) <br> Logic Level | Symbol | DP8350 | DP8352 | DP8353 |
| 1 | $\mathrm{f1}$ | 60 Hz | 60 Hz | 60 Hz |
| 0 | $\mathrm{f0}$ | 50 Hz | 50 Hz | 50 Hz |

Note 1: Dimensions are in character time intervals.
Note 2: "A" denotes the interval that the address counter is preset with the contents of the Row Start Register.
Note 3: "RSR" denotes the interval that the Row Start Register is internally loaded with either the contents of the Top-Of-Page Register (1st video row) or the last video address +1 from the address counter.

FIGURE 4. Automatic Internal Loading Intervals

## CRT System Control <br> Functions (Continued)

Vertical Blanking Output: This output provides a signal that transitions at the end of the last video scan line of the last video row and indicates the beginning of the vertical blanking interval. This signal transitions back to the inactive state during the row of scan lines just prior to the first video row. The transition position within this last row of vertical blanking, as well as the active logic polarity, is a function of the particular device format (item 21 of the format tables) or is mask programmable for custom requirements.
Address Mode: When a system utilizes a line buffer shift register, the scan line of addressing for a row is used to load the shift register. As a result of this loading operation, addressing for a particular row will not begin accessing the video RAM until the second scan line of addressing for the row. It also follows that the first scan line of a row can only exhibit addressed data for the previous video row that is in the shift register. This offset in addressing becomes a problem for character generation designs that output video on the first scan line of a row (with respect to the line counter outputs). The result is invalid data being displayed for the first scan line. One solution would be to utilize a character generation design that began outputting video on the second scan line of a row. However, since most single chip character generators begin video on the first scan line, the DP8350 series CRT controller provides a pin selectable advanced addressing mode which will compensate for addressing shifts resulting from shift register loading. Referring to Table III, a high logic level at this input will cause addressing to be coincident with the scan line counter positions of a row, and a low logic level at this input will cause addressing to start on the last scan line counter position of the previous row. This shifted alignment of the addressing, with respect to the designated scan lines of a row, is diagrammed in Figure 5. Characteristically, it follows that, when addressing is advanced by one scan line, the Line Buffer Recirculate Enable output and the Cursor Enable output are also advanced by one scan line. This advanced position of the Cursor Enable output may deserve special consideration depending upon the system design.

Table III. Address Mode Truth Table

| Address Mode <br> Input (Pin 11) | New Row Addressing At Address <br> Outputs and Line Buffer Recirculate <br> Enable Logic Low Level <br> (Scan Line Position) |
| :---: | :--- |
| 0 | Level) | | Last scan line of previous row |
| :---: |
| 1 | First scan line of row

Full/Half Row Control: This control input is provided for applications that require the option of half-page addressing. As an example, if the normal video page format is 80 characters/row by 24 rows, setting this input to the logic " 0 " state will cause the video format to become evenly spaced at 80 characters/row by 12 rows. Specifically, when this input is in the logic " 0 " state, row addressing is repeated for every other row. This yields successive groups of two rows of identical addressing. The second row of addressing, however, has the Load Video Shift Register output and the Cur-
sor Enable output internally inhibited to provide the necessary video blanking. Setting this input to the logic " 1 " state yields normal frame addressing.
External Character/Line Rate Clock: This input is intended to aid testing of the CRTC and is not meant to be used as an active input in a CRT system. When this input is left open, it is guaranteed not to interfere with normal operation.
$\overline{R e s e t}$ Input: This input is provided for power-up synchronization. When brought to the logic " 0 " state, device operation is halted. Internal logic is set at the beginning of vertical blanking, and the Top-Of-Page Register and the Cursor Register are loaded with address zero. When this input returns to the logic " 1 " state, device operation resumes at the vertical blanking interval followed by video addressing which begins at zero. This input has hysteresis and may be connected through a resistor to $\mathrm{V}_{\mathrm{CC}}$ and through a capacitor to ground to accomplish a power-up Reset. The logic " 0 " state should be maintained for a minimum of 250 ns.


TL/F/2206-7
FIGURE 5. Address Mode Functionality
Crystal Inputs X1 and X2: The "Pierce"-type oscillator is controlled by an external crystal providing parallel resonant operation. Connection of external bias components is made to pin 22 (X1) and pin 21 (X2) as shown in Figure 6. It is important that the crystal be mounted in close proximity to the X1 and X2 pins to ensure that printed circuit trace lengths are kept to an absolute minimum. Typical specifications for the crystal are shown in Table IV for each of the standard products, DP8350, DP8352, and DP8353. When customer mask options require higher frequencies, it may be necessary to change the crystal specifications and biasing components. If the CRTC is to be clocked by an external system dot clock, pin 22 (X1) should be driven directly by Schottky family logic while pin 21 (X2) is left open. The typical threshold for pin $22(\mathrm{X} 1)$ is $\mathrm{V}_{\mathrm{CC}} / 2$.

CRT System Control
Functions (Continued)

| Parameter | Specification |  |  |
| :--- | :---: | :---: | :---: |
|  | DP8350 | DP8352 | DP8353 |
| Type | At-Cut |  |  |
| Frequency | 10.92 MHz | 7.02 MHz | 17.6256 MHz |
| Tolerance | $0.005 \%$ at $25^{\circ} \mathrm{C}$ |  |  |
| Stability | $0.01 \%$ from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |  |
| Resonance | Fundamental, Parallel |  |  |
| Maximum Series <br> Resistance | $50 \Omega$ |  |  |
| Load <br> Capacitance | 20 pF |  |  |

Custom Order Mask Programmablity: The DP8350 Series CRT controller is available in three standard options designated DP8350, DP8352, and DP8353. The functional format of these devices was selected to meet the typical needs of CRT terminal designs. In order to accommodate specific customer formats, the DP8350 series CRT controller is mask programmable with a diverse range of options available. The items listed in the program table worksheet indicate the available options, while Table V tabulates the programming constraints.

Table V. Mask Programming LImitations

| Desig- <br> nation | Parameter | Min <br> Value | Max <br> Value |
| :--- | :--- | :---: | :---: |
| fDOT | Dot Rate Frequency | DC | 30 MHz |
| fCHAR | Character Rate Frequency | DC | 2.5 MHz |
| - | Line Buffer Clock Logic "0" <br> Width (Item 20 $\times$ Item 24) | 200 ns |  |
| Item 3 | Dots per Character Field <br> Width | 4 | 16 |
| Item 4 | Scan Lines per Character <br> Field | 2 | 16 |
| Item 12 | Scan Lines per Frame |  |  |
| Item 14 | Character Times <br> per Row | Video | 5 |
|  | Blanking | 6 | 122 |
| Item 11 | Scan Lines per Vertical <br> Blanking | (Item 4) <br> +2 |  |

If the cursor enable output, Item 22, is active on only one line of a character row, then Item 21 value must be either " 1 " or " 0 " or equivalent to the line selected for the cursor enable output.


TL/F/2206-8
FIGURE 6. Dot Clock Oscillator Configuration with Typical External Blas Circuitry Shown

## DP8350 Series Custom Order Format Table

This table is provided as a worksheet to aid in determining the programmed configuration for custom mask options. Refer to Table V for a list of programming limitations.


Video Monitor: Manufacturer and Model No. (For Engineering Reference)
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the associated
rellability electrical test specifications document.
Supply Voltage, VCC
Input Voltage
Output Voltage
Storage Temperature Range
Lead Temp. (soldering, 10 seconds)

Operating Conditions (Note 6)

|  | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| $V_{\text {CC, Supply Voltage }}$ | 4.75 | 5.25 | V |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $V_{C C}=5 \mathrm{~V} \pm 5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Notes 2, 3, and 5)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic "1" Input Voltage <br> All Inputs Except X1, X2 $\overline{\text { RESET }}$ RESET |  | $\begin{aligned} & 2.0 \\ & 2.6 \end{aligned}$ |  |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| VIL | Logic "0" Input Voltage All Inputs Except X1, X2 |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {HYS }}$ | RESET Input Hysteresis |  |  | 0.4 |  | V |
| $V_{\text {clamp }}$ | Input Clamp Voltage <br> All Inputs Except X1, X2 | $\mathrm{I}_{\mathrm{N}}=-12 \mathrm{~mA}$ |  | -0.8 | -1.2 | V |
| ${ }_{1} \mathrm{H}$ | Logic "1" Input Current $\mathrm{A}_{0}-\mathrm{A}_{11}$ | $\begin{aligned} & \text { Enable Input }=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.25 \mathrm{~V} \end{aligned}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
|  | All Other Inputs Except X1, X2 | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.25 \mathrm{~V}$ |  | 2.0 | 20 | $\mu \mathrm{A}$ |
| IIL | Logic "0" Input Current $A_{0}-A_{11}$ | $\begin{aligned} & \text { Enable Input }=0 \mathrm{~V} \\ & V_{C C}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V} \end{aligned}$ |  | -20 | -100 | $\mu \mathrm{A}$ |
|  | All Other Inputs Except X1, X2 | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.5 \mathrm{~V}$ |  | -20 | -100 | $\mu \mathrm{A}$ |
| V OH | Logic "1" Output Voltage | $\mathrm{IOH}=-100 \mu \mathrm{~A}$ | 3.2 | 4.1 |  | $\checkmark$ |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ | 2.5 | 3.3 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "0" Output Voltage | $\mathrm{IOL}^{2}=5 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ (Note 4) | 10 | 40 | 100 | mA |
| ICC | Power Supply Current (Note 10) | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ |  | 220 | 300 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, min./max. limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=5.0 \mathrm{~V}$ and are intended for reference only.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max. or min. are so classified on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Electrical specifications do not apply to pin 17, external char/line clock, as this pin is used for production testing only.
Note 6: Functional operation of device is not guaranteed when operated beyond specified operating condition limits.

| Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 7) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Load Circult | Notes | Min | Typ | Max | Units |
| Symmetry | Dot Rate Clock Output High Symmetry With Crystal Control | 1 |  | 50\%-4 | 50\%-2 | 50\% + 1 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}$ | XI Input to Dot Rate Clock Output Positive Edge | 1 |  |  | 17 | 22 | ns |
| ${ }_{\text {todo }}$ | XI Input to Dot Rate Clock Output Negative Edge | 1 |  |  | 21 | 26 | ns |
| $t_{\text {D1 }}$ | Dot Clock to Load Video Shift Register Negative Edge | 1 |  |  | 6.0 | 10 | ns |
| $t_{\text {D2 }}$ | Dot Clock to Load Video Shift Register Positive Edge | 1 |  |  | 11 | 15 | ns |
| $t_{\text {D }}$ | Dot Clock to Latch Character Generator Positive Edge | 1 |  |  | 8.0 | 13 | ns |
| tD4 | Dot Clock to Latch Character Generator Negative Edge | 1 |  |  | 6.0 | 10 | ns |
| $t_{\text {D } 2-t_{D 3}}$ | Latch Character Generator Positive Edge to Load Video Shift Register Positive Edge | 1 |  | 0 | 3.0 |  | ns |
| tD5 | Dot Clock to Line Buffer Clock Negative Edge | 1 |  |  | 23 | 35 | ns |
| tpW | Line Buffer Clock Pulse Width | 1 | 8,9 | N(DT) | $\mathrm{N}(\mathrm{DT})+8$ | $\mathrm{N}(\mathrm{DT})+12$ | ns |
| $t_{\text {D } 6}$ | Dot Clock to Cursor Enable Output Transition | 1 |  |  | 24 | 36 | ns |
| $\mathrm{t}_{\mathrm{D} 7}$ | Dot Clock to Valid Address Output | 1 |  |  | 15 | 25 | ns |
| ${ }^{\text {t }}{ }_{0} 0$ | Latch Character Generator to Line Rate Clock Neg. Transition | 1 | 8,10 |  | 425 + DT | 500 + DT | ns |
| ${ }^{\text {tob }}$ | Latch Character Generator to Line Rate Clock Pos. Transition | 1 | 8,10 |  | $300+$ DT | 400 + DT | ns |
| ${ }^{\text {t }}{ }^{0}$ | Latch Character Generator to Clear Line Counter Neg. Transition | 1 | 8,10 |  | 525 + DT | 700 + DT | ns |
| $\mathrm{t}_{\mathrm{Dg}}$ | Latch Character Generator to Clear Line Counter Pos. Transition | 1 | 8,10 |  | 290 + DT | 400 + DT | ns |
| $\mathrm{t}_{88_{1}-\mathrm{t}_{\mathrm{D}}{ }_{1}}$ | Clear Line Counter Pos. Transition to Line Rate Clock Pos. Transition | 1 | 10 |  | 10 | 60 | ns |
| $t_{\text {D10 }}$ | Line Rate Clock to Line Counter Output Transition | 1 |  |  | 60 | 120 | ns |
| $t_{\text {D11 }}$ | Line Rate Clock to Line Buffer Recirculate Enable Transition | 1 |  |  | 195 | 300 | ns |
| $\mathrm{t}_{\mathrm{D} 12}$ | Line Rate Clock to Vertical Blanking Transition | 1 |  |  | 160 | 300 | ns |
| $t_{\text {D13 }}$ | Line Rate Clock to Vertical Sync Transition | 1 |  |  | 220 | 300 | ns |
| $\mathrm{t}_{\text {D14 }}$ | Latch Character Generator to Horizontal Sync Transition | 1 |  |  | 96 | 150 | ns |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 7 ) (Continued)

| Symbol | Parameter | Load Circuit | Notes | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tsi | Register Select Set-up Before Register Load Negative Edge |  |  | 0 |  |  | ns |
| ${ }_{t} \mathrm{H}_{1}$ | Register Select Hold After Register Load Positive Edge |  |  | 0 |  |  | ns |
| ts2 | Valid Address Input Set-Up Before Register Load Positive Edge |  |  | 250 |  |  | ns |
| $t_{42}$ | Valid Address Hold Time After Register Load Positive Edge |  |  | 0 |  |  | ns |
| $t_{\text {PW2 }}$ | Register Load Required Pulse Width |  |  | 150 | 65 |  | ns |
| $t_{L Z}, t_{H Z}$ | Delay from Enable Input to Address Output High Impedance State from Logic " 0 " and Logic "1" | 2 |  |  | 15 | 30 | ns |
| $\mathrm{t}_{\mathrm{ZL}}, \mathrm{t}_{\mathrm{ZH}}$ | Delay from Enable Input to Logic " 0 " and Logic " 1 " from Address Output High Impedance State | 2 |  |  | 17 | 30 | ns |

Note 7: Typical values are for $\mathrm{V}_{C C}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and are meant for reference only.
Note 8: "DT" denotes dot rate clock period time, item 20 from option format table.
Note 9: " N " denotes value of item 24 from option format table.
Note 10: Revised since last issue.

## Switching Load Circuits



Load Circuit 1


Load Circuit 2
TL/F/2206-10

## Switching Waveforms



FIGURE 7. Dot Rate Clock Output Waveform Symmetry with Crystal Control
$\left[\begin{array}{l}t_{1}=t_{t} \leq 10 \mathrm{~ns} \\ \text { X2 }(\text { PIN 21 })=\text { OPEN }\end{array}\right]$


DOT RATE CLOCK

1.5 V

TL/F/2206-12
FIGURE 8. X1 Input to Dot Rate Clock Output Propagation Delay


TL/F/2206-13
Note 1: All measurement points are 1.5 V
FIGURE 9. Dot/Character Rate TIming


TL/F/2206-14
Note 1: Actual polarity and position of the horizontal sync start and stop points is a function of the particular device format.
Note 2: All measurement points are 1.5 V .
FIGURE 10. Character/LIne Rate Timing


TL/F/2206-15


FIGURE 12. Address Output Enable/Disable Waveforms

Note 1: All measurement points are 1.5 V .
Note 2: $\mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$.
Note 3: Address enable (pin 37) $=0 \mathrm{~V}$.
FIGURE 11. Register Select and Load Waveforms
Timing Diagrams


TL/F/2206-17
Note 1: One full row before start of video the line counter is set to zero state-this provides line counter synchronization in cases where the number of lines in vertical blanking are not even multiples of the number of lines per row.

Note 2: The position of the line buffer recirculate enable logic low level is a function of the logic level of the address mode input (see Table III).
Note 3: The stop point of the vertical blanking output active signal is a function of device type or custom option, and will always be within one row prior to video. Note 4: The transition start and stop points of the vertical sync output signal are a function of device type or custom option.

FIGURE 14. Line/Frame Rate Functional Diagram


TL/F/2206-18
$P=$ HORIZONTAL SCAN TIME PERIOD (ITEM 14 FROM PROGRAM TABLE)
H = HORIZONTAL SYNC WIDTH (ITEM 18 FROM PROGRAM TABLE)
$S=$ SERRATION PULSE WIDTH (ITEM 25 FROM PROGRAM TABLE)
T1 = P-H (MAX)
$\mathrm{T} 2=\mathrm{H}-1$ CHARACTER TIME (MAX)
Note 1: The vertical sync transition point is always coincident with the beginning of horizontal blanking.
Note 2: T1 and T2 intervals represent the range of alignment offset between the vertical sync pulse and the serration pulse envelope and is a function of the horizontal sync position with respect to the beginning of horizontal blanking.

FIGURE 15. Serration Pulse Format

Timing Diagrams (Continued)


Note 1: The horizontal sync output start and stop point positions are a function of device type or custom option.
Note 2: The position of the recirculate enable output logic " 0 " level is dependent on the state of the address mode input. When address mode = " 0 ", recirculate enable occurs on the max. line of a character row (solid line) and the address counter outputs all over to the new row address at point A . When address mode $=$ " 1 ", recirculate enable occurs on the first line of a character row (dashed line) and the address counter outputs roll over to the new row address at point $\mathbf{B}$.
Note 3: The address counter outputs clock to the address of the last character of a video row plus 1. This address is then held during the horizontal blanking interval until video minus three character times. At this point the outputs are modified to the contents of the Row Start Register (RSR).

FIGURE 13. Character/Line Rate Functional Dlagram


TL/F/2206-20
FIGURE 16. General System Block Diagram


TABLE VI. Characteristic Format

| Item No. | Parameter |  | Value |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | Character Font Size (Reference Only) | Dots per Character (Width) | (5) |  |
| 2 |  | Scan Lines per Character (Height) | (7) |  |
| 3 | Character Field Cell Size | Dots per Character (Width) | 7 |  |
| 4 |  | Scan Lines per Character (Height) | 10 |  |
| 5 | Number of Video Characters per Row |  | 80 |  |
| 6 | Number of Video Character Rows per Frame |  | 24 |  |
| 7 | Number of Video Scan Lines (Item $4 \times 6$ Item 6) |  | 240 |  |
| 8 | Frame Refresh Rate (Hz) |  | $\mathrm{f1}=60$ | $\mathrm{f0}=50$ |
| 9 | Delay after Vertical Blank start to start of Vertical Sync (Number of Scan Lines) |  | 4 | 30 |
| 10 | Vertical Sync Width (Number of Scan Lines) |  | 10 | 10 |
| 11 | Interval between Vertical Blank start and start of Video (Number of Scan Lines of Video Blanking) |  | 20 | 72 |
| 12 | Total Scan Lines per Frame (Item $7+$ Item 11) |  | 260 | 312 |
| 13 | Horizontal Scan Frequency (Line Rate) (Item $8 \times$ Item 12) |  | 15.6 kHz |  |
| 14 | Number of Character Times per Scan Line |  | 100 |  |
| 15 | Character Clock Rate (Item $13 \times$ Item 14) |  | 1.56 MHz |  |
| 16 | Character Time ( $1 \div$ Item 15) |  | 641 ns |  |
| 17 | Delay after Horizontal Blank start to Horizontal Sync start (Character Times) |  | 0 |  |
| 18 | Horizontal Sync Width (Character Times) |  | 43 |  |
| 19 | Dot Frequency (Item $3 \times$ Item 15) |  | 10.92 MHz |  |
| 20 | Dot Time ( $1 \div$ Item 19) |  | 91.6 ns |  |
| 21 | Vertical Blanking Output Stop before start of Video (Number of Scan Lines) |  | 1 |  |
| 22 | Cursor Enable on all Scan Lines of a Row? (Yes or No) |  | Yes |  |
| 23 | Does the Horizontal Sync Pulse have Serrations during Vertical Sync? (Yes or No) |  | No |  |
| 24 | Width of Line Buffer Clock logic "0" state within a Character Time (Number of Dot Time increments) |  | 4 |  |
| 25 | Serration Pulse Width, if used (Character Times) |  | - |  |
| 26 | Horizontal Sync Pulse Active state logic level (1 or 0) |  | 1 |  |
| 27 | Vertical Sync Pulse Active state logic level (1 or 0) |  | 0 |  |
| 28 | Vertical Blanking Pulse Active state logic level (1 or 0) |  | 1 |  |

Video Monitor Format: Ball Brothers TV-12, TV-120 or Equivalent.


TL/F/2206-22
Note: Dashed lines in waveforms denote inactive state logic levels.
FIGURE 18. DP8350 Video Character Signals


TL/F/2206-23
Note: Dashed lines in waveforms denote inactive state logic levels.
FIGURE 19. DP8350 Scan Line Signals


FIGURE 21. DP8350 50 Hz Refresh Rate Frame Signals

## DP8352 CRT Controller

TABLE VII. Characteristic Format

| Item No. | Parameter |  | Value |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | Character Font Size (Reference Only) | Dots per Character (Width) | (7) |  |
| 2 |  | Scan Lines per Character (Height) | (9) |  |
| 3 | Character Field Cell Size | Dots per Character (Width) | 9 |  |
| 4 |  | Scan Line per Character (Height) | 12 |  |
| 5 | Number of Video Characters per Row |  | 32 |  |
| 6 | Number of Video Character Rows per Frame |  | 16 |  |
| 7 | Number of Video Scan Lines (Item $4 \times$ Item 6) |  | 192 |  |
| 8 | Frame Refresh Rate (Hz) |  | $\mathrm{f} 1=60$ | $\mathrm{f0}=50$ |
| 9 | Delay after Vertical Blank start to start of Vertical Sync (Number of Scan Lines) |  | 27 | 53 |
| 10 | Vertical Sync Width (Number of Scan Lines) |  | 3 | 3 |
| 11 | Interval between Vertical Blank start and start of Video (Number of Scan Lines of Video Blanking) |  | 68 | 120 |
| 12 | Total Scan Lines per Frame (Item $7+$ Item 11) |  | 260 | 312 |
| 13 | Horizontal Scan Frequency (Line Rate) (Item $8 \times$ Item 12) |  | 15.6 kHz |  |
| 14 | Number of Character Times per Scan Line |  | 50 |  |
| 15 | Character Clock Rate (Item $13 \times$ Item 14) |  | 0.78 MHz |  |
| 16 | Character Time ( $1 \div$ Item 15) |  | 1282 ns |  |
| 17 | Delay after Horizontal Blank start to Horizontal Sync start (Character Times) |  | 6 |  |
| 18 | Horizontal Sync Width (Character Times) |  | 4 |  |
| 19 | Dot Frequency (Item $3 \times 1$ lem 15) |  | 7.02 MHz |  |
| 20 | Dot Time ( $1 \times$ Item 19) |  | 142.4 ns |  |
| 21 | Vertical Blanking Output Stop before start of Video (Number of Scan Lines) |  | 0 |  |
| 22 | Cursor Enable on all Scan Lines of a Row? (Yes or No) |  | Yes |  |
| 23 | Does the Horizontal Sync Pulse have Serrations during Vertical Sync? (Yes or No) |  | Yes |  |
| 24 | Width of Line Buffer Clock logic " 0 " state within a Character Time (Number of Dot Time increments) |  | 5 |  |
| 25 | Serration Pulse Width, if used (Character Times) |  | 4 |  |
| 26 | Horizontal Sync Pulse Active state logic level (1 or 0) |  | 0 |  |
| 27 | Vertical Sync Pulse Active state logic level (1 or 0) |  | 0 |  |
| 28 | Vertical Blanking Pulse Active state logic level (1 or 0) |  | 1 |  |

Video Monitor Format: RS-170-Compatible (Standard American TV).


FIGURE 22. DP8352 Video Character Signals


TL/F/2206-27
Note: Dashed lines in waveforms denote inactive state logic levels.
FIGURE 23. DP8352 Scan Line Signals


FIGURE 24. DP8352 60 Hz Refresh Rate Frame Signals


FIGURE 25. DP8352 50 Hz Refresh Rate Frame Signals


FIGURE 26. DP8352 Serration Pulse Format

DP8353 CRT Controller
TABLE VIII. Characteristic Format

| Item No. | Parameter |  | Value |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | Character Font Size (Reference Only) | Dots per Character (Width) | (7) |  |
| 2 |  | Scan Lines per Character (Height) | (9) |  |
| 3 | Character Field Cell Size | Dots per Character (Width) | 9 |  |
| 4 |  | Scan Lines per Character (Height) | 12 |  |
| 5 | Number of Video Characters per Row |  | 80 |  |
| 6 | Number of Video Character Rows per Frame |  | 25 |  |
| 7 | Number of Video Scan Lines (Item $4 \times$ Item 6) |  | 300 |  |
| 8 | Frame Refresh Rate (Hz) |  | $f 1=60$ | $\mathrm{f0}=50$ |
| 9 | Delay after Vertical Blank start to start of Vertical Sync (Number of Scan Lines) |  | 0 | 32 |
| 10 | Vertical Sync Width (Number of Scan Lines) |  | 3 | 3 |
| 11 | Interval between Vertical Blank start and start of Video (Number of Scan Lines of Video Blanking) |  | 20 | 84 |
| 12 | Total Scan Lines per Frame (Item $7+$ Item 11) |  | 320 | 384 |
| 13 | Horizontal Scan Frequency (Line Rate) (Item $8 \times$ Item 12) |  | 19.20 kHz |  |
| 14 | Number of Character Times per Scan Line |  | 102 |  |
| 15 | Character Clock Rate (Item $13 \times$ Item 14) |  | 1.9584 MHz |  |
| 16 | Character Time (1 $\div$ Item 15) |  | 510.6 ns |  |
| 17 | Delay after Horizontal Blank start to Horizontal Sync start (Character Times) |  | 5 |  |
| 18 | Horizontal Sync Width (Character Times) |  | 9 |  |
| 19 | Dot Frequency (Item $3 \times$ Item 15) |  | 17.6256 MHz |  |
| 20 | Dot Time ( $1 \times$ Item 19) |  | 56.7 ns |  |
| 21 | Vertical Blanking Output Stop before start of Video (Number of Scan Lines) |  | 1 |  |
| 22 | Cursor Enable on all Scan Lines of a Row? (Yes or No) |  | Yes |  |
| 23 | Does the Horizontal Sync Pulse have Serrations during Vertical Sync? (Yes or No) |  | No |  |
| 24 | Width of Line Buffer Clock logic " 0 " state within a Character Time (Number of Dot Time increments) |  | 5 |  |
| 25 | Serration Pulse Width, if used (Character Times) |  | - |  |
| 26 | Horizontal Sync Pulse Active state logic level (1 or 0) |  | 1 |  |
| 27 | Vertical Sync Pulse Active state logic level (1 or 0) |  | 1 |  |
| 28 | Vertical Blanking Pulse Active state logic level (1 or 0) |  | 1 |  |

[^16]

Note: Dashed lines in waveforms denote inactive state logic levels.
FIGURE 27. DP8353 Video Character Signals


FIGURE 28. DP8353 Scan Line Signals



## A Low Component Count Video Data Terminal Using the DP8350 CRT Controller and the $\mathbf{8 0 8 0}$ CPU

## INTRODUCTION

The DP8350 is an I2L-LS technology integrated circuit, designed to provide all control signals for a cathode ray tube (CRT) display system. This application note explains a system using the DP8350 and the 8080 microprocessor. The design philosophy shows how the DP8350 interfaces to the 8080, completing the function of a video data terminal with a minimum component count. After reading and understanding this application note the reader will realize the ease and flexibility of designing video terminals with the DP8350*. To thoroughly understand this application note the reader must be familiar with the DP8350 and the 8080 microprocessor.
The video data terminal described is divided into the following sections, (Figure 1).

The DP8350 CRT controller (CRTC).
The $8080 \mu \mathrm{P}$ system which includes ROM, RAM, interrupt instruction port, oscillator, and control support chips.
The character generator.
The communication element.
The keyboard and baud rate select ports.

## THE CRTC

The DP8350 generates all the required control and timing signals for displaying video information on the video monitor. Here is a summary of the controller's functions:

Dot clock, control, and counter outputs for the character generator.
Bidirectional RAM address refresh counter for refreshing the video RAM and allowing microprocessor loading to the internal DP8350 registers.
Direct drive horizontal and vertical sync signal outputs.
Direct cursor address location output. The cursor is internally delayed or pipelined, allowing for the access time of video RAM and the character generator ROM, (Figure 1).

## THE CPU

The microprocessor provides CRTC, operator, and external machine control for the system. When the CRT controller is not actively refreshing the video RAM, (i.e., during vertical retrace or blank scan lines), the microprocessor is enabled for system housekeeping, (Figure 2). This method of multiplexing the RAM with the CPU and the CRTC eliminates the need for line buffers.

## THE CHARACTER GENERATOR

The character generator consists of 3 elements: an address latch to hold the input address to the character ROM allow*The DP8350 is equivalent to the INS8276.
ing for the access time of the ROM; the character ROM that stores the ASCII character in a form for parallel to serial conversion by the shift register; the shift register converts the character ROMs parallel output to serial form. The serial output from the shift register is the true video output, modulating the video monitors electron beam which writes characters on the screen.

## THE COMMUNICATION ELEMENT

The INS8250 is the asynchronous communication element (ACE) for the data terminal. The ACE allows the CPU portion of the data terminal communication with peripherals or host computers at the correct baud rate, (Figure 1). The ACE is programmed by the CPU to send and receive serial data at the standard baud rates from 110 to 4800 baud. The ACE, in conjunction with the DS1488 and DS1489 line drivers and receivers, also provides full RS-232C synchronous communication if higher baud rates are desired. System communication speed must always be considered to insure the baud rate does not exceed the time required for the CPU to process a data byte. Asynchronous communication at baud rates higher than 4800 are possible by adding a line buffer.

## SYSTEM INITIALIZATION

Application of the terminal's power supply resets the microprocessor, the communication element, and the CRT controller. Resetting the ACE is necessary to clear the interrupt. Resetting the CRTC is not absolutely necessary since the microprocessor loads the cursor and top of page registers in the initialization routine.

Following the reset all interrupts are disabled to avoid unwanted interrupts from the CRTC, ACE, or I/O ports. Refer to the initialization routine in the flowchart.
The stack pointer is loaded to the bottom of scratch pad RAM (3FFFH) for use as the register save pointer, (Figure 3).

The entire RAM is written with ASCII spaces generating a cleared screen. After completion of the screen clear loop the CPU writes 000 H to the cursor and the top of page registers in the DP8350 CRTC. The routine homes the cursor to the upper left corner of the screen. The top of the page register was loaded with 000 H , therefore, the video RAM is refreshed by the CRTC from that starting address to the last address on the screen of video RAM (1920 characters).



FIGURE 2. Row Start Interrupting and Multiplexing the $\mathbf{8 0 8 0}$ with the DP8350

The CPU is ready to perform the communication element (ACE) load routine. First, the baud rate divisor for the ACE must be determined. The baud rate select switch is read providing a code which corresponds to the appropriate 16 -bit divisor for the ACE. This divisor determines the baud rate at which the ACE will communicate. Any additional programming requirements needed for the ACE to communicate with host computer systems could also be done at this time. The software in this system does not contain any additional programming for the ACE. There are many programming modes related to the ACE. Details of these modes are beyond the scope of this application note.
The row start look-up table, (Figure 4), is loaded up by a simple algorithm that loads and adds the data for referencing a row number to that row's starting address. The reference table, (Figure 5), is initialized next by direct loading. This table provides the CPU with top of page, bottom of page, next row load, cursor row, and scratch row numbers for system housekeeping.
Finally, the new row start and vertical interrupt latches are cleared, (Figure 6). The register pointers are loaded and the CPU is forced in a wait loop with interrupts enabled.

## NON-SEQUENTIAL ADDRESSING

The data terminal described here was designed for non-sequential starting row addressing. In many systems sequential row addressing is used. If a character row consists of 10 scan lines the RAM is addressed 10 repetitive times from 000 H through 04FH, (Figure 2). The next row is refreshed in the same manner from 050 H to 09 FH . The starting row address is sequential $000 \mathrm{H}, 050 \mathrm{H}, 0 \mathrm{AOH}-\mathrm{EBOH}$ for row numbers $0 \mathrm{H}, 1 \mathrm{H}, 2 \mathrm{H},-2 \mathrm{FH}$, respectively. Non-sequential row addressing would be equivalent to $050 \mathrm{H}, 000 \mathrm{H}, 0 \mathrm{AOH}-$ EBOH for row numbers 1H, OH, -2FH, respectively, (Figure 3).

In conjunction with the CPU, non-sequential row addressing is quite easily accomplished with the DP8350 since this is one of the features designed into the part. Accomplishing this task basically requires the following sequence of events. Assume the CRTC has finished writing a video row in the middle of the monitor's screen. This system has a 5 x 7 character font in a $7 \times 10$ field, (Figure 2). At the completion of the last video scan line 7 the CRTC line counters continue to count the last 3 lines. Video is not present since the character is only 7 scan lines high. The blank scan lines are 7,8 , and 9 permitting the CRTC address outputs to be at TRI-STATE®, allowing the CPU to run. When the line counter outputs increment to scan line 8 an interrupt signals the CPU. The interrupt occurring is the new row start interrupt. The interrupt routine fetches the next CRTC row number from the reference table (Figure 5). This number is converted to the new starting row address, explained later, and loaded to the CRTC row start register. The CPU finishes the routine by clearing the interrupt, readying itself for the next new row start interrupt. The entire routine takes 1 scan line of time, approximately $64 \mu \mathrm{~s}$. The CRTC continues to scan the video RAM from that new starting address on for the next 7 repetitive scan lines of the next row. Many advantages become apparent using the non-sequential addressing scheme. Scrolling up or down with the cursor always on the screen may be done faster and easier from a hardware/ software standpoint. Exchanging one row with another row is fast since it is not necessary to rewrite the video RAM. Row swapping is useful for higher end terminals requiring row editing functions.


FIGURE 3. RAM Organization

Memory Reference Tables Page 1

| Row <br> Number |  |  | NRS High |  |  |  |  |  | NRS Low |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Address |  |  |  | Row <br> Data |  | Address |  |  |  | Row Data |  |
| Dec |  | Hex |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 3 | F | 0 | 0 | 3 | 0 | 3 | F | 3 | 0 | 0 | 0 |
| 1 | 0 | 1 | 3 | $F$ | 0 | 1 | 3 | 0 | 3 | F | 3 | 1 |  | 0 |
| 2 | 0 | 2 | 3 | F | 0 | 2 | 3 | 0 | 3 | F | 3 | 2 |  | 0 |
| 3 | 0 | 3 | 3 | F | 0 | 3 | 3 | 0 | 3 | F | 3 | 3 | F | 0 |
| 4 | 0 | 4 | 3 | $F$ | 0 | 4 | 3 | 1 | 3 | F | 3 | 4 | 4 | 0 |
| 5 | 0 | 5 | 3 | F | 0 | 5 | 3 | 1 | 3 | F | 3 | 5 | 9 | 0 |
| 6 | 0 | 6 | 3 | F | 0 | 6 | 3 | 1 | 3 | F | 3 | 6 | E | 0 |
| 7 | 0 | 7 | 3 | F | 0 | 7 | 3 | 2 | 3 | $F$ | 3 | 7 | 3 | 0 |
| 8 | 0 | 8 | 3 | $F$ | 0 | 8 | 3 | 2 | 3 | F | 3 | 8 | 8 | 0 |
| 9 | 0 |  | 3 | F | 0 | 9 | 3 | 2 | 3 | F | 3 | 9 | D | 0 |
| 10 | 0 | A | 3 | F | 0 | A | 3 | 3 | 3 | F | 3 | A | 2 | 0 |
| 11 | 0 | B | 3 | $F$ | 0 | B | 3 | 3 | 3 | $F$ | 3 | B | 7 | 0 |
| 12 | 0 | C | 3 | F | 0 | C | 3 | 3 | 3 | $F$ | 3 | C | C | 0 |
| 13 | 0 | D | 3 | F | 0 | D | 3 | 4 | 3 | $F$ | 3 | D | 1 | 0 |
| 14 | 0 | E | 3 | F | 0 | E | 3 | 4 | 3 | F | 3 | E | 6 | 0 |
| 15 | 0 | F | 3 | F | 0 | F | 3 | 4 | 3 | F | 3 | F | B | 0 |
| 16 | 1 | 0 | 3 | F | 1 | 0 | 3 | 5 | 3 | F | 4 | 0 | 0 | 0 |
| 17 | 1 |  | 3 | F | 1 | 1 | 3 | 5 | 3 | $F$ | 4 | 1 | 5 | 0 |
| 18 | 1 |  | 3 | F | 1 | 2 | 3 | 5 | 3 | F | 4 | 2 | A | 0 |
| 19 | 1 |  | 3 | F | 1 | 3 | 3 | 5 | 3 | F | 4 | 3 |  | 0 |
| 20 | 1 | 4 | 3 | F | 1 | 4 | 3 | 6 | 3 | F | 4 | 4 | 4 | 0 |
| 21 | 1 |  | 3 | F | 1 | 5 | 3 | 6 | 3 | F | 4 | 5 | 9 | 0 |
| 22 | 1 |  | 3 | F | 1 | 6 | 3 | 6 | 3 | F | 4 | 6 | E | 0 |
| 23 | 1 | 7 | 3 | F | 1 | 7 | 3 | 7 | 3 | F | 4 | 7 | 3 |  |

Page 2

| Row Number |  |  | NRS HIgh |  |  |  |  |  | NRS Low |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Address |  |  |  | Row <br> Data |  | Address |  |  |  | Row <br> Data |  |
| Dec |  | ex |  |  |  |  |  |  |  |  |  |  |  |  |
| 24 | 1 | 8 | 3 | F | 1 | 8 | 3 | 7 | 3 | F | 4 | 8 |  | 0 |
| 25 | 1 | 9 | 3 | F | 1 | 9 | 3 | 7 | 3 | F | 4 | 9 | D | 0 |
| 26 | 1 | A | 3 | F | 1 | A | 3 | 8 | 3 | F | 4 | A | 2 | 0 |
| 27 | 1 | B | 3 | F | 1 | B | 3 | 8 | 3 | F | 4 | B | 7 | 0 |
| 28 | 1 | C | 3 | F | 1 | C | 3 | 8 | 3 | F | 4 | C | C | 0 |
| 29 | 1 | D | 3 | F | 1 | D | 3 | 9 | 3 | F | 4 | D | 1 | 0 |
| 30 | 1 | E | 3 | F | 1 | E | 3 | 9 | 3 | F | 4 | E | 6 | 0 |
| 31 | 1 | F | 3 | F | 1 | F | 3 | 9 | 3 | F | 4 | F | B | 0 |
| 32 | 2 | 0 | 3 | F | 2 | 0 | 3 | A | 3 | F | 5 | 0 |  | 0 |
| 33 | 2 | 1 | 3 | F | 2 | 1 | 3 | A | 3 | F | 5 | 1 |  | 0 |
| 34 | 2 | 2 | 3 | F | 2 | 2 | 3 | A | 3 | F | 5 | 2 | A | 0 |
| 35 | 2 | 3 | 3 | F | 2 | 3 | 3 | A | 3 | F | 5 | 3 |  | 0 |
| 36 | 2 | 4 | 3 | F | 2 | 4 | 3 | B | 3 | F | 5 | 4 | 4 | 0 |
| 37 | 2 | 5 | 3 | F | 2 | 5 | 3 | B | 3 | F | 5 | 5 | 9 | 0 |
| 38 | 2 | 6 | 3 | F | 2 | 6 | 3 | B | 3 | F | 5 | 6 | E | 0 |
| 39 | 2 | 7 | 3 | F | 2 | 7 | 3 | C | 3 | F | 5 | 7 | 3 | 0 |
| 40 | 2 | 8 | 3 | F | 2 | 8 | 3 | C | 3 | F | 5 | 8 | 8 | 0 |
| 41 | 2 | 9 | 3 | F | 2 | 9 | 3 | C | 3 | F | 5 | 9 | D | 0 |
| 42 | 2 | A | 3 | F | 2 | A | 3 | D | 3 | F | 5 | A | 2 | 0 |
| 43 | 2 | B | 3 | F | 2 | B | 3 | D | 3 | F | 5 | B | 7 | 0 |
| 44 | 2 | C | 3 | F | 2 | C | 3 | D | 3 | F | 5 | C | C | 0 |
| 45 | 2 | D | 3 | F | 2 | D | 3 | E | 3 | F | 5 | D | 1 | 0 |
| 46 | 2 | E |  | F | 2 | E | 3 | E | 3 | F | 5 | E | 6 | 0 |
| 47 |  | F |  |  |  |  |  |  |  |  |  |  |  |  |

FIGURE 4. New Row Start Look Up Table

| Functlon | Address | Data | Initiallzed <br> Data |
| :--- | :---: | :---: | :---: |
| Last Row \# | 3F60 | XY | 17 |
| 8080 Row \# | 3F61 | XY | 00 |
| First Row \# | $3 F 62$ | XY | 00 |
| Character \# | $3 F 63$ | XY | 00 |
| CRTC Row \# | 3F64 | XY | 00 |
| Row Save \# | 3F65 | XY | 00 |
| Temp. 1 | 3F66 | XY | 00 |
| Temp. 2 | 3F67 | XY | 00 |


| Command |  | Functlon |
| :---: | :---: | :--- |
| OUT | 40 | Clear new row start and vertical <br> interrupt latches |
| IN | 80 | Read keyboard |
| IN | 40 | Read baud rate select switch |

FIGURE 6. Input/Output Space

FIGURE 5. Reference Table

| Device | Address |
| :--- | :---: |
| ROM | 0000 to 0FFF |
| RAM | 3000 to $3 F F F$ |
| CRTC | 5000 to $5 F F F$ |
| ACE | 9000 to 9007 |

-Direct device selecting was used to minimize the system component count.

FIGURE 7. CPU Addressing Space


FIGURE 8. Example from the New Row Start Look Up Table

## ROW LOADING DETAILS

Obtaining the next starting row address for the CRT controller is accomplished by an addressing and adding scheme from the new row start look-up table. The same scheme is used to determine any needed address, given the row number.
Figure 8 shows a row number and address taken from the new row start look-up table.
The row number is loaded from the reference table in RAM to a register. The CPU determines the starting address from the row number and stores it in a 16-bit pointer register. The higher order 4 bits contain address for the RAM or the CRT controller, (Figure 7).
Here are the details of how this is accomplished. Refer to the new row start interrupt in the software listing the Figure 8.

The CPU D-E registers are loaded to point to a row number in the reference table. The number is put in the accumulator and moved into the E register. The D-E register in this example now contains 3F20 which points to NRS HIGH ROW DATA (3A). The addressed data is moved to the accumulator and then to the H register. If it was desired to point to the CRTC then 20 H would have been added to it first. The D-E register still contains 3F20H. To obtain the NRS LOW ROW DATA the E register is moved to the accumulator and 30 H is added to it. Now the D-E register contains 3F50H and points to NRS LOW ROW DATA ( 00 H ). The data is loaded to the accumulator and then to the $L$ register. The H-L registers contain 3 AOOH which is the starting row address for row number 20 H . The method just described is used throughout the terminals program to move the cursor, load the top of page, and load the new starting row address in the CRTC.

## VERTICAL INTERRUPT

The vertical interrupt occurs when the CRTC has completed refreshing a video page ( 1920 characters) of information. Vertical blanking identifies that condition and interrupts the CPU forcing it to the vertical interrupt routine. Refer to the vertical interrupt in the flow chart. The routine moves the first row number to the CRTC row number, updating it so the next new row start load occurs with the top of the page address or the first row of the video screen.


## KEYBOARD INTERRUPT

The external keyboard requirements are ASCII outputs with a suitable strobe to interrupt the CPU for keyboard servicing. Refer to the keyboard interrupt in the flow chart. After the keyboard buffer is read the data byte is tested for a (CNTL E), new baud rate command. If the test fails the CPU writes the data byte to the ACE. Passing the test forces the CPU to read the baud switch and load the ACE with the new baud rate.

## ACE INTERRUPT

As mentioned above, a data byte read from the keyboard that is not a baud rate command enters the accumulator. The CPU writes the data byte from the accumulator to the transmitter holding register in the ACE. The ACE proceeds to shift out the data byte, with the appropriate start and stop bits, serially from the (SOUT) output. The data is shifted to the serial input (SIN) of the ACE and loaded into the receiver holding register. When the register is full the ACE interrupts the CPU, initializating the ACE service routine. Refer to the ACE interrupt in the flow chart.
The CPU reads the receiver holding register in the ACE. Reading the ACE resets the interrupt. The data byte now resides in the accumulator. The CPU tests for a control or an escape function. The function is executed if test conditions are met. Refer to the keyboard interrupt routine in the software listing. The data byte is written to the video RAM at the cursor address which appears on the monitor screen. The cursor and character numbers are incremented as long as it is not at the end of a row. A character at the end of a row requires further testing to recognize the following situations. Is it the last row on the monitor's screen? Or is it on the maximum row of the video RAM? Essentially, the cursor is forced to stay visible on the video monitor's screen and video RAM is always kept out of scratch pad RAM, (Figure 9).

## FULL/HALF DUPLEX OPERATION

The data terminal and a host computer in the full duplex mode of operation would receive the serial information, process it, and send it back to the SIN input of ACE. Using the terminal in a stand-alone mode for testing, the serial out SOUT is tied to the serial in SIN of the ACE. In the half duplex mode a data byte is sent to the host computer at the same time it is sent to the terminal. When the data terminal is set up to communicate with a host computer the full duplex mode of operation is desirable.


DP8350/8080 Video Data Terminal Basic Software Flow Chart (Continued) New Row Start Interrupt



FEATURES

- Keyboard input port
- Serial I/O up to 9600 baud

4 kbytes RAM
1 kbyte ROM

- 2 video pages
- $80 \times 24$ characters
- $5 \times 7$ character font, $7 \times 10$ field size
- Block cursor
- Single crystal
- Maximum CPU time/frame without line buffers
- Line or page scroll capability
- Full cursor control
- Complete software flexibility
- Modem control capability
- Low component count
- Field reverse
- Clear screen, clear row, home and clear
- Row swap (row interchange)


$$
\begin{aligned}
& \text { V, } \\
& = \\
& \text {-sv } \\
& =
\end{aligned}
$$







TL/F/5866-15



TL/F/5866-17
Continued Next Page

| 455 |  |  |  | ; SWAP ROWS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 456 |  |  |  |  |  |  |
| 457 | 02B5 | 1 E65 | SWAP: | MVI | E, ROWSAVE | ; POINT D-E TO ROW SAVE \# AND |
| 458 | 02B7 | CD8202 |  | CALL | LDHL | ; PUT IN H-L REG. |
| 459 | 02BA | 22663F |  | SHLD | $03 F 68$ | , STORE ROW SAVE * TO TEMP 1 |
| 460 | 02BD | 1E61 |  | MVI | E. ROW8080 | ; POINT D-E TO 8080 ROW \# AND |
| 461 | 02BF | CD8202 |  | CALL | LDHL | ; PUT ADDRESS IN H-L REG |
| 462 | 02C2 | 1 E 55 |  | MVI | E, ROWSAVE | ; POINT D-E TO ROW SAVE AND |
| 463 | 02C4 | 1A |  | LDAX | D | ; PUT IN ACC |
| 464 | 02C5 | 5F |  | MOV | E, A | ; 8080 ROW \# TO ADD HIGH |
| 465 | 02C6 | 7 C |  | MOV | A. H | ; STORE 8080 ROW TO N.R.S. |
| 466 | $02 \mathrm{C7}$ | 12 |  | STAX | D | ; DATA HIGH. |
| 467 | 02C8 | 7B |  | MOV | A, E |  |
| 468 | 02C9 | C630 |  | ADI | 030 |  |
| 469 | 02CB | 5F |  | MOV | E, A | ;PUT 8080 ROW \# TO |
| 470 | 02CC | 70 |  | MOV | A, L | ; N. R. S. DATA LOW |
| 471 | 02CD | 12 |  | STAX | D | ; 8080 ROW \# IS NOW IN ROW SA'' |
| 472 | O2CE | 2AS63F |  | LHLD | 03 F 66 | ; PUT ROW SAVE \# BACK TO H-L |
| 473 | 0201 | 1ES1 |  | MVI | E, R0W8080 | ; COMENT SAME AS ABOVE |
| 474 | 0203 | 1 A |  | LDAX | D |  |
| 475 | 02 D 4 | 5F |  | MOV | E, A |  |
| 476 | 0205 | 7C |  | mov | A, H |  |
| 477 | 0206 | 12 |  | STAX | D |  |
| 478 | 0207 | 7 B |  | MOV | A, E |  |
| 479 | 0208 | C630 |  | ADI | 030 |  |
| 480 | 02DA | 5 |  | MOV | E, A |  |
| 481 | 02DB | 7D |  | mov | A, L |  |
| 482 | 02DC | 12 |  | STAX | D |  |
| $\begin{aligned} & 483 \\ & 484 \end{aligned}$ | 020D | C39802 |  | JMP | ADDCH | ; JUMP TO ADD CHAR. |
| 485 |  |  |  | ; BACK SPACE |  |  |
| 486 |  |  |  |  |  |  |
| 487 | O2EO | $1 E 63$ | BS: | MVI | E. CHARNUM | ; POINT THE D-E REG TO CHAR * |
| 488 | 02E2 | 1 A |  | LDAX | D | ; AND PUT IN ACC |
| 489 | O2E3 | FEOO |  | CPI | 000 | - TEST FOR THE CHAR * = |
| 490 | 02E5 | CAEEO2 |  | JZ | UFROW | ; TO 2ERO. JUMP IF TRUE |
| 491 | 02E8 | 3D |  | DCR | A | ; DECREMENT CHAR * |
| 492 | 02E9 | 12 |  | STAX | D | ; STORE DECREMENTED CHAR |
| 493 | O2EA | 23 |  | DCX | H | ; DEC H-L FOR NEW CURSOR LOCAI |
| 494 | O2EB | C3B301 |  | JMF | PCUR | ; PUT CURSOR IN DECREMENTED LO |
| 495 |  |  |  |  |  |  |
|  |  |  |  | ; NEXT | ROW UP |  |
| 497 |  |  |  |  |  |  |
|  | O2EE | 3E4F | UPROW: | MVI | A. 04F | ; MOVE THE CHAR |
| 499 | 02FO | 12 |  | STAX | [ | ; TO SOH AND STORE IT. |
| 500501 |  |  |  |  |  |  |
|  |  |  |  | ; MOVE | CURSOR UP |  |
| 502 |  |  |  |  |  |  |
| 503 | O2F: | EB | UPCUR: | XCHO |  | ; POINT H-L TO 8080 ROW AND D- |
| 504 | 02F2 | 2E61 |  | MVI | L, ROWEOSO | ; TO NEW CURSOR LOCATION. |
| 505 | 02F4 | 7E |  | MOV | A, M | ; TEST IF NEXT UP CURSOR WILL |
| 506 | 02F5 | 23 |  | INX | H | ; EE ON THE FIRST ROW. |
| 507 | 02F6 | BE |  | CMP | M | ; IF TRUE JUMP TO |
| 508 | $02 F 7$ | CAO803 |  | J2 | UFSCL | ; UP SCROLL ROUTINE. |
| 509 | 02FA | 2B |  | DCX | H | ; POINT H-L BACK. TO 8080 ROW \# |
| 510 |  |  |  |  |  |  |
| 511 | 02FB | FE00 | BACK1: | CPI | 000 | ; IF soso Row is EQUAL TO |
| 512 | O2FD | CA1EO3 |  | JZ | R049 | ; ZERO JUMP TO ROW 48 ROUTINE. |
| 513 | 0300 | 35 |  | DCF | M | ; DECREMENT 8080 ROW * |
| 514 |  |  |  |  |  |  |
| 515 | 0301 | EB | LOOP 1: | XCHG |  | ; POINT H-L TO NEW CURSOR LOCA |
| 516 | 0.302 | CD8202 |  | CALL | LDHL | ; AND D-E TO 8080 ROW \#. JUMP |
| 517 | 0305 | C 39802 |  | JMP | ADDCH | - TO ADD CHARACTER ROUTINE. |
| 518 |  |  |  |  |  |  |
| 519 | 0308 | $7 E$ | UPSCL: | MOV | A, M | , PIJT FIRST ROW * INTO ACC. |
| 520 | 0309 | FEOO |  | CPI | 000 | ; TEST IF FIRST ROW - IS = TO |
| 521 | 030B | CA2403 |  | JZ | FRO48 | ; ZERO. IF TRUE JUMP TO ROW |
| 522 | O30E | 35 |  | DCR | M | ; 48 ROUTINE. |
| 523 |  |  |  |  |  |  |
| 524 | 030F | 2E60 | LOOF2: | MVI | L. LASTROW |  |
| 525 | 0311 | 7 F |  | MOV | A, M |  |
| 526 | 0312 | FEOO |  | CP1 | 000 |  |
| 527 | 0314 | CA2AO3 |  | 12 | LRO48 |  |
| 528 | 0317 | 35 |  | DCR | M |  |
| 529 |  |  |  |  |  |  |
| 530 | 0318 | 2E61 | L00P3: | MVI | L, ROW8080 | ;POINT H-L TO 8080 ${ }^{\circ}$ ROW \# |
| 531 | 031A | 7E |  | MOV | A, M | ; AND LOAD TO ACC* |
| 532 | 031B | C3FBO2 |  | JMP | BACK1 |  |
| 533 |  |  |  |  |  |  |
| 534 | 031E | 3E2F | R048: | MVI | A, 02F | - CHANGE 8080 ROW * |
| 535 | 0320 | 77 |  | MOV | M, A | ; TO 23D AND STORE |
| 536 | 0321 | C30103 |  | JMP | LOOPI | - JUMP TO POINTER EXCHANGE ROU |
| 537538 |  |  |  |  |  |  |
|  | 0324 | 3E2F | FR048: | MVI | A. 02F | ; |
| 538 | 0326 | 77 |  | MOV | M, A |  |
| $\begin{aligned} & 540 \\ & 541 \end{aligned}$ | 0327 | C30F03 |  | JMP | LOOP2 |  |
|  |  |  |  |  |  |  |
| $\begin{aligned} & 541 \\ & 542 \end{aligned}$ | 032A | 3E2F | LF048: | MVI | A. 02F | ; FUT THE 1ST ROW TO |
| $\begin{aligned} & 543 \\ & 544 \\ & 545 \end{aligned}$ | 032C | 77 |  | MOV | M, A | ; 17H. |
|  | 032D | C31803 |  | JIMP | LOOP3 | ; JUMP TO 8080 ROW \# STORE |
|  |  |  |  |  |  |  |

TL/F/5866-18
Continued Next Page

| $\begin{aligned} & 546 \\ & 547 \end{aligned}$ | ; ClEAR ROW ROUTINE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
| 548 | 0330 | C03603 | CLROW: | CALL | CLROW1 |  |
| 549 | 0333 | C36E02 |  | JMF | CR |  |
| 550 |  |  |  |  |  |  |
| 551 | 0336 | $1 E 61$ | CLROW1: | MVI | E, ROW8080 |  |
| 552 | 0338 | CD8202 |  | CALL | LDHL | ; PUT ROW DATA IN H-L REG |
| 553 | 033B | $3 E 50$ | CLROW2. | MVI | A. 050 | ; INTILIZE LOOP COUNTER. |
| 554 | 033D | 3620 | LOOP4: | MVI | M, 020 | ; STORE ASCII SPACE IN MEM. |
| 555 | 0.33F | 35 |  | DCR | A | ; DECREMENT LOOP COUNTER. |
| 556 | 0340 | C8 |  | RZ |  | ; RETURN IF ZERO BIT IS SET. |
| 557 | 0341 | 23 |  | INX | H | ; NEXT LOCATION |
| 558 | 0342 | C33003 |  | JMP | LOOF4 | ; CLEAR NEXT LOCATION. |
| 559 |  |  |  |  |  |  |
| 560 | 0345 | D301 | BELL: | OUT | 001 | ;RING BELL |
| 561 | 0347 | C9 |  | RET |  |  |
| 562 |  |  |  |  |  |  |
| 563 | 0348 | AF | IVERTN: | XRA | A |  |
| 564 | 0349 | 1 E68 |  | MVI | E, IMASK | ; POINT D, E TO MASK |
| 565 | 034B | 1 A |  | LDAX | D |  |
| 566 | 034C | 17 |  | RAL |  | ; CK EIT 8 STATUS |
| 567 | 034D | DA5203 |  | UC: | RESET |  |
| 568 | 0350 | 3E80 |  | MVI | A. 080 | ; INVERT BIT 8 |
| 569 | 0352 | 12 | RESET: | STAX | D | ; STORE OUT NEW MASK |
| 570 | 0353 | C9 |  | RET |  |  |
| 571 |  |  |  |  |  |  |
| 572 | 0354 | E5 | IVERTR: | PUSH | H |  |
| 573 | 0355 | 1E61 |  | MVI | E, ROWSO80 |  |
| 574 | 0357 | C08202 |  | CALL | LDHL | ; LOAD 15T ADD. OF 8080ROW TO |
| 575 | 035A | 1E50 |  | MVI | E, OSO | ; SET COUNTER |
| 576 | 035C | 7E | LOOP6: | MOV | A, M | - GET CHAR. |
| 577 | 0350 | 17 |  | RAL |  | ; CK BIT 8 STATUS AND INVERT |
| 578 | 035E | DA7003 |  | JC | RESET 1 |  |
| 579 | 0361 | $1 F$ |  | RAR |  |  |
| 580 | 0362 | F680 |  | ORI | O80 | ; MASK BIT 8 HIGH |
| 581 | 0364 | 77 | BACK2: | MOV | M, A | ; STORE MOD. CHAR TO MEM |
| 582 | 0365 | 23 |  | INX | H | ; POINT TO NEXT MEM |
| 583 | 0366 | $7 B$ |  | MOV | A, E |  |
| 584 | 0367 | FEO1 |  | CPI | 001 |  |
| 585 | 0369 | CA7803 |  | J2 | DONE | ; RETURN IF COUNT = ZERO |
| 586 | 036C | 1 D |  | DCR | E | ; DEC. COUNTER |
| 587 | 036D | C35C03 |  | JMP | LOOP' |  |
| 588 |  |  |  |  |  |  |
| 589 | 0370 | 1F | RESET 1 : | RAR |  |  |
| 590 | 0371 | E67F |  | ANI | O7F | ; RESET BIT 8 |
| 591 592 | 0373 | C36403 |  | IMF | EACK2 |  |
| 593 | 0376 | E1 | DONE: | FOP | H |  |
| 594 | 0377 | C9 |  | RET |  |  |
| 595 |  | 0000 |  | . END | START |  |


| A | 0007 | ACELD | 011 C |  | ADCUR | 0161 |  | ADDCH | 0298 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | 0000 | B110 | 0004 |  | B1200 | OOEC |  | B150 | OODA |
| B1800 | OOF 2 | B2000 | 00F8 |  | B2400 | OOFE |  | B300 | OOEO |
| B3600 | 0104 | 84800 | O10A |  | B600 | OOES |  | B7200 | 0110 |
| B9600 | 0116 | BACK | 0083 |  | BACK1 | O2FB |  | BACK2 | 0364 |
| BAUD | 0093 | BELL | 0345 |  | BS | 02E0 |  | C | 0001 |
| CHARNU | 0063 | CLRAM | 0042 |  | CLRAM1 | 004C |  | CLROW | 0330 |
| CLROWI | 0336 | CLROW2 | 033B |  | CLROW3 | 0104 |  | CR | 026E |
| CRTCRO | 0064 | D | 0002 |  | DONE | 0376 |  | E | 0003 |
| FIRSTR | 0062 | FRO48 | 0324 |  | FUNC | 0170 |  | H | 0004 |
| HMCUR | 0087 | HOME | 0244 |  | IMASK | 0068 |  | INCRO | O1E5 |
| INIT | 0038 | INTACE | 014A |  | INTKB | 0136 |  | IVERTN | 0348 |
| IVERTR | 0354 | L | 0005 |  | LASTRO | 0080 |  | LDHL | 0282 |
| LDHL1 | 0283 | LF | 028D |  | LOOP | 0244 |  | LOOP 1 | 0301. |
| LOOP2 | 030F | LOOP3 | 0318 |  | LOOP4 | 033D |  | L00F5 | 01 CF |
| LOOP6 | 035C | LRO48 | 032A |  | M | 0006 |  | NEWRO | 0225 |
| NRS | 0061 | NXRO | O1EE |  | NXRO1 | O1DC |  | PCUR | 0183 |
| PSW | 0006 | RESET | 0352 |  | RESET 1 | 0370 |  | R048 | O31E |
| ROLO | 020D | ROW808 | 0061 |  | ROWSAV | 0065 |  | ROZERO | 0107 |
| SAVRO | 027B | SCROLL | 0205 |  | SP | 0006 |  | START | 0000 |
| SWAP | 02B5 | TEMP1 | 0066 | * | TEMP2 | 0067 | * | UPCUR | O2F1 |
| UPROW | O2EE | UPSCL | 0308 |  | VERTI | 024F |  | ZCHAR | 01F3 |
| ZCRTC | 024A | ZFRO | O21E |  | ZLRO | 0219 |  | ZROW | O1FB |

NO ERROR LINES
SOURCE CHECKSUM $=403 F$
SOURCE CHECKSUM $=403 F$
OBJECT CHECKSUM $=0 F 51$
OBJECT CHECKSUM $=$ OF51
INPUT FILE 1 : CRT8OA. SRC ON JIMFM
OBJECT FILE I:CRTBOA. LM ON JIMFM

## DEFINITIONS

ACE-Asynchronous communication element
CRTC-Cathode ray tube controller
Video Page -Visible screen data Video RAM-Entire portion of RAM used only for display
First Row \#—Address for top row of video page Last Row \#-Address for bottom row of video page
CRTC Row \#-Address for next row load
8080 Row \#-Address for cursor row Character \# - Character location In a row XXXH are hexidecimal numbers

## REFERENCES

## National Semiconductor Data Sheets:

DP8350 Series Programmable CRT Controllers INS8250 Asynchronous Communications Element
National Semiconductor Application Notes:
Simplify CRT Terminal Design with the DP8350, AN-198
Data Bus and Differential Line Drivers and Receivers, AN-83
Transmission Line Characteristics, AN-108
Hardware Reference Manual BLC 80/10 Board Level Computer. National Semiconductor Microcomputer Systems Chapter 6-System Interfacing.

## Graphics Using the DP8350 Series of CRT Controllers

National Semiconductor Corp.<br>Application Note 212<br>Charles Carinalli



For the DP8350 and its unique internal ROM program format, each character cell is composed of 70 dots ( 7 dots wide and 10 dots high) Figure 3. When using the DP8350, each of these dots may be active video data. Typically however, in alphanumeric display systems, the character generator will provide cell to cell character spacing on the CRT screen by blanking some number of rows and columns of dots. That is why the DP8350's $7 \times 10$ dot field is used with a $5 \times 7$ character generator (2 horizontal and 3 vertical dot spaces).
In fact, it is the character generator that restricts the use of the full character cell dot field, not the DP8350! Using a character generator which allows video on every scan line and all dots of the cell width, makes graphic capability possible. This type of graphic display generation is called "character generator graphics."
All of the dots on the CRT display may also be independently controlled by a separate CRT memory address location; this is called "memory mapped graphics."
Both of these graphics display generation techniques will be discussed here, with demonstrations of how the DP8350 series may be used to reduce total component count.

## CHARACTER GENERATOR GRAPHICS

In this graphics system (Figure 4) the character generator block contains a ROM that has been programmed with


TL/F/5867-1
FIGURE 1. Elements of the "VIdeo Loop"
graphic symbols whose size is contained within the character cell size. This ROM may at the same time contain alphanumeric characters that do not use the full character cell size.
The block representation and operation of this system is the same as the alphanumeric's system previously described. The CRT memory presents the same character cell data to the character generator on every scan line of that character cell address. The character generator ROM is organized with addresses defining a particular symbol and address defining which scan line of a character row the CRT electron beam is currently on; thus defining the video data for that scan line of the symbol. The scan line address data comes directly from the DP8350. The parallel data that results is video data for that screen address cell width. This data is then serially shifted to the CRT monitor with a parallel to serial shift register.

This system allows every scan line of a character row to have active video information; thus the graphics symbol may be programmed to all sides of the character cell providing continuity from cell to cell both horizontally and vertically. At the same time, the alphanumeric's character may be programmed with cell to cell spacing.
Character generator graphics is the simplest most cost-effective approach to CRT graphics. It requires a minimum of software development and hardware support. The DP8350 CRT controller provides all the required timing and control pulses for the CRT memory, character generator, and CRT monitor.
Graphics capability with this system, however, is somewhat limited since individual dot control is not possible; only character cell symbol control is available. This system does apply well in such applications as bar graphs, circuit schematics, or flow charts and when these need to be combined with alphanumeric data.


FIGURE 3. The DP8350 Character Cell is 7 Dots Wide and 10 Dots High
FIGURE 2. CRT Screen Cell Address Map Presented to CRT Memory by the DP8350 (Top of Page Register Contains Address 0) Character Cells Per Row $=\mathbf{8 0}$ Character Rows Per Frame = 24


FIGURE 4. Character Generator Graphics

## CHARACTER GENERATOR GRAPHICS-WITH LINE BUFFERS

Modification of the character generator graphics block diagram is possible with the addition of a recirculating line buffer placed between the CRT memory and the character generator (Figure 5). In this case the character generator addresses for a character row are loaded serially into this shift register on the scan line before the first video scan line of a character row. These addresses are then recirculated for the number of scan lines per character row minus one (then the next character row of addresses is loaded). This system allows access to the CRT memory by the system controller on all but one scan line of a video character row. In contrast, the system previously described would have allowed access only during blanking intervals. In systems that require heavy access to the CRT memory to update screen information, this approach is very attractive.
In this case, as before, all the required control pulses for the "video loop" are provided by the DP8350 CRT controller.

## MEMORY MAPPED GRAPHICS

If a very high resolution graphics display is required, every dot of the CRT display may be independently controlled. In this case, every dot of the CRT screen may be mapped to a specific CRT memory data bit-thus the name Memory Mapped Graphics. This type of system is obviously a more costly type of graphics, since to control every dot not only is there a need for more CRT memory, but the microprocessor overhead is such a system will be greater-both software
and hardware. In any case, the DP8350 easily adapts to such a system as demonstrated in Figure 6.
In this approach, if you subdivide each character cell such that each scan line of the cell may be independently addressed, then from the CRT memory block instead of 8 bits of data defining a character cell code to the character generator, you get 8 bits of direct video data. Then the CRT memory block serves double duty-CRT memory storage and symbol or character generator. All that is left to do is convert this parallel video data to serial video data as before.
In the case of the DP8350 internal ROM format program, each cell is 7 dots wide; thus only 7 bits of video data are needed per character cell/scan line address. The DP8350 addresses the memory block as before with the character cell address, but in this case also with the scan line address. In this manner, the DP8350 series has a maximum address capability of 16 bits ( 64 k ).

## VARIATIONS

If memory mapped graphics is desirable but standard alphanumerics is also required, combination of these techniques is possible. For example, if only a small portion of the CRT screen need be memory mapped and the remainder can be character generator alphanumerics and/or graphic symbols. In this case a higher order data bit from CRT memory defines whether the lower order data bits are graphics video data or ASCII and graphics symbol code. Figure 7 is a block diagram of such a system.


FIGURE 5. Character Generator Graphics (with line buffer)


TL/F/5867-5
FIGURE 6. Dot by Dot (Memory Mapped) Graphics


FIGURE 7. Combined Character Generator and Memory Mapped Graphics

## SUMMARY

This application note has demonstrated 2 basic graphics techniques that may be implemented using the DP8350 CRT controller. Variations to these techniques are possible such as changing character cell sizes and subdividing the character cell into dot blocks. In most cases, these variations are done to decrease hardware or software overhead. Since the DP8350 series of CRT controllers offer display
format flexibility through internal ROM program variationsthe device adapts equally well to these graphics variations as it does to the standard applications.
The fact that all the required control functions for the "video loop" are contained within the same chip-the DP8350makes it very effective in these types of applications; as a result it will produce the minimum chip count and cost.

## Graphics/Alphanumerics Systems Using the DP8350

This Application Note summarizes some CRT terminal circuits, each with an increasing degree of graphics capability, and then goes into detail to describe a system having full graphics capability, with all dots individually programmable. All these applications use the DP8350 CRT Controller.
Here are some of the features of the full graphics system.

## Hardware Features

- The hardware is designed for a 24 row by 80 column display, with 7 dots per column and 10 lines per row
- All ICs are made by National Semiconductor
- Low I.C. cost, all parts readily available
- Fits on one standard BLC80 (SBC80) card
- System performance only limited by software
- 8080 Mnemonics-usable with STARPLEXTM or Intellec ${ }^{(8)}$ Development Systems
- All graphics programs very fast

Example: One dot takes $500 \mu \mathrm{~s}$ maximum to plot

- During display time, each 7-dot cycle may be shared by the microprocessor
- 8-bit word comprises MSB as attribute and next 7 bits as 7 dot word of a character line
- Can input display data serially or parallel
- Can output display data serially or parallel
- Baud rate programmable from 110 to 56k baud
- Can be used as slave to main system
- Can copy characters from alphanumeric ROM or symbol EPROM
- 13 kbytes of RAM available for user software or back-up display storage
- Analog inputs-joystick or waveforms
- Easily expandable to color graphics


## Software Features

- The software is programmed for any display configuration of rows, columns, dots per column and lines per row. The hardware is designed for a 24 row by 80 column display, with 7 dots per column and 10 lines per row
- Can perform most dumb terminal functions, including scrolling
- Simultaneous display of alphanumerics and graphics
- Identical terminals can display same information with inputs from either

National Semiconductor Corp. Application Note 243 Mike Evans

- Can save displays in computer storage
- Can load displays from computer storage
- Can erase any part of display or all of it
- Can draw a rectangle linking any 2 horizontal and 2 vertical coordinates
- Can transfer in $1 / 10$ th second max any area of display to any other area or to/from backup display storage
- Smooth movement of subject in any direction
- Immediate display of fixed diagrams
- In-system emulation of programs available

The DP8350 CRT Controller provides incrementing video addresses starting from the Top of Page address, or from a new Row Start address. These addresses and the Cursor address are loaded into their respective registers from the address bus. All video control signals are provided by the 8350, so that apart from the crystal oscillator, no extra video circuitry is required.
The DP8350 has so far been considered to be useable only in dumb terminals, whereas in fact it is easy to adapt it to more complex terminals with full graphics capability. Following is a summary of the functions of the various combinations of alphanumerics/graphics displays beginning with a dumb terminal using a monitor with $24 \times 80$ characters.

## Dumb Terminal

The basic dumb terminal design is shown in Figure 1. Usually the microprocessor loads the Character Position RAM (or Refresh RAM) only during horizontal or vertical blanking, or during the last 3 lines of a row. The CRTC then sequentially addresses this RAM during display time. The ASCII data from this RAM (for the character selected) is outputted to the ROM of the Character Generator. The 7-dot word of this character for the line being displayed is then loaded into a shift register, and shifted out as video to the monitor during the next 7-dot cycle.
The logical choice of CRT Controller for this simple CRT terminal is the DP8350. The most common application is for a 24 row by 80 column display with the character field comprised of 10 lines each of 7 dots. The character itself occupies 7 lines each of 5 dots, leaving 3 lines for vertical character spacing, and 2 dots for horizontal character spacing.
Refer to AN-198 and AN-199 for further information on alphanumeric applications of CRTs.


Disadvantages for Graphics
TL/F/5868-1

- Only Characters in the Character Generator ROM can be selected.
- Characters not continuous to adjacent fields.
- Microprocessor thru-put 30\% of maximum-not desirable for graphics.


## FIGURE 1. Simplest CRT Terminal

## Alphanumeric Characters with Extra Symbols

When characters or symbols are required that are different from those in the ROM, then an extra EPROM such as the 2716 can be added as shown in Figure 2. The standard characters can be selected from a separate ROM such as the 52116 which contains all 128 standard ASCII characters. The EPROM is preprogrammed with additional characters or symbols. The 8350 outputs sequential addresses to the Refresh RAM, and each address is two dot cycles ahead of the shifting dot word.
The data out from the RAM must be valid 150 ns after each address change. The MSB of the data selects ROM or EPROM, and the remaining 7 bits select the character. The line of the character is decoded from the 4-bit line counter outputs coming from the 8350. The ROM/EPROM now has $640-150 \mathrm{~ns}$ ( $>450 \mathrm{~ns}$ ) to output the valid dot word. This has to be latched into an octal latch and held for one dot cycle before it can be loaded into the 7 -bit shift register. The dots are then shifted out in the dot cycle.

## Limited Graphics Terminal

To be able to generate any graphics symbol, a character RAM must replace the fixed ROM characters. Characters or symbols can be loaded into the RAM as required from a ROM or a pre-programmed EPROM like the 2716 (refer to Figure 3). But now, new graphics characters can be written into the RAM from the Microprocessor. These can either be derived internally from the $\mu \mathrm{P}$ or obtained directly from peripherals (such as serially to an Asynchronous Communications Element like the INS8250, or parallel from an external I/O port).
This limited graphics application thus requires two RAMs, the Refresh RAM (or Character Position RAM), and the Character RAM. The Refresh RAM outputs the selected character address, and the 8350 line counter outputs select the line in the Character RAM. The 7 dots outputted from this RAM are latched into the Octal Latch and held for one dot cycle. The 8th bit of data can be used as an attribute control bit. The 7 LSBs are then loaded into the 7-bit shift register.


Disadvantages for Graphics

- Only 256 possible characters per display, with the 8-bit data bus, but can re-load different characters for a new frame.


## Advantages

- Can now load standard characters or symbols from EPROM, either at switch-on or during normal running.
- Can also load characters/symbols/graphics from the $\mu \mathrm{P}$ or peripherals, e.g., to create graphics drawings to connect to adjacent positions.
- Can now be a very fast system-by isolating the $\mu \mathrm{P}$ address bus from the CRTC address bus, the $\mu \mathrm{P}$ can share the dot cycle with CRTC.
- Refresh RAM and character RAM can be made the same IC by using one 8k x 8 quasistatic RAM.

FIGURE 3. Character RAM with ROM/EPROM Look-Up

The first quarter of an $8 \mathrm{k} \times 8$ RAM can be used as a Refresh RAM for the 1920 character positions. The RAM data outputs containing the character address can then be latched into an octal TRI-STATE latch. If the 8350 address bus is then disabled, the octal TRI-STATE latch can feed back to the RAM second half address inputs, along with the enabled 8350 line counter outputs. The data out from the RAM now contains the next 7-dot word to be displayed and this is then loaded into the shift register. This takes the last two thirds of the dot cycle, the first third is for the $\mu \mathrm{P}$. With the fast cycle time of the quasistatic RAMs this 3 part cycle can easily be accomplished in one 7-dot cycle. (Refer to Figure 4).

With the method just described it is only possible to display 256 different characters for any one page, because each character consists of 10 lines, almost filling the second half of the quasistatic RAM. If this is acceptable, then a limited graphics terminal can be easily implemented using a microprocessor, with one 2716 instruction set EPROM, one 52116 character ROM, one 2716 symbol EPROM, one DP8350 CRT Controller, the NMC4864 quasistatic RAM, and a DM74166 shift register. The logic and drive circuitry required to control the sequencing comprises a further 15 SSI ICs. This application has not yet been built, awaiting availability of the quasistatic RAMs.


TL/F/5868-4
Advantages

- Only one IC, an $8 \mathrm{k} \times 8$ quasistatic RAM, used for both the refresh RAM and character RAM.
- Fast, although $\mu \mathrm{P}$ may be in the wait state for a maximum of 600 ns . This is no problem because the fastest $\mu \mathrm{P}$ instruction cycle is $1 \mu \mathrm{~s}$, so there will be no effect on maximum thru-put.
Disadvantages
- No quasistatics available at the time of writing.
- Full graphics capability not possible.

FIGURE 4. Limited Graphics Using a Buffered CRTC Address Bus and a Quasistatic RAM

## Full Graphics Capability

We need to be able to select any dot on the display, for full graphics capability, while still using the CRT controller to sequence every line of every row, as it does in the simple terminal (See Figure 5).
With the standard $24 \times 80$ character display, full graphics can be achieved by using a 24 (rows) by 80 (columns) by 10 (lines) address RAM, and selecting the 7 dots as the data word for the character position on the display and the line of that character position.
This means that alphanumeric characters can be displayed in exactly the same format as with a simple terminal, by
copying the character from ROM or EPROM into the selected 10 line by 7 -dot field, line by line.
Full graphics capability is also easily implemented once the relevant software algorithms have been determined.

So for full graphics, every dot is one bit of memory. There is no refresh RAM, refer to Figure 6. The CRTC scans through the Display RAM, a line at a time for each row on the CRT, causing the RAM outputs to be read every 7-dot cycle. The RAM output is shifted out two dot cycles later. The microprocessor may write into the Display RAM each 7-dot word, with "1's" representing dots.


FIGURE 5. Full Graphics Capability Requires Individual Dot Selection


FIGURE 6. Full Graphics System


TL/F/5868-7

## CRTC Address Bus Configuration

The particular RAM address to be written into is determined by its $10 \times 7$ character field position and the selected line of that field; refer to Figure 7.
The 11 least significant addresses $A_{0}$ to $A_{10}$ contain character position information from position 0 to 1919, and the next 4 addresses $A_{11}$ to $A_{14}$ are the 8350 line counter outputs via a TRI-STATE buffer. The most significant bit, $A_{15}$ is used to select the RAM when HI , and the EPROM's and peripherals when LO.

## Graphics Design Criteria

In the simple CRT applications, the microprocessor is used mainly to re-write the Refresh RAM as new information is fed in, either from the keyboard, or from the main computer (via ACE). The $\mu \mathrm{P}$ can still be used in this application for alphanumerics/graphics, but it is also desirable if it can perform graphics computations, such as drawing, lines from the inputted coordinates.
This requires the microprocessor to be able to write 7 dot words quickly to the Display RAM. The best way to implement this is to time multiplex the dot cycle with the CRTC so that whenever the $\mu \mathrm{P}$ requires access to the Display RAM, it merely waits for its slot in the next dot cycle, which could be up to 640 ns later. The information is either written or read
after 360 ns , that is a maximum of $1 \mu \mathrm{~s}$ after the memory access request, which is fast enough. Now the $\mu \mathrm{P}$ no longer has to wait for blanking to be able to operate, it continues its normal operation and only enters the WAIT state during RAM access. Although this is for up to $1 \mu \mathrm{~s}$, in fact it is in general invisible because the $\mu \mathrm{P}$ memory access takes at least 700 ns .

## The Microprocessor

The 8080A-2 was chosen for the following reasons:

- FAST-Takes 21.84 MHz ( $2 \times 8350$ frequency) divided by 9 (in the 8224 ), to give a clock cycle of 2.427 MHz , i.e., $0.41 \mu \mathrm{~s}$ per microcycle, or $1.6 \mu \mathrm{~s}$ for a short instruction
- Software can be developed on STARPLEXTM or Intellec Development Systems
- 8080A-2, DP8224 and DP8238 are low cost
- Associated circuitry previously designed in Application Note AN-199
Note the DP8238 has advanced MEMW more-desirable so that the microprocessor can go into the WAIT state earlier in the write cycle.


TL/F/5868-8
FIGURE 8. Automatic RAM Refresh

## Interrupts

The INS8259 is ideal as an Interrupt Controller, because most interrupt signals in the system are positive going, saving D-type flip-flops. It can also be used to mask off interrupts when necessary.

## Interrupt Priority

1) Horizontal Sync from the 8350, highest priority if row start has to be quickly changed, normally masked off
2) Paralleled 8 -Bit I/O Port, highest priority if CRTC card is part of a master system, otherwise masked off
3) Vertical Sync from the 8350, normally highest priority, need to quickly change the Top of Page register for scrolling, to change the display before the new frame begins
4) ACE, INS8250-during serial block transfers this will take highest priority
5) Keyboard-the time to press the keys is much longer than the interrupt wait time so can be low priority
6) $A / D$ Converter-time for conversion is $100 \mu \mathrm{~s}$ so again can be low priority

## Display RAM

The system requires a RAM with $24 \times 80 \times 10$ addresses, each of 8 bits (representing $7+1$ attribute bit), and a cycle time of $640 \mathrm{~ns} / 2$ or 320 ns . Using static RAMs 19.2 kbytes would require 40 ICs, whereas using dynamic RAMs 16 ICs are necessary, totaling 32 kbytes. This leaves 13 kbytes available as spare RAM.

## Advantages of Dynamic RAMs

- Only 16, 16-pin packages instead of 40, 18-pin packages
- Less than $\$ 10$ for 16,000 bits
- Fast access and cycle times using the MM5290-2 (average cycle time is 320 ns ). Even faster times with the 5 V only 16k MM5295
- Standby current only $5 \%$ of operating current
- Less average power dissipation than for static RAMs

This means average power dissipation is $30 \mathrm{~mA} \times 12 \mathrm{~V} \times 1 / 2 \times$ $1 / 2 \times 16$ or 1.5 W for all 16 packages (only one bank is accessed per cycle by the CRTC for half the dot cycle time). For $40,4 \mathrm{k} \times 1$ static RAMs, average power is $80 \mathrm{~mA} \times 50 \mathrm{~V} \times$ 40 or 16 W . Note that if the MM5295 5V, 16k x 1 dynamic RAM is selected, power dissipation will be even further reduced, with access and cycle times about half the 3 rail version.

## Disadvantages

- Not easy to interface to
- Need to be refreshed every 2 ms -see "Refreshing of Dynamic RAMs"
- 3 supply rails needed, $+12 \mathrm{~V},+5 \mathrm{~V},-5 \mathrm{~V}$, but these are already required for the 8080


## Refreshing of the Dynamic RAMs

With 16 k dynamic RAMs all 128 rows of every RAM have to be refreshed every 2 ms maximum to maintain valid data. It is possible to manipulate the addressing of the CRTC address bus to the dynamic RAM multiplexed address bus, so that there is no need for a separate refresh counter. This is because for any display row, the 8350 sequences all 80 characters, starting at line 0 and ending at line 9 . Thus we can use the 3 least significant bits of the line counter outputs ( $A_{11}, A_{12}, A_{13}$, from LCO, LC1, LC2) for three of the dynamic RAM row address bits, (corresponding to lines 0 to 7 of each display row), and the four least significant bits of the character position address $\left(A_{0}\right.$ to $\left.A_{3}\right)$ for the remaining four RAM row address bits. See Figure 8.


TL/F/5868-9
FIGURE 9. 8350 Block Diagram

Unfortunately, because 19k addresses are required, it is necessary to use two banks of RAM (8 RAMs in each bank), giving a total of $32 \mathrm{k} \times 8$. This leaves 13 kbytes available for scratch pad, display storage, and in-system emulation of programs. Therefore each row of this second bank of dynamic RAMs also has to be refreshed. By using address bit $\mathrm{A}_{4}$ to select the bank, all rows of the dynamic RAMs are therefore refreshed every 32 characters, which in fact is eight lines, or in effect one row of the display. The worst case is when the 32 characters are split over two display rows. There is no problem during the vertical blanking because the 8350 still outputs incrementing addresses and LCGA continues to activate the control logic. So refreshing still continues during blanking. Thus the longest period any RAM row goes without a refresh cycle is $65 \mu$ s per line $\times 10$ lines per row $\times 2$ rows $=1.3 \mathrm{~ms}$, which is still within the 2 ms maximum at $70^{\circ} \mathrm{C}$. In other words, dynamic RAM refreshing is automatically performed by the 8350 sequencing the address and no extra circuitry is required.

## CRT Controller

A graphics/alphanumeric CRT Controller requires the following (See Figure 9):

1) All monitor signals provided-the 8350 provides Vert/ Horiz sync and vertical blanking
2) Cursor signal-the 8350 has cursor enable
3) Fast dot clock, a 7-dot cycle clock continuous, and a shift register clock only during display-the 8350 has dot clock, LCGA and LVSR
4) Line counter output 4-bit, TRI-STATE-the 8350 has line counter output (but not TRI-STATE)
5) Ability to set top of page, row start and cursor reg at any time-the 8350 can do this using LD REG, RA and RB inputs during the time the $\mu \mathrm{P}$ is on the CRCT address bus. RA and RB can be data bus bits DB0 and DB1, and LD REG can be decoded from the address bus
6) 50 Hz or 60 Hz capability-the 8350 has a frequency select input
7) Incrementing position address, TRI-STATE-the 8350 has this, with a maximum enable/disable time of 30 ns
This parameter is important in this application where it is necessary to switch the memory from the CRTC address to the microprocessor address, and back to the CRTC address all in one 7 dot cycle of 640 ns . Other CRT controllers are not capable of enabling and disabling the CRTC address so quickly.
Hence the DP8350 requires no extra circuitry apart from a Quad Latch to disable the Line Counter outputs. The 8350 has internal ROMs which determine how many rows (24), columns (80), lines per row (10), and dots per column (7). Versions of the 8350 are available with other combinations.

## System Timing

The standard timing for the dumb terminal type of application is shown in the timing section of Figure 1, with the microprocessor inactive during display time. This is undesirable for graphics applications where full use of the micro-


FIGURE 10. System Timing Control Circuit and Diagram
processor is required for computations and peripheral control with very fast baud rate. To determine the timing sequence it is first necessary to calculate the CRTC frequency required for the dot clock.
CRTC Frequency $=\mathrm{d} \times[\mathrm{c}+$ (characters during horizontal blanking) $] \times[(\mathrm{r} \times \mathrm{I})+$ (lines during vertical blanking $)] \times$ (line input frequency)
where $\mathrm{d}=$ dot per character,

$$
\begin{aligned}
& \mathrm{c}=\text { columns on display } \\
& \mathrm{r}=\text { rows on display } \\
& \mathbf{I}=\text { lines per row }
\end{aligned}
$$

For the standard 8350 ,

$$
\begin{aligned}
f & =7 \times(80+20) \times[(24 \times 10)+20] \times 60 \mathrm{~Hz} \\
& =7 \times 100 \times 260 \times 60 \mathrm{~Hz}=10.92 \mathrm{MHz}
\end{aligned}
$$

This is too slow for the DP8224 which divides the crystal frequency by 9 to provide the clock to the microprocessor. The 8224 frequency can therefore be 21.84 MHz as in Figure 10, and this is divided by 2 to provide the 8350 dot clock of 10.92 MHz , or 91.6 ns per dot. A 7 -dot cycle is 641 ns or 1.560 MHz . This is divided by 2 , i.e., 780 kHz , to provide a clock frequency for the A/D converter.
The 8080 frequency is $21.84 / 9 \mathrm{MHz}$ or 2.427 MHz . This frequency is also applied to the ACE to provide the clock for the Baud Rate divider. The baud rate is determined from 2.427 MHz/(16 x Baud Divisor).

## 7 Dot Cycle Timing

Figure 11 shows how the 7 -dot cycle time of 641 ns can be time multiplexed into two separate control sequences; Microprocessor and CRTC. It is necessary that the new 7-dot
word to be displayed, is available at the commencement of the dot cycle shift. Therefore the 8350 must access the CRTC address bus for the second half of the 7-dot cycle, in fact for the last 3 dots of the cycle. This allows the time period taken by the first 4 dots to be used by the microprocessor, so that the microprocessor address output appears on the CRTC address bus for the first four dots, but only if a $\mu \mathrm{P}$ access is requested.
The CRTC 15 -bit address is timed multiplexed into 7 rows and 7 columns to be applied to the dynamic RAMs, using multiplexer-drivers, with bit A4 selecting the bank. It is therefore necessary to latch in first the rows with RAS (Row Address Strobe), and then the columns with CAS (Column Address Strobe), for both the $\mu \mathrm{P}$ half-cycle and the CRTC halfcycle. All the set-up and hold times are met by the circuitry of Figure 12. If the $\mu \mathrm{P}$ is not requesting RAM access during its half-cycle, the RAS does not occur, although CAS still does. This is because RAS enables CAS internally in the dynamic RAM's, so that if RAS does not occur, the CAS has no effect and the RAM remains in standby mode. This is also the case in selecting the banks with RASO or RAS1.
In the second half-cycle, the CRTC always reads the RAM, so WE remains HI , but in the first half-cycle the $\mu \mathrm{P}$ may request a READ or WRITE. WE remains HI for READ, and for WRITE remains LO while RAS is low. Note that the 8350 outputs the address word two dot cycles in advance, and therefore it is necessary to latch and then hold the dot word for one dot cycle. It is then latched into the 7-bit parallel-in serial-out shift register. The 8th bit from the latch can be used as an attribute bit.


Figure 12 shows the Memory Control Logic required to correctly sequence the control signals and busses to the dynamic RAMs and associated components. The interfacing from the 8080 microprocessor (via signals MEMR and MEMW) is such that whenever the $\mu \mathrm{P}$ requests to read or write to the dynamic RAMS, the $\mu \mathrm{P}$ Access Flip-flops access the RAMs at the start of the next $\mu \mathrm{P}$ cycle. At the end of these four dots, the information has either been latched into an 8 -bit latch (for READ), or written into the RAMS (for WRITE). The READY signal goes active at this time which ensures that valid information is read at the end of the $\mu \mathrm{P}$ cycle; refer to Figure 10. Also the fact that MEMR and MEMW occur at fixed intervals relative to the dot cycle signal, LCGA, means that system contention cannot occur. Therefore there is no need for arbitration between these two signals when a microprocessor cycle is requested.
This also applies when selecting the 8350 to change Top of Page, Row Start and Cursor. To select any of these 3 registers, the $\mu \mathrm{P}$ data bus bits D0 and D1 are connected to $\mathrm{R}_{\mathrm{A}}$ and $R_{B}$ to select the required register.
The information to be latched into the selected register has to be valid on the CRTC address bus. Because this is time shared with the 8350 address counter, which outputs the incrementing display addresses during the second half of every 7-dot cycle, the CRTC register information has to be valid for the first half of the next dot cycle. The CRTC is selected with DS6/7 and MEMW, so that REGISTER LOAD occurs just after the CRTC register information becomes valid on the CRTC address bus. The 8350 spec requires that the address be valid 250 ns before REGISTER LOAD trailing edge (old data sheets do not state this), and that $\mathrm{R}_{\mathrm{A}}$ and $R_{B}$ are valid at the leading edge. Note that the 8350 internal address counter can be enabled or disabled within 30 ns of the ADDRESS ENABLE changing state.
All the Logic for Memory Control is Schottky, due to the very fast timing required in the system. Note that the cycle time of the CRTC half-cycle is 270 ns , which is less than the 320 ns specified for the MM5290-2. This parameter is specified at 320 ns for power dissipation reasons, and because the $\mu \mathrm{P}$ is not fast enough to use its half-cycle every 7 -dot cycle or 641 ns , the average cycle time is greater than 320 ns .

## System Configuration

Figures 13 and 14 together show the system block diagram. The peripheral components of Figure 13 are used with the microprocessor circuitry of Figure 14. The right hand half of Figure 14 is equivlent to the circuitry of Figure 12.
The LS138 address decoder is used for both I/O and memory addressing. Referring to Figure 15 address map, the peripherals are designated as I/O, and the EPROMs, ROM, CRTC and dynamic RAMs as memory. With address bit A15 HI , the 32k dynamic RAM block is selected. With address bits A14 and A15 LO, the LS138 outputs are selected. A11, A12, and A13 are decoded to select which one of the LS138 outputs goes LO, so that when memory is addressed, each section is 2 kbytes. This includes the CRTC which requires 4 kbytes from 3000 H to 3FFFH for 2 pages. The top four address bits select the CRTC and the remaining 12 address bits are latched into the selected register.

When addressing I/O, address bits AO-A7 also appear respectively on A8 to 15, so that with A6 and A7 LO, i.e., I/O address 00 H to 3 FH , each LS138 output is now 8 bytes selected by A3, A4, and A5. Bits A0, A1, and A2 are then connected as required to the peripherals, to select the addressed byte.

## PERIPHERALS

## I/O Port

In 00 H or OUT 00 H select the 8 -bit parallel I/O port, which basically is two octal latches with TRI-STATE outputs. The 8 output bits may be connected to a master 8 -bit data bus. When an external 8 -bit data word is latched into the input octal latch, an interrupt causes this to be enabled on the $\mu \mathrm{P}$ data bus, when acknowledged with the instruction IN 00 H . To output to the master databus, OUT 00 H causes the $\mu \mathrm{P}$ data to be latched into the output latch and this also provides an external interrupt to the master system. The master can then read this data by enabling the output octal latch. Data can be transferred fast because the I/O port normally has the highest priority interrupt (IR 3 of the 8259), when required.

## Interrupt Controller INS8250

This was also mentioned in an earlier section. At initialization, it is set up to remain in the fully nested mode, so that only higher priority interrups may interrupt an existing interrupt. Otherwise a lower priority interrupt has to wait for the higher one to finish. Normally the horizontal sync interrupt to IR2 is masked off if there is no need to change ROW START or soft scroll display data off the screen line by line. The I/O address to select the 8259 can be either 10 H or 11 H ; refer to the 82569 data sheet and the software to determine whether A0 is ' 0 ' or ' 1 '. Each interrupt routine has to end with a SET END OF INTERRUPT instruction.

## Keyboard

The instruction $\operatorname{IN} 18 \mathrm{H}$ reads ASCII data on the keyboard after a keyboard interrupt has been acknowledged.

## Serial I/O Using the ACE INS8250

The 8250 with its associated EIA RS 232 interface allows serial data to be received or transmitted 8 bits at a time, with the instructions IN 20 H or OUT 20 H . The baud rate is previously determined as described in the software section. Other ACE registers may be accessed, by connecting A0, A1 and A 2 of the $\mu \mathrm{P}$ address bus to the same designations on ACE, so that ACE addresses are from 20 H to 26 H . During block transfers, such as dumping a picture on the screen into an external memory, or loading from the memory, the higher priority inputs can be masked off for fast transfers.

## Baud Rate Switch

See 'Baud Rate' for application, the instruction OUT 28H will read the 4 switch positions.

## A/D Converter ADC0808

This 8 analog channel, 8 -bit A/D converter, has first to be initialized to commence a conversion on one of the channels. Address bits A0, A1 and A2 are used to select the channel, so that instruction OUT 3 nH starts a conversion on INPUT $n$. The conversion takes about $100 \mu \mathrm{~s}$ with the 780 kHz clock, so the $\mu \mathrm{P}$ can continue operating during conversion. The END OF CONVERSION signal then interrupts the $\mu \mathrm{P}$, which when acknowledged reads the 8 -bit data with the instruction IN 3 nH , although n is not important in reading the A/D.
The A/D converter being only one 28 -pin chip, is ideal for demonstrating the graphics capabilities of the system. For instance, an $x-y$ joystick can be connected to INPUT 0 and INPUT 1 , so that the movement of the joystick draws on the screen.




TL/F/5868-15
FIGURE 15 I/O and Memory Map

## System Operation and Software

The software was developed purely for demonstration purposes to show the versatility and power of the system. All the software has been tested, but the system could be much more powerful with additional software. The 13 kbytes of back-up RAM are also useful in this respect. The software was developed on National's STARPLEX Development System. The instruction set so far is just under 4 kbytes, so two 2716's are used, but these may be replaced by 2732 's if the chip select pins are reconnected, so that extension up to 8 kbytes is possible with no extra IC sockets.

## Parameter Definitions

The software is structured as in Figure 16. The philosophy was to make it versatile, easy to understand, and easy to modify or add to.
The registers are stored in the dynamic RAMs starting at FEOOH in the non-display section. The Top of Stack is also
in the RAMs at the highest location, FFFFH. This allows for about 240 nested two-byte PUSHes or CALLs, which is comfortable. Any register may easily be relocated merely by changing its address, similarly any new registers may be added to the list.
The addresses of the various memory and I/O locations are also listed and defined in the front section so these can be changed as desired.
For complete versatility, the display parameters are also listed in the front section so that any different value of parameters from those listed need be changed only in this section. The values of the parameters or constants are those of the standard DP8350 around which the hardware has been designed.
Thus by defining most parameters in the software once, at the beginning, the subsequent routines/subroutines will be valid for different applications and should not need to be altered, merely added to. Not many macros were used in order to save EPROM instruction space.

## Interrupt Entry Locations

These are in 8 -byte increments beginning at 0010 H . The 16 bytes before this are saved for power-up initialization to disable interrupts and set Top of Stack.
Each interrupt location calls that interrupt subroutine. At the end of the subroutine, the system returns to output an END OF INTERRUPT to the 8259, and then returns to the original subroutine in progress when the higher priority interrupt occurred. If no interrupt was in progress, the program returns to the WAIT LOOP which enables all unmasked interrupts to the $\mu \mathrm{P}$.

## Look-Up Tables

This has three sections. First, the BAUD RATE DIVISOR look-up table contains all the 16-bit divisors required for baud rates from 110 baud to 19 k baud.
The next look-up table contains PROGRAM LABELS, used in the SEARCH FOR PROGRAM subroutine. The first row contains all the first characters of the program labels, the second row contains the second character, up to the fourth row contains the fourth character. Each program consists of four characters.
The third table is the address list so that once the SEARCH subroutine has located the desired label, it alters the program counter to the equivalent section of this table, which then calls up the program requested.

| PARAMETERS DEFINITIONS | REGISTERS ADDRESS CONSTANTS (8350 PARAMETERS) MACROS |
| :---: | :---: |
| INTERRUPT RESTARTS |  |
| LOOK-UP TABLES |  |
| SYSTEM INITILIZATION |  |
| INTERRUPTS - VERT, KBD, A/D, ACE |  |
| DUMB <br> TERMINAL FUNCTIONS | SPCE, RET, HTAB, VTAB, BACK SPCE LNFD, ATTRIBUTE, CLR ROW RIGHT SYMBOL, TAB, BAUD, CLR ROW, START |
| DISPLAY SELECTED CHARACTER |  |
| HOUSEKEEPING - WAITS, ENDS |  |
| CONVERSIONS | ENTER DECIMAL NUMBERS \& CONVERT TO BINARY. <br> CONVERT Y AND X INPUTS TO DOT ADDRESS, WORD. CONVERT A/D CONVERTER INPUTS TO X, Y. |


| DISPLAY PROGRAM <br> REQUESTS, ETC. | ' $X=$ ' ETC. <br> 'NUMBER TOO BIG',ETC. |
| :---: | :--- |


| GRAPHICS | CLSC, LIST, PLOT, BYTE, HCHR, VLIN, HLIN, |
| ---: | :--- |
| PROGRAMS | DOTS, MOVD, WAVE, RECT, DMPO, DMPI, SAVE |
|  | LOAD, DRAW, PONG, EXTN |

SYMBOLS, DRAWING SEQUENCES
FIGURE 16. Graffiti - Software Structure

## System Initialization

After disabling interrupts and setting Top of Stack, the 32k addresses of RAM are cleared one byte at a time, so that the screen is blank within half a second of switch-on. The cursor is then homed to the first character position. First the Top of Page register is set to 0 in the CRTC and then the cursor register is set to 0 , both in the RAM and the CRTC. The column count is also reset.
The ACE is next set up including the baud rate (see Baud Rate section). Next, the Interrupt Controller is set up, and after this the system enters the WAIT LOOP system, enabling the interrupts to wait for an interrupt.

## Interrupts

1) Horizontal Interrupt is normally masked off but may be unmasked for two reasons: either during scrolling, so that each row can be soft scrolled off the screen a line at a time, or during editing to delete a row, so that a jump in ROW START to the next row has to occur every frame at this new row. This new row must be loaded after horizontal blanking of the last line before the jump row is to begin.
Note that if the ROW START register is not loaded, each row start address is the last display address incremented.
2) Port Interrupt is normally masked off, but must be unmasked if transfer of data to a master system is necessary.
3) Vertical Interrupt is used for two purposes. One is to scroll the display by one row, once the scroll semaphore bit has been set in one of the associated subroutines, this is begun at vertical interrupt so that screen flicker does not occur. The other is to change a graphics display every frame so that smooth transition of a subject across the screen is attained. An example of this is the program PONG. The flow chart for Vertical Interrupt is shown in Figure 17.
4) ACE Interrupt is by far the most complex because data received by this chip then has to be operated on to determine what action to take. The flow chart for ACE Interrupt is shown in Figure 18. Assuming the interrupt is because ACE has received data available, the ASCII data is checked for a function input. If not a function, but a program is already in progress awaiting inputted data, then this character is saved in the Input Character register. If the character was entered while the cursor was in the first four positions of a row, then the character is saved in a register determined by the column position of the cursor. This saves the character to recall it in a look-up comparison later, while searching for a program. Unless the ASCII code was a function, the character is displayed in the cursor position (see Displaying Characters).
If the ASCII code entered is a function, then first CARRIAGE RETURN is checked for. If negative, then all the other functions are checked for and if positive, that particular function is executed. If the input is in fact a carriage return, then a check is made to see if the cursor was in the 5th position, signifying a four character graphics program has been requested. The system then goes to search in a look-up table for a program corresponding to the four ASCII characters entered in order. If a program is found, the system then calls the requested graphics program and executes it. If not, then a carriage return is executed.
5) Keyboard Interrupt in most systems is a simple subroutine, merely accepting the ASCII data word from the keyboard and outputting it to the ACE (see Displaying Characters).
6) $A / D$ Converter Interrupt sets the A/D semaphore bit.


TL/F/5868-16
FIGURE 17. Vertical Interrupt Flow Chart

## Functions

A number of dumb terminal functions are available with the present software: carriage return, line feed, advance cursor, backspace, up cursor, tab 8 positions, clear row, clear row right of cursor, scroll up one row, and selecting attributes. Attributes available are half-intensity characters and character inversion. Each 7-dot location has its own attribute bit.

## Baud Rate

The 4-bit BAUD SWITCH is used to select the BAUD RATE at switch on, or during operation if CTL E is entered. The $\mu \mathrm{P}$ then reads the switch setting and loads the corresponding 16-bit BAUD RATE DIVISOR into the INS8250 Asynchronous Communications Element. Baud rates from 110 to 19k are available, and up to 56 k is feasible if the 8080A-2 $\mu \mathrm{P}$ is selected for fast data rates.

## Displaying Characters

When a key is depressed, the keyboard outputs the ASCII code of the key selected, which is read by the $\mu \mathrm{P}$ when the keyboard interrupt is acknowledged. The $\mu \mathrm{P}$ then outputs the same ASCII data to the INS8250 ACE to be transmitted serially via the RS232 interface. This can be connected to a main computer, or an identical terminal, or back to the serial input of the ACE. When the ACE receives the returning 8 bits, it outputs a RECEIVED DATA AVAILABLE INTERRUPT or RCDA. The received data is then read by the $\mu \mathrm{P}$, which selects the ASCII character from the 128 character ROM using the ASCII code as address. The alphanumeric character is copied line by line into the dynamic RAM in the position of the cursor.
Initially all RAM locations are ' 0 ' and the dots are written as ' 1 ', in a 7 -dot word. See Figure 19. Then every frame, as the 8350 scans each line, the 7 -dot word for each character position is latched from the RAM into the 7-bit shift register,
and outputted serially during the next 7-dot cycle so that each ' 1 ' appears s a dot. The standard ASCII characters are displayed in a 7 line by 5 dot format or font. The 7 lines are copied line by line into the first 7 lines of the 10 line character field, leaving lines 7 through 9 as vertical spacing between characters. Data bits 1 through 5 are used for characters, leaving dots 0 and 6 as spacing between adjacent characters. The keyed character then appears on the screen and the cursor is incremented to the next position.

## Additional Symbols

An additional 2716 EPROM with pre-programmed electronic symbols can be selected instead of the ROM, so that circuit diagrams can be drawn on the screen. Each symbol in the EPROM can be 10 lines of up to 7 dots so that each character may be continuous into the next-a necessity for circuit diagrams. The EPROM is selected by typing CTL Z on the keyboard and then a key, which can be either upper or lower case. This then displays the appropriate symbol in a similar manner to an alphanumeric character. To return to alphanumerics again, another CTL $Z$ is required from the keyboard.
Two sequences are also stored in this EPROM, at addresses 1 DOOH and 1 EOOH . When either of these are called up by the program DRAW, a circuit diagram is drawn on the screen. This is an efficient way of storing circuit diagrams. Each circuit sequence, requires about 200 bytes, which is not a lot to cover most of the screen, much less than the 19 kbytes normally required to save every dot.
Although the symbol EPROM was programmed for electronic symbols, other kinds of symbols may be programmed into this EPROM, such as mechanical symbols.
Programming this EPROM is not easy. Assuming ASCII characters are to be used to select each symbol, then the addresses $A_{6}, A_{5}, A_{4}$ must be 100, 101, 110, 111 corresponding to ASCII codes 4 XH to 7 XH , where X is address $A_{3}, A_{2}, A_{1}, A_{0}$. The 4 lines LC 3, LC 2, LC 1 and LC 0 go to address bits $A_{10}, A_{9}, A_{8}, A_{7}$. The EPROM is selected with $00011 B$ to $A_{15}, A_{14}, A_{13}, A_{12}, A_{11}$. In other words, to select the first line of character ( 41 H ), the address would be 1841 H , and for the second line 18 CH etc.

## Locating the Position of a Dot

The standard DP8350 displays 80 horizontal characters for each of 24 rows, each character field comprising 10 lines of 7 dots. Thus there are $80 \times 7$ or 560 horizontal dots and $24 \times$ 10 or 240 vertical dots in the display. Let the value of the horizontal dot position be $x$, where $0 \leq x<560$, and $y$ be the vertical dot position, where $0 \leq y<240$. Refer to Figure 20.

If the $x$ and $y$ values are inputted to the microprocessor, it can then compute the character position, the line number and the dot position number. First, the Row Number r is INTEGER $(y / 10)$. This then has to be multiplied by 80 to produce the ROW START number. The Column Number then has to be added to this to obtain the Character Position Number, where the Column Position $c$ is INTEGER ( $x / 7$ ). The line of the row is $(y-r)$, and the dot number is $(x-c)$ for the computed character position.
For the 8080 microprocessor, multiplication and division of numbers is laborious and time consuming. It is therefore easier to use the program subroutine shown in Figure 21 to compute the character position, line number, and dot number. A separate subroutine then computes the dot word from the dot number. This 7-dot word is then ORed with the word already in the computed dynamic RAM location. All this can be demonstrated using the program PLOT.



TL/F/5868-18
FIGURE 19. Displaying Character
This computation takes an average of $300 \mu \mathrm{~s}$ and a maximum of $500 \mu \mathrm{~s}$. Hence up to 3,000 dots can be plotted per second for any values of $x$ and $y$ to create a graphics display.
A good demonstration of the graphics capability is to connect an $x-y$ joystick to two analog inputs of the A/D converter and by selecting the program MOVD (move dot), moving the joystick. The joystick can be moved quickly from one extreme to another and all dots on the way are displayed. This program can also use a dot as the cursor, using the joystick to select its position, and then to depress keys
whenever a desired character is required at the character position of the dot.

## Dot Word Transfers

With the use of the ACE, it is possible to unload the contents of the RAM into either an identical terminal to copy the display, or to store it in a main computer. It can then be recalled from the computer at a later date and re-loaded into the RAM to be displayed. Or if desired, sections of the display can be transferred. Copying from or to the display can be fast, because 7 dots are read or written at a time. An example of this is to use the programs SAVE and LOAD. A section of the display (such as a circuit diagram) can be saved in the back-up RAM, and then loaded back on to the display in a different area. The diagram appears almost instantly.
This extra 13 kbytes of back-up RAM can also be used as additional memory for in system emulation of programs, or for powerful computing capability for graphics calculations.

## Graphics Programs

To perform various graphics functions it was decided to select the necessary software with four letter program labels, followed by a carriage return. As long as the label derived starts at the first column of a row, the program requested is called up and executed. Some programs request information from the operator. PLOT is an example of this, where the values Y 1 and X 1 are requested by the display. The user types in the desired values in normal decimal, signifying the end of the number with a carriage return. After both $y$ and $x$ have been entered, the program continues, in this case plotting a dot at $\mathrm{Y} 1, \mathrm{X} 1$.

## Conversion of Entered Decimal Numbers

The conversion of the decimal numbers entered and saved in the Input Number registers, is performed by the subroutine ENTR. First the last decimal number entered (obviously units) is tested for ASCII number units and then saved. The second number (tens) if entered, is then tested and decremented until 0 is reached, and each decrement, 10 is added to the total number. Then the third number (hundreds) is tested and decremented to 0 , each time 100 is added to the total. At the end of the conversion, $\mathrm{H}, \mathrm{L}$ register contains the total number in binary. This is then saved in the respective register.

## Conversion of 2 Hexadecimal Characters to an 8-Bit Word

This subroutine takes 2 ASCII characters each in the range 0 to 9 , A to F, and converts them to a binary word. First, the 3 ASCII code bits are masked off the number first entered. This is shifted left 4 times and added to the masked off 4 bits of the second number entered. This 8 -bit word is now 7 dots plus one attribute bit. With this method, it is easy to write/read words quickly on to the display, in the selected location. This can be demonstrated with the program DMPI (dump-in) as in the next two sections.

## Display Loading

The starting address is first entered (anywhere from 8000 H to FDFFH) by keying in the first two hex numbers when requested by $\mathrm{B}=$ (byte), no carriage return, then the last two hex numbers. This is repeated for the end address. The bytes are then entered 2 ASCII characters at a time. If the addresses are between 8000 H and CFFFH, the words will appear on the display. For example, 7F will appear as 7 dots, or 83 will appear as the 2 right-hand dots with attribute. In this way a picture can be loaded on the display.


TL/F/5868-19
ROW $\mathbf{r}=\operatorname{INTEGER}(\mathrm{y} / 10)$, LINE $\mathrm{L}=\mathrm{y}-\mathrm{r}$
COLUMN $c=$ INTEGER ( $\mathrm{X} / 7$ ), DOT NUMBER $d=x-c$
DOT AT LOCATION $x, y$ IS IN CHARACTER POSITION $p$, LINE L, DOT NO. $d$, WHERE $p=80 r+c$
FIGURE 20. CRT Display/8350 Character Address Positions


TL/F/5868-20
FIGURE 21. Flow Chart to Add Dot $x, y$ to Display




## Use of Back-Up RAM

If the DMPI addresses are between D000H and FDFFH, the information is stored in the back-up RAM. This is useful for in-system emulation, for example. By calling up the program EXTO (External 0), if a program has previously been loaded in the back-up RAM, starting at address D 000 H , this program will then be executed after EXTO, carriage return. Another use of this section of RAM is the storage of different sequences of circuit diagrams other than those in the symbol EPROM. The program DRAW can then call up the starting address.

## AddItional Software

The power and versatility of this system is easily demonstrated with the existing software. This can be added to as required with new software, calling up existing subroutines where possible. Up to 4 kbytes of additional software can be incorporated without any hardware modifications (other than moving two links to select 2732s instead of 2716s).

## Conclusion

So using all National Semiconductor ICs, at a cost of a few hundred dollars, the hardware for an intelligent terminal with full graphics capability can be fitted on one BLC80/SBC80 size card. The design is easily expandable to systems requiring color. The biggest modification is to the memory; instead of one bit per dot. 3 bits ae required for blue, green, and red, to give 8 possible combinations per dot. A small number of extra logic ICs are required, as are minor additions to the software. To select the color, a CTL key can be used followed by the code of the color. This color will then be written until changed by the CTL key. A differential CTL key followed by a number could previously have set the background.

## Present Capablilities of Alphanumerics/Graphics System

## Dumb Terminal Functions

**All 128 ASCII Characters Displayable
**Space
**Carriage Return
**Horizontal Tab ( $\rightarrow$ ) or (CTL L)
**Backspace
**Linefeed
$(\leftarrow)$ or (CTL H)
( $\downarrow$ ) or (CTLI)
**Vertical Tab
**Select/Deselect Attribute
**Tab 8 Spaces
**Clear Cursor Row
**Clear Row Right of Cursor
( $\uparrow$ ) or (CTLK)
**Initialize System
**Select Baud Rate from 110 to 19,200 Using S-1 and CTL E
**Scrolling Upwards

## Non-Standard Character/Symbol Selection

**By selecting CTL Z, symbols can be displayed for each key of the keyboard, including shifted and control keys. Also can deselect back to standard ASCII characters with CTL Z.

## Graphics Programs

*CLSC: Clears screen only, leaving 13k back-up RAM unaffected
*LIST: Lists all graphics programs.

Plots a dot at $\mathrm{X}, \mathrm{Y}, \mathrm{X}$ is the number of horizontal dot positions from the left of screen, from 0 to $7 \times 80$ for the 8350, i.e., $0 \leq x \leq 559$. $Y$ is the number of vertical dots from the top of the screen, from 0 to $10 \times 24$, i.e., $\leq 0 \leq y 239$. The operator keys in the decimal values of $Y$ and then X when requested by the display.
*VLIN: Draws a vertical line between Y 1 and Y 2 at X . These values are entered decimally by keyboard when requested by the display.
*HLIN: Draws a horizontal line between X1 and X2 at Y1. These values are entered decimally by keyboard when requested by the display.
*RECT: Draws a rectangle linking lines $\mathrm{X} 1, \mathrm{X} 2, \mathrm{Y} 1$, and Y2.
*PONG: Bounces a dot around the screen between the four walls of the display.
*DRAW: Draws a diagram on the screen from a sequence of operations saved in ASCII code in memory. The START address of the sequence is determined by the first four hexadecimal characters entered on the keyboard. The address 1D00H selects a DC voltage restoring circuit sequence located in the symbol EPROM. Address 1E00H selects a logic circuit and waveforms. Test sequences can be loaded into back-up RAM using program 'DMPI' at the starting and end address entered. This start address is then called up by the 'DRAW.' The end address must contain 0 (zero).
*SAVE: Saves in the back-up RAM a section of display contained within rows R1 to R2, and columns C1 to C2. These values are entered decimally by keyboard when requested by display. The start address in the back-up RAM is selected by the first four hexadecimal characters entered on the keyboard.
*LOAD: Loads from the back-up RAM to a section of display bounded by R1, R2, C1, C2. These values are entered decimally by keyboard when requested by the display. The back-up RAM start address is selected as in SAVE.
*DOTS: Plots $N$ dots on any line Y 1 at positions $\mathrm{X} 1, \mathrm{Y} 1$; $\ldots$. $\mathrm{XN}, \mathrm{Y} 1$; and then any new line entered in decimal by the operator. Ends the program by entering 0 (zero) when the next $Y 1$ is requested.
*MOVD: Uses the 8-channel 8-bit A/D converter to monitor the voltages on $\mathrm{X}-\mathrm{Y}$ joystick, an inhibit-draw switch, and an exit-program switch. In the DRAW mode consecutive dots are plotted to create a picture as described by the movement of the joystick. All these input signals are connected to the first A/D socket. In the inhibit DRAW mode the dot is moved around by the joystick as a cursor, and by keying in from the keyboard the desired character, this character will appear in the character field of the dot. This moving dot can be used to erase existing dots, or erase characters by keying 'SPACE' in the desired position. To exit the program, set the EXIT program switch in EXIT-DRAW mode with the InhibitDraw Switch in INHIBIT.
*WAVE: Uses the A/D Converter to create waveforms on the screen when the signals are connected to the second A/D socket.
*DMPO: Unloads any part of RAM to an external system starting at an address keyed in by the operator in hexadecimal characters (four) and ending at another similarly entered address. The RAM is unloaded 7 dots at a time per line of character and converted to two ASCII characters and then transmitted serially.
*DMPI: Loads any part of RAM from an external source (or the keyboard) starting at an address-selected by the first four hexadecimal characters entered on the keyboard and ending at another similarly entered address. The RAM is loaded 7 dots at a time per line of character, keyed in by two hexadecimal characters, for each word. The addresses selected can be display addresses 8000 H to

CFFFH or back-up RAM addresses D000 to FFFFH (warning: FEOOH upwards are registers and FFFFH downwards are stack). Thus a complete picture could be loaded on to the display. Alternately a program could be loaded into backup RAM at EXT0 (D000H), EXT1 (D800H), EXT2 (EOOOH), or EXT3 (F000H). The characters 'EXTn' can then be typed in on the keyboard and this will then select the instructions beginning at address EXTn. Thus in-system emulation is easily accomplished.
*EXTO: Executes a program beginning at RAM address D000H. The program must previously have been entered using DMPI selecting DOOOH as the starting address.
*EXT1: As EXTO but starts at D800H.
*EXT2: As EXTO but starts at E000H.
*EXT3: As EXTO but starts at F000H.

## Software Design for a 38.4 kbaud Data Terminal

## INTRODUCTION

This Application Note describes a CRT terminal designed around the DP8350 CRT controller and the INS8080 microprocessor. The hardware is a modified version of the circuit described in Application Note AN-199. The software was redesigned and optimized for terminal speed and function. In its present form it is upwards compatible with the Hazeltine 1500 video terminal and has a limited graphics capability. Furthermore, it is able to communicate with a host computer via an RS-232 port, at 38.4 kbaud, without using fill-in characters or handshaking. One $2 k$ by 8 EPROM contains all the software required to implement the terminal. An optional EPROM can be used to add features such as menu display or to transform the terminal into a calculator (in the local mode). The absence of the second EPROM does not affect the operation of the terminal as the software checks for its presence.

## DATA TERMINAL FEATURES

■ Modes: remote/local

- Limited graphics
- Window scrolling
- Line transmitting and local editing
- Hazeltine 1500 compatible*
- Video display: two pages, $24 \times 80$ characters/page
- Upper/lower case
- Scrolling plus screen roll up/roll down
- Cursor: blinking (two rates)
- Line, character insert/delete
- Attributes: dual intensity/inverse video
- Full duplex RS-232 port; 110-38400 baud
- Keyboard input: 7-bit parallel
- Full cursor control and addressing
- Cursor enable/disable
- Single board (BLC/SBC) compatible design
*The majority of the software written for the Hazeltine 1500 will run with no modification. However, there are differences.

National Semiconductor Corp.
Application Note 270
Wong Hee
Nick Samaras

## UNIQUE FEATURES

Graphics Capability: The graphics capability of this terminal, although limited by the number of symbols (34), proves to be very helpful. Typical uses include digital waveform generation (e.g., logic analyzer display), and graph oriented displays such as histograms. A graphics menu is available in the local mode. Entering $\uparrow$ Q $\dagger$ from the keyboard will result in a two line menu display. Line 23 displays upper and lower case characters, while line 24 displays the corresponding graphics symbols (see Figure 3). In local, entering $\uparrow$ B will switch the terminal to the graphics mode; the ESC key can be used to exit. In remote mode, the format requirements for graphics display generation are summarized by the flowchart shown at the bottom of this page.
The same flowchart can be used in local, if the "lead-in" $\ddagger$ block is omitted.
Typical transmission sequences are:
7E, 02, 42, 10, 1B
7E, 02, 63, 10, 10, 10, ... 10, 1B
7E, 02, 42, 8, 8, 8, 4A, 7E, 0C, 7E, 0C, 1B
All the graphics symbols, along with the upper and lower case characters, are coded into one 2716 EPROM. As a result, both the character set and the graphics symbols may be customized. The total number of available fonts is 128. The field on each displayed character is 7 rows by 10 columns. The alphanumeric symbols occupy a 5 by 7 subfield typically, except for those requiring descenders; they occupy a 5 by 9 section, while the graphics symbols utilize the whole 7 by 10 field.
Transmit: The data terminal can transmit one line of text upon receipt of the 14 H code from the keyboard in local mode. Alternately, the host CPU can request transmission by sending 14 H prefixed by the 7 E lead-in code.
$\dagger$ Note that $\uparrow$ indicates a control key entry.
$\ddagger$ Lead-in code: 7 E .


TL/F/5869-1

The same function can be used in a relatively unconventional way when programming in BASIC. The majority of BASIC interpreters used in small business systems or home computers incorporate a line-oriented editor, almost adequate for most of the tasks they have to perform. The basic problem with such editors is that they cannot change the flow of the program easily. In other words they cannot change line numbers. This is a shortcoming, as it is both annoying and tedious having to retype segments of text in order to change the program flow, just because the editor cannot handle altering line numbers only.
This terminal offers an efficient solution to this problem. Simply stated, it allows changing line numbers only. Here is a brief description of a typical sequence leading to text and/ or line number modification. Let us assume that a BASIC interpreter is used and that the program that needs to be changed is in memory. Using the list command, the program lines to be modified can be displayed. Now, while in the Command Mode of BASIC, the terminal is switched to local. The user has effectively at his disposal a screen-oriented editor. The cursor can be moved about and text changed as desired; that, of course, includes line numbers. When the editing is completed, the user positions the cursor on the line that was altered and types $\uparrow T$. In response, the cursor scans the line, inverting the attributes. At the same time the line is transmitted to the host CPU in the same order as it was scanned, from left to right. Attribute inversion serves as feedback to the user. After the last character of each line has been transmitted, the cursor returns to the beginning of the following line. As a result, consecutive $\uparrow T$ keyboard entries transmit successive lines. Thus, altering the flow of a BASIC program involves entering the local mode, changing line numbers, transmitting the modified program lines, and switching back to on-line operation. All this can be accomplished at a fraction of the time usually required otherwise. Finally, entering similar lines of text such as the ones found in "PRINT" statements, can be accomplished easily by switching to local, typing the first line and transmitting it; then moving the cursor up one line, changing the line number along with parts of the text that are different, retransmitting the line, and so on. In this way the user can create a long program segment while operating repetitively on one line.
Insert/Delete with Range: This is a rather unusual function that can assist in generating pseudo "screen window" effects. Specifically, a pre-selected number of display lines can scroll while the rest of the display remains fixed. Each "window" is defined as N lines by 80 characters, where: $1<\mathrm{N}<48$, counting from the current cursor location to the end of page. The brief BASIC program that follows demonstrates the use of this function. In this example the display lines 1 through 4, and 19 through 24 remain "frozen". The message ( 100 lines long) is displayed on lines 5 through 18, demonstrating the scrolling of a section of the display.

100 PRINT CHR\$(\&H7E) $+\operatorname{CHR} \$(\& H 11)+{ }^{n d}$ ";
110 FOR I = 1 TO 100
120 PRINT CHR\$(\&H7E) + CHR\$(\&HID) + CHR\$(\&H49) + CHR\$(12);
130 PRINT, "WINDOW SCROLLING LINE:", I, CHR\$ (\&HOD)
140 NEXT I

80 Character Software FIFO: This is one of the key items that allows terminal communication at 38.4 kbaud without handshaking. An 80 character first-in, first-out software buffer is used. The incoming characters are stored temporarily in this buffer, while the microprocessor is servicing interrupts. As time becomes available, the characters are retrieved from the FIFO and processed. That includes performing a terminal function or moving an ASCII character to the video memory. The software allows for a large number of concurrent service requests such as row start, keyboard, as well as multiple ACE interrupts.
Fast Service Routine for Row Start Interrupt: Conventional row start address look-up and loading are not done during the row start interrupt time; instead, a simple row counting routine is used. The terminal count (a software counter) generates a triggering signal for video RAM wraparound address loading. The use of this technique improves the system throughput substantially. Cursor and Top of the Page address loading (i.e., writing to the appropriate DP8350's registers) is done during the vertical retrace interval.
Keyboard Controlled Mode Selection: The operating mode of the terminal can be selected from the keyboard. To aid the user in identifying which mode the terminal is in, two cursor blinking rates are used. The low rate indicates remote mode; a high rate indicates local.
Other functions that can be selected from the keyboard are:

1) Upper/lower case. The default mode upon power up is determined by reading the SW3 switch setting.
2) Next page. A software switch that selects for display page one or two.
Read Cursor: In the local mode the present cursor location can be displayed on line 24, columns 79-80. For example, if the cursor is located on line 8, column 66, entering $\uparrow E$ from the keyboard will result in a display of "Ag" at the bottom right hand corner of the screen. This can save time in looking up the ASCII equivalent codes of the $X, Y$ cursor coordinates to be used in cursor addressing. (Note that, $\uparrow \mathrm{E}=$ $\mathrm{ENQ}=05 \mathrm{H}$.)
The following is an example of how this could be used in a BASIC program.
PRINT CHR\$ ( $\& H 7 E)+$ CHR\$ ( $\& H 11)+{ }^{\mathrm{HAg}}$ "
Upon execution of the above statement, the cursor will move to line 8, column 66.
Menu Display: In the local mode the user has access to a menu display that summarizes the terminal's functions, along with the corresponding control codes (see Figure 1), This feature is optional and resides in EPROM \# 2. The important thing to note is that various kinds of menu/HELP displays can be implemented easily in this fashion. This function can be accessed from the keyboard. Alternately, a dedicated HELP key (that generates the 1D code) can be used.


TL/F/5869-2
FIGURE 1. Sample Menu Display
Character Generator Fonts


TL/F/5869-3
FIGURE 2. Sample Character Font



FIGURE 3. Graphics Menu Shown at the Bottom of the Screen


## Control Functions Summary

Functions

Cursor Move/Control

Line Feed
Carriage Return
Tab
Cursor Up
Cursor Down
Cursor Left
Cursor Right
Home
Home and Clear
Enable Cursor
Disable Cursor
Address Cursor
Read Cursor

Insert

Character Insert
Line Insert
Line Insert with Range

## Delete

## Character Strip

Character Delete
Line Delete
Line Delete with Range Clear to End of Line Clear to End of Page

On-Line / Local

OA / OA
OD / OD
09 / 09
7E, OC / OC
7E, OB / OB
$08 / 08$
10/10
7E, 12 / 12
7E, 1C / 1C
7E, 03 / 03
7E, 06 / 06
7E, 11, X, Y/ 7E, 05 / 05

7E, 1E / 1E
7E, 1A / 1A 7E, 1D, 49, Y

E, 04 / 04 7F / 7F
7E, 13 / 13
7E, 1D, 53, Y /
7E, OF / OF
7E, 17 / 17
Miscellaneous

Local/Remote
Upper/Lower Case
Next Page
Keyboard Lock
Keyboard Unlock
Bell
Special Functions
Function Menu
Graphics On
Graphics Off
Graphics Menu
Line Transmit
Foreground Follows
Background Follows
Clear Foreground
Scale
Roll Up
Roll Down
/ 00
/7E
7E, OE / OE
7E, 15/15
7E, 03 / 03 $07 /$
/1D

7E, 02 / 02
7E, 1B / 1B
$/ 11$
7E, 14 / 14
7E, 1F / 1F
7E, 19 / 19
7E, 18 / 18 $/ 07$

7E, 01 / 01
7E, 16/16

| ADEF | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | c | D | $E$ | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 14 | 14 | 14 | 14 | 14 | 14 | 14 | 14 | 14 | 14 | 0 | 0 | 0 | 0 | 0 | 0 |
| 10 | 0 | 0 | 0 | 7 C | 78 | 70 | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| 20 | 1 C | 1 C | 1 C | 1 C | 1 C | 1 C | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| 30 | 14 | 8 | 14 | 8 | 14 | 8 | 14 | 8 | 14 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 40 | 0 | 0 | 0 | 55 | 2 A | 55 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 50 | 0 | 0 | 0 | 7F | 7 F | $7 F$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 60 | 1 C | 1 C | 1 C | 7 C | 7 C | 7 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 70 | 10 | 1 C | 1 C | $1 F$ | $1 F$ | IF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 80 | 1 C | 1 C | 1 C | 7F | 7 F | 7F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 90 | 1 C | 1 C | 1 C | 7 C | 75 | 7 C | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| AO | 1 C | 1 C | 1 C | $1 F$ | 1F | $1 F$ | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| E | 1 C | 1 C | 1 C | 7 F | $7 F$ | 7 F | 1 C | 1 C | 1 C | 15 | 0 | 0 | 0 | 0 | 0 | 0 |
| CC | 0 | 0 | 0 | 7 F | 7 F | 7F | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| DO | 0 | 0 | 0 | 1F | IF | $1 F$ | 1 C | 1 C | 1 C | 1 C | 0 | 0 | 0 | 0 | 0 | 0 |
| EO | 1 | 3 | 7 | E | C | 18 | 38 | 70 | 60 | 40 | 0 | 0 | 0 | 0 | 0 | 0 |
| FO | 40 | 60 | 70 | 38 | 18 | C | E | 7 | 3 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| ADDF | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | B | 9 | A | B | c | D | E | $F$ |
| 100 | 0 | 0 | 8 | 1 C | 1 C | 3E | 3 E | 3E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 110 | 0 | 0 | 0 | 0 | 78 | B | 8 | B | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 120 | B | B | B | 8 | 8 | B | 8 | B | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 130 | 0 | 0 | 3 E | 22 | 22 | 22 | 22 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 140 | 0 | 0 | B | 1 C | 3E | 1 c | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 150 | 0 | 0 | 0 | 0 | 7 F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 100 | B | 8 | 6 | 8 | 78 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 170 | 8 | 8 | 8 | 8 | F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 180 | B | 8 | 8 | 8 | 7 F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 190 | B | B | B | B | 78 | 8 | 8 | 8 | B | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 AO | 8 | 8 | 8 | B | F | B | B | 8 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 180 | 8 | 8 | B | B | 75 | 8 | 8 | 8 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 CO | 0 | 0 | 0 | 0 | $7 F$ | B | 8 | 8 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 |
| 100 | 0 | 0 | 0 | 0 | $F$ | 8 | 8 | B | 8 | B | 0 | 0 | 0 | 0 | 0 | 0 |
| $1 E 0$ | 1 | 2 | 2 | 4 | 8 | B | 10 | 20 | 20 | 40 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 FO | 40 | 20 | 20 | 10 | 8 | E | 4 | 2 | 2 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |


| ADDF | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | C | D | E | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 200 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 210 | 0 | B | B | B | 8 | $B$ | 0 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 22 C | A | A | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 230 | 0 | 0 | 14 | 3E | 14 | 3E | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 240 | 0 | 8 | $1 E$ | 26 | 1 C | A | 3 C | E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 250 | 0 | 32 | 32 | 4 | 8 | 10 | 26 | 26 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 260 | 0 | 8 | 14 | 14 | 10 | 24 | 24 | 1 A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 270 | E | 8 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 280 | 0 | 8 | 10 | 20 | 20 | 20 | 10 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 290 | 0 | 8 | 4 | 2 | 2 | 2 | 4 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2 AC | 0 | 8 | 2 A | 1 C | 24 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2 BO | 0 | 0 | 8 | 8 | $3 E$ | 8 | B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 200 | 0 | 0 | 0 | 0 | 0 | 0 | B | 8 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 200 | 0 | 0 | 0 | 0 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2 EO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2F0 | 0 | 2 | 2 | 4 | B | 10 | 20 | 20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| ADDF | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | C | D | E | F |
| 300 | 0 | 1 C | 22 | 26 | $2 A$ | 32 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 310 | 0 | B | 18 | B | 8 | B | 8 | $3 E$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 320 | 0 | 1 C | 22 | 2 | C | 10 | 20 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 330 | 0 | 3 E | 2 | 4 | C | 2 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 340 | 0 | 4 | C | 14 | 24 | 3E | 4 | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 350 | 0 | 3 E | 20 | 3 C | 2 | 2 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 360 | 0 | 1 C | 22 | 20 | 3 C | 22 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 370 | 0 | 3 E | 22 | 2 | 4 | 8 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 380 | 0 | 1 C | 22 | 22 | 1 C | 22 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 390 | 0 | 1 C | 22 | 22 | 1E | 2 | 2 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3AO | 0 | 0 | 0 | 8 | 0 | 0 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 380 | 0 | 0 | 0 | B | 0 | 0 | 8 | 8 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3 CO | 0 | 4 | B | 10 | 20 | 10 | 8 | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3D0 | 0 | 0 | 0 | 3 E | 0 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 3EO | 0 | 10 | B | 4 | 2 | 4 | 8 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 350 | 0 | 1 C | $\underline{2}$ | 2 | 4 | 8 | 0 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

TL/F/5869-28

Character Generator Hex Dump (Continued)

| ADDR | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | c | D | $E$ | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 400 | 0 | 1 C | 22 | 2 E | 24 | 2 E | 20 | 1E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 410 | 0 | 1 C | 22 | 22 | 3 E | 22 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 420 | 0 | 3 c | 22 | 22 | 3 C | 22 | 22 | 3 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 430 | 0 | 1 c | 22 | 20 | 20 | 20 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 440 | 0 | 3 C | 22 | 22 | 22 | 22 | 22 | 3 C | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 |
| 450 | 0 | 3 E | 20 | 20 | 36 | 20 | 20 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 460 | 0 | 3 E | 20 | 20 | 36 | 20 | 20 | 20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 470 | 0 | 1 C | 22 | 20 | 20 | 2E | 22 | 1 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 480 | 0 | 22 | 22 | 22 | 3 E | 22 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 490 | 0 | 1 C | 8 | 8 | 8 | - | 8 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 4 AO | 0 | $1 E$ | 4 | 4 | 4 | 4 | 24 | 18 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 480 | 0 | 22 | 24 | 28 | 30 | 28 | 24 | 22 | 0 | 0 | - | 0 | 0 | 0 | 0 | 0 |
| 4 CO | - | 20 | 20 | 20 | 20 | 20 | 20 | 3 E | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 |
| 4 CC | 0 | 22 | 36 | 2A | 24 | 23 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 4EO | 0 | 22 | 22 | 32 | $2 A$ | 26 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 4FO | 0 | 1 C | 22 | 22 | 22 | 22 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| ADDR | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | c | D | E | F |
| 500 | - | 3 C | 22 | 22 | 3 C | 20 | 20 | 20 | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 |
| 510 | 0 | 1 c | 22 | 22 | 22 | 2A | 24 | 1A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 520 | 0 | 3 C | 22 | 22 | 3 C | 28 | 24 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 530 | 0 | 1 c | 22 | 20 | 1 c | 2 | 22 | 1 c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 540 | 0 | 3 E | 8 | 8 | 8 | $\theta$ | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 550 | 0 | 22 | 22 | 22 | 22 | 22 | 22 | 1 c | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 560 | 0 | 22 | 22 | 22 | 14 | 14 | 日 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 570 | 0 | 22 | 22 | 22 | 2 A | 2 A | 2A | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 580 | 0 | 22 | 22 | 14 | B | 14 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 590 | 0 | 22 | 22 | 22 | 1 C | 8 | 日 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 5AO | 0 | 3 E | 2 | 4 | 8 | 10 | 20 | 3 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 5 O | 0 | E | B | B | 8 | E | 8 | E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 5 Co | 0 | 20 | 20 | 10 | 8 | 4 | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 500 | 0 | 38 | B | 8 | 8 | - | 8 | 38 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SEO | 0 | 8 | 1 C | 2 A | O | 8 | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 5FO | 0 | 0 | 8 | 10 | 3 E | 10 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |


| ADDF | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | B | 9 | A | B | c | D | E | $F$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 600 | 10 | 8 | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 610 | 0 | 0 | 0 | 1 C | 2 | 1 E | 22 | 15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 620 | 0 | 20 | 20 | 20 | 3 C | 22 | 22 | 3 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 630 | 0 | 0 | 0 | $1 E$ | 20 | 20 | 20 | 15 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 640 | 0 | 2 | 2 | 2 | 1E | 22 | 22 | 1 E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 650 | - | 0 | 0 | 1 C | 22 | 3 E | 20 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | $\bigcirc$ | 0 |
| 660 | 0 | 4 | - | 8 | 1 C | 8 | B | 8 | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 |
| 670 | 0 | 0 | 0 | $1 E$ | 22 | 22 | 1E | 2 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 680 | - | 20 | 20 | 20 | 3 C | 22 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 690 | 0 | 8 | 0 | 18 | 8 | 8 | 8 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 6 AO | 0 | 4 | 0 | 4 | 4 | 4 | 24 | 18 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 680 | 0 | 10 | 10 | 12 | 14 | 18 | 14 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 6CO | 0 | 18 | 8 | 8 | 8 | B | 8 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 6 DO | 0 | 0 | 0 | 36 | 2A | 2A | 2A | 2A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
| GEO | 0 | 0 | 0 | 3 C | 22 | 22 | 22 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| bFO | 0 | 0 | 0 | 1 c | 22 | 22 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| ADDR | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | B | c | D | E | F |
| 700 | 0 | 0 | 0 | 3 C | 22 | 22 | 3 C | 20 | 20 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 710 | 0 | 0 | 0 | 15 | 22 | 22 | 15 | 2 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 720 | 0 | 0 | 0 | 16 | 18 | 10 | 10 | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 730 | 0 | 0 | - | 1 E | 20 | 1 c | 2 | 3 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 740 | 0 | 8 | 8 | 1 C | 8 | 8 | - | 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 750 | 0 | 0 | 0 | 22 | 22 | 22 | 22 | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 760 | - | 0 | 0 | 22 | 22 | 22 | 14 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 770 | 0 | 0 | 0 | 22 | 22 | 2A | 2 A | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 780 | 0 | 0 | 0 | 22 | 14 | 8 | 14 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 790 | 0 | 0 | 0 | 22 | 22 | 22 | 1 E | 2 | 1 c | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 7 AO | 0 | 0 | 0 | 3 E | 4 | 8 | 10 | 3E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 780 | 6 | 8 | 8 | 10 | 20 | 10 | - | 8 | 6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 7 CO | 0 | 8 | 8 | B | 0 | 8 | 8 | B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 7 DO | 30 | 8 | 8 | 4 | 2 | 4 | 8 | 8 | 30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 7 EO | 0 | 0 | 0 | 7 F | 0 | 7 F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| .7FO | - | 1 C | 3 E | 36 | 22 | 22 | 36 | 3 E | 1 C | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

TL/F/5869-29



| STARPLEX CRTBO1 | MACRD-ASSEM日LER | R V2. 0 |  | PAGE | 4 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 007E |  |  |  |  |  |
|  |  | ROW START LDOKUP TABLE (start addr=7Eh) <br>  |  |  |  |
|  |  |  |  |  |  |
| 007E | 3EBO R | ROW47D: | dw | O3EBOh |  |
| 0080 | 3000 | ROW48D: | dw | 03000h |  |
| 0082 | 3050 | ROW1: | $d w$ | 03050h |  |
| 0084 | 30 AO R | ROW2: | dw | O30AOh |  |
| 0086 | 30FO R | ROW3: | dw | 030FOh |  |
| 0088 | 3140 R | ROW4: | dw | 03140h |  |
| 008A | 3190 | ROW5: | dw | 03190h |  |
| 008C | 31 EO | ROW6: | dw | O31EOh |  |
| 008E | 3230 | ROW7: | dw | 03230h |  |
| 0090 | 3280 | ROWE: | dw | 03280h |  |
| 0092 | 3200 | ROW9: | du | O3200h |  |
| 0094 | 3320 | ROW10: | du | 03320h |  |
| 0096 | 3370 | ROW11: | dw | 03370 h |  |
| 0098 | 33 co | ROW12: | dw | O33COh |  |
| 009A | 3410 | ROW13: | dw | 03410 h |  |
| 009C | 3460 | ROW14: | dw | 03460h |  |
| 009E | 34BO R | ROW15: | dw | 034B0h |  |
| OOAO | 3500 R | ROW16: | dw | 03500h |  |
| 00A2 | 3550 R | ROW17: | dw | 03550h |  |
| 00A4 | 35AO | ROW18: | dw | O35A0h |  |
| OOAG | 35FO | ROW19: | du | O35FOh |  |
| OOAE | 3640 R | ROW20: | dw | 03640h |  |
| ODAA | 3690 | ROW21: | dw | 03690h |  |
| OOAC | 3650 | ROW22: | dw | O36EOh |  |
| OOAE | 3730 R | ROW23: | dw | 03730h |  |
| OOBO | 3780 | ROW24: | dw | 03780h |  |
| OOB2 | 37D0 R | ROW25: | dw | 037D0h |  |
| OOB4 | 3820 R | ROW26: | dw | 03820h |  |
| 00B6 | 3870 | ROW27: | dw | O3870h |  |
| OOBE | 3860 | ROW28: | du | 038coh |  |
| OOBA | 3910 | ROW29: | dw | 03910h |  |
| OOBC | 3960 R | ROW30: | dw | 03960h |  |
| OOBE | 39B0 R | ROW31: | dw | O3980h |  |
| 0000 | 3A00 R | ROW32: | du | O3AOOh |  |
| $00 \mathrm{C2}$ | 3 550 R | ROW33: | dw | O3A50h |  |
| $00 \mathrm{C4}$ | 3AAO | ROW34: | dw | O3AAOh |  |
| 00 Cb | 3AFO R | ROW35: | $d w$ | O3AFOn |  |
| 00C8 | 3B40 | ROW36: | dw | 03840h |  |
| OOCA | 3890 | ROW37: | dw | 03890h |  |
| OOCC | 3BEO | ROW38: | dw | O3BEOh |  |
| OOCE | 3 C 30 | ROW39: | dw | 03c30h |  |
| OODO | $3 \mathrm{C80}$ | ROW40: | du | 03c80h |  |
| 00D2 | 3CDO | ROW4 1 : | dw | O3CDOn |  |
| 00D4 | 3D20 | ROW42: | dw | 03D20h |  |
| OOD6 | 3D70 | ROW43: | dw | 03D70h |  |
| 00D8 | 3DCO | ROW44: | dw | O3DCOh |  |
| OODA | 3E10 | ROW45: | dw | O3E10h |  |
| OODC | 3E60 R | ROW46: | dw | O3E60h |  |
| OODE | 3EBO AO | ROW47: | dw | O3EBOh |  |
| OOEO | 3F00 | ROW4E: PAGE | dw | 03F00h |  |
| STARPLEX CRTBO1 OOE2 | MACRD-ASSEMBLER | R V2. 0 |  | Page | 5 |
|  |  | IINITIALIZE <br>  |  |  |  |
|  |  |  |  |  |  |
| OOE2 | 3E 20 | INIT: | MVI | A, SPC | ; space |
| OOE4 | 16 E9 |  | MVI | D, low Lea | LEADINibute count |
| OOE6 | CD 0467 |  | CALL | DRLLP | ; store spaces |
| OOE9 | AF |  | XRA | A |  |
| OOEA | 32 3FA2 |  | STA | LINWCT | ; zero leadin word count |
| OOED | 1617 |  | MVI | D. 256-10 | low LEADINibute count |
| OOEF | CD $04 C 7$ |  | CALL | DRLLP | ; store zeros |
| 00F2 | 31 3FE7 |  | LXI | SP, STK+2 |  |
| OOFS | 215050 |  | LXI | H, 05050h |  |
| 00Fs | E5 |  | PUSH |  | ; set up fifo rd/wrt ptrs |
| 00F9 | CD O4AE |  | CALL | CURULK | ienable cursor, unlock kbd |
| 00FC | 32 3FEA |  | STA | FFWCT | ; zerofifo word count(FFh) |
| OOFF | 23 |  | INX | H | ; RTECTL |
| 0100 | 361 C |  | MVI | M, O1Ch | icursor blink cntl |
| 0102 | 2 FFC |  | MVI | L, low LR | LROWilast row |
| 0104 | 36 BO |  | MVI | M, 10w RR | RR24 |
| 0106 | 2 FE |  | MUI | L, 10w FR | FROW; first row |
| 0108 | 3682 |  | MVI | M, low RR | RR1 |
| O10A | DB 80 |  | IN | KBDPRT | iclear keyboard intr |
| 0100 | CD O4CE |  | CALL | CLRSCN | ; clear screen |
| 010 F | CD 07BF |  | CALL | ACESW | , init ace, read setsw |
| 0112 | 3E 3F Pa | PATTN: | MVI | A. 03Fh |  |
| 0114 | 213780 |  | LXI | H. FCHR2 | 2 ; 1st byte of page 2 |
| 0117 | 75 | PTNLP: | MOV | M, L | burite pattern |
| 0118 | 23 |  | INX | H |  |
| 0119 | BC |  | CMP | H |  |



 CRTBO1



| $\begin{aligned} & 02 C 5 \\ & 02 C 8 \end{aligned}$ | $\begin{aligned} & 32 \text { 3FE9 } \\ & \mathrm{C} 9 \end{aligned}$ | ; $\{$ FUNCT <br> LINSET: |  | $\begin{aligned} & \text { leadin m } \\ & \text { LEADIN } \end{aligned}$ | mode $\times$, set leadin |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Page |  |  |  |  |  |
| STARPLEX | MACRO-ASSEMBLEP | R V2. 0 |  | PAGE | 12 |
| CRTBO1 |  |  |  |  |  |
| 02C9 |  | ; keyboard interrupt continue |  |  |  |  |
|  |  |  |  |  |  |  |
| 02C9 | AF | KBDINT: | XRA | A |  |
| 02CA | 32 3FEB |  | STA | CURTMR | ireset cursor blink timer |
| O2CD | B6 |  | ORA |  | ; keyboard locked? |
| O2CE | DB 80 |  | IN | KBDPRT | iread keyboard |
| 0200 | FB |  | EI |  |  |
| 02D1 | D5 |  | PUSH | D |  |
| 02D2 | C2 0327 |  | JNZ | KNACTV | akeyboard not active |
| 02 D 5 | B7 |  | ORA | A |  |
| 02D6 | 0333 |  | JZ | TGLCL | ; toggle local <br> ; defeat graphics |
| 0209 | 77 |  | MOV | M, A | flock keyboard |
| O2DA | 110260 |  | LXI | D, KLCRTN |  |
| 02DD | DS |  | PUSH |  | ; generate pseudo call |
| 02de | 23 |  | INX | H | ; GECNTL |
| O2DF | B6 |  | ORA | M |  |
| 02E0 | 23 |  | INX | H | ; ULCASE |
| 02 E 1 | FE 61 |  | CPI | 061h |  |
| 02E3 | DA O2EC |  | JC | NLCSE | ; not lower case |
| 02E6 |  |  | CPI | 078h |  |
| 02E8 | FE D2 O2EC |  | JNC | NLCSE | ; not lower case |
| O2EB | D2 02EC 96 |  | SUB | M | ;u/l case cntl, m=20h/0 |
| O2EC | 23 | NLCSE: | INX | H | ; local |
| 02ED | 5 E |  | MOV | E, M |  |
| 02EE | 1 C |  | INR | E | ; local mode? |
| 02EF | C2 O1E4 |  | JNZ | KBDACE | , write to ace |
| 02F2 | FE AO D2 O68D | LCL: | CPI | OAOh | i parameter entry? |
| $02 F 4$ |  |  | JNC | LGPARA | ;yes |
| $02 F 7$ | CD 0158 |  | CALL | C.JMP | iget Jmp addr |
| 02FA | E6 OF |  | ANI | OFh |  |
| 02FC |  |  | CPI | Obh | ; local? |
| O2FE | FE OBDA OOSF |  | JC | LCLFUN | ; do local function |
| 0301 |  |  | MOV | A, E | iread lookup tbl ptr |
| 0302 | 7B ${ }^{\text {FE }} 05$ |  | CPI | low CB+1 | 1;cntl B? |
| 0304 |  |  | JZ | ENGRPH | ; enable graphics mode |
| 0307 | CA ObB7FE OB |  | CPI | 1 OW CE+1 | 1;cntl E? |
| 0309 | CA 0773 |  | JZ | LRDCUR | idisplay cursor location |
| O30C | CA 0784 |  | CPI | low CG+1 | icntl G? |
| O30E |  |  | JZ | SCALE | iput scale |
| 0311 | CA 0784FE 23 |  | CPI | 1 l W $\mathrm{CG}+1$ | licntl a ? |
| 0313 | CA O6D5 |  | JZ | PGM | ;put graphics menu |
| 0316 | FE 41 |  | CPI | low C7E+ |  |
| 0318 | CA 07CD |  | JZ | ATGUL | ; init ace, toggle u/l case |
| 0318 | FE 3B |  | CPI | $1 \mathrm{ow} \mathrm{C1D+}$ | $+1$ |
| 031D | CA 034F |  | JZ | ROM2 | ido rome functions |
| 0320 | FE 2B |  | CPI | 1 ow CU+1 | icntl U? |
|  | Page |  |  |  |  |
| CRTEO1 |  |  |  |  |  |
| 0322 |  |  |  |  |  |
| 0322 | CO |  | RNZ |  | ; unused keys |
| 0323 | D1 |  | $\begin{aligned} & \text { PCP } \\ & \text { JMP } \end{aligned}$ | D ipseudo rtn+lock kbd |  |
| 0324 | C3 0261 |  |  | KLCRTN+1 |  |
| 0327 | EE 03 | KNACTV: | XRI | KULCDE | flock/unlock kbd? |
| 0329 | CA 025A |  | JZ | CMRTN-2 | ; unlock keyboard |
| 032C | 3E 50 | OVRNG: | MVI | A, 80 | ; for FFWCT |
| O32E | D3 01 |  | OUT | BELPRT |  |
| 0330 | C3 025A |  | JMP | CMRTN-2 | ; lock kbd |
| 0333 | 23 | TGLCL: | INX | H | ; GECNTL |
| 0334 | 77 |  | mav | M, A | ; disable graphics mode |
| 0335 | 32 3FE9 |  | STA | LEADIN | ireset leadin |
| 0338 | 2E F1 |  | MVI | L, 10w LDC | JCLM |
| 033A | 7E |  | MOV | A, M |  |
| 0338 | $2 F$ |  | CMA |  | ,toggle local |
| 033C | 77 |  | MOV | M, A |  |
| 033D | CD 07E8 |  | CALL | EDACE | ; en/disable ace |
| 0340 | C2 0345 |  | JNZ | ONLINE |  |
| 0343 | 3 E 1E |  | MVI | A, 03h XOR | OR O1Dh |
| 0345 | EE 1D | ONLINE: | XRI | O1Dh |  |


| 0347 | 00 |  |  | nop |  | ; out lelprt |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0348 | 00 |  |  | nop |  |  |
| 0349 | 32 | 3FED |  | STA | RTECTL | iselect blink rate |
| 034 C | C3 | 025C |  | JMP | CMRTN |  |
|  |  |  | ; JMP TO | ROM2 |  |  |
| 034F | 3A | 0800 | ROM2: | LDA | 0800h | ;check presence of rome |
| 0352 | FE | 55 |  | CPI | 055h | $;=55 \mathrm{~h}$ ? |
| 0354 | CO |  |  | RNZ |  | ; not exist |
| 0355 | C3 | 0801 |  | JMP | 0801h | ; ok, do Jmp |


|  |  | 0171 | ; \{FUNCTION\} stripe off a character |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0358 | CD |  | STOFCH: | CALL | DFCLOC | ; get cur loc | and diff |
| 035B | 3D |  |  | DCR | A |  |  |
| 035C | CA | 0434 |  | JZ | BELL | ; last column | error |
| 035F | 23 |  | STOFLP: | INX | H |  |  |
| 0360 | 56 |  |  | MOV | D. M |  |  |
| 0361 | 2B |  |  | DCX | H |  |  |
| 0362 | 72 |  |  | MOV | M, D | ido copy |  |
| 0363 | 23 |  |  | INX | H |  |  |
| 0364 | 3D |  |  | DCR | A |  |  |
| 0365 | C2 | 035F |  | JNZ | STOFLP |  |  |
| 0368 | C3 | 03A4 |  | JMP | PSPC | ;put a space |  |


| O36B | AF |
| :--- | :--- |
| O36C | 32 |
| 036FB | C3 038D |


STARPLEX MACRO-ASSEMBLER VZ. O PAGE 14 CRTBO1 037

| 0372 DI APSEudo return |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0372 | D1 |  | CHAR: | POP | D | ; pseudo return |
| 0373 | $2 E$ | 20 |  | MVI | L, low | FBG |
| 0375 | AE |  |  | XRA | M | iadd attribute |
| 0376 | AD |  |  | XRA | $L$ | ; remove space code |
| 0377 | 2A | 3FFA |  | LHLD | CROW | ; calculate cursor loc |
| 037A | 2B |  |  | DCX | H |  |
| 037B | 56 |  |  | MOV | D. M |  |
| 037C | 2 B |  |  | DCX | H |  |
| 037D | 5E |  |  | MOV | E, M |  |
| 037E | 68 |  |  | MOV | L, B | ; row start+cursor |
| 037F | 19 |  |  | DAD | D | ;hlacursor address |
| 0380 | 77 |  |  | MOV | M, A | ; write to screen |
| 0381 | 3 E | 4F |  | MUI | A 79 |  |
| 0383 | AB |  |  | XRA | B | ; last column? |
| 0384 | CA | 03co |  | JZ | LSTCHR | ; last, do scroll |
| 0387 | 04 |  | MIDCHR: | INR | $B$ | ; else advance cursor |
| 0388 | 3A | 3FE8 |  | LDA | ICMD | ; insert mode? |
| 038B | B7 |  |  | ORA | A |  |
| 038C | co |  |  | RNZ |  | ; not insert mode |
| 038D | 3 E | 4F | INSCHR: | MVI | A 79 |  |
| 038F | 90 |  |  | SUB | B | ; byte counter |
| 0390 | CA | 03AB |  | JZ | ILCHAR | ; cursor at last column |
| 0393 | 2 A | 3FFA |  | LHLD | CROW |  |
| 0396 | 5E |  |  | MOV | E, M |  |
| 0397 | 23 |  |  | INX | H |  |
| 0398 | 56 |  |  | MOV | D, M | ; darow end+1 |
| 0399 | 1 B |  |  | DCX | D | jrow end |
| 039A | EB |  |  | XCHC |  |  |
| 039B | 20 |  | INSLP: | DCX | H |  |
| 039C | 56 |  |  | MOV | D, M |  |
| 039D | 23 |  |  | INX | H |  |
| O39E | 72 |  |  | MOV | M, D | ; do copy |
| 039F | 2B |  |  | DCX | H |  |
| 03AO | 3D |  |  | DCR | A |  |
| 03A1 | C2 | 039B |  | JNZ | INSLP |  |
| 03A4 | 3E | 80 | PSPC: | MVI | A. O8Oh |  |
| 03A6 | A2 |  |  | ANA | D | ; get character attribute |
| 0347 | F6 | 20 |  | ORI | SPC | ; add space |
| 03A9 | 77 |  |  | MOV | M, A |  |
| 03AA | C9 |  |  | RET |  |  |
| 03AB | 3 C |  | ILCHAR: | INR |  | ; make a<>0 |
| O3AC | D3 | 01 |  | OUT | BELPRT |  |
| OJAE | C3 | O3CE |  | JMP | DICMD | ; defeat insert char mode |





|  |  |  |
| :--- | :--- | :--- |
| O4F7 | 11 | AOAO |
| O4FA | 21 | 0000 |
| O4FD | 39 |  |
| O4FE | EB |  |
| O4FF | 31 | $3 F 50$ |
| OFO | C3 | O3E |


starplex macro-assembler vz.o CRT801
0505


|  |  |  |
| :--- | :--- | :--- |
| 0512 | CD O590 | SFUNCTI |
| 0515 | CA |  |
| 0518 | ESOFLNE: |  |
| 0519 | SLNERG: |  |



| ; \{FUNCTIDN\} |  | insert/strip | off line with range |
| :---: | :---: | :---: | :---: |
| ISLRG: | LHLD | CROW |  |
|  | LDA | LINP | ; read 2nd parameter |
|  | DCR | A |  |
|  | ANI | 03Fh | $; 40 / 7 \mathrm{Fh}$ offset to 0/3Fh |
|  | CPI | 03日h |  |
|  | RNC |  | ; error |
|  | CPI | 017h |  |
|  | JC | ISNPA |  |
|  | CPI | 020h |  |
|  | RC |  | ; error |
|  | SUI | 9 |  |
| ISNPA: | INR | A |  |
|  | MOV | D, A |  |
|  | LDA | LINP+1 | ; read lst parameter |
|  | CPI | "S" | ; strip off? |
|  | MOV | A, D |  |
|  | $J 2$ | SLNERG | ; do strip off dine |
| ILNERG: | CALL | IRWOS | ; offset row by para |
|  | MDV | A, D | ; return para |
| MOVDWN: | LXI | H, CPYCT |  |
|  | MVI | M, 4 | ; copy downward |

 CRTEO1

0561






| 07CD |  |  | ; INIT <br> ATGUL: | ACE, TOGGLE ULCASE (LOCAL) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 3A | 3FFO |  | LDA | ULCASE |  |
| 07D0 | EE | 20 |  | XRI | 020h | ;toggle u/l case |
| 07D2 | 32 | 3FFO | STUL: | STA | ULCASE |  |
| 07D5 | CD | 07F0 |  | CALL | LUBD | ; lookup baud constant |
| 07D8 | 21 | 9003 |  | LXI | H. ACECTL |  |
| 07DB | 74 |  |  | MOV | M, H | iset DLAB |
| 07DC | 2 E | 01 |  | MVI | L, 1 |  |
| 07DE | 72 |  |  | MOV | M, D | ; set baud high |
| 07DF | 28 |  |  | DCX | H |  |
| 07E0 | 73 |  |  | MOV | M, E | iset baud low |
| 07E1 | 2 E | 03 |  | MUI | L, 3 |  |
| 07E3 | 36 | 02 |  | MVI | M, 2 | ; 7 bit, 1 stop bit |
| 07E5 | 3A | 3FF1 | EDACE: | LDA | LOCLM | , local? |
| 07E8 | 3C |  |  | INR |  |  |
| 07E9 | 21 | 9000 |  | LXI | H, ACEDTA |  |
| O7EC | 5 E |  |  | MOV | E, M | ; remove ace input |
| 07ED | 23 |  |  | INX | H | ; ACEITR mask |
| O7EE | 77 |  |  | MOV | M, A | ; en/disable ace intr |
| 07EF | c9 |  |  | RET |  |  |
| 07F0 | DB | 40 | LUBD: | IN | SETSW | ; lookup baud constant |
| 07F2 | E6 | OE |  | ANI | OEh |  |
| 07F4 | C6 | FO | BADDR: | ADI | 10w B11 | O; add base addr |
| 07F6 | 6 F |  |  | MOV | L,A |  |
| 07F7 | 26 | 01 |  | MVI | H, 1 |  |
| 07F9 | 5 E |  |  | MOV | E, M | iget baud low |
| 07FA | 23 |  |  | INX | H |  |
| 07FB | 56 |  |  | MOV | D, M | iget boud high |
| 07FC | c9 |  |  | RET |  |  |
|  |  |  |  | END | START |  |
| STAR | X M | MACRO- | LER V2. | 0 | Page | 30 |

CRT801
Mactos:

Symbols:

| Symbols: |  |  |  |
| :---: | :---: | :---: | :---: |
| \$1 | 0682 | \$2 | 05AO |
| \$5 | 0449 | \$D1 | 0767 |
| *DLy | 075E | \$61 | O6AD |
| ACE | 0038 | ACECTL | 9003 |
| ACEITR | 9001 | ACESTU | 9005 |
| ATGUL | 07CD | AULF | $3 F F 2$ |
| B19200 | 01FC | B2400 | 01F6 |
| B600 | 01F2 | B9600 | O1FA |
| BELPRT | 0001 | BGNDF | 04F7 |
| BSRTN | 0417 | C1D | O23A |
| CALCY | 0534 | CALJMP | 015 C |
| CE | 020A | CFB | 0642 |
| CG | 020E | CHAR | 0372 |
| CLRROW | 03DE | CLRSCN | O4CE |
| CPLP | 056F | CPYCTL | 3FE7 |
| CRACE | 074A | CRLR | 0590 |
| CTLRW1 | 04E6 | CTLRW2 | 04E9 |
| CUREN | 3FEC | CURH | 3FF9 |
| CURULK | O4AE | CX4FD | 0583 |
| DCUR1 | 0463 | DEGRPH | 06BC |
| DICMD | 03CE | DICUR | 001B |
| DRLLP | $04 C 7$ | DRTLN | 04C0 |
| DWNCUR | 0460 | EDACE | O7EB |
| F10 | 84D8 | F11 | 85F3 |
| F14 | 84AE | F15 | BDD 1 |
| F18 | 8457 | F19 | 836B |
| F21 | 8505 | F22 | 8512 |
| F25 | 0419 | F26 | 83DB |
| F29 | 8642 | F3 | O3B1 |
| F32 | 801 B | F33 | 8710 |
| F36 | B6BC | F4 | 0034 |
| F7 | 041F | F8 | 844 E |
| FCHR2 | 3780 | FFCHK | 0267 |
| FFSTRT | $3 F 50$ | FFWCT | 3FEA |
| Fiface | 004E | FRCR | 0596 |
| FS | 0437 | FUNC | 0168 |
| GSYMBL | 3FF3 | HOMCUR | 04D8 |
| ILELIN | 02C2 | ILNERG | 0547 |
| INSCHR | 038D | INSLNE | 0505 |
| ISLRE | 0526 | ISNPA | 053c |
| KBDACE | $01 E 4$ | KBDINT | 02C9 |
| KBLK | 04B6 | KLCRTN | 0260 |
| LCL | 02F2 | LCLFUN | 005F |
| LEADIN | 3FE9 | LENDLP | 0729 |
| LFEED | 0381 | LFSCR | 03D2 |
| LINC | 007E | LINEXE | O2BE |
| LINMDE | 0283 | LINP | 3FA3 |


| \$3 | 0681 | \$4 | 04A7 |
| :---: | :---: | :---: | :---: |
| \$D2 | 059B | \$D3 | 0752 |
| \$G2 | 06AC | \$63 | 0682 |
| ACEDTA | 9000 | ACEDUP | 0018 |
| ACESW | 07BF | ADDCUR | 05A2 |
| B110 | 01F0 | B1200 | 01F4 |
| B38400 | O1FE | B4800 | 01F8 |
| BADDR | 07F4 | BELL | 0434 |
| BS | $041 F$ | BS1 | 0422 |
| C7E | 0240 | CALCX | 05A6 |
| CARRTN | 0389 | CB | 0204 |
| CFBDIF | 0653 | CFBLP | 064A |
| CHKGM | 06C1 | CJMP | 0158 |
| CLRWLP | 04 El | CMRTN | 025C |
| CO | 0222 | CR | 000D |
| CROW | 3FFA | CROWH | 3FFB |
| CU | 022A | CUR | 3FF8 |
| CURLOC | 0174 | CURTMR | 3FEB |
| CY17D | 05BE | DCROW | 03DB |
| DEL | 0419 | DFCLOC | 0171 |
| DMYROW | 3F00 | DRCFL | 067A |
| DRTPG | 04BA | DRWZCU | 05BC |
| ENGRPH | 06B7 | F1 | OA5F |
| F12 | 8472 | F13 | 848C |
| F16 | ADA2 | F17 | 84F1 |
| F2 | 0389 | F20 | 8358 |
| F23 | AD26 | F24 | 9E8A |
| F27 | 84CO | F28 | 84BA |
| F30 | 84CE | F31 | 8С86 |
| F34 | 87BF | F35 | OAC5 |
| F5 | O60A | F6 | 0437 |
| F9 | 8460 | FBG | $3 F 20$ |
| FFEND | 3F9F | FFRD | $3 F E 5$ |
| FFWRT | 3FE6 | FGNDF | 04F1 |
| FROW | 3FFE | FROWH | 3FFF |
| GECNTL | 3FEF | GRAPH | 068A |
| ICMD | 3FE日 | ILCHAR | 03AB |
| INIT | OOE2 | INSCHA | 036B |
| INSLP | 0398 | IRWOS | 05C1 |
| JMPADD | 016A | KBD | 0020 |
| MBDLCK | 3FEE | KBDPRT | 0080 |
| KNACTV | 0327 | KULCDE | 0003 |
| LCLIND | 0002 | LDFGD | 04FA |
| LF | 000A | LFD | 03C1 |
| LGPARA | O68D | LIN | 8000 |
| LINF | 3FAO | LINFH | 3FA1 |
| LINPFN | O2A4 | LINPRA | 0283 |

TL/F/5869-25

| LINSET | $02 \mathrm{C5}$ | LINWCT | $3 F A 2$ | LNSP | 0734 | LOCLM | 3FF1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LRDCUR | 0773 | LROW | 3FFC | LROWH | 3FFD | LSTCHR | 03C0 |
| LUBD | 07FO | MIDCHR | 0387 | MOVDWN | 054B | MOVROW | 0550 |
| NLC | 0800 | NLCSE | O2EC | NOWRAP | 0066 | NPAGE | 0573 |
| NPLP | 05F9 | NPLT | 0601 | NRW | 3FF5 | DNLINE | 0345 |
| StARPLEX MACRO－ASSEMBLER V2．O CRTBOI |  |  |  |  | PAGE | 31 |  |
| OUTACE | 0079 | OURNG | 032C | P325YM | 0700 | P3asym | 0653 |
| P4SP | 06FB | PGSYM | 06F7 | PATTN | 0112 | PGM | 06D5 |
| PGMLP | 0702 | PSPC | 03A4 | PTNLP | 0117 | PUSHSP | O3EC |
| RDCUR | 05D1 | RDFIFO | 026E | RDNEQ | 04A4 | RDX | 05E0 |
| RDY | 05E7 | RFFRNG | 027A | ROLDWN | 048C | ROLUP | 0472 |
| ROM2 | 034F | ROSEOD | O5CD | ROSFFU | 05CB | ROW | 0008 |
| ROW1 | 0082 | ROW10 | 0094 | ROW11 | 0096 | ROW 12 | 0098 |
| ROW13 | 009A | ROW14 | 009C | ROW15 | 009E | ROW16 | 00AO |
| ROW17 | 00A2 | ROW18 | ODA4 | ROW19 | 00A6 | ROW2 | 0084 |
| ROW20 | OOAB | ROW21 | OOAA | ROW22 | OOAC | ROW23 | OOAE |
| ROW24 | OOBO | ROW25 | 0012 | ROW26 | 00B4 | ROW27 | OOB6 |
| ROW28 | 0088 | ROW29 | OOBA | ROW3 | 0086 | ROW30 | OOBC |
| ROW31 | OOBE | ROW32 | OOCO | ROW33 | $00 \mathrm{C2}$ | ROW34 | 00 C 4 |
| ROW35 | 00C6 | ROW36 | OOCB | ROW37 | OOCA | ROW38 | OOCC |
| R0W39 | OOCE | ROW4 | 0088 | ROW40 | OODO | ROW41 | OOD2 |
| ROW42 | 00D4 | ROW43 | OOD6 | ROW44 | 00D8 | ROW45 | OODA |
| ROW46 | OODC | ROW47 | OODE | ROW47D | 007E | ROW48 | OOEO |
| ROW48D | 0080 | ROWS | OOBA | ROW6 | 008C | ROW7 | 008E |
| ROWB | 0090 | ROW9 | 0092 | ROWDP | 0028 | ROWPRT | 0040 |
| RR1 | 0182 | RR10 | 0194 | RR11 | 0196 | RR12 | 0198 |
| RR13 | 019A | RR14 | 019 C | RR15 | 019 E | RR16 | 0140 |
| RR17 | O1A2 | RR18 | 0144 | RR19 | O1AB | RR1D | 0152 |
| RR2 | 0184 | RR20 | O1AB | RR21 | OIAA | RR22 | $014 C$ |
| RR23 | O1AE | RR24 | 0180 | RR25 | 0182 | RR26 | 0184 |
| RR27 | 0186 | RR2日 | 018日 | RR29 | O1EA | RR3 | 0186 |
| RR30 | 01 BC | RR31 | O1BE | RR32 | 0100 | RR33 | $01 \mathrm{C2}$ |
| RR34 | 0164 | RR35 | 01 Cb | RR36 | 0168 | RR37 | O1CA |
| RR38 | 0100 | RR39 | OICE | RR4 | 0188 | RR40 | 0100 |
| RR4 1 | 01 D 2 | RR42 | 01D4 | RR43 | 0106 | RR44 | 01D日 |
| RR45 | O1DA | RR46 | O1DC | RR47 | O1DE | RR47D | 017 E |
| RR48 | O1E0 | RR4ED | 0180 | RR5 | 0184 | RR6 | 018 C |
| RR7 | 018E | RRE | 0190 | RR9 | 0192 | RTECTL | 3FED |
| RTN | 025F | RUADD | 070C | RUNEQ | 0484 | RWRG | 0060 |
| SCALE | 0784 | SCATT | 0667 | SCLLP 1 | 0799 | SCLLP2 | 0790 |
| SETSW | 0040 | SLNERG | 0518 | SNCNTL | 073E | SNDCR | 0068 |
| SNDLNE | 0710 | SNDLP | 0735 | SPC | 0020 | START | 0000 |
| STFIFO | 0244 | STK | 3FE5 | STOFCH | 0358 | Stofln | 0512 |
| STOFLP | 035F | STSCN | O6D0 | STSP | 06CB | STUL | 07 D 2 |
| TAB | O60A | TABSTP | 0033 | TBLJMP | 0200 | TDADSP | 0611 |
| TGLCL | 0333 | TMCUR | 062F | TOP | 3576 | TOPH | 3 FF7 |
| TSANSP | 0620 | TSATT | 0635 | UCUR1 | 0451 | ULCASE | 3FFO |
| UPCUR | 044E | VCAL | 011 F | VCALEN | 3FF4 | VERPRT | 0040 |
| VERT | 0010 | VERTDP | 0030 | VRWRAP | 0061 | VTSUB | 07AE |
| W1 | 1000 | W2 | 2000 | WAIT | 014E | WFFRNG | 025A |
| WTACEA | 006D | WTACED | OOSE | ZROCUR | O4DE |  |  |

## DS75491 MOS-to-LED Quad Segment Driver DS75492 MOS-to-LED Hex Digit Driver

## General Description

The DS75491 and DS75492 are interface circuits designed to be used in conjunction with MOS integrated circuits and common-cathode LEDs in serially addressed multi-digit displays. The number of drivers required for this time-multiplexed system is minimized as a result of the segment-ad-dress-and-digit-scan method of LED drive.

## Features

■ 50 mA source or sink capability per driver (DS75491)

- 250 mA sink capability per driver (DS75492
- MOS compatability (low input current)
- Low standby power
- High-gain Darlington circuits


## Schematic and Connection Diagrams



TL/F/5830-1


DS75492 (each driver)


DS75492 Dual-In-Line Package


Order Number DS75491J, DS75492J,
DS75491N or DS75492N
See NS Package Number J14A or N14A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.

DS75491 DS75492
Input Voltage Range (Note 4)
-5 V to $\mathrm{V}_{S S}$
Collector Output Voltage (Note 5)
Collector Output to Input Voltage
$10 \mathrm{~V} \quad 10 \mathrm{~V}$
Emitter to Ground Voltage ( $V_{\mid} \geq 5 \mathrm{~V}$ )
10 V
Emitter to Input Voltage 5V
Voltage at $\mathrm{V}_{\text {SS }}$ Terminal with Respect
to any Other Device Terminal
$10 \mathrm{~V} \quad 10 \mathrm{~V}$
Collector Output Current
Each Collector Output
All Collector Outputs

|  | DS75491 | DS75492 |
| :--- | :---: | :---: |
| Continuous Total Dissipation | 600 mW | 600 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temp. (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation |  |  |
| at $25^{\circ} \mathrm{C}$ |  |  |
| Cavity Package | $1308 \mathrm{~mW}^{*}$ | $1364 \mathrm{~mW} \dagger$ |
| Molded Package | $1207 \mathrm{~mW}^{*}$ | $1280 \mathrm{~mW} \dagger$ |

${ }^{\bullet}$ Derate cavity package $8.72 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $9.66 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
tDerate cavity package $9.09 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$; derate molded package $10.24 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics $\mathrm{V}_{\mathrm{SS}}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ unless otherwise noted (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS75491 |  |  |  |  |  |  |  |  |
| $V_{\text {CE ON }}$ | "ON" State Collector Emitter Voltage | Input $=8.5 \mathrm{~V}$ through $1 \mathrm{k} \Omega$, $\mathrm{V}_{\mathrm{E}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=50 \mathrm{~mA}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.9 | 1.2 | V |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ |  |  | 1.5 | V |
| ICOFF | "OFF" State Collector Current | $\begin{aligned} & V_{C}=10 \mathrm{~V}, \\ & V_{E}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{IN}}=40 \mu \mathrm{~A}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.7 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=20 \mathrm{~mA}$ |  |  |  | 2.2 | 3.3 | mA |
| $\mathrm{l}_{\mathrm{E}}$ | Emitter Reverse Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=5 \mathrm{~V}, \mathrm{l}_{\mathrm{C}}=0 \mathrm{~mA}$ |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| ISS | Current Into $\mathrm{V}_{\text {SS }}$ Terminal |  |  |  |  |  | 1 | mA |


| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\begin{aligned} & \text { Input }=6.5 \mathrm{~V} \text { through } 1 \mathrm{k} \Omega, \\ & \text { lout }=250 \mathrm{~mA} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0.9 | 1.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ |  | 1.5 | V |
| $\mathrm{l}^{\mathrm{OH}}$ | High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=10 \mathrm{~V}$ | $\underline{\mathrm{IN}}=40 \mu \mathrm{~A}$ |  |  | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  | 200 | $\mu \mathrm{A}$ |
| 11 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  |  | 2.2 | 3.3 | mA |
| Iss | Current Into $\mathrm{V}_{\text {SS }}$ Terminal |  |  |  |  | 1 | mA |

## Switching Characteristics $\mathrm{v}_{\mathrm{SS}}=7.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS75491 |  |  |  |  |  |  |
| $\mathrm{tpLH}^{\text {l }}$ | Propagation Delay Time, Low-to-High Level Output (Collector) | $\mathrm{V}_{\mathrm{IH}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0$, |  | 100 |  | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output (Collector) | $R_{L}=200 \Omega, C_{L}=15 \mathrm{pF}$ |  | 20 |  | ns |
| DS75492 |  |  |  |  |  |  |
| tpLH | Propagation Delay Time, Low-to-High Level Output | $\mathrm{V}_{1 H}=7.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega$, |  | 300 |  | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 30 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range for the DS75491 and DS75492.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: The input is the only device terminal which may be negative with respect to ground.
Note 5: Voltage values are with respect to network ground terminal unless otherwise noted.


## DS55494/DS75494 Hex Digit Driver

## General Description

The DS55494/DS75494 is a hex digit driver designed to interface between most MOS devices and common cathodes configured LED's with a low output voltage at high operating currents. The enable input disables all the outputs when taken high.

## Features

- 150 mA sink capability
- Low voltage operation

■ Low inupt current for MOS compatibility

- Low standby power

■ Display blanking capability

- Low voltage saturating outputs
- Hex high gain circuits


## Schematic and Connection Diagrams



Dual-In-Line Package


## Truth Table

| Enable | $\mathbf{V}_{\mathbf{I N}}$ | $\mathbf{V}_{\text {OUT }}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | X | 1 |

$X=$ don't care

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 10 V |
| :--- | ---: |
| Input Voltage | 10 V |
| Output Voltage | 10 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 1433 mW |
| Molded Package | 1362 mW |
| Lead Temperature (Soldering 4 seconds) | $260^{\circ} \mathrm{C}$ |

*Derate cavity package $9.55 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 3.2 | 8.8 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS75494 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| DS55494 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  |  |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IIH}^{\text {H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\mathrm{IN}}=8.8 \mathrm{~V}$ |  | $\mathrm{V}_{\text {CE }}=8.8 \mathrm{~V}$ through 100 k |  |  |  |  | 2.0 | mA |
|  |  |  |  | $V_{C E}=8.8 \mathrm{~V}$ |  |  |  |  | 2.7 | mA |
| IIL | Logical " 0 " Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=-5.5 \mathrm{~V}$ |  |  |  |  |  |  | -20 | $\mu \mathrm{A}$ |
| ${ }^{\mathrm{OH}}$ | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{OH}}=8.8 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{IN}}=8.8 \mathrm{~V}$ through 100k, $\mathrm{V}_{\mathrm{CE}}=0 \mathrm{~V}$ |  |  |  |  | 400 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=8.8 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=6.5 \mathrm{~V}$ through 1.0 k |  |  |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\mathrm{OL}}=150 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=6.5 \mathrm{~V} \text { through } 1.0 \mathrm{k}, \\ & \mathrm{~V}_{\mathrm{CE}}=8.8 \mathrm{~V} \text { through } 100 \mathrm{k} \end{aligned}$ |  |  |  | DS75494 |  | 0.25 | 0.35 | V |
|  |  |  |  |  |  | DS55494 |  | 0.25 | 0.4 | V |
| Icc | Supply Currents | $V_{C C}=\operatorname{Max}$ | One Driver "ON", $\mathrm{V}^{\prime} \mathrm{N}=8.8 \mathrm{~V}$ |  |  | DS75474 |  |  | 8.0 | mA |
|  |  |  |  |  |  | DS55494 |  |  | 10.0 | mA |
|  |  |  | All Other Pins to GND |  | $V_{\text {CE }}=6.5$ | rough 1.0k |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  |  |  | $\mathrm{V}_{\text {IN }}=8.8$ | ough 100k |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | All Other Pins to GND |  |  |  |  |  | 40 | $\mu \mathrm{A}$ |
| toff | Output "OFF" Time | $C_{L}=20 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \mathrm{~V}_{\mathrm{CC}}=4.0 \mathrm{~V}$, See AC Test Circuits |  |  |  |  |  | 0.04 | 1.2 | $\mu \mathrm{S}$ |
| ton | Output "ON" Time | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \mathrm{~V}_{\mathrm{CC}}=4.0 \mathrm{~V}$, See AC Test Circuits |  |  |  |  |  | 13 | 100 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75494 and across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range for the DS55494.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## AC Test Circuit and Switching Time Waveforms



TL/F/5832-3


TL/F/5832-4

## DS8654 8-Output Display Driver (LED, VF, Thermal Printer)

## General Description

DS8654 is an 8 -digit driver with emitter/follower outputs. It can source up to 50 mA at a low impedance, and operates with a constant internal drive current over a wide range of power supply-from 4.5 V to 33 V . The DS8654 can be used to drive electrical or mechanical, multiplexed or unmultiplexed display systems. It can be used as a segment driver for common cathode displays with external current limiting resistors or can drive incandescent or fluorescent displays directly, both digits (anodes) and segments (grids). It will be necessary to run the device at a lower duty cycle, to keep the maximum package dc power dissipation less than 600 mW while operating all 8 outputs at high supply voltage
and large source current. The inputs are MOS compatible and eliminate the need for level shifting since inputs are referenced to the most negative supply of system.

## System Description

The DS8654 is specifically designed to operate a thermal printing head for calculator or other uses. In this application the same segment in each digit is selected at the same time, reducing the overall time for a complete print cycle. The DS8654 is an 8 -digit driver. With a 15 -digit print head, two of the DS8654 are required.

## Connection Diagram

Dual-In-Line Package


| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document. |  |
| Supply Voltage | 36 V |
| Input Voltage | 36 V |
| Output Voltage | $\mathrm{V}_{\mathrm{CC}}-36 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package | 1563 mW |
| Lead Temperature (Soldering, 4 seconds) | ) $260^{\circ} \mathrm{C}$ |
| arate molded package $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above |  |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 33 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 IH | Logical "1" Input Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=6.5 \mathrm{~V}$ |  | 390 | 500 | $\mu \mathrm{A}$ |
| ILL | Logical '0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | 13 | 40 | $\mu \mathrm{A}$ |
| IOFF | "Off' State Leakage Current | $\mathrm{V}_{\text {OUT }}=V_{\text {CC }}-33 \mathrm{~V}$ |  | 0.01 | -100 | $\mu \mathrm{A}$ |
| $V_{\text {ON }}$ | "On" State Output Voltage | $\begin{aligned} & V_{C C}=M a x, I_{I N}=500 \mu \mathrm{~A}, \\ & I_{O H}=-50 \mathrm{~mA} \end{aligned}$ |  | $V_{C C}-1.8$ | $V_{C C}-2.5$ | V |
| ICC(OFF) | Supply Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT }}=G N D$ |  | 0.01 | 1.0 | mA |
| ICCON ) | Supply Current <br> (All Outputs "ON") | $\begin{aligned} & V_{C C}=M a x, V_{I N}=6.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA} \end{aligned}$ |  | 7.5 | 10 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS8654}$. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=30 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Schematic Diagram



TL/F/5833-2


LED Display-0 mA to 50 mA Peak Segment Current


Typical Applications (Continued)
LED Display-50 mA to 100 mA Peak Segment Current


TL/F/5833-5

VF Display


All resistors are 100k.
For other applications, see DS8881 data sheet.


TL/F/5833-6

## DS8669 2-Digit BCD to 7-Segment Decoder/Driver

## General Description

The DS8669 is a 2-digit BCD to 7 -segment decoder/driver for use with common anode LED displays. The DS8669 drives 27 -segment LED displays without multiplexing. Outputs are open-collector, and capable of sinking $25 \mathrm{~mA} / \mathrm{seg}$ ment. Applications include TV and CB channel displays.

## Features

- Direct 7-segment drive
- $25 \mathrm{~mA} /$ segment current sink capability
- Low power requirement-16 mA typ
- Very low input currents-2 $\mu \mathrm{A}$ typ
- Input clamp diodes to both $V_{C C}$ and ground
- No multiplexing oscillator noise


## Logic and Connection Diagrams



Dual-In-Line Package


TL/F/5836-2
Top View
Order Number DS8669N
See NS Package Number N24A

| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| :--- | ---: |
| Molded Package | 2005 mW |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |
| 'Derate molded package $16.04 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 6.0 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.25 \mathrm{~V}$, (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $V_{C C}=M i n$ | 2.0 |  | $V_{C C}+0.6$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage | $V_{C C}=\operatorname{Min}$ | -0.3 |  | 0.8 | V |
| 10 | Logical "1" Output Leakage Current | $\begin{aligned} & V_{C C}=M a x, \\ & V_{O U T}=10 \mathrm{~V} \end{aligned}$ |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=25 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \end{aligned}$ |  | 0.4 | 0.8 | V |
| $\mathrm{I}_{1}$ | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}=\mathrm{Max}$ |  | 2.0 | 10 | $\mu \mathrm{A}$ |
| IIL | Logical " 0 " Input Current | $\begin{aligned} & V_{I N}=0 V \\ & V_{C C}=M a x \end{aligned}$ |  | -0.1 | -10 | $\mu \mathrm{A}$ |
| Icc | Supply Current | All Outputs Low, $V_{C C}=M a x$ |  | 16 | 25 | mA |
| $V_{\text {IC }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=10 \mathrm{~mA}$ |  |  | $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ | V |
|  |  | $\mathrm{I}_{\mathrm{N}}=-10 \mathrm{~mA}$ |  |  | -1.5V | V |
| $t_{\text {pdo }}$ | Propagation Delay to a Logical " 0 " from Any Input to Any Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=400 \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 10 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{pd} 1}$ | Propagation Delay to a Logical " 1 " from Any Input to Any Output |  |  |  | 10 | $\mu \mathrm{s}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8669. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Truth Table

| INPUT LEVELS |  |  |  | SEGMENT OUTPUTS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DN | $\mathrm{C}_{\mathrm{N}}$ | BN | $A_{N}$ | a 1 | b1 | c1 | d1 | $e 1$ | $f 1$ | g 1 | a2 | $b 2$ | c2 | d2 | e2 | f2 | g2 | DISPLAY 1 | DISPLAY 2 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 17 | 17 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | E' | E |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | \#1 | $\cdots$ |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 4 | 4 |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | E | I |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | $E$ | E |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 7 | 7 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | If | If |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | $\underline{\square}$ | 5 |
| 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | $L$ | 1 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | $1+1$ |
| 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | $F^{\prime}$ | $L$ |
| 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | $E$ | 1 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | - | - |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | (Blank) | (Blank) |

" 0 " = Segment ON
" 1 " = Segment OFF

## Display Segment Notation

TL/F/5836-4

## AC Test Circuit



TL/F/5836-5

## Switching Time Waveforms



National Semiconductor Corporation

## DS8859A Open Collector Hex Latch LED Driver

## General Description

The DS8859A is a TTL compatible open collector hex latch LED driver with programmable current sink outputs. The sink current is nominally set at 14 mA but may be adjusted by external resistors for any value between $0-32 \mathrm{~mA}$. This device contains six latches which may be set by input data terminals. An active low strobe common to all six latches enables the data input terminals. The DS8859A current sink outputs are switched on by entering a high level into the latches.

This device is available in either a molded or cavity package. In order not to damage the device there is a limit
placed on the power dissipation allowable for each package type. This information is shown in the graph included in this data sheet.

## Features

- Built-in latch
- Programmable output current
- TTL compatible inputs
- 32 mA output sink


## Logic Diagram

## DS8859A

## Output Circuit



## Connection Diagram

## Dual-in-Line Package



TL/F/5838-3
Top View
Order Number DS8859AJ or DS8859AN
See NS Package Number J16A or N16A

## Truth Table

| Common <br> Strobe | Input <br> Data | DS8859A <br> Output <br> $(t+1)$ |
| :---: | :---: | :---: |
| 0 | 0 | OFF |
| 0 | 1 | ON |
| 1 | X | OUTPUT (t) |

Absolute Maximum Ratings (Note 1)
Specificatlons for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5.5 V |
| Output Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| Molded Package | 1362 mW |
| Lead Temperature (Soldering, 4 seconds) | $260^{\circ} \mathrm{C}$ |

"Derate cavity package $9.55 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ |  | 2.0 |  |  | V |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $V_{C C}=\operatorname{Min}$ |  |  |  | 0.8 | V |
| IIL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -1.0 | -1.6 | mA |
| $\mathrm{V}_{C D}$ | Input Clamp Voltage | $\mathrm{V}_{C C}=\mathrm{Min}, \mathrm{l}_{\mathrm{I}}=-12 \mathrm{~mA}$ |  |  | -1.1 | -1.5 | $\checkmark$ |
| IOH | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V}$ |  |  |  | 250 | $\mu \mathrm{A}$ |
| V OL | Logical "0" Output Voltage | $\begin{aligned} & V_{C C}=\operatorname{Min}, V_{I L}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{~V}_{\text {IADJ }}=\mathrm{V}_{\mathrm{CCMIN}} \end{aligned}$ |  |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, Current Sources "OFF," (See Truth Table), (Note 4) |  |  |  | 50 | mA |
| ISINK | Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=2.0 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}(\text { Note } 4) \end{aligned}$ | $V_{\text {IADJ }}=5 \mathrm{~V}$ | 32 |  |  | mA |
|  |  |  | $\mathrm{I}_{\text {ADJ }}=$ Open | 9 | 14 | 26 | mA |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tpdo }}$ | Propagation Delay to a Logical "0" | $\mathrm{C}_{\mathrm{OUT}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=390 \Omega$ (Note 5) | Data to Output |  |  | 36 | ns |
|  |  |  | Strobe to Output |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}$ | Propagation Delay to a Logical "1" |  | Data to Output |  |  | 150 | ns |
|  |  |  | Strobe to Output |  |  | 150 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: See graphs for changes in IsINK versus changes in temperature and $\mathrm{V}_{\mathrm{CC}}$.
Note 5: COUT includes device output capacitance of approximately 8.5 pF and wiring capacitance.

## Typical Performance Characteristics



TL/F/5838-6


TL/F/5838-5

## IsINK Adjustment Circuit



FIGURE 1

## DS8863/DS8963 MOS-to-LED 8-Digit Driver

## General Description

The DS8863 and DS8963 are designed to be used in conjunction with MOS integrated circuits and common-cathode LED's in serially addressed multi-digit displays.
The DS8863 is an 8-digit driver. Each driver is capable of sinking up to 500 mA .
The DS8963 is identical to the DS8863 except it is intended for operation at up to 18 V .

Features

- 500 mA sink capability per driver, DS8863, DS8963
- MOS compatibility (low input current)

■ Low standby power

- High gain Darlington circuits

Schematic and Connection Diagrams


TL/F/5839-1

Dual-In-Line Package


## Absolute Maximum Ratings

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Input Voltage Range
(Note 1)

| DS8863 | DS8963 |
| :---: | :---: |
| -5 V to $\mathrm{V}_{S S}$ | -5 V to $\mathrm{V}_{S S}$ |
| 10 V | 18 V |
| 10 V | 18 V |


| Collector (Output) Voltage <br> (Note 2) | 10 V | 18 V |
| :--- | :---: | :---: |
| Collector (Output)-to-Input |  |  |
| $\quad$ Voltage | 10 V | 18 V |
| Emitter-to-Ground Voltage |  |  |
| $\quad(\mathrm{V}, \geq 5 \mathrm{~V})$ |  |  |


|  | DS8863 | DS8963 |
| :---: | :---: | :---: |
| Collector (Output) Current |  |  |
| Each Collector (Output) | 500 mA | 500 mA |
| All Collectors (Output) | 600 mA | 600 mA |
| Continuous Total Dissipation | 800 mW | 800 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Maximum Power Dissipation at $25^{\circ} \mathrm{C}$ |  |  |
| Lead Temperature (Soldering, 4 sec .) | $260^{\circ} \mathrm{C}$ | $260^{\circ} \mathrm{C}$ |
| †Derate molded package 12.5 m | C above $25^{\circ} \mathrm{C}$. |  |

Electrical Characteristics $\mathrm{V}_{S S}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ unless otherwise noted

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OL | Low Level Output Voltage | $\mathrm{V}_{\mathrm{IN}}=7 \mathrm{~V}, \mathrm{l}$ OUT $=500 \mathrm{~mA}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 1.5 | V |
|  |  |  |  |  |  |  | 1.6 | V |
| IOH | High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=10 \mathrm{~V}^{*}$ | $\mathrm{I}_{\mathrm{N}}=40 \mu \mathrm{~A}$ |  |  |  | 250 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  |  | 250 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  |  |  |  | 2 | mA |
| Iss | Current into $\mathrm{V}_{\text {SS }}$ Terminal |  |  |  |  |  | 1 | mA |

*18V for the DS8963
Switching Characteristics $\mathrm{V}_{\mathrm{SS}}=7.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay Time, Low-to-High Level Output | $\begin{aligned} & V_{I H}=8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 300 |  | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output |  |  | 30 |  | ns |

Note 1: The input is the only device terminal which may be negative with respect to ground.
Note 2: Voltage values are with respect to network ground terminal unless otherwise noted.

## AC Test Circuits and Waveforms



Note 1: The pulse generator has the following characteristics: $Z_{\text {OUT }}=50 \Omega, P R R=100 \mathrm{KHz}, \mathrm{t}_{\mathrm{w}}=1 \mu \mathrm{~s}$.
Note 2: $C_{L}$ includes probe and jig capacitance.

National
Semiconductor Corporation

## DS8867 8-Segment Constant Current Driver

## General Description

The DS8867 is an 8 -segment driver designed to be driven from MOS circuits operating at $8 \mathrm{~V} \pm 10 \%$ minimum $\mathrm{V}_{\mathrm{SS}}$ supply and will supply 14 mA typically to an LED display. The output current is insensitive to $V_{C C}$ variations.

Features

- Internal current control-no external resistors
- 100\% efficient, no standby power
- Operates in three and four cell battery systems
- Inputs and outputs grouped for easy PC layout

Schematic and Connection Diagrams


TL/F/5840-1


Typical Application
Typical 3 Cell Scientific Calculator Circuit


TL/F/5840-3


Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $V_{C C}$ | 3.3 | 6.0 | $V$ |
| Temperature, $T_{A}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Note 2)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\mathrm{OH}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{IH}}=500 \mu \mathrm{~A}$ |  |  | 4.9 | 5.4 | V |
| ILL | Logical " 0 " Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{OL}}=1.8 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=2.0 \mathrm{~V}$ |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{IOH}^{\text {l }}$ | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\mathrm{OH}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{IH}}=500 \mu \mathrm{~A}$ |  | -8 | -14 | -18 | mA |
| lOL | Logical "0" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=1.3 \mathrm{~V}$ |  |  | -0.5 | -10 | $\mu \mathrm{A}$ |
| ICC OFF | Supply Current | $V_{C C}=\operatorname{Max}$ | All $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=1.3 \mathrm{~V}$, (Standby) |  | 4 | 50 | $\mu \mathrm{A}$ |
| ICCON |  |  | All $\mathrm{V}_{\mathrm{OH}}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=7.8 \mathrm{~V}$ |  | 112 | 150 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range.

National Semiconductor Corporation

## DS8870 Hex LED Digit Driver

## General Description

The DS8870 is an interface circuit designed to be used in conjunction with MOS integrated circuits and common-cathode LED's in serially addressed multi-digit displays. The number of drivers required for this time-multiplexed system is minimized as a result of the segment-address-and-digitscan method of LED drive.

## Features

- Sink capability per driver- 350 mA
- MOS compatibility (low input current)
- Low standby power
- High-gain Darlington circuits


## Schematic and Connection Diagrams

## DS8870 (Each Driver)



Dual-In-Line Package


Order Number DS8870J or DS8870N
See NS Package Number J14A or N14A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Input Voltage Range (Note 4) $\quad-5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}$
Collector Output Voltage 10V
Collector Output to Input Voltage 10V
Voltage at $\mathrm{V}_{\text {SS }}$ Terminal with Respect to
Any Other Device Terminal 10 V
Collector Output Current Each Collector Output
All Collector Outputs

| Continuous Total Dissipation | 800 mW |
| :--- | ---: |
| Operating Temperature Range | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 1308 mW |
| Molded Package | 1207 mW |

Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
*Derate cavity package $8.72 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $9.66 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics $\mathrm{v}_{\mathrm{SS}}=10 \mathrm{~V}$ (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{O L}$ | Low Level Output Voltage | Input $=6.5 \mathrm{~V}$ through $\mathrm{k} \Omega$, <br> $\mathrm{I}_{\mathrm{OUT}}=350 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.2 | 1.4 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low Level Output Voltage | Input $=6.5 \mathrm{~V}$ through $1 \mathrm{k} \Omega$, <br> $\mathrm{I}_{\mathrm{OUT}}=350 \mathrm{~mA}$ |  |  | 1.6 | V |
| $\mathrm{I}_{\mathrm{OH}}$ | High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=40 \mu \mathrm{~A}$ |  |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{OH}}$ | High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{I}}$ | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}$ |  | 2.2 | 3.3 | mA |
| $\mathrm{I}_{\mathrm{IS}}$ | Current into $\mathrm{V}_{\mathrm{SS}}$ Terminal |  |  |  | 1 | mA |

Switching Characteristics $\mathrm{v}_{\mathrm{SS}}=7.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Propagation Delay Time, Low-to-High Level Output | $V_{I H}=7.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega$, <br> $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |  | 300 | ns |  |
| tPHL | Propagation Delay Time, High-to-Low Level Output | $\mathrm{V}_{\mathrm{IH}}=7.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega$, <br> $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 30 | ns |  |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The input is the only device terminal which may be negative with respect to ground.

National
Semiconductor
Corporation

## DS8874 9-Digit Shift Input LED Driver

## General Description

The DS8874 is a 9-digit LED driver which incorporates a shift register input decoding circuit and a low battery indicator. Outputs will sink 110 mA at less than 0.5 V drop when sequentially selected. When the $\mathrm{V}_{\mathrm{CC}}$ supply falls below 6.5 V typical, segment current will be furnished at digit 9 time to indicate a low battery condition. Pin 13 is generally connected to the decimal point segment on the display so that when a low battery condition exists, the left-most decimal point lights up.

## Features

- 110 mA digit sink
- Low battery indicator
- Minimum number of connections
- MOS compatible inputs


## Connection Diagram



## Equivalent Schematic



| Absolute Maximum Ratings (Note 1) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Specifications for Military/Aerospace products are not contained In this datasheet. Refer to the associated reliability electrical test specifications document. |  |  | Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package |  |  | $\begin{array}{r} 1280 \mathrm{~mW} \\ 260^{\circ} \mathrm{C} \end{array}$ |  |
|  |  |  | Lead Temperature (Soldering, 4 sec.) |  |  |  |  |
| Supply Voltage |  | 10 V | *Derate molded package $10.24 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |  |  |  |
| Input Voltage |  | 3 V | Operating Conditions |  |  |  |  |
| Output Voltage |  | 10 V | Min |  |  | Max |  |
| Storage Temperature Range |  | $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |  | Units |
|  |  | C to + $150{ }^{\circ}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 6. |  |  |  | $\checkmark$ |
|  |  |  | Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) | 0 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Electrical Characteristics (Notes 2 and 3) |  |  |  |  |  |  |  |
| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| ${ }_{1} \mathrm{H}$ | Logical "1" Input Current | $\mathrm{V}_{\text {CC }}=$ Max, $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ |  |  | 0.25 | 0.4 | mA |
| 1 IL | Logical " 0 " Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ |  |  | 0.05 | 0.1 | mA |
| $\mathrm{V}_{\mathrm{CCL}}$ | Decimal Point "ON" | $\mathrm{V}_{\mathrm{dp}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{dp}}=-4 \mathrm{~mA}, 09=\mathrm{V}_{\mathrm{OL}}$ |  |  |  | 6.0 | V |
| $\mathrm{V}_{\mathrm{CCH}}$ | Decimal Point "OFF" | $\mathrm{V}_{\mathrm{dp}}=1 \mathrm{~V}, \mathrm{I}_{\mathrm{dp}}=-10 \mu \mathrm{~A}, ~ O 9=\mathrm{V}_{\mathrm{OL}}$ |  | 7.0 |  |  | V |
| IOH | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, Output Not Selected |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $V_{C C}=$ Min, Output Selected, $\mathrm{I}_{\mathrm{O} 1}=80 \mathrm{~mA}$ <br> $V_{C C}=$ Max, Output Selected, $\mathrm{I}_{01}=110 \mathrm{~mA}$ |  |  | $\begin{gathered} 0.45 \\ 0.6 \end{gathered}$ | $\begin{gathered} 1 \\ 1.5 \end{gathered}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| ICC | Supply Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, One Output Selected |  |  | 13 | 19 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range. All typicals are given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Timing Diagram (Upper Level More Positive)



TL/F/5843-4

## DS7880/DS8880 High Voltage 7-Segment Decoder/Driver

## General Description

The DS7880/DS8880 is custom designed to decode four lines of BCD and drive a gas-filled seven-segment display tube.
Each output constitutes a switchable, adjustable current sink which provides constant current to the tube segment, even with high tube anode supply tolerance or fluctuation. These current sinks have a voltage compliance from 3 V to at least 80 V ; typically the output current varies $1 \%$ for output voltage changes of 3 to 50 V . Each bit line of the decoder switches a current sink on or off as prescribed by the input code. Each current sink is ratioed to the b-output current as required for even illumination of all segments.
Output currents may be varied over the 0.2 to 1.5 mA range for driving various tube types or multiplex operation. The output current is adjusted by connecting an external pro-
gram resistor ( $\mathrm{R}_{\mathrm{P}}$ ) from $\mathrm{V}_{\mathrm{Cc}}$ to the Program input in accordance with the programming curve. The circuit design provides a one-to-one correlation between program input current and b-segment output current.
The Blanking Input provides unconditional blanking of any output display, while the Ripple Blanking pins allow simple leading- or trailing-zero blanking.

## Features

- Current sink outputs

■ Adjustable output current- 0.2 to 1.5 mA
■ High output breakdown voltage-110V typ

- Suitable for multiplex operation
- Blanking and Ripple Blanking provisions
- Low fan-in and low power


## Logic Diagram



TL/F/5845-1

```
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained In this datasheet. Refer to the associated
rellability electrical test specifications document.
VCC 7V
Input Voltage (Except BI) 6V
Input Voltage (BI) VCC
Segment Output Voltage 80V
Power Dissipation 600 mW
Maximum Power Dissipation* at 25*C
    Cavity Package
1509 mW
    Molded Package 1476 mW
*Derate cavity package 10.06 mW/* C above 25 ' C; derate molded package
11.81 mW/``C above 25*C.
```

Transient Segment Output Current (Note 4)

50 mA
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 sec .)
$260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| $\quad$ DS7880 | 4.5 | 5.5 | V |
| DS8880 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ DS7880 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8880 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$ |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $V_{C C}=$ Min, I $_{\text {OUT }}=-200 \mu \mathrm{~A}$, RBO |  | 2.4 | 3.7 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical " 0 " Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\text {OUT }}=8 \mathrm{~mA}, \mathrm{RBO}$ |  |  | 0.13 | 0.4 | V |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=$ Max, Except BI | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ |  | 2 | 15 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  | 4 | 400 | $\mu \mathrm{A}$ |
| I/L | Logical '0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | Except BI |  | $-300$ | -600 | $\mu \mathrm{A}$ |
|  |  |  | BI |  | -1.2 | -2.0 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\mathrm{V}_{C C}=\mathrm{Max}, \mathrm{R}_{\mathrm{P}}=2.2 \mathrm{k}$, All Inputs $=0 \mathrm{~V}$ |  |  | 27 | 43 | mA |
| $\mathrm{V}_{C D}$ | Input Diode Clamp Voltage | $V_{C C}=\operatorname{Max}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{IN}}=12 \mathrm{~mA}$ |  |  | -0.9 | -1.5 | V |
| lo | SEGMENT OUTPUTS "ON" Current Ratio | All Outputs $=50 \mathrm{~V}$, loutb $=$ Ref. | Outputs a, f, and g | 0.84 | 0.93 | 1.02 |  |
|  |  |  | Outut c | 1.12 | 1.25 | 1.38 |  |
|  |  |  | Output d | 0.90 | 1.00 | 1.10 |  |
|  |  |  | Outpute | 0.99 | 1.10 | 1.21 |  |
| $\mathrm{l}_{\mathrm{b}} \mathrm{ON}$ | Output b "ON" Current | $V_{C C}=5 \mathrm{~V}, V_{\text {OUT }} \mathrm{b}=50 \mathrm{~V},$ <br> All Other Outputs $\geq 5 \mathrm{~V}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{R}_{\mathrm{p}}=18.1 \mathrm{k}$ | 0.15 | 0.20 | 0.25 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{p}}=7.03 \mathrm{k}$ | 0.45 | 0.50 | 0.55 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{p}}=3.40 \mathrm{k}$ | 0.90 | 1.00 | 1.10 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{p}}=2.20 \mathrm{k}$ | 1.35 | 1.50 | 1.65 | mA |
| $\mathrm{V}_{\text {SAT }}$ | Output Saturation Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{R}_{\mathrm{p}}=1 \mathrm{k} \pm 5 \%$, lout ${ }^{\text {b }}=2 \mathrm{~mA}$, (Note 5) |  |  | 0.8 | 2.5 | V |
| $I_{\text {CEX }}$ | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=75 \mathrm{~V}, \mathrm{BI}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{p}}=2.2 \mathrm{k}$ |  |  | 0.003 | 3 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BR}}$ | Output Breakdown Voltage | $\mathrm{I}_{\text {OUT }}=250 \mu \mathrm{~A}, \mathrm{BI}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{P}}=2.2 \mathrm{k}$ |  | 80 | 110 |  | $\checkmark$ |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delays BCD Input to Segment Output | $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 0.4 | 10 | $\mu \mathrm{S}$ |
|  | BI to Segment Output |  |  |  | 0.4 | 10 | $\mu \mathrm{s}$ |
|  | RBI to Segment Output |  |  |  | 0.7 | 10 | $\mu \mathrm{s}$ |
|  | RBI to RBO |  |  |  | 0.4 | 10 | $\mu \mathrm{s}$ |

Note 1: "Absolute Maximum Rating" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7880 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8880. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min or absolute value basis.

Note 4: In all applications transient segment output current must be limited to 50 mA . This may be accomplished in dc applications $\mathbf{2 y}$ y connecting a $\mathbf{2 . 2 k}$ resistor from the anode-supply filter capacitor to the display anode, or by current limiting the anode driver in multiplex applications.
Note 5: For saturatinn mode the segment output currents are externally limited and ratioed.

Connection Diagram


## Typical Performance Characteristics



Output Characteristic


## Typical Application



TL/F/5845-4

## Truth Table

| DECIMAL OR FUNCTION | RBIt ${ }^{\text {t }}$ | D | C | B | A | BI/RBO | a | b | c | d | e | $f$ | 9 | DISPLAY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | III |
| 1 | $x$ | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| 2 | $x$ | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | I' |
| 3 | $x$ | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 二1 |
| 4 | $x$ | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| 5 | $x$ | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | I |
| 6 | x | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | I-I |
| 7 | X | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 7 |
| 8 | X | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 121 |
| 9 | X | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | -1 |
| 10 | X | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 17 |
| 11 | X | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 穴 |
| 12 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |
| 13 | X | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 14 | X | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | $E$ |
| 15 | x | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | I |
| B1* | X | X | X | X | X | 0* | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| RBI | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |

$1 / \frac{\mathrm{a}}{\mathrm{g}} / \mathrm{O}_{\text {SEGMENT}}$ identification

[^17]
## DS8881 Vacuum Fluorescent Display Driver

## General Description

The DS8881 vacuum fluorescent display driver will drive 16 -digit grids of a vacuum fluorescent display. The decode inputs select one of the sixteen outputs to be pulled high. The device contains an oscillator for supplying clock signals to the MOS circuit, the filament bias zener and $50 \mathrm{k} \Omega$ pulldown resistors for each grid. Outputs will source up to 7 mA . The DS8881 is designed for 9V operation. If the enable input is pulled low, all outputs are disabled.

## Features

- Oscillator frequency accuracy and stability allows maximum system speed
- Interdigit blanking with the enable input provides ghostfree display operation
- $50 \mathrm{k} \Omega$ pull-down resistors for each grid
- 7V filament bias zener


## Connection Diagram



TL/F/5846-1
Top View
Order Number DS8881N
See NS Package Number N28B
Truth Table All inputs now shown high are off (low)

| Inputs |  |  |  |  | Digit Outputs |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\mathrm{N}}$ | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| H | L | L | L | L | H |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| H | L | L | L | H |  | H |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| H | L | L | H | L |  |  | H |  |  |  |  |  |  |  |  |  |  |  |  |  |
| H | L | L | H | H |  |  |  | H |  |  |  |  |  |  |  |  |  |  |  |  |
| H | L | H | L | L |  |  |  |  | H |  |  |  |  |  |  |  |  |  |  |  |
| H | L | H | L | H |  |  |  |  |  | H |  |  |  |  |  |  |  |  |  |  |
| H | L | H | H | L |  |  |  |  |  |  | H |  |  |  |  |  |  |  |  |  |
| H | L | H | H | H |  |  |  |  |  |  |  | H |  |  |  |  |  |  |  |  |
| H | H | L | L | L |  |  |  |  |  |  |  |  | H |  |  |  |  |  |  |  |
| H | H | L | L | H |  |  |  |  |  |  |  |  |  | H |  |  |  |  |  |  |
| H | H | L | H | L |  |  |  |  |  |  |  |  |  |  | H |  |  |  |  |  |
| H | H | L | H | H |  |  |  |  |  |  |  |  |  |  |  | H |  |  |  |  |
| H | H | H | L | L |  |  |  |  |  |  |  |  |  |  |  |  | H |  |  |  |
| H | H | H | L | H |  |  |  |  |  |  |  |  |  |  |  |  |  | H |  |  |
| H | H | H | H | L |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H |  |
| H | H | H | H | H |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H |
| L | X | X | X | X | L | L | L | L | L | L. | L | L | L | L | L | L | L | L | L | L |

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.
Supply Voltage ( $\mathrm{VSS}_{\mathrm{SS}}-\mathrm{V}_{\mathrm{BB}}$ )
Input Current
38 V

Output Current
Storage Temperature
10 mA
$-20 \mathrm{~mA}$

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Molded Package
2168 mW
Lead Temperature (Soldering, 4 sec .)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-Derate molded package $17.35 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
|  |  |  |
| 5.0 | 9.5 | $V$ |
| Gnd | -26 | $V$ |
| 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $V_{S S}=\operatorname{Max}$ | Enable | $\mathrm{IIN}=260 \mu \mathrm{~A}$ |  |  |  | 5.1 | V |
|  |  |  | A, B, C, D | $\mathrm{l}_{\mathrm{IN}}=1400 \mu \mathrm{~A}$ |  |  |  | 1.5 | V |
| $\mathrm{IIH}_{\mathrm{H}}$ | Logical " 1 " Input Current | $\mathrm{V}_{\mathrm{SS}}=\mathrm{Max}$ | Enable A, B, C, D |  |  |  |  | 260 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Logical " 0 " Input Voltage | $V_{S S}=$ Max | Enable |  |  |  |  | 1.0 | V |
|  |  |  | A, B, C, D |  |  |  |  | 0.3 | V |
| IIL | Logical "0" Input Current | $V_{S S}=$ Max | Enable | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  |  | -1.0 | V |
|  |  |  | A, B, C, D | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}(\mathrm{MAX})}$ |  | 25 |  |  | $\mu \mathrm{A}$ |
| V OH | Logical "1" <br> Output Voltage | Digit Output, $\mathrm{I}_{\mathrm{OH}}=-7 \mathrm{~mA}$ |  |  |  | $\mathrm{V}_{\text {SS }}-2.5$ |  |  | V |
| ${ }^{\mathrm{IOH}}$ | Logical "1" Output Current | $\mathrm{V}_{\mathrm{SS}}=\mathrm{Max}$, Osc. Output, $\mathrm{V}_{\mathrm{RC}}=0.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=10 \mathrm{~V}$ |  |  |  |  |  | 50 | $\mu \mathrm{A}$ |
| los | Output Short-Circuit Current | $\mathrm{V}_{\mathrm{SS}}=\mathrm{Min}, \operatorname{Pin} \mathrm{R}, \mathrm{V}_{\mathrm{RC}}=0.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 \mathrm{~V}$ |  |  |  | -150 |  | -450 | $\mu \mathrm{A}$ |
| ROUT | Output Pull-Down Resistor | $\mathrm{V}_{\text {SS }}=$ Min, Digit Output |  |  |  | 30 | 50 | 85 | k $\Omega$ |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{SS}}=\mathrm{Min}$ | Osc | $\mathrm{V}_{\mathrm{RC}}=1.6 \mathrm{~V}$ | $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ |  |  | 0.5 | V |
|  |  |  | Pin R |  | $\mathrm{lOL}=60 \mu \mathrm{~A}$ |  |  | 0.2 | V |
|  |  | $V_{S S}=M a x$ | Digit Output | $\mathrm{V}_{\text {ENABLE }}=1 \mathrm{~V}$ | $\mathrm{loL}=10 \mu \mathrm{~A}$ |  |  | $\mathrm{V}_{\mathrm{BB}}+1.4$ | V |
| Iss | Supply Current | $\mathrm{V}_{S S}=9.5 \mathrm{~V}$ | $\mathrm{l}_{\mathrm{OH}}=0$ | $\mathrm{V}_{\text {ENABLE }}=5.1 \mathrm{~V}$ |  |  | 9.0 | 12.5 | mA |
|  |  |  |  | $V_{\text {ENABLE }}=1 \mathrm{~V}$ |  |  | 5.0 | 9.0 | mA |
| $\mathrm{I}_{\mathrm{BB}}$ | Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=9.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BB}}=-26 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{l}_{\mathrm{B}}=0, \\ & \mathrm{l}_{\mathrm{N}}=300 \mu \mathrm{~A} \\ & (\text { Note 4) } \end{aligned}$ | $\mathrm{V}_{\text {ENABLE }}=1 \mathrm{~V}$ |  |  | -0.8 | -1.5 | mA |
|  |  |  |  | $\mathrm{V}_{\text {ENABLE }}=5.1 \mathrm{~V}$ |  |  | -3.0 | -5.0 | mA |
| $V_{B}$ | Filament Bias Voltage | $\mathrm{I}_{\mathrm{B}}=10 \mathrm{~mA}$ |  |  |  | $\mathrm{V}_{\mathrm{BB}}+6.4$ | $\mathrm{V}_{\mathrm{BB}}+6.9$ | $\mathrm{V}_{\mathrm{BB}}+7.4$ | V |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise speciified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd0 }}$ | Propagation Delay to a Logical " 0 " from Enable Input to Digit Output | $\mathrm{R}_{\mathrm{L}}=4.7 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{BB}}=-23 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=8 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{pd} 0}$ | Propagation Delay to a Logical " 0 "' A, B, C, D to Digit Output |  |  |  | 1 | $\mu \mathrm{s}$ |
| ${ }^{\text {tpd1 }}$ | Propagation Delay to a Logical "1" from Enable Input to Digit Output |  |  |  | 300 | ns |
| $\mathrm{t}_{\text {pd1 }}$ | Propagation Delay to a Logical "1" from A, B, C, D to Digit Output |  |  |  | 500 | ns |
| ${ }^{\text {t }}$ FALL | Oscillator Output Transition Time from 1 to 0 | $V_{S S}=9.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=6 \mathrm{k}$ to $\mathrm{V}_{S S}, \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ |  |  | 50 | ns |
| fosc | Oscillator Frequency | $\begin{aligned} & 7 \mathrm{~V}<V_{S S}<9.5 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=27 \mathrm{k} \Omega \pm 2 \%, \mathrm{R}_{\mathrm{L}}=1.3 \mathrm{k} \\ & \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \pm 5 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 320 | 360 | 400 | kHz |
| dc | Oscillator Duty Cycle |  | 46 | 56 | 66 | \% |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the DS8881. All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Approximately $50 \%$ of input current on pins $4,5,6,7$ is shunted to $V_{B B}$. If minimum $I_{B B}$ is desired, then $I_{\mathbb{N}}$ should be minimized by using resistors in series with the inputs.

## AC Test Circuit



## Switching Time Waveforms



## Input-Output Schematics




TL/F/5846-9


National
Semiconductor Corporation

## DS8884A High Voltage Cathode Decoder/Driver

## General Description

The DS8884A is designed to decode four lines of BCD input and drive seven-segment digits of gas-filled readout displays.
All outputs consist of switchable and programmable current sinks which provide constant current to the tube cathodes, even with high tube anode supply tolerance. Output currents may be varied over the 0.2 mA to 1.2 mA range for multiplex operation. The output current is adjusted by connecting an external program resistor ( $\mathrm{R}_{\mathrm{P}}$ ) from $\mathrm{V}_{\mathrm{CC}}$ to the program input in accordance with the programming curve. Unused outputs must be tied to $\mathrm{V}_{\mathrm{CC}}$.

## Features

■ Usable with AC or DC input coupling

- Current sink outputs
- High output breakdown voltage
- Low input load current
- Intended for multiplex operation
- Input pullups increase noise immunity
- Comma/d.pt. drive


## Connection Diagram

Dual-In-Line Package


Top View
Order Number DS8884AN See NS Package Number N18A

| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aeros contained In this datasheet. Re rellability electrical test specifica | are not sociated nt. |
| $V_{C C}$ | 7 V |
| Input Voltage (Note 4) | $V_{C C}$ |
| Segment Output Voltage | 80 V |
| Power Dissipation | 600 mW |
| Transient Segment Output Current (Note 5) | 50 mA |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Molded Package | 1714 mW |
| -Derate molded package $13.71 \mathrm{~mW} / /^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Condltions |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Logical "1" Input Voltage | $V_{C C}=4.75 \mathrm{~V}$ |  | 2.0 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical '0" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ |  |  | 1.0 | V |
| $\mathrm{IIH}_{\mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 15 | $\mu \mathrm{A}$ |
| $\mathrm{IIL}^{\text {L }}$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | $-250$ | $\mu \mathrm{A}$ |
| ICC | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{R}_{\mathrm{P}}=2.8 \mathrm{k}$, All Inputs $=5 \mathrm{~V}$ |  |  | 40 | mA |
| $\mathrm{V}_{1+}$ | Positive Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \mathrm{I}_{1 \mathrm{~N}}=1 \mathrm{~mA}$ |  | 5.0 |  | V |
| $V_{1-}$ | Negative Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{1 \mathrm{~N}}=-12 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -1.5 | V |
| $\Delta 10$ | SEGMENT OUTPUTS "ON" Current Ratio | All Outputs $=50 \mathrm{~V}$, lout $\mathrm{b}=$ Ref., All Outputs |  | 0.9 | 1.1 |  |
| lbON | Output b "ON" Current | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }} \mathrm{b}=50 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{R}_{\mathrm{P}}=18.1 \mathrm{k}$ | 0.15 | 0.25 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{P}}=7.03 \mathrm{k}$ | 0.45 | 0.55 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{P}}=3.40 \mathrm{k}$ | 0.90 | 1.10 | mA |
|  |  |  | $\mathrm{R}_{\mathrm{P}}=2.80 \mathrm{k}$ | 1.08 | 1.32 | mA |
| ICEX | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=75 \mathrm{~V}$ |  |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BR}}$ | Output Breakdown Voltage | lout $=250 \mu \mathrm{~A}$ |  | 80 |  | V |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delay of Any Input to Segment Output | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 10 | $\mu \mathrm{S}$ |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range for the DS 8884 A . All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: This limit can be higher for a current limiting voltage source.
Note 5: In all applications transient segment output current must be limited to 50 mA . This may be accomplished in DC applications by connecting a 2.2 k resistor from the anode-supply filter capacitor to the display anode, or by current limiting the anode driver in multiplex applications.

## Typical Application



TL/F/5847-4

## Truth Table

| FUNCTION | D.PT. | COMMA | D | C | 8 | A | a | b | c | d | - | 1 | $g$ | DISPLAY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $\square$ |
| 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| 2 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 己 |
| 3 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | $\exists$ |
| 4 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 4 |
| 5 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 今 |
| 6 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | E |
| 7 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 7 |
| 8 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | E |
| 9 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 8 |
| 10 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | $\theta$ |
| 11 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 6 |
| 12 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | F |
| 13 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | E |
| 14 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | \% |
| 15 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| - D.PT. | 0 | 1 | x | x | $\times$ | x | $x$ | x | x | x | $x$ | x | x | $\square$ |
| ${ }^{\circ} \mathrm{Comma}$ | 0 | 0 | $\times$ | x | x | X | x | x | x | x | x | x | x | 8 |

TL/F/5847-3
*Decimal point and comma can be displayed with or without any numeral.

## Logic Diagram



TL/F/5847-1

## DS7889/DS8889 8-Segment High-Voltage Cathode Driver (Active-High Inputs) DS7897A/DS8897A 8-Digit High-Voltage Anode Driver (Active-Low Inputs)

## General Description

The DS7897A/DS8897A is designed to drive the individual anodes of a 7 -segment (cathodes) high-voltage gas discharge panel in a time multiplexed fashion.
When driven with appropriate input signals, the driver will switch voltage and impedance levels at the anode. This will allow or prevent ionization of gas around selected cathode in order to form a numeric display. This main application is to interface with MOS outputs (fully-decoded) and the anodes of a gas-discharge panel, since the devices can source up to 16 mA at a low impedance and can tolerate more than 55 V in the "OFF" state.
The DS7889/DS8889 is capable of driving 8 segments of a high-voltage display tube with a constant output sink current, which can be adjusted by external program
resistor, $\mathrm{R}_{\mathrm{P}}$. The program current is half that of output "ON" current. In the "OFF" state the outputs can tolerate more than 80 V . The ratio of "ON" output currents is within $\pm 10 \%$. Inputs have negative clamp diodes. Active high input logic. The main application of the device is to interface MOS circuits to high-voltage displays. Unused outputs should have corresponding inputs connected to $\mathrm{V}_{\mathrm{EE}}$.

## Features

- Versatile circuits for a wide range of display applications
- High breakdown voltages
- Low power dissipation


## Connection Diagrams (Dual-In-Line Packages)


Absolute Maximum Ratings (Note 1)
Specifications for Milltary/Aerospace products are not contained in thls datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage (VCC - VBIAS) (Note 2)
DS7897A, DS8897A
$-60 \mathrm{~V}$
Input Voltage
DS7897A/DS8897A -20V
DS7899/DS8889 (Note 3) 35V
Output Voltage
DS7897A/DS8897A -65V
DS7889/DS8889
85 V
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
DS7889/DS8889

| Cavity Package | 1436 mW |
| :--- | :--- |
| Molded Package | 1563 mW |

Maximum Power Dissipation $\dagger$ at $25^{\circ} \mathrm{C}$ DS7897A/DS8897A

| Cavity Package | 1496 mW |
| :--- | :--- |
| Molded Package | 1714 mW |

Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
-Derate cavity package $11.49 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above ${ }^{\circ} 25 \mathrm{C}$; derate molded package $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
†Derate cavity package $11.97 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $13.71 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

| Supply Voltage (VCC $\left.-B_{B I A S}\right)$ | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| DS7897A/DS8897A | -40 | -60 | V |
| Temperature (TA) |  |  |  |
| DS7889, DS7897A | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8889, DS8897A | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS7897A/DS8897A |  |  |  |  |  |  |  |  |
| IIH | Logical "1" Input Current | $\mathrm{V}_{\text {OUT }}=-1.4 \mathrm{~V}$, I OUT $=-16 \mathrm{~mA}, \mathrm{DS8897A}$, DS7897A |  |  | -300 |  |  | $\mu \mathrm{A}$ |
| ILL | Logical "0" Input Current | $\mathrm{V}_{\text {OUT }}=-60 \mathrm{~V}$, lout $=-100 \mu \mathrm{~A}, \mathrm{DS8897}$, DS7897A |  |  |  |  | -10 | $\mu \mathrm{A}$ |
| 1 | Input Current | DS7897A, DS8897A, $\mathrm{V}_{\mathbb{I N}}=-12 \mathrm{~V}$ |  |  | -0.45 |  | -1.5 | mA |
| VOUT OFF | Output "OFF" Voltage | $\mathrm{l}_{\text {OUT }}=-100 \mu \mathrm{~A}, \mathrm{I}_{\text {IN }}=0 \mu \mathrm{~A}$ |  |  | -60 | -77 |  | V |
| lout off | Output "OFF', Current | $\mathrm{V}_{\text {OUT }}=-55 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=0 \mu \mathrm{~A}$ |  |  |  | -0.03 | -5.0 | $\mu \mathrm{A}$ |
| V OUT ON | Output "ON" Voltage | lout $=-16 \mathrm{~mA}$ | $\mathrm{V}_{\text {IN }}=-2.0 \mathrm{~V}$ |  |  | -1.0 | -1.4 | V |
|  |  |  | $\mathrm{I}_{\text {IN }}=-300 \mu \mathrm{~A}$ | 8897A, DS7897A |  |  | -1.4 | V |
| IBIAS | $\mathrm{V}_{\text {BIAS }}$ Current | $\begin{aligned} & \mathrm{l}_{\mathrm{OUT}}=-16 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{BIAS}}=-60 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=-1.0 \mathrm{~V}$ |  |  | -2.2 | -4.0 | mA |
|  |  |  | $\begin{aligned} & \mathrm{I}_{\mathrm{N}}=-300 \mu \\ & \text { (One Driver O } \end{aligned}$ | 8897A, DS7897A |  |  | -1.0 | mA |
| DS7889/DS8889 |  |  |  |  |  |  |  |  |
| I | Input Current | $\mathrm{V}_{\mathrm{IN}}=6.0 \mathrm{~V}$ |  |  | 150 | 250 | 350 | $\mu \mathrm{A}$ |
| ILL | Logical "0" Input Current | $\mathrm{I}_{\text {OUT }}=5.0 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=75 \mathrm{~V}$ |  |  |  |  | 7.0 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {I }}$ | Logical "1" Input Current | $\mathrm{I}_{\text {OUT }}=1.4 \mathrm{~mA}, \mathrm{I}_{\text {IP }}=850 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=50 \mathrm{~V}$ |  |  | 80 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{IN}}=-1.0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | -0.68 | -0.85 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Breakdown Voltage | $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{IN}}=0 \mu \mathrm{~A}$ |  |  | 80 |  |  | V |
| ICEX | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=75 \mathrm{~V},-0.1 \mathrm{~mA} \leq \mathrm{l}_{\mathrm{IN}} \leq 7.0 \mu \mathrm{~A}$ |  |  |  | 0.02 | 5.0 | $\mu \mathrm{A}$ |
| IPROG | Prog. Input Voltage | $\mathrm{IIP}=150 \mu \mathrm{~A}$ |  |  | 1.8 | 2.3 |  | V |
|  |  | $\mathrm{IIP}^{\text {P }}$ 8 $850 \mu \mathrm{~A}$ |  |  |  | 4.0 | 4.5 | V |
| lol | Logical "0" Output Current | $\begin{aligned} & V_{\text {OUT }}=50 \mathrm{~V}, \\ & 80 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{IN}} \leq \mathrm{I}_{\mathrm{IP}} \end{aligned}$ | $\mathrm{I}_{\mathrm{IP}}=150 \mu \mathrm{~A}$ | DS7889 | 210 | 300 | 390 | $\mu \mathrm{A}$ |
|  |  |  |  | DS8889 | 240 | 300 | 360 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{l}_{\mathrm{P}}=400 \mu \mathrm{~A}$ | DS7889 | 660 | 800 | 940 | $\mu \mathrm{A}$ |
|  |  |  |  | DS8889 | 680 | 800 | 920 | $\mu \mathrm{A}$ |
|  |  |  | $I_{I P}=850 \mu \mathrm{~A}$ | DS7889 | 1.45 | 1.7 | 1.95 | mA |
|  |  |  |  | DS8889 | 1.53 | 1.7 | 1.87 | mA |
| $\Delta l_{0}$ | Output Current Ratio | IOUT ${ }^{\text {b Ref }}=1.7 \mathrm{~mA}, \mathrm{~V}_{\text {OUT }}=50 \mathrm{~V}$ |  |  | 0.9 | 1.0 | 1.1 |  |


| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS7889/DS8889 |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{pd}}$ | Propagation Delay to a Logical " 0 " from Input to Output | $\mathrm{R}_{\mathrm{P}}=6.0 \mathrm{k}$ to $6.0 \mathrm{~V}, \mathrm{R}_{\text {OUT }}=1.0 \mathrm{kTO} 6.0 \mathrm{~V}$ |  | 37 | 100 | ns |
| ${ }^{\text {tpd1 }}$ | Propagation Delay to a Logical " 1 " from Input to Output | Input Ramp Rate $\leq 15 \mathrm{~ns}$, Freq $=1.0 \mathrm{MHz}$ $\mathrm{dc}=50 \%$, Amplitude $=6.0 \mathrm{~V}$ |  | 92 | 200 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices
should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All voltage shown for DS7897A/DS8897A with respect to $V_{C C}=0 \mathrm{~V}$. All currents into device pins shown as positive, out of device pins as negative. All values shown as max or min on absolute value basis.
Note 3: All voltages for DS7889/DS8889 with respect to $V_{E E}=0 \mathrm{~V}$.
Note 4: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS7889 and DS7897A, and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8889 and DS8897A. All typicals are given for $T_{A}=25^{\circ} \mathrm{C}$.
Note 5: Supply currents specified for any one input $=-1.0 \mathrm{~V}$. All other inputs $=-5.5 \mathrm{~V}$ and selected output having 16 mA load.

## Typical Application



Note 1: All outputs of both cathode and anode driver have loads as shown for output a and digit 1.
Note 2: Use DS8887 for active-high inputs and DS8897 for active-low inputs.

## AC Test Circuit \& Switching Time Waveforms



Typical Performance Characteristics

TL/F/5849-5


AC Test Circuit \& Switching Time Waveforms (Continued)


TL/F/5849-6

## Logic Diagrams



TL/F/5849-8

## DS8973 9-Digit LED Driver

## General Description

The DS8973 is a 9-digit driver designed to operate from 3-cell battery supplies. Each driver will sink 100 mA to less than 0.7 V when driven by only 0.1 mA . Each input is blocked by diodes so that the input can be driven below ground with virtually no current drain. This is especially important in calculator systems employing a DC-to-DC converter on the negative side of the battery. If the converter were on the positive side of the battery, the converter would have to handle all of the display current, as well as the MOS calculator chip current. But if it is on the negative side, it only has
to handle the MOS current. The DS8973 is designed for the more efficient operating mode.

## Features

- Nine complete digit drivers
- Built-in low battery indicator
- High current outputs- 100 mA
- Straight through pin out for easy board layout


## Equivalent Circuit Diagrams



Dual-In-Line Package


## Connection Diagram



Typical D.P. Out Circuit


Order Number DS8973N
See NS Package Number N22A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated reliability electrical test specifications document.

| Supply Voltage | 10 V |
| :--- | :--- |
| Input Voltage | 10 V |

Output Voltage 10V

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Molded Package
1673 mW
Lead Temperature (Soldering, 4 seconds)
$260^{\circ} \mathrm{C}$

## Operating Conditions

*Derate molded package $13.39 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{B}}\right)$ | 3.0 | 5.5 | V |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC} 1}\right)$ | 3.0 | 9.5 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Logical "1" Input Voltage | $V_{C C}=\operatorname{Max}$ |  | 3.9 |  |  | V |
| $\mathrm{IIH}^{\text {H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IH}}=3.9 \mathrm{~V}$ |  | 0.1 |  | 0.3 | mA |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage | $V_{C C}=\operatorname{Max}$ |  |  |  | 0.5 | V |
| ILL | Logical " 0 " Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}$ |  |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BH}}$ | High Battery Threshold | $\begin{aligned} & \mathrm{V}_{\mathrm{OT}}(\operatorname{Pin} 1)=1 \mathrm{~V}, \text { IOT } \leq-50 \mu \mathrm{~A}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{IH}}(\operatorname{Pin} 2)=3.9 \mathrm{~V} \end{aligned}$ | DS8973 | 3.6 |  |  | V |
| $V_{B L}$ | Low Battery Threshold | $\begin{aligned} & \mathrm{V}_{\mathrm{OT}}(\operatorname{Pin} 1)=2.1 \mathrm{~V}, \mathrm{I}_{\mathrm{OT}} \leq-6 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{IH}}(\text { Pin 2 })=3.9 \mathrm{~V} \end{aligned}$ | DS8973 |  |  | 3.2 | V |
| ICEX | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\mathrm{OH}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\mathrm{OL}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IH}}=3.9 \mathrm{~V}$ |  |  |  | 0.7 | V |
| $\mathrm{ICC1}$ | Supply Current | $V_{C C}=\text { Max, One Input "ON" }$ |  |  |  | 6 | mA |
| $\mathrm{I}_{\mathrm{B}}$ | Pin 21 (High Battery Supply) | $V_{C C}=\operatorname{Max}, V_{B}=\operatorname{Max}$ |  |  |  | 1.2 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range. All typicals are given for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Driving 7-Segment Gas Discharge Display Tubes with National Semiconductor Drivers

## INTRODUCTION

Circuitry for driving high voltage cold cathode gas discharge 7 -segment displays, such as Sperry Information Displays* and Burroughs Panaplex II, is greatly simplified by two monolithic integrated circuits from National Semiconductor. They are: DS8880 high voltage cathode decoder/driver and DS8884A high voltage cathode decoder/driver.
In addition to satisfying all the displays' parameter requirements, including high output breakdown voltage, these circuits have capability of programming segment current, and providing constant current sinking for the display segments. This feature alleviates the problem of achieving uniformity of brightness with unregulated display anode voltage. The $\mathrm{Na}-$ tional cirucits can drive the displays directly.
Sperry Information Display* and Burroughs Panaplex II are used principally in calculators and digital instruments. These 7-segment, multi-digit displays form characters by passing controlled currents through the appropriate anode/segment combinations. The cathode in any digit will glow when a voltage greater than the ionization voltage is applied between it (the cathode) and the anode for that digit. In the multiplexed mode of operation, a digit position is selected by driving the anode for that digit with a positive voltage pulse. At the same time, the selected cathode segments are driven with a negative current pulse. This causes the potential between the anode and the selected cathodes to exceed the ionization level, causing a visible glow discharge. Generally, these displays exhibit the following characteristics: low "on" current per segment-from $200 \mu \mathrm{~A}$ (in DC mode) to 1.2 mA (in multiplex mode); high tube anode supply voltage- 180 V to 200 V ; and moderate ionization volt-age-170V. Once the element fires, operating voltage drops to approximately 150 V and light output becomes a direct function of current, which is controlled by current limiting or current regulating cathode circuits. Current regulation therefore is most desirable since brightness will then be constant for large anode voltage changes. Tube anode to cathode "off" voltage is approximately 100 V ; and maximum "off" cathode leakage is $3 \mu \mathrm{~A}$ to $5 \mu \mathrm{~A}$.
Correspondingly, specifications for the cathode driver must be complimentary, approximately as follows: A high "off" output breakdown voltage 80 V minimum; typical "on" output voltage of 50 V ; maximum "on" output current of 1.5 mA per segment; and maximum "off" leakage current of $3 \mu A$ to $5 \mu \mathrm{~A}$.
*Now called Beckman Displays

To allow operation without anode voltage regulation, the cathode driver must be able to sink a constant current in each output, with the output "on" voltage ranging from 5 V to 50 V (see Figure 1). The following is a brief description of the circuits now offered by National:


FIGURE 1
DS8880 HIGH VOLTAGE CATHODE DECODER/DRIVER
The DS8880 offers 7 -segment outputs with high output breakdown voltage of 80 V minimum; constant current-sink outputs; and programmable output current from 0.2 mA to 1.5 mA .

## APPLICATION

The circuit has a built-in BCD decoder and can interface directly to Sperry and Panaplex II displays, minimizing exter-
nal components (Figure 2). The inputs can be driven by TTL or MOS outputs directly. It is optimized for use in systems with 5 V supplies.


FIGURE 2. DC Operation From TTL

The DS8880 decoder/driver provides for unconditional as well as leading and trailing zero blanking. It utilizes negative input voltage clamp diodes. Typically, output current varies only $1 \%$ for output voltage changes of 3 V to 50 V . Operating power supply voltage is 5 V . The device can be used for multiplexed or DC operation.

Available in 16-pin cavity DIP packages, the DS7880 is guaranteed over the full military operating temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; the DS8880 in molded DIP over the industrial range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.


TL/F/5871-4
FIGURE 3. Interfacing Directly With TTL Output

## DS8884A HIGH VOLTAGE CATHODE DECODER/DRIVER

The DS8884A offers 9 -segment outputs with high output breakdown voltage of 80 V minimum; constant current-sink outputs, programmable from 0.2 mA to 1.2 mA . It also offers input negative and positive voltage clamp diodes for DC restoring, and low input load current of -0.25 mA maximum.

## APPLICATION

DS8884A decodes four lines of BCD input and drives 7-segment digits of gas-filled displays. There are two separate inputs and two additional outputs for direct control of decimal point and comma cathodes. The inputs can be DC cou-
pled to TTL (Figure 3) or MOS outputs (Figure 4), or AC-coupled to TTL or MOS outputs (Figure 5) using only a capacitor. This means the device is useful in applications where level shifting is required. It can be used in multiplexed operation, and is available in an 18-pin molded DIP package.
Other advantages of the DS8884A are: typical output current variation of $1 \%$ for output voltage changes of 3 V to 50 V ; and operating power supply voltage of 5 V . Inputs have pull-up resistors to increase noise immunity in AC coupled applications.
The DS8884A is guaranteed over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ operating temperature range.


TL/F/5871-5
FIGURE 4. BCD Data Interfacing Directly With MOS Output


TL/F/5871-6
Note: Capacitive coupling between the logic and the segment drivers may be used only when the segment drivers are turned "OFF" during digit-to-digit transistions.

FIGURE 5. Cathode BCD Data AC Coupled From MOS-Output

Section 5
Memory Support

## Section Contents

TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

> DESCRIPTION

PAGE NUMBER

|  | DP84240 | Octal TRI-STATE MOS Driver | 5-4 |
| :---: | :---: | :---: | :---: |
|  | DP84244 | Octal TRI-STATE MOS Driver | 5-4 |
|  | DS0025C | Two Phase MOS Clock Driver | 5-9 |
| *DS0026 | DS0026C | 5 MHz Two Phase MOS Clock Driver | 5-13 |
| *DS0056 | DS0056C | 5 MHz Two Phase MOS Clock Driver | 5-13 |
|  | DS3245 | Quad MOS Clock Driver | 5-21 |
| DS1628 | DS3628 | Octal TRI-STATE MOS Driver | 5-24 |
| DS1645 | DS3645 | Hex TRI-STATE MOS Latch/Driver | 5-27 |
|  | DS3647A | Quad TRI-STATE MOS Memory I/O Register | 5-32 |
| DS1648 | DS3648 | TRI-STATE TTL to MOS Multiplexer/Driver | 5-38 |
| *DS1649 | DS3649 | Hex TRI-STATE TTL to MOS Driver | 5-43 |
| *DS1651 | DS3651 | Quad High Speed MOS Sense Amplifier | 5-47 |
| *DS1674 | DS3674 | Quad TTL to MOS Clock Driver | 5-53 |
| DS1675 | DS3675 | Hex TRI-STATE MOS Latch Driver | 5-27 |
| DS1678 | DS3678 | TRI-STATE TTL to MOS Multiplexer/Driver | 5-38 |
| *DS1679 | DS3679 | Hex TRI-STATE TTL to MOS Driver | 5-43 |
| DS16149 | DS36149 | Hex MOS Driver | 5-58 |
| *DS16179 | DS36179 | Hex MOS Driver | 5-58 |
|  | DS75361 | Dual TTL to MOS Driver | 5-62 |
|  | DS75365 | Quad TTL to MOS Driver | 5-67 |
|  | AN-76 | Applying Modern Clock Drivers to MOS Memories | 5-72 |

*Also available processed to various Military screening levels. Refer to Section 9.

## Memory Support

MOS memory devices today can be found in a variety of configurations, giving design engineers more flexibility than ever before. National Semiconductor offers a variety of key devices that will allow a user to easily implement memory designs which meet his or her particular requirements.
National's memory support circuits include clock drivers, 4k and 16k RAM address drivers, data I/O circuits, and timing and control drivers. In addition to further information on the specific device types outlined on the next page, a useful application note on "Applying Modern Clock Drivers to MOS Memories", (AN-76) is located at the end of this section.

## DP84240/DP84244 Octal TRI-STATE ${ }^{\circledR}$ MOS Drivers

## General Description

The DP84240 and DP84244 are octal TRI-STATE drivers which are designed for heavy capacitive load applications such as fast data buffers or as memory address drivers. The DP84240 is an inverting driver which is pin-compatible with both the 74S240 and AM2965. The DP84244 is a non-inverting driver which is pin-compatible with the 74S244 and AM2966. These parts are fabricated using an oxide isolation process, for much faster speeds, and are specified for 250 pF and 500 pF load capacitances.

## Features

- $\mathrm{t}_{\mathrm{pd}}$ specified with 250 pF and 500 pF loads - Output specified from 0.8 V to 2.7 V
- Designed for symmetric rise and fall times at 500 pF
- Outputs glitch free at power up and power down
- PNP inputs reduce DC loading on bus lines
- Low static and dynamic input capacitance

Low skew times between edges and pins

- AC parameters specified with all outputs switching simultaneously


## Connection Diagram



TL/F/5219-1
Top View

## Truth Table

DP84240

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | $\mathbf{A}$ | $\mathbf{Y}$ |
| $H$ | X | Z |
| L | L | H |
| L | H | L |

H = High Level
L = Low Level
X = Don't Care
$Z=$ High Impedance

Order Number DP84240J or DP84240N
See NS Package Numbers J20A or N20A

DP84244


TL/F/5219-2
Top View
Order Number DP84244J or DP84244N
See NS Package Numbers J20A or N20A

Absolute Maximum Ratings（Note 1）
Specifications for Milltary／Aerospace products are not contained in this datasheet．Refer to the associated rellability electrical test specifications document．
Supply Voltage，VCC 7.0 V

Logical＂1＂Input Voltage 7.0 V
$-1.5 \mathrm{~V}$
Logical＂0＂Input Voltage
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation
Cavity Package
Molded Package
Lead Temperature（soldering， 10 sec. ）

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, 0 \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ ．（Notes 2 and 3．）

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN（1）}}$ | Logical＂1＂Input Voltage |  | 2.0 |  |  | V |
| V IN（0） | Logical＂ 0 ＂Input Voltage |  |  |  | 0.8 | V |
| $1 \mathrm{IN}(1)$ | Logical＂1＂Input Current | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  | 0.1 | 20 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| $\underline{I N(0)}$ | Logical＂0＂Input Current | $0 \leq \mathrm{V}_{\text {IN }} \leq 0.4 \mathrm{~V}$ |  | －50 | －200 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | －1 | －1．2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical＂1＂Output Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & V_{C C}-1.15 \\ & V_{C C}-1.5 \end{aligned}$ | $\begin{aligned} & 4.3 \\ & 3.9 \end{aligned}$ |  | V |
| VOL | Logical＂0＂Output Voltage | $\begin{aligned} & \mathrm{l} \mathrm{OL}=10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.5 \end{aligned}$ | V |
| $1{ }_{10}$ | Logical＂1＂Drive Current | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ | －75 | －250 |  | mA |
| IOD | Logical＂0＂Drive Current | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ | ＋100 | $+150$ |  | mA |
| Hi－Z | TRI－STATE Output Current | $0.4 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq 2.7 \mathrm{~V}$ | －100 |  | ＋100 | $\mu \mathrm{A}$ |
| Icc | Supply Current DP84240 | All Outputs Open All Outputs High All Outputs Low All Outputs $\mathrm{Hi}-\mathrm{Z}$ |  | $\begin{aligned} & 16 \\ & 74 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{gathered} 50 \\ 125 \\ 125 \\ \hline \end{gathered}$ | mA |
|  | DP84244 | All Outputs High All Outputs Low All Outputs Hi－Z |  | $\begin{gathered} 40 \\ 100 \\ 115 \\ \hline \end{gathered}$ | $\begin{gathered} 75 \\ 130 \\ 150 \\ \hline \end{gathered}$ |  |

Note 1：＂Absolute Maximum Ratings＂are those values beyond which the safety of the device cannot be guaranteed．Except for＂Operating Temperature Range＂ they are not meant to imply that the devices should be operated at these limits．The table of＂Electrical Characteristics＂provides conditions for actual device operation．
Note 2：All currents into device pins shown as positive；all currents out of device pins shown as negative；all voltages referenced to ground unless otherwise noted． All values shown as max．or min．are on an absolute value basis．
Note 3：Typical characteristics are taken at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ．
Note 4：The output－to－output skew is primarily a function of the number of outputs switching and the capacitive loading on those outputs．See Figures 5 and 6 for the switching time variations．

Switching Characteristics $V_{C C}=5 \mathrm{~V} \pm 10 \%, 0 \leq T_{A} \leq 70^{\circ} \mathrm{C}$, all outputs loaded with specified load capacitance and all eight outputs switching simultaneously. (Note 3.)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tpLH }}$ | Propagation Delay from LOW-to-HIGH Output | Figures 1 \& 3 | $\begin{aligned} & \mathrm{CL}=250 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 9 \\ 10 \\ \hline \end{gathered}$ | $\begin{aligned} & 16 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 27 \\ & 33 \\ & \hline \end{aligned}$ | ns |
| ${ }^{\text {tPHL }}$ | Propagation Delay from HIGH-to-LOW Output |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 9 \\ 12 \\ \hline \end{gathered}$ | $\begin{aligned} & 16 \\ & 20 \end{aligned}$ | $\begin{aligned} & 25 \\ & 31 \\ & \hline \end{aligned}$ | ns |
| tplz | Output Disable Time from LOW | Figures 2 \& 4, $\mathrm{S}=1, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 11 | 24 | ns |
| $\mathrm{tpHz}^{\text {te }}$ | Output Disable Time from HIGH | Figures 2 \& 4, $\mathrm{S}=2, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 12 | 24 | ns |
| $t_{\text {PZL }}$ | Output Enable Time to LOW | Figures 2 \& 4, $\mathrm{S}=1, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  |  | 30 | 45 | ns |
| tpZH | Output Enable Time to HIGH | Figures 2 \& 4, $\mathrm{S}=2, \mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  |  | 23 | 35 | ns |
| tSKEW | Output-to-Output Skew (Note 4) | Figures 1 \& 3, $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  |  | 3 |  | ns |

Capacitance $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$. (Note 3.)

| Parameter | Conditions | Typ | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | All Other Inputs Tied Low | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output in TRI-STATE Mode | 20 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: All currents into device pins shown as positive; all currents out of device pins shown as negative; all voltages referenced to ground unless otherwise noted. All values shown as max. or min. are on an absolute value basis.
Note 3: Typical characteristics are taken at $\mathrm{V}_{C C}=5.0 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
Note 4: The output-to-output skew is primarily a function of the number of outputs switching and the capacitive loading on those outputs. See Figures 5 and 6 for the switching time variations.

## Switching Test Circuits



TL／F／5219－3
＊CL INCLUDES PROBE AND JIG CAPACITANCES
FIGURE 1．Capacitive Load Switching


TL／F／5219－4

FIGURE 2．TRI－STATE Enable／Disable

## Typical Switching Characteristics



FIGURE 5．$t_{\text {PLH }}$ Measured to 2.7 V on Output vs．$C_{L}$


TL／F／5219－6
FIGURE 4．TRI－STATE Control Levels


TL／F／5219－8
FIGURE 6．$t_{\text {PHL }}$ Measured to 0.8 V on Output vs．$C_{L}$
TL／F／521
vs．$C_{L}$

FIGURE 3．Output Drive Levels


TL／F／5219－7


Typical Switching Characteristics (Continued)


TL/F/5219-9
FIGURE 7. Typical Power Dissipation for DP84240 at $\mathrm{V}_{\mathbf{C C}}=\mathbf{5 . 5 \mathrm { V }}$ (All 8 drivers switching simultaneously)


TL/F/5219-10
FIGURE 8. Typical Power Dissipation for DP84244 at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ (All 8 drivers switching simultaneously)

## Typical Application

DP84244 used as a buffer in a large memory array (greater than 88 dynamic RAMs)


TL/F/5219-11

National
PRELIMINARY
Semiconductor
Corporation

## DS0025C Two Phase MOS Clock Driver

## General Description

The DS0025C is a monolithic, low cost, two phase MOS clock driver that is designed to be driven by TTL line drivers or buffers such as the DS8830 or DM7440. Two input coupling capacitors are used to perform the level shift from TTL to MOS logic levels. Optimum performance in turn-off delay and fall time are obtained when the output pulse is logically controlled by the input. However, output pulse width may be set by selection of the input capacitor eliminating the need for tight input pulse control.

## Features

- 8-lead TO-5 or 8-lead or 14-lead dual-in-line package
- High Output Voltage Swings-up to 25 V

■ High Output Current Drive Capability—up to 1.5A

- Rep. Rate: 1.0 MHz into > 1000 pF
- Driven by DS8830, DM7440
- "Zero" Quiescent Power


## Connection Diagrams



Dual-In-Line Package


TL/F/5852-3
Top View
Order Number DS0025CJ See NS Package Number J14A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| $\left(V^{+}-V^{-}\right)$Voltage Differential | 25 V |
| :--- | ---: |
| Input Current | 100 mA |
| Peak Output Current | 1.5 A |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ |

## Recommended Operating Conditions

| V+ $V$ - Differential Voltage |  | 20 V |
| :--- | :---: | ---: |
|  | Min | Max |
| Temperature | 0 | 70 |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |  |
| 8-Pin Cavity Package | 1150 mW |  |
| 14-Pin Cavity Package | 1410 mW |  |
| Molded Package | 1080 mW |  |
| Metal Can (TO-5) Package | 670 mW |  |

*Derate 8 -pin cavity package $7.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate 14 -pin cavity package $9.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate metal can (TO-5) package $4.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Notes 2 and 3 ) See test circuit.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unlts |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{d} \mathrm{ON}$ | Turn-On Delay Time | $\mathrm{C}_{\text {IN }}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\text {IN }}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}$ |  |  | 15 | 30 | ns |
| $t_{\text {RISE }}$ | Rise Time | $\mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}$ |  |  | 25 | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}$ OFF | Turn-Off Delay Time | $\begin{aligned} & \mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F} \\ & \text { (Note 4) } \end{aligned}$ |  |  | 30 | 60 | ns |
| $\mathrm{t}_{\text {FALL }}$ | Fall Time | $\begin{aligned} & \mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega \\ & \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F} \end{aligned}$ | (Note 4) | 60 | 90 | 120 | ns |
|  |  |  | (Note 5) | 100 | 150 | 250 | ns |
| PW | Pulse Width (50\% to 50\%) | $\begin{aligned} & C_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}(\text { Note } 5) \end{aligned}$ |  |  | 500 |  | ns |
| $\mathrm{V}_{\mathrm{O}+}$ | Positive Output Voltage Swing | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=-1 \mathrm{~mA}$ |  | $V+-1.0$ | $\mathrm{V}+-0.7 \mathrm{~V}$ |  | V |
| $\mathrm{V}_{0-}$ | Negative Output Voltage Swing | $\mathrm{I}_{\mathrm{N}}=10 \mathrm{~mA}, \mathrm{l}_{\text {OUT }}=1 \mathrm{~mA}$ |  |  | $\mathrm{V}-+0.7 \mathrm{~V}$ | $\mathrm{V}-+1.5 \mathrm{~V}$ | V |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ range for the DSO025C.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Parameter values apply for clock pulse width determined by input pulse width.
Note 5: Parameter values for input width greater than output clock pulse width.

## Timing Diagram



TL/F/5852-5

## Typical Application



TL/F/5852-4

## AC Test Circuit


*Q1 is selected high speed NPN switching transistor.

## Typical Performance


pulse repetition rate (mhz)
TL/F/5852-7
$P_{A C}=\left(V^{+}-V^{-}\right)^{2} f_{C}$

Maximum Load Capacitance


TL/F/5852-9
$C_{L}<\frac{\left(P_{\text {MAX }}\right)(1 k)-\left(V^{+}-V^{-}\right)^{2}(D C)}{(f)(1 k)\left(V^{+}-V^{-}\right)^{2}}<\frac{\left(\left(_{p k}\right)\left(t_{1}\right)\right.}{V^{+}-V^{-}}$


TL/F/5852-8
DUTY CYCLE (\%)

$$
P_{D C}=\frac{\left.V^{+}-V^{-}\right)^{2}(D C)}{1 k}
$$

Output PW Controlled by $\mathrm{C}_{\text {IN }}$


TL/F/5852-10
$I_{\text {MAX }}=$ Peak Current delivered by driver
$\mathrm{I}_{\mathrm{MIN}} \frac{\mathrm{V}_{\mathrm{BE}}}{\mathrm{R1}}=\frac{0.6}{1 \mathrm{k}}$

## Applications Information

Circuit Operation
Input current forced into the base of $Q_{1}$ through the coupling capacitor $C_{\mathbb{N}}$ causes $Q_{1}$ to be driven into saturation, swinging the output to $V^{-}+V_{C E}(s a t)+V_{\text {Diode }}$.
When the input current has decayed, or has been switched, such that $Q_{1}$ turns off, $Q_{2}$ receives base drive through $R_{2}$, turning $Q_{2}$ on. This supplies current to the load and the output swings positive to $\mathrm{V}^{+}-\mathrm{V}_{\mathrm{BE}}$.


TL/F/5852-11
FIGURE 1. DS0025 Schematic (One-Half Circuit)
It may be noted that $Q_{1}$ must switch off before $Q_{2}$ begins to supply current, hence high internal transients currents from $\mathrm{V}^{-}$to $\mathrm{V}^{+}$cannot occur.
Fan-Out Calculation
The drive capability of the DS0025 is a function of system requirements, i.e. speed, ambient temperature, voltage swing, drive circuitry, and stray wiring capacity.
The following equations cover the necessary calculations to enable the fan-out to be calculated for any system condition.

## Transient Current

The maximum peak output current of the DS0025 is given as 1.5 A . Average transient current required from the driver can be calculated from:

$$
\begin{equation*}
I=\frac{C_{L}\left(V^{+}-V^{-}\right)}{t_{r}} \tag{1}
\end{equation*}
$$

Typical rise times into 1000 pF load is 25 ns . For $\mathrm{V}+\mathrm{V}^{-}$ $=20 \mathrm{~V}, \mathrm{I}=0.8 \mathrm{~A}$.

## Translent Output Power

The average transient power ( $\mathrm{Pac}_{\mathrm{ac}}$ ) dissipated, is equal to the energy needed to charge and discharge the output capacitive load $\left(C_{L}\right)$ multiplied by the frequency of operation (f).

$$
\begin{equation*}
P_{A C}=C_{L} \times\left(V^{+}-V^{-}\right)^{2} \times f \tag{2}
\end{equation*}
$$

For $\mathrm{V}^{+}-\mathrm{V}^{-}=20 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{P}_{\mathrm{AC}}=$ 400 mW .

## Internal Power

"0" State Negligible (<3 mW)
"1" State

$$
\begin{equation*}
P_{\text {int }}=\frac{\left(V^{+}-V^{-}\right)^{2}}{R_{2}} \times \text { Duty Cycle } \tag{3}
\end{equation*}
$$

$$
=80 \mathrm{~mW} \text { for } V^{+}-V^{-}=20 \mathrm{~V}, D C=20 \%
$$

## Package Power Dissipation

Total average power $=$ transient output power + internal power.

## Example Calculation

How many MM506 shift registers can be driven by a DS0025CN driver at 1 MHz using a clock pulse width of 200 ns , rise time $30-50 \mathrm{~ns}$ and 16 V amplitude over the temperature range $0^{\circ}-70^{\circ} \mathrm{C}$ ?

## Power Dissipation:

At $70^{\circ} \mathrm{C}$ the DS0025CN can dissipate 870 mW when soldered into printed circuit board.

## Transient Peak Current Limitation:

From equation (1), it can be seen that at 16 V and 30 ns , the maximum load that can be driven is limited to 2800 pF .

## Average Internal Power:

Equation (3), gives an average power of 50 mW at 16 V and a $20 \%$ duty cycle.
For one-half of the DS $0025 \mathrm{C}, 870 \mathrm{~mW} \div 2$ can be dissipated.
$435 \mathrm{~mW}=50 \mathrm{~mW}+$ transient output power.
$385 \mathrm{~mW}=$ transient output power.
Using equation (2) at $16 \mathrm{~V}, 1 \mathrm{MHz}$ and 350 mW , each half of the DSO025CN can drive a 1367 pF load. This is less than the load imposed by the transient current limitation of equation (1) and so a maximum load of 1367 pF would prevail.
From the data sheet for the MM506, the average clock pulse load is 80 pF . Therefore the number of devices driven is $1367 / 80$ or 17 registers.
For further information please refer to National Semiconductors Application Note AN-76.

National Semiconductor Corporation

## DS0026/DS0056 5 MHz Two Phase MOS Clock Drivers

## General Description

DS0026/DS0056 are low cost monolithic high speed two phase MOS clock drivers and interface circuits. Unique circuit design provides both very high speed operation and the ability to drive large capacitive loads. The device accepts standard TTL outputs and converts them to MOS logic levels. They may be driven from standard 54/74 series and 54S/74S series gates and flip-flops or from drivers such as the DS8830 or DM7440. The DS0026 and DS0056 are intended for applications in which the output pulse width is logically controlled; i.e., the output pulse width is equal to the input pulse width.
The DS0026/DS0056 are designed to fulfill a wide variety of MOS interface requirements. As a MOS clock driver for long silicon-gate shift registers, a single device can drive over 10 k bits at 5 MHz . Six devices provide input address and precharge drive for a 8 k by 16 -bit 1103 RAM memory system. Information on the correct usage of the DS0026 in these as well as other systems is included in the application note AN-76.
The DS0026 and DS0056 are identical except each driver in the DS0056 is provided with a $V_{B B}$ connection to supply a higher voltage to the output stage. This aids in pulling up the
output when it is in the high state. An external resistor tied between these extra pins and a supply higher than $\mathrm{V}^{+}$will cause the output to pull up to ( $\mathrm{V}^{+}-0.1 \mathrm{~V}$ ) in the off state. For DS0056 applications, it is required that an external resistor be used to prevent damage to the device when the driver switches low. A typical $\mathrm{V}_{\mathrm{BB}}$ connection is shown on the next page.
These devices are available in 8-lead TO-5, one watt copper lead frame 8-pin mini-DIP, and one and a half watt ceramic DIP, and TO-8 packages.

## Features

- Fast rise and fall times-20 ns 1000 pF load
m High output swing-20V
- High output current drive $- \pm 1.5 \mathrm{amps}$
- TTL compatible inputs
- High rep rate- 5 to 10 MHz depending on power dissipation
■ Low power consumption in MOS " 0 " state- 2 mW
- Drives to 0.4 V of GND for RAM address drive


## Connection Diagrams (Top Views)

TO-5 Package<br><br>TL/F/5853-1

Note: Pin 4 connected to case.
Order Number
DS0026H or DS0026CH
See NS Package Number H08C

Dual-In-Line Package


TL/F/5853-2
Order Number DS0026CJ-8, or DS0026CN
See NS Package Number J08A or N08E


TL/F/5853-3
Order Number
DS0026G or DS0026CG See NS Package Number G12C

Dual-In-LIne Package

Order Number
0026 J or DS0026CJ DS0026J or DS0026CJ

See NS Package Number J14A


TO-5 Package


TL/F/5853-5
Note: Pin 4 connected to case.
Order Number
DS0056H or DS0056CH
See NS Package Number H08C

Dual-In-LIne Package


TL/F/5853-6
Order Number DS0056J-8, DS0056CJ-8 or DS0056CN See NS Package Number J08A or N08E

Dual-In-Line Package


Order Number DS0056J or DS0056CJ See NS Package Number J14A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| $V^{+}-V^{-}$Differential Voltage | 22 V |
| :--- | ---: |
| Input Current | 100 mA |
| Input Voltage $\left(V_{I N}-V^{-}\right)$ | 5.5 V |
| Peak Output Current | 1.5 A |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package (8-Pin) | 1150 mW |
| Cavity Package (14-Pin) | 1380 mW |


| Molded Package | 1040 mW |
| :--- | ---: |
| Metal Can (TO-5) | 660 mW |
| Operating Temperature Range |  |
| DS0026, DS 0056 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DS0026C, DS0056C | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $300^{\circ} \mathrm{C}$ |

* Derate 8 -pin cavity package $7.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate 14 -pin cavity package $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $8.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate metal can (TO-5) package $4.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic "1" Input Voltage | $\mathrm{V}^{-}=0 \mathrm{~V}$ |  | 2 | 1.5 |  | V |
| $\mathrm{INH}^{\text {H }}$ | Logic "1" Input Current | $\mathrm{VIN}-\mathrm{V}^{-}=2.4 \mathrm{~V}$ |  |  | 10 | 15 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Logic " 0 " Input Voltage | $V^{-}=0 \mathrm{~V}$ |  |  | 0.6 | 0.4 | V |
| IIL | Logic " 0 " Input Current | $\mathrm{V}_{\text {IN }}-\mathrm{V}^{-}=0 \mathrm{~V}$ |  |  | -3 | -10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=2.4 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | $V^{-+}+0.7$ | $\mathrm{V}-+1.0$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "0" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}} \geq \mathrm{V}^{+}+1.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | DS0026 | $V+-1.0$ | $V+-0.8$ |  | V |
|  |  |  | DS0056 | $V+-0.3$ | $V+-0.1$ |  | V |
| ICC(ON) | "ON" Supply Current (one side on) | $V^{+}-V^{-}=20 \mathrm{~V}, V_{I N}-V^{-}=2.4 \mathrm{~V}$ <br> (Note 6) | DS0026 |  | 30 | 40 | mA |
|  |  |  | DS0056 |  | 12 | 30 | mA |
| $\mathrm{ICC}(\mathrm{OFF})$ | "OFF" Supply Current | $\begin{aligned} & V^{+}-V^{-}=20 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}-\mathrm{V}^{-}=0 \mathrm{~V} \end{aligned}$ | $70^{\circ} \mathrm{C}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $125^{\circ} \mathrm{C}$ |  | 10 | 500 | $\mu \mathrm{A}$ |

Switching Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}\right)$ (Notes 5 and 7)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ton | Turn-On Delay | (Figure 1) |  | 5 | 7.5 | 12 | ns |
|  |  | (Figure 2) |  |  | 11 |  | ns |
| $\mathrm{t}_{\text {OFF }}$ | Turn-Off Delay | (Figure 1) |  |  | 12 | 15 | ns |
|  |  | (Figure 2) |  |  | 13 |  | ns |
| $t_{\text {r }}$ | Rise Time | (Figure 1), (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 15 | 18 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 20 | 35 | ns |
|  |  | (Figure 2), <br> (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 30 | 40 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 36 | 50 | ns |
| $t_{f}$ | Fall Time | (Figure 1), <br> (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 12 | 16 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 17 | 25 | ns |
|  |  | (Figure 2), <br> (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 28 | 35 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 31 | 40 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics provides conditions for actual device operation.
Note 2: These specifications apply for $V^{+}-V^{-}=10 \mathrm{~V}$ to $20 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$, over the temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the DS 0026 , DS 0056 and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the DS0026C, DS0056C.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: All typical values for $T_{A}=25^{\circ} \mathrm{C}$.
Note 5: Rise and fall time are given for MOS logic levels; i.e., rise time is transition from logic " 0 " to logic " 1 " which is voltage fall.
Note 6: $\mathrm{I}_{\mathrm{BB}}$ for DS0056 is approximately ( $\left.\mathrm{V}_{\mathrm{BB}}-\mathrm{V}^{-}\right) / 1 \mathrm{k} \Omega$ (for one side) when output is low.
Note 7: The high current transient (as high as 1.5A) through the resistance of the internal interconnecting V - lead during the output transition from the high state to the low state can appear as negative feedback to the input. If the external interconnecting lead from the driving circuit to $V$ - is electrically long, or has significant dc resistance, it can subtract from the switching response.

## Typical $\mathrm{V}_{\mathrm{BB}}$ Connection



TL/F/5853-8

## Typical Performance Characteristics



Turn-On and Turn-Off Delay



TL/F/5853-9

Schematic Diagrams


TL/F/5853-10


## AC Test Circuits and Switching Time Waveforms



FIGURE 1


TL/F/5853-14
FIGURE 2

## Typical Applications

AC Coupled MOS Clock Driver


DC Coupled RAM Memory Address or Precharge Driver (Positive Supply Only)


TL/F/5853-17

## Application Hints

## DRIVING THE MM5262 WITH THE

## DS0056 CLOCK DRIVER

The clock signals for the MM5262 have three requirements which have the potential of generating problems for the user. These requirements, high speed, large voltage swing and large capacitive loads, combine to provide ample opportunity for inductive ringing on clock lines, coupling clock signals to other clocks and/or inputs and outputs and generating noise on the power supplies. All of these problems

## Application Hints (Continued)

Line ringing comes from the fact that at a high enough frequency any line must be considered as a transmission line with distributed inductance and capacitance. To see how much ringing can be tolerated we must examine the clock voltage specification. Figure 6 shows the clock specification, in diagram form, with idealized ringing sketched in. The


FIGURE 6. Clock Waveform
ringing of the clock about the $\mathrm{V}_{\mathrm{SS}}$ level is particularly critical. If the $\mathrm{V}_{\mathrm{SS}}-1 \mathrm{~V}_{\mathrm{OH}}$ is not maintained, at all times, the infor-
mation stored in the memory could be altered. Referring to Figure 1, if the threshold voltage of a transistor were -1.3 V , the clock going to $\mathrm{V}_{S S}-1$ would mean that all the devices, whose gates are tied to that clock, would be only 300 mV from turning on. The internal circuitry needs this noise margin and from the functional description of the RAM it is easy to see that turning a clock on at the wrong time can have disastrous results.
Controlling the clock ringing is particularly difficult because of the relative magnitude of the allowable ringing, compared to magnitude of the transition. In this case it is 1 V out of 20 V or only $5 \%$. Ringing can be controlled by damping the clock driver and minimizing the line inductance.
Damping the clock driver by placing a resistance in series with its output is effective, but there is a limit since it also slows down the rise and fall time of the clock signal. Because the typical clock driver can be much faster than the worst case driver, the damping resistor serves the useful function of limiting the minimum rise and fall time. This is very important because the faster the rise and fall times, the worse the ringing problem becomes. The size of the damp-


TL/F/5853-11
FIGURE 7. Schematic of 1/2 DS0056

## Application Hints (Continued)

ing resistor varies because it is dependent on the details of the actual application. It must be determined empirically. In practice a resistance of $10 \Omega$ to $20 \Omega$ is usually optimum.
Limiting the inductance of the clock lines can be accomplished by minimizing their length and by laying out the lines such that the return current is closely coupled to the clock lines. When minimizing the length of clock lines it is important to minimize the distance from the clock driver output to the furthest point being driven. Because of this, memory boards are usually designed with clock drivers in the center of the memory array, rather than on one side, reducing the maximum distance by a factor of 2 .
Using multilayer printed circuit boards with clock lines sandwiched between the $V_{D D}$ and $V_{S S}$ power plains minimizes the inductance of the clock lines. It also serves the function of preventing the clocks from coupling noise into input and output lines. Unfortunately multilayer printed circuit boards are more expensive than two sided boards. The user must make the decision as to the necessity of multilayer boards. Suffice it to say here, that reliable memory boards can be designed using two sided printed circuit boards.
The recommended clock driver for use with the MM4262/ MM5262 is the DS0056/DS0056C dual clock driver. This device is designed specifically for use with dynamic circuits using a substrate, $\mathrm{V}_{\mathrm{BB}}$, supply. Typically it will drive a 1000 pF load with 20 ns rise and fall times. Figure 7 shows a schematic of a single driver.
In the case of the MM5262, $\mathrm{V}^{+}$is a +5 V and $\mathrm{V}_{B B}$ is +8.5 V . $\mathrm{V}_{\mathrm{BB}}$ should be connected to the $\mathrm{V}_{\mathrm{BB}}$ pin shown in Figure 7 through a $1 \mathrm{k} \Omega$ resistor. This allows transistor Q8 to



TL/F/5853-19
saturate, pulling the output to within a $\mathrm{V}_{\mathrm{CE}(\mathrm{SAT})}$ of the $\mathrm{V}^{+}$ supply. This is critical because as was shown before, the $V_{S S}-1.0 \mathrm{~V}$ clock level must not be exceeded at any time. Without the $\mathrm{V}_{B B}$ pull up on the base of Q8 the output at best will be 0.6 V below the $\mathrm{V}^{+}$supply and can be 1 V below the $\mathrm{V}+$ supply reducing the noise margin on this line to zero.
Because of the amount of current that the clock driver must supply to its capacitive load, the distribution of power to the clock driver must be considered. Figure 8 gives the idealized voltage and current waveforms for a clock driver driving a 1000 pF capacitor with 20 ns rise and fall time.
As can be seen the current is significant. This current flows in the $V_{D D}$ and $V_{S S}$ power lines. Any significant inductance in the lines will produce large voltage transients on the power supplies. A bypass capacitor, as close as possible to the clock driver, is helpful in minimizing this problem. This bypass is most effective when connected between the $V_{S S}$ and $V_{D D}$ supplies. A bypass capacitor for each DS0056 is recommended. The size of the bypass capacitor depends on the amount of capacitance being driven. Using a low inductance capacitor, such as a ceramic or silver mica, is most effective. Another helpful technique is to run the $V_{D D}$ and $V_{S S}$ lines, to the clock driver, adjacent to each other. This tends to reduce the lines inductance and therefore the magnitude of the voltage transients.
While discussing the clock driver, it should be pointed out that the DS0056 is a relatively low input impedance device. It is possible to couple current noise into the input without seeing a significant voltage. Since the noise is difficult to detect with an oscilloscope it is often overlooked.
Lastly, the clock lines must be considered as noise generators. Figure 9 shows a clock coupled through a parasitic coupling capacitor, $C_{C}$, to eight data input lines being driven by a 7404. A parasitic lumped line inductance, $L$, is also shown. Let us assume, for the sake of argument, that $\mathrm{C}_{\mathrm{C}}$ is 1 pF and that the rise time of the clock is high enough to completely isolate the clock transient from the 7404 because of the inductance, L.


FIGURE 9. Clock Coupling
With a clock transition of 20 V the magnitude of the voltage generated across $C_{L}$ is:

$$
v=20 \mathrm{~V} \times \frac{C_{C}}{C_{L}+C_{C}}=20 \mathrm{~V} \times\left(\frac{1}{56+1}\right)=0.35 \mathrm{~V}
$$

This has been a hypothetical example to emphasize that with 20 V low rise/fall time transitions, parasitic elements can not be neglected. In this example, 1 pF of parasitic capacitance could cause system malfunction, because a 7404 without a pull up resistor has typically only 0.3 V of

FIGURE 8. Clock Waveforms (Voltage and Current)

## Application Hints (Continued)

noise margin in the " 1 " state at $25^{\circ} \mathrm{C}$. Of course it is stretching things to assume that the inductance, L , completely isolates the clock transient from the 7404. However, it does point out the need to minimize inductance in input/output as well as clock lines.
The output is current, so it is more meaningful to examine the current that is coupled through a 1 pF parasitic capacitance. The current would be:

$$
\mathrm{I}=\mathrm{C}_{\mathrm{C}} \times \frac{\Delta \mathrm{V}}{\Delta \mathrm{t}}=\frac{1 \times 10^{-12} \times 20}{20 \times 10^{-9}}=1 \mathrm{~mA}
$$

This exceeds the total output current swing so it is obviously significant.

Clock coupling to inputs and outputs can be minimized by using multilayer printed circuit boards, as mentioned previously, physically isolating clock lines and/or running clock lines at right angles to input/output lines. All of these techniques tend to minimize parasitic coupling capacitance from the clocks to the signals in question.
In considering clock coupling it is also important to have a detailed knowledge of the functional characteristics of the device being used. As an example, for the MM5262, coupling noise from the $\phi 2$ clock to the address lines is of no particular consequence. On the other hand the address inputs will be sensitive to noise coupled from $\phi 1$ clock.

## DS3245 Quad MOS Clock Driver

## General Description

The DS3245 is a quad bipolar-to-MOS clock driver with TTL compatible inputs. It is designed to provide high output current and voltage capabilities necessary for optimum driving of high capacitance N -channel MOS memory systems.
Only 2 supplies, $5 \mathrm{~V}_{\mathrm{DC}}$ and $12 \mathrm{~V}_{\mathrm{DC}}$, are required without compromising the usual high $\mathrm{V}_{\mathrm{OH}}$ specification obtained by circuits using a third supply.
The device features 2 common enable inputs, a refresh input, and a clock control input for simplified system designs. The circuit was designed for driving highly capacitive loads at high speeds and uses Schottky-clamped transistors. PNP transistors are used on all inputs, thereby minimizing input loading.

## Features

- TL compatible inputs

■ Operates from 2 standard supplies: $5 \mathrm{~V}_{\mathrm{DC}}, 12 \mathrm{~V}_{\mathrm{DC}}$

- Internal bootstrap circuit eliminates need for external PNP's
- PNP inputs minimize loading
- High voltage/current outputs
- Input and output clamping diodes

■ Control logic optimized for use with MOS memory systems

- Pin and function equivalent to Intel 3245


## Logic and Connection Diagrams




Order Number DS3245J or DS3245N See NS Package Number J16A or N16A

[^18]
## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.25 | V |
| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$ | 11.4 | 12.6 | V |
| Operating Temperature $9 \mathrm{~T}_{\mathrm{A}}$ | 0 | 75 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {FD }}$ | Select Input Load Current | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  |  | -0.25 | mA |
| $\mathrm{I}_{\mathrm{FE}}$ | Enable Input Load Current | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  |  | -1.0 | mA |
| $I_{\text {RD }}$ | Select Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| IRE | Enable Input Leakage Current | $V_{R}=5 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| VOL | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}$ |  |  | 0.45 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=-5 \mathrm{~mA}$ | -1.0 |  |  | V |
| $\mathrm{VOH}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ | $V_{D D}-0.50$ |  |  | V |
|  |  | $\mathrm{IOH}=5 \mathrm{~mA}$ |  |  | $V_{D D}+1.0$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage, All Inputs |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage, All Inputs |  | 2 |  |  | V |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{I}_{\mathbb{N}}=-12 \mathrm{~mA}$ |  | -1.0 | -1.5 | V |

Power Supply Current Drain

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Current from $V_{C C}$ <br> Output in High State | $V_{C C}=5.25 \mathrm{~V}$, <br> $V_{D D}=12.6 \mathrm{~V}$ |  | 26 | 34 | mA |
| IDD | Current from $V_{D D}$ <br> Output in High State | $V_{C C}=5.25 \mathrm{~V}$, <br> $V_{D D}=12.6 \mathrm{~V}$ |  | 23 | 30 | mA |
| ICC | Current from $V_{C C}$ <br> Output in Low $S t a t e$ | $V_{C C}=5.25 \mathrm{~V}$, <br> $V_{D D}=12.6 \mathrm{~V}$ |  | 29 | 39 | mA |
| IDD | Current from $V_{D D}$ <br> Output in Low State | $V_{C C}=5.25 \mathrm{~V}$, <br> $V_{D D}=12.6 \mathrm{~V}$ |  | 13 | 19 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+{ }^{\circ} \mathrm{C}$ range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

| Switching Characteristics $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V} \pm 5 \%$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min(1) | Typ ${ }^{(2,4)}$ | Max ${ }^{(3)}$ | Units |
| t-+ | Input to Output Delay | $\mathrm{R}_{\text {SERIES }}=0$ | 5 | 11 |  | ns |
| t ${ }_{\text {DR }}$ | Delay Plus Rise Time | $\mathrm{R}_{\text {SERIIES }}=0$ |  | 20 | 32 | ns |
| ${ }^{\text {+ }}$ + | Input to Output Delay | $\mathrm{R}_{\text {SERIES }}=0$ | 3 | 7 |  | ns |
| $t_{\text {dF }}$ | Delay Plus Fall Time | $\mathrm{R}_{\text {SERIIES }}=0$ |  | 18 | 32 | ns |
| $t_{T}$ | Output Transition Time | $\mathrm{R}_{\text {SERIES }}=20 \Omega$ | 10 | 17 | 25 | ns |
| $t_{\text {DR }}$ | Delay Plus Rise Time | RSERIES $=20 \Omega$ |  | 27 | 38 | ns |
| $t_{\text {dF }}$ | Delay Plus Fall Time | $\mathrm{R}_{\text {SERIES }}=20 \Omega$ |  | 25 | 38 | ns |

Capacitance $\mathrm{T}_{\mathrm{A}}=25^{\circ}{ }^{\circ}(5)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance, $\overline{\Gamma_{1}, ~} \overline{\Gamma_{2}}, \overline{\Gamma_{3}}, \overline{\Gamma_{4}}$ |  |  | 5 | 8 | pF |
| $\mathrm{ClN}_{\text {IN }}$ | Input Capacitance, $\overline{\mathrm{A}}, \mathrm{C}, \mathrm{E}_{1}, \mathrm{E} 2$ |  |  | 8 | 12 | pF |

Note 1: $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$
$\left.\begin{array}{l}\text { Note 2: } C_{L}=200 \mathrm{pF} \\ \text { Note 3: } C_{L}=250 \mathrm{pF}\end{array}\right\}$ These values represent a range of total stray plus clock capacitance for nine 4k RAMs.
Note 4: Typical values are measured at $25^{\circ} \mathrm{C}$.
Note 5: This parameter is periodically sampled and is not $100 \%$ tested. Condition of measurement is $f=1 \mathrm{MHz}, V_{B I A S}=2 \mathrm{~V}, \mathrm{~V}_{C C}=0 \mathrm{~V}$, and $T_{A}=25^{\circ} \mathrm{C}$.

## AC Test Circuit and Switching Time Waveforms



National Semiconductor Corporation

## DS1628/DS3628 Octal TRI-STATE® MOS Drivers

## General Description

The DS1628/DS3628 are octal Schottky memory drivers with TRI-STATE outputs designed to drive high capacitive loads associated with MOS memory systems. The drivers' output $\left(\mathrm{V}_{\mathrm{OH}}\right)$ is specified at 3.4 V to provide additional noise immunity required by MOS inputs. A PNP input structure is employed to minimize input currents. The circuit employs Schottky-clamped transistors for high speed. A NOR gate of two inputs, DIS1 and DIS2, controls the TRI-STATE mode.

## Features

- High speed capabilities
- Typical 5 ns driving $50 \mathrm{pF} \& 8$ ns driving 500 pF
- TRI-STATE outputs
- High $\mathrm{V}_{\mathrm{OH}}(3.4 \mathrm{~V} \mathrm{~min})$
- High density
- Eight drivers and two disable controls for TRI-STATE in a 20-pin package
- PNP inputs reduce DC loading on bus lines

■ Glitch-free power up/down

Schematic and Connection Diagrams


## Truth Table

| Disable Input |  | Input | Output |
| :---: | :---: | :---: | :---: |
| DIS 1 | DIS 2 |  |  |
| H | H | X | Z |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | L |
| L | L | L | H |

$H=$ high level
$\mathrm{L}=$ low level
$X=$ don't care
$Z=$ high impedance (off)


Order Number DS1628J, DS3628J, DS3628N See NS Package Number J20A or N20A

Typical Application


| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document. |  |
| Supply Voltage | 7.0V |
| Logical "1" Input Voltage | 7.0V |
| Logical "0" Input Voltage | . 5 |
| Storage Temperature Range | $5^{\circ} \mathrm{C}$ to $+150^{\circ}$ |
| aximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1667 mW |
| Molded Package | 1832 mW |
| Lead Temperature (Soldering, 10 seconds) | ds) $300^{\circ} \mathrm{C}$ |
| kage $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; de $25^{\circ} \mathrm{C}$. | ; derate mol |

Operating Conditions

|  | Min | Max | Units <br> Supply voltage $\left(\mathrm{V}_{\mathrm{C}}\right)$ |
| :--- | :---: | :---: | :---: |
| V |  |  |  |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  | 5.5 |  |
| $\quad$ DS1628 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3628 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2, 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IN }}(0)$ | Logical "0" Input Voltage |  |  |  |  |  | 0.8 | V |
| $\underline{\operatorname{IN}(1)}$ | Logical "1" Input Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V} \quad \mathrm{~V}_{1 \mathrm{~N}}=5.5 \mathrm{~V}$ |  |  |  | 0.1 | 40 | $\mu \mathrm{A}$ |
| $\operatorname{lin}(0)$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \quad \mathrm{~V}_{1 \mathrm{~N}}=5.5 \mathrm{~V}$ |  |  |  | -180 | -400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{C C}=4.5 \mathrm{~V} \quad \mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  |  | -0.7 | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ |  | DS1628 | 3.4 | 4.3 |  | V |
|  |  |  |  | DS3628 | 3.5 | 4.3 |  | V |
| V OL | Logical "0" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A}$ |  | DS1628 |  | 0.25 | 0.4 | V |
|  |  |  |  | DS3628 |  | 0.25 | 0.35 | V |
| V OH | Logical "1" Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{IOH}=-1.0 \mathrm{~mA}$ |  | DS1628 | 2.5 | 3.9 |  | V |
|  |  |  |  | DS3628 | 2.7 | 3.9 |  | V |
| V OL | Logical "0" Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{IOL}=20 \mathrm{~mA}$ |  | DS1628/DS3628 |  | 0.35 | 0.5 | V |
| 1 ID | Logical "1" Drive Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V},($ Note 6) |  |  |  | -150 |  | mA |
| IOD | Logical "0" Drive Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4.5 \mathrm{~V}$, (Note 6) |  |  |  | 150 |  | mA |
| $\mathrm{Hi}-\mathrm{Z}$ | TRI-STATE Output Current | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ to 2.4V, DIS1 or DIS2 $=2.0 \mathrm{~V}$ |  |  | -40 | 0.1 | 40 | $\mu \mathrm{A}$ |
| ICC | Power Supply Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ | $\begin{aligned} & \text { One DIS Input }=3.0 \mathrm{~V} \\ & \text { All Other Inputs }=\mathrm{X}, \text { Outputs at } \mathrm{Hi}-\mathrm{Z} \end{aligned}$ |  |  | 90 | 120 | mA |
|  |  |  | $\begin{aligned} & \text { DIS1, DIS2 }=0 \mathrm{~V}, \text { Others }=3 \mathrm{~V} \\ & \text { Outputs on } \end{aligned}$ |  |  | 70 | 100 | mA |
|  |  |  | All inputs $=0 \mathrm{~V}$, Outputs Off |  |  | 25 | 50 | mA |

Switching Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)($ Note 6$)$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tS }}+$ | Storage Delay Negative Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.0 | 5.0 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 6.5 | 8.0 |  |
| ts-+ | Storage Delay Positive Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.2 | 5.0 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 6.5 | 8.0 |  |
| ${ }_{\text {t }}$ | Fall Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.2 | 6.0 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 19 | 22 |  |
| $\mathrm{t}_{\mathrm{R}}$ | Rise Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5.2 | 7.0 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 20 | 24 |  |
| $\mathrm{t}_{\mathrm{ZL}}$ | Delay from Disable Input to Logical " 0 " Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \text { to GND } \end{aligned}$ | $R_{L}=2 \mathrm{k} \Omega \text { to } V_{C C}$ <br> (Figure 2) |  | 19 | 25 | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Delay from Disable Input to Logical "1" Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \text { to GND } \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{GND}$ <br> (Figure 2) |  | 13 | 20 | ns |

Switching Characteristics (Continued) $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Note 6)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{L Z}$ | Delay from Disable Input to High Impedance State (from Logical "0" Level) | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \text { to GND } \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega \text { to } \mathrm{V}_{\mathrm{CC}}$ <br> (Figure 3) |  | 18 | 25 | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Delay from Disable Input to High Impedance State (from Logical "1" Level) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \text { to } \mathrm{GND} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=400 \Omega$ to GND (Figure 3) |  | 8.5 | 15 | ns |

AC Test Circuits and Switching Time Waveforms


TL/F/5875-5

FIGURE 1


TL/F/5875-7
FIGURE 2


TL/F/5875-10
FIGURE 3

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1628 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3628. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive; all currents out of device pins shown as negative; all voltages references to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega$ and PRR $\leq 1 \mathrm{mHz}$. Rise and fall times between $10 \%$ and $90 \%$ points $\leq 5 \mathrm{~ns}$.
Note 5: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
Note 6: When measuring output drive current and switching response for the DS1628 and DS3628 a $15 \Omega$ resistor should be placed in series with each output.

## DS1645/DS3645/DS1675/DS3675 Hex TRI-STATE ${ }^{\circledR}$ TTL to MOS Latches/Drivers

## General Description

The DS1645/DS3645 and DS1675/DS3675 are hex MOS latches/drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are used to reduce input currents, allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottky-clamped transistor logic for minimum propagation delay, and TRI-STATE outputs which allow bus operation.
The DS1645/DS3645 has a $15 \Omega$ resistor in series with the outputs to dampen transients caused by the fast switching output circuit. The DS1675/DS3675 has a direct, low impedance output for use with or without an external resistor.

The circuit employs a fall-through-latch which captures the data in parallel with the output, thereby eliminating the delay normally encountered in other latch circuits. The DS1645/DS3645 and DS1675/DS3675 may be used for input address lines or input/output data lines of a MOS memory system.

## Features

- TTL compatible inputs
- PNP inputs minimize loading
- Capacitance-driving outputs
- TRI-STATE outputs
- Built-in damping resistor (DS1645/DS3645)


## Logic and Connection Diagrams



## Dual-In-Line Package



TL/F/7504-1

## Truth Table

| Input <br> Enable | Output <br> Disable | Data | Output | Operation |
| :---: | :---: | :---: | :---: | :--- |
| 1 | 0 | 1 | 0 | Data Feed-Through |
| 1 | 0 | 0 | 1 | Data Feed-Through |
| 0 | 0 | X | Q | Latched to Data Present <br> when Enable Went Low <br> X |
|  | 1 | X | $\mathrm{Hi}-Z$ | High Impedance Output |

[^19]Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ 7V
Logical "1" Input Voltage 7V
Logical "0" Input Voltage
$-1.5 \mathrm{~V}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package 1433 mW Molded Package 1362 mW
Lead Temperature (Soldering, 10 sec .) $300^{\circ} \mathrm{C}$
*Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5.5 | V |
| Temperature $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS1645, DS1675 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3645, DS3675 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}(1)}$ | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IN}(0)}$ | Logical " 0 " Input Voltage |  |  |  |  |  | 0.8 | V |
| $\operatorname{liN(1)}$ | Logical "1" Input Current | $\begin{aligned} & V_{I N}=5.5 \mathrm{~V} \\ & V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | Enable Inputs |  |  | 0.1 | 40 | $\mu \mathrm{A}$ |
|  |  |  | Data Inputs |  |  | 0.2 | 80 | $\mu \mathrm{A}$ |
| $\underline{I N(0)}$ | Logical "0" Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | Enable Inputs |  |  | -50 | -250 | $\mu \mathrm{A}$ |
|  |  |  | Data Inputs |  |  | -100 | -500 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{C C}=4.5 \mathrm{~V}, \mathrm{l}_{1 \mathrm{~N}}=-18 \mathrm{~mA}$ |  |  |  | -0.75 | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ |  | DS1645, DS1675 | 2.7 | 3.6 |  | V |
|  |  |  |  | DS3645, DS3675 | 2.8 | 3.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical " 0 " Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=-10 \mu \mathrm{~A}$ |  | DS1645, DS1675 |  | 0.25 | 0.4 | V |
|  |  |  |  | DS3645, DS3675 |  | 0.25 | 0.35 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical " 1 " Output Voltage (With Load) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OH}}=-1.0 \mathrm{~mA} \end{aligned}$ |  | DS1645 | 2.4 | 3.5 |  | V |
|  |  |  |  | DS1675 | 2.5 | 3.5 |  | V |
|  |  |  |  | DS3645 | 2.6 | 3.5 |  | V |
|  |  |  |  | DS3675 | 2.7 | 3.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical " 0 " Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | DS1645 |  | 0.6 | 1.1 | V |
|  |  |  |  | DS1675 |  | 0.4 | 0.5 | V |
|  |  |  |  | DS3645 |  | 0.6 | 1.0 | V |
|  |  |  |  | DS3675 |  | 0.4 | 0.5 | V |
| ID | Logical "1" Drive Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ (Note 4) |  |  |  | -250 |  | mA |
| IOD | Logical "0" Drive Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=4.5 \mathrm{~V}$ ( Note 4) |  |  |  | 150 |  | mA |
| $\mathrm{I}_{\mathrm{HZ}}$ | TRI-STATE Output Current | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ to 2.4V, Output Disable $=2.0 \mathrm{~V}$ |  |  | -40 |  | 40 | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | $\begin{aligned} & \text { Output Disable }=3 \mathrm{~V} \\ & \text { All Other Inputs }=0 \mathrm{~V} \end{aligned}$ |  |  | 60 | 100 | mA |
|  |  |  | $\begin{aligned} & \text { Input Enable }=3 \mathrm{~V} \\ & \text { All Other Inputs }=0 \mathrm{~V} \end{aligned}$ |  |  | 40 | 80 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS1645 and DS1675 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3645 and DS3675. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: When measuring output drive current and switching response for the DS1675 and DS3675, a $15 \Omega$ resistor should be placed in series with each output. This resistor is internal to the DS1645/DS3645, and need not be added.

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. (Note 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ts + - | Storage Delay Negative Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.5 | 7 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 8 | 12 | ns |
| ts- + | Storage Delay Positive Edge | (Figure 1) | $C_{L}=50 \mathrm{pF}$ |  | 6 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 9 | 13 | ns |
| $t_{F}$ | Fall Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 21 | 35 | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Rise Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 9 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 22 | 35 | ns |
| ${ }^{\text {tSET-UP }}$ | Set-Up Time on Data Input before Input Enable Goes Low |  |  | 10 | 0 |  | ns |
| $\mathrm{t}_{\text {HOLD }}$ | Hold Time on Data Input after Input Enable Goes Low |  |  | 15 | 5 |  | ns |
| ${ }^{\text {tw }}$ | Minimum Width of Enable Pulse to Latch Data |  |  | 20 | 5 |  | ns |
| tzL | Delay from Disable Input to Logical "0" Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ <br> (Figure 2) | $2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CC}}$ |  | 10 | 15 | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Delay from Disable Input to Logical "1" Level (from High Impedance State) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ <br> (Figure 2) | $2 \mathrm{k} \Omega$ to Ground, |  | 10 | 15 | ns |
|  | Delay from Disable Input to High Impedance State (from Logical "0" Level) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ <br> (Figure 3) | $400 \Omega \text { to } V_{C C}$ |  | 16 | 25 | ns |
| $t_{H z}$ | Delay from Disable Input to High Impedance State (from Logical "1" Level) | $C_{\mathrm{L}}=50 \mathrm{pF}$ <br> (Figure 3) | $400 \Omega$ to Ground, |  | 16 | 25 | ns |

## Schematic Diagram



## AC Test Circuits and Switching Time Waveforms



TL/F/7504-5

Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega$ and $P R R \leq 1 \mathrm{MHz}$. Rise and fall times between $10 \%$ and $90 \%$ points $\leq 5 \mathrm{~ns}$. Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

FIGURE 1


TL/F/7504-6

*Internal on DS1645 and DS3645
FIGURE 2

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/7504-9
$t_{L Z}$


TL/F/7504-10
*Internal on DS1645 and DS3645
FIGURE 3

## Operating Waveforms



TL/F/7504-12
*When the Input Enable makes a positive transition the output will be indeterminate for a short duration. The positive transition of the Input Enable normally occurs during a don't care timing state at the output.

## Typical Applications

The DS3645 and DS3675 latch/driver has TRI-STATE outputs, which allows the outputs to be tied with those of another TRI-STATE driver. The DS3645 and DS3675 can be

disabled while the alternate driver controls the address lines into the memory system.

## DS3647A Quad TRI-STATE ${ }^{\circledR}$ MOS Memory I/O Register

## General Description

The DS3647A is a 4-bit I/O buffer register intended for use in MOS memory systems. This circuit employs a fall-through latch for data storage. This method of latching captures the data in parallel with the output, thus eliminating the delays encountered in other designs. This circuit uses Schottkyclamped transistor logic for minimum propagation delay and employs PNP input transistors so that input currents are low, allowing a large fan-out for this circuit which is needed in a memory system.
Two pins per bit are provided, and data transfer is bi-directional so that the register can handle both input and output data. The direction of data flow is controlled through the input enables. The latch control, when taken low, will cause the register to hold the data present at that time and display it at the outputs. Data can be latched into the register independent of the output disables or EXPANSION input. Either or both of the outputs may be taken to the high-impedance state with the output disables. The EXPANSION pin disables both outputs to facilitate multiplexing with other I/O registers on the same data lines.

The DS3647A features TRI-STATE outputs. The "B" port outputs are designed for use in bus organized data transmission systems and can sink 80 mA and source -5.2 mA . Data going from port "A" to port "B" and from "B" to port " $A$ " is inverted in the DS3647A.

## Features

- PNP inputs minimize loading
- Fall-through latch design

■ Propagation delay of only 15 ns

- TRI-STATE outputs
- EXPANSION control
- Bi-directional data flow
- TTL compatible
- Transmission line driver output


## Logic and Connection Diagrams




## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

Supply Voltage<br>$7 V$<br>Input Voltage<br>-1.5 V to +7 V<br>Storage Temperature Range<br>$-65^{\circ}$ to $+150^{\circ} \mathrm{C}$<br>Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$<br>1476 mW<br>Lead Temperature (Soldering, 10 seconds)<br>$300^{\circ} \mathrm{C}$<br>*Derate molded package $10.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(1) }}$ | Logic "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\operatorname{IN}(0)}$ | Logic "0" Input Voltage |  |  |  |  | 0.8 | V |
| $\operatorname{liN(1)}$ | Logic "1" Input Current | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=5.5 \mathrm{~V}$ | Latch, Disable Inputs |  | 0.1 | 40 | $\mu \mathrm{A}$ |
|  |  |  | Expansion |  | 0.2 | 80 | $\mu \mathrm{A}$ |
|  |  |  | A Ports, B Ports |  | 0.2 | 100 | $\mu \mathrm{A}$ |
|  |  |  | Enable Inputs |  | 0.4 | 200 | $\mu \mathrm{A}$ |
| $\ln (0)$ | Logic '0' Input Current | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ | Latch, Disable Inputs |  | -25 | -250 | $\mu \mathrm{A}$ |
|  |  |  | Expansion |  | -50 | -500 | $\mu \mathrm{A}$ |
|  |  |  | A Ports, B Ports |  | -50 | -500 | $\mu \mathrm{A}$ |
|  |  |  | Enable, Inputs |  | -0.1 | -1.25 | mA |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  | -0.6 | -1.2 | V |
| $V_{\text {OL(A) }}$ | Logic "0" Output Voltage A Ports | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  |  | 0.4 | 0.5 | V |
| $\mathrm{V}_{\text {OL(B) }}$ | Logic "0" Output Voltage B Ports | $V_{C C}=4.5 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=30 \mathrm{~mA}$ |  | 0.3 | 0.4 | V |
|  |  |  | $\mathrm{IOL}^{\prime}=50 \mathrm{~mA}$ |  | 0.4 | 0.5 | V |
| $\mathrm{VOH}(\mathrm{A})$ | Logic "1" Output Voltage A Ports | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 3.0 | 3.4 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 2.5 | 3.4 |  | V |
| $\mathrm{VOH}(\mathrm{B})$ | Logic "1" Output Voltage B Ports | $\mathrm{IOH}=-5.2 \mathrm{~mA},($ Note 4) | $V_{C C}=5 \mathrm{~V}$ | 2.9 | 3.3 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 2.4 | 3.3 |  | V |
| $\operatorname{los}(A)$ | Output Short-Circuit Current A Port | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5V, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$, (Note 4) |  | -50 | -80 | -120 | mA |
| los(B) | Output Short-Circuit Current B Port | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, (Note 4) |  | -70 | -120 | -180 | mA |
| ICC | Power Supply Current | $\mathrm{Exp}=3 \mathrm{~V}, \mathrm{~A}$ Ports $=0 \mathrm{~V}$, <br> B Ports Open, All Other Pins $=0 \mathrm{~V}$ | DS3647A |  | 100 | 140 | mA |
|  |  | Enable A, Latch $=3 \mathrm{~V}, \mathrm{~A}$ Ports $=$ OV, B Ports Open, All Other Pins $=0 \mathrm{~V}$ | DS3647A |  | 70 | 105 | mA |

[^20]Switching Characteristics ( $\left.\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DATA TRANSFER B PORT TO A PORT |  |  |  |  |  |  |
| $t_{\text {pdo }}$ | Propagation Delay to a Logic "0" | $C L=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=280 \Omega,$ <br> (Figures 1 and 4) |  | 7.5 | 15 | ns |
| $t_{\text {pd1 }}$ | Propagation Delay to a Logic "1" | $C_{L}=50 \mathrm{pF}, R_{L}=280 \Omega,$ <br> (Figures 1 and 4) |  | 6.0 | 12 | ns |

## A PORT CONTROL FROM OUTPUT DISABLE A INPUT

| $\mathrm{t}_{\mathrm{LZ}}$ | Delay to High Impedance from <br> Logic "0" | (Figures 1 and 5) |  | 13 | 20 |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{\mathrm{HZ}}$ | Delay to High Impedance from <br> Logic "1" | (Figures 1 and 6) |  | 14 | 20 |
| tZL | Delay to Logic "0" from High <br> Impedance | ns |  |  |  |
| $\mathrm{t}_{\mathrm{ZH}}$ | Delay to Logic "1" from High <br> (mpedance | (Figures 1 and 8) |  | 25 | 35 |

## DATA TRANSFER A PORT TO B PORT, DS3647A

| $t_{\text {pd0 }}$ | Propagation Delay to a Logic "0" | $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, <br> (Figures 2 and 4) | 6.5 | 12 | ns |
| :---: | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {pd1 }}$ | Propagation Delay to a Logic "1" | $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, <br> (Figures 2 and 4) |  | 8.0 | 15 |

B PORT CONTROL FROM OUTPUT DISABLE B INPUT, DS3647A

| $t_{L Z}$ | Delay to High Impedance from <br> Logic "0" | (Figures 2 and 5) |  | 15 | 25 |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\mathrm{HZ}}$ | Delay to High Impedance from <br> Logic "1" | (Figures 2 and 6) |  | 14 | 20 |
| $\mathrm{t}_{\mathrm{ZL}}$ | Delay to Logic "0" from High <br> Impedance | (Figures 2 and 7) |  | 10 | 16 |
| $\mathrm{t}_{\mathrm{ZH}}$ | Delay to Logic "1" from High <br> Impedance | (Figures 2 and 8) |  | 25 | 35 |

LATCH SET-UP AND HOLD TIMES, ALL DEVICES

| tSET-UP | Set-Up Time of Data Input Before <br> Latch Goes Low | 5 | 0 | ns |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| thold | Hold Time of Data Input After <br> Latch Goes Low |  | 10 | 5 | ns |

## Product Description

| Device Number | B Port To A Port <br> Function | A Port To B Port <br> Function | A Port Outputs | B Port Outputs |
| :---: | :---: | :---: | :---: | :---: |
| DS3647A | Inverting | Inverting | TRI-STATE | TRI-STATE |



## Switching Time Waveforms



TL/F/8354-7
Input Characteristics: $\mathrm{f}=1 \mathrm{MHz}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}} \leq 5 \mathrm{~ns}$ ( $10 \%$ to $90 \%$ points), duty cycle $=50 \%, \mathrm{Z}_{\mathrm{OUT}}=50 \Omega$
FIGURE 4


FIGURE 5


TL/F/8354-8


FIGURE 7


FIGURE 8

Schematic Diagram


TL/F/8354-12
Note. Data pins A1-A4 and B1-B4 consist of
an input and an output tied together.

## Typical Application

The diagram below shows how the DS3647A can be used as a register capable of multiplexing data lines.


## DS1648/DS3648/DS1678/DS3678 TRI-STATE® TTL to MOS Multiplexers/Drivers

## General Description

The DS1648/DS3648 and DS1678/DS3678 are quad 2-input multiplexers with TRI-STATE outputs designed to drive the large capacitive loads (up to 500 pF ) associated with MOS memory systems. A PNP input structure is employed to minimize input currents so that driver loading in large memory systems is reduced. The circuit employs Schottkyclamped transistors for high speed and TRI-STATE outputs for bus operation.
The DS1648/DS3648 has a $15 \Omega$ resistor in series with the outputs to dampen transients caused by the fast-switching
output. The DS1678/DS3678 has a direct, low impedance output for use with or without an external resistor.

## Features

- TRI-STATE outputs interface directly with system-bus
- Schottky-clamped for better ac performance
- PNP inputs to minimize input loading
- TTL compatible
- High-speed capacitive load drivers
- Built-in damping resistor (DS1648/DS3648 only)


## Logic and Connection Diagrams




Order Number DS1648J, DS3648J, DS1678J DS3678J, DS3648N or DS3678N See NS Package Number J16A or N16A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Logical "1" Input Voltage | 7 V |
| Logical "0" Input Voltage | -1.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation" at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1433 mW |
| $\quad$ Molded Package | 1362 mW |
| Lead Temperature |  |
| (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

* Derate cavity package $9.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.


## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS1648, DS1678 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3648, DS3678 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V IN(1) | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IN(0) }}$ | Logical '0"' Input Voltage |  |  |  |  |  | 0.8 | V |
| $\operatorname{lin}_{\text {(1) }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  | 0.1 | 40 | $\mu \mathrm{A}$ |
| $\mathrm{IIN}(0)$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.5 \mathrm{~V}$ |  |  |  | -50 | -250 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |  |  |  | -0.75 | -1.2 | V |
| V OH | Logical "1" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ |  | DS1648/DS1678 | 2.7 | 3.6 |  | V |
|  |  |  |  | DS3648/DS3678 | 2.8 | 3.6 |  | V |
| VOL | Logical "0" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A}$ |  | DS1648/DS1678 |  | 0.25 | 0.4 | V |
|  |  |  |  | DS3648/DS3678 |  | 0.25 | 0.35 | V |
| V OH | Logical "1" Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | DS1648 | 2.4 | 3.5 |  | V |
|  |  |  |  | DS1678 | 2.5 | 3.5 |  | V |
|  |  |  |  | DS3648 | 2.6 | 3.5 |  | V |
|  |  |  |  | DS3678 | 2.7 | 3.5 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical " 0 " Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | DS1648 |  | 0.6 | 1.1 | V |
|  |  |  |  | DS1678 |  | 0.4 | 0.5 | V |
|  |  |  |  | DS3648 |  | 0.6 | 1.0 | V |
|  |  |  |  | DS3678 |  | 0.4 | 0.5 | V |
| $\mathrm{I}_{10}$ | Logical "1" Drive Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$, (Note 4) |  |  |  | -250 |  | mA |
| $\mathrm{I}_{0 \mathrm{D}}$ | Logical "0" Drive Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4.5 \mathrm{~V},($ Note 4) |  |  |  | 150 |  | mA |
| ${ }^{\text {Hi-Z }}$ | TRI-STATE Output Current | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ to 2.4V, Output Control $=2.0 \mathrm{~V}$ |  |  | -40 |  | 40 | $\mu \mathrm{A}$ |
| ICC | Power Supply Current | $V_{C C}=5.5 \mathrm{~V}$ | $\begin{aligned} & \text { Output Control }=3 \mathrm{~V} \\ & \text { All Other Inputs at } 0 \mathrm{~V} \end{aligned}$ |  |  | 42 | 60 | mA |
|  |  |  | All Inputs at OV |  |  | 20 | 32 | mA |

[^21]| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {ts }} \pm$ |  | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 7 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 9 | 12 | ns |
| ts $\mp$ | Storage Delay Positive Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 9 | 13 | ns |
| ${ }^{\text {t }}$ F | Fall Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 22 | 35 | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Rise Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 9 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 22 | 35 | ns |
| $\mathrm{t}_{\mathrm{LL}}$ | Delay from Output Control Input to Logical " 0 " Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CC}}, \\ & \text { (Figure 2) } \end{aligned}$ |  |  | 10 | 15 | ns |
| $\mathrm{t}_{\mathrm{zH}}$ | Delay from Output Control Input to Logical "1" Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{GND} \\ & \text { (Figure 2) } \end{aligned}$ |  |  | 8 | 15 | ns |
| $t_{L Z}$ | Delay from Output Control Input to High Impedance State (from Logical "0" Level) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=400 \Omega \text { to } \mathrm{V}_{\mathrm{CC}}, \\ & \text { (Figure 3) } \end{aligned}$ |  |  | 15 | 25 | ns |
| $t_{H Z}$ | Delay from Output Control Input to High Impedance State (from Logical "1" Level) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=400 \Omega \text { to } \mathrm{GND}, \\ & \text { (Figure 3) } \end{aligned}$ |  |  | 10 | 25 | ns |
| $\mathrm{ts} \pm$ | Propagation Delay to Logical " 0 " Transition When Select Selects A | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figure 1) |  |  | 12 | 15 | ns |
| ts $\mp$ | Propagation Delay to Logical "1" Transition When Select Selects A | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figure 1) |  |  | 14 | 17 | ns |
| $\mathrm{ts}^{\text {}}$ | Propagation Delay to Logical " 0 "' Transition When Select Selects B | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figure 1) |  |  | 16 | 20 | ns |
|  | Propagation Delay to Logical "1" Transition When Select Selects B | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (Figure 1) |  |  | 14 | 20 | ns |

## Schematic Diagram



TL/F/7506-3
*DS1648/DS3648 only

## AC Test Circuits and Switching Time Waveforms



TL/F/7506-5

Note 1: The pulse generator has the following characteristics: $Z_{\text {OUT }}=50 \Omega$ and PRR $\leq 1 \mathrm{MHz}$. Rise and fall times between $10 \%$ and $90 \%$ points $\leq 5 \mathrm{~ns}$. Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

FIGURE 1

*Internal on DS1648 and DS3648

*Internal on DS1648 and DS3648


TL/F/7506-7
FIGURE 2


TL/F/7506-10

FIGURE 3

## Truth Table

| Output <br> Control | Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: | :---: |
|  | Select | A | B |  |
| H | X | X | X | Hi-Z |
| L | L | L | X | H |
| L | L | H | X | L |
| L | H | X | L | H |
| L | H | X | H | L |

[^22]

Refreshing Using TRI-STATE Counter


## DS1649/DS3649/DS1679/DS3679 Hex TRI-STATE ${ }^{\circledR}$ TTL to MOS Drivers

## General Description

The DS1649/DS3649 and DS1679/DS3679 are Hex TRI-STATE MOS drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are employed to reduce input currents allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottkyclamped transistor logic for minimum propagation delay, and TRI-STATE outputs for bus operation.
The DS1649/DS3649 has a $15 \Omega$ resistor in series with the outputs to dampen transients caused by the fast-switching
output. The DS1679/DS3679 has a direct low impedance output for use with or without an external resistor.

## Features

- High speed capabilities
- Typ 9 ns driving 50 pF
- Typ 30 ns driving 500 pF
- TRI-STATE outputs for data bussing
- Built-in $15 \Omega$ damping resistor (DS1649/DS3649)

■ Same pin-out as DM8096 and DM74366

## Schematic Diagram



Truth Table

| Disable Input |  |  | Input |
| :---: | :---: | :---: | :---: |
| Output |  |  |  |
| DIS 1 | DIS 2 |  |  |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | X | Hi Z |
| 1 | 0 | X | $\mathrm{Hi}-\mathrm{Z}$ |
| 1 | 1 | X | $\mathrm{Hi}-\mathrm{Z}$ |

X = Don't care
$\mathrm{Hi}-\mathrm{Z}=$ TRI-STATE mode

## Connection Diagram

TL/F/7515-2
Top View
Order Number DS1649J, DS3649J, DS1679J, DS3679J, DS3649N or DS3679N See NS Package Number J16A or N16A


TL/7515-2

Typical Application


TL/F/7515-3

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Supply Voltage | 7.0 V |
| :--- | ---: |
| Logical "1" Input Voltage | 7.0 V |
| Logical " " 0 " Input Voltage | -1.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation" at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1371 mW |
| Molded Package | 1280 mW |
| Lead Temperature (Soldering, 10 sec. ) | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right.$ | 4.5 | 5.5 | $V$ |
| Temperature $\left(T_{A}\right)$ |  |  |  |
| DS1649, DS1679 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3649, DS3679 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

*Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Note 2 and 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IN}(0)}$ | Logical "0" Input Voltage |  |  |  |  |  | 0.8 | V |
| $\operatorname{lin(1)}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  | 0.1 | 40 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IN}(0)}$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  |  | -50 | -250 | $\mu \mathrm{A}$ |
| $V_{\text {CLAMP }}$ | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{1 \mathrm{~N}}=-18 \mathrm{~mA}$ |  |  |  | -0.75 | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ |  | DS1649/DS1679 | 2.7 | 3.6 |  | V |
|  |  |  |  | DS3649/DS3679 | 2.8 | 3.6 |  |  |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A}$ |  | DS1649/DS1679 |  | 0.25 | 0.4 | V |
|  |  |  |  | DS3649/DS3679 |  | 0.25 | 0.35 | V |
| V OH | Logical " 1 " Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | DS1649 | 2.4 | 3.5 |  | V |
|  |  |  |  | DS1679 | 2.5 | 3.5 |  | V |
|  |  |  |  | DS3649 | 2.6 | 3.5 |  | V |
|  |  |  |  | DS3679 | 2.7 | 3.5 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | DS1649 |  | 0.6 | 1.1 | V |
|  |  |  |  | DS1679 |  | 0.4 | 0.5 | V |
|  |  |  |  | DS3649 |  | 0.6 | 1.0 | V |
|  |  |  |  | DS3679 |  | 0.4 | 0.5 | V |
| $l_{10}$ | Logical "1" Drive Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ (Note 4) |  |  |  | -250 |  | mA |
| 10 D | Logical "0" Drive Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4.5 \mathrm{~V}($ Note 4$)$ |  |  |  | 150 |  | mA |
| $\mathrm{Hi}-\mathrm{Z}$ | TRI-STATE Output Current | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ to 2.4V, DIS1 or DIS2 $=2.0 \mathrm{~V}$ |  |  | -40 |  | 40 | $\mu \mathrm{A}$ |
| $I_{\text {CC }}$ | Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | One DIS Input $=3.0 \mathrm{~V}$ <br> All Other Inputs $=X$ |  |  | 42 | 75 | mA |
|  |  |  | All inputs $=0 \mathrm{~V}$ |  |  | 11 | 20 | mA |

Switching Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Note 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }} \pm$ | Storage Delay Negative Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.5 | 7 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 7.5 | 12 | ns |
| $\mathrm{t}_{5} \pm$ | Storage Delay Positive Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 8 | 13 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Fall Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 22 | 35 | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Rise Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 9 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 21 | 35 | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Delay from Disable Input to Logical " 0 " Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CC}} \text { (Figure 2) } \end{aligned}$ |  |  | 10 | 15 | ns |
| ${ }_{\text {t }} \mathrm{H}$ | Delay from Disable Input to Logical "1" Level (from High Impedance State) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to GND (Figure 2) } \end{aligned}$ |  |  | 8 | 15 | ns |
| tLZ | Delay from Disable Input to High Impedance State (from Logical "0" Level) | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega \text { to } \mathrm{V}_{\mathrm{CC}} \text { (Figure 3) } \end{aligned}$ |  |  | 15 | 25 | ns |
| $t_{H Z}$ | Delay from Disable Input to High Impedance State (from Logical "1" Level) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=400 \Omega \text { to GND (Figure 3) } \end{aligned}$ |  |  | 10 | 25 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS1649 and DS1679 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3649 and DS3679. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: When measuring output drive current and switching response for the DS1679 and DS3679 a $15 \Omega$ resistor should be placed in series with each output. This resistor is internal to the DS1649/DS3649 and need not be added.

## AC Test Circuits and Switching Time Waveforms



FIGURE 1

AC Test Circuits and Switching Time Waveforms (Continued)


FIGURE 2

*Internal on DS1649 and DS3649
FIGURE 3

Note 1: The pulse generator has the following characteristics: $Z_{\text {OUT }}=50 \Omega$ and PRR $\leq 1 \mathrm{MHz}$. Rise and fall times between $10 \%$ and $90 \%$ points $\leq 5 \mathrm{~ns}$. Note 2: $C_{L}$ includes probe and jig capacitance.

National
Semiconductor

## DS1651/DS3651 Quad High Speed MOS Sense Amplifiers

## General Description

The DS1651/DS3651 is TTL compatible high speed circuits intended for sensing in a broad range of MOS memory system applications. Switching speeds have been enhanced over conventional sense amplifiers by application of Schottky technology, and TRI-STATE ${ }^{\circledR}$ strobing is incorporated, offering a high impedance output state for bused organization.
The DS1651/DS3651 has active pull-up outputs and offers open collector outputs providing implied "AND" operations.

## Connection Diagram

Dual-In-Line Package


Top View
Order Number DS1651J, DS3651J or DS3651N See NS Package Number J16A or N16A

## Features

- High speed
- TL compatible
- Input sensitivity - $\pm 7 \mathrm{mV}$
- TRI-STATE outputs for high speed buses
- Standard supply voltages $- \pm 5 \mathrm{~V}$

■ Pin and function compatible with MC3430

## Truth Table

| Input | Strobe | Output |
| :--- | :---: | :---: |
|  |  | DS3651 |
| $V_{I D} \geq 7 \mathrm{mV}$ | L | H |
| $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | H | Open |
| $-7 \mathrm{mV} \leq \mathrm{V}_{\text {ID }} \leq+7 \mathrm{mV}$ | L | X |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | H | Open |
| $\mathrm{V}_{I D} \geq-7 \mathrm{mV}$ | L | L |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | H | Open |

$L=$ Low logic state
$H=$ High logic state
Open = TRI-STATE
$X=$ Indeterminate state

## Typical Applications

A Typical MOS Memory Sensing Application for a $4 k$ word by 4-bit memory arrangement employing 1103 type memory devices


Note: Only $\mathbf{4}$ devices are required for a 4 k word by 16 -bit memory system.
TL/F/7528-2

| solute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document. |  |
| Power Supply Voltages |  |
| $V_{\text {cc }}$ |  |
| $\mathrm{V}_{\mathrm{EE}}$ | $-7 V_{D C}$ |
| Differential-Mode Input Signal Voltage |  |
| Range, VIDR | $\pm 6 \mathrm{~V}_{\mathrm{DC}}$ |
| Common-Mode Input Voltage Range, $\mathrm{V}_{\text {ICR }}$ | ICR $\pm 5 \mathrm{~V}_{\mathrm{DC}}$ |
| Strobe Input Voltage, $\mathrm{V}_{\text {I( }}(\mathrm{S})$ | $5.5 \mathrm{~V}_{\mathrm{DC}}$ |
| Strobe Temperature Range - | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1509 mW |
| Molded Package | 1476 mW |
| Lead Temp. (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |
| Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; der $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. | ; derate molded package |

Absolute Maximum Ratings (Note 1) contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Power Supply Voltages
$V_{C C}$
$V_{E E}$
Differential-Mode Input Signal Voltage
Range, $V_{I D R}$
Common-Mode Input Voltage Range, $V_{I C R}$
Strobe Input Voltage, $\left.\mathrm{V}_{\text {I( }} \mathrm{S}\right)$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
1509 mW
76 mW

- Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$


## Operating Conditions

|  | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) |  |  |  |
| DS1651 | 4.5 | 5.5 | V |
| DS3651 | 4.75 | 5.25 | V |
| Supply Voltage ( $\mathrm{V}_{\mathrm{EE}}$ ) |  |  |  |
| DS1651 | -4.5 | -5.5 | V |
| DS3651 | -4.75 | -5.25 | V |
| Operating Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DS1651 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3651 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Output Load Current, (lou) |  | 16 | mA |
| Differential Mode Input |  |  |  |
| Voltage Range, (VIDR) | $-5.0$ | +5.0 | V |
| Common-Mode Input |  |  |  |
| Voltage Range, (VICR) | $-3.0$ | +3.0 | V |
| Input Voltage Range (Any |  |  |  |
| Input to GND), ( $\mathrm{V}_{\mathrm{IR}}$ ) | -5.0 | +3.0 | V |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}_{\mathrm{DC}}, \operatorname{Min} \leq \mathrm{T}_{\mathrm{A}} \leq$ Max, unless otherwise noted (Notes 2 and 3)


Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}_{\mathrm{DC}}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPHL( }}$ (D) | High-to-Low Logic Level Propagation Delay Time (Differential Inputs) | $5 \mathrm{mV}+\mathrm{V}_{\mathrm{IS}}$, (Figure 3) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \end{aligned}$ |  | 23 | 45 | ns |
| ${ }^{\text {PPLH(D) }}$ | Low-to-High Logic Level Propagation Delay Time (Differential Inputs) | $5 \mathrm{mV}+\mathrm{V}_{\mathrm{IS}},$ <br> (Figure 3) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \end{aligned}$ |  | 22 | 55 | ns |
| ${ }_{\text {tPOH(S) }}$ | TRI-STATE to High Logic Level Propagation Delay Time (Strobe) | (Figure 1) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \end{aligned}$ |  | 16 | 21 | ns |
| tPHO(S) | High Logic Level to TRI-STATE Propagation Delay Time (Strobe) | (Figure 1) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \\ & \hline \end{aligned}$ |  | 7 | 18 | ns |
| tPOL(S) | TRI-STATE to Low Logic Level Propagation Delay Time (Strobe) | (Figure 1) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \end{aligned}$ |  | 19 | 27 | ns |
| tpLO(S) | Low Logic Level to TRI-STATE Propagation Delay Time (Strobe) | (Figure 1) | $\begin{aligned} & \text { DS1651/ } \\ & \text { DS3651 } \end{aligned}$ |  | 14 | 29 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS 3651 and across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range for the DS 1651 . All typical values are for $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: A parameter which is of primary concern when designing with sense amplifiers is, what is the minimum differential input voltage required at the sense amplifier input terminals to guarantee a given output logic state. This parameter is commonly referred to as threshold voltage. It is well known that design considerations of threshold voltage are plagued by input offset currents, bias currents, network source resistances, and voltage gain. As a design convenience, the DS1651 and DS3651 are specified to a parameter called input sensitivity ( $\mathrm{V}_{\mathrm{IS}}$ ). This parameter takes into consideration input offset currents and bias currents, and guarantees a minimum input differiential voltage to cause a given output logic state with respect to a maximum source impedance of $200 \Omega$ at each input.

## Switching Time Waveform



TL/F/7528-3
Note: Output of channel B shown under test, other channels are tested similarly.

| Delay | V1 | V2 | S1 | S2 | $\mathbf{C}_{\mathbf{L}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPLO(S) | 100 mV | GND | Closed | Closed | $\mathbf{1 5 ~ p F}$ |
| tPOL(S) $^{\text {tPHO(S) }}$ | 100 mV | GND | Closed | Open | 50 pF |
| tPOH(S) | GND | 100 mV | Closed | Closed | 15 pF |

$\mathrm{C}_{\mathrm{L}}$ includes jig and probe capacitance.
$\mathrm{E}_{\mathrm{IN}}$ waveform characteristics: $\mathrm{t}_{\mathrm{TLH}}$ and $\mathrm{t}_{\mathrm{THL}} \leq 10 \mathrm{~ns}$ measured $10 \%$ to $90 \%$
PRR $=1 \mathrm{MHz}$
Duty cycle $=50 \%$

## AC Test Circuits

tplo(s)

TL/F/7528-4

TL/F/7528-6

TL/F/7528-5

TL/F/7528-7
FIGURE 1. Strobe Propagation Delay $t_{\text {PLO( }}\left(\mathbf{s}, \mathbf{t}_{\mathrm{POL}}(\mathbf{S}), \mathrm{t}_{\mathrm{PHL}}(\mathbf{s})\right.$ and $\mathbf{t}_{\mathrm{POH}(\mathbf{s})}$

TL/F/7528-10

Note: Output of channel B shown under test, other channels are tested similarly.
S1 at "B" for DS1651/DS3651, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ total for DS1651/DS3651

$\mathrm{E}_{\text {IN }}$ waveform characteristics:
$t_{\text {TLH }}$ and $t_{\text {THL }} \leq 10 \mathrm{~ns}$ measured $10 \%$ to $90 \%$
PRR $=1 \mathrm{MHz}$, duty cycle $=500 \mathrm{~ns}$
FIGURE 2. Differential Input Propagation Delay tpLH(D) $^{\text {and }}$ t $_{\text {PHL }}(\mathrm{D})$

## Schematic Diagrams



TL/F/7528-12

## Typical Applications

## Level Detector with Hysteresis



TL/F/7528-15

Transfer Characteristics and Equations for Level Detector with Hysteresis


TL/F/7528-16
$V_{\text {HIGH }}=V_{\text {REF }}+\frac{R 2\left[V_{O(M A X)}-V_{\text {REE }}\right]}{R 1+R_{2}}$
$v_{\text {LOW }}=V_{\text {REF }}+\frac{R 2\left[V_{\text {OMIN }}-V_{\text {REF }}\right]}{R 1+R 2}$
Hysteresis Loop ( $\mathrm{V}_{\mathrm{H}}$ )
$V_{H}=V_{\text {HIGH }}-V_{\text {LOW }}=\frac{R 2}{R 1+\text { R2 }^{2}}\left[V_{O(M A X)}-V_{O(M I N)}\right]$

Typical Applications (Continued)

```
                    4-Bit Parallel A/D Converter
```


$\overline{2^{0}}=(\bar{A}+B)(\bar{C}+D)(\bar{E}+F)(\bar{H}+J)(\bar{K}+L)(\bar{M}+N)(\bar{P}+R)(\bar{S})$
$\overline{2}^{\top}=(\bar{B}+D)(\bar{F}+J)(\bar{L}+N)(\bar{R})$
$\overline{2^{2}}=(\overline{\mathrm{D}}+\mathrm{J})(\overline{\mathrm{N}})$
$\overline{2}^{3}=\mathrm{J}$
Conversion time $\cong 50 \mathrm{~ns}$

## DS1674/DS3674 Quad TTL to MOS Clock Drivers

## General Description

The DS1674/DS3674 is a quad bipolar-to-MOS clock driver with TTL compatible inputs. It is designed to provide high output current and voltage capabilities necessary for optimum driving of high capacitance N -channel MOS memory systems.
The device features two common enable inputs, a refresh input, and a clock control input for simplified system designs. The circuit was designed for driving highly capacitive loads at high speeds and uses Schottky-clamped transistors. PNP transisitors are used on all inputs thereby minimizing input loading.
The circuit may be connected to provide a 12 V clock output amplitude as required by 4 k RAMs or a 5 V clock output amplitude as required by 16 k RAMs.

The DS1674/DS3674 has a direct, low impedance output for use with or without an external damping resistor.

## Features

- TTL compatible inputs
- 12 V clock or 5 V clock driver

■ Operates from standard bipolar and MOS supplies

- PNP inputs minimize loading
- High voltage/current outputs
- Input and output clamping diodes
- Control logic optimized for use with MOS memory systems
- Pin and function compatible with MC3460 and 3235


## Schematic and Connection Diagrams



TL/F/5876-1
Dual-In-Line Package


TL/F/5876-2
Top View
Order Number DS3674J or DS3674N
See NS Package Number J16A or N16A

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage

| $V_{\mathrm{CC}}$ | 7 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{CC} 2}$ | 13.5 V |
| $\mathrm{~V}_{\mathrm{CC} 3}$ | 16 V |
| Input Voltage | -1.0 V to +7 V |
| Output Voltage | -1.0 V to +16 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1509 mW |
| $\quad$ Molded Package | 1476 mW |
| Lead Temperature (Soldering, 10 sec.$)$ | $300^{\circ} \mathrm{C}$ |

- Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.


## Operating Conditions

| perating | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  |
| $V_{\text {cci }}$ |  |  |  |
| DS1674 | 4.5 | 5.5 | V |
| DS3674 | 4.75 | 5.25 | V |
| $V_{\text {CC2 }}$ |  |  |  |
| DS1674 | 4.5 | 13.2 | V |
| DS3674 | 4.75 | 12.6 | V |
| $V_{\text {CC3 }}$ |  |  |  |
| DS1674 | $\mathrm{V}_{\mathrm{CC} 2}$ | 16.5 | V |
| DS3674 | $\mathrm{V}_{\mathrm{CC} 2}$ | 15.75 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ |  |  |  |
| DS1674 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS3674 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

5 V operation, $\left(\mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}\right) ; 12 \mathrm{~V}$ operation, $\left(\mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC} 2}+(3 \mathrm{~V} \pm 10 \%)\right.$ ); DS1674, $\pm 10 \%$ power supply tolerances; DS3674, $\pm 5 \%$ power supply tolerances, unless otherwise noted. (Notes 2, 3 and 4).

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ | Select Inputs |  | 0.01 | 10 | $\mu \mathrm{A}$ |
|  |  |  | All Other Inputs |  | 0.04 | 40 | $\mu \mathrm{A}$ |
| I/L | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | Select Inputs |  | -40 | -250 | $\mu \mathrm{A}$ |
|  |  |  | All Other Inputs |  | -0.16 | -1.0 | mA |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Voltage | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  | -0.8 | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-0.5$ | $\mathrm{V}_{\mathrm{CC} 2}-0.2$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0'" Output Voltage | $\mathrm{l}_{\mathrm{OL}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V}$ |  |  | 0.3 | 0.5 | V |
| $\mathrm{V}_{\mathrm{OC}}$ | Output Clamp Voltage | $\mathrm{l}_{\mathrm{OC}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{CC} 2}+0.8$ | $\mathrm{V}_{\mathrm{CC} 2}+1.5$ | V |
| ICCH | Supply Current Output High ICC1 | All Inputs $V_{\mathbb{N}}=0 \mathrm{~V}$ <br> Outputs Open | $\mathrm{V}_{\mathrm{CC} 1}=\mathrm{Max}$ |  | 18 | 27 | mA |
|  | $\mathrm{I}_{\mathrm{CC} 2}$ |  | 12V Operation |  | -2 | -4 | mA |
|  | $\mathrm{I}_{\mathrm{CC} 3}$ |  |  |  | 2 | 4 | mA |
|  | ICC2 |  | 5 V Operation |  | -8 | -16 | mA |
|  | ICC3 |  |  |  | 8 | 16 | mA |
| ICCL | Supply Currents Outputs Low $I_{C C 1}$ | All Inputs $V_{I N}=5 \mathrm{~V}$ Outputs Open | $\mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}$ |  | 25 | 40 | mA |
|  | ICC2 |  | $\mathrm{V}_{\mathrm{CC2}}=12.6 \mathrm{~V}$ |  |  | 3 | mA |
|  | ICC3 |  | $\mathrm{V}_{\text {CC3 }}=15.75 \mathrm{~V}$ |  | 16 | 25 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1674 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3674. All typicals are given for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: For $A C$ measurements, a $10 \Omega$ resistor must be placed in series with the output of the DS1674/DS3674.

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted, (Note 4), (Figures 1, 2, 3 and 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {s }+ \text { - }}$ | Storage Delay Negative Edge | $\mathrm{R}_{\mathrm{D}}=10 \Omega$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 8 | 11 | ns |
|  |  |  | $C_{L}=400 \mathrm{pF}$ |  | 12 | 16 | ns |
| $\mathrm{t}_{\text {s- }}+$ | Storage Delay Positive Edge | $\mathrm{R}_{\mathrm{D}}=10 \Omega$ | $C_{L}=100 \mathrm{pF}$ |  | 10 | 13 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 13 | 16 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Fall Time | $\mathrm{R}_{\mathrm{D}}=10 \Omega$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 9 | 16 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 17 | 24 | ns |
| $t_{\text {R }}$ | Rise Time | $\mathrm{R}_{\mathrm{D}}=10 \Omega$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 8 | 12 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 13 | 19 | ns |
| $\mathrm{t}_{\mathrm{pd} 0}$ | Propagation Delay to a Logical "0" | $R_{D}=10 \Omega$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 17 | 27 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 29 | 40 | ns |
| $t_{\text {pd1 }}$ | Propagation Delay to a Logical "1" | $\mathrm{R}_{\mathrm{D}}=10 \Omega$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 18 | 25 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 26 | 35 | ns |

## AC Test Circuits and Switching Time Waveforms



TL/F/5876-3
FIGURE 1. 12V Operation


TL/F/5876-4
FIGURE 2. 12V Operation

AC Test Circuits and Switching Time Waveforms (Continued)


TL/F/5876-5
FIGURE 3. 5V Operation


TL/F/5876-6
FIGURE 4. 5V Operation
Note 1: The pulse generator has the following characteristics. $\mathrm{PPR}=1 \mathrm{MHz}, \mathrm{t}_{\mathrm{A}} \leq 10 \mathrm{~ns}, \mathrm{Z}_{\mathrm{OUT}}=50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

## Truth Table

| Input |  |  |  |  | Output |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Enable | Enable <br> $\mathbf{1}$ | Select <br> Input | Clock <br> Input | Refresh <br> Input |  |
| 1 | X | X | X | X | 0 |
| X | 1 | X | X | X | 0 |
| X | X | X | 1 | X | 0 |
| X | X | 1 | X | 1 | 0 |
| 0 | 0 | 0 | 0 | X | 1 |
| 0 | 0 | X | 0 | 0 | 1 |

National Semiconductor Corporation

## DS16149/DS36149, DS16179/DS36179 Hex MOS Drivers

## General Description

The DS16149/DS36149 and DS16179/DS36179 are Hex MOS drivers with outputs designed to drive large capacitive loads up to 500 pF associated with MOS memory systems. PNP input transistors are employed to reduce input currents allowing the large fan-out to these drivers needed in memory systems. The circuit has Schottky-clamped transistor logic for minimum propagation delay, and a disable control that places the outputs in the logic " 1 " state (see truth table). This is especially useful in MOS RAM applications where a set of address lines has to be in the logic "1" state during refresh.
The DS16149/DS36149 has a $15 \Omega$ resistor in series with the outputs to dampen transients caused by the fast-switching output. The DS16179/DS36179 has a direct low impedance output for use with or without an external resistor.

## Features

- High speed capabilities
- Typ 9 ns driving 50 pF
- Typ 29 ns driving 500 pF
- Built-in $15 \Omega$ damping resistor (DS16149/DS36149)

■ Same pin-out as DM8096 and DM74366

## Schematic Diagram



TL/F/7553-1

| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Specifications for Military/Aerospace products are not contained In this datasheet. Refer to the associated rellability electrical test specifications document. |  |
| Supply Voltage | 7.0 V |
| Logical "1" Input Voltage | 7.0 |
| Logical "0" Input Voltage | $-1.5 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1371 mW |
| Molded Package | 1280 mW |
| Lead Temperature (Soldering 10 seconds) | ds) $300^{\circ} \mathrm{C}$ |
| -Derate cavity package $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; de $10.2 \mathrm{~m} / \mathrm{w}^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. | derate molded package |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS16149, DS16179 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS36149, DS36179 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}(1)$ | Logical "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IN }}(0)$ | Logical "0" Input Voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{IIN}^{(1)}$ | Logical "1" Input Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=5.5 \mathrm{~V}$ |  |  |  | 0.1 | 40 | $\mu \mathrm{A}$ |
| $\operatorname{lin}(0)$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  |  | -50 | -250 | $\mu \mathrm{A}$ |
| VCLAMP | Input Clamp Voltage | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  |  | -0.75 | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ |  | DS16149/DS16179 | 3.4 | 4.3 |  | V |
|  |  |  |  | DS36149/DS36179 | 3.5 | 4.3 |  | V |
| VOL | Logical " 0 " Output Voltage (No Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A}$ |  | DS16149/DS16179 |  | 0.25 | 0.4 | V |
|  |  |  |  | DS36149/DS36179 |  | 0.25 | 0.35 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{IOH}=-1.0 \mathrm{~mA}$ |  | DS16149 | 2.4 | 3.5 |  | V |
|  |  |  |  | DS16179 | 2.5 | 3.5 |  | V |
|  |  |  |  | DS36149 | 2.6 | 3.5 |  | V |
|  |  |  |  | DS36179 | 2.7 | 3.5 |  | V |
| VOL | Logical " 0 "' Output Voltage (With Load) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  | DS16149 |  | 0.6 | 1.1 | V |
|  |  |  |  | DS16179 |  | 0.4 | 0.5 | V |
|  |  |  |  | DS36149 |  | 0.6 | 1.0 | V |
|  |  |  |  | DS36179 |  | 0.4 | 0.5 | V |
| 1 ID | Logical "1" Drive Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V},($ Note 4) |  |  |  | -250 |  | mA |
| IOD | Logical "0" Drive Current | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4.5 \mathrm{~V}$, (Note 4) |  |  |  | 150 |  | mA |
| ICC | Power Supply Current | $V_{C C}=5.5 \mathrm{~V}$ | $\begin{aligned} & \text { Disable Inputs }=0 \mathrm{~V} \\ & \text { All Other Inputs }=3 \mathrm{~V} \end{aligned}$ |  |  | 33 | 60 | mA |
|  |  |  | All Inputs $=0 \mathrm{~V}$ |  | 14 |  | 20 | mA |

Switching Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Note 4)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ts $\pm$ | Storage Delay Negative Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 4.5 | 7 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 7.5 | 12 | ns |
| ts $\mp$ | Storage Delay Positive Edge | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 8 | 13 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Fall Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 5 | 8 | ns |
|  |  |  | $C_{L}=500 \mathrm{pF}$ |  | 22 | 35 | ns |

Switching Characteristics $\left.\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Note 4) (Continued)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{R}$ | Rise Time | (Figure 1) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 9 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 26 | 35 | ns |
| tLH | Delay from Disable Input to Logical "1" | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \text { Gnd, } \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \text { (Figure } 2 \text { ) } \end{aligned}$ |  |  | 15 | 22 | ns |
| $\mathrm{t}_{\mathrm{HL}}$ | Delay from Disable Input to Logical " 0 " | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \text { (Figure 3) } \end{aligned}$ |  |  | 11 | 18 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range"
they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS16149 and DS16179 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS36149 and DS36179. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: When measuring output drive current and switching response for the DS16179 and DS36179 a $15 \Omega$ resistor should be placed in series with each output. This resistor is internal to the DS16149/DS36149 and need not be added.

## Connection Diagram



Truth Table

| Disable Input |  | Input | Output |
| :---: | :---: | :---: | :---: |
| DIS 1 | DIS2 |  |  |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | $X$ | 1 |
| 1 | 0 | $X$ | 1 |
| 1 | 1 | $X$ | 1 |

$x=$ Don't care

Order Number DS16149J, DS36149J, DS16179J, DS36179J, DS36149N or DS36179N See NS Package Number J16A or N16A

## AC Test Circuits and Switching Time Waveforms



FIGURE 1

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 3
*Internal on DS16149 and DS36149
Note 1: The pulse generator has the following characteristics: $Z_{\text {OUT }}=50 \Omega$ and PRR $\leq 1 \mathrm{MHz}$. Rise and fall times between $10 \%$ and $90 \%$ points $\leq 5 \mathrm{~ns}$. Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

## Typical Applications



## DS75361 Dual TTL-to-MOS Driver

## General Description

The DS75361 is a monolithic integrated dual TTL-to-MOS driver interface circuit. The device accepts standard TTL input signals and provides high-current and high-voltage output levels for driving MOS circuits. It is used to drive address, control, and timing inputs for several types of MOS RAMs including the 1103 and MM5270 and MM5280.
The DS75361 operates from standard TTL 5V supplies and the MOS $V_{S S}$ supply in many applications. The device has been optimized for operation with $\mathrm{V}_{\mathrm{CC} 2}$ supply voltage from 16 V to 20 V ; however, it is designed for use over a much

## Features

- Capable of driving high-capacitance loads
- Compatible with many popular MOS RAMs
- $\mathrm{V}_{\mathrm{CC} 2}$ supply voltage variable over wide range to 24 V
- Diode-clamped inputs
- TTL compatible
- Operates from standard bipolar and MOS supplies
- High-speed switching
- Transient overdrive minimizes power dissipation
- Low standby power dissipation


## Schematic and Connection Diagrams




Order Number DS75361J or DS75361N See NS Package Number J08A or N08E

Absolute Maximum Ratings (Note 1) Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$\begin{array}{lr}\text { Supply Voltage Range of } \mathrm{V}_{\mathrm{CC} 1} \text { (Note 1) } & -0.5 \text { to } 7 \mathrm{~V} \\ \text { Supply Voltage Range of } \mathrm{VCC}^{2} & -0.5 \mathrm{~V} \text { to } 25 \mathrm{~V} \\ \text { Input Voltage } & 5.5 \mathrm{~V} \\ \text { Inter-Input Voltage (Note 4) } & 5.5 \mathrm{~V} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Maximum Power Dissipation* at } 25^{\circ} \mathrm{C} & \\ \quad \text { Molded Package } & 1022 \mathrm{~mW}\end{array}$

Lead Temperature $1 / 16$ inch from Case for
60 Seconds: J Package $300^{\circ} \mathrm{C}$
Lead Temperature $1 / 16$ inch from Case for
10 Seconds: N or P Package $200^{\circ} \mathrm{C}$
*Derate molded package $8.2 \mathrm{~mW} /{ }^{\circ}$ above about $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C 1}\right)$ | 4.75 | 5.25 | $V$ |
| Supply Voltage $\left(V_{C C 2}\right)$ | 4.75 | 24 | $V$ |
| Operating Temperature $\left(T_{A}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS75361}$. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $V_{\mathrm{CG} 2}=20 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: This rating applies between the $A$ input of either driver and the common $E$ input.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}$ | Delay Time, Low-to-High Level Output | $\begin{gathered} \mathrm{C}_{\mathrm{L}}=390 \mathrm{pF} \\ \mathrm{R}_{\mathrm{D}}=10 \Omega \\ \text { (Figure 1) } \end{gathered}$ |  | 11 | 20 | ns |
| ${ }_{\text {t }}$ | Delay Time, High-to-Low Level Output |  |  | 10 | 18 | ns |
| ${ }_{\text {t }}^{\text {TLH }}$ | Transition Time, Low-to-High Level Output |  |  | 25 | 40 | ns |
| $\mathrm{t}_{\text {THL }}$ | Transition Time, High-to-Low Level Output |  |  | 21 | 35 | ns |
| tPLH | Propagation Delay Time, Low-to-High Level Output |  | 10 | 36 | 55 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Time, High-to-Low Level Output |  | 10 | 31 | 47 | ns |

AC Test Circuit and Switching Time Waveforms


Note 1: The pulse generator has the following characteristics: $\operatorname{PRR}=1 \mathrm{MHz}, Z_{\text {OUT }}=50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 1. Switching Times, Each Driver

## Typical Performance Characteristics



Total Dissipation (Both Drivers) vs Frequency


Propagation Delay Time, Low-to-High Level Output vs $\mathrm{V}_{\mathrm{CC} 2}$ Supply Voltage


Low-Level Output Voltage vs Output Current


Propagation Delay Time, Low-to-High Level Output vs Ambient Temperature


Propagation Delay Time, High-to-Low Level Output


Propagation Delay Time,
High-to-Low Level Output vs Load Capacitance



Propagation Delay Time, High-to-Low Level Output vs Ambient Temperature


Propagation Delay Time, Low-to-High Level Output vs Load Capacitance


## Typical Applications

The fast switching speeds of this device may produce undesirable output transient overshoot because of load or wiring inductance. A small series damping resistor may be used to reduce or eliminate this output transient overshoot. The
optimum value of the damping resistor to use depends on the specific load characteristics and switching speed. A typical value would be between $10 \Omega$ and $30 \Omega$ (Figure 3 ).


TL/F/7557-6


Note: $R_{D} \approx 10 \Omega$ to $30 \Omega$ (Optional).
FIGURE 3. Use of Damping Resistor to Reduce or Eliminate Output Transient Overshoot in Certain DS75361 Applications

FIGURE 2. Interconnection of DS75361 Devices with 1103 RAM

## Thermal Information

## POWER DISSIPATION PRECAUTIONS

Significant power may be dissipated in the DS75361 driver when charging and discharging high-capacitance loads over a wide voltage range at high frequencies. The total dissipation curve shows the power dissipated in a typical DS75361 as a function of load capacitance and frequency. Average power dissipated by this driver can be broken into three components:

$$
P_{T(A V)}=P_{D C(A V)}+P_{C(A V)}+P_{S(A V)}
$$

where $P_{D C(A V)}$ is the steady-state power dissipation with the output high or low, $\mathrm{P}_{\mathrm{C}(\mathrm{AV})}$ is the power level during charging or discharging of the load capacitance, and $\mathrm{P}_{\mathrm{S}(\mathrm{AV})}$ is the power dissipation during switching between the low and high levels. None of these include energy transferred to the load and all are averaged over a full cycle.
The power components per driver channel are:

$$
\begin{aligned}
& P_{\mathrm{DC}(\mathrm{AV})}=\frac{P_{\mathrm{L}} t_{\mathrm{L}}+P_{H^{t}}{ }^{2}}{T} \\
& \mathrm{P}_{\mathrm{C}(\mathrm{AV})} \approx \mathrm{CV}_{\mathrm{C}}^{2} \mathrm{f} \\
& \mathrm{P}_{\mathrm{S}(\mathrm{AV})}=\frac{P_{L H} t_{\mathrm{LH}}+P_{H L} t_{H L}}{T}
\end{aligned}
$$

where the times are defined in Figure 4.
$\mathrm{P}_{\mathrm{L}}, \mathrm{P}_{\mathrm{H}}, \mathrm{P}_{\mathrm{L}}$, and $\mathrm{P}_{\mathrm{HL}}$ are the respective instantaneous levels of power dissipation and $C$ is load capacitance.

The DS75361 is so designed that $P_{S}$ is a negligible portion of $P_{T}$ in most applications. Except at very high frequencies, $t_{L}+t_{H}>t_{L H}+t_{H L}$ so that $P_{S}$ can be neglected. The total dissipation curve for no load demonstrates this point. The power dissipation contributions from both channels are then added together to obtain total device power.
The following example illustrates this power calculation technique. Assume both channels are operating identically with $\mathrm{C}=200 \mathrm{pF}, \mathrm{f}=2 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=20 \mathrm{~V}$, and duty cycle $=60 \%$ outputs high ( $t_{H} / T=0.6$ ). Also, assume $\mathrm{V}_{\mathrm{OH}}=19.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.1 \mathrm{~V}, \mathrm{P}_{\mathrm{S}}$ is negligible, and that the current from $\mathrm{V}_{\mathrm{CC} 2}$ is negligible when the output is high.
On a per-channel basis using data sheet values:

$$
\begin{aligned}
P_{\mathrm{DC}(\mathrm{AV})}= & {\left[(5 \mathrm{~V})\left(\frac{2 \mathrm{~mA}}{2}\right)+(20 \mathrm{~V})\left(\frac{0 \mathrm{~mA}}{2}\right)\right](0.6)+} \\
& {\left[(5 \mathrm{~V})\left(\frac{16 \mathrm{~mA}}{2}\right)+(20 \mathrm{~V})\left(\frac{7 \mathrm{~mA}}{2}\right)\right](0.4) }
\end{aligned}
$$

$P_{D C(A V)}=47 \mathrm{~mW}$ per channel
$P_{C(A V)} \approx(200 \mathrm{pF})(19.2 \mathrm{~V})^{2}(2 \mathrm{MHz})$
$P_{C(A V)} \approx 148 \mathrm{~mW}$ per channel.
For the total device dissipation of the two channels:
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \approx 2(47+148)$
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \approx 390 \mathrm{~mW}$ typical for total package.


FIGURE 4. Output Voltage Waveform

PRELIMINARY

## DS75365 Quad TTL-to-MOS Driver

## General Description

The DS75365 is a quad monolithic integrated TTL-to-MOS driver and interface circuit that accepts standard TTL input signals and provides high-current and high-voltage output levels suitable for driving MOS circuits. It is used to drive address, control, and timing inputs for several types of MOS RAMs including the 1103.
The DS75365 operates from the TTL 5V supply and the MOS $V_{S S}$ and $V_{B B}$ supplies in many applications. This device has been optimized for operation with $V_{C C 2}$ supply voltage from 16 V to 20 V , and with nominal $\mathrm{V}_{\mathrm{CC} 3}$ supply voltage from 3 V to 4 V higher than $\mathrm{V}_{\mathrm{CC}}$. However, it is designed so as to be usable over a much wider range of $\mathrm{V}_{\mathrm{CC} 2}$ and $\mathrm{V}_{\mathrm{CC}}$. In some applications the $V_{\text {CC3 }}$ power supply can be eliminated by connecting the $V_{C C 3}$ to the $V_{C C 2}$ pin.

- Capable of driving high-capacitance loads
- Compatible with many popular MOS RAMs
m Interchangeable with Intel 3207
- $V_{C C 2}$ supply voltage variable over side range to 24 V maximum
- VCC3 supply voltage pin available
- $V_{C C 3}$ pin can be connected to $V_{C C 2}$ pin in some applications
- TTL compatible diode-clamped inputs
- Operates from standard bipolar and MOS supply voltages
- Two common enable inputs per gate-pair
- High-speed switching
- Transient overdrive minimizes power dissipation

■ Low standby power dissipation

## Features

- Quad positive-logic NAND TTL-to-MOS driver
- Versatile interface circuit for use between TTL and high-current, high-voltage systems


## Schematic and Connection Diagrams



## Dual-In-Line Package

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 7 V
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 25 V
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 30 V

Inter-Input Voltage (Note 4)
5.5 V

Storage Temperature Range
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
1509 mW
Molded Package
1476 mW
Lead Temperature (Soldering, 10 sec )
$300^{\circ} \mathrm{C}$

* Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC} 1}$ ) | 4.75 | 5.25 | V |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC} 2}$ ) | 4.75 | 24 | V |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC} 3}$ ) | $\mathrm{v}_{\mathrm{CC} 2}$ | 28 | v |
| Voltage Difference Between | 0 | 10 | V |
| Supply Voltages: $\mathrm{V}_{\mathrm{CC} 3}-\mathrm{V}_{\mathrm{CC} 2}$ |  |  |  |
| Operating Ambient Temperature Range ( $T_{A}$ ) | 0 |  |  |

Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  | 0.8 | V |
| $V_{1}$ | Input Clamp Voltage | $\mathrm{l}_{\mathrm{I}}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}+3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-0.3$ | $\mathrm{V}_{\mathrm{CC} 2}-0.1$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}+3 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ |  | $V_{C C 2}-1.2$ | $V_{\text {CC2 }}-0.9$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ |  | $V_{\text {CC2 }}-1$ | $\mathrm{V}_{\mathrm{CC} 2}-0.7$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}, \mathrm{~V}_{\text {IL }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-2.3$ | $\mathrm{V}_{\mathrm{CC} 2}-1.8$ |  | $V$ |
| V OL | Low-Level Output Voltage | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}$ |  |  | 0.15 | 0.3 | $V$ |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=15 \mathrm{~V}$ to $28 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=40 \mathrm{~mA}$ |  |  | 0.25 | 0.5 | V |
| $\mathrm{V}_{0}$ | Output Clamp Voltage | $\mathrm{V}_{1}=0 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=20 \mathrm{~mA}$ |  |  |  | $\mathrm{V}_{\mathrm{CC} 2}+1.5$ | V |
| 1 | Input Current at Maximum Input Voltage | $V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 | mA |
| $I_{I H}$ | High-Level Input Current | $V_{1}=2.4 V$ | A Inputs |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | E1 and E2 Inputs |  |  | 80 | $\mu \mathrm{A}$ |
| IIL | Low-Level Input Current | $V_{1}=0.4 \mathrm{~V}$ | A Inputs |  | -1 | -1.6 | mA |
|  |  |  | E1 and E2 Inputs |  | -2 | -3.2 | mA |
| $\mathrm{I}^{\text {CC1 }}$ (H) | Supply Current from $\mathrm{V}_{\mathrm{CC} 1}$, All Outputs High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=28 \mathrm{~V}, \text { All Inputs at } 0 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 4 | 8 | mA |
| ${ }^{\mathrm{CCC} 2(\mathrm{H})}$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, All Outputs High |  |  |  | -2.2 | +0.25 | mA |
|  |  |  |  |  | -2.2 | -3.2 | mA |
| $\mathrm{I}_{\mathrm{CC3}(\mathrm{H})}$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, All Outputs High |  |  |  | 2.2 | 3.5 | mA |
| $\mathrm{ICC1}(\mathrm{~L})$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 1}$, <br> All Outputs Low | $\begin{aligned} & V_{C C 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=28 \mathrm{~V}, \text { All Inputs at } 5 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 31 | 47 | mA |
| $1 \mathrm{CC2}(\mathrm{~L})$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, All Outputs Low |  |  |  |  | 3 | mA |
| $1 \mathrm{CC3}(\mathrm{~L})$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, All Outputs Low |  |  |  | 16 | 25 | mA |
| $\mathrm{I}_{\mathrm{CC} 2(\mathrm{H})}$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, All Outputs High | $\mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}$, All Inputs at 0 V , No Load |  |  |  | 0.25 | mA |
| $\mathrm{ICC3}(\mathrm{H})$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, All Outputs High |  |  |  |  | 0.5 | mA |

Electrical Characteristics (Notes 2, 3) (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC2(S) | Supply Current from VCC2, <br> Stand-By Condition | $\begin{aligned} & V_{\mathrm{CC} 1}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=24 \mathrm{~V}, \text { All Inputs at } 5 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 0.25 | mA |
| ICC3(S) | Supply Current from $\mathrm{V}_{\mathrm{CC}}$. <br> Stand-By Condition |  |  |  | 0.5 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the D 575365 . All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $V_{C C 2}=20 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: This rating applies between any two inputs of any one of the gates.

Switching Characteristics $\mathrm{v}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{v}_{\mathrm{CC} 2}=20 \mathrm{~V}, \mathrm{v}_{\mathrm{CC} 3}=24 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}$ | Delay Time, Low-to-High Level Output | $\begin{aligned} & C_{L}=200 \mathrm{pF} \\ & R_{D}=24 \Omega \end{aligned}$ <br> (Figure 1) |  | 11 | 20 | ns |
| ${ }^{\text {t }}$ DLL | Delay Time, High-to-Low Level Output |  |  | 10 | 18 | ns |
| t ${ }_{\text {TLH }}$ | Transition Time, Low-to-High Level Output |  |  | 20 | 33 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Transition Time, High-to-Low Level Output |  |  | 20 | 33 | ns |
| tplH | Propagation Delay Time, Low-to-High Level Output |  | 10 | 31 | 48 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output |  | 10 | 30 | 46 | ns |

## AC Test Circuit and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $\mathrm{PRR}=1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{OUT}}=58 \Omega$. Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

FIGURE 1. Switching Times, Each Driver


## Typical Performance Characteristics



Voltage Transfer Characteristics



High-Level Output Voltage vs Output Current


Total Dissipation (All Four Drivers) vs Frequency



Low-Level Output Voltage Output Current


TL/F/7560-5


Propagation Delay Time, High-to-Low Level Output vs $\mathrm{V}_{\mathbf{C C} 2}$ Supply Voltage


Propagation Delay Time, Low-to-High Level Output vs Load Capacitance


Propagation Delay Time,
High-to-Low Level Output vs Load Capacitance



## Typical Applications

The fast switching speeds of this device may produce undesirable output transient overshoot because of load or wiring inductance. A small series damping resistor may be used to reduce or eliminate this output transient overshoot. The optimum value of the damping resistor depends on the specific load characteristics and switching speed. A typical value would be between $10 \Omega$ and $30 \Omega$ (Figure 3 ).


Note: $R_{D} \simeq 10 \Omega$ to $30 \Omega$ (Optional)
TL/F/7560-8
FIGURE 3. Use of Damping Resistor to Reduce or Eliminate Output Transient Overshoot in Certain DS75365 Applications

## Thermal Information

## POWER DISSIPATION PRECAUTIONS

Significant power may be dissipated in the DS75365 driver when charging and discharging high-capacitance loads over a wide voltage range at high frequencies. The total dissipation curve shows the power dissipated in a typical DS75365 as a function of load capacitance and frequency. Average power dissipation by this driver can be broken into three components:

$$
P_{T(A V)}=P_{D C(A V)}+P_{C(A V)}+P_{S(A V)}
$$

where $\mathrm{P}_{\mathrm{DC}(\mathrm{AV})}$ is the steady-state power dissipation with the output high or low, $\mathrm{P}_{\mathrm{C}(\mathrm{AV})}$ is the power level during charging or discharging of the load capacitance, and $\mathrm{P}_{\mathrm{S}(\mathrm{AV})}$ is the power dissipation during switching between the low and high levels. None of these include energy transferred to the load and all are averaged over a full cycle.

The power components per driver channel are:

$$
\begin{aligned}
& P_{D C(A V)}=\frac{P_{L} t_{L}+P_{H} t_{H}}{T} \\
& P_{C(A V)} \cong c V^{2} f \\
& P_{S(A V)}=\frac{P_{L H^{t}}+P_{H L} t_{H L}}{T}
\end{aligned}
$$

where the times are as defined in Figure 4.
$\mathrm{P}_{\mathrm{L}}, \mathrm{P}_{\mathrm{H}}, \mathrm{P}_{\mathrm{LH}}$, and $\mathrm{P}_{\mathrm{HL}}$ are the respective instantaneous levels of power dissipation and $C$ is load capacitance.
The DS75365 is so designed that $\mathrm{P}_{\mathrm{S}}$ is a negligible portion of $\mathrm{P}_{\mathrm{T}}$ in most applications. Except at very high frequencies, $t_{L}+t_{H}>t_{L H}+t_{H L}$ so that $P_{S}$ can be neglected. The total dissipation curve for no load demonstrates this point. The power dissipation contributions from all four channels are then added together to obtain total device power.
The following example illustrates this power calculation technique. Assume all four channels are operating identically with $\mathrm{C}=100 \mathrm{pF}, \mathrm{f}=2 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=20 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}$ and duty cycle $=60 \%$ outputs high ( $\mathrm{t}_{\mathrm{H}} / \mathrm{T}=0.6$ ). Also, assume $\mathrm{V}_{\mathrm{OH}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.1 \mathrm{~V}, \mathrm{P}_{\mathrm{S}}$ is negligible, and that the current from $V_{C C 2}$ is negligible when the output is low.
On a per-channel basis using data sheet values:

$$
\begin{align*}
P_{D C}(\mathrm{AV})= & {\left[(5 \mathrm{~V})\left(\frac{4 \mathrm{~mA}}{4}\right)+(20 \mathrm{~V})\left(\frac{-2.2 \mathrm{~mA}}{4}\right)+(24 \mathrm{~V})\right.} \\
& \left.\left(\frac{2.2 \mathrm{~mA}}{4}\right)\right](0.6)+\left[(5 \mathrm{~V})\left(\frac{31 \mathrm{~mA}}{4}\right)+\right. \\
& \left.(20 \mathrm{~V})\left(\frac{0 \mathrm{~mA}}{4}\right)+(24 \mathrm{~V})\left(\frac{16 \mathrm{~mA}}{4}\right)\right](0.4) \tag{0.4}
\end{align*}
$$

$P_{D C(A V)}=58 \mathrm{~mW}$ per channel
$\mathrm{P}_{\mathrm{C}(\mathrm{AV})} \cong(100 \mathrm{pF})(19.9 \mathrm{~V})^{2}(2 \mathrm{MHz})$
$\mathrm{PC}(\mathrm{AV}) \cong 79 \mathrm{~mW}$ per channel.
For the total device dissipation of the four channels:

$$
\begin{aligned}
& \mathrm{P}_{\mathrm{T}(\mathrm{AV})} \cong 4(58+79) \\
& \mathrm{P}_{\mathrm{T}(\mathrm{AV})} \cong 548 \mathrm{~mW} \text { typical for total package. }
\end{aligned}
$$



FIGURE 4. Output Voltage Waveform

## Applying Modern Clock Drivers to MOS Memories

## INTRODUCTION

MOS memories present unique system and circuit challenges to the engineer since they require precise timing of input waveforms. Since these inputs present large capacitive loads to drive circuits, it is often that timing problems are not discovered until an entire system is constructed. This paper covers the practical aspects of using modern clock drivers in MOS memory systems. Information includes selection of packages and heat sinks, power dissipation, rise and fall time considerations, power supply decoupling, system clock line ringing and crosstalk, input coupling techniques, and example calculations. Applications covered include driving various types shift registers and RAMs (Random Access Memories) using logical control as well as other techniques to assure correct non-overlap of timing waveforms.
Although the information given is generally applicable to any type of driver, monolithic integrated circuit drivers, the DS0025, DS0026 and DS0056 are selected as examples because of their low cost.
The DS0025 was the first monolithic clock driver. It is intended for applications up to one megacycle where low cost is of prime concern. Table I illustiates its performance while Appendix I describes its circuit operation. Its monolithic, rather than hybrid or module construction, was made possible by a new high voltage gold doped process utilizing a collector sinker to minimize $V_{\text {CE }}$ SAT.

National Semiconductor Corp. Application Note 76
B. Siegel
M. Scott

The DS0026 is a high speed, low cost, monolithic clock driver intended for applications above one megacycle. Table II illustrates its performance characteristics while its unique circuit design is presented in Appendix II. The DS0056 is a variation of the DS0026 circuit which allows the system designer to modify the output performance of the circuit. The DS0056 can be connected (using a second power supply) to increase the positive output voltage level and reduce the effect of cross coupling capacitance between the clock lines in the system. Of course the above are just examples of the many different types that are commercially available. Other National Semiconductor MOS interface circuits are listed in Appendix III.
The following section will hopefully allow the design engineer to select and apply the best circuit to his particular application while avoiding common system problems.

## PRACTICAL ASPECTS OF USING MOS CLOCK DRIVERS

## Package and Heat Sink Selection

Package type should be selected on power handling capability, standard size, ease of handling, availability of sockets, ease or type of heat sinking required, reliability and cost. Power handling capability for various packages is illustrated in Table III. The following guidelines are recommended:

TABLE I. DS0025 Characteristics

| Parameter | Conditions $\left(V^{+}-\mathbf{V}^{-}\right)=17 \mathrm{~V}$ | Value | Units |
| :---: | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{ON}}$ |  | 15 | ns |
| $\mathrm{t}_{\mathrm{OFF}}$ | $\mathrm{C}_{\mathrm{IN}}=0.0022 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega$ | 30 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{C}_{\mathrm{L}}=0.0001 \mu \mathrm{~F}, \mathrm{RO}=50 \Omega$ | 25 | ns |
| $\mathrm{t}_{\mathrm{f}}$ |  | 150 | ns |
| Positive Output Voltage Swing | $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=-1 \mathrm{~mA}$ | $\mathrm{~V}^{+}-0.7$ | V |
| Negative Output Voltage Swing | $\mathrm{I}_{\mathrm{IN}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{OUT}}=1 \mathrm{~mA}$ | $\mathrm{~V}^{-}+1.0$ | V |
| On Supply Current $\left(\mathrm{V}^{+}\right)$ | $\mathrm{I}_{\mathrm{IN}}=10 \mathrm{~mA}$ | 17 | mA |

TABLE II. DS0026 Characteristics

| Parameter | Conditions $\left(V^{+}-V^{-}\right)=17 \mathrm{~V}$ | Value | Units |
| :---: | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{ON}}$ |  | 7.5 | ns |
| $\mathrm{t}_{\mathrm{OFF}}$ | $\mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega$ | 7.5 | ns |
| $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{RO}=50 \Omega, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ | 25 | ns |
| $\mathrm{t}_{\mathrm{f}}$ |  | 25 | ns |
| Positive Output Voltage Swing | $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=-1 \mathrm{~mA}$ | $\mathrm{~V}^{+}-0.7$ | V |
| Negative Output Voltage Swing | $\mathrm{I}_{\mathrm{IN}}=10 \mathrm{~mA}, \mathrm{l}_{\mathrm{OUT}}=1 \mathrm{~mA}$ | $\mathrm{~V}^{-}+0.5$ | V |
| On Supply Current $\left(\mathrm{V}^{+}\right)$ | $\mathrm{I}_{\mathrm{IN}}=10 \mathrm{~mA}$ | 28 | mA |

The TO-5 ("H") package is rated at 750 mW still air (derate at $200^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ ) soldered to PC board. This popular cavity package is recommended for small systems. Low cost (about 10 cents) clip-on heat sink increases driving capability by $50 \%$.
The 8-pin ("N") molded mini-DIP is rated at 600 mW still air (derate at $90^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ soldered to PC board (derate at 1.39 W ). Constructed with a special copper lead frame, this package is recommended for medium size commercial systems particularly where automatic insertion is used. (Please note for prototype work, that this package is only rated at 600 mW when mounted in a socket and not one watt until it is soldered down.)
The TO-8 ("G") package is rated at 1.5 W still air (derate at $100^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ ) and 2.3 W with clip-on heat sink (Wakefield type 215-1.9 or equivalent-derate at $15 \mathrm{~mW} /$ ${ }^{\circ} \mathrm{C}$ ). Selected for its power handling capability and moderate cost, this hermetic package will drive very large systems at the lowest cost per bit.

## Power Dissipation Considerations

The amount of registers that can be driven by a given clock driver is usually limited first by internal power dissipation. There are four factors:

1. Package and heat sink selection
2. Average dc power, $P_{D C}$
3. Average ac power, $\mathrm{P}_{\mathrm{AC}}$
4. Numbers of drivers per package, $n$

From the package heat sink, and maximum ambient temperature one can determine $P_{M A X}$, which is the maximum internal power a device can handle and still operate reliably. The total average power dissipated in a driver is the sum of dc power and ac power in each driver times the number of drivers. The total of which must be less than the package power rating.

$$
\begin{equation*}
P_{D I S S}=n \times\left(P_{A C}+P_{D C}\right) \leq P_{M A X} \tag{1}
\end{equation*}
$$

Average dc power has three components: input power, power in the "OFF"' state (MOS logic " 0 ") and power in the "ON" state (MOS logic " 1 ").

$$
\begin{equation*}
P_{D C}=P_{I N}+P_{O F F}+P_{O N} \tag{2}
\end{equation*}
$$

For most types of clock drivers, the first two terms are negligible (less than 10 mW ) and may be ignored.
Thus:

$$
P_{D C} \cong P_{O N}=\frac{\left(V^{+}-V^{-}\right)^{2}}{\operatorname{Req}} \times(D C)
$$

where:

$$
\begin{align*}
\mathrm{V}+-\mathrm{V}^{-} & =\text {Total voltage across the driver } \\
\text { Req } & =\text { Equivalent device resistance in the } \\
& \text { "ON" state } \\
= & \mathrm{V}^{+}-\mathrm{V}-/ I_{\mathrm{S}(\mathrm{ON})}  \tag{3}\\
\mathrm{DC} \quad & =\text { Duty Cycle } \\
= & \text { "ON" Time } \\
& =\mathrm{ON} \text { " Time + "OFF" Time }
\end{align*}
$$

For the DS0025, Req is typically $1 \mathrm{k} \Omega$ while Req is typically $600 \Omega$ for the DS0026. Graphical solutions for $P_{D C}$ appear in Figure 1. For example if $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$, Req $=$ $500 \Omega$, and $D C=25 \%$, then $P_{D C}=145 \mathrm{~mW}$. However, if the duty cycle was only $5 \%, \mathrm{P}_{\mathrm{DC}}=29 \mathrm{~mW}$. Thus to maximize the number of registers that can be driven by a given
clock driver as well as minimizing average system power, the minimum allowable clock pulse width should be used for the particular type of MOS register.


TL/F/7322-1

## FIGURE 1. PDC vs Duty Cycle

In addition to $\mathrm{P}_{\mathrm{DC}}$, the power driving a capacitive load is given approximately by:

$$
\begin{equation*}
P_{A C}=\left(V^{+}-V^{-}\right)^{2} \times f \times C_{L} \tag{4}
\end{equation*}
$$

where:

$$
\begin{aligned}
& f=\text { Operating frequency } \\
& C_{L}=\text { Load capacitance }
\end{aligned}
$$

Graphical solutions for $\mathrm{P}_{\mathrm{AC}}$ are illustrated in Figure 2. Thus, any type of clock driver will dissipate internally 290 mW per MHz per thousand pF of load. At 5 MHz , this would be 1.5 W for a 1000 pF load. For long shift register applications, the driver with the highest package power rating will drive the largest number of bits.


TL/F/7322-2
FIGURE 2. PAC vs PRF
Combining equations (1), (2), (3) and (4) yields a criterion for the maximum load capacitance which can be driven by a given driver:

$$
\begin{equation*}
C_{L} \leq \frac{1}{f}\left[\frac{P_{M A X}}{n\left(V^{+}-V^{-}\right)^{2}}-\frac{(D C)}{R e q}\right] \tag{5}
\end{equation*}
$$

As an example, the DS0025CN can dissipate 890 mW at $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ when soldered to a printed circuit board. Req is approximately equal to 1 k . For $\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$, $\mathrm{f}=1 \mathrm{MHz}$, and $\mathrm{dc}=20 \%, \mathrm{C}_{\mathrm{L}}$ is:

$$
\begin{aligned}
& C_{L} \leq \frac{1}{10^{6}}\left[\frac{\left(890 \times 10^{-3}\right)}{(2)(17)^{2}}-\frac{0.2}{1 \times 10^{3}}\right] \\
& C_{L} \leq 1340 \mathrm{pF} \text { (each driver) }
\end{aligned}
$$

A typical application might involve driving an MM5013 triple 64 -bit shift register with the DS0025. Using the conditions above and the clock line capacitance of the MM5013 of 60 pF , a single DSOO25 can drive $1340 \mathrm{pF} / 60 \mathrm{pF}$, or approximately 20 MM 5013 's.
In summary, the maximum capacitive load that any clock driver can drive is determined by package type and rating, heat sink technique, maximum system ambient temperature, ac power (which depends on frequency, voltage across the device, and capacitive load) and dc power (which is principally determined by duty cycle).

## Rise and Fall Time Considerations

In general rise and fall times are determined by (a) clock driver design, (b) reflected effects of heavy external load, and (C) peak transient current available. Details of these are included in Appendixes I and II. Figures AI-3, AI-4, AII-2 and Alll-3 illustrate performance under various operating conditions. Under light loads, performance is determined by internal design of the driver; for moderate loads, by load $C_{L}$ being reflected (usually as $\mathrm{C}_{\mathrm{L} / \beta}$ ) into the driver; and for large loads by peak output current where:

$$
\frac{\Delta V}{\Delta T}=\frac{\text { IOUTPEAK }}{C_{L}}
$$

Logic rise and fall times must be known in order to assure non-overlap of system timing.
Note the definition of rise and fall times in this application note follow the convention that rise time is the transition from logic " 0 " to logic " 1 " levels and vice versa for fall times. Since MOS logic is inverted from normal TTL, "rise time" as used in this note is "voltage fall" and "fall time" is "voltage rise".

## Power Supply Decoupling

Although power supply decoupling is a wide spread and accepted practice, the question often rises as to how much and how often. Our own experience indicates that each clock driver should have at least $0.1 \mu \mathrm{~F}$ decoupling to ground at the $\mathrm{V}^{+}$and $\mathrm{V}^{-}$supply leads. Capacitors should be located as close as is physically possible to each driver. Capacitors should be non-inductive ceramic discs. This decoupling is necessary because currents in the order of 0.5 to 1.5 amperes flow during logic transitions.
There is a high current transient (as high as 1.5 A ) during the output transition from high to low through the V - lead. If the external interconnecting wire from the driving circuit to the V - lead is electrically long or has significant dc resistance, the current transient will appear as negative feedback and subtract from the switching response. To minimize this effect, short interconnecting wires are necessary and high frequency power supply decoupling capacitors are required if $\mathrm{V}^{-}$is different from the ground of the driving circuit.

## Clock Line Overshoot and Cross Talk

Overshoot: The output waveform of a clock driver can, and often does, overshoot. It is particularly evident on faster drivers. The overshoot is due to the finite inductance of the clock lines. Since most MOS registers require that clock signals not exceed $V_{S S}$, some method must be found in large systems to eliminate overshoot. A straightforward approach is shown in Figure 3. In this instance, a small damping resistor is inserted between the output of the clock driver and the load. The critical value for $R_{S}$ is given by:

$$
\begin{equation*}
R_{S}=2 \sqrt{\frac{L_{S}}{C_{L}}} \tag{6}
\end{equation*}
$$



TL/F/7322-3
FIGURE 3. Use of Damping Resistor to Eliminate Clock Overshoot
In practice, analytical determination of the value for $R_{S}$ is rather difficult. However, $R_{S}$ is readily determined empirical$l y$, and typical values range in value between 10 and $50 \Omega$.
Use of the damping resistor has the added benefit of essentially unloading the clock driver; hence a greater number of loads may often be driven by a given driver. In the limit, however, the maximum value that may be used for $R_{S}$ will be determined by the maximum allowable rise and fall time needed to assure proper operation of the MOS register. In short:

$$
\begin{equation*}
t_{r(\operatorname{MAX})}=t_{f(M A X)} \leq 2.2 R_{S} C_{L} \tag{7}
\end{equation*}
$$

One last word of caution with regard to use of a damping resistor should be mentioned. The power dissipated in $\mathrm{R}_{\mathbf{S}}$ can approach ( $\left.\mathrm{V}^{+}-\mathrm{V}^{-}\right)^{2} \mathrm{fC}_{\mathrm{L}}$ and accordingly the resistor wattage rating may be in excess of 1W. There are, obviously , applications where degradation of $\mathrm{t}_{\mathrm{r}}$ and $\mathrm{t}_{\mathrm{f}}$ by use of damping resistors cannot be tolerated. Figure 4 shows a practical circuit which will limit overshoot to a diode drop. The clamp network should physically be located in the center of the distributed load in order to minimize inductance between the clamp and registers.


TL/F/7322-4

## FIGURE 4. Use of High Speed Clamp to Limit Clock Overshoot

Cross Talk: Voltage spikes from $\phi_{1}$ may be transmitted to $\phi_{2}$ (and vice versa) during the transition of $\phi_{1}$ to MOS logic " 1 ". The spike is due to mutual capacitance between clock lines and is, in general, aggravated by long clock lines when numerous registers are being driven. Figure 5 illustrates the problem.


TL/F/7322-5
FIGURE 5. Clock Line Cross Talk
The negative going transition of $\phi_{1}$ (to MOS logic " 1 ") is capacitively coupled via $\mathrm{C}_{\mathrm{M}}$ to $\phi_{2}$. Obviously, the larger $\mathrm{C}_{\mathrm{M}}$ is, the larger the spike. Prior to $\phi_{1}$ 's transition, Q1 is "OFF" since only $\mu \mathrm{A}$ are drawn from the device.
The DS0056 connected as shown in Figure 6 will minimize the effect of cross talk. The external resistors to the higher power supply pull base of a Q1 up to a higher level and forward bias the collector base junction of Q1. In this bias condition the output impedance of the DS0056 is very low and will reduce the amplitude of the spikes.


TL/F/7322-6
FIGURE 6. Use of DS0056 to Minimize Clock Line Cross Talk

## Input Capacitlve Coupling

Generally, MOS shift registers are powered from +5 V and -12 V supplies. A level shift from the TTL levels ( +5 V ) to MOS levels $(-12 \mathrm{~V})$ is therefore required. The level shift could be made utilizing a PNP transistor or zener diode. The disadvantage to dc level shifting is the increased power dissipation and propagation delay in the level shifting device. Both the DS0025, DS0026 and DS0056 utilize input capacitors when level shifting from TTL to negative MOS capacitors. Not only do the capacitors perform the level shift function without inherent delay and power dissipation, but as will be shown later, the capacitors also enhance the performance of these circuits.

## CONCLUSION

The practical aspects of driving MOS memories with low cost clock drivers has been discussed in detail. When the design guide lines set forth in this paper are followed and reasonable care is taken in circuit layout, the DS0025, DS0026 and DS0056 provide superior performance for most MOS input interface applications.

## REFERENCES

1. Bert Mitchell, "New MOS Clock Driver for MOS Shift Registers," National Semiconductor, AN-18, March 1969.
2. John Vennard, "MOS Clock Drivers," National Semiconductor, MB-9, December 1969.
3. Dale Mrazek, "MOS Delay Lines," National Semiconductor, AN-25, April 1969.
4. Dale Mrazek, "MOS Clock Savers," National Semiconductor, MB-5.
5. Dale Mrazek, "Silicon Disc's Challenge Magnetic Disc Memories," EDN/EEE Magazine, Sept. 1971.
6. Richard Percival, "Dynamic MOS Shift Registers Can Also Simulate Stack and Silo Memories," Electronics Magazine, November 8, 1971.
7. Bapat and Mrazek, "Dynamic MOS Random Access Memory System Considerations," National Semiconductor, AN-50, August 1971.
8. Don Femling, "Using the MM5704 Keyboard Interface in Keyboard Systems," National Semiconductor, AN-52.

## APPENDIXI

## DS0025 Circuit Operation

The schematic diagram of the DS0025 is shown in Figure 7. With the TTL driver in the logic " 0 " state Q1 is "OFF" and Q2 is "ON" and the output is at approximately one $\mathrm{V}_{\mathrm{BE}}$ below the $\mathrm{V}+$ supply.


TL/F/7322-7
FIGURE 7. DS0025 Schematic (One-Half Circuit)

When the output of the TTL driver goes high, current is supplied to the base of Q 1 , through $\mathrm{C}_{\mathbb{N}}$, turning it "ON." As the collector of Q1 goes negative, Q2 turns "OFF." Diode CR2 assures turn-on of Q1 prior to Q2's turn-off minimizing current spiking on the $V^{+}$line, as well as providing a low impedance path around Q2's base emitter junction.
The negative voltage transition (to MOS logic " 1 ") will be quite linear since the capacitive load will force Q1 into its linear region until the load is discharged and Q1 saturates. Turn-off begins when the input current decays to zero or the output of the TTL driver goes low. Q1 turns "OFF" and Q2 turns "ON" charging the load to within a $\mathrm{V}_{\mathrm{BE}}$ of the $\mathrm{V}^{+}$ supply.

## Rise Time Considerations

The logic rise time (voltage fall) of the DS0025 is primarily a function of the ac load, $C_{L}$, the available input current and total voltage swing. As shown in Figure 8, the input current


TL/F/7322-8
FIGURE 8. Rise Time Model for the DSOO25
must charge the Miller capacitance of Q1, $\mathrm{C}_{\mathrm{TC}}$, as well as supply sufficient base drive to Q 1 to discharge $\mathrm{C}_{\mathrm{L}}$ rapidly. By inspection:
$I_{N}=i_{M}+I_{B}+I_{R 1}$
$\mathrm{I}_{\mathrm{I}} \cong \mathrm{I}_{\mathrm{M}}+\mathrm{I}_{\mathrm{B}}$, for $\mathrm{I}_{\mathrm{M}} \geqslant \mathrm{I}_{\mathrm{R} 1}$ and $\mathrm{I}_{\mathrm{B}} \geqslant \mathrm{I}_{\mathrm{R} 1}$

$$
\begin{equation*}
\mathrm{I}_{\mathrm{B}}=\mathrm{I}_{\mathrm{IN}}-\mathrm{C}_{\mathrm{TC}} \frac{\Delta \mathrm{~V}}{\Delta t} \tag{Al-2}
\end{equation*}
$$

If the current through R2 is ignored,

$$
\begin{equation*}
I_{C}=I_{B} h_{F E Q 1}=I_{L}+I_{M} \tag{Al-3}
\end{equation*}
$$

where:

$$
\mathrm{I}_{\mathrm{L}}=\mathrm{C}_{\mathrm{L}} \frac{\Delta \mathrm{~V}}{\Delta \mathrm{t}}
$$

Combining equations $\mathrm{Al}-1, \mathrm{Al}-2$, and $\mathrm{Al}-3$ yields:

$$
\begin{equation*}
\frac{\Delta V}{\Delta t}\left[C_{L}+C_{T C}\left(h_{F E Q 1}+1\right)\right]=h_{F E Q 1} l_{I N} \tag{Al-4}
\end{equation*}
$$

or

$$
\begin{equation*}
t_{r} \cong \frac{\left[C_{L}+\left(h_{\text {FEQ } 1}+1\right) C_{T C}\right] \Delta V}{h_{F E Q 1} l_{I N}} \tag{Al-5}
\end{equation*}
$$

Equation (Al-5) may be used to predict $t_{r}$ as a function of $C_{L}$ and $\Delta \mathrm{V}$. Values for $\mathrm{C}_{\mathrm{TC}}$ and $\mathrm{h}_{\mathrm{FE}}$ are 10 pF and 25 pF respectively. For example, if a DM7440 with peak output current of 50 mA were used to drive a DS0025 loaded with 1000 pF , rise times of:

$$
\frac{(1000 \mathrm{pF}+250 \mathrm{pF})(17 \mathrm{~V})}{(50 \mathrm{~mA})(20)}
$$

or 21 ns may be expected for $\mathrm{V}^{+}=5.0 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}$. Figure 9 gives rise time for various values of $\mathrm{C}_{\mathrm{L}}$.


TL/F/7322-9
FIGURE 9. Rise Time vs $C_{L}$ for the DS0025

## Fall Time Considerations

The MOS logic fall time (voltage rise) of the DS0025 is dictated by the load, $\mathrm{C}_{\mathrm{L}}$, and the output capacitance of Q1. The fall time equivalent circuit of DS0025 may be approximated


TL/F/7322-10
FIGURE 10. Fall Time Equivalent Circuit
with the circuit of Figure 10. In actual practice, the base drive to Q 2 drops as the output voltage rises toward $\mathrm{V}^{+}$. A rounding of the waveform occurs as the output voltage reaches to within a volt of $\mathrm{V}^{+}$. The result is that equation (Al-7) predicts conservative values of $t_{f}$ for the output voltage at the beginning of the voltage rise and optimistic values at the end. Figure 11 shows $\mathrm{t}_{\mathrm{f}}$ as function of $\mathrm{C}_{\mathrm{L}}$.


FIGURE 11. DS0025 Fall Time vs $C_{L}$

Assuming $\mathrm{h}_{\text {FE2 }}$ is a constant of the total transition:

$$
\begin{equation*}
\frac{\Delta V}{\Delta t}=\frac{\left(\frac{V^{+}-V^{-}}{2 R 2}\right)}{C_{T C Q 1}+C_{L} / h_{F E Q 1+1}} \tag{Al-6}
\end{equation*}
$$

or

$$
\begin{equation*}
t_{f} \cong 2 R 2\left(C_{T C Q 1}+\frac{C_{L}}{h_{F E Q+1}}\right) \tag{Al-7}
\end{equation*}
$$

## DS0025 Input Drive Requirements

Since the DS0025 is generally capacitively coupled at the input, the device is sensitive to current not input voltage. The current required by the input is in the $50-60 \mathrm{~mA}$ region. It is therefore a good idea to drive the DSO025 from TTL line drivers, such as the DM7440 or DM8830. It is possible to drive the DSO025 from standard 54/74 series gates or flipflops but $t_{O N}$ and $t_{r}$ will be somewhat degraded.

## Input Capacitor Selection

The DS0025 may be operated in either the logically controlled mode (pulse width out $\cong$ pulse width in) or $\mathrm{C}_{\mathbb{N}}$ may be used to set the output pulse width. In the latter mode a long pulse is supplied to the DS0025.


TL/F/7322-12
FIGURE 12. DS0025 Input Current Waveform
The input current is of the general shape as shown in Figure 12. I MAX is the peak current delivered by the TTL driver into a short circuit (typically $50-60 \mathrm{~mA}$ ). Q1 will begin to turn-off when $\mathrm{I}_{\mathbb{N}}$ decays below $\mathrm{V}_{\mathrm{BE}} / \mathrm{R} 1$ or about 2.5 mA . In general:

$$
\begin{equation*}
I_{\mathbb{N}}=I_{M A X} e^{-t / R 0} C_{I N} \tag{AI-8}
\end{equation*}
$$

where:
RO $=$ Output impedance of the TTL driver
$\mathrm{C}_{\mathrm{IN}}=$ Input coupling capacitor
Substituting $I_{I N}=I_{M I N}=\frac{V_{B E}}{R 1}$ and solving for $t_{1}$ yields:

$$
\begin{equation*}
t_{1}=R O C_{I N} \ln \frac{I_{M A X}}{I_{M I N}} \tag{AI-9}
\end{equation*}
$$

The total pulse width must include rise and fall time considerations. Therefore, the total expression for pulse width becomes:

$$
\begin{aligned}
t_{\text {PW }} & \cong \frac{t_{r}+t_{f}}{2}+t_{1} \\
& =\frac{t_{r}+t_{f}}{2}+R O C_{I N} \ln \frac{I_{\text {MAX }}}{I_{\text {MIN }}}
\end{aligned}
$$

$\qquad$


FIGURE 15. DC Coupled Clock Driver Using DH0034


FIGURE 16. Transistor Coupled DS0025 Clock Driver

## APPENDIX II

## DS0026 Circuit Operation

The schematic of the DS0026 is shown in Figure 17. The device is typically AC coupled on the input and responds to input current as does the DS0025. Internal current gain allows the device to be driven by standard TTL gates and flipflops.
With the TTL input in the low state Q1, Q4, Q5, and Q6 are "OFF" allowing Q7 and Q8 to come "ON." R9 assures that the output will pull up to within a $\mathrm{V}_{\mathrm{BE}}$ of $\mathrm{V}^{+}$volts. When the TTL input starts toward logic " 1 ," current is supplied via $\mathrm{C}_{\mathrm{IN}}$ to the bases of Q5 and Q6 turning them "ON." Simultaneously, Q7 and Q8 are snapped "OFF." As the input volt-
age rises (to about 1.2V), Q1 and Q4 turn-on. Multiple emitter transistor Q1 provides additional base drive to Q5 and Q6 assuring their complete and rapid turn-on. Since Q7 and Q8 were rapidly turned "OFF" minimal power supply current spiking will occur when Q9 comes "ON."


FIGURE 17. DS0026 Schematic (One-Half Circuit)

Q4 now provides sufficient base drive to Q9 to turn it "ON." The load capacitance is then rapidly discharged toward $V-$. Diodes D6 and D7 prevent avalanching Q7's and Q8's base-emitter junction as the collectors of Q5 and Q6 go negative. The output of the DS0026 continues negative stopping about 0.5 V more positive than $\mathrm{V}^{-}$.
When the TTL input returns to logic ' 0 ,' the input voltage to the DS0026 goes negative by an amount proportional to the charge on $\mathrm{C}_{\mathrm{IN}}$. Transistors Q2 and Q3 turn-on, pulling stored base charge out of Q4 and Q9 assuring their rapid turn-off. With Q1, Q5, Q6 and Q9 "OFF," Darlington connected Q7 and Q8 turn-on and rapidly charge the load to within a $V_{B E}$ of $V^{+}$.

## Rise Time Considerations

Predicting the MOS logic rise time (voltage fall) of the DS0026 is considerably involved, but a reasonable approximation may be made by utilizing equation (Al-5), which reduces to:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{r}} \cong\left[\mathrm{C}_{\mathrm{L}}+250 \times 10^{-12}\right] \Delta V \tag{All-1}
\end{equation*}
$$

For $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{V}^{+}=5.0 \mathrm{~V}, \mathrm{~V}^{-}=-12 \mathrm{~V}, \mathrm{t}_{\mathrm{r}} \cong 21 \mathrm{~ns}$. Figure 18 shows DS0026 rise times vs $\mathrm{C}_{\mathrm{L}}$.


TL/F/7322-18
FIGURE 18. Rise Time vs Load Capacitance

## Fall Time Considerations

The MOS logic fall time of the DSOO26 is determined primarily by the capacitance Miller capacitance of Q5 and Q1 and R5. The fall time may be predicted by:

$$
\begin{align*}
t_{f} & \cong(2.2)(R 5)\left(C_{S}+\frac{C_{L}}{h_{F E}}\right) \\
& \cong\left(4.4 \times 10^{3}\right)\left(C_{S}+\frac{C_{L}}{h_{F E}^{2}}\right) \tag{All-2}
\end{align*}
$$

where:

$$
\begin{aligned}
\mathrm{C}_{\mathrm{S}} & =\text { Capacitance to ground seen at the base of Q3 } \\
& =2 \mathrm{pF} \\
\mathrm{~h}_{\mathrm{FE}}^{2} & =\left(h_{\mathrm{FEQ} 3}+1\right)\left(\mathrm{h}_{\mathrm{FEQ} 4}+1\right) \\
& \cong 500
\end{aligned}
$$

For the values given and $C_{L}=1000 \mathrm{pF}, \mathrm{t}_{\mathrm{f}} \cong 17.5 \mathrm{~ns}$. Figure 19. gives $\mathrm{t}_{\mathrm{f}}$ for various values of $\mathrm{C}_{\mathrm{L}}$.


TL/F/7322-19
FIGURE 19. Fall Time vs Load Capacitance

## DS0026 Input Drive Requirements

The DS0026 was designed to be driven by standard 54/74 elements. The device's input characteristics are shown in Figure 20. There is breakpoint at $\mathrm{V}_{\mathrm{IN}} \cong 0.6 \mathrm{~V}$ which corresponds to turn-on of Q1 and Q2. The input current then rises with a slope of about $600 \Omega$ ( $\mathrm{R} 2 \| \mathrm{R} 3$ ) until a second breakpoint at approximately 1.2 V is encountered, corresponding to the turn-on of Q5 and Q6. The slope at this point is about $150 \Omega$ (R1 || R2 || R3 || R4).


TL/F/7322-20
FIGURE 20. Input Current vs Input Voltage
The current demanded by the input is in the 5-10 mA region. A standard 54/74 gate can source currents in excess of 20 mA into 1.2 V . Obviously, the minimum " 1 " output voltage of 2.5 V under these conditions cannot be maintained. This means that a 54/74 element must be dedicated to driving $1 / 2$ of a DS0026. As far as the DS0026 is concerned, the current is the determining turn-on mechanism not the voltage output level of the 54/74 gate.

## Input Capacitor Selection

A major difference between the DS0025 and DS0026 is that the DS0026 requires that the output pulse width be logically controlled. In short, the input pulse width $\cong$ output pulse width. Selection of $\mathrm{C}_{\mathrm{IN}}$ boils down to choosing a capacitor small enough to assure the capacitor takes on nearly full charge, but large enough so that the input current does not drop below a minimum level to keep the DS0026 "ON." As before:

$$
\begin{equation*}
t_{1}=R O C_{I N} \ln \frac{I_{M A X}}{I^{\prime \prime} M I N} \tag{All-3}
\end{equation*}
$$

or

$$
\begin{equation*}
\mathrm{C}_{\mathrm{IN}}=\frac{t_{1}}{R 0 \ln \frac{I_{\mathrm{MAX}}}{I_{\mathrm{MIN}}}} \tag{All-4}
\end{equation*}
$$

In this case R0 equals the sum of the TTL gate output impedance plus the input impedance of the DS0026 (about $150 \Omega$ ). IMIN from Figure 21 is about 1 mA . A standard 54/74 series gate has a high state output impedance of about $150 \Omega$ in the logic " 1 " state and an output (short circuit) current of about 20 mA into 1.2 V . For an output pulse width of 500 ns ,

$$
\mathrm{C}_{\mathrm{IN}}=\frac{500 \times 10^{-9}}{(150 \Omega+150 \Omega) \ln \frac{20 \mathrm{~mA}}{1 \mathrm{~mA}}}=560 \mathrm{pF}
$$



FIGURE 21. Logical " 1 " Output Voltage vs Source Current

In actual practice it's a good idea to use values of about twice those predicted by equation (All-4) in order to account for manufacturing tolerances in the gate, DS0026 and temperature variations.
A plot of optimum value for $\mathrm{C}_{\mid \mathbb{N}}$ vs desired output pulse width is shown in Figure 22.
 TL/F/7322-22
FIGURE 22. Suggested Input Capacitance vs Output Pulse Width

## DC Coupled Applications

The DS0026 may be applied in direct coupled applications. Figure 23 shows the device driving address or pre-charge lines on an MM1103 RAM.


FIGURE 23. DC Coupled RAM Memory Address or Precharge Driver (Positive Supply Only)
For applications requiring a dc level shift, the circuits of Figure 24 or 25 are recommended.


TL/F/7322-24
FIGURE 24. Transistor Coupled MOS Clock Driver


TL/F/7322-25
FIGURE 25. DC Coupled MOS Clock Driver

## APPENDIX III

MOS Interface Circuits
MOS Clock Drivers
MH0007 Direct coupled, single phase, TTL compatible clock driver.
MH0009 Two phase, direct or ac coupled clock driver.
MH0012 10 MHz , single phase direct coupled clock driver.
MH0013 Two phase, ac coupled clock driver.
DS0025C Low cost, two phase clock driver.
DS0026C Low cost, two phase, high speed clock driver.
DS3674 Quad MOS clock driver.
DS75361 Dual TTL-to-MOS driver.
DS75365 Quad TTL-to-MOS driver.
MOS RAM Memory Address and Precharge Drivers
DS0025C Dual address and precharge driver.
DS0026C Dual high speed address and precharge driver.
TTL to MOS Interface
DH0034 Dual high speed TTL to negative level converter.

DS8800 Dual TTL to negative level converter.
DS8819
DS88L12 Active pull-up TTL to positive high level MOS converter gates.
DS3645/DS3675 Hex TRI-STATE ${ }^{\circledR}$ MOS driver.
DS3647A Quad TRI-STATE MOS driver I/O register.
DS3648/DS3678 TRI-STATE MOS driver multiplexer.
DS3649/DS3679 Hex TRI-STATE MOS driver.
DS36149/ Hex TRI-STATE MOS driver.
DS36179
MOS to TTL Converters and Sense Amps
DS75107, Dual sense amp for MM1103 1k MOS DS75207 RAM memory.
Voltage Regulators for MOS Systems
LM309, LM340 Positive regulators.
Series
LM320 Series Negative regulators.
LM325 Series Dual $\pm$ regulators.

Section 6
Microprocessor Support

## Section Contents

TEMPERATURE RANGE
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| DP8212M | DP8212 |
| ---: | :--- |
| DP8216M | DP8216 |
| *DP8226M | DP8226 |
| *DP8228M | DP8224 |
| DP8238M | DP8228 |
|  | DP8238 |

DESCRIPTION

8-Bit Input/Output Port 6-5
4-Bit Bidirectional Bus Transceiver
4-Bit Bidirectional Bus Transceiver Clock Generator and Driver
System Controller and Bus Driver System Controller and Bus Driver Timing Control Unit

PAGE NUMBER

6-13
6-13
6-18
6-24
6-24 Series 32000
*Also available processed to various Military screening levels. Refer to Section 9.

## Microprocessor Support

National offers a selection of high quality circuits designed specifically to interface with, and support, the very popular 8 -bit 8080A microprocessor. National's family of 8080A support circuits includes clock/generator driver, system controller, I/O port and databus transceivers, all of which make it easy to add microprocessor capability to any system design. For further information on these devices, refer to the enclosed selection guide.

National's 8080A Support Circuits


## Microprocessor Support Circuits

| Temperature Range |  | $\begin{aligned} & 8080 \\ & \text { CPU } \end{aligned}$ | General Purpose | Description | Page Number |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |  |  |  |
| DP8212M | DP8212 | - | - | 8-Bit //O Port | 6-5 |
| DP8216M, | DP8216, | $\bullet$ | - | 4-Bit Parallel Receiver/Driver | 6-13 |
| DP8226M | DP8226 |  |  |  | 6-13 |
|  | DP8224 | - |  | Clock Generator/Driver | 6-18 |
| DP8228M, | DP8228, | $\bullet$ |  | System Controller/Bus Driver | 6-24 |
| DP8238M | DP8238 |  |  |  | 6-24 |
|  | DP8303A |  | - | 8 -Bit 48 mA Bus Transceiver | 2-6 |
| DP7304B | DP8304B |  | $\bullet$ | 8 -Bit 48 mA Bus Transceiver | 2-11 |
|  | DP8307A |  | $\bullet$ | 8 -Bit 48 mA Bus Transceiver | 2-21 |
| DP7308 | DP8308 |  | $\bullet$ | 8 -Bit 48 mA Bus Transceiver | 2-25 |
|  | DP8350 | - | $\bullet$ | CRT Controller | 4-8 |
| MM54C373 | MM74C373 |  | $\bullet$ | Octal D-Type Latch | CMOS |
| MM54C374 | MM74C374 |  | $\bullet$ | Octal D-Type Flip-Flop | CMOS |
| MM54C922 | MM74C922 |  | $\bullet$ | 16-Key Encoder | CMOS |
| MM54C923 | MM74C923 |  | - | 20-Key Encoder | CMOS |
| DM54LS373 | DM74LS373 |  | $\bullet$ | Octal Transparent D Latch | LOGIC |
| DM54LS374 | DM74LS374 |  | - | Octal Edge-Triggered D Flip-Flop | LOGIC |

National

## DP8212/DP8212M 8-Bit Input/Output Port

## General Description

The DP8212/DP8212M is an 8-bit input/output port contained in a standard 24-pin dual-in-line package. The device, which is fabricated using Schottky Bipolar technology, is part of National Semiconductor's 8080A support family. The DP8212/DP8212M can be used to implement latches, gated buffers, or multiplexers. Thus, all of the major peripheral and input/output functions of a microcomputer system can be implemented with this device.
The DP8212/DP8212M includes an 8-bit latch with TRI-STATE ${ }^{\circledR}$ output buffers, and device selection and control logic. Also included is a service request flip-flop for the generation and control of interrupts to the microprocessor.

## Features

- 8-Bit data latch and buffer
- Service request flip-flop for generation and control of interrupts
■ 0.25 mA input load current
- TRI-STATE TTL output drive capability
- Outputs sink 15 mA
- Asynchronous latch clear

■ 3.65 V output for direct interface to INS8080A

- Reduces system package count by replacing buffers, latches, and multiplexers in microcomputer systems


## 8080A Microcomputer Family Block Diagram



TL/F/6824-1

## Absolute Maximum Ratings

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

Storage Temperature
All Output or Supply Voltages
All Input Voltages
Output Currents
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
Molded Package 2005 mW
*Derate cavity package $12.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $16.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) |  |  |  |
| DP8212M | 4.50 | 5.50 | $V_{D C}$ |
| DP8212 | 4.75 | 5.25 | $V_{D C}$ |
| Operating Temperaure ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DP8212M | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DP8212 | 0 | +75 | ${ }^{\circ} \mathrm{C}$ |

Note: Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC electrical characteristics.

Electrical Characteristics $\operatorname{Min} \leq T_{A} \leq \operatorname{Max}, \operatorname{Min} \leq V_{C C} \leq M a x$, unless otherwise noted

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{F}$ | Input Load Current, STB, DS2, $\overline{\mathrm{CLR}}, \mathrm{Dl}_{1}-\mathrm{DI}_{8}$ Inputs | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  |  |  | -0.25 | mA |
| $I_{F}$ | Input Load Current, MD Input | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  |  |  | -0.75 | mA |
| $I_{F}$ | Input Load Current, $\overline{\text { DS1 }}$ Input | $V_{F}=0.45 \mathrm{~V}$ |  |  |  | -1.0 | mA |
| $I_{\text {R }}$ | Input Leakage Current STB, DS2, $\overline{C L R}, \mathrm{Dl}_{1}-\mathrm{Dl}_{8}$ Inputs | $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {CC }}$ Max |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {R }}$ | Input Leakage Current, MD Input | $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {CC }}$ Max |  |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{R}}$ | Input Leakage Current, $\overline{\mathrm{DS} 1}$ Input | $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {CC }}$ Max |  |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{C}}$ | Input Forward Voltage Clamp | $\mathrm{I}_{\mathrm{C}}=-5 \mathrm{~mA}$ |  |  |  | -1 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input "Low" Voltage |  | DP8212M |  |  | 0.08 | V |
|  |  |  | DP8212 |  |  | 0.85 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input "High" Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output "Low" Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}$ | DP8212M |  |  | 0.45 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=15 \mathrm{~mA}$ | DP8212 |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output "High" Voltage | $\mathrm{l}_{\mathrm{OH}}=0.5 \mathrm{~mA}$ | DP8212M | 3.40 | 4.0 |  | V |
|  |  | $\mathrm{l}_{\mathrm{OH}}=1.0 \mathrm{~mA}$ | DP8212 | 3.65 | 4.0 |  | V |
| IsC | Short-Circuit Output Current | $V_{O}=0 V, V_{C C}=5 V$ |  | -15 |  | -75 | mA |
| $\left\|{ }_{1}\right\|$ | Output Leakage Current, High Impedance State | $\mathrm{V}_{0}=0.45 \mathrm{~V} / \mathrm{V}_{C C} \mathrm{Max}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| ICC | Power Supply Current |  | DP8212M |  | 90 | 145 | mA |
|  |  |  | DP8212 |  | 90 | 130 | mA |

Capacitance* $\mathrm{F}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{I N}$ | DS1, MD Input Capacitance |  | 9 | 12 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | $\mathrm{DS} 2, \overline{\mathrm{CLR}, \mathrm{STB}, \mathrm{DI}_{1}-\mathrm{DI}_{8} \text { Input Capacitance }}$ |  | 5 | 9 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | DO1-DO8 Output Capacitance |  | 8 | 12 | pF |

[^23]Switching Characteristics Min $\leq \mathrm{T}_{\mathrm{A}} \leq$ Max, $^{2}$ Min $\leq \mathrm{V}_{\mathrm{CC}} \leq \operatorname{Max}$

| Symbol | Parameter | Conditions | DP8212M |  | DP8212 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| tpw | Pulse Width |  | 40 |  | 30 |  | ns |
| $t_{\text {PD }}$ | Data to Output Delay | (Note 1) |  | 30 |  | 30 | ns |
| $t_{\text {WE }}$ | Write Enable to Output Delay | (Note 1) |  | 50 |  | 40 | ns |
| $\mathrm{t}_{\text {SET }}$ | Data Set-Up Time |  | 20 |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time |  | 30 |  | 20 |  | ns |
| $t_{\text {R }}$ | Reset to Output Delay | (Note 1) |  | 55 |  | 40 | ns |
| ts | Set to Output Delay | (Note 1) |  | 35 |  | 30 | ns |
| $t_{E}$ | Output Enable/Disable Time | (Note 2) |  | 50 |  | 45 | ns |
| $t_{C}$ | Clear to Output Delay | (Note 1) |  | 65 |  | 55 | ns |

Note 1: $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$
Note 2: $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ except for DP8212M $t_{E}$ (DISABLE) $C_{L}=5 \mathrm{pF}$

## Switching Conditions

1. Input Pulse Amplitude $=2.5 \mathrm{~V}$.
2. Input Rise and Fall Times $=5 \mathrm{~ns}$.
3. Between 1V and 2V Measurements made at 1.5 V with $15 \mathrm{~mA} \& 30 \mathrm{pF}$ Test Load.
4. $C_{L}$ includes jig and probe capacitance.
5. $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$.
6. $C_{L}=30 \mathrm{pF}$ except for DP8212M $t_{E}$ (DISABLE) $C_{L}=5 \mathrm{pF}$

Alternate Test Load (Refer to Timing Diagram)


Timing Diagram


STB


TL/F/6824-4

## Logic Diagram



Logic Tables
Logic Table A

| STB | MD | (DS $\mathbf{1}^{\bullet} \mathbf{D S}_{\mathbf{2}}$ ) | Data Out <br> Equals |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | TRI-STATE |
| 1 | 0 | 0 | TRI-STATE |
| 0 | 1 | 0 | DATA LATCH |
| 1 | 1 | 0 | DATA LATCH |
| 0 | 0 | 1 | DATA LATCH |
| 1 | 0 | 1 | DATA IN |
| 0 | 1 | 1 | DATA IN |
| 1 | 1 | 1 | DATA IN |

$\overline{C L R}$ - resets data latch to the output low state.
The data latch clock is level sensitive, a low level clock latches the data.
Logic Table B

| $\overline{\mathbf{C L R}}$ | $\left(\mathbf{D S}_{1} \bullet\right.$ DS $\left._{2}\right)$ | $\mathbf{S T B}$ | $\mathbf{Q}^{*}$ | $\overline{\text { INT }}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 RESET | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | $\vee$ | 1 | 0 |
| 1 | 1 RESET | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |

*Internal Service Request flip-flop.

## Functional Pin Definitions

The following describes the function of all the DP8212/ DP8212M input/output pins. Some of these descriptions reference internal circuits.

## INPUT SIGNALS

Device Select ( $\overline{\mathrm{DS}}, \mathrm{DS}_{2}$ ): When $\overline{D S_{1}}$ is low and $D S_{2}$ is high, the device is selected. The output buffers are enabled and the service request flip-flop is asynchronously reset (cleared) when the device is selected.
Mode (MD): When high (output mode), the output buffers are enabled and the source of the data latch clock input is the device selection logic ( $\mathrm{DS}_{1} \bullet \mathrm{DS}_{2}$ ). When low (input mode), the state of the output buffers is determined by the device selection logic ( $D S_{1} \bullet D S_{2}$ ) and the source of the data latch clock input is the strobe (STB) input.
Strobe (STB): Used as data latch clock input when the mode (MD) input is low (input mode). Also used to synchronously set the service request flip-flop, which is negative edge triggered.

Data $\operatorname{In}\left(\mathrm{Dl}_{1}-\mathrm{DI}_{8}\right)$ : Eight-bit data input to the data latch, which consists of eight D-type flip-flops. Incorporating a level sensitive clock while the data latch clock input is high, the Q output of each flip-flop follows the data input. When the clock input returns low, the data latch stores the data input. The clock input high overrides the clear ( $\overline{\mathrm{CLR}}$ ) input data latch reset.
Clear (CLR): When low, asynchronously resets (clears) the data latch and the service request flip-flop. The service request flip-flop is in the non-interrupting state when reset.

## OUTPUT SIGNALS

Interrupt (INT): Goes low (interrupting state) when either the service request flip-flop is synchronously set by the strobe (STB) input or the device is selected.
Data Out ( $\mathrm{DO}_{1}-\mathrm{DO}_{8}$ ): Eight-bit data output of data buffers, which are TRI-STATE, non-inverting stages. These buffers have a common control line that either enables the buffers to transmit the data from the data latch outputs or disables the buffers by placing them in the high-impedance state.

## Connection Diagram



Applications in Microcomputer Systems


TL/F/6824-7


TL/F/6824-8


## Applications in Microcomputer Systems (Continued)



TL/F/6824-12

National Semiconductor Corporation

## DP8216/DP8216M/DP8226/DP8226M 4-Bit Bidirectional Bus Transceivers

## General Description

The DP8216/DP8216M and DP8226/DP8226M are 4-bit bidirectional bus drivers to use in bus oriented applications. The non-inverting DP8216/DP8216M and inverting DP8226/DP8226M drivers are provided for flexibility in system design.
Each buffered line of the four-bit drivers consists of two separate buffers that are TRI-STATE® to achieve direct bus interface and bidirectional capability. On one side of the driver the output of one buffer and the input of another are tied together (DB); this side is used to interface to the system side components such as memories, I/O, etc., because its interface is TTL compatible and it has high driver (50 mA ). On the other side of the driver the inputs and outputs are separated to provide maximum flexibility. Of course, they can be tied together so that the driver can be used to buffer a true bidirectional bus. The DO outputs on this side of the driver have a special high voltage output drive capability so that direct interface to the 8080 type CPUs is achieved with an adequate amount of noise immunity.
The CS input is a device enable. When it is "high" the output drivers are all forced to their high-impedance state. When it is a "low" the device is enabled and the direction of the data flow is determined by the DIEN input.

The DIEN input controls the direction of data flow, which is accomplished by forcing one of the pair of buffers into its high-impedance state and allowing the other to transmit its data. A simple two-gate circuit is used for this function.

## Features

$\square$ Data bus buffer driver to 8080 type CPUs

- Low input load current- 0.25 mA maximum
- High output drive capability for driving system data bus- 50 mA at 0.5 V
- Power up-down protection
- DP8216/DP8216M have non-inverting outputs
- DP8226/DP8226M have inverting outputs

■ Output high voltage compatible with direct interface to MOS

- TRI-STATE outputs
- Advanced Schottky processing
- Available in military and commercial temperature


## Logic Diagrams




TL/F/8753-2

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

Min Max Units
All Output and Supply Voltages $\quad-0.5+7.0 \mathrm{~V}$
All Input Voltages
Output Currents
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package Molded Package
$-1.0+5.5 \mathrm{~V}$
125 mA
1509 mW
1476 mW

Note: *Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

|  | Min Max Units |  |
| :--- | :---: | :---: |
| Storage Temperature | $-65+150$ | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 4 seconds) | 260 | ${ }^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $V_{C C}$ |  |  |  |
| DP8216M, DP8226M | 4.5 | 5.5 | $V$ |
| DP8216, DP8226 | 4.75 | 5.25 | $V$ |
| Temperature, $T_{A}$ |  |  |  |
| DP8216M, DP8226M | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DP8216, DP8226 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics DP8216, DP8226 $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ (Notes 2, 3, and 4)

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DRIVERS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  |  | 0.95 | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage |  | 2 |  |  | $\checkmark$ |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  | -0.03 | $-0.25$ | mA |
| $\mathrm{I}_{\mathrm{R}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5.25 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{C}}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{C}}=-5 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OL} 1}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=25 \mathrm{~mA}$ |  | 0.3 | 0.45 | V |
| $\mathrm{V}_{\text {OL2 }}$ | Output Low Voltage | $\begin{aligned} & \mathrm{DP8216} \mathrm{I}_{\mathrm{OL}}=55 \mathrm{~mA} \\ & \mathrm{DP8226} \mathrm{I}_{\mathrm{OL}}=50 \mathrm{~mA} \end{aligned}$ |  | 0.5 | 0.6 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | 2.4 | 3.0 |  | V |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | $-30$ | -75 | -120 | mA |
| $\|10\|$ | Output Leakage Current TRI-STATE | $\mathrm{V}_{\mathrm{O}}=0.45 \mathrm{~V} / 5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| RECEIVERS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.95 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 |  |  | V |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $V_{F}=0.45 \mathrm{~V}$ |  | -0.08 | -0.25 | mA |
| $\mathrm{V}_{\mathrm{C}}$ | Input Clamp Voltage | $\mathrm{l}_{\mathrm{C}}=-5 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voitage | $\mathrm{IOL}^{\prime}=15 \mathrm{~mA}$ |  | 0.3 | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output High Voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | 3.65 | 4.0 |  | V |
| $\mathrm{I}_{\text {SC }}$ | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | -15 | -35 | -65 | mA |
| \|lol | Output Leakage Current TRI-STATE | $\mathrm{V}_{\mathrm{O}}=0.45 \mathrm{~V} / 5.5 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| CONTROL INPUTS ( $\overline{C S}, \overline{\text { DIEN }}$ ) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.95 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 |  |  | V |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $V_{F}=0.45 \mathrm{~V}$ |  | -0.15 | -0.5 | mA |
| $I_{\text {R }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5.25 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
| ICC | Power Supply Current DP8216 DP8226 |  |  | $\begin{aligned} & 95 \\ & 85 \end{aligned}$ | $\begin{aligned} & 130 \\ & 120 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Electrical Characteristics (Continued) DP8216M, DP8226M VCC $=5 \mathrm{~V} \pm 10 \%$ (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DRIVERS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage DP8216M DP8226M |  |  |  | $\begin{aligned} & 0.95 \\ & 0.90 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{1 H}$ | Input High Voltage |  | 2 |  |  | V |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  | -0.08 | -0.25 | mA |
| $\mathrm{I}_{\mathrm{R}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5.5 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{C}}$ | Input Clamp Voltage | $\mathrm{IC}_{\mathrm{C}}=-5 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\text {OL1 }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=25 \mathrm{~mA}$ |  | 0.3 | 0.45 | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ | Output Low Voltage | $\mathrm{IOL}=45 \mathrm{~mA}$ |  | 0.5 | 0.6 | v |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-5 \mathrm{~mA}$ | 2.4 | 3.0 |  | V |
| ISC | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | -30 | -75 | -120 | mA |
| \| $10 \mid$ | Output Leakage Current TRI-STATE | $\mathrm{V}_{\mathrm{O}}=0.45 \mathrm{~V} / 5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |

## RECEIVERS

$\left.\begin{array}{l|l|l|l|l|c|c}\hline \mathrm{V}_{\mathrm{IL}} & \begin{array}{c}\text { Input Low Voltage } \\ \text { DP8216M } \\ \text { DP8226M }\end{array} & & & & \begin{array}{c}0.95 \\ 0.9\end{array} & \mathrm{~V} \\ \mathrm{~V}\end{array}\right]$

CONTROL INPUTS ( $\overline{C S}, \overline{D I E N}$ )

| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage <br> DP8216M <br> DP8226M |  |  |  | 0.95 | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2 |  |  | V |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  | -0.15 | -0.5 | mA |
| $\mathrm{I}_{\mathrm{R}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5.5 \mathrm{~V}$ |  |  | 80 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current |  |  |  |  |  |
|  | DP8216M |  |  | 95 | 130 | mA |
|  | DP8226M |  | 85 | 120 | mA |  |



## Test Conditions

## Test Load Circuit

Input pluse amplitude of 2.5 V ．
Input rise and fall times of 5.0 ns between 1.0 V and 2.0 V ．
Output loading is 5.0 mA and 10 pF ．
Speed measurements are made at 1.5 V levels．


## Connection Diagram

> Dual-In-Line Package
> TL/F/8753-3
> Order Number DP8216J, DP8216N, DP8226J, DP8226N, DP8216MJ or DP8226MJ
> See NS Package Number J16A or N16A

$$
\begin{aligned}
& \begin{array}{l}
\text { L/F/8753- } \\
\text { P8226N, }
\end{array}
\end{aligned}
$$

Capacitance $T_{A}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Limit |  |  | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Min |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance |  | 4 | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance |  |  |  |  |
|  | DO Outputs |  | 6 | 10 | pF |
|  | DO Outputs |  | 13 | 18 | pF |

Note：This parameter is periodically sampled and is not $100 \%$ tested．Condi－ tion of measurement is $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ ，and $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$ ．

## DP8224 Clock Generator and Driver

## General Description

The DP8224 is a clock generator/driver contained in a standard, 16 -pin dual-in-line package. The chip, which is fabricated using Schottky Bipolar technology, generates clocks and timing for the 8080A microcomputer family.

Included in the DP8224 is an oscillator circuit that is controlled by an external crystal, which is selected by the designer to meet a variety of system speed requirements. Also included in the chip are circuits that provide: a status strobe for the DP8228 or DP8238 system controllers, power-on reset for the 8080A microprocessor, and synchronization of the READY input to the 8080A.

## Features

- Crystal-controlled oscillator for stable system operation
- Single chip clock generator and driver for 8080A microprocessor
■ Provides status strobe for DP8228 or DP8238 system controllers
■ Provides power-on reset for 8080A microprocessor
■ Synchronizes READY input to 8080A microprocessor
■ Provides oscillator output for synchronization of external circuits
- Reduces system component count


## 8080A Microcomputer Family Block Diagram



TL/F/8752-1

| Absolute Maximum Ratings（Note 2） |  |
| :---: | :---: |
| Specifications for Military／Aerospace products are not contained in this datasheet．Refer to the associated reliability electrical test specifications document． |  |
| Supply Voltage |  |
| $V_{C C}$ | V |
| $V_{D D}$ | 15 V |
| Input Voltage | -1 V to +5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation＊at $25^{\circ} \mathrm{C}$ |  |
| Cavity Package | 1509 mW |
| Molded Package | 1476 mW |
| Lead Temperature（Soldering， 4 seconds） | s） $260^{\circ} \mathrm{C}$ |
| ＊Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ ；d $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ ． | ；derate molded package |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage |  |  |  |
| $V_{C C}$ | 4.75 | 5.25 | $V$ |
| $V_{D D}$ | 11.4 | 12.6 | $V$ |
| Temperature $\left(T_{A}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics（Note 3）

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{F}}$ | Input Current Loading | $\mathrm{V}_{\mathrm{F}}=0.45 \mathrm{~V}$ |  |  | －0．25 | mA |
| $I_{\text {R }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{R}}=5.25 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{C}}$ | Input Forward Clamp Voltage | $\mathrm{I}_{\mathrm{C}}=-5 \mathrm{~mA}$ |  |  | －1．0 | $\checkmark$ |
| $\mathrm{V}_{\text {IL }}$ | Input＂Low＂Voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input＂High＂Voltage | $\overline{\text { RESIN }}$ Input | 2.6 |  |  | V |
|  |  | All Other Inputs | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IH }}-\mathrm{V}_{\text {IL }}$ | $\overline{\text { RESIN }}$ Input Hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0.25 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output＂Low＂Voltage <br> （ $\phi 1, \phi 2$ ），Ready，Reset STSTB <br> Osc．，$\phi 2$（TTL） <br> Osc．，$\phi 2$（TTL） | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=2.5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=15 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{aligned} & 0.45 \\ & 0.45 \\ & 0.45 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output＂High＂Voltage $\phi 1, \phi 2$ <br> Ready，Reset Osc．，$\phi 2$（TTL），$\overline{\text { STSTB }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.4 \\ & 3.6 \\ & 2.4 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| Isc | Output Short－Circuit Current （All Low Voltage Outputs Only）， （Note 1） | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ | －10 |  | －60 | mA |
| ICC | Power Supply Current |  |  |  | 115 | mA |
| IDD | Power Supply Current |  |  |  | 12 | mA |

Note 1：Caution $-\phi 1$ and $\phi 2$ output drivers do not have short circuit protection．
Note 2：＂Absolute Maximum Ratings＂are those values beyond which the safety of the device cannot be guaranteed．Except for＂Operating Temperature Range＂ they are not meant to imply that the devices should be operated at these limits．The table of＂Electrical Characteristics＂provides conditions for actual device operation．
Note 3：Unless otherwise specified $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DPB224}$ ．All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ，and $V_{D D}=12 \mathrm{~V}$ ．

## Crystal Requirements＊

| Tolerance | $0.005 \%$ at $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Resonance $r$ |  |
| Load Capacitance | Fundamental |
| ＊t is good design practice to ground the case of the crystal |  |
| ＂With tank circuit，use 3rd overtone mode |  |

Equivalent Resistance Power Dissipation（Min）
$75 \Omega$ to $20 \Omega$ 4 mW

Switching Characteristics (Note 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ ¢ ${ }_{1}$ | $\phi 1$ Pulse Width | $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$ to 50 pF | $\frac{2 t_{C Y}}{9}-20$ |  |  | ns |
| $t_{\text {d } 2}$ | \$2 Pulse Width |  | $\frac{5 t_{C Y}}{9}-35$ |  |  | ns |
| $t_{\text {D1 }}$ | $\phi 1$ to $\phi 2$ Delay |  | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ | $\phi 2$ to $\phi 1$ Delay |  | $\frac{2 t_{C Y}}{9}-14$ |  |  | ns |
| $t_{\text {D }}$ | $\phi 1$ to $\phi 2$ Delay |  | $\frac{2 t_{C Y}}{9}$ |  | $\frac{2 t_{C Y}}{9}+20$ | ns |
| $\mathrm{tr}_{\mathrm{r}}$ | $\phi 1$ and $\phi 2$ Rise Time |  |  |  | 20 | ns |
| $t_{f}$ | $\phi 1$ and $\phi 2$ Fall Time |  |  |  | 20 | ns |
| $t_{\text {D } 22}$ | \$2 to $\phi 2$ (TTL) Delay | $\begin{aligned} & \phi 2 \mathrm{TTL}, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \mathrm{R} 1=300 \Omega, \mathrm{R} 2=600 \Omega \end{aligned}$ | -5 |  | 15 | ns |
| toss | $\phi 2$ to $\overline{\text { STSTB }}$ Delay | $\begin{aligned} & \overline{\text { STSTB }, ~} \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{R} 1=2 \mathrm{k} \Omega, \mathrm{R} 2=4 \mathrm{k} \Omega \end{aligned}$ | $\frac{6 t_{C Y}}{9}-30$ |  | $\frac{6 t_{C Y}}{9}$ | ns |
| $t_{\text {PW }}$ | STSTB Pulse Width |  | $\frac{t_{C Y}}{9}-15$ |  |  | ns |
| ${ }^{\text {t }}$ (RS | RDYIN Set-Up Time to Status Strobe |  | $50-\frac{4 t_{C Y}}{9}$ |  |  | ns |
| ${ }_{\text {t }}$ RH | RDYIN Hold Time After STSTB |  | $\frac{4 t^{\text {CH }}}{9}$ |  |  | ns |
| $t_{\text {DR }}$ | READY or RESET to $\phi 2$ Delay | Ready and Reset, $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, $\mathrm{R} 1=2 \mathrm{k} \Omega, \mathrm{R} 2=4 \mathrm{k} \Omega$ | $\frac{4 t_{C Y}}{9}-25$ |  |  | ns |
| ${ }^{\text {t CLK }}$ | CLK Period |  |  | $\frac{t_{C Y}}{9}$ |  | ns |
| $f_{\text {MAX }}$ | Maximum Oscillating Frequency |  | 27 |  |  | MHz |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, V_{D D}=12 \mathrm{~V}, \\ & V_{B I A S}=2.5 \mathrm{~V}, f=1 \mathrm{MHz} \end{aligned}$ |  |  | 8 | pF |

## Test Circuit



TL/F/8752-2

## Waveforms



TL/F/8752-3
Voltage Measurement Points: $\phi 1, \phi 2$ Logic " 0 " $=1.0 \mathrm{~V}$, Logic " 1 " $=8.0 \mathrm{~V}$. All other signals measured at 1.5 V .
Switching Characteristics (For tcy $=488.28 \mathrm{~ns})$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\phi 1}$ | $\phi 1$ Pulse Width | $\phi 1$ and $\phi 2$ Loaded to $C_{L}=20$ to 50 pF Ready and Reset Loaded to $2 \mathrm{~mA} / 10 \mathrm{pF}$ All Measurements Referenced to 1.5 V unless Specified Otherwise | 89 |  |  | ns |
| $t_{\phi 2}$ | $\phi 2$ Pulse Width |  | 236 |  |  | ns |
| $\mathrm{t}_{\mathrm{D} 1}$ | Delay $\phi 1$ to $\phi 2$ |  | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ | Delay $\phi 2$ to $\phi 1$ |  | 95 |  |  | ns |
| $t_{\text {D }}$ | Delay $\phi 1$ to $\phi 2$ Leading Edges |  | 109 |  | 129 | ns |
| $t_{r}$ | Output Rise Time |  |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time |  |  |  | 20 | ns |
| toss | $\phi 2$ to STSTB Delay |  | 296 |  | 326 | ns |
| $t_{D \phi 2}$ | $\phi 2$ to $\phi 2$ (TTL) Delay |  | -5 |  | 15 | ns |
| ${ }_{\text {t }}{ }^{\text {PW }}$ | Status Strobe Pulse Width |  | 40 |  |  | ns |
| $t_{\text {DRS }}$ | RDYIN Set-Up Time to STSTB |  | -167 |  |  | ns |
| $\mathrm{t}_{\text {DRH }}$ | RDYIN Hold Time after STSTB |  | 217 |  |  | ns |
| $t_{\text {DR }}$ | READY or RESET to $\phi 2$ Delay |  | 192 |  |  | ns |
| $\mathrm{f}_{\text {MAX }}$ | Oscillator Frequency |  |  |  | 18.432 | MHz |

## Functional Pin Definitions

The following describes the function of all of the DP8224 input/output pins. Some of these descriptions reference internal circuits.

## INPUT SIGNALS

Crystal Connections (XTAL 1 and XTAL 2): Two inputs that connect an external crystal to the oscillator circuit of the DP8224. Normally, a fundamental mode crystal is used to determine the basic operating frequency of the oscillator. However, overtone mode crystals may also be used. The crystal frequency is 9 times the desired microprocessor speed (that is, crystal frequency equals $1 / \mathrm{t}_{\mathrm{CY}} \times 9$ ). When the crystal frequency is above 10 MHz , a selected capacitor ( 3 to 10 pF ) may have to be connected in series with the crystal to produce the exact desired frequency. Figure $A$.
Tank: Allows the use of overtone mode crystals with the oscillator circuit. When an overtone mode crystal is used, the tank input connects to a parallel LC network that is ac coupled to ground. The formula for determining the resonant frequency of this LC network is as follows:

$$
F=\frac{1}{2 \pi \sqrt{L C}}
$$

Synchronizing (SYNC) Signal: When high, indicates the beginning of a new machine cycle. The 8080A microprocessor outputs a status word (which describes the current machine cycle) onto its data bus during the first state (SYNC interval) of each machine cycle.
Reset In ( $\overline{\text { RESIN }}$ ): Provides an automatic system reset and start-up upon application of power as follows. The RESIN input, which is obtained from the junction of an external RC network that is connected between $\mathrm{V}_{\mathrm{Cc}}$ and ground, is routed to an internal Schmitt Trigger circuit. This circuit converts the slow transition of the power supply rise into a sharp, clean edge when its input reaches a predetermined value. When this occurs, an internal D-type flip-flop is synchronously reset, thereby providing the RESET output signal discussed below.

For manual system reset, a momentary contact switch that provides a low (ground) when closed is also connected to the $\overline{R E S I N}$ input.
Ready In (RDYIN): An asynchronous READY signal that is re-clocked by a D-type flip-flop of the DP8224 to provide the synchronous READY output discussed below.
+5 Volts: $V_{C C}$ supply.
+12 Volts: $V_{D D}$ supply.
Ground: 0 volt reference.

## OUTPUT SIGNALS

Oscillator (OSC): A buffered oscillator signal that can be used for external timing purposes.
$\phi_{1}$ and $\phi_{2}$ Clocks: Two non-TTL compatible clock phases that provide nonoverlapping timing references for internal storage elements and logic circuits of the 8080A microprocessor. The two clock phases are produced by an internal clock generator that consists of a divide-by-nine counter and the associated decode gating logic. Figure B.
$\phi_{2}$ (TTL) Clock: A TTL $\phi_{2}$ clock phase that can be used for external timing purposes.
Status Strobe (STSTB): Activated (low) at the start of each new machine cycle. The $\overline{\text { STSTB }}$ signal is generated by gating a high-level SYNC input with the $\phi_{1 A}$ timing signal from the internal clock generator of the DP8224. The STSTB signal is used to clock status information into the status latch of the DP8228 system controller and bus driver.
Reset: When the RESET signal is activated, the content of the program counter of the 8080A is cleared. After RESET, the program will start at location 0 in memory.
Ready: The READY signal indicates to the 8080A that valid memory or input data is available. This signal is used to synchronize the 8080A with slower memory or input/output devices.

## Logic and Connection Diagrams




Dual-In-Line Package


Top View
Order Number DP8224J or DP8224N See NS Package Number J16A or N16A

## Applications Information



EXAMPLE: $\left(8080 \mathrm{t}_{\mathrm{CY}}=500 \mathrm{~ns}\right)$
OSC $=18 \mathrm{MHz} / 55 \mathrm{~ns}$
$\phi_{1}=110 \mathrm{~ns}(2 \times 55 \mathrm{~ns})$
$\phi_{2}=275 \mathrm{~ns}(5 \times 55 \mathrm{~ns})$
$\phi_{2}-\phi_{1}=110 \mathrm{~ns}(2 \times 55 \mathrm{~ns})$
FIGURE B. DP8224 Clock Generator Waveforms

## DP8228/DP8228M/DP8238/DP8238M System Controller and Bus Driver

## General Description

The DP8228/DP8228M, DP8238/DP8238M are system controller/bus drivers contained in a standard, 28-pin dual-in-line package. The chip, which is fabricated using Schottky Bipolar technology, generates all the read and write control signals required to directly interface the memory and input/ output components of the 8080A microcomputer family. The chip also provides drive and isolation for the bidirectional data bus of the 8080A microprocessor. Data bus isolation enables the use of slower memory and input/output components in a system, and provides for enhanced system noise immunity.
A user-selected signal-level interrupt vector (RST 7) is provided by the device for use in the interrupt structure of small systems that need only one basic vector. No additional components (such as an interrupt instruction port) are required to use the single interrupt vector in these systems. The devices also generate an Interrupt Acknowledge (INTA) control signal for each byte of a multibyte CALL instruction
when an interrupt is acknowledged by the 8080A. This feature permits the use of a multilevel priority interrupt structure in large, interrupt-driven systems.

## Features

- Single chip system controller and bus driver for 8080A Microcomputer Systems
- Allows use of multibyte CALL instructions for Interrupt Acknowledge
- Provides user-selected single-level interrupt vector (RST 7)
- Provides isolation of data bus
- Supports a wide variety of system bus structures
- Reduces system component count

■ DP8238/DP8238M provides advanced Input/Output Write and Memory Write control signals for large system timing control

## 8080A Microcomputer Family Block Diagram



## Absolute Maximum Ratings

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | -0.5 to +7 V |
| Input Voltage | -1.5 V to +7 V |
| Output Current | 100 mA |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| $\quad$ Cavity Package | 2179 mW |
| Molded Package | 2361 mW |

*Derate cavity package $14.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $18.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ |  |  |  |
| DP8228M, DP8238M | 4.50 | 5.50 | $V_{D C}$ |
| DP8228, DP8238 | 4.75 | 5.25 | $V_{D C}$ |
| Operating Temperature $\left(T_{A}\right)$ |  |  |  |
| DP8228M, DP8238M | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DP8228, DP8238 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Note: Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC electrical characteristics.

Electrical Characteristics $\operatorname{Min} \leq T_{A} \leq \operatorname{Max}, \operatorname{Min} \leq V_{C C} \leq$ Max, unless otherwise noted

| Symbol | Parameter |  | Conditions |  | Min | Typ <br> (Note 1) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{C}$ | Input Clamp Voltage, All Inputs |  | $V_{C C}=M i n, I_{C}=-5 \mathrm{~mA}$ |  |  | 0.6 | $-1.0$ | V |
| $\mathrm{I}_{\mathrm{F}}$ | Input Load Current | $\overline{\text { STSTB }}$ | $\begin{aligned} & V_{C C}=M a x \\ & V_{F}=0.45 \mathrm{~V} \text { for DP8228, DP8238 } \\ & V_{F}=0.40 \mathrm{~V} \text { for DP8228M, DP8238M } \end{aligned}$ |  |  |  | 500 | $\mu \mathrm{A}$ |
|  |  | D2 and D6 |  |  |  |  | 750 | $\mu \mathrm{A}$ |
|  |  | D0, D1, D4, D5 and D7 |  |  |  |  | 250 | $\mu \mathrm{A}$ |
|  |  | All Other Inputs |  |  |  |  | 250 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{R}}$ | Input Leakage Current | DB0-DB7 | $V_{C C}=\operatorname{Max}, \mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | All Other Inputs |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH }}$ | Input Threshold Voltage, All Inputs |  | $V_{C C}=5 \mathrm{~V}$ |  | 0.8 |  | 2.0 | V |
| ICC | Power Supply Current |  | $V_{C C}=\operatorname{Max}$ | DP8228, DP8238 |  | 160 | 190 | mA |
|  |  |  | DP8228M, DP8238M |  | 160 | 210 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | D0-D7 |  | $\begin{aligned} & V_{C C}=M i n, \\ & I_{O L}=2 m A \end{aligned}$ | DP8228M, DP8238M |  |  | 0.50 | V |
|  |  |  | DP8228, DP8238 |  |  |  | 0.45 | V |
|  |  | All Other Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \\ & \mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA} \end{aligned}$ | DP8228M, DP8238M |  |  | 0.50 | V |
|  |  |  |  | DP8228, DP8238 |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High | D0-D7 | $\begin{aligned} & V_{C}=\mathrm{Min}, \\ & \mathrm{I}_{\mathrm{OL}}=-10 \mu \mathrm{~A} \end{aligned}$ | DP8228M, DP8238M | 3.3 | 3.8 |  | V |
|  |  |  |  | DP8228, DP8238 | 3.6 | 3.8 |  | V |
|  |  | All Other Outputs | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ |  | 2.4 | 3.8 |  | V |
| los | Short Circuit Current, All Outputs |  | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}$ |  | 15 |  | 90 | mA |
| lo (OFF) | OFF State Output Current All Control Outputs |  | $V_{C C}=\operatorname{Max}, V_{O}=V_{C C}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{O}}=0.45 \mathrm{~V}$ |  |  |  | -100 | $\mu \mathrm{A}$ |
| IINT | INTA Current |  | (See Test Conditions, Figure 3) |  |  |  | 5 | mA |

Capacitance* $\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$

| Symbol | Parameter | Min | Typ <br> (Note 1) | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance |  | 8 | 12 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance Control Signals |  | 7 | 15 | pF |
| $\mathrm{I} O$ | I/O Capacitance (D or DB) |  | 8 | 15 | pF |

*This parameter is periodically sampled and not $100 \%$ tested.
Switching Characteristics $\operatorname{Min} \leq \mathrm{V}_{\mathrm{CC}} \leq \mathrm{Max}_{\mathrm{Min}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{Max}^{2}$

| Symbol | Parameter | Conditions | DP8228M, DP8238M |  | DP8228, DP8238 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| tpW | Width of Status Strobe |  | 25 |  | 22 |  | ns |
| $\mathrm{t}_{\mathrm{SS}}$ | Set-Up Time, Status Inputs D0-D7 |  | 8 |  | 8 |  | ns |
| ${ }_{\text {t }}^{\text {SH }}$ | Hold Time, Status Inuts D0-D7 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{DC}}$ | Delay from STSTB to Any Control Signal | (Figure 2) | 20 | 75 | 20 | 60 | ns |
| $t_{\text {RR }}$ | Delay from DBIN to Control Outputs | (Figure 2) |  | 30 |  | 30 | ns |
| $t_{\text {tre }}$ | Delay from DBIN to Enable/ Disable 8080 Bus | (Figure 1) |  | 45 |  | 45 | ns |
| $t_{\text {RD }}$ | Delay from System Bus to 8080 Bus During Read | (Figure 1) |  | 45 |  | 30 | ns |
| twR | Delay from WR to Control Outputs | (Figure 2) | 5 | 60 | 5 | 45 | ns |
| twe | Delay to Enable System Bus DB0-DB7 after STSTB | (Figure 2) |  | 30 |  | 30 | ns |
| two | Delay from 8080 Bus D0-D7 to System Bus DB0-DB7 During Write | (Figure 2) | 5 | 40 | 5 | 40 | ns |
| ${ }^{\text {t }}$ E | Delay from System Bus Enable to System Bus DB0-DB7 | (Figure 2) |  | 30 |  | 30 | ns |
| ${ }_{\text {thD }}$ | HLDA to Read Status Outputs | (Figure 2) |  | 25 |  | 25 | ns |
| $t_{\text {DS }}$ | Set-Up Time, System Bus Inputs to HLDA |  | 10 |  | 10 |  | ns |
| $t_{\text {DH }}$ | Hold Time, System Bus Inputs to HLDA |  | 20 |  | 20 |  | ns |

Test Conditions


FIGURE 1. Test Load


TL/F/6825-3
FIGURE 2. Test Load


FIGURE 3. INTA Test Circuit (For RST 7)

## Timing Diagram



TL/F/6825-5
VOLTAGE MEASUREMENT POINTS: $D_{0}-D_{7}$ (when outputs) Logic " 0 " $=0.8 \mathrm{~V}$, Logic " 0 " $=0.8 \mathrm{~V}$, Logic " 1 " $=3.0 \mathrm{~V}$. All other signals measured at 1.5 V .
*Advanced $\overline{/ / O W} \overline{M E M W}$ for 8238 only.

## Functional Pin Definitions

The following describes the function of all of the DP8228/ DP8228M, DP8238/DP8238M pinouts. Some of these descriptions reference internal circuits.

## INPUT SIGNALS

Status Strobe (STSTB): Activated (low) at the start of each new machine cycle. The STSTB input is used to store a status word (refer to chart) from the 8080A microprocessor into the internal status latch of the DP8228, DP8238. The status word is latched when the STSTB returns to the high state. The 8080A outputs this status word onto its data bus during the first state (SYNC interval) of each machine cycle.
Data Bus In (DBIN): When high, indicates that the 8080A data bus is in the input mode. The DBIN signal is used to gate data from memory or an input/output device onto the data bus.
Write ( $\overline{W R}$ ): When low, indicates that the data on the 8080A data bus are stable for WRITE memory or output operation.
Hold Acknowledge (HLDA): When high, indicates that the 8080A data and address buses will go to their high impedance state. When in the data bus read mode, DBIN input in the high state, a high HLDA input will latch the data bus information into the driver circuits and gate off the applicable control signal $\overline{/ / O R}, \overline{M E M R}$, or $\overline{I N T A}$ (return to the output high state).
Bus Enable (BUSEN): Asynchronous DMA input to the internal gating array. When low, normal operation of the internal bidirectional bus driver and gating array occurs. When high, the bus driver and gating array are driven to their high impedance state.
$V_{\text {CC }}$ Supply: +5 V .
Ground: OV reference.

## OUTPUT SIGNALS

Memory Read ( $\overline{\mathrm{MEMR}}$ ): When low, signals data to be loaded in from memory. The $\overline{\text { MEMR }}$ signal is generated by strobing in status word 1, 2, or 4. (Refer to status word chart.)
Memory Write ( $\overline{\text { MEMW }}$ ): When low, signals data to be stored in memory. The MEMW signal is generated for the DP8238 by strobing in status word 3 or 5. (Refer to status word chart.) For the DP8228, the MEMW signal is generated by gating a low-level $\overline{W R}$ input with the strobed in status word 3 or 5 .
Input/Output Read ( $\overline{\mathrm{I} O R}$ ): When low, signals data to be loaded in from an addressed input/output device. The $\overline{/ / O R}$ signal is generated by strobing in status word 6.
Input/Output Write ( $\overline{\mathrm{I} O W}$ ): When low, signals data to be transferred to an addressed input/output device. The $\overline{1 / O W}$ signal for the DP8238 is generated by strobing in status word 7. For the DP8238 the $\overline{1 / O W}$ signal is generated by gating in a low-level $\overline{W R}$ input with the strobed in status word 7.
Interrupt Acknowledge (INTA): When low, indicates that an interrupt has been acknowledged by the 8080A microprocessor. The $\overline{\mathrm{INTA}}$ signal is generated by strobing in staus word 8 or 10.
Signal Level Interrupt (RST 7): When the $\overline{\text { INTA }}$ output is tied to 12 V through a $1 \mathrm{k} \Omega$ resistor, strobing in status word 8 or 10 will cause the CPU data bus outputs, when active, to go to the high state.

## INPUT/OUTPUT SIGNALS

CPU Data ( $\mathrm{D}_{7}-\mathrm{D}_{0}$ ) Bus: This bus comprises eight TRI-STATE ${ }^{\circledR}$ input/output lines that connect to the 8080A microprocessor. The bus provides bidirectional communica-

## Functional Pin Definitions (Continued)

tion between the CPU, memory, and input/output devices for instructions and data transfers. A status word (which describes the current machine cycle) is also outputted on this data bus during the first microcycle of each machine cycle (SYNC = logic 1).

System Data ( $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ ) Bus: This bus comprises eight TRI-STATE input/output lines that connect to the memory and input/output components of the system. The internal bidirectional bus driver isolates the $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ Data Bus from the $\mathrm{D}_{7}-\mathrm{D}_{0}$ Data Bus.

Status Word Chart

| Machine Cycle | Status <br> Word | Data Bus Bit |  |  |  |  |  |  |  | Control Signal |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | $\mathrm{D}_{0}$ |  |
| Instruction Fetch | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | $\overline{\text { MEMR }}$ |
| Memory Read | 2 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | $\overline{\text { MEMR }}$ |
| Memory Write | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MEMW |
| Stack Read | 4 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | MEMR |
| Stack Write | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | MEMW |
| Input Read | 6 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | $\overline{\text { IOR }}$ |
| Output Write | 7 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | IOW |
| Interrupt Acknowledge | 8 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | INTA |
| Halt Acknowledge | 9 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | (none) |
| Interrupt Acknowledge While Halt | 10 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | INTA |

## Block and Connection Diagrams




## Section 7

Level Translators/Buffers

## Section Contents

## TEMPERATURE RANGE

 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$| - | DP8480 |
| :---: | :---: |
|  | DP8481 |
|  | DP8482 |
|  | DP8483 |
| DS1630 | DS3630 |
| *DS7800 | DS8800 |
| *DS78L12 | DS88L12 |
| *MM54C901 | MM74C901 |
| *MM54C902 | MM74C902 |
| *MM54C903 | MM74C903 |
| *MM54C904 | MM74C904 |
| *MM54C906 | MM74C906 |
| *MM54C907 | MM74C907 |

## DESCRIPTION

[^24]
## Level Translators/Buffers

Several different families of logic circuits are available today, each offering advantages in certain applications. This wide selection of circuit types allows the design engineer to more easily construct functions and systems which meet his specific requirements.
Each of these logic "families", however, is produced using different processes, and their specific electrical characteristics are almost always different. Interfacing between these logic families can, at times, be difficult.
National Semiconductor offers a selection of level translators which can greatly simplify this task. The following selection guide outlines the level translator circuits available.

## Level Translators/Buffers

| Device Number |  | Logic Function | Output Characteristics | Output | Input | PageNumber |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |  |
| DP8480 |  | Inverting | TRI-STATE Fall Through Latch | TTL | 10k ECL | 7-5 |
| DP8481 |  | Inverting | Gated Fall Through Latch | 10k ECL | TTL | 7-8 |
| DP8482 |  | Inverting | TRI-STATE Fall Through Latch | TTL | 10k ECL | 7-11 |
| DP8483 |  | Inverting | Gated Fall Through Latch | 100k ECL | TTL | 7-14 |
| DS3630 | DS1630 | Hex Buffer | 50 ns Prop. Delay at 500 pF | CMOS | CMOS | 7-17 |
| DS8800 | DS7800 | Dual 2-Input Gate | Open-Collector -30 V to 30 V | PMOS | TTL | 7-21 |
| DS88L12 | DS78L12 | Hex Inverter | Active Pull-Up 0.4V to 14 V | MOS | TTL | 7-24 |
| MM74C901 | MM54C901 | Hex Inverter | Active Pull-Up 0.4V @ 2.6 mA | TTL | CMOS | CMOS |
| MM74C902 | MM54C902 | Hex Buffer | Active Pull-Up 0.4V @ 3.2 mA | TTL | CMOS | CMOS |
| MM74C903 | MM54C903 | Hex Inverter | Active Pull-Up 0V to 15 V | PMOS | CMOS | CMOS |
| MM74C904 | MM54C904 | Hex Buffer | Active Pull-Up OV to 15 V | PMOS | CMOS | CMOS |
| MM74C906 | MM54C906 | Hex Buffer | Open Drain OV to 15V | NMOS | CMOS | CMOS |
| MM74C907 | MM54C907 | Hex Buffer | Open Drain $\mathrm{V}_{\text {CC }}$ to $\mathrm{V}_{C C}-15 \mathrm{~V}$ | PMOS | CMOS | CMOS |



This circuit translates ECL input levels to TTL output levels and provides a fall-through latch. The TRI-STATE ${ }^{\circledR}$ outputs are designed to drive standard 50 pF loads. The strobe and chip select inputs operate at ECL levels.

## Features

■ 16-pin flat-pack or DIP

- TRI-STATE outputs

■ 8 ns typical propagation delay with 50 pF load

- Outputs are TRI-STATE during power up/down for glitch free operation

Truth Table
$\mathrm{L}=$ low level (most negative)
$\mathrm{X}=$ don't care

Order Number DP8480F, DP8480」 or DP8480N
See NS Package F16B, J16A or N16A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{\text {EE }}$ Supply Voltage
$V_{C C}$ Supply Voltage 7 V
Input Voltage
Output Voltage

GND to $\mathrm{V}_{\mathrm{EE}}$
5.5 V

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package

1476 mW
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-Derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Recommended Operating Conditions

| $\mathrm{V}_{\mathrm{EE}}$ Supply Voltage | $-5.2 \mathrm{~V} \pm 10 \%$ |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{CC}}$ Supply Voltage | $5.0 \mathrm{~V} \pm 10 \%$ |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |

$5.0 \mathrm{~V} \pm 10 \%$
$0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$

Electrical Characteristics (TTL Logic) Notes 2, 3 and 4

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{CC}}-2 \mathrm{~V}$ |  |  | V |
| $\mathrm{I}_{\mathrm{AV}}$ | Output Low Drive Current | Force 2.5V | 70 | 150 |  | mA |
| $\mathrm{I}_{\mathrm{OS}}$ | Output High Drive Current | Force 0 V | -70 | -150 | -350 | mA |
| $\mathrm{I}_{\mathrm{OZ}}$ | TRI-STATE Output Current |  | -50 | 1 | +50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  |  | 35 | mA |

Electrical Characteristics (ECL Logic) Notes 2 and 3

| Symbol | Parameter | Conditions | $\mathbf{T}_{\mathbf{A}}$ | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $0^{\circ} \mathrm{C}$ | -1870 |  | -1490 |  |
|  |  |  | $25^{\circ} \mathrm{C}$ | -1850 |  | -1475 | mV |
|  |  |  | $75^{\circ} \mathrm{C}$ | -1830 |  | -1450 |  |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $0^{\circ} \mathrm{C}$ | -1145 |  | -840 |  |
|  |  | $25^{\circ} \mathrm{C}$ | -1105 |  | -810 | mV |  |
|  |  |  | $75^{\circ} \mathrm{C}$ | -1045 |  | -720 |  |
| $\mathrm{I}_{\mathrm{IL}}$ |  |  |  | 50 | 85 | $\mu \mathrm{~A}$ |  |
| $\mathrm{I}_{\mathrm{IH}}$ | Input Low Current |  |  |  | 75 | 350 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{EE}}$ | Input High Current |  |  |  |  | -50 | mA |

Switching Characteristics Notes 2 and 5

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PD1 }}$ | Strobe to Output Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4 | 9 | 15 | ns |
| $\mathrm{t}_{\mathrm{PD} 2}$ | Data to Output Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 3.5 | 8 | 15 | ns |
| $\mathrm{ts}_{\mathrm{s}}$ | Data Set-Up Time | (Note 6) | 3.0 | 1.0 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time | $($ Note 6$)$ | 3.0 | 1.0 |  | ns |
| $\mathrm{t}_{\mathrm{PW}}$ | Strobe Pulse Width | $($ Note 6$)$ | 5.0 | 3.0 |  | ns |
| $\mathrm{t}_{\mathrm{ZE}}$ | Delay from Chip Select to <br> Active State from Hi-Z State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6 | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{EZ}}$ | Delay from Chip Select to $\mathrm{Hi}-\mathrm{Z}$ <br> State from Active State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 | 12 | 22 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ ambient temperature range in still air and across the specified supply variations. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply. Maximum propagation delays are specified with all outputs switching simultaneously.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative. All voltages are referenced to ground, unless otherwise specified.
Note 4: When DC testing $\mathrm{I}_{\mathrm{AV}}$ or $\mathrm{l}_{\mathrm{OS}}$, only one output should be tested at a time and the current limited to 120 MA max.
Note 5: Unless otherwise specified, all AC measurements are referenced from the $50 \%$ level of the ECL input to the 0.8 V level on negative transitions or the 2.4 V level on positive transitions of the output. ECL input rise and fall times are $2.0 \mathrm{~ns} \pm 0.2 \mathrm{~ns}$ from $20 \%$ to $80 \%$.
Note 6: Caution should be used when latching data while the outputs are switching. TTL outputs generate severe ground noise when switching. This noise can be sufficient to cause the ECL latch to loose data. Board mounting and good supply decoupling are desirable. The worst case conductions are with all outputs switching low simultaneously, the maximum capacitive loading on the outputs and the maximum $\mathrm{V}_{\mathrm{CC}}$ supply voltage applied.

## Switching Time Waveforms



TLFF/5681-2
S1 open


TL/F/5861-3

## Test Load



TL/F/5861-4

## Typical Performance Versus CL



TL/F/5861-5
TL/F/5861-6

National
Semiconductor Corporation

## DP8481 TTL to 10k ECL Level Translator with Latch

## General Description

This circuit translates TTL input levels to ECL output levels and provides a fall-through latch. The outputs are gated with CS providing for wire ORing of outputs. The strobe and chip select inputs operate at ECL levels.

## Features

- 16-pin flat-pack or DIP
- ECL control inputs
- CS provided for wire ORing of output bus
- 10k ECL I/O compatible
- 3.0 ns typical propagation delay


## Logic and Connection Diagram



## Truth Table

| $\mathbf{D}$ | $\overline{\mathbf{Q}}$ | $\overline{\text { STR }}$ | CS |
| :---: | :---: | :---: | :---: |
| $H$ | L | L | H |
| $\mathbf{L}$ | $\mathbf{H}$ | L | H |
| X | $\bar{Q}$ | $H$ | $H$ |
| $X$ | L | X | L |

$H=$ high level (most positive)
$\mathrm{L}=$ low level (most negative)
$\mathrm{X}=$ don't care

## Order Number

DP8481F, DP8481J or DP8481N See NS Package F16B, J16A or N16A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

| $V_{E E}$ Supply Voltage | -8V |
| :---: | :---: |
| $V_{C C}$ Supply Voltage | 7 V |
| Input Voltage (ECL) | GND to $\mathrm{V}_{\mathrm{EE}}$ |
| Input Voltage (TTL) | -1 V to 5.5 V |
| Output Current | 50 mA |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ Molded Package | 1476 mW |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| *Derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ |  |

Recommended Operating Conditions
$V_{E E}$ Supply Voltage $\quad-5.2 \mathrm{~V} \pm 10 \%$
$V_{C C}$ Supply Voltage
$5.0 \mathrm{~V} \pm 10 \%$ $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$

Electrical Characteristics (TTLLogic) (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  |  | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  | -25 | -200 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ |  | 1.0 | 40 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{CLAMP}}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  | -0.9 | -1.2 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 10 | 20 | mA |

Electrical Characteristics (ECLLogic) (Notes 2 and 3)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}$ | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IL }}$ | Input Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $-1870$ <br> - 1850 <br> $-1830$ |  | $-1490$ <br> - 1475 <br> - 1450 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $-1145$ <br> - 1105 <br> -1045 |  | $\begin{array}{r} -840 \\ -810 \\ -720 \\ \hline \end{array}$ | mV |
|  | Input Low Current | $\mathrm{V}_{\text {IN }}=-1.8 \mathrm{~V}$ |  |  | 55 | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current | $\mathrm{V}_{\text {IN }}=-0.8 \mathrm{~V}$ |  |  | 85 | 200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{aligned} & -1870 \\ & -1850 \\ & -1830 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & -1665 \\ & -1650 \\ & -1625 \end{aligned}$ | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{aligned} & -1000 \\ & -960 \\ & -900 \\ & \hline \end{aligned}$ |  | $\begin{array}{r} -840 \\ -810 \\ -720 \\ \hline \end{array}$ | mV |
| $V_{\text {OLC }}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{aligned} & -1645 \\ & -1630 \\ & -1605 \\ & \hline \end{aligned}$ | mV |
| VOHC | Output High Voltage | $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \\ 75^{\circ} \mathrm{C} \end{gathered}$ | $\begin{aligned} & -1020 \\ & -980 \\ & -920 \end{aligned}$ |  |  | mV |
| $\mathrm{I}_{\text {EE }}$ | Supply Current | $\mathrm{VEE}=-5.7 \mathrm{~V}$ |  |  | -70 | -90 | mA |


| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpD1 | Strobe To Output Delay |  | 1.5 | 3.0 | 6.0 | ns |
| tpD2 | Data To Output Delay |  | 2.5 | 4.5 | 7.5 | ns |
| ts | Data Set-Up Time to Strobe |  | 5.0 | 2.0 |  | ns |
| $t_{H}$ | Data Hold Time |  | 1.0 | 0 |  | ns |
| tpw | Strobe Pulse Width |  | 5.0 | 3.0 |  | ns |
| tPD3 | Chip Select to Output Delay |  | 1.0 | 2.5 | 4.0 | ns |
| tscs | Data Set-Up Time to Chip Select |  | 5.5 | 3.0 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ ambient temperature range in still air and across the specified supply variations. All typical values are for $25^{\circ} \mathrm{C}$ and nominal supply.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative. All voltages are referenced to ground, unless otherwise specified.
Note 4: Unless otherwise specified, all AC measurements are referenced from the 1.5 V level of the TTL input and to/from the $50 \%$ point of the ECL signal and a $50 \Omega$ resistor to -2 V is the load. ECL input rise and fall times are $2.0 \mathrm{~ns} \pm 0.2 \mathrm{~ns}$ from $20 \%$ to $80 \%$. TTL input characteristic is 0 V to 3 V with $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \leq 3 \mathrm{~ns} \mathrm{measured}$ from $10 \%$ to $90 \%$.

## Switching Time Waveforms



TL/F/5862-2


TL/F/5862-3

| General Description | Features |
| :---: | :---: |
| This circuit translates ECL input levels to TTL output levels and provides a fall-through latch. The TRI-STATE ${ }^{\text {® }}$ outputs are designed to drive standard 50 pF loads. The strobe and chip select inputs operate at ECL levels. | - 16 -pin flat-pack or DIP <br> - TRI-STATE outputs <br> - ECL control inputs <br> - 8 ns typical propagation delay with 50 pF load <br> - Outputs are TRI-STATE during power up/down for glitch free operation <br> - 100k ECL input compatible |

## Logic and Connection Diagram



TL/F/5863-1 Top View

## Features

- 16-pin flat-pack or DIP
- TRI-STATE outputs
- 8 ns typical propagation delay with 50 pF load
- Outputs are TRI-STATE during power up/down for glitch free operation
- 100 k ECL input compatible


## Truth Table

| $\mathbf{D}$ | $\overline{\mathbf{Q}}$ | $\overline{\text { STR }}$ | $\overline{\mathbf{C S}}$ |
| :---: | :---: | :---: | :---: |
| $H$ | L | L | L |
| L | $H$ | L | L |
| $X$ | $\bar{Q}$ | $H$ | L |
| $X$ | Hi-Z | X | $H$ |

$\mathrm{H}=$ high level (most positive)
$\mathrm{L}=$ low level (most negative)
$\mathrm{X}=$ don't care

Order Number DP8482F, DP8482J or DP8482N See NS Package Number F16B, J16A or N16A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{E E}$ Supply Voltage
$-8 \mathrm{~V}$
$V_{C C}$ Supply Voltage
Input Voltage
Output Voltage
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Molded Package
$-1476 \mathrm{~mW}$

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-Derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Recommended Operating Conditions

| $V_{\text {EE }}$ Supply Voltage | $-4.5 \mathrm{~V} \pm 7 \%$ |
| :--- | ---: |
| $V_{C C}$ Supply Voltage | $5.0 \mathrm{~V} \pm 10 \%$ |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

$5.0 \mathrm{~V} \pm 10 \%$
$0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Electrical Characteristics (TTLLogic) (Notes 2, 3 and 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $V_{O L}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{CC}}-2 \mathrm{~V}$ |  |  | V |
| $\mathrm{I}_{\mathrm{AV}}$ | Output Low Drive Current | Force 2.5 V | 70 | 150 |  | mA |
| $\mathrm{I}_{\mathrm{OS}}$ | Output High Drive Current | Force 0 V | -70 | -150 | -350 | mA |
| $\mathrm{I}_{\mathrm{OZ}}$ | TRI-STATE Output Current |  | -50 | 1 | +50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current |  |  |  | 35 | mA |

Electrical Characteristics (ECLL Logic) (Notes 2 and 3)

| Symbol | Parameter | Conditions | $\mathbf{T}_{\mathbf{A}}$ | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ |  | -1810 |  | -1475 | mV |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ |  | -1165 |  | -880 | mV |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current |  |  |  | 50 | 85 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current |  |  |  | 75 | 500 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{EE}}$ | Supply Current |  |  |  |  | -50 | mA |

Switching Characteristics (Notes 2 and 5 )

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PD1 }}$ | Strobe to Output Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4 | 9 | 15 | ns |
| $\mathrm{t}_{\text {PD2 }}$ | Data to Output Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 3.5 | 8 | 15 | ns |
| $\mathrm{ts}_{\mathrm{S}}$ | Data Set-Up Time | $($ Note 6$)$ | 3.0 | 1.0 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time | $($ Note 6$)$ | 3.0 | 1.0 |  | ns |
| $\mathrm{t}_{\mathrm{PW}}$ | Strobe Pulse Width | $($ Note 6$)$ | 5.0 | 3.0 |  | ns |
| $\mathrm{t}_{\text {ZE }}$ | Delay from Chip Select to <br> Active State from Hi-Z State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6 | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{EZ}}$ | Delay from Chip Select to Hi-Z <br> State from Active State | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 | 12 | 22 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ambient temperature range in still air and across the specified supply variations. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and nominal supply. Maximum propagation delays are specified with all outputs switching simultaneously.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative. All voltages are referenced to ground, unless otherwise specified.
Note 4: When $D C$ testing $\mathrm{I}_{\mathrm{AV}}$ or los, only one output should be tested at a time and the current limited to 120 mA max.
Note 5: Unless otherwise specified, all AC measurements are referenced from the $50 \%$ level of the ECL input to the 0.8 V level on negative transitions or the 2.4 V level on positive transitions of the output. ECL input rise and fall times are $0.7 \mathrm{~ns} \pm 0.1 \mathrm{~ns}$ from $20 \%$ to $80 \%$.
Note 6: Caution should be used when latching data while the outputs are switching. TTL outputs generate severe ground noise when switching. This noise can be sufficient to cause the ECL latch to lose data. Board mounting and good supply decoupling are desirable. The worst case conditions are with all outputs switching low simultaneously, the maximum capacitive loading on the outputs and the maximum $\mathrm{V}_{\mathrm{CC}}$ supply voltage applied.

## Switching Time Waveforms



S1 open


## Test Load



## Typical Performance Versus $\mathrm{C}_{\mathrm{L}}$




## General Description

This circuit translates TTL input levels to ECL output levels and provides a fall-through latch. The outputs are gated with CS providing for wire ORing of outputs. The strobe and chip select inputs operate at ECL levels.

## Features

- 16-pin flat-pack or DIP
- ECL control inputs

E CS provided for wire ORing of output bus

- 100k ECL I/O compatible
- 3.0 ns typical propagation delay


## Logic and Connection Diagram



Truth Table

| D | $\overline{\mathbf{Q}}$ | $\overline{\text { STR }}$ | CS |
| :---: | :---: | :---: | :---: |
| $H$ | L | L | H |
| L | H | L | H |
| X | $\bar{Q}$ | $H$ | $H$ |
| $X$ | L | X | L |

$\mathrm{H}=$ high level (most positive)
L = low level (most negative)
X = don't care

Order Number DP8483F, DP8483J or DP8483N See NS Package Number F16B, J16A or N16A

```
Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the assoclated
rellability electrical test specifications document.
```

$V_{\text {EE }}$ Supply Voltage
$V_{C C}$ Supply Voltage Input Voltage (ECL) Input Voltage (TTL) Output Current
$-8 \mathrm{~V}$
$7 V$
GND to $\mathrm{V}_{\mathrm{EE}}$
-1 V to 5.5 V
50 mA

Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Molded Package
1476 mW
Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$\cdot$ Derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Recommended Operating Conditions

| $V_{E E}$ Supply Voltage | $-4.5 \mathrm{~V}+7 \%$ |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{CC}}$ Supply Voltage | $5.0 \mathrm{~V} \pm 10 \%$ |
| $\mathrm{~T}_{\mathrm{A}}$, Ambient Temperature | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Electrical Characteristics (TTL Logic) (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{I L}$ | Input Low Voltage |  |  |  | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  |  | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | $\mathrm{V}_{I \mathrm{~N}}=0.5 \mathrm{~V}$ |  | -25 | -200 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ |  | 1.0 | 40 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{CLAMP}}$ | Input Clamp Voltage | $\mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  | -0.9 | -1.2 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 10 | 20 | mA |

Electrical Characteristics (ECL Logic) (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ | -1810 |  | -1475 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ | -1165 |  | -880 | mV |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current | $\mathrm{V}_{\mathrm{IN}}=-1.8 \mathrm{~V}$ |  | 45 | 150 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Input High Current | $\mathrm{V}_{\mathrm{IN}}=-0.8 \mathrm{~V}$ |  | 75 | 200 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ | -1810 | -1705 | -1620 | mV |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ | -1025 | -955 | -880 | mV |
| $\mathrm{V}_{\mathrm{OLC}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ |  |  | -1610 | mV |
| $\mathrm{V}_{\mathrm{OHC}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}$ | -1035 |  |  | mV |
| $\mathrm{I}_{\mathrm{EE}}$ | Supply Current | $\mathrm{V}_{\mathrm{EE}}=-4.8 \mathrm{~V}$ |  | -65 | -85 | mA |

## Switching Characteristics (Notes 2 and 4)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPD1 | Strobe To Output Delay | (Note 4) | 1.5 | 3.0 | 6.0 | ns |
| tpD2 | Data To Output Delay |  | 2.5 | 4.5 | 7.5 | ns |
| ts | Data Set-Up Time to Strobe |  | 5.0 | 2.0 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time |  | 1.0 | 0 |  | ns |
| tpw | Strobe Pulse Width |  | 5.0 | 3.0 |  | ns |
| $t_{\text {PD3 }}$ | Chip Select to Output Delay |  | 1.0 | 2.5 | 4.0 | ns |
| tscs | Data Set-Up Time to Chip Select |  | 5.5 | 3.0 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ambient temperature range in still air and across the specified supply variations. All typical values are for $25^{\circ} \mathrm{C}$ and nominal supply.
Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative. All voltages are referenced to ground, unless otherwise specified.
Note 4: Unless otherwise specified, all AC measurements are referenced from the 1.5 V level of the TTL input and to/from the $50 \%$ point of the ECL signal and a $50 \Omega$ resistor to -2 V is the load. ECL input rise and fall times are $0.7 \mathrm{~ns} \pm 0.1 \mathrm{~ns}$ from $20 \%$ to $80 \%$. TTL input characteristics is 0 V to 3 V with $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}} \leq 3 \mathrm{~ns}$ measured from $10 \%$ to $90 \%$.

Switching Time Waveforms


TL/F/5864-2


## DS1630/DS3630 Hex CMOS Compatible Buffer

## General Description

The DS1630/DS3630 is a high current buffer intended for use with CMOS circuits interfacing with peripherals requiring high drive currents. The DS1630/DS3630 features low quiescent power consumption (typically $50 \mu \mathrm{~W}$ ) as well as high-speed driving of capacitive loads such as large MOS memories. The design of the DS1630/DS3630 is such that $V_{C C}$ current spikes commonly found in standard CMOS circuits cannot occur, thereby, reducing the total transient and average power when operating at high frequencies.

Features

- High-speed capacitive driver
- Wide supply voltage range
- Input/output may interface to TTL
- Input/output CMOS compatibility
- No internal transient $V_{C C}$ current spikes

■ $50 \mu \mathrm{~W}$ typical standby power

## Equivalent Schematic and Connection Diagrams



TL/F/5826-1


Order Number DS1630J, DS3630J or DS3630N See NS Package Number J14A or N14A

## Absolute Maximum Ratings

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage 16 V
Input Voltage
16 V
Output Voltage
Lead Temperature (Soldering, 4 seconds)

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IINH | Logical "1" Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC, }}$ IOUT $=-400 \mu \mathrm{~A}$ | DS1630 |  | 90 | 200 | $\mu \mathrm{A}$ |
|  |  |  | DS3630 |  | 90 | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}-2.0 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=16 \mathrm{~mA}$ | DS1630 |  | 0.5 | 3.2 | mA |
|  |  |  | DS3630 |  | 0.5 | 1.5 | mA |
| IINL | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V}$, lout $=16 \mathrm{~mA}$ | DS1630 |  | -0.15 | -1 | mA |
|  |  |  | DS3630 |  | $V_{C C}-150$ | -800 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $V_{\text {IN }}=V_{\text {CC }}$, lout $=-400 \mu \mathrm{~A}$ | DS1630 | $V_{C C}-1$ | $V_{C C}-0.75$ |  | V |
|  |  |  | DS3630 | $V_{C C}-0.9$ | $V_{C C}-0.75$ |  | V |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}-0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-16 \mathrm{~mA}$ | DS1630 | $V_{C C}-2.5$ | $V_{C C}-2.0$ |  | V |
|  |  |  | DS3630 | $V_{C C}-2.5$ | $V_{C C}-2.0$ |  | V |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, IOUT $=400 \mu \mathrm{~A}$ | DS1630 |  | 0.75 | 1 | V |
|  |  |  | DS3630 |  | 0.75 | 0.9 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=16 \mathrm{~mA}$ | DS1630 |  | 0.95 | 1.3 | V |
|  |  |  | DS3630 |  | 0.95 | 1.3 | V |
|  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$, l l OUT $=16 \mathrm{~mA}$ | DS1630 |  | 1.2 | 1.6 | V |
|  |  |  | DS3630 |  | 1.2 | 1.5 | V |

Switching Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd} 0}$ | Propagation Delay to a Logical " 0 " | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 30 | 45 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}$ |  | 40 | 60 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 50 | 75 | ns |
|  | Propagation Delay to a Logical "1" | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 15 | 25 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=250 \mathrm{pF}$ |  | 35 | 50 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 50 | 75 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operating at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1630 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3630. All typicals are given for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Typical Applications

CMOS to Transmission Line Interface


TL/F/5826-3


## AC Test Circuit and Switching Time Waveforms



Pulse Generator characteristics: PRR $=1.0 \mathrm{MHz}, \mathrm{PW}=500 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{f}}<10 \mathrm{~ns}, \mathrm{~V}_{\mathrm{IN}}=0$ to $\mathrm{V}_{\mathrm{CC}}$
$C_{L}$ includes probe and jig capacitance

## Typical Performance Characteristics





TL/F/5826-6

## National <br> Semiconductor

## DS7800/DS8800 Dual Voltage Level Translator

## General Description

The DS7800/DS8800 are dual voltage translators designed for interfacing between conventional TTL or LS voltage levels and those levels associated with high impedance junction or MOS REF-type devices. The design allows the user a wide latitude in his selection of power supply voltages, thus providing custom control of the output swing. The translator is especially useful in analog switching; and since low power dissipation occurs in the "off" state, minimum system power is required.

## Features

■ 31 volt (max) output swing

- 1 mW power dissipation in normal state
- Standard 5 V power supply
- Temperature range:

| DS7800 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ---: | ---: |
| DS8800 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

- Compatible with all MOS devices


## Schematic and Connection Diagrams

Metal Can Package


Top View
Order Number DS7800H or DS8800H See NS Package Number H10C

Bipolar to MOS Interfacing


*Analog signals within the range of +8 V to -8 V .

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{\text {CC }}$ Supply Voltage
7.0 V

V2 Supply Voltage
$-30 \mathrm{~V}$
V3 Supply Voltage
30 V
V3-V2 Voltage Differential 40V
Input Voltage
5.5 V

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Metal Can (TO-5) Package
690 mW

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  |  |
| DS7800 | 4.5 | 5.5 | V |
| DS8800 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS7800 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| DS8800 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ (Note 6) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | $\mathrm{V}_{C C}=\mathrm{Min}$ |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical " 0 " Input Voltage | $V_{C C}=\operatorname{Min}$ |  |  |  | 0.8 | V |
| $I_{\text {IH }}$ | Logical "1" Input Current | $V_{\text {CC }}=$ Max | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{I}_{\text {IL }}$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ |  |  | -0.2 | -0.4 | mA |
| lOL | Output Sink Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}, \\ & \mathrm{~V} 3 \text { Open } \end{aligned}$ | DS7800 | 1.6 |  |  | mA |
|  |  |  | DS8800 | 2.3 |  |  | mA |
| ${ }_{\mathrm{OH}}$ | Output Leakage Voltage | $V_{C C}=$ Max, $V_{I N}=0.8 \mathrm{~V}$ (Notes 4 and 7 ) |  |  |  | 10 | $\mu \mathrm{A}$ |
| Ro | Output Collector Resistor | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11.5 | 16.0 | 20.0 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\mathrm{V}_{C C}=\mathrm{Min}, \mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}($ Note 7) |  |  |  | $\mathrm{V}_{2}+2.0$ | V |
| ICC(MAX) | Power Supply Current Output "ON" Per Gate | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=4.5 \mathrm{~V}($ Note 5$)$ |  |  | 0.85 | 1.6 | mA |
| ICC(MIN) | Power Supply Current Output "OFF" Per Gate | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\text {IN }}=0 \mathrm{~V}($ Note 5) |  |  | 0.22 | 0.41 | mA |

Switching Characteristics $T_{A}=25^{\circ} \mathrm{C}$, nominal power supplies unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {pd0 }}$ | Transition Time to Logical <br> " 0 " Output | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}=15 \mathrm{pF}($ Note 8$)$ | 25 | 70 | 125 | ns |
| $\mathrm{t}_{\mathrm{pd1}}$ | Transition Time to Logical <br> " 1 " Output | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}=15 \mathrm{pF}($ Note 9$)$ | 25 | 62 | 125 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 7800 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS8800.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Current measured is drawn from $V_{3}$ supply.
Note 5: Current measured is drawn from $V_{C C}$ supply.
Note 6: All typical values are measured at $T_{A}=25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{2}=-22 \mathrm{~V}, \mathrm{~V}_{3}=+8 \mathrm{~V}$.
Note 7: Specification applies for all allowable values of $V_{2}$ and $V_{3}$.
Note 8: Measured from 1.5 V on input to $50 \%$ level on output.
Note 9: Measured from 1.5 V on input to logic " 0 " voltage, plus 1 V .

## Theory of Operation

The two input diodes perform the AND function on TTL input voltage levels. When at least one input voltage is a logical " 0 ", current from $V_{C C}$ (nominally 5.0 V ) passes through $R_{1}$ and out the input(s) which is at the low voltage. Other than small leakage currents, this current drawn from $V_{C C}$ through the $20 \mathrm{k} \Omega$ resistor is the only source of power dissipation in the logical " 1 " output state.
When both inputs are at logical "1" levels, current passes through $R_{1}$ and diverts to transistor $Q_{1}$, turning it on and thus pulling current through $\mathrm{R}_{2}$. Current is then supplied to the PNP transistor, $Q_{2}$. The voltage losses caused by current through $Q_{1}, D_{3}$, and $Q_{2}$ necessitate that node $P$ reach a voltage sufficient to overcome these losses before current begins to flow. To achieve this voltage at node $P$, the inputs must be raised to a voltage level which is one diode potential lower than node $P$. Since these levels are exactly the same as those experienced with conventional TTL, the interfacing with these types of circuits is achieved.
Transistor $Q_{2}$ provides "constant current switching" to the output due to the common base connection of $\mathrm{Q}_{2}$. When at least one input is at the logical " 0 " level, no current is delivered to $Q_{2}$; so that its collector supplies essentially zero current to the output stage. But when both inputs are raised to a logical " 1 " level current is supplied to $Q_{2}$.

## Selecting Power Supply Voltage

The graph shows the boundary conditions which must be used for proper operation of the unit. The range of operation for power supply $\mathrm{V}_{2}$ is shown on the X axis. It must be between -25 V and -8 V . The allowable range for power supply $V_{3}$ is governed by supply $V_{2}$. With a value chosen for $V_{2}, V_{3}$ may be selected as any value along a vertical line passing through the $V_{2}$ value and terminated by the boundaries of the operating region. A voltage difference between power supplies of at least 5 V should be maintained for adequate signal swing.

Since this current is relatively constant, the collector of $Q_{2}$ acts as a constant current source for the output stage. Logic inversion is performed since logical "1" input voltages cause current to be supplied to $Q_{2}$ and $Q_{3}$. And when $Q_{3}$ turns on the output voltage drops to the logical " 0 " level.
The reason for the PNP current source, $Q_{2}$, is so that the output stage can be driven from a high impedance. This allows voltage $\mathrm{V}_{2}$ to be adjusted in accordance with the application. Negative voltages to -25 V can be applied to $V_{2}$. Since the output will neither source nor sink large amounts of current, the output voltage range is almost exclusively dependent upon the values selected for $V_{2}$ and $V_{3}$. Maximum leakage current through the output transistor $Q_{3}$ is specified at $10 \mu \mathrm{~A}$ under worst-case voltage between $\mathrm{V}_{2}$ and $V_{3}$. This will result in a logical "1" output voltage which is 0.2 V below $\mathrm{V}_{3}$. Likewise the clamping action of diodes $\mathrm{D}_{4}$, $D_{5}$, and $D_{6}$, prevents the logical " 0 " output voltage from falling lower than 2 V above $\mathrm{V}_{2}$, thus establishing the ouput voltage swing at typically 2 volts less than the voltage separation between $V_{2}$ and $V_{3}$.


TL/F/5827-5

## Switching Time Waveforms



TL/F/5827-6

National
Semiconductor Corporation

## DS78L12/DS88L12 Hex TTL-MOS Inverter/Interface Gate

## General Description

The DS78L12/DS88L12 is a low power TTL to MOS hex inverter element. The outputs may be "pulled up" to +14 V in the logical " 1 " state, thus providing guaranteed interface between TTL and MOS logic levels. The gate may also be
operated with $V_{C C}$ levels up to +14 V without resistive pullups at the outputs and still providing a guaranteed logical "1" level of $\mathrm{V}_{\mathrm{CC}}-2.2 \mathrm{~V}$ with an output current of $-200 \mu \mathrm{~A}$.

Schematic and Connection Diagrams


Note: Shown is schematic for each inverter.
TL/F/8584-1

Typical Applications



TL/F/8584-2
Top View
Order Number DS78L12J, DS88L12J, DS88L.12N and DS78L12W
See NS Package Number J14A, N14A or W14B

TTL Interface to MOS ROM with Resistive Pull-Up


Absolute Maximum Ratings（Note 1）
Specifications for Military／Aerospace products are not contained in this datasheet．Refer to the associated reliability electrical test specifications document．
$\begin{array}{lr}\text { Supply Voltage } & 15 \mathrm{~V} \\ \text { Input Voltage } & 5.5 \mathrm{~V} \\ \text { Output Voltage } & 15 \mathrm{~V}\end{array}$
Storage Temperature Range
Maximum Power Dissipation＊at $25^{\circ} \mathrm{C}$
Cavity Package
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Molded Package
Lead Temperature（Soldering， 4 sec ．）
1308 mW
1207 mW
－Derate
$9.66 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ ．

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ |  |  |  |
| DS78L12 | 4.5 | 5.5 | V |
| DS88L12 | 4.75 | 5.25 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| DS78L12 | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |
| DS88L12 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics（Notes 2 and 3 ）

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical＂1＂Input Voltage | $V_{C C}=14.0 \mathrm{~V}$ |  | 2.0 | 1.3 |  | V |
|  |  | $V_{C C}=\mathrm{Min}$ |  | 2.0 | 1.3 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical＂0＂Input Voltage | $V_{C C}=14.0 \mathrm{~V}$ |  |  | 1.3 | 0.7 | V |
|  |  | $V_{C C}=\operatorname{Min}$ |  |  | 1.3 | 0.7 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical＂1＂Output Voltage | $\mathrm{V}_{\text {IN }}=0.7 \mathrm{~V}$ | $\mathrm{V}_{\text {CC }}=14.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-200 \mu \mathrm{~A}$ | 11.8 | 12.0 |  | V |
|  |  |  | $\mathrm{V}_{\text {CC }}=\mathrm{Min}, \mathrm{l}$ OUT $=-200 \mu \mathrm{~A}$ | 14.5 | 15.0 |  | V |
|  |  | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=\mathrm{Min}, \mathrm{l}_{\text {OUT }}=-5.0 \mu \mathrm{~A}$（Note 6） |  |  |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical＂0＂Output Voltage | $\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=14.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=12 \mathrm{~mA}$ |  | 0.5 | 1.0 | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{l}_{\text {OUT }}=3.6 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
| 1 IH | Logical＂1＂Input Current | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | $V_{C C}=14.0 \mathrm{~V}$ |  | $<1$ | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ |  | $<1$ | 10 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ | $V_{C C}=14.0 \mathrm{~V}$ |  | ＜1 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ |  | $<1$ | 100 | $\mu \mathrm{A}$ |
| ILL | Logical＂0＂Input Current | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ | $V_{C C}=14.0 \mathrm{~V}$ |  | －320 | －500 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ |  | －100 | －180 | $\mu \mathrm{A}$ |
| Isc | Output Short Circuit Current | $\begin{aligned} & V_{\text {OUT }}=0 V \\ & \text { (Note 4) } \end{aligned}$ | $V_{C C}=14.0 \mathrm{~V}$ | －10 | －25 | －50 | mA |
|  |  |  | $\mathrm{V}_{C C}=\mathrm{Max}$ | －3 | －8 | －15 | mA |
| ${ }^{\mathrm{ICCH}}$ | Supply Current—Logical＂ 1 ＂ （Each Inverter） | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | $V_{C C}=14.0 \mathrm{~V}$ |  | 0.32 | 0.50 | mA |
|  |  |  | $V_{C C}=\mathrm{Max}$ |  | 0.11 | 0.16 | mA |
| ICCL | Supply Current－Logical＂ 0 ＂ <br> （Each Inverter） | $\mathrm{V}_{\mathrm{IN}}=5.25 \mathrm{~V}$ | $V_{C C}=14.0 \mathrm{~V}$ |  | 1.0 | 1.5 | mA |
|  |  |  | $\mathrm{V}_{\text {CC }}=\mathrm{Max}$ |  | 0.3 | 0.5 | mA |

Switching Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ，nominal power supplies unless otherwise noted

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{pd} 0}$ | Propagation Delay to a Logical＂ 0 ＂ from Input to Output | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \quad$（Figure 2） |  | 27 | 45 | ns |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=14.0 \mathrm{~V}$（Figure 1） |  | 11 | 20 | ns |
| $\mathrm{t}_{\mathrm{pd} 1}$ | Propagation Delay to a Logical＂1＂ from Input to Output | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$（Figure 2），（Note 5） |  | 79 | 100 | ns |
|  |  |  | $\mathrm{V}_{C C}=14.0 \mathrm{~V}$（Figure 1） |  | 34 | 55 | ns |

Note 1：＂Absolute Maximum Ratings＂are those values beyond which the safety of the device cannot be guaranteed．Except for＂Operating Temperature Range＂ they are not meant to imply that the devices should be operated at these limits．The table of＂Electrical Characteristics＂provides conditions for actual device operation．
Note 2：Unless otherwise specified min／max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 78 L 12 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS88L12．
Note 3：All currents into device pins shown as positive，out of device pins as negative，all voltages referenced to ground unless otherwise noted．All values shown as max or min on absolute value basis．
Note 4：Only one output at a time should be shorted．
Note 5：$t_{\mathrm{pd} 1}$ for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ is dependent upon the resistance and capacitance used．
Note 6： $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{CC}}-1.1 \mathrm{~V}$ for the DS88L12 and $\mathrm{V}_{\mathrm{CC}}-1.4 \mathrm{~V}$ for the DS78L12．

## AC Test Circuits



FIGURE 1


FIGURE 2

Switching Time Waveforms


## Section 8

Frequency Synthesis

## Section Contents

## DEVICE

## DESCRIPTION

## PAGE

 NUMBERDS8614

130/225 MHz Low Power Dual Modulus Prescalers

8-6

DS8615 130/225 MHz Low Power Dual Modulus Prescalers 8-6
DS8616 $\quad 130 / 225 \mathrm{MHz}$ Low Power Dual Modulus Prescalers 8-6
DS8617 130/225 MHz Low Power Dual Modulus Prescalers 8-6
$\begin{array}{lll}\text { DS8621 } 275 \mathrm{MHz} / 1.2 \mathrm{GHz} \text { VHF/UHF Prescaler } & 8-10\end{array}$
DS8622 $500 \mathrm{MHz} / 1.2 \mathrm{GHz}$ Dual Modulus VHF/UHF Prescaler 8-13
$\begin{array}{lll}\text { DS8627 } & 130 / 225 \mathrm{MHz} \text { Low Power Prescalers } & 8-17\end{array}$
$\begin{array}{lll}\text { DS8628 } & \text { 130/225 MHz Low Power Prescalers } & 8-17\end{array}$
DS8629 120 MHz Divide-by-100 Prescaler $\quad 8-20$
DS8906 AM/FM Digital Phase-Locked Loop Frequency Synthesizer 8-23
DS8907 AM/FM Digital Phase-Locked Loop Frequency Synthesizer 8-30
DS8908 AM/FM Digital Phase-Locked Loop Frequency Synthesizer 8-36
DS8911 AM/FM/TV Sound Up Conversion Frequency Synthesizer 8-44
DS8912 AM/FM/TV Sound Up Conversion Frequency Synthesizer 8-44
AN-335 Digital PLL Synthesis

## Frequency Synthesis

Frequency synthesis is the process of generating a multitude of different frequencies from one reference frequency. A common application where the frequency synthesis concept is used is in electronically tuned radios and televisions.
Digital tuning systems are fast replacing the conventional mechanical systems in AM, FM and television receivers. The digital approach encompasses the following operational features:

- Precise tuning of station frequencies
- Exact digital frequency display

■ Keyboard entry of desired frequency

- Virtually unlimited station memory
- Up/down scanning through the band

■ Station "search" (stop on next active station)

- Power-on to the last station
- Easy option for time-of-day clock

In addition, recent developments in large-scale integrated circuit technology and new varactor diodes for the AM band have made the cost-benefit picture for digital tuning very attractive.
The heart of any digital tuning system is, of course, the phase locked loop (PLLL) synthesizer. The basic subcomponents of a digital system are: a voltage controlled oscillator (VCO), a phase comparator and some programmable and fixed dividers. The PLL's basic function is to take two input signals and match them as illustrated in Figure 1. The output of the phase comparator of the PLL is an error signal which is filtered and fed back to the VCO as a DC control voltage. The DC control voltage adjusts the VCO until it causes the phase comparator's two inputs to match one another.
The weak point of this simple illustration is that many PLLs are fabricated using MOS processes which make them relatively incapable of receiving high frequency signals. In fact,
state-of-the-art microCMOS devices are usually limited to 100 MHz operation. Even the FM band exceeds this limitation. As a result, a prescaler is almost always used in PLL tuning applications such as FM radios, police scanning radios, aircraft radios, etc. The prescaler is specifically designed to divide high frequency AC input signals down to a usable frequency for the PLL. The prescaler becomes an extension of the PLL's programmable counter as illustrated in Figure 2.

For less sophisticated tuning applications, a fixed division prescaler will make the VCO signal palatable to the PLL and be sufficient for general tuning characteristics. However, in some applications, a fixed division prescaler can cause significant undesirable side effects such as:

1. Increased channel spacing (step size) at the output of the PLL's counter; or
2. A forced decrease of the fixed oscillator reference frequency in order to obtain specific channel spacing which can lead to
A. increased lock-on time,
B. decreased scanning rates, and
C. sidebands at undesirable frequencies.

AN-335 in this section explains in detail how these two shortcomings of fixed division prescaling are alleviated by using a dual modulus prescaler. A dual modulus prescaler is substituted for the fixed prescaler and is controlled by programmable counters in the dual modulus PLL, as illustrated by the dotted line in Figure 2.
In order to address the requirements of digital frequency synthesis applications, National has introduced a growing family of PLL synthesizers and prescalers. The DS8906, DS8907 and DS8908 are complete PLL synthesizers with features that go beyond those illustrated in Figure 2.


Cl18-1
FIGURE 1

## Highlights

- The DS8908 integrates a reference oscillator, phase comparator, charge pump, operational amplifier, 120 MHz ECL/I2L dual modulus programmable divider, and a shift register/latch for serial data entry.
- The DS8614, DS8615, DS8616, DS8617, DS8627, and DS8628 represent a broad family of single and dual modulus prescalers for use in conjunction with other manufac-
turers' NMOS or CMOS PLLs. These low-power/highspeed prescalers are available with division ratios ranging from a fixed $\div 20$ up to a dual modulus $\div 64 / 65$. This array of products allows for the choice of a division ratio which is virtually tailored to the speed and tuning requirements of a particular frequency synthesis application.


FIGURE 2

Frequency Synthesizers Selection Guide

| Product Type | Frequency Bands | Power (mA) | Tuning Resolution | Page No. |
| :---: | :---: | :---: | :---: | :---: |
| PLL FREQUENCY SYNTHESIZERS |  |  |  |  |
| DS8906 | AM/FM | 160 | $500 \mathrm{~Hz} / 12.5 \mathrm{kHz}$ | 8-23 |
| DS8907 | AM/FM | 160 | $10 \mathrm{~Hz} / 25 \mathrm{kHz}$ | 8-30 |
| DS8908 | AM/FM | 160 | $1 \mathrm{kHz}, 9 \mathrm{kHz}, 10 \mathrm{kHz}, 20 \mathrm{kHz}$ | 8-36 |
| DS8911 | AM/FM/VHF TV | 35 | FM; 10, 12.5, $25,100 \mathrm{kHz}$ AM; 1, 1.25, 2.5, 10 kHz | 8-44 |
| DS8912 | AM/FM/VHF TV | 35 | FM; 10, 12.5, 25, 100 kHz AM; 0.5, 0.625, $1.25,5 \mathrm{kHz}$ | 8-44 |
| AN-335 Digital PLL Synthesis |  |  |  | 8 -53 |


| Product Type | Divide Modulus | Power (mA) | $f_{\text {MAX }}$ | Page No. |
| :---: | :---: | :---: | :---: | :---: |
| HIGH FREQUENCY PRESCALERS |  |  |  |  |
| Single (Fixed) Modulus Dividers |  |  |  |  |
| DS8627 | $\div 24$ | 7/10 | 130/225 MHz | 8-17 |
| DS8628 | $\div 20$ | 7/10 | $130 / 225 \mathrm{MHz}$ | 8-17 |
| DS8621 | $\div 64, \div 256$ | 32 | $275 \mathrm{MHz}, 1.2 \mathrm{GHZ}$ | 8-10 |
| Dual-Modulus Dividers |  |  |  |  |
| DS8614 | $\div 20 / 21$ | 7/10 | 130/225 MHz | 8-6 |
| DS8615 | $\div 32 / 33$ | 7/10 | 130/225 MHz | 8-6 |
| DS8616 | $\div 40 / 41$ | 7/10 | $130 / 225 \mathrm{MHz}$ | 8-6 |
| DS8617 | $\div 64 / 65$ | 7/10 | 130/225 MHz | 8-6 |
| DS8622 | $\div 126 / 128, \div 252 / 256$ | 32 | $550 \mathrm{MHz}, 1.2 \mathrm{GHz}$ | 8-13 |

# DS8614/DS8615/DS8616/DS8617 130/225 MHz Low Power Dual Modulus Prescalers 

## General Description

The DS8614 series products are low power dual modulus prescalers which divide by $20 / 21,32 / 33,40 / 41$, and $64 / 65$, respectively. The modulus control (MC) input selects division by $N$ when at a high TTL level and division by $N+1$ when at a low TTL level. The clock inputs are buffered, providing 40/100 mVrms input sensitivity. The two outputs provide the user the option to wire either a totem-pole or open-collector output structure. Additionally, the user can wire a resistor between the two output pins to minimize edge transition emissions. The outputs are designed to drive positive edge triggered PLLs. These products can be operated from either an unregulated 5.5 V to 13.5 V source or regulated $5 \mathrm{~V} \pm 10 \%$ source. Unregulated operation is obtained by connecting $\mathrm{V}_{\mathrm{S}}$ to the source with $\mathrm{V}_{\text {REG }}$ open. Regulated operation is obtained by connecting both $V_{S}$ and $V_{\text {REG }}$ to the supply source.

The device can be used in phase-locked loop applications such as FM radio or other communications bands to prescale the input frequency down to a more usable level. A digital frequency display system can also be derived separately or in conjunction with a phase-locked loop, and it can extend the useful range of many inexpensive frequency counters to 225 MHz .

## Features

- Input frequency: $130 \mathrm{MHz}(-4,-3)$; $225 \mathrm{MHz}(-2$, std $)$

■ Low power: $10 \mathrm{~mA}(-4,-2) ; 7 \mathrm{~mA}(-3$, std)
■ Input sensitivity: $100 \mathrm{mVrms}(-4,-3) ; 40 \mathrm{mVrms}(-2$, std)

- Pin compatible with Motorola MC12015-17 prescalers
- Unregulated/regulated power supply option


## Logic and Connection Diagrams



TL/F/5240-1


Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{\mathrm{S}}$, Unregulated Supply Voltage 15V
$V_{\text {REG }}$, Regulated Supply Voltage
$7 V$

$$
\begin{array}{lr}
\text { Modulus Control Input Voltage } & 7 \mathrm{~V} \\
\text { Open-Collector Output Voltage } & 7 \mathrm{~V} \\
\text { Operating Free Air Temperature Range } & -30^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
\text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

## Recommended Operating Conditions

| Symbol | Parameter | Conditions | DS8614-4 <br> DS8615-4 <br> DS8616-4 <br> DS8617-4 |  | DS8614-3 <br> DS8615-3 <br> DS8616-3 <br> DS8617-3 |  | DS8614-2 <br> DS8615-2 <br> DS8616-2 <br> DS8617-2 |  | DS8612 <br> DS8615 <br> DS8616 <br> DS8617 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{V}^{\prime}$ | Unregulated Supply Voltage | $V_{\text {REG }}=$ Open | 6.8 | 13.5 | 6.8 | 13.5 | 5.5 | 13.5 | 5.5 | 13.5 | V |
| $\mathrm{V}_{\text {REG }}$ | Regulated Supply Voltage | $V_{S}$ and $V_{\text {REG }}$ Shorted | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{f}_{\text {MAX }}$ | Toggle Frequency | $\mathrm{V}_{\text {IN }}=100 \mathrm{mVrms}$ | 20 | 130 | 20 | 130 |  | 225 |  | 225 | MHz |
| $\mathrm{V}_{\mathrm{IN}}$ | Input Signal Amplitude |  | 100 | 300 | 100 | 300 | 40 | 300 | 40 | 300 | mVrms |
| $\mathrm{V}_{\text {SLW }}$ | Slew Rate |  | 20 |  | 20 |  | 20 |  | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| IOH | High Level Output Current |  |  | -400 |  | $-400$ |  | $-400$ |  | $-400$ | $\mu \mathrm{A}$ |
| $\mathrm{lOL}^{2}$ | Low Level Output Current |  |  | 2.0 |  | 2.0 |  | 2.0 |  | 2.0 | mA |

DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions | DS8614-4 <br> DS8615-4 <br> DS8616-4 <br> DS8617-4 |  | $\begin{aligned} & \text { DS8614-3 } \\ & \text { DS8615-3 } \\ & \text { DS8616-3 } \\ & \text { DS8617-3 } \end{aligned}$ |  | DS8614-2 <br> DS8615-2 <br> DS8616-2 <br> DS8617-2 |  | DS8612 <br> DS8615 <br> DS8616 <br> DS8617 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level MC Input Voltage | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=$ Open | 2.0 |  | 2.0 |  | 2.0 |  | 2.0 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level MC Input Voltage | $\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V}$ |  | 0.8 |  | 0.8 |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{IOH}^{2}=-0.4 \mathrm{~mA},$ <br> Pins 2 and 3 Shorted | $V_{\text {REG }}-2$ |  | $V_{\text {REG }}-2$ |  | $V_{\text {REG }}-2$ |  | VREG - 2 |  | V |
| $I_{\text {CEX }}$ | Open-Collector High Level Output | Lower Output $=5.5 \mathrm{~V}$ |  | 100 |  | 100 |  | 100 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{V}_{\mathrm{REG}}=4.5 \mathrm{~V}, \mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 | V |
| 1 | Max MC Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=\text { Open, } \\ & \mathrm{V}_{\mathrm{IH}}=7 \mathrm{~V} \end{aligned}$ |  | 100 |  | 100 |  | 100 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High Level MC Input Current | $\mathrm{V}_{\mathrm{REG}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{tH}}=2.7 \mathrm{~V}$ |  | 20 |  | 20 |  | 20 |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low Level MC Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=\text { Open }, \\ & \mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V} \end{aligned}$ |  | -200 |  | -100 |  | -200 |  | -100 | $\mu \mathrm{A}$ |
| Is | Supply Current, Unregulated Mode | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=$ Open |  | 10 |  | 7 |  | 10 |  | 7 | mA |
| IREG | Supply Current, Regulated Mode | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{REG}}=5.5 \mathrm{~V}$ |  | 10 |  | 7 |  | 10 |  | 7 | mA |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Symbol | Parameter |  | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tmodulus | Modulus Set-Up Time (Notes 4 and 5) | DS8614 |  |  | 55 |  |
|  |  | DS8615, DS8616 |  |  | 65 | ns |
|  |  | DS8617 |  |  | 75 |  |
| $\mathrm{R}_{\text {IN }}$ | AC Input Resistance |  | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{MHz}$ and 50 mVrms | 1.0 |  | k $\Omega$ |
| $\mathrm{ClN}_{\mathrm{IN}}$ | Input Capacitance |  | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{MHz}$ and 50 mVrms | 3 | 10 | pF |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: $\mathrm{t}_{\text {MODULU }}=$ the period of time the modulus control level must be defined prior to the positive transition of the prescaler output to ensure proper modulus selection.
Note 5: See Timing Diagrams.

## Timing Diagram



TL/F/5240-3
The logical state of the modulus control input just prior to the output's rising edge will determine the modulus ratio of the device immediately following that rising edge. The pulse width difference of $N$ and $N+1$ operation occurs during the output $=H I$ conditions.

## Typical Applications



## Schematic Diagrams



TL/F/5240-8

## Application Hints

## OPERATING NOTES

The signal source is usually capacitively coupled to the input. At higher frequencies a $0.001 \mu \mathrm{~F}$ input capacitor (C1) is usually sufficient, with larger values used at the lower frequencies. If the input signal is likely to be interrupted, it may be desirable to connect a $100 \mathrm{k} \Omega$ resistor between one input and ground to stabilize the device. In the single-ended mode, it is preferable to connect the resistor to the unused input. In the differential mode, the resistor can be connected to either input. The addition of the $100 \mathrm{k} \Omega$ pulldown resistor causes a loss of input sensitivity, but prevents circuit oscillations under no signal (open circuit) conditions. In addition, in
the single ended mode, a capacitor of $0.001 \mu \mathrm{~F}(\mathrm{C} 2)$ should be connected between the unused input and the ground plane to provide a good high frequency bypass. The capacitor should be made larger for lower frequencies.
The input waveform may be sinusoidal, but below about 20 MHz the operation of the circuit becomes dependent on the slew rate of the input rather than amplitude. A square wave input with a slew rate of greater than $20 \mathrm{~V} / \mu \mathrm{s}$ will permit correct operation down to lower frequencies, provided the proper input coupling capacitor is provided.
For regulated mode operation connect $V_{S}$ to $V_{\text {REG }}$ to ensure proper operation (see Typical Application diagram).

## DS8621 275 MHz/1.2 GHz VHF/UHF Prescaler

## General Description

The DS8621 is a low power, high speed prescaler intended for use in frequency synthesized television tuners. The device performs division by 64 from the VHF input and division by 256 from the UNF input. The VHF and UHF inputs are buffered providing 50 mVrms sensitivity at frequencies in excess of 275 MHz and 1.2 GHz respectively. (The VHF and UHF input signals can be applied either single or doubleended.) The TTL compatible bandswitch (BSW) input selects the VHF inputs when at a low level and the UHF inputs when at a high level. The outputs are complementary ECL structures which have controlled edge-transition rates to minimize spurious harmonic emissions. The device operates from a $5 \mathrm{~V} \pm 10 \%$ supply source. $\mathrm{V}_{\mathrm{CC} 2}$ and $\mathrm{GND}_{2}$ power the VHF and UHF input stages while $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{GND}_{1}$ power the remainder of the circuit, thus limiting internal feedback.

## Features

- Broadband operation
- High sensitivity
- Separate VHF and UHF inputs
- Low power
- Pin compatible with RCA (CA3179) and Motorola (MC12071)


## Logic and Connection Diagrams



TL/F/7527-1

Dual-In-Line Package


Top View

Logic Truth Table

| BSW | Input <br> Mode | Modulus |
| :---: | :---: | :---: |
| 0 | VHF | 64 |
| 1 | UHF | 256 |

Order Number DS8621N See NS Package Number N14A

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{C C 1}$, Supply Voltage
7 V
$V_{C C 2}$, Supply Voltage
(CC2, Supply Voltage
Recommended Operating Conditions

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply Voltages $\mathrm{V}_{\mathrm{CC} 1}$ $V_{\mathrm{CC} 2}$ |  | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{f}_{\text {MAX }}$ | Toggle Frequency VHF UHF | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVrms}$ | $\begin{aligned} & 80 \\ & 80 \end{aligned}$ | $\begin{gathered} 275 \\ 1200 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{V}_{\text {IN }}$ | ```Input Signal Sensitivity VHF UHF``` | $80 \mathrm{MHz}-275 \mathrm{MHz}$ <br> $80 \mathrm{MHz}-450 \mathrm{MHz}$ <br> $450 \mathrm{MHz}-1200 \mathrm{MHz}$ | $\begin{gathered} 20 \\ 100 \\ 50 \end{gathered}$ | $\begin{aligned} & 500 \\ & 500 \\ & 500 \end{aligned}$ | mVrms mVrms mVrms |
|  | Input Slew Rate VHF UHF |  | $\begin{array}{r} 20 \\ 20 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{S} \\ & \mathrm{~V} / \mu \mathrm{S} \end{aligned}$ |
| $\mathrm{IOH}^{\text {r }}$ | High Level Output Current |  |  | -300 | $\mu \mathrm{A}$ |
| lOL | Low Level Output Current |  |  | 300 | $\mu \mathrm{A}$ |

## DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level BSW Input Voltage | $V_{C C}=5.5 \mathrm{~V}$ | 2.0 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level BSW Input Voltage | $V_{C C}=4.5 \mathrm{~V}$ |  | 0.8 | V |
| 1 | Max High Level BSW Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=7 \mathrm{~V} \end{aligned}$ |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | High Level BSW Input Current | $\begin{aligned} & V_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V} \end{aligned}$ |  | 20 | $\mu \mathrm{A}$ |
| I/L | Low Level BSW Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V} \end{aligned}$ |  | -100 | $\mu \mathrm{A}$ |
|  | Output Voltage Range | Refer to Output Load Diagram | 0.75 | 1.6 | $V p-p$ |
| ${ }^{\text {l CC }}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  | 32.0 | mA |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Rise/Fall Time | Refer to Output Load Diagram | 40 | 110 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply acros the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
$\begin{array}{lc}\text { Operating Free Air Temperature Range } & -30^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}\end{array}$

## Typical Input/Output Schematics



TL/F/7527-5

## Output Load Diagram



## DS8622 500 MHz /1.2 GHz Dual Modulus VHF/UHF Prescaler

## General Description

The DS8622 is a low power broadband dual modulus prescaler intended for use in frequency synthesized television tuners. The device features separate VHF and UHF buffered inputs, VHF input division by 126 or 128 , UHF input division by 252 or 256 , TTL compatible bandswitch and modulus control inputs, complementary ECL outputs, and 5 V operation.
The VHF and UHF inputs cover a frequency range from 80 MHz to 1200 MHz and can be driven either single or doubleended. The bandswitch (BSW) input selects the VHF inputs when at a low level and the UHF inputs when at a high level. The modulus control (MC) input selects division by 126 or 252 when at a high level and division by 128 or 256 when at a low level. The dual modulus feature of this prescaler can provide frequency resolution steps of $3.9 \mathrm{kHz}, 7.8 \mathrm{kHz}$, or 15.6 kHz as shown in the table of Possible Operating

Conditions. The outputs are internally edge-transition controlled to minimize spurious harmonic emissions. The device operates from a standard $5 \mathrm{~V} \pm 10 \%$ supply source. $\mathrm{V}_{\mathrm{CC} 2}$ and $\mathrm{GND}_{2}$ power the VHF and UHF input stages, and $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{GND}_{1}$ power the remainder of the circuit, thus limiting internal feedback.

## Features

- Broadband operation
- Increased frequency resolution
- High input sensitivity
- Separate VHF and UHF inputs
- Low power


## Logic and Connection Diagrams



Dual-In-Line Package


Logic Truth Table

| BSW | MC | Input <br> Mode | Modulus |
| :---: | :---: | :---: | :---: |
| 0 | 0 | VHF | 128 |
| 0 | 1 | VHF | 126 |
| 1 | 0 | UHF | 256 |
| 1 | 1 | UHF | 252 |

Order Number DS8622N See NS Package Number N14A

TL/F/7538-1

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

```
\(\mathrm{V}_{\mathrm{CC}}\), Supply Voltage \(7 V\)
\(V_{\mathrm{CC} 2}\), Supply Voltage 7V
BSW, MC Input Voltage 7V
```


## Recommended Operating Conditions

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply Voltages $V_{C C 1}$ $V_{\mathrm{CC} 2}$ |  | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $f_{\text {MAX }}$ | Toggle Frequency VHF UHF | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVrms}$ | $\begin{aligned} & 80 \\ & 80 \end{aligned}$ | $\begin{gathered} 550 \\ 1200 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IN}}$ | Input Signal Sensitivity VHF <br> UHF | $80 \mathrm{MHz}-550 \mathrm{MHz}$ <br> $80 \mathrm{MHz}-550 \mathrm{MHz}$ <br> $550 \mathrm{MHz}-1200 \mathrm{MHz}$ | $\begin{gathered} 50 \\ 100 \\ 50 \end{gathered}$ | $\begin{aligned} & 500 \\ & 500 \\ & 500 \end{aligned}$ | mVrms mVrms mVrms |
|  | Input Slew Rate VHF UHF |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & V / \mu \mathrm{s} \\ & \mathrm{~V} / \mu \mathrm{s} \end{aligned}$ |
| 1 OH | High Level Output Current |  |  | -300 | $\mu \mathrm{A}$ |
| loL | Low Level Output Current |  |  | 300 | $\mu \mathrm{A}$ |

DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage (Note 4) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | 2.0 |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low Level Input Voltage (Note 4) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{I}}$ | Max Input Current (Note 4) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ <br> $\mathrm{~V}_{\mathrm{IH}}=7 \mathrm{~V}$ |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High Level Input Current (Note 4) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ <br> $\mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  |  | 20 |
| $\mathrm{I}_{\mathrm{IL}}$ | Low Level Input Current (Note 4) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ <br> $\mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | $\mu \mathrm{~A}$ |  |  |
|  | Refer to Output Load Diagram | 0.75 | 1.6 | $\mathrm{Vp}-\mathrm{p}$ |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Output Voltage Range |  |  | 32.0 | mA |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {MODULUS }}$ | Modulus Set-up Time <br> (Note 5) |  |  | 65 | ns |
| $\mathrm{t}_{\text {SEL }}$ | BSW Select Time |  |  | 20 | $\mu \mathrm{~s}$ |
|  | Output Rise/Fall Time | Refer to Output Load Diagram | 40 | 110 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Applies to BSW and MC inputs.
Note 5: t MODULUS $=$ the period of time the modulus control level must be defined prior to the positive transition of the prescale output to ensure proper modulus selection.

## Typical Input/Output Schematics

Modulus Control Buffer


TL/F/7538-5

## Output Load Diagram



Possible Operating Conditions

| Reference <br> Frequency <br> $\mathbf{( k H z )}$ | Mode | Frequency <br> Resolution <br> $\mathbf{( k H z )}$ | Min Lock <br> Frequency* <br> $(\mathbf{M H z})$ |
| :---: | :---: | :---: | :---: |
| 15.625 | VHF | 31.25 | 124.03125 |
|  | UHF | 62.5 | 248.0625 |
| 7.8125 | VHF | 15.625 | 62.015625 |
|  | UHF | 31.25 | 124.03125 |
| 3.90625 | VHF | 7.8125 | 31.0078 |
|  | UHF | 15.625 | 62.015625 |

*Frequencies obtainable using minimum continuous N code.

Timing Diagram


TL/F/7538-8
The modulus control input level is sensed immediately prior to the output low-to-high level transition. The prescaler's modulus value will respond to the change in the modulus control input level immediately after that same output low-to-high level transition.

## DS8627/DS8628 130/225 MHz Low Power Prescalers

## General Description

The DS8627 and DS8628 are low power fixed ratio prescalers which divide by 24 and 20, respectively. The inputs can be driven either single or double-ended and they are buffered, providing $40 / 100 \mathrm{mVrms}$ input sensitivity. The output provided is open-collector and is capable of interfacing with TTL and CMOS.
The device can be used in phase-locked loop applications such as FM radio or other communications bands to prescale the input frequency down to a more usable level. A digital frequency display system can also be derived
separately or in conjunction with a phase-locked loop, and it can extend the useful range of many inexpensive frequency counters to 225 MHz .

## Features

- Input frequency: $130 \mathrm{MHz}(-4,-3) ; 225 \mathrm{mHz}(-2$, std)
- Low power: $10 \mathrm{~mA}(-4,-2) ; 7 \mathrm{~mA}(-3$, std)
- Input sensitivity: $100 \mathrm{mVrms}(-4,-3) ; 40 \mathrm{mVrms}(-2$, std)


## Logic and Connection Diagrams

$$
\text { DS8627 }(\div 24)
$$



TL/F/5009-1



TL/F/5009-3
Top View
Order Number DS8627N or DS8628N (-4, -3, -2)
See NS Package Number N08E

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
$V_{C C}$ Supply Voltage 7V
$V_{I N}$ Input Voltage
$<\mathrm{V}_{\mathrm{CC}}$

Open-Collector Output Voltage
Operating Free Air Temperature Range $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Recommended Operating Conditions

| Symbol | Parameter | Conditions | $\begin{aligned} & \hline \text { DS8627-4 } \\ & \text { DS8628-4 } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { DS8627-3 } \\ & \text { DS8628-3 } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { DS8627-2 } \\ & \text { DS8628-2 } \end{aligned}$ |  | $\begin{aligned} & \text { DS8627 } \\ & \text { DS8628 } \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{f}_{\text {MAX }}$ | Toggle Frequency | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVrms}$ | 20 | 130 | 20 | 130 | 20 | 225 | 20 | 225 | MHz |
| $\mathrm{V}_{\text {IN }}$ | Input Signal Amplitude |  | 100 | 300 | 100 | 300 | 40 | 300 | 40 | 300 | mV rms |
| $V_{\text {SLW }}$ | Slew Rate |  | 20 |  | 20 |  | 20 |  | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| lOL | Low Level Output Current |  |  | 3 |  | 3 |  |  |  | 3 | mA |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { DS8627-4 } \\ & \text { DS8628-4 } \end{aligned}$ |  | $\begin{aligned} & \text { DS8627-3 } \\ & \text { DS8628-3 } \end{aligned}$ |  | $\begin{aligned} & \text { DS8627-2 } \\ & \text { DS8628-2 } \end{aligned}$ |  | DS8627DS8628 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max | Min | Max | Min | Max |  |
| ICEX | Open-Collector High Level Output | Output $=5.5 \mathrm{~V}$ |  | 100 |  | 100 |  | 100 |  | 100 | $\mu \mathrm{A}$ |
| VOL | Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OL}}=3 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.4 |  | 0.4 |  | 0.4 |  | 0.4 | V |
| ICC | Supply Current | $V_{C C}=5.5 \mathrm{~V}$ |  | 10 |  | 7 |  | 10 |  | 7 | mA |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $R_{\mathrm{IN}}$ | AC Input Resistance | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{MHz}$ and 50 mVrms | 1.0 |  | $\mathrm{k} \Omega$ |
|  |  |  | 10 | pF |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Application Hints

## OPERATING NOTES

The signal source is usually capacitively coupled to the input. At higher frequencies a $0.001 \mu \mathrm{~F}$ input capacitor is usually sufficient, with larger values used at the lower frequencies. If the input signal is likely to be interrupted, it may be desirable to connect a $100 \mathrm{k} \Omega$ resistor between one input and ground to stabilize the device. In the single-ended mode, it is preferable to connect the resistor to the unused input. In the differential mode, the resistor can be connected to either input. The addition of the $100 \mathrm{k} \Omega$ pull-down resistor causes a loss of input sensitivity, but prevents circuit oscilla-

## Schematic Diagrams


tions under no signal (open circuit) conditions. In addition, in the single ended mode, a capacitor of $0.001 \mu \mathrm{~F}$ should be connected between the unused input and the ground plane to provide a good high frequency bypass. The capacitor should be made larger for lower frequencies.
The input waveform may be sinusoidal, but below about 20 MHz the operation of the circuit becomes dependent on the slew rate of the input rather than amplitude. A square wave input with a slew rate of greater than $20 \mathrm{~V} / \mu \mathrm{s}$ will permit correct operation down to lower frequencies, provided the proper input coupling capacitor is provided.

## Typical Application



National
Semiconductor Corporation

## DS8629 120 MHz Divide-by-100 Prescaler

## General Description

The DS8629 is a fixed ratio counter combining ECL and Low Power Schottky technology on a single monolithic substrate. This provides high frequency capability and TTL compatibility. A single $5.2 \mathrm{~V} \pm 10 \%$ supply is needed.
The device can be operated in a single-ended or differential input mode, with the signal source typically capacitively coupled to the input. An input amplifier is included to allow use of extremely small amplitude, high frequency signals. The output of the device is a square wave of frequency fout $=$ $\mathrm{f}_{\mathrm{I}} / 100$ for the DS8629. The output is standard Low Power Schottky.

## Features

- High Frequency, dc- 120 MHz -small input amplitude
- Sine wave input $30 \mathrm{MHz}<\mathrm{f}_{\mathrm{IN}}<120 \mathrm{MHz}$
- TTL compatible output
- May be used with TTL input
- Single supply operation $5.2 \mathrm{~V} \pm 10 \%$
- Single ended or differential input modes
- Positive or negative-edge triggered
- Count down sequence avoids broadcast FM IF harmonics


## Logic and Connection Diagrams



Typical Applications
High Frequency-Single-Ended Input

*TEERM is the termination impedance

Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the assoclated rellability electrical test specifications document.

| Supply Voltage | 7 V |
| :--- | ---: |
| Input Voltage | 5 V |
| Output Voltage | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $300^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.68 | 5.72 | V |
| Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3 )


Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5.2 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Application Hints

## OPERATING NOTES

Two ground and two $\mathrm{V}_{\mathrm{CC}}$ connections are provided separating the ECL and buffer/amplifier stages from the TTL section, isolating the noise transients inherent in the TTL structure. In most cases, shorting the two grounds externally to a good ground plane and the $V_{C C}$ 's to a wide $V_{C C}$ bus will provide sufficient isolation. All components used in the circuit layout should be suitable for the frequencies involved and leads should be kept short to minimize stray inductance. A well by-passed voltage source should be used.
The signal source is usually capacitively coupled to the input. At higher frequencies a $0.01 \mu \mathrm{~F}$ input capacitor (C1) is usually sufficient, with larger values used at the lower frequencies. If the input signal is likely to be interrupted, it may be desirable to connect a $100 \mathrm{k} \Omega$ resistor between one input and ground to stabilize the device. In the single-ended mode, it is preferable to connect the resistor to the unused input. In the differential mode, the resistor can be connected to either input. The addition of the $100 \mathrm{k} \Omega$ pull-down resistor causes a loss of input sensitivity, but prevents circuit oscillations under no signal (open circuit) conditions. In addition, in the single ended mode, a capacitor of $0.01 \mu \mathrm{~F}(\mathrm{C} 2)$ should

Input Configuration


TL/F/7539-4

Output Configuration


National
Semiconductor Corporation

## DS8906 AM/FM Digital Phase-Locked Loop Synthesizer

## General Description

The DS8906 is a PLL synthesizer designed specifically for use in AM/FM radios. It contains the reference oscillator, a phase comparator, a charge pump, a 120 MHz ECL/I²L dual modulus programmable divider, and a 20-bit shift register/latch for serial data entry. The device is designed to operate with a serial data controller generating the necessary division codes for each frequency, and logic state information for radio function inputs/outputs.
The Colpitts reference oscillator for the PLL operates at 4 MHz . A chain of dividers is used to generate a 500 kHz clock signal for the external controller. Additional dividers generate a 12.5 kHz reference signal for FM and a 500 Hz reference signal for AM/SW. One of these reference signals is selected by the data from the controller for use by the phase comparator. Additional dividers are used to generate a 50 Hz timing signal used by the controller for "time-ofday".
Data is transferred between the frequency synthesizer and the controller via a 3 wire bus system. This consists of a data input line, an enable line and a clock line. When the enable line is low, data can be shifted from the controller into the frequency synthesizer. When the enable line is transitioned from low to high, data entry is disabled and data present in the shift register is latched.
From the controller 22-bit data stream, the first 2 bits address the device permitting other devices to share the same bus. Of the remaining 20 -bit data word, the next 14 -bits are used for the PLL divide code. The remaining 6 bits are connected via latches to output pins. These 6 bits can be used to drive radio functions such as gain, mute, FM, AM, LW and SW only. These outputs are open collector. Bit 18 is used internally to select the AM or FM local oscillator input and to select between the 500 Hz and 12.5 kHz reference. A high level at bit 18 indicates FM and a low level indicates AM.
The PLL consists of a 14 -bit programmable $\mathrm{I}^{2} \mathrm{~L}$ divider, an ECL phase comparator, an ECL dual modulus ( $p / p+1$ ) prescaler, and a high speed charge pump. The programmable divider divides by $(\mathrm{N}+1)$, N being the number loaded into the shift register (bits 1-14 after address). It is clocked by the AM input via an ECL $\div 7 / 8$ prescaler, or through a $\div$ 63/64 prescaler from the FM input. The AM input will work at frequencies up to 8 MHz , while the FM input works up to 120 MHz . The AM band is tuned with a frequency resolution of 500 Hz and the FM band is tuned with a resolution of 12.5 kHz . The buffered AM and FM inputs are self-biased and can be driven directly by the VCO thru a capacitor. The ECL phase comparator produces very accurate resolution of the phase difference between the input signal and the reference oscillator.

The high speed charge pump consists of a switchable constant current source ( -0.3 mA ) and a switchable constant current sink ( +0.3 mA ). If the VCO frequency is low, the charge purnp will source current, and sink current if the VCO frequency is high.
A separate $\mathrm{V}_{\mathrm{CCM}}$ pin (typically drawing 1.5 mA ) powers the oscillator and reference chain to provide controller clocking frequencies when the balance of the PLL is powered down.

## Features

- Uses inexpensive 4 MHz reference crystal
- FIN capability greater than 120 MHz allows direct synthesis at FM frequencies
- FM resolution of 12.5 kHz allows usage of 10.7 MHz ceramic filter distribution
- Serial data entry for simplified control
- 50 Hz output for "time-of-day" reference with separate low power supply ( $\mathrm{V}_{\text {CCM }}$ )
- 6-open collector buffered outputs for band switching and other radio functions
■ Separate AM and FM inputs. AM input has 15 mV (typical) hysteresis


## Connection Diagram



## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage

| $\left(\mathrm{VCC1}^{\prime}\right)$ | 7 V |
| :---: | :---: |
| $\left(\mathrm{~V}_{\mathrm{CCM}}\right)$ | 7 V |
| Input Voltage | 7 V |
| Output Voltage | 7 V |

## DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2.1 |  |  | V |
| $\mathrm{I}_{\text {IH }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC} 1}$ |  |  | 0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  | 0.7 | V |
| ILL | Logical "0" Input Current | Data, Clock and ENABLE INPUTS, $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ |  |  | -5 | -25 | $\mu \mathrm{A}$ |
| IOH | Logical "1" Output Current All Bit Outputs, 50 Hz Output | $\mathrm{V}_{\mathrm{OH}}=5.25 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
|  | 500 kHz Output | $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCM}}=4.5 \mathrm{~V}$ |  |  |  | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical " 0 " Output Voltage All Bit Outputs | $\mathrm{IOL}_{\mathrm{OL}}=5 \mathrm{~mA}$ |  |  |  | 0.5 | V |
|  | 50 Hz Output, 500 kHz Output | $\mathrm{I}_{\text {OL }}=250 \mu \mathrm{~A}$ |  |  |  | -0.5 | V |
| $\mathrm{I}_{\mathrm{C}} 1$ | Supply Current ( $\mathrm{V}_{\mathrm{CC1}}$ ) | All Bit Outputs High |  |  | 90 | 160 | mA |
| ICCM(StandBy) | $\mathrm{V}_{\text {ccm }}$ Supply Current | $\mathrm{V}_{\text {CCM }}=6.0 \mathrm{~V}$, All Other Pins Open |  |  | 1.5 | 4.0 | mA |
| I OUT | Charge Pump Output Current | $\begin{aligned} & 1.2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CCM}}-1.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CCM}} \leq 6.0 \mathrm{~V} \end{aligned}$ | Pump Up | -0.10 | -0.30 | -0.6 | mA |
|  |  |  | Pump Down | 0.10 | 0.30 | 0.6 | mA |
|  |  |  | TRI-STATE ${ }^{\text {® }}$ |  | 0 | $\pm 100$ | nA |
| ICCM(OPERATE) | V CCM Supply Current | $V_{C C M}=6.0 \mathrm{~V}, V_{C C 1}=5.25 \mathrm{~V}$ <br> All Other Pins Open |  |  | 2.5 | 6.0 | mA |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(MIN)(F) }}$ | FIN Minimum Signal Input | $A M$ and $F M$ Inputs, $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ |  | 20 | 100 | mV (rms) |
| $\mathrm{V}_{\text {IN(MAX }}(\mathrm{F})$ | FIN Maximum Signal Input | AM and FM Inputs, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ | 1000 | 1500 |  | mV (rms) |
| Foperate | Operating Frequency Range (Sine Wave Input) | $\begin{array}{ll} V_{I N}=100 \mathrm{mV} \mathrm{rms} & \mathrm{AM} \\ 0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C} & \mathrm{FM} \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 60 \end{aligned}$ |  | $\begin{gathered} 8 \\ 120 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{R}_{\text {IN }}$ (FM) | AC Input Resistance, FM | $120 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=100 \mathrm{mV} \mathrm{rms}$ | 300 |  |  | $\Omega$ |
| $\mathrm{R}_{\text {IN }}(\mathrm{AM}$ ) | AC Input Resistance, AM | $2 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=100 \mathrm{mV}$ rms | 1000 |  |  | $\Omega$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance, FM and AM | $\mathrm{V}_{\mathrm{IN}}=120 \mathrm{MHz}$ | 3 | 6 | 10 | pF |
| ten 1 | Minimum ENABLE High Pulse Width |  |  | 625 | 1250 | ns |
| teno | Minimum ENABLE Low Pulse Width |  |  | 375 | 750 | ns |
| tclkENO | Minimum Time before ENABLE Goes Low that CLOCK must be Low |  |  | -50 | 0 | ns |
| tenoclk | Minimum Time after ENABLE Goes Low that CLOCK must Remain Low |  |  | 275 | 550 | ns |
| ${ }^{\text {t CLK EN }} 1$ | Minimum Time before ENABLE Goes High that Last Positive CLOCK Edge May Occur |  |  | 300 | 600 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| teN1CLK | Minimum Time After ENABLE <br> Goes High Before an Unused <br> Positive CLOCK Edge May Occur |  |  | 175 | 350 | ns |
| tCLKH | Minimum CLOCK High <br> Pulse Width |  |  | 275 | 550 | ns |
| $\mathrm{t}_{\text {CLKL }}$ | Minimum CLOCK Low <br> Pulse Width |  | 400 | 800 | ns |  |
| tDS | Minimum DATA Setup Time, <br> Minimum Time Before CLOCK <br> that DATA Must be Valid |  |  | 150 | 300 | ns |
| tDH | Minimum DATA Hold Time, <br> Minimum Time After CLOCK <br> that DATA Must Remain Valid |  | 400 | 800 | ns |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range for the DS8906.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Schematic Diagrams (DS8906 AM/FM PLL Typical Input/Output Schematics)



TL/F/5775-4


TL/F/5775-6


Schematic Diagrams (DS8906 AM/FM PLL Typical Input/Output Schematics) (Continued)


Timing Diagrams*


TL/F/5775-8


TL/F/5775-9
CLOCK vs DATA


TL/F/5775-10
AM/FM Frequency Synthesizer (Scan Mode)

*Timing diagrams are not drawn to scale. Scale within any one drawing may not be consistent, and intervals are defined positive as drawn.

## Applications Information

## SERIAL DATA ENTRY INTO THE DS8906

Serial information entry into the DS8906 is enabled by a low level on the ENABLE input. One binary bit is then accepted from the DATA input with each positive transition of the CLOCK input. The CLOCK input must be low for the specified time preceding and following the negative transition of the ENABLE input.
The first 2 bits accepted following the negative transition of the ENABLE input are interpreted as address. If these address bits are not 1,1 , no further information will be accepted from the DATA inputs, and the internal data latches will not be changed when ENABLE returns high.
If these first 2 bits are 1,1 , then all succeeding bits are accepted as data, and are shifted successively into the internal shift register as long as ENABLE remains low.
Any data bits preceding the 20th to last bit will be shifted out, and are thus irrelevant. Data bits are counted as any bits following 2 valid $(1,1)$ address bits with the ENABLE low.
When the ENABLE input returns high, any further serial data input is inhibited. Upon this positive transition of the ENABLE, the data in the internal shift register is transferred into the internal data latches.

Note that until this time, the states of the internal data latches have remained unchanged.
These data bits are interpreted as follows:
DATA BIT POSITION DATA INTERPRETATION
Last Bit 20 Output (Pin 2)
2nd to Last Bit 19 Output (Pin 1)
3rd to Last $\quad$ Bit 18 Output (FM/ $\overline{\mathrm{AM}})$ (Pin 20)
4th to Last Bit 17 Output (Pin 19)
5th to Last Bit 16 Output (Pin 18)
6th to Last Bit 15 Output (Pin 17)
7th to Last $\quad$ MSB of $N \quad\left({ }^{(213}\right)$ 8th to Last (212) 9th to Last (211)
10th to Last (210)
11th to Last (29)
12th to Last (28)
13th to Last (27)
14th to Last (26)
15th to Last (25)
16th to Last (24)
17th to Last (23)
18th to Last (2²)
19th to Last (21)
20th to Last LSB of $N \quad\left(2^{0}\right)$
Note. The actual divide code is $\mathrm{N}+1$, i.e., the number loaded plus 1 .

## Electronically Tuned Radio Controller System; Direct Drive LED



## Logic Diagram



TL/F/5775-13

- Sections operating from $V_{C C M}$ supply
**Address (1, 1)


## General Description

The DS8907 is a PLL synthesizer designed specifically for use in AM/FM radios. It contains the reference oscillator, a phase comparator, a charge pump, a 120 MHz ECL/I2L dual modulus programmable divider, and an 18-bit shift register/latch for serial data entry. The device is designed to operate with a serial data controller generating the necessary division codes for each frequency, and logic state information for radio function inputs/outputs.
The Colpitts reference oscillator for the PLL operates at 4 MHz . A chain of dividers is used to generate a 500 kHz clock signal for the external controller. Additional dividers generate a 25 kHz reference signal for FM and a 10 kHz reference signal for AM. One of these reference signals is selected by the data from the controller for use by the phase comparator.
Data is transferred between the frequency synthesizer and the controller via a 3 wire bus system. This consists of a data input line, an enable line, and a clock line. When the enable line is low, data can be shifted from the controller into the frequency synthesizer. When the enable line is transitioned from low to high, data entry is disabled and data present in the shift register is latched.
From the controller 20-bit data stream, the first 2 bits address the device permitting other devices to share the same bus. Of the remaining 18 -bit data word, the next 13 bits are used for the PLL divide code. The remaining 5 bits are connected via latches to output pins. These 5 bits can be used to drive radio functions such as gain, mute, FM, AM and stereo only. These outputs are open collector. Bit 16 is used internally to select the AM or FM local oscillator input and to select between the 10 kHz and 25 kHz reference. A high level at bit 16 indicates FM and a low level indicates AM.
The PLL consists of a 13 -bit programmable ${ }^{2} \mathrm{~L}$ divider, an ECL phase comparator, an ECL dual modulus ( $p / p+1$ ) prescaler, and a high speed charge pump. The programma-
ble divider divides by $(N+1), N$ being the number loaded into the shift register (bits 1-13 after address). It is clocked by the AM input via an ECL $\div 7 / 8$ prescaler, or through a $\div 63 / 64$ prescaler from the FM input. The AM input will work at frequencies up to 15 MHz , while the FM input works up to 120 MHz . The AM band is tuned with a frequency resolution of 10 kHz and the FM band is tuned with a resolution of 25 kHz . The buffered AM and FM inputs are self biased and can be driven directly by the VCO through a capacitor. The ECL phase comparator produces very accurate resolution of the phase difference between the input signal and the reference oscillator. The high speed charge pump consists of a switchable constant current source ( -0.3 mA ) and a switchable constant current sink ( +0.3 mA ). If the VCO frequency is low, the charge pump will source current, and sink current if the VCO frequency is high. When using an AFC the charge pump output may be forced into TRI-STATE ${ }^{\circledR}$ by applying a low level to the charge pump enable input.
A separate $\mathrm{V}_{\mathrm{C}}$ ( p pin (typically drawing 1.5 mA ) powers the oscillator and reference chain to provide controller clocking frequencies when the balance of the PLL is powered down.

## Features

■ Uses inexpensive 4 MHz reference crystal

- FIN capability greater than 120 MHz allows direct synthesis at FM frequencies
■ FM resolution of 25 kHz allows usage of 10.7 MHz ceramic filter distribution
- Serial data entry for simplified control
- 50 Hz output for "time-of-day" reference driven from separate low power $V_{C C M}$
- 5-open collector buffered outputs for controlling various radio functions
- Separate AM and FM inputs. AM input has 15 mV (typical) hysteresis


## Connection Diagram


Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not
contained in this datasheet. Refer to the associated
reliability electrical test specifications document.
Supply Voltage
(VCC1)
(VCCM)
Input Voltage
Output Voltage
$\begin{array}{lr}\text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature (Soldering, } 4 \mathrm{sec} .) & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

| Supply Voltage, $V_{C C}$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| $V_{C C 1}$ | 4.75 | 5.25 | $V$ |
| $V_{C C M}$ | 4.5 | 6.0 | $V$ |
| Temperature, $T_{A}$ | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  |  | 2.1 |  |  | V |
| $\mathrm{IIH}^{\text {H }}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  |  | 0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  | 0.7 | V |
| IIL | Logical '0"' Input Current | Data, Clock, and ENABLE Inputs, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | -5 | -25 | $\mu \mathrm{A}$ |
| IIL | Logical "0" Input Current | Charge Pump Enable, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  | -250 | -450 | $\mu \mathrm{A}$ |
| IOH | Logical "1" Output Current All Bit Outputs, 50 Hz Output | $\mathrm{V}_{\mathrm{OH}}=5.25 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
|  | 500 kHz Output | $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCM}}=4.5 \mathrm{~V}$ |  |  |  | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Logical " 0 " Output Voltage All Bit Outputs | $\mathrm{IOL}^{\prime}=5 \mathrm{~mA}$ |  |  |  | 0.5 | V |
|  | 50 Hz Output, 500 Hz Output | $\mathrm{IOL}=250 \mu \mathrm{~A}$ |  |  |  | 0.5 | V |
| ICCl | Supply Current ( $\mathrm{V}_{\mathrm{CC1}}$ ) | All Bits Outputs High |  |  | 90 | 160 | mA |
| ICCM(STANDBY) | $\mathrm{V}_{\text {CCM }}$ Supply Current | $\mathrm{V}_{\mathrm{CCM}}=6.0 \mathrm{~V}$, All Other Pins Open |  |  | 1.5 | 4.0 | mA |
| lout | Charge Pump Ougtput Current | $\begin{aligned} & 1.2 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{CCM}}-1.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CCM}} \leq 6.0 \mathrm{~V} \end{aligned}$ | Pump Up | -0.10 | -0.30 | -0.6 | mA |
|  |  |  | Pump Down | 0.10 | 0.30 | 0.6 | mA |
|  |  |  | TRI-STATE |  | 0 | $\pm 100$ | nA |
| ICCM(OPERATE) | VCCM Supply Current | $V_{C C M}=6.0 \mathrm{~V}, V_{C C 1}=5.25 \mathrm{~V},$ All Other Pins Open |  |  | 2.5 | 6.0 | mA |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{t}} \leq 10 \mathrm{~ns}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(MIN)(F) }}$ | $\mathrm{F}_{\text {IN }}$ Minimum Signal Input | AM and FM Inputs, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  |  | 20 | 100 | mV (rms) |
| $\mathrm{V}_{\text {IN(MAX) }}(\mathrm{F})$ | FIN Maximum Signal Input | AM and FM Inputs, $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ |  | 1000 | 1500 |  | mV (rms) |
| Foperate | Operating Frequency Range (Sine Wave Input) | $\begin{aligned} & V_{I N}=100 \mathrm{mV} \mathrm{rms} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \end{aligned}$ | AM | 0.4 |  | 8 | MHz |
|  |  |  | FM | 60 |  | 120 | MHz |
| $\mathrm{R}_{\text {IN }}(\mathrm{FM})$ | AC Input Resistance, FM | $120 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=100 \mathrm{mV} \mathrm{rms}$ |  | 300 |  |  | $\Omega$ |
| $\mathrm{R}_{\text {IN }}(\mathrm{AM})$ | AC Input Resistance, AM | $2 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=100 \mathrm{mV} \mathrm{rms}$ |  | 1000 |  |  | $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance, FM and AM | $\mathrm{V}_{\text {IN }}=120 \mathrm{MHz}$ |  | 3 | 6 | 10 | pF |
| $\mathrm{t}_{\text {EN }} 1$ | Minimum ENABLE High Pulse Width |  |  |  | 625 | 1250 | ns |
| tENO | Minimum ENABLE Low Pulse Width |  |  |  | 375 | 750 | ns |
| t CLKENO | Minimum Time Before ENABLE Goes Low That CLOCK Must Be Low |  |  |  | -50 | 0 | ns |
| tenoclk | Minimum Time After ENABLE Goes Low That CLOCK Must Remain Low |  |  |  | 275 | 550 | ns |
| tCLKEN1 | Minimum Time Before ENABLE Goes High That Last Positive CLOCK Edge May Occur |  |  |  | 300 | 600 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| t $_{\text {EN1CLK }}$ | Minimum Time After ENABLE <br> Goes High Before an Unused <br> Positive CLOCK Edge May Occur |  |  | 175 | 350 | ns |
| $\mathbf{t}_{\text {CLKH }}$ | Minimum CLOCK High <br> Pulse Width |  | 275 | 550 | ns |  |
| tCLKL | Minimum CLOCK Low <br> Pulse Width |  | 400 | 800 | ns |  |
| $t_{\text {DS }}$ | Minimum DATA Setup Time, <br> Minimum Time before CLOCK <br> That DATA Must Be Valid |  | 150 | 300 | ns |  |
| $t_{\text {DH }}$ | Minimum DATA Hold Time, <br> Minimum Time after CLOCK <br> That DATA Must Remain Valid |  | 400 | 800 | ns |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range for the DS8907.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Schematic Diagrams (DS8907 AM/FM PLL typical Input/Output Schematics)


TL/F/7511-4



TL/F/7511-7


TL/F/7511-8

Timing Diagrams*
ENABLE vs CLOCK


CLOCK vs DATA


TL/F/7511-10
AM/FM Frequency Synthesizer (Scan Mode)


TL/F/7511-11
*Timing diagrams are not drawn to scale. Scale within any one drawing may not be consistent, and intervals are defined positive as drawn.

## SERIAL DATA ENTRY INTO THE DS8907

Serial information entry into the DS8907 is enabled by a low level on the ENABLE input. One binary bit is then accepted from the DATA input with each positive transition of the CLOCK input. The CLOCK input must be low for the specified time preceding and following the negative transition of the ENABLE input.
The first two bits accepted following the negative transition of the ENABLE input are interpreted as address. If these address bits are not 1,1 no further information will be accepted from the DATA inputs, and the internal data latches will not be changed when ENABLE returns high.
If these first two bits are 1,1 , then all succeeding bits are accepted as data, and are shifted successively into the internal shift register as long as ENABLE remains low.
Any data bits preceding the 18th to last bit will be shifted out, and thus are irrelevant. Data bits are counted as any bits following two valid address bits $(1,1)$ with the ENABLE low. When the ENABLE input returns high, any further serial data entry is inhibited. Upon this positive transition, the data in the internal shift register is transferred into the internal data latches. Note that until this time, the states of the internal data latches have remained unchanged.

These data bits are interpreted as follows:

| Data Bit Position | Data Interpretation |
| :---: | :---: |
| Last | Bit 18 Output (Pin 2) |
| 2nd to Last | Bit 17 Output (Pin 1) |
| 3rd to Last | Bit 16 Output (FM/ $\overline{\text { AM }}$ ) (Pin 20) |
| 4th to Last | Bit 15 Output (Pin 19) |
| 5th to Last | Bit 14 Output (Pin 18) |
| 6th to Last | MSB of $\div \mathrm{N}\left(2^{12}\right)$ ) |
| 7th to Last | (211) |
| 8th to Last | (210) |
| 9th to Last | $\left({ }^{9}\right)$ |
| 10th to Last | $\left(2^{8}\right)$ |
| 11th to Last | (2) |
| 12th to Last | (26) $\} \div \mathrm{N}$ |
| 13th to Last | $(25)$ |
| 14th to Last | (24) |
| 15th to Last | (23) |
| 16th to Last | (22) |
| 17th to Last | (21) |
| 18th to Last | LSB of $\div \mathrm{N}\left(2^{0}\right)$ ) |

Note: The actual divide code is $N+1$, i.e., the number loaded plus 1 .


TL/F/7511-12

## Logic Diagram


*Sections operating from $V_{\text {CCM }}$ supply.
**Address (1, 1)

# DS8908 AM/FM Digital Phase-Locked Loop Frequency Synthesizer 

## General Description

The DS8908 is a PLL synthesizer designed specifically for use in AM/FM radios. It contains the reference oscillator, a phase comparator, a charge pump, an operational amplifier, a $120 \mathrm{MHz} \mathrm{ECL} / \mathrm{I}^{2} \mathrm{~L}$ dual modulus programmable divider, and a 19 -bit shift register/latch for serial data entry. The device is designed to operate with a serial data controller generating the necesary division codes for each frequency, and logic state information for radio function inputs/outputs.
A 3.96 MHz pierce oscillator and divider chain generate a 1.98 MHz external controller clock, a $20 \mathrm{kHz}, 10 \mathrm{kHz}, 9 \mathrm{kHz}$, and a 1 kHz reference signals, and a 50 Hz time-of-day signal. The oscillator and divider chain are sourced by the $V_{C C M}$ pin thus providing a low power controller clock drive and time-of-day indication when the balance of the PLL is powered down.
The 21-bit serial data steram is transferred between the frequency synthesizer and the controller via a 3 -wire bus system comprised of a data line, a clock line, and an enable line.
The first 2 bits in the serial data stream address the synthesizer thus permitting other devices such as display drivers to share the same bus. The next 14 bits are used for the $\operatorname{PLL}(N+1)$ divide code. The 15th bit is used internally to select the AM or FM local oscillator input. A high level on this bit enables the FM input and a low level enables the AM input. The 16th and 17 th bits are used to select one of the 4 reference frequencies. The 18th and 19th bits are connected via latches to open collector outputs. These outputs can be used to drive radio functions such as gain, mute, AM, FM, or charge pump current source levels.
The PLL consists of a 14 -bit programmable $\mathrm{I}^{2}$ L divider, an ECL phase comparator, an ECL dual modulus ( $p / p+1$ ) prescaler, a high speed charge pump, and an operational amplifier. The programmable divider divides by ( $N+1$ ), $N$ being the number loaded into the shift register. The programmable divider is clocked through a $\div 7 / 8$ prescaler by the AM input or through a $\div 63 / 64$ prescaler by the FM input. The AM input will work at frequencies up to 15 MHz , while the FM input works up to 120 MHz . The VCO can be tuned with a frequency resolution of either $1 \mathrm{kHz}, 9 \mathrm{kHz}, 10 \mathrm{kHz}$, or 20 kHz . The buffered AM and FM inputs are self-biased and can be driven directly by the VCO through a capacitor. The ECL phase comparator produces very accurate resolution of the phase difference between the input signal and the reference oscillator. The high speed charge pump consists of a switchable constant current source and sink. The charge pump can be programmed to deliver from $75 \mu \mathrm{~A}$ to $750 \mu \mathrm{~A}$ of constant current by connection of an external resistor from pin RPROGRAM to ground or the open collector bit outputs. Connection of programming resistors to the bit outputs enables the controller to adjust the loop gain for the particular reference frequency selected. The charge pump will source current if the VCO frequency is high and sink
current if the VCO frequency is low. The low noise operational amplifier provided has a high impedance JFET input and a large output voltage range. The op amp's negative input is common with the charge pump output and its positive input is internally biased.

## Features

■ Uses inexpensive 3.96 MHz reference crystal

- FIN capability greater than 120 MHz allows direct synthesis at FM frequencies
- FM resolution of either 10 kHz or 20 kHz allows usage of 10.7 MHz ceramic filter distribution
- Serial data entry for simplified control
- 50 Hz output for time-of-day reference driven from separate low power $V_{C C M}$
- 2 open collector buffered outputs for controlling various radio functions or loop gain
- Separate AM and FM inputs; AM input has 15 mV (typical) hysteresis
■ Programmable charge pump current sources enable adjustment of system loop gain
- Operational amplifier provides high impedance load to charge pump output and a wide voltage range for the VCO input


## Connection Diagram



Absolute Maximum Ratings (Note 1)
Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated rellability electrical test specifications document.
Supply Voltage

| $\left(V_{\mathrm{CC1}}\right)\left(\mathrm{V}_{\mathrm{CCM}}\right)$ | 7 V |
| :--- | ---: |
| $\left(\mathrm{VCC2}^{2}\right.$ | 17 V |
| Input Voltage | 7 V |
| Output Voltage | 7 V |

DC Electrical Characteristics (Notes 2 and 3 )

Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 4 seconds) $260^{\circ} \mathrm{C}$
Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| $V_{\mathrm{CC} 1}$ | 4.5 | 5.5 | V |
| $V_{\mathrm{CC} 2}$ | $V_{\mathrm{CC} 1}+1.5$ | 15.0 | V |
| $V_{\mathrm{CCM}}$ | 3.5 | 5.5 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |


| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{l}_{\mathrm{IH}}$ | Logical "1" Input Current | $V_{\text {IN }}=2.7 \mathrm{~V}$ |  |  | 0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  | 0.8 | V |
| ILL | Logical '0'' Input Current | Data, Clock, and ENABLE Inputs, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  | -5 | -25 | $\mu \mathrm{A}$ |
| IOH | Logical "1" Output Current All Bit Outputs, 50 Hz Output | $\mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
|  | 1.98 MHz Output | $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCM}}=4.5 \mathrm{~V}$ |  |  |  | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage All Bit Outputs | $\mathrm{l}_{\mathrm{OL}}=5 \mathrm{~mA}$ |  |  |  | 0.5 | V |
|  | 50 Hz Output, 1.98 MHz Output | $\mathrm{I}_{\mathrm{OL}}=250 \mu \mathrm{~A}$ |  |  |  | 0.5 | V |
|  | 1.98 MHz Output | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}>70^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 0.3 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ICCl | Supply Current ( $\mathrm{VCC1}^{\text {) }}$ | All Bit Outputs High |  |  |  | 160 | mA |
| ICCM | $\mathrm{V}_{\text {CCM }}$ Supply Current | $\mathrm{V}_{\text {CCM }}=5.5 \mathrm{~V}$, All Other Pins Open |  |  | 2.5 | 4.0 | mA |
| IOUT | Charge Pump Ougtput Current | $3.33 \mathrm{k} \leq$ RPROG $^{5} \leq 33.3 \mathrm{k}$ lout Measured between Pin 17 and Pin 18 $\mathrm{I}_{\text {PROG }}=\mathrm{V}_{\mathrm{CC} 1} / 2 \mathrm{R}_{\mathrm{PROG}}$ | Pump Up | -20 | IPROG | +20 | \% |
|  |  |  | Pump Down | -20 | Iprog | +20 | \% |
|  |  |  | TRI-STATE ${ }^{\text {® }}$ |  | 0 | 11 | nA |
| ICC2 | V CC 2 Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CCM}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC1}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=15 \mathrm{~V} \\ & \text { All Other Pins Open } \end{aligned}$ |  |  | 6.7 | 11 | mA |
| $\mathrm{OP}_{\mathrm{VOH}}$ | Op Amp Minimum High Level | $\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-750 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-0.4$ |  |  | V |
| OPVOL | Op Amp Maximum Low Level | $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=750 \mu \mathrm{~A}$ |  |  |  | 0.6 | V |
| $\mathrm{CPO}_{\text {BIAS }}$ | Charge Pump Bias Voltage Delta | CPO Shorted to Op Amp Output CPO $=$ TRI-STATE <br> Op Amp IoL: $750 \mu \mathrm{~A}$ vs $-750 \mu \mathrm{~A}$ |  |  |  | 100 | mV |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{t}} \leq 10 \mathrm{~ns}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}(\mathrm{MIN})(\mathrm{F})$ | FIN Minimum Signal Input | AM and FM Inputs, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ |  |  | 20 | 100 | mV (rms) |
| $V_{\text {IN }}(M A X)(F)$ | FIN Maximum Signal Input | $A M$ and $F M$ Inputs, $-40^{\circ} \mathrm{C} \leq T_{A} \leq 85^{\circ} \mathrm{C}$ |  | 1000 | 1500 |  | mV (rms) |
| Foperate | Operating Frequency Range (Sine Wave Input) | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=100 \mathrm{mV} \mathrm{rms} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | AM | 0.5 |  | 15 | MHz |
|  |  |  | FM | 80 |  | 120 | MHz |
| $\mathrm{R}_{\text {IN }}(\mathrm{FM})$ | AC Input Resistance, FM | $120 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV} \mathrm{rms}$ |  | 600 |  |  | $\Omega$ |
| $\mathrm{R}_{\text {IN }}(\mathrm{AM})$ | AC Input Resistance, AM | $15 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV} \mathrm{rms}$ |  | 1000 |  |  | $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance, FM and AM | $\mathrm{V}_{\mathrm{iN}}=120 \mathrm{MHz}$ (FM), 15 MHz (AM) |  | 3 | 6 | 10 | pF |
| $t_{\text {teN1 }}$ | Minimum ENABLE High Pulse Width |  |  |  | 625 | 1250 | ns |



Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range for the DS8908.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Schematic Diagrams (DS8908 AM/FM PLL Typical Input/Output Schematics)


TL/F/5111-2



TL/F/5111-4

TL/F/5111-3

Schematic Diagrams (Continued)


TL/F/5111-8

Schematic Diagrams (Continued)


TL/F/5111-9

## Timing Diagrams*



## Timing Diagrams*

## AM/FM Frequency Synthesizer (Scan Mode)



TL/F/5111-12
*Timing diagrams are not drawn to scale. Scale within any one drawing may not be consistent, and intervals are defined positive as drawn.

## SERIAL DATA ENTRY INTO THE DS8908

Serial information entry into the DS8908 is enabled by a low level on the ENABLE input. One binary bit is then accepted from the DATA input with each positive transition of the CLOCK input. The CLOCK input must be low for the specified time preceding and following the negative transition of the ENABLE input.

The first two bits accepted following the negative transition of the ENABLE input are interpreted as address. If these address bits are not 1,1 no further information will be accepted fromt he DATA inputs, and the internal data latches will not be changed when ENABLE returns high.
If these first two bits are 1,1 , then all succeeding bits are accepted as data, and are shifted successively into the internal shift register as long as ENABLE remains low.
Any data bits preceding the 19th to last bit will be shifted out, and thus are irrelevant. Data bits are counted as any bits following two valid address bits $(1,1)$ with the ENABLE low. When the ENABLE input returns high, any further serial data entry is inhibited. Upon this positive transition, the data in the internal shift register is transferred into the internal data latches. Note that until this time, the states of the internal data latches have remained unchanged.

These data bits are interpreted as follows:

| Data Bit Position | Data Interpretation |
| :---: | :---: |
| Last | Bit 19 Output (Pin 2) |
| 2nd to Last | Bit 18 Output (Pin 1) |
| 3rd to Last | Ref. Freq. Select Bit(1)17 |
| 4th to Last | Ref. Freq. Select Bit(1)16 |
| 5th to Last | AM/FM Select Bit 15 |
| 6th to Last | $\left(2^{13}\right)$ |
| 7th to Last | (212) |
| 8th to Last | (211) |
| 9th to Last | $\left(2^{10}\right)$ |
| 10th to Last | $\left(2^{9}\right)$ |
| 11th to Last | $\left(2^{8}\right)$ |
| 12th to Last | $\left(2^{7}\right) \quad \div \mathrm{N}^{(2)}$ |
| 13th to Last | (2) $\quad \div \mathrm{N}(2)$ |
| 14th to Last | $\left(2^{5}\right)$ |
| 15th to Last | (24) |
| 16th to Last | $\left(2^{3}\right)$ |
| 17th to Last | (2) |
| 18th to Last | (21) |
| 19th to Last | LSB of $\div \mathrm{N}\left(2^{0}\right)$ |

Note 1: See Reference Frequency Select Truth Table.
Note 2: The actual divide code is $N+1$, ie., the number loaded plus 1 .

## Truth Table

Reference Frequency Selection Truth Table

| Serial Data |  | Reference <br> Frequency |
| :---: | :---: | :---: |
| Bit 16 | Bit 17 | $\mathbf{( k H z )}$ |
| 1 | 1 | 20 |
| 1 | 0 | 10 |
| 0 | 1 | 9 |
| 0 | 0 | 1 |

Typical Application Additional application notes are located at the back of section 11 .
Electronically Tuned Radio Controller System; Direct Drive LED



National Semiconductor Corporation

# DS8911/DS8912 AM/FM/TV Sound Up-Conversion Frequency Synthesizers 

## General Description

The DS8911 and DS8912 are digital Phase-Locked Loop (PLL) frequency synthesizers intended for use as Local Oscillators (LO) in electronically tuned radios. The devices are used in conjunction with a serial data controller, a loop filter, some varactor diodes and several passive elements to provide the local oscillator function for both AM and FM tuning. The conventional superheterodyne AM receiver utilizes a low IF or down conversion tuning approach whereby the IF is chosen to be below the frequencies to be received. The DS8911 and DS8912 PLL's on the other hand, utilize an upconversion technique in the AM mode whereby the first IF frequency is chosen to be well above the RF frequency range to be tuned. This approach eliminates the need for tuned circuits in the AM frontend since the image, half IF, and other spurious responses occur far beyond the range of frequencies to be tuned. Sufficient selectivity and second IF image protection is provided by a crystal filter at the output of the first mixer.
A significant cost savings can be realized utilizing this upconversion approach to tuning. Removal of the AM tuned circuits eliminates the cost of expensive matched varactor diodes and reduces the amount of labor required for alignment down from 6 adjustments to 2 . Additional cost savings are realized because up-conversion enables both the AM and FM bands to be tuned using a single Voltage Controlled Oscillator (VCO) operating between 98 and 120 MHz . (The 2 to 1 LO tuning range found in conventional AM down conversion radios is reduced to a $10 \%$ tuning range; 9.94 MHz to 11.02 MHz ).
Up-conversion AM tuning is accomplished by first dividing the VCO signal down by a modulus 10 (DS8911) or 20 (DS8912) to obtain the LO signal. This LO in turn is mixed on chip with the RF signal to obtain a first IF at the MIXER output pins. This first IF after crystal filtering is mixed (externally) with a reference frequency provided by the PLL to obtain a 450 kHz second IF frequency. The DS8911 derives the 450 kHz second IF by mixing an 11.55 MHz first IF with a 12.00 MHz reference frequency. The DS8912 derives
the 450 kHz second IF by mixing a 4.45 MHz first IF with a 4.00 MHz reference frequency.

FM and WB (weather band) tuning is done using the conventional down conversion approach. Here the VCO signal is buffered to produce the LO signal and then mixed on chip with the RF signal to obtain an IF frequency at the MIXER output pins. This IF frequency is typically chosen to be 10.7 MHz although placement at 11.50 MHz can further enhance AM mode performance and minimize IF circuitry.
The DS8911 was designed to utilize an 11.55 MHz crystal filter because of its superior phase noise and temperature drift characteristics. The DS8912 on the other hand was designed to utilize a 4.45 MHz ceramic filter for cost savings in applications not requiring high performance.
Both PLLs provide phase comparator reference frequencies of $10,12.5,25$, and 100 kHz . The tuning resolutions resulting from these reference frequencies are determined by dividing the reference by the premix modulus. Table II shows the tuning resolutions possible.
The DS8911 and DS8912 contain the following logic elements: a voltage controlled oscillator, a reference oscillator, a 14-bit programmable dual-modulus counter, a reference frequency divider chain, a premix divider, a mixer, a phase comparator, a charge pump, an operational amplifier, and control circuitry for latched serial data entry.

## Features

- Direct synthesis of LW, MW, SW, FM, and WB frequencies
- Serial data entry for simplified processor control
- $10,12.5,25$, and 100 kHz reference frequencies
- 8 possible tuning resolutions (see Table II)
- An op amp with high impedance inputs for loop filtering
- Programmable mixer with high dynamic range
- Fast-lock feature for Automatic Road Information (ARI) systems


## Connection Diagrams



Note：Device pins marked with an asterisk（＊）are not guaranteed to meet the NSC standard requirement for Electrostatic Discharge（ESD）protection of 2000 volts． The functional requirements of the application prohibit the additional resistive or capacitive components required for ESD protection on these pins．

## Pin Descriptions

$\mathrm{V}_{\mathrm{CC} 1}$ ：The $\mathrm{V}_{\mathrm{CC} 1}$ pin provides a 5 V supply source for all circuitry except the reference divider chain，op amp and mix－ er sections of the die．
$\mathbf{V}_{\mathbf{C C} 2}$ ：The $\mathrm{V}_{\mathrm{CC} 2}$ pin provides a 12 V supply source for the Op amp．
$V_{\text {CCL }}$ ：The $\mathrm{V}_{\text {CCL }}$ pin provides an isolated 5 V supply source for the premix divider and mixer functions．
$\mathrm{V}_{\text {CCM }}$ ：The $\mathrm{V}_{\text {CCM }}$ pin provides a 5 V supply source for the reference oscillator and divider chain down through the 50 Hz output，thus enabling low standby current for time－of－day clock applications．
GND1，GND2，GNDL and GNDM：Provide isolated circuit ground for the various sections of the device．
DATA and CLOCK：The DATA and CLOCK inputs are for serial data entry from a controller．They are CMOS inputs with TTL logic thresholds．The 24－bit data stream is loaded into the PLL on the positive transition of the CLOCK．The first 14 bits of the data stream select PLL divide code in binary form MSB first．The 15th through 24th bits select the premix modulus，the reference frequency，the loop re－ sponse mode，the bit output status，and the test／operate modes as shown in Tables I through V．
ENABLE：The ENABLE input is a CMOS input with a TTL logic threshold．The ENABLE input enables data when at a logic＂one＂and latches data on the transition to a logic ＂zero＂．
BIT Outputs：The open－collector BIT outputs provide either the status of shift register bits 22，23，and 24 or enable access to key internal circuit test nodes．The mode for the bit outputs is controlled by shift register bits 20 and 21．In operation，the bit outputs are intended to drive radio func－ tions such as gain，mute，and AM／FM status．These outputs
can also be used to program the loop gain by connection of an external resistor to IPROG．Bit 24 output can also be used as a 300 millisecond timer under control of shift regis－ ter bit 19．During service testing，these pins can be used for the purpose of either monitoring or driving internal logic points as indicated in the TEST MODES description under Table V．
VCOb and VCOe：The Voltage Controlled Oscillator inputs drive the 14 －bit programmable counter and the premix divid－ er．These inputs are the base and emitter leads of a transis－ tor which require connection of a coil，varactor，and several capacitors to function as a Colpitts oscillator．The VCO is designed to operate up to 225 MHz ．The VCO＇s minimum operating frequency may be limited by the choice of refer－ ence frequency and the 961 minimum modulus constraint of the $31 / 32$ dual modulus counter．
RF＋and RF－：The Radio Frequency inputs are fed differ－ entially into the mixer．
IMXR：The bias current for the mixer is programmed by con－ nection of external resistors．
MIXER and MIXER：The MIXER outputs are the collectors of the double balanced pair mixer transistors．They are in－ tended to operate at voltages greater than $\mathrm{V}_{\mathrm{CC}}$ ．
OSCb and OSCc：The Reference Oscillator inputs are part of an on－chip Pierce oscillator designed to work in conjunc－ tion with 2 capacitors and a crystal resonator．The DS8911 requires a 12 MHz crystal，while the DS8912 requires a 4 MHz crystal．
The OSC input signal is mixed externally with the 1st AM IF output to obtain a 450 kHz 2nd IF frequency in the AM mode．
$\mathbf{2 M H z}$ ：The 2 MHz output is provided to drive a controller＇s clock input．

Pin Descriptions (Continued)
50 Hz : The 50 Hz output is provided as a time reference for radios with time-of-day clocks.
IPROG: The IPROG pin enables the charge pump to be programmed from .5 mA to 1.5 mA by connection of an extenal resistor to ground.
CPO: The Charge Pump Output circuit sources current if the VCO frequency is high and sinks current if the VCO frequency is low. The CPO is wired directly to the negative input of the loop filter op amp.
OP AMP: The OP AMP output is provided for loop filtering. The op amp has high impedance PMOS gate inputs and is wired as a transconductance amplifier/filter. The op amp's positive input is internally referenced while it's negative input is common with the CPO output.

## Reference Tables $\mathrm{DS8911}$ (DS8912)

TABLE I

| Bit 15 | Premix Modulus |
| :---: | :---: |
| 0 | $\div 1$ |
| 1 | $\div 10(\div 20)$ |

TABLE II

| Bit |  | Reference | Tuning Resolution |  |
| :---: | :---: | :---: | :---: | :---: |
| 16 | $\mathbf{1 7}$ | Frequency | $\div \mathbf{1}$ Premix | $\div \mathbf{1 0}(\div \mathbf{2 0})$ Premix |
| 0 | 0 | 10 kHz | 10 kHz | $1(.5) \mathrm{kHz}$ |
| 0 | 1 | 12.5 kHz | 12.5 kHz | $1.25(.625) \mathrm{kHz}$ |
| 1 | 0 | 25 kHz | 25 kHz | $2.5(1.25) \mathrm{kHz}$ |
| 1 | 1 | 100 kHz | 100 kHz | $10(5) \mathrm{kHz}$ |

TABLE III

| Bit 18 | Loop Response |
| :---: | :---: |
| 0 | Normal Lock |
| 1 | Fast Lock |

## FAST LOCK OPERATION

The fast lock mode provides a means of moving from one frequency selection to another frequency selection anywhere on the band in a very short time frame. This is accomplished by setting a bit in the microprocessor serial data stream when loading a new frequency. When fast lock is activated the charge pump output (CPO) is latched into the pump up or down state, which drives the CPO at the maximum rate to correct the VCO frequency. The PLL meanwhile operates in a frequency lock mode, constantly comparing the frequencies and reducing any phase discrepancies. When the VCO passes beyond the desired lock frequency the CPO unlatches and reverts back to the phase lock mode of operation. The frequency lock mode of operation (during CPO latchup) ensures that the phases are always close and will quickly settle into phase lock once the CPO unlatches.

TABLE IV

| Bit 19 | Timer |
| :---: | :---: |
| 0 | Bit 24 Status |
| 1 | $\overline{\text { Bit } 24}$ for 300 ms |

## TIMER OPERATION

The timer function is provided for use as a retriggerable "one shot" to enable muting for approximately 300 milliseconds after station changes. The timer is enabled at bit 24 's output if the normal operating mode is selected (shift register bits 20 and $21=$ "LOW") and shift register bit 19 data is latched as a "HI". The timer's output state will invert immediately upon latching bit 19 " HI " and remain inverted for approximately 300 milliseconds. If the user readdresses the device with bit 19 data "LOW" before the timer finishes its cycle the timer's BIT 24 output will finish out the 300 ms pulse. Readdressing the device with bit 19 " HI " before the timer finishes its cycle will extend the BIT 24 output pulse width by 300 ms . Addressing should be performed immediately after the 50 Hz output transitions "HI". BIT 24's output state is not guaranteed during the first 300 ms after $\mathrm{V}_{\mathrm{CC}_{1}}$ power up as a result of a timer reset in progress.

TABLE V

| Bit |  | FUNCTION OF |
| :---: | :---: | :---: |
| 20 | $\mathbf{2 1}$ | PINS 3, 4, \& 5 |

## TEST MODE OPERATION

Test Mode 1: Enables the BIT output pins to edge trigger the phase comparator inputs and monitor an internal lock detector. BIT 22 negative edge triggers the reference divider input of the phase comparator if the reference divider state is low. BIT 23 provides the open collector ORing of the phase comparator's pump up and down outputs. BIT 24 negative edge triggers the N counter input of the phase comparator if the N counter state is preconditioned low.
Test Mode 2: Enables the BIT outputs to clock the programmable N counter, monitor its output, and force either its load or count condition. BIT 22 provides the N counter output which negative edge triggers the phase comparator and which appears low one N counter clock pulse before it reloads. BIT 23 positive edge triggers the N counter's clock input if the prescaler's output is preconditioned HI. BIT 24 clears the N counter output so that loading will occur on the next N counter clock edge.
Test Mode 3: Enables the BIT outputs to clock the 50 Hz and 10 kHz reference dividers, monitor the reference divider input to the phase comparator, and reset the fast lock latch. BIT 22 positive edge clocks the 10 kHz reference divider chain if the 10 kHz output is preconditioned HI . BIT 22 also positive edge clears the fast lock latch condition. Bit 23 positive edge clocks the 50 Hz divider chain. BIT 24 is the reference divider negative edge trigger input to the phase comparator.

## Absolute Maximum Ratings (Note 1)

Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
Supply Voltage

| $V_{\mathrm{CCM}}$ | 7 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{CC} 1}$ | 7 V |
| $\mathrm{~V}_{\mathrm{CC} 2}$ | 15 V |
| Input Voltage | 7 V |
| Output Voltage |  |
| Logic | 7 V |
| Op Amp and Mixer Outputs | 15 V |

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temp. (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$
Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| $V_{\mathrm{CCM}}$ | 3.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC} 1}$ | 4.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC} 2}$ | 7.0 | 12.0 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter |  | Test Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Logic "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logic "0'" Input Voltage |  |  |  |  |  | 0.8 | V |
| ${ }_{\text {IH }}$ | Logic "1" Input Current |  | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| I/L | Logic "0' Input Current |  | Data, Clock and Enable Inputs, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" Output Voltage | 2 MHz | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\text {CCM }}-0.3$ |  |  | V |
|  |  |  | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\text {CCM }}{ }^{-2}$ |  |  | V |
|  |  | Op Amp | $\mathrm{IOH}^{\prime}=-1.5 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC}_{2}}-1.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "0" Output Voltage | 2 MHz | $\mathrm{IOL}=20 \mu \mathrm{~A}$ |  |  |  | 0.3 | V |
|  |  |  | $\mathrm{IOL}=400 \mu \mathrm{~A}$ |  |  |  | 0.4 | V |
|  |  | 50 Hz | $\mathrm{IOL}^{\prime}=250 \mu \mathrm{~A}$ |  |  |  | 0.3 | V |
|  |  | Bit Outputs | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  |  | 0.3 | V |
|  |  | Op Amp | $\mathrm{l}_{\mathrm{OL}}=1.5 \mathrm{~mA}$ |  |  |  | 1.5 | V |
| V BIAS | Op Amp Input V $\Delta$ |  | Op Amp I/O Shorted, $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=12 \mathrm{~V}$, CPO $=$ TRI-STATE ${ }^{\circledR}$, Op Amp $\mathrm{I}_{\mathrm{OH}}$ vs. $\mathrm{I}_{\mathrm{OL}}$ Applied |  |  |  | 150 | mV |
| ICEX | High Level Output Current | Bit Outputs | $\mathrm{V}_{\mathrm{CC}_{1}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=8.8 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  | 50 Hz | $\mathrm{V}_{C C_{M}}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
|  |  | Mixers | $\mathrm{V}_{\mathrm{CC}_{\mathrm{L}}}=\mathrm{V}_{\mathrm{CC}_{1}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=8.8 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CPO}}$ | Charge Pump Program Current |  | $\begin{aligned} & 0.5 \mathrm{~mA}<\mathrm{I}_{\mathrm{CPO}}<1.5 \mathrm{~mA} \\ & 2 I_{\text {PROG }}=\mathrm{V}_{\mathrm{CC}} / R_{\text {PROG }}, \\ & \text { Measured } \mathrm{I}_{\mathrm{PROG}} \text { to } \mathrm{CPO} \end{aligned}$ | Pump-up | -20 | 2 IPROG | +20 | \% |
|  |  |  | Pump-down | -20 | 2 IPROG | +20 | \% |
|  |  |  | TRI-STATE |  | 0 | 100 | nA |
| ICCM | $\mathrm{V}_{\text {CCM }}$ Supply Current |  |  | $\mathrm{V}_{\text {CCM }}=5.5 \mathrm{~V}$ |  |  | 0.5 | 1.0 | mA |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{CC} 1}+ \\ & \mathrm{I}_{\mathrm{CCL}} \\ & \hline \end{aligned}$ | $V_{C C 1}+V_{C C L}$Supply Current |  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Bits Hi, $\mathrm{I}_{\mathrm{MXR}}$ and IPROG Open |  |  | 25 | 35 | mA |
| ICC2 | $\mathrm{V}_{\text {CC2 }}$ Supply Current |  | $\mathrm{V}_{\mathrm{CC} 2}=12 \mathrm{~V}$ |  |  | 1.5 | 2.5 | mA |
| RIN | Mixer Input Impedance |  | $\begin{aligned} & l_{\mathrm{MXR}}=2.5 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{MXR}}=7.5 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{aligned} & \text { TBD } \\ & \text { TBD } \end{aligned}$ |  | $\begin{aligned} & \hline \Omega \\ & \Omega \end{aligned}$ |
| Rout | Mixer Output Impedance |  | $\begin{aligned} & l_{\mathrm{MXR}}=2.5 \mathrm{~mA} \\ & l_{\mathrm{MXR}}=7.5 \mathrm{~mA} \end{aligned}$ |  |  | $\begin{aligned} & \text { TBD } \\ & \text { TBD } \end{aligned}$ |  | $\begin{aligned} & \hline \Omega \\ & \Omega \end{aligned}$ |
| $\mathrm{gm}_{\mathrm{m}}$ | Mixer Transconductance |  | $\begin{aligned} & I_{\text {MXR }}=2.5 \mathrm{~mA} \\ & I_{\text {MXR }}=7.5 \mathrm{~mA} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \text { TBD } \\ & \text { TBD } \end{aligned}$ |  | mhos mhos |
| NF | Noise Figure |  | $\begin{aligned} & l_{M X R}=2.5 \mathrm{~mA}, \mathrm{R}_{\mathrm{S}}=50 \Omega \\ & \mathrm{I}_{\mathrm{MXR}}=7.5 \mathrm{~mA}, \mathrm{R}_{\mathrm{S}}=10 \Omega \end{aligned}$ |  |  | $\begin{aligned} & \text { TBD } \\ & \text { TBD } \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| XMOD | Cross Modulation |  | $\begin{aligned} & l_{\mathrm{MXR}}=2.5 \mathrm{~mA} \\ & I_{\mathrm{MXR}}=7.5 \mathrm{~mA} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \hline \text { TBD } \\ & \text { TBD } \end{aligned}$ |  | mVRms mVRms |
| $l_{\text {MXR }}$ | Mixer Current |  | $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}$ |  | 1 |  | 7.5 | mA |
| $\mathrm{VCO}_{\text {MAX }}$ | $\mathrm{VCO}_{\text {MAX }}$ frequency |  | $\mathrm{VCC1}=5.5 \mathrm{~V}$ |  |  |  | 225 | MHz |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", they are not meant to imply that the device should be operated at these limits.
Note 2: Unless otherwise specified, $\mathrm{min} / \mathrm{max}$ limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range for DS8911 and DS8912.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as maximum or minimum on absolute value basis.

## AC Electrical Characteristics (Note 2)

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{r}$ | 20\%-80\% Rise Time | $\mathrm{V}_{\mathrm{CC}_{1}}=4.5 \mathrm{~V}$ to 5.5 V |  | 200 | ns |
| $t_{f}$ | 80\% - $20 \%$ Fall Time |  |  | 200 | ns |
| DATASU | Data Setup Time |  | 100 |  | ns |
| DATA $_{H}$ | Data Hold Time |  | 100 |  | ns |
| ENSU | Enable Setup Time |  | 100 |  | ns |
| $E N_{H}$ | Enable Hold Time |  | 100 |  | ns |
| $E N_{\text {PW }}+$ | Enable Positive Pulse Width |  | 200 |  | ns |
| CLK ${ }_{\text {PW }}+$ | Clock Positive Pulse Width |  | 200 |  | ns |
| CLK ${ }_{\text {PW }}$ - | Clock Negative Pulse Width |  | 200 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", they are not meant to imply that the device should be operated at these limits.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range for DS8911 and DS8912.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as maximum or minimum on absolute value basis.

## Timing Diagram



TL/F/7398-10

## MICROWIRETM Bus Format



ENABLE


BIT 23 OUTPUT


| TABLE VI．DS8911 Tuning Characteristics |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | IF <br> Frequency <br> $(\mathbf{M H z})$ | Tuning <br> Range <br> $(\mathrm{MHz})$ | VCO <br> Range <br> $(\mathrm{MHz})$ | Premix <br> Modulus | Reference <br> Frequency <br> $(\mathbf{k H z})$ | Tuning <br> Resolution <br> $(\mathbf{k H z})$ | Image <br> $(\mathrm{MHz})$ |
| LW | $11.55 / .450$ | $.145-.290$ | $112.4-114.1$ | 10 | 10 | 1 | $22-23$ |
| MW | $11.55 / .450$ | $.515-1.61$ | $99.4-110.2$ | 10 | $10,12.5,25,100$ | $1,1.25,2.5,10$ | $21-23$ |
| SW | $11.55 / .450$ | $5.94-6.2$ | 53.5 to 56.1 | 10 | $10,12.5,25$ | $1,1.25,2.5$ | $28-30$ |
| FM | 10.7 | $87.4-108.1$ | $98.1-118.8$ | 1 | $10,12.5,25,100$ | $10,12.5,25,100$ | $109-130$ |
| WB | 10.7 | $162.4-162.6$ | $151-152$ | 1 | $12.5,25$ | $12.5,25$ | $140-142$ |
| $\mathrm{TV}_{1}$ | 10.7 | $59.75-87.75$ | $70.45-98.45$ | 1 | 25 | 25 | $81-109$ |
| $\mathrm{TV}_{2}$ | 10.7 | $179.75-215.75$ | $169.1-205.1$ | 1 | 25 | 25 | $158-194$ |

## Input and Output Schematics



Input and Output Schematics (Continued)


TL/F/7398-13



TL/F/7398-17


TL/F/7398-18



TL/F/7398-5

## Digital PLL Synthesis

National Semiconductor Corp. Application Note 335
Craig Davis
Tom Mills
Keith Mueller

## I. System Concepts

## introduction

Digital tuning systems are fast replacing the conventional mechanical systems in AM/FM and television receivers. The desirability of the digital approach is mainly due to the following features:

- Precise tuning of station frequencies
- Exact digital frequency display
- Keyboard entry of desired frequency
- Virtually unlimited station memory
- Up/down scanning through the band
- Station "search" (stop on next active station)
- Power on to the last station
- Easy option for time-of-day clock

In addition, recent developments in large scale integrated circuit technology and new varactor diodes for the AM band have made the cost-benefit picture for digital tuning very attractive. System partitioning is extremely important in optimizing this cost-benefit picture, as will be discussed.

## SYSTEM DESCRIPTION

A simplified block diagram of a typical digitally tuned receiver is shown in Figure 1. Notice this receiver could be one for AM, FM, marine radio, or television; it makes no difference. The frequency synthesizer block generates the local oscillator frequency for the receiver, just as a conventional mechanical tuner would. However, the phase-locked-loop (PLL) acts as an integral frequency multiplier of an accurate crystal controlled reference frequency while the mechanical type provides a continuously variable frequency output with no reference. Some method of controlling the value of the multiplier for channel tuning must be provided. The other RF, IF, and audio/video circuitry will be the same as in the mechanical tuning method.
There are many different ways to partition the frequency synthesizer system to perform the digital tuning function.


FIGURE 1. Block Diagram of a Digitally Tuned Receiver

## PROGRAMMABLE CONTROLLER FUNCTION

The most cost-effective application of different IC process technologies is shown in Figure 2. The controller is separate from the PLL. The controller can be as simple as a mask programmable microcontroller* or as complicated as a highpowered microprocessor system. It can be done most economically with NMOS technology because of the logic density possible and the small size of the RAM/ROM memory cells. It could also be CMOS for extremely low power consumption in standby mode.

## BASIC PHASE-LOCKED-LOOP FUNCTION

The DS8906/7/8 series of PLLs utilize a dual-modulus frequency synthesis technique. The reasons for this and the PLL itself will now be discussed.
Figure 3 is a diagram of the most simple phase-locked-loop. A particular reference frequency is generated by a crystal oscillator and some fixed divider, and this goes into one side *Such as National's COPTM family.
of a digital phase comparator. A voltage controlled oscillator (VCO) feeds directly into the other input of the phase comparator. The output of the phase comparator is an error signal which is filtered and fed back to the VCO as a DC control voltage.
In lock, the phase error must be zero, so $f_{\mathrm{IN}}$ equals $\mathrm{f}_{\mathrm{REF}}$. This system provides only one output frequency, that being equal to the reference frequency.
Figure 4 is basically the same but now a programmable di-vide-by-N counter is between the VCO and the phase comparator. The input to the phase comparator ( $\mathrm{f}_{\mathrm{N}}$ ) now becomes the output frequency of the VCO (fout) divided by N , where N is the division code loaded into the programmable counter. This means fout $/ \mathrm{N}$ must equal $\mathrm{f}_{\text {REF }}$. Thus, the VCO output frequency becomes $N \times f_{\text {REF }}$, and fout can now be changed in integral steps of $f_{\text {REF }}$ by merely changing N .


TL/F/5269-2
FIGURE 2. System Block Diagram


TL/F/5269-3
FIGURE 3. Basic Phase-Locked-Loop


FIGURE 4. Basic PLL Frequency Synthesizer

In applications where the output frequency desired exceeds the maximum clock frequency of available programmable dividers, a common solution is to add a prescaler preceding the programmable divider, as shown in Figure 5. In this case $f_{\text {fout }}=N\left(M \times f_{\text {REF }}\right)$ and so the output frequency step size becomes $M \times f_{\text {REF }}$. So, while this technique allows higher frequency operation, it does so at the expense of either increased channel spacing for a given reference frequency, or decreased reference frequency if a specific channel spacing is required. This latter limitation is often undesirable as it can cause increased lock-on time, decreased scanning rates, and sidebands at undesirable frequencies.

Figure 6 shows the basic dual-modulus scheme. Here, a dual-modulus prescaler is substituted for the fixed prescaler and the modulus is controlled by programmable counters. The advantage to this approach is that the step size is again equal to the reference frequency while the prescaling still allows the programmable counters to operate at lower frequencies. As in the fixed prescale technique, only the prescaler needs to be high speed. The DS8906/7/8 prescale by $7 / 8$ for AM and in a similar fashion by 63/64 in FM.


FIGURE 5. PLL Frequency Synthesizer with Fixed Prescaler


FIGURE 6. Basic Dual-Modulus Frequency Synthesizer

## II. Application Hints

## VOLTAGE CONTROLLED OSCILLATORS

In all radio and television applications, the voltage controlled oscillator (VCO) is a varactor tuned, LC type of circuit. The LC circuit is used over the various RC current controlled circuits because of their superior noise characteristics. Figure 7 shows a collection of popular VCOs used in radio and television tuners. The AM VCO is a Hartley design chosen for wide tuning range. Commonly used varactors will show a capacitance change of 350 pF at 1 V to 20 pF at 8 V , which if used in a low capacitance oscillator circuit, can produce a tuning range approaching 3 to 1.

In the higher frequency ranges, above 50 MHz , Colpitts oscillators are used because stray circuit capacitance will be in parallel with desired feedback capacitance and not cause undesirable spurious resonances that might occur with the tapped coil Hartley design. The FM VCO shown is a grounded base design with feedback from collector to emitter. A UHF television oscillator is also shown. It too is a grounded base oscillator, but using a transmission line as the resonant element instead of a coil. The transmission line and tuning capacitors are arranged in $\pi$ network which offers improved noise characteristics over a parallel tuned circuit. This circuit will tune over almost an octave.


## PLL LOOP FILTER CALCULATIONS

Andrzej Przedpelski, in two articles published in Electronic Design (\#19, Sept. 13, 1978 and \#10, May 10, 1978) explains how to calculate the three time constants associated with a third order type 2 loop which is typically used with the DS8906/7/8 series. Figure 8 explains his method and shows a sample calculation. His articles illustrate how to calculate three time constants, and plot open loop gain and phase, and closed loop noise response.
It should be noted that VCO gain, $K_{V}$, is in terms of radians per second per volt, and phase detector gain, $K_{D}$, is in terms of amps per radian. The phase detector gain for the DS8906/7/8 series is $\pm$ lout divided by $4 \pi$.

Figure 9 illustrates an example calculation of time constants, and a plot of open loop gain and phase based on the preceding analysis.

## REFERENCES

1. Manassewitsch V., "Frequency Synthesizers" (Wiley, New York, 1976)
2. Rohde, A. L., "Digital PLL Frequency Synthesizers" (Prentice Hall, Englewood Cliffs, 1983)
3. Egan, W. F., "Frequency Synthesis By Phase Lock" (Wiley, New York, 1981)


TL/F/5269-10
$T 1=\mathrm{R1C1}$
$\mathrm{T} 1=\mathrm{R} 1 \mathrm{C} 2$

$$
\frac{\theta_{V}}{1_{0}}=\frac{1+S T 1}{\operatorname{SC} 1(1+S T 2)}
$$

$$
\mathrm{G}(\mathrm{~S})=\frac{\mathrm{K}_{\mathrm{D}} \mathrm{~K}_{\mathrm{V}}}{\mathrm{NS} \mathrm{~S}^{2} \mathrm{C} 1}\left(\frac{1+\mathrm{ST} 1}{1+\mathrm{ST} 2}\right)
$$

$$
\mathrm{T} 2=\frac{1-\tan \phi \cos \phi}{\omega_{O} \cos \phi}
$$

$$
T 1=\frac{1}{\omega_{0}^{2} T 2}
$$

$$
C 1=\frac{K_{D} K_{V}}{N \omega_{0}^{2}}\left(\frac{-\omega_{O} T 1-1}{\omega_{O} T 2+1}\right)
$$

where $\theta=$ desired phase margin

$$
\omega_{O}=\text { loop natural frequency }
$$

$$
\approx \text { closed loop bandwidth }
$$

Note: DS8909 op amp required C3 $\approx 1000 \mathrm{pF}$ for compensation.

FIGURE 8. Third Order Type 2 Loop


FIGURE 9. Example of Gain and Phase Calculation

## DUAL-MODULUS COUNTING RANGE LIMITATIONS

- Minimum count limitations
- Maximum count limitations

The DS8906/7/8 series PLLs utilize a dual-modulus counting scheme internally based on a $63 / 64$ prescale modulus in FM mode in order that all of the U.S. FM frequency assignments could be reached using a 25 kHz reference. The counter modulus $N=64 A+B$ where $B$ is the 6 least significant bits of $N$ and $A$ is the 7 th and greater significant bits of $N$.

$$
\begin{aligned}
N & =64 A+B \\
N & =64 A+\overline{63}-B(B=63-\bar{B}) \\
1+N & =64 A+63+1-64 \bar{B}+63 \bar{B} \\
1+N & =64(A+1-\bar{B})+63 \bar{B}
\end{aligned}
$$

The last equation is in the final form used internally by the DS8906/7/8. The equation indicates that, if N is loaded into the device, it will solve for $N+1$.
The minimum continuous N modulus (code) the equation dictates should occur when $A=\bar{B} . \bar{B}$ maximum $=63$ implies $A=\overline{62}, B=63$ should be an illegal $N+1$ code $(N+$ $1=3969$ ). However, because this is just inside the lower FM band limits, extra circuitry was added to enable this particular code's operation. The actual minimum $\mathrm{N}+1$ code for these PLLs thus becomes the case when $A=61, \bar{B}=$ $61, N+1$ minimum $=3907$. There are legitimate $N+1$ codes below this 3907 value, however, they are not continuous. (i.e., Starting at 3907 and counting down, one additional code is in error every 63 codes. Thereafter, these erroneous codes are the cases where $A<\bar{B}$.) The sequence of illegal codes is shown in Figure 10.

| Loaded Value of N | A | $\overline{\mathbf{B}}$ | Status | Actual Locked N + 1 Value |
| :---: | :---: | :---: | :---: | :---: |
| 3906 | 61 | 61 | OK | 3907 |
| 3905 | 61 | 62 | illegal | 3907 |
| 3904 | 61 | 63 | illegal | 3907 |
| 3903 | 60 | 0 | OK | 3904 |
| - | - | - | - | - |
| - | $\bullet$ | $\bullet$ | $\bullet$ | - |
| - | - | - | - | - |
| 3843 | 60 | 60 | OK | 3844 |
| 3842 | 60 | 61 | illegal | 3844 |
| 3841 | 60 | 62 | illegal | 3844 |
| 3840 | 60 | 63 | illegal | 3844 |
| 3839 | 59 | 0 | OK | 3840 |
| - | - | - | - | - |
| $\bullet$ | - | - | $\bullet$ | $\bullet$ |
| - | - | - | $\bullet$ | - |
| 3780 | 59 | 59 | OK | 3781 |
| 3779 | 59 | 60 | illegal | 3781 |
| 3778 | 59 | 61 | illegal | 3781 |
| 3777 | 59 | 62 | illegal | 3781 |
| 3776 | 59 | 63 | illegal | 3781 |
| 3775 | 58 | 0 | OK | 3776 |
| - | - | - | $\bullet$ | - |
| - | - | - | - | $\bullet$ |
| - | - | - | - | - |
| 3717 | 58 | 58 | OK | 3718 |
| 3716 | 58 | 59 | illegal | 3718 |
| 3715 | 58 | 59 | illegal | 3718 |
| 3714 | 58 | 60 | illegal | 3718 |
| 3713 | 58 | 61 | illegal | 3718 |
| 3712 | 58 | 63 | illegal | 3718 |
| 3711 | 57 | 0 | OK | 3712 |
| $\bullet$ | - | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ |

FIGURE 10. FM Mode Dual-Modulus Counting Below the Minimum Continuous N Code of 3906

Maximum code limits for these dual-modulus PLLs are determined by the N code bit length. The DS8906 and DS8908 have a 14 -bit N counter allowing 16,383 counts. The DS8907 has a 13-bit $N$ node length, allowing a maximum $N$ count of 8,191 . See Figure 11 for table operating ranges of the DS8906, DS8907 and DS8908 PLLs.

## CONCLUSION

The major application for the DS8906/7/8 PLLs are synthesizers for AM-FM radios, and have been widely accepted in
the marketplace. Figure 12 shows the block diagram of such a radio. In this application the following performance relating to the PLL tuning system is realized.

| PLL Loop Bandwidth | 300 Hz |
| :--- | ---: |
| Reference Frequency Sidebands | $>60 \mathrm{~dB}$ |
| Signal-to-Noise Ratio |  |
| AM: $30 \%$ modulation | $>50 \mathrm{~dB}$ |
| FM: 22.5 kHz deviation | $>55 \mathrm{~dB}$ |
| Switching Speed (one channel) | $<1.5 \mathrm{~ms}$ |


| Product | Input | Ref (Hz) | $\mathrm{fiN}^{(H z)}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min* | Max |
| DS8906 | AM | 500 | 24.5k | 8.193M |
|  | FM | 12.5k | 48.8375M | 120M |
| DS8907 | AM | 10k | 490k | 15M |
|  | FM | 25k | 97.675M | 120M |
| DS8908 | AM | 1k | 49k | 15M |
|  |  | 9k | 441k | 15M |
|  |  | 10k | 490k | 15M |
|  |  | 20k | 980k | 15M |
|  | FM | 1k | 3.907 M | 15M |
|  |  | 9k | 35.163M | 120M |
|  |  | 10k | 39.07M | 120M |
|  |  | 20k | 78.14M | 120M |

*The minimum frequency shown is obtained when the minimum continuous N code is utilized and it assumes the edge rates $>20 \mathrm{~V} / \mu \mathrm{s}$.

FIGURE 11. Product Operating Frequency Range


TL/F/5269-12
FIGURE 12. AM-FM Digitally Tuned Radio System

Section 9

## Appendices/

Physical Dimensions

## Section Contents

Application Assistance NUMBER

- Application Note Index
- Technical Terms and Definitions ..... 9-3 ..... 9-4
Cross Reference Guide
- Interface Product Cross Reference Guide ..... 9-6
- Industry Package Cross Reference Guide ..... 9-14
Enhanced Processing
- Military/Aerospace Programs from National Semiconductor ..... 9-16
- National's A+ Program ..... 9-20
Data Bookshelf ..... $9-22$
Packaging- AN-336 Understanding Integrated Circuit PackagePower Capabilities9-24
- AN-450 Small Outline (S.O.) Package Surface Mounting Methods-Parameters and Their Effect on Product Reliability ..... 9-29
- Physical Dimensions ..... 9-38PAGE
Sales and Distribution Offices


## Application Note Index

|  | APPLICATION NOTE | PAGE NUMBER |
| :---: | :---: | :---: |
| AN-22 | Integrated Circuits for Digital Data Transmission | 1-184 |
| AN-76 | Applying Modern Clock Drivers to MOS Memories | 5-72 |
| AN-84 | Driving 7-Segment Gas Discharge Display Tubes with National Semiconductor Circuits | 4-151 |
| AN-108 | Transmission Line Characteristics | 1-198 |
| AN-199 | A Low Component Count Video Data Terminal Using the DP8350 CRT Controller and the 8080 CPU | 4-33 |
| AN-212 | Graphics using the DP8350 Series of CRT Controllers | 4-52 |
| AN-213 | Safe Operating Areas for Peripheral Drivers | 3-65 |
| AN-214 | Transmission Line Drivers and Receivers for EIA Standards RS-422 and RS-423 | 1-204 |
| AN-216 | Summary of Electrical Characteristics of Some Well Known Digital Interface Standards | 1-214 |
| AN-243 | Graphics/Alphanumerics Systems Using DP8350 | 4-57 |
| AN-259 | DS3662 The Bus Optimizer | 2-43 |
| AN-270 | Software Design for a 38.4 kBaud Data Terminal | 4-82 |
| AN-335 | Digital PLL Synthesis | 8-53 |
| AN-336 | Understanding Integrated Circuit Package Power Capabilities | 9-24 |
| AN-337 | Reducing Noise on Microcomputer Busses | $2 \cdot 50$ |
| AN-409 | Transceivers and Repeaters Meeting the EIA RS-485 Interface Standard | 1-227 |
| AN-438 | Low Power RS-232C Driver and Receiver in CMOS | 1-234 |
| AN-450 | Small Outline (S.O.) Package Surface Mounting MethodsParameters and their Effect on Product Reliability | 9-29 |
| AN-457 | High Speed, Low Skew RS-422 Drivers and Receivers Solve Critical System Timing Problems | 1-238 |
| AN-458 | The Proposed IEEE 896 Futurebus a Solution to the Bus Driving Problem | 2-94 |

## Technical Terms and Definitions

## CURRENT

## High-Level Input Current, $\mathbf{I}_{\mathbf{I H}}$

The current into* an input when a high-level voltage is applied to that input.
Input Current at Maximum Input Voltage, II
The current into* an input when maximum specified input voltage is applied.
Low-Level Input Current, IIL
The current into* an input when a low-level voltage is applied to that input.
Low-Level Input Current HiZ, liLz
The current into* an input when a low-level voltage is applied to the input with the device in the TRI-STATE condition.

## High-Level Output Current, $\mathrm{IOH}_{\mathrm{OH}}$

The current into* an output with input conditions applied that, according to the product specification, will establish a logic high level at the output.

## Low-Level Output Current, IOL

The current into* an output with input conditions applied that, according to the product specification, will establish a logic low level at the output.

## Off-State Output Current, Io (Icex)

The current flowing into* an output with input conditions applied that, according to the product specification, will cause the output switching element to be in the off state.
NOTE: This parameter is usually specified for open-collector outputs intended to drive devices other than logic circuits at a specified voltage usually greater then the $V_{C C}$ supply.

## Output Current of a TRI-STATE Device, Ioz

The current into* a TRI-STATE output having input conditions applied that, according to the product specification, will establish the high-impedance state at the output.

## Short-Circuit Output Current, Ios

The current into* an output when that output is short-circuited to ground or any other specified potential, with input conditions applied to establish the output logic level farthest from ground potential or any other specified potential.

## Supply Current, ICCH

The current into* the $V_{C C}$ supply terminal of an integrated circuit when the outputs are in a logic high state.
Supply Current, ICCL
The current into* the $V_{C C}$ supply terminal of an integrated circuit when the outputs are in a logic low state.

## VOLTAGE

High-Level Input Voltage, $\mathbf{V}_{\mathbf{I H}}$
An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables.
NOTE: A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed.
*Current out of a terminal is given as a negative value.

## Low-Level Input Voltage, $\mathrm{V}_{\text {IL }}$

An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables.
NOTE: A maximum is specified that is the , nost positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed.

## Positive-Going Threshold Voltage, $\mathbf{V}_{\mathbf{T H}}$

The voltage level at a transition-operated input that, causes operation of the logic element according to specification, as the input voltage rises from a level below the negative-going threshold voltage, $\mathrm{V}_{\mathrm{TL}}$.

## Negative-Going Threshold Voltage, $V_{\text {TL }}$

The voltage level at a transition-operated input that, causes operation of the logic element according to specification, as the input voltage falls from a level above the positive-going threshold voltage, $\mathrm{V}_{\mathrm{TH}}$.

## Hysteresis, $\mathrm{V}_{\mathrm{HYS}}$

The absolute difference in voltage value between the positive going threshold and negative going threshold.
Input Clamp Voltage, $\mathbf{V}_{\mathbf{I K}}$
An input voltage in a region of relatively low differential resistance that serves to limit the input voltage swing.
High-Level Output Voltage, $\mathrm{V}_{\mathrm{OH}}$
The voltage at an output terminal with input conditions applied that, according to the product specification, will establish a logic high level at the output.

## Low-Level Output Voltage, $\mathrm{V}_{\mathrm{OL}}$

The voltage at an output terminal with input conditions applied that, according to the product specification, will establish a logic low level at the output.

## Off-State Output Voltage, $\mathrm{V}_{\mathrm{O}(\mathrm{off})}$

The voltage at an output terminal with input conditions applied that, according to the product specification, will cause the output switching element to be in the off state.
NOTE: This characteristic is usually specified only for the outputs not having internal pull-up elements.

## On-State Output Voltage, $\mathbf{V}_{\mathbf{O}(o n)}$

The voltage at an output terminal with input conditions applied that, according to the product specification, will cause the output switching element to be in the on-state.

## Output Clamp Voltage, $\mathbf{V}_{\mathrm{OK}}$

An output voltage in a region of low differential resistance that serves to limit the voltage swing.

## PROPAGATION TIME

## Propagation Delay Time, tpD

The time between the specified reference points on the input and output voltage waveforms with the output changing from one logic level (high or low) to the other logic level.

## Technical Terms and Definitions (Continued)

Propagation Delay Time, Low-to-High-Level Output, $t_{\text {PLH }}$

The time between the specified reference points on the input and output voltage waveforms with the output changing from the logic low level to the logic high level.
Propagation Delay Time, High-to-Low-Level Output, $t_{\text {PHL }}$
The time between the specified reference points on the input and output voltage waveforms with the output changing from the logic high level to the logic low level.
Transition Time LOW to HIGH, tTLH
The time between two specified reference points on a waveform, normally specified between the $10 \%$ and $90 \%$ points, that is changing from LOW to HIGH.
Transition Time HIGH to LOW, the $^{\text {THL }}$
The time between two specified reference points on a waveform, normally specified between the $90 \%$ and $10 \%$ points, that is changing from HIGH to LOW.

## TRI-STATE DELAYS

Output Enable Time, $t_{\text {PZL }}$
The propagation delay time between the specified reference points on the input and output voltage waveforms with the TRI-STATE output changing from a high-impedance (off) state to the logic low level.

## Output Enable Time, $\mathrm{t}_{\mathrm{PzH}}$

The propagation delay time between the specified reference points on the input and output voltage waveforms with the TRI-STATE output changing from a high-impedance (off) state to the logic high level.

## Output Disable Time, tpLz

The propagation delay time between the specified reference points on the input and output voltage waveforms with the TRI-STATE output changing from the logic low level to a high-impedance (off) state.
Output Disable Time, $\mathrm{t}_{\mathrm{PHZ}}$
The propagation delay time between the specified reference points on the input and output voltage waveforms with the TRI-STATE output changing from the logic high level to a high-impedance (off) state.

## CLOCK FREQUENCY

## Maximum Clock Frequency, $f_{\text {MAX }}$

The highest rate at which the clock input of a bistable circuit can be driven through its required sequence while maintaining stable transitions of logic level at the output with input conditions established that should cause changes of output logic level in accordance with the specification.

## PULSE WIDTH

Pulse Width, $\mathbf{t}_{\text {w }}$
The time interval between specified reference points on the leading and trailing edges of the pulse waveform.

## SETUP AND HOLD TIME

## Setup Time, $\mathbf{t}_{\text {SU }}$

The time interval between the application of a signal that is maintained at a specified input terminal prior to a consecutive active transition at another specified input terminal.
Note 1: The setup time is defined as the time between two events and may be insufficient to accomplish the setup. A minimum value is specified that is the shortest interval for which proper operation of the logic element is guaranteed.
Note 2: The setup time may have a negative value in which case the minimum limit defines the longest interval of time between the active transition and the application of the other signal for which proper operation of the logic element is guaranteed.
Hold Time, $t_{h}$
The interval during which a signal is maintained at a specified input terminal after an active transition occurs at another specified input terminal.
Note 1: The hold time is defined as the time between two events and may be insufficient to accomplish the intended result. A minimum value is specified that is the shortest interval of time for which proper operation of the logic element is guaranteed.
Note 2: The hold time may have a negative value in which case the minimum limit defines the longest interval of time between the release of data and the active transition on the specified input for which proper operation of the logic element is guaranteed.

## TRUTH TABLE EXPLANATIONS

Symbols generally associated with Functional Truth Tables.
$\mathrm{H} \quad=$ Logic high level (steady-state)
L = Logic low level (steady-state)
$\rightarrow=$ Transition from a logic low to high level

- = Transition from a logic high to low level
$\mathrm{X} \quad=$ irrelevant (any input, including transitions)
$Z \quad=$ off state (high-impedance) of a TRI-STATE output
a..h = the level of steady-state inputs at inputs $A$ through H respectively
$Q_{0}=$ level of $Q$ before the indicated steady-state input conditions were established
$\bar{Q}_{\mathrm{O}} \quad=$ complement of $\mathrm{Q}_{\mathrm{O}}$ or level of $\overline{\mathrm{Q}}$ before the indicated steady-state input conditions were established
$Q_{n} \quad=$ level of $Q$ before the most recent active transition indicated by $\rightarrow T$ or
NOTE: If, in the input columns, a row contains only the symbols $\mathrm{H}, \mathrm{L}$, and/or $X$, this means the indicated output is valid whenever the input configuration is achieved and regardless of the event sequence. The output logic state persists so long as the input configuration is maintained.
If, in the input columns, a row contains ( $\mathrm{H}, \mathrm{L}$, and/or X ) together with - and/or this means the output is valid whenever the input configuration is achieved. However, the transition(s) must occur following the application of the steady-state levels. If the output is shown as a level ( $H, L, Q_{O}$ or $\bar{Q}_{O}$ ), it will be maintained so long as the steady-state input levels and the levels that terminate the defined transitions are maintained. Unless otherwise specified, input transitions in the opposite direction to those shown have no effect on the steady state output.

| Device Designation | National's Direct Replacement | National's Closest Replacement |
| :---: | :---: | :---: |
| AMD |  |  |
| AM26LS30DC | DS3691J |  |
| AM26LS30PC | DS3691N |  |
| AM26LS31DC | DS26LS31CJ |  |
| AM26LS31PC | DS26LS31CN |  |
| AM26LS32DC | DS26LS32ACJ | DS26LS32CJ |
| AM26LS32PC | DS26LS32ACN | DS26LS32CN |
| AM26LS33DC | DS26LS33ACJ | DS26LS33CJ |
| AM26LS33PC | DS26LS33ACN | DS26LS33CN |
| AM26S10DC | DS26S10J |  |
| AM26S10PC | DS26S10N |  |
| AM26S11DC | DS26S11J |  |
| AM26S11PC | DS26S11N |  |
| AM26S12DC |  | DS8838J |
| AM26S12PC |  | DS8838N |
| AM2965DC |  | DP84240J |
| AM2965PC |  | DP84240N |
| AM2966DC |  | DP84244J |
| AM2966PC |  | DP84244N |
| N8T26AB | DS8T26AN |  |
| N8T26AF | DS8T26AJ |  |
| N8T28F | DS8T28J |  |
| N8T28N | DS8T28N |  |
| D8212 | DP8212J |  |
| P8212 | DP8212N |  |
| D8216 | DP8216J |  |
| P8216 | DP8216N |  |
| D8224 | DP8224J |  |
| AM8224PC | DP8224N |  |
| D8226 | DP8226J |  |
| P8226 | DP8226N |  |
| AM8228PC | DP8228N |  |
| D8228 | DP8228J |  |
| AM8238PC | DP8238N |  |
| D8238 | DP8238J |  |
| DP8303J | DP8303J |  |
| DP8303N | DP8303N |  |
| DP8304BJ | DP8304BJ |  |
| DP8304BN | DP8304BN |  |
| DP8307J | DP8307J |  |
| DP8307N | DP8307N |  |
| DP8308J | DP8308J |  |
| DP8308N | DP8308N |  |
| DS8838J | DS8838J |  |
| DS8838N | DS8838N |  |

The manufacturer's most current data sheets take precedence over this guide.

Interface Cross Reference Guide ${ }_{\text {(Continued) }}$
Device
Designation

| National's | National's <br> Direct <br> Closest <br> Replacement |
| :---: | :---: |
| Replacement |  |

Device
Designation

National Semiconductor

| FAIRCHILD |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mu \mathrm{A} 1488 \mathrm{DC}$ | DS1488J |  | 9636ARC |  | DS3691J |
| $\mu \mathrm{A1488PC}$ | DS1488N |  | 9636ATC |  | DS3691N |
| $\mu \mathrm{A1489ADC}$ | DS1489AJ |  | 9637ARC |  | DS3486J |
| $\mu$ A1489APC | DS1489AN |  | 9637ATC |  | DS3486N |
| $\mu \mathrm{A1489DC}$ | DS1489J |  | 9640DC | DS26S10J |  |
| $\mu \mathrm{A1489PC}$ | DS1489N |  | 9640 PC | DS26S10N |  |
| $\mu \mathrm{A} 3680 \mathrm{DC}$ | DS3680J |  | 9643PC |  | DS75322N |
| $\mu \mathrm{A} 3680 \mathrm{PC}$ | DS3680N |  | 9643TC |  | DS75322N |
| 75107ADC | DS75107J |  | 9645DC |  | DS3245J |
| 75107APC | DS75107N |  | 9645PC |  | DS3245N |
| 75107BDC |  | DS75107J |  |  |  |
| 75107 BPC |  | DS75107N |  |  |  |
| 75108ADC | DS75108J |  |  |  |  |
| 75108APC | DS75108N |  |  |  |  |
| 75108BDC |  | DS75108J |  |  |  |
| 75108 BPC |  | DS75108N |  |  |  |
| 75150RC | DS75150J.8 |  |  |  |  |
| 75150TC | DS75150N |  |  |  |  |
| 75154DC | DS75154J |  |  |  |  |
| 75154PC | DS75154N |  |  |  |  |
| 75450 BDC | DS75450J |  |  |  |  |
| 75450 BPC | DS75450N |  |  |  |  |
| 75451ARC | DS75451J.8 |  |  |  |  |
| 75451ATC | DS75451N |  |  |  |  |
| 75451BRC | DS75451J.8 |  |  |  |  |
| 75451BTC | DS75451N |  |  |  |  |
| 75452ARC | DS75452J.8 |  |  |  |  |
| 75452ATC | DS75452N |  |  |  |  |
| 75452BRC | DS75452J.8 |  |  |  |  |
| 75452BTC | DS75452N |  |  |  |  |
| 75453ARC | DS75453J-8 |  |  |  |  |
| 75453ATC | DS75453N |  |  |  |  |
| 75453BRC | DS75453J-8 |  |  |  |  |
| 75453BTC | DS75453N |  |  |  |  |
| 75461RC | DS75461J.8 |  |  |  |  |
| 75461TC | DS75461N |  |  |  |  |
| 75462RC | DS75462J.8 |  |  |  |  |
| 75462TC | DS75462N |  |  |  |  |
| 75471TC |  | DS3611N |  |  |  |
| 75472TC |  | DS3612N |  |  |  |
| 75491 PC | DS75491N |  |  |  |  |
| 75492PC | DS75492N |  |  |  |  |
| 75492APC |  | DS75492N |  |  |  |
| $\mu \mathrm{A}$ (26ADC | DS8T26AJ |  |  |  |  |
| $\mu \mathrm{A}$ ¢T26APC | DS8T26AN |  |  |  |  |
| $\mu \mathrm{A}$ (28DC | DS8T28J |  |  |  |  |
| $\mu \mathrm{A}$ T28PC | DS8T28N |  |  |  |  |
| 9614DC | DS75114J |  |  |  |  |
| 9614PC | DS75114N |  |  |  |  |
| 9615DC | DS75115J |  |  |  |  |
| 9615PC | DS75115N |  |  |  |  |
| 9616DC |  | DS1488J |  |  |  |
| 9616PC |  | DS1488N |  |  |  |
| 9617DC |  | DS1489AJ |  |  |  |
| 9617DC |  | DS1489J |  |  |  |
| 9617PC |  | DS75154N |  |  |  |

The manufacturer's most current data sheets take precedence over this guide.

| Interface Cross Reference Guide |  |  |
| :---: | :---: | :---: |
| Device <br> Designation | National's <br> Direct <br> Replacement | National's <br> Closest <br> Replacement |
| $M M 1$ |  |  |
| 74 S 408 N | DP8408N |  |
| 74 S 409 N | DP8409N |  |
| 74 S 780 N | DP8400N |  |

The manufacturer's most current data sheets take precedence over this guide.

Interface Cross Reference Guide ${ }_{\text {(Continued) }}$

| Device <br> Designation | National's <br> Direct <br> Replacement | National's <br> Closest <br> Replacement |
| :---: | :---: | :---: |
| INTEL |  |  |
| D3245 | DS3245J |  |
| D8212 | DP8212J |  |
| P8212 | DP8212N |  |
| D8216 | DP8216J |  |
| P8216 | DP8216N |  |
| D8224 | DP8224J |  |
| D8224 | DP8224N |  |
| D8226 | DP8226J |  |
| P8226 | DP8226N |  |
| D8228 | DP8228J |  |
| D8228 | DP8228N |  |
| D8238 | DP8238J |  |
| P8238 | DP8238N |  |
| D8286 | DP8304BJ |  |
| P8286 | DP8304BN |  |
| D8287 | DP8303J |  |
| P8287 | DP8303N |  |

The manufacturer's most current data sheets take precedence over this guide.


Interface Cross Reference Guide (Continued)

| Device Designation | National's Direct Replacement | National's Closest Replacement |
| :---: | :---: | :---: |
| SIGNETICS |  |  |
| MC1488F | DS1488J |  |
| MC1488N | DS1488N |  |
| MC1489AN | DS1489AN |  |
| MC1489AF | DS1489AJ |  |
| MC1489F | DS1489J |  |
| MC1489N | DS1489N |  |
| NE582F |  | DS75494J |
| NE582N |  | DS75494N |
| 75S107F |  | DS75107J |
| 75S107N |  | DS75107N |
| 75S108F |  | DS75108J |
| 75S108N |  | DS75108N |
| 75S207F |  | DS75207J |
| 75S207N |  | DS75207N |
| 75S208F |  | DS75208J |
| 75S208N |  | DS75208N |
| N8T13F | DS75121J |  |
| N8T13N | DS75121N |  |
| N8T14F | DS75122J |  |
| N8T14N | DS75122N |  |
| N8T15F |  | DS75150J. 8 |
| N8T15N |  | DS75150N |
| N8T23F | DS75123J |  |
| N8T23N | DS75123N |  |
| N8T24F | DS75124J |  |
| N8T24N | DS75124N |  |
| N8T26AF | DS8T26AJ |  |
| N8T26AN | DS8T26AN |  |
| N8T28F | DS8T28J |  |
| N8T28N | DS8T28N |  |
| N8T34F | DS8834 ${ }^{\text {J }}$ |  |
| N8T34N | DS8834N |  |
| N8T37F | DS8837J |  |
| N8T37N | DS8837N |  |
| N8T38F | DS8838J |  |
| N8T38N | DS8838N |  |
| N8T380F | DS8836J | DS8640J |
| N8T380N | DS8836N | DS8640N |
| *DS8820AF | DS8820AJ |  |
| *DS8820AN | DS8820AN |  |
| *DS8820F | DS8820J |  |
| *DS8820N | DS8820N |  |
| *DS8830F | DS8830J |  |
| *DS8830N | DS8830N |  |
| * DS8880F | DS8880J |  |
| *DS8880N | DS8880N |  |

The manufacturer's most current data sheets take precedence over this guide.
*Signetics has announced plans to obsolete these products.

|  | Interface Cross Reference Guide |  |  |
| :---: | :---: | :---: | :---: |
|  | Device Designation | National's Direct Replacement | National's Closest Replacement |
|  | SPRAGUE |  |  |
|  | UDN3611H UDN3611M | $\begin{aligned} & \hline \text { DS3611J. } 8 \\ & \text { DS3611N } \end{aligned}$ |  |
| III | UDN3612H UDN3612M | $\begin{aligned} & \text { DS3612J-8 } \\ & \text { DS3612N } \end{aligned}$ |  |
|  | UDN3613H <br> UDN3613M | $\begin{aligned} & \text { DS3613J-8 } \\ & \text { DS3613N } \end{aligned}$ |  |
| 8 | UDN3614H UDN3614M | $\begin{aligned} & \text { DS3614J-8 } \\ & \text { DS3614N } \end{aligned}$ |  |

The manufacturer's most current data sheets take precedence over this guide.

Interface Cross Reference Guide ${ }_{\text {(continued) }}$
National Semiconductor

| Device Designation | National's Direct Replacement | National's Closest Replacement | Device Designatlon | Natlonal's Direct Replacemen | National's Closest Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TEXAS INSTRUMENTS |  |  |  |  |  |
| MC1488J | DS1488J |  | SN75188N | DS1488N |  |
| MC1488N | DS1488N |  | SN75189AJ | DS1489AJ |  |
| MC1489AJ | DS1489AJ |  | SN75189AN | DS1489AN |  |
| MC1489AN | DS1489AN |  | SN75189J | DS1489J |  |
| MC1489J | DS1489J |  | SN75189N | DS1489N |  |
| MC1489N | DS1489N |  | SN75207BN | DS75207N |  |
| AM26LS31CJ | DS26LS31CJ |  | SN75207J |  | DS75207J |
| AM26LS31CN | DS26LS31CN |  | SN75208BJ | DS75208J |  |
| AM26LS32ACJ | DS26LS32ACJ | DS26LS32CJ | SN75208J |  | DS75208J |
| AM26LS32ACN | $\begin{aligned} & \text { DS26LS32ACN } \\ & \text { DS26LS33ACJ } \end{aligned}$ | DS26LS32CN DS26LS33CJ DS26LS33CN | SN75208N |  | DS75208N |
| AM26LS33AJ |  |  | SN75325J | DS75325J |  |
| AM26LS33AN | DS26LS33ACN |  | SN75325N | DS75325N |  |
| AM26Si0CJ | DS26S10J |  | SN75361AJG | DS75361J-8 |  |
| AM26S10CN | DS26S10N |  | SN75361AP | DS75361N |  |
| AM26S11CJ | DS26S11J |  | SN75365J | DS75365J |  |
| AM26S11CN |  |  | SN75365N | DS75365N |  |
| MC3486J | DS3486J |  | SN75369J |  | DS0026CJ-8 |
| MC3486N | DS3486N |  | SN75369N |  | DS0026CN |
| MC3487J | DS3487J |  | SN75437ANE | DS3658N |  |
| MC3487N | DS3487N |  | SN75437NE | DS3658N |  |
| SN74LS424J | DP8224J |  | SN75438NE | DS3658N |  |
| SN74LS424N | DP8224N |  | SN75450BJ | DS75450J |  |
| SN74S412J | DP8212J |  | SN754508N | DS75450N |  |
| SN74S412N |  |  | SN75451BJG | DS75451J-8 |  |
| SN74S428N | DP8228N |  | SN75451BP | DS75451N |  |
| SN74S436N |  |  | SN75452BJG | DS75452J-8 |  |
| SN74S437N | DS36149N |  | SN75452BP | DS75452N |  |
| SN74S438N | DS36179N |  | SN75453BJG | DS75453J-8 |  |
| SN75107AJ |  | DS75107J | SN75453BP | DS75453N |  |
| SN75107AN | DS75107J |  | SN75454BP | DS75454N |  |
| SN75107BJ |  |  |  |  |  |
| SN75107BN | DS75107N |  | SN75461JG | DS75461J-8 |  |
| SN75108AJ |  | DS75108J | SN75461P | DS75461N |  |
| SN75108AN | DS75108J |  | SN75462P | DS75462N |  |
| SN75108BN | DS75108N |  | SN75463JG | DS75463J-8 |  |
| SN75113J | DS75113J |  | SN75463P | DS75463N |  |
| SN75113N | DS75113N |  | SN75464P | DS75464N |  |
| SN75114J | DS75114J |  | SN75471JG | DS7564N |  |
| SN75114N | DS75114N |  | SN75471P |  | DS3611N |
| SN75115J SN75115N | DS75115N |  | SN75472JG |  | DS3612J-8 |
| SN75121J |  |  | SN75472P |  | DS3612N |
| SN75121N | DS75121N |  | SN75473JG |  | DS3613J-8 |
| SN75122J | DS75122J |  | SN75474JG |  | DS3614J-8 |
| SN75122N | DS75122N |  | SN75474P |  | DS3614N |
| SN75123J | DS75123J |  | SN75477JG |  | DS3612J-8 |
| SN75123N | DS75123N |  | SN75477P |  | DS3612N |
| SN75124J SN75124N | DS75124J |  | SN75480N | DS8880N |  |
| SN75125J |  |  | SN75491AN |  | DS75491N |
| SN75125N | $\begin{aligned} & \text { DS75125J } \\ & \text { DS75125N } \end{aligned}$ |  | SN75491N | DS75491N |  |
| SN75127J | DS75127J |  | SN75492AN |  | DS75492N |
| SN75127N | DS75127N |  | SN75492J | DS75492J |  |
| SN75128J | DS75128J |  | SN75492N | DS75492N |  |
| SN75128N | DS75128N |  | SN75494N |  | DS75494N |
| SN75129J SN75129N | DS75129J |  | N8T13J | DS75121J |  |
| SN75129N | DS75129N |  | N8T13N | DS75121N |  |
| SN75150J | DS75150J.8 |  | N8T14J | DS75122J |  |
| SN75150N |  |  | N8T14N | DS75122N |  |
| SN75154J | DS75154J |  | N8T23J | DS75123J |  |
| SN75154N | DS75154N |  | N8T23N | DS75123N |  |
| SN75160N | DS75160AN |  | N8T24J | DS75124J |  |
| SN75160AN | DS75160AN |  | N8T24N | DS75124N |  |
| SN75161N | DS75161AN |  | N8T26AJ | DS8T26AJ |  |
| SN75161AN | DS75161AN |  | N8T26AN | DS8T26AN |  |
| SN75162N | DS75162AN |  | DS8820AJ | DS8820AJ |  |
| $\begin{aligned} & \text { SN75162AN } \\ & \text { SN75176A } \end{aligned}$ | DS75162AN |  | DS8820AN | DS8820AN |  |
| SN75176A | S3695 |  | DS8830 J | DS8830J |  |
| SN75182J | dS8820AJ |  | DS8830N | DS8830N |  |
| SN75182N | DS8820AN |  |  |  |  |
| SN75183J | S8830J |  | DS8831J | DS88313 |  |
| SN75183N | D88830N |  | DS883N | DS8831N |  |
| SN75188J | D1488J |  | DS8832J | DS8832J |  |
| The manufacturer's most current data sheets take precedence over this guide |  |  | DS8832N | DS8832N |  |



## Military Aerospace Programs from National Semiconductor

This appendix is intended to provide a brief overview of military products available from National Semiconductor. For further information, refer to our 1986 Reliability Handbook which is expected to be available by mid 1986.

## MIL-M-38510

The MIL-M-38510 Program, which is sometimes called the JAN IC Program, is administered by the Defense Electronics Supply Center (DESC). The purpose of this program is to provide the military community with standardized products that have been manufactured and screened to governmentcontrolled specifications in government certified facilities. All 38510 manufacturers must be formally qualified and their products listed on DESC's Qualified Products List (QPL) before devices can be marked and shipped as JAN product.
There are two processing levels specified within MIL-M38510: Classes S and B. Class S is typically specified for space flight applications, while Class B is used for aircraft and ground systems. National is a major supplier of both classes of devices. Screening requirements are outlined in Table III.
Tables 1 and II explain the JAN device marking system.
Copies of MIL-M-38510, the QPL, and other related documents may be obtained from:

Naval Publications and Forms Center 5801 Tabor Avenue Philadelphia, PA 19120 (212) 697-2179

## DESC Specifications

DESC specifications are issued to provide standardized versions of devices which are not yet available as JAN product. MIL-STD-883 Class B screening is coupled with tightly controlled electrical specifications which have been written to allow a manufacturer to use his standard electrical tests. A current listing of National's DESC specification offerings can be obtained from our franchised distributors, sales representatives, or DESC. DESC is located in Dayton, Ohio.

## MIL-STD-883

Although originally intended to establish uniform test methods and procedures, MIL-STD-883 has also become the general specification for non-JAN military product. Revision C of this document defines the minimum requirements for a device to be marked and advertised as 883 -compliant. Included are design and construction criteria, documentation controls, electrical and mechanical screening requirements, and quality control procedures. Details can be found in paragraph 1.2.1 of MIL-STD-883.
National offers both 883 Class B and 883 Class S product. The screening requirements for both classes of product are outlined in Table III.
As with DESC specifications, a manufacturer is allowed to use his standard electrical tests provided that all critical parameters are tested. Also, the electrical test parameters, test conditions, test limits, and test temperatures must be clearly documented. At National Semiconductor, this information is available via our RETS (Reliability Electrical Test Specification Program). The RETS document is a complete description of the electrical tests performed and is controlled by our QA department. Individual copies are available upon request.
Some of National's older products are not completely compliant with MIL-STD-883, but are still required for use in military systems. These devices are screened to the same stringent requirements as 883 product, but are marked "-MIL".

## Military Screening Program (MSP)

National's Military Screening Program was developed to make screened versions of advanced products such as gate arrays and microprocessors available more quickly than is possible for JAN and 883 devices. Through this program, screened product is made available for prototypes and breadboards prior to or during the JAN or 883 qualification activities. MSP products receive the $100 \%$ screening of Table III, but are not subjected to Group C and D quality conformance testing. Other criteria such as electrical testing and temperature range will vary depending upon individual device status and capability.

TABLE I. The MIL-M-38510 Part Marking


Cl24-1
TABLE II. JAN Package Codes

| $38510$ <br> Package Designation | Microcircuit Industry Description |
| :---: | :---: |
| A | 14-Pin 1/4" $\times 1 / 4^{\prime \prime}$ (metal) flat pack |
| B | 14-Pin $3 / 16^{\prime \prime} \times 1 / 4^{\prime \prime}$ flat pack |
| C | 14-Pin $1 / 4^{\prime \prime} \times 3 / 4^{\prime \prime}$ dual-in-line |
| D | 14-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (ceramic) flat pack |
| E | 16-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ dual-in-line |
| F | 16-Pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (metal or ceramic) flat pack |
| G | 8-pin TO-99 can or header |
| H | 10-pin $1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}$ (metal) flat pack |
| 1 | 10-pin TO-100 can or header |
| $J$ | $24-\mathrm{pin} 1 / 2^{\prime \prime} \times 1-1 / 4^{\prime \prime}$ dual-in-line |
| K | 24-pin $3 / 8^{\prime \prime} \times 5 / 8^{\prime \prime}$ flat pack |
| L | 24-pin $1 / 4^{\prime \prime} \times 1-1 / 4^{\prime \prime}$ dual-in-line |
| M | 12-pin TO-101 can or header |
| N | Note 1 |
| P | 8-pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ dual-in-line |
| Q | $40-\mathrm{pin} 3 / 16^{\prime \prime} \times 2-1 / 16^{\prime \prime}$ dual-in-line |
| R | 20-pin $1 / 4^{\prime \prime} \times 1-1 / 16^{\prime \prime}$ dual-in-line |
| S | 20-pin $1 / 4^{\prime \prime} \times 1 / 2^{\prime \prime}$ flat pack |
| T | Note 1 |
| U | Note 1 |
| V | 18-pin 3/8" $\times 15 / 16^{\prime \prime}$ dual-in-line |
| W | 22-pin $3 / 8^{\prime \prime} \times 1-1 / 8^{\prime \prime}$ dual-in-line |
| X | Note 1 |
| Y | Note 1 |
| Z | Note 1 |
| 2 | 20-terminal $0.350^{\prime \prime} \times 0.350^{\prime \prime}$ chip carrier |
| 3 | 28-terminal $0.450^{\prime \prime} \times 0.450^{\prime \prime}$ chip carrier |

Note 1: These letters are assigned to packages by individual detail specifications and may be assigned to different packages in different specifications.

TABLE III. 100\% Screening Requirements

| Screen | Class S |  | Class B |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Method | Reqmt | Method | Reqmt |
| 1. Wafer Lot Acceptance | 5007 | All Lots |  | - - - |
| 2. Nondestructive Bond Pull | 2023 | 100\% |  | - - |
| 3. Internal Visual (Note 1) | 2010, Condition A | 100\% | 2010, Condition B | 100\% |
| 4. Stabilization Bake | 1008, Condition C, 24 hrs. Min. | 100\% | 1008, Condition C, 24 hrs. Min. | 100\% |
| 5. Temp. Cycling (Note 2) | 1010, Condition C | 100\% | 1010, Condition C | 100\% |
| 6. Constant Acceleration | 2001, Condition E (Min.) <br> $Y_{1}$ Orientation Only | 100\% | 2001, Condition E, (Min.), <br> $Y_{1}$ Orientation Only | 100\% |
| 7. Visual Inspection (Note 3) |  | 100\% |  | 100\% |
| 8. Particle Impact Noise Detection (PIND) | 2020, Condition A (Note 4) | 100\% |  | - |
| 9. Serialization | (Note 5) | 100\% |  | - |
| 10. Interim (Pre-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% | Per Applicable Device Specification (Note 6) | ーー |
| 11. Burn-In Test | $1015$ <br> 240 Hrs . @ $125^{\circ} \mathrm{C}$ Min. <br> (Cond. F Not Allowed) | 100\% | $\begin{aligned} & 1015 \\ & 160 \text { Hrs. @ } 125^{\circ} \mathrm{C} \text { Min. } \end{aligned}$ | 100\% |
| 12. Interim (Post-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% |  |  |
| 13. Reverse Bias Burn-In (Note 7) | 1015; Test Condition A, C, 72 Hrs @ $150^{\circ} \mathrm{C}$ Min. (Cond. F Not Allowed) | 100\% |  | - - |
| 15. PDA Calculation | 5\% Parametric (Note 14), <br> $3 \%$ Functional $-25^{\circ} \mathrm{C}$ | All Lots | 5\% Parametric (Note 14) | All Lots |
| 16. Final Electrical Test <br> a) Static Tests <br> 1) $25^{\circ} \mathrm{C}$ (Subgroup 1, Table I, 5005) <br> 2) Max \& Min Rated Operating Temp. (Subgroups 2, 3, Table I, 5005) <br> b) Dynamic Tests \& Switching Tests, $25^{\circ} \mathrm{C}$ (Subgroups 4, 9, Table I, 5005) <br> c) Functional Test, $25^{\circ} \mathrm{C}$ (Subgroup 7, Table I, 5005) | Per Applicable Device Specification | $\begin{aligned} & 100 \% \\ & 100 \% \\ & 100 \% \\ & 100 \% \end{aligned}$ | Per Applicable Device Specification |  |

TABLE III. 100\% Screening Requirements (Continued)

| Screen | Class S |  | Class B |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | Method | Reqmt | Method | Reqmt |  |
| 17. | Seal Fine, Gross | 1014 | $100 \%,($ Note 8) | 1014 | $100 \%$, (Note 9) |
| 18. | Radiographic (Note 10) | 2012 Two Views | $100 \%$ |  | -- |
| 19.Qualification or Quality Conformance <br> Inspection Test Sample Selection | (Note 11) | Samp. | (Note 11) | Samp. |  |
| 20. | External Visual (Note 12) | 2009 | $100 \%$ |  | $100 \%$ |

Note 1: Unless otherwise specified, at the manufacturer's option, test samples for Group B, bond strength (Method 5005) may be randomly selected prior to or following internal visual (Method 5004), prior to sealing provided all other specification requirements are satisfied (e.g. bond strength requirements shall apply to each inspection lot, bond failures shall be counted even if the bond would have failed internal visual).
Note 2: For Class B devices, this test may be replaced with thermal shock method 1011, test condition A, minimum.
Note 3: At the manufacturer's option, visual inspection for catastrophic failures may be conducted after each of the thermal/mechanical screens, after the sequence or after seal test. Catastrophic failures are defined as missing leads, broken packages, or lids off.
Note 4: The PIND test may be performed in any sequence after step 6 and prior to step 16. See MIL-M-38510, paragraph 4.6.3.
Note 5: Class $S$ devices shall be serialized prior to interim electrical parameter measurements.
Note 6: When specified, all devices shall be tested for those parameters requiring delta calculations.
Note 7: Reverse bias burn-in is a requirement only when specitied in the applicable device specification. The order of performing burn-in and reverse bias burn-in may be inverted.
Note 8: For Class S devices, the seal test may be performed in any sequence between step 16 and step 19, but it shall be performed after all shearing and forming operations on the terminals.
Note 9: For Class B devices, the fine and gross seal tests shall be performed separate or together in any sequence and order between step 6 and step 20 except that they shall be performed after all shearing and forming operations on the terminals. When $100 \%$ seal screen cannot be performed after shearing and forming (e.g. flatpacks and chip carriers) the seal screen shall be done $100 \%$ prior to these operations and a sample test (LTPD $=5$ ) shall be performed on each inspection lot following these operations. If the sample fails, $100 \%$ rescreening shall be required.
Note 10: The radiographic screen may be performed in any sequence after step 19.
Note 11: Samples shall be selected for testing in accordance with the specific device class and lot requirements of Method 5005
Note 12: External Visual shall be performed on the lot any time after step 19 and prior to shipment.
Note 13: Read and Record when past burn-in delta measurements are specified.
Note 14: PDA shall apply to all static, dynamic, functional, and switching measurements at either $25^{\circ} \mathrm{C}$ or maximum rated operating temperature.

## National's A+ Program

A+ Program: A comprehensive program that utilizes Na tional's experience gained from participation in the many Military/Aerospace programs.
A program that not only assures high quality but also increases the reliability of molded integrated circuits.
The A+ program is intended for users who need better than usual incoming quality and higher reliability levels for their standard integrated circuits.
Users who specify A+ processed parts will find that the program:

- Eliminates incoming electrical inspection.
- Eliminates the need for, and thus the added cost of, independent testing laboratories.
- Reduces the cost of reworking assembled boards.
- Reduces field failures.
- Reduces equipment down time.
- Reduces the need for excess inventories due to yield loss incurred as a result of processing performed at independent testing laboratories.


## The A+ Program Saves You Money

It is a widely accepted fact that down-time of equipment is costly not only in lost hours of machine usage but also costly in the repair and maintenance cycle. One of the added advantages of the A+ program is the burn-in screen, which is one of the most effective screening procedures in the semiconductor industry. Failure rates as a result of the burnin can be decreased many times. The objective of burn-in is to stress the device much higher than it would be stressed during normal usage.

## Reliability vs. Quality

The words "reliability" and "quality" are often used interchangeably, as though they connoted identical facets of a product's merit. But reliability and quality are different, and IC users must understand the essential difference between the two concepts in order to evaluate properly the various vendors' programs for products improvement that are generally available, and National's A+ program in particular.
The concept of quality gives us information about the population and faulty IC devices among good devices, and generally relates to the number of faulty devices that arrive at a user's plant. But looked at in another way, quality can instead relate to the number of faulty ICs that escape detection at the IC vendor's plant.
It is the function of a vendor's Quality Control arm to monitor the degree of success of that vendor in reducing the number of faulty ICs that escape detection. Quality Control does this by testing the outgoing parts on a sampled basis. The Acceptable Quality level (AQL) in turn determines the stringency of the sampling. As the AQL decreases it becomes more difficult for defective parts to escape detection, thus the quality of the shipped parts increases.

The concept of reliability, on the other hand, refers to how well a part that is initially good will withstand its environment. Reliability is measured by the percentage of parts that fail in a given period of time.
Thus the difference between quality and reliability means the ICs of high quality may, in fact be of low reliability, while those of low quality may be of high reliability.

## Improving the Reliability of Shipped Parts

The most important factor that affects a part's reliability is its construction; the materials used and the method by which they are assembled.
Reliability cannot be tested into a part. Still, there are tests and procedures that an IC vendor can implement which will subject the IC to stresses in excess of those that it will endure in actual use, and which will eliminate marginal, shortlife parts.
In any test of reliability the weaker parts will normally fail first. Further, stress tests will accelerate, or shorten, the time of failure of the weak parts. Because the stress tests cause weak parts to fail prior to shipment to the user, the population of shipped parts will in fact demonstrate a higher reliability in use.

## National's A+ Program

National provides the A+ program as the best practical approach to maximum quality and reliability on molded devices. The following flow chart shows how we do it step by step.


SEM
Randomly selected wafers are taken from production regularly and subjected to SEM analysis.

## Epoxy B Processing for All Molded Parts

At National, all molded semiconductors, including ICs, have been built by this process for some time now. All processing steps, inspections, and QC monitoring are designed to provide highly reliable products. (A reliability report is available that gives, in detail, the background of Epoxy B, the reason for its selection at National, and reliability data that proves its success.)


## Six Hour, $150^{\circ} \mathrm{C}$ Bake

This stress places the die bond and all wire bonds into a combined tensile and shear stress mode, and helps eliminate marginal bonds and electrical connections.


Five Temperature Cycles $\left(70^{\circ} \mathrm{C}\right.$ to $100^{\circ} \mathrm{C}$ )
Exercising each device over a $100^{\circ} \mathrm{C}$ temperature range provides an additional die and package stress.



## Tighter-Than-Normal QC Inspection Plans

Most vendors sample inspect outgoing parts to a $0.3 \%$ AQL. When you specify the A+ program, we sample your parts to a $0.035 \%$ AQL at room temperature and $0.05 \%$ AQL at $T_{A}$ Max. This eight times tightening (from 0.3 to $0.035 \%$ AQL) coupled with three $100 \%$ electrical tests, dramatically reduces the number of "escapes" and allows us to guarantee the AQLs listed below.

## Shlp Parts

Here are the QC sample plans used in our A+ test program:

| Test | Temperature | AQL |
| :---: | :---: | :---: |
| Electrical Functionality | $\left.25^{\circ} \mathrm{C}\right\}$ |  |
| Parametric, DC | $\left.25^{\circ} \mathrm{C}\right\}$ | 0.035\% |
| Parametric, AC | $25^{\circ} \mathrm{C}$ | 0.1\% |
| Electrical Functionality Parametric, DC | $\left.\begin{array}{l}\text { At each temperature } \\ \text { extreme. }\end{array}\right\}$ | 0.05\% |
| Mechanical |  |  |
| Critical | - | 0.01\% |
| Major | - | 0.28\% |

## Bookshelf of Technical Support Information

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.
This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.
Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf.
We are interested in your comments on our technical literature and your suggestions for improvement.
Please send them to:
Technical Communications Dept. M/S 23-200
2900 Semiconductor Drive
P.O. Box 58090

Santa Clara, CA 95052-8090
For a recorded update of this listing plus ordering information for these books from National's Literature Distribution operation, please call (408) 749-7378.

## DATA CONVERSION/ACQUISITION DATABOOK—1984

Selection Guides • Active Filters • Amplifiers • Analog Switches • Analog-to-Digital Converters Analog-to-Digital Display (DVM) • Digital-to-Analog Converters • Sample and Hold • Sensors/Transducers Succesive Approximation Registers/Comparators • Voltage References

## HYBRID PRODUCTS DATABOOK—1982

Operational Amplifiers • Buffers • Instrumentation Amplifiers • Sample \& Hold Amplifiers • Comparators
Non-Linear Functions • Precision Voltage Regulators and References • Analog Switches
MOS Clock Drivers • Digital Drivers • A-D Converters • D-A Converters • Fiber-Optic Products
Active Filters \& Telecommunication Products • Precision Networks • 883/RETS

# INTERFACE/BIPOLAR LSI/BIPOLAR MEMORY/PROGRAMMABLE LOGIC DATABOOK—1983 <br> Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral/Power Drivers <br> Level Translators/Buffers • Display Controllers/Drivers • Memory Support • Dynamic Memory Support <br> Microprocessor Support • Data Communications Support • Disk Support • Frequency Synthesis <br> Interface Appendices • Bipolar PROMs • Bipolar and ECL RAMs • 2900 Family/Bipolar Microprocessor 

## INTUITIVE IC CMOS EVOLUTION—1984

Thomas M. Frederiksen's new book targets some of the most significant transitions in semiconductor technology since the change from germanium to silicon. Intuitive IC CMOS Evolution highlights the transition in the reduction in defect densities and the development of new circuit topologies. The author's latest book is a vital aid to engineers, and industry observers who need to stay abreast of the semiconductor industry.

## INTUITIVE IC OP AMPS-1984

Thomas M. Frederiksen's new book, Intuitive IC Op Amps, explores the many uses and applications of different IC op amps. Frederiksen's detailed book differs from others in the way he focuses on the intuitive groundwork in the basic functioning concepts of the op amp. Mr. Frederiksen's latest book is a vital aid to engineers, designers, and industry observers who need to stay abreast of the computer industry.

## LINEAR APPLICATIONS HANDBOOK—1986

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.
Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

## LINEAR SUPPLEMENT DATABOOK—1984

Amplifiers • Comparators • Voltage Regulators • Voltage References • Converters • Analog Switches Sample and Hold • Sensors • Filters • Building Blocks • Motor Controllers • Consumer Circuits Telecommunications Circuits • Speech • Special Analog Functions

## LOGIC DATABOOK VOLUME I-1984

CMOS AC Switching Test Circuits and Timing Waveforms •CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • LSI/VLSI

LOGIC DATABOOK VOLUME II-1984
Introduction to Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky • Low Power Schottky Schottky • TTL • Low Power

## MASS STORAGE HANDBOOK-1986

Disk Interface Design Guide and User Manual • Winchester Disk Support • Winchester Disk Data Controller Floppy Disk Support • Drive Interface Support Circuits

## MEMORY SUPPORT HANDBOOK—1986

Dynamic Memory Control • Error Checking and Correction • Microprocessor Interface and Applications Memory Drivers and Support

## MOS MEMORY DATABOOK—1984

Standard Terminology • MOS Memory Cross Reference Guide • Dynamic RAMs • NMOS Static RAMs CMOS Static RAMs • EPROMs • EEPROMs • Military/Aerospace • Reliability

THE NSC800 MICROPROCESSOR FAMILY DATABOOK—1985<br>CPU • Peripherals • Evaluation Board • Logic Devices • MA2000 Macrocomponent Family

## SERIES 32000 DATABOOK—1985

CPUs • Slave Processors • Peripherals • OEM Products • Development Tools • Software
THE SWITCHED-CAPACITOR FILTER HANDBOOK—1985
Introduction to Filters • National's Switched-Capacitor Filters • Designing with Switched-Capacitor Filters Application Circuits • Filter Design Program • Nomographs and Tables

## TRANSISTOR DATABOOK—1982

NPN Transistors • PNP Transitors • Junction Field Effect Transistors • Selection Guides • Pro Electron Series Consumer Series • NA/NB/NR Series • Process Characteristics Double-Diffused Epitaxial Transistors Process Characteristics Power Transistors • Process Characteristics JFETs • JFET Application Notes

VOLTAGE REGULATOR HANDBOOK—1982
Product Selection Procedures • Heat Flow \& Thermal Resistance • Selection of Commercial Heat Sink Custom Heat Sink Design • Applications Circuits and Descriptive Information • Power Supply Design Data Sheets

## 48-SERIES MICROPROCESSOR HANDBOOK—1980

The 48-Series Microcomputers • The 48-Series Single-Chip System • The 48-Series Instruction Set Expanding the 48-Series Microcomputers • Applications for the 48-Series • Development Support Analog I/O Components • Communications Components • Digital I/O Components • Memory Components Peripheral Control Components

## Understanding Integrated Circuit Package Power Capabilities

## INTRODUCTION

The short and long term reliability of National Semiconductor's interface circuits, like any integrated circuit, is very dependent on its environmental condition. Beyond the mechanical/environmental factors, nothing has a greater influence on this reliability than the electrical and thermal stress seen by the integrated circuit. Both of these stress issues are specifically addressed on every interface circuit data sheet, under the headings of Absolute Maximum Ratings and Recommended Operating Conditions.
However, through application calls, it has become clear that electrical stress conditions are generally more understood than the thermal stress conditions. Understanding the importance of electrical stress should never be reduced, but clearly, a higher focus and understanding must be placed on thermal stress. Thermal stress and its application to interface circuits from National Semiconductor is the subject of this application note.

## FACTORS AFFECTING DEVICE RELIABILITY

Figure 1 shows the well known "bathtub" curve plotting failure rate versus time. Similar to all system hardware (mechanical or electrical) the reliability of interface integrated circuits conform to this curve. The key issues associated with this curve are infant mortality, failure rate, and useful life.


TL/F/5280-1
FIGURE 1. Failure Rate vs Time
Infant mortality, the high failure rate from time to to 11 (early life), is greatly influenced by system stress conditions other than temperature, and can vary widely from one application to another. The main stress factors that contribute to infant mortality are electrical transients and noise, mechanical maltreatment and excessive temperatures. Most of these failures are discovered in device test, burn-in, card assembly and handling, and initial system test and operation. Although important, much literature is available on the subject of infant mortality in integrated circuits and is beyond the scope of this application note.

National Semiconductor Corp. Application Note 336
Charles Carinalli
Josip Huljev


Failure rate is the number of devices that will be expected to fail in a given period of time (such as, per million hours). The mean time between failure (MTBF) is the average time (in hours) that will be expected to elapse after a unit has failed before the next unit failure will occur. These two primary "units of measure" for device reliability are inversely related:

$$
\text { MTBF }=\frac{1}{\text { Failure Rate }}
$$

Although the "bathtub" curve plots the overall failure rate versus time, the useful failure rate can be defined as the percentage of devices that fail per-unit-time during the flat portion of the curve. This area, called the useful life, extends between t 1 and t 2 or from the end of infant mortality to the onset of wearout. The useful life may be as short as several years but usually extends for decades if adequate design margins are used in the development of a system.
Many factors influence useful life including: pressure, mechanical stress, thermal cycling, and electrical stress. However, die temperature during the device's useful life plays an equally important role in triggering the onset of wearout.

## FAILURE RATES vs TIME AND TEMPERATURE

The relationship between integrated circuit failure rates and time and temperature is a well established fact. The occurrence of these failures is a function which can be represented by the Arrhenius Model. Well validated and predominantly used for accelerated life testing of integrated circuits, the Arrhenius Model assumes the degradation of a performance parameter is linear with time and that MTBF is a function of temperature stress. The temperature dependence is an exponential function that defines the probability of occurrence. This results in a formula for expressing the lifetime or MTBF at a given temperature stress in relation to another MTBF at a different temperature. The ratio of these two MTBFs is called the acceleration factor $F$ and is defined by the following equation:

$$
F=\frac{X 1}{X 2}=\exp \left[\frac{E}{K}\left(\frac{1}{T 2}-\frac{1}{T 1}\right)\right]
$$

Where: $X_{1}=$ Failure rate at junction temperature $T 1$
$\mathrm{X} 2=$ Failure rate at junction temperature T2
$T=$ Junction temperature in degrees Kelvin
$E=$ Thermal activation energy in electron volts (ev)
$\mathrm{K}=$ Boltzman's constant

However, the dramatic acceleration effect of junction temperature (chip temperature) on failure rate is illustrated in a plot of the above equation for three different activation energies in Figure 2. This graph clearly demonstrates the importance of the relationship of junction temperature to device failure rate. For example, using the 0.99 ev line, a $30^{\circ}$ rise in junction temperature, say from $130^{\circ} \mathrm{C}$ to $160^{\circ} \mathrm{C}$, results in a 10 to 1 increase in failure rate.


TL/F/5280-2
FIGURE 2. Failure Rate as a Function of Junction Temperature

## DEVICE THERMAL CAPABILITIES

There are many factors which affect the thermal capability of an integrated circuit. To understand these we need to understand the predominant paths for heat to transfer out of the integrated circuit package. This is illustrated by Figures 3 and 4.
Figure 3 shows a cross-sectional view of an assembled integrated circuit mounted into a printed circuit board.
Figure 4 is a flow chart showing how the heat generated at the power source, the junctions of the integrated circuit
flows from the chip to the ultimate heat sink, the ambient environment. There are two predominant paths. The first is from the die to the die attach pad to the surrounding package material to the package lead frame to the printed circuit board and then to the ambient. The second path is from the package directly to the ambient air.
Improving the thermal characteristics of any stage in the flow chart of Figure 4 will result in an improvement in device thermal characteristics. However, grouping all these characteristics into one equation determining the overall thermal capability of an integrated circuit/package/environmental condition is possible. The equation that expresses this relationship is:

$$
\mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}+\mathrm{P}_{\mathrm{D}}\left(\theta_{\mathrm{JA}}\right)
$$

Where: $T_{J}=$ Die junction temperature
$T_{A}=$ Ambient temperature in the vicinity device
$P_{D}=$ Total power dissipation (in watts)
$\theta_{\mathrm{JA}}=$ Thermal resistance junction-to-ambient
$\theta_{\mathrm{JA}}$, the thermal resistance from device junction-to-ambient temperature, is measured and specified by the manufacturers of integrated circuits. National Semiconductor utilizes special vehicles and methods to measure and monitor this parameter. All interface circuit data sheets specify the thermal characteristics and capabilities of the packages available for a given device under specific conditions-these package power ratings directly relate to thermal resistance junction-to-ambient or $\theta_{\mathrm{JA}}$.
Although National provides these thermal ratings, it is critical that the end user understand how to use these numbers to improve thermal characteristics in the development of his system using interface components.


TL/F/5280-3
FIGURE 3. Integrated Circuit Soldered into a Printed Circult Board (Cross-Sectional View)


TL/F/5280-4
FIGURE 4. Thermal Flow (Predominant Paths)

## DETERMINING DEVICE OPERATING JUNCTION TEMPERATURE

From the above equation the method of determining actual worst-case device operating junction temperature becomes straightforward. Given a package thermal characteristic, $\theta_{\mathrm{JA}}$, worst-case ambient operating temperature, $\mathrm{T}_{\mathrm{A}}(\mathrm{max})$, the only unknown parameter is device power dissipation, $\mathrm{P}_{\mathrm{D}}$. In calculating this parameter, the dissipation of the integrated circuit due to its own supply has to be considered, the dissipation within the package due to the external load must also be added. The power associated with the load in a dynamic (switching) situation must also be considered. For example, the power associated with an inductor or a capacitor in a static versus dynamic (say, 1 MHz ) condition is significantly different.
The junction temperature of a device with a total package power of 600 mW at $70^{\circ} \mathrm{C}$ in a package with a thermal resistance of $63^{\circ} \mathrm{C} / \mathrm{W}$ is $108^{\circ} \mathrm{C}$.

$$
T_{J}=70^{\circ} \mathrm{C}+\left(63^{\circ} \mathrm{C} / \mathrm{W}\right) \times(0.6 \mathrm{~W})=108^{\circ} \mathrm{C}
$$

The next obvious question is, "how safe is $108^{\circ} \mathrm{C}$ ?"

## MAXIMUM ALLOWABLE JUNCTION TEMPERATURES

What is an acceptable maximum operating junction temperature is in itself somewhat of a difficult question to answer. Many companies have established their own standards based on corporate policy. However, the semiconductor industry has developed some defacto standards based on the device package type. These have been well accepted as numbers that relate to reasonable (acceptable) device lifetimes, thus failure rates.
National Semiconductor has adopted these industry-wide standards. For devices fabricated in a molded package, the maximum allowable junction temperature is $150^{\circ} \mathrm{C}$. For these devices assembled in ceramic or cavity DIP packages, the maximum allowable junction temperature is $175^{\circ} \mathrm{C}$. The numbers are different because of the differences in package types. The thermal strain associated with the die package interface in a cavity package is much less than that exhibited in a molded package where the integrated circuit chip is in direct contact with the package material.
Let us use this new information and our thermal equation to construct a graph which displays the safe thermal (power) operating area for a given package type. Figure 5 is an example of such a graph. The end points of this graph are easily determined. For a 16 -pin molded package, the maximum allowable temperature is $150^{\circ} \mathrm{C}$; at this point no power dissipation is allowable. The power capability at $25^{\circ} \mathrm{C}$ is 1.98 W as given by the following calculation:

$$
P_{D} @ 25^{\circ} \mathrm{C}=\frac{T_{J}(\max )-T_{A}}{\theta_{\mathrm{JA}}}=\frac{150^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}}{63^{\circ} \mathrm{C} / \mathrm{W}}=1.98 \mathrm{~W}
$$

The slope of the straight line between these two points is minus the inversion of the thermal resistance. This is referred to as the derating factor.

$$
\text { Derating Factor }=-\frac{1}{\theta_{\mathrm{JA}}}
$$

As mentioned, Figure 5 is a plot of the safe thermal operating area for a device in a 16 -pin molded DIP. As long as the intersection of a vertical line defining the maximum ambient temperature ( $70^{\circ} \mathrm{C}$ in our previous example) and maximum device package power ( 600 mW ) remains below the maximum package thermal capability line the junction temperature will remain below $150^{\circ} \mathrm{C}$-the limit for a molded package. If the intersection of ambient temperature and package power fails on this line, the maximum junction temperature will be $150^{\circ} \mathrm{C}$. Any intersection that occurs above this line will result in a junction temperature in excess of $150^{\circ} \mathrm{C}$ and is not an appropriate operating condition.


TL/F/5280-5

## FIGURE 5. Package Power Capability vs Temperature

The thermal capabilities of all interface circuits are expressed as a power capability at $25^{\circ} \mathrm{C}$ still air environment with a given derating factor. This simply states, for every degree of ambient temperature rise above $25^{\circ} \mathrm{C}$, reduce the package power capability stated by the derating factor which is expressed in $\mathrm{mW} /{ }^{\circ} \mathrm{C}$. For our example-a $\theta_{\mathrm{JA}}$ of $63^{\circ} \mathrm{C} / \mathrm{W}$ relates to a derating factor of $15.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## FACTORS INFLUENCING PACKAGE THERMAL RESISTANCE

As discussed earlier, improving any portion of the two primary thermal flow paths will result in an improvement in overall thermal resistance junction-to-ambient. This section discusses those components of thermal resistance that can be influenced by the manufacturer of the integrated circuit. It also discusses those factors in the overall thermal resistance that can be impacted by the end user of the integrated circuit. Understanding these issues will go a long way in understanding chip power capabilities and what can be done to insure the best possible operating conditions and, thus, best overall reliability.

## Dle Size

Figure 6 shows a graph of our 16-pin DIP thermal resistance as a function of integrated circuit die size. Clearly, as the chip size increases the thermal resistance decreases-this relates directly to having a larger area with which to dissipate a given power.


TL/F/5280-6
FIGURE 6. Thermal Resistance vs Die Size

## Lead Frame Material

Figure 7 shows the influence of lead frame material (both die attach and device pins) on thermal resistance. This graph compares our same 16 -pin DIP with a copper lead frame, a Kovar lead frame, and finally an Alloy 43 type lead frame-these are lead frame materials commonly used in the industry. Obviously the thermal conductivity of the lead frame material has a significant impact in package power capability. Molded interface circuits from National Semiconductor use the copper lead frame exclusively.


TL/F/5280-7
FIGURE 7. Thermal Resistance vs Lead Frame Material

## Board vs Socket Mount

One of the major paths of dissipating energy generated by the integrated circuit is through the device leads. As a result of this, the graph of Figure 8 comes as no surprise. This compares the thermal resistance of our 16-pin package soldered into a printed circuit board (board mount) compared to the same package placed in a socket (socket mount). Adding a socket in the path between the PC board and the device adds another stage in the thermal flow path, thus increasing the overall thermal resistance. The thermal capabilities of National Semiconductor's interface circuits are specified assuming board mount conditions. If the devices are placed in a socket the thermal capabilities should be reduced by approximately $5 \%$ to $10 \%$.
 Board or Socket Mount

## Alr Flow

When a high power situation exists and the ambient temperature cannot be reduced, the next best thing is to provide air flow in the vicinity of the package. The graph of Figure 9 illustrates the impact this has on thermal resistance. This graph plots the relative reduction in thermal resistance normalized to the still air condition for our 16 -pin molded DIP. The thermal ratings on National Semiconductor's interface circuits data sheets relate to the still air environment.


TL/F/5280-9
FIGURE 9. Thermal Resistance vs Alr Flow

## Other Factors

A number of other factors influence thermal resistance. The most important of these is using thermal epoxy in mounting ICs to the PC board and heat sinks. Generally these techniques are required only in the very highest of power applications.
Some confusion exists between the difference in thermal resistance junction-to-ambient ( $\theta_{\mathrm{JA}}$ ) and thermal resistance junction-to-case ( $\theta_{\mathrm{JC}}$ ). The best measure of actual junction temperature is the junction-to-ambient number since nearly all systems operate in an open air environment. The only situation where thermal resistance junction-to-case is important is when the entire system is immersed in a thermal bath and the environmental temperature is indeed the case temperature. This is only used in extreme cases and is the exception to the rule and, for this reason, is not addressed in this application note.

## NATIONAL SEMICONDUCTOR PACKAGE CAPABILITIES

Figures 10 and 11 show composite plots of the thermal characteristics of the most common package types in the National Semiconductor Interface Circuits product family. Figure 10 is a composite of the copper lead frame molded package. Figure 11 is a composite of the ceramic (cavity) DIP using poly die attach. These graphs represent board mount still air thermal capabilities. Another, and final, thermal resistance trend will be noticed in these graphs. As the number of device pins increase in a DIP the thermal resistance decreases. Referring back to the thermal flow chart, this trend should, by now, be obvious.

## RATINGS ON INTERFACE CIRCUITS DATA SHEETS

In conclusion, all National Semiconductor Interface Products define power dissipation (thermal) capability. This information can be found in the Absolute Maximum Ratings section of the data sheet. The thermal information shown in this application note represents average data for characterization of the indicated package. Actual thermal resistance can vary from $\pm 10 \%$ to $\pm 15 \%$ due to fluctuations in assembly quality, die shape, die thickness, distribution of heat sources on the die, etc. The numbers quoted in the interface data sheets reflect a $15 \%$ safety margin from the average num-

Molded (N Package) DIP*
Copper Leadframe-HTP Die Attach Board MountStill Air

*Packages from 8 - to 20 -pin 0.3 mil width
TL/F/5280-10 22-pin 0.4 mil width
24- to 40-pin 0.6 mil width
FIGURE 10. Thermal Resistance vs Die Size vs Package Type (Molded Package)
bers found in this application note. Insuring that total package power remains under a specified level will guarantee that the maximum junction temperature will not exceed the package maximum.
The package power ratings are specified as a maximum power at $25^{\circ} \mathrm{C}$ ambient with an associated derating factor for ambient temperatures above $25^{\circ} \mathrm{C}$. It is easy to determine the power capability at an elevated temperature. The power specified at $25^{\circ} \mathrm{C}$ should be reduced by the derating factor for every degree of ambient temperature above $25^{\circ} \mathrm{C}$. For example, in a given product data sheet the following will be found:
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package 1509 mW
Molded Package 1476 mW

- Derate cavity package at $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package at $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
If the molded package is used at a maximum ambient temperature of $70^{\circ} \mathrm{C}$, the package power capability is 945 mW .

$$
\mathrm{P}_{\mathrm{D}} @ 70^{\circ} \mathrm{C}=1476 \mathrm{~mW}-\left(11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right) \times\left(70^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right)
$$

$$
=945 \mathrm{~mW}
$$


*Packages from 8- to 20-pin 0.3 mil width TL/F/5280-11 22-pin 0.4 mil width
24- to 48 -pin 0.6 mil width
FIGURE 11. Thermal Resistance vs Die Size vs Package Type (Cavity Package)

## Small Outline (SO) Package Surface Mounting MethodsParameters and Their Effect on Product Reliabilty

The SO (small outline) package has been developed to meet customer demand for ever-increasing miniaturazation and component density.

## COMPONENT SIZE COMPARISON



Because of its small size, reliability of the product assembled in SO packages needs to be carefully evaluated.
SO packages at National were internally qualified for production under the condition that they be of comparable reliability performance to a standard dual in line package under all accelerated environmental tests. Figure $A$ is a summary of accelarated bias moisture test performance on 30 V bipolar and 15 V CMOS product assembled in SO and DIP (control) packages.


TL/F/8766-3
FIGURE A

In order to achieve reliability performance comparable to DIPs-SO packages are designed and built with materials and processes that effectively compensate for their small size.
All SO packages tested on $85 \%$ RA, $85^{\circ} \mathrm{C}$ were assembled on PC conversion boards using vapor-phase reflow soldering. With this approach we are able to measure the effect of surface mounting methods on reliability of the process. As illustrated in Figure A no significant difference was detected between the long term reliability performance of surface mounted S.O. packages and the DIP control product for up to 6000 hours of accelerated $85 \% / 85^{\circ} \mathrm{C}$ testing.

## SURFACE-MOUNT PROCESS FLOW

The standard process flowcharts for basic surface-mount operation and mixed-lead insertion/surface-mount operations, are illustrated on the following pages.
Usual variations encountered by users of SO packages are:

- Single-sided boards, surface-mounted components only.
- Single-sided boards, mixed-lead inserted and surfacemounted components.
- Double-sided boards, surface-mounted components only.
- Double-sided boards, mixed-lead inserted and surfacemounted components.
In consideration of these variations, it became necessary for users to utilize techniques involving wave soldering and adhesive applications, along with the commonly-used vaporphase solder reflow soldering technique.
PRODUCTION FLOW
Basic Surface-Mount Production Flow


Mixed Surface-Mount and Axial-Leaded Insertion
Components Production Flow


TL/F/8766-5
Thermal stress of the packages during surface-mounting processing is more severe than during standard DIP PC board mounting processes. Figure B illustrates package temperature versus wave soldering dwell time for surface mounted packages (components are immersed into the molten solder) and the standard DIP wave soldering process. (Only leads of the package are immersed into the molten solder).


FIGURE B
Figure $C$ is a summary of accelerated bias moisture test performance on the 30 V bipolar process.

Group 1 - Standard DIP package
Group 2-SO packages vapor-phase reflow soldered on PC boards
Group 3-6 SO packages wave soldered on PC boards
Group 3 - dwell time 2 seconds
4 - dwell time 4 seconds
5 - dwell time 6 seconds
6 - dwell time 10 seconds


TL/F/8766-7
FIGURE C
It is clear based on the data presented that SO packages soldered onto PC boards with the vapor phase reflow process have the best long term bias moisture performance and this is comparable to the performance of standard DIP packages. The key advantage of reflow soldering methods is the clean environment that minimized the potential for contamination of surface mounted packages, and is preferred for the surface-mount process.
When wave soldering is used to surface mount components on the board, the dwell time of the component under molten solder should be no more than 4 seconds, preferrably under 2 seconds in order to prevent damage to the component. Non-Halide, or (organic acid) fluxes are highly recommended.

## PICK AND PLACE

The choice of automatic (all generally programmable) pick-and-place machines to handle surface mounting has grown considerably, and their selection is based on individual needs and degree of sophistication.
The basic component-placement systems available are classified as:
(a) In-line placement

- Fixed placement stations
- Boards indexed under head and respective components placed
(b) Sequential placement
- Either a $X-Y$ moving table system or a $\theta, X-Y$ moving pickup system used
-Individual components picked and placed onto boards
(c) Simultaneous placement
- Multiple pickup heads
- Whole array of components placed onto the PCB at the same time
(d) Sequential/simultaneous placement
- X-Y moving table, multiple pickup heads system
- Components placed on PCB by successive or simultaneous actuation of pickup heads

The SO package is treated almost the same as surfacemount, passive components requiring correct orientation in placement on the board.

Pick and Place Action


## BAKE

This is recommended, despite claims made by some solder paste suppliers that this step be omitted.
The functions of this step are:

- Holds down the solder globules during subsequent reflow soldering process and prevents expulsion of small solder balls.
- Acts as an adhesive to hold the components in place during handling between placement to reflow soldering.
- Holds components in position when a double-sided sur-face-mounted board is held upside down going into a va-por-phase reflow soldering operation.
- Removes solvents which might otherwise contaminate other equipment.
- Initiates activator cleaning of surfaces to be soldered.
- Prevents moisture absorption.

The process is moreover very simple. The usual schedule is about 20 minutes in a $65^{\circ} \mathrm{C}-95^{\circ} \mathrm{C}$ (dependent on solvent system of solder paste) oven with adequate venting. Longer bake time is not recommended due to the following reasons:

- The flux will degrade and affect the characteristics of the paste.
- Solder globules will begin to oxidize and cause solderability problems.
- The paste will creep and after reflow, may leave behind residues between traces which are difficult to remove and vulnerable to electro-migration problems.


## REFLOW SOLDERING

There are various methods for reflowing the solder paste, namely:

- Hot air reflow
- Infrared heating (furnaces)
- Convectional oven heating
- Vapor-phase reflow soldering
- Laser soldering

For SO applications, hot air reflow/infrared furnace may be used for low-volume production or prototype work, but va-por-phase soldering reflow is more efficient for consistency and speed. Oven heating is not recommended because of "hot spots" in the oven and uneven melting may result. Laser soldering is more for specialized applications and requires a great amount of investment.

## HOT GAS REFLOW/INFRARED HEATING

A hand-held or table-mount air blower (with appropriate orifice mask) can be used.
The boards are preheated to about $100^{\circ} \mathrm{C}$ and then subjected to an air jet at about $260^{\circ} \mathrm{C}$. This is a slow process and results may be inconsistent due to various heat-sink properties of passive components.
Use of an infrared furnace is the next step to automating the concept, except that the heating is promoted by use of IR lamps or panels. The main objection to this method is that certain materials may heat up at different rates under IR radiation and may result in damage to these components (usually sockets and connectors). This could be minimized by using far-infrared (non-focused) system.

## VAPOR-PHASE REFLOW SOLDERING

Currently the most popular and consistent method, vaporphase soldering utilizes a fluoroinert fluid with excellent heat-transfer properties to heat up components until the solder paste reflows. The maximum temperature is limited by the vapor temperature of the fluid.
The commonly used fluids (supplied by 3M Corp) are:

- FC-70, $215^{\circ} \mathrm{C}$ vapor (most applications) or FX-38
- FC-71, $253^{\circ} \mathrm{C}$ vapor (low-lead or tin-plate)

HTC, Concord, CA, manufactures equipment that utilizes this technique, with two options:

- Batch systems, where boards are lowered in a basket and subjected to the vapor from a tank of boiling fluid.
- In-line conveyorized systems, where boards are placed onto a continuous belt which transports them into a concealed tank where they are subjected to an environment of hot vapor.
Dwell time in the vapor is generally on the order of 15-30 seconds (depending on the mass of the boards and the loading density of boards on the belt).
The question of thermal shock is asked frequently because of the relatively sharp increase in component temperature

In-Line Conveyorized Vapor-Phase Soldering


TL/F/8766-9
from room temperature to $215^{\circ} \mathrm{C}$. SO packages mounted on representative boards have been tested and have shown little effect on the integrity of the packages. Various packages, such as cerdips, metal cans and TO-5 cans with glass seals, have also been tested.


TL/F/8766-10

Batch-Fed Production Vapor-Phase Soldering Unit


TL/F/8766-11

## PRINTED CIRCUIT BOARD

The SO package is molded out of clean, thermoset plastic compound and has no particular compatibility problems with most printed circuit board substrates.
The package can be reliably mounted onto substrates such as:

- G10 or FR4 glass/resin
- FR5 glass/resin systems for high-temperature applications

Solder Joints on a SO-14 Package on PCB


TL/F/8766-12

Solder Joints on a SO-14 Package on PCB


- Polymide boards, also high-temperature applications
- Ceramic substrates

General requirements for printed circuit boards are:

- Mounting pads should be solder-plated whenever applicable.
- Solder masks are commonly used to prevent solder bridging of fine lines during soldering.
The mask also protects circuits from processing chemical contamination and corrosion.
If coated over pre-tinned traces, residues may accumulate at the mask/trace interface during subsequent reflow, leading to possible reliability failures.
Recommended application of solder resist on bare, clean traces prior to coating exposed areas with solder.

General requirements for solder mask:

- Good pattern resolution.
- Complete coverage of circuit lines and resistance to flaking during soldering.
- Adhesion should be excellent on substrate material to keep off moisture and chemicals.
- Compatible with soldering and cleaning requirements.


## SOLDER PASTE SCREEN PRINTING

With the initial choice of printed circuit lithographic design and substrate material, the first step in surface mounting is the application of solder paste.
The typical lithographic "footprints" for SO packages are illustrated below. Note that the $0.050^{\prime \prime}$ lead center-center spacing is not easily managed by commercially-available air pressure, hand-held dispensers.
Using a stainless-steel, wire-mesh screen stencilled with an emulsion image of the substrate pads is by far the most common and well-tried method. The paste is forced through the screen by a $V$-shaped plastic squeegee in a sweeping manner onto the board placed beneath the screen.
The setup for SO packages has no special requirement from that required by other surface-mounted, passive components. Recommended working specifications are:

- Use stainless-steel, wire-mesh screens, \#80 or \#120, wire diameter 2.6 mils. Rule of thumb: mesh opening should be approximately 2.5-5 times larger than the average particle size of paste material.
- Use squeegee of Durometer 70.
- Experimentation with squeegee travel speed is recommended, if available on machine used.
- Use solder paste of mesh 200-325.
- Emulsion thickness of $0.005^{\prime \prime}$ usually used to achieve a solder paste thickness (wet) of about $0.008^{\prime \prime}$ typical.
- Mesh pattern should be 90 degrees, square grid.
- Snap-off height of screen should not exceed $1 / \mathrm{s}^{\prime \prime}$, to avoid damage to screens and minimize distortion.


## SOLDER PASTE

Selection of solder paste tends to be confusing, due to numerous formulations available from various manufacturers. In general, the following guidelines are sufficient to qualify a particular paste for production:

- Particle sizes (see photographs below). Mesh 325 (approximately 45 microns) should be used for general purposes, while larger (solder globules) particles are preferred for leadless components (LCC). The larger particles can easily be used for SO packages.
- Uniform particle distribution. Solder globules should be spherical in shape with uniform diameters and minimum
amount of elongation (visual under 100/200 $\times$ magnification). Uneven distribution causes uneven melting and subsequent expulsion of smaller solder balls away from their proper sites.
- Composition, generally $60 / 40$ or $63 / 37 \mathrm{Sn} / \mathrm{Pb}$. Use $62 / 36$ $\mathrm{Sn} / \mathrm{Pb}$ with $2 \% \mathrm{Ag}$ in the presence of Au on the soldering area. This formulation reduces problems of metal leaching from soldering pads.
- RMA flux system usually used.
- Use paste with aproximately $88-90 \%$ solids.


## RECOMMENDED SOLDER PADS FOR SO PACKAGES

SO-8, SO-14, SO-16


TL/F/8766-14


SOT-23


TL/F/8766-16

## Comparison of Particle Size/Shape of Various Solder Pastes



TL/F/8766-17

Solder Paste Screen on Pads


TL/F/8766-19
$200 \times$ Kester (63/37)


TL/F/8766-18
$200 \times$ Fry Metal (63/37)


TL/F/8766-20

## Comparison of Particle Size/Shape of Various Solder Pastes (Continued)

200 ESL (63/37)


TL/F/8766-21

## CLEANING

The most critical process in surface mounting SO packages is in the cleaning cycle. The package is mounted very close to the surface of the substrate and has a tendency to collect residue left behind after reflow soldering.
Important considerations in cleaning are:

- Time between soldering and cleaning to be as short as possible. Residue should not be allowed to solidify on the substrate for long periods of time, making it difficult to dislodge.
- A low surface tension solvent (high penetration) should be employed. Solvents commercially available are:

Freon TMS (general purpose)
Freon TE35/TP35 (cold-dip cleaning)
Freon TES (general purpose)
It should also be noted that these solvents generally will leave the substrate surface hydrophobic (moisture repellent), which is desirable.

Prelete or 1,1,1-Trichloroethane
Kester 5120/5121

- A defluxer system which allows the workpiece to be subjected to a solvent vapor, followed by a rinse in pure solvent and a high-pressure spray lance are the basic requirments for low-volume production.
- For volume production, a conveyorized, multiple hot solvent spray/jet system is recommended.
- Rosin, being a natural occurring material, is not readily soluble in solvents, and has long been a stumbling block to the cleaning process. In recent developments, synthetic flux (SA flux), which is readily soluble in Freon TMS
solvent, has been developed. This should be explored where permissible.
The dangers of an inadequate cleaning cycle are:
- Ion contamination, where ionic residue left on boards would cause corrosion to metallic components, affecting the performance of the board.
- Electro-migration, where ionic residue and moisture present on electrically-biased boards would cause dentritic growth between close spacing traces on the substrate, resulting in failures (shorts).


## REWORK

Should there be a need to replace a component or re-align a previously disturbed component, a hot air system with appropriate orifice masking to protect surrounding components may be used.
When rework is necessary in the field, specially-designed tweezers that thermally heat the component may be used to remove it from its site. The replacement can be fluxed at the lead tips or, if necessary, solder paste can be dispensed onto the pads using a varimeter. After being placed into position, the solder is reflowed by a hot-air jet or even a standard soldering iron.

Hot-Air Solder Rework Station

## WAVE SOLDERING

In a case where lead insertions are made on the same board as surface-mounted components, there is a need to include a wave-soldering operation in the process flow.


Two options are used:

- Surface mounted components are placed and vapor phase reflowed before auto-insertion of remaining components. The board is carried over a standard wave-solder system and the underside of the board (only lead-inserted leads) soldered.
- Surface-mounted components are placed in position, but no solder paste is used. Instead, a drop of adhesive about 5 mils maximum in height with diameter not exceeding $25 \%$ width of the package is used to hold down the package. The adhesive is cured and then proceeded to autoinsertion on the reverse side of the board (surface-mounted side facing down). The assembly is then passed over a "dual wave" soldering system. Note that the surfacemounted components are immersed into the molten solder.
Lead trimming will pose a problem after soldering in the latter case, unless the leads of the insertion components are pre-trimmed or the board specially designed to localize certain areas for easy access to the trim blade.
The controls required for wave soldering are:
- Solder temperature to be $240-260^{\circ} \mathrm{C}$. The dwell time of components under molten solder to be short (preferably kept under 2 seconds), to prevent damage to most components and semiconductor devices.
- RMA (Rosin Mildly Activated) flux or more aggressive OA (Organic Acid) flux are applied by either dipping or foam fluxing on boards prior to preheat and soldering. Cleaning procedures are also more difficult (aqueous, when OA flux is used), as the entire board has been treated by flux (unlike solder paste, which is more or less localized). Nonhalide OA fluxes are highly recommended.
- Preheating of boards is essential to reduce thermal shock on components. Board should reach a temperature of about $100^{\circ} \mathrm{C}$ just before entering the solder wave.
- Due to the closer lead spacings ( $0.050^{\prime \prime}$ vs $0.100^{\prime \prime}$ for dual-in-line packages), bridging of traces by solder could occur. The reduced clearance between packages also causes "shadowing" of some areas, resulting in poor solder coverage. This is minimized by dual-wave solder systems.
A typical dual-wave system is illustrated below, showing the various stages employed. The first wave typically is in turbulence and given a transverse motion (across the motion of the board). This covers areas where "shadowing" occurs. A second wave (usually a broad wave) then proceeds to perform the standard soldering. The departing edge from the solder is such to reduce "icicles," and is still further reduced by an air knife placed close to the final soldering step. This air knife will blow off excess solder (still in the fluid stage) which would otherwise cause shorts (bridging) and solder bumps.


## Mixed Surface Mount and Lead Insertion


(a) Same Side


## AQUEOUS CLEANING

- For volume production, a conveyorized system is often used with a heated recirculating spray wash (water temperature $130^{\circ} \mathrm{C}$ ), a final spray rinse (water temperature $45-55^{\circ} \mathrm{C}$ ), and a hot $\left(120^{\circ} \mathrm{C}\right)$ air/air-knife drying section.
- For low-volume production, the above cleaning can be done manually, using several water rinses/tanks. Fast-

TL/F/8766-24 drying solvents, like alcohols that are miscible with water, are sometimes used to help the drying process.

- Neutralizing agents which will react with the corrosive materials in the flux and produce material readily soluble in water may be used; the choice depends on the type of flux used.
- Final rinse water should be free from chemicals which are introduced to maintain the biological purity of the water. These materials, mostly chlorides, are detrimental to the assemblies cleaned because they introduce a fresh amount of ionizable material.

Dual Wave


## CONFORMAL COATING

Conformal coating is recommended for high-reliability PCBs to provide insulation resistance, as well as protection against contamination and degradation by moisture.

Requirements:

- Complete coating over components and solder joints.
- Thixotropic material which will not flow under the packages or fill voids, otherwise will introduce stress on solder joints on expansion.
- Compatibility and possess excellent adhesion with PCB material/components.
- Silicones are recommended where permissible in application.


## SMD Lab Support

## functions

Demonstration-Introduce first-time users to surfacemounting processes.
Service-Investigate problems experienced by users on surface mounting.
Reliability Builds-Assemble surface-mounted units for reliability data acquisition.
Techniques-Develop techniques for handling different materials and processes in surface mounting.
Equipment-In conjunction with equipment manufacturers, develop customized equipments to handle high density, new technology packages developed by National.
In-House Expertise-Availability of in-house expertise on semiconductor research/development to assist users on packaging queries.


F16B (REV H)
NS Package F16B



NS Package H08C

P.C.

## NS Package H10C





NS Package J16A



NS Package J24A


NS Package J28A


NS Package J40A

$\qquad$

NS Package M14A



NS Package M24B


NS Package N08E

options 2,3

N14A (REV D)
NS Package N14A


NS Package N16A




N22A (REV D)
NS Package N22A


N24A (REV E)
NS Package N24A


NS Package N24C


NS Package N28B


NS Package V20A


## NATIONAL SEMICONDUCTOR CORPORATION AUTHORIZED DISTRIBUTORS

ALABAMA
Huntsville
Hall-Mark
(205) 837-8700
Hamilton/Avnet
(205) 837-7210
Pioneer
(205) 837-9300
Schweber
(205) 882-2200

## ARIZONA

Phoenix
Schweber (602) 997-4874

Tempe Anthem Electronics (602) 966-6600 Hamilton/Avnet (602) 231-5100

CALIFORNIA
Canoga Park Hall-Mark (818) 716-7300 Schweber (818) 999-4702

Chatsworth Anthem Electronics (818) 700-1000 Avnet Electronics (818) 700-8668 Hamilton Electro Sales (818) 700-6050

Citrus Heights Hall-Mark (916) 722-8600

Costa Mesa Avnet Electronics (714) 754-6050 Hamilton Electro Sales (714) 641-4159

Culver City Hamilton Electro Sales (213) 558-2121

Garden Grove Bell Industries (714) 895-7801

Gardena Bell Industries (213) 515-1800

Ivine
Anthem Electronics
(714) 768-4444

Schweber
(714) 863-0200

Roseville
Bell Industries
(916) 969-3100

Sacramento Hamilton/Avnet (916) 925-2216 Schweber (916) 929-9732

San Diego Anthem Electronics (619) 279-5200

Hamilton/Avnet
(619) 571 -7510

San Jose
Anthem Electronics
(408) 946-8000

Hall-Mark
(408) 946-0900

Schweber
(408) 946-7171

Sunnyvale Bell Industries (408) 734-8570 Hamitton/Avne (408) 743-3355

Thousand Oaks Bell Industries (805) 499-6821

Tustin Hall-Mark (714) 669-4700

COLORADO
Englewood Anthem Electronics (303) 790-4500 Hamilton/Avnet (303) 779-9998 Schweber (303) 799-0258 Wheatridge Bell Industries (303) 424-1985

CONNECTICUT
Danbury Hamilton/Avnet (203) 797-2800 Schweber (203) 748-7080

Meridian Lionex Inc. (203) 237-2282

Norwalk Pioneer Northeast (203) 853-1515

FLORIDA
Altamonte Springs
Pioneer (305) 834-9090 Schweber (305) 331-7555

Clearwater Hall-Mark (813) 530-4543

Deerfield Pioneer (305) 428-8877

Ft. Lauderdale Hamilton/Avnet (305) 971-2900

Hollywood Schweber (305) 927-0511

Orlando Hall-Mark (305) 855-4020

Pompano Beach Hall-Mark (305) 971-9280

Winter Park Hamilton-Avnet (305) 628-3888

GEORGIA
Norcross
Hall-Mark (404) 447-8000 Hamilton-Avnet (404) 447-7500 Pioneer (404) 448-1711

Schweber (404) 449-9170

ILLINOIS
Bensenville Hamilton/Avnet (312) $860-7780$

Chicago Bell Industries (312) $982-9210$

Elk Grove Village Pioneer (312) 952-8440 Schweber (312) 364-3750

Wood Dale
Hall-Mark (312) 860-3800

INDIANA
Carmel
Hamilton/Avnet (317) 844-9333

Indianapolis Advent (317) 872-4910

Pioneer (317) 849-7300

IOWA
Cedar Rapids
Advent Electronics
(319) 363-0221

Bell Industries (319) 395-0730 Hamilton/Avnet (319) 362-4757 Schweber (319) 373-1417

KANSAS
Lenexa Hall-Mark (913) 888-4747

Overland Park Hamilton/Avnet (913) 888-8900 Schweber (913) 492-2921

MARYLAND
Columbia Hall-Mark (301) 988-9800 Hamilton/Avnet (301) 995-3500

Gaithersburg Pioneer Washington (301) 921-0660 Schweber (301) 840-5900

MASSACHUSETTS
Bedford Schweber (617) 275-5100

Billerica Hall-Mark (617) 935-9777

Lexington Pioneer Northeast (617) 861-9200

Witmington
Lionex (617) 657-5170

Woburn Hamilton/Avnet (617) 273-7500

MICHIGAN
Grand Rapids Hamilton/Avnet (616) 243-8805 R-M Michigan (616) 531-9300

Livonia Hamilton/Avnet (313) 522-4700 Pioneer (313) 525-1800 Schweber (313) 525-8100

MINNESOTA
Bloomington Hall-Mark (612) 854-3223

Edina Schweber (612) 941-5280

Minnetonka Hamilton/Avnet (612) 932-0600 Pioneer (612) 935-5444

MISSOURI
Earth City Hamilton/Avnet (314) 344-1200 Schweber (314) 739-0526

Maryland Heights Hall-Mark (314) 291-5350

NEW HAMPSHIRE
Manchester Hamilton/Avnet (603) 624-9400

Schweber (603) 625-2250

NEW JERSEY
Cherry Hill Hall-Mark (609) 424-7300 Hamilton/Avnet (609) 424-0100

Fairfield Hall-Mark (201) 575-4415 Hamilton/Avnet (201) 575-3390 Lionex (201) 227-7960 Schweber (201) 227-7880

Pine Brook Pioneer Northeast (201) 575-3510

## NEW MEXICO

Albuquerque Alliance Electronics (505) 292-3360 Bell/Century (505) 292-2700 Hamilton/Avnet (505) 765-1500

## NATIONAL SEMICONDUCTOR CORPORATION AUTHORIZED DISTRIBUTORS (Continued)

NEW YORK
Buffalo
Summit Distributors
(716) 887-2800
East Syracuse
Hamilton/Avnet
(315) 437-2642
Fairport
Pioneer
(716) 381-7070
Hauppauge
Hamilton/Avnet
(516) 434-7413
Lionex
(516) 273-1660
Rochester
Hamilton/Avnet
(716) 475-9130
Schweber
(716) 424-2222
Summit Electronics
(716) 334-8110
Ronkonkoma
Hall-Mark
(516) 737-0600
Vestal
Pioneer
(607) 748-8211
Westbury
Hamilton/Avnet
(516) 997-6868
Schweber
(516) 334-7474
Woodbury
Pioneer
(516) 921-8700
NORTH CAROLINA
Charlotte
Pioneer
(704) 527-8188
Raleigh
Hall-Mark
(919) 872-0712
Hamilton/Avnet
(919) 878-0810
Schweber
(919) 876-0000
OHIO
Beechwood
Schweber
(216) 464-2970
Cleveland
Hamilton/Avnet
(216) 831-3500
Pioneer
(216) 587-3600
Dayton
Bell Industries
(513) 435-8660
Hamilton/Avnet
(513) 439-6700
Pioneer
(513) 236-9900
Highland Heights
CAM/OHIO
(216) 461-4700
Solon
Hall-Mark
(216) 349-4632
Westerville
Hall-Mark
(614) 891-4555

OKLAHOMA
Tulsa
Hall-Mark
(918) 665-3200

Quality Components
(918) 664-8812

Radio Inc.
(918) 587-9123

Schweber (918) 622-8000

OREGON
Beaverton
Almac Electronics (503) 641-9070

Lake Oswego
Anthem Electronics
(503) 684-2661

Bell Industries
(503) 241-4115

Hamilton/Avnet
(503) 635-7850

PENNSYLVANIA
Horsham
Lionex
(215) 443-5150

Pioneer
(215) 674-4000

Schweber (215) 441-0600

Pittsburgh CAM/RPC (412) 782-3770

Pioneer
(412) 782-2300

Schweber
(412) 782-1600

TEXAS
Addison
Quality Components
(214) $733-4300$

Austin
Hall-Mark
(512) 258-8848

Hamilton/Avnet
(512) 837-8911

Pioneer
(512) 835-4000

Quality Components
(512) 835-0220

Schweber
(512) 458-8253

Dallas
Hall-Mark
(214) 553-4300

Pioneer
(214) 386-7300

Schweber
(214) 661-5010

Houston
Hall-Mark
(713) 781-6100

Hamilton/Avnet
(713) 780-1771

Pioneer
(713) 988-5555

Schweber
(713) 784-3600

Irving
Hamilton/Avnet
(214) 659-4151

Sugarland
Quality Components
(713) 491-2255

UTAH
Salt Lake City Anthem Electronics
(801) 973-8555

Bell Industries
(801) 972-6969

Hamilton/Avnet
(801) 972-4300

WASHINGTON
Bellevue
Hamilton/Avnet
(206) 453-5844

Redmond
Anthem Electronics
(208) 881-0850

Seattle
Almac Electronics (206) 643-9992

WISCONSIN
Brookfield
Schweber
(414) 784-9020

Milwaukee
Taylor Electric Co. (414) 241-4321

New Berlin
Hall-Mark
(414) 761-3000

Hamilton/Avnet
(414) 784-4516

Waukesha
Bell Industries
(414) 547-8879

CANADA
Western Provinces
Calgary
Hamilton/Avnet
(403) 230-3586

Zentronics
(403) 272-1021

Edmonton
Zentronics
(403) 463-3014

Richmond
Zentronics
(604) 273-5575

Winnipeg
Zentronics
(204) 775-8661

Eastern Provinces
Brampton Zentronics (416) 451-9600

Doval
Semad
(514) 636-4614

Markham
Semad (416) 475-8500

Missisauga Hamilton/Avnet (416) 677-7432

Nepean Hamilton/Avnet (613) 226-1700

Ottawa
Semad
(613) 729-6145

Zentronics (613) 238-6411

St. Laurent Zentronics (514) 735-5361

Waterloo Zentronics (519) 884-5700

## SALES OFFICES AND REPRESENTATIVES

## ALABAMA

Huntsville
New Interep Associates (205) 533-1730

Mobile New Interep Associates (205) 478-1036

ARIZONA
Temple
Nationa! Semiconductor (602) 966-4563

Phoenix
Desert Technical Sales (602) 244-0735

CALIFORNIA
Santa Clara
National Semiconductor (408) 730-3054 Bay Tech Sales (408) $730-3009$

Roseville Bay Tech Sales (916) 969-5577

Woodland Hills National Semiconductor (818) 888-2602

Encino Great American Rep. Co. (818) 990-4870

Irvine National Semiconductor (714) 250-1440

Santa Ana Great American Rep. Co. (714) 954-0371

San Diego National Semiconductor (619) 279-0724

COLORADO
Englewood National Semiconductor (303) 790-8090

Aurora
Skyline Technical Sales (303) 360-0955

CONNECTICUT
Ridgefield National Semiconductor (203) 431.8182

Fairfield NRG Limited (203) 384-1112

## FLORIDA

No. Miami Beach National Semiconductor (305) 947-0031

St. Petersburg QXI
(813) 821-2281

Boca Raton QXI (305) 392-2626

GEORGIA
Atlanta
National Semiconductor
(404) 393-2626

Action Component Sales
(404) 393-9494

ILLINOIS
Schaumburg
National Semiconductor (312) 397-8777

Arlington Heights
Delta Technical Sales
(312) 253-9440

INDIANA
Carmel
National Semiconductor
(317) 843-7160

Indianapolis
Advanced Component Sales
(317) 545-6441

Fort Wayne
Advanced Component Sales (219) 484-0722

IOWA
Cedar Rapids
Stan Clothier Company (319) 395-0245

MARYLAND
Hanover
National Semiconductor (301) 796-8900

Glen Burnie
TRIMARK, Inc.
(301) 761-6000

MASSACHUSETTS
Burlington
National Semiconductor (617) 273-3170

Lexington
A/D Systems Sales, Inc. (617) 861-6371

MICHIGAN
W. Bloomfield

National Semiconductor (313) 855-0166

MINNESOTA
Bloomington
National Semiconductor (612) 854-8200

Minneapolis
Stan Clothier Company
(612) 944-3456

MISSOURI
Kansas City
National Semiconductor (816) $941-3537$

Raylown
Cen Tech
(816) 358-8100

Bridgeton
Cen Tech (314) 291-4230

NEW JERSEY
Paramus
National Semiconductor
(201) 599-0955

NEW MEXICO
Albuquerque
Reptronix, Inc.
(505) 292-1718

NEW YORK
Fairport
National Semiconductor (716) 425-1358

Syracuse
Electra Sales Corp. (315) 463-1248

Rochester Electra Sales Corp. (716) 461-5252

Poughkeepsie National Semiconductor (914) 473-8830

Melville
Parallax Sales (516) 351-1000

NORTH CAROLINA
Durham
National Semiconductor (919) 683-2676

Cary
Engineering Devices Corp.
(919) 469-9323

OHIO
Highland Heights
National Semiconductor
(216) 461-0191

Micro-Tec, Inc.
(216) 442-1555

Dayton
National Semiconductor
(513) 435-6886

Micro-Tec, Inc.
(513) 435-0644

Columbus
Micro-Tec, Inc. (614) 451-2400

OREGON
Beaverton Meritech, Inc. (503) 644-0304

## PENNSYLVANIA

Ft. Washington
National Semiconductor (215) 643-4910

Huntingdon Valley Omega Electronic Sales (215) 947-4135

TENNESSEE
Knoxville
Action Component Sales (615) 694-0140

TEXAS
Richardson
National Semiconductor
(214) 690-4552

Interactive Component Sales
(214) 669-4031

Austin
National Semiconductor
(512) 339-7555

Interactive Component
Sales
(512) 451-0201

Houston
Interactive Component
Sales
(713) 270-6141

UTAH
Salt Lake City
Skyline Technical Sales
(801) 261-5402

WASHINGTON
Bellevue
National Semiconductor
(206) 453-9944

Meritech, Inc.
(206) 454-4600

WISCONSIN
Milwaukee
Delta Technical Sales (414) 527-3800

CANADA
Mississauga
National Semiconductor (416) 678-2920

Brampton
Canadian Micro Sales (416) 453-9121

Lachine Canadian Micro Sales (514) 636-8525

Nepean Canadian Micro Sales (613) 596-0411

PUERTO RICO
Puerto Nuevo
National Semiconductor (809) 792-9110

##  <br> Semiconductor Corporation

## National Semiconductor Corporate Headquarters

2900 Semiconductor Drive
P.O. Box 58090

Santa Clara, CA 95052-8090
Tel: (408) 721-5000
TWX: (910) 339-9240

## SALES OFFICES AND REPRESENTATIVES (Continued)

## INTERNATIONAL OFFICES

Electronica NSC de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: (905) 524.9402
National Semicondutores
Do Erasil Lida.
Av. Brig. Faria Lima. 830 8 Andar
01452 Sao Paulo. SP. Brasil
Tel: (55/11) 212.5066
Telex: 391-1131931 NSBR BR
National Semiconductor GmbH
Westendstrasse 193-195
D-8000 Munchen 21
West Germany
Tel: (089) 5709501
Telex: 522772
National Semiconductor (UK) Ltd. 301 Harpur Centre Horne Lane Bedford MK40 1TR
United Kingdom
Tel: 0234-47147
Telex: 826209
National Semiconductor Benelux Ave Charles Quint 545
B-1080 Bruxelles
Belgium
Tel: (02) 4661807
Telex: 61007

National Semiconductor (UK) Ltd.

1. Bianco Lunos Alle

DK-1868 Copenhagen V
Denmark
Tel: (01) 21321
Telex: 15179
National Semiconductor
Expansion 10000
28. Rue de la Redoute

F-92 260 Fontenay-aux-Roses
France
Tel: (01) 660-8140
Telex: 250956
National Semiconductor S.p.A.
Via Solferino 19
20121 Milano
Italy
Tel: (02) 345-2046/7/8/9
Telex: 332835
National Semiconductor AB
Box 2016
Stensatravageń 4/11 TR
S-12702 Skarholmen
Sweden
Tel: (08) 970190
Telex: 10731
National Semiconductor
Calle Nunez Morgado 9
(Esc. Dcha. 1-A)
E-Madrid 16
Spain
Tel: (01) 733-2954/733-2958
Telex: 46133

National Semiconductor Switzerland
Alte Winterthurerstrasse 53 Postfach 567 $\mathrm{CH}-8304$ Wallisellen-Zurich Tel: (01) 830-2727 Telex: 59000

National Semiconductor
Pasilanraitio 6C SF-00240 Helsinki 24 Finland
Tel: (90) 140344
Telex: 124854
NS Japan Ltd.
4-403 Ikebukuro. Toshima-ku
Tokyo 171. Japan
Tel: (03) 988-2131
Fax: 011-81-3-988-1700
National Semiconductor Hong Kong Ltd.
Southeast Asia Marketing
Austin Tower, 4th Floor 22-26A Austin Avenue
Tsimshatsui, Kowloon. H.K.
Tel: 3-7231290
Cable: NSSEAMKTG
Telex: 52996 NSSEA HX
:


[^0]:    $L=$ Low logic state
    $H=$ High logic state
    $X=$ Irrelevant
    $Z=$ TRI-STATE (high impedance)

[^1]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
    Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS3487}$. All typicals are given for $\mathrm{V}_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Note 3: All currents into device pins are positive, all currents out of device pins as negative. All voltages are referenced to ground unless otherwise specified. Note 4: Only one output at a time should be shorted.
    Note 5: Symbols and definitions correspond to EIA RS-422, where applicable.

[^2]:    $\mathrm{L}=$ Low Logic State Open = TRI-STATE
    $H=$ High Logic State $X=$ Indeterminate State

[^3]:    $H$ = high level
    $\mathrm{L}=$ low level
    X = irrelevant
    $Z=$ high impedance (OFF)
    *B input and 4th line of truth table applicable only to driver number 1

[^4]:    $\mathrm{H}=$ high level
    $L=$ low level

[^5]:    - $Z_{0}$ is internal to the DS55115/DS75115

[^6]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
    Note 2: These specifications apply for $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V},-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 15 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for the $\mathrm{DS7820A}$ or $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq$ $T_{A} \leq+70^{\circ} \mathrm{C}$ for the DS8820A unless otherwise specified. Typical values given are for $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ unless stated differently.
    Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
    Note 4: Only one output at a time should be shorted.

[^7]:    $x=$ Don't Care

[^8]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The Table of "Electrical Characteristics" provides conditions for actual device operation.
    Note 2: All currents into device pins are shown as positive values; all currents out of the device are shown as negative; all voltages are referenced to ground unless otherwise specified. All values shown as max or min are classified on absolute value basis.
    Note 3: All typical values are $\mathrm{V}_{\mathrm{CC}}^{\prime}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    Note 4: Only one output at a time should be shorted.

[^9]:    L = Low logic state
    $\mathrm{H}=$ High logic state
    $X=$ Irrelevant
    $Z=$ TRI-STATE (high impedance)

[^10]:    *Also available processed to various Military screening levels. Refer to Section 9.

[^11]:    Note: Unless otherwise specified, bus circuits listed above are TTL compatible and use 5 V supplies.

[^12]:    Absolute Maximum Ratings (Note 1)
    Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.

    | Supply Voltage | 7 V |
    | :--- | ---: |
    | Input Voltage | 5.5 V |
    | Output Voltage | 5.5 V |
    | Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
    | $\quad$ Cavity Package | 1667 mW |
    | Molded Package | 1832 mW |

    -Derate cavity package $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $14.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

[^13]:    X = Don't Care

[^14]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
    Note 2: Unless otherwise specified, $\mathrm{min} /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range and the 4.75 V to 5.25 V power supply range. All typical values are for $T_{A}=25^{\circ} \mathrm{C}$ and $V_{C C}=5.0 \mathrm{~V}$.
    Note 3: All currents into device pins are shown as positive; all currents out of device pins are shown as negative; all voltages are referenced to ground, unless otherwise specified. All values shown as max or min are so classified on absolute value basis.
    Note 4: Only one output at a time should be shorted.
    Note 5: This characteristic does not apply to outputs on DS75161A and DS75162A that are open collector.

[^15]:    X = Don't care

[^16]:    VIdeo Monitor Format: Motorola M3003 or Equivalent.

[^17]:    ${ }^{*}$ BI/RBO used as input only $\quad \dagger_{X}=$ Don't care

[^18]:    Absolute Maximum Ratings
    Specifications for Military/Aerospace products are not contained in this datasheet. Refer to the associated reliability electrical test specifications document.
    Temperature Under Bias
    Storage Temperature
    $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

    Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$
    $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

    Supply Voltage, $V_{D D}$

    $$
    -0.5 \mathrm{~V} \text { to }+7 \mathrm{~V}
    $$

    $$
    -0.5 \mathrm{~V} \text { to }+14 \mathrm{~V}
    $$

    All Input Voltages
    Outputs for Clock Driver
    -1.0 V to $\mathrm{V}_{D D}+1 \mathrm{~V}$
    Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

    | Cavity Package | 1509 mW |
    | :--- | :--- |
    | Molded Package | 1476 mW |

    *Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package
    $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

[^19]:    X = Don't Care
    Hi-Z $=$ TRI-STATE Mode

[^20]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
    Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range. All typicals are given for $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted.
    Note 4: Only one output at a time should be shorted.

[^21]:    Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

    Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS 1648 and DS 1678 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS3648 and DS3678. All typical values for $T_{A}=25^{\circ} \mathrm{C}$ and $V_{C C}=5 \mathrm{~V}$.

    Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
    Note 4: When measuring output drive current and switching response for the DS1678 and DS3678 a $15 \Omega$ resistor should be placed in series with each output. This resistor is internal to the DS1648/DS3648 and need not be added.

[^22]:    H = High level
    $\mathrm{L}=$ Low level
    $X=$ Don't care
    Hi-Z = TRI-STATE mode

[^23]:    *This parameter is sampled and not $100 \%$ tested.

[^24]:    *Also available processed to various Military screening levels. Refer to Section 9.

